Getting started with STM32F10xxx hardware development

Introduction

This application note is intended for system designers who require a hardware implementation overview of the development board features such as the power supply, the clock management, the reset control, the boot mode settings and the debug management. It shows how to use the low-density value line, low-density, medium-density value line, medium-density, high-density, XL-density and connectivity line STM32F10xxx product families and describes the minimum hardware resources required to develop an STM32F10xxx application.

Detailed reference design schematics are also contained in this document with descriptions of the main components, interfaces and modes.

Glossary

- **Low-density value line devices** are STM32F100xx microcontrollers where the Flash memory density ranges between 16 and 32 Kbytes.
- **Low-density devices** are STM32F101xx, STM32F102xx and STM32F103xx microcontrollers where the Flash memory density ranges between 16 and 32 Kbytes.
- **Medium-density value line devices** are STM32F100xx microcontrollers where the Flash memory density ranges between 64 and 128 Kbytes.
- **Medium-density devices** are STM32F100xx, STM32F101xx, STM32F102xx and STM32F103xx microcontrollers where the Flash memory density ranges between 64 and 128 Kbytes.
- **High-density value line devices** are STM32F100xx microcontrollers where the Flash memory density ranges between 256 and 512 Kbytes.
- **High-density devices** are STM32F101xx and STM32F103xx microcontrollers where the Flash memory density ranges between 256 and 512 Kbytes.
- **XL-density devices** are STM32F101xx and STM32F103xx microcontrollers where the Flash memory density ranges between 768 Kbytes and 1 Mbyte.
- **Connectivity line devices** are STM32F105xx and STM32F107xx microcontrollers.
Contents

1 Power supplies ......................................................... 6
  1.1 Introduction ..................................................... 6
      1.1.1 Independent A/D converter supply and reference voltage .......... 6
      1.1.2 Battery backup ............................................ 7
      1.1.3 Voltage regulator .......................................... 7
  1.2 Power supply schemes ........................................... 7
  1.3 Reset and power supply supervisor ............................... 8
      1.3.1 Power on reset (POR) / power down reset (PDR) .................. 8
      1.3.2 Programmable voltage detector (PVD) ........................ 9
      1.3.3 System reset ............................................. 9

2 Clocks ..................................................................... 11
  2.1 HSE OSC clock ..................................................... 11
      2.1.1 External source (HSE bypass) ................................ 12
      2.1.2 External crystal/ceramic resonator (HSE crystal) ............... 12
  2.2 LSE OSC clock ..................................................... 13
      2.2.1 External source (LSE bypass) ................................ 13
      2.2.2 External crystal/ceramic resonator (LSE crystal) ............... 13
  2.3 Clock security system (CSS) ...................................... 14

3 Boot configuration ....................................................... 15
  3.1 Boot mode selection ............................................... 15
  3.2 Boot pin connection ............................................... 15
  3.3 Embedded boot loader mode ....................................... 16

4 Debug management ...................................................... 17
  4.1 Introduction ....................................................... 17
  4.2 SWJ debug port (serial wire and JTAG) ........................... 17
  4.3 Pinout and debug port pins ....................................... 17
      4.3.1 SWJ debug port pins ....................................... 17
      4.3.2 Flexible SWJ-DP pin assignment ............................... 18
      4.3.3 Internal pull-up and pull-down resistors on JTAG pins .......... 19
      4.3.4 SWJ debug port connection with standard JTAG connector .... 19
5  Recommendations .................................................. 20
   5.1  Printed circuit board ........................................... 20
   5.2  Component position .......................................... 20
   5.3  Ground and power supply ($V_{SS}$, $V_{DD}$) ................ 20
   5.4  Decoupling .................................................. 20
   5.5  Other signals ............................................... 21
   5.6  Unused I/Os and features ................................. 21

6  Reference design .................................................. 22
   6.1  Description .................................................. 22
        6.1.1  Clock .................................................. 22
        6.1.2  Reset .................................................. 22
        6.1.3  Boot mode .......................................... 22
        6.1.4  SWJ interface ...................................... 22
        6.1.5  Power supply ...................................... 22
   6.2  Component references ...................................... 23

7  Revision history .................................................. 27
List of tables

Table 1. Boot modes ................................................................. 15
Table 2. Debug port pin assignment ........................................... 18
Table 3. SWJ I/O pin availability ................................................. 18
Table 4. Mandatory components ............................................... 23
Table 5. Optional components .................................................. 23
Table 6. Reference connection for all packages .............................. 25
Table 7. Document revision history ............................................. 27
List of figures

Figure 1. Power supply overview ................................................................. 6
Figure 2. Power supply scheme ................................................................. 8
Figure 3. Power on reset/power down reset waveform ............................. 8
Figure 4. PVD thresholds ........................................................................... 9
Figure 5. Reset circuit ................................................................................ 10
Figure 6. External clock ............................................................................ 11
Figure 7. Crystal/ceramic resonators ......................................................... 11
Figure 8. External clock ............................................................................ 13
Figure 9. Crystal/ceramic resonators ......................................................... 13
Figure 10. Boot mode selection implementation example ....................... 15
Figure 11. Host-to-board connection ......................................................... 17
Figure 12. JTAG connector implementation ............................................ 19
Figure 13. Typical layout for \( V_{DD}/V_{SS} \) pair ........................................ 21
Figure 14. STM32F103ZE(T6) microcontroller reference schematic .......... 24
1 Power supplies

1.1 Introduction

The device requires a 2.0 V to 3.6 V operating voltage supply (V\textsubscript{DD}). An embedded regulator is used to supply the internal 1.8 V digital power.

The real-time clock (RTC) and backup registers can be powered from the V\textsubscript{BAT} voltage when the main V\textsubscript{DD} supply is powered off.

Figure 1. Power supply overview

Note: V\textsubscript{DDA} and V\textsubscript{SSA} must be connected to V\textsubscript{DD} and V\textsubscript{SS}, respectively.

1.1.1 Independent A/D converter supply and reference voltage

To improve conversion accuracy, the ADC has an independent power supply that can be filtered separately, and shielded from noise on the PCB.

- the ADC voltage supply input is available on a separate V\textsubscript{DDA} pin
- an isolated supply ground connection is provided on the V\textsubscript{SSA} pin

When available (depending on package), V\textsubscript{REF–} must be tied to V\textsubscript{SSA}.

On 100-pin and 144-pin packages

To ensure a better accuracy on low-voltage inputs, the user can connect a separate external reference voltage ADC input on V\textsubscript{REF+}. The voltage on V\textsubscript{REF+} may range from 2.4 V to V\textsubscript{DDA}. 
On packages with 64 pins or less

The V_{REF+} and V_{REF-} pins are not available, they are internally connected to the ADC voltage supply (V_{DDA}) and ground (V_{SSA}).

### 1.1.2 Battery backup

To retain the content of the Backup registers when V_{DD} is turned off, the V_{BAT} pin can be connected to an optional standby voltage supplied by a battery or another source.

The V_{BAT} pin also powers the RTC unit, allowing the RTC to operate even when the main digital supply (V_{DD}) is turned off. The switch to the V_{BAT} supply is controlled by the power down reset (PDR) circuitry embedded in the Reset block.

If no external battery is used in the application, it is highly recommended to connect V_{BAT} externally to V_{DD}.

### 1.1.3 Voltage regulator

The voltage regulator is always enabled after reset. It works in three different modes depending on the application modes.

- **in Run mode**, the regulator supplies full power to the 1.8 V domain (core, memories and digital peripherals)
- **in Stop mode**, the regulator supplies low power to the 1.8 V domain, preserving the contents of the registers and SRAM
- **in Standby mode**, the regulator is powered off. The contents of the registers and SRAM are lost except for those concerned with the Standby circuitry and the Backup domain.

### 1.2 Power supply schemes

The circuit is powered by a stabilized power supply, V_{DD}.

- **Caution:**
  - If the ADC is used, the V_{DD} range is limited to 2.4 V to 3.6 V
  - If the ADC is not used, the V_{DD} range is 2.0 V to 3.6 V
- The V_{DD} pins must be connected to V_{DD} with external decoupling capacitors (one 100 nF Ceramic capacitor for each V_{DD} pin + one Tantalum or Ceramic capacitor (min. 4.7 µF typ. 10 µF).
- The V_{BAT} pin can be connected to the external battery (1.8 V < V_{BAT} < 3.6 V). If no external battery is used, it is recommended to connect this pin to V_{DD} with a 100 nF external ceramic decoupling capacitor.
- The V_{DDA} pin must be connected to two external decoupling capacitors (100 nF Ceramic + 1 µF Tantalum or Ceramic).
- The V_{REF+} pin can be connected to the V_{DDA} external power supply. If a separate, external reference voltage is applied on V_{REF+}, a 100 nF and a 1 µF capacitors must be connected on this pin. In all cases, V_{REF+} must be kept between 2.4 V and V_{DDA}.
- Additional precautions can be taken to filter analog noise:
  - V_{DDA} can be connected to V_{DD} through a ferrite bead.
  - The V_{REF+} pin can be connected to V_{DDA} through a resistor (typ. 47 Ω).
1.3 Reset and power supply supervisor

1.3.1 Power on reset (POR) / power down reset (PDR)

The device has an integrated POR/PDR circuitry that allows proper operation starting from 2 V.

The device remains in the Reset mode as long as VDD is below a specified threshold, V_{POR/PDR}, without the need for an external reset circuit. For more details concerning the power on/power down reset threshold, refer to the electrical characteristics in the low-density, medium-density, high-density, XL-density, and connectivity line STM32F10xxx datasheets.
1.3.2 Programmable voltage detector (PVD)

You can use the PVD to monitor the $V_{DD}$ power supply by comparing it to a threshold selected by the PLS[2:0] bits in the Power control register (PWR_CR).

The PVD is enabled by setting the PVDE bit.

A PVDO flag is available, in the Power control/status register (PWR_CSR), to indicate whether $V_{DD}$ is higher or lower than the PVD threshold. This event is internally connected to EXTI Line16 and can generate an interrupt if enabled through the EXTI registers. The PVD output interrupt can be generated when $V_{DD}$ drops below the PVD threshold and/or when $V_{DD}$ rises above the PVD threshold depending on the EXTI Line16 rising/falling edge configuration. As an example the service routine can perform emergency shutdown tasks.

Figure 4. PVD thresholds

![PVD thresholds diagram]

1.3.3 System reset

A system reset sets all registers to their reset values except for the reset flags in the clock controller CSR register and the registers in the Backup domain (see Figure 1).

A system reset is generated when one of the following events occurs:

1. A low level on the NRST pin (external reset)
2. window watchdog end-of-count condition (WWDG reset)
3. Independent watchdog end-of-count condition (IWDG reset)
4. A software reset (SW reset)
5. Low-power management reset

The reset source can be identified by checking the reset flags in the Control/Status register, RCC_CSR.
The STM32F1xx does not require an external reset circuit to power-up correctly. Only a pull-down capacitor is recommended to improve EMS performance by protecting the device against parasitic resets. See Figure 5.

Charging and discharging a pull-down capacitor through an internal resistor increases the device power consumption. The capacitor recommended value (100 nF) can be reduced to 10 nF to limit this power consumption;

**Figure 5. Reset circuit**

![Reset circuit diagram](image-url)
2 Clocks

Three different clock sources can be used to drive the system clock (SYSCLK):
- HSI oscillator clock (high-speed internal clock signal)
- HSE oscillator clock (high-speed external clock signal)
- PLL clock

The devices have two secondary clock sources:
- 40 kHz low-speed internal RC (LSI RC) that drives the independent watchdog and, optionally, the RTC used for Auto-wakeup from the Stop/Standby modes.
- 32.768 kHz low-speed external crystal (LSE crystal) that optionally drives the real-time clock (RTCCLK)

Each clock source can be switched on or off independently when it is not used, to optimize the power consumption.

Refer to the STM32F10xxx or STM32F100xx reference manual (RM0008 or RM0041, respectively) for a description of the clock tree:
- RM0008 for STM32F101xx, STM32F102xx, STM32F103xx and STM32F105xx/107xx microcontrollers
- RM0041 for STM32F100xx value line microcontrollers

2.1 HSE OSC clock

The high-speed external clock signal (HSE) can be generated from two possible clock sources:
- HSE external crystal/ceramic resonator (see Figure 7)
- HSE user external clock (see Figure 6)
2.1.1 External source (HSE bypass)

In this mode, an external clock source must be provided. It can have a frequency of up to:

- 24 MHz for STM32F100xx value line devices
- 25 MHz for STM32F101xx, STM32F102xx and STM32F103xx devices
- 50 MHz for connectivity line devices

The external clock signal (square, sine or triangle) with a duty cycle of about 50%, has to drive the OSC_IN pin while the OSC_OUT pin must be left in the high impedance state (see Figure 7 and Figure 6).

2.1.2 External crystal/ceramic resonator (HSE crystal)

The external oscillator frequency ranges from:

- 4 to 16 MHz on STM32F101xx, STM32F102xx and STM32F103xx devices
- 4 to 24 MHz for STM32F100xx value line devices
- 3 to 25 MHz on connectivity line devices

The external oscillator has the advantage of producing a very accurate rate on the main clock. The associated hardware configuration is shown in Figure 7.

The resonator and the load capacitors have to be connected as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. The load capacitance values must be adjusted according to the selected oscillator.

For \( C_{L1} \) and \( C_{L2} \) it is recommended to use high-quality ceramic capacitors in the 5 pF-to-25 pF range (typ.), designed for high-frequency applications and selected to meet the requirements of the crystal or resonator. \( C_{L1} \) and \( C_{L2} \) are usually the same value. The crystal manufacturer typically specifies a load capacitance that is the series combination of \( C_{L1} \) and \( C_{L2} \). The PCB and MCU pin capacitances must be included when sizing \( C_{L1} \) and \( C_{L2} \) (10 pF can be used as a rough estimate of the combined pin and board capacitance).

Refer to the electrical characteristics sections in the datasheet of your product for more details.
2.2 LSE OSC clock

The low-speed external clock signal (LSE) can be generated from two possible clock sources:

- LSE external crystal/ceramic resonator (see Figure 9)
- LSE user external clock (see Figure 8)

<table>
<thead>
<tr>
<th>Figure 8. External clock</th>
<th>Figure 9. Crystal/ceramic resonators</th>
</tr>
</thead>
<tbody>
<tr>
<td><img src="ai14371.png" alt="External clock" /></td>
<td><img src="ai14372c.png" alt="Hardware configuration" /></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>OSC32_IN</th>
<th>OSC32_OUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Hi-Z)</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>OSC32_IN</th>
<th>OSC32_OUT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note:

1 “External clock” figure:
To avoid exceeding the maximum value of CL1 and CL2 (15 pF) it is strongly recommended to use a resonator with a load capacitance CL ≤ 7 pF. Never use a resonator with a load capacitance of 12.5 pF.

2 “External clock” and “crystal/ceramic resonators” figures:
OSC32_IN and OSC_OUT pins can be used also as GPIO, but it is recommended not to use them as both RTC and GPIO pins in the same application.

3 “Crystal/ceramic resonators” figure:
The value of REXT depends on the crystal characteristics. A 0 Ω resistor would work but would not be optimal. Typical value is in the range of 5 to 6 RS (resonator series resistance). To fine tune R_S value refer to AN2867 - Oscillator design guide for ST microcontrollers.

2.2.1 External source (LSE bypass)

In this mode, an external clock source must be provided. It can have a frequency of up to 1 MHz. The external clock signal (square, sine or triangle) with a duty cycle of about 50% has to drive the OSC32_IN pin while the OSC32_OUT pin must be left high impedance (see Figure 9 and Figure 8).

2.2.2 External crystal/ceramic resonator (LSE crystal)

The LSE crystal is a 32.768 kHz low-speed external crystal or ceramic resonator. It has the advantage of providing a low-power, but highly accurate clock source to the real-time clock peripheral (RTC) for clock/calendar or other timing functions.

The resonator and the load capacitors have to be connected as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. The load capacitance values must be adjusted according to the selected oscillator.
2.3 **Clock security system (CSS)**

The clock security system can be activated by software. In this case, the clock detector is enabled after the HSE oscillator startup delay, and disabled when this oscillator is stopped.

- If a failure is detected on the HSE oscillator clock, the oscillator is automatically disabled. A clock failure event is sent to the break input of the TIM1 advanced control timer and an interrupt is generated to inform the software about the failure (clock security system interrupt CSSI), allowing the MCU to perform rescue operations. The CSSI is linked to the Cortex™-M3 NMI (non-maskable interrupt) exception vector.

- If the HSE oscillator is used directly or indirectly as the system clock (indirectly means that it is used as the PLL input clock, and the PLL clock is used as the system clock), a detected failure causes a switch of the system clock to the HSI oscillator and the disabling of the external HSE oscillator. If the HSE oscillator clock (divided or not) is the clock entry of the PLL used as system clock when the failure occurs, the PLL is disabled too.

For details, see the STM32F10xxx (RM0008) and STM32F100xx (RM0041) reference manuals available from the STMicroelectronics website [www.st.com](http://www.st.com).
3 Boot configuration

3.1 Boot mode selection

In the STM32F10xxx, three different boot modes can be selected by means of the BOOT[1:0] pins as shown in Table 1.

<table>
<thead>
<tr>
<th>BOOT mode selection pins</th>
<th>Boot mode</th>
<th>Aliasing</th>
</tr>
</thead>
<tbody>
<tr>
<td>BOOT1</td>
<td>BOOT0</td>
<td></td>
</tr>
<tr>
<td>x</td>
<td>0</td>
<td>Main Flash memory</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>System memory</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Embedded SRAM</td>
</tr>
</tbody>
</table>

The values on the BOOT pins are latched on the 4th rising edge of SYSCLK after a reset. It is up to the user to set the BOOT1 and BOOT0 pins after reset to select the required boot mode.

The BOOT pins are also resampled when exiting the Standby mode. Consequently, they must be kept in the required Boot mode configuration in the Standby mode. After this startup delay has elapsed, the CPU fetches the top-of-stack value from address 0x0000 0000, and starts code execution from the boot memory starting from 0x0000 0004.

3.2 Boot pin connection

Figure 10 shows the external connection required to select the boot memory of the STM32F10xxx.

Figure 10. Boot mode selection implementation example

1. Resistor values are given only as a typical example.
3.3 **Embedded boot loader mode**

The Embedded boot loader mode is used to reprogram the Flash memory using one of the available serial interfaces:

- In low-density, low-density value line, medium-density, medium-density value line, and high-density devices, the boot loader is activated through the USART1 interface. For further details please refer to AN2606.
- In XL-density devices, the boot loader is activated through the USART1 or USART2 (remapped) interface. For further details please refer to AN2606.
- In connectivity line devices the boot loader can be activated through one of the following interfaces: USART1, USART2 (remapped), CAN2 (remapped) or USB OTG FS in Device mode (DFU: device firmware upgrade). The USART peripheral operates with the internal 8 MHz oscillator (HSI). The CAN and USB OTG FS, however, can only function if an external 8 MHz, 14.7456 MHz or 25 MHz clock (HSE) is present. For further details, please refer to AN2662.

This embedded boot loader is located in the System memory and is programmed by ST during production.
4 Debug management

4.1 Introduction

The Host/Target interface is the hardware equipment that connects the host to the application board. This interface is made of three components: a hardware debug tool, a JTAG or SW connector and a cable connecting the host to the debug tool.

Figure 11 shows the connection of the host to the evaluation board (STM3210B-EVAL, STM3210C-EVAL, STM32100B-EVAL or STM3210E-EVAL).

The Value line evaluation board (STM32100B-EVAL or STM32100E-EVAL) embeds the debug tools (ST-LINK). Consequently, it can be directly connected to the PC through a USB cable.

Figure 11. Host-to-board connection

4.2 SWJ debug port (serial wire and JTAG)

The STM32F10xxx core integrates the serial wire / JTAG debug port (SWJ-DP). It is an ARM® standard CoreSight™ debug port that combines a JTAG-DP (5-pin) interface and a SW-DP (2-pin) interface.

- The JTAG debug port (JTAG-DP) provides a 5-pin standard JTAG interface to the AHP-AP port
- The serial wire debug port (SW-DP) provides a 2-pin (clock + data) interface to the AHP-AP port

In the SWJ-DP, the two JTAG pins of the SW-DP are multiplexed with some of the five JTAG pins of the JTAG-DP.

4.3 Pinout and debug port pins

The STM32F10xxx MCU is offered in various packages with different numbers of available pins. As a result, some functionality related to the pin availability may differ from one package to another.

4.3.1 SWJ debug port pins

Five pins are used as outputs for the SWJ-DP as alternate functions of general-purpose I/Os (GPIOs). These pins, shown in Table 2, are available on all packages.
4.3.2 Flexible SWJ-DP pin assignment

After reset (SYSRESETn or PORESETn), all five pins used for the SWJ-DP are assigned as dedicated pins immediately usable by the debugger host (note that the trace outputs are not assigned except if explicitly programmed by the debugger host).

However, the STM32F10xxx MCU implements a register to disable some part or all of the SWJ-DP port, and so releases the associated pins for general-purpose I/Os usage. This register is mapped on an APB bridge connected to the Cortex™-M3 system bus. This register is programmed by the user software program and not by the debugger host.

Table 2. Debug port pin assignment

<table>
<thead>
<tr>
<th>SWJ-DP pin name</th>
<th>JTAG debug port Type</th>
<th>Description</th>
<th>SW debug port Type</th>
<th>Debug assignment</th>
</tr>
</thead>
<tbody>
<tr>
<td>JTMS/SWDIO</td>
<td>I</td>
<td>JTAG test mode selection</td>
<td>I/O</td>
<td>Serial wire data input/output</td>
</tr>
<tr>
<td>JTCK/SWCLK</td>
<td>I</td>
<td>JTAG test clock</td>
<td>I</td>
<td>Serial wire clock</td>
</tr>
<tr>
<td>JTDI</td>
<td>I</td>
<td>JTAG test data input</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>JTDI/TRACEWO</td>
<td>O</td>
<td>JTAG test data output</td>
<td>-</td>
<td>TRACESWO if async trace is enabled</td>
</tr>
<tr>
<td>JNTRST</td>
<td>I</td>
<td>JTAG test nReset</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 3. SWJ I/O pin availability

<table>
<thead>
<tr>
<th>Available Debug ports</th>
<th>SWJ I/O pin assigned</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PA13 / JTMS/ SWDIO</td>
</tr>
<tr>
<td>Full SWJ (JTAG-DP + SW-DP) - reset state</td>
<td>X</td>
</tr>
<tr>
<td>Full SWJ (JTAG-DP + SW-DP) but without JNTRST</td>
<td>X</td>
</tr>
<tr>
<td>JTAG-DP disabled and SW-DP enabled</td>
<td>X</td>
</tr>
<tr>
<td>JTAG-DP disabled and SW-DP disabled</td>
<td>Released</td>
</tr>
</tbody>
</table>

Table 3 shows the different possibilities to release some pins.

For more details, see the STM32F10xxx (RM0008) and STM32F100xx (RM0041) reference manuals, available from the STMicroelectronics website www.st.com.
4.3.3 Internal pull-up and pull-down resistors on JTAG pins

The JTAG input pins must not be floating since they are directly connected to flip-flops to control the debug mode features. Special care must be taken with the SWCLK/TCK pin that is directly connected to the clock of some of these flip-flops.

To avoid any uncontrolled I/O levels, the STM32F10xxx embeds internal pull-up and pull-down resistors on JTAG input pins:

- JNTRST: Internal pull-up
- JTDI: Internal pull-up
- JTMS/SWDIO: Internal pull-up
- TCK/SWCLK: Internal pull-down

Once a JTAG I/O is released by the user software, the GPIO controller takes control again. The reset states of the GPIO control registers put the I/Os in the equivalent state:

- JNTRST: Input pull-up
- JTDI: Input pull-up
- JTMS/SWDIO: Input pull-up
- JTCK/SWCLK: Input pull-down
- JTDO: Input floating

The software can then use these I/Os as standard GPIOs.

**Note:** The JTAG IEEE standard recommends to add pull-up resistors on TDI, TMS and nTRST but there is no special recommendation for TCK. However, for the STM32F10xxx, an integrated pull-down resistor is used for JTCK.

Having embedded pull-up and pull-down resistors removes the need to add external resistors.

4.3.4 SWJ debug port connection with standard JTAG connector

*Figure 12* shows the connection between the STM32F10xxx and a standard JTAG connector.

*Figure 12. JTAG connector implementation*
5  Recommendations

5.1  Printed circuit board

For technical reasons, it is best to use a multilayer printed circuit board (PCB) with a separate layer dedicated to ground (VSS) and another dedicated to the VDD supply. This provides good decoupling and a good shielding effect. For many applications, economical reasons prohibit the use of this type of board. In this case, the major requirement is to ensure a good structure for ground and for the power supply.

5.2  Component position

A preliminary layout of the PCB must separate the different circuits according to their EMI contribution in order to reduce cross-coupling on the PCB, that is noisy, high-current circuits, low-voltage circuits, and digital components.

5.3  Ground and power supply (VSS, VDD)

Every block (noisy, low-level sensitive, digital, etc.) should be grounded individually and all ground returns should be to a single point. Loops must be avoided or have a minimum area. The power supply should be implemented close to the ground line to minimize the area of the supply loop. This is due to the fact that the supply loop acts as an antenna, and is therefore the main transmitter and receiver of EMI. All component-free PCB areas must be filled with additional grounding to create a kind of shielding (especially when using single-layer PCBs).

5.4  Decoupling

All power supply and ground pins must be properly connected to the power supplies. These connections, including pads, tracks and vias should have as low an impedance as possible. This is typically achieved with thick track widths and, preferably, the use of dedicated power supply planes in multilayer PCBs.

In addition, each power supply pair should be decoupled with filtering ceramic capacitors C (100 nF) and a chemical capacitor C of about 10 µF connected in parallel on the STM32F10xxx device. These capacitors need to be placed as close as possible to, or below, the appropriate pins on the underside of the PCB. Typical values are 10 nF to 100 nF, but exact values depend on the application needs. Figure 13 shows the typical layout of such a VDD/VSS pair.
5.5 Other signals

When designing an application, the EMC performance can be improved by closely studying:

- Signals for which a temporary disturbance affects the running process permanently (the case of interrupts and handshaking strobe signals, and not the case for LED commands).
  For these signals, a surrounding ground trace, shorter lengths and the absence of noisy and sensitive traces nearby (crosstalk effect) improve EMC performance. For digital signals, the best possible electrical margin must be reached for the two logical states and slow Schmitt triggers are recommended to eliminate parasitic states.
- Noisy signals (clock, etc.)
- Sensitive signals (high impedance, etc.)

5.6 Unused I/Os and features

All microcontrollers are designed for a variety of applications and often a particular application does not use 100% of the MCU resources.

To increase EMC performance, unused clocks, counters or I/Os, should not be left free, e.g. I/Os should be set to “0” or “1” (pull-up or pull-down to the unused I/O pins.) and unused features should be “frozen” or disabled.
6 Reference design

6.1 Description

The reference design shown in Figure 14, is based on the STM32F103ZE(T6), a highly integrated microcontroller running at 72 MHz, that combines the new Cortex™-M3 32-bit RISC CPU core with 512 Kbytes of embedded Flash memory and up to 64 Kbytes of high-speed SRAM.

This reference design can be tailored to any other STM32F10xxx device with different package, using the pins correspondence given in Table 6: Reference connection for all packages.

6.1.1 Clock

Two clock sources are used for the microcontroller:
- LSE: X1– 32.768 kHz crystal for the embedded RTC
- HSE: X2– 8 MHz crystal for the STM32F10xxx microcontroller

Refer to Section 2: Clocks on page 11.

6.1.2 Reset

The reset signal in Figure 14 is active low. The reset sources include:
- Reset button (B1)
- Debugging tools via the connector CN1

Refer to Section 1.3: Reset and power supply supervisor on page 8.

6.1.3 Boot mode

The boot option is configured by setting switches SW2 (Boot 0) and SW1 (Boot 1). Refer to Section 3: Boot configuration on page 15.

Note: In low-power mode (more specially in Standby mode) the boot mode is mandatory to be able to connect to tools (the device should boot from the SRAM).

6.1.4 SWJ interface

The reference design shows the connection between the STM32F10xxx and a standard JTAG connector. Refer to Section 4: Debug management on page 17.

Note: It is recommended to connect the reset pins so as to be able to reset the application from the tools.

6.1.5 Power supply

Refer to Section 1: Power supplies on page 6.
## 6.2 Component references

### Table 4. Mandatory components

<table>
<thead>
<tr>
<th>Id</th>
<th>Components name</th>
<th>Reference</th>
<th>Quantity</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Microcontroller</td>
<td>STM32F103ZE(T6)</td>
<td>1</td>
<td>144-pin package</td>
</tr>
<tr>
<td>2</td>
<td>Capacitors</td>
<td>100 nF</td>
<td>11</td>
<td>Ceramic capacitors (decoupling capacitors)</td>
</tr>
<tr>
<td>3</td>
<td>Capacitor</td>
<td>10 μF</td>
<td>1</td>
<td>Ceramic capacitor (decoupling capacitor)</td>
</tr>
</tbody>
</table>

### Table 5. Optional components

<table>
<thead>
<tr>
<th>Id</th>
<th>Components name</th>
<th>Reference</th>
<th>Quantity</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Resistor</td>
<td>10 kΩ</td>
<td>5</td>
<td>Pull-up and pull-down for JTAG and Boot mode.</td>
</tr>
<tr>
<td>2</td>
<td>Resistor</td>
<td>390 Ω</td>
<td>1</td>
<td>Used for HSE: the value depends on the crystal characteristics. This resistor value is given only as a typical example.</td>
</tr>
<tr>
<td>3</td>
<td>Resistor</td>
<td>0 Ω</td>
<td>1</td>
<td>Used for LSE: the value depends on the crystal characteristics. This resistor value is given only as a typical example.</td>
</tr>
<tr>
<td>4</td>
<td>Capacitor</td>
<td>100 nF</td>
<td>3</td>
<td>Ceramic capacitor</td>
</tr>
<tr>
<td>5</td>
<td>Capacitor</td>
<td>1μF</td>
<td>2</td>
<td>Used for VDD and VREF.</td>
</tr>
<tr>
<td>6</td>
<td>Capacitor</td>
<td>10 pF</td>
<td>2</td>
<td>Used for LSE: the value depends on the crystal characteristics.</td>
</tr>
<tr>
<td>7</td>
<td>Capacitor</td>
<td>20 pF</td>
<td>2</td>
<td>Used for HSE: the value depends on the crystal characteristics.</td>
</tr>
<tr>
<td>8</td>
<td>Quartz</td>
<td>8 MHz</td>
<td>1</td>
<td>Used for HSE</td>
</tr>
<tr>
<td>9</td>
<td>Quartz</td>
<td>32 kHz</td>
<td>1</td>
<td>Used for LSE</td>
</tr>
<tr>
<td>10</td>
<td>JTAG connector</td>
<td>HE10</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>Battery</td>
<td>3V3</td>
<td>1</td>
<td>If no external battery is used in the application, it is recommended to connect V_BAT externally to V_DD.</td>
</tr>
<tr>
<td>12</td>
<td>Switch</td>
<td>3V3</td>
<td>2</td>
<td>Used to select the correct boot mode.</td>
</tr>
<tr>
<td>13</td>
<td>Push-button</td>
<td>B1</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>
1. If no external battery is used in the application, it is recommended to connect V_BAT externally to V_DD.
2. To be able to reset the device from the tools this resistor has to be kept.
Table 6. Reference connection for all packages

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Pin numbers for LQFP packages</th>
<th>Pin numbers for BGA packages</th>
<th>Pin numbers for VFQFPN package</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>144 pins</td>
<td>100 pins</td>
<td>64 pins</td>
</tr>
<tr>
<td>OSC_IN</td>
<td>23</td>
<td>12</td>
<td>5</td>
</tr>
<tr>
<td>OSC_OUT</td>
<td>24</td>
<td>13</td>
<td>6</td>
</tr>
<tr>
<td>PC15-OSC32_OUT</td>
<td>9</td>
<td>9</td>
<td>4</td>
</tr>
<tr>
<td>PC14-OSC32_IN</td>
<td>8</td>
<td>8</td>
<td>3</td>
</tr>
<tr>
<td>BOOT0</td>
<td>138</td>
<td>94</td>
<td>60</td>
</tr>
<tr>
<td>PB2-BOOT1</td>
<td>48</td>
<td>37</td>
<td>28</td>
</tr>
<tr>
<td>NRST</td>
<td>25</td>
<td>14</td>
<td>7</td>
</tr>
<tr>
<td>PA13</td>
<td>105</td>
<td>72</td>
<td>46</td>
</tr>
<tr>
<td>PA14</td>
<td>109</td>
<td>76</td>
<td>49</td>
</tr>
<tr>
<td>PA15</td>
<td>110</td>
<td>77</td>
<td>50</td>
</tr>
<tr>
<td>PB4</td>
<td>134</td>
<td>90</td>
<td>56</td>
</tr>
<tr>
<td>PB3</td>
<td>133</td>
<td>89</td>
<td>55</td>
</tr>
<tr>
<td>VSS_1</td>
<td>71</td>
<td>49</td>
<td>31</td>
</tr>
<tr>
<td>VSS_2</td>
<td>107</td>
<td>74</td>
<td>47</td>
</tr>
<tr>
<td>VSS_3</td>
<td>143</td>
<td>99</td>
<td>63</td>
</tr>
<tr>
<td>VSS_4</td>
<td>38</td>
<td>27</td>
<td>18</td>
</tr>
<tr>
<td>VSS_5</td>
<td>16</td>
<td>10</td>
<td>-</td>
</tr>
<tr>
<td>VSS_6</td>
<td>51</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VSS_7</td>
<td>61</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VSS_8</td>
<td>83</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VSS_9</td>
<td>94</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VSS_10</td>
<td>120</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VSS_11</td>
<td>130</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VDD_1</td>
<td>72</td>
<td>50</td>
<td>32</td>
</tr>
<tr>
<td>VDD_2</td>
<td>108</td>
<td>75</td>
<td>48</td>
</tr>
<tr>
<td>VDD_3</td>
<td>144</td>
<td>100</td>
<td>64</td>
</tr>
<tr>
<td>VDD_4</td>
<td>39</td>
<td>28</td>
<td>19</td>
</tr>
<tr>
<td>VDD_5</td>
<td>17</td>
<td>11</td>
<td>-</td>
</tr>
<tr>
<td>VDD_6</td>
<td>52</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VDD_7</td>
<td>62</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VDD_8</td>
<td>84</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>
Table 6. Reference connection for all packages (continued)

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Pin numbers for LQFP packages</th>
<th>Pin numbers for BGA packages</th>
<th>Pin numbers for VFQFPN package</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>144 pins</td>
<td>100 pins</td>
<td>64 pins</td>
</tr>
<tr>
<td>VDD_9</td>
<td>95</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VDD_10</td>
<td>121</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VDD_11</td>
<td>131</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VREF+</td>
<td>32</td>
<td>21</td>
<td>-</td>
</tr>
<tr>
<td>VREF-</td>
<td>31</td>
<td>20</td>
<td>-</td>
</tr>
<tr>
<td>VSSA</td>
<td>30</td>
<td>19</td>
<td>12</td>
</tr>
<tr>
<td>VDDA</td>
<td>33</td>
<td>22</td>
<td>13</td>
</tr>
<tr>
<td>VBAT</td>
<td>6</td>
<td>6</td>
<td>1</td>
</tr>
</tbody>
</table>
# Revision history

## Table 7. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>12-Jul-2007</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td>23-May-2008</td>
<td>2</td>
<td>Application note also applicable to High-density devices. Figure 1: Power supply overview, Figure 2: Power supply scheme and Figure 6: Clock overview updated. Low-speed internal RC frequency modified in Section 2: Clocks on page 11. VREF+ voltage range modified. Table 6: Reference connection for all packages on page 25 added. Small text changes.</td>
</tr>
<tr>
<td>23-Jun-2009</td>
<td>3</td>
<td>Connectivity line STM32F10xxx and Section : Glossary added. Section 1.2: Power supply schemes and Figure 2: Power supply scheme updated. Figure 5: Reset circuit updated. Figure 6 Clock overview removed in Section 2: Clocks. Note 1 added Note 3 updated below Figure 8: External clock. Section 2.1.1: External source (HSE bypass) and Section 2.1.2: External crystal/ceramic resonator (HSE crystal) updated. Section 2.3 Clock-out capability section removed. Section 3.1: Boot mode selection and Section 3.3: Embedded boot loader mode updated. When no external battery is used, it is recommended to externally connect the ( V_{BAT} ) pin to ( V_{DD} ). PA14 updated in Table 7: Document revision history. Small text changes. STM3210C-EVAL evaluation board added in Section 4.</td>
</tr>
</tbody>
</table>
| 01-Mar-2010 | 4        | This application note also applies to STM32F100xx low- and medium-density value line products:  
  - low- and medium-density value line devices added to Introduction on page 1  
  - Section 2.1.1: External source (HSE bypass) and Section 2.1.2: External crystal/ceramic resonator (HSE crystal) updated  
  - reference to value line’s evaluation board added to Section 4.1: Introduction  
  Table 5: Reset circuit updated. |
| 19-Oct-2010 | 5        | Modified Section 2.2.1: External source (LSE bypass) Updated for high-density value line devices.                                             |
| 14-Apr-2011 | 6        | Updated VDDA and VREF schematics in Figure 14: STM32F103ZE(T6) microcontroller reference schematic on page 24 and Table 5: Optional components. |
| 18-Nov-2011 | 7        | Updated to include XL-density devices.                                                                                                   |