Introduction

The ST7540 reference design has been developed as a useful tool to demonstrate how a small, high-performance powerline node can be built using the ST7540 FSK transceiver.

With this reference design, it is possible to evaluate the ST7540 features, in particular, its transmitting and receiving performances through actual communication on the power line.

The ST7540 reference design may be considered to be composed of three main sections:

- Power supply section, specifically tailored to match powerline coupling requirements and to operate within a wide range of the input mains voltage
- Modem and crystal oscillator section
- Line coupling interface section

The coupling interface is designed to allow the ST7540 FSK transceiver to transmit and receive on the mains using 72 kHz carrier frequencies, within the European CENELEC standard A-band specified for automatic meter reading.

Figure 1. ST7540 reference design board with outline dimensions

As it can be seen from the picture above, a special effort has been made to obtain a very compact reference design board, while keeping the focus on transmission and receiving performances.

Note: The information provided in this application note refers to EVALST7540-2 reference design board.
Contents

1 Electrical characteristics ........................................... 7
2 Safety precautions ......................................................... 9
3 ST7540 FSK powerline transceiver description ..................... 10
4 Evaluation tools description ............................................. 11
5 Board description .......................................................... 13
   5.1 Coupling interface .................................................... 18
      5.1.1 Tx active filter ................................................ 19
      5.1.2 Tx passive filter .............................................. 20
      5.1.3 Rx passive filter .............................................. 22
      5.1.4 Input impedance .............................................. 24
   5.2 Conducted disturbances ............................................ 25
      5.2.1 Conducted emissions ......................................... 25
      5.2.2 Noise immunity ............................................... 26
   5.3 Thermal design ...................................................... 29
   5.4 Oscillator section .................................................... 32
   5.5 Surge and burst protection ....................................... 32
   5.6 50-pin connector for the EVALCOMMBOARD .................... 35
   5.7 Power supply ....................................................... 36
6 Performance and ping tests ............................................ 41
7 Application ideas .......................................................... 42
   7.1 Three-phase architecture ......................................... 42
   7.2 Zero crossing detector ............................................ 42
   7.3 Received Signal Strength Indicator (RSSI) ....................... 44
   7.4 Non-isolated coupling ............................................. 45
   7.5 DC powerline applications ....................................... 46
   7.6 110 and 132.5 kHz coupling circuit ............................. 46
8 Troubleshooting ............................................................ 49
Appendix A  Board layout .................................................. 51
List of normative references .............................................. 54
Revision history .............................................................. 54
List of figures

Figure 1. ST7540 reference design board with outline dimensions ............................................. 1
Figure 2. Typical curve for output current limit vs. RCL value .................................................. 8
Figure 3. ST7540 Transceiver block diagram ........................................................................... 10
Figure 4. Complete evaluation system including a PC, an EVALCOMMBORD and the EVALST7540-2 board .............................................................................................................................. 11
Figure 5. ST7540 powerline modem demonstration kit with control register window .......... 12
Figure 6. Positioning of the various sections of the board ........................................................ 13
Figure 7. Modem and coupling interface schematic ................................................................. 14
Figure 8. Power supply schematic .......................................................................................... 15
Figure 9. Schematic of Rx and Tx filters ............................................................................... 19
Figure 10. Measured frequency response of the Tx active filter (typical curve) ................. 20
Figure 11. Simulated frequency response of the Tx active filter with components tolerance effect . 20
Figure 12. Measured frequency response of the Tx active + passive filters connected to the CISPR network (typical curve) ...................................................................................... 22
Figure 13. Simulated frequency response of the Tx active + passive filters connected to the CISPR network with the components tolerance effect22
Figure 14. Measured frequency response of the Rx passive filter (typical curve) ............. 23
Figure 15. Simulated frequency response of the Rx passive filter with components tolerance effect . 24
Figure 16. Measured input impedance magnitude of coupling interface in Tx mode (typical curve) . 25
Figure 17. Measured input impedance magnitude of coupling interface in Rx mode (typical curve) . 25
Figure 18. Conducted emissions test setup ............................................................................ 26
Figure 19. Output spectrum (typical) at 72 kHz, 2400 baud, deviation 1, mains 220Vac .... 26
Figure 20. Narrow-band conducted interference test setup .................................................... 27
Figure 21. Measured BER vs. SNR curve (typical), white noise ............................................. 28
Figure 22. SNR vs. frequency curve (typical) at BER = 10-3 ................................................... 28
Figure 23. PCB copper dissipating area for ST7540 reference design board ....................... 29
Figure 24. Packet-fragmented transmission ........................................................................... 30
Figure 25. Equivalent model of the thermal impedance qJA of the HTSSOP28 package with exposed pad ........................................................................................................................................... 30
Figure 26. Output current vs. supply current typical curve for ST7540 in Tx mode ........... 31
Figure 27. Dissipated power vs. load impedance modulus typical curve for ST7540 reference design board .................................................................................................................................... 31
Figure 28. A recommended oscillator section layout for noise shielding .............................. 32
Figure 29. Common mode disturbances protection - positive disturbance .................... 33
Figure 30. Common mode disturbances protection - negative disturbance ................... 34
Figure 31. Differential mode disturbances protection .......................................................... 34
Figure 32. Scheme of the connector for the EVALCOMMBORD ............................................ 35
Figure 33. Typical waveforms at 230 Vac: open load ............................................................. 38
Figure 34. Typical waveforms at 230 Vac: full load ............................................................... 38
Figure 35. Typical waveforms at 265 Vac: short-circuit ......................................................... 39
Figure 36. Typical waveforms at 265 Vac: startup ................................................................. 39
Figure 37. Load regulation .................................................................................................... 39
Figure 38. SMPS efficiency curve ......................................................................................... 40
Figure 39. ST7540 powerline modem demonstration kit window for the master board .... 41
Figure 40. Scheme of principle for three-phase architecture ............................................... 42
Figure 41. Schematic of a zero crossing detection circuit for non-isolated coupling ........... 43
Figure 42. Schematic of a zero crossing detection circuit for isolated coupling ................. 44
Figure 43. ZC_OUT vs. AC mains waveforms .................................................................... 44
Figure 44. Peak detector electrical schematic .......................................................... 45
Figure 45. Measured DC_OUT Vs. AC_IN peak detector response .......................... 45
Figure 46. Example schematic for non-isolated solution ........................................ 46
Figure 47. Line coupling interface for 110 kHz channel ........................................ 47
Figure 48. Line coupling interface for 132.5 kHz channel ...................................... 48
Figure 49. PCB layout - component placing ............................................................. 51
Figure 50. PCB layout - top view ................................................................................ 52
Figure 51. PCB layout - bottom view ........................................................................ 53
List of tables

Table 1. Electrical characteristics of the ST7540 reference design ............................ 7
Table 2. Output voltage level setting through Vsense partitioning - typical values. ............. 8
Table 3. Bill of materials ................................................................................................ 16
Table 4. ST parts on the ST7540 reference design board .................................................. 18
Table 5. Line coupling transformer specifications. .............................................................. 21
Table 6. Noise immunity test settings .............................................................................. 27
Table 7. 50-pin connector digital signals ........................................................................ 35
Table 8. 50-pin connector analog signals ....................................................................... 36
Table 9. 50-pin connector power connections ................................................................. 36
Table 10. SMPS specifications ......................................................................................... 37
Table 11. SMPS transformer specifications ....................................................................... 37
Table 12. Document revision history .............................................................................. 54
1 Electrical characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test conditions</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Operating conditions</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ambient operating temperature</td>
<td>If ST7540 junction temperature exceeds 180 °C device shuts down</td>
<td>85</td>
<td>°C</td>
</tr>
<tr>
<td><strong>Transceiver section transmitting specifications (Tx mode)</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Selected channel frequency</td>
<td>FSK carrier</td>
<td>72</td>
<td>kHz</td>
</tr>
<tr>
<td>Transmitting output voltage level at mains output</td>
<td>R7 = 47kΩ, R8 = 15kΩ – See Table 2</td>
<td>2, 2.25</td>
<td>V rms</td>
</tr>
<tr>
<td>Transmitting output current limit</td>
<td>R6=1.1kΩ – See Figure 2</td>
<td>500</td>
<td>mA rms</td>
</tr>
<tr>
<td>2nd harmonic distortion at mains output</td>
<td>Loaded with CISPR 16-1 network</td>
<td>-55</td>
<td>dB C</td>
</tr>
<tr>
<td>3rd harmonic distortion at mains output</td>
<td>Loaded with CISPR 16-1 network</td>
<td>-61</td>
<td>dB</td>
</tr>
<tr>
<td>50Hz attenuation</td>
<td></td>
<td>100</td>
<td>dB</td>
</tr>
<tr>
<td><strong>Receiving specifications (Rx mode)</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Minimum detectable Rx signal</td>
<td>BER&lt;10⁻³, negligible noise</td>
<td>48</td>
<td>dBµV rms</td>
</tr>
<tr>
<td><strong>Auxiliary supply</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5 V regulated voltage</td>
<td>ST7540 internally generated</td>
<td>-5%</td>
<td>V</td>
</tr>
<tr>
<td>5 V current capability</td>
<td></td>
<td>50</td>
<td>mA</td>
</tr>
<tr>
<td>3.3 V regulated voltage</td>
<td>ST7540 internally generated</td>
<td>-5%</td>
<td>V</td>
</tr>
<tr>
<td>3.3 V current capability</td>
<td></td>
<td>50</td>
<td>mA</td>
</tr>
<tr>
<td><strong>Power supply section</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AC mains voltage range</td>
<td></td>
<td>85</td>
<td>V</td>
</tr>
<tr>
<td>Mains frequency</td>
<td></td>
<td>50-60</td>
<td>Hz</td>
</tr>
<tr>
<td>Output voltage</td>
<td>Green led ON</td>
<td>-10%</td>
<td>V</td>
</tr>
<tr>
<td>Output voltage ripple</td>
<td>Iout = 500 mA, Vin=85 Vac</td>
<td>1</td>
<td>%</td>
</tr>
<tr>
<td>Peak output current</td>
<td></td>
<td>500</td>
<td>mA</td>
</tr>
<tr>
<td>Output power</td>
<td></td>
<td>5.6</td>
<td>W</td>
</tr>
<tr>
<td>Efficiency at Pout=3.5W</td>
<td></td>
<td>70</td>
<td>%</td>
</tr>
<tr>
<td>Nominal transformer isolation*</td>
<td>Primary to secondary/ secondary to auxiliary</td>
<td>4</td>
<td>kV</td>
</tr>
</tbody>
</table>

Table 1. Electrical characteristics of the ST7540 reference design
Table 1. Electrical characteristics of the ST7540 reference design (continued)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test conditions</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min</td>
<td>Typ</td>
</tr>
<tr>
<td>Number of holdup cycles</td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Input power</td>
<td></td>
<td>100</td>
<td></td>
</tr>
<tr>
<td>Switching frequency</td>
<td>Transceiver section in Tx mode</td>
<td>-10%</td>
<td>65</td>
</tr>
<tr>
<td></td>
<td>Transceiver section in Rx mode</td>
<td>-10%</td>
<td>21</td>
</tr>
</tbody>
</table>

Table 2. Output voltage level setting through $V_{\text{sense}}$ partitioning - typical values

<table>
<thead>
<tr>
<th>$V(\text{PA_OUT})$</th>
<th>$V(\text{PA_OUT})$</th>
<th>$V(\text{PA_OUT})$</th>
<th>$R_7$</th>
<th>$R_8$</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>[V$_{p-p}$]</td>
<td>[V$_{RMS}$]</td>
<td>[dBuVRMS]</td>
<td>[kΩ]</td>
</tr>
<tr>
<td>2.830</td>
<td>1.000</td>
<td>120</td>
<td>16</td>
<td>15</td>
</tr>
<tr>
<td>3.170</td>
<td>1.120</td>
<td>121</td>
<td>20</td>
<td>15</td>
</tr>
<tr>
<td>3.560</td>
<td>1.260</td>
<td>122</td>
<td>24</td>
<td>15</td>
</tr>
<tr>
<td>3.990</td>
<td>1.410</td>
<td>123</td>
<td>27</td>
<td>15</td>
</tr>
<tr>
<td>4.470</td>
<td>1.580</td>
<td>124</td>
<td>33</td>
<td>15</td>
</tr>
<tr>
<td>5.030</td>
<td>1.780</td>
<td>125</td>
<td>39</td>
<td>15</td>
</tr>
<tr>
<td>5.660</td>
<td>2.000</td>
<td>126</td>
<td>47</td>
<td>15</td>
</tr>
<tr>
<td>6.340</td>
<td>2.240</td>
<td>127</td>
<td>51</td>
<td>15</td>
</tr>
<tr>
<td>7.100</td>
<td>2.510</td>
<td>128</td>
<td>56</td>
<td>15</td>
</tr>
<tr>
<td>7.980</td>
<td>2.820</td>
<td>129</td>
<td>68</td>
<td>15</td>
</tr>
</tbody>
</table>

Figure 2. Typical curve for output current limit vs. $R_{CL}$ value
2 Safety precautions

The board must be used only by expert technicians. Due to the high voltage (220 V ac) present on the parts which are not isolated, special care should be taken with regard to people’s safety.

There is no protection against high voltage accidental human contact.

After disconnection of the board from the mains, none of the live parts should be touched immediately because of the energized capacitors.

It is mandatory to use a mains insulation transformer to perform any tests on the high voltage sections (see circuit sections highlighted in Figure 7 and Figure 8) in which test instruments like Spectrum Analyzers or Oscilloscopes are used.

Do not connect any oscilloscope probes to high voltage sections in order to avoid damaging instruments and demonstration tools.

Warning: ST assumes no responsibility for any consequences which may result from the improper use of this tool.
3 ST7540 FSK powerline transceiver description

ST7540 transceiver uses frequency shift keying (FSK) modulation to perform a half-duplex communication on a powerline network. It operates from a 7.5 to 13.5 V single supply voltage (Vcc) and integrates a power amplifier (PA), which is able to drive low line impedance, and two linear regulators providing 5 V and 3.3 V.

Figure 3. ST7540 Transceiver block diagram

The ST7540 can communicate using eight different communication channels (60, 66, 72, 76, 82.05, 86, 110, 132.5 kHz), four baud rates (600, 1200, 2400, 4800) and two deviations (1 and 0.5). Additional functions are included, such as watchdog, automatic control on PA output voltage and current, carrier/preamble detection and band-in-use signaling, transmission time-out, and thermal shutdown.

The transceiver, which is dedicated only to physical communication, operates with a microcontroller whose aim is to manage the communication protocol stack. A reset output (RSTO) and a programmable clock (MCLK) can be provided to the microcontroller by the ST7540 in order to simplify the external logic and circuitry.

The host controller can exchange data with the transceiver through a serial interface, programmable to operate either in UART (CLR/T data clock not used) or in SPI mode. Communication on the power line can be either synchronous or asynchronous to the data clock that is provided by the transceiver at the programmed baud rate.

When in transmission mode (i.e. RxTx line at low level), the ST7540 samples the digital signal on the TxD line at the programmed baud rate and modulates it in a FSK sinusoidal output on the Tx_OUT line. This signal is then externally fed into the power amplifier to add current capability. The power amplifier can also introduce gain and active filtering to the signal, just using few external passive components. The resulting signal on the PA_OUT line is coupled to the power line.

When in receiving mode (i.e. RxTx line at high level), an incoming FSK signal on the Rx_IN line is demodulated and the digital output is available for the microcontroller on the RxD pin.
The device also recovers the synchronism of the received signal using an internal PLL. The recovered clock is present on CLR/T output.

The ST7540 operating parameters can be set by means of an internal control register, accessible only through the SPI host interface.

4 Evaluation tools description

The complete evaluation system for the ST7540 powerline communication consists of:

- a PC using the "ST7540 power line modem demo kit" software tool
- one EVALCOMMBOARD hosting the ST7 microcontroller
- one ST7540 reference design board (EVALST7540-2).

The correct procedure for connecting the EVALST7540-2 and the EVALCOMMBOARD is as follows:

1. Connect the EVALST7540-2 and the EVALCOMMBOARD
2. Connect the ac mains cable to the EVALST7540-2 and the USB cable to the EVALCOMMBOARD
3. Connect the EVALST7540-2 to the ac mains supply
4. Connect the EVALCOMMBOARD to the PC via the USB cable.

**Warning:** Follow the connection procedure to avoid damaging the boards.

Figure 4. Complete evaluation system including a PC, an EVALCOMMBOARD and the EVALST7540-2 board
The complete chain, controlled by the ST7540 powerline modem demonstration kit, can set up real communication at bit level, simply by sending or receiving a user-defined bit stream.

It is possible to establish a half-duplex communication with two of these communication nodes (two chains) connected to each other. In order to better evaluate communication between two nodes, the ST7540 powerline modem demonstration kit has some particular features, including:

- **Frame synchronization**: a byte synchronization header can be added to the exchanged data to set up a simple protocol, intended to test the capability of the system to correctly receive the exact transmitted bit sequence. This can be done in two ways: via the ST7540 control register settings (the internal configuration register of the modem has a frame header field, in which an 8- or 16-bit header can be set) or via the Rx panel of the ST7540 powerline modem demonstration kit (setting a synchronization at SW level). A bit synchronization can be introduced as a simpler feature by enabling the preamble detection method in the control register panel and then inserting at least one “0101” or one “1010” sequence at the beginning of the transmitted bit stream.

- **Ping session**: a master-slave communication with automatic statistics calculation can be very useful to test a point-to-point or a point-to-multipoint powerline communication network, thus providing a method to evaluate reachability of each node in the network.

For further details about the ST7540 powerline modem demonstration kit, please refer to the user manual UM0239 “ST7540 power line modem demo kit graphical user interface”.

---

Figure 5. ST7540 powerline modem demonstration kit with control register window
5 Board description

The ST7540 reference design is composed of the following sections:

- Power supply section, based on ST’s VIPer12A-E IC
- ST7540 modem and crystal oscillator section
- Line coupling interface section, with three subsections:
  - Transmission active filter
  - Transmission passive filter
  - Receiving passive filter.

The board also has two connectors, which allow the user to plug the mains supply on one side of it and the I.B.U. communication board on the other side.

Figure 6. Positioning of the various sections of the board

The schematics of the whole reference design appear in Figure 7 and 8. Figure 7 shows the modem and the coupling interface circuits, while Figure 8 represents the power supply circuit. In both the schematics, high voltage regions are highlighted.

Table 3 lists the components used to develop the reference design board. All parts have been selected to give optimal performances.

The layout of the printed circuit is given in Appendix A - Figure 49, Figure 50 and Figure 51.
Figure 7. Modem and coupling interface schematic
Figure 8. Power supply schematic
### Table 3. Bill of materials

<table>
<thead>
<tr>
<th>Item</th>
<th>Qty</th>
<th>Part</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>CN1</td>
<td>HEADER 2 Mains supply connector</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>CN2</td>
<td>CON50A 50 pins SMT right angle female p=1.27mm</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>C1</td>
<td>33nF X2 Murata GA355XR7-GB333K</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>2</td>
<td>C2,C3</td>
<td>10uF / 400V Yageo SE-K / Nichicon VK 20%</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>C4</td>
<td>470pF / 1kV TDK C4520X7R-3A471K</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>C5</td>
<td>220pF / 50V TDK C0603C0G-1E220J</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>4</td>
<td>C6,C15,C17,C24</td>
<td>10uF / 16V TDK C3216X7R-1C106MT</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>1</td>
<td>C7</td>
<td>47nF / 25V Murata GRM188R7-1E473K</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>C8</td>
<td>470uF / 16V Rubycon 3M0319 / Yageo SE-K 20%</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>2</td>
<td>C9,C29</td>
<td>47uF / 16V Murata GRM32ER6-1C476K</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>1</td>
<td>C10</td>
<td>2.2nF Y1 TDK CD12-E2GA222MYNS / Murata DE1E3-KX222M</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>2</td>
<td>C11,C12</td>
<td>33pF TDK C1005C0G-1H330J</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>2</td>
<td>C14,C27</td>
<td>10nF Murata GRM188R7-1H103K</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>4</td>
<td>C16,C18,C19,C25</td>
<td>100nF TDK C1608X7R-1H104K</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>2</td>
<td>C21,C33</td>
<td>150pF Murata GRM1885C-1H151J</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>1</td>
<td>C22</td>
<td>10uF Murata GRM21BR6-1A106K / TDK C2012X5R-0J106K</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>1</td>
<td>C23</td>
<td>100nF X2 EPCOS B32922-A2104K</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>1</td>
<td>C26</td>
<td>22nF Murata GRM21B5C-1H223J / TDK C3216C0G1H223J</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>1</td>
<td>C30</td>
<td>15pF Murata GRM1555C-1H150J</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>1</td>
<td>C31</td>
<td>22pF Murata GRM1555C-1H220J</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>1</td>
<td>C32</td>
<td>390pF Murata GRM1885C-1H391J</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>1</td>
<td>D1</td>
<td>DF06S 600 V - 1.5 A bridge rectifier</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>1</td>
<td>D2</td>
<td>STTH1L06A SMA ultra-fast Schottky diode</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>1</td>
<td>D3</td>
<td>BAS16 / BAS21 SOT23</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>1</td>
<td>D4</td>
<td>STPS1H100 SMA Schottky diode</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>1</td>
<td>D5</td>
<td>BZX84C10 SOT23 10V zener diode</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>1</td>
<td>D6</td>
<td>LED Green LED</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>2</td>
<td>D8,D10</td>
<td>BAT54S SOT23 low drop Schottky diode</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>1</td>
<td>D9</td>
<td>SM6T12CA 12V bidirectional transil diode</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>1</td>
<td>F1</td>
<td>2A - T Time-lag fuse</td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>1</td>
<td>JP4</td>
<td>CLOSE</td>
<td></td>
</tr>
<tr>
<td>32</td>
<td>1</td>
<td>J1</td>
<td>CONNECTOR</td>
<td></td>
</tr>
</tbody>
</table>
### Table 3. Bill of materials (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Qty</th>
<th>Part</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>33</td>
<td>1</td>
<td>L1</td>
<td>1mH</td>
<td>Epcos B82442-H1105K</td>
</tr>
<tr>
<td>34</td>
<td>1</td>
<td>L2</td>
<td>2x10mH 0.3A</td>
<td>Radiohm 42V15</td>
</tr>
<tr>
<td>35</td>
<td>1</td>
<td>L3</td>
<td>470uH</td>
<td>Epcos B82442-A1474K</td>
</tr>
<tr>
<td>36</td>
<td>1</td>
<td>L4</td>
<td>33uH</td>
<td>Epcos B82462-A4333K</td>
</tr>
<tr>
<td>37</td>
<td>1</td>
<td>L5</td>
<td>47uH</td>
<td>Epcos B82464-A4473K / WE 744-775-147</td>
</tr>
<tr>
<td>38</td>
<td>1</td>
<td>L6</td>
<td>220uH</td>
<td>Epcos B82462-A4224K / WE 744-774-222</td>
</tr>
<tr>
<td>39</td>
<td>1</td>
<td>Q1</td>
<td>BC857BL</td>
<td>SOT23</td>
</tr>
<tr>
<td>40</td>
<td>1</td>
<td>R1</td>
<td>10R 1W</td>
<td>Metal oxide type - radial</td>
</tr>
<tr>
<td>41</td>
<td>1</td>
<td>R2</td>
<td>220K</td>
<td>0603 1%</td>
</tr>
<tr>
<td>42</td>
<td>1</td>
<td>R3</td>
<td>10K</td>
<td>0603 1%</td>
</tr>
<tr>
<td>43</td>
<td>1</td>
<td>R4</td>
<td>560</td>
<td>0603 1%</td>
</tr>
<tr>
<td>44</td>
<td>1</td>
<td>R5</td>
<td>1K5</td>
<td>0603 1%</td>
</tr>
<tr>
<td>45</td>
<td>1</td>
<td>R6</td>
<td>1K1</td>
<td>0603 1%</td>
</tr>
<tr>
<td>46</td>
<td>1</td>
<td>R7</td>
<td>47K</td>
<td>0603 1%</td>
</tr>
<tr>
<td>47</td>
<td>1</td>
<td>R8</td>
<td>15K</td>
<td>0603 1%</td>
</tr>
<tr>
<td>48</td>
<td>1</td>
<td>R9</td>
<td>4K7</td>
<td>0603 1%</td>
</tr>
<tr>
<td>49</td>
<td>1</td>
<td>R10</td>
<td>12K</td>
<td>0603 1%</td>
</tr>
<tr>
<td>50</td>
<td>1</td>
<td>R12</td>
<td>1K</td>
<td>0603 1%</td>
</tr>
<tr>
<td>51</td>
<td>1</td>
<td>R14</td>
<td>1K8</td>
<td>0603 1%</td>
</tr>
<tr>
<td>52</td>
<td>1</td>
<td>R17</td>
<td>470</td>
<td>0603 1%</td>
</tr>
<tr>
<td>53</td>
<td>1</td>
<td>R19</td>
<td>3K9</td>
<td>0603 1%</td>
</tr>
<tr>
<td>54</td>
<td>1</td>
<td>R20</td>
<td>56K</td>
<td>0603 1%</td>
</tr>
<tr>
<td>55</td>
<td>1</td>
<td>R21</td>
<td>2K7</td>
<td>0603 1%</td>
</tr>
<tr>
<td>56</td>
<td>1</td>
<td>T1</td>
<td>SMPS transformer</td>
<td>TDK SRW12.6EF-E07H013 / WE S06-100-057</td>
</tr>
<tr>
<td>57</td>
<td>1</td>
<td>T2</td>
<td>Line transformer</td>
<td>VAC T60403-K5024-X044 / Radiohm 69H14-2101</td>
</tr>
<tr>
<td>58</td>
<td>1</td>
<td>U1</td>
<td>VIPER12AS</td>
<td>SMPS controller / switch</td>
</tr>
<tr>
<td>59</td>
<td>1</td>
<td>U2</td>
<td>SFH610-A</td>
<td>Opto-switch</td>
</tr>
<tr>
<td>60</td>
<td>1</td>
<td>U3</td>
<td>ST7540</td>
<td>Powerline transceiver</td>
</tr>
<tr>
<td>61</td>
<td>1</td>
<td>X1</td>
<td>16 MHz</td>
<td></td>
</tr>
</tbody>
</table>
The mains coupling interface is composed of three different filters: the Tx active filter, the Tx passive filter and the Rx passive filter. All three filters are described in the sections Section 5.1.1, 5.1.2, and 5.1.3. In each section, calculations and measured frequency responses are given.

The filters are quite sensitive to the components' value tolerance. Actual components used in the ST7540 reference design have the following tolerances:
- +/- 10% for coils and for the X2 capacitor
- +/- 1% for SMD resistors
- +/- 5% for SMD ceramic capacitors.

To evaluate sensitivity of the filters to the tolerances listed above, the following sections include simulated responses of the filters with Montecarlo statistical analysis. Statistical simulation helps understanding the relationship between components' value tolerance and variations on the responses of the filters. In simulation curves, the ideal response is drawn in blue, while red curves indicate statistical variations generated through simulation.
5.1.1 Tx active filter

The Tx active filter is based on the ST7540 internal power amplifier (PA), whose input and output pins are available externally to allow a filtering network to be tailored around the amplifier.

For the ST7540 reference design board, a 3-pole low-pass filter has been developed by cascading a simple R-C low-pass stage and a Sallen-Key 2-pole cell with 9dB gain. The R19-C32 low-pass stage is aimed at introducing attenuation starting from approximately an octave above the transmission channel frequency.

The transfer function of the 2nd order Sallen-Key cell is:

**Equation 1**

\[
A(s) = \frac{A_0}{s^2 + \frac{s}{\omega_C} Q + 1}
\]

where \( A_0 = \left(1 + \frac{R_{14}}{R_{12}}\right) \), \( \omega_C = \frac{1}{\sqrt{R_9 \cdot R_{10} \cdot C_{33} \cdot C_{21}}} \) and \( Q = \frac{\sqrt{R_9 \cdot R_{10} \cdot C_{33} \cdot C_{21}}}{R_9 C_{33} + R_{10} C_{21} + R_9 C_{21}(1 - A_0)} \)

The corner frequency may be calculated as:

**Equation 2**

\[
f_c = \frac{1}{2\pi \sqrt{R_9 \cdot R_{10} \cdot C_{33} \cdot C_{21}}} = 135.7\text{kHz}
\]

*Figure 10* represents the measured transfer function of the Tx active filter. It shows good rejection on both the 2nd and 3rd harmonic frequencies for the 72 kHz signal.
Figure 10. Measured frequency response of the Tx active filter (typical curve)

Simulation of the Tx active filter response against components' tolerance, depicted in Figure 11, shows +/- 1 dB variation in gain module at 72 kHz.

Figure 11. Simulated frequency response of the Tx active filter with components tolerance effect

5.1.2 Tx passive filter

Coupling to the power line requires some passive components in addition to the active filtering stage. In particular, Tx passive filter section is made of the decoupling capacitor C22, line transformer T2, inductor L5 and X2 safety capacitor C23.

L5 has been accurately chosen to have a high saturation current (>1 A) and a very low equivalent series resistance (<0.2 Ω), to limit distortion and insertion losses even with heavy line load. Center frequency for the series resonance is calculated as:

Equation 3

\[ f_c = \frac{1}{2\pi \sqrt{L_5 \cdot C_{23}}} \]
provided that the dc-decoupling capacitor $C_{22}$ is much greater than $C_{23}$ (in this case, 100 times greater) and that parasitic components of the transformer have negligible effects on the filtering action.

Particular attention has been paid in choosing the line transformer. The required characteristics are listed in Table 5.

In order to have a good power transfer and to minimize the insertion losses, it is recommended to choose a transformer with a primary (shunt) inductance greater than 1mH and a series resistance lower than 0.5 $\Omega$.

Another important parameter is the leakage inductance. If it has a relevant value (10 to 50 $\mu$H), this can be used to design the coupling filter without inserting series inductance ($L_5$, $L_6$). The drawback, however, is the poor accuracy of this parameter, which can lead to a shift of the filter response and to bad coupling. Consequently, a low leakage inductance value (<1 $\mu$H) has been chosen, fixing the series inductance through a discrete component with greater accuracy.

The last specified parameter, the 4 kV insulation voltage requirement, is described and coded in the EN50065-4-2 CENELEC document.

### Table 5. Line coupling transformer specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Turn ratio</td>
<td>1:1</td>
</tr>
<tr>
<td>Magnetizing inductance</td>
<td>&gt;1 mH</td>
</tr>
<tr>
<td>Leakage inductance</td>
<td>&lt;1 $\mu$H</td>
</tr>
<tr>
<td>DC resistance</td>
<td>&lt;0.5 $\Omega$</td>
</tr>
<tr>
<td>DC saturation current</td>
<td>&gt;2 mA</td>
</tr>
<tr>
<td>Interwinding capacitance</td>
<td>&lt; 50 pF</td>
</tr>
<tr>
<td>Withstanding voltage</td>
<td>4 kV</td>
</tr>
</tbody>
</table>

*Figure 12* shows the measured response of the Tx active and passive filters, loaded with the CISPR network. The figure highlights a further filtering effect added by the passive L-C series resonant combined with the CISPR reactive load.
5.1.3 Rx passive filter

The Rx filter is made up of a resistor in series with a parallel L-C resonant. The transfer function of the filter can be written as:

Equation 4

\[
R(s) = \frac{s \cdot L_6 + R_L}{R_{17}L_6C_{26} + s^2 + \frac{R_{17}R_LC_{26} + L_6}{R_{17}L_6C_{26}} \cdot s + \frac{R_{17} + R_L}{R_{17}L_6C_{26}}}
\]

where \( R_L \) is the DC series resistance of the inductor (in our case, about 2 \( \Omega \)). The center frequency and the quality factor of the filter can be expressed as:
The simplification made on $f_c$ formula is possible because $R_{17} > R_L$. Consequently, the quality factor and filter selectivity depend not only on $R_{17}$, but also on $R_L$. A higher $R_L$ produces a lower steepness of the resonance, while a higher $R_{17}$ gives a higher selectivity. Actual values of the components give a $Q$ equal to 4.3.

The $R_L$ value impacts in a clearer way on insertion losses. To evaluate the relationship between $R_L$ and the losses on the received signal, the following simplified expression of $|R(s)|$ at $f = f_c$ may be used:

$$
|R(j \omega)\bigg| \approx \frac{Q \cdot \omega_c \cdot L_6}{1 + R_L \cdot R_{17} \cdot \frac{C_{26}}{L_6}}
$$

With actual values of the components, we get a loss of about 1 dB. The same calculation gives unitary transfer if $R_L$ is set to zero.

Looking at the first way to express the module of the transfer function, it is possible to notice that a higher value of $Q$ can help keeping the losses small. Nevertheless, a high value of $Q$ would bring a higher sensitivity of the filter to the components tolerance.

Figure 14 shows the measured frequency response of the Rx passive filter. The filter has an actual -3 dB bandwidth equal to 17 kHz and an attenuation of about 1 dB at center frequency, just as expected.

**Figure 14.** Measured frequency response of the Rx passive filter (typical curve)

*Figure 15* represents a simulation of the response of the Rx passive filter with the components tolerance effect. A worst case loss of nearly 1.5 dB can be observed at 72 kHz due to a shift on center frequency.
5.1.4 Input impedance

The input impedance of a powerline communication node is another critical point. *Figure 16* and *Figure 17* show the input impedance magnitude vs. frequency curves in both Tx and Rx mode. In both figures channel impedance point and the minimum impedance point are indicated.

The impedance magnitude values prove that the ST7540 reference design board is compliant with the EN50065-7 document, which sets the following minimum impedance constraints for this kind of equipment:

- **Tx mode:**
  - free in the range 3 to 95 kHz
  - 3 Ω from 95 to 148.5 kHz

- **Rx mode:**
  - 10 Ω from 3 to 9 kHz
  - 50 Ω between 9 and 95 kHz only inside signal bandwidth (free for frequencies outside signal bandwidth)
  - 5 Ω from 95 to 148.5 kHz
5.2 Conducted disturbances

5.2.1 Conducted emissions

The EN50065-1 standard describes the test setup and procedures for testing conducted emissions.

The conducted emissions measurements have been taken with 220 V$_{\text{ac}}$ mains voltage. The test pattern consists of a continuous transmission of a “1010” continuous sequence at 2400 baud, deviation 1. The output signal measured at the CISPR artificial network has a value of 120 dBuV$_{\text{RMS}}$ which means a signal of 2 V$_{\text{RMS}}$ on the mains output.
The spectrum analyzer performs a peak measurement instead of a quasi-peak measurement, as specified by EN50065-1. For continuous sinusoidal signals the two types of measurement give the same result.

**Figure 18. Conducted emissions test setup**

![Diagram of test setup](image)

*Figure 19* shows the results for the output spectrum measurement. The EN50065-1 disturbance limits mask (traced in red) may be compared to the typical output spectrum of the ST7540 reference design board.

**Figure 19. Output spectrum (typical) at 72 kHz, 2400 baud, deviation 1, mains 220V ac**

### 5.2.2 Noise immunity

The tests on immunity against white noise and narrow-band conducted interferences are based on two ST7540 reference design boards performing a simplex (unidirectional) communication. The first board transmits a given bit sequence, while the receiving board passes the received bit stream to a BER tester software on a PC, which evaluates the percentage of correctly received bits.
The noise (white noise or sinusoidal interferer) is produced by a waveform generator and injected into the artificial network through an AC coupling circuit. Figure 20 shows the test environment used to perform noise immunity tests.

Figure 20. Narrow-band conducted interference test setup

Table 6 reports the parameters for the test conditions settings.

The received signal and noise levels are measured at the mains connector of the board under test. The 3 kHz resolution bandwidth chosen for the Spectrum Analyzer allows measurement of the actual signal and noise levels as seen by the receiving ST7540 internal circuitry, programmed for 2400 baud.

Table 6. Noise immunity test settings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Received signal</td>
<td>86 dBuVrms</td>
</tr>
<tr>
<td>Frequency</td>
<td>72 kHz</td>
</tr>
<tr>
<td>Baud rate</td>
<td>2400</td>
</tr>
<tr>
<td>Deviation</td>
<td>1</td>
</tr>
<tr>
<td>Detection method</td>
<td>Carrier with conditioning</td>
</tr>
<tr>
<td>Detection time</td>
<td>3 ms</td>
</tr>
<tr>
<td>Sensitivity</td>
<td>High</td>
</tr>
<tr>
<td>Input filter</td>
<td>Off</td>
</tr>
<tr>
<td>Transmitted sequence</td>
<td>AACC h</td>
</tr>
<tr>
<td>S.A. resolution BW</td>
<td>3 kHz</td>
</tr>
</tbody>
</table>

Figure 21 represents the BER vs. SNR curve in the presence of white noise. It may be noted that a BER of $10^{-3}$ corresponds to a SNR around 12 dB, as expected from a nonideal FSK demodulator.
For narrow-band interference tests, two types of interfering noise have been used: a pure sinusoidal tone and an amplitude-modulated signal (modulating signal 1 kHz, modulation depth 80%). In both cases, the amplitude of the noise signal (of the carrier, for modulated signal) has been decreased until the measured BER was lower than $10^{-3}$ (one error every 1000 transmitted bits).

Figure 22 shows SNR vs. frequency curves for both a pure sinusoidal and an AM modulated interferer.
5.3 Thermal design

All heat dissipation is based on the heat exchange between the ST7540 IC, the PCB and the surrounding environment.

A large PCB copper area under the device is recommended to make an easier heat transfer from the ST7540 to the environment. The metallic slug under the device (exposed pad of HTSSOP28 package) must be properly soldered to the copper area on the PCB top side, as recommended in the datasheet.

The large ground layer on the bottom side of the board must be connected to the top side layer through multiple via holes.

In the case of ST7540 reference design, an area of about 0.2 cm² is put on the PCB top side for exposed pad soldering, while ground layer dissipating area on the bottom side is nearly 1.5 cm².

![Figure 23. PCB copper dissipating area for ST7540 reference design board](image)

Even if the ST7540 features a built-in thermal shutdown circuitry which turns off the power amplifier (PA) when the die temperature ($T_J$) exceeds 170 °C. It is however recommended not to exceed 125 °C during normal operating conditions to ensure the functionality of the IC.

The relationship between junction temperature $T_J$ and power dissipation during transmission $P_D$ is described by the following formula:

**Equation 7**

$$T_J(t_{TX}, d) = T_A - P_D \cdot \theta_{JA}(t_{TX}, d)$$

where $T_A$ is the ambient temperature (from -45 to +85 °C) and $\theta_{JA}$ is the junction to ambient thermal impedance of the ST7540 IC, which is related to the length of the transmission ($t_{TX}$) and to the duty cycle $d = t_{PKT} / (t_{PKT} + t_{IDLE})$, assuming a packet-fragmented transmission as illustrated by [Figure 24](image).
When soldered to a proper copper area on the PCB as explained above, the IC is characterized by a steady-state thermal impedance of about 35 °C/W. The transient of the thermal impedance $\theta_{JA}$ can be estimated by simulating a 6-cell equivalent model, as shown in Figure 25. The simulated curve vs. the transmission duration and the duty cycle is also given. It can be noticed that the transient of $\theta_{JA}$ takes several hundreds of seconds, after which the static value of 35 °C/W is reached.

Figure 25. Equivalent model of the thermal impedance $\theta_{JA}$ of the HTSSOP28 package with exposed pad

This means that during the transient phase (i.e. if the transmission time $t_{TX}$ is some seconds or even less) the IC is able to dissipate power that is well above the one sustainable at steady state. For this reason, a complete thermal analysis requires taking into account the characteristics of the transmission, i.e. duty cycle and duration, determining the value reached by the thermal impedance and then the allowed power dissipation.

Actual dissipated power $P_D$ can be calculated as:

**Equation 8**

$$P_D = P_{IN} - P_{OUT}$$

where $P_{IN}=V_{CC} \cdot I_{CC}$ and $P_{OUT}=V_{OUT \, \text{rms}} \cdot I_{OUT \, \text{rms}}$. Note that power consumption by receiving circuitry and linear regulators is considered negligible for thermal analysis purposes. The relationship between current absorption from the power supply ($I_{CC}$) and PA output current to the load ($I_{OUT}$) is shown in Figure 26. The value of $V_{IN}$ can be deduced from the load regulation curve of the SMPS, given in Figure 37.
The transmission output level $V_{\text{OUT}}_{\text{rms}}$ of 2 V and the current limit $I_{\text{OUT}}_{\text{rms(LIMIT)}}$ of 500 mA, fixed for the ST7540 reference design, correspond to a maximum output power $P_{\text{OUT}}$ of 1 W over a 4 $\Omega$ load. In these conditions, the required dissipation results equal:

$$P_{\text{D(LIMIT)}} = P_{\text{IN(LIMIT)}} - P_{\text{OUT(LIMIT)}} \approx (11.7V \times 0.25A) - (2V \times 0.5A) \approx 2W$$

Figure 27 shows the curve of $P_{\text{D}}$ vs. the load impedance modulus according to the $V_{\text{OUT}}_{\text{rms}}$ and $I_{\text{OUT}}_{\text{rms(LIMIT)}}$ set for the ST7540 reference design.

Referring to the relationship between dissipated power and temperature, it can be proven that in a continuous transmission, i.e. with $\theta_{JA}$ at its steady-state value of 35 °C/W, a 2 W dissipation can be sustained in safe conditions if the ambient temperature remains below 55 °C. Instead, supposing a transmission time $t_{TX}$ of 1 s and a duty cycle $d$ of 50%, according to the graph of Figure 25 the $\theta_{JA}$ would be 15 °C/W only. In this case a power dissipation of 2.7 W (corresponding to a 1 $\Omega$ load) is allowed over the entire ambient temperature range of the ST7540.
5.4 Oscillator section

The ST7540 crystal oscillator circuitry is based on a MOS amplifier working in inverter configuration.

This circuitry requires a crystal with a maximum load capacitance of 16 pF and a maximum ESR of 40 Ω.

It is very important to keep the crystal oscillator and the load capacitors as close as possible to the device.

The resonant circuit should be far away from noise sources such as:

- Power supply circuitry
- Burst and surge protections
- Mains coupling circuits
- Any PCB track or via carrying a signal.

To properly shield and separate the oscillator section from the rest of the board, it is recommended to use a ground plane on both sides of the PCB, filling all the area below the crystal oscillator and its load capacitors. No tracks or vias should cross the ground plane except for the crystal connections.

It is also recommended to use a large clearance on the oscillator related tracks, to minimize humidity problems (see Figure 28).

Connecting the case to ground is also a good practice to reduce the effect of radiated signals on the oscillator.

Figure 28. A recommended oscillator section layout for noise shielding

5.5 Surge and burst protection

The specific structure of the coupling interface circuit of the application is a weak point against high voltage disturbances that can come from the external environment. In fact an efficient coupling circuit with low insertion losses consequently allows a very low impedance path from the mains to the powerline interface of the device.

For this reason it is recommended to add some specific protection devices on the mains coupling path, to prevent high energy disturbances coming from the mains from damaging the internal circuitry of the ST7540.
The possible environments for this kind of application can be both indoor and outdoor: residential, commercial and light-industrial locations. To verify the immunity of the system to environmental electrical phenomena, a series of immunity specification standards and tests must be applied to the powerline application.

The requirements for ac-connected ports, fixed by the EN50065-2-3 document (part 7-immunity specifications), include EN61000-4-4 (electric fast transients), EN61000-4-5 (surges), EN61000-4-6 (RF out-of-band disturbances), EN61000-4-11 (voltage dips).

In particular, surge tests are specified as both common and differential modes at level +/- 4 kV, with pulse shape 1.2 x 50 µs. Fast transient burst tests are specified at level +/- 2 kV, with pulse shape 5 x 50 ns and pulse frequency 5 kHz.

*Figure 29, Figure 30 and Figure 31* illustrate the protection criteria implemented in the ST7540 reference design.

*Figure 29* and *Figure 30* show the protection against common mode disturbances. The BAT54S diodes are intended to prevent the voltage on PA_OUT and Rx_IN lines from going above the supply rail (Vcc for PA_OUT and VDC for Rx_IN) or below ground, with a tolerance equal to the forward voltage of the diodes, that is nearly 0.3 V.

*Figure 31* describes the protection intervention in case of differential mode disturbances. A differential voltage higher than 12 V is shorted by the bidirectional power transil, which is the most robust protection and also the one capable to absorb most of the energy of incoming disturbances.

*Figure 29. Common mode disturbances protection - positive disturbance*
Figure 30. Common mode disturbances protection - negative disturbance

Figure 31. Differential mode disturbances protection
5.6 50-pin connector for the EVALCOMMBOARD

The ST7540 transceiver requires external digital control to communicate. This is done through an ST7 microcontroller which is accommodated on the EVALCOMMBOARD (see Chapter 4 on page 11). Communication with the ST7 microcontroller involves several signals, which can be gathered into 3 groups: Digital signals, Analog signals and Power connections. The signals for each group are listed in Table 8, Table 9 and Table 10. Besides the ST7540 input and output signals, the link to the EVALCOMMBOARD includes:

- A 2-bit (B_ID_PLM_1 and B_ID_PLM_0) Board Identification Code, which identifies the hosted powerline transceiver. The microcontroller is able to recognize the ST7540 reference design board through a “10” binary configuration of this code.
- An Analog Input (ANALOG_IN), which is a line intended to implement a Received Signal Strength Indicator (a peak meter used to give an Rx signal level estimation).
- A VDDF_FORCE signal, which forces the microcontroller to refer digital interface levels to the VDDF (VDD) supply voltage provided by the ST7540 reference design board. This way both the modem and the microcontroller “talk” on the same digital levels.

### Table 7. 50-pin connector digital signals

<table>
<thead>
<tr>
<th>Pin number</th>
<th>Signal name</th>
<th>Description</th>
<th>Generated by</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>B_ID_PLM_1</td>
<td>Board ID for PLM applications (MSB)</td>
<td>PLC Board (VDC)</td>
</tr>
<tr>
<td>28</td>
<td>B_ID_PLM_0</td>
<td>Board ID for PLM applications (LSB)</td>
<td>PLC Board (GND)</td>
</tr>
<tr>
<td>35</td>
<td>CD/PD</td>
<td>Carrier or preamble detected signal</td>
<td>Modem</td>
</tr>
<tr>
<td>37</td>
<td>REG_DATA</td>
<td>Data communication or register access</td>
<td>µC</td>
</tr>
<tr>
<td>39</td>
<td>RxD</td>
<td>Serial data output</td>
<td>Modem</td>
</tr>
<tr>
<td>40</td>
<td>RSTO</td>
<td>Reset output</td>
<td>Modem</td>
</tr>
</tbody>
</table>
5.7 Power supply

The ST7540 reference design includes a specifically designed Switching Mode Power Supply (SMPS) circuit, based on the ST VIPer12AS-E device.

The VIPer12AS-E is a smart power device with a current mode PWM controller, a startup circuit and protections integrated in a monolithic chip using VIPower M0 technology. It includes a 27 Ω Mosfet with 730 V breakdown voltage and a 400 mA peak drain current limitation. The switching frequency is internally fixed at 60 kHz, in order to provide a good compromise between EMI performances and magnetic parts dimensioning.

The internal control circuit offers the following benefits:
- large input voltage range on VDD pin accommodates changes in supply voltage
- automatic burst mode in low-load condition
- overload and short-circuit protection in hiccup mode

The power supply is designed in isolated flyback configuration. Secondary regulation, implemented through an optocoupler and a Zener diode, takes the requested output tolerance for the specified application into account.

The main specifications are listed in Table 10.
In the input stage, an EMI filter is implemented (C1-L2 plus C3-L3-C2) for both differential and common mode noise, in order to fit the requested standard.

The blocking diode D2 and the clamping network (R2-C4) clamp the peak of the leakage inductance voltage spike, assuring reliable operation of the VIPer12AS-E. D2 must be very fast recovery and very fast turn-on to avoid additional drain overvoltage. The clamp capacitor C4 must be low-loss (with polypropylene or polystyrene film dielectric) to reduce power dissipation and prevent overheating, since it is charged with high peak currents by the energy stored in the leakage inductance.

A Leading Edge Blanking (LEB) circuit for leakage inductance spikes filtering has also been implemented (Q1 - C5 - R3). It blanks the spike appearing at the leading edges of the voltage generated by the self-supply winding, greatly improving short circuit behavior.

The output rectifiers have been selected to take the maximum reverse voltage and the RMS secondary current into account. A STPS1H100 Power Schottky rectifier has been chosen for this purpose.

A LC filter has been added on the output (consisting of L4, C9 and C29) in order to filter the high frequency ripple without increasing the output capacitors size or quality.

The transformer used for this application has three windings, since one of them is needed to supply the VIPer12AS-E. The primary inductance has been chosen as 2.7 mH and the reflected voltage has been set to 80 V.

A layer type has been chosen with EF12.6 or E13/7/4 core.

The characteristics are listed in Table 11.

### Table 10. SMPS specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage range, V&lt;sub&gt;in&lt;/sub&gt;</td>
<td>85-265 V&lt;sub&gt;ac&lt;/sub&gt;</td>
</tr>
<tr>
<td>Output voltage, V&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>12 V±10%</td>
</tr>
<tr>
<td>Peak output current, I&lt;sub&gt;OUT(MAX)&lt;/sub&gt;</td>
<td>500 mA</td>
</tr>
</tbody>
</table>

Some significant waveforms are represented in the following figures. Figure 33 and Figure 34 show typical waveforms in both open-load and full-load conditions.
In any SMPS, protection against an output short-circuit is very important. All tests have been done by shorting the SMPS output at maximum input voltage. The results are given in Figure 35.

The main parameters are the drain-source voltage ($V_{DS}$), the output current ($I_{OUT}$) and the supply voltage ($V_{DD}$).

The output current is an important parameter to be checked during shorts. Although the output current peaks are quite high, the mean value is very low, thus preventing component melting for excessive dissipation. In this way, the output rectifier, transformer windings and PCB traces don't get overstressed. This assures system reliability against long-term shorts.

In case of device overheating, the integrated thermal protection stops the device operation until the device temperature falls.

The startup phase could be critical for the SMPS. Output overshoot occurs if the circuit is not properly designed. Care must be taken in designing a proper clamp network in order to prevent voltage spikes, due to leakage inductance, from exceeding the breakdown voltage of the device (730 V minimum value).

The startup transient is shown in Figure 36. It may be noted that the maximum drain-source voltage doesn't exceed the minimum breakdown voltage $BV_{DSS}$, with a reasonable safety margin.

Finally, load regulation is presented in Figure 37, for different input voltages. With 230V$_{ac}$, the output voltage ranges from 12.3V to 11.1 V, within the requested tolerance.
Figure 35. Typical waveforms at 265 V\textsubscript{ac}: short-circuit

- Ch1 freq - 23.50 Hz (green)
- Ch4 max - 2.08 A (light blue)
- Ch4 mean - 383 mA (light blue)

Figure 36. Typical waveforms at 265 V\textsubscript{ac}: startup

- Ch1 max - 702 V (black)
- Ch2 mean - 19.72 V (green)
- Ch4 max - 500 mA (light blue)

Figure 37. Load regulation

- 185 V ac
- 230 V ac
- 265 V ac
Figure 38 shows the efficiency vs. output current curve. Minimum efficiency occurs at low-load condition, as expected from any SMPS. This is not an issue for our application, since low efficiency corresponds also to low power consumption and thus to low dissipation.

On the other hand, at output current values over 500 mA (full-load condition), both the transformer and the VIPer are forced to operate close to their current limitations and thus the efficiency is reduced.

In general, efficiency is affected by the losses which are due to R1 (series input resistor limiting in-rush current) and to the filtering on both the primary and secondary side. Filtering is more important than efficiency because a powerline communication appliance has very restrictive EM disturbance limits and it is also highly sensitive to noise coming from the power supply.

Figure 38. SMPS efficiency curve
6 Performance and ping tests

Our evaluation system includes a ping test embedded into the ST7540 powerline modem demonstration kit and the FW of the EVALCOMMBOARD. This feature allows the user to perform in-field communication tests and to evaluate reachability of PLC network nodes.

A ping session is based on a master board sending a sequence of messages to one or more slave boards. If the messages are correctly received by the slave boards, they are resent one by one to the master.

The PC connected to the master keeps statistics of the messages sent and correctly received by the slave boards, thus making it possible to get a numerical evaluation of the reachability of each node corresponding to a slave.

*Figure 39* represents the ping window of the ST7540 powerline modem demonstration kit for the master node. The main characteristics of this tool are indicated in red.

**Figure 39. ST7540 powerline modem demonstration kit window for the master board**

Special controls are included in the ping test:

- **Repetition control**: may be used to improve communication reliability. When repetition control is enabled, a message not responded by a slave is resent up to three times before sending a new message.

- **Medium access control**: defines what type of medium access has to be used. Choices are “none”, “BU” or “PD”. In the last two cases, messages are sent to the slave only if the BU or CD/PD lines of the ST7540 modem are not active. If the PD setting is selected, the content of the ST7540 internal control register is changed to select “Preamble” as the detection method.

For further details about ST7540 powerline modem demonstration kit, please refer to the user manual UM0239 “ST7540 power line modem demo kit graphical user interface”.

![Diagram of ping window](image)
7 Application ideas

7.1 Three-phase architecture

Figure 40. Scheme of principle for three-phase architecture

The ST7540 modem can be used to communicate on a three-phase network. The coupling solution depicted in Figure 40 can be used.

In that topology, the total impedance that the ST7540 power amplifier is required to drive is equal to the parallel of the impedance seen on each of the three phases, so probably the device will be required to force an higher output current.

For concentrator nodes in metering networks (usually put at the low voltage substations), the impedance per each phase is higher, so the suggested solution will give better performance.

7.2 Zero crossing detector

Often, in AMR (Automatic Meter Reading) applications, it is necessary to know which phase each meter is placed on. This information is mainly useful at system level in order to check for unexpected losses on the distribution line due to failures or energy theft.

Since the three phases on the mains are sinusoidal waveforms with a phase shift of 120° from each other (equal to 6.67 ms at 50 Hz / 5.5 ms at 60 Hz), the simplest way to associate the meter to its correct phase is to synchronize the transmission to the phase itself. To do that, the meter should always start its transmission synchronously with zero voltage transitions on its phase and the concentrator should measure the delay between the beginning of the incoming frame and the transition on its reference phase. The act of detecting the zero voltage transitions on the mains phase is called zero crossing detection.
Figure 41 and Figure 42 show two possible zero crossing detector circuit implementations. N and P mean neutral and phase lines respectively at the meter/concentrator side, while ZC_OUT is a digital output to the application microcontroller.

Particular attention should be paid to current rating (see solution in Figure 42). The maximum allowable current for 1W dissipation, sustainable by two ½ W resistors in a series, is 4.5 mA rms = 6.4 mA peak.

Such a current flowing into the LED of the optocoupler can minimize the delay between the actual zero crossing of the mains voltage and the edge of the ZC_OUT signal, if the optocoupler has been chosen to have an activation current $I_F$ about 10 times smaller than the peak current.

Figure 43 shows the behavior of the ZC_OUT digital signal versus the AC Mains Input for both circuits.

Warning: The circuit in Figure 41 is only applicable to a non-isolated board topology. It is not possible to implement it directly on the ST7540 reference design.

Figure 41. Schematic of a zero crossing detection circuit for non-isolated coupling
7.3 Received signal strength indicator (RSSI)

In many application fields, measuring the strength of the incoming signal is useful to:

- Evaluate the SNR (signal to noise ratio) at the node
- Choose the best routing through the network (if repeaters are allowed)

One possible implementation for the received signal strength indicator (RSSI) is the one depicted in Figure 44, where a peak detector is used to measure the amplitude of the incoming signal.
The schematic above is based on a simple diode-capacitor (D1-C1) circuit improved with an LM393 comparator so that:

- The comparator eliminates the diode reverse voltage.
- The feedback network (R3/R2) introduces a gain of 4 to improve performance against low amplitude signals.

In the end this circuit gives, on DC_OUT line, a DC voltage proportional to the AC peak-to-peak level at the input. Figure 45 shows the measured behavior of this circuit with a given pure sinusoidal waveform at the input. The DC_OUT signal should be converted through an integrated A/D converter by the application microcontroller.

### 7.4 Non-isolated coupling

A possible alternative solution for line coupling is a non-isolated circuit. An example is shown in Figure 46, in which the transformer T2 has been substituted with the shunt inductor L7. The value of the inductor has been chosen to give about 100 dB rejection to the mains voltage through a C23-L7 high pass filter. Advantages arising from non-isolated
topologies mainly include cost optimization, eliminating the need for isolation components, and circuit simplicity.

**Figure 46. Example schematic for non-isolated solution**

---

### 7.5 DC powerline applications

The ST7540 reference design can be adapted to communicate over a DC power line. In this case, the schematic of *Figure 46* has to be referred to as line coupling, with two modifications: L7 can be removed and the C23 capacitor can be substituted with a lower voltage ceramic component.

A DC-DC converter will substitute the ac-dc SMPS. For example, the L5970 DC-DC step-down switching regulator can be used in case of 24 V bus to obtain the 12 V supply for the ST7540 device.

---

### 7.6 110 and 132.5 kHz coupling circuit

In this paragraph application circuits for CENELEC band B and C are provided. The 110 and 132.5 kHz channels of the ST7540 transceiver are suitable for home automation applications and in general for applications not subject to the European AMR regulations.

*Figure 47* and *Figure 48* show the schematics for the line coupling interface tuned respectively to the 110 and 132.5 kHz channels.
Figure 47. Line coupling interface for 110 kHz channel
Figure 48. Line coupling interface for 132.5 kHz channel
8 Troubleshooting

In this section the most frequently asked questions are described.

1. Problem: the ST7540 reference design board does not work at all.
   What to check:
   a) Check that the AC mains supply cable is well connected to CN1.
   b) Check if the green LED D6 is on.
   c) Check the voltage on the Vcc test pad. The value must be about 12 V.

2. Problem: the ST7540 reference design board is not responding.
   What to check:
   a) Check the VDC voltage. The value must be about 5 V. In a noisy environment, spurious voltage spikes could compromise the internal linear regulator startup.
   b) If Vdd is not externally connected to the VDC line, verify the Vdd voltage. The value must be about 3.3 V.
   c) Check if the MCLK selected frequency is present.
   d) Check the connection between the reference design board and the EVALCOMMBOARD and the connection between the EVALCOMMBOARD and the PC.

3. Problem: the ST7540 reference design board does not transmit.
   What to check:
   a) Check the voltage on the PA_OUT test pad with the oscilloscope ground probe connected to the SVss signal ground. The programmed carrier frequency must be present on the PA_OUT line.
   b) Check there is no short-circuit impedance on the mains at the transmitting frequency.
   c) Check the CL voltage. It fixes the current limiting threshold. It has to be lower than 1.9 V, otherwise the IC is put in current-limit mode.

   If the current-limit mode is forced on the transceiver, modify the value of the R6 feedback resistor to exit from limitation according to the actual load forced by the mains network.

4. Problem: the ST7540 reference design board transmits only for a short time.
   What to check:
   a) Check the transmission timeout setting. It has to be disabled for continuous transmission.
   b) Check if continuous or single sequence transmission is selected in the Tx panel of the ST7540 powerline modem demonstration kit window. Select continuous mode to be able to force a lasting transmission.
   c) Check there is no short-circuit impedance on the mains at the selected transmitting channel.

5. Problem: the ST7540 reference design board does not receive.
What to check:
   a) Check if the carrier frequency is present on the RAI pin voltage with the oscilloscope ground probe connected to the DVss signal ground pin.
   b) Check that the transmitting frequency matches the carrier frequency selected through the control register panel of the ST7540 powerline modem demonstration kit window.
   c) Check the preamble detection setting on the control register panel of the ST7540 powerline modem demonstration kit window.
   d) Check if data are present on the RxD pin.

6. Problem: during a ping test or a transmission test, the ST7540 reference design board shows high bit error rate.
   Note: This point refers to a half-duplex communication involving two ST7540 reference design boards communicating with each other.

What to check:
   a) Check that both reference design boards are programmed to transmit/receive on the same carrier frequency.
   b) Check preamble detection setting on the control register panel of the ST7540 powerline modem demonstration kit window.
   c) Check if the carrier frequency is present on the RAI pin voltage with the oscilloscope ground probe connected to the DVss signal ground pin.
   d) Check if data are present on the RxD pin.
Appendix A  Board layout

Figure 49. PCB layout - component placing
Figure 50. PCB layout - top view
Figure 51. PCB layout - bottom view
List of normative references

EN50065: Signaling on low voltage electrical installations in the frequency range 3 kHz to 148.5 kHz.

- Part 1: General requirements, frequency bands and electromagnetic disturbances
- Part 2-1: Immunity requirements
- Part 4-2: Low voltage decoupling filters - safety requirements
- Part 7: Equipment impedance

Revision history

Table 12. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>10-Jan-2007</td>
<td>1</td>
<td>First issue</td>
</tr>
<tr>
<td>28-Jan-2008</td>
<td>2</td>
<td>Figure 2, 7, 8, 9, 23, 46, 49, 50 and 51 modified</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Figure 47 inserted</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Table 3, 4 and 5 modified</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 7.5 and 7.6 inserted</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Equation 2 modified</td>
</tr>
<tr>
<td>19-Jan-2010</td>
<td>3</td>
<td>Updated Figure 1, 2, 5, 6, 7, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>29, 30, 31, 40, 46, 47, 48, 49, 50 and 51</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 1, 3 and 4</td>
</tr>
</tbody>
</table>