Introduction

The ST8024L is a smartcard interface offered as a drop-in replacement for the ST8024 device. Enhancements and changes to the ST8024L device include:

- Improved performance by reducing the noise sensitivity in the charge pump
- Incorporated 1.8 V VCC output
- Lower V_TH threshold voltage

This application note provides information and suggestions for the optimal use and performance of the ST8024L smartcard interface, including PCB layout, external component placement, and connections (see ST8024L application hardware guidelines on page 18).

The implementation of all the blocks and procedures for card activation and deactivation (see Figure 1) of the smartcard are also explained.

The ST8024L is a smartcard interface designed to minimize microprocessor hardware and software complexity in all applications that require a smartcard (e.g., set-top box, electronic payment, pay TV, and identification cards). The electrical characteristics of the ST8024L are in accordance with New Digital Systems (NDS) and compliant with ISO7816-3, GSM11.11, and EMV 4.0. Two devices (ST8024LCDR and ST8024LCTR) in the ST8024L family have been certified by NDS.

Figure 1. ST8024L internal block diagram
Contents

1 Activation/deactivation sequence ............................................. 5
2 Card clock ............................................................................. 8
3 Emergency deactivation/fault detection ................................. 9
  3.1 PORADJ $V_{DD}$ undervoltage without external resistor bridge ...... 9
  3.2 PORADJ $V_{DD}$ undervoltage with external divider ................. 11
  3.3 Fault on card removal ......................................................... 14
  3.4 $V_{CC}$ short-circuit fault protection .................................... 15
  3.5 $V_{DDP}$ drop ................................................................. 17
  3.6 Overtemperature fault protection ....................................... 17
4 ST8024L application hardware guidelines .............................. 18
  4.1 Power supply optimization ............................................... 20
  4.2 Clock section optimization ............................................... 23
  4.3 Smartcard connections ..................................................... 24
  4.4 Input and output connections ......................................... 30
5 Revision history ................................................................. 31
List of tables

Table 1. CLK division factor ................................................................. 8
Table 2. Resistor values for \( V_{TH_{(ext)\text{fall}}} \) trip point. ........................................... 11
Table 3. \( V_{PORADJ} \) trip point .......................................................... 11
Table 4. \( V_{CC} \) selection settings ...................................................... 20
Table 5. Document revision history .................................................... 31
List of figures

Figure 1. ST8024L internal block diagram ................................................................. 1
Figure 2. ST8024L activation sequence ................................................................. 5
Figure 3. Deactivation sequence ............................................................................. 6
Figure 4. Card activation/deactivation flowchart .................................................... 7
Figure 5. CLKDIV change clock duty cycle .............................................................. 8
Figure 6. ST8024L automatic deactivation sequence ............................................. 10
Figure 7. External resistor bridge applied to PORADJ. .......................................... 12
Figure 8. V_{TH}^{ext} rise (external rising threshold voltage on V_{DD}) ....................... 12
Figure 9. V_{TH}^{ext} fall (external falling threshold on V_{DD}) ........................................ 13
Figure 10. Card extraction ....................................................................................... 14
Figure 11. ST8024L activation sequence (after t_{debounce}) .................................... 14
Figure 12. ST8024L current supply sequence ....................................................... 15
Figure 13. I_{SC} short-circuit protection ................................................................. 16
Figure 14. Deactivation caused by V_{DD} drop ....................................................... 17
Figure 15. ST8024L application PCB top layer ....................................................... 18
Figure 16. ST8024L application PCB bottom layer ................................................ 19
Figure 17. Step-up converter block diagram ............................................................ 21
Figure 18. ST8024L application PCB storage and pumping capacitors .................. 22
Figure 19. ST8024L application PCB crystal (XTAL) connection ........................... 23
Figure 20. ST8024L application PCB smartcard connections ................................ 25
Figure 21. Ripple on V_{CC} output voltage, 80 mA pulsed load ............................... 26
Figure 22. Ripple on V_{CC} output voltage, 65 mA pulsed load ............................... 27
Figure 23. Ripple on V_{CC} output voltage, 50 mA pulsed load ............................... 28
Figure 24. ST8024L application PCB schematic .................................................... 29
1 Activation/deactivation sequence

The core of the ST8024L is the sequencer (shown in Figure 1 on page 1) that must coordinate the Enable signals for the activation and deactivation sequence as well as check for possible fault conditions. The smart card is basically a microcontroller and needs to be activated/deactivated by a correct sequence as required by the ISO/IEC7816 standard. The ST8024L activation and deactivation sequences are shown in Figure 2 and Figure 3 on page 6, respectively. Please refer to the ST8024L datasheet for details.

Figure 2 shows the activation sequence (the card is active) and CMDVcc taken from high to low. The activation sequence starts and the first block to be enabled is the step-up converter (V_{UP}), linked to En1 (see Figure 1), while the last enabled signal is RST that allows the card software to start.

Figure 3 shows the deactivation sequence (when CMDVcc goes high). The circuit executes an automatic deactivation sequence, finishing in the inactive state after t_{de} (deactivation time).

Figure 2. ST8024L activation sequence
Figure 3. Deactivation sequence
AN3275 Activation/deactivation sequence

Figure 4. Card activation/deactivation flowchart

- **Start**

- OFF pin = VDD
  - Set CMDVcc from high to low
  - Initiate activation
    - Charge pump is ON
    - Regulator is ON
    - I/O is enabled
    - CLK is active
  - Set RSTIN from low to high
  - Start card communication
  - Completed

- Error message “No Card”
  - End

- Fault detection
  - OFF pin = GND
  - Yes
    - Alarm error message “Error during communication”
    - Initiate deactivation
      - RST goes high
      - CLK is disabled
      - I/O is disabled
      - Regulator is OFF
      - Charge pump is OFF
    - Set CMDVcc from low to high
    - End
  - No alarm

- No
  - End

- Yes
2 Card clock

The card clock signal (CLK) is present on the CLK pin when the ST8024L is activated. It is linked to the internal En4 signal (see Figure 1 on page 1) and its frequency is obtained according to the settings in Table 1.

According to the ISO/IEC7816 specifications, the CLK duty cycle must be guaranteed between 45% and 55%, even when the status of CLKDIV1 or CLKDIV2 changes. Figure 5 shows how the ST8024L ensures duty cycle accuracy by waiting for completion of a whole clock cycle before changing the frequency (CLKDIV1 change, rising edge of CH2). The output duty cycle is 50% ±5%, even if the clock division changes.

The card clock signal (CLK) can be established by connecting a crystal ("XTAL") between the XTAL1 and XTAL2 pins, or by an external signal applied to the XTAL1 pin. In this case, the XTAL2 pin must be left floating. The external signal voltage level must be limited between GND and VDD voltage.

Table 1. CLK division factor

<table>
<thead>
<tr>
<th>CLKDIV1</th>
<th>CLKDIV2</th>
<th>f_clk</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1/8 fXTAL</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1/4 fXTAL</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1/2 fXTAL</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>fXTAL</td>
</tr>
</tbody>
</table>

Figure 5. CLKDIV change clock duty cycle

CH1 = output CLK waveform
CH2 = CLKDIV1 pin
Conditions: VDD = 3.3 V; VDDP = 5 V; 5/3V = H
Mode: ACTIVE
fXTAL = 10 MHz; CLKDIV2 = 0 V
3 Emergency deactivation/fault detection

ST8024L is equipped with a fault detection circuitry which monitors the following conditions (see Figure 1 on page 1):
- VDD undervoltage
- Fault on card removal
- VCC short-circuit
- VDDP drop, and
- Overtemperature

3.1 PORADJ VDD undervoltage without external resistor bridge

The PORADJ pin can be used to provide early detection of power failure on VDD. The ST8024L logic circuitry is supplied by VDD. In order to avoid voltage spikes that could cause damage or malfunction of the device and/or card, a voltage supervisor block is embedded (see Figure 1). This block monitors VDD and when it gets lower than VTH2 (falling threshold voltage on VDD, 2.45 V, typ), the supervisor immediately starts the deactivation sequence and VCC goes low.

As VDD goes higher than VTH2 + VHYS2, (VHYS2 is the hysteresis of threshold voltage, 100 mV, typ), after a certain amount of time (tW + tdebounce, where tW is the internal power-on reset pulse width, 8 ms typ, see Figure 6 on page 10), CMDVcc goes low. The activation sequence starts and VCC goes high. The PORADJ pin can be left floating, but connecting it to GND to avoid capturing noise is recommended.

Note: See Fault on card removal on page 14 for tdebounce feature details.
Figure 6. ST8024L automatic deactivation sequence

CH1 = CMDVcc
CH2 = VCC
CH3 = OFF
CH4 = VDD
Conditions: VDD = 3.3 V; VDDP = 5 V; 5/3V = H
Mode: ACTIVE
fXTAL = 10 MHz; CLKDIV2 = 0 V

Note: Deactivation: VTH2 ≈ 2.393 V.
Activation: As VDD ≥ VTH2 + VHYS2 (≈ 2.498 V) and CMDVcc goes low, VCC goes high.
3.2 PORADJ $V_{DD}$ undervoltage with external divider

In this case, a resistor bridge is applied to the PORADJ pin (see Figure 7). $V_{TH(\text{ext})\text{ rise}}$ and $V_{TH(\text{ext})\text{ fall}}$ are the external rising threshold voltage and the external falling threshold voltage on $V_{DD}$, respectively. They are the voltages on pin PORADJ that switch the device on and off. By knowing these values and using the formula:

$$V_{\text{PORADJ}} = \left(\frac{R_2}{R_1 + R_2}\right) \times V_{DD}$$

it is possible to set $R_1$ and $R_2$ such that the device powers on and off at the values of $V_{DD}$ desired by the user ($R_1 + R_2 = 100 \, k\Omega$ typ).

In particular, $R_1$ and $R_2$ have to be set so that, when $V_{DD}$ is getting low, before turning the microcontroller off, the smartcard has to be switched off properly as well. The same is true for the microcontroller startup in that the smartcard has to be turned on after the microcontroller. Figure 8 and Figure 9 on page 13 show the $V_{TH(\text{ext})\text{ rise}}$ and $V_{TH(\text{ext})\text{ fall}}$ on the PORADJ pin (1.196 V and 1.155 V, respectively).

The $V_{TH(\text{ext})\text{ fall}}$ threshold of the ST8024L is slightly lower (80 mV typ.) than the ST8024 device. If for example, the microcontroller is shut down at 2.5 V, appropriate resistor values must be chosen to ensure proper deactivation of the ST8024L device.

Table 2 shows an example of the resistor values between the ST8024 and ST8024L devices if the microcontroller is shut down at 2.5 V.

| Table 2. Resistor values for $V_{TH(\text{ext})\text{ fall}}$ trip point |
|------------------|------------------|------------------|
|                  | ST8024           | ST8024L          |
| $R_1$            | 50 kΩ            | 55.5 kΩ          |
| $R_2$            | 50 kΩ            | 44.5 kΩ          |
| $V_{TH(\text{ext})\text{ fall}}$ | 1.25 V          | 1.14 V          |

Table 3. $V_{\text{PORADJ}}$ trip point

<table>
<thead>
<tr>
<th>$V_{DD}$</th>
<th>$V_{\text{PORADJ}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>ST8024</td>
</tr>
<tr>
<td>5.0</td>
<td>2.500</td>
</tr>
<tr>
<td>4.5</td>
<td>2.250</td>
</tr>
<tr>
<td>4.0</td>
<td>2.000</td>
</tr>
<tr>
<td>3.5</td>
<td>1.750</td>
</tr>
<tr>
<td>3.0</td>
<td>1.500</td>
</tr>
<tr>
<td>2.5</td>
<td>1.250</td>
</tr>
<tr>
<td>2.0</td>
<td>1.000</td>
</tr>
</tbody>
</table>
As long as $V_{DD}$ gets the proper startup value (so that $V_{TH(\text{ext}) \text{ rise}} = 1.196 \text{ V}$), $\overline{OFF}$ goes low for $t_w + t_{\text{debounce}}$ ($t_w = 16 \text{ ms}$, in this case). During this time, the device cannot be turned on by $\overline{CMDVcc}$. To turn the device on, $\overline{CMDVcc}$ must go low for at least approximately 16 ms (while $\overline{OFF}$ is high).

**Figure 7.** External resistor bridge applied to PORADJ

![Resistor Bridge Diagram](image)

**Figure 8.** $V_{TH(\text{ext}) \text{ rise}}$ (external rising threshold voltage on $V_{DD}$)

![Threshold Voltage Graph](image)

CH1 = $\overline{CMDVcc}$

CH2 = $V_{CC}$

CH3 = $\overline{OFF}$

CH4 = $V_{TH(\text{ext}) \text{ rise}}$
Figure 9. $V_{TH\text{(ext) fall}}$ (external falling threshold on $V_{DD}$)

CH1 = CMDVcc
CH2 = $V_{CC}$
CH3 = OFF
CH4 = $V_{TH\text{(ext) fall}}$

Note: When $V_{TH\text{(ext) fall}}$ = 1.155 V, the device starts switching off and $V_{CC}$ goes low.
3.3 Fault on card removal

If the smartcard is pulled out from its socket (PRES goes high or PRES goes low), the deactivation sequence starts. The OFF pin goes low and the device switches off (see Figure 10). In order to avoid bouncing on the PRES (or PRRS) signal at card insertion or extraction, as the card is inserted again, OFF goes high just after a period $t_{\text{debounce}}$ (≈8 ms). If CMDVcc goes low before this time, after card insertion, it will not initiate the activation. CMDVcc must wait for $t_{\text{debounce}}$ before toggling from high to low to initiate the activation. Figure 11 on page 14 shows the start of the activation sequence after $t_{\text{debounce}}$ has elapsed.

**Figure 10.** Card extraction

![Figure 10](image1)

**Figure 11.** ST8024L activation sequence (after $t_{\text{debounce}}$)

![Figure 11](image2)
3.4 \(V_{CC}\) short-circuit fault protection

The ST8024L is able to supply the card with current pulses of about 140 mA for no longer than 5.5 \(\mu\)s, typical (see Figure 12 and Figure 13 on page 16).

Short-circuit protection is an important interface feature that warns the sequencer block if the output current is higher than the short-circuit current limit (~120 mA) for too long. This characteristic allows the device to supply the card with current pulses higher than the maximum allowed, if their duration is not too long. If the current pulses last for more than 5.5 \(\mu\)s, the deactivation sequence starts to protect the card. The OFF pin goes low so as to warn the microcontroller about the overcurrent fault. The sequence in Figure 13 on page 16 shows how the current pulse becomes long enough to activate the short-circuit protection.

Figure 12. ST8024L current supply sequence

CH1 = CMDVcc
CH2 = \(I_{SC}\) pulse
CH3 = \(V_{CC}\)
CH4 = OFF
Figure 13. $I_{SC}$ short-circuit protection
3.5 **V\textsubscript{DDP} drop**

The voltage supervisor also monitors the drop in V\textsubscript{DDP}. When V\textsubscript{DDP} falls below the minimum threshold (see Figure 14), the deactivation sequence starts. The \text{OFF} pin goes low and V\textsubscript{CC} goes off.

**Figure 14.** Deactivation caused by V\textsubscript{DDP} drop

![Figure 14](image)

CH1 = V\textsubscript{DDP}

CH2 = CMD\textsubscript{VCC}

CH3 = V\textsubscript{CC}

CH4 = \text{OFF}

3.6 **Overtemperature fault protection**

Overtemperature protection is another important interface feature that warns the sequencer block of fault events. If the temperature is higher than the shutdown temperature (150 °C, typ), the deactivation sequence starts to protect the card. The \text{OFF} pin goes low so as to warn the microcontroller about the overtemperature fault.
This section contains some optimization guidelines concerning PCB layout as well as external component placement and connections. The referenced application board in Figure 15 and Figure 16 on page 19 has two layers and uses these guidelines to meet NDS application requirements (refer to Figure 24 on page 29).

The PCB layout provides completely separate supply and GND copper planes, which allow each plan to act as a shield for each group of noise-sensitive device pins. The PGND, and CGND and GND planes share a common point on the bottom layer of the PCB (see top, Figure 16 on page 19).

Figure 15. ST8024L application PCB top layer
Figure 16. ST8024L application PCB bottom layer
4.1 Power supply optimization

The ST8024L devices support three smartcard V<sub>CC</sub> voltages: 1.8 V, 3.0 V and 5.0 V. The ST8024LCDDR and ST8024LCTR only support 3.0 V and 5.0 V V<sub>CC</sub>. The V<sub>CC</sub> selection is controlled by the supply voltage selector pin 5V/3V (pin 3) as shown in Figure 1 on page 1. If the 5V/3V pin is connected to V<sub>DD</sub>, the V<sub>CC</sub> voltage is 5 V and V<sub>CC</sub> is 3 V if 5V/3V pin is connected to GND.

The ST8024LACDR and ST8024LTR support all 3 supply card voltages and are available in the SO-28 and TSSOP-20 packages. The V<sub>CC</sub> selection is controlled by the supply voltage selector pins 5V/3V (pin 3) and 1.8V (pin 18). The 1.8 V signal has priority over the 5V/3V pin. When the 1.8V pin is connected to V<sub>DD</sub>, the V<sub>CC</sub> voltage is 1.8 V and it overrides any setting on the 5V/3V pin. When the 1.8V pin is connected to GND, the 5V/3V pin selects the 5 V or 3 V V<sub>CC</sub>.

Table 4. V<sub>CC</sub> selection settings

<table>
<thead>
<tr>
<th>5V/3V</th>
<th>1.8V pin</th>
<th>V&lt;sub&gt;CC&lt;/sub&gt; output</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>3 V</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>5 V</td>
</tr>
<tr>
<td>x</td>
<td>1</td>
<td>1.8 V</td>
</tr>
</tbody>
</table>

A step-up converter supplied by V<sub>DDP</sub> is used for the V<sub>CC</sub> voltage generation. It doubles the input voltage V<sub>DDP</sub> or follows it, depending on the 5/3V and V<sub>DDP</sub> values:

- 5/3V = H and V<sub>DDP</sub> > 5.8 V; voltage follower
- 5/3V = H and V<sub>DDP</sub> < 5.7 V; voltage doubler
- 5/3V = L and V<sub>DDP</sub> > 4.1 V; voltage follower
- 5/3V = L and V<sub>DDP</sub> < 4.0 V; voltage doubler

The C1− and C1+ pins are used for duplicating the supply voltage V<sub>DDP</sub> by using the 100 nF pumping capacitor (C4). The charge pump output pin (V<sub>UP</sub>) has to be connected to a 100 nF storage capacitor (C5) to stabilize the voltage.
Figure 17. Step-up converter block diagram
A small amount of noise is introduced into the design because of the switching circuitry. In order to reduce it and improve the efficiency of the step-up converter, the capacitors must be connected as closely as possible to the pins (see Figure 18). An Equivalent Series Resistance (ESR) < 350 mΩ at 100 kHz is recommended.

The evaluation board is equipped with MURATA GRM31M7U1H104JA01B capacitors. However, other capacitors with an ESR of up to 350 mΩ at 100 kHz are sufficient to work within the specifications.

Figure 18. ST8024L application PCB storage and pumping capacitors
4.2 Clock section optimization

Recommendations for the PCB design clock area include:

- The XTAL should be connected as closely as possible to the XTAL pins to reduce signal reflections, especially for high frequency applications (see Figure 19).
- Two compensation capacitors (C9 and C10), each 15 pF (typ) can improve the oscillator startup performance. Even without these additional capacitors the CLK duty cycle is guaranteed between 45% and 55% (according to the NDS specifications), with frequencies up to 26 MHz.

Figure 19. ST8024L application PCB crystal (XTAL) connection
4.3 Smartcard connections

In typical applications, a 100 nF filter capacitor (C3) is connected to the VCC output towards GND/CGND, near the ST8024L pins. A second 100 nF capacitor (C8) is connected between the card socket pins C1 (VCC) and C5 (CGND), near the card slot (see Figure 20). In order to reduce noise and avoid coupling effects, the wire length between the ST8024L and card should be as short as possible.

Another recommendation is to keep the CLK track far away from the other signal tracks to limit coupling with the transceiver lines. Further decoupling is gained if the clock track is shielded by a GND/CGND plane or track on the PCB.

Keeping the PGND and GND/CGND planes as large as possible improves power supply noise rejection. With this in mind, the board design should connect these planes with a large number of vias between the top and bottom board layers (3-4 vias per cm²).

The ST8024L has been enhanced to reduce the noise sensitivity in the charge pump and to improve the performance of the device. The VCC spikes are much lower than 350 mVPP even when a pulsed load of up to 80 mA is applied with VCC = 5 V, up to 65 mA with VCC = 3 V and up to 50 mA with VCC = 1.8 V. Figure 21 on page 26 shows a typical VCC output waveform where an 80 mA pulsed load is applied and the measured ripple is lower than 95 mV. With a 65 mA pulsed load applied, the measured ripple is less than 65 mV, and when a 50mA pulsed load is applied, the measured ripple is less than 55 mV.
Figure 20. ST8024L application PCB smartcard connections
Figure 21. Ripple on $V_{CC}$ output voltage, 80 mA pulsed load

<table>
<thead>
<tr>
<th>CH1</th>
<th>CH2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ripple on $V_{CC}$ output voltage</td>
<td>80 mA pulsed current $I_{CC}$</td>
</tr>
</tbody>
</table>

$V_{DD} = 3.3\, V$

$V_{DDP} = 5.5\, V$

CH1 = Ripple on $V_{CC}$ output voltage

CH2 = 80 mA pulsed current $I_{CC}$
Figure 22. Ripple on $V_{CC}$ output voltage, 65 mA pulsed load

$V_{DD} = 3.3 \text{ V}$

$V_{DDP} = 5.5 \text{ V}$

CH1 = Ripple on $V_{CC}$ output voltage

CH2 = 65 mA pulsed current $I_{CC}$
Figure 23. Ripple on \( V_{CC} \) output voltage, 50 mA pulsed load

\[ V_{DD} = 3.3 \, \text{V} \]
\[ V_{DDP} = 5.5 \, \text{V} \]
CH1 = Ripple on \( V_{CC} \) output voltage
CH2 = 50 mA pulsed current \( I_{CC} \)
Figure 24. ST8024L application PCB schematic

Please connect the 2 jumpers as follows:

No Switch  +PRES (SW N.C.)  –PRES (SW N.O.)
Pin 2 of JP17 to J8

PRES conf. and SW kind

JP17

Please select JP17 as specified in the PRES configuration.
4.4 Input and output connections

The three data lines of the smartcard signals are pulled high via an 11 kΩ resistor through \( V_{CC} \) and the three data lines of the microcontroller signals I/OUC, AUX1UC and AUX2UC are pulled high via an 11 kΩ resistor through \( V_{DD} \), thus allowing operation when \( V_{CC} \) is not equal to \( V_{DD} \).

The device and the microcontroller must use the same \( V_{DD} \) supply. Pins CLKDIV1, CLKDIV2, RSTIN, PRES, I/OUC, AUX1UC, AUX2UC, 5V/3V, 1.8V, CMDVcc and OFF are referenced to \( V_{DD} \). If the XTAL1 pin is to be driven by an external clock, also reference this pin to \( V_{DD} \).

It is recommended that no control smartcard signals are to be shared with any other devices. Sharing could result in inadvertent activation or deactivation of the smartcard.
5  

Revision history

Table 5.  Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>04-Oct-2010</td>
<td>1</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST’s terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com