Introduction

PM6641 demonstration board order code: STEVAL-ISA050V1 (previously coded as PM6641EVAL).

The PM6641 demonstration board is a monolithic voltage regulator (VR) module with internal power MOSFETs, specifically designed to supply DDR2/3 memory and chipset in ultramobile PC and real estate constrained portable systems.

It integrates three independent, adjustable, constant frequency buck converters, a ±2 Apk low dropout (LDO) linear regulator, and a ±15 mA low-noise buffered reference.

Each regulator is provided with basic undervoltage (UV) and overvoltage (OV) protections, programmable soft-start and current limit, active soft-end, and pulse skipping at light loads.

This document describes all features of the PM6641 demonstration board.

Figure 1. PM6641 demonstration board
Contents

1 Main features .............................................. 6
2 Demonstration kit schematic ............................... 7
3 Bill of material ............................................. 8
4 Component assembly and layout ........................... 10
5 I/O interface ............................................... 13
6 Recommended equipment .................................... 14
7 Configuration ................................................. 15
   7.1 JP1 VDDQ output discharge (DSCG pin) ............ 15
   7.2 JP3 switching regulator phase control (SET_PH1 pin) 15
   7.3 JP4 1.8 V (VDDQ) external/internal divider (VFB_1S8 pin) 16
   7.4 JP5 1.5 V external/internal divider (VFB_1S5 pin) 17
   7.5 JP6 1.05 V external/internal divider (VFB_1S05 pin) 17
   7.6 JP7 current limit (CSNS pin) .......................... 18
8 Test setup .................................................. 19
9 Getting started .............................................. 20
10 STEVAL-ISA050V1 evaluation tests ....................... 21
   10.1 SW regulators turn-on (soft-start) .................. 21
   10.2 SW regulator - working mode ...................... 22
   10.3 Load regulation .................................... 25
   10.4 Load transient responses ........................... 27
   10.5 Efficiency ......................................... 29
   10.6 Phase management ................................. 29
   10.7 Fault management (OVP, UVP, UVLO, thermal) ...... 30
   10.8 SW regulators current limit ........................ 33
   10.9 Soft-end ........................................... 33
List of figures

Figure 1. PM6641 demonstration board ................................................................. 1
Figure 2. PM6641 demonstration board schematic .................................................. 7
Figure 3. Top side component placement ............................................................... 10
Figure 4. Top view ................................................................................................. 10
Figure 5. Layer 2 view .......................................................................................... 11
Figure 6. Layer 3 view .......................................................................................... 11
Figure 7. Bottom view .......................................................................................... 12
Figure 8. Bottom side component placement ......................................................... 12
Figure 9. JP1 DSCG pin setting ............................................................................. 15
Figure 10. JP3 phase control ................................................................................. 16
Figure 11. JP4 1.8 V divider selection .................................................................... 16
Figure 12. JP5 1.5 V divider selection .................................................................... 17
Figure 13. JP6 1.05 V divider selection .................................................................. 17
Figure 14. PM6641 demonstration board programmed current limit vs. CSNS resistor ................................................................. 18
Figure 15. JP8 setting switching frequency ............................................................. 18
Figure 16. PM6641 demonstration board test setup ................................................. 19
Figure 17. VDDQ turn-on ..................................................................................... 21
Figure 18. VDDQ, VTT and VTTREF turn-on ......................................................... 22
Figure 19. PWM mode: VDDQ output voltage, phase voltage and inductor current, current load = 2.3 A .................................................................................... 23
Figure 20. Pulse skip mode: VDDQ output voltage, phase voltage and inductor current, current load = 0 A ................................................................. 24
Figure 21. Forced PWM mode (soft OV): VDDQ output voltage, phase voltage, inductor current and Power Good signal ......................................................... 24
Figure 22. VDDQ (1.8 V) load regulation ............................................................... 25
Figure 23. 1.5 V load regulation ......................................................................... 25
Figure 24. 1.05 V load regulation ......................................................................... 26
Figure 25. VTT load regulation ........................................................................... 26
Figure 26. VTTREF load regulation .................................................................... 26
Figure 27. VDDQ, VTT and VTTREF, VDDQ load transient response, IVDDQ = 0 to 2.3 A at 2.5 A/µs ................................................................. 27
Figure 28. 1.5 V output voltage and inductor current, 1.5 V rail load transient response, 1.5 V = 0 to 1.25 A at 2.5 A/µs ................................................. 27
Figure 29. 1.05 V output voltage and inductor current, 1.05 V rail load transient response, 1.05 V = 0 to 1.75 A at 2.5 A/µs ......................................................... 28
Figure 30. VDDQ, VTTREF, VTT and VTT output current, VTT rail load transient response, IVTT = −1 A to +1 A at 2.5 A/µs ......................................................... 28
Figure 31. SW regulators efficiency ...................................................................... 29
Figure 32. SW regulators phases, 120 deg phase shift. SETPH1 pin tied to AGND ........................................................................................................ 29
Figure 33. SW regulators phases, no phase shift - synchronous clock, SETPH1 pin tied to AVCC ............................................................................. 30
Figure 34. VDDQ, VTT, VTTREF output voltage, VDDQ temporarily shorted to 3.3 V, output overvoltage protection triggered ......................................................... 30
Figure 35. VDDQ, VTT, VTTREF output voltage and VDDQ inductor current, VDDQ feedback pin temporarily shorted to GND, output undervoltage protection triggered ......................................................... 31
Figure 36. VDDQ (1.8 V), 1.5 V, 1.05 V output voltage and AVCC input power supply, input undervoltage lockout triggered ......................................................... 32
Figure 37. VDDQ (1.8 V), 1.5 V, 1.05 V and VTT rails output voltage, thermal shutdown triggered ......................................................... 32
Figure 38. 1.5 V rail output voltage, 1.5 V inductor current and output current, peak current limit .................................................................
Figure 39. VDDQ(1.8 V), VTT and VTTREF rail output voltage, EN_1S8 and EN_VTT tied to AGND - soft off with tracking discharge ......................................................... 33
Figure 40. VDDQ(1.8 V), VTT and VTTREF rail output voltage. EN_1S8 and EN_VTT tied to AGND - soft off without tracking discharge ......................................................... 34
Figure 41. PM6641 demonstration board surface temperature when loaded with typical currents, $T_{amb} = 23\, ^\circ C$, $V_{IN} = 3.3\, V$, $F_{SW} = 660\, kHz$ ......................................................... 35
1 Main features

Switching section
- 0.8 V ±1% voltage reference
- 2.7 V to 5.5 V input voltage range
- Fast response, constant frequency, current mode control
- Three independent, adjustable, SMPS for DDR2/3 (VDDQ) and chipset supply
- S3-S5 states compliant with DDR2/3 section
- Active soft-end for all outputs
- Selectable tracking discharge for VDDQ
- Separate Power Good signals
- Pulse skipping at light load
- Programmable current limit and soft-start for all outputs
- Latched OVP, UVP protection
- Thermal protection

Reference and termination voltages (VTTREF and VTT)
- ±2 Apk LDO for DDR2/3 termination (VTT) with foldback
- Remote VTT output sensing
- High-Z VTT output in S3
- ±15 mA low-noise DDR2/3 buffered reference (VTTREF)
2 Demonstration kit schematic

Figure 2. PM6641 demonstration board schematic
## 3 Bill of material

Table 1. PM6641 demonstration board list of components

<table>
<thead>
<tr>
<th>Qty</th>
<th>Component</th>
<th>Description</th>
<th>Package</th>
<th>Part number</th>
<th>MFR</th>
<th>Value</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>C1</td>
<td>Ceramic, 10 V, X5R, 20%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>1 µ</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>C2, C3, C4, C12</td>
<td>Ceramic, 10 V, X5R, 20%</td>
<td>SMD 0805</td>
<td>GRM21BR61A106KE19</td>
<td>Murata</td>
<td>10 µ</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>C5, C8, C13, C14</td>
<td>Ceramic, 10 V, X5R, 20%</td>
<td>SMD C case</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>C6, C7, C9, C10, C15</td>
<td>Ceramic, 4 V, X5R, 20%</td>
<td>SMD 1206</td>
<td>AMK316BJ107ML</td>
<td>Taiyo Yuden</td>
<td>100 µ</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C11</td>
<td>Ceramic, 6.3 V, X5R, 10%</td>
<td>SMD 1206</td>
<td>GRM31CR60J226KE19</td>
<td>Murata</td>
<td>22 µ</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C16, C17</td>
<td>Ceramic, 16 V, X7R, 10%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>100 n</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C18</td>
<td>Ceramic, 25 V, X7R, 10%</td>
<td>SMD 0603</td>
<td>GRM188R71E333KA01</td>
<td>Murata</td>
<td>33 n</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>C19, C20, C21</td>
<td>Ceramic, 16 V, X7R, 10%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>22 n</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C22, C24</td>
<td>Ceramic, 50 V, C0G, 5%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>330 pF</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C23</td>
<td>Ceramic, 50 V, C0G, 5%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>470 pF</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>C25, C26, C27, C28</td>
<td>Ceramic, 50 V, C0G, 5%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>100 pF</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>C29, C30, C31</td>
<td>Ceramic, 50 V, C0G, 5%</td>
<td>SMD 0603</td>
<td></td>
<td></td>
<td>n.m.</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>C32, C33, C34</td>
<td>Ceramic, 50 V, C0G, 5%</td>
<td>SMD 0603</td>
<td></td>
<td></td>
<td>n.m.</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>R1, R2</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>3R3</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R3</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>100 kΩ</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>R4, R13, R17, R18, R19, R20, R21, R22, R23</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>68 kΩ</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R16</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td></td>
<td>n.m.</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R5</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>150 kΩ</td>
<td></td>
</tr>
</tbody>
</table>
Table 1. PM6641 demonstration board list of components (continued)

<table>
<thead>
<tr>
<th>Qty</th>
<th>Component</th>
<th>Description</th>
<th>Package</th>
<th>Part number</th>
<th>MFR</th>
<th>Value</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>R6, R8</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>120 kΩ</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R7</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>100 kΩ</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R9</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>56 kΩ</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R10</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>180 kΩ</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R11</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>100 kΩ</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R12</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>47 kΩ</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>R32, R33, R34</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>Standard</td>
<td>0 Ω</td>
<td>short</td>
</tr>
<tr>
<td>2</td>
<td>R30, R31</td>
<td>Chip resistor, 0.1 W, 1%</td>
<td>SMD 0603</td>
<td></td>
<td>n.m.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>L1, L3</td>
<td>SMT 11 Arms, 9.5 mΩ</td>
<td>SMD 2827</td>
<td>744312100 /LF</td>
<td>Würth</td>
<td>1.0 µH</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>L2</td>
<td>SMT 9 Arms, 10.5 mΩ</td>
<td>SMD 2827</td>
<td>744312150 /LF</td>
<td>Würth</td>
<td>1.5 µH</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>U1</td>
<td>IC VR - 48-pin</td>
<td>VFQFPN 7x7</td>
<td>PM6641</td>
<td>STMicroelectronics</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>JP7, JP8</td>
<td>Header, 2-pin</td>
<td>SIP2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>TP1, TP2, TP3, TP4, TP18</td>
<td>Header, single pin</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>TP5, TP6, TP7, TP8, TP9, TP10, TP11, TP12, TP13, TP14, TP15, TP16, TP17</td>
<td>Test point</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>SW1</td>
<td>Switch 4-SPST</td>
<td>DIP-8</td>
<td></td>
<td>Standard</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
4  Component assembly and layout

Figure 3.  Top side component placement

Figure 4.  Top view
Figure 5.  Layer 2 view

Figure 6.  Layer 3 view
Figure 7. Bottom view

Figure 8. Bottom side component placement
5 I/O interface

The PM6641 demonstration board has the following test points given in Table 2.

Table 2. PM6641 demonstration board input/output interface

<table>
<thead>
<tr>
<th>Test point</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC (TP5)</td>
<td>+5 V IC supply, positive terminal</td>
</tr>
<tr>
<td>LDOIN (TP15)</td>
<td>LDO (VTT) linear regulator input power supply</td>
</tr>
<tr>
<td>AUX (TP18)</td>
<td>Auxiliary 3.3 V for pull-up (not required)</td>
</tr>
<tr>
<td>AGND (TP6, TP16)</td>
<td>VCC, LDO, VTT and VTTREF common return</td>
</tr>
<tr>
<td>VIN (TP7)</td>
<td>Power supply input voltage positive terminal</td>
</tr>
<tr>
<td>GND (TP8, TP11, TP13, TP17)</td>
<td>Power supply and switching regulator outputs common return</td>
</tr>
<tr>
<td>V1S8 (TP9)</td>
<td>1.8 V (VDDQ) switching regulator output</td>
</tr>
<tr>
<td>V1S5 (TP10)</td>
<td>1.5 V switching regulator output</td>
</tr>
<tr>
<td>V1S05 (TP12)</td>
<td>1.05 V switching regulator output</td>
</tr>
<tr>
<td>VTT (TP14)</td>
<td>LDO (VTT) linear regulator output</td>
</tr>
<tr>
<td>VTTREF (TP1)</td>
<td>Voltage reference (VTTREF) buffer output</td>
</tr>
<tr>
<td>PG1S8 (TP2)</td>
<td>1.8 V (VDDQ) switching regulator Power Good signal</td>
</tr>
<tr>
<td>PG1S5 (TP3)</td>
<td>1.5 V switching regulator Power Good signal</td>
</tr>
<tr>
<td>PG1S05 (TP4)</td>
<td>1.05 V switching regulator Power Good signal</td>
</tr>
</tbody>
</table>
6 Recommended equipment

- 5 V power supply
- 3.3 V, 20 W power supply
- Active loads
- Digital multimeters
- 500 MHz four-trace oscilloscope
7 Configuration

The PM6641 demonstration board allows the user to test all the main features of the VR PM6641, acting on 7 different jumpers and 4 switches. SW1 (4 SPST switches) lets the user enable the switching regulators and the VTT linear regulator.

In the following sections each jumper is analyzed.

7.1 JP1 VDDQ output discharge (DSCG pin)

The JP1 jumper is used to choose between the tracking discharge or nontracking discharge of the 1.8 V rail (VDDQ) output.

When the 1.8 V rail is deactivated (EN_1S8 goes low) and the DSCG is set high, tracking discharge takes place:
- The 1.8 V rail regulator is discharged by the internal MOSFETs
- The 0.9 V LDO and VTTREF work tracking with half of the 1.8 V rail

When the 0.9 V LDO and VTTREF reach a voltage threshold of about 300 mV, the nontracking discharge mode is performed by closing the internal discharge MOSFETs.

If the nontracking discharge mode is chosen, when EN_1S8 goes low, the 1.8 V and 0.9 V rails and the VTTREF buffer are independently discharged by internal MOSFETs.

Figure 9. JP1 DSCG pin setting

7.2 JP3 switching regulator phase control (SET_PH1 pin)

The JP3 jumper allows selecting two different oscillator settings in order to change the delay between the pulses that start the control cycle. The inner clock is divided in order to obtain three slower clocks with a fixed delay of 120 deg. By setting JP3 as depicted in Figure 10, it is possible to synchronize the 1.8 V, 1.5 V and 1.05 V switching regulator clocks or to select 120 deg delay in order to decrease the total RMS input current.
The 120 deg phase shifting is the default configuration in which the inner clock is divided and three pulses delayed by 120 deg are obtained to trigger the switching regulator loops.

The synchronous clocking allows all the regulators to start at the same pulse, avoiding the jitter due to simultaneous turn-on and off of different sections, but increasing the overall RMS input current.

### 7.3 JP4 1.8 V (VDDQ) external/internal divider (VFB_1S8 pin)

The JP4 jumper allows selecting the internal divider or the external divider for the 1.8 V switching regulator. When the VFB_1S8 pin is connected directly to the output capacitor, the internal divider is enabled and this section provides 1.8 V output voltage. When the multifunction pin VFB_1S8 is tied to the central tap of an external divider, the switching regulator becomes adjustable, with the following output voltage:

\[
V_{out} = \left( \frac{R_5}{R_6} + 1 \right) \cdot 0.8 \text{ V}
\]
7.4 **JP5 1.5 V external/internal divider (VFB_1S5 pin)**

The JP5 jumper allows selecting the internal divider or the external divider for the 1.5 V switching regulator. When the VFB_1S5 pin is connected directly to the output capacitor, the internal divider is enabled and this section provides 1.5 V output voltage. When the multifunction pin VFB_1S5 is tied to the central tap of an external divider, the switching regulator becomes adjustable, with the following output voltage:

**Equation 2**

\[ V_{out} = \left( \frac{R_7}{R_6} + 1 \right) \cdot 0.8 \, \text{V} \]

**Figure 12. JP5 1.5 V divider selection**

---

7.5 **JP6 1.05 V external/internal divider (VFB_1S05 pin)**

The JP6 jumper allows selecting the internal divider or the external divider for the 1.05 V switching regulator. When the VFB_1S05 pin is connected directly to the output capacitor, the internal divider is enabled and this section provides 1.05 V output voltage. When the multifunction pin VFB_1S5 is tied to the central tap of an external divider, the switching regulator becomes adjustable, with the following output voltage:

**Equation 3**

\[ V_{out} = \left( \frac{R_9}{R_{10}} + 1 \right) \cdot 0.8 \, \text{V} \]

**Figure 13. JP6 1.05 V divider selection**

---
7.6 JP7 current limit (CSNS pin)

Each switching regulator current limit is set by inserting a resistor between the CSNS pin and AGND. By changing this resistor value, all the current limits change, as shown in Figure 14.

Figure 14. PM6641 demonstration board programmed current limit vs. CSNS resistor

If the CSNS pin is tied to AVCC, the current limit is set through the inner reference resistor (equal to 50 k\(\Omega\)).

Figure 15. JP8 setting switching frequency
8 Test setup

Figure 16 shows the suggested setup connections between the PM6641 demonstration board, the loads, and the external supply.

Figure 16. PM6641 demonstration board test setup
Getting started

The following step-by-step power-up and power-down sequences are provided in order to correctly evaluate the PM6641 demonstration board performance.

Power-up sequence

- Connect power supplies as shown in the PM6641 demonstration board test setup (Figure 16) and insert the meters in order to perform the desired performance evaluation. Connect the scope-probes as desired
- Set the JP1 through JP8 jumpers in order to properly configure the PM6641 demonstration board. Set the SW1 switches (EN_1S8, EN_VTT, EN_1S5, EN_1S05) to the ON position. Do not change jumper settings when the board is powered
- Set the VCC supply to 5 V ±5% and the current limit to 100 mA
- Set the VIN supply to a voltage in the range 2.7 V to 3.6 V
- Set all active loads to 0 A
- Turn-on the VIN supply
- Turn-on the VCC supply
- Vary the 1.8 V (VDDQ) load from 0 A to 4 A
- Vary the 1.5 V load from 0A to 2.5 A
- Vary the 1.05 V load from 0A to 3.5 A
- Vary the 0.9 V (VTT) load from 0 A to 2 A to test source capability. To test sink capability use the alternative VTT load connection shown in Figure 16
- Vary VTTREF load to test source capability.

Power-down sequence

- Decrease VTTREF and VTT loads to 0 A
- Turn-off the 1.8 V (VDDQ), 1.5 V, 1.05 V loads
- Decrease VCC supply from 5 V to 3.8 V in order to test the input undervoltage lockout (UVLO)
- Increase VCC supply from 3.8 V to 5 V to restart the device
- Use the EN_1S8 and En_VTT switches to enter/exit the S0-S3-S5 states
- Turn-off the VCC supply
- Turn-off the VIN supply.
10 STEVAL-ISA050V1 evaluation tests

10.1 SW regulators turn-on (soft-start)

When the EN_xx pin is toggled high, the correspondent SW regulator performs the soft-start as programmed through the external soft-start capacitor. Figure 17 depicts VDDQ (1.8 V) turn-on with \( C_{SS} = 22 \text{ nF} \).

Figure 17. VDDQ turn-on
10.2 SW regulator - working mode

Each switching regulator changes working mode with the appropriate load. When the load is heavy, the SW enters PWM mode, but when the load is light, pulse skip mode is entered. Each SW regulator is also able to sink current from the output (forced PWM mode when a soft overvoltage occurs).
Figure 19. PWM mode: VDDQ output voltage, phase voltage and inductor current,
current load = 2.3 A
Figure 20. Pulse skip mode: VDDQ output voltage, phase voltage and inductor current, current load = 0 A

Figure 21. Forced PWM mode (soft OV): VDDQ output voltage, phase voltage, inductor current and Power Good signal
10.3 Load regulation

**Figure 22. VDDQ (1.8 V) load regulation**

*Diagram showing VDDQ load regulation with load current on the x-axis and output voltage on the y-axis.*

**Figure 23. 1.5 V load regulation**

*Diagram showing 1.5 V load regulation with load current on the x-axis and output voltage on the y-axis.*
Figure 24. 1.05 V load regulation

Figure 25. VTT load regulation

Figure 26. VTTREF load regulation
10.4 Load transient responses

Figure 27. VDDQ, VTT and VTTREF, VDDQ load transient response, \( I_{VDDQ} = 0 \) to 2.3 A at 2.5 A/µs

Figure 28. 1.5 V output voltage and inductor current, 1.5 V rail load transient response, 1.5 V = 0 to 1.25 A at 2.5 A/µs
Figure 29. 1.05 V output voltage and inductor current, 1.05 V rail load transient response. \( I_{1.05\, V} = 0 \text{ to } 1.75 \text{ A at } 2.5 \text{ A/µs} \)

Figure 30. VDDQ, VTTREF, VTT and VTT output current, VTT rail load transient response, \( I_{VTT} = -1 \text{ A to } +1 \text{ A at } 2.5 \text{ A/µs} \)
10.5 **Efficiency**

Figure 31. SW regulators efficiency

10.6 **Phase management**

*Figure 32* and *33* show the SW regulators loaded with 1.3 A (VDDQ rail), 1.25 A (1.5 V rail) and 1.75 A (1.05 V rail). By connecting the SETPH1 pin to AGND or to AVCC the following two different phase shifts are allowed.

*Figure 32*. SW regulators phases, 120 deg phase shift. SETPH1 pin tied to AGND
10.7 Fault management (OVP, UVP, UVLO, thermal)

Each switching regulator is able to detect the output overvoltage and undervoltage. When the OV is detected the high-side MOSFET is turned off and the low-side MOSFET is turned on. When the UV is detected, the power MOSFETs are both turned off and the discharge MOSFET is turned on (soft-end). The soft-end is also performed when the junction temperature is higher than 150 °C.

Figure 34. VDDQ, VTT, VTTREF output voltage, VDDQ temporarily shorted to 3.3 V, output overvoltage protection triggered
When the input undervoltage is detected, the VDDQ (1.8 V) rail performs the output voltage soft-end. The 1.5 V and 1.05 V rails turn-off the high-side power MOSFET and turn-on the low-side one.
Figure 36. VDDQ (1.8 V), 1.5 V, 1.05 V output voltage and AVCC input power supply, input undervoltage lockout triggered

Figure 37. VDDQ (1.8 V), 1.5 V, 1.05 V and VTT rails output voltage, thermal shutdown triggered
10.8 SW regulators current limit

Cycle-by-cycle the high-side MOSFET current is monitored and if it's higher than the programmed current limit, the high-side MOSFET is immediately turned off.

Figure 38. 1.5 V rail output voltage, 1.5 V inductor current and output current, peak current limit reached

10.9 Soft-end

Each SW regulator, when turned off, performs the output voltage soft-end by turning off the power MOSFET and turning on the discharge MOSFET. When the output voltage is lower than about 300 mV, the low-side power MOSFET is turned on. VTTREF and VTT can track half of VDDQ also during the soft off.

These rails are allowed two different modes of discharge: tracking and nontracking discharge.
Figure 39. VDDQ(1.8 V), VTT and VTTREF rail output voltage, EN_1S8 and EN_VTT tied to AGND - soft off with tracking discharge

Figure 40. VDDQ(1.8 V), VTT and VTTREF rail output voltage. EN_1S8 and EN_VTT tied to AGND - soft off without tracking discharge
10.10 Thermal behavior

The device temperature is mainly influenced by LDO VTT current. The typical working currents are shown in Table 3.

Table 3. Average working currents for each rail

<table>
<thead>
<tr>
<th>Rail</th>
<th>Current [A]</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDDQ (1.8 V)</td>
<td>1.35</td>
</tr>
<tr>
<td>1.5 V</td>
<td>1.25</td>
</tr>
<tr>
<td>1.05 V</td>
<td>1.75</td>
</tr>
<tr>
<td>VTT (0.9 V)</td>
<td>0.3</td>
</tr>
</tbody>
</table>

VTT is supplied by VDDQ and the device (average) temperature is 54.5 °C.

Figure 41. PM6641 demonstration board surface temperature when loaded with typical currents, $T_{amb} = 23 \, ^\circ C$, $V_{IN} = 3.3 \, V$, $F_{SW} = 660 \, kHz$
11 Revision history

Table 4. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>05-Sep-2008</td>
<td>1</td>
<td>Initial release</td>
</tr>
</tbody>
</table>
Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST’s terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS “AUTOMOTIVE GRADE” MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

37/37