Introduction

This document is the safety application guide for the SPC56ELx. It provides the conditions of use for the SPC56ELx in ASIL D applications.
Contents

1 Preface ......................................................... 7

2 General information ........................................... 9
  2.1 Mission profile ........................................... 9
  2.2 Safe state ................................................. 9
  2.3 Failure indication time ................................... 10
  2.4 Error handling ............................................ 11
  2.5 Sphere of Replication .................................... 11

3 Functional safety requirements for application software ........... 12
  3.1 Application software requirements ........................ 12
     3.1.1 Mandatory software requirements .................. 12
     3.1.2 Recommended software requirements ............... 13
     3.1.3 Implementation details .............................. 13
  3.2 System Status and Configuration Module (SSCM) ................. 13
     3.2.1 Configuration ........................................ 13
     3.2.2 Checking ............................................. 14
  3.3 Self-Test Control Unit (STCU) ................................ 14
     3.3.1 Configuration ........................................ 14
     3.3.2 Checking ............................................. 14
  3.4 Reset Generation Module (MC_RGM) ........................ 14
  3.5 Clock configuration ........................................ 15
  3.6 SRAM ....................................................... 15
  3.7 Flash memory ............................................... 15
  3.8 Interrupt Controller (INTC) ................................ 16
  3.9 Semaphore Unit (SEMA4) .................................... 17
  3.10 Enhanced Direct Memory Access (eDMA) requests .............. 17
  3.11 Periodic Interrupt Timer (PIT) ............................ 17
  3.12 Communication peripherals ............................... 18
  3.13 I/O peripherals .......................................... 18
     3.13.1 Read Digital Inputs ................................. 18
     3.13.2 Read PWM Input .................................... 20
3.13.3 Read Encoder Inputs ........................................... 22
3.13.4 Write Digital Outputs ........................................ 25
3.13.5 Write PWM Outputs .......................................... 29
3.13.6 Other requirements for I/O peripherals .......................... 34
3.14 Cross Triggering Unit (CTU) ...................................... 34
  3.14.1 Synchronize Sequential Read Input .......................... 34
3.15 ADC ................................................................. 37
  3.15.1 Read Analog Inputs ........................................... 37
  3.15.2 Other requirements ............................................ 46
3.16 Temperature sensors ................................................ 46
3.17 Software Watchdog Timer (SWT) ................................. 47
3.18 Redundancy Control Checking Unit (RCCU) ....................... 47
3.19 Cyclic Redundancy Checker Unit (CRC) .......................... 47
3.20 Clock Monitor Unit (CMU) ......................................... 48
3.21 Frequency-Modulated Phase-Locked Loop (FMPLL) ............... 49
3.22 Internal RC Oscillator (IRCOSC) .................................. 49
3.23 Power Management Unit (PMU) .................................. 50
3.24 Memory Protection Unit (MPU) .................................. 52
3.25 Register Protection Module ........................................ 53
3.26 Error Correction Status Module (ECSM) .......................... 53
3.27 Fault Collection and Control Unit (FCCU) ......................... 54

4 Functions of external devices for ASIL D applications .............. 56
  4.1 External Watchdog Function (EXWD) ............................ 56
  4.2 Power Supply and Monitor Function (PSM) ....................... 56
  4.3 Error Out Monitor Function (ERRM) .............................. 57
    4.3.1 Both FCCU pins connected to external device ............... 57
    4.3.2 Single FCCU pin connected to external device ............... 57
  4.4 PWM Output monitored by external ASIC (PWMA) .................. 58

5 Scenarios for automotive applications: Motor control .............. 59
  5.1 Application example 1 ............................................. 59
    5.1.1 Functional safety related inputs ............................. 59
    5.1.2 Functional safety related outputs ......................... 60
  5.2 Application example 2 ............................................. 61
## Contents

<table>
<thead>
<tr>
<th>Section</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.2.1</td>
<td>Functional safety related inputs</td>
<td>62</td>
</tr>
<tr>
<td>5.2.2</td>
<td>Functional safety related outputs</td>
<td>63</td>
</tr>
<tr>
<td>5.3</td>
<td>Application example 3</td>
<td>64</td>
</tr>
<tr>
<td>5.3.1</td>
<td>Functional safety related inputs</td>
<td>64</td>
</tr>
<tr>
<td>5.3.2</td>
<td>Functional safety related outputs</td>
<td>65</td>
</tr>
<tr>
<td>6</td>
<td>ECC logic test</td>
<td>67</td>
</tr>
<tr>
<td>6.1</td>
<td>Overview</td>
<td>67</td>
</tr>
<tr>
<td>6.2</td>
<td>Data pattern - Walking 0</td>
<td>67</td>
</tr>
<tr>
<td>6.3</td>
<td>UTEST mode ECC logic check</td>
<td>68</td>
</tr>
<tr>
<td>6.4</td>
<td>Fault coverage and execution time</td>
<td>68</td>
</tr>
<tr>
<td>7</td>
<td>I/O pin/ball configuration</td>
<td>69</td>
</tr>
<tr>
<td>8</td>
<td>Further information</td>
<td>74</td>
</tr>
<tr>
<td>8.1</td>
<td>Conventions and terminology</td>
<td>74</td>
</tr>
<tr>
<td>8.2</td>
<td>Acronyms and abbreviations</td>
<td>74</td>
</tr>
<tr>
<td>8.3</td>
<td>Document references</td>
<td>75</td>
</tr>
<tr>
<td>9</td>
<td>Revision history</td>
<td>76</td>
</tr>
</tbody>
</table>
List of tables

Table 1. Temperature profile for packaged device ................................................................. 9
Table 2. Temperature profile for bare die device ................................................................. 9
Table 3. List of Software BIST and/or test for Double Read Digital inputs ....................... 20
Table 4. List of Software BIST and/or test for Read PWM Inputs ................................... 22
Table 5. List of Software BIST and/or test for Read Encoder Inputs ................................. 25
Table 6. List of Software BIST and/or test for Single Write Digital Outputs .................... 27
Table 7. List of Software BIST and/or test for Double Write Digital Outputs .................... 29
Table 8. List of Software BIST and/or test for Double Write PWM Outputs ....................... 31
Table 9. List of Software BIST and/or test for Single Write PWM Outputs ....................... 33
Table 10. List of Software BIST and/or test for Cross Triggering Unit (CTU) ....................... 36
Table 11. List of Software BIST and/or test for Single Read analog Input ......................... 43
Table 12. List of Software BIST and/or test for Double Read Analog Input ....................... 46
Table 13. PMU monitored supplies ......................................................................................... 50
Table 14. Functional safety inputs for application example 1 ............................................... 59
Table 15. Functional safety outputs for application example 1 ............................................. 60
Table 16. Functional safety inputs for application example 2 ............................................... 62
Table 17. Functional safety outputs for application example 2 ............................................. 63
Table 18. Functional safety inputs for application example 3 ............................................... 64
Table 19. Functional safety outputs for application example 3 ............................................. 65
Table 20. Data pattern used by the ECC logic test ............................................................... 67
Table 21. Physical pin displacement on internal die ............................................................... 71
Table 22. List of conventions and terminology .................................................................... 74
Table 23. Acronyms and abbreviations .................................................................................. 74
Table 24. Document revision history ..................................................................................... 76
List of figures

Figure 1. Double Read Digital Input ......................................................... 19
Figure 2. Double Read PWM Input .......................................................... 21
Figure 3. Double encoder read input ..................................................... 24
Figure 4. Write Digital Output With Read Back .................................... 26
Figure 5. Double Write Digital Output .................................................. 28
Figure 6. Double Write PWM Output configuration .................................. 30
Figure 7. Single Write PWM Output With Read Back configuration ............. 32
Figure 8. Single Read Analog Input configuration ................................... 38
Figure 9. Software BISTs to test the multiplexing circuitry (ADC_SWTEST_TEST1) ............... 40
Figure 10. Implementation of ADC_SW_TEST1 through the ADC presample feature .............. 41
Figure 11. Software BISTs to test the multiplexing circuitry (ADC_SWTEST_TEST2) .............. 41
Figure 12. Implementation of ADC_SW_TEST2 through the ADC presample feature .............. 42
Figure 13. Series of acquired analog values ............................................. 42
Figure 14. Double Read Analog Inputs configuration ................................ 45
Figure 15. Logic scheme of the LVD_DIG and HVD_DIG .............................. 51
Figure 16. Logic scheme of the LVD_FLASH, LVD_GPIO and LVD_VREG .................... 52
Figure 17. Example of QFP144 pin/pad adjacency ................................... 69
Figure 18. BGA balls non-adjacent, die pads adjacent .............................. 70
Figure 19. BGA balls adjacent, die pads non-adjacent .............................. 70
1 Preface

This document discusses requirements and assumptions for the use of the SPC56ELx Microcontroller Unit (MCU) in ASIL D applications. It prescribes several measures as mandatory (or mandatory under certain preconditions, for example, if a certain module is used) whereby the measure described was assumed to be in place when analyzing the safety of the MCU.

This document considers:
- The system assembly that contains the SPC56ELx MCU
- The “Safety Element out of Context” section in the “Road vehicles - Functional safety - Part 10: Guideline [ISO/DIS 26262-10]” standard
- Certain assumptions about the assembly's functional safety needs based on that standard

and determines whether a measure is mandatory or not based on these factors.

What this means for designers using the SPC56ELx MCU is that if they don’t fulfill a specific Safety Application Guide (SAG) prescription they either have to show to their ISO 26262 assessor that the alternative solution is similarly efficient concerning the safety requirement in question (for example, provides the same coverage, avoids Common Cause Failure (CCF) as effectively, and so on), or they have to specify the increased failure rate/reduced Safe Failure Fraction (SFF) they estimate to incur due to the deviation. Otherwise, the assessor will not recognize the MCU certificate that the customer received with the MCU.

This document also contains guidelines on how to configure and operate the SPC56ELx for ASIL D applications. These guidelines are preceded by one of the following bold text statements:
- Implementation hint
- Recommended
- Example

These guidelines are considered to be useful approaches for the specific topics under discussion, but are not mandatory. The user will need to use discretion in deciding whether these measures are appropriate for their applications.

This document is valid only under the assumption that the MCU is used in automotive applications for use cases requiring a fail-silent or a fail-indicate MCU.

**Mandatory:** This document is valid only if the environmental conditions given in the SPC56ELx data sheet are maintained.

The cores in the SPC56ELx can be configured to operate in either Lock-Step Mode (LSM) or Decoupled Parallel Mode (DPM). In LSM, the outputs of a set of replicated modules, identified as the Sphere of Replication (SoR, see Section 2.5: Sphere of Replication for details), are compared to ensure that the operations or transactions that are executed are identical on a clock per clock basis.

**Mandatory:** This document is based on the assumption that the SPC56ELx is configured to operate in LSM.

As for all devices, device errata must be taken into account during system design and implementation. For a safety-related device such as the SPC56ELx, this also concerns safety-related activities such as system safety concept development.
Mandatory: The device shall be handled according to JEDEC standards J-STD-020 and J-STD-033.

Mandatory: To cover the ISO-07-6.5.4 and ISO-07-6.4.2.1, customers shall report all field failures of the devices to silicon supplier.

Mandatory: This document is valid only if the conditions given in the addendum are met (see Section 8.3: Document references).
2 General information

2.1 Mission profile

The assumed mission profile is:
- Lifetime: 20 years
- Total operating hours: 12000 hours
- Trip time: 10 hours (Trip time is defined as the maximum time of operation of the MCU without power-on reset)
- Fault Tolerant Time Interval (FTTI, also named Process Safety Time (PST)): 10 ms (maximum time between the first faulty output and a failure indication or reset)

Temperature profiles for packaged devices (Table 1) and bare die (Table 2) are shown below.

Note: The temperature profile is an assumption of the SPC56ELx safety analysis and shall be fulfilled during integration into an ASIL D compliant system.

<table>
<thead>
<tr>
<th>Temperature range (°C)</th>
<th>Operation time (h)</th>
</tr>
</thead>
<tbody>
<tr>
<td>125–135</td>
<td>120</td>
</tr>
<tr>
<td>110–120</td>
<td>960</td>
</tr>
<tr>
<td>90–100</td>
<td>7680</td>
</tr>
<tr>
<td>30–40</td>
<td>3240</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Temperature range (°C)</th>
<th>Operation time (h)</th>
</tr>
</thead>
<tbody>
<tr>
<td>120–125</td>
<td>120</td>
</tr>
<tr>
<td>100–110</td>
<td>960</td>
</tr>
<tr>
<td>80–90</td>
<td>7680</td>
</tr>
<tr>
<td>20–30</td>
<td>3240</td>
</tr>
</tbody>
</table>

2.2 Safe state

By definition, the Safe states of the SPC56ELx are as follows:
- Completely unpowered
- Reset
  - All pins except possibly the error output pins (FCCU_F[0:1]) are tristated.
- Operating correctly
  - Outputs depend on application.
- Explicitly indicating an internal error
  - Error output pins FCCU_F[0:1] are in a state indicating an error, and the state of other I/O pins will not be reliable.
Defining these states as safe for the MCU means that the overall system must react safely to the SPC56ELx being in, and entering, any of these states. For the ‘Completely unpowered’ and ‘Reset’ states the addition of a pullup or pulldown resistor on relevant signals may be necessary. If an ‘Explicit indication of internal error’ occurs on FCCU_F[0:1], the application must not depend on the MCU for continued operation. This also means that the system must be able to remain in a safe state without any additional actions from the MCU.

**Mandatory:** The system must transit to a safe state when there is an indication of an error.

Depending on the configuration the system may disable, or reset, the SPC56ELx as a reaction to the error signal.

If a system continuously switches between a standard operating state and the reset state, without any device shutdown, the system is not considered to be in a Safe state.

**Mandatory:** The application must identify and signal such switching as a failure condition.

### 2.3 Failure indication time

The SPC56ELx failure indication time must be taken into consideration when determining application safety strategies, because it must be less than the FTTI.

Failure indication time has three components, two of which are influenced by configuration settings: **recognition time + internal processing time + indication time**.

Each component of failure indication time is described as follows:

- **Recognition time** is the maximum of the recognition time of all involved safety mechanisms. The three mechanisms with the longest time are:
  - ADC\(^{(a)}\) recognition time is the most demanding HW test in terms of timing. The self-test requires the ADC conversion to complete a full test. A single full test takes at least 70 µs\(^{(b)}\).
  - Recognition time related to the FMPLL loss of clock: it depends on how the FMPLL is configured, but is approximately 20 µs.
  - Diagnostic cycle time of software self-tests. This time depends closely on the software implementation.

- **Internal processing time** lasts maximum 10 RC clock cycles (RC is the internal safe clock with nominal frequency of 16 MHz).

- **Indication time**, the time to notify an observer about the failure, depends on indication protocol configured in the Fault Collection and Control Unit (FCCU):
  - Dual Rail protocol and time switching protocol:
    - FCCU configured as “fast switching mode”: indication delay is maximum 64 µs. As soon as FCCU receives a fault signal, FCCU reports the failure to the outside world via output pin (if properly configured).

---

\(^{(a)}\) ADC recognition time shall be used only if ADC is used by the safety function.

\(^{(b)}\) This value takes into account the steps needed to run the three ADC hardware self-tests.
AN3077 General information

- FCCU configured as “slow switching mode”: an indication delay could occur. The maximum delay is equal to the period of the error out signal. This parameter shall be configured equal to its minimum which is 128 µs.

- Bi-stable protocol: indication delay is maximum 64 µs. As soon as the FCCU receives a fault signal, it reports the failure to the outside world via output pin (FCCU_f[0:1], if properly configured).

If the configured reaction to a fault is an interrupt, an additional delay (interrupt latency) can occur until the interrupt handler is able to start executing (for example, higher priority IRQs, XBAR contention, register saving, and so on).

General failure rate, or the Failure Modes, Effects and Diagnostic Analysis (FMEDA) report, is available upon request when covered by an NDA (contact your ST representative).

2.4 Error handling

Error handling can be split into two categories:

- Handling of errors during runtime
- Handling of errors during boot time (for example, Logic Built-In Self-Test (LBIST), Memory Built-In Self-Test (MBIST))

**Mandatory:** Runtime errors shall be handled in a time shorter than the FTTI.

**Mandatory:** Boot time failures shall be handled before the safety function starts.

**Note:** *Implementation hint:* To satisfy this requirement regarding the LBIST/MBIST, Self-Test Control Unit (STCU) status condition shall be checked by application software before safety application starts (See “Integrity SW Operations” section of the “Self-Test Control Unit (STCU)” chapter in the SPC56ELx Reference Manual for details).

2.5 Sphere of Replication

Sphere of Replication (SoR) is used for the duplication of critical components of critical components on the SPC56ELx. The following modules are included in the SoR:

- e200z4 Cores
- Enhanced Direct Memory Access (eDMA)
- Interrupt Controller (INTC)
- Crossbar Switch (XBAR)
- Memory Protection Unit (MPU)
- Flash memory controller
- Static RAM Controller (SRAMC)
- System Timer Module (STM)
- Software Watchdog Timer (WDT)
- Peripheral Bridge (PBRIDGE)
3 Functional safety requirements for application software

This section gives an overview of necessary, or recommended, measures when using the individual modules of the SPC56ELx. If a module is implemented without following the text of this section, the safety certificate for the module, or the entire MCU, may not be validated. It is possible to ignore aspects of the text if equivalent measures that are taken can be shown to manage the same failures.

Modules not explicitly covered by this document do not require any software measures.

The modules covered by the SoR reach very high Diagnostic Coverage (DC) without dedicated measures at application or system levels.

3.1 Application software requirements

Application software shall be developed according to ASIL D requirements.

3.1.1 Mandatory software requirements

The following sections contain Mandatory design constraints for using the SPC56ELx devices in an ASIL D system:

- Section 3.2: System Status and Configuration Module (SSCM)
- Section 3.3: Self-Test Control Unit (STCU)
- Section 3.4: Reset Generation Module (MC_RGM)
- Section 3.5: Clock configuration
- Section 3.7: Flash memory
- Section 3.8: Interrupt Controller (INTC)
- Section 3.10: Enhanced Direct Memory Access (eDMA) requests
- Section 3.11: Periodic Interrupt Timer (PIT)
- Section 3.13: I/O peripherals
- Section 3.14: Cross Triggering Unit (CTU)
- Section 3.15: ADC
- Section 3.16: Temperature sensors
- Section 3.17: Software Watchdog Timer (SWT)
- Section 3.19: Cyclic Redundancy Checker Unit (CRC)
- Section 3.20: Clock Monitor Unit (CMU)
- Section 3.21: Frequency-Modulated Phase-Locked Loop (FMPLL)
- Section 3.22: Internal RC Oscillator (IRCOSC)
- Section 3.23: Power Management Unit (PMU)
- Section 3.25: Register Protection Module
- Section 3.27: Fault Collection and Control Unit (FCCU)
3.1.2 Recommended software requirements

The following sections contain Recommended design constraints for using the SPC56ELx devices in an ASIL D system:

- Section 3.6: SRAM
- Section 3.12: Communication peripherals
- Section 3.13: I/O peripherals
- Section 3.16: Temperature sensors
- Section 3.18: Redundancy Control Checking Unit (RCCU)
- Section 3.19: Cyclic Redundancy Checker Unit (CRC)
- Section 3.24: Memory Protection Unit (MPU)
- Section 3.25: Register Protection Module
- Section 3.26: Error Correction Status Module (ECSM)

3.1.3 Implementation details

The following sections contain implementation details for using the SPC56ELx devices in an ASIL D system:

- Section 3.2: System Status and Configuration Module (SSCM)
- Section 3.5: Clock configuration
- Section 3.7: Flash memory
- Section 3.8: Interrupt Controller (INTC)
- Section 3.10: Enhanced Direct Memory Access (eDMA) requests
- Section 3.13: I/O peripherals
- Section 3.14: Cross Triggering Unit (CTU)
- Section 3.16: Temperature sensors
- Section 3.17: Software Watchdog Timer (SWT)
- Section 3.19: Cyclic Redundancy Checker Unit (CRC)
- Section 3.20: Clock Monitor Unit (CMU)
- Section 3.21: Frequency-Modulated Phase-Locked Loop (FMPLL)
- Section 3.23: Power Management Unit (PMU)
- Section 3.25: Register Protection Module
- Section 3.27: Fault Collection and Control Unit (FCCU)

Note: A section may contain Mandatory constraints, Recommended constraints, Implementation hints or any combination of the three.

3.2 System Status and Configuration Module (SSCM)

3.2.1 Configuration

Mandatory: Before executing the safety functions, the SSCM shall be configured to inhibit unintentional execution of the BAM code.

Note: Rationale: Since BAM code is not intended to be executed by ASIL D applications, any execution of the BAM, or part of it, must be inhibited.
3.2.2 Checking

Mandatory: After boot, but before executing any safety function, the application software needs to read SSCM_STATUS[LSM] to verify that the device runs in the selected mode of operation:
- Decoupled Parallel Mode (DPM) – SSCM_STATUS[LSM] = 0
- Lock Step Mode (LSM) – SSCM_STATUS[LSM] = 1

Note: Rationale: To check if the MCU started in LSM

3.3 Self-Test Control Unit (STCU)

3.3.1 Configuration

The STCU does not require any configuration written by application software. The default STCU configuration is to execute LBIST/MBIST and to react to detected faults by triggering a Non-Critical Fault (NCF) that signals the FCCU (See “Self-Test Control Unit (STCU)” chapter in the SPC56ELx Reference Manual for details).

Mandatory: LBISTs and MBISTs shall be configured to be executed once per trip time (trip time defined in Section 2.1: Mission profile).

3.3.2 Checking

Mandatory: Once after boot, before the safety application starts, application software shall carry out some STCU checking steps for ensuring STCU reliability.

Note: Implementation hint: See “Integrity SW Operations” section of the “Self-Test Control Unit (STCU)” chapter in the SPC56ELxReference Manual for details.

Note: Rationale: STCU manages the execution, and checks the result, of the LBISTs and MBISTs. The STCU’s correct behavior must be verified by checking the expected results with software.

The Integrity SW should confirm that all MBISTs and LBISTs finished successfully with no additional errors flagged. This software confirmation prevents a fault within the STCU itself from incorrectly indicating that the self-test passed.

This is an additional safety layer since the STCU propagates the LBIST/MBIST and internal faults using the NCF signals of the FCCU. So, reading STCU_LBS, STCU_LBE, STCU_MBSL, STCU_MBSH, STCU_MBEL, STCU_MBEH and STCU_ERR registers helps increase the STCU auto-test coverage.

3.4 Reset Generation Module (MC_RGM)

A redundant fault notification path is achieved through the use of the MC_RGM and the FCCU. MC_RGM configuration is application dependent.

Mandatory: However, to have the redundant notification path, both MC_RGM and FCCU shall be configured to react to critical application faults.
Note:  **Rationale:** To have two notification paths in case of an error

### 3.5 Clock configuration

The system starts by using the internal RC oscillator clock (IRCOSC) as its source (See “Oscillators” chapter in the SPC56ELx Reference Manual and Section 3.22: Internal RC Oscillator (IRCOSC) below for details on IRCOSC configuration).

**Mandatory:** Before safety functions are executed, the FMPLLs must be configured to use the external oscillator (XOSC) as their source clock.

Note:  **Rationale:** Since the IRCOSC is used by the CMUs as reference to monitor the output of the two PLLs, it can not be used as input of these PLLs.

Note:  **Implementation hint:** MC_CGM_AC3_SC[SELCCTL] and MC_CGM_AC4_SC[SELCCTL] must be set to 1 to select the XOSC.

**Mandatory:** All safety relevant modules shall be clocked with an FMPLL generated clock signal.

Note:  **Rationale:** To reduce the impact of glitches stemming from the external quartz crystal and its hardware connection to the MCU

Note:  **Implementation hint:** This requirement is fulfilled by appropriately programming the Clock Generation Module (MC_CGM) Clock Divider Configuration and Clock Select Control registers and Mode Entry Module (MC_ME) MC_ME_<mode>_MC registers (See “Clock Generation Module (MC_CGM)” and “Mode Entry Module (MC_ME)” chapters in the SPC56ELx Reference Manual for details).

**Mandatory:** The bypass functionality of the XOSC must be disabled.

Note:  **Rationale:** To decrease the interference which may be caused by the crystal oscillator, its output shall be filtered by the internal oscillator.

Note:  **Implementation Hint:** To disable the bypass mode, the OSCBYP flag of the OSC_CTL register shall be set to 0.

### 3.6 SRAM

The system SRAM is protected against hardware dormant faults by hardware BISTs (See “MBIST partitioning” section in the “Self-Test Control Unit (STCU)” of the SPC56ELx Reference Manual). This test runs at boot, but some software actions are requested (See Section 3.3: Self-Test Control Unit (STCU)).

Moreover, the system SRAM is also protected by a single error correction/dual error detection (SEC/DED) ECC scheme. The SRAM SEC/DED concerns data and addresses and thus provides diagnostic coverage to logic addresses.

### 3.7 Flash memory

Non-volatile memory (NVM) flash memory is protected with an SEC/DED ECC scheme.

**Caution:** The single-bit correction reporting functionality is not available as described for flash memory ECC (See errata e3320). In case single-bit corrections need to be tracked, the workaround in the errata shall be used. Be aware that the workaround has a higher
probability than the original mechanism to miss corrections if several of them occur a short
time.

To support the detection of dormant faults in the entire memory array and addressing logic, 
and to check the integrity of the logic used for flash memory programming, the following 
BISTs must be enabled by software:

- **Mandatory**: Array Integrity Self Check – This BIST is based on functionality built into 
  the flash memory control logic. It calculates a MISR signature over the array content 
  and thus validates the content of the array as well as the decoder logic. The calculated 
  MISR value is dependent on the array content and must be validated by software.
  
  **Frequency**: This check must be performed at boot time.

**Note:**  
**Rationale:** To check the integrity of the flash memory array content

**Note:**  
**Implementation hint:** This BIST must be started by application software; its result must be 
validated by reading the corresponding registers in the flash memory controller after it has 
been finished (See “Array integrity self check” section in the “Flash memory” chapter of the 
SPC56ELx Reference Manual for detailed information about this BIST).

- **Mandatory**: Write operation – When writing flash memory, the corresponding SW 
  driver must validate the correctness of the programming of flash memory by checking 
  the value of C90FL_MCR[PEG]. Furthermore, the data that was written must be read 
  back, then verified by SW that it compares with the intended data value.
  
  **Frequency**: After every write operation or after a series of write operations

**Note:**  
**Rationale:** To verify that the written data is coherent with the expected data

- **Mandatory**: Flash memory ECC logic test – This BIST tests the (digital) logic within the 
  flash memory that is responsible for detecting and correcting faults (ECC logic) in the 
  read data.

**Note:**  
**Rationale:** The intention of this test is to assure that correct data is not accidently modified, 
and single-bit errors are correctly updated.

  Reading a set of data words from flash memory and comparing it with expected values 
  is a software initiated function that is controlled by the application.

  **Frequency**: Once per FTTI

**Note:**  
**Implementation hint:** Section 6: ECC logic test explains how to perform flash memory data 
compared with SW.

### 3.8 Interrupt Controller (INTC)

No specific hardware protection is provided against spurious or missing interrupt requests 
caused by Electromagnetic Interface (EMI) on the interrupt lines, or bit flips in the interrupt 
registers of the peripherals(c).

- **Mandatory**: Applications that are not resilient against such errors must include detection or 
  protection measures.

**Note:**  
**Rationale:** To manage spurious or missing interrupt requests

---

c. INTC is a replicated module. No software action is needed to detect faults inside this module.
Implementation hint: A possible way to detect spurious interrupts is to check corresponding interrupt status in the interrupt status register of the related peripheral before executing the Interrupt Service Routine (ISR) service code.

3.9 Semaphore Unit (SEMA4)

Semaphore modules are only used in DPM. Failures of the SEMA4 module may cause unwanted interrupts in LSM. Each SEMA4 unit is connected to both replicated INTC modules. This means that even in LSM when SEMA4 units are not used, a corrupted SEMA4 could trigger continuous interrupts to both INTCs. To avoid this possible failure the INTC shall have the SEMA4 interrupt masked (for example, SEMA4 units have the lowest priority in the INTCs).

Mandatory: Application software shall keep these interrupt sources masked by programming the interrupt controller appropriately.

3.10 Enhanced Direct Memory Access (eDMA) requests

Mandatory: For ASIL D applications, protection against spurious or missing safety relevant eDMA requests must be implemented(d). The methodology used to satisfy this requirement is application dependent.

Note: Rationale: To manage spurious or missing eDMA transfer requests

Note: Implementation hint: Some implementations which can satisfy these requirements are:
- Counting the number of eDMA transfers triggered inside a control period and compare this with what is the expected value.
- If the eDMA is used to manage the analog acquisition with the Cross-Triggering Unit (CTU) and ADC, the number of the converted ADC channels is saved in the CTU FIFO together with the acquired value. The eDMA transfers this value from the CTU FIFO to a respective SRAM location. Spurious or missing transfer requests can be detected by comparing the converted channel with what is expected.

Mandatory: Designers must not use the Periodic Interrupt Timer (PIT) module to trigger an eDMA transfer request for ASIL D applications.

Note: Rationale: To avoid a faulty PIT (which is not redundant) from triggering an unexpected eDMA transfer

3.11 Periodic Interrupt Timer (PIT)

Mandatory: For ASIL D applications the PIT module must be used in such a way that a possible failure is detected by the Software Watchdog Timer (SWT).

Note: Rationale: To catch possible PIT failures

Mandatory: If the PIT is used by ASIL D applications, a checksum of its configuration registers must be calculated and compared with the expected value to verify that the PIT

---

d. eDMA is a replicated module. No software action is needed to detect faults inside this module.
configuration is correct.
**Frequency:** Once per FTTI

**Note:** **Rationale:** To verify that the PIT remains at its expected configuration

### 3.12 Communication peripherals

The SPC56ELx includes the following communication peripherals:
- FlexCAN
- DSPI
- FlexRay
- LINFlexD

**Recommended:** An appropriate safety software protocol should be utilized (for example, Fault Tolerant Communication Layer, FTCOM) for any communication peripheral employed to meet ASIL D application requirements.

### 3.13 I/O peripherals

The following sections cover the use of the following peripherals:
- System Integration Unit Lite (SIUL)
- eTimer
- FlexPWM

These modules shall be used to implement the following functions if they are part of the application safety function:
- Read Inputs
  - Read Digital Inputs
  - Read PWM Inputs
  - Read Encoder Inputs
- Write Outputs
  - Write Digital Outputs
  - Write PWM Outputs

These are the safety functions assumed during analysis of the SPC56ELx.

#### 3.13.1 Read Digital Inputs

For ASIL D applications, digital inputs used for safety purposes are assumed to be acquired redundantly as described in the following section.

**Note:** **Implementation hint:** If sufficient diagnostic coverage can be obtained by a plausibility check on a single acquisition for a specific application, a plausibility check can replace a redundant acquisition. This hint is a special case of deviation from mandatory requirements as described in the Preface.
3.13.1.1 Double Read Digital Inputs

3.13.1.1.1 Hardware elements
Double read operation of a digital input is implemented by two general purpose inputs (GPI) of the SIUL unit. SIUL must be configured to allow an input signal to be read from its assigned pad. To minimize CCFs, the two input pads must not be physically adjacent (see Section 7: I/O pin/ball configuration for details).

3.13.1.1.2 Safety Integrity Functions
*Mandatory:* Safety integrity is achieved by replicated reading and software comparison by the processing function. The application shall implement the following tests:
- **SIUL_SWTEST_REGCRC**

*Note: Rationale:* To verify that the configuration of the two pads used corresponds with the expected configuration, and to avoid a CCF caused by incorrectly configured pads
- **GPI_SWTEST_CMP**

*Note: Rationale:* To verify that the two input values match.

Figure 1. Double Read Digital Input

3.13.1.1.3 Software test implementation
- **SIUL_SWTEST_REGCRC**
The SIUL configuration registers are read, then a CRC is calculated. The CRC calculation is compared to the expected CRC value.
Note: **Implementation hint:** The eDMA and CRC modules may be used to implement this Safety Integrity Function (SIF) to avoid overloading the CPU.

- GPI_SWTEST_CMP
  
  This software test is used to execute the comparison between the double reads performed by the independent channels.

### 3.13.1.1.4 Implementation details

The only hardware element that can be used for the safety function is the general purpose input/output (GPIO).

Note: **Implementation hint:** Every I/O pad that is not dedicated to a single function can be configured as GPIO (ADC pads are an exception to this rule, as they can only be configured as inputs).

Caution: Redundant GPIO shall be selected in a non-contiguous way from the pin perspective to minimize CCF (see Section 7: I/O pin/ball configuration for details).

Mandatory: The pads shall be configured via the appropriate pad configuration registers (PCRn) in the SIUL module.

Note: **Rationale:** To configure pads used by this safety function, and avoid CCF caused by improper configuration of the pads.

#### Table 3: List of Software BIST and/or test for Double Read Digital inputs

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>GPI_SWTEST_CMP</td>
<td>Once for every acquisition</td>
</tr>
</tbody>
</table>

### 3.13.2 Read PWM Input

For ASIL D applications, digital inputs used for safety purposes are always assumed to be acquired redundantly as described in the following section.

Read PWM Input means any input read related to signal transitions (rise or fall). This may also include the time that the signal was high, low or both.

#### 3.13.2.1 Double Read PWM Inputs

##### 3.13.2.1.1 Hardware elements

A Double Read PWM Input is implemented by two channels, one channel provided by eTimer_0 and the other by eTimer_1. The SIUL module must be configured (via the appropriate SIUL_PCRn) to provide configuration and input direction of the input pads. To minimize CCFs, these input pads must not be physically adjacent (see Section 7: I/O pin/ball configuration for details).

##### 3.13.2.1.2 Safety Integrity Functions

Safety integrity is achieved by reading each input then comparing the values in the processing function (See Figure 2).
**Mandatory:** The software tests that the application must implement are:

- ETIMER0_SWTEST_REGCRC
- ETIMER1_SWTEST_REGCRC
- SIUL_SWTEST_REGCRC

**Note:** **Rationale:** To verify that the configuration of the modules used by this safety function compare to the expected configuration

**Mandatory:** In addition, the double reads must be compared by the application with the implementation of the following test: ETIMERI_SWTEST_CMP.

**Note:** **Rationale:** To verify that the two sets of data match.

### Figure 2. Double Read PWM Input

**3.13.2.1.3 Software test implementation**

- **ETIMER0_SWTEST_REGCRC**
  
The eTimer_0 configuration registers are read and a CRC checksum is computed. The checksum is compared with the expected value.

- **ETIMER1_SWTEST_REGCRC**
  
The eTimer_1 configuration registers are read and a CRC checksum is computed. The checksum is compared with the expected value.

- **SIUL_SWTEST_REGCRC**
  
The configuration registers of the SIUL are read and a CRC checksum is computed. The checksum is compared with the expected value.
Note: **Implementation hint:** The eDMA and CRC modules should be used to implement these SIFs to avoid overloading the CPU.

- ETIMER1_SWTEST_CMP
  
  This software BIST is used to execute the comparison between the double reads performed by a channel on eTimer_0 and another channel on eTimer_1. The comparison must take into account possible approximation because of different capturing of the input asynchronous signals.

### 3.13.2.1.4 Implementation details

The following hardware elements shall be used for the safety function:

- eTimer_0 channels
- eTimer_1 channels

**Mandatory:** The user must select one channel from the eTimer_0 module and another from the eTimer_1.

**Note:** **Rationale:** To avoid CCF (eTimer_0 and eTimer_1 belonging to different lakes)

**Mandatory:** The pads shall be configured via the appropriate pad configuration registers (SIUL_PCRn).

**Note:** **Rationale:** To configure pads used by this safety function

#### Table 4. List of Software BIST and/or test for Read PWM Inputs

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETIMER0_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>ETIMER1_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>ETIMER1_SWTEST_CMP</td>
<td>Once for every acquisition</td>
</tr>
</tbody>
</table>

### 3.13.3 Read Encoder Inputs

For ASIL D applications, encoder inputs used for safety purposes are assumed to be acquired redundantly as described in the following section.

Read Encoder Input means any input read related to signal transitions (rise or fall). This may also include signals coming from an encoder.

#### 3.13.3.1 Double Read Encoder Inputs

#### 3.13.3.1.1 Hardware elements

A Double Read Encoder Input is implemented using two channels that can be provided by:

- eTimer_0
- eTimer_1
- SIUL

When both channels are provided by the timer units, the signals of one encoder must be addressed to eTimer_0 and the signals of the other encoder must be addressed to eTimer_1. Alternatively, one or both channels can be provided by the SIUL, which supports
interrupt based reading of encoder signals. This means the SIUL must use general purpose inputs which have edge detection interrupts (See Figure 3 for details).

**Mandatory:** One channel must be addressed by eTimer_0, and the other by eTimer_1.

**Note:** **Rationale:** Two different eTimers must be used to avoid CCF (eTimer_0 and eTimer_1 belonging to different lakes).

For each signal, the SIUL can provide additional channels to support interrupt-based reading.

**Mandatory:** In this configuration, the SIUL must be correctly configured to forward one or two interrupt-based event readings.

**Note:** **Rationale:** To configure pads used by this safety function

**Mandatory:** The input pads must not be physically adjacent (see Section 7: I/O pin/ball configuration for details).

**Note:** **Rationale:** To minimize CCF

### 3.13.3.1.2 Safety Integrity Functions

The safety integrity is achieved by duplicate reads and software comparison by the processing function (See Figure 3).

**Mandatory:** The application software must implement the following tests:
- ETIMER0_SWTEST_REGCRC
- ETIMER1_SWTEST_REGCRC
- SIUL_SWTEST_REGCRC

**Note:** **Rationale:** To verify that the configuration of the modules used by this safety function compares with what is expected

**Rationale:** To avoid CCF caused by improper configuration of the pads

**Mandatory:** The application software must implement the test ENCI_SWTEST_CMP, which compares signals acquired from each channel.

**Note:** **Rationale:** To verify that the two sets of data match.
3.13.3.1.3 **Software test implementation**

- **ETIMER0_SWTEST_REGCRC**
  The eTimer_0 configuration registers are read, then a CRC checksum is computed. This computed checksum is compared to the expected value.

- **ETIMER1_SWTEST_REGCRC**
  The eTimer_1 configuration registers are read, then a CRC checksum is computed. This computed checksum is compared to the expected value.

- **SIUL_SWTEST_REGCRC**
  The configuration registers of the SIUL are read, then a CRC checksum is computed. This computed checksum is compared to the expected value.

**Note:** **Implementation hint:** The eDMA and CRC modules should be used to implement this SIF to avoid overloading the CPU.

- **ENCI_SWTEST_CMP**
  This software test is used to execute the comparison between the double reads performed by one of the following:
  - one channel on eTimer_0 and one channel on eTimer_1
  - one channel on eTimer_1 and one channel on the SIUL
  - one channel on eTimer_0 and one channel on the SIUL
  - two channels on the SIUL
  The comparison must take into account possible approximation because of different captured values of the input asynchronous signals and the execution of interrupt based event reads. Approximation required by different behavior of the encoded inputs must be handled at the application level.
3.13.3.1.4 Implementation details

The following hardware elements shall be used for the safety function:

- eTimer_0 channels
- eTimer_1 channels
- External interrupt via GPIO pins (configured via the SIUL)

The user must select one channel from eTimer_0 and one from eTimer_1. The external interrupt pins are optional.

**Mandatory:** The pads shall be configured via the appropriate pad configuration registers (SIUL_PCR\(_n\)).

**Note:**

**Rationale:** To configure pads used by this safety function

### Table 5. List of Software BIST and/or test for Read Encoder Inputs

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETIMER0_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>ETIMER1_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>ENCI_SWTEST_CMP</td>
<td>Once for every acquisition</td>
</tr>
</tbody>
</table>

3.13.4 Write Digital Outputs

For ASIL D applications, digital outputs used for safety purposes are assumed to be written either redundantly or with read back as described in the following section.

**Note:**

**Application-dependent option:** If a sufficient diagnostic coverage can be reached by a plausibility check on a single output channel for a specific application, a plausibility check can replace a redundant write or a direct read back.

The element safety function Write Digital Out is implemented as either:

- Single Write Digital Out With Read Back
- Double Write Digital Out

3.13.4.1 Single Write Digital Outputs With Read Back

The SIUL hardware element is used to perform a single Write Digital Output With Read Back.

**Mandatory:** The read back must be implemented in one of the two modes shown in Figure 4.

**Note:**

**Rationale:** To verify if written data compares with the expected data

**Mandatory:** The SIUL element must be correctly configured to provide the output write and the pad directions as follows:

- External read back – SIUL is configured to read back the signal from an additional pad, and the loopback is performed outside the device. In this configuration, only half of the available digital outputs are available as safety outputs.
- Internal read back\(^{(e)}\) – SIUL is configured to read back the pad value via an internal read path. All pads dedicated to digital input/output are capable of reading the pad digital status using the input logic.
**Rationale:** To verify if written data is coherent with the expected data

**Mandatory:** The application software must implement the software test to check the correct configuration of the pads, SIUL_SWTEST_REGCRC, and to compare the read back with the digital output write. GPOERB_SWTEST_CMP is used for external read back and GPOIRB_SWTEST_CMP is used for internal read back.

---

**Figure 4. Write Digital Output With Read Back**

3.13.4.1.1 **Software test implementation**

- **SIUL_SWTEST_REGCRC**
  
  The SIUL configuration registers are read and a CRC checksum is computed. This CRC checksum is compared with what is expected.

**Note:**

**Rationale:** To avoid CCF caused by incorrect configuration of the pads

**Note:**

**Implementation hint:** The eDMA and CRC modules should be used to implement this SIF to avoid overloading the CPU.

- **GPOERB_SWTEST_CMP**
  
  This software test is used to execute the comparison between the desired output values and the value read back via external read back configuration. After writing the output value, the test must read the value of the digital input.

---

e. Internal read back does not cover package faults (e.g., wire bond, etc.).
Note: **Rationale:** To verify if the read data compares with the written data

- **GPOIRB_SWTEST_CMP**
  
  This software test is used to execute the comparison between the desired output values and the value read back via internal read back configuration. After writing the output value, the test must read the status of the digital input.

Note: **Rationale:** To verify if the read data compares with the written data

### 3.13.4.1.2 Implementation details

The SIUL hardware element shall be used for the safety function. Every pad that is not dedicated to a single function can be configured as GPIO. Pads dedicated to ADC are an exception to this rule, as they can be configured as inputs only.

The pads shall be configured via the appropriate pad configuration registers (PCRn) in the SIUL module.

#### Table 6. List of Software BIST and/or test for Single Write Digital Outputs

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>GPOERB_SWTEST_CMP</td>
<td>Once every write</td>
</tr>
<tr>
<td>GPOIRB_SWTEST_CMP</td>
<td>Once every write</td>
</tr>
</tbody>
</table>

### 3.13.4.2 Double Write Digital Outputs

The SIUL is used to perform a Double Write Digital Output. 

**Mandatory:** The SIUL must be configured to correctly define the configuration of the output pads used. The software must perform a double write.

Note: **Rationale:** To configure pads used by this safety function

**Mandatory:** To guarantee the integrity of the two output channels, the application shall test the SIUL configuration implementing the SIUL_SWTEST_REGCRC.

Note: **Rationale:** To avoid a CCF caused by incorrect configuration of the pads

**Mandatory:** The application must implement the double output write as defined by the GPODW_SWAPP_WRITE.

Note: **Rationale:** To write a digital output by exploiting redundancy
3.13.4.2.1 Software test implementation

- **SIUL\_SWTEST\_REGCRC**
  The configuration registers of the SIUL are read and a CRC is computed. This CRC value is compared with what is expected.

  *Note:* **Implementation hint:** The eDMA and CRC modules should be used to implement this SIF to avoid overloading the CPU.

- **GPODW\_SWAPP\_WRITE**

  **Mandatory:** The output write of a redundant channel must be implemented following this guideline:
  
  - The two outputs are written with a single instruction to the appropriate register.
  - The output register is read back.

  *Note:* **Rationale:** To minimize CCF of the SIUL

  *Note:* **Implementation hint:** To write two or more GPIOs with a single instruction, the Masked Parallel GPIO Pad Data Out register (MPGPDOx) register can be used.

  Application software shall verify that the two GPIOs used are in the same MPGPDOx register.

  To protect the value of the other GPIOs that belong to the same MPGPDOx, the MASK field of the MPGPDOx register needs to be properly configured.

3.13.4.2.2 Implementation details

The only hardware element that can be used for the safety function is the GPIO.

*Note:* **Every pad that is not dedicated to a single function can be configured as GPIO. ADCs are an exception to this rule, as they can be configured as inputs only.**
The pads shall be configured via the appropriate pad configuration registers (PCRn) in the SIUL module.

### Table 7. List of Software BIST and/or test for Double Write Digital Outputs

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>GPODW_SWAPP_WRITE</td>
<td>Once every write</td>
</tr>
</tbody>
</table>

#### 3.13.5 Write PWM Outputs

For ASIL D applications, PWM outputs used for safety purposes are assumed to be written either redundantly or with read back as described in the following section.

The element safety function Write PWM Output is implemented as Double Write PWM Outputs or Single Write PWM Outputs With Read Back.

#### 3.13.5.1 Double Write PWM Outputs

The hardware elements eTimer_0 and eTimer_1 or FlexPWM_0 and FlexPWM_1 are used to perform a Double Write PWM Output.

**Mandatory:** These units must be configured to implement two PWM channels. The SIUL must be configured to define the configuration of the output pads used. The software must perform a double write.

**Mandatory:** Redundant pads must not be adjacent and pad configuration/data registers must be separate SIUL registers (see Section 7: I/O pin/ball configuration for details).

**Note:** **Rationale:** To avoid CCF

**Mandatory:** To guarantee the integrity of the two output channels, the application should test the SIUL configuration implementing the SIUL_SWTEST_REGCRC.

**Note:** **Rationale:** To avoid CCF caused by incorrect configuration of the pads

**Mandatory:** The application software must implement a test for the eTimer_0 and eTimer_1 configuration (ETIMER0_SWTEST_REGCRC, ETIMER1_SWTEST_REGCRC) or for the FlexPWM_0 and FlexPWM_1 configuration (FLEXPWM0_SWTEST_REGCRC, FLEXPWM1_SWTEST_REGCRC) and a software write (PWMDW_SWAPP_WRITE).

**Note:** **Rationale:** To verify that the configuration of the modules used by this safety function adhere to the expected configuration
3.13.5.1.1 Software test implementation

- **SIUL_SWTEST_REGCRC**
  The SIUL configuration registers are read and a CRC checksum is computed. The CRC checksum is compared to the expected value.

- **ETIMER0_SWTEST_REGCRC**
  The eTimer_0 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **ETIMER1_SWTEST_REGCRC**
  The eTimer_1 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **FLEXPWM0_SWTEST_REGCRC**
  The FlexPWM_0 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **FLEXPWM1_SWTEST_REGCRC**
  The FlexPWM_01 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

**Note:** **Implementation hint:** The eDMA and CRC modules should be used to implement this SIF to avoid overloading the CPU.

- **PWMDW_SWAPP_WRITE**
**Mandatory:** The output write of a redundant PWM channel must be implemented by writing the new output values to both the PWM channels. The customer can decide whether to use both eTimers (eTimer_0, eTimer_1) or both FlexPWMS (FlexPWM_0, FlexPWM_1), See Figure 6.

**Note:** **Rationale:** To write a digital output by exploiting redundancy, and modules must belong to different lakes to decrease the probability of CCF

### 3.13.5.2 Implementation details

The following hardware elements shall be used for the safety function:
- eTimer_0 channels
- eTimer_1 channels
- FlexPWM_0 channels
- FlexPWM_1 channels

**Mandatory:** The pads shall be configured via the appropriate pad configuration registers (PCRn) in the SIUL module.

**Note:** **Rationale:** To configure pads used by this safety function

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once after programming(1)</td>
</tr>
<tr>
<td>ETIMER0_SWTEST_REGCRC(2)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>ETIMER1_SWTEST_REGCRC(2)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>FLEXPWM0_SWTEST_REGCRC(3)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>FLEXPWM1_SWTEST_REGCRC(3)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>PWMDW_SWAPP_WRITE</td>
<td>Once every write</td>
</tr>
</tbody>
</table>

1. If a change in a single SIUL configuration register is capable of affecting both the output and the read-back paths, then SIUL_SWTEST_REGCRC must be executed every FTTI. In all other cases configuration errors are covered by the software comparison.

2. This software BIST is needed only if the eTimer channels are used for the safety function

3. This software BIST is needed only if the FlexPWM channels are used for the safety function

### 3.13.5.2 Single Write PWM Outputs With Read Back

The hardware elements eTimer_0 and FlexPWM_1 or eTimer_1 and FlexPWM_0 are used to perform a Write PWM Output With Read Back(6). These units must be configured to implement one PWM output channel and (via internal read back) the eTimer_0 input PWM channel. The SIUL must be configured to define the configuration of the output pads used. The software must perform a write operation followed by a read operation. To guarantee the integrity of the configuration of the channels, the application should test the SIUL configuration implementing the SIUL_SWTEST_REGCRC (to avoid a common failure caused by misconfiguration of the pads).

f. eTimer_0 and FlexPWM_0 (eTimer_1 and FlexPWM_1) cannot be used in combination due to the same LBIST partition assignment.
**Note:** *Implementation hint:* A single channel of the eTimer is used with a multiplexing of the internal read back of the different output of the FlexPWM. The read back paths are limited to six signals, two for each sub-module of the FlexPWM.

**Mandatory:** The application software must implement software tests for eTimer_0 and eTimer_1 configurations:

- FLEXPWM0_SWTEST_REGCRC
- FLEXPWM1_SWTEST_REGCRC
- ETIMER0_SWTEST_REGCRC
- ETIMER1_SWTEST_REGCRC

**Note:** *Rationale:* To verify that the configuration of the modules used by this safety function adheres to the expected configuration

**Mandatory:** The application software must write to the output port and then compare the written value via the read back (See item PWMRB_SWTEST_CMP below).

**Note:** *Rationale:* To verify that written data is what is expected

---

**Figure 7. Single Write PWM Output With Read Back configuration**

* = Note: n[z] represents any FlexPWM output.
3.13.5.2.1 Software test implementation

- **SIUL_SWTEST_REGCRC**
  
The SIUL configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **ETIMER0_SWTEST_REGCRC**
  
The eTimer_0 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **ETIMER1_SWTEST_REGCRC**
  
The eTimer_1 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **FLEXPWM0_SWTEST_REGCRC**
  
The FlexPWM_0 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **FLEXPWM1_SWTEST_REGCRC**
  
The FlexPWM_1 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

Note: **Implementation hint:** The eDMA and CRC modules should be used to implement this SIF to avoid overloading the CPU.

- **PWMRB_SWTEST_CMP**
  
This procedure output compares the PWM read back provided by a single channel of the eTimer_0 (eTimer_1) with the expected values that have been written to the FlexPWM_1 (FlexPWM_0) output channel.

3.13.5.2.2 Implementation details

The following hardware elements shall be used for the safety function:

- eTimer_0 channels
- eTimer_1 channels
- FlexPWM_0 channels
- FlexPWM_1 channels

**Mandatory:** The pads shall be configured via the appropriate pad configuration registers (PCRn) in the SIUL module.

Note: **Rationale:** To configure pads used by this safety function

**Table 9. List of Software BIST and/or test for Single Write PWM Outputs**

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once after programming</td>
</tr>
<tr>
<td>ETIMER0_SWTEST_REGCRC(1)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>ETIMER1_SWTEST_REGCRC(1)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>FLEXPWM0_SWTEST_REGCRC(2)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>FLEXPWM1_SWTEST_REGCRC(2)</td>
<td>Once after programming</td>
</tr>
<tr>
<td>PWMRB_SWTEST_CMP</td>
<td>Once every write</td>
</tr>
</tbody>
</table>

1. This software BIST is needed only if the eTimer channels are used for the safety function.
2. This software BIST is needed only if the FlexPWM channels are used for the safety function.
3.13.6 Other requirements for I/O peripherals

**Mandatory:** Other requirements related to I/O peripherals include the following:

- In the eTimer module, the capture flag (eTimer\_n\_STS[ICFn]) must be used.

**Note:**

**Rationale:** To detect missing eTimer\_n acquisition

- If the eTimer counter is used to decode a primary and secondary external input as quadrature encoded signals, the eTimer watchdog must be used (See “Counting Modes” section of the *SPC56ELx Reference Manual*).

**Note:**

**Rationale:** To detect stalled quadrature counting

3.14 Cross Triggering Unit (CTU)

The CTU generates some triggers based on input events (FlexPWMs, eTimers, and/or external pins).

The trigger can be caused by:

- A pulse
- An interrupt
- An ADC command (or a stream of consecutive commands)
- All of these

**Mandatory:** The CTU shall be appropriately configured so that the output triggers are generated within the desired time schedule with respect to the input event(s).

**Note:**

**Rationale:** To avoid erratic output trigger generation

For each trigger, a set of ADC commands and pulses to be generated can be defined.

If the application safety function includes the read of some inputs synchronized with some events (FlexPWMs, eTimers, and/or external pins), the customer can use the CTU module for this purpose. The software needed for targeting the ASIL D is listed in *Section 3.14.1: Synchronize Sequential Read Input*.

For a detailed description on how the CTU works (triggered and sequential mode), its configuration and use, refer to the *SPC56ELx Reference Manual*.

3.14.1 Synchronize Sequential Read Input

The CTU can be used if the customer needs to synchronize the reading of some inputs with some events (FlexPWMs, eTimers, and/or external pins).

**Mandatory:** If this function is part of the application safety function, the safety integrity is achieved by a mix of hardware mechanisms and software safety integrity functions implemented at the application level:

- CTU\_HWSWTTEST\_TRIGGERNUM
- CTU\_SWTEST\_TRIGGERTIME
- CTU\_HWSWTTEST\_TRIGGEROVERRUN
- CTU\_HWSWTTEST\_ADCCOMMAND (only if the input is an analog signal)
- CTU\_SWTEST\_ETIMERCOMMAND
- CTU\_HW\_CFGINTEGRITY

**Note:** These functions are mandatory only if the CTU is used.
3.14.1.1 Software test implementation

- **CTU_HWSWTEST_TRIGGERNUM**
  
  If the reload signal occurs before all the triggers are generated, an overrun indication is flagged and the application software must handle the error indication.

  **Note:** **Rationale:** Tests if all the triggers configured within a control period have been generated and serviced.

- **CTU_SWTEST_TRIGGERTIME**
  
  Application software must configure one eTimer channel to capture the time at which each trigger event occurs.
  
  In triggered mode, the time instant of each trigger within one control period is captured and stored in a FIFO. Application software has to check the FIFO values against the expected ones according to CTU configuration.
  
  In sequential mode, one eTimer channel is needed to check the correct time of a single trigger with respect to the corresponding event.

  **Note:** **Rationale:** To verify if triggers are generated at the correct time

- **CTU_HWSWTEST_TRIGGEROVERRUN**
  
  This hardware mechanism checks if a new trigger, that requires an action by a subunit currently busy, occurs. In this case, an overrun interrupt is generated and the application software must handle the error condition.

  Over-run detection mechanism shall be enabled by software during CTU configuration.

  **Note:** **Rationale:** Checks if a new trigger occurs that requires an action by a subunit (such as ADC command generator) which is currently busy, occurs.

- **CTU_HWSWTEST_ADCCOMMAND**
  
  The CTU stores in its internal FIFOs both the value provided by each ADC conversion and the channel number. Application software must check the ADC channel number sequence against what is expected for each FIFO. Moreover, invalid commands issued by the CTU are flagged and the corresponding error must be handled by the application software.

  **Note:** **Rationale:** To detect if the incorrect channel has been acquired, or if the incorrect ADC result FIFO is selected
Implementation hint: To enable invalid command detection, the IEE flag in the CTUIR register must be asserted.

This interrupt is shared between several sources of error. The user can discriminate among them by reading the CTUEFR register.

This safety integrity function needs to be implemented only when reading analog signals.

- CTU_SWTEST_ETIMERCOMMAND
  Application software must configure one channel of eTimer_0 or eTimer_1 to count the number of eTimer commands generated within a CTU control period and must check the number against the expected one.

Rationale: To verify the correctness of the number of generated commands

Rationale: Ensure the consistency of the CTU configuration

Implementation hint: Some eTimer inputs are internally connected to the CTU output (See the SPC56ELx Reference Manual for details).

- CTU_HW_CFGINTEGRITY
  This hardware mechanism ensures the consistency of the CTU configuration at the beginning of each CTU control period.
  The configuration registers are all double-buffered. If the configuration is only partial when the control period starts, the previous configuration is used and an error condition is flagged, which must be handled by the application software.

Rationale: The CTU uses a safe reload mechanism. The General Reload Enable (GRE) bit in the Cross Triggering Unit Control Register (CTUCR) shall be used to detect partial or incomplete CTU update.

To enable the interrupt in case of error during reload, the IEE flag in the CTUIR register shall be asserted.

This interrupt is shared between several sources of error. The user can discriminate among them by reading the CTUEFR register.

### 3.14.1.2 Implementation details

The following hardware elements shall be used for the safety function:

- CTU
- One eTimer channel

#### Table 10. List of Software BIST and/or test for Cross Triggering Unit (CTU)

<table>
<thead>
<tr>
<th>Software BIST or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>CTU_HWSWTEST_TRIGGERNUM</td>
<td>Once for every control period (&lt; FTTI)</td>
</tr>
<tr>
<td>CTU_SWTEST_TRIGGERTIME</td>
<td>Once for every CTU control period (triggered mode) or every trigger (sequential mode)</td>
</tr>
<tr>
<td>CTU_HWSWTEST_TRIGGEROVERRIDE</td>
<td>Once for every trigger</td>
</tr>
<tr>
<td>CTU_HWSWTEST_ADCCOMMAND</td>
<td>Once for every ADC command</td>
</tr>
<tr>
<td>CTU_SWTEST_ETIMERCOMMAND</td>
<td>Once for every control period (&lt; FTTI)</td>
</tr>
<tr>
<td>CTU_HW_CFGINTEGRITY</td>
<td>Once for every control period (&lt; FTTI)</td>
</tr>
</tbody>
</table>
3.14.1.3 Other requirements for CTU module usage

Mandatory: The only other requirement related to the CTU is that if the CTU is used to read an analog signal through the ADC, the software shall verify the Invalid Command Error flag (CTU_CTUEFR[ICR]) after programming the ADC command lists.

Note: Rationale: To check the presence of invalid commands

3.15 ADC

If the ADC is used in a safety function, the following sections must be observed if an ADC BIST is to be performed.

It is important to note that the ADC is part of the temperature measuring safety integrity function, and it is therefore required that the HWBIST functions be executed once after the boot even if the ADC is not in application use.

3.15.1 Read Analog Inputs

The customer has two options for reading analog inputs:

- Single Read Analog Inputs
- Double Read Analog Inputs

3.15.1.1 Single Read Analog Inputs

3.15.1.1.1 Hardware elements

The single-read analog input uses a single-analog-input channel either of ADC_0 or ADC_1 to acquire an analog voltage signal (See Figure 8).

To support a high diagnostic coverage two known reference supply voltages are utilized by two software tests which are described in the following sections (ADC_SWTEST_TEST1 and ADC_SWTEST_TEST2).

The reference supply voltages are the following:

- \( V_{DD\_HV\_ADR0} \) (ADC_0 high reference voltage)
- \( V_{DD\_HV\_ADR1} \) (ADC_1 high reference voltage)
- \( V_{SS\_HV\_ADR0} \) (ADC_0 low reference voltage)
- \( V_{SS\_HV\_ADR1} \) (ADC_1 low reference voltage)

The SIUL unit must be configured properly to correctly enable the input pads. The pads used for analog inputs are only of type INPUTS.

3.15.1.1.2 Safety Integrity Functions

Mandatory: The safety integrity is achieved by dedicated hardware BIST\(^g\):  

Note: Rationale: Hardware BIST to check the integrity of the ADC, both analog and digital parts:

- SUPPLY SELF-TESTRESISTIVE-CAPACITIVE SELF-TESTCAPACITIVE SELF-TEST

\(^g\) These hardware BISTs need some software to activate them. This software shall be developed by the customer.
Mandatory: By dedicated software test implemented at the application level:

- ADC_SWTEST_TEST1
- ADC_SWTEST_TEST2
- ADC_SWTEST_VALCHK
- ADC0_SWTEST_REGCRC
- ADC1_SWTEST_REGCRC
- SIUL_SWTEST_REGCRC
- ADC_SWTEST_ADCOVERSAMPLING

Figure 8. Single Read Analog Input configuration

3.15.1.1.3 Hardware BIST

Three types of self-test algorithms have been implemented in the ADC hardware:

- SUPPLY SELF-TEST
- RESISTIVE-CAPACITIVE SELF-TEST
- CAPACITIVE SELF-TEST

3.15.1.1.3.1 Hardware BIST implementation

The hardware BISTs shall be activated by the application in one of the following modes:

- CPU mode
- CTU mode

In CPU mode, the application software takes care of the hardware self-test activation and checks the test flow and the timing.
In CTU mode, the CTU module takes care of the hardware self-test activation, flow monitoring, and timing. It is important to note that in this operating mode, the CPU does not take part in running the hardware self-test.

HW self-tests use analog watchdogs to verify the outcome of self-test conversions. The reference thresholds of these watchdogs are saved in test sector (See “Test flash memory” section and “Test flash information” table in the *SPC56ELx Reference Manual*).

**Mandatory:** Before running the HW self-test, the customer must copy these thresholds from the test sector into the watchdog registers (See “Self test analog watchdog” section of the *SPC56ELx Reference Manual*).

**Note:**

**Rationale:** To set the correct threshold for the self-tests

**Note:**

**Implementation hint:** Since user can not directly read the test sector, an SSCM feature, called Test Flash Enable, shall be exploited. This action is performed through the following steps:

1. If code is executing in flash memory, it jumps to execute from RAM.
3. Test sector is readable at the offset 0x0 of the flash memory address space (See “System Status and Configuration Module (SSCM)” of the Reference Manual).
4. Thresholds are copied from the test sector to the respective register.
5. Write SSCM_SCTR[TFE] = 0.
6. Code can continue execution from the flash memory.

BAM implements an access method to read the test sector.

**Mandatory:** Since the BAM is not developed according to the safety standard, a safety application is not allowed to read the test sector through the BAM access method.

Additionally, a watchdog timer is implemented to check the sequence of the self-test algorithms.

**Mandatory:** The customer must enable the watchdog timer for CPU mode and CTU mode. The programmable watchdog timeout is the FTTI(h).

**Note:**

**Rationale:** To check the sequence of the self-test algorithms

Every hardware BIST is activated via a dedicated command sent to the ADC. Refer to the “Self-testing” section in the “ADC” chapter of the *SPC56ELx Reference Manual* to have all detailed instructions for implementing one of these modes.

The supply self-test must be executed without interleaved user conversion.

### 3.15.1.1.4 Software tests

- **ADC_SWTEST_TEST1**
  
  This software BIST exploits the presampling feature of the ADC. Presampling allows to precharge or discharge the ADC internal capacitor before it starts the sampling and conversion phases of the analog input coming from pads. During presampling phase,
the ADC samples the internally generated voltage while in the sampling phase the ADC samples analog input coming from pads (See Figure 10).

Reference voltage which can be used during presampling phase is either \( V_{DD\_HV\_ADR0/1} \) or \( V_{SS\_HV\_ADR0/1} \).

If there is an open failure in the analog multiplexing circuitry, the signal converted by the ADC is not the analog input coming from the pad, but the presampling reference voltage (\( V_{DD\_HV\_ADR0/1} \) or \( V_{SS\_HV\_ADR0/1} \)).

This BIST must be run for each analog input used by the safety function.

Since the pads dedicated to analog inputs are of type INPUT, a missing enable from the SIUL results in an open failure.

Note: **Rationale:** To detect open failures of the channel multiplexing circuitry (See Figure 9)

**Figure 9. Software BISTs to test the multiplexing circuitry (ADC_SWTEST_TEST1)**

<table>
<thead>
<tr>
<th>Open detection:</th>
<th>Conversion phase</th>
</tr>
</thead>
<tbody>
<tr>
<td>Presampling phase</td>
<td></td>
</tr>
<tr>
<td></td>
<td><img src="image" alt="Diagram" /></td>
</tr>
<tr>
<td></td>
<td>Reference value 1</td>
</tr>
</tbody>
</table>

Note: **Implementation hint:** Presampling can be enabled on a per channel basis through the ADC\_x\_PSR0 register.

ADC\_x\_PSCR\[PREVAL0\] selects which reference voltage is used to precharge/discharge the ADC internal capacitor.

ADC\_x\_PSCR\[PRECONV\] register shall be 0 (See “Analog-to-Digital Converter (ADC)” chapter in the SPC56ELx Reference Manual for details on the presampling feature).
To detect short failures, two different voltages are acquired by the ADC. If these values are different from the expected ones, a short failure on the multiplexed circuitry has been detected.

To implement this test a presampling feature of the ADC can be exploited. The presampling must be configured in such a way that the sampling of the channel is bypassed and the presampling reference supply voltages are converted.

During the first step the $V_{DD_HV_ADR0/1}$ is converted and compared with its expected value, then the $V_{SS_HV_ADR0/1}$ is converted and compared with its expected value (See Figure 12).

*Figure 12* includes the conversion of the 2 different presampling reference voltages ($V_{DD_HV_ADR0/1}$ and $V_{SS_VH_ADR0/1}$).

**Note:** *Rationale:* To detect short failures of the channel multiplexing circuitry (See Figure 11)

**Figure 11. Software BISTs to test the multiplexing circuitry (ADC_SWTEST_TEST2)**

Note: *Implementation hint:* The implementation hints of the ADC_SWTEST_TEST1 applies also to the ADC_SWTEST_TEST2

To bypass the conversion of the input channel and convert the presampled values, $ADC_x_PSCR[PRECONV]$ register shall be set to 1.
The goal of this software test is to verify the correct operation of the control and queue logic of the ADC, and also the CTU, if used. The implementation of this software measure is dependant on the ADC configuration (for example, CTU or CPU mode):

When the ADC is used in CPU mode, the acquired value is read by the ADC_CDR\(_n\). This register includes ADC_CDR\(_n\)[VALID] and ADC_CDR\(_n\)[RESULT] fields as well as channel \(n\) converted data (ADC_CDR\(_n\)[CDATA]). These fields provide status information about the data acquisition. Application software shall read and verify these fields after every acquisition.

When the ADC conversion is triggered by the CTU, the acquired digital sample data are stored in a dual queue along with information about the channel that performed the acquisition. Checking the channel information of the acquisition provides sufficient coverage of the control logic and, in part, the queue logic.

Note:

**Implementation hint:** If ADC is configured to work in CTU mode, the conversion results are stored in CTU FIFOs (See “Cross-Triggering Unit (CTU)” chapter in SPC56ELx Reference Manual). Along with the converted data, the converted channel number and ADC module are stored. CTU includes two sets of registers to read this information (FIFO Right aligned data, CTU_FR\(_x\), and FIFO Left aligned data, CTU_FL\(_x\)). User must read these registers to verify if the sequence of the acquired channel is what is expected.

- **ADC_SWTEST_OVERSAMPLING**

  In case of Single Read Analog Inputs the ADC_SWTEST_ADCOVERSAMPLING_CMP must be implemented as counter measure against random fault.

  ADC_SWTEST_OVERSAMPLING is an acquisition redundant in time.

  It refers to sampling the signal at rate significantly higher than the Nyquist Frequency related to the input signal. In case of fault the acquired values are not correlated with themselves.

  This SIF compares the acquired value to verify the correlation.

  Against random fault, three consecutive analog values are converted for each acquisition to implement the ADC_SWTEST_OVERSAMPLING. The second acquisition, \(A_2\), is faulty because the first converted value is quite different from respect the other two (See Figure 13).
• ADC0_SWTEST_REGCRC
  If ADC_0 is used, the ADC_0 configuration registers are read and CRC checksum is computed. The checksum is compared to the expected value.

• ADC1_SWTEST_REGCRC
  If ADC_1 is used, the ADC_1 configuration registers are read and CRC checksum is computed. The checksum is compared to the expected value.

• SIUL_SWTEST_REGCRC
  The SIUL configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

3.15.1.1.5 Implementation details
The following hardware elements shall be used for the safety function:
• Analog input channels AN[0:8] of ADC_0
• Analog input channels AN[11:14] of ADC_0 and ADC_1 (shared channels)
• Analog input channels AN[0:8] of ADC_1
The user must select one channel from ADC_0 or from ADC_1. Shared channels can be used.
Mandatory: The input pads are configured via the appropriate pad configuration registers (PCRn) in the SIUL module.

<table>
<thead>
<tr>
<th>Software BIST and/or test</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>SUPPLY SELF-TEST</td>
<td>Once in the FTTI</td>
</tr>
<tr>
<td>RESISTIVE-CAPACITIVE SELF-TEST</td>
<td>Once in the FTTI</td>
</tr>
<tr>
<td>CAPACITIVE SELF-TEST</td>
<td>Once in the FTTI</td>
</tr>
<tr>
<td>ADC_SWTEST_TEST1</td>
<td>Once in the FTTI</td>
</tr>
<tr>
<td>ADC_SWTEST_TEST2</td>
<td>Once in the FTTI</td>
</tr>
<tr>
<td>ADC_SWTEST_VALCHK</td>
<td>Once for every acquisition</td>
</tr>
<tr>
<td>ADC_SWTEST_ oversampling</td>
<td>Once for every acquisition</td>
</tr>
<tr>
<td>ADC0_SWTEST_REGCRC</td>
<td>Once in the FTTI</td>
</tr>
<tr>
<td>ADC1_SWTEST_REGCRC</td>
<td>Once in the FTTI</td>
</tr>
<tr>
<td>SIUL_SWTEST_REGCRC</td>
<td>Once in the FTTI</td>
</tr>
</tbody>
</table>

3.15.1.2 Double Read Analog Inputs

3.15.1.2.1 Hardware elements
The Double Read Analog Input uses two analog input channels to acquire a replicated analog input signal. Both ADC units acquire and digitize the two copies of a redundant analog signal connected to the inputs. In this configuration (if applied to all possible analog inputs), only half of the analog inputs are available to the applications (AN[0:8] of ADC_0 for signals, and AN[0:8] of ADC_1 for signal copies).
**Mandatory**: The shared channels (AN[11:14]) suffer from CCF because they share pads between each ADC module. Therefore, they are omitted (considered not safe) for double reads. The comparison of the results is performed by application software (See **Figure 14**).

**Note**: **Rationale**: ADC_0 and ADC_1 share a pad for the channels (AN[11:14]). Omitting them from double read eliminates a possible source of CCF.

**Mandatory**: After boot but before executing the safety function the following tests shall be executed to detect latent faults (See **Section 3.15.1.1.3: Hardware BIST and Section 3.15.1.1.3.1: Hardware BIST implementation**):

- SUPPLY SELF-TEST
- RESISTIVE-CAPACITIVE SELF-TEST
- CAPACITIVE SELF-TEST

**Note**: **Rationale**: To check the integrity of the ADC modules

**Mandatory**: Before running the HW self-test, the customer must copy the threshold values of the analog watchdogs from test sector into the watchdog registers (See “Self test analog watchdog” section of the “Analog-to-Digital Converter (ADC)” chapter in SPC56ELx Reference Manual).

**Note**: **Rationale**: To set the correct threshold for the self-test

### 3.15.1.2.2 Safety Integrity Functions

Safety integrity is achieved by replicated acquisition with separate analog input channels and software comparison by the processing function (See **Figure 14**).

**Mandatory**: The following software test must be implemented by the application software:  
ADC0_SWTEST_REGCRC, ADC1_SWTEST_REGCRC, SIUL_SWTEST_REGCRC

**Note**: **Rationale**: To verify that the configuration of the module used by this safety function corresponds with what is expected

**Note**: **Rationale**: To avoid CCF caused by improper configuration of the pads

**Mandatory**: In addition, the software test ADC_SWTEST_CMP must be implemented to compare the channel reads.

**Note**: **Rationale**: To verify that the two sets of read data match

It is important to note that this safety integrity function might be applied in addition to Single Analog Read Inputs, which increases diagnostic coverage.
3.15.1.2.3 Software test implementation

- **ADC0_SWTEST_REGCRC**
  The ADC_0 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **ADC1_SWTEST_REGCRC**
  The ADC_1 configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **SIUL_SWTEST_REGCRC**
  The SIUL configuration registers are read and a CRC checksum is computed. The checksum is compared to the expected value.

- **ADC_SWTEST_CMP**
  This software test is used to execute a comparison between the double acquisition performed by one channel of ADC_0 and one channel of ADC_1. The comparison must be approximated because of conversion differences.

3.15.1.2.4 Implementation details

The following hardware elements shall be used for the safety function:

- Analog input channels AN[0:8] of ADC_0
- Analog input channels AN[0:8] of ADC_1

The user must select one channel from ADC_0 and one from ADC_1. The input pads are configured via the appropriate pad configuration registers, SIUL_PCRn.
3.15.2 Other requirements

Other requirements related to the ADC modules are:

- When an application needs to access the ADC result FIFO, a 32-bit read access shall be performed to verify the channel number on which the conversion has been executed.
- If the ADC analog watchdog function is used for function-safety relevant signal, two analog watchdog channels must monitor the same signal.
- If the Sine Wave Generator (SWG) is used, the ADC (in conjunction with CTU) must be used to check the output signal.

3.16 Temperature sensors

There are two temperature sensors: temperature sensor 0 (TSENS_0) mapped to ADC_0 and temperature sensor 1 (TSENS_1) mapped to ADC_1.

**Mandatory:** During power up, the two temperature sensors need to be read by software (TSENS_0 from ADC_0 channel 15, TSENS_1 from ADC_1 channel 15), which must verify that the read values are similar as a means of assessing the functionality of the sensors. However, nothing prohibits reading the temperature sensors during run time if needed.

**Note:** **Rationale:** A means of assessing functionality of the temperature sensors

**Mandatory:** In addition, the temperature must be acquired from at least one of the temperature sensors by software every FTTI during run time. In case of a fault, software must move the system to a safe state.

**Note:** **Rationale:** To detect over-temperature faults

To set a proper threshold the customer must consider that the maximum operating junction temperature is 150 °C (See the SPC56ELx data sheet) and the temperature sensor accuracy is 10° C.

**Note:** **Implementation hint:** See the SPC56ELx Reference Manual for details on TSENS_x implementation in relation to the ADC.

It is important to note that the ADC is part of the temperature measuring safety integrity function. Therefore, it is required that the BIST of the ADC be executed once after boot even if the ADC is not used by the application.
3.17 **Software Watchdog Timer (SWT)**

**Mandatory:** These requirements apply to the SWT for ASIL D applications:

- Both of the following must be true:
  - The SWT is enabled
  - Configuration registers hard locked to avoid unwanted modification
- The SWT time window settings must be set to a value less than the FTTI. Detection latency shall be smaller than FTTI.
- Before the safety function is executed, software must verify that the SWT is enabled by reading the SWT control register (SWT_CR[WEN] = 1).

*Note:* **Rationale:** To detect a defective program sequence

**Mandatory:** Control flow monitoring can be implemented by SWT. However, other control flow monitoring approaches that do not used the SWT may also be used.

SPC56ELx provides the hardware support (SWT) to implement both control flow and temporal monitoring methods. Refer to the *SPC56ELx Reference Manual* for the SWT functional description.

*Note:* **Implementation hint:** To enable the SWT, and to hard lock the configuration register, SWT_CR[WEN] and SWT_CR[HLK] must be asserted (= 1).

The timeout register (SWT_TO) must contain a 32-bit value that represents a timeout less than the FTTI.

If Windowed mode and Keyed Service mode (two pseudorandom key values used to service the watchdog) are enabled, it is possible to reach a high effective temporal flow monitoring.

3.18 **Redundancy Control Checking Unit (RCCU)**

The task of the RCCU unit is to perform a cycle-by-cycle comparison of the outputs of the modules included in the SoR. The SoR is the logical part of the device that contains all the modules that are replicated for functional safety reasons.

The RCCU is able to detect any mismatch between the outputs of two replicated modules. The error information is forwarded to the MC_RGM and FCCU.

For ASIL D applications, use of the RCCU is indispensable. The use of RCCU’s is automatically managed by the *SPC56ELx* device, users cannot disable the RCCU.

*Note:* **Rationale:** To catch faults in the processing channel

The RCCUs are only enabled when the *SPC56ELx* is in LSM. Application software must determine whether LSM mode is activate. Please refer to *Section 3.2.2: Checking* for further details.

3.19 **Cyclic Redundancy Checker Unit (CRC)**

The CRC module computes CRC checksums, which offloads the CPU. The CRC has the capability of processing two CRC calculations simultaneously.
**Recommended:** The CRC module should be used to detect accidental alteration of data during transmission or storage. The CRC takes as its input a data stream of any length and produces a 32-bit output value.

**Mandatory:** The CRC calculation shall be executed to verify the content of the registers.

**Note:**  
**Rationale:** The contents of the configuration registers of the safety-related modules must be checked within the FTTI.

**Note:** Theoretically, the CPU could be used instead of the CRC to verify that the value of the configuration registers have not changed. However, using the CRC is more effective.

**Note:**  
**Implementation hint:** The CRC of the configuration registers of the modules involved with the safety function shall be calculated offline.

At run time, the same CRC value shall be calculated by the CRC module within the safety process time. To avoid overloading the CPU, the eDMA module can be used to support the data transfer from the registers under check to the CRC module.

The result of the runtime computation is then compared to the value of the offline CRC.

The application must include detection, or protection measures, against possible faults of the CRC module only if the CRC module is used by any SEF.

### 3.20 Clock Monitor Unit (CMU)

The main task of the Clock Monitor Unit (CMU) is to supervise the integrity of various clock sources.

**Mandatory:** The following supervisor functions shall be used:

- Loss of external crystal oscillator clock
- FMPLL frequency higher than a (programmable) value set as high reference
- FMPLL frequency lower than a (programmable) value set as low reference

**Note:**  
**Rationale:** To monitor the integrity of the clock signals

This error information is forwarded to the FCCU and to the MC_RGM.

SPC56ELx includes three CMUs:

- **CMU_0** monitors the clock signal of the SoR modules and the clock from the XOSC (XOSC_CLK).
- **CMU_1** monitors the clock signal used by the motor control related peripherals (such as eTimer, FlexPWM, CTU and ADC).
- **CMU_2** monitors the clock signal for the protocol engine of the FlexRay module.

**Mandatory:** For ASIL D applications, use of the CMU is mandatory. If the related modules are used by the application safety function, the user shall verify that the CMUs are enabled and their faults managed by the FCCU.

**Note:**  
**Rationale:** To monitor the integrity of the various clock signals
Implementation hint: In general, the following two application-dependent configurations must be executed before CMU monitoring will be enabled:

- The first configuration is related to the XOSC_CLK monitor of CMU_0. The software shall configure CMU_0_CSR[RCDIV] to select a divider for the IRCOSC. The divided RCOSC frequency will be compared with the XOSC_CLK.
- The second configuration relates to the other clock signals being monitored. The high frequency reference (CMU_n_HFREFR_A[HFREF_A]) and low frequency reference (CMU_n_LFREFR_A[LFREF_A]) shall be configured depending on the SoR (CMU_0), motor control related peripherals (CMU_1) and FlexRay (CMU_2) clock frequencies.

Once the CMUs are configured, the clock monitoring must be enabled by asserting CMU_n_CSR[CME_A] (= 1).

3.21 Frequency-Modulated Phase-Locked Loop (FMPLL)

Mandatory: Application software has the responsibility of checking that the system uses the system FMPLL clock as system clock before running any safety element function (PLL_SWCHECK).

Note: Rationale: To decrease the risk of a glitch from the crystal or IRCOSC

Note: Implementation hint: Application software can verify the current system clock by checking MC_ME_GS[S_SYSCLK] status. MC_ME_GS[S_SYSCLK] = 0x4 indicates system FMPLL clock is used as system clock.

Mandatory: Each FMPLL provides a loss of lock error indication which is routed to the MC_RGM and FCCU. The application software must enable the respective fault and configure the FCCU to manage the fault.

Note: Rationale: To check the integrity of the FMPLL clock

Since the system can be driven by the IRCOSC, if there is a system clock fault, an FMPLL fault is considered a Non-Critical Fault (NCF). If the FMPLL successfully relocks after a clock fault it will typically stay relocked since the locking process includes built in hysteresis between loosing and regaining the lock.

Note: Implementation hint: Software must clear FMPLL_n_CR[PLL_FAIL_MASK] so the pll_fail output is not masked.

To enable the RGM input related to FMPLL loss of clock, RGM_FERD[D_PLLn] and RGM_FEAR[AR_PLLn] must be configured.

To enable FCCU fault paths, registers in the FCCU must be configured (NCF_CFG0, NCFS_CFG0, NCF_TOE0, etc.). Loss of lock signals from FMPLL_0 and FMPLL_1 provide the FCCU NCF[2] and NCF[3] inputs, respectively.

The MC_RGM and FCCU configuration includes the reaction in case of FMPLL loss of lock. This reaction is application-dependent.

3.22 Internal RC Oscillator (IRCOSC)

The frequency meter of CMU_0 must be exploited to verify the availability and frequency of the IRCOSC. This feature allows measuring the IRCOSC frequency using the external oscillator as the clock source.
Mandatory: Users must measure the IRCOSC frequency and compare it with what is expected (16MHz(i)). This test must be performed at least once every FTTI (IRC_SW_CHECK_SIF).

Note: Rationale: To check the integrity of the IRCOSC

Note: If the IRCOSC is not operating due to a fault, the measurement of the IRCOSC frequency will never complete and the CMU_CSR[SFM] flag will remain set. The application shall manage detecting this condition. For example, implementing a software watchdog which monitors the CMU_CSR[SFM] flag status.

Safety analysis assumes that this measurement executes at least once every FTTI. Testing frequency can be reduced to once after boot if the customer accepts that most safety mechanisms will be non-functional for the remainder of the operation if the IRCOSC fails.

Safety related modules which work with the RC clock are: FCCU, CMU and SWT. These modules stop working if the IRCOSC fails.

3.23 Power Management Unit (PMU)

The Power Management Units (PMU) manage the supply voltage of modules on the SPC56ELx. The supplies monitored by the PMU and naming conventions are found in Table 13.

Table 13. PMU monitored supplies

<table>
<thead>
<tr>
<th>Detector Type</th>
<th>Detector Name</th>
<th>Voltage Monitored</th>
<th>Alternate Name</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Flash memory LVD</td>
<td>LVD_MAIN_3</td>
<td>VDDFLASH</td>
<td>LVD_FLASH</td>
<td>A redundant LVD is embedded</td>
</tr>
<tr>
<td>I/O LVD</td>
<td>LVD_MAIN_1</td>
<td>VDDIO</td>
<td>LVD_GPIO</td>
<td>A redundant LVD is embedded</td>
</tr>
<tr>
<td>VREG LVD</td>
<td>LVD_MAIN_2</td>
<td>VDDREG</td>
<td>LVD_VREG</td>
<td>A redundant LVD is embedded</td>
</tr>
<tr>
<td>Core main LVD</td>
<td>LVD_DIG_MAIN</td>
<td>1.2 V digital</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Core main HVD</td>
<td>HVD_DIG_MAIN</td>
<td>1.2 V digital</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Core backup LVD</td>
<td>LVD_DIG_BKUP</td>
<td>1.2 V digital</td>
<td>—</td>
<td>Assists in the self-test of LVD_DIG_MAIN</td>
</tr>
<tr>
<td>Core backup HVD</td>
<td>HVD_DIG_BKUP</td>
<td>1.2 V digital</td>
<td>—</td>
<td>Assists in the self-test of HVD_DIG_MAIN</td>
</tr>
</tbody>
</table>

If one of the monitored voltages falls below or rises above a fixed threshold, a destructive reset is initiated. The Low Voltage Detection (LVD) and High Voltage Detection (HVD) fault indications are forwarded to the MC_RGM.

Since power is critical to the operation of the SPC56ELx there is built-in redundancy to the PMU core LVDs and HVDs. LVD_DIG_MAIN and HVD_DIG_MAIN monitor the digital core voltage and have backups for additional safety protection (LVD_DIG_BKUP and HVD_DIG_BKUP). Internal architecture allows for testing of the functionality of the main and back up LVD_DIG and HVD_DIG, as well as trimming circuitries (See Figure 15). The

---
i. Nominal frequency of the IRCOSC is 16 MHz, but a post trim accuracy of ±6% over voltage and temperature must be taken into account.
PMUCTRL module provides software initialized BISTs which tests the digital core supply HVD and LVD (both main and backup).

**Figure 15. Logic scheme of the LVD_DIG and HVD_DIG**

Note: This scheme represents only the logical configuration and not the actual silicon implementation structure.

If the self-test circuitry detects a fault in the main or backup detectors the reaction will be one of the following (See “Built In Self-test (BIST)” subsection of the “Power Management Unit (PMU)” section in the *SPC56ELx Reference Manual*):

- Critical Fault (CF[21]) triggered and one or more options among the following cases:
  - Main Low Voltage Detector Pending – PMUCTRL_IRQS[MLVDP] = 1
  - Backup Low Voltage Detector Pending – PMUCTRL_IRQS[BLVDP] = 1
  - Main High Voltage Detector Pending – PMUCTRL_IRQS[MHVDP] = 1
  - Backup High Voltage Detector Pending – PMUCTRL_IRQS[BHVDP] = 1
- Destructive reset triggered

If the self-test circuitry detects a fault in the main or backup detectors the FCCU will read a CF.

There are dedicated LVD’s in the flash memory, I/O and VREG providing additional redundancy. This solution is different from the 1.2 V digital core supply monitoring, but still provides the same level of safety coverage. The outputs of the first and the second LVD are logically AND’d in such a way that a single LVD can trigger a fault, even if the other LVD is not functioning properly (See Figure 16).
Operation of the LVD_FLASH, LVD_GPIO and LVD_VREG is as follows (software intervention is not needed):

- A single LVD (PMU LVD or module LVF) can trigger a fault even if the other LVD is faulty (this event signals the MC_RGM)
- During each power on cycle self-test circuitry is able to detect failures on one of the two LVD’s (this event signals the FCCU).

**Mandatory:** Core voltage LVD and HVD implement a hardware assisted self-test that needs to be initiated by software once after the boot.

**Note:** 
**Rationale:** To check the integrity of the LVD and HVD

**Note:** 
**Implementation hint:** The hardware assisted self-tests are initiated by configuring `PMUCTRL_CTRL[SILHT[1:0]]`

If the self-test passes, an NCF is triggered. If the self-test fails, a `PMUCTRL_IRQS` flag and `CF` are asserted.

Apart from the self-test, the use of the power management unit for ASIL D applications is transparent to the user, because the operation of the PMU is automatic. The SPC56ELx embeds three LVDs which can detect a failure in the 3.3V power supply. Considering the failure mode “Wrong Power Regulation”, a diagnostic coverage of 90% is estimated against both a soft error and DC fault.

### 3.24 Memory Protection Unit (MPU)

The Memory Protection Unit (MPU) provides hardware access control for all memory references generated in a device. Using pre-programmed region descriptors that define memory spaces and their associated access rights, the MPU concurrently monitors all system bus transactions (including those initiated by the eDMA or FlexRay controller) and evaluates the appropriateness of each transfer.

Memory references that have sufficient access control rights are allowed to complete, while references that are not mapped to any region descriptor or have insufficient rights are terminated with a protection error response.
The MPU implements a set of program-visible region descriptors that monitor all system bus addresses. The result is a hardware structure with a two-dimensional connection matrix, where the region descriptors represent one dimension and the individual system bus addresses and attributes represent the second dimension.

**Recommended:** For ASIL D applications, the MPU should be used to ensure that only authorized software routines can configure modules and all other bus masters (eDMA, core, FlexRay) can access only their allocated resources according to their access rights. For the non-replicated master FlexRay, a correct MPU setup is highly recommended.

### 3.25 Register Protection Module

The Register Protection module offers a mechanism to protect defined memory mapped address locations in a module that has been write protected. The address locations that can be protected are module specific.

The Register Protection module includes these distinctive features:

- The Register Protection module restricts write accesses for the module under protection to supervisor mode only. This access restriction is in addition to any access restrictions imposed by the protected module.
- A register cannot be written once Soft Lock Protection is set. Soft Lock Protection can be cleared by software or system reset.
- A register cannot be written once Hard Lock Protection is set. Hard Lock Protection can only be cleared by system reset.

**Mandatory:** For ASIL D applications, all configuration registers that aren’t modified during application execution, must be protected with a Hard Lock.

**Note:**

**Rationale:** Hard Lock is the last access protection against unwanted writes to some predefined memory mapped address locations.

**Mandatory:** Access restrictions must be handled at MPU level.

**Note:**

**Rationale:** Access restriction at the MPU level is protection against unwanted read/write accesses to some predefined memory mapped address locations.

**Recommended:** It is recommended that only hardware related software (OS, drivers) run in supervisor mode.

**Note:**

**Implementation hint:** Most of the off-platform peripherals have their own Register Protection module. Register Protection address space is inside the memory space reserved for the peripherals (please, refer to the “SPC56ELx registers under protection” section of the SPC56ELx Reference Manual).

Each peripheral register that can be protected through the Register Protection module has a Set Soft Lock bit reserved in the Register Protection address space. This bit shall be asserted to enable the protection of the related peripheral registers. Moreover, the Hard Lock Bit (REG_PROT_GCR[HLB] = 1) should be set for best write protection.

### 3.26 Error Correction Status Module (ECSM)

There is no dedicated ECC module on the SPC56ELx. ECC functionality is located in, or near, the different storage modules and may vary slightly depending on the needs (and size) of the storage. The ECSM is used to detect failures of data stored in memory (SRAM only)
Functional safety requirements for application software

The ECSM can detect and correct single-bit errors, detect two bit faults and detect faults affecting more than two bits. For SRAM, addressing information is included in the calculation and evaluation of the ECC to also detect addressing failure of the SRAM arrays. Single-bit addressing failures that are detected are not corrected. Instead, they are treated as a detected multi-bit error.

ECC is automatically calculated on memory write accesses and is checked while read accesses are executed on memory.

The ECSM corrects read data when a single-bit error is detected. Optionally, the user can raise an interrupt or check the address of last corrected data.

In the case of a multi-bit fault, both the FCCU and MC_RGM modules take appropriate actions:
- Activate error out pins
- Reset
- NMI is triggered.

The reporting functionality of the ECSM is disabled by default.

**Mandatory:** Before the safety application starts executing, the error reporting shall be enabled.

**Note:** *Implementation hint:* Error reporting is enabled by configuring the ECC Configuration Register (ECR) of the ECSM module (for example, ECSM_ECR[EPR1BR] = 1b, see section “ECC Configuration Register (ECR)” in the SPC56ELx Reference Manual for details).

### 3.27 Fault Collection and Control Unit (FCCU)

The Fault Collection and Control Unit (FCCU) offers a hardware channel to collect faults and to bring the device into a safe state when a failure has occurred.

Besides the possible initial configuration, no CPU intervention is necessary for collection and control operation.

The FCCU offers a systematic approach to fault detection and control. The distinctive features of the module are:
- Collection of redundant hardware checker results (e.g., the RCCU. See *Section 3.18: Redundancy Control Checking Unit (RCCU)*)
- Collection of error information from modules whose behavior is essential with respect to the safety goal
- Configurable and graded fault control:
  - Internal reactions
    - No reset reaction
    - IRQ
    - Functional Reset
    - SPC56ELx safe mode entered
  - External reaction (failure is reported to the outside world via output pin)
**Mandatory:** Only functional resets, or a switch to a Safe state, is appropriate as internal reaction for ASIL D applications.

**Note:** **Rationale:** *Maintain the device in the Safe state in case of failure*

The only exception to this rule is when the CMU monitors a FMPLL that is not used or is used for non-safety critical modules only. In this case, error masking and limited internal reaction can be tolerated.

External reaction of the FCCU is always enabled and can not be disabled.

**Note:** **Implementation hint:** *The application shall configure the FCCU to enable all reactions related to faults of peripherals used by the application safety function.*

Software shall be implemented to avoid cycling between a functional and a fault state. For example, in case of periodic NCFs, the software could clean the respective status and periodically move the device from fault state to normal state. This looping shall be avoided.

**Mandatory:** To prevent permanent cycling between a functional and a fault-state, software needs to keep track of cleaned faults, stop cleaning and stay in safe mode instead in case of unacceptable high frequency of necessary fault cleaning. The limit for the number and frequency of clearances is application dependent.
4 Functions of external devices for ASIL D applications

This section describes the external components needed to use the SPC56ELx for ASIL D applications.

Mandatory: At system level some countermeasures have to be placed in order to bring the safety-critical outputs to their safe state (e.g., by pull-up or pull-down resistors) when an output in high-impedance is not considered safe.

It should be noted that the failure rates of external services are not included in FMEDA of the SPC56ELx and have to be included in the system FMEDA by the user himself.

4.1 External Watchdog Function (EXWD)

Mandatory: An external device, acting as the supervisor of operations, must provide a watchdog to cover CCFs of the SPC56ELx for ASIL D applications. The watchdog shall be triggered periodically by safety relevant software running on the SPC56ELx or other means demonstrating that the SPC56ELx is still working.

Note: **Rationale:** To detect critical CCF as a complete failure of the power supply

Some common causes of failure (e.g., failure on power supply) are detected because the software no longer triggers the watchdog.

If a failure is detected, the EXWD moves, and maintains, the system (ECU level) to a Safe state condition within the FTTI (such as the EXWD disconnects the SPC56ELx device from the power supply).

The user can choose how to implement the watchdog communication between the SPC56ELx and the external device (for example, communication via serial link, via toggling pin, or via the FCCU error out signals).

Note: **Rationale:** There must be a signalling path from the safety software to the external system through which the software can confirm correct initialization. This is not automatically guaranteed by the FCCU_F[n] signals which communicate the status of the device independently from software. On the other hand, a different communications interface (such as a serial link) can be used to detect incorrect software initialization.

4.2 Power Supply and Monitor Function (PSM)

The SPC56ELx includes some internal monitors which continuously check the various voltage supplies (See Section 3.23: Power Management Unit (PMU)).

Mandatory: To prevent over voltage conditions from causing malfunctions or possibly permanent damage to the SPC56ELx, an external device must provide over voltage monitoring for the SPC56ELx external 3.3 V supplies (such as I/O and VREG).

Under voltage conditions on the 3.3V supply may be detected indirectly by measurements from other functionality like the ADC self-test or ECC/ECD logic.

Recommended: To fully monitor all voltage supplies, it is also recommended that an external device provides under voltage monitoring for the SPC56ELx external 3.3 V supplies (such as I/O and VREG).

Note: **Rationale:** To monitor the power supply voltage to ensure it is within the acceptable range
If the power supply is out of range, the PSM moves and maintains the system (ECU level) to a Safe state condition within the FTTI (for example, the PSM disconnects the SPC56ELx device from the power supply).

**Note:** Working outside the specified voltage range may cause permanent damage to the SPC56ELx even if the MCU is held in reset (see SPC56ELx Data Sheet for correct voltage operating ranges).

### 4.3 Error Out Monitor Function (ERRM)

The FCCU has two external pins: FCCU_F[0], FCCU_F[1]. An external device must be connected to the FCCU via FCCU_F[0] and optionally FCCU_F[1] to continually monitor the error output pins of the FCCU.

If a failure is detected, the ERRM moves and maintains the system (ECU level) to a Safe state condition within the FTTI (e.g., the ERRM disconnects the SPC56ELx device from the power supply)

**Mandatory:** Depending on user selection, there are two different ways to interface the FCCU:

- Both FCCU pins connected to the external device
- Only a single FCCU pin connected to the external device

**Note:** Rationale: To monitor the error out signals (FCCU_F[x]) for correct functionality

**Mandatory:** For ASIL D applications, the user can choose between these FCCU configurations, depending on which best fits the hardware and software system.

Both FCCU configurations work properly with all the supported error out protocols. Refer to the SPC56ELx Reference Manual for a list of supported protocols.

**Note:** The system (for example, ECU) cannot rely on any pins, other than the SPC56ELx error output pins (FCCU_F[n]), when those pins indicate an error.

#### 4.3.1 Both FCCU pins connected to external device

In this case, both pins FCCU_F[0] and FCCU_F[1] are connected to the external device.

**Mandatory:** The external device must check both signals, taking into account that FCCU_F[0] = FCCU_F[1].

**Note:** Rationale: To check the integrity of the FCCU

In this configuration the external device continuously monitors the output of the FCCU. Thus it can detect if the FCCU does not work properly.

The advantage of this configuration with respect to the other one is that it does not need any dedicated software.

**Note:** Implementation hint: Monitoring the error out pins through a combinatorial logic (e.g., XOR port) can generate some glitches. Oversampling these pins reduces the possibility that the glitches occur.

#### 4.3.2 Single FCCU pin connected to external device

A single pin, FCCU_F[0] (or FCCU_F[1]), is connected to the external device.
If a fault occurs, the FCCU communicates it to the external device through the FCCU_F[0] (or FCCU_F[1]) pin.

The functionality of FCCU_F[0] (or FCCU_F[1]) can be verified in 3 ways:

- FCCU_F[0] (or FCCU_F[1]) output read back (internal connection)
- FCCU_F[0] (or FCCU_F[1]) output connected externally to a normal GPIO
- FCCU_F[0] (or FCCU_F[1]) output checked by external device

The customer must choose which solution better fits their requirements.

**Mandatory:** After boot, but before executing the safety function, the functionality of FCCU_F[0] (or FCCU_F[1]) pin shall be verified.

**Note:**

**Rationale:** To check the integrity of the FCCU error out signals

**Note:**

**Implementation hint:** To verify the functionality of FCCU_F[0] (or FCCU_F[1]) pin, a fault may be injected and the behavior of the pin could be checked. Other methods for checking the functionality of FCCU_F[0] (or FCCU_F[1]) may be implemented.

The advantage of a single FCCU_F[x] signal being used, when compared to using both FCCU_F[x] signals as in the previous section, is that an external device does not need to be used for comparing the FCCU_F[x] signals.

**4.4 PWM Output monitored by external ASIC (PWMA)**

The FlexPWM module integrated in the SPC56ELx can insert dead time in the generated PWMs.

**Mandatory:** An ASIL D compliant application shall include an external device which checks the PWM output signals.

**Note:**

**Rationale:** To check the accuracy of the PWM signals

The distinctive features that must be managed by the external device are:

- Dead-time must be always positive and greater than the maximum value between TON and TOFF of the inverter switches
- Open pins and short to supply or ground shall be detected in case read back is not performed via input capture functionality on the SPC56ELx

If a failure is detected, the PWMA moves and maintains the system (ECU level) to a Safe state condition within the FTTI (e.g., the PWMA disconnects the SPC56ELx device from the power supply).

In general, if the safety application uses I/Os to control actuator with short safety time against wrong control (for example, a motor control application with dead-time requirements to avoid short circuits destroying the motor), those requirements shall be supervised externally if the error reaction delay within the SPC56ELx can exceed the safety time of the actuators.

**Note:**

**Implementation hint:** In case PWM signals drive the switches of a power stage, eTimer can not be used to detect dead-time fault because its failure indication time is normally greater than the time needed to have a physical permanent failure in the power stage.

---

j. Since FCCU is a monitor, it is sufficient to verify the FCCU_F[0] (or FCCU_F[1]) signal only at startup in order to avoid latent faults.
5 Scenarios for automotive applications: Motor control

This section shows some examples of safety-related inputs and outputs from some motor control applications.

5.1 Application example 1

- Application: 3-phase electric motor control
- Motor control algorithm: Field Oriented Control (FOC)
- Position sensor(s): Incremental encoder; 3 Hall sensors
- Current sensor(s): 3 shunts on motor phases or on inverter legs
- Current sensor(s) for diagnostic: 1 shunt on direct-current (DC) link

5.1.1 Functional safety related inputs

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Input signal</th>
<th>Source</th>
<th>Destination (module on SPC56ELx)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCCU input</td>
<td>FCCU_F[1]</td>
<td>FCCU output pin</td>
<td>FCCU</td>
<td>FCCU output loop-back signal.</td>
</tr>
<tr>
<td></td>
<td>(if used)</td>
<td>FCCU_F[0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Phase current 1</td>
<td>AN[0]</td>
<td>ASIC or current sensor</td>
<td>ADC_0</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Phase current 2</td>
<td>AN[15]</td>
<td>ASIC or current sensor</td>
<td>ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Phase current 3</td>
<td>AN[11]</td>
<td>ASIC or current sensor</td>
<td>ADC_0 ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>DC voltage for DC ripple compensation</td>
<td>AN[1]</td>
<td>ASIC</td>
<td>ADC_0</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>DC-link current</td>
<td>AN[16]</td>
<td>ASIC or current sensor</td>
<td>ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Non-maskable interrupt</td>
<td>NM(1)</td>
<td>External component (ASIC)</td>
<td>WKPU</td>
<td>Critical interrupt routine or error/fault signal coming from external device.</td>
</tr>
<tr>
<td>Reset signal</td>
<td>RESET B</td>
<td>External component (ASIC, companion chip)</td>
<td>MC_RGM</td>
<td>Reset signal coming from external device.</td>
</tr>
</tbody>
</table>
5.1.2 Functional safety related outputs

Table 15. Functional safety outputs for application example 1

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Output signal (alias)</th>
<th>Source (module on SPC56ELx)</th>
<th>Destination</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCCU output</td>
<td>FCCU_F[0]</td>
<td>FCCU</td>
<td>External component (ASIC)</td>
<td>Error out signal that indicates the presence of a failure in the device.</td>
</tr>
<tr>
<td></td>
<td>FCCU_F[1] = FCCU_F[0]</td>
<td>FCCU</td>
<td>Alternative 2: External component (ASIC)</td>
<td>Inverted Error out signal that indicates the presence of a failure in the device.</td>
</tr>
<tr>
<td>PWM output signal</td>
<td>A[0–2], B[0–2]</td>
<td>FlexPWM</td>
<td>External component (ASIC)</td>
<td>Precautions for usage are presented in Section 3.13.5.2: Single Write PWM Outputs With Read Back.</td>
</tr>
</tbody>
</table>
5.2 Application example 2

- Application: 3-phase electric motor control
- Motor control algorithm: Field Oriented Control (FOC)
- Position sensor(s): Resolver; 3 Hall sensors
- Current sensor(s): 3 shunts on motor phases or on inverter legs
- Current sensor(s) for diagnostic: 1 shunt on DC link
### 5.2.1 Functional safety related inputs

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Input Signal (alias)</th>
<th>Source</th>
<th>Destination (module on SPC56ELx)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCCU input</td>
<td>FCCU_F[1]</td>
<td>FCCU output pin</td>
<td>FCCU_F[0]</td>
<td>FCCU output loop-back signal.</td>
</tr>
<tr>
<td>Phase current 1</td>
<td>AN[0]</td>
<td>ASIC or current sensor</td>
<td>ADC_0</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Phase current 2</td>
<td>AN[15]</td>
<td>ASIC or current sensor</td>
<td>ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Phase current 3</td>
<td>AN[11]</td>
<td>ASIC or current sensor</td>
<td>ADC_0 ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>DC voltage for DC ripple compensation</td>
<td>AN[1]</td>
<td>ASIC</td>
<td>ADC_0</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>DC-link current</td>
<td>AN[16]</td>
<td>ASIC or current sensor</td>
<td>ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Non-maskable interrupt</td>
<td>NMI(1)</td>
<td>External component (ASIC)</td>
<td>Wake-up Unit</td>
<td>Critical interrupt routine or error/fault signal coming from external device.</td>
</tr>
<tr>
<td>Reset signal</td>
<td>RESET B</td>
<td>External component (ASIC)</td>
<td>MC_RGM</td>
<td>Reset signal coming from external device.</td>
</tr>
<tr>
<td>Resolver management (sine/cosine)</td>
<td>AN[2–3] AN[17–18]</td>
<td>Resolver</td>
<td>ADC_0 ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Hall sensors management</td>
<td>ETC[0–2] ETC[0–2]</td>
<td>Hall sensors</td>
<td>eTimer_0 eTimer_1</td>
<td>Precautions for usage are presented in Section 3.13.2.1: Double Read PWM Inputs.</td>
</tr>
<tr>
<td>DSPI receive signal</td>
<td>SIN</td>
<td>External component (ASIC)</td>
<td>DSPI_0</td>
<td>If DSPI_0 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>DSPI receive signal</td>
<td>SIN</td>
<td>External component (ASIC)</td>
<td>DSPI_1</td>
<td>If DSPI_1 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>FlexCAN receive signal</td>
<td>CAN_RX</td>
<td>External component (ASIC)</td>
<td>FlexCAN_0</td>
<td>If FlexCAN_0 is used, an appropriate safety protocol must be utilized.</td>
</tr>
</tbody>
</table>
5.2.2 Functional safety related outputs

Table 16. Functional safety inputs for application example 2 (continued)

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Input Signal (alias)</th>
<th>Source</th>
<th>Destination (module on SPC56ELx)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FlexCAN receive signal</td>
<td>CAN_RX</td>
<td>External component (ASIC)</td>
<td>FlexCAN_1</td>
<td>If FlexCAN_1 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>FlexRay receive signals</td>
<td>FR_CA_RX, FR_CB_RX</td>
<td>External component (ASIC)</td>
<td>FlexRay</td>
<td>If FlexRay is used, an appropriate safety protocol must be utilized.</td>
</tr>
</tbody>
</table>

1. The NMI input is not intended or certified for use as the sole mechanism to react to the failure of a system component external to the SPC56ELx device. For ASIL D certification, additional measures at the system level are necessary to handle failures of non-SPC56ELx components beyond notification of the SPC56ELx device via NMI.

Table 17. Functional safety outputs for application example 2

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Output signal (alias)</th>
<th>Source (module on SPC56ELx)</th>
<th>Destination</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCCU output</td>
<td>FCCU_F[0]</td>
<td>FCCU</td>
<td>External component (ASIC)</td>
<td>Error out signal, that indicates the presence of a failure in the device.</td>
</tr>
<tr>
<td>PWM output signal</td>
<td>A[0–2], B[0–2]</td>
<td>FlexPWM</td>
<td>External component (ASIC)</td>
<td>Precautions for usage are presented in Section 3.13.5.2: Single Write PWM Outputs With Read Back.</td>
</tr>
<tr>
<td>Resolver excitation</td>
<td>DA [0]</td>
<td>SWG</td>
<td>Resolver</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>Clockout</td>
<td>CLK_OUT</td>
<td>MC_CGM</td>
<td>External component (ASIC)</td>
<td>Clockout signal to be used if the external components need the SPC56ELx clock for internal usage or for monitoring.</td>
</tr>
<tr>
<td>Clockout inverted signal</td>
<td>CLK_OUT</td>
<td>MC_CGM</td>
<td>External component (ASIC)</td>
<td>Inverted clockout signal to be used if the external components need the SPC56ELx clock for internal usage or for monitoring.</td>
</tr>
<tr>
<td>Transceiver enable</td>
<td>GPO[-]</td>
<td>SIUL</td>
<td>External component (ASIC, transceiver)</td>
<td>Precautions for usage are presented in Section 3.13.4.1: Single Write Digital Outputs With Read Back.</td>
</tr>
</tbody>
</table>
5.3 Application example 3

- Application: 3-phase electric motor control
- Motor control algorithm: Sinusoidal Control (SC) or 6-step mode
- Position sensor(s): Incremental encoder; 3 Hall sensors
- Current sensor(s) for diagnostic: 1 shunt on DC link

5.3.1 Functional safety related inputs

### Table 18. Functional safety inputs for application example 3

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Input signal (alias)</th>
<th>Source</th>
<th>Destination (module on SPC56ELx)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCCU input</td>
<td>FCCU_F[1] (if used)</td>
<td>FCCU</td>
<td>FCCU output pin</td>
<td>FCCU output loop-back signal.</td>
</tr>
<tr>
<td>DC voltage for DC ripple compensation</td>
<td>AN[0]</td>
<td>ASIC</td>
<td>ADC_0</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
<tr>
<td>DC-link current</td>
<td>AN[15]</td>
<td>ASIC or current sensor</td>
<td>ADC_1</td>
<td>Precautions for usage are presented in Section 3.15.1.1: Single Read Analog Inputs.</td>
</tr>
</tbody>
</table>
Table 18. Functional safety inputs for application example 3 (continued)

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Input signal (alias)</th>
<th>Source</th>
<th>Destination (module on SPC56ELx)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Non-maskable interrupt</td>
<td>NMI(1)</td>
<td>External component (ASIC)</td>
<td>Wake-up Unit</td>
<td>Critical interrupt routine or error/fault signal coming from external device.</td>
</tr>
<tr>
<td>Reset signal</td>
<td>RESET B</td>
<td>External component (ASIC, companion chip)</td>
<td>MC_RGM</td>
<td>Reset signal coming from external device.</td>
</tr>
<tr>
<td>Incremental Encoder management</td>
<td>ETC[0–1] ETC[0–1]</td>
<td>Incremental encoder</td>
<td>eTimer_0 eTimer_1</td>
<td>Precautions for usage are presented in Section 3.13.3.1: Double Read Encoder Inputs.</td>
</tr>
<tr>
<td>DSPI receive signal</td>
<td>SIN</td>
<td>External component (ASIC)</td>
<td>DSPI_0</td>
<td>If DSPI_0 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>FlexCAN receive signal</td>
<td>CAN_RX</td>
<td>External component (ASIC)</td>
<td>FlexCAN_0</td>
<td>If FlexCAN_0 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>FlexRay receive signals</td>
<td>FR_CA_RX FR_CB_RX</td>
<td>External component (ASIC)</td>
<td>FlexRay</td>
<td>If FlexRay is used, an appropriate safety protocol must be utilized.</td>
</tr>
</tbody>
</table>

1. The NMI input is not intended or certified for use as the sole mechanism to react to the failure of a system component external to the SPC56ELx device. For ASIL D certification, additional measures at the system level are necessary to handle failures of non-SPC56ELx components beyond notification of the SPC56ELx device via NMI.

5.3.2 Functional safety related outputs

Table 19. Functional safety outputs for application example 3

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Output signal (alias)</th>
<th>Source (module on SPC56ELx)</th>
<th>Destination</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCCU output</td>
<td>FCCU_F[0]</td>
<td>FCCU</td>
<td>External component (ASIC)</td>
<td>Error out signal, that indicates the presence of a failure in the device.</td>
</tr>
</tbody>
</table>
### Table 19. Functional safety outputs for application example 3 (continued)

<table>
<thead>
<tr>
<th>Signal description</th>
<th>Output signal (alias)</th>
<th>Source (module on SPC56ELx)</th>
<th>Destination</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>FCCU_F[1] = FCCU_F[0]</td>
<td>FCCU</td>
<td>Alternative 2: External component (ASIC)</td>
<td>Inverted Error out signal, that indicates the presence of a failure in the device.</td>
</tr>
<tr>
<td>PWM output signal</td>
<td>A[0–2], B[0–2]</td>
<td>FlexPWM</td>
<td>External component (ASIC)</td>
<td>Precautions for usage are presented in <em>Section 3.13.5.2: Single Write PWM Outputs With Read Back.</em></td>
</tr>
<tr>
<td>Clockout</td>
<td>CLK_OUT</td>
<td>MC_CGM</td>
<td>External component (ASIC)</td>
<td>Clockout signal to be used if the external components need the SPC56ELx clock for internal usage or for monitoring.</td>
</tr>
<tr>
<td>Clockout inverted signal</td>
<td>CLK_OUT</td>
<td>MC_CGM</td>
<td>External component (ASIC)</td>
<td>Inverted clockout signal to be used if the external components need the SPC56ELx clock for internal usage or for monitoring.</td>
</tr>
<tr>
<td>Transceiver enable (for communication peripherals)</td>
<td>GPO[–]</td>
<td>SIUL</td>
<td>External component (ASIC, transceiver)</td>
<td>Precautions for usage are presented in <em>Section 3.13.4.1: Single Write Digital Outputs With Read Back.</em></td>
</tr>
<tr>
<td>Reset signal</td>
<td>GPO[0]</td>
<td>SIUL</td>
<td>External component (ASIC, companion chip)</td>
<td>Reset signal for the external component(s). Precautions for usage are presented in <em>Section 3.13.4.1: Single Write Digital Outputs With Read Back.</em></td>
</tr>
<tr>
<td>DSPI transmit signal</td>
<td>SOUT</td>
<td>DSPI_0</td>
<td>External component (ASIC)</td>
<td>If DSPI_0 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>DSPI transmit signal</td>
<td>SOUT</td>
<td>DSPI_1</td>
<td>External component (ASIC)</td>
<td>If DSPI_1 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>FlexCAN transmit signal</td>
<td>CAN_TX</td>
<td>FlexCAN_0</td>
<td>External component (ASIC)</td>
<td>If FlexCAN_0 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>FlexCAN transmit signal</td>
<td>CAN_TX</td>
<td>FlexCAN_1</td>
<td>External component (ASIC)</td>
<td>If FlexCAN_1 is used, an appropriate safety protocol must be utilized.</td>
</tr>
<tr>
<td>FlexRay transmit signals</td>
<td>FR_CA_TX, FR_CB_TX</td>
<td>FlexRay</td>
<td>External component (ASIC)</td>
<td>If FlexRay is used, an appropriate safety protocol must be utilized.</td>
</tr>
</tbody>
</table>
6  ECC logic test

6.1  Overview

This section describes the required information on how to develop the software for such ECC logic test.

A flash memory ECC logic test is needed to perform a test to check flash memory ECC logic every FTTI (10 ms).

The goal is to ensure high coverage of the faults in ECC logic with minimum performance penalty to customer’s application. Thus, the performance penalty must be less than 2% which means that the test lasts less than 200 µs considering a FTTI of 10 ms.

The SPC56ELx flash memory has a UTEST (user-test) mode ECC logic check feature which can be utilized for this ECC logic test. A data pattern with walking 0 through data and ECC parity bits can be applied during the ECC logic check procedure to achieve high fault coverage of the ECC logic and fast execution.

6.2  Data pattern - Walking 0

To reach the needed performances the use of the data pattern with walking 0 through data and ECC parity bits must be used. Table 20 shows the data vectors.

<table>
<thead>
<tr>
<th>Table 20. Data pattern used by the ECC logic test(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data vector number</td>
</tr>
<tr>
<td>---------------------</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>2</td>
</tr>
<tr>
<td>3</td>
</tr>
<tr>
<td>4</td>
</tr>
<tr>
<td>5</td>
</tr>
<tr>
<td>6</td>
</tr>
<tr>
<td>7</td>
</tr>
<tr>
<td>...</td>
</tr>
<tr>
<td>62</td>
</tr>
<tr>
<td>63</td>
</tr>
<tr>
<td>64</td>
</tr>
<tr>
<td>65</td>
</tr>
<tr>
<td>...</td>
</tr>
<tr>
<td>71</td>
</tr>
<tr>
<td>72</td>
</tr>
</tbody>
</table>

1. Each vector is a 72-bit ECC code-word.
It is important to note that for double word data = 0xFFFF_FFFF_FFFF_FFFF, the correct ECC check bits should be 0xFF. Therefore, every data vector in the data pattern in Table 20, except the last one, contains a single-bit ECC error and will result in a single-bit correction.

6.3 UTEST mode ECC logic check

The procedure to use the UTEST mode ECC logic check is listed as below:
1. Write 0xF9F9_9999 to UT0 to enable UTEST mode (UT0[UTE] will be set).
2. Write UT0[SBCE] to 1 to enable single-bit error correction visibility.
3. Write UT0[EIE] to 1.
4. Write UT0[DSI], UT1[DAI] and/or UT2[DAI] bits to provide the current data vector including the double-word data and check bit values to be read. The data and check bit values are from the chosen ECC test data pattern, i.e., walking 0 pattern shown above.
5. Write double-word address to receive the data input in step 4 into the ADR register.
6. Reads the address stored in ADR register via BIU using a CPU instruction. The expected data, and corrections or detections should be observed based on data written into the UT0[DSI], UT1[DAI] and/or UT2[DAI] registers. MCR[EER] and MCR[SBC] will be checked to evaluate the status of reads done.
7. Repeat steps 4 to 6 for all the data vectors in the proposed test data pattern.
8. Once completed, clear the UT0[EIE] bit to 0.

6.4 Fault coverage and execution time

The described ECC logic test reaches a 92.7% fault coverage of ECC decode logic. The execution of the test code takes 176 µs at 80 MHz.
### 7 I/O pin/ball configuration

**Mandatory:** The user must avoid configurations that place redundant signals on neighboring pads or pins.

Whether two functions on two package pins/balls are adjacent to each other can easily be determined by looking at the mechanical drawings of the packages (see the *SPC56ELx Data Sheet*) together with the pin/spheres (balls) number information of the packages as seen in the *SPC56ELx Reference Manuals* “System Integration Unit Lite (SIUL)” section and the “Pin muxing” table.

The internal die pad sequence can be derived from the package pin sequence of the QFP144 pin package shown in the *SPC56ELx Data Sheet*.

![Figure 17. Example of QFP144 pin/pad adjacency](image)

For example, the internal die pads supporting the functionality described in *Figure 17* are referred to by “Port Pin” in the first column. From this figure you can see that the port pins are B[9] and B[10]. Since these two port pins are in sequential order on the same port (Port B) the die pads are adjacent to each other. The corresponding two QFP144 package pin numbers are directly adjacent to each other, QFP144 pins 52 and 53. In general, the internal die pads follow the same sequence as the corresponding package pins for QFP144 packages. If pins on the QFP144 pins are adjacent to each other, the corresponding internal die pads are also adjacent. Likewise, if package pins are not adjacent to each other the corresponding die pads are also not adjacent.

An example on the BGA package as shown in *Figure 18* has two balls belonging to port pins B[9] and B[10], which are balls U7 and R8, respectively. They are not directly adjacent to each other on the BGA package. However, their corresponding die pads are adjacent to
each other as described above since the same die is used in the QFP144 and BGA packages.

**Figure 18. BGA balls non-adjacent, die pads adjacent**

![Diagram showing BGA balls non-adjacent, die pads adjacent]

In another example looking at balls U4 and U5 in **Figure 18**. Their functionality is implemented by Port Pins E[4] and C[2] (QFP144 pins 42 and 45, respectively, shown in **Figure 19**). These two spheres are adjacent to each other on the BGA, but not on the QFP144. Therefore, the two corresponding die pads are not adjacent to each other.

The above examples are valid for corresponding pins on BGA (257 balls) and QFP144 packages only. For a thorough analysis of pin adjacency related to all signals see **Table 21**. This table can be used to determine whether two pins are adjacent in the internal die for all signals and packages. Two pins, identified by the columns ‘Port Name’, are adjacent on the internal die if the numbers in the ‘Physical Pad Sequence’ column are consecutive (for example, pad number \( n \) and pad number \( n + 1 \) are adjacent).
Table 21. Physical pin displacement on internal die

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Pin Number QFP144</th>
<th>Pin Number QFP100</th>
<th>Physical Pad Sequence&lt;sup&gt;(1)&lt;/sup&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>A[0]</td>
<td>73</td>
<td>51</td>
<td>94</td>
</tr>
<tr>
<td>A[1]</td>
<td>74</td>
<td>52</td>
<td>96</td>
</tr>
<tr>
<td>A[10]</td>
<td>118</td>
<td>81</td>
<td>155</td>
</tr>
<tr>
<td>A[14]</td>
<td>143</td>
<td>99</td>
<td>197</td>
</tr>
<tr>
<td>A[15]</td>
<td>144</td>
<td>100</td>
<td>198</td>
</tr>
<tr>
<td>A[3]</td>
<td>92</td>
<td>64</td>
<td>118</td>
</tr>
<tr>
<td>A[6]</td>
<td>2</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>B[0]</td>
<td>109</td>
<td>76</td>
<td>146</td>
</tr>
<tr>
<td>B[1]</td>
<td>110</td>
<td>77</td>
<td>147</td>
</tr>
<tr>
<td>B[10]</td>
<td>53</td>
<td>36</td>
<td>70</td>
</tr>
<tr>
<td>B[12]</td>
<td>55</td>
<td>38</td>
<td>72</td>
</tr>
<tr>
<td>B[13]</td>
<td>60</td>
<td>43</td>
<td>81</td>
</tr>
<tr>
<td>B[14]</td>
<td>64</td>
<td>44</td>
<td>85</td>
</tr>
<tr>
<td>B[4]</td>
<td>89</td>
<td>61</td>
<td>113</td>
</tr>
<tr>
<td>B[7]</td>
<td>43</td>
<td>30</td>
<td>58</td>
</tr>
<tr>
<td>B[8]</td>
<td>47</td>
<td>31</td>
<td>62</td>
</tr>
<tr>
<td>B[9]</td>
<td>52</td>
<td>35</td>
<td>69</td>
</tr>
<tr>
<td>C[0]</td>
<td>66</td>
<td>45</td>
<td>87</td>
</tr>
<tr>
<td>C[1]</td>
<td>41</td>
<td>—</td>
<td>56</td>
</tr>
<tr>
<td>C[10]</td>
<td>111</td>
<td>78</td>
<td>148</td>
</tr>
<tr>
<td>Port Name</td>
<td>Pin Number QFP144</td>
<td>Pin Number QFP100</td>
<td>Physical Pad Sequence¹</td>
</tr>
<tr>
<td>-----------</td>
<td>-------------------</td>
<td>-------------------</td>
<td>------------------------</td>
</tr>
<tr>
<td>C[12]</td>
<td>82</td>
<td>56</td>
<td>104</td>
</tr>
<tr>
<td>C[13]</td>
<td>101</td>
<td>71</td>
<td>137</td>
</tr>
<tr>
<td>C[14]</td>
<td>103</td>
<td>72</td>
<td>140</td>
</tr>
<tr>
<td>C[15]</td>
<td>124</td>
<td>85</td>
<td>167</td>
</tr>
<tr>
<td>C[2]</td>
<td>45</td>
<td>—</td>
<td>60</td>
</tr>
<tr>
<td>C[4]</td>
<td>11</td>
<td>5</td>
<td>11</td>
</tr>
<tr>
<td>C[5]</td>
<td>13</td>
<td>7</td>
<td>14</td>
</tr>
<tr>
<td>C[6]</td>
<td>142</td>
<td>98</td>
<td>196</td>
</tr>
<tr>
<td>C[7]</td>
<td>15</td>
<td>9</td>
<td>20</td>
</tr>
<tr>
<td>D[0]</td>
<td>125</td>
<td>86</td>
<td>168</td>
</tr>
<tr>
<td>D[1]</td>
<td>3</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>D[10]</td>
<td>76</td>
<td>53</td>
<td>98</td>
</tr>
<tr>
<td>D[11]</td>
<td>78</td>
<td>54</td>
<td>100</td>
</tr>
<tr>
<td>D[12]</td>
<td>99</td>
<td>70</td>
<td>133</td>
</tr>
<tr>
<td>D[14]</td>
<td>105</td>
<td>73</td>
<td>142</td>
</tr>
<tr>
<td>D[2]</td>
<td>140</td>
<td>—</td>
<td>194</td>
</tr>
<tr>
<td>D[3]</td>
<td>128</td>
<td>89</td>
<td>172</td>
</tr>
<tr>
<td>D[4]</td>
<td>129</td>
<td>90</td>
<td>173</td>
</tr>
<tr>
<td>D[5]</td>
<td>33</td>
<td>22</td>
<td>44</td>
</tr>
<tr>
<td>D[6]</td>
<td>34</td>
<td>23</td>
<td>45</td>
</tr>
<tr>
<td>D[7]</td>
<td>37</td>
<td>26</td>
<td>50</td>
</tr>
<tr>
<td>D[8]</td>
<td>32</td>
<td>21</td>
<td>43</td>
</tr>
<tr>
<td>D[9]</td>
<td>26</td>
<td>15</td>
<td>37</td>
</tr>
<tr>
<td>E[0]</td>
<td>68</td>
<td>46</td>
<td>89</td>
</tr>
<tr>
<td>E[10]</td>
<td>63</td>
<td>—</td>
<td>84</td>
</tr>
<tr>
<td>E[12]</td>
<td>67</td>
<td>—</td>
<td>88</td>
</tr>
<tr>
<td>E[14]</td>
<td>119</td>
<td>—</td>
<td>157</td>
</tr>
<tr>
<td>E[15]</td>
<td>121</td>
<td>—</td>
<td>161</td>
</tr>
<tr>
<td>E[2]</td>
<td>49</td>
<td>32</td>
<td>64</td>
</tr>
<tr>
<td>E[4]</td>
<td>42</td>
<td>—</td>
<td>57</td>
</tr>
<tr>
<td>E[5]</td>
<td>44</td>
<td>—</td>
<td>59</td>
</tr>
</tbody>
</table>
### Table 21. Physical pin displacement on internal die (continued)

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Pin Number QFP144</th>
<th>Pin Number QFP100</th>
<th>Physical Pad Sequence(^{(1)})</th>
</tr>
</thead>
<tbody>
<tr>
<td>E[7]</td>
<td>48</td>
<td>—</td>
<td>63</td>
</tr>
<tr>
<td>E[9]</td>
<td>61</td>
<td>—</td>
<td>82</td>
</tr>
<tr>
<td>F[0]</td>
<td>133</td>
<td>—</td>
<td>180</td>
</tr>
<tr>
<td>F[10]</td>
<td>24</td>
<td>—</td>
<td>35</td>
</tr>
<tr>
<td>F[12]</td>
<td>106</td>
<td>—</td>
<td>143</td>
</tr>
<tr>
<td>F[13]</td>
<td>112</td>
<td>—</td>
<td>149</td>
</tr>
<tr>
<td>F[14]</td>
<td>115</td>
<td>—</td>
<td>152</td>
</tr>
<tr>
<td>F[15]</td>
<td>113</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>F[3]</td>
<td>139</td>
<td>—</td>
<td>193</td>
</tr>
<tr>
<td>F[4]</td>
<td>4</td>
<td>—</td>
<td>4</td>
</tr>
<tr>
<td>F[5]</td>
<td>5</td>
<td>—</td>
<td>5</td>
</tr>
<tr>
<td>F[6]</td>
<td>8</td>
<td>—</td>
<td>8</td>
</tr>
<tr>
<td>F[7]</td>
<td>19</td>
<td>—</td>
<td>29</td>
</tr>
<tr>
<td>F[8]</td>
<td>20</td>
<td>—</td>
<td>30</td>
</tr>
<tr>
<td>F[9]</td>
<td>23</td>
<td>—</td>
<td>34</td>
</tr>
<tr>
<td>FCCU_F[0]</td>
<td>38</td>
<td>27</td>
<td>51</td>
</tr>
<tr>
<td>FCCU_F[1]</td>
<td>141</td>
<td>97</td>
<td>195</td>
</tr>
<tr>
<td>G[10]</td>
<td>77</td>
<td>—</td>
<td>99</td>
</tr>
<tr>
<td>G[2]</td>
<td>102</td>
<td>—</td>
<td>139</td>
</tr>
<tr>
<td>G[3]</td>
<td>104</td>
<td>—</td>
<td>141</td>
</tr>
<tr>
<td>G[4]</td>
<td>100</td>
<td>—</td>
<td>135</td>
</tr>
<tr>
<td>G[7]</td>
<td>83</td>
<td>—</td>
<td>105</td>
</tr>
<tr>
<td>G[8]</td>
<td>81</td>
<td>—</td>
<td>103</td>
</tr>
<tr>
<td>G[9]</td>
<td>79</td>
<td>—</td>
<td>101</td>
</tr>
<tr>
<td>NMI</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

1. Die pads not relevant for analysis, and non-functional pins (for example, power, JTAG pins) are not shown.
8 Further information

8.1 Conventions and terminology

Table 22 shows the list of conventions for this document.

<table>
<thead>
<tr>
<th>Convention</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>error</td>
<td>Discrepancy between a computed, observed, or measured value or condition and the true, specified or theoretically correct value or condition.</td>
</tr>
<tr>
<td>fault</td>
<td>Abnormal condition that may cause a reduction in, or loss of, the capability of a functional unit to perform a required function.</td>
</tr>
<tr>
<td>failure</td>
<td>The termination of the ability of a functional unit to perform a required function.</td>
</tr>
</tbody>
</table>

8.2 Acronyms and abbreviations

A short list of acronyms and abbreviations used in this document is reported below for completeness.

<table>
<thead>
<tr>
<th>Terms</th>
<th>Meanings</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC</td>
<td>Analog to Digital Converter</td>
</tr>
<tr>
<td>BAM</td>
<td>Boot Assist Module</td>
</tr>
<tr>
<td>CCF</td>
<td>Common Cause Failure</td>
</tr>
<tr>
<td>CF</td>
<td>Critical Fault</td>
</tr>
<tr>
<td>CMU</td>
<td>Clock Monitor Unit</td>
</tr>
<tr>
<td>CRC</td>
<td>Cyclic Redundancy Check</td>
</tr>
<tr>
<td>CTU</td>
<td>Cross-Triggering Unit</td>
</tr>
<tr>
<td>DC</td>
<td>Diagnostic Coverage</td>
</tr>
<tr>
<td>DED</td>
<td>Dual Error Detection</td>
</tr>
<tr>
<td>ECC</td>
<td>Error Correcting Code</td>
</tr>
<tr>
<td>ECSM</td>
<td>Error Correction Status Module</td>
</tr>
<tr>
<td>eDMA</td>
<td>Enhanced Direct Memory Access</td>
</tr>
<tr>
<td>ERRM</td>
<td>Error Out Monitor function</td>
</tr>
<tr>
<td>EXWD</td>
<td>External Watchdog function</td>
</tr>
<tr>
<td>FCCU</td>
<td>Fault Collection and Control Unit</td>
</tr>
<tr>
<td>FMEDA</td>
<td>Failure Modes, Effects and Diagnostic Analysis</td>
</tr>
<tr>
<td>FMPLL</td>
<td>Frequency-Modulated Phase-Locked Loop</td>
</tr>
<tr>
<td>GPIO</td>
<td>General Purpose Input/Output</td>
</tr>
<tr>
<td>LBIST</td>
<td>Logic Built-In Self-Test</td>
</tr>
</tbody>
</table>
### Document references

- Safety application guide for SPC56EL54xx/SPC56EL60xx family reference manual addendum (TN0973, Doc ID 024163)
- SPC56EL60 32-bit MCU family built on the embedded Power Architecture® (RM0032, Doc ID 15265)
- 32-bit Power Architecture® microcontroller for automotive SIL3/ASILD chassis and safety applications (SPC56EL60x, SPC56EL54x, SPC564L60x, SPC564L54x, Doc ID 15457)
- SPC56EL60x device errata JTAG_ID = 0x2AEA_3041(SPC56EL60L5, SPC56EL60L3 Errata sheet, Doc ID 023190)
9 Revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-Nov-2007</td>
<td>1</td>
<td>Initial release</td>
</tr>
</tbody>
</table>
| 5-Oct-2009  | 2        | First public release  
  — Editorial updates  
  — Added annotation to specify “Mandatory” and “Recommended” software requirements. |
| 24-Feb-2010 | 3        | Updated all document  
  — Editorial updates  
  — Technical updates  
  — Updated “Flash memory” section |
| 05-Aug-2010 | 4        | Updated “Preface” section; transferred tables “List of conventions and terminology” and “Acronyms and abbreviations” to “Further information” appendix  
  Updated “Mission profile” section  
  Updated “Implementation details” section  
  Updated “SRAM” section  
  Updated “Enhanced Direct Memory Access requests (eDMA requests)” section  
  Added “Periodic Interrupt Timer (PIT)” section  
  “READ ANALOG INPUTS” section  
  — Changed “Single read analog input configuration” figure  
  — “Software BISTs to test the multiplexing circuitry” figure transferred from “Software tests” section to “Hardware BIST implementation” section  
  — Updated “Hardware BIST implementation” section  
  — Updated “Software tests” section  
  — Updated “Software BIST and/or test” table  
  Updated “Cyclic Redundancy Checker Unit (CRC)” section  
  Added “Internal RC Oscillator (IRCOSC)” section  
  Updated “Power Management Unit (PMU)” section  
  Updated “Power Supply and Monitor Function (PSM)” section  
  Updated “Both FCCU pins connected to the external device” section  
  Added “ECC logic test” appendix  
  Added “Further information” appendix |
– Added the paragraph, “Error handling should distinguish the boot time failure handling from the error handling during run-time. The latter must be carried out in a time shorter than the process safety time, while the former must be solved before exiting the boot phase.” to the end the “Failure indication time” section.
– Added the following to the end of the “Functional safety requirements for application software” section:
  - Mandatory: To cover the ISO-05-7.5.4 and ISO-05-7.4.5.2, the device shall be handled according to JEDEC standards J-STD-020 and J-STD-033.
  - Mandatory: To cover the ISO-07-6.5.4 and ISO-07-6.4.2.1, customers shall report all field failures of the devices to silicon supplier.
– Added the paragraph, “The Integrity SW should confirm that all MBIST and LBIST finished successfully and no further error is flagged. This software confirmation prevents a fault within the STCU itself from incorrectly indicating that the self-test passed.” after the Mandatory paragraph in the “Checking” subsection of the “Self-Test Control Unit (STCU)” section.
– Added note at the end of the “Preface” section: “This document is only valid if the environmental conditions given in the data sheet are maintained.”
– Added the text, “The SPC56ELx embeds three LVDs which can detect a failure in the 3.3V power supply. Considering the failure mode “Wrong Power Regulation”, a diagnostic coverage of 90% is estimated against both a soft error and DC fault.” to the end of the last paragraph in the “Power Management Unit” section.
– Added the sentence, “This hint is a special case of deviating from mandatory requirements as described in the Preface.” to the end of the NOTE in the “Read Digital Inputs” section.
– Added the following, “Implementation hint: eTimer capture register implements a two entry FIFO, but in CTU triggered mode up to 8 time values need to be stored. To avoid FIFO overflow condition, eTimer can be configured to trigger a eDMA transfer to move the captured value to specific RAM location.” to the “Software test implementation” subsection in the “Synchronize Sequential Read Input” section.
– Added the following, “eTIMER_2 input/outputs are not connected to pins on LQFP144 package. Use eTIMER_2 channels for implementing this safety function to keep the channels from eTIMER_0 or eTIMER_1 units for functions using port pins.” after the first sentence in the “Software test implementation” subsection in the “Synchronize Sequential Read Input” section.
– Added Implementation hint in the “Checking” subsection of the “Self-Test Control Unit (STCU)” section “Implementation hint: Please refer to the STCU chapter in the SPC56ELxReference Manual, “Integrity SW Operation” section for details.”
– Replaced the string ‘SIL3’ with ‘ASIL D’ in all locations to show ISO 26262 compliance.
– Changed Objective to Rationale for all Mandatory NOTE’s. Added “Error handling” subsection in the “General Information” section.
Table 24. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>09-Nov-2011</td>
<td>5</td>
<td>Updated figures “Logic scheme of the LVDD and HVDD” and “Logic scheme of the LVD_FLASH, LVD_GPIO and LVD_VREG”</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated “Single FCCU pin connected to the external device” section with updated information to include discussion of both FCCU_F[1]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>and FCCU_F[0] instead of just FCCU_F[0].</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated operating hours from 12500 hours to 12000 hours in the “Mission profile” section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated the definition of ‘Safe states’ in the “Safe state” section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added a Caution note in the “Flash memory” section about ECC single-bit correction reporting for the flash memory.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added footnote to the “Enhanced Direct Memory Access (eDMA)” section, “eDMA is a replicated module. No software action is needed</td>
</tr>
<tr>
<td></td>
<td></td>
<td>to detect faults inside this module.”</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added footnote to the “Interrupt Controller (INTC)” section, “INTC is a replicated module. No software action is needed to detect</td>
</tr>
<tr>
<td></td>
<td></td>
<td>faults inside this module.”</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Replaced all instances of “double read” with the correct term “dual read”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated all instances of F[0] and F[1] to FCCU_F[0] and FCCU_F[1], respectively, as shown in the SPC56ELx Reference Manual.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added NOTE stating: “The temperature profile is an assumption of the SPC56ELx safety analysis and shall be fulfilled during</td>
</tr>
<tr>
<td></td>
<td></td>
<td>integration into an ASIL D system.” before temperature profile tables in the “Mission profile” section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed the “Error Correction Code (ECC) module” heading to “Error Correction Status Module (ECSM)”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated all occurrences of RGM to MC_RGM.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed “Fail Safe state” to “Safe state” in entire doc.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added NOTE: “The system (for example, ECU) cannot rely on any pins, other than the SPC56ELx error output pins (FCCU_F[n]), when</td>
</tr>
<tr>
<td></td>
<td></td>
<td>those pins indicate an error.” to the “Error Out Monitor Function (ERRM)” section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added SEF (Safety Element Function) to the “Acronyms and abbreviations” table.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Replaced the text “time of more than one input signal. The signals are called encoder signals.” with “signal coming from an encoder.”</td>
</tr>
<tr>
<td></td>
<td></td>
<td>in the “Read Encoder Inputs” section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed the Frequency field in the “Software BIST and/or test” table for the ‘GPI_SWTEST_CMP’ entry to ‘Once for every acquisition’.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added “PMU Monitored Supplies” table to the “Power Monitor Unit (PMU)” section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Mandatory paragraph in “Temperature sensors” section to state that only one temp sensor needs to be read during run time,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>instead of both temperature sensors.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added these bulleted items to the “Checking” subsection in the “System Status and Configuration Module (SSCM)” section:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>- Decoupled Parallel Mode (DPM) – SSCM_STATUS[LSM] = 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>- Lock Step Mode (LSM) – SSCM_STATUS[LSM] = 1</td>
</tr>
</tbody>
</table>

– Added “Each SEMA4 unit is connected to both replicated INTC modules. This means that even in LSM when SEMA4 units are not used, a corrupted SEMA4 could trigger continuous interrupts to both INTCs. To avoid this possible failure the INTC shall have the SEMA4 interrupt masked (for example, SEMA4 units have the lowest priority in the INTCs)” to the end of the first paragraph in the "Semaphore Unit (SEMA4)” section.

– Updated the Trip time definition in the “Mission profile” section to be a maximum time of 10 hours.

– Added the sentence “This means the SIUL must use general purpose inputs which have edge detection interrupts” to the end of paragraph after the bullet list in the “Hardware elements” subsection of the “Read Encoder Inputs” section.

– Updated the acronym of the ADC register PCSR to PSCR as in the RM.

– Changed the first mandatory paragraph in the “Functional safety requirements for application software” section to “The device shall be handled according to JEDEC standards J-STD-020 and J-STD-033.”

– Split the “Software BISTs to test the multiplexing circuitry” figure into two figures. One representing ADC_SWTEST_TEST1 and the other ADC_SWTEST_TEST2.

– Added a Note to the “Internal RC Oscillator (IRCOSC)” section: If the IRCOSC is not operating due to a fault, the measurement of the IRCOSC frequency will never complete and the CMU_CSR[FSM] flag will remain set. The application shall manage detecting this condition. For example, implementing a software watchdog which monitors the CMU_CSR[FSM] flag status.

– Updated “ADC” section to show that only channels AN[0:8] are used for external safety functions. Added the text to the “Frequency-Modulated Phase-Locked Loop (FMPLL)” section discussing PLL relock: “If the FMPLL successfully relocks after a clock fault it will typically stay relocked since the locking process includes built in hysteresis between loosing and regaining the lock.”

– Added “Sphere of Replication” subsection in the “General Information” section.

– Updated the “Logic scheme of the LVD_DIG and HVD_DIG” figure to show a separate output for MC_RGM from the ‘self-test circuitry’ block.

– Changed CF to NCF in the “Configuration” subsection of the “Self-Test Control Unit (STCU)” section. The sentence now reads “....by triggering a Non-Critical Fault (NCF) that signals the FCCU....”

– Changed CF to NCF in the “Checking” subsection of the “Self-Test Control Unit (STCU)” section. The sentence now reads, “....faults by triggering a Non-Critical Fault (NCF) that signals the FCCU....”

– Removed “Once in the PST” from the Frequency column of the FLEXPWM1_SWTEST_REGCRC entry in the “Software BIST and/or test” table.

Table 24. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>09-Nov-2011</td>
<td>– Updated...</td>
</tr>
</tbody>
</table>

(cont.)
## Table 24. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 10-Aug-2012| 6        | – Moved Mandatory requirements SAG_SPC56ELx_002 and SAG_SPC56ELx_003 to the end of the “Preface”  
– Added section “I/O pin/ball configuration”.  
– Updated SSCM_STCR to SSCM_SCTR throughout.  
– Replaced each instance of PST with FTTI as per ISO.  
– Added “Recommended: To fully monitor all voltage supplies, it is recommended that an external device also provides under voltage monitors for the SPC56ELx external 3.3 V supplies (such as I/O and VREG)” to the “Power Supply and Monitor Function (PSM)” section.  
– Updated content of SAG_SPC56ELx_076 in the “Power Supply and Monitor Function (PSM)” section.  
– Updated definitions and content of the “Safe state” section. |
| 01-Sep-2012| 7        | Section 7: I/O pin/ball configuration  
– Added Table 21 “Physical pin displacements on the internal die”, and included corresponding introductory text.  
Section 3.13.3.1.4: Implementation details  
– Changed Table 5, “Software BIST and/or test”, to show a ‘Frequency’ of “Once for every acquisition”, instead of “Once after programming”, for row “enci_SWTEST_CMP”.  
Section 1: Preface  
– Added text, “The cores in the SPC56EL54xx/SPC56EL60xx can be configured...”  
– Added Mandatory text, “This document is based on the assumption that the SPC56EL54xx/SPC56EL60xxis configured to operate in LSM.”  
Section 3.3.1: Configuration  
– Added Mandatory text, “LBISTs and MBISTs shall be configured to be executed once per trip time as defined in Section “Mission profile”  
Section 3.13.5.2: Single Write PWM Outputs With Read Back  
– Updated Note in Figure 7 ‘Single Write PWM Output With Read Back configuration’ to state, “n[2] represents any FlexPWM output.”  
Section 3.13.6: Other requirements for I/O peripherals  
– Added ‘eTimer’ to bullet so it now reads, “...signals, the eTimer watchdog must...”  
Section 3.26: Error Correction Status Module (ECSM)  
– Added text, “The reporting functionality of the ECSM is disabled by default.”  
– Added Mandatory text, “Before the safety application starts executing, the error reporting shall be enabled.”  
– Added Implementation hint, “Error reporting is enabled by configuring...” |
| 14-Feb-2013| 8        | Section 1: Preface  
Added Mandatory text, “This document is only valid if the conditions given in the addendum are met.”  
Added Section 8.3: Document references |
<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>19-Jun-2013</td>
<td>9</td>
<td>Updated <a href="#">Section 8.3: Document references</a>&lt;br&gt;<a href="#">Section 3.2.1: Configuration</a>, replaced “Implementation hint: This requirement is satisfied by writing SSCM_ERROR[PAE] = 1. Each access to the BAM memory area produces a Prefetch or Data Abort exception” with “This requirement is satisfied by writing SSCM_ERROR[RAE] = 1. Each access to the BAM memory area produces a Machine Check exception.”&lt;br&gt;<a href="#">Section 3.5: Clock configuration</a>, added a new “mandatory” section.&lt;br&gt;<a href="#">Section 3.13.5.2: Single Write PWM Outputs With Read Back</a>, replaced “of the two output channels” with “of the configuration of the channels”&lt;br&gt;<a href="#">Figure 16: Logic scheme of the LVD_FLASH, LVD_GPIO and LVD_VREG</a>, replaced “PMU LVD” WITH “LVD” and “module LVD” with “redundant LVD”&lt;br&gt;<a href="#">Section 4.3.2: Single FCCU pin connected to external device</a>, added one more bullet and updated whole section accordingly and removed redundant information.</td>
</tr>
<tr>
<td>17-Sep-2013</td>
<td>10</td>
<td>Updated Disclaimer.</td>
</tr>
<tr>
<td>08-Oct-2015</td>
<td>11</td>
<td>Robust root part numbers added.</td>
</tr>
<tr>
<td>18-Jan-2018</td>
<td>12</td>
<td>Updated root part number to SPC56ELx.&lt;br&gt;Updated title of <a href="#">Table 3</a> to <a href="#">Table 12</a>.&lt;br&gt;Removed robust root part number.</td>
</tr>
</tbody>
</table>