Introduction

The STSpin32F0 devices are a system-in-package providing an integrated solution suitable for driving 3-phase BLDC motors using different driving modes. The integrated MCU (STM32F031C6 with extended temperature range, suffix 7 version) allows downloading the firmware on the field through the serial interface thanks to the embedded bootloader.

The bootloader is stored in the internal boot ROM (system memory) of the microcontroller. Its main task is to download the application program to the internal Flash memory through the serial peripheral USART.

This application note presents the general concept of the bootloader. It describes the supported peripherals and hardware requirements to be considered when using the bootloader of the STM32 microcontroller embedded in the STSpin32F0 and the bootloader protocol based on the USART.

<table>
<thead>
<tr>
<th>Part number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>STSpin32F0A</td>
<td>Advanced BLCD controller with embedded STM32 MCU</td>
</tr>
<tr>
<td>STSpin32F0B</td>
<td>Advanced single shunt BLCD controller with embedded STM32 MCU</td>
</tr>
<tr>
<td>STSpin32F0251</td>
<td>250 V 3-phase controller with MCU</td>
</tr>
<tr>
<td>STSpin32F0252</td>
<td>250 V 3-phase controller with MCU</td>
</tr>
<tr>
<td>STSpin32F0601</td>
<td>600 V 3-phase controller with MCU</td>
</tr>
<tr>
<td>STSpin32F0602</td>
<td>600 V 3-phase controller with MCU</td>
</tr>
</tbody>
</table>
1 Related documents

Please refer to the following documents available from www.st.com:

- STSPIN32F0A datasheet
- STSPIN32F0B datasheet
- STSPIN32F0251, STSPIN32F0252 datasheet
- STSPIN32F0601, STSPIN32F0602 datasheet
- STM32F031C6 datasheet (suffix 7 version)
- Application notes
  - AN2606: STM32 microcontroller system memory boot mode
  - AN3155: USART protocol used in the STM32 bootloader
STSPIN32F0 microcontroller unit

The integrated MCU is the STM32F031C6 with following main characteristics:
- Core: ARM® 32-bit Cortex®-M0 CPU, frequency up to 48 MHz
- Memories: 4 kB of SRAM, 32 kB of Flash memory
- CRC calculation unit
- Up to 16 fast I/Os for STSPIN32F0A, 20 fast I/Os for STSPIN32F0B, 21 general-purpose I/O ports for STSPIN32F0251, STSPIN32F0252, STSPIN32F0601, STSPIN32F0602
- Advanced control timer dedicated for PWM generation
- Up to 5 general purpose timers
- 12-bit ADC (up to 9 channels)
- Communication interfaces: I²C, USART, SPI
- Serial wire debug (SWD)
- Extended junction temperature range: -40 to 125 °C

2.1 Memories and boot mode

The device has the following features:
- 4kB of the embedded SRAM accessed (read/write) at the CPU clock speed with 0 wait states and featuring embedded parity checking with an "exception generation" for fail-critical applications
- The non-volatile memory is divided into two arrays
- 32 kB of the embedded Flash memory for programs and data
- Option bytes

The option bytes are used to write-protect the memory (with 4 kB granularity) and/or readout-protect the whole memory with the following options:
- Level 0: no readout protection
- Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or the boot in the RAM is selected
- Level 2: chip readout protection, debug features (Cortex-M0 serial wire) and the boot in the RAM selection disabled

At the startup the BOOT0 pin and the boot selector option bit are used to select one of the three boot options:
- Boot from the user Flash memory
- Boot from the system memory
- Boot from the embedded SRAM

The boot loader is located in the system memory. It is used to reprogram the Flash memory by using the USART on pins PA14/PA15.

The main Flash memory is aliased in the boot memory space (0x00000000), but still accessible from its original memory space (0x08000000). In other words, the Flash memory contents can be accessed starting from the address 0x00000000 or 0x08000000.
3 General bootloader description

3.1 Bootloader activation

The STSPIN32F0 bootloader is activated by applying the following pattern:
- Boot0(pin) = 1 and nBoot1(bit) = 1

The system memory boot mode can be exited by getting out from bootloader activation condition and generating hardware reset or using the Go command to execute the user code.

3.2 Bootloader identification

The STSPIN32F0 bootloader support USART peripherals to download the code to the internal Flash memory. The bootloader identifier (ID) provides information about the supported serial peripherals: ID equal to 0x10 means that it is the version of the device bootloader using one USART only.

<table>
<thead>
<tr>
<th>Supported serial peripheral</th>
<th>Bootloader ID</th>
<th>Bootloader protocol version</th>
</tr>
</thead>
<tbody>
<tr>
<td>USART1</td>
<td>0x10</td>
<td>USART (V 3.1)</td>
</tr>
</tbody>
</table>

The bootloader (protocol) version can be retrieved using the bootloader Get Version command.

The bootloader protocol's command set and sequences for each serial peripheral are the same for all STM32 devices. However, some parameters depend on the device and bootloader version:
- PID (Product ID)
- Valid RAM addresses (RAM area used during bootloader execution is not accessible) accepted by the bootloader when the Read Memory, Go and Write Memory commands are requested.
- System Memory area

Table 3 shows the values of these parameters for the STSPIN32F0 embedded microcontroller.

<table>
<thead>
<tr>
<th>PID</th>
<th>Bootloader ID</th>
<th>RAM memory</th>
<th>System memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x444</td>
<td>0x10</td>
<td>0x20000800 - 0x20000FFF</td>
<td>0x1FFEC00 - 0x1FFFF7FF</td>
</tr>
</tbody>
</table>

3.3 Hardware connection requirements

To use the USART bootloader, the host has to be connected to the PA15 (RX) and PA14 (TX) pins of the USART interface.
Figure 1. USART connection

1. Pull-up resistors should be added, if pull-up resistors are not connected in the host side. VDD = 3.3 V and 100 kΩ resistors typically, this values depend on the application and host.
2. A transceiver could be required to adapt the voltage level between the device and host (e.g. RS232).

3.4 Bootloader memory management

All write operations using bootloader commands must only be word-aligned (the address should be a multiple of 4). The number of data to be written must also be a multiple of 4 (non-aligned half page write addresses are accepted).
The STSPIN32F0 bootloader is activated by applying pattern
· Boot0(pin) = 1 and nBoot1(bit) = 1

Table 4 shows the hardware resources used by this bootloader.

### Table 4. STSPIN32F0 configuration in system memory boot mode

<table>
<thead>
<tr>
<th>Feature/peripheral</th>
<th>State</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC</td>
<td>HSI enabled</td>
<td>The system clock frequency is 24 MHz (using PLL clocked by HSI). 1 Flash Wait State</td>
</tr>
<tr>
<td>RAM</td>
<td>-</td>
<td>2 Kbyte starting from the address 0x20000000 are used by the bootloader firmware.</td>
</tr>
<tr>
<td>System memory</td>
<td>-</td>
<td>3 Kbyte starting from the address 0x1FFFFFFC00 contains the bootloader firmware.</td>
</tr>
<tr>
<td>IWDG</td>
<td>-</td>
<td>The independent watchdog (IWDG) prescaler is configured to its maximum value. It is periodically refreshed to prevent the watchdog reset in case the user previously enabled the hardware IWDG option.</td>
</tr>
<tr>
<td>USART1</td>
<td>Enabled</td>
<td>Once initialized, the USART1 configuration is 8 bits, even parity and 1 Stop bit.</td>
</tr>
<tr>
<td>USART1_RX pin</td>
<td>Input</td>
<td>PA15 pin: USART1 in the reception mode</td>
</tr>
<tr>
<td>USART1_TX pin</td>
<td>Output</td>
<td>PA14 pin: USART1 in the transmission mode</td>
</tr>
<tr>
<td>SysTick timer</td>
<td>Enabled</td>
<td>Used to automatically detect the serial baud rate from the host.</td>
</tr>
</tbody>
</table>

The system clock is derived from the embedded internal high-speed RC; no external quartz is required for the bootloader execution.

**Note:** After the device has booted in the bootloader mode, serial wire debug (SWD) communication is no longer possible until the system is reset. This is because the SWD uses the PA14 pin (SWCLK) which is already used by the bootloader (USART1_TX).
Figure 2. STSPIN32F0 bootloader selection diagram

Note: For this version the “know limitation” is that for the USART interface, two consecutive NACKs instead of 1 NACK are sent when a Read Memory or Write Memory command is sent and the RDP level is active.
5  Bootloader timing

This section presents the typical timings of the bootloader firmware that should be used to ensure correct synchronization between the host and STSPIN32F0 device.

Two types of timings will be described herein

- STSPIN32F0 device bootloader resources initialization duration
- Communication interface selection duration

After these timings, the bootloader is ready to receive and execute host commands.

5.1  Bootloader startup timing

After the bootloader reset, the host should wait until the STSPIN32F0 bootloader is ready to start the detection phase with a specific interface communication. This time corresponds to bootloader startup timing (minimum bootloader startup equal 1.612 ms), during which resources used by the bootloader are initialized.

![Bootloader startup timing description](image)

5.2  USART connection timing

USART connection timing is the time that the host should wait for between sending the synchronization data (0x7F) and receiving the first acknowledge response (0x79).
Figure 4. USART connection timing description

Host sends 0x7F
Device sends ACK
Host receives 0x79(ACK)

Device receives 0x7F
Bootloader ready to receive and execute commands

\( t_{\text{USART}} \): duration of 1 byte sending through USART (depends on baudrate)
\( t_{\text{CONFIG}} \): duration of USART peripheral configuration

Note: 1. Receiving any other character different from 0x7F (or line glitches) will cause the bootloader to start communication using a wrong baud rate. The bootloader measures the signal length between the rising edge of first 1 bit in 0x7F to the falling edge of the last 1 bit in 0x7F to deduce the baud rate value.

Note: 2. The bootloader does not re-align the calculated baud rate to standard baud rate values (i.e. 1200, 9600, 115200, etc.).

Table 5. USART bootloader minimum timings

<table>
<thead>
<tr>
<th>One USART byte sending ( t_{\text{USART}}_{\text{min}} ) [ms]</th>
<th>USART configuration ( t_{\text{CONFIG}}_{\text{min}} ) [ms]</th>
<th>USART connection [ms]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.078125</td>
<td>0.0064</td>
<td>0.16265</td>
</tr>
</tbody>
</table>
6 USART bootloader code sequence

Once the system memory boot mode is entered and the STSPIN32F0 has been configured, the bootloader code begins to scan the USART1_RX line pin, waiting to receive the 0x7F data frame: one start bit, 0x7F data bits, even the parity bit and one stop bit.

The duration of this data frame is measured using the timer. The count value of the timer is then used to calculate the corresponding baud rate factor with respect to the current system clock.

Next, the code initializes the serial interface accordingly. Using this calculated baud rate, an acknowledge byte (0x79) is returned to the host, which signals that the STSPIN32F0 is ready to receive commands.

Figure 5. USART bootloader code sequence diagram

6.1 Choosing the baud rate

The calculation of the serial baud rate for the USART1, from the length of the first byte that is received, is used to operate the bootloader within a wide range of baud rates. However, the upper and lower limits have to be kept, in order to ensure the proper data transfer.

For a correct data transfer from the host to the microcontroller, the maximum deviation between the internal initialized baud rate for the USART1 and the real baud rate of the host should be below 2.5%. The deviation (fB,in percent) between the host baud rate and the microcontroller baud rate can be calculated using the following formula
Equation 1

\[ f_B = \left( \frac{MCU \text{ baud rate} - Host \text{ baud rate}}{MCU \text{ baud rate}} \right) \times 100 \% \text{ where } f_B \leq 2.5 \% \] (1)

This baud rate deviation is a nonlinear function depending on the CPU clock and the baud rate of the host. The maximum of the function \( f_B \) increases with the host baud rate. This is due to the smaller baud rate prescale factors, and the implied higher quantization error.

The lowest tested baud rate (\( B_{\text{LOW}} \)) is 1200. Baud rates below \( B_{\text{LOW}} \) would cause the timer to overflow. In this event, the USART1 would not be correctly initialized. \( B_{\text{HIGH}} \) is the highest baud rate for which the deviation still does not exceed the limit.

All baud rates between \( B_{\text{LOW}} \) and \( B_{\text{HIGH}} \) are below the deviation limit.

The highest tested baud rate (\( B_{\text{HIGH}} \)) is 115200.

## 6.2 USART bootloader command set

The supported commands are listed in Table 6. For the detailed description of each command, refer to the AN3155 USART protocol used in the STM32 bootloader.

Refer to the STM32 product datasheets and to the “STM32 microcontroller system memory boot mode” application note (AN2606) to know which memory areas are valid for these commands.

### Table 6. USART bootloader commands

<table>
<thead>
<tr>
<th>Command (1)</th>
<th>Code</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Get</td>
<td>0x00</td>
<td>Gets the version and the allowed commands supported by the current version of the bootloader</td>
</tr>
<tr>
<td>Get Version and Read Protection Status (2)</td>
<td>0x01</td>
<td>Gets the bootloader version and the Read Protection status of the Flash memory</td>
</tr>
<tr>
<td>Get ID (2)</td>
<td>0x02</td>
<td>Gets the MCU ID</td>
</tr>
<tr>
<td>Read Memory</td>
<td>0x11</td>
<td>Reads up to 256 bytes of the memory starting from an address specified by the application</td>
</tr>
<tr>
<td>Go (3)</td>
<td>0x21</td>
<td>Jumps to the user application code located in the internal Flash memory or in the SRAM</td>
</tr>
<tr>
<td>Write Memory (3)</td>
<td>0x31</td>
<td>Writes up to 256 bytes to the RAM or Flash memory starting from an address specified by the application</td>
</tr>
<tr>
<td>Erase (3), (4)</td>
<td>0x43</td>
<td>Erases from one to all the Flash memory pages</td>
</tr>
<tr>
<td>Extended Erase (3), (4)</td>
<td>0x44</td>
<td>Erases from one to all the Flash memory pages using the two byte addressing mode</td>
</tr>
<tr>
<td>Write Protect</td>
<td>0x63</td>
<td>Enables the write protection for some sectors</td>
</tr>
<tr>
<td>Write Unprotect</td>
<td>0x73</td>
<td>Disables the write protection for all Flash memory sectors</td>
</tr>
<tr>
<td>Readout Protect</td>
<td>0x82</td>
<td>Enables the read protection</td>
</tr>
<tr>
<td>Readout Unprotect (2)</td>
<td>0x92</td>
<td>Disables the read protection</td>
</tr>
</tbody>
</table>

1. If a denied command is received or an error occurs during the command execution, the bootloader sends the NACK byte and goes back to command checking.
2. Read protection - when the RDP (read protection) option is active, only this limited subset of commands is available. All other commands are NACKed and have no effect on the device. Once the RDP has been removed, the other commands become active.
3. Refer to the STM32 product datasheets and to the “STM32 microcontroller system memory boot mode” application note (AN2606) to know which memory areas are valid for these commands.
4. Erase (0x43) and Extended Erase (0x44) are exclusive. A device may support either the Erase command or the Extended Erase command but not both.
7 Communication safety

All communications from the programming tool (PC) to the device are verified by
1. Checksum: received blocks of data bytes are XORed. A byte containing the computed XOR of all previous bytes is added to the end of each communication (checksum byte). By XORing all received bytes, data + checksum, the result at the end of the packet must be 0x00
2. For each command the host sends a byte and its complement (XOR = 0x00)
3. UART: parity check active (even parity)

Each packet is either accepted (ACK answer) or discarded (NACK answer)
- ACK= 0x79
- NACK = 0x1F
## Revision history

Table 7. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>21-Dec-2017</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td>2-Dec-2019</td>
<td>2</td>
<td>Added STSPIN32F08, STSPIN32F0251, STSPIN32F0252, STSPIN32F0601, STSPIN32F0602 part numbers; minor changes.</td>
</tr>
</tbody>
</table>
List of tables

Table 1. Applicable products .......................................................... 1
Table 2. STSPIN32F0 embedded bootloader ........................................... 4
Table 3. STSPIN32F0 bootloader parameters ........................................ 4
Table 4. STSPIN32F0 configuration in system memory boot mode .................. 6
Table 5. USART bootloader minimum timings ......................................... 9
Table 6. USART bootloader commands ............................................... 11
Table 7. Document revision history ..................................................... 13
List of figures

Figure 1. USART connection ................................................................. 5
Figure 2. STSPIN32F0 bootloader selection diagram ................................................ 7
Figure 3. Bootloader startup timing description ..................................................... 8
Figure 4. USART connection timing description .................................................... 9
Figure 5. USART bootloader code sequence diagram ............................................... 10