Introduction

This application note serves as a guide on how to use the IBIS (I/O buffer information specification) models of STMicroelectronics STM32 32-bit Arm® Cortex® MCUs and MPUs. This document is also a guide in how to use the external peripherals to perform board-level simulations with the HyperLynx® SI (signal integrity) software to address SI issues.

In order to use a concrete case, this application uses an STM32F7 Series device as an example. All the information and conclusions can be extrapolated to all the STM32 32-bit Arm® Cortex® MCUs and MPUs.

The STM32F7 Series devices are based on Arm® Cortex®-M7 with FPU (floating point unit) processor. These devices were developed to provide a low-cost platform that meets the needs of a MCU implementation. They have a reduced pin count and perform a low-power consumption while delivering an outstanding computational performance and a low-interrupt latency.

The STM32F7 Series devices have a frequency of up to 216 MHz and a system speed of up to 100 MHz when interfacing with a high-speed interface such as SDRAM (synchronous dynamic random-access memory).

As the signal speed increases it creates SI and EMC (electromagnetic compliance) issues. These issues could be detected via test equipments as a signal degradation: overshooting, undershooting, ringing, crosstalk or timing delay.

The signal degradation could be caused by a board design failure on certification (CE/FCC) or by timing violation issues between the IC (integrated circuit) drivers and the receiver. The accent should be put on getting the designs right the first time, avoiding costly over design, and saving recurrent layouts and prototypes. Therefore, performing a SI simulation is very important before doing any prototype.
Contents

1 General information ......................................................... 4

2 SI fundamentals and STM32 signals ................................. 5
  2.1 Signal integrity fundamentals ........................................ 5
    2.1.1 Signal integrity ..................................................... 5
    2.1.2 Transmission line .................................................. 5
    2.1.3 Transmission line model .......................................... 5
    2.1.4 Characteristic impedance ......................................... 7
  2.2 IBIS model .............................................................. 7
    2.2.1 IC modeling ......................................................... 7
    2.2.2 Basic structure of an IBIS file ................................... 8

3 STM32 MCUs and MPUs IBIS model selection/selector ............... 10
  3.1 GPIO structure .......................................................... 10
  3.2 Model selector .......................................................... 10
  3.3 Example of model selector on STM32F746xx MCU ................. 10

4 Application example with HyperLynx simulator ...................... 12
  4.1 HyperLynx simulation with SDRAM ............................... 12
    4.1.1 SDRAM signals ..................................................... 12
    4.1.2 SDRAM simulation ................................................ 13
  4.2 HyperLynx simulation with QUADSPI ............................ 18
    4.2.1 QUADSPI signals ................................................ 18
    4.2.2 QUADSPI simulation .............................................. 19

5 References ................................................................. 23

6 Terminology ............................................................... 24

7 Revision history .......................................................... 25
## List of figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Transmission line at high frequency</td>
<td>5</td>
</tr>
<tr>
<td>2</td>
<td>Transmission line with IC modeling</td>
<td>7</td>
</tr>
<tr>
<td>3</td>
<td>IBIS editor</td>
<td>8</td>
</tr>
<tr>
<td>4</td>
<td>IBIS data</td>
<td>9</td>
</tr>
<tr>
<td>5</td>
<td>SDRAM schematic</td>
<td>12</td>
</tr>
<tr>
<td>6</td>
<td>32F746GDISCOVERY schematic</td>
<td>13</td>
</tr>
<tr>
<td>7</td>
<td>32F746GDISCOVERY PCB</td>
<td>14</td>
</tr>
<tr>
<td>8</td>
<td>Signal selection</td>
<td>14</td>
</tr>
<tr>
<td>9</td>
<td>Assign IBIS model</td>
<td>15</td>
</tr>
<tr>
<td>10</td>
<td>Free-form schematic</td>
<td>15</td>
</tr>
<tr>
<td>11</td>
<td>Waveform with IO speed of 0x00</td>
<td>16</td>
</tr>
<tr>
<td>12</td>
<td>Waveform with IO speed of 0x10</td>
<td>17</td>
</tr>
<tr>
<td>13</td>
<td>Waveform with IO speed of 0x11</td>
<td>17</td>
</tr>
<tr>
<td>14</td>
<td>QUADSPI schematic NOR memory interface</td>
<td>18</td>
</tr>
<tr>
<td>15</td>
<td>QUADSPI schematic STM32 interface</td>
<td>18</td>
</tr>
<tr>
<td>16</td>
<td>Signal selection</td>
<td>19</td>
</tr>
<tr>
<td>17</td>
<td>Free-form schematic QSPI_CLK</td>
<td>20</td>
</tr>
<tr>
<td>18</td>
<td>Waveform with R44=0 Ohm</td>
<td>20</td>
</tr>
<tr>
<td>19</td>
<td>Waveform with R44=33 Ohm</td>
<td>21</td>
</tr>
<tr>
<td>20</td>
<td>Terminator Wizard menu</td>
<td>21</td>
</tr>
<tr>
<td>21</td>
<td>Waveform with R44=40.6 Ohm</td>
<td>22</td>
</tr>
</tbody>
</table>
1 General information

This application note information and conclusions can be extrapolated to all the STM32 32-bit Arm® Cortex® MCUs and MPUs.

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.
2 SI fundamentals and STM32 signals

2.1 Signal integrity fundamentals

When the board traces carry signals containing high frequencies, special attention should be given to the design traces that match the impedance of the driver and the receiver devices.

The longer the trace, or the greater the frequencies involved, the greater the need to control the trace impedance. The PCB (printed circuit board) manufacturer controls the impedance by varying the dimensions and the spacing of a particular trace or laminate. Any impedance mismatch can be extremely difficult to analyze once a PCB is loaded with any components.

2.1.1 Signal integrity

“Signal integrity” refers to the process of understanding and controlling behaviors of an ideal digital signal. It is a critical element for any new digital PCB design as the clock speeds have increased by more than hundreds of megahertz. At high speeds, some issues like signal and clock distortions, rise and fall time-edge distortion, setup timing violations and propagation delay times may appear.

2.1.2 Transmission line

A transmission line can be defined as the conductive connection between a driver and a receiver. At low frequencies a wire or a PCB trace can be considered to be an ideal circuit (resistive), but at high frequencies, AC (alternated current) circuit characteristics are dominated with inductances and capacitances.

2.1.3 Transmission line model

![Figure 1. Transmission line at high frequency](MSv41168V2)
The signals on a transmission line travel at a speed that depends on the surrounding medium. The propagation delay is the inverse of propagation velocity.

Equation 1:

\[ V = \frac{c}{\sqrt{\varepsilon_r}} \]

Equation 2:

\[ TD = \frac{\sqrt{\varepsilon_r}}{c} \]

Where:

- \( v \): propagation velocity, in meters/second
- \( c \): speed of light in a vacuum \( (3 \times 10^8 \text{ m/s}) \)
- \( \varepsilon_r \): dielectric constant
- \( TD \): time delay for a signal to propagate down a transmission line of length \( x \)

The propagation delay can also be determined from the equivalent circuit model of the transmission line:

Equation 3:

\[ TD = \sqrt{LC} \]

Where:

- \( TD \): is the time delay for a signal to propagate down a transmission line of length \( x \)
- \( L \): is the total series inductance for the length of the line
- \( C \): is the total shunt capacitance for the length of the line.

The propagation delay is about 3.5 ps/mm in air where the dielectric constant is 1.0. In FR-4 PCBs, the propagation delay is about 7 to 7.5 ps/mm and the dielectric constant is 3.9 to 4.5.

The PCB traces act as transmission lines when the line delay is equal to or greater than 1/6 the rise (or fall) time.

The critical length equals 1/6 of the transition electrical length, and the transition electrical length equals to the rise (or fall) times \( x / (\text{propagation delay}) \).

Example: For a 2 nanosecond rise time the critical length is 47.6 mm.
2.1.4 Characteristic impedance

The characteristic impedance (Zo) of the transmission line is defined by:

Equation 4:

\[ Z_o = \sqrt{\frac{L}{C}} \]

Where:
- \( L \): is in henries per unit length
- \( C \): is in farads per unit length.

At very high frequency or with very lossy lines, the resistive loss become significant.

2.2 IBIS model

The IBIS is a behavioral model that describes the electrical characteristics of the digital inputs and outputs of a device through V/I (voltage versus current) and V/T (voltage versus time) data without disclosing any proprietary information.

The IBIS models are intended to be used for signal integrity analysis on systems boards. These models allow system designers to simulate and therefore foresee fundamental signal integrity concerns in the transmission line that connects different devices.

The potential problems that can be analyzed by means of the simulations include among others:
- The degree of energy reflected back to the driver from the wave that reaches the receiver due to mismatched impedance in the line
- Crosstalk
- Ground and power bounce
- Overshoot or undershoot
- Line termination analysis

2.2.1 IC modeling

The Figure 2 below shows an example of two ICs modeling:

**Figure 2. Transmission line with IC modeling**
2.2.2 Basic structure of an IBIS file

- **Header**
  - File name, date, version, source, notes, copyright, etc.

- **Component model data**
  - Default package data (L_pkg, R_pkg, C_pkg)
  - Complete pin list (pin name, signal name, buffer name, and optional L_pin, R_pin, C_pin)
  - Differential pin pairs, on-die terminators, buffer selector, etc.

- **IO model data**
  - All buffer models for the component must be defined in the file
  - Each flavor of a programmable buffer is separate model

As shown in *Figure 3* and *Figure 4* below, the HyperLynx visual IBIS editor is used to open the STM32F746 and the SDRAM (MT48LC4M32B2B5-6A) and to view their characteristics such as the rising and the falling waveforms.

*Figure 3. IBIS editor*
Figure 4. IBIS data
3 STM32 MCUs and MPUs IBIS model selection/selector

This section presents the IBIS model selector of the available GPIO (general-purpose input/output) pin in STM32 MCUs and MPUs.

3.1 GPIO structure

The GPIO includes below features:
- Output driver
- Input buffer
- Pull-up and pull-down
- Electrostatic discharge (ESD) protection
- Input hysteresis
- Level shifter
- Control logic.

3.2 Model selector

The GPIO pins can be selected following below parameters depending on the application needs:
- Two operating voltage ranges:
  - V33 (3.3V): refer to 2.7 V to 3.6 V external voltage range VDDx
  - V18 (1.8V or lv): refer to 1.7 V (see note below) to 2.7 V external voltage range VDDx
- Four or less output buffer speed control depending on the required frequency:
  - 00 (Low speed)
  - 01 (Medium speed)
  - 10 (Fast speed)
  - 11 (High speed)
- Controllable internal pull-up and pull-down resistor (enabled/disabled): PD/PU
- Specific IO pins are used to cover special functions: USB and I2C. The same IO is also available as GPIO pin.

Note: For more details, refer to the specific STM32 device datasheet on the section I/O port characteristics and also to the corresponding STM32 reference manual on the section General purpose I/O (GPIO) for software configuration and selection.

3.3 Example of model selector on STM32F746xx MCU

The example below keeps the same selected IO/Pin as in Section 2.2.2. The pin is H14 port PG8. This pin belongs to the family "io8p_arsudq_ft" of IO buffer.

In Table 1 below, the pin H14 with selected GPIO configurations is highlighted in different colors as per table footnote legend.
Table 1. I/Os in/output buffer for "io8p_arsudq_ft" selector

<table>
<thead>
<tr>
<th>IO model name selection (io8p_ar3wsudq_ft)</th>
<th>IO Parameters</th>
<th>Voltage range</th>
<th>Buffer speed</th>
<th>Pull up/ Pull down</th>
</tr>
</thead>
<tbody>
<tr>
<td>io8p00(1)_ar3wsudq_ft_pd(2)_lv(3) &quot;SPEED00 1P8V, PD=40kOhm&quot;</td>
<td>1.7 V to 2.7 V(3)</td>
<td>Low speed(1)</td>
<td>Pull down 40 K(2)</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p00_ar3wsudq_ft_pu_lv &quot;SPEED00 1P8V, PU=40kOhm&quot;</td>
<td>1.7 V to 2.7 V(3)</td>
<td>Low speed(1)</td>
<td>Pull down 40 K(2)</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p01_ar3wsudq_ft_pd_lv &quot;SPEED01 1P8V, PD=40kOhm&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>Medium speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p01_ar3wsudq_ft_pu_lv &quot;SPEED01 1P8V, PU=40kOhm&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>Medium speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p01_ar3wsudq_ft lv &quot;SPEED01 1P8V&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>Medium speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p10_ar3wsudq_ft_pd_lv &quot;SPEED10 1P8V, PD=40kOhm&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>Fast speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p10_ar3wsudq_ft_pu_lv &quot;SPEED10 1P8V, PU=40kOhm&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>Fast speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p10_ar3wsudq_ft lv &quot;SPEED10 1P8V&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>High speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p11_ar3wsudq_ft_pd_lv &quot;SPEED11 1P8V, PD=40kOhm&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>High speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p11_ar3wsudq_ft_pu_lv &quot;SPEED11 1P8V, PU=40kOhm&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>High speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p11_ar3wsudq_ft lv &quot;SPEED11 1P8V&quot;</td>
<td>1.7 V to 2.7 V</td>
<td>High speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p00_ar3wsudq_ft_pd &quot;SPEED00, PD=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Low speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p00_ar3wsudq_ft_pu &quot;SPEED00, PU=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Low speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p00_ar3wsudq_ft &quot;SPEED00&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Low speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p01_ar3wsudq_ft_pd &quot;SPEED01, PD=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Medium speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p01_ar3wsudq_ft_pu &quot;SPEED01, PU=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Medium speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p01_ar3wsudq_ft &quot;SPEED01&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Medium speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p10_ar3wsudq_ft_pd &quot;SPEED10, PD=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Fast speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p10_ar3wsudq_ft_pu &quot;SPEED10, PU=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Fast speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p10_ar3wsudq_ft &quot;SPEED10&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>Fast speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p11_ar3wsudq_ft_pd &quot;SPEED11, PD=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>High speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p11_ar3wsudq_ft_pu &quot;SPEED11, PU=40kOhm&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>High speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
<tr>
<td>io8p11_ar3wsudq_ft &quot;SPEED11&quot;</td>
<td>2.7 V to 3.6 V</td>
<td>High speed</td>
<td>Pull down 40 K</td>
<td>Pull up 40 K</td>
</tr>
</tbody>
</table>

1. On this IBIS model name selection, the fragment "XX" on "io8pXX_ar3wsudq_ft_pu_lv" defines the speed. 00 = low speed, 01 = medium speed, 10 = fast speed, 11 = high speed. Refer to column "Buffer speed" in this table.
2. On this IBIS model name selection, the fragment "YY" on "io8p00_ar3wsudq_ft_YY_lv" defines the pull-up or pull-down. The value "pu" = pull down, "pd" = pull down, [empty] = disabled.
3. On this IBIS model name selection, the fragment "ZZ" on "io8p00_ar3wsudq_ft_pd_XX" defines the voltage range. The value "lv" = 1.7 to 2.7 V, [empty] = 2.7 to 3.6 V.
4 Application example with HyperLynx simulator

4.1 HyperLynx simulation with SDRAM

This design example shows how to perform a simulation with HyperLynx on MCU Discovery board with STM32F746 (32F746GDISCOVERY). The SDRAM data bus are the critical signals on this PCB board to be analyzed.

4.1.1 SDRAM signals

The FMC controller, and in particular the SDRAM memory controller, has many signals, most of them have similar functionalities and work together. The controller I/O signals could be split in four groups as follows:

- **Address group**: consists of row and column address and bank address
- **Command group**: includes the row address strobe (NRAS), the column address strobe (NCAS), and write enable (SDWE)
- **Control group**: includes chip select bank1 and bank2 (SDNE0/1), clock enable bank1 and bank2 (SDCKE0/1), and output byte mask for write access (DQM)
- **Data group/lane** contains x8/x16/x32 signals and the data mask (DQM)

In this Discovery board the memory used is an SDRAM with x16 bus widths and have two data group lanes from Micron (part number: MT48LC4M32B2B5-6A) as shown in Figure 5 below:

![Figure 5. SDRAM schematic](image.png)
4.1.2 SDRAM simulation

The following sequence describes the steps for design and simulation:

- **Step 1**: schematic design

  The schematic shown in Figure 5 is the connected signal between the SDRAM and the STM32F746 (FMC_xx).

- **Step 2**: PCB design

  Use the gerber viewer Gerbv 2.6.1 to see the PCB design. Figure 6 shows the PCB design of the CPU board with STM32F746 and SDRAM chips are placed close to each other, where SDRAM is on the left side.

![Figure 6. 32F746GDISCOVERY schematic](image-url)
• **Step 3:** translate PCB board file to simulation file

Using the HyperLynx simulation tool from Mentor Graphics® to do PCB board simulation. Run HyperLynx and open the MB1191B-V14.paf file, and then translate it to MB1191B-V14.hpy file for simulation as shown in Figure 7.

*Note:* This Discovery board layout was designed with Zuken CADStar, so to do simulation with HyperLynx, use PAF file with the same file name.

• **Step 4:** select the signal to simulate.
  - **Step 4.1:** open the MB1191B-V14.hpy file.
  - **Step 4.2:** select the signal to simulate (for example SDRAM FMC_D10). Go to Select in upper menu and choose Net by Name for SI Analysis (see Figure 8).

![Figure 7. 32F746GDISCOVERY PCB](image)

![Figure 8. Signal selection](image)
• **Step 5:** assign IBIS model for STM32F746 and MT48LC4M32B2B5.

The IBIS model is usually available on the manufacturer’s website. The IBIS Model file associated with STM32F746 can be downloaded from the STMicroelectronics web site at [www.st.com](http://www.st.com) and for MT48LC4M32B2B5 can be downloaded from Micron website.

After downloading the model for each IC and add it to the HyperLynx lib path. Assign the IBIS model for each signal vs IC *Figure 9:*

![Figure 9. Assign IBIS model](image)

• **Step 6:** export the selected signal to the free-form schematic and configure the stack-up information.

![Figure 10. Free-form schematic](image)
• **Step 7:** configure and start the simulation.

Set the frequency to 108 MHz and the Duty to 50% (see Figure 11).

**Figure 11. Waveform with IO speed of 0x00**

• **Step 8:** compare and analyze the results by changing IO speed selection for STM32F746 (in red FMC_SDRAM coming out of STM32F7 and in green waveform at SDRAM input)

In the previous steps, the IO speed was set to 0x00. The data signal in red coming out of the STM32F746 is already distorted: square shape with reduced swing and straight slope due to IO speed limitation. The maximum IO frequency with this setting is 8 MHz and rise time of 100 ns. This can be explained by output signal transitions under the loading conditions $C_{\text{ref}}$ and $R_{\text{ref}}$ for IO buffer model at lower speed 0x00.

In order to improve the shape of the waveform at the output of STM32F476, the IO speed must be changed to handle more signal frequency content to 0x10 (IO maximum frequency of 100 MHz) and 0x11 (IO maximum frequency of 180 MHz) (see Figure 12 below):
Using the right configuration of IOs speed to match frequency content of target signal is a must for a good SI without any distortion.
4.2 HyperLynx simulation with QUADSPI

4.2.1 QUADSPI signals

Figure 14. QUADSPI schematic NOR memory interface

Figure 15. QUADSPI schematic STM32 interface
4.2.2 QUADSPI simulation

The following sequence describes the steps for design and simulation of clock signal for QUADSPI interface:

- **Step 1:** schematic design

  The schematic shown in *Figure 14* and *Figure 15* is the connected signal between the serial NOR Flash memory and the STM32F746 (QSPI_xx).

- **Step 2:** open PCB board file to simulation QUADSPI

  Run HyperLynx and open the **MB1191B-V14.hpy** file for simulation.

- **Step 3:** select the signal to simulate

  Select the clock signal to simulate (for example QSPI_CLK/ PB2). Go to Select in upper menu and choose Net by Name for SI Analysis (see *Figure 16*).

**Figure 16. Signal selection**

- **Step 4:** assign IBIS model for STM32F746 and N25Q128A13EF840E

  The IBIS model is usually available on the manufacturer’s website. The IBIS model file associated with STM32F746 can be downloaded from the STMicroelectronics web site at **www.st.com** and for N25Q128A13EF840E can be downloaded from Micron web site.

  After downloading the model for each IC and add it to the HyperLynx lib path. Assign the IBIS model for each signal vs IC *Figure 16*.

- **Step 5:** export the selected signal to the free-form schematic and configure the stack-up information.
1. This figure means to illustrate the overview of the process. For more detailed information refer to the tool itself.

- **Step 6**: configure and start the simulation.
  Set the frequency to 108 MHz and the Duty to 50% (see Figure 18).

- **Step 7**: compare and analyze the results by changing R44 serial resistor.
  In the previous steps, the series source termination resistor was 0 Ohm, the green waveform (at input of QSPI memory) is showing an overshooting and undershooting due to mismatching of the characteristic impedance. This type of termination requires that the sum of the buffer impedance and the value of the resistor be equal to the characteristic impedance of the line.
  Double click on the R44 and change its value to 33 Ohm, see Figure 19 below.
An improvement of shape of clock output from STM32 can be observed. Else, the Terminator Wizard can be run to analyze the selected net and suggest the optimum termination values for R44.

When Apply values is selected, the serial resistor R44 takes the value in this schematic, which is 40.6 Ohm. See the shape of the wave with simulation in Figure 21 below:
The Termination Wizard analyzes the selected net, presents a list of trace statistics and makes suggestions for the optimum value of R. It takes into account the capacitive loading of the receiver ICs, total line length, and driver impedance.
5 References

6 Terminology

**SI**: Signal integrity, denotes the correct timing and quality of the signal.

**EMC**: Electromagnetic compatibility, refers to the ability of an electrical device to work satisfactorily in its electromagnetic environment without adversely influencing the surrounding devices, or being influenced by them.

**IBIS**: Input/output buffer information specification is a behavioral-modeling specification. It is a standard for describing the analog behavior of the buffers of a digital device using plain ASCII text formatted data.

**IO**: Input and output words.

**FR4**: is an abbreviation for flame resistant 4, is a type of material used for making a printed circuit board (PCB). It describes the board itself with no copper covering.

**SDRAM**: Synchronous dynamic random access memory.

**QUADSPI**: is a specialized communication interface targeting single, dual or quad SPI Flash memories.
7 Revision history

Table 2. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>01-Apr-2016</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td>04-Sep-2019</td>
<td>2</td>
<td>Updated all the document to include MPUs on its scope.</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST’s terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers’ products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved