Introduction

A real-time clock (RTC) is a computer clock that keeps track of the current time. Although the RTCs are often used in personal computers, servers and embedded systems, they are also present in almost any electronic device that requires an accurate time keeping. The microcontrollers supporting the RTC can be used for chronometers, alarm clocks, watches, small electronic agendas, and many other devices.

This application note describes the features of the real-time clock (RTC) controller embedded in the ultra-low-power STM32 microcontrollers and the steps required to configure the RTC for the use with the calendar, alarm, periodic wakeup unit, tamper detection, timestamp and calibration applications. In this document, the STM32 microcontroller terminology applies to the products listed in Table 1.

Software examples are then provided to show how to use the RTC in the low-power modes and how to ensure the tampering detection and timestamp while the main supply is switched off and the MCU is supplied by an alternate battery. One example shows also a possible implementation of the smooth calibration features.

The X-CUBE-RTC embedded software package is delivered with this application note, containing the source code of the RTC examples and all the embedded software modules required to run the examples.

Table 1. Applicable products

<table>
<thead>
<tr>
<th>Type</th>
<th>Product series and part number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Microcontrollers</td>
<td>STM32F0 Series, STM32F2 Series, STM32F3 Series, STM32F4 Series, STM32F7 Series, STM32L0 Series,</td>
</tr>
<tr>
<td></td>
<td>STM32L1 Series, STM32L4 Series, STM32WB Series, X-CUBE-RTC</td>
</tr>
</tbody>
</table>
Contents

1 Overview of the STM32 MCUs advanced RTC

1.1 RTC calendar

1.1.1 Software calendar

1.1.2 RTC hardware calendar

1.1.3 Initializing the calendar

1.1.4 RTC clock configuration

1.2 RTC alarms

1.2.1 RTC alarm configuration

1.2.2 Alarm sub-second configuration

1.3 RTC periodic wakeup unit

1.3.1 Programming the auto-wakeup unit

1.3.2 Maximum and minimum RTC wakeup period

1.4 Digital smooth calibration

1.4.1 RTC calibration basics

1.4.2 Methodology

1.5 Synchronizing the RTC

1.6 RTC reference clock detection

1.7 Time-stamp function

1.8 RTC tamper detection function

1.8.1 Edge detection on tamper input

1.8.2 Level detection on tamper input

1.8.3 Timestamp on tamper detection event

1.9 Backup registers

1.10 Alternate function RTC outputs

1.10.1 RTC_CALIB output

1.10.2 RTC_ALARM output

1.11 RTC security aspects

1.11.1 RTC register write protection

1.11.2 Enter/exit initialization mode

1.11.3 RTC clock synchronization

2 Advanced RTC features
List of tables

Table 1. Applicable products .................................................. 1
Table 2. Steps to initialize the calendar ..................................... 8
Table 3. Calendar clock equal to 1 Hz with different clock sources .... 10
Table 4. Steps to configure the alarm ......................................... 12
Table 5. Alarm combinations .................................................... 12
Table 6. Alarm sub-second mask combinations .............................. 14
Table 7. Steps to configure the auto-wake up unit ...................... 15
Table 8. Timebase/wakeup unit period resolution with clock configuration 1 ........................................ 16
Table 9. Min. and max. timebase/wakeup period when RTCCLK= 32768 .......................... 17
Table 10. Time-stamp features .................................................. 24
Table 11. Tamper features (edge detection) ................................. 25
Table 12. Tamper features (level detection) ................................. 27
Table 13. RTC_CALIB output frequency versus clock source ........ 29
Table 14. Advanced RTC features ............................................. 33
Table 15. Tampering detection status when power-on reset is detected ................................. 51
Table 16. Tampering detection status when a tamper event is detected ........................................ 51
Table 17. Tampering detection status when reset is detected ........ 51
Table 18. Tampering detection status when tamper event is detected ................................. 51
Table 19. Document revision history ........................................... 52
List of figures

Figure 1. RTC calendar fields ................................................. 7
Figure 2. Example of calendar displayed on an LCD ............................................. 7
Figure 3. STM32F2, STM32F4, STM32L0 and STM32L1 Series
  RTC clock sources ................................................................... 9
Figure 4. STM32F0, STM32F3, STM32F7, STM32L4 and STM32WB Series
  RTC clock sources ................................................................... 9
Figure 5. Prescalers from RTC clock source to calendar unit ................................ 10
Figure 6. Alarm A fields ................................................................ 11
Figure 7. Alarm sub-second field .................................................. 13
Figure 8. Prescalers connected to the timebase/wakeup unit for configuration 1 .... 16
Figure 9. Prescalers connected to the wakeup unit for configurations 2 and 3 .... 17
Figure 10. Typical crystal accuracy plotted against temperature ..................... 19
Figure 11. Smooth calibration block .............................................. 19
Figure 12. RTC shift register ...................................................... 21
Figure 13. RTC reference clock detection ........................................ 22
Figure 14. Time-stamp event procedure ......................................... 23
Figure 15. Tamper with edge detection .......................................... 25
Figure 16. Tamper with level detection ........................................... 26
Figure 17. Tamper sampling with precharge pulse ................................... 26
Figure 18. RTC_CALIB clock sources ........................................... 28
Figure 19. Alarm flag routed to RTC_ALARM output .......................... 30
Figure 20. Periodic wakeup routed to RTC_ALARM pinout ....................... 30
Figure 21. Application example flowchart ....................................... 40
Figure 22. STM32L476 evaluation board ........................................ 41
Figure 23. STM32L476RG Nucleo board ......................................... 45
Figure 24. STM32L053R8 Nucleo board ........................................... 49
Figure 25. LED LD2 behavior ..................................................... 49
Overview of the STM32 MCUs advanced RTC

The real-time clock (RTC) embedded in STM32 Arm-based MCUs acts as an independent binary-coded decimal (BCD) timer/counter. The RTC can be used to provide a full-featured calendar, alarm, periodic wakeup unit, digital calibration, synchronization, timestamp, and an advanced tamper detection.

Refer to Table 14: Advanced RTC features for the complete list of features available on each device.

1.1 RTC calendar

A calendar keeps track of the time (hours, minutes and seconds) and date (day, week, month, year).

The RTC calendar offers the following features to easily configure and display the calendar data fields:

- Calendar with:
  - Sub-seconds (not programmable)
  - Seconds
  - Minutes
  - Hours in 12-hour or 24-hour format
  - Day of the week (day)
  - Day of the month (date)
  - Month
  - Year

- Calendar in binary-coded decimal (BCD) format
- Automatic management of 28-, 29- (leap year), 30-, and 31-day months
- Daylight saving time adjustment programmable by software

---

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.
1. RTC_DR, RTC_TR are RTC date and time registers.
2. The sub-second field (RTC_SSR) is the value of the synchronous prescaler counter. This field is not writable.

### 1.1.1 Software calendar

A software calendar can be a software counter (usually 32-bit long) that represents the number of seconds. The software routines convert the counter value to hours, minutes, day of the month, day of the week, month and year. This data can be converted to BCD format and displayed on a standard LCD. Conversion routines use a significant program memory space and are CPU-time consuming, which may be critical in certain real-time applications.

### 1.1.2 RTC hardware calendar

When using the RTC calendar, the software conversion routines are no longer needed because their functions are performed by hardware.

The STM32 RTC calendar is provided in BCD format. This avoids binary to BCD software conversion routines, that save system resources.
1.1.3 Initializing the calendar

*Table 2* describes the steps required to correctly configure the calendar time and date.

**Table 2. Steps to initialize the calendar**

<table>
<thead>
<tr>
<th>Step</th>
<th>What to do</th>
<th>How to do it</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Disable the RTC registers write protection</td>
<td>Write 0xCA and then 0x53 into the RTC_WPR register</td>
<td>RTC registers can be modified</td>
</tr>
<tr>
<td>2</td>
<td>Enter Initialization mode</td>
<td>Set INIT bit to ‘1’ in RTC_ISR register</td>
<td>The calendar counter is stopped to allow its update</td>
</tr>
<tr>
<td>3</td>
<td>Wait for the confirmation of Initialization mode (clock synchronization)</td>
<td>Poll INITF bit of in RTC_ISR until it is set</td>
<td>It takes around 2 RTCCLK clock cycles due to clock synchronization.</td>
</tr>
<tr>
<td>4</td>
<td>Program the prescaler values if needed</td>
<td>RTC_PRER register: Write first the synchronous value and then write the asynchronous value</td>
<td>By default, the RTC_PRER prescalers register is initialized to provide 1Hz to the Calendar unit when RTCCLK = 32768Hz</td>
</tr>
<tr>
<td>5</td>
<td>Load time and date values in the shadow registers</td>
<td>Set RTC_TR and RTC_DR registers</td>
<td>-</td>
</tr>
<tr>
<td>6</td>
<td>Configure the time format (12h or 24h)</td>
<td>Set FMT bit in RTC_CR register</td>
<td>FMT = 0: 24 hour/day format FMT = 1: AM/PM hour format</td>
</tr>
<tr>
<td>7</td>
<td>Exit Initialization mode</td>
<td>Clear the INIT bit in RTC_ISR register</td>
<td>The current calendar counter is automatically loaded and the counting restarts after 4 RTCCLK clock cycles</td>
</tr>
<tr>
<td>8</td>
<td>Enable the RTC Registers Write Protection</td>
<td>Write 0xFF into the RTC_WPR register</td>
<td>RTC Registers can no longer be modified</td>
</tr>
</tbody>
</table>
1.1.4 RTC clock configuration

RTC clock source

The RTC calendar can be driven by one of three possible clock sources LSE, LSI or HSE (see Figure 3 and Figure 4).

**Figure 3. STM32F2, STM32F4, STM32L0 and STM32L1 Series RTC clock sources**

![Diagram](MSv19525V2.png)

**Note:** The RTCSEL[1:0] bits are the RCC control/status register (RCC_CSR) [17:16] bits.

**Figure 4. STM32F0, STM32F3, STM32F7, STM32L4 and STM32WB Series RTC clock sources**

![Diagram](MS44750V1.png)

**Note:** The RTCSEL[1:0] bits are the backup domain control register (RCC_BDCR) [9:8] bits.
How to adjust the RTC calendar clock

The RTC features several prescalers that allow delivering a 1 Hz clock to the calendar unit, regardless of the clock source.

The formula to calculate $ck_{spre}$ is:

$$ck_{spre} = \frac{RTCCLK}{(PREDIV_A + 1) \times (PREDIV_S + 1)}$$

Where:

- $RTCCLK$ can be any clock source: HSE_RTC, LSE or LSI
- $PREDIV_A$ can be 1, 2, 3, ..., or 127
- $PREDIV_S$ can be 0, 1, 2, ..., or 32767

Table 3 shows several ways to obtain the calendar clock ($ck_{spre}$) = 1 Hz.

**Table 3. Calendar clock equal to 1 Hz with different clock sources**

<table>
<thead>
<tr>
<th>RTCCLK Clock source</th>
<th>Prescalers</th>
<th>$ck_{spre}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>HSE_RTC = 1 MHz</td>
<td>124 (div 125)</td>
<td>7999 (div 8000)</td>
</tr>
<tr>
<td>LSE = 32.768 kHz</td>
<td>127 (div 128)</td>
<td>255 (div 256)</td>
</tr>
<tr>
<td>LSI = 32 kHz</td>
<td>127 (div 128)</td>
<td>249 (div 250)</td>
</tr>
<tr>
<td>LSI = 37 kHz</td>
<td>124 (div 125)</td>
<td>295 (div 296)</td>
</tr>
<tr>
<td>LSI = 40 kHz</td>
<td>127 (div 128)</td>
<td>311 (div 312)</td>
</tr>
</tbody>
</table>

1. Other $PREDIV_A[6:0]$/$PREDIV_S[14:0]$ values are possible. The user must always prefer the combination where $PREDIV_A[6:0]$ is the highest for the needed accuracy.
### 1.2 RTC alarms

#### 1.2.1 RTC alarm configuration

The RTC embeds two alarms, alarm A and alarm B, which are similar. An alarm can be generated at a given time or/and date programmed by the user.

The RTC provides a rich combination of alarms settings, and offers many features to make it easy to configure and display these alarms settings.

Each alarm unit provides the following features:

- Fully programmable alarm: sub-second (this is discussed later), seconds, minutes, hours and date fields can be independently selected or masked to provide a rich combination of alarms.
- Ability to wake up the device from low power modes when the alarm occurs.
- The alarm event can be routed to a specific output pin with configurable polarity.
- Dedicated alarm flags and interrupt.

![Figure 6. Alarm A fields](image)

<table>
<thead>
<tr>
<th>RTC calendar fields</th>
<th>Alarm time</th>
<th>MaskX</th>
<th>MaskY</th>
<th>MaskZ</th>
<th>Mask ss</th>
<th>RTC_ALRMAR</th>
<th>RTC_ALRMASSR</th>
</tr>
</thead>
<tbody>
<tr>
<td>Day of week</td>
<td>12h or 24h format</td>
<td>AM PM</td>
<td>hh</td>
<td>mm s ss</td>
<td>ss</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Date</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. RTC_ALRMAR is an RTC register. The same fields are also available for the RTC_ALRMBR register.
2. RTC_ALRMASSR is an RTC register. The same field is also available for the RTC_ALRMBSSR register.
3. MaskX are the bits in the RTC_ALRMAR register that enable/disable the RTC_ALARM fields used for alarm A. For more details, refer to Table 5.
4. Mask ss are the bits in the RTC_ALRMASSR register.

The time configuration bit-fields of the alarm configuration register are mapped into the same bit offsets as those on the RTC_TR time register for easier software manipulation. When the RTC time counter reaches the value programmed in the alarm register, a flag is set to indicate that an alarm event occurred.

The RTC alarm can be configured by hardware to generate different types of alarms. For more details, refer to Table 5.
Programming the alarm

*Table 4* describes the steps required to configure alarm A.

**Table 4. Steps to configure the alarm**

<table>
<thead>
<tr>
<th>Step</th>
<th>What to do</th>
<th>How to do it</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Disable the RTC registers</td>
<td>Write 0xCA and then 0x53 into the RTC_WPR register.</td>
<td>RTC registers can be modified</td>
</tr>
<tr>
<td>2</td>
<td>Disable alarm A</td>
<td>Clear ALRAE(1) bit in RTC_CR register(2).</td>
<td>-</td>
</tr>
<tr>
<td>3</td>
<td>Check that the RTC_ALRMAR register can be accessed</td>
<td>Poll ALRAWF(3) bit until it is set in RTC_ISR.</td>
<td>It takes around 2 RTCCLK clock cycles due to clock synchronization.</td>
</tr>
<tr>
<td>4</td>
<td>Configure the alarm</td>
<td>Configure RTC_ALRMAR(4) register.</td>
<td>The alarm hour format must be the same(5) as the RTC Calendar in RTC_ALRMAR.</td>
</tr>
<tr>
<td>5</td>
<td>Re-enable alarm A</td>
<td>Set ALRAE(6) bit in RTC_CR register.</td>
<td>-</td>
</tr>
<tr>
<td>6</td>
<td>Enable the RTC registers</td>
<td>Write 0xFF into the RTC_WPR register.</td>
<td>RTC registers can no longer be modified</td>
</tr>
</tbody>
</table>

1. Respectively ALRBE bit for alarm B.
2. RTC alarm registers can only be written when the corresponding RTC alarm is disabled or during RTC Initialization mode.
3. Respectively ALRBWF bit for alarm B.
4. Respectively RTC_ALRMAR register for alarm B.
5. As an example, if the alarm is configured to occur at 3:00:00 PM, the alarm does not occur even if the calendar time is 15:00:00, because the RTC calendar is 24-hour format and the alarm is 12-hour format.
6. Respectively ALRBE bit for alarm B.

Configuring the alarm behavior using the MSKx bits

The alarm behavior can be configured using the MSKx bits (x = 1, 2, 3, 4) of the RTC_ALRMAR register for alarm A (RTC_ALRMAR register for alarm B).

*Table 5* shows all the possible alarm settings. As an example, to configure the alarm time to 23:15:07 on Monday (assuming that the WDSEL = 1), configure the RTC_ALRMAR register (resp. RTC_ALRMAR register) with the MSKx bits set to 0b0000. When the WDSEL = 0, all the cases are similar, except that the Alarm Mask field compares with the day number and not the day of the week, and MSKx bits must be set to 0b0000.

**Table 5. Alarm combinations**

<table>
<thead>
<tr>
<th>MSK3</th>
<th>MSK2</th>
<th>MSK1</th>
<th>MSK0</th>
<th>Alarm behavior</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>All the fields are used in the alarm comparison: The alarm occurs at 23:15:07, each Monday.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>The seconds do not matter in the alarm comparison The alarm occurs every second of 23:15, each Monday.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>The minutes do not matter in the alarm comparison The alarm occurs at the 7th second of every minute of 23:XX, each Monday.</td>
</tr>
</tbody>
</table>
If the second field is selected (MSK0 bit reset in RTC_ALRMAR or RTC_ALRMBR), the synchronous prescaler division factor PREDIV_S set in the RTC_PRER register must be at least 3 to ensure a correct behavior.

1.2.2 Alarm sub-second configuration

The RTC unit provides programmable alarms, sub-second A and B, which are similar. They generate alarms with a high resolution (for the second division).

The value programmed in the alarm sub-second register is compared to the content of the sub-second field in the calendar unit.

The sub-second field counter counts down from the value configured in the synchronous prescaler to zero, and then reloads a value from the RTC_SPRE register.

Table 5. Alarm combinations (continued)

<table>
<thead>
<tr>
<th>MSK3</th>
<th>MSK2</th>
<th>MSK1</th>
<th>MSK0</th>
<th>Alarm behavior</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>The minutes and seconds do not matter in the alarm comparison</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>The hours do not matter in the alarm comparison</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>The hours and seconds do not matter in the alarm comparison</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>The hours and minutes do not matter in the alarm comparison</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>The hours, minutes and seconds do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>The week day (or date, if selected) do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>The week day and seconds do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>The week day and minutes do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>The week day, minutes and seconds do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>The week day and hours do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>The week day, hours and seconds do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>The week day, hours and minutes do not matter in the alarm comparison</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>The alarm occurs every second</td>
</tr>
</tbody>
</table>

Caution: If the second field is selected (MSK0 bit reset in RTC_ALRMAR or RTC_ALRMBR), the synchronous prescaler division factor PREDIV_S set in the RTC_PRER register must be at least 3 to ensure a correct behavior.

Figure 7. Alarm sub-second field
Note: *Mask ss is the most significant bit in the sub-second alarm. This bit is compared to the synchronous prescaler register.*

The alarm sub-second can be configured using the mask ss bit in the alarm sub-second register. *Table 6* shows the configuration possibilities for the mask register and provides an example with the following settings:
- Select LSE as the RTC clock source (for example LSE = 32768 Hz).
- Make sure that the asynchronous prescaler is set at 127.
- Make sure that the synchronous prescaler is set at 255 (the calendar clock is equal to 1Hz).
- Set the alarm A sub-second to 255 (put 255 in the SS[14:0] field).

### Table 6. Alarm sub-second mask combinations

<table>
<thead>
<tr>
<th>MASK SS</th>
<th>Alarm A sub-second behavior</th>
<th>Example result</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>There is no comparison on sub-second for alarm. The alarm is activated when the second unit is incremented.</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>1</td>
<td>Only the AlarmA_SS[0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1/128 s</td>
</tr>
<tr>
<td>2</td>
<td>Only the AlarmA_SS[1:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1/64 s</td>
</tr>
<tr>
<td>3</td>
<td>Only the AlarmA_SS[2:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1/32 s</td>
</tr>
<tr>
<td>4</td>
<td>Only the AlarmA_SS[3:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1/16 s</td>
</tr>
<tr>
<td>5</td>
<td>Only the AlarmA_SS[4:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 125 ms</td>
</tr>
<tr>
<td>6</td>
<td>Only the AlarmA_SS[5:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 250 ms</td>
</tr>
<tr>
<td>7</td>
<td>Only the AlarmA_SS[6:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 500 ms</td>
</tr>
<tr>
<td>8</td>
<td>Only the AlarmA_SS[7:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>9</td>
<td>Only the AlarmA_SS[8:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>10</td>
<td>Only the AlarmA_SS[9:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>11</td>
<td>Only the AlarmA_SS[10:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>12</td>
<td>Only the AlarmA_SS[11:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>13</td>
<td>Only the AlarmA_SS[12:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>14</td>
<td>Only the AlarmA_SS[13:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
<tr>
<td>15</td>
<td>Only the AlarmA_SS[14:0] bit is compared to the RTC sub-second register RTC_SSR</td>
<td>Alarm activated every 1 s</td>
</tr>
</tbody>
</table>
Note: The overflow bit in the sub-second register (bit15) is never compared.

1.3 RTC periodic wakeup unit

The STM32 MCUs provide several low-power modes to reduce the power consumption. The RTC features a periodic timebase and wakeup unit able to wake up the system from low-power modes. This unit is a programmable down-counting auto-reload timer. When this counter reaches zero, a flag and an interrupt (if enabled) are generated.

The wakeup unit has the following features:
- Programmable down-counting auto-reload timer.
- Specific flag and interrupt capable of waking up the device from low-power modes.
- Wakeup alternate function output which can be routed to RTC_ALARM output (unique pad for alarm A, alarm B or Wakeup events) with configurable polarity.
- A full set of prescalers to select the desired waiting period.

1.3.1 Programming the auto-wakeup unit

Table 7 describes the steps required to configure the auto-wakeup unit.

<table>
<thead>
<tr>
<th>Step</th>
<th>What to do</th>
<th>How to do it</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Disable the RTC registers Write protection</td>
<td>Write 0xCA and then 0x53 into the RTC_WPR register</td>
<td>RTC registers can be modified.</td>
</tr>
<tr>
<td>2</td>
<td>Disable the wakeup timer.</td>
<td>Clear WUTE bit in RTC_CR register</td>
<td>-</td>
</tr>
<tr>
<td>3</td>
<td>Ensure access to Wakeup auto-reload counter and bits WUCKSEL[2:0] is allowed.</td>
<td>Poll WUTWF until it is set in RTC_ISR</td>
<td>It takes around 2 RTCCLK clock cycles due to clock synchronization.</td>
</tr>
<tr>
<td>4</td>
<td>Program the value into the wakeup timer.</td>
<td>Set WUT[15:0] in RTC_WUTR register</td>
<td>See Section 1.3.2: Maximum and minimum RTC wakeup period.</td>
</tr>
<tr>
<td>5</td>
<td>Select the desired clock source.</td>
<td>Program WUCKSEL[2:0] bits in RTC_CR register</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Re-enable the wakeup timer.</td>
<td>Set WUTE bit in RTC_CR register</td>
<td>The wakeup timer restarts counting down.</td>
</tr>
<tr>
<td>7</td>
<td>Enable the RTC registers Write protection</td>
<td>Write 0xFF into the RTC_WPR register</td>
<td>RTC registers can no more be modified.</td>
</tr>
</tbody>
</table>
1.3.2 Maximum and minimum RTC wakeup period

The wakeup unit clock is configured through the WUCKSEL[2:0] bits of RTC_CR1 register. Three different configurations are possible:

- Configuration 1: WUCKSEL[2:0] = 0b0xx for short wakeup periods (see Periodic timebase/wakeup configuration for clock configuration 1)
- Configuration 2: WUCKSEL[2:0] = 0b10x for medium wakeup periods (see Periodic timebase/wakeup configuration for clock configuration 2)
- Configuration 3: WUCKSEL[2:0] = 0b11x for long wakeup periods (see Periodic timebase/wakeup configuration for clock configuration 3)

Periodic timebase/wakeup configuration for clock configuration 1

Figure 8 shows the prescaler connection to the timebase/wakeup unit and Table 8 gives the timebase/wakeup clock resolutions corresponding to configuration 1.

The prescaler depends on the wakeup clock selection:

- WUCKSEL[2:0] = 000: RTCCLK/16 clock is selected
- WUCKSEL[2:0] = 001: RTCCLK/8 clock is selected
- WUCKSEL[2:0] = 010: RTCCLK/4 clock is selected
- WUCKSEL[2:0] = 011: RTCCLK/2 clock is selected

![Figure 8. Prescalers connected to the timebase/wakeup unit for configuration 1](image)

<table>
<thead>
<tr>
<th>Clock source</th>
<th>Wakeup period resolution</th>
</tr>
</thead>
<tbody>
<tr>
<td>LSE = 32 768 Hz</td>
<td>WUCKSEL[2:0] = 000b (div16)</td>
</tr>
<tr>
<td>488.28 µs</td>
<td>61.035 µs</td>
</tr>
</tbody>
</table>

When RTCCLK= 32768 Hz, the minimum timebase/wakeup resolution is 61.035 µs, and the maximum resolution is 488.28 µs. As a result:

- The minimum timebase/wakeup period is (0x0001 + 1) x 61.035 µs = 122.07 µs.
- The timebase/wakeup timer counter WUT[15:0] cannot be set to 0x0000 with WUCKSEL[2:0]=011b (fRTCCLK/2) because this configuration is prohibited. Refer to the STM32Lx reference manuals for more details.
- The maximum timebase/wakeup period is (0xFFFF+ 1) x 488.28 µs = 32 s.
Periodic timebase/wakeup configuration for clock configuration 2

*Figure 9* shows the prescaler connection to the timebase/wakeup unit corresponding to configuration 2 and 3.

![Figure 9. Prescalers connected to the wakeup unit for configurations 2 and 3](image)

If \( \text{ck\_spre} \) (synchronous prescaler output clock) is adjusted to 1 Hz, then:
- The minimum timebase/wakeup period is \((0x0000 + 1) \times 1\) s = 1 s.
- The maximum timebase/wakeup period is \((0xFFFF+ 1) \times 1\) s = 65536 s (18 hours).

Periodic timebase/wakeup configuration for clock configuration 3

For this configuration, the resolution is the same as for configuration 2. However, the timebase/wakeup counter downcounts starting from \(0x1FFFF\) to \(0x0000\), instead of \(0xFFFF\) to \(0x0000\) for configuration 2.

If \( \text{ck\_spre} \) is adjusted to 1 Hz, then:
- The minimum timebase/wakeup period is: \((0x10000 + 1) \times 1\) s = 65537 s (18 hours + 1 s)
- The maximum timebase/wakeup period is: \((0x1FFFF+ 1) \times 1\) s = 131072 s (36 hours).

**Summary of timebase/wakeup period extrema**

When \( \text{RTCCLK}= 32768\) Hz and \( \text{ck\_spre} \) (Synchronous prescaler output clock) is adjusted to 1 Hz, the minimum and maximum period values are listed in *Table 9*.

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Minimum period</th>
<th>Maximum period</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>122.07 μs</td>
<td>32 s</td>
</tr>
<tr>
<td>2</td>
<td>1 s</td>
<td>18 hours</td>
</tr>
<tr>
<td>3</td>
<td>18 hours +1 s</td>
<td>36 hours</td>
</tr>
</tbody>
</table>

*Table 9. Min. and max. timebase/wakeup period when \( \text{RTCCLK}= 32768\) Hz*
1.4 Digital smooth calibration

1.4.1 RTC calibration basics

The term “quartz-accurate” has become a familiar phrase used to describe the accuracy of many time keeping functions. The quartz oscillators provide an accuracy far superior to that of other conventional oscillator designs, but they are not perfect. The quartz crystals are sensitive to temperature variations. Figure 10 shows the relationship between accuracy (acc), temperature (T) and curvature (K) for a typical 32.768 kHz crystal. The curve follows the general formula given below:

\[ \text{acc} = K \times (T - T_0)^2 \]

where:

- \( T_0 = 25 \, ^\circ\text{C} \pm 5 \, ^\circ\text{C} \)
- \( K = -0.032 \, \text{ppm/}^\circ\text{C}^2 \)

**Note:** The variable \( K \) is crystal-dependent, the value indicated here is for the crystal mounted on the STM32L476RG-Nucleo board. Refer to the crystal manufacturer for more details on this parameter.

The clocks used in most applications require a high degree of accuracy, and there are several factors involved in achieving this accuracy.

Two major approaches exist to compensate for an oscillator's oscillation frequency deviation when the generated signal is used to clock a time-keeping logic:

- The analog approach where the oscillator is built with embedded capacitor banks on both of the oscillator's input and output. Thus, to adjust the oscillation frequency, the software needs to configure the oscillator to switch on or off some of the embedded load capacitors to adjust the overall load capacitance seen by the crystal resonator. It must be noted that the two external load capacitors are always needed even with this kind of oscillators. The two external load capacitors make the dominant part of the crystal resonator's load capacitance. The oscillator's embedded capacitor banks are only intended to compensate for the capacitance value dispersion of the two external load capacitors or to compensate for the temperature variation. This approach suffers from most of drawbacks that generally analog circuits suffer from, like relatively important value dispersion from one chip to another, etc.

- The digital approach, where the deviation of the oscillation frequency is not compensated for at the oscillator level. Instead of that, the compensation is made at the time-keeping logic/function level. The time-keeping logic either adds or removes few clock cycles to/from the deviating clock signal that is feeding its counter. The chief advantage of this approach is the deterministic compensation effect from one device to another. This approach is adopted to compensate for the LSE oscillation frequency deviation when it is used to clock the RTC peripheral. The RTC peripheral is built with a dedicated register to configure the number of clock cycles to add or remove from the feeding clock signal.
1.4.2 Methodology

The RTC clock frequency can be corrected using a series of small adjustments by adding or subtracting individual RTCCLK pulses. The RTC clock can be calibrated with a resolution of about 0.954 ppm with a range from -487.1 ppm to +488.5 ppm.

This digital smooth calibration is designed to compensate for the inaccuracy of crystal oscillators due to the temperature, crystal aging.

The user can compute the clock deviation using the RTC_CALIB signal, then update the calibration block. It is also possible to input an external 1 Hz reference and make the adequate processing inside the MCU to correct the RTC clock. The user finds such example in Section 5.3: Application example project.

It is possible to check the calibration result using the calibration output 512 Hz or 1 Hz for the RTC_CALIB signal. Refer to Table 14: Advanced RTC features.
A smooth calibration consists of masking and adding N (configurable) 32 kHz-frequency pulses that are well distributed in a configurable window (8 s, 16 s or 32 s).

The number of masked or added pulses is defined using CALP and CALM in the RTC_CALR register.

By default, the calibration window is 32 seconds. It can be reduced to 8 or 16 seconds by setting the CALW8 bit or the CALW16 bit in the RTC_CALR register:

Note: The 0.954 PPM accuracy of the smooth calibration is only achievable by 32 s calibration window, for 16 s the best accuracy is (0.954 x 2) and for 8 s is (0.954 x 4).

Example 1: setting CALM[0] to 1, CALP=0 and using 32 seconds as a calibration window results in exactly one pulse being masked for 32 seconds.

Example 2: setting CALM[2] to 1, CALP=0 and using 32 seconds as a calibration window results in exactly 4 pulses being masked for 32 seconds.

Note: Both the CALM and CALP can be used and, in this case, an offset ranging from -511 to +512 pulses can be added for 32 seconds (calibration window).

When the asynchronous prescaler is less than 3, CALP cannot be set to 1.

The formula to calculate the effective calibrated frequency (FCAL), given the input frequency (FRTCCLK), is:

\[ F_{\text{CAL}} = F_{\text{RTCCLK}} \times \left[ 1 + \frac{(\text{CALP} \times 512 - \text{CALM})}{(2^{20} + \text{CALM} - \text{CALP} \times 512)} \right]. \]

A smooth calibration can be performed on the fly so that it can be changed when the temperature changes or if other factors are detected.

Checking the smooth calibration

The smooth calibration effect on the calendar clock (RTC Clock) can be checked by:

- Calibration using the RTC_CALIB output (1 Hz).
- Calibration using the sub-second alarms.
- Calibration using the wakeup timer.
1.5 Synchronizing the RTC

The RTC calendar can be synchronized to a more precise clock, "remote clock", using the RTC shift feature. After reading the RTC sub-second field, a calculation of the precise offset between the time being maintained by the remote clock and the RTC can be made. The RTC can be adjusted by removing this offset with a fine adjustment using the shift register control.

![Figure 12. RTC shift register]

It is not possible to check the "Synchronization" shift function using the RTC_CALIB output since the shift operation has no impact on the RTC clock, other than adding or subtracting a few fractions from the calendar counter.

Correcting the RTC calendar time

If the RTC clock is advanced compared to the remote clock by \( n \) fractions of seconds, the offset value must be written in SUBFS, that is added to the synchronous prescaler’s counter. As this counter counts down, this operation effectively subtracts from (delays) the clock by:

\[
\text{Delay (seconds)} = \frac{\text{SUBSF}}{\text{PREDIV_S} + 1}
\]

If the RTC is delayed compared to the remote clock by \( n \) fractions of seconds, the offset value can effectively be added to the clock (advancing the clock) when the ADD1S function is used in conjunction with SUBFS, effectively advancing the clock by:

\[
\text{Advance (seconds)} = \left(1 - \frac{\text{SUBFS}}{\text{PREDIV_S} + 1}\right).
\]
1.6 RTC reference clock detection

The reference clock (at 50 Hz or 60 Hz) must have a higher precision than the 32.768 kHz LSE clock. This is why the RTC provides a reference clock input (RTC_REFIN pin) that can be used to compensate the imprecision of the calendar frequency (1 Hz).

The RTC_REFIN pin must be configured in input floating mode.

This mechanism enables the calendar to be as precise as the reference clock.

The reference clock detection is enabled by setting the REFCKON bit of the RTC_CR register.

When the reference clock detection is enabled, PREDIV_A and PREDIV_S must be set to their default values: PREDIV_A = 0x007F and PREDIV_S = 0x00FF.

Note: This feature is only valid with the RTC clock from LSE oscillator oscillating at 32.768 kHz due to this requirement.

When the reference clock detection is enabled, each 1 Hz clock edge is compared to the nearest reference clock edge (if one is found within a given time window). In most cases, the two clock edges are properly aligned. When the 1 Hz clock becomes misaligned due to the imprecision of the LSE clock, the RTC shifts the 1 Hz clock a bit so that future 1 Hz clock edges are aligned. The update window is 3 ck_apre periods.

If the reference clock halts, the calendar is updated continuously based solely on the LSE clock. The RTC then waits for the reference clock using a detection window centered on the Synchronous Prescaler output clock (ck_spre) edge. The detection window is 7 ck_apre periods.

The reference clock can have a large local deviation (for instance in the range of 500 ppm), but in the long term it must be much more precise than 32 kHz quartz.

The detection system is used only when the reference clock needs to be detected back after a loss. As the detection window is a bit larger than the reference clock period, this detection system brings an uncertainty of 1 ck_ref period (20 ms for a 50 Hz reference clock) because it is possible to have 2 ck_ref edges in the detection window. Then the update window is used, which brings no error as it is smaller than the reference clock period.

Assuming that ck_ref is not lost more than once a day. So the total uncertainty per month would be 20 ms x 1x 30 = 0.6 s, which is much less than the uncertainty of a typical quartz (53 s/month for +/-20 ppm quartz).

Figure 13. RTC reference clock detection
Note: The reference clock calibration and the RTC synchronization (shift feature) cannot be used together.

The reference clock calibration is the best (ensures a high calibrated time) if the 50 Hz is always available. If the 50 Hz input is lost, the RTC accuracy is provided by the LSE crystal. The reference clock detection cannot be used in Vbat mode.

The reference clock calibration can only be used if the user provides a precise 50 or 60 Hz input.

1.7 Time-stamp function

The time-stamp feature provides the means to automatically save the current calendar when some specific events occur.

Figure 14. Time-stamp event procedure

Provided that the time-stamp function is enabled, the calendar is saved in the time-stamp registers (RTC_TSTR, RTC_TSDR, RTC_TSSSR) when an internal or external time-stamp event is detected. When a time-stamp event occurs, the time-stamp flag bit (TSF) in the RTC_ISR register is set.

The events that can generate a timestamp are:

- An edge detection on the RTC_TS I/O
- A tamper event detection (from all RTC_TAMP I/Os)
- A switch to VBAT when the main supply if powered off (STM32L4x devices only)
1.8 RTC tamper detection function

The RTC includes up to 3 tamper detection inputs. The tamper input active level/edge can be configured and each one has an individual flag (TAMPxF bit in RTC_ISR register).

A tamper detection event generates an interrupt when the TAMPIE or TAMPxIE bit in RTC_TAMPCR register is set.

The configuration of the tamper filter, “TAMPFLT bits”, defines whether the tamper detection is activated on edge (set TAMPFLT to 00), or on level (TAMPFLT must be different from 00).

**Note:** The number of tamper inputs depends on product packages. Each input has a “TAMPxF” individual flag in the RTC_TAMP register.
1.8.1 Edge detection on tamper input

When the TAMPFLT bits are set to zero, the tamper input detection triggers when a rising edge or a falling edge (depending on the TAMPxTRG bit) is observed on the corresponding RTC_TAMPx input pin.

**Figure 15. Tamper with edge detection**

1. If the power consumption is not a concern, the internal 40 kΩ pull-up resistor can be used.

**Note:** With the edge detection, the sampling and precharge features are deactivated.

### Table 11. Tamper features (edge detection)

<table>
<thead>
<tr>
<th>What to do</th>
<th>How to do it</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Enable tamper</td>
<td>Set the TAMPxE bit of RTC_TAMPCR register to 1</td>
<td></td>
</tr>
<tr>
<td>Select tamper active edge detection</td>
<td>Select with TAMPxTRG bit in RTC_TAMPCR register</td>
<td>The default edge is rising edge.</td>
</tr>
<tr>
<td>Detect a tamper event by interrupt</td>
<td>Set the TAMPIE or TAMPxIE bit in the RTC_TAMPCR register</td>
<td>An interrupt is generated when a tamper detection event occurs.</td>
</tr>
<tr>
<td>Detect a tamper event by polling</td>
<td>Poll the time-stamp flag (TAMPxF) in the RTC_ISR register</td>
<td>To clear the flag, write zero in the TAMPxF bit.</td>
</tr>
</tbody>
</table>

1.8.2 Level detection on tamper input

Setting the tamper filter "TAMPFLT" to a value other than zero means that the tamper input triggers when a selected level (high or low) is observed on the corresponding RTC_TAMPx input pin.

A tamper detection event is generated when either 2, 4 or 8 (depending on the TAMPFLT value) consecutive samples are observed at the selected level.
Using the level detection (tamper filter set to a non-zero value), the tamper input pin can be precharged by resetting TAMPPUDIS through an internal resistance before sampling its state. In order to support the different capacitance values, the length of the pulse during which the internal pull-up is applied can be 1, 2, 4 or 8 RTCLK cycles.

**Note:** When the internal pull-up is not applied, the I/Os Schmitt triggers are disabled in order to avoid an extra consumption if the tamper switch is open.

The trade-off between the tamper detection latency and the power consumption through the weak pull-up or external pull-down can be reduced by using a tamper sampling frequency feature. The tamper sampling frequency is determined by configuring the TAMPFREQ bits in the RTC_TAMPSCR register. When using the LSE at 32768 Hz as the RTC clock source, the sampling frequency can be 1, 2, 4, 8, 16, 32, 64, or 128 Hz.
1.8.3 Timestamp on tamper detection event

By setting the TAMPTS bit to 1, any tamper event (with edge or level detection) causes a timestamp to occur. Consequently, the timestamp flag and timestamp overflow flag are set when the tamper flag is set and work in the same manner as when a normal timestamp event occurs.

*Note:* It is not necessary to enable or disable the timestamp function when using this feature.

### 1.9 Backup registers

The 32-bit backup registers (RTC_BKPxR) are reset when a tamper detection event occurs. These registers are powered-on by VBAT when VDD is switched off (except for STM32L0 Series and STM32L1 Series), they are not reset by a system reset, and their contents remain valid when the device operates in low-power mode.

For STM32L0 Series, STM32L4 Series and STM32F7 Series, the 32-bit backup registers (RTC_BKPxR) are not reset if the TAMPxNOERASE bit is set, or if TAMPxMF (Tamper Mask Flag) is set in the RTC_TAMPCR register. Disabling the backup register reset feature allows to trigger a LPTIM event from the tamper pin without erasing the backup registers. This also allows to take benefit of the tamper input digital filtering, either to generate triggers or to generate interrupts.

*Note:* The VBAT availability and the LPTIM availability depend on the number of backup registers depends on the product. Refer to Table 14: Advanced RTC features.
1.10 Alternate function RTC outputs

The RTC peripheral has two outputs:
- RTC_CALIB, used to generate an external clock.
- RTC_ALARM, a unique output resulting from the multiplexing of the RTC alarm and wakeup events.

1.10.1 RTC_CALIB output

The RTC_CALIB output can be used to generate a 1 Hz or 512 Hz signal and used to measure the deviation of the RTC clock when compared to a more precise clock.

Setting 512 Hz as the output signal
1. Select LSE at 32768 Hz as RTC clock source.
2. Set the asynchronous prescaler to the default value 128.
3. Enable the output calibration by setting “COE” to 1.
4. Select 512 Hz as the calibration output by setting COSEL to 0.

Setting 1 Hz as the output signal
1. Select LSE at 32768 Hz as the RTC clock source.
2. Set the asynchronous prescaler to the default value 128.
3. Set the synchronous prescaler to the default value 256.
4. Enable the output calibration by setting “COE” to 1.
5. Select 1 Hz as the calibration output by setting COSEL to 1.

![Figure 18. RTC_CALIB clock sources](image-url)
Maximum and minimum RTC_CALIB 512 Hz output frequency

The RTC_CALIB output can also be used to generate a variable-frequency signal. Depending on the user application, this signal can play the role of a source clock for an external device, or be connected to a buzzer to generate sound.

The signal frequency is configured using the 6 LSB bits (PREDIV_A[5:0]) of the asynchronous prescaler PREDIV_A[6:0].

<table>
<thead>
<tr>
<th>RTC clock source</th>
<th>RTC_CALIB output frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Minimum (PREDIV_A[5:0] = 0b111 111)</td>
</tr>
<tr>
<td>HSE_RTC = 1 MHz</td>
<td>15.625 kHz</td>
</tr>
<tr>
<td>LSE = 32768 Hz</td>
<td>512 Hz (default output frequency)</td>
</tr>
<tr>
<td>LSI = 32 kHz</td>
<td>500 Hz</td>
</tr>
<tr>
<td>LSI = 37 kHz</td>
<td>578 Hz</td>
</tr>
<tr>
<td>LSI = 40 kHz</td>
<td>625 Hz</td>
</tr>
</tbody>
</table>

1. PREDIV_A[5] must be set to 1 to enable the RTC_CALIB output signal generation. If PREDIV_A[5] bit is zero, no signal is output on RTC_CALIB.

1.10.2 RTC_ALARM output

The RTC_ALARM output can be connected to the RTC alarm unit A or B to trigger an external action, or connected to the RTC wakeup unit to wake up an external device.

RTC_ALARM output connected to an RTC alarm unit

When the calendar reaches the alarm A pre-programmed value in the RTC_ALRMAR register (TC_ALRMAR register for alarm B), the alarm flag ALRAF bit (ALRBF bit), in the RTC_ISR register, is set to 1. If the alarm A or alarm B flag is routed to the RTC_ALARM output (RTC_CR_OSEL[1:0] = 0b01 for alarm A, and RTC_CR_OSEL[1:0] = 0b10 for alarm B), this pin is set to high level or to low level, depending on the polarity selected. The output toggles when the selected alarm flag is cleared.
**RTC_ALARM output connected to the wakeup unit**

When the wakeup down counting timer reaches 0, the wakeup flag is set to 1. If this flag is selected as the source for the RTC_ALARM output (OSEL[1:0] bits set to 0b11 in RTC_CR register), the output is set depending on the polarity selected and remains set as long as the flag is not cleared.
1.11 RTC security aspects

1.11.1 RTC register write protection

To protect the RTC registers against possible unintentional write accesses after reset, the RTC registers are initially, after a backup domain reset, locked. They must be unlocked to update the current calendar time and date.

The write-access to the RTC registers is enabled by writing a key in the write protection register (RTC_WPR).

The following sequence is required to unlock the write protection of the RTC register:
1. Write \texttt{0xCA} into the RTC_WPR register.
2. Write \texttt{0x53} into the RTC_WPR register.

Any write access to the RTC_WPR register different from the above described write sequence activates the write-protection mechanism for the RTC registers.

1.11.2 Enter/exit initialization mode

The RTC can operate in two modes:
- \textit{Initialization mode}, where the counters are stopped.
- \textit{Free-running mode}, where the counters are running.

The calendar cannot be updated while the counters are running. The RTC must consequently be switched to the \textit{Initialization mode} before updating the time and date.

When operating in this mode, the counters are stopped. They start counting from the new value when the RTC enters the \textit{Free-running mode}.

The INIT bit of the RTC_ISR register enables the user to switch from one mode to another, and the INITF bit can be used to check the RTC current mode.

The RTC must be in \textit{Initialization mode} to program the time and date registers (RTC_TR and RTC_DR) and the prescalers register (RTC_PRER). This is done by setting the INIT bit and waiting until the RTC_ISR_INITF flag is set.

To return to the \textit{Free-running mode} and restart counting, the RTC must exit the \textit{Initialization mode}. This is done by resetting the INIT bit.

Only a power-on reset can reset the calendar on microcontrollers without the VBAT pin. A system reset does not affect it but resets the shadow registers (the APB bus interface registers clocked by the APB bus clock) that are read by the application. They are updated again when the RSF bit is set. After a system reset, the application can check the INITS status flag in the RTC_ISR register to verify if the calendar is already initialized. This flag is reset when the calendar year field is set to 0x00 (power-on reset value), meaning that the calendar must be initialized. The calendar can also be reset by setting the BDRST bit in the RCC block, even when VBAT is present.

1.11.3 RTC clock synchronization

When the application reads the calendar, it accesses shadow registers that contain a copy of the real calendar time and date clocked by the RTC clock (RTCCCLK). The RSF bit is set in the RTC_ISR register each time the calendar time and date shadow registers are updated with the real calendar value. The copy is performed every two RTCCCLK cycles, synchronized with the APB bus clock (the APB bus by which the RTC peripheral is
accessed). After a system reset or after exiting the initialization mode, the application must wait for the RSF bit to be set before reading the calendar shadow registers.

When the system is woken up from low-power modes (SYSCLK was off, consequently, the APB clock was off too), the application must first clear the RSF bit, and then wait until it is set again before reading the calendar registers. This ensures that the value read by the application is the current calendar value, and not the value before entering the low-power mode.

By setting the “BYPHAD” bit to 1 in the RTC_CR register, the calendar values are taken directly from the calendar counters instead of reading the shadow register. In this case, it is not mandatory to wait for the synchronization time, but the calendar registers consistency must be checked by the software. The user must read the required calendar field values. The read operation must then be performed again. The results of the two read sequences are then compared. If the results match, the read result is correct. If they do not match, the fields must be read one more time, and the third read result is valid.

Note: After resetting the BYPHAD bit, the shadow registers may be incorrect until the next synchronization. In this case, the software must clear the RSF bit then wait for the synchronization (RSF must be set) and finally read the shadow registers.
## 2 Advanced RTC features

### Table 14. Advanced RTC features

<table>
<thead>
<tr>
<th>RTC features</th>
<th>STM32L0 Series</th>
<th>STM32L1 Cat. 2/3/4/5/6</th>
<th>STM32L1 Cat. 1</th>
<th>STM32L4 Series</th>
<th>STM32F0 Series</th>
<th>STM32F2 Series</th>
<th>STM32F3 Series</th>
<th>STM32F4 Series</th>
<th>STM32F7 Series</th>
<th>STM32WB Series</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTC clock source (LSE, LSI, HSE with prescaler)</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Prescalers</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
<td>X (7 bits)</td>
</tr>
<tr>
<td>Synchronous</td>
<td>X (15 bits)</td>
<td>X (15 bits)</td>
<td>X (13 bits)</td>
<td>X (15 bits)</td>
<td>X (15 bits)</td>
<td>X (13 bits)</td>
<td>X (15 bits)</td>
<td>X (15 bits)</td>
<td>X (15 bits)</td>
<td>X (15 bits)</td>
</tr>
<tr>
<td>Time</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12/24 format</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Hour, minutes, seconds</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Calendar</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sub-second</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Date</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Daylight operation</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Bypass the shadow registers</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>VBAT mode</td>
<td>Not available</td>
<td>Not available</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>
### Table 14. Advanced RTC features (continued)

<table>
<thead>
<tr>
<th>RTC features</th>
<th>STM32L0 Series</th>
<th>STM32L1 Cat. 2/3/4/5/6</th>
<th>STM32L1 Cat. 1</th>
<th>STM32L4 Series</th>
<th>STM32F0 Series</th>
<th>STM32F2 Series</th>
<th>STM32F3 Series</th>
<th>STM32F4 Series</th>
<th>STM32F7 Series</th>
<th>STM32WB Series</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Alarm</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Alarms available</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Alarm A</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Alarm B</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12/24 format</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Time</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hour, minutes and seconds</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sub-second</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Date or week day</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Tamper detection</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Configurable input mapping</td>
<td>X</td>
<td>Not available</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Configurable edge detection</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Configurable Level detection</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(filtering, sampling and precharge configuration on tamper input)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Number of tamper inputs</td>
<td>3 inputs / 3 events</td>
<td>3 inputs / 3 events</td>
<td>1 input / 1 event</td>
<td>3 inputs / 3 events</td>
<td>2 inputs / 3 inputs (for STM32F0 7x and STM32F0 9x)</td>
<td>2 inputs / 1 event</td>
<td>2 inputs / 2 events</td>
<td>2 inputs / 2 events</td>
<td>3 inputs / 3 events</td>
<td>3 inputs / 3 events</td>
</tr>
<tr>
<td>VBAT mode pins</td>
<td>Not available</td>
<td>Not available</td>
<td>Not available</td>
<td>3 inputs</td>
<td>1 input</td>
<td>1 input</td>
<td>1 input</td>
<td>2 inputs</td>
<td>2 inputs</td>
<td>3 inputs</td>
</tr>
</tbody>
</table>

**Legend:**
- X: Available
- Not Available: Not available
### Table 14. Advanced RTC features (continued)

<table>
<thead>
<tr>
<th>RTC features</th>
<th>STM32L0 Series</th>
<th>STM32L1 Cat. 2/3/4/5/6</th>
<th>STM32L1 Cat. 1</th>
<th>STM32L4 Series</th>
<th>STM32F0 Series</th>
<th>STM32F2 Series</th>
<th>STM32F3 Series</th>
<th>STM32F4 Series</th>
<th>STM32F7 Series</th>
<th>STM32WB Series</th>
</tr>
</thead>
<tbody>
<tr>
<td>Configurable input mapping</td>
<td>X(^{(1)})</td>
<td>Not available</td>
<td>Not available</td>
<td>X(^{(1)})</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Time</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Sub-seconds</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Date (day, month)</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Time-stamp on tamper detection event</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Time-stamp on switch to VBAT mode</td>
<td>Not available</td>
<td>Not available</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>Not available</td>
<td>Not available</td>
<td>Not available</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>RTC outputs</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RTC_ALARM</td>
<td>Alarm event</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Wakeup event</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>RTC_CALIB</td>
<td>512 Hz</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td></td>
<td>1 Hz</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>RTC calibration</td>
<td>Coarse calibration</td>
<td>Not available (^{(2)})</td>
<td>X</td>
<td>X</td>
<td>Not available (^{(2)})</td>
<td>X</td>
<td>Not available (^{(2)})</td>
<td>X</td>
<td>Not available (^{(2)})</td>
<td>Not available (^{(2)})</td>
</tr>
<tr>
<td></td>
<td>Smooth calibration</td>
<td>X</td>
<td>X</td>
<td>Not available (^{(2)})</td>
<td>X</td>
<td>Not available (^{(2)})</td>
<td>X</td>
<td>Not available (^{(2)})</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Synchronizing the RTC</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
<tr>
<td>Reference clock detection</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X(^{(1)})</td>
</tr>
</tbody>
</table>
### Table 14. Advanced RTC features (continued)

<table>
<thead>
<tr>
<th>RTC features</th>
<th>STM32L0 Series Cat. 2/3/4/5/6</th>
<th>STM32L1 Cat. 1</th>
<th>STM32L4 Series</th>
<th>STM32F0 Series</th>
<th>STM32F2 Series</th>
<th>STM32F3 Series</th>
<th>STM32F4 Series</th>
<th>STM32F7 Series</th>
<th>STM32WB Series</th>
</tr>
</thead>
<tbody>
<tr>
<td>Powered-on VBAT</td>
<td>Not available</td>
<td>Not available</td>
<td>Not available</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Reset on a tamper detection</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Reset when Flash readout protection is disabled</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Not available</td>
<td>Not available</td>
<td>X</td>
<td>Not available</td>
<td>X</td>
</tr>
<tr>
<td>Number of backup registers</td>
<td>5</td>
<td>32&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>20&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>20</td>
<td>5</td>
<td>20</td>
<td>16</td>
<td>20</td>
<td>32</td>
</tr>
</tbody>
</table>

1. Thanks to timestamp on tamper event.
2. Obsolete, replaced by smooth calibration.
4. Cat. 1 and Cat. 2.
3 Reducing power consumption

The RTC is designed to minimize the power consumption: the Real-Time Clock functionality only adds typically 300 nA to the current consumption.

The RTC keeps working in reset mode and its registers are only reset by a VBAT power-on, if it has previously been powered off. As the RTC register values are not lost after a system reset, the calendar keeps the correct time and date until VDD and VBAT power down.

Note: In STM32L0 and STM32L1 Series, the VBAT mode is not available. When VBAT is present, it can anyway be connected to VDD. In these cases, consider replacing VBAT by VDD in the previous sentence.

3.1 Using the right power reduction mode

Depending on the application constraints, such as the maximum or average current consumption, the frequency of wakeups, or alternatively the maximum wakeup time, several low-power modes can be used.

The RTC peripheral can be active in the following low-power modes:

- Sleep mode
- Low-power Run mode
- Low-power Sleep mode
- Stop mode if the RTC clock is provided by LSE or LSI\(^{(a)}\)
- Standby mode if the RTC clock is provided by LSE or LSI
- Shutdown mode if the RTC clock is provided by LSE\(^{(b)}\)

Note: The low-power modes are only present on STM32L0 and STM32L4 Series. The Shutdown mode is only present on STM32L4 Series.

3.2 Use tamper pin internal pull-up resistor

For all STM32 MCUs (except STM32L1 Cat 1. and STM32F2 Series), the internal pull-up resistor in the tamper input pad is only applied for a short period of time (1, 2, 4 or 8 RTCCLK cycles) so using the RTC internal pull-up resistor instead of standard IO pull-up/pull-down or external pull-up/pull-down ensures the lowest power consumption.

The trade-off between the tamper detection latency and the power consumption by the RTC internal pull-up can be optimized using TAMPFREQ field. It determines the frequency of the tamper sampling from 128 Hz to 1 Hz when RTCCLK equals 32768 Hz.

---

\(^{(a)}\) In the STM32L4 Series, there are three Stop modes. In order to select the most relevant mode on the other devices, refer to the application notes Optimizing power and performances with STM32L4 Series microcontrollers (AN4746) and STM32L0xx ultra-low power features overview (AN4445).

\(^{(b)}\) Only for the STM32L4 Series.
3.3 Setting the RTC prescalers

The prescalers used for the calendar are divided into a asynchronous and a synchronous prescalers. Increasing the value of the asynchronous prescaler (and reducing the synchronous prescaler accordingly to keep the 1 Hz output) reduces the RTC power consumption.
4 STM32L4 API and tampering detection application example

4.1 STM32Cube™ firmware libraries

The RTC peripheral comes with:

- a firmware driver API abstracting the RTC features for the end-user. Refer to stm32l4xx_hal_rtc.c and stm32l4xx_hal_rtc_ex.c files in \STM32Cube_FW_L4_Vx.y.z\Drivers\STM32L4xx_HAL_Driver\.

- a set of example projects so that the user can quickly become familiar with the RTC. Refer to the examples in \STM32Cube_FW_L4_Vx.y.z\Projects\STM32L476RG-Eval\Examples\RTC.

4.2 STM32Cube expansion firmware

This application note comes with the X-CUBE-RTC Expansion Package upon the STM32Cube firmware libraries.

X-CUBE-RTC shows a concrete example where a real-time clock must be maintained alive while using as less power as possible.

The firmware implements:

- a few hints order to ensure a low current consumption
- a display in the debugger (date and time, timestamp date and time) and on LEDs (power up events, reset events, tamper events, error)
- a display on the TFT screen, using STemWin library
- the tampering detection capability both when the main power supply (VDD) is present and when the RTC is battery powered
- the ability to time-stamp the tampering event
- the ability to erase the backup registers that may contain sensitive data upon tamper detection

The application flowchart is shown in Figure 21.
Figure 21. Application example flowchart

1. **Initialization**
2. **Configure RTC Clock and prescalers**
3. **Tamper Detection during Power down?**
   - Yes → **Green LED on (LED1)**
   - No → **Configure Tamper Detection on PA0**
4. **BackUp Registers Erased?**
   - Yes → **Write backup register**
   - No → **Power-On Reset Occurred?**
5. **Power-On Reset Occurred?**
   - Yes → **Red LED on (LED2)**
   - No → **Configure Calendar**
6. **End of initialization**
7. **Display Date and Time**
8. **Enter Low Power Mode (Stop2)**
9. **Tamper Detected in IT?**
   - Yes → **Display Timestamp Date and Time**
   - No → **Check BackUp Registers are cleared**
   - No → **Deactivate Tamper**

- **Always executed (upon system reset)**
- **Executed upon power-on reset**
- **Executed upon back-up domain reset**
4.3 Application example project

4.3.1 Hardware setup

In order to use the application example project, the user needs a STM32L476 evaluation board (STM32L476G-EVAL).

Figure 22. STM32L476 evaluation board

1. This picture is not contractual.

Supply the board using the USB cable. For this example to work, the user needs to tie PA0 (tamper pin 2) to 0, with the following actions:

- Remove the jumper JP7.
- Connect the CN7 pin 37 to GND.

Note: PC13 (tamper pin 1) connected to the blue push-button is not used in this demonstration firmware as it is connected to an external pull-down resistor preventing the use of the tamper detection on level with internal pull-up (lowest consumption mode).
For more information, refer to the user manual *Evaluation board with STM32L476ZGT6 MCU* (UM1855).

### 4.3.2 Software setup

Open the project under the user’s favorite integrated development environment. For IAR EWARM, open the «project.eww» file. For Keil® MDK-ARM, open the «project.uvprojx» file, compile and launch the debug session. For SW4STM32, open the SW4STM32 toolchain, browse to the SW4STM32 workspace directory, select and import the project RTC_TamperVBATT. Launching the debug session loads the program in the internal Flash memory and execute it.

In EWARM debug session, the user can view the calendar and tamper event timestamp (time and date) by opening a «Live watch» window (View -> Live watch) and observe the following global variables:

- aShowTime
- aShowDate
- aShowTimeStampTime
- aShowTimeStampDate

The same observation can be done using Keil/MDK-ARM development tools. To open "Watch1" window, do View->Watch Windows -> Watch1.

### 4.3.3 LED meaning

**LD1 (Green): Tamper event detected**

TFT displays: the Tamper date and the tamper time are different from their initialization state

**LD2 (Orange): Power-on reset occurred**

TFT displays: the tamper date and the tamper time are at their initialization state

**LD3 (Red): Error (RTC or RCC configuration error, backup registers not erased)**

TFT displays: “error occurred” is displayed

**LD4 (Blue): Reset occurred**

TFT displays: the tamper date and the tamper time are at their initialization state

### 4.3.4 Tampering detection during normal operation

Disconnect the debugger. A power-on reset can be generated by removing the JP17 jumper and placing it again on STIk.

Open PA0 (input is now floating), the LD1 lits showing that a tamper event is detected. On TFT, the Tampering date and Tampering time is updated with the timestamp of the Tamper event. Note that the user observes a long delay (up to 2 seconds) before the tamper event is detected. This is due to the trade-off in the tamper detection frequency (TAMPFREQ) chosen which ensures the lowest power consumption.

A reset can be applied by pushing the black reset button. The application is now able the detect a new tamper event.
4.3.5 Tampering detection when main power supply is off

If the user supplies the VBAT pin with the external CR1220 battery (JP12 on BAT position), the tamper event can be detected even if the main power supply is off. Proceed as follows:

- Remove the JP17 jumper.
- Open PA0.
- Tie PA0 to GND (this is simulating that the end-user takes care to close the box containing the electronics before supplying it again).
- Set JP17 on STlk.
- The LD1 lits showing that a tamper event has been detected during the power-down and on TFT, the tamper date and tamper time are updated with the time-stamp of the tamper event.

Note: If the user supplies the VBAT pin with 3 V (JP12 on VDD position), the RTC is no longer supplied when the main power supply is switched off. In this case, the application is no longer able to detect the tampering event while the main power supply is off.
5 STM32L4 API and digital smooth calibration application example

5.1 STM32Cube firmware libraries

The timer peripheral comes with:
- a firmware driver API abstracting the timer features for the end-user. Refer to stm32l4xx_hal_tim.c and stm32l4xx_hal_tim_ex.c files in \STM32Cube_FW_L4_Vx.y.z\Drivers\STM32L4xx_HAL_Driver\.
- a set of example projects so that the user can quickly become familiar with the timer peripheral. Refer to the examples in \STM32Cube_FW_L4_Vx.y.z\Projects\STM32L476RG-Nucleo\Examples\TIM

The RTC peripheral comes with:
- a firmware driver API abstracting the RTC features for the end-user. Refer to stm32l4xx_hal_rtc.c and stm32l4xx_hal_rtc_ex.c files in \STM32Cube_FW_L4_Vx.y.z\Drivers\STM32L4xx_HAL_Driver\.
- a set of example projects so that the user can quickly become familiar with the RTC peripheral. Refer to the examples in \STM32Cube_FW_L4_Vx.y.z\Projects\STM32L476RG-Nucleo\Examples\RTC

5.2 STM32Cube expansion firmware

This application note comes with the X-CUBE-RTC Expansion Package upon the STM32Cube firmware libraries.

This example shows an implementation of the digital smooth calibration feature of the RTC. It also uses the GPTIMER HAL API.

X-CUBE-RTC shows a concrete example where RTC_CLK is smoothly calibrated based on an external 1 Hz reference. The firmware implements:
- a GP timer in Master mode using channel 1 in output compare mode. It uses an external trigger clock.
- a GP timer in Master mode using channel 1 in input capture mode and channel 2 in output compare mode. It is also configured to use the LSE clock thanks to the TIM option register.
- the RTC with the programming of the CALR register
- GPIOs to connect the input 1 Hz reference clock and the ‘corrected’ RTC_OUT_CALIB clock.

The application block diagram is shown in Figure 23.
5.3 Application example project

5.3.1 Hardware setup

In order to use the application example project, the user needs a STM32L476RG Nucleo board (NUCLEO-L476RG).

![Figure 23. STM32L476RG Nucleo board](image)

Supply the board using the USB cable. For this example, the user needs to:

- connect PD2 to a signal generator driving 1 Hz clock with 3.3 V amplitude. It is advised to control the generated frequency at few ppm.
- connect PB2 to an oscilloscope. Note that the accuracy of the frequency measurement is ideally in the range of 1 ppm.

5.3.2 Software setup

Open the project under the user’s favorite integrated development environment. For IAR EWARM, open the "RTC_SmoothCalib.eww" file. For Keil MDK-ARM, open the "RTC_SmoothCalib.uvprojx" file. For SW4STM32, open the SW4STM32 toolchain, browse to the SW4STM32 workspace directory, select and import the project RTC_SmoothCalib.

Compile and launch the debug session. It loads the program in the internal Flash memory and executes it.
After a maximum of 64 seconds, make a frequency measurement of the \texttt{CALIB\_OUT} clock on PB2. The user gets a frequency accurate at 1 ppm compared to the 1 Hz reference clock sent on PD2.

The user can then modify the PD2 clock by few ppm, wait 64 seconds and check that the PB2 clock has been changed accordingly.

Under debugger, the user can monitor the evolution of the CALR register fields: CALP and CALM.

### 5.3.3 Application block diagram

The application is based on the following four steps:

1. A 1 Hz reference clock is connected to TIM3 through the PD2 GPIO.
2. TIM3 is configured to generate a rising edge after 32 x 1 Hz reference rising edges. This gives an event every 32 seconds.
3. TIM2 is configured to increment its counter on CLK\_RTC, to get the counter value on the rising edge generated by TIM3 and to store it in the TIM2\_CCR1 register. It then reset itself.
4. The Cortex\textregistered\-M4 core gets the TIM2\_CCR1 value, compares it with the number of CLK\_RTC cycles expected in 32 seconds and processes the comparison results to update the CALP and CALM fields of the RTC\_CALR register.

The calibration is continuous.

### 5.3.4 Run time observations

The following steps are needed to check the correct functionality:

1. Modify the 1 Hz reference clock, for instance by forcing 1.0001 Hz.
2. Wait 2 x 32 seconds.
3. Measure the output frequency. Depending of the accuracy of the generator and the measurement device used, the user can see around 1 ppm accuracy.
The user can also monitor in Debug mode:

- the RTC_CALR register (CALM and CALP fields)
- the TIM2_CCR1 register (that contains the number of CLK_RTC cycles within a 32-s window)
6 STM32L0 API and tampering detection application example

6.1 STM32Cube firmware libraries

The RTC peripheral comes with:

- a firmware driver API abstracting RTC features for the end-user. Refer to stm32l0xx_hal_rtc.c and stm32l0xx_hal_rtc_ex.c files in \STM32Cube_FW_L0_Vx.y.z\Drivers\STM32L0xx_HAL_Driver\.
- a set of example projects so that the user can quickly become familiar with the RTC peripheral. Refer to the examples in \STM32Cube_FW_L0_Vx.y.z\Projects\STM32L053R8-Nucleo\Examples\RTC.

6.2 STM32Cube expansion firmware

This application note comes with the X-CUBE-RTC Expansion Package upon the STM32Cube firmware libraries.

X-CUBE-RTC shows a concrete example where a real-time clock must be maintained alive while using as less power as possible. The firmware implements:

- a few hints order to ensure a low current consumption
- a display in the debugger (date and time, timestamp date and time) and on a single LED (power up events, reset events, tamper events, error)
- the tampering detection capability
- the ability to timestamp the tampering event
- the ability to erase the backup registers that may contain sensitive data upon tamper detection

The application flowchart is shown in Figure 21.
6.3 Application example project

6.3.1 Hardware setup

In order to use the application example project, the user needs a STM32L053R8-Nucleo board (NUCLEO-L053R8).

Supply the board using the USB cable. In this example, the user uses the B1 push button to simulate the external tamper event. The user can observe the software "private variables" on LED LD2 and CN5 Pin 6 (SCK/D13). Details regarding the LED LD2 behavior are available in main.c file.
6.3.2 Software setup

Open the project under the user’s favorite integrated development environment. For IAR EWARM, open the "project.eww" file. For Keil MDK-ARM, open the "project.uvprojx" file. For SW4STM32, open the SW4STM32 toolchain, browse to the SW4STM32 workspace directory, select and import the project RTC_Tamper.

Compile and launch the debug session. This loads the program in the internal Flash memory and execute it.

In EWARM debug session, the user can view the calendar and tamper event timestamp (time and date) by opening a "Live watch" window (View -> Live Watch) and observe the following global variables:

- aShowTime
- aShowDate
- aShowTimeStampTime
- aShowTimeStampDate

The user can add and follow these "private variables":

- LED1_Green_Tamper_event_detected
- LED2_Red_Power_On_Reset_occurred
- LED3_Red_Error
- LED4_Blue_Reset_occurred

The same observation can be done using Keil/MDK-ARM development tools. To open "Watch1" window, do View->Watch Windows -> Watch1.

6.3.3 LED meaning

Only one LED (LD2) is available on the STM32L053R8 Nucleo board. To match with the STM32L4 examples, described in Section 4: STM32L4 API and tampering detection application example, LED1, LED2, LED3 and LED4 are replaced by the following four 4 integers:

- uint32_t LED1_Green_Tamper_event_detected:
  Set when tamper1 event is detected.
  Equivalent to LED1_Green in STM32L4 examples.

- uint32_t LED2_Red_Power_On_Reset_occurred:
  Set when power-on reset is detected.
  Equivalent to LED2_Red in STM32L4 examples.

- uint32_t LED3_Red_Error:
  Set in errors cases.
  Equivalent to LED3_Red in STM32L4 examples.

- uint32_t LED4_Blue_Reset_occurred:
  Set when reset is detected (B2 black push button).
  Equivalent to LED4_Blue in STM32L4 examples.

The user can observe these "private variables" using the live watch feature in the debugger.

The user can observe these "private variables" on LED LD2 and CN5 Pin 6 (SCK/D13). Regarding the LED LD2 behavior, see details in main.c file.
6.3.4 Tampering detection during normal operation

**Step 1:** A power-on reset can be generated by disconnecting/connecting the USB cable on CN1.

| Table 15. Tampering detection status when power-on reset is detected |
|-------------------------|------------------|------------------|
| LED1_Green_Tamper_event_detected | 0 | OFF |
| LED2_Red_Power_On_Reset_occurred | 1 | ON |
| LED3_Red_Error | 0 | OFF |
| LED4_Blue_Reset_occurred | 1 | ON |

**Step 2:** Push B1 to simulate a tamper event.

| Table 16. Tampering detection status when a tamper event is detected |
|-------------------------|------------------|------------------|
| LED1_Green_Tamper_event_detected | 1 | ON |
| LED2_Red_Power_On_Reset_occurred | 1 | ON |
| LED3_Red_Error | 0 | OFF |
| LED4_BLUE_Reset_occurred | 1 | ON |

**Step 3:** Push B2 to simulate a reset.

| Table 17. Tampering detection status when reset is detected |
|-------------------------|------------------|------------------|
| LED1_Green_Tamper_event_detected | 0 | OFF |
| LED2_Red_Power_On_Reset_occurred | 0 | OFF |
| LED3_Red_Error | 0 | OFF |
| LED4_Blue_Reset_occurred | 1 | ON |

**Step 4:** Push B1 to simulate a tamper event.

| Table 18. Tampering detection status when tamper event is detected |
|-------------------------|------------------|------------------|
| LED1_Green_Tamper_event_detected | 1 | ON |
| LED2_Red_Power_On_Reset_occurred | 0 | OFF |
| LED3_Red_Error | 0 | OFF |
| LED4_BLUE_Reset_occurred | 1 | ON |
7 Revision history

Table 19. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>26-May-2016</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Table 1: Applicable products adding product series and part number.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Figure 3: STM32F2, STM32F4, STM32L0 and STM32L1 Series RTC clock sources.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Figure 4: STM32F0, STM32F3, STM32F7, STM32L4 and STM32WB Series RTC clock sources.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Table 3: Calendar clock equal to 1 Hz with different clock sources.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Section 1.4: Digital smooth calibration adding the RTC calibration basics.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Table 14: Advanced RTC features.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Section 4.3.3: LED meaning.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Added Section 5: STM32L4 API and digital smooth calibration application example.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Section 6.3.1: Hardware setup.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Section 6.3.2: Software setup.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Section 7: Reference documentation.</td>
</tr>
<tr>
<td>25-Oct-2016</td>
<td>2</td>
<td>– Updated Figure 4: STM32F0, STM32F3, STM32F7, STM32L4 and STM32WB Series RTC clock sources.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Table 3: Calendar clock equal to 1 Hz with different clock sources adding note.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Section 1.4.1: RTC calibration basics.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Section 1.11.1: RTC register write protection.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Table 14: Advanced RTC features RTC calibration for STM32F2 Series.</td>
</tr>
<tr>
<td>11-May-2017</td>
<td>3</td>
<td>Updated:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Table 1 with the STM32WB Series</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Section 1: Overview of the STM32 MCUs advanced RTC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Figure 4: STM32F0, STM32F3, STM32F7, STM32L4 and STM32WB Series RTC clock sources</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Table 14: Advanced RTC features</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed Section 7. Reference documentation.</td>
</tr>
<tr>
<td>11-Feb-2019</td>
<td>4</td>
<td>Updated:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Table 1 with the STM32WB Series</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Section 1: Overview of the STM32 MCUs advanced RTC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Figure 4: STM32F0, STM32F3, STM32F7, STM32L4 and STM32WB Series RTC clock sources</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Table 14: Advanced RTC features</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed Section 7. Reference documentation.</td>
</tr>
</tbody>
</table>