Silicon identification

This errata sheet applies to revision Z of the STMicroelectronics STM32F334xx products. These families feature an ARM® 32-bit Cortex®-M4 FPU core, for which an errata notice is also available (see Section 1 for details).

Section 2 gives a detailed description of the product silicon limitations.

The products are identifiable as shown in Table 1:
- By the revision code marked below the order code on the device package
- By the last three digits of the Internal order code printed on the box label

The full list of part numbers is shown in Table 2.

Table 1. Device identification

<table>
<thead>
<tr>
<th>Order code</th>
<th>Revision code marked on device</th>
</tr>
</thead>
<tbody>
<tr>
<td>STM32F334xx</td>
<td>“Z”</td>
</tr>
</tbody>
</table>

1. The REV_ID bits in the DBGMCU_IDCODE register show the revision code of the device (see the STM32F334xx reference manual for details on how to find the revision code).
2. Refer to datasheet for the device marking.

Table 2. Device summary

<table>
<thead>
<tr>
<th>Reference</th>
<th>Part number</th>
</tr>
</thead>
<tbody>
<tr>
<td>STM32F334xx</td>
<td>STM32F334K4, STM32F334C4, STM32F334R4</td>
</tr>
<tr>
<td></td>
<td>STM32F334K6, STM32F334C6, STM32F334R6</td>
</tr>
<tr>
<td></td>
<td>STM32F334K8, STM32F334C8, STM32F334R8</td>
</tr>
</tbody>
</table>
Contents

1 ARM® 32-bit Cortex®-M4 FPU core limitations .............................................. 4
  1.1 Cortex®-M4 FPU core interrupted loads to stack pointer can cause erroneous behavior .................................................. 4
  1.2 VDIV or VSQRT instructions might not complete correctly when very short ISRs are used ............................................. 5

2 STM32F334xx silicon limitations ................................................................. 6
  2.1 System limitations .............................................................................. 8
    2.1.1 Wakeup sequence from Standby mode when using more than one wakeup source ...................................................... 8
    2.1.2 Full JTAG configuration without NJTRST pin cannot be used ........ 8
    2.1.3 CCM RAM write protection register SYSCFG_RCR not reset by system reset .......................................................... 8
  2.2 ADC peripheral limitations ................................................................. 9
    2.2.1 DMA Overrun in dual interleaved mode with single DMA channel .... 9
    2.2.2 Sampling time shortened in JAUTO autodelayed mode ............... 9
    2.2.3 Injected queue of context is not available in case of JQM = 0 ........ 9
    2.2.4 Load multiple not supported by ADC interface ........................... 10
    2.2.5 Possible voltage drop caused by a transitory phase when the ADC is switching from a regular channel to an injected channel Rank 1 .... 10
    2.2.6 Overrun flag may not be set if converted data are not read before writing new data ....................................................... 11
    2.2.7 ADC differential mode Common mode input range. ...................... 11
  2.3 SPI peripheral limitations ................................................................. 11
    2.3.1 SPI CRC may be corrupted when a peripheral connected to the same DMA channel of the SPI is under DMA transaction near the end of transfer or end of transfer ‘-1’ .............................................. 11
    2.3.2 BSY bit may stay high at the end of a SPI data transfer in slave mode . 12
  2.4 I²C peripheral limitations ................................................................. 13
    2.4.1 10-bit slave mode: wrong direction bit value after Read header reception ................................................................. 13
    2.4.2 10-bit combined with 7-bit slave mode: ADDCODE may indicate wrong slave address detection ........................................ 14
    2.4.3 Wakeup frames may not wakeup the MCU mode when STOP mode entry follows I²C enabling .................................... 14
    2.4.4 Wrong behaviors related with MCU Stop mode when wakeup from Stop mode by I²C peripheral disabled ....................... 15
2.4.5 Wakeup frame may not wakeup from STOP if $t_{H(D(STA))}$ is close to $t_{su(HSI)}$ in Fast-mode and Fast-mode Plus. ................................................. 15

2.4.6 Wrong data sampling when data set-up time ($t_{SU;DAT}$) is smaller than one I2CCLK period .................................................. 16

2.4.7 Spurious Bus Error detection in master mode .............................. 16

2.5 USART peripheral limitation ..................................................... 17

2.5.1 When PCLK is selected as clock source for USART1, PCLK1 is used instead of PCLK2 .......................................................... 17

2.5.2 Start bit detected too soon when sampling for NACK signal from the smartcard ................................................................. 17

2.5.3 Break request can prevent the Transmission Complete flag (TC) from being set ............................................................... 17

2.5.4 nRTS is active while RE or UE = 0 ........................................... 18

2.5.5 Receiver timeout counter starting in case of 2 stops bit configuration ................................................................. 18

2.6 GPIO peripheral limitation ......................................................... 18

2.6.1 GPIOx locking mechanism is not working properly for GPIOx_OTYPE register ............................................................... 18

2.7 HRTIM peripheral limitations .................................................... 18

2.7.1 HRTIM Alternate function output open drain mode not supported ................................................................. 18

3 Revision history ................................................................. 19
1 ARM® 32-bit Cortex®-M4 FPU core limitations

An errata notice of the STM32F334xx core is available from the following web address: http://infocenter.arm.com.

All the described limitations are minor and related to the revision r0p1-v1 of the Cortex-M4 FPU core. Table 3 summarizes these limitations and their implications on the behavior of STM32F3xxxx devices.

Table 3. Cortex-M4 FPU core limitations and impact on microcontroller behavior

<table>
<thead>
<tr>
<th>ARM ID</th>
<th>ARM category</th>
<th>ARM summary of errata</th>
<th>Impact on STM32F3xxxx</th>
</tr>
</thead>
<tbody>
<tr>
<td>752419</td>
<td>Cat 2</td>
<td>Interrupted loads to SP can cause erroneous behavior</td>
<td>Minor</td>
</tr>
<tr>
<td>752770</td>
<td>Cat B</td>
<td>Interrupted loads to SP can cause erroneous behavior</td>
<td>Minor</td>
</tr>
<tr>
<td>776924</td>
<td>Cat B</td>
<td>VDIV or VSQRT instructions might not complete correctly when very short ISRs are used</td>
<td>Minor</td>
</tr>
</tbody>
</table>

1.1 Cortex®-M4 FPU core interrupted loads to stack pointer can cause erroneous behavior

Description

An interrupt occurring during the data-phase of a single word load to the stack pointer (SP/R13) can cause an erroneous behavior of the device. In addition, returning from the interrupt results in the load instruction being executed with an additional time.

For all the instructions performing an update of the base register, the base register is erroneously updated on each execution, resulting in the stack pointer being loaded from an incorrect memory location.

The instructions affected by this limitation are the following:

- LDR SP, [Rn],#imm
- LDR SP, [Rn,#imm]!
- LDR SP, [Rn,#imm]
- LDR SP, [Rn]
- LDR SP, [Rn,Rm]

Workaround

As of today, no compiler generates these particular instructions. This limitation can only occur with hand-written assembly code.

Both issues can be solved by replacing the direct load to the stack pointer by an intermediate load to a general-purpose register followed by a move to the stack pointer.

Example:

Replace LDR SP, [R0] by
1.2 **VDIV or VSQRT instructions might not complete correctly when very short ISRs are used**

**Description**

On Cortex-M4 with FPU core, 14 cycles are required to execute a VDIV or VSQRT instruction. This limitation is present when the following conditions are met:

- A VDIV or VSQRT is executed
- The destination register for VDIV or VSQRT is one of s0 - s15
- An interrupt occurs and is taken
- The ISR being executed does not contain a floating point instruction
- 14 cycles after the VDIV or VSQRT is executed, an interrupt return is executed

In this case, if there are only one or two instructions inside the interrupt service routine, then the VDIV or VQSRT instruction does not complete correctly and the register bank and FPSCR are not updated, meaning that these registers hold incorrect out-of-date data.

**Workaround**

Two workarounds are applicable:

- Disable lazy context save of floating point state by clearing LSPEN to 0 (bit 30 of the FPCCR at address 0xE000EF34).
- Ensure that every ISR contains more than 2 instructions in addition to the exception return instruction.
2 STM32F334xx silicon limitations

Table 4 gives quick references to all documented limitations.

Legend for Table 4 is as follows:
A = workaround available;
N = no workaround available;
P = partial workaround available,
‘-’ and grayed = fixed.

<table>
<thead>
<tr>
<th>Links to silicon limitations</th>
<th>Revision Z</th>
</tr>
</thead>
<tbody>
<tr>
<td>Section 2.1: System limitations</td>
<td></td>
</tr>
<tr>
<td>Section 2.1.1: Wakeup sequence from Standby mode when using more than one wakeup source</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.1.2: Full JTAG configuration without NJTRST pin cannot be used</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.1.3: CCM RAM write protection register SYSCFG_RCR not reset by system reset</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.2: ADC peripheral limitations</td>
<td></td>
</tr>
<tr>
<td>Section 2.2.1: DMA Overrun in dual interleaved mode with single DMA channel</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.2.2: Sampling time shortened in JAUTO autodelayed mode</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.2.3: Injected queue of context is not available in case of JQM = 0</td>
<td>N</td>
</tr>
<tr>
<td>Section 2.2.4: Load multiple not supported by ADC interface</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.2.5: Possible voltage drop caused by a transitory phase when the ADC is switching from a regular channel to an injected channel Rank 1</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.2.6: Overrun flag may not be set if converted data are not read before writing new data</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.2.7: ADC differential mode Common mode input range.</td>
<td>N</td>
</tr>
<tr>
<td>Section 2.3: SPI peripheral limitations</td>
<td></td>
</tr>
<tr>
<td>Section 2.3.1: SPI CRC may be corrupted when a peripheral connected to the same DMA channel of the SPI is under DMA transaction near the end of transfer or end of transfer ‘-1’</td>
<td>P</td>
</tr>
<tr>
<td>Section 2.3.2: BSY bit may stay high at the end of a SPI data transfer in slave mode</td>
<td>A</td>
</tr>
</tbody>
</table>
### Table 4. Summary of silicon limitations (continued)

<table>
<thead>
<tr>
<th>Section</th>
<th>I2C peripheral limitations</th>
<th>USART peripheral limitation</th>
<th>GPIO peripheral limitation</th>
<th>HRTIM peripheral limitations</th>
</tr>
</thead>
<tbody>
<tr>
<td>Section 2.4.1:</td>
<td>10-bit slave mode: wrong direction bit value after Read header reception</td>
<td>Section 2.5.1: When PCLK is selected as clock source for USART1, PCLK1 is used instead of PCLK2</td>
<td>Section 2.6.1: GPIOx locking mechanism is not working properly for GPIOx_OTYPE register</td>
<td>Section 2.7.1: HRTIM Alternate function output open drain mode not supported</td>
</tr>
<tr>
<td>Section 2.4.2:</td>
<td>10-bit combined with 7-bit slave mode: ADDCODE may indicate wrong slave address detection</td>
<td>Section 2.5.2: Start bit detected too soon when sampling for NACK signal from the smartcard</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Section 2.4.3:</td>
<td>Wakeup frames may not wakeup the MCU mode when STOP mode entry follows I2C enabling</td>
<td>Section 2.5.3: Break request can prevent the Transmission Complete flag (TC) from being set</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Section 2.4.4:</td>
<td>Wrong behaviors related with MCU Stop mode when wakeup from Stop mode by I2C peripheral disabled</td>
<td>Section 2.5.4: nRTS is active while RE or UE = 0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Section 2.4.5:</td>
<td>Wakeup frame may not wakeup from STOP if tHD(STA) is close to tsu(HSI) in Fast-mode and Fast-mode Plus.</td>
<td>Section 2.5.5: Receiver timeout counter starting in case of 2 stops bit configuration</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Section 2.4.6:</td>
<td>Wrong data sampling when data set-up time (tSU;DAT) is smaller than one I2CCLK period</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Section 2.4.7:</td>
<td>Spurious Bus Error detection in master mode</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Links to silicon limitations</th>
<th>Revision Z</th>
</tr>
</thead>
<tbody>
<tr>
<td>Section 2.4.1: I2C peripheral limitations</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.4.2: I2C peripheral limitations</td>
<td>N</td>
</tr>
<tr>
<td>Section 2.4.3: I2C peripheral limitations</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.4.4: I2C peripheral limitations</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.4.5: I2C peripheral limitations</td>
<td>P</td>
</tr>
<tr>
<td>Section 2.4.6: I2C peripheral limitations</td>
<td>P</td>
</tr>
<tr>
<td>Section 2.4.7: I2C peripheral limitations</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.5.1: USART peripheral limitation</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.5.2: USART peripheral limitation</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.5.3: USART peripheral limitation</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.5.4: USART peripheral limitation</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.5.5: USART peripheral limitation</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.6.1: GPIO peripheral limitation</td>
<td>A</td>
</tr>
<tr>
<td>Section 2.7.1: GPIO peripheral limitation</td>
<td>A</td>
</tr>
</tbody>
</table>
2.1 System limitations

2.1.1 Wakeup sequence from Standby mode when using more than one wakeup source

Description
The various wakeup sources are logically OR-ed in front of the rising-edge detector that generates the wakeup flag (WUF). The WUF flag needs to be cleared prior to the Standby mode entry, otherwise the MCU wake up immediately.

If one of the configured wakeup sources is kept high during the clearing of WUF flag (by setting the CWUF bit), it may mask further wakeup events on the input of the edge detector. As a consequence, the MCU could not be able to wake up from Standby mode.

Workaround
To avoid this limitation, the following sequence should be applied before entering the Standby mode:
• Disable all used wakeup sources.
• Clear all related wakeup flags.
• Re-enable all used wakeup sources.
• Enter Standby mode

Note: When applying this workaround, if one of the wakeup sources is still kept high, the MCU will enter the Standby mode but then it wake up immediately generating the power reset.

2.1.2 Full JTAG configuration without NJTRST pin cannot be used

Description
When using the JTAG debug port in debug mode, the connection with the debugger is lost if the NJTRST pin (PB4) is used as a GPIO. Only the 4-wire JTAG port configuration is impacted.

Workaround
Use the SWD debug port instead of the full 4-wire JTAG port.

2.1.3 CCM RAM write protection register SYSCFG_RCR not reset by system reset.

Description
The CCM RAM write protection register SYSCFG_RCR cannot be reset by system reset. It can be reset only by POR reset.

Workaround
None.
If the application needs to write protect the CCM RAM and to remove the CCM RAM write protection without applying a POR reset, other solutions can be adopted such as:

- Protecting the CCM RAM against unwanted write operation using the MPU or
- Simply using the parity check feature allowing the detection of CCM RAM content corruption.

### 2.2 ADC peripheral limitations

#### 2.2.1 DMA Overrun in dual interleaved mode with single DMA channel

**Description**

DMA overrun conditions can be encountered when two ADCs are working in dual interleaved mode with a single DMA channel for both (MDMA[1:0]bits equal to 0b10 or 0b11). This limitation applies in Single, Continuous and Discontinuous mode.

**Workaround**

The MDMA [1:0] bits must be kept cleared and each ADC must have its own DMA channel enabled (dual DMA configuration).

#### 2.2.2 Sampling time shortened in JAUTO autodelayed mode

**Description**

When the ADC is configured in JAUTO single conversion mode (CONT=0), with autodelayed mode enabled (AUTDLY = 1), if the last regular conversion is read and a new regular trigger arrives before the JEOS bit is cleared, the first regular conversion sampling time is shortened by 1 cycle.

This does not apply for configuration where SMP = 000 (1.5 cycle sampling time), or if the interval between triggers is always above the auto-injected sequence conversion period.

**Workaround**

The sampling time can be increased by 1 clock cycle if the situation is foreseen.

#### 2.2.3 Injected queue of context is not available in case of JQM = 0

**Description**

The queue mechanism is not functional when JQM = 0. The effective queue length is equal to 1 stage: a new context written before the previous context's consumption will lead to a queue overflow and will be ignored.

Consequently, the ADC must be stopped before programming the JSQR register.

**Workaround**

None.
2.2.4 Load multiple not supported by ADC interface

Description
The ADC interface does not support LDM, STM, LDRD and STRD instructions for successive multiple-data read and write accesses to a contiguous address block.

Workaround
The workaround consists in preventing compilers from generating LDM, STM, LDRD and STRD instructions.
In general, this can be achieved through organizing the source code such as to avoid consecutive read or write accesses to neighboring addresses in lower-to-higher order. In case where consecutive read or write accesses to neighboring addresses cannot be avoided, order the source code such as to access higher address first. Load multiple instruction LDMxx must be replaced by multiple single load (LD) instructions.

2.2.5 Possible voltage drop caused by a transitory phase when the ADC is switching from a regular channel to an injected channel Rank 1

Description
In the following conditions:
- ADCx channel A is a regular channel
- ADCx channel B is an injected channel (Rank 1)
- ADCx is converting ADCx channel A followed by ADCx channel B

When ADCx is switching from channel A to channel B, if a drop is observed on the analog signal, on an I/O used for DAC out, on comparator input or operational amplifier, and on which mapped an ADCx channel C (which is not configured to be converted), the root cause is the analog channel multiplexer selecting the ADCx channel C for a transitory time window.
For example, when ADC2 is switching from the regular channel 12 to injected channel 3, and the DAC1 channel 1 on PA4 is enabled and configured to output a signal, a drop is observed on the DAC1 output signal because there is a transitory phase passing by ADC2 channel 1 which is available on PA4.

Workaround
In the case DAC1 channel 1 output is enabled and a transitory phase is passing by ADC2 channel 1, a workaround is to reduce the output impedance by enabling the DAC1 channel 1 output buffer.
For the DAC1 channel 2, DAC2 channel 1, COMP and OPAMP, a workaround can be to change the ADC channels ranking.
2.2.6 Overrun flag may not be set if converted data are not read before writing new data

Description

When converted data are read from the ADC_DR register during the very same APB cycle used to write data from a new conversion, the previously written data or the new data are lost, but the overrun flag (OVR) may not be set to ‘1’.

Workaround

To avoid overrun errors read the converted data before data from a new conversion are made available by the ADC.

2.2.7 ADC differential mode Common mode input range.

Description

When the ADC is used in differential mode, the common mode input range is (VSSA + VREF+)/2 +/- 10%.

Workaround

None.

2.3 SPI peripheral limitations

2.3.1 SPI CRC may be corrupted when a peripheral connected to the same DMA channel of the SPI is under DMA transaction near the end of transfer or end of transfer ‘-1’

Description

SPI CRC may be corrupted when a peripheral connected to the same DMA channel of the SPI is under DMA transaction near the end of transfer or end of transfer ‘-1’.

In the following conditions:

- SPI is slave or master,
- Full duplex or simplex mode is used,
- CRC feature is enabled,
- SPI is configured to manage data transfers by software (interrupt or polling),
- a peripheral, mapped on the same DMA channel as the SPI, is doing DMA transfers, the CRC may be frozen before the CRCNEXT bit is written, resulting in a CRC error.

Workaround

If the application allows it, use the DMA for SPI transfers.
2.3.2 BSY bit may stay high at the end of a SPI data transfer in slave mode

Description

In slave mode, BSY bit is not reliable to handle the end of data frame transaction due to some bad synchronization between the CPU clock and external SCK clock provided by master. Sporadically, the BSY bit is not cleared at the end of a data frame transfer. As a consequence, it is not recommended to rely on BSY bit before entering low-power mode or modifying the SPI configuration (e.g. direction of the bidirectional mode).

Workaround

- When the SPI interface is in receive mode, the end of a transaction with the master can be detected by the corresponding RXNE event when this flag is set after the last bit of that transaction is sampled and the received data are stored.
- When the following sequence is used, the synchronization issue does not occur. The BSY bit works correctly and can be used to recognize the end of any transmission transaction (including when RXNE is not raised in bidirectional mode):
  a) Write the last data into data register.
  b) Poll TXE flag till it becomes high to make sure the data transfer has started.
  c) Disable the SPI interface by clearing SPE bit while the last data transfer is on going.
  d) Poll the BSY bit till it becomes low.

Note: The second workaround can be used only when the CPU is fast enough to disable the SPI interface after a TXE event is detected while the data frame transfer is ongoing. It cannot be implemented when the ratio between CPU and SPI clock is low and the data frame is particularly short. At this specific case, the timeout can be measured from the TXE event instead by calculating a fixed number of CPU clock cycles corresponding to the time necessary to complete the data frame transaction.
2.4 \( \text{I}^2\text{C} \) peripheral limitations

2.4.1 10-bit slave mode: wrong direction bit value after Read header reception

Description

Under specific conditions, the transfer direction bit DIR (bit 16 of status register I2C_ISR) is low instead of high after reception of the 10-bit addressing Read header. Nevertheless, the \( \text{I}^2\text{C} \) operates correctly in slave transmission mode, and data can be sent using the TXIS flag.

To see the limitation, all the following conditions have to be fulfilled:

- \( \text{I}^2\text{C} \) has to be configured in 10-bit addressing mode (OA1MODE is set in the I2C_OAR1 register).
- The high LSBs of the \( \text{I}^2\text{C} \) slave address are equal to the 10-bit addressing Read header value (i.e. \( \text{OA1}[7:3] = 11110 \), \( \text{OA1}[2] = \text{OA1}[9] \), \( \text{OA1}[1] = \text{OA1}[8] \) and \( \text{OA1}[0] = 1 \) in the I2C_OAR1 register).
- The \( \text{I}^2\text{C} \) receives the 10-bit addressing Read header (0x 1111 0XX1) after the repeated start condition to enter slave transmission mode.

As a result, the DIR bit is incorrect in slave mode under specific conditions.

Workaround

If possible, do not use these four values as 10-bit addresses in slave mode:

- \( \text{OA1}[9:0] = 0011110001 \)
- \( \text{OA1}[9:0] = 0111110011 \)
- \( \text{OA1}[9:0] = 1011110101 \)
- \( \text{OA1}[9:0] = 1111110111 \)

If one of these addresses is the \( \text{I}^2\text{C} \) slave address, the DIR bit must not be used in the FW.
2.4.2 10-bit combined with 7-bit slave mode: ADDCODE may indicate wrong slave address detection

Description

Under specific conditions, the ADDCODE (Address match code) in the I2C_ISR register indicates a wrong slave address.

To see the limitation, all the following conditions have to be fulfilled:

- The I2C slave address OA1 is enabled and configured in 10-bit mode (OA1EN=1 and OA1MODE=1)
- Another 7-bit slave address is enabled and the bits 1 to 7 of the 10-bit slave address OA1 are equal to the 7-bit slave address, i.e. one of the configurations below is set:
  - OA2EN=1 and OA2MSK = 0 and OA1[7:1] = OA2[7:1]
  - OA2EN=1 and OA2MSK = 1 and OA1[7:2] = OA2[7:2]
  - OA2EN=1 and OA2MSK = 2 and OA1[7:3] = OA2[7:3]
  - OA2EN=1 and OA2MSK = 4 and OA1[7:5] = OA2[7:5]
  - OA2EN=1 and OA2MSK = 7
  - GCEN=1 and OA1[7:1] = 0b0000000
  - ALERTEN=1 and OA1[7:1] = 0b0001100
  - SMBDEN=1 and OA1[7:1] = 0b1100001
  - SMBHEN=1 and OA1[7:1] = 0b0001000
- The master starts a transfer addressed to the 10-bit slave address OA1.

As a result, after the address reception, the ADDCODE value is OA1[7:1] equal to the 7-bit slave address, instead of 0b11110 & OA1[9:8].

Workaround

None. If several slave addresses are enabled, mixing 10-bit and 7-bit addresses, the 10-bit Slave address OA1 [7:1] must not be equal to the 7-bit slave address.

2.4.3 Wakeup frames may not wakeup the MCU mode when STOP mode entry follows I2C enabling

Description

If the I2C is enabled (PE = 1) and wakeup from STOP enabled in I2C (WUPEN=1) while a transfer occurs on the I2C bus and STOP mode is entered during the same transfer while SCL=0, the I2C is not able to detect the following START condition. This means that if the I2C is addressed, it will not wake up the MCU and this address is not acknowledged.

Workaround

After enabling the I2C (PE is set to 1), wait for a temporization before entering STOP mode, to ensure that the eventual on-going frame is finished.
2.4.4 Wrong behaviors related with MCU Stop mode when wakeup from Stop mode by I²C peripheral disabled

Description
When wakeup from Stop mode by I2C peripheral is disabled (WUPEN = 0) and the MCU enters Stop mode while a transaction is on-going on the I²C bus, the following wrong operation may occur:

1. BUSY flag can be wrongly set when the MCU exits Stop mode. This prevents from initiating a transfer in master mode, as the START condition cannot be sent when BUSY is set. This failure may occur in master mode of the I2C peripheral used in multi-master I²C-bus environment.

2. If I²C-bus clock stretching is enabled in I2C peripheral (NOSTRETCH = 0), the I2C peripheral may pull SCL low as long as the MCU remains in Stop mode, suspending all I²C-bus activity during that time. This may occur when the MCU enters Stop mode during the address phase of an I²C-bus transaction, in low period of SCL. This failure may occur in slave mode of the I2C peripheral or, in master mode of the I2C peripheral used in multi-master I²C-bus environment. Its probability depends on the timing configuration, operating clock frequency of I2C peripheral and the I²C-bus timing.

Workaround
Disable the I2C peripheral (PE=0) before entering Stop mode and re-enable it in Run mode.

2.4.5 Wakeup frame may not wakeup from STOP if t_{HD(STA)} is close to t_{su(HSI)} in Fast-mode and Fast-mode Plus.

Description
Under specific conditions and if the START condition hold time duration t_{HD(STA)} is very close to the HSI start-up time duration t_{su(HSI)}, the I²C is not able to detect the address match and to wake up the MCU from STOP. The t_{su(HSI)} is between 1 µs and 2 µs (refer to product datasheet), therefore this issue cannot occur in Standard mode. To see the limitation, one of the conditions listed below has to be met:

- Timeout detection is enabled (TIMOUTEN=1 or TEXTEN=1) and the frame before the wakeup frame is abnormally finished due to a I²C Timeout detection (TIMOUT=1).
- The slave arbitration is lost during the frame before the wakeup frame (ARLO=1). According to standards, the slave arbitration is not applicable in I²C and used only in SMBus, for which the transfer is done in Standard mode. Therefore when the standards are respected this condition does not lead to the limitation.
- The MCU enters STOP mode while another slave is addressed, after the address phase and before the STOP condition (BUSY=1).
- The MCU is in STOP mode and another slave is addressed before the I²C is addressed.

Note: The last three conditions can occur only in a multi-slave network. In STOP mode, the HSI is powered on by the I²C when a START condition is detected (SDA falling edge while SCL is high). The HSI is used to receive the address and it is powered off after the address reception is case it is not the I²C slave address. If one of the conditions above is met and if the SCL falling edge following the START condition occurs on the first cycle of the I2CCLK.
Clock (HSI), the address reception is not correctly done and the address match wakeup interrupt is not generated.

Workaround

None at MCU level. To ensure the correct behavior in a multi-slave network, the master should use a START condition hold time lower than 1 μs or greater than 2 μs.

If the wakeup frame is not acknowledged by the I²C:
- If the master can program the duration of the START hold time: the master should decrease or increase the START condition hold time for more than one HSI period and resend the wakeup frame.
- If the master can change the I²C transfer mode: the master should switch to Standard mode and resend the wakeup frame.

2.4.6 Wrong data sampling when data set-up time (tSU;DAT) is smaller than one I2CCLK period

Description

The I²C bus specification and user manual specifies a minimum data set-up time (tSU;DAT) at:
- 250ns in Standard-mode,
- 100 ns in Fast-mode,
- 50 ns in Fast-mode Plus.

The I²C SDA line is not correctly sampled when tSU;DAT is smaller than one I2CCLK (I²C clock) period: the previous SDA value is sampled instead of the current one. This can result in a wrong slave address reception, a wrong received data byte, or a wrong received acknowledge bit.

Workaround

Increase the I2CCLK frequency to get I2CCLK period smaller than the transmitter minimum data set-up time. Or, if it is possible, increase the transmitter minimum data set-up time.

2.4.7 Spurious Bus Error detection in master mode

Description

In master mode, a bus error can be detected by mistake, so the BERR flag can be wrongly raised in the status register.

This will generate a spurious Bus Error interrupt if the interrupt is enabled. A bus error detection has no effect on the transfer in master mode, therefore the I2C transfer can continue normally.

Workaround

If a bus error interrupt is generated in master mode, the BERR flag must be cleared by software.

No other action is required and the on-going transfer can be handled normally.
2.5 **USART peripheral limitation**

2.5.1 **When PCLK is selected as clock source for USART1, PCLK1 is used instead of PCLK2**

*Description*

USART1 is mapped on the fast APB (APB2) and its clock can be selected among four different sources using the USART1SW [1:0] bits in the RCC_CFGR3 register.

The default configuration selects PCLK1 (APB1 clock) as USART1 clock source instead of PCLK2 (APB2 clock).

*Workaround*

There is no workaround. To reach 9 Mbaud, System Clock (SYSCLK) should be selected as USART1 clock source.

2.5.2 **Start bit detected too soon when sampling for NACK signal from the smartcard**

*Description*

In the ISO7816, when a character parity error is incorrect, the Smartcard receiver shall transmit a NACK error signal at (10.5 +/- 0.2) etu after the character START bit falling edge. In this case, the USART transmitter should be able to detect correctly the NACK signal by sampling at (11.0 +/-0.2) etu after the character START bit falling edge.

The USART peripheral used in Smartcard mode doesn't respect the (11 +/-0.2) etu timing, and when the NACK falling edge arrives at 10.68 etu or later, the USART might misinterpret this transition as a START bit even if the NACK is correctly detected.

*Workaround*

None.

2.5.3 **Break request can prevent the Transmission Complete flag (TC) from being set**

*Description*

After the end of transmission of a data (D1), the Transmission Complete (TC) flag will not be set in the following conditions:

- CTS hardware flow control is enabled.
- D1 is being transmitted
- A break transfer is requested before the end of D1 transfer
- nCTS is de-asserted before the end of transfer of D1

*Workaround*

If the application needs to detect the end of transfer of the data, the break request should be done after making sure that the TC flag is set.
2.5.4 nRTS is active while RE or UE = 0

Description
The nRTS line is driven low as soon as RTSE bit is set even if the USART is disabled (UE = 0) or the receiver is disabled (RE=0) i.e. not ready to receive data.

Workaround
Configure the I/O used for nRTS as alternate function after setting the UE and RE bits.

2.5.5 Receiver timeout counter starting in case of 2 stops bit configuration

Description
In the case of 2 stop bits configuration, the receiver timeout counter starts counting from the end of the second stop bit of the last character instead of the end of the first stop bit.

Workaround
Change the RTO value in the USARTx_RTOR register with subtracting 1 bit duration.

2.6 GPIO peripheral limitation

2.6.1 GPIOx locking mechanism is not working properly for GPIOx_OTYPE register

Description
Locking of GPIOx_OTYPE[i] with i = 15 ..8 depends on the setting of GPIOx_LCKR[i-8] and not from the setting of GPIOx_LCKR[i]. GPIOx_LCKR[i-8] locks GPIOx_OTYPE[i] together with GPIOx_OTYPE[i-8]. It is not possible to lock GPIOx_OTYPE[i] with i = 15..8, without locking also GPIOx_OTYPE[i-8].

Workaround
The only way to lock GPIOx_OTYPE[i] with i=15..8 is to lock also GPIOx_OTYPE[i-8].

2.7 HRTIM peripheral limitations

2.7.1 HRTIM Alternate function output open drain mode not supported

Description:
The I/Os used as HRTIM alternate function outputs cannot be configured in open drain mode. Configuring them as open drain will result in a push pull configuration.

Work-around
There is no work-around.
# Revision history

Table 5. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>13-Jun-2014</td>
<td>1</td>
<td>Initial release</td>
</tr>
<tr>
<td>04-Dec-2014</td>
<td>2</td>
<td>Updated Section 2.1: System limitations</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 2.2: ADC peripheral limitations</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 2.3: SPI peripheral limitations</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 2.7: HRTIM peripheral limitations</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 3: Cortex-M4 FPU core limitations and impact on microcontroller behavior</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 4: Summary of silicon limitations</td>
</tr>
<tr>
<td>30-Mar-2015</td>
<td>3</td>
<td>Updated Table 4: Summary of silicon limitations</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 2.1.2: Full JTAG configuration without NJTRST pin cannot be used</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added limitations in USART: Section 2.5.2: Start bit detected too soon when sampling for NACK signal from the smartcard, Section 2.5.3: Break request can prevent the Transmission Complete flag (TC) from being set and Section 2.5.3: Break request can prevent the Transmission Complete flag (TC) from being set</td>
</tr>
<tr>
<td>05-Oct-2015</td>
<td>4</td>
<td>Updated Table 4: Summary of silicon limitations</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Section 2.4.5: Wakeup frame may not wake up from STOP if tHD(STA) is close to tsu(HSI) in Fast-mode and Fast-mode Plus.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 2.1.3: CCM RAM write protection register SYSCFG_RCR not reset by system reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Section 2.2.5: Possible voltage drop caused by a transitory phase when the ADC is switching from a regular channel to an injected channel Rank 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Section 2.3.2: BSY bit may stay high at the end of a SPI data transfer in slave mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Section 2.5.5: Receiver timeout counter starting in case of 2 stops bit configuration</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 2.4.7: Spurious Bus Error detection in master mode</td>
</tr>
<tr>
<td>12-May-2016</td>
<td>5</td>
<td>Updated: Table 4: Summary of silicon limitations</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added: Section 2.2.6: Overrun flag may not be set if converted data are not read before writing new data</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Section 2.2.7: ADC differential mode Common mode input range.</td>
</tr>
</tbody>
</table>