Introduction

This errata sheet describes all the functional and electrical problems known in the cut 1.3 of the SPC560D30x and SPC560D40x devices.

All the topics covered in this document refer to RM0045 Rev.6 and SPC560D30x, SPC560D40x datasheet Rev.7 (see Appendix A: Additional information).

Device identification:
- MCU ID Register 1
  - MAJOR_MASK: 0
  - MINOR_MASK: 3
- Die Mask ID: FD40X1

This errata sheet applies to SPC560D30x and SPC560D40x devices in accordance with Table 1.

Table 1. Device summary

<table>
<thead>
<tr>
<th>Package</th>
<th>Part number</th>
<th>128 Kbyte code Flash</th>
<th>256 Kbyte code Flash</th>
</tr>
</thead>
<tbody>
<tr>
<td>LQFP100</td>
<td>SPC560D30L3</td>
<td>SPC560D40L3</td>
<td></td>
</tr>
<tr>
<td>LQFP64</td>
<td>SPC560D30L1</td>
<td>SPC560D40L1</td>
<td></td>
</tr>
</tbody>
</table>
## Contents

### 1 Functional problems

<table>
<thead>
<tr>
<th>Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1</td>
<td>ERR002656: FlexCAN: Abort request blocks the CODE field</td>
</tr>
<tr>
<td>1.2</td>
<td>ERR002958: MC_RGM: Clearing a flag at RGM_DES or RGM_FES register may be prevented by a reset</td>
</tr>
<tr>
<td>1.3</td>
<td>ERR003060: MC_RGM: SAFE mode exit may be possible even though condition causing the SAFE mode request has not been cleared</td>
</tr>
<tr>
<td>1.4</td>
<td>ERR003069: ADC: ADC_DMAE[DCLR] set to 1 clears the DMA request incorrectly</td>
</tr>
<tr>
<td>1.5</td>
<td>ERR003103: Accesses to reserved PSMI registers do not return a transfer error</td>
</tr>
<tr>
<td>1.6</td>
<td>ERR003190: MC_ME: Main VREG not disabled during STOP0 or HALT0 mode if RUN[0...3] mode selects FXOSC to be running and target mode selects FXOSC as system clock</td>
</tr>
<tr>
<td>1.7</td>
<td>ERR003195: LINFlex: Limitations for DMA access to LINFlex</td>
</tr>
<tr>
<td>1.8</td>
<td>ERR003209: NMI pin configuration limitation in standby mode</td>
</tr>
<tr>
<td>1.9</td>
<td>ERR003219: MC_CGM: System clock may stop in case target clock source stops during clock switching transition</td>
</tr>
<tr>
<td>1.10</td>
<td>ERR003220: MC_CGM: system clock may stop in case target clock source dies during clock switching</td>
</tr>
<tr>
<td>1.11</td>
<td>ERR003242: PB[10],PD[0:1] pins configuration during standby</td>
</tr>
<tr>
<td>1.12</td>
<td>ERR003247: MC_ME: A mode transition will not be completed if the FlexCAN is disabled for target mode at MC_ME and is enabled at the FlexCAN peripheral</td>
</tr>
<tr>
<td>1.13</td>
<td>ERR003252: CTU: ADC1_X[0:3] channels cannot be triggered by CTU</td>
</tr>
<tr>
<td>1.14</td>
<td>ERR003288: Wakeup line functionality on PB[8], PB[9] not available in STANDBY</td>
</tr>
<tr>
<td>1.15</td>
<td>ERR003407: FlexCAN: CAN Transmitter Stall in case of no Remote Frame in response to Tx packet with RTR=1</td>
</tr>
<tr>
<td>1.16</td>
<td>ERR003442: CMU monitor: FXOSC/FIRC and FMPLL/FIRC relation</td>
</tr>
<tr>
<td>1.17</td>
<td>ERR003446: CTU: The CTU (Cross Trigger Unit) CLR_FLAG in EVTCFGR register does not function as expected</td>
</tr>
<tr>
<td>1.18</td>
<td>ERR003449: DEBUG: Device may hang due to external or 'functional' reset while using debug handshaking mechanism</td>
</tr>
<tr>
<td>1.19</td>
<td>ERR003466: LINFlexD: Register bus aborts are not generated on illegal accesses to reserved addresses within the register address space of LINFlexD</td>
</tr>
<tr>
<td>Error Code</td>
<td>Description</td>
</tr>
<tr>
<td>------------</td>
<td>-------------</td>
</tr>
<tr>
<td>ERR003512</td>
<td>ECSM: ECSM_PFEDR displays incorrect endianness</td>
</tr>
<tr>
<td>ERR003570</td>
<td>MC_ME: Possibility of Machine Check on Low-Power Mode Exit</td>
</tr>
<tr>
<td>ERR004146</td>
<td>When an ADC conversion is injected, the aborted channel is not restored under certain conditions</td>
</tr>
<tr>
<td>ERR004168</td>
<td>ADC: Abort switch aborts the ongoing injected channel as well as the upcoming normal channel</td>
</tr>
<tr>
<td>ERR004186</td>
<td>ADC: Do not trigger ABORT or ABORTCHAIN prior to the start of CTU triggered ADC conversions and do not trigger ABORTCHAIN prior to the start of INJECTED triggered ADC conversions</td>
</tr>
<tr>
<td>ERR004340</td>
<td>LINFlexD: Buffer overrun can not be detected in UART Rx FIFO mode</td>
</tr>
<tr>
<td>ERR004405</td>
<td>SR bit of LINFlexD GCR register is not cleared automatically by hardware</td>
</tr>
<tr>
<td>ERR005569</td>
<td>ADC: The channel sequence order will be corrupted when a new normal conversion chain is started prior to completion of a pending normal conversion chain</td>
</tr>
<tr>
<td>ERR006026</td>
<td>DSPI: Incorrect SPI Frame Generated in Combined Serial Interface Configuration</td>
</tr>
<tr>
<td>ERR006082</td>
<td>LINFlexD: LINS bits in LIN Status Register (LINSR) are not usable in UART mode</td>
</tr>
<tr>
<td>ERR006349</td>
<td>LINFlexD: Possibility of incorrect break delimiter length in header by LIN master</td>
</tr>
<tr>
<td>ERR006427</td>
<td>LINFlexD: Communication failure when LIN timer is used in Output Compare mode</td>
</tr>
<tr>
<td>ERR006620</td>
<td>Flash: ECC error reporting is disabled for Address Pipelining Control (APC) field greater than Read Wait-State Control (RWSC) field</td>
</tr>
<tr>
<td>ERR006915</td>
<td>LINFlexD: Erroneous receiver interrupt generation in UART FIFO mode</td>
</tr>
<tr>
<td>ERR006967</td>
<td>eDMA: Possible misbehavior of a preempted channel when using continuous link mode</td>
</tr>
<tr>
<td>ERR006976</td>
<td>MC_ME: SAFE mode not entered immediately on hardware-triggered SAFE mode request during STOP0 mode</td>
</tr>
<tr>
<td>ERR007274</td>
<td>LINFlexD: Consecutive headers received by LIN Slave triggers error interrupt</td>
</tr>
<tr>
<td>ERR007322</td>
<td>FlexCAN: Bus Off Interrupt bit is erroneously asserted when soft reset is performed while FlexCAN is in Bus Off state</td>
</tr>
<tr>
<td>ERR007394</td>
<td>MC_ME: Incorrect mode may be entered on low-power mode exit</td>
</tr>
</tbody>
</table>
1.39 ERR007589: LINFlexD: Erroneous timeout error when switching from UART to LIN mode .................................................. 24
1.40 ERR007688: RTC: An API interrupt may be triggered prematurely after programming the API timeout value .......................... 24
1.41 ERR007938: ADC: Possibility of missing CTU conversions .......... 24
1.42 ERR007804: LINFlex: Consecutive headers received by LIN Slave triggers error interrupt ........................................... 25
1.43 ERR007953: ME: All peripherals that will be disabled in the target mode must have their interrupt flags cleared prior to target mode entry .... 25
1.44 ERR008227: CGM & ME: The peripheral set clock must be active during a peripheral clock enable or disable request ..................... 26

Appendix A Additional information ........................................ 27
A.1 Reference document ..................................................... 27
A.2 Acronyms ...................................................................... 27

Revision history ............................................................... 29
1 Functional problems

1.1 ERR002656: FlexCAN: Abort request blocks the CODE field

Description:
An Abort request to a transmit Message Buffer (TxMB) can block any write operation into its CODE field. Therefore, the TxMB cannot be aborted or deactivated until it completes a valid transmission (by winning the CAN bus arbitration and transmitting the contents of the TxMB).

Workaround:
Instead of aborting the transmission, use deactivation.

Note: There is a chance that the deactivated TxMB can be transmitted without setting IFLAG and updating the CODE field if it is deactivated.

1.2 ERR002958: MC_RGM: Clearing a flag at RGM_DES or RGM_FES register may be prevented by a reset

Description:
Clearing a flag at RGM_DES and RGM_FES registers requires two clock cycles because of a synchronization mechanism. As a consequence if a reset occurs while clearing is ongoing the reset may interrupt the clearing mechanism leaving the flag set.

Note: This failed clearing has no impact on further flag clearing requests.

Workaround:
No workaround for all reset sources except SW reset.

Note: In case the application requests a SW reset immediately after clearing a flag in RGM_xES the same issue may occur. To avoid this effect the application must ensure that flag clearing has completed by reading the RGM_xES register before the SW reset is requested.

1.3 ERR003060: MC_RGM: SAFE mode exit may be possible even though condition causing the SAFE mode request has not been cleared

Description:
A SAFE mode exit should not be possible as long as any condition that caused a SAFE mode entry is still active. However, if the corresponding status flag in the RGM_FES register has been cleared, the SAFE mode exit may incorrectly occur even though the actual condition is still active.

Workaround:
Software must clear the SAFE mode request condition at the source before clearing the corresponding RGM_FES flag. This will ensure that the condition is no longer active when the RGM_FES flag is cleared and thus the SAFE mode exit can occur under the correct conditions.
1.4 ERR003069: ADC: ADC_DMAE[CLR] set to 1 clears the DMA request incorrectly

Description:
When ADC_DMAE[CLR] is set the DMA request should be cleared only after the data registers are read. However for this case the DMA request is automatically cleared and will not be recognized by the eDMA.

Workaround:
None.

1.5 ERR003103: Accesses to reserved PSMI registers do not return a transfer error

Description:
When accessing the following reserved locations in the SIUL address space, a transfer error will not be returned:

- SIUL base address 0xC3F90000 + offsets 0x500-0x504, 0x50A-0x50C, 0x512-0x514, 0x51A-0x525, 0x528-0x539, 0x53B-0x53D

Workaround:
None.

1.6 ERR003190: MC_ME: Main VREG not disabled during STOP0 or HALT0 mode if RUN[0...3] mode selects FXOSC to be running and target mode selects FXOSC as system clock

Description:
If STOP0 or HALT0 is configured with ME_[mode]_MC.MVRON = '0', ME_[mode]_MC.FIRCON = '0' and ME_[mode]_MC.SYSCLK = '0010/0011' the Main VREG will nevertheless remain enabled during the STOP0 mode if the previous RUN[0...3] mode is configured with ME_RUN[0...3]_MC.FXOSCON = '1'. This will result in increased current consumption of 500 µA than expected.

Workaround:
Before entering STOP0 or HALT0 mode with the following configurations:
- ME_[mode]_MC.MVRON = '0', ME_[mode]_MC.FIRCON = '0' and ME_[mode]_MC.SYSCLK = '0010/0011'
- Ensure the RUN[0...3] mode switches off FXOSC
- ME_RUN[0...3]_MC.FXOSCON = '0' before attempting to low power mode transition.
1.7 ERR003195: LINFlex: Limitations for DMA access to LINFlex

Description:
The DMA handshaking to the LINFlex can fail when the LINFlex operates on a divided peripheral clock.

Workaround:
Don't divide the LINFlex peripheral clock if DMA access is required.

1.8 ERR003209: NMI pin configuration limitation in standby mode

Description:
NMI pin cannot be configured to generate Non Maskable Interrupt event to the core (WKPU_NCR[NDSS] = "00") if the following standby mode is to be used:

- NMI pin enabled for wake-up event
- Standby exit sequence boot from RAM
- Code Flash module power-down on standby exit sequence

With the following configuration this scenario may happen:
1. System is in standby
2. NMI event is triggered on PA[1]
3. System wakeup z0 core power domain
4. z0 core reset is released and NMI event is sampled by core on first clock-edge
5. z0 core attempt to fetch code at 0x10 address (IVPR is not yet initialized by application) and receive an exception since Flash is not available
6. z0 core enter machine check and execution is stalled

Workaround:
If NMI is configured as wake-up source, WKPU_NCR[NDSS] must be configures as "11". This will ensure no NMI event is triggered on the core while the system wakeup is triggered.

After standby exit, core will boot and configure its IVOR/IVPR, it may then re-configure WKPU_NCR:DSS to the appropriate configuration for enabling NMI/CI/MCP.
1.9 ERR003219: MC_CGM: System clock may stop in case target clock source stops during clock switching transition

Description:

The clock switching is a two-step process. The availability of the target clock is first verified. Then the system clock is switched to the new target clock source within two target clock cycles.

In case the FXOSC stops during the required two cycles, the switching process may not be completed, causing the system clock to stop and prevent further clock switching. This may happen if one of the following cases occurs while the system clock source is switching to FXOSC:

- FXOSC oscillator failure
- SAFE mode request occurs, as this mode will immediately switch OFF the FXOSC (refer to ME_SAFE_MC register configuration)

Workaround:

The device is able to recover through any reset event ('functional', 'destructive', internal or external), so typically either the SWT (internal watchdog) will generate a reset or, in case it is used in the application, the external watchdog will generate an external reset. In all cases the devices will restart properly after reset.

To reduce the probability that this issue occurs in the application, disable SAFE mode transitions when the device is executing a mode transition with the FXOSC as the system clock source is in target mode.

1.10 ERR003220: MC_CGM: system clock may stop in case target clock source dies during clock switching

Description:

The clock switching is a two-step process. The availability of the target clock is first verified. Then the system clock is switched to the new target clock source within two target clock cycles.

In case the FXOSC stops during the required two cycles, the switching process may not be completed, causing the system clock to stop and prevent further clock switching. This may happen if one of the following cases occurs while the system clock source is switching to FXOSC:

- FXOSC oscillator failure
- SAFE mode request occurs, as this mode will immediately switch OFF the FXOSC (refer to ME_SAFE_MC register configuration)
Workaround:

The device is able to recover through any destructive reset event, so typically either the SWT (internal watchdog) will generate a reset and the device will restart properly after reset.

To reduce the probability that this issue occurs in the application, it is recommended to disable SAFE mode transitions when the device is executing a mode transition with the FXOSC as the system clock source is in target mode.

1.11 ERR003242: PB[10],PD[0:1] pins configuration during standby

Description:

PB[10], PD[0:1] are the pins having both wake-up functionality and analog functionality.

As for all wake-up pins, it must be driven either high level or low level (possibly using the internal pull-up) during standby.

In case the pin is connected to external component providing analog signal, it is important to check that this external analog signal is either lower than 0.2*VDD_HV or higher than 0.8*VDD_HV not to incur extra consumption.

Workaround:

None.

1.12 ERR003247: MC_ME: A mode transition will not be completed if the FlexCAN is disabled for target mode at MC_ME and is enabled at the FlexCAN peripheral

Description:

If a FlexCAN module is enabled for the current mode at MC_ME using the ME_RUN_PCx/ME_PCTLx registers and also enabled at the FlexCAN Module Configuration Register, when the target mode (run or low power) disables the FlexCAN module, this transition will only complete if the FlexCAN is disabled at the FlexCAN peripheral prior to the target mode transition.

Workaround:

Before initiating the target mode change at the MC_ME the FlexCAN Module Configuration Register should be configured to set Freeze Enable, Halt and Module Disable (FLEXCAN_MCR) i.e. FLEXCAN_MCR[FRZ] = FLEXCAN_MCR[HALT] = FLEXCAN_MCR[MDIS] = 1.
1.13 ERR003252: CTU: ADC1_X[0:3] channels cannot be triggered by CTU

Description:

CTU_EVTCFGRx[CHANNEL_VALUE] bitfield is 6 bit wide and can select ADC channels within the range 0-63.
ADC1_X[0:3] indexed CH[64-95], cannot be selected.

Workaround:

None.

1.14 ERR003288: Wakeup line functionality on PB[8], PB[9] not available in STANDBY

Description:

Wakeup line functionality is not available on ports PB[8], PB[9] during STANDBY mode. These pads are not supplied with ultra low power regulator, but are driven from main regulator which is switched off in STANDBY mode.

Workaround:

None.

1.15 ERR003407: FlexCAN: CAN Transmitter Stall in case of no Remote Frame in response to Tx packet with RTR=1

Description:

FlexCAN does not transmit an expected message when the same node detects an incoming Remote Request message asking for any remote answer.

The issue happens when two specific conditions occur:
1. The Message Buffer (MB) configured for remote answer (with code "a") is the last MB. The last MB is specified by Maximum MB field in the Module Configuration Register (MCR[MAXMB]).
2. The incoming Remote Request message does not match its ID against the last MB ID.

While an incoming Remote Request message is being received, the FlexCAN also scans the transmit (Tx) MBs to select the one with the higher priority for the next bus arbitration. It is expected that by the Intermission field it ends up with a selected candidate (winner). The coincidence of conditions (1) and (2) above creates an internal corner case that cancels the Tx winner and therefore no message will be selected for transmission in the next frame. This gives the appearance that the FlexCAN transmitter is stalled or "stops transmitting".

There is NO ISSUE if any of the conditions below holds:

a) The incoming message matches the remote answer MB with code "a"
b) The MB configured as remote answer with code "a" is not the last one
c) Any MB (despite of being Tx or Rx) is reconfigured (by writing its CS field) just after the Intermission field
d) A new incoming message sent by any external node starts just after the Intermission field

Workaround:
Do not configure the last MB as a Remote Answer (with code "a").

1.16 ERR003442: CMU monitor: FXOSC/FIRC and FMPLL/FIRC relation

Description:
Functional CMU monitoring can only be guaranteed when the following conditions are met:
- FXOSC frequency must be greater than \((FIRC / 2^{RCDIV}) + 0.5\) MHz in order to guarantee correct FXOSC monitoring
- FMPLL frequency must be greater than \((FIRC / 4) + 0.5\) MHz in order to guarantee correct FMPLL monitoring

Workaround:
Refer to description.

1.17 ERR003446: CTU: The CTU (Cross Trigger Unit) CLR_FLAG in EVTCFG register does not function as expected

Description:
If the CTU CLR_FLAG is set and the CTU is idle, a PIT triggered request to the CTU does not result in the correct ADC channel number being latched. The previous ADC channel number is latched instead of the requested channel number.

Workaround:
There is no software workaround to allow the CLR_FLAG functionality to operate correctly. Do not program the CLR_FLAG bit to '1'.

1.18 ERR003449: DEBUG: Device may hang due to external or 'functional' reset while using debug handshaking mechanism

Description:
If the low-power mode debug handshake has been enabled and an external reset or a 'functional' reset occurs while the device is in a low-power mode, the device will not exit reset.

Workaround:
The NPC_PCR[LPDBG_EN] bit must be cleared to ensure the correct reset sequence.
1.19 ERR003466: LINFlexD: Register bus aborts are not generated on illegal accesses to reserved addresses within the register address space of LINFlexD

Description:
Register bus aborts are not generated on illegal accesses to reserved addresses within the register address space of LINFlexD. This is applicable to LINFlex modules supporting master-only mode.

Workaround:
None.

1.20 ERR003512: ECSM: ECSM_PFEDR displays incorrect endianness

Description:
The ECSM_PFEDR register reports ECC data using incorrect endianness. For example, a Flash location that contains the data 0xAABBCCDD would be reported as 0xDDCCBBAA at ECSM_PFEDR.

This 32-bit register contains the data associated with the faulting access of the last, properly enabled Flash ECC event. The register contains the data value taken directly from the data bus.

Workaround:
Software must correct endianness.

1.21 ERR003570: MC_ME: Possibility of Machine Check on Low-Power Mode Exit

Description:
When executing from the Flash and entering a Low-Power Mode (LPM) where the Flash is in low-power or power-down mode, 2-4 clock cycles exist at the beginning of the RUNx to LPM transition during which a wakeup or interrupt will generate a checkstop due to the Flash not being available on RUNx mode re-entry. This will cause either a checkstop reset or machine check interrupt.
Workaround:

If the application must avoid the reset, two workarounds are suggested:

1. Configure the application to handle the machine check interrupt in RAM dealing with the problem only if it occurs
2. Configure the MCU to avoid the machine check interrupt, executing the transition into low power modes in RAM

There is no absolute requirement to work around the possibility of a checkstop reset if the application can accept the reset, and associated delays, and continue. In this event, the WKPU.WISR will not indicate the channel that triggered the wakeup though the F_CHKSTOP flag will indicate that the reset has occurred. The F_CHKSTOP flag could still be caused by other error conditions so the startup strategy from this condition should be considered alongside any pre-existing strategy for recovering from an F_CHKSTOP condition.

1.22 ERR004146: When an ADC conversion is injected, the aborted channel is not restored under certain conditions

Description:

When triggered conversions interrupt the ADC, it is possible that the aborted conversion does not get restored to the ADC and is not converted during the chain. Vulnerable configurations are:

- Injected chain over a normal chain
- CTU trigger over a normal chain
- CTU trigger over an injected chain

When any of these triggers arrive whilst the ADC is in the conversion stage of the sample and conversion, the sample is discarded and is not restored. This means that the channel data register will not show the channel as being valid and the CEOCFRx field will not indicate a pending conversion. The sample that was aborted is lost.

When the trigger arrives during the final channel in a normal or injected chain, the same failure mode can cause two ECH/JECH interrupts to be raised.

If the trigger arrives during the sampling phase of the last channel in the chain, an ECH is triggered immediately, the trigger is processed and the channel is restored and after sampling/conversion, a second ECH interrupt occurs.

In scan mode, the second ECH does not occur if the trigger arrives during the conversion phase.

In one-shot mode, the trigger arriving during the conversion phase of the last channel restarts the whole conversion chain and the next ECH occurs at completion of that chain.
Workaround:

It is suggested that the application check for valid data using the CDR status bits or the CEOCFRx registers to ensure all expected channels have been converted. This can be tested by running a bitwise AND and an XOR with either the JCMRx or NCMRx registers and the CEOCFRx registers during the ECH of JECH handler. Any non-zero value for \((xCMRx \& (xCMRx \text{ CEOCFRx}))\) indicates that a channel has been missed and conversion should be requested again.

Spurious ECH/JECH interrupts can be detected by checking the NSTART/JSTART flags in the ADC Module Status Registers – if the flag remains set during an ECH/JECH interrupt then another interrupt will follow after the restored channel or chain has been sampled and converted.

The spurious ECH/JECH workaround above applies to single-shot conversions. In single-shot mode, NSTART changes from 1 to 0. Therefore, the user can rely on checking the NSTART bit to confirm if a spurious ECH has occurred. However, for scan mode, the NSTART bit will remain set during normal operation, so it cannot be relied upon to check for the spurious ECH/JECH issue.

Consequently, if CTU is being used in trigger mode, the conversions must be single-shot and not scan mode.

1.23 ERR004168: ADC: Abort switch aborts the ongoing injected channel as well as the upcoming normal channel

Description:

If an Injected chain (jch1,jch2,jch3) is injected over a Normal chain (nch1,nch2,nch3,nch4) the Abort switch does not behave as expected.

Expected behavior:

Correct Case (without SW Abort on jch3): Nch1 - Nch2(aborted) - Jch1 - Jch2 - Jch3 - Nch2(restored) - Nch3 - Nch4

Correct Case (with SW Abort on jch3): Nch1 - Nch2(aborted) - Jch1 - Jch2 - Jch3(aborted) - Nch2(restored) - Nch3 - Nch4

Observed unexpected behavior:

Fault1 (without SW abort on jch3): Nch1 - Nch2(aborted) - Jch1 - Jch2 - Jch3 - Nch3 - Nch4 (Nch2 not restored)

Fault2 (with SW abort on jch3): Nch1 - Nch2 (aborted) - Jch1 - Jch2 - Jch3(aborted) - Nch4 (Nch2 not restored & Nch3 conversion skipped)

Workaround:

It is possible to detect the unexpected behavior by using the CEOCFRx register. The CEOCFRx fields will not be set for a not restored or skipped channel, which indicates this issue has occurred. The CEOCFRx fields need to be checked before the next Normal chain execution (in scan mode). The CEOCFRx fields should be read by every ECH interrupt at the end of every chain execution.
1.24   **ERR004186: ADC:** Do not trigger ABORT or ABORTCHAIN prior to the start of CTU triggered ADC conversions and do not trigger ABORTCHAIN prior to the start of INJECTED triggered ADC conversions.

**Description:**

When ADC_MCR[ABORT] or ADC_MCR[ABORTCHAIN] is set prior to the ADC receiving a CTU trigger, the next CTU triggered ADC conversion will not be performed and further CTU triggered ADC conversions will be blocked.

When ADC_MCR[ABORTCHAIN] is set prior to the ADC receiving an INJECTED trigger, the next INJECTED ADC conversion will not be performed. Following the ABORTCHAIN command the MCU behavior does not meet the specification as ADC_ISR[JECH] is not set and ADC_MCR[ABORTCHAIN] is not cleared.

**Workaround:**

Do not program ADC_MCR[ABORT] or ADC_MCR[ABORTCHAIN] before the start of ADC conversions.

The case when CTU triggered ADC conversions are blocked should be avoided however it is possible to reactivate CTU conversions by clearing and setting ADC_MCR[CTUEN].

1.25   **ERR004340: LINFlexD: Buffer overrun can not be detected in UART Rx FIFO mode**

**Description:**

When the LINFlexD is configured in UART Receive (Rx) FIFO mode, the Buffer Overrun Flag (BOF) bit of the UART Mode Status Register (UARTSR) register is cleared in the subsequent clock cycle after being asserted.

User software can not poll the BOF to detect an overflow.

The LINFlexD Error Combined Interrupt can still be triggered by the buffer overrun. This interrupt is enabled by setting the Buffer Overrun Error Interrupt Enable (BOIE) bit in the LIN Interrupt enable register (LINIER). However, the BOF bit will be cleared when the interrupt routine is entered, preventing the user from identifying the source of error.

**Workaround:**

Buffer overrun errors in UART FIFO mode can be detected by enabling only the Buffer Overrun Interrupt Enable (BOIE) in the LIN interrupt enable register (LINIER).
1.26 **ERR004405: SR bit of LINFlexD GCR register is not cleared automatically by hardware**

**Description:**

After setting the SR bit of GCR (Global Control Register) to reset the LINFlexD controller, this bit is not cleared automatically by the hardware, keeping the peripheral in reset state.

**Workaround:**

This bit should be cleared by software to perform further operations.

1.27 **ERR005569: ADC: The channel sequence order will be corrupted when a new normal conversion chain is started prior to completion of a pending normal conversion chain**

**Description:**

If One shot mode is configured in the Main Configuration Register (MCR[MODE] = 0) the chained channels are automatically enabled in the Normal Conversion Mask Register 0 (NCMR0). If the programmer initiates a new chain normal conversion, by setting MCR[NSTART] = 0x1, before the previous chain conversion finishes, the new chained normal conversion will not follow the requested sequence of converted channels.

For example, if a chained normal conversion sequence includes three channels in the following sequence: channel0, channel1 and channel2, the conversion sequence is started by MCR[NSTART] = 0x1. The software re-starts the next conversion sequence when MCR[NSTART] is set to 0x1 just before the current conversion sequence finishes.

The conversion sequence should be: channel0, channel1, channel2, channel0, channel1, channel2.

However, the conversion sequence observed will be: channel0, channel1, channel2, channel1, channel1, channel2. Channel0 is replaced by channel1 in the second chain conversion and channel1 is converted twice.

**Workaround:**

Ensure a new conversion sequence is not started when a current conversion is ongoing. This can be ensured by issuing the new conversion setting MCR[NSTART] only when MSR[NSTART] = 0.

**Note:** 

MSR[NSTART] indicates the present status of conversion. MSR[NSTART] = 1 means that a conversion is ongoing and MSR[NSTART] = 0 means that the previous conversion is finished.
**1.28 ERR006026: DSPI: Incorrect SPI Frame Generated in Combined Serial Interface Configuration**

**Description:**

In the Combined Serial Interface (CSI) configuration of the Deserial Serial Peripheral Interface (DSPI) where data frames are periodically being sent (Deserial Serial Interface, DSI), a Serial Peripheral Interface (SPI) frame may be transmitted with incorrect framing. The incorrect frame may occur in this configuration if the user application writes SPI data to the DSPI Push TX FIFO Register (DSPI_PUSHR) during the last two peripheral clock cycles of the Delay-after-Transfer (DT) phase. In this case, the SPI frame is corrupted.

**Workaround:**

**Workaround 1:** Perform SPI FIFO writes after halting the DSPI.

To prevent writing to the FIFO during the last two clock cycles of DT, perform the following steps every time a SPI frame is required to be transmitted:

**Step 1:** Halt the DSPI by setting the HALT control bit in the Module Configuration Register (DSPI_MCR[HALT]).

**Step 2:** Poll the Status Register’s Transmit and Receive Status bit (DSPI_SR[TXRXS]) to ensure the DSPI has entered the HALT state and completed any in-progress transmission. Alternatively, if continuous polling is undesirable in the application, wait for a fixed time interval such as 35 baud clocks to ensure completion of any in-progress transmission and then check once for DSPI_SR[TXRXS].

**Step 3:** Perform the write to DSPI_PUSHR for the SPI frame.

**Step 4:** Clear bit DSPI_MCR[HALT] to bring the DSPI out of the HALT state and return to normal operation.

**Workaround 2:** Do not use the CSI configuration. Use the DSPI in either DSI-only mode or SPI-only mode.

**Workaround 3:** Use the DSPI’s Transfer Complete Flag (TCF) interrupt to reduce worst-case wait time of Workaround 1.

**Step 1:** When a SPI frame is required to be sent, halt the DSPI as in Step 1 of Workaround 1 above.

**Step 2:** Enable the TCF interrupt by setting the DSPI DMA/Interrupt Request Select and Enable Register’s Transmission Complete Request Enable bit (DSPI_RSER[TCF_RE]).

**Step 3:** In the TCF interrupt service routine, clear the interrupt status (DSPI_SR[TCF]) and the interrupt request enable (DSPI_RSER[TCF_RE]). Confirm that DSPI is halted by checking DSPI_SR[TXRXS] and then write data to DSPI_PUSHR for the SPI frame. Finally, clear bit DSPI_MCR[HALT] to bring the DSPI out of the HALT state and return to normal operation.
1.29 ERR006082: LINFlexD: LINS bits in LIN Status Register (LINSR) are not usable in UART mode

Description:
When the LINFlexD module is used in the Universal Asynchronous Receiver/Transmitter (UART) mode, the LIN state bits (LINS3:0) in LIN Status Register (LINSR) always indicate the value zero. Therefore, these bits cannot be used to monitor the UART state.

Workaround:
LINS bits should be used only in LIN mode.

1.30 ERR006349: LINFlexD: Possibility of incorrect break delimiter length in header by LIN master

Description:
When the Local Interconnect Network module (LINFlexD) is used in LIN mode, the length of the break field delimiter can be configured to either 1 or 2 bits using the Two Bit Delimiter bit (TBDE) of the LIN Control Register 2 (LINCR2).
Once LINCR2[TBDE] has been set (selecting 2 bits length), it is no longer possible to clear it (selecting 1 bit length).
This may result in LIN master always transmitting the header with two bits of delimiter in the break field.

Workaround:
To clear LINCR2[TBDE] field, a system reset has to be performed.

1.31 ERR006427: LINFlexD: Communication failure when LIN timer is used in Output Compare mode

Description:
In the Local Interconnect Network Module (LINFlexD), the LIN state machine can be reset to the IDLE state on a timeout event, setting the Idle on timeout bit (IOT) bit of the LIN Time-Out Control Status Register (LINTCSR).
If the Timeout counter mode is set as Output compare (LINTCSR[M0DE] =1), even if the Idle on Timeout bit is set (LINTCSR[I0T] =1), the LIN state machine does not move to IDLE state on timeout event.
Thus, further incoming data would not be interpreted correctly leading to communication failure.

Workaround:
The LIN state machine can be reset to the IDLE state on timeout event only using “LIN mode” as the timeout counter mode (LINTCSR[M0DE] =0).
1.32 ERR006620: Flash: ECC error reporting is disabled for Address Pipelining Control (APC) field greater than Read Wait-State Control (RWSC) field

Description:

The reference manual states the following at the Platform Flash memory controller Access pipelining functional description.

“The platform Flash memory controller does not support access pipelining since this capability is not supported by the Flash memory array. As a result, the APC (Address Pipelining Control) field should typically be the same value as the RWSC (Read Wait-State Control) field for best performance, that is, BKn_APC = BKn_RWSC. It cannot be less than the RWSC.”

The reference manual advises that the user must not configure APC to be less than RWSC and typically APC should equal RWSC. However the documentation does not prohibit the configuration of APC greater than RWSC and for this configuration ECC error reporting will be disabled. Flash ECC error reporting will only be enabled for APC = RWSC.

For the case when Flash ECC is disabled and data is read from a corrupt location the data will be transferred via the system bus however a bus error will not be asserted and neither a core exception nor an ECSM interrupt will be triggered. For the case of a single-bit ECC error the data will be corrected but for a double-bit error the data will be corrupted.

Note: Both CFlash & DFlash are affected by this issue.

For single-bit and double-bit Flash errors neither a core exception nor an ECSM interrupt will be triggered unless APC=RWSC.

The Flash Array Integrity Check feature is not affected by this issue and will successfully detect an ECC error for all configurations of APC >= RWSC.

For the APC > RWSC configuration other than Flash ECC error reporting there will be no other unpredictable behavior from the Flash.

The write wait-state control setting at PFCRx[BKn_WWSC] has no affect on the Flash. It is recommended to set WWSC = RWSC = APC.

Workaround:

PFCRx[BKy_APC] must equal PFCRx PFCRx[BKy_RWSC]. See datasheet for correct setting of RWSC.
1.33 ERR006915: LINFlexD: Erroneous receiver interrupt generation in UART FIFO mode

Description:
In the Local Interconnect Network Interrupt Enable Register (LINIER), the Data Reception Interrupt enable bit (LINIER[DRIE]) and Data Transmission Interrupt enable bit (LINIER[DTIE]) are significant only in LIN mode and Universal Asynchronous Receiver/Transmitter (UART) buffer mode.

Enabling these bits in UART First-In-First-Out (FIFO) mode will lead to an erroneous receiver interrupt being generated when the Receiver FIFO empty flag (UARTSR[RFE]) or Tx FIFO full flag (UARTSR[TFF]) in the UART Mode Status register is set.

Workaround:
Do not enable LINIER[DRIE] and LINIER[DTIE] bits in UART FIFO mode as these bits have functional significance only in LIN mode or UART buffer mode.

1.34 ERR006967: eDMA: Possible misbehavior of a preempted channel when using continuous link mode

Description:
When using Direct Memory Access (DMA) continuous link mode Control Register Continuous Link Mode (DMA_CR[CLM]) = 1) with a high priority channel linking to itself, if the high priority channel preempts a lower priority channel on the cycle before its last read/write sequence, the counters for the preempted channel (the lower priority channel) are corrupted. When the preempted channel is restored, it continues to transfer data past its "done" point (that is the byte transfer counter wraps past zero and it transfers more data than indicated by the byte transfer count (NBYTES)) instead of performing a single read/write sequence and retiring.

The preempting channel (the higher priority channel) will execute as expected.

Workaround:
Disable continuous link mode (DMA_CR[CLM]=0) if a high priority channel is using minor loop channel linking to itself and preemption is enabled. The second activation of the preempting channel will experience the normal startup latency (one read/write sequence + startup) instead of the shortened latency (startup only) provided by continuous link mode.
1.35   ERR006976: MC_ME: SAFE mode not entered immediately on hardware-triggered SAFE mode request during STOP0 mode

Description:
If a SAFE mode request is generated by the Reset Generation Module (MC_RGM) while the chip is in STOP0 mode, the chip does not immediately enter SAFE mode if STOP0 is configured as follows in the STOP0 Mode Configuration register (ME_STOP0_MC):
- The system clock is disabled (ME_STOP0_MC[SYSCLK] = 0b1111)
- The internal RC oscillator is enabled (ME_STOP0_MC[IRCON] = 0b1)

In this case, the chip will remain in STOP0 mode until an interrupt request or wakeup event occurs, causing the chip to return to its previous RUNx mode, after which the still pending SAFE mode request will cause the chip to enter SAFE mode.

Workaround:
There are two possibilities.
1. Configure the internal RC oscillator to be disabled during STOP0 mode (ME_STOP0_MC[IRCON] = 0b0) if the device supports it.
2. Prior to entering STOP0 mode, configure all hardware-triggered SAFE mode requests that need to cause an immediate transition from STOP0 to SAFE mode to be interrupt requests.
   This is done in the MC_RGM’s ‘Functional’ Event Alternate Request register (RGM_FEAR).

1.36   ERR007274: LINFlexD: Consecutive headers received by LIN Slave triggers error interrupt

Description:
As per the Local Interconnect Network (LIN) specification, the processing of one frame should be aborted by the detection of a new header sequence.

In LINFlexD, if the LIN Slave receives a new header instead of data response corresponding to a previous header received, it triggers a framing error during the new header’s reception. The LIN Slave still waiting for the data response corresponding to the first header received.

Workaround:
The following three steps should be followed:
1. Set the MODE bit in the LIN Time-Out Control Status Register (LINTCSR[MODE]) to ‘0’
2. Set Idle on Timeout in the LINTCSR[IOT] register to ‘1’
3. Configure master to wait until the occurrence of the Output Compare flag in LIN Error Status Register (LINESR[OCF]) before sending the next header. This flag causes the LIN Slave to go to an IDLE state before the next header arrives, which will be accepted without any framing error.
1.37 ERR007322: FlexCAN: Bus Off Interrupt bit is erroneously asserted when soft reset is performed while FlexCAN is in Bus Off state

Description:
Under normal operation, when FlexCAN enters in Bus Off state, a Bus Off Interrupt is issued to the CPU if the Bus Off Mask bit (CTRL[BOFF_MSK]) in the Control Register is set. In consequence, the CPU services the interrupt and clears the ESR[BOFF_INT] flag in the Error and Status Register to turn off the Bus Off Interrupt.

In continuation, if the CPU performs a soft reset after servicing the bus off interrupt request, by either requesting a global soft reset or by asserting the MCR[SOFT_RST] bit in the Module Configuration Register, once MCR[SOFT_RST] bit transitions from 1 to 0 to acknowledge the soft reset completion, the ESR[BOFF_INT] flag (and therefore the Bus Off Interrupt) is re-asserted.

The defect under consideration is the erroneous value of Bus Off flag after soft reset under the scenario described in the previous paragraph.

The Fault Confinement State (ESR[FLT_CONF] bit field in the Error and Status Register) changes from 0b11 to 0b00 by the soft reset, but gets back to 0b11 again for a short period, resuming after certain time to the expected Error Active state (0b00). However, this late correct state does not reflect the correct ESR[BOFF_INT] flag which stays in a wrong value and in consequence may trigger a new interrupt service.

Workaround:
To prevent the occurrence of the erroneous Bus Off flag (and eventual Bus Off Interrupt) the following soft reset procedure must be used:
1. Clear CTRL[BOFF_MSK] bit in the Control Register (optional step in case the Bus Off Interrupt is enabled)
2. Set MCR[SOFT_RST] bit in the Module Configuration Register
3. Poll MCR[SOFT_RST] bit in the Module Configuration Register until this bit is cleared.
4. Wait for 4 peripheral clocks
5. Poll ESR[FLTCONF] bit in the Error and Status Register until this field is equal to 0b00.
6. Write "1" to clear the ESR[BOFF_INT] bit in the Error and Status Register
7. Set CTRL[BOFF_MSK] bit in the Control Register (optional step in case the Bus Off Interrupt is enabled)
### 1.38 ERR007394: MC_ME: Incorrect mode may be entered on low-power mode exit

**Description:**

When the Mode Entry (MC_ME) module is transitioning from a run mode (RUN0/1/2/3) to a low power mode (HALT/STOP/STANDBY\(^a\)) if a wake-up or interrupt is detected one clock cycle after the second write to the Mode Control (ME_MCTL) register, the MC_ME will exit to the mode previous to the run mode that initiated the low power mode transition.

Example correct operation: DRUN->RUN1->RUN3->STOP->RUN3
Example failing operation: DRUN->RUN1->RUN3->STOP->RUN1

**Workaround:**

To ensure the application software returns to the run mode (RUN0/1/2/3) prior to the low power mode (HALT/STOP/STANDBY\(^a\)) it is required that the RUNx mode prior to the low power mode is entered twice.

The following example code shows RUN3 mode entry prior to a low power mode transition.

```c
ME.MCTL.R = 0x70005AF0;    /* Enter RUN3 Mode & Key */
ME.MCTL.R = 0x7000A50F;    /* Enter RUN3 Mode & Inverted Key */
while (ME.GS.B.S_MTRANS) {} /* Wait for RUN3 mode transition to complete */
ME.MCTL.R = 0x70005AF0;    /* Enter RUN3 Mode & Key */
ME.MCTL.R = 0x7000A50F;    /* Enter RUN3 Mode & Inverted Key */
while (ME.GS.B.S_MTRANS) {} /* Wait for RUN3 mode transition to complete */
/* Now that run mode has been entered twice can enter low power mode */
/* (HALT/STOP/STANDBY*) when desired. */
```

---

\(^a\) STANDBY mode is not available on all MPC56xx microcontrollers.
1.39 ERR007589: LINFlexD: Erroneous timeout error when switching from UART to LIN mode

Description:
When the LINFlexD module is enabled in Universal Asynchronous Receiver/Transmitter (UART) mode and the value of the MODE bit of the LIN Timeout Control Status register (LINTCSR) is 0 (default value after reset), any activity on the transmit or receive pins will cause an unwanted change in the value of the 8-bit field Output Compare Value 2 (OC2) of the LIN Output Compare register (LINOCR).

As a consequence, if the module is reconfigured from UART to Local Interconnect Network (LIN) mode, an incorrect timeout exception is generated when a LIN communication starts.

Workaround:
Before enabling UART communication, set to 1 the MODE bit of the LIN Timeout Control Status register (LINTCSR) (selecting the output compare mode). This prevents the LINOCR.OC2 field from being updated during UART communications.
Then, after reconfiguring the LINFlexD to LIN mode, reset the LINRCsr.MODE bit (selecting the LIN mode) before starting LIN communications.

1.40 ERR007688: RTC: An API interrupt may be triggered prematurely after programming the API timeout value

Description:
When the API is enabled (RTCC[APIEN]), the API interrupt flag is enabled (RTCC[APIIE]) and the API timeout value (RTCC[APIVAL]) is programmed the next API interrupt may be triggered before the programmed API timeout value. Successive API Interrupts will be triggered at the correct time interval.

Workaround:
The user must not use the first API interrupt for critical timing tasks.

1.41 ERR007938: ADC: Possibility of missing CTU conversions

Description:
The CTU prioritizes and schedules trigger sources so that the ADC will receive only one CTU trigger at a time. However, whilst a Normal or Injected ADC conversion is ongoing as the ADC moves state from IDLE-to-SAMPLE, SAMPLE-to-WAIT, WAIT-to-SAMPLE and WAIT-to-IDLE there are 2 clock cycles at the state transition that a CTU trigger may be missed by the ADC.

Workaround:
To ensure all CTU triggers are received at the ADC Normal and Injected modes must be disabled.
1.42 ERR007804: LINFlex: Consecutive headers received by LIN Slave triggers error interrupt

Description:
As per the Local Interconnect Network (LIN) specification, the processing of one frame should be aborted by the detection of a new header sequence.

But in LINFlex IP, if the LIN Slave receives a new header instead of data response corresponding to a previous header received, it triggers a framing error during the new header's reception. Also the LIN Slave remains waiting for the data response corresponding to the first header received.

Workaround:
The following workaround should be applied:
1. Set the LTOM bit in the LIN Time-Out Control Status Register (LINTCSR[LTOM]) to '0'
2. Set Idle on Timeout in the LINTCSR[IOT] register to '1'
3. Configure master to wait until the occurrence of the Output Compare flag in LIN Error Status Register (LINESR[OCF]) before sending the next header. This flag causes the LIN Slave to go to an IDLE state before the next header arrives, which will be accepted without any framing error.

1.43 ERR007953: ME: All peripherals that will be disabled in the target mode must have their interrupt flags cleared prior to target mode entry

Description:
Before entering the target mode, software must ensure that all interrupt flags are cleared for those peripherals that are programmed to be disabled in the target mode. A pending interrupt from these peripherals at target mode entry will block the mode transition or possibly lead to unspecified behavior.

Workaround:
For those peripherals that are to be disabled in the target mode the user has 2 options:
1. Mask those peripheral interrupts and clear the peripheral interrupt flags prior to the target mode request.
2. Through the target mode request ensure that all those peripheral interrupts can be serviced by the core.
1.44 ERR008227: CGM & ME: The peripheral set clock must be active during a peripheral clock enable or disable request

Description:

An individual peripheral clock can be enabled or disabled for a target mode via the Mode Entry Peripheral Control register (ME_PCTL) and the Mode Entry RUN/Low Power Peripheral Configuration register (ME_RUN_PC & ME_LP_PC). For this process to complete the user must ensure that the peripheral set clock relative to the specific peripheral is enabled for the duration of the current-mode-to-target-mode transition. The peripheral set clock is configured at the Clock Generation Module System Clock Divider Configuration Register (CGM_SC_DC).

A caveat for FlexCAN is for the case when the FXOSC is selected for the CAN Engine Clock Source (FLEXCAN_CTRL[CLK_SRC]). In this instance to enable or disable the FlexCAN peripheral clock the user must ensure FXOSC is enabled through the target mode transition i.e. FXOSC must be enabled for the target mode.

Workaround:

To enable a peripheral clock:
1. Enable the peripheral set clock at CGM_SC_DC
2. Enable the peripheral clock for the target mode at ME_PCTL & ME_RUN_PC/ME_LP_PC
3. Note steps 1 & 2 are interchangeable
4. Transition to the target mode to enable the peripheral clock

To disable a peripheral clock:
1. Disable the peripheral clock for the target mode at ME_PCTL & ME_RUN_PC/ME_LP_PC.
2. Transition to the target mode to disable the peripheral clock.
3. Optionally disable peripheral set clock at CGM_SC_DC. Note to check other peripherals in this peripheral set are not required.
Appendix A  Additional information

A.1  Reference document

- **SPC560D30L1, SPC560D30L3, SPC560D40L1, SPC560D40L3** 32-bit MCU family built on the embedded Power Architecture® (RM0045, DocID16886).
- **32-bit MCU family built on the Power Architecture® for automotive body electronics applications** (SPC560D30x, SPC560D40x datasheet, DocID16315).

A.2  Acronyms

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>TxMB</td>
<td>Transmit Message Buffer</td>
</tr>
<tr>
<td>DMA</td>
<td>Direct memory access</td>
</tr>
<tr>
<td>MB</td>
<td>Message Buffer</td>
</tr>
<tr>
<td>MCR</td>
<td>Module Configuration Register</td>
</tr>
<tr>
<td>CMU</td>
<td>Clock monitor unit</td>
</tr>
<tr>
<td>CTU</td>
<td>Cross Trigger Unit</td>
</tr>
<tr>
<td>ADC</td>
<td>Analog-to-digital converter</td>
</tr>
<tr>
<td>ECSM</td>
<td>Error correction status module</td>
</tr>
<tr>
<td>LPM</td>
<td>Low-Power Mode</td>
</tr>
<tr>
<td>MC_ME</td>
<td>Mode Entry</td>
</tr>
<tr>
<td>MC_RGM</td>
<td>Reset Generation Module</td>
</tr>
<tr>
<td>BOIE</td>
<td>Buffer Overrun Error Interrupt Enable</td>
</tr>
<tr>
<td>LINIER</td>
<td>LIN Interrupt enable register</td>
</tr>
<tr>
<td>GCR</td>
<td>Global Control Register</td>
</tr>
<tr>
<td>NCNR0</td>
<td>Normal Conversion Mask Register 0</td>
</tr>
<tr>
<td>LINSR</td>
<td>LIN Status Register</td>
</tr>
<tr>
<td>UART</td>
<td>Universal Asynchronous Receiver/Transmitter</td>
</tr>
<tr>
<td>RWSC</td>
<td>Read Wait-State Control</td>
</tr>
<tr>
<td>APC</td>
<td>Address Pipelining Control</td>
</tr>
<tr>
<td>LIN</td>
<td>Local Interconnect Network</td>
</tr>
<tr>
<td>LINTCSR</td>
<td>LIN Time-Out Control Status Register</td>
</tr>
<tr>
<td>LINESR</td>
<td>LIN Error Status Register</td>
</tr>
<tr>
<td>CSI</td>
<td>Combined Serial Interface</td>
</tr>
<tr>
<td>SPI</td>
<td>Serial Peripheral Interface</td>
</tr>
<tr>
<td>DSI</td>
<td>Deserial Serial Interface</td>
</tr>
<tr>
<td>Acronym</td>
<td>Name</td>
</tr>
<tr>
<td>----------</td>
<td>------------------------------------</td>
</tr>
<tr>
<td>DT</td>
<td>Delay-after-Transfer</td>
</tr>
<tr>
<td>TCF</td>
<td>Transfer Complete Flag</td>
</tr>
<tr>
<td>NMI</td>
<td>Non Maskable Interrupt</td>
</tr>
<tr>
<td>GCR</td>
<td>Global Control Register</td>
</tr>
<tr>
<td>UART</td>
<td>Universal Asynchronous Receiver/Transmitter</td>
</tr>
<tr>
<td>OC2</td>
<td>Output Compare Value 2</td>
</tr>
<tr>
<td>LINOCR</td>
<td>LIN Output Compare register</td>
</tr>
<tr>
<td>ME_PCTL</td>
<td>Mode Entry Peripheral Control register</td>
</tr>
</tbody>
</table>
## Revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>27-Aug-2015</td>
<td>1</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST’s terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers’ products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics – All rights reserved