Introduction

This programming manual provides information for application and system-level software developers. It gives a full description of the STM32 Cortex®-M0 processor programming model, instruction set and core peripherals. The STM32 Cortex®-M0 processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including:

- outstanding processing performance combined with fast interrupt handling,
- enhanced system debug with extensive breakpoint and trace capabilities,
- efficient processor core, system, and memories,
- ultralow power consumption with integrated sleep modes, and
- platform security.

Table 1. Applicable products

<table>
<thead>
<tr>
<th>Type</th>
<th>Product series</th>
</tr>
</thead>
<tbody>
<tr>
<td>Microcontrollers</td>
<td>STM32F0 series</td>
</tr>
</tbody>
</table>
1 General information

1.1 About this document
This document provides the information required for application and system-level software development. It does not provide information on debug components, features, or operation.
This material is for microcontroller software and hardware engineers, including those who have no experience with Arm® products.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

1.2 Typographical conventions
The typographical conventions used in this document are:

- **italic**: Highlights important notes, introduces special terminology, denotes internal cross-references, and citations.
- `< and >`: Enclose replaceable terms for assembler syntax where they appear in code or code fragments. For example:
  LDRSB<cond> <Rd>, [<Rn>, #<offset>]
- **bold**: Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.
- **monospace**: Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.
- **monospace** **italic**: Denotes arguments to monospace text where the argument is to be replaced by a specific value.
- **monospace** **bold**: Denotes language keywords when used outside example code.

1.3 List of abbreviations for registers
The following abbreviations are used in register descriptions:

- **read/write (rw)**: Software can read and write to these bits.
- **read-only (r)**: Software can only read these bits.
- **write-only (w)**: Software can only write to this bit. Reading the bit returns the reset value.
- **read/clear (rc_w1)**: Software can read as well as clear this bit by writing 1. Writing ‘0’ has no effect on the bit value.
- **read/clear (rc_w0)**: Software can read as well as clear this bit by writing 0. Writing ‘1’ has no effect on the bit value.
- **read/set (rs)**: Software can read as well as set this bit. Writing ‘0’ has no effect on the bit value.
- **toggle (t)**: Software can only toggle this bit by writing ‘1’. Writing ‘0’ has no effect.
- **Reserved (Res.)**: Reserved bit, must be kept at reset value.

1.4 About the STM32 Cortex®-M0 processor and core peripherals
The Cortex®-M0 processor is an entry-level 32-bit Arm® Cortex® processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- a simple architecture that is easy to learn and program
- ultralow power, energy efficient operation
excellent code density

deterministic, high-performance interrupt handling

upward compatibility with Cortex®-M processor family.

The Cortex®-M0 processor is built on a highly area and power optimized 32-bit processor core, with a 3-stage pipeline von Neumann architecture. The processor delivers exceptional energy efficiency through a small but powerful instruction set and extensively optimized design, providing high-end processing hardware including a single-cycle multiplier.

The Cortex®-M0 processor implements the Arm®v6-M architecture, which is based on the 16-bit Thumb® instruction set and includes Thumb-2 technology. This provides the exceptional performance expected of a modern 32-bit architecture, with a higher code density than other 8-bit and 16-bit microcontrollers.

Figure 1. STM32 Cortex®-M0 implementation

The Cortex®-M0 processor closely integrates a configurable nested vectored interrupt controller (NVIC), to deliver industry-leading interrupt performance. The NVIC:

- includes a non-maskable interrupt (NMI)
- provides zero jitter interrupt option
- provides four interrupt priority levels.

The tight integration of the processor core and NVIC provides fast execution of interrupt service routines (ISRs), dramatically reducing the interrupt latency. This is achieved through the hardware stacking of registers, and the ability to abandon and restart load-multiple and store-multiple operations. Interrupt handlers do not require any assembler wrapper code, removing any code overhead from the ISRs. Tail-chaining optimization also significantly reduces the overhead when switching from one ISR to another. To optimize low-power designs, the NVIC integrates with the sleep modes, including a deep sleep function that enables the entire device to be rapidly powered down.

1.4.1 System level interface

The Cortex®-M0 processor provides a single system-level interface using AMBA® technology to provide high speed, low latency memory accesses.
1.4.2 Integrated configurable debug

The Cortex®-M0 processor implements a complete hardware debug solution, with extensive hardware breakpoint and watchpoint options. This provides high system visibility of the processor, memory and peripherals through a 2-pin Serial Wire Debug (SWD) port that is ideal for small package devices.

1.4.3 Cortex®-M0 processor features and benefits summary

- High code density with 32-bit performance
- Tools and binary upwards compatible with Cortex-M processor family
- Integrated ultra low-power sleep modes
- Efficient code execution permits slower processor clock or increases sleep mode time
- Single-cycle 32-bit hardware multiplier
- Zero jitter interrupt handling
- Extensive debug capabilities

1.4.4 Cortex®-M0 core peripherals

The peripherals are:

- Nested vectored interrupt controller: The NVIC is an embedded interrupt controller that supports low latency interrupt processing.
- System control block: The SCB is the programmer's model interface to the processor. It provides system implementation information and system control, including configuration, control, and reporting of system exceptions.
- System timer: SysTick is a 24-bit count-down timer. Use this as a Real Time Operating System (RTOS) tick timer or as a simple counter.
2 The STM32 Cortex®-M0 processor

2.1 Programmers model

This section describes the Cortex®-M0 programmers model. In addition to the individual core register descriptions, it contains information about the processor modes and stacks.

2.1.1 Processor modes

The processor modes are:

- **Thread mode**: Used to execute application software. The processor enters Thread mode when it comes out of reset.
- **Handler mode**: Used to handle exceptions. The processor returns to Thread mode when it has finished exception processing.

The Cortex®-M0 does not support multiple privilege levels. It can always use all instructions and access all resources.

2.1.2 Stacks

The processor uses a full descending stack. This means that the stack pointer indicates the last stacked item on the stack memory. When the processor pushes a new item onto the stack, it decrements the stack pointer, and then writes the item to the new memory location.

The processor implements two stacks, with independent copies of the stack pointer:

- the main stack, and
- the process stack.

Please refer to Section 2.1.3 Core registers

In Thread mode, the CONTROL register controls whether the processor uses the main stack or the process stack, see Core registers.

In Handler mode, the processor always uses the main stack.

The options for processor operations are:

<table>
<thead>
<tr>
<th>Processor mode</th>
<th>Used to execute</th>
<th>Stack used</th>
</tr>
</thead>
<tbody>
<tr>
<td>Thread</td>
<td>Applications</td>
<td>Main stack or process stack</td>
</tr>
<tr>
<td>Handler</td>
<td>Exception handlers</td>
<td>Main stack</td>
</tr>
</tbody>
</table>

1. See Core registers.
2.1.3 Core registers

Figure 2. Processor core registers

<table>
<thead>
<tr>
<th>Name</th>
<th>Type(1)</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>R0-R12</td>
<td>read-write</td>
<td>Unknown</td>
<td>General-purpose registers</td>
</tr>
<tr>
<td>MSP</td>
<td>read-write</td>
<td>See description</td>
<td>Stack pointer (SP) register R13</td>
</tr>
<tr>
<td>PSP</td>
<td>read-write</td>
<td>Unknown</td>
<td>Stack pointer (SP) register R13</td>
</tr>
<tr>
<td>LR</td>
<td>read-write</td>
<td>Unknown</td>
<td>Link register (LR) register R14</td>
</tr>
<tr>
<td>PC</td>
<td>read-write</td>
<td>See description</td>
<td>Program counter (PC) register R15</td>
</tr>
<tr>
<td>PSR</td>
<td>read-write</td>
<td>Unknown(2)</td>
<td>Program status register</td>
</tr>
<tr>
<td>ASPR</td>
<td>read-write</td>
<td>Unknown</td>
<td>Application program status register</td>
</tr>
<tr>
<td>IPSR</td>
<td>read-only</td>
<td>0x00000000</td>
<td>Interrupt program status register</td>
</tr>
<tr>
<td>EPSR</td>
<td>read-only</td>
<td>Unknown(2)</td>
<td>Execution program status register</td>
</tr>
<tr>
<td>PRIMASK</td>
<td>read-write</td>
<td>0x00000000</td>
<td>Priority mask register</td>
</tr>
<tr>
<td>CONTROL</td>
<td>read-write</td>
<td>0x00000000</td>
<td>Control register</td>
</tr>
</tbody>
</table>

1. Describes access type during program execution in Thread and Handler modes. Debug access can differ.
2. Bit[24] is the T-bit and is loaded from bit[0] of the reset vector.

General-purpose registers

R0-R12 are 32-bit general-purpose registers for data operations.

Stack pointer (SP) register R13

In Thread mode, bit[1] of the CONTROL register indicates the stack pointer to use:
- 0: Main Stack Pointer (MSP)(reset value). On reset, the processor loads the MSP with the value from address 0x00000000.
- 1: Process Stack Pointer (PSP).
Link register (LR) register R14

Stores return information for subroutines, function calls, and exceptions. On reset, the processor loads the LR value 0xFFFFFFFF.

Program counter (PC) register R15

Contains the current program address. On reset, the processor loads the PC with the value of the reset vector, which is at address 0x00000004. Bit[0] of the value is loaded into the EPSR T-bit at reset and must be 1.

Program status register

The Program Status Register (PSR) combines:

- Application program status register (APSR)
- Interrupt program status register (IPSR)
- Execution program status register (EPSR)

These registers are mutually exclusive bitfields in the 32-bit PSR. They can be accessed individually or as a combination of any two or all three registers. You can use the register name as an argument to the Section 3.7.7 MSR or Section 3.7.6 MRS instructions. For example:

- Read all of the registers using PSR with the MRS instruction
- Write to the APSR using APSR with the MSR instruction.

Figure 3. APSR, IPSR, and EPSR bit assignments

Table 4. PSR register combinations and attributes

<table>
<thead>
<tr>
<th>Register</th>
<th>Type</th>
<th>Combination</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSR</td>
<td>read-write</td>
<td>APSR, EPSR, and IPSR</td>
</tr>
<tr>
<td>IEPSR</td>
<td>read-only</td>
<td>EPSR and IPSR</td>
</tr>
<tr>
<td>IAPSR</td>
<td>read-write</td>
<td>APSR and IPSR</td>
</tr>
<tr>
<td>EAPSR</td>
<td>read-write</td>
<td>APSR and EPSR</td>
</tr>
</tbody>
</table>

1. Reads of the EPSR bits return zero, and the processor ignores writes to these bits.
2. The processor ignores writes to the IPSR bits.

Application program status register

Contains the current state of The condition flags from previous instruction executions. See the register summary in Table 3. Core register set summary for its attributes.
### Table 5. APSR bit definitions

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 31</td>
<td><strong>N</strong>: Negative or less than flag:</td>
</tr>
<tr>
<td></td>
<td>0: Operation result was positive, zero, greater than, or equal</td>
</tr>
<tr>
<td></td>
<td>1: Operation result was negative or less than.</td>
</tr>
<tr>
<td>Bit 30</td>
<td><strong>Z</strong>: Zero flag:</td>
</tr>
<tr>
<td></td>
<td>0: Operation result was not zero</td>
</tr>
<tr>
<td></td>
<td>1: Operation result was zero.</td>
</tr>
<tr>
<td>Bit 29</td>
<td><strong>C</strong>: Carry or borrow flag:</td>
</tr>
<tr>
<td></td>
<td>0: Add operation did not result in a carry bit or subtract operation resulted in a borrow bit</td>
</tr>
<tr>
<td></td>
<td>1: Add operation resulted in a carry bit or subtract operation did not result in a borrow bit</td>
</tr>
<tr>
<td>Bit 28</td>
<td><strong>V</strong>: Overflow flag:</td>
</tr>
<tr>
<td></td>
<td>0: Operation did not result in an overflow</td>
</tr>
<tr>
<td></td>
<td>1: Operation resulted in an overflow.</td>
</tr>
<tr>
<td>Bits 27:0</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>

**Interrupt program status register**

Contains the exception type number of the current Interrupt Service Routine (ISR). See the register summary in Table 3. Core register set summary for its attributes.

### Table 6. IPSR bit definitions

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:6</td>
<td>Reserved</td>
</tr>
<tr>
<td>Bits 5:0</td>
<td><strong>ISR_NUMBER</strong>: This is the number of the current exception. See Section 2.3.2 Exception types for more information:</td>
</tr>
<tr>
<td></td>
<td>0: Thread mode</td>
</tr>
<tr>
<td></td>
<td>1: Reserved</td>
</tr>
<tr>
<td></td>
<td>2: NMI</td>
</tr>
<tr>
<td></td>
<td>3: Hard fault</td>
</tr>
<tr>
<td></td>
<td>4-10: Reserved</td>
</tr>
<tr>
<td></td>
<td>11: SVCall</td>
</tr>
<tr>
<td></td>
<td>12: Reserved</td>
</tr>
<tr>
<td></td>
<td>13: Reserved</td>
</tr>
<tr>
<td></td>
<td>14: PendSV</td>
</tr>
<tr>
<td></td>
<td>15: SysTick/Reserved</td>
</tr>
<tr>
<td></td>
<td>16: IRQ0</td>
</tr>
<tr>
<td></td>
<td>....</td>
</tr>
<tr>
<td></td>
<td>47: IRQ31 (see STM32 product reference manual/datasheet for interrupt mapping information)</td>
</tr>
<tr>
<td></td>
<td>48-63: Reserved</td>
</tr>
</tbody>
</table>

**Execution program status register**

The EPSR contains the Thumb state bit. See the register summary in Table 3. Core register set summary for the EPSR attributes. The bit assignments are:
Table 7. EPSR bit definitions

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:25</td>
<td>Reserved.</td>
</tr>
<tr>
<td>Bit 24</td>
<td>T: Thumb state bit.</td>
</tr>
<tr>
<td>Bits 23:0</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>

Attempts to read the EPSR directly through application software using the MSR instruction always return zero. Attempts to write the EPSR using the MSR instruction in application software are ignored. Fault handlers can examine EPSR value in the stacked PSR to indicate the operation that is at fault. See Section 2.3.6 Exception entry and return.

The following can clear the T bit to 0:
- instructions BLX, BX, and POP{PC}
- restoration from the stacked xPSR value on an exception return
- bit[0] of the vector value on an exception entry.

Attempting to execute instructions when the T bit is 0 results in a HardFault or lockup. See Section 2.4 Fault handling for more information.

Interruptable-restartable instructions

LDM and STM are interruptable-restartable instructions. If an interrupt occurs during the execution of one of these instructions, the processor abandons execution of the instruction. After servicing the interrupt, the processor restarts execution of the instruction from the beginning.

Exception mask registers

The exception mask registers disable the handling of exceptions by the processor. Disable exceptions where they might impact on timing critical tasks or code sequences.

To disable or reenable exceptions use the MSR and MRS instructions, or the CPS instruction to change the value of PRIMASK. See Section 3.7.6 MRS, Section 3.7.7 MSR, and Section 3.7.2 CPSID CPSIE for more information.

Priority mask register

The PRIMASK register prevents activation of all exceptions with configurable priority. See the register summary in Table 3. Core register set summary for its attributes.
Table 8. PRIMASK register bit definitions

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:1</td>
<td>Reserved</td>
</tr>
<tr>
<td>Bit 0</td>
<td>PRIMASK:</td>
</tr>
<tr>
<td></td>
<td>0: No effect</td>
</tr>
<tr>
<td></td>
<td>1: Prevents the activation of all exceptions with configurable priority.</td>
</tr>
</tbody>
</table>

Control register

The CONTROL register controls the stack used when the processor is in Thread mode. See the register summary in Table 3. Core register set summary for its attributes.

Figure 5. CONTROL register bit assignments

Table 9. CONTROL register bit definitions

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:2</td>
<td>Reserved</td>
</tr>
<tr>
<td>Bit 1</td>
<td>ASPSEL: Active stack pointer selection. Selects the current stack:</td>
</tr>
<tr>
<td></td>
<td>0: MSP is the current stack pointer</td>
</tr>
<tr>
<td></td>
<td>1: PSP is the current stack pointer.</td>
</tr>
<tr>
<td></td>
<td>In Handler mode this bit reads as zero and ignores writes.</td>
</tr>
<tr>
<td>Bit 0</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Handler mode always uses the MSP, so the processor ignores explicit writes to the active stack pointer bit of the CONTROL register when in Handler mode. The exception entry and return mechanisms update the CONTROL register.

In an OS environment, it is recommended that threads running in Thread mode use the process stack, and the kernel and exception handlers use the main stack. By default, Thread mode uses the MSP. To switch the stack pointer used in Thread mode to the PSP, use the MSR instruction to set the Active stack pointer bit to 1, see Section 3.7.7 MSR. When changing the stack pointer, software must use an ISB instruction immediately after the MSR instruction. This ensures that instructions after the ISB execute using the new stack pointer. See Section 3.7.5 ISB.
2.1.4 Exceptions and interrupts
The Cortex®-M0 processor supports interrupts and system exceptions. The processor and the NVIC prioritize and handle all exceptions. An exception changes the normal flow of software control. The processor uses handler mode to handle all exceptions except for reset. See Section 2.3.6 Exception entry and return for more information. The NVIC registers control interrupt handling. See Section 4.2 Nested vectored interrupt controller (NVIC) for more information.

2.1.5 Data types
The processor manages all memory accesses as little-endian. See Section 2.2.1 Memory regions, types, and attributes for more information. It supports the following data types:
- 32-bit words
- 16-bit halfwords
- 8-bit bytes

2.1.6 The Cortex® microcontroller software interface standard (CMSIS)
Arm® provides the Cortex Microcontroller Software Interface Standard (CMSIS) for programming Cortex®-M0 microcontrollers. The CMSIS is an integrated part of the device driver library. For a Cortex®-M0 microcontroller system, the Cortex Microcontroller Software Interface Standard (CMSIS) defines:
- A common way to:
  - Access peripheral registers
  - Define exception vectors
- The names of:
  - The registers of the core peripherals
  - The core exception vectors
- A device-independent interface for RTOS kernels.

The CMSIS includes address definitions and data structures for the core peripherals in the Cortex®-M0 processor. The CMSIS simplifies software development by enabling the reuse of template code and the combination of CMSIS-compliant software components from various middleware vendors. Software vendors can expand the CMSIS to include their peripheral definitions and access functions for those peripherals.

This document includes the register names defined by the CMSIS, and gives short descriptions of the CMSIS functions that address the processor core and the core peripherals.

Note: This document uses the register short names defined by the CMSIS. In a few cases, these differ from the architectural short names that might be used in other documents.

The following sections give more information about the CMSIS:
- Section 2.5.4 Power management programming hints
- Section 3.2 CMSIS intrinsic functions
- Section 4.2.2 Interrupt set-enable register (ISER)
- Section 4.2.8 NVIC design hints and tips

2.2 Memory model
This section describes the processor memory map, and the behavior of memory accesses. The processor has a fixed memory map that provides up to 4 GB of addressable memory.
### Memory regions, types, and attributes

The memory map is split into regions. Each region has a defined memory type, and some regions have additional memory attributes. The memory type and attributes determine the behavior of accesses to the region.

The memory types are:

- **Normal**: The processor can reorder transactions for efficiency, or perform speculative reads.
- **Device**: The processor preserves transaction order relative to other transactions to Device or Strongly-ordered memory.
- **Strongly-ordered**: The processor preserves the transaction order relative to all other transactions.

The different ordering requirements for Device and Strongly-ordered memory mean that the memory system can buffer a write to Device memory, but must not buffer a write to Strongly-ordered memory.

Additional memory attributes include:

- **Execute Never (XN)**: Means that the processor prevents instruction accesses. Any attempt to fetch an instruction from an XN region causes a HardFault exception.
2.2.2 Memory system ordering of memory accesses

For most memory accesses caused by explicit memory access instructions, the memory system does not guarantee that the order in which the accesses complete match the program order of the instructions, providing this does not affect the behavior of the instruction sequence.

When correct program execution depends on two memory accesses completing in program order, the software must insert a memory barrier instruction between the memory access instructions. Please refer to Section 2.2.4 Software ordering of memory accesses.

However, the memory system does guarantee some ordering of accesses to Device and Strongly-ordered memory.

For two memory access instructions (A1 and A2), when A1 occurs before A2 in program order, the ordering of the memory accesses caused by the two instructions is the following:

<table>
<thead>
<tr>
<th>A1</th>
<th>A2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normal access</td>
<td>Normal access</td>
</tr>
<tr>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Device access, nonshareable</td>
<td>- &lt;</td>
</tr>
<tr>
<td>Device access, shareable</td>
<td>- &lt;</td>
</tr>
<tr>
<td>Strongly ordered access</td>
<td>- &lt;</td>
</tr>
</tbody>
</table>

- means that the memory system does not guarantee the ordering of the accesses.
< means that accesses are observed in program order, that is, A1 is always observed before A2.

2.2.3 Behavior of memory accesses

The behavior of accesses to each region in the memory map is:

<table>
<thead>
<tr>
<th>Address range</th>
<th>Memory region</th>
<th>Memory type</th>
<th>XN(1)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00000000-0x1FFFFFFF</td>
<td>Code</td>
<td>Normal</td>
<td>-</td>
<td>Executable region for program code. Can also put data here.</td>
</tr>
<tr>
<td>0x20000000-0x3FFFFFFF</td>
<td>SRAM</td>
<td>Normal</td>
<td>-</td>
<td>Executable region for data. Can also put code here.</td>
</tr>
<tr>
<td>0x40000000-0x5FFFFFFF</td>
<td>Peripheral</td>
<td>Device</td>
<td>XN</td>
<td>External device memory</td>
</tr>
<tr>
<td>0x60000000-0x9FFFFFFF</td>
<td>External RAM</td>
<td>Normal</td>
<td>-</td>
<td>Executable region for data.</td>
</tr>
<tr>
<td>0xA0000000-0x0FFFFFFF</td>
<td>External device</td>
<td>Device</td>
<td>XN</td>
<td>External device memory</td>
</tr>
<tr>
<td>0xED000000-0xED0FFFFF</td>
<td>Private Peripheral</td>
<td>Strongly-ordered</td>
<td>XN</td>
<td>This region includes the NVIC, System timer, and system control block. Only word accesses can be used in this region.</td>
</tr>
<tr>
<td>0xED100000-0xFFFFFFFF</td>
<td>Device</td>
<td>Device</td>
<td>XN</td>
<td>This region includes all the STM32 standard peripherals.</td>
</tr>
</tbody>
</table>

1. See Section 2.2.1 Memory regions, types, and attributes for more information.

The Code, SRAM, and external RAM regions can hold programs.
2.2.4 Software ordering of memory accesses

The order of instructions in the program flow does not always guarantee the order of the corresponding memory transactions. This is because:

- The processor can reorder some memory accesses to improve efficiency (providing this does not affect the behavior of the instruction sequence).
- Memory or devices in the memory map have different wait states.
- Some memory accesses are buffered or speculative.

Section 2.2.2 Memory system ordering of memory accesses describes the cases where the memory system guarantees the order of memory accesses. Otherwise, if the order of memory accesses is critical, software must include memory barrier instructions to force that ordering. The processor provides the following memory barrier instructions:

- **DMB** The Data Memory Barrier instruction ensures that outstanding memory transactions complete before subsequent memory transactions. See Section 3.7.3 DMB.

- **DSB** The Data Synchronization Barrier instruction ensures that outstanding memory transactions complete before subsequent instructions execute. See Section 3.7.4 DSB.

- **ISB** The Instruction Synchronization Barrier ensures that the effect of all completed memory transactions is recognizable by subsequent instructions. See Section 3.7.5 ISB.

Use memory barrier instructions in, for example:

- **Vector table**: If the program changes an entry in the vector table, and then enables the corresponding exception, use a DMB instruction between the operations. This ensures that if the exception is taken immediately after being enabled the processor uses the new exception vector.

- **Self-modifying code**: If a program contains self-modifying code, use an ISB instruction immediately after the code modification in the program. This ensures subsequent instruction execution uses the updated program.

- **Memory map switching**: If the system contains a memory map switching mechanism, use a DSB instruction after switching the memory map in the program. This ensures subsequent instruction execution uses the updated memory map.

Memory accesses to Strongly-ordered memory, such as the system control block, do not require the use of DMB instructions.

2.2.5 Memory endianness

The processor views memory as a linear collection of bytes numbered in ascending order from zero. For example, bytes 0-3 hold the first stored word, and bytes 4-7 hold the second stored word.

**Little-endian format**

In little-endian format, the processor stores the least significant byte (lsbyte) of a word at the lowest-numbered byte, and the most significant byte (msbyte) at the highest-numbered byte. See Figure 7. Little-endian example for an example.
2.3 Exception model

This section describes the exception model.

2.3.1 Exception states

Each exception is in one of the following states:

- **Inactive**: The exception is not active and not pending.
- **Pending**: The exception is waiting to be serviced by the processor. An interrupt request from a peripheral or from software can change the state of the corresponding interrupt to pending.
- **Active**: An exception that is being serviced by the processor but has not completed.
- **Active and pending**: An exception handler can interrupt the execution of another exception handler. In this case, both exceptions are in the active state.

2.3.2 Exception types

The exception types are:

- **Reset**: Reset is invoked on power-up or warm reset. The exception model treats reset as a special form of exception. When reset is asserted, the operation of the processor stops, potentially at any point in an instruction. When reset is deasserted, execution restarts in Thread mode from the address provided by the reset entry in the vector table.
- **NMI**: A NonMaskable Interrupt (NMI) can be signaled by a peripheral or triggered by software. This is the highest priority exception other than reset. It is permanently enabled and has a fixed priority of -2. NMIs cannot be:
  - Masked or prevented from activation by any other exception
  - Preempted by any exception other than Reset.
- **Hard fault**: A hard fault is an exception that occurs because of an error during normal exception processing. Hard faults have a fixed priority of -1, meaning they have higher priority than any exception with configurable priority.
- **SVC call**: A supervisor call (SVC) is an exception that is triggered by the SVC instruction. In an OS environment, applications can use SVC instructions to access OS kernel functions and device drivers.
- **PendSV**: PendSV is an interrupt-driven request for system-level service. In an OS environment, use PendSV for context switching when no other exception is active.
- **SysTick**: A SysTick exception is an exception that the system timer generates when it reaches zero. Software can also generate a SysTick exception. In an OS environment, the processor can use this exception as system tick.
An interrupt, or IRQ, is an exception signaled by a peripheral, or generated by a software request. All interrupts are asynchronous to instruction execution. In the system, peripherals use interrupts to communicate with the processor.

### Table 12. Properties of the different exception types

<table>
<thead>
<tr>
<th>Exception number</th>
<th>IRQ number</th>
<th>Exception type</th>
<th>Priority</th>
<th>Vector address or offset</th>
<th>Activation</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>-</td>
<td>Reset</td>
<td>-3, the highest</td>
<td>0x00000004</td>
<td>Asynchronous</td>
</tr>
<tr>
<td>2</td>
<td>-14</td>
<td>NMI</td>
<td>-2</td>
<td>0x00000008</td>
<td>Asynchronous</td>
</tr>
<tr>
<td>3</td>
<td>-13</td>
<td>Hard fault</td>
<td>-1</td>
<td>0x0000000C</td>
<td>Synchronous</td>
</tr>
<tr>
<td>4-10</td>
<td>-</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>11</td>
<td>-5</td>
<td>SVCall</td>
<td>Configurable</td>
<td>0x00000002C</td>
<td>Synchronous</td>
</tr>
<tr>
<td>12-13</td>
<td>-</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>14</td>
<td>-2</td>
<td>PendSV</td>
<td>Configurable</td>
<td>0x00000038</td>
<td>Asynchronous</td>
</tr>
<tr>
<td>15</td>
<td>-1</td>
<td>SysTick</td>
<td>Configurable</td>
<td>0x0000003C</td>
<td>Asynchronous</td>
</tr>
<tr>
<td>16 - 47</td>
<td>0 - 31</td>
<td>Interrupt (IRQ)</td>
<td>Configurable</td>
<td>0x00000040 and above</td>
<td>Asynchronous</td>
</tr>
</tbody>
</table>

1. To simplify the software layer, the CMSIS only uses IRQ numbers and therefore uses negative values for exceptions other than interrupts. The IPSR returns the Exception number. See Interrupt program status register.

2. See Section 2.4 Fault handling.

3. See Section 4.2.3 Interrupt clear-enable register (ICER).

4. Increasing in steps of 4.

For an asynchronous exception other than reset, the processor can execute another instruction between when the exception is triggered and when the processor enters the exception handler.

For more information about hard faults, see Section 2.4 Fault handling.

#### 2.3.3 Exception handlers

The processor handles exceptions using:

- **Interrupt Service Routines (ISRs)**: Interrupts IRQ0 to IRQ31 are the exceptions handled by ISRs.
- **Fault handlers**: Hard fault is the only fault exception handled by the fault handlers.
- **System handlers**: NMI, PendSV, SVC, and SysTick, and Hard fault exceptions are all system exceptions that are handled by system handlers.

#### 2.3.4 Vector table

The vector table contains the reset value of the stack pointer, and the start addresses (also called exception vectors) for all exception handlers.

**Figure 8. Vector table** shows the order of the exception vectors in the vector table.

The least-significant bit of each vector must be 1, indicating that the exception handler is Thumb code.
On system reset, the vector table is fixed at address 0x00000000.

### 2.3.5 Exception priorities

As Table 12. Properties of the different exception types shows, all exceptions have an associated priority, with:

- A lower priority value that indicates a higher priority.
- Configurable priorities for all exceptions, except for Reset, Hard fault, and NMI.

If software does not configure any priorities, then all exceptions with a configurable priority have a priority of 0. For information about configuring exception priorities, see:

- Section 4.3.6 System handler priority registers (SHPRx)
- Section 4.2.6 Interrupt priority register (IPR0-IPR7)

Configurable priority values are in the range 0-192, in steps of 64. This means that the Reset, Hard fault, and NMI exceptions, with fixed negative priority values, always have higher priority than any other exception.

For example, assigning a higher priority value to IRQ[0] and a lower priority value to IRQ[1] means that IRQ[1] has higher priority than IRQ[0]. If both IRQ[1] and IRQ[0] are asserted, IRQ[1] is processed before IRQ[0].

If multiple pending exceptions have the same priority, the pending exception with the lowest exception number takes precedence. For example, if both IRQ[0] and IRQ[1] are pending and have the same priority, then IRQ[0] is processed before IRQ[1].

When the processor is executing an exception handler, the exception handler is preempted if a higher priority exception occurs. If an exception occurs with the same priority as the exception being handled, the handler is not preempted, irrespective of the exception number. However, the status of the new interrupt changes to pending.

### 2.3.6 Exception entry and return

Descriptions of exception handling use the following terms:

- **Preemption**: When the processor is executing an exception handler, an exception can preempt the exception handler if its priority is higher than the priority of the exception being handled. When one exception preempts another, the exceptions are called nested exceptions. See Table 12. Properties of the different exception types more information.

- **Return**: This occurs when the exception handler is completed, and:
There is no pending exception with sufficient priority to be serviced
The completed exception handler was not handling a late-arriving exception.

The processor pops the stack and restores the processor state to the state it had before the interrupt occurred. See Table 13. Exception return behavior for more information.

**Tail-chaining**
This mechanism speeds up exception servicing. On completion of an exception handler, if there is a pending exception that meets the requirements for exception entry, the stack pop is skipped and control transfers to the new exception handler.

**Late-arriving**
This mechanism speeds up preemption. If a higher priority exception occurs during state saving for a previous exception, the processor switches to handle the higher priority exception, and initiates the vector fetch for that exception. State saving is not affected by late arrival because the state saved is the same for both exceptions. Therefore, the state saving continues uninterrupted. On return from the exception handler of the late-arriving exception, the normal tail-chaining rules apply.

**Exception entry**
Exception entry occurs when there is a pending exception with sufficient priority and either:
- The processor is in Thread mode
- The new exception is of higher priority than the exception being handled, in which case the new exception preempts the original exception.

When one exception preempts another, the exceptions are nested.
Sufficient priority means that the exception has more priority than any limits set by the mask registers, see Exception mask registers. An exception with less priority than this is pending but is not handled by the processor.

When the processor takes an exception, unless the exception is a tail-chained or a late-arriving exception, the processor pushes information onto the current stack. This operation is referred as stacking and the structure of eight data words is referred as stack frame. The stack frame contains the following information:

**Figure 9. Cortex®-M0 stack frame layout**

 Immediately after stacking, the stack pointer indicates the lowest address in the stack frame. The stack frame is aligned to a double-word address.
The stack frame includes the return address. This is the address of the next instruction in the interrupted program. This value is restored to the PC at exception return so that the interrupted program resumes.
The processor performs a vector fetch that reads the exception handler start address from the vector table. When stacking is complete, the processor starts executing the exception handler. At the same time, the processor writes an EXC_RETURN value to the LR. This indicates which stack pointer corresponds to the stack frame and what operation mode the was processor was in before the entry occurred.
If no higher priority exception occurs during exception entry, the processor starts executing the exception handler, and automatically changes the status of the corresponding pending interrupt to active.
If another higher priority exception occurs during exception entry, the processor starts executing the exception handler for this exception, and does not change the pending status of the earlier exception. This is the late arrival case.

**Exception return**

Exception return occurs when the processor is in Handler mode and executes one of the following instructions to load the EXC_RETURN value into the PC:

- a POP instruction that loads the PC
- a BX instruction using any register.

EXC_RETURN is the value loaded into the LR on exception entry. The exception mechanism relies on this value to detect when the processor has completed an exception handler.

Bits[31:4] of an EXC_RETURN value are 0xFFFFFFFF. When the processor loads a value matching this pattern to the PC it detects that the operation is a not a normal branch operation and, instead, that the exception is complete. Therefore, it starts the exception return sequence. Bits[3:0] of the EXC_RETURN value indicate the required return stack and processor mode as shown in Table 1.

### Table 13. Exception return behavior

<table>
<thead>
<tr>
<th>EXC_RETURN[31:0]</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFFFFFFFFF1</td>
<td>Return to Handler mode. Exception return gets state from the main stack. Execution uses MSP after return.</td>
</tr>
<tr>
<td>0xFFFFFFFFF9</td>
<td>Return to Thread mode. Exception return gets state from MSP. Execution uses MSP after return.</td>
</tr>
<tr>
<td>0xFFFFFFFFFD</td>
<td>Return to Thread mode. Exception return gets state from PSP. Execution uses PSP after return.</td>
</tr>
<tr>
<td>All other values</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

**2.4 Fault handling**

Faults are a subset of the exceptions, see Section 2.3 Exception model. All faults result in the HardFault exception being taken or cause lockup if they occur in the NMI or HardFault handler. The faults are:

- execution of an SVC instruction at a priority equal or higher than SVCall
- execution of a BKPT instruction without a debugger attached
- a system-generated bus error on a load or store
- execution of an instruction from an XN memory address
- execution of an instruction from a location for which the system generates a bus fault
- a system-generated bus error on a vector fetch
- execution of an Undefined instruction
- execution of an instruction when not in Thumb-State as a result of T-bit being previously cleared to 0
- an attempted load or store to an unaligned address.

*Note:* Only Reset and NMI can preempt the fixed priority HardFault handler. A HardFault can preempt any exception other than Reset, NMI, or another hard fault.

**Lockup**

The processor enters a lockup state if a hard fault occurs when executing the NMI or hard fault handlers. Or if the system generates a bus error when unstacking the PSR on an exception return using the MSP. When the processor is in lockup state, it does not execute any instructions. The processor remains in lockup state until one of the following occur:

- The reset of the processor.
• An NMI occurs and the current lockup is in the HardFault handler.
• A debugger halts the processor.

If lockup state occurs from the NMI handler, a subsequent NMI does not cause the processor to leave lockup state.

2.5 Power management

The STM32 and Cortex-M0 processor sleep modes reduce power consumption:
• Sleep mode stops the processor clock. All other system and peripheral clocks may still be running.
• Deep-sleep mode stops most of the STM32 system and peripheral clocks. At product level, this corresponds to either the Stop or the Standby mode. For more details, please refer to the "Power modes" Section in the STM32 reference manual.

The SLEEPDEEP bit of the SCR selects which sleep mode is used, see Section 4.3.4 System control register (SCR). See the STM32 product reference manual for more information about the behavior of the sleep modes.

This section describes the mechanisms for entering sleep mode, and the conditions for waking up from sleep mode.

2.5.1 Entering sleep mode

This section describes the mechanisms software can use to put the processor into sleep mode.

The system can generate spurious wake up events. For example, a debug operation wakes up the processor. Therefore, software must be able to put the processor back into sleep mode after such an event. A program might have an idle loop to put the processor back to sleep mode.

Wait for interrupt

The wait for interrupt instruction, WFI, causes immediate entry to sleep mode (unless the wake-up condition is true, see Section 2.5.2 Wake up from sleep mode). When the processor executes a WFI instruction, it stops executing instructions and enters sleep mode. See Sleep-on-exit for more information.

Wait for event

The wait for the event instruction, WFE, causes entry to sleep mode depending on the value of a one-bit event register. When the processor executes a WFE instruction, it checks the value of the event register:
• 0: the processor stops executing instructions and enters sleep mode
• 1: the processor clears the register to 0 and continues executing instructions without entering sleep mode.

See Section 3.7.11 WFE for more information.

If the event register is 1, this indicates that the processor must not enter sleep mode on execution of a WFE instruction. Typically, this is because an external event signal is asserted, or a processor in the system has executed an SEV instruction, see Section 3.7.9 SEV. Software cannot access this register directly.

Sleep-on-exit

If the SLEEPONEXIT bit of the SCR is set to 1, when the processor completes the execution of an exception handler it returns to Thread mode and immediately enters sleep mode. Use this mechanism in applications that only require the processor to run when an exception occurs.

2.5.2 Wake up from sleep mode

The conditions for the processor to wake up depend on the mechanism that causes it to enter sleep mode.

Wake up from WFI or sleep-on-exit

Normally, the processor wakes up only when it detects an exception with sufficient priority to cause exception entry.

Some embedded systems might have to execute system restore tasks after the processor wakes up, and before it executes an interrupt handler. To achieve this set the PRIMASK bit to 1. If an interrupt arrives that is enabled and has a higher priority than current exception priority, the processor wakes up but does not execute the interrupt handler until the processor sets PRIMASK to zero. For more information about PRIMASK, see Exception mask registers.
Wake up from WFE

The processor wakes up if:

• it detects an exception with sufficient priority to cause exception entry.
• it detects an external event signal. See Section 2.5.3 The external event input.

In addition, if the SEVONPEND bit in the SCR is set to 1, any new pending interrupt triggers an event and wakes up the processor, even if the interrupt is disabled or has insufficient priority to cause exception entry. For more information about the SCR, see Section 4.3.4 System control register (SCR).

2.5.3 The external event input

The processor provides an external event input signal. This signal can be generated by up to 16 external input lines and other internal asynchronous events, configured through the extended interrupt and event controller (EXTI).

This signal can wake up the processor from WFE; or set the internal WFE event register to one, to indicate that the processor must not enter sleep mode on a later WFE instruction. See . For more details, please refer to the STM32 reference manual, section 4.3 Low power modes.

2.5.4 Power management programming hints

ISO/IEC C cannot directly generate the WFI, WFE, or SEV instructions. The CMSIS provides the following functions for these instructions:

```c
void __WFE(void) // Wait for Event
void __WFI(void) // Wait for Interrupt
void __SEV(void) // Send Event
```
3 The STM32 Cortex®-M0 instruction set

This chapter is the reference material for the Cortex®-M0 instruction set description in a User Guide. The following sections give general information:

Section 3.1 Instruction set summary
Section 3.2 CMSIS intrinsic functions
Section 3.3 About the instruction descriptions

Each of the following sections describes a functional group of Cortex®-M0 instructions. Together they describe all the instructions supported by the Cortex®-M0 processor:

Section 3.4 Memory access instructions
Section 3.5 General data processing instructions
Section 3.6 Branch and control instructions
Section 3.7 Miscellaneous instructions

3.1 Instruction set summary

The processor implements a version of the thumb instruction set. Table 14. Cortex-M0 instructions lists the supported instructions.

In Table 14. Cortex-M0 instructions:

- Angle brackets, <>, enclose alternative forms of the operand
- Braces, {}, enclose optional operands
- The operands column is not exhaustive
- Op2 is a flexible second operand that can be either a register or a constant
- Most instructions can use an optional condition code suffix

For more information on the instructions and operands, see the instruction descriptions.

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operands</th>
<th>Brief description</th>
<th>Flags</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADCS</td>
<td>(Rd.) Rn, Rm</td>
<td>Add with carry</td>
<td>N,Z,C,V</td>
<td>Section 3.5.1 ADD(S), ADCS, SUB(S), SBCS, and RSBS</td>
</tr>
<tr>
<td>ADD(S)</td>
<td>(Rd.) Rn, &lt;Rm</td>
<td>#imm&gt;</td>
<td>Add</td>
<td>N,Z,C,V</td>
</tr>
<tr>
<td>ADR</td>
<td>Rd, label</td>
<td>PC-relative address to register</td>
<td>-</td>
<td>Section 3.4.1 ADR</td>
</tr>
<tr>
<td>ANDS</td>
<td>(Rd.) Rn, Rm</td>
<td>Bitwise AND</td>
<td>N,Z</td>
<td>Section 3.5.2 ANDS, ORRS, EORS and BICS</td>
</tr>
<tr>
<td>ASRS</td>
<td>(Rd.) Rm, &lt;Rs</td>
<td>#imm&gt;</td>
<td>Arithmetic shift right</td>
<td>N,Z,C</td>
</tr>
<tr>
<td>B(cc)</td>
<td>label</td>
<td>Branch (conditionally)</td>
<td>-</td>
<td>Section 3.6.1 B, BL, BX, and BLX</td>
</tr>
<tr>
<td>BICS</td>
<td>(Rd.) Rn, Rm</td>
<td>Bit clear</td>
<td>N,Z</td>
<td>Section 3.5.2 ANDS, ORRS, EORS and BICS</td>
</tr>
<tr>
<td>BKPT</td>
<td>#imm</td>
<td>Breakpoint</td>
<td>-</td>
<td>Section 3.7.1 BKPT</td>
</tr>
<tr>
<td>BL</td>
<td>label</td>
<td>Branch with link</td>
<td>-</td>
<td>Section 3.6.1 B, BL, BX, and BLX</td>
</tr>
<tr>
<td>BLX</td>
<td>Rm</td>
<td>Branch indirect with Link</td>
<td>-</td>
<td>Section 3.6.1 B, BL, BX, and BLX</td>
</tr>
<tr>
<td>BX</td>
<td>Rm</td>
<td>Branch indirect</td>
<td>-</td>
<td>Section 3.6.1 B, BL, BX, and BLX</td>
</tr>
<tr>
<td>CMN</td>
<td>Rn, Rm</td>
<td>Compare negative</td>
<td>N,Z,C,V</td>
<td>Section 3.5.4 CMP and CMN</td>
</tr>
<tr>
<td>CMP</td>
<td>Rn, &lt;Rm</td>
<td>#imm&gt;</td>
<td>Compare</td>
<td>N,Z,C,V</td>
</tr>
<tr>
<td>CPSID</td>
<td>i</td>
<td>Change processor state, disable interrupts</td>
<td>-</td>
<td>Section 3.7.2 CPSID CPSIE</td>
</tr>
<tr>
<td>Mnemonic</td>
<td>Operands</td>
<td>Brief description</td>
<td>Flags</td>
<td>Page</td>
</tr>
<tr>
<td>----------</td>
<td>----------</td>
<td>------------------</td>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>CPSIE</td>
<td>$i$</td>
<td>Change processor state, enable interrupts</td>
<td>-</td>
<td>Section 3.7.2 CPSID CPSIE</td>
</tr>
<tr>
<td>DMB</td>
<td>-</td>
<td>Data memory barrier</td>
<td>-</td>
<td>Section 3.7.3 DMB</td>
</tr>
<tr>
<td>DSB</td>
<td>-</td>
<td>Data synchronization barrier</td>
<td>-</td>
<td>Section 3.7.4 DSB</td>
</tr>
<tr>
<td>EORS</td>
<td>${Rd} Rn, Rm$</td>
<td>Exclusive OR</td>
<td>N,Z</td>
<td>Section 3.5.2 ANDS, ORRS, EORS and BICS</td>
</tr>
<tr>
<td>ISB</td>
<td>-</td>
<td>Instruction synchronization barrier</td>
<td>-</td>
<td>Section 3.7.5 ISB</td>
</tr>
<tr>
<td>LDM</td>
<td>$Rn[:], reglist$</td>
<td>Load multiple registers, increment after</td>
<td>-</td>
<td>Section 3.4.5 LDM and STM</td>
</tr>
<tr>
<td>LDR</td>
<td>$Rt, label$</td>
<td>Load register from PC-relative address</td>
<td>-</td>
<td>Section 3.4.4 LDR, PC-relative</td>
</tr>
<tr>
<td>LDR</td>
<td>$Rt, [Rn, &lt;Rm</td>
<td>#imm&gt;]$</td>
<td>Load register with word</td>
<td>-</td>
</tr>
<tr>
<td>LDRB</td>
<td>$Rt, [Rn, &lt;Rm</td>
<td>#imm&gt;]$</td>
<td>Load register with byte</td>
<td>-</td>
</tr>
<tr>
<td>LDRH</td>
<td>$Rt, [Rn, &lt;Rm</td>
<td>#imm&gt;]$</td>
<td>Load register with halfword</td>
<td>-</td>
</tr>
<tr>
<td>LDRSB</td>
<td>$Rt, [Rn, &lt;Rm</td>
<td>#imm&gt;]$</td>
<td>Load register with signed byte</td>
<td>-</td>
</tr>
<tr>
<td>LDRSH</td>
<td>$Rt, [Rn, &lt;Rm</td>
<td>#imm&gt;]$</td>
<td>Load register with signed halfword</td>
<td>-</td>
</tr>
<tr>
<td>LSLS</td>
<td>${Rd} Rn, &lt;Rs</td>
<td>#imm&gt;$</td>
<td>Logical shift left</td>
<td>N,Z,C</td>
</tr>
<tr>
<td>LSRS</td>
<td>${Rd} Rn, &lt;Rs</td>
<td>#imm&gt;$</td>
<td>Logical shift right</td>
<td>N,Z,C</td>
</tr>
<tr>
<td>MOV(S)</td>
<td>Rd, Rm</td>
<td>Move</td>
<td>N,Z</td>
<td>Section 3.5.5 MOV, MOVS and MVNS</td>
</tr>
<tr>
<td>MRS</td>
<td>Rd, spec_reg</td>
<td>Move to general register from special register</td>
<td>-</td>
<td>Section 3.7.6 MRS</td>
</tr>
<tr>
<td>MSR</td>
<td>spec_reg, Rm</td>
<td>Move to special register from general register</td>
<td>N,Z,C,V</td>
<td>Section 3.7.6 MRS</td>
</tr>
<tr>
<td>MULS</td>
<td>Rd, Rn, Rm</td>
<td>Multiply, 32-bit result</td>
<td>N,Z</td>
<td>Section 3.5.6 MULS</td>
</tr>
<tr>
<td>MVNS</td>
<td>Rd, Rm</td>
<td>Bitwise NOT</td>
<td>N,Z</td>
<td>Section 3.5.5 MOV, MOVS and MVNS</td>
</tr>
<tr>
<td>NOP</td>
<td>-</td>
<td>No operation</td>
<td></td>
<td>- Section 3.7.8 NOP</td>
</tr>
<tr>
<td>ORRS</td>
<td>${Rd} Rn, Rs$</td>
<td>Logical OR</td>
<td>N,Z</td>
<td>Section 3.5.2 ANDS, ORRS, EORS and BICS</td>
</tr>
<tr>
<td>POP</td>
<td>reglist</td>
<td>Pop registers from stack</td>
<td>-</td>
<td>Section 3.4.6 PUSH and POP</td>
</tr>
<tr>
<td>PUSH</td>
<td>reglist</td>
<td>Push registers onto stack</td>
<td>-</td>
<td>Section 3.4.6 PUSH and POP</td>
</tr>
<tr>
<td>REV</td>
<td>Rd, Rm</td>
<td>Byte-reverse word</td>
<td>-</td>
<td>Section 3.5.7 REV, REV16, and REVSH</td>
</tr>
<tr>
<td>REV16</td>
<td>Rd, Rm</td>
<td>Byte-reverse packed halfwords</td>
<td>-</td>
<td>Section 3.5.7 REV, REV16, and REVSH</td>
</tr>
<tr>
<td>REVSH</td>
<td>Rd, Rm</td>
<td>Byte-reverse signed halfword</td>
<td>-</td>
<td>Section 3.5.7 REV, REV16, and REVSH</td>
</tr>
<tr>
<td>RORS</td>
<td>${Rd} Rn, Rs$</td>
<td>Rotate right</td>
<td>N,Z,C</td>
<td>Section 3.5.3 ASRS, LSLS, LSRS and RORS</td>
</tr>
<tr>
<td>RSBS</td>
<td>${Rd} Rn, #0$</td>
<td>Reverse subtract</td>
<td>N,Z,C,V</td>
<td>Section 3.5.1 ADD(S), ADCS, SUB(S), SBCS, and RSBS</td>
</tr>
<tr>
<td>SBCS</td>
<td>${Rd} Rn, Rm$</td>
<td>Subtract with carry</td>
<td>N,Z,C,V</td>
<td>Section 3.5.1 ADD(S), ADCS, SUB(S), SBCS, and RSBS</td>
</tr>
<tr>
<td>SEV</td>
<td>-</td>
<td>Send event</td>
<td>-</td>
<td>Section 3.7.9 SEV</td>
</tr>
<tr>
<td>STM</td>
<td>$Rn[:], reglist$</td>
<td>Store multiple registers, increment after</td>
<td>-</td>
<td>Section 3.4.5 LDM and STM</td>
</tr>
</tbody>
</table>
3.2 CMSIS intrinsic functions

ISO/IEC C code cannot directly access some Cortex-M0 instructions. This section describes intrinsic functions that can generate these instructions, provided by the CMSIS and that might be provided by a C compiler. If a C compiler does not support an appropriate intrinsic function, you might have to use an inline assembler to access some instructions.

The CMSIS provides the intrinsic functions listed in Table 15. CMSIS intrinsic functions to generate some Cortex-M0 instructions to generate instructions that ISO/IEC C code cannot directly access.

<table>
<thead>
<tr>
<th>Instruction</th>
<th>CMSIS intrinsic function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CPSIE I</td>
<td>void __enable_irq(void)</td>
</tr>
<tr>
<td>CPSID I</td>
<td>void __disable_irq(void)</td>
</tr>
<tr>
<td>ISB</td>
<td>void __ISB(void)</td>
</tr>
<tr>
<td>DSB</td>
<td>void __DSB(void)</td>
</tr>
<tr>
<td>DMB</td>
<td>void __DMB(void)</td>
</tr>
<tr>
<td>NOP</td>
<td>void __NOP(void)</td>
</tr>
<tr>
<td>REV</td>
<td>uint32_t __REV(uint32_t int value)</td>
</tr>
<tr>
<td>REV16</td>
<td>uint32_t __REV16(uint32_t int value)</td>
</tr>
<tr>
<td>REVSH</td>
<td>uint32_t __REVSH(uint32_t int value)</td>
</tr>
<tr>
<td>SEV</td>
<td>void __SEV(void)</td>
</tr>
<tr>
<td>WFE</td>
<td>void __WFE(void)</td>
</tr>
<tr>
<td>WFI</td>
<td>void __WFI(void)</td>
</tr>
</tbody>
</table>

The CMSIS also provides a number of functions for accessing the special registers using MRS and MSR instructions (see Table 15. CMSIS intrinsic functions to generate some Cortex-M0 instructions).
### Table 16. CMSIS intrinsic functions to access the special registers

<table>
<thead>
<tr>
<th>Special register</th>
<th>Access</th>
<th>CMSIS function</th>
</tr>
</thead>
<tbody>
<tr>
<td>PRIMASK</td>
<td>Read</td>
<td>uint32_t __get_PRIMASK (void)</td>
</tr>
<tr>
<td></td>
<td>Write</td>
<td>void __set_PRIMASK (uint32_t value)</td>
</tr>
<tr>
<td>CONTROL</td>
<td>Read</td>
<td>uint32_t __get_CONTROL (void)</td>
</tr>
<tr>
<td></td>
<td>Write</td>
<td>void __set_CONTROL (uint32_t value)</td>
</tr>
<tr>
<td>MSP</td>
<td>Read</td>
<td>uint32_t __get_MSP (void)</td>
</tr>
<tr>
<td></td>
<td>Write</td>
<td>void __set_MSP (uint32_t TopOfMainStack)</td>
</tr>
<tr>
<td>PSP</td>
<td>Read</td>
<td>uint32_t __get_PSP (void)</td>
</tr>
<tr>
<td></td>
<td>Write</td>
<td>void __set_PSP (uint32_t TopOfProcStack)</td>
</tr>
</tbody>
</table>

### 3.3 About the instruction descriptions

The following sections give more information about using the instructions:

- Section 3.3.1 Operands
- Section 3.3.2 Restrictions when using PC or SP
- Section 3.3.3 Shift operations
- Section 3.3.4 Address alignment
- Section 3.3.5 PC-relative expressions
- Section 3.3.6 Conditional execution

#### 3.3.1 Operands

An instruction operand can be:

- an Arm® register,
- a constant,
- or another instruction-specific parameter.

Instructions act on the operands and often store the result in a destination register.

When there is a destination register in the instruction, it is usually specified before the operands. Operands in some instructions are flexible in that they can either be a register or a constant (see Section 3.3.3 Shift operations).

#### 3.3.2 Restrictions when using PC or SP

Many instructions have restrictions on whether you can use the program counter (PC) or stack pointer (SP) for the operands or destination register. See instruction descriptions for more information.

Bit[0] of any address written to the PC with a BX, BLX or POP instruction must be 1 for correct execution, because this bit indicates the required instruction set, and the Cortex-M0 processor only supports thumb instructions. When a BL or BLX instruction writes the value of bit[0] into the LR it is automatically assigned the value 1.

#### 3.3.3 Shift operations

Register shift operations move the bits in a register left or right by a specified number of bits, the shift length. Register shift can be performed directly by the instructions ASR, LSR, LSL, and ROR. The result is written to a destination register.

The permitted shift lengths depend on the shift type and the instruction (see the individual instruction description).

- If the shift length is 0, no shift occurs.
- Register shift operations update the carry flag except when the shift length is 0.

The following subsections describe the various shift operations and how they affect the carry flag. In these descriptions, Rm is the register containing the value to be shifted, and n is the shift length.
**ASR**

Arithmetic shift right by n bits moves the left-hand 32-n bits of the register Rm, to the right by n places, into the right-hand 32-n bits of the result. And it copies the original bit[31] of the register into the left hand n bits of the result (see Figure 10. ASR#3).

You can use the ASR operation to divide the signed value in the register Rm by 2^n, with the result being rounded towards negative-infinity.

When the instruction is ASRS, the carry flag is updated to the last bit shifted out, bit[n-1], of the register Rm.

*Note:*

- If n is 32 or more, all the bits in the result are set to the value of bit[31] of Rm.
- If n is 32 or more and the carry flag is updated, it is updated to the value of bit[31] of Rm.

**Figure 10. ASR#3**

---

**LSR**

Logical shift right by n bits moves the left-hand 32-n bits of the register Rm, to the right by n places, into the right-hand 32-n bits of the result. And it sets the left hand n bits of the result to 0 (see Figure 11. LSR#3).

You can use the LSR #n operation to divide the value in the register Rm by 2^n, if the value is regarded as an unsigned integer.

When the instruction is LSRS, the carry flag is updated to the last bit shifted out, bit[n-1], of the register Rm.

*Note:*

- If n is 32 or more, then all the bits in the result are cleared to 0.
- If n is 33 or more and the carry flag is updated, it is updated to 0.
LSL

Logical shift left by n bits moves the right-hand 32-n bits of the register Rm, to the left by n places, into the left-hand 32-n bits of the result. And it sets the right-hand n bits of the result to 0 (see Figure 12. LSL#3).

You can use the LSL #n operation to multiply the value in the register Rm by $2^n$, if the value is regarded as an unsigned integer or a two’s complement signed integer. Overflow can occur without warning.

When the instruction is LSLS or when LSL #n, with non-zero n, is used in operand2 with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit shifted out, bit[32-n], of the register Rm. These instructions do not affect the carry flag when used with LSL #0.

Note:
- **If n is 32 or more, then all the bits in the result are cleared to 0.**
- **If n is 33 or more and the carry flag is updated, it is updated to 0.**

ROR

Rotate right by n bits moves the left-hand 32-n bits of the register Rm, to the right by n places, into the right-hand 32-n bits of the result. It also moves the right-hand n bits of the register into the lefthand n bits of the result (see Figure 13. ROR #3).

When the instruction is RORS, the carry flag is updated to the last bit rotation, bit[n-1], of the register Rm.
Note: If \( n \) is 32, then the value of the result is the same as the value in \( Rm \), and if the carry flag is updated, it is updated to bit[31] of \( Rm \).

\( ROR \) with shift length, \( n \), more than 32 is the same as \( ROR \) with shift length \( n-32 \).

3.3.4 Address alignment
An aligned access is an operation where a word-aligned address is used for a word, or multiple word access, or where a halfword-aligned address is used for a halfword access. Byte accesses are always aligned.

There is no support for unaligned accesses on the Cortex-M0 processor. Any attempt to perform an unaligned memory access operation results in a HardFault exception.

3.3.5 PC-relative expressions
A PC-relative expression or label is a symbol that represents the address of an instruction or literal data. It is represented in the instruction as the PC value plus or minus a numeric offset. The assembler calculates the required offset from the label and the address of the current instruction. If the offset is too big, the assembler produces an error.

- For most instructions, the value of the PC is the address of the current instruction plus four bytes.
- Your assembler might permit other syntaxes for PC-relative expressions, such as a label plus or minus a number, or an expression of the form [PC, #number].

3.3.6 Conditional execution
Most data processing instructions can optionally update the condition flags in the application program status register (APSR) according to the result of the operation (see Section 2.1.3 Core registers). Some instructions update all flags, and some only update a subset. If a flag is not updated, the original value is preserved. See the instruction descriptions for the flags they affect.

You can execute an instruction conditionally, based on the condition flags set in another instruction:
- Immediately after the instruction that updated the flags
- After any number of intervening instructions that have not updated the flags

On the Cortex-M0 processor, conditional execution is available by using conditional branches.

This section describes:
- The condition flags
- Condition code suffixes

The condition flags
The APSR contains the following condition flags:
- \( N \): Set to 1 when the result of the operation is negative, otherwise cleared to 0
• Z: Set to 1 when the result of the operation is zero, otherwise cleared to 0
• C: Set to 1 when the operation results in a carry, otherwise cleared to 0.
• V: Set to 1 when the operation causes an overflow, otherwise cleared to 0.

For more information about the APSR, see Program status register.

A carry occurs:
• If the result of an addition is greater than or equal to $2^{32}$
• If the result of a subtraction is positive or zero
• As the result of a shift or rotate instruction

Overflow occurs if the sign of a result, in bit[31], does not match the sign of the result had the operation been performed at infinite precision, for example:
• If adding two negative values results in a positive value
• If adding two positive values results in a negative value
• If subtracting a positive value from a negative value generates a positive value
• If subtracting a negative value from a positive value generates a negative value.

The Compare operations are identical to subtracting, for CMP, or adding, for CMN, except that the result is discarded. See the instruction descriptions for more information.

**Condition code suffixes**

The instructions that can be conditional have an optional condition code, shown in syntax descriptions as B{cond}. An instruction with a condition code is only executed if the condition code flags in the APSR meet the specified condition. Table 17. Condition code suffixes and their relationship with the flags shows the condition codes to use.

You can use conditional execution with the IT instruction to reduce the number of branch instructions in code. Table 17. Condition code suffixes and their relationship with the flags also shows the relationship between condition code suffixes and the N, Z, C, and V flags.

<table>
<thead>
<tr>
<th>Suffix</th>
<th>Flags</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>EQ</td>
<td>Z = 1</td>
<td>Equal, last flag setting result was zero</td>
</tr>
<tr>
<td>NE</td>
<td>Z = 0</td>
<td>Not equal, last flag setting result was non-zero</td>
</tr>
<tr>
<td>CS or HS</td>
<td>C = 1</td>
<td>Higher or same, unsigned ≥</td>
</tr>
<tr>
<td>CC or LO</td>
<td>C = 0</td>
<td>Lower, unsigned &lt;</td>
</tr>
<tr>
<td>MI</td>
<td>N = 1</td>
<td>Negative</td>
</tr>
<tr>
<td>PL</td>
<td>N = 0</td>
<td>Positive or zero</td>
</tr>
<tr>
<td>VS</td>
<td>V = 1</td>
<td>Overflow</td>
</tr>
<tr>
<td>VC</td>
<td>V = 0</td>
<td>No overflow</td>
</tr>
<tr>
<td>HI</td>
<td>C = 1 and Z = 0</td>
<td>Higher, unsigned &gt;</td>
</tr>
<tr>
<td>LS</td>
<td>C = 0 or Z = 1</td>
<td>Lower or same, unsigned ≤</td>
</tr>
<tr>
<td>GE</td>
<td>N = V</td>
<td>Greater than or equal, signed ≥</td>
</tr>
<tr>
<td>LT</td>
<td>N ≠ V</td>
<td>Less than, signed &lt;</td>
</tr>
<tr>
<td>GT</td>
<td>Z = 0 and N = V</td>
<td>Greater than, signed &gt;</td>
</tr>
<tr>
<td>LE</td>
<td>Z = 1 and N ≠ V</td>
<td>Less than or equal, signed ≤</td>
</tr>
<tr>
<td>AL</td>
<td>Can have any value</td>
<td>Always. This is the default when no suffix is specified.</td>
</tr>
</tbody>
</table>

### 3.4 Memory access instructions

The table below shows the memory access instructions:
### Table 18. Memory access instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Brief description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADR</td>
<td>Load PC-relative address</td>
<td>Section 3.4.1  ADR</td>
</tr>
<tr>
<td>LDM</td>
<td>Load multiple registers</td>
<td>Section 3.4.5  LDM and STM</td>
</tr>
<tr>
<td>LDR(type)</td>
<td>Load register using immediate offset</td>
<td></td>
</tr>
<tr>
<td>LDR(type)</td>
<td>Load register using register offset</td>
<td>Section 3.4.2  LDR and STR, immediate offset</td>
</tr>
<tr>
<td>LDR</td>
<td>Load register using PC-relative address</td>
<td>Section 3.4.4  LDR, PC-relative</td>
</tr>
<tr>
<td>LDRD</td>
<td>Load register dual</td>
<td>Section 3.4.2  LDR and STR, immediate offset</td>
</tr>
<tr>
<td>POP</td>
<td>Pop registers from stack</td>
<td>Section 3.4.6  PUSH and POP</td>
</tr>
<tr>
<td>PUSH</td>
<td>Push registers onto stack</td>
<td>Section 3.4.6  PUSH and POP</td>
</tr>
<tr>
<td>STM</td>
<td>Store multiple registers</td>
<td>Section 3.4.5  LDM and STM</td>
</tr>
<tr>
<td>STR(type)</td>
<td>Store register using immediate offset</td>
<td>Section 3.4.2  LDR and STR, immediate offset</td>
</tr>
<tr>
<td>STR(type)</td>
<td>Store register using register offset</td>
<td>Section 3.4.3  LDR and STR, register offset</td>
</tr>
</tbody>
</table>

### 3.4.1 ADR

Load PC-relative address.

**Syntax**

ADR Rd, label

where:

- 'Rd' is the destination register
- 'label' is a PC-relative expression (see Section 3.3.5  PC-relative expressions)

**Operation**

ADR determines the address by adding an immediate value to the PC. It writes the result to the destination register. ADR produces position-independent code, because the address is PCrelative. If you use ADR to generate a target address for a BX or BLX instruction, you must ensure that bit[0] of the address you generate is set to1 for correct execution.

**Restrictions**

Rd must specify R0-R7. The data-value addressed must be word aligned and within 1020 bytes of the current PC.

**Condition flags**

This instruction does not change the flags.

**Examples**

ADR R1, TextMessage ; write address value of a location labelled as

; TextMessage to R1

ADR R3, [PC,#996] ; Set R3 to value of PC + 996.

### 3.4.2 LDR and STR, immediate offset

Load and store with immediate offset.

**Syntax**

LDR Rt, [<Rn | SP> {, #imm}]
LDR<|B|H> Rt, [Rn {, #imm}]

STR Rt, [<Rn | SP>, {,#imm}]

STR<|B|H> Rt, [Rn {,#imm}]

where:
• ‘Rt’ is the register to load or store
• ‘Rn’ is the register on which the memory address is based
• ‘imm’ is an offset from Rn. If imm is omitted, it is assumed to be zero.

Operation
LDR, LDRB, and LDRH instructions load the register specified by Rt with either a word, byte, or halfword data value from memory. Sizes less than word are zero extended to 32-bits before being written to the register specified by Rt.

STR, STRB, and STRH instructions store the word, least-significant byte, or lower halfword contained in the single register specified by Rt in to memory. The memory address to load from or store to is the sum of the value in the register specified by either Rn or SP and the immediate value imm.

Restrictions
For these instructions:
• Rt and Rn must only specify R0-R7.
• imm must be between:
  – 0 and 1020 and an integer multiple of four for LDR and STR using SP as the base register
  – 0 and 124 and an integer multiple of four for LDR and STR using R0-R7 as the base register
  – 0 and 62 and an integer multiple of two for LDRH and STRH
  – 0 and 31 for LDRB and STRB.
• The computed address must be divisible by the number of bytes in the transaction, see Section 3.3.4 Address alignment.

Condition flags
These instructions do not change the flags.

Examples
LDR R4, [R7] ; Loads R4 from the address in R7.

STR R2, [R0,#const-struc] ; const-struc is an expression evaluating ; to a constant in the range 0-1020.

3.4.3 LDR and STR, register offset
Load and store with register offset.

Syntax
LDR Rt, [Rn, Rm]
LDR<|B|H> Rt, [Rn, Rm]
LDR<SB|SH> Rt, [Rn, Rm]
STR Rt, [Rn, Rm]
STR<|B|H> Rt, [Rn, Rm]

where:
• ‘Rt’ is the register to load or store
• ‘Rn’ is the register on which the memory address is based
• ‘Rm’ is a register containing a value to be used as the offset

**Operation**
LDR, LDRB, LDRH, LDRSB, and LDRSH load the register specified by Rt with either a word, zero extended byte, zero extended halfword, sign extended byte or sign extended halfword value from memory.
STR, STRB and STRH store the word, least-significant byte or lower halfword contained in the single register specified by Rt into memory.
The memory address to load from or store to is the sum of the values in the registers specified by Rn and Rm.

**Restrictions**
In these instructions:
• Rt, Rn, and Rm must only specify R0-R7
• The computed memory address must be divisible by the number of bytes in the load or store, see Section 3.3.4 Address alignment

**Condition flags**
These instructions do not change the flags.

**Examples**

```assembly
STR  R0, [R5, R1]        ; Store value of R0 into an address equal to
                    ; sum of R5 and R1
LDRSH R1, [R2, R3]      ; Load a halfword from the memory address
                    ; specified by (R2 + R3), sign extend to 32-bits
                    ; and write to R1.
```

### 3.4.4 LDR, PC-relative
Load register (literal) from memory.

**Syntax**

```assembly
LDR Rt, label
```

where:
• ‘Rt’ is the register to load or store
• ‘label’ is a PC-relative expression (see Section 3.3.5 PC-relative expressions)

**Operation**
Loads the register specified by Rt from the word in the memory specified by the label.

**Restrictions**
In these instructions, the label must be within 1020 bytes of the current PC and the word aligned.

**Condition flags**
These instructions do not change the flags.

**Examples**

```assembly
LDR  R0, LookUpTable       ; Load R0 with a word of data from an address
```
LDM and STM
Load and store multiple registers.

Syntax

LDM Rn{!}, reglist
STM Rn!, reglist

where:
• ‘Rn’ is the register on which the memory addresses are based
• ‘!’ is an optional writeback suffix. If ! is present, the final address that is loaded from or stored to is written back into Rn.
• ‘reglist’ is a list of one or more registers to be loaded or stored, enclosed in braces. It can contain register ranges. It must be comma-separated if it contains more than one register or register range (see Examples).

LDMIA and LDMFD are synonyms for LDM. LDMIA refers to the base register being incremented After each access. LDMFD refers to its use for popping data from Full Descending stacks.
STMIA and STMEA are synonyms for STM. STMIA refers to the base register being incremented After each access. STMEA refers to its use for pushing data onto Empty Ascending stacks.

Operation
LDM loads the registers in reglist with word values from memory addresses based on Rn.
STM stores the word values in the registers in reglist to memory addresses based on Rn.
The memory addresses used for accesses are at 4-byte intervals ranging from Rn to Rn + 4 \* (n-1), where n is the number of registers in reglist. The accesses happen in order of increasing register numbers, with the lowest numbered register using the lowest memory address and the highest number register using the highest memory address. If the writeback suffix is specified, the value in the register specified by of Rn + 4 \* (n) or is written back to the register specified by Rn.

Restrictions
In these instructions:
• reglist and Rn are limited to R0-R7.
• the writeback suffix must always be used unless the instruction is an LDM where reglist also contains Rn, in which case the writeback suffix must not be used.
• the value in the register specified by Rn must be word aligned. See Section 3.3.4 Address alignment for more information.
• for STM, if Rn appears in reglist, then it must be the first register in the list.

Condition flags
These instructions do not change the flags.

Examples

LDM R0,(R0,R3,R4) ; LDMIA is a synonym for LDM
STMIA R1!,{R2-R4,R6}

Incorrect examples

STM R5!,{R4,R5,R6} ; Value stored for R5 is unpredictable
LDM R2,{} ; There must be at least one register in the list
3.4.6 PUSH and POP
Push registers onto, and pop registers off a full-descending stack.

Syntax

PUSH reglist
POP reglist

where:
- 'reglist' is a non-empty list of registers (or register ranges), enclosed in braces. Commas must separate register lists or ranges (see Section 3.4.5 LDM and STM).

Operation
- PUSH stores registers on the stack, with the highest numbered register using the highest memory address and the lowest numbered register using the lowest memory address.
- POP loads registers from the stack, with the lowest numbered register using the lowest memory address and the highest numbered register using the highest memory address.
- PUSH uses the value in the SP register minus four as the highest memory address. POP uses the SP register value as the lowest memory address, implementing a full-descending stack. On completion, PUSH updates the SP register to point to the location of the lowest store value. POP updates the SP register to point to the location above the highest location loaded.
- If a POP instruction includes PC in its reglist, a branch to this location is performed when the POP instruction has completed. Bit[0] of the value read for the PC is used to update the APSR T-bit. This bit must be 1 to ensure correct operation.

See Section 3.4.5 LDM and STM for more information.

Restrictions
In these instructions:
- 'reglist' must use only R0-R7. The exception is LR for a PUSH and PC for a POP.

Condition flags
These instructions do not change the flags.

Examples

PUSH {R0,R4-R7} ; Push R0,R4,R5,R6,R7 onto the stack
PUSH {R2,LR} ; Push R2 and the link-register onto the stack
POP {R0,R6,PC} ; Pop r0,r6 and PC from the stack, then branch to new PC.

3.5 General data processing instructions
Table 19. Data processing instructions shows the data processing instructions.

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Brief description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADCS</td>
<td>Add with carry</td>
<td>Section 3.5.1 ADD(S), ADCS, SUB(S), SBCS, and RSBS</td>
</tr>
<tr>
<td>ADD(S)</td>
<td>Add</td>
<td>Section 3.5.1 ADD(S), ADCS, SUB(S), SBCS, and RSBS</td>
</tr>
<tr>
<td>ANDS</td>
<td>Logical AND</td>
<td>Section 3.5.2 ANDS, ORRS, EORS and BICS</td>
</tr>
<tr>
<td>ASRS</td>
<td>Arithmetic shift right</td>
<td>Section 3.5.3 ASRS, LSLS, LSRS and RORS</td>
</tr>
<tr>
<td>BICS</td>
<td>Bit clear</td>
<td>Section 3.5.2 ANDS, ORRS, EORS and BICS</td>
</tr>
<tr>
<td>CMN</td>
<td>Compare negative</td>
<td>Section 3.5.4 CMP and CMN</td>
</tr>
</tbody>
</table>
### 3.5.1 ADD(S), ADCS, SUB(S), SBCS, and RSBS

Add, add with carry, subtract, subtract with carry, and reverse subtract.

#### Syntax

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Syntax</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADCS</td>
<td>(Rd,) Rn, Rm</td>
</tr>
<tr>
<td>ADD(S)</td>
<td>(Rd,) Rn, &lt;Re</td>
</tr>
<tr>
<td>RSBS</td>
<td>(Rd,) Rn, Rm, #0</td>
</tr>
<tr>
<td>SBCS</td>
<td>(Rd,) Rn, Rm</td>
</tr>
<tr>
<td>SUB(S)</td>
<td>(Rd,) Rn, &lt;Re</td>
</tr>
</tbody>
</table>

where:

- **S**: causes an ADD or SUB instruction to update flags
- **Rd**: specifies the result register. If omitted, this value is assumed to take the same value as **Rn**, for example `ADDS R1,R2` is identical to `ADDS R1,R1,R2`.
- **Rn**: specifies the first source register
- **Rm**: specifies the second source register
- **imm**: specifies a constant immediate value.

#### Operation

The ADCS instruction adds the value in **Rn** to the value in **Rm**, adding a further one if the carry flag is set, places the result in the register specified by **Rd** and updates the N, Z, C, and V flags.
The ADD instruction adds the value in \( Rn \) to the value in \( Rm \) or an immediate value specified by \( imm \) and places the result in the register specified by \( Rd \).

The ADDS instruction performs the same operation as ADD and also updates the N, Z, C and V flags.

The RSBS instruction subtracts the value in \( Rn \) from zero, producing the arithmetic negative of the value, and places the result in the register specified by \( Rd \) and updates the N, Z, C and V flags.

The SBCS instruction subtracts the value of \( Rm \) from the value in \( Rn \), deducts a further one if the carry flag is set. It places the result in the register specified by \( Rd \) and updates the N, Z, C and V flags.

The SUB instruction subtracts the value in \( Rm \) or the immediate specified by \( imm \). It places the result in the register specified by \( Rd \).

The SUBS instruction performs the same operation as SUB and also updates the N, Z, C and V flags.

Use ADC and SBC to synthesize multiword arithmetic (see and Table 20. ADCS, ADD, RSBS, SBCS and SUB operand restrictions).

**Restrictions**

Table 20. ADCS, ADD, RSBS, SBCS and SUB operand restrictions lists the legal combinations of register specifiers and immediate values that can be used with each instruction.

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Rd</th>
<th>Rn</th>
<th>Rm</th>
<th>imm</th>
<th>Restrictions</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADCS</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>Rd and ( Rn ) must specify the same register.</td>
</tr>
<tr>
<td>ADD</td>
<td>R0-R15</td>
<td>R0-R15</td>
<td>R0-PC</td>
<td>-</td>
<td>Rd and ( Rn ) must specify the same register. ( Rn ) and ( Rm ) must not both specify PC.</td>
</tr>
<tr>
<td></td>
<td>R0-R7</td>
<td>SP or PC</td>
<td>-</td>
<td>0-1020</td>
<td>Immediate value must be an integer multiple of four.</td>
</tr>
<tr>
<td></td>
<td>SP</td>
<td>SP</td>
<td>-</td>
<td>0-508</td>
<td>Immediate value must be an integer multiple of four.</td>
</tr>
<tr>
<td>ADDS</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>0-7</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>0-255</td>
<td>Rd and ( Rn ) must specify the same register.</td>
</tr>
<tr>
<td></td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>RSBS</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>SBCS</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>Rd and ( Rn ) must specify the same register.</td>
</tr>
<tr>
<td>SUB</td>
<td>SP</td>
<td>SP</td>
<td>-</td>
<td>0-508</td>
<td>Immediate value must be an integer multiple of four.</td>
</tr>
<tr>
<td>SUBS</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>0-7</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>0-255</td>
<td>Rd and ( Rn ) must specify the same register.</td>
</tr>
<tr>
<td></td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>R0-R7</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

**Examples**

**Multiword arithmetic examples**

Table 20. ADCS, ADD, RSBS, SBCS and SUB operand restrictions shows two instructions that add a 64-bit integer contained in \( R0 \) and \( R1 \) to another 64-bit integer contained in \( R2 \) and \( R3 \), and place the result in \( R0 \) and \( R1 \).

**Specific example: 64-bit addition**

```
ADDS R0, R0, R2 ; add the least significant words
ADCS R1, R1, R3 ; add the most significant words with carry
```

Multiword values do not have to use consecutive registers. Table 20. ADCS, ADD, RSBS, SBCS and SUB operand restrictions shows instructions that subtract a 96bit integer contained in \( R1 \), \( R2 \), and \( R3 \) from another contained in \( R4 \), \( R5 \), and \( R6 \). The example stores the result in \( R4 \), \( R5 \), and \( R6 \).
Specific example: 96-bit subtraction

```
SUBS  R4, R4, R1    ; subtract the least significant words
SBCS  R5, R5, R2    ; subtract the middle words with carry
SBCS  R6, R6, R3    ; subtract the most significant words with carry
```

Table 20. ADCS, ADD, RSBS, SBCS and SUB operand restrictions shows the RSBS instruction used to perform a 1’s complement of a single register.

Specific example: Arithmetic negation

```
RSBS  R7, R7, #0    ; subtract R7 from zero
```

3.5.2 ANDS, ORRS, EORS and BICS

Logical AND, OR, exclusive OR and bit clear.

Syntax

```
ANDS {Rd,} Rn, Rm
ORRS {Rd,} Rn, Rm
EORS {Rd,} Rn, Rm
BICS {Rd,} Rn, Rm
```

where:

- ‘Rd’ is the destination register
- ‘Rn’ is the register holding the first operand and is the same as the destination register.
- ‘Rm’ is the second register.

Operation

The AND, EOR, and ORR instructions perform bitwise AND, exclusive OR, and inclusive OR operations on the values in \( Rn \) and \( Rm \).

The BIC instruction performs an AND operation on the bits in \( Rn \) with the logical negation of the corresponding bits in the value of \( Rm \).

The condition code flags are updated on the result of the operation, see Section 3.3.6 Conditional execution.

Restrictions

In these instructions, \( Rd, Rn, \) and \( Rm \) must only specify R0-R7.

Condition flags

These instructions:

- update the N and Z flags according to the result
- do not affect the C or V flag.

Examples

```
ANDS    R2, R2, R1
ORRS    R2, R2, R5
ANDS    R5, R5, R8
EORS    R7, R7, R6
```
3.5.3  ASRS, LSLS, LSRS and RORS
Arithmetic shift right, logical shift left, logical shift right, and rotate right.

Syntax

\[
\text{ASRS} \ {\{\text{Rd,}\}} \ \text{Rm, Rs}
\]

\[
\text{ASRS} \ {\{\text{Rd,}\}} \ \text{Rm, #imm}
\]

\[
\text{LSLS} \ {\{\text{Rd,}\}} \ \text{Rm, Rs}
\]

\[
\text{LSLS} \ {\{\text{Rd,}\}} \ \text{Rm, #imm}
\]

\[
\text{LSRS} \ {\{\text{Rd,}\}} \ \text{Rm, Rs}
\]

\[
\text{LSRS} \ {\{\text{Rd,}\}} \ \text{Rm, #imm}
\]

\[
\text{RORS} \ {\{\text{Rd,}\}} \ \text{Rm, Rs}
\]

where:

- ‘Rd’ is the destination register. If Rd is omitted, it is assumed to take the same value as Rm.
- ‘Rm’ is the register holding the value to be shifted
- ‘Rs’ is the register holding the shift length to apply to the value Rm.
- ‘imm’ is the shift length. The range of shift lengths depend on the instruction as follows:
  - ASR: Shift length from 1 to 32
  - LSL: Shift length from 0 to 31
  - LSR: Shift length from 1 to 32

Note:  MOV$ \ {\text{Rd, Rm}}$ is the preferred syntax for LSLS \{$\text{Rd, Rm, #0}$\}.

Operation

ASR, LSL, LSR, and ROR perform an arithmetic-shift-left, logical-shift-left, logical-shift-right or a right-rotation of the bits in the register Rm by the number of places specified by the immediate imm or the value in the least-significant byte of the register specified by Rs.

For details on what result is generated by the different instructions (see Section 3.3.3 Shift operations).

Restrictions

In these instructions, Rd, Rm, and Rs must only specify R0-R7. For non-immediate instructions, Rd and Rm must specify the same register.

Condition flags

These instructions:

- Update the N and Z flags according to the result
- The C flag is updated to the last bit shifted out, except when the shift length is 0 (see Section 3.3.3 Shift operations).

Examples

\[
\text{ASRS} \ R7, R5, #9 \ ; \text{Arithmetic shift right by 9 bits}
\]

\[
\text{LSLS} \ R1, R2, #3 \ ; \text{Logical shift left by 3 bits with flag update}
\]

\[
\text{LSRS} \ R4, R5, #6 \ ; \text{Logical shift right by 6 bits}
\]

\[
\text{RORS} \ R4, R4, R6 \ ; \text{Rotate right by the value in the bottom byte of R6.}
\]
3.5.4 **CMP and CMN**

Compare and compare negative.

**Syntax**

- `CMN Rn, Rm`
- `CMP Rn, #imm`
- `CMP Rn, Rm`

where:
- ‘Rn’ is the register holding the first operand
- ‘Rm’ is the register to compare with.
- ‘imm’ is the immediate value to compare with.

**Operation**

These instructions compare the value in a register with either the value in another register or an immediate value. They update the condition flags on the result, but do not write the result to a register.

The CMP instruction subtracts either the value in the register specified by `Rm`, or the immediate `imm` from the value in `Rn` and updates the flags. This is the same as a SUBS instruction, except that the result is discarded.

The CMN instruction adds the value of `Rm` to the value in `Rn` and updates the flags. This is the same as an ADDS instruction, except that the result is discarded.

**Restrictions**

In these instructions:
- CMN instruction `Rn`, and `Rm` must only specify R0-R7.
- CMP instruction:
  - `Rn` and `Rm` can specify R0-R14
  - `imm` must be in the range 0-255.

**Condition flags**

These instructions update the N, Z, C and V flags according to the result.

**Examples**

- `CMP R2, R9`
- `CMN R0, R2`

3.5.5 **MOV, MOVS and MVNS**

Move and move NOT.

**Syntax**

- `MOV(S) Rd, Rm`
- `MOVS Rd, #imm`
- `MVNS Rd, Rm`

where:
- ‘S’ is an optional suffix. If S is specified, the condition code flags are updated on the result of the operation (see Section 3.3.6 Conditional execution).
- ‘Rd’ is the destination register
- ‘Rm’ is a register
- ‘imm’ is any value in the range 0-255
Operation

The MOV instruction copies the value of \( Rm \) into \( Rd \).
The MOVS instruction performs the same operation as the MOV instruction, but also updates the N and Z flags.
The MVNS instruction takes the value of \( Rm \), performs a bitwise logical NOT operation on the value, and places the result into \( Rd \).

Restrictions

In these instructions, \( Rd \), and \( Rm \) must only specify R0-R7.
When \( Rd \) is the PC in a MOV instruction:
- \( \text{bit}[0] \) of the result is ignored
- A branch occurs to the address created by forcing \( \text{bit}[0] \) of that value to 0. The T-bit remains unmodified.

Note: Though it is possible to use MOV as a branch instruction, ARM strongly recommends the use of a BX or BLX instruction to branch for software portability to the ARM instruction set.

Condition flags

If S is specified, these instructions:
- Update the N and Z flags according to the result
- Do not affect the C or V flag

Example

```
MOVS R0, #0x000B ; Write value of 0x000B to R0, flags get updated
MOVS R1, #0x0 ; Write value of zero to R1, flags are updated
MOV R10, R12 ; Write value in R12 to R10, flags are not updated
MOVS R3, #23 ; Write value of 23 to R3
MOV R8, SP ; Write value of stack pointer to R8
MVNS R2, R0 ; Write inverse of R0 to the R2 and update flags
```

3.5.6 MULS

Multiply using 32-bit operands, and producing a 32-bit result.

Syntax

```
MULS Rd, Rn, Rm
```

where:
- \( \text{'Rd'} \) is the destination register
- \( \text{'Rn', 'Rm'} \) are registers holding the values to be multiplied.

Operation

The MUL instruction multiplies the values in the registers specified by \( Rn \) and \( Rm \), and places the least significant 32 bits of the result in \( Rd \). The condition code flags are updated on the result of the operation, see Section 3.3.6 Conditional execution.
The results of this instruction does not depend on whether the operands are signed or unsigned.

Restrictions

In this instruction:
- \( Rd, Rn, \) and \( Rm \) must only specify R0-R7
- \( Rd \) must be the same as \( Rm \).
Condition flags
This instruction updates the N and Z flags according to the result. It does not affect the C or V flags.

Examples
MULS   R0, R2, R0 ; Multiply with flag update, R0 = R0 x R2

3.5.7
REV, REV16, and REVSH
Reverse bytes and reverse bits.

Syntax
op Rd, Rn

where:
• ‘op’ is one of:
  REV: Reverse byte order in a word
  REV16: Reverse byte order in each halfword independently
  REVSH: Reverse byte order in the bottom halfword, and sign extends to 32 bits
• ‘Rd’ is the destination register
• ‘Rn’ is the register holding the operand

Operation
Use these instructions to change endianness of data:
• REV: Converts either:
  – 32bit big-endian data into little-endian data or
  – 32bit little-endian data into bigendian data.
• REV16: Converts either:
  – 2 packed 16bit bigendian data into little-endian data or
  – 2 packed 16bit little-endian data into bigendian data.
• REVSH: Converts either:
  – 16bit signed bigendian data into 32bit signed little-endian data or
  – 16bit signed little-endian data into 32bit signed bigendian data

Restrictions
In these instructions, Rd, and Rn must only specify R0-R7.

Condition flags
These instructions do not change the flags.

Examples
REV   R3, R7 ; reverse byte order of value in R7 and write it to R3
REV16 R0, R0 ; reverse byte order of each 16-bit halfword in R0
REVSH R0, R5 ; reverse Signed Halfword

3.5.8
SXTB, SXTH, UXTB and UXTH
Sign extend and Zero extend.
Syntax

- SXTB Rd, Rm
- SXTH Rd, Rm
- UXTB Rd, Rm
- UXTH Rd, Rm

where:
- ‘Rd’ is the destination register
- ‘Rn’, ‘Rm’ are the registers holding the first and second operands

Operation

These instructions extract bits from the resulting value:
1. SXTB extracts bits[7:0] and sign extends to 32 bits
2. UXTB extracts bits[7:0] and zero extends to 32 bits
3. SXTH extracts bits[15:0] and sign extends to 32 bits
4. UXTH extracts bits[15:0] and zero extends to 32 bits.

Restrictions

In these instructions, Rd and Rm must only specify R0-R7.

Condition flags

These instructions do not affect the flags.

Examples

- SXTH R4, R6 ; Obtain the lower halfword of the value in R6 and then sign extend to 32 bits and write the result to R4.
- UXTB R3, R1 ; Extract lowest byte of the value in R10 and zero extend it, and write the result to R3

3.5.9 TST

Test bits.

Syntax

- TST Rn, Rm

where:
- ‘Rn’ is the register holding the first operand
- ‘Rm’ is the register to test against.

Operation

This instruction tests the value in a register against another register. It updates the condition flags based on the result, but does not write the result to a register.

The TST instruction performs a bitwise AND operation on the value in Rn and the value in Rm. This is the same as the ANDS instruction, except that it discards the result.
To test whether a bit of \( Rn \) is 0 or 1, use the TST instruction with a register that has that bit set to 1 and all other bits cleared to 0.

**Restrictions**

In these instructions, \( Rn \) and \( Rm \) must only specify R0-R7.

**Condition flags**

This instruction:
- Updates the N and Z flags according to the result
- Does not affect the C or V flag

**Examples**

\[
\begin{align*}
\text{TST } & \text{ R0, R1 } ; \text{ Perform bitwise AND of R0 value and R1 value,} \\
& ; \text{ condition code flags are updated but result is discarded}
\end{align*}
\]

### 3.6 Branch and control instructions

Table 21. Branch and control instructions shows the branch and control instructions:

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Brief description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>B(cc)</td>
<td>Branch (conditionally)</td>
<td></td>
</tr>
<tr>
<td>BL</td>
<td>Branch with link</td>
<td>Table 22. Branch ranges</td>
</tr>
<tr>
<td>BLX</td>
<td>Branch indirect with link</td>
<td></td>
</tr>
<tr>
<td>BX</td>
<td>Branch indirect</td>
<td></td>
</tr>
</tbody>
</table>

#### 3.6.1 B, BL, BX, and BLX

Branch instructions.

**Syntax**

\[
\begin{align*}
\text{B} & \text{(cond) label} \\
\text{BL} & \text{ label} \\
\text{BX} & \text{ Rm} \\
\text{BLX} & \text{ Rm}
\end{align*}
\]

where:

Table 22. Branch ranges
- 'B' is branch (immediate).
- 'BL' is branch with link (immediate).
- 'BX' is branch indirect (register).
- 'BLX' is branch indirect with link (register).
- 'label' is a PCRelative expression. See Section 3.3.5 PC-relative expressions.
- 'Rm' is a register that indicates an address to branch to.
- 'Cond' is an optional condition code, see Section 3.3.6 Conditional execution.

**Operation**

All these instructions cause a branch to \( label \), or to the address indicated in \( Rm \). In addition:
The BL and BLX instructions write the address of the next instruction to LR (the link register, R14).

The BX and BLX instructions cause a Hard fault exception if bit[0] of Rm is 0.

The BL and BLX instructions also set bit[0] of the LR to 1. This ensures that the value is suitable for use by a subsequent POP (PC) or BX instruction to perform a successful return branch.

Table 22. Branch ranges

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Branch range</th>
</tr>
</thead>
<tbody>
<tr>
<td>B label</td>
<td>-2 KB to +2 KB</td>
</tr>
<tr>
<td>Bcond label</td>
<td>-256 bytes to +254 bytes</td>
</tr>
<tr>
<td>BL label</td>
<td>-16 MB to +16 MB</td>
</tr>
<tr>
<td>BX Rm</td>
<td>Any value in register</td>
</tr>
<tr>
<td>BLX Rm</td>
<td>Any value in register</td>
</tr>
</tbody>
</table>

Restrictions

The restrictions are:

- Do not use SP or PC in the BX or BLX instruction
- For BX and BLX, bit[0] of Rm must be 1 for correct execution. Bit[0] is used to update the EPSR T-bit and is discarded from the target address.

Bcond is the only conditional instruction on the Cortex-M0 processor.

Condition flags

These instructions do not change the flags.

Examples

```
B  loopA      ; Branch to loopA
BL  funC      ; Branch with link (Call) to function funC, return address
          ; stored in LR
BX  LR        ; Return from function call
BLX  R0       ; Branch with link and exchange (Call) to a address stored
          ; in R0
BEQ  labelD   ; Conditionally branch to labelD if last flag setting
          ; instruction set the Z flag, else do not branch.
```

3.7 Miscellaneous instructions

Table 23. Miscellaneous instructions shows the remaining Cortex-M0 instructions:

Table 23. Miscellaneous instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Brief description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>BKPT</td>
<td>Breakpoint</td>
<td></td>
</tr>
<tr>
<td>CPSID</td>
<td>Change Processor State, Disable Interrupts</td>
<td>Section 3.7.2 CPSID CPSIE</td>
</tr>
<tr>
<td>CPSIE</td>
<td>Change Processor State, Enable Interrupts</td>
<td>Section 3.7.2 CPSID CPSIE</td>
</tr>
<tr>
<td>DMB</td>
<td>Data Memory Barrier</td>
<td>Section 3.7.3 DMB</td>
</tr>
<tr>
<td>DSB</td>
<td>Data Synchronization Barrier</td>
<td>Section 3.7.4 DSB</td>
</tr>
<tr>
<td>Mnemonic</td>
<td>Brief description</td>
<td>See</td>
</tr>
<tr>
<td>----------</td>
<td>------------------</td>
<td>-----</td>
</tr>
<tr>
<td>ISB</td>
<td>Instruction Synchronization Barrier</td>
<td>Section 3.7.5 ISB</td>
</tr>
<tr>
<td>MRS</td>
<td>Move from special register to register</td>
<td>Section 3.7.6 MRS</td>
</tr>
<tr>
<td>MSR</td>
<td>Move from register to special register</td>
<td>Section 3.7.7 MSR</td>
</tr>
<tr>
<td>NOP</td>
<td>No Operation</td>
<td>Section 3.7.8 NOP</td>
</tr>
<tr>
<td>SEV</td>
<td>Send Event</td>
<td>Section 3.7.9 SEV</td>
</tr>
<tr>
<td>SVC</td>
<td>Supervisor Call</td>
<td>Section 3.7.10 SVC</td>
</tr>
<tr>
<td>WFE</td>
<td>Wait For Event</td>
<td>Section 3.7.11 WFE</td>
</tr>
<tr>
<td>WFI</td>
<td>Wait For Interrupt</td>
<td>Section 3.7.12 WFI</td>
</tr>
</tbody>
</table>

### 3.7.1 BKPT
Breakpoint.

**Syntax**

\[
\text{BKPT} \ #\text{imm}
\]

where: ‘imm’ is an integer in the range 0-255.

**Operation**

BKPT causes the processor to enter Debug state. Debug tools can use this to investigate system state when the instruction at a particular address is reached.

‘imm’ is ignored by the processor. If required, a debugger can use it to store additional information about the breakpoint.

The processor might produce a HardFault or go into lockup if a debugger is not attached when a BKPT instruction is executed. See Section 2.4 Fault handling for more information.

**Restrictions:** None

This instruction does not change the flags.

**Examples**

\[
\text{BKPT} \ #0 \ ; \ \text{Breakpoint with immediate value set to} \ 0\times0.
\]

### 3.7.2 CPSID CPSIE
Change processor state.

**Syntax**

\[
\text{CPSID} \ i
\]

\[
\text{CPSIE} \ i
\]

**Operation**

CPS changes the PRIMASK special register values. CPSID causes interrupts to be disabled by setting PRIMASK. CPSIE causes interrupts to be enabled by clearing PRIMASK. See Exception mask registers for more information about these registers.

**Restrictions**

None

**Condition flags**

This instruction does not change the condition flags.
Examples

CPSID i ; Disable all interrupts except NMI (set PRIMASK)
CPSIE i ; Enable interrupts (clear PRIMASK)

3.7.3 DMB
Data memory barrier.

Syntax

DMB

Operation

DMB acts as a data memory barrier. It ensures that all explicit memory accesses that appear, in program order, before the DMB instruction are completed before any explicit memory accesses that appear, in program order, after the DMB instruction. DMB does not affect the ordering or execution of instructions that do not access memory.

Restrictions

None

Condition flags

This instruction does not change the flags.

Examples

DMB ; Data Memory Barrier

3.7.4 DSB
Data synchronization barrier.

Syntax

DSB

Operation

DSB acts as a special data synchronization memory barrier. Instructions that come after the DSB, in program order, do not execute until the DSB instruction completes. The DSB instruction completes when all explicit memory accesses before it complete.

Restrictions

None

Condition flags

This instruction does not change the flags.

Examples

DSB ; Data Synchronisation Barrier

3.7.5 ISB
Instruction synchronization barrier.

Syntax

ISB
Operation
ISB acts as an instruction synchronization barrier. It flushes the pipeline of the processor, so that all instructions following the ISB are fetched from cache or memory again, after the ISB instruction has been completed.

Restrictions
None

Condition flags
This instruction does not change the flags.

Examples
ISB ; Instruction Synchronisation Barrier

3.7.6 MRS
Move the contents of a special register to a general-purpose register.

Syntax
MRS Rd, spec_reg

where:
- ’Rd’ is the general-purpose destination register.
- ‘spec_reg’ is one of the special-purpose registers: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP, PRIMASK, or CONTROL.

Operation
MRS stores the contents of a special-purpose register to a general-purpose register. MRS can be combined with the MSR instruction to produce read-modify-write sequences, which are suitable for modifying a specific flag in the PSR. See Section 3.7.7 MSR.

Restrictions
Rd must not be SP or PC.

Condition flags
This instruction does not change the flags.

Examples
MRS R0, PRIMASK ; Read PRIMASK value and write it to R0

3.7.7 MSR
Move the contents of a general-purpose register into the specified special register.

Syntax
MSR spec_reg, Rn

 where:
- ’Rn’ is the general-purpose source register.
- ‘spec_reg’ is the special-purpose destination register: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP, PRIMASK, or CONTROL.

Operation
MSR updates one of the special registers with the value from the register specified by Rn.
See Section 3.7.6 MRS.

Restrictions

$Rn$ must not be SP and must not be PC.

Condition flags

This instruction updates the flags explicitly based on the value in $Rn$.

Examples

```
MSR CONTROL, R1 ; Read R1 value and write it to the CONTROL register
```

3.7.8

NOP

No operation.

Syntax

NOP

Operation

NOP does nothing. NOP is not necessarily a time-consuming NOP. The processor might remove it from the pipeline before it reaches the execution stage.

Use NOP for padding, for example to place the following instruction on a 64bit boundary.

Restrictions

None

Condition flags

This instruction does not change the flags.

Examples

```
NOP ; No operation
```

3.7.9

SEV

Send event.

Syntax

SEV

Operation

SEV is a hint instruction that causes an event to be signaled to all processors within a multiprocessor system. It also sets the local event register to 1, see Section 2.5 Power management and Section 3.7.11 WFE.

Restrictions

None

Condition flags

This instruction does not change the flags.

Examples

```
SEV ; Send Event
```
3.7.10  SVC
Supervisor call.

Syntax

```
SVC #imm
```

where: ‘imm’ is an integer in the range 0255.

Operation

The SVC instruction causes the SVC exception. imm is ignored by the processor. It can be retrieved by the exception handler to determine what service is being requested.

Restrictions: None

Condition flags

This instruction does not change the flags.

Examples

```
SVC 0x32 ; Supervisor Call (SVC handler can extract the immediate value
         ; by locating it via the stacked PC)
```

3.7.11  WFE
Wait for event. WFE is a hint instruction.

Syntax

```
WFE
```

Operation

If the event register is 0, WFE suspends execution until one of the following events occurs:
- An exception, unless masked by exception mask registers or the current priority level
- An exception enters Pending state, if SEVONPEND in system control register is set
- A Debug Entry request, if Debug is enabled
- An event signaled by a peripheral or another processor in a multiprocessor system using the SEV instruction.

If the event register is 1, WFE clears it to 0 and returns immediately. For more information see Section 2.5 Power management.

WFE is intended for power saving only. When writing software assume that WFE might behave as NOP.

Restrictions: None

Condition flags

This instruction does not change the flags.

Examples

```
WFE ; Wait for event
```

3.7.12  WFI
Wait for Interrupt.

Syntax

```
WFI
```
Operation

WFI is a hint instruction that suspends execution until one of the following events occurs:

- An exception
- An interrupt becomes pending which would preempt if PRIMASK was clear
- A Debug Entry request, regardless of whether Debug is enabled.

WFI is intended for power saving only. When writing software assume that WFI might behave as a NOP operation.

Restrictions

None

Condition flags

This instruction does not change the flags.

Examples

WFI ; Wait for interrupt
4 Core peripherals

4.1 About the STM32 Cortex®-M0 core peripherals

The address map of the Private peripheral bus (PPB) is the following:

<table>
<thead>
<tr>
<th>Address</th>
<th>Core peripheral</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000E008-0xE000E00F</td>
<td>Section 4.3 System control block (SCB)</td>
<td>Table 32. SCB register map and reset values</td>
</tr>
<tr>
<td>0xE000E010-0xE000E01F</td>
<td>Section 4.4 SysTick timer (STK)</td>
<td>Section 4.4.6 SysTick register map</td>
</tr>
<tr>
<td>0xE000E100-0xE000E4EF</td>
<td>Section 4.2 Nested vectored interrupt controller (NVIC)</td>
<td>Table 29. NVIC register map and reset values</td>
</tr>
<tr>
<td>0xE000EF00-0xE000EF03</td>
<td>Section 4.3 System control block (SCB)</td>
<td>Table 32. SCB register map and reset values</td>
</tr>
</tbody>
</table>

In register descriptions, register type is described as follows:
- RW: Read and write.
- RO: Read-only.
- WO: Write-only.

4.2 Nested vectored interrupt controller (NVIC)

This section describes the Nested Vectored Interrupt Controller (NVIC) and the registers that it uses. The NVIC supports:
- Up to 32 interrupts
- A programmable priority level of 0-192 in steps of 64 for each interrupt. A higher level corresponds to a lower priority, so level 0 is the highest interrupt priority
- Level and pulse detection of interrupt signals
- Interrupt tail-chaining
- An external Non-maskable interrupt (NMI)

The processor automatically stacks its state on exception entry and unstacks this state on exception exit, with no instruction overhead. This provides low latency exception handling. The hardware implementation of the NVIC registers is:

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Type</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000E100</td>
<td>ISER</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.2.2 Interrupt set-enable register (ISER)</td>
</tr>
<tr>
<td>0xE000E180</td>
<td>ICER</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.2.3 Interrupt clear-enable register (ICER)</td>
</tr>
<tr>
<td>0xE000E200</td>
<td>ISPR</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.2.4 Interrupt set-pending register (ISPR)</td>
</tr>
<tr>
<td>0xE000E280</td>
<td>ICPR</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.2.5 Interrupt clear-pending register (ICPR)</td>
</tr>
<tr>
<td>0xE000E400-0xE000E41C</td>
<td>IPR0-IPR7</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.2.6 Interrupt priority register (IPR0-IPR7)</td>
</tr>
</tbody>
</table>

4.2.1 Accessing the Cortex-M0 NVIC registers using CMSIS

CMSIS functions enable software portability between different Cortex-M profile processors. To access the NVIC registers when using CMSIS, use the following CMSIS functions:
Table 26. CMSIS access NVIC functions

<table>
<thead>
<tr>
<th>CMSIS function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>void NVIC_EnableIRQ(IRQn_Type IRQn)</td>
<td>Enables an interrupt or exception.</td>
</tr>
<tr>
<td>void NVIC_DisableIRQ(IRQn_Type IRQn)</td>
<td>Disables an interrupt or exception.</td>
</tr>
<tr>
<td>void NVIC_SetPendingIRQ(IRQn_Type IRQn)</td>
<td>Sets pending status of interrupt or exception to 1.</td>
</tr>
<tr>
<td>void NVIC_ClearPendingIRQ(IRQn_TypeIRQn)</td>
<td>Clears pending status of interrupt or exception to 0.</td>
</tr>
<tr>
<td>uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)</td>
<td>Reads the pending status of interrupt or exception. Returns non-zero value if pending status is set to 1.</td>
</tr>
<tr>
<td>void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)</td>
<td>Sets priority of an interrupt or exception with configurable priority level to 1.</td>
</tr>
<tr>
<td>uint32_t NVIC_GetPriority(IRQn_Type IRQn)</td>
<td>Reads priority of an interrupt or exception with configurable priority level. Returns the current priority level.</td>
</tr>
</tbody>
</table>

4.2.2 Interrupt set-enable register (ISER)

Address offset: 0x00
Reset value: 0x0000 0000

The ISER register enables interrupts, and shows which interrupts are enabled.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>SETENA [31:0]: Interrupt set-enable bits.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Write:</td>
<td></td>
</tr>
<tr>
<td>0: No effect</td>
<td></td>
</tr>
<tr>
<td>1: Enable interrupt</td>
<td></td>
</tr>
<tr>
<td>Read:</td>
<td></td>
</tr>
<tr>
<td>0: Interrupt disabled</td>
<td></td>
</tr>
<tr>
<td>1: Interrupt enabled.</td>
<td></td>
</tr>
</tbody>
</table>

If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority. If an interrupt is not enabled, asserting its interrupt signal changes the interrupt state to pending, but the NVIC never activates the interrupt, regardless of its priority.

4.2.3 Interrupt clear-enable register (ICER)

Address offset: 0x080
Reset value: 0x0000 0000

The ICER register disables interrupts, and shows which interrupts are enabled.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>CLRENA [31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Write:</td>
<td></td>
</tr>
<tr>
<td>0x0: No effect</td>
<td></td>
</tr>
<tr>
<td>0x1: Enable interrupt</td>
<td></td>
</tr>
<tr>
<td>Read:</td>
<td></td>
</tr>
<tr>
<td>0: Interrupt disabled</td>
<td></td>
</tr>
<tr>
<td>1: Interrupt enabled.</td>
<td></td>
</tr>
</tbody>
</table>

If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority. If an interrupt is not enabled, asserting its interrupt signal changes the interrupt state to pending, but the NVIC never activates the interrupt, regardless of its priority.
### 4.2.4 Interrupt set-pending register (ISPR)

Address offset: 0x0100  
Reset value: 0x0000 0000  

This register forces interrupts into pending state, and shows which interrupts are pending.

<table>
<thead>
<tr>
<th>SETPEND [31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
</tr>
<tr>
<td>fn</td>
</tr>
</tbody>
</table>

Bits 31:0  **SETPEND [31:0]:** Interrupt set-pending bits  
Write:  
0: No effect  
1: Changes interrupt state to pending  
Read:  
0: Interrupt is not pending  
1: Interrupt is pending  
Writing 1 to the ISPR bit corresponding to an interrupt that is pending:  
has no effect.  
Writing 1 to the ISPR bit corresponding to a disabled interrupt:  
sets the state of that interrupt to pending.

### 4.2.5 Interrupt clear-pending register (ICPR)

Address offset: 0x0180  
Reset value: 0x0000 0000  

Removes pending state from interrupts and shows which interrupts are pending.

<table>
<thead>
<tr>
<th>CLRPEND [31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
</tr>
<tr>
<td>rc_w1</td>
</tr>
</tbody>
</table>

Bits 31:0  **CLRPEND [31:0]:** Interrupt clear-pending bits  
Write:  
0: No effect  
1: Removes the pending state of an interrupt  
Read:  
0: Interrupt is not pending  
1: Interrupt is pending  
Writing 1 to an ICPR bit does not affect the active state of the corresponding interrupt.
4.2.6 Interrupt priority register (IPR0-IPR7)
Address offset: 0x0300
Reset value: 0x0000 0000
The IPR registers provide an 8-bit priority field for each interrupt. These registers are only word-accessible. Each register holds four priority fields, as shown in Figure 14. IPR register mapping.

Figure 14. IPR register mapping

Table 27. IPR bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:24]</td>
<td>Priority, byte offset 3</td>
<td></td>
</tr>
<tr>
<td>[23:16]</td>
<td>Priority, byte offset 2</td>
<td>Each priority field holds a priority value, 0-192. The lower the value, the greater the priority of the corresponding interrupt. The processor implements only bits[7:6] of each field, bits[5:0] read as zero and ignore writes. This means writing 255 to a priority register saves value 192 to the register.</td>
</tr>
<tr>
<td>[15:8]</td>
<td>Priority, byte offset 1</td>
<td></td>
</tr>
<tr>
<td>[7:0]</td>
<td>Priority, byte offset 0</td>
<td></td>
</tr>
</tbody>
</table>

See Section 4.2.2 Interrupt set-enable register (ISER) and Section 4.2.1 Accessing the Cortex-M0 NVIC registers using CMSIS for more information about the interrupt priority array that provides the software view of the interrupt priorities.

Find the IPR number and byte offset for interrupt N as follows:

- The corresponding IPR number, M, is given by \( M = N \text{ DIV } 4 \)
- The byte offset of the required Priority field in this register is \( N \text{ MOD } 4 \), where:
  - byte offset 0 refers to register bits[7:0]
  - byte offset 1 refers to register bits[15:8]
  - byte offset 2 refers to register bits[23:16]
  - byte offset 3 refers to register bits[31:24].

4.2.7 Level-sensitive and pulse interrupts
STM32 interrupts are both level-sensitive and pulse-sensitive. Pulse interrupts are also described as edge-triggered interrupts.
A level-sensitive interrupt is held asserted until the peripheral deasserts the interrupt signal. Typically this happens because the ISR accesses the peripheral, causing it to clear the interrupt request. A pulse interrupt is an interrupt signal sampled synchronously on the rising edge of the processor clock. To ensure that the NVIC detects the interrupt, the peripheral must assert the interrupt signal for at least one clock cycle. During this clock cycle, the NVIC detects the pulse and latches the interrupt.

When the processor enters the ISR, it automatically removes the pending state from the interrupt, see Hardware and software control of interrupts. For a level-sensitive interrupt, if the signal is not deasserted before the processor returns from the ISR, the interrupt becomes pending again, and the processor must execute its ISR again. This means that the peripheral can hold the interrupt signal asserted until it no longer needs servicing.

**Hardware and software control of interrupts**

The Cortex-M0 latches all interrupts. A peripheral interrupt becomes pending for one of the following reasons:

- The NVIC detects that the interrupt signal is HIGH (active) and the interrupt is not active
- The NVIC detects a rising edge on the interrupt signal
- Software writes to the corresponding interrupt set-pending register bit, see Section 4.2.4 Interrupt set-pending register (ISPR).

A pending interrupt remains pending until one of the following:

- The processor enters the ISR for the interrupt. This changes the state of the interrupt from pending to active. Then:
  - For a level-sensitive interrupt, when the processor returns from the ISR, the NVIC samples the interrupt signal. If the signal is asserted, the state of the interrupt changes to pending, which might cause the processor to immediately re-enter the ISR. Otherwise, the state of the interrupt changes to inactive.
  - For a pulse interrupt, the NVIC continues to monitor the interrupt signal, and if this is pulsed the state of the interrupt changes to pending and active. In this case, when the processor returns from the ISR the state of the interrupt changes to pending, which might cause the processor to immediately re-enter the ISR. If the interrupt signal is not pulsed while the processor is in the ISR, when the processor returns from the ISR the state of the interrupt changes to inactive.
- Software writes to the corresponding interrupt clear-pending register bit.

For a level-sensitive interrupt, if the interrupt signal is still asserted, the state of the interrupt does not change. Otherwise, the state of the interrupt changes to inactive.

For a pulse interrupt, state of the interrupt changes to:

- Inactive, if the state was pending
- Active, if the state was active and pending.

### 4.2.8 NVIC design hints and tips

Ensure software uses correctly aligned register accesses. The processor does not support unaligned accesses to NVIC registers. See the individual register descriptions for the supported access sizes.

An interrupt can enter pending state even it is disabled. Disabling an interrupt only prevents the processor from taking that interrupt.

**NVIC programming hints**

Software uses the CPSIE I and CPSID I instructions to enable and disable interrupts. The CMSIS provides the following intrinsic functions for these instructions:

```c
void __disable_irq(void)  // Disable Interrupts
void __enable_irq(void)   // Enable Interrupts
```

In addition, the CMSIS provides a number of functions for NVIC control, including:

### Table 28. CMSIS functions for NVIC control

<table>
<thead>
<tr>
<th>CMSIS Interrupt control function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>void NVIC_EnableIRQ(IRQn_t IRQn)</td>
<td>Enable IRQn</td>
</tr>
<tr>
<td>void NVIC_DisableIRQ(IRQn_t IRQn)</td>
<td>Disable IRQn</td>
</tr>
</tbody>
</table>
CMSIS interrupt control function

<table>
<thead>
<tr>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>uint32_t NVIC_GetPendingIRQ (IRQn_t IRQn)</code></td>
<td>Return true (1) if IRQn is pending</td>
</tr>
<tr>
<td><code>void NVIC_SetPendingIRQ (IRQn_t IRQn)</code></td>
<td>Set IRQn pending</td>
</tr>
<tr>
<td><code>void NVIC_ClearPendingIRQ (IRQn_t IRQn)</code></td>
<td>Clear IRQn pending status</td>
</tr>
<tr>
<td><code>void NVIC_SetPriority (IRQn_t IRQn, uint32_t priority)</code></td>
<td>Set priority for IRQn</td>
</tr>
<tr>
<td><code>uint32_t NVIC_GetPriority (IRQn_t IRQn)</code></td>
<td>Read priority of IRQn</td>
</tr>
<tr>
<td><code>void NVIC_SystemReset (void)</code></td>
<td>Reset the system</td>
</tr>
</tbody>
</table>

The input parameter IRQn is the IRQ number, see Section 2.3.2 Exception types. For more information about these functions see the CMSIS documentation.

4.2.9 NVIC register map

This table shows the NVIC register map and reset values. The base address of the main NVIC register block is 0xE000E100.

Table 29. NVIC register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>NVIC_ISER</td>
<td>SETENA[31:0]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset Value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x080</td>
<td>NVIC_ICER</td>
<td>CLRENA[31:0]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset Value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x100</td>
<td>NVIC_ISPR</td>
<td>SETPEND[31:0]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset Value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x180</td>
<td>NVIC_ICPR</td>
<td>CLR Pend[31:0]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset Value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x300</td>
<td>NVIC_IPR0-7</td>
<td>IP[3]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>IP[2]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>IP[1]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>IP[0]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

4.3 System control block (SCB)

The System control block (SCB) provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. To improve software efficiency, the CMSIS simplifies the SCB register presentation, in the CMSIS, the array SHP[1] corresponds to the registers SHPR2-SHPR3.

Table 30. Summary of the system control block registers

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Type</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000ED00</td>
<td>CPUID</td>
<td>RO</td>
<td>0x410CC200</td>
<td>Section 4.3.1 CPUID base register (CPUID)</td>
</tr>
<tr>
<td>0xE000ED04</td>
<td>ICSR</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.3.2 Interrupt control and state register (ICSR)</td>
</tr>
<tr>
<td>0xE000ED0C</td>
<td>AIRCR</td>
<td>RW</td>
<td>0x0A050000</td>
<td>Section 4.3.3 Application interrupt and reset control register (AIRCR)</td>
</tr>
<tr>
<td>0xE000ED10</td>
<td>SCR</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.3.4 System control register (SCR)</td>
</tr>
<tr>
<td>0xE000ED14</td>
<td>CCR</td>
<td>RW</td>
<td>0x00000204</td>
<td>Section 4.3.5 Configuration and control register (CCR)</td>
</tr>
<tr>
<td>0xE000ED1C</td>
<td>SHPR2</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.3.6 System handler priority registers (SHPRx)</td>
</tr>
<tr>
<td>0xE000ED20</td>
<td>SHPR3</td>
<td>RW</td>
<td>0x00000000</td>
<td></td>
</tr>
</tbody>
</table>

1. See the register description for more information.
4.3.1 **CPUID base register (CPUID)**
Address offset: 0x00
Reset value: 0x410C C200
The CPUID register contains the processor part number, version, and implementation information.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>s</td>
<td>s</td>
<td>s</td>
<td>s</td>
</tr>
</tbody>
</table>

Bits 31:24  **Implementer [31:24]:** Implementer code
0x41: ARM

Bits 23:20  **Variant [23:20]:** Variant number: The r value in the Rnpn product revision identifier
0x0: revision 0

Bits 19:16  **Constant [19:16]:** Constant that defines the architecture of the processor:
0xC: ARMv6-M architecture

Bits 15:4  **PartNo [15:4]:** Part number of the processor
0xC20: Cortex-M0

Bits 3:0  **Revision [3:0]:** The p value in the Rnpn product revision identifier, indicates patch release.
0x0: patch 0

4.3.2 **Interrupt control and state register (ICSR)**
Address offset: 0x04
Reset value: 0x0000 0000
The ICSR:

- Provides:
  - A set-pending bit for the Non-Stop Maskable Interrupt (NMI) exception
  - Set-pending and clear-pending bits for the PendSV and SysTick exceptions

- Indicates:
  - The exception number of the exception being processed
  - Whether there are preempted active exceptions
  - The exception number of the highest priority pending exception
  - Whether any interrupts are pending.

**Caution:** When you write to the ICSR, the effect is unpredictable if you:

- Write 1 to the PENDSVSET bit and write 1 to the PENDSVCLR bit
- Write 1 to the PENDSTSET bit and write 1 to the PENDSTCLR bit.
Bit 31  **NMIPENDSET [31]**: NMI set-pending bit.
Write:
0: No effect
1: Change NMI exception state to pending.
Read:
0: NMI exception is not pending
1: NMI exception is pending

Because NMI is the highest-priority exception, normally the processor enters the NMI exception handler as soon as it registers a write of 1 to this bit, and entering the handler clears this bit to 0. A read of this bit by the NMI exception handler returns 1 only if the NMI signal is reasserted while the processor is executing that handler.

Bits 30:29  Reserved

Bit 28  **PENDSVSET [28]**: PendSV set-pending bit.
Write:
0: No effect
1: Change PendSV exception state to pending.
Read:
0: PendSV exception is not pending
1: PendSV exception is pending

Writing 1 to this bit is the only way to set the PendSV exception state to pending.

Bit 27  **PENDSVCLR [27]**: PendSV clear-pending bit.
This bit is write-only. On a read, value is unknown.
0: No effect
1: Removes the pending state from the PendSV exception.

Bit 26  **PENDSTSET [26]**: SysTick exception set-pending bit.
Write:
0: No effect
1: Change SysTick exception state to pending
Read:
0: SysTick exception is not pending
1: SysTick exception is pending

Bit 25  **PENDSTCLR [25]**: SysTick exception clear-pending bit.
Write-only. On a read, value is unknown.
0: No effect
1: Removes the pending state from the SysTick exception.

Bit 24:23  Reserved, must be kept cleared.

Bit 22  **ISRPENDING [22]**: Interrupt pending flag, excluding NMI and Faults.
0: Interrupt not pending
1: Interrupt pending

Bits 21:18  Reserved, must be kept cleared.

Bits 17:12  **VECTPENDING [17:12]**: Pending vector. Indicates the exception number of the highest priority pending enabled exception.
0: No pending exceptions
Other values: The exception number of the highest priority pending enabled exception.

Bits 11:6  Reserved
4.3.3 Application interrupt and reset control register (AIRCR)
Address offset: 0x0C
Reset value: 0xFA05 0000
The AIRCR provides endian status for data accesses and reset control of the system.
To write to this register, you must write 0x5FA to the VECTKEY field, otherwise the processor ignores the write.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Access</th>
<th>Access</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>ENDIANESS</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>28</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>24</td>
<td>SYS_RESET_REQ</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>23</td>
<td>VECTCLR_ACTIVE</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>22</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>18</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>17</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>16</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>15</td>
<td>ENDIANESS [15]</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>13</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>12</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>9</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>8</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>6</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>4</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>3</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
<td>R</td>
<td>R</td>
<td>W</td>
</tr>
</tbody>
</table>

Bits 31:16 **Reserved(read) / VECTKEY[31:16](write)** Register key
Reads as unknown
On writes, write 0x5FA to VECTKEY, otherwise the write is ignored.

Bit 15 **ENDIANESS [15]**: Data endianness bit
Reads as 0.
0: Little-endian

Bits 14:3 Reserved, must be kept cleared

Bit 2 **SYSRESETREQ [2]** System reset request
Reads as 0.
0: No system reset request
1: Asserts a signal to the outer system that requests a reset.

Bit 1 **VECTCLRACTIVE [1]**
Reserved for Debug use. This bit reads as 0. When writing to the register you must write 0 to this bit, otherwise behavior is unpredictable.

Bit 0 Reserved, must be kept cleared.

4.3.4 System control register (SCR)
Address offset: 0x10
Reset value: 0x0000 0000
The SCR controls features of entry to and exit from low power state.
### Configuration and control register (CCR)

Address offset: 0x14  
Reset value: 0x0000 0204  

The CCR is a read-only register and indicates some aspects of the behavior of the Cortex®-M0 processor.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Reserved, must be kept cleared.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>SLEEPONEXIT [1]:</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Configures sleep-on-exit when</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>returning from Handler mode to</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Thread mode. Setting this bit to 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>enables an interrupt-driven</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>application to avoid returning to</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>an empty main application.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Do not sleep when returning to</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Thread mode.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Enter sleep, or deep sleep, on</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>return to Thread mode from an</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>interrupt service routine.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>SLEEPDEEP [2]:</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Controls whether the processor</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>uses sleep or deep sleep as its</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>low power mode:</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Sleep</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Deep sleep.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>SEVONPEND [4]:</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Send Event on Pending bit</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>When an event or interrupt enters</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>pending state, the event signal</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>wakes up the processor from WFE.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>If the processor is not waiting for</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>an event, the event is registered</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>and affects the next WFE.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>The processor also wakes up on</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>execution of an SEV instruction or</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>an external event.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Only enabled interrupts or events</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>can wakeup the processor, disabled</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>interrupts are excluded.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Enabled events and all interrupts,</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>including disabled interrupts, can</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>wakeup the processor.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Reserved, must be kept cleared.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Bits 31:10  
Reserved, must be kept cleared.
Bit 9  **STKALIGN [9]:**
Always reads as one, indicates 8-byte stack alignment on exception entry.
On exception entry, the processor uses bit[9] of the stacked PSR to indicate the stack alignment. On return from the exception, it uses this stacked bit to restore the correct stack alignment.

Bits 8:4  Reserved, must be kept cleared.

Bit 3  **UNALIGN_TRP [3]:**
Always reads as one, indicates that all unaligned accesses generate a HardFault.

Bits 2:0  Reserved, must be kept cleared.

### 4.3.6 System handler priority registers (SHPRx)
The SHPR2-SHPR3 registers set the priority level, 0 to 192, of the exception handlers that have configurable priority. SHPR2-SHPR3 are word accessible. To access the system exception priority level using CMSIS, use the following CMSIS functions (where the input parameter IRQn is the IRQ number):

- `uint32_t NVIC_GetPriority(IRQn_Type IRQn)`
- `void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)`

Each PRI_n field is 8 bits wide, but the processor implements only bits[7:6] of each field, and bits[5:0] read as zero and ignore writes.

#### Table 31. System fault handler priority fields and registers

<table>
<thead>
<tr>
<th>Handler</th>
<th>Field</th>
<th>Register description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SVCall</td>
<td>PRI_11</td>
<td>System handler priority register 2 (SHPR2)</td>
</tr>
<tr>
<td>PendSV</td>
<td>PRI_14</td>
<td>System handler priority register 3 (SHPR3)</td>
</tr>
<tr>
<td>SysTick</td>
<td>PRI_15</td>
<td></td>
</tr>
</tbody>
</table>

### System handler priority register 2 (SHPR2)
Address offset: 0x1C
Reset value: 0x0000 0000

| PRI_11 | | Reserved |
|--------|------------------|
| r  | r  | r  | r  | r  | r  | r  | r  |

Bits 31:24  **PRI_11 [31:24]:** Priority of system handler 11, SVCall

Bits 23:0  Reserved, must be kept cleared

### System handler priority register 3 (SHPR3)
Address: 0xE000 ED20
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>PRI_15</th>
<th>PRI_14</th>
<th>Reserved</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:24  **PRI_15 [31:24]:** Priority of system handler 15, SysTick exception.
This is Reserved when the SysTick timer is not implemented.
4.3.7 SCB usage hints and tips
Ensure software uses aligned 32-bit word size transactions to access all the system control block registers.

4.3.8 SCB register map
The table provides the System control block register map and reset values. The base address of the SCB register block is 0xE000 ED00 for the register described in the table below.

Table 32. SCB register map and reset values

| Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x00   | CPUIDRes et Value | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0x04   | ICSR Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x0C   | AIRCRReset Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x10   | SCR Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 0x14   | CCR Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x1C   | SHPR2Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x20   | SHPR3Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

4.4 SysTick timer (STK)
When enabled, the timer:
• counts down from the reload value to zero,
• reloads (wraps to) the value in the STK_RVR on the next clock cycle,
• then decrements on subsequent clock cycles.
Writing a value of zero to the STK_RVR disables the counter on the next wrap.
When the counter transitions to zero, the COUNTFLAG status bit is set to 1.
Reading STK_CSR clears the COUNTFLAG bit to 0.
Writing to the STK_CVR clears the register and the COUNTFLAG status bit to 0. The write does not trigger the SysTick exception logic.
Reading the register returns its value at the time that it is accessed.
When the processor is halted for debugging, the counter does not decrement.

### Table 33. System timer registers summary

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Type</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000E010</td>
<td>STK_CSR</td>
<td>RW</td>
<td>0x00000000</td>
<td>Section 4.4.1  SysTick control and status register (STK_CSR)</td>
</tr>
<tr>
<td>0xE000E014</td>
<td>STK_RVR</td>
<td>RW</td>
<td>Unknown</td>
<td>Section 4.4.2  SysTick reload value register (STK_RVR)</td>
</tr>
<tr>
<td>0xE000E018</td>
<td>STK_CVR</td>
<td>RW</td>
<td>Unknown</td>
<td>Section 4.4.3  SysTick current value register (STK_CVR)</td>
</tr>
<tr>
<td>0xE000E01C</td>
<td>STK_CALIB</td>
<td>RO</td>
<td>0xC0000000</td>
<td>Section 4.4.4  SysTick calibration value register (STK_CALIB)</td>
</tr>
</tbody>
</table>

#### 4.4.1 SysTick control and status register (STK_CSR)

Address offset: 0x00
Reset value: 0x0000 0004
The SysTick CSR register enables the SysTick features.

![Diagram of SysTick CSR Register](image)

- **Reserved**: Must be kept cleared.
- **COUNTFLAG [16]**: Returns 1 if timer counted to 0 since last time this was read.
- **Reserved**: Must be kept cleared.
- **CLKSOURCE [2]**: Clock source selection
  - 0: External reference clock
  - 1: Processor clock
- **TICKINT [1]**: SysTick exception request enable
  - 0: Counting down to zero does not assert the SysTick exception request
  - 1: Counting down to zero to assert the SysTick exception request.
- **ENABLE [0]**: Counter enable
  - Enables the counter. When ENABLE is set to 1, the counter starts counting down. On reaching 0, it sets the COUNTFLAG to 1 and optionally asserts the SysTick depending on the value of TICKINT. It then loads the RELOAD value again, and begins counting.
  - 0: Counter disabled
  - 1: Counter enabled

#### 4.4.2 SysTick reload value register (STK_RVR)

Address offset: 0x04
Reset value: Unknown
The STK_RVR specifies the start value to load into the STK_CVR.
4.4.3 SysTick current value register (STK_CVR)
Address offset: 0x08
Reset value: Unknown
The STK_CVR contains the current value of the SysTick counter.

Bits 31:24 Reserved, must be kept cleared.
Bits 23:0 CURRENT [23:0]: Current counter value
Reads return the current value of the SysTick counter.
A write of any value clears the field to 0, and also clears the COUNTFLAG bit in the STK_CSR register to 0.

4.4.4 SysTick calibration value register (STK_CALIB)
Address offset: 0x0C
Reset value: 0x00000000
The CALIB register indicates the SysTick calibration properties. If calibration information is not known, calculate the calibration value required from the frequency of the processor clock or external clock.

Bit 31 NOREF [31]: NOREF flag. Reads as one. Indicates that no separate reference clock is provided.
Bit 30 SKEW [30]: SKEW flag: Reads as one. Calibration value for the 10ms inexact timing is not known because TENMS is not known. This can affect the suitability of SysTick as a software real time clock.
Bits 29:24 Reserved, must be kept cleared.
Bits 23:0 TENMS[23:0]: Calibration value. Reads as zero. Indicates that calibration value is not known.
4.4.5 SysTick design hints and tips
The SysTick counter runs on the processor clock. If this clock signal is stopped for low power mode, the SysTick counter stops.
Ensure that software uses aligned word accesses to access the SysTick registers.
The SysTick counter reload and current value are undefined at reset. The correct initialization sequence for the SysTick counter is:
1. Program reload value.
2. Clear current value.
3. Program Control and Status register.

4.4.6 SysTick register map
The table provided shows the SysTick register map and reset values. The base address of the SysTick register block is 0xE000 E010.

Table 34. SysTick register map and reset values

| Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x00   | STK_CSR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset Value | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x04   | STK_RVR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset Value | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x08   | STK_CVR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset Value | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0C   | STK_CALIB|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset Value | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
## Revision history

Table 35. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>27-April-2012</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td>23-Feb-2023</td>
<td>2</td>
<td>Updated Section 1.3 List of abbreviations for registers to add read/set (rs).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Minor changes applied to the whole document.</td>
</tr>
</tbody>
</table>
## Contents

1 **General information** ............................................................... 2
   1.1 About this document ............................................................ 2
   1.2 Typographical conventions ....................................................... 2
   1.3 List of abbreviations for registers ................................................. 2
   1.4 About the STM32 Cortex®-M0 processor and core peripherals ................ 2
      1.4.1 System level interface ..................................................... 3
      1.4.2 Integrated configurable debug ............................................... 4
      1.4.3 Cortex®-M0 processor features and benefits summary .................... 4
      1.4.4 Cortex®-M0 core peripherals ................................................ 4

2 **The STM32 Cortex®-M0 processor** ............................................. 5
   2.1 Programmers model ............................................................ 5
      2.1.1 Processor modes ........................................................ 5
      2.1.2 Stacks ................................................................. 5
      2.1.3 Core registers ........................................................... 6
      2.1.4 Exceptions and interrupts ................................................. 11
      2.1.5 Data types ............................................................. 11
      2.1.6 The Cortex® microcontroller software interface standard (CMSIS) ........ 11
   2.2 Memory model ................................................................ 11
      2.2.1 Memory regions, types, and attributes ....................................... 12
      2.2.2 Memory system ordering of memory accesses ................................. 13
      2.2.3 Behavior of memory accesses ............................................. 13
      2.2.4 Software ordering of memory accesses ...................................... 14
      2.2.5 Memory endianness ..................................................... 14
   2.3 Exception model .............................................................. 15
      2.3.1 Exception states ........................................................ 15
      2.3.2 Exception types ........................................................ 15
      2.3.3 Exception handlers ........................................................ 16
      2.3.4 Vector table ............................................................ 16
      2.3.5 Exception priorities ...................................................... 17
      2.3.6 Exception entry and return ................................................ 17
   2.4 Fault handling ................................................................. 19
   2.5 Power management ........................................................... 20
      2.5.1 Entering sleep mode ..................................................... 20
      2.5.2 Wake up from sleep mode ................................................ 20
      2.5.3 The external event input ................................................ 21
<table>
<thead>
<tr>
<th>Section</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5.4</td>
<td>Power management programming hints</td>
<td>21</td>
</tr>
<tr>
<td>3</td>
<td>The STM32 Cortex®-M0 instruction set</td>
<td>22</td>
</tr>
<tr>
<td>3.1</td>
<td>Instruction set summary</td>
<td>22</td>
</tr>
<tr>
<td>3.2</td>
<td>CMSIS intrinsic functions</td>
<td>24</td>
</tr>
<tr>
<td>3.3</td>
<td>About the instruction descriptions</td>
<td>25</td>
</tr>
<tr>
<td>3.3.1</td>
<td>Operands</td>
<td>25</td>
</tr>
<tr>
<td>3.3.2</td>
<td>Restrictions when using PC or SP</td>
<td>25</td>
</tr>
<tr>
<td>3.3.3</td>
<td>Shift operations</td>
<td>25</td>
</tr>
<tr>
<td>3.3.4</td>
<td>Address alignment</td>
<td>28</td>
</tr>
<tr>
<td>3.3.5</td>
<td>PC-relative expressions</td>
<td>28</td>
</tr>
<tr>
<td>3.3.6</td>
<td>Conditional execution</td>
<td>28</td>
</tr>
<tr>
<td>3.4</td>
<td>Memory access instructions</td>
<td>29</td>
</tr>
<tr>
<td>3.4.1</td>
<td>ADR</td>
<td>30</td>
</tr>
<tr>
<td>3.4.2</td>
<td>LDR and STR, immediate offset</td>
<td>30</td>
</tr>
<tr>
<td>3.4.3</td>
<td>LDR and STR, register offset</td>
<td>31</td>
</tr>
<tr>
<td>3.4.4</td>
<td>LDR, PC-relative</td>
<td>32</td>
</tr>
<tr>
<td>3.4.5</td>
<td>LDM and STM</td>
<td>33</td>
</tr>
<tr>
<td>3.4.6</td>
<td>PUSH and POP</td>
<td>34</td>
</tr>
<tr>
<td>3.5</td>
<td>General data processing instructions</td>
<td>34</td>
</tr>
<tr>
<td>3.5.1</td>
<td>ADD(S), ADCS, SUB(S), SBCS, and RSBS</td>
<td>35</td>
</tr>
<tr>
<td>3.5.2</td>
<td>ANDS, ORRS, EORS and BICS</td>
<td>37</td>
</tr>
<tr>
<td>3.5.3</td>
<td>ASRS, LSLS, LSRS and RORS</td>
<td>38</td>
</tr>
<tr>
<td>3.5.4</td>
<td>CMP and CMN</td>
<td>39</td>
</tr>
<tr>
<td>3.5.5</td>
<td>MOV, MOVS and MVNS</td>
<td>39</td>
</tr>
<tr>
<td>3.5.6</td>
<td>MULS</td>
<td>40</td>
</tr>
<tr>
<td>3.5.7</td>
<td>REV, REV16, and REVSH</td>
<td>41</td>
</tr>
<tr>
<td>3.5.8</td>
<td>SXTB, SXTH, UXTB and UXTH</td>
<td>41</td>
</tr>
<tr>
<td>3.5.9</td>
<td>TST</td>
<td>42</td>
</tr>
<tr>
<td>3.6</td>
<td>Branch and control instructions</td>
<td>43</td>
</tr>
<tr>
<td>3.6.1</td>
<td>B, BL, BX, and BLX</td>
<td>43</td>
</tr>
<tr>
<td>3.7</td>
<td>Miscellaneous instructions</td>
<td>44</td>
</tr>
<tr>
<td>3.7.1</td>
<td>BKPT</td>
<td>45</td>
</tr>
<tr>
<td>3.7.2</td>
<td>CPSID CPSIE</td>
<td>45</td>
</tr>
<tr>
<td>3.7.3</td>
<td>DMB</td>
<td>46</td>
</tr>
<tr>
<td>3.7.4</td>
<td>DSB</td>
<td>46</td>
</tr>
<tr>
<td>3.7.5</td>
<td>ISB</td>
<td>46</td>
</tr>
<tr>
<td>3.7.6</td>
<td>MRS</td>
<td>47</td>
</tr>
</tbody>
</table>
3.7.7 MSR ................................................................. 47
3.7.8 NOP ................................................................. 48
3.7.9 SEV ................................................................. 48
3.7.10 SVC ................................................................. 49
3.7.11 WFE ................................................................. 49
3.7.12 WFI ................................................................. 49

4 Core peripherals .................................................................. 51

4.1 About the STM32 Cortex®-M0 core peripherals .......................... 51

4.2 Nested vectored interrupt controller (NVIC) ........................................ 51
  4.2.1 Accessing the Cortex-M0 NVIC registers using CMSIS .................. 51
  4.2.2 Interrupt set-enable register (ISER) ....................................... 52
  4.2.3 Interrupt clear-enable register (ICER) ..................................... 52
  4.2.4 Interrupt set-pending register (ISPR) ...................................... 53
  4.2.5 Interrupt clear-pending register (ICPR) .................................... 53
  4.2.6 Interrupt priority register (IPR0-IPR7) .................................... 54
  4.2.7 Level-sensitive and pulse interrupts ....................................... 54
  4.2.8 NVIC design hints and tips ............................................... 55
  4.2.9 NVIC register map ..................................................... 56

4.3 System control block (SCB) ..................................................... 56
  4.3.1 CPUID base register (CPUID) ............................................ 57
  4.3.2 Interrupt control and state register (ICSR) .............................. 57
  4.3.3 Application interrupt and reset control register (AIRCR) .......... 59
  4.3.4 System control register (SCR) ........................................... 59
  4.3.5 Configuration and control register (CCR) .............................. 60
  4.3.6 System handler priority registers (SHPRx) ................................ 61
  4.3.7 SCB usage hints and tips ............................................... 62
  4.3.8 SCB register map ..................................................... 62

4.4 SysTick timer (STK) ........................................................... 62
  4.4.1 SysTick control and status register (STK_CSR) ...................... 63
  4.4.2 SysTick reload value register (STK_RVR) ............................ 63
  4.4.3 SysTick current value register (STK_CVR) .......................... 64
  4.4.4 SysTick calibration value register (STK_CALIB) .................... 64
  4.4.5 SysTick design hints and tips .......................................... 65
  4.4.6 SysTick register map .................................................... 65

Revision history ....................................................................... 66
List of tables .......................................................................... 70
List of figures .......................................................................... 71
## List of tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Table 1</td>
<td>Applicable products</td>
<td>1</td>
</tr>
<tr>
<td>Table 2</td>
<td>Summary of processor mode and stack usage</td>
<td>5</td>
</tr>
<tr>
<td>Table 3</td>
<td>Core register set summary</td>
<td>6</td>
</tr>
<tr>
<td>Table 4</td>
<td>PSR register combinations and attributes</td>
<td>7</td>
</tr>
<tr>
<td>Table 5</td>
<td>APSR bit definitions</td>
<td>8</td>
</tr>
<tr>
<td>Table 6</td>
<td>IPSR bit definitions</td>
<td>8</td>
</tr>
<tr>
<td>Table 7</td>
<td>EPSR bit definitions</td>
<td>9</td>
</tr>
<tr>
<td>Table 8</td>
<td>PRIMASK register bit definitions</td>
<td>10</td>
</tr>
<tr>
<td>Table 9</td>
<td>CONTROL register bit definitions</td>
<td>10</td>
</tr>
<tr>
<td>Table 10</td>
<td>Ordering of memory accesses</td>
<td>13</td>
</tr>
<tr>
<td>Table 11</td>
<td>Memory access behavior</td>
<td>13</td>
</tr>
<tr>
<td>Table 12</td>
<td>Properties of the different exception types</td>
<td>16</td>
</tr>
<tr>
<td>Table 13</td>
<td>Exception return behavior</td>
<td>19</td>
</tr>
<tr>
<td>Table 14</td>
<td>Cortex-M0 instructions</td>
<td>22</td>
</tr>
<tr>
<td>Table 15</td>
<td>CMSIS intrinsic functions to generate some Cortex-M0 instructions</td>
<td>24</td>
</tr>
<tr>
<td>Table 16</td>
<td>CMSIS intrinsic functions to access the special registers</td>
<td>25</td>
</tr>
<tr>
<td>Table 17</td>
<td>Condition code suffixes and their relationship with the flags</td>
<td>29</td>
</tr>
<tr>
<td>Table 18</td>
<td>Memory access instructions</td>
<td>30</td>
</tr>
<tr>
<td>Table 19</td>
<td>Data processing instructions</td>
<td>34</td>
</tr>
<tr>
<td>Table 20</td>
<td>ADCS, ADD, RSBS, SBCS and SUB operand restrictions</td>
<td>36</td>
</tr>
<tr>
<td>Table 21</td>
<td>Branch and control instructions</td>
<td>43</td>
</tr>
<tr>
<td>Table 22</td>
<td>Branch ranges</td>
<td>44</td>
</tr>
<tr>
<td>Table 23</td>
<td>Miscellaneous instructions</td>
<td>44</td>
</tr>
<tr>
<td>Table 24</td>
<td>STM32 core peripheral register regions</td>
<td>51</td>
</tr>
<tr>
<td>Table 25</td>
<td>NVIC register summary</td>
<td>51</td>
</tr>
<tr>
<td>Table 26</td>
<td>CMSIS access NVIC functions</td>
<td>52</td>
</tr>
<tr>
<td>Table 27</td>
<td>IPR bit assignments</td>
<td>54</td>
</tr>
<tr>
<td>Table 28</td>
<td>CMSIS functions for NVIC control</td>
<td>55</td>
</tr>
<tr>
<td>Table 29</td>
<td>NVIC register map and reset values</td>
<td>56</td>
</tr>
<tr>
<td>Table 30</td>
<td>Summary of the system control block registers</td>
<td>56</td>
</tr>
<tr>
<td>Table 31</td>
<td>System fault handler priority fields and registers</td>
<td>61</td>
</tr>
<tr>
<td>Table 32</td>
<td>SCB register map and reset values</td>
<td>62</td>
</tr>
<tr>
<td>Table 33</td>
<td>System timer registers summary</td>
<td>63</td>
</tr>
<tr>
<td>Table 34</td>
<td>SysTick register map and reset values</td>
<td>65</td>
</tr>
<tr>
<td>Table 35</td>
<td>Document revision history</td>
<td>66</td>
</tr>
</tbody>
</table>
# List of figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>STM32 Cortex®-M0 implementation</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>Processor core registers</td>
<td>6</td>
</tr>
<tr>
<td>3</td>
<td>APSR, IPSR, and EPSR bit assignments</td>
<td>7</td>
</tr>
<tr>
<td>4</td>
<td>PRIMASK register bit assignments</td>
<td>9</td>
</tr>
<tr>
<td>5</td>
<td>CONTROL register bit assignments</td>
<td>10</td>
</tr>
<tr>
<td>6</td>
<td>Memory map</td>
<td>12</td>
</tr>
<tr>
<td>7</td>
<td>Little-endian example</td>
<td>15</td>
</tr>
<tr>
<td>8</td>
<td>Vector table</td>
<td>17</td>
</tr>
<tr>
<td>9</td>
<td>Cortex®-M0 stack frame layout</td>
<td>18</td>
</tr>
<tr>
<td>10</td>
<td>ASR#3</td>
<td>26</td>
</tr>
<tr>
<td>11</td>
<td>LSR#3</td>
<td>27</td>
</tr>
<tr>
<td>12</td>
<td>LSL#3</td>
<td>27</td>
</tr>
<tr>
<td>13</td>
<td>ROR#3</td>
<td>28</td>
</tr>
<tr>
<td>14</td>
<td>IPR register mapping</td>
<td>54</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE – READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST’s terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers’ products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved