# UM1643 User manual # Standard Software Driver for C55 Flash ### Introduction The SSD is a set of APIs that enables user application to operate on the flash module embedded on a microcontroller. The C55 SSD contains a set of functions to program/erase a single C55 flash module. The C55 Standard Software Driver (SSD) provides the following APIs: - FlashInit - FlashErase - FlashEraseAlternate - BlankCheck - FlashProgram - ProgramVerify - CheckSum - FlashCheckStatus - FlashSuspend - FlashResume - GetLock - SetLock - OverPgmProtGetStatus - FlashArrayIntegrityCheck - FlashArrayIntegritySuspend - FlashArrayIntegrityResume - UserMarginReadCheck Contents UM1643 # **Contents** | 1 | Intro | duction | | 6 | |---|-------|----------------|-------------------------------|----| | | 1.1 | Docum | ent overview | 6 | | | 1.2 | Feature | es | 6 | | 2 | API s | specifica | ation | 7 | | | 2.1 | Genera | al overview | 7 | | | 2.2 | Genera | al type definitions | 7 | | | 2.3 | SSD C | onfiguration Parameter | 7 | | | 2.4 | Contex | t data structure | 8 | | | 2.5 | Other o | data structures | 9 | | | 2.6 | | codes | | | | 2.7 | | I mode functions | | | | | 2.7.1 | FlashInit | 12 | | | | 2.7.2 | FlashErase | 13 | | | | 2.7.3 | FlashEraseAlternate | 16 | | | | 2.7.4 | BlankCheck | 18 | | | | 2.7.5 | FlashProgram | 20 | | | | 2.7.6 | ProgramVerify | 22 | | | | 2.7.7 | CheckSum | | | | | 2.7.8 | FlashCheckStatus | | | | | 2.7.9 | FlashSuspend | | | | | 2.7.10 | FlashResume | | | | | 2.7.11 | GetLock | | | | | 2.7.12 | SetLock | | | | | 2.7.13 | OverPgmProtGetStatus | | | | 2.8 | | est Mode Functions | | | | | 2.8.1 | Flash ArrayIntegrity Check | | | | | 2.8.2 | Flash Array Integrity Suspend | | | | | 2.8.3<br>2.8.4 | FlashArrayIntegrityResume | | | | | 2.0.4 | UserMarginReadCheck | 42 | | 3 | Fund | ctions . | | 45 | | | 3.1 | Code s | izes and stack usage | 45 | | | | | | | UM1643 Contents | | 3.2 | Write/Erase times | <del>1</del> 5 | |----------|------|---------------------|----------------| | Appendix | αA | System requirements | <b>ļ</b> 7 | | Appendix | κВ | Acronyms | 18 | | Appendix | C | Document reference | 19 | | Revision | hist | ory | 50 | List of tables UM1643 # List of tables | Table 1. | Type definitions | 7 | |-----------|-----------------------------------------------------|----| | | Type definitions | | | Table 2. | SSD Configuration structure field definition | | | Table 3. | Context data structure field definitions | | | Table 4. | Block information structure field definitions | | | Table 5. | 256 K Block select structure field definitions | | | Table 6. | MISR structure field definitions | | | Table 7. | Return codes | | | Table 8. | FlashInit | | | Table 9. | Return values for FlashInit | | | Table 10. | Arguments for FlashErase | | | Table 11. | Return values for FlashErase | | | Table 12. | Troubleshooting for FlashErase | 14 | | Table 13. | Bit allocation for low block select argument | 15 | | Table 14. | Bit allocation for middle block select argument | 16 | | Table 15. | Bit allocation for blocks in high address space | 16 | | Table 16. | Bit allocation for first 256K block select argument | 16 | | Table 17. | Bit allocation for second256K block select argument | | | Table 18. | Arguments for FlashEraseAlternate | 17 | | Table 19. | Return values for FlashEraseAlternate | | | Table 20. | Troubleshooting for FlashEraseAlternate | | | Table 21. | Arguments for BlankCheck | | | Table 22. | Return values for BlankCheck | | | Table 23. | Troubleshooting for BlankCheck | | | Table 24. | Arguments for FlashProgram | | | Table 25. | Return values for FlashProgram | | | Table 26. | Troubleshooting for FlashProgram | | | Table 27. | Arguments for ProgramVerify | | | Table 28. | Return values for ProgramVerifyZ | | | Table 29. | Troubleshooting for ProgramVerify | | | Table 30. | Arguments for CheckSum | | | Table 31. | Return values for CheckSum | | | Table 32. | Troubleshooting for CheckSum | | | Table 33. | Arguments for FlashCheckStatus | | | Table 34. | Return values for FlashCheckStatus | | | Table 35. | Troubleshooting for FlashCheckStatus | | | Table 36. | Arguments for FlashSuspend | | | Table 37. | Return values for FlashSuspend | | | Table 38. | Suspend state definitions | | | Table 39. | Suspending State vs. C55 Status | 20 | | Table 40. | Arguments for FlashResume | | | Table 41. | Return values for FlashResume | | | Table 41. | Resume State Definitions | | | Table 42. | Arguments for GetLock | | | Table 43. | Return values for GetLock | | | | | | | Table 45. | Troubleshooting for GetLock | | | Table 46. | Lock Indicator Definitions | | | Table 47. | blkLockState in low address space. | | | Table 48. | blkLockState in middle address space | তত | UM1643 List of tables | Table 49. | blkLockState in high address space | 33 | |-----------|------------------------------------------------|------| | Table 50. | blkLockState in the first 256 K address space | | | Table 51. | blkLockState in the second 256 K address space | | | Table 52. | blkLockState in UTest block space | | | Table 53. | Arguments for SetLock | | | Table 54. | Return values for SetLock | | | Table 55. | Troubleshooting for SetLock | | | Table 56. | Arguments for OverPgmProtGetStatus | | | Table 57. | Return values for OverPgmProtGetStatus | | | Table 58. | Troubleshooting for OverPgmProtGetStatus | | | Table 59. | Arguments for FlashArrayIntegrityCheck | | | Table 60. | Return values for FlashArrayIntegrityCheck | | | Table 61. | Troubleshooting for FlashArrayIntegrityCheck | | | Table 62. | Arguments for FlashArrayIntegritySuspend | | | Table 63. | Return values for FlashArrayIntegritySuspend | | | Table 64. | Troubleshooting for FlashArrayIntegritySuspend | | | Table 65. | Suspend State Definitions | | | Table 66. | Arguments for FlashArrayIntegrityResume | . 41 | | Table 67. | Return values for FlashArrayIntegrityResume | . 41 | | Table 68. | Troubleshooting for FlashArrayIntegrityResume | | | Table 69. | Resume State Definitions | . 42 | | Table 70. | Arguments for UserMarginReadCheck | . 43 | | Table 71. | Return values for UserMarginReadCheck | . 44 | | Table 72. | Troubleshooting for UserMarginReadCheck | . 44 | | Table 73. | Code Size and Stack Usage for SPC57EM80xx | . 45 | | Table 74. | Write/Erase times for SPC57EM80xx | . 45 | | Table 75. | Write/Erase Times for SPC57EM80xx | . 46 | | Table 76. | System requirements | . 47 | | Table 77. | Acronyms | . 48 | | Table 78 | Document revision history | 50 | Introduction UM1643 # 1 Introduction ### 1.1 Document overview This document is the user manual for the Standard Software Driver (SSD) for single C55 Flash module. The roadmap for the document is as follows. Section 1.2 shows the features of the driver. Section Appendix A details the system requirement for the driver development. Section Appendix C lists the documents referred and terms used in this document. Section Appendix B lists the acronyms used. Chapter 2 describes the API specifications. In this section there are many sub sections, which describe the different aspects of the driver. Section 2.1 provides a general overview of the driver. Section 2.2 mentions about the type definitions used for the driver. Section 2.3 mentions the driver configuration parameters. Section 2.4 and Section 2.5 describe the data context structure and some other data structures used in this driver. Section 2.6 provides return code information. Section 2.7 and Section 2.8 provide the detailed description of normal mode and user's test mode standard software flash Driver APIs' respectively. # 1.2 Features The C55 SSD provides the following features: - Driver binary built with Variable-Length-Encoding (VLE) instruction set. - Driver released in binary c-array format to provide compiler-independent support for non-debug-mode embedded applications. - Driver released in s-record format to provide compiler-independent support for debugmode/JTAG programming tools. - Each driver function is independent of each other so the end user can choose the function subset to meet their particular needs. - Support from word-wise to quad-page-wise programming according to specific hardware feature for fast programming. - Position-independent and ROM-able - · Ready-to-use demos illustrating the usage of the driver - Concurrency support via asynchronous design. # 2 API specification ### 2.1 General overview The C55 SSD has APIs to handle the erase, program, erase verify and program verify operations on the Flash. Apart from these, it also provides the feature for locking specific blocks and calculating check sum. This SSD also provides four User Test APIs to check the Array Integrity and do user margin read check as well as do suspend/resume those operations. All functions work as asynchronous model for concurrency event support by invoking 'FlashCheckStatus' function to track the on-going status of targeted operation. # 2.2 General type definitions **Derived type** Size C language type description BOOL 8-bits unsigned char INT8 8-bits signed char VINT8 8-bits volatile signed char UINT8 8-bits unsigned char **VUINT8** 8-bits volatile unsigned char INT16 16-bits signed short VINT16 16-bits volatile signed short UINT16 16-bits unsigned short VUINT16 16-bits volatile unsigned short INT32 32-bits signed long VINT32 32-bits volatile signed long UINT32 32-bits unsigned long VUINT32 32-bits volatile unsigned long Table 1. Type definitions # 2.3 SSD configuration parameter The configuration parameter which is used for SSD operations is explained in this section. The configuration parameters are handled as structure. User should correctly initialize the fields including c55RegBase, mainArrayBase, uTestArrayBase,, mainInterfaceFlag, programmableSize and BDMEnable before passing the structure to SSD functions. The rest of parameters such as lowBlockInfo, midBlockInfo, highBlockInfo and n256KBlockNum, are initialized by 'FlashInit' automatically and can be used for other purposes of user's application. | Parameter Name | Туре | Parameter Description | | |----------------------|------------|-------------------------------------------------------------------------------------------------------------------|--| | c55RegBase | UINT32 | The base address of C55 control registers. | | | mainArrayBase UINT32 | | The base address of flash main array. | | | lowBlockInfo | BLOCK_INFO | Block info of the low address space. It includes information of this block space based on different block sizes. | | | midBlockInfo | BLOCK_INFO | Block info of the mid address space. It includes information of this block space based on different block sizes. | | | highBlockInfo | BLOCK_INFO | Block info of the high address space. It includes information of this block space based on different block sizes. | | Number of blocks of the 256K address space. The maximum programmable size of the C55 flash The debug mode selection. User can enable/disable The base address of the UTest block. debug mode via this input argument. according to specific interface. The flag to select main interface or not. Table 2. SSD Configuration structure field definition #### The type definition for the structure is given below: UINT32 UINT32 **BOOL** UINT32 **BOOL** ``` typedef struct _c55_ssd_config { UINT32 c55RegBase; UINT32 mainArrayBase; BLOCK_INFO lowBlockInfo; BLOCK_INFO midBlockInfo; BLOCK_INFO highBlockInfo; UINT32 n256KBlockNum; UINT32 uTestArrayBase; BOOL mainInterfaceFlag; UINT32 programmableSize; BOOL BDMEnable; } SSD CONFIG, *PSSD CONFIG; ``` ### 2.4 Context data structure n256KBlockNum uTestArrayBase mainInterfaceFlag programmableSize **BDMEnable** The Context Data structure is used for storing the context variable values while an operation is in-progress. The operations that support asynchronous model may require caching the context data including 'FlashProgram', 'ProgramVerify', 'BlankCheck', 'CheckSum', 'FlashArrayIntegrityCheck', and 'UserMarginReadCheck'. User needs to declare and initialize a context data structure before passing it to the above SSD functions. Refer to 'FlashCheckStatus' to have a quick view of how to initialize the context data. The context 8/51 DocID024757 Rev 3 data structure contents can be reviewed at anytime during the operation progress (these information may be useful in some cases), but they must not be changed for any reason in order to make the operation complete correctly. Table 3. Context data structure field definitions | Name | Description | |------------------|-----------------------------------------------------------------| | dest | The context destination address of an operation | | size | The context size of an operation | | source | The context source of an operation | | pFailedAddress | The context failed address of an operation | | pFailedData | The context failed data of an operation | | pFailedSource | The context failed source of an operation | | pSum | The context sum of an operation | | pMisr | The context MISR values of an operation | | pReqCompletionFn | Function pointer to the flash function being checked for status | The type definition for the structure is given below. ``` typedef struct _c55_context_data { UINT32 dest; UINT32 size; UINT32 *pFailedAddress; UINT32 *pFailedData; UINT32 *pFailedSource; UINT32 *pFailedSource; UINT32 *pSum; MISR *pMisr; void* pReqCompletionFn; } CONTEXT_DATA, *PCONTEXT_DATA; ``` ### 2.5 Other data structures Some other data structures used for SSD operation is explained in this section. They are the structures used for variable declaration in SSD configuration and context data structures or input argument declaration in some APIs. Table 4. Block information structure field definitions | Name | Туре | Definition | |--------------|--------|----------------------| | n16KBlockNum | UINT32 | Number of 16K block. | | n32KBlockNum | UINT32 | Number of 32K block. | | n64KBlockNum | UINT32 | Number of 64K block. | ### The type definition for the structure is given below: ``` typedef struct _c55_block_info { UINT32 n16KBlockNum; UINT32 n32KBlockNum; UINT32 n64KBlockNum; } BLOCK_INFO, *PBLOCK_INFO; ``` ### Table 5. 256 K Block select structure field definitions | Name | Туре | Definition | |-----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | first256KBlockSelect | UINT32 | Bit map for the first 32 bit block select (from bit 0 to bit 31) in 256K block space such that bit 0 corresponds to the least significant bit and bit 31 corresponds to the most significant bit. | | second256KBlockSelect | UINT32 | Bit map for the second 32 bit block select (from bit 32 to upper bits) in 256K block space such that bit 32 corresponds to the least significant bit and bit 63 corresponds to the most significant bit. | ### The type definition for the structure is given below: ``` typedef struct _c55_n256k_block_sel { UINT32 first256KBlockSelect; UINT32 second256KBlockSelect; } N256K_BLOCK_SEL, *PN256K_BLOCK_SEL; ``` Table 6. MISR structure field definitions | Name | Туре | Definition | |------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Wn<br>n = 0, 1,9 | UINT32 | Each Wn corresponds to each MISR value provided by user. User must provide totally ten MISR values via this structure to do user's test mode functions. | ### The type definition for the structure is given below: ``` typedef struct _c55_misr { UINT32 w0; UINT32 w1; UINT32 w2; UINT32 w3; UINT32 w4; UINT32 w5; UINT32 w6; UINT32 w6; UINT32 w7; UINT32 w7; UINT32 w8; UINT32 w8; ``` 577 } MISR, \*PMISR; # 2.6 Return codes The return code returned to the caller function to notify the success or errors of the API execution. These are the Possible values of return code: Table 7. Return codes | Name | Value | Description | |-------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C55_OK | 0x00000000 | The requested operation is successful. | | C55_ERROR_ENABLE | 0x00000001 | Fail to enable the operation. | | C55_ERROR_ALIGNMENT | 0x00000001 | Alignment error. | | C55_ERROR_BUSY | 0x00000004 | New program/erase cannot be performed while a high voltage operation is already in progress. New array integrity cannot be performed while an array integrity is going on. | | C55_ERROR_PGOOD | 0x00000008 | The program operation is unsuccessful. | | C55_ERROR_EGOOD | 0x00000010 | The erase operation is unsuccessful. | | C55_ERROR_NOT_BLANK | 0x00000020 | There is a non-blank flash memory location within the checked flash memory region. | | C55_ERROR_VERIFY | 0x00000040 | There is a mismatch between the source data and the content in the checked flash memory. | | C55_ERROR_BLOCK_INDICAT<br>OR | 0x00000080 | Invalid block space indicator. | | C55_ERROR_ALTERNATE | 0x00000100 | The operation does not support alternate interface for the specified address space. | | C55_ERROR_FACTORY_OP | 0x00000200 | Factory erase/program is locked. | | C55_ERROR_MISMATCH | 0x00000400 | In 'FlashArrayIntegrityCheck' or 'UserMarginReadCheck', the MISR values generated by the hardware do not match the values passed by the user. | | C55_ERROR_NO_BLOCK | 0x00000800 | In 'FlashArrayIntegrityCheck' or 'UserMarginReadCheck', no block has been enabled for array integrity check. | | C55_ERROR_ADDR_SEQ | 0x00001000 | Invalid address sequence error. | | C55_ERROR_MARGIN_LEVEL | 0x00002000 | Invalid margin level error. | | C55_DONE | 0x00010000 | The operation has been done and there is no more this operation requested on FlashCheckStatus function. | | C55_INPROGRESS | 0x00020000 | The operation is in progress and user need call FlashCheckStatus more times finish this operation. | # 2.7 Normal mode functions ### 2.7.1 FlashInit ### **Description** This function initializes an individual flash module. It accesses the flash configuration register and read out the number of blocks for each memory space of single flash module. Each time this driver is used, user must provide the chip-dependent parameters such as c55RegBase, mainArrayBase, uTestArrayBase, mainInterfaceFlag, programmableSize and DBMEnable and the rest of parameters initialized via this function. Those are block information including number of block based on blocks size for each address space. ### **Prototype** UINT32 FlashInit (PSSD CONFIG pSSDConfig); #### **Arguments** Table 8. FlashInit | Argument | Description | Range | |------------|---------------------------------------------|------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-dependent. Please refer to Section 2.3 for more details. | #### Return values Table 9. Return values for FlashInit | Туре | Description | Possible values | |--------|-----------------------------------------------|-----------------| | UINT32 | Indicates successful completion of operation. | C55_OK | ### **Troubleshooting** None. #### Comments In case of *mainInterfaceFlag* is main interface, *'FlashInit'* checks the C55\_MCR\_RWE, C55\_MCR\_EER and C55\_MCR\_SBC bits, and then clear them if any of them is set. This function also clears PGM/ERS bit in MCR/MCRA register if any of them is set. ### **Assumptions** None. 12/51 DocID024757 Rev 3 #### 2.7.2 FlashErase ### **Description** This function is to perform an erase operation for multi-blocks on single flash module according to user's input arguments via main interface. The target flash module status checked in advance to return relevant error code if any. This function only sets the high voltage without waiting for the operation to be finished. Instead, user must call 'FlashCheckStatus' function to confirm the successful completion of this operation. #### **Prototype** ``` UINT32 FlashErase(PSSD_CONFIG pSSDConfig, UINT8 eraseOption, UINT32 lowBlockSelect, UINT32 midBlockSelect, UINT32 highBlockSelect, N256K_BLOCK_SEL n256KBlockSelect); ``` ### **Arguments** Table 10. Arguments for FlashErase | Argument | Description | Range | |----------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-dependent. Please refer to Section 2.3 for more details. | | eraseOption | The option is to select user's expected erase operation. | The valid value can be: C55_ERASE_MAIN (0x0) C55_ERASE_MAIN_FERS (0x1) C55_ERASE_UTEST (0x2) C55_ERASE_UTEST_FERS (0x3) | | lowBlockSelect | To select the array blocks in low address space for erasing. | Bit-mapped value which corresponds to LOWSEL of the block select register in which the least significant bit of this argument corresponds to LOWSEL[0]. Select the block to be erased by setting 1 to the appropriate bit of lowBlockSelect. If there is not any block to be erased in the low address space, lowBlockSelect must be set to 0. | | midBlockSelect | To select the array blocks in mid address space for erasing. | Bit-mapped value which corresponds to 256KSEL of the block select register. The first 256K block select corresponds to the first 32 bits (from 0 to 31) of 256KSEL. The second 256K block select corresponds to the rest of 256KSEL bits. Select the block to be erased by setting 1 to the appropriate bit of <i>n256KBlockSelect</i> . If there is not any block to be erased in the 256K address space, <i>n256KBlockSelect</i> must be set to 0. | Table 10. Arguments for FlashErase (continued) | Argument | Description | Range | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | highBlockSelect | To select the array blocks in high address space for erasing. | Bit-mapped value such that the least significant bit is at bit 0 of 16K block region (if available), then 32K block region (if available) and lastly 64K block region (if available). Select the block in the high address space to be erased by setting 1 to the appropriate bit of highBlockSelect. If there is not any block to be erased in the high address space, highBlockSelect must be set to 0. | | n256KBlockSelect | To select the array blocks in 256K address space for erasing. It includes two elements to decode the first half of 256K block select and the second half of 256K block select. | Bit-mapped value such that the least significant bit is at bit 0 of 256K block region (if available). Select the block in the 256K address space to be erased by setting 1 to the appropriate bit of n256KBlockSelect. If there is not any block to be erased in the 256K address space, n256KBlockSelect must be set to 0. | ### **Return values** Table 11. Return values for FlashErase | Туре | Description | Possible values | |--------|---------------------------------------|------------------------------------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK C55_ERROR_ERASE_OPTION C55_ERROR_BUSY C55_ERROR_FACTORY_OP C55_ERROR_ENABLE | # **Troubleshooting** Table 12. Troubleshooting for FlashErase | Error Codes | Possible Causes | Solution | |------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C55_ERROR_ERASE_OPTION | Invalid erase option. | Use one of the valid values for the option. | | C55_ERROR_BUSY | New erase operation<br>cannot be performed<br>because there is<br>program/erase sequence in<br>progress on the flash<br>module. | Wait until all previous program/erase operations on the flash module finish. Possible cases that erase cannot start are: 1. erase in progress (MCR-ERS is high); 2. program in progress (MCR-PGM is high); | 14/51 DocID024757 Rev 3 | Error Codes | Possible Causes | Solution | | |----------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--| | C55_ERROR_FACTORY_OP | The factory erase could not be performed. | Factory erase is locked by the system due to the data at the UTest NVM 'diary' location. | | | C55_ERROR_ENABLE | ERS bit cannot be set correctly. If UT0[UTE] bit is being set, then the erase operation cannot be started. Thus, make sure | UT0[UTE] is cleared before any erase operation. | | Table 12. Troubleshooting for FlashErase #### Comments 'FlashErase' always uses the main interface to complete an erase operation and ignores the value of the 'mainInterfaceFlag' in the SSD configuration structure. However, it is recommended that user should explicitly set this flag value to TRUE before calling 'FlashErase'. The *eraseOption* input argument provides an option for user to select the expected erase operation. If user wants to set a factory erase, he has to select *eraseOption* as C55\_ERASE\_MAIN\_FERS or C55\_ERASE\_UTEST\_FERS. If user wants to perform a normal erase operation on main array, *eraseOption* must be C55\_ERASE\_MAIN and lastly, user must select C55\_ERASE\_UTEST to make an erase operation on UTest block. The factory erase feature can be used to provide a faster erase. But the feature cannot be performed if the data at "diary" location in the UTest NVM space contains at least one zero at reset. In that case, each try to perform factory erase causes the error C55 ERROR FACTORY OP be returned. The inputs <code>lowBlockSelect</code>, <code>midBlockSelect</code>, <code>highBlockSelect</code> and <code>n256KBlockSelect</code> are bit-mapped arguments that are used to select the blocks to be erased in the <code>Low/Mid/High/256K</code> address spaces of main array. The selection of the blocks of the main array is determined by setting/clearing the corresponding bit in <code>lowBlockSelect</code>, <code>midBlockSelect</code>, <code>highBlockSelect</code> or <code>n256KBlockSelect</code>. The bit allocations for low/mid/high/first 256K blocks are: the least significant bit corresponds to the least significant bit of <code>LOWSEL/MIDSEL/HIGHSEL/256KSEL</code> in the relevant block select register. The first 256K block select can specify maximum 32 blocks. If there are more than 32 256K-blocks, the second 256K block select will be used to specify the remaining ones. In this case the least significant bit of the second 256K block corresponds to 256KSEL[32] and so on. Table 13 is example for block allocation and bit map for specific flash module with two blocks for each block size in low, middle or high address space. The invalid blocks are marked as reserved and the number of valid bits may vary according to specific flash module. Table 13. Bit allocation for low block select argument | MSB | | | | | LSB | |----------|---------------|-----------|-----------|-----------|-----------| | bit 31 | <br>bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | reserved | <br>LOWSEL[4] | LOWSEL[3] | LOWSEL[2] | LOWSEL[1] | LOWSEL[0] | #### Table 14. Bit allocation for middle block select argument | MSB | | | | | LSB | |----------|---------------|-----------|-----------|-----------|-----------| | bit 31 | <br>bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | reserved | <br>MIDSEL[4] | MIDSEL[3] | MIDSEL[2] | MIDSEL[1] | MIDSEL[0] | #### Table 15. Bit allocation for blocks in high address space | MSB | | | | | | LSB | |----------|-----|-------------|-------------|-------------|-------------|-------------| | bit 31 | | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | reserved | *** | 64K block 0 | 32K block 1 | 32K block 0 | 16K block 1 | 16K block 0 | #### Table 16. Bit allocation for first 256K block select argument | MSB | | | | | LSB | |--------|----------------|------------|------------|------------|------------| | bit 31 | <br>bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | <br>256KSEL[4] | 256KSEL[3] | 256KSEL[2] | 256KSEL[1] | 256KSEL[0] | #### Table 17. Bit allocation for second256K block select argument | MSB | | | | | LSB | |----------|-----------------|-------------|-------------|-------------|-------------| | bit 31 | <br>bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | reserved | <br>256KSEL[36] | 256KSEL[35] | 256KSEL[34] | 256KSEL[33] | 256KSEL[32] | If the selected main array blocks or UTest block are locked for erasing, those blocks do not erase, but 'FlashErase' still returns C55\_OK. User needs to check the erasing result with the 'BlankCheck' function. It is impossible to erase any flash block when a program or erase operation is already in progress on C55 module. 'FlashErase' returns C55\_ERROR\_BUSY when trying to do so. In addition, when 'FlashErase' is running, it is unsafe to read the data from the flash partitions having one or more blocks being erased. Otherwise, it causes a Read-While-Write error. #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. #### 2.7.3 FlashEraseAlternate ### **Description** This function is to perform an erase operation for single block on single flash module according to user's input arguments via alternate interface. The targeted flash module status is checked in advance to return relevant error code if any. This function only set the high voltage without waiting for the operation to be finished. Instead, user must call 'FlashCheckStatus' function to confirm the successful completion of this operation. 16/51 DocID024757 Rev 3 ### **Prototype** UINT32 FlashEraseAlternate (PSSD\_CONFIG pSSDConfig, UINT32 interlockAddress); ### **Arguments** Table 18. Arguments for FlashEraseAlternate | Argument | Description | Range | | |------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--| | pSSDConfig | Pointer to the SSD<br>Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3 for<br>more details. | | | interlockAddress | The interlock address which points to the block needs to be erased. | The interlockAddress must fall in the block that user wants to erase and must be aligned to word. | | #### **Return values** Table 19. Return values for FlashEraseAlternate | Туре | Description | Possible values | |--------|---------------------------------------|-------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK<br>C55_ERROR_BUSY<br>C55_ERROR_ALIGNMENT | ### **Troubleshooting** Table 20. Troubleshooting for FlashEraseAlternate | Table 20. Houblednesting for Hadrici acortic mate | | | |---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Returned Error Bits | Description | Solution | | C55_ERROR_BUSY is | New erase operation cannot<br>be performed because there<br>is program/erase sequence<br>in progress on the flash<br>module. | Wait until all previous program/erase operations on the flash module to finish. | | | | Possible cases that erase cannot start are: | | | | <ul><li>erase in progress (MCR-ERS is high);</li></ul> | | | | <ul><li>program in progress (MCR-PGM is high);</li></ul> | | C55_ERROR_ALIGNMENT | The input argument of interlockAddress is not aligned by word. | The input argument of interlockAddress must be aligned by word. | ### **Comments** FlashEraseAlternate' always uses the main interface to complete an erase operation and ignores the value of the 'mainInterfaceFlag' in the SSD configuration structure. However, it is recommended that user should explicitly set this flag value to FALSE before calling FlashEraseAlternate'. The 'FlashEraseAlternate' must not be used to erase any block in the 256K address space. In that case the function only returns C55 OK without performing the operation. If the selected main array blocks are locked for erasing, those blocks are not erased, but 'FlashEraseAlternate' still return C55\_OK. User needs to check the erasing result with the 'BlankCheck' function. It is impossible to erase any flash block when a program or erase operation is already in progress on C55 module. 'FlashEraseAlternate' returns C55\_ERROR\_BUSY when trying to do so. In addition, when 'FlashEraseAlternate' is running, it is unsafe to read the data from the flash partitions having one or more blocks being erased. Otherwise, it causes a Read-While-Write error. ### **Assumptions** It assumes that the Flash block is initialized using a 'FlashInit' API. ### 2.7.4 BlankCheck #### **Description** This function is to run a blank check for the previous erase operation. It verifies whether the expected flash range is blank or not. In case of mismatch, the failed address and failed destination are saved and the relevant error code is returned. This function only runs blank check for given number of bytes which can terminate this function within the expected time interval. Thus, if user wants to conduct a blank check for large size, the remaining information that needs to be blank checked is stored in "pCtxData" variable and 'FlashCheckStatus' must be called periodically to run the next blank check for next destination based on all data provided in "pCtxData". #### **Prototype** ``` UINT32 BlankCheck (PSSD_CONFIG pSSDConfig, UINT32 dest, UINT32 size, UINT32 *pFailedAddress, UINT32 *pFailedData, PCONTEXT DATA pCtxData); ``` #### **Arguments** Table 21. Arguments for BlankCheck | Argument | Description | Range | |------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3 for<br>more details. | | dest | Destination address to be checked. | Any accessible address aligned on word boundary in either main array or UTest block. | Table 21. Arguments for BlankCheck (continued) | Argument | Description | Range | |----------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | size | Size, in bytes, of the flash region to check. | If size = 0, the return value is C55_OK. It should be word aligned and its combination with <i>dest</i> should fall in either main array or UTest block. | | pFailedAddress | Return the address of the first non-blank flash location in the checking region | Only valid when this function returns C55_ERROR_NOT_BLANK. | | pFailedData | Return the content of the first non-blank flash location in the checking region. | Only valid when this function returns C55_ERROR_NOT_BLANK. | | pCtxData | Address of context data structure. | A data structure for storing context variables. | #### **Return values** Table 22. Return values for BlankCheck | Туре | Description | Possible values | |--------|---------------------------------------|------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK<br>C55_ERROR_ALIGNMENTC55_ERRO<br>R_NOT_BLANK | ### **Troubleshooting** Table 23. Troubleshooting for BlankCheck | Returned Error Bits | Description | Solution | |---------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------| | C55_ERROR_ALIGNMENT | The <i>dest, size</i> provided by user is not aligned by word. | The dest, size must be word aligned. | | C55_ERROR_NOT_BLANK | There is a non-blank area within targeted flash range. | Call 'FlashErase' to re-erase the targeted flash range and do blank check again. | #### **Comments** If the blank checking fails, the first failing address is saved to *pFailedAddress*, and the failing data in flash are saved in *pFailedData*. The contents pointed by *pFailedAddress* and *pFailedData* are updated only when there is a non-blank location in the checked flash range. If user wants to run a blank check for large size, this flash size is divided into many small portions defined by NUM\_WORDS\_BLANK\_CHECK\_CYCLE so that blank check for one small portion can be finished within the expected time interval. In this case, 'BlankCheck' function plays a role to kick-off this blank check operation by finishing blank check for the first portion after backing-up all necessary information to pCtxData variable and blank checks from the second portion are done within 'FlashCheckStatus' function. Thus, user must call 'FlashCheckStatus' to finish all the expected operations defined by size argument. ### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. # 2.7.5 FlashProgram ### **Description** This function is to perform a program operation for single or multi-programmable size via different interface on targeted flash module according to user's input arguments. The targeted flash module status and checked in advance to return relevant error code if any. This function only sets the high voltage without waiting for the operation to be finished. Instead, the user must call 'FlashCheckStatus' function to confirm the successful completion of this operation. In case of programming for multi-programmable size, the remaining information needs to be programmed is stored in "pCtxData" variable and the 'FlashCheckStatus' function is called periodically by user to confirm the successful completion of the previous destination and once finished, this function invokes 'FlashProgram'more times to program the next destination based on data provided in "pCtxData" until all is over. #### **Prototype** ``` UINT32 FlashProgram (PSSD_CONFIG pSSDConfig, BOOL factoryPgmFlag, UINT32 dest. UINT32 size, UINT32 source, PCONTEXT DATA pCtxData); ``` #### **Arguments** Table 24. Arguments for FlashProgram | Argument | Description | Range | |----------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3 for<br>more details. | | factoryPgmFlag | A flag indicate to do whether factory program or not. | TRUE to do factory program, FALSE to do normal program. | | dest | Destination address to be programmed in flash memory. | Any accessible address aligned on double word boundary in either main array or UTest space. | | size | Size, in bytes, of the flash region to be programmed. | If size = 0, C55_OK returns. It should be multiple of word and its combination with <i>dest</i> should fall in either main array or UTest block. | | source | Source program buffer address. | This address must reside on word boundary. | | pCtxData | Address of context data structure. | A data structure for storing context variables | 20/51 DocID024757 Rev 3 #### **Return values** Table 25. Return values for FlashProgram | Туре | Description | Possible values | |--------|---------------------------------------|-----------------------------------------------------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK C55_ERROR_ALTERNATE C55_ERROR_ALIGNMENTC55_ERR OR_BUSY C55_ERROR_FACTORY_OP C55_ERROR_ENABLE | # **Troubleshooting** Table 26. Troubleshooting for FlashProgram | Returned Error Bits | Description | Solution | |----------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C55_ERROR_ALTERNATE | This error occurs when user wants to perform factory program via the alternate interface. | Use main interface if want to perform factory program or perform normal program if want to use alternate interface. | | C55_ERROR_ALIGNMENT | This error indicates that dest/size/source isn't properly aligned. | Check if <i>dest</i> is aligned on double word (64-bit) boundary. Check if <i>size</i> and <i>source</i> are aligned on word boundary. | | C55_ERROR_BUSY | There is program operation is in progress or erase operation is going on and not in suspended state. | Wait for the on-going high voltage operation to finish. Flash program operation can be started if: There is no program or erase operation being in progress. If erase operation is in progress and it must be in suspended state. | | C55_ERROR_FACTORY_OP | The factory program could not be performed due to the data at the 'diary' location in the UTest NVM contains at least one zero. | Check the data at the 'diary' location in the UTest NVM or just perform a normal program. | | C55_ERROR_ENABLE | PGM bit cannot be set correctly. | If UT0[UTE] bit is being set, then the program operation cannot be started. Thus, make sure UT0[UTE] is cleared before any program operation. | ### **Comments** After performing a program, 'ProgramVerify' should be used to verify whether the programmed data is correct or not. <sup>&#</sup>x27;FlashProgram' checks the mainInterfaceFlag in the SSD configuration to decide which interface to be used for the operation, the main interface or the alternate interface. User should explicitly set this parameter before calling the function. This function also provides a faster method to the user to perform the factory program but the feature cannot be performed if the data at "diary" location in the UTest NVM space contains at least one zero at reset. In that case, each try to perform factory program causes the error C55 ERROR FACTORY OP to be returned. If the selected main array blocks are locked for programming, those blocks are not programmed, and 'FlashProgram' still returns C55\_OK. If user wants to program 256K block space via alternate interface, this function still returns C55\_OK without doing any program operation. It is impossible to program any flash block when a program or erase operation is already in progress on C55 module. 'FlashProgram' returns C55\_ERROR\_BUSY when doing so. However, user can use the 'FlashSuspend' function to suspend an on-going erase operation on one block to perform a program operation on another block. It is unsafe to read the data from the flash partitions having one or more blocks being programmed when 'FlashProgram' is running. Otherwise, it causes a Read-While-Write error. If user wants to set a program for multi-programmable size, this function plays a role to kick-off this operation by finishing program for the first programmable size after the back-up of all necessary information to *pCtxData* variable and programming from the second programmable size is done within '*FlashCheckStatus*' function. Thus, user must call '*FlashCheckStatus*' to finish all his the expected operations defined by *size* argument. ### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API and flash location must be in erased state before calling 'FlashProgram' API. ### 2.7.6 ProgramVerify #### **Description** This function has the task to verify the previous program operation. It verifies if the programmed flash range matches the corresponding source data buffer. In case of mismatch, the failed address, failed destination and failed source are saved and the relevant error code returns. This function only conduct a verification for given number of bytes which can terminate this function within the expected time interval. Thus, if user wants to make a flash verification for large size, the remaining information needs to be verified and stored in "pCtxData" variable and 'FlashCheckStatus' must be called periodically to run the next verification for next destination based on all data provided in "pCtxData". #### **Prototype** ``` UINT32 ProgramVerify (PSSD_CONFIG pSSDConfig, UINT32 dest, UINT32 size, UINT32 source, UINT32 *pFailedAddress, UINT32 *pFailedData, UINT32 *pFailedSource, ``` 577 PCONTEXT\_DATA pCtxData); # **Arguments** Table 27. Arguments for ProgramVerify | Argument | Description | Range | |----------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD<br>Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3 for<br>more details. | | dest | Destination address to be verified in flash memory. | Any accessible address aligned on word boundary in main array or UTest block. | | size | Size, in byte, of the flash region to verify. | If size = 0, C55_OK returns. It must be word aligned and its combination with <i>dest</i> should fall within main array or UTest block. | | source | Verify source buffer address. | This address must reside on word boundary. | | pFailedAddress | Return first failing address in flash. | Only valid when the function returns C55_ERROR_VERIFY. | | pFailedData | Returns first mismatch data in flash. | Only valid when this function returns C55_ERROR_VERIFY. | | pFailedSource | Returns first mismatch data in buffer. | Only valid when this function returns C55_ERROR_VERIFY. | | pCtxData | Address of context data structure. | A data structure for storing context variables | ### **Return values** Table 28. Return values for ProgramVerifyZ | Туре | Description | Possible values | |--------|---------------------------------------|---------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK<br>C55_ERROR_ALIGNMENTC55_ERRO<br>R_VERIFY | # **Troubleshooting** Table 29. Troubleshooting for ProgramVerify | Returned Error Bits | Description | Solution | |---------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | C55_ERROR_ALIGNMENT | This error indicates that dest/size/source isn't properly aligned. | Check if <i>dest</i> , <i>size</i> and <i>source</i> are aligned on word (32-bit) boundary. | | C55_ERROR_VERIFY | There is a mismatch between destination and source data. | Check if the data in source is correct. If yes, the previous program operation is failed. User should re-erase that flash location and do program again. | #### Comments The contents pointed by *pFailedAddress*, *pFailedData* and *pFailedSource* are updated only when there is a mismatch between the source and destination regions. If user wants to run a program verify for large size, this flash size is divided into many small portions defined by NUM\_WORDS\_PROGRAM\_VERIFY\_CYCLE so that verification for one small portion can be finished within the expected time interval. In this case, 'ProgramVerify' function plays a role to kick-off this verification operation by finishing verification for the first portion after the back-up of all necessary information to pCtxData variable. Verification from the second portion is done within 'FlashCheckStatus' function. Thus, user must call 'FlashCheckStatus' to finish all the expected operations defined by size argument. #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. #### 2.7.7 CheckSum ### **Description** This function performs a 32-bit sum over the specified flash memory range without carry, which provides a rapid method for data integrity checking. This function only conducts flash check sum for given number of bytes which can terminate this function within the expected time interval. Thus, if user wants to run check sum for large size, the remaining information needs to be checked sum and stored in "pCtxData" variable and 'FlashCheckStatus' must be called periodically to conduct the next check sum for next destination based on all data provided in "pCtxData". ### **Prototype** ``` UINT32 CheckSum (PSSD_CONFIG pSSDConfig, UINT32 dest, UINT32 size, UINT32 *pSum, PCONTEXT DATA pCtxData); ``` #### **Arguments** Table 30. Arguments for CheckSum | Argument | Description | Range | |------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-dependent. Please refer to Section 2.3 for more details. | | dest | Destination address to be summed in flash memory. | Any accessible address aligned on word boundary in either main array or UTest block. | | size | Size, in bytes, of the flash region to check sum. | If size is 0 and the other parameters are all valid, C55_OK returns. It must be word aligned and its combination with <i>dest</i> should fall within main array or UTest block. | Table 30. Arguments for CheckSum (continued) | Argument | Description | Range | |----------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pSum | Returns the sum value. | 0x00000000 - 0xFFFFFFF. Note that this value is only valid when the function returns C55_OK. User must not pass to this function with NULL pointer of <i>pSum</i> . | | pCtxData | Address of context data structure. | A data structure for storing context variables. | #### **Return values** Table 31. Return values for CheckSum | Туре | Description | Possible values | |--------|---------------------------------------|-------------------------------| | UINT32 | Successful completion or error value. | C55_OK<br>C55_ERROR_ALIGNMENT | ### **Troubleshooting** Table 32. Troubleshooting for CheckSum | Returned Error Bits | Description | Solution | | |---------------------|-------------|-----------------------------------------------------------------------------|--| | C55_ERROR_ALIGNMENT | | Check if <i>dest</i> and <i>size</i> are aligned on word (32-bit) boundary. | | #### **Comments** In order to provide correct *pSum* calculation, this input argument must not be NULL pointer. However, this API does not return any error code if user tries doing so. If user wants to run a checksum for large size, this flash size is divided into many small portions defined by NUM\_WORDS\_CHECK\_SUM\_CYCLE so that checksum for one small portion can be finished within the expected time interval. In this case, 'CheckSum' function plays a role to kick-off this operation by finishing checksum for the first portion after the back-up of all necessary information to pCtxData variable. Checksum from the second portion is done within 'FlashCheckStatus' function. Thus, user must call 'FlashCheckStatus' to finish all the expected operations defined by size argument. #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. ### 2.7.8 FlashCheckStatus #### **Description** This function checks the status of on-going high voltage operation in user mode or status of array integrity check in user test mode. The user's application code should call this function to determine whether the operation is done or failed or in progress. In addition, this function is used to recover the un-completed task in *FlashProgram*, *ProgramVerify*, *CheckSum*, *BlankCheck* in case user wants to call those functions with very big size. In case of invoking program operation for multi-programmable size, after confirming that the previous program operation has been finished successfully, this function calls *FlashProgram* one more time to perform the next program operation at next destination. In case of invoking flash verify operation for large size, this function calls *FlashVerify* one more time to conduct verification for the next portion of data. In case of invoking blank check operation for large size, this function calls *BlankCheck* one more time to run a blank check for the next portion of data. In case of invoking check sum for large size, this function calls *CheckSum* one more time to run a check sum for the next portion of data. User must provide *modeOp* input argument with appropriate value to determine which operation needs to be checked by this function. The list below defines all possible cases to call this function: - Call FlashCheckStatus for program operation. - Call FlashCheckStatus for erase operation. - Call FlashCheckStatus for user's test mode. - Call FlashCheckStatus for flash verification. - Call FlashCheckStatus for blank check. - Call FlashCheckStatus for check sum. User must provide *pCtxData* input argument which is a pointer to the context data structure for each Flash function being checked for status. The context data structure contains a function pointer which must be manually set up for each Flash operation (program, blank check, program verify, check sum) to be checked for status. It is recommended to keep a separate context data structure for each type of Flash operation. As an example, please refer to the demo code included in the release package. Below is a code snippet. ``` CONTEXT_DATA dummyCtxData; // no context for erase and user test operation CONTEXT_DATA pgmCtxData; CONTEXT_DATA bcCtxData; CONTEXT_DATA pvCtxData; CONTEXT_DATA csCtxData; /* set up function pointers in context data */ pgmCtxData.pReqCompletionFn = pFlashProgram; bcCtxData.pReqCompletionFn = pBlankCheck; pvCtxData.pReqCompletionFn = pProgramVerify; csCtxData.pReqCompletionFn = pCheckSum; ``` #### **Prototype** ``` UINT32 FlashCheckStatus (PSSD_CONFIG pSSDConfig, UINT8 modeOp, UINT32 *opResult, PCONTEXT_DATA pCtxData); ``` 57/ # **Arguments** Table 33. Arguments for FlashCheckStatus | Argument | Description | Range | |------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-dependent. Please refer to Section 2.3 for more details. | | modeOp | To specify the operation needs to be checked. | Must be one of the values: - C55_MODE_OP_PROGRAM - C55_MODE_OP_ERASE - C55_MODE_OP_PROGRAM_VERIFY - C55_MODE_OP_BLANK_CHECK - C55_MODE_OP_CHECK_SUM - C55_MODE_OP_USER_TEST_CHECK | | opResult | To store result of the operation. | The values for this variable are depend on the operation being checked. For PROGRAM operation, they are: - C55_OK - C55_ERROR_PGOOD For ERASE operation, they are: - C55_OK - C55_ERROR_EGOOD For PROGRAM_VERIFY operation, they are: - C55_OK - C55_ERROR_VERIFY For BLANK_CHECK operation, they are: - C55_OK - C55_ERROR_NOT_BLANK For CHECK_SUM operation, it is always C55_OK. For USER_TEST_CHECK operation, they are: - C55_OK - C55_ERROR_NOT_BLANK | | pCtxData | Address of a context data structure. | A data structure for storing context variables | ### **Return values** Table 34. Return values for FlashCheckStatus | Туре | Description | Possible values | |--------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_INPROGRESS C55_DONE C55_ERROR_MODE_OP All possible states in 'FlashSuspend()' All possible states in 'FlashArrayIntegritySuspend()' | ### **Troubleshooting** Table 35. Troubleshooting for FlashCheckStatus | Returned Error Bits | Description | Solution | | | |---------------------|-------------|---------------------------------------------------------------------------|--|--| | C55_ERROR_MODE_OP | _ · | The <i>modeOp</i> must be one of the values provided on <i>Table 33</i> . | | | #### **Comments** User should call this function periodically until the whole operation has finished. This function can also be called inside an interrupt procedure for program/erase to take the full advantage of interrupt. Each time the interrupt procedure is called, 'FlashCheckStatus' gets called to continue to complete the whole operation. #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit()' API. ### 2.7.9 FlashSuspend ### **Description** This function checks if there is any high voltage operation in progress on the C55 module and if this operation can be suspended. This function suspends the ongoing operation if possible. ### **Prototype** ``` UINT32 FlashSuspend (PSSD_CONFIG pSSDConfig, UINT8 *suspendState); ``` #### **Arguments** Table 36. Arguments for FlashSuspend | Argument | Description | Range | |--------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3 for<br>more details. | | suspendState | Indicate the suspend state of C55 module after the function being called. | All state values are enumerated in <i>Table 38</i> . | ### **Return values** Table 37. Return values for FlashSuspend | Туре | Description | Possible values | |--------|-----------------------------------------|-----------------| | UINT32 | Successful completion of this function. | C55_OK | # **Troubleshooting** None. #### **Comments** After calling this function, read is allowed on the main array space without any Read-While-Write error. But data read from the blocks targeted for programming or erasing are indeterminate even if the operation is suspended. *Table 38* defines and describes various suspend states and associated suspend codes. Table 38. Suspend state definitions | Argument | Code | Description | Valid operation after suspend | |---------------------------|------|----------------------------------------------------------------------|----------------------------------------------------------------------------------| | C55_SUS_NOTHING | 10 | There is no program/erase operation. | Erasing operation, programming operation and read are valid on main array space. | | C55_PGM_WRITE | 11 | There is a program sequence in interlock write stage. | Only read is valid on main array space. | | C55_ERS_WRITE | 12 | There is an erase sequence in interlock write stage. | Only read is valid on main array space. | | C55_ERS_SUS_PGM_WRIT<br>E | 13 | There is an erase-suspend program sequence in interlock write stage. | Only read is valid on main array space. | | C55_PGM_SUS | 14 | The program operation is in suspended state. | Only read is valid on main array space. | | C55_ERS_SUS | 15 | The erase operation on main array is in suspended state. | Programming/Read operation is valid on main array space. | | C55_ERS_SUS_PGM_SUS | 16 | The erase-suspended program operation is in suspended state. | Only read is valid on main array space. | This function should be used together with 'FlashResume'. If suspendState is C55\_PGM\_SUS or C55\_ERS\_SUS or C55\_ERS\_SUS\_PGM\_SUS, then 'FlashResume' should be called in order to resume the operation. Table 39 lists the Suspend State against to the flash block status. Table 39. Suspending State vs. C55 Status | suspendState | EHV | ERS | ESUS | PGM | PSUS | |--------------------|-----|-----|------|-----|------| | C55_SUS_NOTHING | Х | 0 | Х | 0 | Х | | C55_PGM_WRITE | 0 | 0 | Х | 1 | 0 | | C55_ERS_WRITE | 0 | 1 | 0 | 0 | Х | | C55_ESUS_PGM_WRITE | 0 | 1 | 1 | 1 | 0 | | suspendState | EHV | ERS | ESUS | PGM | PSUS | |---------------------|-----|-----|------|-----|------| | C55_PGM_SUS | 1 | 0 | Х | 1 | 0 | | C33_FGIW_303 | Х | 0 | Х | 1 | 1 | | | 1 | 1 | 0 | 0 | Х | | C55_ERS_SUS | Х | 1 | 1 | 0 | Х | | | Х | 1 | 1 | 0 | Х | | CEE EDS SHE DOM SHE | 1 | 1 | 1 | 1 | 0 | | C55_ERS_SUS_PGM_SUS | Х | 1 | 1 | 1 | 1 | Table 39. Suspending State vs. C55 Status (continued) The values of EHV, ERS, ESUS, PGM and PSUS represent the C55 status at the entry of 'FlashSuspend'. 0: Logic zero; 1: Logic one; X: Do-not-care. ### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. #### 2.7.10 FlashResume ### **Description** This function checks if there is any suspended erase or program operation on the C55 module, and resumes the suspended operation if there is any. ### **Prototype** ``` UINT32 FlashResume (PSSD_CONFIG pSSDConfig, UINT8* resumeState); ``` ### **Arguments** Table 40. Arguments for FlashResume | Argument | Description | Range | |-------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3<br>for more details. | | resumeState | Indicate the resume state of C55 module after the function being called. | All state values are listed in Table 42. | 30/51 DocID024757 Rev 3 #### **Return values** Table 41. Return values for FlashResume | Туре | Description | Possible values | |--------|-----------------------------------------|-----------------| | UINT32 | Successful completion of this function. | C55_OK | ### **Troubleshooting** None. #### **Comments** This function resumes any operation that may be suspended. For instance, if a program operation is in suspended state, it is resumed. If an erase operation is in suspended state, it is resumed too. If an erase-suspended program operation is in a suspended state, the program operation is resumed prior to resuming the erase operation. Table 42 defines and describes various resume states and associated resume codes. **Table 42. Resume State Definitions** | Code Name | Value | Description | |-----------------|-------|----------------------------------------------------------| | C55_RES_NOTHING | 20 | No program/erase operation to be resumed | | C55_RES_PGM | 21 | A program operation is resumed | | C55_RES_ERS | 22 | A erase operation is resumed | | C55_RES_ERS_PGM | 23 | A suspended erase-suspended program operation is resumed | ### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. ### 2.7.11 **GetLock** ### **Description** This function checks the block locking status of Low/Middle/High/256K address spaces in the C55 module via either main or alternate interface. ### **Prototype** ``` UINT32 GetLock (PSSD_CONFIG pSSDConfig, UINT8 blkLockIndicator, UINT32 *blkLockState); ``` # **Arguments** Table 43. Arguments for GetLock | Argument | Description | Range | | |------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3<br>for more details. | | | blkLockIndicator | Indicating the address space which determines the address space block locking register to be checked. | Refer to <i>Table 46</i> for valid values for this parameter. | | | blkLockState | Returns the blocks' locking status in the given address space | Bit mapped value indicating the locking status of the specified address space. 1: The block is locked from program/erase. 0: The block is ready for program/erase. | | ### **Return values** Table 44. Return values for GetLock | Туре | Description | Possible values | |--------|---------------------------------------|------------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK<br>C55_ERROR_BLOCK_INDICATOR<br>C55_ERROR_ALTERNATE | # **Troubleshooting** Table 45. Troubleshooting for GetLock | Returned Error Bits | Possible causes | Solution | | |-------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------|--| | C55_ERROR_BLOCK_I<br>NDICATOR | The input blkLockIndicator is invalid. | Set this argument to correct value listed in <i>Table 46</i> . | | | C55_ERROR_ALTERNA<br>TE | User calls this function to get lock status for 256K block space via alternate interface. | Alternate interface does not support for 256K block space. | | ### **Comments** Table 46 defines and describes various blkLockIndicator values. **Table 46. Lock Indicator Definitions** | Code Name | Value | Description | |----------------|-------|----------------------------------------------| | C55_BLOCK_LOW | 0 | Block lock protection of low address space. | | C55_BLOCK_MID | 1 | Block lock protection of mid address space. | | C55_BLOCK_HIGH | 2 | Block lock protection of high address space. | | Table 46. | Lock Inc | licator | Definitions | (continued) | |------------|-----------|---------|-------------|----------------------| | I abic To. | LOCK IIIC | iivatoi | | i Continuca <i>i</i> | | Code Name | Value | Description | |-----------------------|-------|---------------------------------------------------------------------------------------------------| | C55_BLOCK_256K_FIRST | 3 | Block lock protection of the first 256 K address space (from block 0 to block 31). | | C55_BLOCK_256K_SECOND | 4 | Block lock protection of the second 256 K address space (from block 32 to upper block numbering). | | C55_BLOCK_UTEST | 5 | Block lock protection of the UTest block. | The output parameter *blkLockState* returns a bit-mapped value indicating the block lock status of the specified address space. A main array block is locked from program/erase if its corresponding bit is set. The indicated address space determines the valid bits of *blkLockState*. For either Low/Mid/High/256K address spaces, if blocks corresponding to valid block lock state bits are not present (due to configuration or total memory size), values for these block lock state bits are always 1 because such blocks are locked by hardware on reset. These blocks cannot be unlocked by software with '*SetLock*' function. If user uses the alternate interface to get the lock protection for the 256 K address space, the error code C55\_ERROR\_ALTERNATE returns to indicate that the interface does not support this operation. The bit allocations of bklLockState for each address space correspond to the ones of the relevant lock registers as follows: Table 47. blkLockState in low address space | MSB | | | | | | | | |----------|----------------|-------------|-------------|-------------|-------------|-------------|--| | bit 31 | <br>bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | reserved | <br>LOWLOCK[4] | 64K block 0 | 32K block 1 | 32K block 0 | 16K block 1 | 16K block 0 | | Table 48. blkLockState in middle address space | MSD | | | | | | | | | |----------|----------------|------------|------------|------------|------------|--|--|--| | bit 31 | <br>bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | | | reserved | <br>LOWLOCK[4] | LOWLOCK[3] | LOWLOCK[2] | LOWLOCK[1] | LOWLOCK[0] | | | | Table 49, blkLockState in high address space | MSB | | | | | LSB | |----------|----------------|------------|------------|------------|------------| | bit 31 | <br>bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | reserved | <br>MIDLOCK[4] | MIDLOCK[3] | MIDLOCK[2] | MIDLOCK[1] | MIDLOCK[0] | #### Table 50. blkLockState in the first 256 K address space | MSB | | LSB | | | | | |----------|--|-------------|-------------|-------------|-------------|-------------| | bit 31 | | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | reserved | | HIGHLOCK[4] | HIGHLOCK[3] | HIGHLOCK[2] | HIGHLOCK[1] | HIGHLOCK[0] | ### Table 51. blkLockState in the second 256 K address space | MSB | | | | LSB | | | |----------|--|-------------|-------------|-------------|-------------|-------------| | bit 31 | | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | reserved | | 256KLOCK[4] | 256KLOCK[3] | 256KLOCK[2] | 256KLOCK[1] | 256KLOCK[0] | ### Table 52. blkLockState in UTest block space | MSB | | | | | | LSB | |----------|--------------|----------|----------|-----|----------|--------| | bit 31 | <br>bit 16 | bit 15 | bit 14 | | bit 1 | bit 0 | | reserved | <br>reserved | reserved | reserved | ••• | reserved | TSLOCK | ### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. ### 2.7.12 SetLock ### **Description** This function sets the block lock state for Low/Middle/High/256K address space on the C55 module to protect them from program/erase via either main or alternate interface. ### **Prototype** UINT32 SetLock (PSSD\_CONFIG pSSDConfig, UINT8 blkLockIndicator, UINT32 blkLockState); ### **Arguments** Table 53. Arguments for SetLock | Argument | Description | Range | |------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-dependent. Please refer to <i>Section 2.3</i> for more details. | Table 53. Arguments for SetLock | Argument | Description | Range | |-------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | blkl ockladicator | | Refer to <i>Table 46</i> for valid codes for this parameter. | | blkLockState | The block locks to be set to the specified address space and protection level. | Bit mapped value indicating the lock status of the specified address space. 1: The block is locked from program/erase. 0: The block is ready for program/erase | ### **Return values** Table 54. Return values for SetLock | Туре | Description | Possible values | |--------|---------------------------------------|------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK C55_ERROR_BLOCK_INDICATOR C55_ERROR_ALTERNATE | ### **Troubleshooting** Table 55. Troubleshooting for SetLock | Returned Error Bits | Possible causes | Solution | | | |-------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--| | C55_ERROR_BLOCK_INDICA<br>TOR | The input blkLockIndicator is invalid. | Set this argument to correct value listed in <i>Table 46</i> . | | | | C55_ERROR_ALTERNATE | User calls this function to set lock for 256 K block space via alternate interface. | Alternate interface does not support for 256 K block space. | | | ### **Comments** See 'GetLock' API. ### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. # 2.7.13 OverPgmProtGetStatus ### **Description** This function returns the over-program protection status via either main or alternate interface. This value shows the blocks that are protected from being over programmed. #### **Prototype** UINT32 OverPgmProtGetStatus(PSSD\_CONFIG pSSDConfig, ``` UINT8 blkProtIndicator, UINT32 *blkProtState); ``` ### **Arguments** Table 56. Arguments for OverPgmProtGetStatus | Argument | Description | Range | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | pSSDConfig Structure | | The values in this structure are chip-<br>dependent. Please refer to Section 2.3<br>for more details. | | blkProtIndicator | The block indicator to get over-<br>program protection status. This<br>argument determines which over-<br>program protection register need to be<br>accessed by this function. | The valid value for this argument is as same as that of blkLockIndicator argument in 'SetLock' function. | | 1,45 | | Bit-mapped value. 1: The block is protected from over-program. 0: The block is ready for over-program. | #### **Return values** Table 57. Return values for OverPgmProtGetStatus | Туре | Description | Possible values | |--------|---------------------------------------|------------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK<br>C55_ERROR_BLOCK_INDICATOR<br>C55_ERROR_ALTERNATE | ### **Troubleshooting** Table 58. Troubleshooting for OverPgmProtGetStatus | Returned Error Bits | Possible causes | Solution | | | |-------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--| | C55_ERROR_BLOCK_INDIC<br>ATOR | The input blkProtIndicator is invalid. | Set this argument to correct value listed in <i>Table 46</i> . | | | | C55_ERROR_ALTERNATE | User calls this function to get over-program protection status via alternate interface. | Alternate interface does not support this operation. | | | #### **Comments** If user uses the alternate interface to get the over program protection status for the 256 K address space, the error code C55\_ERROR\_ALTERNATE is returned to indicate that the interface does not support this operation. The *blkProtState* is bit map allocation and it has the same definition as the *blkLockState* of '*GetLock*' function. See '*GetLock*' function for more details. 36/51 DocID024757 Rev 3 #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. #### 2.8 User Test Mode Functions #### 2.8.1 FlashArrayIntegrityCheck #### **Description** This function checks the array integrity of the flash via main interface. The user specified address sequence is used for array integrity reads and the operation is done on the specified blocks. The MISR values calculated by the hardware is compared with the values passed by the user, if they are not the same, then an error code is returned. In order to support asynchronous design, this function stores the necessary information to "pCtxData" (ex: user provided MISR value) and terminates without waiting for completion of this operation. User should call 'FlashCheckStatus' to check the on-going status of this function. Once finished, it makes a comparison between MISR values provided by the user, that are currently stored in "pCtxData" and MISR values generated by hardware and it finally returns an appropriate code according to this compared result. #### **Prototype** ``` UINT32 FlashArrayIntegrityCheck(PSSD_CONFIG pSSDConfig, UINT32 lowEnabledBlocks, UINT32 midEnabledBlocks, UINT32 highEnabledBlocks, N256K_BLOCK_SEL n256KEnabledBlocks, UINT8 breakOption, UINT8 addrSeq, PMISR pMisrValue, PCONTEXT DATA pCtxData); ``` #### **Arguments** Table 59. Arguments for FlashArrayIntegrityCheck | Argument | Description | Range | |------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD<br>Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3 for<br>more details. | | lowEnabledBlocks | To select the array blocks in low address space for checking. | Refer to 'FlashErase' for details. | | midEnabledBlocks | To select the array blocks in mid address space for checking. | Refer to 'FlashErase' for details. | Table 59. Arguments for FlashArrayIntegrityCheck (continued) | Argument | Description | Range | |--------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | highEnabledBlocks | To select the array blocks in high address space for checking. | Refer to 'FlashErase' for details. | | n256KEnabledBlocks | To select the array blocks in 256K address space for checking. | Refer to 'FlashErase' for details. | | breakOption | To specify an option to allow stopping the operation on errors. | Must be one of the values: - C55_BREAK_NONE - C55 BREAK_ON_DBD (stop the operation on Double Bit Detection) - C55_BREAK_ON_DBD_SBC (stop the operation on Double Bit Detection or Single Bit Correction) | | addrSeq | To determine the address sequence to be used during array integrity checks. | Must be one of below values: - C55_ADDR_SEQ_PROPRIETARY: this is meant to replicate sequences normal "user" code follows, and thoroughly check the read propagation paths. This sequence is proprietary - C55_ADDR_SEQ_LINEAR: this is just logically sequential. It should be noted that the time to run a sequential sequence is significantly shorter than the time to run the proprietary sequence. | | pMISRValue | Address of a MISR structure contains the MISR values calculated by offline tool. | The individual MISR words can range from 0x000000000 - 0xFFFFFFFF | | pCtxData | Address of a context data structure. | A data structure for storing context variables | #### **Return values** Table 60. Return values for FlashArrayIntegrityCheck | Туре | Description | Possible values | |--------|---------------------------------------|------------------------------------------------------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK C55_ERROR_ADDR_SEQ C55_ERROR_NO_BLOCK C55_ERROR_MISMATCH C55_ERROR_ALTERNATE C55_ERROR_ENABLE | #### **Troubleshooting** The trouble shooting given here comprises hardware errors and input parameter error. 38/51 DocID024757 Rev 3 Table 61. Troubleshooting for FlashArrayIntegrityCheck | Returned Error Bits | Possible causes | Solution | |---------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C55_ERROR_MISMATCH | The MISR values calculated by the user are incorrect. | Re-calculate the MISR values using the correct Data and address sequence. | | C35_EKKOK_WIGWATCTT | The MISR values calculated by the Hardware are incorrect. | Hardware Error. | | C55_ERROR_NO_BLOCK | None of the Blocks are<br>enabled for Array<br>Integrity Check | Enable any of the blocks using variables lowEnabledBlocks, midEnabledBlocks, highEnabledBlocks or n256KEnabledBlocks. | | C55_ERROR_ADDR_SEQ | User provides invalid address sequence input argument. | The address sequence input argument must be either proprietary (C55_ADDR_SEQ_PROPRIETARY) or sequential (C55_ADDR_SEQ_LINEAR). Any other value is unacceptable. | | C55_ERROR_ALTERNATE | User calls this function via alternate interface. | Alternate interface does not support this operation. | | C55_ERROR_ENABLE | UTE bit cannot be set properly. | It is impossible to enable user test mode function if any program/erase operation is going on. Thus, please make sure to clear PGM/ERS before invoking user test mode function. | #### **Comments** The inputs lowEnabledBlocks, midEnabledBlocks, highEnabledBlocks and n256kEnabledBlock are bit-mapped arguments that are used to select the blocks to be evaluated in the Low/Mid/High/256K address spaces of the main array. The selection of the blocks of the main array is determined by setting/clearing the corresponding bit in lowEnabledBlocks, midEnabledBlocks, highEnabledBlocks or n256KEnabledBlocks. For diagrams of block bit-map definitions of *lowEnabledBlocks*, *midEnabledBlocks*, In case user specifies a break option other than C55\_BREAK\_NONE, the function stops immediately if any Double Bit Detection or Single Bit Correction occurs. It is possible to resume the operation by calling 'FlashArrayIntegrityResume' or start a new array integrity check. If no blocks are enabled the C55\_ERROR\_NO\_BLOCK error code is returned. If user calls this function via alternate interface, the C55\_ERROR\_ALTERNATE error code is returned. This function does not support the array integrity check on UTest block. #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. #### 2.8.2 FlashArrayIntegritySuspend #### **Description** This function checks if there is an on-going array integrity check of the flash and suspends it via main interface. #### **Prototype** UINT32 FlashArrayIntegritySuspend (PSSD\_CONFIG pSSDConfig, UINT8 \*suspendState); #### **Arguments** Table 62. Arguments for FlashArrayIntegritySuspend | Argument | Description | Range | |--------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3 for<br>more details. | | suspendState | Indicate the suspend state on user test mode after calling the function. | All state values are enumerated in Table 65 | #### Return values Table 63. Return values for FlashArrayIntegritySuspend | Туре | Description | Possible values | |--------|----------------------------------|-------------------------------| | UINT32 | Successful completion error code | C55_OK<br>C55_ERROR_ALTERNATE | #### **Troubleshooting** Table 64. Troubleshooting for FlashArrayIntegritySuspend | Returned Error Bits | Possible causes | Solution | |---------------------|-----------------|------------------------------------------------------| | C55_ERROR_ALTERNATE | | Alternate interface does not support this operation. | #### **Comments** If user calls this function via alternate interface, a return code of C55\_ERROR\_ALTERNATE returns without doing any operation. Table 65 defines and describes various suspend states and associated suspend codes. **Table 65. Suspend State Definitions** | Argument | Code | Description | |-------------------|------|----------------------------------------------------------------------| | C55_SUS_NOTHING | 10 | There is no array integrity check/margin read operation in-progress. | | C55_USER_TEST_SUS | 17 | The user test operation is in suspended state. | This function should be used together with 'FlashArrayIntegrityResume'. If suspendState is C55\_UTEST\_SUS, then 'FlashArrayIntegrityResume' should be called in order to resume the operation. #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. #### 2.8.3 FlashArrayIntegrityResume #### **Description** This function checks if there is an on-going array integrity check of the suspended flash and resumes it via main interface. #### **Prototype** UINT32 FlashArrayIntegrityResume (PSSD\_CONFIG pSSDConfig, UINT8 \*resumeState); #### **Arguments** Table 66. Arguments for FlashArrayIntegrityResume | Argument | Description | Range | |-------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3<br>for more details. | | resumeState | Indicate the resume state on user's test mode after calling the function. | All state values are enumerated in Table 69. | #### **Return values** Table 67. Return values for FlashArrayIntegrityResume | Туре | Description | Possible values | |--------|--------------------------------------|-------------------------------| | UINT32 | Successful completion or error code. | C55_OK<br>C55_ERROR_ALTERNATE | #### **Troubleshooting** Table 68. Troubleshooting for FlashArrayIntegrityResume | Returned Error Bits Possible causes Solution | | Solution | |----------------------------------------------|---------------------------------------------------|------------------------------------------------------| | C55_ERROR_ALTERNATE | User calls this function via alternate interface. | Alternate interface does not support this operation. | #### **Comments** If user calls this function via alternate interface, a return code of C55\_ERROR\_ALTERNATE returns without doing any operation. This function can also be used to resume an array integrity check/margin read check when it is stopped by a Double Bit Detection or a Single Bit Correction. Table 69 defines and describes various resume states and associated resume codes. **Table 69. Resume State Definitions** | Argument | Code | Description | |-------------------|------|--------------------------------------------------------------------| | C55_RES_NOTHING | 20 | There is no array integrity check/margin read operation suspended. | | C55_RES_USER_TEST | 24 | The user test operation is in-progress state. | #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. #### 2.8.4 UserMarginReadCheck #### **Description** This function checks the user margin reads of the flash via main interface. The user specified margin level is used for reads and the operation is done on the specified blocks. The MISR values calculated by the hardware are compared with the values passed by the user, if they are not the same, then an error code is returned. In order to support asynchronous design, this function stores the necessary information to "pCtxData" (for example user provided MISR value) and terminates without waiting for completion of this operation. User should call 'FlashCheckStatus' to check the on-going status of this function. Once finished, it makes a comparison between MISR values provided by the user which are currently stored in "pCtxData" and MISR values generated by hardware and returns an appropriate code according to this compared result. #### **Prototype** UINT32 UserMarginReadCheck (PSSD\_CONFIG pSSDConfig, UINT32 lowEnabledBlocks, UINT32 midEnabledBlocks, UINT32 highEnabledBlocks, N256K BLOCK SEL n256KbEnabledBlocks, ``` UINT8 breakOption, UINT8 marginLevel, PMISR pMisrValue, PCONTEXT_DATA pCtxData); ``` ### **Arguments** Table 70. Arguments for UserMarginReadCheck | Argument | Description | Range | |--------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | pSSDConfig | Pointer to the SSD<br>Configuration Structure. | The values in this structure are chip-<br>dependent. Please refer to Section 2.3<br>for more details. | | IowEnabledBlocks | To select the array blocks in low address space for checking. | Refer to 'FlashErase' for details. | | midEnabledBlocks | To select the array blocks in mid address space for being evaluated. | Refer to 'FlashErase' for details. | | highEnabledBlocks | To select the array blocks in high address space for being evaluated. | Refer to 'FlashErase' for details. | | n256KEnabledBlocks | To select the array blocks in 256K address space for being evaluated. | Refer to 'FlashErase' for details. | | breakOption | To specify an option to allow stopping the operation on errors. | Refer to 'FlashArrayIntegrityCheck' for details. | | marginLevel | To determine the margin level to be used during margin read checks. | Selects the margin level that is being checked. Must be one of the values: C55_MARGIN_LEVEL_ERASE C55_MARGIN_LEVEL_PROGRAM | | pMISRValue | Address of a MISR structure contains the MISR values calculated by the user. | Refer to 'FlashArrayIntegrityCheck' for details. | | pCtxData | Address of a context data structure. | A data structure for storing context variables | #### **Return values** Table 71. Return values for UserMarginReadCheck | Туре | Description | Possible values | |--------|---------------------------------------|---------------------------------------------------------------------------------------------------------| | UINT32 | Successful completion or error value. | C55_OK C55_ERROR_ALTERNATE C55_ERROR_MARGIN_LEVEL C55_ERROR_NO_BLOCK C55_ERROR_MISMATCH EE_ERROR_ENABLE | #### **Troubleshooting** Table 72. Troubleshooting for UserMarginReadCheck | Returned Error Bits | Possible causes | Solution | |------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OFF EDDOR MISMATCH | The MISR values calculated by the user are incorrect. | Re-calculate the MISR values using the correct Data and margin level. | | C55_ERROR_MISMATCH | The MISR values calculated by the Hardware are incorrect. | Hardware Error. | | C55_ERROR_NO_BLOCK | None of the Blocks are enabled for Factory Margin Read Check | Enable any of the blocks using variables lowEnabledBlocks, midEnabledBlocks, highEnabledBlocks and n256KEnabledBlocks | | C55_ERROR_MARGIN_LEVEL | User provides invalid margin level. | The margin level input argument must be either program level (C55_MARGIN_LEVEL_PROGRAM) or erase level (C55_MARGIN_LEVEL_ERASE). Any other value is unacceptable. | | C55_ERROR_ALTERNATE | User calls this function via alternate interface. | Alternate interface does not support this operation. | | C55_ERROR_ENABLE | UTE bit cannot be set properly. | It is impossible to enable user test mode function if any program/erase operation is going on. Thus, please make sure to clear PGM/ERS before invoking user test mode function. | #### **Comments** Refer to 'FlashArrayIntegrityCheck' for details. #### **Assumptions** It assumes that the flash block is initialized using a 'FlashInit' API. 44/51 DocID024757 Rev 3 UM1643 Functions ## 3 Functions ## 3.1 Code sizes and stack usage Table 73. Code Size and Stack Usage for SPC57EM80xx | API name | Code size<br>(In Bytes) | Stack usage (In Bytes) | |------------------------------|-------------------------|------------------------| | FlashInit() | 192 | 48 | | FlashProgram() | 312 | 96 | | ProgramVerify() | 184 | 80 | | FlashErase() | 440 | 80 | | FlashEraseAlternate() | 110 | N/A | | FlashCheckStatus() | 858 | 80 | | BlankCheck () | 154 | 64 | | CheckSum() | 160 | 64 | | FlashSuspend() | 240 | 48 | | FlashResume() | 162 | 64 | | GetLock() | 322 | 96 | | SetLock() | 326 | 80 | | OverPgmProtGetStatus() | 282 | 80 | | FlashArrayIntegrityCheck() | 598 | 112 | | FlashArrayIntegrityResume() | 182 | 64 | | FlashArrayIntegritySuspend() | 126 | 48 | | UserMarginReadCheck() | 620 | 112 | Note: Code size is measured on Diab compiler with version 5.7.0.0 on vle mode and SPC57EM80xx is selected. Stack size is measured on CodeWarrior compiler v2.7 on SPC57EM80xx. #### 3.2 Write/Erase times Table 74. Write/Erase times for SPC57EM80xx | Operation | Time (ms) | |-----------------------------------------------------|-------------| | FlashProgram (PROGRAMMABLE_SIZE = 128) | 0.128444444 | | ProgramVerify (NUM_WORDS_PROGRAM_VERIFY_CYCLE = 80) | 0.282888889 | | CheckSum (NUM_WORDS_CHECK_SUM_CYCLE = 120) | 0.282444444 | Functions UM1643 Table 74. Write/Erase times for SPC57EM80xx (continued) | Operation | Time (ms) | |-----------------------------------------------|-------------| | FlashErase (one block) | 0.031481481 | | BlankCheck (NUM_WORDS_BLANK_CHECK_CYCLE = 90) | 0.314962963 | Note: The timing values are measured on SPC57EM80xx device with 13.5 MHz of system clock and on VLE mode. Table 75. Write/Erase Times for SPC57EM80xx | Operation | Time (ms) | |-----------------------------------------------------|-----------| | FlashProgram (PROGRAMMABLE_SIZE = 128) | 0.0192 | | ProgramVerify (NUM_WORDS_PROGRAM_VERIFY_CYCLE = 80) | 0.038225 | | CheckSum (NUM_WORDS_CHECK_SUM_CYCLE = 120) | 0.041325 | | FlashErase (one block) | 0.00475 | | BlankCheck (NUM_WORDS_BLANK_CHECK_CYCLE = 90) | 0.042525 | Note: The timing values are measured on SPC57EM80xx device with 80MHz of system clock and on VLE mode. ## Appendix A System requirements The C55 SSD is designed to support a single C55 flash module embedded on microcontrollers. Before using this SSD on a different derivative microcontroller, user has to provide the information specific to the derivative through a configuration. *Table 76* provides the hardware/tool which is necessary for using this driver. Table 76. System requirements | Tool Name | Description | Version No | |-----------------------|------------------|------------| | CodeWarrior IDE | Development tool | 2.7 | | Diab PowerPC compiler | Compiler | 5.7.0.0 | | GreenHills | Development tool | 5.1.6C | | P/E | Debugger | | Acronyms UM1643 # Appendix B Acronyms Table 77. Acronyms | Abbreviation | Complete name | | |--------------|-----------------------------------|--| | API | Application Programming Interface | | | BIU | Bus Interface Unit | | | ECC | Error Correction Code | | | EVB | Evaluation Board | | | RWW | Read While Write | | | SSD | Standard Software Driver | | UM1643 Document reference # Appendix C Document reference SPC57EM80xx - 32-bit Power Architecture<sup>®</sup> based MCU with up to 4 Mbyte Flash and 304 Kbyte RAM memories (RM0314, DOC ID022530) Revision history UM1643 # **Revision history** Table 78. Document revision history | Date | Revision | Changes | |--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 07-June-2013 | 1 | Initial release. | | 17-Sep-2013 | 2 | Updated Disclaimer. | | 02-Feb-2015 | 3 | Updated Table 7: Return codes, Table 10: Arguments for FlashErase, Table 11: Return values for FlashErase, Table 12: Troubleshooting for FlashErase, Table 13: Bit allocation for low block select argument, Table 14: Bit allocation for middle block select argument, Table 15: Bit allocation for blocks in high address space, Table 16: Bit allocation for first 256K block select argument, Table 17: Bit allocation for second256K block select argument, Table 25: Return values for FlashProgram, Table 26: Troubleshooting for FlashProgram, Table 47: blkLockState in low address space, Table 48: blkLockState in middle address space, Table 49: blkLockState in high address space, Table 50: blkLockState in the first 256 K address space, Table 60: Return values for FlashArrayIntegrityCheck, Table 61: Troubleshooting for FlashArrayIntegrityCheck, Table 71: Return values for UserMarginReadCheck, Table 72: Troubleshooting for UserMarginReadCheck. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved