

# AN2340 Application note

# ST10 RPD pin: Functionality during Reset and Power Down mode

### Introduction

RPD is a dedicated timing pin for the return from Power Down circuit. Additionally, when this pin is recognized low, a reset event is taken as asynchronous. This note gives advice on configuring the external circuitry connected to the RPD in order to make it work properly.

The information contained in this document is valid for ST10F27x, ST10R27x, ST10F25x and ST10F296.

September 2013 Rev 2 1/10

RPD functionality AN2340

# 1 RPD functionality

RPD is a dual purpose dedicated pin. This section covers its functionality.

## 1.1 System reset and startup

Several ST10 reset events that may occur are summarized in the following table:

Table 1. Reset event definition

| Reset Source                     | Flag <sup>(1)</sup> | RPD<br>Status | Conditions                                                                                                     |  |  |  |  |  |
|----------------------------------|---------------------|---------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Power-on reset                   | PONR                | Low           | Power-on                                                                                                       |  |  |  |  |  |
| Asynchronous hardware reset      | LHWR                | Low           | t <sub>RSTIN</sub> > 500ns                                                                                     |  |  |  |  |  |
| Synchronous long hardware reset  | LIVVK               | High          | t <sub>RSTIN</sub> > (1032 + 12) TCL + max (4 TCL, 500ns)                                                      |  |  |  |  |  |
| Synchronous short hardware reset | SHWR                | High          | $t_{\overline{RSTIN}} > max (4 TCL, 500ns)$<br>$t_{\overline{RSTIN}} \le (1032 + 12) TCL + max (4 TCL, 500ns)$ |  |  |  |  |  |
| Watchdog timer reset             | WDTR                | (2)           | WDT overflow                                                                                                   |  |  |  |  |  |
| Software reset                   | SWR                 | (2)           | SRST instruction execution                                                                                     |  |  |  |  |  |

<sup>1.</sup> Flags can be read in the WDTCON register

Therefore, roughly, the RPD pin level distinguishes between an asynchronous (low level) and a synchronous reset (high level). The main difference between these two kinds of reset is that the first immediately cancels pending internal hold states and if any, it aborts all internal/external bus cycles whereas in the synchronous reset, after RSTIN level is detected, a short duration of a maximum of 12 TCL (six periods of CPU clock) elapses, during which pending internal hold states are cancelled and the current internal access cycle, if any, is completed. For this reason, if an asynchronous reset occurs during a read or write phase in internal memories, the content of the memory itself could be corrupted. To avoid this, synchronous reset usage is strongly recommended.

However, the asynchronous reset must be used during the power-on of the device. Depending on crystal or resonator frequency, the on-chip oscillator needs about 1ms to 10ms to stabilize with an already stable  $V_{DD}$ . The logic of the ST10 does not need a stabilized clock signal to detect an asynchronous reset and is therefore suitable for power-on conditions.

On the contrary, the reset state machine needs a stabilized clock to operate correctly. According to the length of pulse on RSTIN, the synchronous reset may be recognized as

2/10

<sup>2.</sup> The RPD status has no influence unless Bidirectional Reset is activated (bit BDRSTEN in SYSCON): RPD low inhibits the Bidirectional reset on SW and WDT reset events, that is RSTIN is not activated.

AN2340 RPD functionality

long or short. Long and Short synchronous reset differs by the start-up configuration bits latched:

- Long synchronous reset latches the entire Port0 configuration, including clock frequency selection (P0[15:13])
- Short synchronous reset ignores the bits P0[15:13] and the same clock frequency is applied.

Refer to the product documentation for a full description of the reset mechanism.

The RSTIN pin is an input of the device that can be configured as output that shows a low level during the internal reset condition. This is called the bidirectional reset and is enabled by setting the BDRSTEN bit in the SYSCON register.

When enabled, the open drain of the RSTIN pin is activated, pulling down the reset signal for the duration of the internal reset sequence (synchronous/asynchronous hardware, synchronous software and synchronous watchdog timer resets). At the end of the internal reset sequence (1024 TCL) the pull-down is released.

The figure below shows a simplified reset circuitry scheme. Please refer to the product user manual for more details and timings related to system reset.



Figure 1. Internal (simplified) reset circuitry

RPD functionality AN2340

### 1.2 Power down

To reduce power consumption, the microcontroller can be switched to Power Down mode. Clocking of all internal blocks is stopped, the contents of the internal RAM, however, are preserved through the voltage supplied via the  $V_{DD}$  pins (and on-chip voltage regulator).

The ST10 provides two different operating Power Down modes:

- Protected Power Down mode
- Interruptible Power Down mode

The Power Down operating mode is selected by the bit PWDCFG in the SYSCON register.

In the first case, the Power Down mode can only be entered if the  $\overline{\text{NMI}}$  (Non Maskable Interrupt) pin is externally pulled low while the PWRDN instruction is executed and the only way to exit the Power Down mode is with an external hardware reset.

In the second case, the Power Down mode can be entered if enabled Fast External Interrupt pins (EXxIN pins, alternate functions of Port 2 pins, with x = 7...0) are in their inactive level. This inactive level is configured with the EXIxES bit field in the EXICON register, as follows:

| EXICO | )N (F1 | F1C0H / E0H) |     |     |     | ESFR   |   |        |   |     |     | Reset value: 0000H |     |     |     |
|-------|--------|--------------|-----|-----|-----|--------|---|--------|---|-----|-----|--------------------|-----|-----|-----|
| 15    | 14     | 13           | 12  | 11  | 10  | 9      | 8 | 7      | 6 | 5   | 4   | 3                  | 2   | 1   | 0   |
| EXI   | 7ES    | EXI          | 6ES | EXI | 5ES | S EXI4 |   | EXI3ES |   | EXI | 2ES | EXI                | 1ES | EXI | 0ES |
| R\    | W      | R'           | W   | R   | W   | RW     |   | RW     |   | RW  |     | RW                 |     | RW  |     |

| Bit              | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXIXES<br>(x=70) | External Interrupt x Edge Selection Field (x=70)  '00': Fast external interrupts disabled: Standard mode.  EXXIN pin not taken into account for entering/exiting Power Down mode.  '01': Interrupt on positive edge (rising).  Enter Power Down mode if EX/IN = '0', exit if EXXIN = '1' (referred to as 'high' active level)  '10': Interrupt on negative edge (falling).  Enter Power Down mode if EX/IN = '1', exit if EXXIN = '0' (referred to as 'low' active level)  '11': Interrupt on any edge (rising or falling).  Always enter Power Down mode, exit if EXXIN level changed. |

Interruptible Power Down mode can be exited by asserting either RSTIN or one of the enabled EXXIN pins (Fast External Interrupt).

AN2340 RPD functionality



Figure 2. Simplified power down exit circuitry

#### **External RPD circuitry examples** 2

To ensure that both functions explained in the previous chapter work correctly, external circuitry must be connected to the RPD.

#### 2.1 **RC** network

A simple RC network can be connected to the RPD pin leading to correct behavior both during system reset and return from power down. The cases will be analyzed separately considering that the resistance R and the capacitor C are connected as in Figure 3.

#### 2.1.1 System reset

On power-up, the logical low level on the RPD pin forces an asynchronous hardware reset when RSTIN is asserted low (see Figure 1). The external pull-up R will then charge the capacitor C. Note that an internal pull-down device on the RPD pin is turned on when the RSTIN pin is low, and causes the external capacitor (C) to begin discharging at a typical rate of 100 to 200µA. With this mechanism, after a power-up reset, short low pulses applied on RSTIN produce synchronous hardware reset. If RSTIN is asserted longer than the time needed for C to be discharged by the internal pull-down device, then the device is forced into an asynchronous reset.

#### 2.1.2 **Return from power down**

To exit Power Down mode with external interrupt, an EXxIN pin must be asserted for at least 40ns (x = 7...0). This signal enables the internal main oscillator (if not already running) and PLL circuitry, and also turns on the internal weak pull-down on RPD pin. The discharging of the external capacitor C provides a delay that allows the oscillator and PLL circuits to stabilize before the internal CPU and Peripheral clocks are enabled. When the voltage on the RPD pin drops below the threshold voltage, the CPU and Peripheral clocks are enabled and the device resumes code execution (see Figure 2 on page 5).



Figure 3. RPD pin: Internal (simplified) and external circuitry

### 2.1.3 RC network sizing

To calculate the external C value, we will suppose that a time T is required to stabilize the oscillator and PLL circuit. Regarding a generic inverter I/O characteristic, the output level  $V_0$  of that inverter can be considered high as long as the input level  $V_i$  is higher than its  $V_{IHmin}$  (see *Figure 4: Generic inverter I/O characteristics*).





In the same way, as long as RPD voltage is higher than  $V_{IH1}$ , CPU and peripherals are not fed with any clock (*Figure 2: Simplified power down exit circuitry*). Therefore, the capacitor value must be chosen to maintain the voltage above  $V_{IH1}$  for at least the time  $T_{restart}$  required by PLL and the oscillator (also input hysteresis on RPD pin  $V_{HYS4}$  must be considered).

Using the simple formula that controls the discharge of capacitor C, we obtain:

$$C = \frac{Ipulldown \cdot Trestart}{VDD - (VIH1 - VHYS4)}$$

where I<sub>pulldown</sub> is the current that flows internally through the weak pull-down.

Supposing V<sub>DD</sub> = 5V, since (see product datasheet) V<sub>IH1</sub> = 3.5V, V<sub>HYS4min</sub> = 500 mV, V<sub>HYS4max</sub> = 1500 mV, I<sub>pulldown</sub> = 200 $\mu$ A and T<sub>restart</sub> = 10.2ms (crystal oscillator + PLL), it follows:

$$C = \frac{Ipulldown \cdot Trestart}{VDD - (VIH1 - VHYS4min)} = \frac{200 \cdot 10^{-6} \cdot 10, \ 2 \cdot 10^{-3}}{2} \sim 1 \mu F$$

As during reset a pull-down is activated on the RPD pin, the capacitor C will be discharged. Subsequently the voltage will drop, causing the RPD pin to be seen at a low level. Therefore, an asynchronous reset will be detected.

 Pulse length
 Event

  $t_{RSTIN} <= 500 ns$  No effect (filtered)

  $500 ns < t_{RSTIN} < 512 \text{ CPU clock cycles}$  Short synchronous reset

  $512 \text{ CPU clock cycles} < t_{RSTIN} < 10 ms$  Long synchronous reset

  $t_{RSTIN} > 10 ms$  Asynchronous reset

Table 2. RSTIN pulse length and reset events in presence of an RC network

The value of the resistance R, instead, is linked to the time needed to charge the capacitor C. Normally  $220K\Omega < R < 1M\Omega$ 

## 2.2 Alternate configuration

If both synchronous reset and interruptible power down modes are not required, it is possible to connect the RPD pin to ground, directly or through a resistance.

Figure 5. RPD pin connected to ground



The internal pull-up is sized to allow a direct connection to ground without any problem to the internal circuitry.

As already explained, with this kind of connection, any pulse longer than 500ns on the RSTIN pin leads to an asynchronous reset. Moreover, it is not advised to use an interruptible power-down.

AN2340 Revision history

# 3 Revision history

Table 3. Document revision history

| Date        | Revision | Changes             |
|-------------|----------|---------------------|
| 30-Mar-2006 | 1        | Initial release.    |
| 24-Sep-2013 | 2        | Updated Disclaimer. |

### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID12234 Rev 2