

# AN3002 Application note

Description of the M24LRxx-R and M24LRxxE-R dual interface memory's password protection mechanism

## **Description**

The M24LRxx-R or M24LRxxE-R device is a dual-interface, electrically erasable programmable memory (EEPROM). It features an  $I^2C$  interface and can be operated from a  $V_{CC}$  power supply. It is also a contactless memory powered by the received electromagnetic carrier wave.

The M24LRxx-R or M24LRxxE-R is organized as  $8192 \times 8$  bits in the I<sup>2</sup>C mode and as 2048  $\times$  32 bits in the ISO 15693 and ISO 18000-3 mode 1 RF mode.

Figure 1. M24LRxx block diagram



Table 1 lists the products concerned by this application note.

Table 1. Applicable products

| Туре                   | Applicable products   |
|------------------------|-----------------------|
| Dual interface EEPROMs | M24LRxx-R, M24LRxxE-R |

Note: The standard M24LRxx-R and energy-harvesting M24LRxxE-R devices will be referred to as M24LRxx devices throughout the document.

October 2012 Doc ID 15912 Rev 2 1/22

Contents AN3002

# **Contents**

| 1 | User memory organization      |           |                                                       |    |  |  |
|---|-------------------------------|-----------|-------------------------------------------------------|----|--|--|
| 2 | I <sup>2</sup> C <sub>I</sub> | passwo    | rd mechanisms                                         | 7  |  |  |
|   | 2.1                           | M24LF     | Rxx I2C password security                             | 7  |  |  |
|   |                               | 2.1.1     | I <sup>2</sup> C Present Password command description | 7  |  |  |
|   |                               | 2.1.2     | I2C Write Password command description                | 8  |  |  |
| 3 | RF p                          | oasswor   | rd mechanisms                                         | 10 |  |  |
| 4 | M24                           | LRxx's    | conditional memory access                             | 13 |  |  |
|   | 4.1                           | M24LF     | Rxx's conditional memory access using passwords       | 13 |  |  |
|   |                               | 4.1.1     | I <sup>2</sup> C access                               | 13 |  |  |
|   |                               | 4.1.2     | RF access                                             |    |  |  |
|   |                               | 4.1.3     | Mixed RF and I <sup>2</sup> C access                  | 19 |  |  |
| 5 | Revi                          | ision his | story                                                 | 21 |  |  |

AN3002 List of tables

# List of tables

| Table 1.  | Applicable products                                                                      | 1  |
|-----------|------------------------------------------------------------------------------------------|----|
| Table 2.  | I2C_Write_Lock bit                                                                       | 7  |
| Table 3.  | Sector security status byte area                                                         | 10 |
| Table 4.  | Sector security status byte organization                                                 | 10 |
| Table 5.  | Read / Write protection bit setting                                                      | 11 |
| Table 6.  | Password Control bits                                                                    | 11 |
| Table 7.  | Password system area                                                                     | 11 |
| Table 8.  | I2C_Write_Lock bit                                                                       | 13 |
| Table 9.  | I <sup>2</sup> C memory access condition at power on                                     | 14 |
| Table 10. | I <sup>2</sup> C memory access condition after a valid I <sup>2</sup> C Present Password | 15 |
| Table 11. | I2C_Write_Lock bit update                                                                | 15 |
| Table 12. | I <sup>2</sup> C memory access condition at next power on                                | 15 |
| Table 13. | RF memory access conditions at power-on                                                  | 16 |
| Table 14. | RF memory access condition after a valid Present-sector Password                         |    |
| Table 15  | Document revision history                                                                | 21 |

List of figures AN3002

# **List of figures**

| Figure 1.  | M24LRxx block diagram                                                          | . 1 |
|------------|--------------------------------------------------------------------------------|-----|
| Figure 2.  | Memory sector organization                                                     | . 5 |
| Figure 3.  | I <sup>2</sup> C Present Password command                                      | . 8 |
| Figure 4.  | I <sup>2</sup> C Write Password command                                        | . 9 |
| Figure 5.  | M24LRxx memory sharing concept                                                 | 13  |
| Figure 6.  | RF multiple password memory access condition at power-up                       | 18  |
| Figure 7.  | RF multiple password memory access condition after password 1 presentation     | 18  |
| Figure 8.  | RF multiple password memory access condition after password 2 presentation     | 19  |
| Figure 9.  | M24LRxx RF and I <sup>2</sup> C access condition mix                           | 20  |
| Figure 10. | Example of an RF capability extension in an application running with an EEPROM | 20  |

# 1 User memory organization

The M24LRxx is divided into 64 sectors of 32 blocks of 32 bits. *Figure 2* shows the memory sector organization. Each sector can be individually read- and/or write-protected using a specific password command. Read and write operations are possible if the addressed data is not in a protected sector.

The M24LRxx also has a 64-bit block that is used to store the 64-bit unique identifier (UID). The UID is compliant with the ISO 15963 description, and its value is used during the anticollision sequence (Inventory). This block is not accessible by the user and its value is written by ST on the production line.

The M24LRxx includes an AFI register that stores the application family identifier, and a DSFID register that stores the data storage family identifier used in the anticollision algorithm.

The M24LRxx has four additional 32-bit blocks that store an I<sup>2</sup>C password plus three RF password codes.

Sector Area Sector security status 1 Kbit EEPROM sector 5 bits 0 1 Kbit EEPROM sector 1 5 bits 2 1 Kbit EEPROM sector 5 bits 1 Kbit EEPROM sector 3 5 bits 1 Kbit EEPROM sector 60 5 bits 1 Kbit EEPROM sector 61 5 bits 62 1 Kbit EEPROM sector 5 bits 1 Kbit EEPROM sector 63 5 bits I2C Password System RF Password 1 System RF Password 2 System RF Password 3 System 8 bit DSFID System 8 bit AFI System 64 bit UID System ai15124

Figure 2. Memory sector organization

#### Sector details

The M24LRxx user memory is divided into 64 sectors. Each sector contains 1024 bits.

In RF mode, a sector provides 32 blocks of 32 bits. Each read / write access is done by block. Read and write block accesses are controlled by a Sector security status byte that defines the access rights to all the 32 blocks contained in the sector. If the sector is not protected, a Write command updates all 32 bits of the selected block.

In  $I^2C$  mode, a sector provides 128 bytes that can be individually accessed in read and write modes. When protected by the corresponding  $I^2C$ \_Write\_Lock bit, the entire sector is write-protected. To access the user memory, the device select code used for any  $I^2C$  command must have the E2 Chip Enable address at 0.

# 2 I<sup>2</sup>C password mechanisms

In the I<sup>2</sup>C mode only, it is possible to protect individual sectors against write operations.

This feature is controlled by the I2C\_Write\_Lock bits stored in the 8 bytes of the I2C\_Write\_Lock bit area starting from the location 2048 (see *Table 2*). Using these 64 bits, it is possible to write-protect all the 64 sectors in the M24LRxx memory.

Each bit controls the  $I^2C$  write access to a specific sector as shown in *Table 2*. It is always possible to unprotect a sector in the  $I^2C$  mode. When an  $I^2C$  write\_Lock bit is reset to 0, the corresponding sector is unprotected. When the bit is set to 1, the corresponding sector is write-protected.

In I<sup>2</sup>C mode, read access to the I2C\_Write\_Lock bit area is always allowed. Write access depends on the correct presentation of the I<sup>2</sup>C password.

To access the I2C\_Write\_Lock bit area, the device select code used for any I<sup>2</sup>C command must have the E2 Chip Enable address at 1.

On delivery, the default value of the 8 bytes of the I2C\_Write\_Lock bit area is reset to 00h.

I<sup>2</sup>C byte address Bits [31:24] Bits [23:16] Bits [15:8] Bits [7:0] E2 = 12048 sectors 31-24 sectors 23-16 sectors 15-8 sectors 7-0 E2 = 12052 sectors 63-56 sectors 47-40 sectors 55-48 sectors 39-32

Table 2. I2C\_Write\_Lock bit

## 2.1 M24LRxx I2C password security

The M24LRxx controls the I<sup>2</sup>C sector write access using the 32-bit-long I<sup>2</sup>C password and the 64-bit I2C\_Write\_Lock bit area. The I<sup>2</sup>C password value is managed using two I<sup>2</sup>C commands: I<sup>2</sup>C Present Password and I<sup>2</sup>C Write Password.

# 2.1.1 I<sup>2</sup>C Present Password command description

The I<sup>2</sup>C Present Password command is used in the I<sup>2</sup>C mode to present the password to the M24LRxx in order to modify the write access rights of all the memory sectors protected by the I2C\_Write\_Lock bits, including the password itself. If the presented password is correct, the access rights remain activated until the M24LRxx is powered off or until a new I<sup>2</sup>C Present Password command is issued.

Following a Start condition, the bus master sends a device select code with the Read/Write bit  $(R\overline{W})$  reset to 0 and the Chip Enable bit E2 at 1. The device acknowledges this, as shown in *Figure 3*, and waits for two  $I^2C$  password address bytes, 09h and 00h. The device responds to each address byte with an acknowledge bit, and then waits for the 4 password data bytes, the validation code, 09h, and a resend of the 4 password data bytes. The most significant byte of the password is sent first, followed by the least significant bytes.

It is necessary to send the 32-bit password twice to prevent any data corruption during the sequence. If the two 32-bit passwords sent are not exactly the same, the M24LRxx does not start the internal comparison.

When the bus master generates a Stop condition immediately after the Ack bit (during the "10<sup>th</sup> bit" time slot), an internal delay equivalent to the write cycle time is triggered. A Stop condition at any other time does not trigger the internal delay. During that delay, the M24LRxx compares the 32 received data bits with the 32 bits of the stored I<sup>2</sup>C password.

If the values match, the write access rights to all protected sectors are modified after the internal delay. If the values do not match, the protected sectors remain protected.

During the internal delay, Serial Data (SDA) is disabled internally, and the device does not respond to any requests.





#### 2.1.2 I2C Write Password command description

The I<sup>2</sup>C Write Password command is used to write a 32-bit block into the M24LRxx I<sup>2</sup>C password system area. This command is used in I<sup>2</sup>C mode to update the I<sup>2</sup>C password value. It cannot be used to update any of the RF passwords. After the write cycle, the new I<sup>2</sup>C password value is automatically activated. The I<sup>2</sup>C password value can only be modified after issuing a valid I<sup>2</sup>C Present Password command.

On delivery, the I<sup>2</sup>C default password value is set to 0000 0000h and is activated.

Following a Start condition, the bus master sends a device select code with the Read/Write bit ( $R\overline{W}$ ) reset to 0 and the Chip Enable bit E2 at 1. The device acknowledges this, as shown in *Figure 4*, and waits for the two I<sup>2</sup>C password address bytes, 09h and 00h. The device responds to each address byte with an acknowledge bit, and then waits for the 4 password data bytes, the validation code, 07h, and a resend of the 4 password data bytes. The most significant byte of the password is sent first, followed by the least significant bytes.

It is necessary to send twice the 32-bit password to prevent any data corruption during the write sequence. If the two 32-bit passwords sent are not exactly the same, the M24LRxx does not modify the  $\rm I^2C$  password value.

When the bus master generates a Stop condition immediately after the Ack bit (during the  $10^{th}$  bit time slot), the internal write cycle is triggered. A Stop condition at any other time does not trigger the internal write cycle.

During the internal write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests.

Figure 4. I<sup>2</sup>C Write Password command



# 3 RF password mechanisms

The M24LRxx provides a special protection mechanism based on passwords. Each memory sector of the M24LRxx can be individually protected by one out of three available passwords, and each sector can also have read/write access conditions set.

Each memory sector in the M24LRxx is assigned with a Sector security status byte including a Sector Lock bit, two Password Control bits and two Read/Write protection bits as shown in *Table 3. Table 4* describes the organization of the Sector security status (SSS) byte. This byte can be read using the Read Single Block and Read Multiple Block commands with the Option\_flag set to '1'.

On delivery, the default value of the SSS bytes is reset to 00h.

Table 3. Sector security status byte area

| RF address | I <sup>2</sup> C byte a | iddress | Bits [31:24] | Bits [23:16] | Bits [15:8] | Bits [7:0] |
|------------|-------------------------|---------|--------------|--------------|-------------|------------|
| 0          | E2 = 1                  | 0       | SSS 3        | SSS 2        | SSS 1       | SSS 0      |
| 128        | E2 = 1                  | 4       | SSS 7        | SSS 6        | SSS 5       | SSS 4      |
| 256        | E2 = 1                  | 8       | SSS 11       | SSS 10       | SSS 9       | SSS 8      |
| 384        | E2 = 1                  | 12      | SSS 15       | SSS 14       | SSS 13      | SSS 12     |
| 512        | E2 = 1                  | 16      | SSS 19       | SSS 18       | SSS 17      | SSS 16     |
| 640        | E2 = 1                  | 20      | SSS 23       | SSS 22       | SSS 21      | SSS 20     |
| 768        | E2 = 1                  | 24      | SSS 27       | SSS 26       | SSS 25      | SSS 24     |
| 896        | E2 = 1                  | 28      | SSS 31       | SSS 30       | SSS 29      | SSS 28     |
| 1024       | E2 = 1                  | 32      | SSS 35       | SSS 34       | SSS 33      | SSS 32     |
| 1152       | E2 = 1                  | 36      | SSS 39       | SSS 38       | SSS 37      | SSS 36     |
| 1280       | E2 = 1                  | 40      | SSS 43       | SSS 42       | SSS 41      | SSS 40     |
| 1408       | E2 = 1                  | 44      | SSS 47       | SSS 46       | SSS 45      | SSS 44     |
| 1536       | E2 = 1                  | 48      | SSS 51       | SSS 50       | SSS 49      | SSS 48     |
| 1664       | E2 = 1                  | 52      | SSS 55       | SSS 54       | SSS 53      | SSS 52     |
| 1792       | E2 = 1                  | 56      | SSS 59       | SSS 58       | SSS 57      | SSS 56     |
| 1920       | E2 = 1                  | 60      | SSS 63       | SSS 62       | SSS 61      | SSS 60     |

Table 4. Sector security status byte organization

| b <sub>7</sub> | b <sub>6</sub> | b <sub>5</sub> | b <sub>4</sub> | b <sub>3</sub> | b <sub>2</sub>     | b <sub>1</sub> | b <sub>0</sub> |
|----------------|----------------|----------------|----------------|----------------|--------------------|----------------|----------------|
| 0              | 0              | 0              | Password       | Control bits   | Read / Write<br>bi | •              | Sector<br>Lock |

When the Sector Lock bit is set to '1', for instance by issuing a Lock-sector Password command, the 2 Read/Write protection bits (b1, b2) are used to set the read/write access of the sector as described in *Table 5*.

10/22 Doc ID 15912 Rev 2

| rable 3. Head / Write protection bit setting |                                 |                                       |          |         |                           |  |  |  |
|----------------------------------------------|---------------------------------|---------------------------------------|----------|---------|---------------------------|--|--|--|
| Sector lock                                  | b <sub>2</sub> , b <sub>1</sub> | Sector access when password presented |          |         | nen password not<br>ented |  |  |  |
| 0                                            | XX                              | Read                                  | Write    | Read    | Write                     |  |  |  |
| 1                                            | 00                              | Read                                  | Write    | Read    | No Write                  |  |  |  |
| 1                                            | 01                              | Read                                  | Write    | Read    | Write                     |  |  |  |
| 1                                            | 10                              | Read                                  | Write    | No Read | No Write                  |  |  |  |
| 1                                            | 11                              | Read                                  | No Write | No Read | No Write                  |  |  |  |

Table 5. Read / Write protection bit setting

The next 2 bits of the Sector security status byte (b3, b4) are the Password Control bits. The value of these two bits is used to link a password to the sector as defined in *Table 6*.

Table 6. Password Control bits

| b <sub>4</sub> , b <sub>3</sub> | Password                                     |  |  |  |  |
|---------------------------------|----------------------------------------------|--|--|--|--|
| 00                              | No password protection: Password 0 condition |  |  |  |  |
| 01                              | The sector is protected by the Password 1    |  |  |  |  |
| 10                              | The sector is protected by the Password 2    |  |  |  |  |
| 11                              | The sector is protected by the Password 3    |  |  |  |  |

The M24LRxx password protection is organized around a dedicated set of commands plus a system area of three password blocks where the password values are stored. This system area is described in *Table 7*.

Table 7. Password system area

| Add | 0          | 7          | 8 | 15 | 16 | 23 | 24 | 31 |
|-----|------------|------------|---|----|----|----|----|----|
| 1   |            | Password 1 |   |    |    |    |    |    |
| 2   |            | Password 2 |   |    |    |    |    |    |
| 3   | Password 3 |            |   |    |    |    |    |    |

The dedicated password commands are:

#### **Write-sector Password**

The Write-sector Password command is used to write a 32-bit block into the password system area. This command must be used to update password values. After the write cycle, the new password value is automatically activated. It is possible to modify a password value after issuing a valid Present-sector Password command.

On delivery, the three default password values are set to 0000 0000h and are activated.

#### **Lock-sector Password**

The Lock-sector Password command is used to set the Sector security status byte of the selected sector. Bits b4 to b1 in the Sector security status byte are affected by the Lock-sector Password command. The Sector Lock bit, b0, is set to '1' automatically.

After issuing a Lock-sector Password command, the protection settings of the selected sector are activated. The protection of a locked block cannot be changed in RF mode.

577

A Lock-sector Password command sent to a locked sector returns an error code.

#### **Present-sector Password**

The Present-sector Password command is used to present one of the three passwords to the M24LRxx in order to modify the access rights of all the memory sectors linked to that password (*Table 5*) including the password itself. If the presented password is correct, the access rights remain activated until the tag is powered off or until a new Present-sector Password command is issued. If the presented password value is not correct, all the access rights of all the memory sectors are deactivated.

#### Sector security status byte area access conditions in I<sup>2</sup>C mode

In I<sup>2</sup>C mode, read access to the Sector security status byte area is always allowed. Write access depends on the correct presentation of the I<sup>2</sup>C password (see *I2C Present Password command description*).

To access the Sector security status byte area, the device select code used for any  $I^2C$  command must have the E2 Chip Enable address at 1.

An I<sup>2</sup>C write access to a Sector security status byte re-initializes the RF access condition to the given memory sector.

12/22 Doc ID 15912 Rev 2

# 4 M24LRxx's conditional memory access

The 64 sectors of the M24LRxx are shared between I<sup>2</sup>C and RF accesses. Data written in RF mode can be read in I<sup>2</sup>C and data written in I<sup>2</sup>C can be read in RF, if the granted access authorizes it. This feature provides an easy way of sharing data between contact access using the I<sup>2</sup>C bus, on a PCB-based application for example, and RF access using an RFID reader/writer.



Figure 5. M24LRxx memory sharing concept

# 4.1 M24LRxx's conditional memory access using passwords

#### 4.1.1 I<sup>2</sup>C access

In the following example, the initial setting of the M24LRxx is described in the *Table 8* and *Table 9* below. Sectors 1 and 2 in the memory are protected against write accesses: bits b1 and b2 in the I2C\_Write lock bit area are set to 1.

Table 8. I2C\_Write\_Lock bit

| I <sup>2</sup> C address | Bits[31:24] | Bits[23:16] | Bits[15:8] | Bits[7:0]  |
|--------------------------|-------------|-------------|------------|------------|
| 2048                     | 0000 0000b  | 0000 0000b  | 0000 0000b | 0000 0110b |
| 2052                     | 0000 0000b  | 0000 0000b  | 0000 0000b | 0000 0000b |

#### M24LRxx memory access after I<sup>2</sup>C power-on

After a correct I<sup>2</sup>C power-on condition, the M24LRxx offers the sector access conditions shown in *Table 9: I2C memory access condition at power on*.

All the memory sectors can be read, and write operations are allowed on all sectors except for sectors 1 & 2.

Note:

The I2C\_Write lock bit area can be accessed in read mode only.

Table 9. I<sup>2</sup>C memory access condition at power on

| Access condition | M24LRxx user memory         |
|------------------|-----------------------------|
| Read and Write   | Sector 0                    |
| Read only        | Sector 1                    |
| Read only        | Sector 2                    |
| Read and Write   | Sector 3                    |
| Read and Write   |                             |
| Read and Write   | Sector 62                   |
| Read and Write   | Sector 63                   |
| Read only        | I2C_Write lock bit area     |
| Read only        | Sector_Security_Status area |

### M24LRxx memory access after a valid I<sup>2</sup>C Present Password command

After a valid I<sup>2</sup>C Present Password command, assuming that the 32-bit password matched, the M24LRxx's sector access conditions are modified as described in *Table 10: I2C memory access condition after a valid I2C Present Password*.

All the 64 sectors of the M24LRxx are open to any write and read commands.

The I2C\_Write lock bit area can also be updated to remove or add sector write protections. The write protection of the sector 2 can be removed by resetting bit b2 to 0 and the sectors 62 & 63 can be write-protected by setting the bits b62 & b63 to 1.

Note:

It is also possible to update the Sector security status bytes used to define the read and write RF accesses to the M24LRxx sectors. The  $l^2C$  bus gives full control over the RF sector access conditions. This feature allows the main application system connected to the  $l^2C$  bus to fully control the M24LRxx access conditions for both  $l^2C$  and RF.

**Access condition** M24LRxx user memory Read and Write Sector 0 Sector 1 Read and Write Read and Write Sector 2 Read and Write Sector 3 Read and Write ... Read and Write Sector 62 Read and Write Sector 63 I2C\_Write lock bit area Read and Write Read and Write Sector\_Security\_Status area

Table 10. I<sup>2</sup>C memory access condition after a valid I<sup>2</sup>C Present Password

At the next M24LRxx power-on, the memory access conditions revert to the ones shown in Table 11: I2C\_Write\_Lock bit update and Table 12: I2C memory access condition at next power on.

Table 11. I2C\_Write\_Lock bit update

| I <sup>2</sup> C address | Bits[31:24] | Bits[23:16] | Bits[15:8] | Bits[7:0]  |
|--------------------------|-------------|-------------|------------|------------|
| 2048                     | 0000 0000b  | 0000 0000b  | 0000 0000b | 0000 0010b |
| 2052                     | 1100 0000b  | 0000 0000b  | 0000 0000b | 0000 0000b |

Table 12. I<sup>2</sup>C memory access condition at next power on

| Access condition | M24LRxx user memory                   |  |
|------------------|---------------------------------------|--|
| Read and Write   | Sector 0                              |  |
| Read only        | d only Sector 1                       |  |
| Read and Write   | Sector 2                              |  |
| Read and Write   | Sector 3                              |  |
| Read and Write   |                                       |  |
| Read only        | ad only Sector 62                     |  |
| Read only        | Read only Sector 63                   |  |
| Read only        | I2C_Write lock bit area               |  |
| Read only        | Read only Sector_Security_Status area |  |

#### 4.1.2 RF access

In RF, via the ISO15693 or ISO18000-3 mode 1 contactless protocol, the M24LRxx's read and write sector access conditions are selected using the Sector security status bytes.

Through the setting of bits b1 & b2 (see *Table 5: Read / Write protection bit setting*), it is possible to:

- write-protect a sector, in which case the sector's data is read-only
- read-protect a sector, in which case the sector's data is not accessible from the RF

In the following example, the initial setting of the M24LRxx is described in *Table 13*. Sectors 0 to 3 are protected against various read and write access conditions as defined by the values of their Sector security status bits, b1 and b2.

#### M24LRxx memory access after RF power-on

After a correct RF power-on condition, the M24LRxx offers the sector access conditions shown in *Table 13: RF memory access conditions at power-on*. All the memory sectors can be read except for sectors 2 & 3, and write operations are allowed on all the sectors except for sectors 0, 2 & 3.

Table 13. RF memory access conditions at power-on

| Access condition     | M24LRxx user memory         | SSS byte       |
|----------------------|-----------------------------|----------------|
| Read only            | Sector 0                    | 0000 1001b     |
| Read and Write       | Sector 1                    | 0000 1011b     |
| Not accessible       | Sector 2                    | 0000 1101b     |
| Not accessible       | Sector 3                    | 0000 1111b     |
| Read and Write       |                             | 0000 0000b     |
| Read and Write       | Sector 62                   | 0000 0000b     |
| Read and Write       | Sector 63                   | 0000 0000b     |
| Not accessible in RF | I2C_Write lock bit area     | Not applicable |
| Write once in RF     | Sector_Security_Status area | Not applicable |

#### M24LRxx memory access after a valid Present-sector Password command

After a valid Present-sector Password command, the memory sector accesses are changed as shown in *Table 14: RF memory access condition after a valid Present-sector Password*. The sector 0 can be updated by a write command, the sector 3 is now accessible in read mode, and the sector 2 is accessible in both read and write modes.

Table 14. RF memory access condition after a valid Present-sector Password

| Access condition     | M24LRxx user memory         | SSS byte       |
|----------------------|-----------------------------|----------------|
| Read and Write       | Sector 0                    | 0000 1001b     |
| Read and Write       | Sector 1                    | 0000 1011b     |
| Read and Write       | Sector 2                    | 0000 1101b     |
| Read only            | Sector 3                    | 0000 1111b     |
| Read and Write       |                             | 0000 0000b     |
| Read and Write       | Sector 62                   | 0000 0000b     |
| Read and Write       | Sector 63                   | 0000 0000b     |
| Not accessible in RF | I2C_Write lock bit area     | Not applicable |
| Write once in RF     | Sector_Security_Status area | Not applicable |

This protection mechanism is submitted to an RF password value. The example above uses the password value 1 as defined by the Sector security status bits b3 & b4. The M24LRxx provides 3 different passwords, so that 3 different applications can manage its memory access conditions.

In the multiple RF password protection scheme, the M24LRxx memory can be divided into 6 different areas using the 4 different passwords conditions listed below:

- The public EEPROM area, no password protection
- The public ROM area, controlled by the password 0 condition
- The non-accessible area controlled by the password 0 condition
- The "application 1" area protected by the password 1
- The "application 2" area protected by the password 2
- The "application 3" area protected by the password 3

It is not mandatory to have contiguous sectors affected to the same area as each individual sector in the M24LRxx can be set to any one of the 4 password conditions.

**Access condition** M24LRxx user memory sectors **Password** Password 2 Read only Application area 2 Not accessible Password 3 Application area 3 Not accessible Password 1 Application area 1 Password 0 condition Not accessible Non-accessible area Read and Write No password Public area EEPROM Not accessible Password 2 Application area 2 Read only Public area ROM Password 0 condition ai17126

Figure 6. RF multiple password memory access condition at power-up

Figure 7. RF multiple password memory access condition after password 1 presentation



18/22 Doc ID 15912 Rev 2



Figure 8. RF multiple password memory access condition after password 2 presentation

#### Using the password 0 condition

The M24LRxx offers the possibility of permanently locking the RF read/write access rights of a sector. The password 0 condition is applied by resetting (to '0') the bits b4 and b3 in the Sector security status byte (see *Table 6: Password Control bits*), and then by issuing the RF Lock-sector Password command. The access rights defined by bits b2 and b1 (see *Table 5: Read / Write protection bit setting*) are then applied in a permanent way. Indeed, since the RF Present-sector Password command does not allow the use of Password 0, the sector access rights once applied can no longer be modified.

#### 4.1.3 Mixed RF and I<sup>2</sup>C access

Mixed data access conditions between the main application (using the I<sup>2</sup>C bus) and the RF environment (using the RFID reader/writer) can be defined on the basis of the I<sup>2</sup>C and RF access conditions described in *Section 4.1.1: I2C access* and *Section 4.1.2: RF access*.

The M24LRxx offers flexibility, allowing the sharing of data or restricting their access as illustrated in *Figure 9: M24LRxx RF and I2C access condition mix*.

Access rights for I<sup>2</sup>C Access rights for RF M24LRxx user memory 01010 (0(1(0(1(0( Read and Write Read and Write Sector 0 Status: shared Read and Write Read only Sector 1 Status: I2C mastered Read and Write Not accessible Sector 2 Status: I2C only Read only Sector 3 Read and Write Status: RF mastered Read only Read only Sector 4 Status: Read only Read only Sector 5 Not accessible Status: I2C Read only Read and Write Sector 63 Not accessible Status: I2C only

M24LRxx RF and I<sup>2</sup>C access condition mix Figure 9.

It is simple to extend the RF capability of existing serial EEPROM memory applications by using the scheme given in Figure 10.

Figure 10. Example of an RF capability extension in an application running with an **EEPROM** 

| Access rights for I <sup>2</sup> C | M24LRxx user memory | Access rights for RF |
|------------------------------------|---------------------|----------------------|
| 01010                              |                     | (0(1(0(1(0(          |
| Read and write                     | Memory sector       | Not accessible       |
|                                    | Status: I2C only    |                      |
| Read and write                     | Memory sector       | Not accessible       |
|                                    | Status: I2C only    |                      |
| Read and write                     |                     | Not accessible       |
| Read and write                     | Memory sector       | Not accessible       |
|                                    | Status: I2C only    |                      |
| Read and write                     | Memory sector       | Not accessible       |
|                                    | Status: I2C only    |                      |
| Read and write                     | Memory sector       | Read and write       |
|                                    | Status: shared      |                      |
| Read and write                     | Memory sector       | Read and write       |
|                                    | Status: shared      |                      |
| Read and write                     |                     | Read and write       |
| Read and write                     | Memory sector       | Read and write       |
|                                    | Status: shared      |                      |
| Read and write                     | Memory sector       | Read and write       |
|                                    | Status: shared      |                      |
|                                    |                     | ai17130              |

<sup>1.</sup> The lighter the shade the more rights, the darker the shade, the less rights (so that white indicates both read and write access rights whereas black means neither).

In *Figure 10*, the first part of the memory is limited to I<sup>2</sup>C access to ensure backward compatibility with the existing I<sup>2</sup>C serial access. The rest of the memory is shared between I<sup>2</sup>C and RF, making it possible to transfer data in both a "contact" and a "contactless" way, between the I<sup>2</sup>C interface application and the RFID reader.

20/22 Doc ID 15912 Rev 2



The lighter the shade the more rights, the darker the shade, the less rights (so that white indicates both read and write access rights whereas black means neither).

AN3002 Revision history

# 5 Revision history

Table 15. Document revision history

| Date        | Revision | Changes                                                                                                                                            |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 26-Jun-2009 | 1        | Initial release.                                                                                                                                   |
| 24-Oct-2012 | 2        | M24LR64-R replaced by M24LRxx-R and M24LRxxE-R on the cover page, then by M24LRxx (see <i>Note:</i> ). Added <i>Table 1: Applicable products</i> . |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

22/22 Doc ID 15912 Rev 2