Introduction

This application note describes the error correction code (ECC) management and implementation on STM32 microcontrollers. This document presents both the hardware and software aspects linked to the ECC mechanism used to protect the content of internal memories. ECC protection with external memories is possible, however, its implementation is out of the scope of this document.

This document presents: general information about ECC protection, detailed hardware ECC fault management, and details of how ECC is implemented, with special focus on the STM32H5 and STM32H7 series microcontrollers. This document proposes a specific implementation of the software part of the safety solution.


Table 1. Applicable products

<table>
<thead>
<tr>
<th>Type</th>
<th>Products</th>
</tr>
</thead>
<tbody>
<tr>
<td>Microcontroller</td>
<td>STM32H5 series, STM32H7 series, STM32U5 series</td>
</tr>
</tbody>
</table>
1 General information

This document applies to STM32H5 series and STM32H7 series microcontrollers, which are Arm®-based devices.

Note:  
Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

Table 2. Acronyms and terms

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>ECC</td>
<td>Error correction code</td>
</tr>
<tr>
<td>CPU</td>
<td>Central processing unit (part of the MCU)</td>
</tr>
<tr>
<td>CRC</td>
<td>Cyclic redundancy check</td>
</tr>
<tr>
<td>DED</td>
<td>Double-error detection</td>
</tr>
<tr>
<td>DTCM</td>
<td>Data-tightly coupled memory</td>
</tr>
<tr>
<td>FAR</td>
<td>Falling address register</td>
</tr>
<tr>
<td>ISR</td>
<td>Interrupt service routine</td>
</tr>
<tr>
<td>ITCM</td>
<td>Instruction tightly coupled memory</td>
</tr>
<tr>
<td>MCU</td>
<td>Microcontroller unit</td>
</tr>
<tr>
<td>MDMA</td>
<td>Master direct-memory access</td>
</tr>
<tr>
<td>POR</td>
<td>Power-on reset</td>
</tr>
<tr>
<td>RAM</td>
<td>Random access memory</td>
</tr>
<tr>
<td>SEC</td>
<td>Single-error correction</td>
</tr>
<tr>
<td>SRAM</td>
<td>Static RAM</td>
</tr>
</tbody>
</table>

Reference documents

## ECC overview

The mathematician Richard Hamming invented the first ECC. The original Hamming code uses 7 bits to store 4 bits of information with redundancy bits used for correction, and detection of errors. In STM32 devices, selected RAM and flash memories are protected using a SEC-DED algorithm based on Hamming principles, but improved with one extra parity bit. The ECC code is capable of detecting and correcting a single-bit error and of detecting a two-bit error in the stored word of data.

In SRAM volatile memory, a stray alpha particle may cause a bit value to flip either way. This is a constant threat and the probability of single-bit failure is the same regardless the age of the hardware. A single-bit or two-bit error failure is a problem especially in applications where large amount of data is stored for long periods of time without reset, for example a battery-powered data logger.

In flash memory, the data decays over time, especially at high temperatures. Storage temperatures have an impact on flash memory data, but cycling (programming) temperature has an even stronger impact. The flash memory can sustain only a certain amount of rewrites to each memory word, this leads to the need of implementation of wear leveling in case of data storage. The typical retention time and life cycle of flash memory for a given product is published in the product datasheet.

Both types of failures (single-bit error and two-bit error), are inevitable, but the correct use of the ECC can prevent data loss.

### Table 3. Number of extra check bits used for SEC-DED

<table>
<thead>
<tr>
<th>Data word width</th>
<th>Number of redundancy bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>6</td>
</tr>
<tr>
<td>32</td>
<td>7</td>
</tr>
<tr>
<td>64</td>
<td>8</td>
</tr>
<tr>
<td>128</td>
<td>9</td>
</tr>
<tr>
<td>256</td>
<td>10</td>
</tr>
</tbody>
</table>

## ECC implications

ECC is a key element in embedded systems that aim to comply with requirements of safety standards such as IEC60730 Class C or IEC 61508 SIL2 and higher.

A system without hardware ECC may still meet target safety standards compliance but it requires a deployment of considerable software overhead. The use of ECC memory to increase the overall diagnostic coverage above 90% is easy to do and increases the system’s readiness to comply with high safety standards. Another advantage of using ECC is the potential improvement of security as ECC usage may lead to detection of hardware tampering.

## RAM ECC

The RAM ECC functionality of the STM32 devices has a peripheral-like interface with registers for settings and with interrupts that permit a quick reaction to detected fault. All STM32H72x/H73x/H74x, and STM32H75x SRAM and instruction/data cache memories are protected with ECC. The data width is 64-bit for AXI-SRAM and for ITCM-RAM. All other volatile memories are accessed by 32-bit bus width (word size). On STM32H7Ax/H7Bx, only the tightly coupled memories and instruction/data cache memories are protected with ECC. The other SRAMs are not protected with ECC.

Other series featuring the RAM ECC protection are STM32H5 and STM32U5. Based on Cortex®-M33, these series have simpler memory architecture. They have ECC implemented on SRAM regions intended for data, which are backup SRAM, SRAM2, and SRAM3. In case of SRAM3, the use of ECC is limited to the first 256 KB of SRAM3 memory range. Last 64 KB block is then made unavailable for the user, serving for ECC redundancy storage.
Table 4. SRAM ECC coverage in selected STM32 devices

<table>
<thead>
<tr>
<th></th>
<th>H72x/H73x</th>
<th>H74x/H75x</th>
<th>H7Ax/H7Bx</th>
<th>H5</th>
<th>U5</th>
</tr>
</thead>
<tbody>
<tr>
<td>AXI</td>
<td>64b</td>
<td>64b</td>
<td>X</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>ITCM</td>
<td>64b</td>
<td>64b</td>
<td>64b</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DTCM</td>
<td>32b</td>
<td>32b</td>
<td>32b</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>SRAM1</td>
<td>32b</td>
<td>32b</td>
<td>32b</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>SRAM2</td>
<td>32b</td>
<td>32b</td>
<td>X</td>
<td>32b</td>
<td>32b</td>
</tr>
<tr>
<td>SRAM3</td>
<td>-</td>
<td>32b</td>
<td>-</td>
<td>32b(1)</td>
<td>32b(2)</td>
</tr>
<tr>
<td>SRAM4</td>
<td>32b</td>
<td>32b</td>
<td>-</td>
<td>-</td>
<td>X</td>
</tr>
<tr>
<td>Backup RAM</td>
<td>32b</td>
<td>32b</td>
<td>X</td>
<td>32b</td>
<td>32b</td>
</tr>
</tbody>
</table>

1. Only the first 256 KB of SRAM3; the last block of memory is used to manage the ECC.
2. Not the whole SRAM3, refer to document [6].

On the STM32H7 series microcontrollers, the RAM ECC cannot be turned off. The ECC is powered and clocked along with the RAM and it is an integral part of the RAM interface. For example, backup SRAM can be disabled. This also disables the RAM ECC controller associated with it.

The ECC is computed on data word. If a data smaller than word is written in the volatile memory, the modification is done on read-modify-write basis. On an incomplete access, the ECC does not write the value immediately. As it may be the very next byte or half word, it waits for the next write access. This is especially important in applications dealing with the backup SRAM. For example when modifying an array of characters, this has very positive effect on device power consumption. However, a write operation is not completed in case of reset (the memory contents is retained without the last incomplete word write).

The method to make sure the array is always updated entirely is to write a dummy incomplete word write after each regular one. The dummy write address must be within the same memory (backup SRAM in this case).

Figure 1. Unaligned access handling in preserved SRAM

Code with a forced completion

```c
uint16_t myArray[3];
uint8_t dummy = 0;
myArray[0] = 1;
myArray[1] = 2;
myArray[2] = 3;
dummy = 1;
```

Results after reset:

- Watch 1
  - myArray[0] = 0
  - myArray[1] = 0
  - myArray[2] = 0
  - dummy = 1

Results after reset:
RAM ECC controllers are assigned to each internal SRAM block. Within the STM32H7 architecture, the controllers are divided among the three system domains: D1, D2, and D3. Diagnostics from all internal SRAM units/controllers are gathered into a global control block. This global control block has a set of configuration registers and a global interrupt signal with the possibility of event masking.

The STM32U5 series and STM32H5 series microcontrollers have the ECC configurable for each SRAM block individually. Their ECC can also be enabled or disabled by the control bits in the OB space. Direct control of the volatile ECCE (enable) settings in RAMCFG registers is possible, but actually intended for testing rather than use by a fielded application.

The particular RAM ECC controller assigned to a specific SRAM block checks the data integrity at each read access to that SRAM block. Some read access types are not obvious, as certain write include an implicit read phase. An example of not-obvious read access is an incomplete RAM write performed as a read/modify/write in two cycles. This can be either write of data smaller than RAM word, or an unaligned write.
2.3 Flash memory ECC

For STM32H7x/3x/4x/5x lines, the flash memory word (smallest programmable amount of memory) is 256 bits, while on STM32H7Ax/Bx lines, STM32H5 series, and STM32U5 series, it is 128 bits. Table 5 shows the word size for STM32 devices with ECC in non-volatile memory. This is also the portion of memory protected by the 10 ECC (9 ECC bits or less for other MCUs) bits required to achieve SEC and DED functionality on the flash memory word. Write access to any smaller unit of memory is only possible on read-modify-write basis, this action results in higher stress to the memory hardware. The STM32H5 series, STM32U5 series, and STM32H7Ax/Bx line also feature added robustness on the small 0.5-2 Kbyte OTP area, where every 16 bits are protected with 6 bits of ECC redundancy. There is no OTP memory area on STM32H72x/3x/4x/5x and STM32H2x/3x/4x/5x lines.

Table 5. Flash memory ECC coverage in STM32 devices

<table>
<thead>
<tr>
<th></th>
<th>H72x/H73x</th>
<th>Other H74x/H75x</th>
<th>H7Ax/H7Bx</th>
<th>G0</th>
<th>G4/L4/L5/ WB/WL</th>
<th>H503</th>
<th>H563/573</th>
<th>L0/L1(1)</th>
<th>US5</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bank1</td>
<td>256b</td>
<td>256b</td>
<td>128b</td>
<td>64b</td>
<td>64b(2)</td>
<td>128b</td>
<td>128b</td>
<td>16b</td>
<td>128b</td>
</tr>
<tr>
<td>Bank2</td>
<td>-</td>
<td>256b</td>
<td>128b</td>
<td>64b(3)</td>
<td>64b(4)</td>
<td>-</td>
<td>128b</td>
<td>16b(4)</td>
<td>128b</td>
</tr>
<tr>
<td>Special region</td>
<td>-</td>
<td>-</td>
<td>16b</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>16b(5)</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

1. ECC in STM32L0 has no user interface, so it is not described in detail in this table.
2. If DBANK = 0, the access width is 128 bits, but ECC remains 2 × 8 bytes.
3. Only G0Bx/G0Cx.
4. Only on dual bank devices.
5. Area of 16 bits words is configurable.

The ECC functionality is integrated into the flash memory controller and cannot be disabled. If the application is not designed to take advantage of the ECC, it can disable the associated interrupt and ignore the flag bits in the flash memory status registers.

The disadvantage of an integrated ECC solution is that programming single bits in the flash memory word is not possible without prior erase of this word. As programming without erase is sometimes used by implementations of EEPROM emulation or a monotonic counter, another algorithm must be selected for such applications on ECC enabled memories.

The flash memory controller of STM32H7 series implements also a hardware CRC integrity protection. The CRC is a complementary mechanism, not an ECC replacement. If the automated background CRC check is activated, the read access to the flash memory also implicitly checks the ECC in the whole range.

2.4 Cache memory ECC

Cache is a memory that does not have its own address range. Its purpose is to reduce the latency of accessing the addressed memory by preserving a copy of frequently accessed contents (either code or data) or contents which are likely to be needed soon (current address+1 for example). Physically it is an SRAM with different addressing.

Only STM32H7 series have cache with ECC protection. By default, the Cortex®-M7 L1 cache is also protected by ECC by using the same SEC DED code. The word width is 256-bit as the entire line of cache is covered. The cache ECC protection can be disabled. To modify the state of the cache ECC, the code must first disable and flush the cache. Then the ECC settings can be modified and the cache re-enabled with new setting.

The CPU cache is only involved in AXIM bus accesses, the ITCM, and DTCM address range does not require cache. The tightly coupled memories are almost exclusively dedicated to the use of the Cortex®-M7 core. The Cortex®-M7 processor can automatically recover from any detected ECC fault in instruction cache. One-bit errors are covered by the automatic correction. For two-bit errors, the line is invalidated and the instructions are loaded again from the program memory. In the case of data cache, a two-bit error detection may result in losing the ongoing modifications while reloading old data.

Note: The write through practice is not recommended as a countermeasure to this rare event.

The ART accelerator cache that supports the Cortex®-M4 core on dual-core STM32H7 series microcontrollers is not protected by ECC.
As there is no interrupt notification or interface to ECC detection results of the CPU cache, the only solution to detect the rare event of two-bit data cache ECC error is to monitor the IEBR and DEBR core registers. Refer to the document [7] and the Arm® Cortex® technical documentation (TRM) for more details.

It is also necessary to flush or invalidate instruction cache after two-bit ECC error interrupt from instruction memory (by flash or SRAM). Otherwise, illegal opcode may remain in cache, leading to hard fault.

### 2.5 ECC testing

It is possible to test the reaction to ECC error. This is easy to achieve in RAM, where reading uninitialized RAM on a cold boot is usually enough to trigger ECC error and test the reaction. The effect is random, but still easy to produce.

**Note:** On specific STM32 series, a dedicated software-based procedure to test ECC efficiency is available. The test procedure allows the application software to inject ECC errors in memory. Refer to the Reference Manual to check if the option is available and related details.

For non-volatile memory there is no universal solution. On the STM32U5 series, a dedicated address read causes ECC error, which is very convenient for testing. See the description in the reference manual for more details. Other series do not support this test, but it is possible to create an ECC error by writing the same address twice without erasing between writes or by reconfiguring the memory to a different format. This is due to the high cycle memory that requires reinitialization to avoid triggering ECC error by reading from it.

**Note:** If ECC testing is related to functional safety compliance needs, it is recommended to refer to the Safety Manual of the applicable STM32 MCU series, available on www.st.com.
3 ECC use in applications

In order to correctly use the ECC capabilities, basic routines to deal with detected errors immediately must be implemented in the firmware. It is recommended to log and monitor the error presence for maintenance, failure prediction and hazard warning. This recommendation is especially important for safety and industrial applications.

3.1 Dealing with ECC errors in RAM

Static volatile memory is based on a symmetric arrangement of unipolar transistors. The unipolar transistors flip between two states that represent a logical 0 or 1. The amount of energy necessary to make this transition is low, hence the device keeps a low-power consumption.

A stray alpha particle may cause that a bit in the RAM changes its stored value. If the ECC mechanism is not used properly, these rare errors may accumulate over time and cause a data damage or even a system failure. These events are random by nature and occurrence of error on some address does not provide any indication where or when the next error may occur.

3.1.1 Initialization

When ECC is being used in the RAM, all memories that are to be accessed by the code must be initialized. A read access or an unaligned write to uninitialized memories is likely to trigger the ECC error due to the random initial setting of both the stored value and the redundant bits.

Any pattern is fine for the memory initialization. Find below a proposed list of steps to follow:

Step 1. Proceed with RAM initialization after POR or after wakeup from Standby mode or after domain standby.

Step 2. Clear the RAM ECC status register flags after RAM initialization.

Step 3. Activate the ECC error latching. Even if optional, this action is important for subsequent correction of errors and for reliability errors.

Step 4. Enable the interrupts for error correction and detection.

   It is possible to selectively enable interrupts only for some memory regions by using register flags for particular RAM ECC controller units.

Step 5. Enable the global RAM ECC interrupts.

3.1.2 ECC ISR

The interrupt service routine provides an opportunity to immediately react to an event of ECC error. The ISR implemented in CubeHAL generated in projects using STM32CubeMX tool is however just a start. The HAL ISR branches to a callback function. This function is not part of the HAL and this section proposes how it could be implemented.

The single-bit errors are automatically corrected by the ECC controller, but only in the data read. It is then necessary to write back the corrected data. In this case, the data and the address latching feature is very helpful. It is appropriate to write the corrected data back to its address. Failing to do so may result in a two-bit failure later (in the case of another bit within the same word is damaged).

If a two-bit error happen anyway, the subsequent action depends on what exactly was damaged. If the affected word is an instruction of code loaded to RAM, the load region within the original code in the flash memory must be identified and the code must be reloaded to the SRAM. The same kind of action is suitable for any other initialized section, for example a copy of the interrupt vector table. As a general rule, in case an instruction cache exists between the SRAM and the CPU, the cache contents must be flushed.

In case of the damaged address falling into a stack area, to avoid further damage caused by executing in incorrect context, a system reset must be performed. If the affected word address lies within boundaries of data RAM (a heap or global variables), it is up to the developer to decide which action to take. Generally a reset is recommended, but risk analysis conclusion may differ case by case.
Interpreting FAR (failing address register)

The FAR (failing address register) is not showing the absolute address of the failure, but a relative location. The value in \( \text{FADD}[31:0] \) also points a word and not a byte. To compute the physical address of the failure use the following formula:

\[
\text{Address} = \text{Memory start address} + \text{FADD} \times \text{word size in byte}
\]

For example, AXI SRAM monitor \( \text{FADD}=0x2004 \) means \( 0x2400 \ 0000 + 0x2004 \times 8 = 0x2401 \ 0020 \) (64-bit words)

But in SRAM1 monitor the \( \text{FADD}=0x2004 \) value interprets as \( 0x3000 \ 0000 + 0x2004 \times 4 = 0x3000 \ 8010 \) (32-bit words).

A special case is DTCM and other memories, which are interleaved. To be specific, it works as follows with STM32H7 series:

- D0TCM starts at \( 0x20000000 \)
- D1TCM starts at \( 0x20000004 \)

In D0TCM, the address = D0TCM start address + FADD x 8 and in D1TCM address = D1TCM start address + FADD x 8. Each 64 bit of the DTCM consists of 32 bits from D0TCM followed by 32 bit of D1TCM forming common address space, but with separate ECC reporting.

Preventive actions for ECC in RAM

The RAM ECC events are random, hence some damage can be prevented by performing a periodic check on the used RAM area. The ECC check is activated by reading from each word; if the checkup period is appropriate, most erroneous words are detected while there is still only one wrong bit. An appropriate period can vary from hours to several days, it depends on the operating conditions, and the role of the microcontroller.
A preventive ECC checkup does not need to be completed in a single round. It is a background task that may be performed during idle moments, either by a background process or by a low-priority DMA transfers. A single loop or a DMA transfer is not possible as the SRAM is divided into non continuous address ranges.

In the case of the STM32H7 series, the MDMA is particularly suited for this task, as it can access the ITCM/DTCM. When using the Cortex®-M7 CPU for memory check-by-read, the cache is involved (if cache is enabled). Accessing the SRAM through the Cortex®-M7 cache (so ITCM and DTCM are excluded from this rule), each read from memory fills the cache line of 256 bits. The loop that activates the ECC check on each memory word read only the first word of each 256-bit and the cache line loading continues with the remaining words. This action lowers the CPU load, but the bus remains heavily loaded.

Regular GPDMA is adequate for sweeping the memory of the STM32H5 and STM32U5 series.
3.2 Dealing with ECC errors in flash memory

Typical failures for the flash memory are fail due to memory cell wear and fail due to charge leakage. Some factors that might contribute to failure are interference from adjacent cell or voltage instability during programming. Unlike to SRAM, failure in certain flash memory address may indicate a slightly higher probability of a subsequent failure in the same page. Flash memory errors should be non-existent on a new device, with probability of failure increasing towards the end of projected lifetime. The flash memory lifetime depends mainly on temperature conditions and the amount of erase cycles.

3.2.1 Flash memory ECC ISR

For the flash memory of the STM32H7 series, the interrupts that notify of an ECC error are included in the flash memory global interrupt vector. The ISR checks the flash memory status register FLASH_SR1 for ECC flags "single error correction" and "double error detection" and take the appropriate action (which depends on the flash memory use). In case of ECCD, it is necessary to flush instruction cache and prevent passing corrupted opcode to the CPU. This task requires special attention, as the BusError is signaled on ECCD. Given that the interrupt vector is shared with normal flash memory operations (such as end of programming), the ISR should then pass control to HAL to deal with the other flags. On the STM32H5 series and the STM32U5 series, the ECCC is signaled using regular flash interrupt vector, while the ECCD issues an NMI.

3.2.2 Flash memory code

The on-chip non-volatile memory is primarily intended to be used for code. The code is not likely to be frequently rewritten, so if a damage occurs it is most likely caused by aging and by charge leakage. On a dual-bank device it is possible to have a second copy of the same code and swap to this second copy when an ECC error is indicated. This solution implies that the health of both bank contents is monitored. It is possible to reprogram the failing contents of the other bank from the healthy bank, however there is no guarantee on how much this action might improve the device life expectancy.

3.2.3 EEPROM emulation

If the failing Flash memory cell is used to store data, the failure cause is likely to be linked to a program/erase cycling. Advanced EEPROM emulation implementations include mechanisms that deals with failing memory cells and are able to exclude them from the cycling. The application note EEPROM emulation techniques and software for STM32 microcontrollers(AN4894) deals with the problematic of EEPROM emulation including the ECC implications.

3.2.4 Preventive action for ECC in flash memory

The CRC hardware module of the STM32H7 series is a useful tool to monitor the embedded flash memory health. CRC can check either the whole bank or a specific address range autonomously; ECC is implicitly checked on read as well. The program must then implement a reaction to a detected problem. For products without this CRC feature, DMA, for example, may be used to check on rarely used portions of code. If the secure boot is in place, such periodical checkups of installed applications and loader code can be implemented here.
4 Conclusion

With a higher level of integration of the microelectronics in a system, memory cells are more prone to failure, hence ECC memory integrity protection becomes more important. The main difference between the RAM ECC compared to a regular peripheral is that the RAM ECC cannot be turned off as it is an integral part of the RAM interface.

This application note is a description of the ECC in RAM, flash memory and cache memory.
It provides also procedures to deal with ECC errors in RAM and flash memory.
# Revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>27-May-2019</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td>6-Jan-2020</td>
<td>2</td>
<td>Updated:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section Introduction</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.2 RAM ECC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.3 Flash memory ECC</td>
</tr>
<tr>
<td>31-Mar-2022</td>
<td>3</td>
<td>Updated:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section Introduction</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2 ECC overview</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.2 RAM ECC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.3 Flash memory ECC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Section 3.1.3 Interpreting FAR (failing address register)</td>
</tr>
<tr>
<td>21-Feb-2023</td>
<td>4</td>
<td>Updated document to cover STM32H5, STM32H7, and STM32U5 series microcontrollers.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section Introduction</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section General Information</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2 ECC overview</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.1 ECC implications</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.2 RAM ECC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.3 Flash memory ECC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.4 Cache memory ECC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 3.1.2 ECC ISR</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 3.2.1 Flash memory ECC ISR</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.5 ECC testing</td>
</tr>
<tr>
<td>10-Jul-2023</td>
<td>5</td>
<td>Updated:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2 ECC overview</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 2.2 RAM ECC</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 3.1.3 Interpreting FAR (failing address register)</td>
</tr>
</tbody>
</table>
## Contents

1. **General information** .......................................................... 2
2. **ECC overview** ................................................................. 3
   - 2.1 ECC implications ......................................................... 3
   - 2.2 RAM ECC ................................................................. 3
   - 2.3 Flash memory ECC ..................................................... 6
   - 2.4 Cache memory ECC .................................................... 6
   - 2.5 ECC testing ............................................................... 7
3. **ECC use in applications** .................................................. 8
   - 3.1 Dealing with ECC errors in RAM ................................ 8
     - 3.1.1 Initialization ....................................................... 8
     - 3.1.2 ECC ISR ............................................................ 8
     - 3.1.3 Interpreting FAR (failing address register) .......... 9
     - 3.1.4 Preventive actions for ECC in RAM ................. 9
   - 3.2 Dealing with ECC errors in flash memory .......... 11
     - 3.2.1 Flash memory ECC ISR .................................. 11
     - 3.2.2 Flash memory code .......................................... 11
     - 3.2.3 EEPROM emulation ......................................... 11
     - 3.2.4 Preventive action for ECC in flash memory ...... 11
4. **Conclusion** ..................................................................... 12

**Revision history** ................................................................. 13
**List of tables** ................................................................. 15
**List of figures** ............................................................... 16
List of tables

Table 1. Applicable products ................................................................. 1
Table 2. Acronyms and terms .............................................................. 2
Table 3. Number of extra check bits used for SEC-DED .......................... 3
Table 4. SRAM ECC coverage in selected STM32 devices ..................... 4
Table 5. Flash memory ECC coverage in STM32 devices ...................... 6
Table 6. Document revision history ...................................................... 13
List of figures

Figure 1. Unaligned access handling in preserved SRAM ............................................. 4
Figure 2. RAM ECC controller interfaced with memory unit ........................................ 5
Figure 3. ECC RAM simplified block diagram ............................................................ 5
Figure 4. RAM ECC interrupt actions example ........................................................... 9