## Extending the user memory of ST25TN512 and ST25TN01K devices #### Introduction ST25TN512 and ST25TN01K (hereinafter referred to as ST25TN) devices are NFC Forum Type 2 tag IC with TruST25 digital signature, augmented NDEF, and privacy features. ST25TN01K embeds 160 bytes (1280 bits) of EEPROM dedicated to user content. It is configured at manufacturing to present 160 bytes available for NDEF message to NFC Forum compatible devices. Some parts of the EEPROM memory, usually used for feature configuration, may be used as user memory if the corresponding feature is not used. Accordingly, with an adequate initialization of the memory, ST25TN01K may expose up to 198 bytes available for NDEF message to NFC Forum compatible devices. This document explains how to extend the memory of ST25TN available for NFC Forum NDEF message. ### 1 T2T memory layout #### 1.1 Memory layout definition NFC Forum T2T specification describes various memory elements to define a versatile memory layout scheme. Those of interest for this application note are summarized below: - T2T\_AREA always starts at block 4. - Byte 2 (CC 2) of the Capability Container (CC) defines the size of T2T AREA. - If DynLock\_Area is not positioned just after T2T\_AREA, there must be a "Lock Control TLV" at the beginning of T2T\_AREA to define the position of DynLock Area. - A range of memory within T2T\_AREA can be excluded from the memory available for TLVs (including NDEF TLVs). The position and size of this reserved area (Rsvd\_Area) is defined by a "Memory Control TLV" at the beginning of TLVs Area. - TLVs\_Area is the memory within T2T\_AREA with the exclusion of DynLock\_Area and Rsvd\_Area. TLVs\_Area may be split in several chunks, but should be considered as one area, with possibly a TLV starting in one chunk and ending in another one. - NDEF message is written in a "NDEF message TLV" which takes place inside TLVs\_Area Thanks to these elements, the next sections show three possible ST25TN memory layouts: - 1. The default layout (See Section 2) - 2. The extended-1 layout (See Section 3) - 3. The extended-2 layout (See Section 4) #### 1.2 Changing memory layout To change the memory layout of ST25TN, the CC\_2, the Lock control TLV and the Memory Control TLV must be written. Lock control TLV and Memory Control TLV are written in the user memory. To prevent a change of the memory layout, CC\_2 and user memory blocks may be locked in read-only as described in DS13433. #### Warning: According to T2T specification, CC bits are one-time-programmable (OTP). Consequently, the value of CC\_2 defining the size of T2T\_AREA can only be increased by a power of two, and never decreased. AN5677 - Rev 2 page 2/12 ## 2 Default layout The default layout showed in Figure 1 is the factory memory layout. Ot of scope for NFC Forum Figure 1. Default memory layout #### In details: - CC\_2 = 20 = 0x14 - TLVs\_Area is equal to T2T\_AREA. There is no "Memory Control TLV". - DynLock\_Area is right after T2T\_AREA, the "Lock Control TLV" is not required. As a result, 160 bytes are available for a NDEF message TLV. AN5677 - Rev 2 page 3/12 ## 3 Extended-1 layout The layout shown in Figure 2 spreads over TruST25 signature configuration fields while preserving Augmented NDEF configuration fields. In this configuration, the TLVs\_Area size is 192 bytes, in which there must be a "Lock Control TLV" to define the position of DynLock\_Area, and a "Memory Control TLV" to define a Reserved Area. This leaves 182 bytes available to store a NDEF message TLV. Figure 2. Extended-1 memory layout AN5677 - Rev 2 page 4/12 Table 1. Configuration elements for Extended-1 layout | Byte# | Element | Field | Sub-field | Bit-fields | Meaning | Bit-field<br>value | Byte value | | | | |-------|---------------------|--------|-----------|----------------------------------------------------------------|----------------------------------------------------------------|--------------------|-------------------------------------------|---------|------------|---------------------------------------------------------------------| | 12 | - CC <sup>(1)</sup> | CC_0 | - | - | Magic Number | - | 0xE1 | | | | | 13 | | CC_1 | | - | Version | - | 0x10 | | | | | 14 | | CC_2 | - | - | Size: T2T_Area_Size = Size × 8 | - | 0x1C | | | | | 15 | | CC_3 | - | - | Access Conditions | - | 0x00 | | | | | 16 | | Type | - | - | Indicates the Lock Control TLV | - | 0x01 | | | | | 17 | | Length | - | - | Length of the Lock Control TLV | - | 0x03 | | | | | | | | | NbrMajorOffsets[4] | DLA_FirstByteAddr = | 11 | | | | | | 18 | | | Position | NbrMinorOffsets[4] | (NbrMajorOffsets × 2 <sup>MOS_DLA</sup> ) +<br>NbrMinorOffsets | 0 | 0xB0 | | | | | 19 | Lock Control | Value | Value | Value | DLA_<br>NbrLockBits | | Number of bits inside the<br>DynLock_Area | - | 0x16 | | | 20 | | | Control | BLPLB_Index[4] | BytesLockedPerLockBit = 2BLPLB_Index | 3 | 0x34 | | | | | 20 | | | | | Control | Control | Control | Control | MOS_DLA[4] | MOS_DLA is related to the Major<br>Offset Size for the DynLock_Area | | 21 | | Type | - | - | Indicates the Memory Control TLV | - | 0x02 | | | | | 22 | | Length | - | - | Length of the Memory Control TLV | - | 0x03 | | | | | 22 | Memory<br>Control | Value | Docition | NbrMajorOffsets[4] | RA_FirstByteAddr = (NbrMajorOffsets | 11 | 0xB4 | | | | | 23 | | | Position | Position NbrMinorOffsets[4] × 2 <sup>MOS_RA</sup> ) + NbrMinor | × 2 <sup>MOS_RA</sup> ) + NbrMinorOffsets | 4 | | | | | | 24 | | | Value | Value | Rsvd_ Area_<br>Size | - | Number of bytes of the Rsvd_Area | | 0x1C | | | | | | | RFU | - | 0 | | | | | | 25 | | | Control | MOS_RA[4] | MOS_RA is related to the Major Offset Size for the Rsvd_Area | 4 | 0x04 | | | | <sup>1.</sup> According to T2T specification, CC bits are one-time-programmable (OTP). Consequently, the value of CC\_2 defining the size of T2T\_AREA can only be increased by a power of two, and never decreased. AN5677 - Rev 2 page 5/12 ## 4 Extended-2 layout The layout shown in Figure 3 spreads over TruST25 signature configuration fields and Augmented NDEF configuration fields. In this configuration, the TLVs\_Area size is 208 bytes, in which there must be a "Lock Control TLV" to define the position of DynLock\_Area, and a "Memory Control TLV" to define a Reserved Area. This leaves 198 bytes available to store a NDEF message TLV. Figure 3. Extended-2 memory layout AN5677 - Rev 2 page 6/12 Table 2. Configuration elements for Extended-2 layout | Byte# | Element | Field | Sub-field | Bit-fields | Meaning | Bit-field<br>value | Byte value | | | |-------|---------------------|--------|---------------------|-----------------------------------------------|-----------------------------------------------------------------|--------------------|------------|------------|---------------------------------------------------------------------| | 12 | - CC <sup>(1)</sup> | CC_0 | - | - | Magic Number | - | 0xE1 | | | | 13 | | CC_1 | - | - | Version | - | 0x10 | | | | 14 | | CC_2 | - | - | Size: T2T_Area_Size = Size×8 | - | 0x1E | | | | 15 | | CC_3 | - | - | Access Conditions | - | 0x00 | | | | 16 | | Туре | - | - | Indicates the Lock Control TLV | - | 0x01 | | | | 17 | | Length | - | - | Length of the Lock Control TLV | - | 0x03 | | | | | | | | NbrMajorOffsets[4] | DLA_FirstByteAddr = | 11 | | | | | 18 | | | Position | NbrMinorOffsets[4] | (NbrMajorOffsets × 2 <sup>MOS_DLA</sup> ) +<br>NbrMinorOffsets | 0 | 0xB0 | | | | 19 | Lock Control | Value | DLA_<br>NbrLockBits | | Number of bits inside the<br>DynLock_Area | - | 0x18 | | | | 00 | | | | BLPLB_Index[4] 2BLPLB_Ind | BytesLockedPerLockBit = 2BLPLB_Index | 3 | 024 | | | | 20 | | | | | | | Control | MOS_DLA[4] | MOS_DLA is related to the Major<br>Offset Size for the DynLock_Area | | 21 | | Туре | | | Indicates the Memory Control TLV | - | 0x02 | | | | 22 | | Length | | | Length of the Memory Control TLV | - | 0x03 | | | | 00 | Memory<br>Control | | D 35 | NbrMajorOffsets[4] | RA_FirstByteAddr = (NbrMajorOffsets | 11 | 0.54 | | | | 23 | | | Position | Position NbrMinorOffsets[4] × 2 <sup>MO</sup> | × 2 <sup>MOS_RA</sup> ) + NbrMinorOffsets | 4 | 0xB4 | | | | 24 | | Value | Rsvd_ Area_<br>Size | - | Number of bytes of the Rsvd_Area | - | 0x1C | | | | | | | | RFU | - | 0 | | | | | 25 | | | Control | MOS_RA[4] | MOS_RA is related to the Major<br>Offset Size for the Rsvd_Area | 4 | 0x04 | | | <sup>1.</sup> According to T2T specification, CC bits are one-time-programmable (OTP). Consequently, the value of CC\_2 defining the size of T2T\_AREA can only be increased, and never decreased. AN5677 - Rev 2 page 7/12 # **Revision history** **Table 3. Document revision history** | Date | Version | Changes | |-------------|---------|----------------------------------------------------------| | 31-May-2021 | 1 | Initial release. | | 10-Sep-2021 | 2 | Changed the document scope from ST Restricted to public. | AN5677 - Rev 2 page 8/12 ## **Contents** | 1 | T2T memory layout | | | | | | | |------|-------------------|--------------------------|---|--|--|--|--| | | 1.1 | Memory layout definition | 2 | | | | | | | 1.2 | Changing memory layout | 2 | | | | | | 2 | Defa | fault layout | 3 | | | | | | 3 | Extended-1 layout | | | | | | | | | Extended-2 layout | | | | | | | | Rev | ision | n history | 8 | | | | | | Cor | ntents | s | 9 | | | | | | List | of ta | ables | | | | | | | List | of fig | gures | | | | | | ## **List of tables** | Table 1. | Configuration elements for Extended-1 layout | 5 | |----------|----------------------------------------------|---| | Table 2. | Configuration elements for Extended-2 layout | 7 | | Table 3. | Document revision history | 8 | AN5677 - Rev 2 page 10/12 # **List of figures** | Figure 1. | Default memory layout | 3 | |-----------|--------------------------|---| | Figure 2. | Extended-1 memory layout | 4 | | Figure 3. | Extended-2 memory layout | 6 | AN5677 - Rev 2 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics - All rights reserved AN5677 - Rev 2 page 12/12