Introduction

This application note describes the USART protocol used in the STM32 microcontroller bootloader, providing details on each supported command.

This document applies to STM32 products embedding any bootloader version, as specified in the application note AN2606 “STM32 system memory boot mode”, available on www.st.com. These products are listed in Table 1, and are referred to as STM32 throughout the document.

For more information about the USART hardware resources and requirements for your device bootloader, refer to the already mentioned AN2606.

Table 1. Applicable products

<table>
<thead>
<tr>
<th>Type</th>
<th>Product series</th>
</tr>
</thead>
<tbody>
<tr>
<td>Microcontrollers</td>
<td>STM32F0 Series</td>
</tr>
<tr>
<td></td>
<td>STM32F1 Series</td>
</tr>
<tr>
<td></td>
<td>STM32F2 Series</td>
</tr>
<tr>
<td></td>
<td>STM32F3 Series</td>
</tr>
<tr>
<td></td>
<td>STM32F4 Series</td>
</tr>
<tr>
<td></td>
<td>STM32F7 Series</td>
</tr>
<tr>
<td></td>
<td>STM32G0 Series</td>
</tr>
<tr>
<td></td>
<td>STM32G4 Series</td>
</tr>
<tr>
<td></td>
<td>STM32H7 Series</td>
</tr>
<tr>
<td></td>
<td>STM32L0 Series</td>
</tr>
<tr>
<td></td>
<td>STM32L1 Series</td>
</tr>
<tr>
<td></td>
<td>STM32L4 Series</td>
</tr>
<tr>
<td></td>
<td>STM32L5 Series</td>
</tr>
<tr>
<td></td>
<td>STM32WB Series</td>
</tr>
<tr>
<td></td>
<td>STM32WL Series</td>
</tr>
</tbody>
</table>
## Contents

1. **USART bootloader code sequence** ........................................... 5

2. **Choosing the USARTx baud rate** .......................................... 6
   2.1 Minimum baud rate ....................................................... 6
   2.2 Maximum baud rate ....................................................... 6

3. **Bootloader command set** .................................................... 7
   3.1 Get command ............................................................... 8
   3.2 Get Version & Read Protection Status command ......................... 10
   3.3 Get ID command ........................................................... 12
   3.4 Read Memory command ................................................... 13
   3.5 Go command ............................................................... 16
   3.6 Write Memory command .................................................. 18
   3.7 Erase Memory command .................................................. 21
   3.8 Extended Erase Memory command ...................................... 24
   3.9 Write Protect command .................................................. 27
   3.10 Write Unprotect command .............................................. 30
   3.11 Readout Protect command .............................................. 31
   3.12 Readout Unprotect command .......................................... 33
   3.13 Get Checksum command ................................................ 35

4. **Bootloader protocol version evolution** ................................. 39

5. **Revision history** .............................................................. 40
List of tables

Table 1. Applicable products ................................................................................. 1
Table 2. USART bootloader commands ................................................................. 7
Table 3. Bootloader protocol versions ................................................................. 39
Table 4. Document revision history .................................................................... 40
# List of figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figure 1</td>
<td>Bootloader for STM32 with USART</td>
<td>5</td>
</tr>
<tr>
<td>Figure 2</td>
<td>Get command: host side</td>
<td>8</td>
</tr>
<tr>
<td>Figure 3</td>
<td>Get command: device side</td>
<td>9</td>
</tr>
<tr>
<td>Figure 4</td>
<td>Get Version &amp; Read Protection Status command: host side</td>
<td>10</td>
</tr>
<tr>
<td>Figure 5</td>
<td>Get Version &amp; Read Protection Status command: device side</td>
<td>11</td>
</tr>
<tr>
<td>Figure 6</td>
<td>Get ID command: host side</td>
<td>12</td>
</tr>
<tr>
<td>Figure 7</td>
<td>Get ID command: device side</td>
<td>13</td>
</tr>
<tr>
<td>Figure 8</td>
<td>Read Memory command: host side</td>
<td>14</td>
</tr>
<tr>
<td>Figure 9</td>
<td>Read Memory command: device side</td>
<td>15</td>
</tr>
<tr>
<td>Figure 10</td>
<td>Go command: host side</td>
<td>16</td>
</tr>
<tr>
<td>Figure 11</td>
<td>Go command: device side</td>
<td>17</td>
</tr>
<tr>
<td>Figure 12</td>
<td>Write Memory command: host side</td>
<td>19</td>
</tr>
<tr>
<td>Figure 13</td>
<td>Write Memory command: device side</td>
<td>20</td>
</tr>
<tr>
<td>Figure 14</td>
<td>Erase Memory command: host side</td>
<td>22</td>
</tr>
<tr>
<td>Figure 15</td>
<td>Erase Memory command: device side</td>
<td>23</td>
</tr>
<tr>
<td>Figure 16</td>
<td>Extended Erase Memory command: host side</td>
<td>25</td>
</tr>
<tr>
<td>Figure 17</td>
<td>Extended Erase Memory command: device side</td>
<td>26</td>
</tr>
<tr>
<td>Figure 18</td>
<td>Write Protect command: host side</td>
<td>28</td>
</tr>
<tr>
<td>Figure 19</td>
<td>Write Protect command: device side</td>
<td>29</td>
</tr>
<tr>
<td>Figure 20</td>
<td>Write Unprotect command: host side</td>
<td>30</td>
</tr>
<tr>
<td>Figure 21</td>
<td>Write Unprotect command: device side</td>
<td>31</td>
</tr>
<tr>
<td>Figure 22</td>
<td>Readout Protect command: host side</td>
<td>32</td>
</tr>
<tr>
<td>Figure 23</td>
<td>Readout Protect command: device side</td>
<td>32</td>
</tr>
<tr>
<td>Figure 24</td>
<td>Readout Unprotect command: host side</td>
<td>33</td>
</tr>
<tr>
<td>Figure 25</td>
<td>Readout Unprotect command: device side</td>
<td>34</td>
</tr>
<tr>
<td>Figure 26</td>
<td>Get Checksum command: host side</td>
<td>37</td>
</tr>
<tr>
<td>Figure 27</td>
<td>Get Checksum command: device side</td>
<td>38</td>
</tr>
</tbody>
</table>
1 USART bootloader code sequence

Figure 1. Bootloader for STM32 with USART

Once the system memory boot mode is entered and the STM32 microcontroller (based on Arm®(a) cores) has been configured (for more details refer to AN2606) the bootloader code begins to scan the USARTx_RX line pin, waiting to receive the 0x7F data frame: a start bit, 0x7F data bits, even parity bit and a stop bit.

The duration of this data frame is measured using the Systick timer. The count value of the timer is then used to calculate the corresponding baud rate factor with respect to the current system clock.

Next, the code initializes the serial interface accordingly. Using this calculated baud rate, an acknowledge byte (0x79) is returned to the host, which signals that the STM32 is ready to receive commands.

---

(a) Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.
2 Choosing the USARTx baud rate

The calculation of the serial baud rate for USARTx, from the length of the first received byte, is used to operate the bootloader within a wide range of baud rates. However, the upper and lower limits have to be kept, to ensure proper data transfer.

For a correct data transfer from the host to the microcontroller, the maximum deviation between the internal initialized baud rate for USARTx and the real baud rate of the host must be below 2.5%. The deviation ($f_B$, in percent) between the host baud rate and the microcontroller baud rate can be calculated using the formula below:

$$f_B = \left| \frac{\text{STM32 baud rate} - \text{Host baud rate}}{\text{STM32 baud rate}} \right| \times 100\%$$

where $f_B \leq 2.5\%$.

This baud rate deviation is a nonlinear function, depending upon the CPU clock and the baud rate of the host. The maximum of the function ($f_B$) increases with the host baud rate. This is due to the smaller baud rate prescale factors, and the implied higher quantization error.

2.1 Minimum baud rate

The lowest tested baud rate ($B_{\text{Low}}$) is 1200. Baud rates below $B_{\text{Low}}$ cause SysTick timer overflow. In this event, USARTx is not correctly initialized.

2.2 Maximum baud rate

$B_{\text{High}}$ is the highest baud rate for which the deviation does not exceed the limit. All baud rates between $B_{\text{Low}}$ and $B_{\text{High}}$ are below the deviation limit.

The highest tested baud rate ($B_{\text{High}}$) is 115200.
3 Bootloader command set

The supported commands are listed in Table 2. Each command is described in this section.

<table>
<thead>
<tr>
<th>Command(1)</th>
<th>Code</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Get(2)</td>
<td>0x00</td>
<td>Gets the version and the allowed commands supported by the current version of the bootloader.</td>
</tr>
<tr>
<td>Get Version &amp; Read Protection Status(2)</td>
<td>0x01</td>
<td>Gets the bootloader version and the Read protection status of the Flash memory.</td>
</tr>
<tr>
<td>Get ID(2)</td>
<td>0x02</td>
<td>Gets the chip ID.</td>
</tr>
<tr>
<td>Read Memory(3)</td>
<td>0x11</td>
<td>Reads up to 256 bytes of memory starting from an address specified by the application.</td>
</tr>
<tr>
<td>Go(3)</td>
<td>0x21</td>
<td>Jumps to user application code located in the internal Flash memory or in the SRAM.</td>
</tr>
<tr>
<td>Write Memory(3)</td>
<td>0x31</td>
<td>Writes up to 256 bytes to the RAM or Flash memory starting from an address specified by the application.</td>
</tr>
<tr>
<td>Erase(3)(4)</td>
<td>0x43</td>
<td>Erases from one to all the Flash memory pages.</td>
</tr>
<tr>
<td>Extended Erase(3)(4)</td>
<td>0x44</td>
<td>Erases from one to all the Flash memory pages using two byte addressing mode (available only for v3.0 USART bootloader versions and above).</td>
</tr>
<tr>
<td>Write Protect</td>
<td>0x63</td>
<td>Enables the write protection for some sectors.</td>
</tr>
<tr>
<td>Write Unprotect</td>
<td>0x73</td>
<td>Enables the write protection for all Flash memory sectors.</td>
</tr>
<tr>
<td>Readout Protect</td>
<td>0x82</td>
<td>Enables the read protection.</td>
</tr>
<tr>
<td>Readout Unprotect(2)</td>
<td>0x92</td>
<td>Enables the read protection.</td>
</tr>
<tr>
<td>Get Checksum</td>
<td>0xA1</td>
<td>Computes a CRC value on a given memory area with a size multiple of 4 bytes.</td>
</tr>
</tbody>
</table>

1. If a denied command is received or an error occurs during the command execution, the bootloader sends NACK byte and goes back to command checking.
2. Read protection. When the RDP (Read protection) option is active, only this limited subset of commands is available. All other commands are NACK-ed and have no effect on the device. Once the RDP has been removed, the other commands become active.
3. Refer to STM32 product datasheets and to AN2606 to know the valid memory areas for these commands.
4. Erase (0x043) and Extended Erase (0x44) are exclusive. A device can support either the Erase command or the Extended Erase command, but not both.

Communication safety

All communication from the programming tool (PC) to the device is verified by:

1. Checksum: received blocks of data bytes are XOR-ed. A byte containing the computed XOR of all previous bytes is added to the end of each communication (checksum byte). By XOR-ing all received bytes, data plus checksum, the result at the end of the packet must be 0x00.
2. For each command the host sends a byte and its complement (XOR = 0x00).
3. UART: parity check active (even parity).
Each packet is either accepted (ACK answer) or discarded (NACK answer):
- \( \text{ACK} = 0x79 \)
- \( \text{NACK} = 0x1F \)

### 3.1 Get command

The Get command allows the user to get the version of the bootloader and the supported commands. When the bootloader receives the Get command, it transmits the bootloader version and the supported command codes to the host, as shown in *Figure 2.*

**Figure 2. Get command: host side**
The STM32 sends the bytes as follows:

Byte 1: ACK
Byte 2: N = 11 = the number of bytes to follow – 1 except current and ACKs.
Byte 3: Bootloader version (0 < version < 255), example: 0x10 = version 1.0
Byte 4: 0x00 Get command
Byte 5: 0x01 Get Version and Read Protection Status
Byte 6: 0x02 Get ID
Byte 7: 0x11 Read Memory command
Byte 8: 0x21 Go command
Byte 9: 0x31 Write Memory command
Byte 10: 0x43 or 0x44 Erase command or Extended Erase command (exclusive commands)
Byte 11: 0x63 Write Protect command
Byte 12: 0x73 Write Unprotect command
3.2 Get Version & Read Protection Status command

The Get Version & Read Protection Status command is used to get the bootloader version and the read protection status. After receiving the command the bootloader transmits the version, the read protection and number of times it has been enabled and disabled to the host.

Figure 4. Get Version & Read Protection Status command: host side

1. GV = Get Version & Read Protection Status.
The STM32 sends the bytes as follows:

Byte 1: ACK

Byte 2: Bootloader version (0 < version ≤ 255), example: 0x10 = version 1.0

Byte 3: Option byte 1: 0x00 to keep the compatibility with generic bootloader protocol

Byte 4: Option byte 2: 0x00 to keep the compatibility with generic bootloader protocol

Byte 5: ACK
3.3 Get ID command

The Get ID command is used to get the version of the chip ID (identification). When the bootloader receives the command, it transmits the product ID to the host.

The STM32 device sends the bytes as follows:

Byte 1: ACK

Byte 2: \( N = \) the number of bytes – 1 (\( N = 1 \) for STM32), except for current byte and ACKs.

Bytes 3-4: PID\(^{(1)}\) byte 3 = 0x04, byte 4 = 0xXX

Byte 5: ACK

1. PID stands for product ID. Byte 1 is the MSB and byte 2 the LSB of the ID.

Figure 6. Get ID command: host side

1. GID = Get ID.
3.4 Read Memory command

The Read Memory command is used to read data from any valid memory address (refer to the product datasheets and to AN2606 for more details) in RAM, Flash memory and the information block (system memory or option byte areas).

When the bootloader receives the Read Memory command, it transmits the ACK byte to the application. After the transmission of the ACK byte, the bootloader waits for an address (four bytes, byte 1 is the address MSB and byte 4 is the LSB) and a checksum byte, then it checks the received address. If the address is valid and the checksum is correct, the bootloader transmits an ACK byte, otherwise it transmits a NACK byte and aborts the command.

When the address is valid and the checksum is correct, the bootloader waits for the number of bytes to be transmitted – 1 (N bytes) and for its complemented byte (checksum). If the checksum is correct it then transmits the needed data ((N + 1) bytes) to the application, starting from the received address. If the checksum is not correct, it sends a NACK before aborting the command.

The host sends bytes to the STM32 as follows:

Bytes 1-2: 0x11 + 0xEE
Wait for ACK

Bytes 3 to 6  Start address byte 3: MSB, byte 6: LSB
Byte 7: Checksum: XOR (byte 3, byte 4, byte 5, byte 6)
Wait for ACK

Byte 8: The number of bytes to be read – 1 (0 < N ≤ 255);
Byte 9: Checksum: XOR byte 8 (complement of byte 8)
Figure 8. Read Memory command: host side

1. RM = Read Memory.
Note: Some products may return two NACKs instead of one when Read protection (RDP) is active (or Read protection level 1 is active). To know if a given product returns one or two NACKs in this situation, refer to the known limitations section relative to that product in AN2606.

Figure 9. Read Memory command: device side

Start RM(1)

Received byte = 0x11+0xEE

RDP active

Send ACK byte

Receive the start address (4 bytes) with checksum

Address valid & checksum OK?

Send ACK byte

Receive the number of bytes to be read (1 byte) and a checksum (1 byte)

Checksum OK?

Send ACK byte

Send data to the host

End of RM(1)

1. RM = Read Memory.
3.5 Go command

The Go command is used to execute the downloaded code or any other code by branching to an address specified by the application. When the bootloader receives the Go command, it transmits the ACK byte to the application. After the transmission of the ACK byte, the bootloader waits for an address (four bytes, byte 1 is the address MSB and byte 4 is LSB) and a checksum byte, then it checks the received address. If the address is valid and the checksum is correct, the bootloader transmits an ACK byte, otherwise it transmits a NACK byte and aborts the command.

When the address is valid and the checksum is correct, the bootloader firmware

- initializes the registers of the peripherals used by the bootloader to their default reset values
- initializes the main stack pointer of the user application
- jumps to the memory location programmed in the received ‘address + 4’ (corresponding to the address of the application reset handler).

For example if the received address is 0x0800 0000, the bootloader jumps to the memory location programmed at address 0x0800 0004.

In general, the host must send the base address where the application to jump to is programmed.

Figure 10. Go command: host side
Note: Valid addresses for the Go command are in RAM or Flash memory (refer to STM32 product datasheets and to AN2606 for more details about the valid memory addresses for the used device). All other addresses are considered not valid and are NACK-ed by the device.

When an application is loaded into RAM and then a jump is made to it, the program must be configured to run with an offset to avoid overlapping with the first area used by the bootloader firmware (refer to STM32 product datasheets and to AN2606 for more details about the RAM offset for the used device).

The Jump to the application works only if the user application sets the vector table correctly to point to the application address.

Some products may return two NACKs instead of one when Read protection (RDP) is active (or Read protection level 1 is active). To know if a given product returns one or two NACKs in this situation, refer to the known limitations section relative to that product in AN2606.

Figure 11. Go command: device side

![Go command flowchart](image-url)
The host sends bytes to the STM32 as follows:

Byte 1: 0x21  
Byte 2: 0xDE  
Wait for ACK  
Bytes 3 to 6: Start address (byte 3: MSB, byte 6: LSB)  
Byte 7: Checksum: XOR (byte 3, byte 4, byte 5, byte 6)

### 3.6 Write Memory command

The Write Memory command is used to write data to any valid memory address (see note below) i.e. RAM, Flash memory, or option byte area.

When the bootloader receives the Write Memory command, it transmits the ACK byte to the application. After the transmission of the ACK byte, the bootloader waits for an address (four bytes, byte 1 is the address MSB and byte 4 is the LSB) and a checksum byte, it then checks the received address. For the option byte area, the start address must be the base address of the option byte area (see note below) to avoid writing inopportune in this area.

If the received address is valid and the checksum is correct, the bootloader transmits an ACK byte, otherwise it transmits a NACK byte and aborts the command. When the address is valid and the checksum is correct, the bootloader

- gets a byte, N, which contains the number of data bytes to be received
- receives the user data ((N + 1) bytes) and the checksum (XOR of N and of all data bytes)
- programs the user data to memory starting from the received address
- at the end of the command, if the write operation was successful, the bootloader transmits the ACK byte; otherwise it transmits a NACK byte to the application and aborts the command.

The maximum length of the block to be written for the STM32 is 256 bytes.

If the Write Memory command is issued to the option byte area, all bytes are erased before writing the new values, and at the end of the command the bootloader generates a system reset to take into account the new configuration of the option bytes.

**Note:** When writing to the RAM, user must not overlap the first area used by the bootloader firmware. 

No error is returned when performing write operations on write-protected sectors. No error is returned when the start address is invalid.
Figure 12. Write Memory command: host side

1. WM = Write Memory.
2. N+1 must be a multiple of 4.

Note: Some products may return two NACKs instead of one when Read protection (RDP) is active (or Read protection level 1 is active). To know if a given product returns one or two NACKs in this situation, refer to the known limitations section relative to that product in AN2606.
Figure 13. Write Memory command: device side

1. WM = Write Memory.
2. N+1 must be a multiple of 4.
The host sends the bytes to the STM32 as follows:

- **Byte 1:** 0x31
- **Byte 2:** 0xCE

Wait for ACK

- **Bytes 3 to 6:** Start address (byte 3: MSB, byte 6: LSB)
- **Byte 7:** Checksum: XOR (byte3, byte4, byte5, byte6)

Wait for ACK

- **Byte 8:** Number of bytes to be received (0 < N ≤ 255)

N +1 data bytes: Max 256 bytes

Checksum byte: XOR (N, N+1 data bytes)

### 3.7 Erase Memory command

The Erase Memory command allows the host to erase Flash memory pages. When the bootloader receives the Erase Memory command, it transmits the ACK byte to the host. After the transmission of the ACK byte, the bootloader receives one byte (number of pages to be erased), the Flash memory page codes and a checksum byte; if the checksum is correct the bootloader erases the memory and sends an ACK byte to the host, otherwise it sends a NACK byte to the host and the command is aborted.

**Erase Memory command specifications:**

1. The bootloader receives a byte that contains N, the number of pages to be erased – 1.
   
   - **N = 255** is reserved for global erase requests. For **0 ≤ N ≤ 254**, **N + 1** pages are erased.

2. The bootloader receives (N + 1) bytes, each byte containing a page number.

**Note:** *No error is returned when performing erase operations on write protected sectors.*
Figure 14. Erase Memory command: host side

1. Start ER\(^{(1)}\)
   - Send 0x43+0xBC
     - Wait for ACK or NACK
       - ACK
       - NACK
         - Global Erase?
           - Yes
             - Send 0xFF
             - Send 0x00
           - No
             - Send the number of pages to be erased (1 byte)
               - Send the page numbers
               - Send checksum
               - Wait for ACK or NACK
                 - ACK
                 - NACK
                   - End of ER\(^{(1)}\)

1. ER = Erase Memory.
Figure 15. Erase Memory command: device side

1. ER = Erase Memory.

Note: After sending the erase memory command and its checksum, if the host sends 0xFF followed by data different from 0x00, the mass erase is not performed but an ACK is sent by the device.

The host sends bytes to the STM32 as follows:

Byte 1: 0x43
Byte 2: 0xBC
Wait for ACK
The Extended Erase Memory command allows the host to erase Flash memory pages using two bytes addressing mode. When the bootloader receives the Extended Erase Memory command, it transmits the ACK byte to the host. After the transmission of the ACK byte, the bootloader receives two bytes (number of pages to be erased), the Flash memory page codes (each one coded on two bytes, MSB first) and a checksum byte (XOR of the sent bytes); if the checksum is correct, the bootloader erases the memory and sends an ACK byte to the host. Otherwise it sends a NACK byte to the host and the command is aborted.

**Extended Erase Memory command specifications:**

1. The bootloader receives one half-word (two bytes) that contains N, the number of pages to be erased:
   a) For N = 0xFFFY (where Y is from 0 to F) special erase is performed:
      - 0xFFFF for global mass erase
      - 0xFFFE for bank 1 mass erase
      - 0xFFFD for bank 2 mass erase
      - Codes from 0xFFFC to 0xFFF0 are reserved
   b) For other values where 0 ≤ N < maximum number of pages: N + 1 pages are erased.

2. The bootloader receives:
   a) In the case of a special erase, one byte: checksum of the previous bytes:
      - 0x00 for 0xFFFF
      - 0x01 for 0xFFFE
      - 0x02 for 0xFFFD
   a) In the case of N+1 page erase, the bootloader receives (2 x (N + 1)) bytes, each half-word containing a page number (coded on two bytes, MSB first). Then all previous byte checksums (in one byte).

**Note:** No error is returned when performing erase operations on write-protected sectors. The maximum number of pages is relative to the product and must be respected.
1. EER = Extended Erase Memory
Figure 17. Extended Erase Memory command: device side

1. EER = Extended Erase Memory.
The host sends the bytes to the STM32 as follows:

Byte 1: 0x44
Byte 2: 0xBB

Wait for ACK

Bytes 3-4: – Special erase (0xFFFF, 0xFFFE or 0xFFFD)
OR
– Number of pages to be erased (N+1 where: 0 ≤ N < Maximum number of pages).

Remaining bytes – Checksum of Bytes 3-4 in case of special erase (0x00 if 0xFFFF or 0x01 if 0xFFFE or 0x02 if 0xFFFD)
OR
– (2 x (N + 1)) bytes (page numbers coded on two bytes MSB first) and then the checksum for bytes 3-4 and all the following bytes

3.9 Write Protect command

The Write Protect command is used to enable the write protection for some or all Flash memory sectors. When the bootloader receives the Write Protect command, it transmits the ACK byte to the host. After the transmission of the ACK byte, the bootloader waits for the number of bytes to be received (sectors to be protected) and then receives the Flash memory sector codes from the application.

At the end of the Write Protect command, the bootloader transmits the ACK byte and generates a system reset to take into account the new configuration of the option byte.

Note: Refer to STM32 product datasheets and to AN2606 for more details about the sector size for the used device.

The Write Protect command sequence is as follows:

• the bootloader receives one byte that contains N, the number of sectors to be write-protected – 1 (0 ≤ N ≤ 255)
• the bootloader receives (N + 1) bytes, each byte contains a sector code

Note: The total number of sectors and the sector number to be protected are not checked, this means that no error is returned when a command is passed with a wrong number of sectors to be protected or a wrong sector number.

If a second Write Protect command is executed, the Flash memory sectors been protected by the first command become unprotected, and only the sectors passed within the second Write Protect command become protected.
Figure 18. Write Protect command: host side

1. WP = Write Protect.
1. WP = Write Protect.
3.10 Write Unprotect command

The Write Unprotect command is used to disable the write protection of all the Flash memory sectors. When the bootloader receives the Write Unprotect command, it transmits the ACK byte to the host. After the transmission of the ACK byte, the bootloader disables the write protection of all the Flash memory sectors. After the unprotection operation the bootloader transmits the ACK byte.

At the end of the Write Unprotect command, the bootloader transmits the ACK byte and generates a system reset to take into account the new configuration of the option byte.

Figure 20. Write Unprotect command: host side

1. WPUN = Write Unprotect.
3.11 Readout Protect command

The Readout Protect command is used to enable the Flash memory read protection. When the bootloader receives the Readout Protect command, it transmits the ACK byte to the host. After the transmission of the ACK byte, the bootloader enables the read protection for the Flash memory.

At the end of the Readout Protect command, the bootloader transmits the ACK byte and generates a system reset to take into account the new configuration of the option byte.
Figure 22. Readout Protect command: host side

1. RDP_PRM = Readout Protect.

Figure 23. Readout Protect command: device side

1. RDP_PRM = Readout Protect.
3.12 Readout Unprotect command

The Readout Unprotect command is used to disable the Flash memory read protection. When the bootloader receives the Readout Unprotect command, it transmits the ACK byte to the host. After the transmission of the ACK byte, the bootloader erases all the Flash memory sectors and disables the read protection for the whole Flash memory. If the erase operation is successful, the bootloader deactivates the RDP.

If the erase operation is unsuccessful, the bootloader transmits a NACK and the read protection remains active.

At the end of the Readout Unprotect command, the bootloader transmits an ACK and generates a system reset to take into account the new configuration of the option byte.

Note: For most STM32 products, the readout unprotect operation induces a mass erase of the Flash memory, so the Host has to wait sufficient time after the second ACK and before restarting connection. To know how much time this operation takes, refer to the mass erase time (when specified) in the product datasheet.

Figure 24. Readout Unprotect command: host side

1. RDU_PRM = Readout Unprotect.
Figure 25. Readout Unprotect command: device side

1. RDU_PRM = Readout Unprotect.
3.13 **Get Checksum command**

The Get Checksum command is used to compute a CRC value on a given memory area. The memory area size must be a multiple of 32 bits (4 bytes).

When the bootloader receives the Get Checksum command, it transmits the ACK byte to the application.

After the transmission of the ACK byte the bootloader waits for an address (four bytes, byte 1 is the MSB and byte 4 is the LSB) with a checksum byte, then it checks the received address.

If the address is valid and the checksum is correct, the bootloader transmits an ACK byte, otherwise it transmits a NACK byte and aborts the command.

When the address is valid and the checksum is correct, the bootloader waits for the size of the memory area that is expressed in 32-bit words (4 bytes) number and their complement byte (checksum).

If the checksum is not correct, the bootloader sends a NACK before aborting the command.

If the checksum is correct, the bootloader checks that the area size is different than 0 and that it does not exceed the size of the memory.

If the memory size is correct, the bootloader sends ACK byte to the application.

When the memory size is valid and the checksum is correct, the bootloader waits for the CRC polynomial value and its complement byte (checksum).

If the checksum is correct, the bootloader transmits an ACK byte, otherwise it transmits a NACK byte and aborts the command.

When the checksum is valid, the bootloader waits for the CRC initialization value and its complement byte (checksum).

If the checksum is correct, the bootloader transmits an ACK byte, otherwise it transmits a NACK byte and aborts the command.

If the checksum is correct, the bootloader computes the CRC of the given memory then sends an ACK to the application followed by the CRC value and is complement byte (checksum).
The host sends the bytes to the STM32 as follows:

**Byte 1:** 0xA1 + 0x5E

Wait for ACK

**Bytes 3 to 6:** Start address: byte 3: MSB, byte 6: LSB

**Byte 7:** Checksum: XOR (byte 3, byte 4, byte 5, byte 6)

**Bytes 8 to 11:** Start address: byte 8: MSB, byte 11: LSB

**Byte 12:** Checksum: XOR (byte 8, byte 9, byte 10, byte 11)

Wait for ACK

**Byte 13 to 16:** Memory area size (number of 32-bits words): byte 13: MSB, byte 16: LSB

Wait for ACK

**Byte 17:** Checksum: XOR (byte 13, byte 14, byte 15, byte 16)

Wait for ACK

**Bytes 18 to 21:** CRC polynomial: byte 18: MSB, byte 21: LSB

Wait for ACK

**Byte 22:** Checksum: XOR (byte 18, byte 19, byte 20, byte 21)

Wait for ACK

**Bytes 23 to 26:** CRC initialization value: byte 26: MSB, byte 26: LSB

**Byte 27:** Checksum: XOR (byte 23, byte 24, byte 25, byte 26)

Wait for ACK
Figure 26. Get Checksum command: host side

- Start Get Checksum command
- Send command 0xA1 + 0x5E
  - Wait for ACK or NACK frame
    - ACK
    - Send start address (4 bytes) with checksum (1 byte)
      - Wait for ACK or NACK frame
        - ACK
        - Send number of 32-bit words (4 bytes) with checksum (1 byte)
          - Wait for ACK or NACK frame
            - ACK
            - Send CRC polynomial (4 bytes) with checksum (1 byte)
              - Wait for ACK or NACK frame
                - ACK
                - Send CRC initial value (4 bytes) with checksum (1 byte)
                  - ACK
                  - Wait for ACK or NACK frame
                    - ACK
                    - Receive CRC value (4 bytes) with checksum (1 byte)
                      - ACK
                      - End Get Checksum command

NACK
Figure 27. Get Checksum command: device side

Start Get Checksum command

Receive bytes 0xA1 + 0x5E

RDP active? Yes

Send ACK byte

Receive start address (4 bytes) with checksum (1 byte)

Address valid & Checksum OK? No

Send ACK byte

Receive number of 32-bit words (4 bytes) with checksum (1 byte)

Number of received bytes OK? No

Send ACK byte

Receive CRC polynomial (4 bytes) with checksum (1 byte)

Received CRC polynomial OK? No

Send ACK byte

Receive CRC initial value (4 bytes) with checksum (1 byte)

Received CRC initial value OK? No

Send ACK byte

Compute CRC

Send ACK byte

Send data to the host CRC value (4 bytes) with checksum (1 byte)

End Get Checksum command

Send NACK byte

Yes

No

Yes

No
4 Bootloader protocol version evolution

*Table 3* lists the bootloader versions.

<table>
<thead>
<tr>
<th>Version</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>V2.0</td>
<td>Initial bootloader version.</td>
</tr>
</tbody>
</table>
| V2.1    | – Update Go command to initialize the main stack pointer  
          – Update Go command to return NACK when jump address is in the option byte area or system memory area  
          – Update Get ID command to return the device ID on two bytes  
          – Update the bootloader version to V2.1 |
| V2.2    | – Update Read Memory, Write Memory and Go commands to deny access, with a NACK response, to the first bytes of RAM used by the bootloader  
          – Update Readout Unprotect command to initialize the whole RAM content to 0x0 before RDP disable operation |
| V3.0    | – Extended Erase command added to support number of pages larger than 256 and separate bank mass erase  
          – Erase command has not been modified in this version but, due to addition of the Extended Erase command it is no longer supported (Erase and Extended Erase commands are exclusive) |
| V3.1    | – Limitation fix of:  
          "When a Read Memory command or Write Memory command is issued with an unsupported memory address and a correct address checksum (i.e. address 0x6000 0000), the command is aborted by the bootloader device, but the NACK (0x1F) is not sent to the host. As a result, the next two bytes (that is, the number of bytes to be read/written and its checksum) are considered as a new command and its checksum" (1).  
          – No changes in specification, the product implementation has been corrected |
| V3.3    | – Added support for “Get Checksum” command.  
          – Updated “Get Command” command to return the opcode of the “Get Checksum” command. |

1. If the “number of data - 1” (N-1) to be read/written is not equal to a valid command code (0x00, 0x01, 0x02, 0x11, 0x21, 0x31, 0x43, 0x44, 0x63, 0x73, 0x82 or 0x92), then the limitation is not perceived from the host as the command is NACK-ed anyway (as an unsupported new command).
# 5 Revision history

## Table 4. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>09-Mar-2010</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td>20-Apr-2010</td>
<td>2</td>
<td><em>Table 2: USART bootloader commands</em>: added Extended Erase command; removed footnote 2 concerning read protection from the Readout Protect command.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><em>Communication safety</em>: amended <em>Note 1</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><em>Section 3.1: Get command</em>: updated byte 10.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <em>Figure 10: Go command: host side</em> for missing ACK state.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><em>Section 3.7: Write Memory command</em>: added <em>Note 1</em> and <em>Note 2</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><em>Figure 12</em>, and <em>Figure 13</em>: added notes regarding N+1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added <em>Section 3.8: Extended Erase Memory command</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><em>Table 3: Bootloader protocol versions</em>: added v3.0.</td>
</tr>
<tr>
<td>12-Feb-2013</td>
<td>3</td>
<td>Added <em>Note</em>:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed all occurrences of “ROP” by “RDP” including in figures: <em>Figure 9.</em>, <em>Figure 11.</em>, <em>Figure 13.</em>, <em>Figure 15.</em>, <em>Figure 17.</em>, <em>Figure 19.</em>, <em>Figure 21.</em>, <em>Figure 23.</em>, <em>Figure 25.</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added <em>Table 1: Applicable products</em>.</td>
</tr>
<tr>
<td>26-Mar-2013</td>
<td>4</td>
<td>Added Version 3.1 in <em>Table 3: Bootloader protocol versions</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated “byte 4” value in <em>Section 3.3: Get ID command</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Replaced “address” by “ID” in this <em>Note 1</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Replaced “End of EER” by “End of Go” in <em>Figure 10: Go command: host side</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated first sentence in <em>Section 3.7: Write Memory command</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed “&amp; address=0x1FFF F800” and replaced the two tests “Flash memory address?” and “RAM address?” by a single test in <em>Figure 13: Write Memory command: device side</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Precised missing “Y” values in the third test of <em>Figure 17: Extended Erase Memory command: device side</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added <em>Note</em>: above <em>Figure 24: Readout Unprotect command: host side</em>.</td>
</tr>
<tr>
<td>22-May-2013</td>
<td>5</td>
<td>Replaced “STM32L151xx, STM32L152xx and STM32L162xx” by “STM32L1 Series” in <em>Table 1: Applicable products</em>.</td>
</tr>
<tr>
<td>20-Jun-2014</td>
<td>6</td>
<td>Updated <em>Table 1: Applicable products</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed footnote 4 and added footnote 3 in <em>Table 2: USART bootloader commands</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed section 3.1 Device-dependent bootloader parameters.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <em>Figure 10: Go command: host side</em> and <em>Figure 11: Go command: device side</em>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <em>Section 3.6: Write Memory command</em>.</td>
</tr>
<tr>
<td>21-Oct-2016</td>
<td>7</td>
<td>Introduced STM32L4 and STM32F7 Series, hence updated <em>Introduction</em> and <em>Table 1: Applicable products</em>.</td>
</tr>
</tbody>
</table>
### Table 4. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>14-Feb-2019</td>
<td>8</td>
<td>Added STM32H7 Series, hence updated <em>Table 1: Applicable products</em>. Updated <em>Section 1: USART bootloader code sequence</em>. Updated <em>Figure 4: Get Version &amp; Read Protection Status command: host side</em>. Minor text edits across the whole document.</td>
</tr>
<tr>
<td>21-Feb-2019</td>
<td>9</td>
<td>Added STM32WB Series, hence updated <em>Table 1: Applicable products</em>.</td>
</tr>
<tr>
<td>09-Apr-2019</td>
<td>10</td>
<td>Added STM32G0 and STM32G4 Series, hence updated <em>Table 1: Applicable products</em>.</td>
</tr>
<tr>
<td>23-Sep-2019</td>
<td>11</td>
<td>Added STM32L5 Series, hence updated <em>Table 1: Applicable products</em>.</td>
</tr>
<tr>
<td>04-Dec-2019</td>
<td>12</td>
<td>Added STM32WL Series, hence updated <em>Table 1: Applicable products</em>.</td>
</tr>
<tr>
<td>30-Oct-2020</td>
<td>13</td>
<td>Updated <em>Section 3.1: Get command</em>. Added <em>Section 3.13: Get Checksum command</em>. Updated <em>Table 2: USART bootloader commands</em> and <em>Table 3: Bootloader protocol versions</em>. Minor text edits across the whole document.</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics – All rights reserved