# AN4975 Application note # Migrating from M24LRxxE-R to ST25DVxxK #### Introduction The M24LRxxE-R and ST25DVxxK are dual EEPROM memory devices, supporting I<sup>2</sup>C and ISO/IEC 15693 RF interfaces. The ST25DVxxK is a natural evolution of the M24LRxxE-R, proposing improved performance and new advanced features. The purpose of this document is to explain how to migrate from the M24LRxxE-R dynamic tag to the new ST25DVxxK dynamic tag. New ST25DVxxK features such as Fast transfer mode, Low power mode and RF management are not discussed in this document. **Table 1. Applicable products** | Part number | |-------------| | M24LR04E-R | | M24LR16E-R | | M24LR64E-R | | ST25DV04K | | ST25DV16K | | ST25DV64K | | | March 2017 DocID030107 Rev 1 1/65 Contents AN4975 # **Contents** | 1.1.1<br>1.1.2<br>1.1.3<br>1.1.4 | Product family denomination Binary number representation Hexadecimal number representation Decimal number representation I ST25DV product feature comparison considerations on | 8<br>9<br>9 | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 1.1.2<br>1.1.3<br>1.1.4 | Binary number representation Hexadecimal number representation Decimal number representation ST25DV product feature comparison considerations on | 8<br>9<br>9 | | 1.1.3<br>1.1.4 | Hexadecimal number representation Decimal number representation ST25DV product feature comparison considerations on | 9<br>9 | | 1.1.4 | Decimal number representation | 9<br>10 | | | d ST25DV product feature comparison | 10 | | 2 M24LR and | on | 13 | | | on | | | 3 Hardware o | | 15 | | 4 I <sup>2</sup> C operation | ons | | | 5 RF operation | | 16 | | 5.1 RF cc | ommand list | 16 | | 6 User memo | ory access from RF reader | 19 | | 6.1 Read | single block | 21 | | 6.2 Write | single block | 22 | | 6.3 Read | multiple blocks | 23 | | 6.4 Get m | nultiple blocks security status | 24 | | 7 User memo | ory organization and protection | 25 | | 7.1 M24L | R user memory organization and protection overview | 25 | | 7.2 ST25 | DV user memory organization and protection overview | 25 | | 7.3 Secui | rity sessions | 26 | | 7.4 ST25 | DV Area size configuration | 30 | | 7.5 RF us | ser memory protection | 31 | | 7.5.1 | RF user memory protection: M24LR registers | . 31 | | 7.5.2 | RF user memory protection: ST25DV registers | . 33 | | 7.5.3 | M24LR and ST25DV RF user-memory protection equivalence | . 34 | | 7.5.4 | M24LR RF user memory protection configuration | . 35 | | 7.5.5 | RF user memory protection configuration ST25DV | . 35 | | 7.5.6 | Retrieve RF security status of a block | . 37 | | 7.6 | I <sup>2</sup> C us | er memory protection | 38 | |-------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7.6.1 | I <sup>2</sup> C user memory protection: M24LR registers | 38 | | | 7.6.2 | I <sup>2</sup> C user memory protection: ST25DV registers | 38 | | | 7.6.3 | I <sup>2</sup> C user memory protection M24LR vs ST25DV | 39 | | | 7.6.4 | I <sup>2</sup> C user memory protection configuration for M24LR devices | 40 | | | 7.6.5 | I <sup>2</sup> C user memory protection configuration for ST25DV devices | 40 | | | 7.6.6 | Retrieve I <sup>2</sup> C security status of a byte | 40 | | RF e | vent in | terrupts | 41 | | 8.1 | Compa | arison of RF event interrupt capabilities | 41 | | | 8.1.1 | M24LR RF Busy versus ST25DV RF_ACTIVITY | 41 | | | 8.1.2 | M24LR RF Write in Progress versus ST25DV RF_WRITE | 42 | | | 8.1.3 | Other ST25DV RF event interrupts | 44 | | 8.2 | M24LF | RRF event interrupts: M24LR registers | 44 | | 8.3 | RF ev | ent interrupts: ST25DV registers | 45 | | 8.4 | RF ev | ent interrupt configuration: M24LR | 49 | | 8.5 | RF ev | ent interrupt configuration: ST25DV | 49 | | Ener | gy harv | esting | 50 | | 9.1 | Energy | y harvesting: M24LR registers | 50 | | 9.2 | Energy | y harvesting: ST25DV registers | 51 | | 9.3 | Energy | y harvesting configuration | 53 | | | 9.3.1 | | | | | 9.3.2 | | | | | 9.3.3 | Temporarily enabling or disabling M24LR energy harvesting | 53 | | | 9.3.4 | Temporarily enabling or disabling ST25DV energy harvesting | 54 | | | 9.3.5 | Checking if energy harvesting is delivering power M24LR | 54 | | | 9.3.6 | Checking if energy harvesting is delivering power ST25DV | 54 | | Tag i | invento | ry | 55 | | Tag i | identific | cation | 56 | | 11.1 | Produ | ct codes | 56 | | | | | <b>5</b> 7 | | 11.2 | IC Ref | and memory size | 5/ | | | 8.2<br>8.3<br>8.4<br>8.5<br>Ener<br>9.1<br>9.2<br>9.3 | 7.6.1 7.6.2 7.6.3 7.6.4 7.6.5 7.6.6 RF event inf 8.1 Compo 8.1.1 8.1.2 8.1.3 8.2 M24LF 8.3 RF eve 8.4 RF eve 8.5 RF eve 8.5 RF eve 9.1 Energy 9.2 Energy 9.2 Energy 9.3 Energy 9.3 Energy 9.3 Energy 9.3.1 9.3.2 9.3.3 9.3.4 9.3.5 9.3.6 Tag identification | 7.6.1 I²C user memory protection: M24LR registers 7.6.2 I²C user memory protection: ST25DV registers 7.6.3 I²C user memory protection M24LR vs ST25DV 7.6.4 I²C user memory protection configuration for M24LR devices 7.6.5 I²C user memory protection configuration for ST25DV devices 7.6.6 Retrieve I²C security status of a byte RF event interrupts 8.1 Comparison of RF event interrupt capabilities 8.1.1 M24LR RF Busy versus ST25DV RF_ACTIVITY 8.1.2 M24LR RF Write in Progress versus ST25DV RF_WRITE 8.1.3 Other ST25DV RF event interrupts 8.2 M24LR RF event interrupts: M24LR registers 8.3 RF event interrupts: ST25DV registers 8.4 RF event interrupt configuration: M24LR 8.5 RF event interrupt configuration: ST25DV Energy harvesting 9.1 Energy harvesting: M24LR registers 9.2 Energy harvesting: ST25DV registers 9.3 Energy harvesting configuration 9.3.1 Enabling energy harvesting at M24LR boot 9.3.2 Enabling energy harvesting at ST25DV boot 9.3.3 Temporarily enabling or disabling M24LR energy harvesting 9.3.4 Temporarily enabling or disabling ST25DV energy harvesting 9.3.5 Checking if energy harvesting is delivering power M24LR 9.3.6 Checking if energy harvesting is delivering power ST25DV Tag inventory Tag identification 11.1 Product codes | | Contents | AN4975 | |----------|-----------------------------------------------------| | 13 | Behavior when erroneous RF commands are received 60 | | 14 | NFC file format | | 15 | Reference documents | | 16 | Revision history 64 | AN4975 List of figures # List of figures | Figure 1. | M24LR user memory organization | 25 | |-----------|----------------------------------------------------------------|----| | Figure 2. | ST25DV user memory organization | 26 | | Figure 3. | I <sup>2</sup> C Present password in M24LR and ST25DV products | 28 | | Figure 4. | I <sup>2</sup> C Write password in M24LR and ST25DV products | 29 | | Figure 5. | M24LR RF Busy versus ST25DVxxK-IE RF ACTIVITY (open drain) | 42 | | Figure 6. | | 43 | List of tables AN4975 # List of tables | Table 1. | Applicable products | 1 | |-----------|--------------------------------------------------------------------------|----| | Table 2. | List of acronyms | 8 | | Table 3. | Feature comparison summary | 10 | | Table 4. | M24LR and ST25DV product package availability | 13 | | Table 5. | M24LR and ST25DVxxK-IE signal correspondence | 13 | | Table 6. | Supported power supply range | 14 | | Table 7. | Internal tuning capacitance | 14 | | Table 8. | I <sup>2</sup> C operation differences between M24LR and ST25DV products | 15 | | Table 9. | Comparison of ISO/IEC 15693 mandatory and optional commands | | | | supported in M24LR and ST25DV products | 16 | | Table 10. | Comparison of custom commands supported in M24LR and ST25DV products | 17 | | Table 11. | Number of blocks per device in M24LR and ST25DV product families | 19 | | Table 12. | Addressing modes of M24LR and ST25DV devices | | | Table 13. | Memory addressing migration paths | 20 | | Table 14. | M24LR04KE-R (Fast) Read Single Block | 21 | | Table 15. | M24LR16E-R and M24LR64E-R (Fast) Read Single Block | | | Table 16. | ST25DV04K-IE, ST25DV16K-IE, ST25SV64K-IE (Fast) Read Single Block(1) | 21 | | Table 17. | ST25DV (Fast) Extended Read Single Block | | | Table 18. | M24LR04KE-R Write Single Block | 22 | | Table 19. | M24LR16E-R and M24LR64E-R Write Single Block | | | Table 20. | ST25DV Write Single Block | 22 | | Table 21. | ST25DV Extended Write Single Block | 22 | | Table 22. | M24LR04E-R (Fast) Read Multiple Blocks | 23 | | Table 23. | M24LR16E-R and M24LR64E-R (Fast) Read Multiple Blocks | 23 | | Table 24. | ST25DV (Fast) Read Multiple Blocks | 23 | | Table 25. | ST25DV (Fast) Extended Read Multiple Blocks | | | Table 26. | M24LR04E-R Get Multiple Blocks Security Status | 24 | | Table 27. | M24LR16E-R and M24LR64E-R Get Multiple Blocks Security Status | | | Table 28. | ST25DV Get Multiple Blocks Security Status | 24 | | Table 29. | ST25DV Extended Get Multiple Blocks Security Status | 24 | | Table 30. | Security sessions of M24LR versus ST25DV | 27 | | Table 31. | Password lengths | 27 | | Table 32. | M24LR Write Sector Password command | | | Table 33. | ST25DV Write Password Command | | | Table 34. | M24LR Present Sector password command | | | Table 35. | ST25DV Present Password command | | | Table 36. | ST25DV registers related to area size configuration | | | Table 37. | M24LR registers related to RF user memory protection | | | Table 38. | M24LR SSSn register description | | | Table 39. | ST25DV registers related to RF user memory protection | | | Table 40. | ST25DV RFAnSS register description | 34 | | Table 41. | RF user memory protection equivalence | | | Table 42. | LOCK_CCFILE register description | | | Table 43. | M24LR RF block security status response | | | Table 44. | ST25DV RF block security status response | | | Table 45. | ST25DV RFAnSS register content | | | Table 46. | M24LR registers related to I <sup>2</sup> C user memory protection | 38 | | Table 47 | ST25DV registers related to I <sup>2</sup> C user memory protection | 38 | DocID030107 Rev 1 AN4975 List of tables | Table 48. | I2CSS (I <sup>2</sup> C Security Status) register description | . 39 | |-----------|---------------------------------------------------------------------------------------|------| | Table 49. | I <sup>2</sup> C user memory protection equivalence | | | Table 50. | M24LR registers related to RF event interrupt | . 44 | | Table 51. | M24LR Configuration byte | . 44 | | Table 52. | ST25DV registers related to RF event interrupt | . 45 | | Table 53. | ST25DV GPO register | . 46 | | Table 54. | ST25DV GPO_CTRL_Dyn register | . 47 | | Table 55. | ST25DV IT_TIME register | . 47 | | Table 56. | ST25DV IT_STS_Dyn register | . 48 | | Table 57. | M24LR registers related to energy harvesting | . 50 | | Table 58. | M24LR Control register | | | Table 59. | ST25DV registers related to energy harvesting | . 51 | | Table 60. | ST25DV EH_MODE register | . 52 | | Table 61. | ST25DV EH_CTRL_Dyn register | . 52 | | Table 62. | M24LR and ST25DV product codes | | | Table 63. | Product code field I <sup>2</sup> C address | . 56 | | Table 64. | STMicroelectronics ISO/IEC 15693 products UID | . 56 | | Table 65. | M24LR and ST25DV IC Ref values | | | Table 66. | IC Ref and Memory size I <sup>2</sup> C addresses | | | Table 67. | M24LR04E-R and ST25DV04K-IE response to Get System Information command | . 57 | | Table 68. | M24LR16E-R and M24LR64E-R response to Get System Information command with | | | | Protocol_extension_flag=0 | . 57 | | Table 69. | M24LR16E-R and M24LR64E-R response to Get System Information command with | | | | Protocol_extension_flag=1 | | | Table 70. | ST25DV16K-IE and ST25DV64K-IE response to Get System Information command | . 58 | | Table 71. | ST25DV16K-IE and ST25DV64K-IE response to Extended Get System Information | | | | command | . 58 | | Table 72. | Behavior in case of malformed RF commands with too few or too many bytes | | | | (CRC OK) | | | Table 73. | Behavior in case of unknown command code | | | Table 74. | Behavior in case of good and wrong flags in the Rrequest_flags field of the RF comman | | | | (CRC OK) | | | Table 75. | Reference documents | | | Table 76 | Document revision history | 64 | # 1 Acronyms and notational conventions Table 2. List of acronyms | Acronym | Definition | |------------------|------------------------------------------------------------| | CC File | Capability container file as defined by the NFC Forum | | EEPROM | Electrically-erasable programmable read-only memory | | EOF | End of frame | | I <sup>2</sup> C | Inter-integrated circuit | | IC | Integrated circuit | | IC Ref | Integrated circuit reference | | ISO | International organization for standardization | | IEC | International electrotechnical commission | | NFC | Near field communication standard defined by the NFC Forum | | RF | Radio frequency | | SOF | Start of frame | | UID | Unique identifier | | VCD | Vicinity coupling device | | VICC | Vicinity integrated circuit card | #### 1.1 Conventions The following conventions and notations apply in this document unless otherwise stated. #### 1.1.1 Product family denomination Product families are abbreviated as follows: - M24LR refers to the complete family of products: M24LR04E-R, M24LR16E-R and M24LR64E-R. - **ST25DV** refers to the complete family of products: ST25DV04K-IE, ST25DV16K-IE, ST25DV64K-JF, ST25DV16K-JF and ST25DV64K-JF. - ST25DVxxK-IE refers to ST25DV04K-IE, ST25DV16K-IE and ST25DV64K-IE devices. - ST25DVxxK-JF refers to ST25DV04K-JF, ST25DV16K-JF and ST25DV64K-JF devices. #### 1.1.2 Binary number representation Binary numbers are represented by strings of 0 and 1 digits, with the most significant bit (MSB) on the left, the least significant bit (LSB) on the right, and a 'b' suffix added at the end. Example: 11110101b # 1.1.3 Hexadecimal number representation Hexadecimal numbers are represented by strings of numbers from 0 to 9 and letters from A to F, and an 'h' suffix added at the end. The most significant byte (MSB) is shown on the left and the least significant byte (LSB) on the right. Example: F5h # 1.1.4 Decimal number representation Decimal numbers are represented without any trailing character. Example: 245 # 2 M24LR and ST25DV product feature comparison Table 3 lists the features of M24LR and ST25DV products. (For full details, please refer also to the M24LR [1], [2], [3] and ST25DV [4] product datasheets.) **Table 3. Feature comparison summary** | Feature | M24LR | ST25DV | | | |----------------------------|---------------------------------------------------|-----------------------------------------------------------------|--|--| | Pinout | Same pinout | Same pinout | | | | | SO8 | | | | | | TSSPO8 | | | | | Packages | UFDFPN8 | | | | | | Wafer | | | | | | NA | UFDFPN12 (ST25DVxxK-JF only) | | | | Tuning capacitance | 27.5 pF | 28.5 pF <sup>(1)</sup> | | | | Wired power supply | 1.8 V to 5.5 V | 1.8 V to 5.5 V | | | | | 400 kHz maximum 1 MHz maximum | | | | | | Same device select addresses | | | | | | Current and random address byte read | | | | | 2 | Current and random address sequential read | | | | | I <sup>2</sup> C interface | Random address byte write | | | | | | Page write 4 bytes maximum | Multiple write 256 bytes maximum (internally 4-byte page write) | | | | | 32-bit I <sup>2</sup> C password special commands | 64-bit I <sup>2</sup> C password special commands | | | Table 3. Feature comparison summary (continued) | Feature | M24LR | ST25DV | | | |---------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--| | | ISO/IEC 15693 | Based on ISO/IEC 15693 (including amendments 3 and 4) and NFC Forum Type 5 tag | | | | | M24LR16E-R and M24LR64E-R only: Non ISO 15693 compliant commands for read and write blockmemory access | NA | | | | | M24LR16E-R and M24LR64E-R only: Non ISO 15693 compliant command for retrieving memory size | NA | | | | Contactless interface (RF) | M24LR16E-R and M24LR64E-R only: Non ISO 15693 compliant response of Get Multiple Blocks Security Status command. | NA | | | | | NA | Write Multiple Blocks commands (maximum 4 blocks) | | | | | NA | Extended commands | | | | | Inventory initiated feature | NA | | | | | Proprietary Fast Read commands (downlink 53-Kbits/s) | | | | | | RF block size of 4 bytes | | | | | Memory organization | 1-Kbit sectors | 4 configurable areas (32-byte minimum size) | | | | | From RF: each sector individually protected in Read and/or Write by one of 3 possible RF passwords | From RF: each area individually protected in Read and/or Write by one of 3 possible RF passwords | | | | User memory protection | From I <sup>2</sup> C: Write protection with one I <sup>2</sup> C password | From I <sup>2</sup> C: Read and Write protection with one I <sup>2</sup> C password | | | | | 32-bit RF and I <sup>2</sup> C passwords | 64-bit RF and I <sup>2</sup> C passwords | | | | | NA | Individual write protection of the first two memory blocks (CCfile) | | | | | NA | From RF: write protection with one RF password | | | | System configuration protection | NA | From I <sup>2</sup> C: write protection with one I <sup>2</sup> C password | | | | | NA | 64-bit RF and I <sup>2</sup> C passwords | | | | | NA | Possible definitive lock of configuration for RF write access | | | Table 3. Feature comparison summary (continued) | Feature | M24LR | ST25DV | | |------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--| | | From RF: custom commands to read and write configuration register and control byte | From RF: custom commands to read and write static configuration registers and to read and write dynamic configuration registers | | | System configuration | From I <sup>2</sup> C: range address 2304-2336 with E2=1 | From I <sup>2</sup> C:<br>static configuration range address<br>0000-0023 with E2=1<br>dynamic configuration range address<br>2003-2007 with E2=0 | | | | Digital output pin (RFWIP/RFBusy) Open drain active low. | General purpose output pin (GPO)<br>ST25DVxxK-IE: Open drain active<br>low<br>ST25DVxxK-JF: CMOS active high | | | | RF Busy: IT when M24LR is busy in RF mode (VCD SOF to M24LR EOF) | RF Activity: IT when ST25DV is answering to RF request (VCD EOF to ST25DV EOF) | | | | RF Write: IT during M24LR internal write time | RF Write: IT pulse after valid write | | | | NA | RF User: level set by RF command | | | Interrupt on RF events | NA | RF Interrupt: pulse generated by RF command | | | · | NA | Field Change: IT pulse on RF field state change | | | | NA | RF Put Message: IT pulse after RF successfully write message | | | | NA | RF Get Message: IT pulse after RF successfully read message | | | | Status bit to indicate correct completion of write cycle | - | | | | NA | IT status register for host to check IT event source | | | | NA | IT pulse duration configurable | | | Energy harvesting | Power delivered on Vout output pin is limited depending on configuration | All power delivered on V_EH output pin. | | | | 4 sink current level configurations | - | | | Fast transfer mode | NA | 256-byte buffer for fast data transfer between host MCU and RF reader | | | RF management | NA | RF configurable as disable or sleep from host MCU | | | Low power mode | NA | LPD pin to trigger Low power down mode | | Typical 28.5 pF value for the ST25DV is equivalent to what was specified in the M24LR datasheet as 27.5 pF. This change is related to a different measurement methodology between M24LR and ST25DV. # 3 Hardware considerations M24LR and ST25DVxxK-IE products are available in the same package versions. ST25DVxxK-JF products are available in different packages. Table 4. M24LR and ST25DV product package availability | Product | | Paci | kage | | |--------------|-----|--------|---------|----------| | Froduct | SO8 | TSSOP8 | UFDFPN8 | UFDFPN12 | | M24LRxxE-R | Х | X | X | - | | ST25DVxxK-IE | Х | Х | Х | - | | ST25DVxxK-JF | - | - | - | Х | ST25DVxxK-JF products are not pin-to-pin compatible with M24LR products. ST25DVxxK-IE and M24LR products are pin-to-pin compatible when using the same package. The signal correspondence is shown in *Table 5*. Table 5. M24LR and ST25DVxxK-IE signal correspondence | Pin number | M24LR<br>Signal name | ST25DVxxK-IE<br>Corresponding signal<br>name | Function | Direction | |------------|----------------------|----------------------------------------------|--------------------------|----------------| | 1 | Vout | V_EH | Energy Harvesting output | Analog output | | 2 | AC0 | AC0 | Antenna coil | I/O | | 3 | AC1 | AC1 | Antenna coil | I/O | | 4 | Vss | VSS | Ground | - | | 5 | SDA | SDA | Serial data | I/O | | 6 | SCL | SCL | Serial clock | Input | | 7 | RF WIP/BUSY | GPO | Digital Interrupt output | Digital output | | 8 | Vcc | VCC | Supply voltage | Power | Hardware considerations AN4975 M24LR and ST25DV products support the same power supply voltage range, as shown in *Table 6*. Table 6. Supported power supply range | Power supply | M24LR | ST25DV | Unit | |--------------|-------|--------|------| | Vcc min. | 1.8 | 1.8 | V | | Vcc max. | 5.5 | 5.5 | V | M24LR and ST25DV products internal tuning capacitance, is shown in *Table 7*. Migrating from M24LR to ST25DV products doesn't require modification to antenna design. Note: The typical 28.5 pF value for the ST25DV is equivalent to the M24LR data-sheet value of 27.5 pF. This change is due to a different measurement methodology between M24LR and ST25DV products. Table 7. Internal tuning capacitance | M24LR04E-R, M24LE16E-R, M24LR64E-R | St25DV4K-IE, ST25DV16K-IE,<br>ST25DV64K-IE | Unit | |------------------------------------|--------------------------------------------|------| | 27.5 | 28.5 | pF | AN4975 I<sup>2</sup>C operation # 4 I<sup>2</sup>C operation I<sup>2</sup>C operation differences between M24LR and ST25DV products are shown in *Table 8*. Table 8. I<sup>2</sup>C operation differences between M24LR and ST25DV products | I <sup>2</sup> C feature | M24LR | ST25DV | |---------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------| | Read current | Roll-over if end of memory is reached. | No roll over if end of memory is reached. | | Sequential read | Roll-over if end of memory is reached. | No roll over if end of memory is reached. | | Write multiple bytes | Limited to 4 bytes (page size) All bytes must address the same row of memory. | Limited to 256 bytes. Write fails if some data cross area boundaries. | | Present password | Password is 32-bits long | Password is 64-bits long | | Write password | Password is 32-bits long | Password is 64-bits long | | I <sup>2</sup> C timeout on start condition | Min 40 ms | Min 29.6 ms | RF operations AN4975 # 5 RF operations M24LR and ST25DV products are based on the ISO/IEC 15693 standard. In addition, ST25DV products are compatible with ISO/IEC 15693 amendments 3 and 4, and with NFC Forum Type 5 Tag. M24LR and ST25DV products both address RF blocks of 4 bytes. M24LR and ST25DV products are similar in their RF operations (protocol, modulations and timings), but they differ in their ISO/IEC 15693 standard command support and in their custom commands. #### 5.1 RF command list *Table 9* shows the differences in ISO/IEC 15693 standard commands supported by M24LR and ST25DV products. Table 9. Comparison of ISO/IEC 15693 mandatory and optional commands supported in M24LR and ST25DV products | Command code | M24LR commands | ST25DV commands | Comment | |--------------|----------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------| | 01h | Inventory | Inventory | - | | 02h | Stay Quiet | Stay Quiet | - | | 20h | Read Single Block | Read Single Block | In M24LR16E-R and M24LR64E-R, this command request has a custom format. | | 21h | Write Single Block | Write Single Block | In M24LR16E-R and M24LR64E-R, this command request has a custom format. | | 22h | - | Lock Block | - | | 23h | Read Multiple Blocks | Read Multiple Blocks | In M24LR16E-R and M24LR64E-R, this command request has a custom format. Limited to 32 blocks maximum in all M24LR versions. | | 24h | - | Write Multiple Blocks | - | | 25h | Select | Select | - | | 26h | Reset to Ready | Reset to Ready | - | | 27h | Write AFI | Write AFI | - | | 28h | Lock AFI | Lock AFI | - | | 29h | Write DSFID | Write DSFID | - | | 2Ah | Lock DSFID | Lock DSFID | - | | 2Bh | Get System Info | Get System Info | In M24LR16E-R and M24LR64E-R, the answer is formatted differently if Protocol_extenstion_flag = 1. | AN4975 RF operations Table 9. Comparison of ISO/IEC 15693 mandatory and optional commands supported in M24LR and ST25DV products (continued) | Command code | M24LR commands | ST25DV commands | Comment | |--------------|-----------------------|--------------------------------|-------------------------------------------------------------------------| | 2Ch | Get Multiple Block SS | Get Multiple Block SS | In M24LR16E-R and M24LR64E-R, this command request has a custom format. | | 30h | - | Extended Read Single Block | - | | 31h | - | Extended Write Single Block | - | | 32h | - | Extended Lock Block | - | | 33h | - | Extended Read Multiple Blocks | - | | 34h | - | Extended Write Multiple Blocks | - | | 3Bh | - | Extended Get System Info | - | | 3Ch | - | Extended Get Multiple Block SS | - | *Table 10* shows the differences in custom commands supported by M24LR and ST25DV products. Table 10. Comparison of custom commands supported in M24LR and ST25DV products | Cmd code | M24LR commands | ST25DV commands | Comment | |----------|----------------------------|-----------------------------|----------------------------------------------------------------------------| | A0h | Read Configuration | Read Configuration | Different command formatting and purpose between M24LR and ST25DV products | | A1h | Write EH Configuration | Write Configuration | Different command formatting and purpose between M24LR and ST25DV products | | A2h | Set Reset EH Configuration | - | - | | A3h | Check EH Enable | - | - | | A4h | Write DO Configuration | - | - | | A9h | - | Manage GPO | - | | AAh | - | Write Message | - | | ABh | - | Read Message Length | - | | ACh | - | Read Message | - | | ADh | - | Read Dynamic Configuration | - | | AEh | - | Write Dynamic Configuration | - | | B1h | Write Sector Password- | Write Password | Different command formatting and purpose between M24LR and ST25DV products | | B2h | Lock Sector password | - | - | RF operations AN4975 Table 10. Comparison of custom commands supported in M24LR and ST25DV products (continued) | Cmd code | M24LR commands | ST25DV commands | Comment | |----------|---------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------| | B3h | Present Sector Password | Present Password | Different command formatting and purpose between M24LR and ST25DV products | | C0h | Fast Read Single Block | Fast Read Single Block | In M24LR16E-R and M24LR64E-R, this command request has a different format than M24LR04E-R and ST25DV. | | C1h | Fast Inventory Initiate | - | - | | C2h | Fast Initiate | - | - | | C3h | Fast Read Multiple Blocks | Fast Read Multiple Blocks | In M24LR16E-R and M24LR64E-R, this command request has a different format than M24LR04E-R and ST25DV. | | C4h | - | Fast Extended Read Single Block | - | | C5h | - | Fast Extended Read Multiple Block | - | | CAh | - | Fast Write Message | - | | CBh | - | Fast Read Message Length | - | | CCh | - | Fast Read Message | - | | CDh | - | Fast Read Dynamic Config | - | | CEh | - | Fast Write Dynamic Config | - | # 6 User memory access from RF reader RF user memory is addressed by blocks of 32 bits (4 bytes), both in M24LR and ST25DV products. The maximum block address of RF user memory depends on the device's memory size. Depending on the number of blocks, 1 or 2 bytes are needed to code the block's memory address as shown in *Table 11*. Table 11. Number of blocks per device in M24LR and ST25DV product families | Parameter | M24LR04E-R<br>ST25DV04K-IE<br>ST25DV04K-JF | M24LR16E-R<br>ST25DV16K-IE<br>ST25DV16K-JF | M24LR64E-R<br>ST25DV64K-IE<br>ST25DV64K-JF | |----------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------| | Memory size | 4 Kbits | 16 Kbits | 64 Kbits | | Block size | 4 bytes | 4 bytes | 4 bytes | | Max block address | 7Fh | 1FFh | 7FFh | | Number of bytes used to code block addresses | 1 byte | 2 bytes | 2 bytes | | Product type | Low density | High density | High density | The ISO/IEC 15693 specification defines the read and write commands with a block number coded on 1 byte for low density devices (memory smaller than 256 blocks). The third amendment of ISO/IEC 15693 defines the extended read and write commands with a block number coded on 2 bytes for high density devices (memory larger than 256 blocks). M24LR16E-R and M24LR64E-R are high-density devices, but have been released before ISO/IEC 15693 amendment 3 publication and do not integrate extended read and write commands. Instead, they use custom read and write commands with block numbers coded on 2 bytes and the proprietary Protocol\_extension\_flag to address all memory blocks (see *Table 12*). All ST25DV versions benefit from ISO/IEC 15693 amendment 3 for extended memory organization and can use extended commands to address all memory blocks. ST25DV04K-IE ST25DV04K-JF M24LR16E-R ST25DV16K-IE **Parameter** M24LR04E-R M24LR64E-R ST25DV16K-JF ST25DV64K-IE ST25DV64K-JF Standard<sup>(1)</sup> (1 byte) and Addressing mode Standard (1 byte) Custom (2 bytes) extended (2 bytes) Protocol\_extension\_flag 0 0 Table 12. Addressing modes of M24LR and ST25DV devices In consequence, three migration paths exist, as shown in *Table 13*. Table 13. Memory addressing migration paths | Original device | New device | Changes in reading and writing user memory blocks | |--------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M24LR04E-R | ST25DV04K-IE | No change | | M24LR04E-R | ST25DV04K-IE<br>ST25DV16K-IE<br>ST25DV64K-IE | No change for reading and writing blocks below or equal to address FFh Extended read and write commands must be used for reading and writing blocks above address FFh, and can be used also for address below or equal to FFh | | M24LR16E-R<br>M24LR64E-R | ST25DV04K-IE<br>ST25DV16K-IE<br>ST25DV64K-IE | Different commands must be used for reading and writing blocks, whatever the address | Table 14: M24LR04KE-R (Fast) Read Single Block to Table 29: ST25DV Extended Get Multiple Blocks Security Status show differences in format of read and write block commands on M24LR and ST25DV products. Standard mode cannot access blocks above address FFh (8 Kbits). Blocks above address FFh must be accessed in Extended mode. # 6.1 Read single block If the option flag is not set, the response to Read Single Block commands is identical between M24LR and ST25DV products. If the option flag is set, the Block Security Status byte of the response is different. See *Table 43: M24LR RF block security status response* and *Table 44: ST25DV RF block security status response* for the Block Security Status byte format in M24LR and ST25DV products. #### Table 14. M24LR04KE-R (Fast) Read Single Block | SOF | Request_flags | (Fast) Read Single<br>Block | UID (optional) | Block<br>number | CRC16 | EOF | |-----|---------------|-----------------------------|----------------|-----------------|---------|-----| | - | xxxx0xxxb | (C0h) 20h | 8 bytes | 1 byte | 2 bytes | - | #### Table 15. M24LR16E-R and M24LR64E-R (Fast) Read Single Block | SOI | Request_flags | (Fast) Read Single<br>Block | UID (optional) | Block number | CRC16 | EOF | |-----|---------------|-----------------------------|----------------|--------------|---------|-----| | - | xxxx1xxxb | (C0h) 20h | 8 bytes | 2 bytes | 2 bytes | - | #### Table 16. ST25DV04K-IE, ST25DV16K-IE, ST25SV64K-IE (Fast) Read Single Block<sup>(1)</sup> | SOF | Request_flags | (Fast) Read Single<br>Block <sup>(1)</sup> | UID (optional) | Block<br>number | CRC16 | EOF | |-----|---------------|--------------------------------------------|----------------|-----------------|---------|-----| | - | xxxx0xxxb | (C0h) 20h | 8 bytes | 1 bytes | 2 bytes | - | <sup>1.</sup> Blocks above address FFh cannot be read. #### Table 17. ST25DV (Fast) Extended Read Single Block | SOF | Request_flags | (Fast) Ext Read<br>Single Block | UID<br>(optional) | Block number | CRC16 | EOF | |-----|---------------|---------------------------------|-------------------|--------------|---------|-----| | - | xxxx0xxxb | (C4h) 30h | 8 bytes | 2 bytes | 2 bytes | - | # 6.2 Write single block Responses to write commands are identical between M24LR and ST25DV products. #### Table 18. M24LR04KE-R Write Single Block | SOF | Request_flags | Write Single Block | UID<br>(optional) | Block<br>number | Data | CRC16 | EOF | |-----|---------------|--------------------|-------------------|-----------------|---------|---------|-----| | - | xxxx0xxxb | 21h | 8 bytes | 1 byte | 4 bytes | 2 bytes | - | #### Table 19. M24LR16E-R and M24LR64E-R Write Single Block | SOF | Request_flags | Write Single Block | UID<br>(optional) | Block number | Data | CRC16 | EOF | |-----|---------------|--------------------|-------------------|--------------|---------|---------|-----| | - | xxxx1xxxb | 21h | 8 bytes | 2 bytes | 4 bytes | 2 bytes | - | #### Table 20. ST25DV Write Single Block | SOF | Request_flags | Write Single Block <sup>(1)</sup> | UID<br>(optional) | Block<br>number | Data | CRC16 | EOF | |-----|---------------|-----------------------------------|-------------------|-----------------|---------|---------|-----| | - | xxxx0xxxb | 21h | 8 bytes | 1 byte | 4 bytes | 2 bytes | - | <sup>1.</sup> Cannot write block above address FFh #### Table 21. ST25DV Extended Write Single Block | SOF | Request_flags | Ext Write Single<br>Block | UID<br>(optional) | Block number | Data | CRC16 | EOF | |-----|---------------|---------------------------|-------------------|--------------|---------|---------|-----| | - | xxxx0xxxb | 31h | 8 bytes | 2 bytes | 4 bytes | 2 bytes | - | Additionally, in ST25DV products, Write Multiple Blocks and Extended Write Multiple Blocks commands are available for writing multiple blocks, allowing a faster write process. However the number of blocks is limited to 4 (see the ST25DV datasheet [4]). # 6.3 Read multiple blocks If the option flag is not set, the response to Read Multiple Block commands is identical between M24LR and ST25DV products. If the option flag is set, the Block Security Status byte of the response is different. See *Table 43: M24LR RF block security status response* and *Table 44: ST25DV RF block security status response* for Block Security Status byte format in M24LR and ST25DV products. Table 22. M24LR04E-R (Fast) Read Multiple Blocks | SOF | Request_flags | (Fast) Read Multiple<br>Blocks | UID<br>(optional) | First Block | Num of<br>blocks | CRC16 | EOF | |-----|---------------|--------------------------------|-------------------|-------------|-----------------------|---------|-----| | - | xxxx0xxxb | (C3h) 23h | 8 bytes | 1 byte | 1 byte <sup>(1)</sup> | 2 bytes | - | <sup>1.</sup> Number of blocks is limited to 32 and all blocks must belong to same sector. Otherwise, error is 0Fh returned. #### Table 23. M24LR16E-R and M24LR64E-R (Fast) Read Multiple Blocks | SOF | Request_flags | (Fast) Read<br>Multiple Blocks | UID<br>(optional) | First Block | Num of<br>blocks | CRC16 | EOF | |-----|---------------|--------------------------------|-------------------|-------------|-----------------------|---------|-----| | - | Xxxx1xxxb | (C3h) 23h | 8 bytes | 2 bytes | 1 byte <sup>(1)</sup> | 2 bytes | - | <sup>1.</sup> Number of blocks is limited to 32 and all blocks must belong to same sector. Otherwise, error is 0Fh returned. #### Table 24. ST25DV (Fast) Read Multiple Blocks<sup>(1)</sup> | SOF | Request_flags | (Fast) Read Multiple<br>Blocks | UID<br>(optional) | First Block | Num of<br>blocks | CRC16 | EOF | |-----|---------------|--------------------------------|-------------------|-------------|-----------------------|---------|-----| | - | xxxx0xxxb | (C3h) 23h | 8 bytes | 1 byte | 1 byte <sup>(2)</sup> | 2 bytes | - | <sup>1.</sup> Can't read block above address FFh #### Table 25. ST25DV (Fast) Extended Read Multiple Blocks | SOF | Request_flags | (Fast) Ext Read<br>Multiple Blocks | UID<br>(optional) | First Block | Num of<br>blocks | CRC16 | EOF | |-----|---------------|------------------------------------|-------------------|-------------|------------------------|---------|-----| | - | xxxx0xxxb | (C5h) 33h | 8 bytes | 2 bytes | 2 bytes <sup>(1)</sup> | 2 bytes | - | <sup>1.</sup> All blocks must belong to same area, otherwise, error is 0Fh returned. M24LR and ST25DV devices Read Multiple Blocks commands differ in the number of blocks that can be read: - M24LR Read Multiple Blocks is limited to 32 blocks maximum located in the same sector - ST25DV Read Multiple Blocks is limited to 256 blocks located in the same area. - **ST25DV** Extended Read Multiple Blocks is limited to the maximum memory size, or the size of the memory area that is read. <sup>2.</sup> All blocks must belong to same area, otherwise, error is 0Fh returned. # 6.4 Get multiple blocks security status The Block Security Status byte response of multiple-block security status commands is different between M24LR and ST25DV products. Please see *Table 43: M24LR RF block security status response* and *Table 44: ST25DV RF block security status response* for the Block Security Status byte format in M24LR and ST25DV products. Table 26. M24LR04E-R Get Multiple Blocks Security Status | SOF | Request_flags | Get Multiple Blocks<br>SS | UID<br>(optional) | First Block | Number of blocks | CRC16 | EOF | |-----|---------------|---------------------------|-------------------|-------------|------------------|---------|-----| | - | xxxx0xxxb | 2Ch | 8 bytes | 1 bytes | 1 byte | 2 bytes | - | #### Table 27. M24LR16E-R and M24LR64E-R Get Multiple Blocks Security Status | SOF | Request_flags | Get Multiple<br>Blocks SS | UID<br>(optional) | First Block | Number of blocks | CRC16 | EOF | |-----|---------------|---------------------------|-------------------|-------------|------------------|---------|-----| | - | xxxx1xxxb | 2Ch | 8 bytes | 2 bytes | 2 bytes | 2 bytes | - | #### Table 28. ST25DV Get Multiple Blocks Security Status | SOF | Request_flags | Request_flags Get Multiple Blocks SS <sup>(1)</sup> | | UID<br>(optional) First Block | | CRC16 | EOF | |-----|---------------|-----------------------------------------------------|---------|-------------------------------|--------|---------|-----| | - | xxxx0xxxb | 2Ch | 8 bytes | 1 byte | 1 byte | 2 bytes | - | <sup>1.</sup> Can't access block above address FFh. #### Table 29. ST25DV Extended Get Multiple Blocks Security Status | SOF | Request_flags | Get Multiple<br>Blocks SS | UID<br>(optional) | First Block | Number of blocks | CRC16 | EOF | |-----|---------------|---------------------------|-------------------|-------------|------------------|---------|-----| | - | xxxx0xxxb | 3Ch | 8 bytes | 2 bytes | 2 bytes | 2 bytes | - | # 7 User memory organization and protection M24LR and ST25DV products have different user memory organization and use different memory protection methods, both for RF and I<sup>2</sup>C accesses. # 7.1 M24LR user memory organization and protection overview M24LR product user memory is organized in sectors of 32 blocks (of 1 Kbits). For RF access, each sector is assigned to a security status register (SSS0, SSS1, SS2 .. SSSn) and can be individually read and/or write access protected by one of three available 32-bit RF passwords. For I<sup>2</sup>C accesses, each sector can be write-protected with a write-lock bit and a 32-bit I<sup>2</sup>C password. Figure 1. M24LR user memory organization # 7.2 ST25DV user memory organization and protection overview ST25DV user memory is organized in 4 size-configurable contiguous areas with a granularity of 8 blocks (256 bits). Area1 always starts at the first block of memory. Area4 always ends at the last block of memory. Three registers, ENDA1, ENDA2 and ENDA3 define Area1, Area2 and Area3 ends respectively. The minimum area size is 8 blocks, up to a maximum area of the full memory size. By default, user memory is configured with one full memory size area. For RF accesses, each area is assigned with a security status register (RFA1SS, RFA2SS, RFA3SS and RFA4SS) and can be individually read and/or write protected by one of three available 64-bit RF passwords. For I<sup>2</sup>C accesses, the I2CSS register is used to set individual read and/or write protection of each zone with one 64-bit I<sup>2</sup>C password (while M24LR only has I<sup>2</sup>C write protection). Figure 2. ST25DV user memory organization All sector protection capabilities of M24LR devices are available for ST25DV areas, except for area 1 which is always readable in ST25DV devices. In addition, block 0 and block 1 of ST25DV can be individually write-protected, independently from area protection. # 7.3 Security sessions M24LR and ST25DV products provide protection of user memory and of some configuration registers. The RF user and I<sup>2</sup>C host can access those protected places by opening security sessions with the help of passwords. Access is more restricted when security sessions are closed and less restricted when security sessions are opened. Security sessions are slightly different between M24LR and ST25DV products, as shown in *Table 30*. | Security sessions | Opened<br>with | M24LR: access provided by opened security session | ST25DV: access provided by opened security session | | | | |-------------------|----------------------|------------------------------------------------------------------|----------------------------------------------------------------------|--|--|--| | RF user | RF pwd 1, 2 | RF user access to protected user memory <sup>(2)</sup> | | | | | | RF user | or 3 <sup>(1)</sup> | RF user write access to RF password 1, 2 or 3 <sup>(3)</sup> | | | | | | RF | RF pwd 0 | | RF user write access to configuration registers | | | | | configuration | Ni pwa o | | RF user write access to RF password 0 | | | | | | | - | I <sup>2</sup> C host access to protected user memory <sup>(2)</sup> | | | | | I <sup>2</sup> C | I <sup>2</sup> C pwd | I <sup>2</sup> C host write access to sectors security registers | I <sup>2</sup> C host write access to configuration registers | | | | | | | I <sup>2</sup> C host write access to I <sup>2</sup> C password | I <sup>2</sup> C host write access to I <sup>2</sup> C password | | | | Table 30. Security sessions of M24LR versus ST25DV - 1. Password number must be the same as the one selected for protection. - 2. Depending on access rights in opened security session set for the corresponding memory block. - 3. Write access to the password number corresponding to the password number presented. Password length is different in M24LR and ST25DV products, as shown in *Table 31*. Default password values are 00000000h for M24LR and 00000000000000h for ST25DV. Table 31. Password lengths | Password | M24LR | ST25DV | |-------------------------------|---------|---------| | RF password 0 (configuration) | - | 64 bits | | RF passwords 1, 2 and 3 | 32 bits | 64 bits | | I <sup>2</sup> C password | 32 bits | 64 bits | Possible actions for security sessions are: Open RF user security session: - M24LR: Present Sector Password command with password number (1, 2 or 3) and a valid corresponding password. - **ST25DV**: Present Password command with password number (1, 2 or 3) and a valid corresponding password. Write RF password: - **M24LR**: Present Sector Password command with chosen password number (1, 2 or 3) and a valid corresponding password. Then Write Sector Password command with the same chosen password number (1, 2 or 3). - **ST25DV**: Present Password command with password number (0, 1, 2 or 3) and a valid corresponding password. Then Write Password command with the same password number (0, 1, 2 or 3). Close RF user security session: M24LR and ST25DV: Present Password command with different password number or wrong password. Or remove tag from RF field (POR). Open RF configuration security session: - M24LR: no RF configuration security session. - ST25DV: Present Password command with password number 0 and valid password 0. Close RF configuration security session: - M24LR: no RF configuration security session. - **ST25DV**: Present Password command with different password number, or password number 0 and wrong password 0. Or remove tag from RF field (POR). Open I<sup>2</sup>C security session: M24LR and ST25DV: I<sup>2</sup>C Present Password command with valid password. Write I<sup>2</sup>C password: M24LR and ST25DV: I<sup>2</sup>C Present Password command with valid password. Then I<sup>2</sup>C Write Password command. Close I<sup>2</sup>C security session: • **M24LR and ST25DV**: I<sup>2</sup>C Present Password command with wrong password. Or remove tag power supply (POR). In ST25DV devices, the I<sup>2</sup>C host can read the current status (opened or closed) of the I<sup>2</sup>C security session by reading the I2C SSO Dyn register. *Figure 3* and *Figure 4* show the differences in format of the I<sup>2</sup>C Present Password and I<sup>2</sup>C Write Password commands between M24LR and ST25DV products. Figure 3. I<sup>2</sup>C Present password in M24LR and ST25DV products 57 Figure 4. I<sup>2</sup>C Write password in M24LR and ST25DV products Table 32: M24LR Write Sector Password command to Table 35: ST25DV Present Password command show the differences in format of RF Present Sector Password, Present Password, Write Sector Password and Write Password commands between M24LR and ST25DV devices. Table 32. M24LR Write Sector Password command | SOF | Request_flags | Write Sector<br>Password | IC Mfg<br>code | UID<br>(optional) | Password number | Password | CRC16 | EOF | |-----|---------------|--------------------------|----------------|-------------------|-----------------|----------|---------|-----| | - | 1 byte | B1h | 02h | 8 bytes | 1 byte | 4 bytes | 2 bytes | - | #### **Table 33. ST25DV Write Password Command** | SOF | Request_flags | Write Sector<br>Password | IC Mfg<br>code | UID<br>(optional) | Password number | Password | CRC16 | EOF | |-----|---------------|--------------------------|----------------|-------------------|-----------------|----------|---------|-----| | - | 1 byte | B1h | 02h | 8 bytes | 1 byte | 8 bytes | 2 bytes | - | #### Table 34. M24LR Present Sector password command | SOF | Request_flags | quest_flags | | UID<br>(optional) | | | CRC16 | EOF | |-----|---------------|-------------|-----|-------------------|--------|---------|---------|-----| | - | 1 byte | B3h | 02h | 8 bytes | 1 byte | 4 bytes | 2 bytes | - | #### Table 35. ST25DV Present Password command | SOF | Request_flags | Present<br>Password | IC Mfg<br>code | UID<br>(optional) | Password number | Password | CRC16 | EOF | | | | | |-----|---------------|---------------------|----------------|-------------------|-----------------|----------|---------|-----|--|--|--|--| | - | 1 byte | B3h | 02h | 8 bytes | 1 byte | 8 bytes | 2 bytes | - | | | | | #### 7.4 ST25DV Area size configuration Area sizes can be adjusted independently of the protection setting. By default, only area 1 exists and fills the entire memory. ENDA<sub>n</sub> registers define the limits of each area, with start of area 1 always being block 0, and end of area 4 always being the last block of memory. Area size modifications must be done using the following procedure, respecting orders: - 1. Ends of Areas 3 and 2 must first be set to the end of memory while respecting the following order: - a) If ENDA3 ≠ end of user memory, then set ENDA3 = end of memory; else, do not write ENDA3 - b) If ENDA2 ≠ end of user memory, then set ENDA2 = end of memory; else, do not write ENDA2. - 2. Then, desired area limits can be set respecting the following order: - a) Set new ENDA1 value - b) Set new ENDA2 value, with ENDA2 > ENDA1 - c) Set new ENDA3 value, with ENDA3 > ENDA2. Table 36. ST25DV registers related to area size configuration | RF acc | ess | | | | I <sup>2</sup> C access | | | | |---------------------------------|--------------|--------------------|-------------|------------------|-------------------------|------------------------------------|--|--| | Command | Address Type | | Registers | Device<br>select | Address | Туре | | | | | 05h | R/W <sup>(1)</sup> | ENDA1 | E2 = 1 | 0005h | R/W <sup>(2)</sup> | | | | Read Configuration | 07h | R/W <sup>(1)</sup> | ENDA2 | E2 = 1 | 0007h | R/W <sup>(2)</sup> | | | | Write Configuration | 09h | R/W <sup>(1)</sup> | ENDA3 | E2 = 1 | 0009h | R/W <sup>(2)</sup> | | | | | 0Fh | R/W <sup>(1)</sup> | LOCK_CFG | E2 = 1 | 000Fh | R/W <sup>(2)</sup> | | | | No access | - | | I2C_PWD | E2 = 1 | 0900h | R <sup>(3)</sup> /W <sup>(4)</sup> | | | | Present password Write password | 00h | W0 <sup>(5)</sup> | RF_PWD_0 | - | - No access | | | | | No access | ess - | | I2C_SSO_Dyn | E2 = 0 | 2004h R0 | | | | Write access is granted if an RF configuration security session is open and the configuration is not locked (LCK\_CFG register equals to 0). - 2. Write access only if I<sup>2</sup>C security session is open. - 3. Read access only if I<sup>2</sup>C security session is open. - 4. Write with $I^2C$ Write Password command only if $I^2C$ security session is open. - 5. Write access only if corresponding RF security session is open. Area end limit coding is defined as follows: RF block address = $8 * ENDA_n + 7 \Rightarrow ENDA_n = int(RF block address / 8)$ $I^2C$ byte address = $32 * ENDA_n + 31 \Rightarrow ENDA_n = int(I^2C byte address / 32)$ Note: The RF user must first open the RF configuration security session to write $ENDA_n$ registers. The $l^2C$ host must first open an $l^2C$ security session to write $ENDA_n$ registers. # 7.5 RF user memory protection #### 7.5.1 RF user memory protection: M24LR registers To manage sector protection from RF access, M24LR has one SSS (Sector Security Status) register per sector and three RF passwords (RF\_PWD1-3). Table 37. M24LR registers related to RF user memory protection | | RF | | | | I <sup>2</sup> C | | | | |-------------------------------------|----------------------------------|-------------------|-----------|------------------|------------------|------------------------------------|--|--| | Command | Address Type | | Registers | Device<br>select | Address | Туре | | | | | 00h to 1Fh | W0 <sup>(1)</sup> | SSS0 | E2 = 1 | 0000h | R/W <sup>(2)</sup> | | | | | 20h to 3Fh | W0 <sup>(1)</sup> | SSS1 | E2 = 1 | 0001h | R/W <sup>(2)</sup> | | | | Lock Sector | | W0 <sup>(1)</sup> | | E2 = 1 | | R/W <sup>(2)</sup> | | | | | @Last block-31<br>to @last block | W0 <sup>(1)</sup> | SSSn | E2 = 1 | 000nh | R/W <sup>(2)</sup> | | | | No access | - | | I2C_PWD | E2 = 1 | 0900h | R <sup>(3)</sup> /W <sup>(4)</sup> | | | | Daniel Carlos DIA/D | 00h | W <sup>(5)</sup> | RF_PWD1 | | No access | | | | | Present Sector PWD Write Sector PWD | 01h | W <sup>(5)</sup> | RF_PWD2 | - | | | | | | | 02h | W <sup>(5)</sup> | RF_PWD3 | | | | | | <sup>1.</sup> Write access only if sector is not already locked. <sup>2.</sup> Write access only if I<sup>2</sup>C security session is open. <sup>3.</sup> Read access only if I<sup>2</sup>C security session is open. <sup>4.</sup> Write with $I^2C$ Write Password command only if $I^2C$ security session is open. <sup>5.</sup> Write access only if corresponding RF security session is open. Table 38. M24LR SSSn register description | | SSSn | | | | | | | | |-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|--| | Bit | Name | Function | Factory value | | | | | | | b0 | Sector Lock | 0: sector n not locked 1: sector n locked | 0b | | | | | | | b2-b1 | Read/Write protection | 00: sector n RF user security session can't be opened by password 01: sector n RF user security session opened by RF_PWD_1 10: sector n RF user security session opened by RF_PWD_2 11: sector n RF user security session opened by RF_PWD_3 | 00b | | | | | | | b4-b3 | Password control | 00: sector n RF access: Read always allowed- Write if RF user security session opened 01: sector n RF access: Read always allowed - Write always allowed 10: sector n RF access: Read if RF security user session opened - Write if RF user security session opened 11: sector n RF access: Read if RF user security session opened - Write always forbidden | 00b | | | | | | | b7-b5 | RFU | - | 000b | | | | | | #### 7.5.2 RF user memory protection: ST25DV registers To manage area protection from RF accesses, ST25DV devices have three registers to determine the area limits ( $ENDA_n$ ), one security status register per area (RFAnSS) and three RF passwords ( $RF_PWD1-3$ ). A register to lock the configuration (LOCK\_CFG), a password to open RF configuration security session (RF\_PWD\_0), and a password to open I<sup>2</sup>C security session are also involved in area protection. Finally, a register to independently write-lock blocks 0 and/or 1 is available (LOCK\_CCFILE). Table 39. ST25DV registers related to RF user memory protection | RF access | | | | | I <sup>2</sup> C access | | |-----------------------------------------------------|---------|--------------------|-------------|------------------|-------------------------|------------------------------------| | Command | Address | Туре | Registers | Device<br>select | Address | Туре | | | 04h | R/W <sup>(1)</sup> | RFA1SS | E2 = 1 | 0004h | R/W <sup>(2)</sup> | | Read Configuration | 06h | R/W <sup>(1)</sup> | RFA2SS | E2 = 1 | 0006h | R/W <sup>(2)</sup> | | Write Configuration | 08h | R/W <sup>(1)</sup> | RFA3SS | E2 = 1 | 0008h | R/W <sup>(2)</sup> | | | 0Ah | R/W <sup>(1)</sup> | RFA4SS | E2 = 1 | 000Ah | R/W <sup>(2)</sup> | | (Ext) Get Multi. BSS @00 or @01<br>(Ext) Lock Block | - | R/W <sup>(3)</sup> | LOCK_CCFILE | E2 = 1 | 000Ch | R/W <sup>(2)</sup> | | Read Configuration Write Configuration | 0Fh | R/W <sup>(1)</sup> | LOCK_CFG | E2 = 1 | 000Fh | R/W <sup>(2)</sup> | | No access | - | | I2C_PWD | E2 = 1 | 0900h | R <sup>(4)</sup> /W <sup>(5)</sup> | | | 00h | W0 <sup>(6)</sup> | RF_PWD_0 | | | | | Present password | 01h | W0 <sup>(6)</sup> | RF_PWD_1 | | No ac | 2000 | | Write password | 02h | W0 <sup>(6)</sup> | RF_PWD_2 | ] - | No ac | ,CE33 | | | 03h | W0 <sup>(6)</sup> | RF_PWD_3 | ] | | | | No access | - | | I2C_SSO_Dyn | E2 = 0 | 2004h | R0 | <sup>1.</sup> Write access granted if RF configuration security session is open and configuration is not locked (LCK\_CFG register equals to 0). <sup>2.</sup> Write access only if I<sup>2</sup>C security session is open. <sup>3.</sup> Write access to bit 0 if Block 00h is not already locked and to bit 1 if Block 01h is not already locked. <sup>4.</sup> Read access only if I<sup>2</sup>C security session is open. <sup>5.</sup> Write with I<sup>2</sup>C Write Password command only if I<sup>2</sup>C security session is open. <sup>6.</sup> Write access only if corresponding RF security session is open. | RFAnSS | | | | | | | | | |--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|--|--|--| | Bit | NameL | Function | | | | | | | | b1-b0 | PWD_CTRL_An | 00: Area n RF user security session can't be opened by password 01: Area n RF user security session opened by RF_PWD_1 10: Area n RF user security session opened by RF_PWD_2 11: Area n RF user security session opened by RF_PWD_3 | 00b | | | | | | | b3-b2 | RW_PROTECTION_An | 00: Area n RF access: Read allowed - Write allowed 01: Area n RF access: Read allowed - Write allowed if RF user security session opened 10: Area n RF access: Read allowed if RF security user session opened <sup>(1)</sup> - Write allowed if RF user security session opened 11: Area n RF access: Read allowed if RF user security session opened <sup>(1)</sup> - Write always forbidden | | | | | | | | b7-b4 | RFU | _ | 0000b | | | | | | Table 40. ST25DV RFAnSS register description Password control bits (in the SSSn and RFAnSS registers) have the same signification in M24LR and ST25DV products. #### 7.5.3 M24LR and ST25DV RF user-memory protection equivalence The equivalence of Read/Write protection bits (in the SSSn and RFAnSS registers) is summarized in *Table 41*. Table 41. RF user memory protection equivalence | M24LR | | Sector/Area access when | | Sector/Area access when | | ST25DV | | |----------------|---------------------|------------------------------|----------|------------------------------|----------|------------------------|--| | Sector<br>Lock | R/W protection bits | user security session opened | | user security session closed | | R/W<br>protection bits | | | 0 | xx | Read | Write | Read | Write | 00 | | | 1 | 00 | Read | Write | Read | No Write | 01 | | | 1 | 01 | Read | Write | Read | Write | 00 | | | 1 | 10 | Read | Write | No Read | No Write | 10 <sup>(1)</sup> | | | 1 | 11 | Read | No Write | No Read | No Write | 11 <sup>(1)</sup> | | <sup>1.</sup> Not allowed for area 1 (always readable). <sup>1.</sup> Read always allowed for Area 1. The Sector lock bit is not present in ST25DV devices. In M24LR devices, the Sector Lock bit prevents sector protection modification by an RF user. The same behavior can be achieved on ST25DV devices in two different ways: - Using the configuration password (password 0) protection to prevent RF from modifying RFAnSS registers without presenting the correct password. - Using the LOCK\_CFG register (issuing a Write Configuration(@0Fh) command from RF or writing to the LOCK\_CFG register from I<sup>2</sup>C) to permanently prevent RF from modifying RFAnSS registers (this also locks all configuration registers for RF access. It can be unlocked by I<sup>2</sup>C only). #### 7.5.4 M24LR RF user memory protection configuration #### Configuration by RF user - **If the sector is already locked**, the RF user cannot change the sector protection (this can be done through the I<sup>2</sup>C). - If the sector is not already locked, the RF user can lock the sector by issuing a Lock Sector command (@Block, SSSn). The Lock Sector command must point to any block inside the target sector, and provide the desired SSS value. #### Configuration by I<sup>2</sup>C host - The I<sup>2</sup>C host must open the I<sup>2</sup>C security session by issuing I<sup>2</sup>C Present Password command. - The I<sup>2</sup>C host can then write any SSSn register using the I<sup>2</sup>C Write Byte command (even if the block is locked). - Optionally, the I<sup>2</sup>C host can close the I<sup>2</sup>C security session by issuing an I<sup>2</sup>C Present Password command with the wrong I<sup>2</sup>C password. #### 7.5.5 RF user memory protection configuration ST25DV #### Configuration by an RF user - If the RF configuration is locked (LOCK\_CFG register = 1), it is not possible to configure the area protection (this can be done through the I<sup>2</sup>C interface). - If the RF configuration is not locked: - The RF user must first open the RF configuration security session by issuing a Present Password (00h, RF\_PWD\_0) command with a valid RF password 0. - The RF user sets area protection by issuing a Write Configuration (@RFAnSS, SS) command to write into any RFAnSS register. - Optionally, the RF user can close the RF configuration security session by issuing a Present Password command with the wrong RF password 0 (or different password number, or remove tag from the field). 000000b b7-b2 **RFU** #### Configuration by an I<sup>2</sup>C host - The I<sup>2</sup>C host must open the I<sup>2</sup>C security session by issuing I<sup>2</sup>C Present password command. - The I<sup>2</sup>C host can then write any RFAnSS register by an I<sup>2</sup>C Write Byte command. - Optionally, the I<sup>2</sup>C host can close the I<sup>2</sup>C security session by issuing an I<sup>2</sup>C Present Password command with the wrong I<sup>2</sup>C password. Blocks 0 and 1 are exceptions to this protection mechanism: - The RF user can independently write-lock those two blocks on top of area1 protection, issuing an (Ext) Lock Block (@00h/01h) command at block address 0 or 1. - An RF user needs no password to lock blocks 0 and/or 1. - Locking blocks 0 and/or 1 is possible even if the configuration is locked (LOCK\_CFG=1). Locking blocks 0 and/or 1 is possible even if the area is write locked. - Once locked, the RF user cannot unlock blocks 0 and/or 1 (can be done by I<sup>2</sup>C host). - Unlocking area1 (through RFA1SS register) does not unlock blocks 0 and 1 if they have been locked through an (Ext) Lock Block command or the LOCK\_CCFILE register. - The I<sup>2</sup>C host can independently write-lock/unlock those two independently of area1 protection, by writing to the LOCK CCFILE register. - An I<sup>2</sup>C security session must be opened to gain write access to LOCK\_CCFILE register. - Locking and unlocking blocks 0 and/or 1 is possible even if an area is write locked. LOCK\_CCFILE **Factory** Rit Name **Function** value b0 LCKBCK0 0: Block @ 00h is not Write locked 0b 1: Block @ 00h is Write locked LCKBCK1 0: Block @ 01h is not Write locked b1 0b 1: Block @ 01h is Write locked Table 42. LOCK CCFILE register description #### 7.5.6 Retrieve RF security status of a block In M24LR devices, an RF user can read the block security status by issuing a Get Multiple Blocks SS(@Block, NbBlocks) command, or (Fast) Read Single Block(@Block) and (Fast) Read Multiple Blocks(@Block, NbBlocks) commands with the option flag set to 1. The Block security status returned by M24LR devices is shown in *Table 43*. Table 43. M24LR RF block security status response | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----|----|----|----------|--------------|----|-------|-------------------------------------------------------------------------| | 0 | 0 | 0 | Password | control bits | | ITC . | Sector lock: 0: sector is not locked 1: sector is locked <sup>(1)</sup> | In M24LR devices, Get Multiple Blocks SS rolls over address 0 if the end of memory is reached. In ST25DV devices Get Multiple Blocks SS returns an error if the end of memory is reached. In ST25DV devices, an RF user can read the block security status by issuing an (Ext) Get Multiple Blocks SS( @Block, NbBlocks ) command, or (Ext) (Fast) Read Single Block( @Block ), (Ext) (Fast) Read Multiple Blocks( @Block, NbBlocks ) commands with the option flag set to 1. The Block security status returned by ST25DV devices is shown in *Table 44*. Table 44. ST25DV RF block security status response | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----|----|----|----|----|----|----|------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Lock_flag: 0: block is not locked 1: block is locked <sup>(1)(2)</sup> | - 1. Lock\_flag may be different if a security session is opened or closed. - In M24LR devices, if the SSSx register value is xxxxxx011 (Sector lock bit=1, R/W protection bits=01b), the meaning of the Sector Lock bit returned is 'write access to the SSSx register is locked, but read/write access to the sector is not locked'. This state cannot be reflected in the Sector Lock bit returned by ST25DV. In order to obtain the same information as block security status of an M24LR device (Read/Write protection bits and Password control bits), the ST25DV's RF user must read the RFAnSS registers of the corresponding area. The RF user can read the RFAnSS register by issuing a Read Configuration( @RFAnSS ) command. The level of information is then equivalent. Table 45. ST25DV RFAnSS register content | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----|----|----|----|------------|-----------------|----------|--------------| | 0 | 0 | 0 | 0 | Read/Write | protection bits | Password | control bits | Using the $I^2C$ interface, RF sector/area security status information can be retrieved by reading the SSSn and RFAnSS registers, both in M24LR and ST25DV devices. Nevertheless, the lock\_flag cannot be read through the $I^2C$ interface of an ST25DV device, whereas the equivalent sector lock bit is available in the M24LR SSSn registers. # 7.6 I<sup>2</sup>C user memory protection #### 7.6.1 I<sup>2</sup>C user memory protection: M24LR registers To manage sector protection against I<sup>2</sup>C access, M24LR products have one I2C\_Write\_lock bit per sector and one I<sup>2</sup>C passwords (I2C\_PWD). Table 46. M24LR registers related to I<sup>2</sup>C user memory protection | | RF | | | I <sup>2</sup> C | | | | |-------------|---------|------|-----------------------------------------|------------------|---------|------------------------------------|--| | Command | Address | Туре | Registers | Device<br>select | Address | Туре | | | | | | I2C_Write_lock bits for sectors 7 to 0 | E2 = 1 | 0800h | R/W <sup>(1)</sup> | | | No accoss | | | I2C_Write_lock bits for sectors 15 to 8 | E2 = 1 | 0801h | R/W <sup>(1)</sup> | | | No access - | - | - | | E2 = 1 | | R/W <sup>(1)</sup> | | | | | | I2C_PWD | E2 = 1 | 0900h | R <sup>(2)</sup> /W <sup>(3)</sup> | | - 1. Write access only if I<sup>2</sup>C security session is open. - 2. Read access only if I<sup>2</sup>C security session is open. - 3. Write with $I^2C$ Write Password command only if $I^2C$ security session is open. # 7.6.2 I<sup>2</sup>C user memory protection: ST25DV registers To manage area protection against I<sup>2</sup>C access, ST25DV products have three registers to determine area limits (EndAn), a security status register (I2CSS) and an I<sup>2</sup>C password (I2C\_PWD). A register (LOCK CCFILE) to independently write-lock blocks 0 and/or 1 is also available. Table 47. ST25DV registers related to I<sup>2</sup>C user memory protection | RF access | | I <sup>2</sup> C access | | | | | |----------------------------------------------------|----------------------|-------------------------|-------------|------------------|---------|------------------------------------| | Command | Command Address Type | | Registers | Device<br>select | Address | Туре | | No access | - | - | I2CSS | E2 = 1 | 000Bh | R/W <sup>(1)</sup> | | (Ext) Get Multi BSS @00 or @01<br>(Ext) Lock Block | - | R/W <sup>(2)</sup> | LOCK_CCFILE | E2 = 1 | 000Ch | R/W <sup>(1)</sup> | | No access | | | I2C_PWD | E2 = 1 | 0900h | R <sup>(3)</sup> /W <sup>(4)</sup> | | INO access | - | | I2C_SSO_Dyn | E2 = 0 | 2004h | R0 | - 1. Write access only if I<sup>2</sup>C security session is open. - 2. Write access to bit 0 if Block 00h is not already locked and to bit 1 if Block 01h is not already locked. - 3. Read access only if I<sup>2</sup>C security session is open. - 4. Write with I<sup>2</sup>C Write Password command only if I<sup>2</sup>C security session is open. Table 48. I2CSS (I<sup>2</sup>C Security Status) register description | I2CSS | | | | | | | |-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--| | Bit | Name | Function | Factory<br>value | | | | | b1-b0 | RW_PROTECTION_A1 | 00: Area 1 I <sup>2</sup> C access: Read allowed - Write allowed 01: Area 1 I <sup>2</sup> C access: Read allowed - Write allowed if I <sup>2</sup> C security session opened 10: Area 1 I <sup>2</sup> C access: Read allowed - Write allowed 11: Area 1 I <sup>2</sup> C access: Read allowed - Write allowed if I <sup>2</sup> C security session opened | 00b | | | | | b3-b2 | RW_PROTECTION_A2 | 00: Area 2 I <sup>2</sup> C access: Read allowed - Write allowed 01: Area 2 I <sup>2</sup> C access: Read allowed - Write allowed if I <sup>2</sup> C security session opened 10: Area 2 I <sup>2</sup> C access: Read allowed if I <sup>2</sup> C security session opened - Write allowed 11: Area 2 I <sup>2</sup> C access: Read allowed if I <sup>2</sup> C security session opened - Write allowed if I <sup>2</sup> C security session opened | 00b | | | | | b5-b4 | RW_PROTECTION_A3 | 00: Area 3 I <sup>2</sup> C access: Read allowed - Write allowed 01: Area 3 I <sup>2</sup> C access: Read allowed - Write allowed if I <sup>2</sup> C security session opened 10: Area 3 I <sup>2</sup> C access: Read allowed if I <sup>2</sup> C security session opened - Write allowed 11: Area 3 I <sup>2</sup> C access: Read allowed if I <sup>2</sup> C security session opened - Write allowed if I <sup>2</sup> C security session opened | 00b | | | | | b7-b6 | RW_PROTECTION_A4 | 00: Area 4 I <sup>2</sup> C access: Read allowed - Write allowed 01: Area 4 I <sup>2</sup> C access: Read allowed - Write allowed if I <sup>2</sup> C security session opened 10: Area 4 I <sup>2</sup> C access: Read allowed if I <sup>2</sup> C security session opened - Write allowed 11: Area 4 I <sup>2</sup> C access: Read allowed if I <sup>2</sup> C security session opened - Write allowed if I <sup>2</sup> C security session opened | 00b | | | | ## 7.6.3 I<sup>2</sup>C user memory protection M24LR vs ST25DV The equivalence of Read/Write protection bits (SSSn and RFAnSS registers) is summarized in *Table 49*. The M24LR $I^2C$ user memory can only be write protected. ST25DV $I^2C$ user memory can be read-and/or write-protected. | M24LR | Sector/Area | access when | Sector/Area access when | | ST25DV | |--------------------|----------------------------------------------------|-------------|-------------------------|------------------------------|-------------------| | I2C_Write_Lock bit | user security session user security session closed | | _ | I2CSS<br>R/W protection bits | | | 0 | Read | Write | Read | Write | 00 | | 1 | Read | Write | Read | No Write | 01 | | Not possible | Read | Write | No Read | Write | 10 <sup>(1)</sup> | | Not possible | Read | Read Write | | No Write | 11 <sup>(1)</sup> | Table 49. I<sup>2</sup>C user memory protection equivalence #### 7.6.4 I<sup>2</sup>C user memory protection configuration for M24LR devices Configuration by an I<sup>2</sup>C host: - The I<sup>2</sup>C host must open the I<sup>2</sup>C security session by issuing an I2C Present Password command. - The I<sup>2</sup>C host can then write I2C\_write\_lock bit of any sector by an I2C Write Byte command (even if block is locked). - Optionally, the I<sup>2</sup>C host can close the I<sup>2</sup>C security session by issuing an I2C Present Password command with the wrong I<sup>2</sup>C password. ### 7.6.5 I<sup>2</sup>C user memory protection configuration for ST25DV devices Configuration by an I<sup>2</sup>C host: - The I<sup>2</sup>C host must open the I<sup>2</sup>C security session by issuing an I<sup>2</sup>C Present Password command. - The I<sup>2</sup>C host can then write any I2CSS register by an I<sup>2</sup>C write byte command. - Optionally, the I<sup>2</sup>C host can close the I<sup>2</sup>C security session by issuing an I<sup>2</sup>C Present Password command with the wrong I<sup>2</sup>C password. The first 8 bytes of I<sup>2</sup>C user memory (RF Blocks 0 and 1) are exceptions to this protection mechanism. See *Section 7.5.5: RF user memory protection configuration ST25DV* for details about protection of RF blocks 0 and 1. ## 7.6.6 Retrieve I<sup>2</sup>C security status of a byte On M24LR devices, the I<sup>2</sup>C host can retrieve a block security status by reading the I2C\_Write\_lock bit of the corresponding sector. On ST25DV devices, the I<sup>2</sup>C host can retrieve a block security status by reading the I2CSS register to get security status of the corresponding area (see *Table 48: I2CSS (I<sup>2</sup>C Security Status) register description*). In ST25DV devices, as blocks 0 and 1 can be locked independently of the area protection mechanism, the security status of bytes 0000h to 0007h can also be read in the LOCK\_CCFILE register. <sup>1.</sup> Not allowed for area 1 (always readable) AN4975 RF event interrupts ## 8 RF event interrupts #### 8.1 Comparison of RF event interrupt capabilities M24LR devices can generate interrupts on the RFWIP/BUSY pin on the following RF events: - **RF Busy**, output level low on RFWIP/BUSY indicates to the I<sup>2</sup>C host that the M24LR is busy in RF mode. - **RF Write in Progress**, output level low on RFWIP/BUSY indicates to the I<sup>2</sup>C host that some data is written in RF mode. ST25DV devices can generate an interrupt on the GPO pin on the following RF events: - RF\_USER, GPO output level is controlled by the Manage GPO command. - **RF\_ACTIVITY**, output level (low for open-drain version, or high for CMOS version) on GPO indicates to the I2C host that the ST25DV has some activity in RF mode. - **RF\_INTERRUPT**: an output pulse on GPO is generated by the Manage GPO command. (A low pulse for open drain version, or a high pulse for CMOS version). - **FIELD\_CHANGE**, an output pulse on GPO is generated when an RF field appears or disappears. - **RF\_PUT\_MSG**, an output pulse on GPO is generated at the completion of a valid (Fast) Write Message command. - **RF\_GET\_MSG**: an output pulse on GPO can is generated at the completion of a valid (Fast) Read Message command. - RF\_WRITE: an output pulse on GPO is generated on completion of a valid RF write operation. The pulse duration is configurable. It is not possible to disable interrupts on the RF WIP/BUSY pin of M24LR devices. It is possible to disable interrupts on the GPO pin in ST25DV devices. Furthermore, M24LR interrupts are exclusive, whereas ST25DV interrupts are cumulative. Note: The closest replacement for the M24LR RF Busy function is ST25DV's RF\_ACTIVITY function. The closest replacement for the M24LR RF Write in Progress function is ST25DV's RF\_ WRITE function. The ST25DV has two flavors of GPO output: open drain or CMOS. open drain is active low and CMOS is active high. In order to reproduce the same behavior as the M24LR, an open-drain version of the ST25DV is preferred. #### 8.1.1 M24LR RF Busy versus ST25DV RF\_ACTIVITY The M24LR RF Busy pin is active from the VCD request SOF until the M24LR answer EOF, whatever the answer. If the M24LR doesn't answer to the request, RF BUSY is active from the VCD request SOF until the VCD request EOF. The ST25DV RF\_ACTIVITY signal (available through the GPO pin) is active from VCD request EOF to the ST25DV answer EOF, whatever the answer. If the ST25DV doesn't answer the request, the GPO pin stays high (open drain). No interrupt is generated. RF event interrupts AN4975 Differences between the two functions are summarized in *Figure 5*. 1) Answer to any command Wt/t1 VICC Any VCD SOF EOF SOF request answer M241 R **RF Busy** ST25DVxxK-IE RF\_ACTIVITY 2) Answer to a write command with option flag set VICC Write VCD EOF SOF Request (of) answer M241 R **RF Busy** ST25DVxxK-IE RF\_ACTIVITY 3) No answer (command not for this VICC or quiet state) Any VCD SOF EOF request M24LR RF Busv ST25DVxxK-IE RF\_ACTIVITY Figure 5. M24LR RF Busy versus ST25DVxxK-IE RF\_ACTIVITY (open drain) To achieve similar behavior to M24LR products, only RF\_ACTIVITY should be enabled, as more than one interrupt can be enabled on the GPO pin of the ST25DV. MSv44505V1 #### 8.1.2 M24LR RF Write in Progress versus ST25DV RF\_WRITE The M24LR RF WIP pin is active from the VCD write request EOF until the M24LR answer SOF. If the option flag is set in the VCD write request, the RF WIP pin is active until the VCD sends an EOF. If the VCD sends a forbidden write or if the M24LR doesn't answer the request, RF WIP stays high. The ST25DV RF\_WRITE is active for a duration defined in register IT\_TIME, starting at the ST25DV answer EOF, for any write command (with or without the option flag set). If a VCD sends a forbidden write or if the ST25DV doesn't answer the request, the RF\_WRITE signal stays high (open drain). AN4975 RF event interrupts Note: On ST25DV devices, (Fast) Write Dynamic Configuration and (Fast) Write Message commands do not trigger the RF\_WRITE interrupt, as they do not write any data in EEPROM. Differences between the two functions are summarized in Figure 6. Figure 6. M24LR RF WIP versus ST25DVxxK-IE RF\_WRITE (open drain) RF event interrupts AN4975 #### 8.1.3 Other ST25DV RF event interrupts Other ST25DV interrupts, their usage and configuration are detailed in the ST25DV datasheet [4]. ## 8.2 M24LR RF event interrupts: M24LR registers To manage RF interrupts, M24LR devices have one Configuration byte, that is always accessible. Table 50. M24LR registers related to RF event interrupt | RF access | RF access | | | | <sup>2</sup> C access | | |------------------------------------------------------------------|-----------|------|--------------------|------------------|-----------------------|------| | Command | Address | Туре | Registers | Device<br>select | Δddress | Туре | | Read Configuration Write EH Configuration Write DO Configuration | - | R/W | Configuration byte | E2 = 1 | 0910h | R/W | Bit 3 of the Configuration byte selects which interrupt is associated to the RFWIP/BUSY pin. Table 51. M24LR Configuration byte | Configuration byte | | | | | | | | |--------------------|-------------|------------------------------------------------------------------|---------------|--|--|--|--| | Bit | Name | Function | Factory value | | | | | | b1-b0 | EH_cfg | EH fan-out configuration | 00b | | | | | | b2 | EH_mode | 0: EH is enabled after power ON 1: EH is disabled after power ON | 1b | | | | | | b3 | RF WIP/BUSY | 0: RF Busy mode 1: RF Write in progress mode | 0b | | | | | | b7-b4 | RFU | - | 1111b | | | | | AN4975 RF event interrupts ## 8.3 RF event interrupts: ST25DV registers To manage RF interrupts, ST25DV devices have two static registers (GPO, IT\_TIME) and two dynamic registers (GPO\_CTRL\_Dyn, IT\_STS\_Dyn). Registers to manage I<sup>2</sup>C and RF configuration security sessions are also involved. Table 52. ST25DV registers related to RF event interrupt | RF access | RF access | | | | I <sup>2</sup> C access | 3 | |----------------------------------------|-----------|--------------------|--------------|------------------|-------------------------|------------------------------------| | Command | Address | Туре | Registers | Device<br>select | Address | Туре | | | 00h | R/W <sup>(1)</sup> | GPO | E2 = 1 | 0000h | R/W <sup>(2)</sup> | | Read Configuration Write Configuration | 01h | R/W <sup>(1)</sup> | IT_TIME | E2 = 1 | 0001h | R/W <sup>(2)</sup> | | | 0Fh | R/W <sup>(1)</sup> | LOCK_CFG | E2 = 1 | 000Fh | R/W <sup>(2)</sup> | | No access | - | - | I2C_PWD | E2 = 1 | 0900h | R <sup>(3)</sup> /W <sup>(4)</sup> | | Present Password<br>Write Password | - | W0 <sup>(5)</sup> | RF_PWD_0 | - | No a | ccess | | (Fast) Read Dynamic<br>Configuration | 00h | R0 | GPO_CTRL_Dyn | E2=0 | 2000h | R/W | | No Access | | | I2C_SSO_Dyn | E2=0 | 2004h | R0 | | NO ACCESS | _ | | IT_STS_Dyn | E2=0 | 2005h | R0 | <sup>1.</sup> Write access granted if RF configuration security session is open and configuration is not locked (LCK\_CFG register equals to 0). <sup>2.</sup> Write access only if I<sup>2</sup>C security session is open. <sup>3.</sup> Read access only if I<sup>2</sup>C security session is open. <sup>4.</sup> Write with I<sup>2</sup>C Write Password command only if I<sup>2</sup>C security session is open. <sup>5.</sup> Write access only if RF configuration security session is open. RF event interrupts AN4975 The GPO static register selects which interrupt is enabled. The GPO\_EN bit, when set to 0, disables the GPO output (but not interrupts, which are still reflected in the IT\_STS\_Dyn register). Table 53. ST25DV GPO register | | | GPO | | |-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------| | Bit | Name | Function | Factory value | | b0 | RF_USER_EN | 0: disabled 1: GPO output level is controlled by Manage GPO Command (set/reset) | 0b | | b1 | RF_ACTIVITY_EN | 0: disabled 1: GPO output level changes from RF command EOF to response EOF | 0b | | b2 | RF_INTERRUPT_EN | 0: disabled<br>1: GPO output level is controlled by Manage GPO Command<br>(pulse) | 0b | | b3 | FIELD_CHANGE_EN | 0: disabled 1: a pulse is emitted on GPO when RF field appears or disappears. | 1b | | b4 | RF_PUT_MSG_EN | 0: disabled 1: a pulse is emitted on GPO at completion of valid RF Write Message command. | 0b | | b5 | RF_GET_MSG_EN | 0: disabled 1: a pulse is emitted on GPO at completion of valid RF Read Message command and end of message has been reached. | 0b | | b6 | RF_WRITE_EN | 0: disabled 1: a Pulse is emitted on GPO at completion of valid RF write operation in EEPROM. | 0b | | b7 | GPO_EN | 0: The GPO output is disabled. Its state is High-Z (open drain), or 0 (CMOS) 1: The GPO output is enabled. It outputs the enabled interrupts. | 1b | AN4975 RF event interrupts The GPO\_CTRL\_Dyn dynamic register allows the I<sup>2</sup>C host to dynamically disable/enable interrupts on the GPO output. It can be used, for example, if the I<sup>2</sup>C host is not to be woken up. It is copied from the GPO/GPO\_EN bit after device power ON, and is volatile (reset to default value after POR) Table 54. ST25DV GPO\_CTRL\_Dyn register | | GPO CTRL Dyn | | | | | | | | |-------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|--| | | 1 | GFO_CTRE_Dyll | Τ | | | | | | | Bit | Name | Function | Factory value | | | | | | | b6-b0 | RFU | - | 0b | | | | | | | b7 | GPO_EN | O: The GPO output is disabled. Its state is High-Z (open drain), or 0 (CMOS) 1: The GPO output is enabled. It outputs the enabled interrupts. | 1b | | | | | | The IT\_TIME register sets the duration of the interrupt pulse (for RF\_INTERRUPT, FIELD\_DETECT, RF\_PUT\_MSG, RF\_GET\_MSG and RF\_WRITE interrupts). Table 55. ST25DV IT\_TIME register | | IT_TIME | | | | | | | |--------|---------|-------------------------------------------------------|---------------|--|--|--|--| | Bit | Name | Function | Factory value | | | | | | b2 -b0 | IT_TIME | Pulse duration = 301 us - IT_TIME * 37.65 us +/- 2 us | 011b | | | | | | b7-b3 | RFU | - | 00000b | | | | | RF event interrupts AN4975 The IT\_STS\_dyn dynamic register gives the interrupt status. It can be read by the I<sup>2</sup>C host to check which RF event has generated an interrupt on the GPO pin. Reading this register resets all bits. It is a volatile register (reset after POR). If the GPO output is disabled (GPO\_EN=0), enabled interrupts still trigger the corresponding IT\_STS\_Dyn bits. Table 56. ST25DV IT\_STS\_Dyn register | IT_STS_Dyn | | | | | | | |------------|---------------|------------------------------------------------------------------------------------------------|----|--|--|--| | Bit | Name Function | | | | | | | b0 | RF_USER | 0: Manage GPO reset GPO<br>1: Manage GPO set GPO | 0b | | | | | b1 | RF_ACTIVITY | 0: no RF access<br>1: RF access | 0b | | | | | b2 | RF_INTERRUPT | Manage GPO no interrupt request Manage GPO interrupt request | 0b | | | | | b3 | FIELD_FALLING | 0: No field falling 1: Field falling | 0b | | | | | b4 | FIELD_RISING | 0: No field rising 1: Field rising | 0b | | | | | b5 | RF_PUT_MSG | No message put in mailbox Message put in mailbox | 0b | | | | | b6 | RF_GET_MSG | No message read from mailbox Hessage read from mailbox and end of message has been reached | 0b | | | | | b7 | RF_WRITE | 0: no write in EEPROM 1: write in EEPROM | 0b | | | | AN4975 RF event interrupts #### 8.4 RF event interrupt configuration: M24LR Configuration by RF user: An RF user can configure which event triggers interrupts on the RFWIP/BUSY pin by issuing a Write DO Configuration command, with bit 3 of the Configuration byte set to the desired value. • No password is required. Configuration from I<sup>2</sup>C host: - The I<sup>2</sup>C host can configure which event triggers interrupts on pin RFWIP/BUSY by writing the desired value to bit 3 of the Configuration byte (@0910h). - No password is required. #### 8.5 RF event interrupt configuration: ST25DV Configuration by RF user: - If the RF configuration is locked (LOCK\_CFG register = 1), it is not possible to configure RF events. - If the RF configuration is not locked: - The RF user must first open an RF configuration security session by issuing a Present Password(00h, RF PWD 0) command with valid RF password 0. - The RF user can configure interrupts by issuing a Write Configuration (@GPO) to enable events in the GPO register. Several RF events can be selected at a time. The GPO EN bit must be set to 1 in order to enable GPO output. - Optionally, the RF user can close the RF configuration security session by issuing a Present password command with the wrong RF password 0 (or a different password number, or remove tag from the field). Configuration from I<sup>2</sup>C host: - The I<sup>2</sup>C host must open the I<sup>2</sup>C security session by issuing an I<sup>2</sup>C Present password command. - The I<sup>2</sup>C host can configure interrupts by writing to the GPO register. The GPO\_EN bit must be set to 1 in order to enable the GPO output. - Optionally, the I<sup>2</sup>C host can close the I<sup>2</sup>C security session by issuing an I<sup>2</sup>C Present password command with the wrong I<sup>2</sup>C password. Temporary enable or disable of the GPO output from the I<sup>2</sup>C host: - The <sup>2</sup>C host can temporarily enable and disable the GPO output by writing the GPO\_EN bit in GPO\_CTRL\_Dyn register. - No password is required (Write is possible while I<sup>2</sup>C security session is closed). - The change is volatile and doesn't survive a power off. Checking interrupt status from I<sup>2</sup>C host: • After receiving an interrupt, the I<sup>2</sup>C host can check the IT\_STS\_Dyn register to determine which RF event triggered the interrupt on the GPO pin. Energy harvesting AN4975 ## 9 Energy harvesting In M24LR products, when energy harvesting is enabled, if the RF field delivers a minimum power and external devices do not exceed a maximum sink current, power is delivered on the Vout pin. This minimum power and sink current can be configured. In ST25DV products, when energy harvesting is enabled, and if the RF field strength is sufficient, power is delivered on V\_EH pin. Minimum power and sink current cannot be configured. ## 9.1 Energy harvesting: M24LR registers To manage energy harvesting, M24LR devices have one Configuration byte and one Control register, both always accessible. | RF access | | I <sup>2</sup> C access | | | | | |------------------------------------------------------------------|---------|-------------------------|--------------------|------------------|---------|------| | Command | Address | Туре | Registers | Device<br>select | Address | Туре | | Read Configuration Write EH Configuration Write DO Configuration | - | R/W | Configuration byte | E2=1 | 0910h | R/W | | Check EH Enable<br>Set Reset EH Enable | - | R/W | Control register | E2=1 | 0920h | R/W | Table 57. M24LR registers related to energy harvesting Bits 0 and 1 of the Configuration byte control the working domain of M24LR energy harvesting. Bit 2 determines the energy harvesting default strategy after power-up. See *Table 51: M24LR Configuration byte* further details. AN4975 Energy harvesting Bit 0 of the Control register allows dynamic enabling or disabling of the energy harvesting output. At boot time, the value of bit 0 is set according to the EH\_mode bit. The Control register is a volatile register and is reset at POR. Table 58. M24LR Control register | | Control register | | | | | | | |-------|------------------|----------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|--| | Bit | Name | Function | Factory value | | | | | | b0 | EH_Enable | disable energy harvesting enable energy harvesting | Depends on EH_mode value | | | | | | b1 | FIELD_ON | 0: RF power not sufficient to execute RF commands 1: RF power sufficient to execute RF commands (RO bit) | Depends on RF power | | | | | | b6-b2 | RFU | - | 00000b | | | | | | b7 | T_PROG | 0: reset to 0 after before each write cycle 1: indicate correct completion of Write cycle. (RO bit.) | 0b | | | | | ## 9.2 Energy harvesting: ST25DV registers To manage RF interrupts, ST25DV devices have one static register (EH\_MODE) and one dynamic register (EH\_CTRL\_Dyn). Registers to manage I<sup>2</sup>C and RF configuration security sessions are also involved. Table 59. ST25DV registers related to energy harvesting | Table 55. 51255 registers related to chergy harvesting | | | | | | | | |--------------------------------------------------------------|---------|--------------------|-------------|------------------|---------|----------------------------------|--| | RF | | | | I <sup>2</sup> C | | | | | Command | Address | Туре | Registers | Device<br>select | Address | Туре | | | Read Configuration | 02h | R/W <sup>(1)</sup> | EH_MODE | E2=1 | 0002h | R/W <sup>(2)(3)</sup> | | | Write Configuration | 0Fh | R/W <sup>(1)</sup> | LOCK_CFG | E2=1 | 000Fh | R/W <sup>(2)(3)</sup> | | | No access | | | I2C_PWD | E2=1 | 0900h | R <sup>(3)(4)</sup> /W<br>(4)(5) | | | Present Password 00h WO <sup>(5)</sup> | | RF_PWD_0 | No access | | | | | | (Fast) Read Dyn Configuration (Fast) Write Dyn Configuration | | R/W | EH_CTRL_Dyn | E2=0 | 2002h | R/W | | <sup>.</sup>Write access granted if RF system security session is open and system configuration is not locked (LCK\_CFG register equals to 0) - 2. Write access granted if I<sup>2</sup>C system security session is open. - 3. Read access granted if I<sup>2</sup>C system security session is open. - 4. Write access with I<sup>2</sup>C Write Password command, only if I<sup>2</sup>C system security session is open. - 5. Write access only if RF configuration security session is open. Energy harvesting AN4975 Note: Bit 0 of the EH\_MODE register determines the energy harvesting default strategy after power-up. The EH\_MODE bit is equivalent to the EH\_mode bit on M24LR devices. #### Table 60. ST25DV EH\_MODE register | | EH_MODE | | | | | | | |-------|-------------------|----------------------------------------------|---------|--|--|--|--| | Bit | Bit Name Function | | | | | | | | b0 | EH_MODE | 0: EH forced after boot 1: EH on demand only | 1b | | | | | | b7-b1 | RFU | - | 000000b | | | | | #### Table 61. ST25DV EH\_CTRL\_Dyn register | | EH_CTRL_Dyn | | | | | | | |-------|------------------|-----------------------------------------------------------------------------------|-------------------------|--|--|--|--| | Bit | Factory<br>value | | | | | | | | b0 | EH_EN | 0: Disable EH feature<br>1: Enable EH feature | 0b | | | | | | b1 | EH_ON | 0: EH feature is disabled 1: EH feature is enabled | 0b | | | | | | b2 | FIELD_ON | RF field is not detected RF field is present and ST25DV may communicate in RF | Depends on power source | | | | | | b3 | VCC_ON | No DC supply detected on VCC pin VCC DC supply is present | Depends on power source | | | | | | b4-b7 | RFU | - | 0b | | | | | Bit 0 of the EH\_CTRL\_Dyn register allows dynamic enabling or disabling of the energy harvesting output. At boot time, the value of bit 0 is set according to the EH\_MODE bit. Bit 1 is a status bit that reflects the value of EH\_EN bit. EH\_CTRL\_Dyn register is a volatile register and is reset at POR. AN4975 Energy harvesting #### 9.3 Energy harvesting configuration #### 9.3.1 Enabling energy harvesting at M24LR boot Enabling energy harvesting at boot time by RF user: The RF user sets the default energy harvesting strategy at power-up by issuing a Write EH Configuration command, to write the EH\_mode and EH\_Cfg bits of the Configuration byte. No password is required. Enabling energy harvesting at boot from I<sup>2</sup>C host: - The I<sup>2</sup>C host sets the default energy harvesting strategy at power-up by writing the EH\_mode and EH\_Cfg bits of the Configuration byte. - No password is required. #### 9.3.2 Enabling energy harvesting at ST25DV boot Enabling energy harvesting at boot by RF user: - If RF configuration is locked (LOCK\_CFG register = 1), it is not possible to configure RF events. - If RF configuration is not locked: - The RF user must first open an RF configuration security session by issuing a Present Password (00h, RF\_PWD\_0) command with a valid RF password 0. - The RF user sets the default energy harvesting strategy at power-up by issuing a Write Configuration(@EH\_MODE, New\_EH\_MODE) command, to write the EH\_MODE bit of the EH\_MODE register. - Optionally, the RF user can close the RF configuration security session by issuing a Present password command with the wrong RF password 0 (or a different password number, or remove tag from the field). Enabling energy harvesting at boot time from I<sup>2</sup>C host: - The I<sup>2</sup>C host must open the I<sup>2</sup>C security session by issuing an I2C Present password command. - The I<sup>2</sup>C host sets default energy harvesting strategy at power-up by writing the EH\_MODE bit in the EH\_MODE register. - Optionally, the I<sup>2</sup>C host can close the I<sup>2</sup>C security session by issuing an I2C Present password command with the wrong I<sup>2</sup>C password. #### 9.3.3 Temporarily enabling or disabling M24LR energy harvesting Temporarily enabling or disabling energy harvesting by RF user: - RF user can temporarily enable or disable energy harvesting by issuing a Set Reset EH Enable command, to write the EH\_Enable bit in the Control register. - No password is required. Temporarily enabling or disabling energy harvesting from I<sup>2</sup>C host: - The I<sup>2</sup>C host temporarily enables or disables energy harvesting by writing the EH Enable bit in the Control register. - No password is required. Energy harvesting AN4975 #### 9.3.4 Temporarily enabling or disabling ST25DV energy harvesting Temporarily enabling or disabling energy harvesting by RF user: The RF user can temporarily enable or disable energy harvesting by issuing a Write Dyn Configuration( @EH\_CTRL\_Dyn, New\_EH\_CTRL ) command to write EH\_EN bit in EH\_CTRL\_Dyn register. • No password is required (RF configuration security session closed). Temporarily enabling or disabling energy harvesting from I<sup>2</sup>C host: - In ST25DV devices, the I<sup>2</sup>C host temporarily enables or disables energy harvesting by writing the EH\_EN bit of the EH\_CTRL\_Dyn regsiter. - No password is required. - Change is volatile and doesn't survive a power off. #### 9.3.5 Checking if energy harvesting is delivering power M24LR Checking if energy harvesting is delivering power by RF user: The RF user can check if energy harvesting is delivering power on Vout pin by issuing a Check EH Enable command to check the EH\_Enable bit of the Control register. Checking if energy harvesting is delivering power from I<sup>2</sup>C host: • The I<sup>2</sup>C host checks if energy harvesting is delivering power on the Vout pin, by reading the EH Enable bit of the Control register #### 9.3.6 Checking if energy harvesting is delivering power ST25DV Checking if energy harvesting is delivering power by RF user: The RF user can check if energy harvesting is delivering power on the V\_EH pin by issuing a Read Dyn Configuration( @EH\_CTRL\_Dyn ) command to check the EH\_ON bit of the EH\_CTRL\_Dyn regsiter. Checking if energy harvesting is delivering power from I<sup>2</sup>C host: The I<sup>2</sup>C host checks if energy harvesting is delivering power on V\_EH pin, by reading the EH\_ON bit of the EH\_CTRL\_Dyn regsiter. AN4975 Tag inventory # 10 Tag inventory M24LR devices feature a special inventory-initiated procedure which allows faster inventory sequence, in addition to the ISO/IEC 15693 standard inventory procedure. This inventory initiated feature is no longer present in ST25DV devices, and the ISO/IEC 15693 standard inventory sequence must be used for these products. Tag identification AN4975 ## 11 Tag identification There are two ways to identify STMicroelectronics ISO/IEC 15693 products: - With the product code field of the UID - With the IC reference. Memory size can also be used to differentiate products. #### 11.1 Product codes The product code field for M24LR and ST25DV devices is defined as shown in Table 62. Table 62. M24LR and ST25DV product codes | Product | M24LR | | | ST25DV | | | | | | |--------------|-----------|-----------|-----------|--------|--------|--------|--------|--------|--------| | Product | 04E-R | 04K-IE | 16K-IE | 04K-IE | 16K-IE | 64K-IE | 04K-JF | 16K-JF | 64K-JF | | Product code | 010110xxb | 010011xxb | 001011xxb | 24h | 26h | 26h | 25h | 27h | 27h | Using the I<sup>2</sup>C, the user can directly read the Product code at the address shown in *Table 64*. Table 63. Product code field I<sup>2</sup>C address | Device | M24LR | ST25DV | |---------------------------------------------|-------------|-------------| | Product code field I <sup>2</sup> C address | E2=1, 0919h | E2=1, 001Dh | RF users can read the Product code by issuing an Inventory command and analyzing the product code field of the UID. The UID of the STMicroelectronics ISO/IEC 15693 products is defined *Table 65*. Table 64. STMicroelectronics ISO/IEC 15693 products UID | UID | byte 7 | byte 6 | byte 5 | byte 4 to 0 | |-------|--------|--------------------|--------------|----------------------| | Value | E0h | 02h <sup>(1)</sup> | Product code | IC manufacturer code | <sup>1.</sup> Manufacturer code 0x02 for STMicroelectronics AN4975 Tag identification #### 11.2 IC Ref and memory size The IC Ref definition for M24LR and ST25DV products is shown in Table 66. Table 65. M24LR and ST25DV IC Ref values | Product | | M24LR | | | | ST2 | 5DV | | | |---------|-------|-------|-------|--------|--------|--------|--------|--------|--------| | Product | 04E-R | 16E-R | 64E-R | 04K-IE | 16K-IE | 64K-IE | 04K-JF | 16K-JF | 64K-JF | | IC Ref | 5Ah | 4Eh | 5Eh | 24h | 26h | 26h | 24h | 26h | 26h | Using the I<sup>2</sup>C, the user can directly read the IC Ref and memory size at addresses shown in *Table 67*. Table 66. IC Ref and Memory size I<sup>2</sup>C addresses | Device | M24LR04E-R | M24LR16E-R<br>M24LR64E-R | ST25DV | |---------------------------------|-------------|--------------------------|-------------| | IC Ref I <sup>2</sup> C address | E2=1, 091Ch | E2=1, 091Ch | E2=1, 0017h | | Memory Size LSB | E2=1, 091Dh | E2=1, 091Dh | E2=1, 0014h | | Memory Size MSB | - | E2=1, 091Eh | E2=1, 0015h | | Block size | E2=1, 091Eh | E2=1, 091Fh | E2=1, 0016h | RF users can read the IC Ref by issuing the Get System Information command in all versions of M24LR and ST25DV products. In M24LR04E-R and ST25DV04K-IE devices, memory size can also be read with the same command. In M24LR16E-R and M24LR64E-R devices, the user can read the memory size by issuing a Get System Information command with Protocol\_extension\_flag set to 1. In ST25DV16K-IE and ST25DV64K-IE devices, the user can read the memory size by issuing an Extended Get System Information command with bit 3 (VICC memory size) of the Parameter request field set to 1. This is summarized in Table 67, Table 68, Table 69 and Table 70. Table 67. M24LR04E-R and ST25DV04K-IE response to Get System Information command | SOF | Response_flags | Info_flags | UID | DSFID | AFI | Mem Size | IC Ref | CRC16 | EOF | |-----|----------------|------------|---------|--------|--------|----------|------------|---------|-----| | - | 00h | 0Fh | 8 bytes | 1 byte | 1 byte | 037Fh | 5Ah<br>24h | 2 bytes | - | Table 68. M24LR16E-R and M24LR64E-R response to Get System Information command with Protocol extension flag=0 | SOF | Response_flags | Info_flags | UID | DSFID | AFI | IC Ref | CRC16 | EOF | |-----|----------------|------------|---------|--------|--------|------------|---------|-----| | - | 00h | 0Bh | 8 bytes | 1 byte | 1 byte | 4Eh<br>5Eh | 2 bytes | 1 | Tag identification AN4975 #### Table 69. M24LR16E-R and M24LR64E-R response to Get System Information command with Protocol\_extension\_flag=1 | SOF | Response_flags | Info_flags | UID | DSFID | AFI | Mem Size | IC Ref | CRC16 | EOF | |-----|----------------|------------|---------|--------|--------|--------------------|------------|---------|-----| | - | 00h | 0Fh | 8 bytes | 1 byte | 1 byte | 0301FFh<br>0307FFh | 4Eh<br>5Eh | 2 bytes | - | #### Table 70. ST25DV16K-IE and ST25DV64K-IE response to Get System Information command. | SOF | Response_flags | Info_flags | UID | DSFID | AFI | IC Ref | CRC16 | EOF | |-----|----------------|------------|---------|--------|--------|--------|---------|-----| | - | 00h | 0Bh | 8 bytes | 1 byte | 1 byte | 26h | 2 bytes | - | # Table 71. ST25DV16K-IE and ST25DV64K-IE response to Extended Get System Information command<sup>(1)</sup> | SOF | Response_flags | Info_flags | UID | DSFID | AFI | Mem Size | IC Ref | CRC16 | EOF | |-----|----------------|------------|---------|--------|--------|--------------------|--------|---------|-----| | - | 00h | 1Fh | 8 bytes | 1 byte | 1 byte | 0301FFh<br>0307FFh | 26h | 2 bytes | - | Response to an Extended Get System Information command with Parameter request field equal to 1Fh (DSFID, AFI, Mem Size, IC Ref and MOI requested). Additional parameters can be requested in the Parameter request field. See the ST25DV datasheet [4]. AN4975 ISO/IEC 15693 states #### 12 ISO/IEC 15693 states Changing the ISO/IEC 15693 state is done in the same way for M24LR and ST25DV products, using Inventory, Select, Reset To Ready and Stay Quiet commands. Please refer to the ISO/IEC 15693-3 specification [7] for more details. There are nevertheless differences in the following conditions: - Initial state: Quiet. - · Command received: - Reset To Ready - Request\_flags: 001000xxb (option\_flag =0, Address\_flag=1, Select\_flag=0, Inventory\_flag=0) - UID: incorrect UID of the device included in the Reset To Ready command. In the above conditions, the new state after a command is: - M24LR switches to Ready state - ST25DV stays in Quiet state. #### 13 Behavior when erroneous RF commands are received M24LR and ST25DV products may behave differently when receiving commands with the wrong number of bytes, unknown command codes or commands with the wrong Request\_flags. This can lead to some modification in error handling for the RF reader when migrating from M24LR to ST25DV products. Depending on the issue in the command received, M24LR and ST25DV products can either respond with an error or stay quiet. Table 72 Table 74 and Table 74 show the difference in answering behavior between M24LR and ST25DV products in the cases of malformed commands, unknown command codes, and correct and incorrect flags in the Request\_flags field. Table 72. Behavior in case of malformed RF commands with too few or too many bytes (CRC OK) | Malformed Command | M24LR | ST25DV | |-------------------|-----------|---------------------------------------------------------------| | Inventory | No answer | | | Stay Quiet | No answer | | | Select | No answer | If too many bytes: error answered If too few bytes: no answer | | Reset to Ready | No answer | If too many bytes: error answered If too few bytes: no answer | | Any other command | No answer | Error answered | Table 73. Behavior in case of unknown command code | Command | M24LR | ST25DV | |----------------------|-----------|----------------| | Unknown command code | No answer | Error answered | DocID030107 Rev 1 60/65 Table 74. Behavior in case of good and wrong flags in the Rrequest\_flags field of the RF command (CRC OK) | Command <sup>(1)</sup> (2) | M24LR <sup>(3)</sup> | ST25DV <sup>(3)</sup> | | | | |----------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--| | Inventory | If Request_flags = xxxxx1xxb (inv) and device Any other case: no answer | flags = xxxxx1xxb (inv) and device is not in quiet state: answer ase: no answer | | | | | Stay Quiet | No answer | | | | | | | If Request_flags = xx1xxxxxb (addr) and good UID provided: answer | If Request_flags = xxxxxxxxxb and good UID provided: answer | | | | | Select | If Request_flags = xx1xx1xxb (addr+inv) and any UID provided: answer | | | | | | | Any other case: no answer | Any other case: no answer | | | | | | If Request_flags = xx00x0xxb (no addr+no sel+no inv): answer | If Request_flags = xx00x0xxb (no addr+no sel+no inv) and device is not in selected state: answer | | | | | Reset to Ready | If Request_flags = xx1xxxxxb (addr) and good UID provided: answer | If Request_flags = xx1xxxxxb (addr) and good UID provided: answer | | | | | | If Request_flags = xxx1xxxxb (sel) and good UID provided and device is in selected state: answer | If Request_flags = xxx1xxxxb (sel) and good UID provided and device is in selected state: answer | | | | | | If Request_flags = xx1xx1xxb (addr+inv) and any UID provided: answer | | | | | | | If Request_flags = xx00x1xxb (no addr+not sel+inv) and good UID provided and device is not in Quiet state: answer | | | | | | | Any other case: no answer | Any other case: no answer | | | | | | If Request_flags = xx00x0xxb (no addr+no sel+no inv) and device is not in quiet state: answer | If Request_flags = xx00x0xxb (no addr+no sel+no inv) and device is not in quiet state: answer | | | | | Any other command | If Request_flags = xx1xxxxxb (addr) and good UID provided: answer | If Request_flags = xx1xxxxxb (addr) and good UID provided: answer | | | | | | If Request_flags = xxx1xxxxb (sel) and good UID provided and device is in selected state: answer | If Request_flags = xxx1xxxxb (sel) and good UID provided and device is in selected state: answer | | | | | | If Request_flags = xx1xx1xxb (addr+inv) and any UID provided: answer | | | | | | | If Request_flags = xx00x1xxb (no addr+not sel+inv) and good UID provided and device is not in Quiet state: answer | | | | | | | Any other case: no answer | Any other case: no answer | | | | Cases where address flag is set in Request\_flags field and no UID is provided are considered as commands with too few bytes, and are treated in Table 72: Behavior in case of malformed RF commands with too few or too many bytes (CRC OK). <sup>3.</sup> Bold text indicates cases where flags are correctly set. <sup>2.</sup> Cases where address flag and selected flags are not set in Request\_flags field and UID is provided are considered as commands with too many bytes, and are treated in Table 72: Behavior in case of malformed RF commands with too few or too many bytes (CRC OK). NFC file format AN4975 #### 14 NFC file format NFC file format is defined in the NFC Forum Type 5 Tag specification [8]. ST25DV products are based on the NFC Type 5 Tag specification, and thus support the NFC file format as described by the NFC Forum. M24LR products were released prior to the NFC Forum Type 5 Tag specification, and some adaptation has to be made to support the CC File format in order to support high-density memory devices. This is why M24LR16E-R and M24LR64K-R need to be formatted with a different CC File than ST25DV products. Low density devices, M24LR04E-R, ST25DV04K-IE and ST25DV04K-JF share the same CC File format. Please refer to application note AN3408 'Using LRIxx, LRISxx, M24LRxx-R and M24LRxxE-R products as NFC vicinity tags' [5] for details of the CC File format to be used with M24LR16E-R and M24LR64E-R devices. Please refer also to the NFC Forum Type 5 Tag specification for the CC File standard format to be used with the M24LR04E-R and ST25DV product family. AN4975 Reference documents # 15 Reference documents Table 75. Reference documents | Reference | Revision | Title | |-----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------| | [1] | | M24LR04E-R datasheet, STMicroelectronics | | [2] | | M24LR16E-R datasheet, STMicroelectronics | | [3] | | M24LR64E-R datasheet, STMicroelectronics | | [4] | | ST25DV04K ST25DV16K ST25DV64K datasheet, STMicroelectronics | | [5] | Latest version | AN3408 (application note) 'Using LRIxx, LRISxx, M24LRxx-R and M24LRxxE-R products as NFC vicinity tags', STMicroelectronics | | [6] | | AN4054 (application note): 'Comparison of RF addressing modes of low-density and high-density ISO/IEC 15693 devices', STMicroelectronics | | [7] | | International standard ISO/IEC 15693-3: Identification cards Contactless integrated circuit cards Vicinity cards | | [8] | | Type 5 Tag Specification, NFC Forum | | [9] | Pre-release | Digital Protocol - Technical specification, NFC Forum | Revision history AN4975 # 16 Revision history Table 76. Document revision history | Date | Revision | Changes | |-------------|----------|-----------------| | 07-Mar-2017 | 1 | Initial version | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved