Introduction

This document is intended for software and hardware developers who need to understand Interrupts, how to generate and handle them for all cores integrated into SPC5x Automotive Microcontroller devices.

The main goal of this document is to clarify Interrupts management, and to provide reference codes to manage Interrupts as well as the execution scenario.

This document also describes software and hardware interrupt management for External Interrupts.
1  

Interrupts and Exceptions

An interrupt is the action in which the processor saves its context (typically the machine state register [MSR] and the next instruction address) and begins the execution at a predetermined interrupt handler address with a modified MSR.

Core exception occurs when the flow of the execution is diverted, to allow the MCU to handle events generated by internal or external sources. So the exceptions are generated by signals from internal and external peripherals, instructions, the internal timer facility, debug events, or error conditions.

1.1  

Exceptions

When an exception is received, the Core saves its context and starts executing at a predetermined address. Common types of exceptions are described in Table 1.

<table>
<thead>
<tr>
<th>Exception types</th>
<th>IVPR Offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>System Reset</td>
<td>0x00</td>
</tr>
<tr>
<td>Machine Check</td>
<td>0x10</td>
</tr>
<tr>
<td>Non-Maskable Input Interrupt</td>
<td>0x20</td>
</tr>
<tr>
<td>Critical Input Interrupt</td>
<td>0x30</td>
</tr>
<tr>
<td>External Input Interrupt</td>
<td>0x40</td>
</tr>
<tr>
<td>Performance Monitor Interrupts</td>
<td>0x50</td>
</tr>
<tr>
<td>Instruction Based Debug Interrupts</td>
<td>0x60</td>
</tr>
<tr>
<td>Debug Interrupt</td>
<td>0x70</td>
</tr>
<tr>
<td>Debug Imprecise Interrupt</td>
<td></td>
</tr>
<tr>
<td>Data Storage / Alignment Interrupts</td>
<td>0x80</td>
</tr>
<tr>
<td>Instruction Storage Interrupts</td>
<td></td>
</tr>
</tbody>
</table>

1.1.1 Interrupt Vector Prefix Registers (IVPR)

The Interrupt Vector Prefix Register is used during the exception processing for determining the starting address of a software handler used to handle an exception.

The value of the Vector Offset selected for a specific exception type is concatenated with the Vector Base value held in the Interrupt Vector Prefix register (IVPR) to form an instruction address from which execution is to begin.

The structure of the IVPR register is described in Figure 1 (more details can be found in the Reference Manuals of specific devices).

![Figure 1. Interrupt Vector Prefix Register](image)

The description of the process for taking an exception is described in Figure 2.
1.2 Interrupts

An interrupt is an exception that is signaled to the interrupt controller (INTC) and generated by a peripheral or by the application code using software interrupts.

1.2.1 Interrupt Controller (INTC)

The interrupt controller is responsible to manage the interrupts generated by a peripheral. Source of interrupts can be:

- Internal peripherals (embedded IPs e.g. [PC1] I2C, DSPI, SWT, etc.)
- External devices via microcontroller pins

The interrupt controller operates in two modes:

- Software vector mode
- Hardware vector mode

Selection of the operating mode is done by an enable bit (HVEN) in INTC Block Configuration Register (BRC)

- Software vector mode: $BCR[HVENx] = 0$
- Hardware vector mode: $BCR[HVENx] = 1$

where ‘x’ in HVEN bit is [0,1,2] to refer to Core_0, Core_1, Core_2 (if available).
1.2.2 Software Vector Mode

In the software Vector Mode, as soon as a peripheral interrupt is raised, the External Interrupt Exception (offset 0x40) is generated. The code at offset 0x40 from IVPR is executed.

In order to take the interrupt, the code at offset 0x40 from IVPR should:

- Reserve appropriate space on the stack to save the Core context (PC, MSR, SRR0, SRR1, CR, LR, CTR, XER, GPR0, ..., GPR12)
- Read the INTC IACKR register to get the pointer to the software handler managing the specific peripheral interrupt (ISR)
- Enable global interrupts (to allow nested interrupts)
- Jump to the ISR
- Disable global interrupts
- Acknowledge the interrupt on the interrupt controller (INTC)
- Restore the context
- Return from interrupt (to normal execution)

In the software Vector Mode all peripheral interrupts generate the External Interrupt Exception as described in Figure 3.

Figure 3. Software Vector Mode Interrupts

![Diagram of Software Vector Mode Interrupts](image)
1.2.3 Hardware Vector Mode

In the hardware Vector Mode, as soon as a peripheral interrupt is raised, the control jumps to execute the code located at a specific address in the Interrupt Vector table which can be calculated as follows:

\[
\text{Execution address} = \text{Vector base} + 0x1000 + (\text{Interrupt number} \times 4)
\]  

(1)

Where:

- **Vector Base** is the content of the IVPR register
- **0x1000** is a 4 Kb fixed offset
- **Interrupt Number** is the interrupt number associated with the peripheral which has raised the interrupt

After taking an interrupt, the execution will continue executing code at *Execution Address* where there will be an unconditional jump to the peripheral ISR.

The peripheral ISR:

- Reserves appropriate space on the stack to save the Core context (PC, MSR, SRR0, SRR1, CR, LR, CTR, XER, GPR0, ..., GPR12)
- Enables global interrupts (to allow nested interrupts)
- Manages the peripheral interrupt(s)
- Disables global interrupts
- Acknowledges the interrupt on the interrupt controller (INTC)
- Restores the context
- Returns from interrupt (to normal execution)

The hardware Vector Mode is described in Figure 4.

**Figure 4. Hardware Vector Mode Interrupts**

1.2.4 Software Vector Mode vs. hardware Vector Mode

In the software Vector Mode all peripherals and external interrupts are routed to a single exception line (at offset 0x40, External Input) which, after reading the interrupt source ISR address from INTC IACKR register, jumps to this handler. The code handling the External Input exception is also responsible for saving and restoring the microcontroller context. In other words, there is only one place for all peripheral and external interrupts where to save/restore the microcontroller context saving code space. On the other side to take an interrupt there is an extra jump: first read the INTC in order to understand where is located the peripheral ISR, then do the jump to the ISR.

In the hardware Vector Mode, the jump to the peripheral ISR is done just after taking the interrupt (as first action) then the ISR saves the context and manages the peripheral interrupt. Compared to the software Vector Mode there is a jump less. The disadvantage is, there is an increase in code size: each interrupt service routine (ISR) must save/restore the microcontroller context before managing the handler.
2 Source code example

This section describes, using source code snippets, how to initialize, configure and manage Software and Hardware Vector modes.

The source code in the following section refers to the Core_2 initialization only.

For multi-core devices duplicate the following source code for each available core. The source code, at the time of writing, is inspired to the software provided by SPC5Studio tool available at www.st.com/spc5studio.

2.1 Software Vector Mode

2.1.1 IVPR Initialization

At first stage the initialization of the IVPR register with the base address of the IVPR Table is needed. IVPR initialization should be done by the boot code just after the initialization of the RAM.

This assembly code shows how to initialize the IVPR register.

```
/*
 * Core 2 exception vectors initialization.
 */
.align 2
.iv2init:
/* IVPR initialization.*/
e_lis %r3, HI(__ivpr2_base__)
e_or2i %r3, LO(__ivpr2_base__)
mtIVPR %r3
```

The __ivpr2_base__ variable is defined in the linker script file as the follows:

```
.boot1 : ALIGN(16) SUBALIGN(16)
{
    /* The IVPR registers require a 256 bytes alignment.*/
    . = ALIGN(0x100);
    __ivpr2_base__ = .;
    KEEP(*(.core2_ivors))

    /* The vectors table is placed at 4kB offset.*/
    . = __ivpr2_base__ + 0x1000;
    KEEP(*(.vectors))
} > flash
```

Finally, the initialization of the INTC:
2.1.2 Interrupt Vector Table

In the software Vector Mode each entry in the interrupt Vector Table is 4 bytes wide and contains the address of the Interrupt Service Routine (ISR) for each specific entry in the table. For example, at entry 0 (zero) there is the ISR function to handle interrupt number 0 (zero).

2.1.3 External Input Exception (offset $0x40$) handler

The External Input Exception (offset $0x40$) handler should be implemented as follows:

```c
void irqInit(void)
{
    /*
    * INTC initialization, software vector mode,
    * 4 bytes vectors, starting at priority 0.
    */
    INTC_BCR = 0;

    /* Configure IRQ for main core.*/
    INTC_CPR(MAIN_CORE) = 0;
    INTC_IEACKR(MAIN_CORE) = (uint32_t)_vectors;
}
```

Figure 8. External Input Exception Handler
Finally `SAVE_CONTEXT` and `RESTORE_CONTEXT` macros:

**Figure 9. Save and Restore Context macros**

```assembler
// Context save.*/
.macro SAVE_CONTEXT
  e_stwu  sp, -80(sp)    /* Size of the extctx structure.*/
  e stmvsrrw  8(sp)     /* Saves PC, MSR (SRR0, SRR1). */
  e stmvsprw  16(sp)    /* Saves CR, LR, CTR, XER. */
  e stmvgprw  32(sp)    /* Saves GPR0, GPR3...GPR12. */
.endm

// Context restore.*/
.macro RESTORE_CONTEXT
  e_lmovgrw  12(sp)     /* Restores GPR0, GPR3...GPR12. */
  e_lmovsprw  16(sp)    /* Restores CR, LR, CTR, XER. */
  e_lmovarrw  8(sp)     /* Restores PC, MSR (SRR0, SRR1). */
  e_addi    sp, sp, 80   /* Back to the previous frame. */
.endm
```
2.2 Hardware Vector Mode

2.2.1 IVPR Initialization

In the hardware Vector Mode, IVPR initialization follows the same initialization as the software Vector Mode except for the linker script initialization and INTC initialization. The `__ivpr2_base__` variable is defined in the linker script file as explained and the interrupt vector table should be placed at 4Kb offset from the `__ivpr2_base__` (the content of the IVPR register).

![Figure 10. IVPR base variable initialization in linker script file](image)

```c
.boot1 : ALIGN(16) SUBALIGN(16)
{
    /* The IVPR registers require a 256 bytes alignment.*/
    . = ALIGN(0x100);
    __ivpr2_base__ = .;
    KEEP(*(.core2_ivors))
    /* The vectors table requires a 4Kb alignment.*/
    . = ALIGN(0x1000);
    KEEP(*(.vectors))
} > flash
```

INTC initialization should be done as follows:

![Figure 11. INTC Initialization](image)

```c
void irqInit(void)
{
    /*
    * INTC initialization, hardware vector mode,
    * 4 bytes vectors, starting at priority 0.
    */
    INTC_BCR.HVEN2 = 1;

    /* Configure IRQ for main core.*/
    INTC_CPR(MAIN_CORE) = 0;
    INTC_IACKR(MAIN_CORE) = (uint32_t)_vectors;
}
```

2.2.2 Interrupt Vector Table

In the hardware Vector Mode each entry in the interrupt vector table is 4 bytes wide and contains the instruction to jump to the Interrupt Service Routine (ISR) for each specific entry in the table. For example, at entry 0 (zero) there is the branch to the ISR function to handle interrupt number 0 (zero).
2.2.3 ISR handler

The ISRx (for interrupt number ‘x’ and located at position ‘x’ in interrupt vector table) should be implemented as follows:

**Figure 12. ISRx handler**

```
.section .handlers, "axv"

/*
 * __ISRx handler.
 */
.align 4
.globl __ISRx
.type __ISRx, @function

__ISRx:

SAVE_CONTEXT

/* Restoring pre-IRQ MSR register value.*/

nfSR1 %e0

/* No preemption, keeping EE disabled.*/

se_bclr1 %e0, 16 /* EE = bit 16. */

ntMSR %e0

/* Allows preemption while executing the software handler.*/

teei 1

/* Executes the software handler.*/

de.bl ISRx_handler

/* Prevents preemption again.*/

ltseei 0

/* Informs the INTC that the interrupt has been served.*/

mbar 0
e_lis %e3, HI(INTC_EOIR_BASE)
e_or2i %e3, LO(INTC_EOIR_BASE)
se_stw %e3, 0(%e1)

/* Writing any value should do. */

RESTORE_CONTEXT

se_rfi
```

Save and restore context macros are implemented as Software Vector Mode.

ISRx_handler is the ‘C’ implementation of the interrupt handler serving the interrupt number ‘x’.
# Revision history

**Table 2. Document revision history**

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>28-Sep-2020</td>
<td>1</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
Contents

1 Interrupts and Exceptions ................................................................. 2
  1.1 Exceptions ........................................................................ 2
    1.1.1 Interrupt Vector Prefix Registers (IVPR) .......................... 2
  1.2 Interrupts ........................................................................ 3
    1.2.1 Interrupt Controller (INTC) ........................................... 3
    1.2.2 Software Vector Mode .................................................. 4
    1.2.3 Hardware Vector Mode .................................................. 5
    1.2.4 Software Vector Mode vs. hardware Vector Mode .............. 5

2 Source code example ....................................................................... 6
  2.1 Software Vector Mode .......................................................... 6
    2.1.1 IVPR Initialization ....................................................... 6
    2.1.2 Interrupt Vector Table .................................................. 7
    2.1.3 External Input Exception (offset 0x40) handler ................. 7
  2.2 Hardware Vector Mode .......................................................... 9
    2.2.1 IVPR Initialization ....................................................... 9
    2.2.2 Interrupt Vector Table .................................................. 9
    2.2.3 ISR handler ............................................................... 10

Revision history ............................................................................. 11
List of tables

Table 1. Common Interrupt types ............................................................... 2
Table 2. Document revision history ......................................................... 11
List of figures

Figure 1. Interrupt Vector Prefix Register ................................................................. 2
Figure 2. Process of taking an exception ................................................................. 3
Figure 3. Software Vector Mode Interrupts ............................................................ 4
Figure 4. Hardware Vector Mode Interrupts ............................................................. 5
Figure 5. IVPR initialization ................................................................................. 6
Figure 6. IVPR base variable initialization in linker script file ................................. 6
Figure 7. INTC Initialization .................................................................................. 7
Figure 8. External Input Exception Handler .......................................................... 7
Figure 9. Save and Restore Context macros ............................................................ 8
Figure 10. IVPR base variable initialization in linker script file ............................... 9
Figure 11. INTC Initialization ................................................................................. 9
Figure 12. ISRx handler ......................................................................................... 10