



### Authentication device for Wireless Qi charging on automotive qualified hardware



UFQFPN32 WF (5 × 5 × 0.55 mm)

#### **Features**

#### Certification, compliancy, and authentication features

- WPC compliancy with QI1.3 and QI2.0 authentication process
- Asymmetric cryptography:
  - Elliptic curve digital signature algorithm (ECDSA) with SHA-256 for digital signature generation and verification
- Hardware Common Criteria EAL6+ certification:
  - Hardware platform certified in conformance with BSI-CC-PP-0084-2014:
     Eurosmart security IC platform protection profile with augmentation packages

#### **Hardware features**

- AEC-Q100 grade 2 qualified
- Highly reliable flash memory technology
- Operating temperature range (automotive-grade 2): −40 °C to 105 °C
- Electrostatic discharge (ESD) protection up to 4 kV (HBM)
- 1.8 V or 3.3 V supply voltage range
- SPI support at up to 48 MHz
- I<sup>2</sup>C support at up to 1 MHz

#### **Description**

The STSAFE-V products offer a broad portfolio of secure automotive solutions. Our family STSAFE-V100-Qi is a dedicated solution for *WPC* QI charging.

It includes a dedicated solution for *WPC* (wireless power consortium) QI wireless charging in Vehicle. STSAFE-V100-Qi is compliant with *WPC* 1.3.x and 2.0 authentication protocol.

The STSAFE-V100 family provides services to protect the confidentiality, integrity and authenticity of information and devices.

The STSAFE-V100-Qi product implements the *WPC* challenge response principle and stores the certificate to in-vehicle charger authentication using an *ECDSA* signature scheme with SHA-256 for digital signature generation.

The STSAFE-V100-Qi operates in the  $-40~^{\circ}\text{C}$  to 105  $^{\circ}\text{C}$  automotive temperature range.

The STSAFE-V100-Qi devices are based on AEC-Q100 automotive qualified hardware and are offered UFQFPN32 wettable flanks.

The STSAFE-V100-Qi devices are offered in Ecopack2 packages.



# Pin and signal description

### 1.1 UFQFPN32 pin and signal description

The figure below gives the pinout of the UFQFPN32 package in which the devices are delivered. Table 1 describes the associated signals.

Figure 1. UFQFPN32 pinout



T70364V

Table 1. UFQFPN32 descriptions

| Signal         | Туре         | Description                                                                                                                                                                      |
|----------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VPS            | Input        | <b>Power supply</b> . This pin must be connected to 1.8 V or 3.3 V DC power rail supplied by the motherboard.                                                                    |
| GND            | Input        | <b>Ground</b> , has to be connected to the main motherboard ground.                                                                                                              |
| RST            | Input        | <b>Reset</b> , active low, used to re-initialize the device. Must not be unconnected. External pull-up resistor required if it cannot be driven.                                 |
| SPI_MISO       | Output       | SPI master input, slave output (output from slave)                                                                                                                               |
| SPI_MOSI       | Input        | SPI master output, slave input (output from master)                                                                                                                              |
| SPI_CLK        | Input        | SPI serial clock (output from master)                                                                                                                                            |
| SPI_CS         | Input        | SPI chip (or slave) select, internal pull-up (active low; output from master)                                                                                                    |
| PIRQ           | Output       | IRQ, active low, open drain, used by the device to generate an interrupt                                                                                                         |
| NC             | Input        | Must not be connected                                                                                                                                                            |
| GPI_I2C_Select | Input        | This pin must be connected to an external pull-down resistor to activate the $\it l^2C$ protocol during product boot time. It can remain unconnected for the $\it SPI$ protocol. |
|                |              | This pin is internal pull-up by default and becomes internal floating after <i>I</i> <sup>2</sup> C activation.                                                                  |
| NiC            | -            | <b>Not internally connected</b> : not connected to the die. May be left unconnected but no impact on device if connected.                                                        |
| I2C_SDA        | Input/output | Bidirectional I <sup>2</sup> C serial data (open drain without a weak pull-up resistor)                                                                                          |
| I2C_SCL        | Input        | Input I <sup>2</sup> C serial clock (open drain without a weak pull-up resistor)                                                                                                 |

Note:

The UFQFPN32 package has a central pad (PIN33) on the bottom, which is not connected to the die. This pin does not impact the STSAFE-V100-Qi, be it connected or not.

DB5062 - Rev 3 page 2/16



# 2 Electrical integration guidance

This section gives some guidance on how to integrate the STSAFE-V100-Qi device in an application.

#### 2.1 Recommended power supply filtering

The power supply of the device should be filtered using the circuit shown in the figure below.

Figure 2. Recommended filtering capacitors on V<sub>CC</sub>



1047747

### 2.2 SPI\_CS optional filtering

Recommendation for SPI\_CS integration: It is mandatory that SPI\_CLK is at the low logic level when the falling edge occurs on the SPI\_CS signal. An external capacitance of 56 pF is recommended on SPI\_CS for that purpose. This capacitor might not be required depending on the intrinsic line capacitance, the SPI bus frequency, or both.



DB5062 - Rev 3 page 3/16



### 2.3 Device integration for SPI communication

The figure below shows the typical hardware implementation of the STSAFE-V100-Qi device for *SPI* communication.

Figure 3. Typical hardware implementation for SPI communication (UFQFPN32 package)



Note: The use of a low-value resistor (typically 33  $\Omega$ ) on SPI\_MISO, SPI\_MOSI and SPI\_CLK can be recommended for line adaptation when the signals are affected by parasite spikes. Its use is mandatory to avoid disturbance of the ramp-up and ramp-down signals.

Note: The capacitor on SPI\_CS is optional (see Section 2.2: SPI\_CS optional filtering).

Note: The pull-up resistor on the PIRQ line is mandatory to optimize the power consumption in standby mode.

DB5062 - Rev 3 page 4/16

### 2.4 Device integration for I<sup>2</sup>C communication

The figure below shows the typical hardware implementation of the STSAFE-V100-Qi device for  $I^2C$  communication.

Figure 4. Typical hardware implementation for I<sup>2</sup>C communication (UFQFPN32 package)



Note: The pull-up resistor on the PIRQ line is mandatory to optimize the power consumption in standby mode.

DT68967V2



# 3 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### 3.1 UFQFPN32 package information

This UFQFPN is a 32 lead wettable flank, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package.

Figure 5. UFQFPN32 - Outline



- 1. Drawing is not to scale.
- 2. Coplanarity applies to the exposed pad as well as the terminal.

B0EY\_UFQFPN32\_ME\_V2

DB5062 - Rev 3

| Symbol           |      | millimeters |      | inches <sup>(1)</sup> |             |        |  |  |
|------------------|------|-------------|------|-----------------------|-------------|--------|--|--|
|                  | Min  | Тур         | Max  | Min                   | Тур         | Max    |  |  |
| Α                | 0.50 | 0.55        | 0.65 | 0.0197                | 0.0217      | 0.0256 |  |  |
| A1               | -    | 0.05        | -    | -                     | 0.0020      | -      |  |  |
| А3               |      | 0.152 ref.  |      |                       | 0.0060 ref. |        |  |  |
| L                | 0.30 | 0.40        | 0.50 | 0.0118                | 0.0157      | 0.0196 |  |  |
| b                | 0.18 | 0.25        | 0.30 | 0.0071                | 0.0098      | 0.0118 |  |  |
| D                |      | 5.00 BSC    |      | 0.1968 BSC            |             |        |  |  |
| E                |      | 5.00 BSC    |      | 0.1968 BSC            |             |        |  |  |
| е                |      | 0.50 BSC    |      |                       | 0.0197 BSC  |        |  |  |
| D2               | 3.50 | 3.65        | 3.80 | 0.1377                | 0.1437      | 0.1496 |  |  |
| E2               | 3.50 | 3.65        | 3.80 | 0.1377                | 0.1437      | 0.1496 |  |  |
| S1               |      | 0.30 ref.   | '    |                       | 0.0118 ref. |        |  |  |
| N <sup>(2)</sup> |      |             |      | 32                    |             |        |  |  |
| bbb              | -    | 0.10        | -    | -                     | 0.0039      | -      |  |  |
| CCC              | -    | 0.10        | -    | -                     | 0.0039      | -      |  |  |
| eee              | -    | 0.08        | -    | -                     | 0.0031      | -      |  |  |

Table 2. UFQFPN32 - Mechanical data

<sup>2.</sup> Total number of terminals.



Figure 6. UFQFPN32 - PCB footprint example

1. Dimensions are expressed in millimetres.

2. Pin 1 is identified in the PCB footprint example. The location of this pin must be identified using the customer manufacturing process.

B0EY\_UFQFPN32\_FP\_V2

DB5062 - Rev 3

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.



# 4 Delivery packing

### 4.1 UFQFPN32 - tape and reel delivery packing

Surface-mount packages can be supplied with tape and reel packing. The reels have a 13" typical diameter. Reels are in plastic, either anti-static or conductive, with a black conductive cavity tape. The cover tape is transparent anti-static or conductive.

The devices are positioned in the cavities with the identifying pin (normally Pin "1") on the same side as the sprocket holes in the tape.

The STMicroelectronics tape and reel specifications are compliant with the EIA 481-A standard specification.

Table 3. UFQFPN32 - Packages on tape and reel

| Package  | Description                                          | Tape width | Tape pitch | Reel diameter | Quantity per reel |
|----------|------------------------------------------------------|------------|------------|---------------|-------------------|
| UFQFPN32 | Ultra thin fine pitch quad flat pack no-lead package | 12 mm      | 8 mm       | 13 in.        | 3000              |

Figure 7. UFQFPN32 - Reel diagram



Table 4. UFQFPN32 - Reel dimensions

| Reel size | Tape width | A Max. | B Min. | С       | D Min. | G Max.     | N Min. | T Max. | Unit |
|-----------|------------|--------|--------|---------|--------|------------|--------|--------|------|
| 13"       | 16         | 330    | 1.5    | 13 ±0.2 | 20.2   | 16.4 +2/-0 | 100    | 22.4   | mm   |
|           | 12         | 330    |        |         |        | 12.6       |        | 18.4   | mm   |

DB5062 - Rev 3 page 8/16



Section Y - Y

User direction of feed

Figure 8. UFQFPN32 - Embossed carrier tape

1. Drawing is not to scale.

Figure 9. UFQFPN32 - Chip orientation in the embossed carrier tape



Table 5. UFQFPN32 - Carrier tape dimensions

| Package    | A0       | В0       | K0        | D1 Min. | Р      | P2      | D          | P0     | E         | F        | W       | T Max.    | Unit |
|------------|----------|----------|-----------|---------|--------|---------|------------|--------|-----------|----------|---------|-----------|------|
| UFQFPN 5×5 | 5.3 ±0.1 | 5.3 ±0.1 | 0.75 ±0.1 | 1.5     | 8 ±0.1 | 2 ±0.05 | 1.55 ±0.05 | 4 ±0.1 | 1.75 ±0.1 | 5.5 ±0.1 | 12 ±0.3 | 0.3 ±0.05 | mm   |

DB5062 - Rev 3 page 9/16



### 5 Package marking information

#### 5.1 UFQFPN32 package marking information

Parts marked as E or ES (for engineering sample) are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

Figure 10. UFQFPN32 - Standard marking example



#### Legend:

- A: Marking area Up to 8 digits
- B: Marking area 3 digits
- C: BE sequence (LLL)
- D: Country of origin (3 characters allowed (max.))
- E: Assembly plant (PP)
- F: Assembly year (Y)
- 1. The dot on the back side indicates the pin 1 location.

- G: Assembly week (WW)
- H: Second level interconnect
- I: Standard STMicroelectronics logo
- J: Diffusion traceability plant (WX)
- K: Dot<sup>(1)</sup>

DB5062 - Rev 3 page 10/16



# **Revision history**

Table 6. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-Jul-2023 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 29-Sep-2023 | 2        | Added: Ordering information  Updated:  Section Features  Section Cover image  Section Description  Section 1.1: UFQFPN32 pin and signal description  Table 1. UFQFPN32 descriptions  Section 2: Electrical integration guidance  Section 2.1: Recommended power supply filtering  Figure 3. Typical hardware implementation for SPI communication (UFQFPN32 package)  Section 4.1: UFQFPN32 - tape and reel delivery packing |
| 27-Aug-2024 | 3        | Updated:  Document title  Section Features  Section Description  Section 1.1: UFQFPN32 pin and signal description  Section 3.1: UFQFPN32 package information  Section 4.1: UFQFPN32 - tape and reel delivery packing  Removed: Ordering information                                                                                                                                                                          |

DB5062 - Rev 3 page 11/16



#### Glossary

**AES** Advanced encryption standard

**CA** Certification Authority

**CC** Common Criteria

**DRBG** Deterministic random bit generator

**EC** Elliptic curve

**ECC** Elliptic curve cryptography

**ECDAA** Elliptic curve direct anonymous attestation (algorithm)

ECDSA Elliptic curve digital signature algorithm

**EK** Endorsement key

**ESD** Electrostatic discharge

**GPIO** General purpose input/output

**HBM** Human body model

**HMAC** Hash-based message authentication code or keyed-hash message authentication code

I<sup>2</sup>C Inter-integrated circuit

NIST National Institute of Standards and Technology

**NV** Nonvolatile

PKCS Public key cryptographic standards

**RNG** Random number generator

**RSA** Public-key cryptosystem (created by Ron Rivest, Adi Shamir and Leonard Adleman)

**RSAES** Rivest Shamir Adelman encryption/decryption scheme

**RSASSA** Rivest Shamir Adelman signature scheme with appendix

SHA Secure Hash algorithm

SPI Serial peripheral interface

TCG Trusted Computing Group®

**TRNG** True random number generator

**WPC** Wireless power consortium

**X.509** X.509 is a standard format for public key certificates.

DB5062 - Rev 3 page 12/16





# **Contents**

| 1    | Pin    | and signal description                                | 2  |
|------|--------|-------------------------------------------------------|----|
|      | 1.1    | UFQFPN32 pin and signal description                   |    |
| 2    | Elec   | ctrical integration guidance                          | 3  |
|      | 2.1    | Recommended power supply filtering                    | 3  |
|      | 2.2    | SPI_CS optional filtering                             | 3  |
|      | 2.3    | Device integration for SPI communication              | 4  |
|      | 2.4    | Device integration for I <sup>2</sup> C communication | 5  |
| 3    | Pac    | kage information                                      | 6  |
|      | 3.1    | UFQFPN32 package information                          | 6  |
| 4    | Deli   | ivery packing                                         | 8  |
|      | 4.1    | UFQFPN32 - tape and reel delivery packing             | 8  |
| 5    | Pac    | kage marking information                              | 10 |
|      | 5.1    | UFQFPN32 package marking information                  | 10 |
| Rev  | vision | history                                               | 11 |
|      |        | bles                                                  |    |
| List | of fig | gures                                                 | 15 |
|      |        |                                                       |    |





# **List of tables**

| Table 1. | UFQFPN32 descriptions                | 2  |
|----------|--------------------------------------|----|
| Table 2. | UFQFPN32 - Mechanical data           | 7  |
| Table 3. | UFQFPN32 - Packages on tape and reel | 8  |
| Table 4. | UFQFPN32 - Reel dimensions           | 8  |
| Table 5. | UFQFPN32 - Carrier tape dimensions   | 9  |
| Table 6. | Document revision history            | 11 |

DB5062 - Rev 3 page 14/16





# **List of figures**

| Figure 1.  | UFQFPN32 pinout                                                                       | . 2 |
|------------|---------------------------------------------------------------------------------------|-----|
| Figure 2.  | Recommended filtering capacitors on V <sub>CC</sub>                                   | . 3 |
| Figure 3.  | Typical hardware implementation for SPI communication (UFQFPN32 package)              | . 4 |
| Figure 4.  | Typical hardware implementation for I <sup>2</sup> C communication (UFQFPN32 package) | . 5 |
| Figure 5.  | UFQFPN32 - Outline                                                                    | . 6 |
| Figure 6.  | UFQFPN32 - PCB footprint example                                                      | . 7 |
| Figure 7.  | UFQFPN32 - Reel diagram                                                               | . 8 |
| Figure 8.  | UFQFPN32 - Embossed carrier tape                                                      | . 9 |
| Figure 9.  | UFQFPN32 - Chip orientation in the embossed carrier tape                              | . 9 |
| Figure 10. | UFQFPN32 - Standard marking example                                                   | 10  |

DB5062 - Rev 3 page 15/16



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved

DB5062 - Rev 3 page 16/16