ESDAXLC6-1BT2Y

Automotive single-line extra low capacitance Transil™, transient surge voltage suppressor (TVS) for ESD protection

Datasheet — production data

Features

- Single-line bidirectional protection
- Breakdown voltage = 6 V min.
- Extra low diode capacitance = 0.4 pF
- Lead-free package
- ECOPACK®2 compliant
- AEC-Q101 qualified

Benefits

- Low capacitance for optimized data integrity
- Low leakage current < 50 nA
- Low PCB space consumption: 0.6 mm²

Complies with the following standards:

- IEC 61000-4-2 (exceeds level 4)
  - 30 kV (air discharge)
  - 16 kV (contact discharge)
- ISO10605: C = 330 pF, R = 330 Ω
  - 30 kV (air discharge)
  - 12 kV (contact discharge)
- ISO 7637-3:
  - Pulse 3a: V_S = -150 V
  - Pulse 3b: V_S = +100 V

Applications

Where transient overvoltage protection in ESD sensitive equipment is required, such as:

- Automotive applications
- Computers
- Printers
- Communication systems
- Cellular phone handsets and accessories
- Video equipment

Description

The ESDAXLC6-1BT2Y is bidirectional single-line TVS diode designed to protect data lines or other I/O ports against ESD transients.

This device is ideal for applications where both reduced line capacitance and power absorption capability are required.

Figure 1. Functional diagram

TM: Transil is a trademark of STMicroelectronics
1 Characteristics

Table 1. Absolute maximum ratings (T_{amb} = 25 °C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{PP}</td>
<td>Electrostatic discharge capability</td>
<td>IEC 61000-4-2:</td>
<td>16</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Contact discharge</td>
<td>30</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Air discharge</td>
<td>30</td>
</tr>
<tr>
<td></td>
<td>ISO 10605 - C = 330 pF, R = 330 Ω:</td>
<td>Contact discharge</td>
<td>12</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Air discharge</td>
<td>30</td>
</tr>
<tr>
<td></td>
<td>MIL STD 883G - method 3015-7: Class3</td>
<td></td>
<td>25</td>
</tr>
<tr>
<td>P_{PP}</td>
<td>Peak pulse power dissipation (8/20 µs)</td>
<td></td>
<td>40</td>
</tr>
<tr>
<td>I_{PP}</td>
<td>Peak pulse current (8/20 µs)</td>
<td></td>
<td>1.3</td>
</tr>
<tr>
<td>T_{j}</td>
<td>Operating junction temperature range</td>
<td></td>
<td>-55 to +150</td>
</tr>
<tr>
<td>T_{stg}</td>
<td>Storage temperature range</td>
<td></td>
<td>-65 to +150</td>
</tr>
<tr>
<td>T_{L}</td>
<td>Maximum lead temperature for soldering during 10 s</td>
<td></td>
<td>260</td>
</tr>
</tbody>
</table>

Table 2. Electrical characteristics (values, T_{amb} = 25 °C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Test condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{BR}</td>
<td>I_{R} = 1 mA</td>
<td>6</td>
<td>9</td>
<td>11</td>
<td>V</td>
</tr>
<tr>
<td>I_{RM}</td>
<td>V_{RM} = 3 V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R_{d}</td>
<td>Dynamic resistance, pulse width 100 ns</td>
<td>0.25</td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>V_{CL}</td>
<td>8 kV contact discharge after 30 ns IEC 61000-4-2</td>
<td>37</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>C_{line}</td>
<td>F = (200 MHz - 3000 MHz), V_{R} = 0 V</td>
<td>0.4</td>
<td>0.5</td>
<td></td>
<td>pF</td>
</tr>
</tbody>
</table>
Figure 3: Junction capacitance versus reverse voltage applied (typical values)

Figure 4: Leakage current versus junction temperature (typical values)

Figure 5: S21 attenuation measurement

Figure 6: TLP measurements
Figure 7. ESD response to ISO 10605, 
C = 150 pF, R = 330 Ω (+8 kV contact)

Figure 8. ESD response to ISO 10605, 
C = 150 pF, R = 330 Ω (-8 kV contact)

Figure 9. Response to ISO 7637-3 (pulse 3a) 
$U_S = -150$ V

Figure 10. Response to ISO 7637-3 (pulse 3b) 
$U_S = +100$ V
2 Package information

- Epoxy meets UL94, V0
- Lead-free packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

Figure 11. SOD882T dimension definitions
Table 3. SOD882T dimension values

<table>
<thead>
<tr>
<th>Ref.</th>
<th>Dimensions</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td></td>
<td>0.30 0.40</td>
<td>0.012 0.016</td>
</tr>
<tr>
<td>A1</td>
<td></td>
<td>0.00 0.05</td>
<td>0.000 0.002</td>
</tr>
<tr>
<td>b1</td>
<td></td>
<td>0.45 0.55</td>
<td>0.018 0.020</td>
</tr>
<tr>
<td>b2</td>
<td></td>
<td>0.45 0.55</td>
<td>0.018 0.020</td>
</tr>
<tr>
<td>D</td>
<td></td>
<td>0.55 0.65</td>
<td>0.022 0.024</td>
</tr>
<tr>
<td>E</td>
<td></td>
<td>0.95 1.05</td>
<td>0.037 0.039</td>
</tr>
<tr>
<td>e</td>
<td></td>
<td>0.60 0.70</td>
<td>0.024 0.026</td>
</tr>
<tr>
<td>L1</td>
<td></td>
<td>0.20 0.30</td>
<td>0.008 0.010</td>
</tr>
<tr>
<td>L2</td>
<td></td>
<td>0.20 0.25</td>
<td>0.008 0.012</td>
</tr>
</tbody>
</table>

Note: Product marking may be rotated by multiples of 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.
Figure 14. SOD882T tape and reel specifications

All dimensions are in mm

Use r direction of unreeling
3 Recommendation on PCB assembly

3.1 Stencil opening design

1. General recommendation on stencil opening design
   a) Stencil opening dimensions: L (Length), W (Width), T (Thickness).

   Figure 15. Stencil opening dimensions

   b) General design rule
      Stencil thickness (T) = 75 ~ 125 µm
      \[
      \text{Aspect Ratio} = \frac{W}{T} \geq 1.5
      \]
      \[
      \text{Aspect Area} = \frac{L \times W}{2T(L + W)} \geq 0.66
      \]

2. Reference design
   a) Stencil opening thickness: 100 µm
   b) Stencil opening for central exposed pad: Opening to footprint ratio is 50%.
   c) Stencil opening for leads: Opening to footprint ratio is 90%.

   Figure 16. Recommended stencil window position in mm (inches)
3.2 Solder paste
1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
2. “No clean” solder paste is recommended.
3. Offers a high tack force to resist component movement during high speed.
4. Solder paste with fine particles: powder particle size is 20-45 µm.

3.3 Placement
1. Manual positioning is not recommended.
2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering.
3. Standard tolerance of ± 0.05 mm is recommended.
4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

3.4 PCB design preference
1. To control the solder paste amount, the closed via is recommended instead of open vias.
2. The position of tracks and open vias in the solder area should be well balanced. The symmetrical layout is recommended, in case any tilt phenomena caused by asymmetrical solder paste amount due to the solder flow away.
3.5 Reflow profile

Figure 17. ST ECOPACK® recommended soldering reflow profile for PCB mounting

Note: Minimize air convection currents in the reflow oven to avoid component movement. Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.
4 Ordering information

Table 4. Ordering information

<table>
<thead>
<tr>
<th>Order code</th>
<th>Marking(1)</th>
<th>Package</th>
<th>Weight</th>
<th>Base qty</th>
<th>Delivery mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>ESDAXLC6-1BT2Y</td>
<td>U</td>
<td>SOD882T</td>
<td>0.80 mg</td>
<td>12000</td>
<td>Tape and reel</td>
</tr>
</tbody>
</table>

1. The marking can be rotated by multiples of 90° to differentiate assembly location

5 Revision history

Table 5. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>03-Nov-2014</td>
<td>1</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST’s terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers’ products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2014 STMicroelectronics – All rights reserved