

## High-voltage half-bridge GaN motor driver

### Features



QFN 9 x 9 x 1 mm



#### Product status link

[GANSPIN612](#)

#### Product label



- Power system-in-package family integrating high-voltage GaN transistors in half-bridge configuration with high-voltage gate driver:
  - $R_{DS(ON)} = 270 \text{ m}\Omega$
  - $I_{DS(MAX)} = 5.5 \text{ A}$
- Reverse conduction capability and zero reverse recovery loss
- 10 V/ns typ. output dV/dt in both hard-on and hard-off, tailored for motor control
- Externally adjustable turn-on dV/dt
- Linear regulators to regulate high-side and low-side driver supply voltage
- Internal bootstrap diode
- Comparator for overcurrent detection with Smart Shutdown function
- UVLO protection on VCC,  $V_{HS}$  and  $V_{LS}$
- Interlocking function, shutdown, standby and fault pins
- 55 ns gate driver leading to overall 150 ns typ. output propagation delay
- 3.3 V to 20 V compatible inputs with hysteresis and pull-down

### Applications

- Home appliances
- Compressors
- Pumps
- Fans
- Personal care appliances
- Factory automation
- Servo drives
- Power tools

### Description

GaN-based motion control is the focus of the GaNSPIN platform. Unlike many general-purpose solutions or those tailored for power conversion, the GaNSPIN series is specifically engineered to meet the peculiar demands of motion control systems.

The **GANSPIN612** is an advanced power system-in-package integrating two enhancement mode GaN transistors in half-bridge configuration driven by a state-of-the-art high-voltage, high-frequency gate driver.

The integrated power GaNs have  $R_{DS(ON)}$  of 270 mΩ and 650 V drain source breakdown voltage, while the high-side of the embedded gate driver can be easily supplied by the integrated bootstrap diode.

The GANSPIN612, being designed for motion control, optimizes the output dV/dt to 10 V/ns typ. for both hard-on and hard-off. This is required in motor control for EMI, motor winding, and ball bearing reliability.

Robustness and reliability are also distinctive factors of the GaNSPIN series. Embedding advanced protections, GaNSPIN devices ensure the best possible system robustness. SmartShutdown overcurrent protection delivers the fastest response possible thanks to embedded logic and dedicated fast comparators.

The GANSPIN series also features linear regulators on both the lower and upper driving sections, preventing the power switches from operating in low efficiency or dangerous conditions, and the interlocking function avoids cross-conduction conditions. The UVLO is fine-tuned for motion control for optimal performances.

The GANSPIN612 is available in a compact 9x9x1 mm QFN package and operates in the industrial temperature range, -40 °C to 125 °C.

The GaNSPIN612 is pin-to-pin with GaNSPIN611 ( $R_{DS(ON)}$  of 138 mΩ) to maximize scalability in a platform approach.

# 1 Block diagram

Figure 1. GANSPIN612 block diagram



## 2 Typical application schematic

Figure 2. Typical motor control application schematic



### 3 Pin descriptions

Figure 3. GANSPIN612 pin connections



Table 1. GANSPIN612 pin list

| Pin N.                | Name  | Type   | Function                                                                                                                                                                                                                                                                                                 |
|-----------------------|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 35                 | NC    | -      | Not connected pin. The pins can be either connected to GND or left floating.                                                                                                                                                                                                                             |
| 2                     | RONL  | Output | A resistor connected between this pin and VCCL sets the turn-on resistor of the low-side driver. Mounting the resistor as close as possible to the RONL pin optimizes the operation of the driver. It is possible to drive the GaN with minimum internal resistance connecting the RONL pin to VCCL pin. |
| 3                     | VCCL  | Power  | Output of the linear regulator that supplies the output stage of the low-side driver. A ceramic capacitor of 47 nF min. (X7R, 16 V) must be placed as close as possible between this pin and PGND.                                                                                                       |
| 4                     | GL    | Output | Gate of low-side GaN transistor. Add 330 pF capacitor to PGND.                                                                                                                                                                                                                                           |
| 5                     | PGND  | Power  | Reference potential of low-side driver and relevant external components (VCCL capacitor and components connected to GL). This pin is internally connected to the low-side GaN transistor source.                                                                                                         |
| 6 to 13,<br>EP2       | SENSE | Power  | Source of low-side GaN transistor. The exposed pad has both an electrical and thermal purpose: low-side transistor power losses are dissipated soldering EP2 to proper copper area.                                                                                                                      |
| 14, 15,<br>16,<br>EP3 | OUT   | Power  | Middle point of half-bridge. The exposed pad has both an electrical and thermal purpose: high-side transistor power losses are dissipated soldering EP3 to proper copper area.                                                                                                                           |
| 17 to<br>21           | VS    | Power  | Drain of high-side GaN transistor.                                                                                                                                                                                                                                                                       |
| 22                    | OUTb  | Power  | Reference potential of high-side driver and relevant external components (BOOT capacitor, VCCH capacitor, and components connected to GH). This pin is internally connected to the high-side GaN transistor source.                                                                                      |

| Pin N.     | Name               | Type   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------|--------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23         | GH                 | Output | Gate of the high-side GaN transistor. Add 330 pF capacitor to OUTb.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 24         | VCCH               | Power  | Output of the linear regulator that supplies the output stage of the high-side driver. A ceramic capacitor of 47 nF min. (X7R, 16 V) must be placed as close as possible between this pin and OUTb.                                                                                                                                                                                                                                                                                     |
| 25         | BOOT               | Power  | Supply voltage of high-side floating driver. A ceramic capacitor equal or greater than CvccH (X7R, 50 V) must be placed as close as possible between this pin and OUTb.<br><br>The input of the high-side driver regulator is internally connected to this pin.                                                                                                                                                                                                                         |
| 26         | RONH               | Output | A resistor connected between this pin and VCCH sets the turn-on resistor of the high-side driver. Mounting the resistor as close as possible to the RONH pin optimizes the operation of the driver. It is possible to drive the GaN with minimum internal resistance connecting the RONH pin to VCCH pin.                                                                                                                                                                               |
| 27         | VCC                | Power  | Supply voltage of logic section. A small bypass capacitor (100 nF typ.) very close to the pin is required to get a clean bias voltage for the signal part of the IC.<br><br>The large bulk capacitor that is normally used to supply the controller is sufficient to also supply GANSPIN612: if not present, a value equal or larger than 2.2 $\mu$ F is suggested.<br><br>The input of the low-side driver regulator is internally connected to this pin.                              |
| 28         | STBY               | Input  | Standby mode activation pin. Setting this pin to GND, the IC enters a low consumption mode to facilitate the design of low consumption topologies. The internal pull-down resistor is there to avoid uncertain voltage application when IC is not biased.<br><br>Connect this pin to VCC if standby function is not used.                                                                                                                                                               |
| 29,<br>EP1 | GND                | Power  | Ground pin. Common potential of the logic section of the device.<br><br>The exposed pad has both an electrical and thermal purpose: power dissipation of linear regulators, drivers, and level shifter units can be dissipated soldering EP1 to proper copper area.                                                                                                                                                                                                                     |
| 30         | CIN                | Input  | Comparator input pin for smartSD. In case of triggering, both GaN are immediately turned off and $\overline{SD}/OD$ is pulled low.<br><br>The shunt voltage filtering capacitor shall be placed near CIN pin and on the PCB side of the IC to maximize noise immunity.<br><br>Connect to GND if not used.                                                                                                                                                                               |
| 31         | FLT                | Output | Fault signaling pin. An open-drain MOSFET is turned on to pull the pin down when UVLO, standby, comparator, or overtemperature protection are active.<br><br>Connect to GND if not used.                                                                                                                                                                                                                                                                                                |
| 32         | $\overline{SD}/OD$ | Input  | Shutdown input (active low) / open-drain output for comparator with smartSD. When this pin is pulled to GND, the IC immediately interrupts the switching activity defined by LIN and HIN. When CIN exceeds the threshold, smartSD interrupts the switching activity and pulls low the $\overline{SD}/OD$ pin. Once the overcurrent has ended, the open-drain is released.<br><br>The internal pull-down resistor is there to avoid uncertain voltage application when IC is not biased. |
| 33         | HIN                | Input  | High-side logic input pin. Driving pulses to control the high-side switch can be applied to this pin. Schmitt trigger input, 20 V tolerant, buffers the input signal before driving level shifters.                                                                                                                                                                                                                                                                                     |
| 34         | LIN                | Input  | Low-side logic input pin. Driving pulses to control the low-side switch can be applied to this pin. Schmitt trigger input, 20 V tolerant, buffers the input signal before driving level shifters.                                                                                                                                                                                                                                                                                       |

## 4 Electrical data

### 4.1 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in [Table 2](#) may cause permanent damage to the device. Exposure to maximum rating conditions for extended periods may affect device reliability. All voltages referred to ground pins unless otherwise specified.

**Table 2. Absolute maximum ratings**

| Symbol                                     | Parameter                                                             | Test condition                                                         | Value                                 | Unit |
|--------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------|------|
| V <sub>VS-OUT</sub>                        | High-side GaN Drain-to-Source blocking voltage                        | T <sub>J</sub> = 25 °C, OUT = GND, DC voltage, I <sub>VS</sub> < 12 µA | 650                                   | V    |
|                                            |                                                                       | t <sub>PULSE</sub> < 100 ns <sup>(1)</sup>                             | 750                                   | V    |
| I <sub>D</sub>                             | Drain current (per GaN transistor)                                    | DC @ T <sub>CB</sub> = 25 °C <sup>(1) (2)</sup>                        | 5.5                                   | A    |
|                                            |                                                                       | DC @ T <sub>CB</sub> = 100 °C <sup>(1) (2)</sup>                       | 3.5                                   | A    |
|                                            |                                                                       | Peak @ T <sub>CB</sub> = 25 °C <sup>(1) (2) (3)</sup>                  | 8                                     | A    |
| V <sub>C</sub>                             | Logic supply voltage                                                  |                                                                        | -0.3 to 21                            | V    |
| P <sub>GND</sub>                           | Low-side driver ground vs. logic ground <sup>(4)</sup>                | V <sub>C</sub> = 14 V                                                  | -7 to 7                               | V    |
| V <sub>VCC-PGND</sub>                      | Logic supply vs. low-side driver ground                               |                                                                        | -0.3 to 21                            | V    |
| V <sub>V<sub>CCL</sub></sub>               | Regulated low-side driver supply vs. logic ground                     |                                                                        | -0.3 to 14                            | V    |
| V <sub>L<sub>S</sub></sub>                 | Regulated low-side driver supply voltage <sup>(4) (5) (6)</sup>       |                                                                        | -0.3 to 7                             | V    |
| I <sub>L<sub>S-OUT</sub></sub>             | Low-side regulator maximum current <sup>(4) (5)</sup>                 | Internal and R <sub>ONL</sub> average consumption <sup>(6)</sup>       | Self-limited                          | mA   |
| V <sub>V<sub>CCL</sub>-V<sub>C</sub></sub> | Maximum low-side dropout voltage                                      |                                                                        | -0.3 to self-regulated                | V    |
| V <sub>G<sub>L</sub></sub>                 | Low-side gate to P <sub>GND</sub> voltage                             | DC values                                                              | -0.3 to V <sub>CCL</sub> +0.3         | V    |
| V <sub>R<sub>ONL</sub></sub>               | Low-side turn-on resistor pin max. voltage                            |                                                                        | (GL-0.3V) to (V <sub>CCL</sub> +0.3V) | V    |
| V <sub>BOOT</sub>                          | BOOT pin voltage referred to GND                                      |                                                                        | -0.3 to 621                           | V    |
| V <sub>B<sub>O</sub></sub>                 | High-side regulator input voltage <sup>(5) (7)</sup>                  |                                                                        | -0.3 to 21                            | V    |
| V <sub>H<sub>S</sub></sub>                 | Regulated high-side driver supply voltage <sup>(5) (7)</sup>          |                                                                        | -0.3 to 7                             | V    |
| I <sub>H<sub>S-OUT</sub></sub>             | High-side regulator maximum current <sup>(5) (7)</sup>                | Internal and R <sub>ONH</sub> average consumption <sup>(6)</sup>       | Self-limited                          | mA   |
| V <sub>BOOT-V<sub>CCH</sub></sub>          | Maximum high-side dropout voltage                                     |                                                                        | -0.3 to self-regulated                | V    |
| V <sub>G<sub>H</sub></sub>                 | High-side gate to OUTb voltage <sup>(7)</sup>                         |                                                                        | -0.3 to V <sub>CCH</sub> +0.3         | V    |
| V <sub>R<sub>ONH</sub></sub>               | High-side turn-on resistor pin max. voltage                           |                                                                        | (GH-0.3V) to (V <sub>CCH</sub> +0.3V) | V    |
| R <sub>BOOT</sub>                          | Minimum external bootstrap diode series resistance (if present)       |                                                                        | 2.7                                   | Ω    |
| dV <sub>OUT</sub> /dt                      | Maximum OUT voltage slew rate <sup>(1)</sup>                          |                                                                        | 120                                   | V/ns |
| C <sub>IN</sub>                            | Comparator input voltage                                              |                                                                        | -0.3 to 21                            | V    |
| V <sub>in</sub>                            | Logic inputs voltage range (LIN, HIN, $\overline{SD}$ /OD, STBY, FLT) |                                                                        | -0.3 to 21                            | V    |

| Symbol    | Parameter                                          | Test condition                 | Value      | Unit |
|-----------|----------------------------------------------------|--------------------------------|------------|------|
| $I_{FLT}$ | Maximum $\overline{FLT}$ pin current (DC inward)   | $V_{CC} = 7.0\text{ V}$        | 10         | mA   |
| $I_{OD}$  | Maximum $\overline{SD}/OD$ pin current (DC inward) | $V_{CC} = 12.0\text{ V}$       | 10         | mA   |
| $T_J$     | Junction temperature                               |                                | -40 to 150 | °C   |
| $T_{stg}$ | Storage temperature                                |                                | -55 to 150 | °C   |
| ESD       | HBM (Human Body Model)                             | ANSI/ESDA/JEDEC<br>JS-001-2017 | 2          | kV   |
|           | CDM (Charged Device Model)                         | ANSI/ESDA/JEDEC<br>JS-002-2018 | 1          | kV   |

1. Range estimated by characterization on a limited number of samples, not tested in production.
2.  $T_{CB}$  is the temperature of the case-exposed pad.
3. Value specified by design factor, pulse duration limited to 10  $\mu\text{s}$  and junction temperature.
4. PGND internally connected to SENSE.
5.  $V_{LS} = V_{VCCL-PGND}$ ,  $V_{HS} = V_{VCCH-OUTb}$ ,  $V_{BO} = V_{BOOT-OUTb}$ .
6. The internal low-side and high-side voltage regulators are not intended to be connected to external load or voltage sources.
7. OUTb internally connected to OUT.

## 4.2 Recommended operating conditions

All voltages referred to ground pins unless otherwise specified. The junction temperature must be maintained within recommended operating conditions with proper thermal design.

**Table 3. Recommended operating conditions**

| Symbol                                | Parameter                                                         | Note             | Min.                    | Max.               | Unit |
|---------------------------------------|-------------------------------------------------------------------|------------------|-------------------------|--------------------|------|
| VCC                                   | Logic supply voltage                                              |                  | 10.7                    | 18                 | V    |
| V <sub>VCC-PGND</sub>                 | Logic supply voltage vs, PGND                                     |                  | 7.5                     | 18                 | V    |
| PGND                                  | Low-side driver ground <sup>(1)</sup>                             |                  | -3                      | 3                  | V    |
| V <sub>BO</sub>                       | V <sub>BOOT-OUTB</sub> pin voltage                                |                  | 7.5                     | 20                 | V    |
| VS                                    | Bus supply voltage                                                |                  | 0                       | 520                | V    |
| V <sub>OUT</sub>                      | OUT pin voltage                                                   |                  | -9.3 <sup>(2) (3)</sup> |                    | V    |
| VCCL                                  | Low-side driver voltage vs. GND                                   |                  | 3                       |                    | V    |
| V <sub>BOOT</sub>                     | BOOT to GND voltage                                               | <sup>(4)</sup>   | 0                       | 540                | V    |
| CIN                                   | Comparator input voltage                                          |                  | 0                       | 15                 | V    |
| V <sub>i</sub>                        | Logic inputs voltage range                                        |                  | 0                       | 20                 | V    |
| R <sub>RONL</sub> , R <sub>RONH</sub> | External RON resistors                                            |                  | 0                       | 1                  | kΩ   |
| C <sub>VCCH</sub> , C <sub>VCCL</sub> | Driver supply voltage bypass capacitors <sup>(5)</sup>            |                  | 47                      | 220                | nF   |
| C <sub>BO</sub>                       | High-side driver linear regulator input capacitors <sup>(6)</sup> |                  | C <sub>VCCH</sub>       | 3300               | nF   |
| C <sub>GMH</sub> , C <sub>GML</sub>   | External gate capacitance                                         |                  | 330                     | 820                | pF   |
| t <sub>DT</sub>                       | Suggested minimum deadtime <sup>(7)</sup>                         |                  | 300                     |                    | ns   |
| t <sub>INmin</sub>                    | Minimum duration of input pulse                                   |                  | 600                     |                    | ns   |
| f <sub>sw</sub>                       | Switching frequency                                               | Duty cycle = 50% |                         | 200 <sup>(3)</sup> | kHz  |
| T <sub>J-op</sub>                     | Junction temperature                                              |                  | -40                     | 125                | °C   |

1. PGND internally connected to SENSE.
2. V<sub>BO</sub> = 20 V, VCC = 10.7 V
3. The actual limit depends on power dissipation constraints.
4. BOOT must be  $\geq 5V$  to propagate high-side commands.
5. X7R, 16V, ceramic capacitor having ESR lower or equal to 50 mΩ.
6. X7R, 50V, ceramic capacitor having ESR lower or equal to 50 mΩ.
7. Minimum value with minimum C<sub>GMx</sub>.

## 4.3 Thermal data

**Table 4. Thermal data**

| Symbol                | Parameter                                                      | Value | Unit |
|-----------------------|----------------------------------------------------------------|-------|------|
| R <sub>th(J-CB)</sub> | Thermal resistance junction to each GaN transistor exposed pad | 2.8   | °C/W |
| R <sub>th(J-A)</sub>  | Thermal resistance junction-to-ambient <sup>(1)</sup>          | 17.8  | °C/W |

1. The junction to ambient thermal resistance is obtained simulating the device mounted on a 2s2p (4 layer) FR4 board as JEDEC51-5,7 with 6 thermal vias for each exposed pad. Power dissipation uniformly distributed over the two GaN transistors.

## 5 Electrical characteristics

Testing conditions:  $T_J = 25^\circ\text{C}$ ,  $VCC = V_{BO} = \overline{SD}/OD = \overline{STBY} = 12\text{ V}$ ;  $\overline{FLT} = \text{floating}$ ;

$RONL = VCCL$ ;  $RONH = VCCH$ ,  $SENSE = CIN = PGND = 0\text{ V}$ ;  $VS = 0\text{ V}$ ;

$C_{VCCH} = C_{VCCL} = 47\text{ nF}$ ,  $C_{BO} = 220\text{ nF}$ .

All voltages referred to GND, unless otherwise specified.

**Table 5. Electrical characteristics**

| Symbol                                                   | Parameter                                   | Test condition                                                                                      | Min. | Typ. | Max. | Unit             |
|----------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|------------------|
| <b>GaN power transistor - electrical characteristics</b> |                                             |                                                                                                     |      |      |      |                  |
| $V_{(BR)DS\_H}$                                          | Drain to source blocking voltage            | VS to OUT, DC voltage<br>$I_{DSS} < 12\text{ }\mu\text{A}$ , $GH = OUTb$ <sup>(1)</sup>             | 650  |      |      | V                |
|                                                          |                                             | VS to OUT, $t_{PULSE} = 100\text{ ns}$ <sup>(2)</sup>                                               | 750  |      |      |                  |
| $V_{GS(th)}$                                             | Gate to source threshold voltage            | LIN = 3.3 V, SENSE = GND<br>$RONL = GL = 10\text{ k}\Omega$ to OUT, $I_{OUT-SENSE} = 1.7\text{ mA}$ |      | 1.7  |      | V                |
|                                                          |                                             | HIN = 3.3 V, OUT = GND,<br>$RONH = GH = 10\text{ k}\Omega$ to VS, $I_{VS-OUT} = 1.7\text{ mA}$      |      |      |      |                  |
|                                                          |                                             | $V_{VS-OUT} = 600\text{ V}$ , $GH = OUTb$                                                           |      | 0.6  | 12   | $\mu\text{A}$    |
|                                                          |                                             | $V_{OUT-SENSE} = 600\text{ V}$ , $GL = PGND$                                                        |      |      |      |                  |
| $I_{GS}$                                                 | Gate to source current                      | $V_{VS-OUT} = 0\text{ V}$ , $RONH = GH$<br>OUT = GND, $V_{GH-OUTb} = 6\text{ V}$                    |      | 30   |      | $\mu\text{A}$    |
|                                                          |                                             | $V_{OUT-SENSE} = 0\text{ V}$ , $RONL = GL$<br>$V_{GL-PGND} = 6\text{ V}$                            |      |      |      |                  |
|                                                          |                                             | $I_{OUT-SENSE} / I_{VS-OUT} = 2.2\text{ A}$                                                         | 270  | 350  |      | $\text{m}\Omega$ |
|                                                          |                                             | $I_{OUT-SENSE} / I_{VS-OUT} = 2.2\text{ A}$<br>$T_J = 125^\circ\text{C}$ <sup>(2)</sup>             | 520  |      |      |                  |
| <b>GaN power transistor – characterization values</b>    |                                             |                                                                                                     |      |      |      |                  |
| $Q_G$                                                    | Total gate charge                           | $V_{GS} = 0$ to $6\text{ V}$<br>$V_{DS} = 400\text{ V}$ <sup>(2)</sup>                              |      | 1.5  |      | $\text{nC}$      |
| $Q_{OSS}$                                                | Output charge                               | $V_{GS} = 0\text{ V}$                                                                               |      | 13   |      | $\text{nC}$      |
| $E_{OSS}$                                                | Output capacitance stored energy            | $V_{DS} = 400\text{ V}$                                                                             |      | 1.6  |      | $\mu\text{J}$    |
| $C_{OSS}$                                                | Output capacitance                          | $f = 100\text{ kHz}$ <sup>(2)</sup>                                                                 |      | 15   |      | $\text{pF}$      |
| $C_{O(ER)}$                                              | Effective output capacitance energy related | $V_{GS} = 0\text{ V}$                                                                               |      | 20   |      | $\text{pF}$      |
| $C_{O(TR)}$                                              | Effective output capacitance time related   | $V_{DS} = 0$ to $400\text{ V}$ <sup>(2)</sup>                                                       |      | 28   |      | $\text{pF}$      |
| $Q_{RR}$                                                 | Reverse Recovery Charge                     |                                                                                                     |      | 0    |      | $\text{nC}$      |
| $I_{RRM}$                                                | Reverse Recovery Current                    |                                                                                                     |      | 0    |      | $\text{A}$       |
| $V_{plat}$                                               | Gate plateau voltage                        | $V_{DS} = 400\text{ V}$ , $I_D = 1.1\text{ A}$                                                      |      | 2.1  |      | $\text{V}$       |
| $V_{SD}$                                                 | Source-drain reverse voltage                | $V_{GS} = 0\text{ V}$ , $I_S = 1.1\text{ A}$                                                        |      | 2.1  |      | $\text{V}$       |

| Symbol                                                                                                                    | Parameter                                                        | Test condition                                                                                                                                                                                    | Min. | Typ. | Max. | Unit             |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------------------|
| <b>GaN power transistor – inductive load switching characteristics</b>                                                    |                                                                  |                                                                                                                                                                                                   |      |      |      |                  |
| $t_{(on)}$                                                                                                                | Hard turn-on time                                                | $V_{VS} = 400 \text{ V}$                                                                                                                                                                          |      | 70   |      | ns               |
| $t_{fall}$                                                                                                                | $V_{DS}$ hard turn-on fall time                                  | $I_D = 1.1 \text{ A}$                                                                                                                                                                             |      | 17   |      | ns               |
| $SR_{fall}$                                                                                                               | $V_{DS}$ hard turn-on slew rate                                  | $R_{ONH} = R_{ONL} = 75 \Omega$                                                                                                                                                                   |      | 14   |      | V/ns             |
| $E_{on}$                                                                                                                  | Hard turn-on switching losses                                    | $C_{GMH} = C_{GML} = 330 \text{ pF}$<br>See Figure 4 for definitions <sup>(2)</sup>                                                                                                               |      | 36   |      | $\mu\text{J}$    |
| $t_{(off)}$                                                                                                               | Hard turn-off time                                               | $V_{VS} = 400 \text{ V}$                                                                                                                                                                          |      | 70   |      | ns               |
| $t_{rise}$                                                                                                                | $V_{DS}$ hard turn-off rise time                                 | $I_D = 1.1 \text{ A}$                                                                                                                                                                             |      | 27   |      | ns               |
| $SR_{rise}$                                                                                                               | $V_{DS}$ hard turn-off slew rate                                 | $C_{GMH} = C_{GML} = 330 \text{ pF}$                                                                                                                                                              |      | 9    |      | V/ns             |
| $E_{off}$                                                                                                                 | Hard turn-off switching losses                                   | See Figure 4 for definitions <sup>(2)</sup>                                                                                                                                                       |      | 3    |      | $\mu\text{J}$    |
| <b>Logic section supply</b>                                                                                               |                                                                  |                                                                                                                                                                                                   |      |      |      |                  |
| $VCC_{thON}$                                                                                                              | VCC UVLO turn-ON threshold                                       |                                                                                                                                                                                                   | 9.5  | 10.0 | 10.6 | V                |
| $VCC_{thOFF}$                                                                                                             | VCC UVLO turn-OFF threshold                                      |                                                                                                                                                                                                   | 9.0  | 9.5  | 10.1 | V                |
| $VCC_{hys}$                                                                                                               | VCC UV hysteresis                                                |                                                                                                                                                                                                   | 0.3  | 0.5  | 0.7  | V                |
| $I_{qVCC}$                                                                                                                | VCC quiescent supply current                                     | $STBY = \overline{SD}/OD = 5 \text{ V}$<br>$LIN = HIN = 0 \text{ V}, V_{BO} = 15 \text{ V}$                                                                                                       |      | 900  | 1200 | $\mu\text{A}$    |
|                                                                                                                           |                                                                  | $LIN = \overline{STBY} = \overline{SD}/OD = 5 \text{ V}$<br>$HIN = 0 \text{ V}, V_{BO} = 15 \text{ V}$                                                                                            |      | 1050 | 1400 | $\mu\text{A}$    |
| $I_{qVCCU}$                                                                                                               | VCC undervoltage quiescent supply current                        | $VCC = 7.0 \text{ V}$                                                                                                                                                                             |      | 570  | 760  | $\mu\text{A}$    |
| $I_{SBVCC}$                                                                                                               | VCC standby supply current                                       | $STBY = 0 \text{ V}, BOOT = 10 \text{ V}$                                                                                                                                                         |      | 500  | 650  | $\mu\text{A}$    |
| $I_{sVCC}$                                                                                                                | VCC switching supply current <sup>(2)</sup>                      | $STBY = \overline{SD}/OD = 5 \text{ V}$<br>$V_{BO} = 15 \text{ V}, V_{OUT} = V_{VS} = 0 \text{ V}$<br>$LIN = \neg HIN, f_{SW} = 50 \text{ kHz}, D = 50\%$<br>$C_{GMH} = C_{GML} = 330 \text{ pF}$ |      | 1.35 |      | mA               |
|                                                                                                                           |                                                                  |                                                                                                                                                                                                   |      |      |      |                  |
| $R_{BLEED}$                                                                                                               | Low-side gate bleeder                                            | $VCCL = VCC = 0 \text{ V}$<br>$PGND = GND, V_{GL} = 0.1 \text{ V}$                                                                                                                                | 75   | 100  | 125  | $\text{k}\Omega$ |
| $t_{startup}$                                                                                                             | VCC startup time from $VCC = 10.5 \text{ V}$ to $GL = \text{on}$ | $LIN = \overline{STBY} = \overline{SD}/OD = 5 \text{ V}$<br>$HIN = 0 \text{ V}$                                                                                                                   |      |      | 12   | $\mu\text{s}$    |
| <b>Gate driver voltage regulators <math>VCCL</math> (<math>V_{LS}</math>) and <math>VCCH</math> (<math>V_{HS}</math>)</b> |                                                                  |                                                                                                                                                                                                   |      |      |      |                  |
| $V_{HS}$<br>$V_{LS}$                                                                                                      | VCCx regulator output voltage                                    | $I_{VCCx} < 10 \text{ mA}_{DC}$                                                                                                                                                                   | 5.55 | 6.00 | 6.45 | V                |
|                                                                                                                           |                                                                  | $T_J = -40 \text{ }^\circ\text{C} \text{ to } +125 \text{ }^\circ\text{C}$ <sup>(2)</sup>                                                                                                         | 5.4  |      | 6.6  | V                |
| $V_{HSthON}$<br>$V_{LSthON}$                                                                                              | VCCx UVLO turn-on voltage                                        |                                                                                                                                                                                                   | 4.45 | 4.80 | 5.15 | V                |
|                                                                                                                           |                                                                  | $T_J = -40 \text{ to } +125 \text{ }^\circ\text{C}$ <sup>(2)</sup>                                                                                                                                |      |      | 5.25 | V                |
| $V_{HSthOFF}$<br>$V_{LSthOFF}$                                                                                            | VCCx UVLO turn-off voltage                                       |                                                                                                                                                                                                   | 4.30 | 4.65 | 4.95 | V                |
|                                                                                                                           |                                                                  | $T_J = -40 \text{ to } +125 \text{ }^\circ\text{C}$ <sup>(2)</sup>                                                                                                                                | 4.2  |      |      | V                |
| $V_{HSthHYS}$<br>$V_{LSthHYS}$                                                                                            | VCCx UVLO hysteresis                                             |                                                                                                                                                                                                   | 0.15 | 0.20 | 0.23 | V                |
|                                                                                                                           |                                                                  |                                                                                                                                                                                                   |      |      |      |                  |
| $V_{DROP\_H}$                                                                                                             | VCCH regulator drop-out voltage                                  | $BOOT = 12 \text{ V}, OUT = 6 \text{ V}, I_{VCCH} = 10 \text{ mA}$                                                                                                                                |      |      | 0.6  | V                |

| Symbol                          | Parameter                                               | Test condition                                                                                                                                                   | Min. | Typ. | Max. | Unit       |
|---------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------------|
| <b>High-side driver section</b> |                                                         |                                                                                                                                                                  |      |      |      |            |
| I <sub>QBO</sub>                | V <sub>BO</sub> quiescent supply current                | STBY = $\overline{SD}/OD = 3.3$ V<br>LIN = HIN = 0 V, V <sub>BO</sub> = 12 V                                                                                     |      | 240  | 340  | $\mu$ A    |
|                                 |                                                         | HIN = STBY = $\overline{SD}/OD = 3.3$ V<br>LIN = 0 V, V <sub>BO</sub> = 12 V                                                                                     |      | 300  | 420  | $\mu$ A    |
| I <sub>SBO</sub>                | V <sub>BO</sub> switching supply current <sup>(2)</sup> | $\overline{SD}/OD = \overline{STBY} = 3.3$ V<br>VS = 0, V <sub>BOOT</sub> = 12 V<br>HIN f <sub>SW</sub> = 50 kHz<br>C <sub>GMH</sub> = C <sub>GML</sub> = 330 pF |      | 0.65 |      | mA         |
| t <sub>HSstart</sub>            | High-side startup time                                  | D <sub>BOOT</sub> = STTH1R06, R <sub>BOOT</sub> = 2.7 $\Omega$<br>from LIN = 3.3 V to V <sub>HS</sub> > 5.1 V                                                    |      |      | 5    | $\mu$ s    |
| I <sub>LK</sub>                 | Driver high-voltage leakage current                     | BOOT = OUT = 600 V                                                                                                                                               |      |      | 11   | $\mu$ A    |
| R <sub>DBOOT</sub>              | Bootstrap diode on resistance                           | LIN = $\overline{STBY} = \overline{SD}/OD = 3.3$ V<br>HIN = 0 V, V <sub>VCC-BOOT</sub> = 0.5 V                                                                   |      | 120  | 140  | $\Omega$   |
| <b>Logic inputs and timings</b> |                                                         |                                                                                                                                                                  |      |      |      |            |
| V <sub>ih</sub>                 | High level logic threshold voltage                      | T <sub>J</sub> = 25 °C                                                                                                                                           | 2.0  | 2.27 | 2.5  | V          |
|                                 |                                                         | T <sub>J</sub> = -40 to +125 °C <sup>(2)</sup>                                                                                                                   |      |      | 2.7  | V          |
| V <sub>il</sub>                 | Low level logic threshold voltage                       | T <sub>J</sub> = 25 °C                                                                                                                                           | 1.1  | 1.31 | 1.45 | V          |
|                                 |                                                         | T <sub>J</sub> = -40 to +125 °C <sup>(2)</sup>                                                                                                                   | 0.8  |      |      | V          |
| V <sub>ihys</sub>               | Logic input threshold hysteresis                        |                                                                                                                                                                  | 0.7  | 0.96 | 1.2  | V          |
| V <sub>SSD</sub>                | SmartSD unlatch threshold                               | T <sub>J</sub> = 25 °C                                                                                                                                           | 0.5  | 0.65 | 0.8  | V          |
|                                 |                                                         | T <sub>J</sub> = -40 to +125 °C <sup>(2)</sup>                                                                                                                   |      |      | 0.9  | V          |
| I <sub>INh</sub>                | LIN, HIN logic '1' input bias current                   | LIN, HIN = 3.3 V                                                                                                                                                 | 15   | 22   | 36   | $\mu$ A    |
| I <sub>INI</sub>                | LIN, HIN logic '0' input bias current                   | LIN, HIN = 0 V                                                                                                                                                   |      |      | 1    | $\mu$ A    |
| R <sub>PD_IN</sub>              | LIN, HIN pull-down resistor                             | LIN, HIN = 3.3 V                                                                                                                                                 | 90   | 150  | 220  | k $\Omega$ |
| I <sub>SDh</sub>                | $\overline{SD}/OD$ logic '1' input bias current         | $\overline{SD}/OD = 3.3$ V                                                                                                                                       | 7    | 10   | 15   | $\mu$ A    |
| I <sub>SDI</sub>                | $\overline{SD}/OD$ logic '0' input bias current         | $\overline{SD}/OD = 0$ V                                                                                                                                         |      |      | 1    | $\mu$ A    |
| R <sub>PD_SD</sub>              | $\overline{SD}/OD$ pull-down resistor                   | $\overline{SD}/OD = 3.3$ V                                                                                                                                       | 220  | 330  | 450  | k $\Omega$ |
| R <sub>ON_OD</sub>              | $\overline{SD}/OD$ on-resistance                        | $\overline{SD}/OD = 400$ mV,                                                                                                                                     | 25   | 40   | 58   | $\Omega$   |
| I <sub>OL_SD</sub>              | $\overline{SD}/OD$ low level sink current               | C <sub>IN</sub> = 2 V                                                                                                                                            | 7    | 10   | 16   | mA         |
| t <sub>OD_fall</sub>            | $\overline{SD}/OD$ loaded fall time                     | C <sub>L</sub> = 10 nF, R <sub>PU</sub> = 10 k $\Omega$ to 5 V<br>90% to 10% $\overline{SD}/OD$                                                                  |      | 0.75 |      | $\mu$ s    |
| I <sub>STBYh</sub>              | STBY logic '1' input bias current                       | STBY = 3.3 V                                                                                                                                                     | 7    | 10   | 15   | $\mu$ A    |
| I <sub>STBYl</sub>              | STBY logic '0' input bias current                       | STBY = 0 V                                                                                                                                                       |      |      | 1    | $\mu$ A    |
| R <sub>PD_STBY</sub>            | STBY pull-down resistor                                 | STBY = 3.3 V                                                                                                                                                     | 220  | 330  | 450  | k $\Omega$ |
| R <sub>ON_FLT</sub>             | $\overline{FLT}$ on-resistance                          | V <sub>FLT</sub> = 400 mV, V <sub>C</sub> = 12 V                                                                                                                 | 60   | 80   | 135  | $\Omega$   |
|                                 |                                                         | V <sub>FLT</sub> = 400 mV, V <sub>C</sub> = 3.3 V                                                                                                                | 90   | 145  | 200  | $\Omega$   |
| I <sub>OL_FLT</sub>             | $\overline{FLT}$ low level sink current                 | V <sub>FLT</sub> = 400 mV                                                                                                                                        | 3    | 5    | 7    | mA         |
| I <sub>FLTh</sub>               | $\overline{FLT}$ high level bias current (when off)     | V <sub>FLT</sub> = 3.3 V                                                                                                                                         |      |      | 1    | $\mu$ A    |

| Symbol                            | Parameter                                               | Test condition                                                                                                                                                     | Min. | Typ. | Max. | Unit               |
|-----------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------------------|
| $I_{FLT1}$                        | FLT low level bias current (when off)                   | $V_{FLT} = 0 \text{ V}$                                                                                                                                            |      |      | 1    | $\mu\text{A}$      |
| $V_{VCC-FLT}$                     | Min VCC voltage forcing $\overline{FLT}$ low            |                                                                                                                                                                    |      |      | 3.3  | V                  |
| $t_{DOn}$                         | LIN/HIN to GL/GH gate driver turn-on propagation delay  | LIN or HIN = 0 V to 3.3 V, $C_{GMx} = 0 \text{ pF}$                                                                                                                | 40   | 55   | 70   | ns                 |
| $t_{DOff}$                        | LIN/HIN to GL/GH gate driver turn-off propagation delay | LIN or HIN = 3.3 V to 0 V, $C_{GMx} = 0 \text{ pF}$                                                                                                                | 40   | 55   | 70   | ns                 |
| $t_{SDOn}$                        | $\overline{SD}/OD$ to $G_x$ turn-on propagation delay   | $\overline{SD}/OD = 0 \text{ V to } 3.3 \text{ V, } C_{GMx} = 0 \text{ pF}$                                                                                        | 45   | 65   | 100  | ns                 |
| $t_{SDOff}$                       | $\overline{SD}/OD$ to $G_x$ turn-off propagation delay  | $\overline{SD}/OD = 3.3 \text{ V to } 0 \text{ V, } C_{GMx} = 0 \text{ pF}$                                                                                        | 40   | 65   | 100  | ns                 |
| $t_{STBYoff}$                     | Standby to output turn-off propagation delay            | $\overline{STBY} = 3.3 \text{ V to } 0 \text{ V, } C_{GMx} = 0 \text{ pF}$                                                                                         | 40   | 70   | 100  | ns                 |
| $t_{STBY}$                        | Minimum time to enter low consumption                   | $\overline{STBY} = 3.3 \text{ V to } 0 \text{ V } (2)$                                                                                                             | 0.7  |      | 2    | $\mu\text{s}$      |
| $t_{STBY-FLT}$                    | Standby enters signaling to $\overline{FLT}$            | $\overline{STBY} = 3.3 \text{ V to } 0 \text{ V}$<br>$FLT = 10 \text{ k}\Omega$ pull up to 5 V                                                                     |      | 1    |      | $\mu\text{s}$      |
| $t_{WU}$                          | Wake-up time from standby                               | $\overline{STBY} = 0 \text{ V to } 3.3 \text{ V, } LIN = 3.3 \text{ V}$<br>(Time from $\overline{STBY}$ rising to $GL$ rising)                                     |      |      | 5    | $\mu\text{s}$      |
| $t_{WU-FLT}$                      | Standby end signaling to $\overline{FLT}$               | $\overline{STBY} = 0 \text{ V to } 3.3 \text{ V, }$<br>$FLT = 10 \text{ k}\Omega$ pull up to 5 V<br>(Time from $\overline{STBY}$ rise to $V_{FLT} 1.8 \text{ V}$ ) |      | 3    | 5    | $\mu\text{s}$      |
| <b>Comparator protection</b>      |                                                         |                                                                                                                                                                    |      |      |      |                    |
| $C_{IN_{th}}$                     | Comparator threshold                                    |                                                                                                                                                                    | 350  | 400  | 450  | $\text{mV}$        |
| $R_{PD\_CIN}$                     | CIN pull-down resistor                                  | $CIN = 1 \text{ V}$                                                                                                                                                | 75   | 100  | 125  | $\text{k}\Omega$   |
| $t_{CIN-OUT}$                     | Comparator delay to half bridge output                  | $CIN 0 \text{ V to } 0.8 \text{ V:}$<br>$GH, GL 90\%, C_{GMx} = 0 \text{ pF}$                                                                                      |      | 180  | 230  | ns                 |
| $t_{CIN-OD}$                      | Comparator delay to $\overline{SD}/OD$                  | $CIN 0 \text{ V to } 0.8 \text{ V:}$<br>$\overline{SD}/OD 90\% (10 \text{ k}\Omega \text{ to } 5 \text{ V, } C_{OD} 0 \text{ pF})$                                 |      | 140  | 190  | ns                 |
| $t_{CIN-FLT}$                     | Comparator delay to $\overline{FLT}$                    | $CIN 0 \text{ V to } 0.8 \text{ V:}$<br>$FLT 90\% (10 \text{ k}\Omega \text{ to } 5 \text{ V})$                                                                    |      | 140  | 190  | ns                 |
| $t_{CINfilter}$                   | Comparator input filter                                 | $CIN$ pulse 0 - 0.8 V                                                                                                                                              | 55   | 90   | 125  | ns                 |
| <b>Overtemperature Protection</b> |                                                         |                                                                                                                                                                    |      |      |      |                    |
| $T_{TSD}$                         | Shutdown temperature                                    | (2)                                                                                                                                                                |      | 175  |      | $^{\circ}\text{C}$ |
| $T_{HYS}$                         | Temperature hysteresis                                  | (2)                                                                                                                                                                |      | 20   |      | $^{\circ}\text{C}$ |
| $t_{TSD}$                         | Overtemperature protection enabling time                | (2)<br>After $\overline{STBY} = \text{high}$                                                                                                                       |      |      | 20   | $\mu\text{s}$      |

1. Tested on wafer.

2. Not tested in production: value by characterization on a limited number of samples.

## 5.1 Characterization figures

**Figure 4. Timing definitions**



**Figure 5. Typ  $I_D$  vs.  $V_{DS}$  at  $T_J = 25^\circ C$**



**Figure 6. Typ  $I_D$  vs.  $V_{DS}$  at  $T_J = 125^\circ C$**



**Figure 7. Typ  $I_S$  vs.  $V_{SD}$  at  $T_J = 25^\circ C$**



**Figure 8. Typ  $I_S$  vs.  $V_{SD}$  at  $T_J = 125^\circ C$**



**Figure 9. Typ  $I_D$  vs.  $V_{GS}$  at  $T_J = 25^\circ C$** 

**Figure 10. Typ  $R_{DS(on)}$  vs.  $T_J$  normalized at  $25^\circ C$** 

**Figure 11. Typ Gate charge at  $T_J = 25^\circ C$** 

**Figure 12. Typ  $R_{Dboot}$  vs.  $T_J$** 


## 6 Device description

### 6.1 Device structure

Figure 13 is a simplified version of the block diagram of GANSPIN612. It consists of basic structures described in the following sections. Furthermore, GaN's gate terminal is externally accessible.

Figure 13. GANSPIN612 simplified block diagram



#### 6.1.1 GaN power stage

The GaN transistors are the power switches that implement the switching stage of the power topology.

#### 6.1.2 Logic section

This section receives the input signals, manages the system protection (UVLO, comparator and, gate driver overtemperature), and transfers the input pulses to relevant drivers through level shifters.

It is electrically referred to GND pin and supplied by VCC pin.

#### 6.1.3 Comparator and smart shutdown

The embedded comparator, typically used for overcurrent detection, immediately turns off both GaN transistors, leaving the half-bridge in high impedance, once CIN input exceeds the threshold. The event is signaled to the SD/OD and FLT pins.

The smart shutdown (SmartSD) feature allows to automatically keep the switches off for the desired time to cool down the device.

#### 6.1.4 Low-side driver

This block receives input pulses from the level shifter and provides driving action to the low-side GaN transistor.

It is electrically referred to PGND, which is connected to the Kelvin source connection of the low-side GaN transistor. Its input circuitry is supplied by VCC, while an integrated voltage regulator stabilizes the supply voltage of the output stage of the driver ( $V_{LS}$ ). A UVLO comparator interrupts the half-bridge activity if the regulator's output voltage is insufficient for a proper GaN driving. A dedicated description of UVLO protection is described in the dedicated [Section 6.5.2](#).

A dedicated pin can be used to optionally increase turn-on resistance to lower hard-on  $dV/dt$ , while turn-off driving resistance is internally fixed.

The low-side driver has been designed to allow the use of current sense resistors without impacting the applied  $V_{GS}$  voltage.

## 6.1.5

### High-side driver

This block receives input pulses from the logic section through the level shifter and provides driving action to the high-side GaN transistor.

It is electrically referred to OUTb, that is connected to the Kelvin source connection of the high-side GaN transistor. Its input circuitry is supplied by the voltage present at BOOT pin, while an integrated voltage regulator stabilizes the supply voltage of the output stage of the driver ( $V_{HS}$ ). A UVLO comparator interrupts the high-side GaN activity if the regulator's output voltage is insufficient for a proper GaN driving. A dedicated description of UVLO protection is described in the dedicated [Section 6.5.4](#).

A dedicated pin can be used to optionally increase turn-on resistance to lower hard-on  $dV/dt$ , while turn-off driving resistance is internally fixed.

This section includes an equivalent bootstrap diode, synchronous with low-side on-time, that generates floating supply voltage ( $V_{BO}$ ), starting from VCC voltage.

## 6.2

### GaN transistors

The GANSPIN612 embeds two 650 V enhanced mode GaN transistors, connected in a half-bridge configuration. The technology of the embedded GaN transistors does not need bipolar driving: for this reason, negative voltage to turn off the transistor is not necessary.

The low-side GaN transistor is electrically connected between the OUT pin set (drain) and SENSE pin set (source): the SENSE exposed pad also represents a thermal buffer for this transistor. A suitable copper area is required to dissipate the power losses generated during normal operation.

The high-side GaN transistor is electrically connected between VS pins (drain) and OUT pins (source): the OUT exposed pad also represents a thermal buffer for this transistor. As suggested for low-side connection, a suitable copper area is required to dissipate the power losses generated during normal operation.

The embedded GaN transistors do not have intrinsic body diode and, consequently, exhibit zero reverse recovery losses. Nevertheless, the reverse conduction is permitted both during on-state and during off-state. Anti-parallel diodes are not required for proper functionality of the GANSPIN612 in both resonant and hard switching operation.

## 6.3

### Output $dV/dt$ control

The GANSPIN612 internal gate driver is designed to achieve a limited output  $dV/dt$ , which is essential for most motor control applications. The maximum  $dV/dt$  is set around 10 V/ns for both turn-on and turn-off. The turn-on  $dV/dt$ , typically the most critical, can be further reduced by increasing the  $R_{ONH}$  and  $R_{ONL}$  resistors.

The main reasons to limit  $dV/dt$  in motor control applications are:

- **EMI control:** to comply with regulatory emission masks.
- **Motor winding reliability:** in high-voltage applications with long cables, voltage overshoots on motor poles or windings can cause partial discharge, reducing winding lifetime.
- **Ball bearing reliability:** parasitic capacitance between windings and the rotor generates current peaks during  $dV/dt$  transitions to chassis earth. If these currents flow through steel ball bearings, they can damage rollers and races, shortening bearing life.

GaN transistors have no recovery losses, so EMI emissions are lower than MOS or IGBT devices at the same  $dV/dt$ . Therefore, GaN devices often push  $dV/dt$  higher to minimize switching losses. However, EMI remains the primary reason for  $dV/dt$  limitation. Motor winding and bearing degradation are less common and usually occur only at very high  $dV/dt$  levels in specialized motors.

The actual  $dV/dt$  in the system is determined by several factors and, under given driving and load conditions, strongly depends on the motor construction, mainly on the interwinding capacitance. Typically, motors with higher power rating or inductance values tend to exhibit slower  $dV/dt$  during transients at a given load current. To adapt the switching behavior to the user's system, the GANSPIN612 allows tuning the  $dV/dt$  via the  $R_{ONx}$  gate resistors, which can be connected between  $VCCx$  and  $RONx$  pins.

The GANSPIN612 is designed to limit both hard-on and hard-off  $dV/dt$  in the range of 10 V/ns when the bus voltage is  $VS = 320$  V<sub>DC</sub>.

Hard turn-on  $dV/dt$  transients show low dependence on the load current value and are influenced by parasitic load capacitance. The maximum turn-on  $dV/dt$  (around 15-20 V/ns) is achieved with  $RONx$  directly tied to  $VCCx$  ( $R_{ONx} = 0 \Omega$ ) on a low parasitic capacitance load.

The turn-on speed can be reduced by connecting an SMD resistor ( $R_{ONx}$ ) between  $VCCx$  and  $RONx$  pins. This allows fine-tuning of the  $dV/dt$  at the cost of a slight increase in  $E_{on}$  losses.

Hard turn-off  $dV/dt$  transients are proportional to the load current and inversely proportional to the total output node capacitance (including motor winding parasitic capacitance, cable and PCB capacitance, and GaN  $C_{oss}$ ) at low load current. At higher currents, GANSPIN612 limits hard-off  $dV/dt$  to about 10 V/ns to prevent excessive slew rates. The value of the  $R_{ONx}$  resistors does not affect hard turn-off  $dV/dt$ .

Thanks to the relatively low  $dV/dt$  at low currents and the 10 V/ns limit at high currents, reducing hard-off  $dV/dt$  is usually unnecessary. If hard-off  $dV/dt$  is low in an application, the most likely cause is the high parasitic total capacitance on the OUT node combined with the low load current.

Some customers add a high-voltage capacitor on the output node to reduce both hard-on and hard-off  $dV/dt$ , similar to loads with high parasitic capacitance. However, this increases switching losses and reduces efficiency. Therefore, it is recommended to tune  $dV/dt$  with  $R_{ONx}$  resistors to minimize efficiency losses.

Table 5 presents typical  $dV/dt$  characterization values ( $SR_{fall}$ ,  $SR_{rise}$ ) have been measured on a load with minimal parasitic capacitance.

These values are similar to those for small motors with short cables (e.g., small hairdryers), but larger motors may exhibit significantly lower  $dV/dt$ , sometimes up to half, as observed in some refrigerator compressors or with long cables. Therefore, it is recommended to tune  $dV/dt$  on the target motor using  $R_{ONH}$  and  $R_{ONL}$  resistors.

To avoid induced turn-on phenomena, a capacitor  $C_{GMx}$  must be connected to  $GH$  and  $GL$  as shown in Figure 14. Increasing  $C_{GMx}$  beyond the minimum recommended value has limited effect on hard turn-off  $dV/dt$  but increases propagation delay and dead time. A higher  $C_{GMx}$  may provide extra margin against induced turn-on at high currents but is usually unnecessary. A small damping resistor  $R_{Dx}$  (typically 2.2  $\Omega$ ) in series with  $C_{GMx}$  may be needed for maximum switching current operation, especially with more inductive 2-layer PCBs.

Figure 14. GANSPIN612 gate driving network for  $dV/dt$  control



## 6.4

### Truth table and control inputs

The GANSPIN612 has four logic inputs to control the embedded high-side and low-side power transistors.

- LIN: low-side driver input, active high;
- HIN: high-side driver input, active high.
- $\overline{\text{STBY}}$ : standby input, active low;
- $\overline{\text{SD/OD}}$ : shutdown input, active low.

An open-drain output is there ( $\overline{\text{FLT}}$ ) to communicate externally the operating status of the device. For a proper level of this function, the VCC must be higher than  $V_{\text{VCC-FLT}}$ .

The  $\overline{\text{SD/OD}}$  pin is also used as an output for the comparator with SmartSD disable time function (see Section 6.7).

Table 6 summarizes the different IC operating modes depending on the input pin configurations.

Output pin configuration and IC consumption are also reported.

**Table 6. Truth table**

| Mode         | INPUTS |                           |     |     | OUTPUTS |    |    |                         |
|--------------|--------|---------------------------|-----|-----|---------|----|----|-------------------------|
|              | STBY   | $\overline{\text{SD/OD}}$ | LIN | HIN | OUT     | GL | GH | $\overline{\text{FLT}}$ |
| Standby      | L      | X                         | X   | X   | High-Z  | L  | L  | L                       |
| Shutdown     | H      | L                         | X   | X   | High-Z  | L  | L  | H                       |
| High-Z       | H      | H                         | L   | L   | High-Z  | L  | L  | H                       |
| Low-side on  | H      | H                         | H   | L   | L       | H  | L  | H                       |
| High-side on | H      | H                         | L   | H   | H       | L  | H  | H                       |
| Interlocking | H      | H                         | H   | H   | High-Z  | L  | L  | H                       |
| Overcurrent  | H      | L <sup>(1)</sup>          | X   | X   | High-Z  | L  | L  | L                       |

1. Forced low from the internal open-drain when  $C_{IN} > C_{IN_{th}}$ .

The logic inputs have internal pull-down resistors to set a defined logic level even in case of high impedance on signal lines. As a result, the transistors are set to off in the case of unconnected input pins.

The front-end of logic inputs consists of a comparator having a fixed threshold and defined hysteresis to ensure precise and robust level detection. The input pins can accept an input voltage up to 20 V independently from the VCC voltage level.

Propagation delays between LIN and HIN input pins to the transistor's gate are matched to obtain the best symmetry and minimum pulse width distortion.

The minimum duration of the pulse that can be transferred from LIN and HIN to the transistor gate is longer than  $t_{IN_{min}}$ ; shorter pulses may be blanked.

If a remote controller or monitoring unit can exploit the  $\overline{\text{FLT}}$  function, a pull-up current or an external resistor ( $R_{PU\_FLT_{ext}}$ ) is required to properly detect the activation of the internal open-drain unit. In this case, the high-level voltage can be set to a maximum level of 20 V independently from VCC. When unused, this pin must be connected to GND.

The  $\overline{\text{STBY}}$  pin is intended to activate standby mode to reduce the IC consumption during long-lasting inactive times or between burst modes. The description of this mode is reported in Section 6.6.

## 6.5

### Supply rails, LDOs, UVLO protections, and bootstrap diode

The GANSPIN612 is supplied by two rails: VCC, referred to GND, and BOOT referred to OUTb.

Integrated LDOs generate supply voltages for low-side and high-side output stages ( $V_{LS}$  and  $V_{HS}$ ). Undervoltage circuitries monitor VCC,  $V_{LS}$  and  $V_{HS}$ .

An integrated bootstrap diode is there to generate floating supply voltage for the high-side structure.

### 6.5.1 VCC supply structure and relevant UVLO protection

The VCC pin supplies the logic circuit, the input structure of the low-side driver, and the integrated bootstrap structure (D<sub>BOOT</sub>). Low-ESR ceramic capacitors must be connected as close as possible between VCC and GND (100 nF typ., X7R, 50 V).

Undervoltage protection is available on the VCC supply pin. A hysteresis sets the turn-off threshold.

When VCC voltage reaches the  $V_{CCthON}$  threshold, the device enters normal operation: if  $V_{LS}$  is above UVLO level and the STBY pin is high, the  $\overline{FLT}$  pin is released and the device sets drivers output according to actual input pins.

When VCC voltage goes below the  $V_{CCthOFF}$  threshold, both high-side and low-side gate driver outputs are forced low and the  $\overline{FLT}$  pin is forced low to signal the state to remote controllers.

### 6.5.2 $V_{LS}$ supply structure and relevant UVLO protection

The integrated VCCL regulator is fed by VCC voltage to stabilize the low-side driver output terminal (VCCL, referred to PGND or, shortly  $V_{LS}$  = 6 V typ.).

Low-ESR ceramic capacitors must be connected as close as possible between VCCL and PGND ( $C_{VCCL}$  recommended value is 100 nF, X7R, 16 V) to obtain a clean supply voltage.

An undervoltage protection is available on the  $V_{LS}$  supply voltage that bias the low-side driver output stage.

When  $V_{LS}$  voltage reaches the  $V_{LSthON}$  threshold, the device enables the low-side driver normal operation.

When  $V_{LS}$  voltage goes below the  $V_{LSthOFF}$  threshold, both high-side and low-side gate driver outputs are forced low and the  $\overline{FLT}$  pin is forced low to signal this condition to the remote controllers.

### 6.5.3 Bootstrap diode

The GANSPIN612 integrates a bootstrap diode structure connected between the VCC and BOOT pins, to supply the high-side floating supply voltage  $V_{BOOT-OUTb}$  (or shortly  $V_{BO}$ ). A very low ESR ceramic capacitor ( $C_{BOOT}$  to be selected between 100 nF and 3.3  $\mu$ F, X7R, 50 V) must be placed as close as possible between the BOOT and OUT pins.

The bootstrap DC characteristics are detailed in Figure 12.

The final voltage drop between VCC and  $V_{BO}$  depends on multiple factors like duty cycle, operating frequency, GaN gate charge, GaN leakage, temperature, etc. In case the voltage on  $V_{BO}$  is not sufficient for a proper VCCH regulator operation, either increasing the VCC value or using an external bootstrap diode can obtain a correct  $V_{BO}$  voltage.

A resistor  $R_{BOOT} \geq 2.7 \Omega$  must be placed in series with the above mentioned external bootstrap diode to limit the amount of peak charging current flowing into the internal connection between OUTb and OUT.

### 6.5.4 $V_{HS}$ supply structure and relevant UVLO protection

The integrated VCCH regulator is connected to the  $V_{BO}$  voltage to stabilize the high-side driver output terminal (VCCH, referred to OUTb or, shortly,  $V_{HS}$  = 6 V typ.).

The high-side LDO is equipped with fast startup turn-on circuitry to minimize the wake-up time especially during intermittent operation (burst mode).

Low-ESR ceramic capacitors must be connected as close as possible between VCCH and OUTb ( $C_{VCCH}$  recommended value is 100 nF, X7R, 16 V) to obtain a clean supply voltage.

An undervoltage protection is available on the  $V_{HS}$  supply voltage that bias the high-side driver output stage (VCCH – OUTb).

When  $V_{HS}$  voltage reaches the  $V_{HSthON}$  threshold, the high-side driver is enabled to accept turn-on/off commands from the input logic block.

When  $V_{HS}$  voltage goes below the  $V_{HSthOFF}$  threshold, the high-side gate driver output is forced low.

$V_{HS}$  UVLO status is not signaled on the  $\overline{FLT}$  pin and the low-side driver continues to operate according to inputs and other protections.

## 6.6

**Standby**

The GANSPIN612 is designed to reduce the current consumption of both the logic portion and low-side driver when the STBY pin is pulled to GND. Low-side and high-side output are immediately set low to leave the half-bridge in a 3-state, while the FLT pin is forced low, and consumption is reduced if the STBY pin is pulled to GND for at least  $t_{STBY}$ . The overtemperature and the comparator protections are disabled in this operating condition.

Setting the STBY pin high, the device wakes up and operation is restored: the  $\overline{FLT}$  pin is released within  $t_{WU-FLT}$  while the driver's outputs are set according to inputs, providing that relevant UVLOs are not active, within  $t_{WU}$ .

**Figure 15. Standby timings**



## 6.7

**Comparator with SmartSD**

The GANSPIN612 integrates a comparator committed to the fault sensing function.

The comparator input can be connected to an external shunt resistor in order to implement a simple overcurrent detection function with an automatic OFF-time mechanism (Smart Shutdown) providing the possibility to increase the disable time after the fault event up to an arbitrary value without increasing the delay time of the protection.

The comparator has an internal voltage reference  $C_{IN_{th}}$  connected to the inverting input, while the non-inverting input is available on the CIN pin. The output signal of the comparator is filtered from glitches shorter than  $t_{CIN_{filter}}$  and then fed to the Smart Shutdown logic.

The  $\overline{SD}/OD$  is connected to a timing capacitor  $C_{OD}$  and a pull-up to determine the output disable time of the fault event.

When an overcurrent is detected, gates are immediately turned off, the  $\overline{FLT}$  pin is forced low to signal the state to the controller, the  $\overline{SD}/OD$  pin discharges  $C_{OD}$  down to  $V_{SSD}$  and then the external pull-up charges it again. Once  $C_{OD}$  reaches  $V_{ih}$ , the gate driving restarts and  $\overline{FLT}$  is released.

**Figure 16. Smart Shutdown timing waveforms**


### SMART SHUTDOWN CIRCUIT automatic off time



An approximation of the disable time is given by:

$$t_1 \cong \tau_1 \cdot \ln\left(\frac{V_{off} - V_{on}}{V_{SSD} - V_{on}}\right)$$

$$t_2 \cong \tau_2 \cdot \ln\left(\frac{V_{SSD} - V_{off}}{V_{ih} - V_{off}}\right)$$

Where:

$$\tau_1 = (R_{ON\_OD} // R_{OD\_ext}) \cdot C_{OD}$$

$$\tau_2 = (R_{PD\_SD} // R_{OD\_ext}) \cdot C_{OD}$$

$$V_{on} = \frac{R_{ON\_OD}}{R_{ON\_OD} + R_{OD\_ext}} \cdot V_{BIAS}$$

$$V_{off} = \frac{R_{PD\_SD}}{R_{PD\_SD} + R_{OD\_ext}} \cdot V_{BIAS}$$

## 6.8

### Thermal shutdown

The GANSPIN612 provides a thermal shutdown protection feature to protect the gate driver from operating at abnormal temperature.

When, during active mode, the junction temperature reaches the  $T_{TSD}$  temperature threshold, the device turns the driver outputs off to leave the half-bridge in 3-state and signals this condition forcing the  $\overline{FLT}$  pin low. The status of all the input pins is ignored.

When the junction temperature is lower than  $T_{TSD}-T_{HYS}$ , the device operation is restored and the  $\overline{FLT}$  pin is released.

Since the temperature sensor is located on the driver-exposed pad EP1, temperature sensing of GaN transistors is typically not accurate: the temperature difference of the GaN exposed pad EP2 and EP3 depends on PCB layout and system cooling.

The overtemperature detection is inactive when the device is operating in standby mode to minimize consumption.

The overtemperature detection is inactive when the device is operating in standby mode or in VCC UVLO to minimize consumption. On standby mode exit or VCC UVLO exit, overtemperature requires  $t_{TSD}$  to protect against overtemperature.

## 7 PCB, BOM, and layout recommendations

### 7.1 PCB suggestions

This section lists some tips to facilitate the PCB routing of the GANSPIN612.

#### 7.1.1 External BOM values selection and placement

A list of recommended value ranges for some key components are reported.

The bulk capacitors required for VCC, VCCL, VCCH, and BOOT must be placed as close as possible to relevant pins and relevant references. Such capacitors must be low ESR/ESL ceramic components having rated voltages that are almost twice the maximum operating voltages to overcome the well-known value modulation versus bias voltage.

The eventual external bootstrap diode, useful to reduce the high-side startup time, requires a series resistance larger than  $2.7\ \Omega$ . In case an external bootstrap diode is used, the  $C_{BOOT}$  capacitor must be placed on the PCB in a way that the negative terminal is put as close as possible to the OUTb pin: this arrangement ensures that the charging current flows in the shortest track as possible. The lower the  $R_{BOOT}$  resistor, the lower high-side startup time but the higher diode recovery losses and EMI. To minimize high-side startup time is recommended to minimize  $C_{BOOT}$  and  $C_{VCCH}$ . A good trade-off to limit also VCCx ripple is to use  $C_{VCCH} = C_{VCCL} = 100\ nF$ .

The gate capacitor  $C_{GMx}$ , must be adjacent to the GH to OUTb and GL to PGND pins.

The turn-on programming resistors,  $R_{ONL}$  and  $R_{ONH}$ , used to tune the hard-on  $dV/dt$ , must be placed very close to the relevant IC to minimize the length of the track connected to the  $RONx$  pin. If not used, a direct connection between the  $RONx$  pin and VCCx pin is required

Table 7. External BOM summary

| Symbol     | Function                                                                           | Value (range)              | Technology      | Min. rating |
|------------|------------------------------------------------------------------------------------|----------------------------|-----------------|-------------|
| $C_{VC}$   | VCC large bulk capacitor (it is normally used as bulk capacitor of controller too) | 2.2 to 10 $\mu$ F          | EL-Cap (or X7R) | 25 V (50 V) |
|            | VCC bypass capacitor                                                               | 100 nF                     | X7R             | 50 V        |
| $C_{BOOT}$ | BOOT to OUTb bypass capacitor                                                      | $C_{VCCH}$ to 3300 nF      | X7R             | 50 V        |
| $C_{VCCL}$ | VCCL to PGND bypass capacitor                                                      | 47 nF to 220 nF            | X7R             | 16 V        |
| $C_{VCCH}$ | VCCH to OUT bypass capacitor                                                       | 47 nF to 220 nF            | X7R             | 16 V        |
| $R_{BOOT}$ | Current limiting resistor of external $D_{BOOT}$                                   | $\geq 2.7\ \Omega$         |                 |             |
| $D_{BOOT}$ | External bootstrap diode (if needed)                                               | STTH1R06 or equivalent     | Turbofast       | 600 V / 1 A |
| $C_{GML}$  | GL to PGND gate capacitor                                                          | 330 pF                     | X7R             | 16 V        |
| $C_{GMH}$  | GH to OUTb gate capacitor                                                          | 330 pF                     | X7R             | 16 V        |
| $R_{ON}$   | Turn-on resistors of LS and HS GaNs                                                | 0 $\Omega$ to 2 k $\Omega$ |                 |             |

To speed-up start-up time, the user shall minimize  $C_{BOOT}$  and  $C_{VCCH}$ .

Most motor control applications (depending on gate load) are optimized when using  $C_{VCCH} = 100\ nF$  and  $C_{BOOT} = 220$  to  $470\ nF$ . A larger  $C_{BOOT}$  capacitor could be rarely required in specific applications if a very long high side on-time is required. On all other applications is recommended to keep  $C_{BOOT}$  small to avoid increasing start-up time, the potential need of the additional external bootstrap diode, the diode dissipation. In extreme cases, as in all gate driver applications, excessive  $C_{BOOT}$  and small  $C_{VC}$  can lead to VCC drops due to charge sharing when low-side turns on, detected by the VCC UVLO.

PGND is internally connected to the SENSE pin: do not connect externally to any other GND or SENSE route.

OUTb is internally connected to the OUT pin: do not connect externally to the OUT route.

VCCL and VCCH are the output access to the internal voltage regulator: forcing these pins to external voltage regulators may result in unrecoverable damage of the IC.

The GANSPIN612 has a comparator that, once connected CIN to the shunt resistor, can provide an effective programmable overcurrent protection.

A GND to PGND ground bounce noise could be present on an applicative board summing to the shunt voltage, determining spurious overcurrent intervention. We recommend using an RC filter on CIN pin to filter out this noise. The filtering capacitor shall be placed adjacent to CIN pin and on the same PCB side of the GANSPIN612 for maximum filtering effect.

### 7.1.2 Distances

The QNF9x9x1 package is designed to simplify the respect of the safety norms regarding creepage distances. The gray area depicted in Figure 17 represents the distances to maintain the creepages at PCB level. The pin sets are colored differently to represent the pins that are referred to the same voltage reference.

Figure 17. Keepout regions for safety



### 7.1.3

#### Noise reduction

To minimize the noise generation during normal operation of typical applications, a few simple steps can be followed:

1. Connect signal GND and power GND to a single star point. Signal ground consists of controller GND and signal GND of the GANSPIN612.
2. If a shunt resistor is necessary, this component should have very small ELS and be placed as close as possible to the GANSPIN612. A standard SMD shunt is typically suitable, but in the case of high current transients resulting in high  $di/dt$ , lower ESL could be required. A cheaper alternative to a low ESL resistor consists of the parallel of multiple smaller resistors (for example, 3x 0603 SMD resistors have similar ESL of a 1020 package shunt resistor and is much lower than a 2010 standard package).
3. To minimize parasitic capacitance and noise generation, it is preferable to route the OUT node very closely to the load minimizing the overlap with any other nets.
4. Components connected to BOOT, VCCH, RONH, and OUTb floats together with the OUT node. They must be placed as close as possible to the listed pins minimizing the overlap with other nets.
5. Keep current loops as small as possible. A high-voltage ceramic capacitor connected between high-voltage bus and power ground and placed as close as possible to the GANSPIN612 facilitates the reduction of such loops.
6. To increase thermal performance and maximum power, thermal vias could be used under SENSE and OUT exposed pads. However, keep the high-voltage power loop made with the VS ceramic capacitor as close and as small as possible to minimize stray inductance. Due to the intrinsic small capacitance of GaN and a VS high stray inductance, some oscillations could be observed after a  $di/dt$  transition. In such cases, adding a 1-2.2  $\Omega$  resistor in series to the GH/GL capacitance helps to dump those oscillations faster.

Heat generated by the IC can be dissipated using exposed pads:

1. SENSE and OUT exposed pads are intended to spread out the heat generated by the GaN during switching activity. The use of standard vias beneath the EPs helps to both transfer heat between different layers and minimize the risk of voids (air bubbles) between IC's exposed pads and PCB footprint. Keep the ground return track of the VS ceramic capacitor as close as possible to the device. Consider that the copper layer on the same side of the device is the most thermally efficient since vias add a resistive contribution on the thermal transfer.
2. The GND exposed pad dissipates only the gate driver power, which is typically low in the relatively low frequency hard switching applications (compared to the high frequency resonant applications). It is recommended to exploit PCB space to dissipate the OUT and SENSE exposed pads.
3. The VS pin set is not responsible for thermal dissipation: the net connected to this potential has to be sized for RMS current only.
4. High copper thickness (2 oz) improves the heat spreading and helps to transfer far from the IC. Smaller support thickness (for example, FR4 – 1 mm instead of 1.6 mm) helps to transfer the heat between copper layers, but care should be taken on parasitic capacitance generation and board robustness.

## 8 Package information

To meet environmental requirements, ST offers these devices in different grades of **ECOPACK** packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: [www.st.com](http://www.st.com). ECOPACK is an ST trademark.

### 8.1 QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, package information

**Table 8. QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, package dimensions**

| Symbol           | Dimensions [mm] |         |      |
|------------------|-----------------|---------|------|
|                  | Min.            | Typ.    | Max  |
| A                | 0.90            | 0.98    | 1.05 |
| A3               | -               | 0.127   | -    |
| b                | 0.25            | 0.30    | 0.35 |
| D                | 8.96            | 9.00    | 9.04 |
| E                | 8.96            | 9.00    | 9.04 |
| D1               | 3.30            | 3.40    | 3.50 |
| E1               | 2.06            | 2.16    | 2.26 |
| D2               | 1.76            | 1.86    | 1.96 |
| E2               | 3.10            | 3.20    | 3.30 |
| D3               | 1.70            | 1.80    | 1.90 |
| E3               | 3.10            | 3.20    | 3.30 |
| e                | -               | 0.6 Ref | -    |
| K                | 0.2             | -       | -    |
| L                | 0.35            | 0.45    | 0.55 |
| n <sup>(1)</sup> | 35              |         |      |
|                  | TOLERANCE       |         |      |
| aaa              | 0.10            |         |      |
| bbb              | 0.10            |         |      |
| ccc              | 0.10            |         |      |
| ddd              | 0.05            |         |      |
| eee              | 0.08            |         |      |

1. *n* is the total number of terminals

Note: Dimensioning and tolerances conform to ASME Y14.5-2009.

Note: Dimensions do not include mold protrusion, not to exceed 0.15 mm.

Note: Package outline exclusive of metal burr dimensions.

**Figure 18. QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, package outline**



## 8.2

### Suggested footprint

The GANSPIN612 footprint for the PCB layout is usually defined based on several design factors such as assembly plant technology capabilities and board component density. For easy device usage and evaluation, STMicroelectronics provides the following footprint design, which is suitable for the largest variety of PCBs.

The following footprint indicates the copper area that should be free from the solder mask, while the copper area could extend beyond the indicated areas especially for EP2 and EP3. To aid thermal dissipation, it is recommended to add, if possible, thermal vias under these EPADs to transfer and dissipate device heat to the other PCB copper layers.

A PCB layout example is available with the GANSPIN612 evaluation board.

**Figure 19. QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, suggested footprint**



## 9 Ordering information

**Table 9. Order code**

| Order code   | Package      | Package marking | Packing       |
|--------------|--------------|-----------------|---------------|
| GANSPIN612   | QFN 9x9x1 mm | GANSPIN612      | Tray          |
| GANSPIN612TR | QFN 9x9x1 mm | GANSPIN612      | Tape and Reel |

## Revision history

**Table 10. Document revision history**

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 22-Jan-2026 | 1       | Initial release. |

## Contents

|          |                                                               |           |
|----------|---------------------------------------------------------------|-----------|
| <b>1</b> | <b>Block diagram</b>                                          | <b>3</b>  |
| <b>2</b> | <b>Typical application schematic</b>                          | <b>4</b>  |
| <b>3</b> | <b>Pin descriptions</b>                                       | <b>5</b>  |
| <b>4</b> | <b>Electrical data</b>                                        | <b>7</b>  |
| 4.1      | Absolute maximum ratings                                      | 7         |
| 4.2      | Recommended operating conditions                              | 9         |
| 4.3      | Thermal data                                                  | 9         |
| <b>5</b> | <b>Electrical characteristics</b>                             | <b>10</b> |
| 5.1      | Characterization figures                                      | 14        |
| <b>6</b> | <b>Device description</b>                                     | <b>16</b> |
| 6.1      | Device structure                                              | 16        |
| 6.1.1    | GaN power stage                                               | 16        |
| 6.1.2    | Logic section                                                 | 16        |
| 6.1.3    | Comparator and smart shutdown                                 | 16        |
| 6.1.4    | Low-side driver                                               | 16        |
| 6.1.5    | High-side driver                                              | 17        |
| 6.2      | GaN transistors                                               | 17        |
| 6.3      | Output dV/dt control                                          | 17        |
| 6.4      | Truth table and control inputs                                | 19        |
| 6.5      | Supply rails, LDOs, UVLO protections, and bootstrap diode     | 19        |
| 6.5.1    | VCC supply structure and relevant UVLO protection             | 20        |
| 6.5.2    | V <sub>LS</sub> supply structure and relevant UVLO protection | 20        |
| 6.5.3    | Bootstrap diode                                               | 20        |
| 6.5.4    | V <sub>HS</sub> supply structure and relevant UVLO protection | 20        |
| 6.6      | Standby                                                       | 21        |
| 6.7      | Comparator with SmartSD                                       | 21        |
| 6.8      | Thermal shutdown                                              | 23        |
| <b>7</b> | <b>PCB, BOM, and layout recommendations</b>                   | <b>24</b> |
| 7.1      | PCB suggestions                                               | 24        |
| 7.1.1    | External BOM values selection and placement                   | 24        |
| 7.1.2    | Distances                                                     | 25        |
| 7.1.3    | Noise reduction                                               | 26        |
| <b>8</b> | <b>Package information</b>                                    | <b>27</b> |
| 8.1      | QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, package information | 27        |

---

|                               |                                   |           |
|-------------------------------|-----------------------------------|-----------|
| 8.2                           | Suggested footprint .....         | 29        |
| <b>9</b>                      | <b>Ordering information .....</b> | <b>30</b> |
| <b>Revision history .....</b> |                                   | <b>31</b> |
| <b>List of tables .....</b>   |                                   | <b>34</b> |
| <b>List of figures.....</b>   |                                   | <b>35</b> |

## List of tables

|                  |                                                                    |    |
|------------------|--------------------------------------------------------------------|----|
| <b>Table 1.</b>  | GANSPIN612 pin list .....                                          | 5  |
| <b>Table 2.</b>  | Absolute maximum ratings .....                                     | 7  |
| <b>Table 3.</b>  | Recommended operating conditions .....                             | 9  |
| <b>Table 4.</b>  | Thermal data .....                                                 | 9  |
| <b>Table 5.</b>  | Electrical characteristics .....                                   | 10 |
| <b>Table 6.</b>  | Truth table .....                                                  | 19 |
| <b>Table 7.</b>  | External BOM summary .....                                         | 24 |
| <b>Table 8.</b>  | QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, package dimensions ..... | 27 |
| <b>Table 9.</b>  | Order code .....                                                   | 30 |
| <b>Table 10.</b> | Document revision history .....                                    | 31 |

## List of figures

|            |                                                               |    |
|------------|---------------------------------------------------------------|----|
| Figure 1.  | GANSPIN612 block diagram                                      | 3  |
| Figure 2.  | Typical motor control application schematic                   | 4  |
| Figure 3.  | GANSPIN612 pin connections                                    | 5  |
| Figure 4.  | Timing definitions                                            | 14 |
| Figure 5.  | Typ $I_D$ vs. $V_{DS}$ at $T_J = 25^\circ C$                  | 14 |
| Figure 6.  | Typ $I_D$ vs. $V_{DS}$ at $T_J = 125^\circ C$                 | 14 |
| Figure 7.  | Typ $I_S$ vs. $V_{SD}$ at $T_J = 25^\circ C$                  | 14 |
| Figure 8.  | Typ $I_S$ vs. $V_{SD}$ at $T_J = 125^\circ C$                 | 14 |
| Figure 9.  | Typ $I_D$ vs. $V_{GS}$ at $T_J = 25^\circ C$                  | 15 |
| Figure 10. | Typ $R_{DS(on)}$ vs. $T_J$ normalized at $25^\circ C$         | 15 |
| Figure 11. | Typ Gate charge at $T_J = 25^\circ C$                         | 15 |
| Figure 12. | Typ $R_{Dboot}$ vs. $T_J$                                     | 15 |
| Figure 13. | GANSPIN612 simplified block diagram                           | 16 |
| Figure 14. | GANSPIN612 gate driving network for $dV/dt$ control           | 18 |
| Figure 15. | Standby timings                                               | 21 |
| Figure 16. | Smart Shutdown timing waveforms                               | 22 |
| Figure 17. | Keepout regions for safety                                    | 25 |
| Figure 18. | QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, package outline     | 28 |
| Figure 19. | QFN 9 x 9 x 1 mm, 35 leads, 0.6 mm pitch, suggested footprint | 29 |

**IMPORTANT NOTICE – READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice.

In the event of any conflict between the provisions of this document and the provisions of any contractual arrangement in force between the purchasers and ST, the provisions of such contractual arrangement shall prevail.

The purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

The purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of the purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

If the purchasers identify an ST product that meets their functional and performance requirements but that is not designated for the purchasers' market segment, the purchasers shall contact ST for more information.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to [www.st.com/trademarks](http://www.st.com/trademarks). All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2026 STMicroelectronics – All rights reserved