



#### 2-Mbit serial SPI bus EEPROM





SO8N (150 mil width) (

TSSOP8 (169 mil width)





UFDFPN8 (DFN8) (2 x 3 mm) WLCSP8 (1.664 × 1.878 mm)

## Product status

M95M02E-F

#### Product label



#### **Features**

#### **SPI** interface

Compatible with the serial peripheral interface (SPI) bus

#### **Memory**

- 2-Mbit (256-Kbyte) of EEPROM
- Page size: 256-byte
- Additional 256-byte lockable identification page

#### Supply voltage

1.7 V to 5.5 V

#### **Temperature**

Operating temperature range: -40 °C to +85 °C

#### **Clock frequency**

Up to 16 MHz

#### Fast write cycle time

• Byte and page write within 3.5 ms (typically 2.6 ms)

#### **Advanced features**

- Schmitt trigger inputs for noise filtering
- Software write protection by quarter block
- Hardware write protection of the whole memory array
- Enhanced ESD/latch-Up protection
- ESD human body model 4000 V
- 5 μs fast wake-up time

#### Write cycle performance

- More than 4 million write cycles at 25°C
- More than 1.2 million write cycles at 85°C

#### **Data retention performance**

More than 200 year data retention

## Ultralow power current consumption

Standby supply current: 650 nA (typical at 25 °C, 3.3 V)
 Supply current read: 820 nA (typical at 25 °C, 3.3 V, 5 MHz)
 Supply current write: 1 mA (typical at 25 °C, 3.3 V)

#### **Packages**

• SO8N, TSSOP8, UFDFPN8, and WLCSP8 (ECOPACK2-compliant)



# 1 Description

The M95M02E-F device is an electrically erasable programmable memory (EEPROM) organized as 262144 x 8 bits, accessed through the SPI bus. It can operate with a supply range from 1.7 to 5.5 V, with a clock frequency up to 16 MHz, and is guaranteed over a temperature range from -40 °C to +85 °C.

The device is a byte-alterable memory, organized as 1024 pages of 256 bytes. The data integrity is significantly improved by an embedded error correction code logic.

The M95M02E-F offers an additional identification page (256 bytes). This page can also store sensitive application parameters, which can later be permanently locked in read-only mode.

Figure 1. Logic diagram



Figure 2. 8-pin package connections (top view)



1. See Section 11: Package information for package dimensions, and how to identify pin 1.

45413V2

DT51579V2



Table 1. Signal names

| Signal name     | Function           | Direction |
|-----------------|--------------------|-----------|
| С               | Serial clock       | Input     |
| D               | Serial data input  | Input     |
| Q               | Serial data output | Output    |
| S               | Chip select        | Input     |
| W               | Write protect      | Input     |
| HOLD            | Hold               | Input     |
| V <sub>CC</sub> | Supply voltage     | -         |
| V <sub>SS</sub> | Ground             | -         |

Figure 3. WLCSP connections



(top view)

page 3/44



# 2 Memory organization

The memory is organized as shown in the following figure.

Figure 4. Block diagram



17077071

DS14013 - Rev 1 page 4/44



## 3 Signal description

During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}$ (min) to  $V_{CC}$ (max). All of the input and output signals must be held high or low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$  or  $V_{OL}$ , as specified in Section 9: DC and AC parameters). These signals are described in the following subsections.

#### 3.1 Serial data output (Q)

This output signal is used to transfer data serially out of the device during a read operation. Data are shifted out on the falling edge of the serial clock (C), the most significant bit (*MSB*) first. In all other cases, the serial data output (Q) is in high impedance.

## 3.2 Serial data input (D)

This input signal is used to transfer data serially into the device. D input receives instructions, addresses, and the data to be written. Values are latched on the rising edge of the serial clock (C), the most significant bit (MSB) first.

#### 3.3 Serial clock (C)

This input signal provides the timing for the serial interface. Instructions, addresses, or data present at serial data input (D) are latched on the rising edge of the serial clock (C). Data on serial data output (Q) change after the falling edge.

## 3.4 Chip select $(\overline{S})$

When this input signal is high, the device is deselected and the serial data output (Q) is at high impedance. The device is in the standby power mode, unless an internal write cycle is in progress. Driving chip select  $(\overline{S})$  low selects the device, placing it in the active power mode.

After power-up, a falling edge is required before the start of any instruction.

#### 3.5 Hold (HOLD)

The hold  $(\overline{HOLD})$  signal is used to pause any serial communications with the device without deselecting it. During the hold condition, the serial data output (Q) is high impedance, while the states of the serial data input (D) and serial clock (C) are don't care.

To start the hold condition, the device must be selected, with chip select  $(\overline{S})$  driven low.

#### 3.6 Write protect (W)

The main purpose of this input signal is to freeze the size of the area of memory protected against write instructions, as specified by the values of the BP1 and BP0 bits in the status register.

This pin must be driven either high or low and must remain stable during all write instructions.

#### $V_{SS}$ ground

 $V_{SS}$  is the reference for all signals, including  $V_{CC}$ .

## 3.8 V<sub>CC</sub> supply voltage

V<sub>CC</sub> is the supply voltage.

Refer to Section 4.1: Active power and standby power modes and to Section 6.1: Supply voltage (V<sub>CC</sub>).

DS14013 - Rev 1 page 5/44

## 4 Operating features

## 4.1 Active power and standby power modes

When chip select is low, the device is selected and in the active power mode. When it is high, the device is deselected. If a write cycle is not in progress, the device goes in standby power mode, and its consumption drops to  $I_{CC1}$ , as specified in Section 9.3: DC characteristics.

#### 4.2 SPI modes

The device can be driven by a microcontroller with its SPI peripheral running in one of the two following modes:

- CPOL = 0, CPHA = 0
- CPOL = 1, CPHA = 1

For these two modes, the input data are latched on the rising edge of the serial clock, and the output data are available from the falling edge of the serial clock (C).

The difference between the two modes, as shown in Figure 5, is the clock polarity when the bus controller is in standby mode and not transferring data:

- C remains at 0 for (CPOL = 0, CPHA = 0)
- C remains at 1 for (CPOL = 1, CPHA = 1)

Figure 5. Supported SPI modes



D1426

DS14013 - Rev 1 page 6/44



Note:

#### 4.3 Hold condition

The hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence.

To enter the Hold condition, the device must be selected with the chip select  $(\overline{S})$  low. During this condition, the serial data output (Q) is in high impedance, while the serial data input (D) and the serial clock (C) are *don't care*.

Typically, the device remains selected for the entire duration of the hold condition. Deselecting the device while it is in the hold condition resets the state of the device. This mechanism can be used, if required, to reset the ongoing processes. It resets the internal logic, except the WEL and WIP bits of the status register.

When the device receives a write command (instruction + address + 8-bit data bytes), deselecting it triggers the write cycle of this decoded command.

Figure 6. Hold condition activation



The hold condition starts when the hold (HOLD) signal is driven low while the serial clock (C) is already low (as shown in Figure 6).

Figure 6 also shows what happens if the rising and falling edges do not align with the Serial clock (C) being low.

## 4.4 Protocol control and data protection

#### 4.4.1 Protocol control

The chip select  $(\overline{S})$  chip select input offers a built-in safety feature, as it is edge as well as level-sensitive. After power-up, the device is not selected until a falling edge has first been detected. This ensures that the chip select  $(\overline{S})$  must have been high prior to going low, to start the first operation.

To ensure that the write commands (WRITE, WRSR, WRID, LID) are accepted and executed correctly, the following conditions must be met:

- A write enable (WREN) instruction sets the write enable latch (WEL) bit.
- During the entire command, a falling edge followed by a low state on chip select must be decoded.
- The instruction, address, and input data must be sent as multiples of eight bits.
- The command must include at least one data byte.
- The chip select must be driven high exactly after a data byte boundary.

WRITE commands can be discarded at any time by a rising edge on chip select  $(\overline{S})$  outside of a byte boundary. To execute read commands (READ, RDSR, RDID, RDLS), the device must decode:

- A falling edge and a low level on chip select during the entire command
- The instruction and address as multiples of eight bits (byte)

From this step, data bits are shifted out until the rising edge on chip select  $(\overline{S})$ .

DS14013 - Rev 1 page 7/44

JT70793V2



#### 4.4.2 Status register and data protection

The status register format is shown in Figure 7.

Figure 7. Status register format



Note: The bits b6 to b4 are always read as 0.

#### **WIP** bit

The write in progress (WIP) bit is a read-only flag that indicates the ready/busy state of the device. When a write command (WRITE, WRSR, WRID, LID) is decoded and a write cycle ( $t_W$ ) is in progress, the device is busy, and the WIP bit is set to 1. When WIP = 0, the device is ready to decode a new command.

During a write cycle, continuously reading the WIP bit detects when the device becomes ready (WIP = 0) to decode a new command.

#### WEL bit

The write enable latch (WEL) bit is a flag that indicates the status of the internal write enable latch. When WEL is:

- 1: the write instructions (WRITE, WRSR, WRID, and LID) are executed
- 0: any decoded write instruction is not executed

The WEL bit is set to 1 with the WREN instruction, and reset (WEL=0) after the following events:

- Completion of the write disable (WRDI) instruction
- ullet Completion of write instructions (WRITE, WRSR, WRID, and LID), including the write cycle time  $t_W$
- Power-up

DS14013 - Rev 1 page 8/44

#### **BP1** and **BP0** bits

The block protect bits (BP1, BP0) are nonvolatile. BP1 and BP0 define the size of the memory block to be protect against write instructions, as defined in Table 2. These bits are written using the write status register (WRSR) instruction, provided that the status register is not protected (refer to SRWD bit and  $\overline{W}$  input signal).

Status register bits **Protected block** Protected array addresses BP1 BP0 0 0 None None 0 30000h - 3FFFFh 1 Upper quarter 1 0 Upper half 20000h - 3FFFFh 1 Whole memory 1 0000h - 3FFFFh, and the identification page

Table 2. Write-protected block size

#### SRWD bit and $\overline{W}$ input signal

The status register write disable (SRWD) bit operates in conjunction with the write protect  $(\overline{W})$  signal. When the SRWD bit is 0, it is possible to write to the status register, regardless of whether the write protect  $(\overline{W})$  signal is high or low.

When the SRWD bit is 1, consider the following two cases, depending on the state of the  $\overline{W}$  input pin:

- Case 1: if the W signal is driven high, it is possible to write the status register.
- Case 2: if  $\overline{W}$  signal is driven low, it is not possible to write the status register (WRSR is discarded), and therefore SRWD, BP1, BP0 bits cannot be changed (the size of the protected memory block defined by BP1 and BP0 bits is frozen).

Case 2 can be entered in using one of the following sequences:

- Writing SRWD bit to 1 after driving the W signal low, or
- Driving the  $\overline{W}$  signal low after writing SRWD bit to 1.

The only way to exit case 2 is to pull the  $\overline{W}$  signal high.

Note:

If the  $\overline{W}$  pin is permanently tied high, the status register cannot be write-protected.

The protection features of the device are summarized in Table 3.

Table 3. Protection modes

| SRWD bit | ₩ signal                               | Status                      |  |  |  |  |
|----------|----------------------------------------|-----------------------------|--|--|--|--|
| 0        | X                                      | Statue register is writable |  |  |  |  |
| 1        | 1                                      | Status register is writable |  |  |  |  |
| 1        | 1 0 Status register is write-protected |                             |  |  |  |  |

DS14013 - Rev 1 page 9/44



## 4.5 Identification page

The M95M02E-F offers an identification page (256-byte) in addition to the 2-Mbit memory.

The identification page is an additional page, which can be read or written and (later) permanently locked in readonly mode. This field can be overwritten and used to store application-specific data. Once these data are written, the whole identification page should be permanently locked in read-only mode.

The RDID, WRID, LID instructions are detailed in Section 5: Instructions.

DS14013 - Rev 1 page 10/44



# 5 Instructions

The list of instructions and their operation opcode are summarized in Table 4. All instructions, addresses and data are transferred with the MSB first and are initiated with a Chip select  $(\overline{S})$  driven low. Each command is composed of bytes , initiated with the instruction, as summarized in the following list of instructions. If an invalid instruction is sent, meaning an instruction not contained in Table 4, the device automatically enters a wait state until deselected.

DS14013 - Rev 1 page 11/44

Table 4. Instruction set

| Ingénication | Description               | Deference coetion | Oncode    |        |                                                       | Com                               | nmand                            |                                        |                          |
|--------------|---------------------------|-------------------|-----------|--------|-------------------------------------------------------|-----------------------------------|----------------------------------|----------------------------------------|--------------------------|
| Instruction  | Description               | Reference section | Opcode    | Byte 1 | Byte 2                                                | Byte 3                            | Byte 4                           | Byte 5                                 | Byte 6                   |
| WREN         | Write enable              | Section 5.1       | 0000 0110 | 06h    | -                                                     | -                                 | -                                | -                                      | -                        |
| WRDI         | Write disable             | Section 5.2       | 0000 0100 | 04h    | -                                                     | -                                 | -                                | -                                      | -                        |
| RDSR         | Read status register      | Section 5.3       | 0000 0101 | 05h    | D <sub>7</sub> to D <sub>0</sub> (out)                | -                                 | -                                | -                                      | -                        |
| WRSR         | Write status register     | Section 5.4       | 0000 0001 | 01h    | D <sub>7</sub> to D <sub>0</sub> (in)                 | -                                 | -                                | -                                      | -                        |
| READ         | Read from memory array    | Section 5.5       | 0000 0011 | 03h    | XXXX XXA <sub>17</sub> A <sub>16</sub> <sup>(1)</sup> | A <sub>15</sub> to A <sub>8</sub> | A <sub>7</sub> to A <sub>0</sub> | D <sub>7</sub> to D <sub>0</sub> (out) | Next byte <sup>(2)</sup> |
| WRITE        | Write to memory array     | Section 5.6       | 0000 0010 | 02h    | XXXX XXA <sub>17</sub> A <sub>16</sub> <sup>(1)</sup> | A <sub>15</sub> to A <sub>8</sub> | A <sub>7</sub> to A <sub>0</sub> | D <sub>7</sub> to D <sub>0</sub> (in)  | Next byte <sup>(3)</sup> |
| RDID         | Read identification page  | Section 5.7       | 1000 0011 | 83h    | XXXX XXXX <sup>(1)</sup>                              | XXXX X <b>0</b> XX <sup>(1)</sup> | A <sub>7</sub> to A <sub>0</sub> | D <sub>7</sub> to D <sub>0</sub> (out) | Next byte <sup>(2)</sup> |
| WRID         | Write identification page | Section 5.8       | 1000 0010 | 82h    | XXXX XXXX <sup>(1)</sup>                              | XXXX X <b>0</b> XX <sup>(1)</sup> | A <sub>7</sub> to A <sub>0</sub> | D <sub>7</sub> to D <sub>0</sub> (in)  | Next byte <sup>(3)</sup> |
| RDLS         | Read lock status          | Section 5.9       | 1000 0011 | 83h    | XXXX XXXX <sup>(1)</sup>                              | XXXX X1XX <sup>(1)</sup>          | XXXX XXXX <sup>(1)</sup>         | D <sub>7</sub> to D <sub>0</sub> (out) | -                        |
| LID          | Lock identification page  | Section 5.10      | 1000 0010 | 82h    | XXXX XXXX <sup>(1)</sup>                              | XXXX X1XX <sup>(1)</sup>          | XXXX XXXX <sup>(1)</sup>         | XXXX XX1X <sup>(1)</sup>               | -                        |

- 1. X stands for "Don't care bits"
- 2. Continuously
- 3. Up to one page



#### 5.1 Write enable (06h)

The write enable (WREN) instruction must be decoded by the device before a write instruction (WRITE, WRSR, WRID or LID).

As shown in the following figure, to send this instruction to the device, chip select  $(\overline{S})$  is driven low, the bits of the instruction byte are shifted in (*MSB* first) on serial data input (D) after what the chip select  $(\overline{S})$  input is driven high and the write enable latch (WEL) bit is set (status register bit).



Figure 8. Write enable (WREN)

## 5.2 Write disable (04h)

The write disable (WRDI) instruction resets the write enable latch (WEL) bit in the status register to 0.

As shown in Figure 9, to send this instruction to the device, chip select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in (MSB first), on serial data input (D), after what the chip select  $(\overline{S})$  input is driven high and the WEL bit is reset (status register bit).

If a write cycle is currently in progress, the WRDI instruction is decoded and executed and the WEL bit is reset to 0 with no effect on the ongoing write cycle.



Figure 9. Write disable (WRID)

DS14013 - Rev 1 page 13/44



#### 5.3 Read status register (05h)

The read status register (RDSR) instruction is used to read the content of the status register.

As shown in Figure 10, to send this instruction to the device, chip select  $(\overline{S})$  is first driven low. The bits of the instruction byte are shifted in (MSB first) on serial data input (D), the status register content is then shifted out (MSB first) on serial data output (Q).

If chip select  $(\overline{S})$  continues to be driven low, the status register content is continuously shifted out.

The status register can always be read, even if a write cycle  $(t_W)$  is in progress. The status register functionality is detailed in Section 4.4.2: Status register and data protection.

Figure 10. Read status register (RDSR)

## 5.4 Write status register (01h)

The write status register (WRSR) instruction allows new values to be written to the status register. Before it can be accepted, a write enable (WREN) instruction must previously have been executed.

The write status register (WRSR) instruction is entered (*MSB* first) by driving chip select  $(\overline{S})$  low, sending the instruction code followed by the data byte on serial data input (D), and driving the chip select  $(\overline{S})$  signal high.

The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the write cycle (t<sub>W</sub>).

The write status register (WRSR) instruction has no effect on the b6, b5, b4, b1, and b0 bits in the status register (see Section 4.4.2: Status register and data protection).

The status register functionality is detailed in Section 4.4.2: Status register and data protection.

If a write cycle is in progress, the instruction is:

- Not accepted
- Not executed

Figure 11. Write status register (WRSR)



DS14013 - Rev 1 page 14/44



## 5.5 Read from memory array (03h)

The read from memory array (READ) instruction allows one or more data bytes to be sequentially read from the memory.

As shown in Figure 12, to send this instruction to the device, Chip select  $(\overline{S})$  is first driven low.

The bits of the instruction byte and address bytes are shifted in (*MSB* first) on Serial data input (D) and the addressed data byte is then shifted out (*MSB* first) on Serial data output (Q). The first addressed byte can be any byte within any page.

If Chip select  $(\overline{S})$  continues to be driven low, the internal address register is automatically incremented, and the next byte of data is shifted out. The whole memory can therefore be read with a single READ instruction.

When the highest address is reached, the address counter rolls over to zero, allowing the read cycle to continue indefinitely.

The read cycle is terminated by driving Chip select  $(\overline{S})$  high at any time when the data bits are shifted out on Serial data output (Q).

If a write cycle is in progress, the instruction is:

- Not accepted
- Not executed

Figure 12. Read from memory array (READ)



DS14013 - Rev 1 page 15/44



#### 5.6 Write to memory array (02h)

The write to memory array (WRITE) instruction allows from one to 256 bytes of data to be written in a single instruction.

As shown in Figure 13, to send this instruction to the device, chip select  $(\overline{S})$  is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in (*MSB* first) on the serial data input (D). The instruction is terminated by driving chip select  $(\overline{S})$  high at a data byte boundary. Figure 13 shows a single byte write.

Figure 13. Byte write (WRITE)



A page write is used to write several bytes of the same page with a single internal write cycle.

For a page write, chip select (S) has to remain low, as shown in Figure 14, so that the next data byte are shifted in. Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the address counter exceeds the page boundary (the page size is 256-byte), the internal address pointer rolls over to the beginning of the same page where the next data bytes are written. If more than 256-byte are received, only the last 256-byte are written.

For both byte write and page write, the self-timed write cycle starts from the rising edge of chip select  $(\overline{S})$ , and continues for a period  $t_W$  (as specified in Table 10).

The instruction is discarded, and is not executed, under the following conditions:

- If a write cycle is already in progress
- If the addressed page is in the region protected by the block protect (BP1 and BP0) bits
- If one of the conditions defined in Section 4.4.1: Protocol control is not satisfied

Note:

The self-timed write cycle  $t_W$  is internally executed as a sequence of two consecutive events: [erase addressed byte(s)], followed by [program addressed byte(s)]. An erased bit is read as 0 and a programmed bit is read as 1.

Figure 14. Page write (WRITE)



Note:

The most significant address bits are don't care.

N=256 in Figure 14

DS14013 - Rev 1 page 16/44



## 5.7 Read identification page (83h)

The read identification page (RDID) instruction allows one or more data bytes to be sequentially read from the identification page.

The chip select  $(\overline{S})$  signal is first driven low. The bits of the instruction byte and address bytes are then shifted in (*MSB* first) on serial data input (D). Address bit A10 must be 0 and the other upper address bits are don't care. The data byte pointed to by the lower address bits [A7:A0] is shifted out (*MSB* first) on serial data output (Q).

The first byte addressed can be any byte within the identification page.

If chip select  $(\overline{S})$  continues to be driven low, the internal address register is automatically incremented and the byte of data at the new address is shifted out.

Note: There is no roll-over feature in the identification page. The address of the byte to read must not exceed the page boundary.

The read cycle is terminated by driving chip select  $(\overline{S})$  high. The rising edges of the chip select  $(\overline{S})$  signal can occur at any time when the data bits are shifted out.

If a write cycle is in progress, the instruction is:

- Not accepted
- Not executed

Figure 15. Read identification page (RDID)



## 5.8 Write identification page (82h)

The write identification page (WRID) instruction allows from one to 256 bytes of data to be written in a single instruction inside the identification page.

The chip select (S) is first driven low, and then the bits of the instruction byte, address bytes, and at least one data byte are shifted in (MSB first) on serial data input (D). The address bit A10 must be 0 and the other upper address bits are don't care. The lower address bits [A7:A0] define the byte address inside the identification page.

The self-timed write cycle starts from the rising edge of chip select  $(\overline{S})$ , and continues for a period  $t_W$  (as specified in Table 10).

Figure 16. Write identification page (WRDI)



The instruction is discarded, and is not executed, under the following conditions:

- If a write cycle is already in progress
- If the block protect bits (BP1, BP0) = (1,1)
- If one of the conditions defined in Section 4.4: Protocol control and data protection is not satisfied.

DS14013 - Rev 1 page 17/44

Instructions



## 5.9 Read lock status (83h)

The read lock status (RDLS) instruction is used to read the lock status.

To send this instruction to the device, Chip select  $(\overline{S})$  first has to be driven low. The bits of the instruction byte and address bytes are then shifted in (*MSB* first) on Serial data input (D). Address bit A10 must be 1; all other address bits are don't care (see Table 4). The lock bit is the least significant bit (*LSB*) of the byte read on Serial data output (Q). It is at 1 when the lock is active and at 0 when the lock is not active. If Chip select  $(\overline{S})$  continues to be driven low, the same data byte is shifted out.

The read cycle is terminated by driving Chip select  $(\overline{S})$  high. The instruction sequence is shown in Figure 17. If a write cycle is in progress, the instruction is:

- Not accepted
- Not executed

Figure 17. Read lock status (RDLS)



#### 5.10 Lock identification page (82h)

The lock identification page (LID) instruction is used to permanently lock the identification page in read-only mode.

The LID instruction is issued by:

- Driving Chip select (S) low
- Sending (MSB first) the instruction code, the address bytes and a data byte on serial data input (D)
- Driving Chip select (S) high

In the address sent, A10 must be equal to 1. All other address bits are *don't care* (see Table 4). The data byte sent must be equal to the binary value xxxx xx1x, where x = don't care. The LID instruction is terminated by driving Chip select  $(\overline{S})$  high at a data byte boundary, otherwise, the instruction is not executed.

Figure 18. Lock ID sequence



Driving Chip select  $(\overline{S})$  high at a byte boundary of the input data triggers the self-timed write cycle which duration is  $t_W$  (specified in Table 10). The instruction sequence is shown in Figure 18.

The instruction is discarded, and is not executed, under the following conditions:

- If a write cycle is already in progress
- If (BP1, BP0) = (1,1)
- If one of the conditions defined in Section 4.4: Protocol control and data protection is not satisfied

DS14013 - Rev 1 page 18/44



## Application design recommendations

## 6.1 Supply voltage (V<sub>CC</sub>)

#### 6.1.1 Operating supply voltage (V<sub>CC</sub>)

Before selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified  $[V_{CC(min)}, V_{CC(max)}]$  range must be applied (see Table 6).

This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle ( $t_W$ ). To secure a stable *DC* supply voltage, it is recommended to decouple the  $V_{CC}$  line with a suitable capacitor (usually 10 nF to 100 nF) close to the VCC /VSS package pins.

#### 6.1.2 Device reset

In order to prevent erroneous instruction decoding and inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until  $V_{CC}$  reaches the POR threshold voltage. This threshold is lower than the minimum  $V_{CC}$  operating voltage (see operating conditions in Section 9: DC and AC parameters).

At power-up, when V<sub>CC</sub> passes over the POR threshold, the device is reset and is in the following state:

- in standby power mode,
- · deselected,
- Status register values:
  - the write enable latch (WEL) bit is reset to 0
  - the write in progress (WIP) bit is reset to 0
  - the SRWD, BP1 and BP0 bits remain unchanged (nonvolatile bits).

It is important to note that the device must not be accessed until  $V_{CC}$  reaches a valid and stable level within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range, as defined under operating conditions in Section 9: DC and AC parameters.

In a similar way, during power-down (continuous decrease in  $V_{CC}$ ), the device must not be accessed when  $V_{CC}$  drops below  $V_{CC}$  drops below the power-on-reset threshold voltage, the device stops responding to any instruction sent to it.

#### 6.1.3 Power-up conditions

When the power supply is turned on,  $V_{CC}$  continuously rises from  $V_{SS}$  to  $V_{CC}$ . During this time, the chip select  $(\overline{S})$  line is not allowed to float but must follow the  $V_{CC}$  voltage. The S line must be connected to  $V_{CC}$  via a suitable pull-up resistor (see Figure 19).

The  $V_{CC}$  voltage has to rise continuously from 0 V up to the minimum  $V_{CC}$  operating voltage defined in Section 9: DC and AC parameters under operating conditions.

To prevent inadvertent write operations during power-up, a POR circuit is included.

At power-up, the device does not respond to any instruction until  $V_{CC}$  reaches the internal threshold voltage (this threshold is defined in the Table 9 as  $V_{RES}$ ). Once the  $V_{CC}$  is greater than, or equal to, the minimum  $V_{CC}$  level, the controller must wait for at least  $t_{WU}$  before sending the first command to the device. See Table 10 for the value of the wake-up time parameter.

When V<sub>CC</sub> passes over the POR threshold, the device is reset and in the following state:

- Standby power mode
- Deselected
- Status register values:
  - Write enable latch (WEL) bit is reset to 0.
  - Write in progress (WIP) bit is reset to 0.
  - Status register write disable (SRWD), BP1, and BP0 bits remain unchanged (nonvolatile bits).
- Not in the hold condition

When the  $V_{CC}$  has reached a stable value within the [VCC(min), VCC(max)] range, the device is ready to operate.

DS14013 - Rev 1 page 19/44

JT74592V2



#### 6.1.4 Power-down

During power-down, when  $V_{CC}$  continuously decreases below the minimum operating voltage defined in Section 9: DC and AC parameters under operating conditions, the device must be:

- Deselected (chip select  $(\overline{S})$  must be allowed to follow the voltage applied on  $V_{CC}$ )
- Standby power mode (there must not be any internal write cycle in progress).

## 6.2 Connecting to the SPI bus

All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The serial data input (D) is sampled on the first rising edge of the serial clock (C) after chip select  $(\overline{S})$  goes low.

All output data bytes are shifted out of the device, most significant bit first. The serial data output (Q) is latched on the first falling edge of the serial clock (C) after the instruction (such as the read from memory array and read status register instructions) have been clocked into the device.

Figure 19. Bus controller and memory devices on the SPI bus



1. The write protect  $(\overline{W})$  and Hold  $(\overline{HOLD})$  signals must be driven, high or low as appropriate.

Figure 19 shows an example of three memory devices connected to an *SPI* bus controller. Only one device is selected at a given time, so only one of them drives the Serial data output (Q) line at that time. The other devices are in a high impedance state. The pull-up resistor R (represented in Figure 19) ensures that a device is not selected if the bus controller leaves the S line in the high-Z state.

In applications where the bus controller leaves all SPI bus lines in high impedance at the same time (for example, if the bus controller is reset during the transmission of an instruction), it is recommended to connect the serial clock (C) line to an external pull-down resistor. This ensures that, if all inputs/outputs become high impedance, the C line is pulled low (while the S line is pulled high). This prevents S and C from becoming high at the same time, ensuring that the  $t_{SHCH}$  requirement is met. The typical value of R is 100 k $\Omega$ .

DS14013 - Rev 1 page 20/44



## 6.3 Cycling with error correction code (ECC)

The error correction code (*ECC*) is an internal logic function, transparent for the *SPI* communication protocol. The *ECC* logic is implemented on each group of four bytes. This bye is located at:

$$[4N, 4N + 1, 4N + 2, 4N + 3]$$

Where N is an integer.

Within a group, if a single bit happens to be erroneous during a read operation, the *ECC* detects and replaces it with the correct value. The read reliability is therefore much improved.

Even if the *ECC* function is performed on groups of four bytes, a single byte can be written/cycled independently. In this case, the *ECC* function also writes/cycles the three other bytes located in the same group. As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the four bytes of the group: the sum of the cycles seen by byte 0, byte 1, byte 2, and byte 3 of the same group must remain below the maximum value defined in Table 11.

Example 1: Maximum cycling limit reached with 1 million cycles per byte

Each byte of a group can be equally cycled 1 million times (at 25 °C), so that the group cycling budget is 4 million cycles.

Example 2: Maximum cycling limit reached with unequal byte cycling

Within a group, byte0 can be cycled 2 million times, byte1 can be cycled 1 million times, byte 2 and byte 3 can be cycled 500.000 times, making a total cycling budget of 4 million cycles for the group.

DS14013 - Rev 1 page 21/44



# 7 Delivery state

The device is delivered with:

- The memory array set to all 1s (each byte = FFh)
- The status register bits set to 0 (byte = 00h)
- The identification page is set to all 1s (each byte = FFh)

DS14013 - Rev 1 page 22/44



# 8 Absolute maximum ratings

Stressing the device outside the ratings listed in Table 5 can permanently damage it. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 5. Absolute maximum ratings

| Symbol                                                           | Parameter                         | Min.  | Max.                 | Unit |
|------------------------------------------------------------------|-----------------------------------|-------|----------------------|------|
| T <sub>AMB</sub>                                                 | Ambient operating temperature     | -40   | 150                  |      |
| T <sub>STG</sub>                                                 | Storage temperature               | -65   | 150                  | °C   |
| T <sub>LEAD</sub>                                                | Lead temperature during soldering | See r | note <sup>(1)</sup>  |      |
| Vo                                                               | Output voltage on Q pin           | -0.50 | V <sub>CC</sub> +0.6 | V    |
| VI                                                               | Input voltage                     | -0.50 | 6.5                  | V    |
| I <sub>OL</sub>                                                  | DC output current (Q=0)           | -     | 5                    | mA   |
| Гон                                                              | DC output current (Q=1)           | -     | 5                    | IIIA |
| V <sub>CC</sub> Supply voltage                                   |                                   | -0.50 | 6.5                  | V    |
| V <sub>ESD</sub> Electrostatic discharge voltage (human body mod |                                   | -     | 4000                 | V    |

Compliant with JEDEC standard J-STD-020 (for small-body, Sn-Pb or Pb free assembly), the ST ECOPACK 7191395 specification, and the European directive on restrictions on hazardous substances (RoHS directive 2011/65/EU of July 2011).

DS14013 - Rev 1 page 23/44

<sup>2.</sup> Positive and negative pulses are applied to pin pairs in accordance with AEC-Q100-002, compliant with ANSI/ESDA/JEDEC JS-001, C1 = 100 pF, R1 = 1500  $\Omega$ , R2 = 500  $\Omega$ ).



# 9 DC and AC parameters

This section summarizes the operating conditions and the *DC* and *AC* characteristics.

# 9.1 DC parameters

## 9.1.1 Operating conditions:

**Table 6. Operating conditions** 

| Symbol                         | Parameter                 | Test conditions | Min. | Max. | Unit |
|--------------------------------|---------------------------|-----------------|------|------|------|
| V <sub>CC</sub> Supply voltage |                           | -               | 1.7  | 5.5  | V    |
| T <sub>A</sub>                 | Operating temperature     | -               | -40  | +85  | °C   |
| f <sub>C</sub>                 | Operating clock frequency | -               | -    | 16   | MHz  |

DS14013 - Rev 1 page 24/44



## 9.2 AC characteristics

#### 9.2.1 AC measurement conditions

Table 7. AC measurement conditions

| Symbol         | Parameter                                  | Min. | Max.                  | Unit |
|----------------|--------------------------------------------|------|-----------------------|------|
| C <sub>L</sub> | Load capacitance                           | -    | 30                    | pF   |
| -              | Input rise and fall times                  |      | 25                    | ns   |
| -              | Input pulse voltages 0.2 V <sub>CC</sub>   |      | o 0.8 V <sub>CC</sub> | V    |
| -              | Input and output timing reference voltages |      | o 0.7 V <sub>CC</sub> | V    |

Figure 20. AC measurement I/O waveform



DT00825cV2

## 9.2.2 Capacitance

**Table 8. Capacitance** 

| Symbol Parameter  Cout(1) Output capacitance (Q) |                   | Test conditions        | Min. | Max. | Unit |
|--------------------------------------------------|-------------------|------------------------|------|------|------|
|                                                  |                   | V <sub>OUT</sub> = 0 V | -    | 8    | pF   |
| C <sub>IN</sub> <sup>(1)</sup>                   | Input capacitance | V <sub>IN</sub> = 0 V  | -    | 6    | pF   |

1. Evaluated by characterization - Not tested in production.

DS14013 - Rev 1 page 25/44



## 9.3 DC characteristics

#### 9.3.1 DC characteristics

**Table 9. DC characteristics** 

| Symbol                          | Parameter                                                                          | Test conditions (in addition to the conditions specified in Table 6)                                   | Min.                 | Max.                 | Unit |
|---------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| ILI                             | Input leakage current                                                              | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                          | -                    | 2                    |      |
| I <sub>LO</sub>                 | Output leakage current                                                             | $\overline{S} = V_{CC}$ , $V_{OUT} = V_{SS}$ or $V_{CC}$                                               | -                    | 3                    | μA   |
|                                 |                                                                                    | V <sub>CC</sub> = 1.7 V, f <sub>C</sub> = 5 MHz,                                                       |                      | 4                    |      |
|                                 |                                                                                    | $C = 0.1 V_{CC}/0.9 V_{CC}, Q = open$                                                                  | -                    | 1                    |      |
|                                 | O                                                                                  | V <sub>CC</sub> = 2.5 V, f <sub>C</sub> = 10 MHz,                                                      |                      | 0(1)                 | 4    |
| I <sub>CC</sub>                 | Supply current (read)                                                              | $C = 0.1 V_{CC}/0.9 V_{CC}, Q = open$                                                                  | -                    | 2 <sup>(1)</sup>     | mA   |
|                                 |                                                                                    | V <sub>CC</sub> = 5.5 V, f <sub>C</sub> = 16 MHz                                                       |                      | _                    |      |
|                                 |                                                                                    | $C = 0.1 V_{CC}/0.9 V_{CC}, Q = open$                                                                  | -                    | 4                    |      |
|                                 |                                                                                    | Averaged during t <sub>W</sub> ;                                                                       |                      |                      |      |
| . (2)                           | Supply current (write)                                                             | $1.7 \text{ V} \le V_{CC} < 2.5 \text{ V}, \overline{S} = V_{CC}$                                      |                      | 1                    | mA   |
| I <sub>CC0</sub> <sup>(2)</sup> |                                                                                    | Averaged during t <sub>W</sub> ;                                                                       |                      |                      |      |
|                                 |                                                                                    | $2.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}, \overline{\text{S}} = \text{V}_{\text{CC}}$ |                      | 2                    | mA   |
|                                 | Supply current (Standby power mode)                                                | $T_A$ = 85 °C, $V_{CC}$ = 1.7 V, $\overline{S}$ = $V_{CC}$                                             |                      | 4 -                  |      |
|                                 |                                                                                    | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub>                                                   | -                    | 1.5                  |      |
|                                 |                                                                                    | T <sub>A</sub> = 85 °C, V <sub>CC</sub> = 2.5 V, $\overline{S}$ = V <sub>CC</sub>                      |                      |                      |      |
| I <sub>CC1</sub>                |                                                                                    | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub>                                                   | -                    | 2                    | μA   |
|                                 |                                                                                    | $T_A$ = 85 °C, $V_{CC}$ = 5.5 V, $\overline{S}$ = $V_{CC}$                                             |                      | _                    |      |
|                                 |                                                                                    | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub>                                                   | -                    | 5                    |      |
| .,                              |                                                                                    | 1.7 V ≤ V <sub>CC</sub> < 2.5 V                                                                        | -0.45                | 0.25 V <sub>CC</sub> |      |
| $V_{IL}$                        | Input low voltage                                                                  | 2.5 V ≤ V <sub>CC</sub> ≤ 5.5 V                                                                        | -0.45                | 0.3 V <sub>CC</sub>  | -    |
| .,                              |                                                                                    | 1.7 V ≤ V <sub>CC</sub> < 2.5 V                                                                        | 0.75 V <sub>CC</sub> | V <sub>CC</sub> + 1  |      |
| $V_{IH}$                        | Input high voltage                                                                 | 2.5 V ≤ V <sub>CC</sub> ≤ 5.5 V                                                                        | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> + 1  |      |
|                                 |                                                                                    | 1.7 V ≤ V <sub>CC</sub> < 2.5 V, I <sub>OL</sub> = 0.15 mA                                             | -                    | 0.3                  | V    |
| $V_{OL}$                        | Output low voltage                                                                 | V <sub>CC</sub> ≥ 2.5 V, I <sub>OL</sub> = 2 mA                                                        | _                    | 0.4                  |      |
|                                 | $1.7 \text{ V} \le \text{V}_{CC} < 2.5 \text{ V}, \text{I}_{OH} = -0.1 \text{ mA}$ |                                                                                                        | 0.8 V <sub>CC</sub>  | _                    | _    |
| V <sub>OH</sub>                 | Output high voltage                                                                | V <sub>CC</sub> ≥ 2.5 V, I <sub>OH</sub> = -2 mA                                                       | 0.8 V <sub>CC</sub>  | _                    |      |
| V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage                                                   | _                                                                                                      | 0.5                  | 1                    |      |

<sup>1.</sup> Typical value at 3.3 V, 25°C (evaluated by characterization, not tested in production) is 650 nA.

DS14013 - Rev 1 page 26/44

<sup>2.</sup> Evaluated by characterization - Not tested in production.



## 9.4 AC tables

#### 9.4.1 AC characteristics

Table 10. AC characteristics

| Council and                       | A 14              | Barrantar                                    | Min.                            | Max. | Min       | Max.                  | Min       | Max.                  | 11   |
|-----------------------------------|-------------------|----------------------------------------------|---------------------------------|------|-----------|-----------------------|-----------|-----------------------|------|
| Symbol Alt.                       |                   | Parameter                                    | 1.7 V ≤ V <sub>CC</sub> < 2.5 V |      | 2.5 V ≤ V | <sub>CC</sub> < 4.5 V | 4.5 V ≤ V | <sub>CC</sub> < 5.5 V | Unit |
| f <sub>C</sub>                    | f <sub>SCK</sub>  | Clock frequency                              | -                               | 5    | -         | 10                    | -         | 16                    | MHz  |
| t <sub>SLCH</sub>                 | t <sub>CSS1</sub> | S active setup time                          | 60                              | -    | 30        | -                     | 20        | -                     |      |
| t <sub>SHCH</sub>                 | t <sub>CSS2</sub> | S not active setup time                      | 60                              | -    | 30        | -                     | 20        | -                     |      |
| t <sub>SHSL</sub>                 | t <sub>CS</sub>   | S deselect time                              | 90                              | -    | 40        | -                     | 25        | -                     |      |
| t <sub>CHSH</sub>                 | t <sub>CSH</sub>  | S active hold time                           | 60                              | -    | 30        | -                     | 20        | -                     | ns   |
| t <sub>CHSL</sub>                 | -                 | S not active hold time                       | 60                              | -    | 30        | -                     | 20        | -                     |      |
| t <sub>CH</sub> <sup>(1)</sup>    | t <sub>CLH</sub>  | Clock high time                              | 80                              | _    | 40        | -                     | 25        | -                     |      |
| t <sub>CL</sub> <sup>(1)</sup>    | t <sub>CLL</sub>  | Clock low time                               | 80                              | -    | 40        | -                     | 25        | -                     |      |
| t <sub>CLCH</sub> <sup>(2)</sup>  | t <sub>RC</sub>   | Clock rise time                              | -                               | 2    | -         | 2                     | -         | 2                     |      |
| t <sub>CHCL</sub> (2)             | t <sub>FC</sub>   | Clock fall time                              | -                               | 2    | -         | 2                     | -         | 2                     | μs   |
| t <sub>DVCH</sub>                 | t <sub>DSU</sub>  | Data in setup time                           | 20                              | -    | 10        | -                     | 10        | -                     |      |
| t <sub>CHDX</sub>                 | t <sub>DH</sub>   | Data in hold time                            | 20                              | -    | 10        | -                     | 10        | -                     |      |
| t <sub>HHCH</sub>                 | -                 | Clock low hold time after HOLD not active    | 60                              | -    | 30        | -                     | 25        | -                     |      |
| t <sub>HLCH</sub>                 | -                 | Clock low hold time after HOLD active        | 60                              | -    | 30        | -                     | 25        | -                     |      |
| t <sub>CLHL</sub>                 | -                 | Clock low set-up time before HOLD active     | 0                               | -    | 0         | -                     | 0         | -                     |      |
| t <sub>CLHH</sub>                 | -                 | Clock low set-up time before HOLD not active | 0                               | -    | 0         | -                     | 0         | -                     | ns   |
| t <sub>SHQZ</sub> (2)             | t <sub>DIS</sub>  | Output disable time                          | -                               | 80   | -         | 40                    | -         | 25                    | 113  |
| t <sub>CLQV</sub> (3)             | t <sub>V</sub>    | Clock low to output valid                    | -                               | 80   | -         | 40                    | -         | 25                    |      |
| t <sub>CLQX</sub>                 | t <sub>HO</sub>   | Output hold time                             | 0                               | -    | 0         | -                     | 0         | -                     |      |
| t <sub>QLQH</sub> <sup>(2)</sup>  | t <sub>RO</sub>   | Output rise time                             | -                               | 80   | -         | 40                    | -         | 25                    |      |
| t <sub>QHQL</sub> <sup>(2)</sup>  | t <sub>FO</sub>   | Output fall time                             | -                               | 80   | -         | 40                    | -         | 25                    |      |
| t <sub>HHQV</sub>                 | t <sub>LZ</sub>   | HOLD high to output valid                    | -                               | 80   | -         | 40                    | _         | 25                    |      |
| t <sub>HLQZ</sub> (2)             | t <sub>HZ</sub>   | HOLD low to output high-Z                    | -                               | 80   | -         | 40                    | _         | 25                    |      |
| t <sub>W</sub>                    | t <sub>WC</sub>   | Write time                                   | -                               | 3.5  | -         | 3.5                   | -         | 3.5                   | ms   |
| t <sub>WU</sub> <sup>(2)(4)</sup> | -                 | Wake up time                                 | -                               | 5    | -         | 5                     | _         | 5                     | μs   |
|                                   |                   |                                              |                                 |      |           |                       |           |                       |      |

<sup>1.</sup>  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

DS14013 - Rev 1 page 27/44

<sup>2.</sup> Evaluated by characterization - Not tested in production.

<sup>3.</sup>  $t_{CLQV}$  must be compatible with  $t_{CL}$  (clock low time): if  $t_{SU}$  is the Read setup time of the SPI bus controller,  $t_{CL}$  must be equal to (or greater than)  $t_{CLQV}$ + $t_{SU}$ .

<sup>4.</sup> Wake up time: Delay between the  $V_{\rm CC}({\it min})$  stable and the first accepted command.

DT01447dV2

DT01448cV2



Figure 21. Serial input timing



Figure 22. Hold timing



Figure 23. Serial output timing



DT01449gV2

DS14013 - Rev 1



## 10 Endurance and data retention

#### 10.1 Endurance and data retention

Table 11. Cycling performance by groups of four bytes

| Symbol | Parameter                 | Test conditions                                                                          | Min. | Max.      | Unit            |
|--------|---------------------------|------------------------------------------------------------------------------------------|------|-----------|-----------------|
| Novolo | Write evals and transa(1) | $T_A \le 25 ^{\circ}\text{C},  V_{CC}  (\text{min}) \le V_{CC} \le V_{CC}  (\text{max})$ | -    | 4.000.000 | Mrita avala (2) |
| Ncycle |                           | $T_A \le 85  ^{\circ}C,  V_{CC}  (min) \le V_{CC} \le V_{CC}  (max)$                     | -    | 1.200.000 | Write cycle (2) |

- 1. The write cycle endurance is defined for groups of four data bytes located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer, or for the status register byte (refer also to Section 6.3: Cycling with error correction code (ECC). The write cycle endurance is defined by characterization and qualification.
- 2. A write cycle is executed when either a page write, a byte write, a WRSR, a WRID, or a LID instruction is decoded. When using the byte write, the page write or the WRID instruction, refer also to Section 6.3: Cycling with error correction code (ECC) for more details.

Table 12. Memory cell data retention

| Parameter                     | Test condition        | Min. | Unit |
|-------------------------------|-----------------------|------|------|
| Data retention <sup>(1)</sup> | T <sub>A</sub> = 55°C | 200  | Year |

1. The data retention behavior is checked in production, while the data retention limit defined in this table is extracted from the characterization and qualification results.

DS14013 - Rev 1 page 29/44



# 11 Package information

To meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 11.1 SO8N package information

This SO8N is an 8-lead, 4.9 x 6 mm, plastic small outline, 150 mil body width package.

Figure 24. SO8N - Outline



1. Drawing is not to scale.

DS14013 - Rev 1 page 30/44



| Combal            |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|-------------------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol            | Min.  | Тур.        | Max.  | Min.   | Тур.                  | Max.   |
| А                 | -     | -           | 1.750 | -      | -                     | 0.0689 |
| A1                | 0.100 | -           | 0.250 | 0.0039 | -                     | 0.0098 |
| A2                | 1.250 | -           | -     | 0.0492 | -                     | -      |
| b                 | 0.280 | -           | 0.480 | 0.0110 | -                     | 0.0189 |
| С                 | 0.170 | -           | 0.230 | 0.0067 | -                     | 0.0091 |
| D <sup>(2)</sup>  | 4.800 | 4.900       | 5.000 | 0.1890 | 0.1929                | 0.1969 |
| Е                 | 5.800 | 6.000       | 6.200 | 0.2283 | 0.2362                | 0.2441 |
| E1 <sup>(3)</sup> | 3.800 | 3.900       | 4.000 | 0.1496 | 0.1535                | 0.1575 |
| е                 | -     | 1.270       | -     | -      | 0.0500                | -      |
| h                 | 0.250 | -           | 0.500 | 0.0098 | -                     | 0.0197 |
| k                 | 0°    | -           | 8°    | 0°     | -                     | 8°     |
| L                 | 0.400 | -           | 1.270 | 0.0157 | -                     | 0.0500 |
| L1                | -     | 1.040       | -     | -      | 0.0409                | -      |
| ccc               | -     | -           | 0.100 | -      | -                     | 0.0039 |

Table 13, SO8N - Mechanical data

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- Dimension D does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side
- 3. Dimension E1 does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.

Note:

The package top may be smaller than the package bottom. Dimensions D and E1 are determinated at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interleads flash, but including any mismatch between the top and bottom of the plastic body. The measurement side for mold flash, protusions, or gate burrs is the bottom side.

Figure 25. SO8N - Footprint example



07\_S08N\_FP\_V2

1. Dimensions are expressed in millimeters.

DS14013 - Rev 1 page 31/44

DT\_6P\_A\_TSSOP8\_ME\_V4



## 11.2 TSSOP8 package information

This TSSOP is an 8-lead, 3 x 6.4 mm, 0.65 mm pitch, thin shrink small outline package.

Pin 1 identification

Pin 1 identification

Pin 2 identification

Pin 3 identification

Pin 4 identification

Pin 4 identification

E1 identification

E2 identification

E3 identification

E1 identificat

Figure 26. TSSOP8 - Outline

1. Drawing is not to scale.

Table 14. TSSOP8 - Mechanical data

| Complete          | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|-------------------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol            | Min.        | Тур.  | Max.  | Min.                  | Тур.   | Max.   |  |
| Α                 | -           | -     | 1.200 | -                     | -      | 0.0472 |  |
| A1                | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |  |
| A2                | 0.800       | 1.000 | 1.050 | 0.0315                | 0.0394 | 0.0413 |  |
| b                 | 0.190       | -     | 0.300 | 0.0075                | -      | 0.0118 |  |
| С                 | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |  |
| D <sup>(2)</sup>  | 2.900       | 3.000 | 3.100 | 0.1142                | 0.1181 | 0.1220 |  |
| е                 | -           | 0.650 | -     | -                     | 0.0256 | -      |  |
| E                 | 6.200       | 6.400 | 6.600 | 0.2441                | 0.2520 | 0.2598 |  |
| E1 <sup>(3)</sup> | 4.300       | 4.400 | 4.500 | 0.1693                | 0.1732 | 0.1772 |  |
| L                 | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1                | -           | 1.000 | -     | -                     | 0.0394 | -      |  |
| k                 | 0°          | -     | 8°    | 0°                    | -      | 8°     |  |
| aaa               | -           | -     | 0.100 | -                     | -      | 0.0039 |  |

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- 2. Dimension D does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 3. Dimension E1 does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.

DS14013 - Rev 1 page 32/44



Note:

The package top may be smaller than the package bottom. Dimensions D and E1 are determinated at the outermost extremes of the plastic body exclusive of the mold flash, tie bar burrs, gate burrs, and interleads flash, but including any mismatch between the top and bottom of the plastic body. The measurement side for the mold flash, protrusions, or gate burrs is the bottom side.

Figure 27. TSSOP8 – Footprint example



DT\_6P\_TSSOP8\_FP\_V2

1. Dimensions are expressed in millimeters.

DS14013 - Rev 1 page 33/44



## 11.3 UFDFPN8 (DFN8) package information

This UFDFPN is an 8-lead, 2 x 3 mm, 0.5 mm pitch ultra thin profile fine pitch dual flat package.

Figure 28. UFDFPN8 - Outline







ZWb\_UFDFN8\_ME\_V2

- 1. The maximum package warpage is 0.05 mm.
- 2. Exposed copper is not systematic and can appear partially or totally according to the cross section.
- 3. Drawing is not to scale.
- 4. The central pad (the area E2 by D2 in the above illustration) must be either connected to V<sub>SS</sub> or left floating (not connected) in the end application.

DS14013 - Rev 1 page 34/44

| Complete           | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------------------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol -           | Min         | Тур   | Max   | Min                   | Тур    | Max    |  |
| А                  | 0.450       | 0.550 | 0.600 | 0.0177                | 0.0217 | 0.0236 |  |
| A1                 | 0.000       | 0.020 | 0.050 | 0.0000                | 0.0008 | 0.0020 |  |
| b <sup>(2)</sup>   | 0.200       | 0.250 | 0.300 | 0.0079                | 0.0098 | 0.0118 |  |
| D                  | 1.900       | 2.000 | 2.100 | 0.0748                | 0.0787 | 0.0827 |  |
| D2                 | 1.200       | -     | 1.600 | 0.0472                | -      | 0.0630 |  |
| Е                  | 2.900       | 3.000 | 3.100 | 0.1142                | 0.1181 | 0.1220 |  |
| E2                 | 1.200       | -     | 1.600 | 0.0472                | -      | 0.0630 |  |
| е                  | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| K                  | 0.300       | -     | -     | 0.0118                | -      | -      |  |
| L                  | 0.300       | -     | 0.500 | 0.0118                | -      | 0.0197 |  |
| L1                 | -           | -     | 0.150 | -                     | -      | 0.0059 |  |
| L3                 | 0.300       | -     | -     | 0.0118                | -      | -      |  |
| aaa                | -           | -     | 0.150 | -                     | -      | 0.0059 |  |
| bbb                | -           | -     | 0.100 | -                     | -      | 0.0039 |  |
| ccc                | -           | -     | 0.100 | -                     | -      | 0.0039 |  |
| ddd                | -           | -     | 0.050 | -                     | -      | 0.0020 |  |
| eee <sup>(3)</sup> | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

Table 15. UFDFPN8 - Mechanical data

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- 2. Dimension b applies to the plated terminal and is measured between 0.15 and 0.30 mm from the terminal tip.
- 3. Applied for exposed die paddle and terminals. Exclude embedding part of the exposed die paddle from measuring.

Figure 29. UFDFPN8 - Footprint example



1. Dimensions are expressed in millimeters.

ZWb\_UFDFN8\_FP\_V2



## 11.4 WLCSP8 with BSC package information

This WLCSP is a 8-ball, 1.664 x 1.878 mm, wafer level chip scale package.

Figure 30. WLCSP8 with BSC - Outline



Note:

- 1. N is the total number of terminals.
- 2. Dimension is measured at the maximum bump diameter parallel to primary datum C.
- 3. Primary datum C and seating plane are defined by the spherical crowns of the bump.

4. Drawing is not to scale.

DS14013 - Rev 1 page 36/44



Table 16. WLCSP8 with BSC - Mechanical data

| Cumbal           | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|------------------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol           | Min         | Тур   | Max   | Min                   | Тур    | Max    |  |
| Α                | 0.514       | 0.544 | 0.574 | 0.0202                | 0.0214 | 0.0226 |  |
| A1               | 0.174       | 0.194 | 0.214 | 0.0069                | 0.0076 | 0.0084 |  |
| A2               | 0.300       | 0.325 | 0.350 | 0.0118                | 0.0128 | 0.0138 |  |
| A3               | -           | 0.025 | -     | -                     | 0.0010 | -      |  |
| b <sup>(2)</sup> | 0.250       | 0.270 | 0.290 | 0.0098                | 0.0106 | 0.0114 |  |
| D                | 1.644       | 1.664 | 1.684 | 0.0647                | 0.0655 | 0.0663 |  |
| E                | 1.858       | 1.878 | 1.898 | 0.0731                | 0.0739 | 0.0747 |  |
| е                | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| e1               | -           | 1.000 | -     | -                     | 0.0394 | -      |  |
| F                | -           | 0.332 | -     | -                     | 0.0131 | -      |  |
| G                | -           | 0.439 | -     | -                     | 0.0173 | -      |  |
| N <sup>(3)</sup> |             |       |       | 8                     |        |        |  |
| aaa              | -           | -     | 0.11  | -                     | -      | 0.0043 |  |
| bbb              | -           | -     | 0.11  | -                     | -      | 0.0043 |  |
| ccc              | -           | -     | 0.11  | -                     | -      | 0.0043 |  |
| ddd              | -           | -     | 0.06  | -                     | -      | 0.0024 |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

DS14013 - Rev 1 page 37/44

<sup>2.</sup> Dimension is measured at the maximum bump diameter parallel to primary datum Z.

<sup>3.</sup> N is the total number of terminals.



## 12 Ordering information

Table 17. Ordering information scheme



Blank = No back side coating

F = Back side coating

- 1. All packages are ECOPACK2 (RoHS-compliant and free of brominated, chlorinated and antimony-oxide flame retardants).
- 2. For WLCSP only

Note: For a list of available options (speed, package, etc.) or for further information on any aspect of this device, contact your nearest ST sales office.

Note: Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

DS14013 - Rev 1 page 38/44



# **Revision history**

**Table 18. Document revision history** 

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 30-Jun-2025 | 1        | Initial release. |

DS14013 - Rev 1 page 39/44



# **Contents**

| 1 | Desc  | ription                           |                                            |    |  |  |  |  |
|---|-------|-----------------------------------|--------------------------------------------|----|--|--|--|--|
| 2 | Mem   | ory organization4                 |                                            |    |  |  |  |  |
| 3 | Sign  | al descript                       | tion                                       | 5  |  |  |  |  |
|   | 3.1   | Serial data                       | a output (Q)                               | 5  |  |  |  |  |
|   | 3.2   | Serial data                       | a input (D)                                | 5  |  |  |  |  |
|   | 3.3   | Serial cloc                       | k (C)                                      | 5  |  |  |  |  |
|   | 3.4   | Chip selec                        | et $(\overline{S})$                        | 5  |  |  |  |  |
|   | 3.5   | Hold (HOL                         | <u>.D</u> )                                | 5  |  |  |  |  |
|   | 3.6   | Write prote                       | ect (W)                                    | 5  |  |  |  |  |
|   | 3.7   | V <sub>SS</sub> groun             | d                                          | 5  |  |  |  |  |
|   | 3.8   | V <sub>CC</sub> supply            | y voltage                                  | 5  |  |  |  |  |
| 4 | Oper  | ating feat                        | ures                                       | 6  |  |  |  |  |
|   | 4.1   | Active pov                        | ver and standby power modes                | 6  |  |  |  |  |
|   | 4.2   | SPI modes                         | S                                          | 6  |  |  |  |  |
|   | 4.3   | Hold cond                         | ition                                      | 7  |  |  |  |  |
|   | 4.4   | Protocol c                        | ontrol and data protection                 | 7  |  |  |  |  |
|   |       | <b>4.4.1</b> P                    | rotocol control                            | 7  |  |  |  |  |
|   |       | <b>4.4.2</b> S                    | tatus register and data protection         | 8  |  |  |  |  |
|   | 4.5   | Identificati                      | on page                                    | 10 |  |  |  |  |
| 5 | Instr | uctions                           |                                            | 11 |  |  |  |  |
|   | 5.1   | Write enak                        | ole (06h)                                  | 13 |  |  |  |  |
|   | 5.2   | Write disa                        | ble (04h)                                  | 13 |  |  |  |  |
|   | 5.3   | Read statu                        | us register (05h)                          | 14 |  |  |  |  |
|   | 5.4   | Write statu                       | us register (01h)                          | 14 |  |  |  |  |
|   | 5.5   | Read from                         | memory array (03h)                         | 15 |  |  |  |  |
|   | 5.6   | Write to m                        | emory array (02h)                          | 16 |  |  |  |  |
|   | 5.7   | Read identification page (83h)17  |                                            |    |  |  |  |  |
|   | 5.8   | Write identification page (82h)17 |                                            |    |  |  |  |  |
|   | 5.9   | Read lock status (83h)            |                                            |    |  |  |  |  |
|   | 5.10  |                                   | ification page (82h)                       |    |  |  |  |  |
| 6 | Appl  | ication de                        | sign recommendations                       | 19 |  |  |  |  |
|   | 6.1   | Supply vol                        | tage (V <sub>CC</sub> )                    | 19 |  |  |  |  |
|   |       | <b>6.1.1</b> O                    | perating supply voltage (V <sub>CC</sub> ) | 19 |  |  |  |  |
|   |       | <b>6.1.2</b> D                    | evice reset                                | 19 |  |  |  |  |
|   |       |                                   |                                            |    |  |  |  |  |





|     |       | 6.1.3    | Power-up conditions                | 19 |
|-----|-------|----------|------------------------------------|----|
|     |       | 6.1.4    | Power-down                         | 20 |
|     | 6.2   | Conne    | cting to the SPI bus               | 20 |
|     | 6.3   | Cycling  | g with error correction code (ECC) | 21 |
| 7   | Deliv | ery sta  | te                                 |    |
| 8   | Abso  | olute m  | aximum ratings                     |    |
| 9   |       |          | parameters                         |    |
|     | 9.1   |          | ·<br>rameters                      |    |
|     |       | 9.1.1    | Operating conditions :             |    |
|     | 9.2   | AC cha   | aracteristics                      | 25 |
|     |       | 9.2.1    | AC measurement conditions          | 25 |
|     |       | 9.2.2    | Capacitance                        | 25 |
|     | 9.3   | DC cha   | aracteristics                      | 26 |
|     |       | 9.3.1    | DC characteristics                 | 26 |
|     | 9.4   | AC tab   | oles                               | 27 |
|     |       | 9.4.1    | AC characteristics                 | 27 |
| 10  | Endu  | urance   | and data retention                 | 29 |
|     | 10.1  | Endura   | ance and data retention            | 29 |
| 11  | Pack  | age inf  | ormation                           |    |
|     | 11.1  | SO8N     | package information                | 30 |
|     | 11.2  |          | P8 package information             |    |
|     | 11.3  | UFDF     | PN8 (DFN8) package information     |    |
|     | 11.4  | WLCS     | P8 with BSC package information    | 36 |
| 12  | Orde  | ering in | formation                          |    |
| Rev |       | •        |                                    |    |



# **List of figures**

| Figure 1.  | Logic diagram.                                   | . 2 |
|------------|--------------------------------------------------|-----|
| Figure 2.  | 8-pin package connections (top view)             | . 2 |
| Figure 3.  | WLCSP connections                                | . 3 |
| Figure 4.  | Block diagram                                    | . 4 |
| Figure 5.  | Supported SPI modes                              | . 6 |
| Figure 6.  | Hold condition activation                        | . 7 |
| Figure 7.  | Status register format                           | . 8 |
| Figure 8.  | Write enable (WREN)                              | 13  |
| Figure 9.  | Write disable (WRID)                             | 13  |
| Figure 10. | Read status register (RDSR)                      | 14  |
| Figure 11. | Write status register (WRSR)                     | 14  |
| Figure 12. | Read from memory array (READ)                    | 15  |
| Figure 13. | Byte write (WRITE)                               | 16  |
| Figure 14. | Page write (WRITE)                               | 16  |
| Figure 15. | Read identification page (RDID)                  | 17  |
| Figure 16. | Write identification page (WRDI)                 | 17  |
| Figure 17. | Read lock status (RDLS)                          | 18  |
| Figure 18. | Lock ID sequence                                 | 18  |
| Figure 19. | Bus controller and memory devices on the SPI bus | 20  |
| Figure 20. | AC measurement I/O waveform                      | 25  |
| Figure 21. | Serial input timing                              | 28  |
| Figure 22. | Hold timing                                      | 28  |
| Figure 23. | Serial output timing                             | 28  |
| Figure 24. | SO8N - Outline                                   | 30  |
| Figure 25. | SO8N - Footprint example                         | 31  |
| Figure 26. | TSSOP8 – Outline                                 | 32  |
| Figure 27. | TSSOP8 – Footprint example                       | 33  |
| Figure 28. | UFDFPN8 - Outline                                | 34  |
| Figure 29. | UFDFPN8 - Footprint example                      | 35  |
| Figure 30. | WLCSP8 with BSC - Outline                        | 36  |
|            |                                                  |     |



# **List of tables**

| Table 1.  | Signal names                                | 3 |
|-----------|---------------------------------------------|---|
| Table 2.  | Write-protected block size                  | 9 |
| Table 3.  | Protection modes                            | 9 |
| Table 4.  | Instruction set                             | 2 |
| Table 5.  | Absolute maximum ratings                    | 3 |
| Table 6.  | Operating conditions                        | 4 |
| Table 7.  | AC measurement conditions                   | 5 |
| Table 8.  | Capacitance                                 | 5 |
| Table 9.  | DC characteristics                          | 6 |
| Table 10. | AC characteristics                          | 7 |
| Table 11. | Cycling performance by groups of four bytes | 9 |
| Table 12. | Memory cell data retention                  | 9 |
| Table 13. | SO8N - Mechanical data                      | 1 |
| Table 14. | TSSOP8 - Mechanical data                    | 2 |
| Table 15. | UFDFPN8 - Mechanical data                   | 5 |
| Table 16. | WLCSP8 with BSC - Mechanical data           |   |
| Table 17. | Ordering information scheme                 | 8 |
| Table 18. | Document revision history                   | 9 |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2025 STMicroelectronics – All rights reserved

DS14013 - Rev 1 page 44/44