STM32F42xx and STM32F43xx  
Errata sheet  
STM32F427/437 and STM32F429/439 line limitations

Applicability

This document applies to the part numbers of STM32F4xx devices listed in Table 1 and their variants shown in Table 2.

Section 1 gives a summary and Section 2 a description of device limitations, with respect to the device datasheet and reference manual [RM0090].

Table 1. Device summary

<table>
<thead>
<tr>
<th>Reference</th>
<th>Part numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>STM32F437xxx</td>
<td>STM32F437VG, STM32F437ZG, STM32F437IG, STM32F437VI, STM32F437ZI, STM32F437II, STM32F437AI</td>
</tr>
</tbody>
</table>

Table 2. Device variants

<table>
<thead>
<tr>
<th>Reference</th>
<th>Silicon revision codes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Device marking(1)</td>
</tr>
<tr>
<td>STM32F42xxxSTM32F43xxx</td>
<td>A</td>
</tr>
<tr>
<td>STM32F42xxxSTM32F43xxx</td>
<td>Y</td>
</tr>
<tr>
<td>STM32F42xxxSTM32F43xxx</td>
<td>1</td>
</tr>
<tr>
<td>STM32F42xxxSTM32F43xxx</td>
<td>3</td>
</tr>
<tr>
<td>STM32F42xxxSTM32F43xxx</td>
<td>5 and B</td>
</tr>
</tbody>
</table>

1. Refer to the device data sheet for how to identify this code on different types of package.
## Contents

1. **Summary of device limitations** .............................................. 6

2. **Description of device limitations** ..................................... 10
   2.1 Core ................................................................................. 10
      2.1.1 Interrupted loads to stack pointer can cause erroneous behavior .... 10
      2.1.2 VDIV or VSQRT instructions might not complete correctly when very short ISRs are used ................................. 11
      2.1.3 Store immediate overlapping exception return operation might vector to incorrect interrupt ................................. 12
   2.2 System ............................................................................... 13
      2.2.1 Debugging Stop mode and system tick timer .......................... 13
      2.2.2 Debugging Stop mode with WFE entry .................................. 13
      2.2.3 Wakeup sequence from Standby mode when using more than one wakeup source .................................................. 14
      2.2.4 Full JTAG configuration without NJTRST pin cannot be used ...... 14
      2.2.5 MPU attribute to RTC and IWDG registers could be managed incorrectly ................................................................. 14
      2.2.6 Delay after an RCC peripheral clock enabling ......................... 15
      2.2.7 Internal noise impacting the ADC accuracy ............................ 15
      2.2.8 Over-drive and Under-drive modes unavailability .................... 15
      2.2.9 Operating voltage extension down to 1.7 V in the whole temperature range ............................................................. 16
      2.2.10 PA12 GPIO limitations ...................................................... 16
      2.2.11 Data cache might be corrupted during Flash read-while-write operation ..................................................................... 17
      2.2.12 Possible delay in backup domain protection disabling/enabling after programming the DBP bit 17
   2.3 FMC .................................................................................... 18
      2.3.1 Dummy read cycles inserted when reading synchronous memories . . . 18
      2.3.2 FMC synchronous mode and NWAIT signal disabled ................. 18
      2.3.3 Read access to a non-initialized FMC_SDRAM bank .................. 18
      2.3.4 Corruption of data read from the FMC .................................. 18
      2.3.5 Interruption of CPU read burst access to an end of SDRAM row ...... 19
      2.3.6 FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set) ..................................................... 19
      2.3.7 FMC dynamic and static bank switching .................................. 19
2.3.8 NAND/PCCard transaction and Wait timing .......................... 20
2.3.9 Data corruption during burst read from FMC synchronous memory 20
2.3.10 Missed burst write transaction on multiplexed PSRAM .................. 20
2.3.11 FMC NOR/PSRAM controller write protocol violation .................. 21
2.3.12 FMC NOR/PSRAM controller bank switch with different BUSTURN durations .............................................................. 21
2.3.13 Wrong data read from a busy NAND memory .......................... 21
2.3.14 Missed clocks with continuous clock feature enabled .................. 22
2.3.15 SDRAM bank address corruption upon an interruption of CPU read burst access ...................................................... 22
2.4 ADC .................................................................................. 22
2.4.1 ADC sequencer modification during conversion ..................... 22
2.5 DAC .................................................................................. 23
2.5.1 DMA underrun flag management ......................................... 23
2.5.2 DMA request not automatically cleared by DMAEN=0 .............. 23
2.6 IWDG ............................................................................... 24
2.6.1 RVU and PVU flags are not reset in Stop mode ....................... 24
2.7 RTC and TAMP ................................................................ 24
2.7.1 Spurious tamper detection when disabling the tamper channel .... 24
2.7.2 Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode .... 24
2.7.3 RTC calendar registers are not locked properly ...................... 25
2.8 I2C .................................................................................. 25
2.8.1 SMBus standard not fully supported ................................. 25
2.8.2 Start cannot be generated after a misplaced Stop .................. 25
2.8.3 Mismatch on the “Setup time for a repeated Start condition” timing parameter ......................................................... 26
2.8.4 Data valid time \( t_{\text{VDD,DAT}} \) violated without the OVR flag being set ........ 26
2.8.5 Both SDA and SCL maximum rise time \( t_r \) violated when \( VDD_{\text{I2C}} \) bus higher than \( (VDD+0.3) / 0.7 \) V ......................... 27
2.8.6 Spurious Bus Error detection in Master mode ...................... 27
2.9 USART ........................................................................... 27
2.9.1 Idle frame is not detected if receiver clock speed is deviated .... 27
2.9.2 In full-duplex mode, the Parity Error (PE) flag can be cleared by writing to the data register ........................................... 28
2.9.3 Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection ........................................ 28
2.9.4 Break frame is transmitted regardless of nCTS input line status .... 28
<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.9.5</td>
<td>nRTS signal abnormally driven low after a protocol violation</td>
</tr>
<tr>
<td>2.10</td>
<td>SPI</td>
</tr>
<tr>
<td>2.10.1</td>
<td>Wrong CRC calculation when the polynomial is even</td>
</tr>
<tr>
<td>2.10.2</td>
<td>Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback</td>
</tr>
<tr>
<td>2.10.3</td>
<td>Wrong CRC transmitted in Master mode with delayed SCK feedback</td>
</tr>
<tr>
<td>2.10.4</td>
<td>BSY bit may stay high at the end of a data transfer in Slave mode</td>
</tr>
<tr>
<td>2.11</td>
<td>I2S</td>
</tr>
<tr>
<td>2.11.1</td>
<td>In I2S Slave mode, WS level must be set by the external master when enabling the I2S</td>
</tr>
<tr>
<td>2.11.2</td>
<td>Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback</td>
</tr>
<tr>
<td>2.12</td>
<td>SDIO</td>
</tr>
<tr>
<td>2.12.1</td>
<td>SDIO HW flow control</td>
</tr>
<tr>
<td>2.12.2</td>
<td>Wrong CCRCFAIL status after a response without CRC is received</td>
</tr>
<tr>
<td>2.12.3</td>
<td>Data corruption in SDIO clock dephasing (NEGEDGE) mode</td>
</tr>
<tr>
<td>2.12.4</td>
<td>CE-ATA multiple write command and card busy signal management</td>
</tr>
<tr>
<td>2.12.5</td>
<td>No underrun detection with wrong data transmission</td>
</tr>
<tr>
<td>2.13</td>
<td>bxCAN</td>
</tr>
<tr>
<td>2.13.1</td>
<td>BxCAN time triggered communication mode not supported</td>
</tr>
<tr>
<td>2.14</td>
<td>OTG-FS</td>
</tr>
<tr>
<td>2.14.1</td>
<td>Data in RxFIFO is overwritten when all channels are disabled simultaneously</td>
</tr>
<tr>
<td>2.14.2</td>
<td>OTG host blocks the receive channel when receiving IN packets and no TxFIFO is configured</td>
</tr>
<tr>
<td>2.14.3</td>
<td>Host channel-halted interrupt not generated when the channel is disabled</td>
</tr>
<tr>
<td>2.14.4</td>
<td>Error in software-read OTG_FS_DCFG register values</td>
</tr>
<tr>
<td>2.14.5</td>
<td>Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_FS registers</td>
</tr>
<tr>
<td>2.15</td>
<td>OTG-HS</td>
</tr>
<tr>
<td>2.15.1</td>
<td>Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_HS registers</td>
</tr>
<tr>
<td>2.16</td>
<td>ETH</td>
</tr>
<tr>
<td>2.16.1</td>
<td>Incorrect layer 3 (L3) checksum is inserted in transmitted IPv6 packets without TCP, UDP or ICMP payloads</td>
</tr>
<tr>
<td>2.16.2</td>
<td>The Ethernet MAC processes invalid extension headers in the received IPv6 frames</td>
</tr>
</tbody>
</table>
2.16.3 MAC stuck in the Idle state on receiving the TxFIFO flush command exactly 1 clock cycle after a transmission completes .......................... 37
2.16.4 Transmit frame data corruption ............................................. 37
2.16.5 Successive write operations to the same register might not be fully taken into account ............................................................ 38

3 Revision history ................................................................. 41
1 Summary of device limitations

The following table gives a quick references to all documented device limitations of STM32F4xx and their status:

A = limitation present, workaround available
N = limitation present, no workaround available
P = limitation present, partial workaround available
"-" = limitation absent

Applicability of a workaround may depend on specific conditions of target application. Adoption of a workaround may cause restrictions to target application. Workaround for a limitation is deemed partial if it only reduces the rate of occurrence and/or consequences of the limitation, or if it is fully effective for only a subset of instances on the device or in only a subset of operating modes, of the function concerned.

<table>
<thead>
<tr>
<th>Function</th>
<th>Section</th>
<th>Limitation</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>Core</td>
<td>2.1.1</td>
<td>Interrupted loads to stack pointer can cause erroneous behavior</td>
<td>A A A A A</td>
</tr>
<tr>
<td>Core</td>
<td>2.1.2</td>
<td>VDIV or VSQRT instructions might not complete correctly when very short ISRs are used</td>
<td>A A A A A</td>
</tr>
<tr>
<td>Core</td>
<td>2.1.3</td>
<td>Store immediate overlapping exception return operation might vector to incorrect interrupt</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.1</td>
<td>Debugging Stop mode and system tick timer</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.2</td>
<td>Debugging Stop mode with WFE entry</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.3</td>
<td>Wakeup sequence from Standby mode when using more than one wakeup source</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.4</td>
<td>Full JTAG configuration without NJTRST pin cannot be used</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.5</td>
<td>MPU attribute to RTC and IWDG registers could be managed incorrectly</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.6</td>
<td>Delay after an RCC peripheral clock enabling</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.7</td>
<td>Internal noise impacting the ADC accuracy</td>
<td>A A A A A</td>
</tr>
<tr>
<td>System</td>
<td>2.2.8</td>
<td>Over-drive and Under-drive modes unavailability</td>
<td>N - - - -</td>
</tr>
<tr>
<td>System</td>
<td>2.2.9</td>
<td>Operating voltage extension down to 1.7 V in the whole temperature range</td>
<td>N N - - -</td>
</tr>
<tr>
<td>System</td>
<td>2.2.10</td>
<td>PA12 GPIO limitations</td>
<td>A A A - -</td>
</tr>
<tr>
<td>System</td>
<td>2.2.11</td>
<td>Data cache might be corrupted during Flash read-while-write operation</td>
<td>A A A A A</td>
</tr>
</tbody>
</table>
### STM32F42xx and STM32F43xx

### Summary of device limitations

#### Table 3. Summary of device limitations (continued)

<table>
<thead>
<tr>
<th>Function</th>
<th>Section</th>
<th>Limitation</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Rev. A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.1</td>
<td>Dummy read cycles inserted when reading synchronous memories</td>
<td>N</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.2</td>
<td>FMC synchronous mode and NWAIT signal disabled</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.3</td>
<td>Read access to a non-initialized FMC_SDRAM bank</td>
<td>P</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.4</td>
<td>Corruption of data read from the FMC</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.5</td>
<td>Interruption of CPU read burst access to an end of SDRAM row</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.6</td>
<td>FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set)</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.7</td>
<td>FMC dynamic and static bank switching</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.8</td>
<td>NAND/PCCard transaction and Wait timing</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.9</td>
<td>Data corruption during burst read from FMC synchronous memory</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.10</td>
<td>Missed burst write transaction on multiplexed PSRAM</td>
<td>-</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.11</td>
<td>FMC NOR/PSRAM controller write protocol violation</td>
<td>N</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.12</td>
<td>FMC NOR/PSRAM controller bank switch with different BUSTURN durations</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.13</td>
<td>Wrong data read from a busy NAND memory</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.14</td>
<td>Missed clocks with continuous clock feature enabled</td>
<td>A</td>
</tr>
<tr>
<td>FMC</td>
<td>2.3.15</td>
<td>SDRAM bank address corruption upon an interruption of CPU read burst access</td>
<td>A</td>
</tr>
<tr>
<td>ADC</td>
<td>2.4.1</td>
<td>ADC sequencer modification during conversion</td>
<td>A</td>
</tr>
<tr>
<td>DAC</td>
<td>2.5.1</td>
<td>DMA underrun flag management</td>
<td>A</td>
</tr>
<tr>
<td>DAC</td>
<td>2.5.2</td>
<td>DMA request not automatically cleared by DMAEN=0</td>
<td>A</td>
</tr>
<tr>
<td>IWDG</td>
<td>2.6.1</td>
<td>RVU and PVU flags are not reset in Stop mode</td>
<td>A</td>
</tr>
<tr>
<td>RTC and TAMP</td>
<td>2.7.1</td>
<td>Spurious tamper detection when disabling the tamper channel</td>
<td>N</td>
</tr>
<tr>
<td>RTC and TAMP</td>
<td>2.7.2</td>
<td>Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode</td>
<td>A</td>
</tr>
<tr>
<td>RTC and TAMP</td>
<td>2.7.3</td>
<td>RTC calendar registers are not locked properly</td>
<td>A</td>
</tr>
<tr>
<td>I2C</td>
<td>2.8.1</td>
<td>SMBus standard not fully supported</td>
<td>A</td>
</tr>
<tr>
<td>I2C</td>
<td>2.8.2</td>
<td>Start cannot be generated after a misplaced Stop</td>
<td>A</td>
</tr>
</tbody>
</table>
### Table 3. Summary of device limitations (continued)

<table>
<thead>
<tr>
<th>Function</th>
<th>Section</th>
<th>Limitation</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Rev. A</td>
</tr>
<tr>
<td>I2C</td>
<td>2.8.3</td>
<td>Mismatch on the “Setup time for a repeated Start condition” timing parameter</td>
<td>A</td>
</tr>
<tr>
<td>I2C</td>
<td>2.8.4</td>
<td>Data valid time (tVD:DAT) violated without the OVR flag being set</td>
<td>A</td>
</tr>
<tr>
<td>I2C</td>
<td>2.8.5</td>
<td>Both SDA and SCL maximum rise time (tr) violated when VDD_I2C bus higher than ((VDD+0.3) / 0.7) V</td>
<td>A</td>
</tr>
<tr>
<td>I2C</td>
<td>2.8.6</td>
<td>Spurious Bus Error detection in Master mode</td>
<td>A</td>
</tr>
<tr>
<td>USART</td>
<td>2.9.1</td>
<td>Idle frame is not detected if receiver clock speed is deviated</td>
<td>N</td>
</tr>
<tr>
<td>USART</td>
<td>2.9.2</td>
<td>In full-duplex mode, the Parity Error (PE) flag can be cleared by writing to the data register</td>
<td>A</td>
</tr>
<tr>
<td>USART</td>
<td>2.9.3</td>
<td>Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection</td>
<td>N</td>
</tr>
<tr>
<td>USART</td>
<td>2.9.4</td>
<td>Break frame is transmitted regardless of nCTS input line status</td>
<td>N</td>
</tr>
<tr>
<td>USART</td>
<td>2.9.5</td>
<td>nRTS signal abnormally driven low after a protocol violation</td>
<td>A</td>
</tr>
<tr>
<td>SPI</td>
<td>2.10.1</td>
<td>Wrong CRC calculation when the polynomial is even</td>
<td>A</td>
</tr>
<tr>
<td>SPI</td>
<td>2.10.2</td>
<td>Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback</td>
<td>A</td>
</tr>
<tr>
<td>SPI</td>
<td>2.10.3</td>
<td>Wrong CRC transmitted in Master mode with delayed SCK feedback</td>
<td>A</td>
</tr>
<tr>
<td>SPI</td>
<td>2.10.4</td>
<td>BSY bit may stay high at the end of a data transfer in Slave mode</td>
<td>A</td>
</tr>
<tr>
<td>I2S</td>
<td>2.11.1</td>
<td>In I2S Slave mode, WS level must be set by the external master when enabling the I2S</td>
<td>A</td>
</tr>
<tr>
<td>I2S</td>
<td>2.11.2</td>
<td>Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback</td>
<td>A</td>
</tr>
<tr>
<td>SDIO</td>
<td>2.12.1</td>
<td>SDIO HW flow control</td>
<td>N</td>
</tr>
<tr>
<td>SDIO</td>
<td>2.12.2</td>
<td>Wrong CCRCFAIL status after a response without CRC is received</td>
<td>A</td>
</tr>
<tr>
<td>SDIO</td>
<td>2.12.3</td>
<td>Data corruption in SDIO clock dephasing (NEGEDGE) mode</td>
<td>N</td>
</tr>
<tr>
<td>SDIO</td>
<td>2.12.4</td>
<td>CE-ATA multiple write command and card busy signal management</td>
<td>A</td>
</tr>
<tr>
<td>SDIO</td>
<td>2.12.5</td>
<td>No underrun detection with wrong data transmission</td>
<td>A</td>
</tr>
<tr>
<td>bxCAN</td>
<td>2.13.1</td>
<td>BxCAN time triggered communication mode not supported</td>
<td>N</td>
</tr>
</tbody>
</table>
### Table 3. Summary of device limitations (continued)

<table>
<thead>
<tr>
<th>Function</th>
<th>Section</th>
<th>Limitation</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG-FS</td>
<td>2.14.1</td>
<td>Data in RxFIFO is overwritten when all channels are disabled simultaneously</td>
<td>A A A A A</td>
</tr>
<tr>
<td>OTG-FS</td>
<td>2.14.2</td>
<td>OTG host blocks the receive channel when receiving IN packets and no TxFIFO is configured</td>
<td>A A A A A</td>
</tr>
<tr>
<td>OTG-FS</td>
<td>2.14.3</td>
<td>Host channel-halted interrupt not generated when the channel is disabled</td>
<td>A A A A A</td>
</tr>
<tr>
<td>OTG-FS</td>
<td>2.14.4</td>
<td>Error in software-read OTG_FS_DCFG register values</td>
<td>A A A A A</td>
</tr>
<tr>
<td>OTG-FS</td>
<td>2.14.5</td>
<td>Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_FS registers</td>
<td>A A A A A</td>
</tr>
<tr>
<td>OTG-HS</td>
<td>2.15.1</td>
<td>Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_HS registers</td>
<td>A A A A A</td>
</tr>
<tr>
<td>ETH</td>
<td>2.16.1</td>
<td>Incorrect layer 3 (L3) checksum is inserted in transmitted IPv6 packets without TCP, UDP or ICMP payloads</td>
<td>A A A A A</td>
</tr>
<tr>
<td>ETH</td>
<td>2.16.2</td>
<td>The Ethernet MAC processes invalid extension headers in the received IPv6 frames</td>
<td>N N N N N</td>
</tr>
<tr>
<td>ETH</td>
<td>2.16.3</td>
<td>MAC stuck in the Idle state on receiving the TxFIFO flush command exactly 1 clock cycle after a transmission completes</td>
<td>A A A A A</td>
</tr>
<tr>
<td>ETH</td>
<td>2.16.4</td>
<td>Transmit frame data corruption</td>
<td>A A A A A</td>
</tr>
<tr>
<td>ETH</td>
<td>2.16.5</td>
<td>Successive write operations to the same register might not be fully taken into account</td>
<td>A A A A A</td>
</tr>
</tbody>
</table>
2 Description of device limitations

The following sections describe device limitations and provide workarounds if available. They are grouped by device function.

2.1 Core

Errata notice for the Arm®(a) Cortex®-M4 FPU core revisions r0 is available from http://infocenter.arm.com.

Only applicable information from the Arm® errata notice is replicated in this document. Extra information may be added for more clarity.

2.1.1 Interrupted loads to stack pointer can cause erroneous behavior

This limitation is registered under Arm® ID number 752770 and classified into “Category B”. Its impact to the device is minor.

Description

An interrupt occurring during the data-phase of a single word load to the stack pointer (SP/R13) can cause an erroneous behavior of the device. In addition, returning from the interrupt results in the load instruction being executed with an additional time.

For all the instructions performing an update of the base register, the base register is erroneously updated on each execution, resulting in the stack pointer being loaded from an incorrect memory location.

The instructions affected by this limitation are the following:

- LDR SP, [Rn],#imm
- LDR SP, [Rn,#imm]!
- LDR SP, [Rn,#imm]
- LDR SP, [Rn]
- LDR SP, [Rn,Rm]

Workaround

As of today, no compiler generates these particular instructions. This limitation can only occur with hand-written assembly code.

Both issues can be solved by replacing the direct load to the stack pointer by an intermediate load to a general-purpose register followed by a move to the stack pointer.

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.
Example:

Replace LDR SP, [R0] with
LDR R2,[R0]
MOV SP,R2

2.1.2 VDIV or VSQRT instructions might not complete correctly when very short ISRs are used

This limitation is registered under Arm® ID number 776924 and classified into “Category B”. Its impact to the device is limited.

Description

The VDIV and VSQRT instructions take 14 cycles to execute. When an interrupt is taken a VDIV or VSQRT instruction is not terminated, and completes its execution while the interrupt stacking occurs. If lazy context save of floating point state is enabled then the automatic stacking of the floating point context does not occur until a floating point instruction is executed inside the interrupt service routine.

Lazy context save is enabled by default. When it is enabled, the minimum time for the first instruction in the interrupt service routine to start executing is 12 cycles. In certain timing conditions, and if there is only one or two instructions inside the interrupt service routine, then the VDIV or VSQRT instruction might not write its result to the register bank or to theFPSCR.

The failure occurs when the following condition is met:
1. The floating point unit is enabled
2. Lazy context saving is not disabled
3. A VDIV or VSQRT is executed
4. The destination register for the VDIV or VSQRT is one of s0 - s15
5. An interrupt occurs and is taken
6. The interrupt service routine being executed does not contain a floating point instruction
7. Within 14 cycles after the VDIV or VSQRT is executed, an interrupt return is executed

A minimum of 12 of these 14 cycles are utilized for the context state stacking, which leaves two cycles for instructions inside the interrupt service routine, or two wait states applied to the entire stacking sequence (which means that it is not a constant wait state for every access).

In general, this means that if the memory system inserts wait states for stack transactions (that is, external memory is used for stack data), then this erratum cannot be observed.

The effect of this erratum is that the VDIV or VQSRT instruction does not complete correctly and the register bank and FPSCR are not updated, which means that these registers hold incorrect (out of date) data.

Workaround

A workaround is only required if the floating point unit is enabled. A workaround is not required if the stack is in external memory.

There are two possible workarounds:
1. Disable lazy context save of floating point state by clearing LSPEN to 0 (bit 30 of theFPCCR at address 0xE000EF34).
2. Ensure that every interrupt service routine contains more than two instructions in addition to the exception return instruction.

2.1.3 Store immediate overlapping exception return operation might vector to incorrect interrupt

This limitation is registered under Arm® ID number 838869 and classified into “Category B (rare)”. Its impact to the device is minor.

Description

The core includes a write buffer that permits execution to continue while a store is waiting on the bus. Under specific timing conditions, during an exception return while this buffer is still in use by a store instruction, a late change in selection of the next interrupt to be taken might result in there being a mismatch between the interrupt acknowledged by the interrupt controller and the vector fetched by the processor.

The failure occurs when the following condition is met:
1. The handler for interrupt A is being executed.
2. Interrupt B, of the same or lower priority than interrupt A, is pending.
3. A store with immediate offset instruction is executed to a bufferable location.
   - STR/STRH/STRB <Rt>, [<Rn>,#imm]
   - STR/STRH/STRB <Rt>, [<Rn>,#imm]!
   - STR/STRH/STRB <Rt>, [<Rn>],#imm
4. Any number of additional data-processing instructions can be executed.
5. A BX instruction is executed that causes an exception return.
6. The store data has wait states applied to it such that the data is accepted at least two cycles after the BX is executed.
   - Minimally, this is two cycles if the store and the BX instruction have no additional instructions between them.
   - The number of wait states required to observe this erratum needs to be increased by the number of cycles between the store and the interrupt service routine exit instruction.
7. Before the bus accepts the buffered store data, another interrupt C is asserted which has the same or lower priority as A, but a greater priority than B.

Example:

The processor should execute interrupt handler C, and on completion of handler C should execute the handler for B. If the conditions above are met, then this erratum results in the processor erroneously clearing the pending state of interrupt C, and then executing the handler for B twice. The first time the handler for B is executed it will be at interrupt C’s priority level. If interrupt C is pended by a level-based interrupt which is cleared by C’s handler then interrupt C will be pended again once the handler for B has completed and the handler for C will be executed.

As the STM32 interrupt C is level based, it eventually becomes pending again and is subsequently handled.
Workaround

For software not using the memory protection unit, this erratum can be worked around by setting DISDEFWBUF in the Auxiliary Control Register.

In all other cases, the erratum can be avoided by ensuring a DSB occurs between the store and the BX instruction. For exception handlers written in C, this can be achieved by inserting the appropriate set of intrinsics or inline assembly just before the end of the interrupt function, for example:

ARMCC:

```c
... 
__schedule_barrier();
__asm(DSB);
__schedule_barrier();
}
```

GCC:

```c
... 
__asm volatile("dsb 0xf":"memory");
}
```

2.2 System

2.2.1 Debugging Stop mode and system tick timer

Description

If the system tick timer interrupt is enabled during the Stop mode debug (DBG_STOP bit set in the DBGMCU_CR register), it will wake up the system from Stop mode.

Workaround

To debug the Stop mode, disable the system tick timer interrupt.

2.2.2 Debugging Stop mode with WFE entry

Description

When the Stop debug mode is enabled (DBG_STOP bit set in the DBGMCU_CR register), this allows software debugging during Stop mode.

However, if the application software uses the WFE instruction to enter Stop mode, after wakeup some instructions could be missed if the WFE is followed by sequential instructions. This affects only Stop debug mode with WFE entry.

Workaround

To debug Stop mode with WFE entry, the WFE instruction must be inside a dedicated function with 1 instruction (NOP) between the execution of the WFE and the BX LR.

Example:

```c
__asm void _WFE(void) {
```
WFE
NOP
BX lr }

### 2.2.3 Wakeup sequence from Standby mode when using more than one wakeup source

**Description**

The various wakeup sources are logically OR-ed in front of the rising-edge detector which generates the wakeup flag (WUF). The WUF needs to be cleared prior to Standby mode entry, otherwise the MCU wakes up immediately.

If one of the configured wakeup sources is kept high during the clearing of the WUF (by setting the CWUF bit), it may mask further wakeup events on the input of the edge detector. As a consequence, the MCU might not be able to wake up from Standby mode.

**Workaround**

To avoid this problem, the following sequence should be applied before entering Standby mode:

- Disable all used wakeup sources,
- Clear all related wakeup flags,
- Re-enable all used wakeup sources,
- Enter Standby mode

*Note:* Be aware that, when applying this workaround, if one of the wakeup sources is still kept high, the MCU enters Standby mode but then it wakes up immediately generating a power reset.

### 2.2.4 Full JTAG configuration without NJTRST pin cannot be used

**Description**

When using the JTAG debug port in debug mode, the connection with the debugger is lost if the NJTRST pin (PB4) is used as a GPIO. Only the 4-wire JTAG port configuration is impacted.

**Workaround**

Use the SWD debug port instead of the full 4-wire JTAG port.

### 2.2.5 MPU attribute to RTC and IWDG registers could be managed incorrectly

**Description**

If the MPU is used and the non bufferable attribute is set to the RTC or IWDG memory map region, the CPU access to the RTC or IWDG registers could be treated as bufferable, provided that there is no APB prescaler configured (AHB/APB prescaler is equal to 1).
Workaround
If the non bufferable attribute is required for these registers, the software could perform a read after the write to guaranty the completion of the write access.

2.2.6 Delay after an RCC peripheral clock enabling

Description
A delay between an RCC peripheral clock enable and the effective peripheral enabling should be taken into account in order to manage the peripheral read/write to registers.

This delay depends on the peripheral mapping:
- If the peripheral is mapped on AHB: the delay should be equal to 2 AHB cycles.
- If the peripheral is mapped on APB: the delay should be equal to 1 + (AHB/APB prescaler) cycles.

Workaround
1. Use the DSB instruction to stall the Cortex®-M4 CPU pipeline until the instruction is completed.
2. Insert “n” NOPs between the RCC enable bit write and the peripheral register writes (n = 2 for AHB peripherals, n = 1 + AHB/APB prescaler in case of APB peripherals).
3. Or simply insert a dummy read operation from the corresponding register just after enabling the peripheral clock.

2.2.7 Internal noise impacting the ADC accuracy

Description
An internal noise generated on VDD supplies and propagated internally may impact the ADC accuracy.

This noise is always active whatever the power mode of the MCU (RUN or Sleep).

Workaround
To adapt the accuracy level to the application requirements, set one of the following options:
- Option1
  Set the ADCDC1 bit in the PWR_CR register.
- Option2
  Set the corresponding ADCxDC2 bit in the SYSCFG_PMC register.

Only one option can be set at a time.
For more details on option 1 and option2 mechanisms, refer to AN4073.

2.2.8 Over-drive and Under-drive modes unavailability

Description
The Over-drive and Under-drive modes are not available on revision A devices.
2.2.9 Operating voltage extension down to 1.7 V in the whole temperature range

Description
Revision “A” and “Y” devices powered from a 1.7 V supply voltage, operate only in the 0 to 70 °C temperature range.
Starting from revision 1, the operating voltage down to 1.7 V is extended at full temperature ranges:
- -40 °C to 105 °C (suffix 7)
- -40 °C to 85 °C (for suffix 6).

Workaround
None

2.2.10 PA12 GPIO limitations

Description
When PA12 is used as GPIO or alternate function in input or output mode, the data read from Flash memory can be corrupted. This behavior is observed only when the following conditions are met:
- The device operates from a 2.7 to 3.6 V $V_{DD}$ power supply whatever the temperature range
- Flash memory Bank2 is used or the dual bank feature is enabled.

Impacted products
- STM32F42xxI and STM32F43xxI part numbers
- STM32F42xxG and STM32F43xxG part numbers only when dual bank feature is enabled.

Not impacted products
- STM32F42xxG and STM32F43xxG part numbers when dual bank feature is disabled
- STM32F42xxE and STM32F43xxE part numbers.

Workaround
PA12 must be left unconnected on the PCB (configured as push-pull and held Low). You can use all the other GPIOs and all alternate functions except for the ones mapped on PA12. Use the OTG_HS peripheral in full-speed mode instead of the OTG_FS peripheral.
This limitation is fixed in silicon starting from revision 3.
2.2.11 Data cache might be corrupted during Flash read-while-write operation

**Description**

When a write operation to the internal Flash memory is done, the data cache is updated to reflect the data update. If a read operation to the other memory bank occurs during the data cache update, the data cache content may be corrupted. In this case, subsequent read operations from the same address (Cache hits) will be corrupted.

This issue only occurs in dual bank mode when reading (data access or code execution) from one Flash bank while writing to the other Flash bank with data cache enabled.

**Workaround**

When the application is performing data accesses in both Flash memory banks, the data cache must be disabled by resetting the DCEN bit in FLASH_ACR register before performing any write operation to Flash memory. Before enabling the data cache again, the cache must be reset by setting and then resetting the DCRST bit in FLASH_ACR register.

**Example of code**

```c
/* Disable data cache */
__HAL_FLASH_DATA_CACHE_DISABLE();

/* Set PG bit */
SET_BIT(FLASH->CR, FLASH_CR_PG);

/* Program the Flash word */
WriteFlash(Address, Data);

/* Reset data cache */
__HAL_FLASH_DATA_CACHE_RESET();
/* Enable data cache */
__HAL_FLASH_DATA_CACHE_ENABLE();
```

2.2.12 Possible delay in backup domain protection disabling/enabling after programming the DBP bit

**Description**

Depending on the AHB/APB1 prescaler, a delay between DBP bit programming and the effective disabling/enabling of the backup domain protection must be taken into account.

The higher APB1 prescaler value, the higher the delay.

**Workaround**

Apply one of the following measures:

- Insert a dummy read operation to the PWR_CR register just after programming the DBP bit.
- Wait for end of the operation (reset through BDRST bit or write to the backup domain) via a polling loop on targeted registers.
2.3 FMC

2.3.1 Dummy read cycles inserted when reading synchronous memories

Description
When performing a burst read access to a synchronous memory, two dummy read accesses are performed at the end of the burst cycle whatever the type of AHB burst access. However, the extra data values which are read are not used by the FMC and there is no functional failure.

Workaround
None.

2.3.2 FMC synchronous mode and NWAIT signal disabled

Description
When the FMC synchronous mode operates with the NWAIT signal disabled, if the polarity (WAITPOL in the FMC_BCRx register) of the NWAIT signal is identical to that of the NWAIT input signal level, the system hangs and no fault is generated.

Workaround
PD6 (NWAIT signal) must not be connected to AF12 and the NWAIT polarity must be configured to active high (set WAITPOL bit to 1 in FMC_BCRx register).

2.3.3 Read access to a non-initialized FMC_SDRAM bank

Description
When a read access is performed to an SDRAM bank while the SDRAM controller is not yet initialized, the system hangs and no fault is generated.

Workaround
Read access to an SDRAM bank must be performed only when the SDRAM controller initialization is complete.

2.3.4 Corruption of data read from the FMC

Description
When the FMC is used as stack, heap or variable data, an interrupt occurring during a CPU read access to the FMC may result in read data corruption or hard fault exception. This problem does not occur when read accesses are performed by another master or when FMC accesses are done when the interrupts are disabled.
2.3.5 Interruption of CPU read burst access to an end of SDRAM row

**Description**

If an interrupt occurs during an CPU AHB burst read access to an end of SDRAM row, it may result in wrong data read from the next row if all the conditions below are met:

- The SDRAM data bus is 16-bit or 8-bit wide. 32-bit SDRAM mode is not affected.
- RBURST bit is reset in the FMC_SDCR1 register (read FIFO disabled).
- An interrupt occurs while CPU is performing an AHB incrementing bursts read access of unspecified length (using LDM = Load Multiple instruction).
- The address of the burst operation includes the end of an SDRAM row.

**Workaround**

Enable the read FIFO by setting the RBURST bit in the FMC_SDCR1 register.

2.3.6 FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set)

**Description**

If an interrupt occurs during a CPU AHB read access to one NOR/PSRAM bank (bank2 to 4) which is enabled in asynchronous mode, while bank 1 of the NOR/PSRAM controller is configured in synchronous read mode (BURSTEN bit set to ‘1’), then the FMC NOR/PSRAM controller returns wrong data. This limitation does not occur when using the DMA or when only bank1 is used in synchronous mode.

**Workaround**

If multiple banks are enabled in mixed asynchronous and synchronous modes, use any NOR/PSRAM bank for synchronous read accesses, except for bank 1. As a consequence the continuous clock feature is not available in asynchronous mode.

This limitation is fixed in revision “1”, “3”, “5” and “B”.

2.3.7 FMC dynamic and static bank switching

**Description**

The dynamic and static banks cannot be accessed concurrently.
Workaround

Do not use dynamic and static banks at the same time. The SDRAM device must be in self-refresh before switching to the static memory mapped on the NOR/PSRAM or NAND/PC-Card controller. Before switching from static memory to SDRAM, issue a Normal command to wake-up the device from self-refresh mode.

This limitation is fixed in silicon revision “3”, “5” and “B”.

2.3.8 NAND/PCCard transaction and Wait timing

Description

If the WAIT timing in the corresponding space (common/attribute) is configured to 0xFF, the NAND/PCCard transaction stalls the system and no fault is generated. This issue occurs whatever the value of PWAITEN bit in the FMC_PCRx register.

Workaround

Configure the WAIT timing in the (common/attribute) to any value except 0xFF.

2.3.9 Data corruption during burst read from FMC synchronous memory

Description

A burst read from static memory can be corrupted if all the following conditions are met:
- One FMC bank is configured in synchronous mode with WAITEN bit enabled while another FMC bank is used with WAITEN bit disabled
- A read burst transaction is ongoing from static synchronous memory with wait feature enabled
- The synchronous memory asserts the wait signal during the ongoing burst read
- The read burst transaction is followed by an access to an FMC dynamic or static banks which the WAITEN bit is disabled in the FMC_BCRx register.

Workaround

1. Set the WAITEN bit on all FMC static banks even if it is not used by the memory.
2. Set the same WAIT polarity on all static banks
3. Enable the internal pull-up on PD6 in order to set to ready the FMC_NWAIT input when the synchronous memory is de-selected and the other FMC bank without wait feature is selected.

2.3.10 Missed burst write transaction on multiplexed PSRAM

Description

If an interrupt occurs during an CPU AHB read access from an FMC bank with the write burst feature disabled (CBURSTRW bit is reset in the FMC_BCRx register), the following burst write access to another FMC bank with the write feature enabled is missed.

Workaround

Set the CBURSTRW bit even for the FMC bank that is not targeted by the write burst access. The write burst transaction has no effect on the asynchronous read protocol.
However, to perform write accesses to asynchronous FMC bank while the CBURSTRW bit is set, the AHB size must be equal to memory size.

### 2.3.11 FMC NOR/PSRAM controller write protocol violation

**Description**

When an interrupted asynchronous or synchronous CPU read access to any NOR/PSRAM FMC bank is followed by an asynchronous write access to the same bank or to any other NOR/PSRAM FMC bank, this causes a write protocol violation. There is no functional issue but the FMC NOR/PSRAM controller write protocol is violated since the FMC_NWE signal is de-asserted at the same time as the Chip select (FMC_NEx).

**Workaround**

None.

### 2.3.12 FMC NOR/PSRAM controller bank switch with different BUSTURN durations

**Description**

The system hangs when the FMC NOR/PSRAM memory controller switches between two banks and the following conditions are met:

1. One NOR/PSRAM bank is configured in synchronous mode and the BUSTURN bits in FMC_BTRx/FMC_BTWx register are set to a nonzero value.
2. Another NOR/PSRAM bank is configured in asynchronous multiplexed mode and BUSTURN bits are set to 0.
3. FMC clock divide ratio (CLKDIV) is higher or equal to 4 HCLK periods.
4. A single read transaction from the bank operating in synchronous mode is followed by any transaction in another bank operating in asynchronous multiplexed mode.

**Workaround**

If several NOR/PSRAM banks are used, the BUSTURN duration configured for each bank must be set to a nonzero value.

### 2.3.13 Wrong data read from a busy NAND memory

**Description**

When the read command is issued to the NAND memory, the R/B signal gets activated upon the de-assertion of the chip select. If a read transaction is pending, the NAND controller might not detect the R/B signal (connected to NWAIT) previously asserted, and will sample wrong data. This problem occurs only when the MEMSET timing is configured to 0 or when ATTHOLD timing is configured to 0 or 1.

**Workaround**

Either configure MEMSET timing to a value greater than 0 or ATTHOLD timing to a value greater than 1.
2.3.14 Missed clocks with continuous clock feature enabled

Description
When the continuous clock feature is enabled, the FMC_CLK clock can be switched off in the following conditions:

- FMC_CLK clock divided by 2
- An asynchronous byte transaction is performed on an FMC bank configured in 32-bit memory data width. When the FMC_CLK clock for static memories is switched off, it will be switched on by issuing a synchronous transaction or any asynchronous transaction different from byte access with 32-bit width.

Workaround
When issuing a byte transaction on 32-bit asynchronous memories while the continuous clock feature is enabled, do not use the FMC_CLK clock divider ratio of 2.

2.3.15 SDRAM bank address corruption upon an interruption of CPU read burst access

Description
If an interrupt occurs during an CPU AHB burst read access to one SDRAM internal bank followed by a second read to another SDRAM internal bank, it may result in wrong data read if all the conditions below are met:

- SDRAM read FIFO enabled. RBURST bit is set in the FMC_SDCR1 register
- An interrupt occurs while CPU is performing an AHB incrementing bursts read access of unspecified length (using LDM = Load Multiple instruction) to one SDRAM internal bank and followed by another CPU read access to another SDRAM internal bank.

The issue occurs only when the address of the second data read access in the following bank match one of the data address in the read FIFO.

Workaround
One of the following workarounds can be applied:

- Disable the SDRAM read FIFO.
- Or send a "PRECHARGE ALL" command before the second read access (before switching between SDRAM internal banks).
- Or perform a dummy write before the second read access.

2.4 ADC

2.4.1 ADC sequencer modification during conversion

Description
If an ADC conversion is started by software (writing the SWSTART bit), and if the ADC_SQRx or ADC_JSQRx registers are modified during the conversion, the current conversion is reset and the ADC does not restart a new conversion sequence automatically.
If an ADC conversion is started by hardware trigger, this limitation does not apply. The ADC restarts a new conversion sequence automatically.

**Workaround**

When an ADC conversion sequence is started by software, a new conversion sequence can be restarted only by setting the SWSTART bit in the ADC_CR2 register.

### 2.5 DAC

#### 2.5.1 DMA underrun flag management

**Description**

If the DMA is not fast enough to input the next digital data to the DAC, as a consequence, the same digital data is converted twice. In these conditions, the DMAUDR flag is set, which usually leads to disable the DMA data transfers. This is not the case: the DMA is not disabled by DMAUDR=1, and it keeps servicing the DAC.

**Workaround**

To disable the DAC DMA stream, reset the EN bit (corresponding to the DAC DMA stream) in the DMA_SxCR register.

#### 2.5.2 DMA request not automatically cleared by DMAEN=0

**Description**

If the application wants to stop the current DMA-to-DAC transfer, the DMA request is not automatically cleared by DMAEN=0, or by DACEN=0.

If the application stops the DAC operation while the DMA request is high, the DMA request will be pending while the DAC is reinitialized and restarted; with the risk that a spurious unwanted DMA request is serviced as soon as the DAC is re-enabled.

**Workaround**

To stop the current DMA-to-DAC transfer and restart, the following sequence should be applied:

1. Check if DMAUDR is set.
2. Clear the DAC/DMAEN bit.
3. Clear the EN bit of the DAC DMA/Stream
4. Reconfigure by software the DAC, DMA, triggers etc.
5. Restart the application.
2.6 IWDG

2.6.1 RVU and PVU flags are not reset in Stop mode

Description

The RVU and PVU flags of the IWDG_SR register are set by hardware after a write access to the IWDG_RLR and the IWDG_PR registers, respectively. If the Stop mode is entered immediately after the write access, the RVU and PVU flags are not reset by hardware.

Before performing a second write operation to the IWDG_RLR or the IWDG_PR register, the application software must wait for the RVU or PVU flag to be reset. However, since the RVU/PVU bit is not reset after exiting the Stop mode, the software goes into an infinite loop and the independent watchdog (IWDG) generates a reset after the programmed timeout period.

Workaround

Wait until the RVU or PVU flag of the IWDG_SR register is reset before entering the Stop mode.

2.7 RTC and TAMP

2.7.1 Spurious tamper detection when disabling the tamper channel

Description

If the tamper detection is configured for detection on falling edge event (TAMPFLT=00 and TAMPxTRG=1) and if the tamper event detection is disabled when the tamper pin is at high level, a false tamper event is detected.

Workaround

None

2.7.2 Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode

Description

When the tamper detection is enabled in edge detection mode (TAMPFLT=00):

- When TAMPxTRG=0 (rising edge detection): if the tamper input is already high before enabling the tamper detection, the tamper event may or may not be detected when enabling the tamper detection. The probability to detect it increases with the APB frequency.
- When TAMPxTRG=1 (falling edge detection): if the tamper input is already low before enabling the tamper detection, the tamper event is not detected when enabling the tamper detection.
Workaround

The I/O state should be checked by software in the GPIO registers, just after enabling the tamper detection and before writing sensitive values in the backup registers, in order to ensure that no active edge occurred before enabling the tamper event detection.

2.7.3 RTC calendar registers are not locked properly

Description

When reading the calendar registers with BYPSHAD=0, the RTC_TR and RTC_DR registers may not be locked after reading the RTC_SSR register. This happens if the read operation is initiated one APB clock period before the shadow registers are updated. This can result in a non-consistency of the three registers. Similarly, RTC_DR register can be updated after reading the RTC_TR register instead of being locked.

Workaround

1. Use BYPSHAD = 1 mode (Bypass shadow registers), or
2. If BYPSHAD = 0, read SSR again after reading SSR/TR/DR to confirm that SSR is still the same, otherwise read the values again.

2.8 I2C

2.8.1 SMBus standard not fully supported

Description

The I2C peripheral is not fully compliant with the SMBus v2.0 standard since it does not support the capability to NACK an invalid byte/command.

Workaround

A higher-level mechanism should be used to verify that a write operation is being performed correctly at the target device, such as:
1. Using the SMBAL pin if supported by the host
2. the alert response address (ARA) protocol
3. the Host notify protocol

2.8.2 Start cannot be generated after a misplaced Stop

Description

If a master generates a misplaced Stop on the bus (bus error) while the microcontroller I2C peripheral attempts to switch to Master mode by setting the START bit, the Start condition is not properly generated.

Workaround

In the I²C standard, it is allowed to send a Stop only at the end of the full byte (8 bits + acknowledge), so this scenario is not allowed. Other derived protocols like CBUS allow it, but they are not supported by the I²C peripheral.
A software workaround consists in asserting the software reset using the SWRST bit in the I2C_CR1 control register.

### 2.8.3 Mismatch on the “Setup time for a repeated Start condition” timing parameter

**Description**

In case of a repeated Start, the “Setup time for a repeated Start condition” (named \( \text{T}_{\text{s,u;sta}} \) in the I²C specification) can be slightly violated when the I²C operates in Master Standard mode at a frequency between 88 kHz and 100 kHz.

The limitation can occur only in the following configuration:

- in Master mode
- in Standard mode at a frequency between 88 kHz and 100 kHz (no limitation in Fast-mode)
- SCL rise time:
  - If the slave does not stretch the clock and the SCL rise time is more than 300 ns (if the SCL rise time is less than 300 ns, the limitation cannot occur)
  - If the slave stretches the clock

The setup time can be violated independently of the APB peripheral frequency.

**Workaround**

Reduce the frequency down to 88 kHz or use the I²C Fast-mode, if supported by the slave.

### 2.8.4 Data valid time (\( \text{t}_{\text{VD,DAT}} \)) violated without the OVR flag being set

**Description**

The data valid time (\( \text{t}_{\text{VD,DAT}}, \text{t}_{\text{VD,ACK}} \)) described by the I²C standard can be violated (as well as the maximum data hold time of the current data (\( \text{t}_{\text{HD,DAT}} \))) under the conditions described below. This violation cannot be detected because the OVR flag is not set (no transmit buffer underrun is detected).

This limitation can occur only under the following conditions:

- in Slave transmit mode
- with clock stretching disabled (\( \text{NOSTRETCH}=1 \))
- if the software is late to write the DR data register, but not late enough to set the OVR flag (the data register is written before)

**Workaround**

If the master device allows it, use the clock stretching mechanism by programming the bit NOSTRETCH=0 in the I2C_CR1 register.

If the master device does not allow it, ensure that the software is fast enough when polling the TXE or ADDR flag to immediately write to the DR data register. For instance, use an interrupt on the TXE or ADDR flag and boost its priority to the higher level.
2.8.5 Both SDA and SCL maximum rise time ($t_r$) violated when VDD_I2C bus higher than $((VDD+0.3) / 0.7)$ V

**Description**
When an external legacy I2C bus voltage (VDD_I2C) is set to 5 V while the MCU is powered from VDD, the internal 5-Volt tolerant circuitry is activated as soon the input voltage (VIN) reaches the VDD + diode threshold level. An additional internal large capacitance then prevents the external pull-up resistor ($R_P$) from rising the SDA and SCL signals within the maximum timing ($t_r$) which is 300 ns in fast mode and 1000 ns in Standard mode.

The rise time ($t_r$) is measured from $V_{IL}$ and $V_{IH}$ with levels set at $0.3VDD_I2C$ and $0.7VDD_I2C$.

**Workaround**
The external VDD_I2C bus voltage should be limited to a maximum value of $((VDD+0.3) / 0.7)$ V. As a result, when the MCU is powered from $V_{DD}=3.3$ V, VDD_I2C should not exceed 5.14 V to be compliant with I2C specifications.

2.8.6 Spurious Bus Error detection in Master mode

**Description**
In Master mode, a bus error can be detected by mistake, so the BERR flag can be wrongly raised in the status register. This will generate a spurious Bus Error interrupt if the interrupt is enabled. A bus error detection has no effect on the transfer in Master mode, therefore the I2C transfer can continue normally.

**Workaround**
If a bus error interrupt is generated in Master mode, the BERR flag must be cleared by software. No other action is required and the on-going transfer can be handled normally.

2.9 USART

2.9.1 Idle frame is not detected if receiver clock speed is deviated

**Description**
If the USART receives an idle frame followed by a character, and the clock of the transmitter device is faster than the USART receiver clock, the USART receive signal falls too early when receiving the character start bit, with the result that the idle frame is not detected (IDLE flag is not set).

**Workaround**
None.
2.9.2 In full-duplex mode, the Parity Error (PE) flag can be cleared by writing to the data register

Description
In full-duplex mode, when the Parity Error flag is set by the receiver at the end of a reception, it may be cleared while transmitting by reading the USART_SR register to check the TXE or TC flags and writing data to the data register.

Consequently, the software receiver can read the PE flag as '0' even if a parity error occurred.

Workaround
The Parity Error flag should be checked after the end of reception and before transmission.

2.9.3 Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection

Description
The USART receiver is in Mute mode and is configured to exit the Mute mode using the address mark detection. When the USART receiver recognizes a valid address with a parity error, it exits the Mute mode without setting the Parity Error flag.

Workaround
None.

2.9.4 Break frame is transmitted regardless of nCTS input line status

Description
When CTS hardware flow control is enabled (CTSE = 1) and the Send Break bit (SBK) is set, the transmitter sends a break frame at the end of the current transmission regardless of nCTS input line status.

Consequently, if an external receiver device is not ready to accept a frame, the transmitted break frame is lost.

Workaround
None.

2.9.5 nRTS signal abnormally driven low after a protocol violation

Description
When RTS hardware flow control is enabled, the nRTS signal goes high when data is received. If this data was not read and new data is sent to the USART (protocol violation), the nRTS signal goes back to low level at the end of this new data.

Consequently, the sender gets the wrong information that the USART is ready to receive further data.

On USART side, an overrun is detected, which indicates that data has been lost.
Workaround

Workaround

Workarounds are required only if the other USART device violates the communication protocol, which is not the case in most applications.

Two workarounds can be used:

- After data reception and before reading the data in the data register, the software takes over the control of the nRTS signal as a GPIO and holds it high as long as needed. If the USART device is not ready, the software holds the nRTS pin high, and releases it when the device is ready to receive new data.
- The time required by the software to read the received data must always be lower than the duration of the second data reception. For example, this can be ensured by treating all the receptions by DMA mode.

2.10 SPI

2.10.1 Wrong CRC calculation when the polynomial is even

Description

When the CRC is enabled, the CRC calculation will be wrong if the polynomial is even.

Workaround

Use odd polynomial.

2.10.2 Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback

Description

In receive transaction, in both I²S and SPI Master modes, the last bit of the transacted frame is not captured when the signal provided by internal feedback loop from the SCK pin exceeds a critical delay. The lastly transacted bit of the stored data then keeps the value from the pattern received previously. As a consequence, the last receive data bit may be wrong and/or the CRCERR flag can be unduly asserted in the SPI mode if any data under check sum and/or just the CRC pattern is wrongly captured.

In SPI mode, data are synchronous with the APB clock. A delay of up to two APB clock periods can thus be tolerated for the internal feedback delay. The I²S mode is more sensitive than the SPI mode, especially in the case where an odd I²S prescaler factor is set and the APB clock is the system clock divided by two. In this case, the internal feedback delay is lower than 1.5 APB clock period.

The main factors contributing to the delay increase are low $V_{DD}$ level, high temperature, high SCK pin capacitive load and low SCK I/O output speed. The SPI communication speed has no impact.
Workaround

The following workaround can be adopted, jointly or individually:

- Decrease the APB clock speed.
- Configure the I/O pad of the SCK pin to be faster.

The following table gives the maximum allowable APB frequency (that still prevents the issue from occurring) versus GPIOx_OSPEEDR output speed for the SCK pin, with a 30 pF capacitive load.

<table>
<thead>
<tr>
<th>OSPEEDR [1:0] for SCK pin</th>
<th>Max. APB frequency for SPI mode [MHz]</th>
<th>Max. APB frequency for I²S mode [MHz]</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 (very high)</td>
<td>90</td>
<td>42 (45 if VDD &gt; 2.7 V)</td>
</tr>
<tr>
<td>10 (high)</td>
<td>90</td>
<td>36</td>
</tr>
<tr>
<td>01 (medium)</td>
<td>70</td>
<td>30</td>
</tr>
<tr>
<td>00 (low)</td>
<td>26</td>
<td>14</td>
</tr>
</tbody>
</table>

2.10.3 Wrong CRC transmitted in Master mode with delayed SCK feedback

Description

In transmit transaction of the SPI/I²S interface in SPI Master mode with CRC enabled, the CRC data transmission may be corrupted if the delay of an internal feedback signal derived from the SCK output (further feedback clock) is greater than two APB clock periods. While data and CRC bit shifting and transfer is based on an internal clock, the CRC progressive calculation uses the feedback clock. If the delay of the feedback clock is greater than two APB periods, the transmitted CRC value may get wrong.

The main factors contributing to the delay increase are low VDD level, high temperature, high SCK pin capacitive load and low SCK I/O output speed. The SPI communication speed has no impact.

Workaround

The following workaround can be adopted, jointly or individually:

- Decrease the APB clock speed.
- Configure the I/O pad of the SCK pin to be faster.

The following table gives the maximum allowable APB frequency versus GPIOx_OSPEEDR output speed control field setting for the SCK pin, at 30 pF of capacitive load.
2.10.4 BSY bit may stay high at the end of a data transfer in Slave mode

Description

BSY flag may sporadically remain high at the end of a data transfer in Slave mode. The issue appears when an accidental synchronization happens between internal CPU clock and external SCK clock provided by master.

This is related to the end of data transfer detection while the SPI is enabled in Slave mode.

As a consequence, the end of data transaction may be not recognized when software needs to monitor it (e.g. at the end of session before entering the low-power mode or before direction of data line has to be changed at half duplex bidirectional mode). The BSY flag is unreliable to detect the end of any data sequence transaction.

Workaround

When NSS hardware management is applied and NSS signal is provided by master, the end of a transaction can be detected by the NSS polling by slave.

- If SPI receiving mode is enabled, the end of a transaction with master can be detected by the corresponding RXNE event signalizing the last data transfer completion.
- In SPI transmit mode, user can check the BSY under timeout corresponding to the time necessary to complete the last data frame transaction. The timeout should be measured from TXE event signalizing the last data frame transaction start (it is raised once the second bit transaction is ongoing). Either BSY becomes low normally or the timeout expires when the synchronization issue happens.

When upper workarounds are not applicable, the following sequence can be used to prevent the synchronization issue at SPI transmit mode.

1. Write last data to data register.
2. Poll TXE until it becomes high to ensure the data transfer has started.
3. Disable SPI by clearing SPE while the last data transfer is still ongoing.
4. Poll the BSY bit until it becomes low.
5. The BSY flag works correctly and can be used to recognize the end of the transaction.

Note: This workaround can be used only when CPU has enough performance to disable SPI after TXE event is detected while the data frame transfer is still ongoing. It is impossible to achieve it when ratio between CPU and SPI clock is low and data frame is short especially. In this specific case timeout can be measured from TXE, while calculating fixed number of CPU clock periods corresponding to the time necessary to complete the data frame transaction.
2.11 I2S

2.11.1 In I2S Slave mode, WS level must be set by the external master when enabling the I2S

Description

In Slave mode, the WS signal level is used only to start the communication. If the I2S (in Slave mode) is enabled while the master is already sending the clock and the WS signal level is low (for I2S protocol) or is high (for the LSB or MSB-justified mode), the slave starts communicating data immediately. In this case, the master and slave will be desynchronized throughout the whole communication.

Workaround

The I2S peripheral must be enabled when the external master sets the WS line at:
- High level when the I2S protocol is selected.
- Low level when the LSB or MSB-justified mode is selected.

2.11.2 Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback

The limitation described in Section 2.10.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback also applies to I2S interface.

2.12 SDIO

2.12.1 SDIO HW flow control

Description

When enabling the HW flow control by setting bit 14 of the SDIO_CLKCR register to ‘1’, glitches can occur on the SDIOCLK output clock resulting in wrong data to be written into the SD/MMC card or into the SDIO device. As a consequence, a CRC error will be reported to the SD/SDIO MMC host interface (DCRCFAIL bit set to ‘1’ in SDIO_STA register).

Workaround

None.

Note: Do not use the HW flow control. Overrun errors (Rx mode) and FIFO underrun (Tx mode) should be managed by the application software.

2.12.2 Wrong CCRCFAIL status after a response without CRC is received

Description

The CRC is calculated even if the response to a command does not contain any CRC field. As a consequence, after the SDIO command IO_SEND_OP_COND (CMD5) is sent, the CCRCFAIL bit of the SDIO_STA register is set.
Workaround
The CCRCFAIL bit in the SDIO_STA register shall be ignored by the software. CCRCFAIL must be cleared by setting CCRCFAILC bit of the SDIO_ICR register after reception of the response to the CMD5 command.

2.12.3 Data corruption in SDIO clock dephasing (NEGEDGE) mode
Description
When NEGEDGE bit is set to ‘1’, it may lead to invalid data and command response read.

Workaround
None. A configuration with the NEGEDGE bit equal to ‘1’ should not be used.

2.12.4 CE-ATA multiple write command and card busy signal management
Description
The CE-ATA card may inform the host that it is busy by driving the SDIO_D0 line low, two cycles after the transfer of a write command (RW_MULTIPLEREGISTER or RW_MULTIPLE_BLOCK). When the card is in a busy state, the host must not send any data until the BUSY signal is de-asserted (SDIO_D0 released by the card).

This condition is not respected if the data state machine leaves the IDLE state (Write operation programmed and started, DTEN = 1, DTDIR = 0 in SDIO_DCTRL register and TXFIFOE = 0 in SDIO_STA register).

As a consequence, the write transfer fails and the data lines are corrupted.

Workaround
After sending the write command (RW_MULTIPLE_REGISTER or RW_MULTIPLE_BLOCK), the application must check that the card is not busy by polling the BSY bit of the ATA status register using the FAST_IO (CMD39) command before enabling the data state machine.

2.12.5 No underrun detection with wrong data transmission
Description
In case there is an ongoing data transfer from the SDIO host to the SD card and the hardware flow control is disabled (bit 14 of the SDIO_CLKCR is not set), if an underrun condition occurs, the controller may transmit a corrupted data block (with wrong data word) without detecting the underrun condition when the clock frequencies have the following relationship:

\[ 3 \times \text{period}(\text{PCLK2}) + 3 \times \text{period}(\text{SDIOCLK}) \geq \frac{32}{(\text{BusWidth})} \times \text{period}(\text{SDIO_CK}) \]
Workaround
Avoid the above-mentioned clock frequency relationship, by:
- Incrementing the APB frequency
- or decreasing the transfer bandwidth
- or reducing SDIO_CK frequency

2.13 bxCAN

2.13.1 BxCAN time triggered communication mode not supported

Description
The time triggered communication mode described in the reference manual is not supported. As a result timestamp values are not available. TTCM bit must be kept cleared in the CAN_MCR register (time triggered communication mode disabled).

Workaround
None

2.14 OTG-FS

2.14.1 Data in RxFIFO is overwritten when all channels are disabled simultaneously

Description
If the available RxFIFO is just large enough to host 1 packet + its data status, and is currently occupied by the last received data + its status and, at the same time, the application requests that more IN channels be disabled, the OTG_FS peripheral does not first check for available space before inserting the disabled status of the IN channels. It just inserts them by overwriting the existing data payload.

Workaround
Use one of the following recommendations:
1. Configure the RxFIFO to host a minimum of $2 \times \text{MPSIZ} + 2 \times \text{data status entries}$. 
2. The application has to check the RXFLVL bit (RxFIFO non-empty) in the OTG_FS_GINTSTS register before disabling each IN channel. If this bit is not set, then the application can disable an IN channel at a time. Each time the application disables an IN channel, however, it first has to check that the RXFLVL bit = 0 condition is true.
2.14.2 OTG host blocks the receive channel when receiving IN packets and no TxFIFO is configured

Description
When receiving data, the OTG_FS core erroneously checks for available TxFIFO space when it should only check for RxFIFO space. If the OTG_FS core cannot see any space allocated for data transmission, it blocks the reception channel and no data is received.

Workaround
Set at least one TxFIFO equal to the maximum packet size. In this way, the host application, which intends to support only IN traffic, also has to allocate some space for the TxFIFO.

Since a USB host is expected to support any kind of connected endpoint, it is good practice to always configure enough TxFIFO space for OUT endpoints.

2.14.3 Host channel-halted interrupt not generated when the channel is disabled

Description
When the application enables, then immediately disables the host channel before the OTG_FS host has had time to begin the transfer sequence, the OTG_FS core, as a host, does not generate a channel-halted interrupt. The OTG_FS core continues to operate normally.

Workaround
Do not disable the host channel immediately after enabling it.

2.14.4 Error in software-read OTG_FS_DCFG register values

Description
When the application writes to the DAD and PFIVL bitfields in the OTG_FS_DCFG register, and then reads the newly written bitfield values, the read values may not be correct.

The values written by the application, however, are correctly retained by the core, and the normal operation of the device is not affected.

Workaround
Do not read from the OTG_FS_DCFG register’s DAD and PFIVL bitfields just after programming them.

2.14.5 Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_FS registers

Description
When the USB on-the-go full-speed peripheral is in Device mode, interrupting transmit FIFO write sequence with read or write accesses to OTG_FS endpoint-specific registers (those ending in 0 or x) leads to corruption of the next data written to the transmit FIFO.
2.15 OTG-HS

2.15.1 Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_HS registers

Description
When the USB on-the-go full-speed peripheral is in Device mode, interrupting transmit FIFO write sequence with read or write accesses to OTG_HS endpoint-specific registers (those ending in 0 or x) leads to corruption of the next data written to the transmit FIFO.

Workaround
Ensure that the transmit FIFO write sequence is not interrupted with accesses to the OTG_FS registers. Note that enabling DMA mode guarantees this.

2.16 ETH

2.16.1 Incorrect layer 3 (L3) checksum is inserted in transmitted IPv6 packets without TCP, UDP or ICMP payloads

Description
The application provides the per-frame control to instruct the MAC to insert the L3 checksums for TCP, UDP and ICMP packets. When automatic checksum insertion is enabled and the input packet is an IPv6 packet without the TCP, UDP or ICMP payload, then the MAC may incorrectly insert a checksum into the packet. For IPv6 packets without a TCP, UDP or ICMP payload, the MAC core considers the next header (NH) field as the extension header and continues to parse the extension header. Sometimes, the payload data in such packets matches the NH field for TCP, UDP or ICMP and, as a result, the MAC core inserts a checksum.

Workaround
When the IPv6 packets have a TCP, UDP or ICMP payload, enable checksum insertion for transmit frames, or bypass checksum insertion by using the CIC (checksum insertion control) bits in TDES0 (bits 23:22).

2.16.2 The Ethernet MAC processes invalid extension headers in the received IPv6 frames

Description
In IPv6 frames, there can be zero or some extension headers preceding the actual IP payload. The Ethernet MAC processes the following extension headers defined in the IPv6 protocol: Hop-by-Hop Options header, Routing header and Destination Options header.
All extension headers, except the Hop-by-Hop extension header, can be present multiple times and in any order before the actual IP payload. The Hop-by-Hop extension header, if present, has to come immediately after the IPv6’s main header.

The Ethernet MAC processes all (valid or invalid) extension headers including the Hop-by-Hop extension headers that are present after the first extension header. For this reason, the GMAC core will accept IPv6 frames with invalid Hop-by-Hop extension headers. As a consequence, it will accept any IP payload as valid IPv6 frames with TCP, UDP or ICMP payload, and then incorrectly update the Receive status of the corresponding frame.

**Workaround**

None.

### 2.16.3 MAC stuck in the Idle state on receiving the TxFIFO flush command exactly 1 clock cycle after a transmission completes

**Description**

When the software issues a TxFIFO flush command, the transfer of frame data stops (even in the middle of a frame transfer). The TxFIFO read controller goes into the Idle state (TFRS=00 in ETH_MACDBGR) and then resumes its normal operation.

However, if the TxFIFO read controller receives the TxFIFO flush command exactly one clock cycle after receiving the status from the MAC, the controller remains stuck in the Idle state and stops transmitting frames from the TxFIFO. The system can recover from this state only with a reset (e.g. a soft reset).

**Workaround**

Do not use the TxFIFO flush feature.

If TXFIFO flush is really needed, wait until the TxFIFO is empty prior to using the TxFIFO flush command.

### 2.16.4 Transmit frame data corruption

Frame data corrupted when the TxFIFO is repeatedly transitioning from non-empty to empty and then back to non-empty.

**Description**

Frame data may get corrupted when the TxFIFO is repeatedly transitioning from non-empty to empty for a very short period, and then from empty to non-empty, without causing an underflow.

This transitioning from non-empty to empty and back to non-empty happens when the rate at which the data is being written to the TxFIFO is almost equal to or a little less than the rate at which the data is being read.

This corruption cannot be detected by the receiver when the CRC is inserted by the MAC, as the corrupted data is used for the CRC computation.

**Workaround**

Use the Store-and-Forward mode: TSF=1 (bit 21 in ETH_DMAOMR). In this mode, the data is transmitted only when the whole packet is available in the TxFIFO.
2.16.5 Successive write operations to the same register might not be fully taken into account

Description

A write to a register might not be fully taken into account if a previous write to the same register is performed within a time period of four TX_CLK/RX_CLK clock cycles. When this error occurs, reading the register returns the most recently written value, but the Ethernet MAC continues to operate as if the latest write operation never occurred.

See Table 6: Impacted registers and bits for the registers and bits impacted by this limitation.

Table 6. Impacted registers and bits

<table>
<thead>
<tr>
<th>Register name</th>
<th>Bit number</th>
<th>Bit name</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMA registers</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ETH_DMABMR</td>
<td>7</td>
<td>EDFE</td>
</tr>
<tr>
<td>ETH_DMAOMR</td>
<td>26</td>
<td>DTCEFD</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>RSF</td>
</tr>
<tr>
<td></td>
<td>20</td>
<td>FTF</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>FEF</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>FUGF</td>
</tr>
<tr>
<td></td>
<td>4:3</td>
<td>RTC</td>
</tr>
<tr>
<td>GMAC registers</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ETH_MACCR</td>
<td>25</td>
<td>CSTF</td>
</tr>
<tr>
<td></td>
<td>23</td>
<td>WD</td>
</tr>
<tr>
<td></td>
<td>22</td>
<td>JD</td>
</tr>
<tr>
<td></td>
<td>19:17</td>
<td>IFG</td>
</tr>
<tr>
<td></td>
<td>16</td>
<td>CSD</td>
</tr>
<tr>
<td></td>
<td>14</td>
<td>FES</td>
</tr>
<tr>
<td></td>
<td>13</td>
<td>ROD</td>
</tr>
<tr>
<td></td>
<td>12</td>
<td>LM</td>
</tr>
<tr>
<td></td>
<td>11</td>
<td>DM</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>IPCO</td>
</tr>
<tr>
<td></td>
<td>9</td>
<td>RD</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>APCS</td>
</tr>
<tr>
<td></td>
<td>6:5</td>
<td>BL</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>DC</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>TE</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>RE</td>
</tr>
<tr>
<td>ETH_MACFFR</td>
<td></td>
<td>MAC frame filter register</td>
</tr>
<tr>
<td>ETH_MACHTHIR</td>
<td>31:0</td>
<td>Hash Table High Register</td>
</tr>
</tbody>
</table>
### Table 6. Impacted registers and bits (continued)

<table>
<thead>
<tr>
<th>Register name</th>
<th>Bit number</th>
<th>Bit name</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETH_MACHTLR</td>
<td>31:0</td>
<td>Hash Table Low Register</td>
</tr>
<tr>
<td>ETH_MACFCR</td>
<td>31:16</td>
<td>PT</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>ZQPD</td>
</tr>
<tr>
<td></td>
<td>5:4</td>
<td>PLT</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>UPFD</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>RFCE</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>TFCE</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>FCB/BPA</td>
</tr>
<tr>
<td>ETH_MACVLANTR</td>
<td>16</td>
<td>VLANTC</td>
</tr>
<tr>
<td></td>
<td>15:0</td>
<td>VLANTI</td>
</tr>
<tr>
<td>ETH_MACRWUFFR</td>
<td>-</td>
<td>all remote wakeup registers</td>
</tr>
<tr>
<td>ETH_MACPMTCR</td>
<td>31</td>
<td>WFFRPR</td>
</tr>
<tr>
<td></td>
<td>9</td>
<td>GU</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>WFE</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>MPE</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>PD</td>
</tr>
<tr>
<td>ETH_MACA0HR</td>
<td>-</td>
<td>MAC address 0 high register</td>
</tr>
<tr>
<td>ETH_MACA0LR</td>
<td>-</td>
<td>MAC address 0 low register</td>
</tr>
<tr>
<td>ETH_MACA1HR</td>
<td>-</td>
<td>MAC address 1 high register</td>
</tr>
<tr>
<td>ETH_MACA1LR</td>
<td>-</td>
<td>MAC address 1 low register</td>
</tr>
<tr>
<td>ETH_MACA2HR</td>
<td>-</td>
<td>MAC address 2 high register</td>
</tr>
<tr>
<td>ETH_MACA2LR</td>
<td>-</td>
<td>MAC address 2 low register</td>
</tr>
<tr>
<td>ETH_MACA3HR</td>
<td>-</td>
<td>MAC address 3 high register</td>
</tr>
<tr>
<td>ETH_MACA3LR</td>
<td>-</td>
<td>MAC address 3 low register</td>
</tr>
</tbody>
</table>

IEEE 1588 time stamp registers
### Workaround

Two workarounds could be applicable:

- Ensure a delay of four TX_CLK/RX_CLK clock cycles between the successive write operations to the same register.
- Make several successive write operations without delay, then read the register when all the operations are complete, and finally reprogram it after a delay of four TX_CLK/RX_CLK clock cycles.

<table>
<thead>
<tr>
<th>Register name</th>
<th>Bit number</th>
<th>Bit name</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETH_PTPTSCR</td>
<td>18</td>
<td>TSPFMAE</td>
</tr>
<tr>
<td></td>
<td>17:16</td>
<td>TSCNT</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>TSSMRME</td>
</tr>
<tr>
<td></td>
<td>14</td>
<td>TSSEMME</td>
</tr>
<tr>
<td></td>
<td>13</td>
<td>TSSIPV4FE</td>
</tr>
<tr>
<td></td>
<td>12</td>
<td>TSSIPV6FE</td>
</tr>
<tr>
<td></td>
<td>11</td>
<td>TSSPTPOEFM</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>TSPTPPSV2E</td>
</tr>
<tr>
<td></td>
<td>9</td>
<td>TSSSR</td>
</tr>
<tr>
<td></td>
<td>8</td>
<td>TSSARFE</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>TSARU</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>TSSTU</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>TSSTI</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>TSFCU</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>TSE</td>
</tr>
</tbody>
</table>
# Revision history

Table 7. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>11-Feb-2013</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td>25-Feb-2013</td>
<td>2</td>
<td>Document converted to new template. Added Section 2.11.4: Corruption of data read from the FMC</td>
</tr>
<tr>
<td>26-Apr-2013</td>
<td>3</td>
<td>Added Silicon revision Y. Removed the reference to 'Cortex-M4F' in the whole document. Updated Section 2.11.1: Dummy read cycles inserted when reading synchronous memories. Added Section 2.1.3: Wakeup sequence from Standby mode when using more than one wakeup source, Section 2.10.5: Successive write operations to the same register might not be fully taken into account and Section 2.8.3: FSMC NOR Flash/PSRAM controller asynchronous access on bank 2 to 4 when bank 1 is in synchronous mode (CBURSTRW bit is set). Removed limitation 2.10.3 SDIO clock divider BYPASS mode may not work properly. Updated Section 2.12.5: No underrun detection with wrong data transmission.</td>
</tr>
<tr>
<td>19-Sep-2013</td>
<td>4</td>
<td>Added Section 2.8.1: bxCAN time triggered communication mode not supported. Added STM32F429xx and STM32F439xx devices. Removed FSMC limitations. Added Section 2.4.5: Both SDA and SCL maximum rise time (tR) violated when VDD_I2C bus higher than ((VDD+0.3) / 0.7) V. Updated Section 2.11.5: Interruption of CPU read burst access to an end of SDRAM row. Added Section 2.11.1: Dummy read cycles inserted when reading synchronous memories, Section 2.11.2: FMC synchronous mode and NWAIT signal disabled, Section 2.11.3: Read access to a non-initialized FMC_SDRAM bank, Section 2.11.4: Corruption of data read from the FMC, Section 2.11.5: Interruption of CPU read burst access to an end of SDRAM row, Section 2.11.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set) and Section 2.11.7: FMC dynamic and static bank switching. Added Figure 1: TFBGA216 top package view, Figure 2: WLCSP143 top package view, and Figure 3: LQFP208 top package view.</td>
</tr>
<tr>
<td>23-Sep-2013</td>
<td>5</td>
<td>Updated workaround in Section 2.11.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set).</td>
</tr>
</tbody>
</table>
### Table 7. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>09-Jan-2014</td>
<td>6</td>
<td>Added silicon revision 1.                                                                                                                                  &lt;br&gt;Added STM32F429xE, STM32F427Ax, STM32F437Ax, STM32F429Ax, and STM32F439Ax part numbers. &lt;br&gt;Removed mention of limitation fix in Section 2.1.8: Over-drive and Under-drive modes unavailability, Section 2.11.4: Corruption of data read from the FMC and Section 2.11.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set). Updated Section 2.11.7: FMC dynamic and static bank switching to indicate the limitation will be fixed in next silicon revision.</td>
</tr>
<tr>
<td>05-May-2014</td>
<td>7</td>
<td>Added silicon revision 3.                                                                                                                                  &lt;br&gt;Added Section 1.2: VDIV or VSQRT instructions might not complete correctly when very short ISRs are used. &lt;br&gt;Added Section 2.1.9: Operating voltage extension down to 1.7 V in the whole temperature range, Section 2.11.8: NAND/PCCard transaction and Wait timing, Section 2.11.9: Data corruption during burst read from FMC synchronous memory, and Section 2.11.10: Missed burst write transaction on multiplexed PSRAM. Moved all device marking schematics to datasheets.</td>
</tr>
<tr>
<td>20-Jun-2014</td>
<td>8</td>
<td>Added Section 2.1.10: PA12 GPIO limitations, Section 2.11.11: FMC NOR/PSRAM controller write protocol violation and Section 2.11.12: FMC NOR/PSRAM controller bank switch with different BUSTURN durations.</td>
</tr>
<tr>
<td>03-Oct-2014</td>
<td>9</td>
<td>Updated FMC NOR/PSRAM controller write protocol violation limitation and FMC synchronous mode and NWAIT signal disabled limitations in Table 4: Summary of silicon limitations. Updated Section 2.1.10: PA12 GPIO limitations. Added Section 2.8.1: bxCAN time triggered communication mode not supported.</td>
</tr>
<tr>
<td>Date</td>
<td>Revision</td>
<td>Changes</td>
</tr>
<tr>
<td>------------</td>
<td>----------</td>
<td>---------</td>
</tr>
</tbody>
</table>
| 02-Nov-2016 | 10       | Added workaround in Section 2.1.6: Delay after an RCC peripheral clock enabling. Added Section 2.1.11: Data cache might be corrupted during Flash read-while-write operation. Added RTC limitations:  
  - Section 2.3.1: Spurious tamper detection when disabling the tamper channel  
  - Section 2.3.2: Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode  
  - Section 2.3.3: RTC calendar registers are not locked properly. Updated limitation description in Section 2.4.2: Start cannot be generated after a misplaced Stop. Added Section 2.4.6: Spurious Bus Error detection in Master mode. Added SPI limitations:  
  - Section 2.5.1: Wrong CRC calculation when the polynomial is even  
  - Section 2.5.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback  
  - Section 2.5.3: Wrong CRC transmitted in Master mode with delayed SCK feedback  
  - Section 2.5.4: BSY bit may stay high at the end of a data transfer in Slave mode Added Section 2.6.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback in Section 2.6: I2S peripheral limitations. Added FMC limitations: Section 2.11.13: Wrong data read from a busy NAND memory and Section 2.11.14: Missed clocks with continuous clock feature enabled. |
| 20-Apr-2017 | 11       | Updated:  
  - Table 2: Device variants  
  - Table 3: Summary of device limitations  
  - Section 2.2.10: PA12 GPIO limitations  
  - Section 2.3.4: Corruption of data read from the FMC  
  - Section 2.3.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set)  
  - Section 2.3.7: FMC dynamic and static bank switching Added:  
  - Section 2.3.15: SDRAM bank address corruption upon an interruption of CPU read burst access |
| 31-Jul-2018 | 12       | Updated:  
  - Table 2: Device variants  
  - Table 3: Summary of device limitations  
  - Section 2.10.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback |
## Table 7. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>25-Feb-2019</td>
<td>13</td>
<td>Updated device marking and REV_ID Table 2: Device variants. Removed revision 4 in Table 3: Summary of device limitations. Change revision 4 to revision 5 and B in Section 2.3.4: Corruption of data read from the FMC, Section 2.3.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set) and Section 2.3.7: FMC dynamic and static bank switching.</td>
</tr>
<tr>
<td>09-Jan-2020</td>
<td>14</td>
<td>Renamed Ethernet MAC peripheral into ETH and RTC into RTC and TAMP. Added Possible delay in backup domain protection disabling/enabling after programming the DBP bit, Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_FS registers and Transmit data FIFO is corrupted when a write sequence to the FIFO is interrupted with accesses to certain OTG_HS registers.</td>
</tr>
</tbody>
</table>