

## STM32WBA5xxx device errata

## Applicability

This document applies to the part numbers of STM32WBA5xxx devices and the device variants as stated in this page. It gives a summary and a description of the device errata, with respect to the device datasheet and reference manual RM0493. Deviation of the real device behavior from the intended device behavior is considered to be a device limitation. Deviation of the description in the reference manual or the datasheet from the intended device behavior is considered to be a documentation erratum. The term “*errata*” applies both to limitations and documentation errata.

**Table 1. Device summary**

| Reference    | Part numbers                                                                                                                                                           |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM32WBA5xxx | STM32WBA52CE, STM32WBA52CG, STM32WBA52KE, STM32WBA52KG, STM32WBA54KG, STM32WBA54KE, STM32WBA54CG, STM32WBA54CE, STM32WBA55CG, STM32WBA55CE, STM32WBA55UG, STM32WBA55UE |

**Table 2. Device variants**

| Reference    | Silicon revision codes        |                       |
|--------------|-------------------------------|-----------------------|
|              | Device marking <sup>(1)</sup> | REV_ID <sup>(2)</sup> |
| STM32WBA5xxx | A                             | 0x1000                |
|              | B                             | 0x2000                |

1. Refer to the device datasheet for how to identify this code on different types of package.

2. REV\_ID[15:0] bitfield of DBGMCU\_IDCODE register.

## 1 Summary of device errata

The following table gives a quick reference to the STM32WBA5xxx device limitations and their status:

- A** Limitation applicable. Workaround available
- N** Limitation applicable. No workaround available
- P** Limitation applicable. Partial workaround available
- Limitation not applicable.

Applicability of a workaround may depend on specific conditions of target application. Adoption of a workaround may cause restrictions to target application. Workaround for a limitation is deemed partial if it only reduces the rate of occurrence and/or consequences of the limitation, or if it is fully effective for only a subset of instances on the device or in only a subset of operating modes, of the function concerned.

**Table 3. Summary of device limitations**

| Function | Section | Limitation                                                                                 | Status |        |
|----------|---------|--------------------------------------------------------------------------------------------|--------|--------|
|          |         |                                                                                            | Rev. A | Rev. B |
| Core     | 2.1.1   | Access permission faults are prioritized over unaligned device memory faults               | N      | N      |
|          | 2.1.2   | Incorrect SYST_CALIB register value                                                        | A      | -      |
| System   | 2.2.1   | WWDG bus clock not enabled when hardware window watchdog is selected by WWDG_SW option bit | A      | -      |
|          | 2.2.2   | Extra delay required before changing LSI1 division ratio                                   | A      | -      |
|          | 2.2.3   | SYSCLK may not reach the PLL1 frequency when step switch is enabled                        | A      | -      |
|          | 2.2.4   | Spurious deactivation of HSE when HSI is selected as system clock source                   | N      | -      |
|          | 2.2.5   | LSI1 oscillator wrongly enabled when HSE32 is selected as RTC kernel clock                 | N      | -      |
|          | 2.2.6   | LSI1 oscillator does not automatically start when selected as RTC kernel clock             | A      | -      |
|          | 2.2.7   | When IWDG is active LSI1 oscillator is disabled by a backup domain reset                   | A      | -      |
|          | 2.2.8   | A DMA transfer from the flash memory to SRAM may fail                                      | P      | -      |
|          | 2.2.9   | Incorrect hardware sequence of waking up from Stop mode                                    | A      | -      |
|          | 2.2.10  | LSE crystal oscillator may be disturbed by transitions on PC13                             | N      | N      |
|          | 2.2.11  | Device-specific authentication ID is not accessible in RDP Level 0                         | A      | A      |
|          | 2.2.12  | HSI16 clock cannot be stopped when used as kernel clock by ADC4                            | A      | -      |
|          | 2.2.13  | LSECSSD is not cleared by clearing LSECSSON                                                | P      | -      |
|          | 2.2.14  | System stuck in Stop mode when HSI is selected as system clock source                      | A      | -      |
|          | 2.2.15  | Accessing ICACHE after exiting from Stop 1 mode may lead to a HardFault                    | A      | -      |
|          | 2.2.16  | SFI not implemented                                                                        | N      | -      |
|          | 2.2.17  | HSEPRE cannot be changed while HSE is set as system clock or PLL source                    | A      | A      |
|          | 2.2.18  | RCC audio synchronization registers cannot be updated while the counter is enabled         | -      | A      |
|          | 2.2.19  | Bit LPWRRSTF of RCC_CSR can always be read                                                 | N      | N      |
|          | 2.2.20  | Glitches on PA2 and PA7 in retention Standby mode                                          | A      | A      |

| Function     | Section | Limitation                                                                                             | Status |        |
|--------------|---------|--------------------------------------------------------------------------------------------------------|--------|--------|
|              |         |                                                                                                        | Rev. A | Rev. B |
| System       | 2.2.21  | ICACHE clock requires register RCC_AHB1ENR to have a non-zero value                                    | A      | A      |
|              | 2.2.22  | Reset can cause the system to get stuck in Standby mode                                                | N      | N      |
|              | 2.2.23  | RTC clocked by LSI stops working when a reset is triggered from the NRST pad                           | A      | A      |
|              | 2.2.24  | Incorrect read of audio synchronization registers RCC_ASCNTR and RCC_ASCAR                             | -      | A      |
|              | 2.2.25  | Fast-mode Plus cannot be activated using SYSCFG_CFGR1 register                                         | N      | N      |
|              | 2.2.26  | Longer HSE32 stabilization time when the clock is stopped for a time between 2 and 5 ms                | A      | A      |
|              | 2.2.27  | ICACHE fails after exiting Stop mode                                                                   | A      | A      |
|              | 2.2.28  | No security gating is applied to MCO on PA8 when AF0 is selected                                       | N      | N      |
|              | 2.2.29  | System cannot enter LPMODE if RCC_CFGR2.HPRE is not equal to 0                                         | A      | A      |
|              | 2.2.30  | LSE in bypass mode may not be functional                                                               | N      | N      |
| Radio system | 2.3.1   | Bluetooth® LE frequency deviation                                                                      | P      | P      |
|              | 2.3.2   | Bluetooth® LE radio system is not FCC EMC-compliant for output powers higher than +7.5 dBm             | P      | -      |
|              | 2.3.3   | Nonlinear behavior of Bluetooth® LE RSSI reporting                                                     | N      | N      |
| GPIO         | 2.4.1   | PA0 does not work when configured as EVENTOUT                                                          | N      | -      |
| ADC          | 2.5.1   | ADC clock request is active after reset                                                                | A      | -      |
| TIM          | 2.8.1   | Unexpected PWM output when using ocref_clr                                                             | N      | N      |
| LPTIM        | 2.9.1   | Device may remain stuck in LPTIM interrupt when entering Stop mode                                     | A      | A      |
|              | 2.9.2   | ARRM and CMPM flags are not set when APB clock is slower than kernel clock                             | A      | A      |
|              | 2.9.3   | Interrupt status flag is cleared by hardware upon writing its corresponding bit in LPTIM_DIER register | N      | N      |
|              | 2.9.4   | Overcapture stops working when CCxOF flag is cleared in some specific conditions                       | P      | -      |
| RTC and TAMP | 2.10.1  | Alarm flag may be repeatedly set when the core is stopped in debug                                     | N      | N      |
|              | 2.10.2  | RTC wrong calendar read value through shadow registers                                                 | A      | A      |
|              | 2.10.3  | TAMP active tamper prescaler ATCKSEL[3] is not supported                                               | N      | -      |
| I2C          | 2.11.1  | Wrong data sampling when data setup time ( $t_{SU;DAT}$ ) is shorter than one I2C kernel clock period  | P      | P      |
|              | 2.11.2  | Spurious bus error detection in controller mode                                                        | A      | A      |
|              | 2.11.3  | SDA held low upon SMBus timeout expiry in target mode                                                  | A      | -      |
| USART        | 2.12.1  | Wrong data received in smartcard mode and 0.5 stop bit configuration                                   | A      | -      |
|              | 2.12.2  | Wrong data received by SPI slave receiver in autonomous mode with CPOL = 1                             | A      | A      |
|              | 2.12.3  | Received data may be corrupted upon clearing the ABREN bit                                             | A      | A      |
|              | 2.12.4  | Noise error flag set while ONEBIT is set                                                               | N      | N      |
| LPUART       | 2.13.1  | Possible LPUART transmitter issue when using low BRR[15:0] value                                       | P      | P      |
| SPI          | 2.14.1  | RDY output failure at high serial clock frequency                                                      | N      | N      |
|              | 2.14.2  | Truncation of SPI output signals after EOT event                                                       | A      | -      |
|              | 2.14.3  | TIFRE flag wrongly set in slave PCM long frame mode if FIXCH = 1                                       | N      | -      |

| Function | Section | Limitation                                              | Status |        |
|----------|---------|---------------------------------------------------------|--------|--------|
|          |         |                                                         | Rev. A | Rev. B |
| SPI      | 2.14.4  | TIFRE flag never set in slave PCM/I2S mode if FIXCH = 0 | N      | -      |

The following table gives a quick reference to the documentation errata.

**Table 4. Summary of device documentation errata**

| Function     | Section | Documentation erratum                                                                                                     |
|--------------|---------|---------------------------------------------------------------------------------------------------------------------------|
| Radio system | 2.3.4   | HSE overconsumption for radio                                                                                             |
| TSC          | 2.6.1   | Inhibited acquisition in short transfer phase configuration                                                               |
| SAES         | 2.7.1   | Data transfer from TAMP_BKPxR to key registers must be done only in ascending order when KEYSEL[2:0] is set to 010 or 100 |

## 2 Description of device errata

The following sections describe the errata of the applicable devices and provide a workaround where available. They are grouped by device functions.

The applicable devices are based on Arm® Cortex® core.



**Note:** *Arm and Cortex are registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere.*

*The Arm word and logo are trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved.*

### 2.1 Core

Reference manual and errata notice for the Arm® Cortex®-M33 core revision r0p1 is available from <http://infocenter.arm.com>.

#### 2.1.1 Access permission faults are prioritized over unaligned device memory faults

##### Description

A load or store which causes an unaligned access to device memory results in an UNALIGNED UsageFault exception. However, if the region is not accessible because of the MPU access permissions (as specified in MPU\_RBAR.AP), then the resulting MemManage fault is prioritized over the UsageFault.

The failure occurs when the MPU is enabled and:

- A load/store access occurs to an address which is not aligned to the data type specified in the instruction.
- The memory access hits one region only.
- The region attributes (specified in the MAIR register) mark the location as device memory.
- The region access permissions prevent the access (that is, unprivileged or write not allowed).

The MemManage fault caused by the access permission violation is prioritized over the UNALIGNED UsageFault exception because of the memory attributes.

##### Workaround

None. However, it is expected that no existing software is relying on this behavior since it was permitted in Armv7-M.

#### 2.1.2 Incorrect SYST\_CALIB register value

##### Description

The Arm® Cortex®-M33 SysTick calibration value defined in the SYST\_CALIB register is incorrect. For example, a 1 MHz reference clock does not give a 10 ms clock period.

##### Workaround

Set the SysTick counter by software according to the system clock frequency.

## 2.2 System

#### 2.2.1 WWDG bus clock not enabled when hardware window watchdog is selected by WWDG\_SW option bit

##### Description

Upon power-on with the WWDG\_SW option bit at 0, the device hardware selects the window watchdog WWDG and it is expected to unconditionally enable the WWDG bus clock, through setting the WWDGEN bit of the RCC\_APB1ENR1 register.

However, until the software performs a write access to an RCC register, the WWDGEN bit remains low and the WWDG bus clock disabled.

#### Workaround

Write one of the RCC registers. For example, write 0x0000 0000 to RCC\_CIER.

*Note:*

*The instant of writing defines the start of the WWDG countdown.*

### 2.2.2

#### Extra delay required before changing LSI1 division ratio

##### Description

The LSI1 clock division (by 1 or by 128) can normally be changed through the LSI1PREDIV bit of the RCC\_BDCR1 register when the LSI1 oscillator is stopped, that is, whenever the LSI1ON and LSI1RDY bits are both low.

However, if the LSI1PREDIV bit value is changed immediately after the LSI1RDY bit goes low, the new value of the LSI1PREDIV bit is ignored and the LSI1 frequency remains unchanged upon turning the LSI1 oscillator back on.

##### Workaround

After the LSI1RDY bit goes low, leave at least a half LSI1 clock cycle (at 32 KHz) of extra delay before changing the LSI1PREDIV bit value.

### 2.2.3

#### SYSCLK may not reach the PLL1 frequency when step switch is enabled

##### Description

The step switch of the SYSCLK to PLL1 is controlled through the PLL1RCLKPRE and PLL1RCLKPRESTEP bits. When enabled, then instead of instantly switching to the PLL1 frequency, the SYSCLK frequency increases progressively, in two or three intermediate frequency steps.

It occurs that at the end of the switch process, SYSCLK does not reach the PLL1 frequency but remains at one of the intermediate frequency steps (for example 44.45 MHz if PLLR is set to 100 MHz and a two-step division is applied).

##### Workaround

Set the PLL1RCLKPRE bit of RCC\_PLL1CFGR twice in the following cases:

- at each startup (after system reset)
- before switching the system clock source from PLL1 to any other source
- when PLL1R uses the system clock before entering Stop mode

### 2.2.4

#### Spurious deactivation of HSE when HSI is selected as system clock source

##### Description

With HSE active, switching the system clock source from any other source to HSI, spuriously deactivates HSE (HSEON = 0 in the RCC\_CR register) unless it has been requested by STRADIOCLKON of RCC\_RADIOENR.

##### Workaround

None.

### 2.2.5

#### LSI1 oscillator wrongly enabled when HSE32 is selected as RTC kernel clock

##### Description

When HSE32 is selected as RTC kernel clock source, LSI1 is forced active and cannot be disabled.

**Workaround**

None.

**2.2.6 LSI1 oscillator does not automatically start when selected as RTC kernel clock****Description**

Selecting LSI1 as RTC kernel clock source (RTCSEL[1:0] = 10 in RCC\_BDCR1 register) fails to automatically start the LSI1 oscillator.

**Workaround**

Enable the LSI1 oscillator (set the LSI1ON bit of the RCC\_BDCR1 register) before selecting LSI1 as RTC kernel clock.

**2.2.7 When IWDG is active LSI1 oscillator is disabled by a backup domain reset****Description**

As long as IWDG is active, the device hardware is expected to keep the LSI1 oscillator active and the LSI1RDY flag high until the next system reset.

However, the backup domain reset (by setting the BDRST bit of the RCC\_BDCR1 register) unduly stops the LSI1 oscillator and clears the LSI1RDY flag of RCC\_BDCR1.

**Workaround**

Enable again the LSI1 oscillator after a backup domain reset.

**2.2.8 A DMA transfer from the flash memory to SRAM may fail****Description**

A DMA transfer from flash memory to SRAM may fail. The failure rate depends on the source and destination ports, on the setting of the flash memory wait states, and on the system clock frequency.

**Workaround**

To avoid incorrect results, invalidate the internal cache before starting a data transfer from flash memory to SRAM. To do this, apply the following sequence:

1. Set up a DMA channel to an unused flash memory location, and start reading from this channel:

```
HAL_DMA_Start(&hdma_dummy, (uint32_t)SRCBuffer_in_FLASH, (uint32_t)destBuffer_dummy, (BUFFER_SIZE * 2));
```

2. Then start transferring the data to the desired location. Ensure that the dummy transfer starts earlier and ends later than the desired transfer, so that the dummy transfer is active for the entire duration of the desired data transfer:

```
HAL_DMA_Start(&hdma_real, (uint32_t)SRCBuffer_in_FLASH, (uint32_t)destBuffer, BUFFER_SIZE);
```

**2.2.9 Incorrect hardware sequence of waking up from Stop mode****Description**

The hardware wake-up sequence may take some time to correctly restart the device: the STOPF flag of the PWR\_SR register and the clock settings are correct 25 SYSCLK clock cycles after the wake-up from Stop mode.

**Workaround**

After WFI, wait for at least 25 SYSCLK clock cycles before reading or modifying any register.

## 2.2.10 LSE crystal oscillator may be disturbed by transitions on PC13

### Description

On UFQFPN packages, the LSE crystal oscillator clock frequency can be incorrect when PC13 is toggling in input or output (for example when used for RTC\_OUT1).

The external clock input (LSE bypass) is not impacted by this limitation.

The WLCSP and UFBGA packages are not impacted by this limitation.

### Workaround

None.

Avoid toggling PC13 when LSE is used on UFQFPN packages.

## 2.2.11 Device-specific authentication ID is not accessible in RDP Level 0

### Description

The AUTH\_ID bitfield of the DBGMCU\_DBG\_AUTH\_DEVICE register is not accessible in RDP Level 0. The read value is always 0. Therefore, this bitfield cannot be used to discriminate between different devices.

### Workaround

Increase the RDP to Level 1 before reading the device-specific authentication ID. Then, decrease the RDP back to Level 0.

## 2.2.12 HSI16 clock cannot be stopped when used as kernel clock by ADC4

### Description

Once selected as kernel clock source for the ADC4 peripheral, the HSI16 clock can no longer be disabled using the HSION bit of the RCC\_CR register. This is due to the fact that ADC4 requests its kernel clock by default after reset. When the device enters Stop 0 or Stop 1 mode, the kernel clock HSI16 remains enabled, which leads to an overconsumption in this mode.

### Workaround

Before disabling the HSI16 clock, configure ADCSEL[2:0] to HCLK:

- If ADC4 is not used during Stop mode:
  1. Before entering Stop 0 or Stop 1 mode, configure the ADCSEL[2:0] bitfield to HCLK.
  2. Upon Stop mode exit, restore the kernel clock (HSI16) using the ADCSEL[2:0] bitfield.
- If ADC4 is used during Stop mode:  
Before entering Stop 0 or Stop 1 mode, simply configure the ADCSEL[2:0] bitfield to use HSI16 as kernel clock. ADC4 requests its kernel clock when it needs it.

## 2.2.13 LSECSSD is not cleared by clearing LSECSSON

### Description

LSECSSD flag set in of the RCC\_BDCR1 register indicates that a clock security issue occurred. The software must then clear the LSECSSON bit, which in turns clears LSECSSD. However, until a backup domain reset occurs, the LSECSSD flag remains set.

### Workaround

Set the BDRST bit of RCC\_BDCR1 to reset LSECSSD.

## 2.2.14 System stuck in Stop mode when HSI is selected as system clock source

### Description

When HSI is selected as system clock source and the device is in Stop mode, the device may not react correctly to a wake-up signal, and the system may remain in Stop mode.

### Workaround

Use HSE as system clock source when entering Stop mode.

## 2.2.15 Accessing ICACHE after exiting from Stop 1 mode may lead to a HardFault

### Description

ICACHE RAM is switched off (ICRAMPDS set in PWR\_CR2 register) when the device enters Stop 1 mode. Attempting to access ICACHE just after exiting from Stop 1 exit may lead to a HardFault error.

### Workaround

Disable ICACHE memory before entering Stop 1 mode and enable it again after exiting Stop 1 mode.

## 2.2.16 SFI not implemented

### Description

The secure firmware install (SFI) is not available.

### Workaround

None.

## 2.2.17 HSEPRE cannot be changed while HSE is set as system clock or PLL source

### Description

The clock divider may produce glitches if changed while HSE is running.

### Workaround

Set the system clock temporarily to HSI, then change the HSEPRE setting of the divider.

## 2.2.18 RCC audio synchronization registers cannot be updated while the counter is enabled

### Description

The compare register ASCOR cannot be used when the synchronization has started.

### Workaround

For writing, CEN should be set to zero leading to a reset of registers, including the free running counter.

## 2.2.19 Bit LPWRRSTF of RCC\_CSR can always be read

### Description

Bit LPWRRSTF of RCC\_CSR can be always read regardless of the privilege level set in the RCC\_PRIVCFGR register.

### Workaround

None

## 2.2.20 Glitches on PA2 and PA7 in retention Standby mode

### Description

When coming into or coming out of Standby mode with retention, PA2 and PA7 may show signal glitches. These glitches affect all the alternate functions available on PA2 and PA7 like ADC, USART, I2C, GPIO, TAMP, etc.

### Workaround

Discard the IO retention feature, and force the pull-down on these two signals.

## 2.2.21 ICACHE clock requires register RCC\_AHB1ENR to have a non-zero value

### Description

ICACHE can be configured to perform an address remap to SRAM.

The ICACHE clock is disabled when all the bits of the RCC\_AHB1ENR register are at zero.

A deadlock can occur when:

- code and data are stored in SRAM2,
- ICACHE is configured to remap the addresses 0x0A00/0x0E00 to 0x2000/0x3000,
- all the register RCC\_AHB1ENR bits are at zero, and
- the CPU attempts to reboot from 0x0A00/0x0E00.

The device does not boot.

### Workaround

Ensure that at least one bit of the RCC\_AHB1ENR register is set.

## 2.2.22 Reset can cause the system to get stuck in Standby mode

### Description

If NRESET is activated after a few nanoseconds of an internal standby request, the system may be unable to exit Standby mode, in which case a POR is necessary.

### Workaround

None.

## 2.2.23 RTC clocked by LSI stops working when a reset is triggered from the NRST pad

### Description

An external trigger from the NRST pad resets the LSI1ON, LSI1PREDIV, and RADIOSTSEL bits of the RCC\_BDCR1 register, causing RTC and TAMP to stop functioning.

### Workaround

Use LSE or LSI2 as the clock for RTC.

## 2.2.24 Incorrect read of audio synchronization registers RCC\_ASCNTR and RCC\_ASCAR

### Description

When the system frequency is lower than the audio synchronization frequency, reading the RCC\_ASCAR and RCC\_ASCNTR registers possibly gives out-of-date values.

### Workaround

Repeat the read operation to get the current value.

## 2.2.25 Fast-mode Plus cannot be activated using SYSCFG\_CFGR1 register

### Description

The activation of the Fast-mode Plus mode on GPIO PB3, PA15, PA7, or PA6 by setting the corresponding bit in the SYSCFG\_CFGR1 register is ineffective.

### Workaround

None.

## 2.2.26 Longer HSE32 stabilization time when the clock is stopped for a time between 2 and 5 ms

### Description

When the HSE32 is restarted after having been off within a window of time between 2 and 5 ms, it may be not ready even if the HSERDY bit is set in the RCC\_CR register. This may result in a CPU hard fault, wrong timer counting, or an incorrect behavior of the other peripherals that use the HSE32 clock.

In this case, the HSE32 oscillator stabilization time  $t_{STAB}$  may be increased by 1 ms (360  $\mu$ s typical).

### Workaround

Apply the following measure in applications where the HSE32 clock is stopped for more than 2 ms and less than 5 ms:

1. Before stopping the HSE32 clock, deselect HSE32 for all the peripherals that use this clock as kernel clock:
  - SYSCLK via the SW[1:0] bitfield of the RCC\_CFGR1 register
  - PLL1 via the PLL1SRC[1:0] bitfield of the RCC\_PLL1CFGR register
  - RTC and TAMP via the RTCSEL[1:0] bitfield in the RCC\_BDCR1 register
  - ADC4 via the ADCSEL[2:0] bitfield of the RCC\_CCIPR3 register
  - 2.4 GHz RADIO sleep clock via the RADIOSTSEL[1:0] bitfield of the RCC\_BDCR1 register.
  - 2.4 GHz RADIO baseband kernel clock shall be disabled via the BBCLKEN bitfield of the RCC\_RADIOENR register.
2. Wait until HSERDY is set, then wait for an additional time of 200  $\mu$ s before using HSE32 again for the SYSCLK, PLL1, RTC, TAMP, ADC4, 2.4 GHz RADIO sleep clock, or 2.4 GHz RADIO baseband clock.
3. Keep the HSE clock security disabled, by clearing the HSECSSON bit in the RCC\_CR register.

The above measure does not prevent the 2.4 GHz RADIO to occasionally miss some packets when  $t_{STAB}$  is higher than 360  $\mu$ s and smaller than 1 ms). To prevent this issue for occurring, the 2.4 GHz RADIO wake-up can be anticipated by 600  $\mu$ s.

## 2.2.27 ICACHE fails after exiting Stop mode

### Description

If the ICACHE content is not retained, its content may be invalid after exiting the Stop mode. This may lead to a wrong cache hit.

### Workaround

Apply one of the following measures:

- Retain the ICACHE content.
- Force the invalidation when exiting Stop.

## 2.2.28 No security gating is applied to MCO on PA8 when AF0 is selected

### Description

When GPIO alternate function 0 is selected (AF0), the MCO is output on PA8. Setting the SYSCLKSEC bit of the RCC\_SECCFGR register should make this output secure. Instead, the MCO is still output on PA8.

### Workaround

None.

## 2.2.29 System cannot enter LPMODE if RCC\_CFGR2.HPRE is not equal to 0

### Description

The AHB4 clock can be configured to be equal to or a divided version of SYSCLK using the HPRE bitfield of the RCC\_CFGR2 register.

RCC and PWRCTRL FSMs function with SYSCLK, but PWRCTRL FSM is gated by the synchronization phase of SYSCLK and CK AHB4. The system cannot enter LPMODE if SYSCLK and CK AHB4 have different frequency (which is set by the HPRE bits of the RCC\_CFGR2 register). As a consequence:

- The system stays in Run mode.
- Clocks are stopped like in LPMODE.

### Workaround

Clear the HPRE bitfield of the RCC\_CFGR2 register to remove the CK AHB4 division factor before requesting entry into the LPMODE.

## 2.2.30 LSE in bypass mode may not be functional

### Description

LSE in bypass mode fails on around 1% of produced parts. The failure rate increases with colder temperature.

### Workaround

None.

## 2.3 Radio system

### 2.3.1 Bluetooth® LE frequency deviation

#### Description

The channel 15 and 31 frequencies are slightly out of specification, which can create communication failures.

The fact that the Bluetooth® LE stack handles retries upon failure and the Bluetooth® LE protocol uses channel hopping reduces the impact of such failures.

*Note:* The product still meets the Bluetooth® LE certification requirements.

#### Workaround

When the device plays a critical role in a Bluetooth® LE application, avoid using these channels by issuing the HCI update channel map command HCI\_LE\_SET\_HOST\_CHANNEL\_CLASSIFICATION.

### 2.3.2 Bluetooth® LE radio system is not FCC EMC-compliant for output powers higher than +7.5 dBm

#### Description

The Bluetooth® LE radio system is expected to be EMC-compliant for output powers up to +10 dBm. However, when the output power is higher than +7.5 dBm, the band-edge test on channel 39 fails the FCC certification Part 15.247.

#### Workaround

Use the Cube firmware version V1.1.0 or later to enable the band-edge test on channel 39, to pass the FCC certification.

### 2.3.3 Nonlinear behavior of Bluetooth® LE RSSI reporting

#### Description

The RSSI is linear only in the range [-32 dBm; -70 dBm].

#### Workaround

None.

### 2.3.4 HSE overconsumption for radio

#### Description

The product datasheet indicates an incorrect value for the power consumption when using the HSE clock. The actual value exceeds the indicated value by 200  $\mu$ A, for both Tx and Rx cycles.

#### Workaround

No application workaround is required.

## 2.4 GPIO

### 2.4.1 PA0 does not work when configured as EVENTOUT

#### Description

The PA0 GPIO configured as alternate function AF15 (EVENTOUT) does not signal any events.

#### Workaround

None.

## 2.5 ADC

### 2.5.1 ADC clock request is active after reset

#### Description

After reset (system startup), the ADC requests the kernel clock even if it is not configured nor activated. This creates additional current consumption.

#### Workaround

Apply the following sequence at system startup:

1. Set ADEN bit of ADC\_CR to enable the ADC, and wait a minimum time of two ADC\_CLK cycles.
2. Set the ADDIS bit of ADC\_CR, then wait until ADEN is cleared (it takes six ADC\_CLK cycles).
3. Clear ADVREGEN bit of ADC\_CR to disable the ADC voltage regulator, previously set by setting ADEN bit.

## 2.6 TSC

### 2.6.1 Inhibited acquisition in short transfer phase configuration

#### Description

Some revisions of the reference manual may omit the information that the following configurations of the TSC\_CR register are forbidden:

- The PGPSC[2:0] bitfield set to 000 and the CTPL[3:0] bitfield to 0000 or 0001
- The PGPSC[2:0] bitfield set to 001 and the CTPL[3:0] bitfield to 0000

Failure to respect this restriction leads to an inhibition of the acquisition.  
This is a documentation inaccuracy issue rather than a product limitation.

#### Workaround

No application workaround is required.

## 2.7 SAES

### 2.7.1 Data transfer from TAMP\_BKPxR to key registers must be done only in ascending order when KEYSEL[2:0] is set to 010 or 100

#### Description

The KEYSEL[2:0] bitfield of the SAES\_CR register defines the source of the key information to use in the SAES cryptographic core:

- When KEYSEL[2:0] is set to 010, the boot hardware key (BHK), stored in tamper-resistant secure backup registers, is entirely transferred into the key registers upon a secure application performing a single read of all TAMP\_BKPxR registers ( $x = 0$  to 3 for KEYSIZE = 0,  $x = 0$  to 7 for KEYSIZE = 1).
- When KEYSEL[2:0] is set to 100, the XOR combination of DHUK and BHK is entirely transferred into the key registers upon a secure application performing a single read of all TAMP\_BKPxR registers ( $x = 0$  to 3 for KEYSIZE = 0,  $x = 0$  to 7 for KEYSIZE = 1).

Some revisions of the reference manual may wrongly specify that the read operation can be performed either in ascending or descending order, while it must be performed always in **ascending** order.

This is a documentation issue rather than a product limitation.

#### Workaround

No application workaround is required, provided that the read operation to the TAMP\_BKPxR registers is always done in ascending order.

## 2.8 TIM

### 2.8.1 Unexpected PWM output when using ocref\_clr

#### Description

In combined PWM mode 1, asymmetric PWM mode 1, or asymmetric PWM mode 2, using ocref\_clr can cause the tim\_ocxrefc output to be unexpectedly re-enabled or disabled. This behavior depends on the timing of when ocref\_clr is activated and deactivated.

#### Workaround

None.

## 2.9 LPTIM

### 2.9.1 Device may remain stuck in LPTIM interrupt when entering Stop mode

#### Description

This limitation occurs when disabling the low-power timer (LPTIM).

When the user application clears the ENABLE bit in the LPTIM\_CR register within a small time window around one LPTIM interrupt occurrence, then the LPTIM interrupt signal used to wake up the device from Stop mode may be frozen in active state. Consequently, when trying to enter Stop mode, this limitation prevents the device from entering low-power mode and the firmware remains stuck in the LPTIM interrupt routine.

This limitation applies to all Stop modes and to all instances of the LPTIM. Note that the occurrence of this issue is very low.

### Workaround

In order to disable a low power timer (LPTIMx) peripheral, do not clear its ENABLE bit in its respective LPTIM\_CR register. Instead, reset the whole LPTIMx peripheral via the RCC controller by setting and resetting its respective LPTIMxRST bit in the relevant RCC register.

## 2.9.2 ARRM and CMPM flags are not set when APB clock is slower than kernel clock

### Description

When LPTIM is configured in one shot mode and APB clock is lower than kernel clock, there is a chance that ARRM and CMPM flags are not set at the end of the counting cycle defined by the repetition value REP[7:0]. This issue can only occur when the repetition counter is configured with an odd repetition value.

### Workaround

To avoid this issue, the following formula must be respected:

$$\{\text{ARR, CMP}\} \geq \text{KER\_CLK} / (2 * \text{APB\_CLK})$$

where APB\_CLK is the LPTIM APB clock frequency, and KER\_CLK is the LPTIM kernel clock frequency. ARR and CMP are expressed in decimal value.

**Example:** The following example illustrates a configuration where the issue can occur:

- APB clock source (MSI) = 1 MHz, kernel clock source (HSI) = 16 MHz
- The repetition counter is set with REP[7:0] = 0x3 (odd value)

The above example is subject to issues, unless the user respects:

$$\{\text{CMP, ARR}\} \geq 16 \text{ MHz} / (2 * 1 \text{ MHz})$$

→ ARR must be  $\geq 8$  and CMP must be  $\geq 8$

**Note:**

*REP set to 0x3 means that effective repetition is REP+1 (= 4) but the user must consider the parity of the value loaded in the LPTIM\_RCR register (=3, odd) to assess the risk of issue.*

## 2.9.3 Interrupt status flag is cleared by hardware upon writing its corresponding bit in LPTIM\_DIER register

### Description

When any interrupt bit of the LPTIM\_DIER register is modified, the corresponding flag of the LPTIM\_ISR register is cleared by hardware.

### Workaround

None.

## 2.9.4 Overcapture stops working when CCxOF flag is cleared in some specific conditions

### Description

The overcapture stops working if the CCxOF flag in the LPTIMx\_ISR register is cleared simultaneously with a new input capture event detection, that is, when an input capture pulse is active.

As a result, the LPTIM does not detect anymore overcapture events, no interrupt is generated, and the CCxOF flag is not set.

### Workaround

Disable the corresponding input capture channel (the CCxE bit of the LPTIM\_CCMRx register cleared) immediately after clearing the CCxOF flag, then enable the channel again after a delay that must be equal or greater than the value of (PRESC \* 3) kernel clock cycles, PRESC[2:0] being the clock decimal division factor (1, 2, 4,..128).

## 2.10 RTC and TAMP

### 2.10.1 Alarm flag may be repeatedly set when the core is stopped in debug

#### Description

When the core is stopped in debug mode, the clock is supplied to subsecond RTC alarm downcounter even when the device is configured to stop the RTC in debug.

As a consequence, when the subsecond counter is used for alarm condition (the MASKSS[3:0] bitfield of the RTC\_ALRMASSR and/or RTC\_ALRMBSSR register set to a non-zero value) and the alarm condition is met just before entering a breakpoint or printf, the ALRAF and/or ALRBF flag of the RTC\_SR register is repeatedly set by hardware during the breakpoint or printf, which makes any attempt to clear the flag(s) ineffective.

#### Workaround

None.

### 2.10.2 RTC wrong calendar read value through shadow registers

#### Description

When the BYPSHAD control bit in the RTC\_CR register is cleared, reading the RTC calendar registers (RTC\_SSR, RTC\_TR, and RTC\_DR) may seldom produce incorrect values. This issue occurs because internal timing can cause the asynchronous RTC calendar registers to be copied into their shadow registers during a transition of the asynchronous registers.

Since this copying process occurs every RTC kernel clock cycle, any erroneous value persists for only one RTC kernel clock cycle. The likelihood of this failure is very low and depends on several factors, including:

- RTC software configuration, such as the RTC kernel clock source, asynchronous prescaler factor, and calibration settings.
- APB clock frequency.
- Operating voltage and temperature.
- The timing of the register read operation.

Additionally, process variations may cause timing differences between samples, which can also influence the probability of this failure.

#### Workaround

To eliminate the risk of failure, set the BYPSHAD control bit to 1 (bypassing the shadow registers) and read the registers twice. Then, compare the two readings. If the values differ, repeat the process until matching results are obtained. Refer to the reference manual section *Reading the calendar - When the BYPSHAD control bit is set in the RTC\_CR register (bypass shadow registers)* for more details.

### 2.10.3 TAMP active tamper prescaler ATCKSEL[3] is not supported

#### Description

Bit 3 of the TAMP active tamper prescaler ATCKSEL[3:0] (TAMP\_ATCR1 register) is not supported. As a result, the functionality associated with the value 0xB is not supported.

#### Workaround

None.

## 2.11 I2C

### 2.11.1 Wrong data sampling when data setup time ( $t_{SU;DAT}$ ) is shorter than one I2C kernel clock period

#### Description

The I<sup>2</sup>C-bus specification and user manual specify a minimum data setup time ( $t_{SU;DAT}$ ) as:

- 250 ns in Standard mode
- 100 ns in Fast mode
- 50 ns in Fast mode Plus

The device does not correctly sample the I<sup>2</sup>C-bus SDA line when  $t_{SU;DAT}$  is smaller than one I2C kernel clock (I<sup>2</sup>C-bus peripheral clock) period: the previous SDA value is sampled instead of the current one. This can result in a wrong receipt of target address, data byte, or acknowledge bit.

#### Workaround

Increase the I2C kernel clock frequency to get I2C kernel clock period within the transmitter minimum data setup time. Alternatively, increase transmitter's minimum data setup time. If the transmitter setup time minimum value corresponds to the minimum value provided in the I<sup>2</sup>C-bus standard, the minimum I2CCLK frequencies are as follows:

- In Standard mode, if the transmitter minimum setup time is 250 ns, the I2CCLK frequency must be at least 4 MHz.
- In Fast mode, if the transmitter minimum setup time is 100 ns, the I2CCLK frequency must be at least 10 MHz.
- In Fast-mode Plus, if the transmitter minimum setup time is 50 ns, the I2CCLK frequency must be at least 20 MHz.

### 2.11.2 Spurious bus error detection in controller mode

#### Description

In controller mode, a bus error can be detected spuriously, with the consequence of setting the BERR flag of the I2C\_SR register and generating bus error interrupt if such interrupt is enabled. Detection of bus error has no effect on the I<sup>2</sup>C-bus transfer in controller mode and any such transfer continues normally.

#### Workaround

If a bus error interrupt is generated in controller mode, the BERR flag must be cleared by software. No other action is required and the ongoing transfer can be handled normally.

### 2.11.3 SDA held low upon SMBus timeout expiry in target mode

#### Description

For the target mode, the SMBus specification defines  $t_{TIMEOUT}$  (detect clock low timeout) and  $t_{LOW:SEXT}$  (cumulative clock low extend time) timeouts. When one of them expires while the I2C peripheral in target mode drives SDA low to acknowledge either its address or a data transmitted by the controller, the device is expected to report such an expiry and release the SDA line.

However, although the device duly reports the timeout expiry, it fails to release SDA. This stalls the I<sup>2</sup>C bus and prevents the controller from generating RESTART or STOP condition.

#### Workaround

When a timeout is reported in target mode (TIMEOUT bit of the I2C\_ISR register is set), apply this sequence:

1. Wait until the frame is expected to end.
2. Read the STOPF bit of the I2C\_ISR register. If it is low, reset the I2C kernel by clearing the PE bit of the I2C\_CR1 register.
3. Wait for at least three APB clock cycles before enabling again the I2C peripheral.

## 2.12 USART

### 2.12.1 Wrong data received in smartcard mode and 0.5 stop bit configuration

#### Description

The USART receiver reads wrong data in smartcard mode and 0.5 stop bit configuration.

#### Workaround

Use the 1.5 stop bit configuration.

### 2.12.2 Wrong data received by SPI slave receiver in autonomous mode with CPOL = 1

#### Description

The SPI slave receiver device receives wrong data when all the following conditions are met:

- The USART is used in SPI master transmitter mode
- The autonomous mode is used
- The CPOL bit of the USART\_CR2 register is set

#### Workaround

When the autonomous mode is used, do not set the CPOL bit in USART\_CR2.

### 2.12.3 Received data may be corrupted upon clearing the ABREN bit

#### Description

The USART receiver may miss data or receive corrupted data when the auto baud rate feature is disabled by software (ABREN bit cleared in the USART\_CR2 register) after an auto baud rate detection, while a reception is ongoing.

#### Workaround

Do not clear the ABREN bit.

### 2.12.4 Noise error flag set while ONEBIT is set

#### Description

When the ONEBIT bit is set in the USART\_CR3 register (one sample bit method is used), the noise error (NE) flag must remain cleared. Instead, this flag is set upon noise detection on the START bit.

#### Workaround

None.

*Note:* Having noise on the START bit is contradictory with the fact that the one sample bit method is used in a noise free environment.

## 2.13 LPUART

### 2.13.1 Possible LPUART transmitter issue when using low BRR[15:0] value

#### Description

The LPUART transmitter bit length sequence is not reset between consecutive bytes, which could result in a jitter that cannot be handled by the receiver device. As a result, depending on the receiver device bit sampling sequence, a desynchronization between the LPUART transmitter and the receiver device may occur resulting in data corruption on the receiver side.

This happens when the ratio between the LPUART kernel clock and the baud rate programmed in the LPUART\_BRR register (BRR[15:0]) is not an integer, and is in the three to four range. A typical example is when the 32.768 kHz clock is used as kernel clock and the baud rate is equal to 9600 baud, resulting in a ratio of 3.41.

### Workaround

Apply one of the following measures:

- On the transmitter side, increase the ratio between the LPUART kernel clock and the baud rate. To do so:
  - Increase the LPUART kernel clock frequency, or
  - Decrease the baud rate.
- On the receiver side, generate the baud rate by using a higher frequency and applying oversampling techniques if supported.

## 2.14 SPI

### 2.14.1 RDY output failure at high serial clock frequency

#### Description

When acting as slave with RDY alternate function enabled through setting the RDIM bit of the SPI\_CFG2 register, the device may fail to indicate its *Not ready* status in time through the RDY output signal to suspend communication. This may then lead to data overrun and/or underrun on the device side. The failure occurs when the serial clock frequency exceeds:

- Twice the APB clock frequency, with data sizes from 8 to 15 bits
- Six times the APB clock frequency, with data sizes from 16 to 23 bits
- Fourteen times the APB clock frequency, with data sizes from 24 to 32 bits

#### Workaround

None.

### 2.14.2 Truncation of SPI output signals after EOT event

#### Description

After an EOT event signaling the end of a non-zero transfer size transaction (TSIZE > 0) upon sampling the last data bit, the software may disable the SPI peripheral. As expected, disabling SPI deactivates the SPI outputs (SCK, MOSI and SS when the SPI operates as a master, MISO when as a slave), by making them float or statically output their by-default levels, according to the AFCNTR bit of the SPI\_CFG2 register.

With fast software execution (high PCLK frequency) and slow SPI (low SCK frequency), the SPI disable occurring too fast may result in truncating the SPI output signals. For example, the device operating as a master then generates an asymmetric last SCK pulse (with CPHA = 0), which may prevent the correct last data bit reception by the other node involved in the communication.

#### Workaround

Apply one of the following measures or their combination:

- Add a delay between the EOT event and SPI disable action.
- Decrease the ratio between PCLK and SCK frequencies.

### 2.14.3 TIFRE flag wrongly set in slave PCM long frame mode if FIXCH = 1

#### Description

When FIXCH = 1, the flag TIFRE indicates an error when channel length indicated by WS does not last as expected. In slave PCM long frame mode, TIFRE is wrongly set, indicating a frame error even if it did not occur.

This issue occurs when all the following conditions are met:

- I2SMOD[1:0] = 1 (I2S/PCM mode) in the SPI\_I2SCFGR register
- I2SCFG[2:0] = 000 or 001 or 100 (slave modes) in the SPI\_I2SCFGR register
- I2SSTD[1:0] = 11 (PCM) and PCMSYNC=1 (PCM long) in the SPI\_I2SCFGR register
- FIXCH[1:0] = 1 (channel length given by CHLEN) in the SPI\_I2SCFGR register

#### Workaround

None. Ignore the TIFRE flag.

### 2.14.4 TIFRE flag never set in slave PCM/I2S mode if FIXCH = 0

#### Description

When FIXCH = 0, the TIFRE flag in the SPI\_SR register is set to indicate a frame error if a new frame synchronization is received while the shift-in or shift-out of the previous data is not complete (early frame error). Instead, this flag is not set, and no frame error is detected.

This issue occurs when all the following conditions are met:

- I2SMOD[1:0] = 1 (I2S/PCM mode) in the SPI\_I2SCFGR register
- I2SCFG[2:0] = 000 or 001 or 100 (slave modes) in the SPI\_I2SCFGR register
- FIXCH[1:0] = 0 (CHLEN different from 16 or 32) in the SPI\_I2SCFGR register

#### Workaround

None. Ignore the TIFRE flag.

## Important security notice

The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture ([www.psacertified.org](http://www.psacertified.org)) and/or Security Evaluation standard for IoT Platforms ([www.trustcb.com](http://www.trustcb.com)). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on [www.st.com](http://www.st.com) for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.
- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST products. These certification bodies are therefore independently responsible for granting or revoking security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations, assessments, testing, or other activity carried out by the certification body with respect to any ST product.
- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies.
- While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.
- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.

## Revision history

Table 5. Document revision history

| Date         | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03-Mar-2023  | 1       | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 20-Jun-2023  | 2       | <p>Added part numbers STM32WBA52KE and STM32WBA52KG.</p> <p>Corrected core type and revision.</p> <p>Modified errata:</p> <ul style="list-style-type: none"><li>Bluetooth® Low Energy radio system is not EMC-compliant for output powers higher than +7.5 dBm, with the workaround re-qualified from N to P</li><li>Consecutive compare event missed in specific conditions</li><li>Possible LPUART transmitter issue when using low BRR[15:0] value</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 07-Mars-2024 | 3       | <p>Added part numbers STM32WBA54KG, STM32WBA54KE, STM32WBA54CG, STM32WBA54CE, STM32WBA55CG, STM32WBA55CE, STM32WBA55UG, and STM32WBA55UE</p> <p>Corrected core revision.</p> <p>Added errata:</p> <ul style="list-style-type: none"><li>HSEPRE cannot be changed while HSE is set as system clock or PLL source</li><li>RCC audio synchronization registers cannot be updated while the counter is enabled</li><li>Bluetooth Low Energy radio system is not MIC-compliant for output powers higher than +7.5 dBm</li></ul> <p>Modified errata:</p> <ul style="list-style-type: none"><li>Access permission faults are prioritized over unaligned Device memory faults, with the workaround re-qualified from N to P</li><li>LSE crystal oscillator may be disturbed by transitions on PC13</li><li>Bluetooth Low Energy radio system is not FCC EMC-compliant for output powers higher than +7.5 dBm</li><li>Bit LPWRRSTF of RCC_CSR can always be read</li><li>Glitches on PA2 and PA7 in retention Standby mode</li><li>HSE overconsumption for radio</li><li>ICACHE clock requires register RCC_AHB1ENR to have a non-zero value</li></ul> |
| 25-Jun-2024  | 4       | <p>Added errata:</p> <ul style="list-style-type: none"><li>Reset can cause the system to get stuck in Standby mode</li><li>RTC clocked by LSI stops working when a reset is triggered from the NRST pad</li><li>Incorrect read of audio synchronization registers RCC_ASCNTR and RCC_ASCAR</li></ul> <p>Updated:</p> <ul style="list-style-type: none"><li>LSE crystal oscillator may be disturbed by transitions on PC13</li><li>HSE overconsumption for radio</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 18-Nov-2024  | 5       | <p>Removed errata:</p> <ul style="list-style-type: none"><li>Bluetooth® LE radio system is not MIC-compliant for output powers higher than +7.5 dBm</li><li>Consecutive compare event missed in specific conditions</li><li>Output compare clear not working with external counter reset</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |         | <p>Added errata:</p> <ul style="list-style-type: none"><li>• Fast-mode Plus cannot be activated using SYSCFG_CFGR1 register</li><li>• Longer HSE32 stabilization time when the clock is stopped for a time between 2 and 5 ms</li><li>• ICACHE fails after exiting Stop 1 mode</li><li>• No security gating is applied to MCO on PA8 when AF0 is selected</li><li>• TAMP active tamper prescaler ATCKSEL[3] is not supported</li><li>• RDY output failure at high serial clock frequency</li><li>• TIFRE flag wrongly set in slave PCM long frame mode if FIXCH = 1</li><li>• TIFRE flag never set in slave PCM/I2S mode if FIXCH = 0</li></ul> |
| 23-Jun-2025 | 6       | <p>"Master" and "slave" terms in Section 2.11: I2C replaced with "controller" and "target", respectively.</p> <p>Added errata:</p> <ul style="list-style-type: none"><li>• System cannot enter LPMODE if RCC_CFGR2.HPRE is not equal to 0</li><li>• Unexpected PWM output when using ocref_clr</li></ul> <p>Modified errata:</p> <ul style="list-style-type: none"><li>• Bluetooth® LE frequency deviation</li></ul>                                                                                                                                                                                                                            |
| 11-Feb-2026 | 7       | <p>Added errata:</p> <ul style="list-style-type: none"><li>• LSE in bypass mode may not be functional</li><li>• RTC wrong calendar read value through shadow registers</li></ul> <p>Modified errata:</p> <ul style="list-style-type: none"><li>• Glitches on PA2 and PA7 in retention Standby mode</li></ul>                                                                                                                                                                                                                                                                                                                                    |

## Contents

|               |                                                                                                 |          |
|---------------|-------------------------------------------------------------------------------------------------|----------|
| <b>1</b>      | <b>Summary of device errata.....</b>                                                            | <b>2</b> |
| <b>2</b>      | <b>Description of device errata.....</b>                                                        | <b>5</b> |
| <b>2.1</b>    | <b>Core .....</b>                                                                               | <b>5</b> |
| <b>2.1.1</b>  | Access permission faults are prioritized over unaligned device memory faults .....              | 5        |
| <b>2.1.2</b>  | Incorrect SYST_CALIB register value .....                                                       | 5        |
| <b>2.2</b>    | <b>System .....</b>                                                                             | <b>5</b> |
| <b>2.2.1</b>  | WWDG bus clock not enabled when hardware window watchdog is selected by WWDG_SW option bit..... | 5        |
| <b>2.2.2</b>  | Extra delay required before changing LSI1 division ratio.....                                   | 6        |
| <b>2.2.3</b>  | SYSCLK may not reach the PLL1 frequency when step switch is enabled .....                       | 6        |
| <b>2.2.4</b>  | Spurious deactivation of HSE when HSI is selected as system clock source .....                  | 6        |
| <b>2.2.5</b>  | LSI1 oscillator wrongly enabled when HSE32 is selected as RTC kernel clock.....                 | 6        |
| <b>2.2.6</b>  | LSI1 oscillator does not automatically start when selected as RTC kernel clock .....            | 7        |
| <b>2.2.7</b>  | When IWDG is active LSI1 oscillator is disabled by a backup domain reset .....                  | 7        |
| <b>2.2.8</b>  | A DMA transfer from the flash memory to SRAM may fail.....                                      | 7        |
| <b>2.2.9</b>  | Incorrect hardware sequence of waking up from Stop mode.....                                    | 7        |
| <b>2.2.10</b> | LSE crystal oscillator may be disturbed by transitions on PC13 .....                            | 8        |
| <b>2.2.11</b> | Device-specific authentication ID is not accessible in RDP Level 0.....                         | 8        |
| <b>2.2.12</b> | HSI16 clock cannot be stopped when used as kernel clock by ADC4.....                            | 8        |
| <b>2.2.13</b> | LSECSSD is not cleared by clearing LSECSSON.....                                                | 8        |
| <b>2.2.14</b> | System stuck in Stop mode when HSI is selected as system clock source .....                     | 9        |
| <b>2.2.15</b> | Accessing ICACHE after exiting from Stop 1 mode may lead to a HardFault .....                   | 9        |
| <b>2.2.16</b> | SFI not implemented.....                                                                        | 9        |
| <b>2.2.17</b> | HSEPRE cannot be changed while HSE is set as system clock or PLL source.....                    | 9        |
| <b>2.2.18</b> | RCC audio synchronization registers cannot be updated while the counter is enabled .....        | 9        |
| <b>2.2.19</b> | Bit LPWRRSTF of RCC_CSR can always be read .....                                                | 9        |
| <b>2.2.20</b> | Glitches on PA2 and PA7 in retention Standby mode .....                                         | 10       |
| <b>2.2.21</b> | ICACHE clock requires register RCC_AHB1ENR to have a non-zero value .....                       | 10       |
| <b>2.2.22</b> | Reset can cause the system to get stuck in Standby mode.....                                    | 10       |
| <b>2.2.23</b> | RTC clocked by LSI stops working when a reset is triggered from the NRST pad.....               | 10       |
| <b>2.2.24</b> | Incorrect read of audio synchronization registers RCC_ASCNTR and RCC_ASCAR .....                | 10       |
| <b>2.2.25</b> | Fast-mode Plus cannot be activated using SYSCFG_CFGR1 register .....                            | 11       |
| <b>2.2.26</b> | Longer HSE32 stabilization time when the clock is stopped for a time between 2 and 5 ms .....   | 11       |
| <b>2.2.27</b> | ICACHE fails after exiting Stop mode .....                                                      | 11       |
| <b>2.2.28</b> | No security gating is applied to MCO on PA8 when AF0 is selected .....                          | 11       |
| <b>2.2.29</b> | System cannot enter LPMODE if RCC_CFGR2.HPRE is not equal to 0 .....                            | 12       |

|             |                                                                                                                           |           |
|-------------|---------------------------------------------------------------------------------------------------------------------------|-----------|
| 2.2.30      | LSE in bypass mode may not be functional.                                                                                 | 12        |
| <b>2.3</b>  | <b>Radio system</b>                                                                                                       | <b>12</b> |
| 2.3.1       | Bluetooth® LE frequency deviation                                                                                         | 12        |
| 2.3.2       | Bluetooth® LE radio system is not FCC EMC-compliant for output powers higher than +7.5 dBm                                | 12        |
| 2.3.3       | Nonlinear behavior of Bluetooth® LE RSSI reporting                                                                        | 13        |
| 2.3.4       | HSE overconsumption for radio                                                                                             | 13        |
| <b>2.4</b>  | <b>GPIO</b>                                                                                                               | <b>13</b> |
| 2.4.1       | PA0 does not work when configured as EVENTOUT                                                                             | 13        |
| <b>2.5</b>  | <b>ADC</b>                                                                                                                | <b>13</b> |
| 2.5.1       | ADC clock request is active after reset                                                                                   | 13        |
| <b>2.6</b>  | <b>TSC</b>                                                                                                                | <b>13</b> |
| 2.6.1       | Inhibited acquisition in short transfer phase configuration                                                               | 13        |
| <b>2.7</b>  | <b>SAES</b>                                                                                                               | <b>14</b> |
| 2.7.1       | Data transfer from TAMP_BKPxR to key registers must be done only in ascending order when KEYSEL[2:0] is set to 010 or 100 | 14        |
| <b>2.8</b>  | <b>TIM</b>                                                                                                                | <b>14</b> |
| 2.8.1       | Unexpected PWM output when using ocref_clr                                                                                | 14        |
| <b>2.9</b>  | <b>LPTIM</b>                                                                                                              | <b>14</b> |
| 2.9.1       | Device may remain stuck in LPTIM interrupt when entering Stop mode                                                        | 14        |
| 2.9.2       | ARRM and CMPM flags are not set when APB clock is slower than kernel clock                                                | 15        |
| 2.9.3       | Interrupt status flag is cleared by hardware upon writing its corresponding bit in LPTIM_DIER register                    | 15        |
| 2.9.4       | Overcapture stops working when CCxOF flag is cleared in some specific conditions                                          | 15        |
| <b>2.10</b> | <b>RTC and TAMP</b>                                                                                                       | <b>16</b> |
| 2.10.1      | Alarm flag may be repeatedly set when the core is stopped in debug                                                        | 16        |
| 2.10.2      | RTC wrong calendar read value through shadow registers                                                                    | 16        |
| 2.10.3      | TAMP active tamper prescaler ATCKSEL[3] is not supported                                                                  | 16        |
| <b>2.11</b> | <b>I2C</b>                                                                                                                | <b>17</b> |
| 2.11.1      | Wrong data sampling when data setup time ( $t_{SU;DAT}$ ) is shorter than one I2C kernel clock period                     | 17        |
| 2.11.2      | Spurious bus error detection in controller mode                                                                           | 17        |
| 2.11.3      | SDA held low upon SMBus timeout expiry in target mode                                                                     | 17        |
| <b>2.12</b> | <b>USART</b>                                                                                                              | <b>18</b> |
| 2.12.1      | Wrong data received in smartcard mode and 0.5 stop bit configuration                                                      | 18        |
| 2.12.2      | Wrong data received by SPI slave receiver in autonomous mode with CPOL = 1                                                | 18        |
| 2.12.3      | Received data may be corrupted upon clearing the ABREN bit                                                                | 18        |
| 2.12.4      | Noise error flag set while ONEBIT is set                                                                                  | 18        |

---

|                                  |                                                                        |           |
|----------------------------------|------------------------------------------------------------------------|-----------|
| <b>2.13</b>                      | LPUART .....                                                           | 18        |
| <b>2.13.1</b>                    | Possible LPUART transmitter issue when using low BRR[15:0] value ..... | 18        |
| <b>2.14</b>                      | SPI .....                                                              | 19        |
| <b>2.14.1</b>                    | RDY output failure at high serial clock frequency .....                | 19        |
| <b>2.14.2</b>                    | Truncation of SPI output signals after EOT event .....                 | 19        |
| <b>2.14.3</b>                    | TIFRE flag wrongly set in slave PCM long frame mode if FIXCH = 1 ..... | 19        |
| <b>2.14.4</b>                    | TIFRE flag never set in slave PCM/I2S mode if FIXCH = 0 .....          | 20        |
| <b>Important security notice</b> | .....                                                                  | <b>21</b> |
| <b>Revision history</b>          | .....                                                                  | <b>22</b> |

**IMPORTANT NOTICE – READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice.

In the event of any conflict between the provisions of this document and the provisions of any contractual arrangement in force between the purchasers and ST, the provisions of such contractual arrangement shall prevail.

The purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

The purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of the purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

If the purchasers identify an ST product that meets their functional and performance requirements but that is not designated for the purchasers' market segment, the purchasers shall contact ST for more information.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to [www.st.com/trademarks](http://www.st.com/trademarks). All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2026 STMicroelectronics – All rights reserved