Introduction

This reference manual targets application developers. It provides complete information on how to use the STM32H742xx, STM32H743/753xx and STM32H750xB microcontroller memory and peripherals.

The STM32H742, STM32H743/753 and STM32H750 are lines of microcontrollers with different memory sizes, packages and peripherals.

The devices include ST state-of-the-art patented technology.

For ordering information, mechanical, and electrical device characteristics refer to the corresponding datasheets.

For information on the Arm® Cortex®-M7 with FPU core, refer to the corresponding Arm Technical Reference Manuals.

Related documents

- Cortex®-M7 programming manual (PM0253).
- STM32H742xx, STM32H743xx and STM32H753xx datasheets
- STM32H750xB datasheet
- STM32H742 and STM32H743/753 errata sheet
- STM32H750 errata sheet
# Contents

## 1 Documentation conventions
- 1.1 General information ........................................ 101
- 1.2 List of abbreviations for registers ....................... 101
- 1.3 Glossary .................................................. 102
- 1.4 Availability of peripherals .............................. 102

## 2 Memory and bus architecture .................................. 104
- 2.1 System architecture ...................................... 104
  - 2.1.1 Bus matrices ........................................... 106
  - 2.1.2 TCM buses ............................................. 106
  - 2.1.3 Bus-to-bus bridges ................................... 106
  - 2.1.4 Inter-domain buses .................................. 107
  - 2.1.5 CPU buses ............................................. 107
  - 2.1.6 Bus master peripherals ............................. 108
  - 2.1.7 Clocks to functional blocks ......................... 109
- 2.2 AXI interconnect matrix (AXIM) .......................... 109
  - 2.2.1 AXI introduction ...................................... 109
  - 2.2.2 AXI interconnect main features ..................... 109
  - 2.2.3 AXI interconnect functional description ........... 110
  - 2.2.4 AXI interconnect registers ........................ 112
  - 2.2.5 AXI interconnect register map ...................... 121
- 2.3 Memory organization ...................................... 129
  - 2.3.1 Introduction .......................................... 129
  - 2.3.2 Memory map and register boundary addresses ....... 130
- 2.4 Embedded SRAM ........................................... 136
- 2.5 Flash memory overview ................................... 137
- 2.6 Boot configuration ....................................... 137

## 3 RAM ECC monitoring (RAMECC) ................................. 140
- 3.1 Introduction ............................................. 140
- 3.2 RAMECC main features ................................... 140
- 3.3 RAMECC functional description .......................... 140
3.3.2 RAMECC internal signals ............................... 142
3.3.3 RAMECC monitor mapping ............................... 142
3.4 RAMECC registers ........................................ 143
  3.4.1 RAMECC interrupt enable register (RAMECC_IER) ............... 143
  3.4.2 RAMECC monitor x configuration register (RAMECC_MxCR) ...... 144
  3.4.3 RAMECC monitor x status register (RAMECC_MxSR) ............... 144
  3.4.4 RAMECC monitor x failing address register (RAMECC_MxFAR) ... 145
  3.4.5 RAMECC monitor x failing data low register (RAMECC_MxFDRL) .. 145
  3.4.6 RAMECC monitor x failing data high register (RAMECC_MxFDRH) . 146
  3.4.7 RAMECC monitor x failing ECC error code register
      RAMECC_MxFECR) ....................................... 146
  3.4.8 RAMECC register map .................................. 147

4 Embedded flash memory (FLASH) .......................... 148
  4.1 Introduction ............................................. 148
  4.2 FLASH main features ..................................... 148
  4.3 FLASH functional description .............................. 149
    4.3.1 FLASH block diagram .................................. 149
    4.3.2 FLASH internal signals ................................ 150
    4.3.3 FLASH architecture and integration in the system .......... 150
    4.3.4 Flash memory architecture and usage ........................ 152
    4.3.5 FLASH system performance enhancements ..................... 156
    4.3.6 FLASH data protection schemes ........................... 156
    4.3.7 Overview of FLASH operations ............................ 157
    4.3.8 FLASH read operations .................................. 158
    4.3.9 FLASH program operations ................................ 161
    4.3.10 FLASH erase operations .................................. 165
    4.3.11 FLASH parallel operations (STM32H742/743/753 devices only) ... 168
    4.3.12 Flash memory error protections ........................... 168
    4.3.13 Flash bank and register swapping (STM32H742/743/753 devices only) . 170
    4.3.14 FLASH reset and clocks .................................. 173
  4.4 FLASH option bytes ....................................... 173
    4.4.1 About option bytes ..................................... 173
    4.4.2 Option byte loading ..................................... 174
    4.4.3 Option byte modification ................................. 174
    4.4.4 Option bytes overview ................................... 177
<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.4.5</td>
<td>Description of user and system option bytes</td>
<td>179</td>
</tr>
<tr>
<td>4.4.6</td>
<td>Description of data protection option bytes</td>
<td>180</td>
</tr>
<tr>
<td>4.4.7</td>
<td>Description of boot address option bytes</td>
<td>181</td>
</tr>
<tr>
<td>4.5</td>
<td>FLASH protection mechanisms</td>
<td>182</td>
</tr>
<tr>
<td>4.5.1</td>
<td>FLASH configuration protection</td>
<td>182</td>
</tr>
<tr>
<td>4.5.2</td>
<td>Write protection</td>
<td>183</td>
</tr>
<tr>
<td>4.5.3</td>
<td>Readout protection (RDP)</td>
<td>184</td>
</tr>
<tr>
<td>4.5.4</td>
<td>Proprietary code readout protection (PCROP)</td>
<td>189</td>
</tr>
<tr>
<td>4.5.5</td>
<td>Secure access mode</td>
<td>190</td>
</tr>
<tr>
<td>4.6</td>
<td>FLASH low-power modes</td>
<td>191</td>
</tr>
<tr>
<td>4.6.1</td>
<td>Introduction</td>
<td>191</td>
</tr>
<tr>
<td>4.6.2</td>
<td>Managing the FLASH domain switching to DStop or DStandby</td>
<td>192</td>
</tr>
<tr>
<td>4.7</td>
<td>FLASH error management</td>
<td>193</td>
</tr>
<tr>
<td>4.7.1</td>
<td>Introduction</td>
<td>193</td>
</tr>
<tr>
<td>4.7.2</td>
<td>Write protection error (WRPERR)</td>
<td>193</td>
</tr>
<tr>
<td>4.7.3</td>
<td>Programming sequence error (PGSERR)</td>
<td>194</td>
</tr>
<tr>
<td>4.7.4</td>
<td>Strobe error (STRBERR)</td>
<td>195</td>
</tr>
<tr>
<td>4.7.5</td>
<td>Inconsistency error (INCERR)</td>
<td>195</td>
</tr>
<tr>
<td>4.7.6</td>
<td>Operation error (OPERR)</td>
<td>196</td>
</tr>
<tr>
<td>4.7.7</td>
<td>Error correction code error (SNECCERR/DBECCERR)</td>
<td>196</td>
</tr>
<tr>
<td>4.7.8</td>
<td>Read protection error (RDPERR)</td>
<td>197</td>
</tr>
<tr>
<td>4.7.9</td>
<td>Read secure error (RDSERR)</td>
<td>197</td>
</tr>
<tr>
<td>4.7.10</td>
<td>CRC read error (CRCRDERR)</td>
<td>197</td>
</tr>
<tr>
<td>4.7.11</td>
<td>Option byte change error (OPTCHANGEERR)</td>
<td>198</td>
</tr>
<tr>
<td>4.7.12</td>
<td>Miscellaneous HardFault errors</td>
<td>198</td>
</tr>
<tr>
<td>4.8</td>
<td>FLASH interrupts</td>
<td>198</td>
</tr>
<tr>
<td>4.9</td>
<td>FLASH registers</td>
<td>201</td>
</tr>
<tr>
<td>4.9.1</td>
<td>FLASH access control register (FLASH_ACR)</td>
<td>201</td>
</tr>
<tr>
<td>4.9.2</td>
<td>FLASH key register for bank 1 (FLASH_KEYR1)</td>
<td>201</td>
</tr>
<tr>
<td>4.9.3</td>
<td>FLASH option key register (FLASH_OPTKEYR)</td>
<td>202</td>
</tr>
<tr>
<td>4.9.4</td>
<td>FLASH control register for bank 1 (FLASH_CR1)</td>
<td>202</td>
</tr>
<tr>
<td>4.9.5</td>
<td>FLASH status register for bank 1 (FLASH_SR1)</td>
<td>207</td>
</tr>
<tr>
<td>4.9.6</td>
<td>FLASH clear control register for bank 1 (FLASH_CCR1)</td>
<td>210</td>
</tr>
<tr>
<td>4.9.7</td>
<td>FLASH option control register (FLASH_OPTCR)</td>
<td>211</td>
</tr>
<tr>
<td>4.9.8</td>
<td>FLASH option status register (FLASH_OPTSR_CUR)</td>
<td>212</td>
</tr>
<tr>
<td>4.9.9</td>
<td>FLASH option status register (FLASH_OPTSR_PRG)</td>
<td>215</td>
</tr>
<tr>
<td>Section</td>
<td>Description</td>
<td></td>
</tr>
<tr>
<td>---------</td>
<td>-------------</td>
<td></td>
</tr>
<tr>
<td>4.9.10</td>
<td>FLASH option clear control register (FLASH_OPTCCR)</td>
<td></td>
</tr>
<tr>
<td>4.9.11</td>
<td>FLASH protection address for bank 1 (FLASH_PRAR_CUR1)</td>
<td></td>
</tr>
<tr>
<td>4.9.12</td>
<td>FLASH protection address for bank 1 (FLASH_PRAR_PRG1)</td>
<td></td>
</tr>
<tr>
<td>4.9.13</td>
<td>FLASH secure address for bank 1 (FLASH_SCAR_CUR1)</td>
<td></td>
</tr>
<tr>
<td>4.9.14</td>
<td>FLASH secure address for bank 1 (FLASH_SCAR_PRG1)</td>
<td></td>
</tr>
<tr>
<td>4.9.15</td>
<td>FLASH write sector protection for bank 1 (FLASH_WPSN_CUR1R)</td>
<td></td>
</tr>
<tr>
<td>4.9.16</td>
<td>FLASH write sector protection for bank 1 (FLASH_WPSN_PRG1R)</td>
<td></td>
</tr>
<tr>
<td>4.9.17</td>
<td>FLASH register boot address (FLASH_BOOT_CURR)</td>
<td></td>
</tr>
<tr>
<td>4.9.18</td>
<td>FLASH register boot address FLASH_BOOT_PRGR</td>
<td></td>
</tr>
<tr>
<td>4.9.19</td>
<td>FLASH CRC control register for bank 1 (FLASH_CRCCR1)</td>
<td></td>
</tr>
<tr>
<td>4.9.20</td>
<td>FLASH CRC start address register for bank 1 (FLASH_CRCSADD1R)</td>
<td></td>
</tr>
<tr>
<td>4.9.21</td>
<td>FLASH CRC end address register for bank 1 (FLASH_CRCEADD1R)</td>
<td></td>
</tr>
<tr>
<td>4.9.22</td>
<td>FLASH CRC data register (FLASH_CRCDATA)</td>
<td></td>
</tr>
<tr>
<td>4.9.23</td>
<td>FLASH ECC fail address for bank 1 (FLASH_ECC_FA1R)</td>
<td></td>
</tr>
<tr>
<td>4.9.24</td>
<td>FLASH key register for bank 2 (FLASH_KEYR2)</td>
<td></td>
</tr>
<tr>
<td>4.9.25</td>
<td>FLASH control register for bank 2 (FLASH_CR2)</td>
<td></td>
</tr>
<tr>
<td>4.9.26</td>
<td>FLASH status register for bank 2 (FLASH_SR2)</td>
<td></td>
</tr>
<tr>
<td>4.9.27</td>
<td>FLASH clear control register for bank 2 (FLASH_CCR2)</td>
<td></td>
</tr>
<tr>
<td>4.9.28</td>
<td>FLASH protection address for bank 2 (FLASH_PRAR_CUR2)</td>
<td></td>
</tr>
<tr>
<td>4.9.29</td>
<td>FLASH protection address for bank 2 (FLASH_PRAR_PRG2)</td>
<td></td>
</tr>
<tr>
<td>4.9.30</td>
<td>FLASH secure address for bank 2 (FLASH_SCAR_CUR2)</td>
<td></td>
</tr>
<tr>
<td>4.9.31</td>
<td>FLASH secure address for bank 2 (FLASH_SCAR_PRG2)</td>
<td></td>
</tr>
<tr>
<td>4.9.32</td>
<td>FLASH write sector protection for bank 2 (FLASH_WPSN_CUR2R)</td>
<td></td>
</tr>
<tr>
<td>4.9.33</td>
<td>FLASH write sector protection for bank 2 (FLASH_WPSN_PRG2R)</td>
<td></td>
</tr>
<tr>
<td>4.9.34</td>
<td>FLASH CRC control register for bank 2 (FLASH_CRCCR2)</td>
<td></td>
</tr>
<tr>
<td>4.9.35</td>
<td>FLASH CRC start address register for bank 2 (FLASH_CRCSADD2R)</td>
<td></td>
</tr>
<tr>
<td>4.9.36</td>
<td>FLASH CRC end address register for bank 2 (FLASH_CRCEADD2R)</td>
<td></td>
</tr>
<tr>
<td>4.9.37</td>
<td>FLASH ECC fail address for bank 2 (FLASH_ECC_FA2R)</td>
<td></td>
</tr>
<tr>
<td>4.9.38</td>
<td>FLASH register map and reset values</td>
<td></td>
</tr>
</tbody>
</table>

5 Secure memory management (SMM)
<table>
<thead>
<tr>
<th>Contents</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.1 Introduction</td>
<td>246</td>
</tr>
<tr>
<td>5.2 Glossary</td>
<td>246</td>
</tr>
<tr>
<td>5.3 Secure access mode</td>
<td>247</td>
</tr>
<tr>
<td>5.3.1 Associated features</td>
<td>248</td>
</tr>
<tr>
<td>5.3.2 Boot state machine</td>
<td>248</td>
</tr>
<tr>
<td>5.3.3 Secure access mode configuration</td>
<td>249</td>
</tr>
<tr>
<td>5.4 Root secure services (RSS)</td>
<td>250</td>
</tr>
<tr>
<td>5.4.1 Secure area setting service</td>
<td>250</td>
</tr>
<tr>
<td>5.4.2 Secure area exiting service</td>
<td>250</td>
</tr>
<tr>
<td>5.5 Secure user software</td>
<td>251</td>
</tr>
<tr>
<td>5.5.1 Access rules</td>
<td>251</td>
</tr>
<tr>
<td>5.5.2 Setting secure user memory areas</td>
<td>251</td>
</tr>
<tr>
<td>5.6 Summary of flash protection mechanisms</td>
<td>252</td>
</tr>
<tr>
<td>6 Power control (PWR)</td>
<td>254</td>
</tr>
<tr>
<td>6.1 Introduction</td>
<td>254</td>
</tr>
<tr>
<td>6.2 PWR main features</td>
<td>254</td>
</tr>
<tr>
<td>6.3 PWR block diagram</td>
<td>255</td>
</tr>
<tr>
<td>6.3.1 PWR pins and internal signals</td>
<td>256</td>
</tr>
<tr>
<td>6.4 Power supplies</td>
<td>258</td>
</tr>
<tr>
<td>6.4.1 System supply startup</td>
<td>261</td>
</tr>
<tr>
<td>6.4.2 Core domain</td>
<td>263</td>
</tr>
<tr>
<td>6.4.3 PWR external supply</td>
<td>264</td>
</tr>
<tr>
<td>6.4.4 Backup domain</td>
<td>265</td>
</tr>
<tr>
<td>6.4.5 VBAT battery charging</td>
<td>267</td>
</tr>
<tr>
<td>6.4.6 Analog supply</td>
<td>267</td>
</tr>
<tr>
<td>6.4.7 USB regulator</td>
<td>268</td>
</tr>
<tr>
<td>6.5 Power supply supervision</td>
<td>268</td>
</tr>
<tr>
<td>6.5.1 Power-on reset (POR)/power-down reset (PDR)</td>
<td>269</td>
</tr>
<tr>
<td>6.5.2 Brownout reset (BOR)</td>
<td>269</td>
</tr>
<tr>
<td>6.5.3 Programmable voltage detector (PVD)</td>
<td>270</td>
</tr>
<tr>
<td>6.5.4 Analog voltage detector (AVD)</td>
<td>272</td>
</tr>
<tr>
<td>6.5.5 Battery voltage thresholds</td>
<td>273</td>
</tr>
<tr>
<td>6.5.6 Temperature thresholds</td>
<td>274</td>
</tr>
<tr>
<td>6.6 Power management</td>
<td>275</td>
</tr>
<tr>
<td>6.6.1 Operating modes</td>
<td>276</td>
</tr>
</tbody>
</table>
6.6.2 Voltage scaling .................................................. 279
6.6.3 Power control modes ........................................... 281
6.6.4 Power management examples ................................. 285

6.7 Low-power modes .................................................. 291
6.7.1 Slowing down system clocks ................................. 291
6.7.2 Controlling peripheral clocks ................................. 291
6.7.3 Entering low-power modes ................................. 291
6.7.4 Exiting from low-power modes ............................ 292
6.7.5 CSleep mode .................................................. 293
6.7.6 CStop mode .................................................. 294
6.7.7 DStop mode .................................................. 295
6.7.8 Stop mode .................................................. 296
6.7.9 DStandby mode ............................................... 298
6.7.10 Standby mode ............................................... 300
6.7.11 Monitoring low-power modes ............................ 302

6.8 PWR register description ........................................ 303
6.8.1 PWR control register 1 (PWR_CR1) .......................... 303
6.8.2 PWR control status register 1 (PWR_CSR1) ............... 304
6.8.3 PWR control register 2 (PWR_CR2) .......................... 305
6.8.4 PWR control register 3 (PWR_CR3) .......................... 306
6.8.5 PWR CPU control register (PWR_CPUCR) ................. 308
6.8.6 PWR D3 domain control register (PWR_D3CR) ........... 309
6.8.7 PWR wakeup clear register (PWR_WKUPCR) ............. 310
6.8.8 PWR wakeup flag register (PWR_WKUPFR) .............. 310
6.8.9 PWR wakeup enable and polarity register (PWR_WKUPEPR) 311
6.8.10 PWR register map ........................................ 312

7 Low-power D3 domain application example ....................... 313
7.1 Introduction .................................................. 313
7.2 EXTI, RCC and PWR interconnections .......................... 313
7.2.1 Interrupts and wakeup .................................... 315
7.2.2 Block interactions ........................................ 315
7.2.3 Role of DMAMUX2 in D3 domain .......................... 316
7.3 Low-power application example based on LPUART1 transmission 317
7.3.1 Memory retention ........................................ 317
7.3.2 Memory-to-peripheral transfer using LPUART1 interface 317
7.3.3 Overall description of the low-power application example based on LPUART1 transmission .................. 322
7.3.4 Alternate implementations ................................ 323
7.4 Other low-power applications .............................. 324

8 Reset and Clock Control (RCC) ................................. 325
8.1 RCC main features ........................................... 325
8.2 RCC block diagram ........................................... 326
8.3 RCC pins and internal signals ............................ 326
8.4 RCC reset block functional description .................. 328
  8.4.1 Power-on/off reset ..................................... 328
  8.4.2 System reset ............................................. 329
  8.4.3 Local resets ............................................. 330
  8.4.4 Reset source identification .......................... 332
  8.4.5 Low-power mode security reset (lpwr_rst) ....... 333
  8.4.6 Backup domain reset ................................. 333
  8.4.7 Power-on and wakeup sequences .................... 333
8.5 RCC clock block functional description ................. 336
  8.5.1 Clock naming convention .............................. 338
  8.5.2 Oscillators description ................................ 338
  8.5.3 Clock Security System (CSS) ......................... 343
  8.5.4 Clock output generation (MCO1/MCO2) ............ 344
  8.5.5 PLL description ........................................ 345
  8.5.6 System clock (sys_ck) ............................... 349
  8.5.7 Handling clock generators in Stop and Standby mode .... 351
  8.5.8 Kernel clock selection ............................... 353
  8.5.9 General clock concept overview ..................... 366
  8.5.10 Peripheral allocation ................................ 370
  8.5.11 Peripheral clock gating control ................... 373
  8.5.12 CPU and bus matrix clock gating control .......... 378
8.6 RCC Interrupts .............................................. 380
8.7 RCC register description .................................. 381
  8.7.1 Register mapping overview ......................... 381
  8.7.2 RCC source control register (RCC_CR) ............ 382
  8.7.3 RCC internal clock source calibration register (RCC_ICSCR) .... 386
  8.7.4 RCC HSI configuration register (RCC_HSICFGR) .... 387
<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>8.7.5</td>
<td>RCC clock recovery RC register (RCC_CRRCR)</td>
<td>388</td>
</tr>
<tr>
<td>8.7.6</td>
<td>RCC CSI configuration register (RCC_CSICFG)</td>
<td>389</td>
</tr>
<tr>
<td>8.7.7</td>
<td>RCC clock configuration register (RCC_CFGR)</td>
<td>390</td>
</tr>
<tr>
<td>8.7.8</td>
<td>RCC domain 1 clock configuration register (RCC_D1CFGR)</td>
<td>393</td>
</tr>
<tr>
<td>8.7.9</td>
<td>RCC domain 2 clock configuration register (RCC_D2CFGR)</td>
<td>395</td>
</tr>
<tr>
<td>8.7.10</td>
<td>RCC domain 3 clock configuration register (RCC_D3CFGR)</td>
<td>396</td>
</tr>
<tr>
<td>8.7.11</td>
<td>RCC PLL clock source selection register (RCC_PLLCKSELR)</td>
<td>397</td>
</tr>
<tr>
<td>8.7.12</td>
<td>RCC PLL configuration register (RCC_PLLCFGR)</td>
<td>399</td>
</tr>
<tr>
<td>8.7.13</td>
<td>RCC PLL1 dividers configuration register (RCC_PLL1DIVR)</td>
<td>402</td>
</tr>
<tr>
<td>8.7.14</td>
<td>RCC PLL1 fractional divider register (RCC_PLL1FRACR)</td>
<td>404</td>
</tr>
<tr>
<td>8.7.15</td>
<td>RCC PLL2 divider configuration register (RCC_PLL2DIVR)</td>
<td>405</td>
</tr>
<tr>
<td>8.7.16</td>
<td>RCC PLL2 fractional divider register (RCC_PLL2FRACR)</td>
<td>407</td>
</tr>
<tr>
<td>8.7.17</td>
<td>RCC PLL3 divider configuration register (RCC_PLL3DIVR)</td>
<td>408</td>
</tr>
<tr>
<td>8.7.18</td>
<td>RCC PLL3 fractional divider register (RCC_PLL3FRACR)</td>
<td>410</td>
</tr>
<tr>
<td>8.7.19</td>
<td>RCC domain 1 kernel clock configuration register (RCC_D1CCIPR)</td>
<td>411</td>
</tr>
<tr>
<td>8.7.20</td>
<td>RCC domain 2 kernel clock configuration register (RCC_D2CCIP1R)</td>
<td>412</td>
</tr>
<tr>
<td>8.7.21</td>
<td>RCC domain 2 kernel clock configuration register (RCC_D2CCIP2R)</td>
<td>415</td>
</tr>
<tr>
<td>8.7.22</td>
<td>RCC domain 3 kernel clock configuration register (RCC_D3CCIPR)</td>
<td>417</td>
</tr>
<tr>
<td>8.7.23</td>
<td>RCC clock source interrupt enable register (RCC_CIER)</td>
<td>420</td>
</tr>
<tr>
<td>8.7.24</td>
<td>RCC clock source Interrupt flag register (RCC_CIFR)</td>
<td>422</td>
</tr>
<tr>
<td>8.7.25</td>
<td>RCC clock source interrupt clear register (RCC_CICR)</td>
<td>424</td>
</tr>
<tr>
<td>8.7.26</td>
<td>RCC backup domain control register (RCC_BDCR)</td>
<td>426</td>
</tr>
<tr>
<td>8.7.27</td>
<td>RCC clock control and status register (RCC_CSR)</td>
<td>428</td>
</tr>
<tr>
<td>8.7.28</td>
<td>RCC AHB3 reset register (RCC_AHB3RSTR)</td>
<td>429</td>
</tr>
<tr>
<td>8.7.29</td>
<td>RCC AHB1 peripheral reset register (RCC_AHB1RSTR)</td>
<td>431</td>
</tr>
<tr>
<td>8.7.30</td>
<td>RCC AHB2 peripheral reset register (RCC_AHB2RSTR)</td>
<td>433</td>
</tr>
<tr>
<td>8.7.31</td>
<td>RCC AHB4 peripheral reset register (RCC_AHB4RSTR)</td>
<td>434</td>
</tr>
<tr>
<td>8.7.32</td>
<td>RCC APB3 peripheral reset register (RCC_APB3RSTR)</td>
<td>436</td>
</tr>
<tr>
<td>8.7.33</td>
<td>RCC APB1 peripheral reset register (RCC_APB1LRSTR)</td>
<td>437</td>
</tr>
<tr>
<td>8.7.34</td>
<td>RCC APB1 peripheral reset register (RCC_APB1HRSTR)</td>
<td>440</td>
</tr>
<tr>
<td>8.7.35</td>
<td>RCC APB2 peripheral reset register (RCC_APB2RSTR)</td>
<td>441</td>
</tr>
<tr>
<td>8.7.36</td>
<td>RCC APB4 peripheral reset register (RCC_APB4RSTR)</td>
<td>443</td>
</tr>
<tr>
<td>8.7.37</td>
<td>RCC global control register (RCC_GCR)</td>
<td>445</td>
</tr>
<tr>
<td>8.7.38</td>
<td>RCC D3 Autonomous mode register (RCC_D3AMR)</td>
<td>446</td>
</tr>
</tbody>
</table>
9 Clock recovery system (CRS) ............................... 505
  9.1 Introduction ........................................ 505
  9.2 CRS main features .................................. 505
  9.3 CRS implementation .................................. 505
  9.4 CRS functional description ......................... 506
    9.4.1 CRS block diagram .................................. 506
  9.5 CRS internal signals ................................ 506
    9.5.1 Synchronization input ................................ 507
    9.5.2 Frequency error measurement ......................... 507
    9.5.3 Frequency error evaluation and automatic trimming .......................... 508
    9.5.4 CRS initialization and configuration ................. 509
  9.6 CRS low-power modes .................................. 510
  9.7 CRS interrupts ....................................... 510
  9.8 CRS registers ....................................... 511
    9.8.1 CRS control register (CRS_CR) ...................... 511
9.8.2 CRS configuration register (CRS_CFGR) ........................................... 512
9.8.3 CRS interrupt and status register (CRS_ISR) ..................................... 513
9.8.4 CRS interrupt flag clear register (CRS_ICR) ....................................... 515
9.8.5 CRS register map ................................................................. 515

10 Hardware semaphore (HSEM) ......................................................... 517
10.1 Introduction ................................................................. 517
10.2 Main features ............................................................... 517
10.3 Functional description ......................................................... 518
10.3.1 HSEM block diagram ........................................................ 518
10.3.2 HSEM internal signals ........................................................ 518
10.3.3 HSEM lock procedures ......................................................... 518
10.3.4 HSEM write/read/read lock register address ................................. 520
10.3.5 HSEM unlock procedures ....................................................... 520
10.3.6 HSEM MASTERID semaphore clear ......................................... 521
10.3.7 HSEM interrupts ............................................................... 521
10.3.8 AHB bus master ID verification ............................................... 523
10.4 HSEM registers ................................................................. 524
10.4.1 HSEM register semaphore x (HSEM_Rx) .................................... 524
10.4.2 HSEM read lock register semaphore x (HSEM_RLRx) .................... 525
10.4.3 HSEM interrupt enable register (HSEM_IER) ................................ 526
10.4.4 HSEM interrupt clear register (HSEM_ICR) ................................ 526
10.4.5 HSEM interrupt status register (HSEM_ISR) ............................... 526
10.4.6 HSEM interrupt status register (HSEM_MISR) ............................. 527
10.4.7 HSEM clear register (HSEM_CR) ............................................. 527
10.4.8 HSEM clear semaphore key register (HSEM_KEYR) ..................... 528
10.4.9 HSEM register map ............................................................ 529

11 General-purpose I/Os (GPIO) ......................................................... 530
11.1 Introduction ................................................................. 530
11.2 GPIO main features .......................................................... 530
11.3 GPIO functional description .................................................... 530
11.3.1 General-purpose I/O (GPIO) .................................................. 533
11.3.2 I/O pin alternate function multiplexer and mapping ....................... 533
11.3.3 I/O port control registers ..................................................... 534
11.3.4 I/O port data registers ....................................................... 534
11.4 GPIO registers ................................................. 540
11.4.1 GPIO port mode register (GPIOx_MODER) (x = A to K) 540
11.4.2 GPIO port output type register (GPIOx_OTYPER) (x = A to K) 540
11.4.3 GPIO port output speed register (GPIOx_OSPEEDR) (x = A to K) 541
11.4.4 GPIO port pull-up/pull-down register (GPIOx_PUPDR) (x = A to K) 541
11.4.5 GPIO port input data register (GPIOx_IDR) (x = A to K) 542
11.4.6 GPIO port output data register (GPIOx_ODR) (x = A to K) 542
11.4.7 GPIO port bit set/reset register (GPIOx_BSRR) (x = A to K) 543
11.4.8 GPIO port configuration lock register (GPIOx_LCKR) (x = A to K) 543
11.4.9 GPIO alternate function low register (GPIOx_AFRL) (x = A to K) 544
11.4.10 GPIO alternate function high register (GPIOx_AFRH) (x = A to J) 545
11.4.11 GPIO register map ........................................ 546

12 System configuration controller (SYSCFG) ................... 548
12.1 Introduction ................................................. 548
12.2 SYSCFG main features ...................................... 548
12.3 SYSCFG registers ........................................... 548
12.3.1 SYSCFG peripheral mode configuration register (SYSCFG_PMCR) 548
12.3.2 SYSCFG external interrupt configuration register 1  
(SYSCFG_EXTICR1) ........................................... 551
12.3.3 SYSCFG external interrupt configuration register 2  
(SYSCFG_EXTICR2) ........................................... 551
12.3.4 SYSCFG external interrupt configuration register 3  
(SYSCFG_EXTICR3) ........................................... 553
12.3.5 SYSCFG external interrupt configuration register 4  
(SYSCFG_EXTICR4) ........................................... 554
12.3.6 SYSCFG configuration register (SYSCFG_CFGR) ........ 555
12.3.7 SYSCFG compensation cell control/status register  
(SYSCFG_CCCSR) ........................................... 558
12.3.8 SYSCFG compensation cell value register (SYSCFG_CCVR) .. 559
12.3.9 SYSCFG compensation cell code register (SYSCFG_CCCR) .. 559
12.3.10 SYSCFG power control register (SYSCFG_PWRCR) ........... 560
12.3.11 SYSCFG package register (SYSCFG_PKGR) .................. 560
12.3.12 SYSCFG user register 0 (SYSCFG_UR0) ..................... 562
12.3.13 SYSCFG user register 2 (SYSCFG_UR2) ..................... 562
12.3.14 SYSCFG user register 3 (SYSCFG_UR3) ..................... 563
12.3.15 SYSCFG user register 4 (SYSCFG_UR4) ..................... 563
12.3.16 SYSCFG user register 5 (SYSCFG_UR5) ..................... 564
12.3.17 SYSCFG user register 6 (SYSCFG_UR6) ..................... 564
12.3.18 SYSCFG user register 7 (SYSCFG_UR7) ..................... 565
12.3.19 SYSCFG user register 8 (SYSCFG_UR8) ..................... 565
12.3.20 SYSCFG user register 9 (SYSCFG_UR9) ..................... 566
12.3.21 SYSCFG user register 10 (SYSCFG_UR10) ................. 566
12.3.22 SYSCFG user register 11 (SYSCFG_UR11) ................. 567
12.3.23 SYSCFG user register 12 (SYSCFG_UR12) ................. 567
12.3.24 SYSCFG user register 13 (SYSCFG_UR13) ................. 568
12.3.25 SYSCFG user register 14 (SYSCFG_UR14) ................. 569
12.3.26 SYSCFG user register 15 (SYSCFG_UR15) ................. 570
12.3.27 SYSCFG user register 16 (SYSCFG_UR16) ................. 571
12.3.28 SYSCFG user register 17 (SYSCFG_UR17) ................. 571
12.3.29 SYSCFG register maps .................................. 572

13  Block interconnect ........................................... 575
13.1 Peripheral interconnect .................................... 575
13.1.1 Introduction ........................................... 575
13.1.2 Connection overview ................................... 575
13.2 Wakeup from low power modes .............................................. 594
13.3 DMA ................................................................. 599
  13.3.1 MDMA (D1 domain) ............................................. 600
  13.3.2 DMAMUX1, DMA1 and DMA2 (D2 domain) ................. 602
  13.3.3 DMAMUX2, BDMA (D3 domain) .............................. 607

14 MDMA controller (MDMA) ....................................................... 610
  14.1 MDMA introduction ..................................................... 610
  14.2 MDMA main features .................................................. 610
  14.3 MDMA functional description ....................................... 612
    14.3.1 MDMA block diagram .......................................... 612
    14.3.2 MDMA internal signals ........................................ 612
    14.3.3 MDMA overview ................................................ 612
    14.3.4 MDMA channel .................................................. 614
    14.3.5 Source, destination and transfer modes ..................... 614
    14.3.6 Pointer update .................................................. 614
    14.3.7 MDMA buffer transfer ......................................... 615
    14.3.8 Request arbitration ............................................. 616
    14.3.9 FIFO ............................................................. 616
    14.3.10 Block transfer ................................................ 616
    14.3.11 Block repeat mode ............................................ 617
    14.3.12 Linked-list mode ............................................. 617
    14.3.13 MDMA transfer completion ................................... 617
    14.3.14 MDMA transfer suspension ................................... 617
    14.3.15 Error management ............................................. 618
  14.4 MDMA interrupts ........................................................ 618
  14.5 MDMA registers .......................................................... 619
    14.5.1 MDMA global interrupt status register (MDMA_GISR0) .... 619
    14.5.2 MDMA channel x interrupt status register (MDMA_CxISR) . 619
    14.5.3 MDMA channel x interrupt flag clear register (MDMA_CxIFCR) .. 621
    14.5.4 MDMA channel x error status register (MDMA_CxEsr) ....... 621
    14.5.5 MDMA channel x control register (MDMA_CxCr) ........... 622
    14.5.6 MDMA channel x transfer configuration register (MDMA_CxTCr) .... 624
    14.5.7 MDMA channel x block number of data register (MDMA_CxBNDTR) . 628
    14.5.8 MDMA channel x source address register (MDMA_CxSAR) .... 629
    14.5.9 MDMA channel x destination address register (MDMA_CxDAR) .... 630
14.5.10 MDMA channel x block repeat address update register (MDMA_CxBRUR) .................................................. 630
14.5.11 MDMA channel x link address register (MDMA_CxLAR) ................. 631
14.5.12 MDMA channel x trigger and bus selection register (MDMA_CxTBR) ................................................................. 632
14.5.13 MDMA channel x mask address register (MDMA_CxMAR) ................. 633
14.5.14 MDMA channel x mask data register (MDMA_CxMDR) ..................... 633
14.5.15 MDMA register map .............................................................. 634

15 Direct memory access controller (DMA) ........................................ 635
15.1 DMA introduction ................................................................. 635
15.2 DMA main features ............................................................... 635
15.3 DMA functional description ...................................................... 637
15.3.1 DMA block diagram ............................................................ 637
15.3.2 DMA internal signals ......................................................... 637
15.3.3 DMA overview ................................................................. 637
15.3.4 DMA transactions .............................................................. 638
15.3.5 DMA request mapping ........................................................ 638
15.3.6 Arbiter ................................................................. 639
15.3.7 DMA streams ................................................................. 639
15.3.8 Source, destination and transfer modes ..................................... 639
15.3.9 Pointer incrementation ......................................................... 643
15.3.10 Circular mode ................................................................. 644
15.3.11 Double-buffer mode .......................................................... 644
15.3.12 Programmable data width, packing/unpacking, endianness ............ 645
15.3.13 Single and burst transfers .................................................... 646
15.3.14 FIFO ................................................................. 647
15.3.15 DMA transfer completion .................................................... 650
15.3.16 DMA transfer suspension .................................................... 651
15.3.17 Flow controller ............................................................... 652
15.3.18 Summary of the possible DMA configurations ............................ 653
15.3.19 Stream configuration procedure ............................................ 653
15.3.20 Error management ............................................................ 654
15.4 DMA interrupts ................................................................. 655
15.5 DMA registers ................................................................. 656
15.5.1 DMA low interrupt status register (DMA_LISR) ...................... 656
15.5.2 DMA high interrupt status register (DMA_HISR) ...................... 657
16 Basic direct memory access controller (BDMA) .......................... 669
16.1 Introduction ........................................................................... 669
16.2 BDMA main features ............................................................... 669
16.3 BDMA implementation ............................................................. 670
16.3.1 BDMA .............................................................................. 670
16.3.2 BDMA request mapping ...................................................... 670
16.4 BDMA functional description .................................................... 670
16.4.1 BDMA block diagram ......................................................... 670
16.4.2 BDMA pins and internal signals .......................................... 671
16.4.3 BDMA transfers ................................................................. 671
16.4.4 BDMA arbitration ............................................................... 672
16.4.5 BDMA channels ................................................................. 672
16.4.6 BDMA data width, alignment and endianness ...................... 677
16.4.7 BDMA error management ................................................... 678
16.5 BDMA interrupts ................................................................. 679
16.6 BDMA registers ..................................................................... 679
16.6.1 BDMA interrupt status register (BDMA_ISR) ....................... 679
16.6.2 BDMA interrupt flag clear register (BDMA_IFCR) ............... 682
16.6.3 BDMA channel x configuration register (BDMA_CCRx) ....... 683
16.6.4 BDMA channel x number of data to transfer register (BDMA_CNDTRx) ......................................................... 687
16.6.5 BDMA channel x peripheral address register (BDMA_CPARx) 687
16.6.6 BDMA channel x memory 0 address register (BDMA_CM0ARx) 688
16.6.7 BDMA channel x memory 1 address register (BDMA_CM1ARx) 689
16.6.8 BDMA register map ............................................................ 689
17 DMA request multiplexer (DMAMUX) .................................................. 692
  17.1 Introduction ................................................................. 692
  17.2 DMAMUX main features ................................................. 693
  17.3 DMAMUX implementation .................................................. 693
      17.3.1 DMAMUX1 and DMAMUX2 instantiation ......................... 693
      17.3.2 DMAMUX1 mapping .................................................. 693
      17.3.3 DMAMUX2 mapping .................................................. 696
  17.4 DMAMUX functional description ........................................ 699
      17.4.1 DMAMUX block diagram ............................................ 699
      17.4.2 DMAMUX signals ..................................................... 700
      17.4.3 DMAMUX channels ................................................... 700
      17.4.4 DMAMUX request line multiplexer ............................... 700
      17.4.5 DMAMUX request generator ........................................ 703
  17.5 DMAMUX interrupts ........................................................ 704
  17.6 DMAMUX registers ........................................................ 705
      17.6.1 DMAMUX1 request line multiplexer channel x configuration register (DMAMUX1_CxCR) .................................................. 705
      17.6.2 DMAMUX2 request line multiplexer channel x configuration register (DMAMUX2_CxCR) .................................................. 706
      17.6.3 DMAMUX1 request line multiplexer interrupt channel status register (DMAMUX1_CSR) .................................................. 707
      17.6.4 DMAMUX2 request line multiplexer interrupt channel status register (DMAMUX2_CSR) .................................................. 707
      17.6.5 DMAMUX1 request line multiplexer interrupt clear flag register (DMAMUX1_CFR) .................................................. 708
      17.6.6 DMAMUX2 request line multiplexer interrupt clear flag register (DMAMUX2_CFR) .................................................. 708
      17.6.7 DMAMUX1 request generator channel x configuration register (DMAMUX1_RGxCR) .................................................. 709
      17.6.8 DMAMUX2 request generator channel x configuration register (DMAMUX2_RGxCR) .................................................. 709
      17.6.9 DMAMUX1 request generator interrupt status register (DMAMUX1_RGSR) .................................................. 710
      17.6.10 DMAMUX2 request generator interrupt status register (DMAMUX2_RGSR) .................................................. 711
      17.6.11 DMAMUX1 request generator interrupt clear flag register (DMAMUX1_RGCFR) .................................................. 711
      17.6.12 DMAMUX2 request generator interrupt clear flag register (DMAMUX2_RGCFR) .................................................. 712
      17.6.13 DMAMUX register map .............................................. 713
18 Chrom-ART Accelerator controller (DMA2D) .......................... 715
  18.1 DMA2D introduction ................................................. 715
  18.2 DMA2D main features ............................................... 715
  18.3 DMA2D functional description ..................................... 716
      18.3.1 General description ........................................... 716
      18.3.2 DMA2D internal signals ....................................... 717
      18.3.3 DMA2D control ................................................ 717
      18.3.4 DMA2D foreground and background FIFOs ................. 718
      18.3.5 DMA2D foreground and background PFC ..................... 718
      18.3.6 DMA2D foreground and background CLUT interface ........ 720
      18.3.7 DMA2D blender ............................................... 721
      18.3.8 DMA2D output PFC ............................................ 721
      18.3.9 DMA2D output FIFO ........................................... 722
      18.3.10 DMA2D output FIFO byte reordering ....................... 723
      18.3.11 DMA2D AXI master port timer ............................... 724
      18.3.12 DMA2D transactions ......................................... 724
      18.3.13 DMA2D configuration ......................................... 725
      18.3.14 YCbCr support .............................................. 729
      18.3.15 DMA2D transfer control (start, suspend, abort, and completion) .... 729
      18.3.16 Watermark .................................................. 729
      18.3.17 Error management ........................................... 729
      18.3.18 AXI dead time ............................................... 730
  18.4 DMA2D interrupts .................................................. 730
  18.5 DMA2D registers ................................................... 731
      18.5.1 DMA2D control register (DMA2D_CR) ....................... 731
      18.5.2 DMA2D interrupt status register (DMA2D_ISR) ............ 732
      18.5.3 DMA2D interrupt flag clear register (DMA2D_IFCR) ...... 733
      18.5.4 DMA2D foreground memory address register (DMA2D_FGMAR) .... 734
      18.5.5 DMA2D foreground offset register (DMA2D_FGOR) .......... 734
      18.5.6 DMA2D background memory address register (DMA2D_BGMAR) .... 735
      18.5.7 DMA2D background offset register (DMA2D_BGOR) .......... 735
      18.5.8 DMA2D foreground PFC control register (DMA2D_FGPFCCR) .... 736
      18.5.9 DMA2D foreground color register (DMA2D_FGCOLR) ......... 737
      18.5.10 DMA2D background PFC control register (DMA2D_BGPFCCR) ... 738
      18.5.11 DMA2D background color register (DMA2D_BGCOLR) ....... 739
      18.5.12 DMA2D foreground CLUT memory address register (DMA2D_FGCMAR) .... 740
### Nested vectored interrupt controller (NVIC)

- **19.1** NVIC features ................................................. 749
  - **19.1.1** SysTick calibration value register ............................ 749
  - **19.1.2** Interrupt and exception vectors ............................... 750

### Extended interrupt and event controller (EXTI)

- **20.1** EXTI main features ............................................ 758
- **20.2** EXTI block diagram ............................................ 758
  - **20.2.1** EXTI connections between peripherals, CPU, and D3 domain .... 759
- **20.3** EXTI functional description .................................... 760
  - **20.3.1** EXTI Configurable event input CPU wakeup .................. 761
  - **20.3.2** EXTI configurable event input Any wakeup .................. 762
  - **20.3.3** EXTI direct event input CPU wakeup .......................... 764
  - **20.3.4** EXTI direct event input Any wakeup .......................... 765
  - **20.3.5** EXTI D3 pending request clear selection .................... 766
- **20.4** EXTI event input mapping ..................................... 766
- **20.5** EXTI functional behavior ...................................... 769
  - **20.5.1** EXTI CPU interrupt procedure ............................... 770
  - **20.5.2** EXTI CPU event procedure ................................... 770
  - **20.5.3** EXTI CPU wakeup procedure ................................ 771
  - **20.5.4** EXTI D3 domain wakeup for autonomous Run mode procedure .... 771
20.5.5 EXTI software interrupt/event trigger procedure .................................. 771
20.6 EXTI registers ........................................................................................................ 772
  20.6.1 EXTI rising trigger selection register (EXTI_RTSR1) .......................... 772
  20.6.2 EXTI falling trigger selection register (EXTI_FTSR1) ....................... 772
  20.6.3 EXTI software interrupt event register (EXTI_SWIER1) ............... 773
  20.6.4 EXTI D3 pending mask register (EXTI_D3PMR1) .......................... 773
  20.6.5 EXTI D3 pending clear selection register low (EXTI_D3PCR1L) ... 774
  20.6.6 EXTI D3 pending clear selection register high (EXTI_D3PCR1H) ... 774
  20.6.7 EXTI rising trigger selection register (EXTI_RTSR2) ....................... 775
  20.6.8 EXTI falling trigger selection register (EXTI_FTSR2) ....................... 776
  20.6.9 EXTI software interrupt event register (EXTI_SWIER2) .................. 776
  20.6.10 EXTI D3 pending mask register (EXTI_D3PMR2) .......................... 777
  20.6.11 EXTI D3 pending clear selection register low (EXTI_D3PCR2L) ... 778
  20.6.12 EXTI D3 pending clear selection register high (EXTI_D3PCR2H) ... 778
  20.6.13 EXTI rising trigger selection register (EXTI_RTSR3) ....................... 779
  20.6.14 EXTI falling trigger selection register (EXTI_FTSR3) ....................... 779
  20.6.15 EXTI software interrupt event register (EXTI_SWIER3) ............... 780
  20.6.16 EXTI D3 pending mask register (EXTI_D3PMR3) .......................... 780
  20.6.17 EXTI D3 pending clear selection register low (EXTI_D3PCR3L) ... 781
  20.6.18 EXTI D3 pending clear selection register high (EXTI_D3PCR3H) ... 781
  20.6.19 EXTI interrupt mask register (EXTI_CPUIMR1) .......................... 782
  20.6.20 EXTI event mask register (EXTI_CPUEMR1) ................................. 782
  20.6.21 EXTI pending register (EXTI_CPUPR1) ......................................... 783
  20.6.22 EXTI interrupt mask register (EXTI_CPUIMR2) .......................... 783
  20.6.23 EXTI event mask register (EXTI_CPUEMR2) ................................. 784
  20.6.24 EXTI pending register (EXTI_CPUPR2) ......................................... 784
  20.6.25 EXTI interrupt mask register (EXTI_CPUIMR3) .......................... 785
  20.6.26 EXTI event mask register (EXTI_CPUEMR3) ................................. 786
  20.6.27 EXTI pending register (EXTI_CPUPR3) ......................................... 786
  20.6.28 EXTI register map ............................................................................ 787

21 Cyclic redundancy check calculation unit (CRC) ............................................. 790
  21.1 Introduction ................................................................................................. 790
  21.2 CRC main features ................................................................................... 790
  21.3 CRC functional description ..................................................................... 791
    21.3.1 CRC block diagram ......................................................................... 791
    21.3.2 CRC internal signals ........................................................................ 791
21.3.3 CRC operation .................................................. 791
21.4 CRC registers ..................................................... 793
  21.4.1 CRC data register (CRC_DR) ............................. 793
  21.4.2 CRC independent data register (CRC_IDR) ............. 793
  21.4.3 CRC control register (CRC_CR) ......................... 794
  21.4.4 CRC initial value (CRC_INIT) ......................... 795
  21.4.5 CRC polynomial (CRC_POL) ......................... 795
  21.4.6 CRC register map ........................................ 796

22 Flexible memory controller (FMC) ................................ 797
  22.1 FMC main features ........................................ 797
  22.2 FMC block diagram ........................................ 798
  22.3 FMC internal signals .................................... 800
  22.4 AHB interface ............................................. 800
  22.5 AXI interface ............................................. 800
    22.5.1 Supported memories and transactions ............. 801
  22.6 External device address mapping ........................ 802
    22.6.1 NOR/PSRAM address mapping .................... 803
    22.6.2 NAND flash memory address mapping ............ 804
    22.6.3 SDRAM address mapping .......................... 804
  22.7 NOR flash/PSRAM controller ............................. 808
    22.7.1 External memory interface signals ............ 809
    22.7.2 Supported memories and transactions .......... 811
    22.7.3 General timing rules ............................. 812
    22.7.4 NOR flash/PSRAM controller asynchronous transactions 813
    22.7.5 Synchronous transactions ........................ 832
    22.7.6 NOR/PSRAM controller registers ............. 838
  22.8 NAND flash controller .................................... 847
    22.8.1 External memory interface signals ............ 847
    22.8.2 NAND flash supported memories and transactions 848
    22.8.3 Timing diagrams for NAND flash memories .... 849
    22.8.4 NAND flash operations ............................ 850
    22.8.5 NAND flash prewait feature ..................... 851
    22.8.6 Computation of the error correction code (ECC)
      in NAND flash memory .................................. 852
    22.8.7 NAND flash controller registers ............ 853
<table>
<thead>
<tr>
<th>Section</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>22.9</td>
<td>SDRAM controller</td>
<td>859</td>
</tr>
<tr>
<td>22.9.1</td>
<td>SDRAM controller main features</td>
<td>859</td>
</tr>
<tr>
<td>22.9.2</td>
<td>SDRAM External memory interface signals</td>
<td>859</td>
</tr>
<tr>
<td>22.9.3</td>
<td>SDRAM controller functional description</td>
<td>860</td>
</tr>
<tr>
<td>22.9.4</td>
<td>Low-power modes</td>
<td>867</td>
</tr>
<tr>
<td>22.9.5</td>
<td>SDRAM controller registers</td>
<td>870</td>
</tr>
<tr>
<td>22.9.6</td>
<td>FMC register map</td>
<td>876</td>
</tr>
<tr>
<td>23</td>
<td>Quad-SPI interface (QUADSPI)</td>
<td>879</td>
</tr>
<tr>
<td>23.1</td>
<td>Introduction</td>
<td>879</td>
</tr>
<tr>
<td>23.2</td>
<td>QUADSPI main features</td>
<td>879</td>
</tr>
<tr>
<td>23.3</td>
<td>QUADSPI functional description</td>
<td>879</td>
</tr>
<tr>
<td>23.3.1</td>
<td>QUADSPI block diagram</td>
<td>879</td>
</tr>
<tr>
<td>23.3.2</td>
<td>QUADSPI pins and internal signals</td>
<td>880</td>
</tr>
<tr>
<td>23.3.3</td>
<td>QUADSPI command sequence</td>
<td>881</td>
</tr>
<tr>
<td>23.3.4</td>
<td>QUADSPI signal interface protocol modes</td>
<td>883</td>
</tr>
<tr>
<td>23.3.5</td>
<td>QUADSPI indirect mode</td>
<td>885</td>
</tr>
<tr>
<td>23.3.6</td>
<td>QUADSPI automatic status-polling mode</td>
<td>887</td>
</tr>
<tr>
<td>23.3.7</td>
<td>QUADSPI memory-mapped mode</td>
<td>887</td>
</tr>
<tr>
<td>23.3.8</td>
<td>QUADSPI free-running clock mode</td>
<td>888</td>
</tr>
<tr>
<td>23.3.9</td>
<td>QUADSPI flash memory configuration</td>
<td>888</td>
</tr>
<tr>
<td>23.3.10</td>
<td>QUADSPI delayed data sampling</td>
<td>889</td>
</tr>
<tr>
<td>23.3.11</td>
<td>QUADSPI configuration</td>
<td>889</td>
</tr>
<tr>
<td>23.3.12</td>
<td>QUADSPI use</td>
<td>889</td>
</tr>
<tr>
<td>23.3.13</td>
<td>Sending the instruction only once</td>
<td>891</td>
</tr>
<tr>
<td>23.3.14</td>
<td>QUADSPI error management</td>
<td>892</td>
</tr>
<tr>
<td>23.3.15</td>
<td>QUADSPI busy bit and abort functionality</td>
<td>892</td>
</tr>
<tr>
<td>23.3.16</td>
<td>NCS behavior</td>
<td>892</td>
</tr>
<tr>
<td>23.4</td>
<td>QUADSPI interrupts</td>
<td>894</td>
</tr>
<tr>
<td>23.5</td>
<td>QUADSPI registers</td>
<td>895</td>
</tr>
<tr>
<td>23.5.1</td>
<td>QUADSPI control register (QUADSPI_CR)</td>
<td>895</td>
</tr>
<tr>
<td>23.5.2</td>
<td>QUADSPI device configuration register (QUADSPI_DCR)</td>
<td>897</td>
</tr>
<tr>
<td>23.5.3</td>
<td>QUADSPI status register (QUADSPI_SR)</td>
<td>898</td>
</tr>
<tr>
<td>23.5.4</td>
<td>QUADSPI flag clear register (QUADSPI_FCR)</td>
<td>899</td>
</tr>
<tr>
<td>23.5.5</td>
<td>QUADSPI data length register (QUADSPI_DLR)</td>
<td>900</td>
</tr>
<tr>
<td>23.5.6</td>
<td>QUADSPI communication configuration register (QUADSPI_CCR)</td>
<td>900</td>
</tr>
</tbody>
</table>
23.5.7 QUADSPI address register (QUADSPI_AR) ........................................ 902
23.5.8 QUADSPI alternate-byte register (QUADSPI_ABR) .......................... 903
23.5.9 QUADSPI data register (QUADSPI_DR) ............................................ 903
23.5.10 QUADSPI polling status mask register (QUADSPI_PSMKR) .... 904
23.5.11 QUADSPI polling status match register (QUADSPI_PSMAR) ...... 904
23.5.12 QUADSPI polling interval register (QUADSPI_PIR) .................. 905
23.5.13 QUADSPI low-power timeout register (QUADSPI_LPTR) ........ 905
23.5.14 QUADSPI register map ............................................................. 906

24 Delay block (DLYB) ................................................................. 907
24.1 Introduction ................................................................. 907
24.2 DLYB main features ....................................................... 907
24.3 DLYB functional description ............................................... 907
   24.3.1 DLYB diagram .......................................................... 907
   24.3.2 DLYB pins and internal signals ..................................... 908
   24.3.3 General description .................................................. 908
   24.3.4 Delay line length configuration procedure ...................... 909
   24.3.5 Output clock phase configuration procedure ....................... 909
24.4 DLYB registers ............................................................... 910
   24.4.1 DLYB control register (DLYB_CR) ...................................... 910
   24.4.2 DLYB configuration register (DLYB_CFGR) ............................ 910
   24.4.3 DLYB register map ..................................................... 911

25 Analog-to-digital converters (ADC) ...................................... 912
25.1 Introduction ................................................................. 912
25.2 ADC main features ....................................................... 913
25.3 ADC implementation ...................................................... 914
25.4 ADC functional description ............................................... 915
   25.4.1 ADC block diagram .................................................... 915
   25.4.2 ADC pins and internal signals ..................................... 916
   25.4.3 ADC clocks .......................................................... 917
   25.4.4 ADC1/2/3 connectivity .............................................. 920
   25.4.5 Slave AHB interface .................................................. 923
   25.4.6 ADC deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN) ....................................................... 923
   25.4.7 Single-ended and differential input channels ................. 924
   25.4.8 Calibration (ADCAL, ADCALDIFF, ADCALLIN, ADC_CALFACT) .... 924
25.4.9 ADC on-off control (ADEN, ADDIS, ADRDY) ........................................ 930
25.4.10 Constraints when writing the ADC control bits ................................. 931
25.4.11 Channel selection (SQRx, JSQRx) ......................................................... 931
25.4.12 Channel preselection register (ADC_PCSEL) ....................................... 932
25.4.13 Channel-wise programmable sampling time (SMPR1, SMPR2) .............. 933
25.4.14 Single conversion mode (CONT=0) ....................................................... 934
25.4.15 Continuous conversion mode (CONT=1) ................................................ 934
25.4.16 Starting conversions (ADSTART, JADSTART) ..................................... 935
25.4.17 Timing ................................................................................................. 936
25.4.18 Stopping an ongoing conversion (ADSTP, JADSTP) ............................. 936
25.4.19 Conversion on external trigger and trigger polarity (EXTSEL, EXTEN, JEXTSEL, JEXTEN) .......................................................... 938
25.4.20 Injected channel management ............................................................... 941
25.4.21 Discontinuous mode (DISCEN, DISCNUM, JDISCEN) ......................... 943
25.4.22 Queue of context for injected conversions ........................................... 944
25.4.23 Programmable resolution (RES) - fast conversion mode ................. 952
25.4.24 End of conversion, end of sampling phase (EOC, JEOC, EOSMP) ........ 952
25.4.25 End of conversion sequence (EOS, JEOS) ........................................... 952
25.4.26 Timing diagrams example (single/continuous modes, hardware/software triggers) .......................................................... 953
25.4.27 Data management .............................................................................. 954
25.4.28 Managing conversions using the DFSDM ........................................... 962
25.4.29 Dynamic low-power features ............................................................. 962
25.4.30 Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRy, AWD_LTRy, AWDy) ..... 967
25.4.31 Oversampler ...................................................................................... 970
25.4.32 Dual ADC modes .............................................................................. 976
25.4.33 Temperature sensor .......................................................................... 991
25.4.34 VBAT supply monitoring ................................................................... 992
25.4.35 Monitoring the internal voltage reference ........................................... 993
25.5 ADC interrupts ...................................................................................... 995
25.6 ADC registers (for each ADC) ................................................................. 996
  25.6.1 ADC interrupt and status register (ADC_ISR) ...................................... 996
  25.6.2 ADC interrupt enable register (ADC_IER) .......................................... 999
  25.6.3 ADC control register (ADC_CR) ......................................................... 1001
  25.6.4 ADC configuration register (ADC_CFGR) .......................................... 1010
  25.6.5 ADC configuration register 2 (ADC_CFGR2) ...................................... 1014
  25.6.6 ADC sample time register 1 (ADC_SMPR1) ....................................... 1016
## 25.6 ADC registers

<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>25.6.7</td>
<td>ADC sample time register 2 (ADC_SMPR2)</td>
<td>1017</td>
</tr>
<tr>
<td>25.6.8</td>
<td>ADC channel preselection register (ADC_PCSEL)</td>
<td>1018</td>
</tr>
<tr>
<td>25.6.9</td>
<td>ADC watchdog threshold register 1 (ADC_LTR1)</td>
<td>1018</td>
</tr>
<tr>
<td>25.6.10</td>
<td>ADC watchdog threshold register 1 (ADC_HTR1)</td>
<td>1019</td>
</tr>
<tr>
<td>25.6.11</td>
<td>ADC regular sequence register 1 (ADC_SQR1)</td>
<td>1020</td>
</tr>
<tr>
<td>25.6.12</td>
<td>ADC regular sequence register 2 (ADC_SQR2)</td>
<td>1021</td>
</tr>
<tr>
<td>25.6.13</td>
<td>ADC regular sequence register 3 (ADC_SQR3)</td>
<td>1022</td>
</tr>
<tr>
<td>25.6.14</td>
<td>ADC regular sequence register 4 (ADC_SQR4)</td>
<td>1023</td>
</tr>
<tr>
<td>25.6.15</td>
<td>ADC regular Data Register (ADC_DR)</td>
<td>1024</td>
</tr>
<tr>
<td>25.6.16</td>
<td>ADC injected sequence register (ADC_JSQR)</td>
<td>1025</td>
</tr>
<tr>
<td>25.6.17</td>
<td>ADC injected channel y offset register (ADC_OFRY)</td>
<td>1027</td>
</tr>
<tr>
<td>25.6.18</td>
<td>ADC injected channel y data register (ADC_JDRy)</td>
<td>1028</td>
</tr>
<tr>
<td>25.6.19</td>
<td>ADC analog watchdog 2 configuration register (ADC_AWD2CR)</td>
<td>1028</td>
</tr>
<tr>
<td>25.6.20</td>
<td>ADC analog watchdog 3 configuration register (ADC_AWD3CR)</td>
<td>1029</td>
</tr>
<tr>
<td>25.6.21</td>
<td>ADC watchdog lower threshold register 2 (ADC_LTR2)</td>
<td>1029</td>
</tr>
<tr>
<td>25.6.22</td>
<td>ADC watchdog higher threshold register 2 (ADC_HTR2)</td>
<td>1030</td>
</tr>
<tr>
<td>25.6.23</td>
<td>ADC watchdog lower threshold register 3 (ADC_LTR3)</td>
<td>1030</td>
</tr>
<tr>
<td>25.6.24</td>
<td>ADC watchdog higher threshold register 3 (ADC_HTR3)</td>
<td>1031</td>
</tr>
<tr>
<td>25.6.25</td>
<td>ADC differential mode selection register (ADC_DIFSEL)</td>
<td>1031</td>
</tr>
<tr>
<td>25.6.26</td>
<td>ADC calibration factors register (ADC_CALFACT)</td>
<td>1032</td>
</tr>
<tr>
<td>25.6.27</td>
<td>ADC calibration factor register 2 (ADC_CALFACT2)</td>
<td>1032</td>
</tr>
</tbody>
</table>

## 25.7 ADC common registers

<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>25.7.1</td>
<td>ADC x common status register (ADCx_CSR) (x=1/2 or 3)</td>
<td>1033</td>
</tr>
<tr>
<td>25.7.2</td>
<td>ADC x common control register (ADCx_CCR) (x=1/2 or 3)</td>
<td>1035</td>
</tr>
<tr>
<td>25.7.3</td>
<td>ADC x common regular data register for dual mode (ADCx_CDR) (x=1/2 or 3)</td>
<td>1039</td>
</tr>
<tr>
<td>25.7.4</td>
<td>ADC x common regular data register for 32-bit dual mode (ADCx_CDR2) (x=1/2 or 3)</td>
<td>1039</td>
</tr>
</tbody>
</table>

## 25.8 ADC register map

<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>25.8</td>
<td>ADC register map</td>
<td>1040</td>
</tr>
</tbody>
</table>

## 26 Digital-to-analog converter (DAC)

<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>26.1</td>
<td>Introduction</td>
<td>1044</td>
</tr>
<tr>
<td>26.2</td>
<td>DAC main features</td>
<td>1044</td>
</tr>
<tr>
<td>26.3</td>
<td>DAC implementation</td>
<td>1045</td>
</tr>
<tr>
<td>26.4</td>
<td>DAC functional description</td>
<td>1046</td>
</tr>
<tr>
<td>26.4.1</td>
<td>DAC block diagram</td>
<td>1046</td>
</tr>
</tbody>
</table>
26.4.2 DAC pins and internal signals ........................................ 1047
26.4.3 DAC channel enable .................................................. 1048
26.4.4 DAC data format ...................................................... 1048
26.4.5 DAC conversion ....................................................... 1050
26.4.6 DAC output voltage .................................................. 1050
26.4.7 DAC trigger selection ................................................ 1050
26.4.8 DMA requests ........................................................ 1051
26.4.9 Noise generation ...................................................... 1051
26.4.10 Triangle-wave generation ......................................... 1053
26.4.11 DAC channel modes ................................................ 1054
26.4.12 DAC channel buffer calibration ................................. 1057
26.4.13 Dual DAC channel conversion modes (if dual channels are available) ........................................... 1058
26.5 DAC in low-power modes ............................................... 1062
26.6 DAC interrupts .......................................................... 1063
26.7 DAC registers ............................................................ 1064
   26.7.1 DAC control register (DAC_CR) ............................... 1064
   26.7.2 DAC software trigger register (DAC_SWTRGR) ............ 1067
   26.7.3 DAC channel1 12-bit right-aligned data holding register (DAC_DHR12R1) ....................................... 1068
   26.7.4 DAC channel1 12-bit left aligned data holding register (DAC_DHR12L1) ........................................ 1068
   26.7.5 DAC channel1 8-bit right aligned data holding register (DAC_DHR8R1) ......................................... 1069
   26.7.6 DAC channel2 12-bit right aligned data holding register (DAC_DHR12R2) ........................................ 1069
   26.7.7 DAC channel2 12-bit left aligned data holding register (DAC_DHR12L2) ........................................ 1070
   26.7.8 DAC channel2 8-bit right-aligned data holding register (DAC_DHR8R2) ........................................ 1070
   26.7.9 Dual DAC 12-bit right-aligned data holding register (DAC_DHR12RD) ........................................ 1071
   26.7.10 Dual DAC 12-bit left aligned data holding register (DAC_DHR12LD) ........................................ 1071
   26.7.11 Dual DAC 8-bit right aligned data holding register (DAC_DHR8RD) ........................................ 1072
   26.7.12 DAC channel1 data output register (DAC_DOR1) ........ 1072
   26.7.13 DAC channel2 data output register (DAC_DOR2) ........ 1073
   26.7.14 DAC status register (DAC_SR) ................................. 1073
   26.7.15 DAC calibration control register (DAC_CCR) ............. 1075
26.7.16 DAC mode control register (DAC_MCR) ................................................. 1075
26.7.17 DAC channel1 sample and hold sample time register
(DAC_SHSR1) ................................................................. 1077
26.7.18 DAC channel2 sample and hold sample time register
(DAC_SHSR2) ................................................................. 1077
26.7.19 DAC sample and hold time register (DAC_SHHR) ...................... 1078
26.7.20 DAC sample and hold refresh time register (DAC_SHRR) .......... 1078
26.7.21 DAC register map ......................................................... 1079

27 Voltage reference buffer (VREFBUF) ............................................. 1081
27.1 Introduction ................................................................. 1081
27.2 VREFBUF functional description ........................................... 1081
27.3 VREFBUF registers ........................................................ 1082
27.3.1 VREFBUF control and status register (VREFBUF_CSR) ............. 1082
27.3.2 VREFBUF calibration control register (VREFBUF_CCR) ............. 1083
27.3.3 VREFBUF register map ................................................... 1083

28 Comparator (COMP) ......................................................... 1084
28.1 Introduction ................................................................. 1084
28.2 COMP main features ....................................................... 1084
28.3 COMP functional description ............................................. 1085
28.3.1 COMP block diagram .................................................. 1085
28.3.2 COMP pins and internal signals ..................................... 1085
28.3.3 COMP reset and clocks ................................................ 1087
28.3.4 Comparator LOCK mechanism ....................................... 1087
28.3.5 Window comparator .................................................... 1087
28.3.6 Hysteresis ................................................................. 1087
28.3.7 Comparator output blanking function ............................... 1088
28.3.8 Comparator output on GPIOs ......................................... 1089
28.3.9 Comparator output redirection ...................................... 1090
28.3.10 COMP power and speed modes ................................... 1090
28.4 COMP low-power modes ................................................... 1091
28.5 COMP interrupts ........................................................... 1091
28.5.1 Interrupt through EXTI block ...................................... 1091
28.5.2 Interrupt through NVIC of the CPU .............................. 1092
28.6 SCALER function ............................................................ 1092
28.7 COMP registers .............................................................. 1093
<table>
<thead>
<tr>
<th>Contents</th>
<th>RM0433</th>
</tr>
</thead>
<tbody>
<tr>
<td>28.7.1 Comparator status register (COMP_SR)</td>
<td>1093</td>
</tr>
<tr>
<td>28.7.2 Comparator interrupt clear flag register (COMP_ICFR)</td>
<td>1093</td>
</tr>
<tr>
<td>28.7.3 Comparator option register (COMP_OR)</td>
<td>1094</td>
</tr>
<tr>
<td>28.7.4 Comparator configuration register 1 (COMP_CFGR1)</td>
<td>1094</td>
</tr>
<tr>
<td>28.7.5 Comparator configuration register 2 (COMP_CFGR2)</td>
<td>1096</td>
</tr>
<tr>
<td>28.7.6 COMP register map</td>
<td>1099</td>
</tr>
<tr>
<td>29 Operational amplifiers (OPAMP)</td>
<td>1100</td>
</tr>
<tr>
<td>29.1 Introduction</td>
<td>1100</td>
</tr>
<tr>
<td>29.2 OPAMP main features</td>
<td>1100</td>
</tr>
<tr>
<td>29.3 OPAMP functional description</td>
<td>1100</td>
</tr>
<tr>
<td>29.3.1 OPAMP reset and clocks</td>
<td>1100</td>
</tr>
<tr>
<td>29.3.2 Initial configuration</td>
<td>1101</td>
</tr>
<tr>
<td>29.3.3 Signal routing</td>
<td>1101</td>
</tr>
<tr>
<td>29.3.4 OPAMP modes</td>
<td>1102</td>
</tr>
<tr>
<td>29.3.5 Calibration</td>
<td>1108</td>
</tr>
<tr>
<td>29.4 OPAMP low-power modes</td>
<td>1110</td>
</tr>
<tr>
<td>29.5 OPAMP PGA gain</td>
<td>1110</td>
</tr>
<tr>
<td>29.6 OPAMP registers</td>
<td>1110</td>
</tr>
<tr>
<td>29.6.1 OPAMP1 control/status register (OPAMP1_CSR)</td>
<td>1110</td>
</tr>
<tr>
<td>29.6.2 OPAMP1 trimming register in normal mode (OPAMP1_OTR)</td>
<td>1112</td>
</tr>
<tr>
<td>29.6.3 OPAMP1 trimming register in high-speed mode (OPAMP1_HSOTR)</td>
<td>1113</td>
</tr>
<tr>
<td>29.6.4 OPAMP option register (OPAMP_OR)</td>
<td>1113</td>
</tr>
<tr>
<td>29.6.5 OPAMP2 control/status register (OPAMP2_CSR)</td>
<td>1113</td>
</tr>
<tr>
<td>29.6.6 OPAMP2 trimming register in normal mode (OPAMP2_OTR)</td>
<td>1115</td>
</tr>
<tr>
<td>29.6.7 OPAMP2 trimming register in high-speed mode (OPAMP2_HSOTR)</td>
<td>1116</td>
</tr>
<tr>
<td>29.6.8 OPAMP register map</td>
<td>1117</td>
</tr>
<tr>
<td>30 Digital filter for sigma delta modulators (DFSDM)</td>
<td>1118</td>
</tr>
<tr>
<td>30.1 Introduction</td>
<td>1118</td>
</tr>
<tr>
<td>30.2 DFSDM main features</td>
<td>1119</td>
</tr>
<tr>
<td>30.3 DFSDM implementation</td>
<td>1120</td>
</tr>
<tr>
<td>30.4 DFSDM functional description</td>
<td>1121</td>
</tr>
<tr>
<td>30.4.1 DFSDM block diagram</td>
<td>1121</td>
</tr>
<tr>
<td>30.4.2 DFSDM pins and internal signals</td>
<td>1122</td>
</tr>
<tr>
<td>30.4.3 DFSDM reset and clocks</td>
<td>1123</td>
</tr>
<tr>
<td>Section</td>
<td>Description</td>
</tr>
<tr>
<td>---------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>30.4.4</td>
<td>Serial channel transceivers</td>
</tr>
<tr>
<td>30.4.5</td>
<td>Configuring the input serial interface</td>
</tr>
<tr>
<td>30.4.6</td>
<td>Parallel data inputs</td>
</tr>
<tr>
<td>30.4.7</td>
<td>Channel selection</td>
</tr>
<tr>
<td>30.4.8</td>
<td>Digital filter configuration</td>
</tr>
<tr>
<td>30.4.9</td>
<td>Integrator unit</td>
</tr>
<tr>
<td>30.4.10</td>
<td>Analog watchdog</td>
</tr>
<tr>
<td>30.4.11</td>
<td>Short-circuit detector</td>
</tr>
<tr>
<td>30.4.12</td>
<td>Extreme detector</td>
</tr>
<tr>
<td>30.4.13</td>
<td>Data unit block</td>
</tr>
<tr>
<td>30.4.14</td>
<td>Signed data format</td>
</tr>
<tr>
<td>30.4.15</td>
<td>Launching conversions</td>
</tr>
<tr>
<td>30.4.16</td>
<td>Continuous and fast continuous modes</td>
</tr>
<tr>
<td>30.4.17</td>
<td>Request precedence</td>
</tr>
<tr>
<td>30.4.18</td>
<td>Power optimization in run mode</td>
</tr>
<tr>
<td>30.5</td>
<td>DFSDM interrupts</td>
</tr>
<tr>
<td>30.6</td>
<td>DFSDM DMA transfer</td>
</tr>
<tr>
<td>30.7</td>
<td>DFSDM channel y registers (y=0..7)</td>
</tr>
<tr>
<td>30.7.1</td>
<td>DFSDM channel y configuration register (DFSDM_CHyCFGR1)</td>
</tr>
<tr>
<td>30.7.2</td>
<td>DFSDM channel y configuration register (DFSDM_CHyCFGR2)</td>
</tr>
<tr>
<td>30.7.3</td>
<td>DFSDM channel y analog watchdog and short-circuit detector register (DFSDM_CHyAWSCDR)</td>
</tr>
<tr>
<td>30.7.4</td>
<td>DFSDM channel y watchdog filter data register (DFSDM_CHyWDATR)</td>
</tr>
<tr>
<td>30.7.5</td>
<td>DFSDM channel y data input register (DFSDM_CHyDATINR)</td>
</tr>
<tr>
<td>30.8</td>
<td>DFSDM filter x module registers (x=0..3)</td>
</tr>
<tr>
<td>30.8.1</td>
<td>DFSDM filter x control register 1 (DFSDM_FLTxCR1)</td>
</tr>
<tr>
<td>30.8.2</td>
<td>DFSDM filter x control register 2 (DFSDM_FLTxCR2)</td>
</tr>
<tr>
<td>30.8.3</td>
<td>DFSDM filter x interrupt and status register (DFSDM_FLTxISR)</td>
</tr>
<tr>
<td>30.8.4</td>
<td>DFSDM filter x interrupt flag clear register (DFSDM_FLTxICR)</td>
</tr>
<tr>
<td>30.8.5</td>
<td>DFSDM filter x injected channel group selection register (DFSDM_FLTxJCHGR)</td>
</tr>
<tr>
<td>30.8.6</td>
<td>DFSDM filter x control register (DFSDM_FLTxFCR)</td>
</tr>
<tr>
<td>30.8.7</td>
<td>DFSDM filter x data register for injected group (DFSDM_FLTxJDATAR)</td>
</tr>
<tr>
<td>30.8.8</td>
<td>DFSDM filter x data register for the regular channel (DFSDM_FLTxRDATAR)</td>
</tr>
</tbody>
</table>
30.8.9 DFSDM filter x analog watchdog high threshold register
(DFSDM_FLTxAWHTR) ................................................. 1163
30.8.10 DFSDM filter x analog watchdog low threshold register
(DFSDM_FLTxAWLTR) ................................................. 1163
30.8.11 DFSDM filter x analog watchdog status register
(DFSDM_FLTxAWSR) .................................................. 1164
30.8.12 DFSDM filter x analog watchdog clear flag register
(DFSDM_FLTxAWCFR) ................................................ 1165
30.8.13 DFSDM filter x extremes detector maximum register
(DFSDM_FLTxEXMAX) ............................................... 1165
30.8.14 DFSDM filter x extremes detector minimum register
(DFSDM_FLTxEXMIN) ................................................. 1166
30.8.15 DFSDM filter x conversion timer register (DFSDM_FLTxCNVTIMR) . 1166
30.8.16 DFSDM register map .......................................... 1167

31 Digital camera interface (DCMI) .................................. 1177
31.1 Introduction ....................................................... 1177
31.2 DCMI main features ............................................... 1177
31.3 DCMI functional description .................................... 1177
  31.3.1 DCMI block diagram ........................................ 1178
  31.3.2 DCMI pins and internal signals ............................ 1178
  31.3.3 DCMI clocks ................................................. 1179
  31.3.4 DCMI DMA interface ........................................ 1179
  31.3.5 DCMI physical interface .................................... 1179
  31.3.6 DCMI synchronization ....................................... 1181
  31.3.7 DCMI capture modes ...................................... 1183
  31.3.8 DCMI crop feature ......................................... 1184
  31.3.9 DCMI JPEG format ......................................... 1185
  31.3.10 DCMI FIFO ................................................. 1185
  31.3.11 DCMI data format description ......................... 1186
31.4 DCMI interrupts .................................................. 1188
31.5 DCMI registers .................................................... 1189
  31.5.1 DCMI control register (DCMI_CR) ......................... 1189
  31.5.2 DCMI status register (DCMI_SR) .......................... 1191
  31.5.3 DCMI raw interrupt status register (DCMI_RIS) ......... 1192
  31.5.4 DCMI interrupt enable register (DCMI_IER) ............ 1193
  31.5.5 DCMI masked interrupt status register (DCMI_MIS) .... 1194
  31.5.6 DCMI interrupt clear register (DCMI_ICR) ............. 1195
31.5.7 DCMI embedded synchronization code register (DCMI_ESCR) ... 1195
31.5.8 DCMI embedded synchronization unmask register (DCMI_ESUR) ... 1196
31.5.9 DCMI crop window start (DCMI_CWSTRT) ... 1197
31.5.10 DCMI crop window size (DCMI_CWSIZE) ... 1197
31.5.11 DCMI data register (DCMI_DR) ... 1198
31.5.12 DCMI register map ... 1198

32 LCD-TFT display controller (LTDC) ........................................... 1200
32.1 Introduction ................................................................. 1200
32.2 LTDC main features ...................................................... 1200
32.3 LTDC functional description ............................................. 1201
   32.3.1 LTDC block diagram ................................................. 1201
   32.3.2 LTDC pins and internal signals .................................... 1201
   32.3.3 LTDC reset and clocks .............................................. 1202
32.4 LTDC programmable parameters ........................................ 1204
   32.4.1 LTDC global configuration parameters ......................... 1204
   32.4.2 Layer programmable parameters ................................. 1206
32.5 LTDC interrupts ........................................................... 1210
32.6 LTDC programming procedure ......................................... 1211
32.7 LTDC registers ............................................................ 1212
   32.7.1 LTDC synchronization size configuration register (LTDC_SSCR) ... 1212
   32.7.2 LTDC back porch configuration register (LTDC_BPCR) .......... 1212
   32.7.3 LTDC active width configuration register (LTDC_AWCR) ...... 1213
   32.7.4 LTDC total width configuration register (LTDC_TWCR) ....... 1214
   32.7.5 LTDC global control register (LTDC_GCR) ..................... 1214
   32.7.6 LTDC shadow reload configuration register (LTDC_SRCR) .... 1216
   32.7.7 LTDC background color configuration register (LTDC_BCCR) ... 1216
   32.7.8 LTDC interrupt enable register (LTDC_IER) ................... 1217
   32.7.9 LTDC interrupt status register (LTDC_ISR) ................... 1218
   32.7.10 LTDC interrupt clear register (LTDC_ICR) ................... 1218
   32.7.11 LTDC line interrupt position configuration register (LTDC_LIPCR) ... 1219
   32.7.12 LTDC current position status register (LTDC_CPSR) ....... 1219
   32.7.13 LTDC current display status register (LTDC_CDSR) ....... 1220
   32.7.14 LTDC layer x control register (LTDC_LxCR) .................. 1220
   32.7.15 LTDC layer x window horizontal position configuration register (LTDC_LxWHPCR) ... 1221
32.7.16 LTDC layer x window vertical position configuration register
(LTDC_LxWVPCR) .................................................. 1222
32.7.17 LTDC layer x color keying configuration register
(LTDC_LxCKCR) .................................................. 1223
32.7.18 LTDC layer x pixel format configuration register
(LTDC_LxPFCR) .................................................. 1223
32.7.19 LTDC layer x constant alpha configuration register
(LTDC_LxCACR) .................................................. 1224
32.7.20 LTDC layer x default color configuration register
(LTDC_LxDCCR) .................................................. 1224
32.7.21 LTDC layer x blending factors configuration register
(LTDC_LxBFCR) .................................................. 1225
32.7.22 LTDC layer x color frame buffer address register
(LTDC_LxCFBAR) ................................................ 1226
32.7.23 LTDC layer x color frame buffer length register
(LTDC_LxCFBLR) ................................................ 1226
32.7.24 LTDC layer x color frame buffer line number register
(LTDC_LxCFBLNR) .............................................. 1227
32.7.25 LTDC layer x CLUT write register (LTDC_LxCLUTWR) ........... 1227
32.7.26 LTDC register map .......................................... 1228

33 JPEG codec (JPEG) ................................................. 1231
33.1 Introduction ..................................................... 1231
33.2 JPEG codec main features ..................................... 1231
33.3 JPEG codec block functional description .................... 1232
  33.3.1 General description ........................................ 1232
  33.3.2 JPEG internal signals ..................................... 1232
  33.3.3 JPEG decoding procedure .................................. 1233
  33.3.4 JPEG encoding procedure .................................. 1234
33.4 JPEG codec interrupts ......................................... 1236
33.5 JPEG codec registers .......................................... 1237
  33.5.1 JPEG codec control register (JPEG_CONFRO) .............. 1237
  33.5.2 JPEG codec configuration register 1 (JPEG_CONF1) ......... 1237
  33.5.3 JPEG codec configuration register 2 (JPEG_CONF2) ......... 1238
  33.5.4 JPEG codec configuration register 3 (JPEG_CONF3) ......... 1239
  33.5.5 JPEG codec configuration register x (JPEG_CONFRx) ........ 1239
  33.5.6 JPEG control register (JPEG_CR) .......................... 1240
  33.5.7 JPEG status register (JPEG_SR) ............................ 1241
  33.5.8 JPEG clear flag register (JPEG_CFR) ...................... 1242
33.5.9 JPEG data input register (JPEG_DIR) ................................................. 1243
33.5.10 JPEG data output register (JPEG_DOR) ............................................. 1243
33.5.11 JPEG quantization memory x (JPEG_QMEMx_y) ................................. 1244
33.5.12 JPEG Huffman min (JPEG_HUFFMINx_y) ............................................ 1244
33.5.13 JPEG Huffman min x [alternate] (JPEG_HUFFMINx_y) ......................... 1245
33.5.14 JPEG Huffman base (JPEG_HUFFBASEx) ........................................... 1245
33.5.15 JPEG Huffman symbol (JPEG_HUFFSYMBx) ....................................... 1246
33.5.16 JPEG DHT memory (JPEG_DHTMEMx) .............................................. 1247
33.5.17 JPEG Huffman encoder ACx (JPEG_HUFFENC_ACx_y) ......................... 1247
33.5.18 JPEG Huffman encoder DCx (JPEG_HUFFENC_DCx_y) ......................... 1248
33.5.19 JPEG codec register map ............................................................... 1249

34 True random number generator (RNG) ................................................. 1251
34.1 Introduction ......................................................................................... 1251
34.2 RNG main features ............................................................................. 1251
34.3 RNG functional description ............................................................... 1252
  34.3.1 RNG block diagram ....................................................................... 1252
  34.3.2 RNG internal signals ..................................................................... 1252
  34.3.3 Random number generation .......................................................... 1252
  34.3.4 RNG initialization .......................................................................... 1255
  34.3.5 RNG operation ............................................................................... 1256
  34.3.6 RNG clocking ................................................................................ 1257
  34.3.7 Error management ......................................................................... 1257
  34.3.8 In this case application must clear the SEIS bit interrupt flag. RNG low-
     power use 1258
34.4 RNG interrupts ................................................................................. 1258
34.5 RNG processing time ......................................................................... 1258
34.6 RNG entropy source validation ............................................................ 1259
  34.6.1 Introduction .................................................................................... 1259
  34.6.2 Validation conditions ..................................................................... 1259
  34.6.3 Data collection ............................................................................... 1259
34.7 RNG registers ..................................................................................... 1259
  34.7.1 RNG control register (RNG_CR) ...................................................... 1259
  34.7.2 RNG status register (RNG_SR) ....................................................... 1260
  34.7.3 RNG data register (RNG_DR) .......................................................... 1261
  34.7.4 RNG register map ........................................................................ 1262
<table>
<thead>
<tr>
<th>Section</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>35.1</td>
<td>Introduction</td>
<td>1263</td>
</tr>
<tr>
<td>35.2</td>
<td>CRYP main features</td>
<td>1263</td>
</tr>
<tr>
<td>35.3</td>
<td>CRYP implementation</td>
<td>1264</td>
</tr>
<tr>
<td>35.4</td>
<td>CRYP functional description</td>
<td>1265</td>
</tr>
<tr>
<td>35.4.1</td>
<td>CRYP block diagram</td>
<td>1265</td>
</tr>
<tr>
<td>35.4.2</td>
<td>CRYP internal signals</td>
<td>1266</td>
</tr>
<tr>
<td>35.4.3</td>
<td>CRYP DES/TDES cryptographic core</td>
<td>1266</td>
</tr>
<tr>
<td>35.4.4</td>
<td>CRYP AES cryptographic core</td>
<td>1267</td>
</tr>
<tr>
<td>35.4.5</td>
<td>CRYP procedure to perform a cipher operation</td>
<td>1273</td>
</tr>
<tr>
<td>35.4.6</td>
<td>CRYP busy state</td>
<td>1275</td>
</tr>
<tr>
<td>35.4.7</td>
<td>Preparing the CRYP AES key for decryption</td>
<td>1276</td>
</tr>
<tr>
<td>35.4.8</td>
<td>CRYP stealing and data padding</td>
<td>1276</td>
</tr>
<tr>
<td>35.4.9</td>
<td>CRYP suspend/resume operations</td>
<td>1278</td>
</tr>
<tr>
<td>35.4.10</td>
<td>CRYP DES/TDES basic chaining modes (ECB, CBC)</td>
<td>1279</td>
</tr>
<tr>
<td>35.4.11</td>
<td>CRYP AES basic chaining modes (ECB, CBC)</td>
<td>1284</td>
</tr>
<tr>
<td>35.4.12</td>
<td>CRYP AES counter mode (AES-CTR)</td>
<td>1289</td>
</tr>
<tr>
<td>35.4.13</td>
<td>CRYP AES Galois/counter mode (GCM)</td>
<td>1293</td>
</tr>
<tr>
<td>35.4.14</td>
<td>CRYP AES Galois message authentication code (GMAC)</td>
<td>1298</td>
</tr>
<tr>
<td>35.4.15</td>
<td>CRYP AES Counter with CBC-MAC (CCM)</td>
<td>1299</td>
</tr>
<tr>
<td>35.4.16</td>
<td>CRYP data registers and data swapping</td>
<td>1304</td>
</tr>
<tr>
<td>35.4.17</td>
<td>CRYP key registers</td>
<td>1308</td>
</tr>
<tr>
<td>35.4.18</td>
<td>CRYP initialization vector registers</td>
<td>1308</td>
</tr>
<tr>
<td>35.4.19</td>
<td>CRYP DMA interface</td>
<td>1309</td>
</tr>
<tr>
<td>35.4.20</td>
<td>CRYP error management</td>
<td>1311</td>
</tr>
<tr>
<td>35.5</td>
<td>CRYP interrupts</td>
<td>1312</td>
</tr>
<tr>
<td>35.6</td>
<td>CRYP processing time</td>
<td>1313</td>
</tr>
<tr>
<td>35.7</td>
<td>CRYP registers</td>
<td>1314</td>
</tr>
<tr>
<td>35.7.1</td>
<td>CRYP control register (CRYP_CR)</td>
<td>1314</td>
</tr>
<tr>
<td>35.7.2</td>
<td>CRYP status register (CRYP_SR)</td>
<td>1316</td>
</tr>
<tr>
<td>35.7.3</td>
<td>CRYP data input register (CRYP_DIN)</td>
<td>1317</td>
</tr>
<tr>
<td>35.7.4</td>
<td>CRYP data output register (CRYP_DOUT)</td>
<td>1317</td>
</tr>
<tr>
<td>35.7.5</td>
<td>CRYP DMA control register (CRYP_DMACR)</td>
<td>1318</td>
</tr>
<tr>
<td>35.7.6</td>
<td>CRYP interrupt mask set/clear register (CRYP_IMSCR)</td>
<td>1319</td>
</tr>
<tr>
<td>35.7.7</td>
<td>CRYP raw interrupt status register (CRYP_RISR)</td>
<td>1319</td>
</tr>
<tr>
<td>35.7.8</td>
<td>CRYP masked interrupt status register (CRYP_MISR)</td>
<td>1320</td>
</tr>
</tbody>
</table>
35.7.9 CRYP key register 0L (CRYP_K0LR) ......................................................... 1321
35.7.10 CRYP key register 0R (CRYP_K0RR) ......................................................... 1321
35.7.11 CRYP key register 1L (CRYP_K1LR) ......................................................... 1322
35.7.12 CRYP key register 1R (CRYP_K1RR) ......................................................... 1322
35.7.13 CRYP key register 2L (CRYP_K2LR) ......................................................... 1323
35.7.14 CRYP key register 2R (CRYP_K2RR) ......................................................... 1323
35.7.15 CRYP key register 3L (CRYP_K3LR) ......................................................... 1324
35.7.16 CRYP key register 3R (CRYP_K3RR) ......................................................... 1324
35.7.17 CRYP initialization vector register 0L (CRYP_IV0LR) ................................. 1325
35.7.18 CRYP initialization vector register 0R (CRYP_IV0RR) ................................. 1325
35.7.19 CRYP initialization vector register 1L (CRYP_IV1LR) ................................. 1326
35.7.20 CRYP initialization vector register 1R (CRYP_IV1RR) ................................. 1326
35.7.21 CRYP context swap GCM-CCM registers (CRYP_CSGCMCCMxR) ................ 1326
35.7.22 CRYP context swap GCM registers (CRYP_CSGCMxR) ............................... 1327
35.7.23 CRYP register map .................................................................................. 1327

36 Hash processor (HASH) ................................................................. 1330
36.1 Introduction ....................................................................................... 1330
36.2 HASH main features ......................................................................... 1330
36.3 HASH implementation ...................................................................... 1331
36.4 HASH functional description ............................................................... 1331
  36.4.1 HASH block diagram ....................................................................... 1331
  36.4.2 HASH internal signals ...................................................................... 1332
  36.4.3 About secure hash algorithms ........................................................... 1332
  36.4.4 Message data feeding ....................................................................... 1332
  36.4.5 Message digest computing ................................................................. 1334
  36.4.6 Message padding .............................................................................. 1335
  36.4.7 HMAC operation ............................................................................. 1337
  36.4.8 HASH suspend/resume operations ...................................................... 1339
  36.4.9 HASH DMA interface ....................................................................... 1341
  36.4.10 HASH error management ................................................................. 1341
36.5 HASH interrupts .................................................................................. 1341
36.6 HASH processing time ........................................................................ 1342
36.7 HASH registers ................................................................................... 1343
  36.7.1 HASH control register (HASH_CR) ...................................................... 1343
  36.7.2 HASH data input register (HASH_DIN) ................................................. 1345
### High-Resolution Timer (HRTIM)

#### 37.1 Introduction

#### 37.2 Main features

#### 37.3 Functional description

- **37.3.1 General description**
- **37.3.2 HRTIM pins and internal signals**
- **37.3.3 Clocks**
- **37.3.4 Timer A..E timing units**
- **37.3.5 Master timer**
- **37.3.6 Set/reset events priorities and narrow pulses management**
- **37.3.7 External events global conditioning**
- **37.3.8 External event filtering in timing units**
- **37.3.9 Delayed Protection**
- **37.3.10 Register preload and update management**
- **37.3.11 Events propagation within or across multiple timers**
- **37.3.12 Output management**
- **37.3.13 Burst mode controller**
- **37.3.14 Chopper**
- **37.3.15 Fault protection**
- **37.3.16 Auxiliary outputs**
- **37.3.17 Synchronizing the HRTIM with other timers or HRTIM instances**
- **37.3.18 ADC triggers**
- **37.3.19 DAC triggers**
- **37.3.20 HRTIM Interrupts**
- **37.3.21 DMA**
- **37.3.22 HRTIM initialization**
- **37.3.23 Debug**

#### 37.4 Application use cases

- **37.4.1 Buck converter**
- **37.4.2 Buck converter with synchronous rectification**
<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>37.4.3</td>
<td>Multiphase converters</td>
</tr>
<tr>
<td>37.4.4</td>
<td>Transition mode Power Factor Correction</td>
</tr>
<tr>
<td>37.5</td>
<td>HRTIM registers</td>
</tr>
<tr>
<td>37.5.1</td>
<td>HRTIM Master Timer Control Register (HRTIM_MCR)</td>
</tr>
<tr>
<td>37.5.2</td>
<td>HRTIM Master Timer Interrupt Status Register (HRTIM_MISR)</td>
</tr>
<tr>
<td>37.5.3</td>
<td>HRTIM Master Timer Interrupt Clear Register (HRTIM_MICR)</td>
</tr>
<tr>
<td>37.5.4</td>
<td>HRTIM Master Timer DMA / Interrupt Enable Register (HRTIM_MDIER)</td>
</tr>
<tr>
<td>37.5.5</td>
<td>HRTIM Master Timer Counter Register (HRTIM_MCNTR)</td>
</tr>
<tr>
<td>37.5.6</td>
<td>HRTIM Master Timer Period Register (HRTIM_MPER)</td>
</tr>
<tr>
<td>37.5.7</td>
<td>HRTIM Master Timer Repetition Register (HRTIM_MREP)</td>
</tr>
<tr>
<td>37.5.8</td>
<td>HRTIM Master Timer Compare 1 Register (HRTIM_MCMP1R)</td>
</tr>
<tr>
<td>37.5.9</td>
<td>HRTIM Master Timer Compare 2 Register (HRTIM_MCMP2R)</td>
</tr>
<tr>
<td>37.5.10</td>
<td>HRTIM Master Timer Compare 3 Register (HRTIM_MCMP3R)</td>
</tr>
<tr>
<td>37.5.11</td>
<td>HRTIM Master Timer Compare 4 Register (HRTIM_MCMP4R)</td>
</tr>
<tr>
<td>37.5.12</td>
<td>HRTIM Timerx Control Register (HRTIM_TIMxCR)</td>
</tr>
<tr>
<td>37.5.13</td>
<td>HRTIM Timerx Interrupt Status Register (HRTIM_TIMxISR)</td>
</tr>
<tr>
<td>37.5.14</td>
<td>HRTIM Timerx Interrupt Clear Register (HRTIM_TIMxICR)</td>
</tr>
<tr>
<td>37.5.15</td>
<td>HRTIM Timerx DMA / Interrupt Enable Register (HRTIM_TIMxDIER)</td>
</tr>
<tr>
<td>37.5.16</td>
<td>HRTIM Timerx Counter Register (HRTIM_CNTxR)</td>
</tr>
<tr>
<td>37.5.17</td>
<td>HRTIM Timerx Period Register (HRTIM.PERxR)</td>
</tr>
<tr>
<td>37.5.18</td>
<td>HRTIM Timerx Repetition Register (HRTIM.REPxR)</td>
</tr>
<tr>
<td>37.5.19</td>
<td>HRTIM Timerx Compare 1 Register (HRTIM_CMP1xR)</td>
</tr>
<tr>
<td>37.5.20</td>
<td>HRTIM Timerx Compare 1 Compound Register (HRTIM_CMP1CxR)</td>
</tr>
<tr>
<td>37.5.21</td>
<td>HRTIM Timerx Compare 2 Register (HRTIM_CMP2xR)</td>
</tr>
<tr>
<td>37.5.22</td>
<td>HRTIM Timerx Compare 3 Register (HRTIM_CMP3xR)</td>
</tr>
<tr>
<td>37.5.23</td>
<td>HRTIM Timerx Compare 4 Register (HRTIM_CMP4xR)</td>
</tr>
<tr>
<td>37.5.24</td>
<td>HRTIM Timerx Capture 1 Register (HRTIM.CPT1xR)</td>
</tr>
<tr>
<td>37.5.25</td>
<td>HRTIM Timerx Capture 2 Register (HRTIM.CPT2xR)</td>
</tr>
<tr>
<td>37.5.26</td>
<td>HRTIM Timerx Deadtime Register (HRTIM.DTxR)</td>
</tr>
<tr>
<td>37.5.27</td>
<td>HRTIM Timerx Output1 Set Register (HRTIM_SETx1R)</td>
</tr>
<tr>
<td>37.5.28</td>
<td>HRTIM Timerx Output1 Reset Register (HRTIM_RSTx1R)</td>
</tr>
<tr>
<td>37.5.29</td>
<td>HRTIM Timerx Output2 Set Register (HRTIM_SETx2R)</td>
</tr>
<tr>
<td>37.5.30</td>
<td>HRTIM Timerx Output2 Reset Register (HRTIM_RSTx2R)</td>
</tr>
<tr>
<td>37.5.31</td>
<td>HRTIM Timerx External Event Filtering Register 1 (HRTIM_EEFxR1)</td>
</tr>
</tbody>
</table>
37.5.32 HRTIM Timerx External Event Filtering Register 2 (HRTIM_EEFxR2) ..................................................... 1473
37.5.33 HRTIM Timerx Reset Register (HRTIM_RSTxR) ................................................................. 1474
37.5.34 HRTIM Timerx Chopper Register (HRTIM_CHPxR) ......................................................... 1477
37.5.35 HRTIM Timerx Capture 1 Control Register (HRTIM_CPT1xCR) .......................................... 1479
37.5.36 HRTIM Timerx Capture 2 Control Register (HRTIM_CPT2xCR) .......................................... 1480
37.5.37 HRTIM Timerx Output Register (HRTIM_OUTxR) ............................................................. 1483
37.5.38 HRTIM Timerx Fault Register (HRTIM_FLTxR) ............................................................... 1486
37.5.39 HRTIM Control Register 1 (HRTIM_CR1) .......................................................... 1487
37.5.40 HRTIM Control Register 2 (HRTIM_CR2) ......................................................... 1489
37.5.41 HRTIM Interrupt Status Register (HRTIM_ISR) ....................................................... 1490
37.5.42 HRTIM Interrupt Clear Register (HRTIM_ICR) .......................................................... 1491
37.5.43 HRTIM Interrupt Enable Register (HRTIM_IER) .......................................................... 1492
37.5.44 HRTIM Output Enable Register (HRTIM_OENR) ...................................................... 1493
37.5.45 HRTIM Output Disable Register (HRTIM_ODISR) ...................................................... 1494
37.5.46 HRTIM Output Disable Status Register (HRTIM_ODSR) .............................................. 1495
37.5.47 HRTIM Burst Mode Control Register (HRTIM_BMCR) .................................................. 1496
37.5.48 HRTIM Burst Mode Trigger Register (HRTIM_BMTRGR) .............................................. 1498
37.5.49 HRTIM Burst Mode Compare Register (HRTIM_BMCMPR) ........................................... 1500
37.5.50 HRTIM Burst Mode Period Register (HRTIM_BMPER) ............................................... 1500
37.5.51 HRTIM Timer External Event Control Register 1 (HRTIM_EECR1) ........................................... 1501
37.5.52 HRTIM Timer External Event Control Register 2 (HRTIM_EECR2) ........................................... 1503
37.5.53 HRTIM Timer External Event Control Register 3 (HRTIM_EECR3) ........................................... 1504
37.5.54 HRTIM ADC Trigger 1 Register (HRTIM_ADC1R) .......................................................... 1505
37.5.55 HRTIM ADC Trigger 2 Register (HRTIM_ADC2R) .......................................................... 1506
37.5.56 HRTIM ADC Trigger 3 Register (HRTIM_ADC3R) .......................................................... 1507
37.5.57 HRTIM ADC Trigger 4 Register (HRTIM_ADC4R) .......................................................... 1509
37.5.58 HRTIM Fault Input Register 1 (HRTIM_FLTINR1) .......................................................... 1511
37.5.59 HRTIM Fault Input Register 2 (HRTIM_FLTINR2) .......................................................... 1513
37.5.60 HRTIM Burst DMA Master timer update Register (HRTIM_BDMUPR) ........................................... 1515
37.5.61 HRTIM Burst DMA Timerx update Register (HRTIM_BDTxUPR) ........................................... 1516
37.5.62 HRTIM Burst DMA Data Register (HRTIM_BDMADR) .................................................. 1517
37.5.63 HRTIM register map ........................................................................................................ 1518

38 Advanced-control timers (TIM1/TIM8) .......................................................... 1527
38.1 TIM1/TIM8 introduction ............................................................. 1527
38.2 TIM1/TIM8 main features .......................... 1527
38.3 TIM1/TIM8 functional description .................... 1529
  38.3.1 Time-base unit .................................... 1529
  38.3.2 Counter modes ..................................... 1531
  38.3.3 Repetition counter ................................ 1542
  38.3.4 External trigger input ............................ 1544
  38.3.5 Clock selection ................................... 1545
  38.3.6 Capture/compare channels ......................... 1549
  38.3.7 Input capture mode ................................ 1551
  38.3.8 PWM input mode ................................... 1552
  38.3.9 Forced output mode ................................ 1553
  38.3.10 Output compare mode .............................. 1554
  38.3.11 PWM mode ......................................... 1555
  38.3.12 Asymmetric PWM mode ............................. 1558
  38.3.13 Combined PWM mode ............................... 1559
  38.3.14 Combined 3-phase PWM mode ....................... 1560
  38.3.15 Complementary outputs and dead-time insertion 1561
  38.3.16 Using the break function ......................... 1563
  38.3.17 Bidirectional break inputs ....................... 1569
  38.3.18 Clearing the OCxREF signal on an external event 1569
  38.3.19 6-step PWM generation ......................... 1571
  38.3.20 One-pulse mode .................................. 1572
  38.3.21 Retriggerable one pulse mode .................... 1573
  38.3.22 Encoder interface mode ......................... 1574
  38.3.23 UIF bit remapping ................................ 1576
  38.3.24 Timer input XOR function ....................... 1577
  38.3.25 Interfacing with Hall sensors .................... 1577
  38.3.26 Timer synchronization ............................ 1580
  38.3.27 ADC synchronization ................................ 1584
  38.3.28 DMA burst mode .................................. 1584
  38.3.29 Debug mode ....................................... 1585
38.4 TIM1/TIM8 registers .................................. 1586
  38.4.1 TIMx control register 1 (TIMx_CR1)(x = 1, 8) ........ 1586
  38.4.2 TIMx control register 2 (TIMx_CR2)(x = 1, 8) ........ 1587
  38.4.3 TIMx slave mode control register (TIMx_SMCR)(x = 1, 8) 1590
38.4.4 TIMx DMA/interrupt enable register
(TIMx_DIER)(x = 1, 8) ................................. 1592
38.4.5 TIMx status register (TIMx_SR)(x = 1, 8) ................................. 1594
38.4.6 TIMx event generation register (TIMx_EGR)(x = 1, 8) ................................. 1596
38.4.7 TIMx capture/compare mode register 1 (TIMx_CCMR1)(x = 1, 8) ................................. 1597
38.4.8 TIMx capture/compare mode register 1 [alternate]
(TIMx_CCMR1)(x = 1, 8) ................................. 1598
38.4.9 TIMx capture/compare mode register 2 (TIMx_CCMR2)(x = 1, 8) ................................. 1601
38.4.10 TIMx capture/compare mode register 2 [alternate]
(TIMx_CCMR2)(x = 1, 8) ................................. 1602
38.4.11 TIMx capture/compare enable register
(TIMx_CCER)(x = 1, 8) ................................. 1604
38.4.12 TIMx counter (TIMx_CNT)(x = 1, 8) ................................. 1607
38.4.13 TIMx prescaler (TIMx_PSC)(x = 1, 8) ................................. 1607
38.4.14 TIMx auto-reload register (TIMx_ARR)(x = 1, 8) ................................. 1607
38.4.15 TIMx repetition counter register (TIMx_RCR)(x = 1, 8) ................................. 1608
38.4.16 TIMx capture/compare register 1
(TIMx_CCR1)(x = 1, 8) ................................. 1608
38.4.17 TIMx capture/compare register 2
(TIMx_CCR2)(x = 1, 8) ................................. 1609
38.4.18 TIMx capture/compare register 3
(TIMx_CCR3)(x = 1, 8) ................................. 1609
38.4.19 TIMx capture/compare register 4
(TIMx_CCR4)(x = 1, 8) ................................. 1610
38.4.20 TIMx break and dead-time register
(TIMx_BDTR)(x = 1, 8) ................................. 1610
38.4.21 TIMx DMA control register
(TIMx_DCR)(x = 1, 8) ................................. 1613
38.4.22 TIMx DMA address for full transfer
(TIMx_DMAR)(x = 1, 8) ................................. 1614
38.4.23 TIMx capture/compare mode register 3
(TIMx_CCMR3)(x = 1, 8) ................................. 1615
38.4.24 TIMx capture/compare register 5
(TIMx_CCR5)(x = 1, 8) ................................. 1616
38.4.25 TIMx capture/compare register 6
(TIMx_CCR6)(x = 1, 8) ................................. 1617
38.4.26 TIM1 alternate function option register 1 (TIM1_AF1) ................................. 1617
38.4.27 TIM1 Alternate function register 2 (TIM1_AF2) ................................. 1619
38.4.28 TIM8 Alternate function option register 1 (TIM8_AF1) ................................. 1620
38.4.29 TIM8 Alternate function option register 2 (TIM8_AF2) ................................. 1622
38.4.30 TIM1 timer input selection register (TIM1_TISEL) ................................. 1624
General-purpose timers (TIM2/TIM3/TIM4/TIM5) .......................... 1631

39.1 TIM2/TIM3/TIM4/TIM5 introduction .................................. 1631
39.2 TIM2/TIM3/TIM4/TIM5 main features ................................. 1631
39.3 TIM2/TIM3/TIM4/TIM5 functional description ...................... 1633
  39.3.1 Time-base unit ..................................................... 1633
  39.3.2 Counter modes ..................................................... 1635
  39.3.3 Clock selection .................................................... 1645
  39.3.4 Capture/Compare channels ...................................... 1649
  39.3.5 Input capture mode ............................................... 1650
  39.3.6 PWM input mode .................................................. 1651
  39.3.7 Forced output mode .............................................. 1652
  39.3.8 Output compare mode ............................................. 1653
  39.3.9 PWM mode .......................................................... 1654
  39.3.10 Asymmetric PWM mode ......................................... 1657
  39.3.11 Combined PWM mode ............................................. 1658
  39.3.12 Clearing the OCxREF signal on an external event ........... 1659
  39.3.13 One-pulse mode ................................................... 1661
  39.3.14 Retriggerable one pulse mode .................................. 1662
  39.3.15 Encoder interface mode ....................................... 1663
  39.3.16 UIF bit remapping ................................................ 1665
  39.3.17 Timer input XOR function ..................................... 1665
  39.3.18 Timers and external trigger synchronization ................. 1666
  39.3.19 Timer synchronization .......................................... 1669
  39.3.20 DMA burst mode .................................................. 1674
  39.3.21 Debug mode ....................................................... 1675
39.4 TIM2/TIM3/TIM4/TIM5 registers ...................................... 1676
  39.4.1 TIMx control register 1 (TIMx_CR1)(x = 2 to 5) .............. 1676
  39.4.2 TIMx control register 2 (TIMx_CR2)(x = 2 to 5) .............. 1677
  39.4.3 TIMx slave mode control register (TIMx_SMCR)(x = 2 to 5) ... 1679
  39.4.4 TIMx DMA/Interrupt enable register (TIMx_DIER)(x = 2 to 5) 1682
  39.4.5 TIMx status register (TIMx_SR)(x = 2 to 5) .................. 1683
  39.4.6 TIMx event generation register (TIMx_EGR)(x = 2 to 5) ........ 1684
  39.4.7 TIMx capture/compare mode register 1 (TIMx_CCMR1)(x = 2 to 5) 1686
39.4.8 TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1)  
(x = 2 to 5) ................................................................. 1688
39.4.9 TIMx capture/compare mode register 2 (TIMx_CCMR2)(x = 2 to 5)  . 1690
39.4.10 TIMx capture/compare mode register 2 [alternate] (TIMx_CCMR2)  
(x = 2 to 5) ................................................................. 1691
39.4.11 TIMx capture/compare enable register  
(TIMx_CCER)(x = 2 to 5) ............................................... 1692
39.4.12 TIMx counter (TIMx_CNT)(x = 2 to 5) ................................ 1693
39.4.13 TIMx counter [alternate] (TIMx_CNT)(x = 2 to 5) .................. 1694
39.4.14 TIMx prescaler (TIMx_PSC)(x = 2 to 5) .......................... 1694
39.4.15 TIMx auto-reload register (TIMx_ARR)(x = 2 to 5) ............... 1695
39.4.16 TIMx capture/compare register 1 (TIMx_CCR1)(x = 2 to 5) ...... 1696
39.4.17 TIMx capture/compare register 2 (TIMx_CCR2)(x = 2 to 5) ...... 1696
39.4.18 TIMx capture/compare register 3 (TIMx_CCR3)(x = 2 to 5) ...... 1696
39.4.19 TIMx capture/compare register 4 (TIMx_CCR4)(x = 2 to 5) ...... 1697
39.4.20 TIMx DMA control register (TIMx_DCR)(x = 2 to 5) ............ 1698
39.4.21 TIMx DMA address for full transfer (TIMx_DMAR)(x = 2 to 5) ... 1698
39.4.22 TIM2 alternate function option register 1 (TIM2_AF1) .......... 1699
39.4.23 TIM3 alternate function option register 1 (TIM3_AF1) .......... 1699
39.4.24 TIM4 alternate function option register 1 (TIM4_AF1) .......... 1700
39.4.25 TIM5 alternate function option register 1 (TIM5_AF1) .......... 1700
39.4.26 TIM2 timer input selection register (TIM2_TISEL) ............. 1701
39.4.27 TIM3 timer input selection register (TIM3_TISEL) ............. 1701
39.4.28 TIM4 timer input selection register (TIM4_TISEL) ............. 1702
39.4.29 TIM5 timer input selection register (TIM5_TISEL) ............. 1703
39.4.30 TIMx register map ............................................. 1705

40 General-purpose timers (TIM12/TIM13/TIM14) ....................... 1708

40.1 TIM12/TIM13/TIM14 introduction ....................................... 1708
40.2 TIM12/TIM13/TIM14 main features .................................... 1708
  40.2.1 TIM12 main features ........................................... 1708
  40.2.2 TIM13/TIM14 main features ..................................... 1709
40.3 TIM12/TIM13/TIM14 functional description ............................ 1711
  40.3.1 Time-base unit ................................................ 1711
  40.3.2 Counter modes ............................................... 1713
  40.3.3 Clock selection ............................................... 1716
  40.3.4 Capture/compare channels .................................... 1718
  40.3.5 Input capture mode ........................................... 1720
<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>40.3.6</td>
<td>PWM input mode (only for TIM12)</td>
<td>1721</td>
</tr>
<tr>
<td>40.3.7</td>
<td>Forced output mode</td>
<td>1722</td>
</tr>
<tr>
<td>40.3.8</td>
<td>Output compare mode</td>
<td>1723</td>
</tr>
<tr>
<td>40.3.9</td>
<td>PWM mode</td>
<td>1724</td>
</tr>
<tr>
<td>40.3.10</td>
<td>Combined PWM mode (TIM12 only)</td>
<td>1725</td>
</tr>
<tr>
<td>40.3.11</td>
<td>One-pulse mode</td>
<td>1726</td>
</tr>
<tr>
<td>40.3.12</td>
<td>Retriggerable one pulse mode (TIM12 only)</td>
<td>1728</td>
</tr>
<tr>
<td>40.3.13</td>
<td>UIF bit remapping</td>
<td>1728</td>
</tr>
<tr>
<td>40.3.14</td>
<td>Timer input XOR function</td>
<td>1729</td>
</tr>
<tr>
<td>40.3.15</td>
<td>TIM12 external trigger synchronization</td>
<td>1729</td>
</tr>
<tr>
<td>40.3.16</td>
<td>Slave mode – combined reset + trigger mode</td>
<td>1732</td>
</tr>
<tr>
<td>40.3.17</td>
<td>Timer synchronization (TIM12)</td>
<td>1733</td>
</tr>
<tr>
<td>40.3.18</td>
<td>Using timer output as trigger for other timers (TIM13/TIM14)</td>
<td>1733</td>
</tr>
<tr>
<td>40.3.19</td>
<td>Debug mode</td>
<td>1733</td>
</tr>
<tr>
<td>40.4</td>
<td>TIM12 registers</td>
<td>1733</td>
</tr>
<tr>
<td>40.4.1</td>
<td>TIM12 control register 1 (TIM12_CR1)</td>
<td>1733</td>
</tr>
<tr>
<td>40.4.2</td>
<td>TIM12 control register 2 (TIM12_CR2)</td>
<td>1734</td>
</tr>
<tr>
<td>40.4.3</td>
<td>TIM12 slave mode control register (TIM12_SMCR)</td>
<td>1735</td>
</tr>
<tr>
<td>40.4.4</td>
<td>TIM12 Interrupt enable register (TIM12_DIER)</td>
<td>1737</td>
</tr>
<tr>
<td>40.4.5</td>
<td>TIM12 status register (TIM12_SR)</td>
<td>1737</td>
</tr>
<tr>
<td>40.4.6</td>
<td>TIM12 event generation register (TIM12_EGR)</td>
<td>1738</td>
</tr>
<tr>
<td>40.4.7</td>
<td>TIM12 capture/compare mode register 1 (TIM12_CCMR1)</td>
<td>1739</td>
</tr>
<tr>
<td>40.4.8</td>
<td>TIM12 capture/compare mode register 1 [alternate] (TIM12_CCMR1)</td>
<td>1740</td>
</tr>
<tr>
<td>40.4.9</td>
<td>TIM12 capture/compare enable register (TIM12_CCER)</td>
<td>1743</td>
</tr>
<tr>
<td>40.4.10</td>
<td>TIM12 counter (TIM12_CNT)</td>
<td>1744</td>
</tr>
<tr>
<td>40.4.11</td>
<td>TIM12 prescaler (TIM12_PSC)</td>
<td>1745</td>
</tr>
<tr>
<td>40.4.12</td>
<td>TIM12 auto-reload register (TIM12_ARR)</td>
<td>1745</td>
</tr>
<tr>
<td>40.4.13</td>
<td>TIM12 capture/compare register 1 (TIM12_CCR1)</td>
<td>1745</td>
</tr>
<tr>
<td>40.4.14</td>
<td>TIM12 capture/compare register 2 (TIM12_CCR2)</td>
<td>1746</td>
</tr>
<tr>
<td>40.4.15</td>
<td>TIM12 timer input selection register (TIM12_TISEL)</td>
<td>1746</td>
</tr>
<tr>
<td>40.4.16</td>
<td>TIM12 register map</td>
<td>1747</td>
</tr>
<tr>
<td>40.5</td>
<td>TIM13/TIM14 registers</td>
<td>1749</td>
</tr>
<tr>
<td>40.5.1</td>
<td>TIMx control register 1 (TIMx_CR1)(x = 13 to 14)</td>
<td>1749</td>
</tr>
<tr>
<td>40.5.2</td>
<td>TIMx Interrupt enable register (TIMx_DIER)(x = 13 to 14)</td>
<td>1750</td>
</tr>
<tr>
<td>40.5.3</td>
<td>TIMx status register (TIMx_SR)(x = 13 to 14)</td>
<td>1750</td>
</tr>
<tr>
<td>40.5.4</td>
<td>TIMx event generation register (TIMx_EGR)(x = 13 to 14)</td>
<td>1751</td>
</tr>
</tbody>
</table>
40.5.5 TIMx capture/compare mode register 1
(TIMx_CCMR1)(x = 13 to 14) ................................. 1752
40.5.6 TIMx capture/compare mode register 1 [alternate]
(TIMx_CCMR1)(x = 13 to 14) ................................. 1753
40.5.7 TIMx capture/compare enable register
(TIMx_CCER)(x = 13 to 14) .................................. 1755
40.5.8 TIMx counter (TIMx_CNT)(x = 13 to 14) .................. 1756
40.5.9 TIMx prescaler (TIMx_PSC)(x = 13 to 14) ................. 1757
40.5.10 TIMx auto-reload register (TIMx_ARR)(x = 13 to 14) .... 1757
40.5.11 TIMx capture/compare register 1 (TIMx_CCR1)(x = 13 to 14) 1757
40.5.12 TIM13 timer input selection register (TIM13_TISEL) .......... 1758
40.5.13 TIM14 timer input selection register (TIM14_TISEL) .......... 1758
40.5.14 TIM13/TIM14 register map .............................. 1759

41 General-purpose timers (TIM15/TIM16/TIM17) ............... 1761
41.1 TIM15/TIM16/TIM17 introduction ............................ 1761
41.2 TIM15 main features ........................................ 1761
41.3 TIM16/TIM17 main features .................................. 1762
41.4 TIM15/TIM16/TIM17 functional description ................. 1765
  41.4.1 Time-base unit ....................................... 1765
  41.4.2 Counter modes ........................................ 1767
  41.4.3 Repetition counter .................................... 1771
  41.4.4 Clock selection ...................................... 1772
  41.4.5 Capture/compare channels ............................. 1774
  41.4.6 Input capture mode ................................... 1776
  41.4.7 PWM input mode (only for TIM15) ....................... 1777
  41.4.8 Forced output mode ................................... 1778
  41.4.9 Output compare mode .................................. 1779
  41.4.10 PWM mode ............................................ 1780
  41.4.11 Combined PWM mode (TIM15 only) ........................ 1781
  41.4.12 Complementary outputs and dead-time insertion .......... 1782
  41.4.13 Using the break function .............................. 1784
  41.4.14 6-step PWM generation ................................ 1789
  41.4.15 One-pulse mode ....................................... 1790
  41.4.16 Retriggerable one pulse mode (TIM15 only) ............. 1791
  41.4.17 UIF bit remapping ...................................... 1792
  41.4.18 Timer input XOR function (TIM15 only) .................. 1793
  41.4.19 External trigger synchronization (TIM15 only) .......... 1794
<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>41.4.20</td>
<td>Slave mode – combined reset + trigger mode</td>
</tr>
<tr>
<td>41.4.21</td>
<td>DMA burst mode</td>
</tr>
<tr>
<td>41.4.22</td>
<td>Timer synchronization (TIM15)</td>
</tr>
<tr>
<td>41.4.23</td>
<td>Using timer output as trigger for other timers (TIM16/TIM17)</td>
</tr>
<tr>
<td>41.4.24</td>
<td>Debug mode</td>
</tr>
<tr>
<td>41.5</td>
<td>TIM15 registers</td>
</tr>
<tr>
<td></td>
<td>TIM15 control register 1 (TIM15_CR1)</td>
</tr>
<tr>
<td></td>
<td>TIM15 control register 2 (TIM15_CR2)</td>
</tr>
<tr>
<td></td>
<td>TIM15 slave mode control register (TIM15_SMCR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 DMA/interrupt enable register (TIM15_DIEN)</td>
</tr>
<tr>
<td></td>
<td>TIM15 status register (TIM15_SR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 event generation register (TIM15_EGR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 capture/compare mode register 1 (TIM15_CCMR1)</td>
</tr>
<tr>
<td></td>
<td>TIM15 capture/compare mode register 1 [alternate] (TIM15_CCMR1)</td>
</tr>
<tr>
<td></td>
<td>TIM15 capture/compare enable register (TIM15_CCER)</td>
</tr>
<tr>
<td></td>
<td>TIM15 counter (TIM15_CNT)</td>
</tr>
<tr>
<td></td>
<td>TIM15 prescaler (TIM15_PSC)</td>
</tr>
<tr>
<td></td>
<td>TIM15 auto-reload register (TIM15_ARR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 repetition counter register (TIM15_RCR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 capture/compare register 1 (TIM15_CCR1)</td>
</tr>
<tr>
<td></td>
<td>TIM15 capture/compare register 1 [alternate] (TIM15_CCR2)</td>
</tr>
<tr>
<td></td>
<td>TIM15 break and dead-time register (TIM15_BDTR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 DMA control register (TIM15_DCR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 DMA address for full transfer (TIM15_DMAR)</td>
</tr>
<tr>
<td></td>
<td>TIM15 alternate register 1 (TIM15_AF1)</td>
</tr>
<tr>
<td></td>
<td>TIM15 input selection register (TIM15_TISEL)</td>
</tr>
<tr>
<td></td>
<td>TIM15 register map</td>
</tr>
<tr>
<td>41.6</td>
<td>TIM16/TIM17 registers</td>
</tr>
<tr>
<td></td>
<td>TIMx control register 1 (TIMx_CR1)(x = 16 to 17)</td>
</tr>
<tr>
<td></td>
<td>TIMx control register 2 (TIMx_CR2)(x = 16 to 17)</td>
</tr>
<tr>
<td></td>
<td>TIMx DMA/interrupt enable register (TIMx_DIER)(x = 16 to 17)</td>
</tr>
<tr>
<td></td>
<td>TIMx status register (TIMx_SR)(x = 16 to 17)</td>
</tr>
<tr>
<td></td>
<td>TIMx event generation register (TIMx_EGR)(x = 16 to 17)</td>
</tr>
<tr>
<td></td>
<td>TIMx capture/compare mode register 1 (TIMx_CCMR1)(x = 16 to 17)</td>
</tr>
<tr>
<td></td>
<td>TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1)(x = 16 to 17)</td>
</tr>
</tbody>
</table>
41.6.8 TIMx capture/compare enable register (TIMx_CCR)(x = 16 to 17) 1832
41.6.9 TIMx counter (TIMx_CNT)(x = 16 to 17) 1834
41.6.10 TIMx prescaler (TIMx_PSC)(x = 16 to 17) 1835
41.6.11 TIMx auto-reload register (TIMx_ARR)(x = 16 to 17) 1835
41.6.12 TIMx repetition counter register (TIMx_RCR)(x = 16 to 17) 1836
41.6.13 TIMx capture/compare register 1 (TIMx_CCR1)(x = 16 to 17) 1836
41.6.14 TIMx break and dead-time register (TIMx_BDTR)(x = 16 to 17) 1837
41.6.15 TIMx DMA control register (TIMx_DCR)(x = 16 to 17) 1839
41.6.16 TIMx DMA address for full transfer (TIMx_DMAR)(x = 16 to 17) 1840
41.6.17 TIM16 alternate function register 1 (TIM16_AF1) 1841
41.6.18 TIM16 input selection register (TIM16_TISEL) 1842
41.6.19 TIM17 alternate function register 1 (TIM17_AF1) 1843
41.6.20 TIM17 input selection register (TIM17_TISEL) 1844
41.6.21 TIM16/TIM17 register map 1845

42 Basic timers (TIM6/TIM7) 1847
42.1 TIM6/TIM7 introduction 1847
42.2 TIM6/TIM7 main features 1847
42.3 TIM6/TIM7 functional description 1848
  42.3.1 Time-base unit 1848
  42.3.2 Counting mode 1850
  42.3.3 UIF bit remapping 1853
  42.3.4 Clock source 1853
  42.3.5 Debug mode 1854
42.4 TIM6/TIM7 registers 1854
  42.4.1 TIMx control register 1 (TIMx_CR1)(x = 6 to 7) 1854
  42.4.2 TIMx control register 2 (TIMx_CR2)(x = 6 to 7) 1856
  42.4.3 TIMx DMA/Interrupt enable register (TIMx_DIER)(x = 6 to 7) 1856
  42.4.4 TIMx status register (TIMx_SR)(x = 6 to 7) 1857
  42.4.5 TIMx event generation register (TIMx_EGR)(x = 6 to 7) 1857
  42.4.6 TIMx counter (TIMx_CNT)(x = 6 to 7) 1857
  42.4.7 TIMx prescaler (TIMx_PSC)(x = 6 to 7) 1858
  42.4.8 TIMx auto-reload register (TIMx_ARR)(x = 6 to 7) 1858
  42.4.9 TIMx register map 1859

43 Low-power timer (LPTIM) 1860
43.1 Introduction 1860
43.2 LPTIM main features ................................................. 1860
43.3 LPTIM implementation ............................................. 1861
43.4 LPTIM functional description ...................................... 1861
  43.4.1 LPTIM block diagram ....................................... 1861
  43.4.2 LPTIM pins and internal signals ............................. 1863
  43.4.3 LPTIM input and trigger mapping ............................ 1863
  43.4.4 LPTIM reset and clocks ..................................... 1866
  43.4.5 Glitch filter ............................................ 1866
  43.4.6 Prescaler ............................................... 1867
  43.4.7 Trigger multiplexer ....................................... 1868
  43.4.8 Operating mode ......................................... 1868
  43.4.9 Timeout function ....................................... 1870
  43.4.10 Waveform generation ..................................... 1870
  43.4.11 Register update ........................................ 1871
  43.4.12 Counter mode .......................................... 1872
  43.4.13 Timer enable .......................................... 1872
  43.4.14 Timer counter reset .................................... 1873
  43.4.15 Encoder mode ........................................ 1873
  43.4.16 Debug mode ........................................... 1875
43.5 LPTIM low-power modes ............................................. 1875
43.6 LPTIM interrupts .................................................. 1876
43.7 LPTIM registers .................................................... 1876
  43.7.1 LPTIM interrupt and status register (LPTIM_ISR) ......... 1877
  43.7.2 LPTIM interrupt clear register (LPTIM_ICR) .............. 1878
  43.7.3 LPTIM interrupt enable register (LPTIM_IER) .............. 1878
  43.7.4 LPTIM configuration register (LPTIM_CFGR) ............... 1879
  43.7.5 LPTIM control register (LPTIM_CR) ........................ 1882
  43.7.6 LPTIM compare register (LPTIM_CMP) ....................... 1884
  43.7.7 LPTIM autoreload register (LPTIM_ARR) .................... 1884
  43.7.8 LPTIM counter register (LPTIM_CNT) ....................... 1885
  43.7.9 LPTIM configuration register 2 (LPTIM_CFR2) .............. 1885
  43.7.10 LPTIM3 configuration register 2 (LPTIM3_CFR2) .......... 1886
  43.7.11 LPTIM register map .................................... 1887
44 System window watchdog (WWDG) .................................... 1888
  44.1 Introduction ............................................. 1888
46.2 RTC main features

46.3 RTC functional description
   46.3.1 RTC block diagram
   46.3.2 RTC pins and internal signals
   46.3.3 GPIOs controlled by the RTC
   46.3.4 Clock and prescalers
   46.3.5 Real-time clock and calendar
   46.3.6 Programmable alarms
   46.3.7 Periodic auto-wake-up
   46.3.8 RTC initialization and configuration
   46.3.9 Reading the calendar
   46.3.10 Resetting the RTC
   46.3.11 RTC synchronization
   46.3.12 RTC reference clock detection
   46.3.13 RTC smooth digital calibration
   46.3.14 Time-stamp function
   46.3.15 Tamper detection
   46.3.16 Calibration clock output
   46.3.17 Alarm output

46.4 RTC low-power modes

46.5 RTC interrupts

46.6 RTC registers
   46.6.1 RTC time register (RTC_TR)
   46.6.2 RTC date register (RTC_DR)
   46.6.3 RTC control register (RTC_CR)
   46.6.4 RTC initialization and status register (RTC_ISR)
   46.6.5 RTC prescaler register (RTC_PRER)
   46.6.6 RTC wake-up timer register (RTC_WUTR)
   46.6.7 RTC alarm A register (RTC_ALRMAR)
   46.6.8 RTC alarm B register (RTC_ALRMBR)
   46.6.9 RTC write protection register (RTC_WPR)
   46.6.10 RTC sub second register (RTC_SSR)
   46.6.11 RTC shift control register (RTC_SHIFTR)
   46.6.12 RTC timestamp time register (RTC_TSTR)
   46.6.13 RTC timestamp date register (RTC_TSDR)
   46.6.14 RTC time-stamp sub second register (RTC_TSSSR)
46.6.15 RTC calibration register (RTC_CALR) ............................................. 1941
46.6.16 RTC tamper configuration register (RTC_TAMPCR) ......................... 1942
46.6.17 RTC alarm A sub second register (RTC_ALRMASSR) .......................... 1945
46.6.18 RTC alarm B sub second register (RTC_ALRMBSSR) .......................... 1946
46.6.19 RTC option register (RTC_OR) .......................................................... 1947
46.6.20 RTC backup registers (RTC_BKPxR) ................................................. 1947
46.6.21 RTC register map .............................................................................. 1948

47 Inter-integrated circuit (I2C) interface ..................................................... 1950
47.1 Introduction ............................................................................................ 1950
47.2 I2C main features ................................................................................... 1950
47.3 I2C implementation ................................................................................ 1951
47.4 I2C functional description ...................................................................... 1951
47.4.1 I2C block diagram .............................................................................. 1952
47.4.2 I2C pins and internal signals ............................................................... 1953
47.4.3 I2C clock requirements ...................................................................... 1953
47.4.4 Mode selection .................................................................................... 1953
47.4.5 I2C initialization .................................................................................. 1954
47.4.6 Software reset ..................................................................................... 1959
47.4.7 Data transfer ....................................................................................... 1960
47.4.8 I2C slave mode ................................................................................... 1962
47.4.9 I2C master mode ............................................................................... 1971
47.4.10 I2C_TIMINGR register configuration examples ............................... 1982
47.4.11 SMBus specific features .................................................................... 1984
47.4.12 SMBus initialization ......................................................................... 1987
47.4.13 SMBus: I2C_TIMEOUTR register configuration examples .......... 1989
47.4.14 SMBus slave mode .......................................................................... 1989
47.4.15 Wake-up from Stop mode on address match .................................... 1996
47.4.16 Error conditions ............................................................................... 1997
47.4.17 DMA requests .................................................................................. 1999
47.4.18 Debug mode ..................................................................................... 1999
47.5 I2C low-power modes ............................................................................ 2000
47.6 I2C interrupts ......................................................................................... 2001
47.7 I2C registers ......................................................................................... 2003
47.7.1 I2C control register 1 (I2C_CR1) ....................................................... 2003
47.7.2 I2C control register 2 (I2C_CR2) ....................................................... 2006
47.7.3 I2C own address 1 register (I2C_OAR1) .............................................. 2008
47.7.4 I2C own address 2 register (I2C_OAR2) .............................................. 2008
47.7.5 I2C timing register (I2C_TIMINGR) ................................................... 2009
47.7.6 I2C timeout register (I2C_TIMEOUTR) ................................................. 2010
47.7.7 I2C interrupt and status register (I2C_ISR) ......................................... 2011
47.7.8 I2C interrupt clear register (I2C_ICR) ................................................. 2014
47.7.9 I2C PEC register (I2C_PECR) .............................................................. 2015
47.7.10 I2C receive data register (I2C_RXDR) ............................................... 2015
47.7.11 I2C transmit data register (I2C_TXDR) .............................................. 2016
47.7.12 I2C register map ............................................................................. 2016

48 Universal synchronous/asynchronous receiver transmitter (USART/UART) ............................................. 2018
48.1 USART introduction ............................................................................ 2018
48.2 USART main features ......................................................................... 2019
48.3 USART extended features .................................................................. 2020
48.4 USART implementation ...................................................................... 2020
48.5 USART functional description ............................................................. 2021
  48.5.1 USART block diagram .................................................................... 2021
  48.5.2 USART signals ............................................................................... 2022
  48.5.3 USART character description .......................................................... 2023
  48.5.4 USART FIFOs and thresholds ......................................................... 2025
  48.5.5 USART transmitter ........................................................................ 2025
  48.5.6 USART receiver .............................................................................. 2029
  48.5.7 USART baud rate generation ............................................................ 2036
  48.5.8 Tolerance of the USART receiver to clock deviation ....................... 2037
  48.5.9 USART auto baud rate detection ....................................................... 2039
  48.5.10 USART multiprocessor communication .......................................... 2041
  48.5.11 USART Modbus communication ...................................................... 2043
  48.5.12 USART parity control ................................................................... 2044
  48.5.13 USART LIN (local interconnection network) mode ......................... 2045
  48.5.14 USART synchronous mode .............................................................. 2047
  48.5.15 USART single-wire Half-duplex communication ............................. 2051
  48.5.16 USART receiver timeout ............................................................... 2051
  48.5.17 USART Smartcard mode ................................................................. 2052
  48.5.18 USART IrDA SIR ENDEC block ...................................................... 2056
  48.5.19 Continuous communication using USART and DMA .................... 2059
48.5.20 RS232 Hardware flow control and RS485 Driver Enable ............... 2061
48.5.21 USART low-power management ......................................... 2064
48.6 USART in low-power modes .................................................. 2067
48.7 USART interrupts ............................................................... 2068
48.8 USART registers ............................................................... 2069
  48.8.1 USART control register 1 (USART_CR1) ........................... 2069
  48.8.2 USART control register 1 [alternate] (USART_CR1) ............ 2073
  48.8.3 USART control register 2 (USART_CR2) ......................... 2076
  48.8.4 USART control register 3 (USART_CR3) ......................... 2080
  48.8.5 USART baud rate register (USART_BRR) ......................... 2085
  48.8.6 USART guard time and prescaler register (USART_GTPR) ...... 2085
  48.8.7 USART receiver timeout register (USART_RTOR) .............. 2086
  48.8.8 USART request register (USART_RQR) ............................. 2087
  48.8.9 USART interrupt and status register (USART_ISR) .......... 2088
  48.8.10 USART interrupt and status register [alternate] (USART_ISR) .. 2094
  48.8.11 USART interrupt flag clear register (USART_ICR) ............ 2099
  48.8.12 USART receive data register (USART_RDR) .................... 2101
  48.8.13 USART transmit data register (USART_TDR) .................. 2101
  48.8.14 USART prescaler register (USART_PRESC) .................... 2102
  48.8.15 USART register map .................................................. 2103

49 Low-power universal asynchronous receiver transmitter (LPUART) ........ 2105
  49.1 LPUART introduction ..................................................... 2105
  49.2 LPUART main features .................................................. 2106
  49.3 LPUART implementation ................................................ 2107
  49.4 LPUART functional description ....................................... 2108
    49.4.1 LPUART block diagram ............................................ 2108
    49.4.2 LPUART signals .................................................... 2109
    49.4.3 LPUART character description .................................. 2109
    49.4.4 LPUART FIFOs and thresholds .................................. 2110
    49.4.5 LPUART transmitter .............................................. 2111
    49.4.6 LPUART receiver .................................................. 2114
    49.4.7 LPUART baud rate generation ................................... 2118
    49.4.8 Tolerance of the LPUART receiver to clock deviation ...... 2119
    49.4.9 LPUART multiprocessor communication ....................... 2120
49.4.10 LPUART parity control .................................. 2122
49.4.11 LPUART single-wire Half-duplex communication .................. 2123
49.4.12 Continuous communication using DMA and LPUART ................. 2123
49.4.13 RS232 Hardware flow control and RS485 Driver Enable ............... 2126
49.4.14 LPUART low-power management ................................ 2128

49.5 LPUART in low-power modes .................................. 2131

49.6 LPUART interrupts ........................................... 2132

49.7 LPUART registers ............................................. 2133
  49.7.1 LPUART control register 1 (LPUART_CR1) ..................... 2133
  49.7.2 LPUART control register 1 [alternate] (LPUART_CR1) ........ 2136
  49.7.3 LPUART control register 2 (LPUART_CR2) ................. 2139
  49.7.4 LPUART control register 3 (LPUART_CR3) ................. 2141
  49.7.5 LPUART baud rate register (LPUART_BRR) ............... 2144
  49.7.6 LPUART request register (LPUART_RQR) .................. 2145
  49.7.7 LPUART interrupt and status register (LPUART_ISR) ........ 2145
  49.7.8 LPUART interrupt and status register [alternate] (LPUART_ISR) .... 2150
  49.7.9 LPUART interrupt flag clear register (LPUART_ICR) ......... 2153
  49.7.10 LPUART receive data register (LPUART_RDR) ............ 2154
  49.7.11 LPUART transmit data register (LPUART_TDR) ............ 2154
  49.7.12 LPUART prescaler register (LPUART_PRES) ............. 2155
  49.7.13 LPUART register map ................................... 2156

50 Serial peripheral interface (SPI) ................................ 2158
  50.1 Introduction ................................................ 2158
  50.2 SPI main features .......................................... 2158
  50.3 SPI implementation ....................................... 2159
  50.4 SPI functional description .................................. 2159
    50.4.1 SPI block diagram .................................... 2159
    50.4.2 SPI signals .......................................... 2161
    50.4.3 SPI communication general aspects ...................... 2161
    50.4.4 Communications between one master and one slave ......... 2161
    50.4.5 Standard multislave communication .................... 2164
    50.4.6 Multimaster communication .................................. 2167
    50.4.7 Slave select (SS) pin management ......................... 2167
    50.4.8 Communication formats ................................ 2171
    50.4.9 Configuration of SPI .................................. 2173
50.4.10 Procedure for enabling SPI ................................................. 2174
50.4.11 SPI data transmission and reception procedures .......... 2174
50.4.12 Procedure for disabling the SPI ................................. 2179
50.4.13 Data packing .............................................................. 2180
50.4.14 Communication using DMA (direct memory addressing) .... 2181
50.5  SPI specific modes and control ...................................... 2183
  50.5.1 TI mode ................................................................. 2183
  50.5.2 SPI error flags ....................................................... 2183
  50.5.3 CRC computation .................................................... 2187
50.6  Low-power mode management ...................................... 2188
50.7  SPI wakeup and interrupts ........................................... 2191
50.8  I2S main features ....................................................... 2192
50.9  I2S functional description ........................................... 2193
  50.9.1 I2S general description ............................................ 2193
  50.9.2 Pin sharing with SPI function .................................... 2193
  50.9.3 Bitfields usable in I2S/PCM mode ............................... 2194
  50.9.4 Slave and master modes .......................................... 2195
  50.9.5 Supported audio protocols ....................................... 2195
  50.9.6 Additional Serial Interface Flexibility ........................ 2201
  50.9.7 Startup sequence .................................................. 2203
  50.9.8 Stop sequence ...................................................... 2205
  50.9.9 Clock generator .................................................... 2205
  50.9.10 Internal FIFOs ..................................................... 2208
  50.9.11 FIFOs status flags ................................................. 2209
  50.9.12 Handling of underrun situation ............................... 2209
  50.9.13 Handling of overrun situation .................................. 2210
  50.9.14 Frame error detection ........................................... 2211
  50.9.15 DMA Interface ..................................................... 2212
  50.9.16 Programming examples .......................................... 2214
50.10 I2S wakeup and interrupts ........................................... 2216
50.11 SPI/I2S registers ....................................................... 2217
  50.11.1 SPI/I2S control register 1 (SPI_CR1) .......................... 2217
  50.11.2 SPI control register 2 (SPI_CR2) ............................... 2219
  50.11.3 SPI configuration register 1 (SPI_CFG1) ..................... 2219
  50.11.4 SPI configuration register 2 (SPI_CFG2) ..................... 2222
  50.11.5 SPI/I2S interrupt enable register (SPI_IER) ............... 2224
50.11.6 SPI/I2S status register (SPI_SR) ........................................ 2225
50.11.7 SPI/I2S interrupt/status flags clear register (SPI_IFCR) .......... 2228
50.11.8 SPI/I2S transmit data register (SPI_TXDR) .......................... 2229
50.11.9 SPI/I2S receive data register (SPI_RXDR) ............................. 2229
50.11.10 SPI polynomial register (SPI_CRCPOLY) ............................. 2230
50.11.11 SPI transmitter CRC register (SPI_TXCRC) ........................ 2230
50.11.12 SPI receiver CRC register (SPI_RXCRC) ............................. 2231
50.11.13 SPI underrun data register (SPI_UDRDR) ............................ 2232
50.11.14 SPI/I2S configuration register (SPI_I2SCFGR) ....................... 2232
50.12 SPI register map and reset values ....................................... 2235

51 Serial audio interface (SAI) .................................................. 2237
51.1 Introduction ................................................................. 2237
51.2 SAI main features .......................................................... 2237
51.3 SAI implementation .......................................................... 2238
51.4 SAI functional description .................................................. 2238
   51.4.1 SAI block diagram ....................................................... 2238
   51.4.2 SAI pins and internal signals ........................................ 2240
   51.4.3 Main SAI modes ......................................................... 2240
   51.4.4 SAI synchronization mode ............................................ 2241
   51.4.5 Audio data size ....................................................... 2242
   51.4.6 Frame synchronization ............................................... 2243
   51.4.7 Slot configuration .................................................... 2246
   51.4.8 SAI clock generator .................................................. 2248
   51.4.9 Internal FIFOs ......................................................... 2250
   51.4.10 PDM interface ......................................................... 2252
   51.4.11 AC’97 link controller ................................................ 2260
   51.4.12 SPDIF output .......................................................... 2262
   51.4.13 Specific features ..................................................... 2265
   51.4.14 Error flags ............................................................. 2269
   51.4.15 Disabling the SAI ..................................................... 2272
   51.4.16 SAI DMA interface ................................................... 2272
51.5 SAI interrupts ............................................................... 2273
51.6 SAI registers ................................................................. 2274
   51.6.1 SAI global configuration register (SAI_GCR) ....................... 2274
   51.6.2 SAI configuration register 1 (SAI_ACR1) ............................ 2275
51.6.3 SAI configuration register 1 (SAI_BCR1) ................. 2277
51.6.4 SAI configuration register 2 (SAI_ACR2) ................. 2280
51.6.5 SAI configuration register 2 (SAI_BCR2) ................. 2282
51.6.6 SAI frame configuration register (SAI_AFRCR) ......... 2284
51.6.7 SAI frame configuration register (SAI_BFRCR) ......... 2286
51.6.8 SAI slot register (SAI_ASLOTR) .................... 2287
51.6.9 SAI slot register (SAI_BSLOTR) .................... 2288
51.6.10 SAI interrupt mask register (SAI_AIM) ............... 2289
51.6.11 SAI interrupt mask register (SAI_BIM) ............... 2291
51.6.12 SAI status register (SAI_ASR) .................... 2292
51.6.13 SAI status register (SAI_BSR) .................... 2294
51.6.14 SAI clear flag register (SAI_ACLRFR) ............... 2296
51.6.15 SAI clear flag register (SAI_BCLRFR) ............... 2297
51.6.16 SAI data register (SAI_ADR) .................... 2298
51.6.17 SAI data register (SAI_BDR) .................... 2299
51.6.18 SAI PDM control register (SAI_PDMCR) ............. 2299
51.6.19 SAI PDM delay register (SAI_PDMDL) ............. 2301
51.6.20 SAI register map .................................... 2303

52  SPDIF receiver interface (SPDIFRX) ...................... 2305
52.1 SPDIFRX interface introduction ....................... 2305
52.2 SPDIFRX main features ............................. 2305
52.3 SPDIFRX functional description .................. 2305
  52.3.1 SPDIFRX pins and internal signals .......... 2306
  52.3.2 S/PDIF protocol (IEC-60958) ................ 2307
  52.3.3 SPDIFRX decoder (SPDIFRX_DC) ............ 2309
  52.3.4 SPDIFRX tolerance to clock deviation .... 2313
  52.3.5 SPDIFRX synchronization ..................... 2313
  52.3.6 SPDIFRX handling ............................. 2315
  52.3.7 Data reception management ................... 2317
  52.3.8 Dedicated control flow ......................... 2319
  52.3.9 Reception errors ................................ 2320
  52.3.10 Clocking strategy ............................... 2322
  52.3.11 DMA interface ................................ 2322
  52.3.12 Interrupt generation ......................... 2323
  52.3.13 Register protection ......................... 2324
52.4 Programming procedures .......................... 2325
52.4 Initialization phase ........................................ 2325
52.4.1 Initialization phase ........................................ 2325
52.4.2 Handling of interrupts coming from SPDIFRX .......... 2326
52.4.3 Handling of interrupts coming from DMA ............... 2326
52.5 SPDIFRX interface registers ............................... 2327
52.5.1 SPDIFRX control register (SPDIFRX_CR) ............... 2327
52.5.2 SPDIFRX interrupt mask register (SPDIFRX_IMR) ...... 2329
52.5.3 SPDIFRX status register (SPDIFRX_SR) ............... 2330
52.5.4 SPDIFRX interrupt flag clear register (SPDIFRX_IFCR) 2332
52.5.5 SPDIFRX data input register (SPDIFRX_FMT0_DR) .... 2333
52.5.6 SPDIFRX data input register (SPDIFRX_FMT1_DR) .... 2333
52.5.7 SPDIFRX data input register (SPDIFRX_FMT2_DR) .... 2334
52.5.8 SPDIFRX channel status register (SPDIFRX_CSR) ... 2335
52.5.9 SPDIFRX debug information register (SPDIFRX_DIR) .. 2335
52.5.10 SPDIFRX interface register map ....................... 2336

53 Single wire protocol master interface (SWPMI) .......... 2337
53.1 Introduction ............................................. 2337
53.2 SWPMI main features ...................................... 2338
53.3 SWPMI functional description ............................ 2339
53.3.1 SWPMI block diagram .................................. 2339
53.3.2 SWPMI pins and internal signals ...................... 2339
53.3.3 SWP initialization and activation ..................... 2340
53.3.4 SWP bus states ........................................ 2341
53.3.5 SWPMI_IO (internal transceiver) bypass ............... 2342
53.3.6 SWPMI bit rate ...................................... 2342
53.3.7 SWPMI frame handling ................................ 2343
53.3.8 Transmission procedure ............................... 2343
53.3.9 Reception procedure .................................. 2348
53.3.10 Error management ................................... 2352
53.3.11 Loopback mode ...................................... 2354
53.4 SWPMI low-power modes .................................. 2354
53.5 SWPMI interrupts ........................................ 2355
53.6 SWPMI registers ......................................... 2356
53.6.1 SWPMI configuration/control register (SWPMI_CR) .... 2356
53.6.2 SWPMI Bitrate register (SWPMI_BRR) .................. 2357
53.6.3 SWPMI Interrupt and Status register (SWPMI_ISR) .... 2358
53.6.4 SWPMI Interrupt Flag Clear register (SWPMI_ICR) ... 2359
53.6.5 SWPMI Interrupt Enable register (SWPMI_IER) ... 2360
53.6.6 SWPMI Receive Frame Length register (SWPMI_RFL) ... 2362
53.6.7 SWPMI Transmit data register (SWPMI_TDR) ... 2362
53.6.8 SWPMI Receive data register (SWPMI_RDR) ... 2362
53.6.9 SWPMI Option register (SWPMI_OR) ... 2363
53.6.10 SWPMI register map and reset value table ... 2364

54 Management data input/output (MDIOS) ... 2365
54.1 MDIOS introduction ... 2365
54.2 MDIOS main features ... 2365
54.3 MDIOS functional description ... 2366
  54.3.1 MDIOS block diagram ... 2366
  54.3.2 MDIOS pins and internal signals ... 2366
  54.3.3 MDIOS protocol ... 2366
  54.3.4 MDIOS enabling and disabling ... 2367
  54.3.5 MDIOS data ... 2368
  54.3.6 MDIOS APB frequency ... 2369
  54.3.7 Write/read flags and interrupts ... 2369
  54.3.8 MDIOS error management ... 2370
  54.3.9 MDIOS in Stop mode ... 2371
  54.3.10 MDIOS interrupts ... 2371
54.4 MDIOS registers ... 2371
  54.4.1 MDIOS configuration register (MDIOS_CR) ... 2371
  54.4.2 MDIOS write flag register (MDIOS_WRFR) ... 2372
  54.4.3 MDIOS clear write flag register (MDIOS_CWRFR) ... 2373
  54.4.4 MDIOS read flag register (MDIOS_RDFR) ... 2373
  54.4.5 MDIOS clear read flag register (MDIOS_CRDFR) ... 2374
  54.4.6 MDIOS status register (MDIOS_SR) ... 2374
  54.4.7 MDIOS clear flag register (MDIOS_CLRFR) ... 2375
  54.4.8 MDIOS input data register x (MDIOS_DINRx) ... 2375
  54.4.9 MDIOS output data register x (MDIOS_DOUTRx) ... 2376
  54.4.10 MDIOS register map ... 2376

55 Secure digital input/output MultiMediaCard interface (SDMMC) ... 2378
55.1 SDMMC main features ... 2378
55.2 SDMMC implementation ... 2378
<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>55.3</td>
<td>SDMMC bus topology</td>
<td>2379</td>
</tr>
<tr>
<td>55.4</td>
<td>SDMMC operation modes</td>
<td>2381</td>
</tr>
<tr>
<td>55.5</td>
<td>SDMMC functional description</td>
<td>2382</td>
</tr>
<tr>
<td>55.5.1</td>
<td>SDMMC block diagram</td>
<td>2382</td>
</tr>
<tr>
<td>55.5.2</td>
<td>SDMMC pins and internal signals</td>
<td>2382</td>
</tr>
<tr>
<td>55.5.3</td>
<td>General description</td>
<td>2383</td>
</tr>
<tr>
<td>55.5.4</td>
<td>SDMMC adapter</td>
<td>2385</td>
</tr>
<tr>
<td>55.5.5</td>
<td>SDMMC AHB slave interface</td>
<td>2407</td>
</tr>
<tr>
<td>55.5.6</td>
<td>SDMMC AHB master interface</td>
<td>2407</td>
</tr>
<tr>
<td>55.5.7</td>
<td>MDMA request generation</td>
<td>2409</td>
</tr>
<tr>
<td>55.5.8</td>
<td>AHB and SDMMC_CK clock relation</td>
<td>2410</td>
</tr>
<tr>
<td>55.6</td>
<td>Card functional description</td>
<td>2411</td>
</tr>
<tr>
<td>55.6.1</td>
<td>SD I/O mode</td>
<td>2411</td>
</tr>
<tr>
<td>55.6.2</td>
<td>CMD12 send timing</td>
<td>2419</td>
</tr>
<tr>
<td>55.6.3</td>
<td>Sleep (CMD5)</td>
<td>2422</td>
</tr>
<tr>
<td>55.6.4</td>
<td>Interrupt mode (Wait-IRQ)</td>
<td>2423</td>
</tr>
<tr>
<td>55.6.5</td>
<td>Boot operation</td>
<td>2424</td>
</tr>
<tr>
<td>55.6.6</td>
<td>Response R1b handling</td>
<td>2427</td>
</tr>
<tr>
<td>55.6.7</td>
<td>Reset and card cycle power</td>
<td>2428</td>
</tr>
<tr>
<td>55.7</td>
<td>Hardware flow control</td>
<td>2429</td>
</tr>
<tr>
<td>55.8</td>
<td>Ultra-high-speed phase I (UHS-I) voltage switch</td>
<td>2430</td>
</tr>
<tr>
<td>55.9</td>
<td>SDMMC interrupts</td>
<td>2433</td>
</tr>
<tr>
<td>55.10</td>
<td>SDMMC registers</td>
<td>2435</td>
</tr>
<tr>
<td>55.10.1</td>
<td>SDMMC power control register (SDMMC_POWER)</td>
<td>2435</td>
</tr>
<tr>
<td>55.10.2</td>
<td>SDMMC clock control register (SDMMC_CLKCR)</td>
<td>2436</td>
</tr>
<tr>
<td>55.10.3</td>
<td>SDMMC argument register (SDMMC_ARGR)</td>
<td>2438</td>
</tr>
<tr>
<td>55.10.4</td>
<td>SDMMC command register (SDMMC_CMDD)</td>
<td>2438</td>
</tr>
<tr>
<td>55.10.5</td>
<td>SDMMC command response register (SDMMC_RESPCMDR)</td>
<td>2440</td>
</tr>
<tr>
<td>55.10.6</td>
<td>SDMMC response x register (SDMMC_RESPxR)</td>
<td>2441</td>
</tr>
<tr>
<td>55.10.7</td>
<td>SDMMC data timer register (SDMMC_DTIMER)</td>
<td>2441</td>
</tr>
<tr>
<td>55.10.8</td>
<td>SDMMC data length register (SDMMC_DLENR)</td>
<td>2442</td>
</tr>
<tr>
<td>55.10.9</td>
<td>SDMMC data control register (SDMMC_DCTRL)</td>
<td>2443</td>
</tr>
<tr>
<td>55.10.10</td>
<td>SDMMC data counter register (SDMMC_DCNTR)</td>
<td>2444</td>
</tr>
<tr>
<td>55.10.11</td>
<td>SDMMC status register (SDMMC_STAR)</td>
<td>2445</td>
</tr>
<tr>
<td>55.10.12</td>
<td>SDMMC interrupt clear register (SDMMC_ICR)</td>
<td>2448</td>
</tr>
<tr>
<td>55.10.13</td>
<td>SDMMC mask register (SDMMC_MASKR)</td>
<td>2450</td>
</tr>
</tbody>
</table>
## Controller area network with flexible data rate (FDCAN)

<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>56.1</td>
<td>Introduction</td>
<td>2459</td>
</tr>
<tr>
<td>56.2</td>
<td>FDCAN main features</td>
<td>2462</td>
</tr>
<tr>
<td>56.3</td>
<td>FDCAN implementation</td>
<td>2462</td>
</tr>
<tr>
<td>56.4</td>
<td>FDCAN functional description</td>
<td>2463</td>
</tr>
<tr>
<td>56.4.1</td>
<td>Operating modes</td>
<td>2464</td>
</tr>
<tr>
<td>56.4.2</td>
<td>Message RAM</td>
<td>2473</td>
</tr>
<tr>
<td>56.4.3</td>
<td>FIFO acknowledge handling</td>
<td>2484</td>
</tr>
<tr>
<td>56.4.4</td>
<td>Bit timing</td>
<td>2485</td>
</tr>
<tr>
<td>56.4.5</td>
<td>Clock calibration on CAN</td>
<td>2486</td>
</tr>
<tr>
<td>56.4.6</td>
<td>Application</td>
<td>2490</td>
</tr>
<tr>
<td>56.4.7</td>
<td>TTCAN operations (FDCAN1 only)</td>
<td>2491</td>
</tr>
<tr>
<td>56.4.8</td>
<td>TTCAN configuration</td>
<td>2492</td>
</tr>
<tr>
<td>56.4.9</td>
<td>Message scheduling</td>
<td>2494</td>
</tr>
<tr>
<td>56.4.10</td>
<td>TTCAN gap control</td>
<td>2501</td>
</tr>
<tr>
<td>56.4.11</td>
<td>Stop watch</td>
<td>2502</td>
</tr>
<tr>
<td>56.4.12</td>
<td>Local time, cycle time, global time, and external clock synchronization</td>
<td>2502</td>
</tr>
<tr>
<td>56.4.13</td>
<td>TTCAN error level</td>
<td>2505</td>
</tr>
<tr>
<td>56.4.14</td>
<td>TTCAN message handling</td>
<td>2506</td>
</tr>
<tr>
<td>56.4.15</td>
<td>TTCAN interrupt and error handling</td>
<td>2509</td>
</tr>
<tr>
<td>56.4.16</td>
<td>Level 0</td>
<td>2510</td>
</tr>
<tr>
<td>56.4.17</td>
<td>Synchronization to external time schedule</td>
<td>2512</td>
</tr>
<tr>
<td>56.4.18</td>
<td>FDCAN Rx buffer and FIFO element</td>
<td>2513</td>
</tr>
<tr>
<td>56.4.19</td>
<td>FDCAN Tx buffer element</td>
<td>2515</td>
</tr>
<tr>
<td>56.4.20</td>
<td>FDCAN Tx event FIFO element</td>
<td>2517</td>
</tr>
<tr>
<td>56.4.21</td>
<td>FDCAN standard message ID filter element</td>
<td>2518</td>
</tr>
<tr>
<td>56.4.22</td>
<td>FDCAN extended message ID filter element</td>
<td>2520</td>
</tr>
</tbody>
</table>
56.4.23 FDCAN trigger memory element .............................................. 2521
56.5 FDCAN registers ................................................................. 2523
  56.5.1 FDCAN core release register (FDCAN_CREL) ......................... 2523
  56.5.2 FDCAN Endian register (FDCAN_ENDN) ............................... 2523
  56.5.3 FDCAN data bit timing and prescaler register (FDCAN_DBTP) .... 2524
  56.5.4 FDCAN test register (FDCAN_TEST) .................................... 2525
  56.5.5 FDCAN RAM watchdog register (FDCAN_RWD) ...................... 2525
  56.5.6 FDCAN CC control register (FDCAN_CCCR) ........................... 2526
  56.5.7 FDCAN nominal bit timing and prescaler register (FDCAN_NBTP) . 2528
  56.5.8 FDCAN timestamp counter configuration register (FDCAN_TSCC) . 2529
  56.5.9 FDCAN timestamp counter value register (FDCAN_TSCV) ........ 2530
  56.5.10 FDCAN timeout counter configuration register (FDCAN_TOCC) . 2530
  56.5.11 FDCAN timeout counter value register (FDCAN_TOCV) .......... 2531
  56.5.12 FDCAN error counter register (FDCAN_ECR) ....................... 2532
  56.5.13 FDCAN protocol status register (FDCAN_PSR) .................... 2532
  56.5.14 FDCAN transmitter delay compensation register (FDCAN_TDCR) . 2534
  56.5.15 FDCAN interrupt register (FDCAN_IR) ............................. 2535
  56.5.16 FDCAN interrupt enable register (FDCAN_IE) .................... 2538
  56.5.17 FDCAN interrupt line select register (FDCAN_ILS) .............. 2540
  56.5.18 FDCAN interrupt line enable register (FDCAN_ILE) ............. 2541
  56.5.19 FDCAN global filter configuration register (FDCAN_GFC) ....... 2542
  56.5.20 FDCAN standard ID filter configuration register (FDCAN_SIDFC) . 2543
  56.5.21 FDCAN extended ID filter configuration register (FDCAN_XIDFC) . 2543
  56.5.22 FDCAN extended ID and mask register (FDCAN_XIDAM) .......... 2544
  56.5.23 FDCAN high priority message status register (FDCAN_HPMS) .... 2545
  56.5.24 FDCAN new data 1 register (FDCAN_NDAT1) ..................... 2545
  56.5.25 FDCAN new data 2 register (FDCAN_NDAT2) ..................... 2546
  56.5.26 FDCAN Rx FIFO 0 configuration register (FDCAN_RXF0C) ....... 2546
  56.5.27 FDCAN Rx FIFO 0 status register (FDCAN_RXF0S) .............. 2547
  56.5.28 FDCAN Rx FIFO 0 acknowledge register (FDCAN_RXF0A) ........ 2548
  56.5.29 FDCAN Rx buffer configuration register (FDCAN_RXBC) .......... 2548
  56.5.30 FDCAN Rx FIFO 1 configuration register (FDCAN_RXF1C) ....... 2549
  56.5.31 FDCAN Rx FIFO 1 status register (FDCAN_RXF1S) .............. 2550
  56.5.32 FDCAN Rx FIFO 1 acknowledge register (FDCAN_RXF1A) ......... 2551
  56.5.33 FDCAN Rx buffer element size configuration register
                (FDCAN_RXESC) ........................................... 2551
  56.5.34 FDCAN Tx buffer configuration register (FDCAN_TXBC) ......... 2552
56.5.35 | FDCAN Tx FIFO/queue status register (FDCAN_TXFQS) | 2553
56.5.36 | FDCAN Tx buffer element size configuration register (FDCAN_TXESCS) | 2554
56.5.37 | FDCAN Tx buffer request pending register (FDCAN_TXBRP) | 2554
56.5.38 | FDCAN Tx buffer add request register (FDCAN_TXBAR) | 2555
56.5.39 | FDCAN Tx buffer cancellation request register (FDCAN_TXBCR) | 2556
56.5.40 | FDCAN Tx buffer transmission occurred register (FDCAN_TXBTO) | 2556
56.5.41 | FDCAN Tx buffer cancellation finished register (FDCAN_TXBCF) | 2557
56.5.42 | FDCAN Tx buffer transmission interrupt enable register (FDCAN_TXBTIE) | 2557
56.5.43 | FDCAN Tx buffer cancellation finished interrupt enable register (FDCAN_TXBCIE) | 2558
56.5.44 | FDCAN Tx event FIFO configuration register (FDCAN_TXEFC) | 2558
56.5.45 | FDCAN Tx event FIFO status register (FDCAN_TXEFS) | 2559
56.5.46 | FDCAN Tx event FIFO acknowledge register (FDCAN_TXEFA) | 2560
56.5.47 | FDCAN register map | 2560

56.6 | TTCAN registers | 2564
56.6.1 | FDCAN TT trigger memory configuration register (FDCAN_TTTMC) | 2564
56.6.2 | FDCAN TT reference message configuration register (FDCAN_TTRMC) | 2564
56.6.3 | FDCAN TT operation configuration register (FDCAN_TTOCF) | 2565
56.6.4 | FDCAN TT matrix limits register (FDCAN_TTMMLM) | 2567
56.6.5 | FDCAN TUR configuration register (FDCAN_TURCF) | 2568
56.6.6 | FDCAN TT operation control register (FDCAN_TTOCN) | 2569
56.6.7 | FDCAN TT global time preset register (FDCAN_TTGTP) | 2571
56.6.8 | FDCAN TT time mark register (FDCAN_TTTMK) | 2571
56.6.9 | FDCAN TT interrupt register (FDCAN_TTIR) | 2572
56.6.10 | FDCAN TT interrupt enable register (FDCAN_TTIE) | 2574
56.6.11 | FDCAN TT interrupt line select register (FDCAN_TTILS) | 2576
56.6.12 | FDCAN TT operation status register (FDCAN_TTOST) | 2577
56.6.13 | FDCAN TUR numerator actual register (FDCAN_TURNA) | 2579
56.6.14 | FDCAN TT local and global time register (FDCAN_TTTLGT) | 2580
56.6.15 | FDCAN TT cycle time and count register (FDCAN_TTCTC) | 2580
56.6.16 | FDCAN TT capture time register (FDCAN_TTCPT) | 2581
56.6.17 | FDCAN TT cycle sync mark register (FDCAN_TTCSM) | 2581
56.6.18 | FDCAN TT trigger select register (FDCAN_TTTS) | 2582
56.6.19 | FDCAN TT register map | 2582

56.7 | CCU registers | 2584
56.7.1 Clock calibration unit core release register (FDCAN_CCU_CREL)  . 2584
56.7.2 Calibration configuration register (FDCAN_CCU_CCFG)         . 2584
56.7.3 Calibration status register (FDCAN_CCU_CSTAT)               . 2586
56.7.4 Calibration watchdog register (FDCAN_CCU_CWD)               . 2586
56.7.5 Clock calibration unit interrupt register (FDCAN_CCU_IR)     . 2587
56.7.6 Clock calibration unit interrupt enable register (FDCAN_CCU_IE). 2588
56.7.7 CCU register map                                           . 2588

57  USB on-the-go high-speed (OTG_HS) .............................. 2590
57.1  Introduction                                              . 2590
57.2  OTG_HS main features                                     . 2591
57.2.1 General features                                      . 2591
57.2.2 Host-mode features                                    . 2592
57.2.3 Peripheral-mode features                              . 2592
57.3  OTG_HS implementation                                   . 2593
57.4  OTG_HS functional description                           . 2593
57.4.1 OTG_HS block diagram                                  . 2593
57.4.2 OTG_HS pin and internal signals                       . 2595
57.4.3 OTG_HS core                                          . 2595
57.4.4 Embedded full-speed OTG PHY connected to OTG_HS       . 2596
57.4.5 OTG detections                                        . 2596
57.4.6 High-speed OTG PHY connected to OTG_HS                . 2596
57.5  OTG_HS dual role device (DRD)                           . 2597
57.5.1 ID line detection                                     . 2597
57.5.2 HNP dual role device                                  . 2597
57.5.3 SRP dual role device                                  . 2598
57.6  OTG_HS as a USB peripheral                              . 2598
57.6.1 SRP-capable peripheral                                . 2599
57.6.2 Peripheral states                                     . 2599
57.6.3 Peripheral endpoints                                  . 2600
57.7  OTG_HS as a USB host                                    . 2602
57.7.1 SRP-capable host                                      . 2603
57.7.2 USB host states                                       . 2603
57.7.3 Host channels                                        . 2605
57.7.4 Host scheduler                                       . 2606
57.8  OTG_HS SOF trigger                                     . 2607
57.8.1 Host SOFs .................................................. 2607
57.8.2 Peripheral SOFs .......................................... 2607
57.9 OTG_HS low-power modes .................................. 2608
57.10 OTG_HS Dynamic update of the OTG_HFIR register ........ 2609
57.11 OTG_HS data FIFOs ........................................ 2609
  57.11.1 Peripheral FIFO architecture .......................... 2610
  57.11.2 Host FIFO architecture ............................... 2611
  57.11.3 FIFO RAM allocation ................................. 2612
57.12 OTG_HS interrupts ......................................... 2614
57.13 OTG_HS control and status registers ....................... 2616
  57.13.1 CSR memory map ...................................... 2616
57.14 OTG_HS registers ......................................... 2621
  57.14.1 OTG control and status register (OTG_GOTGCTL) .......... 2621
  57.14.2 OTG interrupt register (OTG_GOTGINT) ................ 2624
  57.14.3 OTG AHB configuration register (OTG_GAHBCFG) .......... 2626
  57.14.4 OTG USB configuration register (OTG_GUSBFRG) ....... 2627
  57.14.5 OTG reset register (OTG_GRSTCTL) .................... 2630
  57.14.6 OTG core interrupt register (OTG_GINTSTS) ............ 2633
  57.14.7 OTG interrupt mask register (OTG_GINTMSK) ........... 2637
  57.14.8 OTG receive status debug read register (OTG_GRXSTSR) .. 2641
  57.14.9 OTG receive status debug read [alternate] (OTG_GRXSTSR) .. 2642
  57.14.10 OTG status read and pop registers (OTG_GRXSTSP) ...... 2643
  57.14.11 OTG status read and pop registers [alternate] (OTG_GRXSTSP) .. 2644
  57.14.12 OTG receive FIFO size register (OTG_GRXFSIZ) ....... 2645
  57.14.13 OTG host non-periodic transmit FIFO size register (OTG_HNPTXFSIZ)/Endpoint 0 Transmit FIFO size (OTG_DIEPTXF0) .......... 2645
  57.14.14 OTG non-periodic transmit FIFO/queue status register (OTG_HNPTXSTS) ........................................ 2646
  57.14.15 OTG general core configuration register (OTG_GCCFG) .... 2647
  57.14.16 OTG core ID register (OTG_CID) ..................... 2649
  57.14.17 OTG core LPM configuration register (OTG_GLPMCFG) ... 2649
  57.14.18 OTG host periodic transmit FIFO size register (OTG_HPTXFSIZ) ........................................ 2653
  57.14.19 OTG device IN endpoint transmit FIFO x size register (OTG_DIEPTXFx) ........................................ 2653
  57.14.20 Host-mode registers .................................. 2654
  57.14.21 OTG host configuration register (OTG_HCFG) ........... 2654
57.14.22 OTG host frame interval register (OTG_HFIR) ........................................ 2655
57.14.23 OTG host frame number/frame time remaining register
(OTG_HFNUM) ................................................................. 2656
57.14.24 OTG_Host periodic transmit FIFO/queue status register
(OTG_HPTXSTS) ............................................................ 2657
57.14.25 OTG host all channels interrupt register (OTG_HAINT) ................. 2658
57.14.26 OTG host all channels interrupt mask register
(OTG_HAINTMSK) ............................................................ 2658
57.14.27 OTG host frame list base address register
(OTG_HFLBADDR) ............................................................ 2659
57.14.28 OTG host port control and status register (OTG_HPRT) ............... 2659
57.14.29 OTG host channel x characteristics register (OTG_HCCHARx) ..... 2662
57.14.30 OTG host channel x split control register (OTG_HCSPLTx) ........... 2663
57.14.31 OTG host channel x interrupt register (OTG_HCINTx) .................. 2664
57.14.32 OTG host channel x interrupt mask register (OTG_HCINTMSKx) .... 2665
57.14.33 OTG host channel x transfer size register (OTG_HCTSIZx) ............ 2666
57.14.34 OTG host channel x transfer size register (OTG_HCTSIZSGx) ...... 2668
57.14.35 OTG host channel x DMA address register in buffer DMA [alternate]
(OTG_HCDMAx) ............................................................. 2667
57.14.36 OTG host channel x DMA address register in scatter/gather DMA
[alternate] (OTG_HCDMASGx) ............................................. 2667
57.14.37 OTG host channel-n DMA address buffer register
(OTG_HCDMABx) ............................................................. 2670
57.14.38 Device-mode registers ............................................................. 2672
57.14.39 OTG device configuration register (OTG_DCFG) ......................... 2672
57.14.40 OTG device control register (OTG_DCTL) ..................................... 2674
57.14.41 OTG device status register (OTG_DSTS) ....................................... 2676
57.14.42 OTG device IN endpoint common interrupt mask register
(OTG_DIEPMSK) .............................................................. 2677
57.14.43 OTG device OUT endpoint common interrupt mask register
(OTG_DOEPMSK) .............................................................. 2678
57.14.44 OTG device all endpoints interrupt register (OTG_DAINT) ........... 2679
57.14.45 OTG all endpoints interrupt mask register
(OTG_DAINTMSK) ............................................................. 2680
57.14.46 OTG device VBUS discharge time register
(OTG_DVBUSDIS) ............................................................ 2681
57.14.47 OTG device VBUS pulsing time register
(OTG_DVBUSPULSE) .......................................................... 2681
57.14.48 OTG device threshold control register (OTG_DTHRCTL) .............. 2682
57.14.49 OTG device IN endpoint FIFO empty interrupt mask register
(OTG_DIEPEPMSK) ............................................................. 2683
57.14.50 OTG device each endpoint interrupt register (OTG_DEACHINT) . . . 2683
57.14.51 OTG device each endpoint interrupt mask register
(OTG_DEACHINTMSK) .......................................................... 2684
57.14.52 OTG device each IN endpoint-1 interrupt mask register
(OTG_HS_DIEPEACHMSK1) .................................................. 2684
57.14.53 OTG device each OUT endpoint-1 interrupt mask register
(OTG_HS_DOEPEACHMSK1) ................................................. 2685
57.14.54 OTG device IN endpoint x control register (OTG_DIEPCtlx) .... 2687
57.14.55 OTG device IN endpoint x interrupt register (OTG_DIEPINTx) .. 2689
57.14.56 OTG device IN endpoint 0 transfer size register
(OTG_DIEPTSIZ0) ............................................................ 2691
57.14.57 OTG device IN endpoint x DMA address register
(OTG_DIEPDMAx) ............................................................ 2691
57.14.58 OTG device IN endpoint transmit FIFO status register
(OTG_DTXFSTSx) ............................................................ 2692
57.14.59 OTG device IN endpoint x transfer size register (OTG_DIEPTSIZx) . 2692
57.14.60 OTG device control OUT endpoint 0 control register
(OTG_DOEPCTL0) ............................................................ 2693
57.14.61 OTG device OUT endpoint x interrupt register (OTG_DOEPINTx) .. 2695
57.14.62 OTG device OUT endpoint 0 transfer size register
(OTG_DOEPTSIZ0) ............................................................ 2697
57.14.63 OTG device OUT endpoint x DMA address register
(OTG_DOEPDMAX) ............................................................ 2698
57.14.64 OTG device OUT endpoint x control register
(OTG_DOEPCTLx) ............................................................ 2698
57.14.65 OTG device OUT endpoint x transfer size register
(OTG_DOEPTSIZx) ............................................................ 2701
57.14.66 OTG power and clock gating control register (OTG_PCGCCTL) ... 2702
57.14.67 OTG_HS register map ............................................. 2703

57.15 OTG_HS programming model ........................................ 2715
57.15.1 Core initialization .................................................. 2715
57.15.2 Host initialization .................................................. 2716
57.15.3 Device initialization ............................................... 2717
57.15.4 DMA mode .......................................................... 2717
57.15.5 Host programming model ........................................ 2718
57.15.6 Device programming model .................................... 2750
57.15.7 Worst case response time ......................................... 2770
57.15.8 OTG programming model ......................................... 2772
58 Ethernet (ETH): media access control (MAC) with DMA controller ........................................ 2778
  58.1 Ethernet introduction .............................................. 2778
  58.2 Ethernet main features ........................................... 2778
    58.2.1 Standard compliance ........................................ 2778
    58.2.2 MAC features .............................................. 2778
    58.2.3 Transaction layer (MTL) features .......................... 2780
    58.2.4 DMA block features ....................................... 2781
    58.2.5 Bus interface features ................................... 2781
  58.3 Ethernet pins and internal signals ............................. 2782
  58.4 Ethernet architecture .......................................... 2783
    58.4.1 DMA controller .......................................... 2784
    58.4.2 MTL ..................................................... 2793
    58.4.3 MAC .................................................... 2793
  58.5 Ethernet functional description: MAC .......................... 2798
    58.5.1 Double VLAN processing ................................... 2798
    58.5.2 Source address and VLAN insertion, replacement, or deletion ... 2799
    58.5.3 Packet filtering ......................................... 2801
    58.5.4 IEEE 1588 timestamp support .............................. 2807
    58.5.5 Checksum offload engine .................................. 2832
    58.5.6 TCP segmentation offload .................................. 2838
    58.5.7 IPv4 ARP offload ....................................... 2844
    58.5.8 Loopback ............................................... 2845
    58.5.9 Flow control ............................................ 2846
    58.5.10 MAC management counters ................................. 2849
    58.5.11 Interrupts generated by the MAC ......................... 2851
    58.5.12 MAC and MMC register descriptions ....................... 2851
  58.6 Ethernet functional description: PHY interfaces .............. 2852
    58.6.1 Station management agent (SMA) .......................... 2852
    58.6.2 Media independent interface (MII) ........................ 2859
    58.6.3 Reduced media independent interface (RMII) ............... 2860
  58.7 Ethernet low-power modes .................................... 2864
    58.7.1 Low-power management .................................... 2864
    58.7.2 Energy Efficient Ethernet (EEE) ......................... 2870
  58.8 Ethernet interrupts ............................................ 2875
    58.8.1 DMA interrupts ........................................ 2875
<table>
<thead>
<tr>
<th>Section</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>58.8.2</td>
<td>MTL interrupts</td>
<td>2876</td>
</tr>
<tr>
<td>58.8.3</td>
<td>MAC Interrupts</td>
<td>2877</td>
</tr>
<tr>
<td>58.9</td>
<td>Ethernet programming model</td>
<td>2878</td>
</tr>
<tr>
<td>58.9.1</td>
<td>DMA initialization</td>
<td>2878</td>
</tr>
<tr>
<td>58.9.2</td>
<td>MTL initialization</td>
<td>2879</td>
</tr>
<tr>
<td>58.9.3</td>
<td>MAC initialization</td>
<td>2879</td>
</tr>
<tr>
<td>58.9.4</td>
<td>Performing normal receive and transmit operation</td>
<td>2880</td>
</tr>
<tr>
<td>58.9.5</td>
<td>Stopping and starting transmission</td>
<td>2881</td>
</tr>
<tr>
<td>58.9.6</td>
<td>Programming guidelines for switching to new descriptor list in RxDMA</td>
<td>2881</td>
</tr>
<tr>
<td>58.9.7</td>
<td>Programming guidelines for switching the AHB clock frequency</td>
<td>2881</td>
</tr>
<tr>
<td>58.9.8</td>
<td>Programming guidelines for MII link state transitions</td>
<td>2882</td>
</tr>
<tr>
<td>58.9.9</td>
<td>Programming guidelines for IEEE 1588 timestamping</td>
<td>2883</td>
</tr>
<tr>
<td>58.9.10</td>
<td>Programming guidelines for PTP offload feature</td>
<td>2884</td>
</tr>
<tr>
<td>58.9.11</td>
<td>Programming guidelines for Energy Efficient Ethernet (EEE)</td>
<td>2888</td>
</tr>
<tr>
<td>58.9.12</td>
<td>Programming guidelines for flexible pulse-per-second (PPS) output</td>
<td>2890</td>
</tr>
<tr>
<td>58.9.13</td>
<td>Programming guidelines for TSO</td>
<td>2892</td>
</tr>
<tr>
<td>58.9.14</td>
<td>Programming guidelines to perform VLAN filtering on the receive</td>
<td>2893</td>
</tr>
<tr>
<td>58.10</td>
<td>Descriptors</td>
<td>2893</td>
</tr>
<tr>
<td>58.10.1</td>
<td>Descriptor overview</td>
<td>2893</td>
</tr>
<tr>
<td>58.10.2</td>
<td>Descriptor structure</td>
<td>2894</td>
</tr>
<tr>
<td>58.10.3</td>
<td>Transmit descriptor</td>
<td>2896</td>
</tr>
<tr>
<td>58.10.4</td>
<td>Receive descriptor</td>
<td>2909</td>
</tr>
<tr>
<td>58.11</td>
<td>Ethernet registers</td>
<td>2921</td>
</tr>
<tr>
<td>58.11.1</td>
<td>Ethernet register maps</td>
<td>2921</td>
</tr>
<tr>
<td>58.11.2</td>
<td>Ethernet DMA registers</td>
<td>2921</td>
</tr>
<tr>
<td>58.11.3</td>
<td>Ethernet MTL registers</td>
<td>2947</td>
</tr>
<tr>
<td>58.11.4</td>
<td>Ethernet MAC and MMC registers</td>
<td>2959</td>
</tr>
<tr>
<td>59</td>
<td>HDMI-CEC controller (CEC)</td>
<td>3056</td>
</tr>
<tr>
<td>59.1</td>
<td>HDMI-CEC introduction</td>
<td>3056</td>
</tr>
<tr>
<td>59.2</td>
<td>HDMI-CEC controller main features</td>
<td>3056</td>
</tr>
<tr>
<td>59.3</td>
<td>HDMI-CEC functional description</td>
<td>3057</td>
</tr>
<tr>
<td>59.3.1</td>
<td>HDMI-CEC pin and internal signals</td>
<td>3057</td>
</tr>
<tr>
<td>59.3.2</td>
<td>HDMI-CEC block diagram</td>
<td>3058</td>
</tr>
<tr>
<td>59.3.3</td>
<td>Message description</td>
<td>3058</td>
</tr>
<tr>
<td>59.3.4</td>
<td>Bit timing</td>
<td>3059</td>
</tr>
<tr>
<td>Section</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>---------</td>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>59.4</td>
<td>Arbitration</td>
<td>3059</td>
</tr>
<tr>
<td>59.4.1</td>
<td>SFT option bit</td>
<td>3061</td>
</tr>
<tr>
<td>59.5</td>
<td>Error handling</td>
<td>3061</td>
</tr>
<tr>
<td>59.5.1</td>
<td>Bit error</td>
<td>3061</td>
</tr>
<tr>
<td>59.5.2</td>
<td>Message error</td>
<td>3062</td>
</tr>
<tr>
<td>59.5.3</td>
<td>Bit rising error (BRE)</td>
<td>3062</td>
</tr>
<tr>
<td>59.5.4</td>
<td>Short bit period error (SBPE)</td>
<td>3062</td>
</tr>
<tr>
<td>59.5.5</td>
<td>Long bit period error (LBPE)</td>
<td>3062</td>
</tr>
<tr>
<td>59.5.6</td>
<td>Transmission error detection (TXERR)</td>
<td>3064</td>
</tr>
<tr>
<td>59.6</td>
<td>HDMI-CEC interrupts</td>
<td>3065</td>
</tr>
<tr>
<td>59.7</td>
<td>HDMI-CEC registers</td>
<td>3066</td>
</tr>
<tr>
<td>59.7.1</td>
<td>CEC control register (CEC_CR)</td>
<td>3066</td>
</tr>
<tr>
<td>59.7.2</td>
<td>CEC configuration register (CEC_CFGFR)</td>
<td>3067</td>
</tr>
<tr>
<td>59.7.3</td>
<td>CEC Tx data register (CEC_TXDR)</td>
<td>3069</td>
</tr>
<tr>
<td>59.7.4</td>
<td>CEC Rx data register (CEC_RXDR)</td>
<td>3069</td>
</tr>
<tr>
<td>59.7.5</td>
<td>CEC interrupt and status register (CEC_ISR)</td>
<td>3069</td>
</tr>
<tr>
<td>59.7.6</td>
<td>CEC interrupt enable register (CEC_IER)</td>
<td>3071</td>
</tr>
<tr>
<td>59.7.7</td>
<td>HDMI-CEC register map</td>
<td>3073</td>
</tr>
<tr>
<td>60</td>
<td>Debug infrastructure</td>
<td>3074</td>
</tr>
<tr>
<td>60.1</td>
<td>Introduction</td>
<td>3074</td>
</tr>
<tr>
<td>60.2</td>
<td>Debug infrastructure features</td>
<td>3075</td>
</tr>
<tr>
<td>60.3</td>
<td>Debug infrastructure functional description</td>
<td>3075</td>
</tr>
<tr>
<td>60.3.1</td>
<td>Debug infrastructure block diagram</td>
<td>3075</td>
</tr>
<tr>
<td>60.3.2</td>
<td>Debug infrastructure pins and internal signals</td>
<td>3076</td>
</tr>
<tr>
<td>60.3.3</td>
<td>Debug infrastructure powering, clocking and reset</td>
<td>3077</td>
</tr>
<tr>
<td>60.4</td>
<td>Debug access port functional description</td>
<td>3079</td>
</tr>
<tr>
<td>60.4.1</td>
<td>Serial-wire and JTAG debug port (SWJ-DP)</td>
<td>3079</td>
</tr>
<tr>
<td>60.4.2</td>
<td>Access ports</td>
<td>3093</td>
</tr>
<tr>
<td>60.5</td>
<td>Trace and debug subsystem functional description</td>
<td>3099</td>
</tr>
<tr>
<td>60.5.1</td>
<td>System ROM tables</td>
<td>3099</td>
</tr>
<tr>
<td>60.5.2</td>
<td>Global timestamp generator (TSG)</td>
<td>3108</td>
</tr>
<tr>
<td>60.5.3</td>
<td>Cross trigger interfaces (CTI) and matrix (CTM)</td>
<td>3115</td>
</tr>
<tr>
<td>60.5.4</td>
<td>Trace funnel (CSTF)</td>
<td>3135</td>
</tr>
<tr>
<td>60.5.5</td>
<td>Embedded trace FIFO (ETF)</td>
<td>3145</td>
</tr>
<tr>
<td>60.5.6</td>
<td>Trace port interface unit (TPIU)</td>
<td>3167</td>
</tr>
<tr>
<td>Section</td>
<td>Description</td>
<td>Page</td>
</tr>
<tr>
<td>---------</td>
<td>-----------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>60.5.7</td>
<td>Serial wire output (SWO) and SWO trace funnel (SWTF)</td>
<td>3185</td>
</tr>
<tr>
<td>60.5.8</td>
<td>Microcontroller debug unit (DBGMCU)</td>
<td>3208</td>
</tr>
<tr>
<td>60.6</td>
<td>Cortex-M7 debug functional description</td>
<td>3214</td>
</tr>
<tr>
<td>60.6.1</td>
<td>Cortex-M7 ROM tables</td>
<td>3215</td>
</tr>
<tr>
<td>60.6.2</td>
<td>Cortex-M7 data watchpoint and trace unit (DWT)</td>
<td>3227</td>
</tr>
<tr>
<td>60.6.3</td>
<td>Cortex-M7 instrumentation trace macrocell (ITM)</td>
<td>3240</td>
</tr>
<tr>
<td>60.6.4</td>
<td>Cortex-M7 breakpoint unit (FPB)</td>
<td>3249</td>
</tr>
<tr>
<td>60.6.5</td>
<td>Cortex-M7 embedded trace macrocell (ETM)</td>
<td>3257</td>
</tr>
<tr>
<td>60.6.6</td>
<td>Cortex-M7 cross trigger interface (CTI)</td>
<td>3289</td>
</tr>
<tr>
<td>60.7</td>
<td>References for debug infrastructure</td>
<td>3289</td>
</tr>
<tr>
<td>61</td>
<td>Device electronic signature</td>
<td>3290</td>
</tr>
<tr>
<td>61.1</td>
<td>Unique device ID register (96 bits)</td>
<td>3290</td>
</tr>
<tr>
<td>61.2</td>
<td>Flash size</td>
<td>3292</td>
</tr>
<tr>
<td>61.3</td>
<td>Package data register</td>
<td>3292</td>
</tr>
<tr>
<td>62</td>
<td>Important security notice</td>
<td>3293</td>
</tr>
<tr>
<td>63</td>
<td>Revision history</td>
<td>3294</td>
</tr>
</tbody>
</table>
List of tables

Table 1. Peripherals versus products .......................................................... 102
Table 2. Availability of security features .................................................. 103
Table 3. Bus-master-to-bus-slave interconnect .......................................... 104
Table 4. ASIB configuration ..................................................................... 110
Table 5. AMIB configuration ..................................................................... 111
Table 6. AXI interconnect register map and reset values .......................... 121
Table 7. Memory map and default device memory area attributes ........... 130
Table 8. Register boundary addresses ....................................................... 132
Table 9. Boot modes .................................................................................. 138
Table 10. RAMECC internal input/output signals ...................................... 142
Table 11. ECC controller mapping .............................................................. 147
Table 12. RAMECC register map and reset values ..................................... 147
Table 13. FLASH internal input/output signals .......................................... 150
Table 14. Flash memory organization on STM32H750xB devices ........... 153
Table 15. Flash memory organization on STM32H742x/743x/753 devices .. 153
Table 16. Flash memory organization on STM32H742xG/743xG devices .... 154
Table 17. FLASH recommended number of wait states and programming delay 160
Table 18. FLASH parallelism parameter ...................................................... 164
Table 19. FLASH AXI interface memory map vs swapping option .......... 170
Table 20. Flash register map vs swapping option ....................................... 172
Table 21. Option byte organization ............................................................ 177
Table 22. Flash interface register protection summary ......................... 183
Table 23. RDP value vs readout protection level ..................................... 184
Table 24. Protection vs RDP Level .............................................................. 186
Table 25. RDP transition and its effects ..................................................... 187
Table 26. Effect of low-power modes on the embedded flash memory .... 191
Table 27. Flash interrupt request ............................................................... 199
Table 28. Register map and reset value table ........................................... 241
Table 29. List of preferred terms ............................................................... 246
Table 30. RSS API addresses .................................................................. 250
Table 31. Summary of flash protected areas access rights ..................... 252
Table 32. PWR input/output signals connected to package pins or balls .... 256
Table 33. PWR internal input/output signals ............................................ 256
Table 34. Supply configuration control ..................................................... 260
Table 35. Low-power mode summary ....................................................... 278
Table 36. PDDS_Dn low-power mode control .......................................... 282
Table 37. Low-power exit mode flags ....................................................... 284
Table 38. CSleep mode ............................................................................ 293
Table 39. CStop mode ............................................................................. 294
Table 40. DStop mode overview ............................................................... 295
Table 41. DStop mode ............................................................................. 296
Table 42. Stop mode operation ................................................................. 297
Table 43. Stop mode ................................................................................ 298
Table 44. DStandby mode ..................................................................... 299
Table 45. Standby and Stop flags .............................................................. 301
Table 46. Standby mode .......................................................................... 301
Table 47. Low-power modes monitoring pin overview ......................... 302
Table 48. GPIO state according to CPU and domain state .................... 302

RM0433 Rev 8 71/3353
Table 100. EXTI pending requests clear inputs
Table 99. EXTI wakeup inputs
Table 98. Peripherals interconnect matrix details
Table 97. Peripherals interconnect matrix (D3 domain)
Table 96. Peripherals interconnect matrix (D2 domain)
Table 95. SYSCFG register map and reset values
Table 94. GPIO register map and reset values
Table 83. RCC_APB4LPENR address offset and reset value
Table 82. RCC_APB2LPENR address offset and reset value
Table 80. RCC_APB1LLPENR address offset and reset value
Table 79. RCC_APB3LPENR address offset and reset value
Table 77. RCC_AHB2LPENR address offset and reset value
Table 76. RCC_AHB1LPENR address offset and reset value
Table 75. RCC_AHB3ENR address offset and reset value
Table 74. RCC_AHB4ENR address offset and reset value
Table 72. RCC_APB1ENR address offset and reset value
Table 71. RCC_APB1ENR address offset and reset value
Table 70. RCC_APB3ENR address offset and reset value
Table 69. RCC_AHB1ENR address offset and reset value
Table 68. RCC_AHB2ENR address offset and reset value
Table 67. RCC_AHB1ENR address offset and reset value
Table 66. RCC_AHB3ENR address offset and reset value
Table 65. RCC_AHB2ENR address offset and reset value
Table 64. RCC_AHB1ENR address offset and reset value
Table 63. Peripheral clock enabling for D1 and D2 peripherals
Table 62. Peripheral clock enabling for D3 peripherals
Table 61. System states overview
Table 60. Kernel clock distribution overview
Table 59. HSIKERON and CSIKERON behavior
Table 58. STOPWUCK and STOPKERWUCK description
Table 57. Ratio between clock timer and pclk
Table 56. Reset source identification (RCC_RSR)
Table 55. Reset distribution summary
Table 54. RCC input/output signals connected to package pins or balls
Table 53. RCC input/output signals
Table 52. LPUART1 start programming (LPUART1_Start)
Table 51. LPUART1 Initial programming (LPUART1_INIT)
Table 50. BDMA and DMAMUX2 initialization sequence (DMAMUX2_INIT)
Table 49. Power control register map and reset values
Table 48. Port bit configuration table
Table 47. Authorized AHB bus master ID
Table 46. HSEM internal input/output signals
Table 45. CRS features
Table 44. Effect of low-power modes on CRS
Table 43. Interrupt control bits
Table 42. CRS register map and reset values
Table 41. Authorized AHB bus master ID
Table 40. HSEM internal input/output signals
Table 39. System states overview
Table 38. Peripheral clock enabling for D3 peripherals
Table 37. Ratio between clock timer and pclk
Table 36. System states overview
Table 35. Peripheral clock enabling for D1 and D2 peripherals
Table 34. Peripheral clock enabling for D3 peripherals
Table 33. STOP and STOPF description
Table 32. STOP and STOPF behavior
Table 31. System states overview
Table 30. Peripheral clock enabling for D3 peripherals
Table 29. Peripheral clock enabling for D1 and D2 peripherals
Table 28. System states overview
Table 27. Peripheral clock enabling for D3 peripherals
Table 26. Peripheral clock enabling for D1 and D2 peripherals
Table 25. System states overview
Table 24. Peripheral clock enabling for D3 peripherals
Table 23. Peripheral clock enabling for D1 and D2 peripherals
Table 22. System states overview
Table 21. Peripheral clock enabling for D3 peripherals
Table 20. Peripheral clock enabling for D1 and D2 peripherals
Table 19. System states overview
Table 18. Peripheral clock enabling for D3 peripherals
Table 17. Peripheral clock enabling for D1 and D2 peripherals
Table 16. System states overview
Table 15. Peripheral clock enabling for D3 peripherals
Table 14. Peripheral clock enabling for D1 and D2 peripherals
Table 13. System states overview
Table 12. Peripheral clock enabling for D3 peripherals
Table 11. Peripheral clock enabling for D1 and D2 peripherals
Table 10. System states overview
Table 9. Interrupt sources and control
Table 8. Kernel clock distribution overview
Table 7. System states overview
Table 6. Peripheral clock enabling for D3 peripherals
Table 5. Peripheral clock enabling for D1 and D2 peripherals
Table 4. System states overview
Table 3. Peripheral clock enabling for D3 peripherals
Table 2. Peripheral clock enabling for D1 and D2 peripherals
Table 1. System states overview
Table 122. DMAMUX1: assignment of multiplexer inputs to resources

Table 123. DMAMUX1: assignment of multiplexer inputs to resources

Table 124. DMAMUX1: assignment of trigger inputs to resources

Table 125. DMAMUX1: assignment of synchronization inputs to resources

Table 126. DMAMUX2: assignment of multiplexer inputs to resources

Table 127. DMAMUX2: assignment of trigger inputs to resources

Table 128. DMAMUX2: assignment of synchronization inputs to resources

Table 129. DMAMUX signals

Table 130. DMAMUX interrupts

Table 131. DMAMUX register map and reset values

Table 132. DMA2D internal input/output signals

Table 133. Alpha mode configuration

Table 134. Data order in memory

Table 135. Supported color mode in input

Table 136. Supported CLUT color mode

Table 137. CLUT data order in memory

Table 138. Supported color mode in output

Table 139. Data order in memory

Table 140. Standard data order in memory

Table 141. Output FIFO byte reordering steps

Table 142. MCU order in memory

Table 143. DMA2D interrupt requests

Table 144. DMA2D register map and reset values

Table 145. NVIC

Table 146. EXTI Event input configurations and register control

Table 147. Configurable Event input Asynchronous Edge detector reset

Table 148. EXTI Event input mapping

Table 149. Masking functionality

Table 150. Asynchronous interrupt/event controller register map and reset values

Table 151. CRC internal input/output signals

Table 152. CRC register map and reset values

Table 153. DMA2D internal input/output signals

Table 154. Possible DMA configurations

Table 155. Packing/unpacking and endian behavior (bit PINC = MINC = 1)

Table 156. Restriction on NDT versus PSIZE and MSIZE

Table 157. BDMA signals

Table 158. BDMA interrupts

Table 159. BDMA register map and reset values

Table 160. BDMA internal input/output signals
Table 153. FMC pins ................................................................. 800
Table 154. FMC bank mapping options ...................................... 803
Table 155. NOR/PSRAM bank selection .................................... 803
Table 156. NOR/PSRAM External memory address .......................... 803
Table 157. NAND memory mapping and timing registers .................. 804
Table 158. NAND bank selection ............................................. 804
Table 159. SDRAM address mapping ......................................... 804
Table 160. SDRAM address mapping ......................................... 805
Table 161. SDRAM address mapping with 8-bit data bus width ....... 805
Table 162. SDRAM address mapping with 16-bit data bus width ...... 806
Table 163. SDRAM address mapping with 32-bit data bus width ...... 807
Table 164. Programmable NOR/PSRAM access parameters ............ 809
Table 165. Non-multiplexed I/O NOR flash memory ...................... 809
Table 166. 16-bit multiplexed I/O NOR flash memory ................... 810
Table 167. Non-multiplexed I/Os PSRAM/ SRAM .......................... 810
Table 168. 16-Bit multiplexed I/O PSRAM ................................ 810
Table 169. NOR flash/PSRAM: Example of supported memories and transactions .................................................. 811
Table 170. FMC_BCRx bitfields (mode 1) ................................... 814
Table 171. FMC_BTRx bitfields (mode 1) ................................... 815
Table 172. FMC_BCRx bitfields (mode A) .................................. 817
Table 173. FMC_BTRx bitfields (mode A) .................................. 818
Table 174. FMC_BWTRx bitfields (mode A) ................................ 818
Table 175. FMC_BCRx bitfields (mode 2/B) ............................... 820
Table 176. FMC_BTRx bitfields (mode 2/B) ............................... 821
Table 177. FMC_BWTRx bitfields (mode 2/B) ............................. 821
Table 178. FMC_BCRx bitfields (mode C) ................................. 823
Table 179. FMC_BTRx bitfields (mode C) ................................. 824
Table 180. FMC_BWTRx bitfields (mode C) ............................... 824
Table 181. FMC_BCRx bitfields (mode D) ................................. 825
Table 182. FMC_BTRx bitfields (mode D) ................................. 826
Table 183. FMC_BWTRx bitfields (mode D) ............................... 827
Table 184. FMC_BCRx bitfields (Muxed mode) ......................... 829
Table 185. FMC_BTRx bitfields (Muxed mode) ........................... 829
Table 186. FMC_BCRx bitfields (Synchronous multiplexed read mode) ............................... 835
Table 187. FMC_BTRx bitfields (Synchronous multiplexed read mode) ............................... 835
Table 188. FMC_BCRx bitfields (Synchronous multiplexed write mode) ............................... 836
Table 189. FMC_BTRx bitfields (Synchronous multiplexed write mode) ............................... 837
Table 190. Programmable NAND flash access parameters .............. 847
Table 191. 8-bit NAND flash memory ...................................... 847
Table 192. 16-bit NAND flash memory .................................... 848
Table 193. Supported memories and transactions ........................ 848
Table 194. ECC result relevant bits ....................................... 858
Table 195. SDRAM signals .................................................. 859
Table 196. FMC register map ................................................ 876
Table 197. QUADSPI internal signals .................................... 880
Table 198. QUADSPI pins .................................................... 880
Table 199. QUADSPI interrupt requests ................................. 894
Table 200. QUADSPI register map and reset values ................. 906
Table 201. DLYB internal input/output signals .......................... 908
Table 202. Delay block control ............................................ 908
Table 203. DLYB register map and reset values ......................... 911
Table 204. ADC features ................................................................. 914
Table 205. ADC input/output pins .................................................. 916
Table 206. ADC internal input/output signals ................................... 916
Table 207. ADC interconnection ..................................................... 917
Table 208. Configuring the trigger polarity for regular external triggers ... 938
Table 209. Configuring the trigger polarity for injected external triggers ... 938
Table 210. ADC1, ADC2 and ADC3 - External triggers for regular channels 939
Table 211. ADC1, ADC2 and ADC3 - External triggers for injected channels 940
Table 212. TSAR timings depending on resolution ............................. 952
Table 213. Offset computation versus data resolution ......................... 955
Table 214. 16-bit data formats ...................................................... 958
Table 215. Numerical examples for 16-bit format (bold indicates saturation) 958
Table 216. Analog watchdog channel selection ................................ 967
Table 217. Analog watchdog 1,2,3 comparison ................................ 968
Table 218. Oversampler operating modes summary ............................ 976
Table 219. ADC interrupts per each ADC ........................................ 995
Table 220. DELAY bits versus ADC resolution ................................. 1037
Table 221. ADC global register map .............................................. 1040
Table 222. ADC register map and reset values for each ADC (offset=0x000 for master ADC, 0x100 for slave ADC) ................................ 1040
Table 223. ADC register map and reset values (master and slave ADC common registers) offset =0x300) ........................................... 1043
Table 224. DAC features .............................................................. 1045
Table 225. DAC input/output pins ................................................ 1047
Table 226. DAC internal input/output signals .................................... 1047
Table 227. DAC interconnection .................................................... 1048
Table 228. Sample and refresh timings ............................................ 1055
Table 229. Channel output modes summary ..................................... 1056
Table 230. Effect of low-power modes on DAC ................................. 1062
Table 231. DAC interrupts ......................................................... 1063
Table 232. DAC register map and reset values ................................ 1079
Table 233. VREF buffer modes ...................................................... 1081
Table 234. VREFBUF register map and reset values ......................... 1083
Table 235. COMP input/output internal signals ................................. 1086
Table 236. COMP input/output pins .............................................. 1086
Table 237. COMP1_OUT assignment to GPIOs ................................. 1089
Table 238. COMP2_OUT assignment to GPIOs ................................. 1089
Table 239. Comparator behavior in the low-power modes .................... 1091
Table 240. Interrupt control bits ................................................. 1091
Table 241. Interrupt control bits ................................................. 1092
Table 242. COMP register map and reset values ............................... 1099
Table 243. Operational amplifier possible connections ..................... 1101
Table 244. Operating modes and calibration ................................... 1108
Table 245. Effect of low-power modes on the OPAMP ....................... 1110
Table 246. OPAMP register map and reset values ............................. 1117
Table 247. DFSDM1 implementation ............................................. 1120
Table 248. DFSDM external pins .................................................. 1122
Table 249. DFSDM internal signals .............................................. 1122
Table 250. DFSDM triggers connection ........................................ 1122
Table 251. DFSDM break connection ............................................ 1123
Table 252. Filter maximum output resolution (peak data values from filter output) for some FOSR values ................................. 1138
<p>| Table 253. | Integrator maximum output resolution (peak data values from integrator output) for some IOSR values and FOSR = 256 and Sinc3 filter type (largest data) | 1139 |
| Table 254. | DFSDM interrupts | 1147 |
| Table 255. | DFSDM register map and reset values | 1167 |
| Table 256. | DCMI input/output pins | 1178 |
| Table 257. | DCMI internal input/output signals | 1178 |
| Table 258. | Positioning of captured data bytes in 32-bit words (8-bit width) | 1180 |
| Table 259. | Positioning of captured data bytes in 32-bit words (10-bit width) | 1180 |
| Table 260. | Positioning of captured data bytes in 32-bit words (12-bit width) | 1180 |
| Table 261. | Positioning of captured data bytes in 32-bit words (14-bit width) | 1181 |
| Table 262. | Data storage in monochrome progressive video format | 1186 |
| Table 263. | Data storage in RGB progressive video format | 1187 |
| Table 264. | Data storage in YCbCr progressive video format | 1187 |
| Table 265. | Data storage in YCbCr progressive video format - Y extraction mode | 1188 |
| Table 266. | DCMI interrupts | 1188 |
| Table 267. | DCMI register map and reset values | 1198 |
| Table 268. | LTDC external pins | 1201 |
| Table 269. | LTDC internal signals | 1202 |
| Table 270. | Clock domain for each register | 1202 |
| Table 271. | LTDC register access and update durations | 1203 |
| Table 272. | Pixel data mapping versus color format | 1207 |
| Table 273. | LTDC interrupt requests | 1211 |
| Table 274. | LTDC register map and reset values | 1228 |
| Table 275. | JPEG internal signals | 1232 |
| Table 276. | JPEG codec interrupt requests | 1236 |
| Table 277. | JPEG codec register map and reset values | 1249 |
| Table 278. | RNG internal input/output signals | 1252 |
| Table 279. | RNG interrupt requests | 1258 |
| Table 280. | RNG register map and reset map | 1262 |
| Table 281. | CRYP internal input/output signals | 1266 |
| Table 282. | Counter mode initialization vector | 1291 |
| Table 283. | GCM last block definition | 1294 |
| Table 284. | GCM mode IV registers initialization | 1294 |
| Table 285. | CCM mode IV registers initialization | 1301 |
| Table 286. | DES/TDES data swapping example | 1305 |
| Table 287. | AES data swapping example | 1306 |
| Table 288. | Key endianness in CRYP_KxR/LR registers (AES 128/192/256-bit keys) | 1308 |
| Table 289. | Key endianness in CRYP_KxR/LR registers (DES K1 and TDES K1/2/3) | 1308 |
| Table 290. | Initialization vector endianness in CRYP_IVx(L/R)R registers (AES) | 1309 |
| Table 291. | Initialization vector endianness in CRYP_IVx(L/R)R registers (DES/TDES) | 1309 |
| Table 292. | Cryptographic processor configuration for memory-to-peripheral DMA transfers | 1309 |
| Table 293. | Cryptographic processor configuration for peripheral-to-memory DMA transfers | 1310 |
| Table 294. | CRYP interrupt requests | 1312 |
| Table 295. | Processing latency for ECB, CBC and CTR | 1313 |
| Table 296. | Processing time (in clock cycle) for GCM and CCM per 128-bit block | 1313 |
| Table 297. | CRYP register map and reset values | 1327 |
| Table 298. | HASH internal input/output signals | 1332 |
| Table 299. | Hash processor outputs | 1335 |
| Table 300. | HASH interrupt requests | 1342 |
| Table 301. | Processing time (in clock cycle) | 1342 |</p>
<table>
<thead>
<tr>
<th>Table Number</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>301</td>
<td>HASH register map and reset values</td>
<td>1350</td>
</tr>
<tr>
<td>302</td>
<td>HRTIM Input/output summary</td>
<td>1356</td>
</tr>
<tr>
<td>303</td>
<td>Timer resolution and min. PWM frequency for $f_{HRTIM} = 400$ MHz</td>
<td>1358</td>
</tr>
<tr>
<td>304</td>
<td>Period and Compare registers min and max values</td>
<td>1360</td>
</tr>
<tr>
<td>305</td>
<td>Timer operating modes</td>
<td>1361</td>
</tr>
<tr>
<td>306</td>
<td>Events mapping across Timer A to E</td>
<td>1366</td>
</tr>
<tr>
<td>307</td>
<td>Deadtime resolution and max absolute values</td>
<td>1374</td>
</tr>
<tr>
<td>308</td>
<td>External events mapping and associated features</td>
<td>1381</td>
</tr>
<tr>
<td>309</td>
<td>Output set/reset latency and jitter vs external event operating mode</td>
<td>1382</td>
</tr>
<tr>
<td>310</td>
<td>Filtering signals mapping per time</td>
<td>1385</td>
</tr>
<tr>
<td>311</td>
<td>Windowing signals mapping per timer ($EEFLTR[3:0] = 1111$)</td>
<td>1387</td>
</tr>
<tr>
<td>312</td>
<td>HRTIM preloadable control registers and associated update sources</td>
<td>1396</td>
</tr>
<tr>
<td>313</td>
<td>Update enable inputs and sources</td>
<td>1397</td>
</tr>
<tr>
<td>314</td>
<td>Master timer update event propagation</td>
<td>1399</td>
</tr>
<tr>
<td>315</td>
<td>RTIM global register map</td>
<td>1518</td>
</tr>
<tr>
<td>316</td>
<td>HRTIM Register map and reset values: Master timer</td>
<td>1518</td>
</tr>
<tr>
<td>317</td>
<td>HRTIM Register map and reset values: TIMx ($x = A, E$)</td>
<td>1520</td>
</tr>
<tr>
<td>318</td>
<td>Behavior of timer outputs versus BRK/BRK2 inputs</td>
<td>1524</td>
</tr>
<tr>
<td>319</td>
<td>Counting direction versus encoder signals</td>
<td>1568</td>
</tr>
<tr>
<td>320</td>
<td>Effect of sync event vs timer operating modes</td>
<td>1575</td>
</tr>
<tr>
<td>321</td>
<td>Sampling rate and filter length vs FLTFxF[3:0] and clock setting</td>
<td>1592</td>
</tr>
<tr>
<td>322</td>
<td>Output state programming, $x = A, E, y = 1$ or 2</td>
<td>1606</td>
</tr>
<tr>
<td>323</td>
<td>Burst mode clock sources from general purpose timer</td>
<td>1607</td>
</tr>
<tr>
<td>324</td>
<td>Fault inputs</td>
<td>1615</td>
</tr>
<tr>
<td>325</td>
<td>Counting direction versus encoder signals</td>
<td>1626</td>
</tr>
<tr>
<td>326</td>
<td>SAM register map and reset values</td>
<td>1628</td>
</tr>
<tr>
<td>327</td>
<td>TIMx internal trigger connection</td>
<td>1644</td>
</tr>
<tr>
<td>328</td>
<td>Output control bits for complementary OCx and OCxN channels with break feature</td>
<td>1682</td>
</tr>
<tr>
<td>329</td>
<td>Output control bits for standard OCx channels</td>
<td>1693</td>
</tr>
<tr>
<td>330</td>
<td>Output control bits for standard OCx channels</td>
<td>1705</td>
</tr>
<tr>
<td>331</td>
<td>Output control bits for standard OCx channels</td>
<td>1715</td>
</tr>
<tr>
<td>332</td>
<td>Output control bits for standard OCx channels</td>
<td>1744</td>
</tr>
<tr>
<td>333</td>
<td>Output control bits for standard OCx channels</td>
<td>1747</td>
</tr>
<tr>
<td>334</td>
<td>Output control bits for standard OCx channels</td>
<td>1756</td>
</tr>
<tr>
<td>335</td>
<td>Output control bits for standard OCx channels</td>
<td>1759</td>
</tr>
<tr>
<td>336</td>
<td>Output control bits for standard OCx channels</td>
<td>1803</td>
</tr>
<tr>
<td>337</td>
<td>Output control bits for standard OCx channels</td>
<td>1813</td>
</tr>
<tr>
<td>338</td>
<td>Output control bits for standard OCx channels</td>
<td>1822</td>
</tr>
<tr>
<td>339</td>
<td>Output control bits for standard OCx channels</td>
<td>1834</td>
</tr>
<tr>
<td>340</td>
<td>Output control bits for standard OCx channels</td>
<td>1845</td>
</tr>
<tr>
<td>341</td>
<td>Output control bits for standard OCx channels</td>
<td>1859</td>
</tr>
</tbody>
</table>
Table 398. I2C register map and reset values
Table 397. I2C Interrupt requests
Table 396. Effect of low-power modes on the I2C
Table 400. Noise detection from sampled data
Table 401. Tolerance of the USART receiver when BRR[3:0] = 0000
Table 402. Tolerance of the USART receiver when BRR[3:0] is different from 0000
Table 395. Examples of TIMEOUTA settings (max tTIMEOUT = 50 µs)
Table 394. Examples of TIMEOUTB settings
Table 363. LPTIM2 input 2 connection
Table 364. LPTIM3 input 1 connection
Table 365. Prescaler division ratios
Table 366. Encoder counting scenarios
Table 367. Effect of low-power modes on the LPTIM
Table 368. Interrupt events
Table 369. LPTIM register map and reset values
Table 370. WWDG internal input/output signals
Table 371. WWDG register map and reset values
Table 372. IWDG internal input/output signals
Table 373. IWDG register map and reset values
Table 374. RTC pins and internal signals
Table 375. RTC pin PC13 configuration
Table 376. RTC_OUT mapping
Table 377. RTC functions over modes
Table 378. Effect of low-power modes on the RTC
Table 379. Interrupt control bits
Table 380. RTC register map and reset values
Table 381. STM32H742, STM32H743/753 and STM32H750 I2C implementation
Table 382. I2C input/output pins
Table 383. I2C internal input/output signals
Table 384. Comparison of analog vs. digital filters
Table 385. I2C-SMBus specification data setup and hold times
Table 386. I2C configuration.
Table 387. I2C-SMBus specification clock timings
Table 388. Examples of timing settings for fI2CCLK = 8 MHz
Table 389. Examples of timing settings for fI2CCLK = 16 MHz
Table 390. Examples of timing settings for fI2CCLK = 48 MHz
Table 391. SMBus timeout specifications
Table 392. SMBus with PEC configuration
Table 393. Examples of TIMEOUTA settings (max tTIMEOUT = 25 ms)
Table 394. Examples of TIMEOUTB settings
Table 395. Examples of TIMEOUTA settings (max tIDLE = 50 µs)
Table 396. Effect of low-power modes on the I2C
Table 397. I2C Interrupt requests
Table 398. I2C register map and reset values
Table 399. USART / LPUART features
Table 400. Noise detection from sampled data
Table 401. Tolerance of the USART receiver when BRR[3:0] = 0000
Table 402. Tolerance of the USART receiver when BRR[3:0] is different from 0000
Table 403. USART frame formats
<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>404</td>
<td>Effect of low-power modes on the USART</td>
<td>2067</td>
</tr>
<tr>
<td>405</td>
<td>USART interrupt requests</td>
<td>2068</td>
</tr>
<tr>
<td>406</td>
<td>USART register map and reset values</td>
<td>2103</td>
</tr>
<tr>
<td>407</td>
<td>USART / LPUART features</td>
<td>2107</td>
</tr>
<tr>
<td>408</td>
<td>Error calculation for programmed baud rates at lpuart_ker_ck_pres = 32.768 kHz</td>
<td>2118</td>
</tr>
<tr>
<td>409</td>
<td>Error calculation for programmed baud rates at fCK = 100 MHz</td>
<td>2119</td>
</tr>
<tr>
<td>410</td>
<td>Tolerance of the LPUART receiver</td>
<td>2120</td>
</tr>
<tr>
<td>411</td>
<td>Effect of low-power modes on the LPUART</td>
<td>2131</td>
</tr>
<tr>
<td>412</td>
<td>LPUART interrupt requests</td>
<td>2132</td>
</tr>
<tr>
<td>413</td>
<td>LPUART register map and reset values</td>
<td>2135</td>
</tr>
<tr>
<td>414</td>
<td>STM32H742xx, STM32H743/53xx and STM32H750xB SPI features</td>
<td>2159</td>
</tr>
<tr>
<td>415</td>
<td>SPI wakeup and interrupt requests</td>
<td>2191</td>
</tr>
<tr>
<td>416</td>
<td>Bitfields usable in PCM/I2S mode</td>
<td>2194</td>
</tr>
<tr>
<td>417</td>
<td>WS and CK level before SPI/I2S is enabled when AFCNTR = 1</td>
<td>2202</td>
</tr>
<tr>
<td>418</td>
<td>Serial data line swapping</td>
<td>2202</td>
</tr>
<tr>
<td>419</td>
<td>CLKGGEN programming examples for usual I2S frequencies</td>
<td>2207</td>
</tr>
<tr>
<td>420</td>
<td>I2S interrupt requests</td>
<td>2216</td>
</tr>
<tr>
<td>421</td>
<td>SPI register map and reset values</td>
<td>2235</td>
</tr>
<tr>
<td>422</td>
<td>STM32H743/753/745/747/757 SAI features</td>
<td>2238</td>
</tr>
<tr>
<td>423</td>
<td>SAI internal input/output signals</td>
<td>2240</td>
</tr>
<tr>
<td>424</td>
<td>SAI input/output pins</td>
<td>2240</td>
</tr>
<tr>
<td>425</td>
<td>External synchronization selection</td>
<td>2242</td>
</tr>
<tr>
<td>426</td>
<td>Clock generator programming examples</td>
<td>2250</td>
</tr>
<tr>
<td>427</td>
<td>TDM settings</td>
<td>2257</td>
</tr>
<tr>
<td>428</td>
<td>TDM frame configuration programming examples</td>
<td>2259</td>
</tr>
<tr>
<td>429</td>
<td>SOPD pattern</td>
<td>2263</td>
</tr>
<tr>
<td>430</td>
<td>Parity bit calculation</td>
<td>2263</td>
</tr>
<tr>
<td>431</td>
<td>Audio sampling frequency versus symbol rates</td>
<td>2264</td>
</tr>
<tr>
<td>432</td>
<td>SAI interrupt sources</td>
<td>2273</td>
</tr>
<tr>
<td>433</td>
<td>SAI register map and reset values</td>
<td>2303</td>
</tr>
<tr>
<td>434</td>
<td>SPDIFRX internal input/output signals</td>
<td>2306</td>
</tr>
<tr>
<td>435</td>
<td>SPDIFRX pins</td>
<td>2306</td>
</tr>
<tr>
<td>436</td>
<td>Transition sequence for preamble</td>
<td>2312</td>
</tr>
<tr>
<td>437</td>
<td>Minimum spdifr_ker_ck frequency versus audio sampling rate</td>
<td>2322</td>
</tr>
<tr>
<td>438</td>
<td>Bit field property versus SPDIFRX state</td>
<td>2324</td>
</tr>
<tr>
<td>439</td>
<td>SWPMI input/output signals connected to package pins or balls</td>
<td>2339</td>
</tr>
<tr>
<td>440</td>
<td>SWPMI internal input/output signals</td>
<td>2340</td>
</tr>
<tr>
<td>441</td>
<td>Effect of low-power modes on SWPMI</td>
<td>2354</td>
</tr>
<tr>
<td>442</td>
<td>Interrupt control bits</td>
<td>2355</td>
</tr>
<tr>
<td>443</td>
<td>Buffer modes selection for transmission/reception</td>
<td>2357</td>
</tr>
<tr>
<td>444</td>
<td>SWPMI register map and reset values</td>
<td>2364</td>
</tr>
<tr>
<td>445</td>
<td>MDIOS input/output signals connected to package pins or balls</td>
<td>2366</td>
</tr>
<tr>
<td>446</td>
<td>MDIOS internal input/output signals</td>
<td>2366</td>
</tr>
<tr>
<td>447</td>
<td>Interrupt control bits</td>
<td>2371</td>
</tr>
<tr>
<td>448</td>
<td>MDIOS register map and reset values</td>
<td>2376</td>
</tr>
<tr>
<td>449</td>
<td>SDMMC features</td>
<td>2378</td>
</tr>
<tr>
<td>450</td>
<td>SDMMC operation modes SD and SDIO</td>
<td>2381</td>
</tr>
<tr>
<td>451</td>
<td>SDMMC operation modes eMMC</td>
<td>2381</td>
</tr>
<tr>
<td>452</td>
<td>SDMMC internal input/output signals</td>
<td>2382</td>
</tr>
<tr>
<td>453</td>
<td>SDMMC pins</td>
<td>2383</td>
</tr>
<tr>
<td>454</td>
<td>SDMMC Command and data phase selection</td>
<td>2384</td>
</tr>
</tbody>
</table>
### List of tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>457</td>
<td>Command token format</td>
<td>2390</td>
</tr>
<tr>
<td>458</td>
<td>Short response with CRC token format</td>
<td>2391</td>
</tr>
<tr>
<td>459</td>
<td>Short response without CRC token format</td>
<td>2391</td>
</tr>
<tr>
<td>460</td>
<td>Long response with CRC token format</td>
<td>2391</td>
</tr>
<tr>
<td>461</td>
<td>Specific Commands overview</td>
<td>2392</td>
</tr>
<tr>
<td>462</td>
<td>Command path status flags</td>
<td>2393</td>
</tr>
<tr>
<td>463</td>
<td>Command path error handling</td>
<td>2393</td>
</tr>
<tr>
<td>464</td>
<td>Data token format</td>
<td>2401</td>
</tr>
<tr>
<td>465</td>
<td>Data path status flags and clear bits</td>
<td>2401</td>
</tr>
<tr>
<td>466</td>
<td>Data path error handling</td>
<td>2403</td>
</tr>
<tr>
<td>467</td>
<td>Data FIFO access</td>
<td>2404</td>
</tr>
<tr>
<td>468</td>
<td>Transmit FIFO status flags</td>
<td>2405</td>
</tr>
<tr>
<td>469</td>
<td>Receive FIFO status flags</td>
<td>2406</td>
</tr>
<tr>
<td>470</td>
<td>SDMMC connections to MDMA</td>
<td>2410</td>
</tr>
<tr>
<td>471</td>
<td>AHB and SDMMC_CK clock frequency relation</td>
<td>2410</td>
</tr>
<tr>
<td>472</td>
<td>SDIO special operation control</td>
<td>2411</td>
</tr>
<tr>
<td>473</td>
<td>4-bit mode Start, interrupt, and CRC-status Signaling detection</td>
<td>2415</td>
</tr>
<tr>
<td>474</td>
<td>CMD12 use cases</td>
<td>2419</td>
</tr>
<tr>
<td>475</td>
<td>SDMMC interrupts</td>
<td>2433</td>
</tr>
<tr>
<td>476</td>
<td>Response type and SDMMC_RESPxR registers</td>
<td>2441</td>
</tr>
<tr>
<td>477</td>
<td>SDMMC register map</td>
<td>2456</td>
</tr>
<tr>
<td>478</td>
<td>CAN subsystem I/O signals</td>
<td>2459</td>
</tr>
<tr>
<td>479</td>
<td>CAN subsystem I/O pins</td>
<td>2460</td>
</tr>
<tr>
<td>480</td>
<td>Main features</td>
<td>2462</td>
</tr>
<tr>
<td>481</td>
<td>DLC coding in FDCAN</td>
<td>2467</td>
</tr>
<tr>
<td>482</td>
<td>Example of filter configuration for Rx buffers</td>
<td>2479</td>
</tr>
<tr>
<td>483</td>
<td>Example of filter configuration for Debug messages</td>
<td>2480</td>
</tr>
<tr>
<td>484</td>
<td>Possible configurations for frame transmission</td>
<td>2480</td>
</tr>
<tr>
<td>485</td>
<td>Tx buffer/FIFO - queue element size</td>
<td>2481</td>
</tr>
<tr>
<td>486</td>
<td>First byte of level 1 reference message</td>
<td>2491</td>
</tr>
<tr>
<td>487</td>
<td>First four bytes of level 2 reference message</td>
<td>2492</td>
</tr>
<tr>
<td>488</td>
<td>First four bytes of level 0 reference message</td>
<td>2492</td>
</tr>
<tr>
<td>489</td>
<td>TUR configuration example</td>
<td>2493</td>
</tr>
<tr>
<td>490</td>
<td>System matrix, Node A</td>
<td>2498</td>
</tr>
<tr>
<td>491</td>
<td>Trigger list, Node A</td>
<td>2499</td>
</tr>
<tr>
<td>492</td>
<td>Number of data bytes transmitted with a reference message</td>
<td>2506</td>
</tr>
<tr>
<td>493</td>
<td>Rx buffer and FIFO element</td>
<td>2513</td>
</tr>
<tr>
<td>494</td>
<td>Rx buffer and FIFO element description</td>
<td>2513</td>
</tr>
<tr>
<td>495</td>
<td>Tx buffer and FIFO element</td>
<td>2515</td>
</tr>
<tr>
<td>496</td>
<td>Tx buffer element description</td>
<td>2515</td>
</tr>
<tr>
<td>497</td>
<td>Tx Event FIFO element</td>
<td>2517</td>
</tr>
<tr>
<td>498</td>
<td>Tx Event FIFO element description</td>
<td>2517</td>
</tr>
<tr>
<td>499</td>
<td>Standard message ID filter element</td>
<td>2518</td>
</tr>
<tr>
<td>500</td>
<td>Standard message ID filter element field description</td>
<td>2519</td>
</tr>
<tr>
<td>501</td>
<td>Extended message ID filter element</td>
<td>2520</td>
</tr>
<tr>
<td>502</td>
<td>Extended message ID filter element field description</td>
<td>2520</td>
</tr>
<tr>
<td>503</td>
<td>Trigger memory element</td>
<td>2521</td>
</tr>
<tr>
<td>504</td>
<td>Trigger memory element description</td>
<td>2521</td>
</tr>
<tr>
<td>505</td>
<td>FDCAN register map and reset values</td>
<td>2560</td>
</tr>
<tr>
<td>506</td>
<td>FDCAN TT register map and reset values</td>
<td>2582</td>
</tr>
<tr>
<td>507</td>
<td>CCU register map and reset values</td>
<td>2588</td>
</tr>
<tr>
<td>508</td>
<td>OTG_HS speeds supported</td>
<td>2591</td>
</tr>
</tbody>
</table>
Table 612. Cortex-M7 CTI outputs ............................................ 3118
Table 611. Cortex-M7 CTI inputs ............................................. 3117
Table 609. System CTI inputs .................................................. 3116
Table 608. TSG register map and reset values ......................... 3115
Table 607. System ROM table 2 register map and reset values .... 3107
Table 606. System ROM table 1 register map and reset values .... 3106
Table 605. System ROM table 2. ............................................. 3100
Table 604. System ROM table 1. ............................................. 3099
Table 603. MEM-AP registers. ................................................. 3095
Table 602. Debug port registers .............................................. 3085
Table 601. JTAG-DP data registers ........................................... 3083
Table 600. Data transfer ....................................................... 3080
Table 599. ACK response. ..................................................... 3080
Table 598. Packet request ...................................................... 3080
Table 597. Trigger pins ......................................................... 3076
Table 596. Serial-wire trace port pins ..................................... 3076
Table 595. Trace port pins ..................................................... 3076
Table 594. JTAG/Serial-wire trace port pins ......................... 3076
Table 593. HDMI-CEC register map and reset values ............... 3057
Table 592. HDMI-CEC interrupts ............................................. 3057
Table 591. HDMI pin ............................................................ 3057
Table 590. Error handling timing parameters ......................... 3057
Table 589. HDMI-CEC internal input/output signals ............... 3057
Table 588. ETH_DMA common register map and reset values .... 2944
Table 587. ETH_DMA CH register map and reset values .......... 2944
Table 586. ETH_DMA MTL register map and reset values ......... 2944
Table 585. Giant Packet Status based on S2KP and JE Bits ....... 2957
Table 584. ETH_DMA common register map and reset values .... 2944
Table 583. ETH_DMA CH register map and reset values .......... 2944
Table 582. ETH_DMA MTL register map and reset values ......... 2944
Table 581. RDES3 context descriptor ....................................... 2919
Table 580. RDES2 context descriptor ....................................... 2919
Table 579. RDES1 context descriptor ....................................... 2919
Table 578. RDES0 context descriptor ....................................... 2919
Table 577. RDES3 normal descriptor (write-back format) ....... 2916
Table 576. RDES2 normal descriptor (write-back format) ....... 2915
Table 575. RDES1 normal descriptor (write-back format) ....... 2913
Table 574. RDES0 normal descriptor (write-back format) ....... 2912
Table 573. RDES3 normal descriptor (read format) ................. 2911
Table 572. RDES2 normal descriptor (read format) ................. 2910
Table 571. RDES1 normal descriptor (read format) ................. 2910
Table 570. RDES0 normal descriptor (read format) ................. 2910
Table 569. TDES3 context descriptor ....................................... 2906
Table 568. TDES2 context descriptor ....................................... 2906
Table 567. TDES1 context descriptor ....................................... 2906
Table 566. TDES0 context descriptor ....................................... 2905
Table 565. TDES3 normal descriptor (write-back format) ....... 2902
Table 564. TDES2 normal descriptor (write-back format) ....... 2902
Table 563. TDES1 normal descriptor (write-back format) ....... 2902
Table 562. TDES0 normal descriptor (write-back format) ....... 2901
Table 561. TDES3 normal descriptor (read format) ................. 2898
Table 560. TDES2 normal descriptor (read format) ................. 2898
Table 559. TDES1 normal descriptor (read format) ................. 2898
Table 558. TDES0 normal descriptor (read format) ................. 2898
Table 557. GIANT PACKET_STATUS register map and values ... 2897
Table 556. TXERR timing parameters ...................................... 2897
Table 555. Serial communication interrupts ......................... 2897
Table 554. Error handling timing parameters ......................... 2897
Table 553. ETH_DMA internal signals ...................................... 2897
Table 552. HDMI-CEC internal signals .................................... 2897
Table 551. HDMI pin ............................................................ 2897
Table 550. HDMI-CEC internal input/output signals ............... 2897
Table 549. packet request ..................................................... 2897
Table 548. ACK response ....................................................... 2897
Table 547. Data transfer ....................................................... 2897
Table 546. JTAG-DP data registers ........................................... 2897
Table 545. Debug port registers .............................................. 2897
Table 544. MEM-AP registers .................................................. 2897
Table 543. System ROM table 1 register map and reset values .. 2897
Table 542. System ROM table 2 register map and reset values .. 2897
Table 541. System ROM table 2. ............................................. 2897
Table 540. System ROM table 1. ............................................. 2897
Table 539. System CTI inputs .................................................. 2897
Table 538. System CTI outputs .............................................. 2897
Table 537. Cortex-M7 CTI inputs ............................................ 2897
Table 536. Cortex-M7 CTI outputs ......................................... 2897

82/3353 RM0433 Rev 8
Table 613. CTI register map and reset values .......................... 3133
Table 614. CSTF register map and reset values .......................... 3144
Table 615. ETF register map and reset values .......................... 3165
Table 616. TPIU register map and reset values .......................... 3183
Table 617. SWO register map and reset values .......................... 3195
Table 618. SWTIF register map and reset values .......................... 3206
Table 619. DBGMCU register map and reset values ......................... 3214
Table 620. Cortex-M7 processor ROM table ............................... 3215
Table 621. Cortex-M7 PPB ROM table ................................. 3215
Table 622. Cortex-M7 processor ROM table register map and reset values .................. 3221
Table 623. Cortex-M7 PPB ROM table register map and reset values .................. 3226
Table 624. Cortex-M7 DWT register map and reset values .................. 3238
Table 625. Cortex-M7 ITM register map and reset values .................. 3248
Table 626. Cortex-M7 FPB register map and reset values .................. 3255
Table 627. Cortex-M7 ETM register map and reset values .................. 3285
Table 628. Document revision history ................................. 3294
## List of figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figure 1</td>
<td>System architecture for STM32H742xx, STM32H743/53xx and STM32H750xB devices</td>
<td>105</td>
</tr>
<tr>
<td>Figure 2</td>
<td>AXI interconnect</td>
<td>110</td>
</tr>
<tr>
<td>Figure 3</td>
<td>RAM ECC controller implementation schematic</td>
<td>141</td>
</tr>
<tr>
<td>Figure 4</td>
<td>Connection between RAM ECC controller and RAMECC monitoring unit</td>
<td>141</td>
</tr>
<tr>
<td>Figure 5</td>
<td>FLASH block diagram</td>
<td>149</td>
</tr>
<tr>
<td>Figure 6</td>
<td>Detailed FLASH architecture</td>
<td>151</td>
</tr>
<tr>
<td>Figure 7</td>
<td>Embedded flash memory organization</td>
<td>152</td>
</tr>
<tr>
<td>Figure 8</td>
<td>Embedded flash memory usage</td>
<td>155</td>
</tr>
<tr>
<td>Figure 9</td>
<td>FLASH protection mechanisms</td>
<td>156</td>
</tr>
<tr>
<td>Figure 10</td>
<td>FLASH read pipeline architecture</td>
<td>159</td>
</tr>
<tr>
<td>Figure 11</td>
<td>FLASH write pipeline architecture</td>
<td>162</td>
</tr>
<tr>
<td>Figure 12</td>
<td>Flash bank swapping sequence</td>
<td>171</td>
</tr>
<tr>
<td>Figure 13</td>
<td>RDP protection transition scheme</td>
<td>187</td>
</tr>
<tr>
<td>Figure 14</td>
<td>Example of protected region overlapping</td>
<td>188</td>
</tr>
<tr>
<td>Figure 15</td>
<td>Flash memory areas and services in Standard and Secure access modes</td>
<td>248</td>
</tr>
<tr>
<td>Figure 16</td>
<td>Bootloader state machine in Secure access mode</td>
<td>249</td>
</tr>
<tr>
<td>Figure 17</td>
<td>Core access to flash memory areas</td>
<td>252</td>
</tr>
<tr>
<td>Figure 18</td>
<td>Power control block diagram</td>
<td>255</td>
</tr>
<tr>
<td>Figure 19</td>
<td>Power supply overview</td>
<td>259</td>
</tr>
<tr>
<td>Figure 20</td>
<td>System supply configurations</td>
<td>260</td>
</tr>
<tr>
<td>Figure 21</td>
<td>Device startup with V\text{CORE} supplied from voltage regulator</td>
<td>262</td>
</tr>
<tr>
<td>Figure 22</td>
<td>Device startup with \text{VCORE} supplied in Bypass mode from external regulator</td>
<td>263</td>
</tr>
<tr>
<td>Figure 23</td>
<td>Backup domain</td>
<td>267</td>
</tr>
<tr>
<td>Figure 24</td>
<td>USB supply configurations</td>
<td>268</td>
</tr>
<tr>
<td>Figure 25</td>
<td>Power-on reset/power-down reset waveform</td>
<td>269</td>
</tr>
<tr>
<td>Figure 26</td>
<td>BOR thresholds</td>
<td>270</td>
</tr>
<tr>
<td>Figure 27</td>
<td>PVD thresholds</td>
<td>271</td>
</tr>
<tr>
<td>Figure 28</td>
<td>AVD thresholds</td>
<td>272</td>
</tr>
<tr>
<td>Figure 29</td>
<td>VBAT thresholds</td>
<td>273</td>
</tr>
<tr>
<td>Figure 30</td>
<td>Temperature thresholds</td>
<td>274</td>
</tr>
<tr>
<td>Figure 31</td>
<td>Switching \text{VCORE} from VOS1 to VOS0</td>
<td>280</td>
</tr>
<tr>
<td>Figure 32</td>
<td>V\text{CORE} voltage scaling versus system power modes</td>
<td>281</td>
</tr>
<tr>
<td>Figure 33</td>
<td>Power control modes detailed state diagram</td>
<td>283</td>
</tr>
<tr>
<td>Figure 34</td>
<td>Dynamic voltage scaling in Run mode</td>
<td>286</td>
</tr>
<tr>
<td>Figure 35</td>
<td>Dynamic voltage scaling behavior with D1, D2 and system in Stop mode</td>
<td>287</td>
</tr>
<tr>
<td>Figure 36</td>
<td>Dynamic Voltage Scaling D1, D2, system Standby mode</td>
<td>288</td>
</tr>
<tr>
<td>Figure 37</td>
<td>Dynamic voltage scaling behavior with D1 and D2 in DStandby mode and D3 in autonomous mode</td>
<td>290</td>
</tr>
<tr>
<td>Figure 38</td>
<td>EXTI, RCC and PWR interconnections</td>
<td>314</td>
</tr>
<tr>
<td>Figure 39</td>
<td>Timing diagram of SRAM4-to-LPUART1 transfer with BDMA and D3 domain in Autonomous mode</td>
<td>318</td>
</tr>
<tr>
<td>Figure 40</td>
<td>BDMA and DMAMUX2 interconnection</td>
<td>320</td>
</tr>
<tr>
<td>Figure 41</td>
<td>Timing diagram of LPUART1 transmission with D3 domain in Autonomous mode</td>
<td>323</td>
</tr>
<tr>
<td>Figure 42</td>
<td>RCC Block diagram</td>
<td>326</td>
</tr>
<tr>
<td>Figure 43</td>
<td>System reset circuit</td>
<td>329</td>
</tr>
<tr>
<td>Figure</td>
<td>Description</td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>-------------</td>
<td></td>
</tr>
<tr>
<td>44</td>
<td>Boot sequences versus system states</td>
<td>335</td>
</tr>
<tr>
<td>45</td>
<td>Top-level clock tree</td>
<td>337</td>
</tr>
<tr>
<td>46</td>
<td>HSE/LSE clock source</td>
<td>338</td>
</tr>
<tr>
<td>47</td>
<td>PLL block diagram</td>
<td>345</td>
</tr>
<tr>
<td>48</td>
<td>PLLs Initialization Flowchart</td>
<td>348</td>
</tr>
<tr>
<td>49</td>
<td>Core and bus clock generation</td>
<td>350</td>
</tr>
<tr>
<td>50</td>
<td>Kernel clock distribution for SAIs and DFSDM</td>
<td>357</td>
</tr>
<tr>
<td>51</td>
<td>Kernel clock distribution for SPIs and SPI/I2S</td>
<td>358</td>
</tr>
<tr>
<td>52</td>
<td>Kernel clock distribution for I2Cs</td>
<td>359</td>
</tr>
<tr>
<td>53</td>
<td>Kernel clock distribution for UARTs, USARThs and LPUART1</td>
<td>359</td>
</tr>
<tr>
<td>54</td>
<td>Kernel clock distribution for LTDC</td>
<td>360</td>
</tr>
<tr>
<td>55</td>
<td>Kernel clock distribution for SDMMC, QUADSPI and FMC</td>
<td>360</td>
</tr>
<tr>
<td>56</td>
<td>Kernel clock distribution for USB</td>
<td>361</td>
</tr>
<tr>
<td>57</td>
<td>Kernel clock distribution for Ethernet</td>
<td>362</td>
</tr>
<tr>
<td>58</td>
<td>Kernel clock distribution for ADCs, SWPMI, RNG and FDCAN</td>
<td>363</td>
</tr>
<tr>
<td>59</td>
<td>Kernel clock distribution for LPTIMs and HDMI-CEC</td>
<td>364</td>
</tr>
<tr>
<td>60</td>
<td>Peripheral allocation example</td>
<td>367</td>
</tr>
<tr>
<td>61</td>
<td>Kernel Clock switching</td>
<td>370</td>
</tr>
<tr>
<td>62</td>
<td>Peripheral kernel clock enable logic details</td>
<td>374</td>
</tr>
<tr>
<td>63</td>
<td>Bus clock enable logic</td>
<td>379</td>
</tr>
<tr>
<td>64</td>
<td>RCC mapping overview</td>
<td>381</td>
</tr>
<tr>
<td>65</td>
<td>CRS block diagram</td>
<td>506</td>
</tr>
<tr>
<td>66</td>
<td>CRS counter behavior</td>
<td>508</td>
</tr>
<tr>
<td>67</td>
<td>HSEM block diagram</td>
<td>518</td>
</tr>
<tr>
<td>68</td>
<td>Procedure state diagram</td>
<td>519</td>
</tr>
<tr>
<td>69</td>
<td>Interrupt state diagram</td>
<td>522</td>
</tr>
<tr>
<td>70</td>
<td>Basic structure of an I/O port bit</td>
<td>531</td>
</tr>
<tr>
<td>71</td>
<td>Basic structure of a 5-Volt tolerant I/O port bit</td>
<td>531</td>
</tr>
<tr>
<td>72</td>
<td>Input floating / pull up / pull down configurations</td>
<td>536</td>
</tr>
<tr>
<td>73</td>
<td>Output configuration</td>
<td>537</td>
</tr>
<tr>
<td>74</td>
<td>Alternate function configuration</td>
<td>538</td>
</tr>
<tr>
<td>75</td>
<td>High impedance-analog configuration</td>
<td>538</td>
</tr>
<tr>
<td>76</td>
<td>Analog inputs connected to ADC inputs</td>
<td>539</td>
</tr>
<tr>
<td>77</td>
<td>MDMA block diagram</td>
<td>612</td>
</tr>
<tr>
<td>78</td>
<td>DMA block diagram</td>
<td>637</td>
</tr>
<tr>
<td>79</td>
<td>Peripheral-to-memory mode</td>
<td>641</td>
</tr>
<tr>
<td>80</td>
<td>Memory-to-peripheral mode</td>
<td>642</td>
</tr>
<tr>
<td>81</td>
<td>Memory-to-memory mode</td>
<td>643</td>
</tr>
<tr>
<td>82</td>
<td>FIFO structure</td>
<td>648</td>
</tr>
<tr>
<td>83</td>
<td>BDMA block diagram</td>
<td>670</td>
</tr>
<tr>
<td>84</td>
<td>DMAMUX block diagram</td>
<td>699</td>
</tr>
<tr>
<td>85</td>
<td>Synchronization mode of the DMAMUX request line multiplexer channel</td>
<td>702</td>
</tr>
<tr>
<td>86</td>
<td>Event generation of the DMA request line multiplexer channel</td>
<td>702</td>
</tr>
<tr>
<td>87</td>
<td>DMA2D block diagram</td>
<td>717</td>
</tr>
<tr>
<td>88</td>
<td>Intel 8080 16-bit mode (RGB565)</td>
<td>723</td>
</tr>
<tr>
<td>89</td>
<td>Intel 8080 18/24-bit mode (RGB888)</td>
<td>724</td>
</tr>
<tr>
<td>90</td>
<td>EXTI block diagram</td>
<td>759</td>
</tr>
<tr>
<td>91</td>
<td>Configurable event triggering logic CPU wakeup</td>
<td>761</td>
</tr>
<tr>
<td>92</td>
<td>Configurable event triggering logic Any wakeup</td>
<td>763</td>
</tr>
<tr>
<td>93</td>
<td>Direct event triggering logic CPU Wakeup</td>
<td>764</td>
</tr>
<tr>
<td>94</td>
<td>Direct event triggering logic Any Wakeup</td>
<td>765</td>
</tr>
<tr>
<td>95</td>
<td>D3 domain Pending request clear logic</td>
<td>766</td>
</tr>
</tbody>
</table>
List of figures

Figure 96. CRC calculation unit block diagram ........................................... 791
Figure 97. FMC block diagram ................................................................. 799
Figure 98. FMC memory banks (default mapping) ........................................ 802
Figure 99. Mode 1 read access waveforms .................................................. 813
Figure 100. Mode 1 write access waveforms ............................................. 814
Figure 101. Mode A read access waveforms .............................................. 816
Figure 102. Mode A write access waveforms ............................................ 817
Figure 103. Mode 2 and mode B read access waveforms ............................. 819
Figure 104. Mode 2 write access waveforms ............................................ 819
Figure 105. Mode B write access waveforms ............................................ 820
Figure 106. Mode C read access waveforms ............................................ 822
Figure 107. Mode C write access waveforms ............................................ 822
Figure 108. Mode D read access waveforms ............................................ 825
Figure 109. Mode D write access waveforms ............................................ 825
Figure 110. Muxed read access waveforms ............................................. 828
Figure 111. Muxed write access waveforms ............................................. 828
Figure 112. Asynchronous wait during a read access waveforms ................ 831
Figure 113. Asynchronous wait during a write access waveforms .............. 831
Figure 114. Wait configuration waveforms ............................................. 834
Figure 115. Synchronous multiplexed read mode waveforms - NOR, PSRAM (CRAM) .................................................................................. 834
Figure 116. Synchronous multiplexed write mode waveforms - PSRAM (CRAM) .................................................................................. 836
Figure 117. NAND flash controller waveforms for common memory access. .................................................................................. 850
Figure 118. Access to non ‘CE don’t care’ NAND-flash ............................ 851
Figure 119. Burst write SDRAM access waveforms .................................. 861
Figure 120. Burst read SDRAM access ..................................................... 862
Figure 121. Logic diagram of Read access with RBURST bit set (CAS=2, RPIPE=0) .......................................................... 863
Figure 122. Read access crossing row boundary ...................................... 865
Figure 123. Write access crossing row boundary ..................................... 865
Figure 124. Self-refresh mode ................................................................. 868
Figure 125. Power-down mode ............................................................... 869
Figure 126. QUADSPI block diagram when dual-flash mode is disabled .................................................................................. 879
Figure 127. QUADSPI block diagram when dual-flash mode is enabled. .................................................................................. 880
Figure 128. Example of read command in quad-SPI mode ....................... 881
Figure 129. Example of a DDR command in quad-SPI mode .................. 884
Figure 130. NCS when CMODE = 0 (T = CLK period) ........................... 892
Figure 131. NCS when CMODE = 1 in SDR mode (T = CLK period) ........ 893
Figure 132. NCS when CMODE = 1 in DDR mode (T = CLK period) .......... 893
Figure 133. NCS when CMODE = 1 with an abort (T = CLK period). ......... 894
Figure 134. DLYB block diagram ........................................................... 907
Figure 135. ADC block diagram ............................................................. 915
Figure 136. ADC Clock scheme ............................................................. 918
Figure 137. ADC clock scheme ............................................................. 919
Figure 138. ADC1 connectivity ............................................................... 920
Figure 139. ADC2 connectivity ............................................................... 921
Figure 140. ADC3 connectivity ............................................................... 922
Figure 141. ADC calibration ................................................................. 926
Figure 142. Updating the ADC offset calibration factor ......................... 926
Figure 143. Mixing single-ended and differential channels ..................... 927
Figure 144. Enabling / Disabling the ADC .............................................. 930
Figure 145. Analog to digital conversion time ....................................... 936
Figure 146. Stopping ongoing regular conversions .................................. 937
Figure 147. Stopping ongoing regular and injected conversions .............. 937
Figure 148. Triggers are shared between ADC master and ADC slave ............................................. 939
Figure 149. Injected conversion latency ................................................................. 942
Figure 150. Example of JSQR queue of context (sequence change) ......................... 945
Figure 151. Example of JSQR queue of context (trigger change) .............................. 946
Figure 152. Example of JSQR queue of context with overflow before conversion ....... 946
Figure 153. Example of JSQR queue of context with overflow during conversion ....... 947
Figure 154. Example of JSQR queue of context with empty queue (case JQM=0) ...... 947
Figure 155. Example of JSQR queue of context with empty queue (case JQM=1) ...... 948
Figure 156. Flushing JSQR queue of context by setting JADSTP=1 (JQM=0). Case when JADSTP occurs during an ongoing conversion ......................................................... 948
Figure 157. Flushing JSQR queue of context by setting JADSTP=1 (JQM=0). Case when JADSTP occurs during an ongoing conversion and a new trigger occurs ......................................................... 949
Figure 158. Flushing JSQR queue of context by setting JADSTP=1 (JQM=0). Case when JADSTP occurs outside an ongoing conversion ......................................................... 949
Figure 159. Flushing JSQR queue of context by setting JADSTP=1 (JQM=1) ............... 950
Figure 160. Flushing JSQR queue of context by setting ADDIS=1 (JQM=0) ............... 950
Figure 161. Flushing JSQR queue of context by setting ADDIS=1 (JQM=1) ............... 951
Figure 162. Single conversions of a sequence, software trigger ........................................... 953
Figure 163. Continuous conversion of a sequence, software trigger ............................... 953
Figure 164. Single conversions of a sequence, hardware trigger ....................................... 954
Figure 165. Continuous conversions of a sequence, hardware trigger ............................... 954
Figure 166. Right alignment (offset disabled, unsigned value) ......................................... 956
Figure 167. Right alignment (offset enabled, signed value) ................................................. 956
Figure 168. Left alignment (offset disabled, unsigned value) .............................................. 957
Figure 169. Left alignment (offset enabled, signed value) ................................................. 957
Figure 170. Example of overrun (OVRMOD = 0) .......................................................... 960
Figure 171. Example of overrun (OVRMOD = 1) .......................................................... 960
Figure 172. AUTDLY=1, regular conversion in continuous mode, software trigger .......... 964
Figure 173. AUTDLY=1, regular HW conversions interrupted by injected conversions (DISCEN=0; JDISCEN=0) ................................................................. 964
Figure 174. AUTDLY=1, regular HW conversions interrupted by injected conversions (DISCEN=1, JDISCEN=1) ................................................................. 965
Figure 175. AUTDLY=1, regular continuous conversions interrupted by injected conversions ................................................................. 966
Figure 176. AUTDLY=1 in auto- injected mode (JAUTO=1) ............................................. 966
Figure 177. Analog watchdog guarded area ........................................................................... 967
Figure 178. ADCy_AWDx_OUT signal generation (on all regular channels) ................. 969
Figure 179. ADCy_AWDx_OUT signal generation (AWDx flag not cleared by SW) ....... 969
Figure 180. ADCy_AWDx_OUT signal generation (on a single regular channel) .......... 970
Figure 181. ADCy_AWDx_OUT signal generation (on all injected channels) ................. 970
Figure 182. 16-bit result oversampling with 10-bits right shift and rounding ................. 971
Figure 183. Triggered regular oversampling mode (TROVS bit = 1) ............................... 973
Figure 184. Regular oversampling modes (4x ratio) ............................................................ 974
Figure 185. Regular and injected oversampling modes used simultaneously ................. 974
Figure 186. Triggered regular oversampling with injection ............................................. 975
Figure 187. Oversampling in auto-injected mode ............................................................... 975
Figure 188. Dual ADC block diagram(1) ............................................................................. 978
Figure 189. Injected simultaneous mode on 4 channels: dual ADC mode ....................... 979
Figure 190. Regular simultaneous mode on 16 channels: dual ADC mode ...................... 981
Figure 191. Interleaved mode on 1 channel in continuous conversion mode: dual ADC mode ................................................................. 982
Figure 192. Interleaved mode on 1 channel in single conversion mode: dual ADC mode ................................................................. 983
Figure 193. Interleaved conversion with injection .............................................................. 983
List of figures

Figure 194. Alternate trigger: injected group of each ADC ........................................... 984
Figure 195. Alternate trigger: 4 injected channels (each ADC) in discontinuous mode ............. 985
Figure 196. Alternate + regular simultaneous ................................................................... 986
Figure 197. Case of trigger occurring during injected conversion ....................................... 986
Figure 198. Interleaved single channel CH0 with injected sequence CH11, CH12 ...................... 987
Figure 199. Two Interleaved channels (CH1, CH2) with injected sequence CH11, CH12
- case 1: Master interrupted first ............................................................................. 987
Figure 200. Two Interleaved channels (CH1, CH2) with injected sequence CH11, CH12
- case 2: Slave interrupted first ............................................................................. 987
Figure 201. DMA Requests in regular simultaneous mode when DAMDF=0b00 ....................... 988
Figure 202. DMA requests in regular simultaneous mode when DAMDF=0b10 ....................... 989
Figure 203. DMA requests in interleaved mode when DAMDF=0b10 .................................... 989
Figure 204. Temperature sensor channel block diagram .................................................. 991
Figure 205. VBAT channel block diagram ..................................................................... 993
Figure 206. VREFINT channel block diagram .................................................................. 993
Figure 207. Dual-channel DAC block diagram .................................................................. 1046
Figure 208. Data registers in single DAC channel mode .................................................... 1049
Figure 209. Data registers in dual DAC channel mode ..................................................... 1049
Figure 210. Timing diagram for conversion with trigger disabled TEN = 0 ....................... 1050
Figure 211. DAC LFSR register calculation algorithm .................................................... 1052
Figure 212. DAC conversion (SW trigger enabled) with LFSR wave generation ................. 1052
Figure 213. DAC triangle wave generation ..................................................................... 1053
Figure 214. DAC conversion (SW trigger enabled) with triangle wave generation ............... 1053
Figure 215. DAC Sample and hold mode phase diagram ............................................... 1056
Figure 216. Comparator functional block diagram .......................................................... 1085
Figure 217. Comparator hysteresis ................................................................................. 1088
Figure 218. Comparator output blanking .......................................................................... 1088
Figure 219. Output redirection ...................................................................................... 1090
Figure 220. Scaler block diagram .................................................................................. 1092
Figure 221. Standalone mode: external gain setting mode ................................................. 1102
Figure 222. Follower configuration ............................................................................... 1103
Figure 223. PGA mode, internal gain setting (x2/x4/x8/x16), inverting input not used ........ 1104
Figure 224. PGA mode, internal gain setting (x2/x4/x8/x16), inverting input used for filtering .. 1105
Figure 225. PGA mode, non-inverting gain setting (x2/x4/x8/x16) or inverting gain setting (x-1/x-3/x-7/x-15) ......................................................................................... 1106
Figure 226. Example configuration ............................................................................... 1106
Figure 227. PGA mode, non-inverting gain setting (x2/x4/x8/x16) or inverting gain setting (x-1/x-3/x-7/x-15) with filtering ......................................................... 1107
Figure 228. Example configuration ............................................................................... 1107
Figure 229. Single DFSDM block diagram .................................................................... 1121
Figure 230. Input channel pins redirection ..................................................................... 1125
Figure 231. Channel transceiver timing diagrams ............................................................. 1128
Figure 232. Clock absence timing diagram for SPI .......................................................... 1129
Figure 233. Clock absence timing diagram for Manchester coding .................................... 1130
Figure 234. First conversion for Manchester coding (Manchester synchronization) ............ 1132
Figure 235. DFSDM_CHyDATINR registers operation modes and assignment ............... 1136
Figure 236. Example: Sinc3 filter response .................................................................... 1138
Figure 237. DCMI block diagram .................................................................................. 1178
Figure 238. DCMI signal waveforms .............................................................................. 1179
Figure 239. Timing diagram .......................................................................................... 1181
Figure 240. Frame capture waveforms in snapshot mode ................................................ 1183
Figure 241. Frame capture waveforms in continuous grab mode .......................................................... 1184
Figure 242. Coordinates and size of the window after cropping ....................................................... 1184
Figure 243. Data capture waveforms .................................................................................................. 1185
Figure 244. Pixel raster scan order ..................................................................................................... 1186
Figure 245. LTDC block diagram ...................................................................................................... 1201
Figure 246. LTDC synchronous timings ............................................................................................. 1204
Figure 247. Layer window programmable parameters ........................................................................ 1207
Figure 248. Blending two layers with background .............................................................................. 1209
Figure 249. Interrupt events ............................................................................................................... 1211
Figure 250. JPEG codec block diagram ............................................................................................ 1232
Figure 251. RNG block diagram ........................................................................................................ 1252
Figure 252. Entropy source model .................................................................................................... 1253
Figure 253. RNG initialization overview ............................................................................................ 1255
Figure 254. CRYP block diagram ....................................................................................................... 1265
Figure 255. AES-ECB mode overview ............................................................................................... 1268
Figure 256. AES-CBC mode overview ............................................................................................... 1269
Figure 257. AES-CTR mode overview ............................................................................................... 1270
Figure 258. AES-GCM mode overview ............................................................................................. 1271
Figure 259. AES-GMAC mode overview ........................................................................................... 1271
Figure 260. AES-CCM mode overview ............................................................................................... 1272
Figure 261. Example of suspend mode management ......................................................................... 1278
Figure 262. DES/TDES-ECB mode encryption .................................................................................. 1279
Figure 263. DES/TDES-ECB mode decryption ................................................................................... 1280
Figure 264. DES/TDES-CBC mode encryption ................................................................................. 1281
Figure 265. DES/TDES-CBC mode decryption .................................................................................. 1282
Figure 266. AES-ECB mode encryption ............................................................................................. 1284
Figure 267. AES-ECB mode decryption ............................................................................................. 1285
Figure 268. AES-CBC mode encryption ............................................................................................ 1286
Figure 269. AES-CBC mode decryption ............................................................................................ 1287
Figure 270. Message construction for the Counter mode ................................................................. 1289
Figure 271. AES-CTR mode encryption ............................................................................................ 1290
Figure 272. AES-CTR mode decryption ............................................................................................ 1291
Figure 273. Message construction for the Galois/counter mode ....................................................... 1293
Figure 274. Message construction for the Galois Message Authentication Code mode .................. 1298
Figure 275. Message construction for the Counter with CBC-MAC mode ........................................ 1299
Figure 276. 64-bit block construction according to the data type (IN FIFO) ....................................... 1306
Figure 277. 128-bit block construction according to the data type .................................................... 1307
Figure 278. HASH block diagram ..................................................................................................... 1331
Figure 279. Message data swapping feature ..................................................................................... 1333
Figure 280. HASH suspend/resume mechanism .............................................................................. 1339
Figure 281. High-resolution timer block diagram ............................................................................ 1355
Figure 282. Timer A..E overview ....................................................................................................... 1360
Figure 283. Continuous timer operation ............................................................................................ 1361
Figure 284. Single-shot timer operation ............................................................................................ 1362
Figure 285. Timer reset resynchronization (prescaling ratio above 32) ............................................... 1363
Figure 286. Repetition rate vs HRTIM REPxR content in continuous mode ...................................... 1364
Figure 287. Repetition counter behavior in single-shot mode ............................................................ 1365
Figure 288. Compare events action on outputs: set on compare 1, reset on compare 2 ..................... 1366
Figure 289. Timing unit capture circuitry ........................................................................................... 1368
Figure 290. Auto-delayed overview (Compare 2 only) ..................................................................... 1369
Figure 291. Auto-delayed compare ................................................................................................. 1370
Figure 292. Push-pull mode block diagram ...................................................................................... 1372
Figure 293. Push-pull mode example ................................................................. 1373
Figure 294. Complementary outputs with deadtime insertion ............................... 1373
Figure 295. Deadtime insertion vs deadtime sign (1 indicates negative deadtime) ........ 1374
Figure 296. Complementary outputs for low pulse width (SDTRx = SDTFx = 0) ........ 1375
Figure 297. Complementary outputs for low pulse width (SDTRx = SDTFx = 1) ......... 1375
Figure 298. Complementary outputs for low pulse width (SDTRx = 0, SDTFx = 1) .... 1375
Figure 299. Complementary outputs for low pulse width (SDTRx = 1, SDTFx = 0) ..... 1376
Figure 300. Master timer overview .................................................................... 1377
Figure 301. External event conditioning overview (1 channel represented) ................. 1380
Figure 302. Latency to external events falling edge (counter reset and output set) .......... 1383
Figure 303. Latency to external events (output reset on external event) ....................... 1383
Figure 304. Event blanking mode ..................................................................... 1384
Figure 305. Event postpone mode .................................................................... 1384
Figure 306. External trigger blanking with edge-sensitive trigger .............................. 1386
Figure 307. External trigger blanking, level sensitive triggering ............................... 1386
Figure 308. Event windowing mode ................................................................... 1387
Figure 309. External trigger windowing with edge-sensitive trigger .......................... 1388
Figure 310. External trigger windowing, level sensitive triggering ............................ 1388
Figure 311. Delayed Idle mode entry .................................................................. 1390
Figure 312. Burst mode and delayed protection priorities (DIDL = 0) ....................... 1391
Figure 313. Burst mode and delayed protection priorities (DIDL = 1) ...................... 1392
Figure 314. Balanced Idle protection example ..................................................... 1393
Figure 315. Output management overview .......................................................... 1403
Figure 316. HRTIM output states and transitions .................................................... 1403
Figure 317. Burst mode operation example .......................................................... 1405
Figure 318. Burst mode trigger on external event ................................................... 1407
Figure 319. Delayed burst mode entry with deadtime enabled and IDLESx = 1 .......... 1409
Figure 320. Delayed Burst mode entry during deadtime ........................................ 1410
Figure 321. Burst mode exit when the deadtime generator is enabled ....................... 1411
Figure 322. Burst mode emulation example ........................................................ 1413
Figure 323. Carrier frequency signal insertion ..................................................... 1413
Figure 324. HRTIM outputs with Chopper mode enabled ....................................... 1414
Figure 325. Fault protection circuitry (FAULT1 fully represented, FAULT2...5 partially) 1415
Figure 326. Fault signal filtering (FLTxF[3:0]= 0010: fSAMPLING = fHRTIM, N = 4) . 1416
Figure 327. Auxiliary outputs ......................................................................... 1418
Figure 328. Auxiliary and main outputs during burst mode (DIDLx = 0) ................. 1419
Figure 329. Deadtime distortion on auxiliary output when exiting burst mode .......... 1419
Figure 330. Counter behavior in synchronized start mode ...................................... 1423
Figure 331. ADC trigger selection overview ........................................................ 1424
Figure 332. Combining several updates on a single hrtim_dac_trgx output .............. 1425
Figure 333. DMA burst overview ..................................................................... 1429
Figure 334. Burst DMA operation flowchart ....................................................... 1430
Figure 335. Registers update following DMA burst transfer ................................... 1431
Figure 336. Buck converter topology ................................................................. 1433
Figure 337. Dual Buck converter management ..................................................... 1434
Figure 338. Synchronous rectification depending on output current ....................... 1434
Figure 339. Buck with synchronous rectification .................................................. 1435
Figure 340. 3-phase interleaved buck converter .................................................... 1436
Figure 341. 3-phase interleaved buck converter control ......................................... 1437
Figure 342. Transition mode PFC ..................................................................... 1437
Figure 343. Transition mode PFC waveforms ...................................................... 1438
Figure 344. Advanced-control timer block diagram ............................................. 1528
Figure 345. Counter timing diagram with prescaler division change from 1 to 2 ........................................ 1530
Figure 346. Counter timing diagram with prescaler division change from 1 to 4 ........................................ 1530
Figure 347. Counter timing diagram, internal clock divided by 1 ................................................................. 1532
Figure 348. Counter timing diagram, internal clock divided by 2 ................................................................. 1532
Figure 349. Counter timing diagram, internal clock divided by 4 ................................................................. 1533
Figure 350. Counter timing diagram, internal clock divided by N ................................................................. 1533
Figure 351. Counter timing diagram, update event when ARPE=0 (TIMx_ARR not preloaded) .................. 1534
Figure 352. Counter timing diagram, update event when ARPE=1 (TIMx_ARR preloaded) .................... 1534
Figure 353. Counter timing diagram, internal clock divided by 1 ................................................................. 1536
Figure 354. Counter timing diagram, internal clock divided by 2 ................................................................. 1536
Figure 355. Counter timing diagram, internal clock divided by 4 ................................................................. 1537
Figure 356. Counter timing diagram, internal clock divided by N ................................................................. 1537
Figure 357. Counter timing diagram, update event when repetition counter is not used ......................... 1538
Figure 358. Counter timing diagram, internal clock divided by 1, TIMx_ARR = 0x6 ................................. 1539
Figure 359. Counter timing diagram, internal clock divided by 2 ................................................................. 1540
Figure 360. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36 ................................. 1540
Figure 361. Counter timing diagram, internal clock divided by N ................................................................. 1541
Figure 362. Counter timing diagram, update event with ARPE=1 (counter underflow) ........................ 1541
Figure 363. Counter timing diagram, Update event with ARPE=1 (counter overflow) ............................ 1542
Figure 364. Update rate examples depending on mode and TIMx_RCR register settings .......................... 1543
Figure 365. External trigger input block ..................................................................................................... 1544
Figure 366. TIM1/TIM8 ETR input circuitry .................................................................................................. 1544
Figure 367. Control circuit in normal mode, internal clock divided by 1 ..................................................... 1545
Figure 368. T12 external clock connection example ..................................................................................... 1546
Figure 369. Control circuit in external clock mode 1 ..................................................................................... 1547
Figure 370. External trigger input block ..................................................................................................... 1547
Figure 371. Control circuit in external clock mode 2 ..................................................................................... 1548
Figure 372. Capture/compare channel (example: channel 1 input stage) ..................................................... 1549
Figure 373. Capture/compare channel 1 main circuit ..................................................................................... 1549
Figure 374. Output stage of capture/compare channel (channel 1, idem ch. 2 and 3) ................................. 1550
Figure 375. Output stage of capture/compare channel (channel 4) ............................................................. 1550
Figure 376. Output stage of capture/compare channel (channel 5, idem ch. 6) .......................................... 1551
Figure 377. PWM input mode timing .......................................................................................................... 1553
Figure 378. Output compare mode, toggle on OC1 ...................................................................................... 1555
Figure 379. Edge-aligned PWM waveforms (ARR=8) .................................................................................. 1556
Figure 380. Center-aligned PWM waveforms (ARR=8) ............................................................................. 1557
Figure 381. Generation of 2 phase-shifted PWM signals with 50% duty cycle ........................................... 1559
Figure 382. Combined PWM mode on channel 1 and 3 ............................................................................ 1560
Figure 383. 3-phase combined PWM signals with multiple trigger pulses per period ............................ 1561
Figure 384. Complementary output with dead-time insertion .................................................................... 1562
Figure 385. Dead-time waveforms with delay greater than the negative pulse ....................................... 1562
Figure 386. Dead-time waveforms with delay greater than the positive pulse ........................................ 1563
Figure 387. Break and Break2 circuitry overview ......................................................................................... 1565
Figure 388. Various output behavior in response to a break event on BRK (OSSI = 1) ............................. 1567
Figure 389. PWM output state following BRK and BRK2 pins assertion (OSSI=1) ................................. 1568
Figure 390. PWM output state following BRK assertion (OSSI=0) ............................................................. 1569
Figure 391. Output redirection .................................................................................................................... 1569
Figure 392. Clearing TIMx OCxREF .......................................................................................................... 1570
Figure 393. 6-step generation, COM example (OSSR=1) .............................................................................. 1571
Figure 394. Example of one pulse mode. ...................................................................................................... 1572
Figure 395. Retriggerable one pulse mode ................................................................................................... 1574
Figure 396. Example of counter operation in encoder interface mode. ..................................................... 1575
Figure 401. Control circuit in Gated mode ................................................. 1581
Figure 402. Control circuit in trigger mode ............................................ 1582
Figure 403. Control circuit in external clock mode 2 + trigger mode .......... 1583
Figure 404. General-purpose timer block diagram .................................. 1632
Figure 405. Counter timing diagram with prescaler division change from 1 to 2 ... 1634
Figure 406. Counter timing diagram with prescaler division change from 1 to 4 ... 1634
Figure 407. Counter timing diagram, internal clock divided by 1 .................. 1635
Figure 408. Counter timing diagram, internal clock divided by 2 ................. 1636
Figure 409. Counter timing diagram, internal clock divided by 4 .................. 1636
Figure 410. Counter timing diagram, internal clock divided by N ............... 1637
Figure 411. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not preloaded) ..................... 1637
Figure 412. Counter timing diagram, Update event when ARPE=1 (TIMx_ARR preloaded) ..................... 1638
Figure 413. Counter timing diagram, internal clock divided by 1 ................. 1639
Figure 414. Counter timing diagram, internal clock divided by 2 ................. 1639
Figure 415. Counter timing diagram, internal clock divided by 4 .................. 1640
Figure 416. Counter timing diagram, internal clock divided by N ............... 1640
Figure 417. Counter timing diagram, Update event .................................. 1641
Figure 418. Counter timing diagram, internal clock divided by 1, TIMx_ARR=0x6 ... 1642
Figure 419. Counter timing diagram, internal clock divided by 2 ................. 1643
Figure 420. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36 ... 1643
Figure 421. Counter timing diagram, internal clock divided by N ............... 1644
Figure 422. Counter timing diagram, Update event with ARPE=1 (counter underflow) ..................... 1644
Figure 423. Counter timing diagram, Update event with ARPE=1 (counter overflow) ..................... 1645
Figure 424. Control circuit in normal mode, internal clock divided by 1 ........ 1646
Figure 425. T12 external clock connection example .................................. 1646
Figure 426. Control circuit in external clock mode 1 ................................ 1647
Figure 427. External trigger input block ................................................. 1648
Figure 428. Control circuit in external clock mode 2 ................................ 1649
Figure 429. Capture/Compare channel (example: channel 1 input stage) ....... 1649
Figure 430. Capture/Compare channel 1 main circuit ................................. 1650
Figure 431. Output stage of Capture/Compare channel (channel 1) ............... 1650
Figure 432. PWM input mode timing ...................................................... 1652
Figure 433. Output compare mode, toggle on OC1 .................................... 1654
Figure 434. Edge-aligned PWM waveforms (ARR=8) ................................ 1655
Figure 435. Center-aligned PWM waveforms (ARR=8) .............................. 1656
Figure 436. Generation of 2 phase-shifted PWM signals with 50% duty cycle ... 1657
Figure 437. Combined PWM mode on channels 1 and 3 ............................. 1659
Figure 438. Clearing TIMx OCxREF ...................................................... 1660
Figure 439. Example of one-pulse mode .................................................. 1661
Figure 440. Retriggerable one-pulse mode ............................................. 1663
Figure 441. Example of counter operation in encoder interface mode ............ 1664
Figure 442. Example of encoder interface mode with T11FP1 polarity inverted ... 1665
Figure 443. Control circuit in reset mode .................................................. 1666
Figure 444. Control circuit in gated mode ............................................... 1667
Figure 445. Control circuit in trigger mode ............................................. 1668
Figure 446. Control circuit in external clock mode 2 + trigger mode .......... 1669
Figure 447. Master/Slave timer example ............................................... 1669
Figure 448. Master/slave connection example with 1 channel only timers ....... 1670
List of figures

Figure 497. Output stage of capture/compare channel (channel 2 for TIM15) ........................................ 1776
Figure 498. PWM input mode timing .......................................................... 1778
Figure 499. Output compare mode, toggle on OC1 ........................................ 1780
Figure 500. Edge-aligned PWM waveforms (ARR=8) ....................................... 1781
Figure 501. Combined PWM mode on channel 1 and 2 ...................................... 1782
Figure 502. Complementary output with dead-time insertion .......................... 1783
Figure 503. Dead-time waveforms with delay greater than the negative pulse ...... 1783
Figure 504. Dead-time waveforms with delay greater than the positive pulse ...... 1784
Figure 505. Break circuitry overview .............................................................. 1786
Figure 506. Output behavior in response to a break ......................................... 1788
Figure 507. 6-step generation, COM example (OSSR=1) .................................... 1789
Figure 508. Example of one pulse mode ........................................................ 1790
Figure 509. Retriggerable one pulse mode ...................................................... 1792
Figure 510. Measuring time interval between edges on 2 signals ......................... 1793
Figure 511. Control circuit in reset mode ........................................................ 1794
Figure 512. Control circuit in gated mode ....................................................... 1795
Figure 513. Control circuit in trigger mode ..................................................... 1796
Figure 514. Basic timer block diagram .......................................................... 1847
Figure 515. Counter timing diagram with prescaler division change from 1 to 2 ...... 1849
Figure 516. Counter timing diagram with prescaler division change from 1 to 4 ...... 1849
Figure 517. Counter timing diagram, internal clock divided by 1 ......................... 1850
Figure 518. Counter timing diagram, internal clock divided by 2 ......................... 1851
Figure 519. Counter timing diagram, internal clock divided by 4 ......................... 1851
Figure 520. Counter timing diagram, internal clock divided by N ....................... 1852
Figure 521. Counter timing diagram, update event when ARPE = 0 (TIMx_ARR not preloaded) .......................................................... 1852
Figure 522. Counter timing diagram, update event when ARPE=1 (TIMx_ARR preloaded) .......................................................... 1853
Figure 523. Control circuit in normal mode, internal clock divided by 1 ............... 1854
Figure 524. Low-power timer block diagram (LPTIM1 and LPTIM2) .................. 1861
Figure 525. Low-power timer block diagram (LPTIM3) .................................... 1862
Figure 526. Low-power timer block diagram (LPTIM4 and LPTIM5) ................. 1862
Figure 527. Glitch filter timing diagram .......................................................... 1867
Figure 528. LPTIM output waveform, single counting mode configuration .......... 1869
Figure 529. LPTIM output waveform, Single counting mode configuration and Set-once mode activated (WAVE bit is set) ........................................ 1869
Figure 530. LPTIM output waveform, Continuous counting mode configuration .... 1870
Figure 531. Waveform generation ................................................................. 1871
Figure 532. Encoder mode counting sequence ................................................. 1875
Figure 533. Watchdog block diagram ............................................................ 1889
Figure 534. Window watchdog timing diagram ............................................... 1890
Figure 535. Independent watchdog block diagram .......................................... 1895
Figure 536. RTC block overview ................................................................. 1905
Figure 537. Detailed RTC block diagram ....................................................... 1906
Figure 538. Tamper detection ............................................................ 1907
Figure 539. I2C block diagram .......................................................... 1952
Figure 540. I2C bus protocol .......................................................... 1954
Figure 541. Setup and hold timings ............................................................. 1956
Figure 542. I2C initialization flow .............................................................. 1959
Figure 543. Data reception .......................................................... 1960
Figure 544. Data transmission .......................................................... 1961
Figure 545. Slave initialization flow ........................................................... 1964
Figure 546. Transfer sequence flow for I2C slave transmitter, NOSTRETCH = 0. ........................................ 1966
Figure 547. Transfer sequence flow for I2C slave transmitter, NOSTRETCH = 1. ........................................ 1967
Figure 548. Transfer bus diagrams for I2C slave transmitter (mandatory events only). .............................. 1968
Figure 549. Transfer sequence flow for slave receiver with NOSTRETCH = 0 ............................................. 1969
Figure 550. Transfer sequence flow for slave receiver with NOSTRETCH = 1 ............................................ 1970
Figure 551. Transfer bus diagrams for I2C slave receiver (mandatory events only) ..................................... 1970
Figure 552. Master clock generation .............................................................................................................. 1972
Figure 553. Master initialization flow ............................................................................................................ 1974
Figure 554. 10-bit address read access with HEAD10R = 0 ......................................................................... 1974
Figure 555. 10-bit address read access with HEAD10R = 1 ......................................................................... 1975
Figure 556. Transfer sequence flow for I2C master transmitter for N ≤ 255 bytes .................................... 1976
Figure 557. Transfer sequence flow for I2C master transmitter for N > 255 bytes ...................................... 1977
Figure 558. Transfer bus diagrams for I2C master transmitter (mandatory events only). ............................ 1978
Figure 559. Transfer sequence flow for I2C master receiver for N ≤ 255 bytes .......................................... 1980
Figure 560. Transfer sequence flow for I2C master receiver for N > 255 bytes ......................................... 1981
Figure 561. Transfer bus diagrams for I2C master receiver (mandatory events only) ............................... 1982
Figure 562. Timeout intervals for t_{LOW:SEXT}, t_{LOW:MEXT} ...................................................................... 1986
Figure 563. Transfer sequence flow for SMBus slave transmitter N bytes + PEC ......................................... 1990
Figure 564. Transfer bus diagrams for SMBus slave transmitter (SBC = 1) ................................................. 1990
Figure 565. Transfer sequence flow for SMBus slave receiver N bytes + PEC ............................................. 1992
Figure 566. Bus transfer diagrams for SMBus slave receiver (SBC = 1) ...................................................... 1993
Figure 567. Bus transfer diagrams for SMBus master transmitter ............................................................... 1994
Figure 568. Bus transfer diagrams for SMBus master receiver ................................................................. 1996
Figure 569. I2C interrupt mapping diagram ................................................................................................. 2002
Figure 570. USART block diagram .............................................................................................................. 2021
Figure 571. Word length programming ......................................................................................................... 2024
Figure 572. Configurable stop bits ................................................................................................................ 2026
Figure 573. TC/TXE behavior when transmitting .......................................................................................... 2029
Figure 574. Start bit detection when oversampling by 16 or 8 ...................................................................... 2030
Figure 575. usart_ker_ck clock divider block diagram ................................................................................. 2033
Figure 576. Data sampling when oversampling by 16 ................................................................................... 2034
Figure 577. Data sampling when oversampling by 8 ..................................................................................... 2035
Figure 578. Mute mode using Idle line detection .......................................................................................... 2042
Figure 579. Mute mode using address mark detection .................................................................................. 2043
Figure 580. Break detection in LIN mode (11-bit break length - LBDL bit is set) ........................................... 2046
Figure 581. Break detection in LIN mode vs. Framing error detection. ......................................................... 2047
Figure 582. USART example of synchronous master transmission. .............................................................. 2048
Figure 583. USART data clock timing diagram in synchronous master mode (M bits = 00) ...................... 2048
Figure 584. USART data clock timing diagram in synchronous master mode (M bits = 01) ................. 2049
Figure 585. USART data clock timing diagram in synchronous slave mode (M bits = 00) ...................... 2050
Figure 586. ISO 7816-3 asynchronous protocol .......................................................................................... 2052
Figure 587. Parity error detection using the 1.5 stop bits ............................................................................... 2054
Figure 588. IrDA SIR ENDEC block diagram. ............................................................................................. 2058
Figure 589. IrDA data modulation (3/16) - Normal mode ............................................................................. 2058
Figure 590. Transmission using DMA ......................................................................................................... 2060
Figure 591. Reception using DMA .............................................................................................................. 2061
Figure 633. LSB justified 16 or 24-bit data length .......................... 2199
Figure 632. Slave MSB justified ................................................. 2199
Figure 631. Master MSB justified 16 or 24-bit data length .................. 2198
Figure 630. Master MSB Justified 16-bit or 32-bit full-accuracy length .... 2198
Figure 629. I2S Philips standard waveforms .................................. 2197
Figure 628. Master I2S Philips protocol waveforms (16/32-bit full accuracy) 2197
Figure 625. Optional configurations of slave's behavior at detection of underrun condition ...................................................... 2185
Figure 615. Master and three independent slaves at star topology .......... 2164
Figure 614. Simplex single master/single slave application (master in transmit-only/ slave in receive-only mode) ........................................... 2163
Figure 613. Half-duplex single master/ single slave application ............ 2162
Figure 612. Full-duplex single master/ single slave application ............ 2162
Figure 611. SPI2S block diagram ................................................ 2160
Figure 610. Wake-up event not verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 609. Wake-up event verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 608. RS232 RTS flow control ............................................. 2126
Figure 607. RS232 RTS flow control ............................................. 2126
Figure 606. Hardware flow control between 2 LPUARTs ......................... 2126
Figure 605. Reception using DMA ............................................... 2125
Figure 604. Transmission using DMA .......................................... 2124
Figure 603. Mute mode using address mark detection .......................... 2121
Figure 602. Mute mode using Idle line detection ............................. 2121
Figure 601. lpuart_ker_ck clock divider block diagram ......................... 2117
Figure 600. TC/TXE behavior when transmitting .................................. 2114
Figure 599. Configurable stop bits .............................................. 2112
Figure 598. LPUART word length programming ................................ 2110
Figure 597. LPUART block diagram ............................................ 2108
Figure 596. Wake-up event verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 595. Wake-up event verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 594. RS232 CTS flow control ............................................ 2063
Figure 593. RS232 RTS flow control ............................................. 2062
Figure 592. Hardware flow control between 2 USARTs ......................... 2061
Figure 591. Wake-up event not verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 590. Wake-up event verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 589. Wake-up event verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 588. LPUART block diagram ............................................. 2108
Figure 587. Configurable stop bits .............................................. 2112
Figure 586. LPUART word length programming ................................ 2110
Figure 585. TC/TXE behavior when transmitting .................................. 2114
Figure 584. Ipuart_ker_ck clock divider block diagram ......................... 2117
Figure 583. Packing data in FIFO for transmission and reception .......... 2181
Figure 582. Data alignment when data size is not equal to 8-bit, 16-bit or 32-bit ................................................................. 2173
Figure 581. Data clock timing diagram ......................................... 2172
Figure 580. Data interleaving pulses between data (SSOE=1, SSOM=1,SSM=0) ................................................................. 2169
Figure 579. Data flow timing control (SSOE=1, SSOM=0, SSM=0) ............. 2169
Figure 578. Scheme of SS control logic .......................................... 2167
Figure 577. Multimaster application ............................................ 2166
Figure 576. Master and three slaves at circular (daisy chain) topology ........ 2166
Figure 575. Wake-up event not verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 574. Wake-up event not verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 573. Wake-up event verified (wake-up event = address match, FIFO disabled) ....................................................... 2130
Figure 572. TI mode transfer ..................................................... 2183
Figure 571. Optional configurations of slave's behavior at detection of underrun condition ...................................................... 2185
Figure 570. Low-power mode application example ............................ 2189
Figure 569. Waveform examples .................................................. 2196
Figure 568. Master I2S Philips protocol waveforms (16/32-bit full accuracy) 2197
Figure 567. I2S Philips standard waveforms .................................... 2197
Figure 566. Master MSB Justified 16-bit or 32-bit full-accuracy length ........ 2198
Figure 565. Master MSB justified 16 or 24-bit data length ...................... 2198
Figure 564. Slave MSB justified ................................................... 2199
Figure 563. LSB justified 16 or 24-bit data length .............................. 2199
Figure 562. Master PCM when the frame length is equal the data length ........ 2200
Figure 561. Master PCM standard waveforms (16 or 24-bit data length) .... 2200
Figure 560. Slave PCM waveforms ............................................. 2201
Figure 559. Start sequence, I2S Philips standard, master ....................... 2204
Figure 558. Startup sequence, I2S Philips standard, slave .................... 2204
Figure 557. Stop sequence, I2S Philips standard, master ....................... 2205

96/3353 RM0433 Rev 8
Figure 640. i²S clock generator architecture ................................................................. 2206
Figure 641. Data Format ................................................................................................. 2208
Figure 642. Handling of underrun situation ................................................................. 2210
Figure 643. Handling of overrun situation ................................................................... 2211
Figure 644. Frame error detection, with FIXCH=0 ...................................................... 2212
Figure 645. Frame error detection, with FIXCH=1 ...................................................... 2212
Figure 646. SAI functional block diagram ................................................................. 2239
Figure 647. Audio frame ............................................................................................... 2243
Figure 648. FS role is start of frame + channel side identification (FSDEF = TRIS = 1) ... 2245
Figure 649. FS role is start of frame (FSDEF = 0) ......................................................... 2246
Figure 650. Slot size configuration with FBOFF = 0 in SAI_xSLOT一个 .......................... 2247
Figure 651. First bit offset ........................................................................................... 2247
Figure 652. Audio block clock generator overview ..................................................... 2248
Figure 653. PDM typical connection and timing .......................................................... 2252
Figure 654. Detailed PDM interface block diagram ..................................................... 2253
Figure 655. Start-up sequence ..................................................................................... 2254
Figure 656. SAI_ADR format in TDM, 32-bit slot width ............................................. 2255
Figure 657. SAI_ADR format in TDM, 16-bit slot width ............................................. 2256
Figure 658. SAI_ADR format in TDM, 8-bit slot width .............................................. 2257
Figure 659. AC’97 audio frame .................................................................................... 2260
Figure 660. Example of typical AC’97 configuration on devices featuring at least 2 embedded SAIIs (three external AC’97 decoders) .......................................................... 2261
Figure 661. SPDIF format ........................................................................................... 2262
Figure 662. SAI_xDR register ordering ...................................................................... 2263
Figure 663. Data companding hardware in an audio block in the SAI ....................... 2267
Figure 664. Tristate strategy on SD output line on an inactive slot ............................... 2268
Figure 665. Tristate on output data line in a protocol like I2S ......................................... 2269
Figure 666. Overrun detection error .......................................................................... 2270
Figure 667. FIFO underrun event .............................................................................. 2270
Figure 668. SPDIFRX block diagram ....................................................................... 2306
Figure 669. S/PDIF sub-frame format ....................................................................... 2307
Figure 670. S/PDIF block format .............................................................................. 2307
Figure 671. S/PDIF Preambles ................................................................................. 2308
Figure 672. Channel coding example ...................................................................... 2309
Figure 673. SPDIFRX decoder ............................................................................... 2310
Figure 674. Noise filtering and edge detection ............................................................ 2310
Figure 675. Thresholds .............................................................................................. 2312
Figure 676. Synchronization flowchart ..................................................................... 2314
Figure 677. Synchronization process scheduling ....................................................... 2315
Figure 678. SPDIFRX States ............................................................................... 2316
Figure 679. SPDIFRX_FMTx_DR register format ....................................................... 2318
Figure 680. Channel/user data format ................................................................... 2319
Figure 681. S/PDIF overrun error when RXSTEO = 0 ........................................... 2321
Figure 682. S/PDIF overrun error when RXSTEO = 1 ........................................... 2322
Figure 683. SPDIFRX interface interrupt mapping diagram ........................................... 2323
Figure 684. S1 signal coding .................................................................................... 2337
Figure 685. S2 signal coding .................................................................................... 2337
Figure 686. SWPMI block diagram ....................................................................... 2339
Figure 687. SWP bus states .................................................................................... 2342
Figure 688. SWP frame structure .......................................................................... 2343
Figure 689. SWPMI No software buffer mode transmission ....................................... 2344
Figure 690. SWPMI No software buffer mode transmission, consecutive frames .... 2345
List of figures

Figure 691. SWPMI Multi software buffer mode transmission ............................................. 2347
Figure 692. SWPMI No software buffer mode reception ...................................................... 2349
Figure 693. SWPMI single software buffer mode reception ............................................... 2350
Figure 694. SWPMI Multi software buffer mode reception ............................................... 2352
Figure 695. SWPMI single buffer mode reception with CRC error ....................................... 2353
Figure 696. MDIOS block diagram ...................................................................................... 2366
Figure 697. MDIO protocol write frame waveform ............................................................... 2367
Figure 698. MDIO protocol read frame waveform .............................................................. 2367
Figure 699. SDMMC “no response” and “no data” operations ............................................. 2379
Figure 700. SDMMC (multiple) block read operation ........................................................... 2379
Figure 701. SDMMC (multiple) block write operation .......................................................... 2380
Figure 702. SDMMC (sequential) stream read operation .................................................... 2380
Figure 703. SDMMC (sequential) stream write operation ................................................... 2380
Figure 704. SDMMC block diagram .................................................................................... 2382
Figure 705. SDMMC Command and data phase relation ..................................................... 2384
Figure 706. Control unit ...................................................................................................... 2386
Figure 707. Command/response path .................................................................................. 2387
Figure 708. Command path state machine (CPSM) ............................................................. 2388
Figure 709. Data path .......................................................................................................... 2394
Figure 710. DDR mode data packet clocking ...................................................................... 2395
Figure 711. DDR mode CRC status / boot acknowledgment clocking ................................. 2395
Figure 712. Data path state machine (DPSM) ..................................................................... 2396
Figure 713. CLKMUX unit .................................................................................................. 2407
Figure 714. Asynchronous interrupt generation ................................................................. 2412
Figure 715. Synchronous interrupt period data read ............................................................ 2412
Figure 716. Synchronous interrupt period data write ........................................................... 2413
Figure 717. Asynchronous interrupt period data read .......................................................... 2414
Figure 718. Asynchronous interrupt period data write ........................................................ 2414
Figure 719. Clock stop with SDMMC_CK for DS, HS, SDR12, SDR25. .............................. 2417
Figure 720. Clock stop with SDMMC_CK for DDR50, SDR50, SDR104 .............................. 2417
Figure 721. Read Wait with SDMMC_CK < 50 MHz ............................................................ 2418
Figure 722. Read Wait with SDMMC_CK > 50 MHz ............................................................ 2419
Figure 723. CMD12 stream timing ...................................................................................... 2421
Figure 724. CMD5 Sleep Awake procedure ...................................................................... 2423
Figure 725. Normal boot mode operation ........................................................................... 2425
Figure 726. Alternative boot mode operation ..................................................................... 2426
Figure 727. Command response R1b busy signaling ........................................................... 2427
Figure 728. SDMMC state control ...................................................................................... 2428
Figure 729. Card cycle power / power up diagram .............................................................. 2429
Figure 730. CMD11 signal voltage switch sequence ............................................................ 2430
Figure 731. Voltage switch transceiver typical application .................................................. 2432
Figure 732. CAN subsystem .............................................................................................. 2461
Figure 733. FDCAN block diagram .................................................................................... 2463
Figure 734. Transceiver delay measurement ...................................................................... 2468
Figure 735. Pin control in bus monitoring mode .................................................................. 2470
Figure 736. Pin control in loop back mode .......................................................................... 2472
Figure 737. Message RAM configuration .......................................................................... 2473
Figure 738. Standard message ID filter path ....................................................................... 2476
Figure 739. Extended message ID filter path ..................................................................... 2477
Figure 740. Example of mixed configuration dedicated Tx buffers / Tx FIFO ....................... 2483
Figure 741. Example of mixed configuration dedicated Tx buffers / Tx queue ..................... 2483
Figure 742. Bit timing ......................................................................................................... 2485
Figure 743. Bypass operation .................................................. 2487
Figure 744. FSM calibration .................................................. 2488
Figure 745. Cycle time and global time synchronization .......... 2503
Figure 746. TTCAN level 0 and level 2 drift compensation .... 2504
Figure 747. Level 0 schedule synchronization state machine ...... 2511
Figure 748. Level 0 master to slave relation ......................... 2512
Figure 749. USB1 OTG_HS high-speed block diagram (OTG_HS1) 2594
Figure 750. USB2 OTG_HS high-speed block diagram (OTG_HS2) 2594
Figure 751. OTG_HS A-B device connection ....................... 2597
Figure 752. OTG_HS peripheral-only connection ................. 2599
Figure 753. OTG_HS host-only connection ......................... 2603
Figure 754. SOF connectivity (SOF trigger output to TIM and ITR1 connection) ........................................ 2607
Figure 755. Updating OTG_HFIR dynamically (RLDCTRL = 1) ...... 2609
Figure 756. Device-mode FIFO address mapping and AHB FIFO access mapping ........................................ 2610
Figure 757. Host-mode FIFO address mapping and AHB FIFO access mapping ........................................ 2611
Figure 758. Interrupt hierarchy ........................................... 2615
Figure 759. Transmit FIFO write task ................................. 2720
Figure 760. Receive FIFO read task ................................ 2721
Figure 761. Normal bulk/control OUT/SETUP .................... 2722
Figure 762. Bulk/control IN transactions ............................ 2726
Figure 763. Normal interrupt OUT ...................................... 2729
Figure 764. Normal interrupt IN ......................................... 2734
Figure 765. Isochronous OUT transactions ......................... 2736
Figure 766. Isochronous IN transactions ............................ 2739
Figure 767. Normal bulk/control OUT/SETUP transactions - DMA 2741
Figure 768. Normal bulk/control IN transaction - DMA ...... 2743
Figure 769. Normal interrupt OUT transactions - DMA mode ... 2744
Figure 770. Normal interrupt IN transactions - DMA mode ... 2745
Figure 771. Normal isochronous OUT transaction - DMA mode . 2746
Figure 772. Normal isochronous IN transactions - DMA mode . 2747
Figure 773. Receive FIFO packet read ................................ 2753
Figure 774. Processing a SETUP packet ............................... 2755
Figure 775. Bulk OUT transaction ...................................... 2762
Figure 776. TRDT max timing case .................................... 2771
Figure 777. A-device SRP .................................................. 2772
Figure 778. B-device SRP .................................................. 2773
Figure 779. A-device HNP .................................................. 2774
Figure 780. B-device HNP .................................................. 2776
Figure 781. Ethernet high-level block diagram ................. 2784
Figure 782. DMA transmission flow (standard mode) ............. 2787
Figure 783. DMA transmission flow (OSP mode) ................... 2789
Figure 784. Receive DMA flow .......................................... 2791
Figure 785. Overview of MAC transmission flow ................. 2795
Figure 786. MAC reception flow ..................................... 2797
Figure 787. Packet filtering sequence ............................... 2801
Figure 788. Networked time synchronization ...................... 2810
Figure 789. Propagation delay calculation in clocks supporting peer-to-peer path correction ............................. 2811
Figure 790. System time update using fine correction method .................. 2821
Figure 791. TCP segmentation offload overview ................. 2838
Figure 792. TCP segmentation offload flow ....................... 2839
Figure 793. Header and payload fields of segmented packets . 2842
List of figures

Figure 794. Supported PHY interfaces ............................................................................. 2852
Figure 795. SMA Interface block ..................................................................................... 2852
Figure 796. MDIO packet structure (Clause 45) ............................................................. 2853
Figure 797. MDIO packet structure (Clause 22) ............................................................. 2854
Figure 798. SMA write operation flow ........................................................................... 2856
Figure 799. Write data packet ......................................................................................... 2857
Figure 800. Read data packet ......................................................................................... 2857
Figure 801. Media independent interface (MII) signals .................................................. 2859
Figure 802. RMII block diagram ................................................................................. 2861
Figure 803. Transmission bit order .............................................................................. 2862
Figure 804. Receive bit order ........................................................................................ 2863
Figure 805. LPI transitions (Transmit, 100 Mbds) ........................................................ 2871
Figure 806. LPI Tx clock gating (when LPITCSE = 1) .................................................. 2872
Figure 807. LPI transitions (receive, 100 Mbps) ............................................................. 2873
Figure 808. Descriptor ring structure .......................................................................... 2894
Figure 809. DMA descriptor ring ................................................................................ 2895
Figure 810. Transmit descriptor (read format) .............................................................. 2896
Figure 811. Transmit descriptor write-back format ...................................................... 2901
Figure 812. Transmit context descriptor format ............................................................ 2905
Figure 813. Receive normal descriptor (read format) .................................................... 2909
Figure 814. Receive normal descriptor (write-back format) ........................................ 2912
Figure 815. Receive context descriptor ....................................................................... 2919
Figure 816. Generation of ETH_DMAISR flags ............................................................ 2937
Figure 817. HDMI-CEC block diagram ..................................................................... 3058
Figure 818. Message structure .................................................................................... 3058
Figure 819. Blocks ....................................................................................................... 3059
Figure 820. Bit timings .................................................................................................. 3059
Figure 821. Signal free time ........................................................................................ 3060
Figure 822. Arbitration phase ...................................................................................... 3060
Figure 823. SFT of three nominal bit periods ................................................................ 3060
Figure 824. Error bit timing ........................................................................................ 3061
Figure 825. Error handling .......................................................................................... 3063
Figure 826. TXERR detection ..................................................................................... 3064
Figure 827. Block diagram of debug infrastructure ..................................................... 3075
Figure 828. Power domains of debug infrastructure .................................................... 3077
Figure 829. Clock domains of debug infrastructure ..................................................... 3078
Figure 830. SWD successful data transfer ................................................................. 3081
Figure 831. JTAG TAP state machine ....................................................................... 3082
Figure 832. Debug and access port connections ......................................................... 3093
Figure 833. APB-D CoreSight component topology .................................................... 3101
Figure 834. Global timestamp distribution ................................................................ 3109
Figure 835. Embedded cross trigger ......................................................................... 3116
Figure 836. Mapping of trigger inputs to outputs ......................................................... 3118
Figure 837. ETF state transition diagram ................................................................. 3147
Figure 838. Cortex-M7 CoreSight topology ............................................................... 3216
1 Documentation conventions

1.1 General information

The STM32H742, STM32H743/753 and STM32H750 devices have an Arm® Cortex®-M7 with FPU core.

1.2 List of abbreviations for registers

The following abbreviations(b) are used in register descriptions:

- **read/write (rw)**: Software can read and write to this bit.
- **read-only (r)**: Software can only read this bit.
- **write-only (w)**: Software can only write to this bit. Reading this bit returns the reset value.
- **read/clear write0 (rc_w0)**: Software can read as well as clear this bit by writing 0. Writing 1 has no effect on the bit value.
- **read/clear write1 (rc_w1)**: Software can read as well as clear this bit by writing 1. Writing 0 has no effect on the bit value.
- **read/clear write (rc_w)**: Software can read as well as clear this bit by writing to the register. The value written to this bit is not important.
- **read/clear by read (rc_r)**: Software can read this bit. Reading this bit automatically clears it to 0. Writing this bit has no effect on the bit value.
- **read/set by read (rs_r)**: Software can read this bit. Reading this bit automatically sets it to 1. Writing this bit has no effect on the bit value.
- **read/set (rs)**: Software can read as well as set this bit. Writing 0 has no effect on the bit value.
- **read/write once (rwo)**: Software can only write once to this bit and can also read it at any time. Only a reset can return the bit to its reset value.
- **toggle (t)**: The software can toggle this bit by writing 1. Writing 0 has no effect.
- **read-only write trigger (rt_w1)**: Software can read this bit. Writing 1 triggers an event but has no effect on the bit value.
- **Reserved (Res.)**: Reserved bit, must be kept at reset value.

---

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

b. This is an exhaustive list of all abbreviations applicable to STMicroelectronics microcontrollers, some of them may not be used in the current document.
1.3 Glossary

This section gives a brief definition of acronyms and abbreviations used in this document:

- **Word**: data of 32-bit length.
- **Half-word**: data of 16-bit length.
- **Byte**: data of 8-bit length.
- **Double word**: data of 64-bit length.
- Flash word: data of 256-bit length
- **IAP (in-application programming)**: IAP is the ability to re-program the flash memory of a microcontroller while the user program is running.
- **ICP (in-circuit programming)**: ICP is the ability to program the flash memory of a microcontroller using the JTAG protocol, the SWD protocol or the bootloader while the device is mounted on the user application board.
- **Option bytes**: product configuration bits stored in the flash memory.
- **AHB**: advanced high-performance bus.
- **APB**: advanced peripheral bus.
- **AXI**: Advanced extensible interface protocol.
- **PCROP**: proprietary code readout protection.
- **RDP**: readout protection.

1.4 Availability of peripherals

For availability of peripherals and their number across all sales types, refer to the particular device datasheet.

The following table shows the availability of peripherals per product. The below legend is used:

1: STM32H742xI/G
2: STM32H743xI/G
3: STM32H750xB
4: STM32H753xI/G

<table>
<thead>
<tr>
<th>Peripheral name</th>
<th>Availability</th>
<th>Peripheral name</th>
<th>Availability</th>
<th>Peripheral name</th>
<th>Availability</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAMECC</td>
<td>1-2-3-4</td>
<td>COMP</td>
<td>1-2-3-4</td>
<td>LPUART</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>FLASH</td>
<td>1-2-3-4(1)</td>
<td>OAMP</td>
<td>1-2-3-4</td>
<td>SPI</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>PWR</td>
<td>1-2-3-4</td>
<td>DFSDM</td>
<td>1-2-3-4</td>
<td>SAI</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>RCC</td>
<td>1-2-3-4</td>
<td>DCMI</td>
<td>1-2-3-4</td>
<td>SPDIFRX</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>CRS</td>
<td>1-2-3-4</td>
<td>LTDC</td>
<td>2-3-4</td>
<td>SWPMI</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>HSEM</td>
<td>1-2-3-4</td>
<td>JPEG</td>
<td>2-3-4</td>
<td>MDIOS</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>GPIO</td>
<td>1-2-3-4</td>
<td>RNG</td>
<td>1-2-3-4</td>
<td>SDMMC</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>SYSCFG</td>
<td>1-2-3-4</td>
<td>CRYP</td>
<td>3-4</td>
<td>FDCAN</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>MDMA</td>
<td>1-2-3-4</td>
<td>HASH</td>
<td>3-4</td>
<td>OTG_HS</td>
<td>1-2-3-4</td>
</tr>
</tbody>
</table>
Table 1. Peripherals versus products (continued)

<table>
<thead>
<tr>
<th>Peripheral name</th>
<th>Availability</th>
<th>Peripheral name</th>
<th>Availability</th>
<th>Peripheral name</th>
<th>Availability</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMA</td>
<td>1-2-3-4</td>
<td>HRTIM</td>
<td>1-2-3-4</td>
<td>ETH</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>BDMA</td>
<td>1-2-3-4</td>
<td>TIM1/TIM8</td>
<td>1-2-3-4</td>
<td>HDMI-CEC</td>
<td>1-2-3-4</td>
</tr>
<tr>
<td>DMAMUX</td>
<td>1-2-3-4</td>
<td>TIM2/TIM3/TIM4/TIM5</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DMA2D</td>
<td>1-2-3-4</td>
<td>TIM12/TIM13/TIM14</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>NVIC</td>
<td>1-2-3-4</td>
<td>TIM15/TIM16/TIM17</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>EXTI</td>
<td>1-2-3-4</td>
<td>TIM6/TIM7</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>CRC</td>
<td>1-2-3-4</td>
<td>LPTIM</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>FMC</td>
<td>1-2-3-4</td>
<td>WWDG</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>QUADSPI</td>
<td>1-2-3-4</td>
<td>IWDG</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DLYB</td>
<td>1-2-3-4</td>
<td>RTC</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>ADC</td>
<td>1-2-3-4</td>
<td>I2C</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DAC</td>
<td>1-2-3-4</td>
<td>USART/UART</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>VREFBUF</td>
<td>1-2-3-4</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

1. STBM32H750x embedded flash memory differs from the other products. Please refer to Section 4: Embedded flash memory (FLASH) for more details on flash memory organization.

Table 2. Availability of security features

<table>
<thead>
<tr>
<th>Security feature</th>
<th>STM32H750xB and STM32H753xl</th>
<th>STM32H742xI/G and STM32H743xI/G</th>
</tr>
</thead>
<tbody>
<tr>
<td>Embedded flash memory (FLASH):</td>
<td>Available</td>
<td>Not available</td>
</tr>
<tr>
<td>– Flash Secure-only area</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Security memory management:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>– Secure access mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td>– Root secure services (RSS)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cryptographic processor (CRYP)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hash processor (HASH)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
## 2 Memory and bus architecture

### 2.1 System architecture

An AXI bus matrix, two AHB bus matrices and bus bridges allow interconnecting bus masters with bus slaves, as illustrated in Table 3 and Figure 1.

<table>
<thead>
<tr>
<th>Bus master / type(1)</th>
<th>Cortex-M7 - AXI</th>
<th>Cortex-M7 - AHB</th>
<th>Cortex-M7 - ITCM</th>
<th>SDMMC1</th>
<th>MDMA - AXI</th>
<th>MDMA - AHB</th>
<th>DMA2D</th>
<th>LTDC</th>
<th>DMA1 - MEM</th>
<th>DMA1 - PERPH</th>
<th>DMA2 - MEM</th>
<th>DMA2 - PERPH</th>
<th>Eth. MAC - AHB</th>
<th>SDMMC2 - AHB</th>
<th>USBHS1 - AHB</th>
<th>USBHS2 - AHB</th>
<th>BDM - AHB</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cortex-M7 - AXI</td>
<td>X</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Cortex-M7 - AHB</td>
<td>X</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Cortex-M7 - ITCM</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>SDMMC1</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>MDMA - AXI</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>MDMA - AHB</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DMA2D</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>LTDC</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DMA1 - MEM</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DMA1 - PERPH</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DMA2 - MEM</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DMA2 - PERPH</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Eth. MAC - AHB</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>SDMMC2 - AHB</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>USBHS1 - AHB</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>USBHS2 - AHB</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>BDM - AHB</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bus slave / type(1)</th>
<th>Interconnect path and type(2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cortex-M7 - AXI</td>
<td>X</td>
</tr>
<tr>
<td>Cortex-M7 - AHB</td>
<td>X</td>
</tr>
<tr>
<td>Cortex-M7 - ITCM</td>
<td>X</td>
</tr>
<tr>
<td>SDMMC1</td>
<td>X</td>
</tr>
<tr>
<td>MDMA - AXI</td>
<td>X</td>
</tr>
<tr>
<td>MDMA - AHB</td>
<td>X</td>
</tr>
<tr>
<td>DMA2D</td>
<td>X</td>
</tr>
<tr>
<td>LTDC</td>
<td>X</td>
</tr>
<tr>
<td>DMA1 - MEM</td>
<td>X</td>
</tr>
<tr>
<td>DMA1 - PERPH</td>
<td>X</td>
</tr>
<tr>
<td>DMA2 - MEM</td>
<td>X</td>
</tr>
<tr>
<td>DMA2 - PERPH</td>
<td>X</td>
</tr>
<tr>
<td>Eth. MAC - AHB</td>
<td>X</td>
</tr>
<tr>
<td>SDMMC2 - AHB</td>
<td>X</td>
</tr>
<tr>
<td>USBHS1 - AHB</td>
<td>X</td>
</tr>
<tr>
<td>USBHS2 - AHB</td>
<td>X</td>
</tr>
<tr>
<td>BDM - AHB</td>
<td>X</td>
</tr>
</tbody>
</table>

1. **Bold** font type denotes 64-bit bus, plain type denotes 32-bit bus.
2. “X” = access possible, “-” = access not possible, shading = access useful/usable.
3. Bank 2 is not available on STM32H750xB devices.
Figure 1. System architecture for STM32H742xx, STM32H743/53xx and STM32H750xB devices

Flash memory bank 2 is not available on STM32H750xB devices.

Legend

- 32-bit bus
- 64-bit bus
- AXI
- AHB
- TCM
- Master interface
- Slave interface
- Bus multiplexer
2.1.1 Bus matrices

AXI bus matrix in D1 domain

The D1 domain multi AXI bus matrix ensures and arbitrates concurrent accesses from multiple masters to multiple slaves. This allows efficient simultaneous operation of high-speed peripherals.

The arbitration uses a round-robin algorithm with QoS capability.

Refer to Section 2.2: AXI interconnect matrix (AXIM) for more information on AXI interconnect.

AHB bus matrices in D2 and D3 domains

The AHB bus matrices in D2 and D3 domains ensure and arbitrate concurrent accesses from multiple masters to multiple slaves. This allows efficient simultaneous operation of high-speed peripherals.

The arbitration uses a round-robin algorithm.

2.1.2 TCM buses

The DTCM and ITCM (data and instruction tightly coupled RAMs) are connected through dedicated TCM buses directly to the Cortex-M7 core. The MDMA controller can access the DTCM and ITCM through AHBS, a specific CPU slave AHB. The ITCM is accessed by Cortex-M7 at CPU clock speed, with zero wait states.

2.1.3 Bus-to-bus bridges

To allow peripherals with different types of buses to communicate together, there is a number of bus-to-bus bridges in the system.

The AHB/APB bridges in D1 and D3 domains allow connecting peripherals on APB3 and APB4 to AHB3 and AHB4, respectively. The AHB/APB bridges in D2 domain allow peripherals on APB1 and APB2 to connect to AHB1. These AHB/APB bridges provide full synchronous interfacing, which allows the APB peripherals to operate with clocks independent of AHB that they connect to.

The AHB/APB bridges also allow APB1 and APB2 peripherals to connect to DMA1 and DMA2 peripheral buses, respectively, without transiting through AHB1.

The AHB/APB bridges convert 8-bit / 16-bit APB data to 32-bit AHB data, by replicating it to the three upper bytes / the upper half-word of the 32-bit word.

The AXI bus matrix incorporates AHB/AXI bus bridge functionality on its slave bus interfaces. The AXI/AHB bus bridges on its master interfaces marked as 32-bit in Figure 1 are outside the matrix.

The Cortex-M7 CPU provides AHB/TCM-bus (ITCM and DTCM buses) translation from its AHBS slave AHB, allowing the MDMA controller to access the ITCM and DTCM.
2.1.4 Inter-domain buses

D2-to-D1 AHB
This 32-bit bus connects the D2 domain to the AXI bus matrix in the D1 domain. It allows bus masters in the D2 domain to access resources (bus slaves) in the D1 domain and indirectly, via the D1-to-D3 AHB, in the D3 domain.

D1-to-D2 AHB
This 32-bit bus connects the D1 domain to the D2 domain AHB bus matrix. It allows bus masters in the D1 domain to access resources (bus slaves) in the D2 domain.

D1-to-D3 AHB
This 32-bit bus connects the D1 domain to the D3 domain AHB bus matrix. It allows bus masters in the D1 domain to access resources (bus slaves) in the D3 domain.

D2-to-D3 AHB
This 32-bit bus connects the D2 domain to the D3 domain AHB bus matrix. It allows bus masters in the D2 domain to access resources (bus slaves) in the D3 domain.

2.1.5 CPU buses

Cortex®-M7 AXIM bus
The Cortex®-M7 CPU uses the 64-bit AXIM bus to access all memories (excluding ITCM, and DTCM) and AHB3, AHB4, APB3 and APB4 peripherals (excluding AHB1, APB1 and APB2 peripherals).

The AXIM bus connects the CPU to the AXI bus matrix in the D1 domain.

Cortex®-M7 ITCM bus
The Cortex®-M7 CPU uses the 64-bit ITCM bus for fetching instructions from and accessing data in the ITCM.

Cortex®-M7 DTCM bus
The Cortex®-M7 CPU uses the 2x32-bit DTCM bus for accessing data in the DTCM. The 2x32-bit DTCM bus allows load/load and load/store instruction pairs to be dual-issued on the DTCM memory. It can also fetch instructions.

Cortex®-M7 AHBS bus
The Cortex®-M7 CPU uses the 32-bit AHBS slave bus to allow the MDMA controller to access the ITCM and the DTCM.

Cortex®-M7 AHBP bus
The Cortex®-M7 CPU uses the 32-bit AHBP bus for accessing AHB1, AHB2, APB1 and APB2 peripherals via the AHB bus matrix in the D2 domain.
2.1.6  Bus master peripherals

SDMMC1

The SDMMC1 uses a 32-bit bus, connected to the AXI bus matrix, through which it can access internal AXI SRAM and Flash memories, and external memories through the Quad-SPI controller and the FMC.

SDMMC2

The SDMMC2 uses a 32-bit bus, connected to the AHB bus matrix in D2 domain. Through the system bus matrices, it can access the internal AXI SRAM, SRAM1, SRAM2, SRAM3 and Flash memories, and external memories through the Quad-SPI controller and the FMC.

MDMA controller

The MDMA controller has two bus masters: an AXI 64-bit bus, connected to the AXI bus matrix and an AHB 32-bit bus connected to the Cortex-M7 AHBS slave bus.

The MDMA is optimized for DMA data transfers between memories since it supports linked list transfers that allow performing a chained list of transfers without the need for CPU intervention. Through the system bus matrices and the Cortex-M7 AHBS slave bus, the MDMA can access all internal and external memories through the Quad-SPI controller and the FMC.

DMA1 and DMA2 controllers

The DMA1 and DMA2 controllers have two 32-bit buses - memory bus and peripheral bus, connected to the AHB bus matrix in D2 domain.

The memory bus allows DMA data transfers between memories. Through the system bus matrices, the memory bus can access all internal memories except ITCM and DTCM, and external memories through the Quad-SPI controller and the FMC.

The peripheral bus allows DMA data transfers between two peripherals, between two memories or between a peripheral and a memory. Through the system bus matrices, the peripheral bus can access all internal memories except ITCM and DTCM, external memories through the Quad-SPI controller and the FMC, and all AHB and APB peripherals. A direct access to APB1 and APB2 is available, without passing through AHB1. Direct path to APB1 and APB2 bridges allows reducing the bandwidth usage on AHB1 bus by improving data treatment efficiency for APB and AHB peripherals.

BDMA controller

The BDMA controller uses a 32-bit bus, connected to the AHB bus matrix in D3 domain, for DMA data transfers between two peripherals, between two memories or between a peripheral and a memory. BDMA transfers are limited to the D3 domain resources. It can access the internal SRAM4, backup RAM, and AHB4 and APB4 peripherals through the AHB bus matrix in the D3 domain.

Chrom-Art Accelerator (DMA2D)

The DMA2D graphics accelerator uses a 64-bit bus, connected to the AXI bus matrix. Through the system bus matrices, internal AXI SRAM, SRAM1, SRAM2, SRAM3 and Flash memories, and external memories through the Quad-SPI controller and the FMC.
LCD-TFT controller (LTDC)

The LCD-TFT display controller, LTDC, uses a 64-bit bus, connected to the AXI bus matrix, through which it can access internal AXI SRAM and Flash memories, and external memories through the Quad-SPI controller and the FMC.

Ethernet MAC

The Ethernet MAC uses a 32-bit bus, connected to the AHB bus matrix in the D2 domain. Through the system bus matrices, it can access all internal memories except ITCM and DTCM, and external memories through the Quad-SPI controller and the FMC.

USBHS1 and USBHS2 peripherals

The USBHS1 and USBHS2 peripherals use 32-bit buses, connected to the AHB bus matrix in the D2 domain. Through the system bus matrices, they can access all internal memories except ITCM and DTCM, and external memories through the Quad-SPI controller and the FMC.

2.1.7 Clocks to functional blocks

Upon reset, clocks to blocks such as peripherals and some memories are disabled (except for the SRAM, DTCM, ITCM and Flash memory). To operate a block with no clock upon reset, the software must first enable its clock through RCC_AHBxENR or RCC_APBxENR register, respectively.

2.2 AXI interconnect matrix (AXIM)

2.2.1 AXI introduction

The AXI (advanced extensible interface) interconnect is based on the Arm® CoreLink™ NIC-400 Network Interconnect. The interconnect has six initiator ports, or ASIBs (AMBA slave interface blocks), and seven target ports, or AMIBs (AMBA master interface blocks). The ASIBs are connected to the AMIBs via an AXI switch matrix.

Each ASIB is a slave on an AXI bus or AHB (advanced high-performance bus). Similarly, each AMIB is a master on an AXI or AHB bus. Where an ASIB or AMIB is connected to an AHB, it converts between the AHB and the AXI protocol.

The AXI interconnect includes a GPV (global programmer view) which contains registers for configuring certain parameters, such as the QoS (quality of service) level at each ASIB.

Any accesses to unallocated address space are handled by the default slave, which generates the return signals. This ensures that such transactions complete and do not block the issuing master and ASIB.

2.2.2 AXI interconnect main features

- 64-bit AXI bus switch matrix with six ASIBs and seven AMIBs, in D1 domain
- AHB/AXI bridge function built into the ASIBs
- concurrent connectivity of multiple ASIBs to multiple AMIBs
- programmable traffic priority management (QoS - quality of service)
- software-configurable via GPV
### 2.2.3 AXI interconnect functional description

**Block diagram**

The AXI interconnect is shown in Figure 2.

![Figure 2. AXI interconnect](MSv39758V1)

**Table 4** summarizes the characteristics of the ASIBs.

<table>
<thead>
<tr>
<th>ASIB</th>
<th>Connected master</th>
<th>Protocol</th>
<th>Bus width</th>
<th>R/W issuing</th>
</tr>
</thead>
<tbody>
<tr>
<td>INI 1</td>
<td>AHB from D2 domain</td>
<td>AHB-lite</td>
<td>32</td>
<td>1/4</td>
</tr>
<tr>
<td>INI 2</td>
<td>Cortex-M7</td>
<td>AXI4</td>
<td>64</td>
<td>7/32</td>
</tr>
<tr>
<td>INI 3</td>
<td>SDMMC1</td>
<td>AHB-lite</td>
<td>32</td>
<td>1/4</td>
</tr>
<tr>
<td>INI 4</td>
<td>MDMA</td>
<td>AXI4</td>
<td>64</td>
<td>4/1</td>
</tr>
<tr>
<td>INI 5</td>
<td>DMA2D</td>
<td>AXI4</td>
<td>64</td>
<td>2/1</td>
</tr>
<tr>
<td>INI 6</td>
<td>LTDC</td>
<td>AXI4</td>
<td>64</td>
<td>1/1</td>
</tr>
</tbody>
</table>
AMIB configuration

Table 5 summarizes the characteristics of the AMIBs.

Table 5. AMIB configuration

<table>
<thead>
<tr>
<th>AMIB</th>
<th>Connected slave</th>
<th>Protocol</th>
<th>Bus width</th>
<th>R/W/Total acceptance</th>
</tr>
</thead>
<tbody>
<tr>
<td>TARG 1</td>
<td>Peripheral 3 and D3 AHB</td>
<td>AXI4(1)</td>
<td>32</td>
<td>1/1/1</td>
</tr>
<tr>
<td>TARG 2</td>
<td>D2 AHB</td>
<td>AXI4(1)</td>
<td>32</td>
<td>1/1/1</td>
</tr>
<tr>
<td>TARG 3</td>
<td>Flash A</td>
<td>AXI4</td>
<td>64</td>
<td>3/2/5</td>
</tr>
<tr>
<td>TARG 4</td>
<td>Flash B</td>
<td>AXI4</td>
<td>64</td>
<td>3/2/5</td>
</tr>
<tr>
<td>TARG 5</td>
<td>FMC</td>
<td>AXI4</td>
<td>64</td>
<td>3/3/6</td>
</tr>
<tr>
<td>TARG 6</td>
<td>QUADSPI</td>
<td>AXI4</td>
<td>64</td>
<td>2/1/3</td>
</tr>
<tr>
<td>TARG 7</td>
<td>AXI SRAM</td>
<td>AXI3</td>
<td>64</td>
<td>2/2/2</td>
</tr>
</tbody>
</table>

1. Conversion to AHB protocol is done via an AXI/AHB bridge sitting between AXI interconnect and the connected slave.

Quality of service (QoS)

The AXI switch matrix uses a priority-based arbitration when two ASIB simultaneously attempt to access the same AMIB. Each ASIB has programmable read channel and write channel priorities, known as QoS, from 0 to 15, such that the higher the value, the higher the priority. The read channel QoS value is programmed in the AXI interconnect - INI x read QoS register (AXI_INIx_READ_QOS), and the write channel in the AXI interconnect - INI x write QoS register (AXI_INIx_WRITE_QOS). The default QoS value for all channels is 0 (lowest priority).

If two coincident transactions arrive at the same AMIB, the higher priority transaction passes before the lower priority. If the two transactions have the same QoS value, then a least-recently-used (LRU) priority scheme is adopted.

The QoS values should be programmed according to the latency requirements for the application. Setting a higher priority for an ASIB ensures a lower latency for transactions initiated by the associated bus master. This can be useful for real-time-constrained tasks, such as graphics processing (LTDC, DMA2D). Assigning a high priority to masters that can make many and frequent accesses to the same slave (such as the Cortex-M7 CPU) can block access to that slave by other lower-priority masters.

Global programmer view (GPV)

The GPV contains configuration registers for the AXI interconnect (see Section 2.2.4). These registers are only accessible by the Cortex-M7 CPU.
### 2.2.4 AXI interconnect registers

#### AXI interconnect - peripheral ID4 register (AXI_PERIPH_ID_4)

Address offset: 0x1FD0  
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.  
Bits 7:4 **4KCOUNT[3:0]**: Register file size  
0x0: N/A  
Bits 3:0 **JEP106CON[3:0]**: JEP106 continuation code  
0x4: Arm®

#### AXI interconnect - peripheral ID0 register (AXI_PERIPH_ID_0)

Address offset: 0x1FE0  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.  
Bits 7:0 **PARTNUM[7:0]**: Peripheral part number bits 0 to 7  
0x00: Part number = 0x400
AXI interconnect - peripheral ID1 register (AXI_PERIPH_ID_1)

Address offset: 0x1FE4
Reset value: 0x0000 00B4

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  JEP106ID[3:0]: JEP106 identity bits 0 to 3
0xB: Arm® JEDEC code

Bits 3:0  PARTNUM[11:8]: Peripheral part number bits 8 to 11
0x4: Part number = 0x400

AXI interconnect - peripheral ID2 register (AXI_PERIPH_ID_2)

Address offset: 0x1FE8
Reset value: 0x0000 002B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 7:4  REVISION[3:0]: Peripheral revision number
0x2: r0p2

Bit 3  JEDEC: JEP106 code flag
0x1: JEDEC allocated code

Bits 2:0  JEP106ID[6:4]: JEP106 identity bits 4 to 6
0x3: Arm® JEDEC code
### AXI interconnect - peripheral ID3 register (AXI_PERIPH_ID_3)

Address offset: 0x1FEC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

#### Bits 31:8
Reserved, must be kept at reset value.

- **Bits 7:4** REV_AND[3:0]: Customer version  
  - 0: None

- **Bits 3:0** CUST_MOD_NUM[3:0]: Customer modification  
  - 0: None

### AXI interconnect - component ID0 register (AXI_COMP_ID_0)

Address offset: 0x1FF0  
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

#### Bits 31:8
Reserved, must be kept at reset value.

- **Bits 7:0** PREAMBLE[7:0]: Preamble bits 0 to 7  
  - 0xD: Common ID value
### AXI interconnect - component ID1 register (AXI_COMP_ID_1)

Address offset: 0x1FF4  
Reset value: 0x0000 00F0

<table>
<thead>
<tr>
<th>Bit Positions</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>7-4</td>
<td>CLASS[3:0]: Component class</td>
<td>0xF: Generic IP component class</td>
</tr>
<tr>
<td>3-0</td>
<td>PREAMBLE[11:8]: Preamble bits 8 to 11</td>
<td>0x0: Common ID value</td>
</tr>
</tbody>
</table>

### AXI interconnect - component ID2 register (AXI_COMP_ID_2)

Address offset: 0x1FF8  
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>Bit Positions</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>7-0</td>
<td>PREAMBLE[19:12]: Preamble bits 12 to 19</td>
<td>0x05: Common ID value</td>
</tr>
</tbody>
</table>
### AXI interconnect - component ID3 register (AXI_COMP_ID_3)

Address offset: 0x1FFC  
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>Bits 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

| Bits 7:0  | **PREAMBLE[27:20]**  | 0xB1: Common ID value |

### AXI interconnect - TARG x bus matrix issuing functionality register (AXI_TARGx_FN_MOD_ISS_BM)

Address offset: 0x1008 + 0x1000 * x, where x = 1 to 7  
Reset value: 0x0000 0000

| Bits 31:2 | Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bit 1</th>
<th><strong>WRITE_ISS_OVERRIDE</strong>: Switch matrix write issuing override for target</th>
</tr>
</thead>
<tbody>
<tr>
<td>0:</td>
<td>Normal issuing capability</td>
</tr>
<tr>
<td>1:</td>
<td>Set switch matrix write issuing capability to 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 0</th>
<th><strong>READ_ISS_OVERRIDE</strong>: Switch matrix read issuing override for target</th>
</tr>
</thead>
<tbody>
<tr>
<td>0:</td>
<td>Normal issuing capability</td>
</tr>
<tr>
<td>1:</td>
<td>Set switch matrix read issuing capability to 1</td>
</tr>
</tbody>
</table>
AXI interconnect - TARG x bus matrix functionality 2 register

(AXI_TARGx_FN_MOD2)

Address offset: $0x1024 + 0x1000 \times x$, where $x = 1, 2$ and $7$

Reset value: $0x0000 0000$

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 **BYPASS_MERGE**: Disable packing of beats to match the output data width. Unaligned transactions are not realigned to the input data word boundary.

0: Normal operation
1: Disable packing

AXI interconnect - TARG x long burst functionality modification register

(AXI_TARGx_FN_MOD_LB)

Address offset: $0x102C + 0x1000 \times x$, where $x = 1$ and $2$

Reset value: $0x0000 0000$

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 **FN_MOD_LB**: Controls burst breaking of long bursts

0: Long bursts can not be generated at the output of the ASIB
1: Long bursts can be generated at the output of the ASIB
AXI interconnect - TARG x issuing functionality modification register  
(AXI_TARGx_FN_MOD)

Address offset: 0x1108 + 0x1000 * x, where x = 1, 2 and 7
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:2</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 1</td>
<td>WRITE_ISS_OVERRIDE: Override AMIB write issuing capability</td>
</tr>
<tr>
<td>0</td>
<td>Normal issuing capability</td>
</tr>
<tr>
<td>1</td>
<td>Force issuing capability to 1</td>
</tr>
<tr>
<td>Bit 0</td>
<td>READ_ISS_OVERRIDE: Override AMIB read issuing capability</td>
</tr>
<tr>
<td>0</td>
<td>Normal issuing capability</td>
</tr>
<tr>
<td>1</td>
<td>Force issuing capability to 1</td>
</tr>
</tbody>
</table>

AXI interconnect - INI x functionality modification 2 register  
(AXI_INIx_FN_MOD2)

Address offset: 0x41024 + 0x1000 * x, where x = 1 and 3
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:1</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 0</td>
<td>BYPASS_MERGE: Disables alteration of transactions by the up-sizer unless required by the protocol</td>
</tr>
<tr>
<td>0</td>
<td>Normal operation</td>
</tr>
<tr>
<td>1</td>
<td>Transactions pass through unaltered where allowed</td>
</tr>
</tbody>
</table>
### AXI interconnect - INI x AHB functionality modification register

**AXI_INIx_FN_MOD_AHB**

Address offset: 0x41028 + 0x1000 * x, where x = 1 and 3

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:2 Reserved, must be kept at reset value.

- **WR_INC_OVERRIDE**: Converts all AHB-Lite read transactions to a series of single beat AXI transactions.
  - 0: Override disabled
  - 1: Override enabled

- **RD_INC_OVERRIDE**: Converts all AHB-Lite write transactions to a series of single beat AXI transactions, and each AHB-Lite write beat is acknowledged with the AXI buffered write response.
  - 0: Override disabled
  - 1: Override enabled

### AXI interconnect - INI x read QoS register (AXI_INIx_READ_QOS)

Address offset: 0x41100 + 0x1000 * x, where x = 1 to 76

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:4 Reserved, must be kept at reset value.

- **AR_QOS[3:0]**: Read channel QoS setting
  - 0x0: Lowest priority
  - 0xF: Highest priority
### AXI interconnect - INI x write QoS register (AXI_INIx_WRITE_QOS)

Address offset: 0x41104 + 0x1000 * x, where x = 1 to 76

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **AW_QOS[3:0]**: Write channel QoS setting
- 0x0: Lowest priority
- 0xF: Highest priority

### AXI interconnect - INI x issuing functionality modification register (AXI_INIx_FN_MOD)

Address offset: 0x41108 + 0x1000 * x, where x = 1 to 76

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.

Bit 1  **WRITE_ISS_OVERRIDE**: Override ASIB write issuing capability
- 0: Normal issuing capability
- 1: Force issuing capability to 1

Bit 0  **READ_ISS_OVERRIDE**: Override ASIB read issuing capability
- 0: Normal issuing capability
- 1: Force issuing capability to 1
### 2.2.5 AXI interconnect register map

Table 6. AXI interconnect register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x1FD0</td>
<td>AXI_PERIPH_ID_4</td>
<td>00000100</td>
<td>0x1FD4</td>
<td>AXI_PERIPH_ID_5</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FD8</td>
<td>AXI_PERIPH_ID_6</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FDC</td>
<td>AXI_PERIPH_ID_7</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FE0</td>
<td>AXI_PERIPH_ID_0</td>
<td>00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FE4</td>
<td>AXI_PERIPH_ID_1</td>
<td>10111100</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FE8</td>
<td>AXI_PERIPH_ID_2</td>
<td>01110111</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FEC</td>
<td>AXI_PERIPH_ID_3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FF0</td>
<td>AXI_COMP_ID_0</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1FF4</td>
<td>AXI_COMP_ID_1</td>
<td></td>
</tr>
</tbody>
</table>
### Table 6. AXI interconnect register map and reset values (continued)

| Offset  | Register name                             | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|-------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x1FF8  | AXI_COMP_ID_2                              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value                                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x1FFC  | AXI_COMP_ID_3                              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value                                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x2000 - 0x2004 | Reserved                                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x2008  | AXI_TARG1_FN_MOD_ISS_BM                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value                                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x200C - 0x2020 | Reserved                                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x2024  | AXI_TARG1_FN_MOD2                          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value                                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x2028  | Reserved                                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x202C  | AXI_TARG1_FN_MOD_LB                        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value                                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x2030 - 0x2104 | Reserved                                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x2108  | AXI_TARG1_FN_MOD                          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value                                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x210C - 0x3004 | Reserved                                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
Table 6. AXI interconnect register map and reset values (continued)

| Offset   | Register name                  | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 1 | 0 |
|----------|--------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x3008   | AXI_TARG2_FN_MOD_ISS_BM        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 | 0 |
|          | Reset value                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
| 0x300C - | Reserved                       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 | 0 |
| 0x3024   | AXI_TARG2_FN_MOD2              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
|          | Reset value                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
| 0x302B   | Reserved                       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 | 0 |
| 0x302C   | AXI_TARG2_FN_MOD_LB            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
|          | Reset value                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
| 0x3030 - | Reserved                       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 | 0 |
| 0x3108   | AXI_TARG2_FN_MOD               |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
|          | Reset value                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
| 0x310C - | Reserved                       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 | 0 |
| 0x4008   | AXI_TARG3_FN_MOD_ISS_BM        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
|          | Reset value                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 |
| 0x400C - | Reserved                       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0 | 0 |
Table 6. AXI interconnect register map and reset values (continued)

| Offset   | Register name               | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----------|-----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x5008   | AXI_TARG4_                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE | READ_ISS_OVERRIDE |
|          | FN.MOD_                     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | ISS_BM                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | Reset value                 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x500C - | Reserved                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
| 0x6004   |                            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x6008   | AXI_TARG5_                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
|          | FN.MOD_                     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | ISS_BM                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | Reset value                 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x600C - | Reserved                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
| 0x7004   |                            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x7008   | AXI_TARG6_                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
|          | FN.MOD_                     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | ISS_BM                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | Reset value                 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x700C - | Reserved                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
| 0x8004   |                            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x8008   | AXI_TARG7_                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
|          | FN.MOD_                     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | ISS_BM                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | Reset value                 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x800C - | Reserved                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
| 0x8020   |                            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
| 0x8024   | AXI_TARG7_                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | WRITE_ISS_OVERRIDE |
|          | FN.MOD2                     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |
|          | Reset value                 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | READ_ISS_OVERRIDE  |

Reset value
### Table 6. AXI interconnect register map and reset values (continued)

| Offset       | Register name               | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------------|-----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x8028-0x8104| Reserved                    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x8108       | AXI_TARGET_FN_MOD          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|              | Reset value                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x810C-0x42020| Reserved                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x42024      | AXI_INI1_FN_MOD2           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|              | Reset value                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x42028      | AXI_INI1_FN_MOD_AHB        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|              | Reset value                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x4202C-0x420FC| Reserved                 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x42100      | AXI_INI1_READ_QOS         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|              | Reset value                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x42104      | AXI_INI1_WRITE_QOS        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|              | Reset value                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x42108      | AXI_INI1_FN_MOD           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|              | Reset value                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x4210C-0x430FC| Reserved                 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
### Table 6. AXI interconnect register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>AR_QOS [3:0]</th>
<th>AW_QOS [3:0]</th>
<th>WR_INC_OVERRIDE</th>
<th>RD_INC_OVERRIDE</th>
<th>BYPASS_MERGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x43100</td>
<td>AXI_INI2_READ_QOS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x43104</td>
<td>AXI_INI2_WRITE_QOS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x43108</td>
<td>AXI_INI2_FN_MOD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0x4310C</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x44024</td>
<td>AXI_INI3_FN_MOD2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0x44028</td>
<td>AXI_INI3_FN_MOD_AHB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 0</td>
</tr>
<tr>
<td>0x4402C</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x44100</td>
<td>AXI_INI3_READ_QOS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x44104</td>
<td>AXI_INI3_WRITE_QOS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset</td>
<td>Register name</td>
<td>Field name</td>
<td>[3:0]</td>
<td>[2:1]</td>
<td>[1:0]</td>
<td>31</td>
</tr>
<tr>
<td>------------</td>
<td>------------------------</td>
<td>------------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-----</td>
</tr>
<tr>
<td>0x44108</td>
<td>AXI_INI3_FN_MOD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x4410C-0x450FC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x45100</td>
<td>AXI_INI4_READ_QOS</td>
<td>AR_QOS</td>
<td>[3:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x45104</td>
<td>AXI_INI4_WRITE_QOS</td>
<td>AW_QOS</td>
<td>[3:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x45108</td>
<td>AXI_INI4_FN_MOD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x4510C-0x460FC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x46100</td>
<td>AXI_INI5_READ_QOS</td>
<td>AR_QOS</td>
<td>[3:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x46104</td>
<td>AXI_INI5_WRITE_QOS</td>
<td>AW_QOS</td>
<td>[3:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x46108</td>
<td>AXI_INI5_FN_MOD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x4610C-0x470FC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x47100</td>
<td>AXI_INI6_READ_QOS</td>
<td>AR_QOS</td>
<td>[3:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 6. AXI interconnect register map and reset values (continued)
Refer to Section 2.3 on page 129 for the register boundary addresses.
2.3 Memory organization

2.3.1 Introduction

Program memory, data memory, registers and I/O ports are organized within the same linear 4-Gbyte address space.

The bytes are coded in memory in Little Endian format. The lowest numbered byte in a word is considered the word’s least significant byte and the highest numbered byte the most significant.

The addressable memory space is divided into eight main blocks, of 512 Mbytes each.
2.3.2 Memory map and register boundary addresses

### Table 7. Memory map and default device memory area attributes

<table>
<thead>
<tr>
<th>Region</th>
<th>Boundary address</th>
<th>Arm® Cortex®-M7 Type</th>
<th>Attribute(s)</th>
<th>Execute never</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>External Devices</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td>0x0D0000000 - 0xDFFFFFFF</td>
<td>FMC SDRAM Bank2 (or Reserved in case of FMC remap)</td>
<td>-</td>
<td>Yes</td>
</tr>
<tr>
<td>Reserved</td>
<td>0x0C8000000 - 0xC7FFFFFFF</td>
<td>FMC SDRAM Bank1 (or remap of FMC NOR/PSRAM/SRAM 4 Bank1)</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td>0x0C4000000 - 0xC7FFFFFFF</td>
<td>FMC SDRAM Bank1 (or remap of FMC NOR/PSRAM/SRAM 3 Bank1)</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>FMC SDRAM Bank1</td>
<td>0x0C0000000 - 0xC3FFFFFFF</td>
<td>FMC SDRAM Bank1 (or remap of FMC NOR/PSRAM/SRAM 2 Bank1)</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td>0xA0000000 - 0xBFFFFFFF</td>
<td>Reserved</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>QUADSPI</td>
<td>0x90000000 - 0x9FFFFFFF</td>
<td></td>
<td>Write-through cache attribute</td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td>0x80000000 - 0x8FFFFFFF</td>
<td>FMC NAND Flash memory</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Reserved (or remap of FMC SDRAM Bank2)</td>
<td>0x70000000 - 0x7FFFFFFF</td>
<td></td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>FMC NOR/PSRAM/SRAM 4 Bank1 (or remap of FMC SDRAM Bank1)</td>
<td>0x6C000000 - 0x6FFFFFFF</td>
<td></td>
<td>Write-back, write allocate cache attribute</td>
<td>No</td>
</tr>
<tr>
<td>FMC NOR/PSRAM/SRAM 3 Bank1 (or remap of FMC SDRAM Bank1)</td>
<td>0x68000000 - 0x6BFFFFFFF</td>
<td></td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>FMC NOR/PSRAM/SRAM 2 Bank1 (or remap of FMC SDRAM Bank1)</td>
<td>0x64000000 - 0x67FFFFFFF</td>
<td></td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>FMC NOR/PSRAM/SRAM 1 Bank1 (or remap of FMC SDRAM Bank1)</td>
<td>0x60000000 - 0x63FFFFFFF</td>
<td></td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Peripherals</td>
<td>0x400000000 - 0x5FFFFFFF</td>
<td>Peripherals (refer to Table 8: Register boundary addresses)</td>
<td>Device</td>
<td>Yes</td>
</tr>
</tbody>
</table>

130/3353  RM0433 Rev 8
<table>
<thead>
<tr>
<th>Region</th>
<th>Boundary address</th>
<th>Arm® Cortex®-M7 Type</th>
<th>Attribute</th>
<th>Execute never</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>RAM</strong></td>
<td>0x38801000 - 0x3FFFFFFF</td>
<td>Reserved</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x38800000 - 0x38800FFF</td>
<td>Backup SRAM</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x38010000 - 0x387FFFFF</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x38000000 - 0x3800FFFF</td>
<td>SRAM4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x30048000 - 0x30047FFFFF</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x30040000 - 0x30047FFFFF</td>
<td>SRAM3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x30020000 - 0x3003FFFFF</td>
<td>SRAM2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x30000000 - 0x3001FFFFF</td>
<td>SRAM1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x24080000 - 0x2FFFFF</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x24000000 - 0x2407FFFFF</td>
<td>AXI SRAM</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x20000000 - 0x23FFFFF</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x20000000 - 0x2001FFFFF</td>
<td>DTCM</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Code</strong></td>
<td>0x1FF20000 - 0x1F0FFFF</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bank 1: 0x1FF00000 - 0x1FF1FFFF</td>
<td>System memory</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bank 2: 0x1FF40000 - 0x1FF5FFFF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x08200000 - 0x1FFFFF</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x08100000 - 0x081FFFFF</td>
<td>Flash memory bank 2(1)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x08000000 - 0x080FFFFF</td>
<td>Flash memory bank 1(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x00010000 - 0x07FFFFF</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x00000000 - 0x0000FFFFF</td>
<td>ITCM</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Flash memory bank 2 boundary is limited to 0x08100000 - 0x081FFFFF on STM32H742xG/STM32H743xG. It is reserved on STM32H750xB.

2. Flash memory bank 1 boundary is limited to 0x08000000 - 0x0807FFFFF and 0x08000000 - 0x0801FFFFF on STM32H742xG/STM32H743xG and STM32H750xB boundary, respectively.
All the memory map areas that are not allocated to on-chip memories and peripherals are considered “Reserved”. For the detailed mapping of available memory and register areas, refer to the following table.

The following table gives the boundary addresses of the peripherals available in the devices.

<table>
<thead>
<tr>
<th>Boundary address</th>
<th>Peripheral</th>
<th>Bus</th>
<th>Register map</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x58027000 - 0x580273FF</td>
<td>RAMECC3</td>
<td></td>
<td>Section 3.4: RAMECC registers</td>
</tr>
<tr>
<td>0x58026400 - 0x580267FF</td>
<td>HSEM</td>
<td></td>
<td>Section 10.4: HSEM registers</td>
</tr>
<tr>
<td>0x58026000 - 0x580263FF</td>
<td>ADC3</td>
<td></td>
<td>Section 25.7: ADC common registers</td>
</tr>
<tr>
<td>0x58025800 - 0x58025BFF</td>
<td>DMAMUX2</td>
<td></td>
<td>Section 17.6: DMAMUX registers</td>
</tr>
<tr>
<td>0x58024C00 - 0x58024FFF</td>
<td>CRC</td>
<td>AHB4</td>
<td>Section 21.4: CRC registers</td>
</tr>
<tr>
<td>0x58024800 - 0x58024BFF</td>
<td>PWR</td>
<td>(D3)</td>
<td>Section 6.8: PWR register description</td>
</tr>
<tr>
<td>0x58024400 - 0x580247FF</td>
<td>RCC</td>
<td></td>
<td>Section 8.7: RCC register description</td>
</tr>
<tr>
<td>0x58022800 - 0x58022BFF</td>
<td>GPIOK</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58022400 - 0x580227FF</td>
<td>GPIOJ</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58022000 - 0x580223FF</td>
<td>GPIOI</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58021C00 - 0x58021FFF</td>
<td>GPIOH</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58021800 - 0x58021BFF</td>
<td>GPIOG</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58021400 - 0x580217FF</td>
<td>GPIOF</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58021000 - 0x580213FF</td>
<td>GPIOE</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58020C00 - 0x58020FFF</td>
<td>GPIOD</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58020800 - 0x58020BFF</td>
<td>GPIOC</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58020400 - 0x580207FF</td>
<td>GPIOB</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
<tr>
<td>0x58020000 - 0x580203FF</td>
<td>GPIOA</td>
<td></td>
<td>Section 11.4: GPIO registers</td>
</tr>
</tbody>
</table>
### Table 8. Register boundary addresses (continued)

<table>
<thead>
<tr>
<th>Boundary address</th>
<th>Peripheral</th>
<th>Bus</th>
<th>Register map</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x58005800 - 0x58006BFF</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0x58005400 - 0x580057FF</td>
<td>SAI4</td>
<td></td>
<td>Section 51.6: SAI registers</td>
</tr>
<tr>
<td>0x58004C00 - 0x58004FFFF</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0x58004800 - 0x58004BFF</td>
<td>IWDG1</td>
<td></td>
<td>Section 45.4: IWDG registers</td>
</tr>
<tr>
<td>0x58004000 - 0x580043FF</td>
<td>RTC &amp; BKP registers</td>
<td></td>
<td>Section 46.6: RTC registers</td>
</tr>
<tr>
<td>0x58003C00 - 0x58003FFFF</td>
<td>VREF</td>
<td></td>
<td>Section 27.3: VREFBUF registers</td>
</tr>
<tr>
<td>0x58003800 - 0x58003BFF</td>
<td>COMP1 - COMP2</td>
<td></td>
<td>Section 28.7: COMP registers</td>
</tr>
<tr>
<td>0x58003000 - 0x580033FF</td>
<td>LPTIM5</td>
<td></td>
<td>Section 43.7: LPTIM registers</td>
</tr>
<tr>
<td>0x58002C00 - 0x58002FFFF</td>
<td>LPTIM4</td>
<td></td>
<td>Section 43.7: LPTIM registers</td>
</tr>
<tr>
<td>0x58002800 - 0x58002BFF</td>
<td>LPTIM3</td>
<td></td>
<td>Section 43.7: LPTIM registers</td>
</tr>
<tr>
<td>0x58002400 - 0x580027FF</td>
<td>LPTIM2</td>
<td></td>
<td>Section 43.7: LPTIM registers</td>
</tr>
<tr>
<td>0x58001C00 - 0x58001FFFF</td>
<td>I2C4</td>
<td></td>
<td>Section 47.7: I2C registers</td>
</tr>
<tr>
<td>0x58001400 - 0x580017FF</td>
<td>SPI6</td>
<td></td>
<td>Section 50.11: SPI/12S registers</td>
</tr>
<tr>
<td>0x58000C00 - 0x58000FFFF</td>
<td>LPUART1</td>
<td></td>
<td>Section 49.7: LPUART registers</td>
</tr>
<tr>
<td>0x58000400 - 0x580007FF</td>
<td>SYSCFG</td>
<td></td>
<td>Section 12.3: SYSCFG registers</td>
</tr>
<tr>
<td>0x58000000 - 0x580003FF</td>
<td>EXTI</td>
<td></td>
<td>Section 20.6: EXTI registers</td>
</tr>
<tr>
<td>0x52009000 - 0x520093FF</td>
<td>RAMECC1</td>
<td></td>
<td>Section 3.4: RAMECC registers</td>
</tr>
<tr>
<td>0x52008000 - 0x52008FFFF</td>
<td>Delay Block SDMMC1</td>
<td></td>
<td>Section 24.4: DLYB registers</td>
</tr>
<tr>
<td>0x52007000 - 0x52007FFFF</td>
<td>SDMMC1</td>
<td></td>
<td>Section 55.10: SDMMC registers</td>
</tr>
<tr>
<td>0x52006000 - 0x52006FFFF</td>
<td>Delay Block QUADSPI</td>
<td></td>
<td>Section 24.4: DLYB registers</td>
</tr>
<tr>
<td>0x52005000 - 0x52005FFFF</td>
<td>QUADSPI control reg-</td>
<td></td>
<td>Section 23.5: QUADSPI registers</td>
</tr>
<tr>
<td>0x52004000 - 0x52004FFFF</td>
<td>FMC control registers</td>
<td></td>
<td>Section 22.7.6: NOR/PSRAM controller registers,</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Section 22.8.7: NAND flash controller registers,</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Section 22.9.5: SDRAM controller registers</td>
</tr>
<tr>
<td>0x52003000 - 0x52003FFFF</td>
<td>JPEG</td>
<td></td>
<td>Section 33.5: JPEG codec registers</td>
</tr>
<tr>
<td>0x52002000 - 0x52002FFFF</td>
<td>Flash interface regi-</td>
<td></td>
<td>Section 4.9: FLASH registers</td>
</tr>
<tr>
<td>0x52001000 - 0x52001FFFF</td>
<td>Chrom-Art (DMA2D)</td>
<td></td>
<td>Section 18.5: DMA2D registers</td>
</tr>
<tr>
<td>0x52000000 - 0x52000FFFF</td>
<td>MDMA</td>
<td></td>
<td>Section 14.5: MDMA registers</td>
</tr>
<tr>
<td>0x51000000 - 0x510FFFFF</td>
<td>GPV</td>
<td></td>
<td>Section 2.2: AXI interconnect matrix (AXIM)</td>
</tr>
<tr>
<td>0x50003000 - 0x50003FFFF</td>
<td>WWGD1</td>
<td></td>
<td>Section 44.5: WWGD registers</td>
</tr>
<tr>
<td>0x50001000 - 0x50001FFFF</td>
<td>LTDC</td>
<td></td>
<td>Section 32.7: LTDC registers</td>
</tr>
<tr>
<td>0x50000000 - 0x50000FFFF</td>
<td>Reserved</td>
<td></td>
<td>Section 3.4: RAMECC registers</td>
</tr>
<tr>
<td>0x48023000 - 0x480233FF</td>
<td>RAMECC2</td>
<td></td>
<td>Section 3.4: RAMECC registers</td>
</tr>
</tbody>
</table>
Table 8. Register boundary addresses\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Boundary address</th>
<th>Peripheral</th>
<th>Bus</th>
<th>Register map</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x48022800 - 0x48022BFF</td>
<td>Delay Block SDMMC2</td>
<td>AHB2 (D2)</td>
<td>Section 24.4: DLYB registers</td>
</tr>
<tr>
<td>0x48022400 - 0x480227FF</td>
<td>SDMMC2</td>
<td></td>
<td>Section 55.10: SDMMC registers</td>
</tr>
<tr>
<td>0x48021800 - 0x48021BFF</td>
<td>RNG</td>
<td></td>
<td>Section 34.7: RNG registers</td>
</tr>
<tr>
<td>0x48021400 - 0x480217FF</td>
<td>HASH</td>
<td></td>
<td>Section 36.7: HASH registers</td>
</tr>
<tr>
<td>0x48021000 - 0x480213FF</td>
<td>CRYPTO</td>
<td></td>
<td>Section 35.7: CRYP registers</td>
</tr>
<tr>
<td>0x48020000 - 0x480203FF</td>
<td>DCMI</td>
<td></td>
<td>Section 31.5: DCMI registers</td>
</tr>
<tr>
<td>0x40080000 - 0x400BFFFF</td>
<td>USB2 OTG_FS</td>
<td></td>
<td>Section 57.14: OTG_HS registers</td>
</tr>
<tr>
<td>0x40040000 - 0x4007FFFF</td>
<td>USB1 OTG_HS</td>
<td></td>
<td>Section 57.14: OTG_HS registers</td>
</tr>
<tr>
<td>0x40028000 - 0x400293FF</td>
<td>ETHERNET MAC</td>
<td></td>
<td>Section 58.11: Ethernet registers</td>
</tr>
<tr>
<td>0x40024400 - 0x400247FF</td>
<td>Reserved</td>
<td>AHB1 (D2)</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x40022000 - 0x400223FF</td>
<td>ADC1 - ADC2</td>
<td></td>
<td>Section 25.7: ADC common registers</td>
</tr>
<tr>
<td>0x40020800 - 0x40020BFF</td>
<td>DMAMUX1</td>
<td></td>
<td>Section 17.6: DMAMUX registers</td>
</tr>
<tr>
<td>0x40020400 - 0x400207FF</td>
<td>DMA2</td>
<td></td>
<td>Section 15.5: DMA registers</td>
</tr>
<tr>
<td>0x40020000 - 0x400203FF</td>
<td>DMA1</td>
<td></td>
<td>Section 15.5: DMA registers</td>
</tr>
<tr>
<td>0x40017400 - 0x400177FF</td>
<td>HRTIM</td>
<td></td>
<td>Section 37.5: HRTIM registers</td>
</tr>
<tr>
<td>0x40016000 - 0x400163FF</td>
<td>SAI3</td>
<td>APB2 (D2)</td>
<td>Section 30.7: DFSDM channel y registers (y=0..7), Section 30.8: DFSDM filter x module registers (x=0..3)</td>
</tr>
<tr>
<td>0x40015C00 - 0x40015FFF</td>
<td>SAI2</td>
<td></td>
<td>Section 51.6: SAI registers</td>
</tr>
<tr>
<td>0x40015800 - 0x40015BFF</td>
<td>SAI1</td>
<td></td>
<td>Section 51.6: SAI registers</td>
</tr>
<tr>
<td>0x40015000 - 0x400153FF</td>
<td>SPI5</td>
<td></td>
<td>Section 50.11: SPI/I2S registers</td>
</tr>
<tr>
<td>0x40014800 - 0x40014BFF</td>
<td>TIM17</td>
<td></td>
<td>Section 41.6: TIM16/TIM17 registers</td>
</tr>
<tr>
<td>0x40014400 - 0x400147FF</td>
<td>TIM16</td>
<td></td>
<td>Section 41.6: TIM16/TIM17 registers</td>
</tr>
<tr>
<td>0x40014000 - 0x400143FF</td>
<td>TIM15</td>
<td></td>
<td>Section 41.5: TIM15 registers</td>
</tr>
<tr>
<td>0x40013400 - 0x400137FF</td>
<td>SPI4</td>
<td></td>
<td>Section 50.11: SPI/I2S registers</td>
</tr>
<tr>
<td>0x40013000 - 0x400133FF</td>
<td>SPI1 / I2S1</td>
<td></td>
<td>Section 50.11: SPI/I2S registers</td>
</tr>
<tr>
<td>0x40011400 - 0x400117FF</td>
<td>USART6</td>
<td></td>
<td>Section 48.8: USART registers</td>
</tr>
<tr>
<td>0x40011000 - 0x400113FF</td>
<td>USART1</td>
<td></td>
<td>Section 48.8: USART registers</td>
</tr>
<tr>
<td>0x40010400 - 0x400107FF</td>
<td>TIM8</td>
<td></td>
<td>Section 38.4: TIM1/TIM8 registers</td>
</tr>
<tr>
<td>0x40010000 - 0x400103FF</td>
<td>TIM1</td>
<td></td>
<td>Section 38.4: TIM1/TIM8 registers</td>
</tr>
</tbody>
</table>
### Table 8. Register boundary addresses (continued)

<table>
<thead>
<tr>
<th>Boundary address</th>
<th>Peripheral</th>
<th>Bus</th>
<th>Register map</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x4000A400 - 0x4000A7FF</td>
<td>FDCAN2</td>
<td>APB1</td>
<td>Section 56.5: FDCAN registers</td>
</tr>
<tr>
<td>0x4000A000 - 0x4000A3FF</td>
<td>FDCAN1</td>
<td></td>
<td>Section 56.5: FDCAN registers</td>
</tr>
<tr>
<td>0x40009400 - 0x400097FF</td>
<td>MDIOS</td>
<td></td>
<td>Section 54.4: MDIOS registers</td>
</tr>
<tr>
<td>0x40009000 - 0x400093FF</td>
<td>OPAMP</td>
<td></td>
<td>Section 29.6: OPAMP registers</td>
</tr>
<tr>
<td>0x40008800 - 0x40008BFF</td>
<td>SWPMI</td>
<td></td>
<td>Section 53.6: SWPMI registers</td>
</tr>
<tr>
<td>0x40008400 - 0x400087FF</td>
<td>CRS</td>
<td></td>
<td>Section 9.8: CRS registers</td>
</tr>
<tr>
<td>0x400077A0 - 0x40007AFF</td>
<td>UART8</td>
<td></td>
<td>Section 48.8: USART registers</td>
</tr>
<tr>
<td>0x40007400 - 0x400077FF</td>
<td>DAC1</td>
<td></td>
<td>Section 26.7: DAC registers</td>
</tr>
<tr>
<td>0x40006C00 - 0x40006FFF</td>
<td>HDMI-CEC</td>
<td></td>
<td>Section 59.7: HDMI-CEC registers</td>
</tr>
<tr>
<td>0x40005C00 - 0x40005FFF</td>
<td>I2C3</td>
<td></td>
<td>Section 47.7: I2C registers</td>
</tr>
<tr>
<td>0x40005800 - 0x40005BFF</td>
<td>I2C2</td>
<td></td>
<td>Section 47.7: I2C registers</td>
</tr>
<tr>
<td>0x40005400 - 0x400057FF</td>
<td>I2C1</td>
<td></td>
<td>Section 47.7: I2C registers</td>
</tr>
<tr>
<td>0x40005000 - 0x400053FF</td>
<td>UART5</td>
<td></td>
<td>Section 48.8: USART registers</td>
</tr>
<tr>
<td>0x40004C00 - 0x40004AFF</td>
<td>UART4</td>
<td></td>
<td>Section 48.8: USART registers</td>
</tr>
<tr>
<td>0x40004800 - 0x40004BFF</td>
<td>USART3</td>
<td></td>
<td>Section 48.8: USART registers</td>
</tr>
<tr>
<td>0x40004400 - 0x400047FF</td>
<td>USART2</td>
<td></td>
<td>Section 48.8: USART registers</td>
</tr>
<tr>
<td>0x40004000 - 0x400043FF</td>
<td>SPIF1</td>
<td></td>
<td>Section 52.5: SPIF1 interface registers</td>
</tr>
<tr>
<td>0x40003C00 - 0x40003FFF</td>
<td>SPI3 / SPI2</td>
<td></td>
<td>Section 50.11: SPI/12S registers</td>
</tr>
<tr>
<td>0x40003800 - 0x40003BFF</td>
<td>SPI2 / SPI1</td>
<td></td>
<td>Section 50.11: SPI/12S registers</td>
</tr>
<tr>
<td>0x40002B00 - 0x40002E00</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0x40002400 - 0x400027FF</td>
<td>LPTIM1</td>
<td></td>
<td>Section 43.7: LPTIM registers</td>
</tr>
<tr>
<td>0x40002000 - 0x400023FF</td>
<td>TIM14</td>
<td></td>
<td>Section 39.4: TIM2/TIM3/TIM4/TIM5 registers</td>
</tr>
<tr>
<td>0x40001C00 - 0x40001FFF</td>
<td>TIM13</td>
<td></td>
<td>Section 39.4: TIM2/TIM3/TIM4/TIM5 registers</td>
</tr>
<tr>
<td>0x40001800 - 0x40001BFF</td>
<td>TIM12</td>
<td></td>
<td>Section 39.4: TIM2/TIM3/TIM4/TIM5 registers</td>
</tr>
<tr>
<td>0x40001400 - 0x400017FF</td>
<td>TIM7</td>
<td></td>
<td>Section 42.4: TIM6/TIM7 registers</td>
</tr>
<tr>
<td>0x40001000 - 0x400013FF</td>
<td>TIM6</td>
<td></td>
<td>Section 42.4: TIM6/TIM7 registers</td>
</tr>
<tr>
<td>0x40000C00 - 0x40000FFF</td>
<td>TIM5</td>
<td></td>
<td>Section 39.4: TIM2/TIM3/TIM4/TIM5 registers</td>
</tr>
<tr>
<td>0x40000800 - 0x40000BFF</td>
<td>TIM4</td>
<td></td>
<td>Section 39.4: TIM2/TIM3/TIM4/TIM5 registers</td>
</tr>
<tr>
<td>0x40000400 - 0x400007FF</td>
<td>TIM3</td>
<td></td>
<td>Section 39.4: TIM2/TIM3/TIM4/TIM5 registers</td>
</tr>
<tr>
<td>0x40000000 - 0x400003FF</td>
<td>TIM2</td>
<td></td>
<td>Section 39.4: TIM2/TIM3/TIM4/TIM5 registers</td>
</tr>
</tbody>
</table>

1. Accessing a reserved area results in a bus error. Accessing undefined memory space in a peripheral returns zeros.
2.4 Embedded SRAM

The STM32H742xx, STM32H743/53xx and STM32H750xB devices feature:

- Up to 864 Kbytes of System SRAM
- 128 Kbytes of data TCM RAM
- 64 Kbytes of instruction TCM RAM
- 4 Kbytes of backup SRAM

The embedded system SRAM is divided into up to five blocks over the three power domains:

- **D1 domain, AXI SRAM:**
  - AXI SRAM is mapped at address 0x2400 0000 and accessible by all system masters except BDMA through D1 domain AXI bus matrix. AXI SRAM can be used for application data which are not allocated in DTCM RAM or reserved for graphic objects (such as frame buffers)

- **D2 domain, AHB SRAM:**
  - AHB SRAM1 is mapped at address 0x3000 0000 and accessible by all system masters except BDMA through D2 domain AHB matrix. AHB SRAM1 can be used as DMA buffers to store peripheral input/output data in D2 domain.
  - AHB SRAM2 is mapped at address 0x3002 0000 and accessible by all system masters except BDMA through D2 domain AHB matrix. AHB SRAM2 can be used as DMA buffers to store peripheral input/output data in D2 domain.
  - AHB SRAM3 is mapped at address 0x3004 0000 and accessible by all system masters except BDMA through D2 domain AHB matrix. AHB SRAM3 can be used as buffers to store peripheral input/output data for Ethernet and USB.

- **D3 domain, AHB SRAM:**
  - AHB SRAM4 is mapped at address 0x3800 0000 and accessible by most of system masters through D3 domain AHB matrix. AHB SRAM4 can be used as BDMA buffers to store peripheral input/output data in D3 domain. It can also be used to retain some application data when D1 and D2 domain enter DStandby mode.

The system AHB SRAM can be accessed as bytes, half-words (16-bit units) or words (32-bit units), while the system AXI SRAM can be accessed as bytes, half-words, words or double-words (64-bit units). These memories can be addressed at maximum system clock frequency without wait state.

The AHB masters can read/write-access an SRAM section concurrently with the Ethernet MAC or the USB OTG HS peripheral accessing another SRAM section. For example, the Ethernet MAC accesses the SRAM2 while the CPU accesses the SRAM1, concurrently.

The TCM SRAMs are dedicated to the Cortex®-M7:

- **DTCM-RAM** on TCM interface is mapped at the address 0x2000 0000 and accessible by Cortex®-M7, and by MDMA through AHBS slave bus of the Cortex®-M7 CPU. The DTCM-RAM can be used as read-write segment to host critical real-time data (such as stack and heap) for application running on Cortex®-M7 CPU.

- **ITCM-RAM** on TCM interface mapped at the address 0x0000 0000 and accessible by Cortex®-M7 and by MDMA through AHBS slave bus of the Cortex®-M7 CPU. The ITCM-RAM can be used to host code for time-critical routines (such as interrupt handlers) that requires deterministic execution.
The backup RAM is mapped at the address 0x3880 0000 and is accessible by most of the system masters through D3 domain's AHB matrix. With a battery connected to the VBAT pin, the backup SRAM can be used to retain data during low-power mode (Standby and VBAT mode).

**Error code correction (ECC)**

SRAM data are protected by ECC:

- 7 ECC bits are added per 32-bit word.
- 8 ECC bits are added per 64-bit word for AXI-SRAM and ITCM-RAM.

The ECC mechanism is based on the SECDED algorithm. It supports single-error correction and double-error detection.

When an incomplete word is written to an internal SRAM and a reset occurs, the last incomplete word is not really written. This is due to the ECC behavior. To ensure that an incomplete word is written to SRAM, write an additional dummy incomplete word to the same RAM at a different address before issuing a reset.

### 2.5 Flash memory overview

The Flash memory interface manages CPU AXI accesses to the Flash memory. It implements the erase and program Flash memory operations and the read and write protection mechanisms.

The Flash memory is organized as follows:

- Two main memory block divided into sectors.
- An information block:
  - System memory from which the device boots in System memory boot mode
  - Option bytes to configure read and write protection, BOR level, watchdog software/hardware and reset when the device is in Standby or Stop mode.

Refer to *Section 4: Embedded flash memory (FLASH)* for more details.

### 2.6 Boot configuration

In the STM32H742, STM32H743/753 and STM32H750, two different boot areas can be selected through the BOOT pin and the boot base address programmed in the BOOT_ADD0 and BOOT_ADD1 option bytes as shown in the *Table 9.*
The values on the BOOT pin are latched on the 4th rising edge of SYSCLK after reset release. It is up to the user to set the BOOT pin after reset.

The BOOT pin is also re-sampled when the device exits the Standby mode. Consequently, they must be kept in the required Boot mode configuration when the device is in the Standby mode.

After startup delay, the selection of the boot area is done before releasing the processor reset.

The BOOT_ADD0 and BOOT_ADD1 address option bytes allows to program any boot memory address from 0x0000 0000 to 0x3FFF 0000 which includes:

- All Flash address space
- All RAM address space: ITCM, DTCM RAMs and SRAMs
- The TCM-RAM

The BOOT_ADD0 / BOOT_ADD1 option bytes can be modified after reset in order to boot from any other boot address after next reset.

If the programmed boot memory address is out of the memory mapped area or a reserved area, the default boot fetch address is programmed as follows:

- Boot address 0: FLASH at 0x0800 0000
- Boot address 1: ITCM-RAM at 0x0000 0000

When the Flash level 2 protection is enabled, only boot from Flash memory is available. If the boot address already programmed in the BOOT_ADD0 / BOOT_ADD1 option bytes is out of the memory range or belongs to the RAM address range, the default fetch will be forced from Flash memory at address 0x0800 0000.

**Embedded bootloader**

The embedded bootloader code is located in system memory. It is programmed by ST during production. It is used to reprogram the Flash memory using one of the following serial interfaces:

- USART1 on PA9/PA10 and PB14/PB15 pins, USART2 on PA3/PA2 pins, and USART3 on PB10/PB11 pins.
- I2C1 on PB6/PB9 pins, I2C2 on PF0/PF1 pins, and I2C3 on PA8/PC9 pins.
- USB OTG FS in Device mode (DFU) on PA11/PA12 pins
For additional information, refer to the application note AN2606.
3 RAM ECC monitoring (RAMECC)

3.1 Introduction

The STM32H742, STM32H743/753 and STM32H750 devices feature a RAM ECC monitoring unit (RAMECC). It provides a mean for application software to verify ECC status and execute service routines when an error occurs.

Note: For further information on STM32 RAMECC usage, refer to application note AN5342 “Error correction code (ECC) management for internal memories protection on STM32H7 Series” available from www.st.com.

3.2 RAMECC main features

SRAM data are protected by ECC. The ECC mechanism is based on the SECDED algorithm. It supports single- and double-error detection, as well as single-error correction:

- 7 ECC bits are added per 32-bit word.
- 8 ECC bits are added per 64-bit word for AXI-SRAM and ITCM-RAM.

RAM data word integrity is checked at each memory read access, or partial RAM word write operation. Two cycles are required to perform a partial RAM word write (read-modify-write).

The RAMECC monitoring unit includes the following features:

- RAM ECC monitoring per domain
- RAM failing address/data identification

3.3 RAMECC functional description

3.3.1 RAMECC block diagram

An ECC controller is associated to each RAM area. It performs the following functions:

- ECC encoding: ECC code computation and storage.
- ECC decoding: RAM data word loading and ECC code decoding to detect errors
- Error detection: single- and double-error detection
- Error correction: single-error correction.

Note: All the RAM ECC controllers are always enabled.

Figure 3 describes the implementation of RAM ECC controllers.
A dedicated RAM ECC monitoring area is defined for each domain (see Section 3.3.3: RAMECC monitor mapping. The RAMECC allows the collection of ECC diagnostic events from each RAM ECC controller and provides a mean for the CPU to verify the ECC status. Figure 4 shows the connection schematic between the RAM ECC controller and the RAMECC monitoring unit.

Figure 3. RAM ECC controller implementation schematic

Figure 4. Connection between RAM ECC controller and RAMECC monitoring unit
3.3.2 RAMECC internal signals

*Table 10* gives the list of the internal signals that control the RAMECC unit.

<table>
<thead>
<tr>
<th>Internal signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ramecc_hclk</td>
<td>Input</td>
<td>AHB clock</td>
</tr>
<tr>
<td>ecc_diag_evtx</td>
<td>Input</td>
<td>ECC diagnostic event generated by RAMx ECC controller x</td>
</tr>
<tr>
<td>ramecc_it</td>
<td>Output</td>
<td>Interrupt generated by the RAMECC monitoring unit when an ECC error is detected.</td>
</tr>
</tbody>
</table>

3.3.3 RAMECC monitor mapping

STM32H742, STM32H743/753 and STM32H750 devices features three RAMECC monitoring units (one per domain). The inputs from the ECC controllers are mapped as described in *Table 11*. The RAM ECC event monitoring status and configuration registers are described in Section 3.4: RAMECC registers.

<table>
<thead>
<tr>
<th>RAMECC units</th>
<th>Monitor number</th>
<th>SRAM ECC event monitoring status and configuration registers</th>
<th>Size in Kbytes</th>
<th>Address Offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>D1 domain RAMECC unit</td>
<td>1</td>
<td>AXI SRAM ECC monitoring unit</td>
<td>512</td>
<td>0x20</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>ITCM-RAM ECC monitoring unit</td>
<td>64</td>
<td>0x40</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>DTCM-RAM ECC monitoring unit</td>
<td>D0TCM 64</td>
<td>0x60</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>D1TCM 64</td>
<td>0x80</td>
<td></td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>ETM RAM ECC monitoring unit</td>
<td>4</td>
<td>0xA0</td>
</tr>
<tr>
<td>D2 domain RAMECC unit</td>
<td>1</td>
<td>SRAM1 ECC monitoring unit</td>
<td>SRAM1_0 64</td>
<td>0x20</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>SRAM1_1 64</td>
<td>0x40</td>
<td></td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>SRAM2 ECC monitoring unit</td>
<td>SRAM2_0 64</td>
<td>0x60</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>SRAM2_1 64</td>
<td>0x80</td>
<td></td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>SRAM3 ECC monitoring unit</td>
<td>32</td>
<td>0xA0</td>
</tr>
<tr>
<td>D3 domain RAMECC unit</td>
<td>1</td>
<td>SRAM4 ECC monitoring unit</td>
<td>64</td>
<td>0x20</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>Backup RAM ECC monitoring unit</td>
<td>4</td>
<td>0x40</td>
</tr>
</tbody>
</table>
### 3.4 RAMECC registers

RAM ECC registers can be accessed only in 32-bit (word) mode. Byte and half-word formats are not allowed.

#### 3.4.1 RAMECC interrupt enable register (RAMECC_IER)

Address offset: 0x00

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:4</th>
<th>GECCDEBWIE</th>
<th>Global ECC double error on byte write (BW) interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>When GECCDEBWIE bit is set to 1, an interrupt is generated when an ECC double detection error occurs during a byte write operation to RAM (incomplete word write).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: no interrupt generated when an ECC double detection error occurs on byte write</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: interrupt generated if an ECC double detection error occurs on byte write</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 2</th>
<th>GECCDEIE</th>
<th>Global ECC double error interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>When GECCDEIE bit is set to 1, an interrupt is generated when an ECC double detection error occurs during a read operation from RAM.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: no interrupt generated when an ECC double detection error occurs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: interrupt generated if an ECC double detection error occurs</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 1</th>
<th>GECCSEIE</th>
<th>Global ECC single error interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>When GECCSEIE bit is set to 1, an interrupt is generated when an ECC single error occurs during a read operation from RAM.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: no interrupt generated when an ECC single error occurs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: interrupt generated when an ECC single error occurs</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 0</th>
<th>GIE</th>
<th>Global interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>When GIE bit is set to 1, an interrupt is generated when an enabled global ECC error (GECCDEBWIE, GECCDEIE or GECCSEIE) occurs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: no interrupt generated when an ECC error occurs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: interrupt generated when an ECC error occurs</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Res.</td>
</tr>
<tr>
<td>30</td>
<td>Res.</td>
</tr>
<tr>
<td>29</td>
<td>Res.</td>
</tr>
<tr>
<td>28</td>
<td>Res.</td>
</tr>
<tr>
<td>27</td>
<td>Res.</td>
</tr>
<tr>
<td>26</td>
<td>Res.</td>
</tr>
<tr>
<td>25</td>
<td>Res.</td>
</tr>
<tr>
<td>24</td>
<td>Res.</td>
</tr>
<tr>
<td>23</td>
<td>Res.</td>
</tr>
<tr>
<td>22</td>
<td>Res.</td>
</tr>
<tr>
<td>21</td>
<td>Res.</td>
</tr>
<tr>
<td>20</td>
<td>Res.</td>
</tr>
<tr>
<td>19</td>
<td>Res.</td>
</tr>
<tr>
<td>18</td>
<td>Res.</td>
</tr>
<tr>
<td>17</td>
<td>Res.</td>
</tr>
<tr>
<td>16</td>
<td>Res.</td>
</tr>
<tr>
<td>15</td>
<td>0</td>
</tr>
<tr>
<td>14</td>
<td>0</td>
</tr>
<tr>
<td>13</td>
<td>0</td>
</tr>
<tr>
<td>12</td>
<td>0</td>
</tr>
<tr>
<td>11</td>
<td>0</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
</tr>
<tr>
<td>9</td>
<td>0</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.
3.4.2 RAMECC monitor x configuration register (RAMECC_MxCR)

Address offset: 0x20 * x
Reset value: 0x0000 0000

x is the ECC monitoring unit number

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:6 Reserved, must be kept at reset value.

Bit 5 ECCLELEN: ECC error latching enable

When ECCLELEN bit is set to 1, if an ECC error occurs (both for single error correction or double detection) during a read operation, the context (address, data and ECC code) that generated the error are latched to their respective registers.

0: no error context preserved when an ECC error occurs
1: error context preserved when an ECC error occurs

Bit 4 ECCDEBWIE: ECC double error on byte write (BW) interrupt enable

When ECCDEBWIE bit is set to 1, monitor x generates an interrupt when an ECC double detection error occurs during a byte write operation to RAM.

0: no interrupt generated when an ECC double detection error occurs on byte write
1: interrupt generated if an ECC double detection error occurs on byte write

Bit 3 ECCDEIE: ECC double error interrupt enable

When ECCDEIE bit is set to 1, monitor x generates an interrupt when an ECC double detection error occurs during a read operation from RAM.

0: no interrupt generated when an ECC double detection error occurs
1: interrupt generated if an ECC double detection error occurs

Bit 2 ECCSEIE: ECC single error interrupt enable

When ECCSEIE bit is set to 1, monitor x generates an interrupt when an ECC single error occurs during a read operation from RAM.

0: no interrupt generated when an ECC single error occurs
1: interrupt generated when an ECC single error occurs

Bits 1:0 Reserved, must be kept at reset value.

3.4.3 RAMECC monitor x status register (RAMECC_MxSR)

Address offset: 0x24 + 0x20 * (x - 1), (x= ECC monitoring unit number)
Reset value: 0x0000 0000
3.4.4 RAMECC monitor x failing address register (RAMECC_MxFAR)

Address offset: 0x28 + 0x20 * (x-1), (x= ECC monitoring unit number)
Reset value: 0x0000 0000

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 **DEBWDF:** ECC double error on byte write (BW) detected flag
This bit is set by hardware. It is cleared by software by writing a 0
0: no error detected
1: error detected

Bit 1 **DEDF:** ECC double error detected flag
This bit is set by hardware. It is cleared by software by writing a 0
0: no error detected
1: error detected

Bit 0 **SEDCF:** ECC single error detected and corrected flag
This bit is set by hardware. It is cleared by software by writing a 0
0: no error detected and corrected
1: error detected and corrected

3.4.5 RAMECC monitor x failing data low register (RAMECC_MxFDRL)

Address offset: 0x2C + 0x20 * (x-1), (x= ECC monitoring unit number)
Reset value: 0x0000 0000
3.4.6 RAMECC monitor x failing data high register (RAMECC_MxFDRH)

Address offset: 0x30 + 0x20 * (x-1), (x= ECC monitoring unit number)
Reset value: 0x0000 0000

Bits 31:0 **FDATAH[31:0]**: Failing data high

When an ECC error occurs the FDATAH bitfield contains the MSB part of the data that generated the error.

3.4.7 RAMECC monitor x failing ECC error code register (RAMECC_MxFECR)

Address offset: 0x34 + 0x20 * (x-1), (x= ECC monitoring unit number)
Reset value: 0x0000 0000

Bits 31:0 **FEC[31:0]**: Failing error code

When an ECC error occurs the FEC bitfield contains the ECC failing code that generated the error.

---

Note: This register is reserved in case of 32-bit word SRAM.
### 3.4.8 RAMECC register map

#### Table 12. RAMECC register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name reset value</th>
<th>Register size</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>RAMECC_IER</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x20 * x</td>
<td>RAMECC_MxCR</td>
<td></td>
</tr>
<tr>
<td>(x = monitoring unit number)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x24+0x20 *(x -1)</td>
<td>RAMECC_MxSR</td>
<td></td>
</tr>
<tr>
<td>(x = monitoring unit number)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x28+0x20 *(x -1)</td>
<td>RAMECC_MxFAR</td>
<td>FADD[31:0]</td>
</tr>
<tr>
<td>(x = monitoring unit number)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x2C+0x20 *(x -1)</td>
<td>RAMECC_MxFDRL</td>
<td>FDATAL[31:0]</td>
</tr>
<tr>
<td>(x = monitoring unit number)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x30+0x20 *(x -1)</td>
<td>RAMECC_MxFDRH</td>
<td>FDATAH[31:0]</td>
</tr>
<tr>
<td>(x = monitoring unit number)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x34+0x20 *(x -1)</td>
<td>RAMECC_MxFECR</td>
<td>FEC[31:0]</td>
</tr>
<tr>
<td>(x = monitoring unit number)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
4 Embedded flash memory (FLASH)

4.1 Introduction

The embedded flash memory (FLASH) manages the accesses of any master to the embedded non-volatile memory, that is 2 Mbytes. It implements the read, program and erase operations, error corrections as well as various integrity and confidentiality protection mechanisms.

The embedded flash memory manages the automatic loading of non-volatile user option bytes at power-on reset, and implements the dynamic update of these options.

4.2 FLASH main features

- 2 Mbytes of non-volatile memory divided into two banks of 1 Mbyte each
- Flash memory read operations supporting multiple length (64 bits, 32bits, 16bits or one byte)
- Flash memory programming by 256 bits
- 128-Kbyte sector erase, bank erase and dual-bank mass erase
- Dual-bank organization supporting:
  - simultaneous operations: two read/program/erase operations executed in parallel on both banks (only available on STM32H742/743/753)
  - Bank swapping: the address mapping of the user flash memory of each bank can be swapped, along with the corresponding registers.
- Error Code Correction (ECC): one error detection/correction or two error detections per 256-bit flash word using 10 ECC bits
- Cyclic redundancy check (CRC) hardware module
- User configurable non-volatile option bytes
- Flash memory enhanced protections, activated by option bytes
  - Read protection (RDP), preventing unauthorized flash memory dump to safeguard sensitive application code
  - Write-protection of sectors (WRPS), available per bank (128 Kbyte sectors)
  - Two proprietary code readout protection (PCROP) areas (one per user flash bank). When enabled, this area is execute-only.
  - Two secure-only areas (one per user flash bank). When enabled this area is accessible only if the STM32 microcontroller operates in Secure access mode.
- Read and write command queues to streamline flash operations
4.3 **FLASH functional description**

4.3.1 **FLASH block diagram**

*Figure 5* shows the embedded flash memory block diagram.

*Figure 5. FLASH block diagram*
4.3.2 FLASH internal signals

Table 13 describes a list of the useful to know internal signals available at embedded flash memory level. These signals are not available on the microcontroller pads.

<table>
<thead>
<tr>
<th>Internal signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>sys_ck</td>
<td>Input</td>
<td>D1 domain bus clock (embedded flash memory AXI interface clock)</td>
</tr>
<tr>
<td>po_rst</td>
<td>Input</td>
<td>Power on reset</td>
</tr>
<tr>
<td>d1_rst</td>
<td>Input</td>
<td>D1 domain system reset</td>
</tr>
<tr>
<td>flash_it</td>
<td>Output</td>
<td>Embedded flash memory interface interrupt request</td>
</tr>
</tbody>
</table>

4.3.3 FLASH architecture and integration in the system

The embedded flash memory is a central resource for the whole microcontroller. It serves as an interface to two non-volatile memory banks, and organizes the memory in a very specific way. The embedded flash memory also proposes a set of security features to protect the assets stored in the non-volatile memory at boot time, at run-time and during firmware and configuration upgrades.

The embedded flash memory offers two 64-bit AXI slave ports for code and data accesses, plus a 32-bit AHB configuration slave port used for register bank accesses.

Note: The application can simultaneously request a read and a write operation through each AXI interface.

The embedded flash memory microarchitecture is shown in Figure 6.
Behind the system interfaces, the embedded flash memory implements various command queues and buffers to perform flash read, write and erase operations with maximum efficiency.

Thanks to the addition of a read and write data buffer, the AXI slave port handles the following access types:

- Multiple length: 64 bits, 32 bits, 16 bits and 8 bits
- Single or burst accesses
- Write wrap burst must not cross 32-byte aligned address boundaries to target exactly one flash word

The AHB configuration slave port supports 8-bit, 16-bit and 32-bit word accesses.

The embedded flash memory is built in such a way that only one read or write operation can be executed at a time on a given bank.
4.3.4 Flash memory architecture and usage

Flash memory architecture

*Figure 7* shows the non-volatile memory organization supported by the embedded flash memory.

![Figure 7. Embedded flash memory organization](image-url)

**Note:** On STM32H750xB, bank 2 is not available and bank 1 contains only one 128 Kbyte sector.

The embedded flash non-volatile memory is composed of:

- For STM32H742/743/753 devices: a 2-Mbyte main memory block, organized as two banks of 1 Mbyte each. Each bank is in turn divided in eight 128-Kbyte sectors and features Flash-word rows of 256 bits + 10 bits of ECC per word.
- For STM32H750xB devices: a 128-Kbyte user Flash memory block containing one user sector of 128 Kbytes (4 K Flash words).
- A system memory block of 256 Kbytes, divided into two 128 Kbyte banks. The system memory is ECC protected.
- A set of non-volatile option bytes loaded at reset by the embedded flash memory and accessible by the application software only through the AHB configuration register interface.
The overall flash memory architecture is summarized in Table 14, Table 15 and Table 16.

### Table 14. Flash memory organization on STM32H750xB devices

<table>
<thead>
<tr>
<th>Flash memory area</th>
<th>Address range</th>
<th>Size (bytes)</th>
<th>Region name</th>
<th>Access interface</th>
<th>SNB1/2 (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>User main memory  Bank 1</td>
<td>0x0800 0000-0x0801 FFFF</td>
<td>128 K</td>
<td>Sector 0</td>
<td>AXI ports</td>
<td>0x0</td>
</tr>
<tr>
<td>System memory     Bank 1</td>
<td>0x1FF0 0000-0x1FF1 FFFF</td>
<td>128 K</td>
<td>System flash (read-only)</td>
<td>AXI ports</td>
<td>N/A(2)</td>
</tr>
<tr>
<td>Bank 2</td>
<td>0x1FF4 0000-0x1FF5 FFFF</td>
<td>128 K</td>
<td>System flash</td>
<td>AXI ports</td>
<td>N/A(2)</td>
</tr>
<tr>
<td>Option bytes      Bank 1</td>
<td>N/A</td>
<td>-</td>
<td>User option bytes</td>
<td>Registers only(3)</td>
<td>N/A</td>
</tr>
</tbody>
</table>

1. SNB1/2 contains the target sector number for an erase operation. See Section 4.3.10 for details.
2. Cannot be erased by application software.
3. Only bank 1 option byte registers are applicable. Bank 2 option byte registers must be kept at reset value.

### Table 15. Flash memory organization on STM32H742xI/743xI/753xI devices

<table>
<thead>
<tr>
<th>Flash memory area</th>
<th>Address range</th>
<th>Size (bytes)</th>
<th>Region name</th>
<th>Access interface</th>
<th>SNB1/2 (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>User main memory  Bank 1</td>
<td>0x0800 0000-0x0801 FFFF</td>
<td>128 K</td>
<td>Sector 0</td>
<td>AXI ports</td>
<td>0x0</td>
</tr>
<tr>
<td></td>
<td>0x0802 0000-0x0803 FFFF</td>
<td>128 K</td>
<td>Sector 1</td>
<td>0x1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x080E 0000-0x080F FFFF</td>
<td>128 K</td>
<td>Sector 7</td>
<td>0x7</td>
<td></td>
</tr>
<tr>
<td>Bank 2</td>
<td>0x0810 0000-0x0811 FFFF</td>
<td>128 K</td>
<td>Sector 0</td>
<td>0x0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x0812 0000-0x0813 FFFF</td>
<td>128 K</td>
<td>Sector 1</td>
<td>0x1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x081E 0000-0x081F FFFF</td>
<td>128 K</td>
<td>Sector 7</td>
<td>0x7</td>
<td></td>
</tr>
<tr>
<td>System memory     Bank 1</td>
<td>0x1FF0 0000-0x1FF1 FFFF</td>
<td>128 K</td>
<td>System flash (read-only)</td>
<td>N/A(2)</td>
<td></td>
</tr>
<tr>
<td>Bank 2</td>
<td>0x1FF4 0000-0x1FF5 FFFF</td>
<td>128 K</td>
<td>System flash</td>
<td>N/A(2)</td>
<td></td>
</tr>
<tr>
<td>Option bytes      Bank 1</td>
<td>N/A</td>
<td>-</td>
<td>User option bytes</td>
<td>Registers only only</td>
<td>N/A</td>
</tr>
</tbody>
</table>

1. SNB1/2 contains the target sector number for an erase operation. See Section 4.3.10 for details.
2. Cannot be erased by application software.
Table 16. Flash memory organization on STM32H742xG/743xG devices

<table>
<thead>
<tr>
<th>Flash memory area</th>
<th>Address range</th>
<th>Size (bytes)</th>
<th>Region name</th>
<th>Access interface</th>
<th>SNB1/2</th>
</tr>
</thead>
<tbody>
<tr>
<td>User main memory 1</td>
<td>0x0800 0000-0x0801 FFFF</td>
<td>128 K</td>
<td>Sector 0</td>
<td></td>
<td>0x0</td>
</tr>
<tr>
<td>Bank 1</td>
<td>0x0802 0000-0x0803 FFFF</td>
<td>128 K</td>
<td>Sector 1</td>
<td></td>
<td>0x1</td>
</tr>
<tr>
<td>Bank 2</td>
<td>0x0806 0000-0x0807 FFFF</td>
<td>128 K</td>
<td>Sector 3</td>
<td>AXI ports</td>
<td>0x3</td>
</tr>
<tr>
<td>Bank 1</td>
<td>0x0810 0000-0x0811 FFFF</td>
<td>128 K</td>
<td>Sector 0</td>
<td></td>
<td>0x0</td>
</tr>
<tr>
<td>Bank 2</td>
<td>0x0812 0000-0x0813 FFFF</td>
<td>128 K</td>
<td>Sector 1</td>
<td></td>
<td>0x1</td>
</tr>
<tr>
<td>Bank 2</td>
<td>0x0816 0000-0x0817 FFFF</td>
<td>128 K</td>
<td>Sector 3</td>
<td></td>
<td>0x3</td>
</tr>
<tr>
<td>System memory Bank 1</td>
<td>0x1FF0 0000-0x1FF1 FFFF</td>
<td>128 K</td>
<td>System flash (read-only)</td>
<td>AXI ports</td>
<td>N/A(2)</td>
</tr>
<tr>
<td>System memory Bank 2</td>
<td>0x1FF4 0000-0x1FF5 FFFF</td>
<td>128 K</td>
<td>System flash</td>
<td></td>
<td>N/A(2)</td>
</tr>
<tr>
<td>Option bytes Bank 1</td>
<td>N/A</td>
<td>-</td>
<td>User option bytes</td>
<td>Registers only</td>
<td>N/A</td>
</tr>
</tbody>
</table>

1. SNB1/2 contains the target sector number for an erase operation. See Section 4.3.10 for details.
2. Cannot be erased by application software.
Partition usage

*Figure 8* shows how the embedded flash memory is used both by STMicroelectronics and the application software.

**Figure 8. Embedded flash memory usage**

User and system memories are used differently according to whether the microcontroller is configured by the application software in Standard mode or in Secure access mode. This selection is done through the SECURITY option bit (see Section 4.4.6):

- In Standard mode, the user memory contains the application code and data, while the system memory is loaded with the STM32 bootloader. When a reset occurs, the core jumps to the boot address configured through the BOOT pin and the BOOT_ADD0/1 option bytes.

- In Secure access mode, dedicated libraries can be used for secure boot. They are located in user flash and system flash memory:
  - ST libraries in system flash memory assist the application software boot with special features such as secure boot and secure firmware install (SFI).
  - Application secure libraries in user flash memory are used for secure firmware update (SFU).
In Secure access mode, the microcontroller always boots into the secure bootloader code (unique entry point). Then, if no secure services are required, this code securely jumps to the requested boot address configured through the BOOT pin and the option bytes, as shown in Figure 8 (see Section 5: Secure memory management (SMM) for details).

**Note:** For more information on option byte setup for boot, refer to Section 4.4.7.

Additional partition usage is the following:
- The option bytes are used by STMicroelectronics and by the application software as non-volatile product options (e.g. boot address, protection configuration and reset behaviors).

**Note:** For further information on STM32 bootloader flashing by STMicroelectronics, refer to application note AN2606 “STM32 microcontroller system memory boot mode” available from www.st.com.

**Bank swapping**

As shown in Figure 8, the embedded flash memory offers a bank swapping feature that can be configured through the SWAP_BANK bit, always available for the application. For more information please refer to Section 4.3.13.

### 4.3.5 FLASH system performance enhancements

The embedded flash memory uses read and write command queues (one per bank) in order to enhance flash operations.

### 4.3.6 FLASH data protection schemes

Figure 9 gives an overview of the protection mechanisms supported by the embedded flash memory. A PCROP and a secure-only area can be defined for each bank. The properties of these protected areas are detailed in Section 4.5.

**Figure 9. FLASH protection mechanisms**

[Diagram showing FLASH protection mechanisms]
4.3.7 **Overview of FLASH operations**

**Read operations**

The embedded flash memory can perform read operations on the whole non-volatile memory using various granularities: 64 bits, 32 bits, 16 bits or one byte. User and system flash memories are read through the AXI interface, while the option bytes are read through the register interface.

The embedded flash memory supports read-while-write operations provided the read and write operations target different banks. Similarly read-while-read operations are supported when two read operations target different banks.

To increase efficiency, the embedded flash memory implements the buffering of consecutive read requests in the same bank.

For more details on read operations, refer to *Section 4.3.8: FLASH read operations*.

**Program/erase operations**

The embedded flash memory supports the following program and erase operations:
- Single flash word write (256-bit granularity), with the possibility for the application to force-write a user flash word with less than 256 bits
- Single sector erase
- Bank erase (single or dual)
- Option byte update

Thanks to its dual bank architecture, the embedded flash memory can perform any of the above write or erase operation on one bank while a read or another program/erase operation is executed on the other bank.

*Note:* Program and erase operations are subject to the various protection that could be set on the embedded flash memory, such as write protection and global readout protection (see next sections for details).

To increase efficiency, the embedded flash memory implements the buffering of consecutive write accesses in the same bank.

For more details refer to *Section 4.3.9: FLASH program operations* and *Section 4.3.10: FLASH erase operations*.

**Protection mechanisms**

The embedded flash memory supports different protection mechanisms:
- Global readout protection (RDP)
- Proprietary code readout protection (PCROP)
- Write protection
- Secure access only protection

For more details refer to *Section 4.5: FLASH protection mechanisms*. 
Option byte loading
Under specific conditions, the embedded flash memory reliably loads the non-volatile option bytes stored in non-volatile memory, thus enforcing boot and security options to the whole system when the embedded flash memory becomes functional again. For more details refer to Section 4.4: FLASH option bytes.

Bank/register swapping
The embedded flash memory allows swapping bank 1 and bank 2 memory mapping. This feature can be used after a firmware upgrade to restart the microcontroller on the new firmware after a system reset. For more details on the feature, refer to Section 4.3.13: Flash bank and register swapping (STM32H742/743/753 devices only).

4.3.8 FLASH read operations
Read operation overview
The embedded flash memory supports, for each memory bank, the execution of one read command while two are waiting in the read command queue. Multiple read access types are also supported as defined in Section 4.3.3: FLASH architecture and integration in the system.

The read commands to each bank are associated with a 256-bit read data buffer.

Note: The embedded flash memory can perform single error correction and double error detection while read operations are being executed (see Section 4.3.12: Flash memory error protections).

The AXI interface read channel operates as follows:
• When the read command queue is full, any new AXI read request stalls the bus read channel interface and consequently the master that issued that request.
• If several consecutive read accesses request data that belong to the same flash data word (256 bits), the data are read directly from the current data read buffer, without triggering additional flash read operations. This mechanism occurs each time a read access is granted. When a read access is rejected for security reasons (e.g. PCROP protected word), the corresponding read error response is issued by the embedded flash memory and no read operation to flash memory is triggered.

The Read pipeline architecture is summarized in Figure 10.

For more information on bus interfaces, refer to Section 4.3.3: FLASH architecture and integration in the system.
Figure 10. FLASH read pipeline architecture

Single read sequence

The recommended simple read sequence is the following:
1. Freely perform read accesses to any AXI-mapped area.
2. The embedded flash memory effectively executes the read operation from the read command queue buffer as soon as the non-volatile memory is ready and the previously requested operations on this specific bank have been served.

Adjusting read timing constraints

The embedded flash memory clock must be enabled and running before reading data from non-volatile memory.

To correctly read data from flash memory, the number of wait states (LATENCY) must be correctly programmed in the flash access control register (FLASH_ACR) according to the embedded flash memory AXI interface clock frequency (sys_ck) and the internal voltage range of the device (Vcore).

Table 17 shows the correspondence between the number of wait states (LATENCY), the programming delay parameter (WRHIGHFREQ), the embedded flash memory clock frequency and its supply voltage ranges.
Adjusting system frequency

After power-on, a default 7 wait-state latency is specified in FLASH_ACR register, in order to accommodate AXI interface clock frequencies with a safety margin (see Table 17).

When changing the AXI bus frequency, the application software must follow the below sequence in order to tune the number of wait states required to access the non-volatile memory.

To increase the embedded flash memory clock source frequency:
1. If necessary, program the LATENCY and WRHIGHFREQ bits to the right value in the FLASH_ACR register, as described in Table 17.
2. Check that the new number of wait states is taken into account by reading back the FLASH_ACR register.
3. Modify the embedded flash memory clock source and/or the AXI bus clock prescaler in the RCC_CFGR register of the reset and clock controller (RCC).
4. Check that the new embedded flash memory clock source and/or the new AXI bus clock prescaler value are taken in account by reading back the embedded flash memory clock source status and/or the AXI bus prescaler value in the RCC_CFGR register of the reset and clock controller (RCC).

To decrease the embedded flash memory clock source frequency:
1. Modify the embedded flash memory clock source and/or the AXI bus clock prescaler in the RCC_CFGR register of reset and clock controller (RCC).
2. Check that the embedded flash memory new clock source and/or the new AXI bus clock prescaler value are taken into account by reading back the embedded flash memory clock source status and/or the AXI bus prescaler value in the RCC_CFGR register of the reset and clock controller (RCC).

Table 17. FLASH recommended number of wait states and programming delay(1)

<table>
<thead>
<tr>
<th>Number of wait states (LATENCY)</th>
<th>Programming delay (WRHIGHFREQ)</th>
<th>AXI Interface clock frequency vs VCORE range</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>VOS3 range 0.95 V - 1.05 V</td>
</tr>
<tr>
<td>0 WS (1 FLASH clock cycle)</td>
<td>00</td>
<td>[0;45 MHz]</td>
</tr>
<tr>
<td>1 WS (2 FLASH clock cycles)</td>
<td>01</td>
<td>[45 MHz;90 MHz]</td>
</tr>
<tr>
<td>2 WS (3 FLASH clock cycles)</td>
<td>01</td>
<td>[90 MHz;135 MHz]</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>-</td>
</tr>
<tr>
<td>3 WS (4 FLASH clock cycles)</td>
<td>10</td>
<td>[135 MHz;180 MHz]</td>
</tr>
<tr>
<td>4 WS (5 FLASH clock cycles)</td>
<td>10</td>
<td>[180 MHz;225 MHz]</td>
</tr>
</tbody>
</table>

1. Refer to the Reset and clock control section RCC section for the maximum product FACLK frequency.

The table shows the recommended number of wait states and programming delay for different AXI Interface clock frequencies and VCore ranges. The table is used to adjust the system frequency by changing the LATENCY and WRHIGHFREQ bits in the FLASH_ACR register. The table is divided into different ranges of AXI Interface clock frequencies and VCore values, with the recommended number of wait states for each range.
memory clock source status and/or the AXI interface prescaler value in the RCC_CFGR register of reset and clock controller (RCC).

3. If necessary, program the LATENCY and WRHIGHFREQ bits to the right value in FLASH_ACR register, as described in Table 17.

4. Check that the new number of wait states has been taken into account by reading back the FLASH_ACR register.

**Error code correction (ECC)**

The embedded flash memory embeds an error correction mechanism. Single error correction and double error detection are performed for each read operation. For more details, refer to Section 4.3.12: Flash memory error protections.

**Read errors**

When the ECC mechanism is not able to correct the read operation, the embedded flash memory reports read errors as described in Section 4.7.7: Error correction code error (SNECCERR/DBECCERR).

**Read interrupts**

See Section 4.8: FLASH interrupts for details.

**4.3.9 FLASH program operations**

**Program operation overview**

The virgin state of each non-volatile memory bitcell is 1. The embedded flash memory supports programming operations that can change (reset) any memory bitcell to 0. However these operations do not support the return of a bit to its virgin state. In this case an erase operation of the entire sector is required.

A program operation consists in issuing write commands. The embedded flash memory supports, for each memory bank, the execution of one write command while one command is waiting in the write command queue. Since a 10-bit ECC code is associated to each 256-bit data flash word, only write operations by 256 bits are executed in the non-volatile memory.

**Note:** The application can decide to write as little as 8 bits to a 256 flash word. In this case, a force-write mechanism to the 256 bits + ECC is used (see FW1/2 bit of FLASH_CR1/2 register).

System flash memory bank 1 cannot be written by the application software. System flash memory bank 2 can be written by STMicroelectronics secure firmware only.

It is not recommended to overwrite a flash word that is not virgin. The result may lead to an inconsistent ECC code that will be systemically reported by the embedded flash memory, as described in Section 4.7.7: Error correction code error (SNECCERR/DBECCERR).

The AXI interface write channel operates as follows:

- A 256-bit write data buffer is associated with each AXI interface. It supports multiple write access types (64 bits, 32 bits, 16 bits and 8 bits).
- When the write queue is full, any new AXI write request stalls the bus write channel interface and consequently the master that issued that request.

The write pipeline architecture is described in Figure 11.
For more information on bus interfaces, refer to Section 4.3.3: FLASH architecture and integration in the system.

Managing write protections

Before programming a user sector, the application software must check the protection of the targeted flash memory area.

The embedded flash memory checks the protection properties of the write transaction target at the output of the write queue buffer, just before the effective write operation to the non-volatile memory:

- If a write protection violation is detected, the write operation is canceled and write protection error (WRPERR1/2) is raised in FLASH_SR1/2 register.
- If the write operation is valid, the 10-bit ECC code is concatenated to the 256 bits of data and the write to non-volatile memory is effectively executed.

Note: No write protection check is performed when the embedded flash memory accepts AXI write requests.

The write protection flag does not need to be cleared before performing a new programming operation.
Monitoring ongoing write operations

The application software can use three status flags located in FLASH_SR1/2 in order to monitor ongoing write operations. Those status are available for each bank.

- **BSY1/2**: this bit indicates that an effective write, erase or option byte change operation is ongoing to the non-volatile memory.
- **QW1/2**: this bit indicates that a write, erase or option byte change operation is pending in the write queue or command queue buffer. It remains high until the write operation is complete. It supersedes the BSY1/2 status bit.
- **WBNE1/2**: this bit indicates that the embedded flash memory is waiting for new data to complete the 256-bit write buffer. In this state the write buffer is not empty. It is reset as soon as the application software fills the write buffer, force-writes the operation using FW1/2 bit in FLASH_CR1/2, or disables all write operations in the corresponding bank.

Enabling write operations

Before programming the user flash memory in bank 1 (respectively bank 2), the application software must make sure that PG1 bit (respectively PG2) is set to 1 in FLASH_CR1 (respectively FLASH_CR2). If it is not the case, an unlock sequence must be used (see Section 4.5.1: FLASH configuration protection) and the PG1/2 bit must be set.

When the option bytes need to be modified or a mass erase needs to be started, the application software must make sure that FLASH_OPTCR is unlocked. If it is not the case, an unlock sequence must be used (see Section 4.5.1: FLASH configuration protection).

Note: The application software must not unlock a register that is already unlocked, otherwise this register will remain locked until next system reset.

If needed, the application software can update the programming delay and programming parallelism as described at the end of this section.

Single write sequence

The recommended single write sequence in bank 1/2 is the following:

1. Unlock the FLASH_CR1/2 register, as described in Section 4.5.1: FLASH configuration protection (only if register is not already unlocked).
2. Enable write operations by setting the PG1/2 bit in the FLASH_CR1/2 register.
3. Check the protection of the targeted memory area.
4. Write one flash-word corresponding to 32-byte data starting at a 32-byte aligned address.
5. Check that QW1 (respectively QW2) has been raised and wait until it is reset to 0.

If step 4 is executed incrementally (e.g. byte per byte), the write buffer can become partially filled. In this case the application software can decide to force-write what is stored in the write buffer by using FW1/2 bit in FLASH_CR1/2 register. In this particular case, the unwritten bits are automatically set to 1. If no bit in the write buffer is cleared to 0, the FW1/2 bit has no effect.
Using a force-write operation prevents the application from updating later the missing bits with a value different from 1, which is likely to lead to a permanent ECC error.

Any write access requested while the PG1/2 bit is cleared to 0 is rejected. In this case, no error is generated on the bus, but the PGSERR1/2 flag is raised.

Clearing the programming sequence error (PGSERR) and inconsistency error (INCERR) is mandatory before attempting a write operation (see Section 4.7: FLASH error management for details).

### Adjusting programming timing constraints

Program operation timing constraints depend on the embedded flash memory clock frequency, which directly impacts the performance. If timing constraints are too tight, the non-volatile memory will not operate correctly, if they are too lax, the programming speed will not be optimal.

The user must therefore trim the optimal programming delay through the WRHIGHFREQ parameter in the FLASH_ACR register. Refer to Table 17 in Section 4.3.8: FLASH read operations for the recommended programming delay depending on the embedded flash memory clock frequency.

FLASH_ACR configuration register is common to both banks.

The application software must check that no program/erase operation is ongoing before modifying WRHIGHFREQ parameter.

Caution: Modifying WRHIGHFREQ while programming/erasing the flash memory might corrupt the flash memory content.

### Adjusting programming parallelism

The parallelism is the maximum number of bits that can be written to 0 in one shot during a write operation. The programming parallelism is also used during sector and bank erase.

There is no hardware limitation on programming parallelism. The user can select different parallelisms depending on the application requirements: the lower the parallelism, the lower the peak consumption during a programming operation, but the longer the execution time.

The parallelism is configured through the PSIZE1/2 bits in FLASH_CR1/2 register. Two distinct values can be defined for bank 1 and 2 (refer to Table 18).

#### Table 18. FLASH parallelism parameter

<table>
<thead>
<tr>
<th>PSIZE1/2</th>
<th>Parallelism</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>8 bits (one byte)</td>
</tr>
<tr>
<td>01</td>
<td>16 bits</td>
</tr>
<tr>
<td>10</td>
<td>32 bits</td>
</tr>
<tr>
<td>11</td>
<td>64 bits</td>
</tr>
</tbody>
</table>

Caution: Modifying PSIZE1/2 while programming/erasing the flash memory might corrupt the flash memory content.

### Programming errors

When a program operation fails, an error can be reported as described in Section 4.7: FLASH error management.
Programming interrupts
See Section 4.8: FLASH interrupts for details.

4.3.10 FLASH erase operations

Erase operation overview
The embedded flash memory can perform erase operations on 128-Kbyte user sectors, on one user flash memory bank or on two user flash memory banks (i.e. mass erase).

Note: System flash memory cannot be erased by the application software.

The erase operation forces all non-volatile bit cells to high state, which corresponds to the virgin state. It clears existing data and corresponding ECC, allowing a new write operation to be performed. If the application software reads back a word that has been erased, all the bits will be read at 1, without ECC error.

Erase operations are similar to read or program operations except that the commands are queued in a special buffer (a two-command deep erase queue).

Erase commands are issued through the AHB configuration interface. If the embedded flash memory receives simultaneously a write and an erase request for the same bank, both operations are accepted but the write operation is executed first.

Note: If data cache is enabled after a flash erase operation, it is recommended to invalidate the cache by software to avoid reading old data.

Erase and security
A user sector can be erased only if it does not contain PCROP, secure-only or write-protected data (see Section 4.5: FLASH protection mechanisms for details). In other words, if the application software attempts to erase a user sector with at least one flash word that is protected, the sector erase operation is aborted and the WRPERR1/2 flag is raised in the FLASH_SR1/2 register, as described in Section 4.7.2: Write protection error (WRPERR).

The embedded flash memory allows the application software to perform an erase followed by an automatic protection removal (PCROP, secure-only area and write protection), as described hereafter.

Enabling erase operations
Before erasing a sector in bank 1 (respectively bank 2), the application software must make sure that FLASH_CR1 (respectively FLASH_CR2) is unlocked. If it is not the case, an unlock sequence must be used (see Section 4.5.1: FLASH configuration protection).

Note: The application software must not unlock a register that is already unlocked, otherwise this register will remain locked until next system reset.

Similar constraints apply to bank erase requests.
Flash sector erase sequence

To erase a 128-Kbyte user sector, proceed as follows:

1. Check and clear (optional) all the error flags due to previous programming/erase operation. Refer to Section 4.7: FLASH error management for details.

2. Unlock the FLASH_CR1/2 register, as described in Section 4.5.1: FLASH configuration protection (only if register is not already unlocked).

3. Set the SER1/2 bit and SNB1/2 bitfield in the corresponding FLASH_CR1/2 register. SER1/2 indicates a sector erase operation, while SNB1/2 contains the target sector number.

4. Set the START1/2 bit in the FLASH_CR1/2 register.

5. Wait for the QW1/2 bit to be cleared in the corresponding FLASH_SR1/2 register.

Note: If a bank erase is requested simultaneously to the sector erase (BER1/2 bit set), the bank erase operation supersedes the sector erase operation.

Standard flash bank erase sequence

To erase all bank sectors except for those containing secure-only and protected data, proceed as follows:

1. Check and clear (optional) all the error flags due to previous programming/erase operation. Refer to Section 4.7: FLASH error management for details.

2. Unlock the FLASH_CR1/2 register, as described in Section 4.5.1: FLASH configuration protection (only if register is not already unlocked).

3. Set the BER1/2 bit in the FLASH_CR1/2 register corresponding to the targeted bank.

4. Set the START1/2 bit in the FLASH_CR1/2 register to start the bank erase operation. Then wait until the QW1/2 bit is cleared in the corresponding FLASH_SR1/2 register.

Note: BER1/2 and START1/2 bits can be set together, so above steps 3 and 4 can be merged.
If a sector erase is requested simultaneously to the bank erase (SER1/2 bit set), the bank erase operation supersedes the sector erase operation.
Flash bank erase with automatic protection-removal sequence

To erase all bank sectors including those containing secure-only and protected data without performing an RDP regression (see Section 4.5.3), proceed as follows:

1. Check and clear (optional) all the error flags due to previous programming/erase operation. Refer to Section 4.7: FLASH error management for details.
2. Unlock FLASH_OPTCR register, as described in Section 4.5.1: FLASH configuration protection (only if register is not already unlocked).
3. If a PCROP-protected area exists set DMEP1/2 bit in FLASH_PRAR_PRG1/2 register. In addition, program the PCROP area end and start addresses so that the difference is negative, i.e. PROT_AREA_END1/2 < PROT_AREA_START1/2.
4. If a secure-only area exists set DMES1/2 bit in FLASH_SCAR_PRG1/2 register. In addition, program the secure-only area end and start addresses so that the difference is negative, i.e. SEC_AREA_END1/2 < SEC_AREA_START1/2.
5. Set all WRPSn1/2 bits in FLASH_WPSN_PRG1/2R to 1 to disable all sector write protection.
6. Unlock FLASH_CR1/2 register, only if register is not already unlocked.
7. Set the BER1/2 bit in the FLASH_CR1/2 register corresponding to the target bank.
8. Set the START1/2 bit in the FLASH_CR1/2 register to start the bank erase with protection removal operation. Then wait until the QW1/2 bit is cleared in the corresponding FLASH_SR1/2 register. At that point a bank erase operation has erased the whole bank including the sectors containing PCROP-protected and/or secure-only data, and an option byte change has been automatically performed so that all the protections are disabled.

*Note:* BER1/2 and START1/2 bits can be set together, so above steps 8 and 9 can be merged.

Be aware of the following warnings regarding to above sequence:

- It is not possible to perform the above sequence on one bank while modifying the protection parameters of the other bank.
- No other option bytes than the one indicated above must be changed, and no protection change must be performed in the bank that is not targeted by the bank erase with protection removal request.
- When one or both of the events above occurs, a simple bank erase occurs, no option byte change is performed and no option change error is set.

Flash mass erase sequence

To erase all sectors of both banks simultaneously (STM32H742/743/753 only), excepted for those containing secure-only and protected data, the application software can set the MER bit to 1 in FLASH_OPTCR register, as described below:

1. Check and clear (optional) all the error flags due to previous programming/erase operation. Refer to Section 4.7: FLASH error management for details.
2. Unlock the two FLASH_CR1/2 registers and FLASH_OPTCR register, as described in Section 4.5.1: FLASH configuration protection (only if the registers are not already unlocked).
3. Set the MER bit to 1 in FLASH_OPTCR register. It automatically sets BER1, BER2, START1 and START2 to 1, thus launching a bank erase operation on both banks. Then wait until both QW1 and QW2 bits are cleared in the corresponding FLASH_SR1/2 register.
Flash mass erase with automatic protection-removal sequence

To erase all sectors of both banks simultaneously (STM32H742/743/753 only), including those containing secure-only and protected data, and without performing an RDP regression, proceed as follows:

1. Check and clear (optional) all the error flags due to previous programming/erase operation.
2. Unlock the two FLASH_CR1/2 registers and FLASH_OPTCR register (only if the registers are not already unlocked).
3. If a PCROP-protected area exists, set DMEP1/2 bit in FLASH_PRAR_PRG1/2 register. In addition, program the PCROP area end and start addresses so that the difference is negative. This operation must be performed for both banks.
4. If a secure-only area exists, set DMES1/2 bit in FLASH_SCAR_PRG1/2 register. In addition, program the secure-only area end and start addresses so that the difference is negative. This operation must be performed for both banks.
5. Set all WRPSn1/2 bits in FLASH_WPSN_PRG1/2R to 1 to disable all sector write protections. This operation must be performed for both banks.
6. Set the MER bit to 1 in FLASH_OPTCR register, then wait until the QW1/2 bit is cleared in the corresponding FLASH_SR1/2 register. At that point, a flash bank erase with automatic protection removal is executed on both banks. The sectors containing PCROP-protected and/or secure-only data become unprotected since an option byte change is automatically performed after the mass erase so that all the protections are disabled.

Caution: No other option bytes than the ones mentioned in the above sequence must be changed, otherwise a simple mass erase is executed, no option byte change is performed and no option change error is raised.

4.3.11 FLASH parallel operations (STM32H742/743/753 devices only)

As the non-volatile memory is divided into two independent banks, the embedded flash memory interface can drive different operations at the same time on each bank. For example a read, write or erase operation can be executed on bank 1 while another read, write or erase operation is executed on bank 2.

In all cases, the sequences described in Section 4.3.8: FLASH read operations, Section 4.3.9: FLASH program operations and Section 4.3.10: FLASH erase operations apply.

4.3.12 Flash memory error protections

Error correction codes (ECC)

The embedded flash memory supports an error correction code (ECC) mechanism. It is based on the SECDED algorithm in order to correct single errors and detects double errors.

This mechanism uses 10 ECC bits per 256-bit flash word, and applies to user and system flash memory.

More specifically, during each read operation from a 256-bit flash word, the embedded flash memory also retrieves the 10-bit ECC information, computes the ECC of the flash word, and compares the result with the reference value. If they do not match, the corresponding ECC
error is raised as described in Section 4.7.7: Error correction code error (SNECCERR/DBECCERR).

During each program operation, a 10-bit ECC code is associated to each 256-bit data flash word, and the resulting 266-bit flash word information is written in non-volatile memory.

**Cyclic redundancy codes (CRC)**

The embedded flash memory implements a cyclic redundancy check (CRC) hardware module. This module checks the integrity of a given user flash memory area content (see Figure 6: Detailed FLASH architecture).

The area processed by the CRC module can be defined either by sectors or by start/end addresses. It can also be defined as the whole bank (user flash memory area only).

*Note:* Only one CRC check operation on bank 1 or 2 can be launched at a time. To avoid corruption, do not configure the CRC calculation on the one bank, while calculating the CRC on the other bank.

When enabled, the CRC hardware module performs multiple reads by chunks of 4, 16, 64 or 256 consecutive flash-word (i.e. chunks of 128, 512, 2048 or 8192 bytes). These consecutive read operations are pushed by the CRC module into the required read command queue together with other AXI read requests, thus avoiding to deny AXI read commands.

CRC computation uses CRC-32 (Ethernet) polynomial 0x4C11DB7:

\[ X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1 \]

The CRC operation is concurrent with option byte change as the same hardware is used for both operations. To avoid the CRC computation from being corrupted, the application shall complete the option byte change (by reading the result of the change) before running a CRC operation, and vice-versa.

The sequence recommended to configure a CRC operation in the bank 1/2 is the following:

1. Unlock FLASH_CR1/2 register, if not already unlocked.
2. Enable the CRC feature by setting the CRC_EN bit in FLASH_CR1/2.
3. Program the desired data size in the CRC_BURST field of FLASH_CRCCR1/2.
4. Define the user flash memory area on which the CRC has to be computed. Two solutions are possible:
   - Define the area start and end addresses by programing FLASH_CRCSADD1/2R and FLASH_CRCEADD1/2R, respectively,
   - or select the targeted sectors by setting the CRC_BY_SECT bit in FLASH_CRCCR1/2 and by programming consecutively the target sector numbers in the CRC_SECT field of the FLASH_CRCCR1/2 register. Set ADD_SECT bit after each CRC_SECT programming.
5. Start the CRC operation by setting the START_CRC bit.
6. Wait until the CRC_BUSY1/2 flag is reset in FLASH_SR1/2 register.
7. Retrieve the CRC result in the FLASH_CRCDATAR register.

The CRC can be computed for a whole bank by setting the ALL_BANK bit in the FLASH_CRCCR1/2 register.
Note: The application should avoid running a CRC on PCROP- or secure-only user flash memory area since it may alter the expected CRC value.
CRC computation does not raise standard read error flags such as RDSERR1/2, RDPERR1/2 and DBECCERR1/2.

4.3.13 Flash bank and register swapping (STM32H742/743/753 devices only)

Flash bank swapping
The embedded flash memory bank 1 and bank 2 can be swapped in the memory map accessible through AXI interface. This feature can be used after a firmware upgrade to restart the device on the new firmware. Bank swapping is controlled by the SWAP_BANK bit of the FLASH_OPTCR register.

Note: The flash bank swapping is not available on STM32H750xB devices. The SWAP_BANK option bit must be kept to '0'.

Table 19 shows the memory map that can be accessed from the embedded flash memory AXI slave interface, depending on the SWAP_BANK bit configuration.

<table>
<thead>
<tr>
<th>Flash memory area</th>
<th>Flash memory corresponding bank</th>
<th>Start address</th>
<th>End address</th>
<th>Size (bytes)</th>
<th>Region Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>User main memory</td>
<td>Bank 1</td>
<td>0x0800 0000</td>
<td>0x0801 FFFF</td>
<td>128 K</td>
<td>Sector 0</td>
</tr>
<tr>
<td></td>
<td>Bank 2</td>
<td>0x0802 0000</td>
<td>0x0803 FFFF</td>
<td>128 K</td>
<td>Sector 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x080E 0000</td>
<td>0x080F FFFF</td>
<td>128 K</td>
<td>Sector 7</td>
</tr>
<tr>
<td>System memory</td>
<td>Bank 1</td>
<td>0x0810 0000</td>
<td>0x0811 FFFF</td>
<td>128 K</td>
<td>Sector 0</td>
</tr>
<tr>
<td></td>
<td>Bank 2</td>
<td>0x0812 0000</td>
<td>0x0813 FFFF</td>
<td>128 K</td>
<td>Sector 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x081E 0000</td>
<td>0x081F FFFF</td>
<td>128 K</td>
<td>Sector 7</td>
</tr>
<tr>
<td></td>
<td>Bank 1</td>
<td>0x1FF0 0000</td>
<td>0x1FF1 FFFF</td>
<td>128 K</td>
<td>System flash memory (bank 1)</td>
</tr>
<tr>
<td></td>
<td>Bank 2</td>
<td>0x1FF4 0000</td>
<td>0x1FF5 FFFF</td>
<td>128 K</td>
<td>System flash memory (bank 2)</td>
</tr>
</tbody>
</table>

The SWAP_BANK bit in FLASH_OPTCR register is loaded from the SWAP_BANK_OPT option bit only after system reset or POR.
To change the SWAP_BANK bit (for example to apply a new firmware update), respect the sequence below:
1. Unlock OPTLOCK bit, if not already unlocked.
2. Set the new desired SWAP_BANK_OPT value in the FLASH_OPTSR_PRG register.
3. Start the option byte change sequence by setting the OPTSTART bit in the FLASH_OPTCR register.
4. Once the option byte change has completed, FLASH_OPTSR_CUR contains the expected SWAP_BANK_OPT value, but SWAP_BANK bit in FLASH_OPTCR has not yet been modified and the bank swapping is not yet effective.
5. Force a system reset or a POR. When the reset rises up, the bank swapping is effective (SWAP_BANK value updated in FLASH_OPTCR) and the new firmware shall be executed.

Note: The SWAP_BANK bit in FLASH_OPTCR is read-only and cannot be modified by the application software.

The SWAP_BANK_OPT option bit in FLASH_OPTSR_PRG can be modified whatever the RDP level (i.e. even in level 2), thus allowing advanced firmware upgrade in any level of readout protection.

Figure 12 gives an overview of the bank swapping sequence.

Figure 12. Flash bank swapping sequence
### Configuration and option byte register swapping

The embedded flash memory bank swapping option controlled by the SWAP_BANK bit also swaps the two sets of configuration and option byte registers, as shown in Table 20. One set of registers is related to bank 1 while the other is related to bank 2. Since some registers are not specific to any particular bank, they are mapped onto two different addresses so that the swapping does not affect the access to these registers.

Table 20. Flash register map vs swapping option

<table>
<thead>
<tr>
<th>Address offset (1)</th>
<th>Register name</th>
<th>Register targeting bank (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000 or 0x100</td>
<td>FLASH_ACR</td>
<td>N/A</td>
</tr>
<tr>
<td>0x004 or 0x0104</td>
<td>FLASH_KEYR1</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x008 or 0x108</td>
<td>FLASH_KEYR2</td>
<td>Bank 2</td>
</tr>
<tr>
<td>0x00C or 0x010C</td>
<td>FLASH_CR1</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x010 or 0x110</td>
<td>FLASH_SR1</td>
<td>Bank 2</td>
</tr>
<tr>
<td>0x014 or 0x114</td>
<td>FLASH_CCR1</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x018 or 0x118</td>
<td>FLASH_CCR2</td>
<td>Bank 2</td>
</tr>
<tr>
<td>0x01C or 0x11C</td>
<td>FLASH_OPTCR</td>
<td>N/A</td>
</tr>
<tr>
<td>0x020 or 0x120</td>
<td>FLASH_OPTSR_PRG</td>
<td>N/A</td>
</tr>
<tr>
<td>0x024 or 0x124</td>
<td>FLASH_OPTCCCR</td>
<td>N/A</td>
</tr>
<tr>
<td>0x028 or 0x128</td>
<td>FLASH_PRAR_CUR1</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x030 or 0x130</td>
<td>FLASH_PRAR_CUR2</td>
<td>Bank 2</td>
</tr>
<tr>
<td>0x034 or 0x134</td>
<td>FLASH_SCAR_PRG1</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x038 or 0x138</td>
<td>FLASH_SCAR_PRG2</td>
<td>Bank 2</td>
</tr>
<tr>
<td>0x03C or 0x13C</td>
<td>FLASH_WPSGN_PRG1</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x040 or 0x140</td>
<td>FLASH_WPSGN_PRG2</td>
<td>Bank 2</td>
</tr>
<tr>
<td>0x044 or 0x144</td>
<td>FLASH_BOOT_CUR</td>
<td>N/A</td>
</tr>
<tr>
<td>0x050 or 0x150</td>
<td>FLASH_CRCCR1</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x054 or 0x154</td>
<td>FLASH_CRCSADD1R</td>
<td>Bank 2</td>
</tr>
<tr>
<td>0x058 or 0x158</td>
<td>FLASH_CRCEADD1R</td>
<td>Bank 1</td>
</tr>
<tr>
<td>0x05C or 0x15C</td>
<td>FLASH_CRCDATAR</td>
<td>N/A</td>
</tr>
<tr>
<td>0x060 or 0x160</td>
<td>FLASH_ECC_FA1R</td>
<td>Bank 1</td>
</tr>
</tbody>
</table>

1. As shown above, some registers are not dedicated to a specific bank and can be accessed at two different addresses.
4.3.14  FLASH reset and clocks

Reset management

The embedded flash memory can be reset by a D1 domain reset (d1_rst), driven by the reset and clock control (RCC). The main effects of this reset are the following:

- All registers, except for option byte registers, are cleared, including read and write latencies. If the bank swapping option is changed, it will be applied.
- Most control registers are automatically protected against write operations. To unprotect them, new unlock sequences must be used as described in Section 4.5.1: FLASH configuration protection.

The embedded flash memory can be reset by a power-on reset (po_rst), driven by the reset and clock control (RCC). When the reset falls, all option byte registers are reset. When the reset rises up, the option bytes are loaded, potentially applying new features. During this loading sequence, the device remains under reset and the embedded flash memory is not accessible.

The Reset signal can have a critical impact on the embedded flash memory:
- The contents of the flash memory are not guaranteed if a device reset occurs during a flash memory write or erase operation.
- If a reset occurs while the option byte modification is ongoing, the old option byte values are kept. When it occurs, a new option byte modification sequence is required to program the new values.

Clock management

The embedded flash memory uses the microcontroller system clock (sys_ck), here the AXI interface clock.

Depending on the device clock and internal supply voltage, specific read and write latency settings usually need to be set in the flash access control register (FLASH_ACR), as explained in Section 4.3.8: FLASH read operations and Section 4.3.9: FLASH program operations.

4.4  FLASH option bytes

4.4.1 About option bytes

The embedded flash memory includes a set of non-volatile option bytes. They are loaded at power-on reset and can be read and modified only through configuration registers.

These option bytes are configured by the end-user depending on the application requirements. Some option bytes might have been initialized by STMicroelectronics during manufacturing stage.

This section documents:
- When option bytes are loaded
- How application software can modify them
- What is the detailed list of option bytes, together with their default factory values (i.e. before the first option byte change).
4.4.2 Option byte loading

There are multiple ways of loading the option bytes into embedded flash memory:

1. **Power-on wakeup**
   
   When the device is first powered, the embedded flash memory automatically loads all the option bytes. During the option byte loading sequence, the device remains under reset and the embedded flash memory cannot be accessed.

2. **Wakeup from system Standby**
   
   When the D1 power domain, which contains the embedded flash memory, is switched from DStandby mode to DRun mode, the embedded flash memory behaves as during a power-on sequence.

3. **Dedicated option byte reloading by the application**
   
   When the user application successfully modifies the option byte content through the embedded flash memory registers, the non-volatile option bytes are programmed and the embedded flash memory automatically reloads all option bytes to update the option registers.

*Note:* The option bytes read sequence is enhanced thanks to a specific error correction code. In case of security issue, the option bytes may be loaded with default values (see Section 4.4.3: Option byte modification).

4.4.3 Option byte modification

**Changing user option bytes**

A user option byte change operation can be used to modify the configuration and the protection settings saved in the non-volatile option byte area of memory bank 1.

The embedded flash memory features two sets of option byte registers:

- The first register set contains the current values of the option bytes. Their names have the _CUR extension. All “_CUR” registers are read-only. Their values are automatically loaded from the non-volatile memory after power-on reset, wakeup from system standby or after an option byte change operation.

- The second register set allows the modification of the option bytes. Their names contain the _PRG extension. All “_PRG” registers can be accessed in read/write mode. When the OPTLOCK bit in FLASH_OPTCR register is set, modifying the _PRG registers is not possible.

When OPTSTART bit is set to 1, the embedded flash memory checks if at least one option byte needs to be programmed by comparing the current values (_CUR) with the new ones (_PRG). If this is the case and all the other conditions are met (see Changing security option bytes), the embedded flash memory launches the option byte modification in its non-volatile memory and updates the option byte registers with _CUR extension.

If one of the condition described in Changing security option bytes is not respected, the embedded flash memory sets the OPTCHANGEERR flag to 1 in the FLASH_OPTSR_CUR register and aborts the option byte change operation. In this case, the _PRG registers are not overwritten by current option value. The user application can check what was wrong in their configuration.
Unlocking the option byte modification

After reset, the OPTLOCK bit is set to 1 and the FLASH_OPTCR is locked. As a result, the application software must unlock the option configuration register before attempting to change the option bytes. The FLASH_OPTCR unlock sequence is described in Section 4.5.1: FLASH configuration protection.

Option byte modification sequence

To modify user option bytes, follow the sequence below:

1. Unlock FLASH_OPTCR register as described in Section 4.5.1: FLASH configuration protection, unless the register is already unlocked.
2. Write the desired new option byte values in the corresponding option registers (FLASH_XXX_PRG1/2).
3. Set the option byte start change OPTSTART bit to 1 in the FLASH_OPTCR register.
4. Wait until OPT_BUSY bit is cleared.

Note: If a reset or a power-down occurs while the option byte modification is ongoing, the original option byte value is kept. A new option byte modification sequence is required to program the new value.

Changing security option bytes

On top of OPTLOCK bit, there is a second level of protection for security-sensitive option byte fields. Specific rules must be followed to update them:

- **Readout protection (RDP)**
  A detailed description of RDP option bits is given in Section 4.5.3. The following rules must be respected to modify these option bits:
  - When RDP is set to level 2, no changes are allowed (except for the SWAP bit). As a result, if the user application attempts to reduce the RDP level, an option byte change error is raised (OPTCHANGEERR bit in FLASH_OPTSR_CUR register), and all the programmed changes are ignored.
  - When the RDP is set to level 1, requiring a change to level 2 is always allowed. When requiring a regression to level 0, an option byte change error can occur if some of the recommendations provided in this chapter have not been followed.
  - When the RDP is set to level 0, switching to level 1 or level 2 is possible without any restriction.

- **Sector write protection (WRPSn1/2)**
  These option bytes manage sector write protection in FLASH_WPSN_CUR1/2R registers. They can be changed without any restriction when the RDP protection level is different from level 2.

- **PCROP area size (PROT_AREA_START1/2 and PROT_AREA_END1/2)**
  These option bytes configure the size of the PCROP areas in FLASH_PRAR_CUR1/2 registers. They can be increased without any restriction by the Arm® Cortex®-M7 core. To remove or reduce a PCROP area, an RDP level 1 to 0 regression (see Section 4.5.3) or a bank erase with protection removal (see Section 4.3.10) must be
requested at the same time. DMEP must be set to 1 in either FLASH_PRAR_CUR1/2 or FLASH_PRAR_PRG1/2, otherwise an option byte change error is raised.

- **DMEP1/2**
  When this option bit is set, the content of the corresponding PCROP area is erased during a RDP level 1 to 0 regression (see Section 4.5.3) or a bank erase with protection removal (see Section 4.3.10). It is preserved otherwise.
  There are no restrictions in setting DMEP1/2 bit. Resetting DMEP1/2 bit from 1 to 0 can only be done when an RDP level 1 to 0 regression or a bank erase with protection removal is requested at the same time.

- **Secure access mode (SECURITY)**
  The SECURITY option bit activates the secure access mode described in Section 4.5.5. This option bit can be freely set by the application software if such mode is activated on the device. If at least one PCROP or secure-only area is defined as not null, the only way to deactivate the security option bit (from 1 to 0) is to perform an RDP level 1 to 0 regression, when DMEP1/2 is set to 1 in either FLASH_PRAR_CUR1/2 or FLASH_PRAR_PRG1/2 registers, and DMES1/2 is set to 1 in either FLASH_SCAR_CUR1/2 or FLASH_SCAR_PRG1/2.
  If no valid secure-only area and no valid PCROP area are currently defined, the SECURITY option bit can be freely reset.

**Note:** It is recommended to have both SEC_AREA_START> SEC_AREA_END and PROT_AREA_START> PROT_AREA_END programmed when deactivating the SECURITY option bit during an RDP level 1 to 0 regression.

- **Secure-only area size (SEC_AREA_START1/2 and SEC_AREA_END1/2)**
  These option bytes configure the size of the secure-only areas in FLASH_SCAR_CUR1/2 registers. They can be changed without any restriction by the user secure application or by the ST secure library running on the device. For user non-secure application, the secure-only area size can be removed by performing a bank erase with protection removal (see Section 4.3.10), or an RDP level 1 to 0 regression when DMES1/2 set to 1 in either FLASH_SCAR_CUR1/2 or FLASH_SCAR_PRG1/2 (otherwise an option byte change error is raised).

- **DMES1/2**
  When this option bit is set, the content of the corresponding secure-only area is erased during an RDP level 1 to 0 regression or a bank erase with protection removal, it is preserved otherwise.
  DMES1/2 bits can be set without any restriction. Resetting DMES1/2 bit from 1 to 0 can only be performed when an RDP level 1 to 0 regression or a bank erase with protection removal is requested at the same time.
### 4.4.4 Option bytes overview

*Table 21* lists all the user option bytes managed through the embedded flash memory registers, as well as their default values before the first option byte change (default factory value).

**Table 21. Option byte organization**

<table>
<thead>
<tr>
<th>Register</th>
<th>Bitfield</th>
</tr>
</thead>
<tbody>
<tr>
<td>Flash_OPTSR[31:16]</td>
<td><img src="image1" alt="Bitfield" /></td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 X X 1 0 0 0 0 0 X X 1 1 0</td>
</tr>
<tr>
<td>Flash_OPTSR[15:0]</td>
<td><img src="image2" alt="Bitfield" /></td>
</tr>
<tr>
<td>Default factory value</td>
<td>1 0 1 0 1 0 1 0 1 1 1 1 0 0 0 0</td>
</tr>
<tr>
<td>Flash_BOOT[31:16]</td>
<td><img src="image3" alt="Bitfield" /></td>
</tr>
<tr>
<td>Default factory value</td>
<td>0x1FF0</td>
</tr>
<tr>
<td>Flash_BOOT[15:0]</td>
<td><img src="image4" alt="Bitfield" /></td>
</tr>
<tr>
<td>Default factory value</td>
<td>0x0800</td>
</tr>
<tr>
<td>Flash_PRAR_x1[31:16]</td>
<td><img src="image5" alt="Bitfield" /></td>
</tr>
<tr>
<td>Default factory value</td>
<td>0x0000</td>
</tr>
<tr>
<td>Flash_PRAR_x1[15:0]</td>
<td><img src="image6" alt="Bitfield" /></td>
</tr>
<tr>
<td>Default factory value</td>
<td>0x0FFF</td>
</tr>
</tbody>
</table>
### Table 21. Option byte organization (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Bitfield</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>FLASH_PRAR_x2[31:16]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 0 0x000</td>
</tr>
<tr>
<td><strong>FLASH_PRAR_x2[15:0]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 0 0x0FF</td>
</tr>
<tr>
<td><strong>FLASH_SCAR_x1[31:16]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
</tr>
<tr>
<td></td>
<td>DMES1 Res. Res. Res. Res. SEC_AREA_END1</td>
</tr>
<tr>
<td>Default factory value</td>
<td>1 0 0 0 0x000</td>
</tr>
<tr>
<td><strong>FLASH_SCAR_x1[15:0]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 0 0x0FF</td>
</tr>
<tr>
<td><strong>FLASH_SCAR_x2[31:16]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
</tr>
<tr>
<td>Default factory value</td>
<td>1 0 0 0 0x000</td>
</tr>
<tr>
<td><strong>FLASH_SCAR_x2[15:0]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 0 0x0FF</td>
</tr>
<tr>
<td><strong>FLASH_WPSN_x1[31:16]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td><strong>FLASH_WPSN_x1[15:0]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 0 1 1 1 1 1 1 1 1 1 1 1</td>
</tr>
<tr>
<td><strong>FLASH_WPSN_x2[31:16]</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
</tr>
<tr>
<td>Default factory value</td>
<td>0 0 0 0 1 1 1 1 1 1 1 1 1 1 1</td>
</tr>
</tbody>
</table>
4.4.5 Description of user and system option bytes

Below the list of the general-purpose option bytes that can be used by the application:

- **Watchdog management**
  - IWDG_FZ_STOP: independent watchdog (IWDG1) counter active in Stop mode if 1 (stop counting or freeze if 0)
  - IWDG_FZ_SDBY: independent watchdog (IWDG1) counter active in Standby mode if 1 (stop counting or freeze if 0)
  - IWDG1_SW: hardware (0) or software (1) IWDG1 watchdog control selection

**Note:** If the hardware watchdog "control selection" feature is enabled (set to 0), the watchdog is automatically enabled at power-on, thus generating a reset unless the watchdog key register is written to or the down-counter is reloaded before the end-of-count is reached.

Depending on the configuration of IWDG_STOP and IWDG_STBY options, the IWDG can continue counting (1) or not (0) when the device is in Stop or Standby mode, respectively. When the IWDG is kept running during Stop or Standby mode, it can wake up the device from these modes.

- **Reset management**
  - BOR: Brownout level option, indicating the supply level threshold that activates/releases the reset (see Section 6.5.2: Brownout reset (BOR))
  - NRST_STDBY_D1/2: generates a reset when D1 (respectively D2) domain enters DStandby mode. It is active low.
  - NRST_STOP_D1/2: generates a reset when D1 (respectively D2) domain enters DStop mode. It is active low.

**Note:** Whenever a Standby (respectively Stop) mode entry sequence is successfully executed, the device is reset instead of entering Standby (respectively Stop) mode if NRST_STDBY (respectively NRST_STOP) is cleared to 0.

- **Bank swapping** (see Section 4.3.13 on page 170)
  - SWAP_BANK_OPT: bank swapping option, set to 1 to swap user sectors and registers after boot.

- **Device options**
  - IO_HSLV: I/O speed optimization at low-voltage if set to 1.
When STMicroelectronics delivers the device, the values programmed in the general-purpose option bytes are the following:

- **Watchdog management**
  - IWDG1 active in Standby and Stop modes (option byte value = 0x1)
  - IWDG1 not automatically enabled at power-on (option byte value = 0x1)

- **Reset management:**
  - BOR: brownout level option (reset level) equals brownout reset threshold 0 (option byte value = 0x0)
  - A reset is not generated when D1 or D2 domain enters DStandby or DStop low-power mode (option byte value = 0x1)

- No bank swapping (option byte value = 0x0)

- Device working in the full voltage range with I/O speed optimization at low-voltage disabled (IO_HSLV=0)

Refer to **Section 4.9: FLASH registers** for details.

### 4.4.6 Description of data protection option bytes

Below the list of the option bytes that can be used to enhance data protection:

- **RDP[7:0]:** Readout protection level (see **Section 4.5.3 on page 184** for details).
- **WRPSn1/2:** write protection option of the corresponding Bank 1 (respectively Bank 2) sector. It is active low. Refer to **Section 4.5.4 on page 189** for details.
- **PROT_AREAx:** Proprietary code readout protection (refer to **Section 4.5.4 on page 189** for details)
  - PROT_AREA_START1 (respectively PROT_AREA_END1) contains the first (respectively last) 256-byte block of the PCROP zone in Bank 1
  - PROT_AREA_START2 (respectively PROT_AREA_END2) contains the first (respectively last) 256-byte block of the PCROP zone in Bank 2
  - DMEP1/2: when set to 1, the PCROP area in Bank 1 (respectively Bank 2) is erased during a RDP protection level regression (change from level 1 to 0) or a bank erase with protection removal.

- **SEC_AREAx:** secure access only zones definition (refer to **Section 4.5.5 on page 190** for details).
  - SEC_AREA_START1 (respectively SEC_AREA_END1) contains the first (respectively last) 256-byte block of the secure access only zone in Bank 1
  - SEC_AREA_START2 (respectively SEC_AREA_END2) contains the first (respectively last) 256-byte block of the secure access only zone in Bank 2
  - DMES1/2: when set to 1 the secure access only zone in Bank 1 (respectively Bank 2) is erased during a RDP protection level regression (change from level 1 to 0), or a bank erase with protection removal.

- **SECURITY:** this non-volatile option can be used by the application to manage secure access mode, as described in **Section 4.5.5.**

- **ST_RAM_SIZE:** this non-volatile option defines the amount of DTCM RAM root secure services (RSS) can use during execution when the SECURITY bit is set. The DTCM RAM is always fully available for the application whatever the option byte configuration.
When STMicroelectronics delivers the device, the values programmed in the data protection option bytes are the following:

- RDP level 0 (option byte value = 0xAA)
- Flash bank erase operations impact secure-only data areas when enabled by the application (DMES1/2=1). They do not impact PCROP data areas (DMEP1/2=0).
- PCROP and secure-only zone protections disabled (start addresses higher than end addresses)
- Write protection enabled (all option byte bits set to 1)
- Secure access mode disabled (SECURITY option byte value = 0)
- RSS can use the DTCM RAM for executing its services (ST_RAM_SIZE)

Refer to Section 4.9: FLASH registers for details.

### 4.4.7 Description of boot address option bytes

Below the list of option bytes that can be used to configure the appropriate boot address for your application:

- **BOOT_ADD0/1**: MSB of the Arm® Cortex®-M7 boot address when BOOT pin is low (respectively high)

When STMicroelectronics delivers the device, the values programmed in the boot address option bytes are the following:

- Arm® Cortex®-M7 boot address (MSB): 0x0800 (BOOT pin low for user flash memory) and 0x1FF0 (BOOT pin high for System flash memory)

Refer to Section 4.9: FLASH registers for details.
4.5 **FLASH protection mechanisms**

Since sensitive information can be stored in the flash memory, it is important to protect it against unwanted operations such as reading confidential areas, illegal programming of protected area, or illegal flash memory erasing.

The embedded flash memory implements the following protection mechanisms that can be used by end-user applications to manage the security of embedded non-volatile storage:

- Configuration protection
- Global device Readout protection (RDP)
- Write protection
- Proprietary code readout protection (PCROP)
- Secure access mode areas

This section provides a detailed description of all these security mechanisms.

4.5.1 **FLASH configuration protection**

The embedded flash memory uses hardware mechanisms to protect the following assets against unwanted or spurious modifications (e.g. software bugs):

- Option bytes change
- Write operations
- Erase commands
- Interrupt masking

More specifically, write operations to embedded flash memory control registers (FLASH_CR1/2 and FLASH_OPTCR) are not allowed after reset.

The following sequence must be used to unlock FLASH_CR1/2 register:

1. Program KEY1 to 0x45670123 in FLASH_KEYR1/2 key register.
2. Program KEY2 to 0xCDEF89AB in FLASH_KEYR1/2 key register.
3. LOCK1/2 bit is now cleared and FLASH_CR1/2 is unlocked.

The following sequence must be used to unlock FLASH_OPTCR register:

1. Program OPTKEY1 to 0x08192A3B in FLASH_OPTKEYR option key register.
2. Program OPTKEY2 to 0x4C5D6E7F in FLASH_OPTKEYR option key register.
3. OPTLOCK bit is now cleared and FLASH_OPTCR register is unlocked.

Any wrong sequence locks up the corresponding register/bit until the next system reset, and generates a bus error.

The FLASH_CR1/2 (respectively FLASH_OPTCR) register can be locked again by software by setting the LOCK1/2 bit in FLASH_CR1/2 register (respectively OPTLOCK bit in FLASH_OPTCR register).

In addition the FLASH_CR1/2 register remains locked and a bus error is generated when the following operations are executed:

- programming a third key value
- writing to a different register belonging to the same bank than FLASH_KEYR1/2 before FLASH_CR1/2 has been completely unlocked (KEY1 programmed but KEY2 not yet programmed)
- writing less than 32 bits to KEY1 or KEY2.
Similarly the FLASH_OPTCR register remains locked and a bus error is generated when the following operations are executed:

- programming a third key value
- writing to a different register before FLASH_OPTCR has been completely unlocked (OPTKEY1 programmed but OPTKEY2 not yet programmed)
- writing less than 32 bits to OPTKEY1 or OPTKEY2.

The embedded flash memory configuration registers protection is summarized in Table 22.

<table>
<thead>
<tr>
<th>Register name</th>
<th>Unlocking register</th>
<th>Protected asset</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLASH_ACR</td>
<td>N/A</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_KEYR1/2</td>
<td>N/A</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_OPTKEYR</td>
<td>N/A</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_CR1/2</td>
<td>FLASH_KEYR1/2</td>
<td>Write operations, Erase commands, Interrupt generation masking sources</td>
</tr>
<tr>
<td>FLASH_SR1/2</td>
<td>N/A</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_CCR1/2</td>
<td>N/A</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_OPTCR</td>
<td>FLASH_OPTKEYR</td>
<td>Option bytes change, Mass erase</td>
</tr>
<tr>
<td>FLASH_OPTSR_PRG</td>
<td>FLASH_OPTCR</td>
<td>Option bytes change. See Section 4.4.3: Option byte modification for details.</td>
</tr>
<tr>
<td>FLASH_OPTCCR</td>
<td>N/A</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_PRAR_PRG1/2</td>
<td>FLASH_OPTCR</td>
<td>Option bytes (PCROP). See Section 4.4.3: Option byte modification for details.</td>
</tr>
<tr>
<td>FLASH_SCAR_PRG1/2</td>
<td>FLASH_OPTCR</td>
<td>Option bytes (security). See Section 4.4.3: Option byte modification for details.</td>
</tr>
<tr>
<td>FLASH_WPSGN_PRG1/2</td>
<td>FLASH_OPTCR</td>
<td>Option bytes (write protection)</td>
</tr>
<tr>
<td>FLASH_BOOT_PRGR</td>
<td>FLASH_OPTCR</td>
<td>Option bytes (boot)</td>
</tr>
<tr>
<td>FLASH_CRCCR1/2</td>
<td>N/A</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_CRCADDR1/2</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_CRCEADDR1/2</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_CRCADDR</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>FLASH_ECC_FA1/2R</td>
<td>N/A</td>
<td>-</td>
</tr>
</tbody>
</table>

### 4.5.2 Write protection

The purpose of embedded flash memory write protection is to protect the embedded flash memory against unwanted modifications of the non-volatile code and/or data.
Any 128-Kbyte flash sector can be independently write-protected or unprotected by clearing/setting the corresponding WRPSn1/2 bit in the FLASH_WPSN_PRG1/2R register.

A write-protected sector can neither be erased nor programmed. As a result, a bank erase cannot be performed if one sector is write-protected, unless a bank erase is executed during an RDP level 1 to 0 regression (see Section : Flash bank erase with automatic protection-removal sequence for details).

The embedded flash memory write-protection user option bits can be modified without any restriction when the RDP level is set to level 0 or level 1. When it is set to level 2, the write protection bitfield can no more be changed in the option bytes.

*Note:* PCROP or secure-only areas are write and erase protected.

Write protection errors are documented in Section 4.7: FLASH error management.

### 4.5.3 Readout protection (RDP)

The embedded flash memory readout protection is global as it does not apply only to the embedded flash memory, but also to the other secured regions. This is done by using dedicated security signals.

In this section *other secured regions* are defined as:

- Backup SRAM
- RTC backup registers

The global readout protection level is set by writing the values given in Table 23 into the readout protection (RDP) option byte (see Section 4.4.3: Option byte modification).

<table>
<thead>
<tr>
<th>RDP option byte value</th>
<th>Global readout protection level</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xAA</td>
<td>Level 0</td>
</tr>
<tr>
<td>0xCC</td>
<td>Level 2</td>
</tr>
<tr>
<td>Any other value</td>
<td>Level 1(1)</td>
</tr>
</tbody>
</table>

1. Default protection level when RDP option byte is erased.

**Definitions of RDP global protection level**

**RDP Level 0 (no protection)**

When the global read protection level 0 is set, all read/program/erase operations from/to the user flash memory are allowed (if no others protections are set). This is true whatever the boot configuration (boot from user or system flash memory, boot from RAM), and whether the debugger is connected to the device or not. Accesses to the *other secured regions* are also allowed.

**RDP Level 1 (flash memory content protection)**

When the global read protection level 1 is set, the below properties apply:

- The flash memory content is protected against debugger and potential malicious code stored in RAM. Hence as soon as any debugger is connected or has been connected,
or a boot is configured in embedded RAM (intrusion), the embedded flash memory prevents any accesses to flash memory.

- When no intrusion is detected (no boot in RAM, no boot in System flash memory and no debugger connected), all read/program/erase operations from/to the user flash memory are allowed (if no others protections are set). Accesses to the other secured regions are also allowed.

- When an intrusion is detected, no accesses to the user flash memory can be performed. A bus error is generated when a read access is requested to the flash memory. In addition, no accesses to other secured regions (read or write) can be performed.

- When performing an RDP level regression, i.e. programming the RDP protection to level 0, the user flash memory and the other secured regions are erased, as described in RDP protection transitions.

- When booting on STM32 bootloader in standard system memory, only the identification services are available (GET_ID_COMMAND, GET_VER_COMMAND and GET_CMD_COMMAND).

- When booting from STMicroelectronics non-secure bootloader, only the identification services are available (GET_ID_COMMAND, GET_VER_COMMAND and GET_CMD_COMMAND).

RDP Level 2 (device protection and intrusion prevention)

When the global read protection level 2 is set, the below rules apply:

- All debugging features are disabled.

- Like level 0, all read/write/erase operations from/to the user flash memory are allowed since the debugger and the boot from RAM and System flash memory are disabled. Accesses to the other secured regions are also allowed.

- Booting from RAM is no more allowed.

- The user option bits described in Section 4.4 can no longer be changed except for the SWAP bit.

Caution: Memory read protection level 2 is an irreversible operation. When level 2 is activated, the level of protection cannot be changed back to level 0 or level 1.

Note: The JTAG port is permanently disabled when level 2 is active (acting as a JTAG fuse). As a consequence, STMicroelectronics is not able to perform analysis on defective parts on which the level 2 protection has been set.

Apply a power-on reset if the global read protection level 2 is set while the debugger is still connected.

The above RDP global protection is summarized in Table 24.
Table 24. Protection vs RDP Level(1)

<table>
<thead>
<tr>
<th>Boot area</th>
<th>Inputs</th>
<th>Effects</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RDP</td>
<td>Debugger connected</td>
<td>User flash memory access(2)</td>
</tr>
<tr>
<td>Level 0</td>
<td>Yes(5)/No</td>
<td>R/W/E</td>
<td>R</td>
</tr>
<tr>
<td>Level 1</td>
<td>Yes(3)</td>
<td>illegal access(6)</td>
<td>R</td>
</tr>
<tr>
<td>Level 1</td>
<td>No</td>
<td>R/W/E</td>
<td>R</td>
</tr>
<tr>
<td>Level 2</td>
<td>No</td>
<td>R/W/E</td>
<td>R</td>
</tr>
<tr>
<td>Level 0</td>
<td>Yes(3)/No</td>
<td>R/W/E</td>
<td>R</td>
</tr>
<tr>
<td>Level 1</td>
<td>Yes(3)/No</td>
<td>illegal access(6)</td>
<td>R</td>
</tr>
<tr>
<td>Level 2</td>
<td>No</td>
<td>R/W/E</td>
<td>R</td>
</tr>
</tbody>
</table>

1. R = read, W = write, E = erase.
2. PCROP (see Section 4.5.4) and secure-only access control (see Section 4.5.5) applies.
3. Read accesses to secure boot and secure libraries stored in system flash bank 1 possible only from STMicroelectronics code.
4. The "other secured regions" are defined at the beginning of this section.
5. JTAG interface disabled while secure libraries are executed.
RDP protection transitions

*Figure 13* shows how to switch from one RDP level to another. The transition is effective after successfully writing the option bytes including RDP (refer to *Section 4.4.3* for details on how to change the option bytes).

![Figure 13. RDP protection transition scheme](MS46187V1)

*Table 25* details the RDP transitions and their effects on the product.

<table>
<thead>
<tr>
<th>RDP transition</th>
<th>Level before change</th>
<th>Level after change</th>
<th>RDP option update</th>
<th>Effect on device</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Debugger disconnect</td>
<td>Option bytes change</td>
</tr>
<tr>
<td>L0</td>
<td>L1</td>
<td>not 0xAA and not 0xCC</td>
<td>No</td>
<td>Allowed</td>
</tr>
<tr>
<td>L2</td>
<td>0xCC</td>
<td>Yes</td>
<td>Not allowed</td>
<td>No</td>
</tr>
<tr>
<td>L1</td>
<td>L2</td>
<td>0xCC</td>
<td>Yes</td>
<td>Not allowed</td>
</tr>
<tr>
<td>L0</td>
<td>0xAA</td>
<td>No</td>
<td>Allowed</td>
<td>Yes</td>
</tr>
<tr>
<td>L1</td>
<td>L1</td>
<td>not 0xAA and not 0xCC</td>
<td>No</td>
<td>Allowed</td>
</tr>
</tbody>
</table>

1. Except for bank swapping option bit.
When the current RDP level is RDP level 1, requesting a new RDP level 0 can cause a full or partial erase:

- The user flash memory area of the embedded flash memory is fully or partially erased:
  - A partial sector erase occurs if PCROP (respectively secure-only) areas are preserved by the application. It happens when both DMEP1/2 bits (respectively DMES1/2 bits) are cleared to 0 in FLASH_PRAR_CUR1/2 and FLASH_PRAR_PRG1/2 (respectively FLASH_SCAR_CUR1/2 and FLASH_SCAR_PRG1/2). The sectors belonging to the preserved area(s) are not erased.
  - A full bank erase occurs when at least one DMEP1/2 bit is set to 1 in FLASH_PRAR_CUR1/2 or FLASH_PRAR_PRG1/2, and at least one DMES1/2 bit is set to 1 in FLASH_SCAR_CUR1/2 or FLASH_SCAR_PRG1/2.

Note: Data in write protection area are not preserved during RDP regression.

- The other secured regions are also erased (Backup SRAM and RTC backup registers)

During a level regression, if a PCROP area overlaps with a secure-only area, the embedded flash memory performs the erase operation depending on the DMES/DMEP options bits (see strike-through areas in red in Figure 14). More specifically:

- When DMEP is set in FLASH_PRAR_CUR1/2 or FLASH_PRAR_PRG1/2, the PCROP area is erased (overlapped or not with secure-only area).
- When DMES is set in FLASH_SCAR_CUR1/2 or FLASH_SCAR_PRG1/2, the secure-only area is erased (overlapped or not with PCROP area).

Note: The sector protections (PCROP, secure-only) are removed only if the protected sector boundaries are modified by the user application.

**Figure 14. Example of protected region overlapping**

**Legend:**
- secure access only
- execute only, no data access (PCROP)

**About RDP protection errors**

Whatever the RDP level, the corresponding error flag is raised when an illegal read or write access is detected (see Section 4.7: FLASH error management).
Proprietary code readout protection (PCROP)

The embedded flash memory allows the definition of an “executable-only” area in the user area of each flash memory bank. In this area, only instruction fetch transactions from the system, that is no data access (data or literal pool), are allowed. This protection is particularly efficient to protect third party software intellectual property.

Note: Executable-only area usage requires the native code to be compiled accordingly using “execute-only” option.

PCROP area programming

One PCROP area can be defined in bank 1 (respectively bank 2) by setting the PROT_AREA_END1 and PROT_AREA_START1 (respectively PROT_AREA_END2 and PROT_AREA_START2) option bytes so that the END address is strictly higher than the START address. PROT_AREA_START and PROT_AREA_END are defined with a granularity of 256 bytes. This means that the actual PCROP area size (in bytes) is defined by:

\[(\text{PROT\_AREA\_END} - \text{PROT\_AREA\_START}) + 1\] x 256

As an example, to set a PCROP area on the first 4 Kbytes of user bank 1 (i.e. from address 0x0800 0000 to address 0x0800 0FFF, both included), the embedded flash memory must be configured as follows:

- PROT\_AREA\_START1[11:0] = 0x000
- PROT\_AREA\_END1[11:0] = 0x00F

The protected area size defined above is equal to:

\[(\text{PROT\_AREA\_END} - \text{PROT\_AREA\_START}) + 1\] x 256 = 16 x 256 bytes = 4 Kbytes.

The minimum execute-only PCROP area that can be set is 16 flash words (or 512 bytes). The maximum area is the whole user flash memory, configured by setting to the same value the PCROP area START and END addresses.

Note: It is recommended to align the PCROP area size with the flash sector granularity in order to avoid access right issues.

PCROP area properties

Each valid PCROP area has the following properties:

- Arm® Cortex®-M7 debug events are ignored while executing code in this area.
- Only the CPU can access it (Master ID filtering), using only instruction fetch transactions. In all other cases, accessing the PCROP area is illegal (see below).
- Illegal transactions to a PCROP area (i.e. data read or write, not fetch) are managed as below:
  - Read operations return a zero, write operations are ignored.
  - No bus error is generated but an error flag is raised (RDPERR for read, WRPERR for write).
- A valid PCROP area is erase-protected. As a result:
  - No erase operations to a sector located in this area is possible (including the sector containing the area start address and the end address).
– No mass erase can be performed if a single valid PCROP area is defined, except during level regression or erase with protection removal.

• Only the CPU can modify the PCROP area definition and DMEP1/2 bits, as explained in Changing user option bytes in Section 4.4.3.

• During an RDP level 1 to 0 regression where the PCROP area is not null
  – The PCROP area content is not erased if the corresponding DMEP1/2 bit are both cleared to 0 in FLASH_PRAR_CUR1/2 and FLASH_PRAR_PRG1/2 registers.
  – The PCROP area content is erased if either of the corresponding DMEP1/2 bit is set to 1 in FLASH_PRAR_CUR1/2 or FLASH_PRAR_PRG1/2 register.

For more information on PCROP protection errors, refer to Section 4.7: FLASH error management.

4.5.5 Secure access mode

The embedded flash memory allows the definition of a secure-only area in the user area of each flash memory bank. This area can be accessed only while the CPU executes secure application code. This feature is available only if the SECURITY option bit is set to 1.

Secure-only areas help isolating secure user code from application non-secure code. As an example, they can be used to protect a customer secure firmware upgrade code, a custom secure boot library or a third party secure library.

Secure-only area programming

One secure-only area can be defined in bank 1 (respectively bank 2) by setting the SEC_AREA_END1 and SEC_AREA_START1 (respectively SEC_AREA_END2 and SEC_AREA_START2) option bytes so that the END address is strictly higher than the START address. SEC_AREA_START and SEC_AREA_END are defined with a granularity of 256 bytes. This means that the actual secure-only area size (in bytes) is defined by:

\[
[(SEC\_AREA\_END - SEC\_AREA\_START) + 1] \times 256
\]

As an example, to set a secure-only area on the first 8 Kbytes of user bank 2 (i.e. from address 0x0810 0000 to address 0x0810 1FFF, both included), the embedded flash memory must be configured as follows:

• SEC\_AREA\_START2[11:0] = 0x000
• SEC\_AREA\_END2[11:0] = 0x01F

The secure-only area size defined above is equal to:

\[
[(SEC\_AREA\_END - SEC\_AREA\_START) + 1] \times 256 = 32 \times 256 \text{ bytes} = 8 \text{ Kbytes.}
\]

Note: These option bytes can be modified only by the CPU running ST security library or application secure code, except during RDP level regression or erase with protection removal.

The minimum secure-only area that can be set is 16 flash words (or 512 bytes). The maximum area is the whole user flash memory bank, configured by setting to the same value the secure-only area START and END addresses.

Note: It is recommended to align the secure-only area size with flash sector granularity in order to avoid access right issues.
Secure access-only area properties

- Arm® Cortex®-M7 debug events are ignored while executing code in this area.
- Only the CPU executing ST secure library or user secure application can access it (Master ID filtering). In all other cases, accessing the secure-only area is illegal (see below).
- Illegal transactions to a secure-only area are managed as follows:
  - Data read transactions return zero. Data write transactions are ignored. No bus error is generated but an error flag is raised (RDSERR for read, WRPERR for write).
  - Read instruction transactions generate a bus error and the RDSERR error flag is raised.
- A valid secure-only area is erase-protected. As a result:
  - No erase operations to a sector located in this area are possible (including the sector containing the area start address and the end address), unless the application software is executed from a valid secure-only area.
  - No mass erase can be performed if a single valid secure-only area is defined, except during level regression, erase with protection removal or when the application software is executed from a valid secure-only area.
- Only the CPU can modify the secure-only area definition and DMES1/2 bits, as explained in Changing user option bytes in Section 4.4.3.
- During an RDP level 1 to 0 regression where the secure-only area is not null:
  - the secure-only area content is not erased if the corresponding DMES1/2 bit are both cleared to 0 in FLASH_SCAR_CUR1/2 and FLASH_SCAR_PRG1/2 registers.
  - the secure-only area content is erased if either of the corresponding DMES1/2 bit is set to 1 in FLASH_SCAR_CUR1/2 or FLASH_SCAR_PRG1/2 register.

For more information on secure-only protection errors, refer to Section 4.7: FLASH error management.

4.6 FLASH low-power modes

4.6.1 Introduction

The table below summarizes the behavior of the embedded flash memory in the microcontroller low-power modes. The embedded flash memory belongs to the D1 domain.

<table>
<thead>
<tr>
<th>Power mode</th>
<th>D1 domain voltage range</th>
<th>Allowed if FLASH busy</th>
<th>FLASH power mode (in D1 domain)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>DRun, DStop or DStandby</td>
<td>VOS1/2/3</td>
<td>Yes</td>
</tr>
<tr>
<td>Run</td>
<td></td>
<td></td>
<td>Run</td>
</tr>
<tr>
<td>DStop, DStandby</td>
<td>DStop or DStandby</td>
<td>Off</td>
<td>No</td>
</tr>
<tr>
<td>DStop, DStandby</td>
<td>DStop or DStandby</td>
<td>Off</td>
<td>No</td>
</tr>
</tbody>
</table>

Table 26. Effect of low-power modes on the embedded flash memory
When the system state changes or within a given system state, the embedded flash memory might get a different voltage supply range (VOS) according to the application. The procedure to switch the embedded flash memory into various power mode (run, clock gated, stopped, off) is described hereafter.

Note: For more information in the microcontroller power states, refer to the Power control section (PWR).

### 4.6.2 Managing the FLASH domain switching to DStop or DStandby

As explain in Table 26, if the embedded flash memory informs the reset and clock controller (RCC) that it is busy (i.e. BSY1/2, QW1/2, WBNE1/2 is set), the microcontroller cannot switch the D1 domain to DStop or DStandby mode.

**Note:** CRC_BUSY1/2 is not taken into account.

There are two ways to release the embedded flash memory:

- **Reset the WBNE1/2 busy flag in FLASH_SR1/2 register by any of the following actions:**
  - a) Complete the write buffer with missing data.
  - b) Force the write operation without filling the missing data by activating the FW1/2 bit in FLASH_CR1/2 register. This forces all missing data “high”.
  - c) Reset the PG1/2 bit in FLASH_CR1/2 register. This disables the write buffer and consequently lead to the loss of its content.

- **Poll QW1/2 busy bits in FLASH_SR1/2 register until they are cleared. This will indicate that all recorded write, erase and option change operations are complete.**

The microcontroller can then switch the domain to DStop or DStandby mode.

---

**Table 26. Effect of low-power modes on the embedded flash memory (continued)**

<table>
<thead>
<tr>
<th>System state</th>
<th>D1 domain</th>
<th>D2 domain</th>
<th>D1 domain voltage range</th>
<th>Allowed if FLASH busy</th>
<th>FLASH power mode (in D1 domain)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Stop</td>
<td>DStop</td>
<td>DStop or DStandby</td>
<td>SVOS3/4/5</td>
<td>No</td>
<td>Clock gated or Stopped</td>
</tr>
<tr>
<td>DStandby</td>
<td>DStop or DStandby</td>
<td>Off</td>
<td>No</td>
<td>Off</td>
<td></td>
</tr>
<tr>
<td>Standby(1)</td>
<td>DStandby</td>
<td>DStandby</td>
<td>No</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. D3 domain must always be in DStandby mode. When all clocks are stopped and the CPU is in CStop, the VCORE domain is switched off.
4.7 FLASH error management

4.7.1 Introduction

The embedded flash memory automatically reports when an error occurs during a read, program or erase operation. A wide range of errors are reported:

- Write protection error (WRPERR)
- Programming sequence error (PGSERR)
- Strobe error (STRBERR)
- Inconsistency error (INCERR)
- Operation error (OPERR)
- Error correction code error (SNECCERR/DBECCERR)
- Read protection error (RDPERR)
- Read secure error (RDSERR)
- Option byte change error (OPTCHANGEERR)

The application software can individually enable the interrupt for each error, as detailed in Section 4.8: FLASH interrupts.

Note: For some errors, the application software must clear the error flag before attempting a new operation.

Each bank has a dedicated set of error flags in order to identify which bank generated the error. They are available in flash Status register 1 or 2 (FLASH_SR1/2).

4.7.2 Write protection error (WRPERR)

When an illegal erase/program operation is attempted to the non-volatile memory bank 1 (respectively bank 2), the embedded flash memory sets the write protection error flag WRPERR1 (respectively WRPERR2) in FLASH_SR1 register (respectively FLASH_SR2).

An erase operation is rejected and flagged as illegal if it targets one of the following memory areas:

- A sector belonging to a valid PCROP area (even partially)
- A sector belonging to a valid secure-only area (even partially) except if the application software is executed from a valid secure-only area
- A sector write-locked with WRPSn
An program operation is ignored and flagged as illegal if it targets one of the following memory areas:

- The system flash memory (bank 2 only) while the device is not executing ST bootloader code
- A user flash sector belonging to a valid PCROP area while the device is not executing an ST secure library
- A user flash sector belonging to a valid secure-only area while the device is not executing user secure code or ST secure library
- A user sector write-locked with WRPSn
- The bank 1 system flash memory
- The user main flash memory when RDP level is 1 and a debugger has been detected on the device, or the CPU has not booted from user flash memory.
- A reserved area

When WRPERR1/2 flag is raised, the operation is rejected and nothing is changed in the corresponding bank. If a write burst operation was ongoing, WRPERR1/2 is raised each time a flash word write operation is processed by the embedded flash memory.

Note: WRPERR1/2 flag does not block any new erase/program operation.

Not resetting the write protection error flag (WRPERR1/2) does not generate a PGSERR error.

WRPERR1/2 flag is cleared by setting CLR_WRPERR1/2 bit to 1 in FLASH_CCR1/2 register.

If WRPERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when WRPERR1/2 flag is raised (see Section 4.8: FLASH interrupts for details).

4.7.3 Programming sequence error (PGSERR)

When the programming sequence to the bank 1 (respectively bank 2) is incorrect, the embedded flash memory sets the programming sequence error flag PGSERR1 (respectively PGSERR2) in FLASH_SR1 register (respectively FLASH_SR2).

More specifically, PGSERR1/2 flag is set if one of below conditions is met:

- A write operation is requested but the program enable bit (PG1/2) has not been set in FLASH_CR1/2 register prior to the request.
- The inconsistency error (INCERR1/2) has not been cleared to 0 before requesting a new write operation.

When PGSERR1/2 flag is raised, the current program operation is aborted and nothing is changed in the corresponding bank. The corresponding write data buffer is also flushed. If a write burst operation was ongoing, PGSERR1/2 is raised at the end of the burst.

Note: When PGSERR1/2 flag is raised, there is a risk that the last write operation performed by the application has been lost because of the above protection mechanism. Hence it is recommended to generate interrupts on PGSERR and verify in the interrupt handler if the last write operation has been successful by reading back the value in the flash memory.

The PGSERR1/2 flag also blocks any new program operation. This means that PGSERR1 (respectively 2) must be cleared before starting a new program operation on bank 1 (respectively bank 2).
PGSERR1/2 flag is cleared by setting CLR_PGSERR1/2 bit to 1 in FLASH_CCR1/2 register.

If PGSERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when PGSERR1/2 flag is raised. See Section 4.8: FLASH interrupts for details.

### 4.7.4 Strobe error (STRBERR)

When the application software writes several times to the same byte in bank 1 (respectively bank 2) write buffer, the embedded flash memory sets the strobe error flag STRBERR1 (respectively STRBERR2) in FLASH_SR1 register (respectively FLASH_SR2).

When STRBERR1/2 flag is raised, the current program operation is not aborted and new byte data replace the old ones. The application can ignore the error, proceed with the current write operation and request new write operations. If a write burst was ongoing, STRBERR1/2 is raised at the end of the burst.

STRBERR1/2 flag is cleared by setting CLR_STRBERR1/2 bit to 1 in FLASH_CCR1/2 register.

If STRBERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when STRBERR1/2 flag is raised. See Section 4.8: FLASH interrupts for details.

### 4.7.5 Inconsistency error (INCERR)

When a programming inconsistency to bank 1 (respectively bank 2) is detected, the embedded flash memory sets the inconsistency error flag INCERR1 (respectively INCERR2) in register FLASH_SR1 (respectively FLASH_SR2).

More specifically, INCERR flag is set when one of the following conditions is met:

- A write operation is attempted before completion of the previous write operation, e.g.
  - The application software starts a write operation to fill the 256-bit write buffer, but sends a new write burst request to a different flash memory address before the buffer is full.
  - One master starts a write operation, but before the buffer is full, another master starts a new write operation to the same address or to a different address.
- A wrap burst request issued by a master overlaps two or more 256-bit flash-word addresses, i.e. wrap bursts must be done within 256-bit flash-word address boundaries.

**Note:** INCERR flag must be cleared before starting a new write operation, otherwise a sequence error (PGSERR) is raised.

It is recommended to follow the sequence below to avoid losing data when an inconsistency error occurs:

1. Execute a handler routine when INCERR1 or INCERR2 flag is raised.
2. Stop all write requests to embedded flash memory.
3. Verify that the write operations that have been requested just before the INCERR event have been successful by reading back the programmed values from the memory.
4. Clear the corresponding INCERR1/2 bit.
5. Restart the write operations where they have been interrupted.

INCERR1/2 flag is cleared by setting CLR_INCERR1/2 bit to 1 in FLASH_CCR1/2 register.
If INCERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when INCERR1/2 flag is raised (see Section 4.8: FLASH interrupts for details).

### 4.7.6 Operation error (OPERR)

When an error occurred during a write or an erase operation to bank 1 (respectively bank 2), the embedded flash memory sets the operation error flag OPERR1 (respectively OPERR2) in FLASH_SR1 register (respectively FLASH_SR2). This error may be caused by an incorrect non-volatile memory behavior due to cycling issues or to a previous modify operation stopped by a system reset.

When OPERR1/2 flag is raised, the current program/erase operation is aborted.

OPERR1/2 flag is cleared by setting CLR_OPERR1/2 bit to 1 in FLASH_CCR1/2 register.

If OPERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when OPERR1/2 flag is raised (see Section 4.8: FLASH interrupts for details).

### 4.7.7 Error correction code error (SNECCERR/DBECCERR)

When a single error correction is detected during a read from bank 1 (respectively bank 2) the embedded flash memory sets the single error correction flag SNECCERR1 (respectively SNECCERR2) in FLASH_SR1 register (respectively FLASH_SR2).

When two ECC errors are detected during a read to bank 1 (respectively bank 2), the embedded flash memory sets the double error detection flag DBECCERR1 (respectively DBECCERR2) in FLASH_SR1 register (respectively FLASH_SR2). When SNECCERR1/2 flag is raised, the corrected read data are returned. Hence the application can ignore the error and request new read operations.

If a read burst operation was ongoing, SNECCERR1/2 or DBECCERR1/2 flag is raised each time a new data is sent back to the requester through the AXI interface.

When SNECCERR1/2 or DBECCERR1/2 flag is raised, the address of the flash word that generated the error is saved in the FLASH_ECC_FA1/2R register. This register is automatically cleared when the associated flag that generated the error is reset.

Note: In case of successive single correction or double detection errors, only the address corresponding to the first error is stored in FLASH_ECC_FA1/2R register.

When DBECCERR1/2 flag is raised, a bus error is generated. In case of successive double error detections, a bus error is generated each time a new data is sent back to the requester through the AXI interface.

Note: It is not mandatory to clear SNECCERR1/2 or DBECCERR1/2 flags before starting a new read operation.

SNECCERR1/2 (respectively DBECCERR1/2) flag is cleared by setting to 1 CLR_SNECCERR1/2 bit (respectively CLR_DBECCERR1/2 bit) in FLASH_CCR1/2 register.

If SNECCERR1/2 (respectively DBECCERR1/2) bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when SNECCERR1/2 (respectively DBECCERR1/2) flag is raised. See Section 4.8: FLASH interrupts for details.
4.7.8 Read protection error (RDPERR)

When a read operation to a PCROP, a secure-only or a RDP protected area is attempted in non-volatile memory bank 1 (respectively bank 2), the embedded flash memory sets the read protection error flag RDPERR1 (respectively RDPERR2) in FLASH_SR1 register (respectively FLASH_SR2).

When RDPERR1/2 flag is raised, the current read operation is aborted but the application can request new read operations. If a read burst was ongoing, RDPERR1/2 is raised each time a data is sent back to the requester through the AXI interface.

Note: A bus error is raised if a standard application attempts to execute on a secure-only or a RDP protected area.

RDPERR1/2 flag is cleared by setting CLR_RDPERR1/2 bit to 1 in FLASH_CCR1/2 register.

If RDPERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when RDPERR1/2 flag is raised (see Section 4.8: FLASH interrupts for details).

4.7.9 Read secure error (RDSERR)

When a read operation is attempted to a secure address in bank 1 (respectively bank 2), the embedded flash memory sets the read secure error flag RDSERR1 (respectively RDSERR2) in FLASH_SR1 register (respectively FLASH_SR2). For more information, refer to Section 4.5.5: Secure access mode.

When RDSERR1/2 flag is raised, the current read operation is aborted and the application can request new read operations. If a read burst was ongoing, RDSERR1/2 is raised each time a data is sent back to the requester through the AXI interface.

Note: The bus error is raised only if the illegal access is due to an instruction fetch.

RDSERR1/2 flag is cleared by setting CLR_RDSERR1/2 bit to 1 in FLASH_CCR1/2 register.

If RDSERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when RDSERR1/2 flag is raised (see Section 4.8: FLASH interrupts for details).

4.7.10 CRC read error (CRCRDERR)

After a CRC computation in bank 1 (respectively bank 2), the embedded flash memory sets the CRC read error flag CRCRDERR1 (respectively CRCRDERR2) in FLASH_SR1 register (respectively FLASH_SR2) when one or more address belonging to a protected area was read by the CRC module. A protected area corresponds to a PCROP area (see Section 4.5.4) or to a secure-only area (see Section 4.5.5).

CRCRDERR1/2 flag is raised when CRCEND1/2 bit is set to 1 (end of CRC calculation). In this case, it is likely that the CRC result is wrong since illegal read operations to protected areas return null values.

CRCRDERR1/2 flag is cleared by setting CLR_CRCRDERR1/2 bit to 1 in FLASH_CCR1/2 register.

If CRCRDERRIE1/2 bit in FLASH_CR1/2 register is set to 1, an interrupt is generated when CRCRDERR1/2 flag is raised together with CRCEND1/2 bit (see Section 4.8: FLASH interrupts for details).
4.7.11 Option byte change error (OPTCHANGEERR)

When the embedded flash memory finds an error during an option change operation, it aborts the operation and sets the option byte change error flag OPTCHANGEERR in FLASH_OPTSR_CUR register.

OPTCHANGEERR flag is cleared by setting CLR_OPTCHANGEERR bit to 1 in FLASH_OPTCCR register.

If OPTCHANGEERRIE bit in FLASH_OPTCR register is set to 1, an interrupt is generated when OPTCHANGEERR flag is raised (see Section 4.8: FLASH interrupts for details).

4.7.12 Miscellaneous HardFault errors

The following events generate a bus error on the corresponding bus interface:

- On AXI system bus:
  - accesses to user flash memory while RD P is set to 1 and a illegal condition is detected (boot from system flash memory, boot from RAM, or debugger connected)
  - fetching to secure-only user flash memory without the correct access rights
- On AHB configuration bus:
  - wrong key input to FLASH_KEYR1/2 or FLASH_OPTKEYR

4.8 FLASH interrupts

The embedded flash memory can generate a maskable interrupt to signal the following events on a given bank:

- Read and write errors (see Section 4.7: FLASH error management)
  - Single ECC error correction during read operation
  - Double ECC error detection during read operation
  - Write inconsistency error
  - Bad programming sequence
  - Strobe error during write operations
  - Non-volatile memory write/erase error (due to cycling issues)
  - option change operation error
- Security errors (see Section 4.7: FLASH error management)
  - Write protection error
  - Read protection error
  - Read secure error
  - CRC computation on PCROP or secure-only area error
- Miscellaneous events (described below)
  - End of programming
  - CRC computation complete

These multiple sources are combined into a single interrupt signal, flash_it, which is the only interrupt signal from the embedded flash memory that drives the NVIC (nested vectored interrupt controller).
You can individually enable or disable embedded flash memory interrupt sources by changing the mask bits in the FLASH_CR1/2 register. Setting the appropriate mask bit to 1 enables the interrupt.

**Note:** Prior to writing, FLASH_CR1/2 register must be unlocked as explained in Section 4.5.1: FLASH configuration protection

Table 27 gives a summary of the available embedded flash memory interrupt features. As mentioned in the table below, some flags need to be cleared before a new operation is triggered.

### Table 27. Flash interrupt request

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Clear flag to resume operation</th>
<th>Bus error</th>
</tr>
</thead>
<tbody>
<tr>
<td>End-of-program event</td>
<td>on bank 1</td>
<td>EOP1</td>
<td>EOP1E1</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>EOP2</td>
<td>EOP2E2</td>
<td></td>
</tr>
<tr>
<td>CRC complete event</td>
<td>on bank 1</td>
<td>CRCEND1</td>
<td>CRCENDIE1</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>CRCEND2</td>
<td>CRCENDIE2</td>
<td></td>
</tr>
<tr>
<td>Write protection error</td>
<td>on bank 1</td>
<td>WRPERR1</td>
<td>WRPERRIE1</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>WRPERR2</td>
<td>WRPERRIE2</td>
<td></td>
</tr>
<tr>
<td>Programming sequence error</td>
<td>on bank 1</td>
<td>PGSERR1</td>
<td>PGSERRIE1</td>
<td>Yes(1)</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>PGSERR2</td>
<td>PGSERRIE2</td>
<td></td>
</tr>
<tr>
<td>Strobe error</td>
<td>on bank 1</td>
<td>STRBERR1</td>
<td>STRBERRIE1</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>STRBERR2</td>
<td>STRBERRIE2</td>
<td></td>
</tr>
<tr>
<td>Inconsistency error</td>
<td>on bank 1</td>
<td>INCERR1</td>
<td>INCERRIE1</td>
<td>Yes(1)</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>INCERR2</td>
<td>INCERRIE2</td>
<td></td>
</tr>
<tr>
<td>Operation error</td>
<td>on bank 1</td>
<td>OPERR1</td>
<td>OPERRIE1</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>OPERR2</td>
<td>OPERRIE2</td>
<td></td>
</tr>
<tr>
<td>ECC single error correction</td>
<td>on bank 1</td>
<td>SNECCERR1</td>
<td>SNECCERRIE1</td>
<td>No</td>
</tr>
<tr>
<td>event</td>
<td>on bank 2</td>
<td>SNECCERR2</td>
<td>SNECCERRIE2</td>
<td></td>
</tr>
<tr>
<td>ECC double error detection</td>
<td>on bank 1</td>
<td>DBECCERR1</td>
<td>DBECCERRIE1</td>
<td>No</td>
</tr>
<tr>
<td>event</td>
<td>on bank 2</td>
<td>DBECCERR2</td>
<td>DBECCERRIE2</td>
<td></td>
</tr>
<tr>
<td>Read protection error</td>
<td>on bank 1</td>
<td>RDPERR1</td>
<td>RDPERRIE1</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>RDPERR2</td>
<td>RDPERRIE2</td>
<td></td>
</tr>
<tr>
<td>Read secure error</td>
<td>on bank 1</td>
<td>RDSERR1</td>
<td>RDSERRIE1</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>RDSERR2</td>
<td>RDSERRIE2</td>
<td></td>
</tr>
<tr>
<td>CRC read error</td>
<td>on bank 1</td>
<td>CRCRDERR1</td>
<td>CRCRDERRIE1</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>on bank 2</td>
<td>CRCRDERR2</td>
<td>CRCRDERRIE2</td>
<td></td>
</tr>
<tr>
<td>Option Bytes operation error</td>
<td>all banks</td>
<td>OPTCHANGEERR</td>
<td>OPTCHANGEERRIE</td>
<td>No</td>
</tr>
</tbody>
</table>
The status of the individual maskable interrupt sources described in Table 27 (except for option byte error) can be read from the FLASH_SR1/2 register. They can be cleared by setting to 1 the adequate bit in FLASH_CCR1/2 register.

*Note:* No unlocking mechanism is required to clear an interrupt.

### End-of-program event

Setting the end-of-operation interrupt enable bit (EOPIE1/2) in the FLASH_CR1/2 register enables the generation of an interrupt at the end of an erase operation, a program operation or an option byte change on bank 1/2. The EOP1/2 bit in the FLASH_SR1/2 register is also set when one of these events occurs.

Setting CLR_EOP1/2 bit to 1 in FLASH_CCR1/2 register clears EOP1/2 flag.

### CRC end of calculation event

Setting the CRC end-of-calculation interrupt enable bit (CRCENDIE1/2) in the FLASH_CR1/2 register enables the generation of an interrupt at the end of a CRC operation on bank 1/2. The CRCEND1/2 bit in the FLASH_SR1/2 register is also set when this event occurs.

Setting CLR_CRCEND1/2 bit to 1 in FLASH_CCR1/2 register clears CRCEND1/2 flag.
4.9  FLASH registers

4.9.1  FLASH access control register (FLASH_ACR)

Address offset: 0x000 or 0x100
Reset value: 0x0000 0037

For more details, refer to Section 4.3.8: FLASH read operations and Section 4.3.9: FLASH program operations.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

Bits 31:6  Reserved, must be kept at reset value.

Bits 5:4  WRHIGHFREQ: Flash signal delay

These bits are used to control the delay between non-volatile memory signals during programming operations. The application software has to program them to the correct value depending on the embedded flash memory interface frequency. Please refer to Table 17 for details.

Note: No check is performed by hardware to verify that the configuration is correct.

Bits 3:0  LATENCY: Read latency

These bits are used to control the number of wait states used during read operations on both non-volatile memory banks. The application software has to program them to the correct value depending on the embedded flash memory interface frequency and voltage conditions.

0000: zero wait state used to read a word from non-volatile memory
0001: one wait state used to read a word from non-volatile memory
0010: two wait states used to read a word from non-volatile memory
...
0111: seven wait states used to read a word from non-volatile memory

Note: No check is performed by hardware to verify that the configuration is correct.

4.9.2  FLASH key register for bank 1 (FLASH_KEYR1)

Address offset: 0x004
Reset value: 0x0000 0000

FLASH_KEYR1 is a write-only register. The following values must be programmed consecutively to unlock FLASH_CR1 register:

1. 1st key = 0x4567 0123
2. 2nd key = 0xCDEF 89AB
### 4.9.3 FLASH option key register (FLASH_OPTKEYR)

Address offset: 0x008 or 0x108  
Reset value: 0x0000 0000  
FLASH_OPTKEYR is a write-only register. The following values must be programmed consecutively to unlock FLASH_OPTCR register:
1. 1st key = 0x0819 2A3B  
2. 2nd key = 0x4C5D 6E7F

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>KEY1R: Non-volatile memory bank 1 configuration access unlock key</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td></td>
</tr>
<tr>
<td>w w w w w w w w w w w w w w w w</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

### 4.9.4 FLASH control register for bank 1 (FLASH_CR1)

Address offset: 0x00C  
Reset value: 0x0000 0031

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>OPTKEYR: FLASH option bytes control access unlock key</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td></td>
</tr>
<tr>
<td>w w w w w w w w w w w w w w w w</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>OPTKEYR: FLASH option bytes control access unlock key</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td></td>
</tr>
<tr>
<td>w w w w w w w w w w w w w w w w</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:29  Reserved, must be kept at reset value.

- **Bit 28 CRCRDERRIE1**: Bank 1 CRC read error interrupt enable bit
  - When CRCRDERRIE1 bit is set to 1, an interrupt is generated when a protected area (PCROP or secure-only) has been detected during the last CRC computation on bank 1. CRCRDERRIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when a CRC read error occurs on bank 1
  - 1: interrupt generated when a CRC read error occurs on bank 1

- **Bit 27 CRCENDIE1**: Bank 1 CRC end of calculation interrupt enable bit
  - When CRCENDIE1 bit is set to 1, an interrupt is generated when the CRC computation has completed on bank 1. CRCENDIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when CRC computation complete on bank 1
  - 1: interrupt generated when CRC computation complete on bank 1

- **Bit 26 DBECCERRIE1**: Bank 1 ECC double detection error interrupt enable bit
  - When DBECCERRIE1 bit is set to 1, an interrupt is generated when an ECC double detection error occurs during a read operation from bank 1. DBECCERRIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when an ECC double detection error occurs on bank 1
  - 1: interrupt generated if an ECC double detection error occurs on bank 1

- **Bit 25 SNECCERRIE1**: Bank 1 ECC single correction error interrupt enable bit
  - When SNECCERRIE1 bit is set to 1, an interrupt is generated when an ECC single correction error occurs during a read operation from bank 1. SNECCERRIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when an ECC single correction error occurs on bank 1
  - 1: interrupt generated when an ECC single correction error occurs on bank 1

- **Bit 24 RDSERRIE1**: Bank 1 secure error interrupt enable bit
  - When RDSERRIE1 bit is set to 1, an interrupt is generated when a secure error (access to a secure-only protected address) occurs during a read operation from bank 1. RDSERRIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when a secure error occurs on bank 1
  - 1: an interrupt is generated when a secure error occurs on bank 1

- **Bit 23 RDPERRIE1**: Bank 1 read protection error interrupt enable bit
  - When RDPERRIE1 bit is set to 1, an interrupt is generated when a read protection error occurs (access to an address protected by PCROP or by RDP level 1) during a read operation from bank 1. RDPERRIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when a read protection error occurs on bank 1
  - 1: an interrupt is generated when a read protection error occurs on bank 1

- **Bit 22 OPERRIE1**: Bank 1 write/erase error interrupt enable bit
  - When OPERRIE1 bit is set to 1, an interrupt is generated when an error is detected during a write/erase operation to bank 1. OPERRIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when a write/erase error occurs on bank 1
  - 1: interrupt generated when a write/erase error occurs on bank 1

- **Bit 21 INCERRIE1**: Bank 1 inconsistency error interrupt enable bit
  - When INCERRIE1 bit is set to 1, an interrupt is generated when an inconsistency error occurs during a write operation to bank 1. INCERRIE1 can be programmed only when LOCK1 is cleared to 0.
  - 0: no interrupt generated when a inconsistency error occurs on bank 1
  - 1: interrupt generated when a inconsistency error occurs on bank 1
Bit 20  Reserved, must be kept at reset value.

Bit 19  STRBERRIE1: Bank 1 strobe error interrupt enable bit
When STRBERRIE1 bit is set to 1, an interrupt is generated when a strobe error occurs (the
master programs several times the same byte in the write buffer) during a write operation to
bank 1. STRBERRIE1 can be programmed only when LOCK1 is cleared to 0.
0: no interrupt generated when a strobe error occurs on bank 1
1: interrupt generated when strobe error occurs on bank 1.

Bit 18  PGSERRIE1: Bank 1 programming sequence error interrupt enable bit
When PGSERRIE1 bit is set to 1, an interrupt is generated when a sequence error occurs
during a program operation to bank 1. PGSERRIE1 can be programmed only when LOCK1 is
cleared to 0.
0: no interrupt generated when a sequence error occurs on bank 1
1: interrupt generated when sequence error occurs on bank 1.

Bit 17  WRPERRIE1: Bank 1 write protection error interrupt enable bit
When WRPERRIE1 bit is set to 1, an interrupt is generated when a protection error occurs
during a program operation to bank 1. WRPERRIE1 can be programmed only when LOCK1 is
cleared to 0.
0: no interrupt generated when a protection error occurs on bank 1
1: interrupt generated when a protection error occurs on bank 1.

Bit 16  EOPIE1: Bank 1 end-of-program interrupt control bit
Setting EOPIE1 bit to 1 enables the generation of an interrupt at the end of a program
operation to bank 1. EOPIE1 can be programmed only when LOCK1 is cleared to 0.
0: no interrupt generated at the end of a program operation to bank 1.
1: interrupt enabled when at the end of a program operation to bank 1.

Bit 15  CRC_EN: Bank 1 CRC control bit
Setting CRC_EN bit to 1 enables the CRC calculation on bank 1. CRC_EN does not start
CRC calculation but enables CRC configuration through FLASH_CRCCR1 register.
When CRC calculation is performed on bank 1, it can only be disabled by setting CRC_EN bit
to 0. Resetting CRC_EN clears CRC configuration and resets the content of
FLASH_CRCDATAR register.
Clearing CRC_EN to 0 sets CRCDATA to 0x0.
CRC_EN can be programmed only when LOCK1 is cleared to 0.

Bit 14  Reserved, must be kept at reset value.

Bits 13:11  Reserved, must be kept at reset value.

Bits 10:8  SNB1: Bank 1 sector erase selection number
These bits are used to select the target sector for a sector erase operation (they are unused
otherwise). SNB1 can be programmed only when LOCK1 is cleared to 0.
000: sector 0 of bank 1
001: sector 1 of bank 1
...
111: sector 7 of bank 1

Bit 7  START1: Bank 1 erase start control bit
START1 bit is used to start a sector erase or a bank erase operation. START1 can be
programmed only when LOCK1 is cleared to 0.
The embedded flash memory resets START1 when the corresponding operation has been
acknowledged. The user application cannot access any embedded flash memory register
until the operation is acknowledged.
Bit 6  **FW1**: Bank 1 write forcing control bit  
FW1 forces a write operation even if the write buffer is not full. In this case all bits not written are set to 1 by hardware. FW1 can be programmed only when LOCK1 is cleared to 0.  
The embedded flash memory resets FW1 when the corresponding operation has been acknowledged. The user application cannot access any embedded flash memory register until the operation is acknowledged.  
**Note:** Using a force-write operation prevents the application from updating later the missing bits with something else than 1, because it is likely that it will lead to permanent ECC error.  
Write forcing is effective only if the write buffer is not empty (in particular, FW1 does not start several write operations when the force-write operations are performed consecutively).

Bits 5:4  **PSIZE1**: Bank 1 program size  
PSIZE1 selects the parallelism used by the non-volatile memory during write and erase operations to bank 1. PSIZE1 can be programmed only when LOCK1 is cleared to 0.  
00: programming executed with byte parallelism  
01: programming executed with half-word parallelism  
10: programming executed with word parallelism  
11: programming executed with double word parallelism  

Bit 3  **BER1**: Bank 1 erase request  
Setting BER1 bit to 1 requests a bank erase operation on bank 1 (user flash memory only). BER1 can be programmed only when LOCK1 is cleared to 0.  
BER1 has a higher priority than SER1: if both are set, the embedded flash memory executes a bank erase.  
0: bank erase not requested on bank 1  
1: bank erase requested on bank 1  
**Note:** Write protection error is triggered when a bank erase is required and some sectors are protected.
Bit 2  **SER1**: Bank 1 sector erase request  
Setting SER1 bit to 1 requests a sector erase on bank 1. SER1 can be programmed only when LOCK1 is cleared to 0. BER1 has a higher priority than SER1: if both bits are set, the embedded flash memory executes a bank erase.  
0: sector erase not requested on bank 1  
1: sector erase requested on bank 1  
*Note*: Write protection error is triggered when a sector erase is required on a protected sector.

Bit 1  **PG1**: Bank 1 internal buffer control bit  
Setting PG1 bit to 1 enables internal buffer for write operations to bank 1. This allows preparing program operations even if a sector or bank erase is ongoing. PG1 can be programmed only when LOCK1 is cleared to 0. When PG1 is reset, the internal buffer is disabled for write operations to bank 1, and all the data stored in the buffer but not sent to the operation queue are lost.  
0: Internal buffer disabled for write operations to bank 1  
1: Internal buffer enabled for write operations to bank 1

Bit 0  **LOCK1**: Bank 1 configuration lock bit  
This bit locks the FLASH_CR1 register. The correct write sequence to FLASH_KEYR1 register unlocks this bit. If a wrong sequence is executed, or if the unlock sequence to FLASH_KEYR1 is performed twice, this bit remains locked until the next system reset. LOCK1 can be set by programming it to 1. When set to 1, a new unlock sequence is mandatory to unlock it. When LOCK1 changes from 0 to 1, the other bits of FLASH_CR1 register do not change.  
0: FLASH_CR1 register unlocked  
1: FLASH_CR1 register locked
### 4.9.5 FLASH status register for bank 1 (FLASH_SR1)

Address offset: 0x010  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-28</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
| 27   | **CRCEND1**: Bank 1 CRC end of calculation flag |       | CRCEND1 bit is raised when the CRC computation has completed on bank 1. An interrupt is generated if CRCENDIE1 is set to 1. It is not necessary to reset CRCEND1 before restarting CRC computation. Writing 1 to CLR_CRCEND1 bit in FLASH_CCR1 register clears CRCEND1.  
  0: CRC computation not complete on bank 1  
  1: CRC computation complete on bank 1 |
| 26   | **DBECCERR1**: Bank 1 ECC double detection error flag |       | DBECCERR1 flag is raised when an ECC double detection error occurs during a read operation from bank 1. An interrupt is generated if DBECCERRIE1 is set to 1. Writing 1 to CLR_DBECCERR1 bit in FLASH_CCR1 register clears DBECCERR1.  
  0: no ECC double detection error occurred on bank 1  
  1: ECC double detection error occurred on bank 1 |
| 25   | **SNECCERR1**: Bank 1 single correction error flag |       | SNECCERR1 flag is raised when an ECC single correction error occurs during a read operation from bank 1. An interrupt is generated if SNECCERRIE1 is set to 1. Writing 1 to CLR_SNECCERR1 bit in FLASH_CCR1 register clears SNECCERR1.  
  0: no ECC single correction error occurs on bank 1  
  1: ECC single correction error occurs on bank 1 |
| 24   | **RDSERR1**: Bank 1 secure error flag |       | RDSERR1 flag is raised when a read secure error (read access to a secure-only protected word) occurs on bank 1. An interrupt is generated if RDSERRIE1 is set to 1. Writing 1 to CLR_RDSERR1 bit in FLASH_CCR1 register clears RDSERR1.  
  0: no secure error occurs on bank 1  
  1: a secure error occurs on bank 1 |
| 23   | **RDPERR1**: Bank 1 read protection error flag |       | RDPERR1 flag is raised when an read protection error (read access to a PCROP-protected or a RDP-protected area) occurs on bank 1. An interrupt is generated if RDPERRIE1 is set to 1. Writing 1 to CLR_RDPERR1 bit in FLASH_CCR1 register clears RDPERR1.  
  0: no read protection error occurs on bank 1  
  1: a read protection error occurs on bank 1 |
Bit 22  **OPERR1**: Bank 1 write/erase error flag  
OPERR1 flag is raised when an error occurs during a write/erase to bank 1. An interrupt is generated if OPERRIE1 is set to 1. Writing 1 to CLR_OPERR1 bit in FLASH_CCR1 register clears OPERR1.  
 0: no write/erase error occurs on bank 1  
 1: a write/erase error occurs on bank 1

Bit 21  **INCERR1**: Bank 1 inconsistency error flag  
INCERR1 flag is raised when a inconsistency error occurs on bank 1. An interrupt is generated if INCERRIE1 is set to 1. Writing 1 to CLR_INCERR1 bit in the FLASH_CCR1 register clears INCERR1.  
 0: no inconsistency error occurs on bank 1  
 1: a inconsistency error occurs on bank 1

Bit 20  Reserved, must be kept at reset value.

Bit 19  **STRBERR1**: Bank 1 strobe error flag  
STRBERR1 flag is raised when a strobe error occurs on bank 1 (when the master attempts to write several times the same byte in the write buffer). An interrupt is generated if the STRBERRIE1 bit is set to 1. Writing 1 to CLR_STRBERR1 bit in FLASH_CCR1 register clears STRBERR1.  
 0: no strobe error occurs on bank 1  
 1: a strobe error occurs on bank 1

Bit 18  **PGSERR1**: Bank 1 programming sequence error flag  
PGSERR1 flag is raised when a sequence error occurs on bank 1. An interrupt is generated if the PGSERRIE1 bit is set to 1. Writing 1 to CLR_PGSERR1 bit in FLASH_CCR1 register clears PGSERR1.  
 0: no sequence error occurs on bank 1  
 1: a sequence error occurs on bank 1

Bit 17  **WRPERR1**: Bank 1 write protection error flag  
WRPERR1 flag is raised when a protection error occurs during a program operation to bank 1. An interrupt is also generated if the WRPERRIE1 is set to 1. Writing 1 to CLR_WRPERR1 bit in FLASH_CCR1 register clears WRPERR1.  
 0: no write protection error occurs on bank 1  
 1: a write protection error occurs on bank 1

Bit 16  **EOP1**: Bank 1 end-of-program flag  
EOP1 flag is set when a programming operation to bank 1 completes. An interrupt is generated if the EOPIE1 is set to 1. It is not necessary to reset EOP1 before starting a new operation. EOP1 bit is cleared by writing 1 to CLR_EOP1 bit in FLASH_CCR1 register.  
 0: no programming operation completed on bank 1  
 1: a programming operation completed on bank 1

Bits 15:4  Reserved, must be kept at reset value.

Bit 3  **CRC_BUSY1**: Bank 1 CRC busy flag  
CRC_BUSY1 flag is set when a CRC calculation is ongoing on bank 1. This bit cannot be forced to 0. The user must wait until the CRC calculation has completed or disable CRC computation on bank 1.  
 0: no CRC calculation ongoing on bank 1  
 1: CRC calculation ongoing on bank 1
Bit 2  **QW1**: Bank 1 wait queue flag
QW1 flag is set when a write, erase or option byte change operation is pending in the command queue buffer of bank 1. It is not possible to know what type of programming operation is present in the queue.
This flag is reset by hardware when all write, erase or option byte change operations have been executed and thus removed from the waiting queue(s). This bit cannot be forced to 0. It is reset after a deterministic time if no other operations are requested.
0: no write, erase or option byte change operations waiting in the operation queues of bank 1
1: at least one write, erase or option byte change operation is waiting in the operation queue of bank 1

Bit 1  **WBNE1**: Bank 1 write buffer not empty flag
WBNE1 flag is set when the embedded flash memory is waiting for new data to complete the write buffer. In this state, the write buffer is not empty. WBNE1 is reset by hardware each time the write buffer is complete or the write buffer is emptied following one of the event below:
  – the application software forces the write operation using FW1 bit in FLASH_CR1
  – the embedded flash memory detects an error that involves data loss
  – the application software has disabled write operations in this bank
This bit cannot be forced to 0. To reset it, clear the write buffer by performing any of the above listed actions, or send the missing data.
0: write buffer of bank 1 empty or full
1: write buffer of bank 1 waiting data to complete

Bit 0  **BSY1**: Bank 1 busy flag
BSY1 flag is set when an effective write, erase or option byte change operation is ongoing on bank 1. It is not possible to know what type of operation is being executed.
BSY1 cannot be forced to 0. It is automatically reset by hardware every time a step in a write, erase or option byte change operation completes.
0: no programming, erase or option byte change operation being executed on bank 1
1: programming, erase or option byte change operation being executed on bank 1
**FLASH clear control register for bank 1 (FLASH_CCR1)**

Address offset: 0x014  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>CLR_CRCEND1</td>
<td>CLR_DBECCERR1</td>
<td>CLR_SNECCERR1</td>
<td>CLR_RDSERR1</td>
<td>CLR_RDPERR1</td>
<td>CLR_OPER1</td>
<td>CLR_INCERR1</td>
<td>CLR_STRBERR1</td>
<td>CLR_PGSERR1</td>
<td>CLR_WFPERR1</td>
<td>CLR_EOP1</td>
<td></td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:28  Reserved, must be kept at reset value.

- **Bit 27 CLR_CRCEND1**: Bank 1 CRCEND1 flag clear bit  
  Setting this bit to 1 resets to 0 CRCEND1 flag in FLASH_SR1 register.

- **Bit 26 CLR_DBECCERR1**: Bank 1 DBECCERR1 flag clear bit  
  Setting this bit to 1 resets to 0 DBECCERR1 flag in FLASH_SR1 register. If the SNECCERR1 flag of FLASH_SR1 register is cleared to 0, FLASH_ECC_FA1R register is reset to 0 as well.

- **Bit 25 CLR_SNECCERR1**: Bank 1 SNECCERR1 flag clear bit  
  Setting this bit to 1 resets to 0 SNECCERR1 flag in FLASH_SR1 register. If the DBECCERR1 flag of FLASH_SR1 register is cleared to 0, FLASH_ECC_FA1R register is reset to 0 as well.

- **Bit 24 CLR_RDSERR1**: Bank 1 RDSERR1 flag clear bit  
  Setting this bit to 1 resets to 0 RDSERR1 flag in FLASH_SR1 register.

- **Bit 23 CLR_RDPERR1**: Bank 1 RDPERR1 flag clear bit  
  Setting this bit to 1 resets to 0 RDPERR1 flag in FLASH_SR1 register.

- **Bit 22 CLR_OPER1**: Bank 1 OPERR1 flag clear bit  
  Setting this bit to 1 resets to 0 OPERR1 flag in FLASH_SR1 register.

- **Bit 21 CLR_INCERR1**: Bank 1 INCERR1 flag clear bit  
  Setting this bit to 1 resets to 0 INCERR1 flag in FLASH_SR1 register.

- **Bit 20** Reserved, must be kept at reset value.

- **Bit 19 CLR_STRBERR1**: Bank 1 STRBERR1 flag clear bit  
  Setting this bit to 1 resets to 0 STRBERR1 flag in FLASH_SR1 register.

- **Bit 18 CLR_PGSERR1**: Bank 1 PGSERR1 flag clear bit  
  Setting this bit to 1 resets to 0 PGSERR1 flag in FLASH_SR1 register.
4.9.7  **FLASH option control register (FLASH_OPTCR)**

Address offset: 0x018 or 0x118

Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>SWAP_BANK</td>
<td>Bank swapping option configuration bit</td>
</tr>
<tr>
<td></td>
<td>OPTCHANGEERRIE</td>
<td>Option byte change error interrupt enable bit</td>
</tr>
<tr>
<td>30</td>
<td>MER</td>
<td>mass erase request</td>
</tr>
<tr>
<td>29</td>
<td>OPTSTART</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>OPTLOCK</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>Res.</td>
<td></td>
</tr>
</tbody>
</table>

Bit 31  **SWAP_BANK**: Bank swapping option configuration bit

SWAP_BANK controls whether bank 1 and bank 2 are swapped or not. This bit is loaded with the SWAP_BANK_OPT bit of FLASH_OPTSR_CUR register only after reset or POR.

0: bank 1 and bank 2 not swapped
1: bank 1 and bank 2 swapped

**Note:** The flash bank swapping is not available on STM32H750xB devices. The SWAP_BANK option bit must be kept at ‘0’.

Bit 30  **OPTCHANGEERRIE**: Option byte change error interrupt enable bit

OPTCHANGEERRIE bit controls if an interrupt has to be generated when an error occurs during an option byte change.

0: no interrupt is generated when an error occurs during an option byte change
1: an interrupt is generated when and error occurs during an option byte change.

Bits 29:5  Reserved, must be kept at reset value.

Bit 4  **MER**: mass erase request

Setting this bit launches a non-volatile memory bank erase on both banks (i.e. mass erase). Programming MER bit to 1 automatically sets BER1, BER2, START1 and START2 to 1. FLASH_OPTCR, FLASH_CR1 and FLASH_CR2 must be unlocked prior to setting MER high.
Bits 3:2  Reserved, must be kept at reset value.

Bit 1  **OPTSTART**: Option byte start change option configuration bit

OPTSTART triggers an option byte change operation. The user can set OPTSTART only when the OPTLOCK bit is cleared to 0. The embedded flash memory resets OPTSTART when the option byte change operation has been acknowledged.

The user application cannot modify any embedded flash memory register until the option change operation has been completed.

Before setting this bit, the user has to write the required values in the FLASH_XXX_PRG registers. The FLASH_XXX_PRG registers will be locked until the option byte change operation has been executed in non-volatile memory.

It is not possible to start an option byte change operation if a CRC calculation is ongoing on bank 1 or bank 2. Trying to set OPTSTART when CRC_BUSY1/2 of FLASH_SR1/2 register is set has not effect; the option byte change does not start and no error is generated.

Bit 0  **OPTLOCK**: FLASH_OPTCR lock option configuration bit

The OPTLOCK bit locks the FLASH_OPTCR register as well as all _PRG registers. The correct write sequence to FLASH_OPTKEYR register unlocks this bit. If a wrong sequence is executed, or the unlock sequence to FLASH_OPTKEYR is performed twice, this bit remains locked until next system reset.

It is possible to set OPTLOCK by programming it to 1. When set to 1, a new unlock sequence is mandatory to unlock it. When OPTLOCK changes from 0 to 1, the others bits of FLASH_OPTCR register do not change.

0: FLASH_OPTCR register unlocked
1: FLASH_OPTCR register locked.

### 4.9.8  FLASH option status register (FLASH_OPTSР_CUR)

Address offset: 0x01C or 0x11C

Reset value: 0xXXXX XXXX (see **Table 21: Option byte organization**)

This read-only register reflects the current values of corresponding option bits.
Bit 31 **SWAP_BANK_OPT**: Bank swapping option status bit

SWAP_BANK_OPT reflects whether bank 1 and bank 2 are swapped or not. SWAP_BANK_OPT is loaded to SWAP_BANK of FLASH_OPTCR after a reset.

0: bank 1 and bank 2 not swapped
1: bank 1 and bank 2 swapped

*Note*: The flash bank swapping is not available on STM32H750xB devices. The SWAP_BANK option bit must be kept at '0'.

Bit 30 **OPTCHANGEERR**: Option byte change error flag

OPTCHANGEERR flag indicates that an error occurred during an option byte change operation. When OPTCHANGEERR is set to 1, the option byte change operation did not successfully complete. An interrupt is generated when this flag is raised if the OPTCHANGEERRIE bit of FLASH_OPTCR register is set to 1.

Writing 1 to CLR_OPTCHANGEERR of register FLASH_OPTCCR clears OPTCHANGEERR.

0: no option byte change errors occurred
1: one or more errors occurred during an option byte change operation.

Bit 29 **IO_HSLV**: I/O high-speed at low-voltage status bit

This bit indicates that the product operates below 2.7 V.

0: Product working in the full voltage range, I/O speed optimization at low-voltage disabled
1: Product operating below 2.7 V, I/O speed optimization at low-voltage feature allowed

Bits 28:26 Reserved, must be kept at reset value.

Bits 25:24 Reserved, must be kept at reset value.

Bits 23:22 Reserved, must be kept at reset value.

Bit 21 **SECURITY**: Security enable option status bit

0: Security feature disabled
1: Security feature enabled.

Bits 20:19 **ST_RAM_SIZE[1:0]**: ST RAM size option status

00: 2 Kbytes reserved to ST code
01: 4 Kbytes reserved to ST code
10: 8 Kbytes reserved to ST code
11: 16 Kbytes reserved to ST code

*Note*: This bitfield is effective only when the security is enabled (SECURITY = 1).

Bit 18 **IWDG_FZ_SDBY**: IWDG Standby mode freeze option status bit

When set the independent watchdog IWDG1 is frozen in system Standby mode.

0: Independent watchdog frozen in Standby mode
1: Independent watchdog keep running in Standby mode.

Bit 17 **IWDG_FZ_STOP**: IWDG Stop mode freeze option status bit

When set the independent watchdog IWDG1 is in system Stop mode.

0: Independent watchdog frozen in system Stop mode
1: Independent watchdog keep running in system Stop mode.

Bit 16 Reserved, must be kept at reset value.
Bits 15:8 **RDP**: Readout protection level option status byte
- 0xAA: global readout protection level 0
- 0xCC: global readout protection level 2
- others values: global readout protection level 1.

Bit 7 **NRST_STDY_D1**: D1 domain DStandby entry reset option status bit
- 0: a reset is generated when entering DStandby mode on D1 domain
- 1: no reset generated when entering DStandby mode on D1 domain

Bit 6 **NRST_STOP_D1**: D1 domain DStop entry reset option status bit
- 0: a reset is generated when entering DStop mode on D1 domain
- 1: no reset generated when entering DStop mode on D1 domain.

Bit 5 Reserved, must be kept at reset value.

Bit 4 **IWDG1_SW**: IWDG1 control mode option status bit
- 0: IWDG1 watchdog is controlled by hardware
- 1: IWDG1 watchdog is controlled by software

Bits 3:2 **BOR_LEV**: Brownout level option status bit
- These bits reflect the power level that generates a system reset.
- 00: VBOR0, brownout reset threshold 0
- 01: VBOR1, brownout reset threshold 1
- 10: VBOR2, brownout reset threshold 2
- 11: VBOR3, brownout reset threshold 3

*Note: Refer to device datasheet for the values of VBORx VDD reset thresholds.*

Bit 1 Reserved, must be kept at reset value.

Bit 0 **OPT_BUSY**: Option byte change ongoing flag
- OPT_BUSY indicates if an option byte change is ongoing. When this bit is set to 1, the embedded flash memory is performing an option change and it is not possible to modify any embedded flash memory register.
- 0: no option byte change ongoing
- 1: an option byte change ongoing and all write accesses to flash registers are blocked until the option byte change completes.
4.9.9 **FLASH option status register (FLASH_OPTSR_PRG)**

Address offset: 0x020 or 0x120

Reset value: 0xXXXX XXXX (see *Table 21: Option byte organization*)

This register is used to program values in corresponding option bits. Values after reset reflects the current values of the corresponding option bits.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td><strong>SWAP_BANK_OPT</strong></td>
<td>Bank swapping option configuration bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SWAP_BANK_OPT option bit is used to configure whether the bank 1 and bank 2 are swapped or not. This bit is loaded with the SWAP_BANK_OPT bit of FLASH_OPTSR_CUR register after a reset. 0: bank 1 and bank 2 not swapped 1: bank 1 and bank 2 swapped. Note: The flash bank swapping is not available on STM32H750xB devices. The SWAP_BANK option bit must be kept at '0'.</td>
</tr>
<tr>
<td>30</td>
<td><strong>IO_HSLV</strong></td>
<td>I/O high-speed at low-voltage configuration bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit indicates that the product operates below 2.7 V. 0: Product working in the full voltage range, I/O speed optimization at low-voltage disabled 1: Product operating below 2.7 V, I/O speed optimization at low-voltage feature allowed</td>
</tr>
<tr>
<td>29</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>28</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>27</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>26</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>25</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>24</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>23</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>22</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>21</td>
<td><strong>SECURITY</strong></td>
<td>Security enable option configuration bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The SECURITY option bit enables the secure access mode of the device during an option byte change. The change will be taken into account at next reset (next boot sequence). Once it is enabled, the security feature can be disabled if no areas are protected by PCROP or Secure access mode. If there are secure-only or PCROP protected areas, perform a level regression (from level 1 to 0) and set all the bits to unprotect secure-only areas and PCROP areas. 0: Security feature disabled 1: Security feature enabled.</td>
</tr>
<tr>
<td>20</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>19</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>18</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>17</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>16</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>15</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>14</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>13</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>12</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>11</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>9</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>7</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>Res.</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>Res.</td>
</tr>
</tbody>
</table>

Bit 31 **SWAP_BANK_OPT**: Bank swapping option configuration bit

SWAP_BANK_OPT option bit is used to configure whether the bank 1 and bank 2 are swapped or not. This bit is loaded with the SWAP_BANK_OPT bit of FLASH_OPTSR_CUR register after a reset.

0: bank 1 and bank 2 not swapped
1: bank 1 and bank 2 swapped

Note: The flash bank swapping is not available on STM32H750xB devices. The SWAP_BANK option bit must be kept at '0'.

Note:

Bit 30 Reserved, must be kept at reset value.

Bit 29 **IO_HSLV**: I/O high-speed at low-voltage configuration bit

This bit indicates that the product operates below 2.7 V.

0: Product working in the full voltage range, I/O speed optimization at low-voltage disabled
1: Product operating below 2.7 V, I/O speed optimization at low-voltage feature allowed

Bits 28:26 Reserved, must be kept at reset value.

Bits 25:24 Reserved, must be kept at reset value.

Bits 23:22 Reserved, must be kept at reset value.

Bit 21 **SECURITY**: Security enable option configuration bit

The SECURITY option bit enables the secure access mode of the device during an option byte change. The change will be taken into account at next reset (next boot sequence). Once it is enabled, the security feature can be disabled if no areas are protected by PCROP or Secure access mode. If there are secure-only or PCROP protected areas, perform a level regression (from level 1 to 0) and set all the bits to unprotect secure-only areas and PCROP areas.

0: Security feature disabled
1: Security feature enabled.
Bits 20:19 **ST_RAM_SIZE[1:0]**: ST RAM size option configuration bits
- 00: 2 Kbytes reserved to ST code
- 01: 4 Kbytes reserved to ST code
- 10: 8 Kbytes reserved to ST code
- 11: 16 Kbytes reserved to ST code

*Note: This bitfield is effective only when the security is enabled (SECURITY = 1).*

Bit 18 **IWDG_FZ_SDBY**: IWDG Standby mode freeze option configuration bit
This option bit is used to freeze or not the independent watchdog IWDG1 in system Standby mode.
- 0: Independent watchdog frozen in Standby mode
- 1: Independent watchdog keep running in Standby mode.

Bit 17 **IWDG_FZ_STOP**: IWDG Stop mode freeze option configuration bit
This option bit is used to freeze or not the independent watchdog IWDG1 in system Stop mode.
- 0: Independent watchdog frozen in system Stop mode
- 1: Independent watchdog keep running in system Stop mode.

Bit 16 Reserved, must be kept at reset value.

Bits 15:8 **RDP**: Readout protection level option configuration bits
RDP bits are used to change the readout protection level. This change is possible only when the current protection level is different from level 2. The possible configurations are:
- 0xAA: global readout protection level 0
- 0xCC: global readout protection level 2
- others values: global readout protection level 1.

Bit 7 **NRST_STDY_D1**: D1 domain DStandby entry reset option configuration bit
- 0: a reset is generated when entering DStandby mode on D1 domain.
- 1: no reset generated when entering DStandby mode on D1 domain.

Bit 6 **NRST_STOP_D1**: D1 domain DStop entry reset option configuration bit
- 0: a reset is generated when entering DStop mode on D1 domain.
- 1: no reset generated when entering DStop mode on D1 domain.

Bit 5 Reserved, must be kept at reset value.

Bit 4 **IWDG1_SW**: IWDG1 control mode option configuration bit
IWDG1_SW option bit is used to select if IWDG1 independent watchdog is controlled by hardware or by software.
- 0: IWDG1 watchdog is controlled by hardware
- 1: IWDG1 watchdog is controlled by software

Bits 3:2 **BOR_LEV**: Brownout level option configuration bit
These option bits are used to define the power level that generates a system reset.
- 00: \( V_{BORD} \): brownout reset threshold 0
- 01: \( V_{BORT} \): brownout reset threshold 1
- 02: \( V_{BORT} \): brownout reset threshold 2
- 03: \( V_{BORT} \): brownout reset threshold 3

*Note: Refer to device datasheet for the values of \( V_{BORD} \) \( V_{DD} \) reset thresholds.*

Bits 1:0 Reserved, must be kept at reset value.
4.9.10  **FLASH option clear control register (FLASH_OPTCCR)**

Address offset: 0x024 or 0x124

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
<td>CLR_OPTCHANGEERR</td>
</tr>
</tbody>
</table>

Bit 31  Reserved, must be kept at reset value.

Bit 30  **CLR_OPTCHANGEERR**: OPTCHANGEERR reset bit

This bit is used to reset the OPTCHANGEERR flag in FLASH_OPTSR_CUR register.

FLASH_OPTCCR is write-only.

It is reset by programming it to 1.

Bits 29:0  Reserved, must be kept at reset value.

4.9.11  **FLASH protection address for bank 1 (FLASH_PRAR_CUR1)**

Address offset: 0x028

Reset value: 0xXXXX 0XXX (see *Table 21: Option byte organization*)

This read-only register reflects the current values of corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROT_AREA_END1</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROT_AREA_START1</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
Bit 31  **DMEP1**: Bank 1 PCROP protected erase enable option status bit
If DMEP1 is set to 1, the PCROP protected area in bank 1 is erased when a protection level regression (change from level 1 to 0) or a bank erase with protection removal occurs.

Bits 30:28  Reserved, must be kept at reset value.

Bits 27:16  **PROT_AREA_END1**: Bank 1 PCROP area end status bits
These bits contain the last 256-byte block of the PCROP area in bank 1.
If this address is equal to PROT_AREA_START1, the whole bank 1 is PCROP protected.
If this address is lower than PROT_AREA_START1, no protection is set on bank 1.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0  **PROT_AREA_START1**: Bank 1 PCROP area start status bits
These bits contain the first 256-byte block of the PCROP area in bank 1.
If this address is equal to PROT_AREA_END1, the whole bank 1 is PCROP protected.
If this address is higher than PROT_AREA_END1, no protection is set on bank 1.

### 4.9.12  FLASH protection address for bank 1 (FLASH_PRAR_PRG1)

Address offset: 0x02C

Reset value: 0xXXXX 0XXX (see *Table 21: Option byte organization*)

This register is used to program values in corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DMEP1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31  **DMEP1**: Bank 1 PCROP protected erase enable option configuration bit
If DMEP1 is set to 1, the PCROP protected area in bank 1 is erased when a protection level regression (change from level 1 to 0) or a bank erase with protection removal occurs.

Bits 30:28  Reserved, must be kept at reset value.

Bits 27:16  **PROT_AREA_END1**: Bank 1 PCROP area end configuration bits
These bits contain the last 256-byte block of the PCROP area in bank 1.
If this address is equal to PROT_AREA_START1, the whole bank 1 is PCROP protected.
If this address is lower than PROT_AREA_START1, no protection is set on bank 1.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0  **PROT_AREA_START1**: Bank 1 PCROP area start configuration bits
These bits contain the first 256-byte block of the PCROP area in bank 1.
If this address is equal to PROT_AREA_END1, the whole bank 1 is PCROP protected.
If this address is higher than PROT_AREA_END1, no protection is set on bank 1.
4.9.13 **FLASH secure address for bank 1 (FLASH_Scar_CUR1)**

Address offset: 0x030

Reset value: 0xXXXX 0XXX (see Table 21: Option byte organization)

This read-only register reflects the current values of corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMES1</td>
<td>Res.</td>
<td>Res.</td>
<td>Res.</td>
<td>SEC_AREA_END1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bit 31 **DMES1**: Bank 1 secure access protected erase enable option status bit

If DMES1 is set to 1, the secure access only area in bank 1 is erased when a protection level regression (change from level 1 to 0) or a bank erase with protection removal occurs.

Bits 30:28 Reserved, must be kept at reset value.

Bits 27:16 **SEC_AREA_END1**: Bank 1 secure-only area end status bits

These bits contain the last 256-byte block of the secure-only area in bank 1.

If this address is equal to SEC_AREA_START1, the whole bank 1 is secure access only.

If this address is lower than SEC_AREA_START1, no protection is set on bank 1.

*Note*: The non-secure flash area starts at address 0x(SEC_AREA_END1 + 1)00.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:0 **SEC_AREA_START1**: Bank 1 secure-only area start status bits

These bits contain the first 256 bytes of block of the secure-only area in bank 1.

If this address is equal to SEC_AREA_END1, the whole bank 1 is secure access only.

If this address is higher than SEC_AREA_END1, no protection is set on bank 1.

4.9.14 **FLASH secure address for bank 1 (FLASH_Scar_PRG1)**

Address offset: 0x034

Reset value: 0xXXXX 0XXX (see Table 21: Option byte organization)

This register is used to program values in corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMES1</td>
<td>Res.</td>
<td>Res.</td>
<td>Res.</td>
<td>SEC_AREA_END1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bit 31 **DMES1**: Bank 1 secure access protected erase enable option status bit

Bits 30:28 Reserved, must be kept at reset value.

Bits 27:16 **SEC_AREA_END1**: Bank 1 secure-only area end status bits

These bits contain the last 256-byte block of the secure-only area in bank 1.

If this address is equal to SEC_AREA_START1, the whole bank 1 is secure access only.

If this address is lower than SEC_AREA_START1, no protection is set on bank 1.

Note: The non-secure flash area starts at address 0x(SEC_AREA_END1 + 1)00.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:0 **SEC_AREA_START1**: Bank 1 secure-only area start status bits

These bits contain the first 256 bytes of block of the secure-only area in bank 1.

If this address is equal to SEC_AREA_END1, the whole bank 1 is secure access only.

If this address is higher than SEC_AREA_END1, no protection is set on bank 1.
Bit 31  **DMES1**: Bank 1 secure access protected erase enable option configuration bit
If DMES1 is set to 1, the secure access only area in bank 1 is erased when a protection level regression (change from level 1 to 0) or a bank erase with protection removal occurs.

Bits 30:28  Reserved, must be kept at reset value.

Bits 27:16  **SEC_AREA_END1**: Bank 1 secure-only area end configuration bits
These bits contain the last block of 256 bytes of the secure-only area in bank 1.
If this address is equal to SEC_AREA_START1, the whole bank 1 is secure access only.
If this address is lower than SEC_AREA_START1, no protection is set on bank 1.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0  **SEC_AREA_START1**: Bank 1 secure-only area start configuration bits
These bits contain the first block of 256 bytes of the secure-only area in bank 1.
If this address is equal to SEC_AREA_END1, the whole bank 1 is secure access only.
If this address is higher than SEC_AREA_END1, no protection is set on bank 1.

### 4.9.15  FLASH write sector protection for bank 1
**(FLASH_WPSN_CUR1R)**

Address offset: 0x038
Reset value: 0x0000 00XX
This read-only register reflects the current values of corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **WRPSn1**: Bank 1 sector write protection option status byte
Each FLASH_WPSGN_CUR1R bit reflects the write protection status of the corresponding bank 1 sector (0: sector is write protected; 1: sector is not write protected)
### 4.9.16 FLASH write sector protection for bank 1 (FLASH_WPSN_PRG1R)

Address offset: 0x03C  
Reset value: 0x0000 00XX  
This register is used to program values in corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.  
Bits 7:0 **WRPSn1**: Bank 1 sector write protection option status byte  
Setting each FLASH_WPSGN_PRG1R bit to 0 write-protects the corresponding bank 1 sector (0: sector is write protected; 1: sector is not write protected)

### 4.9.17 FLASH register boot address (FLASH_BOOT_CURR)

Address offset: 0x040 or 0x140  
Reset value: 0xXXXX XXXX (see Table 21: Option byte organization)  
This register reflects the current values of corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 **BOOT_ADD1**: Arm® Cortex®-M7 boot address 1  
These bits reflect the MSB of the Arm® Cortex®-M7 boot address when the BOOT pin is high.  
Bits 15:0 **BOOT_ADD0**: Arm® Cortex®-M7 boot address 0  
These bits reflect the MSB of the Arm® Cortex®-M7 boot address when the BOOT pin is low.

### 4.9.18 FLASH register boot address FLASH_BOOT_PRGR)

Address offset: 0x044 or 0x144  
Reset value: 0xXXXX XXXX (see Table 21: Option byte organization)  
This register is used to program values in corresponding option bits.
4.9.19 **FLASH CRC control register for bank 1 (FLASH_CRCCCR1)**

Address offset: 0x050

Reset value: 0x0001C 0000

This register can be modified only if CRC_EN bit is set to 1 in FLASH_CR1 register.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.

Bits 21:20 **CRC_BURST**: Bank 1 CRC burst size

CRC_BURST bits set the size of the bursts that are generated by the CRC calculation unit:
- 00: every burst has a size of 4 flash words (256-bit)
- 01: every burst has a size of 16 flash words (256-bit)
- 10: every burst has a size of 64 flash words (256-bit)
- 11: every burst has a size of 256 flash words (256-bit)

Bits 19:18 Reserved, must be kept at reset value.

Bit 17 **CLEAN_CRC**: Bank 1 CRC clear bit

Setting CLEAN_CRC to 1 clears the current CRC result stored in the FLASH_CRC_DATAR register.
Bit 16 **START_CRC**: Bank 1 CRC start bit
START_CRC bit triggers a CRC calculation on bank 1 using the current configuration. No CRC calculation can launched when an option byte change operation is ongoing because all write accesses to embedded flash memory registers are put on hold until the option byte change operation has completed.

Bits 15:11 Reserved, must be kept at reset value.

Bit 10 **CLEAN_SECT**: Bank 1 CRC sector list clear bit
Setting CLEAN_SECT to 1 clears the list of sectors on which the CRC is calculated.

Bit 9 **ADD_SECT**: Bank 1 CRC sector select bit
Setting ADD_SECT to 1 adds the sector whose number is CRC_SECT to the list of sectors on which the CRC is calculated.

Bit 8 **CRC_BY_SECT**: Bank 1 CRC sector mode select bit
When CRC_BY_SECT is set to 1, the CRC calculation is performed at sector level, on the sectors present in the list of sectors. To add a sector to this list, use ADD_SECT and CRC_SECT bits. To clean the list, use CLEAN_SECT bit.

Bit 7 **ALL_BANK**: Bank 1 CRC select bit
When ALL_BANK is set to 1, all bank 1 user sectors are added to list of sectors on which the CRC is calculated.

Bits 6:3 Reserved, must be kept at reset value.

Bits 2:0 **CRC_SECT**: Bank 1 CRC sector number
CRC_SECT is used to select one or more user flash sectors to be added to the list of sectors on which the CRC is calculated. The CRC can be computed either between two addresses (using registers FLASH_CRSADD1R and FLASH_CRCEADD1R) or on a list of sectors. If this latter option is selected, it is possible to add a sector to the list of sectors by programming the sector number in CRC_SECT and then setting ADD_SECT to 1.

The list of sectors can be erased either by setting CLEAN_SECT bit or by disabling the CRC computation. CRC_SECT can be set only when CRC_EN of FLASH_CR register is set to 1.

- 000: sector 0 of bank 1
- 001: sector 1 of bank 1
- ...
- 111: sector 7 of bank 1

### 4.9.20 FLASH CRC start address register for bank 1 (FLASH_CRSADD1R)
Address offset: 0x054
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 16:12</th>
<th>Bit 11:4</th>
<th>Bit 3:0</th>
<th>Field</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 19:16</th>
<th>Bit 15:12</th>
<th>Bit 11:4</th>
<th>Bit 3:0</th>
<th>Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>CRC_START_ADDR[19:16]</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15:12</th>
<th>Bit 11:4</th>
<th>Bit 3:0</th>
<th>Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>CRC_START_ADDR[15:12]</td>
<td>15</td>
<td>14</td>
<td>13</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 11:4</th>
<th>Bit 3:0</th>
<th>Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 11:8</td>
<td>Bits 3:0</td>
<td>CRC_START_ADDR[15:2]</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 3:0</th>
<th>Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 3:0</td>
<td>CRC_START_ADDR[3:0]</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

ST
4.9.21 FLASH CRC end address register for bank 1
(FLASH_CRCEADD1R)

Address offset: 0x058
Reset value: 0x0000 0000

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:2 CRC_START_ADDR[19:2]: CRC start address on bank 1
CRC_START_ADDR is used when CRC_BY_SECT is cleared to 0. It must be programmed
to the start address of the bank 1 memory area on which the CRC calculation is performed.

Bits 1:0 Reserved, must be kept at reset value.

4.9.22 FLASH CRC data register (FLASH_CRCDDATAR)

Address offset: 0x05C or 0x15C
Reset value: 0x0000 0000

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:2 CRC_END_ADDR[19:2]: CRC end address on bank 1
CRC_END_ADDR is used when CRC_BY_SECT is cleared to 0. It must be programmed to
the end address of the bank 1 memory area on which the CRC calculation is performed.

Bits 1:0 Reserved, must be kept at reset value.

Bits 31:0 CRC_DATA: CRC result
CRC_DATA bits contain the result of the last CRC calculation.
4.9.23  FLASH ECC fail address for bank 1 (FLASH_ECC_FA1R)

Address offset: 0x060
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

FAIL_ECC_ADDR1

Bits 31:15  Reserved, must be kept at reset value.
Bits 14:0  **FAIL_ECC_ADDR1**  Bank 1 ECC error address

When an ECC error occurs (both for single correction or double detection) during a read operation from bank 1, the FAIL_ECC_ADDR1 bitfield indicates the address that generated the error:

\[
\text{Fail address} = \text{FAIL}_\text{ECC_ADDR1} \times 32 + \text{flash memory Bank 1 address offset}
\]

FAIL_ECC_ADDR1 is reset when the flag error in the FLASH_SR1 register (CLR_SNECCERR1 or CLR_DBECCERR1) is reset.
The embedded flash memory programs the address in this register only when no ECC error flags are set. This means that only the first address that generated an ECC error is saved.
The address in FAIL_ECC_ADDR1 is relative to the flash memory area where the error occurred (user flash memory, system flash memory).

4.9.24  FLASH key register for bank 2 (FLASH_KEYR2)

Address offset: 0x104
Reset value: 0x0000 0000

FLASH_KEYR2 is a write-only register. The following values must be programmed consecutively to unlock FLASH_CR2 register and allow programming/erasing it:

1.  **1st key** = 0x4567 0123
2.  **2nd key** = 0xCDEF 89AB

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:0  **KEY2R**: Bank 2 access configuration unlock key
### 4.9.25 FLASH control register for bank 2 (FLASH_CR2)

Address offset: 0x10C  
Reset value: 0x0000 0031

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
<th>Details</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset value.</td>
<td>Reserved</td>
<td>-</td>
</tr>
<tr>
<td>30</td>
<td>Reserved, must be kept at reset value.</td>
<td>Reserved</td>
<td>-</td>
</tr>
<tr>
<td>29</td>
<td>Reserved, must be kept at reset value.</td>
<td>Reserved</td>
<td>-</td>
</tr>
<tr>
<td>28</td>
<td>CRCRDERRIE2: Bank 2 CRC read error interrupt enable bit</td>
<td>rw</td>
<td>-</td>
</tr>
<tr>
<td>27</td>
<td>CRCENDIE2: Bank 2 CRC end of calculation interrupt enable bit</td>
<td>rw</td>
<td>-</td>
</tr>
<tr>
<td>26</td>
<td>DBECCERRIE2: Bank 2 ECC double detection error interrupt enable bit</td>
<td>rw</td>
<td>-</td>
</tr>
<tr>
<td>25</td>
<td>SNECCERRIE2: Bank 2 ECC single correction error interrupt enable bit</td>
<td>rw</td>
<td>-</td>
</tr>
<tr>
<td>24</td>
<td>RDSERRIE2: Bank 2 secure error interrupt enable bit</td>
<td>rw</td>
<td>-</td>
</tr>
</tbody>
</table>

#### Bits 31:29
Reserved, must be kept at reset value.

- **Bit 28 CRCRDERRIE2**: Bank 2 CRC read error interrupt enable bit
  - When CRCRDERRIE2 bit is set to 1, an interrupt is generated when a protected area (PCROP or secure-only) has been detected during the last CRC computation on bank 2. CRCRDERRIE2 can be programmed only when LOCK2 is cleared to 0.
  - 0: no interrupt generated when a CRC read error occurs on bank 2
  - 1: interrupt generated when a CRC read error occurs on bank 2

- **Bit 27 CRCENDIE2**: Bank 2 CRC end of calculation interrupt enable bit
  - When CRCENDIE2 bit is set to 1, an interrupt is generated when the CRC computation has completed on bank 2. CRCENDIE2 can be programmed only when LOCK2 is cleared to 0.
  - 0: no interrupt generated when CRC computation complete on bank 2
  - 1: interrupt generated when CRC computation complete on bank 2

- **Bit 26 DBECCERRIE2**: Bank 2 ECC double detection error interrupt enable bit
  - When DBECCERRIE2 bit is set to 1, an interrupt is generated when an ECC double detection error occurs during a read operation from bank 2. DBECCERRIE2 can be programmed only when LOCK2 is cleared to 0.
  - 0: no interrupt generated when an ECC double detection error occurs on bank 2
  - 1: interrupt generated if an ECC double detection error occurs on bank 2

- **Bit 25 SNECCERRIE2**: Bank 2 ECC single correction error interrupt enable bit
  - When SNECCERRIE2 bit is set to 1, an interrupt is generated when an ECC single correction error occurs during a read operation from bank 2. SNECCERRIE2 can be programmed only when LOCK2 is cleared to 0.
  - 0: no interrupt generated when an ECC single correction error occurs on bank 2
  - 1: interrupt generated when an ECC single correction error occurs on bank 2

- **Bit 24 RDSERRIE2**: Bank 2 secure error interrupt enable bit
  - When RDSERRIE2 bit is set to 1, an interrupt is generated when a secure error (access to a secure-only protected address) occurs during a read operation from bank 2. RDSERRIE2 can be programmed only when LOCK2 is cleared to 0.
  - 0: no interrupt generated when a secure error occurs on bank 2
  - 1: an interrupt is generated when a secure error occurs on bank 2
Bit 23  **RDPERRIE2**: Bank 2 read protection error interrupt enable bit
When RDPERRIE2 bit is set to 1, an interrupt is generated when a read protection error occurs (access to an address protected by PCROP or by RDP level 1) during a read operation from bank 2. RDPERRIE2 can be programmed only when LOCK2 is cleared to 0.
0: no interrupt generated when a read protection error occurs on bank 2
1: an interrupt is generated when a read protection error occurs on bank 2

Bit 22  **OPERRIE2**: Bank 2 write/erase error interrupt enable bit
When OPERRIE2 bit is set to 1, an interrupt is generated when an error is detected during a write/erase operation to bank 2. OPERRIE2 can be programmed only when LOCK2 is cleared to 0.
0: no interrupt generated when a write/erase error occurs on bank 2
1: interrupt generated when a write/erase error occurs on bank 2

Bit 21  **INCERRIE2**: Bank 2 inconsistency error interrupt enable bit
When INCERRIE2 bit is set to 1, an interrupt is generated when an inconsistency error occurs during a write operation to bank 2. INCERRIE2 can be programmed only when LOCK2 is cleared to 0.
0: no interrupt generated when a inconsistency error occurs on bank 2
1: interrupt generated when a inconsistency error occurs on bank 2.

Bit 20  Reserved, must be kept at reset value.

Bit 19  **STRBERRIE2**: Bank 2 strobe error interrupt enable bit
When STRBERRIE2 bit is set to 1, an interrupt is generated when a strobe error occurs (the master programs several times the same byte in the write buffer) during a write operation to bank 2. STRBERRIE2 can be programmed only when LOCK2 is cleared to 0.
0: no interrupt generated when a strobe error occurs on bank 2
1: interrupt generated when a strobe error occurs on bank 2.

Bit 18  **PGSERRIE2**: Bank 2 programming sequence error interrupt enable bit
When PGSERRIE2 bit is set to 1, an interrupt is generated when a sequence error occurs during a program operation to bank 2. PGSERRIE2 can be programmed only when LOCK2 is cleared to 0.
0: no interrupt generated when a sequence error occurs on bank 2
1: interrupt generated when a sequence error occurs on bank 2.

Bit 17  **WRPERRIE2**: Bank 2 write protection error interrupt enable bit
When WRPERRIE2 bit is set to 1, an interrupt is generated when a protection error occurs during a program operation to bank 2. WRPERRIE2 can be programmed only when LOCK2 is cleared to 0.
0: no interrupt generated when a protection error occurs on bank 2
1: interrupt generated when a protection error occurs on bank 2.

Bit 16  **EPIE2**: Bank 2 end-of-program interrupt control bit
Setting EPIE2 bit to 1 enables the generation of an interrupt at the end of a program operation to bank 2. EPIE2 can be programmed only when LOCK2 is cleared to 0.
0: no interrupt generated at the end of a program operation to bank 2
1: interrupt enabled when at the end of a program operation to bank 2.

Bit 15  **CRC_EN**: Bank 2 CRC control bit
Setting CRC_EN bit to 1 enables the CRC calculation on bank 2. CRC_EN does not start CRC calculation but enables CRC configuration through FLASH_CRCCTR2 register.
When CRC calculation is performed on bank 2, it can only be disabled by setting CRC_EN bit to 0. Resetting CRC_EN clears CRC configuration and resets the content of FLASH_CRCDATAR register.
CRC_EN can be programmed only when LOCK2 is cleared to 0.
Bit 14 **SPSS2**: Bank 2 special sector selection bit

Set this bit when accessing non-user sectors of the flash memory. This bit can be programmed only when LOCK2 is cleared to 0.

0: User sectors selection in bank 2
1: Non-user, special sectors selection in bank 2

Bits 13:11 Reserved, must be kept at reset value.

Bits 10:8 **SNB2**: Bank 2 sector erase selection number

These bits are used to select the target sector for a sector erase operation (they are unused otherwise). SNB2 can be programmed only when LOCK2 is cleared to 0.

000: sector 0 of bank 2
001: sector 1 of bank 2
...
111: sector 7 of bank 2

Bit 7 **START2**: Bank 2 erase start control bit

START2 bit is used to start a sector erase or a bank erase operation. START2 can be programmed only when LOCK2 is cleared to 0.

The embedded flash memory resets START2 when the corresponding operation has been acknowledged. The user application cannot access any embedded flash memory register until the operation is acknowledged.

Bit 6 **FW2**: Bank 2 write forcing control bit

FW2 forces a write operation even if the write buffer is not full. FW2 can be programmed only when LOCK2 is cleared to 0.

The embedded flash memory resets FW2 when the corresponding operation has been acknowledged. The user application cannot access any flash register until the operation is acknowledged.

Write forcing is effective only if the write buffer is not empty. In particular, FW2 does not start several write operations when the write operations are performed consecutively.

Bits 5:4 **PSIZE2**: Bank 2 program size

PSIZE2 selects the maximum number of bits that can be written to 0 in one shot during a write operation (programming parallelism). PSIZE2 can be programmed only when LOCK2 is cleared to 0.

00: programming parallelism is byte (8 bits)
01: programming parallelism is half-word (16 bits)
10: programming parallelism is word (32 bits)
11: programming parallelism is double-word (64 bits)

Bit 3 **BER2**: Bank 2 erase request

Setting BER2 bit to 1 requests a bank erase operation on bank 2 (user flash memory only). BER2 can be programmed only when LOCK2 is cleared to 0.

BER2 has a higher priority than SER2: if both are set, the embedded flash memory executes a bank erase.

0: bank erase not requested on bank 2
1: bank erase requested on bank 2

**Note**: Write protection error is triggered when a bank erase is required and some sectors are protected.
Bit 2 **SER2**: Bank 2 sector erase request
Setting SER2 bit to 1 requests a sector erase on bank 2. SER2 can be programmed only when LOCK2 is cleared to 0. BER2 has a higher priority than SER2: if both are set, the embedded flash memory executes a bank erase.
0: sector erase not requested on bank 2
1: sector erase requested on bank 2

*Note:* Write protection error is triggered when a sector erase is required on protected sector(s).

Bit 1 **PG2**: Bank 2 internal buffer control bit
Setting PG2 bit to 1 enables internal buffer for write operations to bank 2. This allows the preparation of program operations even if a sector or bank erase is ongoing.
PG2 can be programmed only when LOCK2 is cleared to 0. When PG2 is reset, the internal buffer is disabled for write operations to bank 2 and all the data stored in the buffer but not sent to the operation queue are lost.

Bit 0 **LOCK2**: Bank 2 configuration lock bit
This bit locks the FLASH_CR2 register. The correct write sequence to FLASH_KEYR2 register unlocks this bit. If a wrong sequence is executed, or the unlock sequence to FLASH_KEYR2 is performed twice, this bit remains locked until next system reset.
LOCK2 can be set by programming it to 1. When set to 1, a new unlock sequence is mandatory to unlock it. When LOCK2 changes from 0 to 1, the other bits of FLASH_CR2 register do not change.
0: FLASH_CR2 register unlocked
1: FLASH_CR2 register locked
### 4.9.26 FLASH status register for bank 2 (FLASH_SR2)

Address offset: 0x110  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>27</td>
<td>CRCEND2</td>
<td>Bank 2 CRC end of calculation flag.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CRCEND2 bit is raised when the CRC computation has completed on bank 2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>An interrupt is generated if CRCENDIE2 is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>It is not necessary to reset CRCEND2 before restarting CRC computation.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to CLR_CRCEND2 bit in FLASH_CCR2 register clears CRCEND2.</td>
</tr>
<tr>
<td></td>
<td>0:</td>
<td>CRC computation not complete on bank 2</td>
</tr>
<tr>
<td></td>
<td>1:</td>
<td>CRC computation complete on bank 2</td>
</tr>
<tr>
<td>26</td>
<td>DBECCERR2</td>
<td>Bank 2 ECC double detection error flag.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DBECCERR2 flag is raised when an ECC double detection error occurs during a</td>
</tr>
<tr>
<td></td>
<td></td>
<td>read operation from bank 2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>An interrupt is generated if DBECCERRIE2 is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to CLR_DBECCERR2 bit in FLASH_CCR2 register clears DBECCERR2.</td>
</tr>
<tr>
<td></td>
<td>0:</td>
<td>no ECC double detection error occurs on bank 2</td>
</tr>
<tr>
<td></td>
<td>1:</td>
<td>ECC double detection error occurs on bank 2</td>
</tr>
<tr>
<td>25</td>
<td>SNECCERR2</td>
<td>Bank 2 single correction error flag.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SNECCERR2 flag is raised when an ECC single correction error occurs during a</td>
</tr>
<tr>
<td></td>
<td></td>
<td>read operation from bank 2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>An interrupt is generated if SNECCERRIE2 is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to CLR_SNECCERR2 bit in FLASH_CCR2 register clears SNECCERR2.</td>
</tr>
<tr>
<td></td>
<td>0:</td>
<td>no ECC single correction error occurs on bank 2</td>
</tr>
<tr>
<td></td>
<td>1:</td>
<td>ECC single correction error occurs on bank 2</td>
</tr>
<tr>
<td>24</td>
<td>RDSERR2</td>
<td>Bank 2 secure error flag.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDSERR2 flag is raised when a read secure error (read access to a secure-only</td>
</tr>
<tr>
<td></td>
<td></td>
<td>protected word) occurs on bank 2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>An interrupt is generated if RDSERRIE2 is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to CLR_RDSERR2 bit in FLASH_CCR2 register clears RDSERR2.</td>
</tr>
<tr>
<td></td>
<td>0:</td>
<td>no secure error occurs on bank 2</td>
</tr>
<tr>
<td></td>
<td>1:</td>
<td>a secure error occurs on bank 2</td>
</tr>
<tr>
<td>23</td>
<td>RDPERR2</td>
<td>Bank 2 read protection error flag.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDPERR2 flag is raised when a read protection error (read access to a PCROP-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>protected word or a RDP-protected area) occurs on bank 2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>An interrupt is generated if RDPERRIE2 is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to CLR_RDPERR2 bit in FLASH_CCR2 register clears RDPERR2.</td>
</tr>
<tr>
<td></td>
<td>0:</td>
<td>no read protection error occurs on bank 2</td>
</tr>
<tr>
<td></td>
<td>1:</td>
<td>a read protection error occurs on bank 2</td>
</tr>
</tbody>
</table>
Bit 22 **OPERR2**: Bank 2 write/erase error flag
OPERR2 flag is raised when an error occurs during a write/erase to bank 2. An interrupt is generated if OPERRIE2 is set to 1. Writing 1 to CLR_OPERR2 bit in FLASH_CCR2 register clears OPERR2.
0: no write/erase error occurred on bank 2
1: a write/erase error occurred on bank 2

Bit 21 **INCERR2**: Bank 2 inconsistency error flag
INCERR2 flag is raised when an inconsistency error occurs on bank 2. An interrupt is generated if INCERRIE2 is set to 1. Writing 1 to CLR_INCERR2 bit in the FLASH_CCR2 register clears INCERR2.
0: no inconsistency error occurred on bank 2
1: an inconsistency error occurred on bank 2.

Bit 20 Reserved, must be kept at reset value.

Bit 19 **STRBERR2**: Bank 2 strobe error flag
STRBERR2 flag is raised when a strobe error occurs on bank 2 (when the master attempts to write several times the same byte in the write buffer). An interrupt is generated if the STRBERRIE2 bit is set to 1. Writing 1 to CLR_STRBERR2 bit in FLASH_CCR2 register clears STRBERR2.
0: no strobe error occurred on bank 2
1: a strobe error occurred on bank 2.

Bit 18 **PGSERR2**: Bank 2 programming sequence error flag
PGSERR2 flag is raised when a sequence error occurs on bank 2. An interrupt is generated if the PGSERRIE2 bit is set to 1. Writing 1 to CLR_PGSERR2 bit in FLASH_CCR2 register clears PGSERR2.
0: no sequence error occurred on bank 2
1: a sequence error occurred on bank 2.

Bit 17 **WRPERR2**: Bank 2 write protection error flag
WRPERR2 flag is raised when a protection error occurs during a program operation to bank 2. An interrupt is also generated if the WRPERRIE2 is set to 1. Writing 1 to CLR_WRPERR2 bit in FLASH_CCR2 register clears WRPERR2.
0: no write protection error occurred on bank 2
1: a write protection error occurred on bank 2

Bit 16 **EOP2**: Bank 2 end-of-program flag
EOP2 flag is set when a programming operation to bank 2 completes. An interrupt is generated if the EOPIE2 is set to 1. It is not necessary to reset EOP2 before starting a new operation. EOP2 bit is cleared by writing 1 to CLR_EOP2 bit in FLASH_CCR2 register.
0: no programming operation completed on bank 2
1: a programming operation completed on bank 2

Bits 15:4 Reserved, must be kept at reset value.

Bit 3 **CRC_BUSY2**: Bank 2 CRC busy flag
CRC_BUSY2 flag is set when a CRC calculation is ongoing on bank 2. This bit cannot be forced to 0. The user must wait until the CRC calculation has completed or disable CRC computation on bank 2.
0: no CRC calculation ongoing on bank 2
1: CRC calculation ongoing on bank 2.
Bit 2  **QW2**: Bank 2 wait queue flag

QW2 flag is set when a write or erase operation is pending in the command queue buffer of bank 2. It is not possible to know what type of operation is present in the queue. This flag is reset by hardware when all write/erase operations have been executed and thus removed from the waiting queue(s). This bit cannot be forced to 0. It is reset after a deterministic time if no other operations are requested.

0: no write or erase operation is waiting in the operation queues of bank 2
1: at least one write or erase operation is pending in the operation queues of bank 2

Bit 1  **WBNE2**: Bank 2 write buffer not empty flag

WBNE2 flag is set when embedded flash memory is waiting for new data to complete the write buffer. In this state the write buffer is not empty. WBNE2 is reset by hardware each time the write buffer is complete or the write buffer is emptied following one of the event below:

- the application software forces the write operation using FW2 bit in FLASH_CR2
- the embedded flash memory detects an error that involves data loss
- the application software has disabled write operations in this bank

This bit cannot be forced to 0. To reset it, clear the write buffer by performing any of the above listed actions or send the missing data.

0: write buffer of bank 2 empty or full
1: write buffer of bank 2 waiting data to complete

Bit 0  **BSY2**: Bank 2 busy flag

BSY2 flag is set when an effective write or erase operation is ongoing to bank 2. It is not possible to know what type of operation is being executed.

BSY2 cannot be forced to 0. It is automatically reset by hardware every time a step in a write, or erase operation completes.

0: no write or erase operation is executed on bank 2
1: a write or an erase operation is being executed on bank 2.
4.9.27 FLASH clear control register for bank 2 (FLASH_CCR2)

Address offset: 0x114
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLR_CRCEND2</td>
<td>CLR_DBECCERR2</td>
<td>CLR_SNECCERR2</td>
<td>CLR_RDSERR2</td>
<td>CLR_RDPERR2</td>
<td>CLR_OPPR2</td>
<td>CLR_INCERR2</td>
<td>CLR_STBERR2</td>
<td>CLR_PGSERR2</td>
<td>CLR_WRPERR2</td>
<td>CLR_EOP2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

- **Bit 27 CLR_CRCEND2**: Bank 2 CRCEND2 flag clear bit
  Setting this bit to 1 resets to 0 CRCEND2 flag in FLASH_SR2 register.

- **Bit 26 CLR_DBECCERR2**: Bank 2 DBECCERR2 flag clear bit
  Setting this bit to 1 resets to 0 DBECCERR2 flag in FLASH_SR2 register. If the SNECCERR2 flag of FLASH_SR2 register is cleared to 0, FLASH_ECC_FA2R register is reset to 0 as well.

- **Bit 25 CLR_SNECCERR2**: Bank 2 SNECCERR2 flag clear bit
  Setting this bit to 1 resets to 0 SNECCERR2 flag in FLASH_SR2 register. If the DBECCERR2 flag of FLASH_SR2 register is cleared to 0, FLASH_ECC_FA2R register is reset to 0 as well.

- **Bit 24 CLR_RDSERR2**: Bank 2 RDSERR2 flag clear bit
  Setting this bit to 1 resets to 0 RDSERR2 flag in FLASH_SR2 register.

- **Bit 23 CLR_RDPERR2**: Bank 2 RDPERR2 flag clear bit
  Setting this bit to 1 resets to 0 RDPERR2 flag in FLASH_SR2 register.

- **Bit 22 CLR_OPPR2**: Bank 2 OPPR2 flag clear bit
  Setting this bit to 1 resets to 0 OPPR2 flag in FLASH_SR2 register.

- **Bit 21 CLR_INCERR2**: Bank 2 INCERR2 flag clear bit
  Setting this bit to 1 resets to 0 INCERR2 flag in FLASH_SR2 register.

- **Bit 20 Reserved, must be kept at reset value.**

- **Bit 19 CLR_STBERR2**: Bank 2 STRBERR2 flag clear bit
  Setting this bit to 1 resets to 0 STRBERR2 flag in FLASH_SR2 register.

- **Bit 18 CLR_PGSERR2**: Bank 2 PGSERR2 flag clear bit
  Setting this bit to 1 resets to 0 PGSERR2 flag in FLASH_SR2 register.
3.26.28 FLASH protection address for bank 2 (FLASH_PRAR_CUR2)

Address offset: 0x128

Reset value: 0xFFFF 0XXX (see Table 21: Option byte organization)

This read-only register reflects the current values of corresponding option bits.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMEP2</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Prot AREA END2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
</tbody>
</table>

Bit 31 **DMEP2**: Bank 2 PCROP protected erase enable option status bit
If DMEP2 is set to 1, the PCROP protected area in bank 2 is erased when a protection level regression (change from level 1 to 0) or a bank erase with protection removal occurs.

Bits 30:28 Reserved, must be kept at reset value.

Bits 27:16 **Prot AREA END2**: Bank 2 PCROP area end status bits
These bits contain the last 256-byte block of the PCROP area in bank 2.
If this address is equal to Prot AREA START2, the whole bank 2 is PCROP protected.
If this address is lower than Prot AREA START2, no protection is set on bank 2.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:0 **Prot AREA START2**: Bank 2 PCROP area start status bits
These bits contain the first 256-byte block of the PCROP area in bank 2.
If this address is equal to Prot AREA END2, the whole bank 2 is PCROP protected.
If this address is higher than Prot AREA END2, no protection is set on bank 2.

4.9.29 FLASH protection address for bank 2 (FLASH_PRAR_PRG2)

Address offset: 0x12C

Reset value: 0xFFFF 0XXX (see Table 21: Option byte organization)

This register is used to program values in corresponding option bits.
4.9.30  **FLASH secure address for bank 2 (FLASH_SCAR_CUR2)**

Address offset: 0x130
Reset value: 0xXXXX 0XXX (see *Table 21: Option byte organization*)

This read-only register reflects the current values of corresponding option bits.
Bit 31  **DMES2**: Bank 2 secure protected erase enable option status bit
If DMES2 is set to 1, the secure protected area in bank 2 is erased when a protection level regression (change from level 1 to 0) or a bank erase with protection removal occurs.

Bits 30:28  Reserved, must be kept at reset value.

Bits 27:16  **SEC_AREA_END2**: Bank 2 secure-only area end status bits
These bits contain the last 256-byte block of the secure-only area in bank 2.
If this address is equal to SEC_AREA_START2, the whole bank 2 is secure protected.
If this address is lower than SEC_AREA_START2, no protection is set on bank 2.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0  **SEC_AREA_START2**: Bank 2 secure-only area start status bits
These bits contain the first 256-byte block of the secure-only area in bank 2.
If this address is equal to SEC_AREA_END2, the whole bank 2 is secure protected.
If this address is higher than SEC_AREA_END2, no protection is set on bank 2.

### 4.9.31  FLASH secure address for bank 2 (FLASH_SCAR_PRG2)

Address offset: 0x134
Reset value: 0xXXXX 0XXX (see Table 21: Option byte organization)

This register is used to program values in corresponding option bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMES2</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>SEC_AREA_END2</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bit 31  **DMES2**: Bank 2 secure access protected erase enable option configuration bit
If DMES2 is set to 1, the secure access only area in bank 2 is erased when a protection level regression (change from level 1 to 0) or a bank erase with protection removal occurs.

Bits 30:28  Reserved, must be kept at reset value.

Bits 27:16  **SEC_AREA_END2**: Bank 2 secure-only area end configuration bits
These bits contain the last of 256 bytes block of the secure-only area in bank 2.
If this address is equal to SEC_AREA_START2, the whole bank 2 is secure access only.
If this address is lower than SEC_AREA_START2, no protection is set on bank 2.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0  **SEC_AREA_START2**: Bank 2 secure-only area start configuration bits
These bits contain the first of 256 bytes block of the secure-only area in bank 2.
If this address is equal to SEC_AREA_END2, the whole bank 2 is secure access only.
If this address is higher than SEC_AREA_END2, no protection is set on bank 2.
4.9.32  FLASH write sector protection for bank 2  
(FLASH_WPSN_CUR2R)

Address offset: 0x138
Reset value: 0x0000 00XX

This read-only register reflects the current values of corresponding option bits.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **WRPSn2**: Bank 2 sector write protection option status byte
Each FLASH_WPSGN_CUR2R bit reflects the write protection status of the corresponding bank 2 sector (0: sector is write protected; 1: sector is not write protected)

4.9.33  FLASH write sector protection for bank 2  
(FLASH_WPSN_PRG2R)

Address offset: 0x13C
Reset value: 0x0000 00XX

This register is used to program values in corresponding option bits.

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **WRPSn2**: Bank 2 sector write protection option status byte
Setting WRPSn2 bits to 0 write protects the corresponding bank 2 sector (0: sector is write protected; 1: sector is not write protected)
### 4.9.34 FLASH CRC control register for bank 2 (FLASH_CRCCR2)

Address offset: 0x150

Reset value: 0x001C 0000

The values in this register can be changed only if CRC_EN bit is set to 1 in FLASH_CR2 register.

| Bit 31-22 | Reserved, must be kept at reset value. |
| Bit 21-20 | CRC_BURST: Bank 2 CRC burst size |
|           | CRC_BURST bits set the size of the bursts that are generated by the CRC calculation unit. |
|           | 00: every burst has a size of 4 flash words (256-bit) |
|           | 01: every burst has a size of 16 flash words (256-bit) |
|           | 10: every burst has a size of 64 flash words (256-bit) |
|           | 11: every burst has a size of 256 flash words (256-bit) |
| Bit 19-18 | Reserved, must be kept at reset value. |
| Bit 17    | CLEAN_CRC: Bank 2 CRC clear bit |
|           | Setting CLEAN_CRC to 1 clears the current CRC result stored in the FLASH_CRCDATAR register. |
| Bit 16    | START_CRC: Bank 2 CRC start bit |
|           | START_CRC bit triggers a CRC calculation on bank 2 using the current configuration. It is not possible to start a CRC calculation when an option byte change operation is ongoing because all write accesses to embedded flash memory registers are put on hold until the option byte change operation has completed. |
| Bit 15-11 | Reserved, must be kept at reset value. |
| Bit 10    | CLEAN_SECT: Bank 2 CRC sector list clear bit |
|           | Setting CLEAN_SECT to 1 clears the list of sectors on which the CRC is calculated. |
| Bit 9     | ADD_SECT: Bank 2 CRC sector select bit |
|           | Setting ADD_SECT to 1 adds the sector whose number is CRC_SECT to the list of sectors on which the CRC is calculated. |
Bit 8 **CRC_BY_SECT**: Bank 2 CRC sector mode select bit  
When CRC_BY_SECT is set to 1, the CRC calculation is performed at sector level, on the  
sectors selected by CRC_SECT.  
When CRC_BY_SECT is reset to 0, the CRC calculation is performed on all addresses  
between CRC_START_ADDR and CRC_END_ADDR.

Bit 7 **ALL_BANK**: Bank 2 CRC select bit  
When ALL_BANK is set to 1, all bank 2 user sectors are added to the list of sectors on which  
the CRC is calculated.

Bits 6:3 Reserved, must be kept at reset value.

Bits 2:0 **CRC_SECT**: Bank 2 CRC sector number  
CRC_SECT is used to select one or more user flash sectors to be added to the CRC  
calculation. The CRC can be computed either between two addresses (using registers  
FLASH_CRSADD2R and FLASH_CRCEND2R) or on a list of sectors. If this latter option  
is selected, it is possible to add a sector to the list of sectors by programming the sector  
number in CRC_SECT and then setting ADD_SECT to 1  
The list of sectors can be erased either by setting CLEAN_SECT bit or by disabling the CRC  
computation. CRC_SECT can be set only when CRC_EN of FLASH_CR register is set to 1.  
000: sector 0 of bank 2  
001: sector 1 of bank 2  
...  
111: sector 7 of bank 2

### 4.9.35 FLASH CRC start address register for bank 2  
(FLASH_CRSADD2R)

Address offset: 0x154  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CRC_START_ADDR[19:2]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31:20 Res</th>
<th>Res</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:2 **CRC_START_ADDR[19:2]**: CRC start address on bank 2  
CRC_START_ADDR is used when CRC_BY_SECT is cleared to 0. It must be programmed  
to the start address of the bank 2 memory area on which the CRC calculation is performed.

Bits 1:0 Reserved, must be kept at reset value.
### 4.9.36 FLASH CRC end address register for bank 2 (FLASH_CRCEADD2R)

- **Address offset:** 0x158
- **Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**CRC_END_ADDR[19:2]:** CRC end address on bank 2

CRC_END_ADDR is used when CRC_BY_SECT is cleared to 0. It must be programmed to the end address of the bank 2 memory area on which the CRC calculation is performed.

- **Bits 31:20:** Reserved, must be kept at reset value.
- **Bits 19:2:** CRC_END_ADDR[19:2]

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**Fail address = FAIL_ECC_ADDR2 * 32 + flash memory Bank 2 address offset**

- **Bits 14:0:** FAIL_ECC_ADDR2: Bank 2 ECC error address

When an ECC error occurs (both for single error correction or double detection) during a read operation from bank 2, the FAIL_ECC_ADDR2 bitfield indicates the address that generated the error:

**FAIL_ECC_ADDR2 is reset when the flag error in the FLASH_SR2 register (CLR_SNECCERR2 or CLR_DBECCERR2) is reset.**

The embedded flash memory programs the address in this register only when no ECC error flags are set. This means that only the first address that generated an ECC error is saved.

### 4.9.37 FLASH ECC fail address for bank 2 (FLASH_ECC_FA2R)

- **Address offset:** 0x160
- **Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**FAIL_ECC_ADDR2:** Bank 2 ECC error address

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>
### 4.9.38 FLASH register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name reset</th>
<th>Offset</th>
<th>Register name reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>FLASH_ACR</td>
<td>0x004</td>
<td>FLASH_KEYR</td>
</tr>
<tr>
<td>0x008</td>
<td>FLASH_OPTKEYR</td>
<td>0x00C</td>
<td>FLASH_CR1</td>
</tr>
<tr>
<td>0x010</td>
<td>FLASH_SR1</td>
<td>0x014</td>
<td>FLASH_CCR1</td>
</tr>
<tr>
<td>0x018</td>
<td>FLASH_OPTCR</td>
<td>0x01C</td>
<td>FLASH_OPTSR_CUR</td>
</tr>
</tbody>
</table>

#### Table 28. Register map and reset value table

| Offset | register name          | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | FLASH_ACR              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x000  | KEY1R                  | 1  | 1  | 0  | 1  | 0  | 1  |
| 0x004  | FLASH_KEYR             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x008  | FLASH_OPTKEYR          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x00C  | FLASH_CR1              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x010  | FLASH_SR1              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x014  | FLASH_CCR1             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x018  | FLASH_OPTCR            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x01C  | FLASH_OPTSR_CUR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
Table 28. Register map and reset value table (continued)

| Offset | Register name reset | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x020  | FLASH_OPTSR_PRG    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | SWAP BANK OPT      | X  | X  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x024  | FLASH_OPTCCR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | CLR OPTCHANGEERR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x028  | FLASH_PRAR_CURR1   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | PROT_AREA_END[11:0]|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x02C  | FLASH_PRAR_PRG1    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | PROT_AREA_END[11:0]|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x030  | FLASH_SCAR_CURR1   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | SEC_AREA_END[11:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x034  | FLASH_SCAR_PRG1    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | SEC_AREA_END[11:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x038  | FLASH_WPSN_CURR1   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | WRPSn1             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x03C  | FLASH_WPSN_PRG1    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | WRPSn1             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x040  | FLASH_BOOT_CURR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | BOOT_ADD[15:0]     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x044  | FLASH_BOOT_PRGR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | BOOT_ADD[15:0]     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x050  | FLASH_CRCCCR1      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | CRC_BTST           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

242/3353       RM0433 Rev 8
Table 28. Register map and reset value table (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name reset</th>
<th>Offset Register</th>
<th>name</th>
<th>reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x054</td>
<td>FLASH_CRCADD1R</td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>CRC_START_ADDR[31:0]</td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x058</td>
<td>FLASH_CRCCEADD1R</td>
<td></td>
<td>CRC_END_ADDR[31:0]</td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x05C</td>
<td>FLASH_CRCDATAR</td>
<td></td>
<td>CRC_DATA[31:0]</td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x060</td>
<td>FLASH_ECC_FAIR</td>
<td></td>
<td>FAIL_ECC_ADDR[14:0]</td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x100</td>
<td>FLASH_ACR</td>
<td></td>
<td>WRHIGHFREQ</td>
<td></td>
</tr>
<tr>
<td>0x00000037</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x104</td>
<td>FLASH_KEYR2</td>
<td></td>
<td>KEY2R</td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x108</td>
<td>FLASH_OPTKEYR</td>
<td></td>
<td>OPTKEYR</td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x10C</td>
<td>FLASH_CR2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00000031</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x110</td>
<td>FLASH_SR2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x114</td>
<td>FLASH_CCR2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00000000</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 28. Register map and reset value table (continued)

| Offset | Register name | Reset value | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x118  | FLASH_OPTCR   |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               |             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x11C  | FLASH_OPTSR_  |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| CUR    |               |             | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
| 0x120  | FLASH_OPTSR_  |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| PRG    |               |             | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
| 0x124  | FLASH_OPTCCR  |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               |             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x128  | FLASH_PRAR_   |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| CUR2   |               |             | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
| 0x12C  | FLASH_PRAR_   |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| PRG2   |               |             | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
| 0x130  | FLASH_SCAR_   |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| CUR2   |               |             | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
| 0x134  | FLASH_SCAR_   |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| PRG2   |               |             | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
| 0x138  | FLASH_WPSN_   |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| CUR2R  |               |             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x000000XX |             |             | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |

Table continues...
Table 28. Register map and reset value table (continued)

| Offset | Register name reset | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x13C  | FLASH_WPSN_PROG2R  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
|        | 0x0000 00XX        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x140  | FLASH_BOOT_CURR    | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
|        | 0xXXXX XXXX        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x144  | FLASH_BOOT_PRGR    | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |
|        | 0xXXXX XXXX        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x150  | FLASH_CRCCR2       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | 0x001C0000         | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x154  | FLASH_CRCADD2R     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | 0x00000000         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x158  | FLASH_CRCADD2R     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | 0x00000000         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x15C  | FLASH_CRCADDR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | 0x00000000         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x160  | FLASH_ECC_FA2R     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | 0x00000000         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Refer to Section 2.3 on page 129 for the register boundary addresses.
5 Secure memory management (SMM)

5.1 Introduction

STM32H750xB and STM32H753xI microcontrollers offer a first set of protection mechanisms, which are similar to other STM32 Series:
- Global readout device protection (RDP)
- Write protection (WRP)
- Proprietary code readout protection (PCROP)

A detailed description of these protection mechanisms is given in Section 4: Embedded flash memory (FLASH).

STM32H750xB and STM32H753xI also offer an additional enhanced protection mode, the Secure access mode, that makes possible the development of user-defined secure services (e.g. secure firmware update or secure boot) and guarantees of a safe execution and protection of both code and data. This mechanism is described in details in Section 5.3: Secure access mode, Section 5.4: Root secure services (RSS) and Section 5.5: Secure user software.

The secure memory management unit is contained inside the D1 domain.

5.2 Glossary

The following terms will be used in herein:

<table>
<thead>
<tr>
<th>Term</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device Security Level</td>
<td></td>
</tr>
<tr>
<td>Standard mode</td>
<td>Device state which allows the access to the user Flash memory, the option</td>
</tr>
<tr>
<td></td>
<td>bytes and the bootloader area.</td>
</tr>
<tr>
<td>Secure access mode</td>
<td>Device state which allows the access to all the memory areas of the device.</td>
</tr>
<tr>
<td>Memory areas</td>
<td></td>
</tr>
<tr>
<td>System memory</td>
<td>ST reserved memory area used to store ST ROM code.</td>
</tr>
<tr>
<td>User flash memory</td>
<td>Flash memory area used to store user code and data.</td>
</tr>
<tr>
<td>Secure user memory/area(1)</td>
<td>This area can be configured to be accessed once after reset and be hidden</td>
</tr>
<tr>
<td></td>
<td>for the firmware stored in the user flash memory after the code stored in this</td>
</tr>
<tr>
<td></td>
<td>area is executed.</td>
</tr>
</tbody>
</table>
Secure access mode

Some sensitive functions require safe execution from potential malicious software attacks. Secure firmware update (SFU) software is a good example of code that requires a high level of protection since it handles secret data (such as cryptographic keys) that shall not be retrieved by other processes.

STM32H750xB and STM32H753xI microcontrollers feature secure memory areas with restricted access. They allow building secure services that will be executed prior to any user application. These secure areas, together with the software they contain, are only accessible when configuring the device in Secure access mode.

*Figure 15* gives an overview of flash memory areas and services in Standard and Secure access modes.
Figure 15. Flash memory areas and services in Standard and Secure access modes

1. The protected areas that can only be accessed in Secure access mode are shown in blue.
2. A single secure user area can be defined for each bank.

5.3.1 Associated features

The Secure access mode can be configured through option bytes. When it is set, it enables access to:

- STMicroelectronics root secure services to set secure user areas (see Section 5.4: Root secure services (RSS))

- Secure user memory which embeds secure user code and data.

For a summary of access rights for each core, refer to Section 5.6: Summary of flash protection mechanisms.

5.3.2 Boot state machine

In Secure access mode, booting is forced in the RSS whatever the boot configuration (boot pins and boot addresses). The RSS can either set a secure user memory area if one has been requested (see Section 5.5.2: Setting secure user memory areas) or jump directly to the existing secure user memory. The code located in secure user memory is executed before the main user application and the bootloader. If no service is required and no secure area is defined, the RSS jumps to the boot address selected by BOOT0 pin value.

*Figure 16* shows the boot state machine.
5.3.3 Secure access mode configuration

Enabling Secure access mode

There is no restriction on how to activate Secure access mode on the device. It is configured through the SECURITY option bit in FLASH_OPTSR_CUR register (see Section 4.9.8: FLASH option status register (FLASH_OPTSR_CUR)).

The Secure access mode becomes active after a system reset.

Disabling Secure access mode

Disabling Secure access mode is a more sensitive task as it can only be done if no more protected code exists on the device. As a result, to come back to Standard mode, secure user memories and PCROP/execute-only areas shall be removed before clearing the SECURITY option bit in the FLASH_OPTSR_CUR register.

Protected areas can be removed by performing a flash mass erase (refer to Section 4.3.10: FLASH erase operations for more details on mass erase sequence).

1. On STM32H750xB devices, only Bank 1 secure user area is applicable and bank swapping is not available.
5.4 Root secure services (RSS)

The root secure services (RSS) are STMicroelectronics ROM code stored on the device. They are part of the security features. These firmware services are available in Secure access mode (see Section 4.5.5: Secure access mode.

Table 30 gives the addresses of the application programming interface (API) described in the following sections.

<table>
<thead>
<tr>
<th>RSS API address</th>
</tr>
</thead>
<tbody>
<tr>
<td>RSS_getVersion 0x1FF0 9500</td>
</tr>
<tr>
<td>RSS_exitSecureArea 0x1FF0 9514</td>
</tr>
<tr>
<td>RSS_resetAndInitializeSecureAreas 0x1FF0 9518</td>
</tr>
</tbody>
</table>

5.4.1 Secure area setting service

STMicroelectronics provides a service to perform the initialization of secure areas. This service can be called only once. It is executed after a system reset in Secure access mode prior to any other software stored in the device.

Caution: RSS software cannot be accessed (read, write, execute and debug) when the STM32H750xB and STM32H753xI operate in Standard mode. The service can be automatically accessed with ST programming tool, STM32CubeProgrammer, or called through a direct call to the resetAndInitializeSecureAreas function defined below.

resetAndInitializeSecureAreas

Prototype: void resetAndInitializeSecureAreas(RSS_SecureArea_t area)

Arguments Secure user areas start and end addresses. One or two secure user areas can be set.

Description This service sets secure user area boundaries, following the values stored in the option byte registers:

- SEC_AREA_START1 and SEC_AREA_END1 for bank 1
- SEC_AREA_START2 and SEC_AREA_END2 for bank 2

This service can be used only when a secure area is set for the first time. A system reset is triggered after service completion.

5.4.2 Secure area exiting service

The RSS also provides the exitSecureArea service. This service must be called to jump to user application. It allows closing safely the secure user area to guarantee that its content can no more be accessed.

Contrary to the resetAndInitializeSecureAreas service, it does not trigger any system reset. exitSecureArea function is defined below:
exitSecureArea

Prototype: `void exitSecureArea(unsigned int vectors)`

Arguments: Address of application vectors where to jump after exit

Description: This service is used to exit from secure user software and jump to user main application. There is no system reset triggered by this service.

5.5 Secure user software

A secure user software is a trusted piece of code that is executed after device power-on or after a system reset. It allows building secure applications such as:

- code signature or integrity checking (user secure boot).
- software license checking
- secure firmware update
- secure initialization

5.5.1 Access rules

Only accessible in Secure access mode, the secure user software is stored in the secure memory areas.

Only one user secure area can be configured per bank. If two secure areas are defined, the secure software that is executed is the one closer to current boot address.

After secure user software execution, the code shall jump to the main user application and prevent access to the secure user area. This is done by calling `exitSecureAreas` secure service with the application code address given as parameter.

Once in the application code, any access to the secure user area triggers a flash error.

5.5.2 Setting secure user memory areas

One secure area of configurable size can be set in each bank. The size of each area can be set from 512 bytes to full bank with a granularity of 256 bytes:

- Secure area in bank 1
  Boundaries are configured through SEC_AREA_START1 and SEC_AREA_END1 option bits in FLASH_SCAR_CUR1 (see Section 4.9.13: FLASH secure address for bank 1 (FLASH_SCAR_CUR1)).

- Secure area in bank 2
  Boundaries are configured through SEC_AREA_START2 and SEC_AREA_END2 option bits in FLASH_SCAR_CUR2 (see Section 4.9.30: FLASH secure address for bank 2 (FLASH_SCAR_CUR2)).

Note: If the secure area start address is equal to the secure area end address, the whole bank is considered as secure protected.

The above option bits can only be initialized through `exitandinitializeSecureAreas` service.
If a secure area already exists, the secure user area code can update its own secure user
area size or create a new one in the other bank.

5.6 Summary of flash protection mechanisms

*Figure 17* and *Table 31* summarize the access rights of the different flash memory areas,
both in Secure access and Standard modes.

*Figure 17. Core access to flash memory areas*

<table>
<thead>
<tr>
<th>Access type</th>
<th>Software area</th>
<th>Security mode</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>Execution</td>
<td>PCROP</td>
<td>Any</td>
<td>✓</td>
</tr>
<tr>
<td></td>
<td>Secure user software</td>
<td>Secure access</td>
<td>✓ (1)</td>
</tr>
<tr>
<td></td>
<td>Root secure services</td>
<td>Secure access</td>
<td>✓ (1)</td>
</tr>
<tr>
<td>Read access</td>
<td>PCROP</td>
<td>Any</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>Secure user software</td>
<td>Secure access</td>
<td>✓ (1)</td>
</tr>
<tr>
<td></td>
<td>Root secure services</td>
<td>Secure access</td>
<td>✓ (1)</td>
</tr>
<tr>
<td>Debug access</td>
<td>PCROP</td>
<td>Any</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>Secure user software</td>
<td>Secure access</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>Root secure services</td>
<td>Secure access</td>
<td>No</td>
</tr>
</tbody>
</table>
1. Access rights granted after reset until code completion only.
6 Power control (PWR)

6.1 Introduction

The Power control section (PWR) provides an overview of the supply architecture for the different power domains and of the supply configuration controller.

It also describes the features of the power supply supervisors and explains how the $V_{\text{CORE}}$ supply domain is configured depending on the operating modes, the selected performance (clock frequency) and the voltage scaling.

6.2 PWR main features

- Power supplies and supply domains
  - Core domains ($V_{\text{CORE}}$)
  - $V_{\text{DD}}$ domain
  - Backup domain ($V_{\text{SW}}, V_{\text{BKP}}$)
  - Analog domain ($V_{\text{DDA}}$)
- System supply voltage regulation
  - Voltage regulator (LDO)
- Peripheral supply regulation
  - USB regulator
- Power supply supervision
  - POR/PDR monitor
  - BOR monitor
  - PVD monitor
  - AVD monitor
  - $V_{\text{BAT}}$ thresholds
  - Temperature thresholds
- Power management
  - $V_{\text{BAT}}$ battery charging
  - Operating modes
  - Voltage scaling control
  - Low-power modes
6.3 PWR block diagram

Figure 18. Power control block diagram
### 6.3.1 PWR pins and internal signals

Table 32 lists the PWR inputs and output signals connected to package pins or balls, while Table 33 shows the internal PWR signals.

#### Table 32. PWR input/output signals connected to package pins or balls

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>Supply input</td>
<td>Main I/O and VDD domain supply input</td>
</tr>
<tr>
<td>VDDA</td>
<td>Supply input</td>
<td>External analog power supply for analog peripherals</td>
</tr>
<tr>
<td>VREF+,VREF-</td>
<td>Supply Input/Outputs</td>
<td>External reference voltage for ADCs and DAC</td>
</tr>
<tr>
<td>VBAT</td>
<td>Supply input</td>
<td>Backup battery supply input</td>
</tr>
<tr>
<td>VDDLDO</td>
<td>Supply input</td>
<td>Voltage regulator supply input</td>
</tr>
<tr>
<td>VCAP</td>
<td>Supply Input/Output</td>
<td>Digital core domain supply</td>
</tr>
<tr>
<td>VDD50USB</td>
<td>Supply input</td>
<td>USB regulator supply input</td>
</tr>
<tr>
<td>VDD33USB</td>
<td>Supply Input/Output</td>
<td>USB regulator supply output</td>
</tr>
<tr>
<td>VSS</td>
<td>Supply input</td>
<td>Main ground</td>
</tr>
<tr>
<td>AHB</td>
<td>Digital inputs/outputs</td>
<td>AHB register interface</td>
</tr>
<tr>
<td>PDR_ON</td>
<td>Digital input</td>
<td>Power Down Reset enable</td>
</tr>
</tbody>
</table>

#### Table 33. PWR internal input/output signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>pwr_pvd_wkup</td>
<td>Digital output</td>
<td>Programmable voltage detector output</td>
</tr>
<tr>
<td>pwr_avd_wkup</td>
<td>Digital output</td>
<td>Analog voltage detector output</td>
</tr>
<tr>
<td>pwr_wkupx_wkup</td>
<td>Digital output</td>
<td>CPU wakeup signals (x=1 to 6)</td>
</tr>
</tbody>
</table>
### Table 33. PWR internal input/output signals (continued)

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>pwr_por_rst</td>
<td>Digital output</td>
<td>Power-on reset</td>
</tr>
<tr>
<td>pwr_bor_rst</td>
<td>Digital output</td>
<td>Brownout reset</td>
</tr>
<tr>
<td>exti_c_wkup</td>
<td>Digital input</td>
<td>CPU wakeup request</td>
</tr>
<tr>
<td>exti_d3_wkup</td>
<td>Digital input</td>
<td>D3 domain wakeup request</td>
</tr>
<tr>
<td>pwr_d1_wkup</td>
<td>Digital output</td>
<td>D1 domain bus matrix clock wakeup request</td>
</tr>
<tr>
<td>pwr_d2_wkup</td>
<td>Digital output</td>
<td>D2 domain bus matrix clock wakeup request</td>
</tr>
<tr>
<td>pwr_d3_wkup</td>
<td>Digital output</td>
<td>D3 domain bus matrix clock wakeup request</td>
</tr>
</tbody>
</table>
6.4 Power supplies

The device requires V_DD power supply as well as independent supplies for VDDLDO, VDDA, VDDUSB, and VCAP. It also provides regulated supplies for specific functions (voltage regulator, USB regulator).

- **V_DD** external power supply for I/Os and system analog blocks such as reset, power management and oscillators
- **V_BAT** optional external power supply for backup domain when V_DD is not present (V_BAT mode)

  This power supply shall be connected to V_DD when no battery is used.
- **VDDLDO** external power supply for voltage regulator
- **VCAP** digital core domain supply

  This power supply is independent from all the other power supplies:
  - When the voltage regulator is enabled, V_CORE is delivered by the internal voltage regulator.
  - When the voltage regulator is disabled, V_CORE is delivered by an external power supply through V_CAP pin.
- **VDDA** external analog power supply for ADCs, DACs, OPAMPs, comparators and voltage reference buffers

  This power supply is independent from all the other power supplies.
- **VREF+** external reference voltage for ADC and DAC.
  - When the voltage reference buffer is enabled, V_REF+ and V_REF- are delivered by the internal voltage reference buffer.
  - When the voltage reference buffer is disabled, V_REF+ is delivered by an independent external reference supply.
- **VSSA** separate analog and reference voltage ground.
- **VDD50USB** external power supply for USB regulator.
- **VDD33USB** USB regulator supply output for USB interface.
  - When the USB regulator is enabled, V_DD33USB is delivered by the internal USB regulator.
  - When he USB regulator is disabled, V_DD33USB is delivered by an independent external supply input.
- **VSS** common ground for all supplies and analog regulator.

**Note:** Depending on the operating power supply range, some peripherals might be used with limited features and performance. For more details, refer to section “General operating conditions” of the device datasheets.
Figure 19. Power supply overview
By configuring the voltage regulator the supply configurations shown in Figure 20 are supported for the \( V_{\text{CORE}} \) core domain and an external supply.

**Figure 20. System supply configurations**

The different supply configurations are controlled through the LDOEN and BYPASS bits in *PWR control register 3 (PWR_CR3)* register according to Table 34.

**Table 34. Supply configuration control**

<table>
<thead>
<tr>
<th>Supply configuration</th>
<th>LDOEN</th>
<th>BYPASS</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Default configuration</td>
<td>1</td>
<td>0</td>
<td>( V_{\text{CORE}} ) Power Domains are supplied from the LDO according to VOS.</td>
</tr>
</tbody>
</table>
| LDO supply           | 1     | 0      | \( V_{\text{CORE}} \) Power Domains are supplied from the LDO according to VOS.  
                        |       |        | LDO power mode (Main, LP, Off) will follow system low-power modes. |
| LDO Bypass           | 0     | 1      | \( V_{\text{CORE}} \) supplied from external source  
                        |       |        | LDO bypassed, voltage monitoring still active. |
| Illegal              | 0     | 0      | Illegal combination, the default configuration is kept. (write data will be ignored). |
|                      | 1     | 1      | Illegal combination, the default configuration is kept. (write data will be ignored). |
6.4.1 System supply startup

The system startup sequence from power-on in different supply configurations is the following (see Figure 21 for LDO supply):

1. When the system is powered on, the POR monitors $V_{DD}$ supply. Once $V_{DD}$ is above the POR threshold level, the voltage regulator is enabled in the default supply configuration:
   - The Voltage converter output level is set at 1.0 V in accordance with the VOS3 level configured in PWR D3 domain control register (PWR_D3CR).
2. The system is kept in reset mode as long as $V_{CORE}$ is not correct.
3. Once $V_{CORE}$ is correct, the system is taken out of reset and the HSI oscillator is enabled.
4. Once the oscillator is stable, the system is initialized: Flash memory and option bytes are loaded and the CPU starts in limited run mode (Run*).
5. The software shall then initialize the system including supply configuration programming in PWR control register 3 (PWR_CR3). Once the supply configuration has been configured, the ACTVOSRDY bit in PWR control status register 1 (PWR_CSR1) shall be checked to guarantee valid voltage levels:
   a) As long as ACTVOSRDY indicates that voltage levels are invalid, the system is in Run* mode, write accesses to the RAMs are not permitted and VOS shall not be changed.
   b) Once ACTVOSRDY indicates that voltage levels are valid, the system is in normal Run mode, write accesses to RAMs are allowed and VOS can be changed.

The software has to program the supply configuration in PWR control register 3 (PWR_CR3).
1. In Run* mode, write operations to RAM are not allowed.

2. Write operations to RAM are allowed and VOS can be changed only when ACTVOSRDY is valid.

When exiting from Standby mode, the supply configuration is known by the system since the PWR control register 3 (PWR_CR3) register content is retained. However the software shall still wait for the ACTVOSRDY bit to be set in PWR control status register 1 (PWR_CSR1) to indicate VCORE voltage levels are valid, before performing write accesses to RAM or changing VOS.

For packages where VDDLDO is internally connected to VDD, when VCORE is supplied in Bypass mode (LDO OFF), the VCORE voltage must first settle at a default level higher than 1.1 V. Due to the LDO default state after power-up (enabled by default), the external VCORE voltage must remain higher than 1.1 V until the LDO is disabled by software.

When the LDO is disabled, the external VCORE voltage can be adjusted according to the user application needs (refer to section General operating conditions of the datasheet for details on VCORE level versus the maximum operating frequency).
6.4.2 Core domain

The $V_{\text{CORE}}$ core domain supply can be provided by the voltage regulator or by an external supply ($V_{\text{CAP}}$). $V_{\text{CORE}}$ supplies all the digital circuitries except for the backup domain and the Standby circuitry. The $V_{\text{CORE}}$ domain is split into 3 sections:

- D1 domain containing the CPU (Cortex®-M7), Flash memory and peripherals.
- D2 domain containing peripherals.
- D3 domain containing the system control, I/O logic and low-power peripherals.

When a system reset occurs, the voltage regulator is enabled and supplies $V_{\text{CORE}}$. This allows the system to start up in any supply configurations (see Figure 20).

Note: Before accessing the RAM, it is strongly recommended to switch to the correct VOS setting depending on the external voltage level as soon as possible.
After a system reset, the software shall configure the used supply configuration in **PWR control register 3 (PWR_CR3)** register before changing VOS in **PWR D3 domain control register (PWR_D3CR)** or the RCC ck_sys frequency. The different system supply configurations are controlled as shown in **Table 34**.

**Voltage regulator**

The embedded voltage regulator (LDO) requires external capacitors to be connected to VCAP pins.

The voltage regulator provides three different operating modes: Main (MR), Low-power (LP) or Off. These modes will be used depending on the system operating modes (Run, Stop and Standby).

- **Run mode**
  
The LDO regulator is in Main mode and provides full power to the V\textsubscript{CORE} domain (core, memories and digital peripherals). The regulator output voltage can be scaled by software to different voltage levels (VOS\textsuperscript{0(a)}, VOS\textsuperscript{1}, VOS\textsuperscript{2}, and VOS\textsuperscript{3}) that are configured through VOS bits in **PWR D3 domain control register (PWR_D3CR)**. The VOS voltage scaling allows optimizing the power consumption when the system is clocked below the maximum frequency. By default VOS\textsuperscript{3} is selected after system reset. VOS can be changed on-the-fly to adapt to the required system performance.

- **Stop mode**
  
The voltage regulator supplies the V\textsubscript{CORE} domain to retain the content of registers and internal memories.

  The regulator can be kept in Main mode to allow fast exit from Stop mode, or can be set in LP mode to obtain a lower V\textsubscript{CORE} supply level and extend the exit-from-Stop latency. The regulator mode is selected through the SVOS and LPDS bits in **PWR control register 1 (PWR_CR1)**. Main mode and LP mode are allowed if SVOS\textsuperscript{3} voltage scaling is selected, while only LP mode is possible for SVOS\textsuperscript{4} and SVOS\textsuperscript{5} scaling. Due to a lower voltage level for SVOS\textsuperscript{4} and SVOS\textsuperscript{5} scaling, the Stop mode consumption can be further reduced.

- **Standby mode**
  
The voltage regulator is OFF and the V\textsubscript{CORE} domains are powered down. The content of the registers and memories is lost except for the Standby circuitry and the backup domain.

*Note:* For more details, refer to the voltage regulator section in the datasheets.

### 6.4.3 PWR external supply

When V\textsubscript{CORE} is supplied from an external source, different operating modes can be used depending on the system operating modes (Run, Stop or Standby):

- **In Run mode**
  
The external source supplies full power to the V\textsubscript{CORE} domain (core, memories and digital peripherals). The external source output voltage is scalable through different voltage levels (VOS\textsuperscript{0}, VOS\textsuperscript{1}, VOS\textsuperscript{2} and VOS\textsuperscript{3}). The externally applied voltage level shall be reflected in the VOS bits of PWR\_D3CR register. The RAMs shall only be

---

a. VOS\textsuperscript{0} corresponds to V\textsubscript{CORE} boost allowing to reach the system maximum frequency (refer to Section: VOS0 activation/deactivation sequence)
accessed for write operations when the external applied voltage level matches VOS settings.

- **In Stop mode**
  The external source supplies $V_{CORE}$ domain to retain the content of registers and internal memories. The regulator can select a lower $V_{CORE}$ supply level to reduce the consumption in Stop mode.

- **In Standby mode**
  The external source shall be switched OFF and the $V_{CORE}$ domains powered down. The content of registers and memories is lost except for the Standby circuitry and the backup domain. The external source shall be switched ON when exiting Standby mode.

### 6.4.4 Backup domain

To retain the content of the backup domain (RTC, backup registers and backup RAM) when $V_{DD}$ is turned off, $V_{BAT}$ pin can be connected to an optional standby voltage which is supplied from a battery or from another source.

The switching to $V_{BAT}$ is controlled by the power-down reset embedded in the Reset block that monitors the $V_{DD}$ supply.

---

**Warning:** During $t_{RSTTEMPO}$ (temporization at $V_{DD}$ startup) or after a PDR is detected, the power switch between $V_{BAT}$ and $V_{DD}$ remains connected to $V_{BAT}$.

During the a startup phase, if $V_{DD}$ is established in less than $t_{RSTTEMPO}$ (see the datasheet for the value of $t_{RSTTEMPO}$) and $V_{DD} > V_{BAT} + 0.6$ V, a current may be injected into $V_{BAT}$ through an internal diode connected between $V_{DD}$ and the power switch ($V_{BAT}$).

If the power supply/battery connected to the $V_{BAT}$ pin cannot support this current injection, it is strongly recommended to connect an external low-drop diode between this power supply and the $V_{BAT}$ pin.

---

When the $V_{DD}$ supply is present, the backup domain is supplied from $V_{DD}$. This allows saving $V_{BAT}$ power supply battery life time.

If no external battery is used in the application, it is recommended to connect $V_{BAT}$ externally to $V_{DD}$ through a 100 nF external ceramic capacitor.

When the $V_{DD}$ supply is present and higher than the PDR threshold, the backup domain is supplied by $V_{DD}$ and the following functions are available:

- **PC14 and PC15** can be used either as GPIO or as LSE pins.
- **PC13** can be used either as GPIO or as RTC_AF1 or RTC_TAMP1 pin assuming they have been configured by the RTC.
- **PI8/RTC_TAMP2** and **PC1/RTC_TAMP3** when they are configured by the RTC as tamper pins.
Note: Since the switch only sinks a limited amount of current, the use of PC13 to PC15 and PI8 GPIOs is restricted: only one I/O can be used as an output at a time, at a speed limited to 2 MHz with a maximum load of 30 pF. These I/Os must not be used as current sources (e.g. to drive an LED).

In VBAT mode, when the VDD supply is absent and a supply is present on VBAT, the backup domain is supplied by VBAT and the following functions are available:

- PC14 and PC15 can be used as LSE pins only.
- PC13 can be used as RTC_AF1 or RTC_TAMP1 pin assuming they have been configured by the RTC.
- PI8/RTC_TAMP2 and PC1/RTC_TAMP3 when they are configured by the RTC as tamper pins.

**Accessing the backup domain**

After reset, the backup domain (RTC registers and RTC backup registers) is protected against possible unwanted write accesses. To enable access to the backup domain, set the DBP bit in the *PWR control register 1 (PWR_CR1)*.

For more detail on RTC and backup RAM access, refer to Section 8: Reset and Clock Control (RCC).

**Backup RAM**

The backup domain includes 4 Kbytes of backup RAM accessible in 32-bit, 16-bit or 8-bit data mode. The backup RAM is supplied from the Backup regulator in the backup domain. When the Backup regulator is enabled through BREN bit in *PWR control register 2 (PWR_CR2)*, the backup RAM content is retained even in Standby and/or VBAT mode (it can be considered as an internal EEPROM if VBAT is always present.)

The Backup regulator can be ON or OFF depending whether the application needs the backup RAM function in Standby or VBAT modes.

The backup RAM is not mass erased by a tamper event, instead it is read protected to prevent confidential data, such as cryptographic private key, from being accessed. To regain access to the backup RAM after a tamper event, the memory area needs to be first erased. The backup RAM can be erased:

- through the Flash interface when a protection level change from level 1 to level 0 is requested (refer to the description of Read protection (RDP) in the Flash programming manual).
- After a tamper event, by performing a dummy write with zero as data to the backup RAM.
6.4.5 **V\textsubscript{BAT} battery charging**

When \textit{V\textsubscript{DD}} is present, the external battery connected to \textit{V\textsubscript{BAT}} can be charged through an internal resistance.

\textit{V\textsubscript{BAT}} charging can be performed either through a 5 k\,\Omega resistor or through a 1.5 k\,\Omega resistor, depending on the VBRS bit value in \textit{PWR control register 3 (PWR\_CR3)}.

The battery charging is enabled by setting the VBE bit in \textit{PWR control register 3 (PWR\_CR3)}. It is automatically disabled in \textit{V\textsubscript{BAT}} mode.

6.4.6 **Analog supply**

**Separate \textit{V\textsubscript{DDA}} analog supply**

The analog supply domain is powered by dedicated \textit{V\textsubscript{DDA}} and \textit{V\textsubscript{SSA}} pads that allow the supply to be filtered and shielded from noise on the PCB, thus improving ADC and DAC conversion accuracy:

- The analog supply voltage input is available on a separate \textit{V\textsubscript{DDA}} pin.
- An isolated supply ground connection is provided on \textit{V\textsubscript{SSA}} pin.

**Analog reference voltage \textit{V\textsubscript{REF+}}/\textit{V\textsubscript{REF-}}**

To achieve better accuracy low-voltage signals, the ADC and DAC also have a separate reference voltage, available on \textit{V\textsubscript{REF+}} pin. The user can connect a separate external reference voltage on \textit{V\textsubscript{REF+}}.

The \textit{V\textsubscript{REF+}} controls the highest voltage, represented by the full scale value, the lower voltage reference (\textit{V\textsubscript{REF-}}) being connected to \textit{V\textsubscript{SSA}}.
When enabled by ENVR bit in the VREFBUF control and status register (see Section 27: Voltage reference buffer (VREFBUF)), $V_{REF+}$ is provided from the internal voltage reference buffer. The internal voltage reference buffer can also deliver a reference voltage to external components through $V_{REF+}/V_{REF-}$ pins.

When the internal voltage reference buffer is disabled by ENVR, $V_{REF+}$ s delivered by an independent external reference supply voltage.

### 6.4.7 USB regulator

The USB transceivers are supplied from a dedicated $V_{DD33USB}$ supply that can be provided either by the integrated USB regulator, or by an external USB supply.

When enabled by USBREGEN bit in PWR control register 3 (PWR_CR3), the $V_{DD33USB}$ is provided from the USB regulator. Before using $V_{DD33USB}$, check that it is available by monitoring USB33RDY bit in PWR control register 3 (PWR_CR3). The $V_{DD33USB}$ supply level detector shall be enabled through USB33DEN bit in PWR_CR3 register.

When the USB regulator is disabled through USBREGEN bit, $V_{DD33USB}$ can be provided from an external supply. In this case $V_{DD33USB}$ and $V_{DD50USB}$ shall be connected together. The $V_{DD33USB}$ supply level detector must be enabled through USB33DEN bit in PWR_CR3 register before using the USB transceivers.

For more information on the USB regulator (see Section 57: USB on-the-go high-speed (OTG_HS)).

#### Figure 24. USB supply configurations

![USB supply configurations](MSv40339V1)

### 6.5 Power supply supervision

Power supply level monitoring is available on the following supplies:

- $V_{DD}$ via POR/PDR (see Section 6.5.1), BOR (see Section 6.5.2) and PVD monitor (see Section 6.5.3)
- $V_{DDA}$ via AVD monitor (see Section 6.5.4)
- $V_{BAT}$ via VBAT threshold (see Section 6.5.5)
- $V_{SW}$ via rst_vsw, which keeps $V_{SW}$ domain in Reset mode as long as the level is not OK.
- $V_{BKP}$ via a BRRDY bit in PWR control register 2 (PWR_CR2).
- $V_{DD33USB}$ via USBRDY bit in PWR control register 3 (PWR_CR3).
6.5.1 Power-on reset (POR)/power-down reset (PDR)

The system has an integrated POR/PDR circuitry that ensures proper startup operation. The system remains in Reset mode when \( V_{DD} \) is below a specified \( V_{POR} \) threshold, without the need for an external reset circuit. Once the \( V_{DD} \) supply level is above the \( V_{POR} \) threshold, the system is taken out of reset (see Figure 25). For more details concerning the power-on/power-down reset threshold, refer to the electrical characteristics section of the datasheets.

The PDR can be enabled/disabled by the device PDR_ON input pin.

![Figure 25. Power-on reset/power-down reset waveform](image)

1. For thresholds and hysteresis values, please refer to the datasheets.

6.5.2 Brownout reset (BOR)

During power-on, the Brownout reset (BOR) keeps the system under reset until the \( V_{DD} \) supply voltage reaches the specified \( V_{BOR} \) threshold.

The \( V_{BOR} \) threshold is configured through system option bytes. By default, BOR is OFF. The following programmable \( V_{BOR} \) thresholds can be selected:

- BOR OFF (\( V_{BOR0} \))
- BOR Level 1 (\( V_{BOR1} \))
- BOR Level 2 (\( V_{BOR2} \))
- BOR Level 3 (\( V_{BOR3} \))

For more details on the brown-out reset thresholds, refer to the section “Electrical characteristics” of the product datasheets.

A system reset is generated when the BOR is enabled and \( V_{DD} \) supply voltage drops below the selected \( V_{BOR} \) threshold.
BOR can be disabled by programming the system option bytes. To disable the BOR function, $V_{DD}$ must have been higher than $V_{BOR0}$ to start the system option byte programming sequence. The power-down is then monitored by the PDR (see Section 6.5.1).

![Figure 26. BOR thresholds](image)

1. For thresholds and hysteresis values, please refer to the datasheets.

### 6.5.3 Programmable voltage detector (PVD)

The PVD can be used to monitor the $V_{DD}$ power supply by comparing it to a threshold selected by the PLS[2:0] bits in the PWR control register 1 (PWR_CR1). The PVD can also be used to monitor a voltage level on the PVD_IN pin. In this case PVD_IN voltage is compared to the internal $V_{REFINT}$ level.

The PVD is enabled by setting the PVDE bit in PWR control register 1 (PWR_CR1).

A PVDO flag is available in the PWR control status register 1 (PWR_CSR1) to indicate if $V_{DD}$ or PVD_IN voltage is higher or lower than the PVD threshold. This event is internally connected to the EXTI and can generate an interrupt, assuming it has been enabled through the EXTI registers. The pwr_pvd_wkup output interrupt can be generated when $V_{DD}$ or PVD_IN voltage drops below the PVD threshold and/or when $V_{DD}$ or PVD_IN voltage rises above the PVD threshold depending on EXTI rising/falling edge configuration. As an example the service routine could perform emergency shutdown tasks.
1. For thresholds and hysteresis values, please refer to the datasheets.
6.5.4 Analog voltage detector (AVD)

The AVD can be used to monitor the $V_{DDA}$ supply by comparing it to a threshold selected by the ALS[1:0] bits in the PWR control register 1 (PWR_CR1).

The AVD is enabled by setting the AVDEN bit in PWR control register 1 (PWR_CR1). An AVDO flag is available in the PWR control status register 1 (PWR_CSR1) to indicate whether $V_{DDA}$ is higher or lower than the AVD threshold. This event is internally connected to the EXTI and can generate an interrupt if enabled through the EXTI registers. The pwr_avd_wkup interrupt can be generated when $V_{DDA}$ drops below the AVD threshold and/or when $V_{DDA}$ rises above the AVD threshold depending on EXTI rising/falling edge configuration. As an example the service routine could indicate when the $V_{DDA}$ supply drops below a minimum level.

![Figure 28. AVD thresholds](image)

1. For thresholds and hysteresis values, please refer to the datasheets.
6.5.5 Battery voltage thresholds

The battery voltage supply monitors the backup domain $V_{SW}$ level. $V_{sw}$ is monitored by comparing it with two threshold levels: $V_{BAT_{\text{high}}}$ and $V_{BAT_{\text{low}}}$. VBATH and VBATL flags in the PWR control register 2 (PWR_CR2), indicate if $V_{SW}$ is higher or lower than the threshold.

The $V_{BAT}$ supply monitoring can be enabled/disabled via MONEN bit in PWR control register 2 (PWR_CR2). When it is enabled, the battery voltage thresholds increase power consumption. As an example the $V_{SW}$ levels monitoring could be used to trigger a tamper event for an over or under voltage of the RTC power supply domain (available in VBAT mode).

VBATH and VBATL are connected to RTC tamper signals (see Section 46: Real-time clock (RTC)).

Note: Battery voltage monitoring is only available when the backup regulator is enabled (BREN bit set in PWR control register 2 (PWR_CR2)).

When the device does not operate in VBAT mode, the battery voltage monitoring checks $V_{DD}$ level. When $V_{DD}$ is available, $V_{SW}$ is connected to $V_{DD}$ through the internal power switch (see Section 6.4.4: Backup domain).

Figure 29. VBAT thresholds

1. For thresholds and hysteresis values, please refer to the datasheets.
6.5.6 Temperature thresholds

The junction temperature can be monitored by comparing it with two threshold levels, \( \text{TEMP}_{\text{high}} \) and \( \text{TEMP}_{\text{low}} \). \( \text{TEMPh} \) and \( \text{TEMPL} \) flags, in the \textit{PWR control register 2} (\textit{PWR_CR2}), indicate whether the device temperature is higher or lower than the threshold. The temperature monitoring can be enabled/disabled via MONEN bit in \textit{PWR control register 2} (\textit{PWR_CR2}). When enabled, the temperature thresholds increase power consumption.

The temperature thresholds are available only when the backup regulator is enabled (\textit{BREN} bit set in the \textit{PWR_CR2} register).

\( \text{TEMPh} \) and \( \text{TEMPL} \) wakeup interrupts are available on the RTC tamper signals (see \textit{Section 46: Real-time clock (RTC)}).

\textbf{Figure 30. Temperature thresholds}

1. For thresholds and hysteresis values, please refer to the datasheets.
6.6 Power management

The power management block controls the $V_{\text{CORE}}$ supply in accordance with the system operation modes (see Section 6.6.1).

The $V_{\text{CORE}}$ domain is split into the following power domains.
- D1 domain containing some peripherals and the Cortex®-M7 Core (CPU).
- D2 domain containing a large part of the peripherals.
- D3 domain containing some peripherals and the system control.

The D1, D2 and system D3 power domains can operate in one of the following operating modes:
- DRun/Run/Run* (power ON, clock ON)
- DStop/Stop (power ON, clock OFF)
- DStandby/Standby (Power OFF, clock OFF).

The operating modes for D1 domain and D2 domain are independent. However system D3 domain power modes depend on D1 and D2 domain modes:
- For system D3 domain to operate in Stop mode, both D1 and D2 domains must be in DStop or DStandby mode.
- For system D3 domain to operate in Standby mode, both D1 and D2 domains must be in DStandby too.

D1, D2 and system D3 domains are supplied from a single regulator at a common $V_{\text{CORE}}$ level. The $V_{\text{CORE}}$ supply level follows the system operating mode (Run, Stop, Standby). The D1 domain and/or D2 domain supply can be powered down individually when the domains are in DStandby mode.

The following voltage scaling features allow controlling the power with respect to the required system performance (see Section 6.6.2: Voltage scaling):
- To obtain a given system performance, the corresponding voltage scaling shall be set in accordance with the system clock frequency. To do this, configure the VOS bits to the Run mode voltage scaling.
- To obtain the best trade-off between power consumption and exit-from-Stop mode latency, configure the SVOS bits to Stop mode voltage scaling.
6.6.1 Operating modes

Several system operating modes are available to tune the system according to the performance required, i.e. when the CPU does not need to execute code and is waiting for an external event. It is up to the user to select the operating mode that gives the best compromise between low power consumption, short startup time and available wakeup sources.

The operating modes allow controlling the clock distribution to the different system blocks and powering them. The system operating mode is driven by the CPU subsystem, D2 domain and system D3 autonomous wakeup. The CPU subsystem can include multiple domains depending on its peripheral allocation (see Section 8.5.11: Peripheral clock gating control).

The following operating modes are available for the different system blocks (see Table 35):

- **CPU subsystem modes:**
  - **CRun**: CPU and CPU subsystem peripheral(s) allocated via RCC PERxEN bits are clocked.
  - **CSleep**: The CPU clocks is stalled and the CPU subsystem allocated peripheral(s) clock operate according to RCC PERxLPEN.
  - **CStop**: CPU and CPU subsystem peripheral(s) clocks are stalled.

- **D1 domain mode:**
  - **DRun**: The domain bus matrix is clocked. The CPU subsystem operates in CRun or CSleep mode.
  - **DStop**: The domain bus matrix clock is stalled. The CPU subsystem operates in CStop mode and the PDDS_D1(a) bit selects DStop mode.
  - **DStandby**: The domain is powered down. The CPU subsystem operates in CStop mode and the PDDS_D1 bit selects DStandby mode.

- **D2 domain mode:**
  - **DRun**: The domain bus matrix is clocked. The CPU subsystem has an allocated peripheral in the D2 domain and the CPU subsystem operates in CRun or CSleep mode.

---

a. The PDDS_D1 bits belong to PWR CPU control register (PWR_CPUCR).
DStop
The domain bus matrix clock is stalled.
The CPU subsystem has no peripherals allocated in the D2 domain and PDDS_D2\(^{(a)}\) bit selects DStop mode, or
the CPU subsystem has an allocated peripheral in D2 domain, the CPU subsystem operates in CStop mode and PDDS_D2 bit selects DStop mode.

DStandby
The domain is powered down.
The CPU subsystem has no peripherals allocated in the D2 domain and PDDS_D2 bit selects DStandby mode, or
the CPU subsystem has an allocated peripheral in the D2 domain, the CPU subsystem operates in CStop mode and PDDS_D2 bit selects DStandby mode.

- **System /D3 domain modes**
  - Run/Run*
The system clock and D3 domain bus matrix clock are running:
  - The CPU subsystem is in CRun or CSleep mode
  or
  - A wakeup signal is active. (i.e. System D3 autonomous mode)
The Run* mode is entered after a POR reset and a wakeup from Standby. In Run* mode, the performance is limited and the system supply configuration shall be programmed in *PWR control register 3 (PWR_CR3)*. The system enters Run mode only when the ACTVOSRDY bit in *PWR control status register 1 (PWR_CSR1)* is set to 1.
  - Stop
The system clock and D3 domain bus matrix clock is stalled:
  - The CPU subsystem is in CStop mode
  and
  - all wakeup signals are inactive.
  and
  - At least one PDDS_Dn\(^{(a)}\) bit for any domain select Stop mode.
  - Standby
The system is powered down:
  - The CPU subsystem is in CStop mode
  and
  - all wakeup signals are inactive.
  and
  - All PDDS_Dn\(^{(a)}\) bits for all domains select Standby mode.

In Run mode, power consumption can be reduced by one of the following means:

- Lowering the system performance by slowing down the system clocks and reducing the \(V_{CORE}\) supply level through VOS voltage scaling bits.
- Gating the clocks to the APBx and AHBx peripherals when they are not used, through PERxEN bits.
### Table 35. Low-power mode summary

<table>
<thead>
<tr>
<th>System</th>
<th>Domain</th>
<th>CPU</th>
<th>Entry</th>
<th>Wakeup</th>
<th>Sys-oscillator</th>
<th>System clk</th>
<th>Domain bus matrix clk</th>
<th>Peripheral clk</th>
<th>CPU clk</th>
<th>Voltage regulator</th>
<th>Domain supply</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>DRun(1)</td>
<td>CRun</td>
<td>-</td>
<td>-</td>
<td>ON</td>
<td>ON</td>
<td>ON/OFF(2)</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
</tr>
<tr>
<td></td>
<td>CSleep</td>
<td></td>
<td></td>
<td>Any interrupt or event</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>DStop(3)</td>
<td></td>
<td></td>
<td>SLEEPDEEP bit + WFI or return from ISR or WFE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Any EXTI interrupt or event</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Stop(5)</td>
<td>DStop(3)</td>
<td></td>
<td></td>
<td>SLEEPDEEP bit + WFI or return from ISR or WFE</td>
<td>ON/OFF(7)</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td></td>
<td>DStandby(3)</td>
<td></td>
<td></td>
<td>All PDDS_Dn bit + SLEEPDEEP bit + WFI or return from ISR or WFE or Wakeup source cleared(6)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>WKUP pins rising or falling edge, RTC alarm (Alarm A or Alarm B), RTC Wakeup event, RTC tamper events, RTC time stamp event, external reset in NRST pin, IWDG reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. The CPU subsystem has an allocated peripheral in the D2 domain and operates in CRun or CSleep mode.
2. The CPU subsystem peripherals that have a PERxLPEN bit will operate accordingly.
3. If the CPU subsystem has an allocated peripheral in the D2 domain, it must operate in CStop mode.
4. The CPU subsystem peripherals that have a PERxAMEN bit will operate accordingly.
5. All domains need to be in DStop Or DStandby.
6. When the CPU is in CStop and D3 domain in autonomous mode, the last EXTI Wakeup source is cleared.
7. When the system oscillator HSI or CSI is used, the state is controlled by HSIKERON and CSIKERON, otherwise the system oscillator is OFF.
8. All domains are in DStandby mode.
6.6.2 Voltage scaling

The D1, D2, and D3 domains are supplied from a single voltage regulator supporting voltage scaling with the following features:

- Run mode voltage scaling
  - VOS0: Scale 0 (V\textsubscript{CORE} boost)
  - VOS1: Scale 1
  - VOS2: Scale 2
  - VOS3: Scale 3
- Stop mode voltage scaling
  - SVOS3: Scale 3
  - LP-SVOS4: Scale 4
  - LP-SVOS5: Scale 5

For more details on voltage scaling values, refer to the product datasheets.

After reset, the system starts on the lowest Run mode voltage scaling (VOS3). The voltage scaling can then be changed on-the-fly by software by programming VOS bits in \textit{PWR D3 domain control register (PWR\_D3CR)} according to the required system performance. When exiting from Stop mode or Standby mode, the Run mode voltage scaling is reset to the default VOS3 value.

Before entering Stop mode, the software can preselect the SVOS level in \textit{PWR control register 1 (PWR\_CR1)}. The Stop mode voltage scaling for SVOS4 and SVOS5 also sets the voltage regulator in Low-power (LP) mode to further reduce power consumption. When preselecting SVOS3, the use of the voltage regulator low-power mode (LP) can be selected by LPDS register bit.

\textbf{VOS0 activation/deactivation sequence}

The system maximum frequency can be reached by boosting the voltage scaling level to VOS0. This is done through the ODEN bit in the SYSCFG\_PWRCR register.

The sequence to activate the VOS0 is the following:

1. Ensure that the system voltage scaling is set to VOS1 by checking the VOS bits in \textit{PWR D3 domain control register (PWR\_D3CR)}
2. Enable the SYSCFG clock in the RCC by setting the SYSCFGEN bit in the \textit{RCC\_APB4ENR} register.
3. Enable the ODEN bit in the SYSCFG\_PWRCR register.
4. Wait for VOSRDY to be set.

Once the V\textsubscript{CORE} supply has reached the required level, the system frequency can be increased. \textit{Figure 31} shows the recommended sequence for switching V\textsubscript{CORE} from VOS1 to VOS0 sequence.

The sequence to deactivate the VOS0 is the following:

1. Ensure that the system frequency was decreased.
2. Ensure that the SYSCFG clock is enabled in the RCC by setting the SYSCFGEN bit set in the \textit{RCC\_APB4ENR} register.
3. Reset the ODEN bit in the SYSCFG\_PWRCR register to disable VOS0.
Once VOS0 is disabled, the voltage scaling can be reduced further by configuring VOS bits in PWR D3 domain control register (PWR_D3CR) according to the required system performance.

Note: VOS0 can be enabled only when VOS1 is programmed in PWR D3 domain control register (PWR_D3CR) VOS bits. VOS0 deactivation must be managed by software before the system enters low-power mode.

Figure 31. Switching V\textsubscript{CORE} from VOS1 to VOS0
6.6.3 Power control modes

The power control block handles the $V_{\text{CORE}}$ supply for system Run, Stop and Standby modes.

The system operating mode depends on the CPU subsystem modes (CRun, CSleep, CStop), on the domain modes (DRun, DStop, DStandby), and on the system D3 autonomous wakeup:

- In Run mode, $V_{\text{CORE}}$ is defined by the VOS voltage scaling. The CPU subsystem is in CRun or CSleep or an EXTI wakeup is active.
- In Stop mode, $V_{\text{CORE}}$ is defined by the SVOS voltage scaling. The CPU subsystem is in CStop mode and all EXTI wakeups are inactive. The D1 domain and D2 domain are either in DStop or DStandby mode.
- In Standby mode, $V_{\text{CORE}}$ supply is switched off. The CPU subsystem is in CStop mode and all EXTI wakeups are inactive. The D1 domain and D2 domain are both in DStandby mode.

The domain operating mode can depend on the CPU subsystem when peripherals are allocated in the corresponding domain. The domain mode selection between DStop and DStandby is configured via domain dedicated PDDS_Dn bits in PWR CPU control register (PWR_CPUCR). The CPU can choose to keep a domain in DStop, or allow a domain to enter DStandby mode.

If a domain is in DStandby mode, the corresponding power is switched off.
All the domains can be configured for the system mode (Stop or Standby) through PDDS_Dn bits in PWR CPU control register (PWR_CPUCR). The system enters Standby only when all PDDS_Dn bits for all domains have allowed it.

Table 36. PDDS_Dn low-power mode control

<table>
<thead>
<tr>
<th>PWR_CPUCR</th>
<th>PDDS_D1</th>
<th>PDDS_D2</th>
<th>PDDS_D3</th>
<th>D1 mode</th>
<th>D2 mode</th>
<th>D3 mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>x</td>
<td>x</td>
<td></td>
<td>DStop</td>
<td>any</td>
<td>Run or Stop</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td>DStandby</td>
<td>any</td>
<td>any</td>
</tr>
<tr>
<td>x</td>
<td>0</td>
<td></td>
<td></td>
<td>any</td>
<td>DStop</td>
<td>Run or Stop</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>any</td>
<td>DStandby</td>
<td>any</td>
</tr>
<tr>
<td>at least one = 0</td>
<td>DStop or DStandby</td>
<td>DStop or DStandby</td>
<td>Stop</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td>DStandby</td>
<td>DStandby</td>
<td>Standby</td>
</tr>
</tbody>
</table>
Figure 33. Power control modes detailed state diagram

- **RUN**: CPU sub-system having an allocated peripheral in D2 domain. PDDS_D2 = 1.
  - C_wakeup
  - CPU CRUN or CSLEEP
- **STOP**: SW Run mode
  - Enter to STOP
- **STANDBY**: SW Run mode
  - Enter to STANDBY
  - SW Run mode
  - Enter to STANDBY
- **Wakeup from STANDBY**: SW Run mode
- **Wakeup from STOP**: SW Run mode
- **CPU CSTOP**: SW Run mode
- **EXTI wakeups inactive**: SW Run mode
- **CPU sub-system modes**: SW Run mode
- **Domain modes**: SW Run mode
- **System D3 domain modes**: SW Run mode
After a system reset, the CPU is in CRun mode.

Power control state transitions are initiated by the following events:

- CPU going to CStop mode (state transitions in Run mode are marked in green and red)
  - Green transitions: CPU wakes up as from CSleep.
  - Red transitions: CPU wakes up with domain reset. The SBF_Dn is set.
- Allocating or de-locating a peripheral in a domain (state transitions in Run mode are marked in orange and red)
  - Orange transitions: the domain wakes up from DStop
  - Red transitions: the domain wakes up from DStandby. The SBF_Dn is set.
- The system enters or exits from Stop mode (state transitions marked in blue)
  - Blue transitions the system wakes up from Stop mode. The STOPF is set.
- The system enters or exits from Standby mode (state transitions in Stop and Standby mode are marked in red).
  - When exiting from Standby mode, the SBF is set.

When a domain exits from DStandby, the domain peripherals are reset, while the domain SBF_Dn bit is set (state transitions causing a domain reset are marked in red).

Table 37 shows the flags that indicate from which mode the domain/system exits. The CPU features a set of flags which can be read from PWR CPU control register (PWR_CPUCR).

<table>
<thead>
<tr>
<th>System mode</th>
<th>D1 domain mode</th>
<th>D2 domain mode</th>
<th>SBF_D1</th>
<th>SBF_D2</th>
<th>SBF</th>
<th>STOPF</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>DRun or DStop</td>
<td>DRun or DStop</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td>D1, D2 and system contents retained</td>
</tr>
<tr>
<td>Run</td>
<td>DStandby</td>
<td>DStop</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
<td>D1 contents lost, D2 and system contents retained</td>
</tr>
<tr>
<td>Run</td>
<td>DRun or DStop</td>
<td>DStandby</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
<td>D2 contents lost, D1 and system contents retained</td>
</tr>
<tr>
<td>Run</td>
<td>DStandby</td>
<td>DStandby</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td></td>
<td>D1 and D2 contents lost, system contents retained</td>
</tr>
<tr>
<td>Stop</td>
<td>DStop</td>
<td>DStop</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
<td>D1, D2 and system contents retained, clock system reset.</td>
</tr>
<tr>
<td>Stop</td>
<td>DStandby</td>
<td>DStop</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td></td>
<td>D1 contents lost, D2 and system contents retained, clock system reset</td>
</tr>
<tr>
<td>Stop</td>
<td>DStop</td>
<td>DStandby</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
<td>D2 contents lost, D1 and system contents retained, clock system reset</td>
</tr>
<tr>
<td>Stop</td>
<td>DStandby</td>
<td>DStandby</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td></td>
<td>D1 and D2 contents lost, system contents retained, clock system reset</td>
</tr>
<tr>
<td>Standby</td>
<td>DStandby</td>
<td>DStandby</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
<td>D1, D2 and system contents lost</td>
</tr>
</tbody>
</table>

1. When returning from Standby, the SBF_D1 and SBF_D2 reflect the reset value.
6.6.4 Power management examples

- *Figure 34* shows $V_{\text{CORE}}$ voltage scaling behavior in Run mode.
- *Figure 35* shows $V_{\text{CORE}}$ voltage scaling behavior in Stop mode.
- *Figure 36* shows $V_{\text{CORE}}$ voltage regulator and voltage scaling behavior in Standby mode.
- *Figure 37* shows $V_{\text{CORE}}$ voltage scaling behavior in Run mode with D1 and D2 domains are in DStandby mode.

**Example of $V_{\text{CORE}}$ voltage scaling behavior in Run mode**

*Figure 34* illustrates the following system operation sequence example:

1. After reset, the system starts from HSI with VOS3.
2. The system performance is first increased to a medium-speed clock from the PLL with voltage scaling VOS2. To do this:
   a) Program the voltage scaling to VOS2.
   b) Once the $V_{\text{CORE}}$ supply has reached the required level indicated by VOSRDY, increase the clock frequency by enabling the PLL.
   c) Once the PLL is locked, switch the system clock.
3. The system performance is then increased to high-speed clock from the PLL with voltage scaling VOS1. To do this:
   a) Program the voltage scaling to VOS1.
   b) Once the $V_{\text{CORE}}$ supply has reached the required level indicated by VOSRDY, increase the clock frequency.
4. The system performance is then reduced to a medium-speed clock with voltage scaling VOS2. To do this:
   a) First decrease the system frequency.
   b) Then decrease the voltage scaling to VOS2.
5. The next step is to reduce the system performance to HSI clock with voltage scaling VOS3. To do this:
   a) Switch the clock to HSI.
   b) Disable the PLL.
   c) Decrease the voltage scaling to VOS3.
6. The system performance can then be increased to high-speed clock from the PLL. To do this:
   a) Program the voltage scaling to VOS1.
   b) Once the $V_{\text{CORE}}$ supply has reached the required level indicated by VOSRDY, increase the clock frequency by enabling the PLL.
   c) Once the PLL is locked, switch the system clock.

When the system performance (clock frequency) is changed, VOS shall be set accordingly. otherwise the system might be unreliable.
Figure 34. Dynamic voltage scaling in Run mode

Example of $V_{\text{CORE}}$ voltage scaling behavior in Stop mode

1. The system is running from the PLL in high-performance mode ($V_{\text{OS1}}$ voltage scaling).
2. The CPU subsystem deallocates all the peripheral in the D2 domain that will first enter DStop mode. D2 system clock is stopped. The system still provides the high-performance system clock, hence the voltage scaling shall stay at $V_{\text{OS1}}$ level.
3. In a second step, the CPU subsystem enters CStop mode, D1 domain enters DStop mode and the system enters Stop mode. The system clock is stopped and the hardware lowers the voltage scaling to the software preselected $V_{\text{OS4}}$ level.
4. The CPU subsystem is then woken up. The system exits from Stop mode, the D1 domain exits from DStop mode and the CPU subsystem exits from CStop mode. The hardware then sets the voltage scaling to $V_{\text{OS3}}$ level and waits for the requested supply level to be reached before enabling the HSI clock. Once the HSI clock is stable, the system clock and the D1 system clock are enabled.
5. The CPU subsystem allocates a peripheral in the D2 domain. The D2 system clock is enabled.
6. The system performance is then increased. To do this:
   a) The software first sets the voltage scaling to $V_{\text{OS1}}$.
   b) Once the $V_{\text{CORE}}$ supply has reached the required level indicated by $V_{\text{OSRDY}}$, the clock frequency can be increased by enabling the PLL.
   c) Once the PLL is locked, the system clock can be switched.
Example of $V_{\text{CORE}}$ voltage regulator and voltage scaling behavior in Standby mode

Figure 36 illustrates the following system operation sequence example:

1. The system is running from the PLL in high-performance mode ($VOS1$ voltage scaling).
2. The CPU subsystem deallocates all the peripherals in the D2 domain that will first enter DStandby mode. The D2 domain bus matrix clock is stopped and the power is switched off. The system performance is unchanged hence the voltage scaling does not change.
3. The CPU subsystem then enters to CStop mode, D1 domain enters DStandby mode and the system enters Standby mode. The system clock is stopped and the voltage regulator switched off.
4. The system is then woken up by a wakeup source. The system exits from Standby mode. The hardware sets the voltage scaling to the default $VOS3$ level and waits for the requested supply level to be reached before enabling the default HSI oscillator. Once the HSI clock is stable, the system clock and D1 subsystem clock are enabled.
Since there are no allocated peripherals in the D2 domain, this domain remains in DStop mode. The software shall then check the ACTVOSRDY is valid before changing the system performance.

5. In a next step, increase the system performance. To do this:
   a) The software first increases the voltage scaling to VOS1 level
   b) Before enabling the PLL, it waits for the requested supply level to be reached by monitoring VOSRDY bit.
   c) Once the PLL is locked, the system clock can be switched.

6. The CPU subsystem puts the D2 domain in DStandby mode.

**Figure 36. Dynamic Voltage Scaling D1, D2, system Standby mode**

1. The status of the register bits at each step is shown in blue.
Example of $V_{\text{CORE}}$ voltage scaling behavior in Run mode
with D1 and D2 domains in DStandby mode

*Figure 37* illustrates the following system operation sequence example:

1. The system is running from the PLL with system in high performance mode (VOS1 voltage scaling).

2. The CPU subsystem deallocates all the peripherals in the D2 domain that will first enter
   DStandby mode. The D2 domain bus matrix clock is stopped and its power switched
   off. The system performance is unchanged hence the voltage scaling does not change.

3. The CPU subsystem then enters CStop mode and the D1 domain enters DStandby
   mode. The D1 domain bus matrix clock is stopped and its power switched off. At the
   same time the system enters Stop mode. The system clock is stopped and the
   hardware lowers the voltage scaling to the software preselected SVOS4 level.

4. The system is then woken up by a D3 autonomous mode wakeup event. The system
   exits from Stop mode. The hardware sets the voltage scaling to the default VOS3 level
   and waits for the requested supply level to be reached before enabling the HSI clock.
   Once the HSI clock is stable, the system clock is enabled. The system is running in D3
   autonomous mode.

5. The D3 autonomous mode wakeup source is then cleared, causing the system to enter
   Stop mode. The system clock is stopped and the voltage scaling is lowered to the
   software preselected SVOS4 level.

6. The CPU subsystem is then woken up. The system exits from Stop mode, the D1
   domain exits from DStandby mode and the CPU subsystem exits from CStop mode.
   The hardware sets the voltage scaling to the default VOS3 level and waits for the
   requested supply level to be reached before enabling the default HSI oscillator. Once
   the HSI clock is stable, the system clock and the D1 subsystem clock are enabled. The
   D2 domain remains in DStandby mode.
Figure 37. Dynamic voltage scaling behavior with D1 and D2 in DStandby mode and
D3 in autonomous mode

1. The status of the register bits at each step is shown in blue.
6.7 Low-power modes

Several low-power modes are available to save power when the CPU does not need to execute code (i.e. when waiting for an external event). It is up to the user application to select the mode that gives the best compromise between low power consumption, short startup time and available wakeup sources:

- Slowing down system clocks (see Section 8.5.6: System clock (sys_ck))
- Controlling individual peripheral clocks (see Section 8.5.11: Peripheral clock gating control)
- Low-power modes
  - CSleep (CPU clock stopped)
  - CStop (CPU subsystem clock stopped)
  - DStop (Domain bus matrix clock stopped)
  - Stop (System clock stopped)
  - DStandby (Domain powered down)
  - Standby (System powered down)

6.7.1 Slowing down system clocks

In Run mode, the speed of the system clock ck_sys can be reduced. For more details refer to Section 8.5.6: System clock (sys_ck).

6.7.2 Controlling peripheral clocks

In Run mode, the HCLKx and PCLKx for individual peripherals can be stopped by configuring at any time PERxEN bit in RCC_C1_xxxxENR or RCC_DnxxxxENR to reduce power consumption.

To reduce power consumption in CSleep mode, the individual peripheral clocks can be disabled by configuring PERxLPEN bit in RCC_C1_xxxxLPENR or RCC_DnxxxxLPENR. For the peripherals still receiving a clock in CSleep mode, their clock can be slowed down before entering CSleep mode.

6.7.3 Entering low-power modes

CPU subsystem CSleep and CStop low-power modes are entered by the MCU when executing the WFI (Wait For Interrupt) or WFE (Wait for Event) instructions, or when the SLEEPONEXIT bit in the Cortex®-M System Control register is set on Return from ISR.

A domain can enter DStop or DStandby low-power mode when the CPU subsystem has an allocated peripheral in the domain and enters CStop mode, or when all D2 domain peripherals are deallocated.

The system can enter Stop or Standby low-power mode when all EXTI wakeup sources are cleared and the other domains are in DStop or DStandby mode.
6.7.4 Exiting from low-power modes

The CPU subsystem exits from CSleep mode through any interrupt or event depending on how the low-power mode was entered:

- If the WFI instruction or Return from ISR was used to enter to low-power mode, any peripheral interrupt acknowledged by the NVIC can wake up the system.
- If the WFE instruction is used to enter to low-power mode, the CPU exits from low-power mode as soon as an event occurs. The wakeup event can be generated either by:
  - An NVIC IRQ interrupt.
    When SEVONPEND = 0 in the Cortex®-M7 System Control register, the interrupt must be enabled in the peripheral control register and in the NVIC.
    When the MCU resumes from WFE, the peripheral interrupt pending bit and the NVIC peripheral IRQ channel pending bit in the NVIC interrupt clear pending register have to be cleared. Only NVIC interrupts with sufficient priority will wakeup and interrupt the MCU.
    When SEVONPEND = 1 in the Cortex®-M7 System Control register, the interrupt must be enabled in the peripheral control register and optionally in the NVIC.
    When the MCU resumes from WFE, the peripheral interrupt pending bit and, when enabled, the NVIC peripheral IRQ channel pending bit (in the NVIC interrupt clear pending register) have to be cleared.
    All NVIC interrupts will wakeup the MCU, even the disabled ones.
    Only enabled NVIC interrupts with sufficient priority will wakeup and interrupt the MCU.
  - An event
    An EXTI line must be configured in event mode. When the CPU resumes from WFE, it is not necessary to clear the EXTI peripheral interrupt pending bit or the NVIC IRQ channel pending bit as the pending bits corresponding to the event line is not set. It might be necessary to clear the interrupt flag in the peripheral.

The CPU subsystem exits from CStop, DStop and Stop modes by enabling an EXTI interrupt or event depending on how the low-power mode was entered (see above).

The system can wakeup from Stop mode by enabling an EXTI wake-up, without waking up a CPU subsystem. In this case the system will operate in D3 autonomous mode.

The CPU subsystem exits from DStandby mode by enabling an EXTI interrupt or event, regardless on how DStandby mode was entered. Program execution restarts from CPU local reset (such as a reset vector fetched from System configuration block (SYSCFG)).

The D2 domain can exit from DStop or DStandby mode when the CPU allocates a first peripheral in the domain.

The CPU subsystem exits from Standby mode by enabling an external reset (NRST pin), an IWDG reset, a rising edge on one of the enabled WKUPx pins or a RTC event. Program execution restarts in the same way as after a system reset (such as boot pin sampling, option bytes loading or reset vector fetched).
6.7.5 CSleep mode

The CSleep mode applies only to the CPU subsystem. In CSleep mode, the CPU clock is stopped. The CPU subsystem peripheral clocks operate according to the values of PERxLPEN bits in RCC_C1_xxxxENR or RCC_DnxxxxENR.

Entering CSleep mode

The CSleep mode is entered according to Section 6.7.3: Entering low-power modes, when the SLEEPDEEP bit in the Cortex®-M System Control register is cleared.

Refer to Table 38 for details on how to enter to CSleep mode.

Exiting from CSleep mode

The CSleep mode is exited according to Section 6.7.4: Exiting from low-power modes.

Refer to Table 38 for more details on how to exit from CSleep mode.

Table 38. CSleep mode

<table>
<thead>
<tr>
<th>CSleep mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mode entry</td>
<td>WFI (Wait for Interrupt) or WFE (Wait for Event) while:</td>
</tr>
<tr>
<td></td>
<td>– SLEEPDEEP = 0 (Refer to the Cortex®-M System Control register.)</td>
</tr>
<tr>
<td></td>
<td>– CPU NVIC interrupts and events cleared.</td>
</tr>
<tr>
<td></td>
<td>On return from ISR while:</td>
</tr>
<tr>
<td></td>
<td>– SLEEPDEEP = 0 and</td>
</tr>
<tr>
<td></td>
<td>– SLEEPONEXIT = 1 (refer to the Cortex®-M System Control register.)</td>
</tr>
<tr>
<td></td>
<td>– CPU NVIC interrupts and events cleared.</td>
</tr>
<tr>
<td>Mode exit</td>
<td>If WFI or return from ISR was used for entry:</td>
</tr>
<tr>
<td></td>
<td>– Any Interrupt enabled in NVIC: Refer to Table 145: NVIC</td>
</tr>
<tr>
<td></td>
<td>If WFE was used for entry and SEVONPEND = 0:</td>
</tr>
<tr>
<td></td>
<td>– Any event: Refer to Section 20.5.3: EXTI CPU wakeup procedure</td>
</tr>
<tr>
<td></td>
<td>If WFE was used for entry and SEVONPEND = 1:</td>
</tr>
<tr>
<td></td>
<td>– Any Interrupt even when disabled in NVIC: refer to Table 145: NVIC or</td>
</tr>
<tr>
<td></td>
<td>any event: refer to Section 20.5.3: EXTI CPU wakeup procedure</td>
</tr>
<tr>
<td>Wakeup latency</td>
<td>None</td>
</tr>
</tbody>
</table>
### 6.7.6 CStop mode

The CStop mode applies only to the CPU subsystem. In CStop mode, the CPU clock is stopped. Most CPU subsystem peripheral clocks are stopped too and only the CPU subsystem peripherals having a PERxAMEN bit operate accordingly.

In CStop mode, the CPU subsystem peripherals that have a kernel clock request can still request their kernel clock. For the peripheral that have a PERxAMEN bit, this bit shall be set to be able to request the kernel clock.

#### Entering CStop mode

The CStop mode is entered according to Section 6.7.3: Entering low-power modes, when the SLEEPDEEP bit in the Cortex®-M System Control register is set.

Refer to Table 39 for details on how to enter to CStop mode.

####Exiting from CStop mode

The CStop mode is exited according to Section 6.7.4: Exiting from low-power modes.

Refer to Table 39 for more details on how to exit from CStop mode.

<table>
<thead>
<tr>
<th>Table 39. CStop mode</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>CStop mode</strong></td>
</tr>
<tr>
<td>----------------------</td>
</tr>
<tr>
<td><strong>Mode entry</strong></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td><strong>Mode exit</strong></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td><strong>Wakeup latency</strong></td>
</tr>
</tbody>
</table>
6.7.7 DStop mode

D1 domain and/or D2 domain enters DStop mode only when the CPU subsystem is in CStop mode and has allocated peripheral in the domain (see Table 40). In DStop mode the domain bus matrix clock is stopped.

The Flash memory can enter low-power Stop mode when it is enabled through FLPS in PWR_CR1 register. This allows a trade-off between domain DStop restart time and low power consumption.

<table>
<thead>
<tr>
<th>Peripheral allocation</th>
<th>CPU</th>
<th>D1 domain</th>
<th>D2 domain</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>No peripheral allocated in D2 domain</td>
<td>CRun or CSleep</td>
<td>DRun</td>
<td>DStop</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CStop</td>
<td>DStop</td>
<td>DStop</td>
<td></td>
</tr>
<tr>
<td>Peripheral allocated in D2 domain</td>
<td>CRun or CSleep</td>
<td>DRun</td>
<td>DRun</td>
<td>CPU subsystem, keep D2 domain active.</td>
</tr>
<tr>
<td></td>
<td>CStop</td>
<td>DStop</td>
<td>DStop</td>
<td></td>
</tr>
</tbody>
</table>

In DStop mode domain peripherals using the LSI or LSE clock and peripherals having a kernel clock request are still able to operate.

**Entering DStop mode**

The DStop mode is entered according to Section 6.7.3: Entering low-power modes, when at least one PDDS_Dn bit in PWR CPU control register (PWR_CPUCR) for the domain select Stop.

Refer to Table 41 for details on how to enter DStop mode.

If Flash memory programming is ongoing, the DStop mode entry is delayed until the memory access is finished.

If an access to the domain bus matrix is ongoing, the DStop mode entry is delayed until the domain bus matrix access is complete.

**Exiting from DStop mode**

The DStop mode is exited according to Section 6.7.4: Exiting from low-power modes.

Refer to Table 41 for more details on how to exit from DStop mode.

When exiting from DStop mode, the CPU subsystem clocks, domain(s) bus matrix clocks and voltage scaling depend on the system mode.

- When the system did not enter Stop mode, the CPU subsystem clocks, domain(s) bus matrix clocks and voltage scaling values are the same as when entering DStop mode.
- When the system has entered Stop mode, the CPU subsystem clocks, domain(s) bus matrix clocks and voltage scaling are reset.
6.7.8 Stop mode

The system D3 domain enters Stop mode only when the CPU subsystem is in CStop mode, the EXTI wakeup sources are inactive and at least one PDDS_Dn bit in PWR CPU control register (PWR_CPUCR) for any domain request Stop. In Stop mode, the system clock including a PLL and the D3 domain bus matrix clocks are stopped. When HSI or CSI is selected, the system oscillator operates according to the HSIOKeron and CSIOKeron bits in RCC_CR register. Other system oscillator sources are stopped.

In system D3 domain Stop mode, D1 domain and D2 domain are either in DStop and/or DStandby mode.

In Stop mode, the domain peripherals that use the LSI or LSE clock, and the peripherals that have a kernel clock request to select HSI or CSI as source, are still able to operate.

In system Stop mode, the following features can be selected to remain active by programming individual control bits:

- Independent watchdog (IWDG)
  The IWDG is started by writing to its Key register or by hardware option. Once started it cannot be stopped except by a Reset (see Section 45.3 in Section 45: Independent watchdog (IWDG)).

- Real-time clock (RTC)
  This is configured via the RTCEN bit in the RCC backup domain control register (RCC_BDCR).

- Internal RC oscillator (LSI RC)
  This is configured via the LSION bit in the RCC clock control and status register (RCC_CSR).

- External 32.768 kHz oscillator (LSE OSC)
  This is configured via the LSEON bit in the RCC backup domain control register (RCC_BDCR).
- Peripherals capable of running on the LSI or LSE clock.
- Peripherals having a kernel clock request.
- Internal RC oscillators (HSI and CSI)
  This is configured via the HSIKERON and CSIKERON bits in the RCC clock control and status register (RCC_CSR).
- The ADC or DAC can also consume power during Stop mode, unless they are disabled before entering this mode. To disable them, the ADON bit in the ADC_CR2 register and the ENx bit in the DAC_CR register must both be written to 0.

The selected SVOS4 and SVOS5 levels add an additional startup delay when exiting from system Stop mode (see Table 42).

### Table 42. Stop mode operation

<table>
<thead>
<tr>
<th>SVOS</th>
<th>LPDS</th>
<th>Stop mode Voltage regulator operation</th>
<th>Wake-up Latency</th>
</tr>
</thead>
<tbody>
<tr>
<td>SVOS3</td>
<td>0</td>
<td>Main</td>
<td>No additional wakeup time.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>LP</td>
<td>Voltage Regulator wakeup time from LP mode.</td>
</tr>
<tr>
<td>SVOS4 or SVOS5</td>
<td>x</td>
<td>LP</td>
<td>Voltage Regulator wakeup time from LP mode + voltage level wakeup time for SVOS4 or SVOS5 level to VOS3 level</td>
</tr>
</tbody>
</table>

**Entering Stop mode**

The Stop mode is entered according to Section 6.7.3: Entering low-power modes, when at least one PDDS_Dn bit in PWR CPU control register (PWR_CPUCR) for any domain request Stop.

Refer to Table 43 for details on how to enter Stop mode.

If Flash memory programming is ongoing, the Stop mode entry is delayed until the memory access is finished.

If an access to a bus matrix (AXI, AHB or APB) is ongoing, the Stop mode entry is delayed until the bus matrix access is finished.

To allow peripherals having a kernel clock request to operate in Stop mode, the system must use SVOS3 level.

*Note:* Use a DSB instruction to ensure that outstanding memory transactions complete before entering stop mode.

*Before entering Stop mode, the software must ensure that VOS0 is not active.*

**Exiting from Stop mode**

The Stop mode is exited according to Section 6.7.4: Exiting from low-power modes.

Refer to Table 43 for more details on how to exit from Stop mode.

When exiting from Stop mode, the system clock, D3 domain bus matrix clocks and voltage scaling are reset.

STOPF status flag in PWR CPU control register (PWR_CPUCR) indicates that the system has exited from Stop mode (see Table 37).
I/O states in Stop mode
I/O pin configuration remain unchanged in Stop mode.

6.7.9 DStandby mode
Like DStop mode, DStandby mode is based on the CPU subsystem CStop mode. However, the domain V\text{CORE} supply is powered off. A domain enters DStandby mode only when the CPU subsystem is in CStop mode if peripherals are allocated in the domain.

A domain enters DStandby mode only when the CPU subsystem is in CStop mode if peripherals are allocated in the domain and the PDDS_Dn bit in PWR CPU control register (PWR\_CPUCR) for the domain is configured accordingly. In DStandby mode, the domain is powered down and the domain RAM and register contents are lost.

**Entering DStandby mode**

The DStandby mode is entered according to Section 6.7.3: Entering low-power modes, when the PDDS_Dn bit in PWR CPU control register (PWR\_CPUCR) for the Dn domain selects Standby mode.

Refer to Table 44 for details on how to enter DStandby mode.

If Flash memory programming is ongoing, the DStandby mode entry is delayed until the memory access is finished.

If an access to the domain bus matrix is ongoing, the DStandby mode entry is delayed until the domain bus matrix access is finished.

**Note:** When the CPU sets the PDDS_D2 bit to select Standby mode, the D2 domain enters DStandby mode (the CPU has no allocated peripherals in the D2 domain).

**Exiting from DStandby mode**

The DStandby mode is exited according to Section 6.7.4: Exiting from low-power modes.

Refer to Table 44 for more details on how to exit from DStandby mode.

**Note:** When the D2 domain is in DStandby mode and the CPU sets the domain PDDS_D2 bit to select Stop mode, the D2 domain remains in DStandby mode. The D2 domain will only exit DStandby when the CPU allocates a peripheral in the D2 domain.

<table>
<thead>
<tr>
<th>Stop mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mode entry</td>
<td>– When the CPU is in CStop mode and there is no active EXTI Wakeup source and Run_D3 = 0.</td>
</tr>
<tr>
<td></td>
<td>– At least one PDDS_Dn bit for any domain select Stop.</td>
</tr>
<tr>
<td>Mode exit</td>
<td>– On a EXTI Wakeup.</td>
</tr>
<tr>
<td>Wakeup latency</td>
<td>System oscillator startup (when disabled).</td>
</tr>
<tr>
<td></td>
<td>+ EXTI and RCC wakeup synchronization.</td>
</tr>
<tr>
<td></td>
<td>+ Voltage Scaling refer to Table 42 (see Section 6.6.2: Voltage scaling)</td>
</tr>
</tbody>
</table>

**Table 43. Stop mode**

<table>
<thead>
<tr>
<th>Stop mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mode entry</td>
<td>– When the CPU is in CStop mode and there is no active EXTI Wakeup source and Run_D3 = 0.</td>
</tr>
<tr>
<td></td>
<td>– At least one PDDS_Dn bit for any domain select Stop.</td>
</tr>
<tr>
<td>Mode exit</td>
<td>– On a EXTI Wakeup.</td>
</tr>
<tr>
<td>Wakeup latency</td>
<td>System oscillator startup (when disabled).</td>
</tr>
<tr>
<td></td>
<td>+ EXTI and RCC wakeup synchronization.</td>
</tr>
<tr>
<td></td>
<td>+ Voltage Scaling refer to Table 42 (see Section 6.6.2: Voltage scaling)</td>
</tr>
</tbody>
</table>
When exiting from DStandby mode, the domain CPU and peripherals are reset. However the state of the CPU subsystem clocks, domain(s) bus matrix clocks and voltage scaling depends on the system mode:

- When the system did not enter Stop mode, the CPU subsystem clocks, domain(s) bus matrix clocks and voltage scaling are the same as when entering DStandby mode.
- When the system has entered Stop or Standby mode, the CPU subsystem clocks, domain(s) bus matrix clocks and voltage scaling are reset.

When the D2 domain exits from DStandby mode due to the CPU subsystem (i.e when allocating a first peripheral or when peripherals are allocated in the D2 domain and the CPU subsystem exits from CStop mode), the CPU shall verify that the domain has exited from DStandby mode. To ensure correct operation, it is recommended to follow the sequence below:

1. First check that the domain bus matrix clock is available. The domain bus matrix clock state can be checked in RCC_CR register:
   - When RCC DnCKRDY = 0, the domain bus matrix clock is stalled.
   - If RCC DnCKRDY = 1, the domain bus matrix clock is enabled.

2. Then wait for the domain has exited from DStandby mode. To do this, check the SBF_Dn flag in PWR CPU control register (PWR_CPUCR). The domain is powered and can be accessed only when SBF_Dn is cleared. Below an example of code:

   Loop
   write PWR SBF_Dn = 0 ; try to clear bit.
   read PWR SBF_Dn
   While 1 ==> loop

<table>
<thead>
<tr>
<th>Table 44. DStandby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DStandby mode</strong></td>
</tr>
</tbody>
</table>
| **Mode entry** | – The domain CPU subsystem enters CStop.  
– The CPU subsystem has an allocated peripheral in D2 domain and enters CStop.  
– The CPU subsystem deallocated its last peripheral in the D2 domain.  
– The PDDS_Dn bits for the domain select Standby mode.  
– All WKUPF bits in Power Control/Status register (PWR_WKUPFR) are cleared. |
| **Mode exit** | – The CPU subsystem exits from CStop mode (see Table 39)  
– The CPU subsystem has an allocated peripheral in the D2 domain and exits from CStop mode (see Table 39)  
– The CPU subsystem allocates a first peripheral in the D2 domain. |
| **Wakeup latency** | EXTI and RCC wakeup synchronization.  
+ Domain power up and reset. (see Section 8.4.7: Power-on and wakeup sequences) |
6.7.10 Standby mode

The Standby mode allows achieving the lowest power consumption. Like Stop mode, it is based on CPU subsystem CStop mode. However the \( V_{\text{CORE}} \) supply regulator is powered off.

The system D3 domain enters Standby mode only when the D1 and D2 domain are in DStandby. When the system D3 domain enters Standby mode, the voltage regulator is disabled. The complete \( V_{\text{CORE}} \) domain is consequently powered off. The PLLs, HSI oscillator, CSI oscillator, HSI48 and the HSE oscillator are also switched off. SRAM and register contents are lost except for backup domain registers (RTC registers, RTC backup register and backup RAM), and Standby circuitry (see Section 6.4.4: Backup domain).

In system Standby mode, the following features can be selected by programming individual control bits:

- **Independent watchdog (IWDG)**
  The IWDG is started by programming its Key register or by hardware option. Once started, it cannot be stopped except by a reset (see Section 45.3 in Section 45: Independent watchdog (IWDG)).

- **Real-time clock (RTC)**
  This is configured via the RTCEN bit in the backup domain control register (RCC_BDCR).

- **Internal RC oscillator (LSI RC)**
  This is configured by the LSION bit in the Control/status register (RCC_CSR).

- **External 32.768 kHz oscillator (LSE OSC)**
  This is configured by the LSEON bit in the backup domain control register (RCC_BDCR).

**Entering Standby mode**

The Standby mode is entered according to Section 6.7.3: Entering low-power modes, when all PDDS_Dn bits in PWR CPU control register (PWR_CPUCR) for all domains request Standby.

Refer to Table 46 for more details on how to enter to Standby mode.

*Note:* Before entering Standby mode, the software must ensure that VOS0 is not active.

**Exiting from Standby mode**

The Standby mode is exited according to Section 6.7.4: Exiting from low-power modes. Refer to Table 46 for more details on how to exit from Standby mode.

The system exits from Standby mode when an external Reset (NRST pin), an IWDG Reset, a WKUP pin event, a RTC alarm, a tamper event, or a time stamp event is detected. All registers are reset after waking up from Standby except for power control and status registers (PWR control register 2 (PWR_CR2), PWR control register 3 (PWR_CR3)), SBF bit in PWR CPU control register (PWR_CPCR), PWR wakeup flag register (PWR_WKUPFR), and PWR wakeup enable and polarity register (PWR_WKUPEPR).

After waking up from Standby mode, the program execution restarts in the same way as after a system reset (boot option sampling, boot vector reset fetched, etc.). The SBF status flags in PWR CPU control register (PWR_CPCR) registers indicate from which mode the system has exited (see Table 45).
I/O states in Standby mode

In Standby mode, all I/O pins are high impedance without pull, except for:

- Reset pad (still available)
- RTC_AF1 pin if configured for tamper, time stamp, RTC Alarm out, or RTC clock calibration out
- WKUP pins (if enabled). The WKUP pin pull configuration can be defined through WKUPPUPD register bits in PWR wakeup enable and polarity register (PWR_WKUPEPR).

Table 45. Standby and Stop flags

<table>
<thead>
<tr>
<th>SBF_D2</th>
<th>SBF_D1</th>
<th>SBF</th>
<th>STOPF</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>D1 domain exits from DStandby while system stayed in Run</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>D1 domain exits from DStandby, while system has been in or exits from Stop</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>D2 domain exits from DStandby while system stayed in Run</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>D2 domain exits from DStandby while system has been in or exits from Stop</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>D1 and D2 domain exit from DStandby while the system remains in Run mode</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>D1 and D2 domain exit from DStandby while the system is in Stop mode or is exiting this mode.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>System has been in or exits from Stop</td>
</tr>
<tr>
<td>0(1)</td>
<td>0(1)</td>
<td>1</td>
<td>0</td>
<td>System exits from Standby</td>
</tr>
</tbody>
</table>

1. When exiting from Standby the SBF_D1 and SBF_D2 reflect the reset value

Table 46. Standby mode

<table>
<thead>
<tr>
<th>Standby mode</th>
<th>Description</th>
</tr>
</thead>
</table>
| Mode entry   | – The CPU subsystem is in CStop mode, and there is no active EXTI Wakeup source and RUN_D3 = 0.  
– All PDDS_Dn bits for all domains select Standby.  
– All WKUPF bits in Power Control/Status register (PWR_WKUPFR) are cleared. |
| Mode exit    | – WKUP pins rising or falling edge, RTC alarm (Alarm A and Alarm B), RTC wakeup, tamper event, time stamp event, external reset in NRST pin, IWDG reset. |

Wakeup latency | System reset phase (see Section 8.4.2: System reset)
6.7.11 Monitoring low-power modes

The devices feature state monitoring pins to monitor the CPU and Domain state transition to low-power mode (refer to Table 47 for the list of pins and their description). The GPIO pin corresponding to each monitoring signal has to be programmed in alternate function mode.

This feature is not available in Standby mode since these I/O pins are switched to high impedance. It is available only on devices revision V.

Table 47. Low-power modes monitoring pin overview

<table>
<thead>
<tr>
<th>Power state monitoring pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CSLEEP</td>
<td>Sleeping CPU state</td>
</tr>
<tr>
<td>CDSLEEP</td>
<td>Deepsleep CPU state</td>
</tr>
<tr>
<td>DxFWREN</td>
<td>Domain (Dx, x= 1 or 2) power enabled</td>
</tr>
</tbody>
</table>

The values of the monitoring pins reflect the state of the CPU and domains. Refer to Table 48, for the GPIO state depending on CPU and domain state.

Table 48. GPIO state according to CPU and domain state

<table>
<thead>
<tr>
<th>Domain DxFWREN</th>
<th>CPU</th>
<th>CPU power state</th>
<th>Domainx power state</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CSLEEP</td>
<td>CDSLEEP</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>CPU in Run mode</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>CPU in Sleep mode</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>CPU in Run mode</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>CPU in Deepsleep mode</td>
</tr>
<tr>
<td>0</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
</tbody>
</table>

1. The full domain is in power off state and the CPU is powered off.
6.8 **PWR register description**

The PWR registers can be accessed in word, half-word and byte format, unless otherwise specified.

### 6.8.1 PWR control register 1 (PWR_CR1)

Address offset: 0x000

Reset value: 0xF000 C000

<table>
<thead>
<tr>
<th>Bit 31-19</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 18-17</td>
<td><strong>ALS</strong>: Analog voltage detector level selection</td>
</tr>
<tr>
<td></td>
<td>These bits select the voltage threshold detected by the AVD.</td>
</tr>
<tr>
<td></td>
<td>00: 1.7 V</td>
</tr>
<tr>
<td></td>
<td>01: 2.1 V</td>
</tr>
<tr>
<td></td>
<td>10: 2.5 V</td>
</tr>
<tr>
<td></td>
<td>11: 2.8 V</td>
</tr>
<tr>
<td>Bit 16</td>
<td><strong>AVDEN</strong>: Peripheral voltage monitor on VDDA enable</td>
</tr>
<tr>
<td></td>
<td>0: Peripheral voltage monitor on VDDA disabled.</td>
</tr>
<tr>
<td></td>
<td>1: Peripheral voltage monitor on VDDA enabled</td>
</tr>
<tr>
<td>Bits 15-14</td>
<td><strong>SVOS</strong>: System Stop mode voltage scaling selection</td>
</tr>
<tr>
<td></td>
<td>These bits control the V\textsubscript{CORE} voltage level in system Stop mode, to obtain the best trade-off between power consumption and performance.</td>
</tr>
<tr>
<td></td>
<td>00: Reserved</td>
</tr>
<tr>
<td></td>
<td>01: SVOS5 Scale 5</td>
</tr>
<tr>
<td></td>
<td>10: SVOS4 Scale 4</td>
</tr>
<tr>
<td></td>
<td>11: SVOS3 Scale 3 (default)</td>
</tr>
<tr>
<td>Bit 13-10</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 9</td>
<td><strong>FLPS</strong>: Flash low-power mode in DStop mode</td>
</tr>
<tr>
<td></td>
<td>This bit allows to obtain the best trade-off between low-power consumption and restart time when exiting from DStop mode.</td>
</tr>
<tr>
<td></td>
<td>When it is set, the Flash memory enters low-power mode when D1 domain is in DStop mode.</td>
</tr>
<tr>
<td></td>
<td>0: Flash memory remains in normal mode when D1 domain enters DStop (quick restart time).</td>
</tr>
<tr>
<td></td>
<td>1: Flash memory enters low-power mode when D1 domain enters DStop mode (low-power consumption).</td>
</tr>
</tbody>
</table>
Power control (PWR) RM0433

6.8.2 PWR control status register 1 (PWR_CSR1)

Address offset: 0x004

Reset value: 0x0000 4000.

Bit 8 DBP: Disable backup domain write protection
In reset state, the RCC_BDCR register, the RTC registers (including the backup registers), BREN and MONEN bits in PWR_CR2 register, are protected against parasitic write access.
This bit must be set to enable write access to these registers.
0: Access to RTC, RTC Backup registers and backup SRAM disabled
1: Access to RTC, RTC Backup registers and backup SRAM enabled

Bits 7:5 PLS: Programmable voltage detector level selection
These bits select the voltage threshold detected by the PVD.
000: 1.95 V
001: 2.1 V
010: 2.25 V
011: 2.4 V
100: 2.55 V
101: 2.7 V
110: 2.85 V
111: External voltage level on PVD_IN pin, compared to internal VREFINT level.
Note: Refer to Section “Electrical characteristics” of the product datasheet for more details.

Bit 4 PVDE: Programmable voltage detector enable
0: Programmable voltage detector disabled.
1: Programmable voltage detector enabled

Bits 3:1 Reserved, must be kept at reset value.

Bit 0 LPDS: Low-power Deepsleep with SVOS3 (SVOS4 and SVOS5 always use low-power, regardless of the setting of this bit)
0: Voltage regulator in Main mode (MR) when SVOS3 is selected for Stop mode
1: Voltage regulator in Low-power mode (LPR) when SVOS3 is selected for Stop mode

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

r r
### 6.8.3 PWR control register 2 (PWR_CR2)

Address offset: 0x008

Reset value: 0x0000 0000

This register is not reset by wakeup from Standby mode, RESET signal and VDD POR. It is only reset by VSW POR and VSWRST reset.

This register shall not be accessed when VSWRST bit in RCC_BDCR register resets the VSW domain.

After reset, PWR_CR2 register is write-protected. Prior to modifying its content, the DBP bit in PWR_CR1 register must be set to disable the write protection.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>TEMPH</td>
<td>TEMPL</td>
<td>VBATH</td>
<td>VBATL</td>
<td>Reserve</td>
<td>Reserve</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td>Reserve</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:17**: Reserved, must be kept at reset value.

**Bit 16 AVDO**: Analog voltage detector output on VDDA

This bit is set and cleared by hardware. It is valid only if AVD on VDDA is enabled by the AVDEN bit.

- 0: VDDA is equal or higher than the AVD threshold selected with the ALS[2:0] bits.
- 1: VDDA is lower than the AVD threshold selected with the ALS[2:0] bits

*Note: Since the AVD is disabled in Standby mode, this bit is equal to 0 after Standby or reset until the AVDEN bit is set.*

**Bits 15:14**: ACTVOS: VOS currently applied for VCORE voltage scaling selection.

These bits reflect the last VOS value applied to the voltage regulator.

**Bit 13 ACTVOSRDY**: Voltage levels ready bit for currently used VOS

This bit is forced by hardware to 1 when the Bypass mode is selected in PWR control register 3 (PWR_CR3).

- 0: Voltage level invalid, above or below current VOS selected level.
- 1: Voltage level valid, at current VOS selected level.

**Bits 12:5**: Reserved, must be kept at reset value.

**Bit 4 PVDO**: Programmable voltage detect output

This bit is set and cleared by hardware. It is valid only if the PVD has been enabled by the PVDE bit.

- 0: VDD or PVD_IN voltage is equal or higher than the PVD threshold selected through the PLS[2:0] bits.
- 1: VDD or PVD_IN voltage is lower than the PVD threshold selected through the PLS[2:0] bits.

*Note: Since the PVD is disabled in Standby mode, this bit is equal to 0 after Standby or reset until the PVDE bit is set.*

**Bits 3:0**: Reserved, must be kept at reset value.
Bits 31:24  Reserved, must be kept at reset value.

Bit 23  **TEMPH**: Temperature level monitoring versus high threshold
0: Temperature below high threshold level.
1: Temperature equal or above high threshold level.

Bit 22  **TEMPL**: Temperature level monitoring versus low threshold
0: Temperature above low threshold level.
1: Temperature equal or below low threshold level.

Bit 21  **VBATH**: $V_{\text{BAT}}$ level monitoring versus high threshold
0: $V_{\text{BAT}}$ level below high threshold level.
1: $V_{\text{BAT}}$ level equal or above high threshold level.

Bit 20  **VBATL**: $V_{\text{BAT}}$ level monitoring versus low threshold
0: $V_{\text{BAT}}$ level above low threshold level.
1: $V_{\text{BAT}}$ level equal or below low threshold level.

Bits 19:17  Reserved, must be kept at reset value.

Bit 16  **BRRDY**: Backup regulator ready
This bit is set by hardware to indicate that the Backup regulator is ready.
0: Backup regulator not ready.
1: Backup regulator ready.

Bits 15:5  Reserved, must be kept at reset value.

Bit 4  **MONEN**: $V_{\text{BAT}}$ and temperature monitoring enable
When set, the $V_{\text{BAT}}$ supply and temperature monitoring is enabled.
0: $V_{\text{BAT}}$ and temperature monitoring disabled.
1: $V_{\text{BAT}}$ and temperature monitoring enabled.

*Note*: $V_{\text{BAT}}$ and temperature monitoring are only available when the backup regulator is enabled (BREN bit set to 1).

Bits 3:1  Reserved, must be kept at reset value.

Bit 0  **BREN**: Backup regulator enable
When set, the Backup regulator (used to maintain the backup RAM content in Standby and $V_{\text{BAT}}$ modes) is enabled.
If BREN is reset, the backup regulator is switched off. The backup RAM can still be used in Run and Stop modes. However, its content will be lost in Standby and $V_{\text{BAT}}$ modes.
If BREN is set, the application must wait till the Backup Regulator Ready flag (BRRDY) is set to indicate that the data written into the SRAM will be maintained in Standby and $V_{\text{BAT}}$ modes.
0: Backup regulator disabled.
1: Backup regulator enabled.

### 6.8.4  PWR control register 3 (PWR_CRI)

Address offset: 0x00C

Reset value: 0x0000 0006 (rev Y)
Reset value: 0x0000 0046 (rev V)

This register is reset only by POR. It is not reset by wakeup from Standby mode and by the RESET pad.
The lower byte of this register is written once after POR and shall be written before changing VOS level or ck_sys clock frequency. No limitation applies to the upper bytes.

Programming data corresponding to an invalid combination of LDOEN and BYPASS bits (see *Table 34*) will be ignored: data will not be written, the written-once mechanism will lock the register and any further write access will be ignored. The default supply configuration will be kept and the ACTVOSRDY bit in *PWR control status register 1 (PWR_CSR1)* will go on indicating invalid voltage levels. The system shall be power cycled before writing a new value.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>USB33RDY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:27** Reserved, must be kept at reset value.

**Bit 26** USB33RDY: USB supply ready.
0: USB33 supply not ready.
1: USB33 supply ready.

**Bit 25** USBREGEN: USB regulator enable.
0: USB regulator disabled.
1: USB regulator enabled.

**Bit 24** USB33DEN: $V_{DD33USB}$ voltage level detector enable.
0: $V_{DD33USB}$ voltage level detector disabled.
1: $V_{DD33USB}$ voltage level detector enabled.

**Bits 23:10** Reserved, must be kept at reset value.

**Bit 9** VBRS: $V_{BAT}$ charging resistor selection
0: Charge $V_{BAT}$ through a 5 $\Omega$ resistor.
1: Charge $V_{BAT}$ through a 1.5 $\Omega$ resistor.

**Bit 8** VBE: $V_{BAT}$ charging enable
0: $V_{BAT}$ battery charging disabled.
1: $V_{BAT}$ battery charging enabled.

**Bits 7:3** Reserved, must be kept at reset value.

**Bit 2** SCUEN: Supply configuration update enable
0: Supply configuration update locked.
1: Single write enabled to Supply configuration (LDOEN and BYPASS)

**Bit 1** LDOEN: Low-drop-out regulator enable
0: Low drop-out regulator disabled.
1: Low drop-out regulator enabled (default)
6.8.5 PWR CPU control register (PWR_CPUCR)

This register allows controlling CPU power.

Address offset: 0x010

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 11</td>
<td><strong>RUN_D3</strong>: Keep system D3 domain in Run mode regardless of the CPU subsystem modes</td>
</tr>
<tr>
<td></td>
<td>0: D3 domain follows CPU subsystem modes.</td>
</tr>
<tr>
<td></td>
<td>1: D3 domain remains in Run mode regardless of CPU subsystem modes.</td>
</tr>
<tr>
<td>Bit 10</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 9</td>
<td><strong>CSSF</strong>: Clear Standby and Stop flags (always read as 0)</td>
</tr>
<tr>
<td></td>
<td>This bit is cleared to 0 by hardware.</td>
</tr>
<tr>
<td></td>
<td>0: No effect.</td>
</tr>
<tr>
<td></td>
<td>1: STOPF, SBF, SBF_D1, and SBF_D2 flags are cleared.</td>
</tr>
<tr>
<td>Bit 8</td>
<td><strong>SBF_D2</strong>: D2 domain DStandby flag</td>
</tr>
<tr>
<td></td>
<td>This bit is set by hardware and cleared by any system reset or by setting the CSSF bit. Once set, this bit can be cleared only when the D2 domain is no longer in DStandby mode.</td>
</tr>
<tr>
<td></td>
<td>0: D2 domain has not been in DStandby mode</td>
</tr>
<tr>
<td></td>
<td>1: D2 domain has been in DStandby mode.</td>
</tr>
<tr>
<td>Bit 7</td>
<td><strong>SBF_D1</strong>: D1 domain DStandby flag</td>
</tr>
<tr>
<td></td>
<td>This bit is set by hardware and cleared by any system reset or by setting the CSSF bit. Once set, this bit can be cleared only when the D1 domain is no longer in DStandby mode.</td>
</tr>
<tr>
<td></td>
<td>0: D1 domain has not been in DStandby mode</td>
</tr>
<tr>
<td></td>
<td>1: D1 domain has been in DStandby mode.</td>
</tr>
<tr>
<td>Bit 6</td>
<td><strong>SBF</strong>: System Standby flag</td>
</tr>
<tr>
<td></td>
<td>This bit is set by hardware and cleared only by a POR (Power-on Reset) or by setting the CSSF bit</td>
</tr>
<tr>
<td></td>
<td>0: System has not been in Standby mode</td>
</tr>
<tr>
<td></td>
<td>1: System has been in Standby mode.</td>
</tr>
<tr>
<td>Bit 5</td>
<td><strong>STOPF</strong>: STOP flag</td>
</tr>
<tr>
<td></td>
<td>This bit is set by hardware and cleared only by any reset or by setting the CSSF bit.</td>
</tr>
<tr>
<td></td>
<td>0: System has not been in Stop mode</td>
</tr>
<tr>
<td></td>
<td>1: System has been in Stop mode.</td>
</tr>
</tbody>
</table>
6.8.6 **PWR D3 domain control register (PWR_D3CR)**

This register allows controlling D3 domain power.

**Address offset:** 0x018

**Reset value:** 0x0000 4000 (Following reset VOSRDY will be read 1 by software).

| Bit 31:24 | Reserved, must be kept at reset value. |
| Bit 23:20 | Reserved, must be kept at reset value. |
| Bit 19:16 | Reserved, must be kept at reset value. |
| Bit 15:12 | VOS: Voltage scaling selection according to performance |
| Bit 11:8  | These bits control the V\textsubscript{CORE} voltage level and allow to obtain the best trade-off between power consumption and performance: |
| Bit 7:4   | - When increasing the performance, the voltage scaling shall be changed before increasing the system frequency. |
| Bit 3:0   | - When decreasing performance, the system frequency shall first be decreased before changing the voltage scaling. |
| Bit 12:0  | Reserved, must be kept at reset value. |
| Bit 13    | VOSRDY: VOS Ready bit for V\textsubscript{CORE} voltage scaling output selection. |
| Bit 12    | This bit is forced by hardware to 1 when the Bypass mode is selected in PWR control register 3 (PWR_CR3). |
| Bit 11    | 0: Not ready, voltage level below VOS selected level. |
| Bit 10    | 1: Ready, voltage level at or above VOS selected level. |

6.8.6 PWR D3 domain control register (PWR_D3CR)

This register allows controlling D3 domain power.

Address offset: 0x018

Reset value: 0x0000 4000 (Following reset VOSRDY will be read 1 by software).

| Bit 31:16 | Reserved, must be kept at reset value. |
| Bit 15:12 | VOS: Voltage scaling selection according to performance |
| Bit 11:8  | These bits control the V\textsubscript{CORE} voltage level and allow to obtain the best trade-off between power consumption and performance: |
| Bit 7:4   | - When increasing the performance, the voltage scaling shall be changed before increasing the system frequency. |
| Bit 3:0   | - When decreasing performance, the system frequency shall first be decreased before changing the voltage scaling. |
| Bit 12:0  | Reserved, must be kept at reset value. |
| Bit 13    | VOSRDY: VOS Ready bit for V\textsubscript{CORE} voltage scaling output selection. |
| Bit 12    | This bit is forced by hardware to 1 when the Bypass mode is selected in PWR control register 3 (PWR_CR3). |
| Bit 11    | 0: Not ready, voltage level below VOS selected level. |
| Bit 10    | 1: Ready, voltage level at or above VOS selected level. |
6.8.7 **PWR wakeup clear register (PWR_WKUPCR)**

Address offset: 0x020

Reset value: 0x0000 0000 (reset only by system reset, not reset by wakeup from Standby mode)

5 wait states are required when writing this register (when clearing a WKUPF bit in PWR_WKUPFR, the AHB write access will complete after the WKUPF has been cleared).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>

Bits 31:6   Reserved, always read as 0.

Bits 5:0 **WKUPCn:** Clear Wakeup pin flag for WKUPn.

These bits are always read as 0.

- 0: No effect
- 1: Writing 1 clears the WKUPFn Wakeup pin flag (bit is cleared to 0 by hardware)

6.8.8 **PWR wakeup flag register (PWR_WKUPFR)**

Address offset: 0x024

Reset value: 0x0000 0000 (reset only by system reset, not reset by wakeup from Standby mode)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:6   Reserved, must be kept at reset value.

Bits 5:0 **WKUPn:** Wakeup pin WKUPn flag.

This bit is set by hardware and cleared only by a Reset pin or by setting the WKUPCn bit in the

**PWR wakeup clear register (PWR_WKUPCR).**

- 0: No wakeup event occurred
- 1: A wakeup event was received from WKUPn pin
### 6.8.9 PWR wakeup enable and polarity register (PWR_WKUPEPR)

Address offset: 0x028  
Reset value: 0x0000 0000 (reset only by system reset, not reset by wakeup from Standby mode)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res.</td>
<td>Res.</td>
<td>Res.</td>
<td>Res.</td>
<td>WKUPPUPD6</td>
<td>WKUPPUPD5</td>
<td>WKUPPUPD4</td>
<td>WKUPPUPD3</td>
<td>WKUPPUPD2</td>
<td>WKUPPUPD1</td>
<td>WKUPPUPD0</td>
<td>WKUPP</td>
<td>WKUPP</td>
<td>WKUPP</td>
<td>WKUPP</td>
<td>WKUPP</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res.</td>
<td>Res.</td>
<td>WKUDP6</td>
<td>WKUDP5</td>
<td>WKUDP4</td>
<td>WKUDP3</td>
<td>WKUDP2</td>
<td>WKUDP1</td>
<td>WKUDP0</td>
<td>WKUPEN6</td>
<td>WKUPEN5</td>
<td>WKUPEN4</td>
<td>WKUPEN3</td>
<td>WKUPEN2</td>
<td>WKUPEN1</td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**Bits 31:28** Reserved, must be kept at reset value.

**Bits 27:16** \( \text{WKUPPUPD} \)\(\text{truncate}(n/2)-7\): Wakeup pin pull configuration for WKUP\(\text{truncate}(n/2)-7\)

These bits define the I/O pad pull configuration used when WKUP\(\text{truncate}(n/2)-7\) = 1. The associated GPIO port pull configuration shall be set to the same value or to ‘00’.

The Wakeup pin pull configuration is kept in Standby mode.

- 00: No pull-up
- 01: Pull-up
- 10: Pull-down
- 11: Reserved

**Bits 15:14** Reserved, must be kept at reset value.

**Bits 13:8** \( \text{WKUPPn-7} \): Wakeup pin polarity bit for WKUPn-7

These bits define the polarity used for event detection on WKUPn-7 external wakeup pin.

- 0: Detection on high level (rising edge)
- 1: Detection on low level (falling edge)

**Bits 7:6** Reserved, must be kept at reset value.

**Bits 5:0** \( \text{WKUPENn+1} \): Enable Wakeup Pin WKUPn

Each bit is set and cleared by software.

- 0: An event on WKUPn pin does not wakeup the system from Standby mode.
- 1: A rising or falling edge on WKUPn+1 pin wakes-up the system from Standby mode.

**Note:** An additional wakeup event is detected if WKUPn pin is enabled (by setting the WKUPENn bit) when WKUPn pin level is already high when WKUPPn selects rising edge, or low when WKUPPn selects falling edge.
## 6.8.10 PWR register map

Table 49. Power control register map and reset values

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | PWR_CR1       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x004  | PWR_CSR1      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x008  | PWR_CR2       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x00C  | PWR_CR3       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x010  | PWR_CPUCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x014  | Reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x018  | PWR_D3CR      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x020  | PWR_WKUPCR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x024  | PWR_WKUPFR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x028  | PWR_WKUEPFR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x030  | Reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Refer to Section 2.3 on page 129 for the register boundary addresses.
7  Low-power D3 domain application example

This section describes, through an example, how to use the D3 domain to implement low-power applications.

7.1  Introduction

The first part of the description explains how the EXTI, RCC and PWR blocks interact with each other and with the other system blocks. A detailed explanation on how the DMAMUX2 can be used to free the CPU is also provided.

The second part explains how to use the Autonomous mode to perform simple data transfers through an example of LPUART1 transmission.

Register programming is detailed only for the blocks related to the Autonomous mode.

7.2  EXTI, RCC and PWR interconnections

*Figure 38* shows the main EXTI, RCC and PWR interconnections.
Figure 38. EXTI, RCC and PWR interconnections
7.2.1 Interrupts and wakeup

Three kinds of signals are exchanged between the peripherals. They can be used to wake up the system from Stop mode:

- **Wakeup events** (or asynchronous interrupts)
  
  Some peripherals can generate interrupt events, even if their bus interface clock is not present. These interrupt events are called wakeup events (or asynchronous interrupts).
  Example: i2c1_wkup, usart1_wkup and lptim1_wkup.

- **Signals**
  
  Some peripherals generate a pulse instead of an interrupt signal. These pulses are called signals.
  Examples: lptim2_out and lptim3_out.

- **Interruption**
  
  Contrary to signals, the interrupts should be cleared by a CPU or any other bus master, either by clearing the corresponding event bit in the peripheral register or by updating the FIFO interrupt level.
  
  All the interrupts associated to system peripherals are directly connected to the NVIC, except for the peripherals which are able to wake up the system from Stop mode or the CPU from CStop. In this latter case, the interrupts, signals or wakeup events are connected to the NVIC via the EXTI.
  Example: spi1_it, tim1_brk_it and tim1_upd_it.

The interrupt and wakeup sources that require to be cleared in the peripheral itself are connected to EXTI Direct Event inputs. The EXTI does not manage any CPU status pending bit.

The peripherals signals are connected to EXTI Configurable Event inputs. These EXTI inputs provide a CPU status pending bit which needs to be cleared by the application.

7.2.2 Block interactions

**Interaction between EXTI and PWR blocks**

The EXTI delivers wakeup requests signals (exti_c_wkup, exti_d3_wkup) to the PWR controller. These signals are activated according to the state of the interrupts, signals or wakeup events connected to the EXTI. These wakeup requests are used by the PWR controller to supply the domain who needs to handle the activated wakeup event generated by the peripherals.

**Interaction between PWR and RCC blocks**

The PWR block controls the V\textsubscript{CORE} supply according to the system operating mode (CRun, CSleep or CStop). The PWR block also controls the power switches (ePODs) that delivers V\textsubscript{CORE} supply to D1 and D2 domains.

The RCC block controls the clock generation in accordance with the system operating mode. It is also responsible for reset generation.
To synchronize the system mode transitions, the RCC block is tightly coupled with the PWR controller:

- The RCC informs the PWR controller when peripherals located in the Dx domain are allocated by the CPU (c_per_alloc_d2, c_per_alloc_d1).
- The RCC also warns the PWR block when a domain clock is activated/deactivated. These signals are used in case of domain transition from DRun to DStop or DStandby. In this case, the PWR controller waits until the domain clock has been gated, before switching down this domain.
- Similarly, the PWR controller informs the RCC about the VCore supply status of each domain (pwr_d[1:3]_wkup). This information is used by the RCC when a domain transition from DStop or DStandby to DRun occurs.

Interaction between EXTI and D3 domain

All the wakeup event inputs received by the EXTI from the peripherals located in D3 domain are forwarded back to the D3 domain after system clock re-synchronization. These events are used by the D3 domain to perform autonomous operations without activating the CPU.

The EXTI D3_PenClear[3:0] inputs received from the D3 domain are used to acknowledge the ongoing wakeup requests generated by peripherals located in the D3 domain. The D3_PenClear[3:0] inputs allow switching the system D3 domain from Run to Stop mode.

7.2.3 Role of DMAMUX2 in D3 domain

The DMAMUX2 implemented in the D3 domain allows chaining BDMA transfers. BDMA requests are synchronized thanks to trigger events (dmamux2_evtx) which can be generated when the expected amount of data has been transferred.

These events can also trigger DMAMUX2 request generators (REQ_GEN[3:0]), and thus chain several BDMA transfers. In fact REQ_GEN[3:0] can be triggered indirectly by all the wakeup events generated by all D3 domain peripherals.

Like LPTIM5 and LPTIM4 outputs, dmamux2_evt7 and dmamux2_evt6 events are connected to the EXTI. They can be used to switch the D3 domain from DRun to DStop mode when the task requested by the wakeup event is complete.
7.3 Low-power application example based on LPUART1 transmission

This section illustrates, through an example, the benefit of the D3 domain usage on power consumption. To help the user program the device, only the key register settings are given herein.

Refer to Sections Reset and clock control (RCC) and Power control (PWR) for additional details.

7.3.1 Memory retention

The D3 domain features 64 Kbytes of SRAM (SRAM4), which can be used to retain data while the D1 and D2 domains enter DStandby mode.

This feature can be used in several use-cases:
- to retain the application code in order to recover properly from DStandby
- to retain the data from/to a sensor when the CPU enters CStop with D1 or D2 domain in DStandby) between two consecutive operations.

Note: 

SRAM4 remains available as long as the system is not in Standby mode.

If the system is in Standby mode, it is still possible to use the BKUP_SRAM. However, its size is limited to 4 Kbytes.

7.3.2 Memory-to-peripheral transfer using LPUART1 interface

Example description

Figure 39 shows the proposed implementation. At a regular time interval given by LPTIM4, the CPU wakes up from CStop mode (which domain is in DStandby). When the CPU is in Run mode, it prepares the data to be transmitted via LPUART1, transfers them to SRAM4, and goes back to CStop. The D3 domain is configured to perform data transfers via LPUART1 and go back to Stop mode when the transfer is complete.

The LPTIM4 interface is used to wake up the system from Standby at regular time intervals. The CPU must then perform the following operations:

1. Recover the application from the system Standby mode (RECO).
2. Process the new data to be sent via LPUART1 (PROC).
3. Transfer the data into SRAM4 (XFER).
4. Configure the DMAMUX2, the BDMA, the LPUART1, and the RCC (CFG).
5. Configure the EXTI (CFG).
6. Configure the PWR block to allow the D1 domain to go to DStandby mode (STP).
7. Set the CPU to Stop mode.

The D3 domain executes the following tasks in Autonomous mode:

1. Transfer the data from SRAM4 to LPUART1, using BDMA.
2. When the LPUART1 interface indicates that the last byte has been transferred, the D3 domain is switched to Stop mode.
Note: In the above example described in this section, the D3 domain cannot be kept in Run mode when D1 and D2 domains are in DStop/DStandby by using the RUN_D3 bit of PWR_CPUCR register. RUN_D3 will force the D3 domain to Run mode, but it will not be able to go back to Stop on its own.

If the application needs to toggle the D3 domain between Stop and Run modes, then the Run mode must be triggered by a wakeup event so that the D3 domain can clear this event is needed.

**RCC programming**

In this example, the CPU sub-system also includes the peripherals of D3 domain that are used for the data transfer, that is BDMA, DMAMUX2, LPUART1 and LPTIM4. These peripherals must be programmed in Autonomous mode, in order to operate even when the CPU is in CStop mode.

LPUART1 can use its own APB clock as kernel clock. Since the system will not enter Stop mode before LPUART1 has completed data transfer, PLLx can be used to provide clocks to the peripherals.

**PWR programming**

In this example, the PWR block must be programmed in order to:

- prevent system D3 domain to enter Standby mode when the data transfer is complete,
- allow the D1 domain to enter DStandby,
- define the working voltage according to system modes.

Note: D3 domain could enter Standby as well, but in this case the LPTIM4 could not be used to wake up the system and the AWU should be used instead. In addition, everything must be reprogrammed when the system wakes up.
**EXTI programming**

The EXTI block must be configured to provide the following services:

- Keep D3 domain running when D1 domain is in DStandby. This will be done by a software event.
- Set the device to Stop mode when the data transfer via LPUART1 is complete.
- Wake up the product from Stop when LPTIM4 time interval has elapsed.

The EXTI block is configured once before performing the first data transfer. For incoming data transfers, the programmed configuration remains unchanged; only some events need to be triggered or acknowledged.

*Note:* The CPU uses the event input number 0 to generate a software event. LPTIM4 wakeup signal is connected to event input number 52 (direct event input).

All other event inputs must be disabled: EXTI\_RTSRx\_TRy = ‘0’ and EXTI\_FTSRx\_TRy = ‘0’.

To generate a wakeup event for D3 domain, the CPU must write SWIER0 bit of EXTI\_SWIER1 to ‘1’.

**BDMA and DMAMUX2 programming**

Two BDMA channels are required to execute data transfers via LPUART1.

- A BDMA channel, such as channel 0, is used to transfer data from SRAM4 to LPUART1, using the TXE flag.
- The second BDMA channel role is to switch the D3 domain to Stop mode. For that purpose, DMAMUX2 request generator channel 0 (REQ\_GEN0) and DMAMUX2 channel 7 synchronization block (SYNC7) are used in conjunction with BDMA channel 7.

BDMA channel 0 does not use DMAMUX2 trigger capabilities. Refer to Table 50 for initialization details.

BDMA channel 7 uses REQ\_GEN0 to generate BDMA requests. The generation of BDMA requests is triggered by the LPUART1 transmit interrupt (lpuart1\_tx\_it). The LPUART1 interface generates lpuart1\_tx\_it interrupt when the transmit complete event is detected. The BDMA then clears the pending interrupt by performing a write operation to the LPUART1.

The SYNC7 block is programmed in Free-running mode. It generates a pulse on its dmamux2\_evt7 output when the BDMA request generated by the REQ\_GEN0 is complete. dmamux2\_evt7 signal is used by the EXTI to switch back the D3 domain to Stop mode.

*Figure 40* shows the active signal paths via DMAMUX2. The grayed blocks represent the unused paths.
Table 50 explain how to program BDMA and DMAMUX2 key functions. The way errors are handled is not described.

### Table 50. BDMA and DMAMUX2 initialization sequence (DMAMUX2_INIT)

<table>
<thead>
<tr>
<th>Peripherals</th>
<th>Register content</th>
<th>Related actions</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DMAMUX2</strong>&lt;br&gt;Syc0</td>
<td>DMAREQ_ID of DMAMUX2_C0CR = ‘10’&lt;br&gt;SE of DMAMUX2_C0CR = ‘0’&lt;br&gt;EGE of DMAMUX2_C0CR = ‘0’&lt;br&gt;NBREQ of DMAMUX2_C0CR = ‘0’</td>
<td>Selects LPUART_TX BDMA request.&lt;br&gt;Disables block synchronization.&lt;br&gt;No event generation.&lt;br&gt;Generates an event every BDMA transfer (Free-running mode).</td>
</tr>
<tr>
<td><strong>DMAMUX2</strong>&lt;br&gt;Syc7</td>
<td>DMAREQ_ID of DMAMUX2_C7CR = ‘0’&lt;br&gt;SE of DMAMUX2_C7CR = ‘0’&lt;br&gt;EGE of DMAMUX2_C7CR = ‘1’&lt;br&gt;NBREQ of DMAMUX2_C7CR = ‘0’</td>
<td>Selects of REQ_GEN0 as BDMA request.&lt;br&gt;Disables block synchronization.&lt;br&gt;Enables event generation.&lt;br&gt;Generates an event every BDMA transfer (Free-running mode).</td>
</tr>
<tr>
<td><strong>DMAMUX2</strong>&lt;br&gt;REQ_GEN0</td>
<td>SIG_ID of DMAMUX2_RG0CR = ‘0d24’&lt;br&gt;GPOL of DMAMUX2_RG0CR = ‘0b01’&lt;br&gt;GNBREQ of DMAMUX2_RG0CR = ‘0’&lt;br&gt;GE of DMAMUX2_RG0CR = ‘1’</td>
<td>Selects LPUART TX interrupt as trigger.&lt;br&gt;Trigger on rising edge of the event.&lt;br&gt;Generates only one BDMA request.&lt;br&gt;Enables generator.</td>
</tr>
</tbody>
</table>
LPTIM4 programming

When LPTIM4 wakeup event occurs, the CPU reboots and D3 domain mode is also set to Run mode.

An interrupt issued by LPTIM4 is pending on the CPU NVIC. LPTIM4 interrupt handler must acknowledge this LPTIM4 interrupt by writing ARRMCF bit in LPTIM4_ICR register to ‘1’ (LPTIM4_Ack).

LPUART programming

In the use-case described herein, the capability of the LPUART1 to request the kernel clock according to some events is not used.

LPUART1 is programmed so that it generates a BDMA request when its TX-FIFO is not full. LPUART1 also generates an interrupt when the TX-FIFO and its transmit shift register are empty. This interrupt is used to switch the D3 domain to Stop mode.

Table 51 gives the key settings concerning the handling of Stop mode for LPUART1.
Respect the sequence described in Table 52 to enable LPUART1.

Table 51. LPUART1 Initial programming (LPUART1_INIT)

<table>
<thead>
<tr>
<th>Register content</th>
<th>Related actions</th>
</tr>
</thead>
<tbody>
<tr>
<td>FIFOEN of LPUART1_CR1 = ‘1’</td>
<td>Enables FIFO. BDMA will then use TXFNF (TXFIFO Not Full) flag for generating the BDMA requests.</td>
</tr>
<tr>
<td>TCIE of LPUART1_CR1 = ‘0’</td>
<td>Disables interrupt when the transmit buffer is empty.</td>
</tr>
<tr>
<td>UE of LPUART1_CR1 = ‘1’</td>
<td>Enables BDMA.</td>
</tr>
<tr>
<td>TE of LPUART1_CR1 = ‘1’</td>
<td>Enables the LPUART1.</td>
</tr>
<tr>
<td>TXE of LPUART1_CR1 = ‘1’</td>
<td>Enables transmission.</td>
</tr>
<tr>
<td>DMAT of LPUART1_CR3 = ‘1’</td>
<td>Enables the BDMA mode for transmission.</td>
</tr>
</tbody>
</table>

Table 52. LPUART1 start programming (LPUART1_Start)

<table>
<thead>
<tr>
<th>Register content</th>
<th>Related actions</th>
</tr>
</thead>
<tbody>
<tr>
<td>TCCF of LPUART1_ICR = ‘1’</td>
<td>Clears the TC flag, to avoid immediate interrupt generation, which would clear the D3_PendClear[1] in EXTI.</td>
</tr>
<tr>
<td>TCIE of LPUART1_CR1 = ‘1’</td>
<td>Enables interrupt when the transmit buffer is empty.</td>
</tr>
</tbody>
</table>

7.3.3 Overall description of the low-power application example based on LPUART1 transmission

After a Power-on reset, the CPU perform the following operations:

1. Boot sequence (not described here).
2. Full initialization of RCC, PWR, EXTI, LPUART1, GPIOs, LPTIM4, DMAMUX2, BDMA and NVIC.
   Only the relevant steps of RCC, EXTI, PWR, LPUART1, BDMA and DMAMUX2 initialization related to the Autonomous mode are described herein. Refer to the previous sections for additional details.
3. The CPU processes the data to be transferred and copies them to SRAM4.
4. The CPU generates a wakeup event (EXTI_Event) to maintain D3 in Run mode when D1 enters DStandby.
5. The CPU enables the BDMA to start LPUART transmission and goes to Stop mode. As it is allowed to do so, D1 domain enters DStandby while D3 remains in Run mode. The data stored in SRAM4 are retained while the D1 domain is in DStandby mode.
6. As soon as the BDMA is enabled, it serves the request from LPUART1 in order to fill its TX-FIFO. In parallel, serial data transmission can start.
7. When the expected amount of data has been transmitted (NDT bits of BDMA_CNDTR0 set to 0), the BDMA no longer provides data to the LPUART1. The LPUART1 generates an interrupt when the TX-FIFO and the transmit buffer are empty.
8. This interrupt triggers DMAMUX2_REQ_GEN0, thus activating a data transfer via BDMA channel 7 (BDMA_Ch7). This transfer clears LPUART1 TC flag, and the lpuart1_tx_it is reset to ‘0’.
9. The end of this transfer triggers a dmamux2_evt7 signal which is used to clear the wakeup request generated by the CPU.
10. As a consequence, the D3 domain (i.e. the system) enters Stop mode and the system clock is gated. LPTIM4 still operates since it uses ck_lsi clock.
11. **LPTIM4 lptim4_wkup** interrupt wakes up the system. The device exits from Stop mode with the HSI clock. The CPU must restore the proper clock configuration during the warm re-boot sequence and perform the following tasks:
   a) Acknowledge LPTIM4 wakeup interrupt,
   b) Process the next data block and transfers them to SRAM4,
   c) Generate again a wakeup event for D3 domain,
   d) Start the BDMA,
   e) Go back to CStop mode.

*Note:* The CPU does not need to initialize BDMA, DMAMUX2 and LPUART1 again.

**Figure 41. Timing diagram of LPUART1 transmission with D3 domain in Autonomous mode**

7.3.4 **Alternate implementations**

More power efficient implementations are also possible. As an example the system clock can be stopped once the data have been transferred to LPUART1 TX-FIFO, instead of remaining activated during the whole transmission as in the example presented above. In this case, the LPUART1 must use ck_hsi or ck_csi as kernel clock when the system switches from Run to Stop mode. LPUART1 must be programmed to wake up D3 domain when its TX-FIFO in almost empty. This asynchronous interrupt can be used as trigger by the REQ_GENx of the DMAMUX2, which will perform a given number (e.g. 14) of data transfers to LPUART1 TDR and then switch back the D3 domain to Stop mode. This implementation is possible because the LPUART1 can request the kernel clock as long as the TX-FIFO and transmit buffer are not empty.
7.4 Other low-power applications

Other peripherals located in D3 domain, such as I2C4, SPI6, SAI4 or ADC3, can be used to implement low-power applications.
8 Reset and Clock Control (RCC)

The RCC block manages the clock and reset generation for the whole microcontroller.

The RCC block is located in the D3 domain (refer to Section 6: Power control (PWR) for a detailed description).

The operating modes this section refers to are defined in Section 6.6.1: Operating modes of the PWR block.

8.1 RCC main features

**Reset block**
- Generation of local and system reset
- Bidirectional pin reset allowing to reset the microcontroller or external devices
- WWDG reset supported

**Clock generation block**
- Generation and dispatching of clocks for the complete device
- 3 separate PLLs using integer or fractional ratios
- Possibility to change the PLL fractional ratios on-the-fly
- Smart clock gating to reduce power dissipation
- 2 external oscillators:
  - High-speed external oscillator (HSE) supporting a wide range of crystals from 4 to 48 MHz frequency
  - Low-speed external oscillator (LSE) for the 32 kHz crystals
- 4 internal oscillators
  - High-speed internal oscillator (HSI)
  - 48 MHz RC oscillator (HSI48)
  - Low-power Internal oscillator (CSI)
  - Low-speed internal oscillator (LSI)
- Buffered clock outputs for external devices
- Generation of two types of interrupts lines:
  - Dedicated interrupt lines for clock security management
  - One general interrupt line for other events
- Clock generation handling in Stop and Standby mode
- D3 domain Autonomous mode
8.2 RCC block diagram

*Figure 42* shows the RCC block diagram.

![Figure 42. RCC Block diagram](image)

8.3 RCC pins and internal signals

*Table 53* lists the RCC inputs and output signals connected to package pins or balls.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>NRST</td>
<td>I/O</td>
<td>System reset, can be used to provide reset to external devices</td>
</tr>
<tr>
<td>OSC32_IN</td>
<td>I</td>
<td>32 kHz oscillator input</td>
</tr>
<tr>
<td>OSC32_OUT</td>
<td>O</td>
<td>32 kHz oscillator output</td>
</tr>
<tr>
<td>OSC_IN</td>
<td>I</td>
<td>System oscillator input</td>
</tr>
</tbody>
</table>
The RCC exchanges a lot of internal signals with all components of the product, for that reason, the Table 53 only shows the most significant internal signals.

### Table 53. RCC input/output signals connected to package pins or balls (continued)

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OSC_OUT</td>
<td>O</td>
<td>System oscillator output</td>
</tr>
<tr>
<td>MCO1</td>
<td>O</td>
<td>Output clock 1 for external devices</td>
</tr>
<tr>
<td>MCO2</td>
<td>O</td>
<td>Output clock 2 for external devices</td>
</tr>
<tr>
<td>I2S_CKIN</td>
<td>I</td>
<td>External kernel clock input for digital audio interfaces: SPI/I2S, SAI, and DFSDM</td>
</tr>
<tr>
<td>ETH_MII_TX_CLK</td>
<td>I</td>
<td>External TX clock provided by the Ethernet MII interface</td>
</tr>
<tr>
<td>ETH_MII_RX_CLK</td>
<td>I</td>
<td>External RX clock provided by the Ethernet MII interface</td>
</tr>
<tr>
<td>ETH_RMII_REF_CLK</td>
<td>I</td>
<td>External reference clock provided by the Ethernet RMII interface</td>
</tr>
<tr>
<td>USB_PHY1</td>
<td>I</td>
<td>USB clock input provided by the external USB PHY (OTG_HS_ULPI_CK)</td>
</tr>
</tbody>
</table>

### Table 54. RCC internal input/output signals

<table>
<thead>
<tr>
<th>New Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>rcc_it</td>
<td>O</td>
<td>General interrupt request line</td>
</tr>
<tr>
<td>rcc_hsecss_it</td>
<td>O</td>
<td>HSE clock security failure interrupt</td>
</tr>
<tr>
<td>rcc_lsecss_it</td>
<td>O</td>
<td>LSE clock security failure interrupt</td>
</tr>
<tr>
<td>rcc_ckfail_evt</td>
<td>O</td>
<td>Event indicating that a HSE clock security failure is detected. This signal is connected to TIMERS</td>
</tr>
<tr>
<td>nreset</td>
<td>I/O</td>
<td>System reset</td>
</tr>
<tr>
<td>iwdg1_out_rst</td>
<td>I</td>
<td>Reset line driven by the IWDG1, indicating that a timeout occurred.</td>
</tr>
<tr>
<td>wwdg1_out_rst</td>
<td>I</td>
<td>Reset line driven by the WWGD1, indicating that a timeout occurred.</td>
</tr>
<tr>
<td>pwr_bor_rst</td>
<td>I</td>
<td>Brownout reset generated by the PWR block</td>
</tr>
<tr>
<td>pwr_por_rst</td>
<td>I</td>
<td>Power-on reset generated by the PWR block</td>
</tr>
<tr>
<td>pwr_vsw_rst</td>
<td>I</td>
<td>Power-on reset of the VSW domain generated by the PWR block</td>
</tr>
<tr>
<td>rcc_perx_rst</td>
<td>O</td>
<td>Reset generated by the RCC for the peripherals.</td>
</tr>
<tr>
<td>pwr_d[3:1]_wkup</td>
<td>I</td>
<td>Wake-up domain request generated by the PWR. Generally used to restore the clocks a domain when this domain exits from DStop</td>
</tr>
<tr>
<td>rcc_pwd_d[3:1]_req</td>
<td>O</td>
<td>Low-Power request generated by the RCC. Generally used to ask to the PWR to set a domain into low-power mode, when a domain is in DStop.</td>
</tr>
<tr>
<td>pwr_hold_ctrl</td>
<td>I</td>
<td>Signals generated by the PWR, in order to set the processor into CStop when exiting from system Stop mode.</td>
</tr>
<tr>
<td>c_sleep</td>
<td>I</td>
<td>Signal generated by the CPU, indicating if the CPU is in CRun, CSleep or CStop.</td>
</tr>
<tr>
<td>c_deepsleep</td>
<td>I</td>
<td></td>
</tr>
</tbody>
</table>
8.4 RCC reset block functional description

Several sources can generate a reset:
- An external device via NRST pin
- A failure on the supply voltage applied to VDD
- A watchdog timeout
- A software command

The reset scope depends on the source that generates the reset. Three reset categories exist:
- Power-on/off reset
- System reset
- Local resets

8.4.1 Power-on/off reset

The power-on/off reset (pwr_por_rst) is generated by the power controller block (PWR). It is activated when the input voltage (VDD) is below a threshold level. This is the most complete reset since it resets the whole circuit, except the backup domain. The power-on/off reset function can be disabled through PDR_ON pin (see Section 6.5: Power supply supervision).

Refer to Table 55: Reset distribution summary for details.
8.4.2 System reset

A system reset (\texttt{nreset}) resets all registers to their reset values unless otherwise specified in the register description.

A system reset can be generated from one of the following sources:

- A reset from NRST pin (external reset)
- A reset from the power-on/off reset block (\texttt{pwr\_por\_rst})
- A reset from the brownout reset block (\texttt{pwr\_bor\_rst})
  
  Refer to \textit{Section 6.5.2: Brownout reset (BOR)} for a detailed description of the BOR function.

- A reset from the independent watchdogs (\texttt{iwdg1\_out\_rst})
- A software reset from the Cortex\textsuperscript{\textregistered}-M7 core
  
  It is generated via the SYSRESETREQ signal issued by the Cortex\textsuperscript{\textregistered}-M7 core. This signal is also named SFTRESET in this document.

- A reset from the window watchdogs depending on WWDG configuration (\texttt{wwdg1\_out\_rst})
- A reset from the low-power mode security reset, depending on option byte configuration (\texttt{lpwr[2:1]\_rst})

\textbf{Note:} The SYSRESETREQ bit in Cortex\textsuperscript{\textregistered}-M7 Application Interrupt and Reset Control Register must be set to force a software reset on the device. Refer to the Cortex\textsuperscript{\textregistered}-M7 with FPU technical reference manual for more details (see http://infocenter.arm.com).

As shown in \textit{Figure 43}, some internal sources (such as \texttt{pwr\_por\_rst}, \texttt{pwr\_bor\_rst}, \texttt{iwdg1\_out\_rst}) perform a system reset of the circuit, which is also propagated to the NRST pin to reset the connected external devices. The pulse generator guarantees a minimum reset pulse duration of 20 \textmu s for each internal reset source. In case of an external reset, the reset pulse is generated while the NRST pin is asserted Low.

\textbf{Note:} It is not recommended to let the NRST pin unconnected. When it is not used, connect this pin to ground via a 10 to 100 nF capacitor (\textit{C}_R \textit{in Figure 43}).

\textbf{Figure 43. System reset circuit}
8.4.3 Local resets

CPU reset

The CPU can reset itself by means of the CPURST bit in RCC AHB3 reset register (RCC_AHB3RSTR).

Domain reset

Some resets also dependent on the domain status. For example, when D1 domain exits from DStandby, it is reset (d1_rst). The same mechanism applies to D2.

When the system exits from Standby mode, a stby_rst reset is applied. The stby_rst signal generates a reset of the complete VCore domain as long the VCore voltage provided by the internal regulator is not valid.

Table 55 gives a detailed overview of reset sources and scopes.

Table 55. Reset distribution summary

<table>
<thead>
<tr>
<th>Reset source</th>
<th>Reset name</th>
<th>D1 CPU</th>
<th>D1 Interconnect</th>
<th>D1 Peripherals</th>
<th>D1 Debug</th>
<th>WWDG1</th>
<th>D2 Interconnect</th>
<th>D2 Peripherals</th>
<th>IWDG1</th>
<th>FLASH</th>
<th>RTC domain</th>
<th>Backup RAM</th>
<th>System Supply</th>
<th>NRST pin</th>
<th>Comments</th>
</tr>
</thead>
</table>
| Pin          | NRST       | X x x - x x x x x - - - - x | – Resets D1 and D2 domains, and all their peripherals
– Resets D3 domain peripherals
– Resets VDD domain: IWDG1, LDO...
– Debug features, Flash memory, RTC and backup RAM are not reset |
| PWR          | pwr_bor_rst|x x x - x x x x x - - - - x | – Same as pin reset. The pin is asserted as well. |
|              | pwr_por_rst|x x x x x x x x x - - x x | – Same as pwr_bor_rst reset, plus:
Reset of the Flash memory digital block (including the option byte loading).
Reset of the debug block |
|              | lpwr_rst   | X x x - x x x x x - - - - x | – The low-power mode security reset has the same scope than pwr_por_rst. Refer to Section 8.4.5: Low-power mode security reset (lpwr_rst) for additional information. |
### Table 55. Reset distribution summary (continued)

<table>
<thead>
<tr>
<th>Reset source</th>
<th>Reset name</th>
<th>D1 CPU</th>
<th>D1 Interconnect</th>
<th>D1 Debug</th>
<th>WWDG1</th>
<th>D2 Interconnect</th>
<th>D2 Debug</th>
<th>D3 Peripherals</th>
<th>FLASH</th>
<th>RTC domain</th>
<th>Backup RAM</th>
<th>System Supply</th>
<th>NRST pin</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC</td>
<td>BDRST</td>
<td>- - - - - - - - - - x - - -</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– The backup domain reset can be triggered by software. Refer to Section 8.4.6: Backup domain reset for additional information</td>
</tr>
<tr>
<td></td>
<td>d1_rst</td>
<td>x x x x x - - - - - - - - -</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– Resets D1 domain, and all its peripherals, when the domain exits DStandby mode.</td>
</tr>
<tr>
<td></td>
<td>d2_rst</td>
<td>- - - - - x x - - - - - - -</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– Resets D2 domain, and all its peripherals, when the domain exits DStandby mode.</td>
</tr>
<tr>
<td></td>
<td>stby_rst</td>
<td>x x x x x x x x - - - - - - -</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– When the device exits Standby mode, a reset of the complete VCORE domain is performed as long the VCORE voltage is not valid. The VCORE is supplied by the internal regulator. NRST signal is not asserted.</td>
</tr>
<tr>
<td></td>
<td>CPU_RST</td>
<td>x - - - x - - - - - - - - -</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– This reset is generated by software through the bit located into RCC_AHB3 reset register (RCC_AHB3RSTR). Resets the CPU, and the WWDG1 block</td>
</tr>
<tr>
<td>CPU</td>
<td>SFTRESET</td>
<td>x x x - x x x x x x - - - - - x</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– This reset is generated by software when writing SYSRESETREQ bit located into AIRCR register of the Cortex®-M7 core. Same scope as pwr_bor_rst reset.</td>
</tr>
<tr>
<td>Backup domain</td>
<td>pwr_vsw_rst</td>
<td>- - - - - - - - - - x - - -</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– This reset is generated by the backup domain when the VSW supply voltage is outside the operating range.</td>
</tr>
<tr>
<td></td>
<td>IWDG1</td>
<td>x x x - x x x x x - - - - - x</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– Same as pwr_bor_rst reset.</td>
</tr>
<tr>
<td></td>
<td>WWDG1</td>
<td>x x x - x x x x x - - - - - x</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>– Same as pwr_bor_rst reset.</td>
</tr>
</tbody>
</table>
8.4.4 Reset source identification

The CPU can identify the reset source by checking the reset flags in the RCC_RSR (or RCC_C1_RSR) register.

The CPU can reset the flags by setting RMVF bit.

Table 56 shows how the status bits of RCC_RSR (or RCC_C1_RSR) register behaves, according to the situation that generated the reset. For example when an IWDG1 timeout occurs (line #10), if the CPU is reading the RCC_RSR (or RCC_C1_RSR) register during the boot phase, both PINRSTF and IWDG1RSTF bits are set, indicating that the IWDG1 also generated a pin reset.

<table>
<thead>
<tr>
<th>#</th>
<th>Situations Generating a Reset</th>
<th>LPWRSTF</th>
<th>WWDG1RSTF</th>
<th>IWDG1RSTF</th>
<th>SFTRSTF</th>
<th>PORRSTF</th>
<th>PINRSTF</th>
<th>BORRSTF</th>
<th>D2RSTF</th>
<th>D1RSTF</th>
<th>CPURSTF</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Power-on reset (pwr_por_rst)</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>Pin reset (NRST)</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Brownout reset (pwr_bor_rst)</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>4</td>
<td>System reset generated by CPU (SFTRESET)</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>5</td>
<td>CPU reset (CPURST)</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>WWDG1 reset (wwdg1_out_rst)</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>8</td>
<td>IWDG1 reset (iwdg1_out_rst)</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>10</td>
<td>D1 exits DStandby mode</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>11</td>
<td>D2 exits DStandby mode</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>12</td>
<td>D1 erroneously enters DStandby mode or CPU erroneously enters CStop mode</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

1. Grayed cells highlight the register bits that are set.
8.4.5  Low-power mode security reset (lpwr_rst)

To prevent critical applications from mistakenly enter a low-power mode, two low-power mode security resets are available. When enabled through nRST_STOP_D1 option bytes, a system reset is generated if the following conditions are met:

- CPU accidentally enters CStop mode
  This type of reset is enabled by resetting nRST_STOP_D1 user option byte. In this case, whenever the CPU CStop mode entry sequence is successfully executed, a system reset is generated.

- D1 domain accidentally enters DStandby mode
  This type of reset is enabled by resetting nRST_STDBY_D1 user option byte. In this case, whenever a D1 domain DStandby mode entry sequence is successfully executed, a system reset is generated.

LPWRRSTF bits in RCC reset status register (RCC_RSR) indicates that a low-power mode security reset occurred (see line #12 in Table 56).

lpwr_rst is activated when a low-power mode security reset due to D1 or CPU occurred. Refer to Section 4.4: FLASH option bytes for additional information.

8.4.6  Backup domain reset

A backup domain reset is generated when one of the following events occurs:

- A software reset, triggered by setting BDRST bit in the RCC backup domain control register (RCC_BDCR). All RTC registers and the RCC_BDCR register are reset to their default values. The backup RAM is not affected.

- \( V_{SW} \) voltage is outside the operating range. All RTC registers and the RCC_BDCR register are reset to their default values. In this case the content of the backup RAM is no longer valid.

There are two ways to reset the backup RAM:

- through the Flash memory interface by requesting a protection level change from 1 to 0
- when a tamper event occurs.

Refer to Section 6.4.4: Backup domain section of PWR block for additional information.

8.4.7  Power-on and wakeup sequences

For detailed diagrams refer to Section 6.4.1: System supply startup in the PWR section.

The time interval between the event which exits the product from a low-power and the moment where the CPU is able to execute code, depends on the system state and on its configuration. Figure 44 shows the most usual examples.

**Power-on wakeup sequence**

The power-on wakeup sequence shown in Figure 44 gives the most significant phases of the power-on sequence. It is the longest sequence since the circuit was not powered. Note that this sequence remains unchanged, whatever \( V_{BAT} \) was present or not.
**Boot from pin reset**

When a pin reset occurs, V\textsubscript{DD} is still present. As a results:

- The regulator settling time is faster since the reference voltage is already stable.
- The HSI restart delay may be needed if the HSI was not enabled when the NRST occurred, otherwise this restart delay phase is skipped.
- The Flash memory power recovery delay can also be skipped if the Flash memory was enabled when the NRST occurred.

*Note:* The boot sequence is similar for pwr\_bor\_rst, lpwr\_rst, STFxRESET, iwdg1\_out\_rst and wwdg1\_out\_rst (if WW1RSC = ‘1’).

**Boot from system Standby**

When waking up from system Standby, the reference voltage is stable since V\textsubscript{DD} has not been removed. As a result, the regulator settling time is fast. Since V\textsubscript{CORE} was not present, the restart delay for the HSI, the Flash memory power recovery and the option byte reloading cannot be skipped.

**Restart from system Stop**

When restarting from system Stop, V\textsubscript{DD} is still present. As a result, the sequence is mainly composed of two steps:

1. Regulator settling time to reach VOS3 (default voltage)
2. HSI/CSI restart delay. This step can be skipped if HSIKERON or CSIKERON bit, in *RCC source control register (RCC\_CR)* is set to ‘1’.

**Boot from domain DStandby**

The boot sequence of a domain from domain DStandby is mainly composed of two steps:

1. The power switch settling time (the regulator is already activated).
2. The Flash memory power recovery.

**Restart from domain DStop**

The restart sequence of a domain from domain DStop is mainly composed of the handshake between the RCC, EXTI and PWR blocks.
Figure 44. Boot sequences versus system states

- **VDD > POR**
  - Power-on wake-up (with or without VBAT)
  - REG + BandGap
  - HSI
  - FL_PWR
  - FL_OPTB
  - RUN

- **NRST goes HIGH**
  - PAD Reset (or pwr_bor_rst, SFTRESET, iwdg1_out_rst)
  - REG
  - (HSI)
  - (FL_PWR)
  - RUN

- **Wakeup event**
  - Wake-up from system Standby
  - REG
  - HSI
  - FL_PWR
  - FL_OPTB
  - RUN

- **Wakeup event**
  - Re-start from system Stop
  - REG_VOS3
  - (HS/CSI)
  - RUN

- **Wakeup event**
  - Wake-up from Domain DStandby
  - ePOD
  - FL_PWR
  - RUN

- **Wakeup event**
  - Re-start from Domain DStop
  - D
  - RUN

- **Time**
  - Bandgap and regulator settling time
  - REG setting time to reach the VOS3
  - REG setting time
  - Flash power recovery delay
  - Option bytes loading delay
  - Power switch delay delay
  - CPU Fetch
  - Delay due to handshake RCC, PWR and EXTI
  - HSI or CSI Restart delay

MSv41930V2
8.5 RCC clock block functional description

The RCC provides a wide choice of clock generators:
- HSI (High-speed internal oscillator) clock: ~ 8, 16, 32 or 64 MHz
- HSE (High-speed external oscillator) clock: 4 to 48 MHz
- LSE (Low-speed external oscillator) clock: 32 kHz
- LSI (Low-speed internal oscillator) clock: ~ 32 kHz
- CSI (Low-power internal oscillator) clock: ~4 MHz
- HSI48 (High-speed 48 MHz internal oscillator) clock: ~48 MHz

It offers a high flexibility for the application to select the appropriate clock for CPU and peripherals, in particular for peripherals that require a specific clock such as Ethernet, USB OTG-FS and HS, SPI/I2S, SAI and SDMMC.

To optimize the power consumption, each clock source can be switched ON or OFF independently.

The RCC provides up to 3 PLLs; each of them can be configured with integer or fractional ratios.

As shown in the Figure 45, the RCC offers 2 clock outputs (MCO1 and MCO2), with a great flexibility on the clock selection and frequency adjustment.

The SCGU block (System Clock Generation Unit) contains several prescalers used to configure the CPU and bus matrix clock frequencies.

The PKSU block (Peripheral Kernel clock Selection Unit) provides several dynamic switches allowing a large choice of kernel clock distribution to peripherals.

The PKEU (Peripheral Kernel clock Enable Unit) and SCEU (System Clock Enable Unit) blocks perform the peripheral kernel clock gating, and the bus interface/cores/bus matrix clock gating, respectively.
Figure 45. Top-level clock tree
8.5.1 Clock naming convention

The RCC provides clocks to the complete circuit. To avoid misunderstanding, the following terms are used in this document:

- **Peripheral clocks**
  
The peripheral clocks are the clocks provided by the RCC to the peripherals. Two kinds of clock are available:
  - The bus interface clocks
  - The kernel clocks

A peripheral receives from the RCC a bus interface clock in order to access its registers, and thus control the peripheral operation. This clock is generally the AHB, APB or AXI clock depending on which bus the peripheral is connected to. Some peripherals only need a bus interface clock (e.g. RNG, TIMx).

Some peripherals also require a dedicated clock to handle the interface function. This clock is named “kernel clock”. As an example, peripherals such as SAI have to generate specific and accurate master clock frequencies, which require dedicated kernel clock frequencies. Another advantage of decoupling the bus interface clock from the specific interface needs, is that the bus clock can be changed without reprogramming the peripheral.

- **CPU clocks**
  
The CPU clock is the clock provided to the CPU. It is derived from the system clock \( \text{(sys}\_\text{ck}) \).

- **Bus matrix clocks**
  
The bus matrix clocks are the clocks provided to the different bridges (APB, AHB or AXI). These clocks are derived from the system clock \( \text{(sys}\_\text{ck}) \).

8.5.2 Oscillators description

**HSE oscillator**

The HSE block can generate a clock from two possible sources:

- External crystal/ceramic resonator
- External clock source

*Figure 46. HSE/LSE clock source*
External clock source (HSE bypass)

In this mode, an external clock source must be provided to OSC_IN pin. This mode is selected by setting the HSEBYP and HSEON bits of the RCC source control register (RCC_CR) to ‘1’. The external clock source (square, sinus or triangle) with ~50% duty cycle has to drive the OSC_IN pin.

External crystal/ceramic resonator

The oscillator is enabled by setting the HSEBYP bit to ‘0’ and HSEON bit to ‘1’.

The HSE can be used when the product requires a very accurate high-speed clock.

The associated hardware configuration is shown in Figure 46: the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. The loading capacitance values must be adjusted according to the selected crystal or ceramic resonator. Refer to the electrical characteristics section of the datasheet for more details.

The HSERDY flag of the RCC source control register (RCC_CR), indicates whether the HSE oscillator is stable or not. At startup, the hse_ck clock is not released until this bit is set by hardware. An interrupt can be generated if enabled in the RCC clock source interrupt enable register (RCC_CIER).

The HSE can be switched ON and OFF through the HSEON bit. Note that the HSE cannot be switched OFF if one of the two conditions is met:

- The HSE is used directly (via software mux) as system clock
- The HSE is selected as reference clock for PLL1, with PLL1 enabled and selected to provide the system clock (via software mux).

In that case the hardware does not allow programming the HSEON bit to ‘0’.

The HSE is automatically disabled by hardware, when the system enters Stop or Standby mode (refer to Section 8.5.7: Handling clock generators in Stop and Standby mode for additional information).

In addition, the HSE clock can be driven to the MCO1 and MCO2 outputs and used as clock source for other application components.

LSE oscillator

The LSE block can generate a clock from two possible sources:

- External crystal/ceramic resonator
- External user clock

External clock source (LSE bypass)

In this mode, an external clock source must be provided to OSC32_IN pin. The input clock can have a frequency up to 1 MHz. This mode is selected by setting the LSEBYP and LSEON bits of RCC backup domain control register (RCC_BDCR) to ‘1’. The external clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC32_IN pin.
External crystal/ceramic resonator (LSE crystal)

The LSE clock is generated from a 32.768 kHz crystal or ceramic resonator. It has the advantage to provide a low-power highly accurate clock source to the real-time clock (RTC) for clock/calendar or other timing functions.

The LSERDY flag of the **RCC backup domain control register (RCC_BDCR)** indicates whether the LSE crystal is stable or not. At startup, the LSE crystal output clock signal is not released until this bit is set by hardware. An interrupt can be generated if enabled in the **RCC clock source interrupt enable register (RCC_CIER)**.

The LSE oscillator is switched ON and OFF using the LSEON bit. The LSE remains enabled when the system enters Stop or Standby mode.

In addition, the LSE clock can be driven to the MCO1 output and used as clock source for other application components.

The LSE also offers a programmable driving capability (LSEDRV[1:0]) that can be used to modulate the amplifier driving capability. The driving capability can be changed dynamically from high drive to medium high drive, and then to medium low drive.

**HSI oscillator**

The HSI block provides the default clock to the product.

The HSI is a high-speed internal RC oscillator which can be used directly as system clock, peripheral clock, or as PLL input. A predivider allows the application to select an HSI output frequency of 8, 16, 32 or 64 MHz. This predivider is controlled by the HSIDIV.

The HSI advantages are the following:
- Low-cost clock source since no external crystal is required
- Faster startup time than HSE (a few microseconds)

The HSI frequency, even with frequency calibration, is less accurate than an external crystal oscillator or ceramic resonator.

The HSI can be switched ON and OFF using the HSION bit. Note that the HSI cannot be switched OFF if one of the two conditions is met:
- The HSI is used directly (via software mux) as system clock
- The HSI is selected as reference clock for PLL1, with PLL1 enabled and selected to provide the system clock (via software mux).

In that case the hardware does not allow programming the HSION bit to ‘0’.

Note that the HSIDIV cannot be changed if the HSI is selected as reference clock for at least one enabled PLL (PLlxON bit set to ‘1’). In that case the hardware does not update the HSIDIV with the new value. However it is possible to change the HSIDIV if the HSI is used directly as system clock.

The HSIRDY flag indicates if the HSI is stable or not. At startup, the HSI output clock is not released until this bit is set by hardware.

The HSI clock can also be used as a backup source (auxiliary clock) if the HSE fails (refer to **Section : CSS on HSE**). The HSI can be disabled or not when the system enters Stop mode, please refer to **Section 8.5.7: Handling clock generators in Stop and Standby mode** for additional information.

In addition, the HSI clock can be driven to the MCO1 output and used as clock source for other application components.
Care must be taken when the HSI is used as kernel clock for communication peripherals, the application must take into account the following parameters:

- the time interval between the moment where the peripheral generates a kernel clock request and the moment where the clock is really available,
- the frequency accuracy.

**Note:** The HSI can remain enabled when the system is in Stop mode (see Section 8.5.7 for additional information).

**HSION, HSIRDY and HSIDIV bits are located in the RCC source control register (RCC_CR).**

**HSI calibration**

RC oscillator frequencies can vary from one chip to another due to manufacturing process variations. That is why each device is factory calibrated by STMicroelectronics to improve accuracy (refer to the product datasheet for more information).

After a power-on reset, the factory calibration value is loaded in the HSICAL[11:0] bits.

If the application is subject to voltage or temperature variations, this may affect the RC oscillator frequency. The user application can trim the HSI frequency using the HSITRIM bits.

**Note:** **HSICAL and HSITRIM bits are located in RCC internal clock source calibration register (RCC_ICSCR), for revision Y devices and in RCC HSI configuration register (RCC_HSICFGR) for revision V devices.**

**CSI oscillator**

The CSI is a low-power RC oscillator which can be used directly as system clock, peripheral clock, or PLL input.

The CSI advantages are the following:

- Low-cost clock source since no external crystal is required
- Faster startup time than HSE (a few microseconds)
- Very low-power consumption,

The CSI provides a clock frequency of about 4 MHz, while the HSI is able to provide a clock up to 64 MHz.

CSI frequency, even with frequency calibration, is less accurate than an external crystal oscillator or ceramic resonator.

The CSI can be switched ON and OFF through the CSION bit. The CSIRDY flag indicates whether the CSI is stable or not. At startup, the CSI output clock is not released until this bit is set by hardware.

The CSI cannot be switched OFF if one of the two conditions is met:

- The CSI is used directly (via software mux) as system clock
- The CSI is selected as reference clock for PLL1, with PLL1 enabled and selected to provide the system clock (via software mux).

In that case the hardware does not allow programming the CSION bit to ‘0’.

The CSI can be disabled or not when the system enters Stop mode (refer to **Section 8.5.7: Handling clock generators in Stop and Standby mode** for additional information).
In addition, the CSI clock can be driven to the MCO2 output and used as clock source for other application components.

Even if the CSI settling time is faster than the HSI, care must be taken when the CSI is used as kernel clock for communication peripherals: the application has to take into account the following parameters:

- the time interval between the moment where the peripheral generates a kernel clock request and the moment where the clock is really available,
- the frequency precision.

**Note:** CSICAL and CSITRIM bits are located into the **RCC source control register (RCC\_CR)** or revision Y devices and **RCC CSI configuration register (RCC\_CSICFGR)** for revision V devices.

### CSI calibration

RC oscillator frequencies can vary from one chip to another due to manufacturing process variations, this is why each device is factory calibrated by STMicroelectronics to achieve improve (refer to the product datasheet for more information).

After reset, the factory calibration value is loaded in the CSICAL[7:0] bits.

If the application is subject to voltage or temperature variations, this may affect the RC oscillator frequency. The user application can trim the CSI frequency using the CSITRIM bits.

**Note:** CSICAL and CSITRIM bits are located in **RCC internal clock source calibration register (RCC\_ICSCR)** for revision Y devices and in **RCC CSI configuration register (RCC\_CSICFGR)** for revision V devices.

### HSI48 oscillator

The HSI48 is an RC oscillator that delivers a 48 MHz clock that can be used directly as kernel clock for some peripherals.

The HSI48 oscillator mainly aims at providing a high precision clock to the USB peripheral by means of a special Clock Recovery System (CRS) circuitry, which could use the USB SOF signal, the LSE, or an external signal, to automatically adjust the oscillator frequency on-the-fly, in very small granularity.

The HSI48 oscillator is disabled as soon as the system enters Stop or Standby mode. When the CRS is not used, this oscillator is free running and thus subject to manufacturing process variations. That is why each device is factory calibrated by STMicroelectronics to achieve an accuracy of $\text{ACC}_{\text{HSI48}}$ (refer to the product datasheet of the for more information).

For more details on how to configure and use the CRS, please refer to Section 9: Clock recovery system (CRS).

The HSI48RDY flag indicates whether the HSI48 oscillator is stable or not. At startup, the HSI48 output clock is not released until this bit is set by hardware.

The HSI48 can be switched ON and OFF using the HSI48ON bit.

The HSI48 clock can also be driven to the MCO1 multiplexer and used as clock source for other application components.

**Note:** HSI48ON and HSI48RDY bits are located in the **RCC source control register (RCC\_CR)**.
**LSI oscillator**

The LSI acts as a low-power clock source that can be kept running when the system is in Stop or Standby mode for the independent watchdog (IWDG) and Auto-Wakeup Unit (AWU). The clock frequency is around 32 kHz. For more details, refer to the electrical characteristics section of the datasheet.

The LSI can be switched ON and OFF using the LSION bit. The LSIRDY flag indicates whether the LSI oscillator is stable or not. If an independent watchdog is started either by hardware or software, the LSI is forced ON and cannot be disabled.

The LSI remains enabled when the system enters Stop or Standby mode (refer to Section 8.5.7: Handling clock generators in Stop and Standby mode for additional information).

At LSI startup, the clock is not provided until the hardware sets the LSIRDY bit. An interrupt can be generated if enabled in the RCC clock source interrupt enable register (RCC_CIER).

In addition, the LSI clock can be driven to the MCO2 output and used as a clock source for other application components.

*Note*: Bits LSION and LSIRDY are located into the RCC clock control and status register (RCC_CSR).

**8.5.3 Clock Security System (CSS)**

**CSS on HSE**

The clock security system can be enabled by software via the HSECSSON bit. The HSECSSON bit can be enabled even when the HSEON is set to ‘0’.

The CSS on HSE is enabled by the hardware when the HSE is enabled and ready, and HSECSSON set to ‘1’.

The CSS on HSE is disabled when the HSE is disabled. As a result, this function does not work when the system is in Stop mode.

It is not possible to clear directly the HSECSSON bit by software.

The HSECSSON bit is cleared by hardware when a system reset occurs or when the system enters Standby mode (see Section 8.4.2: System reset).

If a failure is detected on the HSE clock, the system automatically switches to the HSI in order to provide a safe clock. The HSE is then automatically disabled, a clock failure event is sent to the break inputs of advanced-control timers (TIM1, TIM8, TIM15, TIM16, and TIM17), and an interrupt is generated to inform the software about the failure (CSS interrupt: rcc_hsecss_if), thus allowing the MCU to perform rescue operations. If the HSE output was used as clock source for PLLs when the failure occurred, the PLLs are also disabled.

If an HSE clock failure occurs when the CSS is enabled, the CSS generates an interrupt which causes the automatic generation of an NMI. The HSECSSF flag in RCC clock source interrupt flag register (RCC_CIFR) is set to ‘1’ to allow the application to identify the failure source. The NMI routine is executed indefinitely until the HSECSSF bit is cleared. As a consequence, the application has to clear the HSECSSF flag in the NMI ISR by setting the HSECSSC bit in the RCC clock source interrupt clear register (RCC_CICR).
CSS on LSE

A clock security system on the LSE oscillator can be enabled by software by programming the LSECSSON bit in the RCC backup domain control register (RCC_BDCR).

This bit can be disabled only by hardware when the following conditions are met:
- after a pwr_vsw_rst (VSW software reset)
- or after a failure detection on LSE.

LSECSSON bit must be written after the LSE is enabled (LSEON bit set by software) and ready (LSERDY set by hardware), and after the RTC clock has been selected through the RTCSEL bit.

The CSS on LSE works in all modes (Run, Stop and Standby) except VBAT.

If an LSE failure is detected, the LSE clock is no more delivered to the RTC but the value of RTCSEL, LSECSSON and LSEON bits are not changed by the hardware.

A wakeup is generated in Standby mode. In other modes an interrupt (rcc_lsecss_it) can be sent to wake up the software. The software must then disable the LSECSSON bit, stop the defective LSE (clear LSEON bit), and can change the RTC clock source (no clock or LSI or HSE) through RTCSEL bits, or take any required action to secure the application.

8.5.4 Clock output generation (MCO1/MCO2)

Two micro-controller clock output (MCO) pins, MCO1 and MCO2, are available. A clock source can be selected for each output. The selected clock can be divided thanks to configurable prescaler (refer to Figure 45 for additional information on signal selection).

MCO1 and MCO2 outputs are controlled via MCO1PRE[3:0], MCO1[2:0], MCO2PRE[3:0] and MCO2[2:0] located in the RCC clock configuration register (RCC_CFGR).

The GPIO port corresponding to each MCO pin, has to be programmed in alternate function mode.

The clock provided to the MCOs outputs must not exceed the maximum pin speed (refer to the product datasheet for information on the supported pin speed).
### 8.5.5 PLL description

The RCC features three PLLs:

- A main PLL, PLL1, which is generally used to provide clocks to the CPU and to some peripherals.
- Two dedicated PLLs, PLL2 and PLL3, which are used to generate the kernel clock for peripherals.

The PLLs integrated into the RCC are completely independent. They offer the following features:

- Two embedded VCOs:
  - A wide-range VCO (VCOH)
  - A low-frequency VCO (VCOL)
- Input frequency range:
  - 1 to 2 MHz when VCOL is used
  - 2 to 16 MHz when VCOH is used
- Capability to work either in integer or Fractional mode
- 13-bit Sigma-Delta modulator, allowing to fine-tune the VCO frequency by steps of 11 to 0.3 ppm.
- The Sigma-Delta modulator can be updated on-the-fly, without generating frequency overshoots on PLLs outputs.
- Each PLL offer 3 outputs with post-dividers

![Figure 47. PLL block diagram](image-url)

**Notes:**
- DIVPx = 2^x, 6..128 when x = 1, and DIVPx = 2^x, 2,3..128 for x = 2 or 3
The PLLs are controlled via RCC_PLLxDIVR, RCC_PLLxFRACR, RCC_PLLCFGR and RCC_CR registers.

The frequency of the reference clock provided to the PLLs (refx_ck) must range from 1 to 16 MHz. The user application has to program properly the DIVMx dividers of the RCC PLL clock source selection register (RCC_PLLCKSELR) in order to match this condition. In addition, the PLLxRGE of the RCC PLL configuration register (RCC_PLLCFGR) field must be set according to the reference input frequency to guarantee an optimal performance of the PLL.

The user application can then configure the proper VCO: if the frequency of the reference clock is lower or equal to 2 MHz, then VCOL must be selected, otherwise VCOH must be chosen. To reduce the power consumption, it is recommended to configure the VCO output to the lowest frequency.

DIVNx loop divider has to be programmed to achieve the expected frequency at VCO output. In addition, the VCO output range must be respected.

The PLLs operate in integer mode when the value of SH_REG (FRACNx shadow register) is set to '0'. The SH_REG is updated with the FRACNx value when PLLxFRACEN bit goes from '0' to '1'. The Sigma-Delta modulator is designed in order to minimize the jitter impact while allowing very small frequency steps.

The PLLs can be enabled by setting PLLxON to '1'. The bits PLLxRDY indicate that the PLL is ready (i.e. locked).

**Note:** Before enabling the PLLs, make sure that the reference frequency (refx_ck) provided to the PLL is stable, so the hardware does not allow changing DIVMx when the PLLx is ON and it is also not possible to change PLLSRC when one of the PLL is ON.

The hardware prevents writing PLL1ON to '0' if the PLL1 is currently used to deliver the system clock. There are other hardware protections on the clock generators (refer to sections HSE oscillator, HSI oscillator and CSI oscillator).

The following PLL parameters cannot be changed once the PLL is enabled: DIVNx, PLLxRGE, PLLxVCOSEL, DIVPx, DIVQx, DIVRx, DIVPxEN, DIVQxEN and DIVRxEN.

To insure an optimal behavior of the PLL when one of the post-divider (DIVP, DIVQ or DIVR) is not used, the application shall set the enable bit (DIVyEN) as well as the corresponding post-divider bits (DIVP, DIVQ or DIVR) to '0'.

If the above rules are not respected, the PLL output frequency is not guaranteed.

**Output frequency computation**

When the PLL is configured in integer mode (SH_REG = '0'), the VCO frequency (F\text{VCO}) is given by the following expression:

\[
F_{\text{VCO}} = F_{\text{REF\_CK}} \times \text{DIVN}
\]

When the PLL is configured in fractional mode (SH_REG different from '0'), the DIVN divider must be initialized before enabling the PLLs. However, it is possible to change the value of FRACNx on-the-fly without disturbing the PLL output.

\[
F_{\text{PLL\_y\_CK}} = (F_{\text{VCO}} / (\text{DIVy} + 1)) \text{ with } y = P, Q \text{ or } R
\]
This feature can be used either to generate a specific frequency from any crystal value with a good accuracy, or to fine-tune the frequency on-the-fly.

For each PLL, the VCO frequency is given by the following formula:

\[ F_{\text{VCO}} = F_{\text{ref_ck}} \times \left( \frac{\text{DIVN} + \frac{\text{FRACN}}{2^{13}}}{1} \right) \]

**Note:** For PLL1, DIVP bitfield can only take odd values.

The PLLs are disabled by hardware when:
- The system enters Stop or Standby mode.
- An HSE failure occurs when HSE or PLL (clocked by HSE) are used as system clock.

**PLL initialization phase**

*Figure 48* shows the recommended PLL initialization sequence in integer and fractional mode. The PLLx are supposed to be disabled at the start of the initialization sequence:

1. Initialize the PLLs registers according to the required frequency.
   - Set PLLxFRACEN of *RCC PLL configuration register (RCC_PLLCFGR)* to ‘0’ for integer mode.
   - For fractional mode, set FRACN to the required initial value (FracInitValue) and then set PLLxFRACEN to ‘1’.

2. Once the PLLxON bit is set to ‘1’, the user application has to wait until PLLxRDY bit is set to ‘1’. If the PLLx is in fractional mode, the PLLxFRACEN bit must not be set back to ‘0’ as long as PLLxRDY = ‘0’.

3. Once the PLLxRDY bit is set to ‘1’, the PLLx is ready to be used.

4. If the application intends to tune the PLLx frequency on-the-fly (possible only in fractional mode), then:
   a) PLLxFRACEN must be set to ‘0’.
      When PLLxFRACEN = ‘0’, the Sigma-Delta modulator is still operating with the value latched into SH_REG.
      The application must wait for 3 refx_ck clock periods (PLLxFRACEN bit propagation delay)
   b) A new value must be uploaded into PLLxFRACR (FracValue(n)).
   c) PLLxFRACEN must be set to ‘1’, in order to latch the content of PLLxFRACR into its shadow register.
      The new value is considered after 3 clock periods of refx_ck (PLLxFRACEN bit propagation delay)

**Note:** When the PLLxRDY goes to ‘1’, it means that the difference between the PLLx output frequency and the target value is lower than ±2%.
Figure 48. PLLs Initialization Flowchart

1. **Select clock source (RCC_CKSELR)**
   - (PLLSRC)

2. **Init pre-divider (RCC_CKSELR)**
   - DIVMx

3. **PLLx config (RCC_PLLCFGR)**
   - PLLxVCOSEL, PLLxRGE
   - PLLxFRACEN = 0
   - DIVPxEN, DIVQxEN, DIVRxEN

4. **Init PLLx dividers (RCC_PLLxDIVR)**
   - DIVNx, DIVPx, DIVQx, DIVRx

5. **Enable PLLx (RCC_CR)**
   - PLLxON = 1

6. **Ready for use in integer mode**

7. **PLLxRDY = 1 ?**
   - Yes

8. **Value update on-the-fly**

9. **Disable fractional mode (RCC_PLLCFGR)**
   - PLLxFRACEN = 0

10. **Init fractional value (RCC_PLLxFRACR)**
    - FRAC = FracInitValue

11. **PLLx config (RCC_PLLCFGR)**
    - PLLxVCOSEL, PLLxRGE
    - PLLxFRACEN = 1
    - DIVPxEN, DIVQxEN, DIVRxEN

12. **Init PLLx dividers (RCC_PLLxDIVR)**
    - DIVNx, DIVPx, DIVQx, DIVRx

13. **Enable fractional mode (RCC_PLLCFGR)**
    - PLLxFRACEN = 1

14. **Ready for use in fractional mode**

15. **Can be repeated for each PLL**

16. **No**
    - PLLxRDY = 1 ?

17. **Ready for use in fractional mode**

18. **Yes**
8.5.6 **System clock (sys_ck)**

**System clock selection**

After a system reset, the HSI is selected as system clock and all PLLs are switched OFF. When a clock source is used for the system clock, it is not possible for the software to disable the selected source via the xxxON bits.

Of course, the system clock can be stopped by the hardware when the System enters Stop or Standby mode.

When the system is running, the user application can select the system clock (sys_ck) among the 4 following sources:

- HSE
- HSI
- CSI
- or pll1_p_ck

This function is controlled by programming the *RCC clock configuration register (RCC_CFGR)*. A switch from one clock source to another occurs only if the target clock source is ready (clock stable after startup delay or PLL locked). If a clock source that is not yet ready is selected, the switch occurs when the clock source is ready.

The SWS status bits in the *RCC clock configuration register (RCC_CFGR)* indicate which clock is currently used as system clock. The other status bits in the RCC_CR register indicate which clock(s) is (are) ready.

**System clock generation**

*Figure 49* shows a simplified view of the clock distribution for the CPU and busses. All the dividers shown in the block diagram can be changed on-the-fly without generating timing violations. This feature is a very simply solution to adapt the busses frequencies to the application needs, thus optimizing the power consumption.

The D1CPRE divider can be used to adjust the CPU clock. However this also impacts the clock frequency of all bus matrix and HRTIM.

In the same way, HPRE divider can be used to adjust the clock for D1 domain bus matrix, but this also impacts the clock frequency of bus matrix of D2 and D3 domains.

Most of the prescalers are controlled via RCC_D1CFGR, RCC_D2CFGR and RCC_D3CFGR registers.
This block also provides the clock for the timers (rcc_timx_ker_ck and rcc_timy_ker_ck). The frequency of the timers clock depends on the APB prescaler corresponding to the bus to which the timer is connected, and on TIMPRE bit. Table 57 shows how to select the timer clock frequency.

<table>
<thead>
<tr>
<th>D2PPRE1 (1)</th>
<th>D2PPRE2</th>
<th>TIMPRE (2)</th>
<th>F_{rcc_timx_ker_ck}</th>
<th>F_{rcc_timy_ker_ck}</th>
<th>F_{rcc_pclk1}</th>
<th>F_{rcc_pclk2}</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xx</td>
<td>0</td>
<td>0</td>
<td>F_{rcc_hclk1}</td>
<td>F_{rcc_hclk1}</td>
<td>F_{rcc_hclk1}</td>
<td>F_{rcc_hclk1}</td>
<td>The timer clock is equal to the bus clock.</td>
</tr>
<tr>
<td>100</td>
<td>0</td>
<td>0</td>
<td>F_{rcc_hclk1} / 2</td>
<td>F_{rcc_hclk1} / 2</td>
<td>F_{rcc_hclk1} / 4</td>
<td>F_{rcc_hclk1} / 8</td>
<td>The timer clock is twice as fast as the bus clock.</td>
</tr>
<tr>
<td>101</td>
<td>0</td>
<td>0</td>
<td>F_{rcc_hclk1} / 2</td>
<td>F_{rcc_hclk1} / 2</td>
<td>F_{rcc_hclk1} / 4</td>
<td>F_{rcc_hclk1} / 8</td>
<td>The timer clock is twice as fast as the bus clock.</td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>0</td>
<td>F_{rcc_hclk1} / 4</td>
<td>F_{rcc_hclk1} / 4</td>
<td>F_{rcc_hclk1} / 8</td>
<td>F_{rcc_hclk1} / 16</td>
<td>The timer clock is twice as fast as the bus clock.</td>
</tr>
<tr>
<td>111</td>
<td>0</td>
<td>0</td>
<td>F_{rcc_hclk1} / 8</td>
<td>F_{rcc_hclk1} / 8</td>
<td>F_{rcc_hclk1} / 16</td>
<td>F_{rcc_hclk1} / 16</td>
<td>The timer clock is twice as fast as the bus clock.</td>
</tr>
</tbody>
</table>
8.5.7 Handling clock generators in Stop and Standby mode

When the whole system enters Stop mode, all the clocks (system and kernel clocks) are stopped as well as the following clock sources:

- CSI, HSI (depending on HSIKERON, and CSIKERON bits)
- HSE
- PLL1, PLL2 and PLL3
- HSI48

The content of the RCC registers is not altered except for PLL1ON, PLL2ON, PLL3ON HSEON and HSI48ON which are set to ‘0’.

Exiting Stop mode

When the microcontroller exits system Stop mode via a wake-up event, the application can select which oscillator (HSI and/or CSI) will be used to restart. The STOPWUCK bit selects the oscillator used as system clock. The STOPKERWUCK bit selects the oscillator used as kernel clock for peripherals. The STOPKERWUCK bit is useful if after a system Stop a peripheral needs a kernel clock generated by an oscillator different from the one used for the system clock.

All these bits belong to the RCC clock configuration register (RCC_CFRG). Table 58 gives a detailed description of their behavior.

Table 57. Ratio between clock timer and pclk (continued)

<table>
<thead>
<tr>
<th>D2PPRE1 (1)</th>
<th>TIMPRE (2)</th>
<th>F_{rcc _timx _ker _ck}</th>
<th>F_{rcc _pclk1}</th>
<th>F_{rcc _pclk2}</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xx</td>
<td>1</td>
<td>F_{rcc _hclk1}</td>
<td>F_{rcc _hclk1}</td>
<td>The timer clock is equal to the bus clock.</td>
<td></td>
</tr>
<tr>
<td>100</td>
<td>1</td>
<td>F_{rcc _hclk1}</td>
<td>F_{rcc _hclk1} / 2</td>
<td>The timer clock is twice as fast as the bus clock.</td>
<td></td>
</tr>
<tr>
<td>101</td>
<td>1</td>
<td>F_{rcc _hclk1}</td>
<td>F_{rcc _hclk1} / 4</td>
<td>The timer clock is 4 times faster than the bus clock.</td>
<td></td>
</tr>
<tr>
<td>110</td>
<td>1</td>
<td>F_{rcc _hclk1} / 2</td>
<td>F_{rcc _hclk1} / 8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>111</td>
<td>1</td>
<td>F_{rcc _hclk1} / 4</td>
<td>F_{rcc _hclk1} / 16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. D2PPRE1 and D2PPRE2 belong to RCC domain 2 clock configuration register (RCC_D2CFGR).
2. TIMPRE belongs to RCC clock configuration register (RCC_CFRG).

Table 58. STOPWUCK and STOPKERWUCK description

<table>
<thead>
<tr>
<th>STOPWUCK</th>
<th>STOPKERWUCK</th>
<th>Activated oscillator when the system exits Stop mode</th>
<th>Distributed clocks when System exits Stop mode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>System Clock</td>
<td>Kernel Clock</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>HSI</td>
<td>HSI</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>HSI and CSI</td>
<td>HSI and/or CSI</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>CSI</td>
<td>CSI</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>CSI</td>
<td>CSI</td>
</tr>
</tbody>
</table>
During Stop mode

There are two specific cases where the HSI or CSI can be enabled during system Stop mode:

- When a dedicated peripheral requests the kernel clock:
  
  In this case the peripheral will receive the HSI or CSI according to the kernel clock source selected for this peripheral (via PERxSRC).

- When the bits HSIKERON or CSIKERON are set:
  
  In this case the HSI and CSI are kept running during Stop mode but the outputs are gated. In that way, the clock will be available immediately when the system exits Stop mode or when a peripheral requests the kernel clock (see Table 59 for details).

HSIKERON and CSIKERON bits belong to RCC source control register (RCC_CR). Table 59 gives a detailed description of their behavior.

Table 59. HSikeron and CSikeron behavior

<table>
<thead>
<tr>
<th>HSikeron (CSikeron)</th>
<th>HSI (CSI) state during Stop mode</th>
<th>HSI (CSI) Setting time</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>OFF</td>
<td>tsu(HSI) (tsu(CSI)) (1)</td>
</tr>
<tr>
<td>1</td>
<td>Running and Gated</td>
<td>Immediate</td>
</tr>
</tbody>
</table>

1. tsu(HSI) and tsu(CSI) are the startup times of the HSI and CSI oscillators (see refer to the product datasheet for the values of these parameters).

When the microcontroller exists system Standby mode, the HSI is selected as system and kernel clock, the RCC registers are reset to their initial values except for the RCC_RSR (or RCC_C1_RSR) and RCC_BDCR registers.

Note as well that the HSI and CSI outputs provide two clock paths (see Figure 45):

- one path for the system clock (hsi_ck or csi_ck)
- one path for the peripheral kernel clock (hsi_ker_ck or csi_ker_ck).

When a peripheral requests the kernel clock in system Stop mode, only the path providing the hsi_ker_ck or csi_ker_ck is activated.

Caution: It is not guaranteed that the CPU will get automatically the same clock frequencies when leaving CStop mode: this mainly depends on the System state. For example if the CPU goes to CStop, while the D3 domain is kept in CRun, when the CPU exits from CStop, the clock settings remain unchanged. If the D3 domain goes to CStop while the CPU is also in CStop, then when the CPU exits from CStop, the CPU will operate with HSI or CSI when it left the CStop mode.
8.5.8 Kernel clock selection

Some peripherals are designed to work with two different clock domains that operate asynchronously:

- a clock domain synchronous with the register and bus interface (*ckg_bus_perx* clock)
- and a clock domain generally synchronous with the peripheral (kernel clock).

The benefit of having peripherals supporting these two clock domains is that the user application has more freedom to choose optimized clock frequency for the CPU, bus matrix and for the kernel part of the peripheral.

As a consequence, the user application can change the bus frequency without reprogramming the peripherals. As an example an on-going transfer with UART will not be disturbed if its APB clock is changed on-the-fly.

*Table 60* shows the kernel clock that the RCC can deliver to the peripherals. Each row of *Table 60* represents a MUX and the peripherals connected to its output. The columns starting from number 5 represents the clock sources. Column 3 gives the maximum allowed frequency at each MUX output. It is up to the user to respect these requirements.
Table 60. Kernel clock distribution overview

<table>
<thead>
<tr>
<th>Source</th>
<th>VOS0</th>
<th>VOS1</th>
<th>VOS2</th>
<th>VOS3</th>
</tr>
</thead>
<tbody>
<tr>
<td>pll1_q_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>pll2_p_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>pll2_q_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>pll2_r_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>pll3_p_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>pll3_q_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>pll3_r_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>sys_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>bus clocks (1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>hse_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>hsi_ker_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>csi_ker_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>hsi48_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lse_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lsi_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>par_ck (2)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I2S_CKIN</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>dsi_phy_ck</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>USB_PHY1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Disabled</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Domain</th>
<th>D1</th>
<th>D2</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
</tbody>
</table>

Peripherals Clock mux control bits

Maximum allowed frequency [MHz]

<table>
<thead>
<tr>
<th>Domain</th>
<th>D1</th>
<th>D2</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>SPI(2)/(1)/2,3</td>
<td>150</td>
<td>150</td>
</tr>
</tbody>
</table>

Note:
1) bus clocks include: pll1_q_ck, pll2_p_ck, pll2_q_ck, pll2_r_ck, pll3_p_ck, pll3_q_ck, pll3_r_ck, sys_ck, hse_ck, hsi_ker_ck, csi_ker_ck, hsi48_ck, lse_ck, lsi_ck, par_ck, I2S_CKIN, dsi_phy_ck, USB_PHY1, Disabled.
2) par_ck is used for SPI/I2C/LP&DCN/TIM/UARTs.
Table 60. Kernel clock distribution overview (continued)

<table>
<thead>
<tr>
<th>Peripherals</th>
<th>Clock mux control bits</th>
<th>Maximum allowed frequency [MHz]</th>
<th>Domain</th>
<th>Clock Sources</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>VOS0</td>
<td>VOS1</td>
<td>VOS2</td>
</tr>
<tr>
<td>SPI4,5</td>
<td>SPI45SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
<tr>
<td>SWPMI</td>
<td>SWPSEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
<tr>
<td>USART1,6</td>
<td>USART16SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
<tr>
<td>USART2,3,        USART234578SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
<td>50</td>
</tr>
<tr>
<td>USB1OTG, USB2OTG</td>
<td>USBSEL</td>
<td>66</td>
<td>66</td>
<td>66</td>
</tr>
<tr>
<td>USB1ULP1</td>
<td>-</td>
<td>60</td>
<td>60</td>
<td>60</td>
</tr>
<tr>
<td>ADC1, 2, 3</td>
<td>ADCSEL</td>
<td>100(4)</td>
<td>100(4)</td>
<td>80(4)</td>
</tr>
<tr>
<td>I2C4</td>
<td>I2C4SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
<tr>
<td>LPTIM2</td>
<td>LPTIM2SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
<tr>
<td>LPTIM3,4,5,</td>
<td>LPTIM345SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
<tr>
<td>LPUART1</td>
<td>LPUART1SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
<tr>
<td>SAI4_A</td>
<td>SAI4ASEL</td>
<td>150</td>
<td>150</td>
<td>75</td>
</tr>
<tr>
<td>SAI4_B</td>
<td>SAI4BSEL</td>
<td>150</td>
<td>150</td>
<td>75</td>
</tr>
<tr>
<td>SPI6</td>
<td>SPI6SEL</td>
<td>125</td>
<td>100</td>
<td>75</td>
</tr>
</tbody>
</table>

1. The bus clocks are the bus interface clocks to which the peripherals are connected, it can be APB, AHB or AXI clocks.
2. The per_ck clock could be hse_ck, hsi_ker_ck or csi_ker_ck according to CKPERSEL selection.
3. Clock CSI divided by 122.
4. With a duty cycle close to 50%, meaning that DIV[P/Q/R]x values shall be even. For SDMMCx, the duty cycle shall be 50% when supporting DDR.
5. The RTC is not functional in V_BAT mode when the clock source is lsi_ck or hse_ck.
6. Clock HSE divided by RTCPRE.
Figure 50 to Figure 59 provide a more detailed description of kernel clock distribution. To simplify the drawings, the bus interface clocks (pclk, hclk) are not represented, even if they are gated with enable signals. Refer to Section 8.5.11: Peripheral clock gating control for more details.

To reduce the amount of switches, some peripherals share the same kernel clock source. Nevertheless, all peripherals have their dedicated enable signal.

**Peripherals dedicated to audio applications**

The audio peripherals generally need specific accurate frequencies, except for SPDIFRX. As shown in Figure 50, the kernel clock of the SAIs or SPI(I2S)s can be generated by:

- The PLL1 when the amount of active PLLs has to be reduced
- The PLL2 or 3 for optimal flexibility in frequency generation
- HSE, HSI or CSI for use-cases where the current consumption is critical
- I2S_CKIN when an external clock reference need to be used.

*Note: The SPDIFRX does not require a specific frequency, but only a kernel clock frequency high enough to make the peripheral work properly. Refer to the SPDIFRX description for more details.*

DFSDM1 can use the same clock as SAI1A. This is useful when DFSDM1 is used for audio applications.

To improve the flexibility, SAI4 can use different clock for each sub-block.

The SPI/I2S1, 2, and 3 share the same kernel clock source (see Figure 51).
Peripherals dedicated to control and data transfer

Peripherals such as SPIs, I2Cs, UARTs do not need a specific kernel clock frequency but a clock fast enough to generate the correct baud rate, or the required bit clock on the serial interface. For that purpose the source can be selected among:

- PLL1 when the amount of active PLLs has to be reduced
- PLL2 or PLL3 if better flexibility is required. As an example, this solution allows changing the frequency bus via PLL1 without affecting the speed of some serial interfaces.
- HSI or CSI for low-power use-cases or when the peripheral has to quickly wake up from Stop mode (i.e. UART, I2C...).
Note: UARTs also need the LSE clock when high baud rates are not required.

Figure 51. Kernel clock distribution for SPIs and SPI/I2S

1. X represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral. For details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.
Figure 52. Kernel clock distribution for I2Cs

1. X represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral, for details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.

Figure 53. Kernel clock distribution for UARTs, USAR Ts and LPUART1

1. X represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral, for details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.
Figure 54. Kernel clock distribution for LTDC

1. X represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral. For details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.

The FMC, QUADSPI and SDMMC1/2 can also use a clock different from the bus interface clock for more flexibility.

Figure 55. Kernel clock distribution for SDMMC, QUADSPI and FMC

1. X represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral. For details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.
Figure 56 shows the clock distribution for the USB blocks. The USB1ULPI block receives its clock from the external PHY.

The USBxOTG blocks receive the clock for USB communications which can be selected among different sources thanks to the MUX controlled by USBSEL.

**Figure 56. Kernel clock distribution for USB (2)**

1. "X" represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral. For details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.
The Ethernet transmit and receive clocks shall be provided from an external Ethernet PHY. The clock selection for the RX and TX path is controlled via the SYSCFG block.

Figure 57. Kernel clock distribution for Ethernet

1. \(\mathbf{X}\) represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral. For details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.
Figure 58. Kernel clock distribution for ADCs, SWPMI, RNG and FDCAN (2)

1. \(X\) represents the selected MUX input after a system reset.
2. This figure does not show the connection of the bus interface clock to the peripheral. For details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.

(1) The switch is dynamic: the transition between two inputs is glitch-free.

(2) ADC_sclk only available on revision V devices.
1. \(X\) represents the selected MUX input after a system reset
2. This figure does not show the connection of the bus interface clock to the peripheral. For details on each enable cell, please refer to Section 8.5.11: Peripheral clock gating control.

**RTC/AWU clock**

The rtc_ck clock source can be:
- the \texttt{hse\_1M\_ck} (\texttt{hse\_ck} divided by a programmable prescaler)
- the \texttt{lse\_ck}
- or the \texttt{lsi\_ck} clock

The source clock is selected by programming the RTCSSEL[1:0] bits in the RCC backup domain control register (RCC_BDCR) and the RTCPRE[5:0] bits in the RCC clock configuration register (RCC_CFGR).

This selection cannot be modified without resetting the Backup domain.

If the LSE is selected as RTC clock, the RTC will work normally even if the backup or the \(V_{DD}\) supply disappears.
The LSE clock is in the Backup domain, whereas the other oscillators are not. As a consequence:

- If LSE is selected as RTC clock, the RTC continues working even if the $V_{DD}$ supply is switched OFF, provided the $V_{BAT}$ supply is maintained.
- If LSI is selected as the RTC clock, the AWU state is not guaranteed if the $V_{DD}$ supply is powered off.
- If the HSE clock is used as RTC clock, the RTC state is not guaranteed if the $V_{DD}$ supply is powered off or if the $V_{CORE}$ supply is powered off.

The rtc_ck clock is enabled through RTCEN bit located in the RCC backup domain control register (RCC_BDCR).

The RTC bus interface clock (APB clock) is enabled through RTCAPBEN and RTCAPBLPEN bits located in RCC_APB4ENR/LPENR registers.

**Note:** To read the RTC calendar register when the APB clock frequency is less than seven times the RTC clock frequency ($F_{APB} < 7 \times F_{RTCLCK}$), the software must read the calendar time and date registers twice. The data are correct if the second read access to RTC_TR gives the same result than the first one. Otherwise a third read access must be performed.

**Watchdog clocks**

The RCC provides the clock for the four watchdog blocks available on the circuit. The independent watchdog (IWDG1) is connected to the LSI. The window watchdog (WWDG1) are connected to the APB clock.

If an independent watchdog is started by either hardware option or software access, the LSI is forced ON and cannot be disabled. After the LSI oscillator setup delay, the clock is provided to the IWDGs.

**Caution:** Before enabling the WWDG1, the application must set the WW1RSC bit to ‘1’. If the WW1RSC remains to ‘0’, when the WWDG1 is enabled, its the behavior is not guaranteed. The WW1RSC bit is located in RCC global control register (RCC_GCR).

**Clock frequency measurement using TIMx**

Most of the clock source generator frequencies can be measured by means of the input capture of TIMx.

- Calibrating the HSI or CSI with the LSE
  
  The primary purpose of having the LSE connected to a TIMx input capture is to be able to accurately measure the HSI or CSI. This requires to use the HSI or CSI as system clock source either directly or via PLL1. The number of system clock counts between consecutive edges of the LSE signal gives a measurement of the internal clock period. Taking advantage of the high precision of LSE crystals (typically a few tens of ppm) we can determine the internal clock frequency with the same resolution, and trim the source to compensate for manufacturing-process and/or temperature- and voltage-related frequency deviations.

  The basic concept consists in providing a relative measurement (e.g. HSI/LSE ratio): the precision is therefore tightly linked to the ratio between the two clock sources. The greater the ratio is, the more accurate the measurement is.

  The HSI and CSI oscillators have dedicated user-accessible calibration bits for this purpose (see RCC internal clock source calibration register (RCC_ICSCR) for revision Y devices and RCC HSI configuration register (RCC_HSICFGR)/RCC CSI configuration register (RCC_CSICFGR) for revision V devices). When the HSI or CSI
are used via the PLLx, the system clock can also be fine-tuned by using the fractional divider of the PLLs.

- Calibrating the LSI with the HSI
  The LSI frequency can also be measured; this is useful for applications that do not have a crystal. The ultralow power LSI oscillator has a large manufacturing process deviation. By measuring it versus the HSI clock source, it is possible to determine its frequency with the precision of the HSI. The measured value can be used to have more accurate RTC time base timeouts (when LSI is used as the RTC clock source) and/or an IWDG timeout with an acceptable accuracy.

8.5.9 General clock concept overview

The RCC handles the distribution of the CPU, bus interface and peripheral clocks for the system (D1, D2 and D3 domains), according to the operating mode of each function (refer to Section 8.5.1: Clock naming convention for details on clock definitions).

For each peripheral, the application can control the activation/deactivation of its kernel and bus interface clock. Prior to use a peripheral, the CPU has to enable it (by setting PERxEN to ‘1’), and define if this peripheral remains active in CSleep mode (by setting PERxLPEN to ‘1’). This is called ‘allocation’ of a peripheral to the CPU (refer to Section 8.5.10: Peripheral allocation for more details).

The peripheral allocation is used by the RCC to automatically control the clock gating according to the CPU and domain modes, and by the PWR to control the supply voltages of D1, D2 and D3 domains.

Figure 60 gives an example of peripheral allocation:

- The CPU enabled SDMMC1, SPI5 and SRAM1, AXISRAM, ITCM, DTCM1, DTCM2 and SRAM4 are implicitly allocated to the CPU. The group composed of the CPU, bus matrix 1/2/3 and allocated peripherals makes up a sub-system (CPU_SS).

Note: The FLASH, AXISRAM, ITCM, DTCM1, DTCM2, SRAM4, IWGD1, IWGD2, PWR, EXTI and RCC are common resources and are implicitly allocated to the CPU.
Figure 60. Peripheral allocation example

When the CPU enters CStop mode, the RCC automatically disables the bus interface and kernel clocks of all the peripherals of the CPU_SS as well as the CPU clock. The PLLs, if enabled, are not disabled by the RCC since D3 is still running.

The D3 domain can be kept in DRun mode while the CPU is in CStop mode and D1 and D2 domains are in DStop or DStandby mode. This is done by setting RUN_D3 bit in PWR_CPUCR registers.

- If RUN_D3 is set to ‘1’, then D3 is maintained in DRun mode, independently from the CPU modes (see PWR CPU control register (PWR_CPUCR)).
- If RUN_D3 is set to ‘0’, then D3 domain enters DStop or DStandby mode when the CPU enters CStop mode (see Table 61).

Note that the CPU can control if D1, D2 or D3 domains are allowed to enter in DStandby when conditions are met, via bits PDDS_D1, PDDS_D2 and PDDS_D3 of PWR CPU control register (PWR_CPUCR).

A wakeup event will be able to exit D1, D2 and D3 domains from DStandby or DStop mode.

In addition, more autonomy can be given to some peripherals located into D3 domain (refer to Section : D3 domain Autonomous mode for details).
D3 domain Autonomous mode

The Autonomous mode allows to deliver the peripheral clocks to peripherals located in D3, even if the CPU is in CStop mode. When a peripheral has its autonomous bit enabled, it receives its peripheral clocks according to D3 domain state, if the CPU is in CStop mode:

- If the D3 domain is in DRun mode, peripherals with Autonomous mode activated receive their peripheral clocks,
- If the D3 domain is in DStop mode, no peripheral clock is provided.

The Autonomous mode does not prevent the D3 domain to enter DStop or DStandby mode.

The autonomous bits are located in **RCC D3 Autonomous mode register (RCC_D3AMR)**.

For example, the CPU can enter CStop mode, while the SAI4 is filling the SRAM4 with data received from an external device via BDMA. When the amount of received data is reached, the CPU can be activated by a wakeup event. This can be done by setting the SAI4, the BDMA, and SRAM4 in Autonomous mode, while keeping D3 in DRun mode (RUN_D3 set to ‘1’). In this example, the RCC does not switch off the PLLs as the D3 domain is always in DRun mode.

It is possible to go a step further with power consumption reduction by combining the Autonomous mode with the capability of some peripherals (UARTs, I2Cs) to request the kernel clock on their own, without waking-up the CPU. For example, if the system is expecting messages via I2C4, the whole system can be put in Stop mode. When the I2C4 peripheral detects a START bit, it will generate a “kernel clock request”. This request enables the HSI or CSI, and a kernel clock is provided only to the requester (in our example the I2C4). The I2C4 then decodes the incoming message. Several cases are then possible:

- If the device address of the message does not match, then I2C4 releases its “kernel clock request” until a new START condition is detected.
- If the device address of the incoming message matches, it has to be stored into D3 local memory. I2C4 is able to generate a wakeup event on address match to switch the D3 domain to DRun mode. The message is then transferred into memory via BDMA, and the D3 domain go back to DStop mode without any CPU activation. Note that if the amount of data transferred into memory reached the transfer count, the BDMA can also generate an interrupt to wake-up the CPU.
- If the device address of the incoming message matches and the peripheral is setup to wake up the CPU, then I2C4 generates a wakeup event to activate the CPU.

Please refer to the description of EXTI block in order see which peripheral is able to perform a wake-up event to which domain.

Memory handling

The CPU can access all the memory areas available in the product:

- AXISRAM, ITCM, DTCM1, DTCM2 and FLASH,
- SRAM1, SRAM2 and SRAM3,
- SRAM4 and BKPRAM.

As shown in **Figure 60**, FLASH, AXISRAM, SRAM4, ITCM, DTCM1 and DTCM2 are implicitly allocated to the CPU. As a result, there is no enable bit allowing the CPU to allocate these memories.

If the CPU wants to use memories located into D2 domain (SRAM1, SRAM2 and SRAM3), it has to enable them.
The BKPRAM has a dedicated enable in order to gate the bus interface clock. The CPU needs to enable the BKPRAM prior to use it.

**Note:** The memory interface clocks (Flash and RAM interfaces) can be stopped by software during CSleep mode (via DxSRAMyLPEN bits).

Refer to Peripheral clock gating control and CPU and bus matrix clock gating control sections for details on clock enabling.

### System states overview

*Table 61* gives an overview of the system states with respect to the D1, D2 and D3 domain modes.

- The system remains in Run mode as long as D3 is in DRun mode. Several sub-states of system Run exist that are not detailed here (refer Power control (PWR) for more information).
- When the D1 domain is in DRun, the D2 domain can be in DRun, DStop or DStandby. When the D1 domain is in DStop or DStandby, the D2 domain can no longer remain in DRun it will switch to DStop or DStandby according to PDDS_D2 bit.
- D3 can run while D1 and D2 are in DStop/DStandby mode thanks to RUN_D3 bits of PWR_CPUCR registers or when D3 is in Autonomous mode.
- The system remains in Stop mode as long as D3 is in DStop mode. This means implicitly that D1 and D2 are in DStop or DStandby. As soon as D1 or D2 exits DStop or DStandby, D3 switches to DRun mode.
- The system remains in Standby mode as long as D1, D2 and D3 are in DStandby.
- Domain states versus CPU states:
  - When the D1 domain is in DRun mode, it means that its bus matrix is clocked, and the CPU is in CRun mode.
  - When the D2 domain is in DRun mode, it means that its bus matrix is clocked, and the CPU is in CRun mode with at least a peripheral of D2 domain allocated.
  - When the D1 domain is in DStop mode it means that its bus matrix is no longer clocked, and the CPU is in CStop mode.
  - When the D2 domain is in DStop mode it means that its bus matrix is no longer clocked. This situation happens when:
    - the CPU did not allocate peripherals of D2 domain,
    - the CPU allocated peripherals of D2 domain, but the CPU is in CStop or CStandby,
  - When a domain is in DStandby mode, it means that the domain including its CPU are powered down.

*Table 61. System states overview*

<table>
<thead>
<tr>
<th>System State</th>
<th>D1 State</th>
<th>D2 State</th>
<th>D3 State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>DRun</td>
<td>DRun/DStop/DStandby</td>
<td>DRun</td>
</tr>
<tr>
<td></td>
<td>DStop/DStandby</td>
<td>DStop/DStandby</td>
<td></td>
</tr>
<tr>
<td>Stop</td>
<td>DStop/DStandby</td>
<td>DStop/ DStandby</td>
<td>DStop</td>
</tr>
<tr>
<td>Standby</td>
<td>DStandby</td>
<td>DStandby</td>
<td>DStandby</td>
</tr>
</tbody>
</table>
8.5.10 Peripheral allocation

The CPU can allocate a peripheral and hence control its kernel and bus interface clock. The CPU can allocate a peripheral by setting the dedicated PERxEN bit located into:

- RCC_xxxxENR registers or
- RCC_C1_xxxxENR registers.

The CPU can control the peripheral clocks gating when it is in CSleep mode via the PERxLPEN bits located into:

- RCC_xxxxLPENR registers or
- RCC_C1_xxxxLPENR registers.

Refer to Section 8.7.1: Register mapping overview for additional information.

The peripheral allocation bits (PERxEN bits) are used by the hardware to provide the kernel and bus interface clocks to the peripherals. However they are also used to link peripherals to the CPU (CPU sub-system). In this way, the hardware is able to safely gate the peripheral clocks and bus matrix clocks according to CPU states. The PWR block also uses this information to control properly the domain states.

Clock switches and gating

- Clock switching delays

The input selected by the kernel clock switches can be changed dynamically without generating spurs or timing violation. As a consequence, switching from the original to the new input can only be performed if a clock is present on both inputs. If it not the case, no clock will be provided to the peripheral. To recover from this situation, the user has to provide a valid clock to both inputs.

During the transition from one input to another, the kernel clock provided to the peripheral will be gated, in the worst case, during 2 clock cycles of the previously selected clock and 2 clock cycles of the new selected clock. As shown in Figure 61, both input clocks shall be present during transition time.

Figure 61. Kernel Clock switching

- Clock switching state after system reset

After system reset, PLLs, HSE, CSI and HSI48 are switched OFF. If one of these clocks is used as input clock through the MUX, the switching does not take place.
Indeed, switching from the original to the new input can only be performed if a clock is present on both inputs. Otherwise, no clock is provided to the peripheral. To recover from this situation, the user has to provide a valid clock to both inputs.

For example if pll2_q_ck is selected as kernel clock to the USART1, after system reset, the user has to enable pll2_q_ck to switch back to rcc_pclk2 as kernel clock to USART1.

• Clock enabling delays

In the same way, the clock gating logic synchronizes the enable command (coming generally from a kernel clock request or PERxEN bits) with the selected clock, in order to avoid generation of spurs.

- A maximum delay of two periods of the enabled clock may occur between the enable command and the first rising edge of the clock. The enable command can be the rising edge of the PERxEN bits of RCC_xxxxENR registers, or a kernel clock request asserted by a peripheral.

- A maximum delay of 1.5 periods of the disabled clock may occur between the disable command and the last falling edge of the clock. The disable command can be the falling edge of the PERxEN bits of RCC_xxxxENR registers, or a kernel clock request released by a peripheral.

Note: Both the kernel clock and the bus interface clock are affected by this re-synchronization delay.

In addition, the clock enabling delay may strongly increase if the application is enabling for the first time a peripheral which is not located into the same domain. This is due to the fact that the domain where the peripheral is located could be in DStop or DStandby mode. The domain must be switched to DRun mode before the application can use this peripheral.

As an example, if the CPU enables a peripheral located in the D2 domain while the D2 domain is in DStop/DStandby mode, then the RCC has to wait for an acknowledge from the PWR before enabling the clocks of the D2 domain. To handle properly this situation the RCC and the PWR blocks feature four flags:

- D1CKRDY/D2CKRDY located in RCC source control register (RCC_CR)
- SBF_D1 and SBF_D2 located in PWR CPU control register (PWR_CPUCR).

The following sequence can be followed to avoid this issue:

a) Enable the peripheral clocks (i.e. allocate the peripheral) by writing the corresponding PERxEN bit to ‘1’ in the RCC_xxxxENR register,

b) Read back the RCC_xxxxENR register to make sure that the previous write operation is not pending into a write buffer.

c) If the peripheral is located in a different domain, perform the two next steps:

Read DxCKRDY until it is set to ‘1’.
Write SBF_Dx to zero and read-back the value, in order to check if the domain where the peripheral is located is still in DStandby. If the corresponding bit is read at ‘1’, it means that the domain is still in DStandby. Repeat this operation until SBF_Dx is equal to ‘0’, then continue the other steps.

d) Perform a dummy read operation into a register of the enabled peripheral. This operation will take at least 2 clock cycles, which is equal to the max delay of the enable command.

e) The peripheral can then be used.
Note: When the bus interface clock is not active, read or write accesses to the peripheral registers are not supported. A read access will return invalid data. A write access will be ignored and will not create any bus errors.
8.5.11 Peripheral clock gating control

As mentioned previously, each peripheral requires a bus interface clock, named `rcc_perx_bus_ck` (for peripheral ‘x’). This clock can be an APB, AHB or AXI clock, according to which bus the peripheral is connected.

The clocks used as bus interface for peripherals located in D1 domain, could be `rcc_aclk`, `rcc_hclk3` or `rcc_pclk3`, depending on the bus connected to each peripheral. For simplicity sake, these clocks are named `rcc_bus_d1_ck`.

In the same way, the signal named `rcc_bus_d2_ck` represents `rcc_hclk1`, `rcc_hclk2`, `rcc_pclk1` or `rcc_pclk2`, depending on the bus connected to each peripheral of D2 domain.

Similarly, the signal `rcc_bus_d3_ck` represents `rcc_hclk4` or `rcc_pclk4` for peripherals located in D3.

Some peripherals (SAI, UART...) also require a dedicated clock for their communication interface. This clock is generally asynchronous with respect to the bus interface clock. It is named kernel clock (`perx_ker_ckreq`). Both clocks can be gated according to several conditions detailed hereafter.

As shown in Figure 62, enabling the kernel and bus interface clocks of each peripheral depends on several input signals:

- PERxEN and PERxLPEN bits
  - PERxEN represents the peripheral enable (allocation) bit for the CPU. The CPU can write these bits to ‘1’ via RCC_C1_xxxxENR or RCC_xxxxENR registers.
- PERxAMEN bits
  - The PERxAMEN bits are belong to `RCC D3 Autonomous mode register (RCC_D3AMR)`.
- CPU state (`c_sleep` and `c_deepsleep` signals)
- D3 domain state (`d3_deepsleep` signal)
- The kernel clock request (`perx_ker_ckreq`) of the peripheral itself, when the feature is available.

Refer to Section 8.5.10: Peripheral allocation for more details.
Figure 62. Peripheral kernel clock enable logic details

When the peripheral offers the feature
Table 62 gives a detailed description of the enabling logic of the peripheral clocks for peripherals located in D1 or D2 domain and allocated by the CPU.

<table>
<thead>
<tr>
<th>PERxEN</th>
<th>PERxLPEN</th>
<th>PERxSRC</th>
<th>perx_ker_ckreq</th>
<th>CPU State</th>
<th>rcc_perx_ker_c_en</th>
<th>rcc_perx_bus_d1_en</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>No clock provided to the peripheral, because PERxEN='0'.</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>CRun</td>
<td>X</td>
<td>1</td>
<td>Kernel and bus interface clocks are provided to the peripheral, because the CPU is in CRun, and PERxEN='1'.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>CSleep</td>
<td>X</td>
<td>0</td>
<td>No clock provided to the peripheral, because the CPU is in CSleep, and PERxLPEN='0'.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>CSleep</td>
<td>X</td>
<td>1</td>
<td>Kernel and bus interface clocks are provided to the peripheral, because CPU is in CSleep, and PERxLPEN='1'.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>No clock provided to the peripheral because the PERxLPEN bit is set to ‘0’.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>no lsi_ck and no lse_ck and no hsi_ker_ck and no csi_ker_ck</td>
<td>X</td>
<td>CSleep</td>
<td>0</td>
<td>No clock provided to the peripheral because CPU is in CStop and lse_ck or lsi_ck or hsi_ker_ck or csi_ker_ck are not selected.</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>lsi_ck or lse_ck</td>
<td>X</td>
<td>CStop</td>
<td>1</td>
<td>Kernel clock is provided to the peripheral because PERxEN = PERxLPEN='1' and lsi_ck or lse_ck are selected. The bus interface clock is no provided as the CPU is in CStop</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>hsi_ker_ck or csi_ker_ck</td>
<td>1</td>
<td>CStop</td>
<td>0</td>
<td>Kernel clock is provided to the peripheral because req_ker_perx = '1', and PERxEN = PERxLPEN='1' and hsi_ker_ck or csi_ker_ck are selected. The bus interface clock is no provided as the CPU is in CStop</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>hsi_ker_ck or csi_ker_ck</td>
<td>0</td>
<td>CStop</td>
<td>0</td>
<td>No clock provided to the peripheral because CPU is in CStop, and no kernel clock request pending</td>
<td></td>
</tr>
</tbody>
</table>

1. For RNG block, the kernel clock is not delivered if the CPU to which it is allocated is in CStop mode, even if the clock selected is lsi_ck or lse_ck.
As a summary, we can state that the kernel clock is provided to the peripherals located on domains D1 and D2 when the following conditions are met:

1. The CPU is in CRun mode, and the peripheral is allocated.
2. The CPU is in CSleep mode, and the peripheral is allocated with PERxLPEN = ‘1’.
3. The CPU is in CStop mode, and the peripheral is allocated with PERxLPEN = ‘1’, and the peripheral generates a kernel clock request, and the selected clock is **hsi_ker_ck** or **csi_ker_ck**.
4. The CPU is in CStop mode, and the peripheral is allocated with PERxLPEN = ‘1’, and the kernel source clock of the peripheral is **lse_ck** or **lsi_ck**.

The bus interface clock will be provided to the peripherals only when conditions 1 or 2 are met.

*Table 63* gives a detailed description of the enabling logic of the kernel clock for all peripherals located in D3.

<table>
<thead>
<tr>
<th>PERxEN</th>
<th>PERxLPEN</th>
<th>PERxAMEN</th>
<th>PERxSRC</th>
<th>perx_ker_ckreq</th>
<th>CPU State</th>
<th>D3 State</th>
<th>rcc_perx_ker_d3_en</th>
<th>rcc_perx_bus_d3_en</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 X X X X X X</td>
<td>Any</td>
<td>Any</td>
<td>0 0</td>
<td>No clock provided to the peripheral, as PERxEN = '0'.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 X X X X X</td>
<td>CRun</td>
<td>1 1</td>
<td>Kernel and bus interface clocks are provided to the peripheral, because the CPU is in CRun, and PERxEN = '1'.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 0 X X X</td>
<td>CSleep</td>
<td>0 0</td>
<td>No clock provided to the peripheral, because the CPU is in CSleep, and PERxLPEN = '0'.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 1 X X X</td>
<td>DRun</td>
<td>1 1</td>
<td>Kernel and bus interface clocks are provided to the peripheral, because the CPU is in CSleep, and PERxLPEN = '1'.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 X 0 X X</td>
<td>CStop</td>
<td>0 0</td>
<td>As the CPU is in CStop, and PERxEN = '1', then the kernel clock gating depends on D3 state and PERxAMEN bits. No clock provided to the peripheral because PERxAMEN = '0'.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 X 1 X X</td>
<td></td>
<td>1 1</td>
<td>The kernel and bus interface clocks are provided because even if the CPU is in CStop mode, D3 is in DRun mode, with PERxEN and PERxAMEN bits set to '1'.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 X 1 not lse_ck and not lsi_ck</td>
<td></td>
<td>0</td>
<td>DStop</td>
<td>0 0</td>
<td>No clock provided to the peripheral, because D3 is in DStop, req_ker_perx = '0', and lse_ck or lsi_ck are not selected.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
As a summary, we can state that the kernel clock is provided to the peripherals of D3 if the following conditions are met:

1. The CPU is in CRun mode, and the peripheral is allocated.
2. The CPU is in CSleep mode, and the peripheral is allocated with PERxLPEN = ‘1’.
3. The CPU is in CStop mode, and the peripheral is allocated and D3 domain is in DRun mode with PERxAMEN = ‘1’.
4. The CPU is in CStop mode, and the peripheral is allocated, and D3 domain is in DStop mode with PERxAMEN = ‘1’, and the peripheral is generating a kernel clock request and the kernel clock source is **hsi_ker_ck** or **csi_ker_ck**.
5. The CPU is in CStop mode, and the peripheral is allocated, and D3 domain is in DStop mode with PERxAMEN = ‘1’, and the kernel clock source of the peripheral is **lse_ck** or **lsi_ck**.

The bus interface clock will be provided to the peripherals only when condition 1, 2 or 3 is met.

---

### Table 63. Peripheral clock enabling for D3 peripherals (continued)

<table>
<thead>
<tr>
<th>PERxEN</th>
<th>PERxLPEN</th>
<th>PERxAMEN</th>
<th>PERxSRC</th>
<th>CPU State</th>
<th>D3 State</th>
<th>rcc_perx_ker_d3_en</th>
<th>rcc_perx_bus_d3_en</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>0</td>
<td>No clock provided to the peripheral, because even if req_ker_perx = ‘0’, lse_ck or lsi_ck or hsi_ker_ck or csi_ker_ck are not selected.</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>1</td>
<td></td>
<td>CStop</td>
<td>DStop</td>
<td>1</td>
<td>0</td>
<td>Kernel clock is provided to the peripheral because req_ker_perx = ‘1’, and PERxEN = PERxAMEN=’1’, and the selected clock is hsi_ker_ck or csi_ker_ck. The bus interface clock is not provided as D3 is in DStop.</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Kernel clock is provided to the peripheral because PERxEN = PERxAMEN=’1’ and lse_ck or lsi_ck are selected, while D3 is in STOP. The bus interface clock is not provided as D3 is in DSTOP.</td>
</tr>
</tbody>
</table>

---

*Table 63. Peripheral clock enabling for D3 peripherals (continued)*
Note: When they are set to ‘1’, the autonomous bits indicate that the associated peripheral will receive a kernel clock according to D3 state, and not according to the mode of the CPU. Only I2C, U(S)ART and LPUART peripherals are able to request the kernel clock. This feature gives to the peripheral the capability to transfer data with an optimal power consumption.

The autonomous bits dedicated to some peripherals located in D3 domain allow the data transfer with external devices without activating the CPU.

In order for the LPTIMER to operate with lse_ck or lsi_ck when the circuit is in Stop mode, the user application has to select the lsi_ck or lse_ck input via LPTIMxSEL fields, and set bit LPTIMxAMEN and LPTIMxLPEN to ‘1’.

8.5.12 CPU and bus matrix clock gating control

For each domain it is possible to control the activation/deactivation of the CPU clock and bus matrix clock.

For information about convention naming, refer to Section 8.5.11: Peripheral clock gating control.

The clocks of the CPU, AHB and AXI bridges and APB busses are enabled according to the rules hereafter:

- The CPU clock rcc_c_ck is enabled when the CPU is in CRun mode.
- The AXI bridge clock is enabled when the CPU is in CRun mode.
- The D2 domain AHB bridges clocks are enabled when:
  - The CPU is in CRun or,
  - If the CPU is in CSleep with at least a peripheral (master) connected to this bus having both its PERxEN and PERxLPEN set to ‘1’ or,
  - If the CPU is in CSleep with at least an APB bus having its clock enabled.
- The D3 domain AHB bridge clock is enabled when:
  - The CPU is in CRun or CSleep mode or,
  - When the RUN_D3 bit is set to ‘1’, independently of CPU modes or,
  - When the d3_deepsleep signal is inactive (‘0’), independently of CPU modes.
- The APB1,2,3 busses are enabled when:
  - The CPU is in CRun or,
  - If the CPU is in CSleep with at least a peripheral connected to this bus having both its PERxEN and PERxLPEN set to ‘1’.
- The APB4 bus is enabled when: the D3 domain is in DRun.

As shown in the Figure 63, the enabling of the core and bus clock of each domain depends on several input signals:

- c_sleep and c_deepsleep signals from the CPU,
- d3_sleepdeep signal,
- RCC_xxxxENR.PERxEN bits of peripherals located on D2 domain
Figure 63. Bus clock enable logic

run_c is a combination of NOT c_deepsleep and NOT c_sleep
rcc_bus_dx represents the clocks for the bus matrix and the peripheral bus interface for domain x
8.6 RCC Interrupts

The RCC provides 3 interrupt lines:
- **rcc_it**: a general interrupt line, providing events when the PLLs are ready, or when the oscillators are ready.
- **rcc_hsecss_it**: an interrupt line dedicated to the failure detection of the HSE Clock Security System.
- **rcc_lsecss_it**: an interrupt line dedicated to the failure detection of the LSE Clock Security System.

The interrupt enable is controlled via the **RCC clock source interrupt enable register (RCC_CIER)**, except for the HSE CSS failure. When the HSE CSS feature is enabled, it is not possible to mask the interrupt generation.

The interrupt flags can be checked via the **RCC clock source Interrupt flag register (RCC_CIFR)**, and those flags can be cleared via the **RCC clock source interrupt clear register (RCC_CICR)**.

**Note:** The interrupt flags are not relevant if the corresponding interrupt enable bit is not set. Table 64 gives a summary of the interrupt sources, and the way to control them.

<table>
<thead>
<tr>
<th>Interrupt Source</th>
<th>Description</th>
<th>Interrupt enable</th>
<th>Action to clear interrupt</th>
<th>Interrupt Line</th>
</tr>
</thead>
<tbody>
<tr>
<td>LSIRDYF</td>
<td>LSI ready</td>
<td>LSIRDYIE</td>
<td>Set LSIRDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>LSERDYF</td>
<td>LSE ready</td>
<td>LSERDYIE</td>
<td>Set LSERDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>HSIRDYF</td>
<td>HSI ready</td>
<td>HSIRDYIE</td>
<td>Set HSIRDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>HSERDYF</td>
<td>HSE ready</td>
<td>HSERDYIE</td>
<td>Set HSERDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>CSIRDYF</td>
<td>CSI ready</td>
<td>CSIRDYIE</td>
<td>Set CSIRDYC to ‘1’</td>
<td>rcc_it</td>
</tr>
<tr>
<td>HSI48RDYF</td>
<td>HSI48 ready</td>
<td>HSI48RDYIE</td>
<td>Set HSI48RDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>PLL1RDYF</td>
<td>PLL1 ready</td>
<td>PLL1RDYIE</td>
<td>Set PLL1RDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>PLL2RDYF</td>
<td>PLL2 ready</td>
<td>PLL2RDYIE</td>
<td>Set PLL2RDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>PLL3RDYF</td>
<td>PLL3 ready</td>
<td>PLL3RDYIE</td>
<td>Set PLL3RDYC to ‘1’</td>
<td></td>
</tr>
<tr>
<td>LSECSSF</td>
<td>LSE Clock security system failure</td>
<td>LSECSSFIE (1)</td>
<td>Set LSECSSC to ‘1’</td>
<td>rcc_lsecss_it</td>
</tr>
<tr>
<td>HSECSSF</td>
<td>HSE Clock security system failure</td>
<td>(2)</td>
<td>Set HSECSSC to ‘1’</td>
<td>rcc_hsecss_it</td>
</tr>
</tbody>
</table>

1. The security system feature must also be enabled (LSECSSON = ‘1’), in order to generate interrupts.
2. It is not possible to mask this interrupt when the security system feature is enabled (HSECSSON = ‘1’).
8.7 **RCC register description**

8.7.1 **Register mapping overview**

Note that the control of PERxEN and PERxLPEN bits can be performed at two different address offset: 0x0D0 and 0x130. So the application can use the registers named:

- RCC_xxxxENR or RCC_C1_xxxxENR to control the PERxEN bits
- RCC_xxxxLPENR or RCC_C1_xxxxLPENR to control the PERxLPEN bits
- RCC_RSR or RCC_C1_RSR to control the reset flag status bits.

This feature is provided to insure the compatibility with other products of this family.

*Figure 64* shows the RCC mapping overview.

*Figure 64. RCC mapping overview*
8.7.2  RCC source control register (RCC_CR)

Address offset: 0x000
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>PLL3RDY</td>
<td>PLL3ON</td>
<td>PLL2RDY</td>
<td>PLL2ON</td>
<td>PLL1RDY</td>
<td>PLL1ON</td>
<td>Res.</td>
<td>Res.</td>
<td>HSECSSON</td>
<td>HSEBYP</td>
<td>HSERDY</td>
<td>HSEON</td>
<td></td>
</tr>
<tr>
<td></td>
<td>r</td>
<td>nw</td>
<td>r</td>
<td>nw</td>
<td>r</td>
<td>nw</td>
<td>r</td>
<td>nw</td>
<td>rs</td>
<td>nw</td>
<td>r</td>
<td>nw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

Bit 29  PLL3RDY: PLL3 clock ready flag
Set by hardware to indicate that the PLL3 is locked.
0: PLL3 unlocked (default after reset)
1: PLL3 locked

Bit 28  PLL3ON: PLL3 enable
Set and cleared by software to enable PLL3.
Cleared by hardware when entering Stop or Standby mode.
0: PLL3 OFF (default after reset)
1: PLL3 ON

Bit 27  PLL2RDY: PLL2 clock ready flag
Set by hardware to indicate that the PLL2 is locked.
0: PLL2 unlocked (default after reset)
1: PLL2 locked

Bit 26  PLL2ON: PLL2 enable
Set and cleared by software to enable PLL2.
Cleared by hardware when entering Stop or Standby mode.
0: PLL2 OFF (default after reset)
1: PLL2 ON

Bit 25  PLL1RDY: PLL1 clock ready flag
Set by hardware to indicate that the PLL1 is locked.
0: PLL1 unlocked (default after reset)
1: PLL1 locked

Bit 24  PLL1ON: PLL1 enable
Set and cleared by software to enable PLL1.
Cleared by hardware when entering Stop or Standby mode. Note that the hardware prevents writing this bit to ‘0’, if the PLL1 output is used as the system clock.
0: PLL1 OFF (default after reset)
1: PLL1 ON

Bits 23:20  Reserved, must be kept at reset value.
Bit 19 **HSECSSON**: HSE Clock Security System enable
   Set by software to enable Clock Security System on HSE.
   This bit is "set only" (disabled by a system reset or when the system enters in Standby mode).
   When HSECSSON is set, the clock detector is enabled by hardware when the HSE is ready and
   disabled by hardware if an oscillator failure is detected.
   0: Clock Security System on HSE OFF (Clock detector OFF) (default after reset)
   1: Clock Security System on HSE ON (Clock detector ON if the HSE oscillator is
      stable, OFF if not).

Bit 18 **HSEBYP**: HSE clock bypass
   Set and cleared by software to bypass the oscillator with an external clock. The external
   clock must be enabled with the HSEON bit, to be used by the device.
   The HSEBYP bit can be written only if the HSE oscillator is disabled.
   0: HSE oscillator not bypassed (default after reset)
   1: HSE oscillator bypassed with an external clock

Bit 17 **HSERDY**: HSE clock ready flag
   Set by hardware to indicate that the HSE oscillator is stable.
   0: HSE clock is not ready (default after reset)
   1: HSE clock is ready

Bit 16 **HSEON**: HSE clock enable
   Set and cleared by software.
   Cleared by hardware to stop the HSE when entering Stop or Standby mode.
   This bit cannot be cleared if the HSE is used directly (via SW mux) as system clock or if the HSE is
   selected as reference clock for PLL1 with PLL1 enabled (PLL1ON bit set to ‘1’).
   0: HSE is OFF (default after reset)
   1: HSE is ON

Bit 15 **D2CKRDY**: D2 domain clocks ready flag
   Set by hardware to indicate that the D2 domain clocks are available.
   0: D2 domain clocks are not available (default after reset)
   1: D2 domain clocks are available

Bit 14 **D1CKRDY**: D1 domain clocks ready flag
   Set by hardware to indicate that the D1 domain clocks (CPU, bus and peripheral) are available.
   0: D1 domain clocks are not available (default after reset)
   1: D1 domain clocks are available

Bit 13 **HSI48RDY**: HSI48 clock ready flag
   Set by hardware to indicate that the HSI48 oscillator is stable.
   0: HSI48 clock is not ready (default after reset)
   1: HSI48 clock is ready

Bit 12 **HSI48ON**: HSI48 clock enable
   Set by software and cleared by software or by the hardware when the system enters to Stop or
   Standby mode.
   0: HSI48 is OFF (default after reset)
   1: HSI48 is ON

Bits 11:10  Reserved, must be kept at reset value.
Bit 9 **CSIKERON**: CSI clock enable in Stop mode
Set and reset by software to force the CSI to ON, even in Stop mode, in order to be quickly available as kernel clock for some peripherals. This bit has no effect on the value of CSION.
0: no effect on CSI (default after reset)
1: CSI is forced to ON even in Stop mode

Bit 8 **CSIRDY**: CSI clock ready flag
Set by hardware to indicate that the CSI oscillator is stable. This bit is activated only if the RC is enabled by CSION (it is not activated if the CSI is enabled by CSIKERON or by a peripheral request).
0: CSI clock is not ready (default after reset)
1: CSI clock is ready

Bit 7 **CSION**: CSI clock enable
Set and reset by software to enable/disable CSI clock for system and/or peripheral.
Set by hardware to force the CSI to ON when the system leaves Stop mode, if STOPWUCK = ‘1’ or STOPKERWUCK = ‘1’.
This bit cannot be cleared if the CSI is used directly (via SW mux) as system clock or if the CSI is selected as reference clock for PLL1 with PLL1 enabled (PLL1ON bit set to ‘1’).
0: CSI is OFF (default after reset)
1: CSI is ON

Bit 6 **Reserved**, must be kept at reset value.

Bit 5 **HSIDIVF**: HSI divider flag
Set and reset by hardware.
As a write operation to HSIDIV has not an immediate effect on the frequency, this flag indicates the current status of the HSI divider. HSIDIVF will go immediately to ‘0’ when HSIDIV value is changed, and will be set back to ‘1’ when the output frequency matches the value programmed into HSIDIV.
0: new division ratio not yet propagated to $\text{hsi}(_\text{ker})_\text{ck}$ (default after reset)
1: $\text{hsi}(_\text{ker})_\text{ck}$ clock frequency reflects the new HSIDIV value

Bits 4:3 **HSIDIV[1:0]**: HSI clock divider
Set and reset by software.
These bits allow selecting a division ratio in order to configure the wanted HSI clock frequency. The HSIDIV cannot be changed if the HSI is selected as reference clock for at least one enabled PLL (PLLxON bit set to ‘1’). In that case, the new HSIDIV value is ignored.
00: Division by 1, $\text{hsi}(_\text{ker})_\text{ck} = 64$ MHz (default after reset)
01: Division by 2, $\text{hsi}(_\text{ker})_\text{ck} = 32$ MHz
10: Division by 4, $\text{hsi}(_\text{ker})_\text{ck} = 16$ MHz
11: Division by 8, $\text{hsi}(_\text{ker})_\text{ck} = 8$ MHz
Bit 2  **HSIRDY**: HSI clock ready flag
   Set by hardware to indicate that the HSI oscillator is stable.
   0: HSI clock is not ready (default after reset)
   1: HSI clock is ready

Bit 1  **HSIKERON**: High Speed Internal clock enable in Stop mode
   Set and reset by software to force the HSI to ON, even in Stop mode, in order to be quickly available as kernel clock for peripherals. This bit has no effect on the value of HSION.
   0: no effect on HSI (default after reset)
   1: HSI is forced to ON even in Stop mode

Bit 0  **HSION**: High Speed Internal clock enable
   Set and cleared by software.
   Set by hardware to force the HSI to ON when the product leaves Stop mode, if STOPWUCK = ‘0’ or STOPKERWUCK = ‘0’.
   Set by hardware to force the HSI to ON when the product leaves Standby mode or in case of a failure of the HSE which is used as the system clock source.
   This bit cannot be cleared if the HSI is used directly (via SW mux) as system clock or if the HSI is selected as reference clock for PLL1 with PLL1 enabled (PLL1ON bit set to ‘1’).
   0: HSI is OFF
   1: HSI is ON (default after reset)
### 8.7.3 RCC internal clock source calibration register (RCC_ICSCR)

Address offset: 0x004

Reset value: 0x4000 0xxx

This register is available only on revision Y devices.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
<td>r</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>25</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>24</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>23</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>22</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>21</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>20</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>19</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>18</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>17</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>16</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

#### Bits 31
Reserved, must be kept at reset value.

#### Bits 30:26 **CSITRIM[4:0]**: CSI clock trimming

Set by software to adjust calibration.

CSITRIM field is added to the engineering option bytes loaded during reset phase (flash_csi_opt) in order to form the calibration trimming value.

\[
CSICAL = CSITRIM + flash_csi_opt.
\]

**Note:** The reset value of the field is 0x10.

#### Bits 25:18 **CSICAL[7:0]**: CSI clock calibration

Set by hardware by option byte loading during system reset \texttt{nrset}.

Adjusted by software through trimming bits CSITRIM.

This field represents the sum of engineering option byte calibration value and CSITRIM bits value.

#### Bits 17:12 **HSITRIM[5:0]**: HSI clock trimming

Set by software to adjust calibration.

HSITRIM field is added to the engineering option bytes loaded during reset phase (flash_hsi_opt) in order to form the calibration trimming value.

\[
HSICAL = HSITRIM + flash_hsi_opt.
\]

**Note:** The reset value of the field is 0x20.

#### Bits 11:0 **HSICAL[11:0]**: HSI clock calibration

Set by hardware by option byte loading during system reset \texttt{nrset}.

Adjusted by software through trimming bits HSITRIM.

This field represents the sum of engineering option byte calibration value and HSITRIM bits value.
8.7.4 RCC HSI configuration register (RCC_HSICFGR)

Address offset: 0x004
Reset value: 0x4000 0xxx

This register is available only on revision V devices.

Bit 31 Reserved, must be kept at reset value.

Bits 30:24 **HSITRIM[6:0]**: HSI clock trimming
Set by software to adjust calibration.
HSITRIM field is added to the engineering Option Bytes loaded during reset phase (FLASH_HSI_opt) in order to form the calibration trimming value.
HSICAL = HSITRIM + FLASH_HSI_opt.
*Note: The reset value of the field is 0x40.*

Bits 23:12 Reserved, must be kept at reset value.

Bits 11:0 **HSICAL[11:0]**: HSI clock calibration
Set by hardware by option byte loading during system reset *nreset.*
Adjusted by software through trimming bits HSITRIM.
This field represents the sum of engineering Option Byte calibration value and HSITRIM bits value.
### 8.7.5 RCC clock recovery RC register (RCC_CRRCCR)

Address offset: 0x008

Reset value: 0x0000 0xxx

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:10  Reserved, must be kept at reset value.

Bits 9:0  **HSI48CAL[9:0]**: Internal RC 48 MHz clock calibration

Set by hardware by option byte loading during system reset `nreset`

Read-only.
### 8.7.6 RCC CSI configuration register (RCC_CSICFGR)

Address offset: 0x00C  
Reset value: 0x2000 00xx  
This register is available only on revision V devices.

| Bit 31 | Bit 30 | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 | Bit 23 | Bit 22 | Bit 21 | Bit 20 | Bit 19 | Bit 18 | Bit 17 | Bit 16 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Req    | Req    | Req    | Req    | CSITRIM[5:0] | Req    | Req    | Req    | Req    | Req    | Req    | Req    | Req    | Req    | Req    | Req    | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      |

Bits 31:30 Reserved, must be kept at reset value.

Bits 29:24 **CSITRIM[5:0]**: CSI clock trimming

Set by software to adjust calibration.

CSITRIM bitfield is added to the engineering option bytes loaded during the reset phase (FLASH_CSI_opt) in order to build the calibration trimming value.

CSICAL = CSITRIM + FLASH_CSI_opt.

*Note: The reset value of this bitfield is 0x10.*

Bits 23:8 Reserved, must be kept at reset value.

Bits 9:0 **CSICAL[9:0]**: CSI clock calibration

Set by hardware by option byte loading during system reset reset.

Adjusted by software through trimming bits CSITRIM.

This bitfield represents the sum of the engineering option byte calibration value and CSITRIM value.
8.7.7 RCC clock configuration register (RCC_CFGR)

Address offset: 0x010
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:29 MCO2[2:0]: Micro-controller clock output 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set and cleared by software. Clock source selection may generate glitches on MCO2.</td>
</tr>
<tr>
<td>It is highly recommended to configure these bits only after reset, before enabling the external oscillators and the PLLs.</td>
</tr>
<tr>
<td>000: System clock selected (sys_ck) (default after reset)</td>
</tr>
<tr>
<td>001: PLL2 oscillator clock selected (pll2_p_ck)</td>
</tr>
<tr>
<td>010: HSE clock selected (hse_ck)</td>
</tr>
<tr>
<td>011: PLL1 clock selected (pll1_q_ck)</td>
</tr>
<tr>
<td>100: CSI clock selected (csi_ck)</td>
</tr>
<tr>
<td>101: LSI clock selected (lsi_ck)</td>
</tr>
<tr>
<td>others: reserved</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 28:25 MCO2PRE[3:0]: MCO2 prescaler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set and cleared by software to configure the prescaler of the MCO2. Modification of this prescaler may generate glitches on MCO2. It is highly recommended to change this prescaler only after reset, before enabling the external oscillators and the PLLs.</td>
</tr>
<tr>
<td>0000: prescaler disabled (default after reset)</td>
</tr>
<tr>
<td>0001: division by 1 (bypass)</td>
</tr>
<tr>
<td>0010: division by 2</td>
</tr>
<tr>
<td>0011: division by 3</td>
</tr>
<tr>
<td>0100: division by 4</td>
</tr>
<tr>
<td>...</td>
</tr>
<tr>
<td>1111: division by 15</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 24:22 MCO1[2:0]: Micro-controller clock output 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set and cleared by software. Clock source selection may generate glitches on MCO1.</td>
</tr>
<tr>
<td>It is highly recommended to configure these bits only after reset, before enabling the external oscillators and the PLLs.</td>
</tr>
<tr>
<td>000: HSI clock selected (hsi_ck) (default after reset)</td>
</tr>
<tr>
<td>001: LSE oscillator clock selected (lse_ck)</td>
</tr>
<tr>
<td>010: HSE clock selected (hse_ck)</td>
</tr>
<tr>
<td>011: PLL1 clock selected (pll1_q_ck)</td>
</tr>
<tr>
<td>100: HSI48 clock selected (hsi48_ck)</td>
</tr>
<tr>
<td>others: reserved</td>
</tr>
</tbody>
</table>
Bits 21:18 **MCO1PRE[3:0]**: MCO1 prescaler
Set and cleared by software to configure the prescaler of the MCO1. Modification of this prescaler may generate glitches on MCO1. It is highly recommended to change this prescaler only after reset, before enabling the external oscillators and the PLLs.
- 0000: prescaler disabled (default after reset)
- 0001: division by 1 (bypass)
- 0010: division by 2
- 0011: division by 3
- 0100: division by 4
- ...
- 1111: division by 15

Bits 17:16 Reserved, must be kept at reset value.

Bit 15 **TIMPRE**: Timers clocks prescaler selection
This bit is set and reset by software to control the clock frequency of all the timers connected to APB1 and APB2 domains.
- 0: The Timers kernel clock is equal to \( rcc_{hclk1} \) if \( D2PPREx \) is corresponding to division by 1 or 2, else it is equal to \( 2 \times F_{rcc\_pclkx\_d2} \) (default after reset)
- 1: The Timers kernel clock is equal to \( rcc_{hclk1} \) if \( D2PPREx \) is corresponding to division by 1, 2 or 4, else it is equal to \( 4 \times F_{rcc\_pclkx\_d2} \)
Please refer to Table 57: Ratio between clock timer and pclk

Bit 14 **HRTIMSEL**: High Resolution Timer clock prescaler selection
This bit is set and reset by software to control the clock frequency of high resolution the timer (HRTIM).
- 0: The HRTIM prescaler clock source is the same as other timers. (default after reset)
- 1: The HRTIM prescaler clock source is the CPU clock (\( rcc\_c\_ck \)).

Bits 13:8 **RTCPRE[5:0]**: HSE division factor for RTC clock
Set and cleared by software to divide the HSE to generate a clock for RTC.
Caution: The software has to set these bits correctly to ensure that the clock supplied to the RTC is lower than 1 MHz. These bits must be configured if needed before selecting the RTC clock source.
- 000000: no clock (default after reset)
- 000001: no clock
- 000010: HSE/2
- 000011: HSE/3
- 000100: HSE/4
- ...
- 111110: HSE/62
- 111111: HSE/63

Bit 7 **STOPKERWUCK**: Kernel clock selection after a wake up from system Stop
Set and reset by software to select the Kernel wakeup clock from system Stop.
- 0: The HSI is selected as wake up clock from system Stop (default after reset)
- 1: The CSI is selected as wake up clock from system Stop
See Section 8.5.7: Handling clock generators in Stop and Standby mode for details.
Bit 6  **STOPWUCK**: System clock selection after a wake up from system Stop

Set and reset by software to select the system wakeup clock from system Stop. The selected clock is also used as emergency clock for the Clock Security System on HSE.

0: The HSI is selected as wake up clock from system Stop (default after reset)
1: The CSI is selected as wake up clock from system Stop

See Section 8.5.7: Handling clock generators in Stop and Standby mode for details.

**Caution:** STOPWUCK must not be modified when the Clock Security System is enabled (by HSECSSON bit) and the system clock is HSE (SWS=”10”) or a switch on HSE is requested (SW=”10”).

Bits 5:3  **SWS[2:0]**: System clock switch status

Set and reset by hardware to indicate which clock source is used as system clock.

000: HSI used as system clock (**hsi_ck**) (default after reset)
001: CSI used as system clock (**csi_ck**)
010: HSE used as system clock (**hse_ck**)
011: PLL1 used as system clock (**pll1_p_ck**)
others: Reserved

Bits 2:0  **SW[2:0]**: System clock switch

Set and reset by software to select system clock source (**sys_ck**).

Set by hardware in order to:

- force the selection of the HSI or CSI (depending on STOPWUCK selection) when leaving a system Stop mode
- force the selection of the HSI in case of failure of the HSE when used directly or indirectly as system clock.

000: HSI selected as system clock (**hsi_ck**) (default after reset)
001: CSI selected as system clock (**csi_ck**)
010: HSE selected as system clock (**hse_ck**)
011: PLL1 selected as system clock (**pll1_p_ck**)
others: Reserved
8.7.8 RCC domain 1 clock configuration register (RCC_D1CFGR)

Address offset: 0x018
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>D1CPRE[3:0]</td>
<td>rw</td>
<td>D1PPRE[2:0]</td>
<td>HPRE[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:8 **D1CPRE[3:0]**: D1 domain Core prescaler

Set and reset by software to control D1 domain CPU clock division factor.
Changing this division ratio has an impact on the frequency of the CPU clock, and all bus matrix clocks.
The clocks are divided by the new prescaler factor. This factor ranges from 1 to 16 periods of the slowest APB clock among **rcc_pclk[4:1]** after D1CPRE update. The application can check if the new division factor is taken into account by reading back this register.

0xxx: **sys_ck** not divided (default after reset)
1000: **sys_ck** divided by 2
1001: **sys_ck** divided by 4
1010: **sys_ck** divided by 8
1011: **sys_ck** divided by 16
1100: **sys_ck** divided by 64
1101: **sys_ck** divided by 128
1110: **sys_ck** divided by 256
1111: **sys_ck** divided by 512
Bit 7  Reserved, must be kept at reset value.

Bits 6:4  **D1PPRE[2:0]**: D1 domain APB3 prescaler

- Set and reset by software to control the division factor of `rcc_pclk3`.
- The clock is divided by the new prescaler factor from 1 to 16 cycles of `rcc_hclk3` after D1PPRE write.
- 0xx: `rcc_pclk3 = rcc_hclk3` (default after reset)
- 100: `rcc_pclk3 = rcc_hclk3 / 2`
- 101: `rcc_pclk3 = rcc_hclk3 / 4`
- 110: `rcc_pclk3 = rcc_hclk3 / 8`
- 111: `rcc_pclk3 = rcc_hclk3 / 16`

Bits 3:0  **HPRE[3:0]**: D1 domain AHB prescaler

- Set and reset by software to control the division factor of `rcc_hclk3` and `rcc_aclk`. Changing this division ratio has an impact on the frequency of all bus matrix clocks.
- 0xxx: `rcc_hclk3 = sys_d1cpre_ck` (default after reset)
- 1000: `rcc_hclk3 = sys_d1cpre_ck / 2`
- 1001: `rcc_hclk3 = sys_d1cpre_ck / 4`
- 1010: `rcc_hclk3 = sys_d1cpre_ck / 8`
- 1011: `rcc_hclk3 = sys_d1cpre_ck / 16`
- 1100: `rcc_hclk3 = sys_d1cpre_ck / 64`
- 1101: `rcc_hclk3 = sys_d1cpre_ck / 128`
- 1110: `rcc_hclk3 = sys_d1cpre_ck / 256`
- 1111: `rcc_hclk3 = sys_d1cpre_ck / 512`

**Note:** The clocks are divided by the new prescaler factor from 1 to 16 periods of the slowest APB clock among `rcc_pclk[4:1]` after HPRE update.

**Note:** Note also that `rcc_hclk3 = rcc_aclk`.

**Caution:** Care must be taken when using the voltage scaling. Due to the propagation delay of the new division factor, after a prescaler factor change and before lowering the VCORE voltage, this register must be read in order to check that the new prescaler value has been taken into account.

Depending on the clock source frequency and the voltage range, the software application has to program a correct value in HPRE to make sure that the system frequency does not exceed the maximum frequency.
### 8.7.9 RCC domain 2 clock configuration register (RCC_D2CFGR)

Address offset: 0x01C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:11</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>
| Bit 10:8  | **D2PPRE2[2:0]**: D2 domain APB2 prescaler  
  Set and reset by software to control D2 domain APB2 clock division factor.  
The clock is divided by the new prescaler factor from 1 to 16 cycles of \texttt{rcc\_hclk1} after D2PPRE2 write.  
0xx: \texttt{rcc\_pclk2} = \texttt{rcc\_hclk1} (default after reset)  
100: \texttt{rcc\_pclk2} = \texttt{rcc\_hclk1} / 2  
101: \texttt{rcc\_pclk2} = \texttt{rcc\_hclk1} / 4  
110: \texttt{rcc\_pclk2} = \texttt{rcc\_hclk1} / 8  
111: \texttt{rcc\_pclk2} = \texttt{rcc\_hclk1} / 16  
| Bit 7     | Reserved, must be kept at reset value. |
| Bit 6:4   | **D2PPRE1[2:0]**: D2 domain APB1 prescaler  
  Set and reset by software to control D2 domain APB1 clock division factor.  
The clock is divided by the new prescaler factor from 1 to 16 cycles of \texttt{rcc\_hclk1} after D2PPRE1 write.  
0xx: \texttt{rcc\_pclk1} = \texttt{rcc\_hclk1} (default after reset)  
100: \texttt{rcc\_pclk1} = \texttt{rcc\_hclk1} / 2  
101: \texttt{rcc\_pclk1} = \texttt{rcc\_hclk1} / 4  
110: \texttt{rcc\_pclk1} = \texttt{rcc\_hclk1} / 8  
111: \texttt{rcc\_pclk1} = \texttt{rcc\_hclk1} / 16  
| Bit 3:0   | Reserved, must be kept at reset value. |
### 8.7.10 RCC domain 3 clock configuration register (RCC_D3CFGR)

Address offset: 0x020  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:7  Reserved, must be kept at reset value.

Bits 6:4  **D3PPRE[2:0]**: D3 domain APB4 prescaler
- Set and reset by software to control D3 domain APB4 clock division factor.
- The clock is divided by the new prescaler factor from 1 to 16 cycles of `rcc_hclk4` after D3PPRE write.
  - 0xx: `rcc_pclk4 = rcc_hclk4` (default after reset)
  - 100: `rcc_pclk4 = rcc_hclk4 / 2`
  - 101: `rcc_pclk4 = rcc_hclk4 / 4`
  - 110: `rcc_pclk4 = rcc_hclk4 / 8`
  - 111: `rcc_pclk4 = rcc_hclk4 / 16`

Bits 3:0  Reserved, must be kept at reset value.
8.7.11 RCC PLL clock source selection register (RCC_PLLCKSELR)

Address offset: 0x028
Reset value: 0x0202 0200

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:20 **DIVM3[5:0]:** Prescaler for PLL3
Set and cleared by software to configure the prescaler of the PLL3.
The hardware does not allow any modification of this prescaler when PLL3 is enabled (PLL3ON = ‘1’).
In order to save power when PLL3 is not used, the value of DIVM3 must be set to ‘0’.
000000: prescaler disabled (default after reset)
000001: division by 1 (bypass)
000010: division by 2
000011: division by 3
...
100000: division by 32 (default after reset)
...
111111: division by 63

Bits 19:18 Reserved, must be kept at reset value.

Bits 17:12 **DIVM2[5:0]:** Prescaler for PLL2
Set and cleared by software to configure the prescaler of the PLL2.
The hardware does not allow any modification of this prescaler when PLL2 is enabled (PLL2ON = ‘1’).
In order to save power when PLL2 is not used, the value of DIVM2 must be set to ‘0’.
000000: prescaler disabled
000001: division by 1 (bypass)
000010: division by 2
000011: division by 3
...
100000: division by 32 (default after reset)
...
111111: division by 63

Bits 11:10 Reserved, must be kept at reset value.
Bits 9:4  **DIVM1[5:0]**: Prescaler for PLL1
Set and cleared by software to configure the prescaler of the PLL1.
The hardware does not allow any modification of this prescaler when PLL1 is enabled (PLL1ON = ‘1’).
In order to save power when PLL1 is not used, the value of DIVM1 must be set to ‘0’.
000000: prescaler disabled
000001: division by 1 (bypass)
000010: division by 2
000011: division by 3
...
100000: division by 32 (default after reset)
...
111111: division by 63

Bits 3:2  Reserved, must be kept at reset value.

Bits 1:0  **PLLSRC[1:0]**: DIVMx and PLLs clock source selection
Set and reset by software to select the PLL clock source.
These bits can be written only when all PLLs are disabled.
In order to save power, when no PLL is used, the value of PLLSRC must be set to ‘11’.
00: HSI selected as PLL clock (**hsi_ck**) (default after reset)
01: CSI selected as PLL clock (**csi_ck**) (default after reset)
10: HSE selected as PLL clock (**hse_ck**) (default after reset)
11: No clock send to DIVMx divider and PLLs
8.7.12 RCC PLL configuration register (RCC_PLLCFGR)

Address offset: 0x02C
Reset value: 0x01FF 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 **DIVR3EN**: PLL3 DIVR divider output enable

Set and reset by software to enable the **pll3_r_ck** output of the PLL3.

To save power, DIVR3EN and DIVR3 bits must be set to '0' when the **pll3_r_ck** is not used.

This bit can be written only when the PLL3 is disabled (PLL3ON = '0' and PLL3RDY = '0').

0: **pll3_r_ck** output is disabled
1: **pll3_r_ck** output is enabled (default after reset)

Bit 23 **DIVQ3EN**: PLL3 DIVQ divider output enable

Set and reset by software to enable the **pll3_q_ck** output of the PLL3.

To save power, DIVR3EN and DIVR3 bits must be set to '0' when the **pll3_r_ck** is not used.

This bit can be written only when the PLL3 is disabled (PLL3ON = '0' and PLL3RDY = '0').

0: **pll3_q_ck** output is disabled
1: **pll3_q_ck** output is enabled (default after reset)

Bit 22 **DIVP3EN**: PLL3 DIVP divider output enable

Set and reset by software to enable the **pll3_p_ck** output of the PLL3.

This bit can be written only when the PLL3 is disabled (PLL3ON = '0' and PLL3RDY = '0').

To save power, DIVR3EN and DIVR3 bits must be set to '0' when the **pll3_r_ck** is not used.

0: **pll3_p_ck** output is disabled
1: **pll3_p_ck** output is enabled (default after reset)

Bit 21 **DIVR2EN**: PLL2 DIVR divider output enable

Set and reset by software to enable the **pll2_r_ck** output of the PLL2.

To save power, DIVR3EN and DIVR3 bits must be set to '0' when the **pll3_r_ck** is not used.

This bit can be written only when the PLL2 is disabled (PLL2ON = '0' and PLL2RDY = '0').

0: **pll2_r_ck** output is disabled
1: **pll2_r_ck** output is enabled (default after reset)

Bit 20 **DIVQ2EN**: PLL2 DIVQ divider output enable

Set and reset by software to enable the **pll2_q_ck** output of the PLL2.

To save power, DIVR3EN and DIVR3 bits must be set to '0' when the **pll3_r_ck** is not used.

This bit can be written only when the PLL2 is disabled (PLL2ON = '0' and PLL2RDY = '0').

0: **pll2_q_ck** output is disabled
1: **pll2_q_ck** output is enabled (default after reset)
Bit 19  **DIVP2EN**: PLL2 DIVP divider output enable
Set and reset by software to enable the \( \text{pll2}_p \text{.ck} \) output of the PLL2.
This bit can be written only when the PLL2 is disabled (PLL2ON = '0' and PLL2RDY = '0').
To save power, DIVR3EN and DIVR3 bits must be set to '0' when the \( \text{pll3}_r \text{.ck} \) is not used.
0: \( \text{pll2}_p \text{.ck} \) output is disabled
1: \( \text{pll2}_p \text{.ck} \) output is enabled (default after reset)

Bit 18  **DIVR1EN**: PLL1 DIVR divider output enable
Set and reset by software to enable the \( \text{pll1}_r \text{.ck} \) output of the PLL1.
To save power, DIVR3EN and DIVR3 bits must be set to '0' when the \( \text{pll3}_r \text{.ck} \) is not used.
This bit can be written only when the PLL1 is disabled (PLL1ON = '0' and PLL1RDY = '0').
0: \( \text{pll1}_r \text{.ck} \) output is disabled
1: \( \text{pll1}_r \text{.ck} \) output is enabled (default after reset)

Bit 17  **DIVQ1EN**: PLL1 DIVQ divider output enable
Set and reset by software to enable the \( \text{pll1}_q \text{.ck} \) output of the PLL1.
In order to save power, when the \( \text{pll1}_q \text{.ck} \) output of the PLL1 is not used, the \( \text{pll1}_q \text{.ck} \) must be disabled.
This bit can be written only when the PLL1 is disabled (PLL1ON = '0' and PLL1RDY = '0').
0: \( \text{pll1}_q \text{.ck} \) output is disabled
1: \( \text{pll1}_q \text{.ck} \) output is enabled (default after reset)

Bit 16  **DIVP1EN**: PLL1 DIVP divider output enable
Set and reset by software to enable the \( \text{pll1}_p \text{.ck} \) output of the PLL1.
This bit can be written only when the PLL1 is disabled (PLL1ON = '0' and PLL1RDY = '0').
In order to save power, when the \( \text{pll1}_p \text{.ck} \) output of the PLL1 is not used, the \( \text{pll1}_p \text{.ck} \) must be disabled.
0: \( \text{pll1}_p \text{.ck} \) output is disabled
1: \( \text{pll1}_p \text{.ck} \) output is enabled (default after reset)

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:10  **PLL3RGE[1:0]**: PLL3 input frequency range
Set and reset by software to select the proper reference frequency range used for PLL3.
These bits must be written before enabling the PLL3.
00: The PLL3 input (\( \text{ref3}_\text{ck} \)) clock range frequency is between 1 and 2 MHz (default after reset)
01: The PLL3 input (\( \text{ref3}_\text{ck} \)) clock range frequency is between 2 and 4 MHz
10: The PLL3 input (\( \text{ref3}_\text{ck} \)) clock range frequency is between 4 and 8 MHz
11: The PLL3 input (\( \text{ref3}_\text{ck} \)) clock range frequency is between 8 and 16 MHz

Bit 9  **PLL3VCOSEL**: PLL3 VCO selection
Set and reset by software to select the proper VCO frequency range used for PLL3.
This bit must be written before enabling the PLL3.
0: Wide VCO range: 192 to 960 MHz (default after reset)
1: Medium VCO range: 150 to 420 MHz

Bit 8  **PLL3FRACEN**: PLL3 fractional latch enable
Set and reset by software to latch the content of FRACN3 into the Sigma-Delta modulator.
In order to latch the FRACN3 value into the Sigma-Delta modulator, PLL3FRACEN must be set to '0', then set to '1': the transition 0 to 1 transfers the content of FRACN3 into the modulator. Please refer to **Section : PLL initialization phase** for additional information.
Bits 7:6  **PLL2RGE[1:0]:** PLL2 input frequency range
- Set and reset by software to select the proper reference frequency range used for PLL2.
- These bits must be written before enabling the PLL2.
- 00: The PLL2 input (ref2_ckpt) clock range frequency is between 1 and 2 MHz (default after reset)
- 01: The PLL2 input (ref2_ckpt) clock range frequency is between 2 and 4 MHz
- 10: The PLL2 input (ref2_ckpt) clock range frequency is between 4 and 8 MHz
- 11: The PLL2 input (ref2_ckpt) clock range frequency is between 8 and 16 MHz

Bit 5  **PLL2VCOSEL:** PLL2 VCO selection
- Set and reset by software to select the proper VCO frequency range used for PLL2.
- This bit must be written before enabling the PLL2.
- 0: Wide VCO range: 192 to 960 MHz (default after reset)
- 1: Medium VCO range: 150 to 420 MHz

Bit 4  **PLL2FRACEN:** PLL2 fractional latch enable
- Set and reset by software to latch the content of FRACN2 into the Sigma-Delta modulator.
- In order to latch the FRACN2 value into the Sigma-Delta modulator, PLL2FRACEN must be set to ‘0’, then set to ‘1’: the transition 0 to 1 transfers the content of FRACN2 into the modulator. Please refer to *Section: PLL initialization phase* for additional information.

Bits 3:2  **PLL1RGE[1:0]:** PLL1 input frequency range
- Set and reset by software to select the proper reference frequency range used for PLL1.
- These bits must be written before enabling the PLL1.
- 00: The PLL1 input (ref1_ckpt) clock range frequency is between 1 and 2 MHz (default after reset)
- 01: The PLL1 input (ref1_ckpt) clock range frequency is between 2 and 4 MHz
- 10: The PLL1 input (ref1_ckpt) clock range frequency is between 4 and 8 MHz
- 11: The PLL1 input (ref1_ckpt) clock range frequency is between 8 and 16 MHz

Bit 1  **PLL1VCOSEL:** PLL1 VCO selection
- Set and reset by software to select the proper VCO frequency range used for PLL1.
- These bits must be written before enabling the PLL1.
- 0: Wide VCO range: 192 to 960 MHz (default after reset)
- 1: Medium VCO range: 150 to 420 MHz

Bit 0  **PLL1FRACEN:** PLL1 fractional latch enable
- Set and reset by software to latch the content of FRACN1 into the Sigma-Delta modulator.
- In order to latch the FRACN1 value into the Sigma-Delta modulator, PLL1FRACEN must be set to ‘0’, then set to ‘1’: the transition 0 to 1 transfers the content of FRACN1 into the modulator. Please refer to *Section: PLL initialization phase* for additional information.
### 8.7.13 RCC PLL1 dividers configuration register (RCC_PLL1DIVR)

**Address offset:** 0x030  
**Reset value:** 0x0101 0280

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>30:24</td>
<td>DIVR[6:0]</td>
<td>PLL1 DIVR division factor</td>
<td></td>
</tr>
<tr>
<td>15:7</td>
<td>DIVP[6:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6:0</td>
<td>DIVQ[6:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5:0</td>
<td>DIVN[6:0]</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **Bit 31**: Reserved, must be kept at reset value.
- **Bits 30:24**: DIVR[6:0]: PLL1 DIVR division factor  
  - Set and reset by software to control the frequency of the PLL1 DIVR clock.  
  - These bits can be written only when the PLL1 is disabled (PLL1ON = ‘0’ and PLL1RDY = ‘0’).  
  - 000000: `pll1_r_ck = vco1_ck`  
  - 000001: `pll1_r_ck = vco1_ck / 2` (default after reset)  
  - 000010: `pll1_r_ck = vco1_ck / 3`  
  - 000011: `pll1_r_ck = vco1_ck / 4`  
  - ...  
  - 111111: `pll1_r_ck = vco1_ck / 128`  
- **Bit 23**: Reserved, must be kept at reset value.
Bits 22:16  **DIVQ1[6:0]:** PLL1 DIVQ division factor  
Set and reset by software to control the frequency of the `pll1_q_ck` clock.  
These bits can be written only when the PLL1 is disabled (PLL1ON = '0' and PLL1RDY = '0').  
0000000: `pll1_q_ck = vco1_ck`  
0000001: `pll1_q_ck = vco1_ck / 2` (default after reset)  
0000010: `pll1_q_ck = vco1_ck / 3`  
0000011: `pll1_q_ck = vco1_ck / 4`  
...  
1111111: `pll1_q_ck = vco1_ck / 128`  

Bits 15:9  **DIVP1[6:0]:** PLL1 DIVP division factor  
Set and reset by software to control the frequency of the `pll1_p_ck` clock.  
These bits can be written only when the PLL1 is disabled (PLL1ON = '0' and PLL1RDY = '0').  
Note that odd division factors are not allowed.  
0000000: `pll1_p_ck = vco1_ck`  
0000001: `pll1_p_ck = vco1_ck / 2` (default after reset)  
0000010: Not allowed  
0000011: `pll1_p_ck = vco1_ck / 4`  
...  
1111111: `pll1_p_ck = vco1_ck / 128`  

Bits 8:0  **DIVN1[8:0]:** Multiplication factor for PLL1 VCO  
Set and reset by software to control the multiplication factor of the VCO.  
These bits can be written only when the PLL is disabled (PLL1ON = '0' and PLL1RDY = '0').  
0x003: DIVN1 = 4  
0x004: DIVN1 = 5  
0x005: DIVN1 = 6  
...  
0x080: DIVN1 = 129 (default after reset)  
...  
0x1FF: DIVN1 = 512  
Others: wrong configurations  

**Caution:** The software has to set correctly these bits to insure that the VCO output frequency is between its valid frequency range, which is:  
- 192 to 836 MHz if PLL1VCOSEL = '0'  
- 150 to 420 MHz if PLL1VCOSEL = '1'  

VCO output frequency = `F_{ref1_\text{ck}} x DIVN1`, when fractional value 0 has been loaded into FRACN1, with:  
- DIVN1 between 4 and 512  
- The input frequency `F_{ref1_\text{ck}}` between 1MHz and 16 MHz
8.7.14 RCC PLL1 fractional divider register (RCC_PLL1FRACR)

Address offset: 0x034
Reset value: 0x0000 0000

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:3 **FRACN1[12:0]**: Fractional part of the multiplication factor for PLL1 VCO
- Set and reset by software to control the fractional part of the multiplication factor of the VCO.
- These bits can be written at any time, allowing dynamic fine-tuning of the PLL1 VCO.

**Caution:** The software has to set correctly these bits to ensure that the VCO output frequency is between its valid frequency range, which is:
- 192 to 836 MHz if PLL1VCOSEL = ‘0’
- 150 to 420 MHz if PLL1VCOSEL = ‘1’

VCO output frequency = \( F_{\text{ref1}_\text{ck}} \times (\text{DIVN1} + (\text{FRACN1} / 2^{13})) \), with
- DIVN1 shall be between 4 and 512
- FRACN1 can be between 0 and \( 2^{13} - 1 \)
- The input frequency \( F_{\text{ref1}_\text{ck}} \) shall be between 1 and 16 MHz.

To change the FRACN value on-the-fly even if the PLL is enabled, the application has to proceed as follows:
- set the bit PLL1FRACEN to ‘0’,
- wait for 3 \( ref1_\text{ck} \) periods
- write the new fractional value into FRACN1,
- set the bit PLL1FRACEN to ‘1’.

where \( ref1_\text{ck}, ref2_\text{ck}, \) or \( ref3_\text{ck} \) are used depending on FRACNx bits index

Bits 2:0 Reserved, must be kept at reset value.
8.7.15 **RCC PLL2 divider configuration register (RCC_PLL2DIVR)**

Address offset: 0x038
Reset value: 0x0101 0280

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 30:24</td>
<td><strong>DIVR2[6:0]</strong>: PLL2 DIVR division factor</td>
</tr>
<tr>
<td>Set and reset by software to control the frequency of the <strong>pll2_r_ck</strong> clock.</td>
<td></td>
</tr>
<tr>
<td>These bits can be written only when the PLL2 is disabled (PLL2ON = ‘0’ and PLL2RDY = ‘0’).</td>
<td></td>
</tr>
<tr>
<td>0000000: <strong>pll2_r_ck</strong> = <strong>vco2_ck</strong></td>
<td></td>
</tr>
<tr>
<td>0000001: <strong>pll2_r_ck</strong> = <strong>vco2_ck</strong> / 2 (default after reset)</td>
<td></td>
</tr>
<tr>
<td>0000010: <strong>pll2_r_ck</strong> = <strong>vco2_ck</strong> / 3</td>
<td></td>
</tr>
<tr>
<td>0000011: <strong>pll2_r_ck</strong> = <strong>vco2_ck</strong> / 4</td>
<td></td>
</tr>
<tr>
<td>...</td>
<td></td>
</tr>
<tr>
<td>1111111: <strong>pll2_r_ck</strong> = <strong>vco2_ck</strong> / 128</td>
<td></td>
</tr>
</tbody>
</table>

| Bit 23 | Reserved, must be kept at reset value. |

---

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DIVP2[6:0]</strong></td>
<td><strong>DIVN2[8:0]</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

---

**ST**

RM0433 Rev 8 405/3353
Bits 22:16 **DIVQ2[6:0]**: PLL2 DIVQ division factor
Set and reset by software to control the frequency of the \texttt{pll2\_q\_ck} clock.
These bits can be written only when the PLL2 is disabled (PLL2ON = '0' and PLL2RDY = '0').
0000000: \texttt{pll2\_q\_ck} = \texttt{vco2\_ck}
0000001: \texttt{pll2\_q\_ck} = \texttt{vco2\_ck} / 2 (default after reset)
0000010: \texttt{pll2\_q\_ck} = \texttt{vco2\_ck} / 3
0000011: \texttt{pll2\_q\_ck} = \texttt{vco2\_ck} / 4
... 
1111111: \texttt{pll2\_q\_ck} = \texttt{vco2\_ck} / 128

Bits 15:9 **DIVP2[6:0]**: PLL2 DIVP division factor
Set and reset by software to control the frequency of the \texttt{pll2\_p\_ck} clock.
These bits can be written only when the PLL2 is disabled (PLL2ON = '0' and PLL2RDY = '0').
0000000: \texttt{pll2\_p\_ck} = \texttt{vco2\_ck}
0000001: \texttt{pll2\_p\_ck} = \texttt{vco2\_ck} / 2 (default after reset)
0000010: \texttt{pll2\_p\_ck} = \texttt{vco2\_ck} / 3
0000011: \texttt{pll2\_p\_ck} = \texttt{vco2\_ck} / 4
... 
1111111: \texttt{pll2\_p\_ck} = \texttt{vco2\_ck} / 128

Bits 8:0 **DIVN2[8:0]**: Multiplication factor for PLL2 VCO
Set and reset by software to control the multiplication factor of the VCO.
These bits can be written only when the PLL is disabled (PLL2ON = '0' and PLL2RDY = '0').
Caution: The software has to set correctly these bits to insure that the VCO output frequency is between its valid frequency range, which is:
- 192 to 836 MHz if PLL2VCOSEL = '0'
- 150 to 420 MHz if PLL2VCOSEL = '1'

VCO output frequency = \(F_{\text{ref2\_ck}} \times \text{DIVN2}\), when fractional value 0 has been loaded into \text{FRACN2}, with
- \text{DIVN2} between 4 and 512
- The input frequency \(F_{\text{ref2\_ck}}\) between 1MHz and 16MHz

0x003: DIVN2 = 4
0x004: DIVN2 = 5
0x005: DIVN2 = 6
...
0x080: DIVN2 = 129 (default after reset)
...
0x1FF: DIVN2 = 512
Others: wrong configurations
8.7.16 **RCC PLL2 fractional divider register (RCC_PLL2FRACR)**

Address offset: 0x03C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>FRACN2[12:0]</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:16**  Reserved, must be kept at reset value.

**Bits 15:3** **FRACN2[12:0]**: Fractional part of the multiplication factor for PLL2 VCO  
Set and reset by software to control the fractional part of the multiplication factor of the VCO.  
These bits can be written at any time, allowing dynamic fine-tuning of the PLL2 VCO.  

**Caution:** The software has to set correctly these bits to ensure that the VCO output frequency is between its valid frequency range, which is:  
– 192 to 836 MHz if PLL2VCOSEL = ‘0’  
– 150 to 420 MHz if PLL2VCOSEL = ‘1’

VCO output frequency = F_{ref2,ck} x (DIVN2 + (FRACN2 / 2^{13})), with  
– DIVN2 shall be between 4 and 512  
– FRACN2 can be between 0 and 2^{13} - 1  
– The input frequency F_{ref2,ck} shall be between 1 and 16 MHz  

In order to change the FRACN value on-the-fly even if the PLL is enabled, the application has to proceed as follow:  
– set the bit PLL2FRACEN to ‘0’,  
– write the new fractional value into FRACN2,  
– set the bit PLL2FRACEN to ‘1’.

**Bits 2:0**  Reserved, must be kept at reset value.
8.7.17 RCC PLL3 divider configuration register (RCC_PLL3DIVR)

Address offset: 0x040
Reset value: 0x0101 0280

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res.</td>
<td>DIVR3[6:0]</td>
<td>Res.</td>
<td>DIVQ3[6:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>-----</td>
<td>-----------</td>
<td>-----</td>
<td>-----------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 Reserved, must be kept at reset value.

Bits 30:24 **DIVR3[6:0]**: PLL3 DIVR division factor
- Set and reset by software to control the frequency of the *pll3_r_ck* clock.
- These bits can be written only when the PLL3 is disabled (PLL3ON = '0' and PLL3RDY = '0').
- 0000000: *pll3_r_ck* = *vco3_ck*
- 0000001: *pll3_r_ck* = *vco3_ck* / 2 (default after reset)
- 0000010: *pll3_r_ck* = *vco3_ck* / 3
- 0000011: *pll3_r_ck* = *vco3_ck* / 4
  ...
- 1111111: *pll3_r_ck* = *vco3_ck* / 128

Bit 23 Reserved, must be kept at reset value.
Bits 22:16  DIVQ3[6:0]: PLL3 DIVQ division factor
Set and reset by software to control the frequency of the pll3_q_ck clock.
These bits can be written only when the PLL3 is disabled (PLL3ON = '0' and PLL3RDY = '0').
0000000: pll3_q_ck = vco3_ck
0000001: pll3_q_ck = vco3_ck / 2 (default after reset)
0000010: pll3_q_ck = vco3_ck / 3
0000011: pll3_q_ck = vco3_ck / 4
... 1111111: pll3_q_ck = vco3_ck / 128

Bits 15:9  DIVP3[6:0]: PLL3 DIVP division factor
Set and reset by software to control the frequency of the pll3_p_ck clock.
These bits can be written only when the PLL3 is disabled (PLL3ON = '0' and PLL3RDY = '0').
0000000: pll3_p_ck = vco3_ck
0000001: pll3_p_ck = vco3_ck / 2 (default after reset)
0000010: pll3_p_ck = vco3_ck / 3
0000011: pll3_p_ck = vco3_ck / 4
... 1111111: pll3_p_ck = vco3_ck / 128

Bits 8:0  DIVN3[7:0]: Multiplication factor for PLL3 VCO
Set and reset by software to control the multiplication factor of the VCO.
These bits can be written only when the PLL is disabled (PLL3ON = '0' and PLL3RDY = '0').
Caution: The software has to set correctly these bits to insure that the VCO output frequency
is between its valid frequency range, which is:
  – 192 to 836 MHz if PLL3VCOSEL = '0'
  – 150 to 420 MHz if PLL3VCOSEL = '1'

VCO output frequency = Fref3_ck x DIVN3, when fractional value 0 has been loaded into FRACN3,
with
  – DIVN3 between 4 and 512
  – The input frequency Fref3_ck between 1MHz and 16MHz

0x003: DIVN3 = 4
0x004: DIVN3 = 5
0x005: DIVN3 = 6
... 0x080: DIVN3 = 129 (default after reset)
... 0x1FF: DIVN3 = 512
Others: wrong configurations
8.7.18  RCC PLL3 fractional divider register (RCC_PLL3FRACR)

Address offset: 0x044
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

FRACN3[12:0]

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:3  FRACN3[12:0]: Fractional part of the multiplication factor for PLL3 VCO

Set and reset by software to control the fractional part of the multiplication factor of the VCO. These bits can be written at any time, allowing dynamic fine-tuning of the PLL3 VCO.

Caution:  The software has to set correctly these bits to insure that the VCO output frequency is between its valid frequency range, which is:
- 192 to 836 MHz if PLL3VCOSEL = ‘0’
- 150 to 420 MHz if PLL3VCOSEL = ‘1’

VCO output frequency = F_{ref3,ck} \times (DIVN3 + (FRACN3 / 2^{13}))

- DIVN3 shall be between 4 and 512
- FRACN3 can be between 0 and 2^{13} - 1
- The input frequency F_{ref3,ck} shall be between 1 and 16 MHz

In order to change the FRACN value on-the-fly even if the PLL is enabled, the application has to proceed as follow:
- set the bit PLL3FRACEN to ‘0’,
- write the new fractional value into FRACN3,
- set the bit PLL3FRACEN to ‘1’.

Bits 2:0  Reserved, must be kept at reset value.
# 8.7.19 RCC domain 1 kernel clock configuration register (RCC_D1CCIPR)

Address offset: 0x04C

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Changing the clock source on-the-fly is allowed and will not generate any timing violation. However the user has to make use that both the previous and the new clock sources are present during the switching, and during the whole transition time. Please refer to Section : Clock switches and gating.

Bits 31:30: Reserved, must be kept at reset value.

Bits 29:28: CKPERSEL[1:0]: per_ck clock source selection

- 00: hsi_ker_ck clock selected as per_ck clock (default after reset)
- 01: csi_ker_ck clock selected as per_ck clock
- 10: hse_ck clock selected as per_ck clock
- 11: reserved, the per_ck clock is disabled

Bits 27:17: Reserved, must be kept at reset value.

Bit 16: SDMMCSEL: SDMMC kernel clock source selection

- 0: pll1_q_ck clock is selected as kernel peripheral clock (default after reset)
- 1: pll2_r_ck clock is selected as kernel peripheral clock

Bits 15:6: Reserved, must be kept at reset value.

Bits 5:4: QSPISEL[1:0]: QUADSPI kernel clock source selection

- 00: rcc_hclk3 clock selected as kernel peripheral clock (default after reset)
- 01: pll1_q_ck clock selected as kernel peripheral clock
- 10: pll2_r_ck clock selected as kernel peripheral clock
- 11: per_ck clock selected as kernel peripheral clock

Bits 3:2: Reserved, must be kept at reset value.

Bits 1:0: FMCSEL[1:0]: FMC kernel clock source selection

- 00: rcc_hclk3 clock selected as kernel peripheral clock (default after reset)
- 01: pll1_q_ck clock selected as kernel peripheral clock
- 10: pll2_r_ck clock selected as kernel peripheral clock
- 11: per_ck clock selected as kernel peripheral clock
### 8.7.20 RCC domain 2 kernel clock configuration register (RCC_D2CCIP1R)

Address offset: 0x050
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Access</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>SWPSEL: SWPMI kernel clock source selection</td>
<td>rw</td>
<td>0: pclk</td>
</tr>
<tr>
<td>30</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>29-28</td>
<td>FDCANSEL: FDCAN kernel clock source selection</td>
<td>rw</td>
<td>00: hse_ck</td>
</tr>
<tr>
<td>27-26</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>DFSDM1SEL: DFSDM1 kernel Clk clock source selection</td>
<td>rw</td>
<td>0: rcc_pclk2</td>
</tr>
<tr>
<td>24</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>23-22</td>
<td>SPDIFSEL[1:0]: SPDIFRX kernel clock source selection</td>
<td>rw</td>
<td>00: pll1_q_ck</td>
</tr>
<tr>
<td>21</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Changing the clock source on-the-fly is allowed and will not generate any timing violation. However the user has to make sure that both the previous and the new clock sources are present during the switching, and for the whole transition time. Please refer to Section : Clock switches and gating.
Bits 18:16  **SPI45SEL[2:0]**: SPI4 and 5 kernel clock source selection
   Set and reset by software.
   000: APB clock is selected as kernel clock (default after reset)
   001: **pll2_q_ck** clock is selected as kernel clock
   010: **pll3_q_ck** clock is selected as kernel clock
   011: **hsi_ker_ck** clock is selected as kernel clock
   100: **csi_ker_ck** clock is selected as kernel clock
   101: **hse_ck** clock is selected as kernel clock
   others: reserved, the kernel clock is disabled

Bit 15  Reserved, must be kept at reset value.

Bits 14:12  **SPI123SEL[2:0]**: SPI/I2S1,2 and 3 kernel clock source selection
   Set and reset by software.
   **Caution:** If the selected clock is the external clock and this clock is stopped, it will not be possible to switch to another clock. Refer to *Section : Clock switches and gating* for additional information.
   000: **pll1_q_ck** clock selected as SPI/I2S1,2 and 3 kernel clock (default after reset)
   001: **pll2_p_ck** clock selected as SPI/I2S1,2 and 3 kernel clock
   010: **pll3_p_ck** clock selected as SPI/I2S1,2 and 3 kernel clock
   011: **I2S_CKIN** clock selected as SPI/I2S1,2 and 3 kernel clock
   100: **per_ck** clock selected as SPI/I2S1,2 and 3 kernel clock
   others: reserved, the kernel clock is disabled
   **Note:** **I2S_CKIN** is an external clock taken from a pin.

Bits 11:9  Reserved, must be kept at reset value.
Bits 8:6 **SAI23SEL[2:0]**: SAI2 and SAI3 kernel clock source selection

Set and reset by software.

**Caution:** If the selected clock is the external clock and this clock is stopped, it will not be possible to switch to another clock. Refer to *Section: Clock switches and gating* for additional information.

- 000: **pll1_q_ck** clock selected as SAI2 and SAI3 kernel clock (default after reset)
- 001: **pll2_p_ck** clock selected as SAI2 and SAI3 kernel clock
- 010: **pll3_p_ck** clock selected as SAI2 and SAI3 kernel clock
- 011: **I2S_CKIN** clock selected as SAI2 and SAI3 kernel clock
- 100: **per_ck** clock selected as SAI2 and SAI3 kernel clock
- others: reserved, the kernel clock is disabled

*Note:* **I2S_CKIN** is an external clock taken from a pin.

Bits 5:3 Reserved, must be kept at reset value.

Bits 2:0 **SAI1SEL[2:0]**: SAI1 and DFSDM1 kernel Aclk clock source selection

Set and reset by software.

**Caution:** If the selected clock is the external clock and this clock is stopped, it will not be possible to switch to another clock. Refer to *Section: Clock switches and gating* for additional information.

*Note:* **DFSDM1** Clock Source Selection is done by DFSDM1SEL.

- 000: **pll1_q_ck** clock selected as SAI1 and DFSDM1 Aclk kernel clock (default after reset)
- 001: **pll2_p_ck** clock selected as SAI1 and DFSDM1 Aclk kernel clock
- 010: **pll3_p_ck** clock selected as SAI1 and DFSDM1 Aclk kernel clock
- 011: **I2S_CKIN** clock selected as SAI1 and DFSDM1 Aclk kernel clock
- 100: **per_ck** clock selected as SAI1 and DFSDM1 Aclk kernel clock
- others: reserved, the kernel clock is disabled

*Note:* **I2S_CKIN** is an external clock taken from a pin.
### 8.7.21 RCC domain 2 kernel clock configuration register (RCC_D2CCIP2R)

Address offset: 0x054

Reset value: 0x0000 0000

#### Register: LPTIM1SEL[2:0]

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30-28</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td></td>
<td>LPTIM1 kernel clock source selection</td>
</tr>
</tbody>
</table>

Set and reset by software.

- **000**: rcc_pclk1 clock selected as kernel peripheral clock (default after reset)
- **001**: pll2_p_ck clock selected as kernel peripheral clock
- **010**: pll3_r_ck clock selected as kernel peripheral clock
- **011**: lse_ck clock selected as kernel peripheral clock
- **100**: lsi_ck clock selected as kernel peripheral clock
- **101**: per_ck clock selected as kernel peripheral clock
- **others**: reserved, the kernel clock is disabled

#### Bits 27:24 Reserved, must be kept at reset value.

#### Bit 23:22 CECSEL[1:0]: HDMI-CEC kernel clock source selection

Set and reset by software.

- **00**: lse_ck clock is selected as kernel clock (default after reset)
- **01**: lsi_ck clock is selected as kernel clock
- **10**: csi_ker_ck divided by 122 is selected as kernel clock
- **11**: reserved, the kernel clock is disabled

#### Bits 21:20 USBSEL[1:0]: USBOTG 1 and 2 kernel clock source selection

Set and reset by software.

- **00**: Disable the kernel clock (default after reset)
- **01**: pll1_q_ck clock is selected as kernel clock
- **10**: pll3_q_ck clock is selected as kernel clock
- **11**: hsi48_ck clock is selected as kernel clock

#### Bits 19:14 Reserved, must be kept at reset value.

#### Bits 13:12 I2C123SEL[1:0]: I2C1,2,3 kernel clock source selection

Set and reset by software.

- **00**: rcc_pclk1 clock is selected as kernel clock (default after reset)
- **01**: pll3_r_ck clock is selected as kernel clock
- **10**: hsi_ker_ck clock is selected as kernel clock
- **11**: csi_ker_ck clock is selected as kernel clock

1. Changing the clock source on-the-fly is allowed and will not generate any timing violation. However the user has to make sure that both the previous and the new clock sources are present during the switching, and for the whole transition time. Please refer to Section: Clock switches and gating.
Bits 11:10  Reserved, must be kept at reset value.

Bits 9:8  **RNGSEL[1:0]:** RNG kernel clock source selection
  Set and reset by software.
  00: **hsi8_ck** clock is selected as kernel clock (default after reset)
  01: **pll1_q_ck** clock is selected as kernel clock
  10: **lse_ck** clock is selected as kernel clock
  11: **lsi_ck** clock is selected as kernel clock

Bits 7:6  Reserved, must be kept at reset value.

Bits 5:3  **USART16SEL[2:0]:** USART1 and 6 kernel clock source selection
  Set and reset by software.
  000: **rcc_pclk2** clock is selected as kernel clock (default after reset)
  001: **pll2_q_ck** clock is selected as kernel clock
  010: **pll3_q_ck** clock is selected as kernel clock
  011: **hsi_ker_ck** clock is selected as kernel clock
  100: **csi_ker_ck** clock is selected as kernel clock
  101: **lse_ck** clock is selected as kernel clock
  others: reserved, the kernel clock is disabled

Bits 2:0  **USART234578SEL[2:0]:** USART2/3, UART4,5, 7/8 (APB1) kernel clock source selection
  Set and reset by software.
  000: **rcc_pclk1** clock is selected as kernel clock (default after reset)
  001: **pll2_q_ck** clock is selected as kernel clock
  010: **pll3_q_ck** clock is selected as kernel clock
  011: **hsi_ker_ck** clock is selected as kernel clock
  100: **csi_ker_ck** clock is selected as kernel clock
  101: **lse_ck** clock is selected as kernel clock
  others: reserved, the kernel clock is disabled
### 8.7.22 RCC domain 3 kernel clock configuration register (RCC_D3CCIPR)

Address offset: 0x058  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Res.</td>
<td>rw</td>
<td>Res.</td>
<td>rw</td>
<td>Res.</td>
<td>rw</td>
<td>Res.</td>
<td>rw</td>
<td>Res.</td>
<td>rw</td>
<td>Res.</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>Res.</td>
</tr>
</tbody>
</table>

1. Changing the clock source on-the-fly is allowed, and will not generate any timing violation. However the user has to make sure that both the previous and the new clock sources are present during the switching, and for the whole transition time. Please refer to Section : Clock switches and gating.

Bit 31: Reserved, must be kept at reset value.

Bits 30:28 SPI6SEL[2:0]: SPI6 kernel clock source selection  
Set and reset by software.  
000: rcc_pclk4 clock selected as kernel peripheral clock (default after reset)  
001: pll2_q_ck clock selected as kernel peripheral clock  
010: pll3_q_ck clock selected as kernel peripheral clock  
011: hsi_ker_ck clock selected as kernel peripheral clock  
100: csi_ker_ck clock selected as kernel peripheral clock  
101: hse_ck clock selected as kernel peripheral clock  
others: reserved, the kernel clock is disabled

Bit 27: Reserved, must be kept at reset value.

Bits 26:24 SAI4SEL[2:0]: Sub-Block B of SAI4 kernel clock source selection  
Set and reset by software.  
Caution: If the selected clock is the external clock and this clock is stopped, it will not be possible to switch to another clock. Refer to Section : Clock switches and gating for additional information.  
000: pll1_q_ck clock selected as kernel peripheral clock (default after reset)  
001: pll2_p_ck clock selected as kernel peripheral clock  
010: pll3_p_ck clock selected as kernel peripheral clock  
011: I2S.Clock selected as kernel peripheral clock  
100: per_ck clock selected as kernel peripheral clock  
others: reserved, the kernel clock is disabled

Note: I2S.Clock is an external clock taken from a pin.
Bits 23:21  **SAI4ASEL[2:0]**: Sub-Block A of SAI4 kernel clock source selection  
Set and reset by software.  
**Caution:** If the selected clock is the external clock and this clock is stopped, it will not be possible to switch to another clock. Refer to Section : Clock switches and gating for additional information.  
000: pll1_q_ck clock selected as kernel peripheral clock (default after reset)  
001: pll2_p_ck clock selected as kernel peripheral clock  
010: pll3_p_ck clock selected as kernel peripheral clock  
011: I2S_CKIN clock selected as kernel peripheral clock  
100: per_ck clock selected as kernel peripheral clock  
others: reserved, the kernel clock is disabled  
**Note:** I2S_CKIN is an external clock taken from a pin.

Bits 20:18  Reserved, must be kept at reset value.

Bits 17:16  **ADCSEL[1:0]**: SAR ADC kernel clock source selection  
Set and reset by software.  
00: pll2_p_ck clock selected as kernel peripheral clock (default after reset)  
01: pll3_r_ck clock selected as kernel peripheral clock  
10: per_ck clock selected as kernel peripheral clock  
others: reserved, the kernel clock is disabled

Bits 15:13  **LPTIM345SEL[2:0]**: LPTIM3,4,5 kernel clock source selection  
Set and reset by software.  
000: rcc_pclk4 clock selected as kernel peripheral clock (default after reset)  
001: pll2_p_ck clock selected as kernel peripheral clock  
010: pll3_r_ck clock selected as kernel peripheral clock  
011: lse_ck clock selected as kernel peripheral clock  
100: lsi_ck clock selected as kernel peripheral clock  
101: per_ck clock selected as kernel peripheral clock  
others: reserved, the kernel clock is disabled

Bits 12:10  **LPTIM2SEL[2:0]**: LPTIM2 kernel clock source selection  
Set and reset by software.  
000: rcc_pclk4 clock selected as kernel peripheral clock (default after reset)  
001: pll2_p_ck clock selected as kernel peripheral clock  
010: pll3_r_ck clock selected as kernel peripheral clock  
011: lse_ck clock selected as kernel peripheral clock  
100: lsi_ck clock selected as kernel peripheral clock  
101: per_ck clock selected as kernel peripheral clock  
others: reserved, the kernel clock is disabled
Bits 9:8  **I2C4SEL[1:0]**: I2C4 kernel clock source selection
   - Set and reset by software.
   - 00: `rcc_pclk4` clock selected as kernel peripheral clock (default after reset)
   - 01: `pll3_r_ck` clock selected as kernel peripheral clock
   - 10: `hsi_ker_ck` clock selected as kernel peripheral clock
   - 11: `csi_ker_ck` clock selected as kernel peripheral clock

Bits 7:3  Reserved, must be kept at reset value.

Bits 2:0  **LPUART1SEL[2:0]**: LPUART1 kernel clock source selection
   - Set and reset by software.
   - 000: `rcc_pclk_d3` clock is selected as kernel peripheral clock (default after reset)
   - 001: `pll2_q_ck` clock is selected as kernel peripheral clock
   - 010: `pll3_q_ck` clock is selected as kernel peripheral clock
   - 011: `hsi_ker_ck` clock is selected as kernel peripheral clock
   - 100: `csi_ker_ck` clock is selected as kernel peripheral clock
   - 101: `lse_ck` clock is selected as kernel peripheral clock
   - others: reserved, the kernel clock is disabled
8.7.23 RCC clock source interrupt enable register (RCC_CIER)

Address offset: 0x060
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:10 Restricted, must be kept at reset value.

Bit 9 **LSECSSIE**: LSE clock security system interrupt Enable
- Set and reset by software to enable/disable interrupt caused by the Clock Security System on external 32 kHz oscillator.
- 0: LSE CSS interrupt disabled (default after reset)
- 1: LSE CSS interrupt enabled

Bit 8 **PLL3RDYIE**: PLL3 ready interrupt Enable
- Set and reset by software to enable/disable interrupt caused by PLL3 lock.
- 0: PLL3 lock interrupt disabled (default after reset)
- 1: PLL3 lock interrupt enabled

Bit 7 **PLL2RDYIE**: PLL2 ready interrupt Enable
- Set and reset by software to enable/disable interrupt caused by PLL2 lock.
- 0: PLL2 lock interrupt disabled (default after reset)
- 1: PLL2 lock interrupt enabled

Bit 6 **PLL1RDYIE**: PLL1 ready interrupt Enable
- Set and reset by software to enable/disable interrupt caused by PLL1 lock.
- 0: PLL1 lock interrupt disabled (default after reset)
- 1: PLL1 lock interrupt enabled

Bit 5 **HSI48RDYIE**: HSI48 ready interrupt Enable
- Set and reset by software to enable/disable interrupt caused by the HSI48 oscillator stabilization.
- 0: HSI48 ready interrupt disabled (default after reset)
- 1: HSI48 ready interrupt enabled

Bit 4 **CSIRDYIE**: CSI ready interrupt Enable
- Set and reset by software to enable/disable interrupt caused by the CSI oscillator stabilization.
- 0: CSI ready interrupt disabled (default after reset)
- 1: CSI ready interrupt enabled

Bit 3 **HSERDYIE**: HSE ready interrupt Enable
- Set and reset by software to enable/disable interrupt caused by the HSE oscillator stabilization.
- 0: HSE ready interrupt disabled (default after reset)
- 1: HSE ready interrupt enabled
Bit 2  **HSIRDYIE**: HSI ready Interrupt Enable
Set and reset by software to enable/disable interrupt caused by the HSI oscillator stabilization.
0: HSI ready interrupt disabled (default after reset)
1: HSI ready interrupt enabled

Bit 1  **LSERDYIE**: LSE ready Interrupt Enable
Set and reset by software to enable/disable interrupt caused by the LSE oscillator stabilization.
0: LSE ready interrupt disabled (default after reset)
1: LSE ready interrupt enabled

Bit 0  **LSIRDYIE**: LSI ready Interrupt Enable
Set and reset by software to enable/disable interrupt caused by the LSI oscillator stabilization.
0: LSI ready interrupt disabled (default after reset)
1: LSI ready interrupt enabled
### 8.7.24 RCC clock source Interrupt flag register (RCC_CIFR)

Address offset: 0x64  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:11</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>
| Bit 10    | **HSECSSF**: HSE clock security system Interrupt Flag  
            Reset by software by writing HSECSSC bit.  
            Set by hardware in case of HSE clock failure.  
            0: No clock security interrupt caused by HSE clock failure (default after reset)  
            1: Clock security interrupt caused by HSE clock failure |
| Bit 9     | **LSECSSF**: LSE clock security system Interrupt Flag  
            Reset by software by writing LSECSSC bit.  
            Set by hardware when a failure is detected on the external 32 kHz oscillator and LSECSSIE is set.  
            0: No failure detected on the external 32 kHz oscillator (default after reset)  
            1: A failure is detected on the external 32 kHz oscillator |
| Bit 8     | **PLL3RDYF**: PLL3 ready Interrupt Flag  
            Reset by software by writing PLL3RDYC bit.  
            Set by hardware when the PLL3 locks and PLL3RDYIE is set.  
            0: No clock ready interrupt caused by PLL3 lock (default after reset)  
            1: Clock ready interrupt caused by PLL3 lock |
| Bit 7     | **PLL2RDYF**: PLL2 ready Interrupt Flag  
            Reset by software by writing PLL2RDYC bit.  
            Set by hardware when the PLL2 locks and PLL2RDYIE is set.  
            0: No clock ready interrupt caused by PLL2 lock (default after reset)  
            1: Clock ready interrupt caused by PLL2 lock |
| Bit 6     | **PLL1RDYF**: PLL1 ready Interrupt Flag  
            Reset by software by writing PLL1RDYC bit.  
            Set by hardware when the PLL1 locks and PLL1RDYIE is set.  
            0: No clock ready interrupt caused by PLL1 lock (default after reset)  
            1: Clock ready interrupt caused by PLL1 lock |
| Bit 5     | **HSI48RDYF**: HSI48 ready Interrupt Flag  
            Reset by software by writing HSI48RDYC bit.  
            Set by hardware when the HSI48 clock becomes stable and HSI48RDYIE is set.  
            0: No clock ready interrupt caused by the HSI48 oscillator (default after reset)  
            1: Clock ready interrupt caused by the HSI48 oscillator |
Bit 4 **CSIRDYF**: CSI ready Interrupt Flag
   Reset by software by writing CSIRDYC bit.
   Set by hardware when the CSI clock becomes stable and CSIRDYIE is set.
   0: No clock ready interrupt caused by the CSI (default after reset)
   1: Clock ready interrupt caused by the CSI

Bit 3 **HSERDFY**: HSE ready Interrupt Flag
   Reset by software by writing HSERDYC bit.
   Set by hardware when the HSE clock becomes stable and HSERDYIE is set.
   0: No clock ready interrupt caused by the HSE (default after reset)
   1: Clock ready interrupt caused by the HSE

Bit 2 **HSIRDYF**: HSI ready Interrupt Flag
   Reset by software by writing HSIRDYC bit.
   Set by hardware when the HSI clock becomes stable and HSIRDYIE is set.
   0: No clock ready interrupt caused by the HSI (default after reset)
   1: Clock ready interrupt caused by the HSI

Bit 1 **LSERDFY**: LSE ready Interrupt Flag
   Reset by software by writing LSERDYC bit.
   Set by hardware when the LSE clock becomes stable and LSERDYIE is set.
   0: No clock ready interrupt caused by the LSE (default after reset)
   1: Clock ready interrupt caused by the LSE

Bit 0 **LSIRDYF**: LSI ready Interrupt Flag
   Reset by software by writing LSIRDYC bit.
   Set by hardware when the LSI clock becomes stable and LSIRDYIE is set.
   0: No clock ready interrupt caused by the LSI (default after reset)
   1: Clock ready interrupt caused by the LSI
### 8.7.25 RCC clock source interrupt clear register (RCC_CICR)

**Address offset:** 0x68  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:11</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td><strong>HSECSSC:</strong> HSE clock security system Interrupt Clear</td>
<td>Set by software to clear HSECSSF.</td>
<td>Reset by hardware when clear done.</td>
<td>0: HSECSSF no effect (default after reset)</td>
</tr>
<tr>
<td>9</td>
<td>LSECSSC: LSE clock security system Interrupt Clear</td>
<td>Set by software to clear LSECSSF.</td>
<td>Reset by hardware when clear done.</td>
<td>0: LSECSSF no effect (default after reset)</td>
</tr>
<tr>
<td>8</td>
<td>PLL3RDYC: PLL3 ready Interrupt Clear</td>
<td>Set by software to clear PLL3RDYF.</td>
<td>Reset by hardware when clear done.</td>
<td>0: PLL3RDYF no effect (default after reset)</td>
</tr>
<tr>
<td>7</td>
<td>PLL2RDYC: PLL2 ready Interrupt Clear</td>
<td>Set by software to clear PLL2RDYF.</td>
<td>Reset by hardware when clear done.</td>
<td>0: PLL2RDYF no effect (default after reset)</td>
</tr>
<tr>
<td>6</td>
<td>PLL1RDYC: PLL1 ready Interrupt Clear</td>
<td>Set by software to clear PLL1RDYF.</td>
<td>Reset by hardware when clear done.</td>
<td>0: PLL1RDYF no effect (default after reset)</td>
</tr>
<tr>
<td>5</td>
<td>HSI48RDYC: HSI48 ready Interrupt Clear</td>
<td>Set by software to clear HSI48RDYF.</td>
<td>Reset by hardware when clear done.</td>
<td>0: HSI48RDYF no effect (default after reset)</td>
</tr>
</tbody>
</table>
Bit 4 **CSIRDYC**: CSI ready Interrupt Clear
Set by software to clear CSIRDYF.
Reset by hardware when clear done.
0: CSIRDYF no effect (default after reset)
1: CSIRDYF cleared

Bit 3 **HSERDYC**: HSE ready Interrupt Clear
Set by software to clear HSERDYF.
Reset by hardware when clear done.
0: HSERDYF no effect (default after reset)
1: HSERDYF cleared

Bit 2 **HSIRDYC**: HSI ready Interrupt Clear
Set by software to clear HSIRDYF.
Reset by hardware when clear done.
0: HSIRDYF no effect (default after reset)
1: HSIRDYF cleared

Bit 1 **LSERDYC**: LSE ready Interrupt Clear
Set by software to clear LSERDYF.
Reset by hardware when clear done.
0: LSERDYF no effect (default after reset)
1: LSERDYF cleared

Bit 0 **LSIRDYC**: LSI ready Interrupt Clear
Set by software to clear LSIRDYF.
Reset by hardware when clear done.
0: LSIRDYF no effect (default after reset)
1: LSIRDYF cleared
8.7.26 RCC backup domain control register (RCC_BDCR)

Address offset: 0x070

Reset value: 0x0000 0000, reset by Backup domain reset.

Access: 0 ≤ wait state ≤ 7, word, half-word and byte access. Wait states are inserted in case of successive accesses to this register.

After a system reset, the RCC_BDCR register is write-protected. To modify this register, the DBP bit in the PWR control register 1 (PWR_CR1) has to be set to ‘1’. RCC_BDCR bits are only reset after a backup domain reset (see Section 8.4.6: Backup domain reset). Any other internal or external reset will not have any effect on these bits.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>nw</td>
<td>nw</td>
<td>r</td>
<td>rs</td>
<td>rw</td>
<td>rw</td>
<td>r</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 **BDRST**: Backup domain software reset
- Set and reset by software.
- 0: Reset not activated (default after backup domain reset)
- 1: Resets the entire VSW domain

Bit 15 **RTCEN**: RTC clock enable
- Set and reset by software.
- 0: rtc_ck clock is disabled (default after backup domain reset)
- 1: rtc_ck clock enabled

Bits 14:10 Reserved, must be kept at reset value.

Bits 9:8 **RTCSEL[1:0]**: RTC clock source selection
- Set by software to select the clock source for the RTC. These bits can be written only one time (except in case of failure detection on LSE). These bits must be written before LSECSSON is enabled. The BDRST bit can be used to reset them, then it can be written one time again.
- If HSE is selected as RTC clock: this clock is lost when the system is in Stop mode or in case of a pin reset (NRST).
- 00: No clock (default after backup domain reset)
- 01: LSE clock used as RTC clock
- 10: LSI clock used as RTC clock
- 11: HSE clock divided by RTCPRE value is used as RTC clock

Bit 7 Reserved, must be kept at reset value.
Bit 6  \textbf{LSECSSD}: LSE clock security system failure detection
Set by hardware to indicate when a failure has been detected by the Clock Security System on the external 32 kHz oscillator.
0: No failure detected on 32 kHz oscillator (default after backup domain reset)
1: Failure detected on 32 kHz oscillator

Bit 5  \textbf{LSECSSON}: LSE clock security system enable
Set by software to enable the Clock Security System on 32 kHz oscillator.
LSECSSON must be enabled after LSE is enabled (LSEON enabled) and ready (LSERDY set by hardware), and after RTCSEL is selected.
Once enabled this bit cannot be disabled, except after a LSE failure detection (LSECSSD = ‘1’). In that case the software \textbf{must} disable LSECSSON.
0: Clock Security System on 32 kHz oscillator OFF (default after backup domain reset)
1: Clock Security System on 32 kHz oscillator ON

Bits 4:3 \textbf{LSEDRV}[1:0]: LSE oscillator driving capability
Set by software to select the driving capability of the LSE oscillator.
00: Lowest drive (default after backup domain reset)
01: Medium low drive
10: Medium high drive
11: Highest drive

Bit 2  \textbf{LSEBYP}: LSE oscillator bypass
Set and reset by software to bypass oscillator in debug mode. This bit must not be written when the LSE is enabled (by LSEON) or ready (LSERDY = ‘1’)
0: LSE oscillator not bypassed (default after backup domain reset)
1: LSE oscillator bypassed

Bit 1  \textbf{LSERDY}: LSE oscillator ready
Set and reset by hardware to indicate when the LSE is stable. This bit needs 6 cycles of \textbf{lse\_ck} clock to fall down after LSEON has been set to ‘0’.
0: LSE oscillator not ready (default after backup domain reset)
1: LSE oscillator ready

Bit 0  \textbf{LSEON}: LSE oscillator enabled
Set and reset by software.
0: LSE oscillator OFF (default after backup domain reset)
1: LSE oscillator ON
8.7.27  RCC clock control and status register (RCC_CSR)

Address offset: 0x074
Reset value: 0x0000 0000
Access: 0 ≤ wait state ≤ 7, word, half-word and byte access
Wait states are inserted in case of successive accesses to this register.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LSIRDY</td>
<td>LSION</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.

Bit 1  LSIRDY: LSI oscillator ready
Set and reset by hardware to indicate when the Low Speed Internal RC oscillator is stable.
This bit needs 3 cycles of lsi_ck clock to fall down after LSION has been set to ‘0’.
This bit can be set even when LSION is not enabled if there is a request for LSI clock by the Clock Security System on LSE or by the Low Speed Watchdog or by the RTC.
0: LSI clock is not ready (default after reset)
1: LSI clock is ready

Bit 0  LSION: LSI oscillator enable
Set and reset by software.
0: LSI is OFF (default after reset)
1: LSI is ON
### 8.7.28 RCC AHB3 reset register (RCC_AHB3RSTR)

Address offset: 0x07C  
Reset value: 0x0000 0000

| Bit 31  | Bit 30  | Bit 29  | Bit 28  | Bit 27  | Bit 26  | Bit 25  | Bit 24  | Bit 23  | Bit 22  | Bit 21  | Bit 20  | Bit 19  | Bit 18  | Bit 17  | Bit 16  | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9   | Bit 8   | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | SDMMC1RST      |
| QSPIRST  | FMC1RST | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | MDMA1RST    |
| rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      | rw      |

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 **SDMMC1RST**: SDMMC1 and SDMMC1 delay block reset  
Set and reset by software.  
0: does not reset SDMMC1 and SDMMC1 Delay block (default after reset)  
1: resets SDMMC1 and SDMMC1 Delay block

Bit 15 Reserved, must be kept at reset value.

Bit 14 **QSPIRST**: QUADSPI and QUADSPI delay block reset  
Set and reset by software.  
0: does not reset QUADSPI and QUADSPI Delay block (default after reset)  
1: resets QUADSPI and QUADSPI Delay block

Bit 13 Reserved, must be kept at reset value.

Bit 12 **FMC1RST**: FMC block reset  
Set and reset by software.  
0: does not reset FMC block (default after reset)  
1: resets FMC block

Bits 11:6 Reserved, must be kept at reset value.

Bit 5 **JPGDECRST**: JPGDEC block reset  
Set and reset by software.  
0: does not reset JPGDEC block (default after reset)  
1: resets JPGDEC block
Bit 4  DMA2DRST: DMA2D block reset
   Set and reset by software.
   0: does not reset DMA2D block (default after reset)
   1: resets DMA2D block

Bits 3:1  Reserved, must be kept at reset value.

Bit 0  MDMARST: MDMA block reset
   Set and reset by software.
   0: does not reset MDMA block (default after reset)
   1: resets MDMA block
### 8.7.29 RCC AHB1 peripheral reset register (RCC_AHB1RSTR)

Address offset: 0x080  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
</table>

Bits 31:28 Reserved, must be kept at reset value.

- **Bit 27 USB2OTGRST**: USB2OTG (OTG_HS2) block reset  
  Set and reset by software.  
  0: does not reset USB2OTG block (default after reset)  
  1: resets USB2OTG block

- **Bit 26 Reserved, must be kept at reset value.**

- **Bit 25 USB1OTGRST**: USB1OTG (OTG_HS1) block reset  
  Set and reset by software.  
  0: does not reset USB1OTG block (default after reset)  
  1: resets USB1OTG block

Bits 24:16 Reserved, must be kept at reset value.

- **Bit 15 ETH1MACRST**: ETH1MAC block reset  
  Set and reset by software.  
  0: does not reset ETH1MAC block (default after reset)  
  1: resets ETH1MAC block

- **Bits 14:6 Reserved, must be kept at reset value.**

- **Bit 5 ADC12RST**: ADC1 and 2 block reset  
  Set and reset by software.  
  0: does not reset ADC1 and 2 block (default after reset)  
  1: resets ADC1 and 2 block
Bits 4:2  Reserved, must be kept at reset value.

Bit 1  **DMA2RST**: DMA2 block reset
   - Set and reset by software.
   - 0: does not reset DMA2 block (default after reset)
   - 1: resets DMA2 block

Bit 0  **DMA1RST**: DMA1 block reset
   - Set and reset by software.
   - 0: does not reset DMA1 block (default after reset)
   - 1: resets DMA1 block
## 8.7.30 RCC AHB2 peripheral reset register (RCC_AHB2RSTR)

Address offset: 0x084  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

### Bits 31:10 Reserved, must be kept at reset value.

- **Bit 9 SDMMC2RST**: SDMMC2 and SDMMC2 Delay block reset  
  Set and reset by software.  
  - 0: does not reset SDMMC2 and SDMMC2 Delay block (default after reset)  
  - 1: resets SDMMC2 and SDMMC2 Delay block

### Bits 8:7 Reserved, must be kept at reset value.

- **Bit 6 RNGRST**: Random Number Generator block reset  
  Set and reset by software.  
  - 0: does not reset RNG block (default after reset)  
  - 1: resets RNG block

- **Bit 5 HASHRST**: Hash block reset  
  Set and reset by software.  
  - 0: does not reset hash block (default after reset)  
  - 1: resets hash block

- **Bit 4 CRYPTRST**: Cryptography block reset  
  Set and reset by software.  
  - 0: does not reset cryptography block (default after reset)  
  - 1: resets cryptography block

### Bits 3:1 Reserved, must be kept at reset value.

- **Bit 0 CAMITFRST**: CAMITF block reset  
  Set and reset by software.  
  - 0: does not reset the CAMITF block (default after reset)  
  - 1: resets the CAMITF block
### 8.7.31 RCC AHB4 peripheral reset register (RCC_AHB4RSTR)

Address offset: 0x088  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:26</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 25</td>
<td><strong>HSEMRST</strong>: HSEM block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the HSEM block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the HSEM block</td>
</tr>
<tr>
<td>Bit 24</td>
<td><strong>ADC3RST</strong>: ADC3 block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the ADC3 block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the ADC3 block</td>
</tr>
<tr>
<td>Bits 23:22</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 21</td>
<td><strong>BDMARST</strong>: BDMA block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the BDMA block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the BDMA block</td>
</tr>
<tr>
<td>Bit 20</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 19</td>
<td><strong>CRCRST</strong>: CRC block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the CRC block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the CRC block</td>
</tr>
<tr>
<td>Bits 18:11</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 10</td>
<td><strong>GPIOKRST</strong>: GPIOK block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the GPIOK block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the GPIOK block</td>
</tr>
<tr>
<td>Bit 9</td>
<td><strong>GPIOJRST</strong>: GPIOJ block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the GPIOJ block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the GPIOJ block</td>
</tr>
</tbody>
</table>
Bit 8 **GPIOIRST**: GPIOI block reset
Set and reset by software.
0: does not reset the GPIOI block (default after reset)
1: resets the GPIOI block

Bit 7 **GPIOHRST**: GPIOH block reset
Set and reset by software.
0: does not reset the GPIOH block (default after reset)
1: resets the GPIOH block

Bit 6 **GPIOGRST**: GPIOG block reset
Set and reset by software.
0: does not reset the GPIOG block (default after reset)
1: resets the GPIOG block

Bit 5 **GPIOFRST**: GPIOF block reset
Set and reset by software.
0: does not reset the GPIOF block (default after reset)
1: resets the GPIOF block

Bit 4 **GPIOERST**: GPIOE block reset
Set and reset by software.
0: does not reset the GPIOE block (default after reset)
1: resets the GPIOE block

Bit 3 **GPIODRST**: GPIOD block reset
Set and reset by software.
0: does not reset the GPIOD block (default after reset)
1: resets the GPIOD block

Bit 2 **GPIOCRST**: GPIOC block reset
Set and reset by software.
0: does not reset the GPIOC block (default after reset)
1: resets the GPIOC block

Bit 1 **GPIOBRST**: GPIOB block reset
Set and reset by software.
0: does not reset the GPIOB block (default after reset)
1: resets the GPIOB block

Bit 0 **GPIOARST**: GPIOA block reset
Set and reset by software.
0: does not reset the GPIOA block (default after reset)
1: resets the GPIOA block
### 8.7.32 RCC APB3 peripheral reset register (RCC_APB3RSTR)

- **Address offset:** 0x08C
- **Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31-4</th>
<th>Bit 30-24</th>
<th>Bit 23-16</th>
<th>Bit 15-8</th>
<th>Bit 7-4</th>
<th>Bit 3-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>LTDCRST</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

- **Bit 3 LTDCRST:** LTDC block reset
  - Set and reset by software.
  - 0: does not reset the LTDC block (default after reset)
  - 1: resets the LTDC block

Bits 2:0 Reserved, must be kept at reset value.
### 8.7.33 RCC APB1 peripheral reset register (RCC_APB1LRSTR)

Address offset: 0x090
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>UART8RST</td>
<td>UART8 block reset</td>
</tr>
<tr>
<td>30</td>
<td>UART7RST</td>
<td>UART7 block reset</td>
</tr>
<tr>
<td>29</td>
<td>DAC12RST</td>
<td>DAC1 and 2 Blocks Reset</td>
</tr>
<tr>
<td>28</td>
<td>Res.</td>
<td>Reserved</td>
</tr>
<tr>
<td>27</td>
<td>CECRST</td>
<td>HDMI-CEC block reset</td>
</tr>
<tr>
<td>26</td>
<td>Res.</td>
<td>Reserved</td>
</tr>
<tr>
<td>25</td>
<td>Res.</td>
<td>Reserved</td>
</tr>
<tr>
<td>24</td>
<td>Res.</td>
<td>Reserved</td>
</tr>
<tr>
<td>23</td>
<td>I2C3RST</td>
<td>I2C3 block reset</td>
</tr>
<tr>
<td>22</td>
<td>I2C2RST</td>
<td>I2C2 block reset</td>
</tr>
<tr>
<td>21</td>
<td>I2C1RST</td>
<td>I2C1 block reset</td>
</tr>
<tr>
<td>20</td>
<td>I2C1RST</td>
<td>I2C1 block reset</td>
</tr>
<tr>
<td>19</td>
<td>UART5RST</td>
<td>UART5 block reset</td>
</tr>
<tr>
<td>18</td>
<td>UART4RST</td>
<td>UART4 block reset</td>
</tr>
<tr>
<td>17</td>
<td>UART3RST</td>
<td>UART3 block reset</td>
</tr>
<tr>
<td>16</td>
<td>UART2RST</td>
<td>UART2 block reset</td>
</tr>
<tr>
<td>15</td>
<td>SPI3RST</td>
<td>SPI3 block reset</td>
</tr>
<tr>
<td>14</td>
<td>SPI2RST</td>
<td>SPI2 block reset</td>
</tr>
<tr>
<td>13</td>
<td>Res.</td>
<td>Reserved</td>
</tr>
<tr>
<td>12</td>
<td>Res.</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>LPTMR1RST</td>
<td>LPTMR1 block reset</td>
</tr>
<tr>
<td>10</td>
<td>TIM14RST</td>
<td>TIM14 block reset</td>
</tr>
<tr>
<td>9</td>
<td>TIM13RST</td>
<td>TIM13 block reset</td>
</tr>
<tr>
<td>8</td>
<td>TIM12RST</td>
<td>TIM12 block reset</td>
</tr>
<tr>
<td>7</td>
<td>TIM11RST</td>
<td>TIM11 block reset</td>
</tr>
<tr>
<td>6</td>
<td>TIM7RST</td>
<td>TIM7 block reset</td>
</tr>
<tr>
<td>5</td>
<td>TIM6RST</td>
<td>TIM6 block reset</td>
</tr>
<tr>
<td>4</td>
<td>TIM5RST</td>
<td>TIM5 block reset</td>
</tr>
<tr>
<td>3</td>
<td>TIM4RST</td>
<td>TIM4 block reset</td>
</tr>
<tr>
<td>2</td>
<td>TIM3RST</td>
<td>TIM3 block reset</td>
</tr>
<tr>
<td>1</td>
<td>TIM2RST</td>
<td>TIM2 block reset</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **UART8RST**: UART8 block reset
Set and reset by software.
0: does not reset the UART8 block (default after reset)
1: resets the UART8 block

Bit 30 **UART7RST**: UART7 block reset
Set and reset by software.
0: does not reset the UART7 block (default after reset)
1: resets the UART7 block

Bit 29 **DAC12RST**: DAC1 and 2 Blocks Reset
Set and reset by software.
0: does not reset the DAC1 and 2 blocks (default after reset)
1: resets the DAC1 and 2 blocks

Bit 28 Reserved, must be kept at reset value.

Bit 27 **CECRST**: HDMI-CEC block reset
Set and reset by software.
0: does not reset the HDMI-CEC block (default after reset)
1: resets the HDMI-CEC block

Bits 26:24 Reserved, must be kept at reset value.

Bit 23 **I2C3RST**: I2C3 block reset
Set and reset by software.
0: does not reset the I2C3 block (default after reset)
1: resets the I2C3 block

Bit 22 **I2C2RST**: I2C2 block reset
Set and reset by software.
0: does not reset the I2C2 block (default after reset)
1: resets the I2C2 block
Bit 21  **I2C1RST**: I2C1 block reset  
Set and reset by software.  
0: does not reset the I2C1 block (default after reset)  
1: resets the I2C1 block

Bit 20  **UART5RST**: UART5 block reset  
Set and reset by software.  
0: does not reset the UART5 block (default after reset)  
1: resets the UART5 block

Bit 19  **UART4RST**: UART4 block reset  
Set and reset by software.  
0: does not reset the UART4 block (default after reset)  
1: resets the UART4 block

Bit 18  **USART3RST**: USART3 block reset  
Set and reset by software.  
0: does not reset the USART3 block (default after reset)  
1: resets the USART3 block

Bit 17  **USART2RST**: USART2 block reset  
Set and reset by software.  
0: does not reset the USART2 block (default after reset)  
1: resets the USART2 block

Bit 16  **SPDIFRXRST**: SPDIFRX block reset  
Set and reset by software.  
0: does not reset the SPDIFRX block (default after reset)  
1: resets the SPDIFRX block

Bit 15  **SPI3RST**: SPI3 block reset  
Set and reset by software.  
0: does not reset the SPI3 block (default after reset)  
1: resets the SPI3 block

Bit 14  **SPI2RST**: SPI2 block reset  
Set and reset by software.  
0: does not reset the SPI2 block (default after reset)  
1: resets the SPI2 block

Bits 13:10  Reserved, must be kept at reset value.

Bit 9  **LPTIM1RST**: LPTIM1 block reset  
Set and reset by software.  
0: does not reset the LPTIM1 block (default after reset)  
1: resets the LPTIM1 block

Bit 8  **TIM14RST**: TIM14 block reset  
Set and reset by software.  
0: does not reset the TIM14 block (default after reset)  
1: resets the TIM14 block

Bit 7  **TIM13RST**: TIM13 block reset  
Set and reset by software.  
0: does not reset the TIM13 block (default after reset)  
1: resets the TIM13 block
Bit 6 **TIM12RST**: TIM12 block reset
Set and reset by software.
0: does not reset the TIM12 block (default after reset)
1: resets the TIM12 block

Bit 5 **TIM7RST**: TIM7 block reset
Set and reset by software.
0: does not reset the TIM7 block (default after reset)
1: resets the TIM7 block

Bit 4 **TIM6RST**: TIM6 block reset
Set and reset by software.
0: does not reset the TIM6 block (default after reset)
1: resets the TIM6 block

Bit 3 **TIM5RST**: TIM5 block reset
Set and reset by software.
0: does not reset the TIM5 block (default after reset)
1: resets the TIM5 block

Bit 2 **TIM4RST**: TIM4 block reset
Set and reset by software.
0: does not reset the TIM4 block (default after reset)
1: resets the TIM4 block

Bit 1 **TIM3RST**: TIM3 block reset
Set and reset by software.
0: does not reset the TIM3 block (default after reset)
1: resets the TIM3 block

Bit 0 **TIM2RST**: TIM2 block reset
Set and reset by software.
0: does not reset the TIM2 block (default after reset)
1: resets the TIM2 block
### 8.7.34 RCC APB1 peripheral reset register (RCC_APB1HRSTR)

Address offset: 0x094  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>28</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>24</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>23</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>22</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>18</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>17</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>16</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>15</td>
<td>FDCANRST</td>
<td>FDCAN block reset</td>
</tr>
<tr>
<td>14</td>
<td>MDIOSRST</td>
<td>MDIOS block reset</td>
</tr>
<tr>
<td>13</td>
<td>OPAMPRST</td>
<td>OPAMP block reset</td>
</tr>
<tr>
<td>12</td>
<td>SWPRST</td>
<td>SWPMI block reset</td>
</tr>
<tr>
<td>11</td>
<td>CRSRST</td>
<td>Clock Recovery System reset</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:9  Reserved, must be kept at reset value.

- **Bit 8 FDCANRST**: FDCAN block reset  
  Set and reset by software.  
  0: does not reset the FDCAN block (default after reset)  
  1: resets the FDCAN block

Bits 7:6  Reserved, must be kept at reset value.

- **Bit 5 MDIOSRST**: MDIOS block reset  
  Set and reset by software.  
  0: does not reset the MDIOS block (default after reset)  
  1: resets the MDIOS block

- **Bit 4 OPAMPRST**: OPAMP block reset  
  Set and reset by software.  
  0: does not reset the OPAMP block (default after reset)  
  1: resets the OPAMP block

- **Bit 3 Reserved, must be kept at reset value.**

- **Bit 2 SWPRST**: SWPMI block reset  
  Set and reset by software.  
  0: does not reset the SWPMI block (default after reset)  
  1: resets the SWPMI block

- **Bit 1 CRSRST**: Clock Recovery System reset  
  Set and reset by software.  
  0: does not reset CRS (default after reset)  
  1: resets CRS

- **Bit 0 Reserved, must be kept at reset value.**
### 8.7.35 RCC APB2 peripheral reset register (RCC_APB2RSTR)

**Address offset:** 0x098  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31-30</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 29</td>
<td><strong>HRTIMRST:</strong> HRTIM block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the HRTIM block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the HRTIM block</td>
</tr>
<tr>
<td>Bit 28</td>
<td><strong>DFSDM1RST:</strong> DFSDM1 block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset DFSDM1 block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets DFSDM1 block</td>
</tr>
<tr>
<td>Bit 27-25</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 24</td>
<td><strong>SAI3RST:</strong> SAI3 block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the SAI3 block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the SAI3 block</td>
</tr>
<tr>
<td>Bit 23</td>
<td><strong>SAI2RST:</strong> SAI2 block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the SAI2 block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the SAI2 block</td>
</tr>
<tr>
<td>Bit 22</td>
<td><strong>SAI1RST:</strong> SAI1 block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the SAI1 (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the SAI1</td>
</tr>
<tr>
<td>Bit 21</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 20</td>
<td><strong>SPI5RST:</strong> SPI5 block reset</td>
</tr>
<tr>
<td></td>
<td>Set and reset by software.</td>
</tr>
<tr>
<td></td>
<td>0: does not reset the SPI5 block (default after reset)</td>
</tr>
<tr>
<td></td>
<td>1: resets the SPI5 block</td>
</tr>
<tr>
<td>Bit 19</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
Bit 18 **TIM17RST**: TIM17 block reset
Set and reset by software.
0: does not reset the TIM17 block (default after reset)
1: resets the TIM17 block

Bit 17 **TIM16RST**: TIM16 block reset
Set and reset by software.
0: does not reset the TIM16 block (default after reset)
1: resets the TIM16 block

Bit 16 **TIM15RST**: TIM15 block reset
Set and reset by software.
0: does not reset the TIM15 block (default after reset)
1: resets the TIM15 block

Bits 15:14 Reserved, must be kept at reset value.

Bit 13 **SPI4RST**: SPI4 block reset
Set and reset by software.
0: does not reset the SPI4 block (default after reset)
1: resets the SPI4 block

Bit 12 **SPI1RST**: SPI1 block reset
Set and reset by software.
0: does not reset the SPI1 block (default after reset)
1: resets the SPI1 block

Bits 11:6 Reserved, must be kept at reset value.

Bit 5 **USART6RST**: USART6 block reset
Set and reset by software.
0: does not reset the USART6 block (default after reset)
1: resets the USART6 block

Bit 4 **USART1RST**: USART1 block reset
Set and reset by software.
0: does not reset the USART1 block (default after reset)
1: resets the USART1 block

Bits 3:2 Reserved, must be kept at reset value.

Bit 1 **TIM8RST**: TIM8 block reset
Set and reset by software.
0: does not reset the TIM8 block (default after reset)
1: resets the TIM8 block

Bit 0 **TIM1RST**: TIM1 block reset
Set and reset by software.
0: does not reset the TIM1 block (default after reset)
1: resets the TIM1 block
### 8.7.36 RCC APB4 peripheral reset register (RCC_APB4RSTR)

- **Address offset**: 0x09C
- **Reset value**: 0x0000 0000

| Bit 31:26 | Reserved, must be kept at reset value. |
| Bit 25:22 | Reserved, must be kept at reset value. |
| Bit 21   | SAI4RST: SAI4 block reset |
|          | Set and reset by software. |
|          | 0: does not reset the SAI4 block (default after reset) |
|          | 1: resets the SAI4 block |
| Bit 20:16| Reserved, must be kept at reset value. |
| Bit 15   | VREFRST: VREFBUF block reset |
|          | Set and reset by software. |
|          | 0: does not reset the VREFBUF block (default after reset) |
|          | 1: resets the VREFBUF block |
| Bit 14   | COMP12RST: COMP12 Blocks Reset |
|          | Set and reset by software. |
|          | 0: does not reset the COMP1 and 2 blocks (default after reset) |
|          | 1: resets the COMP1 and 2 blocks |
| Bit 13   | Reserved, must be kept at reset value. |
| Bit 12   | LPTIM5RST: LPTIM5 block reset |
|          | Set and reset by software. |
|          | 0: does not reset the LPTIM5 block (default after reset) |
|          | 1: resets the LPTIM5 block |
| Bit 11   | LPTIM4RST: LPTIM4 block reset |
|          | Set and reset by software. |
|          | 0: does not reset the LPTIM4 block (default after reset) |
|          | 1: resets the LPTIM4 block |
| Bit 10   | LPTIM3RST: LPTIM3 block reset |
|          | Set and reset by software. |
|          | 0: does not reset the LPTIM3 block (default after reset) |
|          | 1: resets the LPTIM3 block |
Bit 9  **LPTIM2RST**: LPTIM2 block reset
Set and reset by software.
0: does not reset the LPTIM2 block (default after reset)
1: resets the LPTIM2 block

Bit 8  Reserved, must be kept at reset value.

Bit 7  **I2C4RST**: I2C4 block reset
Set and reset by software.
0: does not reset the I2C4 block (default after reset)
1: resets the I2C4 block

Bit 6  Reserved, must be kept at reset value.

Bit 5  **SPI6RST**: SPI6 block reset
Set and reset by software.
0: does not reset the SPI6 block (default after reset)
1: resets the SPI6 block

Bit 4  Reserved, must be kept at reset value.

Bit 3  **LPUART1RST**: LPUART1 block reset
Set and reset by software.
0: does not reset the LPUART1 block (default after reset)
1: resets the LPUART1 block

Bit 2  Reserved, must be kept at reset value.

Bit 1  **SYSCFGRST**: SYSCFG block reset
Set and reset by software.
0: does not reset the SYSCFG block (default after reset)
1: resets the SYSCFG block

Bit 0  Reserved, must be kept at reset value.
### 8.7.37 RCC global control register (RCC_GCR)

Address offset: 0x0A0  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>WW1RSC</td>
<td>rw1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:1 Reserved, must be kept at reset value.

**Bit 0 WW1RSC: WWDG1 reset scope control**

This bit can be set by software but is cleared by hardware during a system reset. In order to work properly, before enabling the WWDG1, this bit must be set to ‘1’.
### 8.7.38 RCC D3 Autonomous mode register (RCC_D3AMR)

The Autonomous mode allows providing the peripheral clocks to peripherals located in D3, even if the CPU is in CStop mode. When a peripheral is enabled, and has its autonomous bit enabled, it receives its peripheral clocks according to D3 domain state, if the CPU is in CStop mode.

Address offset: 0x0A8
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Access</th>
<th>Value Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>29</td>
<td>SRAM4AMEN</td>
<td>rw</td>
<td>SRAM4 Autonomous mode enable. Set and reset by software. 0: SRAM4 clock is disabled when the CPU is in CStop (default after reset) 1: SRAM4 peripheral bus clock enabled when D3 domain is in DRun. Refer to Section 8.5.11: Peripheral clock gating control for additional information.</td>
</tr>
<tr>
<td>28</td>
<td>BKPRAMAMEN</td>
<td>rw</td>
<td>Backup RAM Autonomous mode enable. Set and reset by software. 0: Backup RAM clock is disabled when the CPU is in CStop (default after reset) 1: Backup RAM clock enabling is controlled by D3 domain state. Refer to Section 8.5.11: Peripheral clock gating control for additional information.</td>
</tr>
<tr>
<td>27</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>26</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>25</td>
<td>ADC3AMEN</td>
<td>rw</td>
<td>ADC3 Autonomous mode enable. Set and reset by software. 0: ADC3 peripheral clocks are disabled when the CPU is in CStop (default after reset) 1: ADC3 peripheral clocks enabled when D3 domain is in DRun. Refer to Section 8.5.11: Peripheral clock gating control for additional information.</td>
</tr>
<tr>
<td>24</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>23</td>
<td>SAI4AMEN</td>
<td>rw</td>
<td>SAI4 Autonomous mode enable. Set and reset by software. 0: SAI4 peripheral clocks are disabled when the CPU is in CStop (default after reset) 1: SAI4 peripheral clocks enabled when D3 domain is in DRun. Refer to Section 8.5.11: Peripheral clock gating control for additional information.</td>
</tr>
<tr>
<td>22</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>21</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>20</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>19</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>18</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>17</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>16</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>15</td>
<td>VREFAMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>14</td>
<td>COMP12AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>13</td>
<td>LPTIM5AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>12</td>
<td>LPTIM4AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>11</td>
<td>LPTIM3AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>10</td>
<td>LPTIM2AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>9</td>
<td>LPTIM1AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>8</td>
<td>I2C4AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>7</td>
<td>SPRI5AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>6</td>
<td>SPI6AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>5</td>
<td>LPUART1AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>4</td>
<td>LPUART0AMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>3</td>
<td>BDMAAMEN</td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>rw</td>
<td>reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
Bit 19 **CRCAMEN**: CRC Autonomous mode enable
- Set and reset by software.
- 0: CRC peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: CRC peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bits 18:17 Reserved, must be kept at reset value.

Bit 16 **RTCAMEN**: RTC Autonomous mode enable
- Set and reset by software.
- 0: RTC peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: RTC peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bit 15 **VREFAMEN**: VREF Autonomous mode enable
- Set and reset by software.
- 0: VREF peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: VREF peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bit 14 **COMP12AMEN**: COMP12 Autonomous mode enable
- Set and reset by software.
- 0: COMP12 peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: COMP12 peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bit 13 Reserved, must be kept at reset value.

Bit 12 **LPTIM5AMEN**: LPTIM5 Autonomous mode enable
- Set and reset by software.
- 0: LPTIM5 peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: LPTIM5 peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bit 11 **LPTIM4AMEN**: LPTIM4 Autonomous mode enable
- Set and reset by software.
- 0: LPTIM4 peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: LPTIM4 peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bit 10 **LPTIM3AMEN**: LPTIM3 Autonomous mode enable
- Set and reset by software.
- 0: LPTIM3 peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: LPTIM3 peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bit 9 **LPTIM2AMEN**: LPTIM2 Autonomous mode enable
- Set and reset by software.
- 0: LPTIM2 peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: LPTIM2 peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information

Bit 8 Reserved, must be kept at reset value.

Bit 7 **I2C4AMEN**: I2C4 Autonomous mode enable
- Set and reset by software.
- 0: I2C4 peripheral clocks are disabled when the CPU is in CStop (default after reset)
- 1: I2C4 peripheral clocks enabled when D3 domain is in DRun.
Refer to *Section 8.5.11: Peripheral clock gating control* for additional information
Bit 6  Reserved, must be kept at reset value.

Bit 5  **SPI6AMEN**: SPI6 Autonomous mode enable

  Set and reset by software.
  0: SPI6 peripheral clocks are disabled when the CPU is in CStop (default after reset)
  1: SPI6 peripheral clocks enabled when D3 domain is in DRun.
  Refer to Section 8.5.11: Peripheral clock gating control for additional information

Bit 4  Reserved, must be kept at reset value.

Bit 3  **LPUART1AMEN**: LPUART1 Autonomous mode enable

  Set and reset by software.
  0: LPUART1 peripheral clocks are disabled when the CPU is in CStop (default after reset)
  1: LPUART1 peripheral clocks enabled when D3 domain is in DRun.
  Refer to Section 8.5.11: Peripheral clock gating control for additional information

Bits 2:1  Reserved, must be kept at reset value.

Bit 0  **BDMAAMEN**: BDMA and DMAMUX Autonomous mode enable

  Set and reset by software.
  0: BDMA and DMAMUX peripheral clocks are disabled when the CPU is in CStop (default after reset)
  1: BDMA and DMAMUX peripheral clocks enabled when D3 domain is in DRun.
  Refer to Section 8.5.11: Peripheral clock gating control for additional information
8.7.39 RCC reset status register (RCC_RSR)

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_RSR</td>
<td>0x0D0</td>
<td>0x00FE 0000 (1)</td>
</tr>
<tr>
<td>RCC_C1_RSR</td>
<td>0x130</td>
<td></td>
</tr>
</tbody>
</table>

1. Reset by power-on reset only

Access: 0 ≤ wait state ≤ 7, word, half-word and byte access. Wait states are inserted in case of successive accesses to this register.

<table>
<thead>
<tr>
<th>Bit 31 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 30 LPWRRSTF: Reset due to illegal D1 DStandby or CPU CStop flag (1)</td>
</tr>
<tr>
<td>Reset by software by writing the RMVF bit.</td>
</tr>
<tr>
<td>Set by hardware when D1 domain goes erroneously in DStandby or when CPU goes erroneously in CStop.</td>
</tr>
<tr>
<td>0: No illegal reset occurred (default after power-on reset)</td>
</tr>
<tr>
<td>1: Illegal D1 DStandby or CPU CStop reset occurred</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 29 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 28 WWGD1RSTF: Window Watchdog reset flag (1)</td>
</tr>
<tr>
<td>Reset by software by writing the RMVF bit.</td>
</tr>
<tr>
<td>Set by hardware when a window watchdog reset occurs.</td>
</tr>
<tr>
<td>0: No window watchdog reset occurred from WWGD1 (default after power-on reset)</td>
</tr>
<tr>
<td>1: Window watchdog reset occurred from WWGD1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 27 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 26 IWDG1RSTF: Independent Watchdog reset flag (1)</td>
</tr>
<tr>
<td>Reset by software by writing the RMVF bit.</td>
</tr>
<tr>
<td>Set by hardware when an independent watchdog reset occurs.</td>
</tr>
<tr>
<td>0: No independent watchdog reset occurred (default after power-on reset)</td>
</tr>
<tr>
<td>1: Independent watchdog reset occurred</td>
</tr>
</tbody>
</table>

| Bit 25 Reserved, must be kept at reset value. |
Bit 24 **SFRSTF**: System reset from CPU reset flag \(^{(1)}\)
- Reset by software by writing the RMVF bit.
- Set by hardware when the system reset is due to CPU. The CPU can generate a system reset by writing SYSRESETREQ bit of AIRCR register of the CM7.
  0: No CPU software reset occurred (default after power-on reset)
  1: A system reset has been generated by the CPU

Bit 23 **PORRSTF**: POR/PDR reset flag \(^{(1)}\)
- Reset by software by writing the RMVF bit.
- Set by hardware when a POR/PDR reset occurs.
  0: No POR/PDR reset occurred
  1: POR/PDR reset occurred (default after power-on reset)

Bit 22 **PINRSTF**: Pin reset flag (NRST) \(^{(1)}\)
- Reset by software by writing the RMVF bit.
- Set by hardware when a reset from pin occurs.
  0: No reset from pin occurred
  1: Reset from pin occurred (default after power-on reset)

Bit 21 **BORRSTF**: BOR reset flag \(^{(1)}\)
- Reset by software by writing the RMVF bit.
- Set by hardware when a BOR reset occurs (pwr_bor_rst).
  0: No BOR reset occurred
  1: BOR reset occurred (default after power-on reset)

Bit 20 **D2RSTF**: D2 domain power switch reset flag \(^{(1)}\)
- Reset by software by writing the RMVF bit.
- Set by hardware when a D2 domain exits from DStandby or after of power-on reset. Refer to Table 56 for details.
  0: No D2 domain power switch reset occurred
  1: A D2 domain power switch (ePOD2) reset occurred (default after power-on reset)

Bit 19 **D1RSTF**: D1 domain power switch reset flag \(^{(1)}\)
- Reset by software by writing the RMVF bit.
- Set by hardware when a D1 domain exits from DStandby or after of power-on reset. Refer to Table 56 for details.
  0: No D1 domain power switch reset occurred
  1: A D1 domain power switch (ePOD1) reset occurred (default after power-on reset)

Bit 18 Reserved, must be kept at reset value.

Bit 17 **CPURSTF**: CPU reset flag \(^{(1)}\)
- Reset by software by writing the RMVF bit.
- Set by hardware every time a CPU reset occurs.
  0: No CPU reset occurred
  1: A CPU reset occurred (default after power-on reset)

Bit 16 **RMVF**: Remove reset flag
- Set and reset by software to reset the value of the reset flags.
  0: Reset of the reset flags not activated (default after power-on reset)
  1: Reset the value of the reset flags

Bits 15:0 Reserved, must be kept at reset value.

1. Refer to Table 56: Reset source identification (RCC_RSR) for details on flag behavior.
8.7.40 RCC AHB3 clock register (RCC_AHB3ENR)

This register can be accessed via two different offset address.

Table 66. RCC_AHB3ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB3ENR</td>
<td>0x0D4</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_AHB3ENR</td>
<td>0x134</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:17 Reserved, must be kept at reset value.

- **Bit 16 SDMMC1EN**: SDMMC1 and SDMMC1 Delay Clock Enable
  - Set and reset by software.
  - 0: SDMMC1 and SDMMC1 Delay clock disabled (default after reset)
  - 1: SDMMC1 and SDMMC1 Delay clock enabled

- **Bit 15 Reserved, must be kept at reset value.**

- **Bit 14 QSPIEN**: QUADSPI and QUADSPI Delay Clock Enable
  - Set and reset by software.
  - 0: QUADSPI and QUADSPI Delay clock disabled (default after reset)
  - 1: QUADSPI and QUADSPI Delay clock enabled

- **Bit 13 Reserved, must be kept at reset value.**

- **Bit 12 FMCEN**: FMC Peripheral Clocks Enable
  - Set and reset by software.
  - 0: FMC peripheral clocks disabled (default after reset)
  - 1: FMC peripheral clocks enabled
  - The peripheral clocks of the FMC are: the kernel clock selected by FMCSEL and provided to fmc_ker_ck input, and the rcc_hclk3 bus interface clock.

- **Bits 11:6 Reserved, must be kept at reset value.**

- **Bit 5 JPGDECEN**: JPGDEC Peripheral Clock Enable
  - Set and reset by software.
  - 0: JPGDEC peripheral clock disabled (default after reset)
  - 1: JPGDEC peripheral clock enabled
Bit 4 **DMA2DEN**: DMA2D Peripheral Clock Enable
Set and reset by software.
0: DMA2D peripheral clock disabled (default after reset)
1: DMA2D peripheral clock enabled

Bits 3:1 Reserved, must be kept at reset value.

Bit 0 **MDMAEN**: MDMA Peripheral Clock Enable
Set and reset by software.
0: MDMA peripheral clock disabled (default after reset)
1: MDMA peripheral clock enabled
8.7.41 RCC AHB1 clock register (RCC_AHB1ENR)

This register can be accessed via two different offset address.

Table 67. RCC_AHB1ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB1ENR</td>
<td>0x0D8</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_AHB1ENR</td>
<td>0x138</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 **USB2OTGHSULPIEN**: Enable USB_PHY2 clocks
Set and reset by software.
0: USB2ULPI PHY clocks disabled (default after reset)
1: USB2ULPI PHY clocks enabled

Bit 27 **USB2OTGHSEN**: USB2OTG (OTG_HS2) Peripheral Clocks Enable
Set and reset by software.
0: USB2OTG peripheral clocks disabled (default after reset)
1: USB2OTG peripheral clocks enabled
The peripheral clocks of the USB2OTG are: the kernel clock selected by USBSEL and the rcc_hclk1 bus interface clock.

Bit 26 **USB1OTGHSULPIEN**: USB_PHY1 Clocks Enable
Set and reset by software.
0: USB1ULPI PHY clocks disabled (default after reset)
1: USB1ULPI PHY clocks enabled

Bit 25 **USB1OTGHSEN**: USB1OTG (OTG_HS1) Peripheral Clocks Enable
Set and reset by software.
0: USB1OTG peripheral clocks disabled (default after reset)
1: USB1OTG peripheral clocks enabled
The peripheral clocks of the USB1OTG are: the kernel clock selected by USBSEL and the rcc_hclk1 bus interface clock.

Bits 24:18 Reserved, must be kept at reset value.
Bit 17 **ETH1RXEN**: Ethernet Reception Clock Enable  
Set and reset by software.  
0: Ethernet Reception clock disabled (default after reset)  
1: Ethernet Reception clock enabled

Bit 16 **ETH1TXEN**: Ethernet Transmission Clock Enable  
Set and reset by software.  
0: Ethernet Transmission clock disabled (default after reset)  
1: Ethernet Transmission clock enabled

Bit 15 **ETH1MACEN**: Ethernet MAC bus interface Clock Enable  
Set and reset by software.  
0: Ethernet MAC bus interface clock disabled (default after reset)  
1: Ethernet MAC bus interface clock enabled

Bits 14:6 Reserved, must be kept at reset value.

Bit 5 **ADC12EN**: ADC1/2 Peripheral Clocks Enable  
Set and reset by software.  
0: ADC1 and 2 peripheral clocks disabled (default after reset)  
1: ADC1 and 2 peripheral clocks enabled  
The peripheral clocks of the ADC1 and 2 are: the kernel clock selected by ADCSEL and provided to adc_ker_ck_input, and the **rcc_hclk1** bus interface clock.

Bits 4:2 Reserved, must be kept at reset value.

Bit 1 **DMA2EN**: DMA2 Clock Enable  
Set and reset by software.  
0: DMA2 clock disabled (default after reset)  
1: DMA2 clock enabled

Bit 0 **DMA1EN**: DMA1 Clock Enable  
Set and reset by software.  
0: DMA1 clock disabled (default after reset)  
1: DMA1 clock enabled
8.7.42 RCC AHB2 clock register (RCC_AHB2ENR)

This register can be accessed via two different offset address.

Table 68. RCC_AHB2ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB2ENR</td>
<td>0x0DC</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_AHB2ENR</td>
<td>0x13C</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **SRAM3EN**: SRAM3 block enable
Set and reset by software.
When set, this bit indicates that the SRAM3 is allocated by the CPU. It causes the D2 domain to take into account also the CPU operation modes, i.e. keeping D2 domain in DRun when the CPU is in CRun.
0: SRAM3 interface clock is disabled. (default after reset)
1: SRAM3 interface clock is enabled.

Bit 30 **SRAM2EN**: SRAM2 block enable
Set and reset by software.
When set, this bit indicates that the SRAM2 is allocated by the CPU. It causes the D2 domain to take into account also the CPU operation modes, i.e. keeping D2 domain in DRun when the CPU is in CRun.
0: SRAM2 interface clock is disabled. (default after reset)
1: SRAM2 interface clock is enabled.

Bit 29 **SRAM1EN**: SRAM1 block enable
Set and reset by software.
When set, this bit indicates that the SRAM1 is allocated by the CPU. It causes the D2 domain to take into account also the CPU operation modes, i.e. keeping D2 domain in DRun when the CPU is in CRun.
0: SRAM1 interface clock is disabled. (default after reset)
1: SRAM1 interface clock is enabled.

Bits 28:10 Reserved, must be kept at reset value.

Bit 9 **SDMMC2EN**: SDMMC2 and SDMMC2 delay clock enable
Set and reset by software.
0: SDMMC2 and SDMMC2 Delay clock disabled (default after reset)
1: SDMMC2 and SDMMC2 Delay clock enabled

Bits 8:7 Reserved, must be kept at reset value.
Bit 6 **RNGEN**: RNG peripheral clocks enable
   Set and reset by software.
   0: RNG peripheral clocks disabled (default after reset)
   1: RNG peripheral clocks enabled:
      The peripheral clocks of the RNG are: the kernel clock selected by RNGSEL and provided to
      `rng_ker_ck` input, and the `rcc_hclk2` bus interface clock.

Bit 5 **HASHEN**: HASH peripheral clock enable
   Set and reset by software.
   0: HASH peripheral clock disabled (default after reset)
   1: HASH peripheral clock enabled

Bit 4 **CRYPTEN**: CRYPT peripheral clock enable
   Set and reset by software.
   0: CRYPT peripheral clock disabled (default after reset)
   1: CRYPT peripheral clock enabled

Bits 3:1 Reserved, must be kept at reset value.

Bit 0 **DCMIEN**: DCMI peripheral clock enable
   Set and reset by software.
   0: DCMI peripheral clock disabled (default after reset)
   1: DCMI peripheral clock enabled
8.7.43 RCC AHB4 clock register (RCC_AHB4ENR)

This register can be accessed via two different offset address.

Table 69. RCC_AHB4ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB4ENR</td>
<td>0x0E0</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_AHB4ENR</td>
<td>0x140</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

- Bit 28 **BKPRAMEN**: Backup RAM Clock Enable
  - Set and reset by software.
  - 0: Backup RAM clock disabled (default after reset)
  - 1: Backup RAM clock enabled

Bits 27:26 Reserved, must be kept at reset value.

- Bit 25 **HSEMEN**: HSEM peripheral clock enable
  - Set and reset by software.
  - 0: HSEM peripheral clock disabled (default after reset)
  - 1: HSEM peripheral clock enabled

- Bit 24 **ADC3EN**: ADC3 Peripheral Clocks Enable
  - Set and reset by software.
  - 0: ADC3 peripheral clocks disabled (default after reset)
  - 1: ADC3 peripheral clocks enabled
  - The peripheral clocks of the ADC3 are: the kernel clock selected by ADCSEL and provided to adc_ker_ck_input, and the **rcc_hclk4** bus interface clock.

Bits 23:22 Reserved, must be kept at reset value.

- Bit 21 **BDMAEN**: BDMA and DMAMUX2 Clock Enable
  - Set and reset by software.
  - 0: BDMA and DMAMUX2 clock disabled (default after reset)
  - 1: BDMA and DMAMUX2 clock enabled

Bits 21 Reserved, must be kept at reset value.
Bit 19  **CRCEN**: CRC peripheral clock enable
   Set and reset by software.
   0: CRC peripheral clock disabled (default after reset)
   1: CRC peripheral clock enabled

Bits 18:11  Reserved, must be kept at reset value.

Bit 10  **GPIOKEN**: GPIOK peripheral clock enable
   Set and reset by software.
   0: GPIOK peripheral clock disabled (default after reset)
   1: GPIOK peripheral clock enabled

Bit 9  **GPIOJEN**: GPIOJ peripheral clock enable
   Set and reset by software.
   0: GPIOJ peripheral clock disabled (default after reset)
   1: GPIOJ peripheral clock enabled

Bit 8  **GPIOIEN**: GPIOI peripheral clock enable
   Set and reset by software.
   0: GPIOI peripheral clock disabled (default after reset)
   1: GPIOI peripheral clock enabled

Bit 7  **GPIOHEN**: GPIOH peripheral clock enable
   Set and reset by software.
   0: GPIOH peripheral clock disabled (default after reset)
   1: GPIOH peripheral clock enabled

Bit 6  **GPIOGEN**: GPIOG peripheral clock enable
   Set and reset by software.
   0: GPIOG peripheral clock disabled (default after reset)
   1: GPIOG peripheral clock enabled

Bit 5  **GPIOFEN**: GPIOF peripheral clock enable
   Set and reset by software.
   0: GPIOF peripheral clock disabled (default after reset)
   1: GPIOF peripheral clock enabled

Bit 4  **GPIOEEN**: GPIOE peripheral clock enable
   Set and reset by software.
   0: GPIOE peripheral clock disabled (default after reset)
   1: GPIOE peripheral clock enabled

Bit 3  **GPIODEN**: GPIOD peripheral clock enable
   Set and reset by software.
   0: GPIOD peripheral clock disabled (default after reset)
   1: GPIOD peripheral clock enabled
Bit 2 **GPIOCEN**: GPIOC peripheral clock enable
Set and reset by software.
0: GPIOC peripheral clock disabled (default after reset)
1: GPIOC peripheral clock enabled

Bit 1 **GPIOBEN**: GPIOB peripheral clock enable
Set and reset by software.
0: GPIOB peripheral clock disabled (default after reset)
1: GPIOB peripheral clock enabled

Bit 0 **GPIOAEN**: GPIOA peripheral clock enable
Set and reset by software.
0: GPIOA peripheral clock disabled (default after reset)
1: GPIOA peripheral clock enabled
### 8.7.44 RCC APB3 clock register (RCC_APB3ENR)

This register can be accessed via two different offset address.

#### Table 70. RCC_APB3ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB3ENR</td>
<td>0x0E4</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_APB3ENR</td>
<td>0x144</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>28</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>24</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>23</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>22</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>18</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>17</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>16</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>13</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>12</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>9</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>8</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>6</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>4</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>3</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

#### Bits 31:7 Reserved, must be kept at reset value.

- **Bit 6 WWDG1EN**: WWDG1 Clock Enable
  - Set by software, and reset by hardware when a system reset occurs.
  - Note that in order to work properly, before enabling the WWDG1, the bit WW1RSC must be set to ‘1’.
  - 0: WWDG1 peripheral clock disable (default after reset)
  - 1: WWDG1 peripheral clock enabled

#### Bits 5:4 Reserved, must be kept at reset value.

- **Bit 3 LTDCEN**: LTDC peripheral clock enable
  - Provides the pixel clock (ltdc_ker_ck) to the LTDC block.
  - Set and reset by software.
  - 0: LTDC peripheral clock disabled (default after reset)
  - 1: LTDC peripheral clock provided to the LTDC block

#### Bits 2:0 Reserved, must be kept at reset value.
8.7.45  **RCC APB1 clock register (RCC_APB1LENR)**

This register can be accessed via two different offset address.

Table 71. RCC_APB1ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB1LENR</td>
<td>0x0E8</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_APB1LENR</td>
<td>0x148</td>
<td></td>
</tr>
</tbody>
</table>

### Bit 31: UART8EN

- **UART8 Peripheral Clocks Enable**
- Set and reset by software.
- 0: UART8 peripheral clocks disable (default after reset)
- 1: UART8 peripheral clocks enabled
- The peripheral clocks of the UART8 are: the kernel clock selected by USART234578SEL and provided to usart_ker_ck input, and the rcc_pclk1 bus interface clock.

### Bit 30: UART7EN

- **UART7 Peripheral Clocks Enable**
- Set and reset by software.
- 0: UART7 peripheral clocks disable (default after reset)
- 1: UART7 peripheral clocks enabled
- The peripheral clocks of the UART7 are: the kernel clock selected by USART234578SEL and provided to usart_ker_ck input, and the rcc_pclk1 bus interface clock.

### Bit 29: DAC12EN

- **DAC1 and 2 peripheral clock enable**
- Set and reset by software.
- 0: DAC1 and 2 peripheral clock disable (default after reset)
- 1: DAC1 and 2 peripheral clock enabled

### Bit 28: Reserved, must be kept at reset value.

### Bit 27: CECEN: HDMI-CEC peripheral clock enable

- Set and reset by software.
- 0: HDMI-CEC peripheral clock disable (default after reset)
- 1: HDMI-CEC peripheral clock enabled
- The peripheral clocks of the HDMI-CEC are: the kernel clock selected by CECSEL and provided to cec_ker_ck input, and the rcc_pclk1 bus interface clock.

### Bits 26:24: Reserved, must be kept at reset value.
Bit 23  **I2C3EN**: I2C3 Peripheral Clocks Enable  
Set and reset by software.
0: I2C3 peripheral clocks disable (default after reset)
1: I2C3 peripheral clocks enabled
The peripheral clocks of the I2C3 are: the kernel clock selected by I2C123SEL and provided to `i2c_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 22  **I2C2EN**: I2C2 Peripheral Clocks Enable  
Set and reset by software.
0: I2C2 peripheral clocks disable (default after reset)
1: I2C2 peripheral clocks enabled
The peripheral clocks of the I2C2 are: the kernel clock selected by I2C123SEL and provided to `i2c_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 21  **I2C1EN**: I2C1 Peripheral Clocks Enable  
Set and reset by software.
0: I2C1 peripheral clocks disable (default after reset)
1: I2C1 peripheral clocks enabled
The peripheral clocks of the I2C1 are: the kernel clock selected by I2C123SEL and provided to `i2c_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 20  **UART5EN**: UART5 Peripheral Clocks Enable  
Set and reset by software.
0: UART5 peripheral clocks disable (default after reset)
1: UART5 peripheral clocks enabled
The peripheral clocks of the UART5 are: the kernel clock selected by USART234578SEL and provided to `uart_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 19  **UART4EN**: UART4 Peripheral Clocks Enable  
Set and reset by software.
0: UART4 peripheral clocks disable (default after reset)
1: UART4 peripheral clocks enabled
The peripheral clocks of the UART4 are: the kernel clock selected by USART234578SEL and provided to `uart_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 18  **USART3EN**: USART3 Peripheral Clocks Enable  
Set and reset by software.
0: USART3 peripheral clocks disable (default after reset)
1: USART3 peripheral clocks enabled
The peripheral clocks of the USART3 are: the kernel clock selected by USART234578SEL and provided to `usart_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 17  **USART2EN**: USART2 Peripheral Clocks Enable  
Set and reset by software.
0: USART2 peripheral clocks disable (default after reset)
1: USART2 peripheral clocks enabled
The peripheral clocks of the USART2 are: the kernel clock selected by USART234578SEL and provided to `usart_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 16  **SPDIFRXEN**: SPDIFRX Peripheral Clocks Enable  
Set and reset by software.
0: SPDIFRX peripheral clocks disable (default after reset)
1: SPDIFRX peripheral clocks enabled
The peripheral clocks of the SPDIFRX are: the kernel clock selected by SPDIFSEL and provided to `spdifrx_ker_ck` input, and the `rcc_pclk1` bus interface clock.
Bit 15  **SPI3EN**: SPI3 Peripheral Clocks Enable  
Set and reset by software.  
0: SPI3 peripheral clocks disable (default after reset)  
1: SPI3 peripheral clocks enabled  
The peripheral clocks of the SPI3 are: the kernel clock selected by I2S123SRC and provided to  
`spi_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 14  **SPI2EN**: SPI2 Peripheral Clocks Enable  
Set and reset by software.  
0: SPI2 peripheral clocks disable (default after reset)  
1: SPI2 peripheral clocks enabled  
The peripheral clocks of the SPI2 are: the kernel clock selected by I2S123SRC and provided to  
`spi_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bits 13:10  Reserved, must be kept at reset value.

Bit 9  **LPTIM1EN**: LPTIM1 Peripheral Clocks Enable  
Set and reset by software.  
0: LPTIM1 peripheral clocks disable (default after reset)  
1: LPTIM1 peripheral clocks enabled  
The peripheral clocks of the LPTIM1 are: the kernel clock selected by LPTIM1SEL and provided to  
`lptim_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 8  **TIM14EN**: TIM14 peripheral clock enable  
Set and reset by software.  
0: TIM14 peripheral clock disable (default after reset)  
1: TIM14 peripheral clock enabled

Bit 7  **TIM13EN**: TIM13 peripheral clock enable  
Set and reset by software.  
0: TIM13 peripheral clock disable (default after reset)  
1: TIM13 peripheral clock enabled

Bit 6  **TIM12EN**: TIM12 peripheral clock enable  
Set and reset by software.  
0: TIM12 peripheral clock disable (default after reset)  
1: TIM12 peripheral clock enabled

Bit 5  **TIM7EN**: TIM7 peripheral clock enable  
Set and reset by software.  
0: TIM7 peripheral clock disable (default after reset)  
1: TIM7 peripheral clock enabled

Bit 4  **TIM6EN**: TIM6 peripheral clock enable  
Set and reset by software.  
0: TIM6 peripheral clock disable (default after reset)  
1: TIM6 peripheral clock enabled

Bit 3  **TIM5EN**: TIM5 peripheral clock enable  
Set and reset by software.  
0: TIM5 peripheral clock disable (default after reset)  
1: TIM5 peripheral clock enabled
Bit 2  TIM4EN: TIM4 peripheral clock enable
     Set and reset by software.
     0: TIM4 peripheral clock disable (default after reset)
     1: TIM4 peripheral clock enabled

Bit 1  TIM3EN: TIM3 peripheral clock enable
     Set and reset by software.
     0: TIM3 peripheral clock disable (default after reset)
     1: TIM3 peripheral clock enabled

Bit 0  TIM2EN: TIM2 peripheral clock enable
     Set and reset by software.
     0: TIM2 peripheral clock disable (default after reset)
     1: TIM2 peripheral clock enabled
## 8.7.46 RCC APB1 clock register (RCC_APB1HENR)

This register can be accessed via two different offset address.

### Table 72. RCC_APB1ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB1HENR</td>
<td>0x0EC</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_APB1HENR</td>
<td>0x14C</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits</th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>rw</th>
<th></th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td></td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:9 Reserved, must be kept at reset value.

- **Bit 8 FDCANEN**: FDCAN Peripheral Clocks Enable
  
  - **Set and reset by software.**
  
  - 0: FDCAN peripheral clocks disable (default after reset)
  
  - 1: FDCAN peripheral clocks enabled:
    
    - The peripheral clocks of the FDCAN are: the kernel clock selected by FDCANSEL and provided to `fdcan_ker_ck` input, and the `rcc_pclk1` bus interface clock.

- **Bits 7:6 Reserved, must be kept at reset value.**

- **Bit 5 MDIOSEN**: MDIOS peripheral clock enable
  
  - **Set and reset by software.**
  
  - 0: MDIOS peripheral clock disable (default after reset)
  
  - 1: MDIOS peripheral clock enabled

- **Bit 4 OPAMPEN**: OPAMP peripheral clock enable
  
  - **Set and reset by software.**
  
  - 0: OPAMP peripheral clock disable (default after reset)
  
  - 1: OPAMP peripheral clock enabled

- **Bit 3 Reserved, must be kept at reset value.**
Bit 2 **SWPEN**: SWPMI Peripheral Clocks Enable
  Set and reset by software.
  0: SWPMI peripheral clocks disable (default after reset)
  1: SWPMI peripheral clocks enabled:
  The peripheral clocks of the SWPMI are: the kernel clock selected by SWPSEL and provided to `swpmi_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 1 **CRSEN**: Clock Recovery System peripheral clock enable
  Set and reset by software.
  0: CRS peripheral clock disable (default after reset)
  1: CRS peripheral clock enabled

Bit 0 Reserved, must be kept at reset value.
### 8.7.47 RCC APB2 clock register (RCC_APB2ENR)

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB2ENR</td>
<td>0x0F0</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_APB2ENR</td>
<td>0x150</td>
<td></td>
</tr>
</tbody>
</table>

#### Table 73. RCC_APB2ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB2ENR</td>
<td>0x0F0</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>RCC_C1_APB2ENR</td>
<td>0x150</td>
<td></td>
</tr>
</tbody>
</table>

| **Bits 31:30** | Reserved, must be kept at reset value. |

- **Bit 29** HRTIMEN: HRTIM peripheral clock enable
  - Set and reset by software.
  - 0: HRTIM peripheral clock disabled (default after reset)
  - 1: HRTIM peripheral clock enabled

- **Bit 28** DFSDM1EN: DFSDM1 Peripheral Clocks Enable
  - Set and reset by software.
  - 0: DFSDM1 peripheral clocks disabled (default after reset)
  - 1: DFSDM1 peripheral clocks enabled
  - DFSDM1 peripheral clocks are: the kernel clocks selected by SAI1SEL and DFSDM1SEL and provided to \(\text{Aclk}\) and \(\text{clk}\) inputs respectively, and the \(\text{rcc_pclk2}\) bus interface clock.

- **Bits 27:25** Reserved, must be kept at reset value.

- **Bit 24** SAI3EN: SAI3 Peripheral Clocks Enable
  - Set and reset by software.
  - 0: SAI3 peripheral clocks disabled (default after reset)
  - 1: SAI3 peripheral clocks enabled
  - The peripheral clocks of the SAI3 are: the kernel clock selected by SAI23SEL and provided to \(\text{sai_a_ker_ck}\) and \(\text{sai_b_ker_ck}\) inputs, and the \(\text{rcc_pclk2}\) bus interface clock.

- **Bit 23** SAI2EN: SAI2 Peripheral Clocks Enable
  - Set and reset by software.
  - 0: SAI2 peripheral clocks disabled (default after reset)
  - 1: SAI2 peripheral clocks enabled
  - The peripheral clocks of the SAI2 are: the kernel clock selected by SAI23SEL and provided to \(\text{sai_a_ker_ck}\) and \(\text{sai_b_ker_ck}\) inputs, and the \(\text{rcc_pclk2}\) bus interface clock.
Bit 22 **SAI1EN**: SAI1 Peripheral Clocks Enable
Set and reset by software.
0: SAI1 peripheral clocks disabled (default after reset)
1: SAI1 peripheral clocks enabled:
The peripheral clocks of the SAI1 are: the kernel clock selected by SAI1SEL and provided to
sai_a_ker_ck and sai_b_ker_ck inputs, and the rcc_pclk2 bus interface clock.

Bit 21 Reserved, must be kept at reset value.

Bit 20 **SPI5EN**: SPI5 Peripheral Clocks Enable
Set and reset by software.
0: SPI5 peripheral clocks disabled (default after reset)
1: SPI5 peripheral clocks enabled:
The peripheral clocks of the SPI5 are: the kernel clock selected by SPI45SEL and provided to
spi_ker_ck input, and the rcc_pclk2 bus interface clock.

Bit 19 Reserved, must be kept at reset value.

Bit 18 **TIM17EN**: TIM17 peripheral clock enable
Set and reset by software.
0: TIM17 peripheral clock disabled (default after reset)
1: TIM17 peripheral clock enabled

Bit 17 **TIM16EN**: TIM16 peripheral clock enable
Set and reset by software.
0: TIM16 peripheral clock disabled (default after reset)
1: TIM16 peripheral clock enabled

Bit 16 **TIM15EN**: TIM15 peripheral clock enable
Set and reset by software.
0: TIM15 peripheral clock disabled (default after reset)
1: TIM15 peripheral clock enabled

Bits 15:14 Reserved, must be kept at reset value.

Bit 13 **SPI4EN**: SPI4 Peripheral Clocks Enable
Set and reset by software.
0: SPI4 peripheral clocks disabled (default after reset)
1: SPI4 peripheral clocks enabled:
The peripheral clocks of the SPI4 are: the kernel clock selected by SPI45SEL and provided to
spi_ker_ck input, and the rcc_pclk2 bus interface clock.

Bit 12 **SPI1EN**: SPI1 Peripheral Clocks Enable
Set and reset by software.
0: SPI1 peripheral clocks disabled (default after reset)
1: SPI1 peripheral clocks enabled:
The peripheral clocks of the SPI1 are: the kernel clock selected by I2S123SRC and provided to
spi_ker_ck input, and the rcc_pclk2 bus interface clock.

Bits 11:6 Reserved, must be kept at reset value.

Bit 5 **USART6EN**: USART6 Peripheral Clocks Enable
Set and reset by software.
0: USART6 peripheral clocks disabled (default after reset)
1: USART6 peripheral clocks enabled:
The peripheral clocks of the USART6 are: the kernel clock selected by USART16SEL and provided to
usart_ker_ck input, and the rcc_pclk2 bus interface clock.
Bit 4 **USART1EN**: USART1 Peripheral Clocks Enable
Set and reset by software.
0: USART1 peripheral clocks disabled (default after reset)
1: USART1 peripheral clocks enabled:
The peripheral clocks of the USART1 are: the kernel clock selected by USART16SEL and provided to `usart_ker_ck` input, and the `rcc_pclk2` bus interface clock.

Bits 3:2 Reserved, must be kept at reset value.

Bit 1 **TIM8EN**: TIM8 peripheral clock enable
Set and reset by software.
0: TIM8 peripheral clock disabled (default after reset)
1: TIM8 peripheral clock enabled

Bit 0 **TIM1EN**: TIM1 peripheral clock enable
Set and reset by software.
0: TIM1 peripheral clock disabled (default after reset)
1: TIM1 peripheral clock enabled
8.7.48 RCC APB4 clock register (RCC_APB4ENR)

This register can be accessed via two different offset address.

Table 74. RCC_APB4ENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB4ENR</td>
<td>0x0F4</td>
<td>0x0001 0000</td>
</tr>
<tr>
<td>RCC_C1_APB4ENR</td>
<td>0x154</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:22 Reserved, must be kept at reset value.

Bit 21 **SAI4EN**: SAI4 Peripheral Clocks Enable
Set and reset by software.
0: SAI4 peripheral clocks disabled (default after reset)
1: SAI4 peripheral clocks enabled
The peripheral clocks of the SAI4 are: the kernel clocks selected by SAI4ASEL and SAI4BSEL, and provided to `sai_a_ker_ck` and `sai_b_ker_ck` inputs respectively, and the `rcc_pclk4` bus interface clock.

Bits 20:17 Reserved, must be kept at reset value.

Bit 16 **RTCAPBEN**: RTC APB Clock Enable
Set and reset by software.
0: The register clock interface of the RTC (APB) is disabled
1: The register clock interface of the RTC (APB) is enabled (default after reset)

Bit 15 **VREFEN**: VREFBUF peripheral clock enable
Set and reset by software.
0: VREFBUF peripheral clock disabled (default after reset)
1: VREFBUF peripheral clock enabled

Bit 14 **COMP12EN**: COMP1/2 peripheral clock enable
Set and reset by software.
0: COMP1/2 peripheral clock disabled (default after reset)
1: COMP1/2 peripheral clock enabled

Bit 13 Reserved, must be kept at reset value.
Bit 12 **LPTIM5EN**: LPTIM5 Peripheral Clocks Enable
Set and reset by software.
0: LPTIM5 peripheral clocks disabled (default after reset)
1: LPTIM5 peripheral clocks enabled
The peripheral clocks of the LPTIM5 are: the kernel clock selected by LPTIM345SEL and provided to `lptim_ker_ck` input, and the `rcc_pclk4` bus interface clock.

Bit 11 **LPTIM4EN**: LPTIM4 Peripheral Clocks Enable
Set and reset by software.
0: LPTIM4 peripheral clocks disabled (default after reset)
1: LPTIM4 peripheral clocks enabled
The peripheral clocks of the LPTIM4 are: the kernel clock selected by LPTIM345SEL and provided to `lptim_ker_ck` input, and the `rcc_pclk4` bus interface clock.

Bit 10 **LPTIM3EN**: LPTIM3 Peripheral Clocks Enable
Set and reset by software.
0: LPTIM3 peripheral clocks disabled (default after reset)
1: LPTIM3 peripheral clocks enabled
The peripheral clocks of the LPTIM3 are: the kernel clock selected by LPTIM345SEL and provided to `lptim_ker_ck` input, and the `rcc_pclk4` bus interface clock.

Bit 9 **LPTIM2EN**: LPTIM2 Peripheral Clocks Enable
Set and reset by software.
0: LPTIM2 peripheral clocks disabled (default after reset)
1: LPTIM2 peripheral clocks enabled
The peripheral clocks of the LPTIM2 are: the kernel clock selected by LPTIM2SEL and provided to `lptim_ker_ck` input, and the `rcc_pclk4` bus interface clock.

Bit 8 Reserved, must be kept at reset value.

Bit 7 **I2C4EN**: I2C4 Peripheral Clocks Enable
Set and reset by software.
0: I2C4 peripheral clocks disabled (default after reset)
1: I2C4 peripheral clocks enabled
The peripheral clocks of the I2C4 are: the kernel clock selected by I2C4SEL and provided to `i2c_ker_ck` input, and the `rcc_pclk4` bus interface clock.

Bit 6 Reserved, must be kept at reset value.

Bit 5 **SPI6EN**: SPI6 Peripheral Clocks Enable
Set and reset by software.
0: SPI6 peripheral clocks disabled (default after reset)
1: SPI6 peripheral clocks enabled
The peripheral clocks of the SPI6 are: the kernel clock selected by SPI6SEL and provided to `spi_ker_ck` input, and the `rcc_pclk4` bus interface clock.

Bit 4 Reserved, must be kept at reset value.

Bit 3 **LPUART1EN**: LPUART1 Peripheral Clocks Enable
Set and reset by software.
0: LPUART1 peripheral clocks disabled (default after reset)
1: LPUART1 peripheral clocks enabled
The peripheral clocks of the LPUART1 are: the kernel clock selected by LPUART1SEL and provided to `lpuart_ker_ck` input, and the `rcc_pclk4` bus interface clock.
Bit 2  Reserved, must be kept at reset value.

Bit 1  SYSCFGEN: SYSCFG peripheral clock enable
       Set and reset by software.
       0: SYSCFG peripheral clock disabled (default after reset)
       1: SYSCFG peripheral clock enabled

Bit 0  Reserved, must be kept at reset value.
**8.7.49 RCC AHB3 Sleep clock register (RCC_AHB3LPENR)**

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB3LPENR</td>
<td>0x0FC</td>
<td>0xF001 5131</td>
</tr>
<tr>
<td>RCC_C1_AHB3LPENR</td>
<td>0x15C</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0FC</td>
<td>0xF001 5131</td>
</tr>
</tbody>
</table>

**Table 75. RCC_AHB3LPENR address offset and reset value**

**Bit 31**  **AXISRAMLPEN**: AXISRAM Block Clock Enable During CSleep mode  
Set and reset by software.  
0: AXISRAM interface clock disabled during CSleep mode  
1: AXISRAM interface clock enabled during CSleep mode (default after reset)

**Bit 30**  **ITCMLPEN**: D1ITCM Block Clock Enable During CSleep mode  
Set and reset by software.  
0: D1 ITCM interface clock disabled during CSleep mode  
1: D1 ITCM interface clock enabled during CSleep mode (default after reset)

**Bit 29**  **DTCM2LPEN**: D1 DTCM2 Block Clock Enable During CSleep mode  
Set and reset by software.  
0: D1 DTCM2 interface clock disabled during CSleep mode  
1: D1 DTCM2 interface clock enabled during CSleep mode (default after reset)

**Bit 28**  **D1DTCM1LPEN**: D1DTCM1 Block Clock Enable During CSleep mode  
Set and reset by software.  
0: D1DTCM1 interface clock disabled during CSleep mode  
1: D1DTCM1 interface clock enabled during CSleep mode (default after reset)

**Bits 27:17**  Reserved, must be kept at reset value.

**Bit 16**  **SDMMC1LPEN**: SDMMC1 and SDMMC1 Delay Clock Enable During CSleep Mode  
Set and reset by software.  
0: SDMMC1 and SDMMC1 Delay clock disabled during CSleep mode  
1: SDMMC1 and SDMMC1 Delay clock enabled during CSleep mode (default after reset)

**Bit 15**  Reserved, must be kept at reset value.
Bit 14 **QSPILPEN**: QUADSPI and QUADSPI Delay Clock Enable During CSleep Mode
Set and reset by software.
0: QUADSPI and QUADSPI Delay clock disabled during CSleep mode
1: QUADSPI and QUADSPI Delay clock enabled during CSleep mode (default after reset)

Bit 13 Reserved, must be kept at reset value.

Bit 12 **FMCLPEN**: FMC Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: FMC peripheral clocks disabled during CSleep mode
1: FMC peripheral clocks enabled during CSleep mode (default after reset): The peripheral clocks of the FMC are: the kernel clock selected by FMCSEL and provided to `fmc_ker_ck` input, and the `rcc_hclk3` bus interface clock.

Bits 11:9 Reserved, must be kept at reset value.

Bit 8 **FLASHLPEN**: Flash interface Clock Enable During CSleep Mode
Set and reset by software.
0: Flash interface clock disabled during CSleep mode
1: Flash interface clock enabled during CSleep mode (default after reset)

Bits 7:6 Reserved, must be kept at reset value.

Bit 5 **JPEDCLPEN**: JPGDEC Clock Enable During CSleep Mode
Set and reset by software.
0: JPGDEC peripheral clock disabled during CSleep mode
1: JPGDEC peripheral clock enabled during CSleep mode (default after reset)

Bit 4 **DMA2DLPEN**: DMA2D Clock Enable During CSleep Mode
Set and reset by software.
0: DMA2D peripheral clock disabled during CSleep mode
1: DMA2D peripheral clock enabled during CSleep mode (default after reset)

Bits 3:1 Reserved, must be kept at reset value.

Bit 0 **MDMALPEN**: MDMA Clock Enable During CSleep Mode
Set and reset by software.
0: MDMA peripheral clock disabled during CSleep mode
1: MDMA peripheral clock enabled during CSleep mode (default after reset)
8.7.50 RCC AHB1 Sleep clock register (RCC_AHB1LPENR)

This register can be accessed via two different offset address.

Table 76. RCC_AHB1LPENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB1LPENR</td>
<td>0x100</td>
<td>0x1E03 C023</td>
</tr>
<tr>
<td>RCC_C1_AHB1LPENR</td>
<td>0x160</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 **USB2OTGHSULPILPEN**: USB_PHY1 clock enable during CSleep mode
Set and reset by software.
0: USB_PHY1 peripheral clock disabled during CSleep mode
1: USB_PHY1 peripheral clock enabled during CSleep mode (default after reset)

Note: If the application enters Sleep mode, this bit must be cleared to avoid USB communication failure.

Bit 27 **USB2OTGHSULPILPEN**: USB_PHY1 clock enable during CSleep mode
Set and reset by software.
0: USB_PHY1 peripheral clock disabled during CSleep mode
1: USB_PHY1 peripheral clock enabled during CSleep mode (default after reset)

The peripheral clocks of the USB2OTG are: the kernel clock selected by USBSEL and the rcc_hclk1 bus interface clock.

Bit 26 **USB1OTGHSULPILPEN**: USB_PHY1 clock enable during CSleep mode
Set and reset by software.
0: USB_PHY1 peripheral clock disabled during CSleep mode
1: USB_PHY1 peripheral clock enabled during CSleep mode (default after reset)
Bit 25  **USB1OTGSLPEN**: USB1OTG (OTG_HS1) peripheral clock enable during CSleep mode  
Set and reset by software.  
0: USB1OTG peripheral clock disabled during CSleep mode  
1: USB1OTG peripheral clock enabled during CSleep mode (default after reset)  
The peripheral clocks of the USB1OTG are: the kernel clock selected by USBSEL and the **rcc_hclk1** bus interface clock.  

Bits 24:18 Reserved, must be kept at reset value.  

Bit 17  **ETH1RXLPEN**: Ethernet Reception Clock Enable During CSleep Mode  
Set and reset by software.  
0: Ethernet Reception clock disabled during CSleep mode  
1: Ethernet Reception clock enabled during CSleep mode (default after reset)  

Bit 16  **ETH1TXLPEN**: Ethernet Transmission Clock Enable During CSleep Mode  
Set and reset by software.  
0: Ethernet Transmission clock disabled during CSleep mode  
1: Ethernet Transmission clock enabled during CSleep mode (default after reset)  

Bit 15  **ETH1MACLPEN**: Ethernet MAC bus interface Clock Enable During CSleep Mode  
Set and reset by software.  
0: Ethernet MAC bus interface clock disabled during CSleep mode  
1: Ethernet MAC bus interface clock enabled during CSleep mode (default after reset)  

Bits 14:6 Reserved, must be kept at reset value.  

Bit 5  **ADC12LPEN**: ADC1/2 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: ADC1/2 peripheral clocks disabled during CSleep mode  
1: ADC1/2 peripheral clocks enabled during CSleep mode (default after reset)  
The peripheral clocks of the ADC1 and 2 are: the kernel clock selected by ADCSEL and provided to adc_ker_ck_input, and the **rcc_hclk1** bus interface clock.  

Bits 4:2 Reserved, must be kept at reset value.  

Bit 1  **DMA2LPEN**: DMA2 Clock Enable During CSleep Mode  
Set and reset by software.  
0: DMA2 clock disabled during CSleep mode  
1: DMA2 clock enabled during CSleep mode (default after reset)  

Bit 0  **DMA1LPEN**: DMA1 Clock Enable During CSleep Mode  
Set and reset by software.  
0: DMA1 clock disabled during CSleep mode  
1: DMA1 clock enabled during CSleep mode (default after reset)
8.7.51 RCC AHB2 Sleep clock register (RCC_AHB2LPENR)

This register can be accessed via two different offset address.

Table 77. RCC_AHB2LPENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB2LPENR</td>
<td>0x104</td>
<td>0xE000 0271</td>
</tr>
<tr>
<td>RCC_C1_AHB2LPENR</td>
<td>0x164</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>SRAM3LPEN: SRAM3 Clock Enable During CSleep Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>Set and reset by software.</td>
<td>0: SRAM3 clock disabled during CSleep mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>1: SRAM3 clock enabled during CSleep mode (default after reset)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Bit 31: SRAM3LPEN: SRAM3 Clock Enable During CSleep Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Set and reset by software.</td>
<td>0: SRAM3 clock disabled during CSleep mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>1: SRAM3 clock enabled during CSleep mode (default after reset)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Bit 30: SRAM2LPEN: SRAM2 Clock Enable During CSleep Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Set and reset by software.</td>
<td>0: SRAM2 clock disabled during CSleep mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>1: SRAM2 clock enabled during CSleep mode (default after reset)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>Bit 29: SRAM1LPEN: SRAM1 Clock Enable During CSleep Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Set and reset by software.</td>
<td>0: SRAM1 clock disabled during CSleep mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>1: SRAM1 clock enabled during CSleep mode (default after reset)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Bits 28:10: Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>Bit 9: SDMMC2LPEN: SDMMC2 and SDMMC2 Delay Clock Enable During CSleep Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Set and reset by software.</td>
<td>0: SDMMC2 and SDMMC2 Delay clock disabled during CSleep mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>1: SDMMC2 and SDMMC2 Delay clock enabled during CSleep mode (default after reset)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>Bits 8:7: Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>Bit 6: RNGLPEN: RNG peripheral clock enable during CSleep mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>Set and reset by software.</td>
<td>0: RNG peripheral clocks disabled during CSleep mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>1: RNG peripheral clock enabled during CSleep mode (default after reset)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
| 11 | The peripheral clocks of the RNG are: the kernel clock selected by RNGSEL and provided to rng_ker_ck input, and the rcc_hclk2 bus interface clock.
| 10 |
Bit 5  **HASHLPEN**: HASH peripheral clock enable during CSleep mode
Set and reset by software.
0: HASH peripheral clock disabled during CSleep mode
1: HASH peripheral clock enabled during CSleep mode (default after reset)

Bit 4  **CRYPTLPEN**: CRYPT peripheral clock enable during CSleep mode
Set and reset by software.
0: CRYPT peripheral clock disabled during CSleep mode
1: CRYPT peripheral clock enabled during CSleep mode (default after reset)

Bits 3:1 Reserved, must be kept at reset value.

Bit 0  **DCMILPEN**: DCMI peripheral clock enable during CSleep mode
Set and reset by software.
0: DCMI peripheral clock disabled during CSleep mode
1: DCMI peripheral clock enabled during CSleep mode (default after reset)
### 8.7.52 RCC AHB4 Sleep clock register (RCC_AHB4LPENR)

This register can be accessed via two different offset addresses.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB4LPENR</td>
<td>0x108</td>
<td>0x3128 07FF</td>
</tr>
<tr>
<td>RCC_C1_AHB4LPENR</td>
<td>0x168</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x108</td>
<td>0x3128 07FF</td>
</tr>
<tr>
<td>0x168</td>
<td></td>
</tr>
</tbody>
</table>

#### Table 78. RCC_AHB4LPENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_AHB4LPENR</td>
<td>0x108</td>
<td>0x3128 07FF</td>
</tr>
<tr>
<td>RCC_C1_AHB4LPENR</td>
<td>0x168</td>
<td></td>
</tr>
</tbody>
</table>

#### Bits 31:30 Reserved, must be kept at reset value.

**Bit 29** **SRAM4LPEN**: SRAM4 Clock Enable During CSleep Mode  
Set and reset by software.  
0: SRAM4 clock disabled during CSleep mode  
1: SRAM4 clock enabled during CSleep mode (default after reset)

**Bit 28** **BKPRAMLPE**: Backup RAM Clock Enable During CSleep Mode  
Set and reset by software.  
0: Backup RAM clock disabled during CSleep mode  
1: Backup RAM clock enabled during CSleep mode (default after reset)

#### Bits 27:25 Reserved, must be kept at reset value.

**Bit 24** **ADC3LPEN**: ADC3 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: ADC3 peripheral clocks disabled during CSleep mode  
1: ADC3 peripheral clocks enabled during CSleep mode (default after reset)  
The peripheral clocks of the ADC3 are: the kernel clock selected by ADCSEL and provided to adc_ker_ck_input, and the **rcc_hclk4** bus interface clock.

#### Bits 23:22 Reserved, must be kept at reset value.

**Bit 21** **BDMALPEN**: BDMA Clock Enable During CSleep Mode  
Set and reset by software.  
0: BDMA clock disabled during CSleep mode  
1: BDMA clock enabled during CSleep mode (default after reset)

**Bit 20** Reserved, must be kept at reset value.
Bit 19  CRCLPEN: CRC peripheral clock enable during CSleep mode
       Set and reset by software.
       0: CRC peripheral clock disabled during CSleep mode
       1: CRC peripheral clock enabled during CSleep mode (default after reset)

Bits 18:11  Reserved, must be kept at reset value.

Bit 10  GPIOKLPEN: GPIOK peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOK peripheral clock disabled during CSleep mode
       1: GPIOK peripheral clock enabled during CSleep mode (default after reset)

Bit 9  GPIOJLPEN: GPIOJ peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOJ peripheral clock disabled during CSleep mode
       1: GPIOJ peripheral clock enabled during CSleep mode (default after reset)

Bit 8  GPIOILPEN: GPIOI peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOI peripheral clock disabled during CSleep mode
       1: GPIOI peripheral clock enabled during CSleep mode (default after reset)

Bit 7  GPIOHLPEN: GPIOH peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOH peripheral clock disabled during CSleep mode
       1: GPIOH peripheral clock enabled during CSleep mode (default after reset)

Bit 6  GPIOGLPEN: GPIOG peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOG peripheral clock disabled during CSleep mode
       1: GPIOG peripheral clock enabled during CSleep mode (default after reset)

Bit 5  GPOIOLPEN: GPIOF peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOF peripheral clock disabled during CSleep mode
       1: GPIOF peripheral clock enabled during CSleep mode (default after reset)

Bit 4  GPIOELPEN: GPIOE peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOE peripheral clock disabled during CSleep mode
       1: GPIOE peripheral clock enabled during CSleep mode (default after reset)

Bit 3  GPIODLPEN: GPIOD peripheral clock enable during CSleep mode
       Set and reset by software.
       0: GPIOD peripheral clock disabled during CSleep mode
       1: GPIOD peripheral clock enabled during CSleep mode (default after reset)
Bit 2 **GPIOCLPEN**: GPIOC peripheral clock enable during CSleep mode
   Set and reset by software.
   0: GPIOC peripheral clock disabled during CSleep mode
   1: GPIOC peripheral clock enabled during CSleep mode (default after reset)

Bit 1 **GPIOBLPEN**: GPIOB peripheral clock enable during CSleep mode
   Set and reset by software.
   0: GPIOB peripheral clock disabled during CSleep mode
   1: GPIOB peripheral clock enabled during CSleep mode (default after reset)

Bit 0 **GPIOALPEN**: GPIOA peripheral clock enable during CSleep mode
   Set and reset by software.
   0: GPIOA peripheral clock disabled during CSleep mode
   1: GPIOA peripheral clock enabled during CSleep mode (default after reset)
### 8.7.53 RCC APB3 Sleep clock register (RCC_APB3LPENR)

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB3LPENR</td>
<td>0x10C</td>
<td>0x0000 0058</td>
</tr>
<tr>
<td>RCC_C1_APB3LPENR</td>
<td>0x16C</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td></td>
<td></td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:7 Reserved, must be kept at reset value.

- **Bit 6 WWDG1LPEN**: WWDG1 Clock Enable During CSleep Mode
  - Set and reset by software.
  - 0: WWDG1 clock disable during CSleep mode
  - 1: WWDG1 clock enabled during CSleep mode (default after reset)

Bits 5:4 Reserved, must be kept at reset value.

- **Bit 3 LTDCLPEN**: LTDC peripheral clock enable during CSleep mode
  - Provides the pixel clock (`ltdc_ker_ck`) to the LTDC block.
  - Set and reset by software.
  - 0: LTDC clock disabled during CSleep mode
  - 1: LTDC clock provided to the LTDC during CSleep mode (default after reset)

Bits 2:0 Reserved, must be kept at reset value.
8.7.54 RCC APB1 Low Sleep clock register (RCC_APB1LLPENR)

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB1LLPENR</td>
<td>0x110</td>
<td>0xE8FF CBFF</td>
</tr>
<tr>
<td>RCC_C1_APB1LLPENR</td>
<td>0x170</td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **UART8LPEN**: UART8 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: UART8 peripheral clocks disabled during CSleep mode
1: UART8 peripheral clocks enabled during CSleep mode (default after reset):
The peripheral clocks of the UART8 are: the kernel clock selected by USART234578SEL and
provided to \( \text{usart} \_\text{ker} \_\text{ck} \) input, and the \text{rcc} \_\text{pclk1} bus interface clock.

Bit 30 **UART7LPEN**: UART7 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: UART7 peripheral clocks disabled during CSleep mode
1: UART7 peripheral clocks enabled during CSleep mode (default after reset):
The peripheral clocks of the UART7 are: the kernel clock selected by USART234578SEL and
provided to \( \text{usart} \_\text{ker} \_\text{ck} \) input, and the \text{rcc} \_\text{pclk1} bus interface clock.

Bit 29 **DAC12LPEN**: DAC1/2 peripheral clock enable during CSleep mode
Set and reset by software.
0: DAC1/2 peripheral clock disabled during CSleep mode
1: DAC1/2 peripheral clock enabled during CSleep mode (default after reset)

Bit 28 Reserved, must be kept at reset value.

Bit 27 **CECLPEN**: HDMI-CEC Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: HDMI-CEC peripheral clocks disabled during CSleep mode
1: HDMI-CEC peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the HDMI-CEC are: the kernel clock selected by CECSEL and provided to
\( \text{cec} \_\text{ker} \_\text{ck} \) input, and the \text{rcc} \_\text{pclk1} bus interface clock.

Bits 26:24 Reserved, must be kept at reset value.
Bit 23  **I2C3LPEN**: I2C3 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: I2C3 peripheral clocks disabled during CSleep mode  
1: I2C3 peripheral clocks enabled during CSleep mode (default after reset):  
The peripheral clocks of the I2C3 are: the kernel clock selected by I2C123SEL and provided to  
```
  i2c_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.

Bit 22  **I2C2LPEN**: I2C2 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: I2C2 peripheral clocks disabled during CSleep mode  
1: I2C2 peripheral clocks enabled during CSleep mode (default after reset):  
The peripheral clocks of the I2C2 are: the kernel clock selected by I2C123SEL and provided to  
```
  i2c_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.

Bit 21  **I2C1LPEN**: I2C1 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: I2C1 peripheral clocks disabled during CSleep mode  
1: I2C1 peripheral clocks enabled during CSleep mode (default after reset):  
The peripheral clocks of the I2C1 are: the kernel clock selected by I2C123SEL and provided to  
```
  i2c_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.

Bit 20  **UART5LPEN**: UART5 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: UART5 peripheral clocks disabled during CSleep mode  
1: UART5 peripheral clocks enabled during CSleep mode (default after reset)  
The peripheral clocks of the UART5 are: the kernel clock selected by USART234578SEL and provided to  
```
  uart_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.

Bit 19  **UART4LPEN**: UART4 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: UART4 peripheral clocks disabled during CSleep mode  
1: UART4 peripheral clocks enabled during CSleep mode (default after reset)  
The peripheral clocks of the UART4 are: the kernel clock selected by USART234578SEL and provided to  
```
  uart_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.

Bit 18  **USART3LPEN**: USART3 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: USART3 peripheral clocks disabled during CSleep mode  
1: USART3 peripheral clocks enabled during CSleep mode (default after reset)  
The peripheral clocks of the USART3 are: the kernel clock selected by USART234578SEL and provided to  
```
  usart_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.

Bit 17  **USART2LPEN**: USART2 Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: USART2 peripheral clocks disabled during CSleep mode  
1: USART2 peripheral clocks enabled during CSleep mode (default after reset)  
The peripheral clocks of the USART2 are: the kernel clock selected by USART234578SEL and provided to  
```
  usart_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.

Bit 16  **SPDIFRXLPEN**: SPDIFRX Peripheral Clocks Enable During CSleep Mode  
Set and reset by software.  
0: SPDIFRX peripheral clocks disabled during CSleep mode  
1: SPDIFRX peripheral clocks enabled during CSleep mode (default after reset)  
The peripheral clocks of the SPDIFRX are: the kernel clock selected by SPDIFSEL and provided to  
```
  spdifrx_ker_ck
```
input, and the  
```
  rcc_pclk1
```
business interface clock.
Bit 15  **SPI3LPEN**: SPI3 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SPI3 peripheral clocks disabled during CSleep mode
1: SPI3 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SPI3 are: the kernel clock selected by I2S123SRC and provided to
spi_ker_ck input, and the rcc_pclk1 bus interface clock.

Bit 14  **SPI2LPEN**: SPI2 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SPI2 peripheral clocks disabled during CSleep mode
1: SPI2 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SPI2 are: the kernel clock selected by I2S123SRC and provided to
spi_ker_ck input, and the rcc_pclk1 bus interface clock.

Bits 13:10 Reserved, must be kept at reset value.

Bit 9  **LPTIM1LPEN**: LPTIM1 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: LPTIM1 peripheral clocks disabled during CSleep mode
1: LPTIM1 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the LPTIM1 are: the kernel clock selected by LPTIM1SEL and provided to
lptim_ker_ck input, and the rcc_pclk1 bus interface clock.

Bit 8  **TIM14LPEN**: TIM14 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM14 peripheral clock disabled during CSleep mode
1: TIM14 peripheral clock enabled during CSleep mode (default after reset)

Bit 7  **TIM13LPEN**: TIM13 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM13 peripheral clock disabled during CSleep mode
1: TIM13 peripheral clock enabled during CSleep mode (default after reset)

Bit 6  **TIM12LPEN**: TIM12 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM12 peripheral clock disabled during CSleep mode
1: TIM12 peripheral clock enabled during CSleep mode (default after reset)

Bit 5  **TIM7LPEN**: TIM7 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM7 peripheral clock disabled during CSleep mode
1: TIM7 peripheral clock enabled during CSleep mode (default after reset)

Bit 4  **TIM6LPEN**: TIM6 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM6 peripheral clock disabled during CSleep mode
1: TIM6 peripheral clock enabled during CSleep mode (default after reset)

Bit 3  **TIM5LPEN**: TIM5 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM5 peripheral clock disabled during CSleep mode
1: TIM5 peripheral clock enabled during CSleep mode (default after reset)
Bit 2  **TIM4LPEN**: TIM4 peripheral clock enable during CSleep mode
   Set and reset by software.
   0: TIM4 peripheral clock disabled during CSleep mode
   1: TIM4 peripheral clock enabled during CSleep mode (default after reset)

Bit 1  **TIM3LPEN**: TIM3 peripheral clock enable during CSleep mode
   Set and reset by software.
   0: TIM3 peripheral clock disabled during CSleep mode
   1: TIM3 peripheral clock enabled during CSleep mode (default after reset)

Bit 0  **TIM2LPEN**: TIM2 peripheral clock enable during CSleep mode
   Set and reset by software.
   0: TIM2 peripheral clock disabled during CSleep mode
   1: TIM2 peripheral clock enabled during CSleep mode (default after reset)
8.7.55 RCC APB1 High Sleep clock register (RCC_APB1HLPENR)

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB1HLPENR</td>
<td>0x114</td>
<td>0x0000 0136</td>
</tr>
<tr>
<td>RCC_C1_APB1HLPENR</td>
<td>0x174</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:9 Reserved, must be kept at reset value.

Bit 8 **FDCANLPEN**: FDCAN Peripheral Clocks Enable During CSleep Mode

Set and reset by software.
0: FDCAN peripheral clocks disabled during CSleep mode
1: FDCAN peripheral clocks enabled during CSleep mode (default after reset)

The peripheral clocks of the FDCAN are: the kernel clock selected by FDCANSEL and provided to `fdcan_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bits 7:6 Reserved, must be kept at reset value.

Bit 5 **MDIOSLPEN**: MDIOS peripheral clock enable during CSleep mode

Set and reset by software.
0: MDIOS peripheral clock disabled during CSleep mode
1: MDIOS peripheral clock enabled during CSleep mode (default after reset)

Bit 4 **OPAMPLPEN**: OPAMP peripheral clock enable during CSleep mode

Set and reset by software.
0: OPAMP peripheral clock disabled during CSleep mode
1: OPAMP peripheral clock enabled during CSleep mode (default after reset)

Bit 3 Reserved, must be kept at reset value.
Bit 2  **SWPLPEN**: SWPMI Peripheral Clocks Enable During CSleep Mode  
   Set and reset by software.  
   0: SWPMI peripheral clocks disabled during CSleep mode  
   1: SWPMI peripheral clocks enabled during CSleep mode (default after reset)  
   The peripheral clocks of the SWPMI are: the kernel clock selected by SWPSEL and provided to `swpmi_ker_ck` input, and the `rcc_pclk1` bus interface clock.

Bit 1  **CRSLPEN**: Clock Recovery System peripheral clock enable during CSleep mode  
   Set and reset by software.  
   0: CRS peripheral clock disabled during CSleep mode  
   1: CRS peripheral clock enabled during CSleep mode (default after reset)

Bit 0  Reserved, must be kept at reset value.
### 8.7.56 RCC APB2 Sleep clock register (RCC_APB2LPENR)

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB2LPENR</td>
<td>0x118</td>
<td>0x31D7 3033</td>
</tr>
<tr>
<td>RCC_C1_APB2LPENR</td>
<td>0x178</td>
<td></td>
</tr>
</tbody>
</table>

#### Table 82. RCC_APB2LPENR address offset and reset value

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB2LPENR</td>
<td>0x118</td>
<td>0x31D7 3033</td>
</tr>
<tr>
<td>RCC_C1_APB2LPENR</td>
<td>0x178</td>
<td>None</td>
</tr>
</tbody>
</table>

#### Register Description

Bits 31:30 Reserved, must be kept at reset value.

- **Bit 29 HRTIMLPEN**: HRTIM peripheral clock enable during CSleep mode
  - Set and reset by software.
  - 0: HRTIM peripheral clock disabled during CSleep mode (default after reset)
  - 1: HRTIM peripheral clock enabled during CSleep mode (default after reset)

- **Bit 28 DFSDM1LPEN**: DFSDM1 Peripheral Clocks Enable During CSleep Mode
  - Set and reset by software.
  - 0: DFSDM1 peripheral clocks disabled during CSleep mode (default after reset)
  - 1: DFSDM1 peripheral clocks enabled during CSleep mode (default after reset)
  - DFSDM1 peripheral clocks are: the kernel clocks selected by SAI1SEL and DFSDM1SEL and provided to Aclk and clk inputs respectively, and the rcc_pclk2 bus interface clock.

Bits 27:25 Reserved, must be kept at reset value.

- **Bit 24 SAI3LPEN**: SAI3 Peripheral Clocks Enable During CSleep Mode
  - Set and reset by software.
  - 0: SAI3 peripheral clocks disabled during CSleep mode (default after reset)
  - 1: SAI3 peripheral clocks enabled during CSleep mode (default after reset)
  - The peripheral clocks of the SAI3 are: the kernel clock selected by SAI23SEL and provided to sai_a_ker_ck and sai_b_ker_ck inputs, and the rcc_pclk2 bus interface clock.

- **Bit 23 SAI2LPEN**: SAI2 Peripheral Clocks Enable During CSleep Mode
  - Set and reset by software.
  - 0: SAI2 peripheral clocks disabled during CSleep mode (default after reset)
  - 1: SAI2 peripheral clocks enabled during CSleep mode (default after reset)
  - The peripheral clocks of the SAI2 are: the kernel clock selected by SAI23SEL and provided to sai_a_ker_ck and sai_b_ker_ck inputs, and the rcc_pclk2 bus interface clock.
Bit 22 **SAI1LPEN**: SAI1 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SAI1 peripheral clocks disabled during CSleep mode
1: SAI1 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SAI1 are: the kernel clock selected by SAI1SEL and provided to
`sai_a_ker_ck` and `sai_b_ker_ck` inputs, and the `rcc_pclk2` bus interface clock.

Bit 21 Reserved, must be kept at reset value.

Bit 20 **SPI5LPEN**: SPI5 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SPI5 peripheral clocks disabled during CSleep mode
1: SPI5 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SPI5 are: the kernel clock selected by SPI45SEL and provided to
`spi_ker_ck` input, and the `rcc_pclk2` bus interface clock.

Bit 19 Reserved, must be kept at reset value.

Bit 18 **TIM17LPEN**: TIM17 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM17 peripheral clock disabled during CSleep mode
1: TIM17 peripheral clock enabled during CSleep mode (default after reset)

Bit 17 **TIM16LPEN**: TIM16 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM16 peripheral clock disabled during CSleep mode
1: TIM16 peripheral clock enabled during CSleep mode (default after reset)

Bit 16 **TIM15LPEN**: TIM15 peripheral clock enable during CSleep mode
Set and reset by software.
0: TIM15 peripheral clock disabled during CSleep mode
1: TIM15 peripheral clock enabled during CSleep mode (default after reset)

Bits 15:14 Reserved, must be kept at reset value.

Bit 13 **SPI4LPEN**: SPI4 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SPI4 peripheral clocks disabled during CSleep mode
1: SPI4 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SPI4 are: the kernel clock selected by SPI45SEL and provided to
`spi_ker_ck` input, and the `rcc_pclk2` bus interface clock.

Bit 12 **SPI1LPEN**: SPI1 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SPI1 peripheral clocks disabled during CSleep mode
1: SPI1 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SPI1 are: the kernel clock selected by I2S123SRC and provided to
`spi_ker_ck` input, and the `rcc_pclk2` bus interface clock.

Bits 11:6 Reserved, must be kept at reset value.

Bit 5 **USART6LPEN**: USART6 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: USART6 peripheral clocks disabled during CSleep mode
1: USART6 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the USART6 are: the kernel clock selected by USART16SEL and provided to
`usart_ker_ck` input, and the `rcc_pclk2` bus interface clock.
Bit 4 **USART1LPEN**: USART1 Peripheral Clocks Enable During CSleep Mode
- Set and reset by software.
- 0: USART1 peripheral clocks disabled during CSleep mode
- 1: USART1 peripheral clocks enabled during CSleep mode (default after reset)

The peripheral clocks of the USART1 are: the kernel clock selected by USART16SEL and provided to `usart_ker_ck` inputs, and the `rcc_pclk2` bus interface clock.

Bits 3:2 Reserved, must be kept at reset value.

Bit 1 **TIM8LPEN**: TIM8 peripheral clock enable during CSleep mode
- Set and reset by software.
- 0: TIM8 peripheral clock disabled during CSleep mode
- 1: TIM8 peripheral clock enabled during CSleep mode (default after reset)

Bit 0 **TIM1LPEN**: TIM1 peripheral clock enable during CSleep mode
- Set and reset by software.
- 0: TIM1 peripheral clock disabled during CSleep mode
- 1: TIM1 peripheral clock enabled during CSleep mode (default after reset)
8.7.57 RCC APB4 Sleep clock register (RCC_APB4LPENR)

This register can be accessed via two different offset address.

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCC_APB4LPENR</td>
<td>0x11C</td>
<td>0x0421 DEAA</td>
</tr>
<tr>
<td>RCC_C1_APB4LPENR</td>
<td>0x17C</td>
<td></td>
</tr>
</tbody>
</table>

| Bits 31:26 | Reserved, must be kept at reset value. |
| Bits 25:22 | Reserved, must be kept at reset value. |

Bit 21 **SAI4LPEN**: SAI4 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SAI4 peripheral clocks disabled during CSleep mode
1: SAI4 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SAI4 are: the kernel clocks selected by SAI4ASEL and SAI4BSEL, and provided to `sai_a_ker_ck` and `sai_b_ker_ck` inputs respectively, and the `rcc_pclk4` bus interface clock.

Bit 15 **VREFLPEN**: VREF peripheral clock enable during CSleep mode
Set and reset by software.
0: VREF peripheral clock disabled during CSleep mode
1: VREF peripheral clock enabled during CSleep mode (default after reset)

Bit 14 **COMP12LPEN**: COMP1/2 peripheral clock enable during CSleep mode
Set and reset by software.
0: COMP1/2 peripheral clock disabled during CSleep mode
1: COMP1/2 peripheral clock enabled during CSleep mode (default after reset)

Bit 13 Reserved, must be kept at reset value.
Bit 12  LPTIM5LPEN: LPTIM5 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: LPTIM5 peripheral clocks disabled during CSleep mode
1: LPTIM5 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the LPTIM5 are: the kernel clock selected by LPTIM345SEL and provided to lptim_ker_ck input, and the rcc_pclk4 bus interface clock.

Bit 11  LPTIM4LPEN: LPTIM4 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: LPTIM4 peripheral clocks disabled during CSleep mode
1: LPTIM4 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the LPTIM4 are: the kernel clock selected by LPTIM345SEL and provided to lptim_ker_ck input, and the rcc_pclk4 bus interface clock.

Bit 10  LPTIM3LPEN: LPTIM3 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: LPTIM3 peripheral clocks disabled during CSleep mode
1: LPTIM3 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the LPTIM3 are: the kernel clock selected by LPTIM345SEL and provided to lptim_ker_ck input, and the rcc_pclk4 bus interface clock.

Bit 9  LPTIM2LPEN: LPTIM2 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: LPTIM2 peripheral clocks disabled during CSleep mode
1: LPTIM2 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the LPTIM5 are: the kernel clock selected by LPTIM2SEL and provided to lptim_ker_ck input, and the rcc_pclk4 bus interface clock.

Bit 8  Reserved, must be kept at reset value.

Bit 7  I2C4LPEN: I2C4 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: I2C4 peripheral clocks disabled during CSleep mode
1: I2C4 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the I2C4 are: the kernel clock selected by I2C4SEL and provided to i2c_ker_ck input, and the rcc_pclk4 bus interface clock.

Bit 6  Reserved, must be kept at reset value.

Bit 5  SPI6LPEN: SPI6 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: SPI6 peripheral clocks disabled during CSleep mode
1: SPI6 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the SPI6 are: the kernel clock selected by SPI6SEL and provided to spi_ker_ck input, and the rcc_pclk4 bus interface clock.

Bit 4  Reserved, must be kept at reset value.

Bit 3  LPUART1LPEN: LPUART1 Peripheral Clocks Enable During CSleep Mode
Set and reset by software.
0: LPUART1 peripheral clocks disabled during CSleep mode
1: LPUART1 peripheral clocks enabled during CSleep mode (default after reset)
The peripheral clocks of the LPUART1 are: the kernel clock selected by LPUART1SEL and provided to lpuart_ker_ck input, and the rcc_pclk4 bus interface clock.
Bit 2  Reserved, must be kept at reset value.

Bit 1  **SYSCFGLPEN**: SYSCFG peripheral clock enable during CSleep mode  
Set and reset by software.  
0: SYSCFG peripheral clock disabled during CSleep mode  
1: SYSCFG peripheral clock enabled during CSleep mode (default after reset)

Bit 0  Reserved, must be kept at reset value.
### Table 8.4. RCC register map and reset values

| Offset | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x000  | RCC_CR        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x004  | RCC_ICSCR(1)  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x004  | RCC_HSICFGR(2) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x008  | RCC_CRRCR     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x00C  | RCC_CSICFGR(2) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x010  | RCC_CFGR      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x014  | reserved      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x018  | RCC_D1CFGR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x01C  | RCC_D2CFGR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x020  | RCC_D3CFGR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
### Table 84. RCC register map and reset values (continued)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0x028</td>
<td>RCC_PLLCKSELR</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0x02C</td>
<td>RCC_PLLCFGR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x034</td>
<td>RCC_PLL1FRACR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x03C</td>
<td>RCC_PLL2FRACR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x040</td>
<td>RCC_PLL3DIVR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x044</td>
<td>RCC_PLL3FRACR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x048</td>
<td>reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04C</td>
<td>RCC_D1CCIPR</td>
<td>CKPERSEL[1:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x050</td>
<td>RCC_D2CCIP1R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Reset values:**

- DIVR3[5:0]: 1 0 0 0 0 0
- DIVQ3[5:0]: 0 0 0 0 0 0
- DIVP3[5:0]: 1 0 0 0 0 0
- DIVN3[8:0]: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
- DIVR2[5:0]: 0 0 0 0 0 0
- DIVQ2[5:0]: 0 0 0 0 0 0
- DIVP2[5:0]: 1 0 0 0 0 0
- DIVN2[8:0]: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
- DIVR1[5:0]: 0 0 0 0 0 0
- DIVQ1[5:0]: 0 0 0 0 0 0
- DIVP1[5:0]: 1 0 0 0 0 0
- DIVN1[8:0]: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
- DIVR4[6:0]: 0 0 0 0 0 0
- DIVQ4[6:0]: 0 0 0 0 0 0
- DIVP4[6:0]: 1 0 0 0 0 0
- DIVN4[8:0]: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
- CKPERSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
- PDSEL[1:0]: 0 0
### Reset and Clock Control (RCC)

#### Table 84. RCC register map and reset values (continued)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0x054</td>
<td>RCC_D2CCIP2R</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x058</td>
<td>RCC_D3CCIPR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x05C</td>
<td>reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x060</td>
<td>RCC_CIER</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x064</td>
<td>RCC_CIFR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x068</td>
<td>RCC_CICR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x06C</td>
<td>reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x070</td>
<td>RCC_BDCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x074</td>
<td>RCC_CSR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x078</td>
<td>reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>Offset</td>
<td>Register name</td>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
</tr>
<tr>
<td>--------</td>
<td>------------------</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>0x07C</td>
<td>RCC_AHB3RSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x080</td>
<td>RCC_AHB1RSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x084</td>
<td>RCC_AHB2RSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x088</td>
<td>RCC_AHB4RSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x08C</td>
<td>RCC_APB3RSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x090</td>
<td>RCC_APB1LRSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x094</td>
<td>RCC_APB1HRSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x098</td>
<td>RCC_APB2RSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 84. RCC register map and reset values (continued)
### Table 84. RCC register map and reset values (continued)

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x09C  | RCC_APB4RSTR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0A0  | RCC_GCR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0A4  | reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0A8  | RCC_D3AMR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0A4  | RCC_AHB3ENR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0B0  | RCC_AHB1ENR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0B0  | RCC_AHB2ENR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

**Note:** The table continues with the same format as shown above, detailing the offset and register names along with their reset values.
Table 84. RCC register map and reset values (continued)

| Offset | Register name  | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0E0  | RCC_AHB4ENR     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0E4  | RCC_APB3ENR     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0E8  | RCC_AHB1LENR    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0EC  | RCC_APB1HENR    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0F0  | RCC_APB2ENR     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0F4  | RCC_APB4ENR     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0F8  | reserved        | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x0FC  | RCC_AHB3LPENR   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x100  | RCC_AHB1LPENR   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

Reset value

Table 84. RCC register map and reset values (continued)

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x104  | RCC_AHB2LPENR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 1  | 1  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x108  | RCC_AHB4LPENR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 1  | 1  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x10C  | RCC_APB3LPENR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 1  | 1  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x110  | RCC_APB1LPENR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 1  | 1  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x114  | RCC_APB1HLREN |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 1  | 1  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x118  | RCC_APB2LPENR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 1  | 1  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x11C  | RCC_APB4LPENR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x120  | reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x134  | RCC_C1_AHB3ENR|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x138  | RCC_C1_AHB1ENR|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x13C  | RCC_C1_AHB2ENR|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x140  | RCC_C1_AHB4ENR|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x144  | RCC_C1_APB3ENR|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x148  | RCC_C1_APB1LENR|  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x14C  | RCC_C1_APB1HENR|  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x150  | RCC_C1_APB2ENR|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
### Table 84. RCC register map and reset values (continued)

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x154  | RCC_C1_ APB4ENR | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
|        |               | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
| 0x158  | reserved      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x15C  | RCC_C1_ AHB3LPENR | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
|        |               | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
| 0x160  | RCC_C1_ AHB1LPENR | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
|        |               | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
| 0x164  | RCC_C1_ AHB2LPENR | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
|        |               | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
| 0x168  | RCC_C1_ AHB4LPENR | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
|        |               | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
| 0x16C  | RCC_C1_ APB3LPENR | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
|        |               | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
| 0x170  | RCC_C1_ APB1LPENR | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
|        |               | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 | 🟢 |
### Table 84. RCC register map and reset values (continued)

| Offset | Register name     | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x174  | RCC_C1_          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|        | APB1LPENR        | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x178  | RCC_C1_          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|        | APB2LPENR        | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x17C  | RCC_C1_          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|        | APB4LPENR        | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x180  | reserved         | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x1FC  | reserved         | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

1. Available only on revision Y devices.
2. Available only on revision V devices.

Refer to Section 2.3 on page 129 for the register boundary addresses.
9 Clock recovery system (CRS)

9.1 Introduction

The clock recovery system (CRS) is an advanced digital controller acting on the internal fine-granularity trimmable RC oscillator HSI48. The CRS provides powerful means to evaluate the oscillator output frequency, based on comparison with a selectable synchronization signal. The CRS is capable of automatic trimming adjustments based on the measured frequency error value, while keeping the possibility of a manual trimming.

The CRS is ideally suited to provide a precise clock to the USB peripheral. In this case, the synchronization signal can be derived from the start-of-frame (SOF) packet signalization on the USB bus, sent by a USB host at 1 ms intervals.

The synchronization signal can also be derived from the LSE oscillator output, or generated by user software.

9.2 CRS main features

- Selectable synchronization source with programmable prescaler and polarity:
  - USB2 SOF packet reception
  - LSE oscillator output
  - USB1 SOF packet reception
- Possibility to generate synchronization pulses by software
- Automatic oscillator trimming capability with no need of CPU action
- Manual control option for faster startup convergence
- 16-bit frequency error counter with automatic error value capture and reload
- Programmable limit for automatic frequency error value evaluation and status reporting
- Maskable interrupts/events:
  - Expected synchronization (ESYNC)
  - Synchronization OK (SYNCOK)
  - Synchronization warning (SYNCWARN)
  - Synchronization or trimming error (ERR)

9.3 CRS implementation

<table>
<thead>
<tr>
<th>Feature</th>
<th>CRS1</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRIM width</td>
<td>6 bits</td>
</tr>
</tbody>
</table>
9.4 CRS functional description

9.4.1 CRS block diagram

Figure 65. CRS block diagram

9.5 CRS internal signals

Table 86 gives the list of CRS internal signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>crs_it</td>
<td>Digital output</td>
<td>CRS interrupt</td>
</tr>
<tr>
<td>crs_pclk</td>
<td>Digital input</td>
<td>AHB bus clock</td>
</tr>
<tr>
<td>hsi48_ck</td>
<td>Digital input</td>
<td>HSI48 oscillator clock</td>
</tr>
</tbody>
</table>
9.5.1 Synchronization input

The CRS synchronization (SYNC) source, selectable through the CRS_CFRG register, can be the signal from an external signal (SYNC), the LSE clock, the OTG HS1 SOF signal, or the OTG HS2 SOF signal. This source signal also has a configurable polarity and can then be divided by a programmable binary prescaler to obtain a synchronization signal in a suitable frequency range (usually around 1 kHz).

For more information on the CRS synchronization source configuration, refer to Section 9.8.2.

It is also possible to generate a synchronization event by software, by setting the SWSYNC bit in the CRS_CR register.

9.5.2 Frequency error measurement

The frequency error counter is a 16-bit down/up counter, reloaded with the RELOAD value on each SYNC event. It starts counting down until it reaches the 0 value, where the ESYNC (expected synchronization) event is generated. Then it starts counting up to the OUTRANGE limit, where it eventually stops (if no SYNC event is received), and generates a SYNCMISS event. The OUTRANGE limit is defined as the frequency error limit (FELIM field of the CRS_CFRG register) multiplied by 128.

When the SYNC event is detected, the actual value of the frequency error counter and its counting direction are stored in the FECAP (frequency error capture) field and in the FEDIR (frequency error direction) bit of the CRS_ISR register. When the SYNC event is detected during the down-counting phase (before reaching the 0 value), it means that the actual frequency is lower than the target (the TRIM value must be incremented). When it is detected during the up-counting phase, it means that the actual frequency is higher (the TRIM value must be decremented).

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>crs_trim[0:5]</td>
<td>Digital output</td>
<td>HSI48 oscillator smooth trimming value</td>
</tr>
<tr>
<td>crs_sync0</td>
<td>Digital input</td>
<td>SYNC signal source selection (or OTG_HS1, or LSE, or OTG_HS2)</td>
</tr>
<tr>
<td>crs_sync1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>crs_sync2</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 86. CRS internal input/output signals (continued)
9.5.3 Frequency error evaluation and automatic trimming

The measured frequency error is evaluated by comparing its value with a set of limits:

- TOLERANCE LIMIT, given directly in the FELIM field of the CRS_CFGR register
- WARNING LIMIT, defined as $3 \times \text{FELIM}$ value
- OUTRANGE (error limit), defined as $128 \times \text{FELIM}$ value

The result of this comparison is used to generate the status indication and also to control the automatic trimming which is enabled by setting the AUTOTRIMEN bit in the CRS_CR register:

- When the frequency error is below the tolerance limit, it means that the actual trimming value in the TRIM field is the optimal one, hence no trimming action is needed.
  - SYNCOK status indicated
  - TRIM value not changed in AUTOTRIM mode
- When the frequency error is below the warning limit but above or equal to the tolerance limit, it means that some trimming action is necessary but that adjustment by one trimming step is enough to reach the optimal TRIM value.
  - SYNCOK status indicated
  - TRIM value adjusted by one trimming step in AUTOTRIM mode
• When the frequency error is above or equal to the warning limit but below the error limit, a stronger trimming action is necessary, and there is a risk that the optimal TRIM value is not reached for the next period.
  – SYNCWARN status indicated
  – TRIM value adjusted by two trimming steps in AUTOTRIM mode
• When the frequency error is above or equal to the error limit, the frequency is out of the trimming range. This can also happen when the SYNC input is not clean, or when some SYNC pulse is missing (for example when one USB SOF is corrupted).
  – SYNCERR or SYNCMISS status indicated
  – TRIM value not changed in AUTOTRIM mode

Note: If the actual value of the TRIM field is close to its limits and the automatic trimming can force it to overflow or underflow, the TRIM value is set to the limit, and the TRIMOVF status is indicated.

In AUTOTRIM mode (AUTOTRIMEN bit set in the CRS_CR register) the TRIM field of CRS_CR is adjusted by hardware and is read-only.

9.5.4 CRS initialization and configuration

RELOAD value
The RELOAD value must be selected according to the ratio between the target frequency and the frequency of the synchronization source after prescaling. This value is decreased by 1, to reach the expected synchronization on the 0 value. The formula is the following:

\[
RELOAD = \left(\frac{f_{\text{TARGET}}}{f_{\text{SYNC}}}\right) - 1
\]

The reset value of the RELOAD field corresponds to a target frequency of 48 MHz and a synchronization signal frequency of 1 kHz (SOF signal from USB).

FELIM value
The selection of the FELIM value is closely coupled with the HSI48 oscillator characteristics and its typical trimming step size. The optimal value corresponds to half of the trimming step size, expressed as a number of oscillator clock ticks. The following formula can be used:

\[
FELIM = \left(\frac{f_{\text{TARGET}}}{f_{\text{SYNC}}}\right) \times \text{STEP}[\%] / 100\% / 2
\]

The result must be always rounded up to the nearest integer value to obtain the best trimming response. If frequent trimming actions are not needed in the application, the hysteresis can be increased by slightly increasing the FELIM value.

The reset value of the FELIM field corresponds to \(\left(\frac{f_{\text{TARGET}}}{f_{\text{SYNC}}}\right) = 48000\), and to a typical trimming step size of 0.14%.

Note: The trimming step size depends upon the product, check the datasheet for accurate setting.

Caution: There is no hardware protection from a wrong configuration of the RELOAD and FELIM fields, this can lead to an erratic trimming response. The expected operational mode requires proper setup of the RELOAD value (according to the synchronization source frequency), which is also greater than 128 * FELIM value (OUTRANGE limit).
9.6 CRS low-power modes

Table 87. Effect of low-power modes on CRS

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect. CRS interrupts cause the device to exit the Sleep mode.</td>
</tr>
<tr>
<td>Stop</td>
<td>CRS registers are frozen. The CRS stops operating until the Stop mode is exited and the HSI48 oscillator is restarted.</td>
</tr>
<tr>
<td>Standby</td>
<td>The CRS peripheral is powered down and must be reinitialized after exiting Standby mode.</td>
</tr>
</tbody>
</table>

9.7 CRS interrupts

Table 88. Interrupt control bits

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Clear flag bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Expected synchronization</td>
<td>ESYNCF</td>
<td>ESYNCIE</td>
<td>ESYNCC</td>
</tr>
<tr>
<td>Synchronization OK</td>
<td>SYNCOKF</td>
<td>SYNCOKIE</td>
<td>SYNCOKC</td>
</tr>
<tr>
<td>Synchronization warning</td>
<td>SYNCWARNF</td>
<td>SYNCWARNIE</td>
<td>SYNCWARNC</td>
</tr>
<tr>
<td>Synchronization or trimming error (TRIMOVF, SYNCMISS, SYNCERR)</td>
<td>ERF</td>
<td>ERRIE</td>
<td>ERRRC</td>
</tr>
</tbody>
</table>
9.8 CRS registers

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed only by words (32-bit).

9.8.1 CRS control register (CRS_CR)

Address offset: 0x00

Reset value: 0x0000 2000

Reset value: 0x0000 4000 (products supporting 7-bit TRIM width)

| Bit 31:14 | Reserved, must be kept at reset value. |
| Bit 13:8  | TRIM[5:0]: HSI48 oscillator smooth trimming |
|           | These bits provide a user-programmable trimming value to the HSI48 oscillator. They can be programmed to adjust to variations in voltage and temperature that influence the oscillator frequency. |
|           | The default value is 32, corresponding to the middle of the trimming interval. The trimming step is specified in the product datasheet. A higher TRIM value corresponds to a higher output frequency. |
|           | When the AUTOTRIMEN bit is set, this field is controlled by hardware and is read-only. |
| Bit 7     | SWSYNC: Generate software SYNC event |
|           | This bit is set by software in order to generate a software SYNC event. It is automatically cleared by hardware. |
|           | 0: No action |
|           | 1: A software SYNC event is generated. |
| Bit 6     | AUTOTRIMEN: Automatic trimming enable |
|           | This bit enables the automatic hardware adjustment of TRIM bits according to the measured frequency error between two SYNC events. If this bit is set, the TRIM bits are read-only. The TRIM value can be adjusted by hardware by one or two steps at a time, depending on the measured frequency error value. Refer to Section 9.5.3 for more details. |
|           | 0: Automatic trimming disabled, TRIM bits can be adjusted by the user. |
|           | 1: Automatic trimming enabled, TRIM bits are read-only and under hardware control. |
| Bit 5     | CEN: Frequency error counter enable |
|           | This bit enables the oscillator clock for the frequency error counter. |
|           | 0: Frequency error counter disabled |
|           | 1: Frequency error counter enabled |
|           | When this bit is set, the CRS_CFRG register is write-protected and cannot be modified. |
| Bit 4     | Reserved, must be kept at reset value. |
9.8.2 CRS configuration register (CRS_CFGR)

This register can be written only when the frequency error counter is disabled (CEN bit is cleared in CRS_CR). When the counter is enabled, this register is write-protected.

Address offset: 0x04

Reset value: 0x2022 BB7F

<table>
<thead>
<tr>
<th>Bit 3</th>
<th>ESYNCIE</th>
<th>Expected SYNC interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Expected SYNC (ESYNCF) interrupt disabled</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Expected SYNC (ESYNCF) interrupt enabled</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 2</th>
<th>ERRIE</th>
<th>Synchronization or trimming error interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Synchronization or trimming error (ERRF) interrupt disabled</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Synchronization or trimming error (ERRF) interrupt enabled</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 1</th>
<th>SYNCWARNIE</th>
<th>SYNC warning interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>SYNC warning (SYNCWARNF) interrupt disabled</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>SYNC warning (SYNCWARNF) interrupt enabled</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 0</th>
<th>SYNCOKIE</th>
<th>SYNC event OK interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>SYNC event OK (SYNCOKF) interrupt disabled</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>SYNC event OK (SYNCOKF) interrupt enabled</td>
<td></td>
</tr>
</tbody>
</table>

**31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16**

<table>
<thead>
<tr>
<th>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
<tr>
<td>15</td>
</tr>
<tr>
<td>10</td>
</tr>
<tr>
<td>5</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>SYNCPOL</th>
<th>SYNC polarity selection</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>SYNC active on rising edge (default)</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>SYNC active on falling edge</td>
<td></td>
</tr>
</tbody>
</table>

| Bit 30 | Reserved | must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bits 29:28</th>
<th>SYNCSRC[1:0]</th>
<th>SYNC signal source selection</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>USB2 SOF selected as SYNC signal source</td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>LSE selected as SYNC signal source</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>OTG HS1 SOF selected as SYNC signal source (default)</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>

*When using USB LPM (Link Power Management) and the device is in Sleep mode, the periodic USB SOF will not be generated by the host. No SYNC signal will therefore be provided to the CRS to calibrate the HSI48 oscillator on the run. To guarantee the required clock precision after waking up from Sleep mode, the LSE clock or the SYNC pin should be used as SYNC signal.*

| Bit 27 | Reserved | must be kept at reset value. |
9.8.3 CRS interrupt and status register (CRS_ISR)

Address offset: 0x08
Reset value: 0x0000 0000

Bits 26:24 **SYNCDIV[2:0]:** SYNC divider

These bits are set and cleared by software to control the division factor of the SYNC signal.

- 000: SYNC not divided (default)
- 001: SYNC divided by 2
- 010: SYNC divided by 4
- 011: SYNC divided by 8
- 100: SYNC divided by 16
- 101: SYNC divided by 32
- 110: SYNC divided by 64
- 111: SYNC divided by 128

Bits 23:16 **FELIM[7:0]:** Frequency error limit

FELIM contains the value to be used to evaluate the captured frequency error value latched in the FECAP[15:0] bits of the CRS_ISR register. Refer to Section 9.5.3 for more details about FELIM evaluation.

Bits 15:0 **RELOAD[15:0]:** Counter reload value

RELOAD is the value to be loaded in the frequency error counter with each SYNC event. Refer to Section 9.5.2 for more details about counter behavior.

Bits 31:16 **FECAP[15:0]:** Frequency error capture

FECAP is the frequency error counter value latched in the time of the last SYNC event. Refer to Section 9.5.3 for more details about FECAP usage.

Bit 15 **FEDIR:** Frequency error direction

FEDIR is the counting direction of the frequency error counter latched in the time of the last SYNC event. It shows whether the actual frequency is below or above the target.

- 0: Up-counting direction, the actual frequency is above the target
- 1: Down-counting direction, the actual frequency is below the target

Bits 14:11 Reserved, must be kept at reset value.

Bit 10 **TRIMOVF:** Trimming overflow or underflow

This flag is set by hardware when the automatic trimming tries to over- or under-flow the TRIM value. An interrupt is generated if the ERRIE bit is set in the CRS_CR register. It is cleared by software by setting the ERRC bit in the CRS_ICR register.

- 0: No trimming error signaled
- 1: Trimming error signaled
Bit 9  **SYNCMISS**: SYNC missed

This flag is set by hardware when the frequency error counter reaches value $FELIM \times 128$ and no SYNC is detected, meaning either that a SYNC pulse was missed, or the frequency error is too big (internal frequency too high) to be compensated by adjusting the TRIM value, hence some other action must be taken. At this point, the frequency error counter is stopped (waiting for a next SYNC), and an interrupt is generated if the ERRIE bit is set in the CRS_CR register. It is cleared by software by setting the ERRC bit in the CRS_ICR register.

0: No SYNC missed error signaled
1: SYNC missed error signaled

Bit 8  **SYNCERR**: SYNC error

This flag is set by hardware when the SYNC pulse arrives before the ESYNC event and the measured frequency error is greater than or equal to $FELIM \times 128$. This means that the frequency error is too big (internal frequency too low) to be compensated by adjusting the TRIM value, and that some other action has to be taken. An interrupt is generated if the ERRIE bit is set in the CRS_CR register. It is cleared by software by setting the ERRC bit in the CRS_ICR register.

0: No SYNC error signaled
1: SYNC error signaled

Bits 7:4  Reserved, must be kept at reset value.

Bit 3  **ESYNC**: Expected SYNC flag

This flag is set by hardware when the frequency error counter reached a zero value. An interrupt is generated if the ESYNCIE bit is set in the CRS_CR register. It is cleared by software by setting the ESYNCC bit in the CRS_ICR register.

0: No expected SYNC signaled
1: Expected SYNC signaled

Bit 2  **ERRF**: Error flag

This flag is set by hardware in case of any synchronization or trimming error. It is the logical OR of the TRIMOVF, SYNCMISS and SYNCERR bits. An interrupt is generated if the ERRIE bit is set in the CRS_CR register. It is cleared by software in reaction to setting the ERRC bit in the CRS_ICR register, which clears the TRIMOVF, SYNCMISS and SYNCERR bits.

0: No synchronization or trimming error signaled
1: Synchronization or trimming error signaled

Bit 1  **SYNCWARNF**: SYNC warning flag

This flag is set by hardware when the measured frequency error is greater than or equal to $FELIM \times 3$, but smaller than $FELIM \times 128$. This means that to compensate the frequency error, the TRIM value must be adjusted by two steps or more. An interrupt is generated if the SYSCALLNBIE bit is set in the CRS_CR register. It is cleared by software by setting the SYSCALLNC bit in the CRS_ICR register.

0: No SYNC warning signaled
1: SYNC warning signaled

Bit 0  **SYNCKOF**: SYNC event OK flag

This flag is set by hardware when the measured frequency error is smaller than $FELIM \times 3$. This means that either no adjustment of the TRIM value is needed or that an adjustment by one trimming step is enough to compensate the frequency error. An interrupt is generated if the SYNCKOFLIE bit is set in the CRS_CR register. It is cleared by software by setting the SYNCKOKC bit in the CRS_ICR register.

0: No SYNC event OK signaled
1: SYNC event OK signaled
9.8.4 CRS interrupt flag clear register (CRS_ICR)

Address offset: 0x0C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Address Offset</th>
<th>Bits 31:4 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Bit 3 ESYNCC: Expected SYNC clear flag</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears the ESYNCF flag in the CRS_ISR register.</td>
</tr>
<tr>
<td></td>
<td>Bit 2 ERRC: Error clear flag</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears TRIMOVF, SYNCHISSL, and SYNCHERR bits and consequently also the ERRF flag in the CRS_ISR register.</td>
</tr>
<tr>
<td></td>
<td>Bit 1 SYNCWARNC: SYNC warning clear flag</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears the SYNCWARNF flag in the CRS_ISR register.</td>
</tr>
<tr>
<td></td>
<td>Bit 0 SYNCOKC: SYNC event OK clear flag</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears the SYNCOKF flag in the CRS_ISR register.</td>
</tr>
</tbody>
</table>

9.8.5 CRS register map

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register</th>
<th>Offset</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>CRS_CR</td>
<td>0x04</td>
<td>CRS_CFGR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x08</td>
<td>0x04</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x08</td>
<td></td>
</tr>
</tbody>
</table>

Table 89. CRS register map and reset values
Refer to Section 2.3 on page 129 for the register boundary addresses.

### Table 89. CRS register map and reset values (continued)

| Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0xC    | CRS_ICR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |        | 00 | 00 | 00 | 00 |

Refer to Section 2.3 on page 129 for the register boundary addresses.
10 Hardware semaphore (HSEM)

10.1 Introduction

The hardware semaphore block provides 32 (32-bit) register based semaphores. The semaphores can be used to ensure synchronization between different processes running on the core. The HSEM provides a non-blocking mechanism to lock semaphores in an atomic way. The following functions are provided:

- Semaphore lock, in two ways:
  - 2-step lock: by writing MASTERID and PROCID to the semaphore, followed by a read check
  - 1-step lock: by reading the MASTERID from the semaphore
- Interrupt generation when a semaphore is unlocked
  - Each semaphore may generate an interrupt
- Semaphore clear protection
  - A semaphore is only unlocked when MASTERID and PROCID match
- Global semaphore clear per MASTERID

10.2 Main features

The HSEM includes the following features:

- 32 (32-bit) semaphores
- 8-bit PROCID
- 4-bit MASTERID
- One interrupt line
- Lock indication
10.3 Functional description

10.3.1 HSEM block diagram

As shown in Figure 67, the HSEM is based on three sub-blocks:
- the semaphore block containing the semaphore status and IDs
- the semaphore interface block providing AHB access to the semaphore via the HSEM_Rx and HSEM_RLRx registers
- the interrupt interface block providing control for the interrupts via HSEM_ISR, HSEM_IER, HSEM_MISR, and HSEM_ICR registers.

Figure 67. HSEM block diagram

10.3.2 HSEM internal signals

Table 90. HSEM internal input/output signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AHB bus</td>
<td>Digital input/output</td>
<td>AHB register access bus</td>
</tr>
<tr>
<td>BusMasterID</td>
<td>Digital input</td>
<td>AHB bus master ID</td>
</tr>
<tr>
<td>hsem_int_it</td>
<td>Digital output</td>
<td>Interrupt line</td>
</tr>
</tbody>
</table>

10.3.3 HSEM lock procedures

There are two lock procedures, namely 2-step (write) lock and 1-step (read) lock. The two procedures can be used concurrently.
The semaphore is free when its LOCK bit is 0. In this case, the MASTERID and PROCID are also 0. When the LOCK bit is 1, the semaphore is locked and the MASTERID indicates which AHB bus master ID has locked it. The PROCID indicates which process of that AHB bus master ID has locked the semaphore.

When write locking a semaphore, the written MASTERID must match the AHB bus master ID, and the PROCID is written by the AHB bus master software process taking the lock.

When read locking the semaphore, the MASTERID is taken from the AHB bus master ID, and the PROCID is forced to 0 by hardware. There is no PROCID available with read lock.

**Figure 68. Procedure state diagram**

2-step (write) lock procedure

The 2-step lock procedure consists in a write to lock the semaphore, followed by a read to check if the lock has been successful, carried out from the HSEM_Rx register.

- Write semaphore with PROCID and MASTERID, and LOCK = 1. The MASTERID data written by software must match the AHB bus master information, that is, a AHB bus master ID = 1 writes data MASTERID = 1.
  Lock is put in place when the semaphore is free at write time.
- Read-back the semaphore
  The software checks the lock status, if PROCID and MASTERID match the written data, then the lock is confirmed.
- Else retry (the semaphore has been locked by another process).

A semaphore can only be locked when it is free.
A semaphore can be locked when the PROCID = 0.
Consecutive write attempts with LOCK = 1 to a locked semaphore are ignored.
1-step (read) lock procedure

The 1-step procedure consists in a read to lock and check the semaphore in a single step, carried out from the HSEM_RLRx register.

- Read lock semaphore with the AHB bus master MASTERID.
- If read MASTERID matches and PROCID = 0, then lock is put in place. If MASTERID matches and PROCID is not 0, this means that another process from the same MASTERID has locked the semaphore with a 2-step (write) procedure.
- Else retry (the semaphore has been locked by another process).

A semaphore can only be locked when it is free. When read locking a free semaphore, PROCID is 0. Read locking a locked semaphore returns the MASTERID and PROCID that locked it. All read locks, including the first one that locks the semaphore, return the MASTERID that locks or locked the semaphore.

Note: The 1-step procedure must not be used when running multiple processes of the same AHB bus master ID. All processes using the same semaphore read the same status. When only one process locks the semaphore, each process of that AHB bus master ID reads the semaphore as locked by itself with the MASTERID.

10.3.4 HSEM write/read/read lock register address

For each semaphore, two AHB register addresses are provided, separated in two banks of 32-bit semaphore registers, spaced by a 0x80 address offset.

In the first register address bank the semaphore can be written (locked/unlocked) and read through the HSEM_Rx registers.

In the second register address bank the semaphore can be read (locked) through the HSEM_RLRx registers.

10.3.5 HSEM unlock procedures

Unlocking a semaphore is a protected process, to prevent accidental clearing by a AHB bus master ID or by a process not having the semaphore lock right. The procedure consists in writing to the semaphore HSEM_Rx register with the corresponding MASTERID and PROCID and LOCK = 0. When unlocked the semaphore, the MASTERID, and the PROCID are all 0.

When unlocked, an interrupt may be generated to signal the event. To this end, the semaphore interrupt must be enabled.

The unlock procedure consists in a write to the semaphore HSEM_Rx register with matching MASTERID regardless on how the semaphore has been locked (1- or 2-step).

- Write semaphore with PROCID, MASTERID, and LOCK = 0
- If the written data matches the semaphore PROCID and MASTERID and the AHB bus master ID, the semaphore is unlocked and an interrupt may be generated when enabled, else write is ignored, semaphore remains locked and no interrupt is generated (the semaphore is locked by another process or the written data does not match the AHB bus master signaling).

Note: Different processes of the AHB bus master ID can write any PROCID value. Preventing other processes of the AHB bus master ID from unlocking a semaphore must be ensured by software, handling the PROCID correctly.
10.3.6 HSEM MASTERID semaphore clear

All semaphores locked by a MASTERID can be unlocked at once by using the HSEM_CR register. Write MASTERID and correct KEY value in HSEM_CR. All locked semaphores with a matching MASTERID are unlocked, and may generate an interrupt when enabled.

An interrupt may be generated for the unlocked semaphore(s). To this end, the semaphore interrupt must be enabled in the HSEM_IER register.

10.3.7 HSEM interrupts

An interrupt line hsem_int_it allows each semaphore to generate an interrupt.

An interrupt line provides the following features per semaphore:
- interrupt enable
- interrupt clear
- interrupt status
- masked interrupt status

With the interrupt enable (HSEM_IER) the semaphores affecting the interrupt line can be enabled. Disabled (masked) semaphore interrupts do not set the masked interrupt status MISF for that semaphore, and do not generate an interrupt on the interrupt line.

The interrupt clear (HSEM_ICR) clears the interrupt status ISF and masked interrupt status MISF of the associated semaphore for the interrupt line.

The interrupt status (HSEM_ISR) mirrors the semaphore interrupt status ISF before the enable.

The masked interrupt status (HSEM_MISR) only mirrors the semaphore enabled interrupt status MISF on the interrupt line. All masked interrupt status MISF of the enabled semaphores need to be cleared to clear the interrupt line.
The procedure to get an interrupt when a semaphore becomes free is described hereafter.

**Try to lock semaphore x**
- If the semaphore lock is obtained, no interrupt is needed.
- If the semaphore lock fails:
  - Clear pending semaphore x interrupt status for the interrupt line in HSEM_ICR.
    Re-try to lock the semaphore x again:
    - If the semaphore lock is obtained, no interrupt is needed (semaphore has been freed between first try to lock and clear semaphore interrupt status).
    - If the semaphore lock fails, enable the semaphore x interrupt in HSEM_IER.

**On semaphore x free interrupt, try to lock semaphore x**
- If the semaphore lock is obtained:
  Disable the semaphore x interrupt in HSEM_IER.
  Clear pending semaphore x interrupt status in HSEM_ICR.
- If the semaphore x lock fails:
  Clear pending semaphore x interrupt status in HSEM_ICR.
  Try again to lock the semaphore x:
  - If the semaphore lock is obtained (semaphore has been freed between first try to lock and semaphore interrupt status clear), disable the semaphore interrupt in HSEM_IER.
If the semaphore lock fails, wait for semaphore free interrupt.

**Note:** An interrupt does not lock the semaphore. After an interrupt, either the AHB bus master or the process must still perform the lock procedure to lock the semaphore.

### 10.3.8 AHB bus master ID verification

The HSEM allows only authorized AHB bus master ID to lock and unlock semaphores.

- The AHB bus master 2-step lock write access to the semaphore HSEM_Rx register is checked against the valid bus master ID.
  - Accesses from unauthorized AHB bus master IDs are discarded and do not lock the semaphore.

- The AHB bus master 1-step lock read access from the semaphore HSEM_RLRx register is checked against the valid bus master ID.
  - An unauthorized AHB bus master ID read from HSEM_RLRx returns all 0.

- The semaphore unlock write access to the HSEM_CR register is checked against the valid bus master ID. Only the valid bus master ID can write to the HSEM_CR register and unlock any of the MASTERID semaphores.
  - Accesses from unauthorized AHB bus master IDs are discarded and do not clear the MASTERID semaphores.

*Table 91* details the relation between bus master/processor and MASTERID.

<table>
<thead>
<tr>
<th>Bus master 0 (CPU)</th>
<th>MASTERID = 3</th>
</tr>
</thead>
</table>

**Note:** Accesses from unauthorized AHB bus master IDs to other registers are granted.
10.4 HSEM registers

Registers must be accessed using word format. Byte and half-word accesses are ignored and have no effect on the semaphores, they generate a bus error.

10.4.1 HSEM register semaphore x (HSEM_Rx)

Address offset: 0x0000 + 0x4 * x (x = 0 to 31)
Reset value: 0x0000 0000

The HSEM_Rx must be used to perform a 2-step write lock, read back, and for unlocking a semaphore. Only write accesses with authorized AHB bus master ID is granted. Write accesses with unauthorized AHB bus master IDs are discarded.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 LOCK: Lock indication
This bit can be written and read by software.
0: On write free semaphore (only when MASTERID and PROCID match), on read semaphore is free.
1: On write try to lock semaphore, on read semaphore is locked.

Bits 30:13 Reserved, must be kept at reset value.

Bit 12 Reserved, must be kept at reset value.

Bits 11:8 MASTERID[3:0]: Semaphore MASTERID
Written by software
- When the semaphore is free and the LOCK bit is at the same time written to 1 and the MASTERID matches the AHB bus master ID.
- When the semaphore is unlocked (LOCK written to 0 and AHB bus master ID matched MASTERID, the MASTERID is cleared to 0.
- When the semaphore is unlocked (LOCK bit written to 0 or AHB bus master ID does not match MASTERID, the MASTERID is not affected.
- Write when LOCK bit is already 1 (semaphore locked), the MASTERID is not affected.
- An authorized read returns the stored MASTERID value.

Bits 7:0 PROCID[7:0]: Semaphore PROCID
Written by software
-When the semaphore is free and the LOCK is written to 1, and the MASTERID matches the AHB bus master ID, PROCID is set to the written data.
- When the semaphore is unlocked, LOCK written to 0 and AHB bus master ID matched MASTERID, the PROCID is cleared to 0.
- When the semaphore is unlocked, LOCK bit written to 0 and AHB bus master ID does not match MASTERID, the PROCID is not affected.
- Write when LOCK bit is already 1 (semaphore locked), the PROCID is not affected.
- An authorized read returns the stored PROCID value.
10.4.2 **HSEM read lock register semaphore x (HSEM_RLRx)**

Address offset: \(0x080 + 0x4 \times x\) (\(x = 0\) to 31)

Reset value: \(0x0000\ 0000\)

Accesses the same physical bits as HSEM_Rx. The HSEM_RLRx must be used to perform a 1-step read lock. Only read accesses with authorized AHB bus master ID is granted. Read accesses with unauthorized AHB bus master IDs are discarded and return 0.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOCK</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31 **LOCK**: Lock indication

This bit is read only by software at this address.
- When the semaphore is free:
  A read with a valid AHB bus master ID locks the semaphore and returns 1.
- When the semaphore is locked:
  A read with a valid AHB bus master ID returns 1 (the MASTERID and PROCID reflect the already locked semaphore information).

Bits 30:13 Reserved, must be kept at reset value.

Bit 12 Reserved, must be kept at reset value.

Bits 11:8 **MASTERID[3:0]**: Semaphore MASTERID

This field is read only by software at this address.
On a read, when the semaphore is free, the hardware sets the MASTERID to the AHB bus master ID reading the semaphore. The MASTERID of the AHB bus master locking the semaphore is read.
On a read when the semaphore is locked, this field returns the MASTERID of the AHB bus master that has locked the semaphore.

Bits 7:0 **PROCID[7:0]**: Semaphore processor ID

This field is read only by software at this address.
- On a read when the semaphore is free:
  A read with a valid AHB bus master ID locks the semaphore and hardware sets the PROCID to 0.
- When the semaphore is locked:
  A read with a valid AHB bus master ID returns the PROCID of the AHB bus master that has locked the semaphore.
10.4.3 HSEM interrupt enable register (HSEM_IER)

Address offset: 0x100
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 \text{ISE}[31:0]: Interrupt semaphore x enable bit (x = 0 to 31)
This bit is read and written by software.
0: Interrupt generation for semaphore x disabled (masked)
1: Interrupt generation for semaphore x enabled (not masked)

10.4.4 HSEM interrupt clear register (HSEM_ICR)

Address offset: 0x104
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 \text{ISC}[31:0]: Interrupt semaphore x clear bit (x = 0 to 31)
This bit is written by software, and is always read 0.
0: Interrupt semaphore x status ISFx and masked status MISFx not affected.
1: Interrupt semaphore x status ISFx and masked status MISFx cleared.

10.4.5 HSEM interrupt status register (HSEM_ISR)

Address offset: 0x108
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r |

526/3353  RM0433 Rev 8
### Bits 31:0 ISF[31:0]: Interrupt semaphore x status bit before enable (mask) (x = 0 to 31)
This bit is set by hardware, and reset only by software. This bit is cleared by software writing the corresponding HSEM_ICR bit.
- 0: Interrupt semaphore x status, no interrupt pending
- 1: Interrupt semaphore x status, interrupt pending

### 10.4.6 HSEM interrupt status register (HSEM_MISR)
Address offset: 0x10C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>ISF[31:0]</td>
</tr>
<tr>
<td>15-4</td>
<td>MISF[15:8]</td>
</tr>
<tr>
<td>3-0</td>
<td>MISF[3:0]</td>
</tr>
</tbody>
</table>

### Bits 31:0 MISF[31:0]: Masked interrupt semaphore x status bit after enable (mask) (x = 0 to 31)
This bit is set by hardware and read only by software. This bit is cleared by software writing the corresponding HSEM_IER bit x. This bit is read as 0 when semaphore x status is masked in HSEM_IER bit x.
- 0: interrupt semaphore x status after masking not pending
- 1: interrupt semaphore x status after masking pending

### 10.4.7 HSEM clear register (HSEM_CR)
Address offset: 0x140
Reset value: 0x0000 0000

Only write accesses with authorized AHB bus master ID are granted. Write accesses with unauthorized AHB bus master ID are discarded.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-12</td>
<td>KEY[15:0]</td>
</tr>
<tr>
<td>11-0</td>
<td>MASTERID[3:0]</td>
</tr>
</tbody>
</table>

### Bits 31:16 KEY[15:0]: Semaphore clear key
This field can be written by software and is always read 0.
If this key value does not match HSEM_KEYR.KEY, semaphores are not affected.
If this key value matches HSEM_KEYR.KEY, all semaphores matching the MASTERID are cleared to the free state.

- Bit 15:13 Reserved, must be kept at reset value.
- Bit 12 Reserved, must be kept at reset value.
Bits 11:8 **MASTERID[3:0]**: MASTERID of semaphores to be cleared
   This field can be written by software and is always read 0.
   This field indicates the MASTERID for which the semaphores are cleared when writing the HSEM_CR.

Bits 7:0 Reserved, must be kept at reset value.

### 10.4.8 HSEM clear semaphore key register (HSEM_KEYR)

Address offset: 0x144
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 **KEY[15:0]**: Semaphore clear key
   This field can be written and read by software.
   Key value to match when clearing semaphores.

Bits 15:0 Reserved, must be kept at reset value.
### 10.4.9 HSEM register map

Refer to Section 2.3 on page 129 for the register boundary addresses.
11 General-purpose I/Os (GPIO)

11.1 Introduction

Each general-purpose I/O port has four 32-bit configuration registers (GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR and GPIOx_PUPDR), two 32-bit data registers (GPIOx_IDR and GPIOx_ODR) and a 32-bit set/reset register (GPIOx_BSRR). In addition all GPIOs have a 32-bit locking register (GPIOx_LCKR) and two 32-bit alternate function selection registers (GPIOx_AFRH and GPIOx_AFRL).

11.2 GPIO main features

- Output states: push-pull or open drain + pull-up/down
- Output data from output data register (GPIOx_ODR) or peripheral (alternate function output)
- Speed selection for each I/O
- Input states: floating, pull-up/down, analog
- Input data to input data register (GPIOx_IDR) or peripheral (alternate function input)
- Bit set and reset register (GPIOx_BSRR) for bitwise write access to GPIOx_ODR
- Locking mechanism (GPIOx_LCKR) provided to freeze the I/O port configurations
- Analog function
- Alternate function selection registers
- Fast toggle capable of changing every two clock cycles
- Highly flexible pin multiplexing allows the use of I/O pins as GPIOs or as one of several peripheral functions

11.3 GPIO functional description

Subject to the specific hardware characteristics of each I/O port listed in the datasheet, each port bit of the general-purpose I/O (GPIO) ports can be individually configured by software in several modes:

- Input floating
- Input pull-up
- Input-pull-down
- Analog
- Output open-drain with pull-up or pull-down capability
- Output push-pull with pull-up or pull-down capability
- Alternate function push-pull with pull-up or pull-down capability
- Alternate function open-drain with pull-up or pull-down capability

Each I/O port bit is freely programmable, however the I/O port registers have to be accessed as 32-bit words, half-words or bytes. The purpose of the GPIOx_BSRR register is to allow atomic read/modify accesses to any of the GPIOx_ODR registers. In this way, there is no risk of an IRQ occurring between the read and the modify access.
Figure 70 and Figure 71 show the basic structures of a standard and a 5-Volt tolerant I/O port bit, respectively. Table 93 gives the possible port bit configurations.

**Figure 70. Basic structure of an I/O port bit**

**Figure 71. Basic structure of a 5-Volt tolerant I/O port bit**

1. $V_{DD_{FT}}$ is a potential specific to 5-Volt tolerant I/Os and different from $V_{DD}$. 
Table 93. Port bit configuration table\(^{(1)}\)

<table>
<thead>
<tr>
<th>MODE(i) [1:0]</th>
<th>OTYPE(i)</th>
<th>OSPEED(i) [1:0]</th>
<th>PUPD(i) [1:0]</th>
<th>I/O configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>01</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>GP output PP</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>GP output PP + PU</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>GP output PP + PD</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>GP output OD</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>GP output OD + PU</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Reserved (GP output OD)</td>
</tr>
</tbody>
</table>

| 10            | 0        | 0              | 0             | AF output PP     |
|               | 0        | 1              | 0             | AF output PP + PU|
|               | 0        | 0              | 1             | AF output PP + PD|
|               | 0        | 1              | 1             | Reserved         |
|               | 1        | 0              | 0             | AF output OD     |
|               | 1        | 0              | 1             | AF output OD + PU|
|               | 1        | 1              | 1             | Reserved         |

| 00            | x        | x              | 0              | Input Floating   |
|               | x        | x              | 0              | Input PU         |
|               | x        | x              | 1              | Input PD         |
|               | x        | x              | 1              | Reserved (input floating) |

| 11            | x        | x              | 0              | Input/output Analog |
|               | x        | x              | 0              | Reserved          |
|               | x        | x              | 1              | Reserved          |

1. GP = general-purpose, PP = push-pull, PU = pull-up, PD = pull-down, OD = open-drain, AF = alternate function.
11.3.1 General-purpose I/O (GPIO)

During and just after reset, the alternate functions are not active and most of the I/O ports are configured in analog mode.

The debug pins are in AF pull-up/pull-down after reset:
- PA15: JTDI in pull-up
- PA14: JTCK/SWCLK in pull-down
- PA13: JTMS/SWDAT in pull-up
- PB4: NJTRST in pull-up
- PB3: JTD0 in floating state

When the pin is configured as output, the value written to the output data register (GPIOx_ODR) is output on the I/O pin. It is possible to use the output driver in push-pull mode or open-drain mode (only the low level is driven, high level is HI-Z).

The input data register (GPIOx_IDR) captures the data present on the I/O pin at every AHB clock cycle.

All GPIO pins have weak internal pull-up and pull-down resistors, which can be activated or not depending on the value in the GPIOx_PUPDR register.

11.3.2 I/O pin alternate function multiplexer and mapping

The device I/O pins are connected to on-board peripherals/modules through a multiplexer that allows only one peripheral alternate function (AF) connected to an I/O pin at a time. In this way, there can be no conflict between peripherals available on the same I/O pin.

Each I/O pin has a multiplexer with up to sixteen alternate function inputs (AF0 to AF15) that can be configured through the GPIOx_AFRL (for pin 0 to 7) and GPIOx_AFRH (for pin 8 to 15) registers:
- After reset the multiplexer selection is alternate function 0 (AF0). The I/Os are configured in alternate function mode through GPIOx_MODER register.
- The specific alternate function assignments for each pin are detailed in the device datasheet.
- Cortex-M7 with FPU EVENTOUT is mapped on AF15

In addition to this flexible I/O multiplexing architecture, each peripheral has alternate functions mapped onto different I/O pins to optimize the number of peripherals available in smaller packages.

To use an I/O in a given configuration, the user has to proceed as follows:
- **Debug function**: after each device reset these pins are assigned as alternate function pins immediately usable by the debugger host
- **System function**: MCOx pins have to be configured in alternate function mode.
- **GPIO**: configure the desired I/O as output, input or analog in the GPIOx_MODER register.
- **Peripheral alternate function**:
  - Connect the I/O to the desired AFx in one of the GPIOx_AFRL or GPIOx_AFRH register.
  - Select the type, pull-up/pull-down and output speed via the GPIOx_OTYPER, GPIOx_PUPDR and GPIOx_OSPEEDER registers, respectively.
– Configure the desired I/O as an alternate function in the GPIOx_MODER register.

- **Additional functions:**
  - For the ADC and DAC, configure the desired I/O in analog mode in the GPIOx_MODER register and configure the required function in the ADC and DAC registers.
  - For the additional functions like RTC_OUT, RTC_TS, RTC_TAMPx, WKUPx and oscillators, configure the required function in the related RTC, PWR and RCC registers. These functions have priority over the configuration in the standard GPIO registers. For details about I/O control by the RTC, refer to Section 46.3: RTC functional description on page 1905.

- **EVENTOUT**
  - Configure the I/O pin used to output the core EVENTOUT signal by connecting it to AF15.

Refer to the “Alternate function mapping” table in the device datasheet for the detailed mapping of the alternate function I/O pins.

### 11.3.3 I/O port control registers

Each of the GPIO ports has four 32-bit memory-mapped control registers (GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR, GPIOx_PUPDR) to configure up to 16 I/Os. The GPIOx_MODER register is used to select the I/O mode (input, output, AF, analog). The GPIOx_OTYPER and GPIOx_OSPEEDR registers are used to select the output type (push-pull or open-drain) and speed. The GPIOx_PUPDR register is used to select the pull-up/pull-down whatever the I/O direction.

### 11.3.4 I/O port data registers

Each GPIO has two 16-bit memory-mapped data registers: input and output data registers (GPIOx_IDR and GPIOx_ODR). GPIOx_ODR stores the data to be output, it is read/write accessible. The data input through the I/O are stored into the input data register (GPIOx_IDR), a read-only register.

See Section 11.4.5: GPIO port input data register (GPIOx_IDR) (x = A to K) and Section 11.4.6: GPIO port output data register (GPIOx_ODR) (x = A to K) for the register descriptions.

### 11.3.5 I/O data bitwise handling

The bit set reset register (GPIOx_BSRR) is a 32-bit register which allows the application to set and reset each individual bit in the output data register (GPIOx_ODR). The bit set reset register has twice the size of GPIOx_ODR.

To each bit in GPIOx_ODR, correspond two control bits in GPIOx_BSRR: BS(i) and BR(i). When written to 1, bit BS(i) sets the corresponding ODR(i) bit. When written to 1, bit BR(i) resets the ODR(i) corresponding bit.

Writing any bit to 0 in GPIOx_BSRR does not have any effect on the corresponding bit in GPIOx_ODR. If there is an attempt to both set and reset a bit in GPIOx_BSRR, the set action takes priority.

Using the GPIOx_BSRR register to change the values of individual bits in GPIOx_ODR is a “one-shot” effect that does not lock the GPIOx_ODR bits. The GPIOx_ODR bits can always
be accessed directly. The GPIOx_BSRR register provides a way of performing atomic bitwise handling.

There is no need for the software to disable interrupts when programming the GPIOx_ODR at bit level: it is possible to modify one or more bits in a single atomic AHB write access.

11.3.6 GPIO locking mechanism

It is possible to freeze the GPIO control registers by applying a specific write sequence to the GPIOx_LCKR register. The frozen registers are GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR, GPIOx_PUPDR, GPIOx_AFRL and GPIOx_AFRH.

To write the GPIOx_LCKR register, a specific write / read sequence has to be applied. When the right LOCK sequence is applied to bit 16 in this register, the value of LCKR[15:0] is used to lock the configuration of the I/Os (during the write sequence the LCKR[15:0] value must be the same). When the LOCK sequence has been applied to a port bit, the value of the port bit can no longer be modified until the next MCU reset or peripheral reset. Each GPIOx_LCKR bit freezes the corresponding bit in the control registers (GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR, GPIOx_PUPDR, GPIOx_AFRL and GPIOx_AFRH).

The LOCK sequence (refer to Section 11.4.8: GPIO port configuration lock register (GPIOx_LCKR) (x = A to K)) can only be performed using a word (32-bit long) access to the GPIOx_LCKR register due to the fact that GPIOx_LCKR bit 16 has to be set at the same time as the [15:0] bits.

For more details refer to LCKR register description in Section 11.4.8: GPIO port configuration lock register (GPIOx_LCKR) (x = A to K).

11.3.7 I/O alternate function input/output

Two registers are provided to select one of the alternate function inputs/outputs available for each I/O. With these registers, the user can connect an alternate function to some other pin as required by the application.

This means that a number of possible peripheral functions are multiplexed on each GPIO using the GPIOx_AFRL and GPIOx_AFRH alternate function registers. The application can thus select any one of the possible functions for each I/O. The AF selection signal being common to the alternate function input and alternate function output, a single channel is selected for the alternate function input/output of a given I/O.

To know which functions are multiplexed on each GPIO pin refer to the device datasheet.

11.3.8 External interrupt/wake-up lines

All ports have external interrupt capability. To use external interrupt lines, the port must be configured in input mode.

Refer to Section 20: Extended interrupt and event controller (EXTI) and to Section 20.3: EXTI functional description.
11.3.9 Input configuration

When the I/O port is programmed as input:
- The output buffer is disabled
- The Schmitt trigger input is activated
- The pull-up and pull-down resistors are activated depending on the value in the GPIOx_PUPDR register
- The data present on the I/O pin are sampled into the input data register every AHB clock cycle
- A read access to the input data register provides the I/O state

*Figure 72* shows the input configuration of the I/O port bit.

**Figure 72. Input floating / pull up / pull down configurations**

11.3.10 Output configuration

When the I/O port is programmed as output:
- The output buffer is enabled:
  - Open drain mode: a “0” in the output register activates the N-MOS whereas a “1” in the output register leaves the port in Hi-Z (the P-MOS is never activated)
  - Push-pull mode: a “0” in the output register activates the N-MOS whereas a “1” in the output register activates the P-MOS
- The Schmitt trigger input is activated
- The pull-up and pull-down resistors are activated depending on the value in the GPIOx_PUPDR register
- The data present on the I/O pin are sampled into the input data register every AHB clock cycle
- A read access to the input data register gets the I/O state
- A read access to the output data register gets the last written value
11.3.11 I/O compensation cell

This cell is used to control the I/O commutation slew rate ($t_{\text{fall}} / t_{\text{rise}}$) to reduce the I/O noise on power supply.

The cell is split into two blocks:

- The first block provides an optimal code for the current PVT. The code stored in this block can be read when the READY flag of the SYSCFG_CCSR is set.
- The second block controls the I/O slew rate. The user selects the code to be applied and programs it by software.

The I/O compensation cell features 2 voltage ranges: 1.62 to 2.0 V and 2.7 to 3.6 V.

11.3.12 Alternate function configuration

When the I/O port is programmed as alternate function:

- The output buffer can be configured in open-drain or push-pull mode
- The output buffer is driven by the signals coming from the peripheral (transmitter enable and data)
- The Schmitt trigger input is activated
- The weak pull-up and pull-down resistors are activated or not depending on the value in the GPIOx_PUPDR register
- The data present on the I/O pin are sampled into the input data register every AHB clock cycle
- A read access to the input data register gets the I/O state
Figure 74 shows the alternate function configuration of the I/O port bit.

**Figure 74. Alternate function configuration**

11.3.13 Analog configuration

When the I/O port is programmed as analog configuration:
- The output buffer is disabled
- The Schmitt trigger input is deactivated, providing zero consumption for every analog value of the I/O pin. The output of the Schmitt trigger is forced to a constant value (0).
- The weak pull-up and pull-down resistors are disabled by hardware
- Read access to the input data register gets the value “0”

Figure 75 shows the high-impedance, analog-input configuration of the I/O port bits.

**Figure 75. High impedance-analog configuration**
Some pins/balls are directly connected to PA0_C, PA1_C, PC2_C and PC3_C ADC analog inputs (see Figure 76): there is a direct path between Pxy_C and Pxy pins/balls, through an analog switch (refer to Section 12.3.1: SYSCFG peripheral mode configuration register (SYSCFG_PMCR) for details on how to configure analog switches).

Figure 76. Analog inputs connected to ADC inputs

11.3.14 Using the HSE or LSE oscillator pins as GPIOs

When the HSE or LSE oscillator is switched OFF (default state after reset), the related oscillator pins can be used as normal GPIOs.

When the HSE or LSE oscillator is switched ON (by setting the HSEON or LSEON bit in the RCC_CSR register) the oscillator takes control of its associated pins and the GPIO configuration of these pins has no effect.

When the oscillator is configured in a user external clock mode, only the OSC_IN or OSC32_IN pin is reserved for clock input and the OSC_OUT or OSC32_OUT pin can still be used as normal GPIO.

11.3.15 Using the GPIO pins in the backup supply domain

The PC13/PC14/PC15/PI8 GPIO functionality is lost when the core supply domain is powered off (when the device enters Standby mode). In this case, if their GPIO configuration is not bypassed by the RTC configuration, these pins are set in an analog input mode.

1. VDD_FT is a potential specific to 5V tolerant I/Os. It is distinct from VDD.
11.4 GPIO registers

For a summary of register bits, register address offsets and reset values, refer to Table 94.
The peripheral registers can be written in word, half word or byte mode.

11.4.1 GPIO port mode register (GPIOx_MODER)  
(x = A to K)

Address offset: 0x00
Reset value: 0xABFF FFFF for port A
Reset value: 0xFFFF FEBF for port B
Reset value: 0xFFFF FFFF for other ports

<table>
<thead>
<tr>
<th>Bits 31:16 MODER[15:0][1:0]: Port x configuration I/O pin y (y = 15 to 0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are written by software to configure the I/O mode.</td>
</tr>
<tr>
<td>00: Input mode</td>
</tr>
<tr>
<td>01: General purpose output mode</td>
</tr>
<tr>
<td>10: Alternate function mode</td>
</tr>
<tr>
<td>11: Analog mode (reset state)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0 MODER[15:0][1:0]: Port x configuration I/O pin y (y = 15 to 0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are written by software to configure the I/O mode.</td>
</tr>
<tr>
<td>00: Input mode</td>
</tr>
<tr>
<td>01: General purpose output mode</td>
</tr>
<tr>
<td>10: Alternate function mode</td>
</tr>
<tr>
<td>11: Analog mode (reset state)</td>
</tr>
</tbody>
</table>

11.4.2 GPIO port output type register (GPIOx_OTYPER)  
(x = A to K)

Address offset: 0x04
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 15:0 OT[15:0]: Port x configuration I/O pin y (y = 15 to 0)</td>
</tr>
<tr>
<td>These bits are written by software to configure the I/O output type.</td>
</tr>
<tr>
<td>0: Output push-pull (reset state)</td>
</tr>
<tr>
<td>1: Output open-drain</td>
</tr>
</tbody>
</table>
11.4.3 GPIO port output speed register (GPIOx_OSPEEDR)  
(x = A to K)

Address offset: 0x08
Reset value: 0x0C00 0000 (for port A)
Reset value: 0x0000 00C0 (for port B)
Reset value: 0x0000 0000 (for other ports)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 OSPEEDR[15:0][1:0]: Port x configuration I/O pin y (y = 15 to 0)
These bits are written by software to configure the I/O output speed.
00: Low speed  
01: Medium speed  
10: High speed  
11: Very high speed
Note: Refer to the product datasheets for the values of OSPEEDRy bits versus VDD range and external load.

11.4.4 GPIO port pull-up/pull-down register (GPIOx_PUPDR)  
(x = A to K)

Address offset: 0x0C
Reset value: 0x6400 0000 (for port A)
Reset value: 0x0000 0100 (for port B)
Reset value: 0x0000 0000 (for other ports)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| rw  | rw  | rw  | rw  | rw  | rw  | rw  | rw  | rw  | rw  | rw  | rw  | rw  |

Bits 31:0 PUPDR[15:0][1:0]: Port x configuration I/O pin y (y = 15 to 0)
These bits are written by software to configure the I/O pull-up or pull-down
00: No pull-up, pull-down  
01: Pull-up  
10: Pull-down  
11: Reserved
11.4.5  **GPIO port input data register (GPIOx_IDR)**  
(x = A to K)  
Address offset: 0x10  
Reset value: 0x0000 XXXX

|   | IDR15 | IDR14 | IDR13 | IDR12 | IDR11 | IDR10 | IDR9  | IDR8  | IDR7  | IDR6  | IDR5  | IDR4  | IDR3  | IDR2  | IDR1  | IDR0  |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r |

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **IDR[15:0]**: Port x input data I/O pin y (y = 15 to 0)  
These bits are read-only. They contain the input value of the corresponding I/O port.

11.4.6  **GPIO port output data register (GPIOx_ODR)**  
(x = A to K)  
Address offset: 0x14  
Reset value: 0x0000 0000

|   | ODR15 | ODR14 | ODR13 | ODR12 | ODR11 | ODR10 | ODR9  | ODR8  | ODR7  | ODR6  | ODR5  | ODR4  | ODR3  | ODR2  | ODR1  | ODR0  |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **ODR[15:0]**: Port output data I/O pin y (y = 15 to 0)  
These bits can be read and written by software.  
**Note:** For atomic bit set/reset, the ODR bits can be individually set and/or reset by writing to the GPIOx_BSRR register (x = A..F).
11.4.7 GPIO port bit set/reset register (GPIOx_BSRR)  
(x = A to K)

Address offset: 0x18  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>BR31</th>
<th>BR30</th>
<th>BR29</th>
<th>BR28</th>
<th>BR27</th>
<th>BR26</th>
<th>BR25</th>
<th>BR24</th>
<th>BR23</th>
<th>BR22</th>
<th>BR21</th>
<th>BR20</th>
<th>BR19</th>
<th>BR18</th>
<th>BR17</th>
<th>BR16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:16 BR[15:0]: Port x reset I/O pin y (y = 15 to 0)  
These bits are write-only. A read to these bits returns the value 0x0000.  
0: No action on the corresponding ODRx bit  
1: Resets the corresponding ODRx bit  
Note: If both BSx and BRx are set, BSx has priority.

<table>
<thead>
<tr>
<th>BS31</th>
<th>BS30</th>
<th>BS29</th>
<th>BS28</th>
<th>BS27</th>
<th>BS26</th>
<th>BS25</th>
<th>BS24</th>
<th>BS23</th>
<th>BS22</th>
<th>BS21</th>
<th>BS20</th>
<th>BS19</th>
<th>BS18</th>
<th>BS17</th>
<th>BS16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 15:0 BS[15:0]: Port x set I/O pin y (y = 15 to 0)  
These bits are write-only. A read to these bits returns the value 0x0000.  
0: No action on the corresponding ODRx bit  
1: Sets the corresponding ODRx bit

11.4.8 GPIO port configuration lock register (GPIOx_LCKR)  
(x = A to K)

This register is used to lock the configuration of the port bits when a correct write sequence is applied to bit 16 (LCKK). The value of bits [15:0] is used to lock the configuration of the GPIO. During the write sequence, the value of LCKR[15:0] must not change. When the LOCK sequence has been applied on a port bit, the value of this port bit can no longer be modified until the next MCU reset or peripheral reset.

Note: A specific write sequence is used to write to the GPIOx_LCKR register. Only word access (32-bit long) is allowed during this locking sequence.

Each lock bit freezes a specific configuration register (control and alternate function registers).

Address offset: 0x1C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>LCK31</th>
<th>LCK30</th>
<th>LCK29</th>
<th>LCK28</th>
<th>LCK27</th>
<th>LCK26</th>
<th>LCK25</th>
<th>LCK24</th>
<th>LCK23</th>
<th>LCK22</th>
<th>LCK21</th>
<th>LCK20</th>
<th>LCK19</th>
<th>LCK18</th>
<th>LCK17</th>
<th>LCK16</th>
<th>LCK15</th>
<th>LCK14</th>
<th>LCK13</th>
<th>LCK12</th>
<th>LCK11</th>
<th>LCK10</th>
<th>LCK9</th>
<th>LCK8</th>
<th>LCK7</th>
<th>LCK6</th>
<th>LCK5</th>
<th>LCK4</th>
<th>LCK3</th>
<th>LCK2</th>
<th>LCK1</th>
<th>LCK0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>
11.4.9 GPIO alternate function low register (GPIOx_AFRL)
(x = A to K)

Address offset: 0x20

Reset value: 0x0000 0000
11.4.10 GPIO alternate function high register (GPIOx_AFRH)  
(x = A to J)  

Address offset: 0x2  
Reset value: 0x0000 0000  

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 AFR[15:8][3:0]: Alternate function selection for port x I/O pin y (y = 15 to 8)  
These bits are written by software to configure alternate function I/Os.  
0000: AF0  
0001: AF1  
0010: AF2  
0011: AF3  
0100: AF4  
0101: AF5  
0110: AF6  
0111: AF7  
1000: AF8  
1001: AF9  
1010: AF10  
1011: AF11  
1100: AF12  
1101: AF13  
1110: AF14  
1111: AF15
## 11.4.11 GPIO register map

The following table gives the GPIO register map and reset values.

### Table 94. GPIO register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>GPIOA_MODER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0x00</td>
<td>GPIOB_MODER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0x00</td>
<td>GPIOx_MODER (where x = C..K)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0x04</td>
<td>GPIOx_OTYPER (where x = A to K)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x08</td>
<td>GPIOA_OSPEEDR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x08</td>
<td>GPIOB_OSPEEDR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x08</td>
<td>GPIOx_OSPEEDR (where x = C..K)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0C</td>
<td>GPIOA_PUPDR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
### Table 94. GPIO register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name (where x = C..K)</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x10</td>
<td>GPIOx_IDR</td>
<td>IDR15 IDR14 IDR13 IDR12 IDR11 IDR10 IDR9 IDR8 IDR7 IDR6 IDR5 IDR4 IDR3 IDR2 IDR1 IDR0</td>
<td>xxxxxxxxxxxxxxxxx</td>
</tr>
<tr>
<td>0x14</td>
<td>GPIOx_ODR</td>
<td>ODR15 ODR14 ODR13 ODR12 ODR11 ODR10 ODR9 ODR8 ODR7 ODR6 ODR5 ODR4 ODR3 ODR2 ODR1 ODR0</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>0x18</td>
<td>GPIOx_BSRR</td>
<td>BS15 BS14 BS13 BS12 BS11 BS10 BS9 BS8 BS7 BS6 BS5 BS4 BS3 BS2 BS1 BS0</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>0x1C</td>
<td>GPIOx_LCKR</td>
<td>LCK15 LCK14 LCK13 LCK12 LCK11 LCK10 LCK9 LCK8 LCK7 LCK6 LCK5 LCK4 LCK3 LCK2 LCK1 LCK0</td>
<td>0000000000000000</td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
12 System configuration controller (SYSCFG)

12.1 Introduction

The devices feature a set of configuration registers. The objectives of this section is to describe in details the system configuration controller.

12.2 SYSCFG main features

The system configuration controller main functions are the following:

- Analog switch configuration management
- I2C Fm+ configuration
- Selection of the Ethernet PHY interface.
- Management of the external interrupt line connection to the GPIOs
- Management of the I/O compensation cell
- Getting readout protection and Flash memory bank swap informations
- Management of boot sequences and boot addresses
- Management BOR reset level
- Management of Flash memory secured and protected sector status
- Management Flash memory write protections status
- Management of DTCM secured section status
- Management of independent watchdog behavior (hardware or software / freeze)
- Reset generation in Stop and Standby mode
- Secure mode enabling/disabling status.

On STM32H750xB devices, only the statuses of Bank 1 option bytes are applicable.

12.3 SYSCFG registers

12.3.1 SYSCFG peripheral mode configuration register (SYSCFG_PMCR)

Address offset: 0x04

Reset value: 0x0X00 0000

Note: SYSCFG_PMCR reset value depends on the package.

‘X’ corresponds to PC3, PC2, PA1 and PA0 Switch Open bit reset value (PXnSO). PXnSO reset value is 0 when the corresponding PXn_C pin is available on the package but PXn is not. Otherwise, it is 1.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PC3SO</td>
<td>PC2SO</td>
<td>PA1SO</td>
<td>PA0SO</td>
<td>EPIS[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:28  Reserved, must be kept at reset value.

Bit 27  **PC3SO**: PC3 Switch Open
This bit controls the analog switch between PC3 and PC3_C (dual pad)
0: Analog switch closed (pads are connected through the analog switch)
1: Analog switch open (2 separated pads)

Bit 26  **PC2SO**: PC2 Switch Open
This bit controls the analog switch between PC2 and PC2_C (dual pad)
0: Analog switch closed (pads are connected through the analog switch)
1: Analog switch open (2 separated pads)

Bit 25  **PA1SO**: PA1 Switch Open
This bit controls the analog switch between PA1 and PA1_C (dual pad)
0: Analog switch closed (pads are connected through the analog switch)
1: Analog switch open (2 separated pads)

Bit 24  **PA0SO**: PA0 Switch Open
This bit controls the analog switch between PA0 and PA0_C (dual pad)
0: Analog switch closed (pads are connected through the analog switch)
1: Analog switch open (2 separated pads)

Bits 23:21  **EPIS[2:0]**: Ethernet PHY Interface Selection
These bits select the Ethernet PHY interface.
000: MII
001: Reserved
010: Reserved
011: Reserved
100: RMII
101: Reserved
110: Reserved
111: Reserved

Bits 20:10  Reserved, must be kept at reset value.

Bit 9  **BOOSTVDDSEL**: Analog switch supply voltage selection (V_{DD}/V_{DDA}/booster)
To avoid current consumption due to booster activation when V_{DDA} < 2.7 V and V_{DD} > 2.7 V, V_{DD} can be selected as supply voltage for analog switches. In this case, the BOOSTE bit should be cleared to avoid unwanted power consumption. When both V_{DD} < 2.7 V and V_{DDA} < 2.7 V, the booster is still needed to obtain full AC performances from I/O analog switches.
0: V_{DDA} selected as analog switch supply voltage (when BOOSTE bit is cleared)
1: V_{DD} selected as analog switch supply voltage

*Note: This bit is available only on devices revision X and higher.*
Bit 8 **BOOSTE**: Booster Enable
This bit enables the booster to reduce the total harmonic distortion of the analog switch when the supply voltage is lower than 2.7 V.
Activating the booster allows to guaranty the analog switch AC performance when the supply voltage is below 2.7 V: in this case, the analog switch performance is the same on the full voltage range.
0: Booster disabled
1: Booster enabled

Bit 7 **PB9FMP**: PB(9) Fm+
This bit enables I2C Fm+ on PB(9).
0: Fm+ disabled
1: Fm+ enabled

Bit 6 **PB8FMP**: PB(8) Fm+
This bit enables I2C Fm+ on PB(8).
0: Fm+ disabled
1: Fm+ enabled

Bit 5 **PB7FMP**: PB(7) Fm+
This bit enables I2C Fm+ on PB(7).
0: Fm+ disabled
1: Fm+ enabled

Bit 4 **PB6FMP**: PB(6) Fm+
This bit enables I2C Fm+ on PB(6).
0: Fm+ disabled
1: Fm+ enabled

Bit 3 **I2C4FMP**: I2C4 Fm+
This bit enables Fm+ on I2C4.
0: Fm+ disabled
1: Fm+ enabled

Bit 2 **I2C3FMP**: I2C3 Fm+
This bit enables Fm+ on I2C3.
0: Fm+ disabled
1: Fm+ enabled

Bit 1 **I2C2FMP**: I2C2 Fm+
This bit enables Fm+ on I2C2.
0: Fm+ disabled
1: Fm+ enabled

Bit 0 **I2C1FMP**: I2C1 Fm+
This bit enables Fm+ on I2C1.
0: Fm+ disabled
1: Fm+ enabled
### SYSCFG external interrupt configuration register 1 (SYSCFG_EXTICR1)

Address offset: 0x08  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  EXTI[x][3:0]: EXTI x configuration (x = 0 to 3)

These bits are written by software to select the source input for the EXTI input for external interrupt / event detection.

- 0000: PA[x] pin
- 0001: PB[x] pin
- 0010: PC[x] pin
- 0011: PD[x] pin
- 0100: PE[x] pin
- 0101: PF[x] pin
- 0110: PG[x] pin
- 0111: PH[x] pin
- 1000: PI[x] pin
- 1001: PJ[x] pin
- 1010: PK[x] pin

Other configurations: reserved

### SYSCFG external interrupt configuration register 2 (SYSCFG_EXTICR2)

Address offset: 0x0C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Other configurations: reserved
Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **EXTI[x][3:0]**: EXTI x configuration (x = 4 to 7)
These bits are written by software to select the source input for the EXTI input for external interrupt / event detection.
0000: PA[x] pin
0001: PB[x] pin
0010: PC[x] pin
0011: PD[x] pin
0100: PE[x] pin
0101: PF[x] pin
0110: PG[x] pin
0111: PH[x] pin
1000: PI[x] pin
1001: PJ[x] pin
1010: PK[x] pin
Other configurations: reserved
12.3.4  SYSCFG external interrupt configuration register 3 (SYSCFG_EXTICR3)

Address offset: 0x10
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **EXTIx[3:0]: EXTI x configuration (x = 8 to 11)**

These bits are written by software to select the source input for the EXTI input for external interrupt / event detection.

- 0000: PA[x] pin
- 0001: PB[x] pin
- 0010: PC[x] pin
- 0011: PD[x] pin
- 0100: PE[x] pin
- 0101: PF[x] pin
- 0110: PG[x] pin
- 0111: PH[x] pin
- 1000: PI[x] pin
- 1001: PJ[x] pin
- 1010: PK[x] pin
- Other configurations: reserved

*Note: PK[11:8] are not used*
12.3.5 SYSCFG external interrupt configuration register 4 (SYSCFG_EXTICR4)

Address offset: 0x14
Reset value: 0x0000 0000

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **EXTIx[3:0]**: EXTI x configuration (x = 12 to 15)

These bits are written by software to select the source input for the EXTI input for external interrupt / event detection.

- **0000**: PA[x] pin
- **0001**: PB[x] pin
- **0010**: PC[x] pin
- **0011**: PD[x] pin
- **0100**: PE[x] pin
- **0101**: PF[x] pin
- **0110**: PG[x] pin
- **0111**: PH[x] pin
- **1000**: PI[x] pin
- **1001**: PJ[x] pin
- **1010**: PK[x] pin

Other configurations: reserved

**Note**: PK[15:12] are not used.
### 12.3.6 SYSCFG configuration register (SYSCFG_CFGR)

Address offset: 0x18
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
<td>RS</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

**Bit 15** `AXISRAM1`: D1 AXI-SRAM double ECC error lock bit

This bit is set by software and cleared only by a system reset. It can be used to enable and lock the AXI-SRAM double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.

0: AXI-SRAM double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: AXI-SRAM double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

**Bit 14** `ITCML`: D1 ITCM double ECC error lock bit

This bit is set by software and cleared only by a system reset. It can be used to enable and lock the ITCM double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.

0: ITCM double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: ITCM double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

**Bit 13** `DTCML`: D1 DTCM double ECC error lock bit

This bit is set by software and cleared only by a system reset. It can be used to enable and lock the DTCM double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.

0: DTCM double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: DTCM double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

**Bit 12** `SRAM1L`: D2 SRAM1 double ECC error lock bit

This bit is set by software and cleared only by a system reset. It can be used to enable and lock the D2 SRAM1 double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.

0: D2 SRAM1 double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: D2 SRAM1 double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs
Bit 11 **SRAM2L**: D2 SRAM2 double ECC error lock bit
This bit is set by software and cleared only by a system reset. It can be used to enable and lock the D2 SRAM2 double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.
0: D2 SRAM2 double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: D2 SRAM2 double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

Bit 10 **SRAM3L**: D2 SRAM3 double ECC error lock bit
This bit is set by software and cleared only by a system reset. It can be used to enable and lock the D2 SRAM3 double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.
0: D2 SRAM3 double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: D2 SRAM3 double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

Bit 9 **SRAM4L**: D3 SRAM4 double ECC error lock bit
This bit is set by software and cleared only by a system reset. It can be used to enable and lock the D3 SRAM4 double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.
0: D3 SRAM4 double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: D3 SRAM4 double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

Bit 8 Reserved, must be kept at reset value.

Bit 7 **BKRAML**: Backup SRAM double ECC error lock bit
This bit is set by software and cleared only by a system reset. It can be used to enable and lock the Backup SRAM double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.
0: Backup SRAM double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: Backup SRAM double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

Bit 6 **CM7L**: Arm® Cortex®-M7 LOCKUP (HardFault) output enable bit
This bit is set by software and cleared only by a system reset. It can be used to enable and lock the connection of the Arm® Cortex®-M7 LOCKUP (HardFault) output to TIM1/8/15/16/17 and HRTIMER Break inputs.
0: Arm® Cortex®-M7 LOCKUP output disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: Arm® Cortex®-M7 LOCKUP output connected to TIM1/8/15/16/17/HRTIMER Break inputs

Bits 5:4 Reserved, must be kept at reset value.
Bit 3 **FLASHL**: FLASH double ECC error lock bit
This bit is set by software and cleared only by a system reset. It can be used to enable and lock the FLASH double ECC error flag connection to TIM1/8/15/16/17 and HRTIMER Break inputs.
0: FLASH double ECC error flag disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: FLASH double ECC error flag connected to TIM1/8/15/16/17/HRTIMER Break inputs

Bit 2 **PVDL**: PVD lock enable bit
This bit is set by software and cleared only by a system reset. It can be used to enable and lock the PVD connection to TIM1/8/15/16/17 and HRTIMER Break inputs, as well as the PVDE and PLS[2:0] in the PWR_CR1 register.
0: PVD signal disconnected from TIM1/8/15/16/17/HRTIMER Break inputs
1: PVD signal connected to TIM1/8/15/16/17/HRTIMER Break inputs

Bits 1:0 Reserved, must be kept at reset value.
### 12.3.7 SYSCFG compensation cell control/status register (SYSCFG_CCCSR)

Address offset: 0x20

Reset value: 0x0000 0000

Refer to *Section 11.3.11: I/O compensation cell* for a detailed description of I/O compensation mechanism.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CS</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>EN</td>
</tr>
</tbody>
</table>

Bits 31:17 Reserved, must be kept at reset value.

**Bit 16 HSLV**: High-speed at low-voltage
- This bit is written by software to optimize the I/O speed when the product voltage is low.
- This bit is active only if IO_HSLV user option bit is set. It must be used only if the product supply voltage is below 2.7 V. Setting this bit when VDD is higher than 2.7 V might be destructive.
- 0: No I/O speed optimization
- 1: I/O speed optimization

Bits 15:9 Reserved, must be kept at reset value.

**Bit 8 READY**: Compensation cell ready flag
- This bit provides the status of the compensation cell.
- 0: I/O compensation cell not ready
- 1: I/O compensation cell ready

*Note:* The CSI clock is required for the compensation cell to work properly. The compensation cell ready bit (READY) is not set if the CSI clock is not enabled.

Bits 7:2 Reserved, must be kept at reset value.

**Bit 1 CS**: Code selection
- This bit selects the code to be applied for the I/O compensation cell.
- 0: Code from the cell (available in the SYSCFG_CCVR)
- 1: Code from the SYSCFG compensation cell code register (SYSCFG_CCCR)

**Bit 0 EN**: Enable
- This bit enables the I/O compensation cell.
- 0: I/O compensation cell disabled
- 1: I/O compensation cell enabled
### 12.3.8 SYSCFG compensation cell value register (SYSCFG_CCVR)

Address offset: 0x24  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **PCV[3:0]**: PMOS compensation value  
This value is provided by the cell and can be used by the CPU to compute an I/O compensation cell code for PMOS transistors. This code is applied to the I/O compensation cell when the CS bit of the SYSCFG_CCCSR is reset.

Bits 3:0 **NCV[3:0]**: NMOS compensation value  
This value is provided by the cell and can be used by the CPU to compute an I/O compensation cell code for NMOS transistors. This code is applied to the I/O compensation cell when the CS bit of the SYSCFG_CCCSR is reset.

### 12.3.9 SYSCFG compensation cell code register (SYSCFG_CCCR)

Address offset: 0x28  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **PCC[3:0]**: PMOS compensation code  
These bits are written by software to define an I/O compensation cell code for PMOS transistors. This code is applied to the I/O compensation cell when the CS bit of the SYSCFG_CCCSR is set.

Bits 3:0 **NCC[3:0]**: NMOS compensation code  
These bits are written by software to define an I/O compensation cell code for NMOS transistors. This code is applied to the I/O compensation cell when the CS bit of the SYSCFG_CCCSR is set.
12.3.10  **SYSCFG power control register (SYSCFG_PWRCR)**

Address Offset: 0x2C  
Reset Value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:1  Reserved, must be kept at reset value.

Bit 0  **ODEN**: Overdrive enable, this bit allows to activate the LDO regulator overdrive mode.  
This bit must be written only in VOS1 voltage scaling mode.  
0: Overdrive mode disabled  
1: Overdrive mode enabled (the LDO generates VOS0 for VCORE)  
*Note*: VOS0 must be activated only in VOS1 mode. It must be disabled by software before entering low-power mode (execution of WFE/WFI instruction).

Bits 31:17  Reserved, must be kept at reset value.

Bit 16  **CM4PRESENT**: Arm® Cortex® -M4 core  
This bit indicates that the Arm® Cortex® -M4 core is present.  
0: Arm® Cortex® -M4 core not present  
1: Arm® Cortex® -M4 core present

Bits 15:0  Reserved, must be kept at reset value.

12.3.11  **SYSCFG package register (SYSCFG_PKGR)**

Address offset: 0x124  
Reset value: 0x0000 000X

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

r  r  r  r
Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0 **PKG[3:0]:** Package
- These bits indicate the device package.
  - 0000: LQFP100
  - 0010: TQFP144
  - 0101: TQFP176/UFBGA176
  - 1000: LQFP208/TFBGA240
- Other configurations: all pads enabled
12.3.12 SYSCFG user register 0 (SYSCFG_UR0)

Address offset: 0x300
Reset value: 0x00XX 000X

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **RDP[7:0]**: Readout protection
- These bits indicate the readout protection level.
  - 0xAA: Level 0 (no protection)
  - 0xCC: Level 2 (Flash memory readout protected, full debug features, boot from SRAM and boundary scan disabled)
  - Other configurations: Level 1 (Flash memory readout protected, limited debug features and boundary scan enabled)

Bits 15:1 Reserved, must be kept at reset value.

Bit 0 **BKS**: Bank Swap
- This bit indicates Flash memory bank mapping.
  - 0: Flash memory bank addresses are inverted
  - 1: Flash memory banks are mapped to their original addresses

12.3.13 SYSCFG user register 2 (SYSCFG_UR2)

Address offset: 0x308
Reset value: 0xXXXX 000X

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **BGRH[1:0]**: Base Register High
- This bit indicates the base register high value.
Bits 31:16 BOOT_ADD0[15:0]: Boot Address 0
These bits define the MSB of the core boot address when BOOT pin is low.

Bits 15:2 Reserved, must be kept at reset value.

Bits 1:0 BORH[1:0]: BOR_LVL Brownout Reset Threshold Level
These bits indicate the Brownout reset high level.
0x11: BOR Level 3
0x10: BOR Level 2
0x01: BOR Level 1
0x00: BOR OFF (Level 0)

12.3.14 SYSCFG user register 3 (SYSCFG_UR3)
Address offset: 0x30C
Reset value: 0xXXXX XXXX

<p>| | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

BOOT_ADD0[15:0]

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 BOOT_ADD0[15:0]: Boot Address 0
These bits define the MSB of the core boot address when BOOT pin is high.

12.3.15 SYSCFG user register 4 (SYSCFG_UR4)
Address offset: 0x310
Reset value: 0x000X XXXX

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 31| 30| 29| 28| 27| 26| 25| 24| 23| 22| 21| 20| 19| 18| 17| 16|   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 15| 14| 13| 12| 11|  9|  8|  7|  6|  5|  4|  3|  2|  1|  0|   |   |   |   |   |   |   |   |   |   |   |   |   |   |

MEPAD_1

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 MEPAD_1: Mass Erase Protected Area Disabled for bank 1
This bit indicates if the flash protected area (Bank 1) is affected by a mass erase.
0: When a mass erase occurs the protected area is erased
1: When a mass erase occurs the protected area is not erased

Bits 15:0 Reserved, must be kept at reset value.
12.3.16 SYSCFG user register 5 (SYSCFG_UR5)

Address offset: 0x314
Reset value: 0x00XX 000X

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

WRRPS_1[7:0]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **WRRPN_1[7:0]**: Write protection for flash bank 1

WRPN[i] bit indicates if the sector i of the Flash memory bank 1 is protected.
0: Write protection is active on sector i
1: Write protection is not active on sector i

Bits 15:1 Reserved, must be kept at reset value.

Bit 0 **MESAD_1**: Mass erase secured area disabled for bank 1

This bit indicates if the flash secured area (bank 1) is affected by a mass erase.
0: When a mass erase occurs the secured area is erased
1: When a mass erase occurs the secured area is not erased

12.3.17 SYSCFG user register 6 (SYSCFG_UR6)

Address offset: 0x318
Reset value: 0x0XXX 0XXX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|---|

Bits 31:28 Reserved, must be kept at reset value.

Bits 23:16 **PA_END_1[11:0]**: Protected area end address for bank 1

End address for bank 1 protected area.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:0 **PA_BEG_1[11:0]**: Protected area start address for bank 1

Start address for bank 1 protected area.
12.3.18  SYSCFG user register 7 (SYSCFG_UR7)

Address offset: 0x31C
Reset value: 0x0XXX 0XXX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:28  Reserved, must be kept at reset value.

Bits 23:16  **SA_END_1[11:0]**: Secured area end address for bank 1
            End address for bank 1 secured area.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0  **SA_BEG_1[11:0]**: Secured area start address for bank 1
            Start address for bank 1 secured area.

12.3.19  SYSCFG user register 8 (SYSCFG_UR8)

Address offset: 0x320
Reset value: 0x000X 000X

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:17  Reserved, must be kept at reset value.

Bit 16  **MESAD_2**: Mass erase secured area disabled for bank 2
        This bit indicates if the Flash memory secured area (Bank 2) is affected by a mass erase.
        0: When a mass erase occurs the secured area is erased
        1: When a mass erase occurs the secured area is not erased

Bits 15:1  Reserved, must be kept at reset value.

Bit 0  **MEPAD_2**: Mass erase protected area disabled for bank 2
       This bit indicates if the Flash memory protected area (Bank 2) is affected by a mass erase.
       0: When a mass erase occurs the protected area is erased
       1: When a mass erase occurs the protected area is not erased
### 12.3.20 SYSCFG user register 9 (SYSCFG_UR9)

Address offset: 0x324  
Reset value: 0x0XXX 00XX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **PA_BEG_2[11:0]**: Protected area start address for bank 2  
Start address for bank 2 protected area.

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 **WRPS_2[7:0]**: Write protection for flash bank 2  
WRPN[i] bit indicates if the sector i of the Flash memory bank 2 is protected.  
0: Write protection is active on sector i  
1: Write protection is not active on sector i

### 12.3.21 SYSCFG user register 10 (SYSCFG_UR10)

Address offset: 0x328  
Reset value: 0x0XXX 0XXX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **SA_BEG_2[11:0]**: Secured area start address for bank 2  
Start address for bank 2 secured area.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:0 **PA_END_2[11:0]**: Protected area end address for bank 2  
End address for bank 2 protected area.
### 12.3.22 SYSCFG user register 11 (SYSCFG.UR11)

Address offset: 0x32C  
Reset value: 0x000X 0XXX

| Bit 31 to Bit 17 |  |
|------------------|  |
| Reserved         |  |
| Bit 16           | IWDG1M: Independent Watchdog 1 mode |
|                  | This bit indicates the control mode of the Independent Watchdog 1 (IWDG1). |
|                  | 0: IWDG1 controlled by hardware |
|                  | 1: IWDG1 controlled by software |
| Bit 15 to Bit 12 | Reserved, must be kept at reset value. |
| Bit 11 to Bit 0  | SA_END_2[11:0]: Secured area end address for bank 2 |
|                  | End address for bank 2 secured area. |

### 12.3.23 SYSCFG user register 12 (SYSCFG.UR12)

Address offset: 0x330  
Reset value: 0x000X 000X

| Bit 31 to Bit 17 |  |
|------------------|  |
| Reserved         |  |
| Bit 16           | SECURE: Secure mode |
|                  | This bit indicates the Secure mode status. |
|                  | 0: Secure mode disabled |
|                  | 1: Secure mode enabled |
| Bit 15 to Bit 0  | Reserved, must be kept at reset value. |
### 12.3.24 SYSCFG user register 13 (SYSCFG_UR13)

Address offset: 0x334  
Reset value: 0x000X 000X

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 **D1SBRST**: D1 Standby reset  
This bit indicates if a reset is generated when D1 domain enters DStandby mode.  
0: A reset is generated by entering D1 Standby mode  
1: D1 Standby mode is entered without reset generation

Bits 15:2 Reserved, must be kept at reset value.

Bits 1:0 **SDRS[1:0]**: Secured DTCM RAM Size  
These bits indicate the size of the secured DTCM RAM.  
00: 2 Kbytes  
01: 4 Kbytes  
10: 8 Kbytes  
11: 16 Kbytes
### 12.3.25 SYSCFG user register 14 (SYSCFG.UR14)

Address offset: 0x338  
Reset value: 0x000X 000X

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:1 Reserved, must be kept at reset value.

- **Bit 0 D1STOPRST**: D1 Stop Reset  
  This bit indicates if a reset is generated when D1 domain enters in DStop mode.  
  - 0: A reset is generated entering D1 Stop mode  
  - 1: D1 Stop mode is entered without reset generation
12.3.26 SYSCFG user register 15 (SYSCFG_UR15)

Address offset: 0x33C
Reset value: 0x0000 0000

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 **FZIWDGS TB**: Freeze independent watchdog in Standby mode
This bit indicates if the independent watchdog is frozen in Standby mode.
0: Independent Watchdog frozen in Standby mode
1: Independent Watchdog running in Standby mode

Bits 15:0 Reserved, must be kept at reset value.
12.3.27 SYSCFG user register 16 (SYSCFG_UR16)

Address offset: 0x340
Reset value: 0x0000 0000

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | PKP |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 |  9 |  8 |  7 |  6 |  5 |  4 |  3 |  2 |  1 |  0 |    |

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 **PKP**: Private key programmed
- This bit indicates if the device private key is programmed.
- 0: Private key not programmed
- 1: Private key programmed

Bits 15:1 Reserved, must be kept at reset value.

Bit 0 **FZIWDGSTP**: Freeze independent watchdog in Stop mode
- This bit indicates if the independent watchdog is frozen in Stop mode.
- 0: Independent Watchdog frozen in Stop mode
- 1: Independent Watchdog running in Stop mode

12.3.28 SYSCFG user register 17 (SYSCFG_UR17)

Address offset: 0x344
Reset value: 0x0000 0000

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 |  9 |  8 |  7 |  6 |  5 |  4 |  3 |  2 |  1 |  0 |    |

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 **IO_HSLV**: I/O high speed / low voltage
- This bit indicates that the IOHSLV option bit is set.
- 0: Product is working on the full voltage range
- 1: Product is working below 2.7 V
## 12.3.29 SYSCFG register maps

The following table gives the SYSCFG register map and the reset values.

### Table 95. SYSCFG register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>Reserved</td>
<td>0x04</td>
<td>SYSCFG_PMCR</td>
<td>0x08</td>
<td>SYSCFG_EXTCR1</td>
<td>0x0C</td>
<td>SYSCFG_EXTCR2</td>
<td>0x10</td>
<td>SYSCFG_EXTCR3</td>
<td>0x14</td>
<td>SYSCFG_EXTCR4</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x18</td>
<td>SYSCFG_CFGCR</td>
<td>0x20</td>
<td>SYSCFG_CCSR</td>
<td>0x24</td>
<td>SYSCFG_CCCVR</td>
<td>0x28</td>
<td>SYSCFG_CCCR</td>
<td>0x2C</td>
<td>SYSCFG_CCCR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x30</td>
<td>Reserved</td>
<td>0x124</td>
<td>SYSCFG_PKGR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x128</td>
<td>Reserved</td>
<td>0x124</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x300</td>
<td>Reserved</td>
<td>0x124</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Reset values:*


*Bit definitions:* (not all bits shown for brevity)

- **PC3**
- **PC2**
- **PC1**
- **PC0**
- **PA1**
- **PA0**
- **PB9**
- **PB8**
- **PB7**
- **PB6**
- **PB5**

*Other registers shown in abbreviated form for brevity.*
### Table 95. SYSCFG register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x304</td>
<td>SYSCFG_UR2</td>
<td>0x304</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x308</td>
<td>SYSCFG_UR2</td>
<td>0x308</td>
<td>BOOT_ADD0[15:0]</td>
</tr>
<tr>
<td>0x30C</td>
<td>SYSCFG_UR3</td>
<td>0x30C</td>
<td>RES.</td>
</tr>
<tr>
<td>0x310</td>
<td>SYSCFG_UR4</td>
<td>0x310</td>
<td>RES.</td>
</tr>
<tr>
<td>0x314</td>
<td>SYSCFG_UR5</td>
<td>0x314</td>
<td>WRPN_1[7:0]</td>
</tr>
<tr>
<td>0x318</td>
<td>SYSCFG_UR6</td>
<td>0x318</td>
<td>PA_END_1[11:0]</td>
</tr>
<tr>
<td>0x31C</td>
<td>SYSCFG_UR7</td>
<td>0x31C</td>
<td>MEPA_1</td>
</tr>
<tr>
<td>0x320</td>
<td>SYSCFG_UR8</td>
<td>0x320</td>
<td>SECURE</td>
</tr>
<tr>
<td>0x324</td>
<td>SYSCFG_UR9</td>
<td>0x324</td>
<td>D1SBRST</td>
</tr>
<tr>
<td>0x328</td>
<td>SYSCFG_UR10</td>
<td>0x328</td>
<td>SDRS[1:0]</td>
</tr>
<tr>
<td>0x330</td>
<td>SYSCFG_UR12</td>
<td>0x330</td>
<td></td>
</tr>
<tr>
<td>0x334</td>
<td>SYSCFG_UR13</td>
<td>0x334</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x304</td>
<td>SYSCFG_UR2</td>
<td>0x304</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x308</td>
<td>SYSCFG_UR2</td>
<td>0x308</td>
<td>BOOT_ADD0[15:0]</td>
</tr>
<tr>
<td>0x30C</td>
<td>SYSCFG_UR3</td>
<td>0x30C</td>
<td>RES.</td>
</tr>
<tr>
<td>0x310</td>
<td>SYSCFG_UR4</td>
<td>0x310</td>
<td>RES.</td>
</tr>
<tr>
<td>0x314</td>
<td>SYSCFG_UR5</td>
<td>0x314</td>
<td>WRPN_1[7:0]</td>
</tr>
<tr>
<td>0x318</td>
<td>SYSCFG_UR6</td>
<td>0x318</td>
<td>PA_END_1[11:0]</td>
</tr>
<tr>
<td>0x31C</td>
<td>SYSCFG_UR7</td>
<td>0x31C</td>
<td>MEPA_1</td>
</tr>
<tr>
<td>0x320</td>
<td>SYSCFG_UR8</td>
<td>0x320</td>
<td>SECURE</td>
</tr>
<tr>
<td>0x324</td>
<td>SYSCFG_UR9</td>
<td>0x324</td>
<td>D1SBRST</td>
</tr>
<tr>
<td>0x328</td>
<td>SYSCFG_UR10</td>
<td>0x328</td>
<td>SDRS[1:0]</td>
</tr>
<tr>
<td>0x330</td>
<td>SYSCFG_UR12</td>
<td>0x330</td>
<td></td>
</tr>
<tr>
<td>0x334</td>
<td>SYSCFG_UR13</td>
<td>0x334</td>
<td></td>
</tr>
</tbody>
</table>
### Table 95. SYSCFG register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x338</td>
<td>SYSCFG_UR14</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x33C</td>
<td>SYSCFG_UR15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x340</td>
<td>SYSCFG_UR16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x344</td>
<td>SYSCFG_UR17</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
13 Block interconnect

13.1 Peripheral interconnect

13.1.1 Introduction

Several peripherals have direct connections between them. This enables autonomous communication and synchronization between peripherals, thus saving CPU resources and power consumption. These hardware connections remove software latency, allow the design of a predictable system and result in a reduction of the number of pins and GPIOs.

13.1.2 Connection overview

There are several types of connections.

- Asynchronous connections (A)
  The source output signal is sampled by the destination clock, leading to introduction of a possible jitter in the latency between the source output event and the destination event detection.
- Synchronous connections (S)
  Both source and destination are synchronous (they run on the same clock), and the latency from the source to the destination is deterministic. No jitter is introduced.
- Immediate connections (I)
  Either the source or the destination is an analog signal.
- Break/fault connection for TIM/HRTIM outputs (B)
  The source output signal disables the timer outputs through a pure combinational logic path, without any latency.
Table 96. Peripherals interconnect matrix (D2 domain) (1) (2)

<table>
<thead>
<tr>
<th>Source</th>
<th>D2 domain</th>
<th>D3 domain</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>APB1</td>
<td>APB2</td>
</tr>
<tr>
<td></td>
<td>TIM2</td>
<td>TIM3</td>
</tr>
<tr>
<td>TIM2</td>
<td>S</td>
<td>S</td>
</tr>
<tr>
<td>TIM3</td>
<td>S</td>
<td>S</td>
</tr>
<tr>
<td>TIM4</td>
<td>S</td>
<td>S</td>
</tr>
<tr>
<td>TIM5</td>
<td></td>
<td>S</td>
</tr>
<tr>
<td>TIM6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM7</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM13</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM14</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LPTIM1</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>SPDIFRX</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPAMP</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CAN</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM1</td>
<td>S</td>
</tr>
<tr>
<td></td>
<td>TIM8</td>
<td>S</td>
</tr>
<tr>
<td></td>
<td>TIM15</td>
<td>S</td>
</tr>
<tr>
<td></td>
<td>TIM16</td>
<td>S</td>
</tr>
<tr>
<td></td>
<td>TIM17</td>
<td>S</td>
</tr>
<tr>
<td></td>
<td>SAI1</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>SAI2</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>DFSDM1</td>
<td>B</td>
</tr>
<tr>
<td></td>
<td>HRTIM</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>ADC1</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>ADC2</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>ETH</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>USB1 (OTG</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>H S1)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>USB2 (OTG</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>HS2)</td>
<td></td>
</tr>
</tbody>
</table>
1. Letters in the table correspond to the type of connection described in Section 13.1.2: Connection overview.
2. The "-" symbol in a gray cell means no interconnect.

### Table 97. Peripherals interconnect matrix (D3 domain) (1) (2)

<table>
<thead>
<tr>
<th>Destination</th>
<th>D2 domain</th>
<th>D3 domain</th>
<th>AHB4</th>
<th>APB4</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>APB1</td>
<td>APB2</td>
<td>AHB1</td>
<td></td>
</tr>
<tr>
<td>TIM2</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>A</td>
</tr>
<tr>
<td>TIM3</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>TIM4</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>TIM5</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>TIM12</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>TIM1</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>TIM15</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>TIM16</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>TIM17</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>DFSDM1</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>HRTIM</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>ADC1</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>ADC2</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>ETHERNET</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>ADC3</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>LP TIM2</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>LP TIM3</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>LP TIM4</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>LP TIM5</td>
<td>-</td>
<td>-</td>
<td>A</td>
<td>-</td>
</tr>
</tbody>
</table>

1. Letters in the table correspond to the type of connection described in Section 13.1.2: Connection overview.
2. The "-" symbol in a gray cell means no interconnect.
<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Signal</th>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Signal</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td>TIM2</td>
<td>APB1</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM8</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AHB1</td>
<td></td>
<td>ETH</td>
<td>PPS</td>
<td>ITR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>ETR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>ETR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI1</td>
<td>SAI1_FS_A</td>
<td>ETR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI1</td>
<td>SAI1_FS_B</td>
<td>ETR5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>TI4_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>TI4_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td>TIM15</td>
<td>APB1</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM2</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AHB1</td>
<td></td>
<td>ETH</td>
<td>PPS</td>
<td>ITR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>ETR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>TI1_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>TI1_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>TI1_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td>TIM4</td>
<td>APB1</td>
<td>TIM2</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM3</td>
<td>TRGO</td>
<td>ITR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>TIM8</td>
<td>TRGO</td>
<td>ITR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Signal</td>
<td>Source</td>
<td>Destination</td>
<td>Type</td>
<td>Comment</td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>-----</td>
<td>------------</td>
<td>----------</td>
<td>--------</td>
<td>--------</td>
<td>-------------</td>
<td>------</td>
<td>---------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM8</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM3</td>
<td>TRGO</td>
<td>ITR2</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>ITR3</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>CAN</td>
<td>SOC</td>
<td>ITR6</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td>USB1</td>
<td>SOF</td>
<td>ITR7</td>
<td>TIM5</td>
<td>APB1</td>
<td>D2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>USB2</td>
<td>SOF</td>
<td>ITR8</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>SAI2</td>
<td>SAI2_FS_A</td>
<td>ETR1</td>
<td></td>
<td></td>
<td>A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>SAI2</td>
<td>SAI2_FS_B</td>
<td>ETR2</td>
<td></td>
<td></td>
<td>A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>CAN</td>
<td>TMP</td>
<td>TI1_1</td>
<td></td>
<td></td>
<td>A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>CAN</td>
<td>RTP</td>
<td>TI1_2</td>
<td></td>
<td></td>
<td>A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM4</td>
<td>TRGO</td>
<td>ITR0</td>
<td>TIM12</td>
<td>APB1</td>
<td>D2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM5</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM13</td>
<td>OC1</td>
<td>ITR2</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM14</td>
<td>OC1</td>
<td>ITR3</td>
<td></td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td>USB1</td>
<td>SOF</td>
<td>crs_sync2</td>
<td>CRSS</td>
<td>APB1</td>
<td>D2</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>USB2</td>
<td>SOF</td>
<td>crs_sync3</td>
<td>CRSS</td>
<td>APB1</td>
<td>D2</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>RCC</td>
<td>lse_ck</td>
<td>crs_sync1</td>
<td>CRSS</td>
<td>APB1</td>
<td>D2</td>
<td>A</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 98. Peripherals interconnect matrix details\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Signal</th>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Signal</th>
<th>Bus</th>
<th>Domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM15</td>
<td>TRGO</td>
<td>ITR0</td>
<td>APB2</td>
<td>D2</td>
<td>TIM15</td>
<td>TRGO</td>
<td>ITR0</td>
<td>D2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
<td>TIM2</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>TRGO</td>
<td>ITR2</td>
<td></td>
<td></td>
<td>TIM3</td>
<td>TRGO</td>
<td>ITR2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>ITR3</td>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>ITR3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>ETR1</td>
<td></td>
<td></td>
<td>COMP1</td>
<td>comp1_out</td>
<td>ETR1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td>ETR2</td>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td>ETR2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>ADC1</td>
<td>adc1_awd1</td>
<td>ETR3</td>
<td></td>
<td></td>
<td>ADC1</td>
<td>adc1_awd1</td>
<td>ETR3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC1</td>
<td>adc1_awd2</td>
<td>ETR4</td>
<td></td>
<td></td>
<td>ADC1</td>
<td>adc1_awd2</td>
<td>ETR4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC1</td>
<td>adc1_awd3</td>
<td>ETR5</td>
<td></td>
<td></td>
<td>ADC1</td>
<td>adc1_awd3</td>
<td>ETR5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>ADC3</td>
<td>adc3_awd1</td>
<td>ETR6</td>
<td></td>
<td></td>
<td>ADC3</td>
<td>adc3_awd1</td>
<td>ETR6</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC3</td>
<td>adc3_awd2</td>
<td>ETR7</td>
<td></td>
<td></td>
<td>ADC3</td>
<td>adc3_awd2</td>
<td>ETR7</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC3</td>
<td>adc3_awd3</td>
<td>ETR8</td>
<td></td>
<td></td>
<td>ADC3</td>
<td>adc3_awd3</td>
<td>ETR8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSDM1</td>
<td>dfsdm1_break0</td>
<td>BRK_3</td>
<td></td>
<td></td>
<td>DFSDM1</td>
<td>dfsdm1_break0</td>
<td>BRK_3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>BRK2_1</td>
<td></td>
<td></td>
<td>COMP1</td>
<td>comp1_out</td>
<td>BRK2_1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td>BRK2_2</td>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td>BRK2_2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSDM1</td>
<td>dfsdm1_break1</td>
<td>BRK2_3</td>
<td></td>
<td></td>
<td>DFSDM1</td>
<td>dfsdm1_break1</td>
<td>BRK2_3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Signal</td>
<td>Peripheral</td>
<td>Bus</td>
<td>Domain</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>-----</td>
<td>------------</td>
<td>--------</td>
<td>--------</td>
<td>------------</td>
<td>-----</td>
<td>--------</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>ITR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM5</td>
<td>TRGO</td>
<td>ITR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>ETR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td>ETR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>ADC2</td>
<td>adc2_awd1</td>
<td>ETR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC2</td>
<td>adc2_awd2</td>
<td>ETR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC2</td>
<td>adc2_awd3</td>
<td>ETR5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>ADC3</td>
<td>adc3_awd1</td>
<td>ETR6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC3</td>
<td>adc3_awd2</td>
<td>ETR7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC3</td>
<td>adc3_awd3</td>
<td>ETR8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>T1_l_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP1</td>
<td>comp1_out</td>
<td>BRK_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td>BRK_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSDM1</td>
<td>dfsdm1_break2</td>
<td>BRK_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>BRK2_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td>BRK2_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSDM1</td>
<td>dfsdm1_break3</td>
<td>BRK2_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Signal</td>
<td>Peripheral</td>
<td>Bus</td>
<td>Domain</td>
<td>Type</td>
<td>Comment</td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>------</td>
<td>------------</td>
<td>--------</td>
<td>--------</td>
<td>------------</td>
<td>------</td>
<td>--------</td>
<td>------</td>
<td>---------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>ITR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM3</td>
<td>TRGO</td>
<td>ITR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>TIM16</td>
<td>OC1</td>
<td>ITR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>TIM17</td>
<td>OC1</td>
<td>ITR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM2</td>
<td>CH1</td>
<td>T11_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM3</td>
<td>CH1</td>
<td>T11_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM4</td>
<td>CH1</td>
<td>T11_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>RCC</td>
<td>lse_ck</td>
<td>T11_4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB4</td>
<td>RCC</td>
<td>csi_ck</td>
<td>T11_5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB4</td>
<td>RCC</td>
<td>MO2</td>
<td>T11_6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM2</td>
<td>CH2</td>
<td>T12_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM3</td>
<td>CH2</td>
<td>T12_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM4</td>
<td>CH2</td>
<td>T12_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>BRK_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>BRK_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSM1</td>
<td>dfsdm_break0</td>
<td>BRK_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>RCC</td>
<td>lsi_ck</td>
<td>T11_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB4</td>
<td>RCC</td>
<td>lse_ck</td>
<td>T11_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB4</td>
<td>RTC</td>
<td>WKUP_IT</td>
<td>T11_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>BRK_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>BRK_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSM1</td>
<td>dfsdm_break1</td>
<td>BRK_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SPDIFRX</td>
<td>spdfrx_frame_sync</td>
<td>T11_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>RCC</td>
<td>HSE_1MHZ</td>
<td>T11_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB4</td>
<td>RCC</td>
<td>MO1</td>
<td>T11_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>BRK_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>BRK_2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSM1</td>
<td>dfsdm_break2</td>
<td>BRK_3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Source</td>
<td>Destination</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>-------------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Signal</td>
<td>Peripheral</td>
<td>Bus</td>
<td>Domain</td>
<td>Type</td>
<td>Comment</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>hrtim_evt11</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>hrtim_evt12</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td>ADC1</td>
<td>adc1_awd1</td>
<td>hrtim_evt13</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP2</td>
<td>OUT</td>
<td>hrtim_evt21</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>B</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM2</td>
<td>TRGO</td>
<td>hrtim_evt22</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td>ADC1</td>
<td>adc1_awd2</td>
<td>hrtim_evt23</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>NC</td>
<td>NC</td>
<td>NC</td>
<td>hrtim_evt31</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM1</td>
<td>lptim1_out</td>
<td>hrtim_evt42</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td>ADC2</td>
<td>adc2_awd1</td>
<td>hrtim_evt43</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>NC</td>
<td>NC</td>
<td>NC</td>
<td>hrtim_evt51</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>hrtim_evt61</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM6</td>
<td>TRGO</td>
<td>hrtim_evt62</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td>ADC2</td>
<td>adc2_awd3</td>
<td>hrtim_evt63</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>hrtim_evt71</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM7</td>
<td>TRGO</td>
<td>hrtim_evt72</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>NC</td>
<td>NC</td>
<td>NC</td>
<td>hrtim_evt73</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>CAN</td>
<td>TTCAN_TMP</td>
<td>hrtim_evt82</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM15</td>
<td>TRGO</td>
<td>hrtim_evt83</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>NC</td>
<td>NC</td>
<td>NC</td>
<td>hrtim_evt84</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>hrtim_evt91</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>CAN</td>
<td>TTCAN_SOC</td>
<td>hrtim_evt102</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 98. Peripherals interconnect matrix details (1) (continued)
### Table 98. Peripherals interconnect matrix details

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Type</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_in_flit1</td>
<td>B</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_in_flit2</td>
<td>B</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>TIM16</td>
<td>OC</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM17</td>
<td>OC</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM6</td>
<td>TRGO</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM7</td>
<td>TRGO</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_upd_en1</td>
<td>B</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_upd_en2</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_upd_en3</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_bm_trg</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_bm_ck1</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_bm_ck2</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_bm_ck3</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM7</td>
<td>TRGO</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_ext_trg0</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_ext_trg1</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_ext_trg2</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_ext_trg3</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_ext_trg4</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>D3</td>
<td>APB4</td>
<td>RTC</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>rtc_alarm_a_evt</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>rtc_alarm_b_evt</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>rtc_tamp1_evt</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>rtc_tamp2_evt</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>rtc_tamp3_evt</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_ext_trg5</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_ext_trg6</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_in1_mu_x1</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>lptim1_in2_mu_x2</td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td>Source</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Destination</td>
<td>Peripheral</td>
<td>Bus</td>
</tr>
<tr>
<td>--------</td>
<td>------------</td>
<td>----------------</td>
<td>-------------</td>
<td>------------</td>
<td>-----</td>
</tr>
<tr>
<td>D3</td>
<td>RTC</td>
<td>rtc_alarm_a_EVT</td>
<td>LPTIM2</td>
<td></td>
<td>APB4</td>
</tr>
<tr>
<td></td>
<td>RTC</td>
<td>rtc_alarm_b_EVT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RTC</td>
<td>rtc_tamp1_EVT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RTC</td>
<td>rtc_tamp2_EVT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RTC</td>
<td>rtc_tamp3_EVT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>COMP1</td>
<td>comp1_out</td>
<td>LPTIM2</td>
<td></td>
<td>APB4</td>
</tr>
<tr>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>COMP1</td>
<td>comp1_out</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>COMP2</td>
<td>comp2_out</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>COMP1 or COMPO</td>
<td>comp1_out or comp2_out</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 98. Peripherals interconnect matrix details(1) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Type</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>D3</td>
<td>APB4</td>
<td>LPTIM4</td>
<td>lptim4_ext_trg 0</td>
<td>S</td>
<td>If same kernel clock source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td></td>
<td></td>
<td></td>
<td>lptim4_ext_trg 1</td>
<td>S</td>
<td>If same kernel clock source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NC</td>
<td>NC</td>
<td></td>
<td></td>
<td></td>
<td>lptim4_ext_trg 2</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM5</td>
<td>lptim5_out</td>
<td></td>
<td></td>
<td></td>
<td>lptim4_ext_trg 3</td>
<td>S</td>
<td>If same kernel clock source</td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI2</td>
<td>SAI2_FS_A</td>
<td>D3</td>
<td>APB4</td>
<td>LPTIM4</td>
<td>SAI2_FS_B</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SAI2</td>
<td>SAI2_FS_B</td>
<td></td>
<td></td>
<td></td>
<td>lptim4_ext_trg 4</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>lptim4_ext_trg 5</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>D3</td>
<td>APB4</td>
<td>LPTIM5</td>
<td>lptim5_ext_trg 0</td>
<td>S</td>
<td>If same kernel clock source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td></td>
<td></td>
<td></td>
<td>lptim5_ext_trg 1</td>
<td>S</td>
<td>If same kernel clock source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM4</td>
<td>lptim4_out</td>
<td></td>
<td></td>
<td></td>
<td>lptim5_ext_trg 2</td>
<td>S</td>
<td>If same kernel clock source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SAI4</td>
<td>SAI4_FS_A</td>
<td></td>
<td></td>
<td></td>
<td>lptim5_ext_trg 3</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SAI4</td>
<td>SAI4_FS_B</td>
<td></td>
<td></td>
<td></td>
<td>lptim5_ext_trg 4</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Source Destination</td>
<td>Type</td>
<td>Comment</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>-----</td>
<td>------------</td>
<td>--------</td>
<td>-------------------</td>
<td>------</td>
<td>---------</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 0</td>
<td>DAC channel 1/channel 2</td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM2</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 1</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 02</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM5</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 3</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM6</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 4</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM7</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 5</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM8</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 6</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TIM15</td>
<td>TRGO</td>
<td>dac_ch1/2_trg 7</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>HRTIM1</td>
<td>hrtim_dac_trg1</td>
<td>dac_ch1/2_trg 8</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>HRTIM2</td>
<td>hrtim_dac_trg2</td>
<td>dac_ch1/2_trg 9</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LPTIM1</td>
<td>lptim1_out</td>
<td>dac_ch1/2_trg 10</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>dac_ch1/2_trg 11</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SYSCFG</td>
<td>EXTI9</td>
<td>dac_ch1/2_trg 12</td>
<td></td>
<td>S</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 98. Peripherals interconnect matrix details\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Signal</th>
<th>Peripheral</th>
<th>Bus</th>
<th>Domain</th>
<th>Type</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>TRG0</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>TRGO2</td>
<td>TRG1</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM8</td>
<td>TRGO</td>
<td>TRG2</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM8</td>
<td>TRGO2</td>
<td>TRG3</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM3</td>
<td>TRGO</td>
<td>TRG4</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>TRG5</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>TIM16</td>
<td>OC1</td>
<td>TRG6</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM6</td>
<td>TRGO</td>
<td>TRG7</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM7</td>
<td>TRGO</td>
<td>TRG8</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>HRTIM1</td>
<td>hrtim_adc_trg1</td>
<td>TRG9</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>HRTIM1</td>
<td>hrtim_adc_trg3</td>
<td>TRG10</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SYSCFG</td>
<td>EXTI11</td>
<td>TRG24</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SYSCFG</td>
<td>EXTI15</td>
<td>TRG25</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM1</td>
<td>lptim1_out</td>
<td>TRG26</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>TRG27</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td>TRG28</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>CC1</td>
<td>adc_ext_trg0</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>CC2</td>
<td>adc_ext_trg1</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>CC3</td>
<td>adc_ext_trg2</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM2</td>
<td>CC2</td>
<td>adc_ext_trg3</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>TRGO</td>
<td>adc_ext_trg4</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>CC4</td>
<td>adc_ext_trg5</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SYSCFG</td>
<td>EXTI11</td>
<td>adc_ext_trg6</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
</tbody>
</table>

\(^{(1)}\) The details in the table are not fully transcribed due to space limitations.
Table 98. Peripherals interconnect matrix details(1) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Source</th>
<th>Signal</th>
<th>Destination</th>
<th>Type</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM8</td>
<td>TRGO</td>
<td>adc_ext_trg7</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM8</td>
<td>TRGO2</td>
<td>adc_ext_trg8</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>TRGO</td>
<td>adc_ext_trg9</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>TRGO2</td>
<td>adc_ext_trg10</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM2</td>
<td>TRGO</td>
<td>adc_ext_trg11</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>adc_ext_trg12</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM6</td>
<td>TRGO</td>
<td>adc_ext_trg13</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>TIM15</td>
<td>TRGO</td>
<td>adc_ext_trg14</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>CC4</td>
<td>adc_ext_trg15</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>HRTIM1</td>
<td>hrtim_adc_trg1</td>
<td>adc_ext_trg16</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>HRTIM1</td>
<td>hrtim_adc_trg3</td>
<td>adc_ext_trg17</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM1</td>
<td>lptim1_out</td>
<td>adc_ext_trg18</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>adc_ext_trg19</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td>adc_ext_trg20</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>adc_jext_trg0</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>CC4</td>
<td>adc_jext_trg1</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB1</td>
<td>TIM2</td>
<td>TRGO</td>
<td>adc_jext_trg2</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>CC1</td>
<td>adc_jext_trg3</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>CC4</td>
<td>adc_jext_trg4</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>adc_jext_trg5</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Destination</td>
<td>Type</td>
<td>Comment</td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>------</td>
<td>------------</td>
<td>----------</td>
<td>-------------</td>
<td>------</td>
<td>---------</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SYSCFG</td>
<td>EXTI15</td>
<td>adc_jext_trg6</td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM8</td>
<td>adc_jext_trg7</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM1</td>
<td>adc_jext_trg8</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM8</td>
<td>adc_jext_trg9</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM8</td>
<td>adc_jext_trg10</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>APB2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM3</td>
<td>ADC1/ADC2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td></td>
<td>TIM3</td>
<td>adc_jext_trg11</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM3</td>
<td>adc_jext_trg12</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM3</td>
<td>adc_jext_trg13</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM6</td>
<td>adc_jext_trg14</td>
<td>S</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>APB2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>TIM15</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>HRTIM1</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LPTIM1</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LPTIM2</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LPTIM3</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LPTIM1</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LPTIM2</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LPTIM3</td>
<td></td>
<td>A</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Signal</td>
<td>Peripheral</td>
<td>Bus</td>
<td>Domain</td>
</tr>
<tr>
<td>--------</td>
<td>-----</td>
<td>------------</td>
<td>--------</td>
<td>--------</td>
<td>------------</td>
<td>-----</td>
<td>--------</td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>CC1</td>
<td>adc_ext_trg0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>CC2</td>
<td>adc_ext_trg1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>CC3</td>
<td>adc_ext_trg2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>CC2</td>
<td>adc_ext_trg3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>TRGO</td>
<td>adc_ext_trg4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>CC4</td>
<td>adc_ext_trg5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB1</td>
<td>SYSCFG</td>
<td>EXTI11</td>
<td>adc_ext_trg6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM8</td>
<td>TRGO</td>
<td>adc_ext_trg7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM8</td>
<td>TRGO2</td>
<td>adc_ext_trg8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>TRGO</td>
<td>adc_ext_trg9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>TRGO2</td>
<td>adc_ext_trg10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>TRGO</td>
<td>adc_ext_trg11</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>adc_ext_trg12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM6</td>
<td>TRGO</td>
<td>adc_ext_trg13</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM15</td>
<td>TRGO</td>
<td>adc_ext_trg14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>CC4</td>
<td>adc_ext_trg15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>HRTIM1</td>
<td>hrtim_adc_trg1</td>
<td>adc_ext_trg16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>HRTIM1</td>
<td>hrtim_adc_trg3</td>
<td>adc_ext_trg17</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM1</td>
<td>lptim1_out</td>
<td>adc_ext_trg18</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>adc_ext_trg19</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td>adc_ext_trg20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Source</td>
<td>Destination</td>
<td>Type</td>
<td>Comment</td>
</tr>
<tr>
<td>--------</td>
<td>------</td>
<td>------------</td>
<td>---------</td>
<td>--------</td>
<td>-------------</td>
<td>------</td>
<td>---------</td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>TRGO</td>
<td>adc_jext_trg0</td>
<td>adc_jext_trg1</td>
<td>SI</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>CC4</td>
<td>adc_jext_trg2</td>
<td>adc_jext_trg3</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>TRGO</td>
<td>adc_jext_trg4</td>
<td>adc_jext_trg5</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>CC4</td>
<td>adc_jext_trg6</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM4</td>
<td>TRGO</td>
<td>adc_jext_trg7</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SYSCFG</td>
<td>EXT115</td>
<td>adc_jext_trg8</td>
<td>adc_jext_trg9</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>CC3</td>
<td>adc_jext_trg10</td>
<td>adc_jext_trg11</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM6</td>
<td>TRGO</td>
<td>adc_jext_trg12</td>
<td>adc_jext_trg13</td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM15</td>
<td>TRGO</td>
<td>adc_jext_trg14</td>
<td></td>
<td>S</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>HRTIM1</td>
<td>hrtim_adc_trg2</td>
<td>adc_jext_trg16</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>HRTIM1</td>
<td>hrtim_adc_trg4</td>
<td>adc_jext_trg17</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM1</td>
<td>OUT</td>
<td>adc_jext_trg18</td>
<td>adc_jext_trg19</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPTIM2</td>
<td>OUT</td>
<td>adc_jext_trg20</td>
<td></td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>OC5</td>
<td>comp_blk1</td>
<td></td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM1</td>
<td>OC3</td>
<td>comp_blk2</td>
<td></td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>OC3</td>
<td>comp_blk3</td>
<td></td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>OC4</td>
<td>comp_blk4</td>
<td></td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM8</td>
<td>OC5</td>
<td>comp_blk5</td>
<td></td>
<td>I</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM15</td>
<td>OC1</td>
<td>comp_blk6</td>
<td></td>
<td>I</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 98. Peripherals interconnect matrix details (1) (continued)
Table 98. Peripherals interconnect matrix details\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Type</th>
<th>Source</th>
<th>Destination</th>
<th>Type</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM2</td>
<td>A</td>
<td></td>
<td>TRGO</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>A</td>
<td></td>
<td>TRGO</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ETH</td>
<td>A</td>
<td></td>
<td>PPS</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td></td>
<td>A</td>
<td></td>
<td>SWT2</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>HRTIM1</td>
<td>A</td>
<td></td>
<td>hrtim_dac_trg1</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>A</td>
<td></td>
<td>TRGO</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>A</td>
<td></td>
<td>TRGO</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>AHB1</td>
<td>ETH</td>
<td>A</td>
<td></td>
<td>PPS</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>HRTIM1</td>
<td>A</td>
<td></td>
<td>hrtim_dac_trg2</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM2</td>
<td>A</td>
<td></td>
<td>TRGO</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TIM3</td>
<td>A</td>
<td></td>
<td>TRGO</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>APB2</td>
<td>HRTIM1</td>
<td>A</td>
<td></td>
<td>hrtim_dac_trg2</td>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CAN</td>
<td>A</td>
<td></td>
<td>TMP</td>
<td>A</td>
<td>-</td>
</tr>
</tbody>
</table>

1. Letters in the table correspond to the type of connection described in Section 13.1.2: Connection overview.

2. comp1\_out and comp2\_out are connected to the inputs of an OR gate. The output of this OR gate is connected to the lptim2\_in1\_mux3 input.
13.2 **Wakeup from low power modes**

The Extended interrupt and event controller module (EXTI) allows to wake up the system from Stop mode and/or a CPU from CStop mode. Wakeup events are coming from peripherals.

These events are handled by the EXTI either as Configurable events (C), or as Direct events (D). See Type column in *Table 99*. Refer to *Section 20: Extended interrupt and event controller (EXTI)* for further details.

Three types of peripheral output signals are connected to the EXTI input events:

- The wake up signals. These signals can be generated by the peripheral without any bus interface clock, they are referred to as xxx_wkup in *Table 99*. Some peripherals do not have this capability.
- The interrupt signals. These signals can be generated only if the peripheral bus interface clock is running. These interrupt signals are generally directly connected to the NVIC of CPU. They are referred to as xxx_it.
- The signals, i.e. the pulses generated by the peripheral. Once a peripheral has generated a signal, no action (flag clearing) is required at peripheral level.

Each EXTI input event has a different wakeup capability or possible target (see Target column in *Table 99*):

- CPU wakeup (**CPU**): the input event can be enabled to wake up the CPU
- CPU and D3 domain wakeup for autonomous Run mode (**ANY**): the input event can be enabled to wake up the CPU or the D3 domain only for an autonomous Run mode phase.
<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Source</th>
<th>Destination</th>
<th>Type</th>
<th>Target</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SYSCFG</td>
<td>exti0_wkup</td>
<td>WKUP0</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti1_wkup</td>
<td>WKUP1</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti2_wkup</td>
<td>WKUP2</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti3_wkup</td>
<td>WKUP3</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti4_wkup</td>
<td>WKUP4</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti5_wkup</td>
<td>WKUP5</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti6_wkup</td>
<td>WKUP6</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti7_wkup</td>
<td>WKUP7</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti8_wkup</td>
<td>WKUP8</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti9_wkup</td>
<td>WKUP9</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti10_wkup</td>
<td>WKUP10</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti11_wkup</td>
<td>WKUP11</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti12_wkup</td>
<td>WKUP12</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti13_wkup</td>
<td>WKUP13</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti14_wkup</td>
<td>WKUP14</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti15_wkup</td>
<td>WKUP15</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>PWR</td>
<td>pvd_avd_wkup</td>
<td>WKUP16</td>
<td>C</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>RTC</td>
<td>ALARMS</td>
<td>WKUP17</td>
<td>D</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>RTC</td>
<td>TIMESTAMP</td>
<td>WKUP18</td>
<td>C</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>RCC</td>
<td>CSS_LSE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>RTC</td>
<td>WKUP</td>
<td>WKUP19</td>
<td>C</td>
<td>ANY</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP1</td>
<td>comp1_out</td>
<td>WKUP20</td>
<td>C</td>
<td>ANY</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>COMP2</td>
<td>comp2_out</td>
<td>WKUP21</td>
<td>C</td>
<td>ANY</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C1</td>
<td>i2c1_wkup</td>
<td>WKUP22</td>
<td>C</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C2</td>
<td>i2c2_wkup</td>
<td>WKUP23</td>
<td>D</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C3</td>
<td>i2c3_wkup</td>
<td>WKUP24</td>
<td>D</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C4</td>
<td>i2c4_wkup</td>
<td>WKUP25</td>
<td>D</td>
<td>ANY</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>USART1</td>
<td>usart1_wkup</td>
<td>WKUP26</td>
<td>D</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>USART2</td>
<td>usart2_wkup</td>
<td>WKUP27</td>
<td>D</td>
<td>CPU</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
<td>Signal</td>
<td>Source</td>
<td>Target</td>
<td>Comment</td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>------</td>
<td>------------</td>
<td>------------</td>
<td>----------------------------</td>
<td>--------</td>
<td>---------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>USART3</td>
<td>usart3_wkup</td>
<td>WKUP28</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>USART6</td>
<td>usart6_wkup</td>
<td>WKUP29</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART4</td>
<td>uart4_wkup</td>
<td>WKUP30</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART5</td>
<td>uart5_wkup</td>
<td>WKUP31</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART7</td>
<td>uart7_wkup</td>
<td>WKUP32</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART8</td>
<td>uart8_wkup</td>
<td>WKUP33</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPUART</td>
<td>lpuart_rx_wkup</td>
<td>WKUP34</td>
<td>D ANY</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPUART</td>
<td>lpuart_tx_wkup</td>
<td>WKUP35</td>
<td>D ANY</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI1</td>
<td>spi1_wkup</td>
<td>WKUP36</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SPI2</td>
<td>spi2_wkup</td>
<td>WKUP37</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SPI3</td>
<td>spi3_wkup</td>
<td>WKUP38</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI4</td>
<td>spi4_wkup</td>
<td>WKUP39</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI5</td>
<td>spi5_wkup</td>
<td>WKUP40</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SPI6</td>
<td>spi6_wkup</td>
<td>WKUP41</td>
<td>D ANY</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>MDIOS</td>
<td>mdios_wkup</td>
<td>WKUP42</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>USB1</td>
<td>usb1_wkup</td>
<td>WKUP43</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>USB2</td>
<td>usb2_wkup</td>
<td>WKUP44</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>NC</td>
<td>NC</td>
<td>WKUP45</td>
<td>-</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM1</td>
<td>lptim1_wkup</td>
<td>WKUP47</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM2</td>
<td>lptim2_wkup</td>
<td>WKUP48</td>
<td>D ANY</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>WKUP49</td>
<td>C ANY</td>
<td>(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM3</td>
<td>lptim3_wkup</td>
<td>WKUP50</td>
<td>D ANY</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td>WKUP51</td>
<td>C ANY</td>
<td>(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM4</td>
<td>lptim4_wkup</td>
<td>WKUP52</td>
<td>D ANY</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPTIM5</td>
<td>lptim5_wkup</td>
<td>WKUP53</td>
<td>D ANY</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SWPMI</td>
<td>swpmi_wkup</td>
<td>WKUP54</td>
<td>D CPU</td>
<td>-</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 99. EXTI wakeup inputs\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Source Destination</th>
<th>Type</th>
<th>Target</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>PWR</td>
<td>pwr_wkup1_wkup</td>
<td>WKUP55</td>
<td>D</td>
<td>CPU</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>pwr_wkup2_wkup</td>
<td>WKUP56</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>pwr_wkup3_wkup</td>
<td>WKUP57</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>pwr_wkup4_wkup</td>
<td>WKUP58</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>pwr_wkup5_wkup</td>
<td>WKUP59</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>pwr_wkup6_wkup</td>
<td>WKUP60</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>RCC</td>
<td>rcc_it</td>
<td>WKUP61</td>
<td>D</td>
<td>CPU</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>I2C4</td>
<td>i2c4_ev_it</td>
<td>WKUP62</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>i2c4_err_it</td>
<td>WKUP63</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPUART1</td>
<td>lpuart1_it</td>
<td>WKUP64</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SPI6</td>
<td>spi6_it</td>
<td>WKUP64</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>BDMA</td>
<td>bdma_ch0_it</td>
<td>WKUP66</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>bdma_ch1_it</td>
<td>WKUP67</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>bdma_ch2_it</td>
<td>WKUP68</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>bdma_ch3_it</td>
<td>WKUP69</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>bdma_ch4_it</td>
<td>WKUP70</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>bdma_ch5_it</td>
<td>WKUP71</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>bdma_ch6_it</td>
<td>WKUP72</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>bdma_ch7_it</td>
<td>WKUP73</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>DMAMUX2</td>
<td>dmamux2_it</td>
<td>WKUP74</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>ADC3</td>
<td>adc3_it</td>
<td>WKUP75</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SAI4</td>
<td>sai4_gbl_it</td>
<td>WKUP76</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>HSEM</td>
<td>hsem_int_it</td>
<td>WKUP77</td>
<td>D</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td>NC</td>
<td>NC</td>
<td>NC</td>
<td>WKUP81</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>APB3</td>
<td>WWDG1</td>
<td>wwdg1_out_rst</td>
<td>WKUP82</td>
<td>C</td>
<td>CPU</td>
<td>(1)</td>
</tr>
<tr>
<td></td>
<td>NC</td>
<td>NC</td>
<td>NC</td>
<td>WKUP83</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>APB1</td>
<td>CEC</td>
<td>cec_wkup</td>
<td>WKUP85</td>
<td>C</td>
<td>CPU</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>ETH</td>
<td>eth</td>
<td>WKUP86</td>
<td>C</td>
<td>CPU</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>RCC</td>
<td>hse_css_rcc_wkup</td>
<td>WKUP87</td>
<td>D</td>
<td>CPU</td>
<td></td>
</tr>
</tbody>
</table>

1. The source peripheral needs its bus clock in order to generate the event. This is either PCLK4 or HCLK4 in D3 domain, PCLK3 in D1 domain.
2. The source peripheral signal is not connected to the NVIC.
The Extended Interrupt and Event Controller (EXTI) module event inputs able to wake up the D3 domain for autonomous Run mode have a pending request logic that can be cleared by 4 different input sources (Table 100). Refer to Section 20: Extended interrupt and event controller (EXTI) for further details.

### Table 100. EXTI pending requests clear inputs

<table>
<thead>
<tr>
<th>Source Domain</th>
<th>Source Bus</th>
<th>Source Peripheral</th>
<th>Source Signal</th>
<th>Destination Signal</th>
<th>Destination Peripheral</th>
<th>Destination Bus</th>
<th>Destination Domain</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3 AHB4</td>
<td>DMAMUX2</td>
<td>dmamux2_evt6</td>
<td>d3_pendclear_in[0]</td>
<td>EXTI APB4</td>
<td>D3</td>
<td></td>
<td></td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>dmamux2_evt7</td>
<td>d3_pendclear_in[1]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-</td>
</tr>
<tr>
<td>APB4 LPTIM4</td>
<td></td>
<td>lptim4_out</td>
<td>d3_pendclear_in[2]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>LPTIM5</td>
<td>lptim5_out</td>
<td>d3_pendclear_in[3]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-</td>
</tr>
</tbody>
</table>
13.3 DMA

In D1 domain, the MDMA allows the memory to transfer data. It can be triggered by software or by hardware, according to the connections described in Section 13.3.1.

DMA Multiplexer in D2 domain (DMAMUX1) allows to map any peripheral DMA request to any stream of the DMA1 or the DMA2. In addition to this, The DMAMUX provides two other functionalities:

- It’s possible to synchronize a peripheral DMA request with a timer, with an external pin or with a DMA transfer complete of another stream.
- DMA requests can be generated on a stream by the DMAMUX1 itself. This event can be triggered by a timer, by an external pin event, or by a DMA transfer complete of another stream. The number of DMA requests generated is configurable.

The connections on DMAMUX1 and DMA1/DMA2 are described in Section 17: DMA request multiplexer (DMAMUX), Section 15: Direct memory access controller (DMA) and Section 16: Basic direct memory access controller (BDMA).

DMA Multiplexer in D3 domain (DMAMUX2) has the same functionality of DMAMUX1, it is connected to the basic DMA (BDMA).

The connections on DMAMUX2 and BDMA are described in Section 13.3.3: DMAMUX2, BDMA (D3 domain). Refer to Section 13.3.3: DMAMUX2, BDMA (D3 domain) and Section 16: Basic direct memory access controller (BDMA) for more details.
### 13.3.1 MDMA (D1 domain)

#### Table 101. MDMA

<table>
<thead>
<tr>
<th>Source</th>
<th>Destination</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>DMA1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>DMA2</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>APB3</td>
<td>LTDC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Domain</td>
<td>Bus</td>
<td>Peripheral</td>
</tr>
<tr>
<td>--------</td>
<td>-------</td>
<td>------------</td>
</tr>
<tr>
<td>D1</td>
<td>AHB3</td>
<td>JPEG</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>AHB3</td>
<td>QUADSPI</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>AHB3</td>
<td>DMA2D</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>AHB3</td>
<td>SDMMC1</td>
</tr>
</tbody>
</table>
## 13.3.2 DMAMUX1, DMA1 and DMA2 (D2 domain)

### Table 102. DMAMUX1, DMA1 and DMA2 connections

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Source</th>
<th>Destination</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>dmamux1 internal (Request generator)</td>
<td>dmamux1_req_in1</td>
<td>D3 AHB4</td>
<td>dmamux1 internal</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in4</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>ADC1</td>
<td>adc1_dma</td>
<td>D2 AHB1</td>
<td>adc1_dma</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in9</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>ADC2</td>
<td>adc2_dma</td>
<td>D2 AHB1</td>
<td>adc2_dma</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in10</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM1</td>
<td>tim1_ch1_dma</td>
<td>D2 APB2</td>
<td>TIM1</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in11</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim1_ch2_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim1_ch3_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim1_ch4_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim1_up_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim1_trig_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim1_com_dma</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM2</td>
<td>tim2_ch1_dma</td>
<td>D2 APB1</td>
<td>TIM2</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in18</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim2_ch2_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim2_ch3_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim2_ch4_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim2_up_dma</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM3</td>
<td>tim3_ch1_dma</td>
<td>D2 APB1</td>
<td>TIM3</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in23</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim3_ch2_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim3_ch3_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim3_ch4_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim3_up_dma</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM4</td>
<td>tim4_ch1_dma</td>
<td>D2 APB1</td>
<td>TIM4</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_in29</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim4_ch2_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim4_ch3_dma</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>tim4_up_dma</td>
<td></td>
</tr>
</tbody>
</table>
### Table 102. DMAMUX1, DMA1 and DMA2 connections\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Destination</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C1</td>
<td>i2c1_rx_dma</td>
<td>dmamux1_req_in33</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C2</td>
<td>i2c2_rx_dma</td>
<td>dmamux1_req_in35</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI1</td>
<td>spi1_rx_dma</td>
<td>dmamux1_req_in37</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SPI2</td>
<td>spi2_rx_dma</td>
<td>dmamux1_req_in39</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>USART1</td>
<td>usart1_rx_dma</td>
<td>dmamux1_req_in41</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>USART2</td>
<td>usart2_rx_dma</td>
<td>dmamux1_req_in43</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>USART3</td>
<td>usart3_rx_dma</td>
<td>dmamux1_req_in45</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM8</td>
<td>tim8_ch1_dma</td>
<td>dmamux1_req_in47</td>
<td>DMAMUX1</td>
</tr>
<tr>
<td>D1</td>
<td>APB1</td>
<td>TIM3</td>
<td>tim5_ch1_dma</td>
<td>dmamux1_req_in55</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SPI3</td>
<td>spi3_rx_dma</td>
<td>dmamux1_req_in61</td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>APB1</td>
<td>UART4</td>
<td>uart4_rx_dma</td>
<td>dmamux1_req_in63</td>
<td></td>
</tr>
</tbody>
</table>

---

\(^{(1)}\) Refer to the block interconnect diagram for complete connections.
Table 102. DMAMUX1, DMA1 and DMA2 connections\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Destination</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Bus</th>
<th>Domain</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D1</td>
<td>APB1</td>
<td>UART5</td>
<td>uart5_rx_dma</td>
<td>dmamux1_req_in65</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>APB1</td>
<td>UART5</td>
<td>uart5_tx_dma</td>
<td>dmamux1_req_in66</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>DAC1</td>
<td>dac_ch1_dma</td>
<td>dmamux1_req_in67</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>DAC2</td>
<td>dac_ch2_dma</td>
<td>dmamux1_req_in68</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM6</td>
<td>tim6_up_dma</td>
<td>dmamux1_req_in69</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM7</td>
<td>tim7_up_dma</td>
<td>dmamux1_req_in70</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>USART6</td>
<td>usart6_rx_dma</td>
<td>dmamux1_req_in71</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>USART6</td>
<td>usart6_tx_dma</td>
<td>dmamux1_req_in72</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C3</td>
<td>i2c3_rx_dma</td>
<td>dmamux1_req_in73</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C3</td>
<td>i2c3_tx_dma</td>
<td>dmamux1_req_in74</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB2</td>
<td>DCMI</td>
<td>dcmi_dma</td>
<td>dmamux1_req_in75</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB2</td>
<td>CRYP</td>
<td>cryp_in_dma</td>
<td>dmamux1_req_in76</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB2</td>
<td>CRYP</td>
<td>cryp_out_dma</td>
<td>dmamux1_req_in77</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB2</td>
<td>HASH</td>
<td>hash_in_dma</td>
<td>dmamux1_req_in78</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART7</td>
<td>uart7_rx_dma</td>
<td>dmamux1_req_in79</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART7</td>
<td>uart7_tx_dma</td>
<td>dmamux1_req_in80</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART8</td>
<td>uart8_rx_dma</td>
<td>dmamux1_req_in81</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>UART8</td>
<td>uart8_tx_dma</td>
<td>dmamux1_req_in82</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI4</td>
<td>spi4_rx_dma</td>
<td>dmamux1_req_in83</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI4</td>
<td>spi4_tx_dma</td>
<td>dmamux1_req_in84</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI5</td>
<td>spi5_rx_dma</td>
<td>dmamux1_req_in85</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SPI5</td>
<td>spi5_tx_dma</td>
<td>dmamux1_req_in86</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI1</td>
<td>sai1_a_dma</td>
<td>dmamux1_req_in87</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI1</td>
<td>sai1_b_dma</td>
<td>dmamux1_req_in88</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI2</td>
<td>sai2_a_dma</td>
<td>dmamux1_req_in89</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI2</td>
<td>sai2_b_dma</td>
<td>dmamux1_req_in90</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SWPMI</td>
<td>swpmi_rx_dma</td>
<td>dmamux1_req_in91</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SWPMI</td>
<td>swpmi_tx_dma</td>
<td>dmamux1_req_in92</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SPDIFRX</td>
<td>spdifrx_dt_dma</td>
<td>dmamux1_req_in93</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>SPDIFRX</td>
<td>spdifrx_cs_dma</td>
<td>dmamux1_req_in94</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

DMAMUX1 | AHB1 | D2 | Requests |
### Table 102. DMAMUX1, DMA1 and DMA2 connections (continued)

<table>
<thead>
<tr>
<th>Source Domain</th>
<th>Source Bus</th>
<th>Source Peripheral</th>
<th>Signal</th>
<th>Destination Domain</th>
<th>Destination Bus</th>
<th>Destination Peripheral</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>APB2</td>
<td>HRTIM1</td>
<td>hrtim_dma1</td>
<td>DMAMUX1</td>
<td>AHB1</td>
<td>dmamux1_req_in95</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_dma2</td>
<td></td>
<td></td>
<td>dmamux1_req_in96</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_dma3</td>
<td></td>
<td></td>
<td>dmamux1_req_in97</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_dma4</td>
<td></td>
<td></td>
<td>dmamux1_req_in98</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_dma5</td>
<td></td>
<td></td>
<td>dmamux1_req_in99</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>hrtim_dma6</td>
<td></td>
<td></td>
<td>dmamux1_req_in100</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>DFSDM1</td>
<td>dfsdm1_dma0</td>
<td></td>
<td></td>
<td>dmamux1_req_in101</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dfsdm1_dma1</td>
<td></td>
<td></td>
<td>dmamux1_req_in102</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dfsdm1_dma2</td>
<td></td>
<td></td>
<td>dmamux1_req_in103</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dfsdm1_dma3</td>
<td></td>
<td></td>
<td>dmamux1_req_in104</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM15</td>
<td>tim15_ch1_dma</td>
<td>DMAMUX1</td>
<td>AHB1</td>
<td>dmamux1_req_in105</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>tim15_up_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in106</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>tim15_trig_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in107</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>tim15_com_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in108</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM16</td>
<td>tim16_ch1_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in109</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>tim16_up_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in110</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>TIM17</td>
<td>tim17_ch1_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in111</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>tim17_up_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in112</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB2</td>
<td>SAI3</td>
<td>sai3_a_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in113</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>sai3_b_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in114</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>ADC3</td>
<td>adc3_dma</td>
<td></td>
<td></td>
<td>dmamux1_req_in115</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>DMAMUX1</td>
<td>dmamux1_evt0</td>
<td>DMAMUX1</td>
<td>AHB1</td>
<td>dmamux1_gen0</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_evt1</td>
<td></td>
<td></td>
<td>dmamux1_gen1</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_evt2</td>
<td></td>
<td></td>
<td>dmamux1_gen2</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM1</td>
<td>lptim1_out</td>
<td>DMAMUX1</td>
<td>AHB1</td>
<td>dmamux1_gen3</td>
<td>Request generation</td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td></td>
<td></td>
<td>dmamux1_gen4</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td></td>
<td></td>
<td>dmamux1_gen5</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>EXTI</td>
<td>exti_exti0_it</td>
<td></td>
<td></td>
<td>dmamux1_gen6</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM12</td>
<td>tim12_trgo</td>
<td></td>
<td></td>
<td>dmamux1_gen7</td>
<td></td>
</tr>
<tr>
<td>Source Domain</td>
<td>Source Bus</td>
<td>Source Peripheral</td>
<td>Source Signal</td>
<td>Destination Domain</td>
<td>Destination Bus</td>
<td>Destination Peripheral</td>
<td>Comment</td>
</tr>
<tr>
<td>---------------</td>
<td>------------</td>
<td>-------------------</td>
<td>---------------</td>
<td>-------------------</td>
<td>----------------</td>
<td>------------------------</td>
<td>---------</td>
</tr>
<tr>
<td>D2</td>
<td>AHB1</td>
<td>DMAMUX1</td>
<td>dmamux1_evt0</td>
<td>D2</td>
<td>AHB1</td>
<td>DMAMUX1</td>
<td>Triggers</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_evt1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_evt2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM1</td>
<td>lptim1_out</td>
<td>D2</td>
<td>AHB1</td>
<td>DMAMUX1</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_trg3</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM2</td>
<td>lptim2_out</td>
<td>D2</td>
<td>AHB1</td>
<td>DMAMUX1</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_trg4</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>LPTIM3</td>
<td>lptim3_out</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>EXTI</td>
<td>exi_exti0_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_trg6</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>TIM12</td>
<td>tim12_trgo</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_trg7</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. The "--" symbol in grayed cells means no interconnect.
### 13.3.3 DMAMUX2, BDMA (D3 domain)

#### Table 103. DMAMUX2 and BDMA connections

<table>
<thead>
<tr>
<th>Source</th>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>D3</td>
<td>AHB4</td>
<td>dmamux2 internal (Request generator)</td>
<td>dmamux2_req_in1</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux2_req_in2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux2_req_in3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dmamux2_req_in4</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPUART</td>
<td>dma_rx_lpuart</td>
<td>dmamux2_req_in9</td>
<td>Requests</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dma_tx_lpuart</td>
<td>dmamux2_req_in10</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SPI6</td>
<td>dma_rx_spi6</td>
<td>dmamux2_req_in11</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dma_tx_spi6</td>
<td>dmamux2_req_in12</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>APB1</td>
<td>I2C4</td>
<td>dma_rx_i2c4</td>
<td>dmamux2_req_in13</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dma_tx_i2c4</td>
<td>dmamux2_req_in14</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SAI4</td>
<td>dma_a_sai4</td>
<td>dmamux2_req_in15</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dma_b_sai4</td>
<td>dmamux2_req_in16</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>ADC3</td>
<td>dma_adc3</td>
<td>dmamux2_req_in17</td>
<td></td>
</tr>
</tbody>
</table>
Table 103. DMAMUX2 and BDMA connections (continued)

<table>
<thead>
<tr>
<th>Domain</th>
<th>Bus</th>
<th>Peripheral</th>
<th>Signal</th>
<th>Destination</th>
<th>Peripheral</th>
<th>Bus</th>
<th>Domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>DMAMUX2</td>
<td>dmamux2_evt0</td>
<td>dmamux2_gen0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt1</td>
<td>dmamux2_gen1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt2</td>
<td>dmamux2_gen2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt3</td>
<td>dmamux2_gen3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt4</td>
<td>dmamux2_gen4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt5</td>
<td>dmamux2_gen5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt6</td>
<td>dmamux2_gen6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>EXTI</td>
<td>exti_lpuart_rx_it</td>
<td>dmamux2_gen7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_lpuart_tx_it</td>
<td>dmamux2_gen8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_lptim2_wkup</td>
<td>dmamux2_gen9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_lptim2_out</td>
<td>dmamux2_gen10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_lptim3_wkup</td>
<td>dmamux2_gen11</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_lptim3_out</td>
<td>dmamux2_gen12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_lptim4_wkup</td>
<td>dmamux2_gen13</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_lptim5_wkup</td>
<td>dmamux2_gen14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_i2c4_wkup</td>
<td>dmamux2_gen15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_spi6_wkup</td>
<td>dmamux2_gen16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_comp1_out</td>
<td>dmamux2_gen17</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_comp2_out</td>
<td>dmamux2_gen18</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_rtc_wkup</td>
<td>dmamux2_gen19</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_syscfg_exti0</td>
<td>dmamux2_gen20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>exti_syscfg_exti2</td>
<td>dmamux2_gen21</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>I2C4</td>
<td>it_evt_i2c4</td>
<td>dmamux2_gen22</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>SPI6</td>
<td>it_spi6</td>
<td>dmamux2_gen23</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>LPUART</td>
<td>it_tx_lpuart1</td>
<td>dmamux2_gen24</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_rx_lpuart1</td>
<td>dmamux2_gen25</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>ADC3</td>
<td>it_adc3</td>
<td>dmamux2_gen26</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>out_awd1_adc3</td>
<td>dmamux2_gen27</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>BDMA</td>
<td>it_ch0_bdma</td>
<td>dmamux2_gen28</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_ch1_bdma</td>
<td>dmamux2_gen29</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

DMAMUX2 AHB4 D3 Request generation
### Table 103. DMAMUX2 and BDMA connections (continued)

<table>
<thead>
<tr>
<th>Source Domain</th>
<th>Source Bus</th>
<th>Source Peripheral</th>
<th>Source Signal</th>
<th>Destination Domain</th>
<th>Destination Bus</th>
<th>Destination Peripheral</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>DMAMUX2</td>
<td>dmamux2_evt0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt3</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt4</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux2_evt5</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>APB4</td>
<td>EXTI</td>
<td>it_exti_tx_lpuart1</td>
<td></td>
<td></td>
<td>dmamux2_trg6</td>
<td>Triggers</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_rx_lpuart1</td>
<td></td>
<td></td>
<td>dmamux2_trg7</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_out_lptim2</td>
<td></td>
<td></td>
<td>dmamux2_trg8</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_out_lptim3</td>
<td></td>
<td></td>
<td>dmamux2_trg9</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_wkup_i2c4</td>
<td></td>
<td></td>
<td>dmamux2_trg10</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_wkup_spi6</td>
<td></td>
<td></td>
<td>dmamux2_trg11</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_out_comp1</td>
<td></td>
<td></td>
<td>dmamux2_trg12</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_wkup rtc</td>
<td></td>
<td></td>
<td>dmamux2_trg13</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_exti0_syscfg</td>
<td></td>
<td></td>
<td>dmamux2_trg14</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>it_exti_exti2_syscfg</td>
<td></td>
<td></td>
<td>dmamux2_trg15</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>AHB4</td>
<td>DMAMUX2</td>
<td>dmamux1_req_out0</td>
<td></td>
<td></td>
<td>bdma_ch0</td>
<td>Requests out</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_out1</td>
<td></td>
<td></td>
<td>bdma_ch1</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_out2</td>
<td></td>
<td></td>
<td>bdma_ch2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_out3</td>
<td></td>
<td></td>
<td>bdma_ch3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_out4</td>
<td></td>
<td></td>
<td>bdma_ch4</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_out5</td>
<td></td>
<td></td>
<td>bdma_ch5</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_out6</td>
<td></td>
<td></td>
<td>bdma_ch6</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>dmamux1_req_out7</td>
<td></td>
<td></td>
<td>bdma_ch7</td>
<td></td>
</tr>
</tbody>
</table>
14 MDMA controller (MDMA)

14.1 MDMA introduction

The master direct memory access (MDMA) is used in order to provide high-speed data transfer between memory and memory, or between peripherals and memory. Data can be quickly moved by the MDMA without any CPU action. This keeps the CPU resources free for other operations.

The MDMA controller provides a master AXI interface for main memory and peripheral register access (system access port) and a master AHB interface only for Cortex-M7 TCM memory access (TCM access port).

The MDMA works in conjunction with the standard DMA controllers (DMA1 or DMA2). It offers up to 16 channels, each dedicated to manage memory access requests from one of the DMA stream memory buffer or other peripherals (with integrated FIFO).

14.2 MDMA main features

- AXI/AHB master bus architecture, one dedicated to main memory/peripheral accesses and one dedicated to Cortex-M7 AHBS port (only for TCM accesses).
- 16 channels
- Up to 32 hardware trigger sources
- Each channel request can be selected among any of the request sources. This selection is software-configurable and allows several peripherals to initiate DMA requests. The trigger selection can be automatically changed at the end of one block transfer.
- All channels are identical and can be connected either to a standard DMA or a peripheral request (acknowledge by data read/write) system
- Each channel also supports software trigger.
- One 256-level memory buffer, split in two 128-level first-in, first-out (FIFO), that is used to store temporary the data to be transferred (in burst or single transfer mode), for one or two consecutive buffers. The FIFO stores the data that are transferred during the current channel block transfer (up to the block transfer size). The second FIFO can be used for the next buffer to be transferred, either for the same channel or for the next channel transfer.
- The priorities between DMA channels are software-programmable (four levels consisting of very-high, high, medium, low) or hardware in case of equality (for example, channel 0 has priority over channel 1)
- Independent source and destination transfer width (byte, half-word, word, double-word): when the data widths of the source and destination are not equal, the MDMA can pack/unpack the necessary data to optimize the bandwidth.
- The size and address increment for both source and destination can be independently selected.
Note: Based on this separation, some more advanced packing/unpacking operations are available at software level. As an example, 2 x 16-bit data blocks can be interleaved together using two MDMA channels, in the destination memory, by simply programming the two channels with an increment step of 4 bytes and a data size of 16 bits + a start address shifted by two between the two channels.

- Incrementing, decrementing or non incrementing/fixed addressing for source and destination
- Data packing/unpacking is always done respecting the little endian convention: lower address in a data entity (double-word, word, or half-word) contains always the lowest significant byte. This is independent of the address increment/decrement mode of both source and destination.
- Supports incremental burst transfers. The size of the burst is software-configurable, up to 128 bytes. For larger data sizes the burst length is limited, as to respect the maximum 128 bytes data burst size (such as 16 x 64 bits or 32 x 32 bits).
- For the TCM memory accesses, the burst access is only allowed when the increment and data size are identical and lower than or equal to 32 bits.
- Five event flags (MDMA channel transfer complete, MDMA block transfer complete, MDMA block repeat transfer Complete, MDMA buffer transfer Complete, MDMA transfer error) are available and can generate interrupts.
14.3 MDMA functional description

14.3.1 MDMA block diagram

The figure below shows the block diagram of the MDMA.

![Figure 77. MDMA block diagram](image)

14.3.2 MDMA internal signals

The table below shows the internal MDMA signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>mdma_hclk</td>
<td>Digital input</td>
<td>MDMA AHB clock</td>
</tr>
<tr>
<td>mdma_it</td>
<td>Digital output</td>
<td>MDMA interrupt</td>
</tr>
<tr>
<td>mdma_str[0:31]</td>
<td>Digital input</td>
<td>MDMA stream request</td>
</tr>
</tbody>
</table>

14.3.3 MDMA overview

The MDMA performs a direct memory transfer: as an AXI/AHB master, the MDMA can take the control of the AXI/AHB bus matrix to initiate AXI/AHB transactions.
The MDMA can carry out the following transactions:

- memory-to-memory (software triggered)
- peripheral-to-memory
- memory-to-peripheral

For the last two transaction types, the memory can also be replaced by a memory-mapped peripheral, which has no control over the MDMA flow. When these types of transaction are used and the request comes from a standard DMA (DMA1 or DMA2), the peripheral register access is replaced by a memory access to the memory buffer used by this DMA.

*Note:* Non-incrementing/decrementing mode is not used for memory accesses.

The source and destination are simply defined by the address (peripherals being memory-mapped also).

The AHB slave port is used to program the MDMA (it supports 8-, 16-, and 32-bit accesses).

The size of the data array to be transferred for a single request is one of the following:

- buffer transfer size
- block size
- repeated block
- complete channel data (until the linked-list pointer for the channel is null)

The choice of the size is done through the TRGM[1:0] (Trigger mode) selection field.

The user must choose one of them based on the data array size available (usually in the DMA1/2 memory buffer) and the “real time” requirements for other MDMA channels (knowing that a buffer transfer is the minimum data aggregate to be transferred by the MDMA without doing a new arbitration between MDMA channel requests).

For each channel, there are three key data array sizes:

- Burst size: this is the length of the data transfer which can be performed in burst mode. This burst length defines the maximum transfer length which cannot be interrupted at bus arbitration level and can block other masters from accessing the bus.
- Buffer transfer size: this is the length of the data array to be transferred, on a channel, before checking for MDMA requests on other channels. This is the data array transfer lengths which cannot be interrupted at MDMA level (from other channel requests).
- Block size: this value has two meanings which can be used together:
  - main: this is length of the data block which is described in a block structure of the MDMA linked list (corresponds to one entry in the linked list)
  - selectable: when TRGM[1:0] equals 01, this is the length of the data array which is transferred on a single MDMA request activation (for the respective channel)
14.3.4 MDMA channel

Each MDMA channel provides an unidirectional transfer link between a source and a destination.

Each channel can perform transfer of the following types:

- Single block transfer: one block is transferred. At the end of the block, the MDMA channel is disabled and an end-of-channel transfer interrupt is generated.
- Repeated block transfer: a number of blocks is transferred before disabling the channel.
- Linked-list transfer: when the transfer of the current data block (or last block in a repeat) is completed, a new block control structure is loaded from memory and a new block transfer is started.

The minimum amount of data to be transferred for each request (buffer size, up to 128 bytes) is programmable. The total amount of data in a block, is programmable up to 64 Kbytes. This value is decremented after each transfer. When this counter reaches zero, the end of the block is reached and an action is taken based on the repeat counter (for repeated block transfer) and/or linked-list structure value.

*Note:* If the block length is not a multiple of the buffer length, the last buffer transfer in the block is shorter, covering the remaining bytes to be transferred in the current block.

If the link structure address points to a valid memory address, the MDMA reloads the whole channel descriptor structure register contents from memory at this address. Then, a new block transfer is then executed (on the next MDMA channel request) based on this information.

If the link structure address is 0x0, at the end of the current/repeated block transfer, the MDMA channel is disabled and the end-of-channel transfer interrupt is generated.

14.3.5 Source, destination and transfer modes

Both source and destination transfers can address peripherals and memories in the entire 4-Gbyte area, at addresses comprised between 0x0000 0000 and 0xFFFF FFFF.

The source/destination addresses can be fixed (such as FIFO/single data register peripherals) or incremented/decremented. The transfer can be done in single access or in burst mode (programmable).

14.3.6 Pointer update

The source and destination memory pointers can optionally be automatically post-incremented/decremented, or kept constant after each transfer depending on the SINC[1:0] and DINC[1:0] bitfields in the MDMA_CxCR register.

Disabling the increment mode is useful when the peripheral source or destination data are accessed through a single register/FIFO mode.

If the increment/decrement mode is enabled, the address of the next data transfer is the address of the previous one incremented/decremented by 1, 2, 4 or 8 depending on the increment size programmed in SINCOS[1:0] or DINCOS[1:0] in MDMA_CxCR.

In order to optimize the packing operation, the increment offset size and the data size are programmable independently.
14.3.7 MDMA buffer transfer

This is the minimum logical amount of data (up to 128 bytes) which is transferred on an MDMA request event, on one channel.

An MDMA buffer transfer consists of a sequence of a given number of data transfers (done as single or burst data transfers). The number of data items to be transferred and their width (8, 16, 32, or 64 bits) are software programmable. The length of the burst used for data transfers is also programmable, independently.

After an event requiring a data array to be transferred, the DMA/peripheral sends a request signal to the MDMA, which serves the request depending on the channel priorities.

The request is acknowledged by writing the mask data value to the address given mask address, when these registers are set.

If the mask address register is not set (0x00 value), the request can be reset by simply reading/writing the data to the peripheral. In this case, if the request is done by a destination peripheral, the write must be set as non bufferable, in order to avoid a false new MDMA request.

The total amount of data to be transferred, on the current channel, following a MDMA request, is determined by the TRGM[1:0] field.

If TRGM[1:0] equals 00, a single buffer is transferred, then the MDMA waits for another request on the same channel.

Note: In this case, the hardware request for the currently active channel (data in the FIFO) is not considered again until the end of the write phase for this channel. Even if the channel is still active at the end of the read phase, another channel (even with lower priority) can start the read phase. Lower priority channels can be interleaved with current channel transfer.

If TRGM[1:0] is different from 00 (multiple buffers need to be transferred), the mdma_strx for the current channel remains active (internally memorized) until the whole transfer defined by TRGM (block, repeated block or whole channel/linked list data) is completed.

After transferring an individual buffer, the MDMA enters in a new arbitration phase (between new external requests and internally memorized ones). If no other higher priority, the channel request is active, and a new buffer transfer is started for the same channel.

Note: When TRGM[1:0] is different from 00, a larger array of data is transferred for a single request. But, as the channel arbitration is done after each buffer transfer, no higher level MDMA requests are blocked for the more than a buffer transfer period, on any lower priority channel.
14.3.8 Request arbitration

An arbiter manages the MDMA channel requests based on their priority. When the MDMA is idle and after the end of each buffer transfer, all MDMA requests (hardware or software) are checked for all enabled channels.

Priorities are managed in two stages:

- **Software**: each stream priority can be configured in the MDMA_CxCR register. There are four levels:
  - Very high priority
  - High priority
  - Medium priority
  - Low priority

- **Hardware**: at hardware level, the channel priority is fixed. If two requests have the same software priority level, the channel with the lower number takes priority over the stream with the higher number. For example, Channel 2 takes priority over Channel 4 when they have the same software priority level.

14.3.9 FIFO

A FIFO structure is used to temporarily store data coming from the source before writing them to the destination. There is a central FIFO structure which is used for all channels.

In order to maximize data bandwidth and bus usage, the following mechanisms are used, allowing multiple read/write operation to be executed in parallel.

- During a buffer transfer, as soon as the FIFO contains enough data for a destination burst transfer, the write operation starts.
- When the complete data for a buffer transfer has been read into the FIFO, the arbitration procedure is started. Following that, the next buffer data to be transferred can be read to the FIFO.

When an active channel is disabled due to an error, during a buffer transfer, the remaining data in the internal FIFO is discarded.

14.3.10 Block transfer

A block is a “contiguous” array of data, up to 64 Kbytes, which is transferred by successive buffer transfers.

Each block of data is defined by the start address and the block length. When a block transfer is completed, one of the following three actions can be executed:

- The block is part of a repeated block transfer: the block length is reloaded and new block start address is computed (based on the information in MDMA_CxBRUR).
- It is a single block or the last block in a repeated block transfer: the next block information is loaded from the memory (using the linked list address information, from MDMA_CxLAR).
- It is the last block which needs to be transferred for the current MDMA channel (MDMA_CxLAR = 0): the channel is disabled and no further MDMA requests are accepted for this channel.
14.3.11 Block repeat mode

The block repeat mode is used to repeat a block transfer, with different start addresses for source and destination.

When the repeat block mode is active (repeat counter ≠ 0), at the end of the current block transfer, the block parameters are updated (BNDT value reloaded and SAR/DAR values updated according to BRSUM/BRDUM configuration), and the repeat counter decremented by one.

When the repeat block counter reaches 0, this last block is treated as a single block transfer.

14.3.12 Linked-list mode

The linked-list mode allows a new MDMA configuration to be loaded (MDMA_CxTCR, MDMA_CxBNDTR, MDMA_CxSAR, MDMA_CxDAR, MDMA_CxBRUR, MDMA_CxLAR, MDMA_CxTBR, MDMA_CxMAR and MDMA_CxMDR registers), from the address given in MDMA_CxLAR. This address must address a memory mapped on the AXI system bus.

Following this operation, the channel is ready to accept new requests, as defined in the block/repeated block modes above, or continue the transfer if TRGM[1:0] = 11.

The trigger source can be automatically changed, when loading the MDMA_CxTBR value.

The TRGM and SWRM values must not be changed when TRGM[1:0] = 11.

14.3.13 MDMA transfer completion

Different events can generate an end of transfer by setting the CTCIF bit in the status register (MDMA_CxISR):

- The MDMA_CxBNDTR counter has reached zero, the Block Repeat Counter is 0 and the Link list pointer address is 0
- The channel is disabled before the end of transfer (by clearing the EN bit in MDMA_CxCR) and all the remaining data have been transferred from the FIFO to the destination

14.3.14 MDMA transfer suspension

At any time, a MDMA transfer can be suspended in order to be to be restarted later on or to be definitively disabled before the end of the MDMA transfer.

There are two cases:

- The channel is disabled, with no later-on restart from the point where it was stopped. There is no particular action to do, besides clearing the EN bit in the MDMA_CxCR register to disable the channel. The stream can take time to be disabled (on going buffer transfer is completed first). The transfer complete interrupt flag is set in order to indicate the end of transfer. The value of the EN bit in MDMA_CxCR is now 0 to confirm the channel interruption. The MDMA_CxNDTR register contains the number of remaining data items when the channel was stopped. The software can then determine how many data items have been transferred before the channel was interrupted.

- The channel is suspended before the number of remaining bytes to be transferred in the MDMA_CxBNDTR register reaches zero. The aim is to restart the transfer later by re-enabling the channel. The channel transfer complete interrupt flag CTCIF is set in order to indicate the end of transfer. If the MDMA_CxBNDTR, MDMA_CxSAR and
MDMA_CxDAR registers are not modified by software, the transfer continues when the channel is re-enabled. CTCIF must also be reset before restarting the channel.

**Note:** If the completed buffer is the last of the block, the configuration registers are also updated before disabling the channel, in order to be correctly prepared for a soft restart.

Before reprogramming the channel, the software must wait the MDMA_CTCIF register is set, in order to guarantee that any ongoing operation has been completed.

### 14.3.15 Error management

The MDMA can detect the following errors and the transfer error interrupt flag (TEIF) is set:

- when a bus error occurs during a MDMA read/write access
- when an address alignment does not correspond to the data size
- when the block size is not a multiple of the data size (for source and/or destination): this error is activated on the last transfer and the error address points to the last transfer (which cannot be done)

### 14.4 MDMA interrupts

For each MDMA channel, an interrupt can be produced on the following events:

- Channel transfer completed
- Block-transfer completed
- Block-transfer repeat completed
- Buffer transfer completed
- Transfer error

Separate interrupt enable control bits are available for flexibility as shown in the table below.

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel transfer completed</td>
<td>CTCIF</td>
<td>CTCIE</td>
</tr>
<tr>
<td>Block-transfer repeat completed</td>
<td>BTRIF</td>
<td>BTRIE</td>
</tr>
<tr>
<td>Block-transfer completed</td>
<td>BTIF</td>
<td>BTIE</td>
</tr>
<tr>
<td>Buffer transfer completed</td>
<td>TCIF</td>
<td>TCIE</td>
</tr>
<tr>
<td>Transfer error</td>
<td>TEIF</td>
<td>TEIE</td>
</tr>
</tbody>
</table>

**Note:** Before setting an enable control bit to 1, the corresponding event flag must be cleared, otherwise an interrupt may be immediately generated, if the bit is already set.

When at least one interrupt flag and the respective enable control bit are set, the channel interrupt bit is set in the MDMA_GISR. The interrupt output is also activated. This generates an interrupt if the respective interrupt channel is enabled in the NVIC.
14.5 MDMA registers

The MDMA registers can be accessed in word, half-word, or byte format.

14.5.1 MDMA global interrupt status register (MDMA_GISR0)

Address offset: 0x00
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

GIF15 GIF14 GIF13 GIF12 GIF11 GIF10 GIF9 GIF8 GIF7 GIF6 GIF5 GIF4 GIF3 GIF2 GIF1 GIF0

<table>
<thead>
<tr>
<th>GIF15</th>
<th>GIF14</th>
<th>GIF13</th>
<th>GIF12</th>
<th>GIF11</th>
<th>GIF10</th>
<th>GIF9</th>
<th>GIF8</th>
<th>GIF7</th>
<th>GIF6</th>
<th>GIF5</th>
<th>GIF4</th>
<th>GIF3</th>
<th>GIF2</th>
<th>GIF1</th>
<th>GIF0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 GIF[15:0]: Channel x global interrupt flag (x = 15 to 0)
This bitfield is set and reset by hardware. It is a logical OR of all channel x interrupt flags (CTCIF, BTIF, BRTIF, TEIF) which are enabled in MDMA_CTCIEx, MDMA_BTIE, MDMA_BRTIE, and MDMA_TEIE.

0: No interrupt generated by channel x
1: Interrupt generated by channel x

14.5.2 MDMA channel x interrupt status register (MDMA_CxISR)

Address offset: 0x40 + 0x40 * x, (x = 0 to 15)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

TCIF BTIF BRTIF CTCIF TEIF

<table>
<thead>
<tr>
<th>TCIF</th>
<th>BTIF</th>
<th>BRTIF</th>
<th>CTCIF</th>
<th>TEIF</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:17 Reserved, must be kept at reset value.
Bit 16 **CRQA**: Channel x request active flag

This bit is set by software writing 1 to SWRQx in MDMA_CxCR, in order to request an MDMA transfer, and the channel x is enabled. This bit is also set by hardware when the channel request becomes active, and the channel is enabled. The hardware request memorized until it is served. This bit is cleared by hardware when the channel x request is completed (after the source write phase of the last buffer transfer due for the current request).

0: The MDMA transfer mdma_strx is inactive for channel x.
1: The MDMA transfer mdma_strx is active for channel x

**Note:** This bit is also reset by hardware when the channel is disabled (in case of transfer error, or when reaching the end of the channel data transfer - repeat block = 0 and linked list pointer null-, or by software programming the channel enable bit to 0 before that).

Bits 15:5 Reserved, must be kept at reset value.

Bit 4 **TCIF**: Channel x buffer transfer complete interrupt flag

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in MDMA_IFCRy.

0: No buffer transfer complete event on channel x
1: A buffer transfer complete event occurred on channel x

TC is set when a single buffer is transferred. It is activated on each channel transfer request. This can be used as a debug feature (without interrupt), indicating that (at least) an MDMA buffer transfer has been generated since the last flag reset.

Bit 3 **BTIF**: Channel x block transfer complete interrupt flag

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in MDMA_IFCRy.

0: No block transfer complete event on channel x
1: A block transfer complete event occurred on channel x.

Bit 2 **BRTIF**: Channel x block repeat transfer complete interrupt flag

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in MDMA_IFCRy.

0: No block repeat transfer complete event on channel x
1: A block repeat transfer complete event occurred on channel x.

Bit 1 **CTCIF**: Channel x channel transfer complete interrupt flag

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in MDMA_IFCRy.

0: No channel transfer complete event on channel x
1: A channel transfer complete event occurred on channel x

CTC is set when the last block was transferred and the channel has been automatically disabled.

CTC is also set when the channel is suspended, as a result of writing EN bit to 0.

Bit 0 **TEIF**: Channel x transfer error interrupt flag

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in MDMA_IFCRy.

0: No transfer error on stream x
1: A transfer error occurred on stream x
### 14.5.3 MDMA channel x interrupt flag clear register (MDMA_CxIFCR)

Address offset: 0x44 + 0x40 * x, (x = 0 to 15)  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:5 Reserved, must be kept at reset value.

- **Bit 4 CLTCIF**: Clear buffer transfer complete Interrupt flag for channel x  
  Writing 1 into this bit clears TCIF in MDMA_ISRy.
- **Bit 3 CBTIF**: Channel x clear block transfer complete interrupt flag  
  Writing 1 into this bit clears BTIF in MDMA_ISRy.
- **Bit 2 CBRTIF**: Channel x clear block repeat transfer complete interrupt flag  
  Writing 1 into this bit clears BRTIF in MDMA_ISRy.
- **Bit 1 CCTCIF**: Clear channel transfer complete interrupt flag for channel x  
  Writing 1 into this bit clears CTCIF in MDMA_ISRy.
- **Bit 0 CTEIF**: Channel x clear transfer error interrupt flag  
  Writing 1 into this bit clears TEIF in MDMA_ISRy.

### 14.5.4 MDMA channel x error status register (MDMA_CxESR)

Address offset: 0x48 + 0x40 * x, (x = 0 to 15)  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:12 Reserved, must be kept at reset value.

- **Bit 11 BSE**: Block size error  
  This bit is set by hardware, when the block size is not an integer multiple of the data size either for source or destination. TED indicates whether the problem is on the source or destination. This bit is cleared by software writing 1 to CTEIF in MDMA_IFCRy.  
  0: No block size error  
  1: Programmed block size is not an integer multiple of the data size.

---

**RM0433 Rev 8**

ST
Bit 10 **ASE**: Address size error
This bit is set by hardware, when the programmed address is not aligned with the data size. TED indicates whether the problem is on the source or destination. It is cleared by software writing 1 to CTEIF in MDMA_IFCRy.
0: No address size error
1: Programmed address is not coherent with the data size.

Bit 9 **TEMED**: Transfer error mask data
This bit is set by hardware, in case of a transfer error while writing the mask data. It is cleared by software writing 1 to CTEIF in MDMA_IFCRy.
0: No mask write access error
1: The last transfer error on the channel was a related to a write of the mask data.

Bit 8 **TELD**: Transfer error link data
This bit is set by hardware, in case of a transfer error while reading the block link data structure. It is cleared by software writing 1 to CTEIF in MDMA_IFCRy.
0: No link data read access error
1: The last transfer error on the channel was a related to a read of the link data structure.

Bit 7 **TED**: Transfer error direction
This bit is set and cleared by hardware, in case of an MDMA data transfer error.
0: The last transfer error on the channel was a related to a read access.
1: The last transfer error on the channel was a related to a write access.

Bits 6:0 **TEA[6:0]**: Transfer error address
These bits are set and cleared by hardware in case of an MDMA data transfer error. They are used in conjunction with TED. This field indicates the 7 LSB bits of the address which generated a transfer/access error.

This field can be used by software to retrieve the failing address, by adding this value (truncated to the buffer transfer length size) to the current SAR/DAR value.

Note: The SAR/DAR current value does not reflect this last address due to the FIFO management system. The SAR/DAR are only updated at the end of a (buffer) transfer (of TLEN+1 bytes).

*This field is not set in case of a link data error.*

### 14.5.5 MDMA channel x control register (MDMA_CxCR)

This register is used to control the concerned channel.

Address offset: 0x4C + 0x40 * x, (x = 0 to 15)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>w</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>WEX</td>
<td>HEX</td>
<td>BEX</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note:** The SAR/DAR current value does not reflect this last address due to the FIFO management system. The SAR/DAR are only updated at the end of a (buffer) transfer (of TLEN+1 bytes).

*This field is not set in case of a link data error.*

Bits 31:17 Reserved, must be kept at reset value.
Bit 16 **SWRQ**: Software request

Writing 1 into this bit sets the CRQA in MDMA_ISRy, activating the request on channel x.

*Note:* Either the whole MDMA_CxCR register or the 8-/16-bit register at the address offset:

\[0x4E + 0x40 \times \text{channel number}\]

...can be used for SWRQ activation.

In case of software request, acknowledge is not generated (neither hardware signal, nor MDMA_CxMAR write access).

Bit 15 Reserved, must be kept at reset value.

Bit 14 **WEX**: Word endianness exchange

This bit is set and cleared by software.

0: Little endianness preserved for words

1: Word order exchanged in double word

When this bit is set, the word order in the destination double word is reversed: higher address word contains the data read from the lower address of the source.

If the destination is not a double word, do not care of this bit value.

*Note:* This bit is protected and can be written only if EN is 0.

Bit 13 **HEX**: Half-word endianness exchange

This bit is set and cleared by software.

0: Little endianness preserved for half words

1: half-word order exchanged in each word

When this bit is set, the half-word order in each destination word is reversed: higher address half-word contains the data read from the lower address of the source.

If destination length is shorter than word, do not care of this bit value.

*Note:* This bit is protected and can be written only if EN is 0.

Bit 12 **BEX**: Byte endianness exchange

This bit is set and cleared by software.

0: Little endianness preserved for bytes

1: byte order exchanged in each half-word

When this bit is set, the byte order in each destination half-word is reversed: higher address word contains the data read from the lower address of the source.

If destination is byte, do not care of this bit value.

*Note:* This bit is protected and can be written only if EN is 0.

Bits 11:9 Reserved, must be kept at reset value.

Bit 8 Reserved, must be kept at reset value.

Bits 7:6 **PL[1:0]**: Priority level

These bits are set and cleared by software.

00: Low

01: Medium

10: High

11: Very high

*Note:* These bits are protected and can be written only if EN is 0.

Bit 5 **TCIE**: Buffer transfer complete interrupt enable

This bit is set and cleared by software.

0: TC interrupt disabled

1: TC interrupt enabled
14.5.6 MDMA channel x transfer configuration register (MDMA_CxTCR)

Address offset: 0x50 + 0x40 * x, (x = 0 to 15)

Reset value: 0x0000 0000

This register is used to configure the concerned channel. In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from the memory (from address given by current LAR[31:0] + 0x00).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>


31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>1</td>
<td>5</td>
<td>1</td>
<td>4</td>
<td>1</td>
<td>3</td>
<td>1</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>9876543210</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note: When this bit is reset by software, it is recommended to wait for the CTCIF = 1, in order to ensure that any ongoing buffer transfer has been completed, before reprogramming the channel.
Bit 31 **BWM**: Bufferable write mode

This bit is set and cleared by software.
0: The destination write operation is non-bufferable.
1: The destination write operation is bufferable.

*Note:* This bit is protected and can be written only if EN is 0.
All MDMA destination accesses are non-cacheable.

Bit 30 **SWRM**: Software request mode

This bit is set and cleared by software. If an hardware or software request is currently active, the bit change is delayed until the current transfer is completed.
0: Hardware request are taken into account: the transfer is initiated as defined by TRGM value and acknowledged by the MDMA ACKx signal. If the MDMA_CxMAR contains a valid address, the MDMA_CxMDR value is also written at MDMA_CxMAR address.
1: Hardware request are ignored. Transfer is triggered by software writing 1 to the SWRQ bit.

*Note:* This bit is protected and can be written only if EN is 0.

Bits 29:28 **TRGM[1:0]**: Trigger mode

These bits are set and cleared by software.
00: Each MDMA request (software or hardware) triggers a buffer transfer.
01: Each MDMA request (software or hardware) triggers a block transfer.
10: Each MDMA request (software or hardware) triggers a repeated block transfer (if the block repeat is 0, a single block is transferred).
11: Each MDMA request (software or hardware) triggers the transfer of the whole data for the respective channel (for example linked list) until the channel reach the end and it is disabled.

*Note:* If TRGM is 11 for the current block, all values loaded at the end of the current block through the linked-list mechanism must keep the same value (TRGM = 11), and the same SWRM value, otherwise the result is undefined.

These bits are protected and can be written only if EN is 0.

Bits 27:26 **PAM[1:0]**: Padding/alignment mode

These bits are set and cleared by software.
00: Right aligned, padded with 0s (default). If source data is larger than destination size, only LSB part of the source is written to the destination address. The reminder part is discarded.
01: Right aligned, sign extended.
10: Left aligned (padded with 0s). if source data is larger than destination size, only MSB part of the source is written to the destination address. The reminder part is discarded.
11: Reserved.

*Note:* When PKE = 1 or DSIZE=SSIZE, these bits are ignored.

These bits are protected and can be written only if EN is 0.

Bit 25 **PKE**: Pack enable

This bit is set and cleared by software.
0: The source data is written to the destination as is. If source size is smaller than destination, it is padded according to the PAM value. If source data size is larger than destination one, it is truncated. The alignment is done according to the PAM[1:0] value.
1: The source data is packed/unpacked into the destination data size. All data are right aligned, in little-endian mode.

*Note:* This bit is protected and can be written only if EN is 0.
Bits 24:18 **TLEN[6:0]**: Buffer transfer length (number of bytes - 1)

These bits are set and cleared by software. TLEN + 1 value represents the number of bytes to be transferred in a single transfer.

The transfer length must be a multiple of the data size (for both source and destination)

When the source/destination sizes are different and padding/truncation is used, TLEN + 1 refers to the source data array size.

**Note:** These bits are protected and can be written only if EN is 0.

*DBURST value must be programmed in order to ensure that the burst size is lower than the transfer size.*

Bits 17:15 **DBURST[2:0]**: Destination burst transfer configuration

These bits are set and cleared by software.

000: Single transfer

N: burst of $2^N$ beats

*DBURST value must be programmed as to ensure that the burst size is lower than the transfer length. If this is not ensured, the result is unpredictable.*

**Note:** These bits are protected and can be written only if EN is 0.

*When the destination bus is TCM/AHB (DBUS = 1) and DINCOS = 11 or DINC = 00 or DINCOS ≠ DSIZE, DBURST must be programmed to 000 (single transfer), else the result is unpredictable.*

*When the destination bus is system/AXI bus (DBUS = 0) and DINC = 00, DBURST must be maximum 100 (burst of 16), else the result is unpredictable.*

Bits 14:12 **SBURST[2:0]**: Source burst transfer configuration

These bits are set and cleared by software.

000: single transfer

N: burst of $2^N$ beats

*SBURST value must be programmed as to ensure that the burst size is lower than the transfer length. If this is not ensured, the result is unpredictable.*

**Note:** These bits are protected and can be written only if EN is 0.

*When the source bus is TCM (SBUS = 1) and SINCOS = 11 or SINC = 00 or SINCOS ≠ SSIZE, SBURST must be programmed to 000 (single transfer), else the result is unpredictable.*

*When the source bus is system/AXI bus (SBUS = 0) and SINC = 00, SBURST must be maximum 100 (burst of 16), else the result is unpredictable.*

Bits 11:10 **DINCOS[1:0]**: Destination increment offset size

These bits are set and cleared by software.

00: byte (8-bit)

01: half-word (16-bit)

10: word (32-bit)

11: Double-Word (64-bit) -

*This bits have no meaning if bit DINC[1:0] = 00.*

**Note:** If DINCOS < DSIZE and DINC ≠ 00, the result is unpredictable.

*If destination is AHB and DBURST ≠ 000, destination address must be aligned with DINCOS size, else the result is unpredictable.*

*These bits are protected and can be written only if EN = 0.*
Bits 9:8 **SINCOS[1:0]**: Source increment offset size

These bits are set and cleared by software.

- 00: byte (8-bit)
- 01: half-word (16-bit)
- 10: word (32-bit)
- 11: Double-Word (64-bit)

This bits have no meaning if bit SINC[1:0] = 00.

**Note:** If SINCOS < SSIZE and SINC ≠ 00, the result is unpredictable.

If source is TCM/AHB and SBURST ≠ 000, source address must be aligned with SINCOS size, else the result is unpredictable.

These bits are protected and can be written only if EN = 0.

Bits 7:6 **DSIZE[1:0]**: Destination data size

These bits are set and cleared by software.

- 00: Byte (8 bits)
- 01: Half-word (16 bits)
- 10: Word (32 bits)
- 11: Double-word (64 bits)

**Note:** If DINCOS < DSIZE and DINC ≠ 00, the result is unpredictable.

If a value of 11 is programmed for the TCM access/AHB port, a transfer error occurs (TEIF bit set). DSIZE = 11 (double-word) is forbidden when destination is TCM/AHB bus (DBUS = 1).

These bits are protected and can be written only if EN = 0.

Bits 5:4 **SSIZE[1:0]**: Source data size

These bits are set and cleared by software.

- 00: Byte (8 bits)
- 01: Half-word (16 bits)
- 10: Word (32 bits)
- 11: Double-word (64 bits)

**Note:** If SINCOS < SSIZE and SINC ≠ 00, the result is unpredictable.

If a value of 11 is programmed for the TCM access/AHB port, a transfer error occurs (TEIF bit set). SSIZE = 11 (double-word) is forbidden when source is TCM/AHB bus (SBUS = 1).

These bits are protected and can be written only if EN is 0.

Bits 3:2 **DINC[1:0]**: Destination increment mode

These bits are set and cleared by software.

- 00: Destination address pointer is fixed.
- 10: Destination address pointer is incremented after each data transfer (increment is done according to DINCOS)
- 11: Destination address pointer is decremented after each data transfer (increment is done according to DINCOS).

**Note:** These bits are protected and can be written only if EN = 0.

When destination is AHB (DBUS = 1), DINC = 00 is forbidden.
14.5.7 MDMA channel x block number of data register (MDMA_CxBNDTR)

Address offset: 0x54 + 0x40 * x, (x = 0 to 15)
Reset value: 0x0000 0000

In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from the memory (from address given by current LAR[31:0] + 0x04).

Bits 31:20 **BRC[11:0]**: Block repeat count
This field contains the number of repetitions of the current block (0 to 4095). When the channel is enabled, this register is read-only, indicating the remaining number of blocks, excluding the current one. This register decrements after each complete block transfer. Once the last block transfer has completed, this register can either stay at zero or be reloaded automatically from memory (in linked-list mode, meaning link address valid).

**Note:** These bits are protected and can be written only if **EN = 0**.

Bit 19 **BRDUM**: Block repeat destination address update mode
0: At the end of a block transfer, the MDMA_DAR register is updated by adding the DUV to the current DAR value (current destination address).
1: At the end of a block transfer, the MDMA_DAR register is updated by subtracting the DUV from the current DAR value (current destination address).

**Note:** These bits are protected and can be written only if **EN = 0**.

Bit 18 **BRSUM**: Block repeat source address update mode
0: At the end of a block transfer, the MDMA_SAR register is updated by adding the SUV to the current SAR value (current source address).
1: At the end of a block transfer, the MDMA_SAR register is updated by subtracting the SUV from the current SAR value (current source address).

**Note:** These bits are protected and can be written only if **EN = 0**.

Bit 17 Reserved, must be kept at reset value.
14.5.8 MDMA channel x source address register (MDMA_CxSAR)

Address offset: 0x58 + 0x40 * x, (x = 0 to 15)

Reset value: 0x0000 0000

In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from memory (from address given by current LAR[31:0] + 0x08).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:0 **SAR[31:0]**: Source address

These bits represent the base address of the peripheral data register from/to which the data is read. They must be aligned with the SSIZE (SAR[1:0] = 00 when SSIZE = 10), but may be unaligned with the SINCOS.

When source is TCM/AHB, if address is not aligned with SINCOS, the access must be programmed as single (SBURST = 000).

During the channel activity, this register is updated, reflecting the current address from which the data is read next.

When the block repeat mode is active, when a block transfer is completed, the source address is updated by adding/subtracting the SAU value to the current value (already updated after the last transfer in the block).

When the linked-list mode is active, at the end of a block (repeated or not) transfer, the SAR value is loaded from memory (from address LSA + m).

*Note:* These bits are write-protected and can be written only when bit EN = 0.
14.5.9 MDMA channel x destination address register (MDMA_CxDAR)

Address offset: 0x5C + 0x40 * x, (x = 0 to 15)
Reset value: 0x0000 0000

In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from memory (from address given by current LAR[31:0] + 0x0C).

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>

Bits 31:0 DAR[31:0]: Destination address

Base address of the destination address to which the data is written. Must be aligned with the DSIZE (for example DAR[0] = 0 when DSIZE=01), but may be unaligned with the DINCOS.

When destination is AHB, if address is not aligned with DINCOS, access must be programmed as single (DBURST = 000).

During the channel activity, this register is updated, reflecting the current address to which the data is written next.

When the block repeat mode is active, when a block transfer is completed, the Destination address is updated by adding/subtracting the DAU value to the current value (after the last transfer in the block).

When the linked-list mode is active, at the end of a block (repeated or not) transfer, the DAR value is loaded from memory (from address LSA + m).

Note: These bits are write-protected and can be written only when bit EN = 0.

14.5.10 MDMA channel x block repeat address update register (MDMA_CxBRUR)

Address offset: 0x60 + 0x40 * x, (x = 0 to 15)
Reset value: 0x0000 0000

In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from memory (from address given by current LAR[31:0] + 0x10).

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
</tbody>
</table>

SUH[15:0]
14.5.11 MDMA channel x link address register (MDMA_CxLAR)

Address offset: 0x64 + 0x40 \* x, (x = 0 to 15)

Reset value: 0x0000 0000

In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from memory (from address given by current LAR[31:0] + 0x14).

Note: The new value is only taken into account after all registers are updated, for the next end of block.

Bits 31:16 **DUV[15:0]**: Destination address update value

This value is used to update (by addition or subtraction) the current destination address at the end of a block transfer. It must be an integer multiple of DSIZE, in order to keep DAR aligned to DSIZE (DAR[1:0] = 00 when DSIZE = 10).

If this value is 0, the next repetition of the block transfer continues to the next address.

When the block repeat mode is not active (BRC = 0), this field is ignored.

Note: These bits are write-protected and can be written only when bit **EN** = 0.

This field must be programmed to 0 when **DINC[1:0]** = 00.

Bits 15:0 **SUV[15:0]**: Source address update value

This value is used to update (by addition or subtraction) the current source address at the end of a block transfer. It must be an integer multiple of SSIZE, in order to keep SAR aligned to SSIZE (SAR[1:0] = 00 when SSIZE = 10).

If this value is 0, the next repetition of the block transfer continues from the next address.

When the block repeat mode is not active (BRC=0), this field is ignored.

Note: These bits are write-protected and can be written only when bit **EN** = 0.

This field must be programmed to 0 when **SINC[1:0]** = 00.

Bits 31:0 **LAR[31:0]**: Link address register

At the end of a (repeated) block transfer, the current channel configuration registers (MDMA_CxTCR, MDMA_CxBNDTR, MDMA_CxSAR, MDMA_CxDAR, MDMA_CxBRUR, MDMA_CxMAR, MDMA_CxMDR and MDMA_CxLAR itself) are loaded with the data structure found at this address.

If the value of this register is 0, no register update takes place, the channel is disabled and CTCIF is set, indicating the end of the transfer for this channel.

The channel configuration (LAR address) must be in the AXI address space.

LAR value must be aligned at a double-word address (LAR[2:0] = 0x0).

Note: These bits are write-protected and can be written only when bit **EN** = 0.
14.5.12 MDMA channel x trigger and bus selection register (MDMA_CxTBR)

Address offset: 0x68 + 0x40 * x, (x = 0 to 15)  
Reset value: 0x0000 0000

In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from memory (from address given by current LAR[31:0] + 0x18).

<table>
<thead>
<tr>
<th>Bit 31:18</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

Bit 17 **DBUS**: Destination bus select  
0: The system/AXI bus is used as destination (write operation) on channel x.  
1: The AHB bus/TCM is used as destination (write operation) on channel x.  
*Note:* This bit is protected and can be written only if EN is 0.

Bit 16 **SBUS**: Source bus select  
0: The system/AXI bus is used as source (read operation) on channel x.  
1: The AHB bus/TCM is used as source (read operation) on channel x.  
*Note:* This bit is protected and can be written only if EN is 0.

Bits 15:6 Reserved, must be kept at reset value.

Bits 5:0 **TSEL[5:0]**: Trigger selection  
This field selects the hardware trigger (RQ) input for channel x. The ACK is sent on the ACK output having the same index value.  
When SWRM bit is set (software request selected), this field is ignored.  
*Note:* These bits are write-protected and can be written only when bit EN = 0.  
*If multiple channels are triggered by the same event (have the same TSEL value), all of them are triggered in parallel. Only the channel with the lowest index acknowledges the request.*
14.5.13 MDMA channel x mask address register (MDMA_CxMAR)

Address offset: 0x70 + 0x40 * x, (x = 0 to 15)
Reset value: 0x0000 0000

In linked-list mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from memory (from address given by current LAR[31:0] + 0x20).

<table>
<thead>
<tr>
<th>Bits</th>
<th>Mask address</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MAR[31:16]</td>
</tr>
<tr>
<td></td>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>31</td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
</tbody>
</table>

14.5.14 MDMA channel x mask data register (MDMA_CxMDR)

Address offset: 0x74 + 0x40 * x, (x = 0 to 15)
Reset value: 0x0000 0000

In Linked List mode, at the end of a block (single or last block in repeated block transfer mode), this register is loaded from memory (from address given by current LAR[31:0] + 0x24).

<table>
<thead>
<tr>
<th>Bits</th>
<th>Mask data</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MDR[31:16]</td>
</tr>
<tr>
<td></td>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>31</td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
</tbody>
</table>

Bits 31:0 MDMA_CxMDR[31:0]: Mask data
A write of the MDR value is also done to the address defined by the MDMA_MAR register. This is used to clear the RQ signal generated by the DMA2 by writing to its interrupt clear register.
If the value of this register is 0, this function is disabled.
Note: These bits are write-protected and can be written only when bit EN = 0.
# 14.5.15 MDMA register map

Table 106. MDMA register map and reset values

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|--------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---
15 Direct memory access controller (DMA)

15.1 DMA introduction

Direct memory access (DMA) is used in order to provide high-speed data transfer between peripherals and memory and between memory and memory. Data can be quickly moved by DMA without any CPU action. This keeps CPU resources free for other operations.

The DMA controller combines a powerful dual AHB master bus architecture with independent FIFO to optimize the bandwidth of the system, based on a complex bus matrix architecture.

The two DMA controllers (DMA1, DMA2) have 8 streams each, dedicated to managing memory access requests from one or more peripherals.

Each DMA stream is driven by one DMAMUX1 output channel (request). Any DMAMUX1 output request can be individually programmed in order to select the DMA request source signal, from any of the 115 available request input signals.

Refer to the Section 17.3: DMAMUX implementation for more information about the DMA requests and streams mapping.

Each DMA controller has an arbiter for handling the priority between DMA requests.

15.2 DMA main features

The main DMA features are:

- Dual AHB master bus architecture, one dedicated to memory accesses and one dedicated to peripheral accesses
- AHB slave programming interface supporting only 32-bit accesses
- 8 streams for each DMA controller, up to 115 channels (requests) per stream
- Four-word depth 32 first-in, first-out memory buffers (FIFOs) per stream, that can be used in FIFO mode or direct mode:
  - FIFO mode: with threshold level software selectable between 1/4, 1/2 or 3/4 of the FIFO size
  - Direct mode: each DMA request immediately initiates a transfer from/to the memory. When it is configured in direct mode (FIFO disabled), to transfer data in memory-to-peripheral mode, the DMA preloads only one data from the memory to the internal FIFO to ensure an immediate data transfer as soon as a DMA request is triggered by a peripheral.
- Each stream can be configured to be:
  - a regular channel that supports peripheral-to-memory, memory-to-peripheral and memory-to-memory transfers
  - a double buffer channel that also supports double buffering on the memory side
- Priorities between DMA stream requests are software-programmable (four levels consisting of very high, high, medium, low) or hardware in case of equality (for example, request 0 has priority over request 1)
- Each stream also supports software trigger for memory-to-memory transfers
• Each stream request can be selected among up to 115 possible channel requests. This selection is software-configurable by the DMAMUX1 and allows 107 peripherals to initiate DMA requests.

• The number of data items to be transferred can be managed either by the DMA controller or by the peripheral:
  – DMA flow controller: the number of data items to be transferred is software-programmable from 1 to 65535
  – Peripheral flow controller: the number of data items to be transferred is unknown and controlled by the source or the destination peripheral that signals the end of the transfer by hardware.

• Independent source and destination transfer width (byte, half-word, word): when the data widths of the source and destination are not equal, the DMA automatically packs/unpacks the necessary transfers to optimize the bandwidth. This feature is only available in FIFO mode.

• Incrementing or non-incrementing addressing for source and destination.

• Supports incremental burst transfers of 4, 8 or 16 beats. The size of the burst is software-configurable, usually equal to half the FIFO size of the peripheral.

• Each stream supports circular buffer management.

• 5 event flags (DMA half transfer, DMA transfer complete, DMA transfer error, DMA FIFO error, direct mode error) logically ORed together in a single interrupt request for each stream.
15.3 DMA functional description

15.3.1 DMA block diagram

The figure below shows the block diagram of a DMA.

![Figure 78. DMA block diagram](image)

15.3.2 DMA internal signals

The table below shows the internal DMA signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dma_hclk</td>
<td>Digital input</td>
<td>DMA AHB clock</td>
</tr>
<tr>
<td>dma_it[0:7]</td>
<td>Digital outputs</td>
<td>DMA stream [0:7] global interrupts</td>
</tr>
<tr>
<td>dma_tcif[0:7]</td>
<td>Digital outputs</td>
<td>MDMA triggers</td>
</tr>
<tr>
<td>dma_str[0:7]</td>
<td>Digital input</td>
<td>DMA stream [0:7] requests</td>
</tr>
</tbody>
</table>

15.3.3 DMA overview

The DMA controller performs direct memory transfer: as an AHB master, the DMA controller can take the control of the AHB bus matrix to initiate AHB transactions.
The DMA controller carries out the following transactions:
- peripheral-to-memory
- memory-to-peripheral
- memory-to-memory

The DMA controller provides two AHB master ports: the AHB memory port, intended to be connected to memories and the AHB peripheral port, intended to be connected to peripherals. However, to allow memory-to-memory transfers, the AHB peripheral port must also have access to the memories.

The AHB slave port is used to program the DMA controller (it supports only 32-bit accesses).

### 15.3.4 DMA transactions

A DMA transaction consists of a sequence of a given number of data transfers. The number of data items to be transferred and their width (8-bit, 16-bit or 32-bit) are software-programmable.

Each DMA transfer consists of three operations:
- a loading from the peripheral data register or a location in memory, addressed through the DMA_SxPAR or DMA_SxM0AR register
- a storage of the data loaded to the peripheral data register or a location in memory addressed through the DMA_SxPAR or DMA_SxM0AR register
- a post-decrement of the DMA_SxNDTR register, containing the number of transactions that still have to be performed

After an event, the peripheral sends a request signal to the DMA controller. The DMA controller serves the request depending on the channel priorities. As soon as the DMA controller accesses the peripheral, an Acknowledge signal is sent to the peripheral by the DMA controller. The peripheral releases its request as soon as it gets the Acknowledge signal from the DMA controller. Once the request has been deasserted by the peripheral, the DMA controller releases the Acknowledge signal. If there are more requests, the peripheral can initiate the next transaction.

### 15.3.5 DMA request mapping

The DMA request mapping from peripherals to DMA streams is described in Section 17.3: DMAMUX implementation.
15.3.6 Arbiter

An arbiter manages the 8 DMA stream requests based on their priority for each of the two AHB master ports (memory and peripheral ports) and launches the peripheral/memory access sequences.

Priorities are managed in two stages:

- **Software**: each stream priority can be configured in the DMA_SxCR register. There are four levels:
  - Very high priority
  - High priority
  - Medium priority
  - Low priority
- **Hardware**: If two requests have the same software priority level, the stream with the lower number takes priority over the stream with the higher number. For example, stream 2 takes priority over stream 4.

15.3.7 DMA streams

Each of the eight DMA controller streams provides a unidirectional transfer link between a source and a destination.

Each stream can be configured to perform:

- **Regular type transactions**: memory-to-peripherals, peripherals-to-memory or memory-to-memory transfers
- **Double-buffer type transactions**: double buffer transfers using two memory pointers for the memory (while the DMA is reading/writing from/to a buffer, the application can write/read to/from the other buffer).

The amount of data to be transferred (up to 65535) is programmable and related to the source width of the peripheral that requests the DMA transfer connected to the peripheral AHB port. The register that contains the amount of data items to be transferred is decremented after each transaction.

15.3.8 Source, destination and transfer modes

Both source and destination transfers can address peripherals and memories in the entire 4-Gbyte area, at addresses comprised between 0x0000 0000 and 0xFFFF FFFF.

The direction is configured using the DIR[1:0] bits in the DMA_SxCR register and offers three possibilities: memory-to-peripheral, peripheral-to-memory or memory-to-memory transfers.

The table below describes the corresponding source and destination addresses.

<table>
<thead>
<tr>
<th>Bits DIR[1:0] of the DMA_SxCR register</th>
<th>Direction</th>
<th>Source address</th>
<th>Destination address</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Peripheral-to-memory</td>
<td>DMA_SxPAR</td>
<td>DMA_SxM0AR</td>
</tr>
<tr>
<td>01</td>
<td>Memory-to-peripheral</td>
<td>DMA_SxM0AR</td>
<td>DMA_SxPAR</td>
</tr>
</tbody>
</table>
When the data width (programmed in the PSIZE or MSIZE bits in the DMA_SxCR register) is a half-word or a word, respectively, the peripheral or memory address written into the DMA_SxPAR or DMA_SxM0AR/M1AR registers has to be aligned on a word or half-word address boundary, respectively.

**Peripheral-to-memory mode**

*Figure 79* describes this mode.

When this mode is enabled (by setting the bit EN in the DMA_SxCR register), each time a peripheral request occurs, the stream initiates a transfer from the source to fill the FIFO.

When the threshold level of the FIFO is reached, the contents of the FIFO are drained and stored into the destination.

The transfer stops once the DMA_SxNDTR register reaches zero, when the peripheral requests the end of transfers (in case of a peripheral flow controller) or when the EN bit in the DMA_SxFCR register is cleared by software.

In direct mode (when the DMDIS value in the DMA_SxFCR register is 0), the threshold level of the FIFO is not used: after each single data transfer from the peripheral to the FIFO, the corresponding data are immediately drained and stored into the destination.

The stream has access to the AHB source or destination port only if the arbitration of the corresponding stream is won. This arbitration is performed using the priority defined for each stream using the PL[1:0] bits in the DMA_SxCR register.

<table>
<thead>
<tr>
<th>Bits DIR[1:0] of the DMA_SxCR register</th>
<th>Direction</th>
<th>Source address</th>
<th>Destination address</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>Memory-to-memory</td>
<td>DMA_SxPAR</td>
<td>DMA_SxM0AR</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

When the data width (programmed in the PSIZE or MSIZE bits in the DMA_SxCR register) is a half-word or a word, respectively, the peripheral or memory address written into the DMA_SxPAR or DMA_SxM0AR/M1AR registers has to be aligned on a word or half-word address boundary, respectively.

**Peripheral-to-memory mode**

*Figure 79* describes this mode.

When this mode is enabled (by setting the bit EN in the DMA_SxCR register), each time a peripheral request occurs, the stream initiates a transfer from the source to fill the FIFO.

When the threshold level of the FIFO is reached, the contents of the FIFO are drained and stored into the destination.

The transfer stops once the DMA_SxNDTR register reaches zero, when the peripheral requests the end of transfers (in case of a peripheral flow controller) or when the EN bit in the DMA_SxFCR register is cleared by software.

In direct mode (when the DMDIS value in the DMA_SxFCR register is 0), the threshold level of the FIFO is not used: after each single data transfer from the peripheral to the FIFO, the corresponding data are immediately drained and stored into the destination.

The stream has access to the AHB source or destination port only if the arbitration of the corresponding stream is won. This arbitration is performed using the priority defined for each stream using the PL[1:0] bits in the DMA_SxCR register.
Memory-to-peripheral mode

*Figure 80* describes this mode.

When this mode is enabled (by setting the EN bit in the DMA_SxCR register), the stream immediately initiates transfers from the source to entirely fill the FIFO.

Each time a peripheral request occurs, the contents of the FIFO are drained and stored into the destination. When the level of the FIFO is lower than or equal to the predefined threshold level, the FIFO is fully reloaded with data from the memory.

The transfer stops once the DMA_SxNDTR register reaches zero, when the peripheral requests the end of transfers (in case of a peripheral flow controller) or when the EN bit in the DMA_SxCR register is cleared by software.

In direct mode (when the DMDIS value in the DMA_SxFCR register is 0), the threshold level of the FIFO is not used. Once the stream is enabled, the DMA preloads the first data to transfer into an internal FIFO. As soon as the peripheral requests a data transfer, the DMA transfers the preloaded value into the configured destination. It then reloads again the empty internal FIFO with the next data to be transfer. The preloaded data size corresponds to the value of the PSIZE bitfield in the DMA_SxCR register.

The stream has access to the AHB source or destination port only if the arbitration of the corresponding stream is won. This arbitration is performed using the priority defined for each stream using the PL[1:0] bits in the DMA_SxCR register.
Memory-to-memory mode

The DMA channels can also work without being triggered by a request from a peripheral. This is the memory-to-memory mode, described in Figure 81.

When the stream is enabled by setting the Enable bit (EN) in the DMA_SxCR register, the stream immediately starts to fill the FIFO up to the threshold level. When the threshold level is reached, the FIFO contents are drained and stored into the destination.

The transfer stops once the DMA_SxNDTR register reaches zero or when the EN bit in the DMA_SxCR register is cleared by software.

The stream has access to the AHB source or destination port only if the arbitration of the corresponding stream is won. This arbitration is performed using the priority defined for each stream using the PL[1:0] bits in the DMA_SxCR register.

**Note:** When memory-to-memory mode is used, the circular and direct modes are not allowed.
15.3.9 Pointer incrementation

Peripheral and memory pointers can optionally be automatically post-incremented or kept constant after each transfer depending on the PINC and MINC bits in the DMA_SxCR register.

Disabling the increment mode is useful when the peripheral source or destination data is accessed through a single register.

If the increment mode is enabled, the address of the next transfer is the address of the previous one incremented by 1 (for bytes), 2 (for half-words) or 4 (for words) depending on the data width programmed in the PSIZE or MSIZE bits in the DMA_SxCR register.

In order to optimize the packing operation, it is possible to fix the increment offset size for the peripheral address whatever the size of the data transferred on the AHB peripheral port. The PINCOS bit in the DMA_SxCR register is used to align the increment offset size with the data size on the peripheral AHB port, or on a 32-bit address (the address is then incremented by 4). The PINCOS bit has an impact on the AHB peripheral port only.

If the PINCOS bit is set, the address of the following transfer is the address of the previous one incremented by 4 (automatically aligned on a 32-bit address), whatever the PSIZE value. The AHB memory port, however, is not impacted by this operation.
15.3.10 Circular mode

The circular mode is available to handle circular buffers and continuous data flows (e.g. ADC scan mode). This feature can be enabled using the CIRC bit in the DMA_SxCR register.

When the circular mode is activated, the number of data items to be transferred is automatically reloaded with the initial value programmed during the stream configuration phase, and the DMA requests continue to be served.

Note: In the circular mode, it is mandatory to respect the following rule in case of a burst mode configured for memory:

\[ \text{DMA}_\text{SxNDTR} = \text{Multiple of } ((M\text{burst beat}) \times (M\text{size})/(P\text{size})) \]

- \((M\text{burst beat}) = 4, 8 \text{ or } 16\) (depending on the MBURST bits in the DMA_SxCR register)
- \((M\text{size})/(P\text{size}) = 1, 2, 4, 1/2 \text{ or } 1/4\) (Msize and Psizerepresent the MSIZE and PSIZE bits in the DMA_SxCR register. They are byte dependent)
- \(\text{DMA}_\text{SxNDTR} = \text{Number of data items to transfer on the AHB peripheral port}\)

For example: \(M\text{burst beat} = 8\) (INCR8), \(M\text{SIZE} = 00\) (byte) and \(P\text{SIZE} = 01\) (half-word), in this case: \(\text{DMA}_\text{SxNDTR}\) must be a multiple of \((8 \times 1/2 = 4)\).

If this formula is not respected, the DMA behavior and data integrity are not guaranteed.

NDTR must also be a multiple of the Peripheral burst size multiplied by the peripheral data size, otherwise this could result in a bad DMA behavior.

15.3.11 Double-buffer mode

This mode is available for all the DMA1 and DMA2 streams.

The double-buffer mode is enabled by setting the DBM bit in the DMA_SxCR register.

A double-buffer stream works as a regular (single buffer) stream with the difference that it has two memory pointers. When the double-buffer mode is enabled, the circular mode is automatically enabled (CIRC bit in DMA_SxCR is not relevant) and at each end of transaction, the memory pointers are swapped.

In this mode, the DMA controller swaps from one memory target to another at each end of transaction. This allows the software to process one memory area while the second memory area is being filled/used by the DMA transfer. The double-buffer stream can work in both directions (the memory can be either the source or the destination) as described in Table 109: Source and destination address registers in double-buffer mode (DBM = 1).

Note: In double-buffer mode, it is possible to update the base address for the AHB memory port on-the-fly (DMA_SxM0AR or DMA_SxM1AR) when the stream is enabled, by respecting the following conditions:

- When the CT bit is 0 in the DMA_SxCR register, the DMA_SxM1AR register can be written. Attempting to write to this register while CT = 1 sets an error flag (TEIF) and the stream is automatically disabled.
- When the CT bit is 1 in the DMA_SxCR register, the DMA_SxM0AR register can be written. Attempting to write to this register while CT = 0, sets an error flag (TEIF) and the stream is automatically disabled.

To avoid any error condition, it is advised to change the base address as soon as the TCIF flag is asserted because, at this point, the targeted memory must have changed from...
memory 0 to 1 (or from 1 to 0) depending on the value of CT in the DMA_SxCR register in accordance with one of the two above conditions.

For all the other modes (except the double-buffer mode), the memory address registers are write-protected as soon as the stream is enabled.

### Table 109. Source and destination address registers in double-buffer mode (DBM = 1)

<table>
<thead>
<tr>
<th>Bits DIR[1:0] of the DMA_SxCR register</th>
<th>Direction</th>
<th>Source address</th>
<th>Destination address</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Peripheral-to-memory</td>
<td>DMA_SxPAR</td>
<td>DMA_SxM0AR / DMA_SxM1AR</td>
</tr>
<tr>
<td>01</td>
<td>Memory-to-peripheral</td>
<td>DMA_SxM0AR / DMA_SxM1AR</td>
<td>DMA_SxPAR</td>
</tr>
<tr>
<td>10</td>
<td>Not allowed(1)</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

1. When the double-buffer mode is enabled, the circular mode is automatically enabled. Since the memory-to-memory mode is not compatible with the circular mode, when the double-buffer mode is enabled, it is not allowed to configure the memory-to-memory mode.

#### 15.3.12 Programmable data width, packing/unpacking, endianness

The number of data items to be transferred has to be programmed into DMA_SxNDTR (number of data items to transfer bit, NDT) before enabling the stream (except when the flow controller is the peripheral, PFCTRL bit in DMA_SxCR is set).

When using the internal FIFO, the data widths of the source and destination data are programmable through the PSIZE and MSIZE bits in the DMA_SxCR register (can be 8-, 16- or 32-bit).

When PSIZE and MSIZE are not equal:

- The data width of the number of data items to transfer, configured in the DMA_SxNDTR register is equal to the width of the peripheral bus (configured by the PSIZE bits in the DMA_SxCR register). For instance, in case of peripheral-to-memory, memory-to-peripheral or memory-to-memory transfers and if the PSIZE[1:0] bits are configured for half-word, the number of bytes to be transferred is equal to 2 × NDT.

- The DMA controller only copes with little-endian addressing for both source and destination. This is described in Table 110: Packing/unpacking and endian behavior (bit PINC = MINC = 1).

This packing/unpacking procedure may present a risk of data corruption when the operation is interrupted before the data are completely packed/unpacked. So, to ensure data coherence, the stream may be configured to generate burst transfers: in this case, each group of transfers belonging to a burst are indivisible (refer to Section 15.3.13: Single and burst transfers).

In direct mode (DMDIS = 0 in the DMA_SxFCR register), the packing/unpacking of data is not possible. In this case, it is not allowed to have different source and destination transfer data widths: both are equal and defined by the PSIZE bits in the DMA_SxCR register. MSIZE bits are not relevant.
Direct memory access controller (DMA)  

646/3353 RM0433 Rev 8

Table 110. Packing/unpacking and endian behavior (bit PINC = MINC = 1)

<table>
<thead>
<tr>
<th>AHB memory port width</th>
<th>AHB peripheral port width</th>
<th>Number of data items to transfer (NDT)</th>
<th>Memory transfer number</th>
<th>Memory port address / byte lane</th>
<th>Peripheral transfer number</th>
<th>Peripheral port address / byte lane</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>8</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>16</td>
<td>2</td>
<td>0x0 / B0[7:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>0x1 / B1[7:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x2 / B2[7:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x3 / B3[7:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>32</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td>1</td>
<td>0x0 / B3[2][B0][31:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td>2</td>
<td>0x1 / B3[2][B1][31:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td>3</td>
<td>0x2 / B3[2][B2][31:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td>4</td>
<td>0x3 / B3[2][B3][31:0]</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>8</td>
<td>4</td>
<td>0x0 / B0[15:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>0x1 / B1[15:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x2 / B2[15:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x3 / B3[15:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>16</td>
<td>2</td>
<td>0x0 / B0[15:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x1 / B1[15:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x2 / B2[15:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>0x3 / B3[15:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>32</td>
<td>1</td>
<td>0x0 / B0[15:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x1 / B1[15:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x2 / B2[15:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>0x3 / B3[15:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
<tr>
<td>32</td>
<td>8</td>
<td>4</td>
<td>0x0 / B0[31:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x1 / B1[31:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x2 / B2[31:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>0x3 / B3[31:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
<tr>
<td>32</td>
<td>16</td>
<td>2</td>
<td>0x0 / B0[31:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x1 / B1[31:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x2 / B2[31:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>0x3 / B3[31:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
<tr>
<td>32</td>
<td>32</td>
<td>1</td>
<td>0x0 / B0[31:0]</td>
<td>1</td>
<td>0x0 / B0[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>0x1 / B1[31:0]</td>
<td>2</td>
<td>0x1 / B1[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>0x2 / B2[31:0]</td>
<td>3</td>
<td>0x2 / B2[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>0x3 / B3[31:0]</td>
<td>4</td>
<td>0x3 / B3[7:0]</td>
<td></td>
</tr>
</tbody>
</table>

Note: Peripheral port may be the source or the destination (it can also be the memory source in the case of memory-to-memory transfer).

PSIZE, MSIZE and NDT[15:0] must be configured so as to ensure that the last transfer is not incomplete. This can occur when the data width of the peripheral port (PSIZE bits) is lower than the data width of the memory port (MSIZE bits). This constraint is summarized in the table below.

Table 111. Restriction on NDT versus PSIZE and MSIZE

<table>
<thead>
<tr>
<th>PSIZE[1:0] of DMA_SxCR</th>
<th>MSIZE[1:0] of DMA_SxCR</th>
<th>NDT[15:0] of DMA_SxNDTR</th>
</tr>
</thead>
<tbody>
<tr>
<td>00 (8-bit)</td>
<td>01 (16-bit)</td>
<td>Must be a multiple of 2.</td>
</tr>
<tr>
<td>00 (8-bit)</td>
<td>10 (32-bit)</td>
<td>Must be a multiple of 4.</td>
</tr>
<tr>
<td>01 (16-bit)</td>
<td>10 (32-bit)</td>
<td>Must be a multiple of 2.</td>
</tr>
</tbody>
</table>

15.3.13 Single and burst transfers

The DMA controller can generate single transfers or incremental burst transfers of 4, 8 or 16 beats.
The size of the burst is configured by software independently for the two AHB ports by using the MBURST[1:0] and PBURST[1:0] bits in the DMA_SxCR register.

The burst size indicates the number of beats in the burst, not the number of bytes transferred.

To ensure data coherence, each group of transfers that form a burst are indivisible: AHB transfers are locked and the arbiter of the AHB bus matrix does not degrant the DMA master during the sequence of the burst transfer.

Depending on the single or burst configuration, each DMA request initiates a different number of transfers on the AHB peripheral port:

- When the AHB peripheral port is configured for single transfers, each DMA request generates a data transfer of a byte, half-word or word depending on the PSIZE[1:0] bits in the DMA_SxCR register.
- When the AHB peripheral port is configured for burst transfers, each DMA request generates 4, 8 or 16 beats of byte, half word or word transfers depending on the PBURST[1:0] and PSIZE[1:0] bits in the DMA_SxCR register.

The same as above has to be considered for the AHB memory port considering the MBURST and MSIZE bits.

In direct mode, the stream can only generate single transfers and the MBURST[1:0] and PBURST[1:0] bits are forced by hardware.

The address pointers (DMA_SxPAR or DMA_SxM0AR registers) must be chosen so as to ensure that all transfers within a burst block are aligned on the address boundary equal to the size of the transfer.

The burst configuration has to be selected in order to respect the AHB protocol, where bursts must not cross the 1 Kbyte address boundary because the minimum address space that can be allocated to a single slave is 1 Kbyte. This means that the 1-Kbyte address boundary must not be crossed by a burst block transfer, otherwise an AHB error is generated, that is not reported by the DMA registers.

15.3.14 FIFO

FIFO structure

The FIFO is used to temporarily store data coming from the source before transmitting them to the destination.

Each stream has an independent 4-word FIFO and the threshold level is software-configurable between 1/4, 1/2, 3/4 or full.

To enable the use of the FIFO threshold level, the direct mode must be disabled by setting the DMDIS bit in the DMA_SxFCR register.
The structure of the FIFO differs depending on the source and destination data widths, and is described in the figure below.

**Figure 82. FIFO structure**
FIFO threshold and burst configuration

Caution is required when choosing the FIFO threshold (bits FTH[1:0] of the DMA_SxFCR register) and the size of the memory burst (MBURST[1:0] of the DMA_SxCR register): The content pointed by the FIFO threshold must exactly match an integer number of memory burst transfers. If this is not the case, a FIFO error (flag FEIFx of the DMA_HISR or DMA_LISR register) is generated when the stream is enabled, then the stream is automatically disabled. The allowed and forbidden configurations are described in the table below. The forbidden configurations are highlighted in gray in the table.

The burst size multiplied by the data size must not exceed the FIFO size (data size can be: 1 (byte), 2 (half-word) or 4 (word)).

Incomplete burst transfer at the end of a DMA transfer may happen if one of the following conditions occurs:

- For the AHB peripheral port configuration: the total number of data items (set in the DMA_SxNDTR register) is not a multiple of the burst size multiplied by the data size.
- For the AHB memory port configuration: the number of remaining data items in the FIFO to be transferred to the memory is not a multiple of the burst size multiplied by the data size.

In such cases, the remaining data to be transferred is managed in single mode by the DMA, even if a burst transaction is requested during the DMA stream configuration.

Note: When burst transfers are requested on the peripheral AHB port and the FIFO is used (DMDIS = 1 in the DMA_SxCR register), it is mandatory to respect the following rule to avoid permanent underrun or overrun conditions, depending on the DMA stream direction:

If \( (PBURST \times PSIZE) = FIFO\_SIZE \) (4 words), \( FIFO\_Threshold = 3/4 \) is forbidden with \( PSIZE = 1, 2 \) or 4 and \( PBURST = 4, 8 \) or 16.

This rule ensures that enough FIFO space at a time is free to serve the request from the peripheral.

### Table 112. FIFO threshold configurations

<table>
<thead>
<tr>
<th>MSIZE</th>
<th>FIFO level</th>
<th>MBURST = INCR4</th>
<th>MBURST = INCR8</th>
<th>MBURST = INCR16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Byte</td>
<td>1/4</td>
<td>1 burst of 4 beats</td>
<td></td>
<td>Forbidden</td>
</tr>
<tr>
<td></td>
<td>1/2</td>
<td>2 bursts of 4 beats</td>
<td>1 burst of 8 beats</td>
<td></td>
</tr>
<tr>
<td></td>
<td>3/4</td>
<td>3 bursts of 4 beats</td>
<td></td>
<td>Forbidden</td>
</tr>
<tr>
<td></td>
<td>Full</td>
<td>4 bursts of 4 beats</td>
<td>2 bursts of 8 beats</td>
<td>1 burst of 16 beats</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Half-word</td>
<td>1/4</td>
<td></td>
<td>Forbidden</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1/2</td>
<td>1 burst of 4 beats</td>
<td></td>
<td>Forbidden</td>
</tr>
<tr>
<td></td>
<td>3/4</td>
<td></td>
<td></td>
<td>Forbidden</td>
</tr>
<tr>
<td></td>
<td>Full</td>
<td>2 bursts of 4 beats</td>
<td></td>
<td>1 burst of 8 beats</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Word</td>
<td>1/4</td>
<td></td>
<td></td>
<td>Forbidden</td>
</tr>
<tr>
<td></td>
<td>1/2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>3/4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Full</td>
<td></td>
<td></td>
<td>1 burst of 4 beats</td>
</tr>
</tbody>
</table>
FIFO flush

The FIFO can be flushed when the stream is disabled by resetting the EN bit in the DMA_SxCR register and when the stream is configured to manage peripheral-to-memory or memory-to-memory transfers. If some data are still present in the FIFO when the stream is disabled, the DMA controller continues transferring the remaining data to the destination (even though stream is effectively disabled). When this flush is completed, the transfer complete status bit (TCIFx) in the DMA_LISR or DMA_HISR register is set.

The remaining data counter DMA_SxNDTR keeps the value in this case to indicate how many data items are currently available in the destination memory.

Note that during the FIFO flush operation, if the number of remaining data items in the FIFO to be transferred to memory (in bytes) is less than the memory data width (for example 2 bytes in FIFO while MSIZE is configured to word), data is sent with the data width set in the MSIZE bit in the DMA_SxCR register. This means that memory is written with an undesired value. The software may read the DMA_SxNDTR register to determine the memory area that contains the good data (start address and last address).

If the number of remaining data items in the FIFO is lower than a burst size (if the MBURST bits in DMA_SxCR register are set to configure the stream to manage burst on the AHB memory port), single transactions are generated to complete the FIFO flush.

Direct mode

By default, the FIFO operates in direct mode (DMDIS bit in the DMA_SxFCR is reset) and the FIFO threshold level is not used. This mode is useful when the system requires an immediate and single transfer to or from the memory after each DMA request.

When the DMA is configured in direct mode (FIFO disabled), to transfer data in memory-to-peripheral mode, the DMA preloads one data from the memory to the internal FIFO to ensure an immediate data transfer as soon as a DMA request is triggered by a peripheral.

To avoid saturating the FIFO, it is recommended to configure the corresponding stream with a high priority.

This mode is restricted to transfers where:

- the source and destination transfer widths are equal and both defined by the PSIZE[1:0] bits in DMA_SxCR (MSIZE[1:0] bits are not relevant)
- burst transfers are not possible (PBURST[1:0] and MBURST[1:0] bits in DMA_SxCR are don’t care)

Direct mode must not be used when implementing memory-to-memory transfers.

15.3.15 DMA transfer completion

Different events can generate an end of transfer by setting the TCIFx bit in the DMA_LISR or DMA_HISR status register:

- In DMA flow controller mode:
  - The DMA_SxNDTR counter has reached zero in the memory-to-peripheral mode.
  - The stream is disabled before the end of transfer (by clearing the EN bit in the DMA_SxCR register) and (when transfers are peripheral-to-memory or memory-
to-memory) all the remaining data have been flushed from the FIFO into the memory.

- In Peripheral flow controller mode:
  - The last external burst or single request has been generated from the peripheral and (when the DMA is operating in peripheral-to-memory mode) the remaining data have been transferred from the FIFO into the memory.
  - The stream is disabled by software, and (when the DMA is operating in peripheral-to-memory mode) the remaining data have been transferred from the FIFO into the memory.

**Note:** The transfer completion is dependent on the remaining data in FIFO to be transferred into memory only in the case of peripheral-to-memory mode. This condition is not applicable in memory-to-peripheral mode.

If the stream is configured in non-circular mode, after the end of the transfer (that is when the number of data to be transferred reaches zero), the DMA is stopped (EN bit in DMA_SxCR register is cleared by Hardware) and no DMA request is served unless the software reprograms the stream and re-enables it (by setting the EN bit in the DMA_SxCR register).

### 15.3.16 DMA transfer suspension

At any time, a DMA transfer can be suspended to be restarted later on or to be definitively disabled before the end of the DMA transfer.

There are two cases:

- The stream disables the transfer with no later-on restart from the point where it was stopped. There is no particular action to do, except to clear the EN bit in the DMA_SxCR register to disable the stream. The stream may take time to be disabled (ongoing transfer is completed first). The transfer complete interrupt flag (TCIF in the DMA_LISR or DMA_HISR register) is set in order to indicate the end of transfer. The value of the EN bit in DMA_SxCR is now 0 to confirm the stream interruption. The DMA_SxNDTR register contains the number of remaining data items at the moment when the stream was stopped so that the software can determine how many data items have been transferred before the stream was interrupted.

- The stream suspends the transfer before the number of remaining data items to be transferred in the DMA_SxNDTR register reaches 0. The aim is to restart the transfer later by re-enabling the stream. In order to restart from the point where the transfer was stopped, the software has to read the DMA_SxNDTR register after disabling the stream by writing the EN bit in DMA_SxCR register (and then checking that it is at 0) to know the number of data items already collected. Then:
  - The peripheral and/or memory addresses have to be updated in order to adjust the address pointers
  - The SxNDTR register has to be updated with the remaining number of data items to be transferred (the value read when the stream was disabled)
  - The stream may then be re-enabled to restart the transfer from the point it was stopped.

**Note:** A transfer complete interrupt flag (TCIF in DMA_LISR or DMA_HISR) is set to indicate the end of transfer due to the stream interruption.
15.3.17 Flow controller

The entity that controls the number of data to be transferred is known as the flow controller. This flow controller is configured independently for each stream using the PFCTRL bit in the DMA_SxCR register.

The flow controller can be:

- The DMA controller: in this case, the number of data items to be transferred is programmed by software into the DMA_SxNDTR register before the DMA stream is enabled.
- The peripheral source or destination: this is the case when the number of data items to be transferred is unknown. The peripheral indicates by hardware to the DMA controller when the last data are being transferred. This feature is only supported for peripherals that are able to signal the end of the transfer.

When the peripheral flow controller is used for a given stream, the value written into the DMA_SxNDTR has no effect on the DMA transfer. Actually, whatever the value written, it is forced by hardware to 0xFFFF as soon as the stream is enabled, to respect the following schemes:

- Anticipated stream interruption: EN bit in DMA_SxCR register is reset to 0 by the software to stop the stream before the last data hardware signal (single or burst) is sent by the peripheral. In such a case, the stream is switched off and the FIFO flush is triggered in the case of a peripheral-to-memory DMA transfer. The TCIFx flag of the corresponding stream is set in the status register to indicate the DMA completion. To know the number of data items transferred during the DMA transfer, read the DMA_SxNDTR register and apply the following formula:
  \[
  \text{Number of data transferred} = 0xFFFF - \text{DMA_SxNDTR}
  \]
- Normal stream interruption due to the reception of a last data hardware signal: the stream is automatically interrupted when the peripheral requests the last transfer (single or burst) and when this transfer is complete. The TCIFx flag of the corresponding stream is set in the status register to indicate the DMA transfer completion. To know the number of data items transferred, read the DMA_SxNDTR register and apply the same formula as above.
- The DMA_SxNDTR register reaches 0: the TCIFx flag of the corresponding stream is set in the status register to indicate the forced DMA transfer completion. The stream is automatically switched off even though the last data hardware signal (single or burst) has not been yet asserted. The already transferred data is not lost. This means that a maximum of 65535 data items can be managed by the DMA in a single transaction, even in peripheral flow control mode.

Note: When configured in memory-to-memory mode, the DMA is always the flow controller and the PFCTRL bit is forced to 0 by hardware.

The circular mode is forbidden in the peripheral flow controller mode.
15.3.18 Summary of the possible DMA configurations

The table below summarizes the different possible DMA configurations. The forbidden configurations are highlighted in gray in the table.

Table 113. Possible DMA configurations

<table>
<thead>
<tr>
<th>DMA transfer mode</th>
<th>Flow controller</th>
<th>Circular mode</th>
<th>Transfer type</th>
<th>Direct mode</th>
<th>Double-buffer mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Peripheral-to-memory</td>
<td>DMA</td>
<td>Possible</td>
<td>single</td>
<td>Possible</td>
<td>Possible</td>
</tr>
<tr>
<td></td>
<td>Peripheral</td>
<td>Forbidden</td>
<td>single</td>
<td>Possible</td>
<td>Forbidden</td>
</tr>
<tr>
<td>Memory-to-peripheral</td>
<td>DMA</td>
<td>Possible</td>
<td>single</td>
<td>Possible</td>
<td>Possible</td>
</tr>
<tr>
<td></td>
<td>Peripheral</td>
<td>Forbidden</td>
<td>single</td>
<td>Possible</td>
<td>Forbidden</td>
</tr>
<tr>
<td>Memory-to-memory</td>
<td>DMA only</td>
<td>Forbidden</td>
<td>single</td>
<td>Forbidden</td>
<td>Forbidden</td>
</tr>
<tr>
<td></td>
<td>Peripheral</td>
<td></td>
<td>burst</td>
<td>Forbidden</td>
<td></td>
</tr>
</tbody>
</table>

15.3.19 Stream configuration procedure

The following sequence must be followed to configure a DMA stream x (where x is the stream number):

1. If the stream is enabled, disable it by resetting the EN bit in the DMA_SxCR register, then read this bit in order to confirm that there is no ongoing stream operation. Writing this bit to 0 is not immediately effective since it is actually written to 0 once all the current transfers are finished. When the EN bit is read as 0, this means that the stream is ready to be configured. It is therefore necessary to wait for the EN bit to be cleared before starting any stream configuration. All the stream dedicated bits set in the status register (DMA_LISR and DMA_HISR) from the previous data block DMA transfer must be cleared before the stream can be re-enabled.

2. Set the peripheral port register address in the DMA_SxPAR register. The data is moved from/ to this address to/ from the peripheral port after the peripheral event.

3. Set the memory address in the DMA_SxMA0R register (and in the DMA_SxMA1R register in the case of a double-buffer mode). The data is written to or read from this memory after the peripheral event.

4. Configure the total number of data items to be transferred in the DMA_SxNDTR register. After each peripheral event or each beat of the burst, this value is decremented.

5. Use DMAMUX1 to route a DMA request line to the DMA channel.

6. If the peripheral is intended to be the flow controller and if it supports this feature, set the PFCTRL bit in the DMA_SxCR register.

7. Configure the stream priority using the PL[1:0] bits in the DMA_SxCR register.

8. Configure the FIFO usage (enable or disable, threshold in transmission and reception)
9. Configure the data transfer direction, peripheral and memory incremented/fixed mode, single or burst transactions, peripheral and memory data widths, circular mode, double-buffer mode and interrupts after half and/or full transfer, and/or errors in the DMA_SxCR register.

10. Activate the stream by setting the EN bit in the DMA_SxCR register.

As soon as the stream is enabled, it can serve any DMA request from the peripheral connected to the stream.

Once half the data have been transferred on the AHB destination port, the half-transfer flag (HTIF) is set and an interrupt is generated if the half-transfer interrupt enable bit (HTIE) is set. At the end of the transfer, the transfer complete flag (TCIF) is set and an interrupt is generated if the transfer complete interrupt enable bit (TCIE) is set.

---

**Warning:** To switch off a peripheral connected to a DMA stream request, it is mandatory to, first, switch off the DMA stream to which the peripheral is connected, then to wait for EN bit = 0. Only then can the peripheral be safely disabled.

---

### 15.3.20 Error management

The DMA controller can detect the following errors:

- **Transfer error:** the transfer error interrupt flag (TEIFx) is set when:
  - a bus error occurs during a DMA read or a write access
  - a write access is requested by software on a memory address register in double-buffer mode whereas the stream is enabled and the current target memory is the one impacted by the write into the memory address register (refer to Section 15.3.11: Double-buffer mode)

- **FIFO error:** the FIFO error interrupt flag (FEIFx) is set if:
  - a FIFO underrun condition is detected
  - a FIFO overrun condition is detected (no detection in memory-to-memory mode because requests and transfers are internally managed by the DMA)
  - the stream is enabled while the FIFO threshold level is not compatible with the size of the memory burst (refer to Table 112: FIFO threshold configurations)

- **Direct mode error:** the direct mode error interrupt flag (DMEIFx) can only be set in the peripheral-to-memory mode while operating in direct mode and when the MINC bit in the DMA_SxCR register is cleared. This flag is set when a DMA request occurs while the previous data have not yet been fully transferred into the memory (because the memory bus was not granted). In this case, the flag indicates that two data items were transferred successively to the same destination address, which could be an issue if the destination is not able to manage this situation

In direct mode, the FIFO error flag can also be set under the following conditions:

- In the peripheral-to-memory mode, the FIFO can be saturated (overrun) if the memory bus is not granted for several peripheral requests.
- In the memory-to-peripheral mode, an underrun condition may occur if the memory bus has not been granted before a peripheral request occurs.
If the TEIFx or the FEIFx flag is set due to incompatibility between burst size and FIFO threshold level, the faulty stream is automatically disabled through a hardware clear of its EN bit in the corresponding stream configuration register (DMA_SxCR).

If the DMEIFx or the FEIFx flag is set due to an overrun or underrun condition, the faulty stream is not automatically disabled and it is up to the software to disable or not the stream by resetting the EN bit in the DMA_SxCR register. This is because there is no data loss when this kind of errors occur.

When the stream’s error interrupt flag (TEIF, FEIF, DMEIF) in the DMA_LISR or DMA_HISR register is set, an interrupt is generated if the corresponding interrupt enable bit (TEIE, FEIE, DMIE) in the DMA_SxCR or DMA_SxFCR register is set.

Note: When a FIFO overrun or underrun condition occurs, the data is not lost because the peripheral request is not acknowledged by the stream until the overrun or underrun condition is cleared. If this acknowledge takes too much time, the peripheral itself may detect an overrun or underrun condition of its internal buffer and data might be lost.

15.4 DMA interrupts

For each DMA stream, an interrupt can be produced on the following events:
- Half-transfer reached
- Transfer complete
- Transfer error
- FIFO error (overrun, underrun or FIFO level error)
- Direct mode error

Separate interrupt enable control bits are available for flexibility as shown in the table below.

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Half-transfer</td>
<td>HTIF</td>
<td>HTIE</td>
</tr>
<tr>
<td>Transfer complete</td>
<td>TCIF</td>
<td>TCIE</td>
</tr>
<tr>
<td>Transfer error</td>
<td>TEIF</td>
<td>TEIE</td>
</tr>
<tr>
<td>FIFO overrun/underrun</td>
<td>FEIF</td>
<td>FEIE</td>
</tr>
<tr>
<td>Direct mode error</td>
<td>DMEIF</td>
<td>DMEIE</td>
</tr>
</tbody>
</table>

Note: Before setting an enable control bit EN = 1, the corresponding event flag must be cleared, otherwise an interrupt is immediately generated.
15.5 DMA registers

The DMA registers have to be accessed by words (32 bits).

15.5.1 DMA low interrupt status register (DMA_LISR)

Address offset: 0x000
Reset value: 0x0000 0000

Bits 31:28, 15:12 Reserved, must be kept at reset value.

Bits 27, 21, 11, 5 \textbf{TCIF}[3:0]: Stream \(x\) transfer complete interrupt flag \((x = 3\) to 0\)

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_LIFCR register.

0: No transfer complete event on stream \(x\)
1: A transfer complete event occurred on stream \(x\).

Bits 26, 20, 10, 4 \textbf{HTIF}[3:0]: Stream \(x\) half transfer interrupt flag \((x = 3\) to 0\)

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_LIFCR register.

0: No half transfer event on stream \(x\)
1: An half transfer event occurred on stream \(x\).

Bits 25, 19, 9, 3 \textbf{TEIF}[3:0]: Stream \(x\) transfer error interrupt flag \((x = 3\) to 0\)

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_LIFCR register.

0: No transfer error on stream \(x\)
1: A transfer error occurred on stream \(x\).

Bits 24, 18, 8, 2 \textbf{DMEIF}[3:0]: Stream \(x\) direct mode error interrupt flag \((x = 3\) to 0\)

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_LIFCR register.

0: No direct mode error on stream \(x\)
1: A direct mode error occurred on stream \(x\).

Bits 23, 17, 7, 1 Reserved, must be kept at reset value.

Bits 22, 16, 6, 0 \textbf{FEIF}[3:0]: Stream \(x\) FIFO error interrupt flag \((x = 3\) to 0\)

This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_LIFCR register.

0: No FIFO error event on stream \(x\)
1: A FIFO error event occurred on stream \(x\).
15.5.2 DMA high interrupt status register (DMA_HISR)

Address offset: 0x004
Reset value: 0x0000 0000

| Bit 31:28, 15:12 | Reserved, must be kept at reset value. |
| Bit 27, 21, 11, 5 | TCIF[7:4]: Stream x transfer complete interrupt flag (x = 7 to 4) |
| | This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_HIFCR register. |
| | 0: No transfer complete event on stream x |
| | 1: A transfer complete event occurred on stream x. |

| Bit 26, 20, 10, 4 | HTIF[7:4]: Stream x half transfer interrupt flag (x = 7 to 4) |
| | This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_HIFCR register. |
| | 0: No half transfer event on stream x |
| | 1: An half transfer event occurred on stream x. |

| Bit 25, 19, 9, 3 | TEIF[7:4]: Stream x transfer error interrupt flag (x = 7 to 4) |
| | This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_HIFCR register. |
| | 0: No transfer error on stream x |
| | 1: A transfer error occurred on stream x. |

| Bit 24, 18, 8, 2 | DMEIF[7:4]: Stream x direct mode error interrupt flag (x = 7 to 4) |
| | This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_HIFCR register. |
| | 0: No direct mode error on stream x |
| | 1: A direct mode error occurred on stream x. |

| Bit 23, 17, 7, 1 | Reserved, must be kept at reset value. |
| Bit 22, 16, 6, 0 | FEIF[7:4]: Stream x FIFO error interrupt flag (x = 7 to 4) |
| | This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in DMA_HIFCR register. |
| | 0: No FIFO error event on stream x |
| | 1: A FIFO error event occurred on stream x. |
15.5.3 DMA low interrupt flag clear register (DMA_LIFCR)

Address offset: 0x008
Reset value: 0x0000 0000

Bits 31:28, 15:12 Reserved, must be kept at reset value.

Bits 27, 21, 11, 5 **CTCIF[3:0]**: Stream x clear transfer complete interrupt flag (x = 3 to 0)
Writing 1 to this bit clears the corresponding TCIFx flag in the DMA_LISR register.

Bits 26, 20, 10, 4 **CHTIF[3:0]**: Stream x clear half transfer interrupt flag (x = 3 to 0)
Writing 1 to this bit clears the corresponding HTIFx flag in the DMA_LISR register.

Bits 25, 19, 9, 3 **CTEIF[3:0]**: Stream x clear transfer error interrupt flag (x = 3 to 0)
Writing 1 to this bit clears the corresponding TEIFx flag in the DMA_LISR register.

Bits 24, 18, 8, 2 **CDMEIF[3:0]**: Stream x clear direct mode error interrupt flag (x = 3 to 0)
Writing 1 to this bit clears the corresponding DMEIFx flag in the DMA_LISR register.

Bits 23, 17, 7, 1 Reserved, must be kept at reset value.

Bits 22, 16, 6, 0 **CFEIF[3:0]**: Stream x clear FIFO error interrupt flag (x = 3 to 0)
Writing 1 to this bit clears the corresponding CFEIFx flag in the DMA_LISR register.

15.5.4 DMA high interrupt flag clear register (DMA_HIFCR)

Address offset: 0x00C
Reset value: 0x0000 0000

Bits 31:28, 15:12 Reserved, must be kept at reset value.

Bits 27, 21, 11, 5 **CTCIF[7:4]**: Stream x clear transfer complete interrupt flag (x = 7 to 4)
Writing 1 to this bit clears the corresponding TCIFx flag in the DMA_HISR register.

Bits 26, 20, 10, 4 **CHTIF[7:4]**: Stream x clear half transfer interrupt flag (x = 7 to 4)
Writing 1 to this bit clears the corresponding HTIFx flag in the DMA_HISR register.
15.5.5 DMA stream x configuration register (DMA_SxCR)

This register is used to configure the concerned stream.

Address offset: 0x010 + 0x18 * x, (x = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:25</td>
<td>MBURST[1:0]</td>
<td>Memory burst transfer configuration</td>
</tr>
<tr>
<td>24:23</td>
<td>PBURST[1:0]</td>
<td>Peripheral burst transfer configuration</td>
</tr>
<tr>
<td>22</td>
<td>TRBUFF</td>
<td>Enable the DMA to handle bufferable transfers</td>
</tr>
</tbody>
</table>

Bits 31:25 MBURST[1:0]: Memory burst transfer configuration
These bits are set and cleared by software.
00: Single transfer
01: INCR4 (incremental burst of 4 beats)
10: INCR8 (incremental burst of 8 beats)
11: INCR16 (incremental burst of 16 beats)
These bits are protected and can be written only if EN = 0.
In direct mode, these bits are forced to 0x0 by hardware.

Bits 24:23 PBURST[1:0]: Peripheral burst transfer configuration
These bits are set and cleared by software.
00: Single transfer
01: INCR4 (incremental burst of 4 beats)
10: INCR8 (incremental burst of 8 beats)
11: INCR16 (incremental burst of 16 beats)
These bits are protected and can be written only if EN = 0.
In direct mode, these bits are forced to 0x0 by hardware.

Bit 20 TRBUFF: Enable the DMA to handle bufferable transfers
0: Bufferable transfers not enabled
1: Bufferable transfers enabled

Note: This bit must be set to 1 if the DMA stream manages UART/USART/LPUART transfers.
Bit 19  **CT**: Current target (only in double-buffer mode)
This bit is set and cleared by hardware. It can also be written by software.
0: Current target memory is memory 0 (addressed by the DMA_SxM0AR pointer).
1: Current target memory is memory 1 (addressed by the DMA_SxM1AR pointer).
This bit can be written only if EN = 0 to indicate the target memory area of the first transfer.
Once the stream is enabled, this bit operates as a status flag indicating which memory area is the current target.

Bit 18  **DBM**: Double-buffer mode
This bit is set and cleared by software.
0: No buffer switching at the end of transfer
1: Memory target switched at the end of the DMA transfer
This bit is protected and can be written only if EN = 0.

Bits 17:16  **PL[1:0]**: priority level
These bits are set and cleared by software.
00: Low
01: Medium
10: High
11: Very high
These bits are protected and can be written only if EN = 0.

Bit 15  **PINCOS**: Peripheral increment offset size
This bit is set and cleared by software
0: The offset size for the peripheral address calculation is linked to the PSIZE.
1: The offset size for the peripheral address calculation is fixed to 4 (32-bit alignment).
This bit has no meaning if bit PINC = 0.
This bit is protected and can be written only if EN = 0.
This bit is forced low by hardware when the stream is enabled (EN = 1) if the direct mode is selected or if PBURST are different from 00.

Bits 14:13  **MSIZE[1:0]**: Memory data size
These bits are set and cleared by software.
00: Byte (8-bit)
01: Half-word (16-bit)
10: Word (32-bit)
11: Reserved
These bits are protected and can be written only if EN = 0.
In direct mode, MSIZE is forced by hardware to the same value as PSIZE as soon as EN = 1.

Bits 12:11  **PSIZE[1:0]**: Peripheral data size
These bits are set and cleared by software.
00: Byte (8-bit)
01: Half-word (16-bit)
10: Word (32-bit)
11: Reserved
These bits are protected and can be written only if EN = 0.

Bit 10  **MINC**: Memory increment mode
This bit is set and cleared by software.
0: Memory address pointer fixed
1: Memory address pointer incremented after each data transfer (increment is done according to MSIZE)
This bit is protected and can be written only if EN = 0.
Bit 9 PINC: Peripheral increment mode
This bit is set and cleared by software.
0: Peripheral address pointer fixed
1: Peripheral address pointer incremented after each data transfer (increment done according to PSIZE)
This bit is protected and can be written only if EN = 0.

Bit 8 CIRC: Circular mode
This bit is set and cleared by software and can be cleared by hardware.
0: Circular mode disabled
1: Circular mode enabled
When the peripheral is the flow controller (bit PFCTRL = 1), and the stream is enabled (EN = 1), then this bit is automatically forced by hardware to 0.
It is automatically forced by hardware to 1 if the DBM bit is set, as soon as the stream is enabled (EN = 1).

Bits 7:6 DIR[1:0]: Data transfer direction
These bits are set and cleared by software.
00: Peripheral-to-memory
01: Memory-to-peripheral
10: Memory-to-memory
11: Reserved
These bits are protected and can be written only if EN = 0.

Bit 5 PFCTRL: Peripheral flow controller
This bit is set and cleared by software.
0: DMA is the flow controller.
1: The peripheral is the flow controller.
This bit is protected and can be written only if EN = 0.
When the memory-to-memory mode is selected (bits DIR[1:0] = 10), then this bit is automatically forced to 0 by hardware.

Bit 4 TCIE: Transfer complete interrupt enable
This bit is set and cleared by software.
0: TC interrupt disabled
1: TC interrupt enabled

Bit 3 HTIE: Half transfer interrupt enable
This bit is set and cleared by software.
0: HT interrupt disabled
1: HT interrupt enabled

Bit 2 TEIE: Transfer error interrupt enable
This bit is set and cleared by software.
0: TE interrupt disabled
1: TE interrupt enabled

Bit 1 DMEIE: Direct mode error interrupt enable
This bit is set and cleared by software.
0: DME interrupt disabled
1: DME interrupt enabled
15.5.6 **DMA stream x number of data register (DMA_SxNDTR)**

Address offset: 0x014 + 0x18 \* x, (x = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16: Reserved, must be kept at reset value.

Bits 15:0 **NDT[15:0]: Number of data items to transfer** (0 up to 65535)

This bitfield can be written only when the stream is disabled. When the stream is enabled, this bitfield is read-only, indicating the remaining data items to be transmitted. This bitfield decrements after each DMA transfer.

Once the transfer is completed, this bitfield can either stay at zero (when the stream is in normal mode), or be reloaded automatically with the previously programmed value in the following cases:

- when the stream is configured in circular mode
- when the stream is enabled again by setting EN bit to 1

If the value of this bitfield is zero, no transaction can be served even if the stream is enabled.

15.5.7 **DMA stream x peripheral address register (DMA_SxPAR)**

Address offset: 0x018 + 0x18 \* x, (x = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0: **PAR[15:0]**

This bitfield can be written only when the stream is disabled. When the stream is enabled, this bitfield is read-only, indicating the remaining data items to be transmitted. This bitfield decrements after each DMA transfer.

Once the transfer is completed, this bitfield can either stay at zero (when the stream is in normal mode), or be reloaded automatically with the previously programmed value in the following cases:

- when the stream is configured in circular mode
- when the stream is enabled again by setting EN bit to 1

If the value of this bitfield is zero, no transaction can be served even if the stream is enabled.
15.5.8 DMA stream x memory 0 address register (DMA_SxM0AR)

Address offset: 0x01C + 0x18 * x, (x = 0 to 7)

Reset value: 0x0000 0000

Bits 31:0 PAR[31:0]: Peripheral address
Base address of the peripheral data register from/to which the data is read/written.
These bits are write-protected and can be written only when bit EN = 0 in DMA_SxCR.

15.5.9 DMA stream x memory 1 address register (DMA_SxM1AR)

Address offset: 0x020 + 0x18 * x, (x = 0 to 7)

Reset value: 0x0200 0000

Bits 31:0 M0A[31:0]: Memory 0 address
Base address of memory area 0 from/to which the data is read/written.
These bits are write-protected. They can be written only if:
– the stream is disabled (EN = 0 in DMA_SxCR) or
– the stream is enabled (EN = 1 in DMA_SxCR) and CT = 1 in DMA_SxCR
  (in double-buffer mode).

Bits 31:0 M1A[31:0]: Memory 1 address (used in case of double-buffer mode)
Base address of memory area 1 from/to which the data is read/written.
This bitfield is used only for the double-buffer mode.
These bits are write-protected. They can be written only if:
– the stream is disabled (EN = 0 in DMA_SxCR) or
– the stream is enabled (EN = 1 in DMA_SxCR) and bit CT = 0 in DMA_SxCR.
## 15.5.10 DMA stream x FIFO control register (DMA_SxFCR)

Address offset: 0x024 + 0x18 * x, (x = 0 to 7)

Reset value: 0x0000 0021

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

**Bit 7 FEIE**: FIFO error interrupt enable
This bit is set and cleared by software.
0: FE interrupt disabled
1: FE interrupt enabled

**Bit 6 Reserved, must be kept at reset value.**

**Bits 5:3 FS[2:0]**: FIFO status
These bits are read-only.
000: 0 < fifo_level < 1/4
001: 1/4 ≤ fifo_level < 1/2
010: 1/2 ≤ fifo_level < 3/4
011: 3/4 ≤ fifo_level < full
100: FIFO is empty.
101: FIFO is full.
Others: Reserved (no meaning)
These bits are not relevant in the direct mode (DMDIS = 0).

**Bit 2 DMDIS**: Direct mode disable
This bit is set and cleared by software. It can be set by hardware.
0: Direct mode enabled
1: Direct mode disabled
This bit is protected and can be written only if EN = 0.
This bit is set by hardware if the memory-to-memory mode is selected (DIR = 10 in DMA_SxFCR), and EN = 1 in DMA_SxFCR because the direct mode is not allowed in the memory-to-memory configuration.

** Bits 1:0 FTH[1:0]**: FIFO threshold selection
These bits are set and cleared by software.
00: 1/4 full FIFO
01: 1/2 full FIFO
10: 3/4 full FIFO
11: Full FIFO
These bits are not used in the direct mode when the DMDIS = 0.
These bits are protected and can be written only if EN = 0.
## 15.5.11 DMA register map

### Table 115. DMA register map and reset values

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | DMA_LISR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x004  | DMA_HISR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x008  | DMA_LIFCR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x00C  | DMA_HIFCR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x010  | DMA_S0CR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x014  | DMA_S0NDTR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x018  | DMA_S0PAR    | PA[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x01C  | DMA_S0M0AR   | M0[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x020  | DMA_S0M1AR   | M1[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x024  | DMA_S0FCR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x028  | DMA_S1CR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x02C  | DMA_S1NDTR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x030  | DMA_S1PAR    | PA[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
Table 115. DMA register map and reset values (continued)

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x034  | DMA_S1M0AR    | M0A[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x038  | DMA_S1M1AR    | M1A[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x03C  | DMA_S1FCR     |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x040  | DMA_S2CR      |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x044  | DMA_S2NDTR    | NDT[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x048  | DMA_S2PAR     | PA[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x04C  | DMA_S2M0AR    | M0A[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x050  | DMA_S2M1AR    | M1A[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x054  | DMA_S2FCR     |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x058  | DMA_S3CR      |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x05C  | DMA_S3NDTR    | NDT[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x060  | DMA_S3PAR     | PA[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x064  | DMA_S3M0AR    | M0A[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x068  | DMA_S3M1AR    | M1A[31:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
### Table 115. DMA register map and reset values (continued)

| Offset | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x06C  | DMA_S3FCR     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x070  | DMA_S4CR      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x074  | DMA_S4NDTR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | NDT[15:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x078  | DMA_S4PAR     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | PA[31:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x07C  | DMA_S4MOAR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | M0A[31:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x080  | DMA_S4M1AR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | M1A[31:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x084  | DMA_S4FCR     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x088  | DMA_S5CR      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x08C  | DMA_S5NDTR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | NDT[15:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x090  | DMA_S5PAR     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | PA[31:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x094  | DMA_S5MOAR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | M0A[31:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x098  | DMA_S5M1AR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | M1A[31:0] |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x09C  | DMA_S5FCR     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0A0  | DMA_S6CR      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
Refer to Section 2.3 for the register boundary addresses.
16 Basic direct memory access controller (BDMA)

16.1 Introduction

The basic direct memory access (BDMA) controller is a bus master and system peripheral. The BDMA is used to perform programmable data transfers between memory-mapped peripherals and/or memories, upon the control of an off-loaded CPU.

The BDMA controller features a single AHB master architecture.

There is one instance of BDMA with 8 channels.

Each channel is dedicated to managing memory access requests from one or more peripherals. The BDMA includes an arbiter for handling the priority between DMA requests.

16.2 BDMA main features

- Single AHB master
- Peripheral-to-memory, memory-to-peripheral, memory-to-memory and peripheral-to-peripheral data transfers
- Access to D3 domain SRAM and AHB/APB peripherals (BDMA)
- All BDMA channels independently configurable:
  - Each channel is associated either with a DMA request signal coming from a peripheral, or with a software trigger in memory-to-memory transfers. This configuration is done by software.
  - Priority between the requests is programmable by software (4 levels per channel: very high, high, medium, low) and by hardware in case of equality (such as request to channel 1 has priority over request to channel 2).
  - Transfer size of source and destination are independent (byte, half-word, word), emulating packing and unpacking. Source and destination addresses must be aligned on the data size.
  - Support of transfers from/to peripherals to/from memory with circular buffer management
  - Programmable number of data to be transferred: 0 to $2^{16} - 1$
- Generation of an interrupt request per channel. Each interrupt request is caused from any of the three DMA events: transfer complete, half transfer, or transfer error.
16.3 **BDMA implementation**

16.3.1 **BDMA**

BDMA is implemented with the hardware configuration parameters shown in the table below.

<table>
<thead>
<tr>
<th>Feature</th>
<th>BDMA</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of channels (double-buffer)</td>
<td>8</td>
</tr>
</tbody>
</table>

16.3.2 **BDMA request mapping**

The BDMA controller is connected to DMA requests from the AHB/APB peripherals through the DMAMUX peripheral.

For the mapping of the different requests, refer to the *Section 17.3: DMAMUX implementation*.

16.4 **BDMA functional description**

16.4.1 **BDMA block diagram**

The BDMA block diagram is shown in the figure below.

*Figure 83. BDMA block diagram*
The BDMA controller performs direct memory transfer by sharing the AHB system bus with other system masters. The bus matrix implements round-robin scheduling. DMA requests may stop the CPU access to the system bus for a number of bus cycles, when CPU and BDMA target the same destination (memory or peripheral).

The BDMA controller is connected to DMA requests from the AHB/APB peripherals through the DMAMUX peripheral.

According to its configuration through the AHB slave interface, the BDMA controller arbitrates between the DMA channels and their associated received requests. The BDMA controller also schedules the DMA data transfers over the single AHB port master.

The BDMA controller generates an interrupt per channel to the interrupt controller.

### 16.4.2 BDMA pins and internal signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>bdma_req[x]</td>
<td>Input</td>
<td>BDMA channel x request</td>
</tr>
<tr>
<td>bdma_ack[x]</td>
<td>Output</td>
<td>BDMA channel x acknowledge</td>
</tr>
<tr>
<td>bdma_it[x]</td>
<td>Output</td>
<td>BDMA channel x interrupt</td>
</tr>
</tbody>
</table>

### 16.4.3 BDMA transfers

The software configures the BDMA controller at channel level, in order to perform a block transfer, composed of a sequence of AHB bus transfers.

A BDMA block transfer may be requested from a peripheral, or triggered by the software in case of memory-to-memory transfer.

After an event, the following steps of a single BDMA transfer occur:

1. The peripheral sends a single DMA request signal to the BDMA controller.
2. The BDMA controller serves the request, depending on the priority of the channel associated to this peripheral request.
3. As soon as the BDMA controller grants the peripheral, an acknowledge is sent to the peripheral by the BDMA controller.
4. The peripheral releases its request as soon as it gets the acknowledge from the BDMA controller.
5. Once the request is deasserted by the peripheral, the BDMA controller releases the acknowledge.

The peripheral may order a further single request and initiate another single BDMA transfer.

The request/acknowledge protocol is used when a peripheral is either the source or the destination of the transfer. For example, in case of memory-to-peripheral transfer, the peripheral initiates the transfer by driving its single request signal to the BDMA controller. The BDMA controller reads then a single data in the memory and writes this data to the peripheral.
For a given channel x, a BDMA block transfer consists of a repeated sequence of:

- a single BDMA transfer, encapsulating two AHB transfers of a single data, over the BDMA AHB bus master:
  - a single data read (byte, half-word or word) from the peripheral data register or a location in the memory, addressed through an internal current peripheral/memory address register.
    The start address used for the first single transfer is the base address of the peripheral or memory, and is programmed in the BDMA_CPARx or BDMA_CM0/1ARx register.
  - a single data write (byte, half-word or word) to the peripheral data register or a location in the memory, addressed through an internal current peripheral/memory address register.
    The start address used for the first transfer is the base address of the peripheral or memory, and is programmed in the BDMA_CPARx or BDMA_CM0/1ARx register.
- post-decrementing of the programmed BDMA_CNDTRx register
  This register contains the remaining number of data items to transfer (number of AHB ‘read followed by write’ transfers).

This sequence is repeated until BDMA_CNDTRx is null.

Note: The AHB master bus source/destination address must be aligned with the programmed size of the transferred single data to the source/destination.

16.4.4 BDMA arbitration

The BDMA arbiter manages the priority between the different channels.

When an active channel x is granted by the arbiter (hardware requested or software triggered), a single BDMA transfer is issued (such as a AHB ‘read followed by write’ transfer of a single data). Then, the arbiter considers again the set of active channels and selects the one with the highest priority.

The priorities are managed in two stages:

- software: priority of each channel is configured in the BDMA_CCRx register, to one of the four different levels:
  - very high
  - high
  - medium
  - low
- hardware: if two requests have the same software priority level, the channel with the lowest index gets priority. For example, channel 2 gets priority over channel 4.

When a channel x is programmed for a block transfer in memory-to-memory mode, re arbitration is considered between each single BDMA transfer of this channel x. Whenever there is another concurrent active requested channel, the BDMA arbiter automatically alternates and grants the other highest-priority requested channel, which may be of lower priority than the memory-to-memory channel.

16.4.5 BDMA channels

Each channel may handle a BDMA transfer between a peripheral register located at a fixed address, and a memory address. The amount of data items to transfer is programmable.
The register that contains the amount of data items to transfer is decremented after each transfer.

A DMA channel is programmed at block transfer level.

**Programmable data sizes**

The transfer sizes of a single data (byte, half-word, or word) to the peripheral and memory are programmable through, respectively, the PSIZE[1:0] and MSIZE[1:0] fields of the BDMA_CCRx register.

**Pointer incrementation**

The peripheral and memory pointers may be automatically incremented after each transfer, depending on the PINC and MINC bits of the BDMA_CCRx register.

If the **incremented mode** is enabled (PINC or MINC set to 1), the address of the next transfer is the address of the previous one incremented by 1, 2 or 4, depending on the data size defined in PSIZE[1:0] or MSIZE[1:0]. The first transfer address is the one programmed in the BDMA_CPARx or BDMA_CM0/1ARx register. During transfers, these registers keep the initially programmed value. The current transfer addresses (in the current internal peripheral/memory address register) are not accessible by software.

If the channel x is configured in **non-circular mode**, no DMA request is served after the last data transfer (once the number of single data to transfer reaches zero). The DMA channel must be disabled in order to reload a new number of data items into the BDMA_CNDTRx register.

**Note:** *If the channel x is disabled, the BDMA registers are not reset. The DMA channel registers (BDMA_CCRx, BDMA_CPARx and BDMA_CM0/1ARx) retain the initial values programmed during the channel configuration phase.*

In **circular mode**, after the last data transfer, the BDMA_CNDTRx register is automatically reloaded with the initially programmed value. The current internal address registers are reloaded with the base address values from the BDMA_CPARx and BDMA_CM0/1ARx registers.
Channel configuration procedure

The following sequence is needed to configure a DMA channel x:

1. Set the peripheral register address in the BDMA_CPARx register.
   The data is moved from/to this address to/from the memory after the peripheral event, or after the channel is enabled in memory-to-memory mode.

2. Set the memory address in the BDMA_CM0ARx register.
   The data is written to/read from the memory after the peripheral event or after the channel is enabled in memory-to-memory mode.

3. Configure the total number of data to transfer in the BDMA_CNDTRx register.
   After each data transfer, this value is decremented.

4. Configure the parameters listed below in the BDMA_CCRx register:
   - the channel priority
   - the data transfer direction
   - the circular mode
   - the double-buffer mode
   - the peripheral and memory incremented mode
   - the peripheral and memory data size
   - the interrupt enable at half and/or full transfer and/or transfer error

5. Activate the channel by setting the EN bit in the BDMA_CCRx register.

A channel, as soon as enabled, may serve any BDMA request from the peripheral connected to this channel, or may start a memory-to-memory block transfer.

Note: The two last steps of the channel configuration procedure may be merged into a single access to the BDMA_CCRx register, to configure and enable the channel.

Channel state and disabling a channel

A channel x in active state is an enabled channel (read BDMA_CCRx.EN = 1). An active channel x is a channel that must have been enabled by the software (BDMA_CCRx.EN set to 1) and afterwards with no occurred transfer error (BDMA_ISR.TEIFx = 0). In case there is a transfer error, the channel is automatically disabled by hardware (BDMA_CCRx.EN = 0).

The three following use cases may happen:

- **Suspend and resume a channel**
  This corresponds to the two following actions:
  - An active channel is disabled by software (writing BDMA_CCRx.EN = 0 whereas BDMA_CCRx.EN = 1).
  - The software enables the channel again (BDMA_CCRx.EN set to 1) without reconfiguring the other channel registers (such as BDMA_CNDTRx, BDMA_CPARx and BDMA_CM0/1ARx).

This case is not supported by the BDMA hardware, that does not guarantee that the remaining data transfers are performed correctly.

- **Stop and abort a channel**
  If the application does not need any more the channel, this active channel can be disabled by software. The channel is stopped and aborted but the BDMA_CNDTRx
register content may not correctly reflect the remaining data transfers versus the aborted source and destination buffer/register.

- Abort and restart a channel
  This corresponds to the software sequence: disable an active channel, then reconfigure the channel and enable it again.
  This is supported by the hardware if the following conditions are met:
  - The application guarantees that, when the software is disabling the channel, a DMA data transfer is not occurring at the same time over its master port. For example, the application can first disable the peripheral in DMA mode, in order to ensure that there is no pending hardware DMA request from this peripheral.
  - The software must operate separated write accesses to the same BDMA_CCRx register: First disable the channel. Second reconfigure the channel for a next block transfer including the BDMA_CCRx if a configuration change is needed. There are read-only BDMA_CCRx register fields when BDMA_CCRx.EN=1. Finally enable again the channel.

When a channel transfer error occurs, the EN bit of the BDMA_CCRx register is cleared by hardware. This EN bit can not be set again by software to re-activate the channel x, until the TEIFx bit of the BDMA_CxISR register is set.

Circular mode (in memory-to-peripheral/peripheral-to-memory transfers)

The circular mode is available to handle circular buffers and continuous data flows (such as ADC scan mode). This feature is enabled using the CIRC bit in the BDMA_CCRx register.

Note: The circular mode must not be used in memory-to-memory mode. Before enabling a channel in circular mode (CIRC = 1), the software must clear the MEM2MEM bit of the BDMA_CCRx register. When the circular mode is activated, the amount of data to transfer is automatically reloaded with the initial value programmed during the channel configuration phase, and the DMA requests continue to be served.

In order to stop a circular transfer, the software needs to stop the peripheral from generating DMA requests (such as quit the ADC scan mode), before disabling the DMA channel. The software must explicitly program the BDMA_CNDTRx value before starting/enabling a transfer, and after having stopped a circular transfer.

Memory-to-memory mode

The BDMA channels may operate without being triggered by a request from a peripheral. This mode is called memory-to-memory mode, and is initiated by software.

If the MEM2MEM bit in the BDMA_CCRx register is set, the channel, if enabled, initiates transfers. The transfer stops once the BDMA_CNDTRx register reaches zero.

Note: The memory-to-memory mode must not be used in circular mode. Before enabling a channel in memory-to-memory mode (MEM2MEM = 1), the software must clear the CIRC bit of the BDMA_CCRx register.

Double-buffer mode (in memory-to-peripheral and peripheral-to-memory transfers)

The BDMA channels can operate in double-buffer mode.

The difference compared to a regular operation is that the BDMA controller toggles between two memory address pointers at the end of each BDMA transfer, thus accessing two memory areas in an alternate way. This allows the software to access one of the two
memory areas while the BDMA controller accesses the other one. The double-buffer mode transfer operates in both directions, so the target memory can be either the source or the destination.

The double-buffer mode is configured by setting both the DBM and CIRC bits of the BDMA_CCRx register.

**Note:** The double-buffer mode must not be used in memory-to-memory mode. Before enabling a channel in double-buffer mode (DBM = 1), the software has to configure appropriately the MEM2MEM bit (MEM2MEM = 0).

The steps described below allow the configuration of a BDMA channel x in double-buffer mode:

- Set the DBM and CIRC bits and clear the MEM2MEM bit of the BDMA_CCRx register. The circular mode is then activated for the swap mechanism to occur.
- Configure the second memory address register BDMA_CM1ARx.
- Continue with the regular channel configuration procedure, and lastly, activate the channel by setting the EN bit of the BDMA_CCRx register. The first BDMA transfer target memory of the corresponding BDMA channel x, is given by the CT bit of the BDMA_CCRx register.

**Note:** Independently from the value of DBM bit of the BDMA_CCRx register, if CT = 1, the memory address pointer for the BDMA transfer is defined by BDMA_CM1ARx, and not by BDMA_CM0ARx.

### Peripheral-to-peripheral mode

Any BDMA channel can operate in peripheral-to-peripheral mode:

- when the hardware request from a peripheral is selected to trigger the BDMA channel
  - This peripheral is the BDMA initiator and paces the data transfer from/to this peripheral to/from a register belonging to another memory-mapped peripheral (this one being not configured in DMA mode).
- when no peripheral request is selected and connected to the BDMA channel
  - The software configures a register-to-register transfer by setting the MEM2MEM bit of the BDMA_CCRx register.

### Programming transfer direction, assigning source/destination

The value of the DIR bit of the BDMA_CCRx register sets the direction of the transfer, and consequently, it identifies the source and the destination, regardless the source/destination type (peripheral or memory):

- **DIR = 1** defines typically a memory-to-peripheral transfer. More generally, if DIR = 1:
  - The source attributes are defined by the BDMA_MARx register, the MSIZE[1:0] field and MINC bit of the BDMA_CCRx register. Regardless of their usual naming, these ‘memory’ register, field and bit are used to define the source peripheral in peripheral-to-peripheral mode.
  - The destination attributes are defined by the BDMA_PARx register, the PSIZE[1:0] field and PINC bit of the BDMA_CCRx register.
Regardless of their usual naming, these ‘peripheral’ register, field and bit are used to define the destination memory in memory-to-memory mode.

- **DIR = 0** defines typically a peripheral-to-memory transfer. More generally, if DIR = 0:
  - The **source** attributes are defined by the BDMA_PARx register, the PSIZE[1:0] field and PINC bit of the BDMA_CCRx register. Regardless of their usual naming, these ‘peripheral’ register, field and bit are used to define the source memory in memory-to-memory mode
  - The **destination** attributes are defined by the BDMA_MARx register, the MSIZE[1:0] field and MINC bit of the BDMA_CCRx register. Regardless of their usual naming, these ‘memory’ register, field and bit are used to define the destination peripheral in peripheral-to-peripheral mode.

### 16.4.6 BDMA data width, alignment and endianness

When PSIZE[1:0] and MSIZE[1:0] are not equal, the BDMA controller performs some data alignments as described in the table below.

<table>
<thead>
<tr>
<th>Source port width (MSIZE if DIR = 1, else PSIZE)</th>
<th>Destination port width (PSIZE if DIR = 1, else MSIZE)</th>
<th>Number of data items to transfer (NDT)</th>
<th>Source content: address / data (BDMA_CM0/1ARx if DIR = 1, else BDMA_CPARx)</th>
<th>Destination content: address / data (BDMA_CPARx if DIR = 1, else BDMA_CM0/1ARx)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 <em>8</em></td>
<td>8</td>
<td>8</td>
<td>@0x0 / B0</td>
<td>@0x0 / 00B0</td>
</tr>
<tr>
<td>8 / 8</td>
<td>16</td>
<td>4</td>
<td>@0x0 / B0</td>
<td>@0x0 / 00B0</td>
</tr>
<tr>
<td>8 <em>8</em></td>
<td>32</td>
<td>4</td>
<td>@0x0 / B0</td>
<td>@0x0 / 00B0</td>
</tr>
<tr>
<td>16 <em>8</em></td>
<td>16</td>
<td>4</td>
<td>@0x0 / B1B0</td>
<td>@0x0 / B0</td>
</tr>
<tr>
<td>16 / 16</td>
<td>32</td>
<td>4</td>
<td>@0x0 / B1B0</td>
<td>@0x0 / B0</td>
</tr>
<tr>
<td>32 <em>8</em></td>
<td>32</td>
<td>4</td>
<td>@0x0 / B3B2B1B0</td>
<td>@0x0 / B0</td>
</tr>
</tbody>
</table>

**Table 118. Programmable data width and endian behavior (when PINC = MINC = 1)**
Addressing AHB peripherals not supporting byte/half-word write transfers

When the BDMA controller initiates an AHB byte or half-word write transfer, the data are duplicated on the unused lanes of the AHB master 32-bit data bus (HWDATA[31:0]).

When the AHB slave peripheral does not support byte or half-word write transfers and does not generate any error, the BDMA controller writes the 32 HWDATA bits as shown in the two examples below:

- To write the half-word 0xABCD, the BDMA controller sets the HWDATA bus to 0xABCDABCD with a half-word data size (HSIZE = HalfWord in AHB master bus).
- To write the byte 0xAB, the BDMA controller sets the HWDATA bus to 0xABABABAB with a byte data size (HSIZE = Byte in the AHB master bus).

Assuming the AHB/APB bridge is an AHB 32-bit slave peripheral that does not take into account the HSIZE data, any AHB byte or half-word transfer is changed into a 32-bit APB transfer as described below:

- An AHB byte write transfer of 0xB0 to one of the 0x0, 0x1, 0x2 or 0x3 addresses, is converted to an APB word write transfer of 0xB0B0B0B0 to the 0x0 address.
- An AHB half-word write transfer of 0xB1B0 to the 0x0 or 0x2 addresses, is converted to an APB word write transfer of 0xB1B0B1B0 to the 0x0 address.

### 16.4.7 BDMA error management

A BDMA transfer error is generated when reading from or writing to a reserved address space. When a BDMA transfer error occurs during a BDMA read or write access, the faulty channel x is automatically disabled through a hardware clear of its EN bit in the corresponding BDMA_CCRx register.

The TEIFx bit of the BDMA_ISR register is set. An interrupt is then generated if the TEIE bit of the BDMA_CCRx register is set.

The EN bit of the BDMA_CCRx register can not be set again by software (channel x re-activated) until the TEIFx bit of the BDMA_ISR register is cleared (by setting the CTEIFx bit of the BDMA_IFCR register).

When the software is notified with a transfer error over a channel which involves a peripheral, the software has first to stop this peripheral in DMA mode, in order to disable any pending or future DMA request. Then software may normally reconfigure both BDMA and the peripheral in DMA mode for a new transfer.
16.5 BDMA interrupts

An interrupt can be generated on a half transfer, transfer complete or transfer error for each DMA channel x. Separate interrupt enable bits are available for flexibility.

<table>
<thead>
<tr>
<th>Interrupt request</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Interrupt enable bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel x interrupt</td>
<td>Half transfer on channel x</td>
<td>HTIFx</td>
<td>HTIEEx</td>
</tr>
<tr>
<td></td>
<td>Transfer complete on channel x</td>
<td>TCIFx</td>
<td>TCIEx</td>
</tr>
<tr>
<td></td>
<td>Transfer error on channel x</td>
<td>TEIFx</td>
<td>TEIEEx</td>
</tr>
<tr>
<td></td>
<td>Half transfer or transfer complete or transfer error on channel x</td>
<td>GIFx</td>
<td>-</td>
</tr>
</tbody>
</table>

16.6 BDMA registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The BDMA registers have to be accessed by words (32-bit).

16.6.1 BDMA interrupt status register (BDMA_ISR)

Address offset: 0x00

Reset value: 0x0000 0000

Every status bit is cleared by hardware when the software sets the corresponding clear bit or the corresponding global clear bit CGIFx, in the BDMA_IFCR register.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
<th>TEIF7</th>
<th>HTIF7</th>
<th>TCIF7</th>
<th>GIF7</th>
<th>TEIF6</th>
<th>HTIF6</th>
<th>TCIF6</th>
<th>GIF6</th>
<th>TEIF5</th>
<th>HTIF5</th>
<th>TCIF5</th>
<th>GIF5</th>
<th>TEIF4</th>
<th>HTIF4</th>
<th>TCIF4</th>
<th>GIF4</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TEIF3</td>
<td>HTIF3</td>
<td>TCIF3</td>
<td>GIF3</td>
<td>TEIF2</td>
<td>HTIF2</td>
<td>TCIF2</td>
<td>GIF2</td>
<td>TEIF1</td>
<td>HTIF1</td>
<td>TCIF1</td>
<td>GIF1</td>
<td>TEIF0</td>
<td>HTIF0</td>
<td>TCIF0</td>
<td>GIF0</td>
<td></td>
</tr>
<tr>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td></td>
</tr>
</tbody>
</table>

Bit 31  **TEIF7**: transfer error (TE) flag for channel 7

0: no TE event
1: a TE event occurred

Bit 30  **HTIF7**: half transfer (HT) flag for channel 7

0: no HT event
1: a HT event occurred

Bit 29  **TCIF7**: transfer complete (TC) flag for channel 7

0: no TC event
1: a TC event occurred

Bit 28  **GIF7**: global interrupt flag for channel 7

0: no TE, HT or TC event
1: a TE, HT or TC event occurred
Bit 27 **TEIF6**: transfer error (TE) flag for channel 6
   0: no TE event
   1: a TE event occurred

Bit 26 **HTIF6**: half transfer (HT) flag for channel 6
   0: no HT event
   1: a HT event occurred

Bit 25 **TCIF6**: transfer complete (TC) flag for channel 6
   0: no TC event
   1: a TC event occurred

Bit 24 **GIF6**: global interrupt flag for channel 6
   0: no TE, HT or TC event
   1: a TE, HT or TC event occurred

Bit 23 **TEIF5**: transfer error (TE) flag for channel 5
   0: no TE event
   1: a TE event occurred

Bit 22 **HTIF5**: half transfer (HT) flag for channel 5
   0: no HT event
   1: a HT event occurred

Bit 21 **TCIF5**: transfer complete (TC) flag for channel 5
   0: no TC event
   1: a TC event occurred

Bit 20 **GIF5**: global interrupt flag for channel 5
   0: no TE, HT or TC event
   1: a TE, HT or TC event occurred

Bit 19 **TEIF4**: transfer error (TE) flag for channel 4
   0: no TE event
   1: a TE event occurred

Bit 18 **HTIF4**: half transfer (HT) flag for channel 4
   0: no HT event
   1: a HT event occurred

Bit 17 **TCIF4**: transfer complete (TC) flag for channel 4
   0: no TC event
   1: a TC event occurred

Bit 16 **GIF4**: global interrupt flag for channel 4
   0: no TE, HT or TC event
   1: a TE, HT or TC event occurred

Bit 15 **TEIF3**: transfer error (TE) flag for channel 3
   0: no TE event
   1: a TE event occurred

Bit 14 **HTIF3**: half transfer (HT) flag for channel 3
   0: no HT event
   1: a HT event occurred

Bit 13 **TCIF3**: transfer complete (TC) flag for channel 3
   0: no TC event
   1: a TC event occurred
Bit 12 **GIF3**: global interrupt flag for channel 3  
0: no TE, HT or TC event  
1: a TE, HT or TC event occurred

Bit 11 **TEIF2**: transfer error (TE) flag for channel 2  
0: no TE event  
1: a TE event occurred

Bit 10 **HTIF2**: half transfer (HT) flag for channel 2  
0: no HT event  
1: a HT event occurred

Bit 9 **TCIF2**: transfer complete (TC) flag for channel 2  
0: no TC event  
1: a TC event occurred

Bit 8 **GIF2**: global interrupt flag for channel 2  
0: no TE, HT or TC event  
1: a TE, HT or TC event occurred

Bit 7 **TEIF1**: transfer error (TE) flag for channel 1  
0: no TE event  
1: a TE event occurred

Bit 6 **HTIF1**: half transfer (HT) flag for channel 1  
0: no HT event  
1: a HT event occurred

Bit 5 **TCIF1**: transfer complete (TC) flag for channel 1  
0: no TC event  
1: a TC event occurred

Bit 4 **GIF1**: global interrupt flag for channel 1  
0: no TE, HT or TC event  
1: a TE, HT or TC event occurred

Bit 3 **TEIF0**: transfer error (TE) flag for channel 0  
0: no TE event  
1: a TE event occurred

Bit 2 **HTIF0**: half transfer (HT) flag for channel 0  
0: no HT event  
1: a HT event occurred

Bit 1 **TCIF0**: transfer complete (TC) flag for channel 0  
0: no TC event  
1: a TC event occurred

Bit 0 **GIF0**: global interrupt flag for channel 0  
0: no TE, HT or TC event  
1: a TE, HT or TC event occurred
16.6.2 BDMA interrupt flag clear register (BDMA_IFCR)

Address offset: 0x04
Reset value: 0x0000 0000

Setting the global clear bit CGIFx of the channel x in this BDMA_IFCR register, causes the BDMA hardware to clear the corresponding GIFx bit and any individual flag among TEIFx, HTIFx, TCIFx, in the BDMA_ISR register.

Setting any individual clear bit among CTEIFx, CHTIFx, CTCIFx in this BDMA_IFCR register, causes the BDMA hardware to clear the corresponding individual flag and the global flag GIFx in the BDMA_ISR register, provided that none of the two other individual flags is set.

Writing 0 into any flag clear bit has no effect.

<table>
<thead>
<tr>
<th></th>
<th>CTEIF7</th>
<th>CHTIF7</th>
<th>CTCIF7</th>
<th>CGIF7</th>
<th>CTEIF6</th>
<th>CHTIF6</th>
<th>CTCIF6</th>
<th>CGIF6</th>
<th>CTEIF5</th>
<th>CHTIF5</th>
<th>CTCIF5</th>
<th>CGIF5</th>
<th>CTEIF4</th>
<th>CHTIF4</th>
<th>CTCIF4</th>
<th>CGIF4</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>30</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>29</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>28</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>27</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>26</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>25</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>24</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>23</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>22</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>21</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>20</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>19</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>18</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>17</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>16</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bit 31  CTEIF7: transfer error flag clear for channel 7
Bit 30  CHTIF7: half transfer flag clear for channel 7
Bit 29  CTCIF7: transfer complete flag clear for channel 7
Bit 28  CGIF7: global interrupt flag clear for channel 7
Bit 27  CTEIF6: transfer error flag clear for channel 6
Bit 26  CHTIF6: half transfer flag clear for channel 6
Bit 25  CTCIF6: transfer complete flag clear for channel 6
Bit 24  CGIF6: global interrupt flag clear for channel 6
Bit 23  CTEIF5: transfer error flag clear for channel 5
Bit 22  CHTIF5: half transfer flag clear for channel 5
Bit 21  CTCIF5: transfer complete flag clear for channel 5
Bit 20  CGIF5: global interrupt flag clear for channel 5
Bit 19  CTEIF4: transfer error flag clear for channel 4
Bit 18  CHTIF4: half transfer flag clear for channel 4
Bit 17  CTCIF4: transfer complete flag clear for channel 4
Bit 16  CGIF4: global interrupt flag clear for channel 4
Bit 15  CTEIF3: transfer error flag clear for channel 3
Bit 14  CHTIF3: half transfer flag clear for channel 3
Bit 13  CTCIF3: transfer complete flag clear for channel 3
### 16.6.3 BDMA channel x configuration register (BDMA_CCRx)

Address offset: 0x08 + 0x14 * x, (x = 0 to 7)

Reset value: 0x0000 0000

The register fields/bits CT, DBM, MEM2MEM, PL[1:0], MSIZE[1:0], PSIZE[1:0], MINC, PINC, and DIR are read-only when EN = 1.

The states of MEM2MEM and CIRC bits must not be both high at the same time.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>CGIF3</td>
<td>Global interrupt flag clear for channel 3</td>
</tr>
<tr>
<td>30</td>
<td>CGIF2</td>
<td>Global interrupt flag clear for channel 2</td>
</tr>
<tr>
<td>29</td>
<td>CTEIF2</td>
<td>Transfer error flag clear for channel 2</td>
</tr>
<tr>
<td>28</td>
<td>CHTIF2</td>
<td>Half transfer flag clear for channel 2</td>
</tr>
<tr>
<td>27</td>
<td>CTCIF2</td>
<td>Transfer complete flag clear for channel 2</td>
</tr>
<tr>
<td>26</td>
<td>CGIF1</td>
<td>Global interrupt flag clear for channel 0</td>
</tr>
<tr>
<td>25</td>
<td>CTEIF0</td>
<td>Transfer error flag clear for channel 0</td>
</tr>
<tr>
<td>24</td>
<td>CHTIF0</td>
<td>Half transfer flag clear for channel 0</td>
</tr>
<tr>
<td>23</td>
<td>CTCIF0</td>
<td>Transfer complete flag clear for channel 0</td>
</tr>
<tr>
<td>22</td>
<td>CGIF0</td>
<td>Global interrupt flag clear for channel 0</td>
</tr>
</tbody>
</table>

**Register Format**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DBM</td>
<td></td>
</tr>
<tr>
<td>MEM2MEM</td>
<td></td>
</tr>
<tr>
<td>PL[1:0]</td>
<td></td>
</tr>
<tr>
<td>MSIZE[1:0]</td>
<td></td>
</tr>
<tr>
<td>PSIZE[1:0]</td>
<td></td>
</tr>
<tr>
<td>MINC</td>
<td></td>
</tr>
<tr>
<td>PINC</td>
<td></td>
</tr>
<tr>
<td>CIRC</td>
<td></td>
</tr>
<tr>
<td>DIR</td>
<td></td>
</tr>
<tr>
<td>TEIE</td>
<td></td>
</tr>
<tr>
<td>HTIE</td>
<td></td>
</tr>
<tr>
<td>TCIE</td>
<td></td>
</tr>
<tr>
<td>EN</td>
<td></td>
</tr>
</tbody>
</table>

**Access**: rw
Bits 31:17  Reserved, must be kept at reset value.

Bit 16  **CT**: current target memory of DMA transfer in double-buffer mode
This bit is toggled by hardware at the end of each channel transfer in double-buffer mode.
0: memory 0 (addressed by the BDMA_CM0AR pointer)
1: memory 1 (addressed by the BDMA_CM1AR pointer)
*Note: this bit is set and cleared by software.*
  *It must not be written when the channel is enabled (EN = 1).*
  *It is read-only when the channel is enabled (EN = 1).*

Bit 15  **DBM**: double-buffer mode
This bit must be set only in memory-to-peripheral and peripheral-to-memory transfers (MEM2MEM=0). The CIRC bit must also be set in double buffer mode.
0: disabled (no memory address switch at the end of the BDMA transfer)
1: enabled (memory address switched at the end of the BDMA transfer)
*Note: this bit is set and cleared by software.*
  *It must not be written when the channel is enabled (EN = 1).*
  *It is not read-only when the channel is enabled (EN = 1).*

Bit 14  **MEM2MEM**: memory-to-memory mode
0: disabled
1: enabled
*Note: this bit is set and cleared by software.*
  *It must not be written when the channel is enabled (EN = 1).*
  *It is read-only when the channel is enabled (EN = 1).*

Bits 13:12  **PL[1:0]**: priority level
00: low
01: medium
10: high
11: very high
*Note: this field is set and cleared by software.*
  *It must not be written when the channel is enabled (EN = 1).*
  *It is read-only when the channel is enabled (EN = 1).*

Bits 11:10  **MSIZE[1:0]**: memory size
Defines the data size of each DMA transfer to the identified memory.
In memory-to-memory mode, this field identifies the memory source if DIR = 1 and the memory destination if DIR = 0.
In peripheral-to-peripheral mode, this field identifies the peripheral source if DIR = 1 and the peripheral destination if DIR = 0.
00: 8 bits
01: 16 bits
10: 32 bits
11: reserved
*Note: this field is set and cleared by software.*
  *It must not be written when the channel is enabled (EN = 1).*
  *It is read-only when the channel is enabled (EN = 1).*
Bits 9:8 **PSIZE[1:0]**: peripheral size
- Defines the data size of each DMA transfer to the identified peripheral.
- In memory-to-memory mode, this field identifies the memory destination if \( \text{DIR} = 1 \) and the memory source if \( \text{DIR} = 0 \).
- In peripheral-to-peripheral mode, this field identifies the peripheral destination if \( \text{DIR} = 1 \) and the peripheral source if \( \text{DIR} = 0 \).
- 00: 8 bits
- 01: 16 bits
- 10: 32 bits
- 11: reserved

**Note:** this field is set and cleared by software.
- It must not be written when the channel is enabled \((\text{EN} = 1)\).
- It is read-only when the channel is enabled \((\text{EN} = 1)\).

Bit 7 **MINC**: memory increment mode
- Defines the increment mode for each DMA transfer to the identified memory.
- In memory-to-memory mode, this field identifies the memory source if \( \text{DIR} = 1 \) and the memory destination if \( \text{DIR} = 0 \).
- In peripheral-to-peripheral mode, this field identifies the peripheral source if \( \text{DIR} = 1 \) and the peripheral destination if \( \text{DIR} = 0 \).
- 0: disabled
- 1: enabled

**Note:** this bit is set and cleared by software.
- It must not be written when the channel is enabled \((\text{EN} = 1)\).
- It is read-only when the channel is enabled \((\text{EN} = 1)\).

Bit 6 **PINC**: peripheral increment mode
- Defines the increment mode for each DMA transfer to the identified peripheral.
- In memory-to-memory mode, this field identifies the memory destination if \( \text{DIR} = 1 \) and the memory source if \( \text{DIR} = 0 \).
- In peripheral-to-peripheral mode, this field identifies the peripheral destination if \( \text{DIR} = 1 \) and the peripheral source if \( \text{DIR} = 0 \).
- 0: disabled
- 1: enabled

**Note:** this bit is set and cleared by software.
- It must not be written when the channel is enabled \((\text{EN} = 1)\).
- It is read-only when the channel is enabled \((\text{EN} = 1)\).

Bit 5 **CIRC**: circular mode
- 0: disabled
- 1: enabled

**Note:** this bit is set and cleared by software.
- It must not be written when the channel is enabled \((\text{EN} = 1)\).
- It is not read-only when the channel is enabled \((\text{EN} = 1)\).
Bit 4  **DIR**: data transfer direction
   This bit must be set only in memory-to-peripheral and peripheral-to-memory modes.
   0: read from peripheral
      - Source attributes are defined by PSIZE and PINC, plus the BDMA_CPARx register.
        This is still valid in a memory-to-memory mode.
      - Destination attributes are defined by MSIZE and MINC, plus the BDMA_CM0/1ARx register. This is still valid in a peripheral-to-peripheral mode.
   1: read from memory
      - Destination attributes are defined by PSIZE and PINC, plus the BDMA_CPARx register. This is still valid in a memory-to-memory mode.
      - Source attributes are defined by MSIZE and MINC, plus the BDMA_CM0/1ARx register. This is still valid in a peripheral-to-peripheral mode.

   **Note:** this bit is set and cleared by software.
   It must not be written when the channel is enabled (EN = 1).
   It is read-only when the channel is enabled (EN = 1).

Bit 3  **TEIE**: transfer error interrupt enable
   0: disabled
   1: enabled

   **Note:** this bit is set and cleared by software.
   It must not be written when the channel is enabled (EN = 1).
   It is not read-only when the channel is enabled (EN = 1).

Bit 2  **HTIE**: half transfer interrupt enable
   0: disabled
   1: enabled

   **Note:** this bit is set and cleared by software.
   It must not be written when the channel is enabled (EN = 1).
   It is not read-only when the channel is enabled (EN = 1).

Bit 1  **TCIE**: transfer complete interrupt enable
   0: disabled
   1: enabled

   **Note:** this bit is set and cleared by software.
   It must not be written when the channel is enabled (EN = 1).
   It is not read-only when the channel is enabled (EN = 1).

Bit 0  **EN**: channel enable
   When a channel transfer error occurs, this bit is cleared by hardware. It can not be set again by software (channel x re-activated) until the TEIFx bit of the BDMA_ISR register is cleared (by setting the CTEIFx bit of the BDMA_IFCR register).
   0: disabled
   1: enabled

   **Note:** this bit is set and cleared by software.
16.6.4 BDMA channel \( x \) number of data to transfer register (BDMA_CNDTRx)

Address offset: 0x0C + 0x14 \( \times \) \( x \), (\( x = 0 \) to 7)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **NDT[15:0]**: number of data to transfer (0 to \( 2^{16} - 1 \))

This field is updated by hardware when the channel is enabled:
- It is decremented after each single BDMA ‘read followed by write’ transfer, indicating the remaining amount of data items to transfer.
- It is kept at zero when the programmed amount of data to transfer is reached, if the channel is not in circular mode (CIRC = 0 in the BDMA_CCRx register).
- It is reloaded automatically by the previously programmed value, when the transfer is complete, if the channel is in circular mode (CIRC = 1).

If this field is zero, no transfer can be served whatever the channel status (enabled or not).

*Note:* this field is set and cleared by software.

*It must not be written when the channel is enabled (\( EN = 1 \)).
It is read-only when the channel is enabled (\( EN = 1 \)).

16.6.5 BDMA channel \( x \) peripheral address register (BDMA_CPARx)

Address offset: 0x10 + 0x14 \( \times \) \( x \), (\( x = 0 \) to 7)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA[31:16]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA[15:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
16.6.6  BDMA channel x memory 0 address register (BDMA_CM0ARx)

Address offset: 0x14 + 0x14 * x, (x = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:0  MA[31:0]: peripheral address

- It contains the base address of the peripheral data register from/to which the data is read/written.
- When PSIZE[1:0] = 01 (16 bits), bit 0 of MA[31:0] is ignored. Access is automatically aligned to a half-word address.
- When PSIZE = 10 (32 bits), bits 1 and 0 of MA[31:0] are ignored. Access is automatically aligned to a word address.

In memory-to-memory mode, this register identifies the memory destination address if DIR = 1 and the memory source address if DIR = 0.

In peripheral-to-peripheral mode, this register identifies the peripheral destination address if DIR = 1 and the peripheral source address if DIR = 0.

Note: this register is set and cleared by software.

It must not be written when the channel is enabled (EN = 1).

It is not read-only when the channel is enabled (EN = 1).
16.6.7  BDMA channel x memory 1 address register (BDMA_CM1ARx)

Address offset: 0x18 + 0x14 * x, (x = 0 to 7)
Reset value: 0x0000 0000

Bits 31:0  MA[31:0]: peripheral address
It contains the base address of the memory from/to which the data is read/written.
When MSIZE[1:0] = 01 (16 bits), bit 0 of MA[31:0] is ignored. Access is automatically aligned
to a half-word address.
When MSIZE = 10 (32 bits), bits 1 and 0 of MA[31:0] are ignored. Access is automatically
aligned to a word address.
In memory-to-memory mode, this register identifies the memory source address if DIR = 1
and the memory destination address if DIR = 0.
In peripheral-to-peripheral mode, this register identifies the peripheral source address
DIR = 1 and the peripheral destination address if DIR = 0.

Note: this register is set and cleared by software.
It must not be written when the channel is enabled (EN = 1).
It is not read-only when the channel is enabled (EN = 1).

16.6.8  BDMA register map

The table below gives the BDMA register map and reset values.

Table 120. BDMA register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register</th>
<th>MA31:16</th>
<th>MA15:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>BDMA_ISR</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
<tr>
<td>0x004</td>
<td>BDMA_IFCR</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>0x008</td>
<td>BDMA_CCR0</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>0x00C</td>
<td>BDMA_CNDTR0</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>0x010</td>
<td>BDMA_CPAR0</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>0x014</td>
<td>BDMA_CM0AR0</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>0x018</td>
<td>BDMA_CM1AR0</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Reset value

Note: this register is set and cleared by software.
It must not be written when the channel is enabled (EN = 1).
It is not read-only when the channel is enabled (EN = 1).
### Table 120. BDMA register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register</th>
<th>CT</th>
<th>DBM</th>
<th>MEM2MEM</th>
<th>PL[1:0]</th>
<th>MSIZE[1:0]</th>
<th>PSIZE[1:0]</th>
<th>MINC</th>
<th>PINC</th>
<th>CIRC</th>
<th>DIR</th>
<th>TEIE</th>
<th>HTIE</th>
<th>TCIE</th>
<th>TCE</th>
<th>EN</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x01C</td>
<td>BDMA_CCR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x020</td>
<td>BDMA_CNDTR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x024</td>
<td>BDMA_CPAR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x028</td>
<td>BDMA_CM0AR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x02C</td>
<td>BDMA_CM1AR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x030</td>
<td>BDMA_CCR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x034</td>
<td>BDMA_CNDTR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x038</td>
<td>BDMA_CPAR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x03C</td>
<td>BDMA_CM0AR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x040</td>
<td>BDMA_CM1AR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x044</td>
<td>BDMA_CCR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x048</td>
<td>BDMA_CNDTR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04C</td>
<td>BDMA_CPAR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x050</td>
<td>BDMA_CM0AR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x054</td>
<td>BDMA_CM1AR3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x058</td>
<td>BDMA_CCR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x05C</td>
<td>BDMA_CNDTR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x060</td>
<td>BDMA_CPAR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x064</td>
<td>BDMA_CM0AR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x068</td>
<td>BDMA_CM1AR4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 120. BDMA register map and reset values (continued)

| Offset | Register     | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x06C | BDMA_CCR5    | CT  | DBM | MEM1 | MEM2 | MEM3 | PA[1:0] | PSIZE[1:0] | MSIZE[1:0] | PINC | MINC | CIRC | DIR | TEIE | HTIE | TCIE | EN  | CTR | DBM | MEM1 | MEM2 | MEM3 | PA[1:0] | PSIZE[1:0] | MSIZE[1:0] | PINC | MINC | CIRC | DIR | TEIE | HTIE | TCIE | EN  | CTR |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x070 | BDMA_CNDTR5  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x074 | BDMA_CPAR5   |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x078 | BDMA_CM0AR5  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x07C | BDMA_CM1AR5  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x080 | BDMA_CCR6    |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x084 | BDMA_CNDTR6  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x088 | BDMA_CPAR6   |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x08C | BDMA_CM0AR6  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x090 | BDMA_CM1AR6  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x094 | BDMA_CCR7    |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x098 | BDMA_CNDTR7  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x09C | BDMA_CPAR7   |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0A0 | BDMA_CM0AR7  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|       |              |     |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0A4 | BDMA_CM1AR7  |      |     |      |      |      |         |            |             |     |      |      |    |      |      |     |     |    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

Refer to Section 2.3 on page 129 for the register boundary addresses.
17 DMA request multiplexer (DMAMUX)

17.1 Introduction

A peripheral indicates a request for DMA transfer by setting its DMA request signal. The DMA request is pending until served by the DMA controller that generates a DMA acknowledge signal, and the corresponding DMA request signal is deasserted.

In this document, the set of control signals required for the DMA request/acknowledge protocol is not explicitly shown or described, and it is referred to as DMA request line.

The DMAMUX request multiplexer enables routing a DMA request line between the peripherals and the DMA controllers of the product. The routing function is ensured by a programmable multi-channel DMA request line multiplexer. Each channel selects a unique DMA request line, unconditionally or synchronously with events from its DMAMUX synchronization inputs. The DMAMUX may also be used as a DMA request generator from programmable events on its input trigger signals.

The number of DMAMUX instances and their main characteristics are specified in Section 17.3.1.

The assignment of DMAMUX request multiplexer inputs to the DMA request lines from peripherals and to the DMAMUX request generator outputs, the assignment of DMAMUX request multiplexer outputs to DMA controller channels, and the assignment of DMAMUX synchronizations and trigger inputs to internal and external signals depend upon product implementation. They are detailed in Section 17.3.2.
17.2 DMAMUX main features

- Up to 16-channel programmable DMA request line multiplexer output
- Up to 8-channel DMA request generator
- Up to 32 trigger inputs to DMA request generator
- Up to 16 synchronization inputs
- Per DMA request generator channel:
  - DMA request trigger input selector
  - DMA request counter
  - Event overrun flag for selected DMA request trigger input
- Per DMA request line multiplexer channel output:
  - Up to 107 input DMA request lines from peripherals
  - One DMA request line output
  - Synchronization input selector
  - DMA request counter
  - Event overrun flag for selected synchronization input
  - One event output, for DMA request chaining

17.3 DMAMUX implementation

17.3.1 DMAMUX1 and DMAMUX2 instantiation

The product integrates two instances of DMA request multiplexer:
- DMAMUX1 for DMA1 and DMA2 (D2 domain)
- DMAMUX2 for BDMA (D3 domain)

DMAMUX1 and DMAMUX2 are instantiated with the hardware configuration parameters listed in the following table.

<table>
<thead>
<tr>
<th>Feature</th>
<th>DMAMUX1</th>
<th>DMAMUX2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of DMAMUX output request channels</td>
<td>16</td>
<td>8</td>
</tr>
<tr>
<td>Number of DMAMUX request generator channels</td>
<td>8</td>
<td>8</td>
</tr>
<tr>
<td>Number of DMAMUX request trigger inputs</td>
<td>8</td>
<td>32</td>
</tr>
<tr>
<td>Number of DMAMUX synchronization inputs</td>
<td>8</td>
<td>16</td>
</tr>
<tr>
<td>Number of DMAMUX peripheral request inputs</td>
<td>107</td>
<td>12</td>
</tr>
</tbody>
</table>

17.3.2 DMAMUX1 mapping

The mapping of resources to DMAMUX1 is hardwired.

DMAMUX1 is used with DMA1 and DMA2 in D2 domain
- DMAMUX1 channels 0 to 7 are connected to DMA1 channels 0 to 7
- DMAMUX1 channels 8 to 15 are connected to DMA2 channels 0 to 7
### Table 122. DMAMUX1: assignment of multiplexer inputs to resources

<table>
<thead>
<tr>
<th>DMA request MUX input</th>
<th>Resource</th>
<th>DMA request MUX input</th>
<th>Resource</th>
<th>DMA request MUX input</th>
<th>Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>dmamux1_req_gen0</td>
<td>44</td>
<td>usart2_tx_dma</td>
<td>87</td>
<td>sai1a_dma</td>
</tr>
<tr>
<td>2</td>
<td>dmamux1_req_gen1</td>
<td>45</td>
<td>usart3 rx_dma</td>
<td>88</td>
<td>sai1b_dma</td>
</tr>
<tr>
<td>3</td>
<td>dmamux1_req_gen2</td>
<td>46</td>
<td>usart3_tx_dma</td>
<td>89</td>
<td>sai2a_dma</td>
</tr>
<tr>
<td>4</td>
<td>dmamux1_req_gen3</td>
<td>47</td>
<td>TIM8_CH1</td>
<td>90</td>
<td>sai2b_dma</td>
</tr>
<tr>
<td>5</td>
<td>dmamux1_req_gen4</td>
<td>48</td>
<td>TIM8_CH2</td>
<td>91</td>
<td>swpmi_rx_dma</td>
</tr>
<tr>
<td>6</td>
<td>dmamux1_req_gen5</td>
<td>49</td>
<td>TIM8_CH3</td>
<td>92</td>
<td>swpmi_tx_dma</td>
</tr>
<tr>
<td>7</td>
<td>dmamux1_req_gen6</td>
<td>50</td>
<td>TIM8_CH4</td>
<td>93</td>
<td>spdifrx_dat_dma</td>
</tr>
<tr>
<td>8</td>
<td>dmamux1_req_gen7</td>
<td>51</td>
<td>TIM8_UP</td>
<td>94</td>
<td>spdifrx_ctrl_dma</td>
</tr>
<tr>
<td>9</td>
<td>adc1_dma</td>
<td>52</td>
<td>TIM8_TRIG</td>
<td>95</td>
<td>HR_REQ(1)</td>
</tr>
<tr>
<td>10</td>
<td>adc2_dma</td>
<td>53</td>
<td>TIM8_COM</td>
<td>96</td>
<td>HR_REQ(2)</td>
</tr>
<tr>
<td>11</td>
<td>TIM1_CH1</td>
<td>54</td>
<td>Reserved</td>
<td>97</td>
<td>HR_REQ(3)</td>
</tr>
<tr>
<td>12</td>
<td>TIM1_CH2</td>
<td>55</td>
<td>TIM5_CH1</td>
<td>98</td>
<td>HR_REQ(4)</td>
</tr>
<tr>
<td>13</td>
<td>TIM1_CH3</td>
<td>56</td>
<td>TIM5_CH2</td>
<td>99</td>
<td>HR_REQ(5)</td>
</tr>
<tr>
<td>14</td>
<td>TIM1_CH4</td>
<td>57</td>
<td>TIM5_CH3</td>
<td>100</td>
<td>HR_REQ(6)</td>
</tr>
<tr>
<td>15</td>
<td>TIM1_UP</td>
<td>58</td>
<td>TIM5_CH4</td>
<td>101</td>
<td>dfsdm1_dma0</td>
</tr>
<tr>
<td>16</td>
<td>TIM1_TRIG</td>
<td>59</td>
<td>TIM5_UP</td>
<td>102</td>
<td>dfsdm1_dma1</td>
</tr>
<tr>
<td>17</td>
<td>TIM1_COM</td>
<td>60</td>
<td>TIM5_TRIG</td>
<td>103</td>
<td>dfsdm1_dma2</td>
</tr>
<tr>
<td>18</td>
<td>TIM2_CH1</td>
<td>61</td>
<td>spi3_rx_dma</td>
<td>104</td>
<td>dfsdm1_dma3</td>
</tr>
<tr>
<td>19</td>
<td>TIM2_CH2</td>
<td>62</td>
<td>spi3_tx_dma</td>
<td>105</td>
<td>TIM15_CH1</td>
</tr>
<tr>
<td>20</td>
<td>TIM2_CH3</td>
<td>63</td>
<td>uart4_rx_dma</td>
<td>106</td>
<td>TIM15_UP</td>
</tr>
<tr>
<td>21</td>
<td>TIM2_CH4</td>
<td>64</td>
<td>uart4_tx_dma</td>
<td>107</td>
<td>TIM15_TRIG</td>
</tr>
<tr>
<td>22</td>
<td>TIM2_UP</td>
<td>65</td>
<td>uart5_rx_dma</td>
<td>108</td>
<td>TIM15_COM</td>
</tr>
<tr>
<td>23</td>
<td>TIM3_CH1</td>
<td>66</td>
<td>uart5_tx_dma</td>
<td>109</td>
<td>TIM16_CH1</td>
</tr>
<tr>
<td>24</td>
<td>TIM3_CH2</td>
<td>67</td>
<td>dac_ch1_dma</td>
<td>110</td>
<td>TIM16_UP</td>
</tr>
<tr>
<td>25</td>
<td>TIM3_CH3</td>
<td>68</td>
<td>dac_ch2_dma</td>
<td>111</td>
<td>TIM17_CH1</td>
</tr>
<tr>
<td>26</td>
<td>TIM3_CH4</td>
<td>69</td>
<td>TIM6_UP</td>
<td>112</td>
<td>TIM17_UP</td>
</tr>
<tr>
<td>27</td>
<td>TIM3_UP</td>
<td>70</td>
<td>TIM7_UP</td>
<td>113</td>
<td>sai3_a_dma</td>
</tr>
<tr>
<td>28</td>
<td>TIM3_TRIG</td>
<td>71</td>
<td>usart6_rx_dma</td>
<td>114</td>
<td>sai3_b_dma</td>
</tr>
<tr>
<td>29</td>
<td>TIM4_CH1</td>
<td>72</td>
<td>usart6_tx_dma</td>
<td>115</td>
<td>adc3_dma</td>
</tr>
<tr>
<td>30</td>
<td>TIM4_CH2</td>
<td>73</td>
<td>i2c3_rx_dma</td>
<td>116</td>
<td>Reserved</td>
</tr>
<tr>
<td>31</td>
<td>TIM4_CH3</td>
<td>74</td>
<td>i2c3_tx_dma</td>
<td>117</td>
<td>Reserved</td>
</tr>
<tr>
<td>32</td>
<td>TIM4_UP</td>
<td>75</td>
<td>dcmi_dma</td>
<td>118</td>
<td>Reserved</td>
</tr>
<tr>
<td>33</td>
<td>i2c1_rx_dma</td>
<td>76</td>
<td>cryp_in_dma</td>
<td>119</td>
<td>Reserved</td>
</tr>
<tr>
<td>34</td>
<td>i2c1_tx_dma</td>
<td>77</td>
<td>cryp_out_dma</td>
<td>120</td>
<td>Reserved</td>
</tr>
<tr>
<td>35</td>
<td>i2c2_rx_dma</td>
<td>78</td>
<td>hash_in_dma</td>
<td>121</td>
<td>Reserved</td>
</tr>
<tr>
<td>36</td>
<td>i2c2_tx_dma</td>
<td>79</td>
<td>uart7_rx_dma</td>
<td>122</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
### Table 122. DMAMUX1: assignment of multiplexer inputs to resources (continued)

<table>
<thead>
<tr>
<th>DMA request MUX input</th>
<th>Resource</th>
<th>DMA request MUX input</th>
<th>Resource</th>
<th>DMA request MUX input</th>
<th>Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>37</td>
<td>spi1_rx_dma</td>
<td>80</td>
<td>uart7_tx_dma</td>
<td>123</td>
<td>Reserved</td>
</tr>
<tr>
<td>38</td>
<td>spi1_tx_dma</td>
<td>81</td>
<td>uart8_rx_dma</td>
<td>124</td>
<td>Reserved</td>
</tr>
<tr>
<td>39</td>
<td>spi2_rx_dma</td>
<td>82</td>
<td>uart8_tx_dma</td>
<td>125</td>
<td>Reserved</td>
</tr>
<tr>
<td>40</td>
<td>spi2_tx_dma</td>
<td>83</td>
<td>spi4_rx_dma</td>
<td>126</td>
<td>Reserved</td>
</tr>
<tr>
<td>41</td>
<td>usart1_rx_dma</td>
<td>84</td>
<td>spi4_tx_dma</td>
<td>127</td>
<td>Reserved</td>
</tr>
<tr>
<td>42</td>
<td>usart1_tx_dma</td>
<td>85</td>
<td>spi5_rx_dma</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>43</td>
<td>usart2_rx_dma</td>
<td>86</td>
<td>spi5_tx_dma</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

### Table 123. DMAMUX1: assignment of multiplexer inputs to resources

<table>
<thead>
<tr>
<th>DMA request MUX input</th>
<th>Resource</th>
<th>DMA request MUX input</th>
<th>Resource</th>
<th>DMA request MUX input</th>
<th>Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>dmamux1_req_gen0</td>
<td>44</td>
<td>usart2_tx_dma</td>
<td>87</td>
<td>sai1a_dma</td>
</tr>
<tr>
<td>2</td>
<td>dmamux1_req_gen1</td>
<td>45</td>
<td>usart3_rx_dma</td>
<td>88</td>
<td>sai1b_dma</td>
</tr>
<tr>
<td>3</td>
<td>dmamux1_req_gen2</td>
<td>46</td>
<td>usart3_tx_dma</td>
<td>89</td>
<td>sai2a_dma</td>
</tr>
<tr>
<td>4</td>
<td>dmamux1_req_gen3</td>
<td>47</td>
<td>TIM8_CH1</td>
<td>90</td>
<td>sai2b_dma</td>
</tr>
<tr>
<td>5</td>
<td>dmamux1_req_gen4</td>
<td>48</td>
<td>TIM8_CH2</td>
<td>91</td>
<td>swpmi_rx_dma</td>
</tr>
<tr>
<td>6</td>
<td>dmamux1_req_gen5</td>
<td>49</td>
<td>TIM8_CH3</td>
<td>92</td>
<td>swpmi_tx_dma</td>
</tr>
<tr>
<td>7</td>
<td>dmamux1_req_gen6</td>
<td>50</td>
<td>TIM8_CH4</td>
<td>93</td>
<td>spdifrx_dat_dma</td>
</tr>
<tr>
<td>8</td>
<td>dmamux1_req_gen7</td>
<td>51</td>
<td>TIM8_UP</td>
<td>94</td>
<td>spdifrx_ctrl_dma</td>
</tr>
<tr>
<td>9</td>
<td>adc1_dma</td>
<td>52</td>
<td>TIM8_TRIG</td>
<td>95</td>
<td>HR_REQ(1)</td>
</tr>
<tr>
<td>10</td>
<td>adc2_dma</td>
<td>53</td>
<td>TIM8_COM</td>
<td>96</td>
<td>HR_REQ(2)</td>
</tr>
<tr>
<td>11</td>
<td>TIM1_CH1</td>
<td>54</td>
<td>Reserved</td>
<td>97</td>
<td>HR_REQ(3)</td>
</tr>
<tr>
<td>12</td>
<td>TIM1_CH2</td>
<td>55</td>
<td>TIM5_CH1</td>
<td>98</td>
<td>HR_REQ(4)</td>
</tr>
<tr>
<td>13</td>
<td>TIM1_CH3</td>
<td>56</td>
<td>TIM5_CH2</td>
<td>99</td>
<td>HR_REQ(5)</td>
</tr>
<tr>
<td>14</td>
<td>TIM1_CH4</td>
<td>57</td>
<td>TIM5_CH3</td>
<td>100</td>
<td>HR_REQ(6)</td>
</tr>
<tr>
<td>15</td>
<td>TIM1_UP</td>
<td>58</td>
<td>TIM5_CH4</td>
<td>101</td>
<td>dfsdm1_dma0</td>
</tr>
<tr>
<td>16</td>
<td>TIM1_TRIG</td>
<td>59</td>
<td>TIM5_UP</td>
<td>102</td>
<td>dfsdm1_dma1</td>
</tr>
<tr>
<td>17</td>
<td>TIM1_COM</td>
<td>60</td>
<td>TIM5_TRIG</td>
<td>103</td>
<td>dfsdm1_dma2</td>
</tr>
<tr>
<td>18</td>
<td>TIM2_CH1</td>
<td>61</td>
<td>spi3_rx_dma</td>
<td>104</td>
<td>dfsdm1_dma3</td>
</tr>
<tr>
<td>19</td>
<td>TIM2_CH2</td>
<td>62</td>
<td>spi3_tx_dma</td>
<td>105</td>
<td>TIM15_CH1</td>
</tr>
<tr>
<td>20</td>
<td>TIM2_CH3</td>
<td>63</td>
<td>uart4_rx_dma</td>
<td>106</td>
<td>TIM15_UP</td>
</tr>
<tr>
<td>21</td>
<td>TIM2_CH4</td>
<td>64</td>
<td>uart4_tx_dma</td>
<td>107</td>
<td>TIM15_TRIG</td>
</tr>
<tr>
<td>22</td>
<td>TIM2_UP</td>
<td>65</td>
<td>uart5_rx_dma</td>
<td>108</td>
<td>TIM15_COM</td>
</tr>
<tr>
<td>23</td>
<td>TIM3_CH1</td>
<td>66</td>
<td>uart5_tx_dma</td>
<td>109</td>
<td>TIM16_CH1</td>
</tr>
<tr>
<td>24</td>
<td>TIM3_CH2</td>
<td>67</td>
<td>dac_ch1_dma</td>
<td>110</td>
<td>TIM16_UP</td>
</tr>
<tr>
<td>25</td>
<td>TIM3_CH3</td>
<td>68</td>
<td>dac_ch2_dma</td>
<td>111</td>
<td>TIM17_CH1</td>
</tr>
</tbody>
</table>
17.3.3 DMAMUX2 mapping

DMAMUX2 channels 0 to 7 are connected to BDMA channels 0 to 7.
### Table 126. DMAMUX2: assignment of multiplexer inputs to resources

<table>
<thead>
<tr>
<th>DMA request MUX input</th>
<th>Resource</th>
<th>DMA request MUX input</th>
<th>Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>dmamux2_req_gen0</td>
<td>17</td>
<td>adc3_dma</td>
</tr>
<tr>
<td>2</td>
<td>dmamux2_req_gen1</td>
<td>18</td>
<td>Reserved</td>
</tr>
<tr>
<td>3</td>
<td>dmamux2_req_gen2</td>
<td>19</td>
<td>Reserved</td>
</tr>
<tr>
<td>4</td>
<td>dmamux2_req_gen3</td>
<td>20</td>
<td>Reserved</td>
</tr>
<tr>
<td>5</td>
<td>dmamux2_req_gen4</td>
<td>21</td>
<td>Reserved</td>
</tr>
<tr>
<td>6</td>
<td>dmamux2_req_gen5</td>
<td>22</td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>dmamux2_req_gen6</td>
<td>23</td>
<td>Reserved</td>
</tr>
<tr>
<td>8</td>
<td>dmamux2_req_gen7</td>
<td>24</td>
<td>Reserved</td>
</tr>
<tr>
<td>9</td>
<td>lpuart1_rx_dma</td>
<td>25</td>
<td>Reserved</td>
</tr>
<tr>
<td>10</td>
<td>lpuart1_tx_dma</td>
<td>26</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>spi6_rx_dma</td>
<td>27</td>
<td>Reserved</td>
</tr>
<tr>
<td>12</td>
<td>spi6_tx_dma</td>
<td>28</td>
<td>Reserved</td>
</tr>
<tr>
<td>13</td>
<td>i2c4_rx_dma</td>
<td>29</td>
<td>Reserved</td>
</tr>
<tr>
<td>14</td>
<td>i2c4_tx_dma</td>
<td>30</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>sai4_a_dma</td>
<td>31</td>
<td>Reserved</td>
</tr>
<tr>
<td>16</td>
<td>sai4_b_dma</td>
<td>32</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

### Table 127. DMAMUX2: assignment of trigger inputs to resources

<table>
<thead>
<tr>
<th>Trigger input</th>
<th>Resource</th>
<th>Trigger input</th>
<th>Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>dmamux2_evt0</td>
<td>16</td>
<td>spi6_wkup</td>
</tr>
<tr>
<td>1</td>
<td>dmamux2_evt1</td>
<td>17</td>
<td>Comp1_out</td>
</tr>
<tr>
<td>2</td>
<td>dmamux2_evt2</td>
<td>18</td>
<td>Comp2_out</td>
</tr>
<tr>
<td>3</td>
<td>dmamux2_evt3</td>
<td>19</td>
<td>RTC_wkup</td>
</tr>
<tr>
<td>4</td>
<td>dmamux2_evt4</td>
<td>20</td>
<td>Syscfg_exti0_mux</td>
</tr>
<tr>
<td>5</td>
<td>dmamux2_evt5</td>
<td>21</td>
<td>Syscfg_exti2_mux</td>
</tr>
<tr>
<td>6</td>
<td>dmamux2_evt6</td>
<td>22</td>
<td>I2c4_event_it</td>
</tr>
<tr>
<td>7</td>
<td>lpuart_rx_wkup</td>
<td>23</td>
<td>spi6_it</td>
</tr>
<tr>
<td>8</td>
<td>lpuart_tx_wkup</td>
<td>24</td>
<td>Lpuart1_it_T</td>
</tr>
<tr>
<td>9</td>
<td>lptim2_wkup</td>
<td>25</td>
<td>Lpuart1_it_R</td>
</tr>
<tr>
<td>10</td>
<td>lptim2_out</td>
<td>26</td>
<td>adc3_it</td>
</tr>
<tr>
<td>11</td>
<td>lptim3_wkup</td>
<td>27</td>
<td>adc3_awd1</td>
</tr>
<tr>
<td>12</td>
<td>lptim3_out</td>
<td>28</td>
<td>bdma_ch0_it</td>
</tr>
<tr>
<td>13</td>
<td>Lptim4_a1t</td>
<td>29</td>
<td>bdma_ch1_it</td>
</tr>
<tr>
<td>14</td>
<td>Lptim5_a1t</td>
<td>30</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>I2c4_wkup</td>
<td>31</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
Table 128. DMAMUX2: assignment of synchronization inputs to resources

<table>
<thead>
<tr>
<th>Sync input</th>
<th>Resource</th>
<th>Sync input</th>
<th>Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>dmamux2_evt0</td>
<td>16</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>dmamux2_evt1</td>
<td>17</td>
<td>Reserved</td>
</tr>
<tr>
<td>2</td>
<td>dmamux2_evt2</td>
<td>18</td>
<td>Reserved</td>
</tr>
<tr>
<td>3</td>
<td>dmamux2_evt3</td>
<td>19</td>
<td>Reserved</td>
</tr>
<tr>
<td>4</td>
<td>dmamux2_evt4</td>
<td>20</td>
<td>Reserved</td>
</tr>
<tr>
<td>5</td>
<td>dmamux2_evt5</td>
<td>21</td>
<td>Reserved</td>
</tr>
<tr>
<td>6</td>
<td>lpuart1_rx_wkup</td>
<td>22</td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>lpuart1_tx_wkup</td>
<td>23</td>
<td>Reserved</td>
</tr>
<tr>
<td>8</td>
<td>Lptim2_out</td>
<td>24</td>
<td>Reserved</td>
</tr>
<tr>
<td>9</td>
<td>Lptim3_out</td>
<td>25</td>
<td>Reserved</td>
</tr>
<tr>
<td>10</td>
<td>I2c4_wkup</td>
<td>26</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>spi6_wkup</td>
<td>27</td>
<td>Reserved</td>
</tr>
<tr>
<td>12</td>
<td>Comp1_out</td>
<td>28</td>
<td>Reserved</td>
</tr>
<tr>
<td>13</td>
<td>RTC_wkup</td>
<td>29</td>
<td>Reserved</td>
</tr>
<tr>
<td>14</td>
<td>Syscfg_exti0_mux</td>
<td>30</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>Syscfg_exti2_mux</td>
<td>31</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
17.4 DMAMUX functional description

17.4.1 DMAMUX block diagram

Figure 84 shows the DMAMUX block diagram.

Figure 84. DMAMUX block diagram

DMAMUX features two main sub-blocks: the request line multiplexer and the request line generator.

The implementation assigns:

- DMAMUX request multiplexer sub-block inputs (dmamux_reqx) from peripherals (dmamux_req_inx) and from channels of the DMAMUX request generator sub-block (dmamux_req_genx)
- DMAMUX request outputs to channels of DMA controllers (dmamux_req_outx)
- Internal or external signals to DMA request trigger inputs (dmamux_trgx)
- Internal or external signals to synchronization inputs (dmamux_syncx)
17.4.2 DMAMUX signals

Table 129 lists the DMAMUX signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dmamux_hclk</td>
<td>DMAMUX AHB clock</td>
</tr>
<tr>
<td>dmamux_req_inx</td>
<td>DMAMUX DMA request line inputs from peripherals</td>
</tr>
<tr>
<td>dmamux_trgx</td>
<td>DMAMUX DMA request triggers inputs (to request generator sub-block)</td>
</tr>
<tr>
<td>dmamux_req_genx</td>
<td>DMAMUX request generator sub-block channels outputs</td>
</tr>
<tr>
<td>dmamux_reqx</td>
<td>DMAMUX request multiplexer sub-block inputs (from peripheral requests and request generator channels)</td>
</tr>
<tr>
<td>dmamux_syncx</td>
<td>DMAMUX synchronization inputs (to request multiplexer sub-block)</td>
</tr>
<tr>
<td>dmamux_req_outx</td>
<td>DMAMUX requests outputs (to DMA controllers)</td>
</tr>
<tr>
<td>dmamuxEvtx</td>
<td>DMAMUX events outputs</td>
</tr>
<tr>
<td>dmamux_ovr_it</td>
<td>DMAMUX overrun interrupts</td>
</tr>
</tbody>
</table>

17.4.3 DMAMUX channels

A DMAMUX channel is a request multiplexer channel that can include, depending upon the selected input of the request multiplexer, an additional DMAMUX request generator channel.

A DMAMUX request multiplexer channel is connected and dedicated to a single channel of DMA controller(s).

Channel configuration procedure

Follow the sequence below to configure a DMAMUX x channel and the related DMA channel y:
1. Set and configure completely the DMA channel y, except enabling the channel y.
2. Set and configure completely the related DMAMUX y channel.
3. Last, activate the DMA channel y by setting the EN bit in the DMA y channel register.

17.4.4 DMAMUX request line multiplexer

The DMAMUX request multiplexer with its multiple channels ensures the actual routing of DMA request/acknowledge control signals, named DMA request lines.

Each DMA request line is connected in parallel to all the channels of the DMAMUX request line multiplexer.

A DMA request is sourced either from the peripherals, or from the DMAMUX request generator.

The DMAMUX request line multiplexer channel x selects the DMA request line number as configured by the DMAREQ_ID field in the DMAMUX_CxCCR register.

Note: The null value in the field DMAREQ_ID corresponds to no DMA request line selected.
Caution: A same non-null DMAREQ_ID cannot be programmed to different x and y DMAMUX request multiplexer channels (via DMAMUX_CxCR and DMAMUX_CyCR), except when the application guarantees that the two connected DMA channels are not simultaneously active.

On top of the DMA request selection, the synchronization mode and/or the event generation may be configured and enabled, if required.

Synchronization mode and channel event generation

Each DMAMUX request line multiplexer channel x can be individually synchronized by setting the synchronization enable (SE) bit in the DMAMUX_CxCR register.

DMAMUX has multiple synchronization inputs. The synchronization inputs are connected in parallel to all the channels of the request multiplexer.

The synchronization input is selected via the SYNC_ID field in the DMAMUX_CxCR register of a given channel x.

When a channel is in this synchronization mode, the selected input DMA request line is propagated to the multiplexer channel output, once a programmable rising/falling edge is detected on the selected input synchronization signal, via the SPOL[1:0] field of the DMAMUX_CxCR register.

Additionally, internally to the DMAMUX request multiplexer, there is a programmable DMA request counter, which can be used for the channel request output generation, and for an event generation. An event generation on the channel x output is enabled through the EGE bit (event generation enable) of the DMAMUX_CxCR register.

As shown in Figure 86, upon the detected edge of the synchronization input, the pending selected input DMA request line is connected to the DMAMUX multiplexer channel x output.

Note: If a synchronization event occurs while there is no pending selected input DMA request line, it is discarded. The following asserted input request lines is not connected to the DMAMUX multiplexer channel output until a synchronization event occurs again.

From this point on, each time the connected DMAMUX request is served by the DMA controller (a served request is deasserted), the DMAMUX request counter is decremented. At its underrun, the DMA request counter is automatically loaded with the value in the NBREQ field of the DMAMUX_CxCR register and the input DMA request line is disconnected from the multiplexer channel x output.

Thus, the number of DMA requests transferred to the multiplexer channel x output following a detected synchronization event, is equal to the value in the NBREQ field, plus one.

Note: The NBREQ field value can be written by software only when both synchronization enable bit (SE) and event generation enable bit (EGE) of the corresponding multiplexer channel x are disabled.
If EGE is enabled, the multiplexer channel generates a channel event, as a pulse of one AHB clock cycle, when its DMA request counter is automatically reloaded with the value of the programmed NBREQ field, as shown in Figure 85 and Figure 86.
Note: If EGE is enabled and NBREQ = 0, an event is generated after each served DMA request.

Note: A synchronization event (edge) is detected if the state following the edge remains stable for more than two AHB clock cycles.

Upon writing into DMAMUX_CxCR register, the synchronization events are masked during three AHB clock cycles.

Synchronization overrun and interrupt

If a new synchronization event occurs before the request counter underrun (the internal request counter programmed via the NBREQ field of the DMAMUX_CxCR register), the synchronization overrun flag bit SOFx is set in the DMAMUX_CSR register.

Note: The request multiplexer channel x synchronization must be disabled (DMAMUX_CxCR.SE = 0) when the use of the related channel of the DMA controller is completed. Else, upon a new detected synchronization event, there is a synchronization overrun due to the absence of a DMA acknowledge (that is, no served request) received from the DMA controller.

The overrun flag SOFx is reset by setting the associated clear synchronization overrun flag bit CSOFx in the DMAMUX_CFR register.

Setting the synchronization overrun flag generates an interrupt if the synchronization overrun interrupt enable bit SOIE is set in the DMAMUX_CxCR register.

17.4.5 DMAMUX request generator

The DMAMUX request generator produces DMA requests following trigger events on its DMA request trigger inputs.

The DMAMUX request generator has multiple channels. DMA request trigger inputs are connected in parallel to all channels.

The outputs of DMAMUX request generator channels are inputs to the DMAMUX request line multiplexer.

Each DMAMUX request generator channel x has an enable bit GE (generator enable) in the corresponding DMAMUX_RGxCR register.

The DMA request trigger input for the DMAMUX request generator channel x is selected through the SIG_ID (trigger signal ID) field in the corresponding DMAMUX_RGxCR register.

Trigger events on a DMA request trigger input can be rising edge, falling edge or either edge. The active edge is selected through the GPOL (generator polarity) field in the corresponding DMAMUX_RGxCR register.

Upon the trigger event, the corresponding generator channel starts generating DMA requests on its output. Each time the DMAMUX generated request is served by the connected DMA controller (a served request is deasserted), a built-in (inside the DMAMUX request generator) DMA request counter is decremented. At its underrun, the request generator channel stops generating DMA requests and the DMA request counter is automatically reloaded to its programmed value upon the next trigger event.

Thus, the number of DMA requests generated after the trigger event is GNBRreq + 1.
Note: The GNBREQ field value can be written by software only when the enable GE bit of the corresponding generator channel x is disabled.

There is no hardware write protection.

A trigger event (edge) is detected if the state following the edge remains stable for more than two AHB clock cycles.

Upon writing into DMAMUX_RGxCR register, the trigger events are masked during three AHB clock cycles.

Trigger overrun and interrupt

If a new DMA request trigger event occurs before the DMAMUX request generator counter underrun (the internal counter programmed via the GNBREQ field of the DMAMUX_RGxCR register), and if the request generator channel x was enabled via GE, then the request trigger event overrun flag bit OFx is asserted by the hardware in the DMAMUX_RGSR register.

Note: The request generator channel x must be disabled (DMAMUX_RGxCR.GE = 0) when the usage of the related channel of the DMA controller is completed. Else, upon a new detected trigger event, there is a trigger overrun due to the absence of an acknowledge (that is, no served request) received from the DMA.

The overrun flag OFx is reset by setting the associated clear overrun flag bit COFx in the DMAMUX_RGCFR register.

Setting the DMAMUX request trigger overrun flag generates an interrupt if the DMA request trigger event overrun interrupt enable bit OIE is set in the DMAMUX_RGxCR register.

17.5 DMAMUX interrupts

An interrupt can be generated upon:
- a synchronization event overrun in each DMA request line multiplexer channel
- a trigger event overrun in each DMA request generator channel

For each case, per-channel individual interrupt enable, status, and clear flag register bits are available.

<table>
<thead>
<tr>
<th>Table 130. DMAMUX interrupts</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interrupt signal</td>
</tr>
<tr>
<td>dmamuxovr_it</td>
</tr>
<tr>
<td></td>
</tr>
</tbody>
</table>
17.6 DMAMUX registers

Refer to the table containing register boundary addresses for the DMAMUX1 and DMAMUX2 base address.

DMAMUX registers may be accessed per byte (8-bit), half-word (16-bit), or word (32-bit). The address must be aligned with the data size.

17.6.1 DMAMUX1 request line multiplexer channel x configuration register (DMAMUX1_CxCR)

Address offset: 0x000 + 0x04 * x (x = 0 to 15)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:27 Reserved, must be kept at reset value.

Bits 26:24 **SYNC_ID[2:0]**: Synchronization identification
Selects the synchronization input (see Table 125: DMAMUX1: assignment of synchronization inputs to resources).

Bits 23:19 **NBREQ[4:0]**: Number of DMA requests minus 1 to forward
Defines the number of DMA requests to forward to the DMA controller after a synchronization event, and/or the number of DMA requests before an output event is generated.
This field must only be written when both SE and EGE bits are low.

Bits 18:17 **SPOL[1:0]**: Synchronization polarity
Defines the edge polarity of the selected synchronization input:
00: No event (no synchronization, no detection).
01: Rising edge
10: Falling edge
11: Rising and falling edges

Bit 16 **SE**: Synchronization enable
0: Synchronization disabled
1: Synchronization enabled

Bits 15:10 Reserved, must be kept at reset value.

Bit 9 **EGE**: Event generation enable
0: Event generation disabled
1: Event generation enabled

Bit 8 **SOIE**: Synchronization overrun interrupt enable
0: Interrupt disabled
1: Interrupt enabled
Bit 7  Reserved, must be kept at reset value.

Bits 6:0  **DMAREQ_ID[6:0]**: DMA request identification

Selects the input DMA request. See the DMAMUX table about assignments of multiplexer inputs to resources.

**17.6.2  DMAMUX2 request line multiplexer channel x configuration register (DMAMUX2_CxCR)**

Address offset: 0x0000 + 0x04 * x, where x = 0 to 7

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:29 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 28:24 <strong>SYNC_ID[4:0]</strong>: Synchronization identification</td>
</tr>
</tbody>
</table>
| Selects the synchronization input (see *Table 127: DMAMUX2: assignment of trigger inputs to resources*).

| Bits 23:19 **NBREQ[4:0]**: Number of DMA requests minus 1 to forward |
| Defines the number of DMA requests to forward to the DMA controller after a synchronization event, and/or the number of DMA requests before an output event is generated.
| This field shall only be written when both SE and EGE bits are low.

| Bits 18:17 **SPOL[1:0]**: Synchronization polarity |
| Defines the edge polarity of the selected synchronization input: |
| 00: no event (no synchronization, no detection). |
| 01: rising edge |
| 10: falling edge |
| 11: rising and falling edges |

| Bit 16 **SE**: Synchronization enable |
| 0: synchronization disabled |
| 1: synchronization enabled |

<table>
<thead>
<tr>
<th>Bits 15:10 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 9  <strong>EGE</strong>: Event generation enable</td>
</tr>
<tr>
<td>0: event generation disabled</td>
</tr>
<tr>
<td>1: event generation enabled</td>
</tr>
</tbody>
</table>

| Bit 8  **SOIE**: Synchronization overrun interrupt enable |
| 0: interrupt disabled |
| 1: interrupt enabled |

<table>
<thead>
<tr>
<th>Bits 7:5 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 4:0  <strong>DMAREQ_ID[4:0]</strong>: DMA request identification</td>
</tr>
<tr>
<td>Selects the input DMA request. (see the DMAMUX table about assignments of multiplexer inputs to resources).</td>
</tr>
</tbody>
</table>
17.6.3 DMAMUX1 request line multiplexer interrupt channel status register (DMAMUX1_CSR)

Address offset: 0x080
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>SOF15</td>
<td>SOF14</td>
<td>SOF13</td>
<td>SOF12</td>
<td>SOF11</td>
<td>SOF10</td>
<td>SOF9</td>
<td>SOF8</td>
<td>SOF7</td>
<td>SOF6</td>
<td>SOF5</td>
<td>SOF4</td>
<td>SOF3</td>
<td>SOF2</td>
<td>SOF1</td>
<td>SOF0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **SOF[15:0]**: Synchronization overrun event flag

The flag is set when a synchronization event occurs on a DMA request line multiplexer channel x, while the DMA request counter value is lower than NBREQ.

The flag is cleared by writing 1 to the corresponding CSOFx bit in DMAMUX_CFR register.

For DMAMUX2 bits 15:8 are reserved, keep them at reset value.

17.6.4 DMAMUX2 request line multiplexer interrupt channel status register (DMAMUX2_CSR)

Address offset: 0x080
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SOF7</td>
<td>SOF6</td>
<td>SOF5</td>
<td>SOF4</td>
<td>SOF3</td>
<td>SOF2</td>
<td>SOF1</td>
<td>SOF0</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **SOF[7:0]**: Synchronization overrun event flag

The flag is set when a new synchronization event occurs on a DMA request line multiplexer channel x before the request counter underrun (the internal request counter programmed via the NBREQ field of the DMAMUX_CxCR register).

The flag is cleared by writing 1 to the corresponding CSOFx bit in DMAMUX2_CFR register.
17.6.5 **DMAMUX1 request line multiplexer interrupt clear flag register**

*(DMAMUX1_CFR)*

Address offset: 0x084

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **CSOF[15:0]**: Clear synchronization overrun event flag

Writing 1 in each bit clears the corresponding overrun flag SOFx in the DMAMUX_CFR register.

17.6.6 **DMAMUX2 request line multiplexer interrupt clear flag register**

*(DMAMUX2_CFR)*

Address offset: 0x084

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **CSOF[7:0]**: Clear synchronization overrun event flag

Writing 1 in each bit clears the corresponding overrun flag SOFx in the DMAMUX2_CFR register.
### 17.6.7 DMAMUX1 request generator channel x configuration register (DMAMUX1_RGxCR)

Address offset: \(0x100 + 0x04 \times x\) (\(x = 0\) to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31-24</th>
<th>Bit 23-19</th>
<th>Bit 18-17</th>
<th>Bit 16</th>
<th>Bit 15-9</th>
<th>Bit 8</th>
<th>Bit 7-3</th>
<th>Bit 2-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- Bits 31:24: Reserved, must be kept at reset value.
- Bits 23:19 **GNBREQ[4:0]**: Number of DMA requests to be generated (minus 1)
  - Defines the number of DMA requests to be generated after a trigger event. The actual number of generated DMA requests is GNBREQ +1.
  - **Note:** This field must be written only when **GE** bit is disabled.
- Bits 18:17 **GPOL[1:0]**: DMA request generator trigger polarity
  - Defines the edge polarity of the selected trigger input
  - 00: No event, i.e. no trigger detection nor generation.
  - 01: Rising edge
  - 10: Falling edge
  - 11: Rising and falling edges
- Bit 16 **GE**: DMA request generator channel x enable
  - 0: DMA request generator channel x disabled
  - 1: DMA request generator channel x enabled
- Bits 15:9: Reserved, must be kept at reset value.
- Bit 8 **OIE**: Trigger overrun interrupt enable
  - 0: Interrupt on a trigger overrun event occurrence is disabled
  - 1: Interrupt on a trigger overrun event occurrence is enabled
- Bits 7:3: Reserved, must be kept at reset value.
- Bits 2:0 **SIG_ID[2:0]**: Signal identification
  - Selects the DMA request trigger input used for the channel x of the DMA request generator

### 17.6.8 DMAMUX2 request generator channel x configuration register (DMAMUX2_RGxCR)

Address offset: \(0x100 + 0x04 \times x\) (\(x = 0\) to 7)

Reset value: 0x0000 0000
DMA request multiplexer (DMAMUX) RM0433

17.6.9 DMAMUX1 request generator interrupt status register (DMAMUX1_RGSR)

Address offset: 0x140
Reset value: 0x0000 0000

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:19 GNBREQ[4:0]: Number of DMA requests to be generated (minus 1)
Defines the number of DMA requests to be generated after a trigger event. The actual number of generated DMA requests is GNBREQ+1.
Note: This field shall only be written when GE bit is disabled.

Bits 18:17 GPOL[1:0]: DMA request generator trigger polarity
Defines the edge polarity of the selected trigger input
00: no event. I.e. none trigger detection nor generation.
01: rising edge
10: falling edge
11: rising and falling edge

Bit 16 GE: DMA request generator channel x enable
0: DMA request generator channel x disabled
1: DMA request generator channel x enabled

Bits 15:9 Reserved, must be kept at reset value.

Bit 8 OIE: Trigger overrun interrupt enable
0: interrupt on a trigger overrun event occurrence is disabled
1: interrupt on a trigger overrun event occurrence is enabled

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 SIG_ID[4:0]: Signal identification
Selects the DMA request trigger input used for the channel x of the DMA request generator

Address offset: 0x140
Reset value: 0x0000 0000
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **OF[7:0]**: Trigger overrun event flag

The flag is set when a new trigger event occurs on DMA request generator channel x, before the request counter underrun (the internal request counter programmed via the GNBREQ field of the DMAMUX_RGxCR register).

The flag is cleared by writing 1 to the corresponding COFx bit in the DMAMUX_RGCFR register.

### 17.6.10  DMAMUX2 request generator interrupt status register (DMAMUX2_RGSR)

Address offset: 0x140

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **OF[7:0]**: Trigger overrun event flag

The flag is set when a new trigger event occurs on DMA request generator channel x.

The flag is cleared by writing 1 to the corresponding COFx bit in the DMAMUX2_RGCFR register.

### 17.6.11  DMAMUX1 request generator interrupt clear flag register (DMAMUX1_RGCFR)

Address offset: 0x144

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **COF[7:0]**: Clear trigger overrun event flag

Writing 1 in each bit clears the corresponding overrun flag OFx in the DMAMUX_RGSR register.
17.6.12 DMAMUX2 request generator interrupt clear flag register (DMAMUX2_RGCFR)

Address offset: 0x144  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **COF[7:0]**: Clear trigger overrun event flag

Writing 1 in each bit clears the corresponding overrun flag OFx in the DMAMUX2_RGSR register.
## 17.6.13 DMAMUX register map

The following table summarizes the DMAMUX registers and reset values. Refer to the register boundary address table for the DMAMUX register base address.

| Offset  | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x000   | DMAMUX_C0CR(1)(2)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x004 | DMAMUX_C1CR(1)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x008 | DMAMUX_C2CR(1)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x00C | DMAMUX_C3CR(1)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x010 | DMAMUX_C4CR(1)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x014 | DMAMUX_C5CR(1)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x018 | DMAMUX_C6CR(1)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x01C | DMAMUX_C7CR(1)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x020 | DMAMUX_C8CR(3)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x024 | DMAMUX_C9CR(4)  | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x028 | DMAMUX_C10CR(3) | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x02C | DMAMUX_C11CR(3) | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x030 | DMAMUX_C12CR(3) | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x034 | DMAMUX_C13CR(3) | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x038 | DMAMUX_C14CR(3) | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x03C | DMAMUX_C15CR(3) | SYNCR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x040 - 0x07C | Reserved |      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

### Table 131. DMAMUX register map and reset values

- **SYNC_ID**: 32-bit field that is read/write and volatile on power interrupt.
- **NBREQ**: 4-bit field that is read/write and volatile on power interrupt.
- **SOE**: 1-bit field that is read/write and volatile on power interrupt.
- **DMAREQ_ID**: 6-bit field that is read/write and volatile on power interrupt.

Reset values for each register are shown in the table.
Table 131. DMAMUX register map and reset values (continued)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0x080</td>
<td>DMAMUX_CSR(4)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x084</td>
<td>DMAMUX_CFR(4)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x088</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x100</td>
<td>DMAMUX_RG0CR</td>
<td>GNBREQ[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x104</td>
<td>DMAMUX_RG1CR</td>
<td>GNBREQ[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x108</td>
<td>DMAMUX_RG2CR</td>
<td>GNBREQ[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x10C</td>
<td>DMAMUX_RG3CR</td>
<td>GNBREQ[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x140</td>
<td>DMAMUX_RGSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x144</td>
<td>DMAMUX_RGCFR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x148</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. For DMAMUX2 bits 6:5 are reserved.
2. For DMAMUX2 bits 28:24 correspond to SYNC_ID[4:0].
3. Only applies to DMAMUX1. For DMAMUX2 the word is reserved.
4. For DMAMUX2 bits 15:8 are reserved.
5. Valid for DMAMUX1. For DMAMUX2 bits 4:0 are for SIG_ID[4:0].

Refer to Section 2.3 on page 129 for the register boundary addresses.
18 Chrom-ART Accelerator controller (DMA2D)

18.1 DMA2D introduction

The Chrom-ART Accelerator (DMA2D) is a specialized DMA dedicated to image manipulation. It can perform the following operations:

- Filling a part or the whole of a destination image with a specific color
- Copying a part or the whole of a source image into a part or the whole of a destination image
- Copying a part or the whole of a source image into a part or the whole of a destination image with a pixel format conversion
- Blending a part and/or two complete source images with different pixel format and copy the result into a part or the whole of a destination image with a different color format

All the classical color coding schemes are supported from 4-bit up to 32-bit per pixel with indexed or direct color mode, including block based YCbCr to handle JPEG decoder output. The DMA2D has its own dedicated memories for CLUTs (color look-up tables).

18.2 DMA2D main features

The main DMA2D features are:

- Single AXI master bus architecture
- AHB slave programming interface supporting 8-, 16-, 32-bit accesses (except for CLUT accesses which are 32-bit)
- User-programmable working area size
- User-programmable offset for sources and destination areas expressed in pixels or bytes
- User-programmable sources and destination addresses on the whole memory space
- Up to two sources with blending operation
- Alpha value that can be modified (source value, fixed value, or modulated value)
- User programmable source and destination color format
- Up to 12 color formats supported from 4-bit up to 32-bit per pixel with indirect or direct color coding
- Block based (8x8) YCbCr support with 4:4:4, 4:2:2 and 4:2:0 chroma sub-sampling factors
- 2 internal memories for CLUT storage in indirect color mode
- Automatic CLUT loading or CLUT programming via the CPU
- User programmable CLUT size
- Internal timer to control AXI bandwidth
- 6 operating modes: register-to-memory, memory-to-memory, memory-to-memory with pixel format conversion, memory-to-memory with pixel format conversion and blending, memory-to memory with pixel format conversion, blending and fixed color foreground, and memory-to memory with pixel format conversion, blending and fixed color background.
- Area filling with a fixed color
• Copy from an area to another
• Copy with pixel format conversion between source and destination images
• Copy from two sources with independent color format and blending
• Output buffer byte swapping to support refresh of displays through parallel interface
• Abort and suspend of DMA2D operations
• Watermark interrupt on a user programmable destination line
• Interrupt generation on bus error or access conflict
• Interrupt generation on process completion

18.3 DMA2D functional description

18.3.1 General description

The DMA2D controller performs direct memory transfer. As an AXI master, it can take the control of the AXI bus matrix to initiate AXI transactions.

The DMA2D can operate in the following modes:
• Register-to-memory
• Memory-to-memory
• Memory-to-memory with pixel format conversion
• Memory-to-memory with pixel format conversion and blending
• Memory-to-memory with pixel format conversion, blending and fixed color foreground
• Memory-to-memory with pixel format conversion, blending and fixed color background

The AHB slave port is used to program the DMA2D controller.

The block diagram of the DMA2D is shown in Figure 87.
18.3.2 DMA2D internal signals

The table below lists the DMA2D internal signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dma2d_aclk</td>
<td>Input</td>
<td>64-bit AXI bus clock</td>
</tr>
<tr>
<td>dma2d_gbl_it</td>
<td>Output</td>
<td>DMA2D global interrupt</td>
</tr>
<tr>
<td>dma2d_clut_trg</td>
<td>Output</td>
<td>CLUT transfer complete (to MDMA)</td>
</tr>
<tr>
<td>dma2d_tc_trg</td>
<td>Output</td>
<td>Transfer complete (to MDMA)</td>
</tr>
<tr>
<td>dma2d_tw_trg</td>
<td>Output</td>
<td>Transfer watermark (to MDMA)</td>
</tr>
</tbody>
</table>

18.3.3 DMA2D control

The DMA2D controller is configured through DMA2D_CR. The user application can perform the following operations:

- Select the operating mode.
- Enable/disable the DMA2D interrupt.
- Start/suspend/abort ongoing data transfers.
18.3.4 DMA2D foreground and background FIFOs

The DMA2D foreground (FG) FG FIFO and background (BG) FIFO fetch the input data to be copied and/or processed.

The FIFOs fetch the pixels according to the color format defined in their respective pixel format converter (PFC).

They are programmed through the following control registers:
- DMA2D foreground memory address register (DMA2D_FGMAR)
- DMA2D foreground offset register (DMA2D_FGOR)
- DMA2D background memory address register (DMA2D_BGMAR)
- DMA2D background offset register (DMA2D_BGBOR)
- DMA2D number of lines register (number of lines and pixel per lines) (DMA2D_NLR)

When the DMA2D operates in register-to-memory mode, none of the FIFOs is activated.

When the DMA2D operates in memory-to-memory mode (no pixel format conversion nor blending operation), only the FG FIFO is activated, and acts as a buffer.

When the DMA2D operates in memory-to-memory operation with pixel format conversion (no blending operation), the BG FIFO is not activated.

18.3.5 DMA2D foreground and background PFC

DMA2D foreground pixel format converter (PFC) and background pixel format converter perform the pixel format conversion to generate a 32-bit per pixel value. The PFC can also modify the alpha channel.

The first PFC stage converts the color format. The original color format of the foreground and background pixels are configured through CM[3:0] in DMA2D_FGPFCCR and DMA2D_BGPFCCR, respectively.

The supported input formats are given in the table below.

<table>
<thead>
<tr>
<th>CM[3:0]</th>
<th>Color mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>ARGB8888</td>
</tr>
<tr>
<td>0001</td>
<td>RGB888</td>
</tr>
<tr>
<td>0010</td>
<td>RGB565</td>
</tr>
<tr>
<td>0011</td>
<td>ARGB1555</td>
</tr>
<tr>
<td>0100</td>
<td>ARGB4444</td>
</tr>
<tr>
<td>0101</td>
<td>L8</td>
</tr>
<tr>
<td>0110</td>
<td>AL44</td>
</tr>
<tr>
<td>0111</td>
<td>AL88</td>
</tr>
<tr>
<td>1000</td>
<td>L4</td>
</tr>
<tr>
<td>1001</td>
<td>A8</td>
</tr>
<tr>
<td>1010</td>
<td>A4</td>
</tr>
<tr>
<td>1011</td>
<td>YCbCr (only for foreground)</td>
</tr>
</tbody>
</table>
The color format are coded as follows:

- **Alpha value field**: transparency
  - 0xFF value corresponds to an opaque pixel and 0x00 to a transparent one.
- **R field for Red**
- **G field for Green**
- **B field for Blue**
- **L field: luminance**
  - This field is the index to a CLUT to retrieve the three/four RGB/ARGB components.

If the original format was direct color mode (ARGB/RGB), the extension to 8-bit per channel is performed by copying the MSBs into the LSBs. This ensures a perfect linearity of the conversion.

If the original format does not include an alpha channel, the alpha value is automatically set to 0xFF (opaque).

If the original format is indirect color mode (L/AL), a CLUT is required, and each pixel format converter is associated with a 256 entry 32-bit CLUT.

For the specific alpha mode A4 and A8, no color information is stored nor indexed. The color to be used for the image generation is fixed and defined in DMA2D_FGCOLR for foreground pixels, and in DMA2D_BGCOLR for background pixels.

The order of the fields in the system memory is defined in the table below.

**Table 134. Data order in memory**

<table>
<thead>
<tr>
<th>Color mode</th>
<th>@ + 3</th>
<th>@ + 2</th>
<th>@ + 1</th>
<th>@ + 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARGB888</td>
<td>A_0[7:0]</td>
<td>R_0[7:0]</td>
<td>G_0[7:0]</td>
<td>B_0[7:0]</td>
</tr>
<tr>
<td>RGB888</td>
<td>B_1[7:0]</td>
<td>R_0[7:0]</td>
<td>G_0[7:0]</td>
<td>B_0[7:0]</td>
</tr>
<tr>
<td></td>
<td>G_2[7:0]</td>
<td>B_1[7:0]</td>
<td>R_1[7:0]</td>
<td>G_1[7:0]</td>
</tr>
<tr>
<td></td>
<td>R_3[7:0]</td>
<td>G_2[7:0]</td>
<td>B_2[7:0]</td>
<td>R_2[7:0]</td>
</tr>
<tr>
<td>L8</td>
<td>L_3[7:0]</td>
<td>L_2[7:0]</td>
<td>L_1[7:0]</td>
<td>L_0[7:0]</td>
</tr>
<tr>
<td>AL88</td>
<td>A_1[7:0]</td>
<td>L_1[7:0]</td>
<td>A_0[7:0]</td>
<td>L_0[7:0]</td>
</tr>
<tr>
<td>A8</td>
<td>A_3[7:0]</td>
<td>A_2[7:0]</td>
<td>A_1[7:0]</td>
<td>A_0[7:0]</td>
</tr>
</tbody>
</table>

The 24-bit RGB888 aligned on 32-bit is supported through the ARGB8888 mode.

Once the 32-bit value is generated, the alpha channel can be modified according to AM[1:0] in DMA2D_FGPFCCR or DMA2D_BGRPFCCR, as shown in **Table 135**.
One of the following happens for the alpha channel:

- It is kept as it is (no modification).
- It is replaced by ALPHA[7:0] value in DMA2D_FGPFCCR/DMA2D_BGPFCR.
- It is replaced by the original alpha value multiplied by ALPHA[7:0] in DMA2D_FGPFCCR/DMA2D_BGPFCR divided by 255.

### Table 135. Alpha mode configuration

<table>
<thead>
<tr>
<th>AM[1:0]</th>
<th>Alpha mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>No modification</td>
</tr>
<tr>
<td>01</td>
<td>Replaced by value in DMA2D_xxPFCCR</td>
</tr>
<tr>
<td>10</td>
<td>Replaced by original value multiplied by the value in DMA2D_xxPFCCR / 255</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

**Note:**

To support the alternate format, the incoming alpha value can be inverted setting AI in DMA2D_FGPFCCR or DMA2D_BGPFCR. This applies also to the Alpha value stored in the DMA2D_FGPFCCR or DMA2D_BGPFCR, and in the CLUT.

The R and B fields can also be swapped setting RBS in DMA2D_FGPFCCR or DMA2D_BGPFCR. This applies also to the RGB order used in the CLUT, and in DMA2D_FGCOLR or DMA2D_BGCOLR.

### 18.3.6 DMA2D foreground and background CLUT interface

The CLUT interface manages the CLUT memory access and the automatic loading of the CLUT.

Three kinds of accesses are possible:

- CLUT read by the PFC during pixel format conversion operation
- CLUT accessed through the AHB slave port when the CPU is reading or writing data into the CLUT
- CLUT written through the AXI master port when an automatic loading of the CLUT is performed

The CLUT memory loading can be done in two different ways:

- **Automatic loading**
  
  The following sequence must be followed to load the CLUT:
  
  a) Program the CLUT address into DMA2D_FGCMAR (foreground CLUT) or DMA2D_BGCMAR (background CLUT).
  
  b) Program the CLUT size with CS[7:0] field in DMA2D_FGPFCCR (foreground CLUT), or DMA2D_BGPFCR (background CLUT).
  
  c) Set START in DMA2D_FGPFCCR (foreground CLUT) or DMA2D_BGPFCR (background CLUT) to start the transfer. During this automatic loading process, the CLUT is not accessible by the CPU. If a conflict occurs, a CLUT access error interrupt is raised assuming CAEIE = 1 in DMA2D_CR.

- **Manual loading**
  
  The application has to program the CLUT manually through the DMA2D AHB slave port to which the local CLUT memory is mapped. The foreground CLUT (FGCLUT)
is located at address offset 0x0400 and the background CLUT (BGCLUT) at address offset 0x0800.

The CLUT format can be 24 or 32 bits. It is configured through CCM in DMA2D_FGPFCCR (foreground CLUT) or DMA2D_BGPFCCR (background CLUT) as shown in table below.

<table>
<thead>
<tr>
<th>CCM</th>
<th>CLUT color mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>32-bit ARGB8888</td>
</tr>
<tr>
<td>1</td>
<td>24-bit RGB888</td>
</tr>
</tbody>
</table>

The way the CLUT data are organized in the system memory is specified in the table below.

<table>
<thead>
<tr>
<th>CLUT Color mode</th>
<th>@ + 3</th>
<th>@ + 2</th>
<th>@ + 1</th>
<th>@ + 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARGB8888</td>
<td>A_{0}[7:0]</td>
<td>R_{0}[7:0]</td>
<td>G_{0}[7:0]</td>
<td>B_{0}[7:0]</td>
</tr>
<tr>
<td>RGB888</td>
<td>B_{1}[7:0]</td>
<td>R_{0}[7:0]</td>
<td>G_{0}[7:0]</td>
<td>B_{0}[7:0]</td>
</tr>
<tr>
<td></td>
<td>G_{2}[7:0]</td>
<td>B_{2}[7:0]</td>
<td>R_{1}[7:0]</td>
<td>G_{1}[7:0]</td>
</tr>
<tr>
<td></td>
<td>R_{3}[7:0]</td>
<td>G_{3}[7:0]</td>
<td>B_{3}[7:0]</td>
<td>R_{2}[7:0]</td>
</tr>
</tbody>
</table>

**18.3.7 DMA2D blender**

The DMA2D blender blends the source pixels by pair to compute the resulting pixel. The blending is performed according to the following equation:

\[
\alpha_{\text{OUT}} = \alpha_{\text{FG}} + \alpha_{\text{BG}} - \alpha_{\text{Mult}}
\]

\[
C_{\text{OUT}} = \frac{C_{\text{FG},\alpha_{\text{FG}}} + C_{\text{BG},\alpha_{\text{BG}}} - C_{\text{BG},\alpha_{\text{Mult}}}}{\alpha_{\text{OUT}}}
\]

with \( C = R \) or \( G \) or \( B \).

Division is rounded to the nearest lower integer.

No configuration register is required by the blender. The blender use depends on the DMA2D operating mode defined by \( \text{MODE}[2:0] \) in DMA2D_CR.

**18.3.8 DMA2D output PFC**

The output PFC performs the pixel format conversion from 32 bits to the output format defined by \( \text{CM}[2:0] \) in DMA2D_OPFCCR.
Supported output formats are given in the table below.

### Table 138. Supported color mode in output

<table>
<thead>
<tr>
<th>CM[2:0]</th>
<th>Color mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>ARGB8888</td>
</tr>
<tr>
<td>001</td>
<td>RGB888</td>
</tr>
<tr>
<td>010</td>
<td>RGB565</td>
</tr>
<tr>
<td>011</td>
<td>ARGB1555</td>
</tr>
<tr>
<td>100</td>
<td>ARGB4444</td>
</tr>
</tbody>
</table>

**Note:** To support the alternate format, the calculated alpha value can be inverted setting AI bit in DMA2D_OPFCCR. This applies also to the Alpha value used in DMA2D_OCOLR.

The R and B fields can also be swapped setting RBS in DMA2D_OPFCCR. This applies also to the RGB order used in DMA2D_OCOLR.

### 18.3.9 DMA2D output FIFO

The output FIFO programs the pixels according to the color format defined in the output PFC.

The destination area is defined through the following registers:
- DMA2D output memory address register (DMA2D_OMAR)
- DMA2D output offset register (DMA2D_OOR)
- DMA2D number of lines register (number of lines and pixel per lines) (DMA2D_NLR)

If the DMA2D operates in register-to-memory mode, the configured output rectangle is filled by the color specified in DMA2D_OCOLR which contains a fixed 32-, 24-, or 16-bit value. The format is selected by CM[2:0] in DMA2D_OPFCCR.

The data are stored into the memory in the order defined in the table below.

### Table 139. Data order in memory

<table>
<thead>
<tr>
<th>Color mode</th>
<th>@ + 3</th>
<th>@ + 2</th>
<th>@ + 1</th>
<th>@ + 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARGB8888</td>
<td>A_0[7:0]</td>
<td>R_0[7:0]</td>
<td>G_0[7:0]</td>
<td>B_0[7:0]</td>
</tr>
<tr>
<td>RGB888</td>
<td>B_1[7:0]</td>
<td>R_0[7:0]</td>
<td>G_0[7:0]</td>
<td>B_0[7:0]</td>
</tr>
<tr>
<td></td>
<td>G_2[7:0]</td>
<td>B_2[7:0]</td>
<td>R_1[7:0]</td>
<td>G_1[7:0]</td>
</tr>
<tr>
<td></td>
<td>R_3[7:0]</td>
<td>G_3[7:0]</td>
<td>B_3[7:0]</td>
<td>R_2[7:0]</td>
</tr>
</tbody>
</table>

The RGB888 aligned on 32 bits is supported through the ARGB8888 mode.
18.3.10 DMA2D output FIFO byte reordering

The output FIFO bytes can be reordered to support display frame buffer update through a parallel interface (F(S)MC) directly from the DMA2D.

The reordering of bytes can be done using:
- RBS bit to swap red and blue component
- SB bit to swap byte two by two in the output FIFO

When the byte swapping is activated (SB = 1 in DMA2D_OPFCR), the number of pixel per line (PL field in DMA2D_NLR) must be even, and the output memory address (MA field in DMA2D_OMAR) must be even. The output line offset computed in bytes (resulting from LOM field in DMA2D_CR and LO field in DMA2D_OOR values) must also be even. If not a configuration error is detected.

### Table 140. Standard data order in memory

<table>
<thead>
<tr>
<th>Color Mode</th>
<th>@ + 3</th>
<th>@ + 2</th>
<th>@ + 1</th>
<th>@ + 0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>R₃[7:0]</td>
<td>G₃[7:0]</td>
<td>B₅[7:0]</td>
<td>R₅[7:0]</td>
</tr>
</tbody>
</table>

16-bit mode (RGB565)

This mode is supported without byte reordering by the DMA2D.

![Figure 88. Intel 8080 16-bit mode (RGB565)](MSv42078V2)

18/24-bit mode (RGB888)

This mode needs data reordering:
1. The red and the blue have to be swapped (setting the RBS bit).
2. MSB and the LSB bytes of an half-word must be swapped (setting SB bit).
18.3.11 DMA2D AXI master port timer

An 8-bit timer is embedded into the AXI master port to provide an optional limitation of the bandwidth on the crossbar. This timer is clocked by the AXI clock and counts a dead time between two consecutive accesses. This limits the bandwidth usage.

The timer enabling and dead time value are configured through DMA2D_AMPTCR.

18.3.12 DMA2D transactions

DMA2D transactions consist of a sequence of a given number of data transfers. Number of data and width can be programmed by software.

Each DMA2D data transfer is composed of up to four steps:
1. Data loading from the memory location pointed by DMA2D_FGMAR and pixel format conversion as defined in DMA2D_FGCR
2. Data loading from a memory location pointed by DMA2D_BGMAR and pixel format conversion as defined in DMA2D_BGCR
3. Blending of all retrieved pixels according to the alpha channels resulting of PFC operation on alpha values
4. Pixel format conversion of resulting pixels according to DMA2D_OCR and programming of data to the memory location addressed through DMA2D_OMAR

18.3.13 DMA2D configuration

Both source and destination data transfers can target peripherals and memories in the whole 4-Byte memory area, at addresses ranging between 0x0000 0000 and 0xFFFF FFFF.

The DMA2D can operate in any of the following modes selected through MODE[2:0] in DMA2D_CR:
- Register-to-memory
- Memory-to-memory
- Memory-to-memory with PFC
- Memory-to-memory with PFC and blending
- Memory-to-memory with PFC, blending and fixed FG color
- Memory-to-memory with PFC, blending and fixed BG color

Register-to-memory

The register-to-memory mode is used to fill a user defined area with a predefined color. The color format is set in DMA2D_OPFCCR.

The DMA2D does not perform any data fetching from any source. It just writes the color defined in DMA2D_OCOLR to the area located at the address pointed by DMA2D_OMAR and defined in DMA2D_NLR and DMA2D_OOR.

Memory-to-memory

In memory-to-memory mode, the DMA2D does not perform any graphical data transformation. The foreground input FIFO acts as a buffer, and data are transferred from the source memory location defined in DMA2D_FGMAR, to the destination memory location pointed by DMA2D_OMAR.

The color mode programmed by CM[3:0] in DMA2D_FGPFCCR defines the number of bits per pixel for both input and output.

The size of the area to be transferred is defined by DMA2D_NLR and DMA2D_FGOR for the source, and by DMA2D_NLR and DMA2D_OOR for the destination.

Memory-to-memory with PFC

In this mode, the DMA2D performs a pixel format conversion of the source data, and stores them in the destination memory location.

The size of the areas to be transferred are defined by DMA2D_NLR and DMA2D_FGOR for the source, and by DMA2D_NLR and DMA2D_OOR for the destination.

Data are fetched from the location defined in DMA2D_FGMAR, and processed by the foreground PFC. The original pixel format is configured through DMA2D_FGPFCCR.

If the original pixel format is direct-color mode, the color channels are all expanded to 8 bits.
If the pixel format is indirect color mode, the associated CLUT has to be loaded into the CLUT memory.

The CLUT loading can be done automatically by following the sequence below:

1. Set the CLUT address into DMA2D_FGCMAR.
2. Set the CLUT size with CS[7:0] in DMA2D_FGPFCR.
3. Set the CLUT format (24 or 32 bits) with CCM in DMA2D_FGPFCR.
4. Start the CLUT loading by setting START in DMA2D_FGPFCR.

Once the CLUT loading is complete, CTCIF flag in DMA2D_IFR is raised, and an interrupt is generated if CTCIE is set in DMA2D_CR. The automatic CLUT loading process cannot work in parallel with classical DMA2D transfers.

The CLUT can also be filled by the CPU or by any other master through the AHB port. The access to the CLUT is not possible when a DMA2D transfer is ongoing, and uses the CLUT (indirect color format).

In parallel to the color conversion process, the alpha value can be added or changed depending on the value programmed in DMA2D_FGPFCR. If the original image does not have an alpha channel, a default alpha value of 0xFF is automatically added to obtain a fully opaque pixel.

The alpha value is modified as follows according to AM[1:0] in DMA2D_FGPFCR:

- It is unchanged.
- It is replaced by ALPHA[7:0] value in DMA2D_FGPFCR.
- It is replaced by the original value multiplied by ALPHA[7:0] value in DMA2D_FGPFCR divided by 255.

The resulting 32-bit data are encoded by the output PFC into the format specified by CM[2:0] in DMA2D_OPFCR. The output pixel format cannot be the indirect mode since no CLUT generation process is supported.

Processed data are written into destination memory location pointed by DMA2D_OMAR.

**Memory-to-memory with PFC and blending**

In this mode, two sources are fetched in the foreground and background FIFOs from the memory locations defined by DMA2D_FGMAR and DMA2D_BGMAR respectively.

The two pixel format converters have to be configured as described in memory-to-memory mode. Their configurations can be different as each pixel format converter is independent and has its own CLUT memory.
Once each pixel has been converted into 32 bits by its respective PFC, all pixels are blended according to the equation below:

\[ \text{with } \alpha_{\text{Mult}} = \frac{\alpha_{\text{FG}} \cdot \alpha_{\text{BG}}}{255} \]

\[ \alpha_{\text{OUT}} = \alpha_{\text{FG}} + \alpha_{\text{BG}} - \alpha_{\text{Mult}} \]

\[ C_{\text{OUT}} = \frac{C_{\text{FG}} \cdot \alpha_{\text{FG}} + C_{\text{BG}} \cdot \alpha_{\text{BG}} - C_{\text{BG}} \cdot \alpha_{\text{Mult}}}{\alpha_{\text{OUT}}} \quad \text{with } C = R \text{ or } G \text{ or } B \]

Division are rounded to the nearest lower integer

The resulting 32-bit pixel value is encoded by the output PFC according to the specified output format, and data are written into the destination memory location pointed by DMA2D_OMAR.

**Memory-to-memory with PFC, blending and fixed color FG**

In this mode, only one source is fetched in the background FIFO from the memory location defined by DMA2D_BGMAR.

The value of the foreground color is given by DMA2D_FGCOLR, and the alpha value is set to 0xFF (opaque).

The alpha value can be replaced or modified according to AM[1:0] and ALPHA[7:0] in DMA2D_FGPFCCR.

The two pixel format converters have to be configured as described in memory-to-memory mode. Their configurations can be different as each pixel format converter is independent and has its own CLUT memory.

Once each pixel has been converted into 32 bits by its respective PFC, all pixels are blended together. The resulting 32-bit pixel value is encoded by the output PFC according to the specified output format. Data are written into the destination memory location pointed by DMA2D_OMAR.

**Memory-to-memory with PFC, blending and fixed color BG**

In this mode, only open source is fetched in the foreground FIFO from the memory location defined by DMA2D_FGMAR.

The value of the background color is given by DMA2D_BGCOLR, and the alpha value is set to 0xFF (opaque).

The alpha value can be replaced or modified according to AM[1:0] and ALPHA[7:0] in DMA2D_BGPFCCR.

The two pixel format converters have to be configured as described in memory-to-memory mode. Their configurations can be different as each pixel format converter is independent and has its own CLUT memory.

Once each pixel has been converted into 32 bits by their respective PFCs, all pixels are blended together. The resulting 32-bit pixel value is encoded by the output PFC according to the specified output format. Data are written into the destination memory location pointed by DMA2D_OMAR.
Configuration error detection

The DMA2D checks that the configuration is correct before any transfer. The configuration error interrupt flag is set by hardware when a wrong configuration is detected when a new transfer/automatic loading starts. An interrupt is then generated if CEIE = 1 in DMA2D_CR.

The wrong configurations that can be detected are listed below:

- Foreground CLUT automatic loading: MA bits in DMA2D_FGCMAR are not aligned with CCM in DMA2D_FGPFCCR.
- Background CLUT automatic loading: MA bits in DMA2D_BGCMAR are not aligned with CCM in DMA2D_BGFCCCR.
- Memory transfer (except in register-to-memory and memory-to-memory with blending and fixed color FG): MA bits in DMA2D_FGMAR are not aligned with CM in DMA2D_FGFCCCR.
- Memory transfer (except in register-to-memory and memory-to-memory with blending and fixed color FG): CM bits in DMA2D_FGFCCCR are invalid.
- Memory transfer (except in register-to-memory and memory-to-memory with blending and fixed color FG): PL bits in DMA2D_NLR are odd while CM is DMA2D_FGFCCCR is A4 or L4.
- Memory transfer (except in register-to-memory and memory-to-memory with blending and fixed color FG): LO bits in DMA2D_FGOR are odd while CM in DMA2D_FGFCCCR is A4 or L4, and LOM in DMA2D_CR is pixel mode.
- Memory transfer (only in blending mode, except in memory-to-memory with blending and fixed color FG): MA bits in DMA2D_BGMAR are not aligned with the CM in DMA2D_BGFCCCR.
- Memory transfer (only in blending and blending with fixed color FG): CM bits in DMA2D_BGFCCCR are invalid.
- Memory transfer (only in blending and blending with fixed color FG mode): PL bits in DMA2D_NLR odd while CM in DMA2D_BGFCCCR is A4 or L4.
- Memory transfer (only in blending and blending with fixed color FG): LO bits in DMA2D_BGOR are odd while CM in DMA2D_BGFCCCR is A4 or L4, and LOM in DMA2D_CR is pixel mode.
- Memory transfer (except in memory-to-memory): MA bits in DMA2D_OMAR are not aligned with CM in DMA2D_OPFCCR.
- Memory transfer (except in memory-to-memory): CM bits in DMA2D_OPFCCR are invalid.
- Memory transfer with byte swapping: PL bits in DMA2D_NLR are odd, or MA bits in DMA2D_OOMAR are odd, or LO in bytes (resulting from LOM in DMA2D_CR and LO in DMA2D_OOR) are odd while SB = 1 in DMA2D_OPFCCR.
- Memory transfer: NL bits in DMA2D_NLR are all zeros.
- Memory transfer: PL bits in DMA2D_NLR are all zeros.
- Memory transfer: MODE bits in DMA2D_CR are invalid.
- YCbCr format: when a CLUT loading starts setting START in DMA2D_FGFCCCR
- YCbCr format: when memory-to-memory mode is selected
- YCbCr format: when YCbCr4:4:4 is selected, and the sum of number of pixel (PL) and line offset LO is not a multiple of 8 pixels
- YCbCr format: when YCbCr4:2:2 or YCbCr4:2:0 is selected, and the sum of number of pixel (PL) and line offset LO is not a multiple of 16 pixels
18.3.14 **YCbCr support**

The DMA2D foreground plane can support 8x8 block-based YCbCr as output by the JPEG decoder with different chroma subsampling factors.

The memory organization follows the standard JFIF rules:
- Each of the three color components must be coded on 8-bit.
- Each component must be arranged by blocks of 8x8 (64 bytes) called MCU.

Depending of the chroma subsampling factor, the MCU must be arranged in the memory as described in the table below.

<table>
<thead>
<tr>
<th>Sub-sampling</th>
<th>@</th>
<th>@ + 64</th>
<th>@ + 128</th>
<th>@ +192</th>
<th>@+256</th>
<th>@ + 320</th>
</tr>
</thead>
<tbody>
<tr>
<td>4:4:4</td>
<td>Y₁</td>
<td>Cb₁</td>
<td>Cr₁</td>
<td>Y₂</td>
<td>Cb₂</td>
<td>Cr₂</td>
</tr>
<tr>
<td>4:2:2</td>
<td>Y₁</td>
<td>Y₂</td>
<td>Cb₁₂</td>
<td>Cr₁₂</td>
<td>Y₃</td>
<td>Y₄</td>
</tr>
<tr>
<td>4:2:0</td>
<td>Y₁</td>
<td>Y₂</td>
<td>Y₃</td>
<td>Y₄</td>
<td>Cb₁₂₃₄</td>
<td>Cr₁₂₃₄</td>
</tr>
</tbody>
</table>

The chroma subsampling factor is configured through CSS in DMA2D_FGPFCCR.

Once the DMA2D has started with the foreground configured in YCbCr color mode, the first two chroma MCUs are loaded in the foreground CLUT. Once the chroma MCUs are loaded, the DMA2D performs the loading of the Y MCU as for a classical color mode.

18.3.15 **DMA2D transfer control (start, suspend, abort, and completion)**

Once the DMA2D is configured, the transfer can be launched by setting START in DMA2D_CR. Once the transfer is completed, START is automatically reset, and TCIF flag is raised in DMA2D_ISR. An interrupt can be generated if TCIE is set in DMA2D_CR.

The user application can suspend the DMA2D at any time by setting SUSP in DMA2D_CR. The transaction can be aborted by setting ABORT in DMA2D_CR, or can be restarted by resetting SUSP in DMA2D_CR.

The user application can abort at any time an ongoing transaction by setting ABORT in DMA2D_CR. In this case, the TCIF flag is not raised.

Automatic CLUT transfers can also be aborted or suspended by using their own START bits in DMA2D_FGPFCCR and DMA2D_BGPFCCR.

18.3.16 **Watermark**

A watermark can be programmed to generate an interrupt when the last pixel of a given line has been written to the destination memory area.

The line number is defined in LW[15:0] in DMA2D_LWR.

When the last pixel of this line has been transferred, TWIF flag is raised in DMA2D_ISR, and an interrupt is generated if TWIE is set in DMA2D_CR.

18.3.17 **Error management**

Two kind of errors can be triggered:
- AXI master port errors signaled by TEIF flag in DMA2D_ISR
• Conflicts caused by CLUT access (CPU trying to access the CLUT while a CLUT loading or a DMA2D transfer is ongoing) signaled by CAEIF flag in DMA2D_ISR. Both flags are associated to their own interrupt enable flag in DMA2D_CR to generate an interrupt if need be (TEIE and CAEIE).

18.3.18 AXI dead time
To limit the AXI bandwidth use, a dead time between two consecutive AXI accesses can be programmed. This feature can be enabled by setting EN in DMA2D_AMTCR.

The dead-time value is stored in DT[7:0] in DMA2D_AMTCR. This value represents the guaranteed minimum number of cycles between two consecutive transactions on AXI bus. The update of the dead-time value while the DMA2D is running is taken into account for the next AXI transfer.

18.4 DMA2D interrupts
An interrupt can be generated on the following events:
• Configuration error
• CLUT transfer complete
• CLUT access error
• Transfer watermark reached
• Transfer complete
• Transfer error

Separate interrupt enable bits are available for flexibility.

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Configuration error</td>
<td>CEIF</td>
<td>CEIE</td>
</tr>
<tr>
<td>CLUT transfer complete</td>
<td>CTCIF</td>
<td>CTCIE</td>
</tr>
<tr>
<td>CLUT access error</td>
<td>CAEIF</td>
<td>CAEIE</td>
</tr>
<tr>
<td>Transfer watermark</td>
<td>TWF</td>
<td>TWIE</td>
</tr>
<tr>
<td>Transfer complete</td>
<td>TCIF</td>
<td>TCIE</td>
</tr>
<tr>
<td>Transfer error</td>
<td>TEIF</td>
<td>TEIE</td>
</tr>
</tbody>
</table>
### 18.5 DMA2D registers

#### 18.5.1 DMA2D control register (DMA2D_CR)

- **Address offset:** 0x000
- **Reset value:** 0x0000 0000

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MODE[2:0] |
| rw | rw | rw |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| rw | rw | rw | rw | rw | rw | rw | rw | rs | rw | rs | rs | rs | rs | rs |

- **Bits 31:19** Reserved, must be kept at reset value.
- **Bits 18:16** **MODE[2:0]: DMA2D mode**
  - This bit is set and cleared by software. It cannot be modified while a transfer is ongoing.
  - 000: Memory-to-memory (FG fetch only)
  - 001: Memory-to-memory with PFC (FG fetch only with FG PFC active)
  - 010: Memory-to-memory with blending (FG and BG fetch with PFC and blending)
  - 011: Register-to-memory (no FG nor BG, only output stage active)
  - 100: Memory-to-memory with blending and fixed color FG (BG fetch only with FG and BG PFC active)
  - 101: Memory-to-memory with blending and fixed color BG (FG fetch only with FG and BG PFC active)
  - Others: Reserved

- **Bits 15:14** Reserved, must be kept at reset value.
- **Bit 13** **CEIE**: Configuration error (CE) interrupt enable
  - This bit is set and cleared by software.
  - 0: CE interrupt disabled
  - 1: CE interrupt enabled

- **Bit 12** **CTCIE**: CLUT transfer complete (CTC) interrupt enable
  - This bit is set and cleared by software.
  - 0: CTC interrupt disabled
  - 1: CTC interrupt enabled

- **Bit 11** **CAEIE**: CLUT access error (CAE) interrupt enable
  - This bit is set and cleared by software.
  - 0: CAE interrupt disabled
  - 1: CAE interrupt enabled

- **Bit 10** **TWIE**: Transfer watermark (TW) interrupt enable
  - This bit is set and cleared by software.
  - 0: TW interrupt disabled
  - 1: TW interrupt enabled

- **Bit 9** **TCIE**: Transfer complete (TC) interrupt enable
  - This bit is set and cleared by software.
  - 0: TC interrupt disabled
  - 1: TC interrupt enabled
Bit 8  **TEIE**: Transfer error (TE) interrupt enable
   This bit is set and cleared by software.
   0: TE interrupt disabled
   1: TE interrupt enabled

Bit 7  Reserved, must be kept at reset value.

Bit 6  **LOM**: Line offset mode
   This bit configures how the line offset is expressed (pixels or bytes) for the foreground, background and output.
   This bit is set and cleared by software. It can not be modified while a transfer is ongoing.
   0: Line offsets expressed in pixels
   1: Line offsets expressed in bytes

Bits 5:3  Reserved, must be kept at reset value.

Bit 2  **ABORT**: Abort
   This bit can be used to abort the current transfer. This bit is set by software, and is automatically reset by hardware when START = 0.
   0: No transfer abort requested
   1: Transfer abort requested

Bit 1  **SUSP**: Suspend
   This bit can be used to suspend the current transfer. This bit is set and reset by software. It is automatically reset by hardware when START = 0.
   0: Transfer not suspended
   1: Transfer suspended

Bit 0  **START**: Start
   This bit can be used to launch the DMA2D according to parameters loaded in the various configuration registers. This bit is automatically reset by the following events:
   – at the end of the transfer
   – when the data transfer is aborted by the user by setting ABORT in this register
   – when a data transfer error occurs
   – when the data transfer has not started due to a configuration error, or another transfer operation already ongoing (automatic CLUT loading)

### 18.5.2 DMA2D interrupt status register (DMA2D_ISR)

Address offset: 0x004
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

- CEIF
- CTCIF
- CAEIF
- TWIF
- TCIF
- TEIF

r: Read

732/3353
RM0433 Rev 8
18.5.3 DMA2D interrupt flag clear register (DMA2D_IFCR)

Address offset: 0x008
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:6 Reserved, must be kept at reset value.

- **Bit 5 CCEIF**: Clear configuration error interrupt flag
  Programming this bit to 1 clears the CEIF flag in DMA2D_ISR.

- **Bit 4 CCTCIF**: Clear CLUT transfer complete interrupt flag
  Programming this bit to 1 clears the CTCIF flag in DMA2D_ISR.

- **Bit 3 CAECIF**: Clear CLUT access error interrupt flag
  Programming this bit to 1 clears the CAEIF flag in DMA2D_ISR.

- **Bit 2 CTWIF**: Clear transfer watermark interrupt flag
  Programming this bit to 1 clears the TWIF flag in DMA2D_ISR.

- **Bit 1 CT CIF**: Clear transfer complete interrupt flag
  Programming this bit to 1 clears the TCIF flag in DMA2D_ISR.

- **Bit 0 CTEIF**: Clear transfer error interrupt flag
  Programming this bit to 1 clears the TEIF flag in DMA2D_ISR.
18.5.4 DMA2D foreground memory address register (DMA2D_FGMAR)

Address offset: 0x00C
Reset value: 0x0000 0000

This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>MA[31:16]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 MA[31:0]: Memory address, address of the data used for the foreground image
The address alignment must match the image format selected: a 32-bit per pixel format must be 32-bit aligned, a 16-bit per pixel format must be 16-bit aligned, and a 4-bit per pixel format must be 8-bit aligned.

18.5.5 DMA2D foreground offset register (DMA2D_FGOR)

Address offset: 0x010
Reset value: 0x0000 0000

This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>LO[15:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.
Bits 15:0 LO[15:0]: Line offset
This field gives the line offset used for the foreground image, expressed:
- in pixels when LOM = 0 in DMA2D_CR. Only LO[13:0] bits are considered, LO[15:14] bits are ignored.
- in bytes when LOM = 1

This value is used for the address generation. It is added at the end of each line to determine the starting address of the next line.
If the image format is 4-bit per pixel, the line offset must be even.
18.5.6  DMA2D background memory address register (DMA2D_BGMAR)

Address offset: 0x014
Reset value: 0x0000 0000

This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  **MA[31:0]**: Memory address, address of the data used for the background image

The address alignment must match the image format selected: a 32-bit per pixel format must be 32-bit aligned, a 16-bit per pixel format must be 16-bit aligned and a 4-bit per pixel format must be 8-bit aligned.

18.5.7  DMA2D background offset register (DMA2D_BGOR)

Address offset: 0x018
Reset value: 0x0000 0000

This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **LO[15:0]**: Line offset

This field gives the line offset used for the background image, expressed:
– in pixels when LOM = 0 in DMA2D_CR. Only LO[13:0] bits are considered, LO[15:14] bits are ignored.
– in bytes when LOM = 1

This value is used for the address generation. It is added at the end of each line to determine the starting address of the next line.

If the image format is 4-bit per pixel, the line offset must be even.
### 18.5.8 DMA2D foreground PFC control register (DMA2D_FGPFCCR)

Address offset: 0x01C  
Reset value: 0x0000 0000  
This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALPHA[7:0]</td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>CS[7:0]</td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
<td> </td>
</tr>
</tbody>
</table>

Bits 31:24 **ALPHA[7:0]:** Alpha value  
These bits define a fixed alpha channel value which can replace the original alpha value, or be multiplied by the original alpha value, according to the alpha mode selected through AM[1:0] in this register.

Bits 23:22 **Reserved, must be kept at reset value.**

Bit 21 **RBS:** Red/Blue swap  
This bit allows to swap Red and Blue to support BGR or ABGR color formats.  
0: Regular mode (RGB or ARGB)  
1: Swap mode (BGR or ABGR)

Bit 20 **AI:** Alpha inverted  
This bit inverts the alpha value.  
0: Regular alpha  
1: Inverted alpha

Bits 19:18 **CSS[1:0]:** Chroma subsampling  
These bits define the chroma subsampling mode for YCbCr color mode.  
00: 4:4:4 (no chroma subsampling)  
01: 4:2:2  
10: 4:2:0  
Others: Reserved

Bits 17:16 **AM[1:0]:** Alpha mode  
These bits select the alpha channel value to be used for the foreground image.  
00: No modification of the foreground image alpha channel value  
01: Replace original foreground image alpha channel value by ALPHA[7: 0]  
10: Replace original foreground image alpha channel value by ALPHA[7:0] multiplied with original alpha channel value  
Others: Reserved

Bits 15:8 **CS[7:0]:** CLUT size  
These bits define the size of the CLUT used for the foreground image.  
The number of CLUT entries is equal to CS[7:0] + 1.

Bits 7:6 **Reserved, must be kept at reset value.**
Bit 5 **START**: Start  
This bit can be set to start the automatic loading of the CLUT. It is automatically reset:  
– at the end of the transfer  
– when the transfer is aborted by the user by setting ABORT in DMA2D_CR  
– when a transfer error occurs  
– when the transfer has not started due to a configuration error or another transfer operation already ongoing (data transfer or automatic background CLUT transfer)

Bit 4 **CCM**: CLUT color mode  
This bit defines the color format of the CLUT.  
0: ARGB8888  
1: RGB888

Bits 3:0 **CM[3:0]**: Color mode  
These bits define the color format of the foreground image.  
0000: ARGB8888  
0001: RGB888  
0010: RGB565  
0011: ARGB1555  
0100: ARGB4444  
0101: L8  
0110: AL44  
0111: AL88  
1000: L4  
1001: A8  
1010: A4  
1011: YCbCr  
Others: Reserved

### 18.5.9 DMA2D foreground color register (DMA2D_FGCOLR)

Address offset: 0x020  
Reset value: 0x0000 0000  
This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>GREEN[7:0]</td>
<td>BLUE[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **RED[7:0]**: Red value for the A4 or A8 mode of the foreground image  
Used also for fixed color FG in memory-to-memory mode with blending and fixed color FG (BG fetch only with FG and BG PFC active).

Bits 15:8 **GREEN[7:0]**: Green value for the A4 or A8 mode of the foreground image  
Used also for fixed color FG in memory-to-memory mode with blending and fixed color FG (BG fetch only with FG and BG PFC active).
**18.5.10 DMA2D background PFC control register (DMA2D_BGPFCCR)**

Address offset: 0x024  
Reset value: 0x0000 0000  
This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

| Bit 31:24 | ALPHA[7:0] | Alpha value  
|-----------|------------|--------------  
| Bits 31:24 | Alpha value which can replace the original alpha value, or be multiplied with the original alpha value according to the alpha mode selected with AM[1:0].  
| Bit 23:22 | Reserved, must be kept at reset value.  
| Bit 21 | RBS: Red/Blue swap  
| This bit allows to swap Red and Blue to support BGR or ABGR color formats.  
| 0: Regular mode (RGB or ARGB)  
| 1: Swap mode (BGR or ABGR)  
| Bit 20 | AI: Alpha Inverted  
| This bit inverts the alpha value.  
| 0: Regular alpha  
| 1: Inverted alpha  
| Bit 19:18 | Reserved, must be kept at reset value.  
| Bit 17:16 | AM[1:0]: Alpha mode  
| These bits define which alpha channel value to be used for the background image.  
| 00: No modification of the foreground image alpha channel value  
| 01: Replace original background image alpha channel value by ALPHA[7:0]  
| 10: Replace original background image alpha channel value by ALPHA[7:0] multiplied with original alpha channel value  
| Others: Reserved  
| Bit 15:8 | CS[7:0]: CLUT size  
| These bits define the size of the CLUT used for the BG.  
| The number of CLUT entries is equal to CS[7:0] + 1.  
| Bit 7:6 | Reserved, must be kept at reset value.
Bit 5 **START**: Start
This bit is set to start the automatic loading of the CLUT. This bit is automatically reset:
- at the end of the transfer
- when the transfer is aborted by the user by setting ABORT bit in DMA2D_CR
- when a transfer error occurs
- when the transfer has not started due to a configuration error or another transfer operation already on going (data transfer or automatic background CLUT transfer)

Bit 4 **CCM**: CLUT color mode
These bits define the color format of the CLUT.
0: ARGB8888
1: RGB888

Bits 3:0 **CM[3:0]**: Color mode
These bits define the color format of the foreground image.
0000: ARGB8888
0001: RGB888
0010: RGB565
0011: ARGB1555
0100: ARGB4444
0101: L8
0110: AL44
0111: AL88
1000: L4
1001: A8
1010: A4
Others: Reserved

18.5.11 DMA2D background color register (DMA2D_BGCOLR)
Address offset: 0x028
Reset value: 0x0000 0000
This register can only be written when data transfers are disabled. Once the data transfer started, this register is read-only.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **RED[7:0]**: Red value for the A4 or A8 mode of the background
Used also for fixed color BG in memory-to-memory mode with blending and fixed color BG (FG fetch only with FG and BG PFC active).

Bits 15:8 **GREEN[7:0]**: Green value for the A4 or A8 mode of the background
Used also for fixed color BG in memory-to-memory mode with blending and fixed color BG (FG fetch only with FG and BG PFC active).
Bits 7:0 **BLUE[7:0]**: Blue value for the A4 or A8 mode of the background
Used also for fixed color BG in memory-to-memory mode with blending and fixed color BG
(FG fetch only with FG and BG PFC active).

### 18.5.12 DMA2D foreground CLUT memory address register
(DMA2D_FGCMAR)

Address offset: 0x02C
Reset value: 0x0000 0000
This register can only be written when data transfers are disabled. Once the data transfer
started, this register is read-only.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td><strong>MA[31:16]</strong></td>
</tr>
<tr>
<td></td>
<td><strong>rw</strong></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td><strong>MA[15:0]</strong></td>
</tr>
<tr>
<td></td>
<td><strong>rw</strong></td>
</tr>
</tbody>
</table>

Bits 31:0 **MA[31:0]**: Memory address
Address of the data used for the CLUT address dedicated to the foreground image.
If the foreground CLUT format is 32-bit, the address must be 32-bit aligned.

### 18.5.13 DMA2D background CLUT memory address register
(DMA2D_BGCMAR)

Address offset: 0x030
Reset value: 0x0000 0000
This register can only be written when transfers are disabled. Once the CLUT transfer
started, this register is read-only.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td><strong>MA[31:16]</strong></td>
</tr>
<tr>
<td></td>
<td><strong>rw</strong></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td><strong>MA[15:0]</strong></td>
</tr>
<tr>
<td></td>
<td><strong>rw</strong></td>
</tr>
</tbody>
</table>

Bits 31:0 **MA[31:0]**: Memory address
Address of the data used for the CLUT address dedicated to the background image.
If the background CLUT format is 32-bit, the address must be 32-bit aligned.
### 18.5.14 DMA2D output PFC control register (DMA2D_OPFCCR)

Address offset: 0x034  
Reset value: 0x0000 0000  
This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>RBS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>Al</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>SB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>CM[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:22: Reserved, must be kept at reset value.

**Bit 21 RBS: Red/Blue swap**

This bit allows to swap Red and Blue to support BGR or ABGR color formats.

0: Regular mode (RGB or ARGB)  
1: Swap mode (BGR or ABGR)

**Bit 20 AI: Alpha Inverted**

This bit inverts the alpha value.

0: Regular alpha  
1: Inverted alpha

Bits 19:9: Reserved, must be kept at reset value.

**Bit 8 SB: Swap bytes**

When this bit is set, the bytes in the output FIFO are swapped two by two. The number of pixels per line (PL) must be even, and the output memory address (OMAR) must be even.

0: Bytes in regular order in the output FIFO  
1: Bytes swapped two by two in the output FIFO

Bits 7:3: Reserved, must be kept at reset value.

**Bits 2:0 CM[2:0]: Color mode**

These bits define the color format of the output image.

000: ARGB8888  
001: RGB888  
010: RGB565  
011: ARGB1555  
100: ARGB4444  
Others: Reserved
18.5.15 **DMA2D output color register (DMA2D_OCOLR)**

Address offset: 0x038  
Reset value: 0x0000 0000  

The same register is used to show the color values, with different formats depending on the color mode.  

This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

**ARGB8888** or **RGB888** color mode

![Register Layout](image)

**Bits 31:24** \(\text{ALPHA}[7:0]\): Alpha channel value of the output color in ARGB8888 mode (otherwise reserved)  
**Bits 23:16** \(\text{RED}[7:0]\): Red value of the output image in ARGB8888 or RGB888 mode  
**Bits 15:8** \(\text{GREEN}[7:0]\): Green value of the output image in ARGB8888 or RGB888  
**Bits 7:0** \(\text{BLUE}[7:0]\): Blue value of the output image in ARGB8888 or RGB888

18.5.16 **DMA2D output color register [alternate] (DMA2D_OCOLR)**

Address offset: 0x038  
Reset value: 0x0000 0000  

The same register is used to show the color values, with different formats depending on the color mode.  

This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

**RGB565** color mode

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:16** Reserved, must be kept at reset value.  
**Bits 15:11** \(\text{RED}[4:0]\): Red value of the output image in RGB565 mode  
**Bits 10:5** \(\text{GREEN}[5:0]\): Green value of the output image in RGB565 mode  
**Bits 4:0** \(\text{BLUE}[4:0]\): Blue value of the output image in RGB565 mode
18.5.17  DMA2D output color register [alternate] (DMA2D_OCOLR)

Address offset: 0x038
Reset value: 0x0000 0000

The same register is used to show the color values, with different formats depending on the color mode.

This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

ARGB1555 color mode

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bit 15  A: Alpha channel value of the output color in ARGB1555 mode

Bits 14:10  RED[4:0]: Red value of the output image in ARGB1555 mode

Bits 9:5  GREEN[4:0]: Green value of the output image in ARGB1555 mode

Bits 4:0  BLUE[4:0]: Blue value of the output image in ARGB1555 mode

18.5.18  DMA2D output color register [alternate] (DMA2D_OCOLR)

Address offset: 0x038
Reset value: 0x0000 0000

The same register is used to show the color values, with different formats depending on the color mode.

This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

ARGB4444 color mode

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:12  ALPHA[3:0]: Alpha channel of the output color value in ARGB4444

Bits 11:8  RED[3:0]: Red value of the output image in ARGB4444 mode

Bits 7:4  GREEN[3:0]: Green value of the output image in ARGB4444 mode
18.5.19 DMA2D output memory address register (DMA2D_OMAR)

Address offset: 0x03C
Reset value: 0x0000 0000

This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

Bits 3:0 BLUE[3:0]: Blue value of the output image in ARGB4444 mode

Bits 31:0 MA[31:0]: Memory address
Address of the data used for the output FIFO.
The address alignment must match the image format selected: a 32-bit per pixel format must be 32-bit aligned and a 16-bit per pixel format must be 16-bit aligned.

18.5.20 DMA2D output offset register (DMA2D_OOR)

Address offset: 0x040
Reset value: 0x0000 0000

This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 LO[15:0]: Line offset
This field gives the line offset used for the output, expressed:
– in pixels when LOM = 0 in DMA2D_CR. Only LO[13:0] bits are considered, LO[15:14] bits are ignored.
– in bytes when LOM = 1
This value is used for the address generation. It is added at the end of each line to determine the starting address of the next line.
18.5.21 **DMA2D number of line register (DMA2D_NLR)**

Address offset: 0x044  
Reset value: 0x0000 0000  
This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.  
Bits 29:16  **PL[13:0]:** Pixel per lines per lines of the area to be transferred  
If any of the input image format is 4-bit per pixel, pixel per lines must be even.  
Bits 15:0  **NL[15:0]:** Number of lines of the area to be transferred.

18.5.22 **DMA2D line watermark register (DMA2D_LWR)**

Address offset: 0x048  
Reset value: 0x0000 0000  
This register can only be written when transfers are disabled. Once the CLUT transfer started, this register is read-only.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.  
Bits 15:0  **LW[15:0]:** Line watermark for interrupt generation  
An interrupt is raised when the last pixel of the watermarked line has been transferred.
18.5.23  DMA2D AXI master timer configuration register (DMA2D_AMTCR)

Address offset: 0x04C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:8  DT[7:0]: Dead time
   Dead time value in the AXI clock cycle inserted between two consecutive accesses on the AXI master port. These bits represent the minimum guaranteed number of cycles between two consecutive AXI accesses.

Bits 7:1  Reserved, must be kept at reset value.

Bit 0  EN: Dead-time functionality enable

18.5.24  DMA2D foreground CLUT (DMA2D_FGCLUTx)

Address offset: 0x400 + 0x4 * x, (x = 0 to 255)
Reset value: 0xXXXX XXXX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24  ALPHA[7:0]: Alpha
   Alpha value for index {x} for the foreground

Bits 23:16  RED[7:0]: Red
   Red value for index {x} for the foreground

Bits 15:8  GREEN[7:0]: Green
   Green value for index {x} for the foreground

Bits 7:0  BLUE[7:0]: Blue
   Blue value for index {x} for the foreground
18.5.25 DMA2D background CLUT (DMA2D_BGCLUTx)

Address offset: 0x800 + 0x4 * x, (x = 0 to 255)
Reset value: 0xXXXX XXXX

| Bits 31:24 | ALPHA[7:0]: Alpha |
| Alpha value for index \{x\} for the background |

| Bits 23:16 | RED[7:0]: Red |
| Red value for index \{x\} for the background |

| Bits 15:8 | GREEN[7:0]: Green |
| Green value for index \{x\} for the background |

| Bits 7:0 | BLUE[7:0]: Blue |
| Blue value for index \{x\} for the background |

18.5.26 DMA2D register map

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>DMA2D.CR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
<tr>
<td>0x004</td>
<td>DMA2D.ISR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
<tr>
<td>0x008</td>
<td>DMA2D.IFCR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
<tr>
<td>0x00C</td>
<td>DMA2D_FGMAR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
<tr>
<td>0x010</td>
<td>DMA2D_FGOR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
<tr>
<td>0x014</td>
<td>DMA2D_BGMAR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
<tr>
<td>0x018</td>
<td>DMA2D_BGOR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
<tr>
<td>0x01C</td>
<td>DMA2D_FGPFCCR</td>
<td>Register value: 00000000 00000000 00000000 00000000</td>
</tr>
</tbody>
</table>
Refer to Section 2.3 for the register boundary addresses.
19 Nested vectored interrupt controller (NVIC)

19.1 NVIC features

The NVIC includes the following features:

- up to 150 maskable interrupt channels for STM32H7xxx (not including the 16 interrupt lines of Cortex®-M7 with FPU)
- 16 programmable priority levels (4 bits of interrupt priority are used)
- low-latency exception and interrupt handling
- power management control
- implementation of system control registers

The NVIC and the processor core interface are closely coupled, which enables low latency interrupt processing and efficient processing of late arriving interrupts.

All interrupts, including the core exceptions, are managed by the NVIC.

For more information on exceptions and NVIC programming, refer to PM0253 programming manual for Cortex®-M7.

19.1.1 SysTick calibration value register

The SysTick calibration value (SYST_CALIB) is fixed to 0x3E8. It provides a reference timebase of 1 ms based when the SysTick clock frequency is 1 MHz. To match the 1 ms timebase whatever the application frequency, the SysTick reload value must be programmed as follows in the SYST_RVR register:

- The SysTick clock source is the 100 MHz CPU clock (HCLK):

\[
\text{reload value} = (F_{\text{HCLK}} \times \text{SYST\_CALIB}) - 1
\]

- or the SysTick clock source is an external clock:

\[
\text{reload value} = ((F_{\text{HCLK}}/8) \times \text{SYST\_CALIB}) - 1
\]

where \( F_{\text{HCLK}} \) refers to the AHB frequency expressed in MHz.

For example, to achieve a timebase of 1 ms when the SysTick clock source is the 100 MHz HCLK:

\[
\text{reload value} = (100 \times \text{SYST\_CALIB}) - 1 = 0x1869F
\]
19.1.2 Interrupt and exception vectors

The exception vectors connected to the NVIC are the following: reset, NMI, HardFault, MemManage, Bus Fault, UsageFault, SVCall, DebugMonitor, PendSV, SysTick.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Priority</th>
<th>NVIC position</th>
<th>Acronym</th>
<th>Description</th>
<th>Address offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>-</td>
<td>-3</td>
<td>-</td>
<td>Reset</td>
<td>Reset</td>
<td>0x0000 0004</td>
</tr>
<tr>
<td>-</td>
<td>-2</td>
<td>-</td>
<td>NMI</td>
<td>Non maskable interrupt. The RCC Clock Security System (CSS) is linked to the NMI vector.</td>
<td>0x0000 0008</td>
</tr>
<tr>
<td>-</td>
<td>-1</td>
<td>-</td>
<td>HardFault</td>
<td>All classes of fault</td>
<td>0x0000 000C</td>
</tr>
<tr>
<td>-</td>
<td>0</td>
<td>-</td>
<td>MemManage</td>
<td>Memory management</td>
<td>0x0000 0010</td>
</tr>
<tr>
<td>-</td>
<td>1</td>
<td>-</td>
<td>BusFault</td>
<td>Prefetch fault, memory access fault</td>
<td>0x0000 0014</td>
</tr>
<tr>
<td>-</td>
<td>2</td>
<td>-</td>
<td>UsageFault</td>
<td>Undefined instruction or illegal state</td>
<td>0x0000 0018</td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
<td></td>
<td>0x0000 002B</td>
</tr>
<tr>
<td>-</td>
<td>3</td>
<td>-</td>
<td>SVCall</td>
<td>System service call via SWI instruction</td>
<td>0x0000 002C</td>
</tr>
<tr>
<td>-</td>
<td>4</td>
<td>-</td>
<td>DebugMonitor</td>
<td>Debug monitor</td>
<td>0x0000 0030</td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
<td></td>
<td>0x0000 0034</td>
</tr>
<tr>
<td>-</td>
<td>5</td>
<td>-</td>
<td>PendSV</td>
<td>Pendable request for system service</td>
<td>0x0000 0038</td>
</tr>
<tr>
<td>-</td>
<td>6</td>
<td>-</td>
<td>SysTick</td>
<td>System tick timer</td>
<td>0x0000 003C</td>
</tr>
<tr>
<td>wwdg1_it</td>
<td>7</td>
<td>0</td>
<td>WWDG1</td>
<td>Window Watchdog interrupt</td>
<td>0x0000 0040</td>
</tr>
<tr>
<td>exti_pwr_pvd_wkup</td>
<td>8</td>
<td>1</td>
<td>PVD_PVM</td>
<td>PVD through EXTI line detection interrupt</td>
<td>0x0000 0044</td>
</tr>
<tr>
<td>exti_tamp_rtc_wkup</td>
<td>9</td>
<td>2</td>
<td>RTC_TAMP_STAMP_CSS_LSE</td>
<td>RTC tamper, timestamp CSS LSE</td>
<td>0x0000 0048</td>
</tr>
<tr>
<td>lsecss_rcc_it</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_wkup_rtc_wkup</td>
<td>10</td>
<td>3</td>
<td>RTC WKUP</td>
<td>RTC Wakeup interrupt through the EXTI line</td>
<td>0x0000 004C</td>
</tr>
<tr>
<td>flash_it</td>
<td>11</td>
<td>4</td>
<td>FLASH</td>
<td>Flash memory global interrupt</td>
<td>0x0000 0050</td>
</tr>
<tr>
<td>rcc_it</td>
<td>12</td>
<td>5</td>
<td>RCC</td>
<td>RCC global interrupt</td>
<td>0x0000 0054</td>
</tr>
<tr>
<td>exti_exti0_wkup</td>
<td>13</td>
<td>6</td>
<td>EXTI0</td>
<td>EXTI Line 0 interrupt</td>
<td>0x0000 0058</td>
</tr>
<tr>
<td>exti_exti1_wkup</td>
<td>14</td>
<td>7</td>
<td>EXTI1</td>
<td>EXTI Line 1 interrupt</td>
<td>0x0000 005C</td>
</tr>
<tr>
<td>exti_exti2_wkup</td>
<td>15</td>
<td>8</td>
<td>EXTI2</td>
<td>EXTI Line 2 interrupt</td>
<td>0x0000 0060</td>
</tr>
</tbody>
</table>
### Table 145. NVIC\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Priority</th>
<th>EXTI position</th>
<th>Acronym</th>
<th>Description</th>
<th>Address offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>exti_exti3_wkup</td>
<td>16</td>
<td>9</td>
<td>EXTI3</td>
<td>EXTI Line 3 interrupt</td>
<td>0x0000 0064</td>
</tr>
<tr>
<td>exti_exti4_wkup</td>
<td>17</td>
<td>10</td>
<td>EXTI4</td>
<td>EXTI Line 4 interrupt</td>
<td>0x0000 0068</td>
</tr>
<tr>
<td>dma1_it0</td>
<td>18</td>
<td>11</td>
<td>DMA_STR0</td>
<td>DMA1 Stream0 global interrupt</td>
<td>0x0000 006C</td>
</tr>
<tr>
<td>dma1_it1</td>
<td>19</td>
<td>12</td>
<td>DMA_STR1</td>
<td>DMA1 Stream1 global interrupt</td>
<td>0x0000 0070</td>
</tr>
<tr>
<td>dma1_it2</td>
<td>20</td>
<td>13</td>
<td>DMA_STR2</td>
<td>DMA1 Stream2 global interrupt</td>
<td>0x0000 0074</td>
</tr>
<tr>
<td>dma1_it3</td>
<td>21</td>
<td>14</td>
<td>DMA_STR3</td>
<td>DMA1 Stream3 global interrupt</td>
<td>0x0000 0078</td>
</tr>
<tr>
<td>dma1_it4</td>
<td>22</td>
<td>15</td>
<td>DMA_STR4</td>
<td>DMA1 Stream4 global interrupt</td>
<td>0x0000 007C</td>
</tr>
<tr>
<td>dma1_it5</td>
<td>23</td>
<td>16</td>
<td>DMA_STR5</td>
<td>DMA1 Stream5 global interrupt</td>
<td>0x0000 0080</td>
</tr>
<tr>
<td>dma1_it6</td>
<td>24</td>
<td>17</td>
<td>DMA_STR6</td>
<td>DMA1 Stream6 global interrupt</td>
<td>0x0000 0084</td>
</tr>
<tr>
<td>adc1_it</td>
<td>25</td>
<td>18</td>
<td>ADC1_2</td>
<td>ADC1 and ADC2 global interrupt</td>
<td>0x0000 0088</td>
</tr>
<tr>
<td>adc2_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ttfdcan_intr0_it</td>
<td>26</td>
<td>19</td>
<td>FDCAN1_IT0</td>
<td>FDCAN1 Interrupt 0</td>
<td>0x0000 008C</td>
</tr>
<tr>
<td>fdcan_intr0_it</td>
<td>27</td>
<td>20</td>
<td>FDCAN2_IT0</td>
<td>FDCAN2 Interrupt 0</td>
<td>0x0000 0090</td>
</tr>
<tr>
<td>ttfdcan_intr1_it</td>
<td>28</td>
<td>21</td>
<td>FDCAN1_IT1</td>
<td>FDCAN1 Interrupt 1</td>
<td>0x0000 0094</td>
</tr>
<tr>
<td>fdcan_intr1_it</td>
<td>29</td>
<td>22</td>
<td>FDCAN2_IT1</td>
<td>FDCAN2 Interrupt 1</td>
<td>0x0000 0098</td>
</tr>
<tr>
<td>exti_exti5_wkup</td>
<td></td>
<td>30</td>
<td>23</td>
<td>EXTI9_5</td>
<td>EXTI Line[9:5] interrupts</td>
</tr>
<tr>
<td>exti_exti6_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti7_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti8_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti9_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tim1_brk_it</td>
<td>31</td>
<td>24</td>
<td>TIM1_BRK</td>
<td>TIM1 break interrupt</td>
<td>0x0000 00A0</td>
</tr>
<tr>
<td>tim1_upd_it</td>
<td>32</td>
<td>25</td>
<td>TIM1_UP</td>
<td>TIM1 update interrupt</td>
<td>0x0000 00A4</td>
</tr>
<tr>
<td>tim1_trg_it</td>
<td>33</td>
<td>26</td>
<td>TIM1_TRG_COM</td>
<td>TIM1 trigger and commutation</td>
<td>0x0000 00A8</td>
</tr>
<tr>
<td>tim1_cc_it</td>
<td>34</td>
<td>27</td>
<td>TIM_CC</td>
<td>TIM1 capture / compare interrupt</td>
<td>0x0000 00AC</td>
</tr>
<tr>
<td>tim2_it</td>
<td>35</td>
<td>28</td>
<td>TIM2</td>
<td>TIM2 global interrupt</td>
<td>0x0000 00B0</td>
</tr>
<tr>
<td>tim3_it</td>
<td>36</td>
<td>29</td>
<td>TIM3</td>
<td>TIM3 global interrupt</td>
<td>0x0000 00B4</td>
</tr>
<tr>
<td>tim4_it</td>
<td>37</td>
<td>30</td>
<td>TIM4</td>
<td>TIM4 global interrupt</td>
<td>0x0000 00B8</td>
</tr>
</tbody>
</table>
### Table 145. NVIC(1) (continued)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Priority</th>
<th>NVIC position</th>
<th>Acronym</th>
<th>Description</th>
<th>Address offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>i2c1_ev_it</td>
<td>38</td>
<td>31</td>
<td>I2C1_EV</td>
<td>I2C1 event interrupt</td>
<td>0x0000 00BC</td>
</tr>
<tr>
<td>exti_i2c1_ev_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>i2c1_err_it</td>
<td>39</td>
<td>32</td>
<td>I2C1_ER</td>
<td>I2C1 error interrupt</td>
<td>0x0000 00C0</td>
</tr>
<tr>
<td>i2c2_ev_it</td>
<td>40</td>
<td>33</td>
<td>I2C2_EV</td>
<td>I2C2 event interrupt</td>
<td>0x0000 00C4</td>
</tr>
<tr>
<td>exti_i2c2_ev_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>i2c2_err_it</td>
<td>41</td>
<td>34</td>
<td>I2C2_ER</td>
<td>I2C2 error interrupt</td>
<td>0x0000 00C8</td>
</tr>
<tr>
<td>spi1_it</td>
<td>42</td>
<td>35</td>
<td>SPI1</td>
<td>SPI1 global interrupt</td>
<td>0x0000 00CC</td>
</tr>
<tr>
<td>exti_spi1_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>spi2_it</td>
<td>43</td>
<td>36</td>
<td>SPI2</td>
<td>SPI2 global interrupt</td>
<td>0x0000 00D0</td>
</tr>
<tr>
<td>exti_spi2_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>usart1_gbl_it</td>
<td>44</td>
<td>37</td>
<td>USART1</td>
<td>USART1 global interrupt</td>
<td>0x0000 00D4</td>
</tr>
<tr>
<td>exti_usart1_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>usart2_gbl_it</td>
<td>45</td>
<td>38</td>
<td>USART2</td>
<td>USART2 global interrupt</td>
<td>0x0000 00D8</td>
</tr>
<tr>
<td>exti_usart2_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>usart3_gbl_it</td>
<td>46</td>
<td>39</td>
<td>USART3</td>
<td>USART3 global interrupt</td>
<td>0x0000 00DC</td>
</tr>
<tr>
<td>exti_usart3_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti10_it</td>
<td>47</td>
<td>40</td>
<td>EXTI15_10</td>
<td>EXTI Line[15:10] interrupts</td>
<td>0x0000 00E0</td>
</tr>
<tr>
<td>exti_exti11_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti12_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti13_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti14_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_exti15_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_rtc_al</td>
<td>48</td>
<td>41</td>
<td>RTC_ALARM</td>
<td>RTC alarms (A and B) through EXTI Line interrupts</td>
<td>0x0000 00E4</td>
</tr>
<tr>
<td>-</td>
<td>49</td>
<td>42</td>
<td>-</td>
<td>-</td>
<td>0x0000 00E8</td>
</tr>
<tr>
<td>tim8_brk_it</td>
<td>50</td>
<td>43</td>
<td>TIM8_BRK_TIM12</td>
<td>TIM8 break and TIM12 global interrupts</td>
<td>0x0000 00EC</td>
</tr>
<tr>
<td>tim12_gbl_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tim8_upd_it</td>
<td>51</td>
<td>44</td>
<td>TIM8_UP_TIM13</td>
<td>TIM8 update and TIM13 global interrupts</td>
<td>0x0000 00F0</td>
</tr>
<tr>
<td>tim13_gbl_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tim8_trg_it</td>
<td>52</td>
<td>45</td>
<td>TIM8_TRG_COM_TIM14</td>
<td>TIM8 trigger /commutation and TIM14 global interrupts</td>
<td>0x0000 00F4</td>
</tr>
<tr>
<td>tim14_gbl_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tim8_cc_it</td>
<td>53</td>
<td>46</td>
<td>TIM8_CC</td>
<td>TIM8 capture / compare interrupts</td>
<td>0x0000 00F8</td>
</tr>
<tr>
<td>Signal</td>
<td>Priority</td>
<td>NVIC position</td>
<td>Acronym</td>
<td>Description</td>
<td>Address offset</td>
</tr>
<tr>
<td>-------------</td>
<td>----------</td>
<td>---------------</td>
<td>---------------</td>
<td>--------------------------------------------------</td>
<td>-----------------</td>
</tr>
<tr>
<td>dma1_it7</td>
<td>54</td>
<td>47</td>
<td>DMA1_STR7</td>
<td>DMA1 Stream7 global interrupt</td>
<td>0x0000 00FC</td>
</tr>
<tr>
<td>fmc_gbl_it</td>
<td>55</td>
<td>48</td>
<td>FMC</td>
<td>FMC global interrupt</td>
<td>0x0000 0100</td>
</tr>
<tr>
<td>sdmmc_it</td>
<td>56</td>
<td>49</td>
<td>SDMMC1</td>
<td>SDMMC global interrupt</td>
<td>0x0000 0104</td>
</tr>
<tr>
<td>tim5_gbl_it</td>
<td>57</td>
<td>50</td>
<td>TIM5</td>
<td>TIM5 global interrupt</td>
<td>0x0000 0108</td>
</tr>
<tr>
<td>spi3_it</td>
<td>58</td>
<td>51</td>
<td>SPI3</td>
<td>SPI3 global interrupt</td>
<td>0x0000 010C</td>
</tr>
<tr>
<td>exti_spi3_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>uart4_gbl_it</td>
<td>59</td>
<td>52</td>
<td>UART4</td>
<td>UART4 global interrupt</td>
<td>0x0000 0110</td>
</tr>
<tr>
<td>exti_uart4_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>uart5_gbl_it</td>
<td>60</td>
<td>53</td>
<td>UART5</td>
<td>UART5 global interrupt</td>
<td>0x0000 0114</td>
</tr>
<tr>
<td>exti_uart5_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tim6_gbl_it</td>
<td>61</td>
<td>54</td>
<td>TIM6_DAC</td>
<td>TIM6 global interrupt</td>
<td>0x0000 0118</td>
</tr>
<tr>
<td>dac_unr_it</td>
<td></td>
<td></td>
<td></td>
<td>DAC underrun error interrupt</td>
<td>0x0000 0118</td>
</tr>
<tr>
<td>tim7_gbl_it</td>
<td>62</td>
<td>55</td>
<td>TIM7</td>
<td>TIM7 global interrupt</td>
<td>0x0000 011C</td>
</tr>
<tr>
<td>dma2_it0</td>
<td>63</td>
<td>56</td>
<td>DMA2_STR0</td>
<td>DMA2 Stream0 interrupt</td>
<td>0x0000 0120</td>
</tr>
<tr>
<td>dma2_it1</td>
<td>64</td>
<td>57</td>
<td>DMA2_STR1</td>
<td>DMA2 Stream1 interrupt</td>
<td>0x0000 0124</td>
</tr>
<tr>
<td>dma2_it2</td>
<td>65</td>
<td>58</td>
<td>DMA2_STR2</td>
<td>DMA2 Stream2 interrupt</td>
<td>0x0000 0128</td>
</tr>
<tr>
<td>dma2_it3</td>
<td>66</td>
<td>59</td>
<td>DMA2_STR3</td>
<td>DMA2 Stream3 interrupt</td>
<td>0x0000 012C</td>
</tr>
<tr>
<td>dma2_it4</td>
<td>67</td>
<td>60</td>
<td>DMA2_STR4</td>
<td>DMA2 Stream4 interrupt</td>
<td>0x0000 0130</td>
</tr>
<tr>
<td>eth_sbd_intr_it</td>
<td></td>
<td></td>
<td>ETH</td>
<td>Ethernet global interrupt</td>
<td>0x0000 0134</td>
</tr>
<tr>
<td>exti_eth_wkup</td>
<td></td>
<td></td>
<td>ETH_WKUP</td>
<td>Ethernet wakeup through EXTI line interrupt</td>
<td>0x0000 0138</td>
</tr>
<tr>
<td>fdcan_cal_it</td>
<td>70</td>
<td>63</td>
<td>FDCAN_CAL</td>
<td>FDCAN calibration interrupts</td>
<td>0x0000 013C</td>
</tr>
<tr>
<td>cm7_sev_it</td>
<td>71</td>
<td>64</td>
<td>-</td>
<td>Arm® Cortex®-M7 Send even interrupt</td>
<td>0x0000 0140</td>
</tr>
<tr>
<td>NC</td>
<td>72</td>
<td>65</td>
<td>-</td>
<td>-</td>
<td>0x0000 0144</td>
</tr>
<tr>
<td>NC</td>
<td>73</td>
<td>66</td>
<td>-</td>
<td>-</td>
<td>0x0000 0148</td>
</tr>
<tr>
<td>NC</td>
<td>74</td>
<td>67</td>
<td>-</td>
<td>-</td>
<td>0x0000 014C</td>
</tr>
<tr>
<td>dma2_it5</td>
<td>75</td>
<td>68</td>
<td>DMA2_STR5</td>
<td>DMA2 Stream5 interrupt</td>
<td>0x0000 0150</td>
</tr>
<tr>
<td>dma2_it6</td>
<td>76</td>
<td>69</td>
<td>DMA2_STR6</td>
<td>DMA2 Stream6 interrupt</td>
<td>0x0000 0154</td>
</tr>
<tr>
<td>dma2_it7</td>
<td>77</td>
<td>70</td>
<td>DMA2_STR7</td>
<td>DMA2 Stream7 interrupt</td>
<td>0x0000 0158</td>
</tr>
<tr>
<td>usart6_gbl_it</td>
<td></td>
<td></td>
<td>USART6</td>
<td>USART6 global interrupt</td>
<td>0x0000 015C</td>
</tr>
<tr>
<td>exti_usart6_wkup</td>
<td></td>
<td></td>
<td>USART6_WKUP</td>
<td>USART6 wakeup interrupt</td>
<td>0x0000 015C</td>
</tr>
</tbody>
</table>
### Table 145. NVIC(1) (continued)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Priority</th>
<th>NVIC position</th>
<th>Acronym</th>
<th>Description</th>
<th>Address offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>i2c3_event</td>
<td>79</td>
<td>72</td>
<td>I2C3_EV</td>
<td>I2C3 event interrupt</td>
<td>0x0000 0160</td>
</tr>
<tr>
<td>exti_i2c3_ev_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>i2c3_error</td>
<td>80</td>
<td>73</td>
<td>I2C3_ER</td>
<td>I2C3 error interrupt</td>
<td>0x0000 0164</td>
</tr>
<tr>
<td>usb1_out</td>
<td>81</td>
<td>74</td>
<td>OTG_HS_EP1_OUT</td>
<td>OTG_HS out global interrupt</td>
<td>0x0000 0168</td>
</tr>
<tr>
<td>usb1_in</td>
<td>82</td>
<td>75</td>
<td>OTG_HS_EP1_IN</td>
<td>OTG_HS in global interrupt</td>
<td>0x0000 016C</td>
</tr>
<tr>
<td>exti_usb1_wkup</td>
<td>83</td>
<td>76</td>
<td>OTG_HS_WKUP</td>
<td>OTG_HS wakeup interrupt</td>
<td>0x0000 0170</td>
</tr>
<tr>
<td>usb1_gbl</td>
<td>84</td>
<td>77</td>
<td>OTG_HS</td>
<td>OTG_HS global interrupt</td>
<td>0x0000 0174</td>
</tr>
<tr>
<td>dcmi</td>
<td>85</td>
<td>78</td>
<td>DCMI</td>
<td>DCMI global interrupt</td>
<td>0x0000 0178</td>
</tr>
<tr>
<td>cryp</td>
<td>86</td>
<td>79</td>
<td>CRYP</td>
<td>CRYP global interrupt</td>
<td>0x0000 017C</td>
</tr>
<tr>
<td>hash_rng</td>
<td>87</td>
<td>80</td>
<td>HASH_rng</td>
<td>HASH and RNG global interrupt</td>
<td>0x0000 0180</td>
</tr>
<tr>
<td>cpu_fpu</td>
<td>88</td>
<td>81</td>
<td>FPU</td>
<td>CPU FPU</td>
<td>0x0000 0184</td>
</tr>
<tr>
<td>uart7_gbl</td>
<td>89</td>
<td>82</td>
<td>UART7</td>
<td>UART7 global interrupt</td>
<td>0x0000 0188</td>
</tr>
<tr>
<td>exti_uart7_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>uart8_gbl</td>
<td>90</td>
<td>83</td>
<td>UART8</td>
<td>UART8 global interrupt</td>
<td>0x0000 018C</td>
</tr>
<tr>
<td>exti_uart8_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>spi4</td>
<td>91</td>
<td>84</td>
<td>SPI4</td>
<td>SPI4 global interrupt</td>
<td>0x0000 0190</td>
</tr>
<tr>
<td>exti_spi4_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>spi5</td>
<td>92</td>
<td>85</td>
<td>SPI5</td>
<td>SPI5 global interrupt</td>
<td>0x0000 0194</td>
</tr>
<tr>
<td>exti_spi5_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>spi6</td>
<td>93</td>
<td>86</td>
<td>SPI6</td>
<td>SPI6 global interrupt</td>
<td>0x0000 0198</td>
</tr>
<tr>
<td>exti_spi6_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>sai1</td>
<td>94</td>
<td>87</td>
<td>SAI1</td>
<td>SAI1 global interrupt</td>
<td>0x0000 019C</td>
</tr>
<tr>
<td>ltdc</td>
<td>95</td>
<td>88</td>
<td>LTDC</td>
<td>LCD-TFT global interrupt</td>
<td>0x0000 01A0</td>
</tr>
<tr>
<td>ltdc_error</td>
<td>96</td>
<td>89</td>
<td>LTDC_ER</td>
<td>LCD-TFT error interrupt</td>
<td>0x0000 01A4</td>
</tr>
<tr>
<td>dma2d_gbl</td>
<td>97</td>
<td>90</td>
<td>DMA2D</td>
<td>DMA2D global interrupt</td>
<td>0x0000 01A8</td>
</tr>
<tr>
<td></td>
<td>98</td>
<td>91</td>
<td>SAI2</td>
<td>SAI2 global interrupt</td>
<td>0x0000 01AC</td>
</tr>
<tr>
<td>quadspi</td>
<td>99</td>
<td>92</td>
<td>QUADSPI</td>
<td>QuadSPI global interrupt</td>
<td>0x0000 01B0</td>
</tr>
<tr>
<td>lptim1</td>
<td>100</td>
<td>93</td>
<td>LPTIM1</td>
<td>LPTIM1 global interrupt</td>
<td>0x0000 01B4</td>
</tr>
<tr>
<td>exti_lptim_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>cec</td>
<td>101</td>
<td>94</td>
<td>CEC</td>
<td>HDMI-CEC global interrupt</td>
<td>0x0000 01B8</td>
</tr>
<tr>
<td>i2c4_event</td>
<td>102</td>
<td>95</td>
<td>I2C4_EV</td>
<td>I2C4 event interrupt</td>
<td>0x0000 01BC</td>
</tr>
<tr>
<td>exti_i2c4_ev_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 145. NVIC\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Priority</th>
<th>NVIC position</th>
<th>Acronym</th>
<th>Description</th>
<th>Address offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>i2c4_err_it</td>
<td>103</td>
<td>96</td>
<td>I2C4_ER</td>
<td>I2C4 error interrupt</td>
<td>0x0000 01C0</td>
</tr>
<tr>
<td>spdifrx_it</td>
<td>104</td>
<td>97</td>
<td>SPdif</td>
<td>SPdifRX global interrupt</td>
<td>0x0000 01C4</td>
</tr>
<tr>
<td>usb2_out_it</td>
<td>105</td>
<td>98</td>
<td>OTG_FS_EP1_OUT</td>
<td>OTG_FS out global interrupt</td>
<td>0x0000 01C8</td>
</tr>
<tr>
<td>usb2_in_it</td>
<td>106</td>
<td>99</td>
<td>OTG_FS_EP1_IN</td>
<td>OTG_FS in global interrupt</td>
<td>0x0000 01CC</td>
</tr>
<tr>
<td>exti_usb2_wkup</td>
<td>107</td>
<td>100</td>
<td>OTG_FS_WKUP</td>
<td>OTG_FS wakeup</td>
<td>0x0000 01D0</td>
</tr>
<tr>
<td>usb2_gbl_it</td>
<td>108</td>
<td>101</td>
<td>OTG_FS</td>
<td>OTG_FS global interrupt</td>
<td>0x0000 01D4</td>
</tr>
<tr>
<td>dmamux1_ovr_it</td>
<td>109</td>
<td>102</td>
<td>DMAMUX1_OV</td>
<td>DMAMUX1 overrun interrupt</td>
<td>0x0000 01D8</td>
</tr>
<tr>
<td>hrtim1_mst_it</td>
<td>110</td>
<td>103</td>
<td>HRTIM1_MST</td>
<td>HRTIM1 master timer interrupt</td>
<td>0x0000 01DC</td>
</tr>
<tr>
<td>hrtim1_tim_a_it</td>
<td>111</td>
<td>104</td>
<td>HRTIM1_TIMA</td>
<td>HRTIM1 timer A interrupt</td>
<td>0x0000 01E0</td>
</tr>
<tr>
<td>hrtim1_tim_b_it</td>
<td>112</td>
<td>105</td>
<td>HRTIM1_TIMB</td>
<td>HRTIM1 timer B interrupt</td>
<td>0x0000 01E4</td>
</tr>
<tr>
<td>hrtim1_tim_c_it</td>
<td>113</td>
<td>106</td>
<td>HRTIM1_TIMC</td>
<td>HRTIM1 timer C interrupt</td>
<td>0x0000 01E8</td>
</tr>
<tr>
<td>hrtim1_tim_d_it</td>
<td>114</td>
<td>107</td>
<td>HRTIM1_TIMD</td>
<td>HRTIM1 timer D interrupt</td>
<td>0x0000 01EC</td>
</tr>
<tr>
<td>hrtim1_tim_e_it</td>
<td>115</td>
<td>108</td>
<td>HRTIM1_TIME</td>
<td>HRTIM1 timer E interrupt</td>
<td>0x0000 01F0</td>
</tr>
<tr>
<td>hrtim1_fault_it</td>
<td>116</td>
<td>109</td>
<td>HRTIM1_FLT</td>
<td>HRTIM1 fault interrupt</td>
<td>0x0000 01F4</td>
</tr>
<tr>
<td>dfsdm1_it0</td>
<td>117</td>
<td>110</td>
<td>DFSDM1_FLT0</td>
<td>DFSDM1 filter 0 interrupt</td>
<td>0x0000 01F8</td>
</tr>
<tr>
<td>dfsdm1_it1</td>
<td>118</td>
<td>111</td>
<td>DFSDM1_FLT1</td>
<td>DFSDM1 filter 1 interrupt</td>
<td>0x0000 01FC</td>
</tr>
<tr>
<td>dfsdm1_it2</td>
<td>119</td>
<td>112</td>
<td>DFSDM1_FLT2</td>
<td>DFSDM1 filter 2 interrupt</td>
<td>0x0000 0200</td>
</tr>
<tr>
<td>dfsdm1_it3</td>
<td>120</td>
<td>113</td>
<td>DFSDM1_FLT3</td>
<td>DFSDM1 filter 3 interrupt</td>
<td>0x0000 0204</td>
</tr>
<tr>
<td>sai3_gbl_it</td>
<td>121</td>
<td>114</td>
<td>SAI3</td>
<td>SAI3 global interrupt</td>
<td>0x0000 0208</td>
</tr>
<tr>
<td>swpmi_gbl_it</td>
<td>122</td>
<td>115</td>
<td>SWPMI1</td>
<td>SWPMI global interrupt</td>
<td>0x0000 020C</td>
</tr>
<tr>
<td>exti_swpmi_wup</td>
<td></td>
<td></td>
<td></td>
<td>SWPMI wakeup</td>
<td></td>
</tr>
<tr>
<td>tim15_gbl_it</td>
<td>123</td>
<td>116</td>
<td>TIM15</td>
<td>TIM15 global interrupt</td>
<td>0x0000 0210</td>
</tr>
<tr>
<td>tim16_gbl_it</td>
<td>124</td>
<td>117</td>
<td>TIM16</td>
<td>TIM16 global interrupt</td>
<td>0x0000 0214</td>
</tr>
<tr>
<td>tim17_gbl_it</td>
<td>125</td>
<td>118</td>
<td>TIM17</td>
<td>TIM17 global interrupt</td>
<td>0x0000 0218</td>
</tr>
<tr>
<td>exti_mdios_wkup</td>
<td>126</td>
<td>119</td>
<td>MDIOS_WKUP</td>
<td>MDIOS wakeup</td>
<td>0x0000 021C</td>
</tr>
<tr>
<td>mdios_it</td>
<td>127</td>
<td>120</td>
<td>MDIOS</td>
<td>MDIOS global interrupt</td>
<td>0x0000 0220</td>
</tr>
<tr>
<td>jpeg_it</td>
<td>128</td>
<td>121</td>
<td>JPEG</td>
<td>JPEG global interrupt</td>
<td>0x0000 0224</td>
</tr>
<tr>
<td>mdma_it</td>
<td>129</td>
<td>122</td>
<td>MDMA</td>
<td>MDMA</td>
<td>0x0000 0228</td>
</tr>
<tr>
<td>-</td>
<td>130</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x0000 022C</td>
</tr>
<tr>
<td>sdmmc2_it</td>
<td>131</td>
<td>124</td>
<td>SDMMC2</td>
<td>SDMMC global interrupt</td>
<td>0x0000 0230</td>
</tr>
<tr>
<td>hsem1_it</td>
<td>132</td>
<td>125</td>
<td>HSEM0</td>
<td>HSEM global interrupt 1</td>
<td>0x0000 0234</td>
</tr>
<tr>
<td>-</td>
<td>133</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x0000 0238</td>
</tr>
<tr>
<td>adc3_it</td>
<td>134</td>
<td>127</td>
<td>ADC3</td>
<td>ADC3 global interrupt</td>
<td>0x0000 023C</td>
</tr>
</tbody>
</table>
Table 145. NVIC(1) (continued)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Priority</th>
<th>NVIC position</th>
<th>Acronym</th>
<th>Description</th>
<th>Address offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>dmamux2_ovr_it</td>
<td>135</td>
<td>128</td>
<td>DMAMUX2_OVR</td>
<td>DMAMUX2 overrun interrupt</td>
<td>0x0000 0240</td>
</tr>
<tr>
<td>bdma_ch0_it</td>
<td>136</td>
<td>129</td>
<td>BDMA_CH0</td>
<td>BDMA channel 0 interrupt</td>
<td>0x0000 0244</td>
</tr>
<tr>
<td>bdma_ch1_it</td>
<td>137</td>
<td>130</td>
<td>BDMA_CH1</td>
<td>BDMA channel 1 interrupt</td>
<td>0x0000 0248</td>
</tr>
<tr>
<td>bdma_ch2_it</td>
<td>138</td>
<td>131</td>
<td>BDMA_CH2</td>
<td>BDMA channel 2 interrupt</td>
<td>0x0000 024C</td>
</tr>
<tr>
<td>bdma_ch3_it</td>
<td>139</td>
<td>132</td>
<td>BDMA_CH3</td>
<td>BDMA channel 3 interrupt</td>
<td>0x0000 0250</td>
</tr>
<tr>
<td>bdma_ch4_it</td>
<td>140</td>
<td>133</td>
<td>BDMA_CH4</td>
<td>BDMA channel 4 interrupt</td>
<td>0x0000 0254</td>
</tr>
<tr>
<td>bdma_ch5_it</td>
<td>141</td>
<td>134</td>
<td>BDMA_CH5</td>
<td>BDMA channel 5 interrupt</td>
<td>0x0000 0258</td>
</tr>
<tr>
<td>bdma_ch6_it</td>
<td>142</td>
<td>135</td>
<td>BDMA_CH6</td>
<td>BDMA channel 6 interrupt</td>
<td>0x0000 025C</td>
</tr>
<tr>
<td>bdma_ch7_it</td>
<td>143</td>
<td>136</td>
<td>BDMA_CH7</td>
<td>BDMA channel 7 interrupt</td>
<td>0x0000 0260</td>
</tr>
<tr>
<td>comp_gbl_it</td>
<td>144</td>
<td>137</td>
<td>COMP</td>
<td>COMP1 and COMP2 global interrupt</td>
<td>0x0000 0264</td>
</tr>
<tr>
<td>exti_comp1_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_comp2_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lptim2_it</td>
<td>145</td>
<td>138</td>
<td>LPTIM2</td>
<td>LPTIM2 timer interrupt</td>
<td>0x0000 0268</td>
</tr>
<tr>
<td>exti_lptim2_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lptim3_it</td>
<td>146</td>
<td>139</td>
<td>LPTIM3</td>
<td>LPTIM2 timer interrupt</td>
<td>0x0000 026C</td>
</tr>
<tr>
<td>exti_lptim3_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lptim4_it</td>
<td>147</td>
<td>140</td>
<td>LPTIM4</td>
<td>LPTIM2 timer interrupt</td>
<td>0x0000 0270</td>
</tr>
<tr>
<td>exti_lptim4_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lptim5_it</td>
<td>148</td>
<td>141</td>
<td>LPTIM5</td>
<td>LPTIM2 timer interrupt</td>
<td>0x0000 0274</td>
</tr>
<tr>
<td>exti_lptim5_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lpuart_gbl_it</td>
<td>149</td>
<td>142</td>
<td>LPUART</td>
<td>LPUART global interrupt</td>
<td>0x0000 0278</td>
</tr>
<tr>
<td>exti_lpuart_rx_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_lpuart_tx_it</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_d1_wwdg1_wkup</td>
<td>150</td>
<td>143</td>
<td>WWDG1_RST</td>
<td>Window Watchdog interrupt</td>
<td>0x0000 027C</td>
</tr>
<tr>
<td>crs_it</td>
<td>151</td>
<td>144</td>
<td>CRS</td>
<td>Clock Recovery System global interrupt</td>
<td>0x0000 0280</td>
</tr>
<tr>
<td>ramecc1_it</td>
<td>152</td>
<td>145</td>
<td>RAMECC1</td>
<td>ECC diagnostic global interrupt for RAMECC D1</td>
<td>0x0000 0284</td>
</tr>
<tr>
<td>ramecc2_it</td>
<td></td>
<td></td>
<td>RAMECC2</td>
<td>ECC diagnostic global interrupt for RAMECC D2</td>
<td></td>
</tr>
<tr>
<td>ramecc3_it</td>
<td></td>
<td></td>
<td>RAMECC3</td>
<td>ECC diagnostic global interrupt for RAMECC D3</td>
<td></td>
</tr>
<tr>
<td>-</td>
<td>153</td>
<td>146</td>
<td>SAI4</td>
<td>SAI4 global interrupt</td>
<td>0x0000 0288</td>
</tr>
<tr>
<td>-</td>
<td>154</td>
<td>147</td>
<td>-</td>
<td>-</td>
<td>0x0000 028C</td>
</tr>
<tr>
<td>-</td>
<td>155</td>
<td>148</td>
<td>-</td>
<td>-</td>
<td>0x0000 0290</td>
</tr>
</tbody>
</table>
### Table 145. NVIC\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Priority</th>
<th>NVIC position</th>
<th>Acronym</th>
<th>Description</th>
<th>Address offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>exti_wkup1_wkup</td>
<td>156</td>
<td>149</td>
<td>WKUP</td>
<td>WKUP0 to WKUP5 pins</td>
<td>0x0000 0294</td>
</tr>
<tr>
<td>exti_wkup2_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_wkup3_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_wkup4_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_wkup5_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>exti_wkup6_wkup</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. When different signals are connected to the same NVIC interrupt line, they are OR-ed.
20 Extended interrupt and event controller (EXTI)

The Extended Interrupt and event controller (EXTI) manages wakeup through configurable and direct event inputs. It provides wakeup requests to the Power Control, and generates interrupt requests to the CPU NVIC and to the D3 domain DMAMUX2, and events to the CPU event input.

The EXTI wakeup requests allow the system to be woken up from Stop mode, and the CPU to be woken up from CStop mode.

Both the interrupt request and event request generation can also be used in Run modes.

20.1 EXTI main features

The EXTI main features are the following:

- All Event inputs allow the CPU to wakeup and to generate a CPU interrupt and/or CPU event
- Some Event inputs allow the user to wakeup the D3 domain for autonomous Run mode and generate an interrupt to the D3 domain, i.e. the DMAMUX2

The asynchronous event inputs are classified in 2 groups:

- Configurable events (signals from I/Os or peripherals able to generate a pulse), they have the following features:
  - Selectable active trigger edge
  - Interrupt pending status register bit
  - Individual Interrupt and Event generation mask
  - SW trigger possibility
  - Configurable System D3 domain wakeup events have a D3 Pending mask and status register and may have a D3 interrupt signal.

- Direct events (interrupt and wakeup sources from other peripherals, requiring to be cleared in the peripheral), they feature
  - Fixed rising edge active trigger
  - No interrupt pending status register bit in the EXTI (the interrupt pending status is provided by the peripheral generating the event)
  - Individual Interrupt and Event generation mask
  - No SW trigger possibility
  - Direct system D3 domain wakeup events have a D3 Pending mask and status register and may have a D3 interrupt signal

20.2 EXTI block diagram

As shown in Figure 90, the EXTI consists of a Register block accessed via an APB interface, an Event input Trigger block, and a Masking block.

The Register block contains all EXTI registers.

The Event input trigger block provides Event input edge triggering logic.
The Masking block provides the Event input distribution to the different wakeup, interrupt and event outputs, and their masking.

**Figure 90. EXTI block diagram**

![EXTI block diagram](image)

### 20.2.1 EXTI connections between peripherals, CPU, and D3 domain

The peripherals able to generate wakeup events when the system is in Stop mode or the CPU is in CStop mode are connected to an EXTI Configurable event input or Direct Event input:

- Peripheral signals that generate a pulse are connected to an EXTI Configurable Event input. For these events the EXTI provides a CPU status pending bit that has to be cleared.
- Peripheral Interrupt and Wakeup sources that have to be cleared in the peripheral are connected to an EXTI Direct Event input. There is no CPU status pending bit within the EXTI. The Interrupt or Wakeup is cleared by the CPU in the peripheral.

The Event inputs able to wakeup D3 for autonomous Run mode are provided with a D3 domain pending request function, that has to be cleared. This clearing request is taken care of by the signal selected by the Pending clear selection.

The CPU interrupts are connected to their respective CPU NVIC, and, similarly, the CPU event is connected to the CPU rxev input.

The EXTI Wakeup signals are connected to the PWR block, and are used to wakeup the D3 domain and/or the CPU.

The D3 domain interrupts allow the system to trigger events for D3 domain autonomous Run mode operation.
20.3 EXTI functional description

Depending on the EXTI Event input type and wakeup target(s), different logic implementations are used. The applicable features are controlled from register bits:

- Active trigger edge enable, by EXTI rising trigger selection register (EXTI_RTSR1), EXTI rising trigger selection register (EXTI_RTSR2), EXTI rising trigger selection register (EXTI_RTSR3), and EXTI falling trigger selection register (EXTI_FTSR1), EXTI falling trigger selection register (EXTI_FTSR2), EXTI falling trigger selection register (EXTI_FTSR3)
- Software trigger, by EXTI software interrupt event register (EXTI_SWIER1), EXTI software interrupt event register (EXTI_SWIER2), EXTI software interrupt event register (EXTI_SWIER3)
- CPU Interrupt enable, by EXTI interrupt mask register (EXTI_CPUIMR1), EXTI interrupt mask register (EXTI_CPUIMR2), EXTI interrupt mask register (EXTI_CPUIMR3)
- CPU Event enable, by EXTI event mask register (EXTI_CPUEMR1), EXTI event mask register (EXTI_CPUEMR2), EXTI event mask register (EXTI_CPUEMR3)
- D3 domain wakeup pending, by EXTI D3 pending mask register (EXTI_D3PMR1), EXTI D3 pending mask register (EXTI_D3PMR2), EXTI D3 pending mask register (EXTI_D3PMR3)

### Table 146. EXTI Event input configurations and register control\(^{(1)}\)

<table>
<thead>
<tr>
<th>Event input type</th>
<th>Wakeup target(s)</th>
<th>Logic implementation</th>
<th>EXTI_RTSR</th>
<th>EXTI_FTSR</th>
<th>EXTI_SWIER</th>
<th>EXTI_CPUIMR</th>
<th>EXTI_CPUEMR</th>
<th>EXTI_D3PMR</th>
</tr>
</thead>
<tbody>
<tr>
<td>Configurable</td>
<td>CPU</td>
<td>Configurable event input, CPU wakeup logic</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>Any(^{(2)})</td>
<td>Configurable event input, Any wakeup logic</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Direct</td>
<td>CPU</td>
<td>Direct event input, CPU wakeup logic</td>
<td></td>
<td></td>
<td></td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>Any(^{(2)})</td>
<td>Direct event input, Any wakeup logic</td>
<td></td>
<td></td>
<td></td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

1. X indicates that functionality is available.
2. Waking-up D3 domain for autonomous Run mode, and/or CPU.
20.3.1 EXTI Configurable event input CPU wakeup

Figure 92 is a detailed representation of the logic associated with Configurable Event inputs which will always wake up the CPU.

Figure 91. Configurable event triggering logic CPU wakeup

The Software interrupt event register allows the system to trigger Configurable events by software, writing the EXTI software interrupt event register (EXTI_SWIER1), the EXTI software interrupt event register (EXTI_SWIER2), or the EXTI software interrupt event register (EXTI_SWIER3) register bit.

The rising edge EXTI rising trigger selection register (EXTI_RTSR1), EXTI rising trigger selection register (EXTI_RTSR2), EXTI rising trigger selection register (EXTI_RTSR3), and falling edge EXTI falling trigger selection register (EXTI_FTSR1), EXTI falling trigger selection register (EXTI_FTSR2), EXTI falling trigger selection register (EXTI_FTSR3) selection registers allow the system to enable and select the Configurable event active trigger edge or both edges.

The devices feature dedicated interrupt mask registers, namely EXTI interrupt mask register ( EXTI_CPUIMR1) and EXTI interrupt mask register ( EXTI_CPUIMR2), EXTI interrupt mask register ( EXTI_CPUIMR3), and EXTI pending register ( EXTI_CPUPR1), EXTI pending register ( EXTI_CPUPR2), EXTI pending register ( EXTI_CPUPR3) for Configurable events pending request registers. The CPU pending register will only be set for an unmasked CPU interrupt. Each event provides a individual CPU interrupt to the CPU NVIC. The Configurable events interrupts need to be acknowledged by software in the EXTI_CPUPR register.
The devices feature dedicated event mask registers, i.e. EXTI event mask register (EXTI_CPUEMR1), EXTI event mask register (EXTI_CPUEMR2), and EXTI event mask register (EXTI_CPUEMR3). The enabled event then generates an event on the CPU. All events for a CPU are OR-ed together into a single CPU event signal. The CPU Pending register (EXTI_CPUPR) will not be set for an unmasked CPU event.

When a CPU interrupt or CPU event is enabled, the Asynchronous edge detection circuit is reset by the clocked Delay and Rising edge detect pulse generator. This guarantees that the CPU clock is woken up before the Asynchronous edge detection circuit is reset.

**Note:** A detected Configurable event, enabled by the CPU, is only cleared when the CPU wakes up.

### 20.3.2 EXTI configurable event input Any wakeup

*Figure 92* is a detailed representation of the logic associated with Configurable Event inputs that can wakeup D3 domain for autonomous Run mode and/or CPU (“Any” target). It provides the same functionality as the Configurable event input CPU wakeup, with additional functionality to wake up the D3 domain independently.

When all CPU interrupts and CPU events are disabled, the Asynchronous edge detection circuit is reset by the D3 domain clocked Delay and Rising edge detect pulse generator. This guarantees that the D3 domain clock is woken up before the Asynchronous edge detection circuit is reset.

**Table 147. Configurable Event input Asynchronous Edge detector reset**

<table>
<thead>
<tr>
<th>EXTI_C1IMR</th>
<th>EXTI_C1EMR</th>
<th>Asynchronous Edge detector reset by</th>
</tr>
</thead>
<tbody>
<tr>
<td>Both = 0</td>
<td></td>
<td>D3 domain clock rising edge detector pulse generator</td>
</tr>
<tr>
<td>At least one = 1</td>
<td></td>
<td>CPU clock rising edge detector pulse generator</td>
</tr>
</tbody>
</table>


Figure 92. Configurable event triggering logic Any wakeup

The event triggering logic for “Any” target has additional D3 Pending mask register EXTI D3 pending mask register (EXTI_D3PMR1), EXTI D3 pending mask register (EXTI_D3PMR2), EXTI D3 pending mask register (EXTI_D3PMR3) and D3 Pending request logic. The D3 Pending request logic will only be set for unmasked D3 Pending events. The D3 Pending request logic keeps the D3 domain in Run mode until the D3 Pending request logic is cleared by the selected D3 domain pendclear source.
20.3.3 EXTI direct event input CPU wakeup

*Figure 93* is a detailed representation of the logic associated with Direct Event inputs waking up the CPU.

Direct events only provide CPU interrupt enable and CPU event enable functionality.

**Figure 93. Direct event triggering logic CPU Wakeup**

1. The CPU interrupt for asynchronous Direct Event inputs (peripheral Wakeup signals) is synchronized with the CPU clock. The synchronous Direct Event inputs (peripheral interrupt signals), after the asynchronous edge detection, are directly sent to the CPU interrupt without resynchronization.
20.3.4 EXTI direct event input Any wakeup

*Figure 94* is a detailed representation of the logic associated with Direct Event inputs waking up D3 domain for autonomous Run mode and/or CPU, (“Any” target). It provides the same functionality as the Direct event input CPU wakeup, plus additional functionality to wakeup the D3 domain independently.

*Figure 94. Direct event triggering logic Any Wakeup*

1. The CPU interrupt and D3 domain interrupt for asynchronous Direct Event inputs (peripheral Wakeup signals) are synchronized, respectively, with the CPU clock and the D3 domain clock. The synchronous Direct Event inputs (peripheral interrupt signals), after the asynchronous edge detection, are directly sent to the CPU interrupt and the D3 domain interrupt without resynchronization in the EXTI.
20.3.5 EXTI D3 pending request clear selection

Event inputs able to wake up D3 domain for autonomous Run mode have D3 Pending request logic that can be cleared by the selected D3 pendclear source. For each D3 Pending request a D3 domain pendclear source can be selected from four different inputs. 

*Figure 95* is a detailed representation of the logic selecting the D3 pendclear source.

![Figure 95. D3 domain Pending request clear logic](image)

The D3 Pending request clear selection registers **EXTI D3 pending clear selection register low (EXTI_D3PCR1L)**, **EXTI D3 pending clear selection register high (EXTI_D3PCR1H)**, **EXTI D3 pending clear selection register low (EXTI_D3PCR2L)**, **EXTI D3 pending clear selection register high (EXTI_D3PCR2H)**, **EXTI D3 pending clear selection register low (EXTI_D3PCR3L)** and **EXTI D3 pending clear selection register high (EXTI_D3PCR3H)** allow the system to select the source to reset the D3 Pending request.

20.4 EXTI event input mapping

For the sixteen GPIO Event inputs the associated IOPORT pin has to be selected in the SYSCFG register SYSCFG_EXTICRn. The same pin from each IOPORT maps to the corresponding EXTI Event input.

The wakeup capabilities of each Event input are detailed in *Table 148*. An Event input can either wake up the CPU, and in the case of “Any” can also wake up D3 domain for autonomous Run mode.

The EXTI Event inputs with a connection to the CPU NVIC are indicated in the *Connection to NVIC* column. For the EXTI events not having a connection to the NVIC, the peripheral interrupt is directly connected to the NVIC in parallel with the connection to the EXTI.

All EXTI Event inputs are OR-ed together and connected to the CPU event input (rxev).
## Extended interrupt and event controller (EXTI)

### Table 148. EXTI Event input mapping

<table>
<thead>
<tr>
<th>Event input</th>
<th>Source</th>
<th>Event input type</th>
<th>Wakeup target(s)</th>
<th>Connection to NVIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 15</td>
<td>EXTI[15:0]</td>
<td>Configurable</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>16</td>
<td>PVD and AVD(^{(1)})</td>
<td>Configurable</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>17</td>
<td>RTC alarms</td>
<td>Configurable</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>18</td>
<td>RTC tamper, RTC timestamp, RCC LSECSS(^{(2)})</td>
<td>Configurable</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>19</td>
<td>RTC wakeup timer</td>
<td>Configurable</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>20</td>
<td>COMP1</td>
<td>Configurable</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>21</td>
<td>COMP2</td>
<td>Configurable</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>22</td>
<td>I2C1 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>23</td>
<td>I2C2 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>24</td>
<td>I2C3 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>25</td>
<td>I2C4 wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>26</td>
<td>USART1 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>27</td>
<td>USART2 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>28</td>
<td>USART3 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>29</td>
<td>USART6 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>30</td>
<td>UART4 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>31</td>
<td>UART5 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>32</td>
<td>UART7 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>33</td>
<td>UART8 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>34</td>
<td>LPUART1 RX wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>35</td>
<td>LPUART1 TX wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>36</td>
<td>SPI1 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>37</td>
<td>SPI2 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>38</td>
<td>SPI3 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>39</td>
<td>SPI4 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>40</td>
<td>SPI5 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>41</td>
<td>SPI6 wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>42</td>
<td>MDIO wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>43</td>
<td>USB1 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>44</td>
<td>USB2 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>45</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>46</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>47</td>
<td>LPTIM1 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>48</td>
<td>LPTIM2 wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
</tbody>
</table>
Table 148. EXTI Event input mapping (continued)

<table>
<thead>
<tr>
<th>Event input</th>
<th>Source</th>
<th>Event input type</th>
<th>Wakeup target(s)</th>
<th>Connection to NVIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>49</td>
<td>LPTIM2 output</td>
<td>Configurable</td>
<td>Any</td>
<td>No(3)</td>
</tr>
<tr>
<td>50</td>
<td>LPTIM3 wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>51</td>
<td>LPTIM3 output</td>
<td>Configurable</td>
<td>Any</td>
<td>No(3)</td>
</tr>
<tr>
<td>52</td>
<td>LPTIM4 wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>53</td>
<td>LPTIM5 wakeup</td>
<td>Direct</td>
<td>Any</td>
<td>Yes</td>
</tr>
<tr>
<td>54</td>
<td>SWPMI1 wakeup</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>55(4)</td>
<td>WKUP1</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>56(4)</td>
<td>WKUP2</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>57(4)</td>
<td>WKUP3</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>58(4)</td>
<td>WKUP4</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>59(4)</td>
<td>WKUP5</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>60(4)</td>
<td>WKUP6</td>
<td>Direct</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>61</td>
<td>RCC interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>62</td>
<td>I2C4 Event interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>63</td>
<td>I2C4 Error interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>64</td>
<td>LPUART1 global Interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>65</td>
<td>SPI6 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>66</td>
<td>BDMA CH0 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>67</td>
<td>BDMA CH1 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>68</td>
<td>BDMA CH2 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>69</td>
<td>BDMA CH3 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>70</td>
<td>BDMA CH4 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>71</td>
<td>BDMA CH5 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>72</td>
<td>BDMA CH6 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>73</td>
<td>BDMA CH7 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>74</td>
<td>DMAMUX2 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>75</td>
<td>ADC3 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>76</td>
<td>SAI4 interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(5)</td>
</tr>
<tr>
<td>77</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>78</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>79</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>80</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>81</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>82</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>83</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>
**EXTI functional behavior**

The Direct event inputs are enabled in the respective peripheral generating the event. The Configurable events are enabled by enabling at least one of the trigger edges.

When in Stop mode an event will always wake up the D3 domain. In system Run and Stop modes an event will always generate an associated D3 domain interrupt. An event will only wake up the CPU when the event associated CPU interrupt is unmasked and/or the CPU event is unmasked.

For Configurable event inputs, when the enabled edge(s) occur on the event input, an event request is generated. When the associated CPU interrupt is unmasked, the corresponding pending PRx bit in EXTI_CPUPR is set and the CPU interrupt signal is activated. EXTI_CPUPR PRx pending bit shall be cleared by software writing it to ‘1’. This will clear the CPU interrupt.

For Direct event inputs, when enabled in the associated peripheral, an event request is generated on the rising edge only. There is no corresponding CPU pending bit. When the associated CPU interrupt is unmasked the corresponding CPU interrupt signal is activated.

---

**Table 148. EXTI Event input mapping (continued)**

<table>
<thead>
<tr>
<th>Event input</th>
<th>Source</th>
<th>Event input type</th>
<th>Wakeup target(s)</th>
<th>Connection to NVIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>84</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>85</td>
<td>HDMI-CEC wakeup</td>
<td>Configurable</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>86</td>
<td>ETHERNET wakeup</td>
<td>Configurable</td>
<td>CPU only</td>
<td>Yes</td>
</tr>
<tr>
<td>87</td>
<td>HSECSS interrupt</td>
<td>Direct</td>
<td>CPU only</td>
<td>No(^{(5)})</td>
</tr>
<tr>
<td>88</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

1. PVD and AVD signals are OR-ed together on the same EXTI event input.
2. RTC Tamper, RTC timestamp and RCC LSECSS signals are OR-ed together on the same EXTI event input.
3. Not available on CPU NVIC, to be used for system wakeup only or CPU event input (rxev).
4. Signals of WKUP1 to WKUP6 correspond to WKUPn pin+1.
5. Available on CPU NVIC directly from the peripheral

---

**Table 149. Masking functionality**

<table>
<thead>
<tr>
<th>Interrupt enable MRx bits of EXTI_CPUIMR</th>
<th>Event enable MRx bits of EXTI_CPUEMR</th>
<th>Configurable event inputs PRx bits of EXTI_CPUPR</th>
<th>CPU</th>
<th>D3 domain wakeup</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>No</td>
<td>Masked</td>
<td>Masked</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>No</td>
<td>Masked</td>
<td>Yes</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Status latched</td>
<td>Yes</td>
<td>Masked</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Status latched</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

1. Only for Event inputs that allow the system to wakeup D3 domain for autonomous Run mode (Any target).
2. For Event inputs that will always wake up CPU.
The CPU event has to be unmasked to generate an event. When the enabled edge(s) occur on the Event input a CPU event pulse is generated. There is no CPU Event pending bit.

Both a CPU interrupt and a CPU event may be enabled on the same Event input. They will both trigger the same Event input condition(s).

For the Configurable Event inputs an event input request can be generated by software when writing a ‘1’ in the software interrupt/event register EXTI_SWIER.

Whenever an Event input is enabled and a CPU interrupt and/or CPU event is unmasked, the Event input will also generate a D3 domain wakeup next to the CPU wakeup.

Some Event inputs are able to wakeup the D3 domain autonomous Run mode, in this case the CPU interrupt and CPU event are masked, preventing the CPU to be woken up. Two D3 domain autonomous Run mode wakeup mechanisms are supported:

- **D3 domain wakeup without pending (EXTI_D3PMR = 0)**
  - On a Configurable Event input this mechanism will wake up D3 domain and clear the D3 domain wakeup signal automatically after the Delay + Rising Edge detect Pulse generator.
  - On a Direct Event input this mechanism will wake up D3 domain and clear the D3 domain wakeup signal after the Direct Event input signal is cleared.

- **D3 domain wakeup with pending (EXTI_D3PMR = 1)**
  - On a Configurable Event input this mechanism will wake up D3 domain and clear the D3 domain wakeup signal after the Delay + Rising Edge detect Pulse generator and when the D3 Pending request is cleared.
  - On a Direct Event input this mechanism will wake up D3 domain and clear the D3 domain wakeup signal after the Direct Event input signal is cleared and when the D3 Pending request is cleared.

### 20.5.1 EXTI CPU interrupt procedure

- Unmask the Event input interrupt by setting the corresponding mask bits in the EXTI_CPUIMR register.
- For Configurable Event inputs, enable the event input by setting either one or both the corresponding trigger edge enable bits in EXTI_RTSR and EXTI_FTSR registers.
- Enable the associated interrupt source in the CPU NVIC or use the SEVONPEND, so that an interrupt coming from the CPU interrupt signal is detectable by the CPU after a WFI/WFE instruction.
  - For Configurable event inputs the associated EXTI pending bit needs to be cleared.

### 20.5.2 EXTI CPU event procedure

- Unmask the Event input by setting the corresponding mask bits of the EXTI_CPUEMR register.
- For Configurable Event inputs, enable the event input by setting either one or both the corresponding trigger edge enable bits in EXTI_RTSR and EXTI_FTSR registers.
- The CPU event signal is detected by the CPU after a WFE instruction.
  - For Configurable event inputs there is no EXTI pending bit to clear.
20.5.3 EXTI CPU wakeup procedure

- Unmask the Event input by setting at least one of the corresponding mask bits in the EXTI_CPUIMR and/or EXTI_CPUEMR registers. The CPU wakeup is generated at the same time as the unmasked CPU interrupt and/or CPU event.
- For Configurable Event inputs, enable the event input by setting either one or both the corresponding trigger edge enable bits in EXTI_RTSR and EXTI_FTSR registers.
- Direct Events will automatically generate a CPU wakeup.

20.5.4 EXTI D3 domain wakeup for autonomous Run mode procedure

- Mask the Event input for waking up the CPU, by clearing both the corresponding mask bits in the EXTI_CPUIMR and/or EXTI_CPUEMR registers.
- For Configurable Event inputs, enable the event input by setting either one or both the corresponding trigger edge enable bits in EXTI_RTSR and EXTI_FTSR registers.
- Direct Events will automatically generate a D3 domain wakeup.
- Select the D3 domain wakeup mechanism in EXTI_D3PMR.
  - When D3 domain wakeup without pending (EXTI_PMR = 0) is selected, the Wakeup will be cleared automatically following the clearing of the Event input.
  - When D3 domain wakeup with pending (EXTI_PMR = 1) is selected the Wakeup needs to be cleared by a selected D3 domain pendclear source. A pending D3 domain wakeup signal can also be cleared by FW clearing the associated EXTI_D3PMR register bit.
- After the D3 domain wakeup a D3 domain interrupt is generated.
  - Configurable Event inputs will generate a pulse on D3 domain interrupt.
  - Direct Event inputs will activate the D3 domain interrupt until the event input is cleared in the peripheral.

20.5.5 EXTI software interrupt/event trigger procedure

Any of the Configurable Event inputs can be triggered from the software interrupt/event register (the associated CPU interrupt and/or CPU event shall be enabled by their respective procedure).

- Enable the Event input by setting at least one of the corresponding edge trigger bits in the EXTI_RTSR and/or EXTI_FTSR registers.
- Unmask the software interrupt/event trigger by setting at least one of the corresponding mask bits in the EXTI_CPUIMR and/or EXTI_CPUEMR registers.
- Trigger the software interrupt/event by writing “1” to the corresponding bit in the EXTI_SWIER register.
- The Event input may be disabled by clearing the EXTI_RTSR and EXTI_FTSR register bits.

**Note:** An edge on the Configurable event input will also trigger an interrupt/event.

A software trigger can be used to set the D3 Pending request logic, keeping the D3 domain in Run until the D3 Pending request logic is cleared.
## 20.6 EXTI registers

Every register can only be accessed with 32-bit (word). A byte or half-word cannot be read or written.

### 20.6.1 EXTI rising trigger selection register (EXTI_RTSR1)

Address offset: 0x00  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TR21</td>
<td>TR20</td>
<td>TR19</td>
<td>TR18</td>
<td>TR17</td>
<td>TR16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>TR15</td>
<td>TR14</td>
<td>TR13</td>
<td>TR12</td>
<td>TR11</td>
<td>TR10</td>
<td>TR9</td>
<td>TR8</td>
<td>TR7</td>
<td>TR6</td>
<td>TR5</td>
<td>TR4</td>
<td>TR3</td>
<td>TR2</td>
<td>TR1</td>
<td>TR0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.  
Bits 21:0 **TRx**: Rising trigger event configuration bit of Configurable Event input x\(^{(1)}\)  
0: Rising trigger disabled (for Event and Interrupt) for input line  
1: Rising trigger enabled (for Event and Interrupt) for input line

1. The Configurable event inputs are edge triggered, no glitch must be generated on these inputs.  
If a rising edge on the Configurable event input occurs during writing of the register, the associated pending bit will not be set.  
Rising and falling edge triggers can be set for the same Configurable Event input. In this case, both edges generate a trigger.

### 20.6.2 EXTI falling trigger selection register (EXTI_FTSR1)

Address offset: 0x04  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TR21</td>
<td>TR20</td>
<td>TR19</td>
<td>TR18</td>
<td>TR17</td>
<td>TR16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>TR15</td>
<td>TR14</td>
<td>TR13</td>
<td>TR12</td>
<td>TR11</td>
<td>TR10</td>
<td>TR9</td>
<td>TR8</td>
<td>TR7</td>
<td>TR6</td>
<td>TR5</td>
<td>TR4</td>
<td>TR3</td>
<td>TR2</td>
<td>TR1</td>
<td>TR0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.  
Bits 21:0 **TRx**: Falling trigger event configuration bit of Configurable Event input x\(^{(1)}\)  
0: Falling trigger disabled (for Event and Interrupt) for input line  
1: Falling trigger enabled (for Event and Interrupt) for input line

1. The Configurable event inputs are edge triggered, no glitch must be generated on these inputs.  
If a falling edge on the Configurable event input occurs during writing of the register, the associated pending bit will not be set.  
Rising and falling edge triggers can be set for the same Configurable Event input. In this case, both edges generate a trigger.
### 20.6.3 EXTI software interrupt event register (EXTI_SWIER1)

Address offset: 0x08  
Reset value: 0x0000 0000  

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:22: Reserved, must be kept at reset value.

Bits 21:0: **SWIERx**: Software interrupt on line x  
Will always return 0 when read.  
0: Writing 0 has no effect.  
1: Writing a 1 to this bit will trigger an event on line x. This bit is auto cleared by HW.

### 20.6.4 EXTI D3 pending mask register (EXTI_D3PMR1)

Address offset: 0x0C  
Reset value: 0x0000 0000  

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:26: Reserved, must be kept at reset value.

Bit 25: **MRx**: D3 Pending Mask on Event input x  
0: D3 Pending request from Line x is masked. Writing this bit to 0 will also clear the D3 Pending request.  
1: D3 Pending request from Line x is unmasked. The D3 domain pending signal when triggered will keep D3 domain wakeup active until cleared.

Bits 24:22: Reserved, must be kept at reset value.
20.6.5 EXTI D3 pending clear selection register low (EXTI_D3PCR1L)

Address offset: 0x10
Reset value: 0x0000 0000

Bits 31:0 PCSx: D3 Pending request clear input signal selection on Event input x = truncate (n/2)
00: DMA ch6 event selected as D3 domain pendclear source
01: DMA ch7 event selected as D3 domain pendclear source
10: LPTIM4 out selected as D3 domain pendclear source
11: LPTIM5 out selected as D3 domain pendclear source

20.6.6 EXTI D3 pending clear selection register high (EXTI_D3PCR1H)

Address offset: 0x14
Reset value: 0x0000 0000

Bits 21:19 MRx: D3 Pending Mask on Event input x
0: D3 Pending request from Line x is masked. Writing this bit to 0 will also clear the D3 Pending request.
1: D3 Pending request from Line x is unmasked. The D3 domain pending signal when triggered will keep D3 domain wakeup active until cleared.

Bits 18:16 Reserved, must be kept at reset value.

Bits 15:0 MRx: D3 Pending Mask on Event input x
0: D3 Pending request from Line x is masked. Writing this bit to 0 will also clear the D3 Pending request.
1: D3 Pending request from Line x is unmasked. The D3 domain pending signal when triggered will keep D3 domain wakeup active until cleared.
Bits 31:20  Reserved, must be kept at reset value.

Bits 19:18 **PCSx**: D3 Pending request clear input signal selection on Event input x = truncate ((n+32)/2)
00: DMA ch6 event selected as D3 domain pendclear source
01: DMA ch7 event selected as D3 domain pendclear source
10: LPTIM4 out selected as D3 domain pendclear source
11: LPTIM5 out selected as D3 domain pendclear source

Bits 17:12  Reserved, must be kept at reset value.

Bits 11:6 **PCSx**: D3 Pending request clear input signal selection on Event input x = truncate ((n+32)/2)
00: DMA ch6 event selected as D3 domain pendclear source
01: DMA ch7 event selected as D3 domain pendclear source
10: LPTIM4 out selected as D3 domain pendclear source
11: LPTIM5 out selected as D3 domain pendclear source

Bits 5:0  Reserved, must be kept at reset value.

### 20.6.7 EXTI rising trigger selection register ( EXTI_RTSR2)

Address offset: 0x20
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:20  Reserved, must be kept at reset value.

Bit 19  **TRx**: Rising trigger event configuration bit of Configurable Event input x+32.\(^{(1)}\)
0: Rising trigger disabled (for Event and Interrupt) for input line
1: Rising trigger enabled (for Event and Interrupt) for input line

Bit 18  Reserved, must be kept at reset value.

Bit 17  **TRx**: Rising trigger event configuration bit of Configurable Event input x+32.\(^{(1)}\)
0: Rising trigger disabled (for Event and Interrupt) for input line
1: Rising trigger enabled (for Event and Interrupt) for input line

Bits 16:0  Reserved, must be kept at reset value.

---

1. The Configurable event inputs are edge triggered, no glitch must be generated on these inputs.
   If a rising edge on the Configurable event input occurs during writing of the register, the associated pending bit will not be set.
   Rising and falling edge triggers can be set for the same Configurable Event input. In this case, both edges generate a trigger.
### 20.6.8 EXTI falling trigger selection register (EXTI_FTSR2)

Address offset: 0x24  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bit 19 **TRx:** Falling trigger event configuration bit of Configurable Event input x+32.(1)  
0: Falling trigger disabled (for Event and Interrupt) for input line  
1: Falling trigger enabled (for Event and Interrupt) for input line

Bit 18 Reserved, must be kept at reset value.

Bit 17 **TRx:** Falling trigger event configuration bit of Configurable Event input x+32.(1)  
0: Falling trigger disabled (for Event and Interrupt) for input line  
1: Falling trigger enabled (for Event and Interrupt) for input line

Bits 16:0 Reserved, must be kept at reset value.

1. The Configurable event inputs are edge triggered, no glitch must be generated on these inputs.  
If a falling edge on the Configurable event input occurs during writing of the register, the associated pending bit will not be set.  
Rising and falling edge triggers can be set for the same Configurable Event input. In this case, both edges generate a trigger.

### 20.6.9 EXTI software interrupt event register (EXTI_SWIER2)

Address offset: 0x28  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bit 19 **SWIERx:** Software interrupt on line x+32  
Will always return 0 when read.  
0: Writing 0 has no effect.  
1: Writing a 1 to this bit will trigger an event on line x. This bit is auto cleared by HW.
Bit 18  Reserved, must be kept at reset value.
Bit 17  **SWIERx**: Software interrupt on line x+32
        Will alway return 0 when read.
        0: Writing 0 has no effect.
        1: Writing a 1 to this bit will trigger an event on line x. This bit is auto cleared by HW.

Bits 16:0  Reserved, must be kept at reset value.

### 20.6.10 EXTI D3 pending mask register (EXTI_D3PMR2)

Address offset: 0x2C
Reset value: 0x0000 0000

| Bit 31 | Bit 30 | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 | Bit 23 | Bit 22 | Bit 21 | Bit 20 | Bit 19 | Bit 18 | Bit 17 | Bit 16 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

| Bit 31 | Bit 30 | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 | Bit 23 | Bit 22 | Bit 21 | Bit 20 | Bit 19 | Bit 18 | Bit 17 | Bit 16 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Bits 31:22  Reserved, must be kept at reset value.

Bits 21:16  **MRx**: D3 Pending Mask on Event input x+32

0: D3 Pending request from Line x+32 is masked. Writing this bit to 0 will also clear the D3 Pending request.
1: D3 Pending request from Line x+32 is unmasked. The D3 domain pending signal when triggered will keep D3 domain wakeup active until cleared.

Bits 15:10  Reserved, must be kept at reset value.

Bit 9  **MRx**: D3 Pending Mask on Event input x+32

0: D3 Pending request from Line x+32 is masked. Writing this bit to 0 will also clear the D3 Pending request.
1: D3 Pending request from Line x+32 is unmasked. The D3 domain pending signal when triggered will keep D3 domain wakeup active until cleared.

Bits 8:4  Reserved, must be kept at reset value.

Bits 3:2  **MRx**: D3 Pending Mask on Event input x+32

0: D3 Pending request from Line x+32 is masked. Writing this bit to 0 will also clear the D3 Pending request.
1: D3 Pending request from Line x+32 is unmasked. The D3 domain pending signal when triggered will keep D3 domain wakeup active until cleared.

Bits 1:0  Reserved, must be kept at reset value.
### 20.6.11 EXTI D3 pending clear selection register low (EXTI_D3PCR2L)

Address offset: 0x30
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:20</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 19:18</td>
<td><strong>PCSx</strong>: D3 Pending request clear input signal selection on Event input x = truncate ((n+64)/2)</td>
</tr>
<tr>
<td></td>
<td>00: DMA ch6 event selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>01: DMA ch7 event selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>10: LPTIM4 out selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>11: LPTIM5 out selected as D3 domain pendclear source</td>
</tr>
<tr>
<td>Bit 17:8</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 7:4</td>
<td><strong>PCSx</strong>: D3 Pending request clear input signal selection on Event input x= truncate ((n+64)/2)</td>
</tr>
<tr>
<td></td>
<td>00: DMA ch6 event selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>01: DMA ch7 event selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>10: LPTIM4 out selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>11: LPTIM5 out selected as D3 domain pendclear source</td>
</tr>
<tr>
<td>Bit 3:0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>

### 20.6.12 EXTI D3 pending clear selection register high (EXTI_D3PCR2H)

Address offset: 0x34
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 11:0</td>
<td><strong>PCSx</strong>: D3 Pending request clear input signal selection on Event input x= truncate ((n+96)/2)</td>
</tr>
<tr>
<td></td>
<td>00: DMA ch6 event selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>01: DMA ch7 event selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>10: LPTIM4 out selected as D3 domain pendclear source</td>
</tr>
<tr>
<td></td>
<td>11: LPTIM5 out selected as D3 domain pendclear source</td>
</tr>
</tbody>
</table>
### 20.6.13 EXTI rising trigger selection register (EXTI_RTSR3)

Address offset: 0x40  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:20 **TRx**: Rising trigger event configuration bit of Configurable Event input x+64.\(^{(1)}\)

- 0: Rising trigger disabled (for Event and Interrupt) for input line
- 1: Rising trigger enabled (for Event and Interrupt) for input line

Bit 19 Reserved, must be kept at reset value.

Bit 18 **TRx**: Rising trigger event configuration bit of Configurable Event input x+64.\(^{(1)}\)

- 0: Rising trigger disabled (for Event and Interrupt) for input line
- 1: Rising trigger enabled (for Event and Interrupt) for input line

Bits 17:0 Reserved, must be kept at reset value.

\(^{(1)}\) The Configurable event inputs are edge triggered, no glitch must be generated on these inputs.  
If a rising edge on the Configurable event input occurs during writing of the register, the associated pending bit will not be set. Rising and falling edge triggers can be set for the same Configurable Event input. In this case, both edges generate a trigger.

### 20.6.14 EXTI falling trigger selection register (EXTI_FTSR3)

Address offset: 0x44  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:20 **TRx**: Falling trigger event configuration bit of Configurable Event input x+64.\(^{(1)}\)

- 0: Falling trigger disabled (for Event and Interrupt) for input line
- 1: Falling trigger enabled (for Event and Interrupt) for input line
20.6.15 EXTI software interrupt event register (EXTI_SWIER3)

Address offset: 0x48
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:0 \( \text{SWIER}_x \): Software interrupt on line \( x+64 \)
Will always return 0 when read.
0: Writing 0 has no effect.
1: Writing 1 to this bit will trigger an event on line \( x \). This bit is auto cleared by HW.

Bit 19 Reserved, must be kept at reset value.

Bit 18 \( \text{SWIER}_x \): Software interrupt on line \( x+64 \)
Will always return 0 when read.
0: Writing 0 has no effect.
1: Writing 1 to this bit will trigger an event on line \( x \). This bit is auto cleared by HW.

Bits 17:0 Reserved, must be kept at reset value.

20.6.16 EXTI D3 pending mask register (EXTI_D3PMR3)

Address offset: 0x4C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:25 Reserved, must be kept at reset value.

Bit 24 **MRx**: D3 Pending Mask on Event input x+64

0: D3 Pending request from Line x+64 is masked. Writing this bit to 0 will also clear the D3 Pending request.
1: D3 Pending request from Line x+64 is unmasked. The D3 domain pending signal when triggered will keep D3 domain wakeup active until cleared.

Bits 23:0 Reserved, must be kept at reset value.

### 20.6.17 EXTI D3 pending clear selection register low (EXTI_D3PCR3L)

Address offset: 0x50
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 Reserved, must be kept at reset value.

### 20.6.18 EXTI D3 pending clear selection register high (EXTI_D3PCR3H)

Address offset: 0x54
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:18 Reserved, must be kept at reset value.

Bits 17:16 **PCSx**: D3 Pending request clear input signal selection on Event input x= truncate 

\((n+160)/2\)

00: DMA ch6 event selected as D3 domain pendclear source
01: DMA ch7 event selected as D3 domain pendclear source
10: LPTIM4 out selected as D3 domain pendclear source
11: LPTIM5 out selected as D3 domain pendclear source

Bits 15:0 Reserved, must be kept at reset value.
20.6.19 EXTI interrupt mask register (EXTI_CPUIMR1)

Address offset: 0x80
Reset value: 0xFFFFC00000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:22 MRx: CPU interrupt Mask on Direct Event input x
0: Interrupt request from Line x is masked
1: Interrupt request from Line x is unmasked

Bits 21:0 MRx: CPU interrupt Mask on Configurable Event input x
0: Interrupt request from Line x is masked
1: Interrupt request from Line x is unmasked

1. The reset value for Direct Event inputs is set to ‘1’ in order to enable the interrupt by default.
2. The reset value for Configurable Event inputs is set to ‘0’ in order to disable the interrupt by default.

20.6.20 EXTI event mask register (EXTI_CPUEMR1)

Address offset: 0x84
Reset value: 0x00000000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 MRx: CPU Event mask on Event input x
0: Event request from Line x is masked
1: Event request from Line x is unmasked
20.6.21 EXTI pending register (EXTI_CPUPR1)

Address offset: 0x88
Reset value: undefined

<table>
<thead>
<tr>
<th>PR31</th>
<th>PR30</th>
<th>PR29</th>
<th>PR28</th>
<th>PR27</th>
<th>PR26</th>
<th>PR25</th>
<th>PR24</th>
<th>PR23</th>
<th>PR22</th>
<th>PR21</th>
<th>PR20</th>
<th>PR19</th>
<th>PR18</th>
<th>PR17</th>
<th>PR16</th>
</tr>
</thead>
<tbody>
<tr>
<td>PR15</td>
<td>PR14</td>
<td>PR13</td>
<td>PR12</td>
<td>PR11</td>
<td>PR10</td>
<td>PR9</td>
<td>PR8</td>
<td>PR7</td>
<td>PR6</td>
<td>PR5</td>
<td>PR4</td>
<td>PR3</td>
<td>PR2</td>
<td>PR1</td>
<td>PR0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.

Bits 21:0 \( PR_x \): Configurable event inputs \( x \) Pending bit
0: No trigger request occurred
1: selected trigger request occurred
This bit is set when the selected edge event arrives on the external interrupt line. This bit is cleared by writing a 1 into the bit or by changing the sensitivity of the edge detector.

20.6.22 EXTI interrupt mask register (EXTI_CPUIMR2)

Address offset: 0x90
Reset value: 0xFFF5 FFFF

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:20 \( MR_x \): CPU Interrupt Mask on Direct Event input \( x+32 \)^{(1)}
0: Interrupt request from Line \( x \) is masked
1: Interrupt request from Line \( x \) is unmasked

Bit 19 \( MR_x \): CPU interrupt Mask on Configurable Event input \( x+32 \)^{(2)}
0: Interrupt request from Line \( x \) is masked
1: Interrupt request from Line \( x \) is unmasked

Bit 18 \( MR_x \): CPU Interrupt Mask on Direct Event input \( x+32 \)^{(1)}
0: Interrupt request from Line \( x \) is masked
1: Interrupt request from Line \( x \) is unmasked

Bit 17 \( MR_x \): CPU interrupt Mask on Configurable Event input \( x+32 \)^{(2)}
0: Interrupt request from Line \( x \) is masked
1: Interrupt request from Line \( x \) is unmasked
Extended interrupt and event controller (EXTI)  

20.6.23 EXTI event mask register (EXTI_CPUEMR2)

Address offset: 0x94
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-14</td>
<td>CPU Interrupt Mask on Direct Event input x+32</td>
<td>0: Interrupt request from Line x is masked, 1: Interrupt request from Line x is unmasked</td>
</tr>
<tr>
<td>13</td>
<td>Reserved, must be kept at reset value</td>
<td></td>
</tr>
<tr>
<td>12-0</td>
<td>CPU Event mask on Event input x+32</td>
<td>0: Event request from Line x is masked, 1: Event request from Line x is unmasked</td>
</tr>
</tbody>
</table>

20.6.24 EXTI pending register (EXTI_CPUPR2)

Address offset: 0x98
Reset value: undefined

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-14</td>
<td>CPU Event mask on Event input x+32</td>
<td>0: Event request from Line x is masked, 1: Event request from Line x is unmasked</td>
</tr>
<tr>
<td>13</td>
<td>Reserved, must be kept at reset value</td>
<td></td>
</tr>
<tr>
<td>12-0</td>
<td>CPU Event mask on Event input x+32</td>
<td>0: Event request from Line x is masked, 1: Event request from Line x is unmasked</td>
</tr>
</tbody>
</table>

1. The reset value for Direct Event inputs is set to ‘1’ in order to enable the interrupt by default.
2. The reset value for Configurable Event inputs is set to ‘0’ in order to disable the interrupt by default.
20.6.25  EXTI interrupt mask register (EXTI_CPUIMR3)

Address offset: 0xA0
Reset value: 0x018B FFFF

<table>
<thead>
<tr>
<th>Bits 31:25</th>
<th>MRx: CPU Interrupt Mask on Direct Event input x+64 (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0:</td>
<td>Interrupt request from Line x is masked</td>
</tr>
<tr>
<td>1:</td>
<td>Interrupt request from Line x is unmasked</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 24:23</th>
<th>MRx: CPU interrupt Mask on Configurable Event input x+64 (2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0:</td>
<td>Interrupt request from Line x is masked</td>
</tr>
<tr>
<td>1:</td>
<td>Interrupt request from Line x is unmasked</td>
</tr>
</tbody>
</table>

| Bit 19     | Reserved, must be kept at reset value (1).                  |

| Bit 18     | Reserved, must be kept at reset value (1).                  |

<table>
<thead>
<tr>
<th>Bits 16:0</th>
<th>MRx: CPU Interrupt Mask on Direct Event input x+64 (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0:</td>
<td>Interrupt request from Line x is masked</td>
</tr>
<tr>
<td>1:</td>
<td>Interrupt request from Line x is unmasked</td>
</tr>
</tbody>
</table>

1. The reset value for Direct Event inputs is set to ‘1’ in order to enable the interrupt by default.
2. The reset value for Configurable Event Inputs is set to ‘0’ in order to disable the interrupt by default.
20.6.26 EXTI event mask register (EXTI_CPUEMR3)

Address offset: 0xA4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:25 Reserved, must be kept at reset value.

Bits 24:0 MRx: CPU Event mask on Event input x+64
0: Event request from Line x is masked
1: Event request from Line x is unmasked

20.6.27 EXTI pending register (EXTI_CPUPR3)

Address offset: 0xA8
Reset value: undefined

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:20 PRx: Configurable event inputs x+64 Pending bit
0: No trigger request occurred
1: selected trigger request occurred
This bit is set when the selected edge event arrives on the external interrupt line. This bit is cleared by writing a 1 into the bit or by changing the sensitivity of the edge detector.

Bit 19 Reserved, must be kept at reset value.

Bit 18 PRx: Configurable event inputs x+64 Pending bit
0: No trigger request occurred
1: selected trigger request occurred
This bit is set when the selected edge event arrives on the external interrupt line. This bit is cleared by writing a 1 into the bit or by changing the sensitivity of the edge detector.

Bits 17:0 Reserved, must be kept at reset value.
### 20.6.28 EXTI register map

The following table gives the EXTI register map and the reset values.

**Table 150. Asynchronous interrupt/event controller register map and reset values**

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>EXTI_RTSR1</td>
<td>0x40</td>
<td>EXTI_RTSR3</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>EXTI_FTSR1</td>
<td>0x44</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x08</td>
<td>EXTI_SWIER1</td>
<td>0x48</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0C</td>
<td>EXTI_D3PMR1</td>
<td>0x50</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>EXTI_D3PCR1L</td>
<td>0x54</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x14</td>
<td>EXTI_D3PCR1H</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x20</td>
<td>EXTI_RTSR2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x24</td>
<td>EXTI_FTSR2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x28</td>
<td>EXTI_SWIER2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x2C</td>
<td>EXTI_D3PMR2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x30</td>
<td>EXTI_D3PCR2L</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x34</td>
<td>EXTI_D3PCR2H</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Note: MR[21:19], TR[21:0], SWIER[21:0], TR[51], TR[49], TR[47], TR[45], TR[43], TR[41], TR[39], TR[37], TR[35], TR[33], TR[31], TR[29], TR[27], TR[25], TR[23], TR[21], TR[19], TR[17], TR[15], TR[13], TR[11], TR[9], TR[7], TR[5], TR[3], TR[1], TR[0].*
Table 150. Asynchronous interrupt/event controller register map and reset values (continued)

| Offset | Register name             | Offset name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------------------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---
Refer to *Section 2.3 on page 129* for the register boundary addresses.
21 Cyclic redundancy check calculation unit (CRC)

21.1 Introduction

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from 8-, 16- or 32-bit data word and a generator polynomial.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the functional safety standards, they offer a means of verifying the flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link time and stored at a given memory location.

21.2 CRC main features

- Uses CRC-32 (Ethernet) polynomial: 0x4C11DB7
  \[ x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^9 + x^7 + x^5 + x^4 + x^2 + x + 1 \]
- Alternatively, uses fully programmable polynomial with programmable size (7, 8, 16, 32 bits)
- Handles 8-, 16-, 32-bit data size
- Programmable CRC initial value
- Single input/output 32-bit data register
- Input buffer to avoid bus stall during calculation
- CRC computation done in 4 AHB clock cycles (HCLK) for the 32-bit data size
- General-purpose 8-bit register (can be used for temporary storage)
- Reversibility option on I/O data
- Accessed through AHB slave peripheral by 32-bit words only, with the exception of CRC_DR register that can be accessed by words, right-aligned half-words and right-aligned bytes
21.3  CRC functional description

21.3.1  CRC block diagram

Figure 96. CRC calculation unit block diagram

21.3.2  CRC internal signals

Table 151. CRC internal input/output signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>crc_hclk</td>
<td>Digital input</td>
<td>AHB clock</td>
</tr>
</tbody>
</table>

21.3.3  CRC operation

The CRC calculation unit has a single 32-bit read/write data register (CRC_DR). It is used to input new data (write access), and holds the result of the previous CRC calculation (read access).

Each write operation to the data register creates a combination of the previous CRC value (stored in CRC_DR) and the new one. CRC computation is done on the whole 32-bit data word or byte by byte depending on the format of the data being written.

The CRC_DR register can be accessed by word, right-aligned half-word and right-aligned byte. For the other registers only 32-bit accesses are allowed.

The duration of the computation depends on data width:
- 4 AHB clock cycles for 32 bits
- 2 AHB clock cycles for 16 bits
- 1 AHB clock cycles for 8 bits

An input buffer allows a second data to be immediately written without waiting for any wait states due to the previous CRC calculation.
The data size can be dynamically adjusted to minimize the number of write accesses for a given number of bytes. For instance, a CRC for 5 bytes can be computed with a word write followed by a byte write.

The input data can be reversed to manage the various endianness schemes. The reversing operation can be performed on 8 bits, 16 bits and 32 bits depending on the REV_IN[1:0] bits in the CRC_CR register.

For example, 0x1A2B3C4D input data are used for CRC calculation as:
- 0x58D43CB2 with bit-reversal done by byte
- 0xD458B23C with bit-reversal done by half-word
- 0xB23CD458 with bit-reversal done on the full word

The output data can also be reversed by setting the REV_OUT bit in the CRC_CR register. The operation is done at bit level. For example, 0x11223344 output data are converted to 0x22CC4488.

The CRC calculator can be initialized to a programmable value using the RESET control bit in the CRC_CR register (the default value is 0xFFFFFFFF).

The initial CRC value can be programmed with the CRC_INIT register. The CRC_DR register is automatically initialized upon CRC_INIT register write access.

The CRC_IDR register can be used to hold a temporary value related to CRC calculation. It is not affected by the RESET bit in the CRC_CR register.

**Polynomial programmability**

The polynomial coefficients are fully programmable through the CRC_POL register, and the polynomial size can be configured to be 7, 8, 16 or 32 bits by programming the POLYSIZE[1:0] bits in the CRC_CR register. Even polynomials are not supported.

*Note:* The type of an even polynomial is $X + X^2 + \ldots + X^n$, while the type of an odd polynomial is $1 + X + X^2 + \ldots + X^n$.

If the CRC data is less than 32-bit, its value can be read from the least significant bits of the CRC_DR register.

To obtain a reliable CRC calculation, the change on-fly of the polynomial value or size cannot be performed during a CRC calculation. As a result, if a CRC calculation is ongoing, the application must either reset it or perform a CRC_DR read before changing the polynomial.

The default polynomial value is the CRC-32 (Ethernet) polynomial: 0x4C11DB7.
21.4 **CRC registers**

The CRC_DR register can be accessed by words, right-aligned half-words and right-aligned bytes. For the other registers only 32-bit accesses are allowed.

### 21.4.1 CRC data register (CRC_DR)

Address offset: 0x00  
Reset value: 0xFFFF FFFF

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:0 DR[31:0]: Data register bits**  
This register is used to write new data to the CRC calculator.  
It holds the previous CRC calculation result when it is read.  
If the data size is less than 32 bits, the least significant bits are used to write/read the correct value.

### 21.4.2 CRC independent data register (CRC_IDR)

Address offset: 0x04  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:0 IDR[31:0]: General-purpose 32-bit data register bits**  
These bits can be used as a temporary storage location for four bytes.  
This register is not affected by CRC resets generated by the RESET bit in the CRC_CR register.
21.4.3 CRC control register (CRC_CR)

Address offset: 0x08
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:8 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Bit 7</strong> REV_OUT: Reverse output data</td>
</tr>
<tr>
<td>This bit controls the reversal of the bit order of the output data.</td>
</tr>
<tr>
<td>0: Bit order not affected</td>
</tr>
<tr>
<td>1: Bit-reversed output format</td>
</tr>
<tr>
<td><strong>Bits 6:5</strong> REV_IN[1:0]: Reverse input data</td>
</tr>
<tr>
<td>This bitfield controls the reversal of the bit order of the input data</td>
</tr>
<tr>
<td>00: Bit order not affected</td>
</tr>
<tr>
<td>01: Bit reversal done by byte</td>
</tr>
<tr>
<td>10: Bit reversal done by half-word</td>
</tr>
<tr>
<td>11: Bit reversal done by word</td>
</tr>
<tr>
<td><strong>Bits 4:3</strong> POLYSIZE[1:0]: Polynomial size</td>
</tr>
<tr>
<td>These bits control the size of the polynomial.</td>
</tr>
<tr>
<td>00: 32 bit polynomial</td>
</tr>
<tr>
<td>01: 16 bit polynomial</td>
</tr>
<tr>
<td>10: 8 bit polynomial</td>
</tr>
<tr>
<td>11: 7 bit polynomial</td>
</tr>
<tr>
<td><strong>Bits 2:1 Reserved, must be kept at reset value.</strong></td>
</tr>
<tr>
<td><strong>Bit 0</strong> RESET: RESET bit</td>
</tr>
<tr>
<td>This bit is set by software to reset the CRC calculation unit and set the data register to the value stored in the CRC_INIT register. This bit can only be set, it is automatically cleared by hardware</td>
</tr>
</tbody>
</table>
21.4.4 CRC initial value (CRC_INIT)

Address offset: 0x10
Reset value: 0xFFFF FFFF

Bits 31:0 CRC_INIT[31:0]: Programmable initial CRC value
This register is used to write the CRC initial value.

21.4.5 CRC polynomial (CRC_POL)

Address offset: 0x14
Reset value: 0x04C1 1DB7

Bits 31:0 POL[31:0]: Programmable polynomial
This register is used to write the coefficients of the polynomial to be used for CRC calculation.
If the polynomial size is less than 32 bits, the least significant bits have to be used to program the correct value.
21.4.6 **CRC register map**

**Table 152. CRC register map and reset values**

| Offset | Register name | Offset name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x00   | CRC_DR        | DR[31:0]    | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|        | Reset value   |             | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x04   | CRC_IDR       | IDR[31:0]   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        | Reset value   |             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x06   | CRC_CR        |             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        | Reset value   |             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x10   | CRC_INIT      | CRC_INIT[31:0] | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|        | Reset value   |             | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0x14   | CRC_POL       | POL[31:0]   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        | Reset value   |             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Refer to *Section 2.3 on page 129* for the register boundary addresses.
22 Flexible memory controller (FMC)

The flexible memory controller (FMC) includes three memory controllers:
- The NOR/PSRAM memory controller
- The NAND memory controller
- The Synchronous DRAM (SDRAM/Mobile LPDDR SDRAM) controller

22.1 FMC main features

The FMC functional block makes the interface with: synchronous and asynchronous static memories, SDRAM memories, and NAND flash memory. Its main purposes are:
- to translate AXI transactions into the appropriate external device protocol
- to meet the access time requirements of the external memory devices

All external memories share the addresses, data and control signals with the controller. Each external device is accessed by means of a unique Chip Select. The FMC performs only one access at a time to an external device.

The main features of the FMC are the following:
- Interface with static-memory mapped devices including:
  - Static random access memory (SRAM)
  - NOR flash memory/OneNAND flash memory
  - PSRAM (4 memory banks)
  - NAND flash memory with ECC hardware to check up to 8 Kbytes of data
- Interface with synchronous DRAM (SDRAM/Mobile LPDDR SDRAM) memories
- Burst mode support for faster access to synchronous devices such as NOR flash memory, PSRAM and SDRAM
- Programmable continuous clock output for asynchronous and synchronous accesses
- 8-, 16- or 32-bit wide data bus
- Independent Chip Select control for each memory bank
- Independent configuration for each memory bank
- Write enable and byte lane select outputs for use with PSRAM, SRAM and SDRAM devices
- External asynchronous wait control
- Write FIFO with 16 x32-bit depth
  The Write FIFO is common to all memory controllers and consists of:
  - a Write Data FIFO which stores the data to be written to the memory
  - a Write Address FIFO which stores the address (up to 28 bits) plus the data size (up to 2 bits). When operating in Burst mode, only the start address is stored except when crossing a page boundary (for PSRAM and SDRAM). In this case, the burst is broken into two FIFO entries.
- Cacheable Read FIFO with 6 x64-bit depth (6 x14-bit address tag) for SDRAM controller.

At startup the FMC pins must be configured by the user application. The FMC I/O pins which are not used by the application can be used for other purposes.
The FMC registers that define the external device type and associated characteristics are set at boot time and do not change until the next reset or power-up. However, only a few bits can be changed on-the-fly:

- ECCEN and PBKEN bits in the FMC_PCR register
- IFS, IRS and ILS bits in the FMC_SR register
- MODE[2:0], CTB1/CTB2, NRFS and MRD bits in the FMC_SDCMR register
- REIE and CRE bits in the FMC_SDRTR register.

Follow the below sequence to modify parameters while the FMC is enabled:

1. First disable the FMC to prevent further accesses to any memory controller while the register is modified.
2. Update all required configurations.
3. Enable the FMC again.

When the SDRAM controller is used, if the SDCLK Clock ratio or refresh rate has to be modified after initialization phase, the following procedure must be followed.

1. Put the SDRAM device in Self-refresh mode.
2. Disable the FMC by resetting the FMCEN bit in the FMC_BCR1 register.
3. Update the required parameters.
4. Enable the FMC once all parameters have been updated.
5. Then, send the Clock Configuration Enable command to exit Self-fresh mode.

22.2 FMC block diagram

The FMC consists of the following main blocks:

- The NOR flash/PSRAM/SRAM controller
- The NAND controller
- The SDRAM controller
- The AXI interface
- The AHB interface (including the FMC configuration registers)

The block diagram is shown in the figure below.
Figure 97. FMC block diagram

- **fmc_it to NVIC**
- **fmc_hclk**
- **fmc_ker_ck**

**NOR/PSRAM memory controller**
- **FMC_NE[4:1]**
- **FMC_NL (or NADV)**
- **FMC_CLK**
- **FMC_NBL[3:0]**
- **FMC_A[25:0]**
- **FMC_D[31:0]**
- **FMC_NOE**
- **FMC_NWE**
- **FMC_NWAIT**

**NAND flash memory controller**
- **FMC_NCE**
- **FMC_INT**

**AXI/AHB interface & Configuration registers**

**SDRAM controller**
- **FMC_SDCLK**
- **FMC_SDWEN**
- **FMC_SDCE[1:0]**
- **FMC_SDNE[1:0]**
- **FMC_NRAS**
- **FMC_NCAS**

**NOR / PSRAM shared signals**
- NOR / PSRAM signals
- NOR / SRAM shared signals

**NAND signals**
- NOR / PSRAM / SRAM shared signals

**Shared signals**
- Shared signals

**32-bit AHB bus**
- **64-bit AXI bus**
22.3 FMC internal signals

*Table 153* gives the list of FMC internal signals. FMC pins (or external signals) are described in *Section 22.7.1: External memory interface signals*.

<table>
<thead>
<tr>
<th>Names</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>fmc_it</td>
<td>Digital output</td>
<td>FMC interrupt</td>
</tr>
<tr>
<td>fmc_ker_ck</td>
<td>Digital input</td>
<td>FMC kernel clock</td>
</tr>
<tr>
<td>fmc_hclk</td>
<td>Digital input</td>
<td>FMC interface clock</td>
</tr>
</tbody>
</table>

22.4 AHB interface

The AHB slave interface allows internal CPUs to configure the FMC registers.

The AHB clock (fmc_hclk) is the reference clock for the FMC register accesses.

22.5 AXI interface

The AXI slave interface allows internal CPUs and other bus master peripherals to access the external memories.

AXI transactions are translated into the external device protocol. As the AXI data bus is 64-bit wide, the AXI transactions might be split into several consecutive 32-, 16- or 8-bit accesses according to data size accesses. The FMC Chip Select (FMC_NEx) does not toggle between consecutive accesses except in case of accesses in mode D when the Extended mode is enabled.

The FMC generates an AXI slave error when one of the following conditions is met:

- Reading or writing to an FMC bank (Bank 1 to 4) which is not enabled.
- Reading or writing to the NOR flash bank while the FACCEN bit is reset in the FMC_BCRx register.
- Writing to a write protected SDRAM bank (WP bit set in the FMC_SDCRx register).
- Violation of the SDRAM address range (access to reserved address range)
- Attempting to read/write access from/to SDRAM bank when it is not yet initialized

The FMC generates an AXI decoder error when ADDR[31:28] address bits are not supported by the FMC bank base address following the BMAP[1:0] bits configuration.

The kernel clock for the FMC is the asynchronous fmc_ker_ck clock (refer to *Section 8: Reset and Clock Control (RCC)* for fmc_ker_ck clock source selection).
22.5.1  Supported memories and transactions

General transaction rules

The requested AXI transaction data size can be 8-, 16-, 32- or 64-bit wide whereas the accessed external device has a fixed data width. The best performance is always achieved with aligned AXI transactions whose size matches the external device data width.

When AXI transaction data size is different from the device data width, the result depends on the following factors:

- AXI transaction data size is greater than the device data width:
  - Read/Write transactions: the FMC splits the AXI transaction into smaller consecutive accesses matching the external device data width.

- AXI transaction data size is smaller than the external device data width and the device supports byte selection (SRAM, PSRAM, SDRAM):
  - Write transactions, the FMC manages the transaction using the byte lane signals.
  - Read transactions, the FMC returns all bytes according to the external device data width. The useless bytes are discarded by the system.

- AXI transaction data size is smaller than the external device data width and the device does not support byte selection (NOR and NAND flash memories):
  - Write transactions: the FMC writes some irrelevant bytes which may corrupt the external device
  - Read transactions: the FMC returns all bytes according to the external device data width. The useless bytes are discarded by the system.

Caution: Address alignment

- Read transactions with unaligned addresses (such as half-word starting at an odd address) are not supported by the FMC.
- Write transactions with unaligned addresses
  - Their support depends on byte selection availability on the external device:
    - If the device does not support byte selection (NOR and NAND flash memories), narrow write transactions and/or unaligned write transaction are not supported since the FMC would write irrelevant bytes and corrupt the external device.

Wrap support for NOR flash/PSRAM and SDRAM

The synchronous memories must be configured in Linear burst mode of undefined length as not all masters can issue wrap transactions.

If a master generates a wrap transaction:

- The read is split into two linear burst transactions.
- The write is split into two linear burst transactions if the write FIFO is enabled and into several linear burst transactions if the write FIFO is disabled.

Configuration registers

The FMC can be configured through a set of registers. Refer to Section 22.7.6, for a detailed description of the NOR flash/PSRAM controller registers. Refer to Section 22.8.7, for a detailed description of the NAND flash registers and to Section 22.9.5 for a detailed description of the SDRAM controller registers.
22.6 External device address mapping

From the FMC point of view, the external memory is divided into fixed-size banks of 256 Mbytes each (see Figure 98):

- Bank 1 is used to address up to 4 NOR flash memory or PSRAM devices. This bank is split into 4 NOR/PSRAM subbanks with 4 dedicated Chip Selects, as follows:
  - Bank 1 - NOR/PSRAM 1
  - Bank 1 - NOR/PSRAM 2
  - Bank 1 - NOR/PSRAM 3
  - Bank 1 - NOR/PSRAM 4
- Bank 2 is used for SDRAM device, SDRAM bank 1 or SDRAM bank 2 depending on BMAP bits configuration.
- Bank 3 is used to address NAND flash memory devices. The MPU memory attribute for this space must be reconfigured by software to Device.
- Bank 5 and 6 are used to address SDRAM devices (1 device per bank).

For each bank the type of memory to be used can be configured by the user application through the Configuration register.

![Figure 98. FMC memory banks (default mapping)](image-url)
The FMC bank mapping can be modified through the BMAP[1:0] bits in the FMC_BCR1 register. Table 154 shows the configuration to swap the NOR/PSRAM bank with SDRAM banks or remap the SDRAM bank2, thus allowing to access the SDRAM banks at two different address mapping.

### Table 154. FMC bank mapping options

<table>
<thead>
<tr>
<th>Start - End address</th>
<th>BMAP[1:0]=00 (Default mapping)</th>
<th>BMAP[1:0]=01 NOR/PSRAM and SDRAM banks swapped</th>
<th>BMAP[1:0]=10 SDRAM bank 2 remapped</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x6000 0000 - 0x6FFF FFFF</td>
<td>NOR/PSRAM bank</td>
<td>SDRAM bank1</td>
<td>NOR/PSRAM bank</td>
</tr>
<tr>
<td>0x7000 0000 - 0x7FFF FFFF</td>
<td>SDRAM bank1</td>
<td>SDRAM bank2</td>
<td>SDRAM bank2</td>
</tr>
<tr>
<td>0x8000 0000 - 0x8FFF FFFF</td>
<td>NAND bank</td>
<td>NAND bank</td>
<td>NAND bank</td>
</tr>
<tr>
<td>0x9000 0000 - 0x9FFF FFFF</td>
<td>Not used by FMC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xC000 0000 - 0xCFFF FFFF</td>
<td>SDRAM bank1</td>
<td>NOR/PSRAM bank</td>
<td>SDRAM bank1</td>
</tr>
<tr>
<td>0xD000 0000 - 0xDFFF FFFF</td>
<td>SDRAM bank2</td>
<td>SDRAM bank2</td>
<td>SDRAM bank2</td>
</tr>
</tbody>
</table>

### 22.6.1 NOR/PSRAM address mapping

ADDR[27:26] bits are used to select one of the four memory banks as shown in Table 155.

### Table 155. NOR/PSRAM bank selection

<table>
<thead>
<tr>
<th>ADDR<a href="1">27:26</a></th>
<th>Selected bank</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Bank 1 - NOR/PSRAM 1</td>
</tr>
<tr>
<td>01</td>
<td>Bank 1 - NOR/PSRAM 2</td>
</tr>
<tr>
<td>10</td>
<td>Bank 1 - NOR/PSRAM 3</td>
</tr>
<tr>
<td>11</td>
<td>Bank 1 - NOR/PSRAM 4</td>
</tr>
</tbody>
</table>

1. ADDR are internal address lines that are translated to external memory.

The ADDR[25:0] bits contain the external memory address. Since ADDR is a byte address whereas the memory is addressed at word level, the address actually issued to the memory varies according to the memory data width, as shown in the following table.

### Table 156. NOR/PSRAM External memory address

<table>
<thead>
<tr>
<th>Memory width(1)</th>
<th>Data address issued to the memory</th>
<th>Maximum memory capacity (bits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8-bit</td>
<td>ADDR[25:0]</td>
<td>64 Mbytes x 8 = 512 Mbit</td>
</tr>
<tr>
<td>16-bit</td>
<td>ADDR[25:1] &gt;&gt; 1</td>
<td>64 Mbytes/2 x 16 = 512 Mbit</td>
</tr>
<tr>
<td>32-bit</td>
<td>ADDR[25:2] &gt;&gt; 2</td>
<td>64 Mbytes/4 x 32 = 512 Mbit</td>
</tr>
</tbody>
</table>

1. In case of a 16-bit external memory width, the FMC will internally use ADDR[25:1] to generate the address for external memory FMC_A[24:0]. In case of a 32-bit memory width, the FMC will internally use ADDR[25:2] to generate the external address. Whatever the external memory width, FMC_A[0] should be connected to external memory address A[0].
22.6.2 NAND flash memory address mapping

The NAND bank is divided into memory areas as indicated in Table 157.

**Table 157. NAND memory mapping and timing registers**

<table>
<thead>
<tr>
<th>Start address</th>
<th>End address</th>
<th>FMC bank</th>
<th>Memory space</th>
<th>Timing register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x8800 0000</td>
<td>0x8BFF FFFF</td>
<td>Bank 3 - NAND flash</td>
<td>Attribute</td>
<td>FMC_PATT (0x8C)</td>
</tr>
<tr>
<td>0x8000 0000</td>
<td>0x83FF FFFF</td>
<td>Common</td>
<td>FMC_PMEM (0x88)</td>
<td></td>
</tr>
</tbody>
</table>

For NAND flash memory, the common and attribute memory spaces are subdivided into three sections (see in Table 158 below) located in the lower 256 Kbytes:
- Data section (first 64 Kbytes in the common/attribute memory space)
- Command section (second 64 Kbytes in the common / attribute memory space)
- Address section (next 128 Kbytes in the common / attribute memory space)

**Table 158. NAND bank selection**

<table>
<thead>
<tr>
<th>Section name</th>
<th>ADDR[17:16]</th>
<th>Address range</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address section</td>
<td>1X</td>
<td>0x020000-0x03FFFF</td>
</tr>
<tr>
<td>Command section</td>
<td>01</td>
<td>0x010000-0x01FFFF</td>
</tr>
<tr>
<td>Data section</td>
<td>00</td>
<td>0x000000-0x0FFFF</td>
</tr>
</tbody>
</table>

The application software uses the 3 sections to access the NAND flash memory:
- **To send a command to NAND flash memory**, the software must write the command value to any memory location in the command section.
- **To specify the NAND flash address that must be read or written**, the software must write the address value to any memory location in the address section. Since an address can be 4 or 5 bytes long (depending on the actual memory size), several consecutive write operations to the address section are required to specify the full address.
- **To read or write data**, the software reads or writes the data from/to any memory location in the data section.

Since the NAND flash memory automatically increments addresses, there is no need to increment the address of the data section to access consecutive memory locations.

22.6.3 SDRAM address mapping

Two SDRAM banks are available as indicated in Table 159.

**Table 159. SDRAM bank selection**

<table>
<thead>
<tr>
<th>Selected bank</th>
<th>Control register</th>
<th>Timing register</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDRAM Bank1</td>
<td>FMC_SDCR1</td>
<td>FMC_SDTR1</td>
</tr>
<tr>
<td>SDRAM Bank2</td>
<td>FMC_SDCR2</td>
<td>FMC_SDTR2</td>
</tr>
</tbody>
</table>

Table 160 shows SDRAM mapping for a 13-bit row and an 11-bit column configuration.
The ADDR[27:0] bits are translated into an external SDRAM address depending on the SDRAM controller configuration:

- Data size: 8, 16 or 32 bits
- Row size: 11, 12 or 13 bits
- Column size: 8, 9, 10 or 11 bits
- Number of internal banks: two or four internal banks

The following tables show the SDRAM address mapping versus the SDRAM controller configuration.

### Table 160. SDRAM address mapping

<table>
<thead>
<tr>
<th>Memory width</th>
<th>Internal bank</th>
<th>Row address</th>
<th>Column address</th>
<th>Maximum memory capacity (Mbytes)</th>
</tr>
</thead>
</table>

1. When interfacing with a 16-bit memory, the FMC internally uses the ADDR[11:1] internal address lines to generate the external address. When interfacing with a 32-bit memory, the FMC internally uses ADDR[12:2] lines to generate the external address. Whatever the memory width, FMC_A[0] has to be connected to the external memory address A[0].

2. The AutoPrecharge is not supported. FMC_A[10] must be connected to the external memory address A[10] but it will be always driven low.

### Table 161. SDRAM address mapping with 8-bit data bus width

<table>
<thead>
<tr>
<th>Row size configuration</th>
<th>ADDR (Internal Address Lines)</th>
</tr>
</thead>
<tbody>
<tr>
<td>27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>Res. Bank [1:0] Row[10:0] Column[7:0]</td>
</tr>
</tbody>
</table>
### Table 161. SDRAM address mapping with 8-bit data bus width\(^{(1)(2)}\) (continued)

<table>
<thead>
<tr>
<th>Row size configuration</th>
<th>ADDR (Internal Address Lines)</th>
</tr>
</thead>
<tbody>
<tr>
<td>12-bit row size config</td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[11:0]</td>
</tr>
<tr>
<td></td>
<td>Column[7:0]</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[11:0]</td>
</tr>
<tr>
<td></td>
<td>Column[8:0]</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[11:0]</td>
</tr>
<tr>
<td></td>
<td>Column[9:0]</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[11:0]</td>
</tr>
<tr>
<td></td>
<td>Column[10:0]</td>
</tr>
<tr>
<td>13-bit row size config</td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[12:0]</td>
</tr>
<tr>
<td></td>
<td>Column[7:0]</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[12:0]</td>
</tr>
<tr>
<td></td>
<td>Column[8:0]</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[12:0]</td>
</tr>
<tr>
<td></td>
<td>Column[9:0]</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[12:0]</td>
</tr>
<tr>
<td></td>
<td>Column[10:0]</td>
</tr>
</tbody>
</table>

1. BANK[1:0] are the Bank Address BA[1:0]. When only 2 internal banks are used, BA1 must always be set to '0'.
2. Access to Reserved (Res.) address range generates an AXI slave error.

### Table 162. SDRAM address mapping with 16-bit data bus width\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Row size Configuration</th>
<th>ADDR (address Lines)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11-bit row size config</td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[10:0]</td>
</tr>
<tr>
<td></td>
<td>Column[7:0]</td>
</tr>
<tr>
<td></td>
<td>BM0</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[10:0]</td>
</tr>
<tr>
<td></td>
<td>Column[8:0]</td>
</tr>
<tr>
<td></td>
<td>BM0</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank [1:0]</td>
</tr>
<tr>
<td></td>
<td>Row[10:0]</td>
</tr>
<tr>
<td></td>
<td>Column[9:0]</td>
</tr>
<tr>
<td></td>
<td>BM0</td>
</tr>
</tbody>
</table>

| 12-bit row size config |                      |
| Res.                   | Bank [1:0]           |
|                        | Row[11:0]            |
|                        | Column[7:0]          |
|                        | BM0                  |
| Res.                   | Bank [1:0]           |
|                        | Row[11:0]            |
|                        | Column[8:0]          |
|                        | BM0                  |
| Res.                   | Bank [1:0]           |
|                        | Row[11:0]            |
|                        | Column[9:0]          |
|                        | BM0                  |
| Res.                   | Bank [1:0]           |
|                        | Row[11:0]            |
|                        | Column[10:0]         |
|                        | BM0                  |
### Table 162. SDRAM address mapping with 16-bit data bus width\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Row size and configuration</th>
<th>ADDR(address Lines)</th>
</tr>
</thead>
<tbody>
<tr>
<td>13-bit row size configuration</td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td>Bank ([1:0])</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank ([1:0])</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank ([1:0])</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank ([1:0])</td>
</tr>
</tbody>
</table>

1. BANK\([1:0]\) are the Bank Address BA\([1:0]\). When only 2 internal banks are used, BA1 must always be set to ‘0’.
2. Access to Reserved space (Res.) generates an AXI Slave error.
3. BM0: is the byte mask for 16-bit access.

### Table 163. SDRAM address mapping with 32-bit data bus width\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Row size configuration</th>
<th>ADDR(address Lines)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11-bit row size configuration</td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td>Bank ([1:0])</td>
</tr>
<tr>
<td>Res.</td>
<td>Bank ([1:0])</td>
</tr>
</tbody>
</table>

1. BANK\([1:0]\) are the Bank Address BA\([1:0]\). When only 2 internal banks are used, BA1 must always be set to ‘0’.
2. Access to Reserved space (Res.) generates an AXI Slave error.
3. BM[1:0]: is the byte mask for 32-bit access.
22.7 **NOR flash/PSRAM controller**

The FMC generates the appropriate signal timings to drive the following types of memories:

- Asynchronous SRAM and ROM
  - 8 bits
  - 16 bits
  - 32 bits
- PSRAM (Cellular RAM)
  - Asynchronous mode
  - Burst mode for synchronous accesses with configurable option to split burst access when crossing boundary page for CRAM 1.5.
  - Multiplexed or non-multiplexed
- NOR flash memory
  - Asynchronous mode
  - Burst mode for synchronous accesses
  - Multiplexed or non-multiplexed

The FMC outputs a unique Chip Select signal, NE[4:1], per bank. All the other signals (addresses, data and control) are shared.

The FMC supports a wide range of devices through a programmable timings among which:

- Programmable wait states (up to 15)
- Programmable bus turnaround cycles (up to 15)
- Programmable output enable and write enable delays (up to 15)
- Independent read and write timings and protocol to support the widest variety of memories and timings
- Programmable continuous clock (FMC_CLK) output.

The FMC output Clock (FMC_CLK) is a sub-multiple of the fmc_ker_ck clock. It can be delivered to the selected external device either during synchronous accesses only or during asynchronous and synchronous accesses depending on the CCKEN bit configuration in the FMC_BCR1 register:

- If the CCLKEN bit is reset, the FMC generates the clock (FMC_CLK) only during synchronous accesses (Read/write transactions).
- If the CCLKEN bit is set, the FMC generates a continuous clock during asynchronous and synchronous accesses. To generate the FMC_CLK continuous clock, Bank 1 must be configured in Synchronous mode (see Section 22.7.6: NOR/PSRAM controller registers). Since the same clock is used for all synchronous memories, when a continuous output clock is generated and synchronous accesses are performed, the AXI data size has to be the same as the memory data width (MWID) otherwise the FMC_CLK frequency will be changed depending on AXI data transaction (refer to Section 22.7.5: Synchronous transactions for FMC_CLK divider ratio formula).

The size of each bank is fixed and equal to 64 Mbytes. Each bank is configured through dedicated registers (see Section 22.7.6: NOR/PSRAM controller registers).

The programmable memory parameters include access times (see Table 164) and support for wait management (for PSRAM and NOR flash memory accessed in Burst mode).
22.7.1 External memory interface signals

*Table 165, Table 166 and Table 167* list the signals that are typically used to interface with NOR flash memory, SRAM and PSRAM.

*Note:* The prefix “N” identifies the signals which are active low.

### NOR flash memory, non-multiplexed I/Os

*Table 165. Non-multiplexed I/O NOR flash memory*

<table>
<thead>
<tr>
<th>FMC pin name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>O</td>
<td>Clock (for synchronous access)</td>
</tr>
<tr>
<td>A[25:0]</td>
<td>O</td>
<td>Address bus</td>
</tr>
<tr>
<td>D[31:0]</td>
<td>I/O</td>
<td>Bidirectional data bus</td>
</tr>
<tr>
<td>NE[x]</td>
<td>O</td>
<td>Chip Select, x = 1..4</td>
</tr>
<tr>
<td>NOE</td>
<td>O</td>
<td>Output enable</td>
</tr>
<tr>
<td>NWE</td>
<td>O</td>
<td>Write enable</td>
</tr>
<tr>
<td>NL(=NADV)</td>
<td>O</td>
<td>Latch enable (this signal is called address valid, NADV, by some NOR flash devices)</td>
</tr>
<tr>
<td>NWAIT</td>
<td>I</td>
<td>NOR flash wait input signal to the FMC</td>
</tr>
</tbody>
</table>

The maximum capacity is 512 Mbits (26 address lines).
NOR flash memory, 16-bit multiplexed I/Os

Table 166. 16-bit multiplexed I/O NOR flash memory

<table>
<thead>
<tr>
<th>FMC pin name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>O</td>
<td>Clock (for synchronous access)</td>
</tr>
<tr>
<td>AD[15:0]</td>
<td>I/O</td>
<td>16-bit multiplexed, bidirectional address/data bus (the 16-bit address A[15:0] and data D[15:0] are multiplexed on the databus)</td>
</tr>
<tr>
<td>NE[x]</td>
<td>O</td>
<td>Chip Select, x = 1..4</td>
</tr>
<tr>
<td>NOE</td>
<td>O</td>
<td>Output enable</td>
</tr>
<tr>
<td>NWE</td>
<td>O</td>
<td>Write enable</td>
</tr>
<tr>
<td>NL(=NADV)</td>
<td>O</td>
<td>Latch enable (this signal is called address valid, NADV, by some NOR flash devices)</td>
</tr>
<tr>
<td>NWAIT</td>
<td>I</td>
<td>NOR flash wait input signal to the FMC</td>
</tr>
</tbody>
</table>

The maximum capacity is 512 Mbits.

PSRAM/SRAM, non-multiplexed I/Os

Table 167. Non-multiplexed I/Os PSRAM/SRAM

<table>
<thead>
<tr>
<th>FMC pin name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>O</td>
<td>Clock (only for PSRAM synchronous access)</td>
</tr>
<tr>
<td>A[25:0]</td>
<td>O</td>
<td>Address bus</td>
</tr>
<tr>
<td>D[31:0]</td>
<td>I/O</td>
<td>Data bidirectional bus</td>
</tr>
<tr>
<td>NE[x]</td>
<td>O</td>
<td>Chip Select, x = 1..4 (called NCE by PSRAM (Cellular RAM i.e. CRAM))</td>
</tr>
<tr>
<td>NOE</td>
<td>O</td>
<td>Output enable</td>
</tr>
<tr>
<td>NWE</td>
<td>O</td>
<td>Write enable</td>
</tr>
<tr>
<td>NL(=NADV)</td>
<td>O</td>
<td>Address valid only for PSRAM input (memory signal name: NADV)</td>
</tr>
<tr>
<td>NWAIT</td>
<td>I</td>
<td>PSRAM wait input signal to the FMC</td>
</tr>
<tr>
<td>NBL[3:0]</td>
<td>O</td>
<td>Byte lane output. Byte 0 to Byte 3 control (Upper and lower byte enable)</td>
</tr>
</tbody>
</table>

The maximum capacity is 512 Mbits.

PSRAM, 16-bit multiplexed I/Os

Table 168. 16-Bit multiplexed I/O PSRAM

<table>
<thead>
<tr>
<th>FMC pin name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>O</td>
<td>Clock (for synchronous access)</td>
</tr>
<tr>
<td>AD[15:0]</td>
<td>I/O</td>
<td>16-bit multiplexed, bidirectional address/data bus (the 16-bit address A[15:0] and data D[15:0] are multiplexed on the databus)</td>
</tr>
</tbody>
</table>
The maximum capacity is 512 Mbits (26 address lines).

### 22.7.2 Supported memories and transactions

Table 169 below shows an example of the supported devices, access modes and transactions when the memory data bus is 16-bit wide for NOR flash memory, PSRAM and SRAM. The transactions not allowed (or not supported) by the FMC are shown in gray in this example.

#### Table 168. 16-Bit multiplexed I/O PSRAM (continued)

<table>
<thead>
<tr>
<th>FMC pin name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>NE[x]</td>
<td>O</td>
<td>Chip Select, x = 1..4 (called NCE by PSRAM (Cellular RAM i.e. CRAM))</td>
</tr>
<tr>
<td>NOE</td>
<td>O</td>
<td>Output enable</td>
</tr>
<tr>
<td>NWE</td>
<td>O</td>
<td>Write enable</td>
</tr>
<tr>
<td>NL(= NADV)</td>
<td>O</td>
<td>Address valid PSRAM input (memory signal name: NADV)</td>
</tr>
<tr>
<td>NWAIT</td>
<td>I</td>
<td>PSRAM wait input signal to the FMC</td>
</tr>
<tr>
<td>NBL[1:0]</td>
<td>O</td>
<td>Byte lane output. Byte 0 and Byte 1 control (upper and lower byte enable)</td>
</tr>
</tbody>
</table>

#### Table 169. NOR flash/PSRAM: Example of supported memories and transactions\(^{(1)}\)

<table>
<thead>
<tr>
<th>Device</th>
<th>Mode</th>
<th>R/W</th>
<th>AXI data size</th>
<th>Memory data size</th>
<th>Allowed/not allowed</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Asynchronous</td>
<td>R</td>
<td>8</td>
<td>16</td>
<td>Y</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>W</td>
<td>8</td>
<td>16</td>
<td>N</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>R</td>
<td>16</td>
<td>16</td>
<td>Y</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>W</td>
<td>16</td>
<td>16</td>
<td>Y</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>R</td>
<td>32</td>
<td>16</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>W</td>
<td>32</td>
<td>16</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>R</td>
<td>64</td>
<td>16</td>
<td>Y</td>
<td>Split into 4 FMC accesses</td>
<td></td>
</tr>
<tr>
<td>Asynchronous</td>
<td>W</td>
<td>64</td>
<td>16</td>
<td>Y</td>
<td>Split into 4 FMC accesses</td>
<td></td>
</tr>
<tr>
<td>Asynchronous page</td>
<td>R</td>
<td>-</td>
<td>16</td>
<td>N</td>
<td>Mode is not supported</td>
<td></td>
</tr>
<tr>
<td>Synchronous</td>
<td>R</td>
<td>8</td>
<td>16</td>
<td>N</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Synchronous</td>
<td>R</td>
<td>16</td>
<td>16</td>
<td>Y</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Synchronous</td>
<td>R</td>
<td>32/64</td>
<td>16</td>
<td>Y</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 22.7.3 General timing rules

Signal synchronization is performed as follows:

- All controller output signals change on the rising edge of the fmc_ker_ck clock.
- In Synchronous read and write modes, all output signals change on the rising edge of fmc_ker_ck clock. Whatever the CLKDIV value, all outputs change as follows:
  - NOEL/NWEL/ NEL/NADVL/ NADVH /NBLL/ Address valid outputs change on the falling edge of FMC_CLK clock.
  - NOEH/ NWEH / NEH/ NOEH/NBLH/ Address invalid outputs change on the rising edge of FMC_CLK clock.

---

### Table 169. NOR flash/PSRAM: Example of supported memories and transactions\(^{(1)}\) (continued)

<table>
<thead>
<tr>
<th>Device</th>
<th>Mode</th>
<th>R/W</th>
<th>AXI data size</th>
<th>Memory data size</th>
<th>Allowed/ not allowed</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Asynchronous</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>8</td>
<td>16</td>
<td>Y</td>
<td>Use of byte lanes NBL[1:0]</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>8</td>
<td>16</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>16</td>
<td>16</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>16</td>
<td>16</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>32</td>
<td>16</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>32</td>
<td>16</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>64</td>
<td>16</td>
<td>Y</td>
<td>Split into 4 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>64</td>
<td>16</td>
<td>Y</td>
<td>Split into 4 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>-</td>
<td>16</td>
<td>N</td>
<td>Mode is not supported</td>
</tr>
<tr>
<td></td>
<td>Synchronous</td>
<td>R</td>
<td>8</td>
<td>16</td>
<td>N</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Synchronous</td>
<td>R</td>
<td>16</td>
<td>16</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Synchronous</td>
<td>R</td>
<td>32/64</td>
<td>16</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Synchronous</td>
<td>W</td>
<td>8</td>
<td>16</td>
<td>Y</td>
<td>Use of byte lanes NBL[1:0]</td>
</tr>
<tr>
<td></td>
<td>Synchronous</td>
<td>W</td>
<td>16/32/64</td>
<td>16</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td>SRAM and ROM</td>
<td>Asynchronous</td>
<td>R</td>
<td>8/16</td>
<td>16</td>
<td>Y</td>
<td>Use of byte lanes NBL[1:0]</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>8/16</td>
<td>16</td>
<td>Y</td>
<td>Use of byte lanes NBL[1:0]</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>32</td>
<td>16</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>32</td>
<td>16</td>
<td>Y</td>
<td>Split into 2 FMC accesses Use of byte lanes NBL[1:0]</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>64</td>
<td>16</td>
<td>Y</td>
<td>Split into 4 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>64</td>
<td>16</td>
<td>Y</td>
<td>Split into 4 FMC accesses Use of byte lanes NBL[1:0]</td>
</tr>
</tbody>
</table>

---

1. NBL[1:0] are also driven by AXI write strobes.
22.7.4 NOR flash/PSRAM controller asynchronous transactions

Asynchronous transactions on static memories (NOR flash memory, PSRAM, SRAM) are performed as follows:

- Signals are synchronized by the internal clock. This clock is not issued to the memory.
- The FMC always samples the data before deasserting the Chip Select signal. This guarantees that the memory data hold timing constraint is met (minimum Chip Enable high to data transition is usually 0 ns)
- If the Extended mode is enabled (EXTMOD bit is set in the FMC_BCRx register), up to four extended modes (A, B, C and D) are available. It is possible to mix A, B, C and D modes for read and write operations. For example, read operation can be performed in mode A and write in mode B.
- If the Extended mode is disabled (EXTMOD bit is reset in the FMC_BCRx register), the FMC can operate in Mode1 or Mode2 as follows:
  - Mode 1 is the default mode when SRAM/PSRAM memory type is selected (MTYP = 0x0 or 0x01 in the FMC_BCRx register)
  - Mode 2 is the default mode when NOR memory type is selected (MTYP = 0x10 in the FMC_BCRx register).

Mode 1 - SRAM/PSRAM (CRAM)

The next figures show the read and write transactions for the supported modes followed by the required configuration of FMC_BCRx, and FMC_BTRx/FMC_BWTRx registers.

![Mode 1 read access waveforms](MSv40369V2)
The fmc_ker_ck cycle at the end of the write transaction helps guarantee the address and data hold time after the NWE rising edge. Due to the presence of this fmc_ker_ck cycle, the DATAST value must be greater than zero (DATAST > 0).

**Table 170. FMC_BCRx bitfields (mode 1)**

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FMCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNCWAIT</td>
<td>Set to 1 if the memory supports this feature. Otherwise keep at 0.</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>As needed</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>Don’t care</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
</tbody>
</table>
Table 170. FMC_BCRx bitfields (mode 1) (continued)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>Meaningful only if bit 15 is 1</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>0x0</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>Don’t care</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>As needed, exclude 0x2 (NOR flash memory)</td>
</tr>
<tr>
<td>1</td>
<td>MUXE</td>
<td>0x0</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>

Table 171. FMC_BTRx bitfields (mode 1)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST+1 fmc_ker_ck cycles for write accesses, DATAST fmc_ker_ck cycles for read accesses).</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles). Minimum value for ADDSET is 0.</td>
</tr>
</tbody>
</table>
Mode A - SRAM/PSRAM (CRAM) OE toggling

Figure 101. Mode A read access waveforms

1. NBL[3:0] are driven low during the read access
The differences compared with Mode1 are the toggling of NOE and the independent read and write timings.

Table 172. FMC_BCRx bitfields (mode A)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FMCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNCWAIT</td>
<td>Set to 1 if the memory supports this feature. Otherwise keep at 0.</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x1</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>As needed</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>Don’t care</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
</tbody>
</table>
## Table 172. FMC_BCRx bitfields (mode A) (continued)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>Meaningful only if bit 15 is 1</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>0x0</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>Don’t care</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>As needed, exclude 0x2 (NOR flash memory)</td>
</tr>
<tr>
<td>1</td>
<td>MUXEN</td>
<td>0x0</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>

## Table 173. FMC_BTRx bitfields (mode A)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST fmc_ker_ck cycles) for read accesses.</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles) for read accesses. Minimum value for ADDSET is 0.</td>
</tr>
</tbody>
</table>

## Table 174. FMC_BWTRx bitfields (mode A)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST fmc_ker_ck cycles) for write accesses.</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles) for write accesses. Minimum value for ADDSET is 0.</td>
</tr>
</tbody>
</table>
Mode 2/B - NOR flash

Figure 103. Mode 2 and mode B read access waveforms

Figure 104. Mode 2 write access waveforms
The differences with Mode1 are the toggling of NWE and the independent read and write timings when extended mode is set (mode B).

Table 175. FMC_BCRx bitfields (mode 2/B)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FMCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNCSKET</td>
<td>Set to 1 if the memory supports this feature. Otherwise keep at 0.</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x1 for mode B, 0x0 for mode 2</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>As needed</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>Don’t care</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
</tbody>
</table>
### Table 175. FMC_BCRx bitfields (mode 2/B) (continued)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>Meaningful only if bit 15 is 1</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>0x0</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>0x2 (NOR flash memory)</td>
</tr>
<tr>
<td>1</td>
<td>MUXEN</td>
<td>0x0</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>

### Table 176. FMC_BTRx bitfields (mode 2/B)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x1 if Extended mode is set</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the access second phase (DATAST fmc_ker_ck cycles) for read accesses.</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the access first phase (ADDSET fmc_ker_ck cycles) for read accesses. Minimum value for ADDSET is 0.</td>
</tr>
</tbody>
</table>

### Table 177. FMC_BWTRx bitfields (mode 2/B)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x1 if Extended mode is set</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the access second phase (DATAST fmc_ker_ck cycles) for write accesses.</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the access first phase (ADDSET fmc_ker_ck cycles) for write accesses. Minimum value for ADDSET is 0.</td>
</tr>
</tbody>
</table>
Note: The FMC_BWTRx register is valid only if the Extended mode is set (mode B), otherwise its content is don’t care.

Mode C - NOR flash - OE toggling

Figure 106. Mode C read access waveforms

Figure 107. Mode C write access waveforms
The differences compared with Mode1 are the toggling of NOE and the independent read and write timings.

Table 178. FMC_BCRx bitfields (mode C)

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FMCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNCWAIT</td>
<td>Set to 1 if the memory supports this feature. Otherwise keep at 0.</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x1</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>As needed</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>Don’t care</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>Meaningful only if bit 15 is 1</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>0x0</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>0x02 (NOR flash memory)</td>
</tr>
<tr>
<td>1</td>
<td>MUXEN</td>
<td>0x0</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>
### Table 179. FMC_BTRx bitfields (mode C)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x2</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>0x0</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>0x0</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST fmc_ker_ck cycles) for read accesses.</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles) for read accesses. Minimum value for ADDSET is 0.</td>
</tr>
</tbody>
</table>

### Table 180. FMC_BWTRx bitfields (mode C)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x2</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST fmc_ker_ck cycles) for write accesses.</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles) for write accesses. Minimum value for ADDSET is 0.</td>
</tr>
</tbody>
</table>
Mode D - asynchronous access with extended address

Figure 108. Mode D read access waveforms

Figure 109. Mode D write access waveforms
The differences with Mode1 are the toggling of NOE that goes on toggling after NADV changes and the independent read and write timings.

Table 181. FMC_BCRx bitfields (mode D)

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FMCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNCWAIT</td>
<td>Set to 1 if the memory supports this feature. Otherwise keep at 0.</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x1</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>As needed</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>Don’t care</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>Meaningful only if bit 15 is 1</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>0x0</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>Set according to memory support</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>As needed</td>
</tr>
<tr>
<td>1</td>
<td>MUXEN</td>
<td>0x0</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>

Table 182. FMC_BTRx bitfields (mode D)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x3</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST fmc_ker_ck cycles) for read accesses.</td>
</tr>
</tbody>
</table>
Table 182. FMC_BTRx bitfields (mode D) (continued)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Duration of the middle phase of the read access (ADDHLD fmc_ker_ck cycles)</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles) for read accesses. Minimum value for ADDSET is 1.</td>
</tr>
</tbody>
</table>

Table 183. FMC_BWTRx bitfields (mode D)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x3</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST + 1 fmc_ker_ck cycles) for write accesses.</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Duration of the middle phase of the write access (ADDHLD fmc_ker_ck cycles)</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles) for write accesses. Minimum value for ADDSET is 1.</td>
</tr>
</tbody>
</table>
Muxed mode - multiplexed asynchronous access to NOR flash memory

The difference with Mode D is the drive of the lower address byte(s) on the data bus.
### Table 184. FMC_BCRx bitfields (Muxed mode)

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FMCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNCWAIT</td>
<td>Set to 1 if the memory supports this feature. Otherwise keep at 0.</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>0x0 (no effect in Asynchronous mode)</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>As needed</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>Don’t care</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>Meaningful only if bit 15 is 1</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>0x0</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>0x2 (NOR flash memory)</td>
</tr>
<tr>
<td>1</td>
<td>MUXEN</td>
<td>0x1</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>

### Table 185. FMC_BTRx bitfields (Muxed mode)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Don’t care</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>Don’t care</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NE high to NE low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Duration of the second access phase (DATAST fmc_ker_ck cycles for read accesses and DATAST+1 fmc_ker_ck cycles for write accesses).</td>
</tr>
</tbody>
</table>
WAIT management in asynchronous accesses

If the asynchronous memory asserts the WAIT signal to indicate that it is not yet ready to accept or to provide data, the ASYNCWAIT bit has to be set in FMC_BCRx register.

If the WAIT signal is active (high or low depending on the WAITPOL bit), the second access phase (Data setup phase), programmed by the DATAST bits, is extended until WAIT becomes inactive. Unlike the data setup phase, the first access phases (Address setup and Address hold phases), programmed by the ADDSET and ADDHLD bits, are not WAIT sensitive and so they are not prolonged.

The data setup phase must be programmed so that WAIT can be detected 4 fmc_ker_ck cycles before the end of the memory transaction. The following cases must be considered:

1. The memory asserts the WAIT signal aligned to NOE/NWE which toggles:
   \[
   \text{DATAST} \geq (4 \times \text{fmc}_\text{ker}_\text{ck}) + \text{max}_{-}\text{wait}_{\_}\text{assertion}_{\_}\text{time} 
   \]

2. The memory asserts the WAIT signal aligned to NEx (or NOE/NWE not toggling):
   \[
   \text{max}_{\_}\text{wait}_{\_}\text{assertion}_{\_}\text{time} > \text{address}_{\_}\text{phase} + \text{hold}_{\_}\text{phase} 
   \]

   then:

   \[
   \text{DATAST} \geq (4 \times \text{fmc}_\text{ker}_\text{ck}) + (\text{max}_{\_}\text{wait}_{\_}\text{assertion}_{\_}\text{time} - \text{address}_{\_}\text{phase} - \text{hold}_{\_}\text{phase})
   \]

   otherwise

   \[
   \text{DATAST} \geq (4 \times \text{fmc}_\text{ker}_\text{ck})
   \]

where max_wait_assertion_time is the maximum time taken by the memory to assert the WAIT signal once NEx/NOE/NWE is low.

*Figure 112* and *Figure 113* show the number of fmc_ker_ck clock cycles that are added to the memory access phase after WAIT is released by the asynchronous memory (independently of the above cases).

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Duration of the middle phase of the access (ADDHLD fmc_ker_ck cycles).</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Duration of the first access phase (ADDSET fmc_ker_ck cycles). Minimum value for ADDSET is 1.</td>
</tr>
</tbody>
</table>
Figure 112. Asynchronous wait during a read access waveforms

1. NWAIT polarity depends on WAITPOL bit setting in FMC_BCRx register.

Figure 113. Asynchronous wait during a write access waveforms

1. NWAIT polarity depends on WAITPOL bit setting in FMC_BCRx register.
22.7.5 Synchronous transactions

The memory clock, FMC_CLK, is a sub-multiple of fmc_ker_ck. It depends on the value of CLKDIV and the MWID/AXI data size, following the formula given below:

\[
\text{FMC_CLK divider ratio} = \max(\text{CLKDIV} + 1, \text{MWID}(\text{AXI data size}))
\]

If MWID is 16 or 8-bit, the FMC_CLK divider ratio is always defined by the programmed CLKDIV value.

If MWID is 32-bit, the FMC_CLK divider ratio depends also on AXI data size.

Example:
- If CLKDIV=1, MWID = 32 bits, AXI data size=8 bits, FMC_CLK=fmc_ker_ck/4.
- If CLKDIV=1, MWID = 16 bits, AXI data size=8 bits, FMC_CLK=fmc_ker_ck/2.

NOR flash memories specify a minimum time from NADV assertion to FMC_CLK high. To meet this constraint, the FMC does not issue the clock to the memory during the first internal clock cycle of the synchronous access (before NADV assertion). This guarantees that the rising edge of the memory clock occurs in the middle of the NADV low pulse.

For some PSRAM memories which must be configured to Synchronous mode, during the BCR register writing, the memory attribute space must be configured to device or strongly-ordered. Once PSRAM BCR register is configured, the memory attribute of PSRAM address space can be programmed to cacheable.

Data latency versus NOR memory latency

The data latency is the number of cycles to wait before sampling the data. The DATLAT value must be consistent with the latency value specified in the NOR flash configuration register. The FMC does not include the clock cycle when NADV is low in the data latency count.

Caution: Some NOR flash memories include the NADV Low cycle in the data latency count, so that the exact relation between the NOR flash latency and the FMC DATLAT parameter can be either:
- NOR flash latency = (DATLAT + 2) FMC_CLK clock cycles
- or NOR flash latency = (DATLAT + 3) FMC_CLK clock cycles

Some recent memories assert NWAIT during the latency phase. In such cases DATLAT can be set to its minimum value. As a result, the FMC samples the data and waits long enough to evaluate if the data are valid. Thus the FMC detects when the memory exits latency and real data are processed.

Other memories do not assert NWAIT during latency. In this case the latency must be set correctly for both the FMC and the memory, otherwise invalid data are mistaken for good data, or valid data are lost in the initial phase of the memory access.
**Single-burst transfer**

When the selected bank is configured in Burst mode for synchronous accesses, if for example a single-burst transaction is requested on 16-bit memories, the FMC performs a burst transaction of length 1 (if the AXI transfer is 16 bits), or length 2 (if the AXI transfer is 32 bits) and deassert the Chip Select signal when the last data is strobed.

Such transfers are not the most efficient in terms of cycles compared to asynchronous read operations. Nevertheless, a random asynchronous access would first require to re-program the memory access mode, which would altogether last longer.

**Cross boundary page for Cellular RAM 1.5**

Cellular RAM 1.5 does not allow burst access to cross the page boundary. The FMC allows to split automatically the burst access when the memory page size is reached by configuring the CPSIZE bits in the FMC_BCR1 register following the memory page size.

**Wait management**

For synchronous NOR flash memories, NWAIT is evaluated after the programmed latency period, which corresponds to (DATLAT+2) FMC_CLK clock cycles.

If NWAIT is active (low level when WAITPOL = 0, high level when WAITPOL = 1), wait states are inserted until NWAIT is inactive (high level when WAITPOL = 0, low level when WAITPOL = 1).

When NWAIT is inactive, the data is considered valid either immediately (bit WAITCFG = 1) or on the next clock edge (bit WAITCFG = 0).

During wait-state insertion via the NWAIT signal, the controller continues to send clock pulses to the memory, keeping the Chip Select and output enable signals valid. It does not consider the data as valid.

In Burst mode, there are two timing configurations for the NOR flash NWAIT signal:

- The flash memory asserts the NWAIT signal one data cycle before the wait state (default after reset).
- The flash memory asserts the NWAIT signal during the wait state

The FMC supports both NOR flash wait state configurations, for each Chip Select, thanks to the WAITCFG bit in the FMC_BCRx registers (x = 0..3).
1. Byte lane outputs (NBL) are not shown; for NOR access, they are held high, and, for PSRAM (CRAM) access, they are held low.
Table 186. FMC_BCRx bitfields (Synchronous multiplexed read mode)

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>MC</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>No effect on synchronous read</td>
</tr>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>As needed. (0x1 when using CRAM 1.5)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNCEWAIT</td>
<td>0x0</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>to be set to 1 if the memory supports this feature, to be kept at 0 otherwise</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>no effect on synchronous read</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>to be set according to memory</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>to be set according to memory</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>0x1</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>Set according to memory support (NOR flash memory)</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>0x1 or 0x2</td>
</tr>
<tr>
<td>1</td>
<td>MUXEN</td>
<td>As needed</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>

Table 187. FMC_BTRx bitfields (Synchronous multiplexed read mode)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Data latency</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Data latency</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>0x0 to get CLK = fmc_ker_ck (Not supported) 0x1 to get CLK = 2 × fmc_ker_ck ..</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Don’t care</td>
</tr>
</tbody>
</table>
Table 187. FMC_BCRx bitfields (Synchronous multiplexed read mode) (continued)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don’t care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Don’t care</td>
</tr>
</tbody>
</table>

Figure 116. Synchronous multiplexed write mode waveforms - PSRAM (CRAM)

1. The memory must issue NWAIT signal one cycle in advance, accordingly WAITCFG must be programmed to 0.
2. Byte Lane (NBL) outputs are not shown, they are held low while NEx is active.

Table 188. FMC_BCRx bitfields (Synchronous multiplexed write mode)

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FMCEN</td>
<td>0x1</td>
</tr>
<tr>
<td>30:26</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>25:24</td>
<td>BMAP</td>
<td>As needed</td>
</tr>
<tr>
<td>23:22</td>
<td>Reserved</td>
<td>0x000</td>
</tr>
<tr>
<td>21</td>
<td>WFDIS</td>
<td>As needed</td>
</tr>
<tr>
<td>20</td>
<td>CCLKEN</td>
<td>As needed</td>
</tr>
<tr>
<td>19</td>
<td>CBURSTRW</td>
<td>No effect on synchronous read</td>
</tr>
</tbody>
</table>
Table 188. FMC_BCRx bitfields (Synchronous multiplexed write mode) (continued)

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>18:16</td>
<td>CPSIZE</td>
<td>As needed. (0x1 when using CRAM 1.5)</td>
</tr>
<tr>
<td>15</td>
<td>ASYNWAIT</td>
<td>0x0</td>
</tr>
<tr>
<td>14</td>
<td>EXTMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>13</td>
<td>WAITEN</td>
<td>to be set to 1 if the memory supports this feature, to be kept at 0 otherwise.</td>
</tr>
<tr>
<td>12</td>
<td>WREN</td>
<td>0x1</td>
</tr>
<tr>
<td>11</td>
<td>WAITCFG</td>
<td>0x0</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>9</td>
<td>WAITPOL</td>
<td>to be set according to memory</td>
</tr>
<tr>
<td>8</td>
<td>BURSTEN</td>
<td>no effect on synchronous write</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0x1</td>
</tr>
<tr>
<td>6</td>
<td>FACCEN</td>
<td>Set according to memory support</td>
</tr>
<tr>
<td>5:4</td>
<td>MWID</td>
<td>As needed</td>
</tr>
<tr>
<td>3:2</td>
<td>MTYP</td>
<td>0x1</td>
</tr>
<tr>
<td>1</td>
<td>MUXEN</td>
<td>As needed</td>
</tr>
<tr>
<td>0</td>
<td>MBKEN</td>
<td>0x1</td>
</tr>
</tbody>
</table>

Table 189. FMC_BTRx bitfields (Synchronous multiplexed write mode)

<table>
<thead>
<tr>
<th>Bit number</th>
<th>Bit name</th>
<th>Value to set</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved</td>
<td>0x0</td>
</tr>
<tr>
<td>29:28</td>
<td>ACCMOD</td>
<td>0x0</td>
</tr>
<tr>
<td>27:24</td>
<td>DATLAT</td>
<td>Data latency</td>
</tr>
<tr>
<td>23:20</td>
<td>CLKDIV</td>
<td>0x0 to get CLK = fmc_ker_ck (not supported)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x1 to get CLK = 2 × fmc_ker_ck</td>
</tr>
<tr>
<td>19:16</td>
<td>BUSTURN</td>
<td>Time between NEx high to NEx low (BUSTURN fmc_ker_ck)</td>
</tr>
<tr>
<td>15:8</td>
<td>DATAST</td>
<td>Don't care</td>
</tr>
<tr>
<td>7:4</td>
<td>ADDHLD</td>
<td>Don't care</td>
</tr>
<tr>
<td>3:0</td>
<td>ADDSET</td>
<td>Don't care</td>
</tr>
</tbody>
</table>
22.7.6 NOR/PSRAM controller registers

SRAM/NOR-flash chip-select control registers for bank x (FMC_BCRx)

Address offset: 8 * (x - 1), (x = 1 to 4)
Reset value: 0x0000 30DB, 0x0000 30D2, Block 3: 0x0000 30D2, 0x0000 30D2

This register contains the control information of each memory bank, used for SRAMs, PSRAM and NOR flash memories.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>FMCEN: FMC Enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bit enables/disables the FMC.</td>
</tr>
<tr>
<td>0:</td>
<td>Disable the FMC</td>
</tr>
<tr>
<td>1:</td>
<td>Enable the FMC</td>
</tr>
<tr>
<td>Note:</td>
<td>The FMCEN bit of the FMC_BCR2..4 registers is don’t care. It is only enabled through the FMC_BCR1 register.</td>
</tr>
</tbody>
</table>

Bits 30:26 Reserved, must be kept at reset value.

Bits 25:24 BMAP[1:0]: FMC bank mapping

These bits allow different remap or swap of the FMC NOR/PSRAM and SDRAM banks (refer to Table 154).
00: Default mapping (refer to Figure 98 and Table 154).
01: NOR/PSRAM bank and SDRAM bank 1/bank2 are swapped.
10: SDRAM Bank2 remapped on FMC bank2 and still accessible at default mapping
11: Reserved.

Note: The BMAP bits of the FMC_BCR2..4 registers are don’t care. It is only enabled through the FMC_BCR1 register.

Bits 23:22 Reserved, must be kept at reset value.

Bit 21 WFDIS: Write FIFO Disable

This bit disables the Write FIFO used by the FMC.
0: Write FIFO enabled (Default after reset)
1: Write FIFO disabled

Note: The WFDIS bit of the FMC_BCR2..4 registers is don’t care. It is only enabled through the FMC_BCR1 register.
Bit 20  **CCLKEN**: Continuous Clock Enable

This bit enables the FMC_CLK clock output to external memory devices.

0: The FMC_CLK is only generated during the synchronous memory access (read/write transaction). The FMC_CLK clock ratio is specified by the programmed CLKDIV value in the FMC_BCRx register (default after reset).

1: The FMC_CLK is generated continuously during asynchronous and synchronous access. The FMC_CLK clock is activated when the CCLKEN is set.

**Note**: The CCLKEN bit of the FMC_BCR2..4 registers is don’t care. It is only enabled through the FMC_BCR1 register. Bank 1 must be configured in Synchronous mode to generate the FMC_CLK continuous clock.

If CCLKEN bit is set, the FMC_CLK clock ratio is specified by CLKDIV value in the FMC_BTR1 register. CLKDIV in FMC_BWTR1 is don’t care.

If the Synchronous mode is used and CCLKEN bit is set, the synchronous memories connected to other banks than Bank 1 are clocked by the same clock (the CLKDIV value in the FMC_BTR2..4 and FMC_BWTR2..4 registers for other banks has no effect.)

Bit 19  **CBURSTR**: Write burst enable

For PSRAM (CRAM) operating in Burst mode, the bit enables synchronous accesses during write operations. The enable bit for synchronous read accesses is the BURSTEN bit in the FMC_BCRx register.

0: Write operations are always performed in Asynchronous mode

1: Write operations are performed in Synchronous mode

Bits 18:16  **CPSIZE[2:0]**: CRAM Page Size

These are used for Cellular RAM 1.5 which does not allow burst access to cross the address boundaries between pages. When these bits are configured, the FMC splits automatically the burst access when the memory page size is reached (refer to memory datasheet for page size).

- 000: No burst split when crossing page boundary (default after reset).
- 001: 128 bytes
- 010: 256 bytes
- 100: 1024 bytes

Other configuration: reserved.

Bit 15  **ASYNCWAIT**: Wait signal during asynchronous transfers

This bit enables/disables the FMC to use the wait signal even during an asynchronous protocol.

0: NWAIT signal is not taken in to account when running an asynchronous protocol (default after reset)

1: NWAIT signal is taken in to account when running an asynchronous protocol

Bit 14  **EXTMOD**: Extended mode enable.

This bit enables the FMC to program the write timings for asynchronous accesses inside the FMC_BWTR register, thus resulting in different timings for read and write operations.

0: values inside FMC_BWTR register are not taken into account (default after reset)

1: values inside FMC_BWTR register are taken into account

**Note**: When the Extended mode is disabled, the FMC can operate in Mode1 or Mode2 as follows:

- Mode 1 is the default mode when the SRAM/PSRAM memory type is selected (MTYP = 0x0 or 0x01)
- Mode 2 is the default mode when the NOR memory type is selected (MTYP = 0x10).
Bit 13 **WAITEN**: Wait enable bit
This bit enables/disables wait-state insertion via the NWAIT signal when accessing the memory in Synchronous mode.
0: NWAIT signal is disabled (its level not taken into account, no wait state inserted after the programmed flash latency period)
1: NWAIT signal is enabled (its level is taken into account after the programmed latency period to insert wait states if asserted) (default after reset)

Bit 12 **WREN**: Write enable bit
This bit indicates whether write operations are enabled/disabled in the bank by the FMC:
0: Write operations are disabled in the bank by the FMC, an AXI slave error is reported
1: Write operations are enabled for the bank by the FMC (default after reset).

Bit 11 **WAITCFG**: Wait timing configuration
The NWAIT signal indicates whether the data from the memory are valid or if a wait state must be inserted when accessing the memory in Synchronous mode. This configuration bit determines if NWAIT is asserted by the memory one clock cycle before the wait state or during the wait state:
0: NWAIT signal is active one data cycle before wait state (default after reset)
1: NWAIT signal is active during wait state (not used for PSRAM).

Bit 10 Reserved, must be kept at reset value.

Bit 9 **WAITPOL**: Wait signal polarity bit
This bit defines the polarity of the wait signal from memory used for either in Synchronous or Asynchronous mode:
0: NWAIT active low (default after reset)
1: NWAIT active high.

Bit 8 **BURSTEN**: Burst enable bit
This bit enables/disables synchronous accesses during read operations. It is valid only for synchronous memories operating in Burst mode:
0: Burst mode disabled (default after reset). Read accesses are performed in Asynchronous mode
1: Burst mode enable. Read accesses are performed in Synchronous mode.

Bit 7 Reserved, must be kept at reset value.

Bit 6 **FACCEN**: Flash access enable
This bit enables NOR flash memory access operations.
0: Corresponding NOR flash memory access is disabled
1: Corresponding NOR flash memory access is enabled (default after reset)

Bits 5:4 **MWID[1:0]**: Memory data bus width
Defines the external memory device width, valid for all type of memories.
00: 8 bits
01: 16 bits (default after reset)
10: 32 bits
11: reserved
Bits 3:2 **MTYP[1:0]**: Memory type
   These bits define the type of external memory attached to the corresponding memory bank:
   - **00**: SRAM (default after reset for Bank 2...4)
   - **01**: PSRAM (CRAM)
   - **10**: NOR flash/OneNAND flash (default after reset for Bank 1)
   - **11**: reserved

Bit 1 **MUXEN**: Address/data multiplexing enable bit
   When this bit is set, the address and data values are multiplexed on the data bus, valid only with NOR and PSRAM memories:
   - **0**: Address/Data non-multiplexed
   - **1**: Address/Data multiplexed on databus (default after reset)

Bit 0 **MBKEN**: Memory bank enable bit
   This bit enables the memory bank. After reset Bank1 is enabled, all others are disabled. Accessing a disabled bank causes an ERROR on AXI bus.
   - **0**: Corresponding memory bank is disabled
   - **1**: Corresponding memory bank is enabled
SRAM/NOR-flash chip-select timing registers for bank x (FMC_BTRx)

Address offset: 0x04 + 8 * (x - 1), (x = 1 to 4)

Reset value: 0x0FFF FFFF

This register contains the control information of each memory bank, used for SRAMs, PSRAM and NOR flash memories. If the EXTMOD bit is set in the FMC_BCRx register, then this register is partitioned for write and read access, that is, 2 registers are available: one to configure read accesses (this register) and one to configure write accesses (FMC_BWTRx registers).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>ACCMOD</td>
<td>DATLAT</td>
<td>CLKDIV</td>
<td>BUSTURN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>----</td>
<td>---------</td>
<td>---------</td>
<td>---------</td>
<td>---------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th>DATAST</th>
<th>ADDHLD</th>
<th>ADDSET</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:30 Reserved, must be kept at reset value.

Bits 29:28 **ACCMOD[1:0]:** Access mode

These bits specify the Asynchronous access modes as shown in the timing diagrams. They are taken into account only when the EXTMOD bit in the FMC_BCRx register is 1.

- 00: access mode A
- 01: access mode B
- 10: access mode C
- 11: access mode D

Bits 27:24 **DATLAT[3:0]:** (see note below bit descriptions): Data latency for synchronous memory

For synchronous access with read/write Burst mode enabled (BURSTEN / CBURSTRW bits set), these bits define the number of memory clock cycles (+2) to issue to the memory before reading/writing the first data:

This timing parameter is not expressed in fmc_ker_ck periods, but in FMC_CLK periods.

For asynchronous access, this value is don’t care.

- 0000: Data latency of 2 FMC_CLK clock cycles for first burst access
- 1111: Data latency of 17 FMC_CLK clock cycles for first burst access (default value after reset)

Bits 23:20 **CLKDIV[3:0]:** Clock divide ratio (for FMC_CLK signal)

These bits define the period of FMC_CLK clock output signal, expressed in number of fmc_ker_ck cycles:

- 0000: Reserved
- 0001: FMC_CLK period = 2 × fmc_ker_ck periods
- 0010: FMC_CLK period = 3 × fmc_ker_ck periods
- 1111: FMC_CLK period = 16 × fmc_ker_ck periods (default value after reset)

In asynchronous NOR flash, SRAM or PSRAM accesses, this value is don’t care.

*Note: Refer to Section 22.7.5: Synchronous transactions for FMC_CLK divider ratio formula*
Bits 19:16 **BUSTURN**: Bus turnaround phase duration

These bits are written by software to add a delay at the end of a write-to-read (and read-to-write) transaction. This delay allows to match the minimum time between consecutive transactions ($t_{EH\text{E}_{\text{H}}} \text{ from } \text{NEx high to NEx low}$) and the maximum time needed by the memory to free the data bus after a read access ($t_{EH\text{Q}_{\text{Z}}}$). The programmed bus turnaround delay is inserted between an asynchronous read (muxed or mode D) or write transaction and any other asynchronous/synchronous read or write to or from a static bank. The bank can be the same or different in case of read, in case of write the bank can be different except for muxed or mode D.

In some cases, whatever the programmed BUSTURN values, the bus turnaround delay is fixed as follows:

- The bus turnaround delay is not inserted between two consecutive asynchronous write transfers to the same static memory bank except for muxed and D modes.
- There is a bus turnaround delay of 1 FMC clock cycle between:
  - Two consecutive asynchronous read transfers to the same static memory bank except for muxed and D modes.
  - An asynchronous read to an asynchronous or synchronous write to any static bank or dynamic bank except for muxed and D modes.
  - An asynchronous (modes 1, 2, A, B or C) read and a read from another static bank.
- There is a bus turnaround delay of 2 FMC clock cycle between:
  - Two consecutive synchronous writes (burst or single) to the same bank.
  - A synchronous write (burst or single) access and an asynchronous write or read transfer to or from static memory bank (the bank can be the same or different for the case of read).
  - Two consecutive synchronous reads (burst or single) followed by any synchronous/asynchronous read or write from/to another static memory bank.
- There is a bus turnaround delay of 3 FMC clock cycle between:
  - Two consecutive synchronous writes (burst or single) to different static bank.
  - A synchronous write (burst or single) access and a synchronous read from the same or a different bank.

0000: BUSTURN phase duration = 0 fmc_ker_ck clock cycle added

... 

1111: BUSTURN phase duration = 15 x fmc_ker_ck clock cycles added (default value after reset)

Bits 15:8 **DATAST**: Data-phase duration

These bits are written by software to define the duration of the data phase (refer to **Figure 99** to **Figure 111**), used in asynchronous accesses:

0000 0000: Reserved
0000 0001: DATAST phase duration = 1 x fmc_ker_ck clock cycles
0000 0010: DATAST phase duration = 2 x fmc_ker_ck clock cycles

...

1111 1111: DATAST phase duration = 255 x fmc_ker_ck clock cycles (default value after reset)

For each memory type and access mode data-phase duration, please refer to the respective figure (**Figure 99** to **Figure 111**).

Example: Mode1, write access, DATAST = 1: Data-phase duration = DATAST+1 = 1 x fmc_ker_ck clock cycles.

**Note**: In synchronous accesses, this value is don't care.
Bits 7:4 **ADDHLD**: Address-hold phase duration

These bits are written by software to define the duration of the address hold phase (refer to Figure 99 to Figure 111), used in mode D or multiplexed accesses:

- 0000: Reserved
- 0001: ADDHLD phase duration = 1 × fmc_ker_ck clock cycle
- 0010: ADDHLD phase duration = 2 × fmc_ker_ck clock cycle
- ...
- 1111: ADDHLD phase duration = 15 × fmc_ker_ck clock cycles (default value after reset)

For each access mode address-hold phase duration, please refer to the respective figure (Figure 99 to Figure 111).

*Note*: In synchronous accesses, this value is not used, the address hold phase is always 1 memory clock period duration.

Bits 3:0 **ADDSET**: Address setup phase duration

These bits are written by software to define the duration of the address setup phase (refer to Figure 99 to Figure 111), used in SRAMs, ROMs and asynchronous NOR flash:

- 0000: ADDSET phase duration = 0 × fmc_ker_ck clock cycle
- ...
- 1111: ADDSET phase duration = 15 × fmc_ker_ck clock cycles (default value after reset)

For each access mode address setup phase duration, please refer to the respective figure (refer to Figure 99 to Figure 111).

*Note*: In synchronous accesses, this value is don’t care.

*In Muxed mode or mode D, the minimum value for ADDSET is 1.*

*In mode 1 and PSRAM memory, the minimum value for ADDSET is 1.*

*Note*: **PSRAMs (CRAMs)** have a variable latency due to internal refresh. Therefore these memories issue the NWAIT signal during the whole latency phase to extend the latency as needed.

On PSRAMs (CRAMs) the filled DATLAT must be set to 0, so that the FMC exits its latency phase soon and starts sampling NWAIT from memory, then starts to read or write when the memory is ready.

This method can be used also with the latest generation of synchronous flash memories that issue the NWAIT signal, unlike older flash memories (check the datasheet of the specific flash memory being used).
SRAM/NOR-flash write timing registers for bank x (FMC_BWTRx)

Address offset: 0x104 + 8 * (x - 1), (x = 1 to 4)
Reset value: 0xFFFF FFFF

This register contains the control information of each memory bank. It is used for SRAMs, PSRAMs and NOR flash memories. When the EXTMOD bit is set in the FMC_BCRx register, then this register is active for write access.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ACCMOD</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>DATAST</td>
<td>ADDHLD</td>
<td>ADDSET[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:30 Reserved, must be kept at reset value.

Bits 29:28 ACCMOD: Access mode.
These bits specify the asynchronous access modes as shown in the next timing diagrams. These bits are taken into account only when the EXTMOD bit in the FMC_BCRx register is 1.
00: access mode A
01: access mode B
10: access mode C
11: access mode D

Bits 27:20 Reserved, must be kept at reset value.

Bits 19:16 BUSTURN: Bus turnaround phase duration
These bits are written by software to add a delay at the end of a write transaction to match the minimum time between consecutive transactions (t_EHEL from ENx high to ENx low): (BUSTURN + 1) fmc_ker_ck period ≥ t_EHELmin.
The programmed bus turnaround delay is inserted between an asynchronous write transfer and any other asynchronous/synchronous read or write transfer to or from a static bank. The bank can be the same or different in case of read, in case of write the bank can be different expect for muxed or mode D.
In some cases, whatever the programmed BUSTURN values, the bus turnaround delay is fixed as follows:
• The bus turnaround delay is not inserted between two consecutive asynchronous write transfers to the same static memory bank except for muxed and D modes.
• There is a bus turnaround delay of 2 FMC clock cycle between:
  Two consecutive synchronous writes (burst or single) to the same bank.
  A synchronous write (burst or single) transfer and an asynchronous write or read transfer to or from static memory bank.
• There is a bus turnaround delay of 3 FMC clock cycle between:
  Two consecutive synchronous writes (burst or single) transfer and a synchronous read from the same or a different bank.

0000: BUSTURN phase duration = 0 fmc_ker_ck clock cycle added
... 1111: BUSTURN phase duration = 15 fmc_ker_ck clock cycles added (default value after reset)
Bits 15:8 DATAST: Data-phase duration. These bits are written by software to define the duration of the data phase (refer to Figure 99 to Figure 111), used in asynchronous SRAM, PSRAM and NOR flash memory accesses:
0000 0000: Reserved
0000 0001: DATAST phase duration = 1 × fmc_ker_ck clock cycles
0000 0010: DATAST phase duration = 2 × fmc_ker_ck clock cycles
... 
1111 1111: DATAST phase duration = 255 × fmc_ker_ck clock cycles (default value after reset)

Bits 7:4 ADDHLD: Address-hold phase duration. These bits are written by software to define the duration of the address hold phase (refer to Figure 99 to Figure 111), used in asynchronous multiplexed accesses:
0000: Reserved
0001: ADDHLD phase duration = 1 × fmc_ker_ck clock cycle
0010: ADDHLD phase duration = 2 × fmc_ker_ck clock cycle
... 
1111: ADDHLD phase duration = 15 × fmc_ker_ck clock cycles (default value after reset)

Note: In synchronous NOR flash accesses, this value is not used, the address hold phase is always 1 flash clock period duration.

Bits 3:0 ADDSET: Address setup phase duration. These bits are written by software to define the duration of the address setup phase in fmc_ker_ck cycles (refer to Figure 99 to Figure 111), used in asynchronous accesses:
0000: ADDSET phase duration = 0 × fmc_ker_ck clock cycle
... 
1111: ADDSET phase duration = 15 × fmc_ker_ck clock cycles (default value after reset)

Note: In synchronous accesses, this value is not used, the address setup phase is always 1 flash clock period duration. In muxed mode, the minimum ADDSET value is 1.
22.8 NAND flash controller

The FMC generates the appropriate signal timings to drive 8- and 16-bit NAND flash memories.

The NAND bank is configured through dedicated registers (Section 22.8.7). The programmable memory parameters include access timings (shown in Table 190) and ECC configuration.

Table 190. Programmable NAND flash access parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Function</th>
<th>Access mode</th>
<th>Unit</th>
<th>Min.</th>
<th>Max.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Memory setup time</td>
<td>Number of clock cycles (fmc_ker_ck) required to set up the address before the command assertion</td>
<td>Read/Write</td>
<td>AHB clock cycle (fmc_ker_ck)</td>
<td>1</td>
<td>255</td>
</tr>
<tr>
<td>Memory wait</td>
<td>Minimum duration (in fmc_ker_ck clock cycles) of the command assertion</td>
<td>Read/Write</td>
<td>AHB clock cycle (fmc_ker_ck)</td>
<td>2</td>
<td>255</td>
</tr>
<tr>
<td>Memory hold</td>
<td>Number of clock cycles (fmc_ker_ck) during which the address must be held (as well as the data if a write access is performed) after the command deassertion</td>
<td>Read/Write</td>
<td>AHB clock cycle (fmc_ker_ck)</td>
<td>1</td>
<td>254</td>
</tr>
<tr>
<td>Memory databus high-Z</td>
<td>Number of clock cycles (fmc_ker_ck) during which the data bus is kept in high-Z state after a write access has started</td>
<td>Write</td>
<td>AHB clock cycle (fmc_ker_ck)</td>
<td>0</td>
<td>254</td>
</tr>
</tbody>
</table>

22.8.1 External memory interface signals

The following tables list the signals that are typically used to interface NAND flash memories.

*Note:* The prefix "N" identifies the signals which are active low.

8-bit NAND flash memory

Table 191. 8-bit NAND flash memory

<table>
<thead>
<tr>
<th>FMC pin name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>A[17]</td>
<td>O</td>
<td>NAND flash address latch enable (ALE) signal</td>
</tr>
<tr>
<td>A[16]</td>
<td>O</td>
<td>NAND flash command latch enable (CLE) signal</td>
</tr>
<tr>
<td>D[7:0]</td>
<td>I/O</td>
<td>8-bit multiplexed, bidirectional address/data bus</td>
</tr>
<tr>
<td>NCE</td>
<td>O</td>
<td>Chip Select</td>
</tr>
<tr>
<td>NOE(= NRE)</td>
<td>O</td>
<td>Output enable (memory signal name: read enable, NRE)</td>
</tr>
<tr>
<td>NWE</td>
<td>O</td>
<td>Write enable</td>
</tr>
<tr>
<td>NWAIT/INT</td>
<td>I</td>
<td>NAND flash ready/busy input signal to the FMC</td>
</tr>
</tbody>
</table>
Theoretically, there is no capacity limitation as the FMC can manage as many address cycles as needed.

### 16-bit NAND flash memory

**Table 192. 16-bit NAND flash memory**

<table>
<thead>
<tr>
<th>FMC pin name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>A[17]</td>
<td>O</td>
<td>NAND flash address latch enable (ALE) signal</td>
</tr>
<tr>
<td>A[16]</td>
<td>O</td>
<td>NAND flash command latch enable (CLE) signal</td>
</tr>
<tr>
<td>D[15:0]</td>
<td>I/O</td>
<td>16-bit multiplexed, bidirectional address/data bus</td>
</tr>
<tr>
<td>NCE</td>
<td>O</td>
<td>Chip Select</td>
</tr>
<tr>
<td>NOE (= NRE)</td>
<td>O</td>
<td>Output enable (memory signal name: read enable, NRE)</td>
</tr>
<tr>
<td>NWE</td>
<td>O</td>
<td>Write enable</td>
</tr>
<tr>
<td>NWAIT/INT</td>
<td>I</td>
<td>NAND flash ready/busy input signal to the FMC</td>
</tr>
</tbody>
</table>

**Note:** Theoretically, there is no capacity limitation as the FMC can manage as many address cycles as needed.

### 22.8.2 NAND flash supported memories and transactions

**Table 193 shows the supported devices, access modes and transactions. Transactions not allowed (or not supported) by the NAND flash controller are shown in gray.**

**Table 193. Supported memories and transactions**

<table>
<thead>
<tr>
<th>Device</th>
<th>Mode</th>
<th>R/W</th>
<th>AXI data size</th>
<th>Memory data size</th>
<th>Allowed/not allowed</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAND 8-bit</td>
<td>Asynchronous</td>
<td>R</td>
<td>8</td>
<td>8</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>8</td>
<td>8</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>16</td>
<td>8</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>16</td>
<td>8</td>
<td>Y</td>
<td>Split into 2 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>32</td>
<td>8</td>
<td>Y</td>
<td>Split into 4 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>32</td>
<td>8</td>
<td>Y</td>
<td>Split into 4 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>R</td>
<td>32</td>
<td>8</td>
<td>Y</td>
<td>Split into 8 FMC accesses</td>
</tr>
<tr>
<td></td>
<td>Asynchronous</td>
<td>W</td>
<td>32</td>
<td>8</td>
<td>Y</td>
<td>Split into 8 FMC accesses</td>
</tr>
</tbody>
</table>
The NAND flash memory bank is managed through a set of registers:

- Control register: FMC_PCR
- Interrupt status register: FMC_SR
- ECC register: FMC_ECCR
- Timing register for Common memory space: FMC_PMEM
- Timing register for Attribute memory space: FMC_PATT

Each timing configuration register contains three parameters used to define the number of fmc_ker_ck cycles for the three phases of any NAND flash access, plus one parameter that defines the timing to start driving the data bus when a write access is performed. Figure 117 shows the timing parameter definitions for common memory accesses, knowing that Attribute memory space access timings are similar.
Figure 117. NAND flash controller waveforms for common memory access

1. NOE remains high (inactive) during write accesses. NWE remains high (inactive) during read accesses.
2. For write accesses, the hold phase delay is \( (\text{MEMHOLD}) \times fmc\_ker\_ck \) cycles and for read access is \( (\text{MEMHOLD} + 1) \times fmc\_ker\_ck \) cycles.

22.8.4 NAND flash operations

The command latch enable (CLE) and address latch enable (ALE) signals of the NAND flash memory device are driven by address signals from the FMC. This means that to send a command or an address to the NAND flash memory, the CPU has to perform a write to a specific address in its memory space.

A typical page read operation from the NAND flash device requires the following steps:

1. Program and enable the corresponding memory bank by configuring the FMC_PCR and FMC_PMEM (and for some devices, FMC_PATT, see Section 22.8.5: NAND flash prewait feature) registers according to the characteristics of the NAND flash memory (PWID bits for the data bus width of the NAND flash memory, PWAITEN = 0 or 1 as needed, see Section 22.6.2: NAND flash memory address mapping for timing configuration).

2. The CPU performs a byte write to the common memory space, with data byte equal to one flash command byte (for example 0x00 for Samsung NAND flash devices). The LE input of the NAND flash memory is active during the write strobe (low pulse on NWE), thus the written byte is interpreted as a command by the NAND flash memory. Once the command is latched by the memory device, it does not need to be written again for the following page read operations.

3. The CPU can send the start address (STARTAD) for a read operation by writing four bytes (or three for smaller capacity devices), STARTAD[7:0], STARTAD[16:9], STARTAD[24:17] and finally STARTAD[25] (for 64 Mb x 8 bit NAND flash memories) in the common memory or attribute space. The ALE input of the NAND flash device is active during the write strobe (low pulse on NWE), thus the written bytes are interpreted as the start address for read operations. Using the attribute memory space makes it possible to use a different timing configuration of the FMC, which can be used...
to implement the prewait functionality needed by some NAND flash memories (see details in Section 22.8.5: NAND flash prewait feature).

4. The controller waits for the NAND flash memory to be ready (R/NB signal high), before starting a new access to the same or another memory bank. While waiting, the controller holds the NCE signal active (low).

5. The CPU can then perform byte read operations from the common memory space to read the NAND flash page (data field + Spare field) byte by byte.

6. The next NAND flash page can be read without any CPU command or address write operation. This can be done in three different ways:
   – by simply performing the operation described in step 5
   – a new random address can be accessed by restarting the operation at step 3
   – a new command can be sent to the NAND flash device by restarting at step 2

### 22.8.5 NAND flash prewait feature

Some NAND flash devices require that, after writing the last part of the address, the controller waits for the R/NB signal to go low. (see Figure 118).

**Figure 118. Access to non ‘CE don’t care’ NAND-flash**

1. CPU wrote byte 0x00 at address 0x7001 0000.
2. CPU wrote byte A7–A0 at address 0x7002 0000.
3. CPU wrote byte A16–A9 at address 0x7002 0000.
4. CPU wrote byte A24–A17 at address 0x7002 0000.
5. CPU wrote byte A25 at address 0x8802 0000; FMC performs a write access using FMC_PATT2 timing definition, where ATTHOLD ≥ 7 (providing that (7+1) × fmc_ker_ck = 112 ns > tWB max). This guarantees that NCE remains low until R/NB goes low and high again (only requested for NAND flash memories where NCE is not don’t care).
When this function is required, it can be performed by programming the MEMHOLD value to meet the \( t_{WB} \) timing. However, any CPU read access to NAND flash memory has a hold delay of \((\text{MEMHOLD} + 1) \ fmc\_ker\_ck\) cycles, and any CPU write access has a hold delay of \(\text{MEMHOLD} \ fmc\_ker\_ck\) cycles that is inserted between the rising edge of the NWE signal and the next access.

To cope with this timing constraint, the attribute memory space can be used by programming its timing register with an ATTHOLD value that meets the \( t_{WB} \) timing, and by keeping the MEMHOLD value at its minimum value. The CPU must then use the common memory space for all NAND flash read and write accesses, except when writing the last address byte to the NAND flash device, where the CPU must write to the attribute memory space.

### 22.8.6 Computation of the error correction code (ECC) in NAND flash memory

The FMC includes an error correction code computation hardware block. It reduces the host CPU workload when processing the ECC by software. The ECC block is associated with NAND bank.

The ECC algorithm implemented in the FMC can perform 1-bit error correction and 2-bit error detection per 256, 512, 1024, 2048, 4096 or 8192 bytes read or written from/to the NAND flash memory. It is based on the Hamming coding algorithm and consists in calculating the row and column parity.

The ECC modules monitor the NAND flash data bus and read/write signals (NCE and NWE) each time the NAND flash memory bank is active.

The ECC operates as follows:
- When accessing NAND flash bank, the data present on the \( D[15:0] \) bus is latched and used for ECC computation.
- When accessing any other address in NAND flash memory, the ECC logic is idle, and does not perform any operation. As a result, write operations to define commands or addresses to the NAND flash memory are not taken into account for ECC computation.

Once the desired number of bytes has been read/written from/to the NAND flash memory by the host CPU, the \( \text{FMC\_ECCR} \) registers must be read to retrieve the computed value. Once read, they should be cleared by resetting the \( \text{ECCEN} \) bit to ‘0’. To compute a new data block, the \( \text{ECCEN} \) bit must be set to one in the \( \text{FMC\_PCR} \) registers.

Execute below the sequence to perform an ECC computation:
1. Enable the \( \text{ECCEN} \) bit in the \( \text{FMC\_PCR} \) register.
2. Write data to the NAND flash memory page. While the NAND page is written, the ECC block computes the ECC value.
3. Wait until the ECC code is ready (FIFO empty).
4. Read the ECC value available in the \( \text{FMC\_ECCR} \) register and store it in a variable.
5. Clear the \( \text{ECCEN} \) bit and then enable it in the \( \text{FMC\_PCR} \) register before reading back the written data from the NAND page. While the NAND page is read, the ECC block computes the ECC value.
6. Read the new ECC value available in the \( \text{FMC\_ECCR} \) register.
7. If the two ECC values are the same, no correction is required, otherwise there is an ECC error and the software correction routine returns information on whether the error can be corrected or not.
22.8.7 NAND flash controller registers

NAND flash control registers (FMC_PCR)

Address offset: 0x80
Reset value: 0x0000 0018

| Bits 31:20 | Reserved, must be kept at reset value. |
| Bits 19:17 | **ECCPS**: ECC page size. These bits define the page size for the extended ECC: |
| 000: 256 bytes |
| 001: 512 bytes |
| 010: 1024 bytes |
| 011: 2048 bytes |
| 100: 4096 bytes |
| 101: 8192 bytes |
| Bits 16:13 | **TAR**: ALE to RE delay. These bits set time from ALE low to RE low in number of fmc_ker_ck clock cycles. |
| 0000: 1 x fmc_ker_ck cycle (default) |
| 1111: 16 x fmc_ker_ck cycles |
| Note: Set is MEMSET or ATTSET according to the addressed space. |
| Bits 12:9 | **TCLR**: CLE to RE delay. These bits set time from CLE low to RE low in number of fmc_ker_ck clock cycles. The time is given by the following formula: |
| t_cle = (TCLR + SET + 2) x fmc_ker_ck cycle (default) |
| 1111: 16 x fmc_ker_ck cycles |
| Note: Set is MEMSET or ATTSET according to the addressed space. |
| Bits 8:7 | Reserved, must be kept at reset value. |
| Bit 6 | **ECCEN**: ECC computation logic enable bit |
| 0: ECC logic is disabled and reset (default after reset), |
| 1: ECC logic is enabled. |
| Bits 5:4 | **PWID**: Data bus width. These bits define the external memory device width. |
| 00: 8 bits |
| 01: 16 bits (default after reset). |
| 10: reserved. |
| 11: reserved. |
Bit 3  Reserved, must be kept at reset value.

Bit 2  **PBKEN**: NAND flash memory bank enable bit.
       This bit enables the memory bank. Accessing a disabled memory bank causes an ERROR on AXI bus
       0: Corresponding memory bank is disabled (default after reset)
       1: Corresponding memory bank is enabled

Bit 1  **PWAITEN**: Wait feature enable bit.
       This bit enables the Wait feature for the NAND flash memory bank:
       0: disabled
       1: enabled

Bit 0  Reserved, must be kept at reset value.

**FIFO status and interrupt register (FMC_SR)**

Address offset: 0x84

Reset value: 0x0000 0040

This register contains information about the FIFO status and interrupt. The FMC features a FIFO that is used when writing to memories to transfer up to 16 words of data.

This is used to quickly write to the FIFO and free the AXI bus for transactions to peripherals other than the FMC, while the FMC is draining its FIFO into the memory. One of these register bits indicates the status of the FIFO, for ECC purposes.

The ECC is calculated while the data are written to the memory. To read the correct ECC, the software must consequently wait until the FIFO is empty.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:7  Reserved, must be kept at reset value.

Bit 6  **FEMPT**: FIFO empty.
       Read-only bit that provides the status of the FIFO
       0: FIFO not empty
       1: FIFO empty

Bit 5  **IFEN**: Interrupt falling edge detection enable bit
       0: Interrupt falling edge detection request disabled
       1: Interrupt falling edge detection request enabled

Bit 4  **ILEN**: Interrupt high-level detection enable bit
       0: Interrupt high-level detection request disabled
       1: Interrupt high-level detection request enabled

Bit 3  **IREN**: Interrupt rising edge detection enable bit
       0: Interrupt rising edge detection request disabled
       1: Interrupt rising edge detection request enabled
Bit 2 **IFS**: Interrupt falling edge status
The flag is set by hardware and reset by software.
0: No interrupt falling edge occurred
1: Interrupt falling edge occurred
*Note: If this bit is written by software to 1 it will be set.*

Bit 1 **ILS**: Interrupt high-level status
The flag is set by hardware and reset by software.
0: No Interrupt high-level occurred
1: Interrupt high-level occurred

Bit 0 **IRS**: Interrupt rising edge status
The flag is set by hardware and reset by software.
0: No interrupt rising edge occurred
1: Interrupt rising edge occurred
*Note: If this bit is written by software to 1 it will be set.*

Common memory space timing register (FMC_PMEM)
Address offset: Address: 0x88
Reset value: 0xFcFC FCFC

The FMC_PMEM read/write register contains the timing information for NAND flash memory bank. This information is used to access either the common memory space of the NAND flash for command, address write access and data read/write access.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>MEMHIZ: Common memory x data bus Hi-Z time</td>
<td>These bits define the number of fmc_ker_ck clock cycles during which the data bus is kept Hi-Z after the start of a NAND flash write access to common memory space. This is only valid for write transactions: 0000 0000: 0 x fmc_ker_ck cycle 1111 1110: 254 x fmc_ker_ck cycles 1111 1111: reserved.</td>
</tr>
<tr>
<td>30</td>
<td>MEMHOLD: Common memory hold time</td>
<td>These bits define the number of fmc_ker_ck clock cycles for write accesses and fmc_ker_ck+1 clock cycles for read accesses during which the address is held (and data for write accesses) after the command is deasserted (NWE, NOE), for NAND flash read or write access to common memory space: 0000 0000: reserved. 0000 0001: 1 fmc_ker_ck cycle for write access / 3 fmc_ker_ck cycle for read access 1111 1110: 254 fmc_ker_ck cycles for write access / 257 fmc_ker_ck cycles for read access 1111 1111: reserved.</td>
</tr>
</tbody>
</table>
Attribute memory space timing registers (FMC_PATT)

Address offset: 0x8C

Reset value: 0xFCFC FCFC

The FMC_PATT read/write register contains the timing information for NAND flash memory bank. It is used for 8-bit accesses to the attribute memory space of the NAND flash for the last address write access if the timing must differ from that of previous accesses (for Ready/Busy management, refer to Section 22.8.5: NAND flash prewait feature).

<table>
<thead>
<tr>
<th></th>
<th>ATTHIZ</th>
<th>ATTHOLD</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:24 ATTHIZ: Attribute memory data bus Hi-Z time
These bits define the number of fmc_ker_ck clock cycles during which the data bus is kept in Hi-Z after the start of a NAND flash write access to attribute memory space on socket. Only valid for writ transaction:
- 0000 0000: 0 x fmc_ker_ck cycle
- 1111 1110: 254 x fmc_ker_ck cycles
- 1111 1111: reserved.

Bits 23:16 ATTHOLD: Attribute memory hold time
These bits define the number of fmc_ker_ck clock cycles during which the address is held (and data for write access) after the command deassertion (NWE, NOE), for NAND flash read or write access to attribute memory space:
- 0000 0000: reserved
- 0000 0001: 1 x fmc_ker_ck cycle
- 1111 1110: 254 x fmc_ker_ck cycles
- 1111 1111: reserved.
Bits 15:8 **ATTWAIT**: Attribute memory wait time

These bits define the minimum number of `fmc_ker_ck (+1)` clock cycles to assert the command (NWE, NOE), for NAND flash read or write access to attribute memory space. The duration for command assertion is extended if the wait signal (NWAIT) is active (low) at the end of the programmed value of `fmc_ker_ck`:

- 0000 0000: reserved
- 0000 0001: 2 `fmc_ker_ck` cycles (+ wait cycle introduced by deassertion of NWAIT)
- 1111 1110: 255 `fmc_ker_ck` cycles (+ wait cycle introduced by deasserting NWAIT)
- 1111 1111: reserved.

Bits 7:0 **ATTSET**: Attribute memory setup time

These bits define the number of `fmc_ker_ck (+1)` clock cycles to set up address before the command assertion (NWE, NOE), for NAND flash read or write access to attribute memory space:

- 0000 0000: 1 `fmc_ker_ck` cycle
- 1111 1110: 255 `fmc_ker_ck` cycles
- 1111 1111: reserved.
ECC result registers (FMC_ECCR)

Address offset: 0x94
Reset value: 0x0000 0000

This register contain the current error correction code value computed by the ECC computation modules of the FMC NAND controller. When the CPU reads/writes the data from a NAND flash memory page at the correct address (refer to Section 22.8.6: Computation of the error correction code (ECC) in NAND flash memory), the data read/written from/to the NAND flash memory are processed automatically by the ECC computation module. When X bytes have been read (according to the ECCPS field in the FMC_PCR registers), the CPU must read the computed ECC value from the FMC_ECC registers. It then verifies if these computed parity data are the same as the parity value recorded in the spare area, to determine whether a page is valid, and, to correct it otherwise. The FMC_ECCR register should be cleared after being read by setting the ECCEN bit to ‘0’. To compute a new data block, the ECCEN bit must be set to ’1’.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>ECC[31:0]: ECC result</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field contains the value computed by the ECC computation logic. Table 194 describes the contents of these bitfields.</td>
<td></td>
</tr>
</tbody>
</table>

Table 194. ECC result relevant bits

<table>
<thead>
<tr>
<th>ECCPS[2:0]</th>
<th>Page size in bytes</th>
<th>ECC bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>256</td>
<td>ECC[21:0]</td>
</tr>
<tr>
<td>001</td>
<td>512</td>
<td>ECC[23:0]</td>
</tr>
<tr>
<td>010</td>
<td>1024</td>
<td>ECC[25:0]</td>
</tr>
<tr>
<td>011</td>
<td>2048</td>
<td>ECC[27:0]</td>
</tr>
<tr>
<td>100</td>
<td>4096</td>
<td>ECC[29:0]</td>
</tr>
<tr>
<td>101</td>
<td>8192</td>
<td>ECC[31:0]</td>
</tr>
</tbody>
</table>
22.9 SDRAM controller

22.9.1 SDRAM controller main features

The main features of the SDRAM controller are the following:

- Two SDRAM banks with independent configuration
- 8-bit, 16-bit, 32-bit data bus width
- 13-bits Address Row, 11-bits Address Column, 4 internal banks: 4x16Mx32bit (256 MB), 4x16Mx16bit (128 MB), 4x16Mx8bit (64 MB)
- Word, half-word, byte access
- SDRAM clock can be fmc_ker_ck/2 or fmc_ker_ck/3
- Automatic row and bank boundary management
- Multibank ping-pong access
- Programmable timing parameters
- Automatic Refresh operation with programmable Refresh rate
- Self-refresh mode
- Power-down mode
- SDRAM power-up initialization by software
- CAS latency of 1,2,3
- Cacheable Read FIFO with depth of 6 lines x32-bit (6 x14-bit address tag)

22.9.2 SDRAM External memory interface signals

At startup, the SDRAM I/O pins used to interface the FMC SDRAM controller with the external SDRAM devices must configured by the user application. The SDRAM controller I/O pins which are not used by the application, can be used for other purposes.

<table>
<thead>
<tr>
<th>SDRAM signal</th>
<th>I/O type</th>
<th>Description</th>
<th>Alternate function</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDCLK</td>
<td>O</td>
<td>SDRAM clock</td>
<td>-</td>
</tr>
<tr>
<td>SDCKE[1:0]</td>
<td>O</td>
<td>SDCKE0: SDRAM Bank 1 Clock Enable SDCKE1: SDRAM Bank 2 Clock Enable</td>
<td>-</td>
</tr>
<tr>
<td>SDNE[1:0]</td>
<td>O</td>
<td>SDNE0: SDRAM Bank 1 Chip Enable SDNE1: SDRAM Bank 2 Chip Enable</td>
<td>-</td>
</tr>
<tr>
<td>D[31:0]</td>
<td>I/O</td>
<td>Bidirectional data bus</td>
<td>FMC_D[31:0]</td>
</tr>
<tr>
<td>BA[1:0]</td>
<td>O</td>
<td>Bank Address</td>
<td>FMC_A[15:14]</td>
</tr>
<tr>
<td>NRAS</td>
<td>O</td>
<td>Row Address Strobe</td>
<td>-</td>
</tr>
<tr>
<td>NCAS</td>
<td>O</td>
<td>Column Address Strobe</td>
<td>-</td>
</tr>
<tr>
<td>SDNWE</td>
<td>O</td>
<td>Write Enable</td>
<td>-</td>
</tr>
<tr>
<td>NBL[3:0]</td>
<td>O</td>
<td>Output Byte Mask for write accesses (memory signal name: DQM[3:0])</td>
<td>FMC_NBL[3:0]</td>
</tr>
</tbody>
</table>


22.9.3 SDRAM controller functional description

All SDRAM controller outputs (signals, address and data) change on the falling edge of the memory clock (FMC_SDCLK).

SDRAM initialization

The initialization sequence is managed by software. If the two banks are used, the initialization sequence must be generated simultaneously to Bank 1 and Bank 2 by setting the Target Bank bits CTB1 and CTB2 in the FMC_SDCMR register:

1. Program the memory device features into the FMC_SDCRx register. The SDRAM clock frequency, RBURST and RPIPE must be programmed in the FMC_SDCR1 register.
2. Program the memory device timing into the FMC_SDTRx register. The TRP and TRC timings must be programmed in the FMC_SDTR1 register.
3. Set MODE bits to ‘001’ and configure the Target Bank bits (CTB1 and/or CTB2) in the FMC_SDCMR register to start delivering the clock to the memory (SDCKE is driven high).
4. Wait during the prescribed delay period. Typical delay is around 100 μs (refer to the SDRAM datasheet for the required delay after power-up).
5. Set MODE bits to ‘010’ and configure the Target Bank bits (CTB1 and/or CTB2) in the FMC_SDCMR register to issue a “Precharge All” command.
6. Set MODE bits to ‘011’, and configure the Target Bank bits (CTB1 and/or CTB2) as well as the number of consecutive Auto-refresh commands (NRFS) in the FMC_SDCMR register. Refer to the SDRAM datasheet for the number of Auto-refresh commands that should be issued. Typical number is 8.
7. Configure the MRD field, set the MODE bits to ‘100’, and configure the Target Bank bits (CTB1 and/or CTB2) in the FMC_SDCMR register to issue a “Load Mode Register” command and program the SDRAM device. In particular the Burst Length (BL) has to be set to ‘1’) and the CAS latency has to be selected. If the Mode Register is not the same for both SDRAM banks, this step has to be repeated twice, once for each bank and the Target Bank bits set accordingly. For mobile SDRAM devices, the MRD field is also used to configure the extended mode register while issuing the Load Mode Register.
8. Program the refresh rate in the FMC_SDRTR register.

The refresh rate corresponds to the delay between refresh cycles. Its value must be adapted to SDRAM devices.

At this stage the SDRAM device is ready to accept commands. If a system reset occurs during an ongoing SDRAM access, the data bus might still be driven by the SDRAM device. Therefore the SDRAM device must be first reinitialized after reset before issuing any new access by the NOR flash/PSRAM/SRAM or NAND flash controller.

Note: If two SDRAM devices are connected to the FMC, all the accesses performed at the same time to both devices by the Command Mode register (Load Mode Register command) are issued using the timing parameters configured for SDRAM Bank 1 (TMRD and TRAS timings) in the FMC_SDTR1 register.
**SDRAM controller write cycle**

The SDRAM controller accepts single and burst write requests and translates them into single memory accesses. In both cases, the SDRAM controller keeps track of the active row for each bank to be able to perform consecutive write accesses to different banks (Multibank ping-pong access).

Before performing any write access, the SDRAM bank write protection must be disabled by clearing the WP bit in the FMC_SDCRx register.

*Figure 119. Burst write SDRAM access waveforms*

The SDRAM controller always checks the next access.
- If the next access is in the same row or in another active row, the write operation is carried out,
- if the next access targets another row (not active), the SDRAM controller generates a precharge command, activates the new row and initiates a write command.
SDRAM controller read cycle

The SDRAM controller accepts single and burst read requests and translates them into single memory accesses. In both cases, the SDRAM controller keeps track of the active row in each bank to be able to perform consecutive read accesses in different banks (Multibank ping-pong access).

**Figure 120. Burst read SDRAM access**

The FMC SDRAM controller features a Cacheable read FIFO (6 lines x 32 bits). It is used to store data read in advance during the CAS latency period (up to 3 memory clock cycles, programmed FMC_SDCRx) and during the RPIPE delay when set to 2xfmc_ker_ck clock cycles as configured in FMC_SDCR1) following this formula: CAS Latency + 1 + (RPIPE DIV2). The RBURST bit must be set in the FMC_SDCR1 register to anticipate the next read access.

Examples:
- **CAS=3, RPIPE= 2xfmc_ker_ck.** In this case, 5 data (not committed) are stored in the FIFO (4 data during CAS latency and 1 data during RPIPE delay)
- **CAS=3, RPIPE= 1xfmc_ker_ck.** In this case, 4 data (not committed) are stored in the FIFO (4 data during CAS latency)

The read FIFO features a 14-bit address tag to each line to identify its content: 11 bits for the column address, 2 bits to select the internal bank and the active row, and 1 bit to select the SDRAM device.

When the end of the row is reached in advance during an burst read transaction, the data read in advance (not committed) are not stored in the read FIFO. For single read access, data are correctly stored in the FIFO.
Each time a read request occurs, the SDRAM controller checks:

- If the address matches one of the address tags, data are directly read from the FIFO and the corresponding address tag/line content is cleared and the remaining data in the FIFO are compacted to avoid empty lines.
- Otherwise, a new read command is issued to the memory and the FIFO is updated with new data. If the FIFO is full, the older data are lost.

Figure 121. Logic diagram of Read access with RBURST bit set (CAS=2, RPIPE=0)

During a write access or a Precharge command, the read FIFO is flushed and ready to be filled with new data.

After the first read request, if the current access was not performed to a row boundary, the SDRAM controller anticipates the next read access during the CAS latency period and the RPIPE delay (if configured). This is done by incrementing the memory address. The following condition must be met:

- RBURST control bit should be set to ‘1’ in the FMC_SDCR1 register.
The address management depends on the next AXI request:

- Next request is sequential (Burst access)
  In this case, the SDRAM controller increments the address.
- Next request is not sequential
  - If the new read request targets the same row or another active row, the new address is passed to the memory and the master is stalled for the CAS latency period, waiting for the new data from memory.
  - If the new read request does not target an active row, the SDRAM controller generates a Precharge command, activates the new row, and initiates a read command.

If the RBURST is reset, the read FIFO is not used.

Row and bank boundary management

When a read or write access crosses a row boundary, if the next read or write access is sequential and the current access was performed to a row boundary, the SDRAM controller executes the following operations:

1. Precharge of the active row,
2. Activation of the new row
3. Start of a read/write command.

At a row boundary, the automatic activation of the next row is supported for all columns and data bus width configurations.

If necessary, the SDRAM controller inserts additional clock cycles between the following commands:

- Between Precharge and Active commands to match TRP parameter (only if the next access is in a different row in the same bank),
- Between Active and Read commands to match the TRCD parameter.

These parameters are defined into the FMC_SDTRx register.

Refer to Figure 119 and Figure 120 for read and burst write access crossing a row boundary.
**Figure 122. Read access crossing row boundary**

![Diagram of read access crossing row boundary](image1)

**Figure 123. Write access crossing row boundary**

![Diagram of write access crossing row boundary](image2)
If the next access is sequential and the current access crosses a bank boundary, the SDRAM controller activates the first row in the next bank and initiates a new read/write command. Two cases are possible:

- If the current bank is not the last one, the active row in the new bank must be precharged. At a bank boundary, the automatic activation of the next row is supported for all rows/columns and data bus width configuration.
- If the current bank is the last one, the automatic activation of the next row is supported only when addressing 13-bit rows, 11-bit columns, 4 internal banks and 32-bit data bus SDRAM devices. Otherwise, the SDRAM address range is violated and an AXI slave error is generated.
- In case of 13-bit row address, 11-bit column address, 4 internal banks and bus width 32-bit SDRAM memories, at boundary bank, the SDRAM controller continues to read/write from the second SDRAM device (assuming it has been initialized):
  a) The SDRAM controller activates the first row (after precharging the active row, if there is already an active row in the first internal bank, and initiates a new read/write command.
  b) If the first row is already activated, the SDRAM controller just initiates a read/write command.

**SDRAM controller refresh cycle**

The Auto-refresh command is used to refresh the SDRAM device content. The SDRAM controller periodically issues auto-refresh commands. An internal counter is loaded with the COUNT value in the register FMC_SDRTR. This value defines the number of memory clock cycles between the refresh cycles (refresh rate). When this counter reaches zero, an internal pulse is generated.

If a memory access is ongoing, the auto-refresh request is delayed. However, if the memory access and the auto-refresh requests are generated simultaneously, the auto-refresh request takes precedence.

If the memory access occurs during an auto-refresh operation, the request is buffered and processed when the auto-refresh is complete.

If a new auto-refresh request occurs while the previous one was not served, the RE (Refresh Error) bit is set in the Status register. An Interrupt is generated if it has been enabled (REIE = ‘1’).

If SDRAM lines are not in idle state (not all row are closed), the SDRAM controller generates a PALL (Precharge ALL) command before the auto-refresh.

If the Auto-refresh command is generated by the FMC_SDCMR Command Mode register (Mode bits = ‘011’), a PALL command (Mode bits = ‘010’) must be issued first.
22.9.4 **Low-power modes**

Two low-power modes are available:

- **Self-refresh mode**
  The auto-refresh cycles are performed by the SDRAM device itself to retain data without external clocking.

- **Power-down mode**
  The auto-refresh cycles are performed by the SDRAM controller.

**Self-refresh mode**

This mode is selected by setting the MODE bits to ‘101’ and by configuring the Target Bank bits (CTB1 and/or CTB2) in the FMC_SDCMR register.

The SDRAM clock stops running after a TRAS delay and the internal refresh timer stops counting only if one of the following conditions is met:

- A Self-refresh command is issued to both devices
- One of the devices is not activated (SDRAM bank is not initialized).

Before entering Self-Refresh mode, the SDRAM controller automatically issues a PALL command.

If the Write data FIFO is not empty, all data are sent to the memory before activating the Self-refresh mode and the BUSY status flag remains set.

In Self-refresh mode, all SDRAM device inputs become don’t care except for SDCKE which remains low.

The SDRAM device must remain in Self-refresh mode for a minimum period of time of TRAS and can remain in Self-refresh mode for an indefinite period beyond that. To guarantee this minimum period, the BUSY status flag remains high after the Self-refresh activation during a TRAS delay.

As soon as an SDRAM device is selected, the SDRAM controller generates a sequence of commands to exit from Self-refresh mode. After the memory access, the selected device remains in Normal mode.

To exit from Self-refresh, the MODE bits must be set to ‘000’ (Normal mode) and the Target Bank bits (CTB1 and/or CTB2) must be configured in the FMC_SDCMR register.
Figure 124. Self-refresh mode

- **SDCLK**
- **SDCKE**
- **COMMAND**
  - PRECHARGE
  - NOP
  - AUTO REFRESH
  - NOP or COMMAND INHERIT
  - AUTO REFRESH
- **DOM/ DOML/DOMU**
- **A0- A9**
- **A11, A12**
- **A10**
  - ALL BANKS
- **Data[31:0] Hi-Z**

- **tRP** Precharge all active banks
- **tXSR** Enter Self-refresh mode
- **tXSR** Exit Self-refresh mode (restart refresh timebase)

- **T0**
- **T1**
- **T2**
- **Tn+1**
- **T0+1**
- **T0+2**

- **tRAS(min)**

CLK stable prior to existing Self-refresh mode
**Power-down mode**

This mode is selected by setting the MODE bits to ‘110’ and by configuring the Target Bank bits (CTB1 and/or CTB2) in the FMC_SDCMR register.

![Power-down mode](MS30451V1)

If the Write data FIFO is not empty, all data are sent to the memory before activating the Power-down mode.

As soon as an SDRAM device is selected, the SDRAM controller exits from the Power-down mode. After the memory access, the selected SDRAM device remains in Normal mode.

During Power-down mode, all SDRAM device input and output buffers are deactivated except for the SDCKE which remains low.

The SDRAM device cannot remain in Power-down mode longer than the refresh period and cannot perform the Auto-refresh cycles by itself. Therefore, the SDRAM controller carries out the refresh operation by executing the operations below:

1. Exit from Power-down mode and drive the SDCKE high
2. Generate the PALL command only if a row was active during Power-down mode
3. Generate the auto-refresh command
4. Drive SDCKE low again to return to Power-down mode.

To exit from Power-down mode, the MODE bits must be set to ‘000’ (Normal mode) and the Target Bank bits (CTB1 and/or CTB2) must be configured in the FMC_SDCMR register.
### 22.9.5 SDRAM controller registers

**SDRAM Control registers for SDRAM memory bank x (FMC_SDCRx)**

Address offset: 0x140+ 4*(x - 1), (x = 1 to 2)

Reset value: 0x0000 02D0

This register contains the control parameters for each SDRAM memory bank

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

- Bits 31:15 Reserved, must be kept at reset value.
- Bits 14:13 **RPIPE[1:0]:** Read pipe
  - These bits define the delay, in fmc_ker_ck clock cycles, for reading data after CAS latency.
    - 00: No fmc_ker_ck clock cycle delay
    - 01: One fmc_ker_ck clock cycle delay
    - 10: Two fmc_ker_ck clock cycle delay
    - 11: reserved.
  - *Note:* The corresponding bits in the FMC_SDCR2 register is read only.
- Bit 12 **RBURST:** Burst read
  - This bit enables Burst read mode. The SDRAM controller anticipates the next read commands during the CAS latency and stores data in the Read FIFO.
  - 0: single read requests are not managed as bursts
  - 1: single read requests are always managed as bursts
  - *Note:* The corresponding bit in the FMC_SDCR2 register is read only.
- Bits 11:10 **SDCLK[1:0]:** SDRAM clock configuration
  - These bits define the SDRAM clock period for both SDRAM banks and allow disabling the clock before changing the frequency. In this case the SDRAM must be re-initialized.
    - 00: SDCLK clock disabled
    - 01: Reserved
    - 10: SDCLK period = 2 x fmc_ker_ck periods
    - 11: SDCLK period = 3 x fmc_ker_ck periods
  - *Note:* The corresponding bits in the FMC_SDCR2 register is read only.
- Bit 9 **WP:** Write protection
  - This bit enables Write mode access to the SDRAM bank.
    - 0: Write accesses allowed
    - 1: Write accesses ignored
Bits 8:7 **CAS[1:0]:** CAS Latency  
  This bits sets the SDRAM CAS latency in number of memory clock cycles  
  00: reserved  
  01: 1 cycle  
  10: 2 cycles  
  11: 3 cycles

Bit 6 **NB:** Number of internal banks  
  This bit sets the number of internal banks.  
  0: Two internal Banks  
  1: Four internal Banks

Bits 5:4 **MWID[1:0]:** Memory data bus width.  
  These bits define the memory device width.  
  00: 8 bits  
  01: 16 bits  
  10: 32 bits  
  11: reserved.

Bits 3:2 **NR[1:0]:** Number of row address bits  
  These bits define the number of bits of a row address.  
  00: 11 bit  
  01: 12 bits  
  10: 13 bits  
  11: reserved.

Bits 1:0 **NC[1:0]:** Number of column address bits  
  These bits define the number of bits of a column address.  
  00: 8 bits  
  01: 9 bits  
  10: 10 bits  
  11: 11 bits.

**Note:** Before modifying the RBURST or RPIPE settings or disabling the SDCLK clock, the user must first send a PALL command to make sure ongoing operations are complete.

***SDRAM Timing registers for SDRAM memory bank x (FMC_SDTRx)***  
Address offset: 0x148 + 4 * (x - 1), (x = 1 to 2)  
Reset value: 0x0FFF FFFF

This register contains the timing parameters of each SDRAM bank.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TRCD</td>
<td>TRP</td>
<td>TWR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>TRC</td>
<td>TRAS</td>
<td>TXSR</td>
<td>TMRD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**ST**
Bits 31:28  Reserved, must be kept at reset value.

Bits 27:24  **TRCD[3:0]**: Row to column delay
These bits define the delay between the Activate command and a Read/Write command in number of memory clock cycles.
0000: 1 cycle.
0001: 2 cycles
....
1111: 16 cycles

Bits 23:20  **TRP[3:0]**: Row precharge delay
These bits define the delay between a Precharge command and another command in number of memory clock cycles. The TRP timing is only configured in the FMC_SDTR1 register. If two SDRAM devices are used, the TRP must be programmed with the timing of the slowest device.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles

*Note:* The corresponding bits in the FMC_SDTR2 register are don’t care.

Bits 19:16  **TWR[3:0]**: Recovery delay
These bits define the delay between a Write and a Precharge command in number of memory clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles

*Note:* TWR must be programmed to match the write recovery time \( t_{WR} \) defined in the SDRAM datasheet, and to guarantee that:
\[
TWR \geq TRAS - TRCD \text{ and } TWR \geq TRC - TRCD - TRP
\]
Example: \( TRAS = 4 \) cycles, \( TRCD = 2 \) cycles. So, \( TWR \geq 2 \) cycles. TWR must be programmed to \( 0x1 \).
If two SDRAM devices are used, the FMC_SDTR1 and FMC_SDTR2 must be programmed with the same TWR timing corresponding to the slowest SDRAM device.
If only one SDRAM device is used, the TWR timing must be kept at reset value (\( 0xF \)) for the not used bank.

Bits 15:12  **TRC[3:0]**: Row cycle delay
These bits define the delay between the Refresh command and the Activate command, as well as the delay between two consecutive Refresh commands. It is expressed in number of memory clock cycles. The TRC timing is only configured in the FMC_SDTR1 register. If two SDRAM devices are used, the TRC must be programmed with the timings of the slowest device.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles

*Note:* TRC must match the TRC and TRFC (Auto Refresh period) timings defined in the SDRAM device datasheet.
*Note:* The corresponding bits in the FMC_SDTR2 register are don’t care.
RM0433 Flexible memory controller (FMC)

Bits 11:8 TRAS[3:0]: Self refresh time
These bits define the minimum Self-refresh period in number of memory clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles

Bits 7:4 TXSR[3:0]: Exit Self-refresh delay
These bits define the delay from releasing the Self-refresh command to issuing the Activate command in number of memory clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles

Note: If two SDRAM devices are used, the FMC_SDTR1 and FMC_SDTR2 must be programmed with the same TXSR timing corresponding to the slowest SDRAM device.

Bits 3:0 TMRD[3:0]: Load Mode Register to Active
These bits define the delay between a Load Mode Register command and an Active or Refresh command in number of memory clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles

Note: If two SDRAM devices are connected, all the accesses performed simultaneously to both devices by the Command Mode register (Load Mode Register command) are issued using the timing parameters configured for Bank 1 (TMRD and TRAS timings) in the FMC_SDTR1 register.

The TRP and TRC timings are only configured in the FMC_SDTR1 register. If two SDRAM devices are used, the TRP and TRC timings must be programmed with the timings of the slowest device.

SDRAM Command mode register (FMC_SDCMR)
Address offset: 0x150
Reset value: 0x0000 0000

This register contains the command issued when the SDRAM device is accessed. This register is used to initialize the SDRAM device, and to activate the Self-refresh and the Power-down modes. As soon as the MODE field is written, the command will be issued only to one or to both SDRAM banks according to CTB1 and CTB2 command bits. This register is the same for both SDRAM banks.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MRD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| 31:23 | Reserved, must be kept at reset value. |

Note: If two SDRAM devices are connected, all the accesses performed simultaneously to both devices by the Command Mode register (Load Mode Register command) are issued using the timing parameters configured for Bank 1 (TMRD and TRAS timings) in the FMC_SDTR1 register.

The TRP and TRC timings are only configured in the FMC_SDTR1 register. If two SDRAM devices are used, the TRP and TRC timings must be programmed with the timings of the slowest device.

SDRAM Command mode register (FMC_SDCMR)
Address offset: 0x150
Reset value: 0x0000 0000

This register contains the command issued when the SDRAM device is accessed. This register is used to initialize the SDRAM device, and to activate the Self-refresh and the Power-down modes. As soon as the MODE field is written, the command will be issued only to one or to both SDRAM banks according to CTB1 and CTB2 command bits. This register is the same for both SDRAM banks.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MRD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| 31:23 | Reserved, must be kept at reset value. |
Flexible memory controller (FMC)

SDRAM refresh timer register (FMC_SDRTR)

Address offset: 0x154

Reset value: 0x0000 0000

This register sets the refresh rate in number of SCLK clock cycles between the refresh cycles by configuring the Refresh Timer Count value.

\[
\text{Refresh rate} = (\text{COUNT} + 1) \times \text{SDRAM clock frequency}
\]

\[
\text{COUNT} = (\text{SDRAM refresh period} / \text{Number of rows}) - 20
\]
Below an example of refresh rate calculation:

\[
\text{Refresh rate} = \frac{64 \text{ ms}}{8196 \text{ rows}} = 7.81 \mu\text{s}
\]

where 64 ms is the SDRAM refresh period.

\[
7.81 \mu\text{s} \times 60\text{MHz} = 468.6
\]

The refresh rate must be increased by 20 SDRAM clock cycles (as in the above example) to obtain a safe margin if an internal refresh request occurs when a read request has been accepted. It corresponds to a COUNT value of '000111000000' (448).

This 13-bit field is loaded into a timer which is decremented using the SDRAM clock. This timer generates a refresh pulse when zero is reached. The COUNT value must be set at least to 41 SDRAM clock cycles.

As soon as the FMC_SDRTR register is programmed, the timer starts counting. If the value programmed in the register is '0', no refresh is carried out. This register must not be reprogrammed after the initialization procedure to avoid modifying the refresh rate.

Each time a refresh pulse is generated, this 13-bit COUNT field is reloaded into the counter.

If a memory access is in progress, the Auto-refresh request is delayed. However, if the memory access and Auto-refresh requests are generated simultaneously, the Auto-refresh takes precedence. If the memory access occurs during a refresh operation, the request is buffered to be processed when the refresh is complete.

This register is common to SDRAM bank 1 and bank 2.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>REIE</td>
<td>COUNT</td>
<td>CRE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31: 15  Reserved, must be kept at reset value.

Bit 14  **REIE**: RES Interrupt Enable
0: Interrupt is disabled
1: An Interrupt is generated if RE = 1

Bits 13:1  **COUNT[12:0]**: Refresh Timer Count
This 13-bit field defines the refresh rate of the SDRAM device. It is expressed in number of memory clock cycles. It must be set at least to 41 SDRAM clock cycles (0x29).
Refresh rate = (COUNT + 1) x SDRAM frequency clock
COUNT = (SDRAM refresh period / Number of rows) - 20

Bit 0  **CRE**: Clear Refresh error flag
This bit is used to clear the Refresh Error Flag (RE) in the Status Register.
0: no effect
1: Refresh Error flag is cleared

**Note:** The programmed COUNT value must not be equal to the sum of the following timings:
TWR+TRP+TRC+TRCD+4 memory clock cycles.
SDRAM Status register (FMC_SDSR)

Address offset: 0x158
Reset value: 0x0000 0000

Bits 31:5  Reserved, must be kept at reset value.

Bits 4:3  
**MODES2:** Status Mode for Bank 2  
These bits define the Status Mode of SDRAM Bank 2.
- 00: Normal Mode
- 01: Self-refresh mode
- 10: Power-down mode

Bits 2:1  
**MODES1:** Status Mode for Bank 1  
These bits define the Status Mode of SDRAM Bank 1.
- 00: Normal Mode
- 01: Self-refresh mode
- 10: Power-down mode

Bit 0  
**RE:** Refresh error flag
- 0: No refresh error has been detected
- 1: A refresh error has been detected

An interrupt is generated if REIE = 1 and RE = 1

### 22.9.6  FMC register map

The following table summarizes the FMC registers.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
<td>FMC_BCR1</td>
</tr>
<tr>
<td>0x08</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
<td>FMC_BCR2</td>
</tr>
<tr>
<td>0x10</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
<td>FMC_BCR3</td>
</tr>
</tbody>
</table>

Reset value

- 0x00  | 0 0 0 0 0 0 0 1 1 0 0 0 0 1 0 1 0 0 1 0 0 1 0
- 0x08  | 0 0 0 0 0 0 0 1 1 0 0 0 0 1 0 1 0 0 1 0 0 1 0
- 0x10  | 0 0 0 0 0 0 0 1 1 0 0 0 0 1 0 1 0 0 1 0 0 1 0
<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x18</td>
<td>FMC_BCR4</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x04</td>
<td>FMC_BTR1</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0C</td>
<td>FMC_BTR2</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x14</td>
<td>FMC_BTR3</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x1C</td>
<td>FMC_BTR4</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x104</td>
<td>FMC_BWTR1</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x10C</td>
<td>FMC_BWTR2</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x114</td>
<td>FMC_BWTR3</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x11C</td>
<td>FMC_BWTR4</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x80</td>
<td>FMC_PCR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x64</td>
<td>FMC_SR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x88</td>
<td>FMC_PMEM</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x9C</td>
<td>FMC_PAT1</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x94</td>
<td>FMC_ECCR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x140</td>
<td>FMC_SDCR1</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x144</td>
<td>FMC_SDCR2</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x148</td>
<td>FMC_SDTR1</td>
<td>Reset value</td>
</tr>
</tbody>
</table>
Refer to Section 2.3 on page 129 for the register boundary addresses.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x14C</td>
<td>FMC_SDTR2</td>
<td>1111111111111111111111111111</td>
<td>0x150</td>
<td>FMC_SDCMR</td>
<td>0000000000000000000000</td>
<td>0x154</td>
<td>FMC_SDRTR</td>
<td>0000000000000000000000</td>
<td>0x158</td>
<td>FMC_SDSR</td>
<td>0000000000000000000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 196. FMC register map (continued)
23 Quad-SPI interface (QUADSPI)

23.1 Introduction

The QUADSPI is a specialized communication interface targeting single, dual- or quad-SPI flash memories. It can operate in any of the three following modes:

- indirect mode: all the operations are performed using the QUADSPI registers.
- automatic status-polling mode: the external flash memory status register is periodically read and an interrupt can be generated in case of flag setting.
- memory-mapped mode: the external flash memory is mapped to the device address space and is seen by the system as if it was an internal memory.

Both throughput and capacity can be increased two-fold using dual-flash mode, where two Quad-SPI flash memories are accessed simultaneously.

23.2 QUADSPI main features

- Three functional modes: indirect, automatic status-polling, and memory-mapped
- Dual-flash mode, where 8 bits can be sent/received simultaneously by accessing two flash memories in parallel
- SDR and DDR support
- Fully programmable opcode for both indirect and memory-mapped modes
- Fully programmable frame format for both indirect and memory-mapped modes
- Integrated FIFO for reception and transmission
- 8-, 16-, and 32-bit data accesses allowed
- MDMA trigger generation for FIFO threshold and transfer complete
- Interrupt generation on FIFO threshold, timeout, operation complete, and access error

23.3 QUADSPI functional description

23.3.1 QUADSPI block diagram

![QUADSPI block diagram](MSv43724V3.png)
23.3.2 QUADSPI pins and internal signals

The table below lists the QUADSPI internal signals.

### Table 197. QUADSPI internal signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>quadspi_ker_ck</td>
<td>Digital input</td>
<td>QUADSPI kernel clock</td>
</tr>
<tr>
<td>quadspi_hclk</td>
<td>Digital input</td>
<td>QUADSPI register interface clock</td>
</tr>
<tr>
<td>quadspi_it</td>
<td>Digital output</td>
<td>QUADSPI global interrupt</td>
</tr>
<tr>
<td>quadspi_ft_trg</td>
<td>Digital output</td>
<td>QUADSPI FIFO threshold trigger for MDMA</td>
</tr>
<tr>
<td>quadspi_tc_trg</td>
<td>Digital output</td>
<td>QUADSPI transfer complete trigger for MDMA</td>
</tr>
</tbody>
</table>

The table below lists the QUADSPI pins, six for interfacing with a single flash memory, or 10 to 11 for interfacing with two flash memories (FLASH 1 and FLASH 2) in dual-flash mode.

### Table 198. QUADSPI pins

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>Digital output</td>
<td>Clock to FLASH 1 and FLASH 2</td>
</tr>
<tr>
<td>BK1_IO0/SO</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in dual/quad modes or serial output in single mode, for FLASH 1</td>
</tr>
<tr>
<td>BK1_IO1/SI</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in dual/quad modes or serial output in single mode, for FLASH 1</td>
</tr>
<tr>
<td>BK1_IO2</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in quad mode, for FLASH 1</td>
</tr>
<tr>
<td>BK1_IO3</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in quad mode, for FLASH 1</td>
</tr>
<tr>
<td>BK2_IO0/SO</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in dual/quad modes or serial output in single mode, for FLASH 2</td>
</tr>
</tbody>
</table>

MSv43725V3
23.3.3 QUADSPI command sequence

The QUADSPI communicates with the flash memory using commands. Each command can include five phases: instruction, address, alternate byte, dummy, data. Any of these phases can be configured to be skipped, but at least one of the instruction, address, alternate byte, or data phase must be present.

NCS falls before the start of each command and rises again after each command finishes.

**Figure 128. Example of read command in quad-SPI mode**

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BK2_IO1/SI</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in dual/quad modes or serial input in single mode, for FLASH 2</td>
</tr>
<tr>
<td>BK2_IO2</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in quad mode, for FLASH 2</td>
</tr>
<tr>
<td>BK2_IO3</td>
<td>Digital input/output</td>
<td>Bidirectional I/O in quad mode, for FLASH 2</td>
</tr>
<tr>
<td>BK1_NCS</td>
<td>Digital output</td>
<td>Chip select (active low) for FLASH 1. Can also be used for FLASH 2 if QUADSPI is always used in dual-flash mode.</td>
</tr>
<tr>
<td>BK2_NCS</td>
<td>Digital output</td>
<td>Chip select (active low) for FLASH 2. Can also be used for FLASH 1 if QUADSPI is always used in dual-flash mode.</td>
</tr>
</tbody>
</table>

**Instruction phase**

During this phase, an 8-bit instruction, configured in INSTRUCTION bitfield of QUADSPI_CCR[7:0] register, is sent to the flash memory, specifying the type of operation to be performed.

Most flash memories can receive instructions only one bit at a time from the IO0/SO signal (single-SPI mode), the instruction phase can optionally send 2 bits at a time (over IO0/IO1 in dual-SPI mode), or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad-SPI mode). This can be configured using the IMODE[1:0] bitfield of QUADSPI_CCR[9:8] register.

When IMODE = 00, the instruction phase is skipped, and the command sequence starts with the address phase, if present.

**Address phase**

In the address phase, 1-4 bytes are sent to the flash memory to indicate the address of the operation. The number of address bytes to be sent is configured in the ADSIZE[1:0] bitfield of QUADSPI_CCR[13:12] register. In indirect and automatic status-polling modes,
address bytes to be sent are specified in the ADDRESS[31:0] bitfield of QUADSPI_AR register, while in memory-mapped mode, the address is given directly via the AXI (from the Cortex or from a DMA).

The address phase can send 1 bit at a time (over SO in single-SPI mode), 2 bits at a time (over IO0/IO1 in dual-SPI mode), or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad-SPI mode). This can be configured using the ADMODE[1:0] bitfield of QUADSPI_CCR[11:10] register.

When ADMODE = 00, the address phase is skipped, and the command sequence proceeds directly to the next phase, if any.

**Alternate-byte phase**

In the alternate-byte phase, 1-4 bytes are sent to the flash memory, generally to control the mode of operation. The number of alternate bytes to be sent is configured in the [1:0] bitfield of QUADSPI_CCR[17:16] register. The bytes to be sent are specified in the QUADSPI_ABR register.

The alternate-bytes phase can send 1 bit at a time (over SO in single-SPI mode), 2 bits at a time (over IO0/IO1 in dual-SPI mode), or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad-SPI mode). This can be configured using the ABMODE[1:0] bitfield of QUADSPI_CCR[15:14] register.

When ABMODE = 00, the alternate-byte phase is skipped, and the command sequence proceeds directly to the next phase, if any.

There may be times when only a single nibble needs to be sent during the alternate-byte phase rather than a full byte, such as when the dual-mode is used and only two cycles are used for the alternate bytes. In this case, the firmware can use quad-mode (ABMODE = 11) and send a byte with bits 7 and 3 of ALTERNATE set to 1 (keeping the IO3 line high), and bits 6 and 2 set to 0 (keeping the IO2 line low). In this case, the upper two bits of the nibble to be sent are placed in bits 4:3 of ALTERNATE, while the lower two bits are placed in bits 1 and 0. For example, if the nibble 2 (0010) is to be sent over IO0/IO1, then ALTERNATE must be set to 0x8A (1000_1010).

**Dummy-cycle phase**

In the dummy-cycle phase, 1-31 cycles are given without any data being sent or received, in order to give time to the flash memory to prepare for the data phase when higher clock frequencies are used. The number of cycles given during this phase is specified in the DCYC[4:0] bitfield of QUADSPI_CCR[22:18] register. In both SDR and DDR modes, the duration is specified as a number of full CLK cycles.

When DCYC is zero, the dummy-cycles phase is skipped, and the command sequence proceeds directly to the data phase, if present.

The operating mode of the dummy-cycles phase is determined by DMODE.

In order to assure enough “turn-around” time for changing data signals from output mode to input mode, there must be at least one dummy cycle when using dual or quad mode to receive data from the flash memory.

**Data phase**

During the data phase, any number of bytes can be sent to, or received from the flash memory.
In indirect and automatic status-polling modes, the number of bytes to be sent/received is specified in the QUADSPI_DLR register.

In indirect-write mode the data to be sent to the flash memory must be written to the QUADSPI_DR register. In indirect-read mode the data received from the flash memory is obtained by reading the QUADSPI_DR register.

In memory-mapped mode, the data which is read is sent back directly over the AXI to the Cortex or to a DMA.

The data phase can send/receive 1 bit at a time (over SO/SI in single-SPI mode), 2 bits at a time (over IO0/IO1 in dual-SPI mode), or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad-SPI mode). This can be configured using the ABMODE[1:0] bitfield of QUADSPI_CCR[15:14] register.

When DMODE = 00, the data phase is skipped, and the command sequence finishes immediately by raising NCS. This configuration must only be used in only indirect write mode.

### 23.3.4 QUADSPI signal interface protocol modes

#### Single-SPI mode

This legacy SPI mode allows just one single bit to be sent/received serially. In this mode, data are sent to the flash memory over the SO signal (whose I/O shared with IO0). Data received from the flash memory arrive via SI (whose I/O shared with IO1).

The different phases can each be configured separately to use this mode by setting the IMODE/ADMODE/ABMODE/DMODE fields (in QUADSPI_CCR) to 01.

In each phase which is configured in single-SPI mode:
- IO0 (SO) is in output mode.
- IO1 (SI) is in input mode (high impedance).
- IO2 is in output mode and forced to 0.
- IO3 is in output mode and forced to 1 (to deactivate the “hold” function).

This is the case even for the dummy phase if DMODE = 01.

#### Dual-SPI mode

In dual-SPI mode, two bits are sent/received simultaneously over the IO0/IO1 signals.

The different phases can each be configured separately to use dual-SPI mode by setting the IMODE/ADMODE/ABMODE/DMODE fields of QUADSPI_CCR register to 10.

In each phase which is configured in dual-SPI mode:
- IO0/IO1 are at high-impedance (input) during the data phase for read operations, and outputs in all other cases.
- IO2 is in output mode and forced to 0.
- IO3 is in output mode and forced to 1.

In the dummy phase when DMODE = 01, IO0/IO1 are always high-impedance.

#### Quad-SPI mode

In quad-SPI mode, four bits are sent/received simultaneously over the IO0/IO1/IO2/IO3 signals.
The different phases can each be configured separately to use quad-SPI mode by setting the IMODE/ADMODE/ABMODE/DMODE fields of QUADSPI_CCR register to 11.

In each phase which is configured in this mode, IO0/IO1/IO2/IO3 are all are at high-impedance (input) during the data phase for read operations, and outputs in all other cases.

In the dummy phase when DMODE = 11, IO0/IO1/IO2/IO3 are all high-impedance.

IO2 and IO3 are used only in quad-SPI mode. If none of the phases are configured to use quad-SPI mode, then the pins corresponding to IO2 and IO3 can be used for other functions even while the QUADSPI is active.

**SDR mode**

By default, the DDRM bit (QUADSPI_CCR[31]) is 0 and the QUADSPI operates in single-data rate (SDR) mode.

In SDR mode, when the QUADSPI drives IO0/SO, IO1, IO2, IO3 signals, these signals transition only with the falling edge of CLK.

When receiving data in SDR mode, the QUADSPI assumes that flash memories also send the data using CLK falling edge. By default (when SSHIFT = 0), the signals are sampled using the following (rising) edge of CLK.

**DDR mode**

When the DDRM bit (QUADSPI_CCR[31]) is set to 1, the QUADSPI operates in double-data rate (DDR) mode.

In DDR mode, when the QUADSPI is driving the IO0/SO, IO1, IO2, IO3 signals in the address/alternate-byte/data phases, a bit is sent on each of CLK falling and rising edges.

The instruction phase is not affected by DDRM. The instruction is always sent using CLK falling edge.

When receiving data in DDR mode, the QUADSPI assumes that flash memories also send the data using both CLK rising and falling edges. When DDRM = 1, the firmware must clear SSHIFT (bit 4 of QUADSPI_CR). Thus, the signals are sampled one half of a CLK cycle later (on the following, opposite edge).

Figure 129. Example of a DDR command in quad-SPI mode
Dual-flash mode

When the DFM bit (bit 6 of QUADSPI_CR) is 1, the QUADSPI is in dual-flash mode, where two external quad-SPI flash memories (FLASH 1 and FLASH 2) are used in order to send/receive 8 bits (or 16 bits in DDR mode) every cycle, effectively doubling the throughput as well as the capacity.

Each of the flash memories uses the same CLK and optionally the same NCS signals, but each have separate IO0, IO1, IO2, and IO3 signals.

The dual-flash mode can be used in conjunction with single-, dual-, and quad-SPI modes, as well as with either SDR or DDR mode.

The flash memory size, as specified in FSIZE[4:0] (QUADSPI_DCR[20:16]), must reflect the total flash memory capacity, which is double the size of one individual component.

If address X is even, then the byte which the QUADSPI gives for address X is the byte at the address X/2 of FLASH 1, and the byte which the QUADSPI gives for address X+1 is the byte at the address X/2 of FLASH 2. In other words, bytes at even addresses are all stored in FLASH 1 and bytes at odd addresses are all stored in FLASH 2.

When reading the flash memories status registers in dual-flash mode, twice as many bytes must be read compared to doing the same read in single-flash mode. This means that if each flash memory gives 8 valid bits after the instruction for fetching the status register, then the QUADSPI must be configured with a data length of 2 bytes (16 bits), and the QUADSPI receives one byte from each flash memory. If each flash memory gives a status of 16 bits, then the QUADSPI must be configured to read 4 bytes to get all the status bits of both flash memories in dual-flash mode. The least-significant byte of the result (in the data register) is the least-significant byte of FLASH 1 status register, while the next byte is the least-significant byte of FLASH 2 status register. Then, the third byte of the data register is FLASH 1 second byte, while the forth byte is FLASH 2 second byte (in the case that the flash memories have 16-bit status registers).

An even number of bytes must always be accessed in dual-flash mode. For this reason, bit 0 of the data length bitfield (QUADSPI_DLR[0]) is stuck at 1 when DFM = 1.

In dual-flash mode, the behavior of FLASH 1 interface signals are basically the same as in normal mode. FLASH 2 interface signals have exactly the same waveforms as FLASH 1 during the instruction, address, alternate-byte, and dummy-cycles phases. In other words, each flash memory always receives the same instruction and the same address. Then, during the data phase, the BK1_IOx and BK2_IOx buses are both transferring data in parallel, but the data that are sent to (or received from) FLASH 1 are distinct from those of FLASH 2.

23.3.5 QUADSPI indirect mode

When in indirect mode, commands are started by writing to QUADSPI registers, and data are transferred by writing or reading the data register, in the same way as for other communication peripherals.

When FMODE = 00 (QUADSPI_CCR[27:26]), the QUADSPI is in indirect-write mode, where bytes are sent to the flash memory during the data phase. Data are provided by writing to the data register (QUADSPI_DR).

When FMODE = 01, the QUADSPI is in indirect-read mode, where bytes are received from the flash memory during the data phase. Data are recovered by reading QUADSPI_DR.
The number of bytes to be read/written is specified in the data length register (QUADSPI_DLR). If QUADSPI_DLR = 0xFFFF_FFFF (all 1s), then the data length is considered undefined and the QUADSPI simply continues to transfer data until the end of flash memory (as defined by FSIZE) is reached. If no bytes are to be transferred, DMODE (QUADSPI_CCR[25:24]) must be set to 00. If QUADSPI_DLR = 0xFFFF_FFFF and FSIZE = 0x1F (max value indicating a 4-Byte flash memory), then in this special case, transfers continue indefinitely, stopping only after an abort request or after the QUADSPI is disabled. After the last memory address is read (at address 0xFFFF_FFFF), reading continues with address = 0x0000_0000.

When the programmed number of bytes to be transmitted or received is reached, TCF is set and an interrupt is generated if TCIE = 1. In the case of undefined number of data, the TCF is set when the limit of the external SPI memory is reached according to the flash memory size defined in QUADSPI_CR.

**Triggering the start of a command**

Essentially, a command starts as soon as firmware gives the last information that is necessary for this command. Depending on the QUADSPI configuration, there are three different ways to trigger the start of a command in indirect mode. The commands starts immediately:

- after a write is performed to INSTRUCTION[7:0] (QUADSPI_CCR), if no address is necessary (when ADMODE = 00) and if no data needs to be provided by the firmware (when FMODE = 01 or DMODE = 00)
- after a write is performed to ADDRESS[31:0] (QUADSPI_AR), if an address is necessary (when ADMODE ≠ 00) and if no data needs to be provided by the firmware (when FMODE = 01 or DMODE = 00)
- after a write is performed to DATA[31:0] (QUADSPI_DR), if data needs to be provided by the firmware (when FMODE = 00 and DMODE ≠ 00)

Writes to the alternate byte register (QUADSPI_ABR) never trigger the communication start. If alternate bytes are required, they must be programmed before.

As soon as a command is started, BUSY (bit 5 of QUADSPI_SR) is automatically set.

**FIFO and data management**

In indirect mode, data go through a 32-byte FIFO which is internal to the QUADSPI. FLEVEL[5:0] (QUADSPI_SR[13:8]) indicates how many bytes are currently being held in the FIFO.

In indirect-write mode (FMODE = 00), the firmware adds data to the FIFO when it writes QUADSPI_DR. Word writes add 4 bytes to the FIFO, halfword writes add 2 bytes, and byte writes add only 1 byte. If the firmware adds too many bytes to the FIFO (more than is indicated by DL[31:0]), the extra bytes are flushed from the FIFO at the end of the write operation (when TCF is set).

Byte/halfword accesses to QUADSPI_DR must be done only to the least significant byte/halfword of the 32-bit register.

FTHRES[4:0] is used to define a FIFO threshold. When the threshold is reached, FTF (FIFO threshold flag) is set. In indirect-read mode, FTF is set when the number of valid bytes to be read from the FIFO is above the threshold. FTF is also set if there are data in the FIFO after the last byte is read from the flash memory, regardless of the FTHRES setting.
In indirect-write mode, FTF is set when the number of empty bytes in the FIFO is above the threshold.

If FTIE = 1, there is an interrupt when FTF is set. FTF is cleared by hardware as soon as the threshold condition is no longer true (after enough data is transferred by the CPU or DMA).

In indirect-read mode when the FIFO becomes full, the QUADSPI temporarily stops reading bytes from the flash memory to avoid an overrun. The reading of the flash memory does not restart until 4 bytes become vacant in the FIFO (when FLEVEL \leq 11). Thus, when FTHRES ≥ 13, the application must take care to read enough bytes to assure that the QUADSPI starts retrieving data from the flash memory again. Otherwise, the FTF flag stays at 0 as long as 11 < FLEVEL < FTHRES.

### 23.3.6 QUADSPI automatic status-polling mode

In automatic status-polling mode, the QUADSPI periodically starts a command to read a defined number of status bytes (up to 4). The received bytes can be masked to isolate some status bits and an interrupt can be generated when the selected bits have a defined value.

Accesses to the flash memory begin in the same way as in indirect-read mode: if no address is required (AMODE = 00), accesses begin as soon as the QUADSPI_CCR is written. Otherwise, if an address is required, the first access begins when QUADSPI_AR is written. BUSY goes high at this point and stays high even between the periodic accesses.

The contents of MASK[31:0] (QUADSPI_PSMAR) are used to mask the data from the flash memory in automatic status-polling mode. If MASK[n] = 0, then bit n of the result is masked and not considered. If MASK[n] = 1, and the content of bit[n] is the same as MATCH[n] (QUADSPI_PSMAR), then there is a match for bit n.

If the polling match mode bit (PMM, bit 23 of QUADSPI_CR) is 0, then “AND” match mode is activated. This means status match flag (SMF) is set only when there is a match on all of the unmasked bits.

If PMM = 1, then “OR” match mode is activated. This means SMF is set if there is a match on any of the unmasked bits.

An interrupt is called when SMF is set if SMIE = 1.

If the automatic status-polling mode stop (APMS) bit is set, the operation stops and BUSY goes to 0 as soon as a match is detected. Otherwise, BUSY stays at 1, and the periodic accesses continue until there is an abort or the QUADSPI is disabled (EN = 0).

The data register (QUADSPI_DR) contains the latest received status bytes (the FIFO is deactivated). The content of the data register is not affected by the masking used in the matching logic. The FTF status bit is set as soon as a new reading of the status is complete, and FTF is cleared as soon as the data is read.

### 23.3.7 QUADSPI memory-mapped mode

When configured in memory-mapped mode, the external SPI device is seen as an internal memory.

It is forbidden to access the quad-SPI flash bank area before having properly configured and enabled the QUADSPI peripheral.

No more than 256 Mbytes can addressed even if the flash memory capacity is larger.
If an access is made to an address outside of the range defined by FSIZE but still within the 256-Mbyte range, then a bus error is given. The effect of this error depends on the bus master that attempted the access:

- If it is the Cortex CPU, bus fault exception is generated when enabled (or an HardFault exception when bus fault is disabled).
- If it is a DMA, a DMA transfer error is generated and the corresponding DMA channel is automatically disabled.

Byte, halfword, and word access types are all supported.

Support for execute in place (XIP) operation is implemented, where the QUADSPI anticipates the next access and load in advance the byte at the following address. If the subsequent access is indeed made at a continuous address, the access is completed faster since the value is already prefetched.

By default, the QUADSPI never stops its prefetch operation, keeping the previous read operation active with NCS maintained low, even if no access to the flash memory occurs for a long time. Since flash memories tend to consume more when NCS is held low, the application may want to activate the timeout counter (TCEN = 1, bit 3 of QUADSPI_CR) so that NCS is released after a period of TIMEOUT[15:0] (QUADSPI_LPTR) cycles have elapsed without any access since when the FIFO becomes full with prefetch data.

BUSY goes high as soon as the first memory-mapped access occurs. Because of the prefetch operations, BUSY does not fall until there is a timeout, there is an abort, or the peripheral is disabled.

### 23.3.8 QUADSPI free-running clock mode

When configured in free-running clock mode, the QUADSPI continuously outputs the clock for test and calibration purposes.

The free-running clock mode is entered as soon as the FRCM bit is set in the QUADSPI_CCR register. It is exited by setting the ABORT bit of the QUADSPI_CR.

When the QUADSPI operates in free-running clock mode:

- the clock is running continuously
- NCS stays high (external device deselected)
- data lines are released (High-Z)
- the BUSY flag of QUADSPI_SR is set

### 23.3.9 QUADSPI flash memory configuration

The device configuration register (QUADSPI_DCR) can be used to specify the characteristics of the external SPI flash memory.

The FSIZE[4:0] bitfield defines the size of external memory using the following formula:

\[
\text{Number of bytes in flash memory} = 2^{[\text{FSIZE}+1]}
\]

FSIZE+1 is effectively the number of address bits required to address the flash memory. The flash memory capacity can be up to 4 Gbytes (addressed using 32 bits) in indirect mode, but the addressable space in memory-mapped mode is limited to 256 Mbytes.

If DFM = 1, FSIZE indicates the total capacity of the two flash memories together.

When the QUADSPI executes two commands, one immediately after the other, it raises NCS high between the two commands for only one CLK cycle by default. If the flash
memory requires more time between commands, the CSHT bitfield can be used to specify the minimum number of CLK cycles (up to 8) that NCS must remain high.

The clock mode (CKMODE) bit indicates the CLK signal logic level in between commands (when NCS = 1).

23.3.10 QUADSPI delayed data sampling

By default, the QUADSPI samples the data driven by the flash memory one half of a CLK cycle after the flash memory drives the signal.

In case of external signal delays, it may be beneficial to sample the data later. Using SSHIFT (bit 4 of QUADSPI_CR), the sampling of the data can be shifted by half of a CLK cycle.

Clock shifting is not supported in DDR mode: SSHIFT must be clear when DDRM bit is set.

23.3.11 QUADSPI configuration

The QUADSPI configuration is done in two phases:
1. QUADSPI peripheral configuration
2. QUADSPI flash memory configuration

Once configured and enabled, the QUADSPI can be used in one of its three operating modes: indirect, automatic status-polling, or memory-mapped mode.

QUADSPI configuration

The QUADSPI is configured using QUADSPI_CR. The user must configure the clock prescaler division factor and the sample shifting settings for the incoming data.

The DDR mode can be set through the DDRM bit. When setting the quad-SPI interface in DDR mode, the internal divider of kernel clock must be set with a division ratio of two or more. Once enabled, the address and the alternate bytes are sent on both clock edges, and the data are sent/received on both clock edges. Regardless of the DDRM bit setting, instructions are always sent in SDR mode.

The FIFO level for either MDMA trigger generation or interrupt generation is programmed in the FTHRES bits.

If a timeout counter is needed, the TCEN bit can be set and the timeout value programmed in the QUADSPI_LPTR register.

The dual-flash mode can be activated by setting DFM to 1.

QUADSPI flash memory configuration

The parameters related to the targeted external flash memory are configured through the QUADSPI_DCR register. The user must program the flash memory size in theFSIZE bits, the chip-select minimum high time in CSHT bits, and the functional mode (Mode 0 or Mode 3) in the MODE bit.

23.3.12 QUADSPI use

The operating mode is selected using FMODE[1:0] (QUADSPI_CCR[27:26]).
Indirect mode

When FMODE is programmed to 00, the indirect-write mode is selected and data can be sent to the flash memory. With FMODE = 01, the indirect-read mode is selected where data can be read from the flash memory.

When the QUADSPI is used in indirect mode, the frames are constructed in the following way:

1. Specify a number of data bytes to read or write in QUADSPI_DLR.
2. Specify the frame format, mode and instruction code in QUADSPI_CCR.
3. Specify optional alternate byte to be sent right after the address phase in QUADSPI_ABR.
4. Specify the operating mode in QUADSPI_CR.
5. Specify the targeted address in QUADSPI_AR.
6. Read/write the data from/to the FIFO through QUADSPI_DR.

When writing QUADSPI_CR, the user specifies the following settings:
- enable bit (EN) set to 1
- timeout counter enable bit (TCEN)
- sample shift setting (SSHIFT)
- FIFO threshold level (FTRHES) to indicate when the FTF flag must be set
- interrupt enables
- automatic status-polling mode parameters: match mode and stop mode (valid when FMODE = 11)
- clock prescaler

When writing QUADSPI_CCR, the user specifies the following parameters:
- instruction byte through INSTRUCTION bits
- the way the instruction has to be sent through the IMODE bits (1/2/4 lines)
- the way the address has to be sent through the ADMODE bits (None/1/2/4 lines)
- address size (8/16/24/32-bit) through ADSIZE bits
- the way the alternate bytes have to be sent through the ABMODE (None/1/2/4 lines)
- alternate bytes number (1/2/3/4) through the ABSIZE bits
- presence or not of dummy bytes through the DBMODE bit
- number of dummy bytes through the DCYC bits
- the way data have to be sent/received (none/1/2/4 lines) through DMODE bits

If neither QUADSPI_AR nor QUADSPI_DR need to be updated for a particular command, then the command sequence starts as soon as QUADSPI_CCR is written. This is the case when both ADMODE and DMODE are 00, or if just ADMODE = 00 when in indirect read mode (FMODE = 01).

When an address is required (ADMODE is not 00) and the data register does not need to be written (when FMODE = 01 or DMODE = 00), the command sequence starts as soon as the address is updated with a write to QUADSPI_AR.

In case of data transmission (FMODE = 00 and DMODE! = 00), the communication start is triggered by a write in the FIFO through QUADSPI_DR.
**Automatic status-polling mode**

This mode is enabled setting the FMODE bitfield (QUADSPI_CCR[27:26]) to 10. In this mode, the programmed frame is sent and the data retrieved periodically.

The maximum amount of data read in each frame is 4 bytes. If more data is requested in QUADSPI_DLR, it is ignored and only 4 bytes are read.

The periodicity is specified in the QUADSPI_PISR register.

Once the status data is retrieved, it can internally be processed:
- to set the status match flag and generate an interrupt if enabled
- to stop automatically the periodic retrieving of the status bytes

The received value can be masked with the value stored in QUADSPI_PSMKR and ORed or ANDed with the value stored in QUADSPI_PSMAR.

In case of match, the status match flag is set and an interrupt is generated if enabled, and the QUADSPI can be automatically stopped if the AMPS bit is set.

In any case, the latest retrieved value is available in QUADSPI_DR.

**Memory-mapped mode**

In memory-mapped mode, the external flash memory is seen as an internal memory but with some latency during accesses. Only read operations are allowed to the external flash memory in this mode.

The memory-mapped mode is entered by setting FMODE to 11 in QUADSPI_CCR.

The programmed instruction and frame is sent when a master is accessing the memory-mapped space.

The FIFO is used as a prefetch buffer to anticipate linear reads. Any access to QUADSPI_DR in this mode returns zero.

QUADSPI_DLR has no meaning in memory-mapped mode.

**23.3.13 Sending the instruction only once**

Some flash memories (for example: Winbound) provide a mode where an instruction must be sent only with the first command sequence, while subsequent commands start directly with the address. One can take advantage of such a feature using the SIOO bit (QUADSPI_CCR[28]).

SIOO is valid for all functional modes (indirect, automatic status-polling, and memory-mapped). If the SIOO bit is set, the instruction is sent only for the first command following a write to QUADSPI_CCR. Subsequent command sequences skip the instruction phase, until there is a write to QUADSPI_CCR.

SIOO has no effect when IMODE = 00 (no instruction).
### 23.3.14 QUADSPI error management

An error can be generated in the following case:

- In indirect mode or automatic status-polling mode when a wrong address is programmed in QUADSPI_AR (according to the flash memory size defined by FSIZE[4:0] in the QUADSPI_DCR), TEF is set and an interrupt is generated if enabled. Also in indirect mode, if the address plus the data length exceeds the flash memory size, TEF is set as soon as the access is triggered.

- In memory-mapped mode, when an out-of-range access is done by a master or when the QUADSPI is disabled, a bus error is generated as a response to the faulty bus master request.

When a master is accessing the memory mapped space while the memory-mapped mode is disabled, a bus error is generated as a response to the faulty bus master request.

### 23.3.15 QUADSPI busy bit and abort functionality

Once the QUADSPI starts an operation with the flash memory, the BUSY bit is automatically set in QUADSPI_SR.

In indirect mode, BUSY is reset once the QUADSPI has completed the requested command sequence, and the FIFO is empty.

In automatic status-polling mode, BUSY goes low only after the last periodic access is complete, due to a match when APMS = 1, or due to an abort.

After the first access in memory-mapped mode, BUSY goes low only on a timeout event or on an abort.

Any operation can be aborted by setting the ABORT bit in QUADSPI_CR. Once the abort is completed, BUSY and ABORT are automatically reset, and the FIFO is flushed.

*Note: Some flash memories may misbehave if a write operation to a status registers is aborted.*

### 23.3.16 NCS behavior

By default, NCS is high, deselecting the external flash memory. NCS falls before an operation begins and rises as soon as it finishes.

When CKMODE = 0 (“mode0”, where CLK stays low when no operation is in progress), NCS falls one CLK cycle before an operation first rising CLK edge, and NCS rises one CLK cycle after the operation final rising CLK edge, as shown in the figure below.

*Figure 130. NCS when CKMODE = 0 (T = CLK period)*
When CKMODE=1 ("mode3", where CLK goes high when no operation is in progress) and DDRM=0 (SDR mode), NCS still falls one CLK cycle before an operation first rising CLK edge, and NCS rises one CLK cycle after the operation final rising CLK edge, as shown in the figure below.

**Figure 131. NCS when CKMODE = 1 in SDR mode (T = CLK period)**

When CKMODE = 1 ("mode3") and DDRM = 1 (DDR mode), NCS falls one CLK cycle before an operation first rising CLK edge, and NCS rises one CLK cycle after the operation final active rising CLK edge, as shown in the figure below. Because DDR operations must finish with a falling edge, CLK is low when NCS rises, and CLK rises back up one half of a CLK cycle afterwards.

**Figure 132. NCS when CKMODE = 1 in DDR mode (T = CLK period)**

When the FIFO stays full in a read operation or if the FIFO stays empty in a write operation, the operation stalls and CLK stays low until firmware services the FIFO. If an abort occurs when an operation is stalled, NCS rises just after the abort is requested and then CLK rises one half of a CLK cycle later, as shown in **Figure 133**.
When not in dual-flash mode (DFM = 0) and FSEL = 0 (default value), only FLASH 1 is accessed. Thus BK2_NCS stays high, if FSEL = 1, only FLASH 2 is accessed and BK1_NCS stays high. In dual-flash mode, BK2_NCS behaves exactly the same as BK1_NCS. Thus, if there is a FLASH 2 and if the application is dual-flash mode only, then BK1_NCS signal can be used for FLASH 2 as well, and the pin devoted to BK2_NCS can be used for other functions.

### 23.4 QUADSPI interrupts

An interrupt can be produced on the following events:

- Timeout
- Status match
- FIFO threshold
- Transfer complete
- Transfer error

Separate interrupt enable bits are available for flexibility.

#### Table 199. QUADSPI interrupt requests

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timeout</td>
<td>TOF</td>
<td>TOIE</td>
</tr>
<tr>
<td>Status match</td>
<td>SMF</td>
<td>SMIE</td>
</tr>
<tr>
<td>FIFO threshold</td>
<td>FTF</td>
<td>FTIE</td>
</tr>
<tr>
<td>Transfer complete</td>
<td>TCF</td>
<td>TCIE</td>
</tr>
<tr>
<td>Transfer error</td>
<td>TEF</td>
<td>TEIE</td>
</tr>
</tbody>
</table>
23.5 QUADSPI registers

23.5.1 QUADSPI control register (QUADSPI_CR)

Address offset: 0x000

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:24</th>
<th>PRESCALER[7:0]: Clock prescaler</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bitfield defines the scaler factor for generating CLK based on the quadspi_ker_ck clock (value+1).</td>
</tr>
<tr>
<td>0: FCLK = F_quadspi_ker_ck, quadspi_ker_ck clock used directly as QUADSPI CLK (prescaler bypassed)</td>
<td></td>
</tr>
<tr>
<td>1: FCLK = F_quadspi_ker_ck/2</td>
<td></td>
</tr>
<tr>
<td>2: FCLK = F_quadspi_ker_ck/3</td>
<td></td>
</tr>
<tr>
<td>...</td>
<td></td>
</tr>
<tr>
<td>255: FCLK = F_quadspi_ker_ck/256</td>
<td></td>
</tr>
<tr>
<td>For odd clock division factors, CLK duty cycle is not 50%. The clock signal remains low one cycle longer than it stays high.</td>
<td></td>
</tr>
<tr>
<td>When setting quad-SPI interface in DDR mode, the prescaler must be set with a division ratio of two or more.</td>
<td></td>
</tr>
<tr>
<td>Note: This bitfield can be modified only when BUSY = 0.</td>
<td></td>
</tr>
</tbody>
</table>

Bit 23 PMM: Polling match mode

This bit indicates which method must be used for determining a “match” during automatic status-polling mode.

0: AND match mode. SMF is set if all the unmasked bits received from the flash memory match the corresponding bits in the match register.

1: OR match mode. SMF is set if any one of the unmasked bits received from the flash memory matches its corresponding bit in the match register.

Note: This bit can be modified only when BUSY = 0.

Bit 22 APMS: Automatic status-polling mode stop

This bit determines if automatic status-polling is stopped after a match.

0: Automatic status-polling mode is stopped only by abort or by disabling the QUADSPI.

1: Automatic status-polling mode stops as soon as there is a match.

Note: This bit can be modified only when BUSY = 0.

Bit 21 Reserved, must be kept at reset value.

Bit 20 TOIE: Timeout interrupt enable

This bit enables the timeout interrupt.

0: Interrupt disabled

1: Interrupt enabled
Bit 19  **SMIE**: Status match interrupt enable
       This bit enables the status match interrupt.
       0: Interrupt disabled
       1: Interrupt enabled

Bit 18  **FTIE**: FIFO threshold interrupt enable
       This bit enables the FIFO threshold interrupt.
       0: Interrupt disabled
       1: Interrupt enabled

Bit 17  **TCIE**: Transfer complete interrupt enable
       This bit enables the transfer complete interrupt.
       0: Interrupt disabled
       1: Interrupt enabled

Bit 16  **TEIE**: Transfer error interrupt enable
       This bit enables the transfer error interrupt.
       0: Interrupt disabled
       1: Interrupt enabled

Bits 15:13  Reserved, must be kept at reset value.

Bits 12:8  **FTHRES[4:0]**: FIFO threshold level
       This bitfield defines, in indirect mode, the threshold number of bytes in the FIFO that causes
       the FIFO threshold flag (bit FTF in register QUADSPI_SR) to be set.
       0: In indirect-write mode (FMODE = 00), FTF is set if there are one or more free bytes
       location left in the FIFO or indirect-read mode (FMODE = 01), FTF is set if there are one or
       more valid bytes that can be read from the FIFO.
       1: In indirect-write mode (FMODE = 00), FTF is set if there are two or more free bytes
       location left in the FIFO, or indirect-read mode (FMODE = 01), FTF is set if there are two or
       more valid bytes that can be read from the FIFO
       ...
       31: In indirect-write mode (FMODE = 00), FTF is set if there are 32 free bytes location left in
       the FIFO, or indirect-read mode (FMODE = 01), FTF is set if there are 32 valid bytes that can
       be read from the FIFO.

Bit 7  **FSEL**: Flash memory selection
       This bit selects the flash memory to be addressed in single-flash mode (when DFM = 0).
       0: FLASH 1 selected
       1: FLASH 2 selected

       **Note:**  This bit can be modified only when BUSY = 0. This bit is ignored when DFM = 1.

Bit 6  **DFM**: Dual-flash mode
       This bit activates dual-flash mode, where two external flash memories are used
       simultaneously to double throughput and capacity.
       0: Dual-flash mode disabled
       1: Dual-flash mode enabled

       **Note:**  This bit can be modified only when BUSY = 0.

Bit 5  Reserved, must be kept at reset value.
Bit 4  **SSHIFT**: Sample shift

By default, the QUADSPI samples data 1/2 of a CLK cycle after the data is driven by the flash memory. This bit allows the data to be sampled later in order to account for external signal delays.

0: No shift
1: 1/2 cycle shift

The firmware must assure that SSHIFT = 0 when in DDR mode (when DDM = 1).

*Note: This bitfield can be modified only when BUSY = 0.*

Bit 3  **TCEN**: Timeout counter enable

This bit is valid only when memory-mapped mode (FMODE = 11) is selected. Activating this bit causes the NCS to be released (and thus reduces consumption) if there has not been an access after a certain amount of time, where this time is defined by TIMEOUT[15:0] (QUADSPI_LPTR). This bit enables the timeout counter.

By default, the QUADSPI never stops its prefetch operation, keeping the previous read operation active with NCS maintained low, even if no access to the flash memory occurs for a long time. Since flash memories tend to consume more when NCS is held low, the application may want to activate the timeout counter (TCEN = 1, bit 3 of QUADSPI_CR) so that NCS is released after a period of TIMEOUT[15:0] (QUADSPI_LPTR) cycles have elapsed without an access since when the FIFO becomes full with prefetch data.

0: Timeout counter is disabled, and thus the NCS remains active indefinitely after an access in memory-mapped mode.
1: Timeout counter is enabled, and thus the NCS is released in memory-mapped mode after TIMEOUT[15:0] cycles of flash memory inactivity.

*Note: This bit can be modified only when BUSY = 0.*

Bit 2  Reserved, must be kept at reset value.

Bit 1  **ABORT**: Abort request

This bit aborts the ongoing command sequence. It is automatically reset once the abort is complete. This bit stops the current transfer.

In automatic status-polling or memory-mapped mode, this bit also reset APM or DM bit.

0: No abort requested
1: Abort requested

Bit 0  **EN**: QUADSPI enable

0: QUADSPI disabled
1: QUADSPI enabled

### 23.5.2 QUADSPI device configuration register (QUADSPI_DCR)

Address offset: 0x004

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>FSIZE[4:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:21  Reserved, must be kept at reset value.
23.5.3 QUADSPI status register (QUADSPI_SR)

Address offset: 0x008

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:14</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 13:8</td>
<td>FLEVEL[5:0]: FIFO level</td>
</tr>
<tr>
<td></td>
<td>This bitfield gives the number of valid bytes which are being held in the FIFO. FLEVEL = 0 when the FIFO is empty, and 32 when it is full. In memory-mapped mode and in automatic status-polling mode, FLEVEL is zero.</td>
</tr>
<tr>
<td>Bits 7:6</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 5</td>
<td>BUSY: Busy</td>
</tr>
<tr>
<td></td>
<td>This bit is set when an operation is on going. This bit clears automatically when the operation with the flash memory is finished and the FIFO is empty.</td>
</tr>
<tr>
<td>Bit 4</td>
<td>TOF: Timeout flag</td>
</tr>
<tr>
<td></td>
<td>This bit is set when timeout occurs. It is cleared by writing 1 to CTOF.</td>
</tr>
</tbody>
</table>

Note: This bitfield can be modified only when BUSY = 0.

Bits 20:16 FSIZE[4:0]: Flash memory size
This bitfield defines the size of external memory using the following formula:
Number of bytes in flash memory = 2^[FSIZE+1]
FSIZE+1 is effectively the number of address bits required to address the flash memory.
The flash memory capacity can be up to 4 Gbytes (addressed using 32 bits) in indirect mode, but the addressable space in memory-mapped mode is limited to 256 Mbytes.
If DFM = 1, FSIZE indicates the total capacity of the two flash memories together.

Note: This bitfield can be modified only when BUSY = 0.

Bits 15:11 Reserved, must be kept at reset value.

Bits 10:8 CSHT[2:0]: Chip select high time
CSHT+1 defines the minimum number of CLK cycles which the chip select (NCS) must remain high between commands issued to the flash memory.
0: NCS stays high for at least 1 cycle between flash memory commands
1: NCS stays high for at least 2 cycles between flash memory commands
...
7: NCS stays high for at least 8 cycles between flash memory commands

Note: This bitfield can be modified only when BUSY = 0.

Bits 7:1 Reserved, must be kept at reset value.

Bit 0 CKMODE: Mode 0/mode 3
This bit indicates the level that CLK takes between commands (when NCS = 1).
0: CLK must stay low while NCS is high (chip select released). This is referred to as mode 0.
1: CLK must stay high while NCS is high (chip select released). This is referred to as mode 3.

Note: This bitfield can be modified only when BUSY = 0.
23.5.4 QUADSPI flag clear register (QUADSPI_FCR)

Address offset: 0x00C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:5 Reserved, must be kept at reset value.

- **Bit 4 CTOF**: Clear timeout flag
  Writing 1 clears the TOF flag in QUADSPI_SR.

- **Bit 3 CSMF**: Clear status match flag
  Writing 1 clears the SMF flag in QUADSPI_SR.

- **Bit 2** Reserved, must be kept at reset value.

- **Bit 1 CTCF**: Clear transfer complete flag
  Writing 1 clears the TCF flag in QUADSPI_SR.

- **Bit 0 CTEF**: Clear transfer error flag
  Writing 1 clears the TEF flag in QUADSPI_SR.

Bit 3 **SMF**: Status match flag
This bit is set in automatic status-polling mode when the unmasked received data matches the corresponding bits in the match register (QUADSPI_PSMAR). It is cleared by writing 1 to CSMF.

Bit 2 **FTF**: FIFO threshold flag
In indirect mode, this bit is set when the FIFO threshold is reached, or if there is any data left in the FIFO after reads from the flash memory are complete. It is cleared automatically as soon as threshold condition is no longer true.
In automatic status-polling mode this bit is set every time the status register is read, and the bit is cleared when the data register is read.

Bit 1 **TCF**: Transfer complete flag
This bit is set in indirect mode when the programmed number of data is transferred or in any mode when the transfer is aborted. It is cleared by writing 1 to CTCF.

Bit 0 **TEF**: Transfer error flag
This bit is set in indirect mode when an invalid address is being accessed in indirect mode. It is cleared by writing 1 to CTEF.
23.5.5 QUADSPI data length register (QUADSPI_DLR)

Address offset: 0x010
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DL[31:16]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 DL[31:0]: Data length
Number of data to be retrieved (value+1) in indirect and automatic status-polling modes.
A value no greater than 3 (indicating 4 bytes) must be used for automatic status-polling mode.
All 1s in indirect mode means undefined length, where the QUADSPI continues until the end of memory, as defined by FSIZE.
0x0000_0000: 1 byte is to be transferred
0x0000_0001: 2 bytes are to be transferred
0x0000_0002: 3 bytes are to be transferred
0x0000_0003: 4 bytes are to be transferred
...
0xFFFF_FFFD: 4,294,967,294 (4G-2) bytes are to be transferred
0xFFFF_FFFE: 4,294,967,295 (4G-1) bytes are to be transferred
0xFFFF_FFFF: undefined length -- all bytes until the end of flash memory (as defined by FSIZE) are to be transferred. Continue reading indefinitely if FSIZE = 0x1F.
DL[0] is stuck at 1 in dual-flash mode (DFM = 1) even when 0 is written to this bit, thus assuring that each access transfers an even number of bytes.
This bitfield has no effect when in memory-mapped mode (FMODE = 10).

Note: This bitfield can be written only when BUSY = 0.

23.5.6 QUADSPI communication configuration register (QUADSPI_CCR)

Address offset: 0x014
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bit 31 DDRM: Double data rate mode
This bit sets the DDR mode for the address, alternate byte and data phase:
0: DDR mode disabled
1: DDR mode enabled

Note: This bit can be written only when BUSY = 0.
Bit 30  **DHHC**: DDR hold
This bit delays the data output by 1/4 of the QUADSPI output clock cycle in DDR mode:
0: Data output delayed using analog delay
1: Data output delayed by 1/4 of a QUADSPI output clock cycle
This feature is only active in DDR mode.
*Note:* This bit can be written only when BUSY = 0.
PRESCALER > 0 is mandatory when DHHC = 1.

Bit 29  **FRCM**: Free-running clock mode
When this bit is set, the QUADSPI enters free-running clock mode regardless of FMODE bits.
0: Normal mode
1: Free-running clock mode
*Note:* This bit can be written only when BUSY = 0.

Bit 28  **SIOO**: Send instruction only once mode
This bit has no effect when IMODE = 00. See Section 23.3.13 for more details.
0: Instruction sent on every transaction
1: Instruction sent only for the first command
*Note:* This bit can be written only when BUSY = 0.

Bits 27:26  **FMODE[1:0]**: Functional mode
This bitfield defines the QUADSPI functional mode of operation.
00: Indirect-write mode
01: Indirect-read mode
10: Automatic status-polling mode
11: Memory-mapped mode
*Note:* This bitfield can be written only when BUSY = 0.

Bits 25:24  **DMODE[1:0]**: Data mode
This bitfield defines the data phase mode of operation:
00: No data
01: Data on a single line
10: Data on two lines
11: Data on four lines
This bitfield also determines the dummy phase mode of operation.
*Note:* This bitfield can be written only when BUSY = 0.

Bit 23  Reserved, must be kept at reset value.

Bits 22:18  **DCYC[4:0]**: Number of dummy cycles
This bitfield defines the duration of the dummy phase. In both SDR and DDR modes, it specifies a number of CLK cycles (0-31).
*Note:* This bitfield can be written only when BUSY = 0.

Bits 17:16  **ABSIZE[1:0]**: Alternate-byte size
This bit defines the size of alternate bytes.
00: 8-bit alternate byte
01: 16-bit alternate bytes
10: 24-bit alternate bytes
11: 32-bit alternate bytes
*Note:* This bitfield can be written only when BUSY = 0.
### QUADSPI address register (QUADSPI_AR)

**Address offset:** 0x018  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 15:14</th>
<th>ABMODE[1:0]: Alternate byte mode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bitfield defines the alternate-byte phase mode of operation.</td>
</tr>
<tr>
<td></td>
<td>00: No alternate bytes</td>
</tr>
<tr>
<td></td>
<td>01: Alternate bytes on a single line</td>
</tr>
<tr>
<td></td>
<td>10: Alternate bytes on two lines</td>
</tr>
<tr>
<td></td>
<td>11: Alternate bytes on four lines</td>
</tr>
</tbody>
</table>

*Note: This bitfield can be written only when BUSY = 0.*

<table>
<thead>
<tr>
<th>Bits 13:12</th>
<th>ADSIZE[1:0]: Address size</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bit defines address size:</td>
</tr>
<tr>
<td></td>
<td>00: 8-bit address</td>
</tr>
<tr>
<td></td>
<td>01: 16-bit address</td>
</tr>
<tr>
<td></td>
<td>10: 24-bit address</td>
</tr>
<tr>
<td></td>
<td>11: 32-bit address</td>
</tr>
</tbody>
</table>

*Note: This bitfield can be written only when BUSY = 0.*

<table>
<thead>
<tr>
<th>Bits 11:10</th>
<th>ADMODE[1:0]: Address mode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bitfield defines the address phase mode of operation.</td>
</tr>
<tr>
<td></td>
<td>00: No address</td>
</tr>
<tr>
<td></td>
<td>01: Address on a single line</td>
</tr>
<tr>
<td></td>
<td>10: Address on two lines</td>
</tr>
<tr>
<td></td>
<td>11: Address on four lines</td>
</tr>
</tbody>
</table>

*Note: This bitfield can be written only when BUSY = 0.*

<table>
<thead>
<tr>
<th>Bits 9:8</th>
<th>IMODE[1:0]: Instruction mode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bitfield defines the instruction phase mode of operation.</td>
</tr>
<tr>
<td></td>
<td>00: No instruction</td>
</tr>
<tr>
<td></td>
<td>01: Instruction on a single line</td>
</tr>
<tr>
<td></td>
<td>10: Instruction on two lines</td>
</tr>
<tr>
<td></td>
<td>11: Instruction on four lines</td>
</tr>
</tbody>
</table>

*Note: This bitfield can be written only when BUSY = 0.*

<table>
<thead>
<tr>
<th>Bits 7:0</th>
<th>INSTRUCTION[7:0]: Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Instruction to be sent to the external SPI device.</td>
</tr>
</tbody>
</table>

*Note: This bitfield can be written only when BUSY = 0.*
Bits 31:0 ADDRESS[31:0]: Address
This bitfield contains the address to be sent to the external flash memory.
Writes to this bitfield are ignored when BUSY = 1 or when FMODE = 11 (memory-mapped mode).
In dual flash mode, ADDRESS[0] is automatically stuck to 0 as the address must always be even

23.5.8 QUADSPI alternate-byte register (QUADSPI_ABR)
Address offset: 0x01C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ALTERNATE[31:16]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ALTERNATE[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:0 ALTERNATE[31:0]: Alternate bytes
Optional data to be send to the external SPI device right after the address.
Note: This bitfield can be written only when BUSY = 0.

23.5.9 QUADSPI data register (QUADSPI_DR)
Address offset: 0x020
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA[31:16]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA[14:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:0 **DATA[31:0]: Data**
Data to be sent/received to/from the external SPI device.
In indirect write mode, data written to this register is stored on the FIFO before it is sent to the flash memory during the data phase. If the FIFO is too full, a write operation is stalled until the FIFO has enough space to accept the amount of data being written.
In indirect read mode, reading this register gives (via the FIFO) the data which was received from the flash memory. If the FIFO does not have as many bytes as requested by the read operation and if BUSY=1, the read operation is stalled until enough data is present or until the transfer is complete, whichever happens first.
In automatic status-polling mode, this register contains the last data read from the flash memory (without masking).
Word, halfword, and byte accesses to this register are supported. In indirect write mode, a byte write adds 1 byte to the FIFO, a halfword write 2, and a word write 4. Similarly, in indirect read mode, a byte read removes 1 byte from the FIFO, a halfword read 2, and a word read 4.
Accesses in indirect mode must be aligned to the bottom of this register: a byte read must read DATA[7:0] and a halfword read must read DATA[15:0].

### 23.5.10 QUADSPI polling status mask register (QUADSPI_PSMKR)

Address offset: 0x024
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
</tr>
</thead>
<tbody>
<tr>
<td>78 77 76 75 74 73 72 71 70 69 68 67 66 65 64</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **MASK[31:0]: Status mask**
- Mask to be applied to the status bytes received in automatic status-polling mode.
- For bit n:
  - 0: Bit n of the data received in automatic status-polling mode is masked and its value is not considered in the matching logic
  - 1: Bit n of the data received in automatic status-polling mode is unmasked and its value is considered in the matching logic

*Note: This bitfield can be written only when BUSY = 0.*

### 23.5.11 QUADSPI polling status match register (QUADSPI_PSMAR)

Address offset: 0x028
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
</tr>
</thead>
<tbody>
<tr>
<td>78 77 76 75 74 73 72 71 70 69 68 67 66 65 64</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:0 MATCH[31:0]: Status match
Value to be compared with the masked status register to get a match.

Note: This bitfield can be written only when BUSY = 0.

### 23.5.12 QUADSPI polling interval register (QUADSPI_PIR)

Address offset: 0x02C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

INTERVAL[15:0]

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 INTERVAL[15:0]: Polling interval
Number of CLK cycles between two read during automatic status-polling phases.

Note: This bitfield can be written only when BUSY = 0.

### 23.5.13 QUADSPI low-power timeout register (QUADSPI_LPTR)

Address offset: 0x030
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

TIMEOUT[15:0]

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 TIMEOUT[15:0]: Timeout period
After each access in memory-mapped mode, the QUADSPI prefetches the subsequent bytes and holds these bytes in the FIFO. This bitfield indicates how many CLK cycles the QUADSPI waits after the FIFO becomes full until it raises NCS, putting the flash memory in a lower-consumption state.

Note: This bitfield can be written only when BUSY = 0.
## 23.5.14 QUADSPI register map

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset name</th>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>QUADSPI_CR</td>
<td>PRESCALER[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>PRESCALER[7:0]</td>
</tr>
<tr>
<td>0x004</td>
<td>QUADSPI_DCR</td>
<td>FSIZE[4:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>FSIZE[4:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CSHT</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>CSHT</td>
</tr>
<tr>
<td>0x008</td>
<td>QUADSPI_SR</td>
<td>FLEVEL[5:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>FLEVEL[5:0]</td>
</tr>
<tr>
<td>0x00C</td>
<td>QUADSPI_FCR</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td></td>
</tr>
<tr>
<td>0x010</td>
<td>QUADSPI_DLR</td>
<td>D[31:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>D[31:0]</td>
</tr>
<tr>
<td>0x014</td>
<td>QUADSPI_CCR</td>
<td>DCYC[4:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>DCYC[4:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>INSTRUCTION[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>INSTRUCTION[7:0]</td>
</tr>
<tr>
<td>0x018</td>
<td>QUADSPI_AR</td>
<td>ADDRESS[31:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>ADDRESS[31:0]</td>
</tr>
<tr>
<td>0x01C</td>
<td>QUADSPI_ABR</td>
<td>ALTERNATE[31:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>ALTERNATE[31:0]</td>
</tr>
<tr>
<td>0x020</td>
<td>QUADSPI_DR</td>
<td>DATA[31:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>DATA[31:0]</td>
</tr>
<tr>
<td>0x024</td>
<td>QUADSPI_PSMR</td>
<td>MATCH[31:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>MATCH[31:0]</td>
</tr>
<tr>
<td>0x028</td>
<td>QUADSPI_PSMR</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td></td>
</tr>
<tr>
<td>0x02C</td>
<td>QUADSPI_PIR</td>
<td>INTERVAL[15:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>INTERVAL[15:0]</td>
</tr>
<tr>
<td>0x030</td>
<td>QUADSPI_LPTF</td>
<td>TIMEOUT[15:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x00000000</td>
<td>TIMEOUT[15:0]</td>
</tr>
</tbody>
</table>

Refer to Section 2.3 for the register boundary addresses.
24  Delay block (DLYB)

24.1  Introduction

The delay block (DLYB) is used to generate an output clock that is dephased from the input clock. The phase of the output clock must be programmed by the user application. The output clock is then used to clock the data received by another peripheral such as an SDMMC or Quad-SPI interface.

The delay is voltage- and temperature-dependent, that may require the application to reconfigure and recenter the output clock phase with the receive data.

24.2  DLYB main features

The delay block has the following features:

- Input clock frequency ranging from 25 MHz to the maximum frequency supported by the communication interface (see datasheet)
- Up to 12 oversampling phases.

24.3  DLYB functional description

24.3.1  DLYB diagram

The delay block includes the following sub-blocks (shown in the figure below):

- register interface block providing AHB access to the DLYB registers
- delay line supporting the unit delays
- delay line length sampling
- output clock selection multiplexer

Figure 134. DLYB block diagram
24.3.2 DLYB pins and internal signals

Table 201 lists the DLYB internal signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dlyb_hclk</td>
<td>Digital</td>
<td>Delay block register interface clock</td>
</tr>
<tr>
<td>dlyb_in_ck</td>
<td>Digital</td>
<td>Delay block input clock</td>
</tr>
<tr>
<td>dlyb_out_ck</td>
<td>Digital</td>
<td>Delay block output clock</td>
</tr>
</tbody>
</table>

24.3.3 General description

The delay block is enabled by setting the DEN bit in the DLYB control register (DLYB_CR). The length sampler is enabled through the SEN bit in DLYB_CR register.

When the delay block is enabled, the delay added by a unit delay is defined by the UNIT[6:0] field in the DLYB configuration register (DLYB_CFRG).

**Note:** UNIT[6:0] can be programmed only when the output clock is disabled (SEN = 1).

When the delay block is enabled, the output clock phase is selected through the SEL[3:0] field in DLYB_CFRG register.

**Note:** SEL can be programmed only when the output clock is disabled (SEN = 1).

The output clock can be de-phased over one input clock period by configuring the delay line length to span one period. The delay line length can be configured by enabling the length sampler through the SEN bit, that gives access to the delay line length (LNG[11:0]) and length valid flag (LNGF) in DLYB_CFRG.

If an output clock delay smaller than one input clock period is needed the delay line length can be reduced. This allows a smaller unit delay providing higher resolution.

Once the delay line length is configured, a dephased output clock can be selected by the output clock multiplexer. This is done through SEL[3:0]. The output clock is only available on the selected phase when SEN is set to 0.

The table below gives a summary of the delay block control.

<table>
<thead>
<tr>
<th>DEN</th>
<th>SEN</th>
<th>UNIT</th>
<th>SEL</th>
<th>LNG</th>
<th>LNGF</th>
<th>Output clock</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Don’t care</td>
<td>Don’t care</td>
<td>Don’t care</td>
<td>Don’t care</td>
<td>Enabled (= Input clock)</td>
</tr>
<tr>
<td>x</td>
<td>1</td>
<td>Unit delay</td>
<td>Output clock phase</td>
<td>Length</td>
<td>Length flag</td>
<td>Disabled</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Unit delay (1)</td>
<td>Output clock phase (2)</td>
<td>Don’t care</td>
<td>Don’t care</td>
<td>Enabled (= selected phase)</td>
</tr>
</tbody>
</table>

1. The unit delay can only be changed when SEN = 1.
2. The output clock phase can only be changed when SEN = 1.
24.3.4 Delay line length configuration procedure

LNG[11:0] is used to determine the delay line length with respect to the input clock period. The length must be configured so that one full input clock period is covered by the delay line length.

Note that despite the delay line has 12 unit delay elements, the following procedure description returns a length between 0 and 10, as the upper delay output value is used to ensure that the delay is calibrated over one full input clock cycle. Depending on the clock frequency and UNIT value, unit delay element 10 may also be truncated from the clock cycle length.

A clock input (free running clock) must be present during the whole tuning procedure.

To configure the delay line length to one period of the Input clock, follow the sequence below:

1. Enable the delay block by setting DEN bit to 1.
2. Enable the length sampling by setting SEN bit to 1.
3. Enable all delay cells by setting SEL[3:0] to 12.
4. For UNIT[6:0] = 0 to 127 (this step must be repeated until the delay line length is configured):
   a) Update the UNIT[6:0] value and wait till the length flag LNGF is set to 1.
   b) Read LNG[11:0].
      If (LNG[10:0] > 0) and (LNG[11] or LNG[10] = 0), the delay line length is configured to one input clock period.
5. Determine how many unit delays (N) span one input clock period: for N = 0 to 10, if LNG[N] = 1, the number of unit delays spanning the input clock period = N.
6. Disable the length sampling by clearing SEN to 0.

If an output clock delay smaller than one input clock period is needed the delay line length can be reduced smaller than one input clock period. This allows a smaller unit delay, providing a higher resolution spanning a shorter time interval.

24.3.5 Output clock phase configuration procedure

When the delay line length is configured to one input clock period, the output clock phase can be selected between the unit delays spanning one Input clock period.

Follow the steps below to select the output clock phase:

1. Disable the output clock and enable the access to the phase selection SEL[3:0] bits by setting SEN bit to 1.
2. Program SEL[3:0] with the desired output clock phase value.
3. Enable the output clock on the selected phase by clearing SEN to 0.

SDMMC use case:

The delay block is used in conjunction with SDMMC interface variable delay. For correct sampling point tuning the delay value must cover a whole SDMMC_CK clock period. After having tuned the delay line length the individual delays are used in the sampling point tuning to find the optimal sampling point.
24.4 DLYB registers

All registers can be accessed in word, half-word and byte access.

24.4.1 DLYB control register (DLYB_CR)

Address offset: 0x000
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 SEN: Sampler length enable bit
0: Sampler length and register access to UNIT[6:0] and SEL[3:0] disabled, output clock enabled.
1: Sampler length and register access to UNIT[6:0] and SEL[3:0] enabled, output clock disabled.

Bit 0 DEN: Delay block enable bit
0: DLYB disabled.
1: DLYB enabled.

24.4.2 DLYB configuration register (DLYB_CFGFR)

Address offset: 0x004
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>LNGF: Length valid flag</td>
<td>This flag indicates when the delay line length value contained in LNG[11:0] is valid after UNIT[6:0] bits changed. 0: Length value in LNG is not valid. 1: Length value in LNG is valid.</td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 LNGF: Length valid flag
This flag indicates when the delay line length value contained in LNG[11:0] is valid after UNIT[6:0] bits changed.
0: Length value in LNG is not valid.
1: Length value in LNG is valid.

Bits 30:28 Reserved, must be kept at reset value.

Bits 27:16 LNG[11:0]: Delay line length value
These bits reflect the 12 unit delay values sampled at the rising edge of the input clock. The value is only valid when LNGF = 1.
24.4.3 DLYB register map

Table 203. DLYB register map and reset values

| Offset  | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000   | DLYB_CR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x004   | DLYB_CFGR     | LNG|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Refer to Section 2.3 on page 129 for the register boundary addresses.
25 Analog-to-digital converters (ADC)

25.1 Introduction

This section describes the ADC implementation:

- ADC1 and ADC2 are tightly coupled and can operate in dual mode (ADC1 is master).
- ADC3 is instantiated separately.

Each ADC consists of a 16-bit successive approximation analog-to-digital converter. Each ADC has up to 20 multiplexed channels. A/D conversion of the various channels can be performed in single, continuous, scan or discontinuous mode. The result of the ADC is stored in a left-aligned or right-aligned 32-bit data register.

The ADCs are mapped on the AHB bus to allow fast data handling.

The analog watchdog features allow the application to detect if the input voltage goes outside the user-defined high or low thresholds.

A built-in hardware oversampler allows to improve analog performances while off-loading the related computational burden from the CPU.

An efficient low-power mode is implemented to allow very low consumption at low frequency.
25.2 **ADC main features**

- **High-performance features**
  - Up to 2x ADCs which can operate in dual mode
  - 16, 14, 12, 10 or 8-bit configurable resolution
  - ADC conversion time is independent from the AHB bus clock frequency
  - Faster conversion time by lowering resolution
  - Can manage Single-ended or differential inputs (programmable per channels)
  - AHB slave bus interface to allow fast data handling
  - Self-calibration (both offset and linearity)
  - Channel-wise programmable sampling time
  - Up to four injected channels (analog inputs assignment to regular or injected channels is fully configurable)
  - Hardware assistant to prepare the context of the injected channels to allow fast context switching
  - Data alignment with in-built data coherency
  - Data can be managed by GP-DMA for regular channel conversions with FIFO
  - Data can be routed to DFSDM for post processing
  - 4 dedicated data registers for the injected channels

- **Oversampler**
  - 32-bit data register
  - Oversampling ratio adjustable from 2 to 1024x
  - Programmable data right and left shift

- **Low-power features**
  - Speed adaptive low-power mode to reduce ADC consumption when operating at low frequency
  - Allows slow bus frequency application while keeping optimum ADC performance
  - Provides automatic control to avoid ADC overrun in low AHB bus clock frequency application (auto-delayed mode)

- **Each ADC features an external analog input channel**
  - Up to 6 fast channels from dedicated GPIO pads
  - Up to 14 slow channels from dedicated GPIO pads

- **In addition, there are 5 internal dedicated channels**
  - Internal reference voltage ($V_{REFINT}$)
  - Internal temperature sensor ($V_{SENSE}$)
  - $V_{BAT}$ monitoring channel ($V_{BAT}/4$)
  - Connection to DAC internal channels

- **Start-of-conversion can be initiated:**
  - by software for both regular and injected conversions
  - by hardware triggers with configurable polarity (internal timers events or GPIO input events) for both regular and injected conversions

- **Conversion modes**
  - Each ADC can convert a single channel or can scan a sequence of channels
Analog-to-digital converters (ADC) RM0433

- Single mode converts selected inputs once per trigger
- Continuous mode converts selected inputs continuously
- Discontinuous mode
- Dual ADC mode for ADC1 and 2
- Interrupt generation at ADC ready, the end of sampling, the end of conversion (regular or injected), end of sequence conversion (regular or injected), analog watchdog 1, 2 or 3 or overrun events
- 3 analog watchdogs per ADC
- ADC input range: \( V_{\text{REF}-} \leq V_{\text{IN}} \leq V_{\text{REF}+} \)

*Figure 135* shows the block diagram of one ADC.

### 25.3 ADC implementation

<table>
<thead>
<tr>
<th>ADC modes/features</th>
<th>ADC1</th>
<th>ADC2</th>
<th>ADC3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dual mode</td>
<td>X (coupled together)</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DFSDM interface</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Extended sample time option (SMPPLUS control)</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>LDO voltage regulator status</td>
<td>( X^{(1)} )</td>
<td>( X^{(1)} )</td>
<td>( X^{(1)} )</td>
</tr>
</tbody>
</table>

1. Available only on devices revision V.
25.4 ADC functional description

25.4.1 ADC block diagram

Figure 135 shows the ADC block diagram and Table 205 gives the ADC pin description.

Figure 135. ADC block diagram

1. adc_sclk is available only on devices revision V.
25.4.2 ADC pins and internal signals

Table 205. ADC input/output pins

<table>
<thead>
<tr>
<th>Name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREF+</td>
<td>Input, analog reference positive</td>
<td>The higher/positive reference voltage for the ADC.</td>
</tr>
<tr>
<td>VDDA</td>
<td>Input, analog supply</td>
<td>Analog power supply equal VDDA</td>
</tr>
<tr>
<td>VREF-</td>
<td>Input, analog reference negative</td>
<td>The lower/negative reference voltage for the ADC.</td>
</tr>
<tr>
<td>VSSA</td>
<td>Input, analog supply ground</td>
<td>Ground for analog power supply equal to VSS</td>
</tr>
<tr>
<td>ADC(x)_INPy</td>
<td>External analog inputs</td>
<td>Up to 20 analog input channels ((x = ADC) number= 1 to 3): &lt;br&gt; - ADC(x)_INP[0:5] fast channels &lt;br&gt; - ADC(x)_INP[6:19] slow channels</td>
</tr>
<tr>
<td>ADC(x)_INNy</td>
<td>External analog inputs</td>
<td>Up to 20 analog input channels ((x = ADC) number= 1 to 3): &lt;br&gt; - ADC(x)_INN[0:5] fast channels &lt;br&gt; - ADC(x)_INN[6:19] slow channels</td>
</tr>
</tbody>
</table>

Table 206. ADC internal input/output signals

<table>
<thead>
<tr>
<th>Internal signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{INP}}[y])</td>
<td>Analog inputs</td>
<td>Positive input analog channels for each ADC, connected either to ADC(x)_INP/ external channels or to internal channels.</td>
</tr>
<tr>
<td>(V_{\text{INN}}[y])</td>
<td>Analog inputs</td>
<td>Negative input analog channels for each ADC, connected either to VREF- or to ADC(x)_INN/ external channels.</td>
</tr>
<tr>
<td>adc_ext_trgy</td>
<td>Inputs</td>
<td>Up to 21 external trigger inputs for the regular conversions (can be connected to on-chip timers). These inputs are shared between the ADC master and the ADC slave.</td>
</tr>
<tr>
<td>adc_jext_trgy</td>
<td>Inputs</td>
<td>Up to 21 external trigger inputs for the injected conversions (can be connected to on-chip timers). These inputs are shared between the ADC master and the ADC slave.</td>
</tr>
<tr>
<td>adc_awd1</td>
<td>Outputs</td>
<td>Internal analog watchdog output signal connected to on-chip timers. ((x = Analog) watchdog number 1,2,3)</td>
</tr>
<tr>
<td>adc_awd2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>adc_awd3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>adc_it</td>
<td>Output</td>
<td>ADC interrupt</td>
</tr>
<tr>
<td>adc_hclk</td>
<td>Input</td>
<td>AHB clock</td>
</tr>
<tr>
<td>adc_sclk</td>
<td>Input</td>
<td>ADC synchronous clock input from RCC</td>
</tr>
<tr>
<td>adc_ker_ck_input</td>
<td>Input</td>
<td>ADC kernel clock input from RCC</td>
</tr>
<tr>
<td>adc_dma</td>
<td>Output</td>
<td>ADC DMA requests</td>
</tr>
<tr>
<td>adc_dat[15:0]</td>
<td>Outputs</td>
<td>ADC data outputs</td>
</tr>
</tbody>
</table>
25.4.3 ADC clocks

Dual clock domain architecture (revision V devices)

The dual clock-domain architecture means that the ADC clock is independent from the AHB bus clock.

The input clock is the same for all ADCs and can be selected between two different clock sources (see Figure 136: ADC Clock scheme):

1. The ADC clock can be a specific clock source, named adc_ker_ck_input which is independent and asynchronous with the AHB clock.
   It can be configured in the RCC (refer to RCC Section for more information on how to generate the ADC clock (adc_ker_ck_input) dedicated clock).
   To select this scheme, CKMODE[1:0] bits of the ADCx_CCR register must be reset.

2. The ADC clock can be derived from the system clock or system clock divided by two (adc_sclk). In this mode, a programmable divider factor can be selected (/1, 2 or 4 according to bits CKMODE[1:0]).
   To select this scheme, CKMODE[1:0] bits of the ADCx_CCR register must be different from "00". adc_sclk is equal to sys_ck when HPRE is set to 0, otherwise it corresponds to sys_ck/2.

In both case, the clock divider factor of 2 is applied to the clock provided to the ADC analog block (fadc_ker_ck).

Option 1) has the advantage of reaching the maximum ADC clock frequency whatever the AHB clock scheme selected. The ADC clock can eventually be divided by the following ratio: 1, 2, 4, 6, 8, 10, 12, 16, 32, 64, 128, 256; using the prescaler configured with bits PRESC[3:0] in the ADCx_CCR register.

Option 2) has the advantage of using the system without additional PLL. In addition, when adc_sclk is twice faster than the adc_hclk clock, the latency between the trigger and the start of conversion is fixed. This can be useful when the ADC is triggered by a timer and if the application requires that the ADC is precisely triggered without any uncertainty (otherwise, an uncertainty of the trigger instant is added by the resynchronizations between the two clock domains).

The clock configured through CKMODE[1:0] bits must be compliant with the analog ADC operating frequency specified in the product datasheet.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Source/destination</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC3 VINP[18]</td>
<td>VSENSE (output voltage from internal temperature sensor)</td>
</tr>
<tr>
<td>ADC3 VINP[19]</td>
<td>VREFINT (output voltage from internal reference voltage)</td>
</tr>
<tr>
<td>ADC3 VINP[17]</td>
<td>VBAT/4 (external battery voltage supply voltage)</td>
</tr>
<tr>
<td>ADC2 VINP[16]</td>
<td>dac1_out1</td>
</tr>
<tr>
<td>ADC2 VINP[17]</td>
<td>dac1_out2</td>
</tr>
<tr>
<td>adc_dat[15:0]</td>
<td>dfsdm_dat_adc[15:0]</td>
</tr>
</tbody>
</table>
Analog-to-digital converters (ADC) RM0433

Note: adc_sclk is the system clock or system clock divided by two: when the AHB prescaler is set to 1 (HPRE[3:0] = 0XXX in RCC_CFGR register), adc_sclk is equal to sys_ck, otherwise adc_sclk corresponds to sys_ck/2.

Figure 136. ADC Clock scheme

1. Refer to the RCC section to see how adc_hclk and adc_ker_ck_input can be generated.

Dual clock domain architecture (revision Y devices)

The dual clock-domain architecture means that the ADC clock is independent from the AHB bus clock.

The input clock is the same for all ADCs and can be selected between two different clock sources (see Figure 137: ADC clock scheme):

1. The ADC clock can be a specific clock source, named adc_ker_ck_input which is independent and asynchronous with the AHB clock.
   It can be configured in the RCC (refer to RCC Section for more information on how to generate the ADC clock (adc_ker_ck_input) dedicated clock).
   To select this scheme, CKMODE[1:0] bits of the ADCx_CCR register must be reset.

2. The ADC clock can be derived from the AHB clock of the ADC bus interface, divided by a programmable factor (1, 2 or 4). In this mode, a programmable divider factor can be selected (/1, 2 or 4 according to bits CKMODE[1:0]).
   To select this scheme, CKMODE[1:0] bits of the ADCx_CCR register must be different from "00".

Note: For option 2), a prescaling factor of 1 (CKMODE[1:0]=01) can be used only if the AHB prescaler is set to 1 (HPRE[3:0] = 0XXX in RCC_CFGR register, corresponding to a clock duty cycle of 50%).

Option 1) has the advantage of reaching the maximum ADC clock frequency whatever the AHB clock scheme selected. The ADC clock can eventually be divided by the following ratio: 1, 2, 4, 6, 8, 10, 12, 16, 32, 64, 128, 256; using the prescaler configured with bits PRESC[3:0] in the ADCx_CCR register.
Option 2) has the advantage of bypassing the clock domain resynchronizations. This can be useful when the ADC is triggered by a timer and if the application requires that the ADC is precisely triggered without any uncertainty (otherwise, an uncertainty of the trigger instant is added by the resynchronizations between the two clock domains).

The clock configured through CKMODE[1:0] bits must be compliant with the operating frequency specified in the product datasheet.

**Figure 137. ADC clock scheme**

1. Refer to the RCC section to see how adc_hclk and adc_ker_ck_input can be generated.

**Clock ratio constraint between ADC clock and AHB clock**

There are generally no constraints to be respected for the ratio between the ADC clock and the AHB clock except if some injected channels are programmed. In this case, it is mandatory to respect the following ratio:

- \( F_{\text{adc_hclk}} \geq \frac{F_{\text{adc_ker_ck}}}{4} \) if the resolution of all channels are 16-bit, 14-bit, 12-bit or 10-bit
- \( F_{\text{adc_hclk}} \geq \frac{F_{\text{adc_ker_ck}}}{3} \) if there are some channels with resolutions equal to 8-bit (and none with lower resolutions)

**Constraints between ADC clocks**

When several ADC interfaces are used simultaneously, it is mandatory to use the same clock source from the RCC block without prescaler ratio, for all ADC interfaces.

**BOOST control**

The ADC Boost mode can be controlled through the BOOST bit in the ADC_CR register.

This bit must be set according to the ADC clock setting. Refer to the ADC_CR register description.
25.4.4 ADC1/2/3 connectivity

ADC1 and ADC2 are tightly coupled and share some external channels as described in the following figures.

ADC3 is instantiated separately, but some inputs are shared with ADC1 and ADC2.

1. ADCx_INNy signal can only be used when the corresponding ADC input channel is configured as differential mode.
Figure 139. ADC2 connectivity

1. ADCx_INNy signal can only be used when the corresponding ADC input channel is configured as differential mode.
Figure 140. ADC3 connectivity

1. ADCx_INNy signal can only be used when the corresponding ADC input channel is configured as differential mode.
25.4.5 Slave AHB interface

The ADCs implement an AHB slave port for control/status register and data access. The features of the AHB interface are listed below:

- Word (32-bit) accesses
- Single cycle response
- Response to all read/write accesses to the registers with zero wait states.

The AHB slave interface does not support split/retry requests, and never generates AHB errors.

25.4.6 ADC deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN)

By default, the ADC is in deep-power-down mode where its supply is internally switched off to reduce the leakage currents (the reset state of bit DEEPPWD is 1 in the ADC_CR register).

To start ADC operations, it is first needed to exit deep-power-down mode by clearing bit DEEPPWD=0.

Then, it is mandatory to enable the ADC internal voltage regulator by setting the bit ADVREGEN=1 into ADC_CR register. The software must wait for the startup time of the ADC voltage regulator ($T_{ADVREG\_STUP}$) before launching a calibration or enabling the ADC. This delay must be implemented by software.

The LDO status can be verified by checking the LDORDY bit in ADC_ISR register (refer to Section 25.3: ADC implementation for the availability of the LDO regulator status).

For the startup time of the ADC voltage regulator, refer to device datasheet for $T_{ADVREG\_STUP}$ parameter.

After ADC operations are complete, the ADC can be disabled (ADEN=0). It is possible to save power by also disabling the ADC voltage regulator. This is done by writing bit ADVREGEN=0.

Then, to save more power by reducing the leakage currents, it is also possible to re-enter in ADC deep-power-down mode by setting bit DEEPPWD=1 into ADC_CR register. This is particularly interesting before entering Stop mode.

**Note:** Writing DEEPPWD=1 automatically disables the ADC voltage regulator and bit ADVREGEN is automatically cleared.

**Note:** When the internal voltage regulator is disabled (ADVREGEN=0), the internal analog calibration is kept.

In ADC deep-power-down mode (DEEPPWD=1), the internal analog calibration is lost and it is necessary to either relaunch a calibration or apply again the calibration factor which was previously saved (refer to Section 25.4.8: Calibration (ADCAL, ADCALDIF, ADCALLIN, ADC_CALFACT)).
25.4.7 Single-ended and differential input channels

Channels can be configured to be either single-ended input or differential input by writing into bits DIFSEL[19:0] in the ADC_DIFSEL register. This configuration must be written while the ADC is disabled (ADEN=0).

In single-ended input mode, the analog voltage to be converted for channel “i” is the difference between the external voltage $V_{INP}[i]$ (positive input) and $V_{REF-}$ (negative input).

In differential input mode, the analog voltage to be converted for channel “i” is the difference between the external voltage $V_{INP}[i]$ (positive input) and $V_{INN}[i]$ (negative input).

The output data for the differential mode is an unsigned data. When $V_{INP}[i]$ equals $V_{REF-}$, $V_{INN}[i]$ equals $V_{REF+}$ and the output data is 0x0000 (16-bit resolution mode). When $V_{INP}[i]$ equals $V_{REF+}$, $V_{INN}[i]$ equals $V_{REF-}$, and the output data is 0xFFFF.

\[
\text{Converted value} = \frac{\text{ADC Full Scale}}{2} \times \left[ 1 + \frac{V_{INP} - V_{INN}}{V_{REF+}} \right]
\]

When ADC is configured as differential mode, both input should be biased at $V_{REF+} / 2$ voltage.

The input signal are supposed to be differential (common mode voltage should be fixed).

For a complete description of how the input channels are connected for each ADC, refer to Section 25.4.4: ADC1/2/3 connectivity.

Caution: When configuring the channel “i” in differential input mode, its negative input voltage is connected to $V_{INN}[i]$. As a consequence, channel “i+n”, which is connected to $V_{INN}[i]$, should not be converted at same time by different ADCs. Some channels are shared between ADC1/ADC2: this can make the channel on the other ADC unusable.

25.4.8 Calibration (ADCAL, ADCALDIF, ADCALLIN, ADC_CALFACT)

Each ADC provides an automatic calibration procedure which drives all the calibration sequence including the power-on/off sequence of the ADC. During the procedure, the ADC calculates a calibration factor which is 11-bits of offset or 160-bits of linearity and which is applied internally to the ADC until the next ADC power-off. During the calibration procedure, the application must not use the ADC and must wait until calibration is complete.

The calibration is preliminary to any ADC operation. It removes the systematic errors which may vary from chip to chip and allows to compensate offset and linearity deviation.

The calibration factor for the offset to be applied for single-ended input conversions is different from the factor to be applied for differential input conversions:

- Write ADCALDIF=0 before launching a calibration which will be applied for single-ended input conversions.
- Write ADCALDIF=1 before launching a calibration which will be applied for differential input conversions.
The linearity correction must be done once only, regardless of single / differential configuration.

- Write ADCALLIN=1 before launching a calibration which will run the linearity calibration same time as the offset calibration.
- Write ADCALLIN=0 before launching a calibration which will not run the linearity calibration but only the offset calibration.

The calibration is then initiated by software by setting bit ADCAL=1. It can be initiated only when the ADC is disabled (when ADEN=0). ADCAL bit stays at 1 during all the calibration sequence. It is then cleared by hardware as soon the calibration completes. At this time, the associated calibration factor is stored internally in the analog ADC and also in the bits CALFACT_S[10:0] or CALFACT_D[10:0] of ADC_CALFACT register (depending on single-ended or differential input calibration). The 160-bit linearity calibration factor can be accessed using the ADC_CALFACT2 register with ADEN set to 1.

The internal analog calibration is kept if the ADC is disabled (ADEN=0). However, if the ADC is disabled for extended periods, it is recommended that a new offset calibration cycle is run before enabling again the ADC.

The internal analog calibration is lost each time the power of the ADC is removed (example, when the product enters in STANDBY or VBAT mode). In this case, to avoid spending time recalibrating the ADC, it is possible to re-write the calibration factor into the ADC_CALFACT and ADC_CALFACT2 register without recalibrating, supposing that the software has previously saved the calibration factor delivered during the previous calibration.

The calibration factor can be written if the ADC is enabled but not converting (ADEN=1 and ADSTART=0 and JADSTART=0). Then, at the next start of conversion, the calibration factor will automatically be injected into the analog ADC. This loading is transparent and does not add any cycle latency to the start of the conversion. It is recommended to recalibrate when VREF+ voltage changed more than 10%.

Refer to the datasheets for the clock cycle requirement for both linear and offset calibration.

**Software procedure to calibrate the ADC**

1. Ensure DEEPPWD=0, ADVREGEN=1 and verify that the ADC voltage regulator startup time has elapsed by checking the LDORDY bit in ADC_ISR (refer to Section 25.3: ADC implementation for the availability of the LDO regulator status).
2. Ensure that ADEN=0.
3. Select the input mode for this calibration by setting ADCALDIF=0 (Single-ended input) or ADCALDIF=1 (Differential input). Select if Linearity calibration enable or not by ADCALLIN=1(enabled) or ADCALLIN=0_disabled.
4. Set ADCAL=1.
5. Wait until ADCAL=0.
6. The offset calibration factor can be read from ADC_CALFACT register.
7. The linearity calibration factor can be read from ADC_CALFACT2 register, following the procedure described in Section : Linearity calibration reading procedure (ADEN must be set to 1 prior to accessing ADC_CALFACT2 register).
Software procedure to re-inject a calibration factor into the ADC

1. Ensure ADEN=1 and ADSTART=0 and JADSTART=0 (ADC enabled and no conversion is ongoing).
2. Write CALFACT_S and CALFACT_D with the new offset calibration factors.
3. Write LINCALFACT bits with the new linearity calibration factors, following the procedure described in Section: Linearity calibration writing procedure.
4. When a conversion is launched, the calibration factor will be injected into the analog ADC only if the internal analog calibration factor differs from the one stored in bits CALFACT_S for single-ended input channel or bits CALFACT_D for differential input channel.

Figure 141. ADC calibration

Figure 142. Updating the ADC offset calibration factor
Calibrating single-ended and differential analog inputs with a single ADC

If the ADC is supposed to convert both differential and single-ended inputs, two calibrations must be performed, one with ADCALDIF=0 and one with ADCALDIF=1. The procedure is the following:

1. Disable the ADC.
2. Calibrate the ADC in single-ended input mode (with ADCALDIF=0) and Linearity calibration enable (with ADCALLIN=1). This updates the registers CALFACT_S[10:0] and LINCALFACT[159:0].
3. Calibrate the ADC in Differential input modes (with ADCALDIF=1) and Linearity calibration disable (with ADCALLIN=0). This updates the register CALFACT_D[10:0].
4. Enable the ADC, configure the channels and launch the conversions. Each time there is a switch from a single-ended to a differential inputs channel (and vice-versa), the calibration will automatically be injected into the analog ADC.

![Figure 143. Mixing single-ended and differential channels](image-url)
Linearity calibration reading procedure

Once the calibration is done (ADCAL bit cleared by hardware) with ADCALLIN=1, the 160-bit linearity correction factor can be read using the ADC_CALFACT2 30-bit registers (6 read accesses are necessary).

The six LINCALRDYW1..6 control/status bits in ADC_CR are set when the calibration is complete. When ADEN is set to 1, clearing one of these bits launches the transfer of part of the linearity factor into the LINCALFACT[29:0] of the ADC_CALFACT2 register. The bit will be reset by hardware when the ADC_CALFACT2 register can be read (software must poll the bit until it is cleared). The complete procedure is as following:

1. Ensure DEEPPWD=0, ADVREGEN=1 and that the ADC voltage regulator startup time has elapsed by checking the LDORDY bit in ADC_ISR (refer to Section 25.3: ADC implementation for the availability of the LDO regulator status).
2. Set ADEN = 1 and wait until ADRDY=1.
4. Poll LINCALRDYW6 bit until returned value is zero, indicating linearity correction bits[159:150] are available in ADC_CALFACT2[29:0].
5. Read ADC_CALFACT2[29:0].
7. Poll LINCALRDYW5 bit until returned value is zero, indicating linearity correction bits[149:120] are available in ADC_CALFACT2[29:0].
8. Read ADC_CALFACT2[29:0].
10. Poll LINCALRDYW4 bit until returned value is zero, indicating linearity correction bits[119:90] are available in ADC_CALFACT2[29:0].
11. Read ADC_CALFACT2[29:0].
13. Poll LINCALRDYW3 bit until returned value is zero, indicating linearity correction bits[89:60] are available in ADC_CALFACT2[29:0].
14. Read ADC_CALFACT2[29:0].
15. Clear LINCALRDYW2 bit.
16. Poll LINCALRDYW2 bit until returned value is zero, indicating linearity correction bits[59:30] are available in ADC_CALFACT2[29:0].
17. Read ADC_CALFACT2[29:0].
18. Clear LINCALRDYW1 bit.
19. Poll LINCALRDYW1 bit until returned value is zero, indicating linearity correction bits[29:0] are available in ADC_CALFACT2[29:0].
20. Read ADC_CALFACT2[29:0].

Note: The software is allowed to toggle a single LINCALRDYWx bit at once (other bits left unchanged), otherwise causing unexpected behavior.
The software can access the linearity calibration factor by writing LINCALRDYW1..6 bits only when ADEN=1 and ADSTART=0 and JADSTART=0 (ADC enabled and no conversion is ongoing).
Linearity calibration writing procedure

The six LINCALRDYW1..6 control/status bits in ADC_CR are reset when the calibration has not yet been done or a new linearity calibration factor have been rewritten. It is possible to force directly a linearity calibration factor or re-inject it using the following procedure:

1. Ensure DEEPPWD=0, ADVREGEN=1 and that ADC voltage regulator startup time has elapsed by checking the LDORDY bit in ADC_ISR (refer to Section 25.3: ADC implementation for the availability of the LDO regulator status).
2. Set ADEN = 1 and wait until ADRDY=1.
3. Write ADC_CALFACT2[9:0] with previously saved linearity correction factor bits[159:150].
4. Set LINCALRDYW6 bit.
5. Poll LINCALRDYW6 bit until returned value is one, indicating linearity correction bits[159:150] have been effectively written.
6. Write ADC_CALFACT2[29:0] with previously saved linearity correction factor bits[149:120].
7. Set LINCALRDYW5 bit.
8. Poll LINCALRDYW5 bit until returned value is one, indicating linearity correction bits[149:120] have been effectively written.
9. Write ADC_CALFACT2[29:0] with previously saved linearity correction factor bits[119:90].
10. Set LINCALRDYW4 bit.
11. Poll LINCALRDYW4 bit until returned value is one, indicating linearity correction bits[119:90] have been effectively written.
12. Write ADC_CALFACT2[29:0] with previously saved linearity correction factor bits[89:60].
13. Set LINCALRDYW3 bit.
14. Poll LINCALRDYW3 bit until returned value is one, indicating linearity correction bits[89:60] have been effectively written.
15. Write ADC_CALFACT2[29:0] with previously saved linearity correction factor bits[59:30].
17. Poll LINCALRDYW2 bit until returned value is one, indicating linearity correction bits[59:30] have been effectively written.
18. Write ADC_CALFACT2[29:0] with previously saved linearity correction factor bits[29:0].
19. Set LINCALRDYW1 bit.
20. Poll LINCALRDYW1 bit until returned value is one, indicating linearity correction bits[29:0] have been effectively written.

Note: The software is allowed to toggle a single LINCALRDYWx bit at once (other bits left unchanged), otherwise causing unexpected behavior.

The software is allowed to update the linearity calibration factor by writing LINCALRDYW1..6 bits only when ADEN=1 and ADSTART=0 and JADSTART=0 (ADC enabled and no conversion is ongoing).
25.4.9 ADC on-off control (ADEN, ADDIS, ADRDY)

First of all, follow the procedure explained in Section 25.4.6: ADC deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN)).

Once DEEPPWD = 0 and ADVREGEN = 1, the ADC can be enabled and the ADC needs a stabilization time of tSTAB before it starts converting accurately, as shown in Figure 144. Two control bits enable or disable the ADC:

- ADEN=1 enables the ADC. The flag ADRDY will be set once the ADC is ready for operation.
- ADDIS=1 disables the ADC. ADEN and ADDIS are then automatically cleared by hardware as soon as the analog ADC is effectively disabled.

Regular conversion can then start either by setting ADSTART=1 (refer to Section 25.4.19: Conversion on external trigger and trigger polarity (EXTSEL, EXTEN, JEXTSEL, JEXTEN)) or when an external trigger event occurs, if triggers are enabled.

Injected conversions start by setting JADSTART=1 or when an external injected trigger event occurs, if injected triggers are enabled.

Software procedure to enable the ADC

1. Clear the ADRDY bit in the ADC_ISR register by writing ‘1’.
2. Set ADEN=1.
3. Wait until ADRDY=1 (ADRDY is set after the ADC startup time). This can be done using the associated interrupt (setting ADRDYIE=1).
4. Clear the ADRDY bit in the ADC_ISR register by writing ‘1’ (optional).

Software procedure to disable the ADC

1. Check that both ADSTART=0 and JADSTART=0 to ensure that no conversion is ongoing. If required, stop any regular and injected conversion ongoing by setting ADSTP=1 and JADSTP=1 and then wait until ADSTP=0 and JADSTP=0.
2. Set ADDIS=1.
3. If required by the application, wait until ADEN=0, until the analog ADC is effectively disabled (ADDIS will automatically be reset once ADEN=0).

Figure 144. Enabling / Disabling the ADC
25.4.10 Constraints when writing the ADC control bits

The software can write the RCC control bits to configure and enable the ADC clock (refer to RCC Section), the control bits DIFSEL in the ADC_DIFSEL register, ADCx_CCR register and the control bits ADCAL and ADEN in the ADC_CR register, only if the ADC is disabled (ADEN must be equal to 0).

The software is then allowed to write the control bits ADSTART, JADSTART and ADDIS of the ADC_CR register only if the ADC is enabled and there is no pending request to disable the ADC (ADEN must be equal to 1 and ADDIS to 0).

For all the other control bits of the ADC_CFGR, ADC_SMPRy, ADC_TRy, ADC_SQRy, ADC_JDRy, ADC_OFRy and ADC_IER registers:
- For control bits related to configuration of regular conversions, the software is allowed to write them only if the ADC is enabled (ADEN=1) and if there is no regular conversion ongoing (ADSTART must be equal to 0).
- For control bits related to configuration of injected conversions, the software is allowed to write them only if the ADC is enabled (ADEN=1) and if there is no injected conversion ongoing (JADSTART must be equal to 0).

The software can write ADSTP or JADSTP control bits in the ADC_CR register only if the ADC is enabled and eventually converting and if there is no pending request to disable the ADC (ADSTART or JADSTART must be equal to 1 and ADDIS to 0).

The software can write the register ADC_JSQR at any time, when the ADC is enabled (ADEN=1).

The software is allowed to write the ADC_JSQR register only when JADSTART is cleared to 0 (no injected conversion is ongoing) unless the context queue is enabled (JQDIS=0 in ADC_CFGR register).

Note: There is no hardware protection to prevent these forbidden write accesses and ADC behavior may become in an unknown state. To recover from this situation, the ADC must be disabled (clear ADEN=0 as well as all the bits of ADC_CR register).

25.4.11 Channel selection (SQRx, JSQRx)

There are up to 20 multiplexed channels per ADC:
- 6 fast analog inputs coming from Analog PADs and GPIO pads (ADCx_INP/INN[0..5])
- Up to 14 slow analog inputs coming from GPIO pads (ADCx_INP/INN[6..19]).
- The ADCs are connected to 5 internal analog inputs:
  - the internal temperature sensor (VSENSE)
  - the internal reference voltage (VREFINT)
  - the VBAT monitoring channel (VBAT/4)
  - DAC internal channels

Refer to Table ADC interconnection in Section 25.4.2: ADC pins and internal signals for the connection of the above internal analog inputs to external ADC pins or internal signals.

It is possible to organize the conversions in two groups: regular and injected. A group consists of a sequence of conversions that can be done on any channel and in any order. For instance, it is possible to implement the conversion sequence in the following order:
Analog-to-digital converters (ADC) RM0433

ADCx_INP/INN3, ADCx_INP/INN8, ADCx_INP/INN2, ADCx_INP/INN0, ADCx_INP/INN2, ADCx_INP/INN2, ADCx_INP/INN15.

- **A regular group** is composed of up to 16 conversions. The regular channels and their order in the conversion sequence must be selected in the ADC_SQRy registers. The total number of conversions in the regular group must be written in the L[3:0] bits in the ADC_SQR1 register.

- **An injected group** is composed of up to 4 conversions. The injected channels and their order in the conversion sequence must be selected in the ADC_JSQR register. The total number of conversions in the injected group must be written in the L[1:0] bits in the ADC_JSQR register.

ADC_SQRy registers must not be modified while regular conversions can occur. For this, the ADC regular conversions must be first stopped by writing ADSTP=1 (refer to Section 25.4.18: Stopping an ongoing conversion (ADSTP, JADSTP)).

The software is allowed to modify on-the-fly the ADC_JSQR register when JADSTART is set to 1 only when the context queue is enabled (JQDIS=0 in ADC_CFRG register).

**Temperature sensor, VREFINT and VBAT internal channels**

The internal reference voltage (VREFINT), the temperature sensor (VSENSE), and the VBAT channel are connected to ADC internal channels. Refer to Table ADC interconnection in Section 25.4.2: ADC pins and internal signals for details.

*Note:* To convert one of the internal analog channels, enable the corresponding analog sources by programming VREFEN, TSEN and VBATEN bits in the ADCx_CCR registers.

**25.4.12 Channel preselection register (ADC_PCSEL)**

For each channel selected through SQRx or JSQRx, the corresponding ADC_PCSEL bit must be previously configured.

This ADC_PCSEL bit controls the analog switch integrated in the I/O level. The ADC input MUX selects the ADC input according to the SQRx and JSQRx with very high speed, the analog switch integrated in the IO cannot react as fast as ADC mux does. To avoid the delay on analog switch control on IO, it is necessary to pre select the input channels which will be selected in the SQRx, JSQRx.

The selection is based on the VINP[i] of each ADC input. If ADC1 converts the ADC123_INP2(VINP[2]) as differential mode, ADC123_INP6(VINP[6]) also needs to be selected in ADC_PCSEL.

Some I/Os are connected to several VINP[i] of the ADCx. The control inputs of the analog switch are ORed with the corresponding ADC_PCSEL register bits.
25.4.13 Channel-wise programmable sampling time (SMPR1, SMPR2)

Before starting a conversion, the ADC must establish a direct connection between the voltage source under measurement and the embedded sampling capacitor of the ADC. This sampling time must be enough for the input voltage source to charge the embedded capacitor to the input voltage level.

Each channel can be sampled with a different sampling time which is programmable using the SMP[2:0] bits in the ADC_SMPR1 and ADC_SMPR2 registers. It is therefore possible to select among the following sampling time values:

- SMP = 000: 1.5 ADC clock cycles
- SMP = 001: 2.5 ADC clock cycles
- SMP = 010: 8.5 ADC clock cycles
- SMP = 011: 16.5 ADC clock cycles
- SMP = 100: 32.5 ADC clock cycles
- SMP = 101: 64.5 ADC clock cycles
- SMP = 110: 387.5 ADC clock cycles
- SMP = 111: 810.5 ADC clock cycles

The total conversion time is calculated as follows:

\[ T_{\text{CONV}} = \text{Sampling time} + 7.5 \text{ ADC clock cycles} \]

Example:

With \( F_{\text{adc,ker,ck}} = 24 \text{ MHz} \) and a sampling time of 1.5 ADC clock cycles (14-bit mode):

\[ T_{\text{CONV}} = (1.5 + 7.5) \text{ ADC clock cycles} = 9 \text{ ADC clock cycles} = 0.375 \mu s \text{ (14 bit mode for fast channels)} \]

The ADC notifies the end of the sampling phase by setting the status bit EOSMP (only for regular conversion).

Constraints on the sampling time for fast and slow channels

For each channel, SMP[2:0] bits must be programmed to respect a minimum sampling time as specified in the ADC characteristics section of the datasheets.

I/O analog switch voltage booster

The resistance of the I/O analog switches increases when the VDDA voltage is too low. The sampling time must consequently be adapted accordingly (refer to the device datasheet for the corresponding electrical characteristics). This resistance can be minimized at low VDDA voltage by enabling an internal voltage booster through the BOOSTE bit of the SYSCFG_PMCR register.
25.4.14 Single conversion mode (CONT=0)

In Single conversion mode, the ADC performs once all the conversions of the channels. This mode is started with the CONT bit at 0 by either:

- Setting the ADSTART bit in the ADC_CR register (for a regular channel, with software trigger selected)
- Setting the JADSTART bit in the ADC_CR register (for an injected channel, with software trigger selected)
- External hardware trigger event (for a regular or injected channel)
  ADSTART bit or JADSTART bit must be set before triggering an external event.

Inside the regular sequence, after each conversion is complete:

- The converted data are stored into the 32-bit ADC_DR register
- The EOC (end of regular conversion) flag is set
- An interrupt is generated if the EOCIE bit is set

Inside the injected sequence, after each conversion is complete:

- The converted data are stored into one of the four 32-bit ADC_JDRy registers
- The JEOC (end of injected conversion) flag is set
- An interrupt is generated if the JEOCIE bit is set

After the regular sequence is complete:

- The EOS (end of regular sequence) flag is set
- An interrupt is generated if the EOSIE bit is set

After the injected sequence is complete:

- The JEOS (end of injected sequence) flag is set
- An interrupt is generated if the JEOSIE bit is set

Then the ADC stops until a new external regular or injected trigger occurs or until bit ADSTART or JADSTART is set again.

Note: To convert a single channel, program a sequence with a length of 1.

25.4.15 Continuous conversion mode (CONT=1)

This mode applies to regular channels only.

In continuous conversion mode, when a software or hardware regular trigger event occurs, the ADC performs once all the regular conversions of the channels and then automatically re-starts and continuously converts each conversions of the sequence. This mode is started with the CONT bit at 1 either by external trigger or by setting the ADSTART bit in the ADC_CR register.

Inside the regular sequence, after each conversion is complete:

- The converted data are stored into the 32-bit ADC_DR register
- The EOC (end of conversion) flag is set
- An interrupt is generated if the EOCIE bit is set

After the sequence of conversions is complete:

- The EOS (end of sequence) flag is set
- An interrupt is generated if the EOSIE bit is set
Then, a new sequence restarts immediately and the ADC continuously repeats the conversion sequence.

Note: To convert a single channel, program a sequence with a length of 1. It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both DISCEN=1 and CONT=1. Injected channels cannot be converted continuously. The only exception is when an injected channel is configured to be converted automatically after regular channels in continuous mode (using JAUTO bit), refer to Auto-injection mode section.

25.4.16 Starting conversions (ADSTART, JADSTART)

Software starts ADC regular conversions by setting ADSTART=1.

When ADSTART is set, the conversion starts:
- Immediately: if EXTEN = 0x0 (software trigger)
- At the next active edge of the selected regular hardware trigger: if EXTEN /= 0x0

Software starts ADC injected conversions by setting JADSTART=1.

When JADSTART is set, the conversion starts:
- Immediately, if JEXTEN = 0x0 (software trigger)
- At the next active edge of the selected injected hardware trigger: if JEXTEN /= 0x0

Note: In auto-injection mode (JAUTO=1), use ADSTART bit to start the regular conversions followed by the auto-injected conversions (JADSTART must be kept cleared).

ADSTART and JADSTART also provide information on whether any ADC operation is currently ongoing. It is possible to re-configure the ADC while ADSTART=0 and JADSTART=0 are both true, indicating that the ADC is idle.

ADSTART is cleared by hardware:
- In single mode with software trigger (CONT=0, EXTEN=0x0)
  - at any end of conversion sequence (EOS =1)
- In discontinuous mode with software trigger (CONT=0, DISCEN=1, EXTEN=0x0)
  - at end of conversion (EOC=1)
- In all other cases (CONT=x, EXTEN=x)
  - after execution of the ADSTP procedure asserted by the software.

Note: In continuous mode (CONT=1), ADSTART is not cleared by hardware with the assertion of EOS because the sequence is automatically relaunched.

When a hardware trigger is selected in single mode (CONT=0 and EXTEN /=0x00), ADSTART is not cleared by hardware with the assertion of EOS to help the software which does not need to reset ADSTART again for the next hardware trigger event. This ensures that no further hardware triggers are missed.

JADSTART is cleared by hardware:
- in single mode with software injected trigger (JEXTEN=0x0)
  - at any end of injected conversion sequence (JEOS assertion) or at any end of sub-group processing if JDISCEN=1
- in all cases (JEXTEN=x)
  - after execution of the JADSTP procedure asserted by the software.
Note: When the software trigger is selected, ADSTART bit should not be set if the EOC flag is still high.

25.4.17 Timing

The elapsed time between the start of a conversion and the end of conversion is the sum of the configured sampling time plus the successive approximation time depending on data resolution:

\[
T_{\text{CONV}} = T_{\text{SMPL}} + T_{\text{SAR}} = [1.5 \text{ min} + 7.5 \text{ 14bit}] \times T_{\text{adc\_ker\_ck}}
\]

\[
T_{\text{CONV}} = T_{\text{SMPL}} + T_{\text{SAR}} = 62.5 \text{ ns min} + 312.5 \text{ ns 14bit} = 375.0 \text{ ns (for } F_{\text{adc\_ker\_ck}} = 24 \text{ MHz)}
\]

25.4.18 Stopping an ongoing conversion (ADSTP, JADSTP)

The software can decide to stop regular conversions ongoing by setting ADSTP=1 and injected conversions ongoing by setting JADSTP=1.

Stopping conversions will reset the ongoing ADC operation. Then the ADC can be reconfigured (ex: changing the channel selection or the trigger) ready for a new operation.

Note that it is possible to stop injected conversions while regular conversions are still operating and vice-versa. This allows, for instance, re-configuration of the injected conversion sequence and triggers while regular conversions are still operating (and vice-versa).

When the ADSTP bit is set by software, any ongoing regular conversion is aborted with partial result discarded (ADC_DR register is not updated with the current conversion).

When the JADSTP bit is set by software, any ongoing injected conversion is aborted with partial result discarded (ADC_JDRy register is not updated with the current conversion).

The scan sequence is also aborted and reset (meaning that relaunching the ADC would restart a new sequence).
Once this procedure is complete, bits ADSTP/ADSTART (in case of regular conversion), or JADSTP/JADSTART (in case of injected conversion) are cleared by hardware and the software must poll ADSTART (or JADSTART) until the bit is reset before assuming the ADC is completely stopped.

**Note:** In auto-injection mode (JAUTO=1), setting ADSTP bit aborts both regular and injected conversions (JADSTP must not be used).

---

**Figure 146. Stopping ongoing regular conversions**

<table>
<thead>
<tr>
<th>ADC state</th>
<th>Trigger</th>
<th>Trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Sample Ch(N-1)</td>
<td>Convert Ch(N-1)</td>
</tr>
<tr>
<td>JADSTART</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADSTART</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cleared by SW</td>
<td>REGULAR CONVERSIONS ongoing</td>
<td>Cleared by HW</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADSTP</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cleared by SW</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC_DR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data N-2</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Figure 147. Stopping ongoing regular and injected conversions**

<table>
<thead>
<tr>
<th>ADC state</th>
<th>Regular trigger</th>
<th>Injected trigger</th>
<th>Regular trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Sample Ch(N-1)</td>
<td>Sample Ch(M)</td>
<td>Sample Ch(N)</td>
</tr>
<tr>
<td>JADSTART</td>
<td>Set by SW</td>
<td>INJECTED CONVERSIONS ongoing</td>
<td>Cleared by HW</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(software is not allowed to configure injected conversions selection and triggers)</td>
<td></td>
</tr>
<tr>
<td>JADSTP</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Set by SW</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC_JDR</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA M-1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADSTART</td>
<td>SW</td>
<td>REGULAR CONVERSIONS ongoing</td>
<td>Cleared by HW</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(software is not allowed to configure regular conversions selection and triggers)</td>
<td></td>
</tr>
<tr>
<td>ADSTP</td>
<td>SW</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Set by SW</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC_DR</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA N-2</td>
<td></td>
<td></td>
<td>DATA N-1</td>
</tr>
</tbody>
</table>
25.4.19 Conversion on external trigger and trigger polarity (EXTSEL, EXTEN, JEXTSEL, JEXTEN)

A conversion or a sequence of conversions can be triggered either by software or by an external event (e.g. timer capture, input pins). If the EXTEN[1:0] control bits (for a regular conversion) or JEXTEN[1:0] bits (for an injected conversion) are different from 0b00, then external events are able to trigger a conversion with the selected polarity.

When the Injected Queue is enabled (bit JQDIS=0), injected software triggers are not possible.

The regular trigger selection is effective once software has set bit ADSTART=1 and the injected trigger selection is effective once software has set bit JADSTART=1.

Any hardware triggers which occur while a conversion is ongoing are ignored.
- If bit ADSTART=0, any regular hardware triggers which occur are ignored.
- If bit JADSTART=0, any injected hardware triggers which occur are ignored.

Table 208 provides the correspondence between the EXTEN[1:0] and JEXTEN[1:0] values and the trigger polarity.

Table 208. Configuring the trigger polarity for regular external triggers

<table>
<thead>
<tr>
<th>EXTEN[1:0]</th>
<th>Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Hardware Trigger detection disabled, software trigger detection enabled</td>
</tr>
<tr>
<td>01</td>
<td>Hardware Trigger with detection on the rising edge</td>
</tr>
<tr>
<td>10</td>
<td>Hardware Trigger with detection on the falling edge</td>
</tr>
<tr>
<td>11</td>
<td>Hardware Trigger with detection on both the rising and falling edges</td>
</tr>
</tbody>
</table>

Note: The polarity of the regular trigger cannot be changed on-the-fly.

Table 209. Configuring the trigger polarity for injected external triggers

<table>
<thead>
<tr>
<th>JEXTEN[1:0]</th>
<th>Source</th>
</tr>
</thead>
</table>
| 00         | – If JQDIS=1 (Queue disabled): Hardware trigger detection disabled, software trigger detection enabled  
|            | – If JQDIS=0 (Queue enabled), Hardware and software trigger detection disabled |
| 01         | Hardware Trigger with detection on the rising edge |
| 10         | Hardware Trigger with detection on the falling edge |
| 11         | Hardware Trigger with detection on both the rising and falling edges |

Note: The polarity of the injected trigger can be anticipated and changed on-the-fly when the queue is enabled (JQDIS=0). Refer to Section 25.4.22: Queue of context for injected conversions.

The EXTSEL[4:0] and JEXTSEL[4:0] control bits select which out of 21 possible events can trigger conversion for the regular and injected groups.

A regular group conversion can be interrupted by an injected trigger.
Note: The regular trigger selection cannot be changed on-the-fly. The injected trigger selection can be anticipated and changed on-the-fly. Refer to Section 25.4.22: Queue of context for injected conversions on page 944.

Each ADC master shares the same input triggers with its ADC slave as described in Figure 148.

Figure 148. Triggers are shared between ADC master and ADC slave

Table 210 and Table 211 give all the possible external triggers of the three ADCs for regular and injected conversion.

Table 210. ADC1, ADC2 and ADC3 - External triggers for regular channels

<table>
<thead>
<tr>
<th>Name</th>
<th>Source</th>
<th>Type</th>
<th>EXTSEL[4:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>adc_ext_trg0</td>
<td>tim1_oc1</td>
<td>Internal signal from on-chip timers</td>
<td>00000</td>
</tr>
<tr>
<td>adc_ext_trg1</td>
<td>tim1_oc2</td>
<td>Internal signal from on-chip timers</td>
<td>00001</td>
</tr>
<tr>
<td>adc_ext_trg2</td>
<td>tim1_oc3</td>
<td>Internal signal from on-chip timers</td>
<td>00010</td>
</tr>
<tr>
<td>adc_ext_trg3</td>
<td>tim2_oc2</td>
<td>Internal signal from on-chip timers</td>
<td>00011</td>
</tr>
<tr>
<td>adc_ext_trg4</td>
<td>tim3_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>00100</td>
</tr>
<tr>
<td>adc_ext_trg5</td>
<td>tim4_oc4</td>
<td>Internal signal from on-chip timers</td>
<td>00101</td>
</tr>
<tr>
<td>adc_ext_trg6</td>
<td>exti11</td>
<td>External pin</td>
<td>00110</td>
</tr>
<tr>
<td>adc_ext_trg7</td>
<td>tim8_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>00111</td>
</tr>
<tr>
<td>adc_ext_trg8</td>
<td>tim8_trgo2</td>
<td>Internal signal from on-chip timers</td>
<td>01000</td>
</tr>
<tr>
<td>adc_ext_trg9</td>
<td>tim1_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>01001</td>
</tr>
</tbody>
</table>
### Table 210. ADC1, ADC2 and ADC3 - External triggers for regular channels (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Source</th>
<th>Type</th>
<th>EXTSEL[4:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>adc_ext_trg10</td>
<td>tim1_trgo2</td>
<td>Internal signal from on-chip timers</td>
<td>01010</td>
</tr>
<tr>
<td>adc_ext_trg11</td>
<td>tim2_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>01011</td>
</tr>
<tr>
<td>adc_ext_trg12</td>
<td>tim4_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>01100</td>
</tr>
<tr>
<td>adc_ext_trg13</td>
<td>tim6_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>01101</td>
</tr>
<tr>
<td>adc_ext_trg14</td>
<td>tim15_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>01110</td>
</tr>
<tr>
<td>adc_ext_trg15</td>
<td>tim3_oc4</td>
<td>Internal signal from on-chip timers</td>
<td>01111</td>
</tr>
<tr>
<td>adc_ext_trg16</td>
<td>hrtim1_adctrg1</td>
<td>Internal signal from on-chip timers</td>
<td>10000</td>
</tr>
<tr>
<td>adc_ext_trg17</td>
<td>hrtim1_adctrg3</td>
<td>Internal signal from on-chip timers</td>
<td>10001</td>
</tr>
<tr>
<td>adc_ext_trg18</td>
<td>lptim1_out</td>
<td>Internal signal from on-chip timers</td>
<td>10010</td>
</tr>
<tr>
<td>adc_ext_trg19</td>
<td>lptim2_out</td>
<td>Internal signal from on-chip timers</td>
<td>10011</td>
</tr>
<tr>
<td>adc_ext_trg20</td>
<td>lptim3_out</td>
<td>Internal signal from on-chip timers</td>
<td>10100</td>
</tr>
<tr>
<td>adc_ext_trg21</td>
<td>Reserved</td>
<td>-</td>
<td>10101</td>
</tr>
<tr>
<td>adc_ext_trg22</td>
<td>Reserved</td>
<td>-</td>
<td>10110</td>
</tr>
<tr>
<td>adc_ext_trg23</td>
<td>Reserved</td>
<td>-</td>
<td>10111</td>
</tr>
<tr>
<td>adc_ext_trg24</td>
<td>Reserved</td>
<td>-</td>
<td>11000</td>
</tr>
<tr>
<td>adc_ext_trg25</td>
<td>Reserved</td>
<td>-</td>
<td>11001</td>
</tr>
<tr>
<td>adc_ext_trg26</td>
<td>Reserved</td>
<td>-</td>
<td>11010</td>
</tr>
<tr>
<td>adc_ext_trg27</td>
<td>Reserved</td>
<td>-</td>
<td>11011</td>
</tr>
<tr>
<td>adc_ext_trg28</td>
<td>Reserved</td>
<td>-</td>
<td>11100</td>
</tr>
<tr>
<td>adc_ext_trg29</td>
<td>Reserved</td>
<td>-</td>
<td>11101</td>
</tr>
<tr>
<td>adc_ext_trg30</td>
<td>Reserved</td>
<td>-</td>
<td>11110</td>
</tr>
<tr>
<td>adc_ext_trg31</td>
<td>Reserved</td>
<td>-</td>
<td>11111</td>
</tr>
</tbody>
</table>

### Table 211. ADC1, ADC2 and ADC3 - External triggers for injected channels

<table>
<thead>
<tr>
<th>Name</th>
<th>Source</th>
<th>Type</th>
<th>JEXTSEL[4:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>adc_jext_trg0</td>
<td>tim1_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>00000</td>
</tr>
<tr>
<td>adc_jext_trg1</td>
<td>tim1_oc4</td>
<td>Internal signal from on-chip timers</td>
<td>00001</td>
</tr>
<tr>
<td>adc_jext_trg2</td>
<td>tim2_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>00010</td>
</tr>
<tr>
<td>adc_jext_trg3</td>
<td>tim2_oc1</td>
<td>Internal signal from on-chip timers</td>
<td>00011</td>
</tr>
<tr>
<td>adc_jext_trg4</td>
<td>tim3_oc4</td>
<td>Internal signal from on-chip timers</td>
<td>00100</td>
</tr>
<tr>
<td>adc_jext_trg5</td>
<td>tim4_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>00101</td>
</tr>
<tr>
<td>adc_jext_trg6</td>
<td>exti15</td>
<td>External pin</td>
<td>00110</td>
</tr>
<tr>
<td>adc_jext_trg7</td>
<td>tim8_oc4</td>
<td>Internal signal from on-chip timers</td>
<td>00111</td>
</tr>
<tr>
<td>adc_jext_trg8</td>
<td>tim1_trgo2</td>
<td>Internal signal from on-chip timers</td>
<td>01000</td>
</tr>
<tr>
<td>adc_jext_trg9</td>
<td>tim8_trgo</td>
<td>Internal signal from on-chip timers</td>
<td>01001</td>
</tr>
</tbody>
</table>
25.4.20 Injected channel management

Triggered injection mode

To use triggered injection, the JAUTO bit in the ADC_CFGR register must be cleared.

1. Start the conversion of a group of regular channels either by an external trigger or by setting the ADSTART bit in the ADC_CR register.

2. If an external injected trigger occurs, or if the JADSTART bit in the ADC_CR register is set during the conversion of a regular group of channels, the current conversion is reset and the injected channel sequence switches are launched (all the injected channels are converted once).

3. Then, the regular conversion of the regular group of channels is resumed from the last interrupted regular conversion.

4. If a regular event occurs during an injected conversion, the injected conversion is not interrupted but the regular sequence is executed at the end of the injected sequence. *Figure 149* shows the corresponding timing diagram.

![Table 211. ADC1, ADC2 and ADC3 - External triggers for injected channels (continued)](attachment://table.png)
**Note:** When using triggered injection, one must ensure that the interval between trigger events is longer than the injection sequence. For instance, if the sequence length is 20 ADC clock cycles (that is two conversions with a sampling time of 1.5 clock periods), the minimum interval between triggers must be 21 ADC clock cycles.

**Auto-injection mode**

If the JAUTO bit in the ADC_CFRGR register is set, then the channels in the injected group are automatically converted after the regular group of channels. This can be used to convert a sequence of up to 20 conversions programmed in the ADC_SQRy and ADC_JSQR registers.

In this mode, the ADSTART bit in the ADC_CR register must be set to start regular conversions, followed by injected conversions (JADSTART must be kept cleared). Setting the ADSTP bit aborts both regular and injected conversions (JADSTP bit must not be used).

In this mode, external trigger on injected channels must be disabled.

If the CONT bit is also set in addition to the JAUTO bit, regular channels followed by injected channels are continuously converted.

**Note:** *It is not possible to use both the auto-injected and discontinuous modes simultaneously.*

When the DMA is used for exporting regular sequencer’s data in JAUTO mode, it is necessary to program it in circular mode (CIRC bit set in DMA_CCRx register). If the CIRC bit is reset (single-shot mode), the JAUTO sequence will be stopped upon DMA Transfer Complete event.

**Figure 149. Injected conversion latency**

1. The maximum latency value can be found in the electrical characteristics of the device datasheet.
25.4.21 Discontinuous mode (DISCEN, DISCNUM, JDISCEN)

Regular group mode

This mode is enabled by setting the DISCEN bit in the ADC_CFGR register.

It is used to convert a short sequence (sub-group) of n conversions (n ≤ 8) that is part of the sequence of conversions selected in the ADC_SQRy registers. The value of n is specified by writing to the DISCNUM[2:0] bits in the ADC_CFGR register.

When an external trigger occurs, it starts the next n conversions selected in the ADC_SQR registers until all the conversions in the sequence are done. The total sequence length is defined by the L[3:0] bits in the ADC_SQR1 register.

Example:
- DISCEN=1, n=3, channels to be converted = 1, 2, 3, 6, 7, 8, 9, 10, 11
  - 1st trigger: channels converted are 1, 2, 3 (an EOC event is generated at each conversion).
  - 2nd trigger: channels converted are 6, 7, 8 (an EOC event is generated at each conversion).
  - 3rd trigger: channels converted are 9, 10, 11 (an EOC event is generated at each conversion) and an EOS event is generated after the conversion of channel 11.
  - 4th trigger: channels converted are 1, 2, 3 (an EOC event is generated at each conversion).
  - ...
- DISCEN=0, channels to be converted = 1, 2, 3, 6, 7, 8, 9, 10, 11
  - 1st trigger: the complete sequence is converted: channel 1, then 2, 3, 6, 7, 8, 9, 10 and 11. Each conversion generates an EOC event and the last one also generates an EOS event.
  - all the next trigger events will relaunch the complete sequence.

Note: When a regular group is converted in discontinuous mode, no rollover occurs (the last subgroup of the sequence can have less than n conversions).

When all subgroups are converted, the next trigger starts the conversion of the first subgroup. In the example above, the 4th trigger reconverts the channels 1, 2 and 3 in the 1st subgroup.

It is not possible to have both discontinuous mode and continuous mode enabled. In this case (if DISCEN=1, CONT=1), the ADC behaves as if continuous mode was disabled.

Injected group mode

This mode is enabled by setting the JDISCEN bit in the ADC_CFGR register. It converts the sequence selected in the ADC_JSQR register, channel by channel, after an external injected trigger event. This is equivalent to discontinuous mode for regular channels where ‘n’ is fixed to 1.

When an external trigger occurs, it starts the next channel conversions selected in the ADC_JSQR registers until all the conversions in the sequence are done. The total sequence length is defined by the JL[1:0] bits in the ADC_JSQR register.
Example:
- JDISCEN=1, channels to be converted = 1, 2, 3
  - 1st trigger: channel 1 converted (a JEOC event is generated)
  - 2nd trigger: channel 2 converted (a JEOC event is generated)
  - 3rd trigger: channel 3 converted and a JEOC event + a JEOS event are generated
  - ...

Note: *When all injected channels have been converted, the next trigger starts the conversion of the first injected channel. In the example above, the 4th trigger reconverts the 1st injected channel 1.*

It is not possible to use both auto-injected mode and discontinuous mode simultaneously: the bits DISCEN and JDISCEN must be kept cleared by software when JAUTO is set.

### 25.4.22 Queue of context for injected conversions

A queue of context is implemented to anticipate up to 2 contexts for the next injected sequence of conversions. JQDIS bit of ADC_CFGR register must be reset to enable this feature. Only hardware-triggered conversions are possible when the context queue is enabled.

This context consists of:
- Configuration of the injected triggers (bits JEXTEN[1:0] and JEXTSEL[4:0] in ADC_JSQR register)
- Definition of the injected sequence (bits JSQx[4:0] and JL[1:0] in ADC_JSQR register)

All the parameters of the context are defined into a single register ADC_JSQR and this register implements a queue of 2 buffers, allowing the bufferization of up to 2 sets of parameters:
- The ADC_JSQR register can be written at any moment even when injected conversions are ongoing.
- Each data written into the JSQR register is stored into the Queue of context.
- At the beginning, the Queue is empty and the first write access into the JSQR register immediately changes the context and the ADC is ready to receive injected triggers.
- Once an injected sequence is complete, the Queue is consumed and the context changes according to the next JSQR parameters stored in the Queue. This new context is applied for the next injected sequence of conversions.
- A Queue overflow occurs when writing into register JSQR while the Queue is full. This overflow is signaled by the assertion of the flag JQOVF. When an overflow occurs, the write access of JSQR register which has created the overflow is ignored and the queue of context is unchanged. An interrupt can be generated if bit JQOVFIE is set.
- Two possible behaviors are possible when the Queue becomes empty, depending on the value of the control bit JQM of register ADC_CFGR:
  - If JQM=0, the Queue is empty just after enabling the ADC, but then it can never be empty during run operations: the Queue always maintains the last active context and any further valid start of injected sequence will be served according to the last active context.
  - If JQM=1, the Queue can be empty after the end of an injected sequence or if the Queue is flushed. When this occurs, there is no more context in the queue and
hardware triggers are disabled. Therefore, any further hardware injected triggers are ignored until the software re-writes a new injected context into JSQR register.

- Reading JSQR register returns the current JSQR context which is active at that moment. When the JSQR context is empty, JSQR is read as 0x0000.
- The Queue is flushed when stopping injected conversions by setting JADSTP=1 or when disabling the ADC by setting ADDIS=1:
  - If JQM=0, the Queue is maintained with the last active context.
  - If JQM=1, the Queue becomes empty and triggers are ignored.

**Note:** When configured in discontinuous mode (bit JDISCEN=1), only the last trigger of the injected sequence changes the context and consumes the Queue. The 1st trigger only consumes the queue but others are still valid triggers as shown by the discontinuous mode example below (length = 3 for both contexts):

- 1st trigger, discontinuous. Sequence 1: context 1 consumed, 1st conversion carried out
- 2nd trigger, disc. Sequence 1: 2nd conversion.
- 3rd trigger, discontinuous. Sequence 1: 3rd conversion.
- 4th trigger, discontinuous. Sequence 2: context 2 consumed, 1st conversion carried out.
- 5th trigger, discontinuous. Sequence 2: 2nd conversion.
- 6th trigger, discontinuous. Sequence 2: 3rd conversion.

**Note:** When queue of context enabled (bit JQDIS=0), only hardware trigger can be used.

**Behavior when changing the trigger or sequence context**

The **Figure 150** and **Figure 151** show the behavior of the context Queue when changing the sequence or the triggers.

**Figure 150. Example of JSQR queue of context (sequence change)**

1. Parameters:
P1: sequence of 3 conversions, hardware trigger 1
P2: sequence of 1 conversion, hardware trigger 1
P3: sequence of 4 conversions, hardware trigger 1
Queue of context: Behavior when a queue overflow occurs

The **Figure 152** and **Figure 153** show the behavior of the context Queue if an overflow occurs before or during a conversion.

1. Parameters:
   - P1: sequence of 2 conversions, hardware trigger 1
   - P2: sequence of 1 conversion, hardware trigger 2
   - P3: sequence of 4 conversions, hardware trigger 1
   - P4: sequence of 4 conversions, hardware trigger 1

**Figure 151. Example of JSQR queue of context (trigger change)**

<table>
<thead>
<tr>
<th>Write JSQR</th>
<th>P1</th>
<th>P2</th>
<th>P3</th>
</tr>
</thead>
<tbody>
<tr>
<td>JSQR queue</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EMPTY</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1, P2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1, P2, P3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ignored</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC J context (returned by reading JQSR)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EMPTY</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1, P2, P3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ignored</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC state</td>
<td>RDY</td>
<td>Conversion1</td>
<td>Conversion2</td>
</tr>
<tr>
<td></td>
<td>Conversion1</td>
<td>RDY</td>
<td>Conversion1</td>
</tr>
</tbody>
</table>

**Figure 152. Example of JSQR queue of context with overflow before conversion**

<table>
<thead>
<tr>
<th>Write JSQR</th>
<th>P1</th>
<th>P2</th>
<th>P3 =&gt; Overflow, ignored</th>
<th>P4</th>
</tr>
</thead>
<tbody>
<tr>
<td>JSQR queue</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EMPTY</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1, P2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1, P2, P3</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ignored</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC J context (returned by reading JQSR)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EMPTY</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1, P2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ignored</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC state</td>
<td>RDY</td>
<td>Conversion1</td>
<td>Conversion2</td>
<td>RDY</td>
</tr>
<tr>
<td>JEOS</td>
<td></td>
<td>Conversion1</td>
<td>RDY</td>
<td>Conversion1</td>
</tr>
</tbody>
</table>
Figure 153. Example of JSQR queue of context with overflow during conversion

<table>
<thead>
<tr>
<th>Write JSQR</th>
<th>P1</th>
<th>P2</th>
<th>P3 =&gt; Overflow, ignored</th>
<th>P4</th>
</tr>
</thead>
<tbody>
<tr>
<td>JSQR queue</td>
<td>EMPTY</td>
<td>P1</td>
<td>P1, P2</td>
<td>P2</td>
</tr>
<tr>
<td>JQOVF</td>
<td></td>
<td></td>
<td></td>
<td>Cleared by SW</td>
</tr>
<tr>
<td>Trigger 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Trigger 2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC J context</td>
<td>EMPTY</td>
<td>P1</td>
<td></td>
<td>P2</td>
</tr>
<tr>
<td>(returned by reading JSQR)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC state</td>
<td>RDY</td>
<td>Conversion1</td>
<td></td>
<td>Conversion2</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JEOS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Parameters:
- P1: sequence of 2 conversions, hardware trigger 1
- P2: sequence of 1 conversion, hardware trigger 2
- P3: sequence of 3 conversions, hardware trigger 1
- P4: sequence of 4 conversions, hardware trigger 1

It is recommended to manage the queue overflows as described below:
- After each P context write into JSQR register, flag JQOVF shows if the write has been ignored or not (an interrupt can be generated).
- Avoid Queue overflows by writing the third context (P3) only once the flag JEOS of the previous context P2 has been set. This ensures that the previous context has been consumed and that the queue is not full.

Queue of context: Behavior when the queue becomes empty

Figure 154 and Figure 155 show the behavior of the context Queue when the Queue becomes empty in both cases JQM=0 or 1.

Figure 154. Example of JSQR queue of context with empty queue (case JQM=0)

<table>
<thead>
<tr>
<th>Write JSQR</th>
<th>P1</th>
<th>P2</th>
<th>P3</th>
<th>Queue not empty (P3 maintained)</th>
</tr>
</thead>
<tbody>
<tr>
<td>JSQR queue</td>
<td>EMPTY</td>
<td>P1</td>
<td>P1, P2</td>
<td>P2</td>
</tr>
<tr>
<td>Trigger 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC J context</td>
<td>EMPTY</td>
<td>P1</td>
<td></td>
<td>P2</td>
</tr>
<tr>
<td>(returned by reading JSQR)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC state</td>
<td>RDY</td>
<td>Conversion1</td>
<td>RDY</td>
<td>Conversion1</td>
</tr>
</tbody>
</table>

1. Parameters:
- P1: sequence of 1 conversion, hardware trigger 1
- P2: sequence of 1 conversion, hardware trigger 1
- P3: sequence of 1 conversion, hardware trigger 1
Note: When writing P3, the context changes immediately. However, because of internal resynchronization, there is a latency and if a trigger occurs just after or before writing P3, it can happen that the conversion is launched considering the context P2. To avoid this situation, the user must ensure that there is no ADC trigger happening when writing a new context that applies immediately.

Figure 155. Example of JSQR queue of context with empty queue (case JQM=1)

Flushing the queue of context

The figures below show the behavior of the context Queue in various situations when the queue is flushed.

Figure 156. Flushing JSQR queue of context by setting JADSTP=1 (JQM=0). Case when JADSTP occurs during an ongoing conversion.
Figure 157. Flushing JSQR queue of context by setting JADSTP=1 (JQM=0). Case when JADSTP occurs during an ongoing conversion and a new trigger occurs.

Figure 158. Flushing JSQR queue of context by setting JADSTP=1 (JQM=0). Case when JADSTP occurs outside an ongoing conversion

1. Parameters:
P1: sequence of 1 conversion, hardware trigger 1
P2: sequence of 1 conversion, hardware trigger 1
P3: sequence of 1 conversion, hardware trigger 1
Figure 159. Flushing JSQR queue of context by setting JADSTP=1 (JQM=1)

1. Parameters:
P1: sequence of 1 conversion, hardware trigger 1
P2: sequence of 1 conversion, hardware trigger 1
P3: sequence of 1 conversion, hardware trigger 1

Figure 160. Flushing JSQR queue of context by setting ADDIS=1 (JQM=0)

1. Parameters:
P1: sequence of 1 conversion, hardware trigger 1
P2: sequence of 1 conversion, hardware trigger 1
P3: sequence of 1 conversion, hardware trigger 1
Queue of context: Starting the ADC with an empty queue

The following procedure must be followed to start ADC operation with an empty queue, in case the first context is not known at the time the ADC is initialized. This procedure is only applicable when JQM bit is reset:

5. Write a dummy JSQR with JEXTEN not equal to 0 (otherwise triggering a software conversion)
6. Set JADSTART
7. Set JADSTP
8. Wait until JADSTART is reset
9. Set JADSTART.

Disabling the queue

It is possible to disable the queue by setting bit JQDIS=1 into the ADC_CFGR register.

Queue of context: Programming of the register ADC_JSQR

When the injected conversion queue of context is enabled (JQDIS=0), the ADC_JSQR must be programmed at one register write access. As JL[1:0] register define the number of the injected sequence, corresponding JSQ1 to JSQ4 must be written at same time. If ADC_JSQR is reprogrammed before the injected conversion start, reprogrammed data is put on the queue. When queue of context is empty, ADC_JSQR read back as 0x0000. Register access should not use the ‘read modify write’ sequence.

When ADC_JSQR is programmed when already 2 contexts are queued, it will raise JQOVF flag and generate the interrupt.
25.4.23 Programmable resolution (RES) - fast conversion mode

It is possible to perform faster conversion by reducing the ADC resolution.

The resolution can be configured to be either 16, 14, 12, 10, 8 bits by programming the control bits RES[1:0]. Figure 166, Figure 167, Figure 168 and Figure 169 show the conversion result format with respect to the resolution as well as to the data alignment.

Lower resolution allows faster conversion time for applications where high-data precision is not required. It reduces the conversion time spent by the successive approximation steps according to Table 212.

<table>
<thead>
<tr>
<th>RES [2:0]</th>
<th>T_{SAR} (ADC clock cycles)</th>
<th>T_{SAR} (ns) at F_{adc_ker_ck}=24 MHz</th>
<th>T_{adc_ker_ck} (ADC clock cycles) (with Sampling Time= 1.5 ADC clock cycles)</th>
<th>T_{adc_ker_ck} (ns) at F_{adc_ker_ck}=24 MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 bits</td>
<td>8.5 ADC clock cycles</td>
<td>354.2</td>
<td>10 ADC clock cycles</td>
<td>416.7</td>
</tr>
<tr>
<td>14 bits</td>
<td>7.5 ADC clock cycles</td>
<td>312.5</td>
<td>9 ADC clock cycles</td>
<td>375</td>
</tr>
<tr>
<td>12 bits</td>
<td>6.5 ADC clock cycles</td>
<td>270.8</td>
<td>8 ADC clock cycles</td>
<td>333.3</td>
</tr>
<tr>
<td>10 bits</td>
<td>5.5 ADC clock cycles</td>
<td>229.2</td>
<td>7 ADC clock cycles</td>
<td>291.7</td>
</tr>
<tr>
<td>8 bits</td>
<td>4.5 ADC clock cycles</td>
<td>187.5</td>
<td>6 ADC clock cycles</td>
<td>250.0</td>
</tr>
</tbody>
</table>

25.4.24 End of conversion, end of sampling phase (EOC, JEOC, EOSMP)

The ADC notifies the application for each end of regular conversion (EOC) event and each injected conversion (JEOC) event.

The ADC sets the EOC flag as soon as a new regular conversion data is available in the ADC_DR register. An interrupt can be generated if bit EOCIE is set. EOC flag is cleared by the software either by writing 1 to it or by reading ADC_DR.

The ADC sets the JEOC flag as soon as a new injected conversion data is available in one of the ADC_JDRy register. An interrupt can be generated if bit JEOCIE is set. JEOC flag is cleared by the software either by writing 1 to it or by reading the corresponding ADC_JDRy register.

The ADC also notifies the end of Sampling phase by setting the status bit EOSMP (for regular conversions only). EOSMP flag is cleared by software by writing 1 to it. An interrupt can be generated if bit EOSMPIE is set.

25.4.25 End of conversion sequence (EOS, JEOS)

The ADC notifies the application for each end of regular sequence (EOS) and for each end of injected sequence (JEOS) event.

The ADC sets the EOS flag as soon as the last data of the regular conversion sequence is available in the ADC_DR register. An interrupt can be generated if bit EOSIE is set. EOS flag is cleared by the software either by writing 1 to it.

The ADC sets the JEOS flag as soon as the last data of the injected conversion sequence is complete. An interrupt can be generated if bit JEOSIE is set. JEOS flag is cleared by the software either by writing 1 to it.
25.4.26 Timing diagrams example (single/continuous modes, hardware/software triggers)

**Figure 162. Single conversions of a sequence, software trigger**

1. EXTEN=0x0, CONT=0
2. Channels selected = 1, 9, 10, 17; AUTDLY=0.

**Figure 163. Continuous conversion of a sequence, software trigger**

1. EXTEN=0x0, CONT=1
2. Channels selected = 1, 9, 10, 17; AUTDLY=0.
25.4.27 Data management

Data register, data alignment and offset (ADC_DR, ADC_JDRy, OFFSETy, OFFSETy_CH, OVSS, LSHIFT, RSHIFT, SSATE)

Data and alignment

At the end of each regular conversion channel (when EOC event occurs), the result of the converted data is stored into the ADC_DR data register which is 32 bits wide.

At the end of each injected conversion channel (when JEOC event occurs), the result of the converted data is stored into the corresponding ADC_JDRy data register which is 32 bits wide.

The OVSS[3:0] and LSHIFT[3:0] bitfields in the ADC_CFGR2 register selects the alignment of the data stored after conversion. Data can be right- or left-aligned as shown in Figure 166, Figure 167, Figure 168 and Figure 169.

Note: The data can be re-aligned in normal and in oversampling mode.
Offset

An offset \( y \) \((y=1, 2, 3, 4)\) can be applied to a channel by programming a value different from 0 in OFFSET\( y \)[25:0] bitfield into ADC_OFR\( y \) register. The channel to which the offset will be applied is programmed into the bits OFFSET\( y \)_CH[4:0] of ADC_OFR\( y \) register. In this case, the converted value is decreased by the user-defined offset written in the bits OFFSET\( y \)[25:0]. The result may be a negative value so the read data is signed and the SEXT bit represents the extended sign value.

The offset value should be lower than the max conversion value (ex. 16bit mode, offset value max is 0xFFFF).

The offset correction is also supported in oversampling mode. For the oversampling mode, offset is subtracted before OVSS right shift applied.

*Table 213* describes how the comparison is performed for all the possible resolutions for analog watchdog 1, 2, 3.

**Table 213. Offset computation versus data resolution**

<table>
<thead>
<tr>
<th>Resolution (bits RES[2:0])</th>
<th>Subtraction between raw converted data and offset:</th>
<th>Result</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Raw converted Data, left aligned</td>
<td>Offset</td>
<td></td>
</tr>
<tr>
<td>16 bits</td>
<td>DATA[15:0]</td>
<td>OFFSET[25:0]</td>
<td>signed 27-bit data</td>
</tr>
<tr>
<td>14 bits</td>
<td>DATA[15:2],00</td>
<td>OFFSET[25:0]</td>
<td>signed 27-bit data</td>
</tr>
<tr>
<td>12 bits</td>
<td>DATA[15:4],00 00</td>
<td>OFFSET[25:0]</td>
<td>signed 27-bit data</td>
</tr>
<tr>
<td>10 bits</td>
<td>DATA[15:6],00 00 00</td>
<td>OFFSET[25:0]</td>
<td>signed 27-bit data</td>
</tr>
<tr>
<td>8 bits</td>
<td>DATA[15:8],00 00 00</td>
<td>OFFSET[25:0]</td>
<td>signed 27-bit data</td>
</tr>
</tbody>
</table>

When reading data from ADC_DR (regular channel) or from ADC_JDR\( y \) (injected channel, \( y=1,2,3,4 \)), the offset compensation is disabled when ADC_OFR\( y \)[25:0] bitfield is reset. Otherwise, the offset for ADC_OFR\( y \)[30:26] channel is enabled.

*Figure 166, Figure 167, Figure 168 and Figure 169* show alignments for signed and unsigned data together with corresponding OVSS and LSHIFT values.
### Figure 166. Right alignment (offset disabled, unsigned value)

<table>
<thead>
<tr>
<th>Field</th>
<th>Value 1</th>
<th>Value 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
<td>15</td>
</tr>
<tr>
<td>Offset</td>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>16-bit data</td>
<td>0000</td>
<td>D15..D0</td>
</tr>
<tr>
<td>12-bit data</td>
<td>0000</td>
<td>0</td>
</tr>
<tr>
<td>8-bit data</td>
<td>0000</td>
<td>00</td>
</tr>
<tr>
<td>OSR=1024</td>
<td>00 0</td>
<td>D25..D0</td>
</tr>
<tr>
<td>OVSS = 0000</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Figure 167. Right alignment (offset enabled, signed value)

<table>
<thead>
<tr>
<th>Field</th>
<th>Value 1</th>
<th>Value 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
<td>15</td>
</tr>
<tr>
<td>Offset</td>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>16-bit data</td>
<td>SEXT</td>
<td>D15..D0</td>
</tr>
<tr>
<td>16-bit data</td>
<td>SEXT</td>
<td>D14..D0</td>
</tr>
<tr>
<td>12-bit data</td>
<td>SEXT</td>
<td>D11..D0</td>
</tr>
<tr>
<td>8-bit data</td>
<td>SEXT</td>
<td>D7..D0</td>
</tr>
<tr>
<td>8-bit data</td>
<td>SEXT</td>
<td>D6..D0</td>
</tr>
<tr>
<td>OSR=1024</td>
<td>SEXT</td>
<td>D25..D0</td>
</tr>
<tr>
<td>OVSS = 0000</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Signed format:
- SSATE = 1
- OR RSHIFT1..4 = 1

Signed 32-bit format:
- SSATE = 1
- OR RSHIFT1..4 = 1

Signed 16-bit format:
- SSATE = 1
- OR RSHIFT1..4 = 1

Signed 8-bit format:
- SSATE = 1
- OR RSHIFT1..4 = 1
### Figure 168. Left alignment (offset disabled, unsigned value)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>16-bit data</strong></td>
<td>0000</td>
</tr>
<tr>
<td>LSHIFT</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>12-bit data</strong></td>
<td>0000</td>
</tr>
<tr>
<td>LSHIFT</td>
<td>4</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>8-bit data</strong></td>
<td>0000</td>
</tr>
<tr>
<td>LSHIFT</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>16-bit data</strong></td>
<td>0000</td>
</tr>
<tr>
<td>LSHIFT</td>
<td>6</td>
</tr>
</tbody>
</table>

**OSR=1024**

### Figure 169. Left alignment (offset enabled, signed value)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>16-bit data</strong></td>
<td></td>
</tr>
<tr>
<td>LSHIFT</td>
<td>15</td>
</tr>
<tr>
<td><strong>Signed 32-bit format</strong></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>16-bit data</strong></td>
<td>SEXT</td>
</tr>
<tr>
<td>SATEN</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>12-bit data</strong></td>
<td>SEXT</td>
</tr>
<tr>
<td>LSHIFT</td>
<td>3</td>
</tr>
<tr>
<td><strong>Signed 16-bit format</strong></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>8-bit data</strong></td>
<td>SEXT</td>
</tr>
<tr>
<td>LSHIFT</td>
<td>7</td>
</tr>
<tr>
<td><strong>Signed 16-bit format</strong></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>8-bit data</strong></td>
<td>SEXT</td>
</tr>
<tr>
<td>SSATE</td>
<td>1 OR RSHIFT1..4</td>
</tr>
<tr>
<td><strong>Signed 8-bit format</strong></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>23</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td><strong>16-bit data</strong></td>
<td>S</td>
</tr>
<tr>
<td>LSHIFT</td>
<td>5</td>
</tr>
<tr>
<td><strong>Signed 32-bit format</strong></td>
<td></td>
</tr>
</tbody>
</table>

**OSR=1024**

### 16-bit and 8-bit signed format management: RSHIFTx, SSATE

The offset correction sign-extends the data format, resulting in an unsigned 16-bit conversion being extended to 17-bit signed format, for instance.

Three options are offered for formatting 8-bit and 16-bit conversion results.
For each offset correction channel 1 to 4, a RSHIFT1..4 bit in the ADC_CFGR2 register allows to have the result right-shifted 1-bit and have it fitting a standard 8 or 16-bit format.

Another option is to have the result saturated to the 16-bit and 8-bit signed formats, for the following cases only: RES[2:0] = 000 (16-bit format) and RES[2:0] = 111 (8-bit format).

This mode is enabled with the SSATE bit in the ADC_OFRy register.

The table below summarizes the 3 available use case for 16-bit format.

Table 214. 16-bit data formats

<table>
<thead>
<tr>
<th>SSATE</th>
<th>RSHIFTx</th>
<th>Format</th>
<th>Data range (offset = 0x8000)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Sign-extended 17-bit significant data SEXT[31:16] DATA[15:0]</td>
<td>0x00007FFF - 0xFFFF8000</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Sign-extended right-shifted 16-bit significant data SEXT[31:15] DATA[14:0]</td>
<td>0x3FFF - 0xC000</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Sign-extended saturated 16-bit significant data SEXT[31:15] DATA[14:0]</td>
<td>7FFF - 0x8000</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Reserved</td>
<td>-</td>
</tr>
</tbody>
</table>

Numerical examples are given in Table 215 with 3 different offset values.

Table 215. Numerical examples for 16-bit format (bold indicates saturation)

<table>
<thead>
<tr>
<th>Raw conversion result</th>
<th>Offset value</th>
<th>Result SSATE = 0 RSHIFT = 0</th>
<th>Result SSATE = 0 RSHIFT = 1</th>
<th>Result SSATE = 1 RSHIFT = 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFFFF</td>
<td>0x8000</td>
<td>0x0000 7FFF</td>
<td>3FFF</td>
<td>7FFF</td>
</tr>
<tr>
<td>0x8000</td>
<td>0x0000</td>
<td>0x0000 0000</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0000</td>
<td>0xFFFF</td>
<td>8000</td>
<td>C000</td>
<td>8000</td>
</tr>
<tr>
<td>0xFFFF</td>
<td>0x8020</td>
<td>0x0000 0000</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x8000</td>
<td>0xFFFF</td>
<td>7EFF</td>
<td>7FD</td>
<td>7FD</td>
</tr>
<tr>
<td>0x0000</td>
<td>0xFFFF</td>
<td>7EFF</td>
<td>B00F</td>
<td>8000</td>
</tr>
<tr>
<td>0xFFFF</td>
<td>0x7FF0</td>
<td>0x0000 0000</td>
<td>8000</td>
<td>C008</td>
</tr>
<tr>
<td>0x8000</td>
<td>0x0010</td>
<td>0x0000 0010</td>
<td>8</td>
<td>0010</td>
</tr>
<tr>
<td>0x0000</td>
<td>0xFFFF</td>
<td>8010</td>
<td>8010</td>
<td>8010</td>
</tr>
</tbody>
</table>

When oversampling mode is active, the SSATE and RSHIFT1..4 bits are not supported.
ADC overrun (OVR, OVRMOD)

The overrun flag (OVR) notifies of a buffer overrun event when the regular converted data has not been read (by the CPU or the DMA) before ADC_DR FIFO (eight stages) is overflowed.

The OVR flag is set when a new conversion completes while ADC_CR register FIFO was full. An interrupt is generated if OVRIE bit is set to 1.

When an overrun condition occurs, the ADC is still operating and can continue to convert unless the software decides to stop and reset the sequence by setting ADSTP to 1.

OVR flag is cleared by software by writing 1 to it.

Data can be configured to be preserved or overwritten when an overrun event occurs by programming the OVRMOD control bit of the ADC_CFGR register:

- **OVRMOD = 0**
  The overrun event preserves the data register from being overwritten: the old data is maintained up to ADC_DR FIFO depth (8 data) and the new conversion is discarded and lost. If OVR remains at 1, any further conversion is be performed but the resulting data is also discarded.

- **OVRMOD = 1**
  The data register is overwritten with the last conversion result and the previous unread data is lost. In this mode, ADC_DR FIFO is disabled. If OVR remains at 1, any further conversion is performed normally and the ADC_DR register always contains the latest converted data.
Note: There is no overrun detection on the injected channels since there is a dedicated data register for each of the four injected channels.
Managing a sequence of conversion without using the DMA

If the conversions are slow enough, the conversion sequence can be handled by the software. In this case, the software must use the EOC flag and its associated interrupt to handle each data. Each time a conversion is complete, EOC is set and the ADC_DR register can be read. OVRMOD should be configured to 0 to manage overrun events or FIFO overflows as errors.

Managing conversions without using the DMA and without overrun

It may be useful to let the ADC convert one or more channels without reading the data each time (if there is an analog watchdog for instance). In this case, the OVRMOD bit must be configured to 1 and OVR flag should be ignored by the software. An overrun event will not prevent the ADC from continuing to convert and the ADC_DR register will always contain the latest conversion.

Managing conversions using the DMA

Since converted channel values are stored into a unique data register, it is useful to use DMA for conversion of more than one channel. This avoids the loss of the data already stored in the ADC_DR register.

When the DMA mode is enabled (DMNGT bit = 01 or 11 in the ADC_CFGR register in single ADC mode or MDMA different from 0b00 in dual ADC mode), a DMA request is generated after each conversion of a channel. This allows the transfer of the converted data from the ADC_DR register to the destination location selected by the software.

Despite this, if an overrun occurs (OVR=1) because the DMA could not serve the DMA transfer request in time, the ADC stops generating DMA requests and the data corresponding to the new conversion is not transferred by the DMA. Which means that all the data transferred to the RAM can be considered as valid.

Depending on the configuration of OVRMOD bit, the data is either preserved or overwritten (refer to Section : ADC overrun (OVR, OVRMOD)).

The DMA transfer requests are blocked until the software clears the OVR bit.

Two different DMA modes are proposed depending on the application use and are configured with bit DMNGT of the ADC_CFGR register in single ADC mode, or with bit DAMDF of the ADCx_CCR register in dual ADC mode:

- **DMA one shot mode (DMNGT=01)**
  This mode is suitable when the DMA is programmed to transfer a fixed number of data.

- **DMA circular mode (DMNGT=11)**
  This mode is suitable when programming the DMA in circular mode.

**DMA one shot mode (DMNGT=01)**

In this mode, the ADC generates a DMA transfer request each time a new conversion data is available and stops generating DMA requests once the DMA has reached the last DMA transfer (when a transfer complete interrupt occurs - refer to DMA section) even if a conversion has been started again.
When the DMA transfer is complete (all the transfers configured in the DMA controller have been done):

- The content of the ADC data register is frozen.
- Any ongoing conversion is aborted with partial result discarded.
- No new DMA request is issued to the DMA controller. This avoids generating an overrun error if there are still conversions which are started.
- Scan sequence is stopped and reset.
- The DMA is stopped.

**DMA circular mode (DMNGT=11)**

In this mode, the ADC generates a DMA transfer request each time a new conversion data is available in the data register, even if the DMA has reached the last DMA transfer. This allows configuring the DMA in circular mode to handle a continuous analog input data stream.

**DMA with FIFO**

The output data register has eight-stage FIFO. Two different DMA requests are generated parallel. When a data is available, “SREQ single request” generated, when 4 data are available, “BREQ burst request” generated. DMA2 can be programmed either single transfer mode or incremental burst mode(4 beats), according to this mode, correct request line is selected by the DMA2. Please refer to the DMA2 chapter for further information.

### 25.4.28 Managing conversions using the DFSDM

The ADC conversion results can be transferred directly to the Digital Filter for Sigma Delta Modulators (DFSDM).

In this case, the DMNGT[1:0] bits must be set to 10.

The ADC transfers 16 least significant bits of the regular data register data to the DFSDM, which in turns will reset the EOC flag once the transfer is effective.

The data format must be 16-bit signed:

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>don’t care</td>
</tr>
<tr>
<td>15</td>
<td>sign</td>
</tr>
<tr>
<td>14:0</td>
<td>data</td>
</tr>
</tbody>
</table>

Any value above 16-bit signed format will be truncated.

### 25.4.29 Dynamic low-power features

**Auto-delayed conversion mode (AUTDLY)**

The ADC implements an auto-delayed conversion mode controlled by the AUTDLY configuration bit. Auto-delayed conversions are useful to simplify the software as well as to optimize performance of an application clocked at low frequency where there would be risk of encountering an ADC overrun.
When AUTDLY=1, a new conversion can start only if all the previous data of the same group has been treated:

- For a regular conversion: once the ADC_DR register has been read or if the EOC bit has been cleared (see Figure 172).
- For an injected conversion: when the JEOS bit has been cleared (see Figure 173).

This is a way to automatically adapt the speed of the ADC to the speed of the system which will read the data.

The delay is inserted after each regular conversion (whatever DISCEN=0 or 1) and after each sequence of injected conversions (whatever JDISCEN=0 or 1).

**Note:** There is no delay inserted between each conversions of the injected sequence, except after the last one.

During a conversion, a hardware trigger event (for the same group of conversions) occurring during this delay is ignored.

**Note:** This is not true for software triggers where it remains possible during this delay to set the bits ADSTART or JADSTART to re-start a conversion: it is up to the software to read the data before launching a new conversion.

No delay is inserted between conversions of different groups (a regular conversion followed by an injected conversion or conversely):

- If an injected trigger occurs during the automatic delay of a regular conversion, the injected conversion starts immediately (see Figure 173).
- Once the injected sequence is complete, the ADC waits for the delay (if not ended) of the previous regular conversion before launching a new regular conversion (see Figure 175).

The behavior is slightly different in auto-injected mode (JAUTO=1) where a new regular conversion can start only when the automatic delay of the previous injected sequence of conversion has ended (when JEOS has been cleared). This is to ensure that the software can read all the data of a given sequence before starting a new sequence (see Figure 176).

To stop a conversion in continuous auto-injection mode combined with autodelay mode (JAUTO=1, CONT=1 and AUTDLY=1), follow the following procedure:

1. Wait until JEOS=1 (no more conversions are restarted)
2. Clear JEOS,
3. Set ADSTP=1
4. Read the regular data.

If this procedure is not respected, a new regular sequence can re-start if JEOS is cleared after ADSTP has been set.

In AUTDLY mode, a hardware regular trigger event is ignored if it occurs during an already ongoing regular sequence or during the delay that follows the last regular conversion of the sequence. It is however considered pending if it occurs after this delay, even if it occurs during an injected sequence of the delay that follows it. The conversion then starts at the end of the delay of the injected sequence.

In AUTDLY mode, a hardware injected trigger event is ignored if it occurs during an already ongoing injected sequence or during the delay that follows the last injected conversion of the sequence.
**Figure 172. AUTDLY=1, regular conversion in continuous mode, software trigger**

<table>
<thead>
<tr>
<th>ADC state</th>
<th>RDY</th>
<th>CH1</th>
<th>DLY</th>
<th>CH2</th>
<th>DLY</th>
<th>CH3</th>
<th>DLY</th>
<th>CH1</th>
<th>DLY</th>
<th>STOP</th>
<th>RDY</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC_DR</td>
<td>D1</td>
<td>D2</td>
<td>D3</td>
<td>D4</td>
<td>D5</td>
<td>D6</td>
<td>D7</td>
<td>D8</td>
<td>D9</td>
<td>D10</td>
<td>D11</td>
</tr>
</tbody>
</table>

1. AUTDLY=1
2. Regular configuration: EXTEN=0x0 (SW trigger), CONT=1, CHANNELS = 1, 2, 3
3. Injected configuration DISABLED

**Figure 173. AUTDLY=1, regular HW conversions interrupted by injected conversions (DISCEN=0; JDISCEN=0)**

<table>
<thead>
<tr>
<th>Regular trigger</th>
<th>Ignored</th>
<th>Not ignored (occurs during injected sequence)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC state</td>
<td>RDY</td>
<td>CH1</td>
</tr>
<tr>
<td></td>
<td>regular</td>
<td></td>
</tr>
</tbody>
</table>

1. AUTDLY=1
2. Regular configuration: EXTEN=0x1 (HW trigger), CONT=0, DISCEN=0, CHANNELS = 1, 2, 3
3. Injected configuration: JEXTEN=0x1 (HW Trigger), JDISCEN=0, CHANNELS = 5, 6

---

**Indicative timings**

<table>
<thead>
<tr>
<th>ADC_DR read access</th>
<th>DLY (CH1)</th>
<th>DLY (CH2)</th>
<th>DLY (CH3)</th>
<th>DLY (CH1)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>D1</td>
<td>D2</td>
<td>D3</td>
<td>D4</td>
</tr>
</tbody>
</table>

by s/w          by h/w          Indicative timings
**Figure 174. AUTDLY=1, regular HW conversions interrupted by injected conversions (DISCEN=1, JDISCEN=1)**

<table>
<thead>
<tr>
<th>Regular trigger</th>
<th>Ignored</th>
<th>Not ignored (occurs during injected sequence)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC state</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RDY CH1</td>
<td>DLY CH1</td>
<td>RDY CH2</td>
</tr>
<tr>
<td>EOC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EOS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC_DR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>read access</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC_DR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Injected trigger</td>
<td></td>
<td></td>
</tr>
<tr>
<td>JEOS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC_JDR1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC_JDR2</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Indicative timings**

1. AUTDLY=1
2. Regular configuration: EXTEN=0x1 (HW trigger), CONT=0, DISCEN=1, DISCNUM=1, CHANNELS = 1, 2, 3.
3. Injected configuration: JEXTEN=0x1 (HW Trigger), JDISCEN=1, CHANNELS = 5, 6
Figure 175. AUTDLY=1, regular continuous conversions interrupted by injected conversions

1. AUTDLY=1
2. Regular configuration: \text{EXTEN}=0x0 (SW trigger), \text{CONT}=1, \text{DISCEN}=0, \text{CHANNELS} = 1, 2, 3
3. Injected configuration: \text{JEXTEN}=0x1 (HW Trigger), \text{JDISCEN}=0, \text{CHANNELS} = 5, 6

Figure 176. AUTDLY=1 in auto- injected mode (JAUTO=1)

1. AUTDLY=1
2. Regular configuration: \text{EXTEN}=0x0 (SW trigger), \text{CONT}=1, \text{DISCEN}=0, \text{CHANNELS} = 1, 2
3. Injected configuration: \text{JAUTO}=1, \text{CHANNELS} = 5, 6
25.4.30 Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRy, AWD_LTRy, AWDy)

The three AWD analog watchdogs monitor whether some channels remain within a configured voltage range (window).

Figure 177. Analog watchdog guarded area

AWDx flag and interrupt

An interrupt can be enabled for each of the 3 analog watchdogs by setting AWDyIE in the ADC_IER register (x=1,2,3).

AWDy (y=1,2,3) flag is cleared by software by writing 1 to it.

The ADC conversion result is compared to the lower and higher thresholds before alignment.

Description of analog watchdog 1

The AWD analog watchdog 1 is enabled by setting the AWD1EN bit in the ADC_CFGR register. This watchdog monitors whether either one selected channel or all enabled channels\(^{(1)}\) remain within a configured voltage range (window).

Table 216 shows how the ADC_CFGRy registers should be configured to enable the analog watchdog on one or more channels.

Table 216. Analog watchdog channel selection

<table>
<thead>
<tr>
<th>Channels guarded by the analog watchdog</th>
<th>AWD1SGL bit</th>
<th>AWD1EN bit</th>
<th>JAWD1EN bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>None</td>
<td>x</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>All injected channels</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>All regular channels</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>All regular and injected channels</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Single(^{(1)}) injected channel</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Single(^{(1)}) regular channel</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Single(^{(1)}) regular or injected channel</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

1. Selected by the AWDyCH[4:0] bits. The channels must also be programmed to be converted in the appropriate regular or injected sequence.

The AWD1 analog watchdog status bit is set if the analog voltage converted by the ADC is below a lower threshold or above a higher threshold.
These thresholds are programmed in bits HTR1[25:0] of the ADC_HTR1 register and LTR1[25:0] of the ADC_LTR1 register for the analog watchdog 1.

The threshold can be up to 26-bits (16-bit resolution with oversampling, OSVR[9:0]=1024). When converting data with a resolution of less than 16 bits (according to bits RES[2:0]), the LSBs of the programmed thresholds must be kept cleared, the internal comparison being performed on the full 16-bit converted data (left aligned to the half-word boundary).

*Table 217* describes how the comparison is performed for all the possible resolutions for analog watchdog 1,2,3.

### Table 217. Analog watchdog 1,2,3 comparison

<table>
<thead>
<tr>
<th>Resolution (bit RES[2:0])</th>
<th>Analog watchdog comparison between:</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Raw converted data, left aligned(1)</td>
<td>Thresholds</td>
</tr>
<tr>
<td>16 bits</td>
<td>DATA[15:0]</td>
<td>LTR1[25:0] and HTR1[25:0]</td>
</tr>
<tr>
<td>14 bits</td>
<td>DATA[15:2],00</td>
<td>LTR1[25:0] and HTR1[25:0]</td>
</tr>
<tr>
<td>12 bits</td>
<td>DATA[15:4],0000</td>
<td>LTR1[25:0] and HTR1[25:0]</td>
</tr>
<tr>
<td>10 bits</td>
<td>DATA[15:6],000000</td>
<td>LTR1[25:0] and HTR1[25:0]</td>
</tr>
<tr>
<td>8 bits</td>
<td>DATA[15:8],000000</td>
<td>LTR1[25:0] and HTR1[25:0]</td>
</tr>
</tbody>
</table>

1. The watchdog comparison is performed on the raw converted data before any alignment calculation and before applying any offsets (the data which is compared is not signed).

**Description of analog watchdog 2 and 3**

The second and third analog watchdogs are more flexible and can guard several selected channels by programming the corresponding bits in AWDCHy[19:0] (y=2,3).

The corresponding watchdog is enabled when any bit of AWDCHy[19:0] (y=2,3) is set. The threshold can be up to 26-bits (16-bit resolution with oversampling, OSVR[9:0]=1024) and are programmed with the ADC_HTR2, ADC_LTR2, ADC_LTR3, and ADC_HTR3 registers.

When converting data with a resolution of less than 16 bits (according to bits RES[2:0]), the LSBs of the programmed thresholds must be kept cleared, the internal comparison being performed on the full 16-bit converted data (left aligned to the half-word boundary).

**ADCx_AWDy_OUT signal output generation**

Each analog watchdog is associated to an internal hardware signal ADCx_AWDy_OUT (x=ADC number, y=watchdog number) which is directly connected to the ETR input (external trigger) of some on-chip timers. Refer to the on-chip timers section to understand how to select the ADCx_AWDy_OUT signal as ETR.
ADCx_AWDy_OUT is activated when the associated analog watchdog is enabled:

- ADCx_AWDy_OUT is set when a guarded conversion is outside the programmed thresholds.
- ADCx_AWDy_OUT is reset after the end of the next guarded conversion which is inside the programmed thresholds (It remains at 1 if the next guarded conversions are still outside the programmed thresholds).
- ADCx_AWDy_OUT is also reset when disabling the ADC (when setting ADDIS=1).

Note: AWDx flag is set by hardware and reset by software: AWDy flag has no influence on the generation of ADCx_AWDy_OUT (ex: ADCy_AWDy_OUT can toggle while AWDx flag remains at 1 if the software did not clear the flag).

Figure 178. ADCy_AWDx_OUT signal generation (on all regular channels)

Figure 179. ADCy_AWDx_OUT signal generation (AWDx flag not cleared by SW)
25.4.31 Oversampler

The oversampling unit performs data preprocessing to offload the CPU. It is able to handle multiple conversions and average them into a single data with increased data width, up to 26-bit (16-bit values and OSVR[9:0] = 1024).

It provides a result with the following form, where \( N \) and \( M \) can be adjusted:

\[
\text{Result} = \frac{1}{M} \sum_{n=0}^{n-N-1} \text{Conversion}(t_n)
\]

It allows to perform by hardware the following functions: averaging, data rate reduction, SNR improvement, basic filtering.
The oversampling ratio N is defined using the OSVR[9:0] bits in the ADC_CFGR2 register, and can range from 2x to 1024x. The division coefficient M consists of a right bit shift up to 10 bits, and is defined using the OVSS[3:0] bits in the ADC_CFGR2 register.

The summation unit can yield a result up to 26 bits (1024 x 16-bit results), which can be left or right shifted. When right shifting is selected, it is rounded to the nearest value using the least significant bits left apart by the shifting, before being transferred into the ADC_DR data register.

The Table 182 gives a numerical example of the processing, from a raw 26-bit accumulated data to the final 16-bit result.

Figure 182. 16-bit result oversampling with 10-bits right shift and rounding

<table>
<thead>
<tr>
<th>16-bit data</th>
<th>OSVR=1024</th>
<th>31 23 15 7 0</th>
<th>OVSS[3:0]=0</th>
<th>Right shifting and rounding</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 D25..D0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>16-bit data</th>
<th>OSVR=1024</th>
<th>31 23 15 7 0</th>
<th>OVSS[3:0]=1010</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 D15..D0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>16-bit data</th>
<th>OSVR=1024</th>
<th>31 23 15 7 0</th>
<th>OVSS[3:0]=0</th>
<th>Right shifting and rounding</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0xFFF9</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>16-bit data</th>
<th>OSVR=1024</th>
<th>31 23 15 7 0</th>
<th>OVSS[3:0]=1010</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0xFFF9</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

There are no changes for conversion timings in oversampled mode: the sample time is maintained equal during the whole oversampling sequence. A new data is provided every N conversions, with an equivalent delay equal to N x TCONV = N x (tSMPL + tSAR). The flags are set as follow:

- the end of the sampling phase (EOSMP) is set after each sampling phase
- the end of conversion (EOC) occurs once every N conversions, when the oversampled result is available
- the end of sequence (EOS) occurs once the sequence of oversampled data is completed (i.e. after N x sequence length conversions total)
Single ADC operating modes support when oversampling

In oversampling mode, most of the ADC operating modes are maintained:

- Single or continuous mode conversions
- ADC conversions start either by software or with triggers
- ADC stop during a conversion (abort)
- Data read via CPU or DMA with overrun detection
- Low-power modes (AUTDLY)
- Programmable resolution: in this case, the reduced conversion values (as per RES[2:0] bits in ADC_CFGR register) are accumulated, truncated, rounded and shifted in the same way as 16-bit conversions are

*Note:* The alignment mode is not available when working with oversampled data. The data are always provided right-aligned.

Analog watchdog

The analog watchdog functionality is maintained (AWDSGL and AWDEN bits), with the following difference:

- the RES[2:0] bits are ignored, comparison is always done on using the full 26-bit values HTRx[25:0] and LTRx[25:0]

*Note:* Care must be taken when using high shifting values, this will reduce the comparison range. For instance, if the oversampled result is shifted by 4 bits, thus yielding a 12-bit data right-aligned, the effective analog watchdog comparison can only be performed on 8 bits. The comparison is done between ADC_DR[11:4] and HT[0:7] / LT[0:7], and HT[11:8] / LT[11:8] must be kept reset.

Triggered mode

The averager can also be used for basic filtering purpose. Although not a very powerful filter (slow roll-off and limited stop band attenuation), it can be used as a notch filter to reject constant parasitic frequencies (typically coming from the mains or from a switched mode power supply). For this purpose, a specific discontinuous mode can be enabled with TROVS bit in ADC_CFGR2, to be able to have an oversampling frequency defined by a user and independent from the conversion time itself.

The Figure 183 below shows how conversions are started in response to triggers during discontinuous mode.

If the TROVS bit is set, the content of the DISCEN bit is ignored and considered as 1.
Injected and regular sequencer management when oversampling

In oversampling mode, it is possible to have differentiated behavior for injected and regular sequencers. The oversampling can be enabled for both sequencers with some limitations if they have to be used simultaneously (this is related to a unique accumulation unit).

Oversampling regular channels only

The regular oversampling mode bit ROVSM defines how the regular oversampling sequence is resumed if it is interrupted by injected conversion:

- in continued mode, the accumulation re-starts from the last valid data (prior to the conversion abort request due to the injected trigger). This ensures that oversampling will be completed whatever the injection frequency (providing at least one regular conversion can be completed between triggers);
- in resumed mode, the accumulation re-starts from 0 (previous conversions results are ignored). This mode allows to guarantee that all data used for oversampling were converted back-to-back within a single timeslot. Care must be taken to have a injection trigger period above the oversampling period length. If this condition is not respected, the oversampling cannot be completed and the regular sequencer will be blocked.

The Figure 184 gives examples for a 4x oversampling ratio.
Oversampling Injected channels only

The Injected oversampling mode bit JOVSE enables oversampling solely for conversions in the injected sequencer.

Oversampling regular and Injected channels

It is possible to have both ROVSE and JOVSE bits set. In this case, the regular oversampling mode is forced to resumed mode (ROVSM bit ignored), as represented on Figure 185 below.
**Triggered regular oversampling with injected conversions**

It is possible to have triggered regular mode with injected conversions. In this case, the injected mode oversampling mode must be disabled, and the ROVSM bit is ignored (resumed mode is forced). The JOVSE bit must be reset. The behavior is represented on Figure 186 below.

![Figure 186. Triggered regular oversampling with injection](image)

**Auto-injected mode**

It is possible to oversample auto-injected sequences and have all conversions results stored in registers to save a DMA resource. This mode is available only with both regular and injected oversampling active: JAUTO = 1, ROVSE = 1 and JOVSE = 1, other combinations are not supported. The ROVSM bit is ignored in auto-injected mode. The Figure 187 below shows how the conversions are sequenced.

![Figure 187. Oversampling in auto-injected mode](image)

It is possible to have also the triggered mode enabled, using the TROVS bit. In this case, the ADC must be configured as following: JAUTO=1, DISCEN=0, JDISCEN=0, ROVSE=1, JOVSE=1 and TROVSE=1.

**Dual ADC modes support when oversampling**

It is possible to have oversampling enabled when working in dual ADC configuration, for the injected simultaneous mode and regular simultaneous mode. In this case, the two ADCs must be programmed with the very same settings (including oversampling).

All other dual ADC modes are not supported when either regular or injected oversampling is enabled (ROVSE = 1 or JOVSE = 1).
Combined modes summary

The Table 218 below summarizes all combinations, including modes not supported.

Table 218. Oversampler operating modes summary

<table>
<thead>
<tr>
<th>Regular Oversampling ROVSE</th>
<th>Injected Oversampling JOVSE</th>
<th>Oversampler mode ROVSM 0 = continued 1 = resumed</th>
<th>Triggered Regular mode TROVS</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Regular continued mode</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Not supported</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Regular resumed mode</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Triggered regular resumed mode</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>Not supported</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Injected and regular resumed mode</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Not supported</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>Injected oversampling</td>
</tr>
</tbody>
</table>

25.4.32 Dual ADC modes

In devices with two ADCs or more, dual ADC modes can be used (see Figure 188):
- ADC1 and ADC2 can be used together in dual mode (ADC1 is master)

In dual ADC mode the start of conversion is triggered alternately or simultaneously by the ADCx master to the ADC slave, depending on the mode selected by the bits DUAL[4:0] in the ADCx_CCR register.

Four possible modes are implemented:
- Injected simultaneous mode
- Regular simultaneous mode
- Interleaved mode
- Alternate trigger mode

It is also possible to use these modes combined in the following ways:
- Injected simultaneous mode + Regular simultaneous mode
- Regular simultaneous mode + Alternate trigger mode
- Injected simultaneous mode + Interleaved mode

In dual ADC mode (when bits DUAL[4:0] in ADCx_CCR register are not equal to zero), the bits CONT, AUTDLY, DISCEN, DISCNUM[2:0], JDISCEN, JQM, JAUTO of the ADC_CFGR register are shared between the master and slave ADC: the bits in the slave ADC are always equal to the corresponding bits of the master ADC.

To start a conversion in dual mode, the user must program the bits EXTEN, EXTSEL, JEXTEN, JEXTSEL of the master ADC only, to configure a software or hardware trigger,
and a regular or injected trigger. (the bits EXTEN[1:0] and JEXTEN[1:0] of the slave ADC are don’t care).

In regular simultaneous or interleaved modes: once the user sets bit ADSTART or bit ADSTP of the master ADC, the corresponding bit of the slave ADC is also automatically set. However, bit ADSTART or bit ADSTP of the slave ADC is not necessary cleared at the same time as the master ADC bit.

In injected simultaneous or alternate trigger modes: once the user sets bit JADSTART or bit JADSTP of the master ADC, the corresponding bit of the slave ADC is also automatically set. However, bit JADSTART or bit JADSTP of the slave ADC is not necessary cleared at the same time as the master ADC bit.

In dual ADC mode, the converted data of the master and slave ADC can be read in parallel, by reading the ADC common data register (ADCx_CDR). The status bits can be also read in parallel by reading the dual-mode status register (ADCx_CSR).
Figure 188. Dual ADC block diagram

1. External triggers also exist on slave ADC but are not shown for the purposes of this diagram.
2. The ADC common data register (ADCx_CDR) contains both the master and slave ADC regular converted data.
**Injected simultaneous mode**

This mode is selected by programming bits DUAL[4:0]=00101

This mode converts an injected group of channels. The external trigger source comes from the injected group multiplexer of the master ADC (selected by the JEXTSEL[4:0] bits in the ADC_JSQR register).

**Note:** Do not convert the same channel on the two ADCs (no overlapping sampling times for the two ADCs when converting the same channel).

In simultaneous mode, one must convert sequences with the same length and inside a sequence, the N-th conversion in master ans slave must be configured with the same sampling time.

Regular conversions can be performed on one or all ADCs. In that case, they are independent of each other and are interrupted when an injected event occurs. They are resumed at the end of the injected conversion group.

- At the end of injected sequence of conversion event (JEOS) on the master ADC, the converted data is stored into the master ADC_JDRy registers and a JEOS interrupt is generated (if enabled)
- At the end of injected sequence of conversion event (JEOS) on the slave ADC, the converted data is stored into the slave ADC_JDRy registers and a JEOS interrupt is generated (if enabled)
- If the duration of the master injected sequence is equal to the duration of the slave injected one (like in Figure 189), it is possible for the software to enable only one of the two JEOS interrupt (ex: master JEOS) and read both converted data (from master ADC_JDRy and slave ADC_JDRy registers).

**Figure 189. Injected simultaneous mode on 4 channels: dual ADC mode**

If JDISCEN=1, each simultaneous conversion of the injected sequence requires an injected trigger event to occur.

This mode can be combined with AUTDLY mode:

- Once a simultaneous injected sequence of conversions has ended, a new injected trigger event is accepted only if both JEOS bits of the master and the slave ADC have been cleared (delay phase). Any new injected trigger events occurring during the ongoing injected sequence and the associated delay phase are ignored.
- Once a regular sequence of conversions of the master ADC has ended, a new regular trigger event of the master ADC is accepted only if the master data register (ADC_DR) has been read. Any new regular trigger events occurring for the master ADC during the ongoing regular sequence and the associated delay phases are ignored. There is the same behavior for regular sequences occurring on the slave ADC.
Regular simultaneous mode with independent injected

This mode is selected by programming bits DUAL[4:0] = 00110.

This mode is performed on a regular group of channels. The external trigger source comes from the regular group multiplexer of the master ADC (selected by the EXTSEL[4:0] bits in the ADC_CFGR register). A simultaneous trigger is provided to the slave ADC.

In this mode, independent injected conversions are supported. An injection request (either on master or on the slave) will abort the current simultaneous conversions, which are re-started once the injected conversion is completed.

**Note:** Do not convert the same channel on the two ADCs (no overlapping sampling times for the two ADCs when converting the same channel).

In regular simultaneous mode, one must convert sequences with the same length and inside a sequence, the N-th conversion in master ans slave must be configured with the same sampling time.

Software is notified by interrupts when it can read the data:

- At the end of each conversion event (EOC) on the master ADC, a master EOC interrupt is generated (if EOCIE is enabled) and software can read the ADC_DR of the master ADC.
- At the end of each conversion event (EOC) on the slave ADC, a slave EOC interrupt is generated (if EOCIE is enabled) and software can read the ADC_DR of the slave ADC.
- If the duration of the master regular sequence is equal to the duration of the slave one (like in Figure 190), it is possible for the software to enable only one of the two EOC interrupt (ex: master EOC) and read both converted data from the Common Data register (ADCx_CDR).

It is also possible to read the regular data using the DMA. Two methods are possible:

- Using two DMA channels (one for the master and one for the slave). In this case bits DAMDF[1:0] must be kept cleared.
  - Configure the DMA master ADC channel to read ADC_DR from the master. DMA requests are generated at each EOC event of the master ADC.
  - Configure the DMA slave ADC channel to read ADC_DR from the slave. DMA requests are generated at each EOC event of the slave ADC.
- Configuring Dual ADC mode data format DAMDF[1:0] bits, which leaves one DMA channel free for other uses:
  - Configure DAMDF[1:0]=0b10 or 0b11 (depending on resolution).
  - A single DMA channel is used (the one of the master). Configure the DMA master ADC channel to read the common ADC register (ADCx_CDR)
  - A single DMA request is generated each time both master and slave EOC events have occurred. At that time, the slave ADC converted data is available in the upper half-word of the ADCx_CDR 32-bit register and the master ADC converted data is available in the lower half-word of ADCx_CDR register.
  - both EOC flags are cleared when the DMA reads the ADCx_CDR register.

**Note:** When DAMDF[1:0]=0b10 or 0b11, the user must program the same number of conversions in the master’s sequence as in the slave’s sequence. Otherwise, the remaining conversions will not generate a DMA request.
If DISCEN=1 then each “n” simultaneous conversions of the regular sequence require a regular trigger event to occur (“n” is defined by DISCNUM).

This mode can be combined with AUTDLY mode:

- Once a simultaneous conversion of the sequence has ended, the next conversion in the sequence is started only if the common data register, ADCx_CDR (or the regular data register of the master ADC) has been read (delay phase).
- Once a simultaneous regular sequence of conversions has ended, a new regular trigger event is accepted only if the common data register (ADCx_CDR) has been read (delay phase). Any new regular trigger events occurring during the ongoing regular sequence and the associated delay phases are ignored.

It is possible to use the DMA to handle data in regular simultaneous mode combined with AUTDLY mode, assuming that multi-DMA mode is used: bits DAMDF must be set to 0b10 or 0b11.

When regular simultaneous mode is combined with AUTDLY mode, it is mandatory for the user to ensure that:

- The number of conversions in the master’s sequence is equal to the number of conversions in the slave’s.
- For each simultaneous conversions of the sequence, the length of the conversion of the slave ADC is inferior to the length of the conversion of the master ADC. Note that the length of the sequence depends on the number of channels to convert and the sampling time and the resolution of each channels.

**Note:** This combination of regular simultaneous mode and AUTDLY mode is restricted to the use case when only regular channels are programmed: it is forbidden to program injected channels in this combined mode.

**Interleaved mode with independent injected**

This mode is selected by programming bits DUAL[4:0] = 00111.

This mode can be started only on a regular group (usually one channel). The external trigger source comes from the regular channel multiplexer of the master ADC.

After an external trigger occurs:

- The master ADC starts immediately.
- The slave ADC starts after a delay of several-ADC clock cycles after the sampling phase of the master ADC has complete.

The minimum delay which separates 2 conversions in interleaved mode is configured in the DELAY bits in the ADCx_CCR register. This delay starts to count after the end of the sampling phase of the master conversion. This way, an ADC cannot start a conversion if the
complementary ADC is still sampling its input (only one ADC can sample the input signal at a given time).

- The minimum possible DELAY is 1 to ensure that there is at least one cycle time between the opening of the analog switch of the master ADC sampling phase and the closing of the analog switch of the slave ADC sampling phase.
- The maximum DELAY is equal to the number of cycles corresponding to the selected resolution. However, the user must properly calculate this delay to ensure that an ADC does not start a conversion while the other ADC is still sampling its input.

If the CONT bit is set on both master and slave ADCs, the selected regular channels of both ADCs are continuously converted.

The software is notified by interrupts when it can read the data at the end of each conversion event (EOC) on the slave ADC. A slave and master EOC interrupts are generated (if EOCIE is enabled) and the software can read the ADC_DR of the slave/master ADC.

**Note:** It is possible to enable only the EOC interrupt of the slave and read the common data register (ADCx_CDR). But in this case, the user must ensure that the duration of the conversions are compatible to ensure that inside the sequence, a master conversion is always followed by a slave conversion before a new master conversion restarts. It is recommended to use the MDMA mode.

It is also possible to have the regular data transferred by DMA. In this case, individual DMA requests on each ADC cannot be used and it is mandatory to use the MDMA mode, as following:

- Configure DAMDF[1:0]=0b10 or 0b11 (depending on resolution).
- A single DMA channel is used (the one of the master). Configure the DMA master ADC channel to read the common ADC register (ADCx_CDR).
- A single DMA request is generated each time both master and slave EOC events have occurred. At that time, the slave ADC converted data is available in the upper half-word of the ADCx_CDR 32-bit register and the master ADC converted data is available in the lower half-word of ADCx_CCR register.
- Both EOC flags are cleared when the DMA reads the ADCx_CCR register.

**Figure 191. Interleaved mode on 1 channel in continuous conversion mode: dual ADC mode**
If DISCEN=1, each “n” simultaneous conversions (“n” is defined by DISCNUM) of the regular sequence require a regular trigger event to occur.

In this mode, injected conversions are supported. When injection is done (either on master or on slave), both the master and the slave regular conversions are aborted and the sequence is re-started from the master (see Figure 193 below).

**Alternate trigger mode**

This mode is selected by programming bits DUAL[4:0] = 01001.

This mode can be started only on an injected group. The source of external trigger comes from the injected group multiplexer of the master ADC.

This mode is only possible when selecting hardware triggers: JEXTEN must not be 0x0.
Injected discontinuous mode disabled (JDISCEN=0 for both ADC)

1. When the 1st trigger occurs, all injected master ADC channels in the group are converted.
2. When the 2nd trigger occurs, all injected slave ADC channels in the group are converted.
3. And so on.

A JEOS interrupt, if enabled, is generated after all injected channels of the master ADC in the group have been converted.

A JEOS interrupt, if enabled, is generated after all injected channels of the slave ADC in the group have been converted.

JEOC interrupts, if enabled, can also be generated after each injected conversion.

If another external trigger occurs after all injected channels in the group have been converted then the alternate trigger process restarts by converting the injected channels of the master ADC in the group.

Figure 194. Alternate trigger: injected group of each ADC

Note: Regular conversions can be enabled on one or all ADCs. In this case the regular conversions are independent of each other. A regular conversion is interrupted when the ADC has to perform an injected conversion. It is resumed when the injected conversion is finished.

The time interval between 2 trigger events must be greater than or equal to 1 ADC clock period. The minimum time interval between 2 trigger events that start conversions on the same ADC is the same as in the single ADC mode.
**Injected discontinuous mode enabled (JDISCEN=1 for both ADC)**

If the injected discontinuous mode is enabled for both master and slave ADCs:

- When the 1st trigger occurs, the first injected channel of the master ADC is converted.
- When the 2nd trigger occurs, the first injected channel of the slave ADC is converted.
- And so on.

A JEOS interrupt, if enabled, is generated after all injected channels of the master ADC in the group have been converted.

A JEOS interrupt, if enabled, is generated after all injected channels of the slave ADC in the group have been converted.

JEOC interrupts, if enabled, can also be generated after each injected conversions.

If another external trigger occurs after all injected channels in the group have been converted then the alternate trigger process restarts.

**Figure 195. Alternate trigger: 4 injected channels (each ADC) in discontinuous mode**

**Combined regular/injected simultaneous mode**

This mode is selected by programming bits DUAL[4:0] = 00001.

It is possible to interrupt the simultaneous conversion of a regular group to start the simultaneous conversion of an injected group.

*Note:* The sequences must be converted with the same length, the N-th conversion in master and slave mode must be configured with the same sampling time inside a given sequence, or the interval between triggers has to be longer than the long conversion time of the 2 sequences. If the above conditions are not respected, the ADC with the shortest sequence may restart while the ADC with the longest sequence is completing the previous conversions.

**Combined regular simultaneous + alternate trigger mode**

This mode is selected by programming bits DUAL[4:0]=00010.

It is possible to interrupt the simultaneous conversion of a regular group to start the alternate trigger conversion of an injected group. **Figure 196** shows the behavior of an alternate trigger interrupting a simultaneous regular conversion.

The injected alternate conversion is immediately started after the injected event. If a regular conversion is already running, in order to ensure synchronization after the injected
conversion, the regular conversion of all (master/slave) ADCs is stopped and resumed synchronously at the end of the injected conversion.

**Note:** The sequences must be converted with the same length, the N-th conversion in master and slave mode must be configured with the same sampling time inside a given sequence, or the interval between triggers has to be longer than the long conversion time of the 2 sequences. If the above conditions are not respected, the ADC with the shortest sequence may restart while the ADC with the longest sequence is completing the previous conversions.

**Figure 196. Alternate + regular simultaneous**

If a trigger occurs during an injected conversion that has interrupted a regular conversion, the alternate trigger is served. **Figure 197** shows the behavior in this case (note that the 6th trigger is ignored because the associated alternate conversion is not complete).

**Figure 197. Case of trigger occurring during injected conversion**

**Combined injected simultaneous plus interleaved**

This mode is selected by programming bits DUAL[4:0]=00011.

It is possible to interrupt an interleaved conversion with a simultaneous injected event. In this case the interleaved conversion is interrupted immediately and the simultaneous injected conversion starts. At the end of the injected sequence the interleaved conversion is resumed. When the interleaved regular conversion resumes, the first regular conversion which is performed is always the master’s one. **Figure 198**, **Figure 199** and **Figure 200** show the behavior using an example.

**Caution:** In this mode, it is mandatory to use the Common Data Register to read the regular data with a single read access. On the contrary, master-slave data coherency is not guaranteed.
Figure 198. Interleaved single channel CH0 with injected sequence CH11, CH12

Figure 199. Two Interleaved channels (CH1, CH2) with injected sequence CH11, CH12
- case 1: Master interrupted first

Figure 200. Two Interleaved channels (CH1, CH2) with injected sequence CH11, CH12
- case 2: Slave interrupted first
DMA requests in dual ADC mode

In all dual ADC modes, it is possible to use two DMA channels (one for the master, one for the slave) to transfer the data, like in single mode (refer to Figure 201: DMA Requests in regular simultaneous mode when DAMDF=0b00).

**Figure 201. DMA Requests in regular simultaneous mode when DAMDF=0b00**

![DMA Requests Diagram](image)

In simultaneous regular and interleaved modes, it is also possible to save one DMA channel and transfer both data using a single DMA channel. For this DAMDF bits must be configured in the ADCx_CCR register:

- **DAMDF=0b10, 32-bit format**: A single DMA request is generated alternatively when either the master or slave EOC events have occurred. At that time, the data items are alternatively available in the ADCx_CDR2 32-bit register. This mode is used in interleaved mode and in regular simultaneous mode when resolution is above 16-bit.
  
  **Example:**
  
  Interleaved dual mode: a DMA request is generated each time a new 32-bit data is available:
  
  1st DMA request: ADCx_CDR2[31:0] = MST_ADC_DR[31:0]
  2nd DMA request: ADCx_CDR2[31:0] = SLV_ADC_DR[31:0]

- **DAMDF=0b10, 16-bit format**: A single DMA request is generated each time both master and slave EOC events have occurred. At that time, two data items are available and the 32-bit register ADCx_CDR contains the two half-words representing two ADC-
converted data items. The slave ADC data take the upper half-word and the master
ADC data take the lower half-word.
This mode is used in interleaved mode and in regular simultaneous mode when
resolution is ranging from 10 to 16-bit. Any value above 16-bit in the master or the
slave converter will be truncated to the least 16 significant bits.

Example:
Interleaved dual mode: a DMA request is generated each time 2 data items are
available:
1st DMA request: ADCx_CDR[31:0] = SLV_ADC_DR[15:0] | MST_ADC_DR[15:0]
2nd DMA request: ADCx_CDR[31:0] = SLV_ADC_DR[15:0] |
                   MST_ADC_DR[15:0]

Figure 202. DMA requests in regular simultaneous mode when DAMDF=0b10

Figure 203. DMA requests in interleaved mode when DAMDF=0b10
Note: When using Multiple-ADC mode, the user must take care to configure properly the duration of the master and slave conversions so that a DMA request is generated and served for reading both data (master + slave) before a new conversion is available.

- DAMDF=0b11: This mode is similar to the DAMDF=0b10. The only differences are that on each DMA request (two data items are available), two bytes representing two ADC converted data items are transferred as a half-word. This mode is used in interleaved and regular simultaneous mode when the result is 8-bit. A new DMA request is issued when 4 new 8-bit values are available.

Example:
Interleaved dual mode: a DMA request is generated each time 4 data items are available (t0, t1,... are corresponding to the consecutive sampling instants)
1st DMA request:
ADCx\_CDR[7:0] = MST\_ADC\_DR[7:0]\_t0
ADCx\_CDR[15:8] = SLV\_ADC\_DR[7:0]\_t0
ADCx\_CDR[23:16] = MST\_ADC\_DR[7:0]\_t1
ADCx\_CDR[31:24] = SLV\_ADC\_DR[7:0]\_t1

2nd DMA request:
ADCx\_CDR[7:0] = MST\_ADC\_DR[7:0]\_t2
ADCx\_CDR[15:8] = SLV\_ADC\_DR[7:0]\_t2
ADCx\_CDR[23:16] = MST\_ADC\_DR[7:0]\_t3
ADCx\_CDR[31:24] = SLV\_ADC\_DR[7:0]\_t3

Overrun detection
In dual ADC mode (when DUAL[4:0] is not equal to b00000), if an overrun is detected on one of the ADCs, the DMA requests are no longer issued to ensure that all the data transferred to the RAM are valid (this behavior occurs whatever the DAMDF configuration). It may happen that the EOC bit corresponding to one ADC remains set because the data register of this ADC contains valid data.

DMA one shot mode/ DMA circular mode when Multiple-ADC mode is selected
When DAMDF mode is selected (0b10 or 0b11), bit DMNGT[1:0]=0b10 in the master ADC’s ADCx\_CCR register must also be configured to select between DMA one shot mode and circular mode, as explained in section Section : Managing conversions using the DMA.

Stopping the conversions in dual ADC modes
The user must set the control bits ADSTP/JADSTP of the master ADC to stop the conversions of both ADC in dual ADC mode. The other ADSTP control bit of the slave ADC has no effect in dual ADC mode.

Once both ADC are effectively stopped, the bits ADSTART/JADSTART of the master and slave ADCs are both cleared by hardware.
DFSDM mode in dual ADC mode interleaved mode

In dual ADC interleaved modes, the ADC conversion results can be transferred directly to the Digital Filter for Sigma Delta Modulators (DFSDM).

This mode is enabled by setting the bits DMNGT[1:0] = 0b10 in the master ADC’s ADC_CFG register.

The ADC transfers alternatively the 16 least significant bits of the regular data register from the master and the slave converter to a single channel of the DFSDM.

The data format must be 16-bit signed:

\[
\begin{align*}
\text{ADC\_DR}[31:16] &= 0x0000 \\
\text{ADC\_DR}[15] &= \text{sign} \\
\text{ADC\_DR}[14:0] &= \text{data}
\end{align*}
\]

Any value above 16-bit signed format in any converter will be truncated.

DFSDM mode in dual ADC simultaneous mode

The dual mode is not required to use DFSDM in dual ADC simultaneous mode since conversion data will be treated by each individual channel. Single mode with same trigger source results in simultaneous conversion with DFSDM interface.

25.4.33 Temperature sensor

The temperature sensor can measure the junction temperature (T_j) of the device in the –40 to 125 °C temperature range.

The temperature sensor is internally connected to an ADC internal channel which is used to convert the sensor’s output voltage to a digital value (refer to Table ADC interconnection in Section 25.4.2: ADC pins and internal signals). The sampling time for the temperature sensor’s analog pin must be greater than the stabilization time specified in the product datasheet.

When not in use, the sensor can be put in power-down mode.

*Figure 204* shows the block diagram of the temperature sensor.

*Figure 204. Temperature sensor channel block diagram*

Note: The TSEN bit must be set to enable the conversion of the corresponding ADC internal channel (temperature sensor, V_{SENSE}).
Reading the temperature

To use the sensor:
1. Select the ADC input channels (with the appropriate sampling time).
2. Program with the appropriate sampling time (refer to electrical characteristics section of the device datasheet).
3. Set the TSEN bit in the ADCx_CCR register to wake up the temperature sensor from power-down mode.
4. Start the ADC conversion.
5. Read the resulting VSENSE data in the ADC data register.
6. Calculate the actual temperature using the following formula:

\[
\text{temperature (in } ^\circ\text{C}) = \frac{\text{TS\_CAL2\_TEMP} - \text{TS\_CAL1\_TEMP}}{\text{TS\_CAL2} - \text{TS\_CAL1}} \times (\text{TS\_DATA} - \text{TS\_CAL1}) + \text{TS\_CAL1\_TEMP}
\]

Where:
- TS\_CAL2 is the temperature sensor calibration value acquired at TS\_CAL2\_TEMP
- TS\_CAL1 is the temperature sensor calibration value acquired at TS\_CAL1\_TEMP
- TS\_DATA is the actual temperature sensor output value converted by ADC

Refer to the device datasheet for more information about TS\_CAL1 and TS\_CAL2 calibration points.

Note: The sensor has a startup time after waking from power-down mode before it can output VSENSE at the correct level. The ADC also has a startup time after power-on, so to minimize the delay, the ADEN and SENSEEN bits should be set at the same time.

25.4.34 VBAT supply monitoring

The VBATEN bit of the ADCx_CCR register is used to switch to the battery voltage. As the VBAT voltage could be higher than VDDA, to ensure the correct operation of the ADC, the VBAT pin is internally connected to a bridge divider by 4. This bridge is automatically enabled when VBATEN is set, to connect VBAT/4 to an ADC input channel (refer to Table ADC interconnection in Section 25.4.2: ADC pins and internal signals).

As a consequence, the converted digital value is one fourth of the VBAT voltage. To prevent any unwanted consumption on the battery, it is recommended to enable the bridge divider only when needed, for ADC conversion.

Refer to the electrical characteristics of the device datasheet for the sampling time value to be applied when converting the VBAT/4 voltage.

Figure 205 shows the block diagram of the VBAT sensing feature.
25.4.35 Monitoring the internal voltage reference

The internal voltage reference can be monitored to have a reference point for evaluating the ADC $V_{\text{REF}+}$ voltage level.

The internal voltage reference is internally connected to an ADC input channel (refer to Table ADC interconnection in Section 25.4.2: ADC pins and internal signals).

The sampling time for this channel must be greater than the stabilization time specified in the product datasheet. Figure 205 shows the block diagram of the $V_{\text{REFINT}}$ sensing feature.

Figure 205. $V_{\text{BAT}}$ channel block diagram

Note: The VBATEN bit in ADCx_CCR must be configured to enable the conversion of the corresponding ADC internal channel.

Figure 206. $V_{\text{REFINT}}$ channel block diagram

Note: The VREFEN bit of the ADCx_CCR register must be configured to enable the conversion of the corresponding ADC internal channel ($V_{\text{REFINT}}$).
Calculating the actual V_{DDA} voltage using the internal reference voltage

The power supply voltage applied to the device may be subject to variations or not precisely known. When V_{DDA} is connected to V_{REF+}, it is possible to compute the actual V_{DDA} voltage using the embedded internal reference voltage (V_{REFINT}). V_{REFINT} and its calibration data acquired by the ADC during the manufacturing process at V_{DDA} = 3.3 V can be used to evaluate the actual V_{DDA} voltage level.

The following formula gives the actual V_{DDA} voltage supplying the device:

\[ V_{REF+} = 3.3 \times \frac{V_{REFINT_{CAL}}}{V_{REFINT_{DATA}}} \]

Where:

- V_{REFINT_{CAL}} is the VREFINT calibration value
- V_{REFINT_{DATA}} is the actual VREFINT output value converted by ADC

Converting a supply-relative ADC measurement to an absolute voltage value

The ADC is designed to deliver a digital value corresponding to the ratio between V_{REF+} and the voltage applied on the converted channel.

For most applications V_{DDA} value is unknown and ADC converted values are right-aligned. In this case, it is necessary to convert this ratio into a voltage independent from V_{DDA}:

\[ V_{\text{CHANNEL}_x} = \frac{V_{\text{REF+}}}{\text{FULL\_SCALE}} \times \text{ADC\_DATA} \]

By replacing V_{\text{REF+}} by the formula provided above, the absolute voltage value is given by the following formula

\[ V_{\text{CHANNEL}_x} = \frac{3.3 \times V_{\text{REFINT_{CAL}}} \times \text{ADC\_DATA}}{V_{\text{REFINT_{DATA}}} \times \text{FULL\_SCALE}} \]

For applications where V_{DDA} is known and ADC converted values are right-aligned, the absolute voltage value can be obtained by using the following formula:

\[ V_{\text{CHANNEL}_x} = \frac{V_{\text{DDA}}}{\text{FULL\_SCALE}} \times \text{ADC\_DATA} \]

Where:

- V_{REFINT_{CAL}} is the VREFINT calibration value
- ADC\_DATA is the value measured by the ADC on channel x (right-aligned)
- VREFINT\_DATA is the actual VREFINT output value converted by the ADC
- FULL\_SCALE is the maximum digital value of the ADC output. For example with 16-bit resolution, it will be \(2^{16} - 1 = 65535\) or with 8-bit resolution, \(2^8 - 1 = 255\).

Note: If ADC measurements are done using an output format other than 16-bit right-aligned, all the parameters must first be converted to a compatible format before the calculation is done.
25.5 ADC interrupts

For each ADC, an interrupt can be generated:

- After ADC power-up, when the ADC is ready (flag ADRDY)
- On the end of any conversion for regular groups (flag EOC)
- On the end of a sequence of conversion for regular groups (flag EOS)
- On the end of any conversion for injected groups (flag JEOC)
- On the end of a sequence of conversion for injected groups (flag JEOS)
- When an analog watchdog detection occurs (flag AWD1, AWD2 and AWD3)
- When the end of sampling phase occurs (flag EOSMP)
- When the data overrun occurs (OVR flag)
- When the injected sequence context queue overflows (flag JQOVF)

Separate interrupt enable bits are available for flexibility.

### Table 219. ADC interrupts per each ADC

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC ready</td>
<td>ADRDY</td>
<td>ADRDYIE</td>
</tr>
<tr>
<td>End of conversion of a regular group</td>
<td>EOC</td>
<td>EOCIE</td>
</tr>
<tr>
<td>End of sequence of conversions of a regular group</td>
<td>EOS</td>
<td>EOSIE</td>
</tr>
<tr>
<td>End of conversion of a injected group</td>
<td>JEOC</td>
<td>JEOCIE</td>
</tr>
<tr>
<td>End of sequence of conversions of an injected group</td>
<td>JEOS</td>
<td>JEOSIE</td>
</tr>
<tr>
<td>Analog watchdog 1 status bit is set</td>
<td>AWD1</td>
<td>AWD1IE</td>
</tr>
<tr>
<td>Analog watchdog 2 status bit is set</td>
<td>AWD2</td>
<td>AWD2IE</td>
</tr>
<tr>
<td>Analog watchdog 3 status bit is set</td>
<td>AWD3</td>
<td>AWD3IE</td>
</tr>
<tr>
<td>End of sampling phase</td>
<td>EOSMP</td>
<td>EOSMPIE</td>
</tr>
<tr>
<td>Overrun</td>
<td>OVR</td>
<td>OVRIE</td>
</tr>
<tr>
<td>Injected context queue overflows</td>
<td>JQOVF</td>
<td>JQOVFIE</td>
</tr>
</tbody>
</table>
25.6 ADC registers (for each ADC)

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions.

25.6.1 ADC interrupt and status register (ADC_ISR)

Address offset: 0x00
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:13</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 12</td>
<td><strong>LDORDY</strong>: ADC LDO output voltage ready bit</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by hardware. It indicates that the ADC internal LDO output is ready and that the ADC can be enabled or calibrated.</td>
</tr>
<tr>
<td></td>
<td>0: ADC LDO voltage regulator disabled</td>
</tr>
<tr>
<td></td>
<td>1: ADC LDO voltage regulator enabled</td>
</tr>
<tr>
<td>Note:</td>
<td>Refer to Section 25.3: ADC implementation for the availability of the LDO regulator.</td>
</tr>
<tr>
<td>Bit 11</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 10</td>
<td><strong>JQOVF</strong>: Injected context queue overflow</td>
</tr>
<tr>
<td></td>
<td>This bit is set by hardware when an Overflow of the Injected Queue of Context occurs. It is cleared by software writing 1 to it. Refer to Section 25.4.22: Queue of context for injected conversions for more information.</td>
</tr>
<tr>
<td></td>
<td>0: No injected context queue overflow occurred (or the flag event was already acknowledged and cleared by software)</td>
</tr>
<tr>
<td></td>
<td>1: Injected context queue overflow has occurred</td>
</tr>
<tr>
<td>Bit 9</td>
<td><strong>AWD3</strong>: Analog watchdog 3 flag</td>
</tr>
<tr>
<td></td>
<td>This bit is set by hardware when the converted voltage crosses the values programmed in the fields LT3[7:0] and HT3[7:0] of ADC_TR3 register. It is cleared by software writing 1 to it.</td>
</tr>
<tr>
<td></td>
<td>0: No analog watchdog 3 event occurred (or the flag event was already acknowledged and cleared by software)</td>
</tr>
<tr>
<td></td>
<td>1: Analog watchdog 3 event occurred</td>
</tr>
<tr>
<td>Bit 8</td>
<td><strong>AWD2</strong>: Analog watchdog 2 flag</td>
</tr>
<tr>
<td></td>
<td>This bit is set by hardware when the converted voltage crosses the values programmed in the fields LT2[7:0] and HT2[7:0] of ADC_TR2 register. It is cleared by software writing 1 to it.</td>
</tr>
<tr>
<td></td>
<td>0: No analog watchdog 2 event occurred (or the flag event was already acknowledged and cleared by software)</td>
</tr>
<tr>
<td></td>
<td>1: Analog watchdog 2 event occurred</td>
</tr>
</tbody>
</table>
Bit 7 **AWD1**: Analog watchdog 1 flag
This bit is set by hardware when the converted voltage crosses the values programmed in the fields \(LT1[11:0]\) and \(HT1[11:0]\) of ADC_TR1 register. It is cleared by software, writing 1 to it.
0: No analog watchdog 1 event occurred (or the flag event was already acknowledged and cleared by software)
1: Analog watchdog 1 event occurred

Bit 6 **JEOS**: Injected channel end of sequence flag
This bit is set by hardware at the end of the conversions of all injected channels in the group. It is cleared by software writing 1 to it.
0: Injected conversion sequence not complete (or the flag event was already acknowledged and cleared by software)
1: Injected conversions complete

Bit 5 **JEOC**: Injected channel end of conversion flag
This bit is set by hardware at the end of each injected conversion of a channel when a new data is available in the corresponding ADC_JDRy register. It is cleared by software writing 1 to it or by reading the corresponding ADC_JDRy register.
0: Injected channel conversion not complete (or the flag event was already acknowledged and cleared by software)
1: Injected channel conversion complete

Bit 4 **OVR**: ADC overrun
This bit is set by hardware when an overrun occurs on a regular channel, meaning that a new conversion has completed while the EOC flag was already set. It is cleared by software writing 1 to it.
0: No overrun occurred (or the flag event was already acknowledged and cleared by software)
1: Overrun has occurred

Bit 3 **EOS**: End of regular sequence flag
This bit is set by hardware at the end of the conversions of a regular sequence of channels. It is cleared by software writing 1 to it.
0: Regular Conversions sequence not complete (or the flag event was already acknowledged and cleared by software)
1: Regular Conversions sequence complete
Bit 2  **EOC**: End of conversion flag
This bit is set by hardware at the end of each regular conversion of a channel when a new data is available in the ADC_DR register. It is cleared by software writing 1 to it or by reading the ADC_DR register.
0: Regular channel conversion not complete (or the flag event was already acknowledged and cleared by software)
1: Regular channel conversion complete

Bit 1  **EOSMP**: End of sampling flag
This bit is set by hardware during the conversion of any channel (only for regular channels), at the end of the sampling phase.
0: not at the end of the sampling phase (or the flag event was already acknowledged and cleared by software)
1: End of sampling phase reached

Bit 0  **ADR DY**: ADC ready
This bit is set by hardware after the ADC has been enabled (bit ADEN=1) and when the ADC reaches a state where it is ready to accept conversion requests.
It is cleared by software writing 1 to it.
0: ADC not yet ready to start conversion (or the flag event was already acknowledged and cleared by software)
1: ADC is ready to start conversion
## ADC interrupt enable register (ADC_IER)

Address offset: 0x04  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

### Bits 31:11 Reserved, must be kept at reset value.

- **Bit 10 JQOVFIE**: Injected context queue overflow interrupt enable  
  This bit is set and cleared by software to enable/disable the Injected Context Queue Overflow interrupt.  
  0: Injected Context Queue Overflow interrupt disabled  
  1: Injected Context Queue Overflow interrupt enabled. An interrupt is generated when the JQOVF bit is set.  
  **Note:** The software is allowed to write this bit only when JADSTART=0 (which ensures that no injected conversion is ongoing).

- **Bit 9 AWD3IE**: Analog watchdog 3 interrupt enable  
  This bit is set and cleared by software to enable/disable the analog watchdog 2 interrupt.  
  0: Analog watchdog 3 interrupt disabled  
  1: Analog watchdog 3 interrupt enabled  
  **Note:** The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

- **Bit 8 AWD2IE**: Analog watchdog 2 interrupt enable  
  This bit is set and cleared by software to enable/disable the analog watchdog 2 interrupt.  
  0: Analog watchdog 2 interrupt disabled  
  1: Analog watchdog 2 interrupt enabled  
  **Note:** The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

- **Bit 7 AWD1IE**: Analog watchdog 1 interrupt enable  
  This bit is set and cleared by software to enable/disable the analog watchdog 1 interrupt.  
  0: Analog watchdog 1 interrupt disabled  
  1: Analog watchdog 1 interrupt enabled  
  **Note:** The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

- **Bit 6 JEOSIE**: End of injected sequence of conversions interrupt enable  
  This bit is set and cleared by software to enable/disable the end of injected sequence of conversions interrupt.  
  0: JEOS interrupt disabled  
  1: JEOS interrupt enabled. An interrupt is generated when the JEOS bit is set.  
  **Note:** The software is allowed to write this bit only when JADSTART=0 (which ensures that no injected conversion is ongoing).
Bit 5  **JEOCIE**: End of injected conversion interrupt enable  
This bit is set and cleared by software to enable/disable the end of an injected conversion interrupt.  
0: JEOC interrupt disabled.  
1: JEOC interrupt enabled. An interrupt is generated when the JEOC bit is set.  
*Note: The software is allowed to write this bit only when JADSTART is cleared to 0 (no injected conversion is ongoing).*

Bit 4  **OVRIE**: Overrun interrupt enable  
This bit is set and cleared by software to enable/disable the Overrun interrupt of a regular conversion.  
0: Overrun interrupt disabled  
1: Overrun interrupt enabled. An interrupt is generated when the OVR bit is set.  
*Note: The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).*

Bit 3  **EOSIE**: End of regular sequence of conversions interrupt enable  
This bit is set and cleared by software to enable/disable the end of regular sequence of conversions interrupt.  
0: EOS interrupt disabled  
1: EOS interrupt enabled. An interrupt is generated when the EOS bit is set.  
*Note: The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).*

Bit 2  **EOCIE**: End of regular conversion interrupt enable  
This bit is set and cleared by software to enable/disable the end of a regular conversion interrupt.  
0: EOC interrupt disabled  
1: EOC interrupt enabled. An interrupt is generated when the EOC bit is set.  
*Note: The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).*

Bit 1  **EOSMPIE**: End of sampling flag interrupt enable for regular conversions  
This bit is set and cleared by software to enable/disable the end of the sampling phase interrupt for regular conversions.  
0: EOSMP interrupt disabled  
1: EOSMP interrupt enabled. An interrupt is generated when the EOSMP bit is set.  
*Note: The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).*

Bit 0  **ADRDYIE**: ADC ready interrupt enable  
This bit is set and cleared by software to enable/disable the ADC Ready interrupt.  
0: ADRDY interrupt disabled  
1: ADRDY interrupt enabled. An interrupt is generated when the ADRDY bit is set.  
*Note: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).*
25.6.3 ADC control register (ADC_CR)

Address offset: 0x08
Reset value: 0x2000 0000

Devices revision Y

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>ADCAL</td>
<td>ADC calibration</td>
</tr>
<tr>
<td>30</td>
<td>ADCALDIF</td>
<td>Differential mode for calibration</td>
</tr>
<tr>
<td>29</td>
<td>DEEPPWD</td>
<td>Deep-power-down enable</td>
</tr>
<tr>
<td>28</td>
<td>ADVREGEN</td>
<td>ADC voltage regulator enable</td>
</tr>
</tbody>
</table>

Bit 31 **ADCAL**: ADC calibration

This bit is set by software to start the calibration of the ADC. Program first the bit ADCALDIF to determine if this calibration applies for single-ended or differential inputs mode.

0: Calibration complete
1: Write 1 to calibrate the ADC. Read at 1 means that a calibration in progress.

*Note: The software is allowed to launch a calibration by setting ADCAL only when ADEN=0.*

*The software is allowed to update the calibration factor by writing ADC_CALFACT only when ADEN=1 and ADSTART=0 and JADSTART=0 (ADC enabled and no conversion is ongoing).*

Bit 30 **ADCALDIF**: Differential mode for calibration

This bit is set and cleared by software to configure the single-ended or differential inputs mode for the calibration.

0: Writing ADCAL will launch a calibration in Single-ended inputs Mode.
1: Writing ADCAL will launch a calibration in Differential inputs Mode.

*Note: The software is allowed to write this bit only when the ADC is disabled and is not calibrating (ADCAL=0, JADSTART=0, JADSTP=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).*

Bit 29 **DEEPPWD**: Deep-power-down enable

This bit is set and cleared by software to put the ADC in deep-power-down mode.

0: ADC not in deep-power down
1: ADC in deep-power-down (default reset state)

*Note: The software is allowed to write this bit only when the ADC is disabled (ADCAL=0, JADSTART=0, JADSTP=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).*

Bit 28 **ADVREGEN**: ADC voltage regulator enable

This bits is set by software to enable the ADC voltage regulator.

Before performing any operation such as launching a calibration or enabling the ADC, the ADC voltage regulator must first be enabled and the software must wait for the regulator start-up time.

0: ADC Voltage regulator disabled
1: ADC Voltage regulator enabled.

For more details about the ADC voltage regulator enable and disable sequences, refer to *Section 25.4.6: ADC deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN).*

The software can program this bitfield only when the ADC is disabled (ADCAL=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).
Bit 27 **LINCALRDYW6**: Linearity calibration ready Word 6

This control / status bit allows to read/write the 6th linearity calibration factor.

When the linearity calibration is complete, this bit is set. A bit clear will launch the transfer of the linearity factor 6 into the LINCALFACT[29:0] of the ADC_CALFACT2 register. The bit will be reset by hardware when the ADC_CALFACT2 register can be read (software must poll the bit until it is cleared).

When the LINCALRDYW6 bit is reset, a new linearity factor 6 value can be written into the LINCALFACT[29:0] of the ADC_CALFACT2 register. A bit set will launch the linearity factor 6 update and the bit will be effectively set by hardware once the update will be done (software must poll the bit until it is set to indicate the write is effective).

**Note:** ADC_CALFACT2[29:10] contains 0. ADC_CALFACT2[9:0] corresponds linearity correction factor bits[159:150].

The software is allowed to toggle this bit only if the LINCALRDYW5, LINCALRDYW4, LINCALRDYW3, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged, see chapter 25.4.8: Calibration (ADCAL, ADICALIF, ADCALLIN, ADC_CALFACT) for details.

The software is allowed to update the linearity calibration factor by writing LINCALRDYW only when ADEN=1 and ADSTART=0 and JADSTART=0 (ADC enabled and no conversion is ongoing)

Bit 26 **LINCALRDYW5**: Linearity calibration ready Word 5

Refer to LINCALRDYW6 description.

**Note:** ADC_CALFACT2[29:0] corresponds linearity correction factor bits[149:120].

The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW3, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged.

Bit 25 **LINCALRDYW4**: Linearity calibration ready Word 4

Refer to LINCALRDYW6 description.

**Note:** ADC_CALFACT2[29:0] correspond linearity correction factor bits[119:90].

The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW3, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged.

Bit 24 **LINCALRDYW3**: Linearity calibration ready Word 3

Refer to LINCALRDYW6 description.

**Note:** ADC_CALFACT2[29:0] corresponds linearity correction factor bits[89:60].

The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW4, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged.

Bit 23 **LINCALRDYW2**: Linearity calibration ready Word 2

Refer to LINCALRDYW6 description.

**Note:** ADC_CALFACT2[29:0] corresponds linearity correction factor bits[59:30].

The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW4, LINCALRDYW3 and LINCALRDYW1 bits are left unchanged.

Bit 22 **LINCALRDYW1**: Linearity calibration ready Word 1

Refer to LINCALRDYW6 description.

**Note:** ADC_CALFACT2[29:0] corresponds linearity correction factor bits[29:0].

The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW4, LINCALRDYW3 and LINCALRDYW2 bits are left unchanged.

Bits 21:17 Reserved, must be kept at reset value.
Bit 16 **ADCALLIN**: Linearity calibration
This bit is set and cleared by software to enable the Linearity calibration.
0: Writing ADCAL will launch a calibration without the Linearity calibration.
1: Writing ADCAL will launch a calibration with the Linearity calibration.

*Note: The software is allowed to write this bit only when the ADC is disabled and is not calibrating (ADCAL=0, JADSTART=0, JADSTP=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).*

Bits 15:9 Reserved, must be kept at reset value.

Bit 8 **BOOST**: Boost mode control
This bit is set and cleared by software to enable/disable the Boost mode.
0: Boost mode off. Used when ADC clock < 20 MHz to save power at lower clock frequency.
1: Boost mode on. Must be used when ADC clock > 20 MHz.

*Note: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).*

When dual mode is enabled (bits DAMDF of ADCx_CCR register are not equal to zero), the bit BOOST of the slave ADC is no more writable and its content must be equal to the master ADC BOOST bit.

Bits 7:6 Reserved, must be kept at reset value.

Bit 5 **JADSTP**: ADC stop of injected conversion command
This bit is set by software to stop and discard an ongoing injected conversion (JADSTP Command).
It is cleared by hardware when the conversion is effectively discarded and the ADC injected sequence and triggers can be re-configured. The ADC is then ready to accept a new start of injected conversions (JADSTART command).
0: No ADC stop injected conversion command ongoing
1: Write 1 to stop injected conversions ongoing. Read 1 means that an ADSTP command is in progress.

*Note: The software is allowed to set JADSTP only when JADSTART=1 and ADDIS=0 (ADC is enabled and eventually converting an injected conversion and there is no pending request to disable the ADC).*

In auto-injection mode (JAUTO=1), setting ADSTP bit aborts both regular and injected conversions (do not use JADSTP)

Bit 4 **ADSTP**: ADC stop of regular conversion command
This bit is set by software to stop and discard an ongoing regular conversion (ADSTP Command).
It is cleared by hardware when the conversion is effectively discarded and the ADC regular sequence and triggers can be re-configured. The ADC is then ready to accept a new start of regular conversions (ADSTART command).
0: No ADC stop regular conversion command ongoing
1: Write 1 to stop regular conversions ongoing. Read 1 means that an ADSTP command is in progress.

*Note: The software is allowed to set ADSTP only when ADSTART=1 and ADDIS=0 (ADC is enabled and eventually converting a regular conversion and there is no pending request to disable the ADC).*

In auto-injection mode (JAUTO=1), setting ADSTP bit aborts both regular and injected conversions (do not use JADSTP).

In dual ADC regular simultaneous mode and interleaved mode, the bit ADSTP of the master ADC must be used to stop regular conversions. The other ADSTP bit is inactive.
Bit 3  **JADSTART**: ADC start of injected conversion

This bit is set by software to start ADC conversion of injected channels. Depending on the configuration bits JEXTEN, a conversion will start immediately (software trigger configuration) or once an injected hardware trigger event occurs (hardware trigger configuration).

It is cleared by hardware:
- in single conversion mode when software trigger is selected (JEXTSEL=0x0): at the assertion of the End of Injected Conversion Sequence (JEOS) flag.
- in all cases: after the execution of the JADSTP command, at the same time that JADSTP is cleared by hardware.

0: No ADC injected conversion is ongoing.
1: Write 1 to start injected conversions. Read 1 means that the ADC is operating and eventually converting an injected channel.

**Note**: The software is allowed to set JADSTART only when ADEN=1 and ADDIS=0 (ADC is enabled and there is no pending request to disable the ADC).

In auto-injection mode (JAUTO=1), regular and auto-injected conversions are started by setting bit ADSTART (JADSTART must be kept cleared)
Bit 2 **ADSTART**: ADC start of regular conversion

This bit is set by software to start ADC conversion of regular channels. Depending on the configuration bits EXTEN, a conversion will start immediately (software trigger configuration) or once a regular hardware trigger event occurs (hardware trigger configuration).

It is cleared by hardware:
- in single conversion mode (CONT=0, DISCEN=0) when software trigger is selected (EXTEN=0x0): at the assertion of the End of Regular Conversion Sequence (EOS) flag.
- In discontinuous conversion mode (CONT=0, DISCEN=1), when the software trigger is selected (EXTEN=0x0): at the end of conversion (EOC) flag.
- in all other cases: after the execution of the ADSTP command, at the same time that ADSTP is cleared by hardware.

0: No ADC regular conversion is ongoing.
1: Write 1 to start regular conversions. Read 1 means that the ADC is operating and eventually converting a regular channel.

*Note*: The software is allowed to set ADSTART only when ADEN=1 and ADDIS=0 (ADC is enabled and there is no pending request to disable the ADC)

In auto-injection mode (JAUTO=1), regular and auto-injected conversions are started by setting bit ADSTART (JADSTART must be kept cleared)

Bit 1 **ADDIS**: ADC disable command

This bit is set by software to disable the ADC (ADDIS command) and put it into power-down state (OFF state).

It is cleared by hardware once the ADC is effectively disabled (ADEN is also cleared by hardware at this time).

0: no ADDIS command ongoing
1: Write 1 to disable the ADC. Read 1 means that an ADDIS command is in progress.

*Note*: The software is allowed to set ADDIS only when ADEN=1 and both ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing)

Bit 0 **ADEN**: ADC enable control

This bit is set by software to enable the ADC. The ADC will be effectively ready to operate once the flag ADRDY has been set.

It is cleared by hardware when the ADC is disabled, after the execution of the ADDIS command.

0: ADC is disabled (OFF state)
1: Write 1 to enable the ADC.

*Note*: The software is allowed to set ADEN only when all bits of ADC_CR registers are 0 (ADCAL=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0) except for bit ADVREGEN which must be 1 (and the software must have wait for the startup time of the voltage regulator)

**Devices revision V**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**ST**

RM0433 Rev 8 1005/3353
Bit 31 ADCAL: ADC calibration
This bit is set by software to start the calibration of the ADC. Program first the bit ADCALDIF to determine if this calibration applies for single-ended or differential inputs mode.
It is cleared by hardware after calibration is complete.
0: Calibration complete
1: Write 1 to calibrate the ADC. Read at 1 means that a calibration in progress.

Note: The software is allowed to launch a calibration by setting ADCAL only when ADEN=0.
The software is allowed to update the calibration factor by writing ADC_CALFACT only when
ADEN=1 and ADSTART=0 and JADSTART=0 (ADC enabled and no conversion is ongoing)

Bit 30 ADCALDIF: Differential mode for calibration
This bit is set and cleared by software to configure the single-ended or differential inputs mode for the calibration.
0: Writing ADCAL will launch a calibration in Single-ended inputs Mode.
1: Writing ADCAL will launch a calibration in Differential inputs Mode.

Note: The software is allowed to write this bit only when the ADC is disabled and is not calibrating
(ADCAL=0, JADSTART=0, JADSTP=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

Bit 29 DEEPPWD: Deep-power-down enable
This bit is set and cleared by software to put the ADC in deep-power-down mode.
0: ADC not in deep-power down
1: ADC in deep-power-down (default reset state)

Note: The software is allowed to write this bit only when the ADC is disabled (ADCAL=0,
JADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

Bit 28 ADVREGEN: ADC voltage regulator enable
This bit is set by software to enable the ADC voltage regulator.
Before performing any operation such as launching a calibration or enabling the ADC, the ADC voltage regulator must first be enabled and the software must wait for the regulator start-up time.
0: ADC Voltage regulator disabled
1: ADC Voltage regulator enabled.

For more details about the ADC voltage regulator enable and disable sequences, refer to Section 25.4.6: ADC deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN).
The software can program this bitfield only when the ADC is disabled (ADCAL=0, JADSTART=0,
ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

Bit 27 LINCALRDYW6: Linearity calibration ready Word 6
This control / status bit allows to read/write the 6th linearity calibration factor.
When the linearity calibration is complete, this bit is set. A bit clear will launch the transfer of the linearity factor 6 into the LINCALFACT[29:0] of the ADC_CALFACT2 register. The bit will be reset by hardware when the ADC_CALFACT2 register can be read (software must poll the bit until it is cleared).
When the LINCALRDYW6 bit is reset, a new linearity factor 6 value can be written into the LINCALFACT[29:0] of the ADC_CALFACT2 register. A bit set will launch the linearity factor 6 update and the bit will be effectively set by hardware once the update will be done (software must poll the bit until it is set to indicate the write is effective).

Note: ADC_CALFACT2[29:10] contains 0. ADC_CALFACT2[9:0] corresponds linearity correction
factor bits[159:150].
The software is allowed to toggle this bit only if the LINCALRDYW5, LINCALRDYW4,
LINCALRDYW3, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged, see chapter
25.4.8: Calibration (ADCAL, ADCALDIF, ADCALLIN, ADC_CALFACT) for details.
The software is allowed to update the linearity calibration factor by writing LINCALRDYWx only when
ADEN=1 and ADSTART=0 and JADSTART=0 (ADC enabled and no conversion is ongoing)
Bit 26 **LINCALRDYW5**: Linearity calibration ready Word 5
Refer to LINCALRDYW6 description.

*Note:* ADC_CALFACT2[29:0] corresponds linearity correction factor bits[149:120].
The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW3, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged.

Bit 25 **LINCALRDYW4**: Linearity calibration ready Word 4
Refer to LINCALRDYW6 description.

*Note:* ADC_CALFACT2[29:0] correspond linearity correction factor bits[119:90].
The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW3, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged.

Bit 24 **LINCALRDYW3**: Linearity calibration ready Word 3
Refer to LINCALRDYW6 description.

*Note:* ADC_CALFACT2[29:0] corresponds linearity correction factor bits[89:60].
The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW4, LINCALRDYW2 and LINCALRDYW1 bits are left unchanged.

Bit 23 **LINCALRDYW2**: Linearity calibration ready Word 2
Refer to LINCALRDYW6 description.

*Note:* ADC_CALFACT2[29:0] corresponds linearity correction factor bits[59:30].
The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW4, LINCALRDYW3 and LINCALRDYW1 bits are left unchanged.

Bit 22 **LINCALRDYW1**: Linearity calibration ready Word 1
Refer to LINCALRDYW6 description.

*Note:* ADC_CALFACT2[29:0] corresponds linearity correction factor bits[29:0].
The software is allowed to toggle this bit only if the LINCALRDYW6, LINCALRDYW5, LINCALRDYW4, LINCALRDYW3 and LINCALRDYW2 bits are left unchanged.

Bits 21:17 Reserved, must be kept at reset value.

Bit 16 **ADCALLIN**: Linearity calibration
This bit is set and cleared by software to enable the Linearity calibration.
0: Writing ADCAL will launch a calibration without the Linearity calibration.
1: Writing ADCAL will launch a calibration with the Linearity calibration.

*Note:* The software is allowed to write this bit only when the ADC is disabled and is not calibrating (ADCAL=0, JADSTART=0, JADSTP=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

Bits 15:10 Reserved, must be kept at reset value.

Bits 9:8 **BOOST[1:0]**: Boost mode control
This bitfield is set and cleared by software to enable/disable the Boost mode.
00: used when ADC clock ≤ 6.25 MHz
01: used when 6.25 MHz < ADC clock frequency ≤ 12.5 MHz
10: used when 12.5 MHz < ADC clock ≤ 25.0 MHz
11: used when 25.0 MHz < ADC clock ≤ 50.0 MHz

*Note:* The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

When dual mode is enabled (bits DAMDF of ADCx_CCR register are not equal to zero), the BOOST bitfield of the slave ADC is no more writable and its content must be equal to the master ADC BOOST bitfield.

Bits 7:6 Reserved, must be kept at reset value.
Bit 5  JADSTP: ADC stop of injected conversion command

This bit is set by software to stop and discard an ongoing injected conversion (JADSTP Command). It is cleared by hardware when the conversion is effectively discarded and the ADC injected sequence and triggers can be re-configured. The ADC is then ready to accept a new start of injected conversions (JADSTART command).

0: No ADC stop injected conversion command ongoing
1: Write 1 to stop injected conversions ongoing. Read 1 means that an ADSTP command is in progress.

Note: The software is allowed to set JADSTP only when JADSTART=1 and ADDIS=0 (ADC is enabled and eventually converting an injected conversion and there is no pending request to disable the ADC).

In auto-injection mode (JAUTO=1), setting ADSTP bit aborts both regular and injected conversions (do not use JADSTP).

Bit 4  ADSTP: ADC stop of regular conversion command

This bit is set by software to stop and discard an ongoing regular conversion (ADSTP Command). It is cleared by hardware when the conversion is effectively discarded and the ADC regular sequence and triggers can be re-configured. The ADC is then ready to accept a new start of regular conversions (ADSTART command).

0: No ADC stop regular conversion command ongoing
1: Write 1 to stop regular conversions ongoing. Read 1 means that an ADSTP command is in progress.

Note: The software is allowed to set ADSTP only when ADSTART=1 and ADDIS=0 (ADC is enabled and eventually converting a regular conversion and there is no pending request to disable the ADC).

In auto-injection mode (JAUTO=1), setting ADSTP bit aborts both regular and injected conversions (do not use JADSTP).

In dual ADC regular simultaneous mode and interleaved mode, the bit ADSTP of the master ADC must be used to stop regular conversions. The other ADSTP bit is inactive.

Bit 3  JADSTART: ADC start of injected conversion

This bit is set by software to start ADC conversion of injected channels. Depending on the configuration bits JEXTEN, a conversion will start immediately (software trigger configuration) or once an injected hardware trigger event occurs (hardware trigger configuration).

It is cleared by hardware:
- in single conversion mode when software trigger is selected (JEXTSEL=0x0): at the assertion of the End of Injected Conversion Sequence (JEOS) flag.
- in all cases: after the execution of the JADSTP command, at the same time that JADSTP is cleared by hardware.

0: No ADC injected conversion is ongoing.
1: Write 1 to start injected conversions. Read 1 means that the ADC is operating and eventually converting an injected channel.

Note: The software is allowed to set JADSTART only when ADEN=1 and ADDIS=0 (ADC is enabled and there is no pending request to disable the ADC).

In auto-injection mode (JAUTO=1), regular and auto-injected conversions are started by setting bit ADSTART (JADSTART must be kept cleared)
**Bit 2 ADSTART: ADC start of regular conversion**

This bit is set by software to start ADC conversion of regular channels. Depending on the configuration bits EXTEN, a conversion will start immediately (software trigger configuration) or once a regular hardware trigger event occurs (hardware trigger configuration).

It is cleared by hardware:
- in single conversion mode (CONT=0, DISCEN=0) when software trigger is selected (EXTEN=0x0): at the assertion of the End of Regular Conversion Sequence (EOS) flag.
- In discontinuous conversion mode (CONT=0, DISCEN=1), when the software trigger is selected (EXTEN=0x0): at the end of conversion (EOC) flag.
- in all other cases: after the execution of the ADSTP command, at the same time that ADSTP is cleared by hardware.

0: No ADC regular conversion is ongoing.
1: Write 1 to start regular conversions. Read 1 means that the ADC is operating and eventually converting a regular channel.

*Note: The software is allowed to set ADSTART only when ADEN=1 and ADDIS=0 (ADC is enabled and there is no pending request to disable the ADC)*

In auto-injection mode (JAUTO=1), regular and auto-injected conversions are started by setting bit ADSTART (JADSTART must be kept cleared)

**Bit 1 ADDIS: ADC disable command**

This bit is set by software to disable the ADC (ADDIS command) and put it into power-down state (OFF state).

It is cleared by hardware once the ADC is effectively disabled (ADEN is also cleared by hardware at this time).

0: no ADDIS command ongoing
1: Write 1 to disable the ADC. Read 1 means that an ADDIS command is in progress.

*Note: The software is allowed to set ADDIS only when ADEN=1 and both ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing)*

**Bit 0 ADEN: ADC enable control**

This bit is set by software to enable the ADC. The ADC will be effectively ready to operate once the flag ADRDY has been set.

It is cleared by hardware when the ADC is disabled, after the execution of the ADDIS command.

0: ADC is disabled (OFF state)
1: Write 1 to enable the ADC.

*Note: The software is allowed to set ADEN only when all bits of ADC_CR registers are 0 (ADCAL=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0) except for bit ADVREGEN which must be 1 (and the software must have wait for the startup time of the voltage regulator)*
### 25.6.4 ADC configuration register (ADC_CFGR)

Address offset: 0x0C  
Reset value: 0x8000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>JQDIS: Injected Queue disable</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 30:26</td>
<td>AWD1CH[4:0]: Analog watchdog 1 channel selection</td>
</tr>
<tr>
<td>Bits 25</td>
<td>JAUTO: Automatic injected group conversion</td>
</tr>
<tr>
<td>Bit 24</td>
<td>JAWD1EN: Analog watchdog 1 enable on injected channels</td>
</tr>
</tbody>
</table>

#### JQDIS: Injected Queue disable
These bits are set and cleared by software to disable the Injected Queue mechanism:
- 0: Injected Queue enabled
- 1: Injected Queue disabled

*Note: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no regular nor injected conversion is ongoing).

A set or reset of JQDIS bit causes the injected queue to be flushed and the JSQR register is cleared.

#### AWD1CH[4:0]: Analog watchdog 1 channel selection
These bits are set and cleared by software. They select the input channel to be guarded by the analog watchdog.
- 00000: ADC analog input channel-0 monitored by AWD1
- 00001: ADC analog input channel-1 monitored by AWD1
- ....
- 10010: ADC analog input channel-19 monitored by AWD1
- others: Reserved, must not be used

*Note: The channel selected by AWD1CH must be also selected into the SQRi or JSQRi registers.

The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

#### JAUTO: Automatic injected group conversion
This bit is set and cleared by software to enable/disable automatic injected group conversion after regular group conversion.
- 0: Automatic injected group conversion disabled
- 1: Automatic injected group conversion enabled

*Note: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no regular nor injected conversion is ongoing).

When dual mode is enabled (DAMDF bits in ADCx_CCR register are not equal to zero), the bit JAUTO of the slave ADC is no more writable and its content is equal to the bit JAUTO of the master ADC.

#### JAWD1EN: Analog watchdog 1 enable on injected channels
This bit is set and cleared by software
- 0: Analog watchdog 1 disabled on injected channels
- 1: Analog watchdog 1 enabled on injected channels

*Note: The software is allowed to write this bit only when JADSTART=0 (which ensures that no injected conversion is ongoing).
Bit 23 **AWD1EN**: Analog watchdog 1 enable on regular channels
   This bit is set and cleared by software
   0: Analog watchdog 1 disabled on regular channels
   1: Analog watchdog 1 enabled on regular channels
   
   **Note:** The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).

Bit 22 **AWD1SGL**: Enable the watchdog 1 on a single channel or on all channels
   This bit is set and cleared by software to enable the analog watchdog on the channel identified by the AWD1CH[4:0] bits or on all the channels
   0: Analog watchdog 1 enabled on all channels
   1: Analog watchdog 1 enabled on a single channel
   
   **Note:** The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

Bit 21 **JQM**: JSQR queue mode
   This bit is set and cleared by software.
   It defines how an empty Queue is managed.
   0: JSQR Mode 0: The Queue is never empty and maintains the last written configuration into JSQR.
   1: JSQR Mode 1: The Queue can be empty and when this occurs, the software and hardware triggers of the injected sequence are both internally disabled just after the completion of the last valid injected sequence.

   Refer to [Section 25.4.22: Queue of context for injected conversions](#) for more information.
   
   **Note:** The software is allowed to write this bit only when JADSTART=0 (which ensures that no injected conversion is ongoing).

   When dual mode is enabled (DAMDF bits in ADCx_CCR register are not equal to zero), the bit JQM of the slave ADC is no more writable and its content is equal to the bit JQM of the master ADC.

Bit 20 **JDISCEN**: Discontinuous mode on injected channels
   This bit is set and cleared by software to enable/disable discontinuous mode on the injected channels of a group.
   0: Discontinuous mode on injected channels disabled
   1: Discontinuous mode on injected channels enabled
   
   **Note:** The software is allowed to write this bit only when JADSTART=0 (which ensures that no injected conversion is ongoing).

   It is not possible to use both auto-injected mode and discontinuous mode simultaneously: the bits DISCEN and JDISCEN must be kept cleared by software when JAUTO is set.

   When dual mode is enabled (bits DAMDF of ADCx_CCR register are not equal to zero), the bit JDISCEN of the slave ADC is no more writable and its content is equal to the bit JDISCEN of the master ADC.

Bits 19:17 **DISCNUM[2:0]**: Discontinuous mode channel count
   These bits are written by software to define the number of regular channels to be converted in discontinuous mode, after receiving an external trigger.
   000: 1 channel
   001: 2 channels
   ... 111: 8 channels
   
   **Note:** The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

   When dual mode is enabled (DAMDF bits in ADCx_CCR register are not equal to zero), the bits DISCNUM[2:0] of the slave ADC are no more writable and their content is equal to the bits DISCNUM[2:0] of the master ADC.
Bit 16 **DISCEN**: Discontinuous mode for regular channels

This bit is set and cleared by software to enable/disable Discontinuous mode for regular channels.

0: Discontinuous mode for regular channels disabled
1: Discontinuous mode for regular channels enabled

**Note:** It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both DISCEN=1 and CONT=1.

It is not possible to use both auto-injected mode and discontinuous mode simultaneously: the bits DISCEN and JDISCEN must be kept cleared by software when JAUTO is set.

The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).

When dual mode is enabled (DAMDF bits in ADCx_CCR register are not equal to zero), the bit DISCEN of the slave ADC is no more writable and its content is equal to the bit DISCEN of the master ADC.

Bit 15 Reserved, must be kept at reset value.

Bit 14 **AUTDLY**: Delayed conversion mode

This bit is set and cleared by software to enable/disable the Auto Delayed Conversion mode.

0: Auto-delayed conversion mode off
1: Auto-delayed conversion mode on

**Note:** The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

When dual mode is enabled (DAMDF bits in ADCx_CCR register are not equal to zero), the bit AUTDLY of the slave ADC is no more writable and its content is equal to the bit AUTDLY of the master ADC.

Bit 13 **CONT**: Single / continuous conversion mode for regular conversions

This bit is set and cleared by software. If it is set, regular conversion takes place continuously until it is cleared.

0: Single conversion mode
1: Continuous conversion mode

**Note:** It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both DISCEN=1 and CONT=1.

The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).

When dual mode is enabled (DAMDF bits in ADCx_CCR register are not equal to zero), the bit CONT of the slave ADC is no more writable and its content is equal to the bit CONT of the master ADC.

Bit 12 **OVRMOD**: Overrun Mode

This bit is set and cleared by software and configure the way data overrun is managed.

0: ADC_DR register is preserved with the old data when an overrun is detected.
1: ADC_DR register is overwritten with the last conversion result when an overrun is detected.

**Note:** The software is allowed to write this bit only when ADSTART=0 (which ensures that no regular conversion is ongoing).

Bits 11:10 **EXTEN[1:0]**: External trigger enable and polarity selection for regular channels

These bits are set and cleared by software to select the external trigger polarity and enable the trigger of a regular group.

00: Hardware trigger detection disabled (conversions can be launched by software)
01: Hardware trigger detection on the rising edge
10: Hardware trigger detection on the falling edge
11: Hardware trigger detection on both the rising and falling edges

**Note:** The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).
Bits 9:5 **EXTSEL[4:0]:** External trigger selection for regular group

These bits select the external event used to trigger the start of conversion of a regular group:

- 00000: Event 0
- 00001: Event 1
- 00010: Event 2
- 00011: Event 3
- 00100: Event 4
- 00101: Event 5
- 00110: Event 6
- 00111: Event 7
- ...
- 11111: Event 31

*Note: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).*

Bits 4:2 **RES[2:0]:** Data resolution

These bits are written by software to select the resolution of the conversion.

- 000: 16 bits
- 001: 14 bits (for devices revision Y), 14 bits in legacy mode (for devices revision V, not optimized power consumption)
- 101: 14 bits (for devices revision V)
- 010: 12 bits (for devices revision Y), 12 bits in legacy mode (for devices revision V, not optimized power consumption)
- 110: 12 bits (for devices revision V)
- 011: 10 bits
- 100: 8 bits (for devices revision Y)
- 111: 8 bits (for devices revision V)
- Others: Reserved, must not be used.

*Note: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).*

Bits 1:0 **DMNGT[1:0]:** Data Management configuration

This bit is set and cleared by software to select how ADC interface output data are managed.

- 00: Regular conversion data stored in DR only
- 01: DMA One Shot Mode selected
- 10: DFSDM mode selected
- 11: DMA Circular Mode selected

*Note: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing). In dual-ADC modes, this bit is not relevant and replaced by control bit DAMDF of the ADCx_CCR register.*
25.6.5 ADC configuration register 2 (ADC_CFGR2)

Address offset: 0x10
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>LSHIFT[3:0]: Left shift factor</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bitfield is set and cleared by software to define the left shifting applied to the final result with or without oversampling.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0000: No left shift</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0001: Shift left 1-bit</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0010: Shift left 2-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0011: Shift left 3-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0100: Shift left 4-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0101: Shift left 5-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0110: Shift left 6-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0111: Shift left 7-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1000: Shift left 8-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1001: Shift left 9-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1010: Shift left 10-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1011: Shift left 11-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1100: Shift left 12-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1101: Shift left 13-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1110: Shift left 14-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1111: Shift left 15-bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Note: The software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).</td>
<td></td>
</tr>
<tr>
<td>27:26</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>25:16</td>
<td>OSVR[9:0]: Oversampling ratio</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bitfield is set and cleared by software to define the oversampling ratio.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: 1x (no oversampling)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: 2x</td>
<td></td>
</tr>
<tr>
<td></td>
<td>2: 3x</td>
<td></td>
</tr>
<tr>
<td></td>
<td>...</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1023: 1024x</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Note: The software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>RSHIFT4: Right-shift data after Offset 4 correction</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to RSHIFT1 description.</td>
<td></td>
</tr>
</tbody>
</table>
### Bit 13 **RSHIFT3**: Right-shift data after Offset 3 correction
Refer to **RSHIFT1** description.

### Bit 12 **RSHIFT2**: Right-shift data after Offset 2 correction
Refer to **RSHIFT1** description.

### Bit 11 **RSHIFT1**: Right-shift data after Offset 1 correction
This bitfield is set and cleared by software to right-shift 1-bit data after offset1 correction. This bit can only be used for 8-bit and 16-bit data format (see Section: Data register, data alignment and offset (ADC_DR, ADC_JDRy, OFFSETy, OFFSETy_CH, OVSS, LSHIFT, RSHIFT, SSATE) for details).

- **0**: Right-shifting disabled
- **1**: Data is right-shifted 1-bit.

### Bit 10 **ROVSM**: Regular Oversampling mode
This bit is set and cleared by software to select the regular oversampling mode.

- **0**: Continued mode: When injected conversions are triggered, the oversampling is temporarily stopped and continued after the injection sequence (oversampling buffer is maintained during injected sequence)
- **1**: Resumed mode: When injected conversions are triggered, the current oversampling is aborted and resumed from start after the injection sequence (oversampling buffer is zeroed by injected sequence start)

**Note:** The software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).

### Bit 9 **TROVS**: Triggered Regular Oversampling
This bit is set and cleared by software to enable triggered oversampling.

- **0**: All oversampled conversions for a channel are done consecutively following a trigger
- **1**: Each oversampled conversion for a channel needs a new trigger

**Note:** The software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).

### Bits 8:5 **OVSS[3:0]**: Oversampling right shift
This bitfield is set and cleared by software to define the right shifting applied to the raw oversampling result.

- **0000**: No right shift
- **0001**: Shift right 1-bit
- **0010**: Shift right 2-bits
- **0011**: Shift right 3-bits
- **0100**: Shift right 4-bits
- **0101**: Shift right 5-bits
- **0110**: Shift right 6-bits
- **0111**: Shift right 7-bits
- **1000**: Shift right 8-bits
- **1001**: Shift right 9-bits
- **1010**: Shift right 10-bits
- **1011**: Shift right 11-bits
- **Others**: Reserved, must not be used.

**Note:** The software is allowed to write these bits only when ADSTART=0 (which ensures that no conversion is ongoing).
Bits 4:2 Reserved, must be kept at reset value.

Bit 1 JOVSE: Injected Oversampling Enable
- This bit is set and cleared by software to enable injected oversampling.
  - 0: Injected Oversampling disabled
  - 1: Injected Oversampling enabled

Note: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing)

Bit 0 ROVSE: Regular Oversampling Enable
- This bit is set and cleared by software to enable regular oversampling.
  - 0: Regular Oversampling disabled
  - 1: Regular Oversampling enabled

Note: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing)

### 25.6.6 ADC sample time register 1 (ADC_SMPR1)

Address offset: 0x14
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>14</td>
<td>15</td>
<td>12</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:30 Reserved, must be kept at reset value.

Bits 29:0 SMPx[2:0]: Channel x sampling time selection (x = 9 to 0)
- These bits are written by software to select the sampling time individually for each channel. During sample cycles, the channel selection bits must remain unchanged.
  - 000: 1.5 ADC clock cycles
  - 001: 2.5 ADC clock cycles
  - 010: 8.5 ADC clock cycles
  - 011: 16.5 ADC clock cycles
  - 100: 32.5 ADC clock cycles
  - 101: 64.5 ADC clock cycles
  - 110: 387.5 ADC clock cycles
  - 111: 810.5 ADC clock cycles

Note: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).
25.6.7  ADC sample time register 2 (ADC_SMPR2)

Address offset: 0x18
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>28</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>26</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>24</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>22</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>20</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>18</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>16</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>SMP15[0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>12</td>
<td></td>
<td>SMP14[2:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td></td>
<td></td>
<td>SMP13[2:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>8</td>
<td></td>
<td></td>
<td></td>
<td>SMP12[2:0]</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SMP11[2:0]</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.
Bits 29:0  SMPx[2:0]: Channel x sampling time selection (x = 19 to 10)

These bits are written by software to select the sampling time individually for each channel. During sampling cycles, the channel selection bits must remain unchanged.

- 000: 1.5 ADC clock cycles
- 001: 2.5 ADC clock cycles
- 010: 8.5 ADC clock cycles
- 011: 16.5 ADC clock cycles
- 100: 32.5 ADC clock cycles
- 101: 64.5 ADC clock cycles
- 110: 387.5 ADC clock cycles
- 111: 810.5 ADC clock cycles

*Note: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).*
### 25.6.8 ADC channel preselection register (ADC_PCSEL)

Address offset: 0x1C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>PCSEL1</th>
<th>PCSEL1</th>
<th>PCSEL1</th>
<th>PCSEL1</th>
<th>PCSEL1</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
</tr>
<tr>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:0 PCSEL[19:0]: Channel x (VinP[i]) pre selection (x = 0 to 19)

- These bits are written by software to pre select the input channel at IO instance to be converted.
- 0: Input Channel x (VinP[i]) is not pre selected for conversion, the ADC conversion result with this channel shows wrong result.
- 1: Input Channel x (VinP[i]) is pre selected for conversion

**Note:** The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

### 25.6.9 ADC watchdog threshold register 1 (ADC_LTR1)

Address offset: 0x20  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>LTR1[25:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>LTR1[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:0 LTR1[25:0]: Analog watchdog 1 lower threshold

- These bits are written by software to define the lower threshold for the analog watchdog 1.
- Refer to Section 25.4.30: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRy, AWD_LTRy, AWDy)

**Note:** The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).
### 25.6.10 ADC watchdog threshold register 1 (ADC_HTR1)

Address offset: 0x24  
Reset value: 0x03FF FFFF

<table>
<thead>
<tr>
<th>Bits 31:26</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 25:0</th>
<th>HTR1[25:0]: Analog watchdog 1 higher threshold</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are written by software to define the higher threshold for the analog watchdog 1.</td>
<td></td>
</tr>
<tr>
<td>Refer to Section 25.4.30: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRY, AWD_LTRY, AWDy)</td>
<td></td>
</tr>
<tr>
<td><strong>Note:</strong> The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 31:26</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 25:0</th>
<th>HTR1[25:0]: Analog watchdog 1 higher threshold</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are written by software to define the higher threshold for the analog watchdog 1.</td>
<td></td>
</tr>
<tr>
<td>Refer to Section 25.4.30: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRY, AWD_LTRY, AWDy)</td>
<td></td>
</tr>
<tr>
<td><strong>Note:</strong> The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x24</th>
<th>Reset value: 0x03FF FFFF</th>
</tr>
</thead>
</table>
### 25.6.11 ADC regular sequence register 1 (ADC_SQR1)

Address offset: 0x30
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

- **Bits 31:29**: Reserved, must be kept at reset value.
- **Bits 28:24**: **SQ4[4:0]**: 4th conversion in regular sequence
  These bits are written by software with the channel number (0..19) assigned as the 4th in the regular conversion sequence.
  
  - *Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

- **Bit 23**: Reserved, must be kept at reset value.
- **Bits 22:18**: **SQ3[4:0]**: 3rd conversion in regular sequence
  These bits are written by software with the channel number (0..19) assigned as the 3rd in the regular conversion sequence.
  
  - *Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

- **Bit 17**: Reserved, must be kept at reset value.
- **Bits 16:12**: **SQ2[4:0]**: 2nd conversion in regular sequence
  These bits are written by software with the channel number (0..19) assigned as the 2nd in the regular conversion sequence.
  
  - *Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

- **Bit 11**: Reserved, must be kept at reset value.
- **Bits 10:6**: **SQ1[4:0]**: 1st conversion in regular sequence
  These bits are written by software with the channel number (0..19) assigned as the 1st in the regular conversion sequence.
  
  - *Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

- **Bits 5:4**: Reserved, must be kept at reset value.
- **Bits 3:0**: **L[3:0]**: Regular channel sequence length
  These bits are written by software to define the total number of conversions in the regular channel conversion sequence.
  
  - 0000: 1 conversion
  - 0001: 2 conversions
  - ...  
  - 1111: 16 conversions
  
  - *Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).
25.6.12 ADC regular sequence register 2 (ADC_SQR2)

Address offset: 0x34
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:24 **SQ9[4:0]**: 9th conversion in regular sequence
These bits are written by software with the channel number (0..19) assigned as the 9th in the regular conversion sequence.

*Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

Bit 23 Reserved, must be kept at reset value.

Bits 22:18 **SQ8[4:0]**: 8th conversion in regular sequence
These bits are written by software with the channel number (0..19) assigned as the 8th in the regular conversion sequence.

*Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

Bit 17 Reserved, must be kept at reset value.

Bits 16:12 **SQ7[4:0]**: 7th conversion in regular sequence
These bits are written by software with the channel number (0..19) assigned as the 7th in the regular conversion sequence.

*Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

Bit 11 Reserved, must be kept at reset value.

Bits 10:6 **SQ6[4:0]**: 6th conversion in regular sequence
These bits are written by software with the channel number (0..19) assigned as the 6th in the regular conversion sequence.

*Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

Bit 5 Reserved, must be kept at reset value.

Bits 4:0 **SQ5[4:0]**: 5th conversion in regular sequence
These bits are written by software with the channel number (0..19) assigned as the 5th in the regular conversion sequence.

*Note*: The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).
25.6.13 ADC regular sequence register 3 (ADC_SQR3)

Address offset: 0x38
Reset value: 0x0000 0000

| Bits 31:29 | Reserved, must be kept at reset value. |
| Bits 28:24 | SQ14[4:0]: 14th conversion in regular sequence |
|            | These bits are written by software with the channel number (0..19) assigned as the 14th in the regular conversion sequence. |
|            | Note: **The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing)**. |
| Bit 23     | Reserved, must be kept at reset value. |
| Bits 22:18 | SQ13[4:0]: 13th conversion in regular sequence |
|            | These bits are written by software with the channel number (0..19) assigned as the 13th in the regular conversion sequence. |
|            | Note: **The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing)**. |
| Bit 17     | Reserved, must be kept at reset value. |
| Bits 16:12 | SQ12[4:0]: 12th conversion in regular sequence |
|            | These bits are written by software with the channel number (0..19) assigned as the 12th in the regular conversion sequence. |
|            | Note: **The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing)**. |
| Bit 11     | Reserved, must be kept at reset value. |
| Bits 10:6  | SQ11[4:0]: 11th conversion in regular sequence |
|            | These bits are written by software with the channel number (0..19) assigned as the 11th in the regular conversion sequence. |
|            | Note: **The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing)**. |
| Bit 5      | Reserved, must be kept at reset value. |
| Bits 4:0   | SQ10[4:0]: 10th conversion in regular sequence |
|            | These bits are written by software with the channel number (0..19) assigned as the 10th in the regular conversion sequence. |
|            | Note: **The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing)**. |
### 25.6.14 ADC regular sequence register 4 (ADC_SQR4)

Address offset: 0x3C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>Bit 15</td>
<td>Bit 14</td>
<td>Bit 13</td>
<td>Bit 12</td>
<td>Bit 11</td>
<td>Bit 10</td>
<td>Bit 9</td>
<td>Bit 8</td>
<td>Bit 7</td>
<td>Bit 6</td>
<td>Bit 5</td>
<td>Bit 4</td>
<td>Bit 3</td>
<td>Bit 2</td>
<td>Bit 1</td>
<td>Bit 0</td>
</tr>
</tbody>
</table>

| Bit 31:11 Reserved, must be kept at reset value. |
| Bits 10:6 **SQ16[4:0]**: 16th conversion in regular sequence  
  These bits are written by software with the channel number (0..19) assigned as the 16th in the regular conversion sequence.  
  **Note:** The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing). |
| Bit 5 Reserved, must be kept at reset value. |
| Bits 4:0 **SQ15[4:0]**: 15th conversion in regular sequence  
  These bits are written by software with the channel number (0..19) assigned as the 15th in the regular conversion sequence.  
  **Note:** The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing). |
### 25.6.15 ADC regular Data Register (ADC_DR)

Address offset: 0x40  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>f</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

- **RDATA[31:16]**
- **RDATA[15:0]**

**Bits 31:0 RDATA[31:0]: Regular Data converted**

These bits are read-only. They contain the conversion result from the last converted regular channel. The data are left- or right-aligned as described in Section 25.4.27: Data management.
### 25.6.16 ADC injected sequence register (ADC_JSQR)

Address offset: 0x4C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**Bits 31:27 JSQ4[4:0]:** 4th conversion in the injected sequence  
These bits are written by software with the channel number (0..19) assigned as the 4th in the injected conversion sequence.  
**Note:** The software is allowed to write these bits only when JADSTART is cleared to 0 (no injected conversion is ongoing) unless the context queue is enabled (JQDIS=0 in ADC_CFGR register).

**Bit 26** Reserved, must be kept at reset value.

**Bits 25:21 JSQ3[4:0]:** 3rd conversion in the injected sequence  
These bits are written by software with the channel number (0..19) assigned as the 3rd in the injected conversion sequence.  
**Note:** The software is allowed to write these bits only when JADSTART is cleared to 0 (no injected conversion is ongoing) unless the context queue is enabled (JQDIS=0 in ADC_CFGR register).

**Bit 20** Reserved, must be kept at reset value.

**Bits 19:15 JSQ2[4:0]:** 2nd conversion in the injected sequence  
These bits are written by software with the channel number (0..19) assigned as the 2nd in the injected conversion sequence.  
**Note:** The software is allowed to write these bits only when JADSTART is cleared to 0 (no injected conversion is ongoing) unless the context queue is enabled (JQDIS=0 in ADC_CFGR register).

**Bit 14** Reserved, must be kept at reset value.

**Bits 13:9 JSQ1[4:0]:** 1st conversion in the injected sequence  
These bits are written by software with the channel number (0..19) assigned as the 1st in the injected conversion sequence.  
**Note:** The software is allowed to write these bits only when JADSTART is cleared to 0 (no injected conversion is ongoing) unless the context queue is enabled (JQDIS=0 in ADC_CFGR register).
Bits 8:7 JEXTEN[1:0]: External trigger enable and polarity selection for injected channels
These bits are set and cleared by software to select the external trigger polarity and enable the trigger of an injected group.
00: If JQDIS=0 (queue enabled), Hardware and software trigger detection disabled and If JQDIS=1 (queue disabled), Hardware trigger detection disabled (conversions can be launched by software
01: Hardware trigger detection on the rising edge
10: Hardware trigger detection on the falling edge
11: Hardware trigger detection on both the rising and falling edges
Note: The software is allowed to write these bits only when JADSTART is cleared to 0 (no injected conversion is ongoing).
If JQM=1 and if the Queue of Context becomes empty, the software and hardware triggers of the injected sequence are both internally disabled (refer to Section 25.4.22: Queue of context for injected conversions)

Bits 6:2 JEXTSEL[4:0]: External trigger selection for injected group
These bits select the external event used to trigger the start of conversion of an injected group:
00000: Event 0
00001: Event 1
00010: Event 2
00011: Event 3
00100: Event 4
00101: Event 5
00110: Event 6
00111: Event 7
...
11111: Event 31:
Note: The software is allowed to write these bits only when JADSTART is cleared to 0 (no injected conversion is ongoing).

Bits 1:0 JL[1:0]: Injected channel sequence length
These bits are written by software to define the total number of conversions in the injected channel conversion sequence.
00: 1 conversion
01: 2 conversions
10: 3 conversions
11: 4 conversions
Note: The software is allowed to write these bits only when JADSTART is cleared to 0 (no injected conversion is ongoing).
25.6.17 ADC injected channel y offset register (ADC_OFRy)

Address offset: 0x60 + 0x04 * (y-1), (y = 1 to 4)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>SSATE</th>
<th>OFFSET_CH[4:0]</th>
<th>OFFSET[25:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
</tr>
<tr>
<td>12</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
<td>7</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **SSATE**: Signed saturation Enable
This bit is written by software to enable or disable the Signed saturation feature.
This bit can be enabled only for 8-bit and 16-bit data format (see Section : Data register, data alignment and offset (ADC_DR, ADC_JDRy, OFFSETy, OFFSETy_CH, OVSS, LSHIFT, RSHIFT, SSATE) for details).
0: Offset is subtracted maintaining data integrity and extending result size (9-bit and 17-bit signed format).
1: Offset is subtracted and result is saturated to maintain result size.
*Note*: The software is allowed to write this bit only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

Bits 30:26 **OFFSET_CH[4:0]**: Channel selection for the Data offset y
These bits are written by software to define the channel to which the offset programmed into bits OFFSETy[25:0] will apply.
*Note*: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

Bits 25:0 **OFFSET[25:0]**: Data offset y for the channel programmed into bits OFFSETy_CH[4:0]
These bits are written by software to define the offset y to be subtracted from the raw converted data when converting a channel (can be regular or injected). The channel to which applies the data offset y must be programmed in the bits OFFSETy_CH[4:0]. The conversion result can be read from in the ADC_DR (regular conversion) or from in the ADC_JDRyi registers (injected conversion).
When OFFSETy[25:0] bitfield is reset, the offset compensation is disabled.
*Note*: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

If several offset (OFFSETy) point to the same channel, only the offset with the lowest x value is considered for the subtraction.
Ex: if OFFSET1_CH[4:0]=4 and OFFSET2_CH[4:0]=4, this is OFFSET1[25:0] which is subtracted when converting channel 4.
25.6.18 ADC injected channel y data register (ADC_JDRy)

Address offset: \(0x80 + 0x04 \times (y-1)\), \((y = 1 \text{ to } 4)\)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
</tr>
</tbody>
</table>

Bits 31:0 JDATA[31:0]: Injected data
These bits are read-only. They contain the conversion result from injected channel y. The data are left-or right-aligned as described in Section 25.4.27: Data management.

25.6.19 ADC analog watchdog 2 configuration register (ADC_AWD2CR)

Address offset: 0xA0
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:0 AWD2CH[19:0]: Analog watchdog 2 channel selection
These bits are set and cleared by software. They enable and select the input channels to be guarded by the analog watchdog 2.

- AWD2CH[i] = 0: ADC analog input channel-i is not monitored by AWD2
- AWD2CH[i] = 1: ADC analog input channel-i is monitored by AWD2

When AWD2CH[19:0] = 000..0, the analog Watchdog 2 is disabled

Note: The channels selected by AWD2CH must be also selected into the SQRI or JSQRI registers. The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).
25.6.20 ADC analog watchdog 3 configuration register  
(ADC_AWD3CR)

Address offset: 0xA4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>AWD3CH[19:16]</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:0 AWD3CH[19:0]: Analog watchdog 3 channel selection

These bits are set and cleared by software. They enable and select the input channels to be guarded
by the analog watchdog 3.
AWD3CH[i] = 0: ADC analog input channel-i is not monitored by AWD3
AWD3CH[i] = 1: ADC analog input channel-i is monitored by AWD3
When AWD3CH[19:0] = 000..0, the analog Watchdog 3 is disabled

Note: The channels selected by AWD3CH must be also selected into the SQRIi or JSQRi registers.
The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which
ensures that no conversion is ongoing).

25.6.21 ADC watchdog lower threshold register 2 (ADC_LTR2)

Address offset: 0xB0
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>LTR2[25:16]</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:0 LTR2[25:0]: Analog watchdog 2 lower threshold

These bits are written by software to define the lower threshold for the analog watchdog 2.
Refer to Section 25.4.30: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, 
AWD2CH, AWD3CH, AWD_HTRy, AWD_LTRy, AWDy).

Note: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which
ensures that no conversion is ongoing).
25.6.22 ADC watchdog higher threshold register 2 (ADC_HTR2)

Address offset: 0xB4
Reset value: 0x03FF FFFF

| Bits 31:26 Reserved, must be kept at reset value. |
| Bits 25:0  **HTR2[25:0]**: Analog watchdog 2 higher threshold |
| These bits are written by software to define the higher threshold for the analog watchdog 2. |
| Refer to Section 25.4.30: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRy, AWD_LTRy, AWDy). |
| Note: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing). |

25.6.23 ADC watchdog lower threshold register 3 (ADC_LTR3)

Address offset: 0xB8
Reset value: 0x0000 0000

| Bits 31:26 Reserved, must be kept at reset value. |
| Bits 25:0  **LTR3[25:0]**: Analog watchdog 3 lower threshold |
| These bits are written by software to define the lower threshold for the analog watchdog 3. |
| Refer to Section 25.4.30: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRy, AWD_LTRy, AWDy). |
| Note: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing). |
25.6.24 ADC watchdog higher threshold register 3 (ADC_HTR3)

Address offset: 0xBC
Reset value: 0x03FF FFFF

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:0 HTR3[25:0]: Analog watchdog 3 higher threshold

These bits are written by software to define the higher threshold for the analog watchdog 3.

Refer to Section 25.4.30: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTRY, AWD_LTRY, AWDy)

Note: The software is allowed to write these bits only when ADSTART=0 and JADSTART=0 (which ensures that no conversion is ongoing).

25.6.25 ADC differential mode selection register (ADC_DIFSEL)

Address offset: 0xC0
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:0 DIFSEL[19:0]: Differential mode for channels 19 to 0

These bits are set and cleared by software. They allow to select if a channel is configured as single ended or differential mode.

DIFSEL[i] = 0: ADC analog input channel-i is configured in single ended mode
DIFSEL[i] = 1: ADC analog input channel-i is configured in differential mode

Note: The software is allowed to write these bits only when the ADC is disabled (ADCAL=0, JADSTART=0, JADSTP=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).
### 25.6.26 ADC calibration factors register (ADC_CALFACT)

Address offset: 0xC4  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**CALFACT_D[10:0]**

Bits 31:27 Reserved, must be kept at reset value.

Bits 26:16 **CALFACT_D[10:0]**: Calibration Factors in differential mode

- These bits are written by hardware or by software.
- Once a differential inputs calibration is complete, they are updated by hardware with the calibration factors.
- Software can write these bits with a new calibration factor. If the new calibration factor is different from the current one stored into the analog ADC, it will then be applied once a new differential conversion is launched.

**Note**: The software is allowed to write these bits only when ADEN=1, ADSTART=0 and JADSTART=0 (ADC is enabled and no calibration is ongoing and no conversion is ongoing).

Bits 15:11 Reserved, must be kept at reset value.

Bits 10:0 **CALFACT_S[10:0]**: Calibration Factors In Single-Ended mode

- These bits are written by hardware or by software.
- Once a single-ended inputs calibration is complete, they are updated by hardware with the calibration factors.
- Software can write these bits with a new calibration factor. If the new calibration factor is different from the current one stored into the analog ADC, it will then be applied once a new single-ended conversion is launched.

**Note**: The software is allowed to write these bits only when ADEN=1, ADSTART=0 and JADSTART=0 (ADC is enabled and no calibration is ongoing and no conversion is ongoing).

### 25.6.27 ADC calibration factor register 2 (ADC_CALFACT2)

Address offset: 0xC8  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**LINCALFACT[29:16]**

Bits 31:27 Reserved, must be kept at reset value.

Bits 26:16 **LINCALFACT[29:16]**

These bits are written by hardware or by software.

Once a differential inputs calibration is complete, they are updated by hardware with the calibration factors.

Software can write these bits with a new calibration factor. If the new calibration factor is different from the current one stored into the analog ADC, it will then be applied once a new differential conversion is launched.

**Note**: The software is allowed to write these bits only when ADEN=1, ADSTART=0 and JADSTART=0 (ADC is enabled and no calibration is ongoing and no conversion is ongoing).
25.7 ADC common registers

These registers define the control and status registers common to master and slave ADCs:

### 25.7.1 ADC x common status register (ADCx_CSR) (x=1/2 or 3)

Address offset: 0x00  
Reset value: 0x0000 0000  

The address offset is relative to the master ADC base address + 0x300.

This register provides an image of the status bits of the different ADCs. Nevertheless it is read-only and does not allow to clear the different status bits. Instead each status bit must be cleared by writing 0 to it in the corresponding ADC_ISR register.

ADC1 and ADC2 are controlled by the same interface, while ADC3 is controlled separately.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:27</td>
<td>Reserved, must be kept at reset value.</td>
<td>r r r r r r r r</td>
</tr>
<tr>
<td>26</td>
<td>JQOVF_SLV: Injected Context Queue Overflow flag of the slave ADC</td>
<td>r</td>
</tr>
<tr>
<td></td>
<td>This bit is a copy of the JQOVF bit in the corresponding ADCx+1_ISR register.</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>AWD3_SLV: Analog watchdog 3 flag of the slave ADC</td>
<td>r</td>
</tr>
<tr>
<td></td>
<td>This bit is a copy of the AWD3 bit in the corresponding ADCx+1_ISR register.</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>AWD2_SLV: Analog watchdog 2 flag of the slave ADC</td>
<td>r</td>
</tr>
<tr>
<td></td>
<td>This bit is a copy of the AWD2 bit in the corresponding ADCx+1_ISR register.</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>AWD1_SLV: Analog watchdog 1 flag of the slave ADC</td>
<td>r</td>
</tr>
<tr>
<td></td>
<td>This bit is a copy of the AWD1 bit in the corresponding ADCx+1_ISR register.</td>
<td></td>
</tr>
</tbody>
</table>
Bit 22 **JEOS_SLV**: End of injected sequence flag of the slave ADC  
   This bit is a copy of the JEOS bit in the corresponding ADCx+1_ISR register.

Bit 21 **JEOC_SLV**: End of injected conversion flag of the slave ADC  
   This bit is a copy of the JEOC bit in the corresponding ADCx+1_ISR register.

Bit 20 **OVR_SLV**: Overrun flag of the slave ADC  
   This bit is a copy of the OVR bit in the corresponding ADCx+1_ISR register.

Bit 19 **EOS_SLV**: End of regular sequence flag of the slave ADC  
   This bit is a copy of the EOS bit in the corresponding ADCx+1_ISR register.

Bit 18 **EOC_SLV**: End of regular conversion of the slave ADC  
   This bit is a copy of the EOC bit in the corresponding ADCx+1_ISR register.

Bit 17 **EOSMP_SLV**: End of Sampling phase flag of the slave ADC  
   This bit is a copy of the EOSMP2 bit in the corresponding ADCx+1_ISR register.

Bit 16 **ADRDY_SLV**: Slave ADC ready  
   This bit is a copy of the ADRDY bit in the corresponding ADCx+1_ISR register.

Bits 15:11 Reserved, must be kept at reset value.

Bit 10 **JQOVF_MST**: Injected Context Queue Overflow flag of the master ADC  
   This bit is a copy of the JQOVF bit in the corresponding ADC_ISR register.

Bit 9 **AWD3_MST**: Analog watchdog 3 flag of the master ADC  
   This bit is a copy of the AWD3 bit in the corresponding ADC_ISR register.

Bit 8 **AWD2_MST**: Analog watchdog 2 flag of the master ADC  
   This bit is a copy of the AWD2 bit in the corresponding ADC_ISR register.

Bit 7 **AWD1_MST**: Analog watchdog 1 flag of the master ADC  
   This bit is a copy of the AWD1 bit in the corresponding ADC_ISR register.

Bit 6 **JEOS_MST**: End of injected sequence flag of the master ADC  
   This bit is a copy of the JEOS bit in the corresponding ADC_ISR register.

Bit 5 **JEOC_MST**: End of injected conversion flag of the master ADC  
   This bit is a copy of the JEOC bit in the corresponding ADC_ISR register.

Bit 4 **OVR_MST**: Overrun flag of the master ADC  
   This bit is a copy of the OVR bit in the corresponding ADC_ISR register.

Bit 3 **EOS_MST**: End of regular sequence flag of the master ADC  
   This bit is a copy of the EOS bit in the corresponding ADC_ISR register.

Bit 2 **EOC_MST**: End of regular conversion of the master ADC  
   This bit is a copy of the EOC bit in the corresponding ADC_ISR register.

Bit 1 **EOSMP_MST**: End of Sampling phase flag of the master ADC  
   This bit is a copy of the EOSMP bit in the corresponding ADC_ISR register.

Bit 0 **ADRDY_MST**: Master ADC ready  
   This bit is a copy of the ADRDY bit in the corresponding ADC_ISR register.
25.7.2 ADC x common control register (ADCx_CCR) (x=1/2 or 3)

Address offset: 0x08
Reset value: 0x0000 0000

The address offset is relative to the master ADC base address + 0x300.

ADC1 and ADC2 are controlled by the same interface, while ADC3 is controlled separately.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 **VBATEN**: VBAT enable
This bit is set and cleared by software to control VBAT channel.
0: VBAT channel disabled
1: VBAT channel enabled

*Note: The software is allowed to write this bit only when the ADCs are disabled (ADCA=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).*

Bit 23 **TSEN**: Temperature sensor voltage enable
This bit is set and cleared by software to control VSENSE channel.
0: Temperature sensor channel disabled
1: Temperature sensor channel enabled

*Note: The software is allowed to write this bit only when the ADCs are disabled (ADCA=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).*

Bit 22 **VREFEN**: VREFINT enable
This bit is set and cleared by software to enable/disable the VREFINT channel.
0: VREFINT channel disabled
1: VREFINT channel enabled

*Note: The software is allowed to write this bit only when the ADCs are disabled (ADCA=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).*
Bits 21:18 **PRESC[3:0]**: ADC prescaler

These bits are set and cleared by software to select the frequency of the clock to the ADC. The clock is common for all the ADCs.

- 0000: input ADC clock not divided
- 0001: input ADC clock divided by 2
- 0010: input ADC clock divided by 4
- 0011: input ADC clock divided by 6
- 0100: input ADC clock divided by 8
- 0101: input ADC clock divided by 10
- 0110: input ADC clock divided by 12
- 0111: input ADC clock divided by 16
- 1000: input ADC clock divided by 32
- 1001: input ADC clock divided by 64
- 1010: input ADC clock divided by 128
- 1011: input ADC clock divided by 256
- Others: Reserved, must not be used

Note: The software is allowed to write these bits only when the ADC is disabled (ADCAL=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0). The ADC prescaler value is applied only when CKMODE[1:0] = 0b00.

Bits 17:16 **CKMODE[1:0]**: ADC clock mode

These bits are set and cleared by software to define the ADC clock scheme (which is common to both master and slave ADCs):

**Devices revision Y:**

- 00: CK_ADCx (x=1 to 3) (Asynchronous clock mode), generated at product level (refer to Section Reset and Clock Control (RCC))
- 01: adc_hclk/1 (Synchronous clock mode). This configuration must be enabled only if the AHB clock prescaler is set to 1 (HPRE[3:0] = 0xxx in RCC_CFRG register) and if the system clock has a 50% duty cycle.
- 10: adc_hclk/2 (Synchronous clock mode)
- 11: adc_hclk/4 (Synchronous clock mode)

In synchronous clock mode, there is no jitter in the delay from a timer trigger to the start of conversion.

**Devices revision V:**

- 00: CK_ADCx (x=1 to 23) (Asynchronous clock mode), generated at product level (refer to Section Reset and Clock Control (RCC))
- 01: adc_sclk/1 (Synchronous clock mode).
- 10: adc_sclk/2 (Synchronous clock mode)
- 11: adc_sclk/4 (Synchronous clock mode)

Whatever CKMODE[1:0] settings, an additional divider factor of 2 is applied to the clock delivered to the analog ADC block.

In synchronous clock mode, when adc_ker_ck = 2 x adc_hclk, there is no jitter in the delay from a timer trigger to the start of a conversion.

Note: The software is allowed to write these bits only when the ADCs are disabled (ADCAL=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).
Bits 15:14 **DAMDF[1:0]:** Dual ADC Mode Data Format
This bit-field is set and cleared by software. It specifies the data format in the common data register ADCx_CDR.
- 00: Dual ADC mode without data packing (ADCx_CDR and ADCx_CDR2 registers not used).
- 01: Reserved.
- 10: Data formatting mode for 32 down to 10-bit resolution
- 11: Data formatting mode for 8-bit resolution

*Note:* The software is allowed to write these bits only when ADSTART=0 (which ensures that no regular conversion is ongoing).

Bits 13:12 Reserved, must be kept at reset value.

Bits 11:8 **DELAY[3:0]:** Delay between 2 sampling phases
These bits are set and cleared by software. These bits are used in dual interleaved modes. Refer to Table 220 for the value of ADC resolution versus DELAY bits values.

*Note:* The software is allowed to write these bits only when the ADCs are disabled (ADCAL=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 **DUAL[4:0]:** Dual ADC mode selection
These bits are written by software to select the operating mode.
All the ADCs are independent:
- 00000: Independent mode
  - The configurations 00001 to 01001 correspond to the following operating modes: Dual mode, master and slave ADCs working together:
  - 00001: Combined regular simultaneous + injected simultaneous mode
  - 00010: Combined regular simultaneous + alternate trigger mode
  - 00011: Combined Interleaved mode + injected simultaneous mode
  - 00100: Reserved.
  - 00101: Injected simultaneous mode only
  - 00110: Regular simultaneous mode only
  - 00111: Interleaved mode only
  - 01001: Alternate trigger mode only
  - All other combinations are reserved and must not be programmed

*Note:* The software is allowed to write these bits only when the ADCs are disabled (ADCAL=0, JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

### Table 220. DELAY bits versus ADC resolution

<table>
<thead>
<tr>
<th>DELAY bits</th>
<th>16-bit resolution</th>
<th>14-bit resolution</th>
<th>12-bit resolution</th>
<th>10-bit resolution</th>
<th>8-bit resolution</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>1.5 * T_{adc_ker_ck}</td>
<td>1.5 * T_{adc_ker_ck}</td>
<td>1.5 * T_{adc_ker_ck}</td>
<td>1.5 * T_{adc_ker_ck}</td>
<td>1.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>0001</td>
<td>2.5 * T_{adc_ker_ck}</td>
<td>2.5 * T_{adc_ker_ck}</td>
<td>2.5 * T_{adc_ker_ck}</td>
<td>2.5 * T_{adc_ker_ck}</td>
<td>2.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>0010</td>
<td>3.5 * T_{adc_ker_ck}</td>
<td>3.5 * T_{adc_ker_ck}</td>
<td>3.5 * T_{adc_ker_ck}</td>
<td>3.5 * T_{adc_ker_ck}</td>
<td>3.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>0011</td>
<td>4.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>0100</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>0101</td>
<td>6.5 * T_{adc_ker_ck}</td>
<td>6.5 * T_{adc_ker_ck}</td>
<td>6.5 * T_{adc_ker_ck}</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>0110</td>
<td>7.5 * T_{adc_ker_ck}</td>
<td>7.5 * T_{adc_ker_ck}</td>
<td>6.5 * T_{adc_ker_ck}</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
</tr>
</tbody>
</table>
### Table 220. DELAY bits versus ADC resolution (continued)

<table>
<thead>
<tr>
<th>DELAY bits</th>
<th>16-bit resolution</th>
<th>14-bit resolution</th>
<th>12-bit resolution</th>
<th>10-bit resolution</th>
<th>8-bit resolution</th>
</tr>
</thead>
<tbody>
<tr>
<td>0111</td>
<td>8.5 * T_{adc_ker_ck}</td>
<td>7.5 * T_{adc_ker_ck}</td>
<td>6.5 * T_{adc_ker_ck}</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>1000</td>
<td>8.5 * T_{adc_ker_ck}</td>
<td>7.5 * T_{adc_ker_ck}</td>
<td>6.5 * T_{adc_ker_ck}</td>
<td>5.5 * T_{adc_ker_ck}</td>
<td>4.5 * T_{adc_ker_ck}</td>
</tr>
<tr>
<td>others: reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>
25.7.3 ADC x common regular data register for dual mode
(ADCx_CDR) (x=1/2 or 3)

Address offset: 0x0C
Reset value: 0x0000 0000

The address offset is relative to the master ADC base address + 0x300.

ADC1 and ADC2 are controlled by the same interface, while ADC3 is controlled separately.

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>RDATA_SLV[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>f f f f f f f f f f f f f f f f</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>RDATA_MST[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>f f f f f f f f f f f f f f f f</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16 RDATA_SLV[15:0]: Regular data of the slave ADC
In dual mode, these bits contain the regular data of the slave ADC. Refer to Section 25.4.32: Dual ADC modes.
The data alignment is applied as described in Section : Data register, data alignment and offset (ADC_DR, ADC_JDRy, OFFSETy, OFFSETy_CH, OVSS, LSHIFT, RSHIFT, SSATE)).

Bits 15:0 RDATA_MST[15:0]: Regular data of the master ADC.
In dual mode, these bits contain the regular data of the master ADC. Refer to Section 25.4.32: Dual ADC modes.
The data alignment is applied as described in Section : Data register, data alignment and offset (ADC_DR, ADC_JDRy, OFFSETy, OFFSETy_CH, OVSS, LSHIFT, RSHIFT, SSATE)).
In MDMA=0b11 mode, bits 15:8 contains SLV_ADC_DR[7:0], bits 7:0 contains MST_ADC_DR[7:0].

25.7.4 ADC x common regular data register for 32-bit dual mode
(ADCx_CDR2) (x=1/2 or 3)

Address offset: 0x10
Reset value: 0x0000 0000

The address offset is relative to the master ADC base address + 0x300.

ADC1 and ADC2 are controlled by the same interface, while ADC3 is controlled separately.

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>RDATA_ALT[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>f f f f f f f f f f f f f f f f</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>RDATA_ALT[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>f f f f f f f f f f f f f f f f</td>
<td></td>
</tr>
</tbody>
</table>

In MDMA=0b11 mode, bits 15:8 contains SLV_ADC_DR[7:0], bits 7:0 contains MST_ADC_DR[7:0].
**25.8 ADC register map**

The following table summarizes the ADC registers.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000 - 0x0D0</td>
<td>Master ADC1 or Master ADC3</td>
</tr>
<tr>
<td>0x0D4 - 0x0FC</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x100 - 0x1D0</td>
<td>Slave ADC2</td>
</tr>
<tr>
<td>0x1D4 - 0x2FC</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x300 - 0x310</td>
<td>Master and slave ADC common registers (ADC1/2 or ADC3)</td>
</tr>
</tbody>
</table>

### Table 221. ADC global register map

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>ADC_ISR</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x04</td>
<td>ADC_IER</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x08</td>
<td>ADC_CR</td>
<td>001000000000000000000000000000</td>
</tr>
<tr>
<td>0x0C</td>
<td>ADC_CFGR</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x10</td>
<td>ADC_CFGR2</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x14</td>
<td>ADC_SMPR1</td>
<td>000000000000000000000000000000</td>
</tr>
</tbody>
</table>

### Table 222. ADC register map and reset values for each ADC (offset=0x000 for master ADC, 0x100 for slave ADC)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>ADC_ISR</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x04</td>
<td>ADC_IER</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x08</td>
<td>ADC_CR</td>
<td>001000000000000000000000000000</td>
</tr>
<tr>
<td>0x0C</td>
<td>ADC_CFGR</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x10</td>
<td>ADC_CFGR2</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x14</td>
<td>ADC_SMPR1</td>
<td>000000000000000000000000000000</td>
</tr>
</tbody>
</table>

Bits 31:0 **RDATA_ALT[31:0]**: Regular data of the master/slave alternated ADCs

In dual mode, these bits alternatively contains the regular 32-bit data of the master and the slave ADC. Refer to [Section 25.4.32: Dual ADC modes](#). The data alignment is applied as described in [Section : Data register, data alignment and offset](#).
Table 222. ADC register map and reset values for each ADC (offset=0x000 for master ADC, 0x100 for slave ADC) (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x18</td>
<td>ADC_SMPR2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SMP19</td>
<td>0</td>
<td>Res. SMP19</td>
</tr>
<tr>
<td></td>
<td>SMP18</td>
<td>0</td>
<td>Res. SMP18</td>
</tr>
<tr>
<td></td>
<td>SMP17</td>
<td>0</td>
<td>Res. SMP17</td>
</tr>
<tr>
<td></td>
<td>SMP16</td>
<td>0</td>
<td>Res. SMP16</td>
</tr>
<tr>
<td></td>
<td>SMP15</td>
<td>0</td>
<td>Res. SMP15</td>
</tr>
<tr>
<td></td>
<td>SMP14</td>
<td>0</td>
<td>Res. SMP14</td>
</tr>
<tr>
<td></td>
<td>SMP13</td>
<td>0</td>
<td>Res. SMP13</td>
</tr>
<tr>
<td></td>
<td>SMP12</td>
<td>0</td>
<td>Res. SMP12</td>
</tr>
<tr>
<td></td>
<td>SMP11</td>
<td>0</td>
<td>Res. SMP11</td>
</tr>
<tr>
<td></td>
<td>SMP10</td>
<td>0</td>
<td>Res. SMP10</td>
</tr>
<tr>
<td>0x1C</td>
<td>ADC_PCSEL</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PCSEL19</td>
<td>0</td>
<td>Res. PCSEL19</td>
</tr>
<tr>
<td></td>
<td>PCSEL18</td>
<td>0</td>
<td>Res. PCSEL18</td>
</tr>
<tr>
<td></td>
<td>PCSEL17</td>
<td>0</td>
<td>Res. PCSEL17</td>
</tr>
<tr>
<td></td>
<td>PCSEL16</td>
<td>0</td>
<td>Res. PCSEL16</td>
</tr>
<tr>
<td></td>
<td>PCSEL15</td>
<td>0</td>
<td>Res. PCSEL15</td>
</tr>
<tr>
<td></td>
<td>PCSEL14</td>
<td>0</td>
<td>Res. PCSEL14</td>
</tr>
<tr>
<td></td>
<td>PCSEL13</td>
<td>0</td>
<td>Res. PCSEL13</td>
</tr>
<tr>
<td></td>
<td>PCSEL12</td>
<td>0</td>
<td>Res. PCSEL12</td>
</tr>
<tr>
<td></td>
<td>PCSEL11</td>
<td>0</td>
<td>Res. PCSEL11</td>
</tr>
<tr>
<td></td>
<td>PCSEL10</td>
<td>0</td>
<td>Res. PCSEL10</td>
</tr>
<tr>
<td></td>
<td>PCSEL9</td>
<td>0</td>
<td>Res. PCSEL9</td>
</tr>
<tr>
<td></td>
<td>PCSEL8</td>
<td>0</td>
<td>Res. PCSEL8</td>
</tr>
<tr>
<td></td>
<td>PCSEL7</td>
<td>0</td>
<td>Res. PCSEL7</td>
</tr>
<tr>
<td></td>
<td>PCSEL6</td>
<td>0</td>
<td>Res. PCSEL6</td>
</tr>
<tr>
<td></td>
<td>PCSEL5</td>
<td>0</td>
<td>Res. PCSEL5</td>
</tr>
<tr>
<td></td>
<td>PCSEL4</td>
<td>0</td>
<td>Res. PCSEL4</td>
</tr>
<tr>
<td></td>
<td>PCSEL3</td>
<td>0</td>
<td>Res. PCSEL3</td>
</tr>
<tr>
<td></td>
<td>PCSEL2</td>
<td>0</td>
<td>Res. PCSEL2</td>
</tr>
<tr>
<td></td>
<td>PCSEL1</td>
<td>0</td>
<td>Res. PCSEL1</td>
</tr>
<tr>
<td></td>
<td>PCSEL0</td>
<td>0</td>
<td>Res. PCSEL0</td>
</tr>
<tr>
<td>0x20</td>
<td>ADC_LTR1</td>
<td>LTR1[25:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x24</td>
<td>ADC_HTR1</td>
<td>HTR1[25:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x28</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x2C</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x30</td>
<td>ADC_SQR1</td>
<td>SQ[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x34</td>
<td>ADC_SQR2</td>
<td>SQ[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x38</td>
<td>ADC_SQR3</td>
<td>SQ[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x3C</td>
<td>ADC_SQR4</td>
<td>SQ[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x40</td>
<td>ADC_DR</td>
<td>RDATA[31:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x44-</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x4B</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x4C</td>
<td>ADC_JSQR</td>
<td>JSQ[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x50-</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x5C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x60</td>
<td>ADC_OFR1</td>
<td>SATE</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset1[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset2[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset3[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset4[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x64</td>
<td>ADC_OFR2</td>
<td>SATE</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset1[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset2[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset3[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Offset4[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td></td>
</tr>
</tbody>
</table>
**Table 222. ADC register map and reset values for each ADC (offset=0x000 for master ADC, 0x100 for slave ADC) (continued)**

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x68</td>
<td>ADC_OFR3</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0x6C</td>
<td>ADC_OFR4</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0x70-</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x80</td>
<td>ADC_JDR1</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0x84</td>
<td>ADC_JDR2</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0x88</td>
<td>ADC_JDR3</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0x8C</td>
<td>ADC_JDR4</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xA0</td>
<td>ADC_AWD2CR</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xA4</td>
<td>ADC_AWD3CR</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xA8-</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0xB0</td>
<td>ADC_LTR2</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xB4</td>
<td>ADC_HTR2</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xBB</td>
<td>ADC_LTR3</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xBC</td>
<td>ADC_HTR3</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xC0</td>
<td>ADC_DIFSEL</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xC4</td>
<td>ADC_CALFACT</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xC8</td>
<td>ADC_CALFACT2</td>
<td>0x00000000</td>
</tr>
</tbody>
</table>
1. Revision Y devices feature only one BOOST bit.

Refer to Section 2.3 on page 129 for the register boundary addresses.
26 Digital-to-analog converter (DAC)

26.1 Introduction

The DAC module is a 12-bit, voltage output digital-to-analog converter. The DAC can be configured in 8- or 12-bit mode and may be used in conjunction with the DMA controller. In 12-bit mode, the data can be left- or right-aligned. The DAC features two output channels, each with its own converter. In dual DAC channel mode, conversions can be done independently or simultaneously when both channels are grouped together for synchronous update operations. An input reference pin, \( V_{REF+} \) (shared with others analog peripherals) is available for better resolution. An internal reference can also be set on the same input. Refer to voltage reference buffer (VREFBUF) section.

The DACx_OUTy pin can be used as general purpose input/output (GPIO) when the DAC output is disconnected from output pad and connected to on-chip peripheral. The DAC output buffer can be optionally enabled to obtain a high drive output current. An individual calibration can be applied on each DAC output channel. The DAC output channels support a low power mode, the Sample and hold mode.

26.2 DAC main features

The DAC main features are the following (see Figure 207: Dual-channel DAC block diagram)

- One DAC interface, maximum two output channels
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave and Triangular-wave generation
- Dual DAC channel for independent or simultaneous conversions
- DMA capability for each channel including DMA underrun error detection
- External triggers for conversion
- DAC output channel buffered/unbuffered modes
- Buffer offset calibration
- Each DAC output can be disconnected from the DACx_OUTy output pin
- DAC output connection to on-chip peripherals
- Sample and hold mode for low power operation in Stop mode
- Input voltage reference from \( V_{REF+} \) pin or internal VREFBUF reference

Figure 207 shows the block diagram of a DAC channel and Table 225 gives the pin description.
26.3 DAC implementation

Table 224. DAC features

<table>
<thead>
<tr>
<th>DAC features</th>
<th>DAC1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dual channel</td>
<td>X</td>
</tr>
<tr>
<td>Output buffer</td>
<td>X</td>
</tr>
<tr>
<td>I/O connection</td>
<td>DAC1_OUT1 on PA4, DAC1_OUT2 on PA5</td>
</tr>
<tr>
<td>Maximum sampling time</td>
<td>1 Mspy</td>
</tr>
<tr>
<td>Autonomous mode</td>
<td>-</td>
</tr>
<tr>
<td>VREF+ pin</td>
<td>X</td>
</tr>
</tbody>
</table>
26.4 DAC functional description

26.4.1 DAC block diagram

1. MODEx bits in the DAC_MCR control the output mode and allow switching between the Normal mode in buffer/unbuffered configuration and the Sample and hold mode.

2. Refer to Section 26.3: DAC implementation for channel2 availability.
26.4.2 DAC pins and internal signals

The DAC includes:

- Up to two output channels
- The DACx_OUTy can be disconnected from the output pin and used as an ordinary GPIO
- The dac_outx can use an internal pin connection to on-chip peripherals such as comparator, operational amplifier and ADC (if available).
- DAC output channel buffered or non buffered
- Sample and hold block and registers operational in Stop mode, using the LSI clock source (dac_hold_ck) for static conversion.

The DAC includes up to two separate output channels. Each output channel can be connected to on-chip peripherals such as comparator, operational amplifier and ADC (if available). In this case, the DAC output channel can be disconnected from the DACx_OUTy output pin and the corresponding GPIO can be used for another purpose.

The DAC output can be buffered or not. The Sample and hold block and its associated registers can run in Stop mode using the LSI clock source (dac_hold_ck).

### Table 225. DAC input/output pins

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Signal type</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREF+</td>
<td>Input, analog reference positive</td>
<td>The higher/positive reference voltage for the DAC, ( V_{REF+} \leq V_{DDA_{max}} ) (refer to datasheet)</td>
</tr>
<tr>
<td>VDDA</td>
<td>Input, analog supply</td>
<td>Analog power supply</td>
</tr>
<tr>
<td>VSSA</td>
<td>Input, analog supply ground</td>
<td>Ground for analog power supply</td>
</tr>
<tr>
<td>DACx_OUTy</td>
<td>Analog output signal</td>
<td>DACx channelx analog output</td>
</tr>
</tbody>
</table>

### Table 226. DAC internal input/output signals

<table>
<thead>
<tr>
<th>Internal signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dac_ch1_dma</td>
<td>Bidirectional</td>
<td>DAC channel1 DMA request/acknowledge</td>
</tr>
<tr>
<td>dac_ch2_dma</td>
<td>Bidirectional</td>
<td>DAC channel2 DMA request/acknowledge</td>
</tr>
<tr>
<td>dac_ch1_trgx (x = 1 to 15)</td>
<td>Inputs</td>
<td>DAC channel1 trigger inputs</td>
</tr>
<tr>
<td>dac_ch2_trgx (x = 1 to 15)</td>
<td>Inputs</td>
<td>DAC channel2 trigger inputs</td>
</tr>
<tr>
<td>dac_unr_it</td>
<td>Output</td>
<td>DAC underrun interrupt</td>
</tr>
<tr>
<td>dac_pclk</td>
<td>Input</td>
<td>DAC peripheral clock</td>
</tr>
<tr>
<td>dac_hold_ck</td>
<td>Input</td>
<td>DAC low-power clock used in Sample and hold mode</td>
</tr>
<tr>
<td>dac_out1</td>
<td>Analog output</td>
<td>DAC channel1 output for on-chip peripherals</td>
</tr>
<tr>
<td>dac_out2</td>
<td>Analog output</td>
<td>DAC channel2 output for on-chip peripherals</td>
</tr>
</tbody>
</table>
26.4.3 DAC channel enable

Each DAC channel can be powered on by setting its corresponding ENx bit in the DAC_CR register. The DAC channel is then enabled after a \( t_{\text{WAKEUP}} \) startup time.

*Note:* The ENx bit enables the analog DAC channelx only. The DAC channelx digital interface is enabled even if the ENx bit is reset.

26.4.4 DAC data format

Depending on the selected configuration mode, the data have to be written into the specified register as described below:

- **Single DAC channel**
  
  There are three possibilities:
  
  - 8-bit right alignment: the software has to load data into the DAC_DHR8Rx[7:0] bits (stored into the DHRx[11:4] bits)
  
  - 12-bit left alignment: the software has to load data into the DAC_DHR12Lx [15:4] bits (stored into the DHRx[11:0] bits)
  
  - 12-bit right alignment: the software has to load data into the DAC_DHR12Rx [11:0] bits (stored into the DHRx[11:0] bits)

Depending on the loaded DAC_DHRyyyx register, the data written by the user is shifted and stored into the corresponding DHRx (data holding registerx, which are internal non-memory-mapped registers). The DHRx register is then loaded into the DORx register either automatically, by software trigger or by an external event trigger.
• Dual DAC channels (when available)
  There are three possibilities:
  
  – 8-bit right alignment: data for DAC channel1 to be loaded into the DAC_DHR8RD [7:0] bits (stored into the DHR1[11:4] bits) and data for DAC channel2 to be loaded into the DAC_DHR8RD [15:8] bits (stored into the DHR2[11:4] bits)
  
  – 12-bit left alignment: data for DAC channel1 to be loaded into the DAC_DHR12LD [15:4] bits (stored into the DHR1[11:0] bits) and data for DAC channel2 to be loaded into the DAC_DHR12LD [31:20] bits (stored into the DHR2[11:0] bits)
  
  – 12-bit right alignment: data for DAC channel1 to be loaded into the DAC_DHR12RD [11:0] bits (stored into the DHR1[11:0] bits) and data for DAC channel2 to be loaded into the DAC_DHR12RD [27:16] bits (stored into the DHR2[11:0] bits)

Depending on the loaded DAC_DHRyyyD register, the data written by the user is shifted and stored into DHR1 and DHR2 (data holding registers, which are internal non-memory-mapped registers). The DHR1 and DHR2 registers are then loaded into the DAC_DOR1 and DOR2 registers, respectively, either automatically, by software trigger or by an external event trigger.
26.4.5 DAC conversion

The DAC_DORx cannot be written directly and any data transfer to the DAC channel must be performed by loading the DAC_DHRx register (write operation to DAC_DHR8Rx, DAC_DHR12Lx, DAC_DHR12Rx, DAC_DHR8RD, DAC_DHR12RD or DAC_DHR12LD).

Data stored in the DAC_DHRx register are automatically transferred to the DAC_DORx register after one dac_pclk clock cycle, if no hardware trigger is selected (TENx bit in DAC_CR register is reset). However, when a hardware trigger is selected (TENx bit in DAC_CR register is set) and a trigger occurs, the transfer is performed three dac_pclk clock cycles after the trigger signal.

When DAC_DORx is loaded with the DAC_DHRx contents, the analog output voltage becomes available after a time $t_{SETTLING}$ that depends on the power supply voltage and the analog output load.

![Timing diagram for conversion with trigger disabled TEN = 0](MSv45319V2)

26.4.6 DAC output voltage

Digital inputs are converted to output voltages on a linear conversion between 0 and $V_{REF+}$. The analog output voltages on each DAC channel pin are determined by the following equation:

$$\text{DAC output} = V_{REF} \times \frac{\text{DOR}}{4096}$$

26.4.7 DAC trigger selection

If the TENx control bit is set, the conversion can then be triggered by an external event (timer counter, external interrupt line). The TSELx[3:0] control bits determine which out of 16 possible events triggers the conversion as shown in TSELx[3:0] bits of the DAC_CR register. These events can be either the software trigger or hardware triggers. Refer to the interconnection table in Section 26.4.2: DAC pins and internal signals.

Each time a DAC interface detects a rising edge on the selected trigger source (refer to the table below), the last data stored into the DAC_DHRx register are transferred into the DAC_DORx register. The DAC_DORx register is updated three dac_pclk cycles after the trigger occurs.
If the software trigger is selected, the conversion starts once the SWTRIG bit is set. SWTRIG is reset by hardware once the DAC_DORx register has been loaded with the DAC_DHRx register contents.

**Note:** \( TSELx[3:0] \) bit cannot be changed when the \( ENx \) bit is set.
When software trigger is selected, the transfer from the DAC_DHRx register to the DAC_DORx register takes only one dac_pclk clock cycle.

### 26.4.8 DMA requests

Each DAC channel has a DMA capability. Two DMA channels are used to service DAC channel DMA requests.

When an external trigger (but not a software trigger) occurs while the DMAENx bit is set, the value of the DAC_DHRx register is transferred into the DAC_DORx register when the transfer is complete, and a DMA request is generated.

In dual mode, if both DMAENx bits are set, two DMA requests are generated. If only one DMA request is needed, only the corresponding DMAENx bit must be set. In this way, the application can manage both DAC channels in dual mode by using one DMA request and a unique DMA channel.

As DAC_DHRx to DAC_DORx data transfer occurred before the DMA request, the very first data has to be written to the DAC_DHRx before the first trigger event occurs.

**DMA underrun**

The DAC DMA request is not queued so that if a second external trigger arrives before the acknowledgment for the first external trigger is received (first request), then no new request is issued and the DMA channelx underrun flag DMAUDRx in the DAC_SR register is set, reporting the error condition. The DAC channelx continues to convert old data.

The software must clear the DMAUDRx flag by writing 1, clear the DMAEN bit of the used DMA stream and re-initialize both DMA and DAC channelx to restart the transfer correctly. The software must modify the DAC trigger conversion frequency or lighten the DMA workload to avoid a new DMA underrun. Finally, the DAC conversion can be resumed by enabling both DMA data transfer and conversion trigger.

For each DAC channelx, an interrupt is also generated if its corresponding DMAUDRIEx bit in the DAC_CR register is enabled.

### 26.4.9 Noise generation

In order to generate a variable-amplitude pseudonoise, an LFSR (linear feedback shift register) is available. DAC noise generation is selected by setting WAVEx[1:0] to 01. The preloaded value in LFSR is 0xAAA. This register is updated three dac_pclk clock cycles after each trigger event, following a specific calculation algorithm.
The LFSR value, that may be masked partially or totally by means of the MAMPx[3:0] bits in the DAC_CR register, is added up to the DAC_DHRx contents without overflow and this value is then transferred into the DAC_DORx register.

If LFSR is 0x0000, a ‘1 is injected into it (antilock-up mechanism).

It is possible to reset LFSR wave generation by resetting the WAVEx[1:0] bits.

Note: The DAC trigger must be enabled for noise generation by setting the TENx bit in the DAC_CR register.
26.4.10 Triangle-wave generation

It is possible to add a small-amplitude triangular waveform on a DC or slowly varying signal. DAC triangle-wave generation is selected by setting WAVEx[1:0] to 10. The amplitude is configured through the MAMPx[3:0] bits in the DAC_CR register. An internal triangle counter is incremented three dac_pclk clock cycles after each trigger event. The value of this counter is then added to the DAC_DHRx register without overflow and the sum is transferred into the DAC_DORx register. The triangle counter is incremented as long as it is less than the maximum amplitude defined by the MAMPx[3:0] bits. Once the configured amplitude is reached, the counter is decremented down to 0, then incremented again and so on.

It is possible to reset triangle wave generation by resetting the WAVEx[1:0] bits.

![Figure 213. DAC triangle wave generation](image1)

![Figure 214. DAC conversion (SW trigger enabled) with triangle wave generation](image2)

**Note:** The DAC trigger must be enabled for triangle wave generation by setting the TENx bit in the DAC_CR register. The MAMPx[3:0] bits must be configured before enabling the DAC, otherwise they cannot be changed.
26.4.11 DAC channel modes

Each DAC channel can be configured in Normal mode or Sample and hold mode. The output buffer can be enabled to obtain a high drive capability. Before enabling output buffer, the voltage offset needs to be calibrated. This calibration is performed at the factory (loaded after reset) and can be adjusted by software during application operation.

Normal mode

In Normal mode, there are four combinations, by changing the buffer state and by changing the DACx_OUTy pin interconnections.

To enable the output buffer, the MODEx[2:0] bits in DAC_MCR register must be:
• 000: DAC is connected to the external pin
• 001: DAC is connected to external pin and to on-chip peripherals

To disable the output buffer, the MODEx[2:0] bits in DAC_MCR register must be:
• 010: DAC is connected to the external pin
• 011: DAC is connected to on-chip peripherals

Sample and hold mode

In Sample and hold mode, the DAC core converts data on a triggered conversion, and then holds the converted voltage on a capacitor. When not converting, the DAC cores and buffer are completely turned off between samples and the DAC output is tri-stated, therefore reducing the overall power consumption. A stabilization period, which value depends on the buffer state, is required before each new conversion.

In this mode, the DAC core and all corresponding logic and registers are driven by the LSI low-speed clock (dac_hold_ck) in addition to the dac_pclk clock, allowing using the DAC channels in deep low power modes such as Stop mode.

The LSI low-speed clock (dac_hold_ck) must not be stopped when the Sample and hold mode is enabled.

The sample/hold mode operations can be divided into 3 phases:

1. Sample phase: the sample/hold element is charged to the desired voltage. The charging time depends on capacitor value (internal or external, selected by the user). The sampling time is configured with the TSAMPLEx[9:0] bits in DAC_SHSRx register. During the write of the TSAMPLEx[9:0] bits, the BWSTx bit in DAC_SR register is set to 1 to synchronize between both clocks domains (APB and low speed clock) and allowing the software to change the value of sample phase during the DAC channel operation

2. Hold phase: the DAC output channel is tri-stated, the DAC core and the buffer are turned off, to reduce the current consumption. The hold time is configured with the THOLDx[9:0] bits in DAC_SHHR register

3. Refresh phase: the refresh time is configured with the TREFRESHx[7:0] bits in DAC_SHRR register
The timings for the three phases above are in units of LSI clock periods. As an example, to configure a sample time of 350 µs, a hold time of 2 ms and a refresh time of 100 µs assuming LSI ~32 KHz is selected:

12 cycles are required for sample phase: TSAMPLEx[9:0] = 11,
62 cycles are required for hold phase: THOLDx[9:0] = 62,
and 4 cycles are required for refresh period: TREFRESHx[7:0] = 4.

In this example, the power consumption is reduced by almost a factor of 15 versus Normal modes.

The formulas to compute the right sample and refresh timings are described in the table below, the Hold time depends on the leakage current.

### Table 228. Sample and refresh timings

<table>
<thead>
<tr>
<th>Buffer State</th>
<th>$t_{SAMP}$ (1)(2)</th>
<th>$t_{REFRESH}$ (2)(3)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Enable</td>
<td>$7 \mu s + (10*R_{BON}*C_{SH})$</td>
<td>$7 \mu s + (R_{BON}<em>C_{SH})</em>\ln(2*N_{LSB})$</td>
</tr>
<tr>
<td>Disable</td>
<td>$3 \mu s + (10*R_{BOFF}*C_{SH})$</td>
<td>$3 \mu s + (R_{BOFF}<em>C_{SH})</em>\ln(2*N_{LSB})$</td>
</tr>
</tbody>
</table>

1. In the above formula the settling to the desired code value with ½ LSB or accuracy requires 10 constant time for 12 bits resolution. For 8 bits resolution, the settling time is 7 constant time.
2. $C_{SH}$ is the capacitor in Sample and hold mode.
3. The tolerated voltage drop during the hold phase “$V_d$” is represented by the number of LSBs after the capacitor discharging with the output leakage current. The settling back to the desired value with ½ LSB error accuracy requires $\ln(2*N_{LSB})$ constant time of the DAC.

### Example of the sample and refresh time calculation with output buffer on

The values used in the example below are provided as indication only. Refer to the product datasheet for product data.

$C_{SH} = 100 \text{ nF}$
$V_{DDA} = 3.0 \text{ V}$

Sampling phase:

$t_{SAMP} = 7 \mu s + (10 * 2000 * 100 * 10^{-9}) = 2.007 \text{ ms}$

(Where $R_{BON} = 2 \text{ k}\Omega$)

Refresh phase:

$t_{REFRESH} = 7 \mu s + (2000 * 100 * 10^{-9}) * \ln(2*10) = 606.1 \mu s$

(Where $N_{LSB} = 10$ (10 LSB drop during the hold phase))

Hold phase:

$D_v = i_{\text{leak}} * t_{\text{hold}} / C_{SH} = 0.0073 \text{ V}$ (10 LSB of 12bit at 3 V)

$i_{\text{leak}} = 150 \text{ nA}$ (worst case on the IO leakage on all the temperature range)

$t_{\text{hold}} = 0.0073 * 100 * 10^{-9} / (150 * 10^{-9}) = 4.867 \text{ ms}$
Figure 215. DAC Sample and hold mode phase diagram

Like in Normal mode, the Sample and hold mode has different configurations.

To enable the output buffer, MODEx[2:0] bits in DAC_MCR register must be set to:
- 100: DAC is connected to the external pin
- 101: DAC is connected to external pin and to on chip peripherals

To disabled the output buffer, MODEx[2:0] bits in DAC_MCR register must be set to:
- 110: DAC is connected to external pin and to on chip peripherals
- 111: DAC is connected to on chip peripherals

When MODEx[2:0] bits are equal to 111, an internal capacitor, C_{Int}, holds the voltage output of the DAC core and then drive it to on-chip peripherals.

All Sample and hold phases are interruptible, and any change in DAC_DHRx immediately triggers a new sample phase.

Table 229. Channel output modes summary

<table>
<thead>
<tr>
<th>MODEx[2:0]</th>
<th>Mode</th>
<th>Buffer</th>
<th>Output connections</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 0</td>
<td>Normal mode</td>
<td>Enabled</td>
<td>Connected to external pin</td>
</tr>
<tr>
<td>0 0 1</td>
<td></td>
<td></td>
<td>Connected to external pin and to on chip-peripherals</td>
</tr>
<tr>
<td>0 1 0</td>
<td></td>
<td></td>
<td>Connected to external pin</td>
</tr>
<tr>
<td>0 1 1</td>
<td></td>
<td></td>
<td>Connected to on chip peripherals (such as comparators)</td>
</tr>
</tbody>
</table>
26.4.12 DAC channel buffer calibration

The transfer function for an N-bit digital-to-analog converter (DAC) is:

\[ V_{\text{out}} = \left(\frac{D}{2^N}\right) \times G \times V_{\text{ref}} + V_{\text{os}} \]

Where \( V_{\text{OUT}} \) is the analog output, \( D \) is the digital input, \( G \) is the gain, \( V_{\text{ref}} \) is the nominal full-scale voltage, and \( V_{\text{os}} \) is the offset voltage. For an ideal DAC channel, \( G = 1 \) and \( V_{\text{os}} = 0 \).

Due to output buffer characteristics, the voltage offset may differ from part-to-part and introduce an absolute offset error on the analog output. To compensate the \( V_{\text{os}} \), a calibration is required by a trimming technique.

The calibration is only valid when the DAC channel is operating with buffer enabled (\( \text{MODEx}[2:0] = 0b000 \) or \( 0b001 \) or \( 0b100 \) or \( 0b101 \)). If applied in other modes when the buffer is off, it has no effect. During the calibration:

- The buffer output is disconnected from the pin internal/external connections and put in tristate mode (HiZ).
- The buffer acts as a comparator to sense the middle-code value 0x800 and compare it to \( V_{\text{REF+}}/2 \) signal through an internal bridge, then toggle its output signal to 0 or 1 depending on the comparison result (\( \text{CAL\_FLAGx} \) bit).

Two calibration techniques are provided:

- Factory trimming (default setting)
  The DAC buffer offset is factory trimmed. The default value of \( \text{OTRIMx}[4:0] \) bits in DAC_CCR register is the factory trimming value and it is loaded once DAC digital interface is reset.

- User trimming
  The user trimming can be done when the operating conditions differs from nominal factory trimming conditions and in particular when \( V_{\text{DDA}} \) voltage, temperature, \( V_{\text{REF+}} \) values change and can be done at any point during application by software.

Note: Refer to the datasheet for more details of the Nominal factory trimming conditions

In addition, when \( V_{\text{DD}} \) is removed (example the device enters in STANDBY or VBAT modes) the calibration is required.

The steps to perform a user trimming calibration are as below:

<table>
<thead>
<tr>
<th>MODEx[2:0]</th>
<th>Mode</th>
<th>Buffer</th>
<th>Output connections</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 0 0</td>
<td></td>
<td></td>
<td>Connected to external pin</td>
</tr>
<tr>
<td>1 0 1</td>
<td>Sample and hold mode</td>
<td>Enabled</td>
<td>Connected to external pin and to on chip peripherals (such as comparators)</td>
</tr>
<tr>
<td>1 1 0</td>
<td></td>
<td>Disabled</td>
<td>Connected to external pin and to on chip peripherals (such as comparators)</td>
</tr>
<tr>
<td>1 1 1</td>
<td></td>
<td></td>
<td>Connected to on chip peripherals (such as comparators)</td>
</tr>
</tbody>
</table>
1. If the DAC channel is active, write 0 to ENx bit in DAC_CR to disable the channel.
2. Select a mode where the buffer is enabled, by writing to DAC_MCR register, MODEx[2:0] = 0b000 or 0b001 or 0b100 or 0b101.
3. Start the DAC channelx calibration, by setting the CENx bit in DAC_CR register to 1.
4. Apply a trimming algorithm:
   a) Write a code into OTRIMx[4:0] bits, starting by 0b00000.
   b) Wait for t.Trim delay.
   c) Check if CAL_FLAGx bit in DAC_SR is set to 1.
   d) If CAL_FLAGx is set to 1, the OTRIMx[4:0] trimming code is found and can be used during device operation to compensate the output value, else increment OTRIMx[4:0] and repeat sub-steps from (a) to (d) again.

The software algorithm may use either a successive approximation or dichotomy techniques to compute and set the content of OTRIMx[4:0] bits in a faster way.

The commutation/toggle of CAL_FLAGx bit indicates that the offset is correctly compensated and the corresponding trim code must be kept in the OTRIMx[4:0] bits in DAC_CCR register.

Note: A t.Trim delay must be respected between the write to the OTRIMx[4:0] bits and the read of the CAL_FLAGx bit in DAC_SR register in order to get a correct value. This parameter is specified into datasheet electrical characteristics section.

If V.DDA, VREF+ and temperature conditions do not change during device operation while it enters more often in standby and VBAT mode, the software may store the OTRIMx[4:0] bits found in the first user calibration in the flash or in back-up registers. then to load/write them directly when the device power is back again thus avoiding to wait for a new calibration time.

When CENx bit is set, it is not allowed to set ENx bit.

26.4.13 Dual DAC channel conversion modes (if dual channels are available)

To efficiently use the bus bandwidth in applications that require the two DAC channels at the same time, three dual registers are implemented: DHR8RD, DHR12RD and DHR12LD. A unique register access is then required to drive both DAC channels at the same time. For the wave generation, no accesses to DHRxxxD registers are required. As a result, two output channels can be used either independently or simultaneously.

11 conversion modes are possible using the two DAC channels and these dual registers. All the conversion modes can nevertheless be obtained using separate DHRx registers if needed.

All modes are described in the paragraphs below.

Independent trigger without wave generation

To configure the DAC in this conversion mode, the following sequence is required:
1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
2. Configure different trigger sources by setting different values in the TSEL1 and TSEL2 bitfields.
3. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).
When a DAC channel1 trigger arrives, the DHR1 register is transferred into DAC_DOR1 (three dac_pclk clock cycles later).

When a DAC channel2 trigger arrives, the DHR2 register is transferred into DAC_DOR2 (three dac_pclk clock cycles later).

**Independent trigger with single LFSR generation**

To configure the DAC in this conversion mode, the following sequence is required:

1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
2. Configure different trigger sources by setting different values in the TSEL1 and TSEL2 bitfields.
3. Configure the two DAC channel WAVEx[1:0] bits as 01 and the same LFSR mask value in the MAMPx[3:0] bits.
4. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a DAC channel1 trigger arrives, the LFSR1 counter, with the same mask, is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three dac_pclk clock cycles later). Then the LFSR1 counter is updated.

When a DAC channel2 trigger arrives, the LFSR2 counter, with the same mask, is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). Then the LFSR2 counter is updated.

**Independent trigger with different LFSR generation**

To configure the DAC in this conversion mode, the following sequence is required:

1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
2. Configure different trigger sources by setting different values in the TSEL1 and TSEL2 bitfields.
3. Configure the two DAC channel WAVEx[1:0] bits as 01 and set different LFSR masks values in the MAMP1[3:0] and MAMP2[3:0] bits.
4. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a DAC channel1 trigger arrives, the LFSR1 counter, with the mask configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three dac_pclk clock cycles later). Then the LFSR1 counter is updated.

When a DAC channel2 trigger arrives, the LFSR2 counter, with the mask configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). Then the LFSR2 counter is updated.
**Independent trigger with single triangle generation**

To configure the DAC in this conversion mode, the following sequence is required:

1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
2. Configure different trigger sources by setting different values in the TSEL1 and TSEL2 bitfields.
3. Configure the two DAC channel WAVEx[1:0] bits as 1x and the same maximum amplitude value in the MAMPx[3:0] bits.
4. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a DAC channel1 trigger arrives, the DAC channel1 triangle counter, with the same triangle amplitude, is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three dac_pclk clock cycles later). The DAC channel1 triangle counter is then updated.

When a DAC channel2 trigger arrives, the DAC channel2 triangle counter, with the same triangle amplitude, is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). The DAC channel2 triangle counter is then updated.

**Independent trigger with different triangle generation**

To configure the DAC in this conversion mode, the following sequence is required:

1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
2. Configure different trigger sources by setting different values in the TSEL1 and TSEL2 bits.
3. Configure the two DAC channel WAVEx[1:0] bits as 1x and set different maximum amplitude values in the MAMP1[3:0] and MAMP2[3:0] bits.
4. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a DAC channel1 trigger arrives, the DAC channel1 triangle counter, with a triangle amplitude configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three dac_pclk clock cycles later). The DAC channel1 triangle counter is then updated.

When a DAC channel2 trigger arrives, the DAC channel2 triangle counter, with a triangle amplitude configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). The DAC channel2 triangle counter is then updated.

**Simultaneous software start**

To configure the DAC in this conversion mode, the following sequence is required:

- Load the dual DAC channel data to the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

In this configuration, one dac_pclk clock cycle later, the DHR1 and DHR2 registers are transferred into DAC_DOR1 and DAC_DOR2, respectively.

**Simultaneous trigger without wave generation**

To configure the DAC in this conversion mode, the following sequence is required:
1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
2. Configure the same trigger source for both DAC channels by setting the same value in the TSEL1 and TSEL2 bitfields.
3. Load the dual DAC channel data to the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a trigger arrives, the DHR1 and DHR2 registers are transferred into DAC_DOR1 and DAC_DOR2, respectively (after three dac_pclk clock cycles).

Simultaneous trigger with single LFSR generation

1. To configure the DAC in this conversion mode, the following sequence is required:
2. Set the two DAC channel trigger enable bits TEN1 and TEN2.
3. Configure the same trigger source for both DAC channels by setting the same value in the TSEL1 and TSEL2 bitfields.
4. Configure the two DAC channel WAVE[1:0] bits as 01 and the same LFSR mask value in the MAMPx[3:0] bits.
5. Load the dual DAC channel data to the desired DHR register (DHR12RD, DHR12LD or DHR8RD).

When a trigger arrives, the LFSR1 counter, with the same mask, is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three dac_pclk clock cycles later). The LFSR1 counter is then updated. At the same time, the LFSR2 counter, with the same mask, is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). The LFSR2 counter is then updated.

Simultaneous trigger with different LFSR generation

To configure the DAC in this conversion mode, the following sequence is required:
1. Set the two DAC channel trigger enable bits TEN1 and TEN2
2. Configure the same trigger source for both DAC channels by setting the same value in the TSEL1 and TSEL2 bitfields.
3. Configure the two DAC channel WAVE[1:0] bits as 01 and set different LFSR mask values using the MAMP1[3:0] and MAMP2[3:0] bits.
4. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a trigger arrives, the LFSR1 counter, with the mask configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three dac_pclk clock cycles later). The LFSR1 counter is then updated. At the same time, the LFSR2 counter, with the mask configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). The LFSR2 counter is then updated.

Simultaneous trigger with single triangle generation

To configure the DAC in this conversion mode, the following sequence is required:
1. Set the two DAC channel trigger enable bits TEN1 and TEN2
2. Configure the same trigger source for both DAC channels by setting the same value in the TSEL1 and TSEL2 bitfields.
3. Configure the two DAC channel WAVEx[1:0] bits as 1x and the same maximum amplitude value using the MAMPx[3:0] bits.
4. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a trigger arrives, the DAC channel1 triangle counter, with the same triangle amplitude, is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three dac_pclk clock cycles later). The DAC channel1 triangle counter is then updated.

At the same time, the DAC channel2 triangle counter, with the same triangle amplitude, is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). The DAC channel2 triangle counter is then updated.

**Simultaneous trigger with different triangle generation**

To configure the DAC in this conversion mode, the following sequence is required:
1. Set the two DAC channel trigger enable bits TEN1 and TEN2
2. Configure the same trigger source for both DAC channels by setting the same value in the TSEL1 and TSEL2 bitfields.
3. Configure the two DAC channel WAVEx[1:0] bits as 1x and set different maximum amplitude values in the MAMP1[3:0] and MAMP2[3:0] bits.
4. Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD, DAC_DHR12LD or DAC_DHR8RD).

When a trigger arrives, the DAC channel1 triangle counter, with a triangle amplitude configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC_DOR1 (three APB clock cycles later). Then the DAC channel1 triangle counter is updated.

At the same time, the DAC channel2 triangle counter, with a triangle amplitude configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC_DOR2 (three dac_pclk clock cycles later). Then the DAC channel2 triangle counter is updated.

### 26.5 DAC in low-power modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect, DAC can be used with DMA</td>
</tr>
<tr>
<td>Stop</td>
<td>The DAC remains active with a static output value. The Sample and hold mode is not available.</td>
</tr>
<tr>
<td>Standby</td>
<td>The DAC peripheral is powered down and must be reinitialized after exiting Standby mode.</td>
</tr>
</tbody>
</table>
26.6 DAC interrupts

Table 231. DAC interrupts

<table>
<thead>
<tr>
<th>Interrupt acronym</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Interrupt clear method</th>
<th>Exit Sleep mode</th>
<th>Exit Stop mode</th>
<th>Exit Standby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAC</td>
<td>DMA underrun</td>
<td>DMAUDRx</td>
<td>DMAUDRI Ex</td>
<td>Write DMAUDRx = 1</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>
26.7 DAC registers

Refer to Section 1 on page 101 for a list of abbreviations used in register descriptions.
The peripheral registers have to be accessed by words (32-bit).

26.7.1 DAC control register (DAC_CR)

Address offset: 0x00
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 Reserved, must be kept at reset value.

Bit 30 **CEN2**: DAC channel2 calibration enable
This bit is set and cleared by software to enable/disable DAC channel2 calibration, it can be written only if EN2 bit is set to 0 into DAC_CR (the calibration mode can be entered/exit only when the DAC channel is disabled) Otherwise, the write operation is ignored.
0: DAC channel2 in Normal operating mode
1: DAC channel2 in calibration mode

*Note: This bit is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.*

Bit 29 **DMAUDRIE2**: DAC channel2 DMA underrun interrupt enable
This bit is set and cleared by software.
0: DAC channel2 DMA underrun interrupt disabled
1: DAC channel2 DMA underrun interrupt enabled

*Note: This bit is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.*

Bit 28 **DMAEN2**: DAC channel2 DMA enable
This bit is set and cleared by software.
0: DAC channel2 DMA mode disabled
1: DAC channel2 DMA mode enabled

*Note: This bit is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.*
Bits 27:24  **MAMP2[3:0]**: DAC channel2 mask/amplitude selector

These bits are written by software to select mask in wave generation mode or amplitude in triangle generation mode.
- 0000: Unmask bit0 of LFSR/ triangle amplitude equal to 1
- 0001: Unmask bits[1:0] of LFSR/ triangle amplitude equal to 3
- 0010: Unmask bits[2:0] of LFSR/ triangle amplitude equal to 7
- 0011: Unmask bits[3:0] of LFSR/ triangle amplitude equal to 15
- 0100: Unmask bits[4:0] of LFSR/ triangle amplitude equal to 31
- 0101: Unmask bits[5:0] of LFSR/ triangle amplitude equal to 63
- 0110: Unmask bits[6:0] of LFSR/ triangle amplitude equal to 127
- 0111: Unmask bits[7:0] of LFSR/ triangle amplitude equal to 255
- 1000: Unmask bits[8:0] of LFSR/ triangle amplitude equal to 511
- 1001: Unmask bits[9:0] of LFSR/ triangle amplitude equal to 1023
- 1010: Unmask bits[10:0] of LFSR/ triangle amplitude equal to 2047
- ≥ 1011: Unmask bits[11:0] of LFSR/ triangle amplitude equal to 4095

*Note:* These bits are available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Bits 23:22  **WAVE2[1:0]**: DAC channel2 noise/triangle wave generation enable

These bits are set/reset by software.
- 00: wave generation disabled
- 01: Noise wave generation enabled
- 1x: Triangle wave generation enabled

*Note:* Only used if bit TEN2 = 1 (DAC channel2 trigger enabled)

*These bits are available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.*

Bits 21:18  **TSEL2[3:0]**: DAC channel2 trigger selection

These bits select the external event used to trigger DAC channel2
- 0000: SWTRIG2
- 0001: dac_ch2_trg1
- 0010: dac_ch2_trg2
- ...
- 1111: dac_ch2_trg15

Refer to the trigger selection tables in Section 26.4.2: DAC pins and internal signals for details on trigger configuration and mapping.

*Note:* Only used if bit TEN2 = 1 (DAC channel2 trigger enabled)

*These bits are available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.*

Bit 17  **TEN2**: DAC channel2 trigger enable

This bit is set and cleared by software to enable/disable DAC channel2 trigger
- 0: DAC channel2 trigger disabled and data written into the DAC_DHR2 register are transferred one dac_pclk clock cycle later to the DAC_DOR2 register
- 1: DAC channel2 trigger enabled and data from the DAC_DHR2 register are transferred three dac_pclk clock cycles later to the DAC_DOR2 register

*Note:* When software trigger is selected, the transfer from the DAC_DHR2 register to the DAC_DOR2 register takes only one dac_pclk clock cycle.

*These bits are available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.*
Bit 16  **EN2**: DAC channel2 enable  
This bit is set and cleared by software to enable/disable DAC channel2.  
0: DAC channel2 disabled  
1: DAC channel2 enabled  
*Note: These bits are available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.*

Bit 15  Reserved, must be kept at reset value.

Bit 14  **CEN1**: DAC channel1 calibration enable  
This bit is set and cleared by software to enable/disable DAC channel1 calibration, it can be written only if bit EN1 = 0 into DAC_CR (the calibration mode can be entered/exit only when the DAC channel is disabled) Otherwise, the write operation is ignored.  
0: DAC channel1 in Normal operating mode  
1: DAC channel1 in calibration mode

Bit 13  **DMAUDRIE1**: DAC channel1 DMA Underrun Interrupt enable  
This bit is set and cleared by software.  
0: DAC channel1 DMA Underrun Interrupt disabled  
1: DAC channel1 DMA Underrun Interrupt enabled

Bit 12  **DMAEN1**: DAC channel1 DMA enable  
This bit is set and cleared by software.  
0: DAC channel1 DMA mode disabled  
1: DAC channel1 DMA mode enabled

Bits 11:8  **MAMP1[3:0]**: DAC channel1 mask/amplitude selector  
These bits are written by software to select mask in wave generation mode or amplitude in triangle generation mode.  
0000: Unmask bit0 of LFSR/ triangle amplitude equal to 1  
0001: Unmask bits[1:0] of LFSR/ triangle amplitude equal to 3  
0010: Unmask bits[2:0] of LFSR/ triangle amplitude equal to 7  
0011: Unmask bits[3:0] of LFSR/ triangle amplitude equal to 15  
0100: Unmask bits[4:0] of LFSR/ triangle amplitude equal to 31  
0101: Unmask bits[5:0] of LFSR/ triangle amplitude equal to 63  
0110: Unmask bits[6:0] of LFSR/ triangle amplitude equal to 127  
0111: Unmask bits[7:0] of LFSR/ triangle amplitude equal to 255  
1000: Unmask bits[8:0] of LFSR/ triangle amplitude equal to 511  
1001: Unmask bits[9:0] of LFSR/ triangle amplitude equal to 1023  
1010: Unmask bits[10:0] of LFSR/ triangle amplitude equal to 2047  
≥ 1011: Unmask bits[11:0] of LFSR/ triangle amplitude equal to 4095

Bits 7:6  **WAVE1[1:0]**: DAC channel1 noise/triangle wave generation enable  
These bits are set and cleared by software.  
00: wave generation disabled  
01: Noise wave generation enabled  
1x: Triangle wave generation enabled  
Only used if bit TEN1 = 1 (DAC channel1 trigger enabled).
Bits 5:2 **TSEL[3:0]:** DAC channel1 trigger selection
These bits select the external event used to trigger DAC channel1
- 0000: SWTRIG1
- 0001: dac_ch1_trg1
- 0010: dac_ch1_trg2
- ...
- 1111: dac_ch1_trg15

Refer to the trigger selection tables in Section 26.4.2: DAC pins and internal signals for details on trigger configuration and mapping.

*Note: Only used if bit TEN1 = 1 (DAC channel1 trigger enabled).*

Bit 1 **TEN1:** DAC channel1 trigger enable
This bit is set and cleared by software to enable/disable DAC channel1 trigger.
- 0: DAC channel1 trigger disabled and data written into the DAC_DHR1 register are transferred one dac_pclk clock cycle later to the DAC_DOR1 register
- 1: DAC channel1 trigger enabled and data from the DAC_DHR1 register are transferred three dac_pclk clock cycles later to the DAC_DOR1 register

*Note: When software trigger is selected, the transfer from the DAC_DHR1 register to the DAC_DOR1 register takes only one dac_pclk clock cycle.*

Bit 0 **EN1:** DAC channel1 enable
This bit is set and cleared by software to enable/disable DAC channel1.
- 0: DAC channel1 disabled
- 1: DAC channel1 enabled

### 26.7.2 DAC software trigger register (DAC_SWTRGR)

Address offset: 0x04

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

w w
**26.7.3 DAC channel1 12-bit right-aligned data holding register (DAC_DHR12R1)**

Address offset: 0x08

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 **SWTRIG2**: DAC channel2 software trigger

- This bit is set by software to trigger the DAC in software trigger mode.
- 0: No trigger
- 1: Trigger

**Note:** This bit is cleared by hardware (one dac_pclk clock cycle later) once the DAC_DHR2 register value has been loaded into the DAC_DOR2 register.

This bit is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Bit 0 **SWTRIG1**: DAC channel1 software trigger

- This bit is set by software to trigger the DAC in software trigger mode.
- 0: No trigger
- 1: Trigger

**Note:** This bit is cleared by hardware (one dac_pclk clock cycle later) once the DAC_DHR1 register value has been loaded into the DAC_DOR1 register.

**26.7.4 DAC channel1 12-bit left aligned data holding register (DAC_DHR12L1)**

Address offset: 0x0C

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:0 **DACC1DHR[11:0]**: DAC channel1 12-bit right-aligned data

These bits are written by software. They specify 12-bit data for DAC channel1.
**26.7.5 DAC channel1 8-bit right aligned data holding register**

*(DAC_DHR8R1)*

Address offset: 0x10

Reset value: 0x0000 0000

| Bits 31:16 | Reserved, must be kept at reset value. |
| Bits 15:4 | **DACC1DHR[11:0]**: DAC channel1 12-bit left-aligned data |
| These bits are written by software. |
| They specify 12-bit data for DAC channel1. |
| Bits 3:0 | Reserved, must be kept at reset value. |

**26.7.6 DAC channel2 12-bit right aligned data holding register**

*(DAC_DHR12R2)*

This register is available only on dual-channel DACs. Refer to *Section 26.3: DAC implementation.*

Address offset: 0x14

Reset value: 0x0000 0000

| Bits 31:12 | Reserved, must be kept at reset value. |
| Bits 11:0 | **DACC2DHR[11:0]**: DAC channel2 12-bit right-aligned data |
| These bits are written by software. They specify 12-bit data for DAC channel2. |
26.7.7 DAC channel2 12-bit left aligned data holding register (DAC_DHR12L2)

This register is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Address offset: 0x18
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

DACC2DHR[11:0]

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:4 DACC2DHR[11:0]: DAC channel2 12-bit left-aligned data
These bits are written by software which specify 12-bit data for DAC channel2.

Bits 3:0 Reserved, must be kept at reset value.

26.7.8 DAC channel2 8-bit right-aligned data holding register (DAC_DHR8R2)

This register is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Address offset: 0x1C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

DACC2DHR[7:0]

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 DACC2DHR[7:0]: DAC channel2 8-bit right-aligned data
These bits are written by software which specifies 8-bit data for DAC channel2.
### 26.7.9 Dual DAC 12-bit right-aligned data holding register (DAC\_DHR12RD)

Address offset: 0x20

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28  Reserved, must be kept at reset value.

Bits 27:16  **DAC2DHR[11:0]**: DAC channel2 12-bit right-aligned data

These bits are written by software which specifies 12-bit data for DAC channel2.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0   **DAC1DHR[11:0]**: DAC channel1 12-bit right-aligned data

These bits are written by software which specifies 12-bit data for DAC channel1.

### 26.7.10 Dual DAC 12-bit left aligned data holding register (DAC\_DHR12LD)

Address offset: 0x24

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:20  **DAC2DHR[11:0]**: DAC channel2 12-bit left-aligned data

These bits are written by software which specifies 12-bit data for DAC channel2.

Bits 19:16  Reserved, must be kept at reset value.

Bits 15:4   **DAC1DHR[11:0]**: DAC channel1 12-bit left-aligned data

These bits are written by software which specifies 12-bit data for DAC channel1.

Bits 3:0   Reserved, must be kept at reset value.
26.7.11  Dual DAC 8-bit right aligned data holding register (DAC_DHR8RD)

Address offset: 0x28
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:8  **DACC2DHR[7:0]**: DAC channel2 8-bit right-aligned data
These bits are written by software which specifies 8-bit data for DAC channel2.

Bits 7:0  **DACC1DHR[7:0]**: DAC channel1 8-bit right-aligned data
These bits are written by software which specifies 8-bit data for DAC channel1.

26.7.12  DAC channel1 data output register (DAC_DOR1)

Address offset: 0x2C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:12  Reserved, must be kept at reset value.

Bits 11:0  **DACC1DOR[11:0]**: DAC channel1 data output
These bits are read-only, they contain data output for DAC channel1.
26.7.13 DAC channel2 data output register (DAC_DOR2)

This register is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Address offset: 0x30

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

DACC2DOR[11:0]

- **Bits 31:12**: Reserved, must be kept at reset value.
- **Bits 11:0**: DACC2DOR[11:0]: DAC channel2 data output
  
  These bits are read-only, they contain data output for DAC channel2.

26.7.14 DAC status register (DAC_SR)

Address offset: 0x34

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>rc_w1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>rc_w1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bit 31 **BWST2**: DAC channel2 busy writing sample time flag
This bit is systematically set just after Sample and hold mode enable. It is set each time the software writes the register DAC_SHSR2. It is cleared by hardware when the write operation of DAC_SHSR2 is complete. (It takes about 3 LSI periods of synchronization).
0: There is no write operation of DAC_SHSR2 ongoing: DAC_SHSR2 can be written
1: There is a write operation of DAC_SHSR2 ongoing: DAC_SHSR2 cannot be written

*Note:* This bit is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Bit 30 **CAL_FLAG2**: DAC channel2 calibration offset status
This bit is set and cleared by hardware.
0: Calibration trimming value is lower than the offset correction value
1: Calibration trimming value is equal or greater than the offset correction value

*Note:* This bit is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Bit 29 **DMAUDR2**: DAC channel2 DMA underrun flag
This bit is set by hardware and cleared by software (by writing it to 1).
0: No DMA underrun error condition occurred for DAC channel2
1: DMA underrun error condition occurred for DAC channel2 (the currently selected trigger is driving DAC channel2 conversion at a frequency higher than the DMA service capability rate).

*Note:* This bit is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Bit 28 Reserved, must be kept at reset value.

Bit 27 Reserved, must be kept at reset value.

Bits 26:16 Reserved, must be kept at reset value.

Bit 15 **BWST1**: DAC channel1 busy writing sample time flag
This bit is systematically set just after Sample and hold mode enable and is set each time the software writes the register DAC_SHSR1. It is cleared by hardware when the write operation of DAC_SHSR1 is complete. (It takes about 3 LSI periods of synchronization).
0: There is no write operation of DAC_SHSR1 ongoing: DAC_SHSR1 can be written
1: There is a write operation of DAC_SHSR1 ongoing: DAC_SHSR1 cannot be written

Bit 14 **CAL_FLAG1**: DAC channel1 calibration offset status
This bit is set and cleared by hardware.
0: Calibration trimming value is lower than the offset correction value
1: Calibration trimming value is equal or greater than the offset correction value

Bit 13 **DMAUDR1**: DAC channel1 DMA underrun flag
This bit is set by hardware and cleared by software (by writing it to 1).
0: No DMA underrun error condition occurred for DAC channel1
1: DMA underrun error condition occurred for DAC channel1 (the currently selected trigger is driving DAC channel1 conversion at a frequency higher than the DMA service capability rate)

Bit 12 Reserved, must be kept at reset value.

Bit 11 Reserved, must be kept at reset value.

Bits 10:0 Reserved, must be kept at reset value.
26.7.15 DAC calibration control register (DAC_CCR)

Address offset: 0x38
Reset value: 0x00XX 00XX

| Bits 31:21 | Reserved, must be kept at reset value. |
| Bits 20:16 | OTRIM2[4:0]: DAC channel2 offset trimming value |
| Bits 15:5  | Reserved, must be kept at reset value. |
| Bits 4:0   | OTRIM1[4:0]: DAC channel1 offset trimming value |

26.7.16 DAC mode control register (DAC_MCR)

Address offset: 0x3C
Reset value: 0x0000 0000

| Bits 31:26 | Reserved, must be kept at reset value. |
| Bit 25     | Reserved, must be kept at reset value. |
| Bit 24     | Reserved, must be kept at reset value. |
| Bits 23:19 | Reserved, must be kept at reset value. |
Bits 18:16 **MODE2[2:0]**: DAC channel2 mode

These bits can be written only when the DAC is disabled and not in the calibration mode (when bit EN2 = 0 and bit CEN2 = 0 in the DAC_CR register). If EN2 = 1 or CEN2 = 1 the write operation is ignored.

They can be set and cleared by software to select the DAC channel2 mode:

– DAC channel2 in Normal mode
  - 000: DAC channel2 is connected to external pin with Buffer enabled
  - 001: DAC channel2 is connected to external pin and to on chip peripherals with buffer enabled
  - 010: DAC channel2 is connected to external pin with buffer disabled
  - 011: DAC channel2 is connected to on chip peripherals with Buffer disabled

– DAC channel2 in Sample and Hold mode
  - 100: DAC channel2 is connected to external pin with Buffer enabled
  - 101: DAC channel2 is connected to external pin and to on chip peripherals with Buffer enabled
  - 110: DAC channel2 is connected to external pin and to on chip peripherals with Buffer disabled
  - 111: DAC channel2 is connected to on chip peripherals with Buffer disabled

Note: This register can be modified only when EN2 = 0.

Refer to Section 26.3: DAC implementation for the availability of DAC channel2.

Bits 15:10 Reserved, must be kept at reset value.

Bit 9 Reserved, must be kept at reset value.

Bit 8 Reserved, must be kept at reset value.

Bits 7:3 Reserved, must be kept at reset value.

Bits 2:0 **MODE1[2:0]**: DAC channel1 mode

These bits can be written only when the DAC is disabled and not in the calibration mode (when bit EN1 = 0 and bit CEN1 = 0 in the DAC_CR register). If EN1 = 1 or CEN1 = 1 the write operation is ignored.

They can be set and cleared by software to select the DAC channel1 mode:

– DAC channel1 in Normal mode
  - 000: DAC channel1 is connected to external pin with Buffer enabled
  - 001: DAC channel1 is connected to external pin and to on chip peripherals with Buffer enabled
  - 010: DAC channel1 is connected to external pin with Buffer disabled
  - 011: DAC channel1 is connected to on chip peripherals with Buffer disabled

– DAC channel1 in Sample & Hold mode
  - 100: DAC channel1 is connected to external pin with Buffer enabled
  - 101: DAC channel1 is connected to external pin and to on chip peripherals with Buffer enabled
  - 110: DAC channel1 is connected to external pin and to on chip peripherals with Buffer disabled
  - 111: DAC channel1 is connected to on chip peripherals with Buffer disabled

Note: This register can be modified only when EN1 = 0.
26.7.17 DAC channel1 sample and hold sample time register (DAC_SHSR1)

Address offset: 0x40
Reset value: 0x0000 0000

Note: It represents the number of LSI clocks to perform a sample phase. Sampling time = (TSAMPLE1[9:0] + 1) x LSI clock period.

26.7.18 DAC channel2 sample and hold sample time register (DAC_SHSR2)

This register is available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Address offset: 0x44
Reset value: 0x0000 0000

Note: It represents the number of LSI clocks to perform a sample phase. Sampling time = (TSAMPLE1[9:0] + 1) x LSI clock period.
26.7.19 DAC sample and hold time register (DAC_SHHR)

Address offset: 0x48
Reset value: 0x0001 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:16 **THOLD2[9:0]**: DAC channel2 hold time (only valid in Sample and hold mode).
  Hold time = (THOLD[9:0]) x LSI clock period
  
  Note: This register can be modified only when EN2 = 0.
  These bits are available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Bits 15:10 Reserved, must be kept at reset value.

Bits 9:0 **THOLD1[9:0]**: DAC channel1 hold time (only valid in Sample and hold mode)
  Hold time = (THOLD[9:0]) x LSI clock period
  
  Note: This register can be modified only when EN1 = 0.

Note: These bits can be written only when the DAC channel is disabled and in Normal operating mode (when bit ENx = 0 and bit CENx = 0 in the DAC_CR register). If ENx = 1 or CENx = 1 the write operation is ignored.

26.7.20 DAC sample and hold refresh time register (DAC_SHRR)

Address offset: 0x4C
Reset value: 0x0001 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>
Bits 31:24  Reserved, must be kept at reset value.

Bits 23:16  **TREFRESH2[7:0]**: DAC channel2 refresh time (only valid in Sample and hold mode)

Refresh time = (TREFRESH[7:0]) x LSI clock period

*Note*: This register can be modified only when EN2 = 0.

*Note*: These bits are available only on dual-channel DACs. Refer to Section 26.3: DAC implementation.

Bits 15:8  Reserved, must be kept at reset value.

Bits 7:0  **TREFRESH1[7:0]**: DAC channel1 refresh time (only valid in Sample and hold mode)

Refresh time = (TREFRESH[7:0]) x LSI clock period

*Note*: This register can be modified only when EN1 = 0.

*Note*: These bits can be written only when the DAC channel is disabled and in Normal operating mode (when bit ENx = 0 and bit CENx = 0 in the DAC_CR register). If ENx = 1 or CENx = 1 the write operation is ignored.

### 26.7.21  DAC register map

*Table 232* summarizes the DAC registers.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>DAC_CR</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x04</td>
<td>SWTRGR</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x08</td>
<td>DHR12R1</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x0C</td>
<td>DHR12L1</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x10</td>
<td>DHR8R1</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x14</td>
<td>DHR12R2</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x18</td>
<td>DHR12L2</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x1C</td>
<td>DHR8R2</td>
<td>00000000000000000000000000000000</td>
</tr>
</tbody>
</table>
Refer to *Section 2.3 on page 129* for the register boundary addresses.
27 Voltage reference buffer (VREFBUF)

27.1 Introduction

The devices embed a voltage reference buffer which can be used as voltage reference for ADCs, DACs and also as voltage reference for external components through the VREF+ pin.

27.2 VREFBUF functional description

The internal voltage reference buffer supports four voltages (a), which are configured with VRS bits in the VREFBUF_CSR register:

- VRS = 000: around 2.5 V.
- VRS = 001: around 2.048 V.
- VRS = 010: around 1.8 V.
- VRS = 011: around 1.5 V (ADC and DAC peripherals are not compatible with this reference voltage setting).

The internal voltage reference can be configured in four different modes depending on ENVR and HIZ bits configuration. These modes are provided in the table below:

<table>
<thead>
<tr>
<th>ENVR</th>
<th>HIZ</th>
<th>VREF buffer configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>VREFBUF buffer off mode:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VREF+ pin pulled-down to VSSA</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>External voltage reference mode (default value):</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VREFBUF buffer off</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VREF+ pin input mode</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Internal voltage reference mode:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VREFBUF buffer on</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VREF+ pin connected to VREFBUF buffer output</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Hold mode:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VREF is enable without output buffer, VREF+ pin voltage is hold with the external capacitor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VRR detection disabled and VRR bit keeps last state</td>
</tr>
</tbody>
</table>

After enabling the VREFBUF by setting ENVR bit and clearing HIZ bit in the VREFBUF_CSR register, the user must wait until VRR bit is set, meaning that the voltage reference output has reached its expected value.

(a) The minimum $V_{DDA}$ voltage depends on VRS setting, refer to the product datasheet.
27.3 VREFBUF registers

27.3.1 VREFBUF control and status register (VREFBUF_CSR)

Address offset: 0x00
Reset value: 0x0000 0002

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:7 Reserved, must be kept at reset value.

Bits 6:4 **VRS[2:0]**: Voltage reference scale
These bits select the value generated by the voltage reference buffer.
- 000: Voltage reference set to 2.5 V
- 001: Voltage reference set to 2.048 V
- 010: Voltage reference set to 1.8 V
- 011: Voltage reference set to 1.5 V
- Others: Reserved

*Note: The software can program this bitfield only when the VREFBUF is disabled (ENVRI=0).*

Bit 3 **VRR**: Voltage reference buffer ready
- 0: the voltage reference buffer output is not ready.
- 1: the voltage reference buffer output reached the requested level.

Bit 2 Reserved, must be kept at reset value.

Bit 1 **HIZ**: High impedance mode
This bit controls the analog switch to connect or not the V\textsubscript{REF+} pin.
- 0: V\textsubscript{REF+} pin is internally connected to the voltage reference buffer output.
- 1: V\textsubscript{REF+} pin is high impedance.
Refer to Table 233: *VREF buffer modes* for the mode descriptions depending on ENVRI bit configuration.

Bit 0 **ENVRI**: Voltage reference buffer mode enable
This bit is used to enable the voltage reference buffer mode.
- 0: Internal voltage reference mode disable (external voltage reference mode).
- 1: Internal voltage reference mode (reference buffer enable or hold mode) enable.
27.3.2 VREFBUF calibration control register (VREFBUF_CCR)

Address offset: 0x04
Reset value: 0x0000 00XX

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

Bits 31:6 Reserved, must be kept at reset value.

Bits 5:0 TRIM[5:0]: Trimming code

These bits are automatically initialized after reset with the trimming value stored in the flash memory during the production test. Writing into these bits allows the tuning of the internal reference buffer voltage.

**Note:** If the user application performs the trimming, the trimming code must start from 000000 to 111111 in ascending order.

27.3.3 VREFBUF register map

The following table gives the VREFBUF register map and the reset values.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>VREFBUF_CSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>VREFBUF_CCR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value</td>
<td></td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to Section 2.3 for the register boundary addresses.
28 Comparator (COMP)

28.1 Introduction

The device embeds two ultra-low-power comparator channels (COMP1 and COMP2). They can be used for a variety of functions including:

- wake up from low-power mode triggered by an analog signal
- analog signal conditioning
- cycle-by-cycle current control loop when combined with a PWM output from a timer

28.2 COMP main features

- Selectable inverting analog inputs:
  - I/O pins (different for either channel)
  - DAC Channel1 and Channel2 outputs
  - internal reference voltage and three sub multiple values (1/4, 1/2, 3/4) provided by scaler (buffered voltage divider)
- Two I/O pins per channel selectable as non-inverting analog inputs
- Programmable hysteresis
- Programmable speed / consumption
- Mapping of outputs to I/Os
- Redirection of outputs to timer inputs for triggering:
  - capture events
  - OCREF_CLR events (for cycle-by-cycle current control)
  - break events for fast PWM shutdows
- Blanking of comparator outputs
- Window comparator
- Interrupt generation capability with wake up from Sleep and Stop modes (through the EXTI controller)
- Direct interrupt output to the CPU
28.3 COMP functional description

28.3.1 COMP block diagram

The block diagram of the comparators is shown in Figure 216: Comparator functional block diagram.

![Figure 216. Comparator functional block diagram](image)

28.3.2 COMP pins and internal signals

The I/Os used as comparator inputs must be configured in analog mode in the GPIO registers.

The comparator outputs can be connected to the I/Os through their alternate functions. Refer to the product datasheet.
The outputs can also be internally redirected to a variety of timer inputs for the following purposes:

- emergency shut-down of PWM signals, using BKIN and BKIN2 inputs
- cycle-by-cycle current control, using ETR inputs of timers
- input capture for timing measurements

The comparator output can be routed simultaneously internally and to the I/O pins.

### Table 235. COMP input/output internal signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>comp_inm1</td>
<td>Analog input</td>
<td>Inverting input source for both COMP channels: DAC ch.1</td>
</tr>
<tr>
<td>comp_inm2</td>
<td>Analog input</td>
<td>Inverting input source for both COMP channels: DAC ch.2</td>
</tr>
<tr>
<td>comp_blk1</td>
<td>Digital input</td>
<td>Blanking input source for both COMP channels: TIM1 OC5</td>
</tr>
<tr>
<td>comp_blk2</td>
<td>Digital input</td>
<td>Blanking input source for both COMP channels: TIM2 OC3</td>
</tr>
<tr>
<td>comp_blk3</td>
<td>Digital input</td>
<td>Blanking input source for both COMP channels: TIM3 OC3</td>
</tr>
<tr>
<td>comp_blk4</td>
<td>Digital input</td>
<td>Blanking input source for both COMP channels: TIM3 OC4</td>
</tr>
<tr>
<td>comp_blk5</td>
<td>Digital input</td>
<td>Blanking input source for both COMP channels: TIM8 OC5</td>
</tr>
<tr>
<td>comp_blk6</td>
<td>Digital input</td>
<td>Blanking input source for both COMP channels: TIM15 OC1</td>
</tr>
<tr>
<td>comp_pclk</td>
<td>Digital input</td>
<td>APB clock for both COMP channels</td>
</tr>
<tr>
<td>comp1_wkup</td>
<td>Digital output</td>
<td>COMP channel 1 wakeup out</td>
</tr>
<tr>
<td>comp1_out</td>
<td>Digital output</td>
<td>COMP channel 1 out</td>
</tr>
<tr>
<td>comp2_wkup</td>
<td>Digital output</td>
<td>COMP channel 2 wakeup out</td>
</tr>
<tr>
<td>comp2_out</td>
<td>Digital output</td>
<td>COMP channel 2 out</td>
</tr>
<tr>
<td>comp_it</td>
<td>Digital output</td>
<td>COMP interrupt out</td>
</tr>
</tbody>
</table>

### Table 236. COMP input/output pins

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMP1_INM1</td>
<td>Analog input</td>
<td>COMP channel 1 inverting input source 1 (PB1)</td>
</tr>
<tr>
<td>COMP1_INM2</td>
<td>Analog input</td>
<td>COMP channel 1 inverting input source 2 (PC4)</td>
</tr>
<tr>
<td>COMP1_INP1</td>
<td>Analog input</td>
<td>COMP channel 1 non-inverting input source 1 (PB0)</td>
</tr>
<tr>
<td>COMP1_INP2</td>
<td>Analog input</td>
<td>COMP channel 1 non-inverting input source 2 (PB2)</td>
</tr>
<tr>
<td>COMP2_INM1</td>
<td>Analog input</td>
<td>COMP channel 2 inverting input source 1 (PE10)</td>
</tr>
<tr>
<td>COMP2_INM2</td>
<td>Analog input</td>
<td>COMP channel 2 inverting input source 2 (PE7)</td>
</tr>
<tr>
<td>COMP2_INP1</td>
<td>Analog input</td>
<td>COMP channel 2 non-inverting input source 1 (PE9)</td>
</tr>
<tr>
<td>COMP2_INP2</td>
<td>Analog input</td>
<td>COMP channel 2 non-inverting input source 2 (PE11)</td>
</tr>
<tr>
<td>COMP1_OUT</td>
<td>Digital output</td>
<td>COMP channel 1 output: see Section 28.3.8: Comparator output on GPIOs.</td>
</tr>
<tr>
<td>COMP2_OUT</td>
<td>Digital output</td>
<td>COMP channel 2 output: see Section 28.3.8: Comparator output on GPIOs.</td>
</tr>
</tbody>
</table>
28.3.3 COMP reset and clocks

The clock comp_pclk provided by the clock controller is synchronous with the APB clock.

Note: **Important:** The polarity selection logic and the output redirection to the port works independently from the APB clock. This allows the comparator to work even in Stop mode. The interrupt line, connected to the NVIC of CPU, requires the APB clock (comp_pclk) to work. In absence of the APB clock, the interrupt signal comp_it cannot be generated.

28.3.4 Comparator LOCK mechanism

The comparators can be used for safety purposes, such as over-current or thermal protection. For applications with specific functional safety requirements, the comparator configuration can be protected against undesired alteration that could happen, for example, at program counter corruption.

For this purpose, the comparator configuration registers can be write-protected (read-only).

Upon configuring a comparator channel, its LOCK bit is set to 1. This causes the whole register set of the comparator channel, as well as the common COMP.OR register, to become read-only, the LOCK bit inclusive.

The write protection can only be removed through the MCU reset.

The COMP.OR register is locked by the LOCK bit of COMP_CFGR1 OR COMP_CFGR2.

28.3.5 Window comparator

The purpose of the window comparator is to monitor the analog voltage and check that it is comprised within the specified voltage range defined by lower and upper thresholds.

The window comparator requires both COMP channels. The monitored analog voltage is connected to their non-inverting (plus) inputs and the upper and lower threshold voltages are connected to the inverting (minus) input of either comparator, respectively. The non-inverting input of the COMP channel 2 can be connected internally with the non-inverting input of the COMP channel 1 by enabling WINMODE bit. This can save the input pins of COMP channel 2 for other purposes. See Figure 216: Comparator functional block diagram.

28.3.6 Hysteresis

The comparator includes a programmable hysteresis to avoid spurious output transitions in case of noisy signals. The hysteresis can be disabled if it is not needed (for instance when exiting from low-power mode) to be able to force the hysteresis value using external components.
28.3.7 Comparator output blanking function

The purpose of the blanking function is to prevent the current regulation to trip upon short current spikes at the beginning of the PWM period (typically the recovery current in power switches anti parallel diodes). It uses a blanking window defined with a timer output compare signal. Refer to the register description for selectable blanking signals. The blanking signal gates the internal comparator output such as to clean the comp_out from spurious pulses due to current spikes, as depicted in Figure 218 (the COMP channel number is not represented).

Figure 218. Comparator output blanking
28.3.8 Comparator output on GPIOs

The COMP1_OUT and COMP2_OUT outputs of the comparator channels are mapped to GPIOs through the AFOP field of the COMP_OR register, bits [10:0], and through the GPIO alternate function.

Table 237. COMP1_OUT assignment to GPIOs

<table>
<thead>
<tr>
<th>COMP1_OUT</th>
<th>Alternate Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>PC5</td>
<td>AF13</td>
</tr>
<tr>
<td>PE12</td>
<td>AF13</td>
</tr>
<tr>
<td>PA6</td>
<td>AF10, AF12 (can be used as timer break in)</td>
</tr>
<tr>
<td>PA8</td>
<td>AF12 (can be used as timer break in)</td>
</tr>
<tr>
<td>PB12</td>
<td>AF13 (can be used as timer break in)</td>
</tr>
<tr>
<td>PE6</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PE15</td>
<td>AF13 (can be used as timer break in)</td>
</tr>
<tr>
<td>PG2</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PG3</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PG4</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PI1</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PI4</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PK2</td>
<td>AF10, AF11 (can be used as timer break in)</td>
</tr>
</tbody>
</table>

Table 238. COMP2_OUT assignment to GPIOs

<table>
<thead>
<tr>
<th>COMP2_OUT</th>
<th>Alternate Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>PE8</td>
<td>AF13</td>
</tr>
<tr>
<td>PE13</td>
<td>AF13</td>
</tr>
<tr>
<td>PA6</td>
<td>AF10, AF12 (can be used as timer break in)</td>
</tr>
<tr>
<td>PA8</td>
<td>AF12 (can be used as timer break in)</td>
</tr>
<tr>
<td>PB12</td>
<td>AF13 (can be used as timer break in)</td>
</tr>
<tr>
<td>PE6</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PE15</td>
<td>AF13 (can be used as timer break in)</td>
</tr>
<tr>
<td>PG2</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PG3</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PG4</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PI1</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PI4</td>
<td>AF11 (can be used as timer break in)</td>
</tr>
<tr>
<td>PK2</td>
<td>AF10, AF11 (can be used as timer break in)</td>
</tr>
</tbody>
</table>
The assignment to GPIOs for both comparator channel outputs must be done before locking registers of any channel, because the common COMP.OR register is locked when locking the registers of either comparator channel.

### 28.3.9 Comparator output redirection

The outputs of either COMP channel can be redirected to timer break inputs (TIMx_BKIN or TIMx_BKIN2), as shown in Figure 219. For that end, the COMP channel output is connected to one of GPIOs programmable in alternate function as timer break input. See Table 237 and Table 238. The selected GPIO(s) must be set in open drain mode. The COMP output passes through the GPIO to the timer break input. With a pull-up resistor, the selected GPIO can be used as timer break input logic OR-ed with the comparator output.

**Figure 219. Output redirection**

**28.3.10 COMP power and speed modes**

The power consumption of the COMP channels versus propagation delay can be adjusted to have the optimum trade-off for a given application.

The bits PWRMODE[1:0] in COMP.CFGRx registers can be programmed as follows:

- 00: High speed / full power
- 01: Medium speed / medium power
- 10: Medium speed / medium power
- 11: Very-low speed / ultra-low-power
28.4 COMP low-power modes

Table 239. Comparator behavior in the low-power modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect on the comparators. Comparator interrupts cause the device to exit the Sleep mode.</td>
</tr>
<tr>
<td>Stop</td>
<td>No effect on the comparators. Comparator interrupts cause the device to exit the Stop mode.</td>
</tr>
</tbody>
</table>

Note: The comparators cannot be used to exit the device from Sleep or Stop mode when the internal reference voltage is switched off.

28.5 COMP interrupts

There are two ways to use the comparator as interrupt source.

The comparator outputs are internally connected to the Extended interrupt and event controller. Each comparator has its own EXTI line and can generate either interrupts or events to make the device exit low-power modes.

The comparators also provide an interrupt line to the NVIC of CPU. This functionality is used when the CPU is active to handle low latency interrupt. It requires APB clock running.

28.5.1 Interrupt through EXTI block

Refer to Interrupt and events section for more details.

Sequence to enable the COMPx interrupt through EXTI block:
1. Configure the EXTI line, receiving the comp_wkup signal, in interrupt mode, select the rising, falling or either-edge sensitivity and enable the EXTI line.
2. Configure and enable the NVIC IRQ channel mapped to the corresponding EXTI lines.
3. Enable the COMPx.

Table 240. Interrupt control bits

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Exit from Sleep mode</th>
<th>Exit from Stop modes</th>
<th>Exit from Standby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>comp1_wkup</td>
<td>through EXTI</td>
<td>through EXTI</td>
<td>yes</td>
<td>yes</td>
<td>N/A</td>
</tr>
<tr>
<td>comp2_whup</td>
<td>through EXTI</td>
<td>through EXTI</td>
<td>yes</td>
<td>yes</td>
<td>N/A</td>
</tr>
</tbody>
</table>
28.5.2 **Interrupt through NVIC of the CPU**

Sequence to enable the COMPx interrupt through NVIC of the CPU:
1. Configure and enable the NVIC IRQ channel mapped to the comp_it line.
2. Configure and enable the ITEN in COMP_CFGRx.
3. Enable the COMPx.

Note: It is mandatory to enable APB clock to use this interrupt. If clock is not enabled, interrupt is not generated.

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Interrupt flag</th>
<th>Enable control bit</th>
<th>Interrupt clear bit</th>
<th>Exit from Sleep mode</th>
<th>Exit from Stop modes</th>
</tr>
</thead>
<tbody>
<tr>
<td>comp_it</td>
<td>C1IF in</td>
<td>ITEN in COMP_CFGR1</td>
<td>CC1IF</td>
<td>yes (With APB clock)</td>
<td>no</td>
</tr>
<tr>
<td>comp_it</td>
<td>C2IF in</td>
<td>ITEN in COMP_CFGR2</td>
<td>CC2IF</td>
<td>yes (With APB clock)</td>
<td>no</td>
</tr>
</tbody>
</table>

**28.6 SCALER function**

The scaler block is available to provide the different voltage reference levels to the comparator inputs. It is based on an amplifier driving a resistor bridge. The amplifier input is connected to the internal voltage reference.

The amplifier and the resistor bridge can be enabled separately. The amplifier is enabled by the SCLEN bits of the COMP_CFGRx registers. The resistor bridge is enabled by the BRGEN bits of the COMP_CFGRx registers.

When the resistor divided voltage is not used, the resistor bridge can be disconnected in order to reduce the consumption. When it is disconnected, the 1/4 V\textsubscript{REF_COMP}, 1/2 V\textsubscript{REF_COMP} and 3/4 V\textsubscript{REF_COMP} levels are equal to V\textsubscript{REF_COMP}.

![Scaler block diagram](image-url)
28.7 COMP registers

28.7.1 Comparator status register (COMP_SR)

The COMP_SR is the comparator status register.

Address offset: 0x00

System reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:18 Reserved, must be kept at reset value.

Bit 17 **C2IF**: COMP channel 2 Interrupt Flag
This bit is set by hardware when the COMP channel 2 output is set.
This bit is cleared by software writing 1 the CC2IF bit in the COMP_ICFR register.

Bit 16 **C1IF**: COMP channel 1 Interrupt Flag
This bit is set by hardware when the COMP channel 1 output is set.
This bit is cleared by software writing 1 the CC1IF bit in the COMP_ICFR register.

Bits 15:2 Reserved, must be kept at reset value.

Bit 1 **C2VAL**: COMP channel 2 output status bit
This bit is read-only. It reflects the current COMP channel 2 output taking into account POLARITY and BLANKING bits effect.

Bit 0 **C1VAL**: COMP channel 1 output status bit
This bit is read-only. It reflects the current COMP channel 1 output taking into account POLARITY and BLANKING bits effect.

28.7.2 Comparator interrupt clear flag register (COMP_ICFR)

The COMP_ICFR is the Comparator interrupt clear flag register.

Address offset: 0x04

System reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
Comparator (COMP) RM0433

28.7.3 Comparator option register (COMP_OR)

The COMP_OR is the Comparator option register.

Address offset: 0x08

System reset value: 0x0000 0000

| Bit 31:18 | Reserved, must be kept at reset value. |
| Bit 17   | CC2IF: Clear COMP channel 2 Interrupt Flag |
|          | Writing 1 clears the C2IF flag in the COMP_SR register. |
| Bit 16   | CC1IF: Clear COMP channel 1 Interrupt Flag |
|          | Writing 1 clears the C1IF flag in the COMP_SR register. |
| Bits 15:0| Reserved, must be kept at reset value. |

28.7.4 Comparator configuration register 1 (COMP_CFGR1)

The COMP_CFGR1 is the COMP channel 1 configuration register.

Address offset: 0x0C

System reset value: 0x0000 0000

| Bit 31:11 | Reserved, must be kept at reset value. |
| Bits 10:0 | AFOP[10:0]: Selection of source for alternate function of output ports |
|          | Bits of this field are set end cleared by software (only if LOCK not set). |
|          | Output port (GPIO) correspondence: |
|          | bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 |
|          | PK2 PI4 PI1 PG4 PG3 PG2 PE15 PE6 PB12 PA8 PA6 |
|          | For each bit: |
|          | 0: COMP1_OUT is selected for the alternate function of the corresponding GPIO |
|          | 1: COMP2_OUT is selected for the alternate function of the corresponding GPIO |

| Bit 15:0 | Reserved, must be kept at reset value. |
| Bits 14:13 | PWRMODE[1:0]: |
| Bit 12:11 | HYST[1:0]: |
| Bit 10:9 | ITEN: |
| Bit 8:7 | Res. |
| Bit 6:5 | POLARITY: |
| Bit 4:3 | SCALEN: |
| Bit 2:1 | BRGEN: |
| Bit 0 | EN: |

1094/3353 RM0433 Rev 8
Bit 31  **LOCK**: Lock bit
This bit is set by software and cleared by a hardware system reset. It locks the whole content of the COMP channel 1 configuration register COMP_CFGR1[31:0], and COMP_OR register
0: COMP_CFGR1[31:0] register is read/write
1: COMP_CFGR1[31:0] and COMP_OR registers are read-only

Bits 30:28 Reserved, must be kept at reset value.

Bits 27:24 **BLANKING[3:0]**: COMP channel 1 blanking source selection bits
Bits of this field are set and cleared by software (only if LOCK not set). The field selects the input source for COMP channel 1 output blanking:
0000: No blanking
0001: comp_blk1
0010: comp_blk2
0011: comp_blk3
0100: comp_blk4
0101: comp_blk5
0110: comp_blk6
All other values: reserved

Bits 23:21 Reserved, must be kept at reset value.

Bit 20 **INPSEL**: COMP channel 1 non-inverting input selection bit
This bit is set and cleared by software (only if LOCK not set).
0: COMP1_INP1 (PB0)
1: COMP1_INP2 (PB2)

Bit 19 Reserved, must be kept at reset value.

Bits 18:16 **INMSEL[2:0]**: COMP channel 1 inverting input selection field
These bits are set and cleared by software (only if LOCK not set). They select which input is connected to the input minus of COMP channel 1.
000 = 1/4 \( V_{REF\_COMP} \)
001 = 1/2 \( V_{REF\_COMP} \)
010 = 3/4 \( V_{REF\_COMP} \)
011 = \( V_{REF\_COMP} \)
100 = comp_inm1 (DAC channel 1 output)
101 = comp_inm2 (DAC channel 2 output)
110 = COMP1_INM1 (PB1)
111 = COMP1_INM2 (PC4)

Bits 15:14 Reserved, must be kept at reset value.

Bits 13:12 **PWRMODE[1:0]**: Power Mode of the COMP channel 1
These bits are set and cleared by software (only if LOCK not set). They control the power/speed of the COMP channel 1.
00: High speed / full power
01: Medium speed / medium power
10: Medium speed / medium power
11: Ultra low power / ultra-low-power

Bits 11:10 Reserved, must be kept at reset value.
The `COMP_CFGR2` is the COMP channel 2 configuration register.

Address offset: 0x10

System reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 9:8 HYST[1:0]: COMP channel 1 hysteresis selection bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are set and cleared by software (only if LOCK not set). They select the Hysteresis voltage of the COMP channel 1.</td>
</tr>
<tr>
<td>00: No hysteresis</td>
</tr>
<tr>
<td>01: Low hysteresis</td>
</tr>
<tr>
<td>10: Medium hysteresis</td>
</tr>
<tr>
<td>11: High hysteresis</td>
</tr>
</tbody>
</table>

Bit 7 Reserved, must be kept at reset value.

Bit 6 ITEN: COMP channel 1 interrupt enable

This bit is set and cleared by software (only if LOCK not set). This bit enable the interrupt generation of the COMP channel 1.

0: Interrupt generation disabled for COMP channel 1
1: Interrupt generation enabled for COMP channel 1

Bits 5:4 Reserved, must be kept at reset value.

Bit 3 POLARITY: COMP channel 1 polarity selection bit

This bit is set and cleared by software (only if LOCK not set). It inverts COMP channel 1 polarity.

0: COMP channel 1 output is not inverted
1: COMP channel 1 output is inverted

Bit 2 SCALEN: Voltage scaler enable bit

This bit is set and cleared by software (only if LOCK not set). This bit enables the VREFINT scaler for the COMP channels.

0: VREFINT scaler disabled (if SCALEN bit of COMP_CFGR2 register is also low)
1: VREFINT scaler enabled

Bit 1 BRGEN: Scaler bridge enable

This bit is set and cleared by software (only if LOCK not set). This bit enables the bridge of the scaler.

0: Scaler resistor bridge disabled (if BRGEN bit of COMP_CFGR2 register is also low)
1: Scaler resistor bridge enabled

If SCALEN is set and BRGEN is reset, all four scaler outputs provide the same level VREF_COMP (similar to VREFINT).

If SCALEN and BRGEN are set, the four scaler outputs provide VREF_COMP, 3/4 VREF_COMP, 1/2 VREF_COMP and 1/4 VREF_COMP levels, respectively.

Bit 0 EN: COMP channel 1 enable bit

This bit is set and cleared by software (only if LOCK not set). It enables the COMP channel 1.

0: Disable
1: Enable

### 28.7.5 Comparator configuration register 2 (COMP_CFGR2)

The `COMP_CFGR2` is the COMP channel 2 configuration register.

<table>
<thead>
<tr>
<th>Address offset: 0x10</th>
</tr>
</thead>
<tbody>
<tr>
<td>System reset value: 0x0000 0000</td>
</tr>
</tbody>
</table>

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 |
|-------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| rw   |     |     |     | rw            |     |     |     | rw     |     | rw         |
### Comparator (COMP)

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>LOCK: Lock bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>This bit is set by software and cleared by a hardware system reset. It locks the whole content of the COMP channel 2 configuration register COMP_CFG2[31:0], and COMP.OR register</td>
<td></td>
</tr>
<tr>
<td>0: COMP_CFG2[31:0] register is read/write</td>
<td></td>
</tr>
<tr>
<td>1: COMP_CFG2[31:0] and COMP.OR registers are read-only</td>
<td></td>
</tr>
</tbody>
</table>

| Bits 30:28 | Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bits 27:24</th>
<th>BLANKING[3:0]: COMP channel 2 blanking source selection bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are set and cleared by software (only if LOCK not set). These bits select which timer output controls the COMP channel 2 output blanking.</td>
<td></td>
</tr>
<tr>
<td>0000: No blanking</td>
<td></td>
</tr>
<tr>
<td>0001: TIM1 OC5 selected as blanking source</td>
<td></td>
</tr>
<tr>
<td>0010: TIM2 OC3 selected as blanking source</td>
<td></td>
</tr>
<tr>
<td>0011: TIM3 OC3 selected as blanking source</td>
<td></td>
</tr>
<tr>
<td>0100: TIM3 OC4 selected as blanking source</td>
<td></td>
</tr>
<tr>
<td>0101: TIM8 OC5 selected as blanking source</td>
<td></td>
</tr>
<tr>
<td>0110: TIM15 OC1 selected as blanking source</td>
<td></td>
</tr>
<tr>
<td>All other values: reserved</td>
<td></td>
</tr>
</tbody>
</table>

| Bits 23:21 | Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bit 20</th>
<th>INPSEL: COMP channel 2 non-inverting input selection bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>This bit is set and cleared by software (only if LOCK not set).</td>
<td></td>
</tr>
<tr>
<td>0: COMP2_INP1 (PE9)</td>
<td></td>
</tr>
<tr>
<td>1: COMP2_INP2 (PE11)</td>
<td></td>
</tr>
</tbody>
</table>

| Bit 19 | Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bits 18:16</th>
<th>INMSEL[2:0]: COMP channel 2 inverting input selection field</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are set and cleared by software (only if LOCK not set). They select which input is connected to the input minus of COMP channel 2.</td>
<td></td>
</tr>
<tr>
<td>000 = 1/4 VREF_COMP</td>
<td></td>
</tr>
<tr>
<td>001 = 1/2 VREF_COMP</td>
<td></td>
</tr>
<tr>
<td>010 = 3/4 VREF_COMP</td>
<td></td>
</tr>
<tr>
<td>011 = VREF_COMP</td>
<td></td>
</tr>
<tr>
<td>100 = comp.inm1 (DAC channel 1 output)</td>
<td></td>
</tr>
<tr>
<td>101 = comp.inm2 (DAC channel 2 output)</td>
<td></td>
</tr>
<tr>
<td>110 = COMP2_INM1 (PE10)</td>
<td></td>
</tr>
<tr>
<td>111 = COMP2_INM2 (PE7)</td>
<td></td>
</tr>
</tbody>
</table>

| Bits 15:14 | Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bits 13:12</th>
<th>PWRMODE[1:0]: Power Mode of the COMP channel 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are set and cleared by software (only if LOCK not set). They control the power/speed of the COMP channel 2.</td>
<td></td>
</tr>
<tr>
<td>00: High speed / full power</td>
<td></td>
</tr>
<tr>
<td>01: Medium speed / medium power</td>
<td></td>
</tr>
<tr>
<td>10: Medium speed / medium power</td>
<td></td>
</tr>
<tr>
<td>11: Ultra low power / ultra-low-power</td>
<td></td>
</tr>
</tbody>
</table>

| Bits 11:10 | Reserved, must be kept at reset value. |
Bits 9:8 HYST[1:0]: COMP channel 2 hysteresis selection bits
These bits are set and cleared by software (only if LOCK not set). They select the Hysteresis voltage of the COMP channel 2.
  00: No hysteresis
  01: Low hysteresis
  10: Medium hysteresis
  11: High hysteresis

Bit 7 Reserved, must be kept at reset value.

Bit 6 ITEN: COMP channel 2 interrupt enable
This bit is set and cleared by software (only if LOCK not set). This bit enable the interrupt generation of the COMP channel 2.
  0: Interrupt generation disabled for COMP channel 2
  1: Interrupt generation enabled for COMP channel 2

Bit 5 Reserved, must be kept at reset value.

Bit 4 WINMODE: Window comparator mode selection bit
This bit is set and cleared by software (only if LOCK not set). This bit selects the window mode of the comparators. If set, the non-inverting input of COMP channel 2 is connected to the non-inverting input of the COMP channel 1.
Depending on the bit value, the non-inverting input of COMP channel 2 is connected to:
  0: COMP2_INP input selector
  1: Non-inverting input comp1_inp of COMP channel 1

Bit 3 POLARITY: COMP channel 2 polarity selection bit
This bit is set and cleared by software (only if LOCK not set). It inverts COMP channel 2 polarity.
  0: COMP channel 2 output is not inverted
  1: COMP channel 2 output is inverted

Bit 2 SCALEN: Voltage scaler enable bit
This bit is set and cleared by software (only if LOCK not set). This bit enables the VREFINT scaler for the COMP channels.
  0: VREFINT scaler disabled (if SCALEN bit of COMP_CFGR1 register is also low)
  1: VREFINT scaler enabled

Bit 1 BRGEN: Scaler bridge enable
This bit is set and cleared by software (only if LOCK not set). This bit enables the bridge of the scaler.
  0: Scaler resistor bridge disabled (if BRGEN bit of COMP_CFGR1 register is also low)
  1: Scaler resistor bridge enabled
If SCALEN is set and BRGEN is reset, all four scaler outputs provide the same level VREF_COMP (similar to VREFINT).
If SCALEN and BRGEN are set, the four scaler outputs provide VREF_COMP, 3/4 VREF_COMP, 1/2 VREF_COMP and 1/4 VREF_COMP levels, respectively.

Bit 0 EN: COMP channel 2 enable bit
This bit is set and cleared by software (only if LOCK not set). It enables the COMP channel 2.
  0: Disable
  1: Enable
## 28.7.6 COMP register map

The following table summarizes the comparator registers.

### Table 242. COMP register map and reset values

| Offset | Register name | Reset value | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|--------------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|

Refer to Section 2.3 on page 129 for the register boundary addresses.
29 Operational amplifiers (OPAMP)

29.1 Introduction

The devices embed two operational amplifiers with two inputs and one output each. The three I/Os can be connected to the external pins, thus enabling any type of external interconnections. The operational amplifiers can be configured internally as a follower, as an amplifier with a non-inverting gain ranging from 2 to 16 or with inverting gain ranging from -1 to -15.

Refer to Section 29.3.3: Signal routing for detailed information on OPAMP input and output connection to internal peripherals.

29.2 OPAMP main features

- Rail-to-rail input voltage range
- Low input bias current (down to 1 nA)
- Low input offset voltage (1.5 mV after calibration, 10 mV with factory calibration)
- 7 MHz gain bandwidth
- High-speed mode to achieve a better slew rate

Note: Refer to the product datasheet for detailed OPAMP characteristics.

29.3 OPAMP functional description

The OPAMP has several modes.

Each OPAMP can be individually enabled, when disabled the output is high-impedance.

When enabled, it can be in calibration mode, all input and output of the OPAMP are then disconnected, or in functional mode.

There are two functional modes, the high-speed mode and the normal mode. In functional mode the inputs and output of the OPAMP are connected as described in Section 29.3.3: Signal routing.

29.3.1 OPAMP reset and clocks

The operational amplifier clock is necessary for accessing the registers. When the application does not need to have read or write access to those registers, the clock can be switched off using the peripheral clock enable register (see OPAMPEN bit in Section 8.7.45: RCC APB1 clock register (RCC_APB1LENR)).

The bit OPAEN enables and disables the OPAMP operation. The OPAMP registers configurations should be changed before enabling the OPAEN bit in order to avoid spurious effects on the output.

When the output of the operational amplifier is no more needed the operational amplifier can be disabled to save power. All the configurations previously set (including the calibration) are maintained while OPAMP is disabled.
### 29.3.2 Initial configuration

The default configuration of the operational amplifier is a functional mode where the three input/outputs are connected to external pins. In the default mode the operational amplifier uses the factory trimming values for its offset calibration. See electrical characteristics section of the datasheet for factory trimming conditions, usually the temperature is 30 °C and the voltage is 3 V. The trimming values can be adjusted, see Section 29.3.5: Calibration for changing the trimming values. The default configuration uses the normal mode, which provides the standard performance. The bit OPAHSM can be set in order to switch the operational amplifier to high-speed mode for a better slew rate. Both normal and high-speed mode characteristics are defined in Section: Electrical characteristics of the datasheet.

As soon as the OPAEN bit in OPAMPx_CSR register is set, the operational amplifier is functional. The two input pins and the output pin are connected as defined in Section 29.3.3: Signal routing and the default connection settings can be changed.

**Note:** The inputs and output pins must be configured in analog mode (default state) in the corresponding GPIOx_MODER register.

### 29.3.3 Signal routing

The routing for the operational amplifier pins is determined by OPAMPx_CSR register.

The connections of the two operational amplifiers (OPAMP1 and OPAMP2) are described in the table below.

### Table 243. Operational amplifier possible connections

<table>
<thead>
<tr>
<th>Signal</th>
<th>Pin</th>
<th>Internal</th>
<th>comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPAMP1_VINM</td>
<td>PC5(INM0)</td>
<td>ADC1_IN8</td>
<td>controlled by bits PGA_GAIN and VM_SEL.</td>
</tr>
<tr>
<td></td>
<td>PA7(INM1)</td>
<td>ADC2_IN8</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>OPAMP1_VOUT</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>or PGA</td>
<td></td>
</tr>
<tr>
<td>OPAMP1_VINP</td>
<td>PB0</td>
<td>dac_out1</td>
<td>controlled by bit VP_SEL.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC1_IN9</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC2_IN9</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP1_INP</td>
<td></td>
</tr>
<tr>
<td>OPAMP1_VOUT(1)</td>
<td>PC4</td>
<td>ADC1_IN4</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC2_IN4</td>
<td>The pin is connected when the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP1_INM7</td>
<td>OPAMP is enabled. The ADC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>input is controlled by ADC.</td>
</tr>
<tr>
<td>OPAMP2_VINM</td>
<td>PE8(INM0)</td>
<td>OPAMP2_VOUT</td>
<td>controlled by bits PGA_GAIN and VM_SEL.</td>
</tr>
<tr>
<td></td>
<td>PG1(INM1)</td>
<td>or PGA</td>
<td></td>
</tr>
<tr>
<td>OPAMP2_VINP</td>
<td>PE9</td>
<td>dac_out2</td>
<td>controlled by bit VP_SEL.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>COMP2_INP</td>
<td></td>
</tr>
<tr>
<td>OPAMP2_VOUT(1)</td>
<td>PE7</td>
<td>COMP2_INM7</td>
<td>-</td>
</tr>
</tbody>
</table>

1. Both OPAMP1_VOUT and OPAMP2_VOUT are not available on all packages. In this case, the unused I/O should not be activated since is internally set to a fixed configuration.
29.3.4 OPAMP modes

The operational amplifier inputs and outputs are all accessible on terminals. The amplifiers can be used in multiple configuration environments:
- Standalone mode (external gain setting mode)
- Follower configuration mode
- PGA modes

Note: The amplifier output pin is directly connected to the output pad to minimize the output impedance. When the amplifier is enabled, it cannot be used as a general purpose I/O, even if the amplifier is configured as a PGA and only connected to the internal channel.

The impedance of the signal must be maintained below a level which avoids the input leakage to create significant artifacts (due to a resistive drop in the source). Please refer to the electrical characteristics section in the datasheet for further details.

Standalone mode (external gain setting mode)

The procedure to use the OPAMP in standalone mode is presented hereafter.

Starting from the default value of OPAMPx_CSR, and the default state of GPIOx_MODER, as soon as the OPAEN bit is set, the two input pins and the output pin are connected to the operational amplifier.

This default configuration uses the factory trimming values and operates in normal mode (highest performance). The behavior of the OPAMP can be changed as follows:
- OPAHSM can be set to "operational amplifier high-speed" mode in order to have high slew rate.
- USERTRIM can be set to modify the trimming values for input offsets.

Figure 221. Standalone mode: external gain setting mode
Follower configuration mode

The procedure to use the OPAMP in follower mode is presented hereafter.

- configure VM_SEL bits as “opamp_out connected to OPAMPx_VINM input”, 11
- configure VP_SEL bits as “GPIO connected to OPAMPx_VINP”, 00
- As soon as the OPAEN bit is set, the voltage on pin OPAMPx_VINP is buffered to pin OPAMPx_VOUT.

*Note:* The pin corresponding to OPAMPx_VINM is free for another usage.

The signal on the OPAMP1 output is also seen as an ADC input. As a consequence, the OPAMP configured in follower mode can be used to perform impedance adaptation on input signals before feeding them to the ADC input, assuming the input signal frequency is compatible with the operational amplifier gain bandwidth specification.

*Figure 222. Follower configuration*
Programmable gain amplifier mode

The procedure to use the OPAMP as programmable gain amplifier is presented hereafter.

- configure VM_SEL bits as “Feedback resistor is connected to OPAMPx_VINM input”, 10
- configure PGA_GAIN bits as “internal Gain 2, 4, 8 or 16”, 0000 to 0011
- configure VP_SEL bits as “GPIO connected to OPAMPx_VINP”, 00

As soon as the OPAEN bit is set, the voltage on pin OPAMPx_VINP is amplified by the selected gain and visible on pin OPAMPx_VOUT.

*Note:* To avoid saturation, the input voltage should stay below \(V_{DDA}\) divided by the selected gain.

**Figure 223. PGA mode, internal gain setting (x2/x4/x8/x16), inverting input not used**
Programmable gain amplifier mode with external filtering

The procedure to use the OPAMP to amplify the amplitude of an input signal, with an external filtering, is presented hereafter.

- configure VM_SEL bits as “Feedback resistor is connected to OPAMPx_VINM input”, 10
- configure PGA_GAIN bits as “internal Gain 2, 4, 8 or 16 with filtering on INM0”, 0100 to 0111
- configure VP_SEL bits as “GPIO connected to OPAMPx_VINP”.

Any external connection on INM can be used in parallel with the internal PGA, for example a capacitor can be connected between opamp_out and INM for filtering purpose (see datasheet for the value of resistors used in the PGA resistor network).

Figure 224. PGA mode, internal gain setting (x2/x4/x8/x16), inverting input used for filtering

1. The gain depends on the cut-off frequency.
Programmable gain amplifier, non-inverting with external bias or inverting mode

The procedure to use the OPAMP to amplify the amplitude of an input signal with bias voltage for non-inverting mode or inverting mode.

- configure VM_SEL bits as “Feedback resistor is connected to OPAMPx_VINM input”, 10
- configure PGA_GAIN bits as “Inverting gain=-1,-3,-7,-15/ Non-inverting gain =2,4,8,16 with INM0”, 1000 to 1011
- configure VP_SEL bits as “GPIO connected to OPAMPx_VINP”.

**Figure 225. PGA mode, non-inverting gain setting (x2/x4/x8/x16) or inverting gain setting (x-1/x-3/x-7/x-15)**

**Figure 226. Example configuration**
Programmable gain amplifier, non-inverting with external bias or inverting mode with filtering

The procedure to use the OPAMP to amplify the amplitude of an input signal with bias voltage for non-inverting mode or inverting mode with filtering

- configure VM_SEL bits as “Feedback resistor is connected to OPAMPx_VINM input”, 10
- configure PGA_GAIN bits as “Inverting gain=-1,-3,-7,-15/ Non-inverting gain =2,4,8,16 with INM0, INM1 node for filtering”, 1100 to 1111
- configure VP_SEL bits as “GPIO connected to OPAMPx_VINP”.

Any external connection on VM1 can be used in parallel with the internal PGA, for example a capacitor can be connected between opamp_out and VM1 for filtering purpose (see datasheet for the value of resistors used in the PGA resistor network).

Figure 227. PGA mode, non-inverting gain setting (x2/x4/x8/x16) or inverting gain setting (x-1/x-3/x-7/x-15) with filtering

![Diagram showing PGA mode setup](image1)

Figure 228. Example configuration

![Diagram showing example configuration](image2)
29.3.5 Calibration

The OPAMP interface continuously sends trimmed offset values to the operational amplifiers. At startup, the trimming values are initialized with the preset ‘factory’ trimming value.

Each operational amplifier can be trimmed by the user. Specific registers allow to have different trimming values for normal mode and for high-speed mode.

The aim of the calibration is to cancel as much as possible the OPAMP inputs offset voltage. The calibration circuitry allows to reduce the input offset voltage to less than +/-1.5 mV within stable voltage and temperature conditions.

For each operational amplifier and each mode two trimming value needs to be trimmed, one for N differential pair and one for P differential pair.

There are two registers for trimming the offsets for each operational amplifiers, one for normal mode (OPAMPx_OTR) and one high-speed mode (OPAMPx_HSOTR). Each register is composed of five bits for P differential pair trimming and five bits for N differential pair trimming. These are the ‘user’ values.

The user is able to switch from ‘factory’ values to ‘user’ trimmed values using the USERTRIM bit in the OPAMPx_CSR register. This bit is reset at startup and so the ‘factory’ value are applied by default to the OPAMP option registers.

User is liable to change the trimming values in calibration or in functional mode.

The offset trimming registers are typically configured after the calibration operation is initialized by setting bit CALON to 1. When CALON = 1 the inputs of the operational amplifier are disconnected from the functional environment.

- Setting CALSEL to 01 initializes the offset calibration for the P differential pair (low voltage reference used).
- Resetting CALSEL to 11 initializes the offset calibration for the N differential pair (high voltage reference used).

When CALON = 1, the bit CALOUT will reflect the influence of the trimming value selected by CALSEL and OPAHSM. The software should increment the TRIMOFFSETN bits in the OPAMP control register from 0x00 to the first value that causes the CALOUT bit to change from 1 to 0 in the OPAMP register. If the CALOUT bit is reset, the offset is calibrated correctly and the corresponding trimming value must be stored. The CALOUT flag needs up to 1 ms after the trimming value is changed to become steady (see tOFFTRIMmax delay specification in the electrical characteristics section of the datasheet).

Note: The closer the trimming value is to the optimum trimming value, the longer it takes to stabilize (with a maximum stabilization time remaining below 1 ms in any case).

<table>
<thead>
<tr>
<th>Mode</th>
<th>Control bits</th>
<th>Output</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>OPAEN</td>
<td>OPAHSM</td>
</tr>
<tr>
<td>Normal operating mode</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>High-speed mode</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Power down</td>
<td>0</td>
<td>X</td>
</tr>
</tbody>
</table>
Calibration procedure

Here are the steps to perform a full calibration of either one of the operational amplifiers:

1. Set the OPAEN bit in OPAMPx_CSR to 1 to enable the operational amplifier.
2. Set the USERTRIM bit in the OPAMPx_CSR register to 1.
3. Choose a calibration mode (refer to Table 244: Operating modes and calibration). The steps 3 to 4 will have to be repeated 4 times. For the first iteration select – Normal mode and N differential pair
   The above calibration mode correspond to OPAHSM=0 and CALSEL=11 in the OPAMPx_CSR register.
4. Increment TRIMOFFSETN[4:0] in OPAMPx_OTR starting from 00000b until CALOUT changes to 0 in OPAMPx_CSR.

Note: Between the write to the OPAMPx_OTR register and the read of the CALOUT value, make sure to wait for the tOFFTRIMMAX delay specified in the electrical characteristics section of the datasheet, to get the correct CALOUT value.

The commutation means that the is correctly compensated and that the corresponding trim code must be saved in the OPAMPx_OTR register.

Repeat steps 3 to 4 for:
- Normal mode and P differential pair, CALSEL=01
- High-speed mode and N differential pair
- High-speed mode and P differential pair

If a mode is not used, it is not necessary to perform the corresponding calibration.

All operational amplifier can be calibrated at the same time.

Note: During the whole calibration phase the external connection of the operational amplifier output must not pull up or down currents higher than 500 µA.
29.4 OPAMP low-power modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect.</td>
</tr>
<tr>
<td>D2 Stop</td>
<td>No effect, OPAMP registers content is kept.</td>
</tr>
<tr>
<td>Standby</td>
<td>The OPAMP registers are powered down and must be re-initialized after exiting Standby.</td>
</tr>
</tbody>
</table>

Table 245. Effect of low-power modes on the OPAMP

29.5 OPAMP PGA gain

When OPAMP is configured as PGA mode, it can select the gain of x2, x4, x8, x16 for non-inverting mode and x-1, x-3, x-7, x-15 for inverting mode.

When OPAMP is configured as non-inverting mode, the Gain error can be refer to the product datasheet. When it is configured as inverting mode, Gain factor is defined not only the on chip feedback resistor but also the signal source output impedance. If signal source output impedance is not negligible compare to the input feedback resistance of PGA, it will create the gain error. Please refer to the PGA resistance value in the product datasheet.

29.6 OPAMP registers

The registers of this peripheral can only be accessed by-word (32-bit).

29.6.1 OPAMP1 control/status register (OPAMP1_CSR)

Address: 0x00
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 30</td>
<td>CALOUT: Operational amplifier calibration output</td>
</tr>
<tr>
<td></td>
<td>OPAMP output status flag. During the calibration mode, OPAMP is used as comparator.</td>
</tr>
<tr>
<td></td>
<td>0: Non-inverting &lt; inverting</td>
</tr>
<tr>
<td></td>
<td>1: Non-inverting &gt; inverting</td>
</tr>
<tr>
<td>Bit 29</td>
<td>TSTREF: OPAMP calibration reference voltage output control (reserved for test)</td>
</tr>
<tr>
<td></td>
<td>0: INTVREF of OPAMP is not output</td>
</tr>
<tr>
<td></td>
<td>1: INTVREF of OPAMP is output</td>
</tr>
</tbody>
</table>
 Bits 28:19  Reserved, must be kept at reset value.

 Bit 18  **USERTRIM:** User trimming enable

 This bit allows to switch from ‘factory’ AOP offset trimmed values to ‘user’ AOP offset trimmed values.

 This bit is active for both mode normal and high-power.

 0: ‘factory’ trim code used
 1: ‘user’ trim code used

 Bits 17:14  **PGA_GAIN:** Operational amplifier Programmable amplifier gain value

 0000: Non-inverting internal Gain 2, VREF- referenced
 0001: Non-inverting internal Gain 4, VREF- referenced
 0010: Non-inverting internal Gain 8, VREF- referenced
 0011: Non-inverting internal Gain 16, VREF- referenced
 0100: Non-inverting internal Gain 2 with filtering on INM0, VREF- referenced
 0101: Non-inverting internal Gain 4 with filtering on INM0, VREF- referenced
 0110: Non-inverting internal Gain 8 with filtering on INM0, VREF- referenced
 0111: Non-inverting internal Gain 16 with filtering on INM0, VREF- referenced
 1000: Inverting gain=-1/ Non-inverting gain =2 with INM0 node for input or bias
 1001: Inverting gain=-3/ Non-inverting gain =4 with INM0 node for input or bias
 1010: Inverting gain=-7/ Non-inverting gain =8 with INM0 node for input or bias
 1011: Inverting gain=-15/ Non-inverting gain =16 with INM0 node for input or bias
 1100: Inverting gain=-1/ Non-inverting gain =2 with INM0 node for input or bias, INM1 node for filtering
 1101: Inverting gain=-3/ Non-inverting gain =4 with INM0 node for input or bias, INM1 node for filtering
 1110: Inverting gain=-7/ Non-inverting gain =8 with INM0 node for input or bias, INM1 node for filtering
 1111: Inverting gain=-15/ Non-inverting gain =16 with INM0 node for input or bias, INM1 node for filtering

 Bits 13:12  **CALSEL:** Calibration selection

 It is used to select the offset calibration bus used to generate the internal reference voltage when CALON = 1 or FORCE_VP= 1.

 00: 0.033*VDDA applied on OPAMP inputs
 01: 0.1*VDDA applied on OPAMP inputs (for PMOS calibration)
 10: 0.5*VDDA applied on OPAMP inputs
 11: 0.9*VDDA applied on OPAMP inputs (for NMOS calibration)

 Bit 11  **CALON:** Calibration mode enabled

 0: Normal mode
 1: Calibration mode (all switches opened by HW)

 Bits 10:9  Reserved, must be kept at reset value.

 Bit 8  **OPAHS:** Operational amplifier high-speed mode

 The operational amplifier must be disable to change this configuration.

 0: operational amplifier in normal mode
 1: operational amplifier in high-speed mode

 Bit 7  Reserved, must be kept at reset value.
Bits 6:5 **VM_SEL**: Inverting input selection
- 00: INM0 connected to OPAMP INM input
- 01: INM1 connected to OPAMP NM input
- 10: Feedback resistor is connected to OPAMP INM input (PGA mode), Inverting input selection is depends on the PGA_GAIN setting
- 11: opamp_out connected to OPAMP INM input (Follower mode)

Bit 4 Reserved, must be kept at reset value.

Bits 3:2 **VP_SEL**: Non inverting input selection
- 00: GPIO connected to OPAMPx_VINP
- 01: dac_outx connected to OPAMPx_VINP
- 10: Reserved
- 11: Reserved

Bit 1 **FORCE_VP**: Force internal reference on VP (reserved for test)
- 0: Normal operating mode. Non-inverting input connected to inputs.
- 1: Calibration verification mode: Non-inverting input connected to calibration reference voltage.

Bit 0 **OPAEN**: Operational amplifier Enable
- 0: operational amplifier disabled
- 1: operational amplifier enabled

*Note: If OPAMP1 is unconnected in a specific package, it must remain disabled (keep OPAMP1_CSR register default value).*

### 29.6.2 OPAMP1 trimming register in normal mode (OPAMP1_OTR)

Address: 0x04

Reset value: 0x0000 XXXX (factory trimmed values)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:13 Reserved, must be kept at reset value.

Bits 12:8 **TRIMOFFSETP[4:0]**: Trim for PMOS differential pairs

 Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 **TRIMOFFSETN[4:0]**: Trim for NMOS differential pairs
29.6.3 **OPAMP1 trimming register in high-speed mode (OPAMP1_HSOTR)**

Address: 0x08  
Reset value: 0x0000 XXXX (factory trimmed values)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:13</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>12:8</td>
<td><strong>TRIMHSOFFSETP[4:0]</strong>: High-speed mode trim for PMOS differential pairs</td>
</tr>
<tr>
<td>7:5</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>4:0</td>
<td><strong>TRIMHSOFFSETN[4:0]</strong>: High-speed mode trim for NMOS differential pairs</td>
</tr>
</tbody>
</table>

29.6.4 **OPAMP option register (OPAMP_OR)**

Address: 0x0C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>

29.6.5 **OPAMP2 control/status register (OPAMP2_CSR)**

Address: 0x10  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td><strong>CAL</strong></td>
</tr>
<tr>
<td>14</td>
<td><strong>OUT</strong></td>
</tr>
<tr>
<td>13</td>
<td><strong>TST</strong></td>
</tr>
<tr>
<td>12</td>
<td><strong>REF</strong></td>
</tr>
<tr>
<td>11</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>10</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>9</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>8</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>7</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>6</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>5</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>4</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>3</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>2</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>1</td>
<td><strong>RES</strong></td>
</tr>
<tr>
<td>0</td>
<td><strong>RES</strong></td>
</tr>
</tbody>
</table>
Bit 31  Reserved, must be kept at reset value.

Bit 30  **CALOUT**: Operational amplifier calibration output  
          OPAMP output status flag. During the calibration mode, OPAMP is used as comparator.  
          0: Non-inverting < inverting  
          1: Non-inverting > inverting

Bit 29  **TSTREF**: OPAMP calibration reference voltage output control (reserved for test)  
          0: INTVREF of OPAMP is not output  
          1: INTVREF of OPAMP is output

Bits 28:19  Reserved, must be kept at reset value.

Bit 18  **USERTRIM**: User trimming enable  
          This bit allows to switch from ‘factory’ AOP offset trimmed values to ‘user’ AOP offset trimmed values  
          This bit is active for both mode normal and high-power.  
          0: ‘factory’ trim code used  
          1: ‘user’ trim code used

Bits 17:14  **PGA_GAIN**: Operational amplifier Programmable amplifier gain value  
            0000: Non-inverting internal Gain 2, VREF- referenced  
            0001: Non-inverting internal Gain 4, VREF- referenced  
            0010: Non-inverting internal Gain 8, VREF- referenced  
            0011: Non-inverting internal Gain 16, VREF- referenced  
            0100: Non-inverting internal Gain 2 with filtering on INM0, VREF- referenced  
            0101: Non-inverting internal Gain 4 with filtering on INM0, VREF- referenced  
            0110: Non-inverting internal Gain 8 with filtering on INMINM0, VREF- referenced  
            0111: Non-inverting internal Gain 16 with filtering on INM0, VREF- referenced  
            1000: Inverting gain=-1/ Non-inverting gain =2 with INM0 node for input or bias  
            1001: Inverting gain=-3/ Non-inverting gain =4 with INM0 node for input or bias  
            1010: Inverting gain=-7/ Non-inverting gain =8 with INM0 node for input or bias  
            1011: Inverting gain=-15/ Non-inverting gain =16 with INM0 node for input or bias  
            1100: Inverting gain=-1/ Non-inverting gain =2 with INM0 node for input or bias, INM1 node for filtering  
            1101: Inverting gain=-3/ Non-inverting gain =4 with INM0 node for input or bias, INM1 node for filtering  
            1110: Inverting gain=-7/ Non-inverting gain =8 with INM0 node for input or bias, INM1 node for filtering  
            1111: Inverting gain=-15/ Non-inverting gain =16 with INM0 node for input or bias, INM1 node for filtering

Bits 13:12  **CALSEL**: Calibration selection  
            It is used to select the offset calibration bus used to generate the internal reference voltage when CALON = 1 or FORCE_VP= 1.  
            00: 0.033*VDDA applied on OPAMP inputs  
            01: 0.1*VDDA applied on OPAMP inputs (for PMOS calibration)  
            10: 0.5*VDDA applied on OPAMP inputs  
            11: 0.9*VDDA applied on OPAMP inputs (for NMOS calibration)

Bit 11  **CALON**: Calibration mode enabled  
            0: Normal mode  
            1: Calibration mode (all switches opened by HW)

Bits 10:9  Reserved, must be kept at reset value.
Bit 8 **OPAHSM**: Operational amplifier high-speed mode
   The operational amplifier must be disabled to change this configuration.
   0: operational amplifier in normal mode
   1: operational amplifier in high-speed mode

Bit 7 Reserved, must be kept at reset value.

Bits 6:5 **VM_SEL**: Inverting input selection
   00: INM0 connected to OPAMP INM input
   01: INM1 connected to OPAMP INM input
   10: Feedback resistor is connected to OPAMP INM input (PGA mode), Inverting input selection is depends on the PGA_GAIN setting
   11: opamp_out connected to OPAMP INM input (Follower mode)

Bit 4 Reserved, must be kept at reset value.

Bits 3:2 **VP_SEL**: Non inverted input selection
   00: GPIO connected to OPAMPx_VINP
   01: DAC connected to OPAMPx_VINP
   10: Reserved
   11: Reserved

Bit 1 **FORCE_VP**: Force internal reference on VP (reserved for test)
   0: Normal operating mode. Non-inverting input connected to inputs.
   1: Calibration verification mode: Non-inverting input connected to calibration reference voltage.

Bit 0 **OPAEN**: Operational amplifier Enable
   0: operational amplifier disabled
   1: operational amplifier enabled

   *Note: If OPAMP2 is unconnected in a specific package, it must remain disabled (keep OPAMP2_CSR register default value).*

### 29.6.6 OPAMP2 trimming register in normal mode (OPAMP2_OTR)

Address: 0x14

Reset value: 0x0000 XXXX (factory trimmed values)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| 31:13 Reserved, must be kept at reset value. |

Bits 12:8 **TRIMOFFSETP[4:0]**: Trim for PMOS differential pairs

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 **TRIMOFFSETN[4:0]**: Trim for NMOS differential pairs
29.6.7  OPAMP2 trimming register in high-speed mode (OPAMP2_HSOTR)

Address: 0x18
Reset value: 0x0000 XXXX (factory trimmed values)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:13  Reserved, must be kept at reset value.

Bits 12:8  TRIMHSOFFSETP[4:0]: High-speed mode trim for PMOS differential pairs

Bits 7:5  Reserved, must be kept at reset value.

Bits 4:0  TRIMHSOFFSETN[4:0]: High-speed mode trim for NMOS differential pairs
29.6.8 OPAMP register map

Table 246. OPAMP register map and reset values

| Offset | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x00   | OPAMP1_CSR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x04   | OPAMP1_OTR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x08   | OPAMP1_HSOOTR|     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0C   | OPAMP2_CSR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x10   | OPAMP2_OTR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x14   | OPAMP2_HSOOTR|     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

1. Factory trimmed values.

Refer to Section 2.3 on page 129 for the register boundary addresses.
30 Digital filter for sigma delta modulators (DFSDM)

30.1 Introduction

Digital filter for sigma delta modulators (DFSDM) is a high-performance module dedicated to interface external Σ∆ modulators. It is featuring up to 8 external digital serial interfaces (channels) and up to 4 filters with flexible Sigma Delta stream digital processing options to offer up to 24-bit final ADC resolution. DFSDM also features optional parallel data stream input from internal ADC peripherals or from device memory.

An external Σ∆ modulator provides digital data stream of converted analog values from the external Σ∆ modulator analog input. This digital data stream is sent into a DFSDM input channel through a serial interface. DFSDM supports several standards to connect various Σ∆ modulator outputs: SPI interface and Manchester coded 1-wire interface (both with adjustable parameters). DFSDM module supports the connection of up to 8 multiplexed input digital serial channels which are shared with up to 4 DFSDM modules. DFSDM module also supports alternative parallel data inputs from up to 8 internal 16-bit data channels (from internal ADCs or from device memory).

DFSDM is converting an input data stream into a final digital data word which represents an analog input value on a Σ∆ modulator analog input. The conversion is based on a configurable digital process: the digital filtering and decimation of the input serial data stream.

The conversion speed and resolution are adjustable according to configurable parameters for digital processing: filter type, filter order, length of filter, integrator length. The maximum output data resolution is up to 24 bits. There are two conversion modes: single conversion mode and continuous mode. The data can be automatically stored in a system RAM buffer through DMA, thus reducing the software overhead.

A flexible timer triggering system can be used to control the start of conversion of DFSDM. This timing control is capable of triggering simultaneous conversions or inserting a programmable delay between conversions.

DFSDM features an analog watchdog function. Analog watchdog can be assigned to any of the input channel data stream or to final output data. Analog watchdog has its own digital filtering of input data stream to reach the required speed and resolution of watched data.

To detect short-circuit in control applications, there is a short-circuit detector. This block watches each input channel data stream for occurrence of stable data for a defined time duration (several 0’s or 1’s in an input data stream).

An extremes detector block watches final output data and stores maximum and minimum values from the output data values. The extremes values stored can be restarted by software.

Two power modes are supported: normal mode and stop mode.
30.2 DFSDM main features

- Up to 8 multiplexed input digital serial channels:
  - configurable SPI interface to connect various \(\Sigma\Delta\) modulators
  - configurable Manchester coded 1 wire interface support
  - clock output for \(\Sigma\Delta\) modulator(s)
- Alternative inputs from up to 8 internal digital parallel channels:
  - inputs with up to 16 bit resolution
  - internal sources: ADCs data or memory (CPU/DMA write) data streams
- Adjustable digital signal processing:
  - Sinc\(^x\) filter: filter order/type (1..5), oversampling ratio (up to 1..1024)
  - integrator: oversampling ratio (1..256)
- Up to 24-bit output data resolution:
  - right bit-shifter on final data (0..31 bits)
- Signed output data format
- Automatic data offset correction (offset stored in register by user)
- Continuous or single conversion
- Start-of-conversion synchronization with:
  - software trigger
  - internal timers
  - external events
  - start-of-conversion synchronously with first DFSDM filter (DFSDM_FLT0)
- Analog watchdog feature:
  - low value and high value data threshold registers
  - own configurable Sinc\(^x\) digital filter (order = 1..3, oversampling ratio = 1..32)
  - input from output data register or from one or more input digital serial channels
  - continuous monitoring independently from standard conversion
- Short-circuit detector to detect saturated analog input values (bottom and top ranges):
  - up to 8-bit counter to detect 1..256 consecutive 0’s or 1’s on input data stream
  - monitoring continuously each channel (8 serial channel transceiver outputs)
- Break generation on analog watchdog event or short-circuit detector event
- Extremes detector:
  - store minimum and maximum values of output data values
  - refreshed by software
- DMA may be used to read the conversion data
- Interrupts: end of conversion, overrun, analog watchdog, short-circuit, channel clock absence
- “regular” or “injected” conversions:
  - “regular” conversions can be requested at any time or even in continuous mode without having any impact on the timing of “injected” conversions
  - “injected” conversions for precise timing and with high conversion priority
30.3 DFSDM implementation

This section describes the configuration implemented in DFSDMx.

<table>
<thead>
<tr>
<th>DFSDM features</th>
<th>DFSDM1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of channels</td>
<td>8</td>
</tr>
<tr>
<td>Number of filters</td>
<td>4</td>
</tr>
<tr>
<td>Input from internal ADC</td>
<td>X</td>
</tr>
<tr>
<td>Supported trigger sources</td>
<td>$32^{(1)}$</td>
</tr>
<tr>
<td>Pulses skipper</td>
<td>-</td>
</tr>
</tbody>
</table>

1. Refer to Table 250: DFSDM triggers connection for available trigger sources.
30.4 DFSDM functional description

30.4.1 DFSDM block diagram

Figure 229. Single DFSDM block diagram

1. This example shows 4 DFSDM filters and 8 input channels (max. configuration).
### 30.4.2 DFSDM pins and internal signals

#### Table 248. DFSDM external pins

<table>
<thead>
<tr>
<th>Name</th>
<th>Signal Type</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>Power supply</td>
<td>Digital power supply.</td>
</tr>
<tr>
<td>VSS</td>
<td>Power supply</td>
<td>Digital ground power supply.</td>
</tr>
<tr>
<td>CKIN[7:0]</td>
<td>Clock input</td>
<td>Clock signal provided from external Σ∆ modulator. FT input.</td>
</tr>
<tr>
<td>DATIN[7:0]</td>
<td>Data input</td>
<td>Data signal provided from external Σ∆ modulator. FT input.</td>
</tr>
<tr>
<td>CKOUT</td>
<td>Clock output</td>
<td>Clock output to provide clock signal into external Σ∆ modulator.</td>
</tr>
<tr>
<td>EXTRG[1:0]</td>
<td>External trigger signal</td>
<td>Input trigger from two EXTI signals to start analog conversion (from GPIOs: EXTI11, EXTI15).</td>
</tr>
</tbody>
</table>

#### Table 249. DFSDM internal signals

<table>
<thead>
<tr>
<th>Name</th>
<th>Signal Type</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfsdm_jtrg[31:0]</td>
<td>Internal/external trigger signal</td>
<td>Input trigger from internal/external trigger sources in order to start analog conversion (from internal sources: synchronous input, from external sources: asynchronous input with synchronization). See Table 250 for details.</td>
</tr>
<tr>
<td>dfsdm_break[3:0]</td>
<td>break signal output</td>
<td>Break signals event generation from Analog watchdog or short-circuit detector</td>
</tr>
<tr>
<td>dfsdm_dma[3:0]</td>
<td>DMA request signal</td>
<td>DMA request signal from each DFSDM_FLTx (x=0..3): end of injected conversion event.</td>
</tr>
<tr>
<td>dfsdm_it[3:0]</td>
<td>Interrupt request signal</td>
<td>Interrupt signal for each DFSDM_FLTx (x=0..3)</td>
</tr>
<tr>
<td>dfsdm_dat_adc[15:0]</td>
<td>ADC input data</td>
<td>Up to 4 internal ADC data buses as parallel inputs.</td>
</tr>
</tbody>
</table>

#### Table 250. DFSDM triggers connection

<table>
<thead>
<tr>
<th>Trigger name</th>
<th>Trigger source</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfsdm_jtrg0</td>
<td>TIM1_TRGO</td>
</tr>
<tr>
<td>dfsdm_jtrg1</td>
<td>TIM1_TRGO2</td>
</tr>
<tr>
<td>dfsdm_jtrg2</td>
<td>TIM8_TRGO</td>
</tr>
<tr>
<td>dfsdm_jtrg3</td>
<td>TIM8_TRGO2</td>
</tr>
<tr>
<td>dfsdm_jtrg4</td>
<td>TIM3_TRGO</td>
</tr>
<tr>
<td>dfsdm_jtrg5</td>
<td>TIM4_TRGO</td>
</tr>
<tr>
<td>dfsdm_jtrg6</td>
<td>TIM16_OC1</td>
</tr>
<tr>
<td>dfsdm_jtrg7</td>
<td>TIM6_TRGO</td>
</tr>
<tr>
<td>dfsdm_jtrg8</td>
<td>TIM7_TRGO</td>
</tr>
<tr>
<td>dfsdm_jtrg9</td>
<td>HRTIM1_ADCTRG1</td>
</tr>
</tbody>
</table>
30.4.3 DFSDM reset and clocks

**DFSDM on-off control**

The DFSDM interface is globally enabled by setting DFSDMEN=1 in the DFSDM_CH0CFG1 register. Once DFSDM is globally enabled, all input channels (y=0..7) and digital filters DFSDM_FLTx (x=0..3) start to work if their enable bits are set (channel enable bit CHEN in DFSDM_CHyCFG1 and DFSDM_FLTx enable bit DFEN in DFSDM_FLTxCR1).

Digital filter x DFSDM_FLTx (x=0..3) is enabled by setting DFEN=1 in the DFSDM_FLTxCR1 register. Once DFSDM_FLTx is enabled (DFEN=1), both Sincx digital filter unit and integrator unit are reinitialized.

By clearing DFEN, any conversion which may be in progress is immediately stopped and DFSDM_FLTx is put into stop mode. All register settings remain unchanged except DFSDM_FLTxAWSR and DFSDM_FLTxISR (which are reset).

Channel y (y=0..7) is enabled by setting CHEN=1 in the DFSDM_CHyCFG1 register. Once the channel is enabled, it receives serial data from the external \( \Sigma \Delta \) modulator or parallel internal data sources (ADCs or CPU/DMA wire from memory).

DFSDM must be globally disabled (by DFSDMEN=0 in DFSDM_CH0CFG1) before stopping the system clock to enter in the STOP mode of the device.
DFSDM clocks

The internal DFSDM clock $f_{DFSDMCLK}$, which is used to drive the channel transceivers, digital processing blocks (digital filter, integrator) and next additional blocks (analog watchdog, short-circuit detector, extremes detector, control block) is generated by the RCC block and is derived from the system clock SYSCLK or peripheral clock PCLK2 (see Section 8.7.20: RCC domain 2 kernel clock configuration register (RCC_D2CCIP1R)). The DFSDM clock is automatically stopped in stop mode (if DFEN = 0 for all DFSDM_FLTx, x=0..3).

The DFSDM serial channel transceivers can receive an external serial clock to sample an external serial data stream. The internal DFSDM clock must be at least 4 times faster than the external serial clock if standard SPI coding is used, and 6 times faster than the external serial clock if Manchester coding is used.

DFSDM can provide one external output clock signal to drive external $\Sigma\Delta$ modulator(s) clock input(s). It is provided on CKOUT pin. This output clock signal must be in the range specified in given device datasheet and is derived from DFSDM clock or from audio clock (see CKOUTSRC bit in DFSDM_CH0CFGR1 register) by programmable divider in the range 2 - 256 (CKOUTDIV in DFSDM_CH0CFGR1 register). Audio clock source is SAI1 clock selected by SAI1SEL[1:0] field in RCC configuration (see Section 8.7.20: RCC domain 2 kernel clock configuration register (RCC_D2CCIP1R)).

30.4.4 Serial channel transceivers

There are 8 multiplexed serial data channels which can be selected for conversion by each filter or Analog watchdog or Short-circuit detector. Those serial transceivers receive data stream from external $\Sigma\Delta$ modulator. Data stream can be sent in SPI format or Manchester coded format (see SITP[1:0] bits in DFSDM_CHyCFGR1 register).

The channel is enabled for operation by setting CHEN=1 in DFSDM_CHyCFGR1 register.

Channel inputs selection

Serial inputs (data and clock signals) from DATINy and CKINy pins can be redirected from the following channel pins. This serial input channel redirection is set by CHINSEL bit in DFSDM_CHyCFGR1 register.

Channel redirection can be used to collect audio data from PDM (pulse density modulation) stereo microphone type. PDM stereo microphone has one data and one clock signal. Data signal provides information for both left and right audio channel (rising clock edge samples for left channel and falling clock edge samples for right channel).
Configuration of serial channels for PDM microphone input:

- PDM microphone signals (data, clock) will be connected to DFSDM input serial channel y (DATINy, CKOUT) pins.
- Channel y will be configured: CHINSEL = 0 (input from given channel pins: DATINy, CKINy).
- Channel (y-1) (modulo 8) will be configured: CHINSEL = 1 (input from the following channel ((y-1)+1) pins: DATINy, CKINy).
- Channel y: SITP[1:0] = 0 (rising edge to strobe data) => left audio channel on channel y.
- Channel (y-1): SITP[1:0] = 1 (falling edge to strobe data) => right audio channel on channel y-1.
- Two DFSDM filters will be assigned to channel y and channel (y-1) (to filter left and right channels from PDM microphone).

**Figure 230. Input channel pins redirection**
Output clock generation

A clock signal can be provided on CKOUT pin to drive external ΣΔ modulator clock inputs. The frequency of this CKOUT signal is derived from DFSDM clock or from audio clock (see CKOUTSRC bit in DFSDM_CH0CFGR1 register) divided by a predivider (see CKOUTDIV bits in DFSDM_CH0CFGR1 register). If the output clock is stopped, then CKOUT signal is set to low state (output clock can be stopped by CKOUTDIV=0 in DFSDM_CHyCFGR1 register or by DFSDMEN=0 in DFSDM_CH0CFGR1 register). The output clock stopping is performed:

- 4 system clocks after DFSDMEN is cleared (if CKOUTSRC=0)
- 1 system clock and 3 audio clocks after DFSDMEN is cleared (if CKOUTSRC=1)

Before changing CKOUTSRC the software has to wait for CKOUT being stopped to avoid glitch on CKOUT pin. The output clock signal frequency must be in the range 0 - 20 MHz.

SPI data input format operation

In SPI format, the data stream is sent in serial format through data and clock signals. Data signal is always provided from DATINy pin. A clock signal can be provided externally from CKINy pin or internally from a signal derived from the CKOUT signal source.

In case of external clock source selection (SPICKSEL[1:0]=0) data signal (on DATINy pin) is sampled on rising or falling clock edge (of CKINy pin) according SITP[1:0] bits setting (in DFSDM_CHyCFGR1 register).

Internal clock sources - see SPICKSEL[1:0] in DFSDM_CHyCFGR1 register:

- CKOUT signal:
  - For connection to external ΣΔ modulator which uses directly its clock input (from CKOUT) to generate its output serial communication clock.
  - Sampling point: on rising/falling edge according SITP[1:0] setting.

- CKOUT/2 signal (generated on CKOUT rising edge):
  - For connection to external ΣΔ modulator which divides its clock input (from CKOUT) by 2 to generate its output serial communication clock (and this output clock change is active on each clock input rising edge).
  - Sampling point: on each second CKOUT falling edge.

- CKOUT/2 signal (generated on CKOUT falling edge):
  - For connection to external ΣΔ modulator which divides its clock input (from CKOUT) by 2 to generate its output serial communication clock (and this output clock change is active on each clock input falling edge).
  - Sampling point: on each second CKOUT rising edge.

Note: An internal clock source can only be used when the external ΣΔ modulator uses CKOUT signal as a clock input (to have synchronous clock and data operation).

Internal clock source usage can save CKINy pin connection (CKINy pins can be used for other purpose).

The clock source signal frequency must be in the range 0 - 20 MHz for SPI coding and less than f_DFSDMCLK/4.

Manchester coded data input format operation

In Manchester coded format, the data stream is sent in serial format through DATINy pin only. Decoded data and clock signal are recovered from serial stream after Manchester
decoding. There are two possible settings of Manchester codings (see SITP[1:0] bits in DFSDM_CHyCFGR1 register):

- signal rising edge = log 0; signal falling edge = log 1
- signal rising edge = log 1; signal falling edge = log 0

The recovered clock signal frequency for Manchester coding must be in the range 0 - 10 MHz and less than f_DFSMCLK/6.

To correctly receive Manchester coded data, the CKOUTDIV divider (in DFSDM_CH0CFGR1 register) must be set with respect to expected Manchester data rate according formula:

\[(\text{CKOUTDIV} + 1) \times \text{T}_{\text{SYSCLK}} < \text{T}_{\text{Manchester clock}} < (2 \times \text{CKOUTDIV} \times \text{T}_{\text{SYSCLK}})\]
Figure 231. Channel transceiver timing diagrams

- **SPI timing**: SPICKSEL = 0
  - SITP = 00
  - SITP = 01

- **SPI timing**: SPICKSEL = 1, 2, 3
  - SPICKSEL = 2
  - SPICKSEL = 1
  - SITP = 0
  - SITP = 1

- **Manchester timing**
  - SITP = 2
  - SITP = 3

- **Recovered clock**
- **Recovered data**: 0 0 1 1 0
Clock absence detection

Channels serial clock inputs can be checked for clock absence/presence to ensure the correct operation of conversion and error reporting. Clock absence detection can be enabled or disabled on each input channel \( y \) by bit \( \text{CKABEN} \) in \( \text{DFSDM\_CHyCFGR1} \) register. If enabled, then this clock absence detection is performed continuously on a given channel. A clock absence flag is set (\( \text{CKABF}[y] = 1 \)) and an interrupt can be invoked (if \( \text{CKABIE}=1 \)) in case of an input clock error (see \( \text{CKABF}[7:0] \) in \( \text{DFSDM\_FLT0ISR} \) register and \( \text{CKABEN} \) in \( \text{DFSDM\_CHyCFGR1} \)). After a clock absence flag clearing (by \( \text{CLRCKABF} \) in \( \text{DFSDM\_FLT0ICR} \) register), the clock absence flag is refreshed. Clock absence status bit \( \text{CKABF}[y] \) is set also by hardware when corresponding channel \( y \) is disabled (if \( \text{CHEN}[y] = 0 \) then \( \text{CKABF}[y] \) is held in set state).

When a clock absence event has occurred, the data conversion (and/or analog watchdog and short-circuit detector) provides incorrect data. The user should manage this event and discard given data while a clock absence is reported.

The clock absence feature is available only when the system clock is used for the \( \text{CKOUT} \) signal (\( \text{CKOUTSRC}=0 \) in \( \text{DFSDM\_CH0CFGR1} \) register).

When the transceiver is not yet synchronized, the clock absence flag is set and cannot be cleared by \( \text{CLRCKABF}[y] \) bit (in \( \text{DFSDM\_FLT0ICR} \) register). The software sequence concerning clock absence detection feature should be:

- Enable given channel by \( \text{CHEN} = 1 \)
- Try to clear the clock absence flag (by \( \text{CLRCKABF} = 1 \)) until the clock absence flag is really cleared (\( \text{CKABF} = 0 \)). At this time, the transceiver is synchronized (signal clock is valid) and is able to receive data.
- Enable the clock absence feature \( \text{CKABEN} = 1 \) and the associated interrupt \( \text{CKABIE} = 1 \) to detect if the SPI clock is lost or Manchester data edges are missing.

If SPI data format is used, then the clock absence detection is based on the comparison of an external input clock with an output clock generation (\( \text{CKOUT} \) signal). The external input clock signal into the input channel must be changed at least once per 8 signal periods of \( \text{CKOUT} \) signal (which is controlled by \( \text{CKOUTDIV} \) field in \( \text{DFSDM\_CH0CFGR1} \) register).

**Figure 232. Clock absence timing diagram for SPI**

![Clock absence timing diagram for SPI](image)

If Manchester data format is used, then the clock absence means that the clock recovery is unable to perform from Manchester coded signal. For a correct clock recovery, it is first necessary to receive data with 1 to 0 or 0 to 1 transition (see **Figure 234** for Manchester synchronization).
The detection of a clock absence in Manchester coding (after a first successful synchronization) is based on changes comparison of coded serial data input signal with output clock generation (CKOUT signal). There must be a voltage level change on DATINy pin during 2 periods of CKOUT signal (which is controlled by CKOUTDIV bits in DFSDM.CH0CFGR1 register). This condition also defines the minimum data rate to be able to correctly recover the Manchester coded data and clock signals.

The maximum data rate of Manchester coded data must be less than the CKOUT signal.

So to correctly receive Manchester coded data, the CKOUTDIV divider must be set according the formula:

\[
((\text{CKOUTDIV} + 1) \times T_{\text{SYSCLK}}) < T_{\text{Manchester clock}} < (2 \times \text{CKOUTDIV} \times T_{\text{SYSCLK}})
\]

A clock absence flag is set (CKABF[y] = 1) and an interrupt can be invoked (if CKABIE=1) in case of an input clock recovery error (see CKABF[7:0] in DFSDM.FLT0ISR register and CKABEN in DFSDM.CHyCFGR1). After a clock absence flag clearing (by CLRCKABF in DFSDM.FLT0ICR register), the clock absence flag is refreshed.

Figure 233. Clock absence timing diagram for Manchester coding
Manchester/SPI code synchronization

The Manchester coded stream must be synchronized the first time after enabling the channel (CHEN=1 in DFSDM_CHyCFGR1 register). The synchronization ends when a data transition from 0 to 1 or from 1 to 0 (to be able to detect valid data edge) is received. The end of the synchronization can be checked by polling CKABF[y]=0 for a given channel after it has been cleared by CLRCKABF[y] in DFSDM_FLT0ICR, following the software sequence detailed hereafter:

CKABF[y] flag is cleared by setting CLRCKABF[y] bit. If channel y is not yet synchronized the hardware immediately set the CKABF[y] flag. Software is then reading back the CKABF[y] flag and if it is set then perform again clearing of this flag by setting CLRCKABF[y] bit. This software sequence (polling of CKABF[y] flag) continues until CKABF[y] flag is set (signalizing that Manchester stream is synchronized). To be able to synchronize/receive Manchester coded data the CKOUTDIV divider (in DFSDM_CH0CFGR1 register) must be set with respect to expected Manchester data rate according the formula below.

\[(\text{CKOUTDIV} + 1) \times T_{\text{SYSCLK}} < T_{\text{Manchester clock}} < (2 \times \text{CKOUTDIV} \times T_{\text{SYSCLK}})\]

SPI coded stream is synchronized after first detection of clock input signal (valid rising/falling edge).

Note: When the transceiver is not yet synchronized, the clock absence flag is set and cannot be cleared by CLRCKABF[y] bit (in DFSDM_FLT0ICR register).
External serial clock frequency measurement

The measuring of a channel serial clock input frequency provides a real data rate from an external \(\Sigma\Delta\) modulator, which is important for application purposes.

An external serial clock input frequency can be measured by a timer counting DFSDM clocks \((f_{\text{DFSDMCLK}})\) during one conversion duration. The counting starts at the first input data clock after a conversion trigger (regular or injected) and finishes by last input data clock before conversion ends (end of conversion flag is set). Each conversion duration (time between first serial sample and last serial sample) is updated in counter CNVCNT[27:0] in register DFSDM_FLTxCNVTIMR when the conversion finishes (JEOCF=1 or REOCF=1). The user can then compute the data rate according to the digital filter settings (FORD, FOSR, IOSR, FAST). The external serial frequency measurement is stopped only if the filter is bypassed (FOSR=0, only integrator is active, CNVCNT[27:0]=0 in DFSDM_FLTxCNVTIMR register).

In case of parallel data input (Section 30.4.6: Parallel data inputs) the measured frequency is the average input data rate during one conversion.
**Note:** When conversion is interrupted (e.g. by disabling/enabling the selected channel) the interruption time is also counted in CNVCNT[27:0]. Therefore it is recommended to not interrupt the conversion for correct conversion duration result.

**Conversion times:**

**injected conversion or regular conversion with FAST = 0 (or first conversion if FAST=1):**

- for Sinc<sup>x</sup> filters (x=1..5):
  
  \[
  t = \frac{\text{CNVCNT}/f_{\text{DFSDMCLK}} = \left[F_{\text{OSR}} \times (I_{\text{OSR}}-1 + F_{\text{ORD}}) + F_{\text{ORD}}\right]}{f_{\text{CKIN}}}
  \]

- for FastSinc filter:
  
  \[
  t = \frac{\text{CNVCNT}/f_{\text{DFSDMCLK}} = \left[F_{\text{OSR}} \times (I_{\text{OSR}}-1 + 4) + 2\right]}{f_{\text{CKIN}}}
  \]

**regular conversion with FAST = 1 (except first conversion):**

- for Sinc<sup>x</sup> and FastSinc filters:
  
  \[
  t = \frac{\text{CNVCNT}/f_{\text{DFSDMCLK}} = \left[F_{\text{OSR}} \times I_{\text{OSR}}\right]}{f_{\text{CKIN}}}
  \]

in case if \( F_{\text{OSR}} = FOSR[9:0]+1 = 1 \) (filter bypassed, active only integrator):

\[
\text{t = } I_{\text{OSR}} / f_{\text{CKIN}} \quad (\ldots \text{but CNVCNT}=0)
\]

where:

- \( f_{\text{CKIN}} \) is the channel input clock frequency (on given channel CKINy pin) or input data rate (in case of parallel data input)
- \( F_{\text{OSR}} \) is the filter oversampling ratio: \( F_{\text{OSR}} = FOSR[9:0]+1 \) (see DFSDM_FLTxFCR register)
- \( I_{\text{OSR}} \) is the integrator oversampling ratio: \( I_{\text{OSR}} = IOSR[7:0]+1 \) (see DFSDM_FLTxFCR register)
- \( F_{\text{ORD}} \) is the filter order: \( F_{\text{ORD}} = FORD[2:0] \) (see DFSDM_FLTxFCR register)

**Channel offset setting**

Each channel has its own offset setting (in register) which is finally subtracted from each conversion result (injected or regular) from a given channel. Offset correction is performed after the data right bit shift. The offset is stored as a 24-bit signed value in OFFSET[23:0] field in DFSDM_CHyCFGR2 register.

**Data right bit shift**

To have the result aligned to a 24-bit value, each channel defines a number of right bit shifts which will be applied on each conversion result (injected or regular) from a given channel. The data bit shift number is stored in DTRBS[4:0] bits in DFSDM_CHyCFGR2 register.

The right bit-shift is rounding the result to nearest integer value. The sign of shifted result is maintained, in order to have valid 24-bit signed format of result data.
30.4.5 Configuring the input serial interface

The following parameters must be configured for the input serial interface:

- **Output clock predivider.** There is a programmable predivider to generate the output clock from DFSDM clock (2 - 256). It is defined by CKOUTDIV[7:0] bits in DFSDM_CHyCFGR1 register.

- **Serial interface type and input clock phase.** Selection of SPI or Manchester coding and sampling edge of input clock. It is defined by SITP [1:0] bits in DFSDM_CHyCFGR1 register.

- **Input clock source.** External source from CKINy pin or internal from CKOUT pin. It is defined by SPIKSEL[1:0] field in DFSDM_CHyCFGCR1 register.

- **Final data right bit-shift.** Defines the final data right bit shift to have the result aligned to a 24-bit value. It is defined by DTRBS[4:0] in DFSDM_CHyCFGCR2 register.

- **Channel offset per channel.** Defines the analog offset of a given serial channel (offset of connected external Σ∆ modulator). It is defined by OFFSET[23:0] bits in DFSDM_CHyCFGCR2 register.

- **short-circuit detector and clock absence per channel enable.** To enable or disable the short-circuit detector (by SCDEN bit) and the clock absence monitoring (by CKABEN bit) on a given serial channel in register DFSDM_CHyCFGCR1.

- **Analog watchdog filter and short-circuit detector threshold settings.** To configure channel analog watchdog filter parameters and channel short-circuit detector parameters. Configurations are defined in DFSDM_CHyAWSCDR register.

30.4.6 Parallel data inputs

Each input channel provides a register for 16-bit parallel data input (besides serial data input). Each 16-bit parallel input can be sourced from internal data sources only:

- internal ADC results
- direct CPU/DMA writing.

The selection for using serial or parallel data input for a given channel is done by field DATMPX[1:0] of DFSDM_CHyCFGCR1 register. In DATMPX[1:0] is also defined the parallel data source: internal ADC or direct write by CPU/DMA.

Each channel contains a 32-bit data input register DFSDM_CHyDATINR in which it can be written a 16-bit data. Data are in 16-bit signed format. Those data can be used as input to the digital filter which is accepting 16-bit parallel data.

If serial data input is selected (DATMPX[1:0] = 0), the DFSDM_CHyDATINR register is write protected.

**Input from internal ADC**

In case of ADC data parallel input (DATMPX[1:0]=1) the ADC[y+1] result is assigned to channel y input (ADC1 is filling DFSDM_CHDATIN0R register, ADC2 is filling DFSDM_CHDATIN1R register, ... , ADC8 is filling DFSDM_CHDATIN7R register). End of conversion event from ADC[y+1] causes update of channel y data (parallel data from ADC[y+1] are put as next sample to digital filter). Data from ADC[y+1] is written into DFSDM_CHyDATINR register (field INDAT0[15:0]) when end of conversion event occurred.

The setting of data packing mode (DATPACK[1:0] in the DFSDM_CHyCFGCR1 register) has no effect in case of ADC data input.
Note:  
*Extension of ADC specification: in case the internal ADC is configured in interleaved mode (e.g. ADC1 together with ADC2 - see ADC specification) then each result from ADC1 or from ADC2 will come to the same 16-bit bus - to the bus of ADC1 - which is coming into DFSDM channel 0 (fixed connection). So there will be double input data rate into DFSDM channel 0 (even samples come from ADC1 and odd samples from ADC2). Channel 1 associated with ADC2 will be free.*

**Input from memory (direct CPU/DMA write)**

The direct data write into DFSDM_CHyDATINR register by CPU or DMA (DATMPX[1:0]=2) can be used as data input in order to process digital data streams from memory or peripherals.

Data can be written by CPU or DMA into DFSDM_CHyDATINR register:

1. **CPU data write:**
   
   Input data are written directly by CPU into DFSDM_CHyDATINR register.

2. **DMA data write:**
   
   The DMA should be configured in memory-to-memory transfer mode to transfer data from memory buffer into DFSDM_CHyDATINR register. The destination memory address is the address of DFSDM_CHyDATINR register. Data are transferred at DMA transfer speed from memory to DFSDM parallel input.

   This DMA transfer is different from DMA used to read DFSDM conversion results. Both DMA can be used at the same time - first DMA (configured as memory-to-memory transfer) for input data writings and second DMA (configured as peripheral-to-memory transfer) for data results reading.

The accesses to DFSDM_CHyDATINR can be either 16-bit or 32-bit wide, allowing to load respectively one or two samples in one write operation. 32-bit input data register (DFSDM_CHyDATINR) can be filled with one or two 16-bit data samples, depending on the data packing operation mode defined in field DATPACK[1:0] of DFSDM_CHyCFGR1 register:

1. **Standard mode (DATPACK[1:0]=0):**
   
   Only one sample is stored in field INDAT0[15:0] of DFSDM_CHyDATINR register which is used as input data for channel y. The upper 16 bits (INDAT1[15:0]) are ignored and write protected. The digital filter must perform one input sampling (from INDAT0[15:0]) to empty data register after it has been filled by CPU/DMA. This mode is used together with 16-bit CPU/DMA access to DFSDM_CHyDATINR register to load one sample per write operation.

2. **Interleaved mode (DATPACK[1:0]=1):**
   
   DFSDM_CHyDATINR register is used as a two sample buffer. The first sample is stored in INDAT0[15:0] and the second sample is stored in INDAT1[15:0]. The digital filter must perform two input samplings from channel y to empty DFSDM_CHyDATINR register. This mode is used together with 32-bit CPU/DMA access to DFSDM_CHyDATINR register to load two samples per write operation.

3. **Dual mode (DATPACK[1:0]=2):**
   
   Two samples are written into DFSDM_CHyDATINR register. The data INDAT0[15:0] is for channel y, the data in INDAT1[15:0] is for channel y+1. The data in INDAT1[15:0] is automatically copied INDAT0[15:0] of the following (y+1) channel data register DFSDM_Ch[y+1]DATINR). The digital filters must perform two samplings - one from
channel y and one from channel (y+1) - in order to empty DFSDM.CHyDATINR registers.

Dual mode setting (DATPACK[1:0]=2) is available only on even channel numbers (y = 0, 2, 4, 6). If odd channel (y = 1, 3, 5, 7) is set to Dual mode then both INDAT0[15:0] and INDAT1[15:0] parts are write protected for this channel. If even channel is set to Dual mode then the following odd channel must be set into Standard mode (DATPACK[1:0]=0) for correct cooperation with even channels.

See Figure 235 for DFSDM.CHyDATINR registers data modes and assignments of data samples to channels.

**Figure 235. DFSDM.CHyDATINR registers operation modes and assignment**

<table>
<thead>
<tr>
<th>Standard mode</th>
<th>Interleaved mode</th>
<th>Dual mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 16 15 0</td>
<td>31 16 15 0</td>
<td>31 16 15 0</td>
</tr>
<tr>
<td>Unused Ch0 (sample 0)</td>
<td>Ch0 (sample 1) Ch0 (sample 0)</td>
<td>Ch1 (sample 0) Ch0 (sample 0)</td>
</tr>
<tr>
<td>Unused Ch1 (sample 0)</td>
<td>Ch1 (sample 1) Ch0 (sample 0)</td>
<td>Unused Ch1 (sample 0)</td>
</tr>
<tr>
<td>Unused Ch2 (sample 0)</td>
<td>Ch2 (sample 1) Ch2 (sample 0)</td>
<td>Ch3 (sample 0) Ch2 (sample 0)</td>
</tr>
<tr>
<td>Unused Ch3 (sample 0)</td>
<td>Ch3 (sample 1) Ch3 (sample 0)</td>
<td>Unused Ch3 (sample 0)</td>
</tr>
<tr>
<td>Unused Ch4 (sample 0)</td>
<td>Ch4 (sample 1) Ch4 (sample 0)</td>
<td>Ch5 (sample 0) Ch4 (sample 0)</td>
</tr>
<tr>
<td>Unused Ch5 (sample 0)</td>
<td>Ch5 (sample 1) Ch5 (sample 0)</td>
<td>Unused Ch5 (sample 0)</td>
</tr>
<tr>
<td>Unused Ch6 (sample 0)</td>
<td>Ch6 (sample 1) Ch6 (sample 0)</td>
<td>Ch7 (sample 0) Ch6 (sample 0)</td>
</tr>
<tr>
<td>Unused Ch7 (sample 0)</td>
<td>Ch7 (sample 1) Ch7 (sample 0)</td>
<td>Unused Ch7 (sample 0)</td>
</tr>
</tbody>
</table>

The write into DFSDM.CHyDATINR register to load one or two samples must be performed after the selected input channel (channel y) is enabled for data collection (starting conversion for channel y). Otherwise written data are lost for next processing.

For example: for single conversion and interleaved mode, do not start writing pair of data samples into DFSDM.CHyDATINR before the single conversion is started (any data present in the DFSDM.CHyDATINR before starting a conversion is discarded).

**30.4.7 Channel selection**

There are 8 multiplexed channels which can be selected for conversion using the injected channel group and/or using the regular channel.

The **injected channel group** is a selection of any or all of the 8 channels. JCHG[7:0] in the DFSDMFLTxJCHGR register selects the channels of the injected group, where JCHG[y]=1 means that channel y is selected.

Injected conversions can operate in scan mode (JSCAN=1) or single mode (JSCAN=0). In scan mode, each of the selected channels is converted, one after another. The lowest channel (channel 0, if selected) is converted first, followed immediately by the next higher channel until all the channels selected by JCHG[7:0] have been converted. In single mode (JSCAN=0), only one channel from the selected channels is converted, and the channel selection is moved to the next channel. Writing to JCHG[7:0] if JSCAN=0 resets the channel selection to the lowest selected channel.

Injected conversions can be launched by software or by a trigger. They are never interrupted by regular conversions.
The **regular channel** is a selection of just one of the 8 channels. RCH[2:0] in the DFSDM_FLTxCR1 register indicates the selected channel.

Regular conversions can be launched only by software (not by a trigger). A sequence of continuous regular conversions is temporarily interrupted when an injected conversion is requested.

Performing a conversion on a disabled channel (CHEN=0 in DFSDM_CHyCFGR1 register) causes that the conversion will never end - because no input data is provided (with no clock signal). In this case, it is necessary to enable a given channel (CHEN=1 in DFSDM_CHyCFGR1 register) or to stop the conversion by DFEN=0 in DFSDM_FLTxCR1 register.

### 30.4.8 Digital filter configuration

DFSDM contains a Sinc\(x\) type digital filter implementation. This Sinc\(x\) filter performs an input digital data stream filtering, which results in decreasing the output data rate (decimation) and increasing the output data resolution. The Sinc\(x\) digital filter is configurable in order to reach the required output data rates and required output data resolution. The configurable parameters are:

- **Filter order/type:** (see FORD[2:0] bits in DFSDM_FLTxFCR register):
  - FastSinc
  - Sinc\(^1\)
  - Sinc\(^2\)
  - Sinc\(^3\)
  - Sinc\(^4\)
  - Sinc\(^5\)

- **Filter oversampling/decimation ratio** (see FOSR[9:0] bits in DFSDM_FLTxFCR register):
  - \(\text{FOSR} = 1-1024\) - for FastSinc filter and Sinc\(x\) filter \(x = \text{FORD} = 1..3\)
  - \(\text{FOSR} = 1-215\) - for Sinc\(x\) filter \(x = \text{FORD} = 4\)
  - \(\text{FOSR} = 1-73\) - for Sinc\(x\) filter \(x = \text{FORD} = 5\)

The filter has the following transfer function (impulse response in H domain):

- **Sinc\(x\) filter type:** \(H(z) = \left( \frac{1-z^{-\text{FOSR}\cdot x}}{1-z^{-1}} \right)\)

- **FastSinc filter type:** \(H(z) = \left( \frac{1-z^{-\text{FOSR}\cdot 2}}{1-z^{-1}} \right) \cdot (1+z^{-2\cdot \text{FOSR}})\)
For more information about Sinc filter type properties and usage, it is recommended to study the theory about digital filters (more resources can be downloaded from internet).

### 30.4.9 Integrator unit

The integrator performs additional decimation and a resolution increase of data coming from the digital filter. The integrator simply performs the sum of data from a digital filter for a given number of data samples from a filter.

The integrator oversampling ratio parameter defines how many data counts will be summed to one data output from the integrator. IOSR can be set in the range 1-256 (see IOSR[7:0] bits description in DFSDM_FLTxFCR register).
The analog watchdog purpose is to trigger an external signal (break or interrupt) when an analog signal reaches or crosses given maximum and minimum threshold values. An interrupt/event/break generation can then be invoked.

Each analog watchdog will supervise serial data receiver outputs (after the analog watchdog filter on each channel) or data output register (current injected or regular conversion result) according to AWFSEL bit setting (in DFSDM_FLTxCR1 register). The input channels to be monitored or not by the analog watchdog x will be selected by AWDCH[7:0] in DFSDM_FLTxCR2 register.

Analog watchdog conversions on input channels are independent from standard conversions. In this case, the analog watchdog uses its own filters and signal processing on each input channel independently from the main injected or regular conversions. Analog watchdog conversions are performed in a continuous mode on the selected input channels in order to watch channels also when main injected or regular conversions are paused (RCIP = 0, JCIP = 0).

There are high and low threshold registers which are compared with given data values (set by AWHT[23:0] bits in DFSDM_FLTxAWHTR register and by AWLT[23:0] bits in DFSDM_FLTxAWLTR register).

Table 253. Integrator maximum output resolution (peak data values from integrator output) for some IOSR values and FOSR = 256 and Sinc5 filter type (largest data)

<table>
<thead>
<tr>
<th>IOSR</th>
<th>Sinc1</th>
<th>Sinc2</th>
<th>FastSinc</th>
<th>Sinc3</th>
<th>Sinc4</th>
<th>Sinc5</th>
</tr>
</thead>
<tbody>
<tr>
<td>x</td>
<td>+/- FOSR. x</td>
<td>+/- FOSR^2. x</td>
<td>+/- 2.FOSR^2. x</td>
<td>+/- FOSR^3. x</td>
<td>+/- FOSR^4. x</td>
<td>+/- FOSR^5. x</td>
</tr>
<tr>
<td>4</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>+/- 67 108 864</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>32</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>+/- 536 870 912</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>128</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>+/- 2 147 483 648</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>256</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>+/- 2^{32}</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

30.4.10 Analog watchdog

The analog watchdog purpose is to trigger an external signal (break or interrupt) when an analog signal reaches or crosses given maximum and minimum threshold values. An interrupt/event/break generation can then be invoked.
There are 2 options for comparing the threshold registers with the data values

- **Option1**: in this case, the input data are taken from final output data register (AWFSEL=0). This option is characterized by:
  - high input data resolution (up to 24-bits)
  - slow response time - inappropriate for fast response applications like overcurrent detection
  - for the comparison the final data are taken after bit shifting and offset data correction
  - final data are available only after main regular or injected conversions are performed
  - can be used in case of parallel input data source (DATMPX[1:0] ≠ 0 in DFSDM_CHyCFGR1 register)

- **Option2**: in this case, the input data are taken from any serial data receivers output (AWFSEL=1). This option is characterized by:
  - input serial data are processed by dedicated analog watchdog Sinc\(^x\) channel filters with configurable oversampling ratio (1..32) and filter order (1..3) (see AWFOSR[4:0] and AWFORD[1:0] bits setting in DFSDM_CHyAWSCDR register)
  - lower resolution (up to 16-bit)
  - fast response time - appropriate for applications which require a fast response like overcurrent/overvoltage detection
  - data are available in continuous mode independently from main regular or injected conversions activity

In case of input channels monitoring (AWFSEL=1), the data for comparison to threshold is taken from channels selected by AWDCH[7:0] field (DFSDM_FLTxCR2 register). Each of the selected channels filter result is compared to one threshold value pair (AWHT[23:0] / AWLT[23:0]). In this case, only higher 16 bits (AWHT[23:8] / AWLT[23:8]) define the 16-bit threshold compared with the analog watchdog filter output because data coming from the analog watchdog filter is up to a 16-bit resolution. Bits AWHT[7:0] / AWLT[7:0] are not taken into comparison in this case (AWFSEL=1).

Parameters of the analog watchdog filter configuration for each input channel are set in DFSDM_CHyAWSCDR register (filter order AWFORD[1:0] and filter oversampling ratio AWFOSR[4:0]).

Each input channel has its own comparator which compares the analog watchdog data (from analog watchdog filter) with analog watchdog threshold values (AWHT/AWLT). When several channels are selected (field AWDCH[7:0] field of DFSDM_FLTxCR2 register), several comparison requests may be received simultaneously. In this case, the channel request with the lowest number is managed first and then continuing to higher selected channels. For each channel, the result can be recorded in a separate flag (fields AWHTF[7:0], AWLTF[7:0] of DFSDM_FLTxAWSR register). Each channel request is executed in 8 DFSDM clock cycles. So, the bandwidth from each channel is limited to 8 DFSDM clock cycles (if AWDCH[7:0] = 0xFF). Because the maximum input channel sampling clock frequency is the DFSDM clock frequency divided by 4, the configuration AWFOSR = 0 (analog watchdog filter is bypassed) cannot be used for analog watchdog feature at this input clock speed. Therefore user must properly configure the number of watched channels and analog watchdog filter parameters with respect to input sampling clock speed and DFSDM frequency.
Analog watchdog filter data for given channel y is available for reading by firmware on field WDATA[15:0] in DFSDM_CHyWDATR register. That analog watchdog filter data is converted continuously (if CHEN=1 in DFSDM_CHyCFGR1 register) with the data rate given by the analog watchdog filter setting and the channel input clock frequency.

The analog watchdog filter conversion works like a regular Fast Continuous Conversion without the integrator. The number of serial samples needed for one result from analog watchdog filter output (at channel input clock frequency fCKIN):

first conversion:
- for Sinc\(^x\) filters (x=1..5): number of samples = \([F_{OSR} \times F_{ORD} + F_{ORD} + 1]\)
- for FastSinc filter: number of samples = \([F_{OSR} \times 4 + 2 + 1]\)

next conversions:
- for Sinc\(^x\) and FastSinc filters: number of samples = \([F_{OSR} \times IOSR]\)

where:
- \(F_{OSR}\) ......... filter oversampling ratio: \(F_{OSR} = AWFOSR[4:0]+1\) (see DFSDM_CHyAWSCDR register)
- \(F_{ORD}\) ......... the filter order: \(F_{ORD} = AWFORD[1:0]\) (see DFSDM_CHyAWSCDR register)

In case of output data register monitoring (AWFSEL=0), the comparison is done after a right bit shift and an offset correction of final data (see OFFSET[23:0] and DTRBS[4:0] fields in DFSDM_CHyCFGR2 register). A comparison is performed after each injected or regular end of conversion for the channels selected by AWDCH[7:0] field (in DFSDM_FLTxCR2 register).

The status of an analog watchdog event is signalized in DFSDM_FLTxAWSR register where a given event is latched. AWHTF[y]=1 flag signalizes crossing AWHT[23:0] value on channel y. AWLTF[y]=1 flag signalizes crossing AWLT[23:0] value on channel y. Latched events in DFSDM_FLTxAWSR register are cleared by writing ‘1’ into the corresponding clearing bit CLRRAWHTF[y] or CLRRAWLTF[y] in DFSDM_FLTxAWCFR register.

The global status of an analog watchdog is signalized by the AWDF flag bit in DFSDM_FLTxISR register (it is used for the fast detection of an interrupt source). AWDF=1 signals that at least one watchdog occurred (AWHTF[y]=1 or AWLTF[y]=1 for at least one channel). AWDF bit is cleared when all AWHTF[7:0] and AWLTF[7:0] are cleared.

An analog watchdog event can be assigned to break output signal. There are four break outputs to be assigned to a high or low threshold crossing event (dfsdm_break[3:0]). The break signal assignment to a given analog watchdog event is done by BKAWH[3:0] and BKAWL[3:0] fields in DFSDM_FLTxAWHTR and DFSDM_FLTxAWLTR register.

### 30.4.11 Short-circuit detector

The purpose of a short-circuit detector is to signalize with a very fast response time if an analog signal reached saturated values (out of full scale ranges) and remained on this value given time. This behavior can detect short-circuit or open circuit errors (e.g. overcurrent or overvoltage). An interrupt/event/break generation can be invoked.

Input data into a short-circuit detector is taken from channel transceiver outputs.

There is an upcounting counter on each input channel which is counting consecutive 0’s or 1’s on serial data receiver outputs. A counter is restarted if there is a change in the data stream received - 1 to 0 or 0 to 1 change of data signal. If this counter reaches a short-circuit threshold register value (SCDT[7:0] bits in DFSDM_CHyAWSCDR register), then a short-
circuit event is invoked. Each input channel has its short-circuit detector. Any channel can be selected to be continuously monitored by setting the SCDEN bit (in DFSDM_CHyCFGR1 register) and it has its own short-circuit detector settings (threshold value in SCDT[7:0] bits, status bit SCDF[7:0], status clearing bits CLRSCDF[7:0]). Status flag SCDF[y] is cleared also by hardware when corresponding channel y is disabled (CHEN[y] = 0).

On each channel, a short-circuit detector event can be assigned to break output signal dfsdm_break[3:0]. There are four break outputs to be assigned to a short-circuit detector event. The break signal assignment to a given channel short-circuit detector event is done by BKSCD[3:0] field in DFSDM_CHyAWSCDR register.

Short circuit detector cannot be used in case of parallel input data channel selection (DATMPX[1:0] ≠ 0 in DFSDM_CHyCFGR1 register).

Four break outputs are totally available (shared with the analog watchdog function).

30.4.12 Extreme detector

The purpose of an extremes detector is to collect the minimum and maximum values of final output data words (peak to peak values).

If the output data word is higher than the value stored in the extremes detector maximum register (EXMAX[23:0] bits in DFSDM_FLTxFMAXMAX register), then this register is updated with the current output data word value and the channel from which the data is stored is in EXMAXCH[2:0] bits (in DFSDM_FLTxFMAXMAX register).

If the output data word is lower than the value stored in the extremes detector minimum register (EXMIN[23:0] bits in DFSDM_FLTxFMIN register), then this register is updated with the current output data word value and the channel from which the data is stored is in EXMINCH[2:0] bits (in DFSDM_FLTxFMIN register).

The minimum and maximum register values can be refreshed by software (by reading given DFSDM_FLTxFMAXMAX or DFSDM_FLTxFMIN register). After refresh, the extremes detector minimum data register DFSDM_FLTxFMIN is filled with 0x7FFFFF (maximum positive value) and the extremes detector maximum register DFSDM_FLTxFMAX is filled with 0x800000 (minimum negative value).

The extremes detector performs a comparison after a right bit shift and an offset data correction. For each extremes detector, the input channels to be considered into computing the extremes value are selected in EXCH[7:0] bits (in DFSDM_FLTxFCR2 register).

30.4.13 Data unit block

The data unit block is the last block of the whole processing path: External $\Sigma\Delta$ modulators - Serial transceivers - Sinc filter - Integrator - Data unit block.

The output data rate depends on the serial data stream rate, and filter and integrator settings. The maximum output data rate is:

$$\text{Datarate} \left[ \frac{\text{samples}}{s} \right] = \frac{f_{\text{CKIN}}}{F_{\text{OSR}} \cdot (1 + F_{\text{ORD}})} \quad \text{...FAST = 0, Sinc filter}$$

$$\text{Datarate} \left[ \frac{\text{samples}}{s} \right] = \frac{f_{\text{CKIN}}}{F_{\text{OSR}} \cdot (1 + 4)} \quad \text{...FAST = 0, FastSinc filter}$$
or

\[ \text{Datarate} = \frac{f_{\text{CKIN}}}{F_{\text{OSR}} \cdot I_{\text{OSR}}} \] ...FAST = 1

Maximum output data rate in case of parallel data input:

\[ \text{Datarate} = \frac{f_{\text{DATAIN RATE}}}{F_{\text{OSR}} \cdot (I_{\text{OSR}} - 1 + F_{\text{ORD}}) + (F_{\text{ORD}} + 1)} \] ...FAST = 0, Sincx filter

or

\[ \text{Datarate} = \frac{f_{\text{DATAIN RATE}}}{F_{\text{OSR}} \cdot (I_{\text{OSR}} - 1 + 4) + (2 + 1)} \] ...FAST = 0, FastSinc filter

or

\[ \text{Datarate} = \frac{f_{\text{DATAIN RATE}}}{F_{\text{OSR}} \cdot I_{\text{OSR}}} \] ...FAST=1 or any filter bypass case (F_{\text{OSR}} = 1)

where: \( f_{\text{DATAIN RATE}} \) is the input data rate from ADC or from CPU/DMA

The right bit-shift of final data is performed in this module because the final data width is 24-bit and data coming from the processing path can be up to 32 bits. This right bit-shift is configurable in the range 0-31 bits for each selected input channel (see DTRBS[4:0] bits in DFSDM_CHyCFGR2 register). The right bit-shift is rounding the result to nearest integer value. The sign of shifted result is maintained - to have valid 24-bit signed format of result data.

In the next step, an offset correction of the result is performed. The offset correction value (OFFSET[23:0] stored in register DFSDM_CHyCFGR2) is subtracted from the output data for a given channel. Data in the OFFSET[23:0] field is set by software by the appropriate calibration routine.

Due to the fact that all operations in digital processing are performed on 32-bit signed registers, the following conditions must be fulfilled not to overflow the result:

\begin{align*}
\text{FOSR} \cdot I_{\text{OSR}} \leq 2^{31} & \quad \text{... for Sinc}^x \text{ filters, } x = 1..5 \\
2 \cdot \text{FOSR} \cdot I_{\text{OSR}} \leq 2^{31} & \quad \text{... for FastSinc filter}
\end{align*}

\textbf{Note:} In case of filter and integrator bypass (I_{\text{OSR}}[7:0]=0, F_{\text{OSR}}[9:0]=0), the input data rate (f_{\text{DATAIN RATE}}) must be limited to be able to read all output data: f_{\text{DATAIN RATE}} \leq f_{\text{APB}}

where f_{\text{APB}} is the bus frequency to which the DFSDM peripheral is connected.

\textbf{30.4.14 Signed data format}

Each DFSDM input serial channel can be connected to one external \( \Sigma \Delta \) modulator. An external \( \Sigma \Delta \) modulator can have 2 differential inputs (positive and negative) which can be used for a differential or single-ended signal measurement.

A \( \Sigma \Delta \) modulator output is always assumed in a signed format (a data stream of zeros and ones from a \( \Sigma \Delta \) modulator represents values -1 and +1).
Signed data format in registers: Data is in a signed format in registers for final output data, analog watchdog, extremes detector, offset correction. The msb of output data word represents the sign of value (two's complement format).

30.4.15 Launching conversions

Injected conversions can be launched using the following methods:

- **Software:** writing ‘1’ to JSWSTART in the DFSDM_FLTxCR1 register.
- **Trigger:** JEXTSEL[4:0] selects the trigger signal while JEXTEN activates the trigger and selects the active edge at the same time (see the DFSDM_FLTxCR1 register).
- **Synchronous with DFSDM_FLT0 if JSYNC=1:** for DFSDM_FLTx (x>0), an injected conversion is automatically launched when in DFSDM_FLT0; the injected conversion is started by software (JSWSTART=1 in DFSDM_FLT0CR2 register). Each injected conversion in DFSDM_FLTx (x>0) is always executed according to its local configuration settings (JSCAN, JCHG, etc.).

If the scan conversion is enabled (bit JSCAN=1) then, each time an injected conversion is triggered, all of the selected channels in the injected group (JCHG[7:0] bits in DFSDM_FLTxJCHGR register) are converted sequentially, starting with the lowest channel (channel 0, if selected).

If the scan conversion is disabled (bit JSCAN=0) then, each time an injected conversion is triggered, only one of the selected channels in the injected group (JCHG[7:0] bits in DFSDM_FLTxJCHGR register) is converted and the channel selection is then moved to the next selected channel. Writing to the JCHG[7:0] bits when JSCAN=0 sets the channel selection to the lowest selected injected channel.

Only one injected conversion can be ongoing at a given time. Thus, any request to launch an injected conversion is ignored if another request for an injected conversion has already been issued but not yet completed.

Regular conversions can be launched using the following methods:

- **Software:** by writing ‘1’ to RSWSTART in the DFSDM_FLTxCR1 register.
- **Synchronous with DFSDM_FLT0 if RSYNC=1:** for DFSDM_FLTx (x>0), a regular conversion is automatically launched when in DFSDM_FLT0; a regular conversion is started by software (RSWSTART=1 in DFSDM_FLT0CR2 register). Each regular conversion in DFSDM_FLTx (x>0) is always executed according to its local configuration settings (RCONT, RCH, etc.).

Only one regular conversion can be pending or ongoing at a given time. Thus, any request to launch a regular conversion is ignored if another request for a regular conversion has already been issued but not yet completed. A regular conversion can be pending if it was interrupted by an injected conversion or if it was started while an injected conversion was in progress. This pending regular conversion is then delayed and is performed when all injected conversion are finished. Any delayed regular conversion is signalized by RPEND bit in DFSDM_FLTxRDATAR register.

30.4.16 Continuous and fast continuous modes

Setting RCONT in the DFSDM_FLTxCR1 register causes regular conversions to execute in continuous mode. RCONT=1 means that the channel selected by RCH[2:0] is converted repeatedly after ‘1’ is written to RSWSTART.
The regular conversions executing in continuous mode can be stopped by writing ‘0’ to RCONT. After clearing RCONT, the on-going conversion is stopped immediately.

In continuous mode, the data rate can be increased by setting the FAST bit in the DFSDM_FLTxCR1 register. In this case, the filter does not need to be refilled by new fresh data if converting continuously from one channel because data inside the filter is valid from previously sampled continuous data. The speed increase depends on the chosen filter order. The first conversion in fast mode (FAST=1) after starting a continuous conversion by RSWSTART=1 takes still full time (as when FAST=0), then each subsequent conversion is finished in shorter intervals.

Conversion time in continuous mode:

- If FAST = 0 (or first conversion if FAST=1):
  - for Sinc filters:
    \[ t = \frac{CNVCNT/f_{DFSDMCLK}}{FOSR * (IOSR-1 + FORD) + FORD} / f_{CKIN} \]
  - for FastSinc filter:
    \[ t = \frac{CNVCNT/f_{DFSDMCLK}}{FOSR * (IOSR-1 + 4) + 2} / f_{CKIN} \]

- If FAST = 1 (except first conversion):
  - for Sinc and FastSinc filters:
    \[ t = \frac{CNVCNT/f_{DFSDMCLK}}{FOSR * IOSR} / f_{CKIN} \]
  - in case FOSR = FOSR[9:0]+1 = 1 (filter bypassed, only integrator active):
    \[ t = \frac{IOSR}{f_{CKIN}} \]

Continuous mode is not available for injected conversions. Injected conversions can be started by timer trigger to emulate the continuous mode with precise timing.

If a regular continuous conversion is in progress (RCONT=1) and if a write access to DFSDM_FLTxCR1 register requesting regular continuous conversion (RCONT=1) is performed, then regular continuous conversion is restarted from the next conversion cycle (like new regular continuous conversion is applied for new channel selection - even if there is no change in DFSDM_FLTxCR1 register).

### 30.4.17 Request precedence

An injected conversion has a higher precedence than a regular conversion. A regular conversion which is already in progress is immediately interrupted by the request of an injected conversion; this regular conversion is restarted after the injected conversion finishes.

An injected conversion cannot be launched if another injected conversion is pending or already in progress: any request to launch an injected conversion (either by JSWSTART or by a trigger) is ignored as long as bit JCIP is ‘1’ (in the DFSDM_FLTxISR register).

Similarly, a regular conversion cannot be launched if another regular conversion is pending or already in progress: any request to launch a regular conversion (using RSWSTART) is ignored as long as bit RCIP is ‘1’ (in the DFSDM_FLTxISR register).

However, if an injected conversion is requested while a regular conversion is already in progress, the regular conversion is immediately stopped and an injected conversion is launched. The regular conversion is then restarted and this delayed restart is signalized in bit RPEND.

Injected conversions have precedence over regular conversions in that a injected conversion can temporarily interrupt a sequence of continuous regular conversions. When
the sequence of injected conversions finishes, the continuous regular conversions start again if RCONT is still set (and RPEND bit will signalize the delayed start on the first regular conversion result).

Precedence also matters when actions are initiated by the same write to DFSDM, or if multiple actions are pending at the end of another action. For example, suppose that, while an injected conversion is in process (JCIP=1), a single write operation to DFSDM_FLTxCR1 writes ‘1’ to RSWSTART, requesting a regular conversion. When the injected sequence finishes, the precedence dictates that the regular conversion is performed next and its delayed start is signalized in RPEND bit.

30.4.18 Power optimization in run mode

In order to reduce the consumption, the DFSDM filter and integrator are automatically put into idle when not used by conversions (RCIP=0, JCIP=0).

30.5 DFSDM interrupts

In order to increase the CPU performance, a set of interrupts related to the CPU event occurrence has been implemented:

- **End of injected conversion interrupt:**
  - enabled by JEOCIE bit in DFSDM_FLTxCR2 register
  - indicated in JEOCF bit in DFSDM_FLTxISR register
  - cleared by reading DFSDM_FLTxJDATAR register (injected data)
  - indication of which channel end of conversion occurred, reported in JDATACH[2:0] bits in DFSDM_FLTxJDATAR register

- **End of regular conversion interrupt:**
  - enabled by REOCIE bit in DFSDM_FLTxCR2 register
  - indicated in REOCF bit in DFSDM_FLTxISR register
  - cleared by reading DFSDM_FLTxRDATAR register (regular data)
  - indication of which channel end of conversion occurred, reported in RDATACH[2:0] bits in DFSDM_FLTxRDATAR register

- **Data overrun interrupt for injected conversions:**
  - occurred when injected converted data were not read from DFSDM_FLTxJDATAR register (by CPU or DMA) and were overwritten by a new injected conversion
  - enabled by JOVRIE bit in DFSDM_FLTxCR2 register
  - indicated in JOVRF bit in DFSDM_FLTxISR register
  - cleared by writing ‘1’ into CLRJOVRF bit in DFSDM_FLTxICR register

- **Data overrun interrupt for regular conversions:**
  - occurred when regular converted data were not read from DFSDM_FLTxRDATAR register (by CPU or DMA) and were overwritten by a new regular conversion
  - enabled by ROVRIE bit in DFSDM_FLTxCR2 register
  - indicated in ROVRF bit in DFSDM_FLTxISR register
  - cleared by writing ‘1’ into CLRROVRF bit in DFSDM_FLTxICR register

- **Analog watchdog interrupt:**
– occurred when converted data (output data or data from analog watchdog filter - according to AWFSELT bit setting in DFSDM_FLTxCR1 register) crosses over/under high/low thresholds in DFSDM_FLTxAWHTR / DFSDM_FLTxAWLTR registers
– enabled by AWDIE bit in DFSDM_FLTxCR2 register (on selected channels AWDC[7:0])
– indicated in AWDF bit in DFSDM_FLTxISR register
– separate indication of high or low analog watchdog threshold error by AWHTF[7:0] and AWLTF[7:0] fields in DFSDM_FLTxAWSR register
– cleared by writing ‘1’ into corresponding CLRAWHTF[7:0] or CLRAWLTF[7:0] bits in DFSDM_FLTxAWCFR register

• Short-circuit detector interrupt:
  – occurred when the number of stable data crosses over thresholds in DFSDM_CHyAWSCDR register
  – enabled by SCDIIE bit in DFSDM_FLTxCR2 register (on channel selected by SCDEN bi tin DFSDM_CHyCFGR1 register)
  – indicated in SCDF[7:0] bits in DFSDM_FLTxISR register (which also reports the channel on which the short-circuit detector event occurred)
  – cleared by writing ‘1’ into the corresponding CLRSCDF[7:0] bit in DFSDM_FLTxICR register

• Channel clock absence interrupt:
  – occurred when there is clock absence on CKINy pin (see Clock absence detection in Section 30.4.4: Serial channel transceivers)
  – enabled by CKABIE bit in DFSDM_FLTxCR2 register (on channels selected by CKABEN bit in DFSDM_CHyCFGR1 register)
  – indicated in CKABF[7:0] bit in DFSDM_FLTxISR register
  – cleared by writing ‘1’ into CLRCKABF[7:0] bit in DFSDM_FLTxICR register

Table 254. DFSDM interrupt requests

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Event/Interrupt clearing method</th>
<th>Interrupt enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>End of injected conversion</td>
<td>JEOCF</td>
<td>reading DFSDM_FLTxJDATAR</td>
<td>JEOCIE</td>
</tr>
<tr>
<td>End of regular conversion</td>
<td>REOCF</td>
<td>reading DFSDM_FLTxRDATAR</td>
<td>REOCIE</td>
</tr>
<tr>
<td>Injected data overrun</td>
<td>JOVRF</td>
<td>writing CLRJOVRF = 1</td>
<td>JOVRIE</td>
</tr>
<tr>
<td>Regular data overrun</td>
<td>ROVRF</td>
<td>writing CLRROVRF = 1</td>
<td>ROVRIE</td>
</tr>
<tr>
<td>Analog watchdog</td>
<td>AWDF, AWHTF[7:0], AWLTF[7:0]</td>
<td>writing CLRAWHTF[7:0] = 1, CLRAWLTF[7:0] = 1</td>
<td>AWDIE, (AWDCH[7:0])</td>
</tr>
<tr>
<td>short-circuit detector</td>
<td>SCDF[7:0]</td>
<td>writing CLRSSCD[7:0] = 1</td>
<td>SCDIIE, (SCDEN)</td>
</tr>
<tr>
<td>Channel clock absence</td>
<td>CKABF[7:0]</td>
<td>writing CLRCKABF[7:0] = 1</td>
<td>CKABIE, (CKABEN)</td>
</tr>
</tbody>
</table>
30.6 DFSDM DMA transfer

To decrease the CPU intervention, conversions can be transferred into memory using a DMA transfer. A DMA transfer for injected conversions is enabled by setting bit JDMAEN=1 in DFSDM_FLTxCRL register. A DMA transfer for regular conversions is enabled by setting bit RDMAEN=1 in DFSDM_FLTxCRL register.

Note: With a DMA transfer, the interrupt flag is automatically cleared at the end of the injected or regular conversion (JEOCF or REOCF bit in DFSDM_FLTxiISR register) because DMA is reading DFSDM_FLTxJDATAR or DFSDM_FLTxDATAR register.

30.7 DFSDM channel y registers (y=0..7)

Word access (32-bit) must be used for registers write access except DFSDM_CHyDATINR register. Write access to DFSDM_CHyDATINR register can be either word access (32-bit) or half-word access (16-bit).

30.7.1 DFSDM channel y configuration register (DFSDM_CHyCFGR1)

This register specifies the parameters used by channel y.

Address offset: 0x0000 + 0x20 * y, (y = 0 to 7)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>DFSDMEN: Global enable for DFSDM interface</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: DFSDM interface disabled</td>
<td></td>
</tr>
<tr>
<td>1: DFSDM interface enabled</td>
<td></td>
</tr>
</tbody>
</table>

If DFSDM interface is enabled, then it is started to operate according to enabled y channels and enabled x filters settings (CHEN bit in DFSDM_CHyCFGR1 and DFEN bit in DFSDM_FLTxCRL).

Data cleared by setting DFSDMEN=0:

- all registers DFSDM_FLTxiISR are set to reset state (x=0..3)
- all registers DFSDM_FLTxAWSR are set to reset state (x=0..3)

Note: DFSDMEN is present only in DFSDM_CH0CFGR1 register (channel y=0)

<table>
<thead>
<tr>
<th>Bit 30</th>
<th>CKOUTSRC: Output serial clock source selection</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Source for output clock is from system clock</td>
<td></td>
</tr>
<tr>
<td>1: Source for output clock is from audio clock</td>
<td></td>
</tr>
</tbody>
</table>

This value can be modified only when DFSDMEN=0 (in DFSDM_CH0CFGR1 register).

Note: CKOUTSRC is present only in DFSDM_CH0CFGR1 register (channel y=0)

Bits 29:24 Reserved, must be kept at reset value.
Bits 23:16 **CKOUTDIV[7:0]**: Output serial clock divider
- 0: Output clock generation is disabled (CKOUT signal is set to low state)
- 1-255: Defines the division of system clock for the serial clock output for CKOUT signal in range 2 - 256 (Divider = CKOUTDIV+1).

CKOUTDIV also defines the threshold for a clock absence detection.
This value can only be modified when DFSDMEN=0 (in DFSDM_CH0CFGR1 register).
If DFSDMEN=0 (in DFSDM_CH0CFGR1 register) then CKOUT signal is set to low state (setting is performed one DFSDM clock cycle after DFSDMEN=0).

**Note:** CKOUTDIV is present only in DFSDM_CH0CFGR1 register (channel y=0)

Bits 15:14 **DATPACK[1:0]**: Data packing mode in DFSDM_CHyDATINR register.
- 0: Standard: input data in DFSDM_CHyDATINR register are stored only in INDAT0[15:0]. To empty DFSDM_CHyDATINR register one sample must be read by the DFSDM filter from channel y.
- 1: Interleaved: input data in DFSDM_CHyDATINR register are stored as two samples:
  - first sample in INDAT0[15:0] (assigned to channel y)
  - second sample INDAT1[15:0] (assigned to channel y)

To empty DFSDM_CHyDATINR register, two samples must be read by the digital filter from channel y (INDAT0[15:0] part is read as first sample and then INDAT1[15:0] part is read as next sample).

2: Dual: input data in DFSDM_CHyDATINR register are stored as two samples:
  - first sample INDAT0[15:0] (assigned to channel y)
  - second sample INDAT1[15:0] (assigned to channel y+1)

To empty DFSDM_CHyDATINR register first sample must be read by the digital filter from channel y and second sample must be read by another digital filter from channel y+1. Dual mode is available only on even channel numbers (y = 0, 2, 4, 6), for odd channel numbers (y = 1, 3, 5, 7) DFSDM_CHyDATINR is write protected. If an even channel is set to dual mode then the following odd channel must be set into standard mode (DATPACK[1:0]=0) for correct cooperation with even channel.

3: Reserved
This value can be modified only when CHEN=0 (in DFSDM_CHyCFGR1 register).

Bits 13:12 **DATMPX[1:0]**: Input data multiplexer for channel y
- 0: Data to channel y are taken from external serial inputs as 1-bit values. DFSDM_CHyDATINR register is write protected.
- 1: Data to channel y are taken from internal analog to digital converter ADCy+1 output register update as 16-bit values (if ADCy+1 is available). Data from ADCs are written into INDAT0[15:0] part of DFSDM_CHyDATINR register.
- 2: Data to channel y are taken from internal DFSDM_CHyDATINR register by direct CPU/DMA write.
  - There can be written one or two 16-bit data samples according DATPACK[1:0] bit field setting.
- 3: Reserved
  - This value can be modified only when CHEN=0 (in DFSDM_CHyCFGR1 register).

Bits 11:9 Reserved, must be kept at reset value.

**Bit 8 CHINSEL:** Channel inputs selection
- 0: Channel inputs are taken from pins of the same channel y.
- 1: Channel inputs are taken from pins of the following channel (channel (y+1) modulo 8).

This value can be modified only when CHEN=0 (in DFSDM_CHyCFGR1 register).

**Bit 7 CHEN:** Channel y enable
- 0: Channel y disabled
- 1: Channel y enabled
  - If channel y is enabled, then serial data receiving is started according to the given channel setting.
Bit 6 **CKABEN**: Clock absence detector enable on channel y
   0: Clock absence detector disabled on channel y
   1: Clock absence detector enabled on channel y

Bit 5 **SCDEN**: Short-circuit detector enable on channel y
   0: Input channel y will not be guarded by the short-circuit detector
   1: Input channel y will be continuously guarded by the short-circuit detector

Bit 4 Reserved, must be kept at reset value.

Bits 3:2 **SPIxSEL[1:0]**: SPI clock select for channel y
   0: clock coming from external CKINy input - sampling point according SITP[1:0]
   1: clock coming from internal CKOUT output - sampling point according SITP[1:0]
   2: clock coming from internal CKOUT - sampling point on each second CKOUT falling edge.
   
   For connection to external \( \Sigma \Delta \) modulator which divides its clock input (from CKOUT) by 2 to generate its output serial communication clock (and this output clock change is active on each clock input rising edge).
   3: clock coming from internal CKOUT output - sampling point on each second CKOUT rising edge.
   
   For connection to external \( \Sigma \Delta \) modulator which divides its clock input (from CKOUT) by 2 to generate its output serial communication clock (and this output clock change is active on each clock input falling edge).
   
   This value can be modified only when CHEN=0 (in DFSDM_CHyCFGR1 register).

Bits 1:0 **SITP[1:0]**: Serial interface type for channel y
   00: SPI with rising edge to strobe data
   01: SPI with falling edge to strobe data
   10: Manchester coded input on DATINy pin: rising edge = logic 0, falling edge = logic 1
   11: Manchester coded input on DATINy pin: rising edge = logic 1, falling edge = logic 0
   
   This value can only be modified when CHEN=0 (in DFSDM_CHyCFGR1 register).

### 30.7.2 DFSDM channel y configuration register (DFSDM_CHyCFGR2)

This register specifies the parameters used by channel y.

Address offset: 0x04 + 0x20 * y, (y = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Offset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
<td>OFFSET[23:8]</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Offset</th>
<th>DTRBS[4:0]</th>
<th>Reserved</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>14</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>13</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>12</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>11</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>10</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>9</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>8</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>7</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>6</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>5</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>4</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

**Digital filter for sigma delta modulators (DFSDM)**

RM0433

1150/3353 RM0433 Rev 8
Bits 31:8 **OFFSET[23:0]**: 24-bit calibration offset for channel y
For channel y, OFFSET is applied to the results of each conversion from this channel.
This value is set by software.

Bits 7:3 **DTRBS[4:0]**: Data right bit-shift for channel y
0-31: Defines the shift of the data result coming from the integrator - how many bit shifts to the right will be performed to have final results. Bit-shift is performed before offset correction. The data shift is rounding the result to nearest integer value. The sign of shifted result is maintained (to have valid 24-bit signed format of result data).
This value can be modified only when CHEN=0 (in DFSDM_CHyCFGR1 register).

Bits 2:0 Reserved, must be kept at reset value.

### 30.7.3 DFSDM channel y analog watchdog and short-circuit detector register (DFSDM_CHyAWSCDR)

Short-circuit detector and analog watchdog settings for channel y.
Address offset: 0x08 + 0x20 * y, (y = 0 to 7)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:24 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 23:22 <strong>AWFORD[1:0]</strong>: Analog watchdog Sinc filter order on channel y</td>
</tr>
<tr>
<td>0: FastSinc filter type</td>
</tr>
<tr>
<td>1: Sinc1 filter type</td>
</tr>
<tr>
<td>2: Sinc2 filter type</td>
</tr>
<tr>
<td>3: Sinc3 filter type</td>
</tr>
<tr>
<td>Sincx filter type transfer function: H(z) = [ \frac{1 - z^{-FOSR \times x}}{1 - z^{-1}} ]</td>
</tr>
<tr>
<td>FastSinc filter type transfer function: H(z) = [ \left( \frac{1 - z^{-FOSR}}{1 - z^{-1}} \right)^2 \times (1 + z^{-\left(2 \times FOSR\right)}) ]</td>
</tr>
<tr>
<td>This bit can be modified only when CHEN=0 (in DFSDM_CHyCFGR1 register).</td>
</tr>
<tr>
<td>Bit 21 Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>

| Bits 20:16 **AWFOSR[4:0]**: Analog watchdog filter oversampling ratio (decimation rate) on channel y |
| 0 - 31: Defines the length of the Sinc type filter in the range 1 - 32 (AWFOSR + 1). This number is also the decimation rate of the analog data rate. |
| This bit can be modified only when CHEN=0 (in DFSDM_CHyCFGR1 register). |
| **Note:** If AWFOSR = 0 then the filter has no effect (filter bypass). |
30.7.4 DFSDM channel y watchdog filter data register (DFSDM_CHyWDATR)

This register contains the data resulting from the analog watchdog filter associated to the input channel y.

Address offset: 0x0C + 0x20 * y, (y = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

WDATA[15:0]

Bits 15:16 Reserved, must be kept at reset value.

Bits 31:16 WDATA[15:0]: Input channel y watchdog data

Data converted by the analog watchdog filter for input channel y. This data is continuously converted (no trigger) for this channel, with a limited resolution (OSR=1..32/sinc order = 1..3).

30.7.5 DFSDM channel y data input register (DFSDM_CHyDATINR)

This register contains 16-bit input data to be processed by DFSDM filter module. Write access can be either word access (32-bit) or half-word access (16-bit).

Address offset: 0x10 + 0x20 * y, (y = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

INDAT1[15:0]

Bits 15:0 INDAT1[15:0]: Input channel y data input

Bits 31:16 Reserved, must be kept at reset value.
RM0433 Digital filter for sigma delta modulators (DFSDM)

30.8 DFSDM filter x module registers (x=0..3)

Word access (32-bit) must be used for registers write access except DFSDM_CHYDATINR register.

30.8.1 DFSDM filter x control register 1 (DFSDM_FLTxCR1)

Address offset: 0x100 + 0x80 * x, (x = 0 to 3)

Reset value: 0x0000 0000
Bit 31 Reserved, must be kept at reset value.

Bit 30 **AWFSEL**: Analog watchdog fast mode select
- 0: Analog watchdog on data output value (after the digital filter). The comparison is done after offset correction and shift
- 1: Analog watchdog on channel transceivers value (after watchdog filter)

Bit 29 **FAST**: Fast conversion mode selection for regular conversions
- 0: Fast conversion mode disabled
- 1: Fast conversion mode enabled

When converting a regular conversion in continuous mode, having enabled the fast mode causes each conversion (except the first) to execute faster than in standard mode. This bit has no effect on conversions which are not continuous.

This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).

If FAST=0 (or first conversion in continuous mode if FAST=1):
\[ t = \frac{FOSR \times (IOSR - 1 + FORD) + FORD}{fCKIN} \]  
for Sincx filters
\[ t = \frac{FOSR \times (IOSR - 1 + 4) + 2}{fCKIN} \]  
for FastSinc filter

If FAST=1 in continuous mode (except first conversion):
\[ t = \frac{FOSR \times IOSR}{fCKIN} \]

In case if FOSR = FOSR[9:0]+1 = 1 (filter bypassed, active only integrator):
\[ t = \frac{IOSR}{fCKIN} \]  
(... but CNVCNT=0)

where: \( fCKIN \) is the channel input clock frequency (on given channel CKINy pin) or input data rate in case of parallel data input.

Bits 28:27 Reserved, must be kept at reset value.

Bits 26:24 **RCH[2:0]**: Regular channel selection
- 0: Channel 0 is selected as the regular channel
- 1: Channel 1 is selected as the regular channel
  ...
- 7: Channel 7 is selected as the regular channel

Writing these bits when RCIP=1 takes effect when the next regular conversion begins. This is especially useful in continuous mode (when RCONT=1). It also affects regular conversions which are pending (due to ongoing injected conversion).

Bits 23:22 Reserved, must be kept at reset value.

Bit 21 **RDMAEN**: DMA channel enabled to read data for the regular conversion
- 0: The DMA channel is not enabled to read regular data
- 1: The DMA channel is enabled to read regular data

This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).

Bit 20 Reserved, must be kept at reset value.

Bit 19 **RSYNC**: Launch regular conversion synchronously with DFSDM_FLT0
- 0: Do not launch a regular conversion synchronously with DFSDM_FLT0
- 1: Launch a regular conversion in this DFSDM_FLTx at the very moment when a regular conversion is launched in DFSDM_FLT0

This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).

Bit 18 **RCONT**: Continuous mode selection for regular conversions
- 0: The regular channel is converted just once for each conversion request
- 1: The regular channel is converted repeatedly after each conversion request

Writing ‘0’ to this bit while a continuous regular conversion is already in progress stops the continuous mode immediately.
Bit 17  **RSWSTART**: Software start of a conversion on the regular channel

0: Writing '0' has no effect
1: Writing '1' makes a request to start a conversion on the regular channel and causes RCIP to become '1'. If RCIP=1 already, writing to RSWSTART has no effect. Writing '1' has no effect if RSYNC=1.
This bit is always read as '0'.

Bits 16:15  Reserved, must be kept at reset value.

Bits 14:13  **JEXTEN[1:0]**: Trigger enable and trigger edge selection for injected conversions
00: Trigger detection is disabled
01: Each rising edge on the selected trigger makes a request to launch an injected conversion
10: Each falling edge on the selected trigger makes a request to launch an injected conversion
11: Both rising edges and falling edges on the selected trigger make requests to launch injected conversions
This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).

Bits 12:8  **JEXTSEL[4:0]**: Trigger signal selection for launching injected conversions
0x0-0x1F: Trigger inputs selected by the following table (internal or external trigger).
This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).

**Note:** synchronous trigger has latency up to one $f_{DFSDMCLK}$ clock cycle (with deterministic jitter), asynchronous trigger has latency 2-3 $f_{DFSDMCLK}$ clock cycles (with jitter up to 1 cycle).

DFSDM_FLTx
0x00  dfsdm_jtrg0
0x01  dfsdm_jtrg1
...
0x1E  dfsdm_jtrg30
0x1F  dfsdm_jtrg31

Refer to Table 250: DFSDM triggers connection.

Bits 7:6  Reserved, must be kept at reset value.

Bit 5  **JDMAEN**: DMA channel enabled to read data for the injected channel group
0: The DMA channel is not enabled to read injected data
1: The DMA channel is enabled to read injected data
This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).

Bit 4  **JSCAN**: Scanning conversion mode for injected conversions
0: One channel conversion is performed from the injected channel group and next the selected channel from this group is selected.
1: The series of conversions for the injected group channels is executed, starting over with the lowest selected channel.
This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).
Writing JCHG if JSCAN=0 resets the channel selection to the lowest selected channel.

Bit 3  **JSYNC**: Launch an injected conversion synchronously with the DFSDM_FLT0 JSWSTART trigger
0: Do not launch an injected conversion synchronously with DFSDM_FLT0
1: Launch an injected conversion in this DFSDM_FLTx at the very moment when an injected conversion is launched in DFSDM_FLT0 by its JSWSTART trigger
This bit can be modified only when DFEN=0 (DFSDM_FLTxCR1).
**30.8.2 DFSDM filter x control register 2 (DFSDM_FLTxCR2)**

Address offset: 0x104 + 0x80 * x, (x = 0 to 3)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>23:16</td>
<td><strong>AWDCH[7:0]</strong>: Analog watchdog channel selection</td>
<td></td>
</tr>
<tr>
<td></td>
<td>These bits select the input channel to be guarded continuously by the analog watchdog.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AWDCH[y] = 0: Analog watchdog is disabled on channel y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AWDCH[y] = 1: Analog watchdog is enabled on channel y</td>
<td></td>
</tr>
<tr>
<td>15:8</td>
<td><strong>EXCH[7:0]</strong>: Extremes detector channel selection</td>
<td></td>
</tr>
<tr>
<td></td>
<td>These bits select the input channels to be taken by the Extremes detector.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>EXCH[y] = 0: Extremes detector does not accept data from channel y</td>
<td></td>
</tr>
<tr>
<td></td>
<td>EXCH[y] = 1: Extremes detector accepts data from channel y</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td><strong>CKABIE</strong>: Clock absence interrupt enable</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Detection of channel input clock absence interrupt is disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Detection of channel input clock absence interrupt is enabled</td>
<td></td>
</tr>
</tbody>
</table>

Note: CKABIE is present only in DFSDM_FLT0CR2 register (filter x=0)
Bit 5 **SCDIE**: Short-circuit detector interrupt enable
0: short-circuit detector interrupt is disabled
1: short-circuit detector interrupt is enabled
Please see the explanation of SCDF[7:0] in DFSDM_FLTxISR.
*Note: SCDIE is present only in DFSDM_FLT0CR2 register (filter x=0)*

Bit 4 **AWDIE**: Analog watchdog interrupt enable
0: Analog watchdog interrupt is disabled
1: Analog watchdog interrupt is enabled
Please see the explanation of AWDF in DFSDM_FLTxISR.

Bit 3 **ROVRIE**: Regular data overrun interrupt enable
0: Regular data overrun interrupt is disabled
1: Regular data overrun interrupt is enabled
Please see the explanation of ROVRF in DFSDM_FLTxISR.

Bit 2 **JOVRIE**: Injected data overrun interrupt enable
0: Injected data overrun interrupt is disabled
1: Injected data overrun interrupt is enabled
Please see the explanation of JOVRF in DFSDM_FLTxISR.

Bit 1 **REOCIE**: Regular end of conversion interrupt enable
0: Regular end of conversion interrupt is disabled
1: Regular end of conversion interrupt is enabled
Please see the explanation of REOCF in DFSDM_FLTxISR.

Bit 0 **JEOCIE**: Injected end of conversion interrupt enable
0: Injected end of conversion interrupt is disabled
1: Injected end of conversion interrupt is enabled
Please see the explanation of JEOCF in DFSDM_FLTxISR.

**30.8.3 DFSDM filter x interrupt and status register (DFSDM_FLTxISR)**
Address offset: 0x108 + 0x80 * x, (x = 0 to 3)
Reset value: 0x00FF 0000

```
<table>
<thead>
<tr>
<th></th>
<th>SCDF[7:0]</th>
<th>CKABF[7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>30</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>29</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>28</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>27</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>26</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>25</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>24</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>23</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>22</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>21</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>20</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>19</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>18</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>17</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>16</td>
<td>r</td>
<td>f</td>
</tr>
<tr>
<td>15</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>14</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>13</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>12</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>10</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>9</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>8</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>6</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>5</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>4</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>2</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>1</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>0</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
```

Bits 31:24 \textbf{SCDF}[7:0]: short-circuit detector flag

- \text{SCDF}[y]=0: No short-circuit detector event occurred on channel y
- \text{SCDF}[y]=1: The short-circuit detector counter reaches, on channel y, the value programmed in the DFSDM\_CHyAWSCDR registers

This bit is set by hardware. It can be cleared by software using the corresponding CLRSCDF[y] bit in the DFSDM\_FLTxICR register. SCDF[y] is cleared also by hardware when CHEN[y] = 0 (given channel is disabled).

\textbf{Note: } \text{SCDF}[7:0] \textit{is present only in DFSDM\_FLT0ISR register (filter x=0)}

Bits 23:16 \textbf{CKABF}[7:0]: Clock absence flag

- \text{CKABF}[y]=0: Clock signal on channel y is present.
- \text{CKABF}[y]=1: Clock signal on channel y is not present.

Given y bit is set by hardware when clock absence is detected on channel y. It is held at \text{CKABF}[y]=1 state by hardware when CHEN=0 (see DFSDM\_CHyCFGR1 register). It is held at \text{CKABF}[y]=1 state by hardware when the transceiver is not yet synchronized. It can be cleared by software using the corresponding CLRCKABF[y] bit in the DFSDM\_FLTxICR register.

\textbf{Note: } \text{CKABF}[7:0] \textit{is present only in DFSDM\_FLT0ISR register (filter x=0)}

Bit 15 Reserved, must be kept at reset value.

Bit 14 \textbf{RCIP}: Regular conversion in progress status

0: No request to convert the regular channel has been issued
1: The conversion of the regular channel is in progress or a request for a regular conversion is pending

A request to start a regular conversion is ignored when RCIP=1.

Bit 13 \textbf{JCIP}: Injected conversion in progress status

0: No request to convert the injected channel group (neither by software nor by trigger) has been issued
1: The conversion of the injected channel group is in progress or a request for a injected conversion is pending, due either to ‘1’ being written to JSWSTART or to a trigger detection

A request to start an injected conversion is ignored when JCIP=1.

Bits 12:5 Reserved, must be kept at reset value.

Bit 4 \textbf{AWDF}: Analog watchdog

0: No Analog watchdog event occurred
1: The analog watchdog block detected voltage which crosses the value programmed in the DFSDM\_FLTxAWLTR or DFSDM\_FLTxAWHTR registers.

This bit is set by hardware. It is cleared by software by clearing all source flag bits AWHTF[7:0] and AWLTF[7:0] in DFSDM\_FLTxAWSR register (by writing ‘1’ into the clear bits in DFSDM\_FLTxAWCFR register).

Bit 3 \textbf{ROVRF}: Regular conversion overrun flag

0: No regular conversion overrun has occurred
1: A regular conversion overrun has occurred, which means that a regular conversion finished while REOCF was already ‘1’. RDATAR is not affected by overruns

This bit is set by hardware. It can be cleared by software using the CLRROVRF bit in the DFSDM\_FLTxICR register.
Bit 2  **JOVRF**: Injected conversion overrun flag
   0: No injected conversion overrun has occurred
   1: An injected conversion overrun has occurred, which means that an injected conversion finished
   while JEOCF was already ‘1’. JDATAR is not affected by overruns
   This bit is set by hardware. It can be cleared by software using the CLRJOVRF bit in the
   DFSDM_FLTxICR register.

Bit 1  **REOCF**: End of regular conversion flag
   0: No regular conversion has completed
   1: A regular conversion has completed and its data may be read
   This bit is set by hardware. It is cleared when the software or DMA reads DFSDM_FLTxRDATAR.

Bit 0  **JEOCF**: End of injected conversion flag
   0: No injected conversion has completed
   1: An injected conversion has completed and its data may be read
   This bit is set by hardware. It is cleared when the software or DMA reads DFSDM_FLTxJDATAR.

Note: For each of the flag bits, an interrupt can be enabled by setting the corresponding bit in
DFSDM_FLTxCR2. If an interrupt is called, the flag must be cleared before exiting the
interrupt service routine.

All the bits of DFSDM_FLTxISR are automatically reset when DFEN=0.

### 30.8.4 DFSDM filter x interrupt flag clear register (DFSDM_FLTxICR)

Address offset: 0x10C + 0x80 * x, (x = 0 to 3)

Reset value: 0x0000 0000

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 |
|----------------- ----------------- |
| CLRSCDF[7:0]    CLRCKABF[7:0] |
| rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 rc_w1 |
| 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
| rc_w1 rc_w1 |

Bits 31:24  **CLRSCDF[7:0]**: Clear the short-circuit detector flag
   CLRSCDF[y]=0: Writing ‘0’ has no effect
   CLRSCDF[y]=1: Writing ‘1’ to position y clears the corresponding SCDF[y] bit in the
   DFSDM_FLTxISR register
   Note:  **CLRSCDF[7:0] is present only in DFSDM_FLT0ICR register (filter x=0)**

Bits 23:16  **CLRCKABF[7:0]**: Clear the clock absence flag
   CLRCKABF[y]=0: Writing ‘0’ has no effect
   CLRCKABF[y]=1: Writing ‘1’ to position y clears the corresponding CKABF[y] bit in the
   DFSDM_FLTxISR register. When the transceiver is not yet synchronized, the clock absence flag is
   set and cannot be cleared by CLRCKABF[y].
   Note:  **CLRCKABF[7:0] is present only in DFSDM_FLT0ICR register (filter x=0)**

Bits 15:4  Reserved, must be kept at reset value.
Bit 3 **CLRROVRF**: Clear the regular conversion overrun flag
0: Writing ‘0’ has no effect
1: Writing ‘1’ clears the ROVRF bit in the DFSDM_FLTxisR register

Bit 2 **CLRJOVRF**: Clear the injected conversion overrun flag
0: Writing ‘0’ has no effect
1: Writing ‘1’ clears the JOVRF bit in the DFSDM_FLTxisR register

Bits 1:0 Reserved, must be kept at reset value.

**Note:** The bits of DFSDM_FLTxicR are always read as ‘0’.

### 30.8.5 DFSDM filter x injected channel group selection register (DFSDM_FLTxicJCHGR)

Address offset: 0x110 + 0x80 * x, (x = 0 to 3)
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JCHG[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **JCHG[7:0]**: Injected channel group selection
JCHG[y]=0: channel y is not part of the injected group
JCHG[y]=1: channel y is part of the injected group

If JSCAN=1, each of the selected channels is converted, one after another. The lowest channel (channel 0, if selected) is converted first and the sequence ends at the highest selected channel.

If JSCAN=0, then only one channel is converted from the selected channels, and the channel selection is moved to the next channel. Writing JCHG, if JSCAN=0, resets the channel selection to the lowest selected channel.

At least one channel must always be selected for the injected group. Writes causing all JCHG bits to be zero are ignored.

### 30.8.6 DFSDM filter x control register (DFSDM_FLTxicFCR)

Address offset: 0x114 + 0x80 * x, (x = 0 to 3)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FORD[2:0]</td>
<td>IOSR[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1160/3353 RM0433 Rev 8
**30.8.7 DFSDM filter x data register for injected group (DFSDM_FLTxJDATAR)**

Address offset: 0x118 + 0x80 * x, (x = 0 to 3)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note:**
- If IOSR = 0, then the Integrator has no effect (Integrator bypass).
- If FOSR = 0, then the filter has no effect (filter bypass).
Bits 31:8  **JDATA[23:0]**: Injected group conversion data
When each conversion of a channel in the injected group finishes, its resulting data is stored in this field. The data is valid when JEOCF=1. Reading this register clears the corresponding JEOCF.

Bits 7:3  Reserved, must be kept at reset value.

Bits 2:0  **JDATAH[2:0]**: Injected channel most recently converted
When each conversion of a channel in the injected group finishes, JDATAH[2:0] is updated to indicate which channel was converted. Thus, JDATA[23:0] holds the data that corresponds to the channel indicated by JDATAH[2:0].

**Note:** DMA may be used to read the data from this register. Half-word accesses may be used to read only the MSBs of conversion data.
Reading this register also clears JEOCF in DFSDM_FLTxEISR. Thus, the firmware must not read this register if DMA is activated to read data from this register.

30.8.8  **DFSDM filter x data register for the regular channel (DFSDM_FLTXRDATAR)**

Address offset: 0x11C + 0x80 * x, (x = 0 to 3)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>RDATA[23:8]</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>RDATA[7:0]</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  **RDATA[23:0]**: Regular channel conversion data
When each regular conversion finishes, its data is stored in this register. The data is valid when REOCE=1. Reading this register clears the corresponding REOCE.

Bits 7:5  Reserved, must be kept at reset value.

Bit 4  **RPEND**: Regular channel pending data
Regular data in RDATA[23:0] was delayed due to an injected channel trigger during the conversion.

Bit 3  Reserved, must be kept at reset value.

Bits 2:0  **RDATH[2:0]**: Regular channel most recently converted
When each regular conversion finishes, RDATH[2:0] is updated to indicate which channel was converted (because regular channel selection RCH[2:0] in DFSDM_FLTXCR1 register can be updated during regular conversion). Thus RDATA[23:0] holds the data that corresponds to the channel indicated by RDATH[2:0].

**Note:** Half-word accesses may be used to read only the MSBs of conversion data.
Reading this register also clears REOCE in DFSDM_FLTXEISR.
30.8.9 **DFSDM filter x analog watchdog high threshold register (DFSDMFLTxAWHTR)**

Address offset: 0x120 + 0x80 * x, (x = 0 to 3)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:8</th>
<th>AWHT[23:0]: Analog watchdog high threshold</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are written by software to define the high threshold for the analog watchdog.</td>
<td></td>
</tr>
<tr>
<td><strong>Note</strong>: In case channel transceivers monitor (AWFSEL=1), the higher 16 bits (AWHT[23:8]) define the 16-bit threshold as compared with the analog watchdog filter output (because data coming from the analog watchdog filter are up to a 16-bit resolution). Bits AWHT[7:0] are not taken into comparison in this case.</td>
<td></td>
</tr>
<tr>
<td>Bits 7:4</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 3:0</td>
<td><strong>BKAWH[3:0]</strong>: Break signal assignment to analog watchdog high threshold event</td>
</tr>
<tr>
<td><strong>BKAWH[i]</strong> = 0: Break i signal is not assigned to an analog watchdog high threshold event</td>
<td></td>
</tr>
<tr>
<td><strong>BKAWH[i]</strong> = 1: Break i signal is assigned to an analog watchdog high threshold event</td>
<td></td>
</tr>
</tbody>
</table>

30.8.10 **DFSDM filter x analog watchdog low threshold register (DFSDMFLTxAWLTR)**

Address offset: 0x124 + 0x80 * x, (x = 0 to 3)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:8</th>
<th>AWLT[23:0]: Analog watchdog low threshold</th>
</tr>
</thead>
<tbody>
<tr>
<td>These bits are written by software to define the high threshold for the analog watchdog.</td>
<td></td>
</tr>
<tr>
<td><strong>Note</strong>: In case channel transceivers monitor (AWFSEL=1), the higher 16 bits (AWHT[23:8]) define the 16-bit threshold as compared with the analog watchdog filter output (because data coming from the analog watchdog filter are up to a 16-bit resolution). Bits AWHT[7:0] are not taken into comparison in this case.</td>
<td></td>
</tr>
<tr>
<td>Bits 7:4</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 3:0</td>
<td><strong>BKAWL[3:0]</strong>: Break signal assignment to analog watchdog low threshold event</td>
</tr>
<tr>
<td><strong>BKAWL[i]</strong> = 0: Break i signal is not assigned to an analog watchdog low threshold event</td>
<td></td>
</tr>
<tr>
<td><strong>BKAWL[i]</strong> = 1: Break i signal is assigned to an analog watchdog low threshold event</td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:8 \textbf{AWLT}[23:0]: Analog watchdog low threshold
These bits are written by software to define the low threshold for the analog watchdog.

\textit{Note:} In case channel transceivers monitor (AWFSEL=1), only the higher 16 bits (AWLT[23:8]) define the 16-bit threshold as compared with the analog watchdog filter output (because data coming from the analog watchdog filter are up to a 16-bit resolution). Bits AWLT[7:0] are not taken into comparison in this case.

Bits 7:4 Reserved, must be kept at reset value.

Bits 3:0 \textbf{BKAWL}[3:0]: Break signal assignment to analog watchdog low threshold event

- BKAWL[i] = 0: Break i signal is not assigned to an analog watchdog low threshold event
- BKAWL[i] = 1: Break i signal is assigned to an analog watchdog low threshold event

\subsection*{30.8.11 DFSDM filter x analog watchdog status register (DFSDM\_FLTxAWSR)}

Address offset: 0x128 + 0x80 \times x, (x = 0 to 3)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>15:8</td>
<td>\textbf{AWHTF}[7:0]: Analog watchdog high threshold flag</td>
</tr>
<tr>
<td>7:0</td>
<td>\textbf{AWLTF}[7:0]: Analog watchdog low threshold flag</td>
</tr>
</tbody>
</table>

\textit{Note: All the bits of DFSDM\_FLTxAWSR are automatically reset when DFEN=0.}
30.8.12 **DFSDM filter x analog watchdog clear flag register** (DFSDM_FLTxAWCFR)

Address offset: $0x12C + 0x80 \times x$, ($x = 0 \text{ to } 3$)

Reset value: $0x0000 \text{ 0000}$

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>

**CLRAWHTF[7:0]**

**CLRAWLTF[7:0]**

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:8 **CLRAWHTF[7:0]**: Clear the analog watchdog high threshold flag

- **CLRAWHTF**[y]=0: Writing ‘0’ has no effect
- **CLRAWHTF**[y]=1: Writing ‘1’ to position y clears the corresponding AHWHTF[y] bit in the DFSDM_FLTxAWSR register

Bits 7:0 **CLRAWLTF[7:0]**: Clear the analog watchdog low threshold flag

- **CLRAWLTF**[y]=0: Writing ‘0’ has no effect
- **CLRAWLTF**[y]=1: Writing ‘1’ to position y clears the corresponding AWLTF[y] bit in the DFSDM_FLTxAWSR register

30.8.13 **DFSDM filter x extremes detector maximum register** (DFSDM_FLTxEXMAX)

Address offset: $0x130 + 0x80 \times x$, ($x = 0 \text{ to } 3$)

Reset value: $0x8000 \text{ 0000}$

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
</tr>
</tbody>
</table>

**EXMAX[23:8]**

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
</tr>
</tbody>
</table>

**EXMAX[7:0]**

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
</tr>
</tbody>
</table>

**EXMAXCH[2:0]**

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8 **EXMAX[23:0]**: Extremes detector maximum value

These bits are set by hardware and indicate the highest value converted by DFSDM_FLTx.

- **EXMAX[23:0]** bits are reset to value (0x800000) by reading of this register.

Bits 7:3 Reserved, must be kept at reset value.

Bits 2:0 **EXMAXCH[2:0]**: Extremes detector maximum data channel.

These bits contains information about the channel on which the data is stored into EXMAX[23:0].

Bits are cleared by reading of this register.
30.8.14  DFSDM filter x extremes detector minimum register (DFSDM_FLTxEXMIN)

Address offset: 0x134 + 0x80 * x, (x = 0 to 3)
Reset value: 0x7FFF FF00

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>EXMIN[23:8]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td>rs_r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 **EXMIN[23:0]**: Extremes detector minimum value
These bits are set by hardware and indicate the lowest value converted by DFSDM_FLTx.
EXMIN[23:0] bits are reset to value (0x7FFFFF) by reading of this register.

Bits 7:3  Reserved, must be kept at reset value.

Bits 2:0  **EXMINCH[2:0]**: Extremes detector minimum data channel
These bits contain information about the channel on which the data is stored into EXMIN[23:0]. Bits are cleared by reading of this register.

30.8.15  DFSDM filter x conversion timer register (DFSDM_FLTxCNVTIMR)

Address offset: 0x138 + 0x80 * x, (x = 0 to 3)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>CNVCNT[27:12]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| CNVCNT[11:0] |     |     |     |     |     |     |     |     |     |
|----|----|----|----|----|----|----|----|----|
|     |     |     |     |     |     |     |     |     |
Bits 31:4  **CNVCNT[27:0]**: 28-bit timer counting conversion time  
\[ t = \frac{\text{CNVCNT}[27:0]}{f_{\text{DFSDMCLK}}} \]  
The timer has an input clock from DFSDM clock (system clock  \( f_{\text{DFSDMCLK}} \)). Conversion time measurement is started on each conversion start and stopped when conversion finishes (interval between first and last serial sample). Only in case of filter bypass (\( \text{FOSR}[9:0] = 0 \)) is the conversion time measurement stopped and CNVCNT[27:0] = 0. The counted time is:

- if FAST=0 (or first conversion in continuous mode if FAST=1):
  \[ t = \frac{\text{FOSR} \times (\text{IOSR}-1 + \text{FORD}) + \text{FORD}}{f_{\text{CKIN}}} \]  
  \( \text{for Sinc}^x \) filters
  \[ t = \frac{\text{FOSR} \times (\text{IOSR}-1 + 4) + 2}{f_{\text{CKIN}}} \]  
  \( \text{for FastSinc filter} \)
- if FAST=1 in continuous mode (except first conversion):
  \[ t = \frac{\text{FOSR} \times \text{IOSR}}{f_{\text{CKIN}}} \]
- in case if \( \text{FOSR} = \text{FOSR}[9:0]+1 = 1 \) (filter bypassed, active only integrator):
  \[ CNVCNT = 0 \]  
  (counting is stopped, conversion time: \( t = \frac{\text{IOSR}}{f_{\text{CKIN}}} \))

where: \( f_{\text{CKIN}} \) is the channel input clock frequency (on given channel CKINy pin) or input data rate in case of parallel data input (from internal ADC or from CPU/DMA write).

*Note: When conversion is interrupted (e.g. by disable/enable selected channel) the timer counts also this interruption time.*

Bits 3:0  Reserved, must be kept at reset value.

### 30.8.16 DFSDM register map

The following table summarizes the DFSDM registers.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>DFSDM_CH0CFGR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>DFSDM_CH0CFGR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x08</td>
<td>DFSDM_CH0AWSCDR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0C</td>
<td>DFSDM_CH0WDATR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>DFSDM_CH0DATINR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x14 -</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>DFSDM_CH1CFGR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 255. DFSDM register map and reset values
### Table 255. DFSDM register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset name</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x24</td>
<td>DFSDM_CH1CFGR2</td>
<td>OFFSET[23:0]</td>
<td>DTRBS[4:0]</td>
<td>Offset value</td>
</tr>
<tr>
<td>0x28</td>
<td>DFSDM_CH1AWSGCDR</td>
<td>AWFORD[1:0]</td>
<td>AWFOSR[4:0]</td>
<td>BKSCD[3:0]</td>
</tr>
<tr>
<td>0x2C</td>
<td>DFSDM_CH1WDATR</td>
<td>WDATA[15:0]</td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x30</td>
<td>DFSDM_CH1DATINR</td>
<td>INDAT1[15:0]</td>
<td>INDAT0[15:0]</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x34 -</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x40</td>
<td>DFSDM_CH2CFGR1</td>
<td>DATPACK[1:0]</td>
<td>DATMPX[1:0]</td>
<td>CHINSEL</td>
</tr>
<tr>
<td>0x44</td>
<td>DFSDM_CH2CFGR2</td>
<td>OFFSET[23:0]</td>
<td>DTRBS[4:0]</td>
<td>Offset value</td>
</tr>
<tr>
<td>0x4C</td>
<td>DFSDM_CH2WDATR</td>
<td>WDATA[15:0]</td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x50</td>
<td>DFSDM_CH2DATINR</td>
<td>INDAT1[15:0]</td>
<td>INDAT0[15:0]</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x54 -</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x60</td>
<td>DFSDM_CH3CFGR1</td>
<td>DATPACK[1:0]</td>
<td>DATMPX[1:0]</td>
<td>CHINSEL</td>
</tr>
<tr>
<td>0x64</td>
<td>DFSDM_CH3CFGR2</td>
<td>OFFSET[23:0]</td>
<td>DTRBS[4:0]</td>
<td>Offset value</td>
</tr>
</tbody>
</table>
### Table 255. DFSDM register map and reset values (continued)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0x8C</td>
<td>DFSDM_CH3AWSCDR</td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH3WDATR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH3DATINR</td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH4CFGR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH4CFGR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH4AWSCDR</td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH4WDATR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH4DATINR</td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH5CFGR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH5CFGR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH5AWSCDR</td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH5WDATR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8C</td>
<td>DFSDM_CH5DATINR</td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend:
- **DATMPX**: DAT Multiplex
- **DATPACK**: DAT Pack
- **CHEN**: Channel Enable
- **CHINSEL**: Channel Select
- **SPICKSEL**: SPIC Select
- **SCDEN**: SCD Enable
- **SITP**: SPI Timing
- **BKSCD**: BKSCD
- **SCDT**: SCD Target
- **AWFOSR**: AWF Output Select
- **AWFORD**: AWF Output Direction

Notes:
- Offset values are in hexadecimal format.
### Table 255. DFSDM register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset [23:0]</th>
<th>DTRBS [4:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xAC</td>
<td>DFSDM_CH5WDATR</td>
<td>WDATA[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xB0</td>
<td>DFSDM_CH5DATINR</td>
<td>INDAT1[15:0]</td>
<td>INDAT0[15:0]</td>
<td></td>
</tr>
<tr>
<td>0xB4 - 0xBC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xC0</td>
<td>DFSDM_CH6CFGRI</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xC4</td>
<td>DFSDM_CH6CFGRI2</td>
<td>OFFSET[23:0]</td>
<td>DTRBS[4:0]</td>
<td></td>
</tr>
<tr>
<td>0xC8</td>
<td>DFSDM_CH6AWSHDR</td>
<td>AWFORD[1:0]</td>
<td>AWFOSR[4:0]</td>
<td>BKSCD[3:0]</td>
</tr>
<tr>
<td>0xCC</td>
<td>DFSDM_CH6WDATR</td>
<td>WDATA[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xD0</td>
<td>DFSDM_CH6DATINR</td>
<td>INDAT1[15:0]</td>
<td>INDAT0[15:0]</td>
<td></td>
</tr>
<tr>
<td>0xD4 - 0xDC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xE0</td>
<td>DFSDM_CH7CFGRI</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xE4</td>
<td>DFSDM_CH7CFGRI2</td>
<td>OFFSET[23:0]</td>
<td>DTRBS[4:0]</td>
<td></td>
</tr>
<tr>
<td>0xE8</td>
<td>DFSDM_CH7AWSHDR</td>
<td>AWFORD[1:0]</td>
<td>AWFOSR[4:0]</td>
<td>BKSCD[3:0]</td>
</tr>
<tr>
<td>0xEC</td>
<td>DFSDM_CH7WDATR</td>
<td>WDATA[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xF0</td>
<td>DFSDM_CH7DATINR</td>
<td>INDAT1[15:0]</td>
<td>INDAT0[15:0]</td>
<td></td>
</tr>
</tbody>
</table>
### Table 255. DFSDM register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x100</td>
<td>Reserved</td>
<td>Reserved</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x104</td>
<td>DFSDM_FLT0CR1</td>
<td>AWDC[7:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x108</td>
<td>DFSDM_FLT0CR2</td>
<td>EXCH[7:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x10C</td>
<td>DFSDM_FLT0ISR</td>
<td>SCDF[7:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x110</td>
<td>DFSDM_FLT0ISR</td>
<td>CLRSCDF[7:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x114</td>
<td>DFSDM_FLT0ISR</td>
<td>CLRCKAF[7:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x118</td>
<td>DFSDM_FLT0ISR</td>
<td>JDATA[23:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x120</td>
<td>DFSDM_FLT0AWCR</td>
<td>AWT[23:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x124</td>
<td>DFSDM_FLT0AWCR</td>
<td>AWLT[23:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x128</td>
<td>DFSDM_FLT0AWCR</td>
<td>AWH[7:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>0x12C</td>
<td>DFSDM_FLT0AWCR</td>
<td>CLRAWH[7:0]</td>
<td>0x0000000000000000</td>
</tr>
<tr>
<td>Offset</td>
<td>Register name</td>
<td>Register name</td>
<td>Offset</td>
</tr>
<tr>
<td>----------</td>
<td>-----------------------------</td>
<td>-----------------------------</td>
<td>----------</td>
</tr>
<tr>
<td>0x130</td>
<td>DFSDM_FLT0EXMAX</td>
<td>EXMAX[23:0]</td>
<td>0x134</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x13C -</td>
<td>Reserved</td>
<td></td>
<td>0x180</td>
</tr>
<tr>
<td>0x17C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x184</td>
<td>DFSDMFLT1CR2</td>
<td>AWDFCH[7:0]</td>
<td>0x18C</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>EXCH[7:0]</td>
<td></td>
</tr>
<tr>
<td>0x194</td>
<td>DFSDMFLT1FCR</td>
<td>FORD[2:0]</td>
<td>0x198</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 255. DFSDM register map and reset values (continued)
### Table 255. DFSDM register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x19C</td>
<td>DFSDM FLT1RDATAR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x1A0</td>
<td>DFSDM FLT1AWHTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x1A4</td>
<td>DFSDM FLT1AWLTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x1A8</td>
<td>DFSDM FLT1AWSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x1BC</td>
<td>DFSDM FLT1EXMAX</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x1A8</td>
<td>DFSDM FLT1EXMIN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x1BB</td>
<td>DFSDM FLT1CNVTMR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x188</td>
<td>DFSDM FLT2CR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x18C</td>
<td>DFSDM FLT2CR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x198</td>
<td>DFSDM FLT2BR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x19C</td>
<td>DFSDM FLT2CR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>
### Table 255. DFSDM register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x210</td>
<td>DFSDM_FLT2JCHG</td>
<td>JCHG[7:0]</td>
<td>0 0 0 0 0 0 0 1</td>
<td>0x214</td>
<td>DFSDM_FLT2FCR</td>
<td>FOSR[9:0]</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x218</td>
<td>DFSDM_FLT2JDATAR</td>
<td>JDATA[23:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x21C</td>
<td>DFSDM_FLT2AWHTR</td>
<td>AWHF[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x21C</td>
<td>DFSDM_FLT2RDATAR</td>
<td>RDATA[23:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x220</td>
<td>DFSDM_FLT2AWHTR</td>
<td>AWHF[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x220</td>
<td>DFSDM_FLT2AWLTR</td>
<td>AWLF[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x224</td>
<td>DFSDM_FLT2AWCFR</td>
<td>CLRAWHTF[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x224</td>
<td>DFSDM_FLT2EXMAX</td>
<td>EXMAX[23:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x228</td>
<td>DFSDM_FLT2AWCSR</td>
<td>AWLSF[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x228</td>
<td>DFSDM_FLT2AWCFR</td>
<td>CLRAWHTF[7:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x230</td>
<td>DFSDM_FLT2EXMIN</td>
<td>EXMNF[23:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x230</td>
<td>DFSDM_FLT2CNVTIMR</td>
<td>CNVCNT[27:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x234</td>
<td>DFSDM_FLT2CNVTIMR</td>
<td>CNVCNT[27:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x234</td>
<td>DFSDM_FLT3CR1</td>
<td>AVER[2:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x238</td>
<td>DFSDM_FLT3CR1</td>
<td>AVER[2:0]</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x238</td>
<td>DFSDM_FLT3CR1</td>
<td>JDMAEN</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>0x23C</td>
<td>DFSDM_FLT3CR1</td>
<td>JDMAEN</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td>reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 255. DFSDM register map and reset values (continued)
Table 255. DFSDM register map and reset values (continued)

| Offset | Register name          | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x284   | DFSDMFLT3CR2           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x288   | DFSDMFLT3ISR           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x28C   | DFSDMFLT3ICR           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x290   | DFSDMFLT3JCHGR         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x294   | DFSDMFLT3FCR           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x298   | DFSDMFLT3JDATAR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x29C   | DFSDMFLT3RDATA         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x2A0   | DFSDMFLT3AWHTR         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x2A4   | DFSDMFLT3AWLTR         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x2A8   | DFSDMFLT3AWSR          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x2AC   | DFSDMFLT3AWCFR         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x2B0   | DFSDMFLT3EXMAX         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | reset value            | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
Refer to Section 2.3 on page 129 for the register boundary addresses.
31 Digital camera interface (DCMI)

31.1 Introduction

The digital camera is a synchronous parallel interface able to receive a high-speed data flow from an external 8-, 10-, 12- or 14-bit CMOS camera module. It supports different data formats: YCbCr4:2:2/RGB565 progressive video and compressed data (JPEG).

31.2 DCMI main features

- 8-, 10-, 12- or 14-bit parallel interface
- Embedded/external line and frame synchronization
- Continuous or snapshot mode
- Crop feature
- Supports the following data formats:
  - 8/10/12/14-bit progressive video: either monochrome or raw Bayer
  - YCbCr 4:2:2 progressive video
  - RGB 565 progressive video
  - Compressed data: JPEG

31.3 DCMI functional description

The digital camera interface is a synchronous parallel interface that can receive high-speed data flows. It consists of up to 14 data lines (DCMI_D[13:0]) and a pixel clock line (DCMI_PIXCLK). The pixel clock has a programmable polarity, so that data can be captured on either the rising or the falling edge of the pixel clock.

The data are packed into a 32-bit data register (DCMI_DR) and then transferred through a general-purpose DMA channel. The image buffer is managed by the DMA, not by the camera interface.

The data received from the camera can be organized in lines/frames (raw YUB/RGB/Bayer modes) or can be a sequence of JPEG images. To enable JPEG image reception, the JPEG bit (bit 3 of DCMI_CR register) must be set.

The data flow is synchronized either by hardware using the optional DCMI_HSYNC (horizontal synchronization) and DCMI_VSYNC (vertical synchronization) signals or by synchronization codes embedded in the data flow.
31.3.1 DCMI block diagram

Figure 237 shows the DCMI block diagram.

![Figure 237. DCMI block diagram](image)

31.3.2 DCMI pins and internal signals

The following table shows DCMI pins.

<table>
<thead>
<tr>
<th>Mode</th>
<th>Pin name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 bits</td>
<td>DCMI_D[7:0]</td>
<td>Inputs</td>
<td>DCMI data</td>
</tr>
<tr>
<td>10 bits</td>
<td>DCMI_D[9:0]</td>
<td>Inputs</td>
<td></td>
</tr>
<tr>
<td>12 bits</td>
<td>DCMI_D[11:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>14 bits</td>
<td>DCMI_D[13:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>DCMI_PIXCLK</td>
<td>Input</td>
<td>Pixel clock</td>
</tr>
<tr>
<td></td>
<td>DCMI_HSYNC</td>
<td>Input</td>
<td>Horizontal synchronization / Data valid</td>
</tr>
<tr>
<td></td>
<td>DCMI_VSYNC</td>
<td>Input</td>
<td>Vertical synchronization</td>
</tr>
</tbody>
</table>

The following table shows DCMI internal signals.

<table>
<thead>
<tr>
<th>Internal signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dcmi_dma</td>
<td>Output</td>
<td>DCMI DMA request</td>
</tr>
<tr>
<td>dcmi_it</td>
<td>Output</td>
<td>DCMI interrupt request</td>
</tr>
<tr>
<td>dcmi_hclk</td>
<td>Input</td>
<td>DCMI interface clock</td>
</tr>
</tbody>
</table>
31.3.3 DCMI clocks

The digital camera interface uses two clock domains, DCMI_PIXCLK and HCLK. The signals generated with DCMI_PIXCLK are sampled on the rising edge of HCLK once they are stable. An enable signal is generated in the HCLK domain, to indicate that data coming from the camera are stable and can be sampled. The maximum DCMI_PIXCLK period must be higher than 2.5 HCLK periods.

31.3.4 DCMI DMA interface

The DMA interface is active when the CAPTURE bit of the DCMI_CR register is set. A DMA request is generated each time the camera interface receives a complete 32-bit data block in its register.

31.3.5 DCMI physical interface

The interface is composed of 11/13/15/17 inputs. Only the Slave mode is supported.

The camera interface can capture 8-bit, 10-bit, 12-bit or 14-bit data depending on the EDM[1:0] bits of the DCMI_CR register. If less than 14 bits are used, the unused input pins must be connected to ground.

DCMI pins are shown in Table 256.

The data are synchronous with DCMI_PIXCLK and change on the rising/falling edge of the pixel clock depending on the polarity.

1. The capture edge of DCMI_PIXCLK is the falling edge, the active state of DCMI_HSYNC and DCMI_VSYNC is 1.

2. DCMI_HSYNC and DCMI_VSYNC can change states at the same time.

8-bit data

When EDM[1:0] = 00 in DCMI_CR the interface captures 8 LSBs at its input (DCMI_D[7:0]) and stores them as 8-bit data. The DCMI_D[13:8] inputs are ignored. In this case, to capture a 32-bit word, the camera interface takes four pixel clock cycles.

The first captured data byte is placed in the LSB position in the 32-bit word and the 4th captured data byte is placed in the MSB position in the 32-bit word. The table below gives an example of the positioning of captured data bytes in two 32-bit words.
When EDM[1:0] = 01 in DCMI_CR, the camera interface captures 10-bit data at its input DCMI_D[9:0] and stores them as the 10 least significant bits of a 16-bit word. The remaining most significant bits of the DCMI_DR register (bits 11 to 15) are cleared to zero. So, in this case, a 32-bit data word is made up every two pixel clock cycles.

The first captured data are placed in the LSB position in the 32-bit word and the 2nd captured data are placed in the MSB position in the 32-bit word as shown in the table below.

<table>
<thead>
<tr>
<th>Byte address</th>
<th>31:24</th>
<th>23:16</th>
<th>15:8</th>
<th>7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>$D_{n+3}[7:0]$</td>
<td>$D_{n+2}[7:0]$</td>
<td>$D_{n+1}[7:0]$</td>
<td>$D_{n}[7:0]$</td>
</tr>
<tr>
<td>4</td>
<td>$D_{n+1}[7:0]$</td>
<td>$D_{n+6}[7:0]$</td>
<td>$D_{n+5}[7:0]$</td>
<td>$D_{n+4}[7:0]$</td>
</tr>
</tbody>
</table>

**10-bit data**

When EDM[1:0] = 10 in DCMI_CR, the camera interface captures 12-bit data at its input DCMI_D[11:0] and stores them as the 12 least significant bits of a 16-bit word. The remaining most significant bits are cleared to zero. So, in this case a 32-bit data word is made up every two pixel clock cycles.

The first captured data are placed in the LSB position in the 32-bit word and the 2nd captured data are placed in the MSB position in the 32-bit word as shown in the table below.

<table>
<thead>
<tr>
<th>Byte address</th>
<th>31:26</th>
<th>25:16</th>
<th>15:10</th>
<th>9:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>$D_{n+1}[9:0]$</td>
<td>0</td>
<td>$D_{n}[9:0]$</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>$D_{n+3}[9:0]$</td>
<td>0</td>
<td>$D_{n+2}[9:0]$</td>
</tr>
</tbody>
</table>

**12-bit data**

When EDM[1:0] = 11 in DCMI_CR, the camera interface captures 14-bit data at its input DCMI_D[13:0] and stores them as the 14 least significant bits of a 16-bit word. The remaining most significant bits are cleared to zero. So, in this case a 32-bit data word is made up every two pixel clock cycles.

The first captured data are placed in the LSB position in the 32-bit word and the 2nd captured data are placed in the MSB position in the 32-bit word as shown in the table below.

<table>
<thead>
<tr>
<th>Byte address</th>
<th>31:28</th>
<th>27:16</th>
<th>15:12</th>
<th>11:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>$D_{n+1}[11:0]$</td>
<td>0</td>
<td>$D_{n}[11:0]$</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>$D_{n+3}[11:0]$</td>
<td>0</td>
<td>$D_{n+2}[11:0]$</td>
</tr>
</tbody>
</table>

**14-bit data**

When EDM[1:0] = 11 in DCMI_CR, the camera interface captures 14-bit data at its input DCMI_D[13:0] and stores them as the 14 least significant bits of a 16-bit word. The remaining most significant bits are cleared to zero. So, in this case a 32-bit data word is made up every two pixel clock cycles.

The first captured data are placed in the LSB position in the 32-bit word and the 2nd captured data are placed in the MSB position in the 32-bit word as shown in the table below.
31.3.6 **DCMI synchronization**

The digital camera interface supports embedded or hardware (DCMI_HSYNC and DCMI_VSYNC) synchronization. When embedded synchronization is used, it is up to the digital camera module to make sure that the 0x00 and 0xFF values are used ONLY for synchronization (not in data). Embedded synchronization codes are supported only for the 8-bit parallel data interface width (that is, in the DCMI_CR register, the EDM[1:0] bits must be cleared).

For compressed data, the DCMI supports only the hardware synchronization mode. In this case, DCMI_VSYNC is used as a start/end of the image, and DCMI_HSYNC is used as a Data Valid signal. **Figure 239** shows the corresponding timing diagram.

**Table 261. Positioning of captured data bytes in 32-bit words (14-bit width)**

<table>
<thead>
<tr>
<th>Byte address</th>
<th>31:30</th>
<th>29:16</th>
<th>15:14</th>
<th>13:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>D_{n+1}[13:0]</td>
<td>0</td>
<td>D_{n}[13:0]</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>D_{n+3}[13:0]</td>
<td>0</td>
<td>D_{n+2}[13:0]</td>
</tr>
</tbody>
</table>

**Figure 239. Timing diagram**

![Figure 239. Timing diagram](image)

**Hardware synchronization mode**

In hardware synchronization mode, the two synchronization signals (DCMI_HSYNC/DCMI_VSYNC) are used.

Depending on the camera module/mode, data may be transmitted during horizontal/vertical synchronization periods. The DCMI_HSYNC/DCMI_VSYNC signals act like blanking signals since all the data received during DCMI_HSYNC/DCMI_VSYNC active periods are ignored.

In order to correctly transfer images into the DMA/RAM buffer, data transfer is synchronized with the DCMI_VSYNC signal. When the hardware synchronization mode is selected, and
Capture is enabled (CAPTURE bit set in DCMI_CR), data transfer is synchronized with the deactivation of the DCMI_VSYNC signal (next start of frame).

Transfer can then be continuous, with successive frames transferred by DMA to successive buffers or the same/circular buffer. To allow the DMA management of successive frames, a VSIF (Vertical synchronization interrupt flag) is activated at the end of each frame.

**Embedded data synchronization mode**

In this synchronization mode, the data flow is synchronized using 32-bit codes embedded in the data flow. These codes use the 0x00/0xFF values that are not used in data anymore. There are 4 types of codes, all with a 0xFF0000XY format. The embedded synchronization codes are supported only in 8-bit parallel data width capture (in the DCMI_CR register, the EDM[1:0] bits must be cleared). For other data widths, this mode generates unpredictable results and must not be used.

**Note:** Camera modules can have 8 such codes (in interleaved mode). For this reason, the interleaved mode is not supported by the camera interface (otherwise, every other half-frame would be discarded).

- **Mode 2**
  
  Four embedded codes signal the following events
  
  - Frame start (FS)
  - Frame end (FE)
  - Line start (LS)
  - Line end (LE)

  The XY values in the 0xFF0000XY format of the four codes are programmable (see Section 31.5.7: DCMI embedded synchronization code register (DCMI_ESCR)).

  A 0xFF value programmed as a “frame end” means that all the unused codes are interpreted as valid frame end codes.

  In this mode, once the camera interface has been enabled, the frame capture starts after the first occurrence of the frame end (FE) code followed by a frame start (FS) code.

- **Mode 1**

  An alternative coding is the camera mode 1. This mode is ITU656 compatible.

  The codes signal another set of events:
  
  - SAV (active line) - line start
  - EAV (active line) - line end
  - SAV (blanking) - end of line during interframe blanking period
  - EAV (blanking) - end of line during interframe blanking period

  This mode can be supported by programming the following codes:

  - FS ≤ 0xFF
  - FE ≤ 0xFF
  - LS ≤ SAV (active)
  - LE ≤ EAV (active)

  An embedded unmask code is also implemented for frame/line start and frame/line end codes. Using it, it is possible to compare only the selected unmasked bits with the programmed code. A bit can therefore be selected to compare in the embedded code and
detect a frame/line start or frame/line end. This means that there can be different codes for
the frame/line start and frame/line end with the unmasked bit position remaining the same.

Example

FS = 0xA5

Unmask code for FS = 0x10

In this case the frame start code is embedded in the bit 4 of the frame start code.

31.3.7 DCMI capture modes

This interface supports two types of capture: snapshot (single frame) and continuous grab.

Snapshot mode (single frame)

In this mode, a single frame is captured (CM = 1 of the DCMI_CR register). After the
CAPTURE bit is set in DCMI_CR, the interface waits for the detection of a start of frame
before sampling the data. The camera interface is automatically disabled (CAPTURE bit
cleared in DCMI_CR) after receiving the first complete frame. An interrupt is generated
(IT_FRAME) if it is enabled.

In case of an overrun, the frame is lost and the CAPTURE bit is cleared.

Continuous grab mode

In this mode (CM bit = 0 in DCMI_CR), once the CAPTURE bit has been set in DCMI_CR,
the grabbing process starts on the next DCMI_VSYNC or embedded frame start depending
on the mode. The process continues until the CAPTURE bit is cleared in DCMI_CR. Once
the CAPTURE bit has been cleared, the grabbing process continues until the end of the
current frame.
1. Here, the active state of DCMI_HSYNC and DCMI_VSYNC is 1.
2. DCMI_HSYNC and DCMI_VSYNC can change states at the same time.

In continuous grab mode, the FCRC[1:0] bits in DCMI_CR can be configured to grab all pictures, every second picture or one out of four pictures to decrease the frame capture rate.

**Note:** In the hardware synchronization mode (ESS = 0 in DCMI_CR), the IT_VSYNC interrupt is generated (if enabled) even when CAPTURE = 0 in DCMI_CR so, to reduce the frame capture rate even further, the IT_VSYNC interrupt can be used to count the number of frames between 2 captures in conjunction with the Snapshot mode. This is not allowed by embedded data synchronization mode.

### 31.3.8 DCMI crop feature

With the crop feature, the camera interface can select a rectangular window from the received image. The start (upper left corner) coordinates and size (horizontal dimension in number of pixel clocks and vertical dimension in number of lines) are specified using two 32-bit registers (DCMI_CWSTRT and DCMI_CWSIZE). The size of the window is specified in number of pixel clocks (horizontal dimension) and in number of lines (vertical dimension).

**Figure 242. Coordinates and size of the window after cropping**

These registers specify the coordinates of the starting point of the capture window as a line number (in the frame, starting from 0) and a number of pixel clocks (on the line, starting from 0), and the size of the window as a line number and a number of pixel clocks. The CAPCNT value can only be a multiple of 4 (two least significant bits are forced to 0) to allow the correct transfer of data through the DMA.
If the DCMI_VSYNC signal goes active before the number of lines is specified in the DCMI_CWSIZE register, then the capture stops and an IT_FRAME interrupt is generated when enabled.

Figure 243. Data capture waveforms

1. Here, the active state of DCMI_HSYNC and DCMI_VSYNC is 1.
2. DCMI_HSYNC and DCMI_VSYNC can change states at the same time.

31.3.9 DCMI JPEG format

To allow JPEG image reception, it is necessary to set the JPEG bit of the DCMI_CR register. JPEG images are not stored as lines and frames, so the DCMI_VSYNC signal is used to start the capture while DCMI_HSYNC serves as a data enable signal. The number of bytes in a line may not be a multiple of 4. This case must be carefully handled since a DMA request is generated each time a complete 32-bit word has been constructed from the captured data. When an end of frame is detected and the 32-bit word to be transferred has not been completely received, the remaining data are padded with zeros and a DMA request is generated.

The crop feature and embedded synchronization codes cannot be used in JPEG format.

31.3.10 DCMI FIFO

A 8-word FIFO is implemented to manage data rate transfers on the AHB. The DCMI features a simple FIFO controller with a read pointer incremented each time the camera interface reads from the AHB, and a write pointer incremented each time the camera interface writes to the FIFO. There is no overrun protection to prevent the data from being overwritten if the AHB interface does not sustain the data transfer rate.

In case of overrun or errors in the synchronization signals, the FIFO is reset and the DCMI interface waits for a new start of frame.
31.3.11 DCMI data format description

Data formats
Three types of data are supported:

- 8/10/12/14-bit progressive video: either monochrome or raw Bayer format
- YCbCr 4:2:2 progressive video
- RGB565 progressive video. A pixel coded in 16 bits (5 bits for blue, 5 bits for red, 6 bits for green) takes two clock cycles to be transferred.

Compressed data: JPEG

For B&W (black and white), YCbCr or RGB data, the maximum input size is 2048 × 2048 pixels. No limit in JPEG compressed mode.

For monochrome, RGB and YCbCr, the frame buffer is stored in raster mode. 32-bit words are used. Only the little-endian format is supported.

![Figure 244. Pixel raster scan order](image)

**Monochrome format**

- Raster format
- 8 bits per pixel

The table below shows how the data are stored.

<table>
<thead>
<tr>
<th>Byte address</th>
<th>31:24</th>
<th>23:16</th>
<th>15:8</th>
<th>7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>n + 3</td>
<td>n + 2</td>
<td>n + 1</td>
<td>n</td>
</tr>
<tr>
<td>4</td>
<td>n + 7</td>
<td>n + 6</td>
<td>n + 5</td>
<td>n + 4</td>
</tr>
</tbody>
</table>

**RGB format**

- Raster format
- RGB
- Interleaved: one buffer: R, G and B interleaved (such as BRGBRGRBGR)
- Optimized for display output
The RGB planar format is compatible with standard OS frame buffer display formats. Only 16 BPP (bits per pixel): RGB565 (2 pixels per 32-bit word) is supported.

The 24 BPP (palletized format) and gray-scale formats are not supported. Pixels are stored in a raster scan order, that is from top to bottom for pixel rows, and from left to right within a pixel row. Pixel components are R (red), G (green) and B (blue). All components have the same spatial resolution (4:4:4 format). A frame is stored in a single part, with the components interleaved on a pixel basis.

The table below shows how the data are stored.

### Table 263. Data storage in RGB progressive video format

<table>
<thead>
<tr>
<th>Byte address</th>
<th>31:27</th>
<th>26:21</th>
<th>20:16</th>
<th>15:11</th>
<th>10:5</th>
<th>4:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Red n + 1</td>
<td>Green n + 1</td>
<td>Blue n + 1</td>
<td>Red n</td>
<td>Green n</td>
<td>Blue n</td>
</tr>
<tr>
<td>4</td>
<td>Red n + 4</td>
<td>Green n + 3</td>
<td>Blue n + 3</td>
<td>Red n + 2</td>
<td>Green n + 2</td>
<td>Blue n + 2</td>
</tr>
</tbody>
</table>

### YCbCr format

Characteristics:
- Raster format
- YCbCr 4:2:2
- Interleaved: one buffer: Y, Cb and Cr interleaved (such as CbYCrYCbYCr)

Pixel components are Y (luminance or "luma"), Cb and Cr (chrominance or "chroma" blue and red). Each component is encoded in 8 bits. Luma and chroma are stored together (interleaved) as shown in the table below.

### Table 264. Data storage in YCbCr progressive video format

<table>
<thead>
<tr>
<th>Byte address</th>
<th>31:24</th>
<th>23:16</th>
<th>15:8</th>
<th>7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Y n + 1</td>
<td>Cr n</td>
<td>Y n</td>
<td>Cb n</td>
</tr>
<tr>
<td>4</td>
<td>Y n + 3</td>
<td>Cr n + 2</td>
<td>Y n + 2</td>
<td>Cb n + 2</td>
</tr>
</tbody>
</table>

### YCbCr format - Y only

Characteristics:
- Raster format
- YCbCr 4:2:2
- The buffer only contains Y information - monochrome image

Pixel components are Y (luminance or "luma"), Cb and Cr (chrominance or "chroma" blue and red). In this mode, the chroma information is dropped. Only the luma component of each pixel, encoded in 8 bits, is stored as shown in Table 265.

The result is a monochrome image having the same resolution as the original YCbCr data.
Half resolution image extraction

This is a modification of the previous reception modes, being applicable to monochrome, RGB or Y extraction modes.

This mode is used to only store a half resolution image. It is selected through OELS and LSM control bits.

### 31.4 DCMI interrupts

Five interrupts are generated. All interrupts are maskable by software. The global interrupt (dcmi_it) is the OR of all the individual interrupts. The table below gives the list of all interrupts.

#### Table 266. DCMI interrupts

<table>
<thead>
<tr>
<th>Interrupt acronym</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Interrupt clear method</th>
<th>Exits Sleep mode</th>
<th>Exits Stop and Standby modes</th>
</tr>
</thead>
<tbody>
<tr>
<td>dcmi_it</td>
<td>End of line</td>
<td>LINE_RIS</td>
<td>LINE_IE</td>
<td>Set LINE_ISC</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>End of frame capture</td>
<td>FRAME_RIS</td>
<td>FRAME_IE</td>
<td>Set FRAME_ISC</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>Overrun of data reception</td>
<td>OVR_RIS</td>
<td>OVR_IE</td>
<td>Set OVR_ISC</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>Synchronization frame</td>
<td>VSYNC_RIS</td>
<td>VSYNC_IE</td>
<td>Set VSYNC_ISC</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>Detection of an error in the</td>
<td>ERR_RIS</td>
<td>ERR_IE</td>
<td>Set ERR_ISC</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>embedded synchronization frame</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>detection</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
31.5 DCMI registers

Refer to Section 1.2 on page 101 for list of abbreviations used in register descriptions. All DCMI registers must be accessed as 32-bit words, otherwise a bus error occurs.

31.5.1 DCMI control register (DCMI_CR)

Address offset: 0x00

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:21</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 20 OELS</td>
<td>Odd/Even Line Select (Line Select Start)</td>
</tr>
<tr>
<td>0: Interface captures first line after the frame start, second one being dropped.</td>
<td></td>
</tr>
<tr>
<td>1: Interface captures second line from the frame start, first one being dropped.</td>
<td></td>
</tr>
<tr>
<td>Bit 19 LSM</td>
<td>Line Select mode</td>
</tr>
<tr>
<td>0: Interface captures all received lines.</td>
<td></td>
</tr>
<tr>
<td>1: Interface captures one line out of two.</td>
<td></td>
</tr>
<tr>
<td>Bit 18 OEBS</td>
<td>Odd/Even Byte Select (Byte Select Start)</td>
</tr>
<tr>
<td>This bit works in conjunction with BSM field (BSM ≠ 00).</td>
<td></td>
</tr>
<tr>
<td>0: Interface captures first data (byte or double byte) from the frame/line start, second one being dropped.</td>
<td></td>
</tr>
<tr>
<td>1: Interface captures second data (byte or double byte) from the frame/line start, first one being dropped.</td>
<td></td>
</tr>
<tr>
<td>Bits 17:16 BSM[1:0]: Byte Select mode</td>
<td></td>
</tr>
<tr>
<td>00: Interface captures all received data.</td>
<td></td>
</tr>
<tr>
<td>01: Interface captures every other byte from the received data.</td>
<td></td>
</tr>
<tr>
<td>10: Interface captures one byte out of four.</td>
<td></td>
</tr>
<tr>
<td>11: Interface captures two bytes out of four.</td>
<td></td>
</tr>
<tr>
<td>Note: This mode only works for EDM[1:0] = 00. For all other EDM values, this field must be programmed to the reset value.</td>
<td></td>
</tr>
<tr>
<td>Bit 15 Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>Bit 14 ENABLE: DCMI enable</td>
<td></td>
</tr>
<tr>
<td>0: DCMI disabled</td>
<td></td>
</tr>
<tr>
<td>1: DCMI enabled</td>
<td></td>
</tr>
<tr>
<td>Note: The DCMI configuration registers must be programmed correctly before enabling this bit.</td>
<td></td>
</tr>
<tr>
<td>Bits 13:12 Reserved, must be kept at reset value.</td>
<td></td>
</tr>
</tbody>
</table>
Bits 11:10 **EDM[1:0]**: Extended data mode
- 00: Interface captures 8-bit data on every pixel clock.
- 01: Interface captures 10-bit data on every pixel clock.
- 10: Interface captures 12-bit data on every pixel clock.
- 11: Interface captures 14-bit data on every pixel clock.

Bits 9:8 **FCRC[1:0]**: Frame capture rate control
These bits define the frequency of frame capture. They are meaningful only in Continuous grab mode. They are ignored in snapshot mode.
- 00: All frames are captured.
- 01: Every alternate frame captured (50% bandwidth reduction)
- 10: One frame out of four captured (75% bandwidth reduction)
- 11: reserved

Bit 7 **VSPOL**: Vertical synchronization polarity
This bit indicates the level on the DCMI_VSYNC pin when the data are not valid on the parallel interface.
- 0: DCMI_VSYNC active low
- 1: DCMI_VSYNC active high

Bit 6 **HSPOL**: Horizontal synchronization polarity
This bit indicates the level on the DCMI_HSYNC pin when the data are not valid on the parallel interface.
- 0: DCMI_HSYNC active low
- 1: DCMI_HSYNC active high

Bit 5 **PCKPOL**: Pixel clock polarity
This bit configures the capture edge of the pixel clock.
- 0: Falling edge active
- 1: Rising edge active

Bit 4 **ESS**: Embedded synchronization select
- 0: Hardware synchronization data capture (frame/line start/stop) is synchronized with the DCMI_HSYNC/DCMI_VSYNC signals.
- 1: Embedded synchronization data capture is synchronized with synchronization codes embedded in the data flow.

*Note: Valid only for 8-bit parallel data. HSPOL/VSPOL are ignored when the ESS bit is set.*
This bit is disabled in JPEG mode.

Bit 3 **JPEG**: JPEG format
- 0: Uncompressed video format
- 1: This bit is used for JPEG data transfers. The DCMI_HSYNC signal is used as data enable. The crop and embedded synchronization features (ESS bit) cannot be used in this mode.

Bit 2 **CROP**: Crop feature
- 0: The full image is captured. In this case the total number of bytes in an image frame must be a multiple of four.
- 1: Only the data inside the window specified by the crop register is captured. If the size of the crop window exceeds the picture size, then only the picture size is captured.

Bit 1 **CM**: Capture mode
- 0: Continuous grab mode - The received data are transferred into the destination memory through the DMA. The buffer location and mode (linear or circular buffer) is controlled through the system DMA.
- 1: Snapshot mode (single frame) - Once activated, the interface waits for the start of frame and then transfers a single frame through the DMA. At the end of the frame, the CAPTURE bit is automatically reset.
Bit 0  **CAPTURE**: Capture enable
0: Capture disabled
1: Capture enabled
The camera interface waits for the first start of frame, then a DMA request is generated to transfer the received data into the destination memory.
In snapshot mode, the CAPTURE bit is automatically cleared at the end of the first frame received.
In continuous grab mode, if the software clears this bit while a capture is ongoing, the bit is effectively cleared after the frame end.

*Note*: The DMA controller and all DCMI configuration registers must be programmed correctly before enabling this bit.

### 31.5.2 DCMI status register (DCMI_SR)

Address offset: 0x04
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bit 2  **FNE**: FIFO not empty
This bit gives the status of the FIFO.
1: FIFO contains valid data.
0: FIFO empty

Bit 1  **VSYNC**: Vertical synchronization
This bit gives the state of the DCMI_VSYNC pin with the correct programmed polarity. When embedded synchronization codes are used, the meaning of this bit is the following:
0: active frame
1: synchronization between frames
In case of embedded synchronization, this bit is meaningful only if the CAPTURE bit in DCMI_CR is set.

Bit 0  **HSYNC**: Horizontal synchronization
This bit gives the state of the DCMI_HSYNC pin with the correct programmed polarity. When embedded synchronization codes are used, the meaning of this bit is the following:
0: active line
1: synchronization between lines
In case of embedded synchronization, this bit is meaningful only if the CAPTURE bit in DCMI_CR is set.
31.5.3 **DCMI raw interrupt status register (DCMI_RIS)**

DCMI_RIS gives the raw interrupt status and is accessible in read only. When read, this register returns the status of the corresponding interrupt before masking with the DCMI_IER register value.

Address offset: 0x08

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| Bits 31:5 | Reserved, must be kept at reset value. |

**Bit 4** **LINE_RIS**: Line raw interrupt status

This bit gets set when the DCMI_HSYNC signal changes from the inactive state to the active state. It goes high even if the line is not valid.

In the case of embedded synchronization, this bit is set only if the CAPTURE bit in DCMI_CR is set.

It is cleared by setting the LINE_ISC bit of the DCMI_ICR register.

**Bit 3** **VSYNC_RIS**: DCMI_VSYNC raw interrupt status

This bit is set when the DCMI_VSYNC signal changes from the inactive state to the active state.

In the case of embedded synchronization, this bit is set only if the CAPTURE bit is set in DCMI_CR.

It is cleared by setting the VSYNC_ISC bit of the DCMI_ICR register.

**Bit 2** **ERR_RIS**: Synchronization error raw interrupt status

0: No synchronization error detected

1: Embedded synchronization characters are not received in the correct order.

This bit is valid only in the embedded synchronization mode. It is cleared by setting the ERR_ISC bit of the DCMI_ICR register.

*Note*: This bit is available only in embedded synchronization mode.

**Bit 1** **OVR_RIS**: Overrun raw interrupt status

0: No data buffer overrun occurred

1: A data buffer overrun occurred and the data FIFO is corrupted.

The bit is cleared by setting the OVR_ISC bit of the DCMI_ICR register.

**Bit 0** **FRAME_RIS**: Capture complete raw interrupt status

0: No new capture

1: A frame has been captured.

This bit is set when a frame or window has been captured.

In case of a cropped window, this bit is set at the end of line of the last line in the crop. It is set even if the captured frame is empty (for example window cropped outside the frame).

The bit is cleared by setting the FRAME_ISC bit of the DCMI_ICR register.
31.5.4 DCMI interrupt enable register (DCMI_IER)

The DCMI_IER register is used to enable interrupts. When one of the DCMI_IER bits is set, the corresponding interrupt is enabled. This register is accessible in both read and write.

Address offset: 0x0C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:5 Reserved, must be kept at reset value.

Bit 4 **LINE_IE**: Line interrupt enable
0: No interrupt generation when the line is received
1: An interrupt is generated when a line has been completely received.

Bit 3 **VSYNC_IE**: DCMI_VSYNC interrupt enable
0: No interrupt generation
1: An interrupt is generated on each DCMI_VSYNC transition from the inactive to the active state.
The active state of the DCMI_VSYNC signal is defined by the VSPOL bit.

Bit 2 **ERR_IE**: Synchronization error interrupt enable
0: No interrupt generation
1: An interrupt is generated if the embedded synchronization codes are not received in the correct order.

*Note: This bit is available only in embedded synchronization mode.*

Bit 1 **OVR_IE**: Overrun interrupt enable
0: No interrupt generation
1: An interrupt is generated if the DMA was not able to transfer the last data before new data (32-bit) are received.

Bit 0 **FRAME_IE**: Capture complete interrupt enable
0: No interrupt generation
1: An interrupt is generated at the end of each received frame/crop window (in crop mode).
31.5.5  DCMI masked interrupt status register (DCMI_MIS)

This DCMI_MIS register is a read-only register. When read, it returns the current masked status value (depending on the value in DCMI_IER) of the corresponding interrupt. A bit in this register is set if the corresponding enable bit in DCMI_IER is set and the corresponding bit in DCMI_RIS is set.

Address offset: 0x10
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:5 Reserved, must be kept at reset value.

Bit 4  **LINE_MIS**: Line masked interrupt status
This bit gives the status of the masked line interrupt.
0: No interrupt generation when the line is received
1: An Interrupt is generated when a line has been completely received and the LINE_IE bit is set in DCMI_IER.

Bit 3  **VSYNC_MIS**: VSYNC masked interrupt status
This bit gives the status of the masked VSYNC interrupt.
0: No interrupt is generated on DCMI_VSYNC transitions.
1: An interrupt is generated on each DCMI_VSYNC transition from the inactive to the active state and the VSYNC_IE bit is set in DCMI_IER.
The active state of the DCMI_VSYNC signal is defined by the VSPOL bit.

Bit 2  **ERR_MIS**: Synchronization error masked interrupt status
This bit gives the status of the masked synchronization error interrupt.
0: No interrupt is generated on a synchronization error.
1: An interrupt is generated if the embedded synchronization codes are not received in the correct order and the ERR_IE bit in DCMI_IER is set.

*Note: This bit is available only in embedded synchronization mode.*

Bit 1  **OVR_MIS**: Overrun masked interrupt status
This bit gives the status of the masked overflow interrupt.
0: No interrupt is generated on overrun.
1: An interrupt is generated if the DMA was not able to transfer the last data before new data (32-bit) are received and the OVR_IE bit is set in DCMI_IER.

Bit 0  **FRAME_MIS**: Capture complete masked interrupt status
This bit gives the status of the masked capture complete interrupt
0: No interrupt is generated after a complete capture.
1: An interrupt is generated at the end of each received frame/crop window (in crop mode) and the FRAME_IE bit is set in DCMI_IER.
31.5.6 **DCMI interrupt clear register (DCMI_ICR)**

The DCMI_ICR register is write-only. Setting a bit of this register clears the corresponding flag in the DCMI_RIS and DCMI_MIS registers. Writing 0 has no effect.

Address offset: 0x14

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:5 Reserved, must be kept at reset value.

- **Bit 4 LINE_ISC**: line interrupt status clear
  
  Setting this bit clears the LINE_RIS flag in the DCMI_RIS register.

- **Bit 3 VSYNC_ISC**: Vertical Synchronization interrupt status clear
  
  Setting this bit clears the VSYNC_RIS flag in the DCMI_RIS register.

- **Bit 2 ERR_ISC**: Synchronization error interrupt status clear
  
  Setting this bit clears the ERR_RIS flag in the DCMI_RIS register.
  
  Note: This bit is available only in embedded synchronization mode.

- **Bit 1 OVR_ISC**: Overrun interrupt status clear
  
  Setting this bit clears the OVR_RIS flag in the DCMI_RIS register.

- **Bit 0 FRAME_ISC**: Capture complete interrupt status clear
  
  Setting this bit clears the FRAME_RIS flag in the DCMI_RIS register.

31.5.7 **DCMI embedded synchronization code register (DCMI_ESCR)**

Address offset: 0x18

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>FEC[7:0]</td>
<td>LEC[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| LSC[7:0] | FSC[7:0] |
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
31.5.8 DCMI embedded synchronization unmask register (DCMI_ESUR)

Address offset: 0x1C
Reset value: 0x0000 0000

Bits 31:24 FEU[7:0]: Frame end delimiter unmask
This byte specifies the mask to be applied to the code of the frame end delimiter. 0: The corresponding bit in the FEC byte in DCMI_ESCR is compared while comparing the frame end delimiter with the received data. 1: The corresponding bit in the FEC byte in DCMI_ESCR is masked while comparing the frame end delimiter with the received data.

Bits 23:16 LEU[7:0]: Line end delimiter unmask
This byte specifies the mask to be applied to the code of the line end delimiter. 0: The corresponding bit in the LEC byte in DCMI_ESCR is compared while comparing the line end delimiter with the received data. 1: The corresponding bit in the LEC byte in DCMI_ESCR is masked while comparing the line end delimiter with the received data.

Bits 15:8 LSU[7:0]: Line start delimiter unmask
This byte specifies the mask to be applied to the code of the line start delimiter. 0: The corresponding bit in the LSC byte in DCMI_ESCR is compared while comparing the line start delimiter with the received data. 1: The corresponding bit in the LSC byte in DCMI_ESCR is masked while comparing the line start delimiter with the received data.
31.5.9 **DCMI crop window start (DCMI_CWSTRT)**

Address offset: 0x20
Reset value: 0x0000 0000

| Bits 31:29 | Reserved, must be kept at reset value. |
| Bits 28:16 | VST[12:0]: Vertical start line count |
|           | The image capture starts with this line number. Previous line data are ignored. |
|           | 0x0000: line 1 |
|           | 0x0001: line 2 |
|           | 0x0002: line 3 |
| ...      | |

| Bits 15:14 | Reserved, must be kept at reset value. |
| Bits 13:0  | HOFFCNT[13:0]: Horizontal offset count |
|           | This value gives the number of pixel clocks to count before starting a capture. |

31.5.10 **DCMI crop window size (DCMI_CWSIZE)**

Address offset: 0x24
Reset value: 0x0000 0000

| Bits 31:30 | Reserved, must be kept at reset value. |
31.5.11 DCMI data register (DCMI_DR)

Address offset: 0x28

Reset value: 0x00000000

The digital camera Interface packages all the received data in 32-bit format before requesting a DMA transfer. A 8-word deep FIFO is available to leave enough time for DMA transfers and avoid DMA overrun conditions.

```
<table>
<thead>
<tr>
<th>Bits 31:24</th>
<th>BYTE3[7:0]</th>
<th>Bits 23:16</th>
<th>BYTE2[7:0]</th>
<th>Bits 15:8</th>
<th>BYTE1[7:0]</th>
<th>Bits 7:0</th>
<th>BYTE0[7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>r</td>
<td>30</td>
<td>r</td>
<td>29</td>
<td>r</td>
<td>28</td>
<td>r</td>
</tr>
<tr>
<td>27</td>
<td>r</td>
<td>26</td>
<td>r</td>
<td>25</td>
<td>r</td>
<td>24</td>
<td>r</td>
</tr>
<tr>
<td>23</td>
<td>r</td>
<td>22</td>
<td>r</td>
<td>21</td>
<td>r</td>
<td>20</td>
<td>r</td>
</tr>
<tr>
<td>19</td>
<td>r</td>
<td>18</td>
<td>r</td>
<td>17</td>
<td>r</td>
<td>16</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>r</td>
<td>14</td>
<td>r</td>
<td>13</td>
<td>r</td>
<td>12</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td>r</td>
<td>10</td>
<td>r</td>
<td>9</td>
<td>r</td>
<td>8</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td>r</td>
<td>6</td>
<td>r</td>
<td>5</td>
<td>r</td>
<td>4</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td>r</td>
<td>2</td>
<td>r</td>
<td>1</td>
<td>r</td>
<td>0</td>
<td>r</td>
</tr>
</tbody>
</table>
```

31.5.12 DCMI register map

Table 267. DCMI register map and reset values

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x00   | DCMI_CR       | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
Table 267. DCMI register map and reset values (continued)

| Offset | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x04   | DCMI_SR       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x08   | DCMI_RIS      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0C   | DCMI_IER      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x10   | DCMI_MIS      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x14   | DCMI_ICR      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x18   | DCMI_ESCR     | FEC[7:0] | LEC[7:0] | LSC[7:0] | FSC[7:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x1C   | DCMI_ESUR     | FEU[7:0] | LEU[7:0] | LSU[7:0] | FSU[7:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x20   | DCMI_CWSTRT   | VST[12:0] |     |     | HOFFCNT[13:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x24   | DCMI_CWSIZE   | VLINE[13:0] |     |     | CAPCNT[13:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x28   | DCMI_DR       | BYTE3[7:0] | BYTE2[7:0] | BYTE1[7:0] | BYTE0[7:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Refer to Section 2.3 for the register boundary addresses.
32 LCD-TFT display controller (LTDC)

32.1 Introduction
The LCD-TFT (liquid crystal display - thin film transistor) display controller provides a parallel digital RGB (red, green, blue) and signals for horizontal, vertical synchronization, pixel clock and data enable as output to interface directly to a variety of LCD and TFT panels.

32.2 LTDC main features
- 24-bit RGB parallel pixel output; 8 bits-per-pixel (RGB888)
- 2 display layers with dedicated FIFO (64x64-bit)
- Color look-up table (CLUT) up to 256 color (256x24-bit) per layer
- Programmable timings for different display panels
- Programmable background color
- Programmable polarity for HSYNC, VSYNC and data enable
- Up to 8 input color formats selectable per layer:
  - ARGB8888
  - RGB888
  - RGB565
  - ARGB1555
  - ARGB4444
  - L8 (8-bit luminance or CLUT)
  - AL44 (4-bit alpha + 4-bit luminance)
  - AL88 (8-bit alpha + 8-bit luminance)
- Pseudo-random dithering output for low bits per channel
  - Dither width 2 bits for red, green, blue
- Flexible blending between two layers using alpha value (per pixel or constant)
- Color keying (transparency color)
- Programmable window position and size
- Supports thin film transistor (TFT) color displays
- AXI master interface with burst of 16 double-words
- Up to 4 programmable interrupt events
32.3 LTDC functional description

32.3.1 LTDC block diagram

**Figure 245. LTDC block diagram**

![LTDC block diagram](image)

---

32.3.2 LTDC pins and internal signals

The table below summarizes the LTDC signal interface.

**Table 268. LTDC external pins**

<table>
<thead>
<tr>
<th>LCD-TFT signals</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LCD_CLK</td>
<td>Output</td>
<td>Clock output</td>
</tr>
<tr>
<td>LCD_HSYNC</td>
<td>Output</td>
<td>Horizontal synchronization</td>
</tr>
<tr>
<td>LCD VSYNC</td>
<td>Output</td>
<td>Vertical synchronization</td>
</tr>
<tr>
<td>LCD_DE</td>
<td>Output</td>
<td>Not data enable</td>
</tr>
<tr>
<td>LCD_R[7:0]</td>
<td>Output</td>
<td>8-bit Red data</td>
</tr>
<tr>
<td>LCD_G[7:0]</td>
<td>Output</td>
<td>8-bit Green data</td>
</tr>
<tr>
<td>LCD_B[7:0]</td>
<td>Output</td>
<td>8-bit Blue data</td>
</tr>
</tbody>
</table>

The LTDC pins must be configured by the user application. The unused pins can be used for other purposes.

For LTDC outputs up to 24 bits (RGB888), if less than 8 bpp are used to output for example RGB565 or RGB666 to interface on 16- or 18-bit displays, the RGB display data lines must be connected to the MSB of the LTDC RGB data lines.

As an example, in the case of an LTDC interfacing with a RGB565 16-bit display, the LTDC display R[4:0], G[5:0] and B[4:0] data lines pins must be connected to the LCD_R[7:3], LCD_G[7:2] and LCD_B[7:3] pins.
The internal signals of the LTDC are given in the table below.

**Table 269. LTDC internal signals**

<table>
<thead>
<tr>
<th>Names</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ltdc_aclk</td>
<td>Input</td>
<td>LTDC AXI clock</td>
</tr>
<tr>
<td>ltdc_pclk</td>
<td>Input</td>
<td>LTDC APB clock for register access</td>
</tr>
<tr>
<td>ltdc_ker_ck</td>
<td>Input</td>
<td>LTDC kernel clock used for LCD_CLK (pixel clock) generation</td>
</tr>
<tr>
<td>ltdc_li_it</td>
<td>Output</td>
<td>LTDC line interrupt trigger for MDMA</td>
</tr>
<tr>
<td>ltdc_it</td>
<td>Output</td>
<td>LTDC global interrupt request</td>
</tr>
<tr>
<td>ltdc_err_it</td>
<td>Output</td>
<td>LTDC global error interrupt request</td>
</tr>
</tbody>
</table>

**32.3.3 LTDC reset and clocks**

The LTDC controller peripheral uses the following clock domains:

- **AXI clock domain (ltdc_aclk)**
  
  This domain contains the LTDC AXI master interface for data transfer from the memories to the layer FIFO and the frame-buffer configuration register.

- **APB clock domain (ltdc_pclk)**
  
  This domain contains the global configuration registers and the interrupt register.

- **Pixel clock domain (LCD_CLK)**
  
  This domain contains the pixel data generation, the layer configuration register as well as the LTDC interface signal generator. The LCD_CLK output must be configured following the panel requirements. The LCD_CLK is generated from a specific PLL output (refer to the reset and clock control section).

The table below summarizes the clock domain for each register.

**Table 270. Clock domain for each register**

<table>
<thead>
<tr>
<th>LTDC register</th>
<th>Clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTDC_LxCR</td>
<td>ltdc_aclk</td>
</tr>
<tr>
<td>LTDC_LxCFBAR</td>
<td>ltdc_aclk</td>
</tr>
<tr>
<td>LTDC_LxCFBLR</td>
<td>ltdc_pclk</td>
</tr>
<tr>
<td>LTDC_LxCFBLNR</td>
<td>ltdc_pclk</td>
</tr>
<tr>
<td>LTDC_SRCR</td>
<td>ltdc_pclk</td>
</tr>
<tr>
<td>LTDC_IER</td>
<td>ltdc_pclk</td>
</tr>
<tr>
<td>LTDC_ISR</td>
<td>ltdc_pclk</td>
</tr>
<tr>
<td>LTDC_ICR</td>
<td>ltdc_pclk</td>
</tr>
</tbody>
</table>
Table 270. Clock domain for each register (continued)

<table>
<thead>
<tr>
<th>LTDC register</th>
<th>Clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTDC_SSCR</td>
<td>Pixel clock (LCD_CLK)</td>
</tr>
<tr>
<td>LTDC_BPCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_AWCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_TWCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_GCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_BCCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LIPCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_CPSR</td>
<td></td>
</tr>
<tr>
<td>LTDC_CDSR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxWHPCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxWVPCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxCKCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxFPCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxCACR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxDCCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxBFCR</td>
<td></td>
</tr>
<tr>
<td>LTDC_LxCLUTWR</td>
<td></td>
</tr>
</tbody>
</table>

Care must be taken while accessing the LTDC registers, the APB bus is stalled during the access for a given time period (see the table below).

Table 271. LTDC register access and update durations

<table>
<thead>
<tr>
<th></th>
<th>Register clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>AXI domain</td>
</tr>
<tr>
<td>Register read access</td>
<td>7 x ltdc_pclk + 5 x ltdc_aclk</td>
</tr>
<tr>
<td>Register write access</td>
<td>6 x ltdc_pclk + 5 x ltdc_aclk</td>
</tr>
</tbody>
</table>

The LTDC controller can be reset by setting the corresponding bit in the RCC. It resets the three clock domains.
32.4 **LTDC programmable parameters**

The LTDC controller provides flexible configurable parameters. It can be enabled or disabled through the LTDC_GCR register.

32.4.1 **LTDC global configuration parameters**

**Synchronous timings**

The figure below presents the configurable timing parameters generated by the synchronous timings generator block presented in the block diagram Figure 245. It generates the horizontal and vertical synchronization timings panel signals, the pixel clock and the data enable signals.

![Figure 246. LTDC synchronous timings](image)

The LTDC programmable synchronous timings are the following:

- **HSYNC and VSYNC width**: horizontal and vertical synchronization width, configured by programming a value of HSYNC width - 1 and VSYNC width - 1 in the LTDC_SSCR register.

- **HBP and VBP**: horizontal and vertical synchronization back porch width, configured by programming the accumulated value HSYNC width + HBP - 1 and the accumulated value VSYNC width + VBP - 1 in the LTDC_BPCR register.

- **Active width and active height**: the active width and active height are configured by programming the accumulated value HSYNC width + HBP + active width - 1 and the
accumulated value VSYNC width + VBP + active height - 1 in the LTDC_AWCR register.

- Total width: the total width is configured by programming the accumulated value HSYNC width + HBP + active width + HFP - 1 in the LTDC_TWCR register. The HFP is the horizontal front porch period.

- Total height: the total height is configured by programming the accumulated value VSYNC height + VBP + active height + VFP - 1 in the LTDC_TWCR register. The VFP is the vertical front porch period.

Note: When the LTDC is enabled, the timings generated start with X/Y = 0/0 position as the first horizontal synchronization pixel in the vertical synchronization area and following the back porch, active data display area and the front porch. When the LTDC is disabled, the timing generator block is reset to X = total width - 1, Y = total height - 1 and held the last pixel before the vertical synchronization phase and the FIFO are flushed. Therefore only blanking data is output continuously.

Example of synchronous timings configuration

LTDC timings (must be extracted from panel datasheet):

- horizontal and vertical synchronization width: 0xA pixels and 0x2 lines
- horizontal and vertical back porch: 0x14 pixels and 0x2 lines
- active width and active height: 0x140 pixels, 0xF0 lines (320x240)
- horizontal front porch: 0xA pixels
- vertical front porch: 0x4 lines

The programmed values in the LTDC timings registers are:

- LTDC_SSCR register to be programmed to 0x00090001 (HSW[11:0] is 0x9 and VSH[10:0] is 0x1)
- LTDC_BPCR register to be programmed to 0x001D0003 (AHBP[11:0] is 0x1D (0xA + 0x13) and AVBP[10:0]A is 0x3 (0x2 + 0x1))
- LTDC_AWCR register to be programmed to 0x015D00F3 (AAW[11:0] is 0x15D (0xA +0x14 +0x13F) and AAH[10:0] is 0xF3 (0x2 + 0x2 + 0xEF))
- LTDC_TWCR register to be programmed to 0x00000167 (TOTALW[11:0] is 0x167 (0xA +0x14 +0x140 + 0x9))
- LTDC_THCR register to be programmed to 0x000000F7 (TOTALH[10:0]is 0xF7 (0x2 +0x2 + 0xF0 + 3))

Programmable polarity

The horizontal and vertical synchronization, data enable and pixel clock output signals polarity can be programmed to active high or active low through the LTDC_GCR register.

Background color

A constant background color (RGB888) can programmed through the LTDC_BCCR register. It is used for blending with the bottom layer.

Dithering

The dithering pseudo-random technique using an LFSR is used to add a small random value (threshold) to each pixel color channel (R, G or B) value, thus rounding up the MSB in
some cases when displaying a 24-bit data on 18-bit display. Thus the dithering technique is
used to round data which is different from one frame to the other.

The dithering pseudo-random technique is the same as comparing LSBs against a
threshold value and adding a 1 to the MSB part only, if the LSB part is ≥ the threshold. The
LSBs are typically dropped once dithering was applied.

The width of the added pseudo-random value is two bits for each color channel: two bits for
red, two bits for green and two bits for blue.

Once the LTDC is enabled, the LFSR starts running with the first active pixel and it is kept
running even during blanking periods and when dithering is switched off. If the LTDC is
disabled, the LFSR is reset.

The dithering can be switched on and off on the fly through the LTDC_GCR register.

**Reload shadow registers**

Some configuration registers are shadowed. The shadow registers values can be reloaded
immediately to the active registers when writing to these registers or at the beginning of the
vertical blanking period following the configuration in the LTDC_SRCR register. If the
immediate reload configuration is selected, the reload must be activated only when all new
registers have been written.

The shadow registers must not be modified again before the reload is done. Reading from
the shadow registers returns the actual active value. The new written value can only be read
after the reload has taken place.

A register reload interrupt can be generated if enabled in the LTDC_IER register.

The shadowed registers are all Layer1 and Layer2 registers except LTDC_LxCLUTWR.

**Interrupt generation event**

Refer to Section 32.5: LTDC interrupts for the interrupt configuration.

### 32.4.2 Layer programmable parameters

Up to two layers can be enabled, disabled and configured separately. The layer display
order is fixed and it is bottom up. If two layers are enabled, the layer2 is the top displayed
window.

**Windowing**

Every layer can be positioned and resized and it must be inside the active display area.

The window position and size are configured through the top-left and bottom-right X/Y
positions and the internal timing generator that includes the synchronous, back porch size
and the active data area. Refer to LTDC_LxWHPCR and LTDC_WVPCR registers.

The programmable layer position and size defines the first/last visible pixel of a line and the
first/last visible line in the window. It allows to display either the full image frame or only a
part of the image frame (see Figure 247):

- The first and the last visible pixel in the layer are set by configuring the WHSTPOS[11:0]
  and WHSPPOS[11:0] in the LTDC_LxWHPCR register.
- The first and the last visible lines in the layer are set by configuring the WVSTPOS[10:0]
  and WVSPPOS[10:0] in the LTDC_LxWVPCR register.
Pixel input format

The programmable pixel format is used for the data stored in the frame buffer of a layer. Up to eight input pixel formats can be configured for every layer through the LTDC_LxPFCR register.

The pixel data is read from the frame buffer and then transformed to the internal 8888 (ARGB) format as follows: components having a width of less than 8 bits get expanded to 8 bits by bit replication. The selected bit range is concatenated multiple times until it is longer than 8 bits. Of the resulting vector, the 8 MSB bits are chosen. Example: 5 bits of an RGB565 red channel become (bit positions) 43210432 (the three LSBs are filled with the three MSBs of the five bits).

The table below describes the pixel data mapping depending on the selected format.

<table>
<thead>
<tr>
<th>ARGB8888</th>
<th>RGB888</th>
<th>RGB565</th>
<th>ARGB1555</th>
</tr>
</thead>
<tbody>
<tr>
<td>@+3</td>
<td>@+2</td>
<td>@+1</td>
<td>@</td>
</tr>
<tr>
<td>A_x[7:0]</td>
<td>R_x[7:0]</td>
<td>G_x[7:0]</td>
<td>B_x[7:0]</td>
</tr>
<tr>
<td>@+7</td>
<td>@+6</td>
<td>@+5</td>
<td>@+4</td>
</tr>
<tr>
<td>A_x+1[7:0]</td>
<td>R_x+1[7:0]</td>
<td>G_x+1[7:0]</td>
<td>B_x+1[7:0]</td>
</tr>
<tr>
<td>@+3</td>
<td>@+2</td>
<td>@+1</td>
<td>@</td>
</tr>
<tr>
<td>B_x+1[7:0]</td>
<td>R_x[7:0]</td>
<td>G_x[7:0]</td>
<td>B_x[7:0]</td>
</tr>
<tr>
<td>@+7</td>
<td>@+6</td>
<td>@+5</td>
<td>@+4</td>
</tr>
<tr>
<td>G_x+2[7:0]</td>
<td>B_x+2[7:0]</td>
<td>R_x+1[7:0]</td>
<td>G_x+1[7:0]</td>
</tr>
<tr>
<td>@+3</td>
<td>@+2</td>
<td>@+1</td>
<td>@</td>
</tr>
<tr>
<td>@+7</td>
<td>@+6</td>
<td>@+5</td>
<td>@+4</td>
</tr>
<tr>
<td>@+3</td>
<td>@+2</td>
<td>@+1</td>
<td>@</td>
</tr>
</tbody>
</table>
Color look-up table (CLUT)

The CLUT can be enabled at run-time for every layer through the LTDC_LxCR register and it is only useful in case of indexed color when using the L8, AL44 and AL88 input pixel format.

First, the CLUT must be loaded with the R, G and B values that replace the original R, G, B values of that pixel (indexed color). Each color (RGB value) has its own address that is the position within the CLUT.

The R, G and B values and their own respective address are programmed through the LTDC_LxCLUTWR register:

- In case of L8 and AL88 input pixel format, the CLUT must be loaded by 256 colors. The address of each color is configured in the CLUTADD bits in the LTDC_LxCLUTWR register.

<table>
<thead>
<tr>
<th>Layer</th>
<th>Pixel Format</th>
<th>Color Look-up Table</th>
</tr>
</thead>
<tbody>
<tr>
<td>L8</td>
<td>L8</td>
<td>@+3 A_{x+1}[3:0] R_{x+1}[3:0] G_{x+1}[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@+2 G_{x+2}[3:0] B_{x+2}[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@+1 A_{x+3}[3:0] R_{x+3}[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@ L_{x+4}[7:0]</td>
</tr>
<tr>
<td>AL44</td>
<td>AL44</td>
<td>@+3 A_{x+1}[3:0] L_{x+1}[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@+2 A_{x+2}[3:0] L_{x+2}[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@+1 A_{x+3}[3:0] L_{x+3}[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@ L_{x+4}[7:0]</td>
</tr>
<tr>
<td>AL88</td>
<td>AL88</td>
<td>@+3 A_{x+1}[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@+2 L_{x+1}[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@+1 A_{x+2}[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>@ L_{x+2}[7:0]</td>
</tr>
</tbody>
</table>
In case of AL44 input pixel format, the CLUT must be loaded by only 16 colors. The address of each color must be filled by replicating the 4-bit L channel to 8-bit as follows:
- L0 (indexed color 0), at address 0x00
- L1, at address 0x11
- L2, at address 0x22
- ....
- L15, at address 0xFF

**Color frame buffer address**

Every layer has a start address for the color frame buffer configured through the LTDC_LxCFBAR register.

When a layer is enabled, the data is fetched from the color frame buffer.

**Color frame buffer length**

Every layer has a total line length setting for the color frame buffer in bytes and a number of lines in the frame buffer configurable in the LTDC_LxCFBLR and LTDC_LxCFBLNR register respectively.

The line length and the number of lines settings are used to stop the prefetching of data to the layer FIFO at the end of the frame buffer:
- If it is set to less bytes than required, a FIFO underrun interrupt is generated if it has been previously enabled.
- If it is set to more bytes than actually required, the useless data read from the FIFO is discarded. The useless data is not displayed.

**Color frame buffer pitch**

Every layer has a configurable pitch for the color frame buffer, that is the distance between the start of one line and the beginning of the next line in bytes. It is configured through the LTDC_LxCFBLR register.

**Layer blending**

The blending is always active and the two layers can be blended following the blending factors configured through the LTDC_LxBFCR register.

The blending order is fixed and it is bottom up. If two layers are enabled, first the Layer1 is blended with the Background color, then the layer2 is blended with the result of blended color of layer1 and the background. Refer to the figure below.

*Figure 248. Blending two layers with background*
**Default color**

Every layer can have a default color in the format ARGB which is used outside the defined layer window or when a layer is disabled.

The default color is configured through the LTDC_LxDCCR register.

The blending is always performed between the two layers even when a layer is disabled. To avoid displaying the default color when a layer is disabled, keep the blending factors of this layer in the LTDC_LxBFCR register to their reset value.

**Color keying**

A color key (RGB) can be configured to be representative for a transparent pixel.

If the color keying is enabled, the current pixels (after format conversion and before CLUT respectively blending) are compared to the color key. If they match for the programmed RGB value, all channels (ARGB) of that pixel are set to 0.

The color key value can be configured and used at run-time to replace the pixel RGB value.

The color keying is enabled through the LTDC_LxCKCR register.

The color keying is configured through the LTDC_LxCKCR register. The programmed value depends on the pixel format as it is compared to current pixel after pixel format conversion to ARGB888.

**Example:** if the a mid-yellow color (50 % red + 50 % green) is used as the transparent color key:

- In RGB565, the mid-yellow color is 0x8400. Set the LTDC_LxCKCR to 0x848200.
- In ARGB8888, the mid-yellow color is 0x808000. Set LTDC_LxCKCR to 0x808000.
- In all CLUT-based color modes (L8, AL88, AL44), set one of the palette entry to the mid-yellow color 0x808000 and set the LTDC_LxCKCR to 0x808000.

**32.5 LTDC interrupts**

The LTDC provides four maskable interrupts logically ORed to two interrupt vectors.

The interrupt sources can be enabled or disabled separately through the LTDC_IER register. Setting the appropriate mask bit to 1 enables the corresponding interrupt.

The two interrupts are generated on the following events:

- Line interrupt: generated when a programmed line is reached. The line interrupt position is programmed in the LTDC_LIPCR register
- Register reload interrupt: generated when the shadow registers reload is performed during the vertical blanking period
- FIFO underrun interrupt: generated when a pixel is requested from an empty layer FIFO
- Transfer error interrupt: generated when an AXI bus error occurs during data transfer
These interrupt events are connected to the NVIC controller as described in the figure below.

**Figure 249. Interrupt events**

![Diagram of interrupt events]

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Line</td>
<td>LIF</td>
<td>LIE</td>
</tr>
<tr>
<td>Register reload</td>
<td>RRIF</td>
<td>RRIEN</td>
</tr>
<tr>
<td>FIFO underrun</td>
<td>FUDERRIF</td>
<td>FUDERRIE</td>
</tr>
<tr>
<td>Transfer error</td>
<td>TERRIF</td>
<td>TERRIE</td>
</tr>
</tbody>
</table>

**Table 273. LTDC interrupt requests**

32.6 **LTDC programming procedure**

The steps listed below are needed to program the LTDC:

1. Enable the LTDC clock in the RCC register.
2. Configure the required pixel clock following the panel datasheet.
3. Configure the synchronous timings: VSYNC, HSYNC, vertical and horizontal back porch, active data area and the front porch timings following the panel datasheet as described in the Section 32.4.1.
4. Configure the synchronous signals and clock polarity in the LTDC_GCR register.
5. If needed, configure the background color in the LTDC_BCCR register.
6. Configure the needed interrupts in the LTDC_IER and LTDC_LIPCR register.
7. Configure the layer1/2 parameters by:
   - programming the layer window horizontal and vertical position in the LTDC_LxWHPCR and LTDC_WVPCR registers. The layer window must be in the active data area.
   - programming the pixel input format in the LTDC_LxPFCR register
   - programming the color frame buffer start address in the LTDC_LxFCBAR register
   - programming the line length and pitch of the color frame buffer in the LTDC_LxCFBLR register
   - programming the number of lines of the color frame buffer in the LTDC_LxCFBLNR register
   - if needed, loading the CLUT with the RGB values and its address in the LTDC_LxCLUTWR register
   - If needed, configuring the default color and the blending factors respectively in the LTDC_LxDCCR and LTDC_LxBFCR registers
8. Enable layer1/2 and if needed the CLUT in the LTDC_LxCR register.
9. If needed, enable dithering and color keying respectively in the LTDC_GCR and LTDC_LxCKCR registers. They can be also enabled on the fly.
10. Reload the shadow registers to active register through the LTDC_SRCR register.
11. Enable the LTDC controller in the LTDC_GCR register.
12. All layer parameters can be modified on the fly except the CLUT. The new configuration must be either reloaded immediately or during vertical blanking period by configuring the LTDC_SRCR register.

Note: All layer's registers are shadowed. Once a register is written, it must not be modified again before the reload has been done. Thus, a new write to the same register overrides the previous configuration if not yet reloaded.

32.7 LTDC registers

32.7.1 LTDC synchronization size configuration register (LTDC_SSCR)
Address offset: 0x008
Reset value: 0x0000 0000
This register defines the number of horizontal synchronization pixels minus 1 and the number of vertical synchronization lines minus 1. Refer to Figure 246 and Section 32.4 for an example of configuration.

<table>
<thead>
<tr>
<th>Bit 31:28</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 27:16</td>
<td><strong>HSW[11:0]</strong>: Horizontal synchronization width (in units of pixel clock period)</td>
</tr>
<tr>
<td></td>
<td>This bitfield defines the number of Horizontal Synchronization pixel minus 1.</td>
</tr>
<tr>
<td>Bit 15:11</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 10:0</td>
<td><strong>VSH[10:0]</strong>: Vertical synchronization height (in units of horizontal scan line)</td>
</tr>
<tr>
<td></td>
<td>This bitfield defines the vertical Synchronization height minus 1. It represents the number of horizontal synchronization lines.</td>
</tr>
</tbody>
</table>

32.7.2 LTDC back porch configuration register (LTDC_BPCR)
Address offset: 0x00C
Reset value: 0x0000 0000
This register defines the accumulated number of horizontal synchronization and back porch pixels minus 1 (HSYNC width + HBP - 1) and the accumulated number of vertical
synchronization and back porch lines minus 1 (VSYNC height + VBP - 1).
Refer to Figure 246 and Section 32.4 for an example of configuration.

The horizontal back porch is the period between horizontal synchronization going inactive and the start of the active display part of the next scan line.

Bits 27:16 **AHBP[11:0]**: Accumulated horizontal back porch (in units of pixel clock period)
These bits define the accumulated horizontal back porch width that includes the horizontal synchronization and horizontal back porch pixels minus 1.

The vertical back porch is the number of horizontal scan lines at a start of frame to the start of the first active scan line of the next frame.

### 32.7.3 LTDC active width configuration register (LTDC_AWCR)

Address offset: 0x010

Reset value: 0x0000 0000

This register defines the accumulated number of horizontal synchronization, back porch and active pixels minus 1 (HSYNC width + HBP + active width - 1) and the accumulated number of vertical synchronization, back porch lines and active lines minus 1 (VSYNC height + VBP + active height - 1). Refer to Figure 246 and Section 32.4 for an example of configuration.

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **AHBP[11:0]**: Accumulated horizontal back porch (in units of pixel clock period)
These bits define the accumulated horizontal back porch width that includes the horizontal synchronization and horizontal back porch pixels minus 1.

The horizontal back porch is the period between horizontal synchronization going inactive and the start of the active display part of the next scan line.

The active width is the number of pixels in active display area of the panel scan line. Refer to device datasheet for maximum active width supported following maximum pixel clock.

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **AAW[11:0]**: Accumulated active width (in units of pixel clock period)
These bits define the accumulated active width which includes the horizontal synchronization, horizontal back porch and active pixels minus 1.

Refer to device datasheet for maximum active width supported following maximum pixel clock.
32.7.4 **LTDC total width configuration register (LTDC_TWCR)**

Address offset: 0x014

Reset value: 0x0000 0000

This register defines the accumulated number of horizontal synchronization, back porch, active and front porch pixels minus 1 (HSYNC width + HBP + active width + HFP - 1) and the accumulated number of vertical synchronization, back porch lines, active and front lines minus 1 (VSYNC height + VBP + active height + VFP - 1). Refer to Figure 246 and Section 32.4 for an example of configuration.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **TOTALW[11:0]:** Total width (in units of pixel clock period)

These bits define the accumulated total width which includes the horizontal synchronization, horizontal back porch, active width and horizontal front porch pixels minus 1.

Bits 15:11 Reserved, must be kept at reset value.

Bits 10:0 **TOTALH[10:0]:** Total height (in units of horizontal scan line)

These bits define the accumulated height which includes the vertical synchronization, vertical back porch, the active height and vertical front porch height lines minus 1.

32.7.5 **LTDC global control register (LTDC_GCR)**

Address offset: 0x018

Reset value: 0x0000 2220

This register defines the global configuration of the LCD-TFT controller.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>HSPOL</td>
<td>VSPOL</td>
<td>DEPOL</td>
<td>PCPOL</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **TOTALW[11:0]:** Total width (in units of pixel clock period)

These bits define the accumulated total width which includes the horizontal synchronization, horizontal back porch, active width and horizontal front porch pixels minus 1.

Bits 15:11 Reserved, must be kept at reset value.

Bits 10:0 **TOTALH[10:0]:** Total height (in units of horizontal scan line)

These bits define the accumulated height which includes the vertical synchronization, vertical back porch, the active height and vertical front porch height lines minus 1.
Bit 31  **HSPOL**: Horizontal synchronization polarity  
    This bit is set and cleared by software.  
    0: Horizontal synchronization polarity is active low.  
    1: Horizontal synchronization polarity is active high.  

Bit 30  **VSPOL**: Vertical synchronization polarity  
    This bit is set and cleared by software.  
    0: Vertical synchronization is active low.  
    1: Vertical synchronization is active high.  

Bit 29  **DEPOL**: Not data enable polarity  
    This bit is set and cleared by software.  
    0: Not data enable polarity is active low.  
    1: Not data enable polarity is active high.  

Bit 28  **PCPOL**: Pixel clock polarity  
    This bit is set and cleared by software.  
    0: Pixel clock polarity is active low.  
    1: Pixel clock is active high.  

Bits 27:17 Reserved, must be kept at reset value.  

Bit 16  **DEN**: Dither enable  
    This bit is set and cleared by software.  
    0: Dither disabled  
    1: Dither enabled  

Bit 15 Reserved, must be kept at reset value.  

Bits 14:12  **DRW[2:0]**: Dither red width  
    These bits return the dither red bits.  

Bit 11 Reserved, must be kept at reset value.  

Bits 10:8  **DGW[2:0]**: Dither green width  
    These bits return the dither green bits.  

Bit 7 Reserved, must be kept at reset value.  

Bits 6:4  **DBW[2:0]**: Dither blue width  
    These bits return the dither blue bits.  

Bits 3:1 Reserved, must be kept at reset value.  

Bit 0  **LTDCEN**: LCD-TFT controller enable  
    This bit is set and cleared by software.  
    0: LTDC disabled  
    1: LTDC enabled
32.7.6  LTDC shadow reload configuration register (LTDC_SRCR)

Address offset: 0x024  
Reset value: 0x0000 0000  

This register allows to reload either immediately or during the vertical blanking period, the shadow registers values to the active registers. The shadow registers are all Layer1 and Layer2 registers except the LTDC_L1CLUTWR and the LTDC_L2CLUTWR. 

The shadow registers read back the active values. Until the reload has been done, the 'old' value is read.

<table>
<thead>
<tr>
<th>Bits 31:2</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 1</td>
<td>VBR: Vertical blanking reload</td>
</tr>
<tr>
<td></td>
<td>This bit is set by software and cleared only by hardware after reload (it cannot be cleared through register write once it is set).</td>
</tr>
<tr>
<td></td>
<td>0: No effect</td>
</tr>
<tr>
<td></td>
<td>1: The shadow registers are reloaded during the vertical blanking period (at the beginning of the first line after the active display area).</td>
</tr>
<tr>
<td>Bit 0</td>
<td>IMR: Immediate reload</td>
</tr>
<tr>
<td></td>
<td>This bit is set by software and cleared only by hardware after reload.</td>
</tr>
<tr>
<td></td>
<td>0: No effect</td>
</tr>
<tr>
<td></td>
<td>1: The shadow registers are reloaded immediately.</td>
</tr>
</tbody>
</table>

32.7.7  LTDC background color configuration register (LTDC_BCCR)

Address offset: 0x02C  
Reset value: 0x0000 0000  

This register defines the background color (RGB888).

<table>
<thead>
<tr>
<th>Bits 31:24</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 23:16</td>
<td>BCRED[7:0]: Background color red value</td>
</tr>
<tr>
<td></td>
<td>These bits configure the background red value.</td>
</tr>
</tbody>
</table>
32.7.8 **LTDC interrupt enable register (LTDC_IER)**

Address offset: 0x034

Reset value: 0x0000 0000

This register determines which status flags generate an interrupt request by setting the corresponding bit to 1.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

- **Bit 3 RRIE:** Register reload interrupt enable
  - This bit is set and cleared by software.
  - 0: Register reload interrupt disable
  - 1: Register reload interrupt enable

- **Bit 2 TERRIE:** Transfer error interrupt enable
  - This bit is set and cleared by software.
  - 0: Transfer error interrupt disable
  - 1: Transfer error interrupt enable

- **Bit 1 FUIE:** FIFO underrun interrupt enable
  - This bit is set and cleared by software.
  - 0: FIFO underrun interrupt disable
  - 1: FIFO underrun interrupt enable

- **Bit 0 LIE:** Line interrupt enable
  - This bit is set and cleared by software.
  - 0: Line interrupt disable
  - 1: Line interrupt enable
32.7.9 LTDC interrupt status register (LTDC_ISR)

Address offset: 0x038
Reset value: 0x0000 0000

This register returns the interrupt status flag.

<table>
<thead>
<tr>
<th>Bit</th>
<th>RRIF</th>
<th>TERRIF</th>
<th>FUIF</th>
<th>LIF</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>30</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>29</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>28</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>27</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>26</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>25</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>24</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>23</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>22</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>21</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>20</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>19</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>18</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>17</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>16</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>14</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>13</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>12</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>10</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>9</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>8</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>6</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>5</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>4</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>2</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>1</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>0</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bit 3 RRIF: Register reload interrupt flag
0: No register reload interrupt generated
1: Register reload interrupt generated when a vertical blanking reload occurs (and the first line after the active area is reached)

Bit 2 TERRIF: Transfer error interrupt flag
0: No transfer error interrupt generated
1: Transfer error interrupt generated when a bus error occurs

Bit 1 FUIF: FIFO underrun interrupt flag
0: No FIFO underrun interrupt generated
1: FIFO underrun interrupt generated, if one of the layer FIFOs is empty and pixel data is read from the FIFO

Bit 0 LIF: Line interrupt flag
0: No line interrupt generated
1: Line interrupt generated when a programmed line is reached

32.7.10 LTDC interrupt clear register (LTDC_ICR)

Address offset: 0x03C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>CRRIF</th>
<th>CTERRIF</th>
<th>CFUIF</th>
<th>CLIF</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>30</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>29</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>28</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>27</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>26</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>25</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>24</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>23</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>22</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>21</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>20</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>19</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>18</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>17</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>16</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>14</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>13</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>12</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>11</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>10</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>9</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>8</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>7</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>6</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>5</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>4</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>3</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>2</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>1</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>0</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bit 3 CRRIF: Clear register reload interrupt flag
0: No effect
1: Clear the RRIF flag in the LTDC_ISR register
32.7.11 LTDC line interrupt position configuration register (LTDC_LIPCR)

Address offset: 0x040
Reset value: 0x0000 0000

This register defines the position of the line interrupt. The line value to be programmed depends on the timings parameters. Refer to Figure 246.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:11 Reserved, must be kept at reset value.

Bits 10:0 LIPOS[10:0]: Line interrupt position
These bits configure the line interrupt position.

32.7.12 LTDC current position status register (LTDC_CPSR)

Address offset: 0x044
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 CXPOS[15:0]: Current X position
These bits return the current X position.

Bits 15:0 CYPOS[15:0]: Current Y position
These bits return the current Y position.
32.7.13 LTDC current display status register (LTDC_CDSR)

Address offset: 0x048
Reset value: 0x0000 000F

This register returns the status of the current display phase which is controlled by the HSYNC, VSYNC, and horizontal/vertical DE signals.

Example: if the current display phase is the vertical synchronization, the VSYNCS bit is set (active high). If the current display phase is the horizontal synchronization, the HSYNCS bit is active high.

The returned status does not depend on the configured polarity in the LTDC_GCR register, instead it returns the current active display phase.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bit 3 HSYNCS: Horizontal synchronization display status
0: Active low
1: Active high

Bit 2 VSYNCS: Vertical synchronization display status
0: Active low
1: Active high

Bit 1 HDES: Horizontal data enable display status
0: Active low
1: Active high

Bit 0 VDES: Vertical data enable display status
0: Active low
1: Active high

32.7.14 LTDC layer x control register (LTDC_LxCR)

Address offset: 0x084 + 0x80 * (x - 1), (x = 1 to 2)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:5 Reserved, must be kept at reset value.

Bit 4 **CLUTEN**: Color look-up table enable
This bit is set and cleared by software.
0: Color look-up table disable
1: Color look-up table enable
The CLUT is only meaningful for L8, AL44 and AL88 pixel format. Refer to **Color look-up table (CLUT)**

Bits 3:2 Reserved, must be kept at reset value.

Bit 1 **COLKEN**: Color keying enable
This bit is set and cleared by software.
0: Color keying disable
1: Color keying enable

Bit 0 **LEN**: Layer enable
This bit is set and cleared by software.
0: Layer disabled
1: Layer enabled

### 32.7.15 LTDC layer x window horizontal position configuration register (LTDC_LxWHPCR)

Address offset: 0x088 + 0x80 * (x - 1), (x = 1 to 2)
Reset value: 0x0000 0000

This register defines the horizontal position (first and last pixel) of the layer 1 or 2 window.

The first visible pixel of a line is the programmed value of AHBP[11:0] bits + 1 in the LTDC_BPCR register.

The last visible pixel of a line is the programmed value of AAW[11:0] bits in the LTDC_AWCR register.

**Example**: The LTDC_BPCR register is configured to 0x000E0005 (AHBP[11:0] is 0xE) and the LTDC_AWCR register is configured to 0x028E01E5 (AAW[11:0] is 0x28E). To configure the horizontal position of a window size of 630x460, with horizontal start offset of 5 pixels in the active data area:

- layer window first pixel, WHSTPOS[11:0], must be programmed to 0x14 (0xE+1+0x5).
- layer window last pixel, WHSPPOS[11:0], must be programmed to 0x28A.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>rw rw rw rw rw rw rw rw rw rw</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **WHSPPOS[11:0]**: Window horizontal stop position
These bits configure the last visible pixel of a line of the layer window.
32.7.16 LTDC layer x window vertical position configuration register (LTDC_LxWVPCR)

Address offset: 0x08C + 0x80 * (x - 1), (x = 1 to 2)
Reset value: 0x0000 0000

This register defines the vertical position (first and last line) of the layer1 or 2 window.

The first visible line of a frame is the programmed value of AVBP[10:0] bits + 1 in the register LTDC_BPCR register.

The last visible line of a frame is the programmed value of AAH[10:0] bits in the LTDC_AWCR register.

Example:

The LTDC_BPCR register is configured to 0x000E0005 (AVBP[10:0] is 0x5) and the LTDC_AWCR register is configured to 0x028E01E5 (AAH[10:0] is 0x1E5).

To configure the vertical position of a window size of 630x460, with vertical start offset of eight lines in the active data area:

- layer window first line, WVSTPOS[10:0], must be programmed to 0xE (0x5 + 1 + 0x8).
- layer window last line, WVSPPOS[10:0] must be programmed to 0x1DA.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
<th>WVSPPOS[10:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>WVSTPOS[10:0]</td>
</tr>
</tbody>
</table>

Bits 31:27 Reserved, must be kept at reset value.

Bits 26:16 WVSPPOS[10:0]: Window vertical stop position
These bits configure the last visible line of the layer window.

Bits 15:11 Reserved, must be kept at reset value.

Bits 10:0 WVSTPOS[10:0]: Window vertical start position
These bits configure the first visible line of the layer window.
WVSTPOS[10:0] must be ≤ AAH[10:0] bits (programmed in LTDC_AWCR register).
32.7.17  LTDC layer x color keying configuration register (LTDC_LxCKCR)

Address offset: 0x090 + 0x80 * (x - 1), (x = 1 to 2)

Reset value: 0x0000 0000

This register defines the color key value (RGB), that is used by the color keying.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CKRED[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:24  Reserved, must be kept at reset value.

Bits 23:16  **CKRED[7:0]**: Color key red value

Bits 15:8  **CKGREEN[7:0]**: Color key green value

Bits 7:0  **CKBLUE[7:0]**: Color key blue value

32.7.18  LTDC layer x pixel format configuration register (LTDC_LxPFCR)

Address offset: 0x094 + 0x80 * (x - 1), (x = 1 to 2)

Reset value: 0x0000 0000

This register defines the pixel format that is used for the stored data in the frame buffer of a layer. The pixel data is read from the frame buffer and then transformed to the internal format 8888 (ARGB).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PF[2:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:3  Reserved, must be kept at reset value.

Bits 2:0  **PF[2:0]**: Pixel format

These bits configure the pixel format
000: ARGB8888
001: RGB888
010: RGB565
011: ARGB1555
100: ARGB4444
101: L8 (8-bit luminance)
110: AL44 (4-bit alpha, 4-bit luminance)
111: AL88 (8-bit alpha, 8-bit luminance)
### 32.7.19  LTDC layer x constant alpha configuration register (LTDC_LxCACR)

Address offset: 0x098 + 0x80 * (x - 1), (x = 1 to 2)

Reset value: 0x0000 00FF

This register defines the constant alpha value (divided by 255 by hardware), that is used in the alpha blending. Refer to LTDC_LxBFCR register.

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **CONSTA[7:0]: Constant alpha**

These bits configure the constant alpha used for blending. The constant alpha is divided by 255 by hardware.

Example: if the programmed constant alpha is 0xFF, the constant alpha value is 255 / 255 = 1.

### 32.7.20  LTDC layer x default color configuration register (LTDC_LxDCCR)

Address offset: 0x09C + 0x80 * (x - 1), (x = 1 to 2)

Reset value: 0x0000 0000

This register defines the default color of a layer in the format ARGB. The default color is used outside the defined layer window or when a layer is disabled. The reset value of 0x00000000 defines a transparent black color.

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DCALPHA[7:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>DCRED[7:0]</td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>DCGREEN[7:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>DCBLUE[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24  **DCALPHA[7:0]: Default color alpha**

These bits configure the default alpha value.

Bits 23:16  **DCRED[7:0]: Default color red**

These bits configure the default red value.

Bits 15:8  **DCGREEN[7:0]: Default color green**

These bits configure the default green value.

Bits 7:0  **DCBLUE[7:0]: Default color blue**

These bits configure the default blue value.
32.7.21  **LTDC layer x blending factors configuration register (LTDC_LxBFCR)**

Address offset: 0x0A0 + 0x80 * (x - 1), (x = 1 to 2)

Reset value: 0x0000 0607

This register defines the blending factors F1 and F2.

The general blending formula is: \( BC = BF1 \times C + BF2 \times Cs \)

- \( BC \) = blended color
- \( BF1 \) = blend factor 1
- \( C \) = current layer color
- \( BF2 \) = blend factor 2
- \( Cs \) = subjacent layers blended color

The constant alpha value, is the programmed value in LTDC_LxCACR divided by 255 by hardware.

**Example:** Only layer 1 is enabled, BF1 configured to constant alpha. BF2 configured to \( 1 - \) constant alpha. The constant alpha programmed in LTDC_LxCACR is 240 (0xF0). Thus, the constant alpha value is \( 240 / 255 = 0.94 \). C: current layer color is 128. Cs: background color is 48. Layer 1 is blended with the background color. \( BC = constant \alpha \times C + (1 - \text{Constant Alpha}) \times Cs = 0.94 \times 128 + (1- 0.94) \times 48 = 123. \)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>BF1[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw     rw    rw     rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>BF2[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw     rw    rw     rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:11  Reserved, must be kept at reset value.

Bits 10:8  **BF1[2:0]:** Blending factor 1

These bits select the blending factor F1.

100: constant alpha
110: pixel alpha x constant alpha
Others: Reserved

Bits 7:3  Reserved, must be kept at reset value.

Bits 2:0  **BF2[2:0]:** blending factor 2

These bits select the blending factor F2

101: 1 - constant alpha
111: 1 - (pixel alpha x constant alpha)
Others: Reserved
### 32.7.22 LTDC layer x color frame buffer address register (LTDC_LxCFBAR)

Address offset: 0x0AC + 0x80 * (x - 1), (x = 1 to 2)

Reset value: 0x0000 0000

This register defines the color frame buffer start address which has to point to the address where the pixel data of the top left pixel of a layer is stored in the frame buffer.

![Register Description](image)

Bits 31:0 CFBADD[31:0]: Color frame buffer start address

These bits define the color frame buffer start address.

### 32.7.23 LTDC layer x color frame buffer length register (LTDC_LxCFBLR)

Address offset: 0x0B0 + 0x80 * (x - 1), (x = 1 to 2)

Reset value: 0x0000 0000

This register defines the color frame buffer line length and pitch.

Example:

- A frame buffer having the format RGB565 (2 bytes per pixel) and a width of 256 pixels (total number of bytes per line is 256 * 2 = 512), where pitch = line length requires a value of 0x02000207 to be written into this register.
- A frame buffer having the format RGB888 (3 bytes per pixel) and a width of 320 pixels (total number of bytes per line is 320 * 3 = 960), where pitch = line length requires a value of 0x03C003C7 to be written into this register.

![Register Description](image)

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:16 CFBP[12:0]: Color frame buffer pitch in bytes

These bits define the pitch that is the increment from the start of one line of pixels to the start of the next line in bytes.

Bits 15:13 Reserved, must be kept at reset value.
Bits 12:0  **CFBLL[12:0]**: Color frame buffer line length
   These bits define the length of one line of pixels in bytes + 7.
   The line length is computed as follows:
   active high width * number of bytes per pixel + 7.

### 32.7.24 LTDC layer x color frame buffer line number register (LTDC_LxCFBLNR)

Address offset: 0x0B4 + 0x80 * (x - 1), (x = 1 to 2)
Reset value: 0x0000 0000

This register defines the number of lines in the color frame buffer.

The number of lines and line length settings define how much data is fetched per frame for every layer. If it is configured to less bytes than required, a FIFO underrun interrupt is generated if enabled.

The start address and pitch settings on the other hand define the correct start of every line in memory.

### 32.7.25 LTDC layer x CLUT write register (LTDC_LxCLUTWR)

Address offset: 0x0C4 + 0x80 * (x - 1), (x = 1 to 2)
Reset value: 0x0000 0000

This register defines the CLUT address and the RGB value.

The CLUT write register must be configured only during blanking period or if the layer is disabled. The CLUT can be enabled or disabled in the LTDC_LxCR register.

The CLUT is only meaningful for L8, AL44 and AL88 pixel format.
Bits 31:24 **CLUTADD[7:0]**: CLUT address
These bits configure the CLUT address (color position within the CLUT) of each RGB value.

Bits 23:16 **RED[7:0]**: Red value
These bits configure the red value.

Bits 15:8 **GREEN[7:0]**: Green value
These bits configure the green value.

Bits 7:0 **BLUE[7:0]**: Blue value
These bits configure the blue value.

### 32.7.26 LTDC register map

**Table 274. LTDC register map and reset values**

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x008  | LTDC_SSCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x00C  | LTDC_BPCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x010  | LTDC_AWCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x014  | LTDC_TWCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x018  | LTDC_GCR      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x024  | LTDC_SCR      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x028  | LTDC_SCR      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x02C  | LTDC_BCCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x030  | Reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x034  | LTDC_IER      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x038  | LTDC_ISR      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

**1228/3353**

**RM0433 Rev 8**
<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reserved</th>
<th>CRIF</th>
<th>CTERIF</th>
<th>CFUIF</th>
<th>CLIF</th>
<th>CRXIF</th>
<th>CRYIF</th>
<th>VisionCIF</th>
<th>VisionDIF</th>
<th>HDES</th>
<th>VDES</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x03C</td>
<td>LTDC_ICR</td>
<td>LTDC_ICR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x040</td>
<td>LTDC_LIPCR</td>
<td>LTDC_LIPCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x044</td>
<td>LTDC_CPSR</td>
<td>LTDC_CPSR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x048</td>
<td>LTDC_CDSR</td>
<td>LTDC_CDSR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x04C- 0x080</td>
<td>Reserved</td>
<td>Reserved</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x084</td>
<td>LTDC_L1CR</td>
<td>LTDC_L1CR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x088</td>
<td>LTDC_L1WPCR</td>
<td>LTDC_L1WPCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x08C</td>
<td>LTDC_L1WVPCR</td>
<td>LTDC_L1WVPCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x090</td>
<td>LTDC_L1CKCR</td>
<td>LTDC_L1CKCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x094</td>
<td>LTDC_L1PFCR</td>
<td>LTDC_L1PFCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x098</td>
<td>LTDC_L1CACR</td>
<td>LTDC_L1CACR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x09C</td>
<td>LTDC_L1DCCR</td>
<td>LTDC_L1DCCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0A0</td>
<td>LTDC_L1BFCCR</td>
<td>LTDC_L1BFCCR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0A4- 0x0A8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0AC</td>
<td>LTDC_L1CFBAR</td>
<td>LTDC_L1CFBAR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0B0</td>
<td>LTDC_L1CFBLR</td>
<td>LTDC_L1CFBLR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0B4</td>
<td>LTDC_L1CFBLNR</td>
<td>LTDC_L1CFBLNR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
## Table 274. LTDC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0B8-</td>
<td>Reserved</td>
<td>0x0C4</td>
<td>LTDC_L1CLUTWR</td>
<td>0x0C8-</td>
<td>Reserved</td>
<td>0x104</td>
<td>LTDC_L2CR</td>
</tr>
<tr>
<td>0xOC0</td>
<td></td>
<td>0x108</td>
<td>LTDC_L2WHPCR</td>
<td>0x10C</td>
<td>Reserved</td>
<td>0x110</td>
<td>LTDC_L2CKCR</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x10F</td>
<td>LTDC_L2WHPCR</td>
<td>0x114</td>
<td>LTDC_L2PFCR</td>
<td>0x118</td>
<td>LTDC_L2CACR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LTDC_L2WHPCR</td>
<td>0x11B</td>
<td>LTDC_L2CFBAR</td>
<td>0x11C</td>
<td>LTDC_L2DCCR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LTDC_L2WHPCR</td>
<td>0x11E</td>
<td>LTDC_L2DCCR</td>
<td>0x120</td>
<td>LTDC_L2BFCTR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LTDC_L2WHPCR</td>
<td>0x124-</td>
<td>Reserved</td>
<td>0x12C</td>
<td>LTDC_L2CFBAR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LTDC_L2WHPCR</td>
<td>0x128</td>
<td>Reserved</td>
<td>0x130</td>
<td>LTDC_L2CFBLR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LTDC_L2WHPCR</td>
<td>0x134</td>
<td>Reserved</td>
<td>0x138-</td>
<td>LTDC_L2CLUTWR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LTDC_L2WHPCR</td>
<td>0x140</td>
<td>Reserved</td>
<td>0x144</td>
<td>LTDC_L2CLUTWR</td>
</tr>
</tbody>
</table>

Refer to Section 2.3 for the register boundary addresses.
33 JPEG codec (JPEG)

33.1 Introduction

The hardware 8-bit JPEG codec encodes uncompressed image data stream or decodes JPEG-compressed image data stream. It also fully manages JPEG headers.

33.2 JPEG codec main features

- High-speed fully-synchronous operation
- Configurable as encoder or decoder
- Single-clock-per-pixel encode/decode
- RGB, YCbCr, YCMK and BW (grayscale) image color space support
- 8-bit depth per image component at encode/decode
- JPEG header generator/parser with enable/disable
- Four programmable quantization tables
- Single-clock Huffman coding and decoding
- Fully-programmable Huffman tables (two AC and two DC)
- Fully-programmable minimum coded unit (MCU)
- Concurrent input and output data stream interfaces
33.3 JPEG codec block functional description

33.3.1 General description

The block diagram of the JPEG codec is shown in Figure 250.

Figure 250. JPEG codec block diagram

33.3.2 JPEG internal signals

Table 275 lists the JPEG internal signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>jpeg_hclk</td>
<td>Digital input</td>
<td>JPEG kernel and register interface clock</td>
</tr>
<tr>
<td>jpeg_it</td>
<td>Digital output</td>
<td>JPEG global interrupt</td>
</tr>
<tr>
<td>jpeg_if_trg</td>
<td>Digital output</td>
<td>JPEG input FIFO threshold for MDMA trigger</td>
</tr>
<tr>
<td>jpeg_ifnf_trg</td>
<td>Digital output</td>
<td>JPEG input FIFO not full for MDMA trigger</td>
</tr>
<tr>
<td>jpeg_of_trg</td>
<td>Digital output</td>
<td>JPEG output FIFO threshold for MDMA trigger</td>
</tr>
</tbody>
</table>
33.3.3 JPEG decoding procedure

The JPEG codec can decode a JPEG stream as defined in the ISO/IEC 10918-1 specification.

It can optionally parse the JPEG header and update accordingly the JPEG codec registers, the quantization tables and the Huffman tables.

The JPEG codec is configured in decode mode setting the DE bit (decode enable) of the JPEG_CONFR1 register.

The JPEG decode starts by setting the START bit of the JPEG_CONFR0 register.

The JPEG codec requests data for its input FIFO through generating one of:

• MDMA trigger
• interrupts

Interrupt or MDMA trigger generation for input FIFO

Input FIFO can be managed using interrupts or MDMA triggers through two flags according to the FIFO state:

• Input FIFO not full flag: a 32-bit value can be written in.
• Input FIFO threshold flag: 8 words (32 bytes) can be written in.

The interrupt or MDMA trigger generation is independent of the START bit of the JPEG_CONFR0 register. The input FIFO flags are generated regardless of the state of the JPEG codec kernel.

Writes are ignored if the input FIFO is full.

At the end of the decoding process, extra bytes may remain in the input FIFO and/or an interrupt request / MDMA trigger may be pending. The FIFO can be flushed by setting the IFF bit (Input FIFO Flush) of the JPEG_CR register.

Prior to flushing the FIFO:

• The interrupts for the input FIFO must be disabled to prevent unwanted interrupt request upon flushing the FIFO.
• The MDMA channel must be stopped to prevent unwanted MDMA trigger.

The consequence of not flushing the FIFO at the end of the decoding process is that any remaining data is taken into the next JPEG decoding.

Header parsing

The header parsing can be activated setting the HDR bit of the JPEG_CONFR1 register.

The JPEG header parser supports all markers relevant to the JPEG baseline algorithm indicated in Annex B of the ISO/IEC 10918-1.

Table 275. JPEG internal signals (continued)

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>jpeg_ofne_trg</td>
<td>Digital output</td>
<td>JPEG output FIFO not empty for MDMA trigger</td>
</tr>
<tr>
<td>jpeg_eoc_trg</td>
<td>Digital output</td>
<td>JPEG end of conversion for MDMA trigger</td>
</tr>
</tbody>
</table>

jpeg_ofne_trg Digital output JPEG output FIFO not empty for MDMA trigger
jpeg_eoc_trg Digital output JPEG end of conversion for MDMA trigger

Table 275. JPEG internal signals (continued)
When parsing a supported marker, the JPEG header parser extracts the required parameters and stores them in shadow registers. At the end of the parsing the JPEG codec registers are updated.

If a DQT marker segment is located, quantization data associated with it is written into the quantization table memory.

If a DHT marker segment is located, the Huffman table data associated with it is converted into three different table formats (HuffMin, HuffBase and HuffSymb) and stored in their respective memories.

Once the parsing operation is completed, the HPDF (header parsing done flag) bit of the JPEG_SR register is set. An interrupt is generated if the EHPIE (end of header parsing interrupt enable) bit of the JPEG_CR register is set.

**JPEG decoding**

Once the JPEG header is parsed or JPEG codec registers and memories are properly programmed, the incoming data stream is decoded and the resulting MCUs are sent to the output FIFO.

When decoding two images successively, the START bit of the JPEG_CONFR0 register must be set again (even if already 1) after the header processing of the second image is completed.

**Interrupt or MDMA trigger generation for output FIFO**

The output FIFO can be managed using interrupts or MDMA triggers through two flags according to the FIFO state:

- Output FIFO not empty flag: a 32-bit value can be read out.
- Output FIFO Threshold flag: 8 words (32 bytes) can be read out.

Reads return 0 if the output FIFO is empty.

In case of abort of the JPEG codec operations by resetting the START bit of the JPEG_CONFR0 register, the output FIFO can be flushed. If the FIFO needs to be flushed, it must be done by software setting the FF bit (FIFO flush) of the JPEG_CR register.

Prior to flushing the FIFO:

- The interrupts for the output FIFO must be disabled to prevent unwanted interrupt request upon flushing the FIFO.
- The MDMA channel must be stopped to prevent unwanted MDMA trigger.

The output FIFO must be flushed at the end of processing before any JPEG configuration change.

### 33.3.4 JPEG encoding procedure

The JPEG codec can encode a JPEG stream as defined in the ISO/IEC 10918-1 specification.

It can optionally generate the JPEG Header.

The JPEG codec is configured in encode mode resetting the DE bit (decode enable) of the JPEG_CONFR1 register.
The configuration used for encoding the JPEG must be loaded in the JPEG codec:
- JPEG codec configuration registers
- quantization tables
- Huffman tables

The JPEG codec is started setting the START bit of the JPEG_CONFR0 register.

Once the JPEG codec has been started, it request data for its input FIFO generating one of:
- MDMA trigger
- interrupts

**Interrupt or MDMA trigger generation for input FIFO**

Input FIFO can be managed using interrupts or MDMA triggers through two flags according to the FIFO state:
- Input FIFO not full flag: a 32-bit value can be written in.
- Input FIFO threshold flag: 8 words (32 bytes) can be written in.

The interrupt or MDMA trigger generation is independent of the START bit of the JPEG_CONFR0 register. The input FIFO flags are generated regardless of the state of the JPEG codec kernel.

Writes are ignored if the input FIFO is full.

At the end of the encoding process, extra bytes may remain in the input FIFO and/or an interrupt request / MDMA trigger may be pending. The FIFO can be flushed by setting the IFF bit (input FIFO flush) of the JPEG_CR register.

Prior to flushing the FIFO:
- The interrupts for the input FIFO must be disabled to prevent unwanted interrupt request upon flushing the FIFO.
- The MDMA channel must be stopped to prevent unwanted MDMA trigger.

The consequence of not flushing the FIFO at the end of the encoding process is that any remaining data is taken into the next JPEG encoding.

**JPEG encoding**

Once the JPEG header generated, the incoming MCUs are encoded and the resulting data stream sent to the output FIFO.

**Interrupt or MDMA trigger generation for output FIFO**

Output FIFO can be managed using interrupts or MDMA triggers through two flags according to the FIFO state:
- Output FIFO not empty flag: a 32-bit value can be read out.
- Output FIFO threshold flag: 8 words (32 bytes) can be read out.

Reads return 0 if the output FIFO is empty.

In case of abort of the JPEG codec operations by resetting the START bit of the JPEG_CONFR0 register, the output FIFO can be flushed. The FIFO can be flushed by setting the FF bit (FIFO flush) of the JPEG_CR register.
Prior to flushing the FIFO:
- The interrupts for the output FIFO must be disabled to prevent unwanted interrupt request upon flushing the FIFO.
- The MDMA channel must be stopped to prevent unwanted MDMA trigger.

The output FIFO must be flushed at the end of processing before any JPEG configuration change.

The EOCF bit (end of conversion flag) of the JPEG_SR register can only be cleared when the output FIFO is empty.

Clearing either of the HDR bit (header processing) of the JPEG_CONFR1 register and the JCEN bit (JPEG codec enable) of the JPEG_CR register is allowed only when the EOCF bit of the JPEG_SR register is cleared.

### 33.4 JPEG codec interrupts

An interrupt can be produced on the following events:
- input FIFO threshold reached
- input FIFO not full
- output FIFO threshold reached
- output FIFO not empty
- end of conversion
- header parsing done

Separate interrupt enable bits are available for flexibility.

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable Control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input FIFO threshold reached</td>
<td>IFTF</td>
<td>IFTIE</td>
</tr>
<tr>
<td>Input FIFO not full</td>
<td>IFNFF</td>
<td>IFNIE</td>
</tr>
<tr>
<td>Output FIFO threshold reached</td>
<td>OFTF</td>
<td>OFTIE</td>
</tr>
<tr>
<td>Output FIFO not empty</td>
<td>OFNEF</td>
<td>OFNEIE</td>
</tr>
<tr>
<td>End of conversion</td>
<td>EOCF</td>
<td>EOCIE</td>
</tr>
<tr>
<td>Header parsing done</td>
<td>HPDF</td>
<td>HPDIE</td>
</tr>
</tbody>
</table>
33.5 JPEG codec registers

33.5.1 JPEG codec control register (JPEG_CONFR0)

Address offset: 0x000
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:1: Reserved, must be kept at reset value.

Bit 0 START: Start
This bit start or stop the encoding or decoding process.
0: Stop/abort
1: Start

Note: Reads always return 0.

33.5.2 JPEG codec configuration register 1 (JPEG_CONFR1)

Address offset: 0x004
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:16 YSIZE[15:0]: Y Size
This field defines the number of lines in source image.

Bits 15:9: Reserved, must be kept at reset value.

Bit 8 HDR: Header processing
This bit enables the header processing (generation/parsing).
0: Disable
1: Enable

Bits 7:6 NS[1:0]: Number of components for scan
This field defines the number of components minus 1 for scan header marker segment.
**33.5.3 JPEG codec configuration register 2 (JPEG_CONFR2)**

Address offset: 0x008  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:0 **NMCU[25:0]**: Number of MCUs  
For encoding: this field defines the number of MCU units minus 1 to encode.  
For decoding: this field indicates the number of complete MCU units minus 1 to be decoded (this field is updated after the JPEG header parsing). If the decoded image size has not a X or Y size multiple of 8 or 16 (depending on the sub-sampling process), the resulting incomplete or empty MCU must be added to this value to get the total number of MCUs generated.
### 33.5.4 JPEG codec configuration register 3 (JPEG_CONFR3)

**Address offset:** 0x00C  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31-16</th>
<th>XSIZE[15:0]</th>
<th>X size</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td>Reserved</td>
<td>This field defines the number of pixels per line.</td>
</tr>
<tr>
<td>Bits 15:0</td>
<td>0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>

### 33.5.5 JPEG codec configuration register x (JPEG_CONF瑞x)

**Address offset:** 0x0000 + 0x4 * x, (x = 4 to 7)  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bits 15:12</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bits 11:8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bits 7:4</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bits 3:2</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:16** Reserved, must be kept at reset value.

**Bits 15:12**  
**HSF[3:0]:** Horizontal sampling factor  
Horizontal sampling factor for component {x-4}.

**Bits 11:8**  
**VSF[3:0]:** Vertical sampling factor  
Vertical sampling factor for component {x-4}.

**Bits 7:4**  
**NB[3:0]:** Number of blocks  
Number of data units minus 1 that belong to a particular color in the MCU.

**Bits 3:2**  
**QT[1:0]:** Quantization table  
Selects quantization table used for component {x-4}.

- 00: Quantization table 0
- 01: Quantization table 1
- 10: Quantization table 2
- 11: Quantization table 3
Bit 1 HA: Huffman AC
Selects the Huffman table for encoding AC coefficients.
0: Huffman AC table 0
1: Huffman AC table 1

Bit 0 HD: Huffman DC
Selects the Huffman table for encoding DC coefficients.
0: Huffman DC table 0
1: Huffman DC table 1

### 33.5.6 JPEG control register (JPEG_CR)

Address offset: 0x030
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:15 Reserved, must be kept at reset value.

Bit 14 OFF: Output FIFO flush
This bit flushes the output FIFO.
0: No effect
1: Output FIFO is flushed
*Note:* Reads always return 0.

Bit 13 IFF: Input FIFO flush
This bit flushes the input FIFO.
0: No effect
1: Input FIFO is flushed
*Note:* Reads always return 0.

Bits 12:7 Reserved, must be kept at reset value.

Bit 6 HPDIE: Header parsing done interrupt enable
This bit enables interrupt generation upon the completion of the header parsing operation.
0: Disabled
1: Enabled

Bit 5 EOCIE: End of conversion interrupt enable
This bit enables interrupt generation at the end of conversion.
0: Disabled
1: Enabled

Bit 4 OFNEIE: Output FIFO not empty interrupt enable
This bit enables interrupt generation when the output FIFO is not empty.
0: Disabled
1: Enabled
Bit 3 **OFTIE**: Output FIFO threshold interrupt enable  
This bit enables interrupt generation when the output FIFO reaches a threshold.  
0: Disabled  
1: Enabled  

Bit 2 **IFNIE**: Input FIFO not full interrupt enable  
This bit enables interrupt generation when the input FIFO is not empty.  
0: Disabled  
1: Enabled  

Bit 1 **IFTIE**: Input FIFO threshold interrupt enable  
This bit enables interrupt generation when the input FIFO reaches a threshold.  
0: Disabled  
1: Enabled  

Bit 0 **JCEN**: JPEG core enable  
This bit enables the JPEG codec core.  
0: Disabled (internal registers are reset).  
1: Enabled (internal registers are accessible).  

### 33.5.7 JPEG status register (JPEG_SR)

Address offset: 0x034  
Reset value: 0x0000 0006

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>res</td>
<td>COF</td>
<td>HPDF</td>
<td>EOCF</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bit 7 **COF**: Codec operation flag  
This bit flags code/decode operation in progress.  
0: Not in progress  
1: In progress  

Bit 6 **HPDF**: Header parsing done flag  
In decode mode, this bit flags the completion of header parsing and updating internal registers.  
0: Not completed  
1: Completed  

Bit 5 **EOCF**: End of conversion flag  
This bit flags the completion of encode/decode process and data transfer to the output FIFO.  
0: Not completed  
1: Completed
Bit 4 **OFNEF**: Output FIFO not empty flag
This bit flags that data is available in the output FIFO.
0: Empty (data not available)
1: Not empty (data available)

Bit 3 **OFTF**: Output FIFO threshold flag
This bit flags that the amount of data in the output FIFO reaches or exceeds a threshold.
0: Below threshold
1: At or above threshold

Bit 2 **IFNFF**: Input FIFO not full flag
This bit flags that the input FIFO is not full (data can be written).
0: Full
1: Not full

Bit 1 **IFTF**: Input FIFO threshold flag
This bit flags that the amount of data in the input FIFO is below a threshold.
0: At or above threshold
1: Below threshold.

Bit 0 Reserved, must be kept at reset value.

### 33.5.8 JPEG clear flag register (JPEG_CFR)

Address offset: 0x038
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rl_w1</td>
<td>rl_w1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:7 Reserved, must be kept at reset value.

Bit 6 **CHPDF**: Clear header parsing done flag
Writing 1 clears the HPDF bit of the JPEG_SR register.
0: No effect
1: Clear

Bit 5 **CEOCF**: Clear end of conversion flag
Writing 1 clears the ECF bit of the JPEG_SR register.
0: No effect
1: Clear

Bits 4:0 Reserved, must be kept at reset value.
33.5.9 JPEG data input register (JPEG_DIR)

Address offset: 0x040
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 DATAIN[31:0]: Data input FIFO
Input FIFO data register

33.5.10 JPEG data output register (JPEG_DOR)

Address offset: 0x044
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 DATAOUT[31:0]: Data output FIFO
Output FIFO data register.
33.5.11 JPEG quantization memory x (JPEG_QMEMx_y)

Address offset: 0x050 + 0x40 * x + 0x4 * y, (x = 0 to 3; y = 0 to 15)

Reset value: 0xXXXX XXXX

Four quantization tables as specified by ISO documentation.

For decoding with header parsing, no quantization table programming is required, the
coefficients are directly written in the quantization memories by header parser.

For decoding without header parsing or for encoding, the quantization table must be written
by software in zig zag order.

<table>
<thead>
<tr>
<th>QCOEF{4*y+3}[7:0]</th>
<th>QCOEF{4*y+2}[7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw</td>
<td>rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24 QCOEF{4*y+3}[7:0]: Quantization coefficient {4*y+3}
8-bit quantization coefficient.

Bits 23:16 QCOEF{4*y+2}[7:0]: Quantization coefficient {4*y+2}
8-bit quantization coefficient.

Bits 15:8 QCOEF{4*y+1}[7:0]: Quantization coefficient {4*y+1}
8-bit quantization coefficient.

Bits 7:0 QCOEF{4*y}[7:0]: Quantization coefficient {4*y}
8-bit quantization coefficient.

33.5.12 JPEG Huffman min (JPEG_HUFFMINx_y)

Address offset: 0x150 + 0x10 * x + 0x4 * y, (x = 0 to 3; y = 0 to 2)

Reset value: 0xXXXX XXXX

This memory stores the minimum Huffman values used internally by the JPEG decoder. The
memory content is written by hardware during the header parsing.

- DATA0: Min AC0 value
- DATA1: Min DC0 value
- DATA2: Min AC1 value
- DATA3: Min DC1 value

<table>
<thead>
<tr>
<th>DATA{x}[32<em>y+31:32</em>y+16]</th>
<th>DATA{x}[32<em>y+15:32</em>y]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>
33.5.13 JPEG Huffman min x [alternate] (JPEG_HUFFMINx_y)

Address offset: 0x150 + 0x10 * x + 0x4 * y, (x = 0 to 3; y = 3)
Reset value: 0xXXXX XXXX

This memory stores the minimum Huffman values used internally by the JPEG decoder. The memory content is written by hardware during the header parsing.

- DATA0: Min AC0 value
- DATA1: Min DC0 value
- DATA2: Min AC1 value
- DATA3: Min DC1 value

```
<table>
<thead>
<tr>
<th>Bits 31:4</th>
<th>DATA[y][99:96]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DATA[2*x+1][8:0]</td>
</tr>
</tbody>
</table>
```

Bits 31:4 Reserved, must be kept at reset value.

33.5.14 JPEG Huffman base (JPEG_HUFFBASEx)

Address offset: 0x190 + 0x4*x, (x = 0 to 31)
Reset value: 0xXXXX XXXX

This memory stores the base Huffman values used internally by the JPEG decoder. The memory content is written by hardware during the header parsing:

- DATA0 to DATA15: Base AC0 value
- DATA16 to DATA31: Base DC0 value
- DATA32 to DATA47: Base AC1 value
- DATA48 to DATA63: Base DC1 value

```
<table>
<thead>
<tr>
<th>Bits 31:4</th>
<th>DATA[2*x][8:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DATA[2*x+1][8:0]</td>
</tr>
</tbody>
</table>
```

Bits 31:4 Reserved, must be kept at reset value.
Bits 31:25  Reserved, must be kept at reset value.

Bits 24:16  DATA\{2\*x+1\}[8:0]: Data \{2\*x+1\}
            Base Huffman value.

Bits 15:9  Reserved, must be kept at reset value.

Bits 8:0  DATA\{2\*x\}[8:0]: Data \{2\*x\}
            Base Huffman value.

33.5.15  JPEG Huffman symbol (JPEG_HUFFSYMBx)

Address offset: 0x210 + 0x4 * x, (x = 0 to 83)

Reset value: 0xXXXX XXXX

This memory stores the Huffman symbols used internally by the JPEG decoder. The memory content is written by hardware during the header parsing:
- DATA0 to DATA161: AC0 symbols
- DATA162 to DATA173: DC0 and DC1 symbols
- DATA174 to DATA335: AC1 symbols

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA{4*x+3}[7:0]</td>
<td>DATA{4*x+2}[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA{4*x+1}[7:0]</td>
<td>DATA{4*x}[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24  DATA\{4\*x+3\}[7:0]: Data \{4\*x+3\}
            Huffman symbol.

Bits 23:16  DATA\{4\*x+2\}[7:0]: Data \{4\*x+2\}
            Huffman symbol.

Bits 15:8  DATA\{4\*x+1\}[7:0]: Data \{4\*x+1\}
            Huffman symbol.

Bits 7:0  DATA\{4\*x\}[7:0]: Data \{4\*x\}
            Huffman symbol.
### 33.5.16 JPEG DHT memory (JPEG_DHTMEMx)

Address offset: \(0x360 + 0x4 \times x\), \((x = 0 \text{ to } 102)\)

Reset value: \(0xXXXX \text{ XXXX}\)

For encoding process with header generation, this memory stores the DHT marker segment AC and DC Huffman tables in the ISO/IEC specification format:

- DATA0 to DATA27: DC Huffman table0
- DATA28 to DATA205: AC Huffman table0
- DATA206 to DATA233: DC Huffman table1
- DATA234 to DATA411: AC Huffman table1

<table>
<thead>
<tr>
<th>Address offset</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x360 + 0x4 (x)</td>
<td>0xXXXX XXXX</td>
</tr>
</tbody>
</table>

#### DATA\(4^x+3\)[7:0]

<table>
<thead>
<tr>
<th>Bits 31:24</th>
<th>Data (4^x+3)[7:0]</th>
<th>Huffman table data (4^x+3)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Huffman table data for DHT marker segment generation.</td>
</tr>
</tbody>
</table>

#### DATA\(4^x+2\)[7:0]

<table>
<thead>
<tr>
<th>Bits 23:16</th>
<th>Data (4^x+2)[7:0]</th>
<th>Huffman table data (4^x+2)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Huffman table data for DHT marker segment generation.</td>
</tr>
</tbody>
</table>

#### DATA\(4^x+1\)[7:0]

<table>
<thead>
<tr>
<th>Bits 15:8</th>
<th>Data (4^x+1)[7:0]</th>
<th>Huffman table data (4^x+1)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Huffman table data for DHT marker segment generation.</td>
</tr>
</tbody>
</table>

#### DATA\(4^x\)[7:0]

<table>
<thead>
<tr>
<th>Bits 7:0</th>
<th>Data (4^x)[7:0]</th>
<th>Huffman table data (4^x)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Huffman table data for DHT marker segment generation.</td>
</tr>
</tbody>
</table>

### 33.5.17 JPEG Huffman encoder ACx (JPEG_HUFFENC_ACx_y)

Address offset: \(0x500 + 0xDC \times x + 0x4 \times y\), \((x = 0 \text{ to } 1; y = 0 \text{ to } 87)\)

Reset value: \(0xXXXX \text{ XXXX}\)

This memory defines the Huffman codes used during the encoding process of AC components.

<table>
<thead>
<tr>
<th>Address offset</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x500 + 0xDC (x) + 0x4 (y)</td>
<td>0xXXXX XXXX</td>
</tr>
</tbody>
</table>

#### DATA\(2^y+1\)[3:0]

<table>
<thead>
<tr>
<th>Bits 31:28</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 27:24 $\text{HLEN}(2^y+1)[3:0]$: Huffman length $2^y+1$
Number of bits in the Huffman code $\text{HCODE}(2^y+1)$ minus 1.

Bits 23:16 $\text{HCODE}(2^y+1)[7:0]$: Huffman code $2^y+1$
8 least significant bits of the Huffman code.
If the Huffman code is less than 8 bits long, the unused bits must be 0.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:8 $\text{HLEN}(2^y)[3:0]$: Huffman length $2^y$
Number of bits in the Huffman code $\text{HCODE}(2^y)$ minus 1.

Bits 7:0 $\text{HCODE}(2^y)[7:0]$: Huffman code $2^y$
8 least significant bits of the Huffman code.
If the Huffman code is less than 8 bits long, the unused bits must be 0.

33.5.18 JPEG Huffman encoder DCx (JPEG_HUFFENC_DCx_y)

Address offset: $0x7C0 + 0xDCx + 0x4y$, (x = 0 to 1; y = 0 to 7)
Reset value: $0xXXXX XXXX$
This memory defines the Huffman codes used during the encoding process of DC components.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    |    |    |    | HLEN(2*y+1)[3:0] |    |    |    | HCODE(2*y+1)[7:0] |    |
| 15  | 14  | 13  | 12  | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:24 $\text{HLEN}(2^y+1)[3:0]$: Huffman length $2^y+1$
Number of bits in the Huffman code $\text{HCODE}(2^y+1)$ minus 1.

Bits 23:16 $\text{HCODE}(2^y+1)[7:0]$: Huffman code $2^y+1$
8 least significant bits of the Huffman code.
If the Huffman code is less than 8 bits long, the unused bits must be 0.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:8 $\text{HLEN}(2^y)[3:0]$: Huffman length $2^y$
Number of bits in the Huffman code $\text{HCODE}(2^y)$ minus 1.

Bits 7:0 $\text{HCODE}(2^y)[7:0]$: Huffman code $2^y$
8 least significant bits of the Huffman code.
If the Huffman code is less than 8 bits long, the unused bits must be 0.
### 33.5.19 JPEG codec register map

The following table summarizes the JPEG codec registers. Refer to the register boundary addresses table for the JPEG codec register base address.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset Register name</th>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>JPEG_CONFR0</td>
<td>JPEG_CONFR1</td>
<td>0x000</td>
<td>0x004</td>
</tr>
<tr>
<td></td>
<td></td>
<td>YSIZE[15:0]</td>
<td></td>
<td>0x004</td>
</tr>
<tr>
<td>0x010</td>
<td>JPEG_CONFR4</td>
<td></td>
<td></td>
<td>0x014</td>
</tr>
<tr>
<td>0x01C</td>
<td>JPEG_CONFR7</td>
<td></td>
<td></td>
<td>0x01C</td>
</tr>
<tr>
<td>0x020-</td>
<td>Reserved</td>
<td></td>
<td></td>
<td>0x030</td>
</tr>
<tr>
<td>0x02C</td>
<td></td>
<td></td>
<td></td>
<td>0x030</td>
</tr>
<tr>
<td>0x038</td>
<td>JPEG_CFR</td>
<td></td>
<td></td>
<td>0x040</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0x038</td>
</tr>
<tr>
<td>0x04C</td>
<td></td>
<td></td>
<td></td>
<td>0x040</td>
</tr>
<tr>
<td>0x050-</td>
<td>JPEG_QMEM0</td>
<td>QCOEF{4*y+3}[7:0]</td>
<td></td>
<td>0x040</td>
</tr>
<tr>
<td>0x08C</td>
<td></td>
<td>QCOEF{4*y+2}[7:0]</td>
<td></td>
<td>0x044</td>
</tr>
</tbody>
</table>
Refer to **Section 2.3** for the register boundary addresses.
34 True random number generator (RNG)

34.1 Introduction

The RNG is a true random number generator that provides full entropy outputs to the application as 32-bit samples. It is composed of a live entropy source (analog) and an internal conditioning component.

The RNG can be used to construct a NIST compliant deterministic random bit generator (DRBG), acting as a live entropy source.

The RNG true random number generator has been tested using the German BSI statistical tests of AIS-31 (T0 to T8).

34.2 RNG main features

- The RNG delivers 32-bit true random numbers, produced by an analog entropy source processed by a high quality conditioning stage.
- In the NIST configuration, it produces four 32-bit random samples every $16 \times \frac{f_{AHB}}{f_{RNG}}$ AHB clock cycles, if value is higher than 213 cycles (213 cycles otherwise).
- It allows embedded continuous basic health tests with associated error management – Includes too low sampling clock detection and repetition count tests.
- It can be disabled to reduce power consumption.
- It has an AMBA® AHB slave peripheral, accessible through 32-bit word single accesses only (else for write accesses an AHB bus error is generated). Warning! any write not equal to 32 bits might corrupt the register content.
34.3 RNG functional description

34.3.1 RNG block diagram

*Figure 251* shows the RNG block diagram.

![RNG block diagram](image)

34.3.2 RNG internal signals

*Table 278* describes a list of useful-to-know internal signals available at the RNG level, not at the STM32 product level (on pads).

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>rng_it</td>
<td>Digital output</td>
<td>RNG global interrupt request</td>
</tr>
<tr>
<td>rng_hclk</td>
<td>Digital input</td>
<td>AHB clock</td>
</tr>
<tr>
<td>rng_clk</td>
<td>Digital input</td>
<td>RNG dedicated clock, asynchronous to rng_hclk</td>
</tr>
</tbody>
</table>

34.3.3 Random number generation

The true random number generator (RNG) delivers truly random data through its AHB interface at deterministic intervals. Within its boundary the RNG implements the entropy source model pictured on *Figure 252*. 

It includes an analog noise source, a digitization stage with post-processing, a conditioning algorithm, a health monitoring block and two interfaces that are used to interact with the entropy source: GetEntropy and HealthTest.

**Figure 252. Entropy source model**

The components pictured above are detailed hereafter.

**Noise source**

The noise source is the component that contains the non-deterministic, entropy-providing activity that is ultimately responsible for the uncertainty associated with the bitstring output by the entropy source. It is composed of:

- Two analog noise sources, each based on three XORed free-running ring oscillator outputs. It is possible to disable those analog oscillators to save power, as described in Section 34.3.8: In this case application must clear the SEIS bit interrupt flag. RNG low-power use.
- A sampling stage of these outputs clocked by a dedicated clock input (rng_clk), delivering a 2-bit raw data output.

This noise source sampling is independent to the AHB interface clock frequency (rng_hclk).

*Note: In Section 34.6: RNG entropy source validation the recommended RNG clock frequencies are given.*

**Post processing**

The sample values obtained from a true random noise source consist of 2-bit bitstrings. Because this noise source output is biased, the RNG implements a post-processing component that reduces that bias to a tolerable level.

More specifically, for each of the two noise source bits the RNG takes half of the bits from the sampled noise source, and half of the bits from the inverted sampled noise source. Thus, if the source generates more ‘1’ than ‘0’ (or the opposite), it is filtered.
Conditioning

The conditioning component in the RNG is a deterministic function that increases the entropy rate of the resulting fixed-length bitstrings output (128-bit).

Also note that post-processing computations are triggered when at least 32 bits of raw datum is received and when output FIFO needs a refill. Thus, the RNG output entropy is maximum when the RNG 128-bit FIFO is emptied by application after 64 RNG clock cycles.

The times required between two random number generations, and between the RNG initialization and availability of first sample are described in Section 34.5: RNG processing time.

The conditioning component is clocked by the faster AHB clock.

Output buffer

A data output buffer can store up to four 32-bit words, which have been output from the conditioning component. When four words have been read from the output FIFO through the RNG_DR register, the content of the 128-bit conditioning output register is pushed into the output FIFO, and a new conditioning round is automatically started. Four new words are added to the conditioning output register 213 AHB clock cycles later.

Whenever a random number is available through the RNG_DR register, the DRDY flag changes from 0 to 1. This flag remains high until the output buffer becomes empty after reading four words from the RNG_DR register.

Note: When interrupts are enabled an interrupt is generated when this data ready flag transitions from 0 to 1. Interrupt is then cleared automatically by the RNG as explained above.

Health checks

This component ensures that the entire entropy source (with its noise source) starts then operates as expected, obtaining assurance that failures are caught quickly and with a high probability and reliability.

The RNG implements the following health check features.

1. Continuous health tests, running indefinitely on the output of the noise source
   - Repetition count test, flagging an error when:
     a) One of the noise source has provided more than 64 consecutive bits at a constant value ("0" or "1"), or more than 32 consecutive occurrence of two bits patterns ("01" or "10")
     b) Both noise sources have delivered more than 32 consecutive bits at a constant value ("0" or "1"), or more than 16 consecutive occurrence of two bits patterns ("01" or "10")

2. Vendor specific continuous test
   - Real-time “too slow” sampling clock detector, flagging an error when one RNG clock cycle is smaller than AHB clock cycle divided by 32.

The CECS and SECS status bits in the RNG_SR register indicate when an error condition is detected, as detailed in Section 34.3.7: Error management.

Note: An interrupt can be generated when an error is detected.
34.3.4 RNG initialization

The RNG simplified state machine is pictured on Figure 253.

After enabling the RNG (RNGEN = 1 in RNG_CR), the following chain of events occurs:

1. The analog noise source is enabled, and logic immediately starts sampling the analog output, filling the 128-bit conditioning shift register.
2. The conditioning logic is enabled and the post-processing context is initialized using two 128 noise source bits.
3. The conditioning stage internal input data buffer is filled again with 128-bit and one conditioning round is performed. The output buffer is then filled with the post processing result.
4. The output buffer is refilled automatically according to the RNG usage.

The associated initialization time can be found in Section 34.5: RNG processing time.

Figure 253. RNG initialization overview
34.3.5 RNG operation

Normal operations

To run the RNG using interrupts, the following steps are recommended:

1. Enable the interrupts by setting the IE bit in the RNG_CR register. At the same time, enable the RNG by setting the bit RNGEN=1.

2. An interrupt is now generated when a random number is ready or when an error occurs. Therefore, at each interrupt, check that:
   - No error occurred. The SEIS and CEIS bits must be set to 0 in the RNG_SR register.
   - A random number is ready. The DRDY bit must be set to 1 in the RNG_SR register.
   - If the above two conditions are true the content of the RNG_DR register can be read up to four consecutive times. If valid data is available in the conditioning output buffer, four additional words can be read by the application (in this case the DRDY bit is still high). If one or both of the above conditions are false, the RNG_DR register must not be read. If an error occurred, the error recovery sequence described in Section 34.3.7 must be used.

To run the RNG in polling mode following steps are recommended:

1. Enable the random number generation by setting the RNGEN bit to “1” in the RNG_CR register.

2. Read the RNG_SR register and check that:
   - No error occurred (the SEIS and CEIS bits must be set to 0)
   - A random number is ready (the DRDY bit must be set to 1)

3. If above conditions are true read the content of the RNG_DR register up to four consecutive times. If valid data is available in the conditioning output buffer four additional words can be read by the application (in this case the DRDY bit is still high). If one or both of the above conditions are false, the RNG_DR register must not be read. If an error occurred, the error recovery sequence described in Section 34.3.7 must be used.

   Note: When data is not ready (DRDY = 0) RNG_DR returns zero. It is recommended to always verify that RNG_DR is different from zero. Because when it is the case a seed error occurred between RNG_SR polling and RND_DR output reading (rare event).

Low-power operations

If the power consumption is a concern to the application, low-power strategies can be used, as described in Section 34.3.8: In this case application must clear the SEIS bit interrupt flag. RNG low-power use.

Software post-processing

If a NIST approved DRBG with 128 bits of security strength is required an approved random generator software must be built around the RNG true random number generator.

Built-in health check functions are described in Section 34.3.3: Random number generation.
34.3.6 RNG clocking

The RNG runs on two different clocks: the AHB bus clock and a dedicated RNG clock. The AHB clock is used to clock the AHB banked registers and conditioning component. The RNG clock is used for noise source sampling. Recommended clock configurations are detailed in Section 34.6: RNG entropy source validation.

Note: When the CED bit in the RNG_CR register is set to 0, the RNG clock frequency the must be higher than the AHB clock frequency divided by 32, otherwise the clock checker always flags a clock error (CECS = 1 in the RNG_SR register).

See Section 34.3.1: RNG block diagram for details (AHB and RNG clock domains).

34.3.7 Error management

In parallel to random number generation a health check block verifies the correct noise source behavior and the frequency of the RNG source clock as detailed in this section. Associated error state is also described.

Clock error detection

When the clock error detection is enabled (CED = 0) and if the RNG clock frequency is too low, the RNG sets to 1 both the CEIS and CECS bits to indicate that a clock error occurred. In this case, the application must check that the RNG clock is configured correctly (see Section 34.3.6: RNG clocking) and then it must clear the CEIS bit interrupt flag. The CECS bit is automatically cleared when the clocking condition is normal.

Note: The clock error has no impact on generated random numbers that is the application can still read the RNG_DR register.

CEIS is set only when CECS is set to 1 by RNG.

Noise source error detection

When a noise source (or seed) error occurs, the RNG stops generating random numbers and sets to 1 both SEIS and SECS bits to indicate that a seed error occurred. If a value is available in the RNG_DR register, it must not be used as it may not have enough entropy. If the error was detected during the initialization phase the whole initialization sequence is automatically restarted by the RNG.

The following sequence must be used to fully recover from a seed error after the RNG initialization:

1. Clear the SEIS bit by writing it to “0”.
2. Read out 12 words from the RNG_DR register, and discard each of them in order to clean the pipeline.
3. Confirm that SEIS is still cleared. Random number generation is back to normal.
34.3.8 In this case application must clear the SEIS bit interrupt flag. **RNG low-power use**

If power consumption is a concern, the RNG can be disabled as soon as the DRDY bit is set to 1 by setting the RNGEN bit to 0 in the RNG CR register. As the post-processing logic and the output buffer remain operational while RNGEN = 0 following features are available to the software:

- If there are valid words in the output buffer four random numbers can still be read from the RNG DR register.
- If there are valid bits in the conditioning output internal register four additional random numbers can be still be read from the RNG DR register. If it is not the case the RNG must be re-enabled by the application until at least 32 new bits are collected from the noise source and a complete conditioning round is done. It corresponds to 16 RNG clock cycles to sample new bits, and 216 AHB clock cycles to run a conditioning round.

When disabling the RNG the user deactivates all the analog seed generators, whose power consumption is given in the datasheet electrical characteristics section. The user also gates all the logic clocked by the RNG clock. Note that this strategy is adding latency before a random sample is available on the RNG DR register, because of the RNG initialization time.

If the RNG block is disabled during initialization (that is well before the DRDY bit rises for the first time), the initialization sequence resumes from where it was stopped when RNGEN bit is set to 1.

34.4 **RNG interrupts**

In the RNG an interrupt can be produced on the following events:

- Data ready flag
- Seed error, see Section 34.3.7: Error management
- Clock error, see Section 34.3.7: Error management

Dedicated interrupt enable control bits are available as shown in Table 279.

<table>
<thead>
<tr>
<th>Interrupt acronym</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Interrupt clear method</th>
</tr>
</thead>
<tbody>
<tr>
<td>RNG</td>
<td>Data ready flag</td>
<td>DRDY</td>
<td>IE</td>
<td>Write 0 to DRDY</td>
</tr>
<tr>
<td></td>
<td>Seed error flag</td>
<td>SEIS</td>
<td>IE</td>
<td>Write 0 to SEIS</td>
</tr>
<tr>
<td></td>
<td>Clock error flag</td>
<td>CEIS</td>
<td>IE</td>
<td>Write 0 to CEIS</td>
</tr>
</tbody>
</table>

Note: **Interrupts are generated only when RNG is enabled.**

34.5 **RNG processing time**

The conditioning stage can produce four 32-bit random numbers every \(16 \times \frac{f_{\text{AHB}}}{f_{\text{RNG}}}\) clock cycles, if the value is higher than 213 cycles (213 cycles otherwise).

More time is needed for the first set of random numbers after the device exits reset (see
Section 34.3.4: RNG initialization). Indeed, after enabling the RNG for the first time, random data is first available after either:

- 128 RNG clock cycles + 426 AHB cycles, if \( f_{\text{AHB}} < f_{\text{threshold}} \)
- 192 RNG clock cycles + 213 AHB cycles, if \( f_{\text{AHB}} \geq f_{\text{threshold}} \)

With \( f_{\text{threshold}} = \frac{(213 \times f_{\text{RNG}})}{64} \)

### 34.6 RNG entropy source validation

#### 34.6.1 Introduction

In order to assess the amount of entropy available from the RNG, STMicroelectronics has tested the peripheral using the German BSI AIS-31 statistical tests (T0 to T8). The results can be provided on demand or the customer can reproduce the tests.

#### 34.6.2 Validation conditions

STMicroelectronics has tested the RNG true random number generator in the following conditions:

- RNG clock \( \text{rng\_clk} = 48 \text{ MHz} \) (CED bit = ‘0’ in RNG\_CR register) and \( \text{rng\_clk} = 400 \text{ kHz} \) (CED bit = ‘1’ in RNG\_CR register).

#### 34.6.3 Data collection

In order to run statistical tests, it is required to collect samples from the entropy source at the raw data level as well as at the output of the entropy source. Contact STMicroelectronics if the above samples need to be retrieved for the product.

### 34.7 RNG registers

The RNG is associated with a control register, a data register and a status register.

#### 34.7.1 RNG control register (RNG\_CR)

Address offset: 0x000  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

<p>| | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

CED IE RNGEN

rw rw rw

Bits 31:6  Reserved, must be kept at reset value.
34.7.2 RNG status register (RNG_SR)

Address offset: 0x004
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:7 Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit 6 SEIS: Seed error interrupt status</th>
</tr>
</thead>
<tbody>
<tr>
<td>This bit is set at the same time as SECS. It is cleared by writing 0. Writing 1 has no effect.</td>
</tr>
<tr>
<td>0: No faulty sequence detected</td>
</tr>
<tr>
<td>1: At least one faulty sequence is detected. See SECS bit description for details.</td>
</tr>
<tr>
<td>An interrupt is pending if IE = 1 in the RNG_CR register.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 5 CEIS: Clock error interrupt status</th>
</tr>
</thead>
<tbody>
<tr>
<td>This bit is set at the same time as CECS. It is cleared by writing 0. Writing 1 has no effect.</td>
</tr>
<tr>
<td>0: The RNG clock is correct ( f_{RNGCLK} &gt; \frac{f_{HCLK}}{32} )</td>
</tr>
<tr>
<td>1: The RNG is detected too slow ( f_{RNGCLK} &lt; \frac{f_{HCLK}}{32} )</td>
</tr>
<tr>
<td>An interrupt is pending if IE = 1 in the RNG_CR register.</td>
</tr>
</tbody>
</table>

| Bits 4:3 Reserved, must be kept at reset value. |
34.7.3 RNG data register (RNG_DR)

Address offset: 0x008
Reset value: 0x0000 0000

The RNG_DR register is a read-only register that delivers a 32-bit random value when read. After being read, this register delivers a new random value after 216 periods of AHB clock if the output FIFO is empty.

The contents of this register are valid when the DRDY = 1 and the value is not 0x0, even if RNGEN = 0.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

RNDATA[31:16]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

RNDATA[15:0]

Bits 31:0 RNDATA[31:0]: Random data

32-bit random data, which are valid when DRDY = 1. When DRDY = 0, the RNDATA value is zero.

When DRDY is set, it is recommended to always verify that RNG_DR is different from zero. Because when it is the case a seed error occurred between RNG_SR polling and RND_DR output reading (rare event).
34.7.4 RNG register map

Table 280. RNG register map and reset map

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | RNG_CR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x004  | RNG_SR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x008  | RNG_DR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | RNDATA[31:0]  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Refer to Section 2.3 for the register boundary addresses.
35 Cryptographic processor (CRYP)

35.1 Introduction

The cryptographic processor (CRYP) can be used both to encrypt and decrypt data using the DES, Triple-DES or AES algorithms. It is a fully compliant implementation of the following standards:

- The data encryption standard (DES) and Triple-DES (TDES) as defined by Federal Information Processing Standards Publication (FIPS PUB 46-3, Oct 1999), and the American National Standards Institute (ANSI X9.52)
- The advanced encryption standard (AES) as defined by Federal Information Processing Standards Publication (FIPS PUB 197, Nov 2001)

Multiple key sizes and chaining modes are supported:

- DES/TDES chaining modes ECB and CBC, supporting standard 56-bit keys with 8-bit parity per key
- AES chaining modes ECB, CBC, CTR, GCM, GMAC, CCM for key sizes of 128, 192 or 256 bits

The CRYP processor is a 32-bit AHB peripheral. It supports DMA transfers for incoming and outgoing data (two DMA channels are required). The peripheral also includes input and output FIFOs (each 8 words deep) for better performance.

35.2 CRYP main features

- Compliant implementation of the following standards:
  - NIST FIPS publication 46-3, Data Encryption Standard (DES)
  - ANSI X9.52, Triple Data Encryption Algorithm Modes of Operation
  - NIST FIPS publication 197, Advanced Encryption Standard (AES)

- AES symmetric block cipher implementation
  - 128-bit data block processing
  - Support for 128-, 192- and 256-bit cipher key lengths
  - Encryption and decryption with multiple chaining modes: Electronic Code Book (ECB), Cipher Block Chaining (CBC), Counter mode (CTR), Galois Counter Mode (GCM), Galois Message Authentication Code mode (GMAC) and Counter with CBC-MAC (CCM)
  - 14 (respectively 18) clock cycles for processing one 128-bit block of data with a 128-bit (respectively 256-bit) key in AES-ECB mode
  - Integrated key scheduler with its key derivation stage (ECB or CBC decryption only)

- DES/TDES encryption/decryption implementation
  - 64-bit data block processing
  - Support for 64-, 128- and 192-bit cipher key lengths (including parity)
  - Encryption and decryption with support of ECB and CBC chaining modes
  - Direct implementation of simple DES algorithms (a single key K1 is used)
- 16 (respectively 48) clock cycles for processing one 64-bit block of data in DES
  (respectively TDES) ECB mode
- Software implementation of ciphertext stealing
- Features common to DES/TDES and AES
  - AMBA AHB slave peripheral, accessible through 32-bit word single accesses only
    (otherwise an AHB bus error is generated, and write accesses are ignored)
  - 256-bit register for storing the cryptographic key (8x 32-bit registers)
  - 128-bit registers for storing initialization vectors (4x 32-bit)
  - 1x32-bit INPUT buffer associated with an internal IN FIFO of eight 32-bit words,
    corresponding to four incoming DES blocks or two AES blocks
  - 1x32-bit OUTPUT buffer associated with an internal OUT FIFO of eight 32-bit
    words, corresponding to four processed DES blocks or two AES blocks
  - Automatic data flow control supporting direct memory access (DMA) using two
    channels (one for incoming data, one for processed data). The OUT FIFO
    supports both single and burst transfers, while the IN FIFO supports only burst
    transfers.
  - Data swapping logic to support 1-, 8-, 16- or 32-bit data
  - Possibility for software to suspend a message if the cryptographic processor
    needs to process another message with higher priority (suspend/resume
    operation)

35.3 **CRYP implementation**

This device has one CRYP instance.
35.4 CRYP functional description

35.4.1 CRYP block diagram

The figure below shows the block diagram of the cryptographic processor.

Figure 254. CRYP block diagram
35.4.2 CRYP internal signals

Table 281 provides a list of useful-to-know internal signals available at cryptographic processor level and not at STM32 product level (on pads).

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>cryp_hclk</td>
<td>Digital input</td>
<td>AHB bus clock</td>
</tr>
<tr>
<td>cryp_it</td>
<td>Digital output</td>
<td>Cryptographic processor global interrupt request</td>
</tr>
<tr>
<td>cryp_in_dma</td>
<td>Digital input/output</td>
<td>IN FIFO DMA burst request/acknowledge</td>
</tr>
<tr>
<td>cryp_out_dma</td>
<td>Digital input/output</td>
<td>OUT FIFO DMA burst request/acknowledge (with single request for DES/TDES)</td>
</tr>
</tbody>
</table>

35.4.3 CRYP DES/TDES cryptographic core

Overview

The DES/Triple-DES cryptographic core consists of three components:
- The DES Algorithm (DEA core)
- Multiple keys (one for the DES algorithm, one to three for the TDES algorithm)
- The initialization vector, which is used only in CBC mode

The DES/Triple-DES cryptographic core provides two operating modes:
- **ALGODIR** = 0: Plaintext encryption using the key stored in the CRYP_Kx registers.
- **ALGODIR** = 1: Ciphertext decryption using the key stored in the CRYP_Kx registers.

The operating mode is selected by programming the ALGODIR bit in the CRYP_CR register.

Typical data processing

Typical usage of the cryptographic processor in DES modes can be found in Section 35.4.10: CRYP DES/TDES basic chaining modes (ECB, CBC).

Note: The outputs of the intermediate DEA stages are never revealed outside the cryptographic boundary, with the exclusion of the IV registers in CBC mode.

DES/TDES keying and chaining modes

The DES/TDES allows three different keying options:

- **Three independent keys**
  The first option specifies that all the keys are independent, that is, K1, K2 and K3 are independent. FIPS PUB 46-3 – 1999 (and ANSI X9.52 – 1998) refers to this option as the Keying Option 1 and, to the TDES as 3-key TDES.

- **Two independent keys**
  The second option specifies that K1 and K2 are independent and K3 is equal to K1, that is, K1 and K2 are independent, K3 = K1. FIPS PUB 46-3 – 1999 (and ANSI X9.52
• Three equal keys
  The third option specifies that K1, K2 and K3 are equal, that is:
  \[ K1 = K2 = K3 \]
  FIPS PUB 46-3 – 1999 (and ANSI X9.52 – 1998) refers to the third option as the
  Keying Option 3. This “1-key” TDES is equivalent to single DES.

The following chaining algorithms are supported by the DES hardware and can be selected
through the ALGOMODE bits in the CRYP_CR register:
• Electronic Code Book (ECB)
• Cipher Block Chaining (CBC)

These modes are described in details in Section 35.4.10: CRYP DES/TDES basic chaining
modes (ECB, CBC).

35.4.4 CRYP AES cryptographic core

Overview

The AES cryptographic core consists of the following components:
• The AES algorithm (AEA core)
• The Multiplier over a binary Galois field (GF2mul)
• The key information
• The initialization vector (IV) or Nonce information
• Chaining algorithms logic (XOR, feedback/counter, mask)

The AES core works on 128-bit data blocks of (four words) with 128-, 192- or 256-bit key
lengths. Depending on the chaining mode, the peripheral requires zero or one 128-bit
initialization vector (IV).

The cryptographic peripheral features two operating modes:
• ALGODIR = 0: Plaintext encryption using the key stored in the CRYP_Kx registers.
• ALGODIR = 1: Ciphertext decryption using the key stored in the CRYP_Kx registers.
  When ECB and CBC chaining modes are selected, an initial key derivation process is
  automatically performed by the cryptographic peripheral.

The operating mode is selected by programming the ALGODIR bit in the CRYP_CR
register.

Typical data processing

A description of cryptographic processor typical usage in AES mode can be found in
Section 35.4.11: CRYP AES basic chaining modes (ECB, CBC).

Note: The outputs of the intermediate AEA stages is never revealed outside the cryptographic
boundary, with the exclusion of the IV registers.
AES chaining modes

The following chaining algorithms are supported by the cryptographic processor and can be selected through the ALGOMODE bits in the CRYP_CR register:

- Electronic Code Book (ECB)
- Cipher Block Chaining (CBC)
- Counter Mode (CTR)
- Galois/Counter Mode (GCM)
- Galois Message Authentication Code mode (GMAC)
- Counter with CBC-MAC (CCM)

A quick introduction on these chaining modes can be found in the following subsections.

For detailed instructions, refer to Section 35.4.11: CRYP AES basic chaining modes (ECB, CBC) and onward.

AES Electronic CodeBook (ECB)

**Figure 255. AES-ECB mode overview**

ECB is the simplest operating mode. There are no chaining operations, and no special initialization stage. The message is divided into blocks and each block is encrypted or decrypted separately.

*Note:* For decryption, a special key scheduling is required before processing the first block.
AES Cipher block chaining (CBC)

CBC operating mode chains the output of each block with the input of the following block. To make each message unique, an initialization vector is used during the first block processing.

**Note:** For decryption, a special key scheduling is required before processing the first block.
AES Counter mode (CTR)

The CTR mode uses the AES core to generate a key stream; these keys are then XORed with the plaintext to obtain the ciphertext as specified in NIST Special Publication 800-38A, Recommendation for Block Cipher Modes of Operation.

Note: Unlike ECB and CBC modes, no key scheduling is required for the CTR decryption, since in this chaining scheme the AES core is always used in encryption mode for producing the counter blocks.
AES Galois/Counter mode (GCM)

In Galois/Counter mode (GCM), the plaintext message is encrypted, while a message authentication code (MAC) is computed in parallel, thus generating the corresponding ciphertext and its MAC (also known as authentication tag). It is defined in NIST Special Publication 800-38D, Recommendation for Block Cipher Modes of Operation - Galois/Counter Mode (GCM) and GMAC.

GCM mode is based on AES in counter mode for confidentiality. It uses a multiplier over a fixed finite field for computing the message authentication code. It requires an initial value and a particular 128-bit block at the end of the message.

AES Galois message authentication code (GMAC)
Galois Message Authentication Code (GMAC) allows authenticating a message and generating the corresponding message authentication code (MAC). It is defined in NIST Special Publication 800-38D, Recommendation for Block Cipher Modes of Operation - Galois/Counter Mode (GCM) and GMAC.

GMAC is similar to Galois/Counter mode (GCM), except that it is applied on a message composed only by clear-text authenticated data (i.e. only header, no payload).

**AES Counter with CBC-MAC (CCM)**

In Counter with Cipher Block Chaining-Message Authentication Code (CCM), the plaintext message is encrypted while a message authentication code (MAC) is computed in parallel, thus generating the corresponding ciphertext and the corresponding MAC (also known as tag). It is described by NIST in Special Publication 800-38C, Recommendation for Block Cipher Modes of Operation - The CCM Mode for Authentication and Confidentiality.

CCM mode is based on AES in counter mode for confidentiality and it uses CBC for computing the message authentication code. It requires an initial value.

Like GCM CCM chaining mode, AES-CCM mode can be applied on a message composed only by cleartext authenticated data (i.e. only header, no payload). Note that this way of using CCM is not called CMAC (it is not similar to GCM/GMAC), and its usage is not recommended by NIST.
35.4.5 CRYP procedure to perform a cipher operation

Introduction

To understand how the cryptographic peripheral operates, a typical cipher operation is described below. For the detailed peripheral usage according to the cipher mode, refer to the specific section, for example Section 35.4.11: CRYP AES basic chaining modes (ECB, CBC).

CRYP initialization

To initialize the cryptographic processor, first disable it by clearing the CRYPEN bit in the CRYP_CR register. Then execute the following steps:

1. Configure the algorithm and the chaining mode through the ALGOMODE and ALGODIR bits in the CRYP_CR register. Configure also the key size with the KEYSIZE bits.
   - When ALGODIR is set to 1 (decryption) and the selected algorithm/chaining mode is AES-ECB or AES-CBC, an initial key derivation of the encryption key must be performed as described in Section 35.4.7: Preparing the CRYP AES key for decryption.

2. When the previous step is complete, and when applicable, write the symmetric key into the CRYP_KxL/R registers. The way to write key registers is defined in Section 35.4.17: CRYP key registers

3. Configure the data type (1, 8, 16 or 32 bits) through the DATATYPE bits of the CRYP_CR register.

4. When it is required (for example for CBC or CTR chaining modes), write the initialization vectors into the CRYP_IVx(L/R) register.

5. Flush the IN and OUT FIFOs by writing the FFLUSH bit to 1 in the CRYP_CR register.

Preliminary warning for all cases

If the ECB or CBC mode is selected and data are not a multiple of 64 bits (for DES) or 128 bits (for AES), the second and the last block management is more complex than the sequences below. Refer to Section 35.4.8: CRYP stealing and data padding for more details.
Appending data using the CPU in Polling mode

1. Enable the cryptographic processor by setting to 1 the CRYPEN bit in the CRYP_CR register.
2. Write data in the IN FIFO (one block or until the FIFO is full).
3. Repeat the following sequence until the second last block of data has been processed:
   a) Wait until the not-empty-flag OFNE is set to 1, then read the OUT FIFO (one block or until the FIFO is empty).
   b) Wait until the not-full-flag IFNF is set to 1, then write the IN FIFO (one block or until the FIFO is full) except if it is the last block.
4. The BUSY bit is set automatically by the cryptographic processor. At the end of the processing, the BUSY bit returns to 0 and both FIFOs are empty (IN FIFO empty flag IFEM = 1 and OUT FIFO not empty flag OFNE = 0).
5. If the next processing block is the last block, the CPU must pad (when applicable) the data with zeroes to obtain a complete block.
6. When the operation is complete, the cryptographic processor can be disabled by clearing the CRYPEN bit in CRYP_CR register.

Appending data using the CPU in Interrupt mode

1. Enable the interrupts by setting the INIM and OUTIM bits in the CRYP_IMSCR register.
2. Enable the cryptographic processor by setting to 1 the CRYPEN bit in the CRYP_CR register.
3. In the interrupt service routine that manages the input data:
   a) If the last block is being loaded, the CPU must pad (when applicable) the data with zeroes to have a complete block. Then load the block into the IN FIFO.
   b) If it is not the last block, load the data into the IN FIFO. You can load only one block (2 words for DES, 4 words for AES), or load data until the FIFO is full.
   c) In all cases, after the last word of data has been written, disable the interrupt by clearing the INIM interrupt mask.
4. In the interrupt service routine that manages the input data:
   a) Read the output data from the OUT FIFO. You can read only one block (2 words for DES, 4 words for AES), or read data until the FIFO is empty.
   b) When the last word has been read, INIM and BUSY bits are set to 0 and both FIFOs are empty (IFEM = 1 and OFNE = 0). You can disable the interrupt by clearing the OUTIM bit, and disable the peripheral by clearing the CRYPEN bit.
   c) If you read the last block of cleartext data (i.e. decryption), optionally discard the data that is not part of message/payload.

Appending data using the DMA

1. Prepare the last block of data by optionally padding it with zeroes to have a complete block.
2. Configure the DMA controller to transfer the input data from the memory and transfer the output data from the peripheral to the memory, as described in Section 35.4.19:
**CYP DMA interface.** The DMA should be configured to set an interrupt on transfer completion to indicate that the processing is complete.

3. Enable the cryptographic processor by setting to 1 the CYPEN bit in CYP_CR register, then enable the DMA IN and OUT requests by setting to 1 the DIEN and DOEN bits in the CYP_DMACR register.

4. All the transfers and processing are managed by the DMA and the cryptographic processor. The DMA interrupt indicates that the processing is complete. Both FIFOs are normally empty and BUSY flag is set 0.

**Caution:** It is important that DMA controller empties the cryptographic processor output FIFO before filling up the cryptographic processor input FIFO. To achieve this, the DMA controller should be configured so that the transfer from the cryptographic peripheral to the memory has a higher priority than the transfer from the memory to the cryptographic peripheral.

### 35.4.6 CYP busy state

The cryptographic processor is busy and processing data (BUSY set to 1 in CYP_SR register) when all the conditions below are met:

- CYPEN = 1 in CYP_CR register.
- There are enough data in the input FIFO (at least two words for the DES or TDES algorithm mode, four words for the AES algorithm mode).
- There is enough free-space in the output FIFO (at least two word locations for DES, four for AES).

Write operations to the CYP_Kx(L/R)R key registers, to the CYP_IVx(L/R)R initialization registers, or to bits [9:2] of the CYP_CR register, are ignored when cryptographic processor is busy (i.e. the registers are not modified). It is thus not possible to modify the configuration of the cryptographic processor while it is processing a data block.

It is possible to clear the CYPEN bit while BUSY bit is set to 1. In this case the ongoing DES/TDES or AES processing first completes (i.e. the word results are written to the output FIFO) before the BUSY bit is cleared by hardware.

**Note:** If the application needs to suspend a message to process another one with a higher priority, refer to Section 35.4.9: CYP suspend/resume operations

When a block is being processed in DES or TDES mode, if the output FIFO becomes full and the input FIFO contains at least one new block, then the new block is popped off the input FIFO and the BUSY bit remains high until there is enough space to store this new block into the output FIFO.
35.4.7 Preparing the CRYP AES key for decryption

When performing an AES ECB or CBC decryption, the AES key has to be prepared. Indeed, in AES encryption the round 0 key is the one stored in the key registers, and AES decryption must start using the last round key. Hence, as the encryption key is stored in memory, a special key scheduling must be performed to obtain the decryption key. This preparation is not required in any other AES modes than ECB or CBC decryption.

When the cryptographic processor is disabled (CRYPEN = 0), the CRYP key preparation process is performed as follows:

1. Program ALGOMODE bits to 0x7 and ALGODIR to 0x0 in CRYP_CR. In addition, configure the key length with the KEYSIZE bits.
2. Write the symmetric key to the CRYP_KxL/R registers, as described in Section 35.4.17: CRYP key registers.
3. Enable the cryptographic processor by setting the CRYPEN bit in the CRYP_CR register. It immediately starts an AES round for key preparation (BUSY = 1).
4. Wait until the BUSY bit is cleared in the CRYP_SR register. Then update ALGOMODE bits in the CRYP_CR register to select the correct chaining mode, that is 0x4 for ECB or 0x5 for CBC.
5. The AES key is available in the CRYP key registers, ready to use for decryption.

Note: As the CRYPEN bitfield is reset by hardware at the end of the key preparation, the application software must set it again for the next operation. The latency of the key preparation operation is 14, 16 or 18 clock cycles depending on the key size (128, 192 or 256 bits).

35.4.8 CRYP stealing and data padding

When using DES or AES algorithm in ECB or CBC modes to manage messages that are not multiple of the block size (64 bits for DES, 128 bits for AES), use ciphertext stealing techniques such as those described in NIST Special Publication 800-38A, Recommendation for Block Cipher Modes of Operation: Three Variants of Ciphertext Stealing for CBC Mode. Since the cryptographic processor does not implement such techniques, the last two blocks must be handled in a special way by the application.

Note: Ciphertext stealing techniques are not documented in this reference manual.

Similarly, when the AES algorithm is used in other modes than ECB or CBC, incomplete input data blocks (i.e. block shorter than 128 bits) have to be padded with zeroes by the application prior to encryption (i.e. extra bits should be appended to the trailing end of the data string). After decryption, the extra bits have to be discarded. The cryptographic processor does not implement automatic data padding operation to the last block, so the application should follow the recommendation given in Section 35.4.5: CRYP procedure to perform a cipher operation to manage messages that are not multiple of 128 bits.

Note: Padding data are swapped in a similar way as normal data, according to the DATATYPE field in CRYP_CR register (see Section 35.4.16: CRYP data registers and data swapping for details).
With this version of cryptographic processor, a special workaround is required in order to properly compute authentication tags while doing a GCM encryption or a CCM decryption with the last block of payload size inferior to 128 bits. This workaround is described below:

- During GCM encryption payload phase and before inserting a last plaintext block smaller than 128 bits, the application has to follow the below sequence:
  a) Disable the peripheral by setting the CRYPEN bit to 0 in CRYP_CR.
  b) Load CRYP_IV1RR register content in a temporary variable. Decrement the value by 1 and reinsert the result in CRYP_IV1RR register.
  c) Change the AES mode to CTR mode by writing the ALGOMODE bitfield to 0x6 in the CRYP_CR register.
  a) Set the CRYPEN bit to 1 in CRYP_CR to enable again the peripheral.
  b) Pad the last block (smaller than 128 bits) with zeros to have a complete block of 128 bits, then write it into CRYP_DIN register.
  c) Upon encryption completion, read the 128-bit generated ciphertext from the CRYP_DOUT register and store it as intermediate data.
  d) Change again the AES mode to GCM mode by writing the ALGOMODE bitfield to 0x8 in the CRYP_CR register.
  e) Select Final phase by writing the GCM_CCMPH bitfield to 0b11 in the CRYP_CR register.
  f) In the intermediate data, set to 0 the bits corresponding to the padded bits of the last payload block then insert the resulting data to CRYP_DIN register.
  g) When the operation is complete, read data from CRYP_DOUT. These data have to be discarded.
  h) Apply the normal Final phase as described in Section 35.4.13: CRYP AES Galois/counter mode (GCM).

- During CCM decryption payload phase and before inserting a last ciphertext block smaller than 128 bits, the application has to follow the below sequence:
  a) To disable the peripheral, set the CRYPEN bit to 0 in CRYP_CR.
  b) Load CRYP_IV1RR in a temporary variable (named here IV1temp).
  c) Load CRYP_CSGCMCCM0R, CRYP_CSGCMCCM1R, CRYP_CSGCMCCM2R, and CRYP_CSGCMCCM3R register contents from LSB to MSB in 128-bit temporary variable (named here temp1).
  d) Load in CRYP_IV1RR the content previously stored in IV1temp.
  e) Change the AES mode to CTR mode by writing the ALGOMODE bitfield to 0x6 in the CRYP_CR register.
  a) Set the CRYPEN bit to 1 in CRYP_CR to enable again the peripheral.
  b) Pad the last block (smaller than 128 bits) with zeros to have a complete block of 128 bits, then write it to CRYP_DIN register.
  c) Upon decryption completion, read the 128-bit generated data from DOUT register, and store them as intermediate data (here named intdata_o).
  d) Save again CRYP_CSGCMCCM0R, CRYP_CSGCMCCM1R, CRYP_CSGCMCCM2R, and CRYP_CSGCMCCM3R register contents, from LSB to MSB, in a new 128-bit temporary variable (named here temp2).
  e) Change again the AES mode to CCM mode by writing the ALGOMODE bitfield to 0x9 in the CRYP_CR register.
f) Select the header phase by writing the GCM_CCMPH bitfield to 0b01 in the CRYP_CR register.

g) In the intermediate data (intdata_o which was generated with CTR), set to 0 the bits corresponding to the padded bits of the last payload block, XOR with temp1, XOR with temp2, and insert the resulting data into CRYP_DIN register. In other words:
\[
\text{CRYP_DIN} = (\text{intdata}_o \text{ AND mask}) \text{ XOR temp1 XOR temp2.}
\]
h) Wait for operation completion.
i) Apply the normal Final phase as described in Section 35.4.15: CRYP AES Counter with CBC-MAC (CCM).

### 35.4.9 CRYP suspend/resume operations

A message can be suspended if another message with a higher priority has to be processed. When this highest priority message has been sent, the suspended message can be resumed in both encryption or decryption mode.

Suspend/resume operations do not break the chaining operation and the message processing can be resumed as soon as cryptographic processor is enabled again to receive the next data block.

*Figure 261* gives an example of suspend.resume operation: message 1 is suspended in order to send a higher priority message (message 2), which is shorter than message 1 (AES algorithm).

*Figure 261. Example of suspend mode management*

A detailed description of suspend/resume operations can be found in each AES mode section.
35.4.10 CRYP DES/TDES basic chaining modes (ECB, CBC)

Overview

FIPS PUB 46-3 – 1999 (and ANSI X9.52-1998) provides a thorough explanation of the processing involved in the four operation modes supplied by the DES computing core: TDES-ECB encryption, TDES-ECB decryption, TDES-CBC encryption and TDES-CBC decryption. This section only gives a brief explanation of each mode.

DES/TDES-ECB encryption

Figure 262 illustrates the encryption in DES and TDES Electronic CodeBook (DES/TDES-ECB) mode. This mode is selected by programming ALGOMODE 0x0 and ALGODIR to 0 in CRYP_CR.

![Figure 262. DES/TDES-ECB mode encryption](image)

1. K: key; C: cipher text; I: input block; O: output block; P: plain text.

A 64-bit plaintext data block (P) is used after bit/byte/half-word as the input block (I). The input block is processed through the DEA in the encrypt state using K1. The output of this process is fed back directly to the input of the DEA where the DES is performed in the decrypt state using K2. The output of this process is fed back directly to the input of the DEA where the DES is performed in the encrypt state using K3. The resultant 64-bit output block (O) is used, after bit/byte/half-word swapping, as ciphertext (C) and it is pushed into the OUT FIFO.

**Note:** For more information on data swapping, refer to Section 35.4.16: CRYP data registers and data swapping.

Detailed DES/TDES encryption sequence can be found in Section 35.4.5: CRYP procedure to perform a cipher operation.
DES/TDES-ECB mode decryption

Figure 263 illustrates the decryption in DES and TDES Electronic CodeBook (DES/TDES-ECB) mode. This mode is selected by programming ALGOMODE to 0x0 and ALGODIR to 1 in CRYP_CR.

Figure 263. DES/TDES-ECB mode decryption

A 64-bit ciphertext block (C) is used, after bit/byte/half-word swapping, as the input block (I). The keying sequence is reversed compared to that used in the encryption process. The input block is processed through the DEA in the decrypt state using K3. The output of this process is fed back directly to the input of the DEA where the DES is performed in the encrypt state using K2. The new result is directly fed to the input of the DEA where the DES is performed in the decrypt state using K1. The resultant 64-bit output block (O), after bit/byte/half-word swapping, produces the plaintext (P).

Note: For more information on data swapping refer to Section 35.4.16: CRYP data registers and data swapping.

Detailed DES/TDES encryption sequence can be found in Section 35.4.5: CRYP procedure to perform a cipher operation.
DES/TDES-CBC encryption

*Figure 264* illustrates the encryption in DES and TDES Cipher Block Chaining (DES/TDES-ECB) mode. This mode is selected by programming ALGOMODE to 0x1 and ALGODIR to 0 in CRYP_CR.

*Figure 264. DES/TDES-CBC mode encryption*

This mode begins by dividing a plaintext message into 64-bit data blocks. In TCBC encryption, the first input block (I₁), obtained after bit/byte/half-word swapping, is formed by exclusive-ORing the first plaintext data block (P₁) with a 64-bit initialization vector IV (I₁ = IV ⊕ P₁). The input block is processed through the DEA in the encrypt state using K₁. The output of this process is fed back directly to the input of the DEA, which performs the DES in the decrypt state using K₂. The output of this process is fed directly to the input of the DEA, which performs the DES in the encrypt state using K₃. The resultant 64-bit output block (O₁) is used directly as the ciphertext (C₁), that is, C₁ = O₁.

This first ciphertext block is then exclusive-ORed with the second plaintext data block to produce the second input block, (I₂) = (C₁ ⊕ P₂). Note that I₂ and P₂ now refer to the second block. The second input block is processed through the TDEA to produce the second ciphertext block.

This encryption process continues to "chain" successive cipher and plaintext blocks together until the last plaintext block in the message is encrypted.

If the message does not consist of an integral number of data blocks, then the final partial data block should be encrypted in a manner specified for the application.
For more information on data swapping refer to Section 35.4.16: CRYP data registers and data swapping.

Detailed DES/TDES encryption sequence can be found in Section 35.4.5: CRYP procedure to perform a cipher operation.

DES/TDES-CBC decryption

Figure 264 illustrates the decryption in DES and TDES Cipher Block Chaining (DES/TDES-ECB) mode. This mode is selected by writing ALGOMODE to 0x1 and ALGODIR to 1 in CRYP_CR.

Figure 265. DES/TDES-CBC mode decryption

In this mode the first ciphertext block (C1) is used directly as the input block (I1). The keying sequence is reversed compared to that used for the encrypt process. The input block is processed through the DEA in the decrypt state using K3. The output of this process is fed directly to the input of the DEA where the DES is processed in the encrypt state using K2. This resulting value is directly fed to the input of the DEA where the DES is processed in the decrypt state using K1. The resulting output block is exclusive-ORed with the IV (which must be the same as that used during encryption) to produce the first plaintext block (P1 = O1 ⊕ IV).

The second ciphertext block is then used as the next input block and is processed through the TDEA. The resulting output block is exclusive-ORed with the first ciphertext block to produce the second plaintext data block (P2 = O2 ⊕ C1). Note that P2 and O2 refer to the second block of data.

1. K: key; C: cipher text; I: input block; O: output block; Ps: plain text before swapping (when decoding) or after swapping (when encoding); P: plain text; IV: initialization vectors.
The DES/TDES-CBC decryption process continues in this manner until the last complete ciphertext block has been decrypted.

Ciphertext representing a partial data block must be decrypted in a manner specified for the application.

**Note:** For more information on data swapping refer to Section 35.4.16: CRYP data registers and data swapping.

Detailed DES/TDES encryption sequence can be found in Section 35.4.5: CRYP procedure to perform a cipher operation.

### DES/TDES suspend/resume operations in ECB/CBC modes

Before interrupting the current message, the user application must respect the following steps:

1. If DMA is used, stop the DMA transfers to the IN FIFO by clearing to 0 the DIEN bit in the CRYP_DMACR register.
2. Wait until both the IN and the OUT FIFOs are empty (IFEM = 1 and OFNE = 0 in the CRYP_SR) and the BUSY bit is cleared. Alternatively, as the input FIFO can contain up to four unprocessed DES blocks, the application could decide for real-time reason to interrupt the cryptographic processing without waiting for the IN FIFO to be empty. In this case, the alternative is:
   a) Wait until OUT FIFO is empty (OFNE = 0).
   b) Read back the data loaded in the IN FIFO that have not been processed and save them in the memory until the IN FIFO is empty.
3. If DMA is used stop the DMA transfers from the OUT FIFO by clearing to 0 the DOEN bit in the CRYP_DMACR register.
4. Disable the cryptographic processor by setting the CRYPEN bit to 0 in CRYP_CR, then save the current configuration (bits [9:2] in the CRYP_CR register). If CBC mode is selected, save the initialization vector registers, since CRYP_IVx(L/R)R registers have changed from initial values during the data processing.

**Note:** Key registers do not need to be saved as the original key value is known by the application.

5. If DMA is used, save the DMA controller status (such as the pointers to IN and OUT data transfers, number of remaining bytes).

To resume message processing, the user application must respect the following sequence:

1. If DMA is used, reconfigure the DMA controller to complete the rest of the FIFO IN and FIFO OUT transfers.
2. Make sure the cryptographic processor is disabled by reading the CRYPEN bit in CRYP_CR (it must be 0).
3. Configure again the cryptographic processor with the initial setting in CRYP_CR, as well as the key registers using the saved configuration.
4. If the CBC mode is selected, restore CRYP_IVx(L/R)R registers using the saved configuration.
5. Optionally, write the data that were saved during context saving into the IN FIFO.
6. Enable the cryptographic processor by setting the CRYPEN bit to 1.
7. If DMA is used, enable again DMA requests for the cryptographic processor, by setting to 1 the DIEN and DOEN bits in the CRYP_DMACR register.
35.4.11 CRYP AES basic chaining modes (ECB, CBC)

Overview

FIPS PUB 197 (November 26, 2001) provides a thorough explanation of the processing involved in the four basic operation modes supplied by the AES computing core: AES-ECB encryption, AES-ECB decryption, AES-CBC encryption and AES-CBC decryption. This section only gives a brief explanation of each mode.

AES ECB encryption

*Figure 266* illustrates the AES Electronic codebook (AES-ECB) mode encryption. This mode is selected by writing ALGOMODE to 0x4 and ALGODIR to 0 in CRYP_CR.

![Figure 266. AES-ECB mode encryption](ai16071b)

1. K: key; C: cipher text; I: input block; O: output block; P: plain text.
2. If Key size = 128: Key = \([K3 \ K2]\).
   - If Key size = 192: Key = \([K3 \ K2 \ K1]\).
   - If Key size = 256: Key = \([K3 \ K2 \ K1 \ K0]\).

In this mode a 128-bit plaintext data block (P) is used after bit/byte/half-word swapping as the input block (I). The input block is processed through the AEA in the encrypt state using the 128, 192 or 256-bit key. The resultant 128-bit output block (O) is used after bit/byte/half-word swapping as ciphertext (C). It is then pushed into the OUT FIFO.

For more information on data swapping refer to Section 35.4.16: CRYP data registers and data swapping.
AES ECB decryption

Figure 267 illustrates the AES Electronic codebook (AES-ECB) mode decryption. This mode is selected by programming ALGOMODE to 0x4 and ALGODIR to 1 in CRYP_CR.

1. **K:** key; **C:** cipher text; **I:** input block; **O:** output block; **P:** plain text.
2. If Key size = 128 => Key = [K₃ K₂].
   If Key size = 192 => Key = [K₃ K₂ K₁].
   If Key size = 256 => Key = [K₃ K₂ K₁ K₀].

To perform an AES decryption in ECB mode, the secret key has to be prepared (it is necessary to execute the complete key schedule for encryption) by collecting the last round key, and using it as the first round key for the decryption of the ciphertext. This preparation phase is computed by the AES core. Refer to Section 35.4.7: Preparing the CRYP AES key for decryption for more details on how to prepare the key.

When the key preparation is complete, the decryption proceed as follows: a 128-bit ciphertext block (C) is used after bit/byte/half-word swapping as the input block (I). The keying sequence is reversed compared to that of the encryption process. The resultant 128-bit output block (O), after bit/byte or half-word swapping, produces the plaintext (P). The AES-CBC decryption process continues in this manner until the last complete ciphertext block has been decrypted.

For more information on data swapping refer to Section 35.4.16: CRYP data registers and data swapping.
AES CBC encryption

Figure 268 illustrates the AES Cipher block chaining (AES-CBC) mode encryption. This mode is selected by writing ALGOMODE to 0x5 and ALGODIR to 0 in CRYP_CR.

Figure 268. AES-CBC mode encryption

1. K: key; C: cipher text; I: input block; O: output block; Ps: plain text before swapping (when decoding) or after swapping (when encoding); P: plain text; IV: Initialization vectors.

2. IVx = [IVxR IVxL], R = right, L = left.

3. If Key size = 128 => Key = [K3 K2].
   If Key size = 192 => Key = [K3 K2 K1].
   If Key size = 256 => Key = [K3 K2 K1 K0].

In this mode the first input block (I₁) obtained after bit/byte/half-word swapping is formed by exclusive-ORing the first plaintext data block (P₁) with a 128-bit initialization vector IV (I₁ = IV ⊕ P₁). The input block is processed through the AEA in the encrypt state using the 128-, 192- or 256-bit key (K₀...K₃). The resultant 128-bit output block (O₁) is used directly as ciphertext (C₁), that is, C₁ = O₁. This first ciphertext block is then exclusive-ORed with the second plaintext data block to produce the second input block, (I₂) = (C₁ ⊕ P₂). Note that I₂ and P₂ now refer to the second block. The second input block is processed through the AEA to produce the second ciphertext block. This encryption process continues to “chain” successive cipher and plaintext blocks together until the last plaintext block in the message is encrypted.

If the message does not consist of an integral number of data blocks, then the final partial data block should be encrypted in a manner specified for the application, as explained in Section 35.4.8: CRYP stealing and data padding.

For more information on data swapping, refer to Section 35.4.16: CRYP data registers and data swapping.
AES CBC decryption

Figure 269 illustrates the AES Cipher block chaining (AES-CBC) mode decryption. This mode is selected by writing ALGOMODE to 0x5 and ALGODIR to 1 in CRYP_CR.

Figure 269. AES-CBC mode decryption

1. K: key; C: cipher text; I: input block; O: output block; Ps: plain text before swapping (when decoding) or after swapping (when encoding); P: plain text; IV: Initialization vectors.

2. IVx = [IVxR IVxL], R = right, L = left.

3. If Key size = 128 => Key = [K3 K2].
   If Key size = 192 => Key = [K3 K2 K1].
   If Key size = 256 => Key = [K3 K2 K1 K0].

In CBC mode, like in ECB mode, the secret key must be prepared to perform an AES decryption. Refer to Section 35.4.7: Preparing the CRYP AES key for decryption for more details on how to prepare the key.

When the key preparation process is complete, the decryption proceeds as follows: the first 128-bit ciphertext block (C1) is used directly as the input block (I1). The input block is processed through the AEA in the decrypt state using the 128-, 192- or 256-bit key. The resulting output block is exclusive-ORed with the 128-bit initialization vector IV (which must be the same as that used during encryption) to produce the first plaintext block (P1 = O1 ⊕ IV).

The second ciphertext block is then used as the next input block and is processed through the AEA. The resulting output block is exclusive-ORed with the first ciphertext block to produce the second plaintext data block (P2 = O2 ⊕ C1). Note that P2 and O2 refer to the second block of data. The AES-CBC decryption process continues in this manner until the last complete ciphertext block has been decrypted.
Ciphertext representing a partial data block must be decrypted in a manner specified for the application, as explained in Section 35.4.8: CRYP stealing and data padding.

For more information on data swapping, refer to Section 35.4.16: CRYP data registers and data swapping.

**AES suspend/resume operations in ECB/CBC modes**

Before interrupting the current message, the user application must respect the following sequence:

1. If DMA is used, stop the DMA transfers to the IN FIFO by clearing to 0 the DIEN bit in the CRYP_DMACR register.
2. Wait until both the IN and the OUT FIFOs are empty (IFEM = 1 and OFNE = 0 in the CRYP_SR) and the BUSY bit is cleared.
3. If DMA is used, stop the DMA transfers from the OUT FIFO by clearing to 0 the DOEN bit in the CRYP_DMACR register.
4. Disable the CRYP by setting the CRYPEN bit to 0 in CRYP_CR, then save the current configuration (bits [9:2] in the CRYP_CR register). If ECB mode is not selected, save the initialization vector registers, because CRYP_IVx(L/R)R registers have changed from initial values during the data processing.

   **Note:** Key registers do not need to be saved as the original key value is known by the application.

5. If DMA is used, save the DMA controller status (such as pointers to IN and OUT data transfers, number of remaining bytes).

To resume message processing, the user application must respect the following sequence:

1. If DMA is used, reconfigure the DMA controller to complete the rest of the FIFO IN and FIFO OUT transfers.
2. Make sure the cryptographic processor is disabled by reading the CRYPEN bit in CRYP_CR (it must be set to 0).
3. Configure the cryptographic processor again with the initial setting in CRYP_CR, as well as the key registers using the saved configuration.
4. For AES-ECB or AES-CBC decryption, the key must be prepared again, as described in Section 35.4.7: Preparing the CRYP AES key for decryption.
5. If ECB mode is not selected, restore CRYP_IVx(L/R)R registers using the saved configuration.
6. Enable the cryptographic processor by setting the CRYPEN bit to 1.
7. If DMA is used, enable again the DMA requests from the cryptographic processor, by setting DIEN and DOEN bits to 1 in the CRYP_DMACR register.
35.4.12 CRYP AES counter mode (AES-CTR)

Overview

The AES counter mode (CTR) uses the AES block as a key stream generator. The generated keys are then XORed with the plaintext to obtain the ciphertext.

CTR chaining is defined in NIST Special Publication 800-38A, Recommendation for Block Cipher Modes of Operation. A typical message construction in CTR mode is given in Figure 270.

Figure 270. Message construction for the Counter mode

The structure of this message is as below:

- A 16-byte Initial Counter Block (ICB), composed of three distinct fields:
  - A nonce: a 32-bit, single-use value (i.e. a new nonce should be assigned to each new communication).
  - The initialization vector (IV): a 64-bit value that must be unique for each execution of the mode under a given key.
  - The counter: a 32-bit big-endian integer that is incremented each time a block has been processed. The initial value of the counter should be set to 1.
- The plaintext (P) is both authenticated and encrypted as ciphertext C, with a known length. This length can be non-multiple of 16 bytes, in which case a plaintext padding is required.
AES CTR processing

*Figure 271* (respectively *Figure 272*) describes the AES-CTR encryption (respectively decryption) process implemented within this peripheral. This mode is selected by programming ALGOMODE bitfield to 0x6 in CRYP_CR.

**Figure 271. AES-CTR mode encryption**

1. K: key; C: cipher text; I: input Block; o: output block; Ps: plain text before swapping (when decoding) or after swapping (when encoding); Cs: cipher text after swapping (when decoding) or before swapping (when encoding); P: plain text; IV: Initialization vectors.
In CTR mode, the output block is XORed with the subsequent input block before it is input to the algorithm. Initialization vectors in the peripheral must be initialized as shown on Table 282.

### Table 282. Counter mode initialization vector

<table>
<thead>
<tr>
<th>CRYP_IV1RR[31:0]</th>
<th>CRYP_IV1LR[31:0]</th>
<th>CRYP_IV0RR[31:0]</th>
<th>CRYP_IV0LR[31:0]</th>
</tr>
</thead>
</table>

32-bit counter = 0x1

Unlike in CBC mode, which uses the CRYP_IVx(L/R)R registers only once when processing the first data block, in CTR mode IV registers are used for processing each data block, and the peripheral increments the least significant 32 bits (leaving the other most significant 96 bits unchanged).

CTR decryption does not differ from CTR encryption, since the core always encrypts the current counter block to produce the key stream that will be XORed with the plaintext or cipher as input. Thus when ALGOMODE is set to 0x6, ALGODIR is don't care.

**Note:** In this mode the key must NOT be prepared for decryption.
The following sequence must be used to perform an encryption or a decryption in CTR chaining mode:

1. Make sure the cryptographic processor is disabled by clearing the CRYPEN bit in the CRYP_CR register.
2. Configure CRYP_CR as follows:
   a) Program ALGOMODE bits to 0x6 to select CTR mode. ALGODIR can be set to any value.
   b) Configure the data type (1, 8, 16 or 32 bits) through the DATATYPE bits.
   c) Define the key length using KEYSIZE bits.
3. Initialize the key registers (128,192 or 256 bits) in CRYP_KEYRx as well as the initialization vector (IV) as described in Table 282.
4. Flush the IN and OUT FIFOs by writing the FFLUSH bit to 1 in the CRYP_CR register.
5. If it is the last block, optionally pad the data with zeros to have a complete block.
6. Append data in the cryptographic processor and read the result. The three possible scenarios are described in Section 35.4.5: CRYP procedure to perform a cipher operation.
7. Repeat the previous step until the second last block is processed. For the last block, execute the two previous steps. For this last block, the driver must discard the data that is not part of the data when the last block size is less than 16 bytes.

**Suspend/resume operations in CTR mode**

Like for the CBC mode, it is possible to interrupt a message to send a higher priority message, and resume the message which was interrupted. Detailed CBC sequence can be found in Section 35.4.11: CRYP AES basic chaining modes (ECB, CBC).

*Note:* Like for CBC mode, IV registers must be reloaded during the resume operation.
35.4.13 **CRYP AES Galois/counter mode (GCM)**

**Overview**

The AES Galois/counter mode (GCM) allows encrypting and authenticating the plaintext, and generating the correspondent ciphertext and tag (also known as message authentication code). To ensure confidentiality, GCM algorithm is based on AES counter mode. It uses a multiplier over a fixed finite field to generate the tag.

GCM chaining is defined in NIST Special Publication 800-38D, Recommendation for Block Cipher Modes of Operation - Galois/Counter Mode (GCM) and GMAC. A typical message construction in GCM mode is given in Figure 273.

**Figure 273. Message construction for the Galois/counter mode**

The structure of this message is defined as below:

- A 16-byte Initial Counter Block (ICB), composed of two distinct fields:
  - The *initialization vector* (IV): a 96-bit value that must be unique for each execution of the mode under a given key. Note that the GCM standard supports IV that are shorter than 96-bit, but in this case strict rules apply.
  - The *counter*: a 32-bit big-endian integer that is incremented each time a block has been processed. According to NIST specification, the counter value is 0x2 when processing the first block of payload.

- The authenticated header A (also known as Additional Authentication Data) has a known length $\operatorname{Len}(A)$ that can be non-multiple of 16 bytes and cannot exceed $2^{64}-1$ bits. This part of the message is only authenticated, not encrypted.

- The plaintext message (P) is both authenticated and encrypted as ciphertext C, with a known length $\operatorname{Len}(P)$ that can be non-multiple of 16 bytes, and cannot exceed $2^{32}-2$ blocks of 128-bits.

**Note:** GCM standard specifies that ciphertext C has same bit length as the plaintext P.

- When a part of the message (AAD or P) has a length which is non-multiple of 16 bytes, a special padding scheme is required.
- The last block is composed of the length of A (on 64 bits) and the length of ciphertext C (on 64 bits) as shown in Table 283.
AES GCM processing

This mode is selected by writing ALGOMODE bitfield to 0x6 in CRYP_CR.

The mechanism for the confidentiality of the plaintext in GCM mode is a variation of the Counter mode, with a particular 32-bit incrementing function that generates the necessary sequence of counter blocks.

CRYP_IVx(L/R)R registers are used for processing each data block. The cryptographic processor automatically increments the 32 least significant bits of the counter block. The first counter block (CB1) written by the application is equal to the Initial Counter Block incremented by one (see Table 284).

Table 283. GCM last block definition

<table>
<thead>
<tr>
<th>Endianness</th>
<th>Bit[0]</th>
<th>Bit[32]</th>
<th>Bit[64]</th>
<th>Bit[96]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input data</td>
<td>0x0</td>
<td>Header length[31:0]</td>
<td>0x0</td>
<td>Payload length[31:0]</td>
</tr>
</tbody>
</table>

Table 284. GCM mode IV registers initialization

<table>
<thead>
<tr>
<th>Register</th>
<th>CRYP_IV0LR[31:0]</th>
<th>CRYP_IV0RR[31:0]</th>
<th>CRYP_IV1LR[31:0]</th>
<th>CRYP_IV1RR[31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>32-bit counter = 0x2</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note: In this mode the key must NOT be prepared for decryption.

The authentication mechanism in GCM mode is based on a hash function, called $GF2mul$, that performs multiplication by a fixed parameter, called the hash subkey (H), within a binary Galois field.

To process a GCM message, the driver must go through four phases, which are described in the following subsections.

- The Init phase: the peripheral prepares the GCM hash subkey (H) and performs the IV processing.
- The Header phase: the peripheral processes the Additional Authenticated Data (AAD), with hash computation only.
- The Payload phase: the peripheral processes the plaintext (P) with hash computation, keystream encryption and data XORing. It operates in a similar way for ciphertext (C).
- The Final phase: the peripheral generates the authenticated tag (T) using the data last block.
1. **GCM initialization phase**

   During this first step, the GCM hash subkey (H) is calculated and saved internally to be used for processing all the blocks. It is recommended to follow the sequence below:
   
   a) Make sure the cryptographic processor is disabled by clearing the CRYPEN bit in the CRYP_CR register.
   
   b) Select the GCM chaining mode by programming ALGOMODE bits to 0x8 in CRYP_CR. In the same register define the key length using KEYSIZE bits and the data type using DATATYPE bits.
   
   c) Configure GCM_CCMPH bits to 0b00 in CRYP_CR to indicate that the initialization phase is ongoing.
   
   d) Initialize the key registers (128, 192 or 256 bits) in CRYP_KEYRx as well as the initialization vector (IV) as defined in Table 284.
   
   e) Set CRYPEN bit to 1 to start the calculation of the hash key.
   
   f) Wait for the CRYPEN bit to be cleared to 0 by the cryptographic processor, before moving on to the next phase.

2. **GCM header phase**

   The below sequence shall be performed after the GCM initialization phase. It must be complete before jumping to the payload phase. The sequence is identical for encryption and decryption.
   
   g) Set the GCM_CCMPH bits to 0b01 in CRYP_CR to indicate that the header phase is ongoing.
   
   h) Set the CRYPEN bit to 1 to start accepting data.
   
   i) If it is the last block of additional authenticated data, optionally pad the data with zeros to have a complete block.
   
   j) Append additional authenticated data in the cryptographic processor. The three possible scenarios are described in Section 35.4.5: CRYP procedure to perform a cipher operation.
   
   k) Repeat the previous step until the second last additional authenticated data block is processed. For the last block, execute the two previous steps. Once all the additional authenticated data have been supplied, wait until the BUSY flag is cleared before moving on to the next phase.

*Note:* This phase can be skipped if there is no additional authenticated data, i.e. $\text{Len}(A) = 0$.

In header and payload phases, CRYPEN bit is not automatically cleared by the cryptographic processor.
3. **GCM payload phase (encryption or decryption)**

When the payload size is not null, this sequence must be executed after the GCM header phase. During this phase, the encrypted/decrypted payload is stored in the CRYP_DOUT register.

l) Set the CRYPEN bit to 0.

m) Configure GCM_CCMPH to 0b10 in the CRYP_CR register to indicate that the payload phase is ongoing.

n) Select the algorithm direction (0 for encryption, 1 for decryption) through the ALGODIR bit in CRYP_CR.

o) Set the CRYPEN bit to 1 to start accepting data.

p) If it is the last block of cleartext or plaintext, optionally pad the data with zeros to have a complete block. For encryption, refer to Section 35.4.8: CRYP stealing and data padding for more details.

q) Append payload data in the cryptographic processor, and read the result. The three possible scenarios are described in Section 35.4.5: CRYP procedure to perform a cipher operation.

r) Repeat the previous step until the second last plaintext block is encrypted or until the last block of ciphertext is decrypted. For the last block of plaintext (encryption only), execute the two previous steps. For the last block, the driver must discard the bits that are not part of the cleartext or the ciphertext when the last block size is less than 16 bytes. Once all payload data have been supplied, wait until the BUSY flag is cleared.

Note: This phase can be skipped if there is no payload data, i.e. Len(C) = 0 (see GMAC mode).

4. **GCM final phase**

In this last step, the cryptographic processor generates the GCM authentication tag and stores it in CRYP_DOUT register.

s) Configure GCM_CCMPH[1:0] to 0b11 in CRYP_CR to indicate that the Final phase is ongoing. Set the ALGODIR bit to 0 in the same register.

t) Write the input to the CRYP_DIN register four times. The input must be composed of the length in bits of the additional authenticated data (coded on 64 bits) concatenated with the length in bits of the payload (coded of 64 bits), as show in Table 283.

Note: In this final phase data have to be swapped according to the DATATYPE programmed in CRYP_CR register.

u) Wait until the OFNE flag (FIFO output not empty) is set to 1 in the CRYP_SR register.

v) Read the CRYP_DOUT register four times: the output corresponds to the authentication tag.

w) Disable the cryptographic processor (CRYPEN bit = 0 in CRYP_CR)

x) If an authenticated decryption is being performed, compare the generated tag with the expected tag passed with the message.
Suspend/resume operations in GCM mode

Before interrupting the current message in header or payload phase, the user application must respect the following sequence:

1. If DMA is used, stop DMA transfers to the IN FIFO by clearing to 0 the DIEN bit in the CRYP_DMACR register.
2. Wait until both the IN and the OUT FIFOs are empty (IFEM = 1 and OFNE = 0 in the CRYP_SR register) and the BUSY bit is cleared.
3. If DMA is used, stop DMA transfers from the OUT FIFO by clearing to 0 the DOEN bit in the CRYP_DMACR register.
4. Disable the cryptographic processor by setting the CRYPEN bit to 0 in CRYP_CR, then save the current configuration (bits [9:2], bits [17:16] and bits 19 of the CRYP_CR register). In addition, save the initialization vector registers, since CRYP_IVx(L/R)R registers have changed from their initial values during data processing.

Note: Key registers do not need to be saved as original their key value is known by the application.

5. Save context swap registers: CRYP_CSGCMCCM0..7R and CRYP_CSGCM0..7R
6. If DMA is used, save the DMA controller status (pointers to IN and OUT data transfers, number of remaining bytes, etc.).

To resume message processing, the user must respect the following sequence:

1. If DMA is used, reconfigure the DMA controller to complete the rest of the FIFO IN and FIFO OUT transfers.
2. Make sure the cryptographic processor is disabled by reading the CRYPEN bit in CRYP_CR (it must be 0).
3. Configure again the cryptographic processor with the initial setting in CRYP_CR, as well as the key registers using the saved configuration.
4. Restore context swap registers: CRYP_CSGCMCCM0..7R and CRYP_CSGCM0..7R
5. Restore CRYP_IVx(L/R)R registers using the saved configuration.
6. Enable the cryptographic processor by setting the CRYPEN bit to 1.
7. If DMA is used, enable again cryptographic processor DMA requests by setting to 1 the DIEN and DOEN bits in the CRYP_DMACR register.

Note: In Header phase, DMA OUT FIFO transfer is not used.
35.4.14 CRYP AES Galois message authentication code (GMAC)

Overview

The Galois message authentication code (GMAC) allows authenticating a plaintext and generating the corresponding tag information (also known as message authentication code). It is based on GCM algorithm, as defined in NIST Special Publication 800-38D, Recommendation for Block Cipher Modes of Operation - Galois/Counter Mode (GCM) and GMAC.

A typical message construction in GMAC mode is given in Figure 274.

Figure 274. Message construction for the Galois Message Authentication Code mode

AES GMAC processing

This mode is selected by writing ALGOMODE bitfield to 0x6 in CRYP_CR.

GMAC algorithm corresponds to the GCM algorithm applied on a message composed only of an header. As a consequence, all steps and settings are the same as in GCM mode, except that the payload phase (3) is not used.

Suspend/resume operations in GMAC

GMAC is exactly the same as GCM algorithm except that only header phase (2) can be interrupted.
35.4.15 CRYP AES Counter with CBC-MAC (CCM)

Overview

The AES Counter with Cipher Block Chaining-Message Authentication Code (CCM) algorithm allows encrypting and authenticating the plaintext, and generating the correspondent ciphertext and tag (also known as message authentication code). To ensure confidentiality, CCM algorithm is based on AES counter mode. It uses Cipher Block Chaining technique to generate the message authentication code. This is commonly called CBC-MAC

Note: NIST does not approve this CBC-MAC as an authentication mode outside of the context of the CCM specification.

CCM chaining is specified in NIST Special Publication 800-38C, Recommendation for Block Cipher Modes of Operation - The CCM Mode for Authentication and Confidentiality. A typical message construction in CCM mode is given in Figure 275

Figure 275. Message construction for the Counter with CBC-MAC mode

The structure of this message is as below:

- One 16-byte first authentication block (called B0 by the standard), composed of three distinct fields:
  - \( Q \): a bit string representation of the byte length of \( P \) (Plen)
  - A nonce (N): single-use value (i.e. a new nonce should be assigned to each new communication). Size of nonce \( Nlen \) + size of \( Plen \) shall be equal to 15 bytes.
  - Flags: most significant byte containing four flags for control information, as specified by the standard. It contains two 3-bit strings to encode the values t (MAC length expressed in bytes) and q (plaintext length such as \( Plen < 2^{6q} \) bytes). Note that the counter blocks range associated to q is equal to \( 2^{8q-4} \), i.e. if q maximum value is 8, the counter blocks used in cipher shall be on 60 bits.

Note: The cryptographic peripheral can only manage padded plaintext/ciphertext messages of length \( Plen < 2^{36} + 1 \) bytes.
- 16-bytes blocks (B) associated to the Associated Data (A).
  This part of the message is only authenticated, not encrypted. This section has a
  known length, \( ALen \), that can be a non-multiple of 16 bytes (see Figure 275). The
  standard also states that, on the MSB bits of the first message block (B1), the
  associated data length expressed in bytes (a) must be encoded as defined below:
  \begin{itemize}
  \item If \( 0 < a < 2^{16-28} \), then it is encoded as \([a]_{16}\), i.e. two bytes.
  \item If \( 2^{16-28} < a < 2^{32} \), then it is encoded as 0xff || 0xfe || [a]_{32}, i.e. six bytes.
  \item If \( 2^{32} < a < 2^{64} \), then it is encoded as 0xff || 0xff || [a]_{64}, i.e. ten bytes.
  \end{itemize}
- 16-byte blocks (B) associated to the plaintext message (P), which is both authenticated
  and encrypted as ciphertext C, with a known length of \( Plen \). This length can be a non-
  multiple of 16 bytes (see Figure 275) but cannot exceed \( 2^{32} \) blocks of 128-bit.
- The encrypted MAC (T) of length \( Tlen \) appended to the ciphertext C of overall length
  \( Clen \).
- When a part of the message (A or P) has a length which is a non-multiple of 16 bytes, a
  special padding scheme is required.

Note: CCM chaining mode can also be used with associated data only (i.e. no payload).

As an example, the C.1 section in NIST Special Publication 800-38C gives the following:
\[ \begin{array}{l}
N: \quad 10111213 \quad 141516 \quad (Nlen = 56 bits or 0x7 bytes) \\
A: \quad 00010203 \quad 04050607 \quad (ALen = 64 bits or 0x8 bytes) \\
P: \quad 20212223 \quad (Plen = 32 bits i.e. Q = 0x4 bytes) \\
T: \quad 6084341b \quad (Tlen = 32 bits or t = 4) \\
B0: \quad 4f101112 \quad 13141516 \quad 00000000 \quad 00000004 \\
B1: \quad 00080001 \quad 02030405 \quad 06070000 \quad 00000000 \\
B2: \quad 20212223 \quad 00000000 \quad 00000000 \quad 00000000 \\
CTR0: \quad 710111213 \quad 141516 \quad 00000000 \quad 00000000 \\
CTR1: \quad 0710111213 \quad 141516 \quad 00000000 \quad 00000001
\end{array} \]

The usage of control blocks CTRx is explained in the following section. The generation of
CTR0 from the first block (B0) must be managed by software.
AES CCM processing

This mode is selected by writing ALGOMODE bitfield to 0x9 in CRYP_CR.

The data input to the generation-encryption process are a valid nonce, a valid payload string, and a valid associated data string, all properly formatted. The CBC chaining mechanism is applied to the formatted data to generate a MAC, whose length is known. Counter mode encryption, which requires a sufficiently long sequence of counter blocks as input, is applied to the payload string and separately to the MAC. The resulting data, called the ciphertext C, is the output of the generation-encryption process on plaintext P.

CRYP_IVx(L/R)R registers are used for processing each data block. The cryptographic processor automatically increments the CTR counter with a bit length defined by the first block (B0). The first counter written by application, CTR1, is equal to B0 with the first 5 bits zeroed and the most significant bits containing P byte length also zeroed, then incremented by one (see Table 285).

Table 285. CCM mode IV registers initialization

<table>
<thead>
<tr>
<th>Register</th>
<th>CRYP_IV0LR[31:0]</th>
<th>CRYP_IV0RR[31:0]</th>
<th>CRYP_IV1LR[31:0]</th>
<th>CRYP_IV1RR[31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input data</td>
<td>B0[127:96], where the 5 most significant bits are set to 0 (flag bits)</td>
<td>B0[95:64]</td>
<td>B0[63:32]</td>
<td>B0[31:0], where Q length bits are set to 0, except for bit 0 that is set to 1</td>
</tr>
</tbody>
</table>

**Note:** In this mode, the key must NOT be prepared for decryption.

To process a CCM message, the driver must go through four phases, which are described below.

- The **Initialization phase**: the peripheral processes the first block and prepares the first counter block.
- The **Header phase**: the peripheral processes the Associated data (A), with hash computation only.
- The **Payload phase**: the peripheral processes the plaintext (P), with hash computation, counter block encryption and data XORing. It operates in a similar way for ciphertext (C).
- The **Final phase**: the peripheral generates the message authentication code (MAC).
1. CCM initialization phase

In this first step, the first block (B0) of the CCM message is programmed into the CRYP_DIN register. During this phase, the CRYP_DOUT register does not contain any output data. It is recommended to follow the sequence below:

a) Make sure that the cryptographic processor is disabled by clearing the CRYPEN bit in the CRYP_CR register.

b) Select the CCM chaining mode by programming the ALGOMODE bits to 0x9 in the CRYP_CR register. In the same register define the key length using KEYSIZE bits and the data type using DATATYPE bits.

c) Configure the GCM_CCMPH bits to 0b00 in CRYP_CR to indicate that we are in the initialization phase.

d) Initialize the key registers (128, 192 or 256 bits) in CRYP_KEYRx as well as the initialization vector (IV) with CTR1 information, as defined in Table 285.

e) Set the CRYPEN bit to 1 in CRYP_CR to start accepting data.

f) Write the B0 packet into CRYP_DIN register, then wait for the CRYPEN bit to be cleared to 0 by the cryptographic processor before moving on to the next phase.

Note: In this initialization phase data have to be swapped according to the DATATYPE programmed in CRYP_CR register.

2. CCM header phase

The below sequence shall be performed after the CCM initialization phase. It must be complete before jumping to the payload phase. The sequence is identical for encryption and decryption. During this phase, the CRYP_DOUT register does not contain any output data.

g) Set the GCM_CCMPH bit to 0b01 in CRYP_CR to indicate that the header phase is ongoing.

h) Set the CRYPEN bit to 1 to start accepting data.

i) If it is the last block of associated data, optionally pad the data with zeros to have a complete block.

j) Append the associated data in the cryptographic processor. The three possible scenarios are described in Section 35.4.5: CRYP procedure to perform a cipher operation.

k) Repeat the previous step until the second last associated data block is processed. For the last block, execute the two previous steps. Once all the additional authenticated data have been supplied, wait until the BUSY flag is cleared.

Note: This phase can be skipped if there is no associated data (Alen = 0).

The first block of the associated data B1 must be formatted with the associated data length. This task must be managed by the driver.
3. **CM payload phase (encryption or decryption)**

   When the payload size is not null, this sequence must be performed after the CCM header phase. During this phase, the encrypted/decrypted payload is stored in the CRYP_DOUT register.

   i) Set the CRYPEN bit to 0.
   j) Configure GCM_CCMPH bits to 0b10 in CRYP_CR to indicate that the payload phase is ongoing.
   k) Select the algorithm direction (0 for encryption, 1 for decryption) through the ALGODIR bit in CRYP_CR.
   l) Set the CRYPEN bit to 1 to start accepting data.
   m) If it is the last block of cleartext, optionally pad the data with zeros to have a complete block (encryption only). For decryption, refer to Section 35.4.8: CRYP stealing and data padding for more details.
   n) Append payload data in the cryptographic processor, and read the result. The three possible scenarios are described in Section 35.4.5: CRYP procedure to perform a cipher operation.
   o) Repeat the previous step until the second last plaintext block is encrypted or until the last block of ciphertext is decrypted. For the last block of plaintext (encryption only), execute the two previous steps. For the last block of ciphertext (decryption only), the driver must discard the data that is not part of the cleartext when the last block size is less than 16 bytes. Once all payload data have been supplied, wait until the BUSY flag is cleared.

   **Note:** This phase can be skipped if there is no payload data, i.e. Plen = 0 or Clen = Tlen

   **Note:** Do not forget to remove LSB\_Tlen(C) encrypted tag information when decrypting ciphertext C.

4. **CCM final phase**

   In this last step, the cryptographic processor generates the CCM authentication tag and stores it in the CRYP_DOUT register.

   s) Configure GCM_CCMPH[1:0] bits to 0b11 in CRYP_CR to indicate that the final phase is ongoing and set the ALGODIR bit to 0 in the same register.
   t) Load in CRYP_DIN, the CTR0 information which is described in Table 285 with bit[0] set to 0.

   **Note:** In this final phase, data have to be swapped according to the DATATYPE programmed in CRYP_CR register.

   u) Wait until the OFNE flag (FIFO output not empty) is set to 1 in the CRYP_SR register.
   v) Read the CRYP_DOUT register four times: the output corresponds to the encrypted CCM tag.
   w) Disable the cryptographic processor (CRYPEN bit set to 0 in CRYP_CR)
   x) If an authenticated decryption is being performed, compare the generated encrypted tag with the encrypted tag padded in the ciphertext, i.e. LSB\_Tlen(C) = MSB\_Tlen(CRYP_DOUT data).
**Suspend/resume operations in CCM mode**

Before interrupting the current message in payload phase, the user application must respect the following sequence:

1. If DMA is used, stop the DMA transfers to the IN FIFO by clearing to 0 the DIEN bit in the CRYP_DMACR register.
2. Wait until both the IN and the OUT FIFOs are empty (IFEM = 1 and OFNE = 0 in the CRYP_SR register) and the BUSY bit is cleared.
3. If DMA is used, stop the DMA transfers from the OUT FIFO by clearing to 0 the DOEN bit in the CRYP_DMACR register.
4. Disable the cryptographic processor by setting the CRYPEN bit to 0 in CRYP_CR, then save the current configuration (bits [9:2], bits [17:16] and bits 19 in the CRYP_CR register). In addition, save the initialization vector registers, since CRYP_IVx(L/R)R registers have changed from their initial values during the data processing.

*Note:* Key registers do not need to be saved as their original key value is known by the application.

5. Save context swap registers: CRYP_CSGCMCCM0..7R
6. If DMA is used, save the DMA controller status (pointers for IN and OUT data transfers, number of remaining bytes, etc.).

To resume message processing, the user application must respect the following sequence:

1. If DMA is used, reconfigure the DMA controller to complete the rest of the FIFO IN and FIFO OUT transfers.
2. Make sure the cryptographic processor is disabled by reading the CRYPEN bit in CRYP_CR (must be 0).
3. Configure the cryptographic processor again with the initial setting in CRYP_CR and key registers using the saved configuration.
4. Restore context swap registers: CRYP_CSGCMCCM0..7R
5. Restore CRYP_IVx(L/R)R registers using the saved configuration.
6. Enable the cryptographic processor by setting the CRYPEN bit to 1.
7. If DMA is used, enable again cryptographic processor DMA requests by setting to 1 the DIEN and DOEN bits in the CRYP_DMACR register.

*Note:* In Header phase DMA OUT FIFO transfer is not used.

### 35.4.16 CRYP data registers and data swapping

The CRYP_DIN register is the 32-bit wide data input register of the peripheral. It is used to enter into the input FIFO up to four 64-bit blocks (TDES) or two 128-bit blocks (AES) of plaintext (when encrypting) or ciphertext (when decrypting), one 32-bit word at a time.

The four adjacent (respectively two) words of the AES (respectively DES/TDES) data block are organized in big-endian order, with the most significant byte of a word on the lowest address.

The cryptographic accelerator can be configured to perform a bit, byte, half-word, or no swapping on the input data word in the CRYP_DINR register, before loading it to the CRYP processing core, and on the data output from the CRYP processing core, before sending it...
to the CRYP_DOUTR register. The choice depends on the type of data. For example, a byte swapping is used for an ASCII text stream.

The data swap type is selected through the DATATYPE[1:0] bitfield of the AES_CR register. The selection applies both to the input and the output of the CRYP processing core.

Note: The CRYP Key registers (CRYP_Kx(L/R)) and initialization registers (CRYP_IVx(L/R)) are not sensitive to the swap mode selected.

More information on data input and data swapping can be found in the next subsections.

**DES/TDES data input and output**

A 64-bit data block is entered into the cryptographic processor with two successive 32-bit word write operations to the CRYP_DINR register (DIN[31:0] bitfield), the most significant word (bits [64:33]) first, the least significant word (bits [32:1]) last.

A 64-bit data block is retrieved from the cryptographic processor with two successive 32-bit word read operations from the CRYP_DOUTR register (DOUT[31:0] bitfield), the most significant word (bits [64:33]) first, the least significant word (bits [32:1]) last.

**DES/TDES data swapping feature**

The cryptographic processor data swapping feature for DES/TDES is summarized in Table 286 and Figure 276.

**Table 286. DES/TDES data swapping example**

<table>
<thead>
<tr>
<th>DATATYPE in CRYP_CR</th>
<th>Swapping performed</th>
<th>Data block representation (64-bit)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>No swapping</td>
<td>Block[64..1]: 0xABCD7720 6973FE01 Address @, word[63..32]: 0xABCD 7720 Address @+4, word[31..0]: 0x6973 FE01</td>
</tr>
<tr>
<td>01</td>
<td>Half-word (16-bit) swapping</td>
<td>Block[64..1]: 0xABCD 7720 6973FE01 Address @, word[63..32]: 0x7720 ABCD Address @+4, word[31..0]: 0xFE01 6973</td>
</tr>
<tr>
<td>10</td>
<td>Byte (8-bit) swapping</td>
<td>Block[64..1]: 0xAB CD 77 20 69 73 FE 01 Address @, word[63..32]: 0x2077 CDAB Address @+4, word[31..0]: 0x01FE 7369</td>
</tr>
<tr>
<td>11</td>
<td>Bit swapping in 32-bit word</td>
<td>Block[64..33]: 0xABCD7720 0110 1011 1100 1101 0111 0111 0010 0000 Block[32..1]: 0x6973FE01 0110 1001 0111 0011 1111 1110 0000 0001 Address @, word[63..32]: 0x04EEB3D5 0000 0100 1110 1110 1011 0011 1101 0101 Address @+4, word[31..0]: 0x0807FCE96 1000 0000 0111 1111 1100 1110 1001 0110</td>
</tr>
</tbody>
</table>
AES data input and output

A 128-bit data block is entered into the cryptographic processor with four successive 32-bit word writes into the CRYP_DINR register (bitfield DIN[31:0]), the most significant word (bits [127:96]) first, the least significant word (bits [31:0]) last.

A 128-bit data block is retrieved from the cryptographic processor with four successive 32-bit word reads from the CRYP_DOUTR register (bitfield DOUT[31:0]), the most significant word (bits [127:96]) first, the least significant word (bits [31:0]) last.

AES data swapping feature

The cryptographic processor data swapping feature for AES is summarized in Table 287 and Figure 277.

Table 287. AES data swapping example

<table>
<thead>
<tr>
<th>DATATYPE in CRYP_CR</th>
<th>Swapping performed</th>
<th>First half data block (64-bit)</th>
<th>System memory data (big-endian)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>No swapping</td>
<td>Block[63..0]: 0x4E6F7720 69732074</td>
<td>Address @, word[63..32]: 0x4E6F7720</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Address @+4, word[31..0]: 0x69732074</td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>Half-word (16-bit) swapping</td>
<td>Block[63..0]: 0x4E6F 7720 6973 2074</td>
<td>Address @, word[63..32]: 0x7720 4E6F</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Address @+4, word[31..0]: 0x2074 6973</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Byte (8-bit) swapping</td>
<td>Block[63..0]: 0x4E 6F 77 20 69 73 20 74</td>
<td>Address @, word[63..32]: 0x2077 6F4E</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Address @+4, word[31..0]: 0x7420 7369</td>
<td></td>
</tr>
</tbody>
</table>
Table 287. AES data swapping example (continued)

<table>
<thead>
<tr>
<th>DATATYPE in CRYP_CR</th>
<th>Swapping performed</th>
<th>First half data block (64-bit)</th>
<th>System memory data (big-endian)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>Bit swapping</td>
<td>Block[63..32]: 0x4E6F7720</td>
<td>0100 1110 0110 1111 0111 0111 0010 0000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Block[31..0]: 0x69732074</td>
<td>0110 1001 0111 0011 0010 0000 0111 0100</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Address @, word[63..32]: 0x04EE F672</td>
<td>0000 0100 1110 1110 1111 0110 0111 0010</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Address @+4, word[31..0]: 0x2E04 CE96</td>
<td>0010 1110 0000 0100 1100 1110 1001 0110</td>
</tr>
</tbody>
</table>

Figure 277. 128-bit block construction according to the data type

**DATATYPE[1:0] = 00: no swapping**

**DATATYPE[1:0] = 01: 16-bit (half-word) swapping**

**DATATYPE[1:0] = 10: 8-bit (byte) swapping**

**DATATYPE[1:0] = 11: bit swapping**

Legend:
- Dx: input/output data bit 'x'
- Data swap
- Order of write to CRYP_DINR / read from CRYP_DOUTR
- Zero padding (example)
35.4.17 CRYP key registers

The CRYP_Kx registers are write-only registers used to store the encryption or decryption keys. They are organized as four 64-bit registers, as shown in Table 288 and Table 289.

Note: In memory and in CRYP key registers, AES and DES/TDES keys are stored in big-endian format, with most significant byte on the lowest address.

Table 288. Key endianness in CRYP_KxR/LR registers (AES 128/192/256-bit keys)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>k[127:96]</td>
<td>k[95:64]</td>
<td>k[63:32]</td>
</tr>
</tbody>
</table>

As shown on Table 289, when TDES is selected (ALGOMODE[2:0] = 000 or 001) a 3-key vector (K1, K2, and K3) is used. When DES is selected (ALGOMODE[2:0] = 010 or 011) only 1-key vector (K1) is used.

Note: DES/TDES keys include 8-bit parity information that are not used by the cryptographic processor. In other words, bits 8, 16, 24, 32, 40, 48, 56 and 64 of each 64-bit key value Kx[1:64] are not used.

Write operations to the CRYP_Kx(L/R) registers when the BUSY bit is set to 1 in the CRYP_SR register are ignored (which means that the register content is not modified). The application must thus check that the BUSY bit is cleared to 0 before modifying key registers.

Key registers are not affected by the data swapping controlled by DATATYPE value in CRYP_CR register.

Refer to Section 35.7: CRYP registers for a detailed description of CRYP_Kx(L/R) registers.

35.4.18 CRYP initialization vector registers

The CRYP_IVxL/IVxR registers are used to store the initialization vector or the nonce, depending on the chaining mode selected. When used, these registers are updated by the core after each computation round of the TDES or AES core.

They are organized as four 64-bit registers, as shown in shown in Table 290 and Table 291. In DES/TDES mode only CRYP_IV0x are used.

Note: In memory and in CRYP IV registers, AES and DES/TDES initialization vectors are stored in big-endian format, with most significant byte on the lowest address.
Any write operation to the CRYP_IV0...1(L/R)R registers when the BUSY bit is set to 1 in the CRYP_SR register is disregarded (which means that register content not modified). The software must thus check that the BUSY bit is cleared to 0 in the CRYP_SR register before modifying initialization vectors.

Reading the CRYP_IV0...1(L/R)R register returns the latest counter value (useful for managing suspend mode) except for CCM/GCM.

The initialization vector registers are not affected by the data swapping feature controlled by DATATYPE value in CRYP_CR register.

Refer to Section 35.7: CRYP registers for a detailed description of CRYP_IVxL/IVxR registers.

### 35.4.19 CRYP DMA interface

The cryptographic processor provides an interface to connect to the DMA (Direct Memory Access) controller. The DMA operation is controlled through the CRYP DMA control register (CRYP_DMACR).

#### Data input using DMA

DMA can be enabled for writing data into the cryptographic peripheral by setting the DIEN bit in the CRYP_DMACR register. When this bit is set, the cryptographic processor initiates a DMA request during the INPUT phase each time it requires a word to be written to the CRYP_DIN register.

Table 292 shows the recommended configuration to transfer data from memory to cryptographic processor through the DMA controller.

#### Table 292. Cryptographic processor configuration for memory-to-peripheral DMA transfers

<table>
<thead>
<tr>
<th>DMA channel control register field</th>
<th>Programming recommendation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transfer size</td>
<td>Message length, multiple of four 32-bit words. This 128-bit granularity corresponds to two blocks for DES/TDES, one block for AES. According to the algorithm and the mode selected, special padding/ciphertext stealing might be required. Refer to Section 35.4.8: CRYP stealing and data padding for details.</td>
</tr>
<tr>
<td>Source burst size (memory)</td>
<td>CRYP FIFO_size /2 /transfer_width = 4</td>
</tr>
</tbody>
</table>
Data output using DMA

To enable the DMA for reading data from CRYP processor, set the DOEN bit in the CRYP_DMACR register. When this bit is set, the cryptographic processor initiates a DMA request during the OUTPUT phase each time it requires a word to be read from the CRYP_DOUT register.

Table 293 shows the recommended configuration to transfer data from cryptographic processor to memory through the DMA controller.

**Table 293. Cryptographic processor configuration for peripheral-to-memory DMA transfers**

<table>
<thead>
<tr>
<th>DMA channel control register field</th>
<th>Programming recommendation</th>
</tr>
</thead>
</table>
| Destination burst size (peripheral) | CRYP FIFO_size /2 /transfer_width = 4  
 (FIFO_size = 8x32-bit, transfer_width = 32-bit) |
| DMA FIFO size                      | CRYP FIFO_size /2 = 16 bytes |
| Source transfer width (memory)     | 32-bit words               |
| Destination transfer width (peripheral) | 32-bit words               |
| Source address increment (memory)  | Yes, after each 32-bit transfer. |
| Destination address increment (peripheral) | Fixed address of CRYP_DIN shall be used (no increment). |
DMA mode

When AES is used, the cryptographic processor manages two DMA transfer requests through cryp_in_dma and cryp_out_dma internal input/output signals, which are asserted:

- for IN FIFO: every time a block has been read from FIFO by CRYP,
- for OUT FIFO: every time a block has been written into the FIFO by the cryptographic processor.

When DES/TDES is used, the cryptographic processor manages two DMA transfer requests through cryp_in_dma and cryp_out_dma internal input/output signals, which are asserted:

- for IN FIFO: every time two blocks have been read from FIFO by the cryptographic processor
- for OUT FIFO: every time a word has been written into the FIFO by the cryptographic processor (single transfer). Note that a burst transfer is also triggered when two blocks have been written into the FIFO.

All request signals are deasserted if the cryptographic peripheral is disabled or the DMA enable bit is cleared (DIEN bit for the IN FIFO and DOEN bit for the OUT FIFO in the CRYP_DMACR register).

Caution: It is important that DMA controller empties the cryptographic peripheral output FIFO before filling up the CRYP input FIFO. To achieve it, the DMA controller should be configured so that the transfer from the peripheral to the memory has a higher priority than the transfer from the memory to the peripheral.

For more detailed information on DMA operations, refer to Section 35.4.5: CRYP procedure to perform a cipher operation.

### 35.4.20 CRYP error management

No error flags are generated by the cryptographic processor.
35.5 CRYP interrupts

Overview

There are two individual maskable interrupt sources generated by the cryptographic processor to signal the following events:

- Input FIFO empty or not full
- Output FIFO full or not empty

These two sources are combined into a single interrupt signal which is the only interrupt signal from the CRYP processor that drives the Cortex® CPU interrupt controller. You can enable or disable CRYP interrupt sources individually by changing the mask bits in the CRYP_IMSCR register. Setting the appropriate mask bit to 1 enables the interrupt.

The status of the individual maskable interrupt sources can be read either from the CRYP_RISR register, for raw interrupt status, or from the CRYP_MISR register for masked interrupt status. The status of the individual source of event flags can be read from the CRYP_SR register.

Table 294 gives a summary of the available features.

Table 294. CRYP interrupt requests

<table>
<thead>
<tr>
<th>Interrupt acronym</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable bit</th>
<th>Interrupt clear method</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>in CRYP_xISR(1)</td>
<td>in CRYP_SR</td>
<td></td>
</tr>
<tr>
<td>CRYP</td>
<td>Output FIFO full</td>
<td>OUTRIS (not masked)</td>
<td>OFFU</td>
<td>Read one data from output FIFO</td>
</tr>
<tr>
<td></td>
<td>Output FIFO not empty</td>
<td>OUTMIS (masked)</td>
<td>OFNE</td>
<td>Read all data from output FIFO</td>
</tr>
<tr>
<td></td>
<td>Input FIFO not full</td>
<td>INRIS (not masked)</td>
<td>IFNF</td>
<td>Write data until input FIFO is full</td>
</tr>
<tr>
<td></td>
<td>Input FIFO empty</td>
<td>INMIS (masked)</td>
<td>IFEM</td>
<td>Write at least one word in input FIFO</td>
</tr>
</tbody>
</table>

1. The flags belong to CRYP_RISR registers (unmasked or raw) or CRYP_MISR registers (masked).
2. The flags belong to CRYP_IMSCR register.

Output FIFO service interrupt - OUTMIS

The output FIFO service interrupt is asserted when there is one or more (32-bit word) data items in the output FIFO. This interrupt is cleared by reading data from the output FIFO until there is no valid (32-bit) word left (that is when the interrupt follows the state of the output FIFO not empty flag OFNE).

The output FIFO service interrupt OUTMIS is NOT enabled with the CRYP processor enable bit. Consequently, disabling the CRYP processor does not force the OUTMIS signal low if the output FIFO is not empty.
Input FIFO service interrupt - INMIS

The input FIFO service interrupt is asserted when there are less than four words in the input FIFO. It is cleared by performing write operations to the input FIFO until it holds four or more words.

The input FIFO service interrupt INMIS is enabled with the CRYP enable bit. Consequently, when CRYP is disabled, the INMIS signal is low even if the input FIFO is empty.

35.6 CRYP processing time

The time required to process a block for each mode of operation is summarized below. The block size is 128 bits for AES and 64 bits for DES/TDES.

<table>
<thead>
<tr>
<th>Key size</th>
<th>Operating modes</th>
<th>Chaining algorithm</th>
<th>Clock cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>64 bits</td>
<td>DES encryption or decryption</td>
<td>ECD, CBC</td>
<td>16</td>
</tr>
<tr>
<td>3x64 bits</td>
<td>TDES encryption or decryption</td>
<td>ECD, CBC</td>
<td>48</td>
</tr>
<tr>
<td>128 bits</td>
<td>AES encryption or decryption(1)</td>
<td>ECD, CBC, CTR</td>
<td>14</td>
</tr>
<tr>
<td></td>
<td>AES key preparation</td>
<td>-</td>
<td>12</td>
</tr>
<tr>
<td>192 bits</td>
<td>AES encryption or decryption(1)</td>
<td>ECD, CBC, CTR</td>
<td>16</td>
</tr>
<tr>
<td></td>
<td>AES key preparation</td>
<td>-</td>
<td>14</td>
</tr>
<tr>
<td>256 bits</td>
<td>AES encryption or decryption(1)</td>
<td>ECD, CBC, CTR</td>
<td>18</td>
</tr>
<tr>
<td></td>
<td>AES key preparation</td>
<td>-</td>
<td>16</td>
</tr>
</tbody>
</table>

1. Excluding key preparation time (ECB and CBC only).

Table 296. Processing time (in clock cycle) for GCM and CCM per 128-bit block

<table>
<thead>
<tr>
<th>Key size</th>
<th>Operating modes</th>
<th>Chaining algorithm</th>
<th>Initialization phase</th>
<th>Header phase</th>
<th>Payload phase</th>
<th>Tag phase</th>
</tr>
</thead>
<tbody>
<tr>
<td>128 bits</td>
<td>AES encryption or decryption</td>
<td>GCM</td>
<td>24</td>
<td>10</td>
<td>14</td>
<td>14</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CCM</td>
<td>12</td>
<td>14</td>
<td>25</td>
<td>14</td>
</tr>
<tr>
<td>192 bits</td>
<td>AES encryption or decryption</td>
<td>GCM</td>
<td>28</td>
<td>10</td>
<td>16</td>
<td>16</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CCM</td>
<td>14</td>
<td>16</td>
<td>29</td>
<td>16</td>
</tr>
<tr>
<td>256 bits</td>
<td>AES encryption or decryption</td>
<td>GCM</td>
<td>32</td>
<td>10</td>
<td>18</td>
<td>18</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CCM</td>
<td>16</td>
<td>18</td>
<td>33</td>
<td>18</td>
</tr>
</tbody>
</table>
35.7 CRYP registers

The cryptographic core is associated with several control and status registers, eight key registers and four initialization vectors registers.

35.7.1 CRYP control register (CRYP_CR)

Address offset: 0x00
Reset value: 0x0000 0000

| Bit 31:24 | Reserved, must be kept at reset value. |
| Bit 23:20 | Reserved, must be kept at reset value. |
| Bit 18 | Reserved, must be kept at reset value. |
| Bit 17:16 | GCM_CCMPH[1:0]: GCM or CCM Phase selection |
| | This bitfield has no effect if GCM, GMAC or CCM algorithm is not selected in ALGOMODE field. |
| | 00: Initialization phase |
| | 01: Header phase |
| | 10: Payload phase |
| | 11: Final phase |
| | Writing to GCM_CCMPH bits while BUSY = 1 has no effect. |

| Bit 15 | CRYPEN: CRYP processor Enable |
| | 0: Cryptographic processor peripheral is disabled |
| | 1: Cryptographic processor peripheral is enabled |
| | This bit is automatically cleared by hardware when the key preparation process ends (ALGOMODE = 0111) or after GCM/GMAC or CCM Initialization phase. |

| Bit 14 | FFLUSH: CRYP FIFO Flush |
| | 0: No FIFO flush |
| | 1: FIFO flush enabled |
| | When CRYPEN = 0, writing this bit to 1 flushes the IN and OUT FIFOs (that is read and write pointers of the FIFOs are reset). Writing this bit to 0 has no effect. When CRYPEN = 1, writing this bit to 0 or 1 has no effect. |
| | Reading this bit always returns 0. |
| | FFLUSH bit has to be set only when BUSY = 0. If not, the FIFO is flushed, but the block being processed may be pushed into the output FIFO just after the flush operation, resulting in a non-empty FIFO condition. |

| Bits 13:10 | Reserved, must be kept at reset value. |
Bits 9:8 **KEYSIZE[1:0]**: Key size selection (AES mode only)

This bitfield defines the bit-length of the key used for the AES cryptographic core. This bitfield is 'don't care' in the DES or TDES modes.

- 00: 128-bit key length
- 01: 192-bit key length
- 10: 256-bit key length
- 11: Reserved, do not use this value

Writing KEYSIZE bits while BUSY = 1 has no effect.

Bits 7:6 **DATATYPE[1:0]**: Data Type selection

This bitfield defines the format of data written in CRYP_DIN or read from CRYP_DOUT registers. For more details refer to Section 35.4.16: CRYP data registers and data swapping.

- 00: 32-bit data. No swapping for each word. First word pushed into the IN FIFO (or popped off the OUT FIFO) forms bits 1...32 of the data block, the second word forms bits 33...64 etc.
- 01: 16-bit data, or half-word. Each word pushed into the IN FIFO (or popped off the OUT FIFO) is considered as 2 half-words, which are swapped with each other.
- 10: 8-bit data, or bytes. Each word pushed into the IN FIFO (or popped off the OUT FIFO) is considered as 4 bytes, which are swapped with each other.
- 11: bit data, or bit-string. Each word pushed into the IN FIFO (or popped off the OUT FIFO) is considered as 32 bits (1st bit of the string at position 0), which are swapped with each other.

Writing DATATYPE bits while BUSY = 1 has no effect.

Bits 19, 5:3 **ALGOMODE[3:0]**: Algorithm mode

Below definition includes the bit 19:

- 0000: TDES-ECB (triple-DES Electronic Codebook).
- 0001: TDES-CBC (triple-DES Cipher Block Chaining).
- 0011: DES-CBC (simple DES Cipher Block Chaining).
- 0100: AES-ECB (AES Electronic Codebook).
- 0101: AES-CBC (AES Cipher Block Chaining).
- 0110: AES-CTR (AES Counter mode).
- 0111: AES key preparation for ECB or CBC decryption.
- 1000: AES-GCM (Galois Counter mode) and AES-GMAC (Galois Message Authentication Code mode).
- 1001: AES-CCM (Counter with CBC-MAC).

Writing ALGOMODE bits while BUSY = 1 has no effect.

Others: Reserved, must not be used

Bit 2 **ALGODIR**: Algorithm Direction

- 0: Encrypt
- 1: Decrypt

Writing ALGODIR bit while BUSY = 1 has no effect.

Bits 1:0 Reserved, must be kept at reset value.
35.7.2 **CRYP status register (CRYP_SR)**

Address offset: 0x04

Reset value: 0x0000 0003

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:5 Reserved, must be kept at reset value.

**Bit 4 BUSY:** Busy bit

0: The CRYP core is not processing any data. The reason is:
- either that the CRYP core is disabled (CRYPEN = 0 in the CRYP_CR register) and the last processing has completed,
- or the CRYP core is waiting for enough data in the input FIFO or enough free space in the output FIFO (that is in each case at least 2 words in the DES, 4 words in the AES).
1: The CRYP core is currently processing a block of data or a key preparation is ongoing (AES ECB or CBC decryption only).

**Bit 3 OFFU:** Output FIFO full flag

0: Output FIFO is not full
1: Output FIFO is full

**Bit 2 OFNE:** Output FIFO not empty flag

0: Output FIFO is empty
1: Output FIFO is not empty

**Bit 1 IFNF:** Input FIFO not full flag

0: Input FIFO is full
1: Input FIFO is not full

**Bit 0 IFEM:** Input FIFO empty flag

0: Input FIFO is not empty
1: Input FIFO is empty
35.7.3 CRYP data input register (CRYP_DIN)

Address offset: 0x08
Reset value: 0x0000 0000

The CRYP_DIN register is the data input register. It is 32-bit wide. It is used to enter into the input FIFO up to four 64-bit blocks (TDES) or two 128-bit blocks (AES) of plaintext (when encrypting) or ciphertext (when decrypting), one 32-bit word at a time.

To fit different data sizes, the data can be swapped after processing by configuring the DATATYPE bits in the CRYP_CR register. Refer to Section 35.4.16: CRYP data registers and data swapping for more details.

When CRYP_DIN register is written to the data are pushed into the input FIFO.
- If CRYPEN = 1, when at least four 32-bit words in the AES mode have been pushed into the input FIFO (two words in the DES/TDES mode), and when at least four words are free in the output FIFO (two words in the DES/TDES mode), the CRYP engine starts an encrypting or decrypting process.

When CRYP_DIN register is read:
- If CRYPEN = 0, the FIFO is popped, and then the data present in the Input FIFO are returned, from the oldest one (first reading) to the newest one (last reading). The IFEM flag must be checked before each read operation to make sure that the FIFO is not empty.
- if CRYPEN = 1, an undefined value is returned.

Note: After the CRYP_DIN register has been read once or several times, the FIFO must be flushed by setting the FFLUSH bit prior to processing new data.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

DATAIN[31:16]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

DATAIN[15:0]

<table>
<thead>
<tr>
<th>31:0</th>
<th>Data input</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>On read FIFO is popped (last written value is returned), and its value is returned if CRYPEN = 0. If CRYPEN = 1 DATAIN register returns an undefined value.</td>
</tr>
<tr>
<td></td>
<td>On write current register content is pushed inside the FIFO.</td>
</tr>
</tbody>
</table>

35.7.4 CRYP data output register (CRYP_DOUT)

Address offset: 0x0C
Reset value: 0x0000 0000

The CRYP_DOUT register is the data output register. It is read-only and 32-bit wide. It is used to retrieve from the output FIFO up to four 64-bit blocks (TDES) or two 128-bit blocks.
(AES) of plaintext (when encrypting) or ciphertext (when decrypting), one 32-bit word at a
time.

To fit different data sizes, the data can be swapped after processing by configuring the
DATATYPE bits in the CRYP_CR register. Refer to Section 35.4.16: CRYP data registers
and data swapping for more details.

When CRYP_DOUT register is read, the last data entered into the output FIFO (pointed to
by the read pointer) is returned.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>t</td>
<td>t</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:0 DATAOUT[31:0]: Data output

On read returns output FIFO content (pointed to by read pointer), else returns an undefined
value.

On write, no effect.

35.7.5 CRYP DMA control register (CRYP_DMACR)

Address offset: 0x10

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 **DOEN**: DMA output enable

When this bit is set, DMA requests are automatically generated by the peripheral during the
output data phase.

0: Outgoing data transfer from CRYP via DMA is disabled
1: Outgoing data transfer from CRYP via DMA is enabled

Bit 0 **DIEN**: DMA input enable

When this bit is set, DMA requests are automatically generated by the peripheral during the
input data phase.

0: Incoming data transfer to CRYP via DMA is disabled
1: Incoming data transfer to CRYP via DMA is enabled
35.7.6 CRYP interrupt mask set/clear register (CRYP IMSCR)

Address offset: 0x14
Reset value: 0x0000 0000

The CRYP IMSCR register is the interrupt mask set or clear register. It is a read/write register. When a read operation is performed, this register gives the current value of the mask applied to the relevant interrupt. Writing 1 to the particular bit sets the mask, thus enabling the interrupt to be read. Writing 0 to this bit clears the corresponding mask. All the bits are cleared to 0 when the peripheral is reset.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>OUTIM: Output FIFO service interrupt mask</td>
</tr>
<tr>
<td></td>
<td>0: Output FIFO service interrupt is masked</td>
</tr>
<tr>
<td></td>
<td>1: Output FIFO service interrupt is not masked</td>
</tr>
<tr>
<td>14</td>
<td>INIM: Input FIFO service interrupt mask</td>
</tr>
<tr>
<td></td>
<td>0: Input FIFO service interrupt is masked</td>
</tr>
<tr>
<td></td>
<td>1: Input FIFO service interrupt is not masked</td>
</tr>
</tbody>
</table>

35.7.7 CRYP raw interrupt status register (CRYP RISR)

Address offset: 0x18
Reset value: 0x0000 0001

The CRYP RISR register is the raw interrupt status register. It is a read-only register. When a read operation is performed, this register gives the current raw status of the corresponding interrupt, i.e. the interrupt information without taking CRYP IMSCR mask into account. Write operations have no effect.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>OUTRIS: Output FIFO service raw interrupt status</td>
</tr>
<tr>
<td></td>
<td>0: Raw interrupt not pending</td>
</tr>
<tr>
<td></td>
<td>1: Raw interrupt pending</td>
</tr>
<tr>
<td>14</td>
<td>INRIS: Input FIFO service raw interrupt status</td>
</tr>
<tr>
<td></td>
<td>0: Raw interrupt not pending</td>
</tr>
<tr>
<td></td>
<td>1: Raw interrupt pending</td>
</tr>
</tbody>
</table>
**Bit 0**  **INRIS:** Input FIFO service raw interrupt status  
This bit gives the input FIFO interrupt information without taking CRYP_IMSCR corresponding mask into account.  
0: Raw interrupt not pending  
1: Raw interrupt pending

**35.7.8 CRYP masked interrupt status register (CRYP_MISR)**

Address offset: 0x1C  
Reset value: 0x0000 0000

The CRYP_MISR register is the masked interrupt status register. It is a read-only register. When a read operation is performed, this register gives the current masked status of the corresponding interrupt, i.e. the interrupt information taking CRYP_IMSCR mask into account. Write operations have no effect.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.  

**Bit 1**  **OUTMIS:** Output FIFO service masked interrupt status  
This bit gives the output FIFO interrupt information taking into account the corresponding CRYP_IMSCR mask.  
0: Output FIFO interrupt not pending  
1: Output FIFO interrupt pending

**Bit 0**  **INMIS:** Input FIFO service masked interrupt status  
This bit gives the input FIFO interrupt information taking into account the corresponding CRYP_IMSCR mask.  
0: Input FIFO interrupt not pending  
1: Input FIFO interrupt pending when CRYPEN = 1
35.7.9 **CRYP key register 0L (CRYP\_K0LR)**

Address offset: 0x20  
Reset value: 0x0000 0000  
CRYP key registers contain the cryptographic keys.  
For more information refer to Section 35.4.17: CRYP key registers.

**Note:** Write accesses to these registers are disregarded when the cryptographic processor is busy (bit BUSY = 1 in the CRYP\_SR register).

This write-only bitfield contains the bits [255:224] of the AES encryption or decryption key, depending on the operating mode. This register is not used in DES/TDES mode.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

35.7.10 **CRYP key register 0R (CRYP\_K0RR)**

Address offset: 0x24  
Reset value: 0x0000 0000  
Refer to Section 35.7.9: CRYP key register 0L (CRYP\_K0LR) for details.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
<td>W</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 **K[223:192]:** Key bit x (x = 223 to 192)  
This write-only bitfield contains the bits [223:192] of the AES encryption or decryption key, depending on the operating mode. This register is not used in DES/TDES mode.
35.7.11 **CRYP key register 1L (CRYP_K1LR)**

Address offset: 0x28
Reset value: 0x0000 0000

Refer to *Section 35.7.9: CRYP key register 0L (CRYP_K0LR)* for details.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:0** **K[191:176]**: Key bit x (x = 191 to 160)
This write-only bitfield contains the bits [191:160] of the AES encryption or decryption key, depending on the operating mode. In DES/TDES mode this bitfield contains the bits [64:33] of the key K1, with parity bits unused.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:0** **K[175:160]**: Key bit x (x = 191 to 160)

35.7.12 **CRYP key register 1R (CRYP_K1RR)**

Address offset: 0x2C
Reset value: 0x0000 0000

Refer to *Section 35.7.9: CRYP key register 0L (CRYP_K0LR)* for details.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:0** **K[159:144]**: Key bit x (x = 159 to 128)
This write-only bitfield contains the bits [159:128] of the AES encryption or decryption key, depending on the operating mode. In DES/TDES mode this bitfield contains the bits [32:1] of the key K1, with parity bits unused.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:0** **K[143:128]**: Key bit x (x = 159 to 128)
This write-only bitfield contains the bits [159:128] of the AES encryption or decryption key, depending on the operating mode. In DES/TDES mode this bitfield contains the bits [32:1] of the key K1, with parity bits unused.
35.7.13  CRYP key register 2L (CRYP_K2LR)

Address offset: 0x30
Reset value: 0x0000 0000

Refer to Section 35.7.9: CRYP key register 0L (CRYP_K0LR) for details.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  **K[127:96]**: Key bit x (x = 127 to 96)
This write-only bitfield contains the bits [127:96] of the AES encryption or decryption key, depending on the operating mode. In DES/TDES mode this bitfield contains the bits [64:33] of the key K2, with parity bits unused.

35.7.14  CRYP key register 2R (CRYP_K2RR)

Address offset: 0x34
Reset value: 0x0000 0000

Refer to Section 35.7.9: CRYP key register 0L (CRYP_K0LR) for details.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:0  **K[95:64]**: Key bit x (x = 95 to 64)
This write-only bitfield contains the bits [95:64] of the AES encryption or decryption key, depending on the operating mode. In DES/TDES mode this bitfield contains the bits [32:1] of the key K2, with parity bits unused.
35.7.15 CRYP key register 3L (CRYP_K3LR)

Address offset: 0x38
Reset value: 0x0000 0000

Refer to Section 35.7.9: CRYP key register 0L (CRYP_K0LR) for details.

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:0 **K[63:32]**: Key bit x (x = 63 to 32)
This write-only bitfield contains the bits [63:32] of the AES encryption or decryption key, depending on the operating mode. In DES/TDES mode this bitfield contains the bits [64:33] of the key K3, with parity bits unused.

---

35.7.16 CRYP key register 3R (CRYP_K3RR)

Address offset: 0x3C
Reset value: 0x0000 0000

Refer to Section 35.7.9: CRYP key register 0L (CRYP_K0LR) for details.

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:0 **K[31:0]**: Key bit x (x = 31 to 0)
This write-only bitfield contains the bits [31:0] of the AES encryption or decryption key, depending on the operating mode. In DES/TDES mode this bitfield contains the bits [32:1] of the key K3, with parity bits unused.
35.7.17 CRYP initialization vector register 0L (CRYP_IV0LR)

Address offset: 0x40
Reset value: 0x0000 0000

The CRYP_IVx(L/R)R registers store the initialization vector or the nonce, depending on the chaining mode selected. The size of the IV data is 64 bits for DES/TDES and 128 bits for AES. For more information refer to Section 35.4.18: CRYP initialization vector registers.

Note: Write accesses to these registers are disregarded when the cryptographic processor is busy (BUSY = 1 in the CRYP_SR register).

### CRYP_IV0LR

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>IVI[127:112]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
</tr>
</tbody>
</table>

### CRYP_IV0RR

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>IVI[111:90]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:0 **IVI[127:96]**: Initialization vector bit x (x = 127 to 96)

This bitfield stores the initialization vector bits [127:96] for AES chaining modes other than ECB. In DES/TDES mode it corresponds to IVI bits [63:32].

IV registers are updated by the core after each computation round of the DES/TDES or AES core.

35.7.18 CRYP initialization vector register 0R (CRYP_IV0RR)

Address offset: 0x44
Reset value: 0x0000 0000

Refer to Section 35.7.17: CRYP initialization vector register 0L (CRYP_IV0LR) for details.

### CRYP_IV0RR

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>IVI[95:80]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
</tr>
</tbody>
</table>

### CRYP_IV79:64

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>IVI[79:64]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:0 **IVI[95:64]**: Initialization vector bit x (x = 95 to 64)

This bitfield stores the initialization vector bits [95:64] for AES chaining modes other than ECB. In DES/TDES mode it corresponds to IVI bits [31:0].

IV registers are updated by the core after each computation round of the DES/TDES or AES core.
35.7.19  CRYP initialization vector register 1L (CRYP_IV1LR)

Address offset: 0x48
Reset value: 0x0000 0000

Refer to Section 35.7.17: CRYP initialization vector register 0L (CRYP_IV0LR) for details.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  **IV[63:32]**: Initialization vector bit x (x = 63 to 32)
This bitfield stores the initialization vector bits [63:32] for AES chaining modes other than ECB. *This register is not used in DES mode.*
IV registers are updated by the core after each computation round of the AES core.

35.7.20  CRYP initialization vector register 1R (CRYP_IV1RR)

Address offset: 0x4C
Reset value: 0x0000 0000

Refer to Section 35.7.17: CRYP initialization vector register 0L (CRYP_IV0LR) for details.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  **IV[31:0]**: Initialization vector bit x (x = 31 to 0)
This bitfield stores the initialization vector bits [31:0] for AES chaining modes other than ECB. *This register is not used in DES mode.*
IV registers are updated by the core after each computation round of the AES core.

35.7.21  CRYP context swap GCM-CCM registers (CRYP_CSGCMCCMxR)

Address offset: 0x050 + x* 0x4 (x = 0 to 7)
Reset value: 0x0000 0000

These registers contain the complete internal register states of the CRYP processor when the GCM/GMAC or CCM algorithm is selected. They are useful when a context swap has to be performed because a high-priority task needs the cryptographic processor while it is already in use by another task.

When such an event occurs, the CRYP_CSGCMCCM0..7R and CRYP_CSGCM0..7R (in GCM/GMAC mode) or CRYP_CSGCMCCM0..7R (in CCM mode) registers have to be read.
and the values retrieved have to be saved in the system memory space. The cryptographic processor can then be used by the preemptive task. Then when the cryptographic computation is complete, the saved context can be read from memory and written back into the corresponding context swap registers.

35.7.22 CRYP context swap GCM registers (CRYP_CSGCMxR)

Address offset: 0x070 + x* 0x4 (x = 0 to 7)
Reset value: 0x0000 0000

Refer to Section 35.7.21: CRYP context swap GCM-CCM registers (CRYP_CSGCMCCMxR) for details.

35.7.23 CRYP register map

Table 297. CRYP register map and reset values

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>CRYP_CR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>CRYP_SR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 1 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 297. CRYP register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0B</td>
<td>CRYP_DIN</td>
<td>DATAIN</td>
<td>0x0C</td>
<td>CRYP_DOUT</td>
<td>DATAOUT</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x0</td>
<td>0x0C</td>
<td>Reset value</td>
<td>0x0</td>
</tr>
<tr>
<td>0x10</td>
<td>CRYP_DMACR</td>
<td></td>
<td>0x14</td>
<td>CRYP_IMSCR</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>0x14</td>
<td>Reset value</td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>CRYP_RISR</td>
<td></td>
<td>0x18</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>0x18</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>CRYP_MISR</td>
<td></td>
<td>0x1C</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>0x1C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x20</td>
<td>CRYP_K0LR</td>
<td>K[256:224]</td>
<td>0x24</td>
<td>CRYP_K0RR</td>
<td>K[223:192]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x0</td>
<td>0x24</td>
<td>Reset value</td>
<td>0x0</td>
</tr>
<tr>
<td>0x38</td>
<td>CRYP_K3LR</td>
<td>K[63:32]</td>
<td>0x3C</td>
<td>CRYP_K3RR</td>
<td>K[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x0</td>
<td>0x3C</td>
<td>Reset value</td>
<td>0x0</td>
</tr>
<tr>
<td>0x40</td>
<td>CRYP_IV0LR</td>
<td>IV[127:96]</td>
<td>0x44</td>
<td>CRYP_IV0RR</td>
<td>IV[85:64]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x0</td>
<td>0x44</td>
<td>Reset value</td>
<td>0x0</td>
</tr>
<tr>
<td>0x48</td>
<td>CRYP_IV1LR</td>
<td>IV[83:32]</td>
<td>0x4C</td>
<td>CRYP_IV1RR</td>
<td>IV[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x0</td>
<td>0x4C</td>
<td>Reset value</td>
<td>0x0</td>
</tr>
<tr>
<td>0x50</td>
<td>CRYP_CSGCMCCM0R</td>
<td>CSGCMCCM0</td>
<td>0x54</td>
<td>CRYP_CSGCMCCM1R</td>
<td>CSGCMCCM1</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x0</td>
<td>0x54</td>
<td>Reset value</td>
<td>0x0</td>
</tr>
</tbody>
</table>

Table continued...
### Table 297. CRYP register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x58</td>
<td>CRYP_CSGCMCCM2R</td>
<td>CSGCMCCM2</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x5C</td>
<td>CRYP_CSGCMCCM3R</td>
<td>CSGCMCCM3</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x60</td>
<td>CRYP_CSGCMCCM4R</td>
<td>CSGCMCCM4</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x64</td>
<td>CRYP_CSGCMCCM5R</td>
<td>CSGCMCCM5</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x68</td>
<td>CRYP_CSGCMCCM6R</td>
<td>CSGCMCCM6</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x6C</td>
<td>CRYP_CSGCMCCM7R</td>
<td>CSGCMCCM7</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x70</td>
<td>CRYP_CSGCM0R</td>
<td>CSGCM0</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x74</td>
<td>CRYP_CSGCM1R</td>
<td>CSGCM1</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x78</td>
<td>CRYP_CSGCM2R</td>
<td>CSGCM2</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x7C</td>
<td>CRYP_CSGCM3R</td>
<td>CSGCM3</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x80</td>
<td>CRYP_CSGCM4R</td>
<td>CSGCM4</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x84</td>
<td>CRYP_CSGCM5R</td>
<td>CSGCM5</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x88</td>
<td>CRYP_CSGCM6R</td>
<td>CSGCM6</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x8C</td>
<td>CRYP_CSGCM7R</td>
<td>CSGCM7</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0x00000000000000000000000000000000</td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
36 Hash processor (HASH)

36.1 Introduction

The hash processor is a fully compliant implementation of the secure hash algorithm (SHA-1, SHA2-224, SHA2-256), the MD5 (message-digest algorithm 5) hash algorithm and the HMAC (keyed-hash message authentication code) algorithm. HMAC is suitable for applications requiring message authentication.

The hash processor computes FIPS (Federal Information Processing Standards) approved digests of length of 160, 224, 256 bits, for messages of up to \((2^{64} - 1)\) bits. It also computes 128-bit digests for the MD5 algorithm.

36.2 HASH main features

- Suitable for data authentication applications, compliant with:
  - Federal Information Processing Standards Publication FIPS PUB 180-4, Secure Hash Standard (SHA-1 and SHA-2 family)
  - Federal Information Processing Standards Publication FIPS PUB 186-4, Digital Signature Standard (DSS)
  - Internet Engineering Task Force (IETF) Request For Comments RFC 1321, MD5 Message-Digest Algorithm
  - Internet Engineering Task Force (IETF) Request For Comments RFC 2104, HMAC: Keyed-Hashing for Message Authentication
- Fast computation of SHA-1, SHA2-224, SHA2-256, and MD5
  - 82 (respectively 66) clock cycles for processing one 512-bit block of data using SHA-1 (respectively SHA2-256) algorithm
  - 66 clock cycles for processing one 512-bit block of data using MD5 algorithm
- Corresponding 32-bit words of the digest from consecutive message blocks are added to each other to form the digest of the whole message
  - Automatic 32-bit words swapping to comply with the internal little-endian representation of the input bit-string
  - Word swapping supported: bits, bytes, half-words and 32-bit words
- Automatic padding to complete the input bit string to fit digest minimum block size of 512 bits (16 x 32 bits)
- Single 32-bit input register associated to an internal input FIFO, corresponding to one block size
- AHB slave peripheral, accessible through 32-bit word accesses only (else an AHB error is generated)
- 8 x 32-bit words (H0 to H7) for output message digest
- Automatic data flow control with support of direct memory access (DMA) using one channel.
- Single or fixed DMA burst transfers of four words
- Interruptible message digest computation, on a per-block basis
  - Re-loadable digest registers
  - Hashing computation suspend/resume mechanism, including DMA

36.3 HASH implementation

The devices have a single instance of HASH peripheral.

36.4 HASH functional description

36.4.1 HASH block diagram

Figure 278 shows the block diagram of the hash processor.
36.4.2 HASH internal signals

Table 298 describes a list of useful to know internal signals available at HASH level, not at product level (on pads).

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>hash_hclk</td>
<td>digital input</td>
<td>AHB bus clock</td>
</tr>
<tr>
<td>hash_it</td>
<td>digital output</td>
<td>Hash processor global interrupt request</td>
</tr>
<tr>
<td>hash_dma</td>
<td>digital input/output</td>
<td>DMA transfer request/ acknowledge</td>
</tr>
</tbody>
</table>

36.4.3 About secure hash algorithms

The hash processor is a fully compliant implementation of the secure hash algorithm defined by FIPS PUB 180-4 standard and the IETF RFC1321 publication (MD5).

With each algorithm, the HASH computes a condensed representation of a message or data file. More specifically, when a message of any length below \(2^{64}\) bits is provided on input, the HASH processing core produces respectively a fixed-length output string called a message digest, defined as follows:

- For MD5 digest size is 128-bit
- For SHA-1 digest size is 160-bit
- For SHA2-224 and SHA2-256, the digest size is 224 bits and 256 bits, respectively

The message digest can then be processed with a digital signature algorithm in order to generate or verify the signature for the message.

Signing the message digest rather than the message often improves the efficiency of the process because the message digest is usually much smaller in size than the message. The verifier of a digital signature has to use the same hash algorithm as the one used by the creator of the digital signature.

The SHA-2 functions supported by the hash processor are qualified as “secure” by NIST because it is computationally infeasible to find a message that corresponds to a given message digest, or to find two different messages that produce the same message digest (SHA-1 does not qualify as secure since February 2017). Any change to a message in transit, with very high probability, results in a different message digest, and the signature fails to verify.

36.4.4 Message data feeding

The message (or data file) to be processed by the HASH is considered as a bit string. Per FIPS PUB 180-4 standard this message bit string grows from left to right, with hexadecimal words expressed in “big-endian” convention, so that within each word, the most significant bit is stored in the left-most bit position. For example message string “abc” with a bit string representation of “01100001 01100010 01100011” is represented by a 32-bit word 0x00636261, and 8-bit words 0x61626300.

Data are entered into the HASH one 32-bit word at a time, by writing them into the HASH_DIN register. The current contents of the HASH_DIN register are transferred to the 16 words input FIFO each time the register is written with new data. Hence HASH_DIN and the FIFO form a seventeen 32-bit words length FIFO (named the IN buffer).
In accordance to the kind of data to be processed (e.g. byte swapping when data are ASCII text stream) there must be a bit, byte, half-word or no swapping operation to be performed on data from the input FIFO before entering the little-endian hash processing core. Figure 279 shows how the hash processing core 32-bit data block M0…31 is constructed from one 32-bit words popped into input FIFO by the driver, according to the DATATYPE bitfield in the HASH control register (HASH_CR).

HASH_DIN data endianness when bit swapping is disabled (DATATYPE = 00) can be described as following: the least significant bit of the message has to be at MSB position in the first word entered into the hash processor, the 32nd bit of the bit string has to be at MSB position in the second word entered into the hash processor and so on.

**Figure 279. Message data swapping feature**
36.4.5 Message digest computing

The hash processor sequentially processes several blocks when computing the message digest. For MD5, SHA1 and SHA2, the block size is 512 bits.

Each time the DMA or the CPU writes a block to the hash processor, the HASH automatically starts computing the message digest. This operation is known as partial digest computation.

As described in Section 36.4.4: Message data feeding, the message to be processed is entered into the HASH 32-bit word at a time, writing to the HASH_DIN register to fill the input FIFO.

In order to perform the hash computation on this data below sequence must be used by the application:

1. Initialize the hash processor using the HASH_CR register:
   a) Select the right algorithm using the ALGO bitfield. If needed program the correct swapping operation on the message input words using DATATYPE bitfield in HASH_CR.
   b) When the HMAC mode is required, set the MODE bit, as well as the LKEY bit if the HMAC key size is greater than the known block size of the algorithm (else keep LKEY cleared). Refer to Section 36.4.7: HMAC operation for details.
   c) Update NBLW[4:0] to define the number of valid bits in last word of the message if it is different from 32 bits. NBLW[4:0] information are used to correctly perform the automatic message padding before the final message digest computation.

2. Complete the initialization by setting to 1 the INIT bit in HASH_CR. Also set the bit DMAE to 1 if data are transferred via DMA.

Caution: When programming step 2, it is important to set up before or at the same time the correct configuration values (ALGO, DATATYPE, HMAC mode, key length, NBLW[4:0]).

3. Start filling data by writing to HASH_DIN register, unless data are automatically transferred via DMA. Note that the processing of a block can start only once the last value of the block has entered the input FIFO. The way the partial or final digest computation is managed depends on the way data are fed into the processor:
   a) When data are filled by software:
      – Partial digest computation are triggered each time the application writes the first word of the next block. Once the processor is ready again (DINIS = 1 in HASH_SR), the software can write new data to HASH_DIN. This mechanism avoids the introduction of wait states by the HASH.
      – The final digest computation is triggered when the last block is entered and the software writes the DCAL bit to 1. If the message length is not an exact multiple of the block size, the NBLW[4:0] bitfield in HASH_STR register must be written prior to writing DCAL bit (see Section 36.4.6 for details).
   b) When data are filled by DMA as a single DMA transfer (MDMAT bit = 0):
      – Partial digest computations are triggered automatically each time the FIFO is full. The final digest computation is triggered automatically when the last block has been transferred to the HASH_DIN register (DCAL bit is set to 1 by hardware). If the message length is not an exact multiple of the block size, the NBLW[4:0] field
in HASH_STR register must be written prior to enabling the DMA (see Section 36.4.6 for details).

c) When data are filled by DMA using multiple DMA transfers (MDMAT bit = 1):
   – Partial digest computations are triggered as for single DMA transfers. However the final digest computation is not triggered automatically when the last block has been transferred by DMA to the HASH_DIN register (DCAL bit is not set to 1 by hardware). It allows the hash processor to receive a new DMA transfer as part of this digest computation. To launch the final digest computation, the software must set MDMAT bit to 0 before the last DMA transfer in order to trigger the final digest computation as it is done for single DMA transfers (see description before).

4. Once the digest computation is complete (DCIS = 1), the resulting digest can be read from the output registers as described in Table 299.

<table>
<thead>
<tr>
<th>Algorithm</th>
<th>Valid output registers</th>
<th>Most significant bit</th>
<th>Digest size (in bits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MD5</td>
<td>HASH_H0 to HASH_H3</td>
<td>HASH_H0[31]</td>
<td>128</td>
</tr>
<tr>
<td>SHA-1</td>
<td>HASH_H0 to HASH_H4</td>
<td>HASH_H0[31]</td>
<td>160</td>
</tr>
<tr>
<td>SHA2-224</td>
<td>HASH_H0 to HASH_H6</td>
<td>HASH_H0[31]</td>
<td>224</td>
</tr>
<tr>
<td>SHA2-256</td>
<td>HASH_H0 to HASH_H7</td>
<td>HASH_H0[31]</td>
<td>256</td>
</tr>
</tbody>
</table>

For more information about HMAC detailed instructions, refer to Section 36.4.7: HMAC operation.

36.4.6 Message padding

Overview

When computing a condensed representation of a message, the process of feeding data into the hash processor (with automatic partial digest computation every block transfer) loops until the last bits of the original message are written to the HASH_DIN register.

As the length (number of bits) of a message can be any integer value, the last word written to the hash processor may have a valid number of bits between 1 and 32. This number of valid bits in the last word, NBLW[4:0], has to be written to the HASH_STR register, so that message padding is correctly performed before the final message digest computation.

Padding processing

Detailed padding sequences with DMA enabled or disabled are described in Section 36.4.5: Message digest computing.

Padding example

As specified by Federal Information Processing Standards PUB 180-4, the message padding consists in appending a “1” followed by $k$ “0”s, itself followed by a 64-bit integer that is equal to the length $L$ in bits of the message. These three padding operations generate a padded message of length $L + 1 + k + 64$, which by construction is a multiple of 512 bits.

For the hash processor, the “1” is added to the last word written to the HASH_DIN register at the bit position defined by the NBLW[4:0] bitfield, and the remaining upper bits are cleared (“0”s).
Example from FIPS PUB180-4

Let us assume that the original message is the ASCII binary-coded form of “abc”, of length L = 24:

<table>
<thead>
<tr>
<th>byte 0</th>
<th>byte 1</th>
<th>byte 2</th>
<th>byte 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>01100001</td>
<td>01100010</td>
<td>01100011</td>
<td>UUUUUUU</td>
</tr>
</tbody>
</table>

\[ \text{\textasciitilde} \text{1st word written to HASH\_DIN} \text{\textasciitilde} \]

NBLW[4:0] has to be loaded with the value 24: a “1” is appended at bit location 24 in the bit string (starting counting from left to right in the above bit string), which corresponds to bit 31 in the HASH\_DIN register (little-endian convention):

01100001 01100010 01100011 1UUUUUUU

Since L = 24, the number of bits in the above bit string is 25, and 423 “0” bits are appended, making now 448 bits.

This gives in hexadecimal (byte words in big-endian format):

\[
\begin{align*}
61 & \quad 62 & \quad 63 & \quad 38 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 18 \\
00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 18
\end{align*}
\]

The message length value, L, in two-word format (that is 00000000 00000018) is appended. Hence the final padded message in hexadecimal (byte words in big-endian format):

\[
\begin{align*}
61 & \quad 62 & \quad 63 & \quad 38 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 18 \\
00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 00 & \quad 18
\end{align*}
\]

If the hash processor is programmed to swap byte within HASH\_DIN input register (DATATYPE = 10 in HASH\_CR), the above message has to be entered by following the below sequence:

1. 0xUU636261 is written to the HASH\_DIN register (where ‘U’ means don’t care).
2. 0x18 is written to the HASH\_STR register (the number of valid bits in the last word written to the HASH\_DIN register is 24, as the original message length is 24 bits).
3. 0x10 is written to the HASH\_STR register to start the message padding (described above) and then perform the digest computation.
4. The hash computing is complete with the message digest available in the HASH\_HRx registers (x = 0...4) for the SHA-1 algorithm. For this FIPS example, the expected value is as follows:

| HASH\_HR0 | 0xA9993E36 |
| HASH\_HR1 | 0x4706816A |
| HASH\_HR2 | 0xBA3E2571 |
| HASH\_HR3 | 0x7850C26C |
| HASH\_HR4 | 0x9CD0D89D |
36.4.7 HMAC operation

Overview

As specified by Internet Engineering Task Force RFC2104 and NIST FIPS PUB 198-1, the HMAC algorithm is used for message authentication by irreversibly binding the message being processed to a key chosen by the user. The algorithm consists of two nested hash operations:

\[
\text{HMAC(message)} = \text{Hash}((\text{Key} \mid \text{pad}) \text{ XOR opad} \mid \text{Hash}((\text{Key} \mid \text{pad}) \text{ XOR ipad} \mid \text{message}))
\]

where:

- \(\text{opad} = [0x5C]_n\) (outer pad) and \(\text{ipad} = [0x36]_n\) (inner pad)
- \([X]_n\) represents a repetition of \(X\) \(n\) times, where \(n\) equal to the size of the underlying hash function data block (\(n = 64\) for 512-bit blocks).
- \(\text{pad}\) is a sequence of zeroes needed to extend the key to the length \(n\) defined above. If the key length is greater than \(n\), the application must first hash the key using Hash() function and then use the resultant byte string as the actual key to HMAC.
- \(\mid\) represents the concatenation operator.

Note: HMAC mode of the hash processor can be used with all supported algorithms.

HMAC processing

Four different steps are required to compute the HMAC:

1. The software writes the INIT bit to 1 with the MODE bit at 1 and the ALGO bits set to the value corresponding to the desired algorithm. The LKEY bit must also be set to 1 if the key being used is longer than 64 bytes. In this case, as required by HMAC specifications, the hash processor uses the hash of the key instead of the real key.
2. The software provides the key to be used for the inner hash function, using the same mechanism as the message string loading, that is writing the key data into HASH_DIN register then completing the transfer by writing DCAL bit to 1 and the correct NBLW[4:0] to HASH_STR register.
   Note: Endianness details can be found in Section 36.4.4: Message data feeding.
3. Once the processor is ready again (DINIS = 1 in HASH_SR), the software can write the message string to HASH_DIN. When the last word of the last block is entered and the software writes DCAL bit to 1 in HASH_STR register, the NBLW[4:0] bitfield must be written at the same time to a value different from zero if the message length is not an exact multiple of the block size. Note that the DMA can also be used to feed the message string, as described in Section 36.4.4: Message data feeding.
4. Once the processor is ready again (DINIS = 1 in HASH_SR), the software provides the key to be used for the outer hash function, writing the key data into HASH_DIN register then completing the transfer by writing DCAL bit to 1 and the correct NBLW[4:0] to HASH_STR register. The HMAC result can be found in the valid output registers (HASH_HRx) as soon as DCIS bit is set to 1.
   Note: The computation latency of the HMAC primitive depends on the lengths of the keys and message, as described in Section 36.6: HASH processing time.

HMAC example

Below is an example of HMAC SHA-1 algorithm (ALGO = 00 and MODE = 1 in HASH_CR) as specified by NIST.
Let us assume that the original message is the ASCII binary-coded form of "Sample message for keylen = blocklen", of length L = 34 bytes. If the HASH is programmed in no swapping mode (DATATYPE = 00 in HASH_CR), the following data must be loaded sequentially into HASH_DIN register:

1. **Inner hash key** input (length = 64, that is no padding), specified by NIST. As key length = 64, LKEY bit is set to 0 in HASH_CR register

   00010203 04050607 08090A0B 0C0D0E0F 10111213 14151617
   18191A1B 1C1D1E1F 20212223 24252627 28292A2B 2C2D2E2F
   30313233 34353637 38393A3B 3C3D3E3F

2. **Message** input (length = 34, that is padding required). HASH_STR must be set to 0x20 to start message padding and inner hash computation (see 'U' as don't care)

   53616D70 6C65206D 65737361 67652066 6F72206B 65796C65
   6E7F2206B 34353637 38393A3B 3C3D3E3F

3. **Outer hash key** input (length = 64, that is no padding). A key identical to the inner hash key is entered here.

4. **Final outer hash computing** is then performed by the HASH. The HMAC-SHA1 digest result is available in the HASH_HRx registers (x = 0 to 4), as shown below:

   \[
   \begin{align*}
   \text{HASH}_0 & = \text{0x5FD596EE} \\
   \text{HASH}_1 & = \text{0x7D55555C} \\
   \text{HASH}_2 & = \text{0x8FF4E72D} \\
   \text{HASH}_3 & = \text{0x266DFD19} \\
   \text{HASH}_4 & = \text{0x2366DA29}
   \end{align*}
   \]
36.4.8 HASH suspend/resume operations

Overview

It is possible to interrupt a hash/HMAC operation to perform another processing with a higher priority. The interrupted process completes later when the higher-priority task has been processed, as shown in Figure 280.

Figure 280. HASH suspend/resume mechanism

To do so, the context of the interrupted task must be saved from the HASH registers to memory, and then be restored from memory to the HASH registers.

The procedures where the data flow is controlled by software or by DMA are described hereafter.
Data loaded by software

When the DMA is not used to load the message into the hash processor, the context can be saved only when no block processing is ongoing.

To suspend the processing of a message, proceed as follows after writing 16 words 32-bit (plus one if it is the first block):
1. In Polling mode, wait for BUSY = 0, then poll if the DINIS status bit is set to 1.
   In Interrupt mode, implement the next step in DINIS interrupt handler (recommended).
2. Store the contents of the following registers into memory:
   - HASH_IMR
   - HASH_STR
   - HASH_CR
   - HASH_CSR0 to HASH_CSR37. HASH_CSR38 to HASH_CSR53 registers must also be saved if an HMAC operation was ongoing.

To resume the processing of a message, proceed as follows:
1. Write the following registers with the values saved in memory: HASH_IMR, HASH_STR and HASH_CR.
2. Initialize the hash processor by setting the INIT bit in the HASH_CR register.
3. Write the HASH_CSRx registers with the values saved in memory.
4. Restart the processing from the point where it has been interrupted.

Note: To optimize the resume process when NBW[3:0] = 0x0, HASH_CSR22 to HASH_CSR37 registers do not need to be saved then restored as the FIFO is empty.

Data loaded by DMA

When the DMA is used to load the message into the hash processor, it is recommended to suspend and then restore a secure digest computing is described below.

To suspend the processing of a message using DMA, proceed as follows:
1. In Polling mode, wait for BUSY = 0. If DCIS is set in HASH_SR, the hash result is available and the context swapping is useless. Else go to step 2.
2. In Polling mode, wait for BUSY = 1.
3. Disable the DMA channel. Then clear DMAE bit in HASH_CR register.
4. In Polling mode, wait for BUSY = 0. If DCIS is set in HASH_SR, the hash result is available and the context swapping is useless. Else go to step 5.
5. Save HASH_IMR, HASH_STR, HASH_CR, and HASH_CSR0 to HASH_CSR37 registers. HASH_CSR38 to HASH_CSR53 registers must also be saved if an HMAC operation was ongoing.
To resume the processing of a message using DMA, proceed as follows:

1. Reconfigure the DMA controller so that it proceeds with the transfer of the message up to the end if it is not interrupted again. Do not forget to take into account the words that have been already pushed into the FIFO if NBW[3:0] is higher than 0x0.
2. Program the values saved in memory to HASH_IMR, HASH_STR and HASH_CR registers.
3. Initialize the hash processor by setting the INIT bit in the HASH_CR register.
4. Program the values saved in memory to the HASH_CSRx registers.
5. Restart the processing from the point where it was interrupted by setting the DMAE bit.

Note: To optimize the resume process when NBW[3:0] = 0x0, HASH_CSR22 to HASH_CSR37 registers do not need to be saved then restored as the FIFO is empty.

36.4.9 HASH DMA interface

The HASH supports both single and fixed DMA burst transfers of four words.

The hash processor provides an interface to connect to the DMA controller. This DMA can be used to write data to the HASH by setting the DMAE bit in the HASH_CR register. When this bit is set, the HASH initiates a DMA request each time a block has to be written to the HASH_DIN register.

Once four 32-bit words have been received, the HASH automatically triggers a new request to the DMA. For more information refer to Section 36.4.5: Message digest computing.

Before starting the DMA transfer, the software must program the number of valid bits in the last word that is copied into HASH_DIN register. This is done by writing in HASH_STR register the following value:

\[ NBLW[4:0] = \text{Len(Message)} \mod 32 \]

where “\(x\mod 32\)” gives the remainder of \(x\) divided by 32.

The DMAS bit of the HASH_SR register provides information on the DMA interface activity. This bit is set with DMAE and cleared when DMAE is cleared and no DMA transfer is ongoing.

Note: No interrupt is associated to DMAS bit.

When MDMAT is set, the size of the transfer must be a multiple of four words.

36.4.10 HASH error management

No error flags are generated by the hash processor.

36.5 HASH interrupts

Two individual maskable interrupt sources are generated by the hash processor to signal the following events:

- Digest calculation completion (DCIS)
- Data input buffer ready (DINIS)

Both interrupt sources are connected to the same global interrupt request signal (hash_it), which is in turn connected to the NVIC (nested vectored interrupt controller). Each interrupt source can individually be enabled or disabled by changing the mask bits in the HASH_IMR register. Setting the appropriate mask bit to 1 enables the interrupt.
The status of each maskable interrupt source can be read from the HASH_SR register. *Table 300* gives a summary of the available features.

### Table 300. HASH interrupt requests

<table>
<thead>
<tr>
<th>Interrupt acronym</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Interrupt clear method</th>
</tr>
</thead>
<tbody>
<tr>
<td>HASH</td>
<td>Digest computation completed</td>
<td>DCIS</td>
<td>DCIE</td>
<td>Clear DCIS or set INIT</td>
</tr>
<tr>
<td></td>
<td>Data input buffer ready to get a new block</td>
<td>DINIS</td>
<td>DINIE</td>
<td>Clear DINIS or write to HASH_DIN</td>
</tr>
</tbody>
</table>

36.6 HASH processing time

*Table 301* summarizes the time required to process an intermediate block for each mode of operation.

### Table 301. Processing time (in clock cycle)

<table>
<thead>
<tr>
<th>Mode of operation</th>
<th>FIFO load(^{(1)})</th>
<th>Computation phase</th>
<th>Total</th>
</tr>
</thead>
<tbody>
<tr>
<td>MD5</td>
<td>16</td>
<td>50</td>
<td>66</td>
</tr>
<tr>
<td>SHA-1</td>
<td>16</td>
<td>66</td>
<td>82</td>
</tr>
<tr>
<td>SHA2-224</td>
<td>16</td>
<td>50</td>
<td>66</td>
</tr>
<tr>
<td>SHA2-256</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Add the time required to load the block into the processor.

The time required to process the last block of a message (or of a key in HMAC) can be longer. This time depends on the length of the last block and the size of the key (in HMAC mode).

Compared to the processing of an intermediate block, it can be increased by the factor below:

- 1 to 2.5 for a hash message
- ~2.5 for an HMAC input-key
- 1 to 2.5 for an HMAC message
- ~2.5 for an HMAC output key in case of a short key
- 3.5 to 5 for an HMAC output key in case of a long key
36.7 HASH registers

The HASH core is associated with several control and status registers and several message digest registers. All these registers are accessible through 32-bit word accesses only, else an AHB error is generated.

36.7.1 HASH control register (HASH_CR)

Address offset: 0x00
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>29</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>28</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>27</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>26</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>25</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>24</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>23</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>22</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>21</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>20</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>19</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>18</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>17</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>16</td>
<td>LKEY: Long key selection</td>
</tr>
<tr>
<td></td>
<td>This bit selects between short key (≤ 64 bytes) or long key (&gt; 64 bytes) in HMAC mode.</td>
</tr>
<tr>
<td></td>
<td>0: the HMAC key is shorter or equal to 64 bytes. The actual key value written to HASH_DIN is used during the HMAC computation.</td>
</tr>
<tr>
<td></td>
<td>1: the HMAC key is longer than 64 bytes. The hash of the key is used instead of the real key during the HMAC computation.</td>
</tr>
<tr>
<td></td>
<td>This selection is only taken into account when the INIT and MODE bits are both set.</td>
</tr>
<tr>
<td></td>
<td>Changing this bit during a computation has no effect.</td>
</tr>
<tr>
<td>15</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>14</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>13</td>
<td>MDMAT: Multiple DMA transfers</td>
</tr>
<tr>
<td></td>
<td>This bit is set when hashing large files when multiple DMA transfers are needed.</td>
</tr>
<tr>
<td></td>
<td>0: DCAL is automatically set at the end of a DMA transfer.</td>
</tr>
<tr>
<td></td>
<td>1: DCAL is not automatically set at the end of a DMA transfer.</td>
</tr>
<tr>
<td>12</td>
<td>DINNE: DIN not empty</td>
</tr>
<tr>
<td></td>
<td>This bit is set when the HASH_DIN register holds valid data (that is after being written at least once). It is cleared when either the INIT bit (initialization) or the DCAL bit (completion of the previous message processing) is written to 1.</td>
</tr>
<tr>
<td></td>
<td>0: No data are present in the data input buffer</td>
</tr>
<tr>
<td></td>
<td>1: The input buffer contains at least one word of data</td>
</tr>
<tr>
<td></td>
<td>This bit is read-only.</td>
</tr>
</tbody>
</table>
Bits 11:8 **NBW[3:0]**: Number of words already pushed

This bitfield reflects the number of words in the message that have already been pushed into the IN FIFO. NBW is incremented by one when a write access to the HASH_DIN register is performed (except if DINNE = 0 and the DMA is not used, see below description). NBW goes to zero when the INIT bit is written to 1.

This bitfield is read-only.

**If the DMA is not used**

0000: if DINNE = 0, no word has been pushed into the DIN buffer (both HASH_DIN register and IN FIFO are empty), otherwise one word has been pushed into the DIN buffer (HASH_DIN register contains one word and IN FIFO is empty)

0001: two words have been pushed into the DIN buffer (that is HASH_DIN register and the IN FIFO contain one word each)

... 

1111: 16 words have been pushed into the DIN buffer.

**If the DMA is used**

NBW contains the exact number of words that have been pushed into the IN FIFO by the DMA.

Bits 18, 7 **ALGO[1:0]**: Algorithm selection

These bits select the hash algorithm.

00: SHA-1

01: MD5

10: SHA2-224

11: SHA2-256

This selection is only taken into account when the INIT bit is set. Changing this bitfield during a computation has no effect.

Bit 6 **MODE**: Mode selection

This bit selects the HASH or HMAC mode for the selected algorithm:

0: Hash mode selected

1: HMAC mode selected. LKEY must be set if the key being used is longer than 64 bytes.

This selection is only taken into account when the INIT bit is set. Changing this bit during a computation has no effect.

Bits 5:4 **DATATYPE[1:0]**: Data type selection

Defines the format of the data entered into the HASH_DIN register:

00: 32-bit data. The data written into HASH_DIN are directly used by the HASH processing, without reordering.

01: 16-bit data, or half-word. The data written into HASH_DIN are considered as two half-words, and are swapped before being used by the HASH processing.

10: 8-bit data, or bytes. The data written into HASH_DIN are considered as four bytes, and are swapped before being used by the HASH processing.

11: bit data, or bit-string. The data written into HASH_DIN are considered as 32 bits (1st bit of the string at position 0), and are swapped before being used by the HASH processing (1st bit of the string at position 31).
36.7.2 **HASH data input register (HASH_DIN)**

Address offset: 0x04

Reset value: 0x0000 0000

HASH_DIN is the data input register. It is 32-bit wide. This register is used to enter the message by blocks. When the HASH_DIN register is programmed, the value presented on the AHB databus is ‘pushed’ into the hash core and the register takes the new value presented on the AHB databus. To get a correct message format, the DATATYPE bits must have been previously configured in the HASH_CR register.

When a complete block has been written to the HASH_DIN register, an intermediate digest calculation is launched:

- by writing new data into the HASH_DIN register (the first word of the next block) if the DMA is not used (intermediate digest calculation),
- automatically if the DMA is used.

When the last block has been written to the HASH_DIN register, the final digest calculation (including padding) is launched by writing the DCAL bit to 1 in the HASH_STR register (final digest calculation). This operation is automatic if the DMA is used and MDMAT bit is set to 0.

Reading the HASH_DIN register returns the last word written to this location (zero after reset).

**Note:** *When the HASH is busy, a write access to the HASH_DIN register might stall the AHB bus if the digest calculation (intermediate or final) is not complete.*

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
36.7.3 HASH start register (HASH_STR)

Address offset: 0x08
Reset value: 0x0000 0000

The HASH_STR register has two functions:

- It is used to define the number of valid bits in the last word of the message entered in the hash processor (that is the number of valid least significant bits in the last data written to the HASH_DIN register).
- It is used to start the processing of the last block in the message by writing the DCAL bit to 1.

Bits 31:0 DATAIN[31:0]: Data input
Writing this register pushes the current register content into the IN FIFO, and the register takes the new value presented on the AHB databus.
Reading this register returns the current register content.

Bits 31:9 Reserved, must be kept at reset value.

Bit 8 DCAL: Digest calculation
Writing this bit to 1 starts the message padding, using the previously written value of NBLW[4:0], and starts the calculation of the final message digest with all data words written to the input FIFO since the INIT bit was last written to 1.
Reading this bit returns 0.

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 NBLW[4:0]: Number of valid bits in the last word
When the last word of the message bit string is written in HASH_DIN register, the hash processor takes only the valid bits specified as below, after internal data swapping:
0x00: All 32 bits of the last data written are valid message bits that is M[31:0]
0x01: Only one bit of the last data written (after swapping) is valid that is M[0]
0x02: Only two bits of the last data written (after swapping) are valid that is M[1:0]
0x03: Only three bits of the last data written (after swapping) are valid that is M[2:0]
... 0x1F: Only 31 bits of the last data written (after swapping) are valid that is M[30:0]
The above mechanism is valid only if DCAL = 0. If NBLW[4:0] bitfield is written while DCAL is set to 1, the NBLW[4:0] bitfield remains unchanged. In other words it is not possible to configure NBLW[4:0] and set DCAL at the same time.
Reading NBLW[4:0] bitfield returns the last value written to NBLW[4:0].
36.7.4 HASH digest registers

These registers contain the message digest result named as follows:

- HASH_HR0, HASH_HR1, HASH_HR2, HASH_HR3 and HASH_HR4 registers return the SHA-1 digest result.
- HASH_HR0, HASH_HR1, HASH_HR2 and HASH_HR3 registers return A, B, C and D (respectively), as defined by MD5.
- HASH_HR0 to HASH_HR6 registers return the SHA2-224 digest result.
- HASH_HR0 to HASH_HR7 registers return the SHA2-256 digest result.

In all cases, the digest most significant bit is stored in HASH_H0[31] and unused HASH_HRx registers are read as zeros.

If a read access to one of these registers is performed while the hash core is calculating an intermediate digest or a final message digest (DCIS bit equals 0), then the read operation is stalled until the hash calculation has completed.

**Note:** When starting a digest computation for a new message (by writing the INIT bit to 1), HASH_HRx registers are forced to their reset values.

**HASH aliased digest register x (HASH_HRax)**

Address offset: 0x0C + 0x4 * x, (x = 0 to 4)
Reset value: 0x0000 0000

The content of the HASH_HRax registers is identical to the one of the HASH_HRx registers located at address offset 0x310.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
<th>Hx[31:16]</th>
</tr>
</thead>
</table>
| r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r r
Bits 31:0  \text{Hx}[31:0]: Hash data x  
Refer to Section 36.7.4: HASH digest registers introduction.

**HASH supplementary digest register x (HASH_HRx)**

Address offset: 0x310 + 0x4 * x, (x = 5 to 7)  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  \text{Hx}[31:0]: Hash data x  
Refer to Section 36.7.4: HASH digest registers introduction.

**36.7.5 HASH interrupt enable register (HASH_IMR)**

Address offset: 0x20  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.  

Bit 0  \text{DCIE}: Digest calculation completion interrupt enable  
0: Digest calculation completion interrupt disabled  
1: Digest calculation completion interrupt enabled.

Bit 0  \text{DINIE}: Data input interrupt enable  
0: Data input interrupt disabled  
1: Data input interrupt enabled
36.7.6 HASH status register (HASH_SR)

Address offset: 0x24
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>BUSY</td>
<td>DMAS</td>
<td>DCIS</td>
<td>DINIS</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bit 3 BUSY: Busy bit
0: No block is currently being processed
1: The hash core is processing a block of data

Bit 2 DMAS: DMA Status
This bit provides information on the DMA interface activity. It is set with DMAE and cleared when DMAE = 0 and no DMA transfer is ongoing. No interrupt is associated with this bit.
0: DMA interface is disabled (DMAE = 0) and no transfer is ongoing
1: DMA interface is enabled (DMAE = 1) or a transfer is ongoing

Bit 1 DCIS: Digest calculation completion interrupt status
This bit is set by hardware when a digest becomes ready (the whole message has been processed). It is cleared by writing it to 0 or by writing the INIT bit to 1 in the HASH_CR register.
0: No digest available in the HASH_HRx registers (zeros are returned)
1: Digest calculation complete, a digest is available in the HASH_HRx registers. An interrupt is generated if the DCIE bit is set in the HASH_IMR register.

Bit 0 DINIS: Data input interrupt status
This bit is set by hardware when the FIFO is ready to get a new block (16 locations are free). It is cleared by writing it to 0 or by writing the HASH_DIN register.
0: Less than 16 locations are free in the input buffer
1: A new block can be entered into the input buffer. An interrupt is generated if the DINIE bit is set in the HASH_IMR register.
When DINIS=0, HASH_CSRx registers reads as zero.

36.7.7 HASH context swap registers

These registers contain the complete internal register states of the hash processor. They are useful when a suspend/resume operation has to be performed because a high-priority task needs to use the hash processor while it is already used by another task.

When such an event occurs, the HASH_CSRx registers have to be read and the read values have to be saved in the system memory space. Then the hash processor can be used by the preemptive task, and when the hash computation is complete, the saved context can be read from memory and written back into the HASH_CSRx registers.

HASH_CSRx registers can be read only when DINIS equals to 1, otherwise zeros are returned.
### HASH context swap register x (HASH_CSRx)

Address offset: 0x0F8 + x * 0x4, (x = 0 to 53)
Reset value: 0x0000 0002 (HASH_CSR0)
Reset value: 0x0000 0000 (HASH_CSR1 to 53)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>HASH_CR</td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>HASH_DIN</td>
<td></td>
</tr>
<tr>
<td>0x08</td>
<td>HASH_STR</td>
<td></td>
</tr>
<tr>
<td>0x0C</td>
<td>HASH_HRA0</td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>HASH_HRA1</td>
<td></td>
</tr>
<tr>
<td>0x14</td>
<td>HASH_HRA2</td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>HASH_HRA3</td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>HASH_HRA4</td>
<td></td>
</tr>
<tr>
<td>0x20</td>
<td>HASH_IMR</td>
<td></td>
</tr>
</tbody>
</table>

Table 302 gives the summary HASH register map and reset values.

#### 36.7.8 HASH register map

Refer to Section 36.7.7: HASH context swap registers introduction.
Table 302. HASH register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
<th>BUSY</th>
<th>DMAS</th>
<th>DCIS</th>
<th>DINIS</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x24</td>
<td>HASH_SR</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x28-0xF4</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0F8</td>
<td>HASH_CSR0</td>
<td>CS0[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0F8 +</td>
<td>HASH_CSRx</td>
<td>CSx[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x4 * x</td>
<td>x=1 to 53</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Last address: 0x1CC</td>
<td>Last address: 0x1CC</td>
<td>Last address: 0x1CC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x100-0x30C</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x310</td>
<td>HASH_HR0</td>
<td>H0[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x314</td>
<td>HASH_HR1</td>
<td>H1[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x318</td>
<td>HASH_HR2</td>
<td>H2[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x31C</td>
<td>HASH_HR3</td>
<td>H3[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x320</td>
<td>HASH_HR4</td>
<td>H4[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x324</td>
<td>HASH_HR5</td>
<td>H5[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x328</td>
<td>HASH_HR6</td>
<td>H6[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x32C</td>
<td>HASH_HR7</td>
<td>H7[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
37 High-Resolution Timer (HRTIM)

37.1 Introduction

The high-resolution timer can generate up to 10 digital signals with highly accurate timings. It is primarily intended to drive power conversion systems such as switch mode power supplies or lighting systems, but can be of general purpose usage, whenever a very fine timing resolution is expected.

Its modular architecture allows to generate either independent or coupled waveforms. The wave-shape is defined by self-contained timings (using counters and compare units) and a broad range of external events, such as analog or digital feedbacks and synchronization signals. This allows to produce a large variety of control signal (PWM, phase-shifted, constant Ton,...) and address most of conversion topologies.

For control and monitoring purposes, the timer has also timing measure capabilities and links to built-in ADC and DAC converters. Last, it features light-load management mode and is able to handle various fault schemes for safe shut-down purposes.
37.2 Main features

- Multiple timing units
  - Full-resolution available on all outputs, possibility to adjust duty-cycle, frequency and pulse width in triggered one-pulse mode
  - 6 16-bit timing units (each one with an independent counter and 4 compare units)
  - 10 outputs that can be controlled by any timing unit, up to 32 set/reset sources per channel
  - Modular architecture to address either multiple independent converters with 1 or 2 switches or few large multi-switch topologies
- Up to 10 external events, available for any timing unit
  - Programmable polarity and edge sensitivity
  - 5 events with a fast asynchronous mode
  - 5 events with a programmable digital filter
  - Spurious events filtering with blanking and windowing modes
- Multiple links to built-in analog peripherals
  - 4 triggers to ADC converters
  - 3 triggers to DAC converters
  - 3 comparators for analog signal conditioning
- Versatile protection scheme
  - 5 fault inputs can be combined and associated to any timing unit
  - Programmable polarity, edge sensitivity, and programmable digital filter
  - dedicated delayed protections for resonant converters
- Multiple HRTIM instances can be synchronized with external synchronization inputs/outputs
- Versatile output stage
  - Full-resolution Deadtime insertion
  - Programmable output polarity
  - Chopper mode
- Burst mode controller to handle light-load operation synchronously on multiple converters
- 7 interrupt vectors, each one with up to 14 sources
- 6 DMA requests with up to 14 sources, with a burst mode for multiple registers update
37.3 Functional description

37.3.1 General description

The HRTIM can be partitioned into several sub entities:

- The master timer
- The timing units (Timer A to Timer E)
- The output stage
- The burst mode controller
- An external event and fault signal conditioning logic that is shared by all timers
- The system interface

The master timer is based on a 16-bit up counter. It can set/reset any of the 10 outputs via 4 compare units and it provides synchronization signals to the 5 timer units. Its main purpose is to have the timer units controlled by a unique source. An interleaved buck converter is a typical application example where the master timer manages the phase-shifts between the multiple units.

The timer units are working either independently or coupled with the other timers including the master timer. Each timer contains the controls for two outputs. The outputs set/reset events are triggered either by the timing units compare registers or by events coming from the master timer, from the other timers or from external events.

The output stage has several duties

- Addition of deadtime when the 2 outputs are configured in complementary PWM mode
- Addition of a carrier frequency on top of the modulating signal
- Management of fault events, by asynchronously asserting the outputs to a predefined safe level

The burst mode controller can take over the control of one or multiple timers in case of light-load operation. The burst length and period can be programmed, as well as the idle state of the outputs.

The external event and fault signal conditioning logic includes:

- The input selection MUXes (for instance for selecting a digital input or an on-chip source for a given external event channel)
- Polarity and edge-sensitivity programming
- Digital filtering (for 5 channels out of 10)

The system interface allows the HRTIM to interact with the rest of the MCU:

- Interrupt requests to the CPU
- DMA controller for automatic accesses to/from the memories, including an HRTIM specific burst mode
- Triggers for the ADC and DAC converters

The HRTIM registers are split into 7 groups:

- Master timer registers
- Timer A to Timer E registers
- Common registers for features shared by all timer units
Note: As a writing convention, references to the 5 timing units in the text and in registers are generalized using the “x” letter, where x can be any value from A to E.

The block diagram of the timer is shown in Figure 281.

Figure 281. High-resolution timer block diagram
### 37.3.2 HRTIM pins and internal signals

The table here below summarizes the HRTIM inputs and outputs, both on-chip and off-chip.

**Table 303. HRTIM Input/output summary**

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HRTIM_CHA1, HRTIM_CHA2, HRTIM_CHB1, HRTIM_CHB2, HRTIM_CHC1, HRTIM_CHC2, HRTIM_CHD1, HRTIM_CHD2, HRTIM_CHE1, HRTIM_CHE2</td>
<td>Outputs</td>
<td>Main HRTIM timer outputs. They can be coupled by pairs (HRTIM_CHx1 &amp; HRTIM_CHx2) with deadtime insertion or work independently.</td>
</tr>
<tr>
<td>HRTIM_FLT[5:1], hrtim_in_flt[5:1]</td>
<td>Digital input</td>
<td>Fault inputs: immediately disable the HRTIM outputs when asserted (5 on-chip inputs and 5 off-chip HRTIM_FLTx inputs).</td>
</tr>
<tr>
<td>hrtim_sys_flt</td>
<td>Digital input</td>
<td>System fault gathering MCU internal fault events (Clock security system, SRAM parity error, Cortex®-M7 lockup (HardFault), PVD output).</td>
</tr>
</tbody>
</table>
| hrtim_in_sync[3:1] | Digital Input | Synchronization inputs to synchronize the whole HRTIM with other internal or external timer resources: 
- hrtim_in_sync1: reserved
- hrtim_in_sync2: the source is a regular TIMx timer (via on-chip interconnect)
- hrtim_in_sync3: the source is an external HRTIM (via the HRTIM_SCIN input pins) |
| hrtim_out_sync[2:1] | Digital output | The purpose of this output is to cascade or synchronize several HRTIM instances, either on-chip or off-chip: 
- hrtim_out_sync1: reserved
- hrtim_out_sync2: the destination is an off-chip HRTIM or peripheral (via HRTIM_SCOUT output pins) |
| hrtim_evt1[4:1] | Digital input | External events. Each of the 10 events can be selected among 4 sources, either on-chip (from other built-in peripherals: comparator, ADC analog watchdog, TIMx timers, trigger outputs) or off-chip (HRTIM_EEVx input pins) |
| hrtim_evt2[4:1] | Digital input | |
| hrtim_evt3[4:1] | Digital input | |
| hrtim_evt4[4:1] | Digital input | |
| hrtim_evt5[4:1] | Digital input | |
| hrtim_evt6[4:1] | Digital input | |
| hrtim_evt7[4:1] | Digital input | |
| hrtim_evt8[4:1] | Digital input | |
| hrtim_evt9[4:1] | Digital input | |
| hrtim_evt10[4:1] | Digital input | |
| hrtim_upd_en[3:1] | Digital input | HRTIM register update enable inputs (on-chip interconnect) trigger the transfer from shadow to active registers |
37.3.3 Clocks

The HRTIM must be supplied by the \( t_{\text{HRTIM}} \) system clock to offer a full resolution. All clocks present in the HRTIM are derived from this reference clock.

**Definition of terms**

- \( f_{\text{HRTIM}} \): main HRTIM clock (\( \text{hrtim\_ker\_ck} \)). All subsequent clocks are derived and synchronous with this source.
- \( f_{\text{DTG}} \): deadtime generator clock. For convenience, only the \( t_{\text{DTG}} \) period (\( t_{\text{DTG}} = 1/f_{\text{DTG}} \)) is used in this document.
- \( f_{\text{CHPFRQ}} \): chopper stage clock source.
- \( f_{1\text{STPW}} \): clock source defining the length of the initial pulse in chopper mode. For convenience, only the \( t_{1\text{STPW}} \) period (\( t_{1\text{STPW}} = 1/f_{1\text{STPW}} \)) is used in this document.
- \( f_{\text{BRST}} \): burst mode controller counter clock.
- \( f_{\text{SAMPLING}} \): clock needed to sample the fault or the external events inputs.
- \( f_{\text{FLTS}} \): clock derived from \( f_{\text{HRTIM}} \) which is used as a source for \( f_{\text{SAMPLING}} \) to filter fault events.
- \( f_{\text{EEVS}} \): clock derived from \( f_{\text{HRTIM}} \) which is used as a source for \( f_{\text{SAMPLING}} \) to filter external events.
- \( f_{\text{pclk}} \) (\( \text{hrtim\_pclk} \)): APB bus clock, needed for register read/write accesses.

**Table 303. HRTIM Input/output summary (continued)**

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \text{hrtim_bm_trg} )</td>
<td>Digital input</td>
<td>Burst mode trigger event (on-chip interconnect)</td>
</tr>
<tr>
<td>( \text{hrtim_bm_ck[4:1]} )</td>
<td>Digital input</td>
<td>Burst mode clock (on-chip interconnect)</td>
</tr>
<tr>
<td>( \text{hrtim_adc_trg[4:1]} )</td>
<td>Digital output</td>
<td>ADC start of conversion triggers</td>
</tr>
<tr>
<td>( \text{hrtim_dac_trg[3:1]} )</td>
<td>Digital output</td>
<td>DAC conversion update triggers</td>
</tr>
<tr>
<td>( \text{hrtim_mst_it[7:1]} )</td>
<td>Digital output</td>
<td>Interrupt requests</td>
</tr>
<tr>
<td>( \text{hrtim_dma[6:1]} )</td>
<td>Digital output</td>
<td>DMA requests</td>
</tr>
<tr>
<td>( \text{hrtim_pclk} )</td>
<td>Digital input</td>
<td>APB clock</td>
</tr>
<tr>
<td>( \text{hrtim_ker_ck} )</td>
<td>Digital input</td>
<td>HRTIM kernel clock (hereafter mentioned as ( f_{\text{HRTIM}} )).</td>
</tr>
</tbody>
</table>
Timer clock and prescaler

Each timer in the HRTIM has its own individual clock prescaler, which allows you to adjust the timer resolution. (See Table 304).

Table 304. Timer resolution and min. PWM frequency for $f_{\text{HRTIM}} = 400$ MHz

<table>
<thead>
<tr>
<th>CKPSC[2:0]</th>
<th>Prescaling ratio</th>
<th>$f_{\text{COUNTER}}$</th>
<th>Resolution</th>
<th>Min PWM frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>101</td>
<td>1</td>
<td>400 MHz</td>
<td>2.5 ns</td>
<td>6.1 kHz</td>
</tr>
<tr>
<td>110</td>
<td>2</td>
<td>400/2 MHz = 200 MHz</td>
<td>5 ns</td>
<td>3.05 kHz</td>
</tr>
<tr>
<td>111</td>
<td>4</td>
<td>400/4 MHz = 100 MHz</td>
<td>10 ns</td>
<td>1.5 kHz</td>
</tr>
</tbody>
</table>

1. CKPSC[2:0] values from 000 to 100 are reserved.

The Full-resolution is available for edge positioning, PWM period adjustment and externally triggered pulse duration.

Initialization

At start-up, it is mandatory to initialize first the prescaler bitfields before writing the compare and period registers. Once the timer is enabled (MCEN or TxCEN bit set in the HRTIM_MCR register), the prescaler cannot be modified.

When multiple timers are enabled, the prescalers are synchronized with the prescaler of the timer that was started first.

Warning: It is possible to have different prescaling ratios in the master and TIMA..E timers only if the counter and output behavior does not depend on other timers' information and signals. It is mandatory to configure identical prescaling ratios in these timers when one of the following events is propagated from one timing unit (or master timer) to another: output set/reset event, counter reset event, update event, external event filter or capture triggers. Prescaler factors not equal will yield to unpredictable results.

Deadtime generator clock

The deadtime prescaler is supplied by $f_{\text{HRTIM}} / 8 / 2^{\text{DTPRSC[2:0]}}$, programmed with DTPRSC[2:0] bits in the HRTIM_DTxR register.

$t_{\text{DTG}}$ ranges from 2.5 ns to 20 ns for $f_{\text{HRTIM}} = 400$ MHz.
**Chopper stage clock**

The chopper stage clock source $f_{CHPFRQ}$ is derived from $f_{HRTIM}$ with a division factor ranging from 16 to 256, so that $1.56 \text{ MHz} \leq f_{CHPFRQ} \leq 25 \text{ MHz}$ for $f_{HRTIM} = 400 \text{ MHz}$.

$t_{1STPW}$ is the length of the initial pulse in chopper mode, programmed with the STRPW[3:0] bits in the HRTIM_CHPxR register, as follows:

$$t_{1STPW} = (\text{STRPW}[3:0]+1) \times 16 \times t_{HRTIM}.$$  

It uses $f_{HRTIM} / 16$ as clock source (25 MHz for $f_{HRTIM} = 400 \text{ MHz}$).

**Burst Mode Prescaler**

The burst mode controller counter clock $f_{BRST}$ can be supplied by several sources, among which one is derived from $f_{HRTIM}$.

In this case, $f_{BRST}$ ranges from $f_{HRTIM}$ to $f_{HRTIM} / 32768$ (12.2 kHz for $f_{HRTIM} = 400 \text{ MHz}$).

**Fault input sampling clock**

The fault input noise rejection filter has a time constant defined with $f_{SAMPLING}$ which can be either $f_{HRTIM}$ or $f_{FLTS}$.

$f_{FLTS}$ is derived from $f_{HRTIM}$ and ranges from 400 MHz to 50 MHz for $f_{HRTIM} = 400 \text{ MHz}$.

**External Event input sampling clock**

The fault input noise rejection filter has a time constant defined with $f_{SAMPLING}$ which can be either $f_{HRTIM}$ or $f_{EEVS}$.

$f_{EEVS}$ is derived from $f_{HRTIM}$ and ranges from 400 MHz to 50 MHz for $f_{HRTIM} = 400 \text{ MHz}$. 
37.3.4 Timer A..E timing units

The HRTIM embeds 5 identical timing units made of a 16-bit up-counter with an auto-reload mechanism to define the counting period, 4 compare and 2 capture units, as per Figure 282. Each unit includes all control features for 2 outputs, so that it can operate as a standalone timer.

Figure 282. Timer A..E overview

The period and compare values must be within a lower and an upper limit related to the high-resolution implementation and listed in Table 305:

- The minimum value must be greater than or equal to 3 periods of the $f_{HRTIM}$ clock
- The maximum value must be less than or equal to $0xFFFF - 1$ periods of the $f_{HRTIM}$ clock

Table 305. Period and Compare registers min and max values

<table>
<thead>
<tr>
<th>CKPSC[2:0] value(1)</th>
<th>Min</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>≥ 5</td>
<td>0x0003</td>
<td>0xFFFFD</td>
</tr>
</tbody>
</table>

1. CKPSC[2:0] values < 5 are reserved.

Note: A compare value greater than the period register value will not generate a compare match event.
Counter operating mode

Timer A..E can operate in continuous (free-running) mode or in single-shot manner where counting is started by a reset event, using the CONT bit in the HRTIM_TIMxCR control register. An additional RETRIG bit allows you to select whether the single-shot operation is retriggerable or non-retriggerable. Details of operation are summarized on Table 306 and on Figure 283 and Figure 284.

Table 306. Timer operating modes

<table>
<thead>
<tr>
<th>CONT</th>
<th>RETRIG</th>
<th>Operating mode</th>
<th>Start / Stop conditions</th>
<th>Clocking and event generation</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Single-shot Non-retriggerable</td>
<td>Setting the TxEN bit enables the timer but does not start the counter. A first reset event starts the counting and any subsequent reset is ignored until the counter reaches the PER value. The PER event is then generated and the counter is stopped. A reset event re-starts the counting operation from 0x0000.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Single-shot Retriggerable</td>
<td>Setting the TxEN bit enables the timer but does not start the counter. A reset event starts the counting if the counter is stopped, otherwise it clears the counter. When the counter reaches the PER value, the PER event is generated and the counter is stopped. A reset event re-starts the counting operation from 0x0000.</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>Continuous mode</td>
<td>Setting the TxEN bit enables the timer and starts the counter simultaneously. When the counter reaches the PER value, it rolls-over to 0x0000 and resumes counting. The counter can be reset at any time.</td>
<td></td>
</tr>
</tbody>
</table>

The TxEN bit can be cleared at any time to disable the timer and stop the counting.

Figure 283. Continuous timer operation

Continuous mode (CONT = 1, RETRIG = X)
Roll-over event

A counter roll-over event is generated when the counter goes back to 0 after having reached the period value set in the HRTIM.PERxR register in continuous mode.

This event is used for multiple purposes in the HRTIM:
- To set/reset the outputs
- To trigger the register content update (transfer from preload to active)
- To trigger an IRQ or a DMA request
- To serve as a burst mode clock source or a burst start trigger
- as an ADC trigger
- To decrement the repetition counter

If the initial counter value is above the period value when the timer is started, or if a new period is set while the counter is already above this value, the counter is not reset: it will overflow at the maximum period value and the repetition counter will not decrement.
**Timer reset**

The reset of the timing unit counter can be triggered by up to 30 events that can be selected simultaneously in the HRTIM_RSTxR register, among the following sources:

- The timing unit: Compare 2, Compare 4 and Update (3 events)
- The master timer: Reset and Compare 1..4 (5 events)
- The external events EXTEVNT1..10 (10 events)
- All other timing units (e.g. Timer B..E for timer A): Compare 1, 2 and 4 (12 events)

Several events can be selected simultaneously to handle multiple reset sources. In this case, the multiple reset requests are ORed. When 2 counter reset events are generated within the same $f_{\text{HRTIM}}$ clock cycle, the last counter reset is taken into account.

Additionally, it is possible to do a software reset of the counter using the TxRST bits in the HRTIM_CR2 register. These control bits are grouped into a single register to allow the simultaneous reset of several counters.

The reset requests are taken into account only once the related counters are enabled (TxCEN bit set).

When the $f_{\text{HRTIM}}$ clock prescaling ratio is above 1, the counter reset event is delayed to the next active edge of the prescaled clock. This allows to maintain a jitterless waveform generation when an output transition is synchronized to the reset event (typically a constant $T_{\text{on}}$ time converter).

*Figure 285* shows how the reset is handled for a clock prescaling ratio of 4 ($f_{\text{HRTIM}}$ divided by 4).

*Figure 285. Timer reset resynchronization (prescaling ratio above 32)*

![Diagram showing timer reset resynchronization](attachment:image.png)
Repetition counter

A common software practice is to have an interrupt generated when the period value is reached, so that the maximum amount of time is left for processing before the next period begins. The main purpose of the repetition counter is to adjust the period interrupt rate and off-load the CPU by decoupling the switching frequency and the interrupt frequency.

The timing units have a repetition counter. This counter cannot be read, but solely programmed with an auto-reload value in the HRTIM_REPxR register.

The repetition counter is initialized with the content of the HRTIM_REPxR register when the timer is enabled (TXCEN bit set). Once the timer has been enabled, any time the counter is cleared, either due to a reset event or due to a counter roll-over, the repetition counter is decreased. When it reaches zero, a REP interrupt or a DMA request is issued if enabled (REPIE and REPDE bits in the HRTIM_DIER register).

If the HRTIM_REPxR register is set to 0, an interrupt is generated for each and every period. For any value above 0, a REP interrupt is generated after (HRTIM_REPxR + 1) periods. Figure 286 presents the repetition counter operation for various values, in continuous mode.

**Figure 286. Repetition rate vs HRTIM_REPxR content in continuous mode**

The repetition counter can also be used when the counter is reset before reaching the period value (variable frequency operation) either in continuous or in single-shot mode (**Figure 287** here-below). The reset causes the repetition counter to be decremented, at the exception of the very first start following counter enable (TxCEN bit set).
A reset or start event from the hrtim_in_sync[3:1] source causes the repetition to be decremented as any other reset. However, in SYNCIN-started single-shot mode (SYNCSTRTx bit set in the HRTIM_TIMxCR register), the repetition counter will be decremented only on the 1st reset event following the period. Any subsequent reset will not alter the repetition counter until the counter is re-started by a new request on hrtim_in_sync[3:1] inputs.

**Set / reset crossbar**

A “set” event correspond to a transition to the output active state, while a “reset” event corresponds to a transition to the output inactive state.

The polarity of the waveform is defined in the output stage to accommodate positive or negative logic external components: an active level corresponds to a logic level 1 for a positive polarity (POLx = 0), and to a logic level 0 for a negative polarity (POLx = 1).

Each of the timing units handles the set/reset crossbar for two outputs. These 2 outputs can be set, reset or toggled by up to 32 events that can be selected among the following sources:

- The timing unit: Period, Compare 1..4, register update (6 events)
- The master timer: Period, Compare 1..4, HRTIM synchronization (6 events)
- All other timing units (e.g. Timer B..E for timer A): TIMEVNT1..9 (9 events described in Table 307)
- The external events EXTEVNT1..10 (10 events)
- A software forcing (1 event)

The event sources are ORed and multiple events can be simultaneously selected.

Each output is controlled by two 32-bit registers, one coding for the set (HRTIM_SETxyR) and another one for the reset (HRTIM_RSTxyR), where x stands for the timing unit: A..E and y stands for the output 1 or 2 (e.g. HRTIM_SETA1R, HRTIM_RSTC2R,...).

If the same event is selected for both set and reset, it will toggle the output. It is not possible to toggle the output state more than one time per \( t_{HRTIM} \) period: in case of two consecutive toggling events within the same cycle, only the first one is considered.

The set and reset requests are taken into account only once the counter is enabled (TxCEN bit set), except if the software is forcing a request to allow the prepositioning of the outputs at timer start-up.
Table 307 summarizes the events from other timing units that can be used to set and reset the outputs. The number corresponds to the timer events (such as TIMEVNTx) listed in the register, and empty locations are indicating non-available events.

For instance, Timer A outputs can be set or reset by the following events: Timer B Compare1, 2 and 4, Timer C Compare 2 and 3,... and Timer E Compare 3 will be listed as TIMEVNT8 in HRTIM_SETA1R.

Table 307. Events mapping across Timer A to E

<table>
<thead>
<tr>
<th>Source</th>
<th>Timer A</th>
<th>Timer B</th>
<th>Timer C</th>
<th>Timer D</th>
<th>Timer E</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CMP1</td>
<td>CMP2</td>
<td>CMP3</td>
<td>CMP4</td>
<td>CMP1</td>
</tr>
<tr>
<td>Timer</td>
<td>- - - -</td>
<td>1 2 -</td>
<td>- - -</td>
<td>- - -</td>
<td>- - -</td>
</tr>
<tr>
<td>A</td>
<td></td>
<td>- - -</td>
<td>1 2 -</td>
<td>- - -</td>
<td>1 - -</td>
</tr>
<tr>
<td>Timer</td>
<td>- 1 2 -</td>
<td>- 4 -</td>
<td>- - -</td>
<td>- - -</td>
<td>- 1 2 -</td>
</tr>
<tr>
<td>B</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Timer</td>
<td>- - 1 2</td>
<td>- - 3</td>
<td>- - -</td>
<td>- - -</td>
<td>- - 1 2</td>
</tr>
<tr>
<td>C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Timer</td>
<td>1 - - 2</td>
<td>- - 3</td>
<td>- - 4</td>
<td>- - 5</td>
<td>- - 3</td>
</tr>
<tr>
<td>D</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Timer</td>
<td>- - 1 2</td>
<td>- - 3</td>
<td>- - 4</td>
<td>- - 5</td>
<td>- - 3</td>
</tr>
<tr>
<td>E</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 288 represents how a PWM signal is generated using two compare events.

Figure 288. Compare events action on outputs: set on compare 1, reset on compare 2

<table>
<thead>
<tr>
<th>Register setting: HRTIM_SETA1R = 0x0000 0008, HRTIM_RSTA1R = 0x0000 0010</th>
</tr>
</thead>
</table>
Set/Reset on Update events

Half mode

This mode aims at generating square signal with fixed 50% duty cycle and variable frequency (typically for converters using resonant topologies). It allows to have the duty cycle automatically forced to half of the period value when a new period is programmed.

This mode is enabled by writing HALF bit to 1 in the HRTIM_TIMxCR register. When the HRTIM_PERxR register is written, it causes an automatic update of the Compare 1 value with HRTIM_PERxR/2 value.

The output on which a square wave is generated must be programmed to have one transition on CMP1 event, and one transition on the period event, as follows:
- HRTIM_SETxyR = 0x0000 0008, HRTIM_RSTxyR = 0x0000 0004, or
- HRTIM_SETxyR = 0x0000 0004, HRTIM_RSTxyR = 0x0000 0008

The HALF mode overrides the content of the HRTIM_CMP1xR register. The access to the HRTIM_PERxR register only causes Compare 1 internal register to be updated. The user-accessible HRTIM_CMP1xR register is not updated with the HRTIM_PERxR / 2 value.

When the preload is enabled (PREEN = 1, MUDIS, TxUDIS), Compare 1 active register is refreshed on the Update event. If the preload is disabled (PREEN= 0), Compare 1 active register is updated as soon as HRTIM_PERxR is written.

The period must be greater than or equal to 6 periods of the fHRTIM clock when the HALF mode is enabled.

Capture

The timing unit has the capability to capture the counter value, triggered by internal and external events. The purpose is to:
- measure events arrival timings or occurrence intervals
- update Compare 2 and Compare 4 values in auto-delayed mode (see Auto-delayed mode).

The capture is done with fHRTIM resolution.

The timer has 2 capture registers: HRTIM_CPT1xR and HRTIM_CPT2xR. The capture triggers are programmed in the HRTIM_CPT1xCR and HRTIM_CPT2xCR registers.

The capture of the timing unit counter can be triggered by up to 28 events that can be selected simultaneously in the HRTIM_CPT1xCR and HRTIM_CPT2xCR registers, among the following sources:
- The external events, EXTEVNT1..10 (10 events)
- All other timing units (e.g. Timer B..E for timer A): Compare 1, 2 and output 1 set/reset events (16 events)
- The timing unit: Update (1 event)
- A software capture (1 event)

Several events can be selected simultaneously to handle multiple capture triggers. In this case, the concurrent trigger requests are ORed. The capture can generate an interrupt or a DMA request when CPTxIE and CPTxDE bits are set in the HRTIM_TIMxDIER register.

Over-capture is not prevented by the circuitry: a new capture is triggered even if the previous value was not read, or if the capture flag was not cleared.
Auto-delayed mode

This mode allows to have compare events generated relatively to capture events, so that for instance an output change can happen with a programmed timing following a capture. In this case, the compare match occurs independently from the timer counter value. It enables the generation of waveforms with timings synchronized to external events without the need of software computation and interrupt servicing.

As long as no capture is triggered, the content of the HRTIM_CMPxR register is ignored (no compare event is generated when the counter value matches the Compare value. Once the capture is triggered, the compare value programmed in HRTIM_CMPxR is summed with the captured counter value in HRTIM_CPTxyR, and it updates the internal auto-delayed compare register, as seen on Figure 290. The auto-delayed compare register is internal to the timing unit and cannot be read. The HRTIM_CMPxR preload register is not modified after the calculation.

This feature is available only for Compare 2 and Compare 4 registers. Compare 2 is associated with capture 1, while Compare 4 is associated with capture 2. HRTIM_CMP2xR and HRTIM_CMP4xR Compares cannot be programmed with a value below 3 f_{HRTIM} clock periods, as in the regular mode.
The auto-delayed Compare is only valid from the capture up to the period event: once the counter has reached the period value, the system is re-armed with Compare disabled until a capture occurs.

DELCMP2[1:0] and DELCMP4[1:0] bits in HRTIM_TIMxCR register allow to configure the auto-delayed mode as follows:

- **00**
  Regular compare mode: HRTIM_CMP2xR and HRTIM_CMP4xR register contents are directly compared with the counter value.

- **01**
  Auto-delayed mode: Compare 2 and Compare 4 values are recomputed and used for comparison with the counter after a capture 1/2 event.
• 1X
  Auto-delayed mode with timeout: Compare 2 and Compare 4 values are recomputed and used for comparison with the counter after a capture 1/2 event or after a Compare 1 match (DELCMPx[1:0]= 10) or a Compare 3 match (DELCMPx[1:0]= 11) to have a timeout function if capture 1/2 event is missing.

When the capture occurs, the comparison is done with the (HRTIM_CMP2/4xR + HRTIM_CPT1/2xR) value. If no capture is triggered within the period, the behavior depends on the DELCMPx[1:0] value:
• DELCMPx[1:0] = 01: the compare event is not generated
• DELCMPx[1:0] = 10 or 11: the comparison is done with the sum of the 2 compares (for instance HRTIM_CMP2xR + HRTIM_CMP1xR). The captures are not taken into account if they are triggered after CMPx + CMP1 (resp. CMPx + CMP3).

The captures are enabled again at the beginning of the next PWM period.

If the result of the auto-delayed summation is above 0xFFFF (overflow), the value is ignored and no compare event will be generated until a new period is started.

Note: DELCMPx[1:0] bitfield must be reset when reprogrammed from one value to the other to re-initialize properly the auto-delayed mechanism, for instance:
• DELCMPx[1:0] = 10
• DELCMPx[1:0] = 00
• DELCMPx[1:0] = 11

As an example, Figure 291 shows how the following signal can be generated:
• Output set when the counter is equal to Compare 1 value
• Output reset 4 cycles after a falling edge on a given external event

Note: To simplify the figure, the external event signal is shown without any resynchronization delay; practically, there is a delay of 1 to 2 HRTIM clock periods between the falling edge and the capture event due to an internal resynchronization stage which is necessary to process external input signals.

Figure 291. Auto-delayed compare

A regular compare channel (e.g. Compare 1) is used for the output set: as soon as the counter matches the content of the compare register, the output goes to its active state.
A delayed compare is used for the output reset: the compare event can be generated only if a capture event has occurred. No event is generated when the counter matches the delayed compare value (counter = 4). Once the capture event has been triggered by the external event, the content of the capture register is summed to the delayed compare value to have the new compare value. In the example, the auto-delayed value 4 is summed to the capture equal to 7 to give a value of 12 in the auto-delayed compare register. From this time on, the compare event can be generated and will happen when the counter is equal to 12, causing the output to be reset.

Overcapture management in auto-delayed mode

Overcapture is prevented when the auto-delayed mode is enabled (DELCMPx[1:0] = 01, 10, 11).

When multiple capture requests occur within the same counting period, only the first capture is taken into account to compute the auto-delayed compare value. A new capture is possible only:

- Once the auto-delayed compare has matched the counter value (compare event)
- Once the counter has rolled over (period)
- Once the timer has been reset

Changing auto-delayed compare values

When the auto-delayed compare value is preloaded (PREEN bit set), the new compare value is taken into account on the next coming update event (for instance on the period event), regardless of when the compare register was written and if the capture occurred (see Figure 291, where the delay is changed when the counter rolls over).

When the preload is disabled (PREEN bit reset), the new compare value is taken into account immediately, even if it is modified after the capture event has occurred, as per the example below:

1. At t1, DELCMP2 = 1.
2. At t2, CMP2_act = 0x40 => comparison disabled
3. At t3, a capture event occurs capturing the value CPTR1 = 0x20. => comparison enabled, compare value = 0x60
4. At t4, CMP2_act = 0x100 (before the counter reached value CPTR1 + 0x40) => comparison still enabled, new compare value = 0x120
5. At t5, the counter reaches the period value => comparison disabled, cmp2_act = 0x100

Similarly, if the CMP1(CMP3) value changes while DELCMPx = 10 or 11, and preload is disabled:

1. At t1, DELCMP2 = 2.
2. At t2, CMP2_act = 0x40 => comparison disabled
3. At t3, CMP3 event occurs - CMP3_act = 0x50 before capture 1 event occurs => comparison enabled, compare value = 0x90
4. At t4, CMP3_act = 0x100 (before the counter reached value 0x90) => comparison still enabled, Compare 2 event will occur at = 0x140
Push-pull mode

This mode primarily aims at driving converters using push-pull topologies. It also needs to be enabled when the delayed idle protection is required, typically for resonant converters (refer to Section 37.3.9: Delayed Protection).

The push-pull mode is enabled by setting PSHPLL bit in the HRTIM_TIMxCR register.

It applies the signals generated by the crossbar to output 1 and output 2 alternatively, on the period basis, maintaining the other output to its inactive state. The redirection rate (push-pull frequency) is defined by the timer’s period event, as shown on Figure 292. The push-pull period is twice the timer counting period.

**Figure 292. Push-pull mode block diagram**

The push-pull mode is only available when the timer operates in continuous mode: the counter must not be reset once it has been enabled (TxCEN bit set). It is necessary to disable the timer to stop a push-pull operation and to reset the counter before re-enabling it.

The signal shape is defined using HRTIM_SETxyR and HRTIM_RSTxyR for both outputs. It is necessary to have HRTIM_SETx1R = HRTIM_SETx2R and HRTIM_RSTx1R = HRTIM_RSTx2R to have both outputs with identical waveforms and to achieve a balanced operation. Still, it is possible to have different programming on both outputs for other uses.

**Note:** The push-pull operation cannot be used when a deadtime is enabled (mutually exclusive functions).

The CPPSAT status bit in HRTIM_TIMxISR indicates on which output the signal is currently active. CPPSTAT is reset when the push-pull mode is disabled.

In the example given on Figure 293, the timer internal waveform is defined as follows:
- Output set on period event
- Output reset on Compare 1 match event
Deadtime

A deadtime insertion unit allows to generate a couple of complementary signals from a single reference waveform, with programmable delays between active state transitions. This is commonly used for topologies using half-bridges or full bridges. It simplifies the software: only 1 waveform is programmed and controlled to drive two outputs.

The Dead time insertion is enabled by setting DTEN bit in HRTIM_OUTxR register. The complementary signals are built based on the reference waveform defined for output 1, using HRTIM_SETx1R and HRTIM_RSTx1R registers: HRTIM_SETx2R and HRTIM_RSTx2R registers are not significant when DTEN bit is set.

Note: The deadtime cannot be used simultaneously with the push-pull mode.

Two deadtimes can be defined in relationship with the rising edge and the falling edge of the reference waveform, as in Figure 294.
Negative deadtime values can be defined when some control overlap is required. This is done using the deadtime sign bits (SDTFx and SDTRx bits in HRTIM_DTxR register). *Figure 295* shows complementary signal waveforms depending on respective signs.

**Figure 295. Deadtime insertion vs deadtime sign (1 indicates negative deadtime)**

The deadtime values are defined with DTFx[8:0] and DTRx[8:0] bitfields and based on a specific clock prescaled according to DTPRSC[2:0] bits, as follows:

\[ t_{DTX} = \pm DTX[8:0] \times t_{DTG} \]

where \( x \) is either R or F and \( t_{DTG} = (2^{DTPRSC[2:0]}) \times t_{HRTIM} \).

*Table 308* gives the resolution and maximum absolute values depending on the prescaler value.

<table>
<thead>
<tr>
<th>DTPRSC[2:0][1]</th>
<th>t_{DTG}</th>
<th>t_{DTX} max</th>
<th>f_{HRTIM}= 400 MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>t_{HRTIM}</td>
<td>511 \times t_{DTG}</td>
<td>t_{DTG} (ns) \text{</td>
</tr>
<tr>
<td>011</td>
<td>t_{HRTIM}</td>
<td></td>
<td>2.5 \text{</td>
</tr>
<tr>
<td>100</td>
<td>2 \times t_{HRTIM}</td>
<td></td>
<td>5 \text{</td>
</tr>
<tr>
<td>101</td>
<td>4 \times t_{HRTIM}</td>
<td></td>
<td>10 \text{</td>
</tr>
<tr>
<td>110</td>
<td>8 \times t_{HRTIM}</td>
<td></td>
<td>20 \text{</td>
</tr>
<tr>
<td>111</td>
<td>16 \times t_{HRTIM}</td>
<td></td>
<td>40 \text{</td>
</tr>
</tbody>
</table>

1. DTPRSC[2:0] values 000, 001, 010 are reserved.
Figure 296 to Figure 299 present how the deadtime generator behaves for reference waveforms with pulsewidth below the deadtime values, for all deadtime configurations.

Figure 296. Complementary outputs for low pulse width (SDTRx = SDTFx = 0)

Figure 297. Complementary outputs for low pulse width (SDTRx = SDTFx = 1)

Figure 298. Complementary outputs for low pulse width (SDTRx = 0, SDTFx = 1)
For safety purposes, it is possible to prevent any spurious write into the deadtime registers by locking the sign and/or the value of the deadtime using DTFLKx, DTRLKx, DTFSLKx and DTRSLKx. Once these bits are set, the related bits and bitfields are becoming read only until the next system reset.

**Caution:** DTEN bit must not be changed in the following cases:
- When the timer is enabled (TxEN bit set)
- When the timer outputs are set/reset by another timer (while TxEN is reset)

Otherwise, an unpredictable behavior would result. It is therefore necessary to disable the timer (TxCEN bit reset) and have the corresponding outputs disabled.

*For the particular case where DTEN must be set while the burst mode is enabled with a deadtime upon entry (BME = 1, DIDL = 1, IDLEM = 1), it is necessary to force the two outputs in their IDLES state by software commands (SST, RST bits) before setting DTEN bit. This is to avoid any side effect resulting from a burst mode entry that would happen immediately before a deadtime enable.*
37.3.5 Master timer

The main purpose of the master timer is to provide common signals to the 5 timing units, either for synchronization purpose or to set/reset outputs. It does not have direct control over any outputs, but still can be used indirectly by the set/reset crossbars.

*Figure 300* provides an overview of the master timer.

*Figure 300. Master timer overview*

The master timer is based on the very same architecture as the timing units, with the following differences:

- It does not have outputs associated with, nor output related control
- It does not have its own crossbar unit, nor push-pull or deadtime mode
- It can only be reset by the external synchronization circuitry
- It does not have a capture unit, nor the auto-delayed mode
- It does not include external event blanking and windowing circuitry
- It has a limited set of interrupt / DMA requests: Compare 1..4, repetition, register update and external synchronization event.

The master timer control register includes all the timer enable bits, for the master and Timer A..E timing units. This allows to have all timer synchronously started with a single write access.

It also handles the external synchronization for the whole HRTIM timer (see Section 37.3.17: Synchronizing the HRTIM with other timers or HRTIM instances), with both MCU internal and external (inputs/outputs) resources.
Master timer control registers are mapped with the same offset as the timing units’ registers.

37.3.6 Set/reset events priorities and narrow pulses management

This section describes how the output waveform is generated when several set and/or reset requests are occurring within 3 consecutive \( t_{HRTIM} \) periods.

An arbitration is performed during each \( t_{HRTIM} \) period, in 2 steps:
1. For each active event, the desired output transition is determined (set, reset or toggle).
2. A predefined arbitration is performed among the active events (from highest to lowest priority \( CMP4 \rightarrow CMP3 \rightarrow CMP2 \rightarrow CMP1 \rightarrow PER \)), see Concurrent set request / Concurrent reset requests.

When set and reset requests from two different sources are simultaneous, the reset action has the highest priority.

Concurrent set request / Concurrent reset requests

When multiple sources are selected for a set event, an arbitration is performed when the set requests occur within the same \( f_{HRTIM} \) clock period.

In case of multiple requests from adjacent timers (TIMEVNT1..9), the request which occurs first is taken into account. The arbitration is done in 2 steps, depending on the source (from the highest to the lowest priority): \( CMP4 \rightarrow CMP3 \rightarrow CMP2 \rightarrow CMP1 \).

If multiple requests from the master timer occur within the same \( f_{HRTIM} \) clock period, a predefined arbitration is applied and a single request will be taken into account (from the highest to the lowest priority):

\[
\text{MSTCMP4} \rightarrow \text{MSTCMP3} \rightarrow \text{MSTCMP2} \rightarrow \text{MSTCMP1} \rightarrow \text{MSTCMPER}
\]

When multiple requests internal to the timer occur within the same \( f_{HRTIM} \) clock period, a predefined arbitration is applied and the requests are taken with the following priority, whatever the effective timing (from highest to lowest):

\[
\text{CMP4} \rightarrow \text{CMP3} \rightarrow \text{CMP2} \rightarrow \text{CMP1} \rightarrow \text{PER}
\]

Note: Practically, this is of a primary importance only when using auto-delayed Compare 2 and Compare 4 simultaneously (i.e. when the effective set/reset cannot be determined a priori because it is related to an external event). In this case, the highest priority signal must be affected to the CMP4 event.

Last, the highest priority is given to non timing-related: EXTEVNT1..10, RESYNC (coming from SYNC event if SYNCRSTx or SYNCSTRTx is set or from a software reset), update and software set (SST).

As a summary, in case of simultaneous events, the effective set (reset) event will be arbitrated between:

- Any TIMEVNT1..9 event
- A single source from the master (as per the fixed arbitration given above)
- A single source from the timer
- The “non timing-related events”.

The same arbitration principle applies for concurrent reset requests. In this case, the reset request has the highest priority.
A set or reset event occurring within the prescaler clock cycle is delayed to the next active edge of the prescaled clock (as for a counter reset), even if the arbitration is still performed every $t_{\text{HRTIM}}$ cycle.

If a reset event is followed by a set event within the same prescaler clock cycle, the latest event will be considered.

### 37.3.7 External events global conditioning

The HRTIM timer can handle events not generated within the timer, referred to as “external event”. These external events come from multiple sources, either on-chip or off-chip:

- built-in comparators,
- digital input pins (typically connected to off-chip comparators and zero-crossing detectors),
- on-chip events for other peripheral (ADC’s analog watchdogs and general purpose timer trigger outputs).

The external events conditioning circuitry allows to select the signal source for a given channel (with a 4:1 multiplexer) and to convert it into an information that can be processed by the crossbar unit (for instance, to have an output reset triggered by a falling edge detection on an external event channel).

Up to 10 external event channels can be conditioned and are available simultaneously for any of the 5 timers. This conditioning is common to all timers, since this is usually dictated by external components (such as a zero-crossing detector) and environmental conditions (typically the filter set-up will be related to the applications noise level and signature). 

*Figure 301* presents an overview of the conditioning logic for a single channel.
The 10 external events are initialized using the HRTIM_EECR1 and HRTIM_EECR2 registers:
- to select up to 4 sources with the EExSRC[1:0] bits,
- to select the sensitivity with EExSNS[1:0] bits, to be either level-sensitive or edge-sensitive (rising, falling or both),
- to select the polarity, in case of a level sensitivity, with EExPOL bit,
- to have a low latency mode, with EExFAST bits (see Latency to external events), for external events 1 to 5.

**Note:** The external events used as triggers for reset, capture, burst mode, ADC triggers and delayed protection are edge-sensitive even if EESNS bit is reset (level-sensitive selection): if POL = 0 the trigger is active on external event rising edge, while if POL = 1 the trigger is active on external event falling edge.

The external events are discarded as long as the counters are disabled (TxCEN bit reset) to prevent any output state change and counter reset, except if they are used as ADC triggers.

Additionally, it is possible to enable digital noise filters, for external events 6 to 10, using EExF[3:0] bits in the HRTIM_EECR3 register.

A digital filter is made of a counter in which a number N of valid samples is needed to validate a transition on the output. If the input value changes before the counter has
reached the value N, the counter is reset and the transition is discarded (considered as a spurious event). If the counter reaches N, the transition is considered as valid and transmitted as a correct external event. Consequently, the digital filter adds a latency to the external events being filtered, depending on the sampling clock and on the filter length (number of valid samples expected).

The sampling clock is either the \( f_{\text{HRTIM}} \) clock or a specific prescaled clock \( f_{\text{EEVS}} \) derived from \( f_{\text{HRTIM}} \), defined with EEVSD[1:0] bits in HRTIM_EECR3 register.

*Table 309* summarizes the available sources and features associated with each of the 10 external events channels.

<table>
<thead>
<tr>
<th>External event channel</th>
<th>Fast mode</th>
<th>Digital filter</th>
<th>Balanced fault timer A,B,C</th>
<th>Balanced fault timer D,E</th>
<th>Src1</th>
<th>Src2</th>
<th>Src3</th>
<th>Src4</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Yes</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>PC10</td>
<td>COMP1</td>
<td>TIM1_TRGO</td>
<td>ADC1_AWD1</td>
</tr>
<tr>
<td>2</td>
<td>Yes</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>PC12</td>
<td>COMP2</td>
<td>TIM2_TRGO</td>
<td>ADC1_AWD2</td>
</tr>
<tr>
<td>3</td>
<td>Yes</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>PD5</td>
<td>-</td>
<td>TIM3_TRGO</td>
<td>ADC1_AWD3</td>
</tr>
<tr>
<td>4</td>
<td>Yes</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>PG11</td>
<td>OPAMP1(1)</td>
<td>TIM7_TRGO</td>
<td>ADC2_AWD1</td>
</tr>
<tr>
<td>5</td>
<td>Yes</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>PG12</td>
<td>-</td>
<td>LPTIM1_OUT</td>
<td>ADC2_AWD2</td>
</tr>
<tr>
<td>6</td>
<td>-</td>
<td>Yes</td>
<td>Yes</td>
<td>-</td>
<td>PB4</td>
<td>COMP1</td>
<td>TIM6_TRGO</td>
<td>ADC2_AWD3</td>
</tr>
<tr>
<td>7</td>
<td>-</td>
<td>Yes</td>
<td>Yes</td>
<td>-</td>
<td>PB5</td>
<td>COMP2</td>
<td>TIM7_TRGO</td>
<td>-</td>
</tr>
<tr>
<td>8</td>
<td>-</td>
<td>Yes</td>
<td>Yes</td>
<td>-</td>
<td>PB6</td>
<td>-</td>
<td>TIM6_TRGO</td>
<td>TTCAN_TMP</td>
</tr>
<tr>
<td>9</td>
<td>-</td>
<td>Yes</td>
<td>-</td>
<td>Yes</td>
<td>PB7</td>
<td>OPAMP1(1)</td>
<td>TIM15_TRGO</td>
<td>TTCAN_RTP</td>
</tr>
<tr>
<td>10</td>
<td>-</td>
<td>Yes</td>
<td>-</td>
<td>-</td>
<td>PG13</td>
<td>-</td>
<td>LPTIM2_OUT</td>
<td>TTCAN_SOC</td>
</tr>
</tbody>
</table>

1. OPAMP1\_VOUT can be used as High-resolution timer internal event source. In this case, OPAMP1\_VOUT (PC4) pin must be configured in input mode. The data from the GPIO pin is redirected to the HRTIM external events through the pin Schmitt trigger. If OPAMP1 is disabled, PC4 pin, configured in input mode, can be used as HRTIM external events.

**Latency to external events**

The external event conditioning gives the possibility to adjust the external event processing time (and associated latency) depending on performance expectations:

- A regular operating mode, in which the external event is resampled with the clock before acting on the output crossbar. This adds some latency but gives access to all crossbar functionalities. It enables the generation of an externally triggered high-resolution pulse.
- A fast operating mode, in which the latency between the external event and the action on the output is minimized. This mode is convenient for ultra-fast over-current protections, for instance.

EEExFAST bits in the HRTIM_EECR1 register allow to define the operating for channels 1 to 5. This influences the latency and the jitter present on the output pulses, as summarized in the table below.
The EExFAST mode is only available with level-sensitive programming (EExNS[1:0] = 00); the edge-sensitivity cannot be programmed.

It is possible to apply event filtering to external events (both blanking and windowing with EExFLTR[3:0] != 0000, see Section 37.3.8). In this case, EExLTCHx bit must be reset: the postponed mode is not supported, neither the windowing timeout feature.

**Note:** The external event configuration (source and polarity) must not be modified once the related EExFAST bit is set.

A fast external event cannot be used to toggle an output: if must be enabled either in HRTIM_SETxyR or HRTIM_RSTxyR registers, not in both.

When a set and a reset event - from 2 independent fast external events - occur simultaneously, the reset has the highest priority in the crossbar and the output becomes inactive.

When EExFAST bit is set, the output cannot be changed during the 11 fHRTIM clock periods following the external event.

*Figure 302* and *Figure 303* give practical examples of the reaction time to external events, for output set/reset and counter reset.

### Table 310. Output set/reset latency and jitter vs external event operating mode

<table>
<thead>
<tr>
<th>EExFAST</th>
<th>Response time latency</th>
<th>Response time jitter</th>
<th>Jitter on output pulse (counter reset by ext. event)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>5 to 6 cycles of fHRTIM clock</td>
<td>1 cycle of fHRTIM clock</td>
<td>No jitter, pulse width maintained with high-resolution</td>
</tr>
<tr>
<td>1</td>
<td>Minimal latency (depends whether the comparator or digital input is used)</td>
<td>Minimal jitter</td>
<td>1 cycle of fHRTIM clock jitter pulse width resolution down to fHRTIM</td>
</tr>
</tbody>
</table>

The EExFAST mode is only available with level-sensitive programming (EExNS[1:0] = 00); the edge-sensitivity cannot be programmed.

It is possible to apply event filtering to external events (both blanking and windowing with EExFLTR[3:0] != 0000, see Section 37.3.8). In this case, EExLTCHx bit must be reset: the postponed mode is not supported, neither the windowing timeout feature.

Note: The external event configuration (source and polarity) must not be modified once the related EExFAST bit is set.

A fast external event cannot be used to toggle an output: if must be enabled either in HRTIM_SETxyR or HRTIM_RSTxyR registers, not in both.

When a set and a reset event - from 2 independent fast external events - occur simultaneously, the reset has the highest priority in the crossbar and the output becomes inactive.

When EExFAST bit is set, the output cannot be changed during the 11 fHRTIM clock periods following the external event.

*Figure 302* and *Figure 303* give practical examples of the reaction time to external events, for output set/reset and counter reset.
Figure 302. Latency to external events falling edge (counter reset and output set)

- External Event
- External Event after internal re-synchronisation
- HRTIMER counter
- HRTIMER output
- EExFAST = 0
- EExFAST = 1

- Minimal latency (asynchronous path)
- 1 cycle pulse length jitter (Set at counter reset and reset at 5)
- Total latency
- Jitter-less pulse (Set at counter reset and reset at 5)

Figure 303. Latency to external events (output reset on external event)
37.3.8 External event filtering in timing units

Once conditioned, the 10 external events are available for all timing units. They can be used directly and are active as soon as the timing unit counter is enabled (TxCEN bit set).

They can also be filtered to have an action limited in time, usually related to the counting period. Two operations can be performed:

- blanking, to mask external events during a defined time period,
- windowing, to enable external events only during a defined time period.

These modes are enabled using HRTIM_EExFLTR[3:0] bits in the HRTIM_EEFxR1 and HRTIM_EEFxR2 registers. Each of the 5 TimerA..E timing units has its own programmable filter settings for the 10 external events.

Blanking mode

In event blanking mode (see Figure 304), the external event is ignored if it happens during a given blanking period. This is convenient, for instance, to avoid a current limit to trip on switching noise at the beginning of a PWM period. This mode is active for EExFLTR[3:0] bitfield values ranging from 0001 to 1100.

![Figure 304. Event blanking mode](image)

In event postpone mode, the external event is not taken into account immediately but is memorized (latched) and generated as soon as the blanking period is completed, as shown on Figure 305. This mode is enabled by setting EExLTC bit in HRTIM_EEFxR1 and HRTIM_EEFxR2 registers.

![Figure 305. Event postpone mode](image)
The blanking signal comes from several sources:

- the timer itself: the blanking lasts from the counter reset to the compare match (EExFLTR[3:0] = 0001 to 0100 for Compare 1 to Compare 4)
- from other timing units (EExFLTR[3:0] = 0101 to 1100): the blanking lasts from the selected timing unit counter reset to one of its compare match, or can be fully programmed as a waveform on Tx2 output. In this case, events are masked as long as the Tx2 signal is inactive (it is not necessary to have the output enabled, the signal is taken prior to the output stage).

The EEXFLTR[3:0] configurations from 0101 to 1100 are referred to as TIMFLTR1 to TIMFLTR8 in the bit description, and differ from one timing unit to the other. Table 311 gives the 8 available options per timer: CMPx refers to blanking from counter reset to compare match, Tx2 refers to the timing unit TIMx output 2 waveform defined with HRTIM_SETx2 and HRTIM_RSTx2 registers. For instance, Timer B (TIMFLTR6) is Timer C output 2 waveform.

### Table 311. Filtering signals mapping per time

<table>
<thead>
<tr>
<th>Source</th>
<th>Timer A</th>
<th>Timer B</th>
<th>Timer C</th>
<th>Timer D</th>
<th>Timer E</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CMP 1</td>
<td>CMP 2</td>
<td>CMP 3</td>
<td>CMP 4</td>
<td>TA2</td>
</tr>
<tr>
<td>Timer A</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Timer B</td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Timer C</td>
<td>-</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Timer D</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Timer E</td>
<td>-</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

*Figure 306 and Figure 307 give an example of external event blanking for all edge and level sensitivities, in regular and postponed modes.*
**Figure 306. External trigger blanking with edge-sensitive trigger**

![Diagram showing external trigger blanking with edge-sensitive trigger](image)

- Counter
- Compare 1
- Blanking window
- External event
- EExLTCH = 0
- EExLTCH = 1

- EExSNS[1:0] = 01
- EExSNS[1:0] = 10
- EExSNS[1:0] = 11

Internal event generated after blanking

**Figure 307. External trigger blanking, level sensitive triggering**

![Diagram showing external trigger blanking, level sensitive triggering](image)

- Counter
- Compare 1
- Blanking window
- External event
- POL = 0 (H), LTCH = 0
- POL = 1 (L), LTCH = 0
- POL = 0 (H), LTCH = 1
- POL = 1 (L), LTCH = 1

- POL = EExPOL
- LTCH = EExLTCH

* A high level denotes a continuous event generation after blanking
Windowing mode

In event windowing mode, the event is taken into account only if it occurs within a given time window, otherwise it is ignored. This mode is active for EEFLTR[3:0] ranging from 1101 to 1111.

Figure 308. Event windowing mode

EExLTCH bit in EEFxR1 and EEFxR2 registers allows to latch the signal, if set to 1: in this case, an event is accepted if it occurs during the window but is delayed at the end of it.

- If EExLTCH bit is reset and the signal occurs during the window, it is passed through directly.
- If EExLTCH bit is reset and no signal occurs, a timeout event is generated at the end of the window.

A use case of the windowing mode is to filter synchronization signals. The timeout generation allows to force a default synchronization event, when the expected synchronization event is lacking (for instance during a converter start-up).

There are 3 sources for each external event windowing, coded as follows:

- 1101 and 1110: the windowing lasts from the counter reset to the compare match (respectively Compare 2 and Compare 3)
- 1111: the windowing is related to another timing unit and lasts from its counter reset to its Compare 2 match. The source is described as TIMWIN in the bit description and is given in Table 312. As an example, the external events in timer B can be filtered by a window starting from timer A counter reset to timer A Compare 2.

<table>
<thead>
<tr>
<th>Destination</th>
<th>Timer A</th>
<th>Timer B</th>
<th>Timer C</th>
<th>Timer D</th>
<th>Timer E</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMWIN (source)</td>
<td>Timer B CMP2</td>
<td>Timer A CMP2</td>
<td>Timer D CMP2</td>
<td>Timer C CMP2</td>
<td>Timer D CMP2</td>
</tr>
</tbody>
</table>

Note: The timeout event generation is not supported if the external event is programmed in fast mode.

Figure 309 and Figure 310 present how the events are generated for the various edge and level sensitivities, as well as depending on EEFLTCH bit setting. Timeout events are specifically mentioned for clarity reasons.
Figure 309. External trigger windowing with edge-sensitive trigger

- EExLTCH = 0
- EExLTCH = 1

- EExSNS[1:0] = 01
- EExSNS[1:0] = 10
- EExSNS[1:0] = 11

Internal event generated after windowing

MS32330V1

Figure 310. External trigger windowing, level sensitive triggering

- POL = 0 (H), LTCH = 0
- POL = 1 (L), LTCH = 0
- POL = 0 (H), LTCH = 1
- POL = 1 (L), LTCH = 1

- POL = EExPOL
- LTCH = EExLTCH

* A high level denotes continuous event generation after windowing

MS32330V1
37.3.9 Delayed Protection

The HRTIM features specific protection schemes, typically for resonant converters when it is necessary to shut down the PWM outputs in a delayed manner, either once the active pulse is completed or once a push-pull period is completed. These features are enabled with DLYPRTEN bit in the HRTIM_OUTxR register, and are using specific external event channels.

Delayed Idle

In this mode, the active pulse is completed before the protection is activated. The selected external event causes the output to enter in idle mode at the end of the active pulse (defined by an output reset event in HRTIM_RSTx1R or HRTIM_RSTx2R).

Once the protection is triggered, the idle mode is permanently maintained but the counter continues to run, until the output is re-enabled. Tx1OEN and Tx2OEN bits are not affected by the delayed idle entry. To exit from delayed idle and resume operation, it is necessary to overwrite Tx1OEN and Tx2OEN bits to 1. The output state will change on the first transition to an active state following the output enable command.

Note: The delayed idle mode cannot be exited immediately after having been entered, before the active pulse is completed: it is mandatory to make sure that the outputs are in idle state before resuming the run mode. This can be done by waiting up to the next period, for instance, or by polling the O1CPY and/or O2CPY status bits in the TIMxISR register.

The delayed idle mode can be applied to a single output (DLYPRT[2:0] = x00 or x01) or to both outputs (DLYPRT[2:0] = x10).

An interrupt or a DMA request can be generated in response to a Delayed Idle mode entry. The DLYPRT flag in HRTIM_TIMxISR is set as soon as the external event arrives, independently from the end of the active pulse on output.

When the Delayed Idle mode is triggered, the output states can be determined using O1STAT and O2STAT in HRTIM_TIMxISR. Both status bits are updated even if the delayed idle is applied to a single output. When the push-pull mode is enabled, the IPPSTAT flag in HRTIM_TIMxISR indicates during which period the delayed protection request occurred.

This mode is available whatever the timer operating mode (regular, push-pull, deadtime). It is available with 2 external events only:

- hrtim_evt6 and hrtim_evt7 for Timer A, B and C
- hrtim_evt8 and hrtim_evt9 for Timer D and E

The delayed protection mode can be triggered only when the counter is enabled (TxCEN bit set). It remains active even if the TxEN bit is reset, until the TxOEN bits are set.
The delayed idle mode has a higher priority than the burst mode: any burst mode exit request is discarded once the delayed idle protection has been triggered. On the contrary, if the delayed protection is exited while the burst mode is active, the burst mode will be resumed normally and the output will be maintained in the idle state until the burst mode exits. Figure 312 gives an overview of these different scenarios.
The same priorities are applied when the delayed burst mode entry is enabled (DIDL bit set), as shown on Figure 313 below.
Balanced Idle

Only available in push-pull mode, it allows to have balanced pulsewidth on the two outputs when one of the active pulse is shortened due to a protection. The pulsewidth, which was terminated earlier than programmed, is copied on the alternate output and the two outputs are then put in idle state, until the normal operation is resumed by software. This mode is enabled by writing x11 in DLYPRT[2:0] bitfield in HRTIM_OUTxR.

This mode is available with 2 external events only:
- hrtim_evt6 and hrtim_evt7 for Timer A, B and C
- hrtim_evt8 and hrtim_evt9 for Timer D and E
When the balanced Idle mode is enabled, the selected external event triggers a capture of the counter value into the Compare 4 active register (this value is not user-accessible). The push-pull is maintained for one additional period so that the shorten pulse can be repeated: a new output reset event is generated while the regular output set event is maintained.
The Idle mode is then entered and the output takes the level defined by IDLESx bits in the HRTIM_OUTxR register. The balanced idle mode entry is indicated by the DLYPRT flag, while the IPPSTAT flag indicates during which period the external event occurred, to determine the sequence of shorten pulses (HRTIM_CHA1 then HRTIM_CHA2 or vice versa).

The timer operation is not interrupted (the counter continues to run).

To enable the balanced idle mode, it is necessary to have the following initialization:
- timer operating in continuous mode (CONT = 1)
- Push-pull mode enabled
- HRTIM_CMP4xR must be set to 0 and the content transferred into the active register (for instance by forcing a software update)
- DELCMP4[1:0] bit field must be set to 00 (auto-delayed mode disabled)
- DLYPRT[2:0] = x11 (delayed protection enable)

**Note:** The HRTIM_CMP4xR register must not be written during a balanced idle operation. The CMP4 event is reserved and cannot be used for another purpose.

In balanced idle mode, it is recommended to avoid multiple external events or software-based reset events causing an output reset. If such an event arrives before a balanced idle request within the same period, it will cause the output pulses to be unbalanced (1st pulse length defined by the external event or software reset, while the 2nd pulse is defined by the balanced idle mode entry).

The minimum pulsewidth that can be handled in balanced idle mode is 4 $f_{\text{HRTIM}}$ clock periods.

If the capture occurs before the counter has reached this minimum value, the current pulse is extended up to 4 $f_{\text{HRTIM}}$ clock periods before being copied into the secondary output. In any case, the pulsewidths are always balanced.

Tx1OEN and Tx2OEN bits are not affected by the balanced idle entry. To exit from balanced idle and resume the operation, it is necessary to overwrite Tx1OEN and Tx2OEN bits to 1 simultaneously. The output state will change on the first active transition following the output enable.

It is possible to resume operation similarly to the delayed idle entry. For instance, if the external event arrives while output 1 is active (delayed idle effective after output 2 pulse), the re-start sequence can be initiated for output 1 first. To do so, it is necessary to poll CPPSTAT bit in the HRTIM_TIMxISR register. Using the above example (IPPSTAT flag equal to 0), the operation will be resumed when CPPSTAT bit is 0.

In order to have a specific re-start sequence, it is possible to poll the CPPSTAT to know which output will be active first. This allows, for instance, to re-start with the same sequence as the idle entry sequence: if EEV arrives during output 1 active, the re-start sequence will be initiated when the output 1 is active (CPPSTAT = 0).

**Note:** The balanced idle mode must not be disabled while a pulse balancing sequence is ongoing. It is necessary to wait until the CMP4 flag is set, thus indicating that the sequence is completed, to reset the DLYPRTEN bit.

The balanced idle protection mode can be triggered only when the counter is enabled (TxCEN bit set). It remains active even if the TxCEN bit is reset, until TxyOEN bits are set.
Balanced idle can be used together with the burst mode under the following conditions:

- TxBM bit must be reset (counter clock maintained during the burst, see Section 37.3.13),
- No balanced idle protection must be triggered while the outputs are in a burst idle state.

The balanced idle mode has a higher priority than the burst mode: any burst mode exit request is discarded once the balanced idle protection has been triggered. On the contrary, if the delayed protection is exited while the burst mode is active, the burst mode will be resumed normally.

**Note:** Although the output state is frozen in idle mode, a number of events are still generated on the auxiliary outputs (see Section 37.3.16) during the idle period following the delayed protection:
- Output set/reset interrupt or DMA requests
- External event filtering based on output signal
- Capture events triggered by set/reset

### 37.3.10 Register preload and update management

Most of HRTIM registers are buffered and can be preloaded if needed. Typically, this allows to prevent the waveforms from being altered by a register update not synchronized with the active events (set/reset).

When the preload mode is enabled, accessed registers are shadow registers. Their content is transferred into the active register after an update request, either software or synchronized with an event.

By default, PREEN bits in HRTIM_MCR and HRTIM_TIMxCR registers are reset and the registers are not preloaded: any write directly updates the active registers. If PREEN bit is reset while the timer is running and preload was enabled, the content of the preload registers is directly transferred into the active registers.

Each timing unit and the master timer have their own PREEN bit. If PRREN is set, the preload registers are enabled and transferred to the active register only upon an update event.

There are two options to initialize the timer when the preload feature is needed:

- Enable PREEN bit at the very end of the timer initialization to have the preload registers transferred into the active registers before the timer is enabled (by setting MCEN and TxCEN bits).
- enable PREEN bit at any time during the initialization and force a software update immediately before starting.

*Table 313* lists the registers which can be preloaded, together with a summary of available update events.
The master timer has 4 update options:

1. Software: writing 1 into MSWU bit in HRTIM CR2 forces an immediate update of the registers. In this case, any pending hardware update request is cancelled.

2. Update done when the master counter rolls over and the master repetition counter is equal to 0. This is enabled when MREPU bit is set in HRTIM MCR.

3. Update done once Burst DMA is completed (see Section 37.3.21 for details). This is enabled when BRSTDMA[1:0] = 01 in HRTIM MCR. It is possible to have both MREPU=1 and BRSTDMA=01.

   Note: The update can take place immediately after the end of the burst sequence if SWU bit is set (i.e. forced update mode). If SWU bit is reset, the update will be done on the next update event following the end of the burst sequence.

4. Update done when the master counter rolls over following a Burst DMA completion. This is enabled when BRSTDMA[1:0] = 10 in HRTIM MCR.

An interrupt or a DMA request can be generated by the master update event.
Each timer (TIMA..E) can also have the update done as follows:

- **By software:** Writing 1 into TxSWU bit in HRTIM_CR2 forces an immediate update of the registers. In this case, any pending hardware update request is canceled.
- **Update done when the counter rolls over and the repetition counter is equal to 0.** This is enabled when TxREPU bit is set in HRTIM_TIMxCR.
- **Update done when the counter is reset or rolls over in continuous mode.** This is enabled when TxRSTU bit is set in HRTIM_TIMxCR. This is used for a timer operating in single-shot mode, for instance.
- **Update done once a Burst DMA is completed.** This is enabled when UPDGAT[3:0] = 0001 in HRTIM_TIMxCR.
- **Update done on the update event following a Burst DMA completion.** (The event can be enabled with TxREPU, MSTU or TxU). This is enabled when UPDGAT[3:0] = 0010 in HRTIM_TIMxCR.
- **Update done when receiving a request on the update enable input 1..3.** This is enabled when UPDGAT[3:0] = 0011, 0100, 0101 in HRTIM_TIMxCR.
- **Update done on the event following a request on the update enable input 1..3.** (The event can be enabled with TxREPU, MSTU or TxU). This is enabled when UPDGAT[3:0] = 0110, 0111, 1000 in HRTIM_TIMxCR.
- **Update done synchronously with any other timer or master update.** (For instance TIMA can be updated simultaneously with TIMB). This is used for converters requiring several timers, and is enabled by setting bits MSTU and TxU in HRTIM_TIMxCR register.

The update enable inputs 1..3 allow to have an update event synchronized with on-chip events coming from the general-purpose timers. These inputs are rising-edge sensitive. *Table 314* lists the connections between update enable inputs and the on-chip sources.

**Table 314. Update enable inputs and sources**

<table>
<thead>
<tr>
<th>Update enable input</th>
<th>Update source</th>
</tr>
</thead>
<tbody>
<tr>
<td>Update enable input 1</td>
<td>TIM16_OC</td>
</tr>
<tr>
<td>Update enable input 2</td>
<td>TIM17_OC</td>
</tr>
<tr>
<td>Update enable input 3</td>
<td>TIM6_TRGO</td>
</tr>
</tbody>
</table>

This allows to synchronize low frequency update requests with high-frequency signals (for instance an update on the counter roll-over of a 100 kHz PWM that has to be done at a 100 Hz rate).

*Note:* The update events are synchronized to the prescaler clock when CKPSC[2:0] > 5.

An interrupt or a DMA request can be generated by the Timx update event.

MUDIS and TxUDIS bits in the HRTIM_CR1 register allow to temporarily disable the transfer from preload to active registers, whatever the selected update event. This allows to modify several registers in multiple timers. The regular update event takes place once these bits are reset.

MUDIS and TxUDIS bits are all grouped in the same register. This allows the update of multiple timers (not necessarily synchronized) to be disabled and resumed simultaneously.
The following example is a practical use case. A first power converter is controlled with the master, TIMB and TIMC. TIMB and TIMC must be updated simultaneously with the master timer repetition event. A second converter works in parallel with TIMA, TIMD and TIME, and TIMD, TIME must be updated with TIMA repetition event.

**First converter**

In HRTIM_MCR, MREPU bit is set: the update will occur at the end of the master timer counter repetition period. In HRTIM_TIMBCR and HRTIM_TIMCCR, MSTU bits are set to have TIMB and TIMC timers updated simultaneously with the master timer.

When the power converter set-point has to be adjusted by software, MUDIS, TBUDIS and TCUDIS bits of the HRTIM_CR register must be set prior to write accessing registers to update the values (for instance the compare values). From this time on, any hardware update request is ignored and the preload registers can be accessed without any risk to have them transferred into the active registers. Once the software processing is over, MUDIS, TBUDIS and TCUDIS bits must be reset. The transfer from preload to active registers will be done as soon as the master repetition event occurs.

**Second converter**

In HRTIM_TIMACR, TAREPU bit is set: the update will occur at the end of the Timer A counter repetition period. In HRTIM_TIMDCR and HRTIM_TIMECR, TAU bits are set to have TIMD and TIME timers updated simultaneously with Timer A.

When the power converter set-point has to be adjusted by software, TAUDIS, TDUDIS and TEUDIS bits of the HRTIM_CR register must be set prior to write accessing the registers to update the values (for instance the compare values). From this time on, any hardware update request is ignored and the preload registers can be accessed without any risk to have them transferred into the active registers. Once the software processing is over, TAUDIS, TDUDIS and TEUDIS bits can be reset: the transfer from preload to active registers will be done as soon as the Timer A repetition event occurs.

### 37.3.11 Events propagation within or across multiple timers

The HRTIM offers many possibilities for cascading events or sharing them across multiple timing units, including the master timer, to get full benefits from its modular architecture. These are key features for converters requiring multiple synchronized outputs.

This section summarizes the various options and specifies whether and how an event is propagated within the HRTIM.

**TIMx update triggered by the Master timer update**

The sources listed in Table 315 are generating a master timer update. The table indicates if the source event can be used to trigger a simultaneous update in any of TIMx timing units. Operating condition: MSTU bit is set in HRTIM_TIMxCR register.
TIMx update triggered by the TIMy update

The sources listed in Table 316 are generating a TIMy update. The table indicates if the given event can be used to trigger a simultaneous update in another or multiple TIMx timers.

Operating condition: TyU bit set in HRTIM_TIMxCR register (source = TIMy and destination = TIMx).

### Table 315. Master timer update event propagation

<table>
<thead>
<tr>
<th>Source</th>
<th>Condition</th>
<th>Propagation</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Burst DMA end</td>
<td>BRSTDMA[1:0] = 01</td>
<td>No</td>
<td>Must be done in TIMxCR (UPDGAT[3:0] = 0001)</td>
</tr>
<tr>
<td>Roll-over event following a Burst DMA end</td>
<td>BRSTDMA[1:0] = 10</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>Repetition event caused by a counter roll-over</td>
<td>MREPU = 1</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>Repetition event caused by a counter reset (from HRTIM_SCIN or software)</td>
<td>MREPU = 1</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td>Software update</td>
<td>MSWU = 1</td>
<td>No</td>
<td>All software update bits (TXSWU) are grouped in the HRTIM_CR2 register and can be used for a simultaneous update</td>
</tr>
</tbody>
</table>

### Table 316. TIMx update event propagation

<table>
<thead>
<tr>
<th>Source</th>
<th>Condition</th>
<th>Propagation</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Burst DMA end</td>
<td>UPDGAT[3:0] = 0001</td>
<td>No</td>
<td>Must be done directly in HRTIM_TIMxCR (UPDGAT[3:0] = 0001)</td>
</tr>
<tr>
<td>Update caused by the update enable input</td>
<td>UPDGAT[3:0] = 0011, 0100, 0101</td>
<td>No</td>
<td>Must be done directly in HRTIM_TIMxCR (UPDGAT[3:0] = 0011, 0100, 0101)</td>
</tr>
<tr>
<td>Master update</td>
<td>MSTU = 1 in HRTIM_TIMyCR</td>
<td>No</td>
<td>Must be done with MSTU = 1 in HRTIM_TIMxCR</td>
</tr>
<tr>
<td>Another TIMx update (TIMz&gt;TIMy&gt;TIMx)</td>
<td>TzU=1 in HRTIM_TIMyCR, TyU=1 in TIMxCR</td>
<td>No</td>
<td>Must be done with TzU=1 in HRTIM_TIMxCR TzU=1 in HRTIM_TIMyCR</td>
</tr>
<tr>
<td>Repetition event caused by a counter roll-over</td>
<td>TyREPU = 1</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>Repetition event caused by a counter reset</td>
<td>TyREPU = 1</td>
<td>-</td>
<td>Refer to counter reset cases below</td>
</tr>
<tr>
<td>Counter roll-over</td>
<td>TyRSTU = 1</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>Counter software reset</td>
<td>TyRST=1 in HRTIM_CR2</td>
<td>No</td>
<td>Can be done simultaneously with update in HRTIM_CR2 register</td>
</tr>
<tr>
<td>Counter reset caused by a TIMz compare</td>
<td>TIMzCMPn in HRTIM_RSTyR</td>
<td>No</td>
<td>Must be done using TIMzCMPn in HRTIM_RSTxR</td>
</tr>
<tr>
<td>Counter reset caused by external events</td>
<td>EXTEVNTn in HRTIM_RSTyR</td>
<td>Yes</td>
<td></td>
</tr>
</tbody>
</table>
Table 316. TIMx update event propagation (continued)

<table>
<thead>
<tr>
<th>Source</th>
<th>Condition</th>
<th>Propagation</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Counter reset caused by a master compare or a master period</td>
<td>MSTCMPn or MSTPER in HRTIM_RSTyR</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Counter reset caused by a TIMy compare</td>
<td>CMPn in HRTIM_RSTyR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Counter reset caused by an update</td>
<td>UPDT in HRTIM_RSTyR</td>
<td>No</td>
<td>Propagation would result in a lock-up situation (update causing reset causing update)</td>
</tr>
<tr>
<td>Counter reset caused by HRTIM_SCIN</td>
<td>SYNRSTy in HRTIM_TIMyCR</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Software update</td>
<td>TySWU = 1</td>
<td>No</td>
<td>All software update bits (TxSWU) are grouped in the HRTIM_CR2 register and can be used for a simultaneous update</td>
</tr>
</tbody>
</table>

**TIMx Counter reset causing a TIMx update**

Table 317 lists the counter reset sources and indicates whether they can be used to generate an update.

Operating condition: TxRSTU bit in HRTIM_TIMxCR register.

Table 317. Reset events able to generate an update

<table>
<thead>
<tr>
<th>Source</th>
<th>Condition</th>
<th>Propagation</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Counter roll-over</td>
<td></td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>Update event</td>
<td>UPDT in HRTIM_RSTxR</td>
<td>No</td>
<td>Propagation would result in a lock-up situation (update causing a reset causing an update)</td>
</tr>
<tr>
<td>External Event</td>
<td>EXTENVTn in HRTIM_RSTxR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>TIMy compare</td>
<td>TIMyCMPn in HRTIM_RSTxR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Master compare</td>
<td>MSTCMPn in HRTIM_RSTxR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Master period</td>
<td>MSTPER in HRTIM_RSTxR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Compare 2 and 4</td>
<td>CMPn in HRTIM_RSTxR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Software</td>
<td>TxRST=1 in HRTIM_CR2</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>HRTIM_SCIN</td>
<td>SYNRSTx in HRTIM_TIMxCR</td>
<td>Yes</td>
<td>-</td>
</tr>
</tbody>
</table>
TIMx update causing a TIMx counter reset

Table 318 lists the update event sources and indicates whether they can be used to generate a counter reset.

Operating condition: UPDT bit set in HRTIM_RSTxR.

**Table 318. Update event propagation for a timer reset**

<table>
<thead>
<tr>
<th>Source</th>
<th>Condition</th>
<th>Propagation</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Burst DMA end</td>
<td>UPDGAT[3:0] = 0001</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Update caused by the update enable input</td>
<td>UPDGAT[3:0] = 0011, 0100, 0101</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Master update caused by a roll-over after a Burst DMA</td>
<td>MSTU = 1 in HRTIM_TIMxCR BRSTDMA[1:0]=10 in HRTIM_MCR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Master update caused by a repetition event following a roll-over</td>
<td>MSTU = 1 in HRTIM_TIMxCR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Master update caused by a repetition event following a counter reset (software or due to HRTIM_SCIN)</td>
<td>MREPU = 1 in HRTIM_MCR</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Software triggered master timer update</td>
<td>MSTU = 1 in HRTIM_TIMxCR MSWU = 1 in HRTIM_CR2</td>
<td>No</td>
<td>All software update bits (TxSWU) are grouped in the HRTIM_CR2 register and can be used for a simultaneous update</td>
</tr>
<tr>
<td>TIMy update caused by a TIMy counter roll-over</td>
<td>TyU = 1 in HRTIM_TIMxCR TyRSTU = 1 in HRTIM_TIMyCR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>TIMy update caused by a TIMy repetition event</td>
<td>TyU = 1 in HRTIM_TIMxCR TyREPU = 1 in HRTIM_TIMyCR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>TIMy update caused by an external event or a TIMy compare (through a TIMy reset)</td>
<td>TyU = 1 in HRTIM_TIMxCR TyRSTU = 1 in HRTIM_TIMyCR EXTEVNTn or CMP4/2 in HRTIM_RSTyCR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>TIMy update caused by sources other than those listed above</td>
<td>TyU = 1 in HRTIM_TIMxCR</td>
<td>No</td>
<td>-</td>
</tr>
</tbody>
</table>
37.3.12 Output management

Each timing unit controls a pair of outputs. The outputs have three operating states:

- **RUN:** this is the main operating mode, where the output can take the active or inactive level as programmed in the crossbar unit.
- **IDLE:** this state is the default operating state after an HRTIM reset, when the outputs are disabled by software or during a burst mode operation (where outputs are temporary disabled during a normal operating mode; refer to Section 37.3.13 for more details). It is either permanently active or inactive.
- **FAULT:** this is the safety state, entered in case of a shut-down request on FAULTx inputs. It can be permanently active, inactive or Hi-Z.

The output status is indicated by TxyOEN bit in HRTIM_OENR register and TxyODS bit in HRTIM_ODSR register, as in Table 319.

### Table 318. Update event propagation for a timer reset (continued)

<table>
<thead>
<tr>
<th>Source</th>
<th>Condition</th>
<th>Propagation</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Repetition event following a roll-over</td>
<td>TxREPU = 1 in HRTIM_TIMxCR</td>
<td>Yes</td>
<td>-</td>
</tr>
<tr>
<td>Repetition event following a counter reset</td>
<td></td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Timer reset</td>
<td>TxRSTU = 1 in HRTIM_TIMxCR</td>
<td>No</td>
<td>Propagation would result in a lock-up situation (reset causing an update causing a reset)</td>
</tr>
<tr>
<td>Software</td>
<td>TxSWU in HRTIM_CR2</td>
<td>No</td>
<td>-</td>
</tr>
</tbody>
</table>

### Table 319. Output state programming, x= A..E, y = 1 or 2

<table>
<thead>
<tr>
<th>TxyOEN (control/status)</th>
<th>TxyODS (status)</th>
<th>Output operating state</th>
</tr>
</thead>
<tbody>
<tr>
<td>(set by software, cleared by hardware)</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RUN</td>
</tr>
</tbody>
</table>

TxyOEN bit is both a control and a status bit: it must be set by software to have the output in RUN mode. It is cleared by hardware when the output goes back in IDLE or FAULT mode. When TxyOEN bit is cleared, TxyODS bit indicates whether the output is in the IDLE or FAULT state. A third bit in the HRTIM_ODISR register allows to disable the output by software.
Figure 315. Output management overview

Figure 316 summarizes the bit values for the three states and how the transitions are triggered. Faults can be triggered by any external or internal fault source, as listed in Section 37.3.15, while the Idle state can be entered when the burst mode or delayed protections are active.

Figure 316. HRTIM output states and transitions

The FAULT and IDLE levels are defined as active or inactive. Active (or inactive) refers to the level on the timer output that causes a power switch to be closed (or opened for an inactive state).

The IDLE state has the highest priority: the transition FAULT → IDLE is possible even if the FAULT condition is still valid, triggered by ODIS bit set.

The FAULT state has priority over the RUN state: if TxyOEN bit is set simultaneously with a Fault event, the FAULT state will be entered. The condition is given on the transition IDLE →
FAULT, as in Figure 316: fault protection needs to be enabled (FAULTx[1:0] bits = 01, 10, 11) and the Txy OEN bit set with a fault active (or during a breakpoint if DBG_HRTIM_STOP = 1).

The output polarity is programmed using POLx bits in HRTIM_OUTxR. When POLx = 0, the polarity is positive (output active high), while it is active low in case of a negative polarity (POLx = 1). Practically, the polarity is defined depending on the power switch to be driven (PMOS vs. NMOS) or on a gate driver polarity.

The output level in the FAULT state is configured using FAULTx[1:0] bits in HRTIM_OUTxR, for each output, as follows:

- 00: output never enters the fault state and stays in RUN or IDLE state
- 01: output at active level when in FAULT
- 10: output at inactive level when in FAULT
- 11: output is tri-stated when in FAULT. The safe state must be forced externally with pull-up or pull-down resistors, for instance.

Note: FAULTx[1:0] bits must not be changed as long as the outputs are in FAULT state.

The level of the output in IDLE state is configured using IDLESx bit in HRTIM_OUTxR, as follows:

- 0: output at inactive level when in IDLE
- 1: output at active level when in IDLE

When TxyOEN bit is set to enter the RUN state, the output is immediately connected to the crossbar output. If the timer clock is stopped, the level will either be inactive (after an HRTIM reset) or correspond to the RUN level (when the timer was stopped and the output disabled).

During the HRTIM initialization, the output level can be prepositioned prior to have it in RUN mode, using the software forced output set and reset in the HRTIM_SETx1R and HRTIM_RSTx1R registers.

37.3.13 Burst mode controller

The burst mode controller allows to have the outputs alternatively in IDLE and RUN state, by hardware, so as to skip some switching periods with a programmable periodicity and duty cycle.

Burst mode operation is of common use in power converters when operating under light loads. It can significantly increase the efficiency of the converter by reducing the number of transitions on the outputs and the associated switching losses.

When operating in burst mode, one or a few pulses are outputs followed by an idle period equal to several counting periods, typically, where no output pulses are produced, as shown in the example on Figure 317.
The burst mode controller consists of:
- A counter that can be clocked by various sources, either within or outside the HRTIM (typically the end of a PWM period).
- A compare register to define the number of idle periods: HRTIM_BMCMP.
- A period register to define the burst repetition rate (corresponding to the sum of the idle and run periods): HRTIM_BMPER.

The burst mode controller is able to take over the control of any of the 10 PWM outputs. The state of each output during a burst mode operation is programmed using IDLESx and IDLEMx bits in the HRTIM_OUTxR register, as in Table 320.

**Table 320. Timer output programming for burst mode**

<table>
<thead>
<tr>
<th>IDLEMx</th>
<th>IDLESx</th>
<th>Output state during burst mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X</td>
<td>No action: the output is not affected by the burst mode operation.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Output inactive during the burst</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Output active during the burst</td>
</tr>
</tbody>
</table>

**Note:** *IDLEMx bit must not be changed while the burst mode is active.*

The burst mode controller only acts on the output stage. A number of events are still generated during the idle period:
- Output set/reset interrupt or DMA requests
- External event filtering based on Tx2 output signal
- Capture events triggered by output set/reset

During the burst mode, neither start not reset events are generated on the HRTIM_SCOUT output, even if TxBM bit is set.
Operating mode

It is necessary to have the counter enabled (TxCEN bit set) before using the burst mode on a given timing unit. The burst mode is enabled with BME bit in the HRTIM_BMCR register.

It can operate in continuous or single-shot mode, using BMOM bit in the HRTIM_BMCR register. The continuous mode is enabled when BMOM = 1. The Burst operation is maintained until BMSTAT bit in HRTIM_BMCR is reset to terminate it.

In single-shot mode (BMOM = 0), the idle sequence is executed once, following the burst mode trigger, and the normal timer operation is resumed immediately after.

The duration of the idle and run periods is defined with a burst mode counter and 2 registers. The HRTIM_BMCMPR register defines the number of counts during which the selected timer(s) are in an idle state (idle period). HRTIM_BMPER defines the overall burst mode period (sum of the idle and run periods). Once the initial burst mode trigger has occurred, the idle period length is HRTIM_BMCMPR+1, the overall burst period is HRTIM_BMPER+1.

Note: The burst mode period must not be less than or equal to the deadtime duration defined with DTRx[8:0] and DTFx[8:0] bitfields.

The counters of the timing units and the master timer can be stopped and reset during the burst mode operation. HRTIM_BMCR holds 6 control bits for this purpose: MTBM (master) and TABM..TEBM for Timer A..E.

When MTBM or TxBM bit is reset, the counter clock is maintained. This allows to keep a phase relationship with other timers in multiphase systems, for instance.

When MTBM or TxBM bit is set, the corresponding counter is stopped and maintained in reset state during the burst idle period. This allows to have the timer restarting a full period when exiting from idle. If SYNCSRC[1:0] = 00 or 10 (synchronization output on the master start or timer A start), a pulse is sent on the HRTIM_SCOUT output when exiting the burst mode.

Note: TxBM bit must not be set when the balanced idle mode is active (DLYPRT[1:0] = 0x11).

Burst mode clock

The burst mode controller counter can be clocked by several sources, selected with BMCLK[3:0] bits in the HRTIM_BMCR register:

- **BMCLK[3:0] = 0000 to 0101:** Master timer and TIMA..E reset/roll-over events. This allows to have burst mode idle and run periods aligned with the timing unit counting period (both in free-running and counter reset mode).
- **BMCLK[3:0] = 0110 to 1001:** The clocking is provided by the general purpose timers, as in Table 321. In this case, the burst mode idle and run periods are not necessarily aligned with timing unit counting period (a pulse on the output may be interrupted, resulting a waveform with modified duty cycle for instance.
- **BMCLK[3:0] = 1010:** The f_HRTIM clock prescaled by a factor defined with BMPRSC[3:0] bits in HRTIM_BMCR register. In this case, the burst mode idle and run periods are not necessarily aligned with the timing unit counting period (a pulse on the output may be interrupted, resulting in a waveform with a modified duty cycle, for instance.
The pulsewidth on TIMxx OC output must be at least N f\text{HRTIM} clock cycles long to be detected by the HRTIM burst mode controller.

**Burst mode triggers**

To trigger the burst operation, 32 sources are available and are selected using the HRTIM\_BMTRGR register:

- Software trigger (set by software and reset by hardware)
- 6 Master timer events: repetition, reset/roll-over, Compare 1 to 4
- 5 x 4 events from timers A..E: repetition, reset/roll-over, Compare 1 and 2
- hrtim\_evt7 (including TIMA event filtering) and hrtim\_evt8 (including TIMD event filtering)
- Timer A period following hrtim\_evt7 (including TIMA event filtering)
- Timer D period following hrtim\_evt8 (including TIMD event filtering)
- On-chip events coming from other general purpose timer (hrtim\_bm\_trg output:TIM7\_TRGO output)

These sources can be combined to have multiple concurrent triggers.

Burst mode is not re-triggerable. In continuous mode, new triggers are ignored until the burst mode is terminated, while in single-shot mode, the triggers are ignored until the current burst completion including run periods (HRTIM\_BMPER+1 cycles). This is also valid for software trigger (the software bit is reset by hardware even if it is discarded).

*Figure 318* shows how the burst mode is started in response to an external event, either immediately or on the timer period following the event.

**Figure 318. Burst mode trigger on external event**

<table>
<thead>
<tr>
<th>BMCLK[3:0]</th>
<th>Clock source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0110</td>
<td>hrtim_bm_ck1: TIM16 OC</td>
</tr>
<tr>
<td>0111</td>
<td>hrtim_bm_ck2: TIM17 OC</td>
</tr>
<tr>
<td>1000</td>
<td>hrtim_bm_ck3: TIM7 TRGO</td>
</tr>
<tr>
<td>1001</td>
<td>hrtim_bm_ck4: Reserved</td>
</tr>
</tbody>
</table>

Table 321. Burst mode clock sources from general purpose timer
For TAEEV7 and TDEEV8 combined triggers (trigger on a Timer period following an external event), the external event detection is always active, regardless of the burst mode programming and the on-going burst operation:

- When the burst mode is enabled (BME=1) or the trigger is enabled (TAEEV7 or TDEEV8 bit set in the BMTRG register) in between the external event and the timer period event, the burst is triggered.
- The single-shot burst mode is re-triggered even if the external event occurs before the burst end (as long as the corresponding period happens after the burst).

**Note:** TAEEV7 and TDEEV8 triggers are valid only after a period event. If the counter is reset before the period event, the pending hrtim_evt7/8 event is discarded.

**Burst mode delayed entry**

By default, the outputs are taking their idle level (as per IDLES1 and IDLES2 setting) immediately after the burst mode trigger.

It is also possible to delay the burst mode entry and force the output to an inactive state during a programmable period before the output takes its idle state. This is useful when driving two complementary outputs, one of them having an active idle state, to avoid a deadtime violation as shown on Figure 319. This prevents any risk of shoot through current in half-bridges, but causes a delayed response to the burst mode entry.
The delayed burst entry mode is enabled with DIDLx bit in the HRTIM_OUTxR register (one enable bit per output). It forces a deadtime insertion before the output takes its idle state. Each TIMx output has its own deadtime value:

- DTRx[8:0] on output 1 when DIDL1 = 1
- DTFx[8:0] on output 2 when DIDL2 = 1

DIDLx bits can be set only if one of the outputs has an active idle level during the burst mode (IDLES = 1) and only when positive deadtimes are used (SDTR/SDTF set to 0).

**Note:** The delayed burst entry mode uses deadtime generator resources. Consequently, when any of the 2 DIDLx bits is set and the corresponding timing unit uses the deadtime insertion (DTEN bit set in HRTIM_OUTxR), it is not possible to use the timerx output 2 as a filter for external events (Tx2 filtering signal is not available).

When durations defined by DTRx[8:0] and DTFx[8:0] are lower than 3 fHRTIM clock cycle periods, the limitations related to the narrow pulse management listed in Section 37.3.6 must be applied.

When the burst mode entry arrives during the regular deadtime, it is aborted and a new deadtime is re-started corresponding to the inactive period, as on Figure 320.
Figure 320. Delayed Burst mode entry during deadtime

Burst mode exit

The burst mode exit is either forced by software (in continuous mode) or once the idle period is elapsed (in single-shot mode). In both cases, the counter is re-started immediately (if it was hold in a reset state with MTBM or TxBM bit = 1), but the effective output state transition from the idle to active mode only happens after the programmed set/reset event.

A burst period interrupt is generated in single-shot and continuous modes when BMPERIE enable bit is set in the HRTIM_IER register. This interrupt can be used to synchronize the burst mode exit with a burst period in continuous burst mode.

**Figure 321** shows how a normal operation is resumed when the deadtime is enabled. Although the burst mode exit is immediate, this is only effective on the first set event on any of the complementary outputs.

Two different cases are presented:

1. The burst mode ends while the signal is inactive on the crossbar output waveform. The active state is resumed on Tx1 and Tx2 on the set event for the Tx1 output, and the Tx2 output does not take the complementary level on burst exit.

2. The burst mode ends while the crossbar output waveform is active: the activity is resumed on the set event of Tx2 output, and Tx1 does not take the active level immediately on burst exit.
The behavior described above is slightly different when the push-pull mode is enabled. The push-pull mode forces an output reset at the beginning of the period if the output is inactive, or symmetrically forces an active level if the output was high during the preceding period.

Consequently, an output with an active idle state can be reset at the time the burst mode is exited even if no transition is explicitly programmed. For symmetrical reasons, an output can be set at the time the burst mode is exited even if no transition is explicitly programmed, in case it was active when it entered in idle state.

**Burst mode registers preloading and update**

BMPREN bit (Burst mode Preload Enable) allows to have the burst mode compare and period registers preloaded (HRTIM_BMCMP and HRTIM_BMPER).

When BMPREN is set, the transfer from preload to active register happens:
- when the burst mode is enabled (BME = 1),
- at the end of the burst mode period.

A write into the HRTIM_BMPER period register disables the update temporarily, until the HRTIM_BMCMP compare register is written, to ensure the consistency of the two registers when they are modified.
If the compare register only needs to be changed, a single write is necessary. If the period only needs to be changed, it is also necessary to re-write the compare to have the new values taken into account.

When BMPREN bits is reset, the write access into BMCMPR and BMPER directly updates the active register. In this case, it is necessary to consider when the update is done during the overall burst period, for the 2 cases below:

a) Compare register update

If the new compare value is above the current burst mode counter value, the new compare is taken into account in the current period.

If the new compare value is below the current burst mode counter value, the new compare is taken into account in the next burst period in continuous mode, and ignored in single-shot mode (no compare match will occur and the idle state will last until the end of the idle period).

b) Period register update

If the new period value is above the current burst mode counter value, the change is taken into account in the current period.

Note: If the new period value is below the current burst mode counter value, the new period will not be taken into account, the burst mode counter will overflow (at 0xFFFF) and the change will be effective in the next period. In single-shot mode, the counter will roll over at 0xFFFF and the burst mode will re-start for another period up to the new programmed value.

Burst mode emulation using a compound register

The burst mode controller only controls one or a set of timers for a single converter. When the burst mode is necessary for multiple independent timers, it is possible to emulate a simple burst mode controller using the DMA and the HRTIM_CMP1CxR compound register, which holds aliases of both the repetition and the Compare 1 registers.

This is applicable to a converter which only requires a simple PWM (typically a buck converter), where the duty cycle only needs to be updated. In this case, the CMP1 register is used to reset the output (and define the duty cycle), while it is set on the period event.

In this case, a single 32-bit write access in CMP1CxR is sufficient to define the duty cycle (with the CMP1 value) and the number of periods during which this duty cycle is maintained (with the repetition value). To implement a burst mode, it is then only necessary to transfer by DMA (upon repetition event) two 32-bit data in continuous mode, organized as follows:

\[
CMPC1xR = \{\text{REP\_Run}; \text{CMP1} = \text{Duty\_Cycle}, \{\text{REP\_Idle}; \text{CMP1} = 0\}
\]

For instance, the values:

\{0x0003 0000\}: CMP1 = 0 for 3 periods

\{0x0001 0800\}: CMP1 = 0x0800 for 1 period

will provide a burst mode with 2 periods active every 6 PWM periods, as shown on Figure 322.
37.3.14 Chopper

A high-frequency carrier can be added on top of the timing unit output signals to drive isolation transformers. This is done in the output stage before the polarity insertion, as shown on Figure 323, using CHP1 and CHP2 bits in the HRTIM_OUTxR register, to enable chopper on outputs 1 and 2, respectively.

Figure 323. Carrier frequency signal insertion
The chopper parameters can be adjusted using the HRIM_CHPxR register, with the possibility to define a specific pulsewidth at the beginning of the pulse, to be followed by a carrier frequency with programmable frequency and duty cycle, as in Figure 324.

CARFRQ[3:0] bits define the frequency, ranging from 156 MHz to 25 MHz (for \( f_{HRTIM} = 400 \) MHz) following the formula \( F_{CHPFRQ} = f_{HRTIM} / (16 \times (CARFRQ[3:0]+1)) \).

The duty cycle can be adjusted by 1/8 step with CARDTY[2:0], from 0/8 up to 7/8 duty cycle. When CARDTY[2:0] = 000 (duty cycle = 0/8), the output waveform only contains the starting pulse following the rising edge of the reference waveform, without any added carrier.

The pulsewidth of the initial pulse is defined using the STRPW[3:0] bitfield as follows: \( t_{1STPW} = (STRPW[3:0]+1) \times 16 \times t_{HRTIM} \) and ranges from 40 ns to 0.63 µs (for \( f_{HRTIM}=400 \) MHz).

The carrier frequency parameters are defined based on the \( f_{HRTIM} \) frequency, and are not dependent from the CKPSC[2:0] setting.

In chopper mode, the carrier frequency and the initial pulsewidth are combined with the reference waveform using an AND function. A synchronization is performed at the end of the initial pulse to have a repetitive signal shape.

The chopping signal is stopped at the end of the output waveform active state, without waiting for the current carrier period to be completed. It can thus contain shorter pulses than programmed.

![Figure 324. HRTIM outputs with Chopper mode enabled](image)

**Note:** CHP1 and CHP2 bits must be set prior to the output enable done with TxyOEN bits in the HRTIM_OENR register.

CARFRQ[2:0], CARDTY[2:0] and STRPW[3:0] bitfields cannot be modified while the chopper mode is active (at least one of the two CHPx bits is set).

### 37.3.15 Fault protection

The HRTIMER has a versatile fault protection circuitry to disable the outputs in case of an abnormal operation. Once a fault has been triggered, the outputs take a predefined safe state. This state is maintained until the output is re-enabled by software. In case of a permanent fault request, the output will remain in its fault state, even if the software attempts to re-enable them, until the fault source disappears.

The HRTIM has 5 FAULT input channels; all of them are available and can be combined for each of the 5 timing units, as shown on Figure 325.
Each fault channel is fully configurable using HRTIM_FLTINR1 and HRTIM_FLTINR2 registers before being routed to the timing units. FLTxSRC bit selects the source of the Fault signal, that can be either a digital input or an internal event (built-in comparator output).

*Table 322* summarizes the available sources for each of the 10 faults channels:

<table>
<thead>
<tr>
<th>Fault channel</th>
<th>External Input (FLTxSRC = 0)</th>
<th>On-chip source (FLTxSRC = 1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FAULT 1</td>
<td>PA15</td>
<td>COMP1</td>
</tr>
<tr>
<td>FAULT 2</td>
<td>PC11</td>
<td>COMP2</td>
</tr>
<tr>
<td>FAULT 3</td>
<td>PD4</td>
<td>NC</td>
</tr>
<tr>
<td>FAULT 4</td>
<td>PB3</td>
<td>NC</td>
</tr>
<tr>
<td>FAULT 5</td>
<td>PG10</td>
<td>NC</td>
</tr>
</tbody>
</table>

The polarity of the signal can be selected to define the active level, using the FLTxP polarity bit in HRTIM_FLTINRx registers. If FLTxP = 0, the signal is active at low level; if FLTxP = 1, it is active when high.

The fault information can be filtered after the polarity setting. If FLTxF[3:0] bitfield is set to 0000, the signal is not filtered and will act asynchronously, independently from the \( f_{HRTIM} \) clock. For all other FLTxF[3:0] bitfield values, the signal is digitally filtered. The digital filter is made of a counter in which a number \( N \) of valid samples is needed to validate a transition on the output. If the input value changes before the counter has reached the value \( N \), the counter is reset and the transition is discarded (considered as a spurious event). If the counter reaches \( N \), the transition is considered as valid and transmitted as a correct external
event. Consequently, the digital filter adds a latency to the external events being filtered, depending on the sampling clock and on the filter length (number of valid samples expected). Figure 326 shows how a spurious fault signal is filtered.

Figure 326. Fault signal filtering (FLTxF[3:0]= 0010; fSAMPLING = fHRTIM, N = 4)

The filtering period ranges from 2 cycles of the fHRTIM clock up to 8 cycles of the fFLTS clock divided by 32. fFLTS is defined using FLTSD[1:0] bits in the HRTIM_FLTINR2 register. Table 323 summarizes the sampling rate and the filter length. A jitter of 1 sampling clock period must be subtracted from the filter length to take into account the uncertainty due to the sampling and have the effective filtering.

Table 323. Sampling rate and filter length vs FLTxF[3:0] and clock setting

<table>
<thead>
<tr>
<th>FLTxF[3:0]</th>
<th>fFLTS vs FLTSD[1:0]</th>
<th>fHRTIM</th>
<th>fHRTIM</th>
<th>fHRTIM</th>
<th>Filter length for fHRTIM = 400 MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>0001,0010,0011</td>
<td>fHRTIM</td>
<td>fHRTIM</td>
<td>fHRTIM</td>
<td>fHRTIM</td>
<td>fHRTIM, N = 2 5 ns fHRTIM, N = 8 20 ns</td>
</tr>
<tr>
<td>0100, 0101</td>
<td>fHRTIM /2</td>
<td>fHRTIM /4</td>
<td>fHRTIM /8</td>
<td>fHRTIM /16</td>
<td>fHRTIM /2, N = 6 30 ns fHRTIM /16, N = 8 320 ns</td>
</tr>
<tr>
<td>0110, 0111</td>
<td>fHRTIM /4</td>
<td>fHRTIM /8</td>
<td>fHRTIM /16</td>
<td>fHRTIM /32</td>
<td>fHRTIM /4, N = 6 60 ns fHRTIM /32, N = 8 640 ns</td>
</tr>
<tr>
<td>1000, 1001</td>
<td>fHRTIM /8</td>
<td>fHRTIM /16</td>
<td>fHRTIM /32</td>
<td>fHRTIM /64</td>
<td>fHRTIM /8, N = 6 120 ns fHRTIM /64, N = 8 1.28 µs</td>
</tr>
</tbody>
</table>
System fault input (hrtim_sys_flt)

This fault is provided by the MCU Class B circuitry (see the System configuration controller (SYSCFG) section for details) and corresponds to a system fault coming from:

- the Clock Security System
- the SRAM parity checker
- the Cortex®-M7-lockup signal
- the PVD detector

This input overrides the FAULT inputs and disables all outputs having FAULTy[1:0] = 01, 10, 11.

For each FAULT channel, a write-once FLTxLCK bit in the HRTIM_FLTxR register allows to lock FLTxE, FLTxP, FLTxSRC, FLTxF[3:0] bits (it renders them read-only), for functional safety purpose. If enabled, the fault conditioning set-up is frozen until the next HRTIM or system reset.

Once the fault signal is conditioned as explained above, it is routed to the timing units. For any of them, the 5 fault channels are enabled using bits FLT1EN to FLT5EN in the HRTIM_FLTxR register, and they can be selected simultaneously (the sysfault is automatically enabled as long as the output is protected by the fault mechanism). This allows to have, for instance:

- One fault channel simultaneously disabling several timing units
- Multiple fault channels being ORed to disable a single timing unit

A write-once FLTLCK bit in the HRTIM_FLTxR register allows to lock FLTxEN bits (it renders them read-only) until the next reset, for functional safety purpose. If enabled, the timing unit fault-related set-up is frozen until the next HRTIM or system reset.

For each of the timers, the output state during a fault is defined with FAULT1[1:0] and FAULT2[1:0] bits in the HRTIM_OUTxR register (see Section 37.3.12).

### 37.3.16 Auxiliary outputs

Timer A to E have auxiliary outputs in parallel with the regular outputs going to the output stage. They provide the following internal status, events and signals:

- SETxy and RSTxy status flags, together with the corresponding interrupts and DMA requests
- Capture triggers upon output set/reset
- External event filters following a Tx2 output copy (see details in Section 37.3.8)
The auxiliary outputs are taken either before or after the burst mode controller, depending on the HRTIM operating mode. An overview is given on Figure 327.

**Figure 327. Auxiliary outputs**

By default, the auxiliary outputs are copies of outputs Tx1 and Tx2. The exceptions are:
- The delayed idle and the balanced idle protections, when the deadtime is disabled (DTEN = 0). When the protection is triggered, the auxiliary outputs are maintained and follow the signal coming out of the crossbar. On the contrary, if the deadtime is enabled (DTEN = 1), both main and auxiliary outputs are forced to an inactive level.
- The burst mode (TCEN=1, IDLEMx=1); there are 2 cases:
  a) If DTEN=0 or DIDLx=0, the auxiliary outputs are not affected by the burst mode entry and continue to follow the reference signal coming out of the crossbar (see Figure 328).
  b) If the deadtime is enabled (DTEN=1) together with the delayed burst mode entry (DIDLx=1), the auxiliary outputs have the same behavior as the main outputs. They are forced to the IDLES level after a deadtime duration, then they keep this level during all the burst period. When the burst mode is terminated, the IDLES level is maintained until a transition occurs to the opposite level, similarly to the main output.
The signal on the auxiliary output can be slightly distorted when exiting from the burst mode or when re-enabling the outputs after a delayed protection, if this happens during a deadtime. In this case, the deadtime applied to the auxiliary outputs is extended so that the deadtime on the main outputs is respected. Figure 329 gives some examples.

**Figure 329. Deadtime distortion on auxiliary output when exiting burst mode**
37.3.17 Synchronizing the HRTIM with other timers or HRTIM instances

The HRTIM provides options for synchronizing multiple HRTIM instances, as a master unit (generating a synchronization signal) or as a slave (waiting for a trigger to be synchronized). This feature can also be used to synchronize the HRTIM with other timers, either external or on-chip. The synchronization circuitry is controlled inside the master timer.

Synchronization output

This section explains how the HRTIM must be configured to synchronize external resources and act as a master unit.

Four events can be selected as the source to be sent to the synchronization output. This is done using SYNCSRC[1:0] bits in the HRTIM_MCR register, as follows:

- **00**: Master timer Start
  This event is generated when MCEN bit is set or when the timer is re-started after having reached the period value in single-shot mode. It is also generated on a reset which occurs during the counting (when CONT or RETRIG bits are set).

- **01**: Master timer Compare 1 event

- **10**: Timer A start
  This event is generated when TACEN bit is set or when the counter is reset and re-starts counting in response to this reset. The following counter reset events are not propagated to the synchronization output: counter roll-over in continuous mode, and discarded reset request in single-shot non-retriggerable mode. The reset is only taken into account when it occurs during the counting (CONT or RETRIG bits are set).

- **11**: Timer A Compare 1 event

SYNCSRC[1:0] bits in the HRTIM_MCR register specify how the synchronization event is generated.

The synchronization pulses are generated on the HRTIM_SCOUT output pin, with SYNCSRC[1:0] = 1x. SYNCSRC[0] bit specifies the polarity of the synchronization signal. If SYNCSRC[0] = 0, the HRTIM_SCOUT pin has a low idle level and issues a positive pulse of 16 f_{HRTIM} clock cycles length for the synchronization). If SYNCSRC[0] = 1, the idle level is high and a negative pulse is generated.

**Note:** The synchronization pulse is followed by an idle level of 16 f_{HRTIM} clock cycles during which any new synchronization request is discarded. Consequently, the maximum synchronization frequency is f_{HRTIM}/32.

The idle level on the HRTIM_SCOUT pin is applied as soon as the SYNCSRC[1:0] bits are enabled (i.e. the bitfield value is different from 00).

The synchronization output initialization procedure must be done prior to the configuration of the MCU outputs and counter enable, in the following order:

1. SYNCSRC[1:0] and SYNCSRC[1:0] bitfield configuration in HRTIM_MCR
2. HRTIM_SCOUT pin configuration (see the General-purpose I/Os section)
3. Master or Timer A counter enable (MCEN or TACEN bit set)

When the synchronization input mode is enabled and starts the counter (using SYNCSRTRM/SYNCSRTRT[x] bits) simultaneously with the synchronization output mode (SYNCSRC[1:0] = 00 or 10), the output pulse is generated only when the counter is starting or is reset while running. Any reset request clearing the counter without causing it to start will not affect the synchronization output.
Synchronization input

The HRTIM can be synchronized by external sources, as per the programming of the SYNCIN[1:0] bits in the HRTIM_MCR register:

- 00: synchronization input is disabled
- 01: reserved configuration
- 10: the on-chip TIM1 general purpose timer (TIM1 TRGO output)
- 11: a positive pulse on the HRTIM_SCIN input pin

This bitfield cannot be changed once the destination timer (master timer or timing unit) is enabled (MCEN and/or TxCEN bit set).

The HRTIM_SCIN input is rising-edge sensitive. The timer behavior is defined with the following bits present in HRTIM_MCR and HRTIM_TIMxCR registers (see Table 324 for details):

- Synchronous start: the incoming signal starts the timer’s counter (SYNCSTRTM and/or SYNCSTRTx bits set). TxCEN (MCEN) bits must be set to have the timer enabled and the counter ready to start. In continuous mode, the counter will not start until the synchronization signal is received.
- Synchronous reset: the incoming signal resets the counter (SYNCRSTM and/or SYNRSTx bits set). This event decrements the repetition counter as any other reset event.

The synchronization events are taken into account only once the related counters are enabled (MCEN or TxCEN bit set). A synchronization request triggers a SYNC interrupt.

Note: A synchronized start event resets the counter if the current counter value is above the active period value.

The effect of the synchronization event depends on the timer operating mode, as summarized in Table 324.

Table 324. Effect of sync event vs timer operating modes

<table>
<thead>
<tr>
<th>Operating mode</th>
<th>SYNC RSTx</th>
<th>SYNC STRTx</th>
<th>Behavior following a SYNC reset or start event</th>
</tr>
</thead>
</table>
| Single-shot non-retriggerable | 0 | 1 | Start events are taken into account when the counter is stopped and:
- once the MCEN or TxCEN bits are set
- once the period has been reached.
A start occurring when the counter is stopped at the period value resets the counter. A reset request clears the counter but does not start it (the counter can solely be re-started with the synchronization). Any reset occurring during the counting is ignored (as during regular non-retriggerable mode). |
| 1 | X | Reset events are starting the timer counting. They are taken into account only if the counter is stopped and:
- once the MCEN or TxCEN bits are set
- once the period has been reached.
When multiple reset requests are selected (from HRTIM_SCIN and from internal events), only the first arriving request is taken into account. |
The counter start is effective only if the counter is not started or period is elapsed. Any synchronization event occurring after counter start has no effect. A start occurring when the counter is stopped at the period value resets the counter. A reset request clears the counter but does not start it (the counter can solely be started by the synchronization). A reset occurring during counting is taken into account (as during regular retriggerable mode).

The reset from HRTIM_SCIN is taken into account as any HRTIM counter reset from internal events and is starting or re-starting the timer counting. When multiple reset requests are selected, the first arriving request is taken into account.

The timer is enabled (MCEN or TxCEN bit set) and is waiting for the synchronization event to start the counter. Any synchronization event occurring after the counter start has no effect (the counter can solely be started by the synchronization). A reset request clears the counter but does not start it.

The reset from HRTIM_SCIN is taken into account as any HRTIM counter reset from internal events and is starting or re-starting the timer counting. When multiple reset requests are selected, the first arriving request is taken into account.

Figure 330 presents how the synchronized start is done in single-shot mode.

<table>
<thead>
<tr>
<th>Operating mode</th>
<th>SYNC RSTx</th>
<th>SYNC STRTx</th>
<th>Behavior following a SYNC reset or start event</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single-shot retriggerable</td>
<td>0</td>
<td>1</td>
<td>The counter start is effective only if the counter is not started or period is elapsed. Any synchronization event occurring after counter start has no effect. A start occurring when the counter is stopped at the period value resets the counter. A reset request clears the counter but does not start it (the counter can solely be started by the synchronization). A reset occurring during counting is taken into account (as during regular retriggerable mode).</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>X</td>
<td>The reset from HRTIM_SCIN is taken into account as any HRTIM counter reset from internal events and is starting or re-starting the timer counting. When multiple reset requests are selected, the first arriving request is taken into account.</td>
</tr>
<tr>
<td>Continuous mode</td>
<td>0</td>
<td>1</td>
<td>The timer is enabled (MCEN or TxCEN bit set) and is waiting for the synchronization event to start the counter. Any synchronization event occurring after the counter start has no effect (the counter can solely be started by the synchronization). A reset request clears the counter but does not start it.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>X</td>
<td>The reset from HRTIM_SCIN is taken into account as any HRTIM counter reset from internal events and is starting or re-starting the timer counting. When multiple reset requests are selected, the first arriving request is taken into account.</td>
</tr>
</tbody>
</table>
37.3.18 ADC triggers

The ADCs can be triggered by the master and the 5 timing units. 4 independent triggers are available to start both the regular and the injected sequencers of the 2 ADCs. Up to 32 events can be combined (ORed) for each trigger output, in registers HRTIM_ADC1R to HRTIM_ADC4R, as shown on Figure 331. Triggers 1/3 and 2/4 are using the same source set.

The external events can be used as a trigger. They are taken right after the conditioning defined in HRTIM_EECRx registers, and are not depending on EEFxR1 and EEFxR2 register settings.

Multiple triggering is possible within a single switching period by selecting several sources simultaneously. A typical use case is for a non-overlapping multiphase converter, where all phases can be sampled in a row using a single ADC trigger output.
HRTIM_ADC1R to HRTIM_ADC4R registers are preloaded and can be updated synchronously with the timer they are related to. The update source is defined with ADxUSRC[2:0] bits in the HRTIM_CR1 register.

For instance, if ADC trigger 1 outputs Timer A CMP2 events (HRTIM_ADC1R = 0x0000 0400), HRTIM_ADC1R will be typically updated simultaneously with Timer A (AD1USRC[2:0] = 001).

When the preload is disabled (PREEN bit reset) in the source timer, the HRTIM_ADCxR registers are not preloaded either: a write access will result in an immediate update of the trigger source.

### 37.3.19 DAC triggers

The HRTIMER allows to have the embedded DACs updated synchronously with the timer updates.

The update events from the master timer and the timer units can generate DAC update triggers on any of the 3 hrtim_dac_trgx outputs.

**Note:** Each timer has its own DAC-related control register.

DACSYNC[1:0] bits of the HRTIM_MCR and HRTIM_TIMxCR registers are programmed as follows:

- 00: No update generated
- 01: Update generated on hrtim_dac_trg1
- 10: Update generated on hrtim_dac_trg2
- 11: Update generated on hrtim_dac_trg3

An output pulse of 1 fHRTIM clock periods is generated on the hrtim_dac_trgx output.
When DACSYNC[1:0] bits are enabled in multiple timers, the hrtim_dac_trgx output will consist of an OR of all timers’ update events. For instance, if DACSYNC = 1 in timer A and in timer B, the update event in timer A will be ORed with the update event in timer B to generate a DAC update trigger on the corresponding hrtim_dac_trgx output, as shown on Figure 332.

Figure 332. Combining several updates on a single hrtim_dac_trgx output

hrtim_dac_trgx pins are connected to the DACs as follows:

- hrtim_dac_trg1: DAC1_CH1 trigger input 9 (TSEL1[2:0] = 100 in DAC_CR of DAC1 peripheral)
- hrtim_dac_trg2: DAC1_CH2 trigger input 10 (TSEL1[2:0] = 101 in DAC_CR of DAC1 peripheral)
- hrtim_dac_trg3: not connected
37.3.20  HRTIM Interrupts

7 interrupts can be generated by the master timer:
- Master timer registers update
- Synchronization event received
- Master timer repetition event
- Master Compare 1 to 4 event

14 interrupts can be generated by each timing unit:
- Delayed protection triggered
- Counter reset or roll-over event
- Output 1 and output 2 reset (transition active to inactive)
- Output 1 and output 2 set (transition inactive to active)
- Capture 1 and 2 events
- Timing unit registers update
- Repetition event
- Compare 1 to 4 event

8 global interrupts are generated for the whole HRTIM:
- System fault and Fault 1 to 5 (regardless of the timing unit attribution)
- Burst mode period completed

The interrupt requests are grouped in 7 vectors as follows:
- hrtim_mst_it: Master timer interrupts (Master Update, Sync Input, Repetition, MCMP1..4) and global interrupt except faults (Burst mode period)
- hrtim_tima_it: TIMA interrupts
- hrtim_timb_it: TIMB interrupts
- hrtim_timc_it: TIMC interrupts
- hrtim_timd_it: TIMD interrupts
- hrtim_time_it: TIME interrupts
- hrtim_fault_it: Dedicated vector all fault interrupts to allow high-priority interrupt handling

Table 325 is a summary of the interrupt requests, their mapping and associated control, and status bits.
### Table 325. HRTIM interrupt summary

<table>
<thead>
<tr>
<th>Interrupt vector</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Flag clearing bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>hrtim_mst_it</td>
<td>Burst mode period completed</td>
<td>BMPER</td>
<td>BMPERIE</td>
<td>BMPERC</td>
</tr>
<tr>
<td></td>
<td>Master timer registers update</td>
<td>MUPD</td>
<td>MUPDIE</td>
<td>MUPDC</td>
</tr>
<tr>
<td></td>
<td>Synchronization event received</td>
<td>SYNC</td>
<td>SYNCIE</td>
<td>SYNCC</td>
</tr>
<tr>
<td></td>
<td>Master timer repetition event</td>
<td>MREP</td>
<td>MREPIDE</td>
<td>MREPC</td>
</tr>
<tr>
<td></td>
<td>Master Compare 1 to 4 event</td>
<td>MCMP1</td>
<td>MCMP1IE</td>
<td>MCP1C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MCMP2</td>
<td>MCMP2IE</td>
<td>MCP2C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MCMP3</td>
<td>MCMP3IE</td>
<td>MCP3C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MCMP4</td>
<td>MCMP4IE</td>
<td>MCP4C</td>
</tr>
<tr>
<td>hrtim_tima_it</td>
<td>Delayed protection triggered</td>
<td>DLYPRT</td>
<td>DLYPRTIE</td>
<td>DLYPRTC</td>
</tr>
<tr>
<td>hrtim_timb_it</td>
<td>Counter reset or roll-over event</td>
<td>RST</td>
<td>RSTIE</td>
<td>RSTC</td>
</tr>
<tr>
<td>hrtim_timc_it</td>
<td>Output 1 and output 2 reset (transition active to inactive)</td>
<td>RSTx1</td>
<td>RSTx1IE</td>
<td>RSTx1C</td>
</tr>
<tr>
<td>hrtim_timd_it</td>
<td></td>
<td>RSTx2</td>
<td>RSTx2IE</td>
<td>RSTx2C</td>
</tr>
<tr>
<td>hrtim_time_it</td>
<td>Output 1 and output 2 set (transition inactive to active)</td>
<td>SETx1</td>
<td>SETx1IE</td>
<td>SETx1C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SETx2</td>
<td>SETx2IE</td>
<td>SETx2C</td>
</tr>
<tr>
<td></td>
<td>Capture 1 and 2 events</td>
<td>CPT1</td>
<td>CPT1IE</td>
<td>CPT1C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CPT2</td>
<td>CPT2IE</td>
<td>CPT2C</td>
</tr>
<tr>
<td></td>
<td>Timing unit registers update</td>
<td>UPD</td>
<td>UPDIE</td>
<td>UPDC</td>
</tr>
<tr>
<td></td>
<td>Repetition event</td>
<td>REP</td>
<td>REPIDE</td>
<td>REPC</td>
</tr>
<tr>
<td></td>
<td>Compare 1 to 4 event</td>
<td>CMP1</td>
<td>CMP1IE</td>
<td>CMP1C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CMP2</td>
<td>CMP2IE</td>
<td>CMP2C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CMP3</td>
<td>CMP3IE</td>
<td>CMP3C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CMP4</td>
<td>CMP4IE</td>
<td>CMP4C</td>
</tr>
<tr>
<td>hrtim_fault_it</td>
<td>System fault</td>
<td>SYSFLT</td>
<td>SYSFLTIE</td>
<td>SYSFLTC</td>
</tr>
<tr>
<td></td>
<td>Fault 1 to 5</td>
<td>FLT1</td>
<td>FLT1IE</td>
<td>FLT1C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FLT2</td>
<td>FLT2IE</td>
<td>FLT2C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FLT3</td>
<td>FLT3IE</td>
<td>FLT3C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FLT4</td>
<td>FLT4IE</td>
<td>FLT4C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FLT5</td>
<td>FLT5IE</td>
<td>FLT5C</td>
</tr>
</tbody>
</table>
37.3.21 DMA

Most of the events able to generate an interrupt can also generate a DMA request, even both simultaneously. Each timer (master, TIMA...E) has its own DMA enable register.

The individual DMA requests are ORed into 6 channels as follows:
- 1 channel for the master timer
- 1 channel per timing unit

Note: Before disabling a DMA channel (DMA enable bit reset in TIMxDIER), it is necessary to disable first the DMA controller.

Table 326 is a summary of the events with their associated DMA enable bits.

<table>
<thead>
<tr>
<th>DMA Channel</th>
<th>Event</th>
<th>DMA capable</th>
<th>DMA enable bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>hrtim_dma1 (Master timer)</td>
<td>Burst mode period completed</td>
<td>No</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>Master timer registers update</td>
<td>Yes</td>
<td>MUPDDE</td>
</tr>
<tr>
<td></td>
<td>Synchronization event received</td>
<td>Yes</td>
<td>SYNCDE</td>
</tr>
<tr>
<td></td>
<td>Master timer repetition event</td>
<td>Yes</td>
<td>MREPDE</td>
</tr>
<tr>
<td></td>
<td>Master Compare 1 to 4 event</td>
<td>Yes</td>
<td>MCMP1DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>MCMP2DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>MCMP3DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>MCMP4DE</td>
</tr>
<tr>
<td>hrtim_dma2 (Timer A)</td>
<td>Delayed protection triggered</td>
<td>Yes</td>
<td>DLYPRTDE</td>
</tr>
<tr>
<td>hrtim_dma3 (Timer B)</td>
<td>Counter reset or roll-over event</td>
<td>Yes</td>
<td>RSTDE</td>
</tr>
<tr>
<td>hrtim_dma4 (Timer C)</td>
<td>Output 1 and output 2 reset (transition active to inactive)</td>
<td>Yes</td>
<td>RSTx1DE</td>
</tr>
<tr>
<td>hrtim_dma5 (Timer D)</td>
<td></td>
<td>Yes</td>
<td>RSTx2DE</td>
</tr>
<tr>
<td>hrtim_dma6 (Timer E)</td>
<td>Output 1 and output 2 set (transition inactive to active)</td>
<td>Yes</td>
<td>SETx1DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>SETx2DE</td>
</tr>
<tr>
<td></td>
<td>Capture 1 and 2 events</td>
<td>Yes</td>
<td>CPT1DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>CPT2DE</td>
</tr>
<tr>
<td></td>
<td>Timing unit registers update</td>
<td>Yes</td>
<td>UPDDE</td>
</tr>
<tr>
<td></td>
<td>Repetition event</td>
<td>Yes</td>
<td>REPDE</td>
</tr>
<tr>
<td></td>
<td>Compare 1 to 4 event</td>
<td>Yes</td>
<td>CMP1DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>CMP2DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>CMP3DE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Yes</td>
<td>CMP4DE</td>
</tr>
<tr>
<td>N/A</td>
<td>System fault</td>
<td>No</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>Fault 1 to 5</td>
<td>No</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>Burst mode period completed</td>
<td>No</td>
<td>N/A</td>
</tr>
</tbody>
</table>
**Burst DMA transfers**

In addition to the standard DMA requests, the HRTIM features a DMA burst controller to have multiple registers updated with a single DMA request. This allows to:

- update multiple data registers with one DMA channel only,
- reprogram dynamically one or several timing units, for converters using multiple timer outputs.

The burst DMA feature is only available for one DMA channel, but any of the 6 channels can be selected for burst DMA transfers.

The principle is to program which registers are to be written by DMA. The master timer and TIMA.E have the burst DMA update register, where most of their control and data registers are associated with a selection bit: HRTIM_BDMUPR, HRTIM_BDTAUPR to HRTIM_BDTEUPR (this is applicable only for registers with write accesses). A redirection mechanism allows to forward the DMA write accesses to the HRTIM registers automatically, as shown on *Figure 333*.

*Figure 333. DMA burst overview*

When the DMA trigger occurs, the HRTIM generates multiple 32-bit DMA requests and parses the update register. If the control bit is set, the write access is redirected to the associated register. If the bit is reset, the register update is skipped and the register parsing is resumed until a new bit set is detected, to trigger a new request. Once the 6 update registers (HRTIM_BDMUPR, 5x HRTIM_BDTxUPR) are parsed, the burst is completed and the system is ready for another DMA trigger (see the flowchart on *Figure 334*).

**Note:** Any trigger occurring while the burst is on-going is discarded, except if it occurs during the very last data transfer.

The burst DMA mode is permanently enabled (there is no enable bit). A burst DMA operation is started by the first write access into the HRTIM_BDMADR register.
It is only necessary to have the DMA controller pointing to the HRTIM_BDMADR register as the destination, in the memory, to the peripheral configuration with the peripheral increment mode disabled (the HRTIM handles internally the data re-routing to the final destination register).

To re-initialize the burst DMA mode if it was interrupted during a transaction, it is necessary to write at least to one of the 6 update registers.

Several options are available once the DMA burst is completed, depending on the register update strategy.

If the PREEN bit is reset (preload disabled), the value written by the DMA is immediately transferred into the active register and the registers are updated sequentially, following the DMA transaction pace.

When the preload is enabled (PREEN bit set), there are 3 use cases:

1. The update is done independently from DMA burst transfers (UPDGAT[3:0] = 0000 in HRTIM_TIMxCR and BRSTDMA[1:0] = 00 in HRTIM_MCR). In this case, and if it is necessary to have all transferred data taken into account simultaneously, the user must check that the DMA burst is completed before the update event takes place. On the contrary, if the update event happens while the DMA transfer is on-going, only part of the registers will be loaded and the complete register update will require 2 consecutive update events.

2. The update is done when the DMA burst transfer is completed (UPDGAT[3:0] = 0000 in HRTIM_TIMxCR and BRSTDMA[1:0] = 01 in HRTIM_MCR). This mode guarantees that all new register values are transferred simultaneously. This is done independently.
from the counter value and can be combined with regular update events, if necessary (for instance, an update on a counter reset when TxRSTU is set).

3. The update is done on the update event following the DMA burst transfer completion ([UPDGAT][3:0] = 0010 in HRTIM_TIMxCR and BRSTDMA[1:0] = 10 in HRTIM_MCR). This mode guarantees both a coherent update of all transferred data and the synchronization with regular update events, with the timer counter. In this case, if a regular update request occurs while the transfer is on-going, it will be discarded and the effective update will happen on the next coming update request.

The chronogram on Figure 335 presents the active register content for 3 cases: PREEN=0, UPDGAT[3:0] = 0001 and UPDGAT[3:0] = 0001 (when PREEN = 1).

**Figure 335. Registers update following DMA burst transfer**

37.3.22 HRTIM initialization

This section describes the recommended HRTIM initialization procedure, including other related MCU peripherals.

The HRTIM clock source must be enabled in the Reset and Clock control unit (RCC).

The HRTIM control registers can be initialized as per the power converter topology and the timing units use case. All inputs have to be configured (source, polarity, edge-sensitivity).
The HRTIM outputs must be set up eventually, with the following sequence:

- the polarity must be defined using POLx bits in HRTIM_OUTxR
- the FAULT and IDLE states must be configured using FAULTx[1:0] and IDLESx bits in HRTIM_OUTxR

The HRTIM outputs are ready to be connected to the MCU I/Os. In the GPIO controller, the selected HRTIM I/Os have to be configured as per the alternate function mapping table in the product datasheet.

From this point on, the HRTIM controls the outputs, which are in the IDLE state.

The outputs are configured in RUN mode by setting TxyOEN bits in the HRTIM_OENR register. The 2 outputs are in the inactive state until the first valid set/reset event in RUN mode. Any output set/reset event (except software requests using SST, SRT) are ignored as long as TxCEN bit is reset, as well as burst mode requests (IDLEM bit value is ignored). Similarly, any counter reset request coming from the burst mode controller is ignored (if TxBM bit is set).

Note: When the deadtime insertion is enabled (DTEN bit set), it is necessary to force the output state by software, using SST and RST bits, to have the outputs in a complementary state as soon as the RUN mode is entered.

The HRTIM operation can eventually be started by setting TxCEN or MCEN bits in HRTIM_MCR.

If the HRTIM peripheral is reset with the Reset and Clock Controller, the HRTIM outputs are put in IDLE mode with a low level. It is recommended to first disconnect the HRTIMER from the outputs (using the GPIO controller) before performing a peripheral reset.

37.3.23 Debug

When a microcontroller enters the debug mode (Cortex®-M7 core halted), the TIMx counter either continues to work normally or stops, depending on DBG_HRTIM_STOP configuration bit in DBG module:

- DBG_HRTIM_STOP = 0: no behavior change, the HRTIM continues to operate.
- DBG_HRTIM_STOP = 1: all HRTIM timers, including the master, are stopped. The outputs in RUN mode enter the FAULT state if FAULTx[1:0] = 01,10,11, or keep their current state if FAULTx[1:0] = 00. The outputs in idle state are maintained in this state. This is permanently maintained even if the MCU exits the halt mode. This allows to maintain a safe state during the execution stepping. The outputs can be enabled again by settings TxyOEN bit (requires the use of the debugger).

Timer behavior during MCU halt when DBG_HRTIM_STOP = 1

The set/reset crossbar, the dead-time and push-pull unit, the idle/balanced fault detection and all the logic driving the normal output in RUN mode are not affected by debug. The output will keep on toggling internally, so as to retrieve regular signals of the outputs when TxyOEN will be set again (during or after the MCU halt). Associated triggers and filters are also following internal waveforms when the outputs are disabled.

FAULT inputs and events (any source) are enabled during the MCU halt.

Fault status bits can be set and TxyOEN bits reset during the MCU halt if a fault occurs at that time (TxyOEN and TxyODS are not affected by DBG_HRTIM_STOP bit state).
Synchronization, counter reset, start and reset-start events are discarded in debug mode, as well as capture events. This is to keep all related registers stable as long as the MCU is halted.

The counter stops counting when a breakpoint is reached. However, the counter enable signal is not reset; consequently no start event will be emitted when exiting from debug. All counter reset and capture triggers are disabled, as well as external events (ignored as long as the MCU is halted). The outputs SET and RST flags are frozen, except in case of forced software set/reset. A level-sensitive event is masked during the debug but will be active again as soon as the debug will be exited. For edge-sensitive events, if the signal is maintained active during the MCU halt, a new edge is not generated when exiting from debug.

The update events are discarded. This prevents any update trigger on hrtim_upd_en[3:1] inputs. DMA triggers are disabled. The burst mode circuit is frozen: the triggers are ignored and the burst mode counter stopped.

### 37.4 Application use cases

#### 37.4.1 Buck converter

Buck converters are of common use as step-down converters. The HRTIM can control up to 10 buck converters with 6 independent switching frequencies.

The converter usually operates at a fixed frequency and the Vin/Vout ratio depends on the duty cycle D applied to the power switch:

\[
V_{\text{out}} = D \times V_{\text{in}}
\]

The topology is given on Figure 336 with the connection to the ADC for voltage reading.

*Figure 336. Buck converter topology*

![Buck converter topology](image)

*Figure 337 presents the management of two converters with identical frequency PWM signals. The outputs are defined as follows:

- HRTIM_CHA1 set on period, reset on CMP1
- HRTIM_CHA2 set on CMP3, reset on PER

The ADC is triggered twice per period, precisely in the middle of the ON time, using CMP2 and CMP4 events.*
Timers A..E provide either 10 buck converters coupled by pairs (both with identical switching frequencies) or 6 completely independent converters (each of them having a different switching frequency), using the master timer as the 6th time base.

### 37.4.2 Buck converter with synchronous rectification

Synchronous rectification allows to minimize losses in buck converters, by means of a FET replacing the freewheeling diode. Synchronous rectification can be turned on or off on the fly depending on the output current level, as shown on Figure 338.

The main difference vs. a single-switch buck converter is the addition of a deadtime for an almost complementary waveform generation on HRTIM_CHA2, based on the reference waveform on HRTIM_CHA1 (see Figure 339).
37.4.3 Multiphase converters

Multiphase techniques can be applied to multiple power conversion topologies (buck, flyback). Their main benefits are:

- Reduction of the current ripple on the input and output capacitors
- Reduced EMI
- Higher efficiency at light load by dynamically changing the number of phases (phase shedding)

The HRTIM is able to manage multiple converters. The number of converters that can be controlled depends on the topologies and resources used (including the ADC triggers):

- 5 buck converters with synchronous rectification (SR), using the master timer and the 5 timers
- 4 buck converters (without SR), using the master timer and 2 timers
- ...

*Figure 341* presents the topology of a 3-phase interleaved buck converter.
The master timer is responsible for the phase management: it defines the phase relationship between the converters by resetting the timers periodically. The phase-shift is 360° divided by the number of phases, 120° in the given example.

The duty cycle is then programmed into each of the timers. The outputs are defined as follows:

- HRTIM_CHA1 set on master timer period, reset on TACMP1
- HRTIM_CHB1 set on master timer MCMP1, reset on TBCMP1
- HRTIM_CHC1 set on master timer MCMP2, reset on TCCMP1

The ADC trigger can be generated on TxCMP2 compare event. Since all ADC trigger sources are phase-shifted because of the converter topology, it is possible to have all of them combined into a single ADC trigger to save ADC resources (for instance 1 ADC regular channel for the full multi-phase converter).
37.4.4 Transition mode Power Factor Correction

The basic operating principle is to build up current into an inductor during a fixed Ton time. This current will then decay during the Toff time, and the period will be re-started when it becomes null. This is detected using a Zero Crossing Detection circuitry (ZCD), as shown on Figure 342. With a constant Ton time, the peak current value in the inductor is proportional to the rectified AC input voltage, which provides the power factor correction.

Figure 342. Transition mode PFC
This converter is operating with a constant Ton time and a variable frequency due to the Toff time variation (depending on the input voltage). It must also include some features to operate when no zero-crossing is detected, or to limit the Ton time in case of over-current (OC). The OC feedback is usually conditioned with the built-in comparator and routed onto an external event input.

Figure 343 presents the waveform during the various operating modes, with the following parameters defined:

- Ton Min: masks spurious overcurrent (freewheeling diode recovery current), represented as OC blanking
- Ton Max: practically, the converter set-point. It is defined by CMP1
- Toff Min: limits the frequency when the current limit is close to zero (demagnetization is very fast). It is defined with CMP2.
- Toff Max: prevents the system to be stuck if no ZCD occurs. It is defined with CMP4 in auto-delayed mode.

Both Toff values are auto-delayed since the value must be relative to the output falling edge.

Figure 343. Transition mode PFC waveforms
37.5 HRTIM registers

37.5.1 HRTIM Master Timer Control Register (HRTIM_MCR)

Address offset: 0x0000h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:30 **BRSTDMA[1:0]: Burst DMA Update**

These bits define how the update occurs relatively to a burst DMA transaction.

- 00: Update done independently from the DMA burst transfer completion
- 01: Update done when the DMA burst transfer is completed
- 10: Update done on master timer roll-over following a DMA burst transfer completion. This mode only works in continuous mode.
- 11: reserved

Bit 29 **MREPU: Master Timer Repetition update**

This bit defines whether an update occurs when the master timer repetition period is completed (either due to roll-over or reset events). MREPU can be set only if BRSTDMA[1:0] = 00 or 01.

- 0: Update on repetition disabled
- 1: Update on repetition enabled

Bit 28 Reserved, must be kept at reset value.

Bit 27 **PREEN: Preload enable**

This bit enables the registers preload mechanism and defines whether the write accesses to the memory mapped registers are done into HRTIM active or preload registers.

- 0: Preload disabled: the write access is directly done into the active register
- 1: Preload enabled: the write access is done into the preload register

Bits 26:25 **DACSYNC[1:0]: DAC Synchronization**

A DAC synchronization event can be enabled and generated when the master timer update occurs. These bits are defining on which output the DAC synchronization is sent (refer to Section 37.3.19: DAC triggers for connections details).

- 00: No DAC trigger generated
- 01: Trigger generated on hrtim_dac_trg1
- 10: Trigger generated on hrtim_dac_trg2
- 11: Trigger generated on hrtim_dac_trg3

Bits 24:22 Reserved, must be kept at reset value.

Bit 21 **TECEN: Timer E counter enable**

This bit starts the Timer E counter.

- 0: Timer E counter disabled
- 1: Timer E counter enabled

*Note: This bit must not be changed within a minimum of 8 cycles of f_{HRTIM} clock.*
Bit 20 **TDCEN: Timer D counter enable**
This bit starts the Timer D counter.
0: Timer D counter disabled
1: Timer D counter enabled
*Note: This bit must not be changed within a minimum of 8 cycles of f_{HRTIM} clock.*

Bit 19 **TCCEN: Timer C counter enable**
This bit starts the Timer C counter.
0: Timer C counter disabled
1: Timer C counter enabled
*Note: This bit must not be changed within a minimum of 8 cycles of f_{HRTIM} clock.*

Bit 18 **TBCEN: Timer B counter enable**
This bit starts the Timer B counter.
0: Timer B counter disabled
1: Timer B counter enabled
*Note: This bit must not be changed within a minimum of 8 cycles of f_{HRTIM} clock.*

Bit 17 **TACEN: Timer A counter enable**
This bit starts the Timer A counter.
0: Timer A counter disabled
1: Timer A counter enabled
*Note: This bit must not be changed within a minimum of 8 cycles of f_{HRTIM} clock.*

Bit 16 **MCEN: Master timer counter enable**
This bit starts the Master timer counter.
0: Master counter disabled
1: Master counter enabled
*Note: This bit must not be changed within a minimum of 8 cycles of f_{HRTIM} clock.*

Bits 15:14 **SYNCSRC[1:0]: Synchronization source**
These bits define the source and event to be sent on the synchronization outputs SYNCOUT[2:1]
00: Master timer Start
01: Master timer Compare 1 event
10: Timer A start/reset
11: Timer A Compare 1 event

Bits 13:12 **SYNCOUT[1:0]: Synchronization output**
These bits define the routing and conditioning of the synchronization output event.
00: disabled
01: Reserved.
10: Positive pulse on HRTIM_SCOUT output (16x f_{HRTIM} clock cycles)
11: Negative pulse on HRTIM_SCOUT output (16x f_{HRTIM} clock cycles)
*Note: This bitfield must not be modified once the counter is enabled (TxCEN bit set)*

Bit 11 **SYNCSTRTM: Synchronization Starts Master**
This bit enables the Master timer start when receiving a synchronization input event:
0: No effect on the Master timer
1: A synchronization input event starts the Master timer

Bit 10 **SYNCRSTM: Synchronization Resets Master**
This bit enables the Master timer reset when receiving a synchronization input event:
0: No effect on the Master timer
1: A synchronization input event resets the Master timer
Bits 9:8 **SYNCIN[1:0] Synchronization input**
These bits are defining the synchronization input source.
00: disabled. HRTIM is not synchronized and runs in standalone mode.
01: Reserved.
10: Internal event: the HRTIM is synchronized with the on-chip timer (see Synchronization input).
11: External event (input pin). A positive pulse on HRTIM_SCIN input triggers the HRTIM.
*Note: This parameter cannot be changed once the impacted timers are enabled.*

Bits 7:6 Reserved, must be kept at reset value.

Bit 5 **HALF: Half mode**
This bit enables the half duty-cycle mode: the HRTIM_MCMP1xR active register is automatically updated with HRTIM_MPER/2 value when HRTIM_MPER register is written.
0: Half mode disabled
1: Half mode enabled

Bit 4 **RETRIG: Re-triggerable mode**
This bit defines the behavior of the master timer counter in single-shot mode.
0: The timer is not re-triggerable: a counter reset can be done only if the counter is stopped (period elapsed)
1: The timer is re-triggerable: a counter reset is done whatever the counter state (running or stopped)

Bit 3 **CONT: Continuous mode**
0: The timer operates in single-shot mode and stops when it reaches the MPER value
1: The timer operates in continuous (free-running) mode and rolls over to zero when it reaches the MPER value

Bits 2:0 **CKPSC[2:0]: Clock prescaler**
These bits define the master timer clock prescaler ratio.
The counter clock equivalent frequency \( f_{\text{COUNTER}} \) is equal to \( f_{\text{HRCK}} / 2^{(\text{CKPSC}[2:0]-5)} \).
The prescaling ratio cannot be modified once the timer is enabled.
000: Reserved
001: Reserved
010: Reserved
011: Reserved
100: Reserved
101: \( f_{\text{COUNTER}} = f_{\text{HRTIM}} \)
110: \( f_{\text{COUNTER}} = f_{\text{HRTIM}} / 2 \)
111: \( f_{\text{COUNTER}} = f_{\text{HRTIM}} / 4 \)
### 37.5.2 HRTIM Master Timer Interrupt Status Register (HRTIM\_MISR)

Address offset: 0x0004h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:7</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

**Bit 6** **MUPD**: Master Update Interrupt Flag  
This bit is set by hardware when the Master timer registers are updated.  
0: No Master Update interrupt occurred  
1: Master Update interrupt occurred

**Bit 5** **SYNC**: Sync Input Interrupt Flag  
This bit is set by hardware when a synchronization input event is received.  
0: No Sync input interrupt occurred  
1: Sync input interrupt occurred

**Bit 4** **MREP**: Master Repetition Interrupt Flag  
This bit is set by hardware when the Master timer repetition period has elapsed.  
0: No Master Repetition interrupt occurred  
1: Master Repetition interrupt occurred

**Bit 3** **MCMP4**: Master Compare 4 Interrupt Flag  
Refer to MCMP1 description

**Bit 2** **MCMP3**: Master Compare 3 Interrupt Flag  
Refer to MCMP1 description

**Bit 1** **MCMP2**: Master Compare 2 Interrupt Flag  
Refer to MCMP1 description

**Bit 0** **MCMP1**: Master Compare 1 Interrupt Flag  
This bit is set by hardware when the Master timer counter matches the value programmed in the master Compare 1 register.  
0: No Master Compare 1 interrupt occurred  
1: Master Compare 1 interrupt occurred
### 37.5.3 HRTIM Master Timer Interrupt Clear Register (HRTIM_MICR)

Address offset: 0x0000h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:7 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 6 <strong>MUPDC</strong>: Master update interrupt flag clear</td>
</tr>
<tr>
<td>Writing 1 to this bit clears the MUPDC flag in HRTIM_MISR register</td>
</tr>
<tr>
<td>Bit 5 <strong>SYNCC</strong>: Sync input interrupt flag clear</td>
</tr>
<tr>
<td>Writing 1 to this bit clears the SYNCC flag in HRTIM_MISR register</td>
</tr>
<tr>
<td>Bit 4 <strong>MREPC</strong>: Repetition interrupt flag clear</td>
</tr>
<tr>
<td>Writing 1 to this bit clears the MREPC flag in HRTIM_MISR register</td>
</tr>
<tr>
<td>Bit 3 <strong>MCMP4C</strong>: Master Compare 4 interrupt flag clear</td>
</tr>
<tr>
<td>Writing 1 to this bit clears the MCMP4C flag in HRTIM_MISR register</td>
</tr>
<tr>
<td>Bit 2 <strong>MCMP3C</strong>: Master Compare 3 interrupt flag clear</td>
</tr>
<tr>
<td>Writing 1 to this bit clears the MCMP3C flag in HRTIM_MISR register</td>
</tr>
<tr>
<td>Bit 1 <strong>MCMP2C</strong>: Master Compare 2 interrupt flag clear</td>
</tr>
<tr>
<td>Writing 1 to this bit clears the MCMP2C flag in HRTIM_MISR register</td>
</tr>
<tr>
<td>Bit 0 <strong>MCMP1C</strong>: Master Compare 1 interrupt flag clear</td>
</tr>
<tr>
<td>Writing 1 to this bit clears the MCMP1C flag in HRTIM_MISR register</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x0000h</th>
<th>Reset value: 0x0000 0000</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td>w w w w w w w w</td>
</tr>
</tbody>
</table>

- **w**: Write
- **Res.**: Reserved
- **MUPDC**: Master update Interrupt flag clear
- **MCMP4C**: Master Compare 4 Interrupt flag clear
- **SYNCC**: Sync input Interrupt flag clear
- **MREPC**: Repetition Interrupt flag clear
- **MCMP3C**: Master Compare 3 Interrupt flag clear
- **MCMP2C**: Master Compare 2 Interrupt flag clear
- **MCMP1C**: Master Compare 1 Interrupt flag clear
### HRTIM Master Timer DMA / Interrupt Enable Register (HRTIM_MDIER)

Address offset: 0x000Ch  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>MUPD DE</th>
<th>SYNCD E</th>
<th>MREP DE</th>
<th>MCMP 4DE</th>
<th>MCMP 3DE</th>
<th>MCMP 2DE</th>
<th>MCMP 1DE</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

- **Bit 22** **MUPDDE**: Master Update DMA request Enable  
  This bit is set and cleared by software to enable/disable the Master update DMA requests.  
  0: Master update DMA request disabled  
  1: Master update DMA request enabled

- **Bit 21** **SYNCDE**: Sync Input DMA request Enable  
  This bit is set and cleared by software to enable/disable the Sync input DMA requests.  
  0: Sync input DMA request disabled  
  1: Sync input DMA request enabled

- **Bit 20** **MREPDE**: Master Repetition DMA request Enable  
  This bit is set and cleared by software to enable/disable the Master timer repetition DMA requests.  
  0: Repetition DMA request disabled  
  1: Repetition DMA request enabled

- **Bit 19** **MCMP4DE**: Master Compare 4 DMA request Enable  
  Refer to MCMP1DE description

- **Bit 18** **MCMP3DE**: Master Compare 3 DMA request Enable  
  Refer to MCMP1DE description

- **Bit 17** **MCMP2DE**: Master Compare 2 DMA request Enable  
  Refer to MCMP1DE description

- **Bit 16** **MCMP1DE**: Master Compare 1 DMA request Enable  
  This bit is set and cleared by software to enable/disable the Master timer Compare 1 DMA requests.  
  0: Compare 1 DMA request disabled  
  1: Compare 1 DMA request enabled

Bits 15:6 Reserved, must be kept at reset value.

- **Bit 6** **MUPDIE**: Master Update Interrupt Enable  
  This bit is set and cleared by software to enable/disable the Master timer registers update interrupts  
  0: Master update interrupts disabled  
  1: Master update interrupts enabled
Bit 5 **SYNCIE**: Sync Input Interrupt Enable
- This bit is set and cleared by software to enable/disable the Sync input interrupts
- 0: Sync input interrupts disabled
- 1: Sync input interrupts enabled

Bit 4 **MREPIE**: Master Repetition Interrupt Enable
- This bit is set and cleared by software to enable/disable the Master timer repetition interrupts
- 0: Master repetition interrupt disabled
- 1: Master repetition interrupt enabled

Bit 3 **MCMP4IE**: Master Compare 4 Interrupt Enable
- Refer to MCMP1IE description

Bit 2 **MCMP3IE**: Master Compare 3 Interrupt Enable
- Refer to MCMP1IE description

Bit 1 **MCMP2IE**: Master Compare 2 Interrupt Enable
- Refer to MCMP1IE description

Bit 0 **MCMP1IE**: Master Compare 1 Interrupt Enable
- This bit is set and cleared by software to enable/disable the Master timer Compare 1 interrupt
- 0: Compare 1 interrupt disabled
- 1: Compare 1 interrupt enabled
### 37.5.5 HRTIM Master Timer Counter Register (HRTIM_MCNTR)

Address offset: 0x0010h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**MCNT[15:0]**

| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **MCNT[15:0]: Counter value**

Holds the master timer counter value. This register can only be written when the master timer is stopped (MCEN = 0 in HRTIM_MCR).

*Note: The timer behavior is not guaranteed if the counter value is set above the HRTIM_MPER register value.*

### 37.5.6 HRTIM Master Timer Period Register (HRTIM_MPER)

Address offset: 0x0014h  
Reset value: 0x0000 FFDF

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**MPER[15:0]**

| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **MPER[15:0]: Master Timer Period value**

This register defines the counter overflow value.  
The period value must be above or equal to 3 periods of the \( f_{\text{HRTIM}} \) clock.  
The maximum value is 0x0000 FFDF.
### 37.5.7 HRTIM Master Timer Repetition Register (HRTIM_MREP)

Address offset: 0x0018h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **MREP[7:0]: Master Timer Repetition period value**  
This register holds the repetition period value for the master counter. It is either the preload register or the active register if preload is disabled.

### 37.5.8 HRTIM Master Timer Compare 1 Register (HRTIM_MCMP1R)

Address offset: 0x001Ch  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **MCMP1[15:0]: Master Timer Compare 1 value**  
This register holds the master timer Compare 1 value. It is either the preload register or the active register if preload is disabled.

The compare value must be above or equal to 3 periods of the f\(_{HRTIM}\) clock.
### 37.5.9 HRTIM Master Timer Compare 2 Register (HRTIM_MCP2R)

Address offset: 0x0024h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**MCMP2[15:0]**

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **MCMP2[15:0]: Master Timer Compare 2 value**

This register holds the master timer Compare 2 value. It is either the preload register or the active register if preload is disabled.

The compare value must be above or equal to 3 periods of the $f_{HRTIM}$ clock.

### 37.5.10 HRTIM Master Timer Compare 3 Register (HRTIM_MCP3R)

Address offset: 0x0028h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**MCMP3[15:0]**

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **MCMP3[15:0]: Master Timer Compare 3 value**

This register holds the master timer Compare 3 value. It is either the preload register or the active register if preload is disabled.

The compare value must be above or equal to 3 periods of the $f_{HRTIM}$ clock.
### 37.5.11 HRTIM Master Timer Compare 4 Register (HRTIM_MCMP4R)

Address offset: 0x002Ch  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**Bits 31:16**: Reserved, must be kept at reset value.

**Bits 15:0** **MCMP4[15:0]: Master Timer Compare 4 value**

This register holds the master timer Compare 4 value. It is either the preload register or the active register if preload is disabled.

The compare value must be above or equal to 3 periods of the \( f_{\text{HRTIM}} \) clock.
37.5.12 HRTIM Timerx Control Register (HRTIM_TIMxCR)

Address offset: 0x00000h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:28</th>
<th>UPDGAT[3:0]: Update Gating</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
</tr>
</tbody>
</table>

These bits define how the update occurs relatively to the burst DMA transaction and the external update request on update enable inputs 1 to 3 (see Table 314: Update enable inputs and sources). The update events, as mentioned below, can be: MSTU, TEU, TDU, TCU, TBU, TAU, TxRSTU, TxREPU.

0000: the update occurs independently from the DMA burst transfer
0001: the update occurs when the DMA burst transfer is completed
0010: the update occurs on the update event following the DMA burst transfer completion
0011: the update occurs on a rising edge of HRTIM update enable input 1 (hrtim_upd_en1)
0100: the update occurs on a rising edge of HRTIM update enable input 2 (hrtim_upd_en2)
0101: the update occurs on a rising edge of HRTIM update enable input 3 (hrtim_upd_en3)
0110: the update occurs on the update event following a rising edge of HRTIM update enable input 1 (hrtim_upd_en1)
0111: the update occurs on the update event following a rising edge of HRTIM update enable input 2 (hrtim_upd_en2)
1000: the update occurs on the update event following a rising edge of HRTIM update enable input 3 (hrtim_upd_en3)
Other codes: reserved

Note: This bitfield must be reset before programming a new value.

For UPDGAT[3:0] values equal to 0001, 0011, 0100, 0101, it is possible to have multiple concurrent update source (for instance RSTU and DMA burst).

Bit 27 PREEN: Preload enable

This bit enables the registers preload mechanism and defines whether a write access into a preloadable register is done into the active or the preload register.
0: Preload disabled: the write access is directly done into the active register
1: Preload enabled: the write access is done into the preload register

Bits 26:25 DACSYNC[1:0]: DAC Synchronization

A DAC synchronization event is generated when the timer update occurs. These bits are defining on which output the DAC synchronization is sent (refer to Section 37.3.19: DAC triggers for connections details).
00: No DAC trigger generated
01: Trigger generated on hrtim_dac_trg1
10: Trigger generated on hrtim_dac_trg2
11: Trigger generated on hrtim_dac_trg3
Bit 24 **MSTU**: Master Timer update
Register update is triggered by the master timer update.
0: Update by master timer disabled
1: Update by master timer enabled

Bit 23 In HRTIM_TIMACR, HRTIM_TIMBCR, HRTIM_TIMCCR, HRTIM_TIMDCR:
**TEU**: Timer E update
Register update is triggered by the timer E update
0: Update by timer E disabled
1: Update by timer E enabled

In HRTIM_TIMECR:
Reserved, must be kept at reset value

Bit 22 In HRTIM_TIMACR, HRTIM_TIMBCR, HRTIM_TIMCCR, HRTIM_TIMDCR:
**TDU**: Timer D update
Register update is triggered by the timer D update
0: Update by timer D disabled
1: Update by timer D enabled

In HRTIM_TIMDCR:
Reserved, must be kept at reset value

Bit 21 In HRTIM_TIMACR, HRTIM_TIMBCR, HRTIM_TIMCCR, HRTIM_TIMDCR:
**TCU**: Timer C update
Register update is triggered by the timer C update
0: Update by timer C disabled
1: Update by timer C enabled

In HRTIM_TIMCCR:
Reserved, must be kept at reset value

Bit 20 In HRTIM_TIMACR, HRTIM_TIMBCR, HRTIM_TIMCCR, HRTIM_TIMDCR:
**TBU**: Timer B update
Register update is triggered by the timer B update
0: Update by timer B disabled
1: Update by timer B enabled

In HRTIM_TIMBCR:
Reserved, must be kept at reset value

Bit 19 In HRTIM_TIMBCR, HRTIM_TIMCCR, HRTIM_TIMDCR, HRTIM_TIMECR:
**TAU**: Timer A update
Register update is triggered by the timer A update
0: Update by timer A disabled
1: Update by timer A enabled

In HRTIM_TIMACR:
Reserved, must be kept at reset value
Bit 18 **TxRSTU**: Timer x reset update  
Register update is triggered by Timer x counter reset or roll-over to 0 after reaching the period value in continuous mode.  
0: Update by timer x reset / roll-over disabled  
1: Update by timer x reset / roll-over enabled  

Bit 17 **TxREPU**: Timer x Repetition update  
Register update is triggered when the counter rolls over and HRTIM_REPx = 0  
0: Update on repetition disabled  
1: Update on repetition enabled  

Bit 16 Reserved, must be kept at reset value.  

Bits 15:14 **DELCMP4[1:0]**: CMP4 auto-delayed mode  
This bitfield defines whether the compare register is behaving in standard mode (compare match issued as soon as counter equal compare), or in auto-delayed mode (see Auto-delayed mode).  
00: CMP4 register is always active (standard compare mode)  
01: CMP4 value is recomputed and is active following a capture 2 event  
10: CMP4 value is recomputed and is active following a capture 2 event, or is recomputed and active after Compare 1 match (timeout function if capture 2 event is missing)  
11: CMP4 value is recomputed and is active following a capture event, or is recomputed and active after Compare 3 match (timeout function if capture event is missing)  

*Note: This bitfield must not be modified once the counter is enabled (TxCEN bit set)*  

Bits 13:12 **DELCMP2[1:0]**: CMP2 auto-delayed mode  
This bitfield defines whether the compare register is behaving in standard mode (compare match issued as soon as counter equal compare), or in auto-delayed mode (see Auto-delayed mode).  
00: CMP2 register is always active (standard compare mode)  
01: CMP2 value is recomputed and is active following a capture 1 event  
10: CMP2 value is recomputed and is active following a capture 1 event, or is recomputed and active after Compare 1 match (timeout function if capture event is missing)  
11: CMP2 value is recomputed and is active following a capture 1 event, or is recomputed and active after Compare 3 match (timeout function if capture event is missing)  

*Note: This bitfield must not be modified once the counter is enabled (TxCEN bit set)*  

Bit 11 **SYNCSTRTx**: Synchronization Starts Timer x  
This bit defines the Timer x behavior following the synchronization event:  
0: No effect on Timer x  
1: A synchronization input event starts the Timer x  

Bit 10 **SYNCRSTx**: Synchronization Resets Timer x  
This bit defines the Timer x behavior following the synchronization event:  
0: No effect on Timer x  
1: A synchronization input event resets the Timer x  

Bits 9:7 Reserved, must be kept at reset value.  

Bit 6 **PSHPLL**: Push-Pull mode enable  
This bit enables the push-pull mode.  
0: Push-Pull mode disabled  
1: Push-Pull mode enabled  

*Note: This bitfield must not be modified once the counter is enabled (TxCEN bit set)*
Bit 5 **HALF**: *Half mode enable*

This bit enables the half duty-cycle mode: the HRTIM_CMP1xR active register is automatically updated with HRTIM_PERxR/2 value when HRTIM_PERxR register is written.

0: Half mode disabled
1: Half mode enabled

Bit 4 **RETRIG**: *Re-triggerable mode*

This bit defines the counter behavior in single shot mode.

0: The timer is not re-triggerable: a counter reset is done if the counter is stopped (period elapsed in single-shot mode or counter stopped in continuous mode)
1: The timer is re-triggerable: a counter reset is done whatever the counter state.

Bit 3 **CONT**: *Continuous mode*

This bit defines the timer operating mode.

0: The timer operates in single-shot mode and stops when it reaches TIMxPER value
1: The timer operates in continuous mode and rolls over to zero when it reaches TIMxPER value

Bits 2:0 **CKPSCx[2:0]**: *HRTIM Timer x Clock prescaler*

These bits define the master timer clock prescaler ratio. The counter clock equivalent frequency \( f_{\text{COUNTER}} \) is equal to \( f_{\text{HRTIM}} / 2^{(\text{CKPSC}[2:0]-5)} \).

The prescaling ratio cannot be modified once the timer is enabled.

- 000: Reserved
- 001: Reserved
- 010: Reserved
- 011: Reserved
- 100: Reserved
- 101: \( f_{\text{COUNTER}} = f_{\text{HRTIM}} \)
- 110: \( f_{\text{COUNTER}} = f_{\text{HRTIM}} / 2 \)
- 111: \( f_{\text{COUNTER}} = f_{\text{HRTIM}} / 4 \)
37.5.13  HRTIM Timerx Interrupt Status Register (HRTIM_TIMxISR)

Address offset: 0x0004h (this offset address is relative to timer x base address)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
</tbody>
</table>

Bits 31:22  Reserved, must be kept at reset value.

Bit 21  **O2CPY**: Output 2 Copy
This status bit is a raw copy of the output 2 state, before the output stage (chopper, polarity). It allows to check the current output state before re-enabling the output after a delayed protection.
0: Output 2 is inactive
1: Output 2 is active

Bit 20  **O1CPY**: Output 1 Copy
This status bit is a raw copy of the output 1 state, before the output stage (chopper, polarity). It allows to check the current output state before re-enabling the output after a delayed protection.
0: Output 1 is inactive
1: Output 1 is active

Bit 19  **O2STA T**: Output 2 Status
This status bit indicates the output 2 state when the delayed idle protection was triggered. This bit is updated upon any new delayed protection entry. This bit is not updated in balanced idle.
0: Output 2 was inactive
1: Output 2 was active

Bit 18  **O1STA T**: Output 1 Status
This status bit indicates the output 1 state when the delayed idle protection was triggered. This bit is updated upon any new delayed protection entry. This bit is not updated in balanced idle.
0: Output 1 was inactive
1: Output 1 was active

Bit 17  **IPPSTA T**: Idle Push Pull Status
This status bit indicates on which output the signal was applied, in push-pull mode balanced fault mode or delayed idle mode, when the protection was triggered (whatever the output state, active or inactive).
0: Protection occurred when the output 1 was active and output 2 forced inactive
1: Protection occurred when the output 2 was active and output 1 forced inactive

Bit 16  **CPPSTA T**: Current Push Pull Status
This status bit indicates on which output the signal is currently applied, in push-pull mode. It is only significant in this configuration.
0: Signal applied on output 1 and output 2 forced inactive
1: Signal applied on output 2 and output 1 forced inactive

Bit 15  Reserved

Bit 14  **DLYPRT**: Delayed Protection Flag
This bit indicates delayed idle or the balanced idle mode entry.
Bit 13 **RST**: Reset and/or roll-over Interrupt Flag
   This bit is set by hardware when the timer x counter is reset or rolls over in continuous mode.
   0: No TIMx counter reset/roll-over interrupt occurred
   1: TIMX counter reset/roll-over interrupt occurred

Bit 12 **RSTx2**: Output 2 Reset Interrupt Flag
   Refer to RSTx1 description

Bit 11 **SETx2**: Output 2 Set Interrupt Flag
   Refer to SETx1 description

Bit 10 **RSTx1**: Output 1 Reset Interrupt Flag
   This bit is set by hardware when the Tx1 output is reset (goes from active to inactive mode).
   0: No Tx1 output reset interrupt occurred
   1: Tx1 output reset interrupt occurred

Bit 9 **SETx1**: Output 1 Set Interrupt Flag
   This bit is set by hardware when the Tx1 output is set (goes from inactive to active mode).
   0: No Tx1 output set interrupt occurred
   1: Tx1 output set interrupt occurred

Bit 8 **CPT2**: Capture2 Interrupt Flag
   Refer to CPT1 description

Bit 7 **CPT1**: Capture1 Interrupt Flag
   This bit is set by hardware when the timer x capture 1 event occurs.
   0: No timer x Capture 1 reset interrupt occurred
   1: Timer x output 1 reset interrupt occurred

Bit 6 **UPD**: Update Interrupt Flag
   This bit is set by hardware when the timer x update event occurs.
   0: No timer x update interrupt occurred
   1: Timer x update interrupt occurred

Bit 5 Reserved, must be kept at reset value.

Bit 4 **REP**: Repetition Interrupt Flag
   This bit is set by hardware when the timer x repetition period has elapsed.
   0: No timer x repetition interrupt occurred
   1: Timer x repetition interrupt occurred

Bit 3 **CMP4**: Compare 4 Interrupt Flag
   Refer to CMP1 description

Bit 2 **CMP3**: Compare 3 Interrupt Flag
   Refer to CMP1 description

Bit 1 **CMP2**: Compare 2 Interrupt Flag
   Refer to CMP1 description

Bit 0 **CMP1**: Compare 1 Interrupt Flag
   This bit is set by hardware when the timer x counter matches the value programmed in the
   Compare 1 register.
   0: No Compare 1 interrupt occurred
   1: Compare 1 interrupt occurred
### 37.5.14 HRTIM Timerx Interrupt Clear Register (HRTIM_TIMxICR)

Address offset: 0x0008h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DLYPRTC</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>RSTC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RSTx2C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SET2xC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RSTx1C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SET1xC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CPT2C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CPT1C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>UPDC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **Bits 31:15** Reserved, must be kept at reset value.

- **Bit 14** **DLYPRTC**: Delayed Protection Flag Clear
  
  Writing 1 to this bit clears the DLYPRT flag in HRTIM_TIMxISR register

- **Bit 13** **RSTC**: Reset Interrupt flag Clear
  
  Writing 1 to this bit clears the RST flag in HRTIM_TIMxISR register

- **Bit 12** **RSTx2C**: Output 2 Reset flag Clear
  
  Writing 1 to this bit clears the RSTx2 flag in HRTIM_TIMxISR register

- **Bit 11** **SETx2C**: Output 2 Set flag Clear
  
  Writing 1 to this bit clears the SETx2 flag in HRTIM_TIMxISR register

- **Bit 10** **RSTx1C**: Output 1 Reset flag Clear
  
  Writing 1 to this bit clears the RSTx1 flag in HRTIM_TIMxISR register

- **Bit 9** **SETx1C**: Output 1 Set flag Clear
  
  Writing 1 to this bit clears the SETx1 flag in HRTIM_TIMxISR register

- **Bit 8** **CPT2C**: Capture2 Interrupt flag Clear
  
  Writing 1 to this bit clears the CPT2 flag in HRTIM_TIMxISR register

- **Bit 7** **CPT1C**: Capture1 Interrupt flag Clear
  
  Writing 1 to this bit clears the CPT1 flag in HRTIM_TIMxISR register

- **Bit 6** **UPDC**: Update Interrupt flag Clear
  
  Writing 1 to this bit clears the UPD flag in HRTIM_TIMxISR register

- **Bit 5** Reserved, must be kept at reset value.

- **Bit 4** **REPC**: Repetition Interrupt flag Clear
  
  Writing 1 to this bit clears the REP flag in HRTIM_TIMxISR register

- **Bit 3** **CMP4C**: Compare 4 Interrupt flag Clear
  
  Writing 1 to this bit clears the CMP4 flag in HRTIM_TIMxISR register

- **Bit 2** **CMP3C**: Compare 3 Interrupt flag Clear
  
  Writing 1 to this bit clears the CMP3 flag in HRTIM_TIMxISR register

- **Bit 1** **CMP2C**: Compare 2 Interrupt flag Clear
  
  Writing 1 to this bit clears the CMP2 flag in HRTIM_TIMxISR register

- **Bit 0** **CMP1C**: Compare 1 Interrupt flag Clear
  
  Writing 1 to this bit clears the CMP1 flag in HRTIM_TIMxISR register
### 37.5.15 HRTIM Timerx DMA / Interrupt Enable Register (HRTIM_TIMxDIER)

Address offset: 0x000Ch (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Reserved</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 30</td>
<td>DLYPRTDE: Delayed Protection DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by software to enable/disable DMA requests on delayed protection.</td>
</tr>
<tr>
<td></td>
<td>0: Delayed protection DMA request disabled</td>
</tr>
<tr>
<td></td>
<td>1: Delayed protection DMA request enabled</td>
</tr>
<tr>
<td>Bit 29</td>
<td>RSTDE: Reset/roll-over DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by software to enable/disable DMA requests on timer x counter reset or roll-over in continuous mode.</td>
</tr>
<tr>
<td></td>
<td>0: Timer x counter reset/roll-over DMA request disabled</td>
</tr>
<tr>
<td></td>
<td>1: Timer x counter reset/roll-over DMA request enabled</td>
</tr>
<tr>
<td>Bit 28</td>
<td>RSTx2DE: Output 2 Reset DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>Refer to RSTx1DE description</td>
</tr>
<tr>
<td>Bit 27</td>
<td>SETx2DE: Output 2 Set DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>Refer to SETx1DE description</td>
</tr>
<tr>
<td>Bit 26</td>
<td>RSTx1DE: Output 1 Reset DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by software to enable/disable Tx1 output reset DMA requests.</td>
</tr>
<tr>
<td></td>
<td>0: Tx1 output reset DMA request disabled</td>
</tr>
<tr>
<td></td>
<td>1: Tx1 output reset DMA request enabled</td>
</tr>
<tr>
<td>Bit 25</td>
<td>SETx1DE: Output 1 Set DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by software to enable/disable Tx1 output set DMA requests.</td>
</tr>
<tr>
<td></td>
<td>0: Tx1 output set DMA request disabled</td>
</tr>
<tr>
<td></td>
<td>1: Tx1 output set DMA request enabled</td>
</tr>
<tr>
<td>Bit 24</td>
<td>CPT2DE: Capture 2 DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>Refer to CPT1DE description</td>
</tr>
<tr>
<td>Bit 23</td>
<td>CPT1DE: Capture 1 DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by software to enable/disable Capture 1 DMA requests.</td>
</tr>
<tr>
<td></td>
<td>0: Capture 1 DMA request disabled</td>
</tr>
<tr>
<td></td>
<td>1: Capture 1 DMA request enabled</td>
</tr>
<tr>
<td>Bit 22</td>
<td>UPDDE: Update DMA request Enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by software to enable/disable DMA requests on update event.</td>
</tr>
<tr>
<td></td>
<td>0: Update DMA request disabled</td>
</tr>
<tr>
<td></td>
<td>1: Update DMA request enabled</td>
</tr>
</tbody>
</table>
Bit 21  Reserved, must be kept at reset value.

Bit 20  **REPDE**: Repetition DMA request Enable
       This bit is set and cleared by software to enable/disable DMA requests on repetition event.
       0: Repetition DMA request disabled
       1: Repetition DMA request enabled

Bit 19  **CMP4DE**: Compare 4 DMA request Enable
        Refer to CMP1DE description

Bit 18  **CMP3DE**: Compare 3 DMA request Enable
        Refer to CMP1DE description

Bit 17  **CMP2DE**: Compare 2 DMA request Enable
        Refer to CMP1DE description

Bit 16  **CMP1DE**: Compare 1 DMA request Enable
        This bit is set and cleared by software to enable/disable the Compare 1 DMA requests.
        0: Compare 1 DMA request disabled
        1: Compare 1 DMA request enabled

Bit 15  Reserved

Bit 14  **DLYPRTE**: Delayed Protection Interrupt Enable
       This bit is set and cleared by software to enable/disable interrupts on delayed protection.
       0: Delayed protection interrupts disabled
       1: Delayed protection interrupts enabled

Bit 13  **RSTIE**: Reset/roll-over Interrupt Enable
       This bit is set and cleared by software to enable/disable interrupts on timer x counter reset or roll-over in continuous mode.
       0: Timer x counter reset/roll-over interrupt disabled
       1: Timer x counter reset/roll-over interrupt enabled

Bit 12  **RSTx2IE**: Output 2 Reset Interrupt Enable
        Refer to RSTx1IE description

Bit 11  **SETx2IE**: Output 2 Set Interrupt Enable
        Refer to SETx1IE description

Bit 10  **RSTx1IE**: Output 1 Reset Interrupt Enable
        This bit is set and cleared by software to enable/disable Tx1 output reset interrupts.
        0: Tx1 output reset interrupts disabled
        1: Tx1 output reset interrupts enabled

Bit 9   **SETx1IE**: Output 1 Set Interrupt Enable
        This bit is set and cleared by software to enable/disable Tx1 output set interrupts.
        0: Tx1 output set interrupts disabled
        1: Tx1 output set interrupts enabled

Bit 8   **CPT2IE**: Capture Interrupt Enable
        Refer to CPT1IE description

Bit 7   **CPT1IE**: Capture Interrupt Enable
        This bit is set and cleared by software to enable/disable Capture 1 interrupts.
        0: Capture 1 interrupts disabled
        1: Capture 1 interrupts enabled
Bit 6 **UPDIE**: Update Interrupt Enable  
This bit is set and cleared by software to enable/disable update event interrupts.  
0: Update interrupts disabled  
1: Update interrupts enabled  

Bit 5 Reserved, must be kept at reset value.  

Bit 4 **REPIE**: Repetition Interrupt Enable  
This bit is set and cleared by software to enable/disable repetition event interrupts.  
0: Repetition interrupts disabled  
1: Repetition interrupts enabled  

Bit 3 **CMP4IE**: Compare 4 Interrupt Enable  
Refer to **CMP1IE** description  

Bit 2 **CMP3IE**: Compare 3 Interrupt Enable  
Refer to **CMP1IE** description  

Bit 1 **CMP2IE**: Compare 2 Interrupt Enable  
Refer to **CMP1IE** description  

Bit 0 **CMP1IE**: Compare 1 Interrupt Enable  
This bit is set and cleared by software to enable/disable the Compare 1 interrupts.  
0: Compare 1 interrupt disabled  
1: Compare 1 interrupt enabled
37.5.16 HRTIM Timerx Counter Register (HRTIM_CNTxR)

Address offset: 0x0010h (this offset address is relative to timer x base address)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 \textbf{CNTx[15:0]: Timerx Counter value}
This register holds the Timerx counter value. It can only be written when the timer is stopped (TxCEN = 0 in HRTIM_TIMxCR).

\textit{Note: The timer behavior is not guaranteed if the counter value is above the HRTIM_PERxR register value.}

37.5.17 HRTIM Timerx Period Register (HRTIM_PERxR)

Address offset: 0x14h (this offset address is relative to timer x base address)
Reset value: 0x0000 FFDF

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 \textbf{PERx[15:0]: Timerx Period value}
This register holds timer x period value.
This register holds either the content of the preload register or the content of the active register if preload is disabled.
The period value must be above or equal to 3 periods of the $f_{HRTIM}$ clock.
The maximum value is 0x0000 FFDF.
37.5.18 HRTIM Timerx Repetition Register (HRTIM_REPxR)
Address offset: 0x18h (this offset address is relative to timer x base address)
Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 REPx[7:0]: Timerx Repetition period value
This register holds the repetition period value.
This register holds either the content of the preload register or the content of the active register if preload is disabled.

37.5.19 HRTIM Timerx Compare 1 Register (HRTIM_CMP1xR)
Address offset: 0x1Ch (this offset address is relative to timer x base address)
Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

CMPlx[15:0]

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 CMPlx[15:0]: Timerx Compare 1 value
This register holds the compare 1 value.
This register holds either the content of the preload register or the content of the active register if preload is disabled.
The compare value must be above or equal to 3 periods of the fHRTIM clock.
### 37.5.20 HRTIM Timerx Compare 1 Compound Register (HRTIM_CMP1CxR)

Address offset: 0x20h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
</tr>
</tbody>
</table>

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **REPx[7:0]: Timerx Repetition value (aliased from HRTIM_REPx register)**

This bitfield is an alias from the REPx[7:0] bitfield in the HRTIMx_REPxR register.

Bits 15:0 **CMP1x[15:0]: Timerx Compare 1 value**

This bitfield is an alias from the CMP1x[15:0] bitfield in the HRTIMx_CMP1xR register.

### 37.5.21 HRTIM Timerx Compare 2 Register (HRTIM_CMP2xR)

Address offset: 0x24h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **CMP2x[15:0]: Timerx Compare 2 value**

This register holds the Compare 2 value.

This register holds either the content of the preload register or the content of the active register if preload is disabled.

The compare value must be above or equal to 3 periods of the \( f_{HRTIM} \) clock.

This register can behave as an auto-delayed compare register, if enabled with DELECMP2[1:0] bits in HRTIM_TIMxCR.
### 37.5.22 HRTIM Timerx Compare 3 Register (HRTIM_CMP3xR)

Address offset: 0x28h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**CMP3x[15:0]**

Bits 31:16 Reserved, must be kept at reset value.

**Bits 15:0** **CMP3x[15:0]: Timerx Compare 3 value**

- This register holds the Compare 3 value.
- This register holds either the content of the preload register or the content of the active register if preload is disabled.
- The compare value must be above or equal to 3 periods of the f\(_{\text{HRTIM}}\) clock.

### 37.5.23 HRTIM Timerx Compare 4 Register (HRTIM_CMP4xR)

Address offset: 0x2Ch (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**CMP4x[15:0]**

Bits 31:16 Reserved, must be kept at reset value.

**Bits 15:0** **CMP4x[15:0]: Timerx Compare 4 value**

- This register holds the Compare 4 value.
- This register holds either the content of the preload register or the content of the active register if preload is disabled.
- The compare value must be above or equal to 3 periods of the f\(_{\text{HRTIM}}\) clock.
- This register can behave as an auto-delayed compare register, if enabled with DELCMP4[1:0] bits in HRTIM_TIMxCR.
### 37.5.24 HRTIM Timerx Capture 1 Register (HRTIM_CPT1xR)

Address offset: 0x30h (this offset address is relative to timer x base address)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **CPT1x[15:0]: Timerx Capture 1 value**

This register holds the counter value when the capture 1 event occurred.

### 37.5.25 HRTIM Timerx Capture 2 Register (HRTIM_CPT2xR)

Address offset: 0x34h (this offset address is relative to timer x base address)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **CPT2x[15:0]: Timerx Capture 2 value**

This register holds the counter value when the capture 2 event occurred.
### 37.5.26 HRTIM Timerx Deadtime Register (HRTIM_DTxR)

Address offset: 0x38h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>DTFLK&lt;sub&gt;x&lt;/sub&gt;</th>
<th>Deadtime Falling Lock</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>DTFSL&lt;sub&gt;Kx&lt;/sub&gt;</td>
<td>Deadtime Falling Sign Lock</td>
</tr>
<tr>
<td></td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>SDTF&lt;sub&gt;x&lt;/sub&gt;</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>DTFx[8:0]</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 25</th>
<th>DTRSLK&lt;sub&gt;x&lt;/sub&gt;</th>
<th>Deadtime Rising Sign Lock</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>DTR&lt;sub&gt;Lx&lt;/sub&gt;</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>DTPRSC[1:0]</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>SDTR&lt;sub&gt;x&lt;/sub&gt;</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>DTRx[8:0]</td>
<td></td>
</tr>
</tbody>
</table>

#### Bit 31 DTFLK<sub>x</sub>: Deadtime Falling Lock

- This write-once bit prevents the deadtime (sign and value) to be modified, if enabled.
- 0: Deadtime falling value and sign is writable
- 1: Deadtime falling value and sign is read-only

**Note:** This bit is not preloaded

#### Bit 30 DTFSLK<sub>x</sub>: Deadtime Falling Sign Lock

- This write-once bit prevents the sign of falling deadtime to be modified, if enabled.
- 0: Deadtime falling sign is writable
- 1: Deadtime falling sign is read-only

**Note:** This bit is not preloaded

#### Bits 29:26 Reserved, must be kept at reset value.

#### Bit 25 SDTF<sub>x</sub>: Sign Deadtime Falling value

- This register determines whether the deadtime is positive (signals not overlapping) or negative (signals overlapping).
- 0: Positive deadtime on falling edge
- 1: Negative deadtime on falling edge

#### Bits 24:16 DTFx[8:0]: Deadtime Falling value

- This register holds the value of the deadtime following a falling edge of reference PWM signal.
- \( t_{DTF} = DTFx[8:0] \times t_{DTG} \)

#### Bit 15 DTRLK<sub>x</sub>: Deadtime Rising Lock

- This write-once bit prevents the deadtime (sign and value) to be modified, if enabled
- 0: Deadtime rising value and sign is writable
- 1: Deadtime rising value and sign is read-only

**Note:** This bit is not preloaded

#### Bit 14 DTRSLK<sub>x</sub>: Deadtime Rising Sign Lock

- This write-once bit prevents the sign of deadtime to be modified, if enabled
- 0: Deadtime rising sign is writable
- 1: Deadtime rising sign is read-only

**Note:** This bit is not preloaded

#### Bit 13 Reserved, must be kept at reset value.
Bits 12:10  **DTPRSC[2:0]: Deadtime Prescaler**
This register holds the value of the deadtime clock prescaler.
\[ t_{DTG} = (2^{(DTPRSC[2:0]-3)}) \times t_{HRTIM} \]
000: Reserved
001: Reserved
010: Reserved
011: \( t_{DTG} = t_{HRTIM} \)
100: \( t_{DTG} = t_{HRTIM} \times 2 \)
101: \( t_{DTG} = t_{HRTIM} \times 4 \)
110: \( t_{DTG} = t_{HRTIM} \times 8 \)
111: \( t_{DTG} = t_{HRTIM} \times 16 \)
This bitfield is read-only as soon as any of the lock bit is enabled (DTFLKx, DTFSLKx, DTRLKx, DTRSLKx).

Bit 9  **SDTRx: Sign Deadtime Rising value**
This register determines whether the deadtime is positive or negative (overlapping signals)
0: Positive deadtime on rising edge
1: Negative deadtime on rising edge

Bits 8:0  **DTRx[8:0]: Deadtime Rising value**
This register holds the value of the deadtime following a rising edge of reference PWM signal.
\[ t_{DTR} = DTRx[8:0] \times t_{DTG} \]
### HRTIM Timerx Output1 Set Register (HRTIM_SETx1R)

Address offset: 0x3Ch (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Register update event forces the output to its active state.</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>UPDATE</td>
<td>Registers update (transfer preload to active)</td>
</tr>
<tr>
<td>30</td>
<td>EXTEVNT10: External Event 10</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>29</td>
<td>EXTEVNT9: External Event 9</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>28</td>
<td>EXTEVNT8: External Event 8</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>27</td>
<td>EXTEVNT7: External Event 7</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>26</td>
<td>EXTEVNT6: External Event 6</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>25</td>
<td>EXTEVNT5: External Event 5</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>24</td>
<td>EXTEVNT4: External Event 4</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>23</td>
<td>EXTEVNT3: External Event 3</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>22</td>
<td>EXTEVNT2: External Event 2</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>21</td>
<td>EXTEVNT1: External Event 1</td>
<td>Refer to EXTEVNT1 description</td>
</tr>
<tr>
<td>20</td>
<td>TIMEVNT9: Timer Event 9</td>
<td>Refer to TIMEVNT1 description</td>
</tr>
<tr>
<td>19</td>
<td>TIMEVNT8: Timer Event 8</td>
<td>Refer to TIMEVNT1 description</td>
</tr>
<tr>
<td>18</td>
<td>TIMEVNT7: Timer Event 7</td>
<td>Refer to TIMEVNT1 description</td>
</tr>
<tr>
<td>17</td>
<td>TIMEVNT6: Timer Event 6</td>
<td>Refer to TIMEVNT1 description</td>
</tr>
</tbody>
</table>
Bit 16  **TIMEVNT5**: Timer Event 5  
Refer to TIMEVNT1 description

Bit 15  **TIMEVNT4**: Timer Event 4  
Refer to TIMEVNT1 description

Bit 14  **TIMEVNT3**: Timer Event 3  
Refer to TIMEVNT1 description

Bit 13  **TIMEVNT2**: Timer Event 2  
Refer to TIMEVNT1 description

Bit 12  **TIMEVNT1**: Timer Event 1  
Timers event 1 forces the output to its active state (refer to *Table 307* for Timer Events assignments)

Bit 11  **MSTCMP4**: Master Compare 4  
Master Timer Compare 4 event forces the output to its active state.

Bit 10  **MSTCMP3**: Master Compare 3  
Master Timer Compare 3 event forces the output to its active state.

Bit 9  **MSTCMP2**: Master Compare 2  
Master Timer Compare 2 event forces the output to its active state.

Bit 8  **MSTCMP1**: Master Compare 1  
Master Timer compare 1 event forces the output to its active state.

Bit 7  **MSTPER**: Master Period  
The master timer counter roll-over in continuous mode, or to the master timer reset in single-shot mode forces the output to its active state.

Bit 6  **CMP4**: Timer x Compare 4  
Timer A compare 4 event forces the output to its active state.

Bit 5  **CMP3**: Timer x Compare 3  
Timer A compare 3 event forces the output to its active state.

Bit 4  **CMP2**: Timer x Compare 2  
Timer A compare 2 event forces the output to its active state.

Bit 3  **CMP1**: Timer x Compare 1  
Timer A compare 1 event forces the output to its active state.

Bit 2  **PER**: Timer x Period  
Timer A Period event forces the output to its active state.

Bit 1  **RESYNC**: Timer A resynchronization  
Timer A reset event coming solely from software or SYNC input forces the output to its active state.  
*Note: Other timer reset are not affecting the output when RESYNC=1*

Bit 0  **SST**: Software Set trigger  
This bit forces the output to its active state. This bit can only be set by software and is reset by hardware.  
*Note: This bit is not preloaded*
37.5.28  **HRTIM Timerx Output1 Reset Register (HRTIM_RSTx1R)**

Address offset: 0x40h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>UPDAT E</td>
<td>EXT EVNT1 0</td>
<td>EXT EVNT9</td>
<td>EXT EVNT8</td>
<td>EXT EVNT7</td>
<td>EXT EVNT6</td>
<td>EXT EVNT5</td>
<td>EXT EVNT4</td>
<td>EXT EVNT3</td>
<td>EXT EVNT2</td>
<td>EXT EVNT1</td>
<td>TIM EVNT9</td>
<td>TIM EVNT8</td>
<td>TIM EVNT7</td>
<td>TIM EVNT6</td>
<td>TIM EVNT5</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  Refer to HRTIM_SETx1R bits description.

These bits are defining the source which can force the Tx1 output to its inactive state.

37.5.29  **HRTIM Timerx Output2 Set Register (HRTIM_SETx2R)**

Address offset: 0x44h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>UPDAT E</td>
<td>EXT EVNT1 0</td>
<td>EXT EVNT9</td>
<td>EXT EVNT8</td>
<td>EXT EVNT7</td>
<td>EXT EVNT6</td>
<td>EXT EVNT5</td>
<td>EXT EVNT4</td>
<td>EXT EVNT3</td>
<td>EXT EVNT2</td>
<td>EXT EVNT1</td>
<td>TIM EVNT9</td>
<td>TIM EVNT8</td>
<td>TIM EVNT7</td>
<td>TIM EVNT6</td>
<td>TIM EVNT5</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  Refer to HRTIM_SETx1R bits description.

These bits are defining the source which can force the Tx2 output to its active state.
### 37.5.30 HRTIM Timerx Output2 Reset Register (HRTIM_RSTx2R)

Address offset: 0x48h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>UPDAT E</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>EXT EVNT1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT9</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT EVNT1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT9</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>TIM EVNT4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TIM EVNT1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MST CMP4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MST CMP3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MST CMP2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MST CMP1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MST PER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMP4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMP3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMP2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMP1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RESYN C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SRT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 Refer to HRTIM_SETx1R bits description.

These bits are defining the source which can force the Tx2 output to its inactive state.
### 37.5.31 HRTIM Timerx External Event Filtering Register 1 (HRTIM_EEFxR1)

Address offset: 0x4Ch (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:29</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 28:25</td>
<td><strong>EE5FLTR[3:0]</strong>: External Event 5 filter</td>
</tr>
<tr>
<td>Bit 24</td>
<td><strong>EE5LTCH</strong>: External Event 5 latch</td>
</tr>
<tr>
<td>Bit 23</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 22:19</td>
<td><strong>EE4FLTR[3:0]</strong>: External Event 4 filter</td>
</tr>
<tr>
<td>Bit 18</td>
<td><strong>EE4LTCH</strong>: External Event 4 latch</td>
</tr>
<tr>
<td>Bit 17</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 16:13</td>
<td><strong>EE3FLTR[3:0]</strong>: External Event 3 filter</td>
</tr>
<tr>
<td>Bit 12</td>
<td><strong>EE3LTCH</strong>: External Event 3 latch</td>
</tr>
<tr>
<td>Bit 11</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 10:7</td>
<td><strong>EE2FLTR[3:0]</strong>: External Event 2 filter</td>
</tr>
<tr>
<td>Bit 6</td>
<td><strong>EE2LTCH</strong>: External Event 2 latch</td>
</tr>
</tbody>
</table>

| Bit 31 | Bit 30 | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 | Bit 23 | Bit 22 | Bit 21 | Bit 20 | Bit 19 | Bit 18 | Bit 17 | Bit 16 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |        | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     | rw     |

Bits 28:25: Refer to EE1FLTR[3:0] description

Bit 24: Refer to EE1LTCH description

Bit 23: Refer to EE1LTCH description

Bits 22:19: Refer to EE1LTCH description

Bit 18: Refer to EE1LTCH description

Bit 17: Refer to EE1LTCH description

Bits 16:13: Refer to EE1LTCH description

Bit 12: Refer to EE1LTCH description

Bit 11: Refer to EE1LTCH description

Bits 10:7: Refer to EE1LTCH description

Bit 6: Refer to EE1LTCH description
Bit 5 Reserved, must be kept at reset value.

Bits 4:1 EE1FLTR[3:0]: External Event 1 filter

  0000: No filtering
  0001: Blanking from counter reset/roll-over to Compare 1
  0010: Blanking from counter reset/roll-over to Compare 2
  0011: Blanking from counter reset/roll-over to Compare 3
  0100: Blanking from counter reset/roll-over to Compare 4
  0101: Blanking from another timing unit: TIMFLTR1 source (see Table 311 for details)
  0110: Blanking from another timing unit: TIMFLTR2 source (see Table 311 for details)
  0111: Blanking from another timing unit: TIMFLTR3 source (see Table 311 for details)
  1000: Blanking from another timing unit: TIMFLTR4 source (see Table 311 for details)
  1001: Blanking from another timing unit: TIMFLTR5 source (see Table 311 for details)
  1010: Blanking from another timing unit: TIMFLTR6 source (see Table 311 for details)
  1011: Blanking from another timing unit: TIMFLTR7 source (see Table 311 for details)
  1100: Blanking from another timing unit: TIMFLTR8 source (see Table 311 for details)
  1101: Windowing from counter reset/roll-over to Compare 2
  1110: Windowing from counter reset/roll-over to Compare 3
  1111: Windowing from another timing unit: TIMWIN source (see Table 312 for details)

Note: Whenever a compare register is used for filtering, the value must be strictly above 0.
This bitfield must not be modified once the counter is enabled (TxCEN bit set)

Bit 0 EE1LTCH: External Event 1 latch

  0: Event 1 is ignored if it happens during a blank, or passed through during a window.
  1: Event 1 is latched and delayed till the end of the blanking or windowing period.

Note: A timeout event is generated in window mode (EE1FLTR[3:0]=1101, 1110, 1111) if EE1LTCH = 0, except if the External event is programmed in fast mode (EExFAST = 1).
This bitfield must not be modified once the counter is enabled (TxCEN bit set)
37.5.32 **HRTIM Timerx External Event Filtering Register 2 (HRTIM_EEFxR2)**

Address offset: 0x50h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Access</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>rw</td>
<td>0x0000</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Access</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:29</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td>28:25</td>
<td><strong>EE10FLTR[3:0]</strong>: <em>External Event 10 filter</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1FLTR[3:0] description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 24</td>
<td><strong>EE10LTCH</strong>: <em>External Event 10 latch</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1LTCH description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 23</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td>22:19</td>
<td><strong>EE9FLTR[3:0]</strong>: <em>External Event 9 filter</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1FLTR[3:0] description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 18</td>
<td><strong>EE9LTCH</strong>: <em>External Event 9 latch</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1LTCH description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 17</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td>16:13</td>
<td><strong>EE8FLTR[3:0]</strong>: <em>External Event 8 filter</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1FLTR[3:0] description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 12</td>
<td><strong>EE8LTCH</strong>: <em>External Event 8 latch</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1LTCH description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 11</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td>10:7</td>
<td><strong>EE7FLTR[3:0]</strong>: <em>External Event 7 filter</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1FLTR[3:0] description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 6</td>
<td><strong>EE7LTCH</strong>: <em>External Event 7 latch</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1LTCH description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 5</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td>4:1</td>
<td><strong>EE6FLTR[3:0]</strong>: <em>External Event 6 filter</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1FLTR[3:0] description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 0</td>
<td><strong>EE6LTCH</strong>: <em>External Event 6 latch</em></td>
<td>rw</td>
<td>0x0000</td>
</tr>
<tr>
<td></td>
<td>Refer to EE1LTCH description</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
37.5.33  HRTIM Timerx Reset Register (HRTIM_RSTxR)

**HRTIM TimerA Reset Register (HRTIM_RSTAR)**

Address offset: 0xD4h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Res.</th>
<th>TIME CMP4</th>
<th>TIME CMP2</th>
<th>TIME CMP1</th>
<th>TIMD CMP4</th>
<th>TIMD CMP2</th>
<th>TIMD CMP1</th>
<th>TIMC CMP4</th>
<th>TIMC CMP2</th>
<th>TIMC CMP1</th>
<th>TIMB CMP4</th>
<th>TIMB CMP2</th>
<th>TIMB CMP1</th>
<th>EXTEV NT10</th>
<th>EXTEV NT9</th>
<th>EXTEV NT8</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>Extev NT7</td>
<td>Extev NT6</td>
<td>Extev NT5</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>Extev NT4</td>
<td>Extev NT3</td>
<td>Extev NT2</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>Extev NT1</td>
<td>Extev NT1</td>
<td>Extev NT</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31  Reserved, must be kept at reset value.

Bit 30  **TECPM4:** Timer E Compare 4  The timer A counter is reset upon timer E Compare 4 event.

Bit 29  **TECMP2:** Timer E Compare 2  The timer A counter is reset upon timer E Compare 2 event.

Bit 28  **TECMP1:** Timer E Compare 1  The timer A counter is reset upon timer E Compare 1 event.

Bit 27  **TDCMP4:** Timer D Compare 4  The timer A counter is reset upon timer D Compare 4 event.

Bit 26  **TDCMP2:** Timer D Compare 2  The timer A counter is reset upon timer D Compare 2 event.

Bit 25  **TDCMP1:** Timer D Compare 1  The timer A counter is reset upon timer D Compare 1 event.

Bit 24  **TCCMP4:** Timer C Compare 4  The timer A counter is reset upon timer C Compare 4 event.

Bit 23  **TCCMP2:** Timer C Compare 2  The timer A counter is reset upon timer C Compare 2 event.

Bit 22  **TCCMP1:** Timer C Compare 1  The timer A counter is reset upon timer C Compare 1 event.

Bit 21  **TBCMP4:** Timer B Compare 4  The timer A counter is reset upon timer B Compare 4 event.

Bit 20  **TBCMP2:** Timer B Compare 2  The timer A counter is reset upon timer B Compare 2 event.

Bit 19  **TBCMP1:** Timer B Compare 1  The timer A counter is reset upon timer B Compare 1 event.

Bit 18  **EXTEVNT10:** External Event  The timer A counter is reset upon external event 10.

Bit 17  **EXTEVNT9:** External Event 9  The timer A counter is reset upon external event 9.
Bit 16 **EXTEVNT8**: *External Event 8*
The timer A counter is reset upon external event 8.

Bit 15 **EXTEVNT7**: *External Event 7*
The timer A counter is reset upon external event 7.

Bit 14 **EXTEVNT6**: *External Event 6*
The timer A counter is reset upon external event 6.

Bit 13 **EXTEVNT5**: *External Event 5*
The timer A counter is reset upon external event 5.

Bit 12 **EXTEVNT4**: *External Event 4*
The timer A counter is reset upon external event 4.

Bit 11 **EXTEVNT3**: *External Event 3*
The timer A counter is reset upon external event 3.

Bit 10 **EXTEVNT2**: *External Event 2*
The timer A counter is reset upon external event 2.

Bit 9 **EXTEVNT1**: *External Event 1*
The timer A counter is reset upon external event 1.

Bit 8 **MSTCMP4**: *Master compare 4*
The timer A counter is reset upon master timer Compare 4 event.

Bit 7 **MSTCMP3**: *Master compare 3*
The timer A counter is reset upon master timer Compare 3 event.

Bit 6 **MSTCMP2**: *Master compare 2*
The timer A counter is reset upon master timer Compare 2 event.

Bit 5 **MSTCMP1**: *Master compare 1*
The timer A counter is reset upon master timer Compare 1 event.

Bit 4 **MSTPER**: *Master period time*
The timer A counter is reset upon master timer period event.

Bit 3 **CMP4**: *Timer A compare 4 reset*
The timer A counter is reset upon Timer A Compare 4 event.

Bit 2 **CMP2**: *Timer A compare 2 reset*
The timer A counter is reset upon Timer A Compare 2 event.

Bit 1 **UPDT**: *Timer A Update reset*
The timer A counter is reset upon update event.

Bit 0 *Reserved, must be kept at reset value.*
**HRTIM TimerB Reset Register (HRTIM_RSTBR)**

Address offset: 0x154h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>Extev NT7</td>
</tr>
<tr>
<td>14</td>
<td>Extev NT6</td>
</tr>
<tr>
<td>13</td>
<td>Extev NT5</td>
</tr>
<tr>
<td>12</td>
<td>Extev NT4</td>
</tr>
<tr>
<td>11</td>
<td>Extev NT3</td>
</tr>
<tr>
<td>10</td>
<td>Extev NT2</td>
</tr>
<tr>
<td>9</td>
<td>Extev NT1</td>
</tr>
<tr>
<td>8</td>
<td>Mstc MP4</td>
</tr>
<tr>
<td>7</td>
<td>Mstc MP3</td>
</tr>
<tr>
<td>6</td>
<td>Mstc MP2</td>
</tr>
<tr>
<td>5</td>
<td>Mstc MP1</td>
</tr>
<tr>
<td>4</td>
<td>Mstc PEr</td>
</tr>
<tr>
<td>3</td>
<td>Cmp4</td>
</tr>
<tr>
<td>2</td>
<td>Cmp2</td>
</tr>
<tr>
<td>1</td>
<td>Updt</td>
</tr>
<tr>
<td>0</td>
<td>Res.</td>
</tr>
</tbody>
</table>

Bits 30:1 Refer to HRTIM_RSTAR bits description.  
Bits 30:19 differ (reset signals come from TIMA, TIMB, TIMD and TIME)

**HRTIM TimerC Reset Register (HRTIM_RSTCR)**

Address offset: 0x1D4h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>Extev NT7</td>
</tr>
<tr>
<td>14</td>
<td>Extev NT6</td>
</tr>
<tr>
<td>13</td>
<td>Extev NT5</td>
</tr>
<tr>
<td>12</td>
<td>Extev NT4</td>
</tr>
<tr>
<td>11</td>
<td>Extev NT3</td>
</tr>
<tr>
<td>10</td>
<td>Extev NT2</td>
</tr>
<tr>
<td>9</td>
<td>Extev NT1</td>
</tr>
<tr>
<td>8</td>
<td>Mstc MP4</td>
</tr>
<tr>
<td>7</td>
<td>Mstc MP3</td>
</tr>
<tr>
<td>6</td>
<td>Mstc MP2</td>
</tr>
<tr>
<td>5</td>
<td>Mstc MP1</td>
</tr>
<tr>
<td>4</td>
<td>Mstc PEr</td>
</tr>
<tr>
<td>3</td>
<td>Cmp4</td>
</tr>
<tr>
<td>2</td>
<td>Cmp2</td>
</tr>
<tr>
<td>1</td>
<td>Updt</td>
</tr>
<tr>
<td>0</td>
<td>Res.</td>
</tr>
</tbody>
</table>

Bits 30:1 Refer to HRTIM_RSTAR bits description.  
Bits 30:19 differ (reset signals come from TIMA, TIMB, TIMD and TIME)

**HRTIM TimerD Reset Register (HRTIM_RSTDR)**

Address offset: 0x254h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>Extev NT7</td>
</tr>
<tr>
<td>14</td>
<td>Extev NT6</td>
</tr>
<tr>
<td>13</td>
<td>Extev NT5</td>
</tr>
<tr>
<td>12</td>
<td>Extev NT4</td>
</tr>
<tr>
<td>11</td>
<td>Extev NT3</td>
</tr>
<tr>
<td>10</td>
<td>Extev NT2</td>
</tr>
<tr>
<td>9</td>
<td>Extev NT1</td>
</tr>
<tr>
<td>8</td>
<td>Mstc MP4</td>
</tr>
<tr>
<td>7</td>
<td>Mstc MP3</td>
</tr>
<tr>
<td>6</td>
<td>Mstc MP2</td>
</tr>
<tr>
<td>5</td>
<td>Mstc MP1</td>
</tr>
<tr>
<td>4</td>
<td>Mstc PEr</td>
</tr>
<tr>
<td>3</td>
<td>Cmp4</td>
</tr>
<tr>
<td>2</td>
<td>Cmp2</td>
</tr>
<tr>
<td>1</td>
<td>Updt</td>
</tr>
<tr>
<td>0</td>
<td>Res.</td>
</tr>
</tbody>
</table>

Bits 30:1 Refer to HRTIM_RSTAR bits description.  
Bits 30:19 differ (reset signals come from TIMA, TIMB, TIMC and TIME)
HRTIM Timerx Reset Register (HRTIM_RSTER)

Address offset: 0x2D4h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>TIMD CMP4</td>
</tr>
<tr>
<td>30</td>
<td>TIMD CMP1</td>
</tr>
<tr>
<td>29</td>
<td>TIMC CMP4</td>
</tr>
<tr>
<td>28</td>
<td>TIMC CMP1</td>
</tr>
<tr>
<td>27</td>
<td>TIMB CMP4</td>
</tr>
<tr>
<td>26</td>
<td>TIMB CMP1</td>
</tr>
<tr>
<td>25</td>
<td>TIMA CMP4</td>
</tr>
<tr>
<td>24</td>
<td>TIMA CMP1</td>
</tr>
<tr>
<td>23</td>
<td>EXTEV NT8</td>
</tr>
<tr>
<td>22</td>
<td>EXTEV NT7</td>
</tr>
<tr>
<td>21</td>
<td>EXTEV NT6</td>
</tr>
<tr>
<td>20</td>
<td>EXTEV NT5</td>
</tr>
<tr>
<td>19</td>
<td>EXTEV NT4</td>
</tr>
<tr>
<td>18</td>
<td>EXTEV NT3</td>
</tr>
<tr>
<td>17</td>
<td>EXTEV NT2</td>
</tr>
<tr>
<td>16</td>
<td>Res</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
</tr>
<tr>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
</tr>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 30:1 Refer to HRTIM_RSTAR bits description.

Bits 30:19 differ (reset signals come from TIMA, TIMB, TIMC and TIMD)

37.5.34 HRTIM Timerx Chopper Register (HRTIM_CHPxR)

Address offset: 0x58h (this offset address is relative to timer x base address)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Res</td>
</tr>
<tr>
<td>30</td>
<td>Res</td>
</tr>
<tr>
<td>29</td>
<td>Res</td>
</tr>
<tr>
<td>28</td>
<td>Res</td>
</tr>
<tr>
<td>27</td>
<td>Res</td>
</tr>
<tr>
<td>26</td>
<td>Res</td>
</tr>
<tr>
<td>25</td>
<td>Res</td>
</tr>
<tr>
<td>24</td>
<td>Res</td>
</tr>
<tr>
<td>23</td>
<td>Res</td>
</tr>
<tr>
<td>22</td>
<td>Res</td>
</tr>
<tr>
<td>21</td>
<td>Res</td>
</tr>
<tr>
<td>20</td>
<td>Res</td>
</tr>
<tr>
<td>19</td>
<td>Res</td>
</tr>
<tr>
<td>18</td>
<td>Res</td>
</tr>
<tr>
<td>17</td>
<td>Res</td>
</tr>
<tr>
<td>16</td>
<td>Res</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
</tr>
<tr>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
</tr>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:11 Reserved, must be kept at reset value.
Bits 10:7  **STRPW[3:0]: Timerx start pulselength**
This register defines the initial pulselength following a rising edge on output signal.
This bitfield cannot be modified when one of the CHPx bits is set.
\[ t_{STPW} = (\text{STRPW}[3:0] + 1) \times 16 \times t_{HRTIM}. \]

0000: 40 ns (1/25 MHz)
...  
1111: 640 ns (16/25 MHz)

Bits 6:4  **CARDTY[2:0]: Timerx chopper duty cycle value**
This register defines the duty cycle of the carrier signal. This bitfield cannot be modified when one of the CHPx bits is set.
000: 0/8 (i.e. only 1st pulse is present)
...  
111: 7/8

Bits 3:0  **CARFRQ[3:0]: Timerx carrier frequency value**
This register defines the carrier frequency \( F_{CHFRQ} = f_{HRTIM} / (16 \times (\text{CARFRQ}[3:0] + 1)) \).
This bitfield cannot be modified when one of the CHPx bits is set.
0000: 25 MHz (\( f_{HRTIM} / 16 \))
...  
1111: 1.56 MHz (\( f_{HRTIM} / 256 \))
### 37.5.35 HRTIM Timerx Capture 1 Control Register (HRTIM_CPT1xCR)

Address offset: 0x5Ch (this offset address is relative to timer x base address)
Reset value: 0x0000 0000

Bits 31:0 Refer to HRTIM_CPT2xCR bit description
### 37.5.36 HRTIM Timerx Capture 2 Control Register (HRTIM_CPT2xCR)

Address offset: 0x60h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>TECMP2</td>
<td>TECMP1</td>
<td>TE1RS</td>
<td>TE1SE</td>
<td>TDCMP2</td>
<td>TDCMP1</td>
<td>TD1RS</td>
<td>TD1SE</td>
<td>TCCMP2</td>
<td>TCCMP1</td>
<td>TC1RS</td>
<td>TC1SE</td>
<td>TBCMP2</td>
<td>TBCMP1</td>
<td>TB1RS</td>
<td>TB1SE</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

#### Bit 31 TECMP2: Timer E Compare 2
- Refer to TACMP1 description
- **Note:** This bit is reserved for Timer E

#### Bit 30 TECMP1: Timer E Compare 1
- Refer to TACMP1 description
- **Note:** This bit is reserved for Timer E

#### Bit 29 TE1RST: Timer E output 1 Reset
- Refer to TA1RST description
- **Note:** This bit is reserved for Timer E

#### Bit 28 TE1SET: Timer E output 1 Set
- Refer to TA1SET description
- **Note:** This bit is reserved for Timer E

#### Bit 27 TDCMP2: Timer D Compare 2
- Refer to TACMP1 description
- **Note:** This bit is reserved for Timer D

#### Bit 26 TDCMP1: Timer D Compare 1
- Refer to TACMP1 description
- **Note:** This bit is reserved for Timer D

#### Bit 25 TD1RST: Timer D output 1 Reset
- Refer to TA1RST description
- **Note:** This bit is reserved for Timer D

#### Bit 24 TD1SET: Timer D output 1 Set
- Refer to TA1SET description
- **Note:** This bit is reserved for Timer D

#### Bit 23 TCCMP2: Timer C Compare 2
- Refer to TACMP1 description
- **Note:** This bit is reserved for Timer C
Bit 22  **TCCMP1**: Timer C Compare 1  
Refer to TACMP1 description  
*Note: This bit is reserved for Timer C*

Bit 21  **TC1RST**: Timer C output 1 Reset  
Refer to TA1RST description  
*Note: This bit is reserved for Timer C*

Bit 20  **TC1SET**: Timer C output 1 Set  
Refer to TA1SET description  
*Note: This bit is reserved for Timer C*

Bit 19  **TBCMP2**: Timer B Compare 2  
Refer to TACMP1 description  
*Note: This bit is reserved for Timer B*

Bit 18  **TBCMP1**: Timer B Compare 1  
Refer to TACMP1 description  
*Note: This bit is reserved for Timer B*

Bit 17  **TB1RST**: Timer B output 1 Reset  
Refer to TA1RST description  
*Note: This bit is reserved for Timer B*

Bit 16  **TB1SET**: Timer B output 1 Set  
Refer to TA1SET description  
*Note: This bit is reserved for Timer B*

Bit 15  **TACMP2**: Timer A Compare 2  
Timer A Compare 2 triggers Capture 2.  
*Note: This bit is reserved for Timer A*

Bit 14  **TACMP1**: Timer A Compare 1  
Timer A Compare 1 triggers Capture 2.  
*Note: This bit is reserved for Timer A*

Bit 13  **TA1RST**: Timer B output 1 Reset  
Capture 2 is triggered by HRTIM_CHA1 output active to inactive transition.  
*Note: This bit is reserved for Timer A*

Bit 12  **TA1SET**: Timer B output 1 Set  
Capture 2 is triggered by HRTIM_CHA1 output inactive to active transition.  
*Note: This bit is reserved for Timer A*

Bit 11  **EXEV10CPT**: External Event 10 Capture  
Refer to EXEV1CPT description

Bit 10  **EXEV9CPT**: External Event 9 Capture  
Refer to EXEV1CPT description

Bit 9  **EXEV8CPT**: External Event 8 Capture  
Refer to EXEV1CPT description

Bit 8  **EXEV7CPT**: External Event 7 Capture  
Refer to EXEV1CPT description

Bit 7  **EXEV6CPT**: External Event 6 Capture  
Refer to EXEV1CPT description
Bit 6 **EXEV5CPT**: *External Event 5 Capture*
Refer to EXEV1CPT description

Bit 5 **EXEV4CPT**: *External Event 4 Capture*
Refer to EXEV1CPT description

Bit 4 **EXEV3CPT**: *External Event 3 Capture*
Refer to EXEV1CPT description

Bit 3 **EXEV2CPT**: *External Event 2 Capture*
Refer to EXEV1CPT description

Bit 2 **EXEV1CPT**: *External Event 1 Capture*
The External event 1 triggers the Capture 2.

Bit 1 **UPDCPT**: *Update Capture*
The update event triggers the Capture 2.

Bit 0 **SWCPT**: *Software Capture*
This bit forces the Capture 2 by software. This bit is set only, reset by hardware.
37.5.37 HRTIM Timerx Output Register (HRTIM_OUTxR)

Address offset: 0x64h (this offset address is relative to timer x base address)
Reset value: 0x0000 0000

### Bits 31:24 Reserved, must be kept at reset value.

#### Bit 23 DIDL2: Output 2 Deadtime upon burst mode Idle entry

- **0**: The programmed Idle state is applied immediately to the Output 2
- **1**: Deadtime (inactive level) is inserted on output 2 before entering the idle mode. The deadtime value is set by DTFx[8:0].

  **Note**: This parameter cannot be changed once the timer x is enabled.

  - **DIDL=1** can be set only if one of the outputs is active during the burst mode (IDLES=1), and with positive deadtimes (SDTR/SDTF set to 0).

#### Bit 22 CHP2: Output 2 Chopper enable

- **0**: Output signal is not altered
- **1**: Output signal is chopped by a carrier signal

  **Note**: This parameter cannot be changed once the timer x is enabled.

#### Bits 21:20 FAULT2[1:0]: Output 2 Fault state

- **00**: No action: the output is not affected by the fault input and stays in run mode.
- **01**: Active
- **10**: Inactive
- **11**: High-Z

  **Note**: This parameter cannot be changed once the timer x is enabled (TxCEN bit set), if FLTENx bit is set or if the output is in FAULT state.

#### Bit 19 IDLES2: Output 2 Idle State

- **0**: Inactive
- **1**: Active

  **Note**: This parameter must be set prior to have the HRTIM controlling the outputs.

#### Bit 18 IDLEM2: Output 2 Idle mode

- **0**: No action: the output is not affected by the burst mode operation
- **1**: The output is in idle state when requested by the burst mode controller.

  **Note**: This bit is preloaded and can be changed during run-time, but must not be changed while the burst mode is active.
Bit 17  **POL2**: Output 2 polarity
This bit selects the output 2 polarity
0: positive polarity (output active high)
1: negative polarity (output active low)

*Note: This parameter cannot be changed once the timer x is enabled.*

Bits 16:12 Reserved, must be kept at reset value.

Bits 12:10  **DLYPRT[2:0]**: Delayed Protection
These bits define the source and outputs on which the delayed protection schemes are applied.
In HRTIM_OUTAR, HRTIM_OUTBR, HRTIM_OUTCR:
000: Output 1 delayed Idle on external Event 6
001: Output 2 delayed Idle on external Event 6
010: Output 1 and output 2 delayed Idle on external Event 6
011: Balanced Idle on external Event 6
100: Output 1 delayed Idle on external Event 7
101: Output 2 delayed Idle on external Event 7
110: Output 1 and output 2 delayed Idle on external Event 7
111: Balanced Idle on external Event 7
In HRTIM_OUTDR, HRTIM OUTER:
000: Output 1 delayed Idle on external Event 8
001: Output 2 delayed Idle on external Event 8
010: Output 1 and output 2 delayed Idle on external Event 8
011: Balanced Idle on external Event 8
100: Output 1 delayed Idle on external Event 9
101: Output 2 delayed Idle on external Event 9
110: Output 1 and output 2 delayed Idle on external Event 9
111: Balanced Idle on external Event 9

*Note: This bitfield must not be modified once the delayed protection is enabled (DLYPRTEN bit set)*

Bit 9  **DLYPRTEN**: Delayed Protection Enable
This bit enables the delayed protection scheme
0: No action
1: Delayed protection is enabled, as per DLYPRT[2:0] bits

*Note: This parameter cannot be changed once the timer x is enabled (TxEN bit set).*

Bit 8  **DTEN**: Deadtime enable
This bit enables the deadtime insertion on output 1 and output 2
0: Output 1 and output 2 signals are independent.
1: Deadtime is inserted between output 1 and output 2 (reference signal is output 1 signal generator)

*Note: This parameter cannot be changed once the timer x is operating (TxEN bit set) or if its outputs are enabled and set/reset by another timer.*

Bit 7  **DIDL1**: Output 1 Deadtime upon burst mode Idle entry
This bit can delay the idle mode entry by forcing a deadtime insertion before switching the outputs to their idle state. This setting only applies when entering the idle state during a burst mode operation.
0: The programmed Idle state is applied immediately to the Output 1
1: Deadtime (inactive level) is inserted on output 1 before entering the idle mode. The deadtime value is set by DTRx[8:0].

*Note: This parameter cannot be changed once the timer x is enabled.*

\[\text{DIDL}=1 \text{ can be set only if one of the outputs is active during the burst mode (IDLES}=1, \text{ and with positive deadtimes (SDTR/SDTF set to 0).}\]
Bit 6 **CHP1**: *Output 1 Chopper enable*
  - This bit enables the chopper on output 1
  - 0: Output signal is not altered
  - 1: Output signal is chopped by a carrier signal
  - *Note: This parameter cannot be changed once the timer x is enabled.*

Bits 5:4 **FAULT1[1:0]**: *Output 1 Fault state*
  - These bits select the output 1 state after a fault event
  - 00: No action: the output is not affected by the fault input and stays in run mode.
  - 01: Active
  - 10: Inactive
  - 11: High-Z
  - *Note: This parameter cannot be changed once the timer x is enabled (TxCEN bit set), if FLTENx bit is set or if the output is in FAULT state.*

Bit 3 **IDLES1**: *Output 1 Idle State*
  - This bit selects the output 1 idle state
  - 0: Inactive
  - 1: Active
  - *Note: This parameter must be set prior to HRTIM controlling the outputs.*

Bit 2 **IDLEM1**: *Output 1 Idle mode*
  - This bit selects the output 1 idle mode
  - 0: No action: the output is not affected by the burst mode operation
  - 1: The output is in idle state when requested by the burst mode controller.
  - *Note: This bit is preloaded and can be changed during runtime, but must not be changed while burst mode is active.*

Bit 1 **POL1**: *Output 1 polarity*
  - This bit selects the output 1 polarity
  - 0: positive polarity (output active high)
  - 1: negative polarity (output active low)
  - *Note: This parameter cannot be changed once the timer x is enabled.*

Bit 0 Reserved
37.5.38  HRTIM Timerx Fault Register (HRTIM_FLTxR)

Address offset: 0x68h (this offset address is relative to timer x base address)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>FLTLCK: Fault sources Lock</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: FLT1EN..FLT5EN bits are read/write</td>
<td></td>
</tr>
<tr>
<td>1: FLT1EN..FLT5EN bits are read only</td>
<td></td>
</tr>
<tr>
<td>The FLTLCK bit is write-once. Once it has been set, it cannot be modified till the next system reset.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 30-5</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit 4</th>
<th>FLT5EN: Fault 5 enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Fault 5 input ignored</td>
<td></td>
</tr>
<tr>
<td>1: Fault 5 input is active and can disable HRTIM outputs.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 3</th>
<th>FLT4EN: Fault 4 enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Fault 4 input ignored</td>
<td></td>
</tr>
<tr>
<td>1: Fault 4 input is active and can disable HRTIM outputs.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 2</th>
<th>FLT3EN: Fault 3 enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Fault 3 input ignored</td>
<td></td>
</tr>
<tr>
<td>1: Fault 3 input is active and can disable HRTIM outputs.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 1</th>
<th>FLT2EN: Fault 2 enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Fault 2 input ignored</td>
<td></td>
</tr>
<tr>
<td>1: Fault 2 input is active and can disable HRTIM outputs.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 0</th>
<th>FLT1EN: Fault 1 enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Fault 1 input ignored</td>
<td></td>
</tr>
<tr>
<td>1: Fault 1 input is active and can disable HRTIM outputs.</td>
<td></td>
</tr>
</tbody>
</table>
### 37.5.39 HRTIM Control Register 1 (HRTIM_CR1)

Address offset: 0x380h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:28** Reserved, must be kept at reset value.

**Bits 27:25** AD4USRC[2:0]: ADC Trigger 4 Update Source
Refer to AD1USRC[2:0] description

**Bits 24:22** AD3USRC[2:0]: ADC Trigger 3 Update Source
Refer to AD1USRC[2:0] description

**Bits 21:19** AD2USRC[2:0]: ADC Trigger 2 Update Source
Refer to AD1USRC[2:0] description

**Bits 18:16** AD1USRC[2:0]: ADC Trigger 1 Update Source
These bits define the source which will trigger the update of the HRTIM_ADC1R register (transfer from preload to active register). It only defines the source timer. The precise condition is defined within the timer itself, in HRTIM_MCR or HRTIM_TIMxCR.
- 000: Master Timer
- 001: Timer A
- 010: Timer B
- 011: Timer C
- 100: Timer D
- 101: Timer E
- 110, 111: Reserved

**Bits 15:6** Reserved, must be kept at reset value.

- **Bit 5** TEUDIS: Timer E Update Disable
  Refer to TAUDIS description

- **Bit 4** TDUDIS: Timer D Update Disable
  Refer to TAUDIS description

- **Bit 3** TCUDIS: Timer C Update Disable
  Refer to TAUDIS description
Bit 2  **TBUDIS**: *Timer B Update Disable*
Refer to TAUDIS description

Bit 1  **TAUDIS**: *Timer A Update Disable*
This bit is set and cleared by software to enable/disable an update event generation temporarily on Timer A.
0: update enabled. The update occurs upon generation of the selected source.
1: update disabled. The updates are temporarily disabled to allow the software to write multiple registers that have to be simultaneously taken into account.

Bit 0  **MUDIS**: *Master Update Disable*
This bit is set and cleared by software to enable/disable an update event generation temporarily.
0: update enabled.
1: update disabled. The updates are temporarily disabled to allow the software to write multiple registers that have to be simultaneously taken into account.
37.5.40  HRTIM Control Register 2 (HRTIM_CR2)

Address offset: 0x384h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res.</td>
<td>Res.</td>
<td>TERST</td>
<td>TDRST</td>
<td>TCRST</td>
<td>TBRST</td>
<td>TARST</td>
<td>MRST</td>
<td>Res.</td>
<td>Res.</td>
<td>TESWU</td>
<td>TDSWU</td>
<td>TCSWU</td>
<td>TBSWU</td>
<td>TASWU</td>
<td>MSWU</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:14 Reserved, must be kept at reset value.

- **Bit 13 TERST**: Timer E counter software reset
  - Refer to TARST description

- **Bit 12 TDRST**: Timer D counter software reset
  - Refer to TARST description

- **Bit 11 TCRST**: Timer C counter software reset
  - Refer to TARST description

- **Bit 10 TBRST**: Timer B counter software reset
  - Refer to TARST description

- **Bit 9 TARST**: Timer A counter software reset
  - Setting this bit resets the TimerA counter.
  - The bit is automatically reset by hardware.

- **Bit 8 MRST**: Master Counter software reset
  - Setting this bit resets the Master timer counter.
  - The bit is automatically reset by hardware.

Bits 7:6 Reserved, must be kept at reset value.

- **Bit 5 TESWU**: Timer E Software Update
  - Refer to TASWU description

- **Bit 4 TDSWU**: Timer D Software Update
  - Refer to TASWU description

- **Bit 3 TCSWU**: Timer C Software Update
  - Refer to TASWU description

- **Bit 2 TBSWU**: Timer B Software Update
  - Refer to TASWU description

- **Bit 1 TASWU**: Timer A Software update
  - This bit is set by software and automatically reset by hardware. It forces an immediate transfer from the preload to the active register and any pending update request is cancelled.

- **Bit 0 MSWU**: Master Timer Software update
  - This bit is set by software and automatically reset by hardware. It forces an immediate transfer from the preload to the active register in the master timer and any pending update request is cancelled.
37.5.41 HRTIM Interrupt Status Register (HRTIM_ISR)

Address offset: 0x388h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:18 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 17 BMPER: Burst mode Period Interrupt Flag</td>
</tr>
<tr>
<td>This bit is set by hardware when a single-shot burst mode operation is completed or at the end of a burst mode period in continuous mode. It is cleared by software writing it at 1.</td>
</tr>
<tr>
<td>0: No Burst mode period interrupt occurred</td>
</tr>
<tr>
<td>1: Burst mode period interrupt occurred</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 16:6 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 5 SYSFLT: System Fault Interrupt Flag</td>
</tr>
<tr>
<td>Refer to FLT1 description</td>
</tr>
<tr>
<td>Bit 4 FLT5: Fault 5 Interrupt Flag</td>
</tr>
<tr>
<td>Refer to FLT1 description</td>
</tr>
<tr>
<td>Bit 3 FLT4: Fault 4 Interrupt Flag</td>
</tr>
<tr>
<td>Refer to FLT1 description</td>
</tr>
<tr>
<td>Bit 2 FLT3: Fault 3 Interrupt Flag</td>
</tr>
<tr>
<td>Refer to FLT1 description</td>
</tr>
<tr>
<td>Bit 1 FLT2: Fault 2 Interrupt Flag</td>
</tr>
<tr>
<td>Refer to FLT1 description</td>
</tr>
<tr>
<td>Bit 0 FLT1: Fault 1 Interrupt Flag</td>
</tr>
<tr>
<td>This bit is set by hardware when Fault 1 event occurs. It is cleared by software writing it at 1.</td>
</tr>
<tr>
<td>0: No Fault 1 interrupt occurred</td>
</tr>
<tr>
<td>1: Fault 1 interrupt occurred</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address Offset: 0x388h</th>
<th>Reset Value: 0x0000 0000</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>r</td>
</tr>
</tbody>
</table>
37.5.42  HRTIM Interrupt Clear Register (HRTIM_ICR)

Address offset: 0x38Ch
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:18  Reserved, must be kept at reset value.

Bit 17  **BMPERC**: Burst mode period flag Clear
Writing 1 to this bit clears the BMPER flag in HRTIM_ISR register.

Bits 16:6  Reserved, must be kept at reset value.

Bit 5  **SYSFLTC**: System Fault Interrupt Flag Clear
Writing 1 to this bit clears the SYSFLT flag in HRTIM_ISR register.

Bit 4  **FLT5C**: Fault 5 Interrupt Flag Clear
Writing 1 to this bit clears the FLT5 flag in HRTIM_ISR register.

Bit 3  **FLT4C**: Fault 4 Interrupt Flag Clear
Writing 1 to this bit clears the FLT4 flag in HRTIM_ISR register.

Bit 2  **FLT3C**: Fault 3 Interrupt Flag Clear
Writing 1 to this bit clears the FLT3 flag in HRTIM_ISR register.

Bit 1  **FLT2C**: Fault 2 Interrupt Flag Clear
Writing 1 to this bit clears the FLT2 flag in HRTIM_ISR register.

Bit 0  **FLT1C**: Fault 1 Interrupt Flag Clear
Writing 1 to this bit clears the FLT1 flag in HRTIM_ISR register.
### 37.5.43 HRTIM Interrupt Enable Register (HRTIM_IER)

Address offset: 0x390h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:18 Reserved, must be kept at reset value.

- **Bit 17 BPMERIE**: Burst mode period Interrupt Enable
  - This bit is set and cleared by software to enable/disable the Burst mode period interrupt.
  - 0: Burst mode period interrupt disabled
  - 1: Burst mode period interrupt enabled

Bits 16:6 Reserved, must be kept at reset value.

- **Bit 5 SYSTIE**: System Fault Interrupt Enable
  - Refer to FLT1IE description
- **Bit 4 FLT5IE**: Fault 5 Interrupt Enable
  - Refer to FLT1IE description
- **Bit 3 FLT4IE**: Fault 4 Interrupt Enable
  - Refer to FLT1IE description
- **Bit 2 FLT3IE**: Fault 3 Interrupt Enable
  - Refer to FLT1IE description
- **Bit 1 FLT2IE**: Fault 2 Interrupt Enable
  - Refer to FLT1IE description
- **Bit 0 FLT1IE**: Fault 1 Interrupt Enable
  - This bit is set and cleared by software to enable/disable the Fault 1 interrupt.
  - 0: Fault 1 interrupt disabled
  - 1: Fault 1 interrupt enabled
### 37.5.44 HRTIM Output Enable Register (HRTIM_OENR)

Address offset: 0x394h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>TE2OEN</th>
<th>TE1OEN</th>
<th>TD2OEN</th>
<th>TD1OEN</th>
<th>TC2OEN</th>
<th>TC1OEN</th>
<th>TB2OEN</th>
<th>TB1OEN</th>
<th>TA2OEN</th>
<th>TA1OEN</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
</tr>
</tbody>
</table>

**Bits 31:10** Reserved, must be kept at reset value.

- **Bit 9 TE2OEN:** Timer E Output 2 Enable  
  Refer to TA1OEN description

- **Bit 8 TE1OEN:** Timer E Output 1 Enable  
  Refer to TA1OEN description

- **Bit 7 TD2OEN:** Timer D Output 2 Enable  
  Refer to TA1OEN description

- **Bit 6 TD1OEN:** Timer D Output 1 Enable  
  Refer to TA1OEN description

- **Bit 5 TC2OEN:** Timer C Output 2 Enable  
  Refer to TA1OEN description

- **Bit 4 TC1OEN:** Timer C Output 1 Enable  
  Refer to TA1OEN description

- **Bit 3 TB2OEN:** Timer B Output 2 Enable  
  Refer to TA1OEN description

- **Bit 2 TB1OEN:** Timer B Output 1 Enable  
  Refer to TA1OEN description

- **Bit 1 TA2OEN:** Timer A Output 2 Enable  
  Refer to TA1OEN description

- **Bit 0 TA1OEN:** Timer A Output 1 (HRTIM_CHA1) Enable  
  Setting this bit enables the Timer A output 1. Writing "0" has no effect.  
  Reading the bit returns the output enable/disable status.  
  This bit is cleared asynchronously by hardware as soon as the timer-related fault input(s) is (are) active.  
  0: output HRTIM_CHA1 disabled. The output is either in Fault or Idle state.  
  1: output HRTIM_CHA1 enabled

  **Note:** The disable status corresponds to both idle and fault states. The output disable status is given by TA1ODS bit in the HRTIM_ODSR register.
37.5.45  HRTIM Output Disable Register (HRTIM_ODISR)

Address offset: 0x398h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:10</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>9</td>
<td><strong>TE2ODIS</strong> Timer E Output 2 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>8</td>
<td><strong>TE1ODIS</strong> Timer E Output 1 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>7</td>
<td><strong>TD2ODIS</strong> Timer D Output 2 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>6</td>
<td><strong>TD1ODIS</strong> Timer D Output 1 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>5</td>
<td><strong>TC2ODIS</strong> Timer C Output 2 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>4</td>
<td><strong>TC1ODIS</strong> Timer C Output 1 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>3</td>
<td><strong>TB2ODIS</strong> Timer B Output 2 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>2</td>
<td><strong>TB1ODIS</strong> Timer B Output 1 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>1</td>
<td><strong>TA2ODIS</strong> Timer A Output 2 disable</td>
</tr>
<tr>
<td></td>
<td>Refer to TA1ODIS description</td>
</tr>
<tr>
<td>0</td>
<td><strong>TA1ODIS</strong> Timer A Output 1 (HRTIM_CHA1) disable</td>
</tr>
<tr>
<td></td>
<td>Setting this bit disables the Timer A output 1. The output enters the idle state, either from the run state or from the fault state.</td>
</tr>
<tr>
<td></td>
<td>Writing &quot;0&quot; has no effect.</td>
</tr>
</tbody>
</table>
### 37.5.46 HRTIM Output Disable Status Register (HRTIM_ODSR)

Address offset: 0x39Ch  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:10 Reserved, must be kept at reset value.

- **Bit 9 TE2ODS**: Timer E Output 2 disable status  
  Refer to TA1ODS description

- **Bit 8 TE1ODS**: Timer E Output 1 disable status  
  Refer to TA1ODS description

- **Bit 7 TD2ODS**: Timer D Output 2 disable status  
  Refer to TA1ODS description

- **Bit 6 TD1ODS**: Timer D Output 1 disable status  
  Refer to TA1ODS description

- **Bit 5 TC2ODS**: Timer C Output 2 disable status  
  Refer to TA1ODS description

- **Bit 4 TC1ODS**: Timer C Output 1 disable status  
  Refer to TA1ODS description

- **Bit 3 TB2ODS**: Timer B Output 2 disable status  
  Refer to TA1ODS description

- **Bit 2 TB1ODS**: Timer B Output 1 disable status  
  Refer to TA1ODS description

- **Bit 1 TA2ODS**: Timer A Output 2 disable status  
  Refer to TA1ODS description

- **Bit 0 TA1ODS**: Timer A Output 1 disable status  
  Reading the bit returns the output disable status. It is not significant when the output is active (Tx1OEN or Tx2OEN = 1).  
  0: output HRTIM_CHA1 disabled, in Idle state.  
  1: output HRTIM_CHA1 disabled, in Fault state.
37.5.47  HRTIM Burst Mode Control Register (HRTIM_BMCR)

Address offset: 0x3A0h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31  BMSTAT: Burst Mode Status
This bit gives the current operating state.
0: Normal operation
1: Burst operation on-going. Writing this bit to 0 causes a burst mode early termination.

Bits 30:22  Reserved, must be kept at reset value.

Bit 21  TEBM: Timer E Burst Mode
Refer to TABM description

Bit 20  TDBM: Timer D Burst Mode
Refer to TABM description

Bit 19  TCBM: Timer C Burst Mode
Refer to TABM description

Bit 18  TBBM: Timer B Burst Mode
Refer to TABM description

Bit 17  TABM: Timer A Burst Mode
This bit defines how the timer behaves during a burst mode operation. This bitfield cannot be changed while the burst mode is enabled.
0: Timer A counter clock is maintained and the timer operates normally
1: Timer A counter clock is stopped and the counter is reset

Note: This bit must not be set when the balanced idle mode is active (DLYPRT[2:0] = 0x11)

Bit 16  MTBM: Master Timer Burst Mode
This bit defines how the timer behaves during a burst mode operation. This bitfield cannot be changed while the burst mode is enabled.
0: Master Timer counter clock is maintained and the timer operates normally
1: Master Timer counter clock is stopped and the counter is reset

Bits 15:11  Reserved, must be kept at reset value.

Bit 10  BMPREN: Burst Mode Preload Enable
This bit enables the registers preload mechanism and defines whether a write access into a preloadable register (HRTIM_BMCMPR, HRTIM_BMPER) is done into the active or the preload register.
0: Preload disabled: the write access is directly done into active registers
1: Preload enabled: the write access is done into preload registers
Bits 9:6  **BMPRSC[3:0]: Burst Mode Prescaler**

Defines the prescaling ratio of the f\textsubscript{HRTIM} clock for the burst mode controller. This bitfield cannot be changed while the burst mode is enabled.

- 0000: Clock not divided
- 0001: Division by 2
- 0010: Division by 4
- 0011: Division by 8
- 0100: Division by 16
- 0101: Division by 32
- 0110: Division by 64
- 0111: Division by 128
- 1000: Division by 256
- 1001: Division by 512
- 1010: Division by 1024
- 1011: Division by 2048
- 1100: Division by 4096
- 1101: Division by 8192
- 1110: Division by 16384
- 1111: Division by 32768

Bits 5:2  **BMCLK[3:0]: Burst Mode Clock source**

This bitfield defines the clock source for the burst mode counter. It cannot be changed while the burst mode is enabled (refer to *Table 321* for on-chip events 1..4 connections details).

- 0000: Master timer counter reset/roll-over
- 0001: Timer A counter reset/roll-over
- 0010: Timer B counter reset/roll-over
- 0011: Timer C counter reset/roll-over
- 0100: Timer D counter reset/roll-over
- 0101: Timer E counter reset/roll-over
- 0110: On-chip Event 1 (hrtim_bm_ck1), acting as a burst mode counter clock
- 0111: On-chip Event 2 (hrtim_bm_ck2) acting as a burst mode counter clock
- 1000: On-chip Event 3 (hrtim_bm_ck3) acting as a burst mode counter clock
- 1001: On-chip Event 4 (hrtim_bm_ck4) acting as a burst mode counter clock
- 1010: Prescaled f\textsubscript{HRTIM} clock (as per BMPRSC[3:0] setting)
- Other codes reserved

Bit 1  **BMOM: Burst Mode operating mode**

This bit defines if the burst mode is entered once or if it is continuously operating.

- 0: Single-shot mode
- 1: Continuous operation

Bit 0  **BME: Burst Mode enable**

This bit starts the burst mode controller which becomes ready to receive the start trigger. Writing this bit to 0 causes a burst mode early termination.

- 0: Burst mode disabled
- 1: Burst mode enabled
37.5.48 HRTIM Burst Mode Trigger Register (HRTIM_BMTRGR)

Address offset: 0x3A4h

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>OCHPEV: On-chip Event</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 30</td>
<td>EEV8: External Event 8 (TIMD filters applied)</td>
</tr>
<tr>
<td>Bit 29</td>
<td>EEV7: External Event 7 (TIMA filters applied)</td>
</tr>
<tr>
<td>Bit 28</td>
<td>TDEEV8: Timer D period following External Event 8</td>
</tr>
<tr>
<td>Bit 27</td>
<td>TAEEV7: Timer A period following External Event 7</td>
</tr>
<tr>
<td>Bit 26</td>
<td>TECMP2: Timer E Compare 2 event</td>
</tr>
<tr>
<td>Bit 25</td>
<td>TECMP1: Timer E Compare 1 event</td>
</tr>
<tr>
<td>Bit 24</td>
<td>TEREP: Timer E repetition</td>
</tr>
<tr>
<td>Bit 23</td>
<td>TERST: Timer E counter reset or roll-over</td>
</tr>
<tr>
<td>Bit 22</td>
<td>TDCMP2: Timer D Compare 2 event</td>
</tr>
<tr>
<td>Bit 21</td>
<td>TDCMP1: Timer D Compare 1 event</td>
</tr>
<tr>
<td>Bit 20</td>
<td>TDREP: Timer D repetition</td>
</tr>
<tr>
<td>Bit 19</td>
<td>TDRST: Timer D reset or roll-over</td>
</tr>
<tr>
<td>Bit 18</td>
<td>TCCMP2: Timer C Compare 2 event</td>
</tr>
</tbody>
</table>

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>OCHPEV</th>
<th>EEV8</th>
<th>EEV7</th>
<th>TDEEV8</th>
<th>TAEV7</th>
<th>TECMP2</th>
<th>TECMP1</th>
<th>TEREP</th>
<th>TERST</th>
<th>TDCMP2</th>
<th>TDCMP1</th>
<th>TDCMP0</th>
<th>TDREP</th>
<th>TDRST</th>
<th>TCCMP2</th>
<th>TCCMP1</th>
<th>TCCMP0</th>
<th>TCREP</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31 OCHPEV: On-chip Event
A rising edge on an on-chip Event (see Section : Burst mode triggers) triggers a burst mode entry.

Bit 30 EEV8: External Event 8 (TIMD filters applied)
The external event 8 conditioned by TIMD filters is starting the burst mode operation.

Bit 29 EEV7: External Event 7 (TIMA filters applied)
The external event 7 conditioned by TIMA filters is starting the burst mode operation.

Bit 28 TDEEV8: Timer D period following External Event 8
The timer D period following an external event 8 (conditioned by TIMD filters) is starting the burst mode operation.

Bit 27 TAEEV7: Timer A period following External Event 7
The timer A period following an external event 7 (conditioned by TIMA filters) is starting the burst mode operation.

Bit 26 TECMP2: Timer E Compare 2 event
Refer to TACMP1 description

Bit 25 TECMP1: Timer E Compare 1 event
Refer to TACMP1 description

Bit 24 TEREP: Timer E repetition
Refer to TAREP description

Bit 23 TERST: Timer E counter reset or roll-over
Refer to TARST description

Bit 22 TDCMP2: Timer D Compare 2 event
Refer to TACMP1 description

Bit 21 TDCMP1: Timer D Compare 1 event
Refer to TACMP1 description

Bit 20 TDREP: Timer D repetition
Refer to TAREP description

Bit 19 TDRST: Timer D reset or roll-over
Refer to TARST description

Bit 18 TCCMP2: Timer C Compare 2 event
Refer to TACMP1 description
Bit 17 **TCCMP1**: *Timer C Compare 1 event*
   Refer to TACMP1 description

Bit 16 **TCREP**: *Timer C repetition*
   Refer to TAREP description

Bit 15 **TCRST**: *Timer C reset or roll-over*
   Refer to TARST description

Bit 14 **TBCMP2**: *Timer B Compare 2 event*
   Refer to TACMP1 description

Bit 13 **TBCMP1**: *Timer B Compare 1 event*
   Refer to TACMP1 description

Bit 12 **TBREP**: *Timer B repetition*
   Refer to TAREP description

Bit 11 **TBRST**: *Timer B reset or roll-over*
   Refer to TARST description

Bit 10 **TACMP2**: *Timer A Compare 2 event*
   Refer to TACMP1 description

Bit 9 **TACMP1**: *Timer A Compare 1 event*
   The timer A compare 1 event is starting the burst mode operation.

Bit 8 **TAREP**: *Timer A repetition*
   The Timer A repetition event is starting the burst mode operation.

Bit 7 **TARST**: *Timer A reset or roll-over*
   The Timer A reset or roll-over event is starting the burst mode operation.

Bit 6 **MSTCMP4**: *Master Compare 4*
   Refer to MSTCMP1 description

Bit 5 **MSTCMP3**: *Master Compare 3*
   Refer to MSTCMP1 description

Bit 4 **MSTCMP2**: *Master Compare 2*
   Refer to MSTCMP1 description

Bit 3 **MSTCMP1**: *Master Compare 1*
   The master timer Compare 1 event is starting the burst mode operation.

Bit 2 **MSTREP**: *Master repetition*
   The master timer repetition event is starting the burst mode operation.

Bit 1 **MSTRST**: *Master reset or roll-over*
   The master timer reset and roll-over event is starting the burst mode operation.

Bit 0 **SW**: *Software start*
   This bit is set by software and automatically reset by hardware.
   When set, it starts the burst mode operation immediately.
   This bit is not active if the burst mode is not enabled (BME bit is reset).
37.5.49 HRTIM Burst Mode Compare Register (HRTIM_BMCMPR)

Address offset: 0x3A8h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>BMCMP[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **BMCMP[15:0]: Burst mode compare value**

Defines the number of periods during which the selected timers are in idle state.
This register holds either the content of the preload register or the content of the active register if the preload is disabled.

*Note:* **BMCMP[15:0] cannot be set to 0x0000 when using the fHRTIM clock without a prescaler as the burst mode clock source (BMCLK[3:0] = 1010 and BMPRESC[3:0] = 0000).**

37.5.50 HRTIM Burst Mode Period Register (HRTIM_BMPER)

Address offset: 0x3ACh
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>BMPER[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **BMPER[15:0]: Burst mode Period**

Defines the burst mode repetition period.
This register holds either the content of the preload register or the content of the active register if preload is disabled.

*Note:* **The BMPER[15:0] must not be null when the burst mode is enabled.**
37.5.51  HRTIM Timer External Event Control Register 1 (HRTIM_EECR1)

Address offset: 0x3B0h
Reset value: 0x0000 0000

| Bits 31:30 | Reserved, must be kept at reset value. |
| Bit 29 | **EE5FAST**: External Event 5 Fast mode  
Refer to EE1FAST description |
| Bits 28:27 | **EE5SNS[1:0]**: External Event 5 Sensitivity  
Refer to EE1SNS[1:0] description |
| Bit 26 | **EE5POL**: External Event 5 Polarity  
Refer to EE1POL description |
| Bits 25:24 | **EE5SRC[1:0]**: External Event 5 Source  
Refer to EE1SRC[1:0] description |
| Bit 23 | **EE4FAST**: External Event 4 Fast mode  
Refer to EE1FAST description |
| Bits 22:21 | **EE4SNS[1:0]**: External Event 4 Sensitivity  
Refer to EE1SNS[1:0] description |
| Bit 20 | **EE4POL**: External Event 4 Polarity  
Refer to EE1POL description |
| Bits 19:18 | **EE4SRC[1:0]**: External Event 4 Source  
Refer to EE1SRC[1:0] description |
| Bit 17 | **EE3FAST**: External Event 3 Fast mode  
Refer to EE1FAST description |
| Bits 16:15 | **EE3SNS[1:0]**: External Event 3 Sensitivity  
Refer to EE1SNS[1:0] description |
| Bit 14 | **EE3POL**: External Event 3 Polarity  
Refer to EE1POL description |
| Bits 13:12 | **EE3SRC[1:0]**: External Event 3 Source  
Refer to EE1SRC[1:0] description |
| Bit 11 | **EE2FAST**: External Event 2 Fast mode  
Refer to EE1FAST description |
| Bits 10:9 | **EE2SNS[1:0]**: External Event 2 Sensitivity  
Refer to EE1SNS[1:0] description |
| Bit 8 | **EE2POL**: External Event 2 Polarity  
Refer to EE1POL description |
Bits 7:6 **EE2SRC[1:0]**: *External Event 2 Source*
   Refer to EE1SRC[1:0] description

Bit 5 **EE1FAST**: *External Event 1 Fast mode*
   0: External Event 1 is re-synchronized by the HRTIM logic before acting on outputs, which adds a $f_{HRTIM}$ clock-related latency
   1: External Event 1 is acting asynchronously on outputs (low latency mode)
   *Note: This bit must not be modified once the counter in which the event is used is enabled (TxCEN bit set)*

Bits 4:3 **EE1SNS[1:0]**: *External Event 1 Sensitivity*
   00: On active level defined by EE1POL bit
   01: Rising edge, whatever EE1POL bit value
   10: Falling edge, whatever EE1POL bit value
   11: Both edges, whatever EE1POL bit value

Bit 2 **EE1POL**: *External Event 1 Polarity*
   This bit is only significant if EE1SNS[1:0] = 00.
   0: External event is active high
   1: External event is active low
   *Note: This parameter cannot be changed once the timer x is enabled. It must be configured prior to setting EE1FAST bit.*

Bits 1:0 **EE1SRC[1:0]**: *External Event 1 Source*
   00: hrtim_evt11
   01: hrtim_evt12
   10: hrtim_evt13
   11: hrtim_evt14
   *Note: This parameter cannot be changed once the timer x is enabled. It must be configured prior to setting EE1FAST bit.*
### 37.5.52 HRTIM Timer External Event Control Register 2 (HRTIM_EECR2)

Address offset: 0x3B4h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td>15</td>
<td>14</td>
<td>13</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:27 **EE10SNS[1:0]: External Event 10 Sensitivity**  
Refer to EE1SNS[1:0] description

Bit 26 **EE10POL: External Event 10 Polarity**  
Refer to EE1POL description

Bits 25:24 **EE10SRC[1:0]: External Event 10 Source**  
Refer to EE1SRC[1:0] description

Bit 23 Reserved, must be kept at reset value.

Bits 22:21 **EE9SNS[1:0]: External Event 9 Sensitivity**  
Refer to EE1SNS[1:0] description

Bit 20 **EE9POL: External Event 9 Polarity**  
Refer to EE1POL description

Bits 19:18 **EE9SRC[1:0]: External Event 9 Source**  
Refer to EE1SRC[1:0] description

Bit 17 Reserved, must be kept at reset value.

Bits 16:15 **EE8SNS[1:0]: External Event 8 Sensitivity**  
Refer to EE1SNS[1:0] description

Bit 14 **EE8POL: External Event 8 Polarity**  
Refer to EE1POL description

Bits 13:12 **EE8SRC[1:0]: External Event 8 Source**  
Refer to EE1SRC[1:0] description

Bit 11 Reserved, must be kept at reset value.

Bits 10:9 **EE7SNS[1:0]: External Event 7 Sensitivity**  
Refer to EE1SNS[1:0] description

Bit 8 **EE7POL: External Event 7 Polarity**  
Refer to EE1POL description

Bits 7:6 **EE7SRC[1:0]: External Event 7 Source**  
Refer to EE1SRC[1:0] description

Bit 5 Reserved, must be kept at reset value.
Bits 4:3  **EE6SNS[1:0]: External Event 6 Sensitivity**  
Refer to EE1SNS[1:0] description

Bit 2  **EE6POL: External Event 6 Polarity**  
Refer to EE1POL description

Bits 1:0  **EE6SRC[1:0]: External Event 6 Source**  
Refer to EE1SRC[1:0] description

### 37.5.53  HRTIM Timer External Event Control Register 3 (HRTIM_EECR3)

**Address offset:** 0x3B8h  
**Reset value:** 0x0000 0000

| Bit 31:30 | EEVSD[1:0]: External Event Sampling clock division  
This bitfield indicates the division ratio between the timer clock frequency \(f_{HRTIM}\) and the External Event signal sampling clock \(f_{EEVS}\) used by the digital filters.  
00: \(f_{EEVS} = f_{HRTIM}\)  
01: \(f_{EEVS} = f_{HRTIM}/2\)  
10: \(f_{EEVS} = f_{HRTIM}/4\)  
11: \(f_{EEVS} = f_{HRTIM}/8\)  
| Bit 29:28 | Reserved, must be kept at reset value.  

| Bit 27:24 | EE10F[3:0]: External Event 10 filter  
Refer to EE6F[3:0] description  

| Bit 23:22 | Reserved, must be kept at reset value.  

| Bit 21:18 | EE9F[3:0]: External Event 9 filter  
Refer to EE6F[3:0] description  

| Bit 17:16 | Reserved, must be kept at reset value.  

| Bit 15:12 | EE8F[3:0]: External Event 8 filter  
Refer to EE6F[3:0] description  

| Bit 11:10 | Reserved, must be kept at reset value.  

37.5.54 HRTIM ADC Trigger 1 Register (HRTIM_ADC1R)

Address offset: 0x3BCh

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>These bits select the trigger source for the ADC Trigger 1 output (hrtim_adc_trg1). Refer to HRTIM_ADC3R bits description for details</td>
</tr>
</tbody>
</table>
### 37.5.55 HRTIM ADC Trigger 2 Register (HRTIM_ADC2R)

Address offset: 0x3C0h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD2TE RST</td>
<td>AD2TE C4</td>
<td>AD2TE C3</td>
<td>AD2TE C2</td>
<td>AD2RD RST</td>
<td>AD2RD PER</td>
<td>AD2TD C4</td>
<td>AD2TD C3</td>
<td>AD2TD C2</td>
<td>AD2RD RST</td>
<td>AD2RD PER</td>
<td>AD2TC C4</td>
<td>AD2TC C3</td>
<td>AD2TC C2</td>
<td>AD2TD PER</td>
<td>AD2TB C4</td>
<td>AD2TB C3</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>AD2TB C3</td>
<td>AD2TB C2</td>
<td>AD2TA PER</td>
<td>AD2TA C4</td>
<td>AD2TA C3</td>
<td>AD2TA C2</td>
<td>AD2EE V10</td>
<td>AD2EE V9</td>
<td>AD2EE V8</td>
<td>AD2EE V7</td>
<td>AD2EE V6</td>
<td>AD2MP ER</td>
<td>AD2MC 4</td>
<td>AD2MC 3</td>
<td>AD2MC 2</td>
<td>AD2MC 1</td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
</tr>
</tbody>
</table>

Bits 31:0 These bits select the trigger source for the ADC Trigger 2 output (hrtim_adc_trg2). Refer to HRTIM_ADC4R bits description for details.
### 37.5.56 HRTIM ADC Trigger 3 Register (HRTIM_ADC3R)

Address offset: 0x3C4h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>ADC3TEPER: ADC trigger 3 on Timer E Period</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>30</td>
<td>ADC3TEC4: ADC trigger 3 on Timer E Compare 4</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>29</td>
<td>ADC3TEC3: ADC trigger 3 on Timer E Compare 3</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>28</td>
<td>ADC3TEC2: ADC trigger 3 on Timer E Compare 2</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>27</td>
<td>ADC3TDPER: ADC trigger 3 on Timer D Period</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>26</td>
<td>ADC3TDC4: ADC trigger 3 on Timer D Compare 4</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>25</td>
<td>ADC3TDC3: ADC trigger 3 on Timer D Compare 3</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>24</td>
<td>ADC3TDC2: ADC trigger 3 on Timer D Compare 2</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>23</td>
<td>ADC3TCPER: ADC trigger 3 on Timer C Period</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>22</td>
<td>ADC3TCC4: ADC trigger 3 on Timer C Compare 4</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>21</td>
<td>ADC3TCC3: ADC trigger 3 on Timer C Compare 3</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>20</td>
<td>ADC3TCC2: ADC trigger 3 on Timer C Compare 2</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>19</td>
<td>ADC3TBRST: ADC trigger 3 on Timer B Reset and counter roll-over</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>18</td>
<td>ADC3TPER: ADC trigger 3 on Timer B Period</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>17</td>
<td>ADC3TBC4: ADC trigger 3 on Timer B Compare 4</td>
<td>0x3C4h</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>Bit 16</td>
<td><strong>ADC3TBC3</strong>: ADC trigger 3 on Timer B Compare 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3TAC2 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 15</td>
<td><strong>ADC3TBC2</strong>: ADC trigger 3 on Timer B Compare 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3TAC2 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 14</td>
<td><strong>ADC3TARST</strong>: ADC trigger 3 on Timer A Reset and counter roll-over</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit enables the generation of an ADC Trigger upon Timer A reset and roll-over event, on ADC Trigger 1 output.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 13</td>
<td><strong>ADC3TAPER</strong>: ADC trigger 3 on Timer A Period</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit enables the generation of an ADC Trigger upon Timer A period event, on ADC Trigger 3 output (hrtim_adc_trg3).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 12</td>
<td><strong>ADC3TAC4</strong>: ADC trigger 3 on Timer A Compare 4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3TAC2 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 11</td>
<td><strong>ADC3TAC3</strong>: ADC trigger 3 on Timer A Compare 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3TAC2 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 10</td>
<td><strong>ADC3TAC2</strong>: ADC trigger 3 on Timer A Compare 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit enables the generation of an ADC Trigger upon Timer A Compare 2 event, on ADC Trigger 3 output (hrtim_adc_trg3).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 9</td>
<td><strong>ADC3EEV5</strong>: ADC trigger 3 on External Event 5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3EEV1 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 8</td>
<td><strong>ADC3EEV4</strong>: ADC trigger 3 on External Event 4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3EEV1 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 7</td>
<td><strong>ADC3EEV3</strong>: ADC trigger 3 on External Event 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3EEV1 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 6</td>
<td><strong>ADC3EEV2</strong>: ADC trigger 3 on External Event 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3EEV1 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 5</td>
<td><strong>ADC3EEV1</strong>: ADC trigger 3 on External Event 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit enables the generation of an ADC Trigger upon External event 1, on ADC Trigger 3 output (hrtim_adc_trg3).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 4</td>
<td><strong>ADC3MPER</strong>: ADC trigger 3 on Master Period</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit enables the generation of an ADC Trigger upon Master timer period event, on ADC Trigger 3 output (hrtim_adc_trg3).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 3</td>
<td><strong>ADC3MC4</strong>: ADC trigger 3 on Master Compare 4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3MC1 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 2</td>
<td><strong>ADC3MC3</strong>: ADC trigger 3 on Master Compare 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3MC1 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 1</td>
<td><strong>ADC3MC2</strong>: ADC trigger 3 on Master Compare 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to ADC3MC1 description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 0</td>
<td><strong>ADC3MC1</strong>: ADC trigger 3 on Master Compare 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit enables the generation of an ADC Trigger upon Master Compare 1 event, on ADC Trigger 3 output (hrtim_adc_trg3).</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 37.5.57 HRTIM ADC Trigger 4 Register (HRTIM_ADC4R)

Address offset: 0x3C8h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC4TERST</td>
<td>ADC4TEC4</td>
<td>ADC4TEC3</td>
<td>ADC4TEC2</td>
<td>ADC4TDRST</td>
<td>ADC4TDPER</td>
<td>ADC4TDC4</td>
<td>ADC4TDC3</td>
<td>ADC4TDC2</td>
<td>ADC4TCPER</td>
<td>ADC4TCC4</td>
<td>ADC4TCC3</td>
<td>ADC4TCRST</td>
<td>ADC4TCPER</td>
<td>ADC4TCRST</td>
<td>ADC4TBC4</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31 **ADC4TERST**: ADC trigger 4 on Timer E Reset and counter roll-over  
(1)  
Refer to ADC4TCRST description  

Bit 30 **ADC4TEC4**: ADC trigger 4 on Timer E Compare 4  
Refer to ADC4TAC2 description  

Bit 29 **ADC4TEC3**: ADC trigger 4 on Timer E Compare 3  
Refer to ADC4TAC2 description  

Bit 28 **ADC4TEC2**: ADC trigger 4 on Timer E Compare 2  
Refer to ADC4TAC2 description  

Bit 27 **ADC4TDRST**: ADC trigger 4 on Timer D Reset and counter roll-over  
(1)  
Refer to ADC4TCRST description  

Bit 26 **ADC4TDPER**: ADC trigger 4 on Timer D Period  
Refer to ADC4TAPER description  

Bit 25 **ADC4TDC4**: ADC trigger 4 on Timer D Compare 4  
Refer to ADC4TAC2 description  

Bit 24 **ADC4TDC3**: ADC trigger 4 on Timer D Compare 3  
Refer to ADC4TAC2 description  

Bit 23 **ADC4TDC2**: ADC trigger 2 on Timer D Compare 2  
Refer to ADC4TAC2 description  

Bit 22 **ADC4TCRST**: ADC trigger 4 on Timer C Reset and counter roll-over  
(1)  
This bit enables the generation of an ADC Trigger upon Timer C reset and roll-over event, on ADC  
Trigger 4 output (hrtim_adc_trg4).  

Bit 21 **ADC4TCPER**: ADC trigger 4 on Timer C Period  
Refer to ADC4TAPER description  

Bit 20 **ADC4TCC4**: ADC trigger 4 on Timer C Compare 4  
Refer to ADC4TAC2 description  

Bit 19 **ADC4TCC3**: ADC trigger 4 on Timer C Compare 3  
Refer to ADC4TAC2 description  

Bit 18 **ADC4TCC2**: ADC trigger 4 on Timer C Compare 2  
Refer to ADC4TAC2 description
Bit 17 **ADC4TBPER**: ADC trigger 4 on Timer B Period  
Refer to ADC4TAPER description

Bit 16 **ADC4TBC4**: ADC trigger 4 on Timer B Compare 4  
Refer to ADC4TAC2 description

Bit 15 **ADC4TBC3**: ADC trigger 4 on Timer B Compare 3  
Refer to ADC4TAC2 description

Bit 14 **ADC4TBC2**: ADC trigger 4 on Timer B Compare 2  
Refer to ADC4TAC2 description

Bit 13 **ADC4TAPER**: ADC trigger 4 on Timer A Period  
This bit enables the generation of an ADC Trigger upon Timer A event, on ADC Trigger 4 output (hrtim_adc_trg4).

Bit 12 **ADC4TAC4**: ADC trigger 4 on Timer A Compare 4  
Refer to ADC4TAC2 description

Bit 11 **ADC4TAC3**: ADC trigger 4 on Timer A Compare 3  
Refer to ADC4TAC2 description

Bit 10 **ADC4TAC2**: ADC trigger 4 on Timer A Compare 2  
This bit enables the generation of an ADC Trigger upon Timer A Compare 2, on ADC Trigger 4 output (hrtim_adc_trg4).

Bit 9 **ADC4EEV10**: ADC trigger 4 on External Event 10 (1)  
Refer to ADC4EEV6 description

Bit 8 **ADC4EEV9**: ADC trigger 4 on External Event 9 (1)  
Refer to ADC4EEV6 description

Bit 7 **ADC4EEV8**: ADC trigger 4 on External Event 8 (1)  
Refer to ADC4EEV6 description

Bit 6 **ADC4EEV7**: ADC trigger 4 on External Event 7 (1)  
Refer to ADC4EEV6 description

Bit 5 **ADC4EEV6**: ADC trigger 4 on External Event 6 (1)  
This bit enables the generation of an ADC Trigger upon external event 6, on ADC Trigger 4 output (hrtim_adc_trg4).

Bit 4 **ADC4MPER**: ADC trigger 4 on Master Period  
This bit enables the generation of an ADC Trigger upon Master period event, on ADC Trigger 4 output (hrtim_adc_trg4).

Bit 3 **ADC4MC4**: ADC trigger 4 on Master Compare 4  
Refer to ADC4MC1 description

Bit 2 **ADC4MC3**: ADC trigger 4 on Master Compare 3  
Refer to ADC4MC1 description

Bit 1 **ADC4MC2**: ADC trigger 4 on Master Compare 2  
Refer to ADC4MC1 description

Bit 0 **ADC4MC1**: ADC trigger 4 on Master Compare 1  
This bit enables the generation of an ADC Trigger upon Master Compare 1 event, on ADC Trigger 4 output (hrtim_adc_trg4).

---

1. These triggers are differing from HRTIM_ADC1R/HRTIM_ADC3R to HRTIM_ADC2R/HRTIM_ADC4R.
37.5.58  HRTIM Fault Input Register 1 (HRTIM_FLTINR1)

Address offset: 0x3D0h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Bit Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FLT4LCK</td>
<td>Fault 4 Lock</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5LCK description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5F[3:0] description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>26</td>
<td>FLT4SRC</td>
<td>Fault 4 source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5SRC description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>25</td>
<td>FLT4P</td>
<td>Fault 4 polarity</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5P description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>24</td>
<td>FLT4E</td>
<td>Fault 4 enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5E description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>23</td>
<td>FLT3LCK</td>
<td>Fault 3 Lock</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5LCK description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5F[3:0] description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>18</td>
<td>FLT3SRC</td>
<td>Fault 3 source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5SRC description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>17</td>
<td>FLT3P</td>
<td>Fault 3 polarity</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5P description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>16</td>
<td>FLT3E</td>
<td>Fault 3 enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5E description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>15</td>
<td>FLT2LCK</td>
<td>Fault 2 Lock</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5LCK description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>14:11</td>
<td>FLT2F[3:0]</td>
<td>Fault 2 filter</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5F[3:0] description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>10</td>
<td>FLT2SRC</td>
<td>Fault 2 source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5SRC description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>9</td>
<td>FLT2P</td>
<td>Fault 2 polarity</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5P description in HRTIM_FLTINR2 register</td>
</tr>
<tr>
<td>8</td>
<td>FLT2E</td>
<td>Fault 2 enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refer to FLT5E description in HRTIM_FLTINR2 register</td>
</tr>
</tbody>
</table>
Bit 7 \textbf{FLT1LCK}: Fault 1 Lock  
   Refer to FLT5LCK description in HRTIM_FLTINR2 register

Bits 6:3 \textbf{FLT1F}[3:0]: Fault 1 filter  
   Refer to FLT5F[3:0] description in HRTIM_FLTINR2 register

Bit 2 \textbf{FLT1SRC}: Fault 1 source  
   Refer to FLT5SRC description in HRTIM_FLTINR2 register

Bit 1 \textbf{FLT1P}: Fault 1 polarity  
   Refer to FLT5P description in HRTIM_FLTINR2 register

Bit 0 \textbf{FLT1E}: Fault 1 enable  
   Refer to FLT5E description in HRTIM_FLTINR2 register
### 37.5.59 HRTIM Fault Input Register 2 (HRTIM_FLTINR2)

Address offset: 0x3D4h  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**Bits 31:26** Reserved, must be kept at reset value.

**Bits 25:24** **FLTSD[1:0]:** Fault Sampling clock division  
This bitfield indicates the division ratio between the timer clock frequency (f_HRTIM) and the fault signal sampling clock (f_FLTS) used by the digital filters.
- 00: f_FLTS=f_HRTIM  
- 01: f_FLTS=f_HRTIM / 2  
- 10: f_FLTS=f_HRTIM / 4  
- 11: f_FLTS=f_HRTIM / 8  

*Note: This bitfield must be written prior to any of the FLTxE enable bits.*

**Bits 23:8** Reserved, must be kept at reset value.

**Bit 7** **FLT5LCCK:** Fault 5 Lock  
The FLT5LCCK bit modifies the write attributes of the fault programming bit, so that they can be protected against spurious write accesses.  
This bit is write-once. Once it has been set, it cannot be modified till the next system reset.  
0: FLT5E, FLT5P, FLT5SRC, FLT5F[3:0] bits are read/write.  
1: FLT5E, FLT5P, FLT5SRC, FLT5F[3:0] bits can no longer be written (read-only mode)
Bits 6:3  **FLT5F[3:0]:** Fault 5 filter
This bitfield defines the frequency used to sample FLT5 input and the length of the digital filter applied to FLT5. The digital filter is made of an event counter in which N events are needed to validate a transition on the output:
0000: No filter, FLT5 acts asynchronously
0001: \( f_{\text{SAMPLING}} = f_{\text{HRTIM}} \), \( N = 2 \)
0010: \( f_{\text{SAMPLING}} = f_{\text{HRTIM}} \), \( N = 4 \)
0011: \( f_{\text{SAMPLING}} = f_{\text{HRTIM}} \), \( N = 8 \)
0100: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/2} \), \( N = 6 \)
0101: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/2} \), \( N = 8 \)
0110: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/4} \), \( N = 6 \)
0111: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/4} \), \( N = 8 \)
1000: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/8} \), \( N = 6 \)
1001: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/8} \), \( N = 8 \)
1010: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/16} \), \( N = 5 \)
1011: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/16} \), \( N = 6 \)
1100: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/16} \), \( N = 8 \)
1101: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/32} \), \( N = 5 \)
1110: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/32} \), \( N = 6 \)
1111: \( f_{\text{SAMPLING}} = f_{\text{FLTS}/32} \), \( N = 8 \)

*Note:* This bitfield can be written only when FLT5E enable bit is reset.
*Note:* This bitfield cannot be modified when FLT5LOCK has been programmed.

Bit 2  **FLT5SRC:** Fault 5 source
This bit selects the FAULT5 input source (refer to Table 322 for connection details).
0: Fault 1 input is HRTIM_FLT5 input pin
1: Fault 1 input is hrtim_in_flt5 signal

*Note:* This bitfield can be written only when FLT5E enable bit is reset

Bit 1  **FLT5P:** Fault 5 polarity
This bit selects the FAULT5 input polarity.
0: Fault 5 input is active low
1: Fault 5 input is active high

*Note:* This bitfield can be written only when FLT5E enable bit is reset

Bit 0  **FLT5E:** Fault 5 enable
This bit enables the global FAULT5 input circuitry.
0: Fault 5 input disabled
1: Fault 5 input enabled
37.5.60 **HRTIM Burst DMA Master timer update Register (HRTIM_BDMUPR)**

Address offset: 0x3D8h

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Access</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:10</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>MCMP4: <strong>MCMP4R register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>MCMP3: <strong>MCMP3R register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>MCMP2: <strong>MCMP2R register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>MCMP1: <strong>MCMP1R register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>MREP: <strong>MREP register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>MPER: <strong>MPER register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>MCNT: <strong>MCNTR register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>MDIER: <strong>MDIER register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>MICR: <strong>MICR register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Refer to MCR description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>MCR: <strong>MCR register update enable</strong></td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit defines if the master timer MCR register is part of the list of registers to be updated by the Burst DMA.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: MCR register is not updated by Burst DMA accesses</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: MCR register is updated by Burst DMA accesses</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 37.5.61 HRTIM Burst DMA Timerx update Register (HRTIM_BDTxUPR)

Address offset: 0x3DCh-0x3ECh  
Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:21 Reserved, must be kept at reset value.

- Bit 20 **TIMxFLTR**: HRTIM_FLTxR register update enable  
  Refer to TIMxCR description

- Bit 19 **TIMxOUTR**: HRTIM_OUTxR register update enable  
  Refer to TIMxCR description

- Bit 18 **TIMxCMP4**: HRTIM_CMP4xR register update enable  
  Refer to TIMxCR description

- Bit 17 **TIMxRSTR**: HRTIM_RSTxR register update enable  
  Refer to TIMxCR description

- Bit 16 **TIMxEEFR2**: HRTIM_EEFxR2 register update enable  
  Refer to TIMxCR description

- Bit 15 **TIMxEEFR1**: HRTIM_EEFxR1 register update enable  
  Refer to TIMxCR description

- Bit 14 **TIMxRST2R**: HRTIM_RST2xR register update enable  
  Refer to TIMxCR description

- Bit 13 **TIMxSET2R**: HRTIM_SET2xR register update enable  
  Refer to TIMxCR description

- Bit 12 **TIMxRST1R**: HRTIM_RST1xR register update enable  
  Refer to TIMxCR description

- Bit 11 **TIMxSET1R**: HRTIM_SET1xR register update enable  
  Refer to TIMxCR description

- Bit 10 **TIMxDTR**: HRTIM_DTxR register update enable  
  Refer to TIMxCR description

- Bit 9 **TIMxCMP4**: HRTIM_CMP4xR register update enable  
  Refer to TIMxCR description

- Bit 8 **TIMxCMP3**: HRTIM_CMP3xR register update enable  
  Refer to TIMxCR description

- Bit 7 **TIMxCMP2**: HRTIM_CMP2xR register update enable  
  Refer to TIMxCR description
Bit 6  **TIMxCMP1**: HRTIM_CMP1xR register update enable
   Refer to TIMxCR description

Bit 5  **TIMxREP**: HRTIM_REPxR register update enable
   Refer to TIMxCR description

Bit 4  **TIMxPER**: HRTIM_PERxR register update enable
   Refer to TIMxCR description

Bit 3  **TIMxCNT**: HRTIM_CNTxR register update enable
   Refer to TIMxCR description

Bit 2  **TIMxDIER**: HRTIM_TIMxDIER register update enable
   Refer to TIMxCR description

Bit 1  **TIMxICR**: HRTIM_TIMxICR register update enable
   Refer to TIMxCR description

Bit 0  **TIMxCR**: HRTIM_TIMxCR register update enable
   This bit defines if the master timer MCR register is part of the list of registers to be updated by the Burst DMA.
   0: HRTIM_TIMxCR register is not updated by Burst DMA accesses
   1: HRTIM_TIMxCR register is updated by Burst DMA accesses

### 37.5.62  HRTIM Burst DMA Data Register (HRTIM_BDMADR)

Address offset: 0x3F0h
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
<td>wo</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  **BDMADR[31:0]**: Burst DMA Data register

Write accesses to this register triggers:
- the copy of the data value into the registers enabled in BDTxUPR and BDMUPR register bits
- the increment of the register pointer to the next location to be filled
### 37.5.63 HRTIM register map

The tables below summarize the HRTIM registers mapping. The address offsets in *Table 328* and *Table 329* are referred to in the base address offsets given in *Table 327*.

**Table 327. RTIM global register map**

<table>
<thead>
<tr>
<th>Base address offset</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000 - 0x07F</td>
<td>Master timer</td>
</tr>
<tr>
<td>0x080 - 0x0FF</td>
<td>Timer A</td>
</tr>
<tr>
<td>0x100 - 0x17F</td>
<td>Timer B</td>
</tr>
<tr>
<td>0x180 - 0x1FF</td>
<td>Timer C</td>
</tr>
<tr>
<td>0x200 - 0x27F</td>
<td>Timer D</td>
</tr>
<tr>
<td>0x280 - 0x2FF</td>
<td>Timer E</td>
</tr>
<tr>
<td>0x300 - 0x37F</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x380 - 0x3FF</td>
<td>Common registers</td>
</tr>
</tbody>
</table>

**Table 328. HRTIM Register map and reset values: Master timer**

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000</td>
<td>HRTIM_MCR</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0004</td>
<td>HRTIM_MISR</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0008</td>
<td>HRTIM_MICR</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x000C</td>
<td>HRTIM_MDIER</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0010</td>
<td>HRTIM_MCNT</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
</tr>
</tbody>
</table>
Table 328. HRTIM Register map and reset values: Master timer (continued)

| Offset  | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|

1. This register can be preloaded (see Table 313 on page 1396).
<table>
<thead>
<tr>
<th>Offset</th>
<th>Register</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x002C</td>
<td>0x001C</td>
<td>0x0008</td>
</tr>
<tr>
<td>0x0024</td>
<td>0x0030</td>
<td>0x0000</td>
</tr>
</tbody>
</table>

### High-Resolution Timer (HRTIM) Offset Register

**Register Name**

- HRTIM_CPT1MR
- HRTIM_CPT2MR
- HRTIM_CPT3MR
- HRTIM_CPT4MR
- HRTIM_PEAUTR
- HRTIM_PEPUR
- HRTIM_PTEUT
- HRTIM_PTEUR
- HRTIM_PERUT
- HRTIM_PERUR
- HRTIM_TIMIER(1)
- HRTIM_TIMMSR
- HRTIM_TIMPSR
- HRTIM_TIMSR
- HRTIM_TIMTCSR
- HRTIM_TIMTPR
- HRTIM_TIMEDFR
- HRTIM_TIMEDSR
- HRTIM_TIMEDUR
- HRTIM_TIMPSR
- HRTIM_TIMPSR
- HRTIM_TIMPSR
- HRTIM_TIMPSR

**Reset Value**

- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000
- 0x0000

**Register Values**

- DLYPRTE
- RSTD
- RSTD
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4
- SET4

**Name**

- PREEN
- DCSVNC[1:0]
- TEU
- TDU
- O2CPY
- TCU
- TBU
- O2STAT
- TxRSTU
- IPPSTAT
- TxREP
- PSHPLL
- HALF
- RETRIG
- CONT
- CMP3
- CMP2
- CMP1

**Reset**

- 31
- 30
- 29
- 28
- 27
- 26
- 25
- 24
- 23
- 22
- 21
- 20
- 19
- 18
- 17
- 16
- 15
- 14
- 13
- 12
- 11
- 10
- 9
- 8
- 7
- 6
- 5
- 4
- 3
- 2
- 1
- 0
### High-Resolution Timer (HRTIM)

#### Table 329. HRTIM Register map and reset values: TIMx (x= A..E) (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0034</td>
<td>HRTIM_CPT2xR</td>
<td>CPT2x[15:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0038</td>
<td>HRTIM_DTxR[1]</td>
<td>DTFx[8:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x003C</td>
<td>HRTIM_SETx1R[1]</td>
<td>UPDATE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0040</td>
<td>HRTIM_RSTx1R[1]</td>
<td>UPDATE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0044</td>
<td>HRTIM_SETx2R[1]</td>
<td>UPDATE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0048</td>
<td>HRTIM_RSTx2R[1]</td>
<td>UPDATE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x004C</td>
<td>HRTIM_EEFxR1</td>
<td>EE5FLTR[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0050</td>
<td>HRTIM_EEFxR2</td>
<td>EE10FLTR[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0054</td>
<td>HRTIM_RST[1]</td>
<td>TIMECMP4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
</tr>
</tbody>
</table>
## Table 329. HRTIM Register map and reset values: TIMx (x= A..E) (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0054</td>
<td>HRTIM_RSTBR(T)</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td></td>
<td>HRTIM_RSTCR(T)</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td></td>
<td>HRTIM_RSTDR(T)</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td></td>
<td>HRTIM_RSTER(T)</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td>0x0056</td>
<td>HRTIM_CHPxR</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td></td>
<td>HRTIM_CPT1ACR</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td></td>
<td>HRTIM_CPT1BCR</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td></td>
<td>HRTIM_CPT1CCR</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
<tr>
<td></td>
<td>HRTIM_CPT1DCR</td>
<td>Res.</td>
<td>000000000000000000000000000000</td>
</tr>
</tbody>
</table>

Note: (T) indicates that the register is a timer-related register.
### Table 329. HRTIM Register map and reset values: TIMx (x= A..E) (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x005C</td>
<td>HRTIM_CPT1ECR</td>
<td></td>
</tr>
<tr>
<td>0x0060</td>
<td>HRTIM_CPT2ACR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0060</td>
<td>HRTIM_CPT2BCR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0060</td>
<td>HRTIM_CPT2CCR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0060</td>
<td>HRTIM_CPT2DCR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0060</td>
<td>HRTIM_CPT2ECR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0064</td>
<td>HRTIM_OUTxR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0068</td>
<td>HRTIM_FLTxR</td>
<td>Reset value</td>
</tr>
</tbody>
</table>

1. This register can be preloaded (see Table 313 on page 1396).
<p>| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|--------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0000 | HRTIM_CR1    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0004 | HRTIM_CR2    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0008 | HRTIM_ISR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x000C | HRTIM_ICR    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0010 | HRTIM_IER    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0014 | HRTIM_OENR   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0018 | HRTIM_DISR   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x001C | HRTIM_ODSR   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0020 | HRTIM_BMCR   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0024 | HRTIM_BMTRG  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0028 | HRTIM_BMCMPR |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |              | Reset value |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |</p>
<table>
<thead>
<tr>
<th>Register name</th>
<th>Offset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLT14</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT13</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT12</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT11</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT10</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT9</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT8</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT7</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT6</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT5</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT4</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT3</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT2</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT1</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
<tr>
<td>FLT0</td>
<td>00000</td>
<td>Reset value 00000000000000000000000000000000</td>
</tr>
</tbody>
</table>
Table 330. HRTIM Register map and reset values: Common functions (continued)

| Offset | Register name | Offset | Name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|--------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0054 | HRTIM_FLTnxR2 | 0x0058 | HRTIM_BDMUPDR | 0x005C | HRTIM_BDTAUPR | 0x0060 | HRTIM_BDTBUPR | 0x0064 | HRTIM_BDTCUPR | 0x0068 | HRTIM_BDTDUPR | 0x006C | HRTIM_BTDUUPR | 0x0070 | HRTIM_BDMADR |

1. This register can be preloaded (see Table 313 on page 1396).

Refer to Section 2.3 on page 129 for the register boundary addresses.
38 Advanced-control timers (TIM1/TIM8)

38.1 TIM1/TIM8 introduction

The advanced-control timers (TIM1/TIM8) consist of a 16-bit auto-reload counter driven by a programmable prescaler.

It may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM, complementary PWM with dead-time insertion).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

The advanced-control (TIM1/TIM8) and general-purpose (TIMy) timers are completely independent, and do not share any resources. They can be synchronized together as described in Section 38.3.26: Timer synchronization.

38.2 TIM1/TIM8 main features

TIM1/TIM8 timer features include:

- 16-bit up, down, up/down auto-reload counter.
- 16-bit programmable prescaler allowing dividing (also “on the fly”) the counter clock frequency either by any factor between 1 and 65536.
- Up to 6 independent channels for:
  - Input Capture (but channels 5 and 6)
  - Output Compare
  - PWM generation (Edge and Center-aligned Mode)
  - One-pulse mode output
- Complementary outputs with programmable dead-time
- Synchronization circuit to control the timer with external signals and to interconnect several timers together.
- Repetition counter to update the timer registers only after a given number of cycles of the counter.
- 2 break inputs to put the timer’s output signals in a safe user selectable configuration.
- Interrupt/DMA generation on the following events:
  - Update: counter overflow/underflow, counter initialization (by software or internal/external trigger)
  - Trigger event (counter start, stop, initialization or count by internal/external trigger)
  - Input capture
  - Output compare
- Supports incremental (quadrature) encoder and Hall-sensor circuitry for positioning purposes
- Trigger input for external clock or cycle-by-cycle current management
Figure 344. Advanced-control timer block diagram

1. See Figure 387: Break and Break2 circuitry overview for details
38.3 TIM1/TIM8 functional description

38.3.1 Time-base unit

The main block of the programmable advanced-control timer is a 16-bit counter with its related auto-reload register. The counter can count up, down or both up and down. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:
- Counter register (TIMx_CNT)
- Prescaler register (TIMx_PSC)
- Auto-reload register (TIMx_ARR)
- Repetition counter register (TIMx_RCR)

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detailed for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIMx_CR1 register.

Prescaler description

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

*Figure 345* and *Figure 346* give some examples of the counter behavior when the prescaler ratio is changed on the fly:
**Figure 345. Counter timing diagram with prescaler division change from 1 to 2**

- **CK_PSC**
- **CEN**
- **Timer clock = CK_CNT**
- **Counter register**: F7 F8 F9 FA FB FC 00 01 02 03
- **Update event (UEV)**
- **Prescaler control register**: 0 1
- **Prescaler buffer**: 0 1
- **Prescaler counter**: 0 1 0 1 0 1 0 1

**Figure 346. Counter timing diagram with prescaler division change from 1 to 4**

- **CK_PSC**
- **CEN**
- **Timer clock = CK_CNT**
- **Counter register**: F7 F8 F9 FA FB FC 00 01
- **Update event (UEV)**
- **Prescaler control register**: 0 3
- **Prescaler buffer**: 0 3
- **Prescaler counter**: 0 1 2 3 0 1 2 3

*MS31076V2*
38.3.2 Counter modes

**Upcounting mode**

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

If the repetition counter is used, the update event (UEV) is generated after upcounting is repeated for the number of times programmed in the repetition counter register (TIMx_RCR) + 1. Else the update event is generated at each counter overflow.

Setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event.

The UEV event can be disabled by software by setting the UDIS bit in the TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The repetition counter is reloaded with the content of TIMx_RCR register,
- The auto-reload shadow register is updated with the preload value (TIMx_ARR),
- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.
Figure 347. Counter timing diagram, internal clock divided by 1

Figure 348. Counter timing diagram, internal clock divided by 2
Figure 349. Counter timing diagram, internal clock divided by 4

Figure 350. Counter timing diagram, internal clock divided by N
Figure 351. Counter timing diagram, update event when ARPE=0 (TIMx_ARR not preloaded)

Figure 352. Counter timing diagram, update event when ARPE=1 (TIMx_ARR preloaded)
**Downcounting mode**

In downcounting mode, the counter counts from the auto-reload value (content of the TIMx_ARR register) down to 0, then restarts from the auto-reload value and generates a counter underflow event.

If the repetition counter is used, the update event (UEV) is generated after downcounting is repeated for the number of times programmed in the repetition counter register (TIMx_RCR) + 1. Else the update event is generated at each counter underflow.

Setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event.

The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate doesn’t change).

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The repetition counter is reloaded with the content of TIMx_RCR register.
- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).
- The auto-reload active register is updated with the preload value (content of the TIMx_ARR register). Note that the auto-reload is updated before the counter is reloaded, so that the next period is the expected one.

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.
Figure 353. Counter timing diagram, internal clock divided by 1

Figure 354. Counter timing diagram, internal clock divided by 2
Figure 355. Counter timing diagram, internal clock divided by 4

![Diagram showing CK_PSC, CNT_EN, Timer clock CK_CNT, Counter register, Counter underflow, Update event (UEV), and Update interrupt flag (UIF).]

Figure 356. Counter timing diagram, internal clock divided by N

![Diagram showing CK_PSC, Timer clock CK_CNT, Counter register, Counter underflow, Update event (UEV), and Update interrupt flag (UIF).]
Center-aligned mode (up/down counting)

In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register) – 1, generates a counter overflow event, then counts from the auto-reload value down to 1 and generates a counter underflow event. Then it restarts counting from 0.

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11").

In this mode, the DIR direction bit in the TIMx_CR1 register cannot be written. It is updated by hardware and gives the current direction of the counter.

The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler.

The UEV update event can be disabled by software by setting the UDIS bit in the TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value.

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an UEV update event but without setting the UIF flag (thus no interrupt or
DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The repetition counter is reloaded with the content of TIMx_RCR register
- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register)
- The auto-reload active register is updated with the preload value (content of the TIMx_ARR register). Note that if the update source is a counter overflow, the auto-reload is updated before the counter is reloaded, so that the next period is the expected one (the counter is loaded with the new value).

The following figures show some examples of the counter behavior for different clock frequencies.

**Figure 358. Counter timing diagram, internal clock divided by 1, TIMx_ARR = 0x6**

1. Here, center-aligned mode 1 is used (for more details refer to Section 38.4: TIM1/TIM8 registers).
**Figure 359. Counter timing diagram, internal clock divided by 2**

- CK_PSC
- CNT_EN
- Timerclock = CK_CNT
- Counter register
- Counter underflow
- Update event (UEV)
- Update interrupt flag (UIF)

**Figure 360. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36**

- CK_PSC
- CNT_EN
- Timerclock = CK_CNT
- Counter register
- Counter overflow
- Update event (UEV)
- Update interrupt flag (UIF)

Note: Here, center_aligned mode 2 or 3 is updated with an UIF on overflow
Figure 361. Counter timing diagram, internal clock divided by N

Figure 362. Counter timing diagram, update event with ARPE=1 (counter underflow)
38.3.3 Repetition counter

Section 38.3.1: Time-base unit describes how the update event (UEV) is generated with respect to the counter overflows/underflows. It is actually generated only when the repetition counter has reached zero. This can be useful when generating PWM signals.

This means that data are transferred from the preload registers to the shadow registers (TIMx_ARR auto-reload register, TIMx_PSC prescaler register, but also TIMx_CCRx capture/compare registers in compare mode) every N+1 counter overflows or underflows, where N is the value in the TIMx_RCR repetition counter register.

The repetition counter is decremented:
- At each counter overflow in upcounting mode,
- At each counter underflow in downcounting mode,
- At each counter overflow and at each counter underflow in center-aligned mode.

Although this limits the maximum number of repetition to 32768 PWM cycles, it makes it possible to update the duty cycle twice per PWM period. When refreshing compare registers only once per PWM period in center-aligned mode, maximum resolution is $2\times T_{ck}$, due to the symmetry of the pattern.

The repetition counter is an auto-reload type; the repetition rate is maintained as defined by the TIMx_RCR register value (refer to Figure 364). When the update event is generated by software (by setting the UG bit in TIMx_EGR register) or by hardware through the slave mode controller, it occurs immediately whatever the value of the repetition counter is and the repetition counter is reloaded with the content of the TIMx_RCR register.
In Center aligned mode, for odd values of RCR, the update event occurs either on the overflow or on the underflow depending on when the RCR register was written and when the counter was launched: if the RCR was written before launching the counter, the UEV occurs on the underflow. If the RCR was written after launching the counter, the UEV occurs on the overflow.

For example, for RCR = 3, the UEV is generated each 4th overflow or underflow event depending on when the RCR was written.

**Figure 364. Update rate examples depending on mode and TIMx_RCR register settings**

<table>
<thead>
<tr>
<th>Counter-aligned mode</th>
<th>Edge-aligned mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMx_RCR = 0</td>
<td>Upcounting</td>
</tr>
<tr>
<td>TIMx_RCR = 1</td>
<td>Downcounting</td>
</tr>
<tr>
<td>TIMx_RCR = 2</td>
<td></td>
</tr>
<tr>
<td>TIMx_RCR = 3</td>
<td></td>
</tr>
<tr>
<td>TIMx_RCR = 3 and</td>
<td></td>
</tr>
<tr>
<td>re-synchronization</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(by SW)</td>
</tr>
</tbody>
</table>

**UEV**: Update event: Preload registers transferred to active registers and update interrupt generated

**Update Event**: If the repetition counter underflow occurs when the counter is equal to the auto-reload value

MSv31195V1
38.3.4 External trigger input

The timer features an external trigger input ETR. It can be used as:

- external clock (external clock mode 2, see Section 38.3.5)
- trigger for the slave mode (see Section 38.3.26)
- PWM reset input for cycle-by-cycle current regulation (see Section 38.3.7)

Figure 365 below describes the ETR input conditioning. The input polarity is defined with the ETP bit in TIMxSMCR register. The trigger can be prescaled with the divider programmed by the ETPS[1:0] bitfield and digitally filtered with the ETF[3:0] bitfield.

Figure 365. External trigger input block

The ETR input comes from multiple sources: input pins (default configuration), comparator outputs and analog watchdogs. The selection is done with the ETRSEL[3:0] bitfield.

Figure 366. TIM1/TIM8 ETR input circuitry
38.3.5 Clock selection

The counter clock can be provided by the following clock sources:

- Internal clock (CK_INT)
- External clock mode1: external input pin
- External clock mode2: external trigger input ETR
- Encoder mode

**Internal clock source (CK_INT)**

If the slave mode controller is disabled (SMS=000), then the CEN, DIR (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.

*Figure 367* shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.

*Figure 367. Control circuit in normal mode, internal clock divided by 1*

---

**External clock source mode 1**

This mode is selected when SMS=111 in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.
For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:

1. Select the proper TI2x source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
2. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S = ‘01’ in the TIMx_CCMR1 register.
3. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F=0000).
4. Select rising edge polarity by writing CC2P=0 and CC2NP=0 in the TIMx_CCER register.
5. Configure the timer in external clock mode 1 by writing SMS=111 in the TIMx_SMCR register.
6. Select TI2 as the trigger input source by writing TS=00110 in the TIMx_SMCR register.
7. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

Note: The capture prescaler is not used for triggering, so the user does not need to configure it.

When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.
Figure 369. Control circuit in external clock mode 1

External clock source mode 2

This mode is selected by writing ECE=1 in the TIMx_SMCR register.

The counter can count at each rising or falling edge on the external trigger input ETR.

The Figure 370 gives an overview of the external trigger input block.

Figure 370. External trigger input block

1. Refer to Figure 366: TIM1/TIM8 ETR input circuitry.

For example, to configure the upcounter to count each 2 rising edges on ETR, use the following procedure:
1. As no filter is needed in this example, write ETF[3:0]=0000 in the TIMx_SMCR register.
2. Set the prescaler by writing ETPS[1:0]=01 in the TIMx_SMCR register
3. Select rising edge detection on the ETR pin by writing ETP=0 in the TIMx_SMCR register
4. Enable external clock mode 2 by writing ECE=1 in the TIMx_SMCR register.
5. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

The counter counts once each 2 ETR rising edges.

The delay between the rising edge on ETR and the actual clock of the counter is due to the resynchronization circuit on the ETRP signal. As a consequence, the maximum frequency which can be correctly captured by the counter is at most ¼ of TIMxCLK frequency. When the ETRP signal is faster, the user should apply a division of the external signal by proper ETPS prescaler setting.

---

Figure 371. Control circuit in external clock mode 2

---
38.3.6 Capture/compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), an input stage for capture (with digital filter, multiplexing, and prescaler, except for channels 5 and 6) and an output stage (with comparator and output control).

*Figure 372 to Figure 375* give an overview of one Capture/Compare channel.

The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).

*Figure 372. Capture/compare channel (example: channel 1 input stage)*

The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.

*Figure 373. Capture/compare channel 1 main circuit*
1. OCxREF, where x is the rank of the complementary channel

Figure 374. Output stage of capture/compare channel (channel 1, idem ch. 2 and 3)

Figure 375. Output stage of capture/compare channel (channel 4)
The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

### 38.3.7 Input capture mode

In Input capture mode, the Capture/Compare Registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (TIMx_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to ‘0’ or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when written with ‘0’.

The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:

1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
2. Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx_CCR1 register becomes read-only.
3. Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the Tlx (ICxF bits in the TIMx_CCMRx register). Let’s imagine that, when toggling, the input signal is not stable during at most 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been...
detected (sampled at \(f_{\text{DTS}}\) frequency). Then write IC1F bits to 0011 in the TIMx_CCMR1 register.

4. Select the edge of the active transition on the TI1 channel by writing CC1P and CC1NP bits to 0 in the TIMx_CCRER register (rising edge in this case).

5. Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to ‘00’ in the TIMx_CCMR1 register).

6. Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCRER register.

7. If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx_DIER register.

When an input capture occurs:

- The TIMx_CCR1 register gets the value of the counter on the active transition.
- CC1F flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared.
- An interrupt is generated depending on the CC1IE bit.
- A DMA request is generated depending on the CC1DE bit.

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

*Note:* IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.

### 38.3.8 PWM input mode

This mode is a particular case of input capture mode. The procedure is the same except:

- Two ICx signals are mapped on the same TIx input.
- These 2 ICx signals are active on edges with opposite polarity.
- One of the two TIxFP signals is selected as trigger input and the slave mode controller is configured in reset mode.

For example, the user can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):
1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
2. Select the active input for TIMx_CCR1: write the CC1S bits to 01 in the TIMx_CCMR1 register (TI1 selected).
3. Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): write the CC1P and CC1NP bits to '0' (active on rising edge).
4. Select the active input for TIMx_CCR2: write the CC2S bits to 10 in the TIMx_CCMR1 register (TI1 selected).
5. Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): write the CC2P and CC2NP bits to CC2P/CC2NP='10' (active on falling edge).
6. Select the valid trigger input: write the TS bits to 00101 in the TIMx_SMCR register (TI1FP1 selected).
7. Configure the slave mode controller in reset mode: write the SMS bits to 0100 in the TIMx_SMCR register.
8. Enable the captures: write the CC1E and CC2E bits to '1' in the TIMx_CCER register.

![Figure 377. PWM input mode timing](image)

### 38.3.9 Forced output mode

In output mode (CCxS bits = 00 in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx/OCxN) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (OCxREF/OCx) to its active level, user just needs to write 0101 in the OCxM bits in the corresponding TIMx_CCMRx register. Thus OCxREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

For example: CCxP=0 (OCx active high) => OCx is forced to high level.

The OCxREF signal can be forced low by writing the OCxM bits to 0100 in the TIMx_CCMRx register.

Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the output compare mode section below.
38.3.10 Output compare mode

This function is used to control an output waveform or indicate when a period of time has elapsed. Channels 1 to 4 can be output, while Channel 5 and 6 are only available inside the device (for instance, for compound waveform generation or for ADC triggering).

When a match is found between the capture/compare register and the counter, the output compare function:

- Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIMx_CCMRx register) and the output polarity (CCSP bit in the TIMx_CCER register). The output pin can keep its level (OCxM=0000), be set active (OCxM=0001), be set inactive (OCxM=0010) or can toggle (OCxM=0011) on match.
- Sets a flag in the interrupt status register (CCxF bit in the TIMx_SR register).
- Generates an interrupt if the corresponding interrupt mask is set (CCxIE bit in the TIMx_DIER register).
- Sends a DMA request if the corresponding enable bit is set (CCxDE bit in the TIMx_DIER register, CCxSE bit in the TIMx_CR2 register for the DMA request selection).

The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.

In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One Pulse mode).

Procedure

1. Select the counter clock (internal, external, prescaler).
2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
3. Set the CCxIE bit if an interrupt request is to be generated.
4. Select the output mode. For example:
   - Write OCxM = 0011 to toggle OCx output pin when CNT matches CCRx
   - Write OCxPE = 0 to disable preload register
   - Write CCxP = 0 to select active high polarity
   - Write CCxSE = 1 to enable the output
5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.

The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE='0', else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 378.
38.3.11 PWM mode

Pulse Width Modulation mode allows a signal to be generated with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing '0110' (PWM mode 1) or '0111' (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx_CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx_EGR register.

OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. OCx output is enabled by a combination of the CCxE, CCxNE, MOE, OSS1 and OSSR bits (TIMx_CCER and TIMx_BDTR registers). Refer to the TIMx_CCER register description for more details.

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether TIMx_CCRx ≤ TIMx_CNT or TIMx_CNT ≤ TIMx_CCRx (depending on the direction of the counter).

The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the TIMx_CR1 register.
PWM edge-aligned mode

- Upcounting configuration

Upcounting is active when the DIR bit in the TIMx_CR1 register is low. Refer to the Upcounting mode on page 1531.

In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx_CNT < TIMx_CCRx else it becomes low. If the compare value in TIMx_CCRx is greater than the auto-reload value (in TIMx_ARR) then OCxREF is held at ‘1’. If the compare value is 0 then OCxRef is held at ‘0’.

Figure 379 shows some edge-aligned PWM waveforms in an example where TIMx_ARR=8.

![Figure 379. Edge-aligned PWM waveforms (ARR=8)](image)

- Downcounting configuration

Downcounting is active when DIR bit in TIMx_CR1 register is high. Refer to the Downcounting mode on page 1535.

In PWM mode 1, the reference signal OCxRef is low as long as TIMx_CNT > TIMx_CCRx else it becomes high. If the compare value in TIMx_CCRx is greater than the auto-reload value in TIMx_ARR, then OCxREF is held at ‘1’. 0% PWM is not possible in this mode.

PWM center-aligned mode

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are different from ‘00’ (all the remaining configurations having the same effect on the OCxRef/OCx signals).

The compare flag is set when the counter counts up, when it counts down or both when it counts up and down depending on the CMS bits configuration. The direction bit (DIR) in the…
TIMx_CR1 register is updated by hardware and must not be changed by software. Refer to the Center-aligned mode (up/down counting) on page 1538.

Figure 380 shows some center-aligned PWM waveforms in an example where:

- TIMx_ARR=8,
- PWM mode is the PWM mode 1,
- The flag is set when the counter counts down corresponding to the center-aligned mode 1 selected for CMS=01 in TIMx_CR1 register.

Hints on using center-aligned mode

- When starting in center-aligned mode, the current up-down configuration is used. It means that the counter counts up or down depending on the value written in the DIR bit.
in the TIMx_CR1 register. Moreover, the DIR and CMS bits must not be changed at the same time by the software.

- Writing to the counter while running in center-aligned mode is not recommended as it can lead to unexpected results. In particular:
  - The direction is not updated if a value greater than the auto-reload value is written in the counter (TIMx_CNT>TIMx_ARR). For example, if the counter was counting up, it continues to count up.
  - The direction is updated if 0 or the TIMx_ARR value is written in the counter but no Update Event UEV is generated.

- The safest way to use center-aligned mode is to generate an update by software (setting the UG bit in the TIMx_EGR register) just before starting the counter and not to write the counter while it is running.

### 38.3.12 Asymmetric PWM mode

Asymmetric mode allows two center-aligned PWM signals to be generated with a programmable phase shift. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and the phase-shift are determined by a pair of TIMx_CCRx register. One register controls the PWM during up-counting, the second during down counting, so that PWM is adjusted every half PWM cycle:

- OC1REFC (or OC2REFC) is controlled by TIMx_CCR1 and TIMx_CCR2
- OC3REFC (or OC4REFC) is controlled by TIMx_CCR3 and TIMx_CCR4

Asymmetric PWM mode can be selected independently on two channel (one OCx output per pair of CCR registers) by writing ‘1110’ (Asymmetric PWM mode 1) or ‘1111’ (Asymmetric PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

**Note:** The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

When a given channel is used as asymmetric PWM channel, its complementary channel can also be used. For instance, if an OC1REFC signal is generated on channel 1 (Asymmetric PWM mode 1), it is possible to output either the OC2REF signal on channel 2, or an OC2REFC signal resulting from asymmetric PWM mode 1.

*Figure 381* represents an example of signals that can be generated using Asymmetric PWM mode (channels 1 to 4 are configured in Asymmetric PWM mode 1). Together with the deadtime generator, this allows a full-bridge phase-shifted DC to DC converter to be controlled.
38.3.13 Combined PWM mode

Combined PWM mode allows two edge or center-aligned PWM signals to be generated with programmable delay and phase shift between respective pulses. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and delay are determined by the two TIMx_CCRx registers. The resulting signals, OCxREFC, are made of an OR or AND logical combination of two reference PWMs:

- OC1REFC (or OC2REFC) is controlled by TIMx_CCR1 and TIMx_CCR2
- OC3REFC (or OC4REFC) is controlled by TIMx_CCR3 and TIMx_CCR4

Combined PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing ‘1100’ (Combined PWM mode 1) or ‘1101’ (Combined PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

When a given channel is used as combined PWM channel, its complementary channel must be configured in the opposite PWM mode (for instance, one in Combined PWM mode 1 and the other in Combined PWM mode 2).

Note: The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

Figure 382 represents an example of signals that can be generated using Asymmetric PWM mode, obtained with the following configuration:

- Channel 1 is configured in Combined PWM mode 2,
- Channel 2 is configured in PWM mode 1,
- Channel 3 is configured in Combined PWM mode 2,
- Channel 4 is configured in PWM mode 1.
38.3.14 Combined 3-phase PWM mode

Combined 3-phase PWM mode allows one to three center-aligned PWM signals to be generated with a single programmable signal ANDed in the middle of the pulses. The OC5REF signal is used to define the resulting combined signal. The 3-bits GC5C[3:1] in the TIMx_CCR5 allow selection on which reference signal the OC5REF is combined. The resulting signals, OCxREFC, are made of an AND logical combination of two reference PWMs:

- If GC5C1 is set, OC1REFC is controlled by TIMx_CCR1 and TIMx_CCR5
- If GC5C2 is set, OC2REFC is controlled by TIMx_CCR2 and TIMx_CCR5
- If GC5C3 is set, OC3REFC is controlled by TIMx_CCR3 and TIMx_CCR5

Combined 3-phase PWM mode can be selected independently on channels 1 to 3 by setting at least one of the 3-bits GC5C[3:1].
Figure 383. 3-phase combined PWM signals with multiple trigger pulses per period

The TRGO2 waveform shows how the ADC can be synchronized on given 3-phase PWM signals. Refer to Section 38.3.27: ADC synchronization for more details.

### 38.3.15 Complementary outputs and dead-time insertion

The advanced-control timers (TIM1/TIM8) can output two complementary signals and manage the switching-off and the switching-on instants of the outputs.

This time is generally known as dead-time and it has to be adjusted depending on the devices that are connected to the outputs and their characteristics (intrinsic delays of level-shifters, delays due to power switches...)

The polarity of the outputs (main output OCx or complementary OCxN) can be selected independently for each output. This is done by writing to the CCxP and CCxNP bits in the TIMx_CCER register.

The complementary signals OCx and OCxN are activated by a combination of several control bits: the CCxE and CCxNE bits in the TIMx_CCER register and the MOE, OISx, OISxN, OSSI and OSSR bits in the TIMx_BDTR and TIMx_CR2 registers. Refer to Table 334: Output control bits for complementary OCx and OCxN channels with break feature on page 1606 for more details. In particular, the dead-time is activated when switching to the idle state (MOE falling down to 0).
Dead-time insertion is enabled by setting both CCxE and CCxNE bits, and the MOE bit if the break circuit is present. There is one 10-bit dead-time generator for each channel. From a reference waveform OCxREF, it generates 2 outputs OCx and OCxN. If OCx and OCxN are active high:

- The OCx output signal is the same as the reference signal except for the rising edge, which is delayed relative to the reference rising edge.
- The OCxN output signal is the opposite of the reference signal except for the rising edge, which is delayed relative to the reference falling edge.

If the delay is greater than the width of the active output (OCx or OCxN) then the corresponding pulse is not generated.

The following figures show the relationships between the output signals of the dead-time generator and the reference signal OCxREF. (we suppose CCxP=0, CCxNP=0, MOE=1, CCxE=1 and CCxNE=1 in these examples)

**Figure 384. Complementary output with dead-time insertion**

![Figure 384. Complementary output with dead-time insertion](MS31095V1)

**Figure 385. Dead-time waveforms with delay greater than the negative pulse**

![Figure 385. Dead-time waveforms with delay greater than the negative pulse](MS31096V1)
The dead-time delay is the same for each of the channels and is programmable with the DTG bits in the TIMx_BDTR register. Refer to Section 38.4.20: TIMx break and dead-time register (TIMx_BDTR)\((x = 1, 8)\) for delay calculation.

**Re-directing OCxREF to OCx or OCxN**

In output mode (forced, output compare or PWM), OCxREF can be re-directed to the OCx output or to OCxN output by configuring the CCxE and CCxNE bits in the TIMx_CCER register.

This allows a specific waveform to be sent (such as PWM or static active level) on one output while the complementary remains at its inactive level. Other alternative possibilities are to have both outputs at inactive level or both outputs active and complementary with dead-time.

*Note:* When only OCxN is enabled \((CCxE=0, CCxNE=1)\), it is not complemented and becomes active as soon as OCxREF is high. For example, if CCxNP=0 then OCxN=OCxRef. On the other hand, when both OCx and OCxN are enabled \((CCxE=CCxNE=1)\) OCx becomes active when OCxREF is high whereas OCxN is complemented and becomes active when OCxREF is low.

**38.3.16 Using the break function**

The purpose of the break function is to protect power switches driven by PWM signals generated with the TIM1 and TIM8 timers. The two break inputs are usually connected to fault outputs of power stages and 3-phase inverters. When activated, the break circuitry shuts down the PWM outputs and forces them to a predefined safe state. A number of internal MCU events can also be selected to trigger an output shut-down.

The break features two channels. A break channel which gathers both system-level fault (clock failure, parity error,...) and application fault (from input pins and built-in comparator), and can force the outputs to a predefined level (either active or inactive) after a deadtime duration. A break2 channel which only includes application faults and is able to force the outputs to an inactive state.
The output enable signal and output levels during break are depending on several control bits:

- the MOE bit in TIMx_BDTR register allows the outputs to be enabled/disabled by software and is reset in case of break or break2 event.
- the OSSI bit in the TIMx_BDTR register defines whether the timer controls the output in inactive state or releases the control to the GPIO controller (typically to have it in Hi-Z mode)
- the OISx and OISxN bits in the TIMx_CR2 register which are setting the output shut-down level, either active or inactive. The OCx and OCxN outputs cannot be set both to active level at a given time, whatever the OISx and OISxN values. Refer to Table 334: Output control bits for complementary OCx and OCxN channels with break feature on page 1606 for more details.

When exiting from reset, the break circuit is disabled and the MOE bit is low. The break functions can be enabled by setting the BKE and BK2E bits in the TIMx_BDTR register. The break input polarities can be selected by configuring the BKP and BK2P bits in the same register. BKE/BK2E and BKP/BK2P can be modified at the same time. When the BKE/BK2E and BKP/BK2P bits are written, a delay of 1 APB clock cycle is applied before the writing is effective. Consequently, it is necessary to wait 1 APB clock period to correctly read back the bit after the write operation.

Because MOE falling edge can be asynchronous, a resynchronization circuit has been inserted between the actual signal (acting on the outputs) and the synchronous control bit (accessed in the TIMx_BDTR register). It results in some delays between the asynchronous and the synchronous signals. In particular, if MOE is set to 1 whereas it was low, a delay must be inserted (dummy instruction) before reading it correctly. This is because the write acts on the asynchronous signal whereas the read reflects the synchronous signal.

The sources for break (BRK) channel are:
- An external source connected to one of the BKIN pin (as per selection done in the GPIO alternate function registers), with polarity selection and optional digital filtering
- An internal source:
  - the output from a comparator, with polarity selection and optional digital filtering
  - the analog watchdog output of the DFSDM1 peripheral
- A system break:
  - the Cortex®-M7 LOCKUP output
  - the PVD output
  - all SRAM and TCM ECC dual error detections (AXI-SRAM, ITCM, DTCM, SRAM1, SRAM2, SRAM3, SRAM4, BKRAM, refer to SYSCFG_CFGR register for details)
  - a flash memory ECC dual error detection
  - a clock failure event generated by the CSS detector

The sources for break2 (BRK2) are:
- An external source connected to one of the BKIN pin (as per selection done in the GPIO alternate function registers), with polarity selection and optional digital filtering
- An internal source coming from a comparator output.
- The analog watchdog output of the DFSDM1 peripheral
Break events can also be generated by software using BG and B2G bits in the TIMx_EGR register. The software break generation using BG and B2G is active whatever the BKE and BK2E enable bits values.

All sources are ORed before entering the timer BRK or BRK2 inputs, as per Figure 387 below.

**Figure 387. Break and Break2 circuitry overview**
An asynchronous (clockless) operation is only guaranteed when the programmable filter is disabled. If it is enabled, a fail safe clock mode (for example by using the internal PLL and/or the CSS) must be used to guarantee that break events are handled.

When one of the breaks occurs (selected level on one of the break inputs):

- The MOE bit is cleared asynchronously, putting the outputs in inactive state, idle state or even releasing the control to the GPIO controller (selected by the OSSI bit). This feature is enabled even if the MCU oscillator is off.
- Each output channel is driven with the level programmed in the OISx bit in the TIMx_CR2 register as soon as MOE=0. If OSSI=0, the timer releases the output control (taken over by the GPIO controller), otherwise the enable output remains high.
- When complementary outputs are used:
  - The outputs are first put in inactive state (depending on the polarity). This is done asynchronously so that it works even if no clock is provided to the timer.
  - If the timer clock is still present, then the dead-time generator is reactivated in order to drive the outputs with the level programmed in the OISx and OISxN bits after a dead-time. Even in this case, OCx and OCxN cannot be driven to their active level together. Note that because of the resynchronization on MOE, the dead-time duration is slightly longer than usual (around 2 \( \text{ck}_{\text{tim}} \) clock cycles).
  - If OSSI=0, the timer releases the output control (taken over by the GPIO controller which forces a Hi-Z state), otherwise the enable outputs remain or become high as soon as one of the CCxE or CCxNE bits is high.
- The break status flag (SBIF, BIF and B2IF bits in the TIMx_SR register) is set. An interrupt is generated if the BIE bit in the TIMx_DIER register is set.
- If the AOE bit in the TIMx_BDTR register is set, the MOE bit is automatically set again at the next update event (UEV). As an example, this can be used to perform a regulation. Otherwise, MOE remains low until the application sets it to ‘1’ again. In this case, it can be used for security and the break input can be connected to an alarm from power drivers, thermal sensors or any security components.

If the MOE is reset by the CPU while the AOE bit is set, the outputs are in idle state and forced to inactive level or Hi-Z depending on OSSI value. If both the MOE and AOE bits are reset by the CPU, the outputs are in disabled state and driven with the level programmed in the OISx bit in the TIMx_CR2 register.

The break inputs are active on level. Thus, the MOE cannot be set while the break input is active (neither automatically nor by software). In the meantime, the status flag BIF and B2IF cannot be cleared.

In addition to the break input and the output management, a write protection has been implemented inside the break circuit to safeguard the application. It allows the configuration of several parameters to be frozen (dead-time duration, OCx/OCxN polarities and state when disabled, OCxM configurations, break enable and polarity). The application can choose from 3 levels of protection selected by the LOCK bits in the TIMx_BDTR register. Refer to Section 38.4.20: TIMx break and dead-time register (TIMx_BDTR)(x = 1, 8). The LOCK bits can be written only once after an MCU reset.

Figure 388 shows an example of behavior of the outputs in response to a break.
Figure 388. Various output behavior in response to a break event on BRK (OSSI = 1)
The two break inputs have different behaviors on timer outputs:
- The BRK input can either disable (inactive state) or force the PWM outputs to a predefined safe state.
- BRK2 can only disable (inactive state) the PWM outputs.

The BRK has a higher priority than BRK2 input, as described in Table 331.

Note: BRK2 must only be used with OSSR = OSSI = 1.

<table>
<thead>
<tr>
<th>BRK</th>
<th>BRK2</th>
<th>Timer outputs state</th>
<th>Typical use case</th>
</tr>
</thead>
<tbody>
<tr>
<td>Active</td>
<td>X</td>
<td>– Inactive then forced output state (after a deadtime)</td>
<td>ON after deadtime insertion</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Outputs disabled if OSSI = 0 (control taken over by GPIO logic)</td>
<td>OFF</td>
</tr>
<tr>
<td>Inactive</td>
<td>Active</td>
<td>Inactive</td>
<td>OFF</td>
</tr>
</tbody>
</table>

Figure 389 gives an example of OCx and OCxN output behavior in case of active signals on BRK and BRK2 inputs. In this case, both outputs have active high polarities (CCxP = CCxNP = 0 in TIMx_CCER register).
38.3.17 Bidirectional break inputs

Beside regular digital break inputs and internal break events coming from the comparators, the timer 1 and 8 are featuring bidirectional break inputs/outputs combining the two sources, as represented on Figure 391.

The TIMx_BKINy_COMPz pins are combining the COMPz output (to be configured in open drain) and the Timerx’s TIMx_BKINy input. They allow to have:

- A global break information available for external MCUs or gate drivers shut down inputs, with a single-pin.
- An internal comparator and multiple external open drain comparators outputs ORed together and triggering a break event, when the multiple internal and external break inputs must be merged.

38.3.18 Clearing the OCxREF signal on an external event

The OCxREF signal of a given channel can be cleared when a high level is applied on the ocref_clr_int input (OCxCE enable bit in the corresponding TIMx_CCMRx register set to 1). OCxREF remains low until the next transition to the active state, on the following PWM
cycle. This function can only be used in Output compare and PWM modes. It does not work in Forced mode. The ocref_clr_int is connected to the ETRF signal (ETR after filtering).

When ETRF is chosen, ETR must be configured as follows:
1. The External Trigger Prescaler should be kept off: bits ETPS[1:0] of the TIMx_SMCR register set to ‘00’.
2. The external clock mode 2 must be disabled: bit ECE of the TIMx_SMCR register set to ‘0’.
3. The External Trigger Polarity (ETP) and the External Trigger Filter (ETF) can be configured according to the user needs.

Figure 392 shows the behavior of the OCxREF signal when the ETRF Input becomes High, for both values of the enable bit OCxCE. In this example, the timer TIMx is programmed in PWM mode.

**Figure 392. Clearing TIMx OCxREF**

![Diagram](image-url)

**Note:** In case of a PWM with a 100% duty cycle (if CCRx>ARR), then OCxREF is enabled again at the next counter overflow.
38.3.19 6-step PWM generation

When complementary outputs are used on a channel, preload bits are available on the OCxM, CCxE and CCxNE bits. The preload bits are transferred to the shadow bits at the COM commutation event. Thus one can program in advance the configuration for the next step and change the configuration of all the channels at the same time. COM can be generated by software by setting the COM bit in the TIMx_EGR register or by hardware (on TRGI rising edge).

A flag is set when the COM event occurs (COMIF bit in the TIMx_SR register), which can generate an interrupt (if the COMIE bit is set in the TIMx_DIER register) or a DMA request (if the COMDE bit is set in the TIMx_DIER register).

The Figure 393 describes the behavior of the OCx and OCxN outputs when a COM event occurs, in 3 different examples of programmed configurations.

Figure 393. 6-step generation, COM example (OSSR=1)
38.3.20 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:

- In upcounting: CNT < CCRx ≤ ARR (in particular, 0 < CCRx)
- In downcounting: CNT > CCRx

**Figure 394. Example of one pulse mode.**

For example one may want to generate a positive pulse on OC1 with a length of tPULSE and after a delay of tDELAY as soon as a positive edge is detected on the TI2 input pin.

Let’s use TI2FP2 as trigger 1:

1. Select the proper TI2x source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
2. Map TI2FP2 to TI2 by writing CC2S='01' in the TIMx_CCMR1 register.
3. TI2FP2 must detect a rising edge, write CC2P='0' and CC2NP='0' in the TIMx_CCER register.
4. Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS=00110 in the TIMx_SMCR register.
5. TI2FP2 is used to start the counter by writing SMS to ‘110’ in the TIMx_SMCR register (trigger mode).
The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

- The $t_{\text{DELAY}}$ is defined by the value written in the TIMx_CCR1 register.
- The $t_{\text{PULSE}}$ is defined by the difference between the auto-reload value and the compare value (TIMx_ARR - TIMx_CCR1).
- Let’s say one want to build a waveform with a transition from ‘0’ to ‘1’ when a compare match occurs and a transition from ‘1’ to ‘0’ when the counter reaches the auto-reload value. To do this PWM mode 2 must be enabled by writing OC1M=111 in the TIMx_CCMR1 register. Optionally the preload registers can be enabled by writing OC1PE=’1’ in the TIMx_CCMR1 register and ARPE in the TIMx_CR1 register. In this case one has to write the compare value in the TIMx_CCR1 register, the auto-reload value in the TIMx_ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to ‘0’ in this example.

In our example, the DIR and CMS bits in the TIMx_CR1 register should be low.

Since only 1 pulse (Single mode) is needed, a 1 must be written in the OPM bit in the TIMx_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). When OPM bit in the TIMx_CR1 register is set to ‘0’, so the Repetitive Mode is selected.

Particular case: OCx fast enable:

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay $t_{\text{DELAY min}}$ we can get.

If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx_CCMRx register. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

38.3.21 Retriggerable one pulse mode

This mode allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length, but with the following differences with Non-retriggerable one pulse mode described in Section 38.3.20:

- The pulse starts as soon as the trigger occurs (no programmable delay)
- The pulse is extended if a new trigger occurs before the previous one is completed

The timer must be in Slave mode, with the bits SMS[3:0] = ‘1000’ (Combined Reset + trigger mode) in the TIMx_SMCR register, and the OCxM[3:0] bits set to ‘1001’ for retriggerable OPM mode 1 or 2.

If the timer is configured in Up-counting mode, the corresponding CCRx must be set to 0 (the ARR register sets the pulse length). If the timer is configured in Down-counting mode, CCRx must be above or equal to ARR.

Note: The OCxM[3:0] and SMS[3:0] bit fields are split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

This mode must not be used with center-aligned PWM modes. It is mandatory to have CMS[1:0] = 00 in TIMx_CR1.
38.3.22 Encoder interface mode

To select Encoder Interface mode write SMS='001' in the TIMx_SMCR register if the counter is counting on TI2 edges only, SMS='010' if it is counting on TI1 edges only and SMS='011' if it is counting on both TI1 and TI2 edges.

Select the TI1 and TI2 polarity by programming the CC1P and CC2P bits in the TIMx_CCER register. When needed, the input filter can be programmed as well. CC1NP and CC2NP must be kept low.

The two inputs TI1 and TI2 are used to interface to a quadrature encoder. Refer to Table 332. The counter is clocked by each valid transition on TI1FP1 or TI2FP2 (TI1 and TI2 after input filter and polarity selection, TI1FP1=TI1 if not filtered and not inverted, TI2FP2=TI2 if not filtered and not inverted) assuming that it is enabled (CEN bit in TIMx_CR1 register written to ‘1’). The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the DIR bit in the TIMx_CR1 register is modified by hardware accordingly. The DIR bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2.

Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the TIMx_ARR register (0 to ARR or ARR down to 0 depending on the direction). So the TIMx_ARR must be configured before starting. In the same way, the capture, compare, repetition counter, trigger output features continue to work as normal. Encoder mode and External clock mode 2 are not compatible and must not be selected together.

Note: The prescaler must be set to zero when encoder mode is enabled

In this mode, the counter is modified automatically following the speed and the direction of the quadrature encoder and its content, therefore, always represents the encoder’s position. The count direction correspond to the rotation direction of the connected sensor. The table summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time.
A quadrature encoder can be connected directly to the MCU without external interface logic. However, comparators are normally be used to convert the encoder’s differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset.

The Figure 396 gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following:

- CC1S='01' (TIMx_CCMR1 register, TI1FP1 mapped on TI1).
- CC2S='01' (TIMx_CCMR2 register, TI1FP2 mapped on TI2).
- CC1P='0' and CC1NP='0' (TIMx_CCER register, TI1FP1 non-inverted, TI1FP1=TI1).
- CC2P='0' and CC2NP='0' (TIMx_CCER register, TI1FP2 non-inverted, TI1FP2= TI2).
- SMS='011' (TIMx_SMCR register, both inputs are active on both rising and falling edges).
- CEN='1' (TIMx_CR1 register, Counter enabled).

**Figure 396. Example of counter operation in encoder interface mode.**

<table>
<thead>
<tr>
<th>Active edge</th>
<th>Level on opposite signal (TI1FP1 for TI2, TI2FP2 for TI1)</th>
<th>TI1FP1 signal</th>
<th>TI2FP2 signal</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Rising</td>
<td>Falling</td>
<td>Rising</td>
</tr>
<tr>
<td>Counting on TI1 only</td>
<td>High</td>
<td>Down</td>
<td>Up</td>
</tr>
<tr>
<td>Counting on TI2 only</td>
<td>Low</td>
<td>No Count</td>
<td>No Count</td>
</tr>
<tr>
<td>Counting on TI1 and TI2</td>
<td>High</td>
<td>Down</td>
<td>Up</td>
</tr>
<tr>
<td></td>
<td>Low</td>
<td>Up</td>
<td>Down</td>
</tr>
</tbody>
</table>
Figure 397 gives an example of counter behavior when TI1FP1 polarity is inverted (same configuration as above except CC1P='1').

Figure 397. Example of encoder interface mode with TI1FP1 polarity inverted.

The timer, when configured in Encoder Interface mode provides information on the sensor’s current position. Dynamic information can be obtained (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. This can be done by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). when available, it is also possible to read its value through a DMA request.

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the update interrupt flag (UIF) into the timer counter register’s bit 31 (TIMxCNT[31]). This allows both the counter value and a potential roll-over condition signaled by the UIFCPY flag to be read in an atomic way. It eases the calculation of angular speed by avoiding race conditions caused, for instance, by a processing shared between a background task (counter reading) and an interrupt (update interrupt).

There is no latency between the UIF and UIFCPY flag assertions.

In 32-bit timer implementations, when the IUFREMAP bit is set, bit 31 of the counter is overwritten by the UIFCPY flag upon read access (the counter’s most significant bit is only accessible in write mode).

38.3.23 UIF bit remapping

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the Update Interrupt Flag UIF into the timer counter register’s bit 31 (TIMxCNT[31]). This allows both the counter value and a potential roll-over condition signaled by the UIFCPY flag to be read in an atomic way. In particular cases, it can ease the calculations by avoiding race conditions, caused for instance by a processing shared between a background task (counter reading) and an interrupt (Update Interrupt).

There is no latency between the UIF and UIFCPY flags assertion.
38.3.24 Timer input XOR function

The TI1S bit in the TIMx_CR2 register, allows the input filter of channel 1 to be connected to the output of an XOR gate, combining the three input pins TIMx_CH1, TIMx_CH2 and TIMx_CH3.

The XOR output can be used with all the timer input functions such as trigger or input capture. It is convenient to measure the interval between edges on two input signals, as per Figure 398 below.

![Figure 398. Measuring time interval between edges on 3 signals](MS33109V1)

38.3.25 Interfacing with Hall sensors

This is done using the advanced-control timers (TIM1 or TIM8) to generate PWM signals to drive the motor and another timer TIMx (TIM2, TIM3, TIM4) referred to as “interfacing timer” in Figure 399. The “interfacing timer” captures the 3 timer input pins (CC1, CC2, CC3) connected through a XOR to the TI1 input channel (selected by setting the TI1S bit in the TIMx_CR2 register).

The slave mode controller is configured in reset mode; the slave input is TI1F_ED. Thus, each time one of the 3 inputs toggles, the counter restarts counting from 0. This creates a time base triggered by any change on the Hall inputs.

On the “interfacing timer”, capture/compare channel 1 is configured in capture mode, capture signal is TRC (See Figure 372: Capture/compare channel (example: channel 1 input stage) on page 1549). The captured value, which corresponds to the time elapsed between 2 changes on the inputs, gives information about motor speed.

The “interfacing timer” can be used in output mode to generate a pulse which changes the configuration of the channels of the advanced-control timer (TIM1 or TIM8) (by triggering a COM event). The TIM1 timer is used to generate PWM signals to drive the motor. To do this, the interfacing timer channel must be programmed so that a positive pulse is generated after a programmed delay (in output compare or PWM mode). This pulse is sent to the advanced-control timer (TIM1 or TIM8) through the TRGO output.
Example: one wants to change the PWM configuration of the advanced-control timer TIM1 after a programmed delay each time a change occurs on the Hall inputs connected to one of the TIMx timers.

- Configure 3 timer inputs ORed to the TI1 input channel by writing the TI1S bit in the TIMx_CR2 register to ‘1’,
- Program the time base: write the TIMx_ARR to the max value (the counter must be cleared by the TI1 change. Set the prescaler to get a maximum counter period longer than the time between 2 changes on the sensors,
- Program the channel 1 in capture mode (TRC selected): write the CC1S bits in the TIMx_CCMR1 register to ‘01’. The digital filter can also be programmed if needed,
- Program the channel 2 in PWM 2 mode with the desired delay: write the OC2M bits to ‘111’ and the CC2S bits to ‘00’ in the TIMx_CCMR1 register,
- Select OC2REF as trigger output on TRGO: write the MMS bits in the TIMx_CR2 register to ‘101’,

In the advanced-control timer TIM1, the right ITR input must be selected as trigger input, the timer is programmed to generate PWM signals, the capture/compare control signals are preloaded (CCPC=1 in the TIMx_CR2 register) and the COM event is controlled by the trigger input (CCUS=1 in the TIMx_CR2 register). The PWM control bits (CCxE, OCxM) are written after a COM event for the next step (this can be done in an interrupt subroutine generated by the rising edge of OC2REF).

The Figure 399 describes this example.
Figure 399. Example of Hall sensor interface

Write CCxE, CCxNE, and OCxM for next step.
38.3.26 Timer synchronization

The TIMx timers are linked together internally for timer synchronization or chaining. Refer to Section 39.3.19: Timer synchronization for details. They can be synchronized in several modes: Reset mode, Gated mode, and Trigger mode.

Slave mode: Reset mode

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

- Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = 01 in the TIMx_CCMR1 register. Write CC1P=0 and CC1NP=’0’ in TIMx_CCER register to validate the polarity (and detect rising edges only).
- Configure the timer in reset mode by writing SMS=100 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.
- Start the counter by writing CEN=1 in the TIMx_CR1 register.

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIMx_DIER register).

The following figure shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.

Figure 400. Control circuit in reset mode
Slave mode: Gated mode

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:

- Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S=01 in TIMx_CCMR1 register. Write CC1P=1 and CC1NP='0' in TIMx_CCRER register to validate the polarity (and detect low level only).
- Configure the timer in gated mode by writing SMS=101 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.
- Enable the counter by writing CEN=1 in the TIMx_CR1 register (in gated mode, the counter doesn’t start if CEN=0, whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.

![Figure 401. Control circuit in Gated mode](image)

Slave mode: Trigger mode

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

- Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC2S bits are configured to select the input capture source only, CC2S=01 in TIMx_CCMR1
Advanced-control timers (TIM1/TIM8) RM0433

Register. Write CC2P=1 and CC2NP=0 in TIMx_CCER register to validate the polarity (and detect low level only).

- Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI2 as the input source by writing TS=00110 in TIMx_SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.

**Figure 402. Control circuit in trigger mode**

**Slave mode: Combined reset + trigger mode**

In this case, a rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers, and starts the counter.

This mode is used for one-pulse mode.

**Slave mode: external clock mode 2 + trigger mode**

The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input (in reset mode, gated mode or trigger mode). It is recommended not to select ETR as TRGI through the TS bits of TIMx_SMCR register.
In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs:

1. Configure the external trigger input circuit by programming the TIMx_SMCR register as follows:
   - ETF = 0000: no filter
   - ETPS = 00: prescaler disabled
   - ETP = 0: detection of rising edges on ETR and ECE=1 to enable the external clock mode 2.

2. Configure the channel 1 as follows, to detect rising edges on TI:
   - IC1F = 0000: no filter.
   - The capture prescaler is not used for triggering and does not need to be configured.
   - CC1S = 01 in TIMx_CCMR1 register to select only the input capture source
   - CC1P = 0 and CC1NP = 0 in TIMx_CCER register to validate the polarity (and detect rising edge only).

3. Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.

A rising edge on TI1 enables the counter and sets the TIF flag. The counter then counts on ETR rising edges.

The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input.

![Figure 403. Control circuit in external clock mode 2 + trigger mode](image)

**Note:** The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.
38.3.27 ADC synchronization

The timer can generate an ADC triggering event with various internal signals, such as reset, enable or compare events. It is also possible to generate a pulse issued by internal edge detectors, such as:

- Rising and falling edges of OC4ref
- Rising edge on OC5ref or falling edge on OC6ref

The triggers are issued on the TRGO2 internal line which is redirected to the ADC. There is a total of 16 possible events, which can be selected using the MMS2[3:0] bits in the TIMx_CR2 register.

An example of an application for 3-phase motor drives is given in Figure 383 on page 1561.

Note: The clock of the slave peripherals (timer, ADC,...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

Note: The clock of the ADC must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the timer.

38.3.28 DMA burst mode

The TIMx timers have the capability to generate multiple DMA requests upon a single event. The main purpose is to be able to re-program part of the timer multiple times without software overhead, but it can also be used to read several registers in a row, at regular intervals.

The DMA controller destination is unique and must point to the virtual register TIMx_DMAR. On a given timer event, the timer launches a sequence of DMA requests (burst). Each write into the TIMx_DMAR register is actually redirected to one of the timer registers.

The DBL[4:0] bits in the TIMx_DCR register set the DMA burst length. The timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address), i.e. the number of transfers (either in half-words or in bytes).

The DBA[4:0] bits in the TIMx_DCR registers define the DMA base address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:

00000: TIMx_CR1
00001: TIMx_CR2
00010: TIMx_SMCR

As an example, the timer DMA burst feature is used to update the contents of the CCRx registers (x = 2, 3, 4) upon an update event, with the DMA transferring half words into the CCRx registers.
This is done in the following steps:

1. Configure the corresponding DMA channel as follows:
   - DMA channel peripheral address is the DMAR register address
   - DMA channel memory address is the address of the buffer in the RAM containing the data to be transferred by DMA into CCRx registers.
   - Number of data to transfer = 3 (See note below).
   - Circular mode disabled.

2. Configure the DCR register by configuring the DBA and DBL bit fields as follows:
   - DBL = 3 transfers, DBA = 0xE.

3. Enable the TIMx update DMA request (set the UDE bit in the DIER register).

4. Enable TIMx

5. Enable the DMA channel

This example is for the case where every CCRx register to be updated once. If every CCRx register is to be updated twice for example, the number of data to transfer should be 6. Let's take the example of a buffer in the RAM containing data1, data2, data3, data4, data5 and data6. The data is transferred to the CCRx registers as follows: on the first update DMA request, data1 is transferred to CCR2, data2 is transferred to CCR3, data3 is transferred to CCR4 and on the second update DMA request, data4 is transferred to CCR2, data5 is transferred to CCR3 and data6 is transferred to CCR4.

**Note:** A null value can be written to the reserved registers.

### 38.3.29 Debug mode

When the microcontroller enters debug mode (Cortex®-M7 with FPU core halted), the TIMx counter either continues to work normally or stops, depending on DBG_TIMx_STOP configuration bit in DBG module.

For safety purposes, when the counter is stopped, the outputs are disabled (as if the MOE bit was reset). The outputs can either be forced to an inactive state (OSSI bit = 1), or have their control taken over by the GPIO controller (OSSI bit = 0), typically to force a Hi-Z.

For more details, refer to section Debug support (DBG).
38.4 TIM1/TIM8 registers

Refer to for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

38.4.1 TIMx control register 1 (TIMx_CR1)(x = 1, 8)

Address offset: 0x00

Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 **UIFREMAP**: UIF status bit remapping
- 0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.
- 1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.

Bits 9:8 **CKD[1:0]**: Clock division
This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and the
dead-time and sampling clock (tDTS) used by the dead-time generators and the digital filters (ETR, TIx):
- 00: tDTS=CK_INT
- 01: tDTS=2*CK_INT
- 10: tDTS=4*CK_INT
- 11: Reserved, do not program this value

*Note: tDTS = 1/fDTS, CK_INT = 1/fCK_INT.*

Bit 7 **ARPE**: Auto-reload preload enable
- 0: TIMx_ARR register is not buffered
- 1: TIMx_ARR register is buffered

Bits 6:5 **CMS[1:0]**: Center-aligned mode selection
- 00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR).
- 01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting down.
- 10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting up.
- 11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set both when the counter is counting up or down.

*Note: Switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN=1) is not allowed.*
Bit 4 **DIR**: Direction
0: Counter used as upcounter
1: Counter used as downcounter

*Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.*

Bit 3 **OPM**: One pulse mode
0: Counter is not stopped at update event
1: Counter stops counting at the next update event (clearing the bit CEN)

Bit 2 **URS**: Update request source
This bit is set and cleared by software to select the UEV event sources.
0: Any of the following events generate an update interrupt or DMA request if enabled.
These events can be:
– Counter overflow/underflow
– Setting the UG bit
– Update generation through the slave mode controller
1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.

Bit 1 **UDIS**: Update disable
This bit is set and cleared by software to enable/disable UEV event generation.
0: UEV enabled. The Update (UEV) event is generated by one of the following events:
– Counter overflow/underflow
– Setting the UG bit
– Update generation through the slave mode controller
Buffered registers are then loaded with their preload values.
1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

Bit 0 **CEN**: Counter enable
0: Counter disabled
1: Counter enabled

*Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.*

### 38.4.2 TIMx control register 2 (TIMx_CR2)(x = 1, 8)

Address offset: 0x04
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>OIS4</td>
<td>OIS3N</td>
<td>OIS3</td>
<td>OIS2N</td>
<td>OIS2</td>
<td>OIS1N</td>
<td>OIS1</td>
<td>TI1S</td>
<td>MMS[2:0]</td>
<td>CCDS</td>
<td>CCUS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:24 Reserved, must be kept at reset value.

Bits 23:20 **MMS2[3:0]:** Master mode selection 2

These bits allow the information to be sent to ADC for synchronization (TRGO2) to be selected. The combination is as follows:

- **0000:** *Reset* - the UG bit from the TIMx_EGR register is used as trigger output (TRGO2). If the reset is generated by the trigger input (slave mode controller configured in reset mode), the signal on TRGO2 is delayed compared to the actual reset.

- **0001:** *Enable* - the Counter Enable signal CNT_EN is used as trigger output (TRGO2). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic AND between the CEN control bit and the trigger input when configured in Gated mode. When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO2, except if the Master/Slave mode is selected (see the MSM bit description in TIMx_SMCR register).

- **0010:** *Update* - the update event is selected as trigger output (TRGO2). For instance, a master timer can then be used as a prescaler for a slave timer.

- **0011:** *Compare pulse* - the trigger output sends a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or compare match occurs (TRGO2).

- **0100:** *Compare* - OC1RFEC signal is used as trigger output (TRGO2)
- **0101:** *Compare* - OC2RFEC signal is used as trigger output (TRGO2)
- **0110:** *Compare* - OC3RFEC signal is used as trigger output (TRGO2)
- **0111:** *Compare* - OC4RFEC signal is used as trigger output (TRGO2)
- **1000:** *Compare* - OC5RFEC signal is used as trigger output (TRGO2)
- **1001:** *Compare* - OC6RFEC signal is used as trigger output (TRGO2)
- **1010:** *Compare Pulse* - OC4RFEC rising or falling edges generate pulses on TRGO2
- **1011:** *Compare Pulse* - OC4RFEC or OC6RFEC rising edges generate pulses on TRGO2
- **1100:** *Compare Pulse* - OC4RFEC or OC6RFEC rising edges generate pulses on TRGO2
- **1101:** *Compare Pulse* - OC4RFEC or OC6RFEC falling edges generate pulses on TRGO2
- **1110:** *Compare Pulse* - OC5RFEC or OC6RFEC rising edges generate pulses on TRGO2
- **1111:** *Compare Pulse* - OC5RFEC or OC6RFEC falling edges generate pulses on TRGO2

*Note:* The clock of the slave timer or ADC must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

Bit 19 Reserved, must be kept at reset value.

Bit 18 **OIS6:** Output Idle state 6 (OC6 output)
Refer to OIS1 bit

Bit 17 Reserved, must be kept at reset value.

Bit 16 **OIS5:** Output Idle state 5 (OC5 output)
Refer to OIS1 bit

Bit 15 Reserved, must be kept at reset value.

Bit 14 **OIS4:** Output Idle state 4 (OC4 output)
Refer to OIS1 bit

Bit 13 **OIS3N:** Output Idle state 3 (OC3N output)
Refer to OIS1N bit
Bit 12 **OIS3**: Output Idle state 3 (OC3 output)  
Refer to OIS1 bit

Bit 11 **OIS2N**: Output Idle state 2 (OC2N output)  
Refer to OIS1N bit

Bit 10 **OIS2**: Output Idle state 2 (OC2 output)  
Refer to OIS1 bit

Bit 9 **OIS1N**: Output Idle state 1 (OC1N output)  
0: OC1N=0 after a dead-time when MOE=0  
1: OC1N=1 after a dead-time when MOE=0  
*Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 8 **OIS1**: Output Idle state 1 (OC1 output)  
0: OC1=0 (after a dead-time if OC1N is implemented) when MOE=0  
1: OC1=1 (after a dead-time if OC1N is implemented) when MOE=0  
*Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 7 **TI1S**: TI1 selection  
0: The TIMx_CH1 pin is connected to TI1 input  
1: The TIMx_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination)

Bits 6:4 **MMS[2:0]**: Master mode selection  
These bits allow selected information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:  
000: **Reset** - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.  
001: **Enable** - the Counter Enable signal CNT_EN is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic AND between CEN control bit and the trigger input when configured in gated mode. When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register).  
010: **Update** - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.  
011: **Compare Pulse** - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred. (TRGO).  
100: **Compare** - OC1REFC signal is used as trigger output (TRGO)  
101: **Compare** - OC2REFC signal is used as trigger output (TRGO)  
110: **Compare** - OC3REFC signal is used as trigger output (TRGO)  
111: **Compare** - OC4REFC signal is used as trigger output (TRGO)  
*Note: The clock of the slave timer or ADC must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.*

Bit 3 **CCDS**: Capture/compare DMA selection  
0: CCx DMA request sent when CCx event occurs  
1: CCx DMA requests sent when update event occurs
Bit 2 **CCUS**: Capture/compare control update selection
- 0: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit only
- 1: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit or when an rising edge occurs on TRGI

*Note: This bit acts only on channels that have a complementary output.*

Bit 1 **Reserved**, must be kept at reset value.

Bit 0 **CCPC**: Capture/compare preloaded control
- 0: CCxE, CCxNE and OCxM bits are not preloaded
- 1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated only when a commutation event (COM) occurs (COMG bit set or rising edge detected on TRGI, depending on the CCUS bit).

*Note: This bit acts only on channels that have a complementary output.*

### 38.4.3 TIMx slave mode control register
(TIMx_SMCR)(x = 1, 8)

Address offset: 0x08

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

- **Bits 31:22**: Reserved, must be kept at reset value.
- **Bits 19:17**: Reserved, must be kept at reset value.

**Bit 15** **ETP**: External trigger polarity

This bit selects whether ETR or ETR is used for trigger operations
- 0: ETR is non-inverted, active at high level or rising edge.
- 1: ETR is inverted, active at low level or falling edge.

**Bit 14** **ECE**: External clock enable

This bit enables External clock mode 2.
- 0: External clock mode 2 disabled
- 1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF signal.

*Note: Setting the ECE bit has the same effect as selecting external clock mode 1 with TRGI connected to ETRF (SMS=111 and TS=00111). It is possible to simultaneously use external clock mode 2 with the following slave modes: reset mode, gated mode and trigger mode. Nevertheless, TRGI must not be connected to ETRF in this case (TS bits must not be 00111). If external clock mode 1 and external clock mode 2 are enabled at the same time, the external clock input is ETRF.*
Bits 13:12 **ETPS[1:0]**: External trigger prescaler

External trigger signal ETRP frequency must be at most 1/4 of f\(_{CK\_INT}\) frequency. A prescaler can be enabled to reduce ETRP frequency. It is useful when inputting fast external clocks.

- 00: Prescaler OFF
- 01: ETRP frequency divided by 2
- 10: ETRP frequency divided by 4
- 11: ETRP frequency divided by 8

Bits 11:8 **ETF[3:0]**: External trigger filter

This bit-field then defines the frequency used to sample ETRP signal and the length of the digital filter applied to ETRP. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

- 0000: No filter, sampling is done at f\(_{DTS}\)
- 0001: f\(_{SAMPLING}\)=f\(_{CK\_INT}\), N=2
- 0010: f\(_{SAMPLING}\)=f\(_{CK\_INT}\), N=4
- 0011: f\(_{SAMPLING}\)=f\(_{CK\_INT}\), N=8
- 0100: f\(_{SAMPLING}\)=f\(_{DTS}/2\), N=6
- 0101: f\(_{SAMPLING}\)=f\(_{DTS}/2\), N=8
- 0110: f\(_{SAMPLING}\)=f\(_{DTS}/4\), N=6
- 0111: f\(_{SAMPLING}\)=f\(_{DTS}/4\), N=8
- 1000: f\(_{SAMPLING}\)=f\(_{DTS}/8\), N=6
- 1001: f\(_{SAMPLING}\)=f\(_{DTS}/8\), N=8
- 1010: f\(_{SAMPLING}\)=f\(_{DTS}/16\), N=5
- 1011: f\(_{SAMPLING}\)=f\(_{DTS}/16\), N=6
- 1100: f\(_{SAMPLING}\)=f\(_{DTS}/16\), N=8
- 1101: f\(_{SAMPLING}\)=f\(_{DTS}/32\), N=5
- 1110: f\(_{SAMPLING}\)=f\(_{DTS}/32\), N=6
- 1111: f\(_{SAMPLING}\)=f\(_{DTS}/32\), N=8

Bit 7 **MSM**: Master/slave mode

- 0: No action
- 1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.

Bits 21, 20, 6, 5, 4 **TS[4:0]**: Trigger selection

This bit-field selects the trigger input to be used to synchronize the counter.

- 00000: Internal Trigger 0 (ITR0)
- 00001: Internal Trigger 1 (ITR1)
- 00010: Internal Trigger 2 (ITR2)
- 00011: Internal Trigger 3 (ITR3)
- 00100: TI1 Edge Detector (TI1F_ED)
- 00101: Filtered Timer Input 1 (TI1FP1)
- 00110: Filtered Timer Input 2 (TI2FP2)
- 00111: External Trigger input (ETRF)

Others: Reserved

See Table 333: TIMx internal trigger connection on page 1592 for more details on ITR\(_{Rx}\) meaning for each Timer.

**Note**: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.

Bit 3 Reserved, must be kept at reset value.
38.4.4 TIMx DMA/interrupt enable register  
(TIMx_DIER)(x = 1, 8)

Address offset: 0x0C

Reset value: 0x0000

<table>
<thead>
<tr>
<th>Slave TIM</th>
<th>ITR0 (TS = 00000)</th>
<th>ITR1 (TS = 00001)</th>
<th>ITR2 (TS = 00010)</th>
<th>ITR3 (TS = 00011)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM1</td>
<td>TIM15</td>
<td>TIM2</td>
<td>TIM3</td>
<td>TIM4</td>
</tr>
<tr>
<td>TIM8</td>
<td>TIM1</td>
<td>TIM2</td>
<td>TIM4</td>
<td>TIM5</td>
</tr>
</tbody>
</table>

Note: The gated mode must not be used if TI1F_ED is selected as the trigger input (TS=00100). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

---

Bits 16, 2, 1, 0 SMS[3:0]: Slave mode selection

When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control Register description.

0000: Slave mode disabled - if CEN = ‘1’ then the prescaler is clocked directly by the internal clock.
0001: Encoder mode 1 - Counter counts up/down on TI1FP1 edge depending on TI2FP2 level.
0010: Encoder mode 2 - Counter counts up/down on TI2FP2 edge depending on TI1FP1 level.
0011: Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input.
0100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
0101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
0110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
0111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.
1000: Combined reset + trigger mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers and starts the counter.
Codes above 1000: Reserved.

---

Table 333. TIMx internal trigger connection

<table>
<thead>
<tr>
<th>Slave TIM</th>
<th>ITR0 (TS = 00000)</th>
<th>ITR1 (TS = 00001)</th>
<th>ITR2 (TS = 00010)</th>
<th>ITR3 (TS = 00011)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM1</td>
<td>TIM15</td>
<td>TIM2</td>
<td>TIM3</td>
<td>TIM4</td>
</tr>
<tr>
<td>TIM8</td>
<td>TIM1</td>
<td>TIM2</td>
<td>TIM4</td>
<td>TIM5</td>
</tr>
</tbody>
</table>
Bit 15  Reserved, must be kept at reset value.

Bit 14  **TDE**: Trigger DMA request enable
- 0: Trigger DMA request disabled
- 1: Trigger DMA request enabled

Bit 13  **COMDE**: COM DMA request enable
- 0: COM DMA request disabled
- 1: COM DMA request enabled

Bit 12  **CC4DE**: Capture/Compare 4 DMA request enable
- 0: CC4 DMA request disabled
- 1: CC4 DMA request enabled

Bit 11  **CC3DE**: Capture/Compare 3 DMA request enable
- 0: CC3 DMA request disabled
- 1: CC3 DMA request enabled

Bit 10  **CC2DE**: Capture/Compare 2 DMA request enable
- 0: CC2 DMA request disabled
- 1: CC2 DMA request enabled

Bit 9   **CC1DE**: Capture/Compare 1 DMA request enable
- 0: CC1 DMA request disabled
- 1: CC1 DMA request enabled

Bit 8   **UDE**: Update DMA request enable
- 0: Update DMA request disabled
- 1: Update DMA request enabled

Bit 7   **BIE**: Break interrupt enable
- 0: Break interrupt disabled
- 1: Break interrupt enabled

Bit 6   **TIE**: Trigger interrupt enable
- 0: Trigger interrupt disabled
- 1: Trigger interrupt enabled

Bit 5   **COMIE**: COM interrupt enable
- 0: COM interrupt disabled
- 1: COM interrupt enabled

Bit 4   **CC4IE**: Capture/Compare 4 interrupt enable
- 0: CC4 interrupt disabled
- 1: CC4 interrupt enabled

Bit 3   **CC3IE**: Capture/Compare 3 interrupt enable
- 0: CC3 interrupt disabled
- 1: CC3 interrupt enabled
38.4.5 TIMx status register (TIMx_SR)(x = 1, 8)

Address offset: 0x10
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:18</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 17</td>
<td><strong>CC6IF</strong>: Compare 6 interrupt flag</td>
</tr>
<tr>
<td></td>
<td>Refer to CC1IF description (Note: Channel 6 can only be configured as output)</td>
</tr>
<tr>
<td>Bit 16</td>
<td><strong>CC5IF</strong>: Compare 5 interrupt flag</td>
</tr>
<tr>
<td></td>
<td>Refer to CC1IF description (Note: Channel 5 can only be configured as output)</td>
</tr>
<tr>
<td>Bit 15:14</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 13</td>
<td><strong>SBIF</strong>: System Break interrupt flag</td>
</tr>
<tr>
<td></td>
<td>This flag is set by hardware as soon as the system break input goes active. It can be cleared by software if the system break input is not active.</td>
</tr>
<tr>
<td></td>
<td>This flag must be reset to re-start PWM operation.</td>
</tr>
<tr>
<td></td>
<td>0: No break event occurred.</td>
</tr>
<tr>
<td></td>
<td>1: An active level has been detected on the system break input. An interrupt is generated if BIE=1 in the TIMx_DIER register.</td>
</tr>
<tr>
<td>Bit 12</td>
<td><strong>CC4OF</strong>: Capture/Compare 4 overcapture flag</td>
</tr>
<tr>
<td></td>
<td>Refer to CC1OF description</td>
</tr>
<tr>
<td>Bit 11</td>
<td><strong>CC3OF</strong>: Capture/Compare 3 overcapture flag</td>
</tr>
<tr>
<td></td>
<td>Refer to CC1OF description</td>
</tr>
<tr>
<td>Bit 10</td>
<td><strong>CC2OF</strong>: Capture/Compare 2 overcapture flag</td>
</tr>
<tr>
<td></td>
<td>Refer to CC1OF description</td>
</tr>
</tbody>
</table>
Bit 9 **CC1OF**: Capture/Compare 1 overcapture flag
This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.
0: No overcapture has been detected.
1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set.

Bit 8 **B2IF**: Break 2 interrupt flag
This flag is set by hardware as soon as the break 2 input goes active. It can be cleared by software if the break 2 input is not active.
0: No break event occurred.
1: An active level has been detected on the break 2 input. An interrupt is generated if BIE=1 in the TIMx_DIER register.

Bit 7 **BIF**: Break interrupt flag
This flag is set by hardware as soon as the break input goes active. It can be cleared by software if the break input is not active.
0: No break event occurred.
1: An active level has been detected on the break input. An interrupt is generated if BIE=1 in the TIMx_DIER register.

Bit 6 **TIF**: Trigger interrupt flag
This flag is set by hardware on the TRG trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode. It is set when the counter starts or stops when gated mode is selected. It is cleared by software.
0: No trigger event occurred.
1: Trigger interrupt pending.

Bit 5 **COMIF**: COM interrupt flag
This flag is set by hardware on COM event (when Capture/compare Control bits - CCxE, CCxE, CCxNE, OCxM - have been updated). It is cleared by software.
0: No COM event occurred.
1: COM interrupt pending.

Bit 4 **CC4IF**: Capture/Compare 4 interrupt flag
Refer to CC1IF description

Bit 3 **CC3IF**: Capture/Compare 3 interrupt flag
Refer to CC1IF description

Bit 2 **CC2IF**: Capture/Compare 2 interrupt flag
Refer to CC1IF description

Bit 1 **CC1IF**: Capture/Compare 1 interrupt flag
This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).
0: No compare match / No input capture occurred.
1: A compare match or an input capture occurred.

**If channel CC1 is configured as output**: this flag is set when he content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.

**If channel CC1 is configured as input**: this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).
38.4.6 TIMx event generation register (TIMx_EGR)(x = 1, 8)

Address offset: 0x14

Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:9 Reserved, must be kept at reset value.

Bit 8 B2G: Break 2 generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action
1: A break 2 event is generated. MOE bit is cleared and B2IF flag is set. Related interrupt can occur if enabled.

Bit 7 BG: Break generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action
1: A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled.

Bit 6 TG: Trigger generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action
1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled.

Bit 5 COMG: Capture/Compare control update generation
This bit can be set by software, it is automatically cleared by hardware
0: No action
1: When CCPC bit is set, it allows CCxE, CCxNE and OCxM bits to be updated.

Note: This bit acts only on channels having a complementary output.

Bit 4 CC4G: Capture/Compare 4 generation
Refer to CC1G description

Bit 3 CC3G: Capture/Compare 3 generation
Refer to CC1G description
Bit 2 CC2G: Capture/Compare 2 generation  
Refer to CC1G description

Bit 1 CC1G: Capture/Compare 1 generation  
This bit is set by software in order to generate an event, it is automatically cleared by hardware.  
0: No action  
1: A capture/compare event is generated on channel 1:  
If channel CC1 is configured as output:  
CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.  
If channel CC1 is configured as input:  
The current value of the counter is captured in TIMx_CCR1 register. The CC11F flag is set,  
the corresponding interrupt or DMA request is sent if enabled. The CC11F flag is set if the  
CC11F flag was already high.

Bit 0 UG: Update generation  
This bit can be set by software, it is automatically cleared by hardware.  
0: No action  
1: Reinitialize the counter and generates an update of the registers. The prescaler internal  
counter is also cleared (the prescaler ratio is not affected). The counter is cleared if the  
center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (TIMx_ARR) if DIR=1 (downcounting).

38.4.7 TIMx capture/compare mode register 1(TIMx_CCMR1)(x = 1, 8)  
Address offset: 0x18  
Reset value: 0x0000 0000  
The same register can be used for input capture mode (this section) or for output compare  
mode (next section). The direction of a channel is defined by configuring the corresponding  
CCxS bits. All the other bits of this register have a different function for input capture and for  
output compare modes. It is possible to combine both modes independently (e.g. channel 1  
in input capture mode and channel 2 in output compare mode).

### Input capture mode:

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16: Reserved, must be kept at reset value.

Bits 15:12: IC2F[3:0]: Input capture 2 filter  
Refer to IC1F[3:0] description.

Bits 11:10: IC2PSC[1:0]: Input capture 2 prescaler  
Refer to IC1PSC[1:0] description.
Bits 9:8 **CC2S[1:0]: Capture/Compare 2 selection**
- This bit-field defines the direction of the channel (input/output) as well as the used input.
  - 00: CC2 channel is configured as output
  - 01: CC2 channel is configured as input, IC2 is mapped on TI2
  - 10: CC2 channel is configured as input, IC2 is mapped on TI1
  - 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an
    internal trigger input is selected through TS bit (TIMx_SMCR register)

*Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).*

Bits 7:4 **IC1F[3:0]: Input capture 1 filter**
- This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied
  to TI1. The digital filter is made of an event counter in which N consecutive events are needed to
  validate a transition on the output:
  - 0000: No filter, sampling is done at fDTS
  - 0001: fSAMPLING = fCK_INT, N=2
  - 0010: fSAMPLING = fCK_INT, N=4
  - 0011: fSAMPLING = fCK_INT, N=8
  - 0100: fSAMPLING = fDTS/2, N=6
  - 0101: fSAMPLING = fDTS/2, N=8
  - 0110: fSAMPLING = fDTS/4, N=6
  - 0111: fSAMPLING = fDTS/4, N=8
  - 1000: fSAMPLING = fDTS/8, N=6
  - 1001: fSAMPLING = fDTS/8, N=8
  - 1010: fSAMPLING = fDTS/16, N=6
  - 1011: fSAMPLING = fDTS/16, N=8
  - 1100: fSAMPLING = fDTS/32, N=6
  - 1101: fSAMPLING = fDTS/32, N=8
  - 1110: fSAMPLING = fDTS/32, N=8
  - 1111: fSAMPLING = fDTS/32, N=8

Bits 3:2 **IC1PSC[1:0]: Input capture 1 prescaler**
- This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as
  soon as CC1E='0' (TIMx_CCER register).
  - 00: no prescaler, capture is done each time an edge is detected on the capture input
  - 01: capture is done once every 2 events
  - 10: capture is done once every 4 events
  - 11: capture is done once every 8 events

Bits 1:0 **CC1S[1:0]: Capture/Compare 1 Selection**
- This bit-field defines the direction of the channel (input/output) as well as the used input.
  - 00: CC1 channel is configured as output
  - 01: CC1 channel is configured as input, IC1 is mapped on TI1
  - 10: CC1 channel is configured as input, IC1 is mapped on TI2
  - 11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an
    internal trigger input is selected through TS bit (TIMx_SMCR register)

*Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER).*

38.4.8 **TIMx capture/compare mode register 1 [alternate]**
(TIMx_CCMR1)(x = 1, 8)

Address offset: 0x18
Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture
mode (previous section). The direction of a channel is defined by configuring the
corresponding CCxS bits. All the other bits of this register have a different function for input capture and for output compare modes. It is possible to combine both modes independently (e.g. channel 1 in input capture mode and channel 2 in output compare mode).

**Output compare mode:**

| Bit 31:25 | Reserved, must be kept at reset value. |
| Bit 23:17 | Reserved, must be kept at reset value. |

Bit 15 **OC2CE**: Output Compare 2 clear enable
Refer to OC1CE description.

Bits 24, 14:12 **OC2M[3:0]**: Output Compare 2 mode
Refer to OC1M[3:0] description.

Bit 11 **OC2PE**: Output Compare 2 preload enable
Refer to OC1PE description.

Bit 10 **OC2FE**: Output Compare 2 fast enable
Refer to OC1FE description.

Bits 9:8 **CC2S[1:0]**: Capture/Compare 2 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.

  - 00: CC2 channel is configured as output
  - 01: CC2 channel is configured as input, IC2 is mapped on TI2
  - 10: CC2 channel is configured as input, IC2 is mapped on TI1
  - 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)

*Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).*

Bit 7 **OC1CE**: Output Compare 1 clear enable

  - 0: OC1Ref is not affected by the ETRF input
  - 1: OC1Ref is cleared as soon as a High level is detected on ETRF input
Bits 16, 6:4  **OC1M[3:0]**: Output Compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. This mode can be used when the timer serves as a software timebase. When the frozen mode is enabled during timer operation, the output keeps the state (active or inactive) it had before entering the frozen state.

0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT = TIMx_CCR1.

0100: Force inactive level - OC1REF is forced low.

0101: Force active level - OC1REF is forced high.

0110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF = '0') as long as TIMx_CNT > TIMx_CCR1 else active (OC1REF = '1').

0111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT > TIMx_CCR1 else inactive.

1000: Retriggerable OPM mode 1 - In up-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update. In down-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes inactive again at the next update.

1001: Retriggerable OPM mode 2 - In up-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 2 and the channels becomes inactive again at the next update. In down-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update.

1010: Reserved,

1011: Reserved,

1100: Combined PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC is the logical OR between OC1REF and OC2REF.

1101: Combined PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC is the logical AND between OC1REF and OC2REF.

1110: Asymmetric PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC outputs OC1REF when the counter is counting up, OC2REF when it is counting down.

1111: Asymmetric PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC outputs OC1REF when the counter is counting up, OC2REF when it is counting down.

**Note:** These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

**Note:** In PWM mode, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.

**Note:** On channels having a complementary output, this bit field is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the OC1M active bits take the new value from the preloaded bits only when a COM event is generated.

**Note:** The OC1M[3] bit is not contiguous, located in bit 16.
38.4.9  TIMx capture/compare mode register 2 (TIMx_CCMR2)(x = 1, 8)

Address offset: 0x1C
Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function for input capture and for output compare modes. It is possible to combine both modes independently (e.g. channel 1 in input capture mode and channel 2 in output compare mode).

Input capture mode:

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
### 38.4.10 TIMx capture/compare mode register 2 [alternate] (TIMx_CCMR2)(x = 1, 8)

Address offset: 0x1C  
Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function for input capture and for output compare modes. It is possible to combine both modes independently (e.g. channel 1 in input capture mode and channel 2 in output compare mode).

#### Output compare mode

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:25  Reserved, must be kept at reset value.

Bits 23:17  Reserved, must be kept at reset value.

Bit 15  **OC4CE**: Output compare 4 clear enable
Refer to OC1CE description.

Bits 24, 14:12  **OC4M[3:0]**: Output compare 4 mode
Refer to OC3M[3:0] description.

Bit 11  **OC4PE**: Output compare 4 preload enable
Refer to OC1PE description.

Bit 10  **OC4FE**: Output compare 4 fast enable
Refer to OC1FE description.

Bits 9:8  **CC4S[1:0]**: Capture/Compare 4 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
- 00: CC4 channel is configured as output
- 01: CC4 channel is configured as input, IC4 is mapped on TI4
- 10: CC4 channel is configured as input, IC4 is mapped on TI3
- 11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note:  **CC4S bits are writable only when the channel is OFF (CC4E = '0' in TIMx_CCER)**.

Bit 7  **OC3CE**: Output compare 3 clear enable
Refer to OC1CE description.

Bits 16, 6:4  **OC3M[3:0]**: Output compare 3 mode
Refer to OC1M[3:0] description.

Bit 3  **OC3PE**: Output compare 3 preload enable
Refer to OC1PE description.

Bit 2  **OC3FE**: Output compare 3 fast enable
Refer to OC1FE description.

Bits 1:0  **CC3S[1:0]**: Capture/Compare 3 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
- 00: CC3 channel is configured as output
- 01: CC3 channel is configured as input, IC3 is mapped on TI3
- 10: CC3 channel is configured as input, IC3 is mapped on TI4
- 11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note:  **CC3S bits are writable only when the channel is OFF (CC3E = '0' in TIMx_CCER)**.
38.4.11 TIMx capture/compare enable register
(TIMx_CCER)(x = 1, 8)

Address offset: 0x20
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset</td>
<td></td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.

Bit 21 **CC6P**: Capture/Compare 6 output polarity
Refer to CC1P description

Bit 20 **CC6E**: Capture/Compare 6 output enable
Refer to CC1E description

Bits 19:18 Reserved, must be kept at reset value.

Bit 17 **CC5P**: Capture/Compare 5 output polarity
Refer to CC1P description

Bit 16 **CC5E**: Capture/Compare 5 output enable
Refer to CC1E description

Bit 15 **CC4NP**: Capture/Compare 4 complementary output polarity
Refer to CC1NP description

Bit 14 Reserved, must be kept at reset value.

Bit 13 **CC4P**: Capture/Compare 4 output polarity
Refer to CC1P description

Bit 12 **CC4E**: Capture/Compare 4 output enable
Refer to CC1E description

Bit 11 **CC3NP**: Capture/Compare 3 complementary output polarity
Refer to CC1NP description

Bit 10 **CC3NE**: Capture/Compare 3 complementary output enable
Refer to CC1NE description

Bit 9 **CC3P**: Capture/Compare 3 output polarity
Refer to CC1P description

Bit 8 **CC3E**: Capture/Compare 3 output enable
Refer to CC1E description

Bit 7 **CC2NP**: Capture/Compare 2 complementary output polarity
Refer to CC1NP description

Bit 6 **CC2NE**: Capture/Compare 2 complementary output enable
Refer to CC1NE description
Bit 5 **CC2P**: Capture/Compare 2 output polarity
Refer to CC1P description

Bit 4 **CC2E**: Capture/Compare 2 output enable
Refer to CC1E description

Bit 3 **CC1NP**: Capture/Compare 1 complementary output polarity

**CC1 channel configured as output:**
0: OC1N active high.
1: OC1N active low.

**CC1 channel configured as input:**
This bit is used in conjunction with CC1P to define the polarity of TI1FP1 and TI2FP1. Refer to CC1P description.

*Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S="00" (channel configured as output).*

On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NP active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 2 **CC1NE**: Capture/Compare 1 complementary output enable
0: Off - OC1N is not active. OC1N level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.
1: On - OC1N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.

On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NE active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 1 **CC1P**: Capture/Compare 1 output polarity
0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)
1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)
When CC1 channel is configured as input, both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.

**CC1NP=0, CC1P=0**: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).

**CC1NP=0, CC1P=1**: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is inverted (trigger operation in gated mode or encoder mode).

**CC1NP=1, CC1P=1**: non-inverted/both edges/ The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.

**CC1NP=1, CC1P=0**: The configuration is reserved, it must not be used.

*Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).*

On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1P active bit takes the new value from the preloaded bit only when a Commutation event is generated.
Bit 0  **CC1E**: Capture/Compare 1 output enable
0: Capture mode disabled / OC1 is not active (see below)
1: Capture mode enabled / OC1 signal is output on the corresponding output pin

**When CC1 channel is configured as output**, the OC1 level depends on MOE, OSSI, OSSR, OIS1, OIS1N and CC1NE bits, regardless of the CC1E bits state. Refer to Table 334 for details.

**Note**: On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1E active bit takes the new value from the preloaded bit only when a Commutation event is generated.

<table>
<thead>
<tr>
<th>MOE bit</th>
<th>OSSI bit</th>
<th>OSSR bit</th>
<th>CCxE bit</th>
<th>CCxNE bit</th>
<th>OCx output state</th>
<th>OCxN output state</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>Output disabled (not driven by the timer: Hi-Z) OCx=0, OCxN=0</td>
<td>OCxREF + Polarity OCxN = OCxREF xor CCxNP</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Output disabled (not driven by the timer: Hi-Z) OCx=0</td>
<td>OCxREF = Polarity OCxN = OCxREF xor CCxNP</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>OCxREF + Polarity OCx=OCxREF xor CCxP</td>
<td>OCx=0</td>
<td>Output Disabled (not driven by the timer: Hi-Z) OCxN=0</td>
<td></td>
</tr>
<tr>
<td>X</td>
<td>1</td>
<td>1</td>
<td>OCREF + Polarity + dead-time</td>
<td>OCx=OCREF xor CCxP</td>
<td>Complementary to OCREF (not OCREF) + Polarity + dead-time</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Off-State (output enabled with inactive state) OCx=CCxP</td>
<td>OCxREF + Polarity OCxN = OCxREF xor CCxNP</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>OCxREF + Polarity OCx=OCxREF xor CCxP</td>
<td>Off-State (output enabled with inactive state) OCxN=CCxNP</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. **When both outputs of a channel are not used (control taken over by GPIO)**, the OISx, OISxN, CCxP and CCxNP bits must be kept cleared.

**Note**: The state of the external I/O pins connected to the complementary OCx and OCxN channels depends on the OCx and OCxN channel state and the GPIO registers.
### 38.4.12 TIMx counter (TIMx_CNT)(x = 1, 8)

Address offset: 0x24  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>UIFCOPY</td>
</tr>
<tr>
<td>30</td>
<td>Res</td>
</tr>
<tr>
<td>29</td>
<td>Res</td>
</tr>
<tr>
<td>28</td>
<td>Res</td>
</tr>
<tr>
<td>27</td>
<td>Res</td>
</tr>
<tr>
<td>26</td>
<td>Res</td>
</tr>
<tr>
<td>25</td>
<td>Res</td>
</tr>
<tr>
<td>24</td>
<td>Res</td>
</tr>
<tr>
<td>23</td>
<td>Res</td>
</tr>
<tr>
<td>22</td>
<td>Res</td>
</tr>
<tr>
<td>21</td>
<td>Res</td>
</tr>
<tr>
<td>20</td>
<td>Res</td>
</tr>
<tr>
<td>19</td>
<td>Res</td>
</tr>
<tr>
<td>18</td>
<td>Res</td>
</tr>
<tr>
<td>17</td>
<td>Res</td>
</tr>
<tr>
<td>16</td>
<td>Res</td>
</tr>
</tbody>
</table>

#### Bit 31 UIFCOPY: UIF copy
This bit is a read-only copy of the UIF bit of the TIMx_ISR register. If the UIFREMAP bit in the TIMxCR1 is reset, bit 31 is reserved and read at 0.

#### Bits 30:16 Reserved, must be kept at reset value.

#### Bits 15:0 CNT[15:0]: Counter value

### 38.4.13 TIMx prescaler (TIMx_PSC)(x = 1, 8)

Address offset: 0x28  
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>PSC</td>
</tr>
<tr>
<td>14</td>
<td>Res</td>
</tr>
<tr>
<td>13</td>
<td>Res</td>
</tr>
<tr>
<td>12</td>
<td>Res</td>
</tr>
<tr>
<td>11</td>
<td>Res</td>
</tr>
<tr>
<td>10</td>
<td>Res</td>
</tr>
<tr>
<td>9</td>
<td>Res</td>
</tr>
<tr>
<td>8</td>
<td>Res</td>
</tr>
<tr>
<td>7</td>
<td>Res</td>
</tr>
<tr>
<td>6</td>
<td>Res</td>
</tr>
<tr>
<td>5</td>
<td>Res</td>
</tr>
<tr>
<td>4</td>
<td>Res</td>
</tr>
<tr>
<td>3</td>
<td>Res</td>
</tr>
<tr>
<td>2</td>
<td>Res</td>
</tr>
<tr>
<td>1</td>
<td>Res</td>
</tr>
<tr>
<td>0</td>
<td>Res</td>
</tr>
</tbody>
</table>

#### Bits 15:0 PSC[15:0]: Prescaler value
The counter clock frequency (CK_CNT) is equal to \( f_{\text{CK_PSC}} / (\text{PSC}[15:0] + 1) \).

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

### 38.4.14 TIMx auto-reload register (TIMx_ARR)(x = 1, 8)

Address offset: 0x2C  
Reset value: 0xFFFF

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>ARR</td>
</tr>
<tr>
<td>14</td>
<td>Res</td>
</tr>
<tr>
<td>13</td>
<td>Res</td>
</tr>
<tr>
<td>12</td>
<td>Res</td>
</tr>
<tr>
<td>11</td>
<td>Res</td>
</tr>
<tr>
<td>10</td>
<td>Res</td>
</tr>
<tr>
<td>9</td>
<td>Res</td>
</tr>
<tr>
<td>8</td>
<td>Res</td>
</tr>
<tr>
<td>7</td>
<td>Res</td>
</tr>
<tr>
<td>6</td>
<td>Res</td>
</tr>
<tr>
<td>5</td>
<td>Res</td>
</tr>
<tr>
<td>4</td>
<td>Res</td>
</tr>
<tr>
<td>3</td>
<td>Res</td>
</tr>
<tr>
<td>2</td>
<td>Res</td>
</tr>
<tr>
<td>1</td>
<td>Res</td>
</tr>
<tr>
<td>0</td>
<td>Res</td>
</tr>
</tbody>
</table>

#### Bits 15:0 ARR[15:0]: Auto-reload value
ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 38.3.1: Time-base unit on page 1529 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.
38.4.15 TIMx repetition counter register (TIMx_RCR)(x = 1, 8)

Address offset: 0x30
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 REP[15:0]: Repetition counter value
These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enable, as well as the update interrupt generation rate, if this interrupt is enable.
Each time the REP_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP_CNT is reload only at the repetition update event U_RC, any write to the TIMx_RCR register is not taken in account until the next repetition update event.
It means in PWM mode (REP+1) corresponds to:
the number of PWM periods in edge-aligned mode
the number of half PWM period in center-aligned mode.

38.4.16 TIMx capture/compare register 1 (TIMx_CCR1)(x = 1, 8)

Address offset: 0x34
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 CCR1[15:0]: Capture/Compare 1 value
If channel CC1 is configured as output: CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

If channel CC1 is configured as input: CR1 is the counter value transferred by the last input capture 1 event (IC1). The TIMx_CCR1 register is read-only and cannot be programmed.
38.4.17 TIMx capture/compare register 2
(TIMx_CCR2)(x = 1, 8)

Address offset: 0x38
Reset value: 0x0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>CCR2[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:0 CCR2[15:0]: Capture/Compare 2 value

If channel CC2 is configured as output: CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC2 output.

If channel CC2 is configured as input: CCR2 is the counter value transferred by the last input capture 2 event (IC2). The TIMx_CCR2 register is read-only and cannot be programmed.

38.4.18 TIMx capture/compare register 3
(TIMx_CCR3)(x = 1, 8)

Address offset: 0x3C
Reset value: 0x0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>CCR3[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:0 CCR3[15:0]: Capture/Compare value

If channel CC3 is configured as output: CCR3 is the value to be loaded in the actual capture/compare 3 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC3PE). Else the preload value is copied in the active capture/compare 3 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC3 output.

If channel CC3 is configured as input: CCR3 is the counter value transferred by the last input capture 3 event (IC3). The TIMx_CCR3 register is read-only and cannot be programmed.
38.4.19  TIMx capture/compare register 4
(TIMx_CCR4)(x = 1, 8)

Address offset: 0x40
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0  **CCR4[15:0]: Capture/Compare value**

- **If channel CC4 is configured as output**: CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value).
  - It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC4PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs.
  - The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC4 output.
- **If channel CC4 is configured as input**: CCR4 is the counter value transferred by the last input capture 4 event (IC4). The TIMx_CCR4 register is read-only and cannot be programmed.

38.4.20  TIMx break and dead-time register
(TIMx_BDTR)(x = 1, 8)

Address offset: 0x44
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**Note:** As the bits BK2P, BK2E, BK2F[3:0], BKF[3:0], AOE, BKP, BKE, OSSR, OSSI and DTG[7:0] can be write-locked depending on the LOCK configuration, it can be necessary to configure all of them during the first write access to the TIMx_BDTR register.

Bits 31:26  Reserved, must be kept at reset value.

Bit 25  **BK2P**: Break 2 polarity

- 0: Break input BRK2 is active low
- 1: Break input BRK2 is active high

**Note:**  This bit cannot be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

**Note:** Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.
Bit 24  **BK2E**: Break 2 enable

This bit enables the complete break 2 protection (including all sources connected to bk_acth and BKIN sources, as per Figure 387: Break and Break2 circuitry overview).

0: Break2 function disabled
1: Break2 function enabled

**Note:** The BKIN2 must only be used with OSSR = OSSI = 1.

**Note:** This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

**Note:** Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

Bits 23:20  **BK2F[3:0]**: Break 2 filter

This bit-field defines the frequency used to sample BRK2 input and the length of the digital filter applied to BRK2. The digital filter is made of an event counter in which \( N \) consecutive events are needed to validate a transition on the output:

0000: No filter, BRK2 acts asynchronously
0001: \( f_{\text{sampling}}=f_{\text{CK_INT}} \), \( N=2 \)
0010: \( f_{\text{sampling}}=f_{\text{CK_INT}} \), \( N=4 \)
0011: \( f_{\text{sampling}}=f_{\text{CK_INT}} \), \( N=8 \)
0100: \( f_{\text{sampling}}=f_{\text{DTS}}/2 \), \( N=6 \)
0101: \( f_{\text{sampling}}=f_{\text{DTS}}/2 \), \( N=8 \)
0110: \( f_{\text{sampling}}=f_{\text{DTS}}/4 \), \( N=6 \)
0111: \( f_{\text{sampling}}=f_{\text{DTS}}/4 \), \( N=8 \)
1000: \( f_{\text{sampling}}=f_{\text{DTS}}/8 \), \( N=6 \)
1001: \( f_{\text{sampling}}=f_{\text{DTS}}/8 \), \( N=8 \)
1010: \( f_{\text{sampling}}=f_{\text{DTS}}/16 \), \( N=5 \)
1011: \( f_{\text{sampling}}=f_{\text{DTS}}/16 \), \( N=6 \)
1100: \( f_{\text{sampling}}=f_{\text{DTS}}/16 \), \( N=8 \)
1101: \( f_{\text{sampling}}=f_{\text{DTS}}/32 \), \( N=5 \)
1110: \( f_{\text{sampling}}=f_{\text{DTS}}/32 \), \( N=6 \)
1111: \( f_{\text{sampling}}=f_{\text{DTS}}/32 \), \( N=8 \)

**Note:** This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 19:16  **BKF[3:0]**: Break filter

This bit-field defines the frequency used to sample BRK input and the length of the digital filter applied to BRK. The digital filter is made of an event counter in which \( N \) consecutive events are needed to validate a transition on the output:

0000: No filter, BRK acts asynchronously
0001: \( f_{\text{sampling}}=f_{\text{CK_INT}} \), \( N=2 \)
0010: \( f_{\text{sampling}}=f_{\text{CK_INT}} \), \( N=4 \)
0011: \( f_{\text{sampling}}=f_{\text{CK_INT}} \), \( N=8 \)
0100: \( f_{\text{sampling}}=f_{\text{DTS}}/2 \), \( N=6 \)
0101: \( f_{\text{sampling}}=f_{\text{DTS}}/2 \), \( N=8 \)
0110: \( f_{\text{sampling}}=f_{\text{DTS}}/4 \), \( N=6 \)
0111: \( f_{\text{sampling}}=f_{\text{DTS}}/4 \), \( N=8 \)
1000: \( f_{\text{sampling}}=f_{\text{DTS}}/8 \), \( N=6 \)
1001: \( f_{\text{sampling}}=f_{\text{DTS}}/8 \), \( N=8 \)
1010: \( f_{\text{sampling}}=f_{\text{DTS}}/16 \), \( N=5 \)
1011: \( f_{\text{sampling}}=f_{\text{DTS}}/16 \), \( N=6 \)
1100: \( f_{\text{sampling}}=f_{\text{DTS}}/16 \), \( N=8 \)
1101: \( f_{\text{sampling}}=f_{\text{DTS}}/32 \), \( N=5 \)
1110: \( f_{\text{sampling}}=f_{\text{DTS}}/32 \), \( N=6 \)
1111: \( f_{\text{sampling}}=f_{\text{DTS}}/32 \), \( N=8 \)

**Note:** This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).
Bit 15 **MOE**: Main output enable
This bit is cleared asynchronously by hardware as soon as one of the break inputs is active (BRK or BRK2). It is set by software or automatically depending on the AOE bit. It is acting only on the channels which are configured in output.
- 0: in response to a break 2 event. OC and OCN outputs are disabled
- 1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in TIMx_CCER register).

See OC/OCN enable description for more details (Section 38.4.11: TIMx capture/compare enable register (TIMx_CCER)(x = 1, 8)).

Bit 14 **AOE**: Automatic output enable
- 0: MOE can be set only by software
- 1: MOE can be set by software or automatically at the next update event (if none of the break inputs BRK and BRK2 is active)

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 13 **BKP**: Break polarity
- 0: Break input BRK is active low
- 1: Break input BRK is active high

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

*Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.*

Bit 12 **BKE**: Break enable
This bit enables the complete break protection (including all sources connected to bk_acth and BKIN sources, as per Figure 387: Break and Break2 circuitry overview).
- 0: Break function disabled
- 1: Break function enabled

*Note: This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

*Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.*

Bit 11 **OSSR**: Off-state selection for Run mode
This bit is used when MOE=1 on channels having a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer.

See OC/OCN enable description for more details (Section 38.4.11: TIMx capture/compare enable register (TIMx_CCER)(x = 1, 8)).

- 0: When inactive, OC/OCN outputs are disabled (the timer releases the output control which is taken over by the GPIO logic, which forces a Hi-Z state).
- 1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE=1 or CCxNE=1 (the output is still controlled by the timer).

*Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).*
Bit 10 **OSSI**: Off-state selection for Idle mode

This bit is used when MOE=0 due to a break event or by a software write, on channels configured as outputs.

See OC/OCN enable description for more details (Section 38.4.11: TIMx capture/compare enable register (TIMx_CCRER)(x = 1, 8)).

0: When inactive, OC/OCN outputs are disabled (the timer releases the output control which is taken over by the GPIO logic and which imposes a Hi-Z state).
1: When inactive, OC/OCN outputs are first forced with their inactive level then forced to their idle level after the deadtime. The timer maintains its control over the output.

*Note:* This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 9:8 **LOCK[1:0]**: Lock configuration

These bits offer a write protection against software errors.

00: LOCK OFF - No bit is write protected.
01: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2 register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written.
10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCRER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written.
11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in TIMx_CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written.

*Note:* The LOCK bits can be written only once after the reset. Once the TIMx_BDTR register has been written, their content is frozen until the next reset.

Bits 7:0 **DTG[7:0]**: Dead-time generator setup

This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration.

DTG[7:5] = 0xx => DT = DTG[7:0] x tDTG with tDTG = tDTS.
DTG[7:5] = 10x => DT = (64 + DTG[5:0]) x tDTG with tDTG = 2 x tDTS.
DTG[7:5] = 110 => DT = (32 + DTG[4:0]) x tDTG with tDTG = 8 x tDTS.
DTG[7:5] = 111 => DT = (32 + DTG[4:0]) x tDTG with tDTG = 16 x tDTS.

Example if tDTS = 125 ns (8 MHz), dead-time possible values are:
0 to 15875 ns by 125 ns steps,
16 μs to 31750 ns by 250 ns steps,
32 μs to 63 μs by 1 μs steps,
64 μs to 126 μs by 2 μs steps

*Note:* This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

38.4.21 TIMx DMA control register

(TIMx_DCR)(x = 1, 8)

Address offset: 0x48

Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:13: Reserved, must be kept at reset value.
Bits 12:8 **DBL[4:0]: DMA burst length**

This 5-bit vector defines the length of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address), i.e. the number of transfers. Transfers can be in half-words or in bytes (see example below).

- 00000: 1 transfer
- 00001: 2 transfers
- 00010: 3 transfers
- ...
- 10001: 18 transfers

**Example:** Let us consider the following transfer: DBL = 7 bytes & DBA = TIMx_CR1.

- If DBL = 7 bytes and DBA = TIMx_CR1 represents the address of the byte to be transferred, the address of the transfer should be given by the following equation:
  
  \[(TIMx\_CR1\ address) + DBA + (DMA\ index)\]

  In this example, 7 bytes are added to (TIMx_CR1 address) + DBA, which gives us the address from/to which the data is copied. In this case, the transfer is done to 7 registers starting from the following address: (TIMx_CR1 address) + DBA

  According to the configuration of the DMA Data Size, several cases may occur:

  - If the DMA Data Size is configured in half-words, 16-bit data is transferred to each of the 7 registers.
  - If the DMA Data Size is configured in bytes, the data is also transferred to 7 registers: the first register contains the first MSB byte, the second register, the first LSB byte and so on.

So with the transfer Timer, one also has to specify the size of data transferred by DMA.

Bits 7:5 **Reserved, must be kept at reset value.**

Bits 4:0 **DBA[4:0]: DMA base address**

This 5-bits vector defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

**Example:**

- 00000: TIMx_CR1,
- 00001: TIMx_CR2,
- 00010: TIMx_SMCR,
- ...

### 38.4.22 TIMx DMA address for full transfer

**(TIMx_DMAR)(x = 1, 8)**

- **Address offset:** 0x4C
- **Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Address</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMAB[31:16]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>DMAB[15:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

1614/3353 RM0433 Rev 8
38.4.23 **TIMx capture/compare mode register 3**

*(TIMx_CCMR3)(x = 1, 8)*

Address offset: 0x54

Reset value: 0x0000 0000

The channels 5 and 6 can only be configured in output.

**Output compare mode:**

| Bit 31:25 Reserved, must be kept at reset value. |
| Bit 23:17 Reserved, must be kept at reset value. |
| Bit 15 **OC6CE**: Output compare 6 clear enable |
| Refer to OC1CE description. |
| Bit 11 **OC6PE**: Output compare 6 preload enable |
| Refer to OC1PE description. |
| Bit 10 **OC6FE**: Output compare 6 fast enable |
| Refer to OC1FE description. |
| Bit 9:8 Reserved, must be kept at reset value. |
| Bit 7 **OC5CE**: Output compare 5 clear enable |
| Refer to OC1CE description. |
| Bit 6, 5, 4 **OC5M[3:0]**: Output compare 5 mode |
| Refer to OC1M description. |
| Bit 3 **OC5PE**: Output compare 5 preload enable |
| Refer to OC1PE description. |
| Bit 2 **OC5FE**: Output compare 5 fast enable |
| Refer to OC1FE description. |
| Bit 1:0 Reserved, must be kept at reset value. |
38.4.24 TIMx capture/compare register 5 (TIMx_CCR5)(x = 1, 8)

Address offset: 0x58
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31 **GC5C3**: Group Channel 5 and Channel 3
Distortion on Channel 3 output:
0: No effect of OC5REF on OC3REFC
1: OC3REFC is the logical AND of OC3REFC and OC5REF
This bit can either have immediate effect or be preloaded and taken into account after an update event (if preload feature is selected in TIMxCCMR2).

*Note: it is also possible to apply this distortion on combined PWM signals.*

Bit 30 **GC5C2**: Group Channel 5 and Channel 2
Distortion on Channel 2 output:
0: No effect of OC5REF on OC2REFC
1: OC2REFC is the logical AND of OC2REFC and OC5REF
This bit can either have immediate effect or be preloaded and taken into account after an update event (if preload feature is selected in TIMxCCMR1).

*Note: it is also possible to apply this distortion on combined PWM signals.*

Bit 29 **GC5C1**: Group Channel 5 and Channel 1
Distortion on Channel 1 output:
0: No effect of OC5REF on OC1REFC
1: OC1REFC is the logical AND of OC1REFC and OC5REF
This bit can either have immediate effect or be preloaded and taken into account after an update event (if preload feature is selected in TIMxCCMR1).

*Note: it is also possible to apply this distortion on combined PWM signals.*

Bits 28:16 Reserved, must be kept at reset value.

Bits 15:0 **CCR5[15:0]**: Capture/Compare 5 value
CCR5 is the value to be loaded in the actual capture/compare 5 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR3 register (bit OC5PE). Else the preload value is copied in the active capture/compare 5 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC5 output.
38.4.25 TIMx capture/compare register 6 (TIMx_CCR6)(x = 1, 8)

Address offset: 0x5C
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>CCR6[15:0]: Capture/Compare 6 value</th>
</tr>
</thead>
<tbody>
<tr>
<td>CCR6[15:0] is the value to be loaded in the actual capture/compare 6 register (preload value).</td>
<td></td>
</tr>
<tr>
<td>It is loaded permanently if the preload feature is not selected in the TIMx_CCMR3 register (bit OC6PE). Else the preload value is copied in the active capture/compare 6 register when an update event occurs.</td>
<td></td>
</tr>
<tr>
<td>The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC6 output.</td>
<td></td>
</tr>
</tbody>
</table>

38.4.26 TIM1 alternate function option register 1 (TIM1_AF1)

Address offset: 0x60
Reset value: 0x0000 0001

| Bits 31:18 | Reserved, must be kept at reset value. |
| Bits 17:14 | ETRSEL[3:0]: ETR source selection |
| These bits select the ETR input source. |
| 0000: ETR input is connected to I/O |
| 0001: COMP1 output |
| 0010: COMP2 output |
| 0011: ADC1 AWD1 |
| 0100: ADC1 AWD2 |
| 0101: ADC1 AWD3 |
| 0110: ADC3 AWD1 |
| 0111: ADC3 AWD2 |
| 1000: ADC3 AWD3 |
| Others: Reserved |
| Note: These bits can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). |
| Bits 13:12 | Reserved, must be kept at reset value. |
Bit 11 **BKCMP2P**: BRK COMP2 input polarity
This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.
0: COMP2 input polarity is not inverted (active low if BKP=0, active high if BKP=1)
1: COMP2 input polarity is inverted (active high if BKP=0, active low if BKP=1)
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 10 **BKCMP1P**: BRK COMP1 input polarity
This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.
0: COMP1 input polarity is not inverted (active low if BKP=0, active high if BKP=1)
1: COMP1 input polarity is inverted (active high if BKP=0, active low if BKP=1)
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 9 **BKINP**: BRK BKIN input polarity
This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.
0: BKIN input polarity is not inverted (active low if BKP=0, active high if BKP=1)
1: BKIN input polarity is inverted (active high if BKP=0, active low if BKP=1)
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 8 **BKDF1BK0E**: BRK dfsdm1_break[0] enable
This bit enables the dfsdm1_break[0] for the timer’s BRK input. dfsdm1_break[0] output is ‘ORed’ with the other BRK sources.
0: dfsdm1_break[0] input disabled
1: dfsdm1_break[0] input enabled
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bits 7:3 Reserved, must be kept at reset value.

Bit 2 **BKCMP2E**: BRK COMP2 enable
This bit enables the COMP2 for the timer’s BRK input. COMP2 output is ‘ORed’ with the other BRK sources.
0: COMP2 input disabled
1: COMP2 input enabled
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 1 **BKCMP1E**: BRK COMP1 enable
This bit enables the COMP1 for the timer’s BRK input. COMP1 output is ‘ORed’ with the other BRK sources.
0: COMP1 input disabled
1: COMP1 input enabled
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*
**38.4.27 TIM1 Alternate function register 2 (TIM1_AF2)**

Address offset: 0x64

Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bit 31:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

**Bit 11 BK2CMP2P**: BRK2 COMP2 input polarity

This bit selects the COMP2 input sensitivity. It must be programmed together with the BK2P polarity bit.

- 0: COMP2 input polarity is not inverted (active low if BK2P=0, active high if BK2P=1)
- 1: COMP2 input polarity is inverted (active high if BK2P=0, active low if BK2P=1)

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

**Bit 10 BK2CMP1P**: BRK2 COMP1 input polarity

This bit selects the COMP1 input sensitivity. It must be programmed together with the BK2P polarity bit.

- 0: COMP1 input polarity is not inverted (active low if BK2P=0, active high if BK2P=1)
- 1: COMP1 input polarity is inverted (active high if BK2P=0, active low if BK2P=1)

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

**Bit 9 BK2INP**: BRK2 BKIN2 input polarity

This bit selects the BKIN2 alternate function input sensitivity. It must be programmed together with the BK2P polarity bit.

- 0: BKIN2 input polarity is not inverted (active low if BK2P=0, active high if BK2P=1)
- 1: BKIN2 input polarity is inverted (active high if BK2P=0, active low if BK2P=1)

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*
Bit 8 **BK2DF1BK1E**: BRK2 dfsdm1_break[1] enable
This bit enables the dfsdm1_break[1] for the timer’s BRK2 input. dfsdm1_break[1] output is ‘ORed’ with the other BRK2 sources.
0: dfsdm1_break[1] input disabled
1: dfsdm1_break[1] input enabled
*Note*: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 7:3 Reserved, must be kept at reset value.

Bit 2 **BK2CMP2E**: BRK2 COMP2 enable
This bit enables the COMP2 for the timer’s BRK2 input. COMP2 output is ‘ORed’ with the other BRK2 sources.
0: COMP2 input disabled
1: COMP2 input enabled
*Note*: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 1 **BK2CMP1E**: BRK2 COMP1 enable
This bit enables the COMP1 for the timer’s BRK2 input. COMP1 output is ‘ORed’ with the other BRK2 sources.
0: COMP1 input disabled
1: COMP1 input enabled
*Note*: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 0 **BK2INE**: BRK2 BKIN input enable
This bit enables the BKIN2 alternate function input for the timer’s BRK2 input. BKIN2 input is ‘ORed’ with the other BRK2 sources.
0: BKIN2 input disabled
1: BKIN2 input enabled
*Note*: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

*Note*: Refer to Figure 387: Break and Break2 circuitry overview.

### 38.4.28 TIM8 Alternate function option register 1 (TIM8_AF1)

Address offset: 0x60
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:18 Reserved, must be kept at reset value.
Bits 17:14 **ETRSEL[3:0]**: ETR source selection

These bits select the ETR input source.

- 0000: ETR input is connected to I/O
- 0001: COMP1 output
- 0010: COMP2 output
- 0011: ADC2 AWD1
- 0100: ADC2 AWD2
- 0101: ADC2 AWD3
- 0110: ADC3 AWD1
- 0111: ADC3 AWD2
- 1000: ADC3 AWD3
- Others: Reserved

Note: These bits can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 13:12 Reserved, must be kept at reset value.

Bit 11 **BKCMP2P**: BRK COMP2 input polarity

This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.

- 0: COMP2 input polarity is not inverted (active low if BKP=0, active high if BKP=1)
- 1: COMP2 input polarity is inverted (active high if BKP=0, active low if BKP=1)

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 10 **BKCMP1P**: BRK COMP1 input polarity

This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.

- 0: COMP1 input polarity is not inverted (active low if BKP=0, active high if BKP=1)
- 1: COMP1 input polarity is inverted (active high if BKP=0, active low if BKP=1)

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 9 **BKINP**: BRK BKIN input polarity

This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.

- 0: BKIN input polarity is not inverted (active low if BKP=0, active high if BKP=1)
- 1: BKIN input polarity is inverted (active high if BKP=0, active low if BKP=1)

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 8 **BKDF1BK2E**: BRK dfsdm1_break[2] enable

This bit enables the dfsdm1_break[2] for the timer’s BRK input. dfsdm1_break[2] output is 'OREd' with the other BRK sources.

- 0: dfsdm1_break[2] input disabled
- 1: dfsdm1_break[2] input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 7:3 Reserved, must be kept at reset value.
Bit 2 **BKCMP2E**: BRK COMP2 enable
This bit enables the COMP2 for the timer's BRK input. COMP2 output is 'ORed' with the other BRK sources.
0: COMP2 input disabled
1: COMP2 input enabled

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 1 **BKCMP1E**: BRK COMP1 enable
This bit enables the COMP1 for the timer's BRK input. COMP1 output is 'ORed' with the other BRK sources.
0: COMP1 input disabled
1: COMP1 input enabled

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 0 **BKINE**: BRK BKIN input enable
This bit enables the BKIN alternate function input for the timer's BRK input. BKIN input is 'ORed' with the other BRK sources.
0: BKIN input disabled
1: BKIN input enabled

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

**38.4.29 TIM8 Alternate function option register 2 (TIM8_AF2)**

Address offset: 0x64
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

*Bits 31:12 Reserved, must be kept at reset value.*

Bit 11 **BK2CMP2P**: BRK2 COMP2 input polarity
This bit selects the COMP2 input sensitivity. It must be programmed together with the BK2P polarity bit.
0: COMP2 input polarity is not inverted (active low if BK2P=0, active high if BK2P=1)
1: COMP2 input polarity is inverted (active high if BK2P=0, active low if BK2P=1)

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*
Bit 10 **BK2CMP1P**: BRK2 COMP1 input polarity
This bit selects the COMP1 input sensitivity. It must be programmed together with the BK2P polarity bit.
0: COMP1 input polarity is not inverted (active low if BK2P=0, active high if BK2P=1)
1: COMP1 input polarity is inverted (active high if BK2P=0, active low if BK2P=1)
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 9 **BK2INP**: BRK2 BKIN2 input polarity
This bit selects the BKIN2 alternate function input sensitivity. It must be programmed together with the BK2P polarity bit.
0: BKIN2 input polarity is not inverted (active low if BK2P=0, active high if BK2P=1)
1: BKIN2 input polarity is inverted (active high if BK2P=0, active low if BK2P=1)
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 8 **BK2DF1BK3E**: BRK2 dfsdm1_break[3] enable
This bit enables the dfsdm1_break[3] for the timer’s BRK2 input. dfsdm1_break[3] output is ‘ORed’ with the other BRK2 sources.
0: dfsdm1_break[3] input disabled
1: dfsdm1_break[3] input enabled
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bits 7:3 Reserved, must be kept at reset value.

Bit 2 **BK2CMP2E**: BRK2 COMP2 enable
This bit enables the COMP2 for the timer’s BRK2 input. COMP2 output is ‘ORed’ with the other BRK2 sources.
0: COMP2 input disabled
1: COMP2 input enabled
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 1 **BK2CMP1E**: BRK2 COMP1 enable
This bit enables the COMP1 for the timer’s BRK2 input. COMP1 output is ‘ORed’ with the other BRK2 sources.
0: COMP1 input disabled
1: COMP1 input enabled
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 0 **BK2INE**: BRK2 BKIN input enable
This bit enables the BKIN2 alternate function input for the timer’s BRK2 input. BKIN2 input is ‘ORed’ with the other BRK2 sources.
0: BKIN2 input disabled
1: BKIN2 input enabled
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

*Note: Refer to Figure 387: Break and Break2 circuitry overview.*
### 38.4.30 TIM1 timer input selection register (TIM1_TISEL)

Address offset: 0x68
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-------------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-------------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:24 **TI4SEL[3:0]**: selects TI4[0] to TI4[15] input
0000: TIM1_CH4 input
Others: Reserved

Bits 23:20 Reserved, must be kept at reset value.

Bits 19:16 **TI3SEL[3:0]**: selects TI3[0] to TI3[15] input
0000: TIM1_CH3 input
Others: Reserved

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:8 **TI2SEL[3:0]**: selects TI2[0] to TI2[15] input
0000: TIM1_CH2 input
Others: Reserved

Bits 7:4 Reserved, must be kept at reset value.

Bits 3:0 **TI1SEL[3:0]**: selects TI1[0] to TI1[15] input
0000: TIM1_CH1 input
0001: COMP1 output
Others: Reserved

### 38.4.31 TIM8 timer input selection register (TIM8_TISEL)

Address offset: 0x68
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-------------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-------------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:24 **TI4SEL[3:0]**: selects TI4[0] to TI4[15] input
0000: TIM8_CH4 input
Others: Reserved
Bits 23:20  Reserved, must be kept at reset value.

    0000: TIM8_CH3 input
    Others: Reserved

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:8  **T12SEL[3:0]**: selects T12[0] to T12[15] input
    0000: TIM8_CH2 input
    Others: Reserved

Bits 7:4  Reserved, must be kept at reset value.

Bits 3:0  **T11SEL[3:0]**: selects T11[0] to T11[15] input
    0000: TIM8_CH1 input
    0001: COMP2 output
    Others: Reserved
### 38.4.32 TIM1 register map

TIM1 registers are mapped as 16-bit addressable registers as described in the table below:

| Offset | Register name | S1 | S0 | S9 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x00   | TIM1_CCR1     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x04   | TIM1_CCR2     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x08   | TIM1_SMCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0C   | TIM1_DIER     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x10   | TIM1_SR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x14   | TIM1_EGR      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x18   | TIM1_CCMR1    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Output Compare mode |       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x1C   | TIM1_CCMR2    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Output Capture mode |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x20   | TIM1_CCER     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

**Table 335. TIM1 register map and reset values**

- **Offset**
- **Register name**
- **Register**
- **Reset value**
- **Offset**
- **Register name**
- **Register**
- **Reset value**
- **Offset**
- **Register name**
- **Register**
- **Reset value**
- **Offset**
- **Register name**
- **Register**
- **Reset value**
- **Offset**
- **Register name**
- **Register**
- **Reset value**
- **Offset**
- **Register name**
- **Register**
- **Reset value**
- **Offset**
- **Register name**
- **Register**
- **Reset value**
### Table 335. TIM1 register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register details</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x24</td>
<td>TIM1_CNT</td>
<td>CNT[15:0]</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x28</td>
<td>TIM1_PSC</td>
<td>PSC[15:0]</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0x2C</td>
<td>TIM1.ARR</td>
<td>ARR[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x30</td>
<td>TIM1.RCR</td>
<td>REP[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x34</td>
<td>TIM1.CCR1</td>
<td>CCR1[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x38</td>
<td>TIM1.CCR2</td>
<td>CCR2[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x3C</td>
<td>TIM1.CCR3</td>
<td>CCR3[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x40</td>
<td>TIM1.CCR4</td>
<td>CCR4[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x44</td>
<td>TIM1.BDTR</td>
<td>LOC K[15:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x48</td>
<td>TIM1.DCR</td>
<td>DBL[4:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x4C</td>
<td>TIM1.DMAR</td>
<td>DMAB[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x54</td>
<td>TIM1.CCMR3</td>
<td>Output compare</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x58</td>
<td>TIM1.CCR5</td>
<td>CCR5[10:0]</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Refer to Section 2.3 on page 129 for the register boundary addresses.

### 38.4.33 TIM8 register map

TIM8 registers are mapped as 16-bit addressable registers as described in the table below:

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>TIM8_CR1</td>
<td>0x04</td>
<td>TIM8_CR2</td>
</tr>
<tr>
<td>0x08</td>
<td>TIM8_SMCR</td>
<td>0x10</td>
<td>TIM8_SR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Table 336. TIM8 register map and reset values**

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>TIM8_CR1</td>
<td>0x04</td>
<td>TIM8_CR2</td>
</tr>
<tr>
<td>0x08</td>
<td>TIM8_SMCR</td>
<td>0x10</td>
<td>TIM8_SR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
### Table 336. TIM8 register map and reset values (continued)

| Offset | Register name | Name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x14 | TIM8_EGR | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x18 | TIM8_CCMR1 | Output Compare mode | OC2M | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| | | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x1C | TIM8_CCMR2 | Output Compare mode | OC4M | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| | | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x20 | TIM8_CCR1 | | CCR1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x24 | TIM8_CNT | URDCR | CNT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x28 | TIM8_PSC | | PSC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x2C | TIM8_ARR | | ARR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x30 | TIM8_RCR | | REP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x34 | TIMx_CCR1 | | CCR1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x38 | TIM8_CCR2 | | CCR2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x3C | TIM8_CCR3 | | CCR3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x40 | TIM8_CCR4 | | CCR4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Refer to *Section 2.3 on page 129* for the register boundary addresses.
39 General-purpose timers (TIM2/TIM3/TIM4/TIM5)

39.1 TIM2/TIM3/TIM4/TIM5 introduction

The general-purpose timers consist of a 16-bit/32-bit auto-reload counter driven by a programmable prescaler.

They may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare and PWM).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

The timers are completely independent, and do not share any resources. They can be synchronized together as described in Section 39.3.19: Timer synchronization.

39.2 TIM2/TIM3/TIM4/TIM5 main features

General-purpose TIMx timer features include:

- 16-bit (TIM3, TIM4) or 32-bit (TIM2 and TIM5) up, down, up/down auto-reload counter.
- 16-bit programmable prescaler used to divide (also "on the fly") the counter clock frequency by any factor between 1 and 65535.
- Up to 4 independent channels for:
  - Input capture
  - Output compare
  - PWM generation (Edge- and Center-aligned modes)
  - One-pulse mode output
- Synchronization circuit to control the timer with external signals and to interconnect several timers.
- Interrupt/DMA generation on the following events:
  - Update: counter overflow/underflow, counter initialization (by software or internal/external trigger)
  - Trigger event (counter start, stop, initialization or count by internal/external trigger)
  - Input capture
  - Output compare
- Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes
- Trigger input for external clock or cycle-by-cycle current management
Figure 404. General-purpose timer block diagram
39.3 **TIM2/TIM3/TIM4/TIM5 functional description**

39.3.1 **Time-base unit**

The main block of the programmable timer is a 16-bit/32-bit counter with its related auto-reload register. The counter can count up, down or both up and down but also down or both up and down. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:

- Counter Register (TIMx_CNT)
- Prescaler Register (TIMx_PSC)
- Auto-Reload Register (TIMx_ARR)

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detail for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the actual counter enable signal CNT_EN is set 1 clock cycle after CEN.

### Prescaler description

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit/32-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

*Figure 405* and *Figure 406* give some examples of the counter behavior when the prescaler ratio is changed on the fly:
Figure 405. Counter timing diagram with prescaler division change from 1 to 2

- **CK_PSC**: Clock Prescaler Source
- **CEN**: Clock Enable
- **Timer clock = CK_CNT**: Timer Clock
- **Counter register**: F7 F8 F9 FA FB FC 00 01 02 03
- **Update event (UEV)**
- **Prescaler control register**: 0 1
- **Write a new value in TIMx_PSC**: 1
- **Prescaler buffer**: 0 1
- **Prescaler counter**: 0 0 1 0 1 0 1 0 1

Figure 406. Counter timing diagram with prescaler division change from 1 to 4

- **CK_PSC**: Clock Prescaler Source
- **CEN**: Clock Enable
- **Timer clock = CK_CNT**: Timer Clock
- **Counter register**: F7 F8 F9 FA FB FC 00 01
- **Update event (UEV)**
- **Prescaler control register**: 0 3
- **Write a new value in TIMx_PSC**: 3
- **Prescaler buffer**: 0 3
- **Prescaler counter**: 0 0 1 2 3 0 1 2 3
39.3.2 Counter modes

Upcounting mode

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

An Update event can be generated at each counter overflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller).

The UEV event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register)
- The auto-reload shadow register is updated with the preload value (TIMx_ARR)

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

Figure 407. Counter timing diagram, internal clock divided by 1
General-purpose timers (TIM2/TIM3/TIM4/TIM5) RM0433

Figure 408. Counter timing diagram, internal clock divided by 2

Figure 409. Counter timing diagram, internal clock divided by 4
Figure 410. Counter timing diagram, internal clock divided by N

Figure 411. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not preloaded)
Downcounting mode

In downcounting mode, the counter counts from the auto-reload value (content of the TIMx_ARR register) down to 0, then restarts from the auto-reload value and generates a counter underflow event.

An Update event can be generated at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller).

The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate doesn’t change).

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).
- The auto-reload active register is updated with the preload value (content of the TIMx_ARR register). Note that the auto-reload is updated before the counter is reloaded, so that the next period is the expected one.
The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

**Figure 413. Counter timing diagram, internal clock divided by 1**

![Counter timing diagram, internal clock divided by 1](image1)

**Figure 414. Counter timing diagram, internal clock divided by 2**

![Counter timing diagram, internal clock divided by 2](image2)
Figure 415. Counter timing diagram, internal clock divided by 4

Figure 416. Counter timing diagram, internal clock divided by N
**Center-aligned mode (up/down counting)**

In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register) – 1, generates a counter overflow event, then counts from the auto-reload value down to 1 and generates a counter underflow event. Then it restarts counting from 0.

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11").

In this mode, the direction bit (DIR from TIMx_CR1 register) cannot be written. It is updated by hardware and gives the current direction of the counter.

The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler.

The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value.

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or
DMA request is sent). This is to avoid generating both update and capture interrupt when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).
- The auto-reload active register is updated with the preload value (content of the TIMx_ARR register). Note that if the update source is a counter overflow, the auto-reload is updated before the counter is reloaded, so that the next period is the expected one (the counter is loaded with the new value).

The following figures show some examples of the counter behavior for different clock frequencies.

**Figure 418. Counter timing diagram, internal clock divided by 1, TIMx_ARR=0x6**

1. Here, center-aligned mode 1 is used (for more details refer to Section 39.4.1: TIMx control register 1 (TIMx_CR1)(x = 2 to 5) on page 1676).
Figure 419. Counter timing diagram, internal clock divided by 2

Figure 420. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36

1. Center-aligned mode 2 or 3 is used with an UIF on overflow.
Figure 421. Counter timing diagram, internal clock divided by N

Figure 422. Counter timing diagram, Update event with ARPE=1 (counter underflow)
39.3.3 Clock selection

The counter clock can be provided by the following clock sources:

- Internal clock (CK_INT)
- External clock mode1: external input pin (TIx)
- External clock mode2: external trigger input (ETR)
- Internal trigger inputs (ITRx): using one timer as prescaler for another timer, for example, Timer X can be configured to act as a prescaler for Timer Y. Refer to: Using one timer as prescaler for another timer on page 1670 for more details.

Internal clock source (CK_INT)

If the slave mode controller is disabled (SMS=000 in the TIMx_SMCR register), then the CEN, DIR (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.

Figure 424 shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.
External clock source mode 1

This mode is selected when SMS=111 in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.

Figure 425. TI2 external clock connection example

1. Codes ranging from 01000 to 11111: ITRy.

For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:

1. Select the proper TI2x source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
2. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S= ‘01 in the TIMx_CCMR1 register.
3. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F=0000).
Note: The capture prescaler is not used for triggering, so it does not need to be configured.

4. Select rising edge polarity by writing CC2P=0 and CC2NP=0 and CC2NP=0 in the TIMx_CCER register.
5. Configure the timer in external clock mode 1 by writing SMS=111 in the TIMx_SMCR register.
6. Select TI2 as the input source by writing TS=00110 in the TIMx_SMCR register.
7. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.

**Figure 426. Control circuit in external clock mode 1**

![Control circuit in external clock mode 1](image)

**External clock source mode 2**

This mode is selected by writing ECE=1 in the TIMx_SMCR register.

The counter can count at each rising or falling edge on the external trigger input ETR.

*Figure 427* gives an overview of the external trigger input block.

![External trigger input block](image)
For example, to configure the upcounter to count each 2 rising edges on ETR, use the following procedure:

1. Select the proper ETR source (internal or external) with the ETRSEL[3:0] bits in the TIMx_AF1 register.
2. As no filter is needed in this example, write ETF[3:0]=0000 in the TIMx_SMCR register.
3. Set the prescaler by writing ETPS[1:0]=01 in the TIMx_SMCR register.
4. Select rising edge detection on the ETR pin by writing ETP=0 in the TIMx_SMCR register.
5. Enable external clock mode 2 by writing ECE=1 in the TIMx_SMCR register.
6. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

The counter counts once each 2 ETR rising edges.

The delay between the rising edge on ETR and the actual clock of the counter is due to the resynchronization circuit on the ETRP signal. As a consequence, the maximum frequency which can be correctly captured by the counter is at most ¼ of TIMxCLK frequency. When the ETRP signal is faster, the user should apply a division of the external signal by a proper ETPS prescaler setting.
39.3.4 Capture/Compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), an input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).

The following figure gives an overview of one Capture/Compare channel.

The input stage samples the corresponding Tlx input to generate a filtered signal TlxF. Then, an edge detector with polarity selection generates a signal (TlxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).

The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.
The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

### 39.3.5 Input capture mode

In input capture mode, the Capture/Compare Registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (TIMx_SR register) is set and an interrupt or
a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to 0 or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when it is written with 0.

The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:

1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
2. Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx_CCR1 register becomes read-only.
3. Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIMx_CCMRx register). Let's imagine that, when toggling, the input signal is not stable during at most 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at f_{DTS} frequency). Then write IC1F bits to 0011 in the TIMx_CCMR1 register.
4. Select the edge of the active transition on the TI1 channel by writing the CC1P and CC1NP and CC1NP bits to 000 in the TIMx_CCER register (rising edge in this case).
5. Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to 00 in the TIMx_CCMR1 register).
6. Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCER register.
7. If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx_DIER register.

When an input capture occurs:
- The TIMx_CCR1 register gets the value of the counter on the active transition.
- CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared.
- An interrupt is generated depending on the CC1IE bit.
- A DMA request is generated depending on the CC1DE bit.

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

**Note:** IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.

### 39.3.6 PWM input mode

This mode is a particular case of input capture mode. The procedure is the same except:
- Two ICx signals are mapped on the same TIx input.
- These 2 ICx signals are active on edges with opposite polarity.
- One of the two TIxFP signals is selected as trigger input and the slave mode controller is configured in reset mode.
For example, one can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):

1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
2. Select the active input for TIMx_CCR1: write the CC1S bits to 01 in the TIMx_CCMR1 register (TI1 selected).
3. Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): write the CC1P to ‘0’ and the CC1NP bit to ‘0’ (active on rising edge).
4. Select the active input for TIMx_CCR2: write the CC2S bits to 10 in the TIMx_CCMR1 register (TI1 selected).
5. Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): write the CC2P bit to ‘1’ and the CC2NP bit to ‘0’ (active on falling edge).
6. Select the valid trigger input: write the TS bits to 00101 in the TIMx_SMCR register (TI1FP1 selected).
7. Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIMx_SMCR register.
8. Enable the captures: write the CC1E and CC2E bits to ‘1’ in the TIMx_CCER register.

**Figure 432. PWM input mode timing**

1. The PWM input mode can be used only with the TIMx_CH1/TIMx_CH2 signals due to the fact that only TI1FP1 and TI2FP2 are connected to the slave mode controller.

39.3.7 Forced output mode

In output mode (CCxS bits = 00 in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (ocxref/OCx) to its active level, one just needs to write 101 in the OCxM bits in the corresponding TIMx_CCMRx register. Thus ocxref is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

e.g.: CCxP=0 (OCx active high) => OCx is forced to high level.

Ocxref signal can be forced low by writing the OCxM bits to 100 in the TIMx_CCMRx register.
Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the Output Compare Mode section.

39.3.8 Output compare mode

This function is used to control an output waveform or indicating when a period of time has elapsed.

When a match is found between the capture/compare register and the counter, the output compare function:

- Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIMx_CCMRx register) and the output polarity (CCxP bit in the TIMx_CCER register). The output pin can keep its level (OCxM=000), be set active (OCxM=001), be set inactive (OCxM=010) or can toggle (OCxM=011) on match.
- Sets a flag in the interrupt status register (CCxIF bit in the TIMx_SR register).
- Generates an interrupt if the corresponding interrupt mask is set (CCXIE bit in the TIMx_DIER register).
- Sends a DMA request if the corresponding enable bit is set (CCxDE bit in the TIMx_DIER register, CCDS bit in the TIMx_CR2 register for the DMA request selection).

The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.

In output compare mode, the update event UEV has no effect on ocxref and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).

Procedure

1. Select the counter clock (internal, external, prescaler).
2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
3. Set the CCxIE and/or CCxDE bits if an interrupt and/or a DMA request is to be generated.
4. Select the output mode. For example, one must write OCxM=011, OCxPE=0, CCxP=0 and CCxE=1 to toggle OCx output pin when CNT matches CCRx, CCRx preload is not used, OCx is enabled and active high.
5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.

The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE=0, else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 433.
### 39.3.9 PWM mode

Pulse width modulation mode permits to generate a signal with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing 110 (PWM mode 1) or ‘111 (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx_CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx_EGR register.

OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. OCx output is enabled by the CCxE bit in the TIMx_CCER register. Refer to the TIMx_CCERx register description for more details.

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether TIMx_CCRx ≤ TIMx_CNT or TIMx_CNT ≤ TIMx_CCRx (depending on the direction of the counter). However, to comply with the OCREF_CLR functionality (OCREF can be cleared by an external event through the ETR signal until the next PWM period), the OCREF signal is asserted only:

- When the result of the comparison or
- When the output compare mode (OCxM bits in TIMx_CCMRx register) switches from the “frozen” configuration (no comparison, OCxM=’000) to one of the PWM modes (OCxM=’110 or ’111).

This forces the PWM by software while the timer is running.

---

**Figure 433. Output compare mode, toggle on OC1**

<table>
<thead>
<tr>
<th>TIM1_CNT</th>
<th>TIM1_CCR1</th>
<th>OC1REF= OC1</th>
</tr>
</thead>
<tbody>
<tr>
<td>0039 003A 003B</td>
<td>B200 B201</td>
<td>Match detected on CCR1 Interrupt generated if enabled</td>
</tr>
</tbody>
</table>

Write B201h in the CC1R register

Match detected on CCR1 Interrupt generated if enabled

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether TIMx_CCRx ≤ TIMx_CNT or TIMx_CNT ≤ TIMx_CCRx (depending on the direction of the counter). However, to comply with the OCREF_CLR functionality (OCREF can be cleared by an external event through the ETR signal until the next PWM period), the OCREF signal is asserted only:

- When the result of the comparison or
- When the output compare mode (OCxM bits in TIMx_CCMRx register) switches from the “frozen” configuration (no comparison, OCxM=’000) to one of the PWM modes (OCxM=’110 or ’111).

This forces the PWM by software while the timer is running.
The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the TIMx_CR1 register.

**PWM edge-aligned mode**

**Upcounting configuration**

Upcounting is active when the DIR bit in the TIMx_CR1 register is low. Refer to *Upcounting mode on page 1635*.

In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx_CNT < TIMx_CCRx else it becomes low. If the compare value in TIMx_CCRx is greater than the auto-reload value (in TIMx_ARR) then OCxREF is held at ‘1’. If the compare value is 0 then OCxREF is held at ‘0’. *Figure 434* shows some edge-aligned PWM waveforms in an example where TIMx_ARR=8.

**Downcounting configuration**

Downcounting is active when DIR bit in TIMx_CR1 register is high. Refer to *Downcounting mode on page 1638*.

In PWM mode 1, the reference signal ocxref is low as long as TIMx_CNT > TIMx_CCRx else it becomes high. If the compare value in TIMx_CCRx is greater than the auto-reload value in TIMx_ARR, then ocxref is held at 100%. PWM is not possible in this mode.

**PWM center-aligned mode**

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are different from ‘00’ (all the remaining configurations having the same effect on the ocxref/OCx signals). The
compare flag is set when the counter counts up, when it counts down or both when it counts up and down depending on the CMS bits configuration. The direction bit (DIR) in the TIMx_CR1 register is updated by hardware and must not be changed by software. Refer to Center-aligned mode (up/down counting) on page 1641.

Figure 435 shows some center-aligned PWM waveforms in an example where:

- TIMx_ARR=8,
- PWM mode is the PWM mode 1,
- The flag is set when the counter counts down corresponding to the center-aligned mode 1 selected for CMS=01 in TIMx_CR1 register.

Figure 435. Center-aligned PWM waveforms (ARR=8)

Hints on using center-aligned mode:

- When starting in center-aligned mode, the current up-down configuration is used. It means that the counter counts up or down depending on the value written in the DIR bit.
in the TIMx_CR1 register. Moreover, the DIR and CMS bits must not be changed at the same time by the software.

- Writing to the counter while running in center-aligned mode is not recommended as it can lead to unexpected results. In particular:
  - The direction is not updated if a value greater than the auto-reload value is written in the counter (TIMx_CNT>TIMx_ARR). For example, if the counter was counting up, it continues to count up.
  - The direction is updated if 0 or the TIMx_ARR value is written in the counter but no Update Event UEV is generated.

- The safest way to use center-aligned mode is to generate an update by software (setting the UG bit in the TIMx_EGR register) just before starting the counter and not to write the counter while it is running.

### 39.3.10 Asymmetric PWM mode

Asymmetric mode allows two center-aligned PWM signals to be generated with a programmable phase shift. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and the phase-shift are determined by a pair of TIMx_CCRx registers. One register controls the PWM during up-counting, the second during down counting, so that PWM is adjusted every half PWM cycle:

- OC1REFC (or OC2REFC) is controlled by TIMx_CCR1 and TIMx_CCR2
- OC3REFC (or OC4REFC) is controlled by TIMx_CCR3 and TIMx_CCR4

Asymmetric PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing ‘1110’ (Asymmetric PWM mode 1) or ‘1111’ (Asymmetric PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

Note: The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

When a given channel is used as asymmetric PWM channel, its secondary channel can also be used. For instance, if an OC1REFC signal is generated on channel 1 (Asymmetric PWM mode 1), it is possible to output either the OC2REF signal on channel 2, or an OC2REFC signal resulting from asymmetric PWM mode 2.

Figure 436 shows an example of signals that can be generated using Asymmetric PWM mode (channels 1 to 4 are configured in Asymmetric PWM mode 1).

![Figure 436. Generation of 2 phase-shifted PWM signals with 50% duty cycle](image)
39.3.11 Combined PWM mode

Combined PWM mode allows two edge or center-aligned PWM signals to be generated with programmable delay and phase shift between respective pulses. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and delay are determined by the two TIMx_CCRx registers. The resulting signals, OCxREFC, are made of an OR or AND logical combination of two reference PWMs:

- OC1REFC (or OC2REFC) is controlled by TIMx_CCR1 and TIMx_CCR2
- OC3REFC (or OC4REFC) is controlled by TIMx_CCR3 and TIMx_CCR4

Combined PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing ‘1100’ (Combined PWM mode 1) or ‘1101’ (Combined PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

When a given channel is used as combined PWM channel, its secondary channel must be configured in the opposite PWM mode (for instance, one in Combined PWM mode 1 and the other in Combined PWM mode 2).

Note: The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

Figure 437 shows an example of signals that can be generated using Asymmetric PWM mode, obtained with the following configuration:

- Channel 1 is configured in Combined PWM mode 2,
- Channel 2 is configured in PWM mode 1,
- Channel 3 is configured in Combined PWM mode 2,
- Channel 4 is configured in PWM mode 1
39.3.12 Clearing the OCxREF signal on an external event

The OCxREF signal of a given channel can be cleared when a high level is applied on the ocref_clr_int input (OCxCE enable bit in the corresponding TIMx_CCMRx register set to 1). OCxREF remains low until the next transition to the active state, on the following PWM cycle. This function can only be used in Output compare and PWM modes. It does not work in Forced mode.

The ocref_clr_int is connected to the ETRF signal (ETR after filtering).

The OCxREF signal for a given channel can be reset by applying a high level on the ETRF input (OCxCE enable bit set to 1 in the corresponding TIMx_CCMRx register). OCxREF remains low until the next transition to the active state, on the following PWM cycle.

This function can be used only in the output compare and PWM modes. It does not work in forced mode.

For example, the OCxREF signal can be connected to the output of a comparator to be used for current handling. In this case, ETR must be configured as follows:

1. The external trigger prescaler should be kept off: bits ETPS[1:0] in the TIMx_SMCR register are cleared to 00.
2. The external clock mode 2 must be disabled: bit ECE in the TIM1_SMCR register is cleared to 0.
3. The external trigger polarity (ETP) and the external trigger filter (ETF) can be configured according to the application's needs.
Figure 438 shows the behavior of the OCxREF signal when the ETRF input becomes high, for both values of the OCxCE enable bit. In this example, the timer TIMx is programmed in PWM mode.

**Figure 438. Clearing TIMx OCxREF**

Note: In case of a PWM with a 100% duty cycle (if CCRx>ARR), OCxREF is enabled again at the next counter overflow.
### 39.3.13 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:

- $\text{CNT} < \text{CCRx} \leq \text{ARR}$ (in particular, $0 < \text{CCRx}$).

Figure 439. Example of one-pulse mode.

For example one may want to generate a positive pulse on OC1 with a length of $t_{\text{PULSE}}$ and after a delay of $t_{\text{DELAY}}$ as soon as a positive edge is detected on the TI2 input pin.

Let's use TI2FP2 as trigger 1:

1. Select the proper TI2x source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
2. Map TI2FP2 on TI2 by writing CC2S=01 in the TIMx_CCMR1 register.
3. TI2FP2 must detect a rising edge, write CC2P=0 and CC2NP='0' in the TIMx_CCER register.
4. Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS=00110 in the TIMx_SMCR register.
5. TI2FP2 is used to start the counter by writing SMS to ‘110 in the TIMx_SMCR register (trigger mode).
The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

- The \( t_{\text{DELAY}} \) is defined by the value written in the TIMx\_CCR1 register.
- The \( t_{\text{PULSE}} \) is defined by the difference between the auto-reload value and the compare value (TIMx\_ARR - TIMx\_CCR1).
- Let’s say one want to build a waveform with a transition from ‘0 to ‘1 when a compare match occurs and a transition from ‘1 to ‘0 when the counter reaches the auto-reload value. To do this PWM mode 2 must be enabled by writing OC1M=111 in the TIMx\_CCMR1 register. Optionally the preload registers can be enabled by writing OC1PE=1 in the TIMx\_CCMR1 register and ARPE in the TIMx\_CR1 register. In this case one has to write the compare value in the TIMx\_CCR1 register, the auto-reload value in the TIMx\_ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to ‘0 in this example.

In our example, the DIR and CMS bits in the TIMx\_CR1 register should be low.

Since only 1 pulse (Single mode) is needed, a 1 must be written in the OPM bit in the TIMx\_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). When OPM bit in the TIMx\_CR1 register is set to ‘0’, so the Repetitive Mode is selected.

**Particular case: OCx fast enable:**

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay \( t_{\text{DELAY}} \) min we can get.

If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx\_CCMRx register. Then OCxRef (and OCx) is forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

### 39.3.14 Retriggerable one pulse mode

This mode allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length, but with the following differences with Non-retriggerable one pulse mode described in Section 39.3.13:

- The pulse starts as soon as the trigger occurs (no programmable delay)
- The pulse is extended if a new trigger occurs before the previous one is completed

The timer must be in Slave mode, with the bits SMS[3:0] = ‘1000’ (Combined Reset + trigger mode) in the TIMx\_SMCR register, and the OCxM[3:0] bits set to ‘1000’ or ‘1001’ for Retriggerable OPM mode 1 or 2.

If the timer is configured in Up-counting mode, the corresponding CCRx must be set to 0 (the ARR register sets the pulse length). If the timer is configured in Down-counting mode CCRx must be above or equal to ARR.

**Note:** In retriggerable one pulse mode, the CCxIF flag is not significant.

The OCxM[3:0] and SMS[3:0] bit fields are split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

This mode must not be used with center-aligned PWM modes. It is mandatory to have CMS[1:0] = 00 in TIMx\_CR1.
39.3.15 Encoder interface mode

To select Encoder Interface mode write SMS='001 in the TIMx_SMCR register if the counter is counting on TI2 edges only, SMS=010 if it is counting on TI1 edges only and SMS=011 if it is counting on both TI1 and TI2 edges.

Select the TI1 and TI2 polarity by programming the CC1P and CC2P bits in the TIMx_CCER register. CC1NP and CC2NP must be kept cleared. When needed, the input filter can be programmed as well. CC1NP and CC2NP must be kept low.

The two inputs TI1 and TI2 are used to interface to an incremental encoder. Refer to Table 337. The counter is clocked by each valid transition on TI1FP1 or TI2FP2 (TI1 and TI2 after input filter and polarity selection, TI1FP1=T11 if not filtered and not inverted, TI2FP2=T12 if not filtered and not inverted) assuming that it is enabled (CEN bit in TIMx_CR1 register written to ‘1). The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the DIR bit in the TIMx_CR1 register is modified by hardware accordingly. The DIR bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2.

Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the TIMx_ARR register (0 to ARR or ARR down to 0 depending on the direction). So the TIMx_ARR must be configured before starting. In the same way, the capture, compare, prescaler, trigger output features continue to work as normal.

In this mode, the counter is modified automatically following the speed and the direction of the quadrature encoder and its content, therefore, always represents the encoder’s position. The count direction correspond to the rotation direction of the connected sensor. The table summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time.
An external incremental encoder can be connected directly to the MCU without external interface logic. However, comparators are normally be used to convert the encoder’s differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset.

**Figure 441** gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following:

- CC1S= 01 (TIMx_CCMR1 register, TI1FP1 mapped on TI1)
- CC2S= 01 (TIMx_CCMR2 register, TI2FP2 mapped on TI2)
- CC1P and CC1NP = ‘0’ (TIMx_CCER register, TI1FP1 noninverted, TI1FP1=TI1)
- CC2P and CC2NP = ‘0’ (TIMx_CCER register, TI2FP2 noninverted, TI2FP2=TI2)
- SMS= 011 (TIMx_SMCR register, both inputs are active on both rising and falling edges)
- CEN= 1 (TIMx_CR1 register, Counter is enabled)

**Figure 441. Example of counter operation in encoder interface mode**

<table>
<thead>
<tr>
<th>Active edge</th>
<th>Level on opposite signal (TI1FP1 for TI2, TI2FP2 for TI1)</th>
<th>TI1FP1 signal</th>
<th>TI2FP2 signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>Counting on T11 only</td>
<td>High</td>
<td>Down</td>
<td>Up</td>
</tr>
<tr>
<td>Counting on T12 only</td>
<td>High</td>
<td>No Count</td>
<td>No Count</td>
</tr>
<tr>
<td>Counting on T11 and T12</td>
<td>High</td>
<td>Down</td>
<td>Up</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Active edge</th>
<th>Level on opposite signal (TI1FP1 for TI2, TI2FP2 for TI1)</th>
<th>TI1FP1 signal</th>
<th>TI2FP2 signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>Counting on T11 only</td>
<td>Low</td>
<td>Up</td>
<td>Down</td>
</tr>
<tr>
<td>Counting on T12 only</td>
<td>Low</td>
<td>No Count</td>
<td>No Count</td>
</tr>
<tr>
<td>Counting on T11 and T12</td>
<td>Low</td>
<td>Up</td>
<td>Down</td>
</tr>
</tbody>
</table>

**Table 337. Counting direction versus encoder signals**

<table>
<thead>
<tr>
<th>Active edge</th>
<th>Level on opposite signal (TI1FP1 for TI2, TI2FP2 for TI1)</th>
<th>TI1FP1 signal</th>
<th>TI2FP2 signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>Counting on T11 only</td>
<td>High</td>
<td>Down</td>
<td>Up</td>
</tr>
<tr>
<td>Counting on T12 only</td>
<td>High</td>
<td>No Count</td>
<td>No Count</td>
</tr>
<tr>
<td>Counting on T11 and T12</td>
<td>High</td>
<td>Down</td>
<td>Up</td>
</tr>
</tbody>
</table>

**Figure 442** gives an example of counter behavior when TI1FP1 polarity is inverted (same configuration as above except CC1P=1).
The timer, when configured in Encoder Interface mode provides information on the sensor’s current position. Dynamic information can be obtained (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. This can be done by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). When available, it is also possible to read its value through a DMA request generated by a Real-Time clock.

39.3.16 UIF bit remapping

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the update interrupt flag (UIF) into bit 31 of the timer counter register’s bit 31 (TIMxCNT[31]). This permits to atomically read both the counter value and a potential roll-over condition signaled by the UIFCPY flag. It eases the calculation of angular speed by avoiding race conditions caused, for instance, by a processing shared between a background task (counter reading) and an interrupt (update interrupt).

There is no latency between the UIF and UIFCPY flag assertions.

In 32-bit timer implementations, when the IUFREMAP bit is set, bit 31 of the counter is overwitten by the UIFCPY flag upon read access (the counter’s most significant bit is only accessible in write mode).

39.3.17 Timer input XOR function

The TI1S bit in the TIM1xx_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the three input pins TIMx_CH1 to TIMx_CH3. The XOR output can be used with all the timer input functions such as trigger or input capture.

An example of this feature used to interface Hall sensors is given in Section 38.3.25: Interfacing with Hall sensors on page 1577.
### 39.3.18 Timers and external trigger synchronization

The TIMx Timers can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.

#### Slave mode: Reset mode

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

1. Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = 01 in the TIMx_CCMR1 register. Write CC1P=0 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect rising edges only).

2. Configure the timer in reset mode by writing SMS=100 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.

3. Start the counter by writing CEN=1 in the TIMx_CR1 register.

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIMx_DIER register).

The following figure shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.

#### Figure 443. Control circuit in reset mode

![Control circuit in reset mode](MS31401V2)

#### Slave mode: Gated mode

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:
1. Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S=01 in TIMx_CCMR1 register. Write CC1P=1 and CC1NP=0 in TIMx_CCRER register to validate the polarity (and detect low level only).

2. Configure the timer in gated mode by writing SMS=101 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.

3. Enable the counter by writing CEN=1 in the TIMx_CR1 register (in gated mode, the counter doesn’t start if CEN=0, whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.

**Figure 444. Control circuit in gated mode**

![Control Circuit in Gated Mode](image)

1. The configuration “CCxP=CCxNP=1” (detection of both rising and falling edges) does not have any effect in gated mode because gated mode acts on a level and not on an edge.

**Note:** The configuration “CCxP=CCxNP=1” (detection of both rising and falling edges) does not have any effect in gated mode because gated mode acts on a level and not on an edge.

**Slave mode: Trigger mode**

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

1. Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. CC2S bits are selecting the input capture source only, CC2S=01 in TIMx_CCMR1 register. Write
CC2P=1 and CC2NP=0 in TIMx_CCER register to validate the polarity (and detect low level only).

2. Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI2 as the input source by writing TS=00110 in TIMx_SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.

### Figure 445. Control circuit in trigger mode

Slave mode: External Clock mode 2 + trigger mode

The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input when operating in reset mode, gated mode or trigger mode. It is recommended not to select ETR as TRGI through the TS bits of TIMx_SMCR register.

In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs:

1. Configure the external trigger input circuit by programming the TIMx_SMCR register as follows:
   - ETF = 0000: no filter
   - ETPS=00: prescaler disabled
   - ETP=0: detection of rising edges on ETR and ECE=1 to enable the external clock mode 2.

2. Configure the channel 1 as follows, to detect rising edges on TI:
   - IC1F=0000: no filter.
   - The capture prescaler is not used for triggering and does not need to be configured.
   - CC1S=01 in TIMx_CCMR1 register to select only the input capture source
   - CC1P=0 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect rising edge only).

3. Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.
A rising edge on TI1 enables the counter and sets the TIF flag. The counter then counts on ETR rising edges.

The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input.

Figure 446. Control circuit in external clock mode 2 + trigger mode

39.3.19 Timer synchronization

The TIMx timers are linked together internally for timer synchronization or chaining. When one Timer is configured in Master Mode, it can reset, start, stop or clock the counter of another Timer configured in Slave Mode.

*Figure 447: Master/Slave timer example and Figure 448: Master/slave connection example with 1 channel only timers* present an overview of the trigger selection and the master mode selection blocks.

Figure 447. Master/Slave timer example
Note: The timers with one channel only (see Figure 448) do not feature a master mode. However, the OC1 output signal can be used to trigger some other timers (including timers described in other sections of this document). Check the "TIMx internal trigger connection" table of any TIMx_SMCR register on the device to identify which timers can be targeted as slave.

The OC1 signal pulse width must be programmed to be at least 2 clock cycles of the destination timer, to make sure the slave timer detects the trigger.

For instance, if the destination's timer CK_INT clock is 4 times slower than the source timer, the OC1 pulse width must be 8 clock cycles.

Using one timer as prescaler for another timer

For example, TIM3 can be configured to act as a prescaler for TIM2. Refer to Figure 447. To do this:

1. Configure TIM3 in master mode so that it outputs a periodic trigger signal on each update event UEV. If MMS=010 is written in the TIM3_CR2 register, a rising edge is output on TRGO each time an update event is generated.

2. To connect the TRGO output of TIM3 to TIM2, TIM2 must be configured in slave mode using ITR2 as internal trigger. This is selected through the TS bits in the TIM2_SMCR register (writing TS=00010).

3. Then the slave mode controller must be put in external clock mode 1 (write SMS=111 in the TIM2_SMCR register). This causes TIM2 to be clocked by the rising edge of the periodic TIM3 trigger signal (which correspond to the TIM3 counter overflow).

4. Finally both timers must be enabled by setting their respective CEN bits (TIMx_CR1 register).

Note: If OCx is selected on TIM3 as the trigger output (MMS=1xx), its rising edge is used to clock the counter of TIM2.

Using one timer to enable another timer

In this example, we control the enable of TIM2 with the output compare 1 of Timer 3. Refer to Figure 447 for connections. TIM2 counts on the divided internal clock only when OC1REF of TIM3 is high. Both counter clock frequencies are divided by 3 by the prescaler compared to CK_INT ($f_{CK\_CNT} = \frac{f_{CK\_INT}}{3}$).
1. Configure TIM3 master mode to send its Output Compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIM3_CR2 register).
2. Configure the TIM3 OC1REF waveform (TIM3_CCMR1 register).
3. Configure TIM2 to get the input trigger from TIM3 (TS=00010 in the TIM2_SMCR register).
4. Configure TIM2 in gated mode (SMS=101 in TIM2_SMCR register).
5. Enable TIM2 by writing ‘1 in the CEN bit (TIM2_CR1 register).
6. Start TIM3 by writing ‘1 in the CEN bit (TIM3_CR1 register).

Note: The counter 2 clock is not synchronized with counter 1, this mode only affects the TIM2 counter enable signal.

Figure 449. Gating TIM2 with OC1REF of TIM3

In the example in Figure 449, the TIM2 counter and prescaler are not initialized before being started. So they start counting from their current value. It is possible to start from a given value by resetting both timers before starting TIM3. Then any value can be written in the timer counters. The timers can easily be reset by software using the UG bit in the TIMx_EGR registers.

In the next example (refer to Figure 450), we synchronize TIM3 and TIM2. TIM3 is the master and starts from 0. TIM2 is the slave and starts from 0xE7. The prescaler ratio is the same for both timers. TIM2 stops when TIM3 is disabled by writing ‘0 to the CEN bit in the TIM3_CR1 register:
1. Configure TIM3 master mode to send its Output Compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIM3_CR2 register).
2. Configure the TIM3 OC1REF waveform (TIM3_CCMR1 register).
3. Configure TIM2 to get the input trigger from TIM3 (TS=00010 in the TIM2_SMCR register).
4. Configure TIM2 in gated mode (SMS=101 in TIM2_SMCR register).
5. Reset TIM3 by writing ‘1 in UG bit (TIM3_EGR register).
6. Reset TIM2 by writing ‘1 in UG bit (TIM2_EGR register).
7. Initialize TIM2 to 0xE7 by writing ‘0xE7’ in the TIM2 counter (TIM2_CNTL).
8. Enable TIM2 by writing ‘1 in the CEN bit (TIM2_CR1 register).
9. Start TIM3 by writing ‘1 in the CEN bit (TIM3_CR1 register).
10. Stop TIM3 by writing ‘0 in the CEN bit (TIM3_CR1 register).
Using one timer to start another timer

In this example, we set the enable of Timer 2 with the update event of Timer 3. Refer to *Figure 447* for connections. Timer 2 starts counting from its current value (which can be non-zero) on the divided internal clock as soon as the update event is generated by Timer 1. When Timer 2 receives the trigger signal its CEN bit is automatically set and the counter counts until we write '0 to the CEN bit in the TIM2_CR1 register. Both counter clock frequencies are divided by 3 by the prescaler compared to $f_{CK\_INT} = f_{CK\_CNT}/3$.

1. Configure TIM3 master mode to send its Update Event (UEV) as trigger output (MMS=010 in the TIM3_CR2 register).
2. Configure the TIM3 period (TIM3_ARR registers).
3. Configure TIM2 to get the input trigger from TIM3 (TS=00010 in the TIM2_SMCR register).
4. Configure TIM2 in trigger mode (SMS=110 in TIM2_SMCR register).
5. Start TIM3 by writing '1 in the CEN bit (TIM3_CR1 register).

**Figure 451. Triggering TIM2 with update of TIM3**
As in the previous example, both counters can be initialized before starting counting. Figure 452 shows the behavior with the same configuration as in Figure 451 but in trigger mode instead of gated mode (SMS=110 in the TIM2_SMCR register).

**Figure 452. Triggering TIM2 with Enable of TIM3**

Starting 2 timers synchronously in response to an external trigger

In this example, we set the enable of TIM3 when its TI1 input rises, and the enable of TIM2 with the enable of TIM3. Refer to Figure 447 for connections. To ensure the counters are aligned, TIM3 must be configured in Master/Slave mode (slave with respect to TI1, master with respect to TIM2):

1. Configure TIM3 master mode to send its Enable as trigger output (MMS=001 in the TIM3_CR2 register).
2. Configure TIM3 slave mode to get the input trigger from TI1 (TS=00100 in the TIM3_SMCR register).
3. Configure TIM3 in trigger mode (SMS=110 in the TIM3_SMCR register).
4. Configure the TIM3 in Master/Slave mode by writing MSM=1 (TIM3_SMCR register).
5. Configure TIM2 to get the input trigger from TIM3 (TS=00000 in the TIM2_SMCR register).
6. Configure TIM2 in trigger mode (SMS=110 in the TIM2_SMCR register).

When a rising edge occurs on TI1 (TIM3), both counters starts counting synchronously on the internal clock and both TIF flags are set.

**Note:** In this example both timers are initialized before starting (by setting their respective UG bits). Both counters starts from 0, but an offset can easily be inserted between them by writing any of the counter registers (TIMx_CNT). One can see that the master/slave mode insert a delay between CNT_EN and CK_PSC on TIM3.
Figure 453. Triggering TIM3 and TIM2 with TIM3 TI1 input

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

39.3.20 DMA burst mode

The TIMx timers have the capability to generate multiple DMA requests upon a single event. The main purpose is to be able to re-program part of the timer multiple times without software overhead, but it can also be used to read several registers in a row, at regular intervals.

The DMA controller destination is unique and must point to the virtual register TIMx_DMAR. On a given timer event, the timer launches a sequence of DMA requests (burst). Each write into the TIMx_DMAR register is actually redirected to one of the timer registers.

The DBL[4:0] bits in the TIMx_DCR register set the DMA burst length. The timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address, i.e. the number of transfers (either in half-words or in bytes).

The DBA[4:0] bits in the TIMx_DCR registers define the DMA base address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register:

Example:
00000: TIMx_CR1
00001: TIMx_CR2
00010: TIMx_SMCR

As an example, the timer DMA burst feature is used to update the contents of the CCRx registers \((x = 2, 3, 4)\) upon an update event, with the DMA transferring half words into the CCRx registers.

This is done in the following steps:
1. Configure the corresponding DMA channel as follows:
   – DMA channel peripheral address is the DMAR register address
   – DMA channel memory address is the address of the buffer in the RAM containing the data to be transferred by DMA into CCRx registers.
   – Number of data to transfer = 3 (See note below).
   – Circular mode disabled.
2. Configure the DCR register by configuring the DBA and DBL bit fields as follows:
   DBL = 3 transfers, DBA = 0xE.
3. Enable the TIMx update DMA request (set the UDE bit in the DIER register).
4. Enable TIMx
5. Enable the DMA channel

This example is for the case where every CCRx register has to be updated once. If every CCRx register is to be updated twice for example, the number of data to transfer should be 6. Let's take the example of a buffer in the RAM containing data1, data2, data3, data4, data5 and data6. The data is transferred to the CCRx registers as follows: on the first update DMA request, data1 is transferred to CCR2, data2 is transferred to CCR3, data3 is transferred to CCR4 and on the second update DMA request, data4 is transferred to CCR2, data5 is transferred to CCR3 and data6 is transferred to CCR4.

Note: A null value can be written to the reserved registers.

39.3.21 Debug mode

When the microcontroller enters debug mode (Cortex®-M7 with FPU core halted), the TIMx counter either continues to work normally or stops, depending on TIMx configuration bit in DBGMCU module. For more details, refer to Section 60.5.8: Microcontroller debug unit (DBGMCU).

For safety purposes, when the counter is stopped (TIMx = 1 in DBGMCU_APB1FZ2), the outputs are disabled.
39.4 TIM2/TIM3/TIM4/TIM5 registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

39.4.1 TIMx control register 1 (TIMx.CR1)(x = 2 to 5)

Address offset: 0x00
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 **UIFREMAP**: UIF status bit remapping
0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.
1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.

Bits 9:8 **CKD[1:0]**: Clock division
This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and sampling clock used by the digital filters (ETR, Tlx),
00: \( t_{DTS} = t_{CK_INT} \)
01: \( t_{DTS} = 2 \times t_{CK_INT} \)
10: \( t_{DTS} = 4 \times t_{CK_INT} \)
11: Reserved

Bit 7 **ARPE**: Auto-reload preload enable
0: TIMx_ARR register is not buffered
1: TIMx_ARR register is buffered

Bits 6:5 **CMS[1:0]**: Center-aligned mode selection
00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR).
01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting down.
10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting up.
11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set both when the counter is counting up or down.

*Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN=1)*

Bit 4 **DIR**: Direction
0: Counter used as upcounter
1: Counter used as downcounter

*Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.*
Bit 3 **OPM:** One-pulse mode
- 0: Counter is not stopped at update event
- 1: Counter stops counting at the next update event (clearing the bit CEN)

Bit 2 **URS:** Update request source
This bit is set and cleared by software to select the UEV event sources.
- 0: Any of the following events generate an update interrupt or DMA request if enabled.
  - Counter overflow/underflow
  - Setting the UG bit
  - Update generation through the slave mode controller
- 1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.

Bit 1 **UDIS:** Update disable
This bit is set and cleared by software to enable/disable UEV event generation.
- 0: UEV enabled. The Update (UEV) event is generated by one of the following events:
  - Counter overflow/underflow
  - Setting the UG bit
  - Update generation through the slave mode controller
Buffered registers are then loaded with their preload values.
- 1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

Bit 0 **CEN:** Counter enable
- 0: Counter disabled
- 1: Counter enabled

*Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.*

CEN is cleared automatically in one-pulse mode, when an update event occurs.

### 39.4.2 TIMx control register 2 (TIMx_CR2)(x = 2 to 5)
Address offset: 0x04
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>TI1S</td>
<td>MMS[2:0]</td>
<td>CCDS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 15:8  Reserved, must be kept at reset value.

Bit 7  **TI1S**: TI1 selection

0: The TIMx_CH1 pin is connected to TI1 input
1: The TIMx_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination)

See also Section 38.3.25: Interfacing with Hall sensors on page 1577

Bits 6:4  **MMS[2:0]**: Master mode selection

These bits permit to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:

000: **Reset** - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.

001: **Enable** - the Counter enable signal, CNT_EN, is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic AND between CEN control bit and the trigger input when configured in gated mode.

When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register).

010: **Update** - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.

011: **Compare Pulse** - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred. (TRGO)

100: **Compare** - OC1REF signal is used as trigger output (TRGO)

101: **Compare** - OC2REF signal is used as trigger output (TRGO)

110: **Compare** - OC3REF signal is used as trigger output (TRGO)

111: **Compare** - OC4REF signal is used as trigger output (TRGO)

*Note:* The clock of the slave timer or ADC must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

Bit 3  **CCDS**: Capture/compare DMA selection

0: CCx DMA request sent when CCx event occurs
1: CCx DMA requests sent when update event occurs

Bits 2:0  Reserved, must be kept at reset value.
### 39.4.3 TIMx slave mode control register (TIMx_SMCR)(x = 2 to 5)

Address offset: 0x08  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Address</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:22</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 19:17</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
| Bit 15   | ETP       | This bit selects whether ETR or ETR is used for trigger operations  
0: ETR is non-inverted, active at high level or rising edge  
1: ETR is inverted, active at low level or falling edge |
| Bit 14   | ECE       | This bit enables External clock mode 2.  
0: External clock mode 2 disabled  
1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF signal. |
| Bit 13:12 | ETPS[1:0] | External trigger prescaler  
00: Prescaler OFF  
01: ETRP frequency divided by 2  
10: ETRP frequency divided by 4  
11: ETRP frequency divided by 8 |

Note: Setting the ECE bit has the same effect as selecting external clock mode 1 with TRGI connected to ETRF (SMS=111 and TS=00111).

It is possible to simultaneously use external clock mode 2 with the following slave modes: reset mode, gated mode and trigger mode. Nevertheless, TRGI must not be connected to ETRF in this case (TS bits must not be 00111).

If external clock mode 1 and external clock mode 2 are enabled at the same time, the external clock input is ETRF.
Bits 11:8 **ETF[3:0]: External trigger filter**

This bit-field then defines the frequency used to sample ETRP signal and the length of the digital filter applied to ETRP. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at \( f_{DTS} \)
0001: \( f_{SAMPLING} = f_{CK, INT} \), \( N=2 \)
0010: \( f_{SAMPLING} = f_{CK, INT} \), \( N=4 \)
0011: \( f_{SAMPLING} = f_{CK, INT} \), \( N=8 \)
0100: \( f_{SAMPLING} = f_{DTS}/2 \), \( N=6 \)
0101: \( f_{SAMPLING} = f_{DTS}/2 \), \( N=8 \)
0110: \( f_{SAMPLING} = f_{DTS}/4 \), \( N=6 \)
0111: \( f_{SAMPLING} = f_{DTS}/4 \), \( N=8 \)
1000: \( f_{SAMPLING} = f_{DTS}/8 \), \( N=6 \)
1001: \( f_{SAMPLING} = f_{DTS}/8 \), \( N=8 \)
1010: \( f_{SAMPLING} = f_{DTS}/16 \), \( N=5 \)
1011: \( f_{SAMPLING} = f_{DTS}/16 \), \( N=6 \)
1100: \( f_{SAMPLING} = f_{DTS}/16 \), \( N=8 \)
1101: \( f_{SAMPLING} = f_{DTS}/32 \), \( N=5 \)
1110: \( f_{SAMPLING} = f_{DTS}/32 \), \( N=6 \)
1111: \( f_{SAMPLING} = f_{DTS}/32 \), \( N=8 \)

Bit 7 **MSM: Master/Slave mode**

0: No action
1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.
Bits 21, 20, 6, 5, 4  **TS[4:0]: Trigger selection**
This bit-field selects the trigger input to be used to synchronize the counter.
- 00000: Internal Trigger 0 (ITR0)
- 00001: Internal Trigger 1 (ITR1)
- 00010: Internal Trigger 2 (ITR2)
- 00011: Internal Trigger 3 (ITR3)
- 00100: TI1 Edge Detector (TI1F_ED)
- 00101: Filtered Timer Input 1 (TI1FP1)
- 00110: Filtered Timer Input 2 (TI2FP2)
- 00111: External Trigger input (ETRF)
- 01000: Internal Trigger 4 (ITR4)
- 01001: Internal Trigger 5 (ITR5)
- 01010: Internal Trigger 6 (ITR6)
- 01011: Internal Trigger 7 (ITR7)
- 01100: Internal Trigger 8 (ITR8)
- Others: Reserved

See [Table 338: TIMx internal trigger connection on page 1682](#) for more details on ITRx meaning for each Timer.

Note: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.

Bit 3  Reserved, must be kept at reset value.

Bits 16, 2, 1, 0  **SMS[3:0]: Slave mode selection**
When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control Register description.
- 0000: Slave mode disabled - if CEN = ‘1 then the prescaler is clocked directly by the internal clock.
- 0001: Encoder mode 1 - Counter counts up/down on TI1FP1 edge depending on TI2FP2 level.
- 0010: Encoder mode 2 - Counter counts up/down on TI2FP2 edge depending on TI1FP1 level.
- 0011: Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input.
- 0100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
- 0101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
- 0110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
- 0111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.
- 1000: Combined reset + trigger mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers and starts the counter.

Note: The gated mode must not be used if TI1F_ED is selected as the trigger input (TS=00100). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.
### Table 338. TIMx internal trigger connection

<table>
<thead>
<tr>
<th>Slave TIM</th>
<th>ITR0</th>
<th>ITR1</th>
<th>ITR2</th>
<th>ITR3</th>
<th>ITR4</th>
<th>ITR5</th>
<th>ITR6</th>
<th>ITR7</th>
<th>ITR8</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM2</td>
<td>TIM1</td>
<td>TIM8</td>
<td>TIM3</td>
<td>TIM4</td>
<td>ETH</td>
<td>PPS</td>
<td>USB1</td>
<td>OTG_</td>
<td>HS_</td>
</tr>
<tr>
<td>TIM3</td>
<td>TIM1</td>
<td>TIM2</td>
<td>TIM15</td>
<td>TIM4</td>
<td>ETH</td>
<td>PPS</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>TIM4</td>
<td>TIM1</td>
<td>TIM2</td>
<td>TIM3</td>
<td>TIM8</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>TIM5</td>
<td>TIM1</td>
<td>TIM8</td>
<td>TIM3</td>
<td>TIM4</td>
<td>-</td>
<td>-</td>
<td>fdcan1_</td>
<td></td>
<td>USB1</td>
</tr>
</tbody>
</table>

### 39.4.4 TIMx DMA/Interrupt enable register (TIMx_DIER)(x = 2 to 5)

Address offset: 0x0C

Reset value: 0x0000

<table>
<thead>
<tr>
<th></th>
<th>TDE</th>
<th>CC4DE</th>
<th>CC3DE</th>
<th>CC2DE</th>
<th>CC1DE</th>
<th>UDE</th>
<th>TIE</th>
<th>CC4IE</th>
<th>CC3IE</th>
<th>CC2IE</th>
<th>CC1IE</th>
<th>UIE</th>
</tr>
</thead>
<tbody>
<tr>
<td>000000</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 15  Reserved, must be kept at reset value.

Bit 14  **TDE**: Trigger DMA request enable

0: Trigger DMA request disabled.
1: Trigger DMA request enabled.

Bit 13  Reserved, must be kept at reset value.

Bit 12  **CC4DE**: Capture/Compare 4 DMA request enable

0: CC4 DMA request disabled.
1: CC4 DMA request enabled.

Bit 11  **CC3DE**: Capture/Compare 3 DMA request enable

0: CC3 DMA request disabled.
1: CC3 DMA request enabled.

Bit 10  **CC2DE**: Capture/Compare 2 DMA request enable

0: CC2 DMA request disabled.
1: CC2 DMA request enabled.

Bit 9   **CC1DE**: Capture/Compare 1 DMA request enable

0: CC1 DMA request disabled.
1: CC1 DMA request enabled.

Bit 8   **UDE**: Update DMA request enable

0: Update DMA request disabled.
1: Update DMA request enabled.

Bit 7   Reserved, must be kept at reset value.
Bit 6  **TIE**: Trigger interrupt enable  
0: Trigger interrupt disabled.  
1: Trigger interrupt enabled.  

Bit 5  Reserved, must be kept at reset value.  

Bit 4  **CC4IE**: Capture/Compare 4 interrupt enable  
0: CC4 interrupt disabled.  
1: CC4 interrupt enabled.  

Bit 3  **CC3IE**: Capture/Compare 3 interrupt enable  
0: CC3 interrupt disabled.  
1: CC3 interrupt enabled.  

Bit 2  **CC2IE**: Capture/Compare 2 interrupt enable  
0: CC2 interrupt disabled.  
1: CC2 interrupt enabled.  

Bit 1  **CC1IE**: Capture/Compare 1 interrupt enable  
0: CC1 interrupt disabled.  
1: CC1 interrupt enabled.  

Bit 0  **UIE**: Update interrupt enable  
0: Update interrupt disabled.  
1: Update interrupt enabled.  

### 39.4.5 TIMx status register (TIMx_SR)(x = 2 to 5)  
Address offset: 0x10  
Reset value: 0x0000  

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15-13</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>12</td>
<td><strong>CC4OF</strong></td>
<td>Capture/Compare 4 overcapture flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>refer to CC1OF description</td>
</tr>
<tr>
<td>11</td>
<td><strong>CC3OF</strong></td>
<td>Capture/Compare 3 overcapture flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>refer to CC1OF description</td>
</tr>
<tr>
<td>10</td>
<td><strong>CC2OF</strong></td>
<td>Capture/compare 2 overcapture flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>refer to CC1OF description</td>
</tr>
<tr>
<td>9</td>
<td><strong>CC1OF</strong></td>
<td>Capture/Compare 1 overcapture flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This flag is set by hardware only when the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>corresponding channel is configured in input</td>
</tr>
<tr>
<td></td>
<td></td>
<td>capture mode. It is cleared by software by</td>
</tr>
<tr>
<td></td>
<td></td>
<td>writing it to ‘0’. It is cleared by software</td>
</tr>
</tbody>
</table>
|      |          | by writing it to ‘0’.  
|      |          | 0: No overcapture has been detected.  
|      |          | 1: The counter value has been captured in      |
|      |          | TIMx_CCR1 register while CC1IF flag was         |
|      |          | already set                                    |
| 8-7  | Reserved | Reserved, must be kept at reset value.          |

Notes:

- Address offset and reset value may vary depending on the specific hardware configuration.
- The description of the flags (e.g., CC1OF) refers to the corresponding channels (e.g., CC1) and their configurations.
- The flags CC1OF, CC2OF, CC3OF, and CC4OF are set by hardware only when the corresponding channels are configured in input capture mode.
39.4.6 TIMx event generation register (TIMx_EGR) (x = 2 to 5)

Address offset: 0x14
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TG</td>
<td></td>
<td></td>
<td></td>
<td>CC4G</td>
<td>CC3G</td>
<td>CC2G</td>
<td>CC1G</td>
<td>UG</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 6  **TIF**: Trigger interrupt flag
This flag is set by hardware on the TRG trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode. It is set when the counter starts or stops when gated mode is selected. It is cleared by software.
0: No trigger event occurred.
1: Trigger interrupt pending.

Bit 5  Reserved, must be kept at reset value.

Bit 4  **CC4IF**: Capture/Compare 4 interrupt flag
Refer to CC1IF description

Bit 3  **CC3IF**: Capture/Compare 3 interrupt flag
Refer to CC1IF description

Bit 2  **CC2IF**: Capture/Compare 2 interrupt flag
Refer to CC1IF description

Bit 1  **CC1IF**: Capture/compare 1 interrupt flag
This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).
0: No compare match / No input capture occurred
1: A compare match or an input capture occurred

**If channel CC1 is configured as output**: this flag is set when the content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.

**If channel CC1 is configured as input**: this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).

Bit 0  **UIF**: Update interrupt flag
This bit is set by hardware on an update event. It is cleared by software.
0: No update occurred
1: Update interrupt pending. This bit is set by hardware when the registers are updated:
At overflow or underflow (for TIM2 to TIM4) and if UDIS=0 in the TIMx_CR1 register.
When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS=0 and UDIS=0 in the TIMx_CR1 register.
When CNT is reinitialized by a trigger event (refer to the synchro control register description), if URS=0 and UDIS=0 in the TIMx_CR1 register.
Bits 15:7  Reserved, must be kept at reset value.

   Bit 6  TG: Trigger generation
   This bit is set by software in order to generate an event, it is automatically cleared by
   hardware.
   0: No action
   1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if
   enabled.

   Bit 5  Reserved, must be kept at reset value.

   Bit 4  CC4G: Capture/compare 4 generation
   Refer to CC1G description

   Bit 3  CC3G: Capture/compare 3 generation
   Refer to CC1G description

   Bit 2  CC2G: Capture/compare 2 generation
   Refer to CC1G description

   Bit 1  CC1G: Capture/compare 1 generation
   This bit is set by software in order to generate an event, it is automatically cleared by
   hardware.
   0: No action
   1: A capture/compare event is generated on channel 1:
   If channel CC1 is configured as output:
   CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.
   If channel CC1 is configured as input:
   The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set,
   the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the
   CC1IF flag was already high.

   Bit 0  UG: Update generation
   This bit can be set by software, it is automatically cleared by hardware.
   0: No action
   1: Re-initialize the counter and generates an update of the registers. Note that the prescaler
   counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if
   the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload
   value (TIMx_ARR) if DIR=1 (downcounting).
39.4.7 TIMx capture/compare mode register 1 (TIMx_CCMR1)(x = 2 to 5)

Address offset: 0x18
Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Input capture mode:

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>15-12</td>
<td>IC2F[3:0]: Input capture 2 filter</td>
</tr>
<tr>
<td>11-10</td>
<td>IC2PSC[1:0]: Input capture 2 prescaler</td>
</tr>
<tr>
<td>9-8</td>
<td>CC2S[1:0]: Capture/compare 2 selection</td>
</tr>
<tr>
<td></td>
<td>00: CC2 channel is configured as output.</td>
</tr>
<tr>
<td></td>
<td>01: CC2 channel is configured as input, IC2 is mapped on TI2.</td>
</tr>
<tr>
<td></td>
<td>10: CC2 channel is configured as input, IC2 is mapped on TI1.</td>
</tr>
<tr>
<td></td>
<td>11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)</td>
</tr>
</tbody>
</table>

Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).
Bits 7:4 IC1F[3:0]: Input capture 1 filter
This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at fDTS
0001: fSAMPLING= fCK_INT, N=2
0010: fSAMPLING= fCK_INT, N=4
0011: fSAMPLING= fCK_INT, N=8
0100: fSAMPLING= fDTS/2, N=6
0101: fSAMPLING= fDTS/2, N=8
0110: fSAMPLING= fDTS/4, N=6
0111: fSAMPLING= fDTS/4, N=8
1000: fSAMPLING= fDTS/8, N=6
1001: fSAMPLING= fDTS/8, N=8
1010: fSAMPLING= fDTS/16, N=5
1011: fSAMPLING= fDTS/16, N=6
1100: fSAMPLING= fDTS/32, N=5
1101: fSAMPLING= fDTS/32, N=6
1110: fSAMPLING= fDTS/32, N=8
1111: fSAMPLING= fDTS/32, N=8

Bits 3:2 IC1PSC[1:0]: Input capture 1 prescaler
This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E=0 (TIMx_CCER register).

00: no prescaler, capture is done each time an edge is detected on the capture input
01: capture is done once every 2 events
10: capture is done once every 4 events
11: capture is done once every 8 events

Bits 1:0 CC1S[1:0]: Capture/Compare 1 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC1 channel is configured as output
01: CC1 channel is configured as input, IC1 is mapped on TI1
10: CC1 channel is configured as input, IC1 is mapped on TI2
11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).
39.4.8  TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1)  
(x = 2 to 5)

Address offset: 0x18
Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture
mode (previous section). The direction of a channel is defined by configuring the
respective CCxS bits. All the other bits of this register have a different function in input
and in output mode.

Output compare mode:

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>OC2CE: Output compare 2 clear enable</td>
</tr>
<tr>
<td>30</td>
<td>OC2M[2:0]: Output compare 2 mode</td>
</tr>
<tr>
<td>29</td>
<td>OC2PE: Output compare 2 preload enable</td>
</tr>
<tr>
<td>28</td>
<td>OC2FE: Output compare 2 fast enable</td>
</tr>
<tr>
<td>27</td>
<td>CC2S[1:0]: Capture/Compare 2 selection</td>
</tr>
<tr>
<td>26</td>
<td>00: CC2 channel is configured as output</td>
</tr>
<tr>
<td>25</td>
<td>01: CC2 channel is configured as input, IC2 is mapped on TI2</td>
</tr>
<tr>
<td>24</td>
<td>10: CC2 channel is configured as input, IC2 is mapped on TI1</td>
</tr>
<tr>
<td>23</td>
<td>11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if</td>
</tr>
<tr>
<td>22</td>
<td>an internal trigger input is selected through the TS bit (TIMx_SMCR register)</td>
</tr>
<tr>
<td>21</td>
<td>Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCR1).</td>
</tr>
<tr>
<td>20</td>
<td>0: OC1Ref is not affected by the ETRF input</td>
</tr>
<tr>
<td>19</td>
<td>1: OC1Ref is cleared as soon as a High level is detected on ETRF input</td>
</tr>
</tbody>
</table>

Bits 31:25  Reserved, must be kept at reset value.
Bits 23:17  Reserved, must be kept at reset value.
Bit 15  OC2CE: Output compare 2 clear enable
Bit 24, 14:12  OC2M[3:0]: Output compare 2 mode
  refer to OC1M description on bits 6:4
Bit 11  OC2PE: Output compare 2 preload enable
Bit 10  OC2FE: Output compare 2 fast enable
Bits 9:8  CC2S[1:0]: Capture/Compare 2 selection
  This bit-field defines the direction of the channel (input/output) as well as the used input.
  00: CC2 channel is configured as output
  01: CC2 channel is configured as input, IC2 is mapped on TI2
  10: CC2 channel is configured as input, IC2 is mapped on TI1
  11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if |
  an internal trigger input is selected through the TS bit (TIMx_SMCR register)
  Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCR1).
Bit 7  OC1CE: Output compare 1 clear enable
  0: OC1Ref is not affected by the ETRF input
  1: OC1Ref is cleared as soon as a High level is detected on ETRF input
Bits 16, 6:4 **OC1M[3:0]**: Output compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. This mode can be used when the timer serves as a software timebase. When the frozen mode is enabled during timer operation, the output keeps the state (active or inactive) it had before entering the frozen state.

0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.

0100: Force inactive level - OC1REF is forced low.

0101: Force active level - OC1REF is forced high.

0110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT<TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF='0') as long as TIMx_CNT> TIMx_CCR1 else active (OC1REF=1).

0111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT<TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT> TIMx_CCR1 else inactive.

1000: Retriggerable OPM mode 1 - In up-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes inactive again at the next update. In down-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes inactive again at the next update.

1001: Retriggerable OPM mode 2 - In up-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 2 and the channels becomes inactive again at the next update. In down-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 2 and the channels becomes active again at the next update.

1010: Combined PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC is the logical OR between OC1REF and OC2REF.

1011: Combined PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC is the logical AND between OC1REF and OC2REF.

1100: Asymmetric PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC outputs OC1REF when the counter is counting up, OC2REF when it is counting down.

1101: Asymmetric PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC outputs OC1REF when the counter is counting up, OC2REF when it is counting down.

**Note:** In PWM mode, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.

**Note:** The OC1M[3] bit is not contiguous, located in bit 16.
Bit 3 OC1PE: Output compare 1 preload enable
0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.
1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

Bit 2 OC1FE: Output compare 1 fast enable
This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.
0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.
1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently from the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 CC1S[1:0]: Capture/Compare 1 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC1 channel is configured as output.
01: CC1 channel is configured as input, IC1 is mapped on TI1.
10: CC1 channel is configured as input, IC1 is mapped on TI2.
11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).

39.4.9 TIMx capture/compare mode register 2 (TIMx_CCMR2)(x = 2 to 5)
Address offset: 0x1C
Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Input capture mode:

| Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| 31              | 30              | 29              | 28              | 27              | 26              |
| rw              | rw              | rw              | rw              | rw              | rw              |
| Bits 31:16      | Reserved, must be kept at reset value. |
| Bits 15:12      | IC4F[3:0]: Input capture 4 filter |
| Bits 11:10      | IC4PSC[1:0]: Input capture 4 prescaler |
39.4.10 TIMx capture/compare mode register 2 [alternate] (TIMx_CCMR2) (x = 2 to 5)

Address offset: 0x1C
Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Output compare mode:

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:25 Reserved, must be kept at reset value.

Bits 23:17 Reserved, must be kept at reset value.

Bit 15 **OC4CE**: Output compare 4 clear enable

Bits 24, 14:12 **OC4M[3:0]**: Output compare 4 mode
Refer to OC1M description (bits 6:4 in TIMx_CCMR1 register)

Bit 11 **OC4PE**: Output compare 4 preload enable

Bit 10 **OC4FE**: Output compare 4 fast enable
39.4.11 TIMx capture/compare enable register (TIMx_CERER)(x = 2 to 5)

Address offset: 0x20

Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CC4NP</td>
<td>CC4E</td>
<td>CC3NP</td>
<td>CC3E</td>
<td>CC2NP</td>
<td>CC2E</td>
<td>CC1NP</td>
<td>CC1P</td>
<td>CC1E</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bit 15 **CC4NP**: Capture/Compare 4 output Polarity.
Refer to CC1NP description

Bit 14 Reserved, must be kept at reset value.

Bit 13 **CC4E**: Capture/Compare 4 output enable.
Refer to CC1P description

Bit 12 **CC4E**: Capture/Compare 4 output enable.
Refer to CC1E description

Bit 11 **CC3NP**: Capture/Compare 3 output Polarity.
Refer to CC1NP description

Bit 10 Reserved, must be kept at reset value.

Bit 9 **CC3E**: Capture/Compare 3 output Polarity.
Refer to CC1P description

Bit 8 **CC3E**: Capture/Compare 3 output enable.
Refer to CC1E description
Bit 7 **CC2NP**: Capture/Compare 2 output Polarity.
Refer to CC1NP description

Bit 6 Reserved, must be kept at reset value.

Bit 5 **CC2P**: Capture/Compare 2 output Polarity.
refer to CC1P description

Bit 4 **CC2E**: Capture/Compare 2 output enable.
Refer to CC1E description

Bit 3 **CC1NP**: Capture/Compare 1 output Polarity.

- **CC1 channel configured as output**: CC1NP must be kept cleared in this case.
- **CC1 channel configured as input**: This bit is used in conjunction with CC1P to define TI1FP1/TI2FP1 polarity. refer to CC1P description.

Bit 2 Reserved, must be kept at reset value.

Bit 1 **CC1P**: Capture/Compare 1 output Polarity.

- 0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)
- 1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

**When CC1 channel is configured as input**, both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.

- CC1NP=0, CC1P=0: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).
- CC1NP=0, CC1P=1: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is inverted (trigger operation in gated mode or encoder mode).
- CC1NP=1, CC1P=1: non-inverted/both edges. The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.
- CC1NP=1, CC1P=0: This configuration is reserved, it must not be used.

Bit 0 **CC1E**: Capture/Compare 1 output enable.

- 0: Capture mode disabled / OC1 is not active
- 1: Capture mode enabled / OC1 signal is output on the corresponding output pin

**Table 339. Output control bit for standard OCx channels**

<table>
<thead>
<tr>
<th>CCxE bit</th>
<th>OCx output state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Output disabled (not driven by the timer: HI-Z)</td>
</tr>
<tr>
<td>1</td>
<td>Output enabled (tim_ocx = tim_ocxref + Polarity)</td>
</tr>
</tbody>
</table>

**Note:**
The state of the external IO pins connected to the standard OCx channels depends on the OCx channel state and the GPIO control and alternate function registers.

**39.4.12 TIMx counter (TIMx_CNT)(x = 2 to 5)**

Bit 31 of this register has two possible definitions depending on the value of UIFREMAP in TIMx_CR1 register:
- This section is for UIFREMAP = 0
- Next section is for UIFREMAP = 1
39.4.13 TIMx counter [alternate] (TIMx_CNT)(x = 2 to 5)

Bit 31 of this register has two possible definitions depending on the value of UIFREMAP in TIMx_CR1 register:
- Previous section is for UIFREMAP = 0
- This section is for UIFREMAP = 1

Address offset: 0x24
Reset value: 0x0000 0000

Bits 31:16 CNT[31:16]: Most significant part counter value (TIM2 and TIM5)

Bits 15:0 CNT[15:0]: Least significant part of counter value

39.4.14 TIMx prescaler (TIMx_PSC)(x = 2 to 5)

Address offset: 0x28
Reset value: 0x0000

Bit 31 UIFCPY: UIF Copy
This bit is a read-only copy of the UIF bit of the TIMx_ISR register

Bits 30:16 CNT[30:16]: Most significant part counter value (TIM2 and TIM5)

Bits 15:0 CNT[15:0]: Least significant part of counter value
Bits 15:0 **PSC[15:0]:** Prescaler value
The counter clock frequency $f_{CNT}$ is equal to $f_{PSC}$ / (PSC[15:0] + 1).
PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

### 39.4.15 TIMx auto-reload register (TIMx_ARR)(x = 2 to 5)

Address offset: 0x2C
Reset value: 0xFFFF FFFF

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**ARR[31:16]**

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**ARR[15:0]**

Bits 31:16 **ARR[31:16]:** High auto-reload value (TIM2 and TIM5)
Bits 15:0 **ARR[15:0]:** Low Auto-reload value
ARR is the value to be loaded in the actual auto-reload register.
Refer to the Section 39.3.1: Time-base unit on page 1633 for more details about ARR update and behavior.
The counter is blocked while the auto-reload value is null.

### 39.4.16 TIMx capture/compare register 1 (TIMx_CCR1)(x = 2 to 5)

Address offset: 0x34
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**CCR1[31:16]**

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**CCR1[15:0]**
39.4.17 TIMx capture/compare register 2 (TIMx_CCR2)(x = 2 to 5)

Address offset: 0x38

Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
</tr>
</tbody>
</table>

Bits 31:16 CCR2[31:16]: High Capture/Compare 2 value (TIM2 and TIM5)

Bits 15:0 CCR2[15:0]: Low Capture/Compare 2 value

If channel CC2 is configured as output:
CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC2 output.

If channel CC2 is configured as input:
CCR2 is the counter value transferred by the last input capture 2 event (IC2). The TIMx_CCR2 register is read-only and cannot be programmed.

39.4.18 TIMx capture/compare register 3 (TIMx_CCR3)(x = 2 to 5)

Address offset: 0x3C

Reset value: 0x0000 0000
### 39.4.19 TIMx capture/compare register 4 (TIMx_CCR4)(x = 2 to 5)

Address offset: 0x40

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:16 CCR4[31:16]: High Capture/Compare 4 value (TIM2 and TIM5)**

**Bits 15:0 CCR4[15:0]: Low Capture/Compare value**

1. **If channel CC4 is configured as output:**
   CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value).
   It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC4PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs.
   The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC4 output.

2. **If channel CC4 is configured as input:**
   CCR4 is the counter value transferred by the last input capture 4 event (IC4). The TIMx_CCR4 register is read-only and cannot be programmed.
39.4.20 TIMx DMA control register (TIMx_DCR)(x = 2 to 5)

Address offset: 0x48
Reset value: 0x0000

| Bits 15:13 | Reserved, must be kept at reset value. |
| Bits 12:8  | **DBL[4:0]**: DMA burst length |
| This 5-bit vector defines the number of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address). |
| 00000: 1 transfer, |
| 00001: 2 transfers, |
| 00010: 3 transfers, |
| ... |
| 10001: 18 transfers. |

| Bits 7:5 | Reserved, must be kept at reset value. |
| Bits 4:0 | **DBA[4:0]**: DMA base address |
| This 5-bit vector defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register. |
| Example: |
| 00000: TIMx_CR1 |
| 00001: TIMx_CR2 |
| 00010: TIMx_SMCR |
| ... |

**Example**: Let us consider the following transfer: DBL = 7 transfers & DBA = TIMx_CR1. In this case the transfer is done to/from 7 registers starting from the TIMx_CR1 address.

39.4.21 TIMx DMA address for full transfer (TIMx_DMAR)(x = 2 to 5)

Address offset: 0x4C
Reset value: 0x0000

| Bits 15:0 | DMAB[15:0]: DMA register for burst accesses |
| A read or write operation to the DMAR register accesses the register located at the address (TIMx_CR1 address) + (DBA + DMA index) x 4 |
| where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR). |
### 39.4.22 TIM2 alternate function option register 1 (TIM2_AF1)

Address offset: 0x60  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**ETRSEL[3:2]: ETR source selection**  
These bits select the ETR input source.  
0000: ETR input is connected to I/O  
0001: COMP1 output  
0010: COMP2 output  
0011: LSE  
0100: SAI1 FS_A  
0101: SAI1 FS_B  
Others: Reserved

Bits 31:18 Reserved, must be kept at reset value.

Bits 17:14 **ETRSEL[3:0]: ETR source selection**  
These bits select the ETR input source.  
0000: ETR input is connected to I/O  
0001: COMP1 output  
Others: Reserved

Bits 13:0 Reserved, must be kept at reset value.

### 39.4.23 TIM3 alternate function option register 1 (TIM3_AF1)

Address offset: 0x60  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ETRSEL[3:2]</td>
</tr>
</tbody>
</table>

**ETRSEL[3:2]: ETR source selection**  
These bits select the ETR input source.  
0000: ETR input is connected to I/O  
0001: COMP1 output  
0010: COMP2 output  
0011: LSE  
0100: SAI1 FS_A  
0101: SAI1 FS_B  
Others: Reserved

Bits 31:18 Reserved, must be kept at reset value.

Bits 17:14 **ETRSEL[3:0]: ETR source selection**  
These bits select the ETR input source.  
0000: ETR input is connected to I/O  
0001: COMP1 output  
Others: Reserved

Bits 13:0 Reserved, must be kept at reset value.
39.4.24  TIM4 alternate function option register 1 (TIM4_AF1)

Address offset: 0x60
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

ETRSEL[1:0]  | rw | rw |
| 1 | 5 | 1 | 4 | 1 | 3 | 1 | 2 | 1 | 1 | 1 | 0 |

Bits 31:18  Reserved, must be kept at reset value.

Bits 17:14  **ETRSEL[3:0]: ETR source selection**
These bits select the ETR input source.
0000: ETR input is connected to I/O
Others: Reserved

Bits 13:0  Reserved, must be kept at reset value.

39.4.25  TIM5 alternate function option register 1 (TIM5_AF1)

Address offset: 0x60
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

ETRSEL[1:0]  | rw | rw |
| 1 | 5 | 1 | 4 | 1 | 3 | 1 | 2 | 1 | 1 | 1 | 0 |

Bits 31:18  Reserved, must be kept at reset value.

Bits 17:14  **ETRSEL[3:0]: ETR source selection**
These bits select the ETR input source.
0000: ETR input is connected to I/O
0001: SAI2 FS_A connected to ETR input
0010: SAI2 FS_B connected to ETR input
Others: Reserved

Bits 13:0  Reserved, must be kept at reset value.
### 39.4.26 TIM2 timer input selection register (TIM2_TISEL)

Address offset: 0x68  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:28</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>
| Bit 27:24 | **TI4SEL[3:0]**: TI4[0] to TI4[15] input selection  
These bits select the TI4[0] to TI4[15] input source.  
0000: TIM2_CH4 input  
0001: COMP1 output  
0010: COMP2 output  
0011: COMP1 output OR COMP2 output  
Others: Reserved |
| Bit 23:20 | Reserved, must be kept at reset value. |
| Bit 19:16 | **TI3SEL[3:0]**: TI3[0] to TI3[15] input selection  
These bits select the TI3[0] to TI3[15] input source.  
0000: TIM2_CH3 input  
Others: Reserved |
| Bit 15:12 | Reserved, must be kept at reset value. |
| Bit 11:8  | **TI2SEL[3:0]**: TI2[0] to TI2[15] input selection  
These bits select the TI2[0] to TI2[15] input source.  
0000: TIM2_CH2 input  
Others: Reserved |
| Bit 7:4   | Reserved, must be kept at reset value. |
| Bit 3:0   | **TI1SEL[3:0]**: TI1[0] to TI1[15] input selection  
These bits select the TI1[0] to TI1[15] input source.  
0000: TIM2_CH1 input  
Others: Reserved |

### 39.4.27 TIM3 timer input selection register (TIM3_TISEL)

Address offset: 0x68  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:28</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>
| Bit 27:24 | **TI4SEL[3:0]**: TI4[0] to TI4[15] input selection  
These bits select the TI4[0] to TI4[15] input source.  
0000: TIM2_CH4 input  
0001: COMP1 output  
0010: COMP2 output  
0011: COMP1 output OR COMP2 output  
Others: Reserved |
| Bit 23:20 | Reserved, must be kept at reset value. |
| Bit 19:16 | **TI3SEL[3:0]**: TI3[0] to TI3[15] input selection  
These bits select the TI3[0] to TI3[15] input source.  
0000: TIM2_CH3 input  
Others: Reserved |
| Bit 15:12 | Reserved, must be kept at reset value. |
| Bit 11:8  | **TI2SEL[3:0]**: TI2[0] to TI2[15] input selection  
These bits select the TI2[0] to TI2[15] input source.  
0000: TIM2_CH2 input  
Others: Reserved |
| Bit 7:4   | Reserved, must be kept at reset value. |
| Bit 3:0   | **TI1SEL[3:0]**: TI1[0] to TI1[15] input selection  
These bits select the TI1[0] to TI1[15] input source.  
0000: TIM2_CH1 input  
Others: Reserved |
### General-purpose timers (TIM2/TIM3/TIM4/TIM5)

Bits 31:28  Reserved, must be kept at reset value.

Bits 27:24 **TI4SEL[3:0]**: TI4[0] to TI4[15] input selection
   These bits select the TI4[0] to TI4[15] input source.
   0000: TIM3_CH4 input
   Others: Reserved

Bits 23:20  Reserved, must be kept at reset value.

Bits 19:16 **TI3SEL[3:0]**: TI3[0] to TI3[15] input selection
   These bits select the TI3[0] to TI3[15] input source.
   0000: TIM3_CH3 input
   Others: Reserved

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:8  **TI2SEL[3:0]**: TI2[0] to TI2[15] input selection
   These bits select the TI2[0] to TI2[15] input source.
   0000: TIM3_CH2 input
   0001: COMP1 output
   0010: COMP2 output
   0011: COMP1 output OR COMP2 output
   Others: Reserved

Bits 7:4  Reserved, must be kept at reset value.

Bits 3:0  **TI1SEL[3:0]**: TI1[0] to TI1[15] input selection
   These bits select the TI1[0] to TI1[15] input source.
   0000: TIM3_CH1 input
   0001: COMP1 output
   0010: COMP2 output
   0011: COMP1 output OR COMP2 output
   Others: Reserved

### 39.4.28 TIM4 timer input selection register (TIM4_TISEL)

Address offset: 0x68
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28  Reserved, must be kept at reset value.

Bits 27:24 **TI4SEL[3:0]**: TI4[0] to TI4[15] input selection
   These bits select the TI4[0] to TI4[15] input source.
   0000: TIM4_CH4 input
   Others: Reserved

Bits 23:20  Reserved, must be kept at reset value.
Bits 19:16 **TI3SEL[3:0]**: TI3[0] to TI3[15] input selection
These bits select the TI3[0] to TI3[15] input source.
0000: TIM4_CH3 input
Others: Reserved

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:8 **TI2SEL[3:0]**: TI2[0] to TI2[15] input selection
These bits select the TI2[0] to TI2[15] input source.
0000: TIM4_CH2 input
Others: Reserved

Bits 7:4 Reserved, must be kept at reset value.

Bits 3:0 **TI1SEL[3:0]**: TI1[0] to TI1[15] input selection
These bits select the TI1[0] to TI1[15] input source.
0000: TIM4_CH1 input
Others: Reserved

### 39.4.29 TIM5 timer input selection register (TIM5_TISEL)

Address offset: 0x68
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:24 **T4SEL[3:0]**: TI4[0] to TI4[15] input selection
These bits select the TI4[0] to TI4[15] input source.
0000: TIM5_CH4 input
Others: Reserved

Bits 23:20 Reserved, must be kept at reset value.

Bits 19:16 **TI3SEL[3:0]**: TI3[0] to TI3[15] input selection
These bits select the TI3[0] to TI3[15] input source.
0000: TIM5_CH3 input
Others: Reserved

Bits 15:12 Reserved, must be kept at reset value.
Bits 11:8 **TI2SEL[3:0]**: TI2[0] to TI2[15] input selection
These bits select the TI2[0] to TI2[15] input source.
0000: TIM5_CH2 input
Others: Reserved

Bits 7:4 Reserved, must be kept at reset value.

Bits 3:0 **TI1SEL[3:0]**: TI1[0] to TI1[15] input selection
These bits select the TI1[0] to TI1[15] input source.
0000: TIM5_CH1 input
0001: fdcan1_tmp
0010: fdcan1_rtp
Others: Reserved
# TIMx register map

TIMx registers are mapped as described in the table below:

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>TIMx_CR1</td>
<td>0x04</td>
<td>TIMx_CR2</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x08</td>
<td>TIMx_SMCR</td>
<td>0x0C</td>
<td>TIMx_DIER</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x10</td>
<td>TIMx_SR</td>
<td>0x14</td>
<td>TIMx_EGR</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x18</td>
<td>TIMx_CCMR1</td>
<td></td>
<td>TIMx_CCMR1</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x1C</td>
<td>TIMx_CCMR2</td>
<td></td>
<td>TIMx_CCMR2</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td>0x20</td>
<td>TIMx_CCER</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Table 340. TIM2/TIM3/TIM4/TIM5 register map and reset values

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>TIMx_CR1</td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x08</td>
<td>TIMx_SMCR</td>
<td>TS [2:0]</td>
<td></td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>TIMx_SR</td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>TIMx_CCMR1</td>
<td>OCCE</td>
<td></td>
<td>OC2M [3:0]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>TIMx_CCMR2</td>
<td>OCCE</td>
<td></td>
<td>OC4M [3:0]</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Description

- **TIMx_CR1**: Control register 1
- **TIMx_CR2**: Control register 2
- **TIMx_SMCR**: Synchronization/master control register
- **TIMx_SR**: Status register
- **TIMx_CCMR1**: Capture/compare mode register 1
- **TIMx_CCMR2**: Capture/compare mode register 2
- **TIMx_CCER**: Capture/compare event register

The table provides the offset, register name, and other relevant fields for each register along with their reset values.
## Table 340. TIM2/TIM3/TIM4/TIM5 register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x24</td>
<td>TIMx_CNT</td>
<td>CNT[31:16]</td>
<td></td>
<td>0x28</td>
<td>TIMx_PSC</td>
<td>PSC[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(TIM2 and TIM5 only, reserved on the other timers)</td>
<td>0x00000000 0x00000000</td>
<td>0x2C</td>
<td>TIMx_ARR</td>
<td>ARR[31:16]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>CNT[15:0]</td>
<td></td>
<td></td>
<td></td>
<td>(TIM2 and TIM5 only, reserved on the other timers)</td>
<td>0x00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x00000000 0x00000000</td>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x11111111 0x11111111</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x34</td>
<td>TIMx_CCR1</td>
<td>CCR1[31:16]</td>
<td></td>
<td>0x38</td>
<td>TIMx_CCR2</td>
<td>CCR2[31:16]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(TIM2 and TIM5 only, reserved on the other timers)</td>
<td>0x00000000</td>
<td></td>
<td></td>
<td>(TIM2 and TIM5 only, reserved on the other timers)</td>
<td>0x00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CCR1[15:0]</td>
<td></td>
<td></td>
<td></td>
<td>CCR2[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x00000000 0x00000000</td>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x00000000 0x00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x3C</td>
<td>TIMx_CCR3</td>
<td>CCR3[31:16]</td>
<td></td>
<td>0x40</td>
<td>TIMx_CCR4</td>
<td>CCR4[31:16]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(TIM2 and TIM5 only, reserved on the other timers)</td>
<td>0x00000000</td>
<td></td>
<td></td>
<td>(TIM2 and TIM5 only, reserved on the other timers)</td>
<td>0x00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CCR3[15:0]</td>
<td></td>
<td></td>
<td></td>
<td>CCR4[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x00000000 0x00000000</td>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x00000000 0x00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x44</td>
<td>TIMx_DCR</td>
<td>DBL[4:0]</td>
<td></td>
<td>0x4C</td>
<td>TIMx_DMAR</td>
<td>DMAB[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x00000000 0x00000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x60</td>
<td>TIM2_AF1</td>
<td>ETRSEL [3:0]</td>
<td></td>
<td>0x60</td>
<td>TIM3_AF1</td>
<td>ETRSEL [3:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value</td>
<td>0x00000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Refer to Section 2.3 on page 129 for the register boundary addresses.
40 General-purpose timers (TIM12/TIM13/TIM14)

40.1 TIM12/TIM13/TIM14 introduction

The TIM12/TIM13/TIM14 general-purpose timers consist in a 16-bit auto-reload counter driven by a programmable prescaler.

They may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

The TIM12/TIM13/TIM14 timers are completely independent, and do not share any resources. They can be synchronized together as described in Section 40.3.17: Timer synchronization (TIM12).

40.2 TIM12/TIM13/TIM14 main features

40.2.1 TIM12 main features

The features of the TIM12 general-purpose timer include:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide the counter clock frequency by any factor between 1 and 65536 (can be changed “on the fly”)
- Up to 2 independent channels for:
  - Input capture
  - Output compare
  - PWM generation (edge-aligned mode)
  - One-pulse mode output
- Synchronization circuit to control the timer with external signals and to interconnect several timers together
- Interrupt generation on the following events:
  - Update: counter overflow, counter initialization (by software or internal trigger)
  - Trigger event (counter start, stop, initialization or count by internal trigger)
  - Input capture
  - Output compare
40.2.2 TIM13/TIM14 main features

The features of general-purpose timers TIM13/TIM14 include:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide the counter clock frequency by any factor between 1 and 65536 (can be changed “on the fly”)
- independent channel for:
  - Input capture
  - Output compare
  - PWM generation (edge-aligned mode)
  - One-pulse mode output
- Interrupt generation on the following events:
  - Update: counter overflow, counter initialization (by software)
  - Input capture
  - Output compare
Figure 455. General-purpose timer block diagram (TIM13/TIM14)

1. This signal can be used as trigger for some slave timers, see Section 40.3.18: Using timer output as trigger for other timers (TIM13/TIM14).
40.3 TIM12/TIM13/TIM14 functional description

40.3.1 Time-base unit

The main block of the timer is a 16-bit up-counter with its related auto-reload register. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:
- Counter register (TIMx_CNT)
- Prescaler register (TIMx_PSC)
- Auto-reload register (TIMx_ARR)

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in details for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIMx_CR1 register.

Prescaler description

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

Figure 456 and Figure 457 give some examples of the counter behavior when the prescaler ratio is changed on the fly.
Figure 456. Counter timing diagram with prescaler division change from 1 to 2

Figure 457. Counter timing diagram with prescaler division change from 1 to 4
40.3.2 Counter modes

Upcounting mode

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

Setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller on TIM12) also generates an update event.

The UEV event can be disabled by software by setting the UDIS bit in the TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The auto-reload shadow register is updated with the preload value (TIMx_ARR),
- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

**Figure 458. Counter timing diagram, internal clock divided by 1**
Figure 459. Counter timing diagram, internal clock divided by 2

Figure 460. Counter timing diagram, internal clock divided by 4
Figure 461. Counter timing diagram, internal clock divided by N

Figure 462. Counter timing diagram, update event when ARPE=0 (TIMx_ARR not preloaded)
40.3.3 Clock selection

The counter clock can be provided by the following clock sources:

- Internal clock (CK_INT)
- External clock mode1 (for TIM12): external input pin (TIx)
- Internal trigger inputs (ITRx) (for TIM12): connecting the trigger output from another timer. For instance, another timer can be configured as a prescaler for TIM12. Refer to Section : Using one timer as prescaler for another timer for more details.

Internal clock source (CK_INT)

The internal clock source is the default clock source for TIM13/TIM14.

For TIM12, the internal clock source is selected when the slave mode controller is disabled (SMS='000'). The CEN bit in the TIMx_CR1 register and the UG bit in the TIMx_EGR register are then used as control bits and can be changed only by software (except for UG which remains cleared). As soon as the CEN bit is programmed to 1, the prescaler is clocked by the internal clock CK_INT.

Figure 464 shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.
External clock source mode 1 (TIM12)

This mode is selected when SMS='111' in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.

For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:
1. Select the proper TI2[x] source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
2. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S = '01' in the TIMx_CCMR1 register.
3. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F='0000').
4. Select the rising edge polarity by writing CC2P='0' and CC2NP='0' in the TIMx_CCER register.
5. Configure the timer in external clock mode 1 by writing SMS='111' in the TIMx_SMCR register.
6. Select TI2 as the trigger input source by writing TS='110' in the TIMx_SMCR register.
7. Enable the counter by writing CEN='1' in the TIMx_CR1 register.

**Note:** The capture prescaler is not used for triggering, so it does not need to be configured.

When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.

### Figure 466. Control circuit in external clock mode 1

![Control circuit in external clock mode 1](image)

#### 40.3.4 Capture/compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).

*Figure 467 to Figure 469* give an overview of one capture/compare channel.

The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).
The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.

**Figure 467. Capture/compare channel (example: channel 1 input stage)**

**Figure 468. Capture/compare channel 1 main circuit**
1. Available on TIM12 only.

The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

### 40.3.5 Input capture mode

In Input capture mode, the Capture/Compare Registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (TIMx_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to ‘0’ or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when it is written with 0.

The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:

1. Select the proper TI1[x] source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.

2. Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to ‘01’ in the TIMx_CCMR1 register. As soon as CC1S becomes different from ‘00’, the channel is configured in input mode and the TIMx_CCR1 register becomes read-only.

3. Program the appropriate input filter duration in relation with the signal connected to the timer (by programming the ICxF bits in the TIMx_CCMRx register if the input is one of the TIx inputs). Let’s imagine that, when toggling, the input signal is not stable during at most 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the
new level have been detected (sampled at $f_{DTSS}$ frequency). Then write IC1F bits to '0011' in the TIMx_CCMR1 register.

4. Select the edge of the active transition on the TI1 channel by programming CC1P and CC1NP bits to '00' in the TIMx_CCRER register (rising edge in this case).

5. Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to '00' in the TIMx_CCMR1 register).

6. Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCRER register.

7. If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register.

When an input capture occurs:
- The TIMx_CCR1 register gets the value of the counter on the active transition.
- CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared.
- An interrupt is generated depending on the CC1IE bit.

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

*Note:* IC interrupt requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.

40.3.6 **PWM input mode (only for TIM12)**

This mode is a particular case of input capture mode. The procedure is the same except:
- Two ICx signals are mapped on the same TIx input.
- These 2 ICx signals are active on edges with opposite polarity.
- One of the two TIxFP signals is selected as trigger input and the slave mode controller is configured in reset mode.

For example, one can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):
1. Select the proper TI1[x] source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
2. Select the active input for TIMx_CCR1: write the CC1S bits to ‘01’ in the TIMx_CCMR1 register (TI1 selected).
3. Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): program the CC1P and CC1NP bits to ‘0’ (active on rising edge).
4. Select the active input for TIMx_CCR2: write the CC2S bits to ‘10’ in the TIMx_CCMR1 register (TI1 selected).
5. Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): program the CC2P and CC2NP bits to ‘10’ (active on falling edge).
6. Select the valid trigger input: write the TS bits to ‘00101’ in the TIMx_SMCR register (TI1FP1 selected).
7. Configure the slave mode controller in reset mode: write the SMS bits to ‘100’ in the TIMx_SMCR register.
8. Enable the captures: write the CC1E and CC2E bits to ‘1’ in the TIMx_CCER register.

**Figure 470. PWM input mode timing**

<table>
<thead>
<tr>
<th>TI1</th>
<th>TIMx_CNT</th>
<th>TIMx_CCR1</th>
<th>TIMx_CCR2</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0004</td>
<td>0004</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0000</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0001</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0002</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0003</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0004</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0000</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. The PWM input mode can be used only with the TIMx_CH1/TIMx_CH2 signals due to the fact that only TI1FP1 and TI2FP2 are connected to the slave mode controller.

### 40.3.7 Forced output mode

In output mode (CCxS bits = ‘00’ in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (OCXREF/OCx) to its active level, one just needs to write ‘0101’ in the OCxM bits in the corresponding TIMx_CCMRx register. Thus OCXREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

For example: CCxP='0' (OCx active high) => OCx is forced to high level.

The OCxREF signal can be forced low by writing the OCxM bits to ‘0100’ in the TIMx_CCMRx register.
Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt requests can be sent accordingly. This is described in the output compare mode section below.

40.3.8 Output compare mode

This function is used to control an output waveform or indicating when a period of time has elapsed.

When a match is found between the capture/compare register and the counter, the output compare function:

1. Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIMx_CCMRx register) and the output polarity (CCxP bit in the TIMx_CCER register). The output pin can keep its level (OCxM='0000'), be set active (OCxM='0001'), be set inactive (OCxM='0010') or can toggle (OCxM='0011') on match.

2. Sets a flag in the interrupt status register (CCxIF bit in the TIMx_SR register).

3. Generates an interrupt if the corresponding interrupt mask is set (CCxIE bit in the TIMx_DIER register).

The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.

In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).

Procedure:

1. Select the counter clock (internal, external, prescaler).
2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
3. Set the CCxIE bit if an interrupt request is to be generated.
4. Select the output mode. For example:
   - Write OCxM = ‘0011’ to toggle OCx output pin when CNT matches CCRx
   - Write OCxPE = ‘0’ to disable preload register
   - Write CCxP = ‘0’ to select active high polarity
   - Write CCxE = ‘1’ to enable the output
5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.

The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE='0', else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 471.
40.3.9 PWM mode

Pulse Width Modulation mode allows to generate a signal with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing ‘0110’ (PWM mode 1) or ‘0111’ (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx_CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx_EGR register.

The OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. The OCx output is enabled by the CCxE bit in the TIMx_CCER register. Refer to the TIMx_CCERx register description for more details.

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether TIMx_CNT ≤ TIMx_CCRx.

The timer is able to generate PWM in edge-aligned mode only since the counter is upcounting.

In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx_CNT < TIMx_CCRx else it becomes low. If the compare value in TIMx_CCRx is greater than the auto-reload value (in TIMx_ARR) then OCxREF is held at ‘1’. If the compare value is 0 then OCxRef is held at ‘0’. Figure 472 shows some edge-aligned PWM waveforms in an example where TIMx_ARR=8.
40.3.10 Combined PWM mode (TIM12 only)

Combined PWM mode allows two edge or center-aligned PWM signals to be generated with programmable delay and phase shift between respective pulses. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and delay are determined by the two TIMx_CCRx registers. The resulting signals, OCxREFC, are made of an OR or AND logical combination of two reference PWMs:

- OC1REFC (or OC2REFC) is controlled by the TIMx_CCR1 and TIMx_CCR2 registers

Combined PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing ‘1100’ (Combined PWM mode 1) or ‘1101’ (Combined PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

When a given channel is used as a combined PWM channel, its complementary channel must be configured in the opposite PWM mode (for instance, one in Combined PWM mode 1 and the other in Combined PWM mode 2).

**Note:** The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

*Figure 473* represents an example of signals that can be generated using combined PWM mode, obtained with the following configuration:

- Channel 1 is configured in Combined PWM mode 2,
- Channel 2 is configured in PWM mode 1,
40.3.11 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be as follows:

\[ CNT < CCRx \leq ARR \quad (\text{in particular, } 0 < CCRx) \]
For example one may want to generate a positive pulse on OC1 with a length of $t_{\text{PULSE}}$ and after a delay of $t_{\text{DELAY}}$ as soon as a positive edge is detected on the TI2 input pin.

Use TI2FP2 as trigger 1:
1. Select the proper TI2[x] source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
2. Map TI2FP2 to TI2 by writing CC2S='01' in the TIMx_CCMR1 register.
3. TI2FP2 must detect a rising edge, write CC2P='0' and CC2NP='0' in the TIMx_CCER register.
4. Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS='00110' in the TIMx_SMCR register.
5. TI2FP2 is used to start the counter by writing SMS to ‘110’ in the TIMx_SMCR register (trigger mode).

The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

- The $t_{\text{DELAY}}$ is defined by the value written in the TIMx_CCR1 register.
- The $t_{\text{PULSE}}$ is defined by the difference between the auto-reload value and the compare value (TIMx_ARR - TIMx_CCR1).
- Let’s say one want to build a waveform with a transition from ‘0’ to ‘1’ when a compare match occurs and a transition from ‘1’ to ‘0’ when the counter reaches the auto-reload value. To do this PWM mode 2 must be enabled by writing OC1M='0111' in the TIMx_CCMR1 register. Optionally the preload registers can be enabled by writing OC1PE='1’ in the TIMx_CCMR1 register and ARPE in the TIMx_CR1 register. In this case one has to write the compare value in the TIMx_CCR1 register, the auto-reload value in the TIMx_ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to ‘0’ in this example.

Since only 1 pulse (Single mode) is needed, a 1 must be written in the OPM bit in the TIMx_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). When OPM bit in the TIMx_CR1 register is set to ‘0’, so the Repetitive Mode is selected.
Particular case: OCx fast enable

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay \( t_{\text{DELAY min}} \) we can get.

If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx_CCMRx register. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

40.3.12 Retriggerable one pulse mode (TIM12 only)

This mode allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length, but with the following differences with non-retriggerable one pulse mode described in Section 40.3.11: One-pulse mode:

- The pulse starts as soon as the trigger occurs (no programmable delay)
- The pulse is extended if a new trigger occurs before the previous one is completed

The timer must be in Slave mode, with the bits SMS[3:0] = ‘1000’ (Combined Reset + trigger mode) in the TIMx_SMCR register, and the OCxM[3:0] bits set to ‘1000’ or ‘1001’ for retrigerrable OPM mode 1 or 2.

If the timer is configured in up-counting mode, the corresponding CCRx must be set to 0 (the ARR register sets the pulse length). If the timer is configured in down-counting mode, CCRx must be above or equal to ARR.

**Note:** The OCxM[3:0] and SMS[3:0] bit fields are split into two parts for compatibility reasons, the most significant bit are not contiguous with the 3 least significant ones. This mode must not be used with center-aligned PWM modes. It is mandatory to have CMS[1:0] = 00 in TIMx_CR1.

![Figure 475. Retriggerable one pulse mode](image)

40.3.13 UIF bit remapping

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the Update Interrupt Flag UIF into bit 31 of the timer counter register (TIMx_CNT[31]). This allows to atomically read both the counter value and a potential roll-over condition signaled by the
UIFCPY flag. In particular cases, it can ease the calculations by avoiding race conditions caused for instance by a processing shared between a background task (counter reading) and an interrupt (Update Interrupt).

There is no latency between the assertions of the UIF and UIFCPY flags.

40.3.14 Timer input XOR function

The TI1S bit in the TIMx_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the two input pins TIMx_CH1 and TIMx_CH2.

The XOR output can be used with all the timer input functions such as trigger or input capture. It is useful for measuring the interval between the edges on two input signals, as shown in Figure 476.

**Figure 476. Measuring time interval between edges on 2 signals**

40.3.15 TIM12 external trigger synchronization

The TIM12 timer can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.

**Slave mode: Reset mode**

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

1. Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F='0000'). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = ‘01’ in the TIMx_CCMR1 register. Program CC1P and CC1NP to ‘00’ in TIMx_CCER register to validate the polarity (and detect rising edges only).
2. Configure the timer in reset mode by writing SMS='100' in TIMx_SMCR register. Select TI1 as the input source by writing TS='00101' in TIMx_SMCR register.
3. Start the counter by writing CEN='1' in the TIMx_CR1 register.

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the
trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request can be sent if enabled (depending on the TIE bit in TIMx_DIER register).

The following figure shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.

**Slave mode: Gated mode**

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:

1. Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F='0000'). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S='01' in TIMx_CCMR1 register. Program CC1P='1' and CC1NP='0' in TIMx_CCER register to validate the polarity (and detect low level only).

2. Configure the timer in gated mode by writing SMS='101' in TIMx_SMCR register. Select TI1 as the input source by writing TS='00101' in TIMx_SMCR register.

3. Enable the counter by writing CEN='1' in the TIMx_CR1 register (in gated mode, the counter doesn’t start if CEN='0', whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.
Slave mode: Trigger mode

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

1. Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F='0000'). The capture prescaler is not used for triggering, so it does not need to be configured. The CC2S bits are configured to select the input capture source only, CC2S='01' in TIMx_CCMR1 register. Program CC2P='1' and CC2NP='0' in TIMx_CCER register to validate the polarity (and detect low level only).

2. Configure the timer in trigger mode by writing SMS='110' in TIMx_SMCR register. Select TI2 as the input source by writing TS='00110' in TIMx_SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.
40.3.16 Slave mode – combined reset + trigger mode

In this case, a rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers, and starts the counter.

This mode is used for one-pulse mode.
40.3.17 Timer synchronization (TIM12)

The TIM timers are linked together internally for timer synchronization or chaining. Refer to Section 39.3.19: Timer synchronization for details.

Note: The clock of the slave timer must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

40.3.18 Using timer output as trigger for other timers (TIM13/TIM14)

The timers with one channel only do not feature a master mode. However, the OC1 output signal can be used to trigger some other timers (including timers described in other sections of this document). Check the “TIMx internal trigger connection” table of any TIMx_SMCR register on the device to identify which timers can be targeted as slave.

The OC1 signal pulse width must be programmed to be at least 2 clock cycles of the destination timer, to make sure the slave timer will detect the trigger.

For instance, if the destination’s timer CK_INT clock is 4 times slower than the source timer, the OC1 pulse width must be 8 clock cycles.

40.3.19 Debug mode

When the microcontroller enters debug mode (Cortex®-M7 with FPU core halted), the TIMx counter either continues to work normally or stops, depending on DBG_TIMx_STOP configuration bit in DBGMCU module. For more details, refer to Section 60.5.8: Microcontroller debug unit (DBGMCU).

40.4 TIM12 registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The peripheral registers have to be written by half-words (16 bits) or words (32 bits). Read accesses can be done by bytes (8 bits), half-words (16 bits) or words (32 bits).

40.4.1 TIM12 control register 1 (TIM12_CR1)

Address offset: 0x00
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP: UIF status bit remapping
0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.
1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.
40.4.2 TIM12 control register 2 (TIM12_CR2)

Address offset: 0x04
Reset value: 0x0000
Bits 15:8 Reserved, must be kept at reset value.

Bit 7 T1I[S]: TI1 selection

0: The TIM12_CH1 pin is connected to TI1 input
1: The TIM12_CH1, CH2 pins are connected to the TI1 input (XOR combination)

Bits 6:4 MMS[2:0]: Master mode selection

These bits allow to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:

000: Reset - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.

001: Enable - the Counter Enable signal CNT_EN is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic AND between CEN control bit and the trigger input when configured in gated mode. When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register).

010: Update - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.

011: Compare Pulse - The trigger output sends a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred.

100: Compare - OC1REFC signal is used as trigger output (TRGO).

101: Compare - OC2REFC signal is used as trigger output (TRGO).

Bits 3:0 Reserved, must be kept at reset value.

40.4.3 TIM12 slave mode control register (TIM12_SMCR)

Address offset: 0x08

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.

Bits 19:17 Reserved, must be kept at reset value.

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 MSM: Master/Slave mode

0: No action
1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful in order to synchronize several timers on a single external event.
Bits 21, 20, 6, 5, 4  **TS[4:0]:** Trigger selection

This TS[4:0] bitfield selects the trigger input to be used to synchronize the counter.

- 00000: Internal Trigger 0 (ITR0)
- 00001: Internal Trigger 1 (ITR1)
- 00010: Internal Trigger 2 (ITR2)
- 00011: Internal Trigger 3 (ITR3)
- 00100: TI1 Edge Detector (TI1F_ED)
- 00101: Filtered Timer Input 1 (TI1FP1)
- 00110: Filtered Timer Input 2 (TI2FP2)
- Others: Reserved

See [Table 341: TIMx internal trigger connection on page 1736](#) for more details on the meaning of ITRx for each timer.

**Note:** These bits must be changed only when they are not used (e.g. when SMS='000') to avoid wrong edge detections at the transition.

Bit 3  Reserved, must be kept at reset value.

Bits 16, 2, 1, 0  **SMS[3:0]:** Slave mode selection

When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control Register description).

- 0000: Slave mode disabled - if CEN = ‘1’ then the prescaler is clocked directly by the internal clock.
- 0001: Reserved
- 0010: Reserved
- 0011: Reserved
- 0100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
- 0101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
- 0110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
- 0111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.
- 1000: Combined reset + trigger mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers and starts the counter.
- Other codes: reserved.

**Note:** The gated mode must not be used if TI1F_ED is selected as the trigger input (TS=‘00100’). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.

**Note:** The clock of the slave timer must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

### Table 341. TIMx internal trigger connection

<table>
<thead>
<tr>
<th>Slave TIM</th>
<th>ITR0 (TS = '00000')</th>
<th>ITR1 (TS = '00001')</th>
<th>ITR2 (TS = '00010')</th>
<th>ITR3 (TS = '00011')</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM12</td>
<td>TIM4</td>
<td>TIM5</td>
<td>TIM13 OC1</td>
<td>TIM14 OC1</td>
</tr>
</tbody>
</table>
40.4.4 TIM12 Interrupt enable register (TIM12_DIER)

Address offset: 0x0C
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:7  Reserved, must be kept at reset value.
Bit 6  **TIE**: Trigger interrupt enable
  0: Trigger interrupt disabled.
  1: Trigger interrupt enabled.

Bits 5:3  Reserved, must be kept at reset value.
Bit 2  **CC2IE**: Capture/Compare 2 interrupt enable
  0: CC2 interrupt disabled.
  1: CC2 interrupt enabled.

Bit 1  **CC1IE**: Capture/Compare 1 interrupt enable
  0: CC1 interrupt disabled.
  1: CC1 interrupt enabled.

Bit 0  **UIE**: Update interrupt enable
  0: Update interrupt disabled.
  1: Update interrupt enabled.

40.4.5 TIM12 status register (TIM12_SR)

Address offset: 0x10
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>cc2of</td>
<td>cc1of</td>
<td>tif</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>cc2if</td>
<td>cc1if</td>
<td>uif</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:11  Reserved, must be kept at reset value.
Bit 10  **CC2OF**: Capture/compare 2 overcapture flag
  refer to CC1OF description

Bit 9  **CC1OF**: Capture/Compare 1 overcapture flag
  This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to ‘0’.
  0: No overcapture has been detected.
  1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set

Bits 8:7  Reserved, must be kept at reset value.
40.4.6 TIM12 event generation register (TIM12_EGR)

Address offset: 0x14
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CC2G</td>
<td>CC1G</td>
<td>UG</td>
<td></td>
<td></td>
<td></td>
<td>TG</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:7 Reserved, must be kept at reset value.

Bit 6 TG: Trigger generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action
1: The TIF flag is set in the TIMx_SR register. Related interrupt can occur if enabled

Bits 5:3 Reserved, must be kept at reset value.
Bit 2  **CC2G**: Capture/compare 2 generation  
refer to CC1G description

Bit 1  **CC1G**: Capture/compare 1 generation  
This bit is set by software to generate an event, it is automatically cleared by hardware.  
0: No action  
1: A capture/compare event is generated on channel 1:  
**If channel CC1 is configured as output:**  
the CC1IF flag is set, the corresponding interrupt is sent if enabled.  
**If channel CC1 is configured as input:**  
The current counter value is captured in the TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.

Bit 0  **UG**: Update generation  
This bit can be set by software, it is automatically cleared by hardware.  
0: No action  
1: Re-initializes the counter and generates an update of the registers. The prescaler counter is also cleared and the prescaler ratio is not affected. The counter is cleared.

**40.4.7 TIM12 capture/compare mode register 1 (TIM12_CCMR1)**

Address offset: 0x18  
Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits in this register have different functions in input and output modes.

**Input capture mode:**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Reset Value</th>
<th>Access</th>
<th>Bit</th>
<th>Description</th>
<th>Reset Value</th>
<th>Access</th>
<th>Bit</th>
<th>Description</th>
<th>Reset Value</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RW</td>
<td>15:12</td>
<td><strong>IC2F[3:0]</strong>: Input capture 2 filter</td>
<td>0</td>
<td>RW</td>
<td>11:10</td>
<td><strong>IC2PSC[1:0]</strong>: Input capture 2 prescaler</td>
<td>0</td>
<td>RW</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>9:8</td>
<td><strong>CC2S[1:0]</strong>: Capture/compare 2 selection</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
|      |                   |             |        |      | This bitfield defines the direction of the channel (input/output) as well as the used input. 00: CC2 channel is configured as output 01: CC2 channel is configured as input, IC2 is mapped on TI2 10: CC2 channel is configured as input, IC2 is mapped on TI1 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode works only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)  
**Note**: The **CC2S** bits are writable only when the channel is **OFF** (CC2E = 0 in TIMx_CCER). |
Bits 7:4  **IC1F[3:0]**: Input capture 1 filter

This bitfield defines the frequency used to sample the TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

- 0000: No filter, sampling is done at fDTS
- 0001: $f_{SAMPLING} = f_{CK_INT}$, N=2
- 0010: $f_{SAMPLING} = f_{CK_INT}$, N=4
- 0011: $f_{SAMPLING} = f_{CK_INT}$, N=8
- 0100: $f_{SAMPLING} = f_{DTS}/2$, N=6
- 0101: $f_{SAMPLING} = f_{DTS}/2$, N=8
- 0110: $f_{SAMPLING} = f_{DTS}/4$, N=6
- 0111: $f_{SAMPLING} = f_{DTS}/4$, N=8
- 1000: $f_{SAMPLING} = f_{DTS}/8$, N=6
- 1001: $f_{SAMPLING} = f_{DTS}/8$, N=8
- 1010: $f_{SAMPLING} = f_{DTS}/16$, N=5
- 1011: $f_{SAMPLING} = f_{DTS}/16$, N=6
- 1100: $f_{SAMPLING} = f_{DTS}/32$, N=5
- 1101: $f_{SAMPLING} = f_{DTS}/32$, N=6
- 1110: $f_{SAMPLING} = f_{DTS}/32$, N=8
- 1111: $f_{SAMPLING} = f_{DTS}/32$, N=8

Bits 3:2  **IC1PSC[1:0]**: Input capture 1 prescaler

This bitfield defines the ratio of the prescaler acting on the CC1 input (IC1). The prescaler is reset as soon as CC1E='0' (TIMx_CCER register).

- 00: no prescaler, capture is done each time an edge is detected on the capture input
- 01: capture is done once every 2 events
- 10: capture is done once every 4 events
- 11: capture is done once every 8 events

Bits 1:0  **CC1S[1:0]**: Capture/Compare 1 selection

This bitfield defines the direction of the channel (input/output) as well as the used input.

- 00: CC1 channel is configured as output
- 01: CC1 channel is configured as input, IC1 is mapped on TI1
- 10: CC1 channel is configured as input, IC1 is mapped on TI2
- 11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: The CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).

**40.4.8 TIM12 capture/compare mode register 1 [alternate]**

**(TIM12_CCMR1)**

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the
corresponding CCxS bits. All the other bits in this register have different functions in input and output modes.

Output compare mode:

```
+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+
| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  |  9  |  8  |  7  |  6  |  5  |  4  |  3  |  2  |  1  |  0  |
+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+
|     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+
+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+----------------+
```

Bits 31:25 Reserved, must be kept at reset value.

Bits 23:17 Reserved, must be kept at reset value.

Bit 15 Reserved, must be kept at reset value.

Bits 24, 14:12 **OC2M[3:0]**: Output compare 2 mode

Refer to **OC1M[3:0]** for bit description.

Bit 11 **OC2PE**: Output compare 2 preload enable

Bit 10 **OC2FE**: Output compare 2 fast enable

Bits 9:8 **CC2S[1:0]**: Capture/Compare 2 selection

This bitfield defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output

01: CC2 channel is configured as input, IC2 is mapped on TI2

10: CC2 channel is configured as input, IC2 is mapped on TI1

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode works only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)

*Note: The CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).*

Bit 7 Reserved, must be kept at reset value.
Bits 16, 6:4 **OC1M[3:0]**: Output compare 1 mode (refer to bit 16 for OC1M[3])

These bits define the behavior of the output reference signal OC1REF from which OC1 is derived. OC1REF is active high whereas the active level of OC1 depends on the CC1P.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. This mode can be used when the timer serves as a software timebase. When the frozen mode is enabled during timer operation, the output keeps the state (active or inactive) it had before entering the frozen state.

0001: Set channel 1 to active level on match. The OC1REF signal is forced high when the TIMx_CNT counter matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. The OC1REF signal is forced low when the TIMx_CNT counter matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1

0100: Force inactive level - OC1REF is forced low

0101: Force active level - OC1REF is forced high

0110: PWM mode 1 - channel 1 is active as long as TIMx_CNT<TIMx_CCR1 else it is inactive

0111: PWM mode 2 - channel 1 is inactive as long as TIMx_CNT<TIMx_CCR1 else it is active

1000: Retrigerrable OPM mode 1 - The channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update.

1001: Retrigerrable OPM mode 2 - The channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 2 and the channels becomes inactive again at the next update.

1010: Reserved,

1011: Reserved,

1100: Combined PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC is the logical OR between OC1REF and OC2REF.

1101: Combined PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC is the logical AND between OC1REF and OC2REF.

1110: Reserved,

1111: Reserved

Note: In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.

Note: The OC1M[3] bit is not contiguous, located in bit 16.
Bit 3 **OC1PE**: Output compare 1 preload enable

0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken into account immediately
1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded into the active register at each update event

Bit 2 **OC1FE**: Output compare 1 fast enable

This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.

0: CC1 behaves normally depending on the counter and CCR1 values even when the trigger is ON. The minimum delay to activate the CC1 output when an edge occurs on the trigger input is 5 clock cycles
1: An active edge on the trigger input acts like a compare match on the CC1 output. Then, OC is set to the compare level independently of the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OC1FE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 **CC1S[1:0]**: Capture/Compare 1 selection

This bitfield defines the direction of the channel (input/output) as well as the used input.
00: CC1 channel is configured as output
01: CC1 channel is configured as input, IC1 is mapped on TI1
10: CC1 channel is configured as input, IC1 is mapped on TI2
11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode works only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)

*Note: The CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).*

### 40.4.9 TIM12 capture/compare enable register (TIM12_CCER)

Address offset: 0x20

Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CC1P</td>
<td>CC2NP</td>
<td>CC2P</td>
<td>CC2E</td>
<td>CC1NP</td>
<td>CC1NP</td>
<td>CC1P</td>
<td>CC1E</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 **CC2NP**: Capture/Compare 2 output Polarity

Refer to CC1NP description

Bit 6 Reserved, must be kept at reset value.

Bit 5 **CC2P**: Capture/Compare 2 output Polarity

Refer to CC1P description

Bit 4 **CC2E**: Capture/Compare 2 output enable

Refer to CC1E description

Bit 3 **CC1NP**: Capture/Compare 1 complementary output Polarity

CC1 channel configured as output: CC1NP must be kept cleared
CC1 channel configured as input: CC1NP is used in conjunction with CC1P to define TI1FP1/TI2FP1 polarity (refer to CC1P description).
Bit 2 Reserved, must be kept at reset value.

Bit 1 **CC1P**: Capture/Compare 1 output Polarity.
0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)
1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

When CC1 channel is configured as input, both CC1NP/CC1P bits select the active polarity of Ti1FP1 and Ti2FP1 for trigger or capture operations.

- **CC1NP=0, CC1P=0**: non-inverted/rising edge. The circuit is sensitive to TixFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode). TixFP1 is not inverted (trigger operation in gated mode or encoder mode).
- **CC1NP=0, CC1P=1**: inverted/falling edge. The circuit is sensitive to TixFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode). TixFP1 is inverted (trigger operation in gated mode or encoder mode).
- **CC1NP=1, CC1P=1**: non-inverted/both edges/ The circuit is sensitive to both TixFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode). TixFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.
- **CC1NP=1, CC1P=0**: This configuration is reserved, it must not be used.

Bit 0 **CC1E**: Capture/Compare 1 output enable.
0: Capture mode disabled / OC1 is not active
1: Capture mode enabled / OC1 signal is output on the corresponding output pin

### Table 342. Output control bit for standard OCx channels

<table>
<thead>
<tr>
<th>CCxE bit</th>
<th>OCx output state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Output disabled (not driven by the timer: Hi-Z)</td>
</tr>
<tr>
<td>1</td>
<td>Output enabled (tim_ocx = tim_ocxref + Polarity)</td>
</tr>
</tbody>
</table>

**Note:** The states of the external I/O pins connected to the standard OCx channels depend on the state of the OCx channel and on the GPIO registers.

#### 40.4.10 TIM12 counter (TIM12_CNT)

Address offset: 0x24

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31 UIFCPY: UIF Copy</th>
<th>The bit is a read-only copy of the UIF bit in the TIMx_ISR register.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 30:16 Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>Bits 15:0 <strong>CNT[15:0]</strong>: Counter value</td>
<td></td>
</tr>
</tbody>
</table>
40.4.11 TIM12 prescaler (TIM12_PSC)
Address offset: 0x28
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 **PSC[15:0]:** Prescaler value
The counter clock frequency $f_{CK\_CNT}$ is equal to $f_{CK\_PSC} / (PSC[15:0] + 1)$.
PSC contains the value to be loaded into the active prescaler register at each update event. (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

40.4.12 TIM12 auto-reload register (TIM12_ARR)
Address offset: 0x2C
Reset value: 0xFFFF

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 **ARR[15:0]:** Auto-reload value
ARR is the value to be loaded into the actual auto-reload register. Refer to the Section 40.3.1: Time-base unit on page 1711 for more details about ARR update and behavior. The counter is blocked while the auto-reload value is null.

40.4.13 TIM12 capture/compare register 1 (TIM12_CCR1)
Address offset: 0x34
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 **CCR1[15:0]:** Capture/Compare 1 value
If channel CC1 is configured as output:
CCR1 is the value to be loaded into the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (OC1PE bit). Else the preload value is copied into the active capture/compare 1 register when an update event occurs.
The active capture/compare register contains the value to be compared to the TIMx_CNT counter and signaled on the OC1 output.
If channel CC1 is configured as input:
CCR1 is the counter value transferred by the last input capture 1 event (IC1).
40.4.14  TIM12 capture/compare register 2 (TIM12_CCR2)

Address offset: 0x38
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>CCR2[15:0]: Capture/Compare 2 value</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td><strong>If channel CC2 is configured as output:</strong></td>
</tr>
<tr>
<td></td>
<td>CCR2 is the value to be loaded into the actual capture/compare 2 register (preload value).</td>
</tr>
<tr>
<td></td>
<td>It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (OC2PE bit). Else the preload value is copied into the active capture/compare 2 register when an update event occurs.</td>
</tr>
<tr>
<td></td>
<td>The active capture/compare register contains the value to be compared to the TIMx_CNT counter and signalled on the OC2 output.</td>
</tr>
<tr>
<td></td>
<td><strong>If channel CC2 is configured as input:</strong></td>
</tr>
<tr>
<td></td>
<td>CCR2 is the counter value transferred by the last input capture 2 event (IC2).</td>
</tr>
</tbody>
</table>

40.4.15  TIM12 timer input selection register (TIM12_TISEL)

Address offset: 0x68
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bits 15:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 11:8</td>
<td><strong>TI2SEL[3:0]:</strong> selects TI2[0] to TI2[15] input</td>
</tr>
<tr>
<td></td>
<td>0000: TIM12_CH2 input</td>
</tr>
<tr>
<td></td>
<td>Other: Reserved</td>
</tr>
<tr>
<td>Bits 7:4</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 3:0</td>
<td><strong>TI1SEL[3:0]:</strong> selects TI1[0] to TI1[15] input</td>
</tr>
<tr>
<td></td>
<td>0000: TIM12_CH1 input</td>
</tr>
<tr>
<td></td>
<td>0001: spdifrx_frame_sync</td>
</tr>
<tr>
<td></td>
<td>Other: Reserved</td>
</tr>
</tbody>
</table>
## 40.4.16 TIM12 register map

TIM12 registers are mapped as 16-bit addressable registers as described below:

### Table 343. TIM12 register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>TIMx_CR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>TIM12_CR2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x08</td>
<td>TIMx_SMCR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0C</td>
<td>TIMx_DIER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>TIMx_SR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x14</td>
<td>TIMx_EGR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>TIMx_CCMR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Output Compare</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x20</td>
<td>TIMx_CCER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x24</td>
<td>TIMx_CNT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>CNT[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x28</td>
<td>TIMx_PSC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PSC[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Refer to Section 2.3 on page 129 for the register boundary addresses.
40.5 TIM13/TIM14 registers

The peripheral registers have to be written by half-words (16 bits) or words (32 bits). Read accesses can be done by bytes (8 bits), half-words (16 bits) or words (32 bits).

40.5.1 TIMx control register 1 (TIMx_CR1)(x = 13 to 14)

Address offset: 0x00
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>UIFRE</td>
<td>MAP</td>
<td>CKD[1:0]</td>
<td>ARPE</td>
<td>OPM</td>
<td>URS</td>
<td>UDIS</td>
<td>CEN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP: UIF status bit remapping
0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.
1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.

Bits 9:8 CKD[1:0]: Clock division
This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and sampling clock used by the digital filters (Tdx),
00: tDTS = tCK_INT
01: tDTS = 2 × tCK_INT
10: tDTS = 4 × tCK_INT
11: Reserved

Bit 7 ARPE: Auto-reload preload enable
0: TIMx_ARR register is not buffered
1: TIMx_ARR register is buffered

Bits 6:4 Reserved, must be kept at reset value.

Bit 3 OPM: One-pulse mode
0: Counter is not stopped on the update event
1: Counter stops counting on the next update event (clearing the CEN bit).
40.5.2 TIMx Interrupt enable register (TIMx_DIER)(x = 13 to 14)

Address offset: 0x0C
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15:2</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 1</td>
<td>CC1IE: Capture/Compare 1 interrupt enable</td>
</tr>
<tr>
<td>0</td>
<td>CC1 interrupt disabled</td>
</tr>
<tr>
<td>1</td>
<td>CC1 interrupt enabled</td>
</tr>
<tr>
<td>Bit 0</td>
<td>UIE: Update interrupt enable</td>
</tr>
<tr>
<td>0</td>
<td>Update interrupt disabled</td>
</tr>
<tr>
<td>1</td>
<td>Update interrupt enabled</td>
</tr>
</tbody>
</table>

40.5.3 TIMx status register (TIMx_SR)(x = 13 to 14)

Address offset: 0x10
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15:2</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 14</td>
<td>CC1OF: Capture/Compare 1 overflow flag</td>
</tr>
<tr>
<td>Bit 13</td>
<td>CC1IF: Capture/Compare 1 interrupt flag</td>
</tr>
<tr>
<td>Bit 12</td>
<td>UIF: Update interrupt flag</td>
</tr>
</tbody>
</table>

Note: External clock and gated mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.
40.5.4 TIMx event generation register (TIMx_EGR)(x = 13 to 14)

Address offset: 0x14
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bit 9 CC1OF**: Capture/Compare 1 overcapture flag
This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.
0: No overcapture has been detected.
1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set.

**Bits 8:2**: Reserved, must be kept at reset value.

**Bit 1 CC1IF**: Capture/compare 1 interrupt flag
This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).
0: No compare match / No input capture occurred.
1: A compare match or an input capture occurred.

**If channel CC1 is configured as output**: this flag is set when the content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.

**If channel CC1 is configured as input**: this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).

**Bit 0 UIF**: Update interrupt flag
This bit is set by hardware on an update event. It is cleared by software.
0: No update occurred.
1: Update interrupt pending. This bit is set by hardware when the registers are updated:
   – At overflow and if UDIS='0' in the TIMx_CR1 register.
   – When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS='0' and UDIS='0' in the TIMx_CR1 register.
40.5.5  TIMx capture/compare mode register 1
(TIMx_CCMR1)(x = 13 to 14)

Address offset: 0x18
Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare
mode (next section). The direction of a channel is defined by configuring the corresponding
CCxS bits. All the other bits of this register have a different function in input and in output
mode.

**Input capture mode:**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IC1IF[3:0]</td>
<td>IC1PSC[1:0]</td>
<td>CC1S[1:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.
Bits 7:4  **IC1F[3:0]**: Input capture 1 filter  
This bit-field defines the frequency used to sample T1 input and the length of the digital filter applied to T1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

- 0000: No filter, sampling is done at fDTS
- 0001: fSAMPLING=fCK_INT, N=2
- 0010: fSAMPLING=fCK_INT, N=4
- 0011: fSAMPLING=fCK_INT, N=8
- 0100: fSAMPLING=fDTS/2, N=6
- 0101: fSAMPLING=fDTS/2, N=8
- 0110: fSAMPLING=fDTS/4, N=6
- 0111: fSAMPLING=fDTS/4, N=8
- 1000: fSAMPLING=fDTS/8, N=6
- 1001: fSAMPLING=fDTS/8, N=8
- 1010: fSAMPLING=fDTS/16, N=5
- 1011: fSAMPLING=fDTS/16, N=6
- 1100: fSAMPLING=fDTS/16, N=8
- 1101: fSAMPLING=fDTS/32, N=5
- 1110: fSAMPLING=fDTS/32, N=6
- 1111: fSAMPLING=fDTS/32, N=8

Bits 3:2  **IC1PSC[1:0]**: Input capture 1 prescaler  
This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E='0' (TIMx_CCER register).

- 00: no prescaler, capture is done each time an edge is detected on the capture input
- 01: capture is done once every 2 events
- 10: capture is done once every 4 events
- 11: capture is done once every 8 events

Bits 1:0  **CC1S[1:0]**: Capture/Compare 1 selection  
This bit-field defines the direction of the channel (input/output) as well as the used input.

- 00: CC1 channel is configured as output
- 01: CC1 channel is configured as input, IC1 is mapped on T11
- 10: Reserved
- 11: Reserved

Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).

### 40.5.6 TIMx capture/compare mode register 1 [alternate]  
**(TIMx_CCMR1)(x = 13 to 14)**

Address offset: 0x18  
Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the
corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

**Output compare mode:**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:17  Reserved, must be kept at reset value.

Bits 15:7  Reserved, must be kept at reset value.

**Bits 16, 6:4  OC1M[3:0]:** Output compare 1 mode (refer to bit 16 for OC1M[3])

These bits define the behavior of the output reference signal OC1REF from which OC1 is derived. OC1REF is active high whereas OC1 active level depends on CC1P bit.

- 0000: Frozen. The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. This mode can be used when the timer serves as a software timebase. When the frozen mode is enabled during timer operation, the output keeps the state (active or inactive) it had before entering the frozen state.
- 0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).
- 0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).
- 0011: Toggle - OC1REF toggles when TIMx_CNT = TIMx_CCR1.
- 0100: Force inactive level - OC1REF is forced low.
- 0101: Force active level - OC1REF is forced high.
- 0110: PWM mode 1 - Channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive.
- 0111: PWM mode 2 - Channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active

Others: Reserved

Note: In PWM mode 1 or 2, the OCREF level changes when the result of the comparison changes or when the output compare mode switches from frozen to PWM mode.

Note: The OC1M[3] bit is not contiguous, located in bit 16.
Bit 3 **OC1PE**: Output compare 1 preload enable
0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.
1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

Bit 2 **OC1FE**: Output compare 1 fast enable
This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.
0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.
1: An active edge on the trigger input acts like a compare match on CC1 output. OC is then set to the compare level independently of the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OC1FE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 **CC1S[1:0]**: Capture/Compare 1 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC1 channel is configured as output.
01: CC1 channel is configured as input, IC1 is mapped on TI1.
10: Reserved.
11: Reserved.

*Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).*

### 40.5.7 TIMx capture/compare enable register (TIMx_CCER)(x = 13 to 14)

Address offset: 0x20
Reset value: 0x0000

|   |   |   |   |   |   |   |   |   |   |   |   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

Bits 15:4: Reserved, must be kept at reset value.

Bit 3 **CC1NP**: Capture/Compare 1 complementary output Polarity.
CC1 channel configured as output: CC1NP must be kept cleared.
CC1 channel configured as input: CC1NP bit is used in conjunction with CC1P to define TI1FP1 polarity (refer to CC1P description).
Bit 2  Reserved, must be kept at reset value.

Bit 1  **CC1P**: Capture/Compare 1 output Polarity.

0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)
1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

*When CC1 channel is configured as input*, both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.

**CC1NP = 0, CC1P = 0**: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode). TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).

**CC1NP = 0, CC1P = 1**: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode). TIxFP1 is inverted (trigger operation in gated mode or encoder mode).

**CC1NP = 1, CC1P = 1**: non-inverted/both edges/ The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode). TIxFP1is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.

**CC1NP = 1, CC1P = 0**: This configuration is reserved, it must not be used.

Bit 0  **CC1E**: Capture/Compare 1 output enable.

0: Capture mode disabled / OC1 is not active
1: Capture mode enabled / OC1 signal is output on the corresponding output pin

### Table 344. Output control bit for standard OCx channels

<table>
<thead>
<tr>
<th>CCxE bit</th>
<th>OCx output state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Output disabled (not driven by the timer: Hi-Z)</td>
</tr>
<tr>
<td>1</td>
<td>Output enabled (tim_ocx = tim_ocxref + Polarity)</td>
</tr>
</tbody>
</table>

**Note:** The state of the external I/O pins connected to the standard OCx channels depends on the OCx channel state and the GPIO registers.

### 40.5.8 TIMx counter (TIMx_CNT)(x = 13 to 14)

Address offset: 0x24

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CNT[15:0]</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31  **UIFCPY**: UIF Copy

This bit is a read-only copy of the UIF bit in the TIMx_ISR register.

Bits 30:16  Reserved, must be kept at reset value.

Bits 15:0  **CNT[15:0]**: Counter value
40.5.9  TIMx prescaler (TIMx_PSC)(x = 13 to 14)

Address offset: 0x28
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15:0</th>
<th>PSC[15:0]</th>
<th>Prescaler value</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0  **PSC[15:0]**: Prescaler value
The counter clock frequency \( f_{CK\_CNT} \) is equal to \( f_{CK\_PSC} / (PSC[15:0] + 1) \).
PSC contains the value to be loaded in the active prescaler register at each update event.
(including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in "reset mode").

40.5.10  TIMx auto-reload register (TIMx_ARR)(x = 13 to 14)

Address offset: 0x2C
Reset value: 0xFFFF

<table>
<thead>
<tr>
<th>Bit 15:0</th>
<th>ARR[15:0]</th>
<th>Auto-reload value</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0  **ARR[15:0]**: Auto-reload value
ARR is the value to be loaded in the actual auto-reload register.
Refer to Section 40.3.1: Time-base unit on page 1711 for more details about ARR update and behavior.
The counter is blocked while the auto-reload value is null.

40.5.11  TIMx capture/compare register 1 (TIMx_CCR1)(x = 13 to 14)

Address offset: 0x34
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15:0</th>
<th>CCR1[15:0]</th>
<th>Capture/compare value</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>


Bits 15:0 **CCR1[15:0]:** Capture/Compare 1 value

**If channel CC1 is configured as output:**
CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

**If channel CC1s configured as input:**
CCR1 is the counter value transferred by the last input capture 1 event (IC1).

### 40.5.12 TIM13 timer input selection register (TIM13_TISEL)
Address offset: 0x68
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 15:4 Reserved, must be kept at reset value.

Bits 3:0 **Ti1SEL[3:0]:** selects Ti1[0] to Ti1[15] input
0000: TIM13_CH1 input
Other: Reserved

### 40.5.13 TIM14 timer input selection register (TIM14_TISEL)
Address offset: 0x68
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 15:4 Reserved, must be kept at reset value.

Bits 3:0 **Ti1SEL[3:0]:** selects Ti1[0] to Ti1[15] input
0000: TIM14_CH1 input
Other: Reserved
### 40.5.14 TIM13/TIM14 register map

TIMx registers are mapped as 16-bit addressable registers as described in the tables below:

| Offset | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |   |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x00   | TIMx_CR1      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |               | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x04   | Reserved      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x0C   | TIMx_DIER     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x10   | TIMx_SR       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x14   | TIMx_EGR      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x18   | TIMx_CCMR1    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Output compare mode |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x1C   | Reserved      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x20   | TIMx_CCER     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x24   | TIMx_CNT      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |               | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x28   | TIMx_PSC      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x2C   | TIMx_ARR      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |               | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |     |     |
|        | Reset value   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x30   | Reserved      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
Refer to Section 2.3 on page 129 for the register boundary addresses.
41 General-purpose timers (TIM15/TIM16/TIM17)

41.1 TIM15/TIM16/TIM17 introduction

The TIM15/TIM16/TIM17 timers consist of a 16-bit auto-reload counter driven by a programmable prescaler.

They may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM, complementary PWM with dead-time insertion).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

The TIM15/TIM16/TIM17 timers are completely independent, and do not share any resources. TIM15 can be synchronized as described in Section 41.4.22: Timer synchronization (TIM15).

41.2 TIM15 main features

TIM15 includes the following features:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide (also “on the fly”) the counter clock frequency by any factor between 1 and 65535
- Up to 2 independent channels for:
  - Input capture
  - Output compare
  - PWM generation (edge mode)
  - One-pulse mode output
- Complementary outputs with programmable dead-time (for channel 1 only)
- Synchronization circuit to control the timer with external signals and to interconnect several timers together
- Repetition counter to update the timer registers only after a given number of cycles of the counter
- Break input to put the timer’s output signals in the reset state or a known state
- Interrupt/DMA generation on the following events:
  - Update: counter overflow, counter initialization (by software or internal/external trigger)
  - Trigger event (counter start, stop, initialization or count by internal/external trigger)
  - Input capture
  - Output compare
  - Break input (interrupt request)
41.3 TIM16/TIM17 main features

The TIM16/TIM17 timers include the following features:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide (also “on the fly”) the counter clock frequency by any factor between 1 and 65535
- One channel for:
  - Input capture
  - Output compare
  - PWM generation (edge-aligned mode)
  - One-pulse mode output
- Complementary outputs with programmable dead-time
- Repetition counter to update the timer registers only after a given number of cycles of the counter
- Break input to put the timer’s output signals in the reset state or a known state
- Interrupt/DMA generation on the following events:
  - Update: counter overflow
  - Input capture
  - Output compare
  - Break input
1. The internal break event source can be:
   - A clock failure event generated by CSS. For further information on the CSS, refer to Section 8.5.3: Clock Security System (CSS)
   - A PVD output
   - all SRAM and TCM double ECC errors
   - Flash double ECC error
   - Cortex®-M7 with FPU LOCKUP (Hardfault) output
   - COMP output

Notes:
- Preload registers transferred to active registers on U event according to control bit
- Interrupt & DMA output

MSv40934V5
1. This signal can be used as trigger for some slave timer, see Section 41.4.23: Using timer output as trigger for other timers (TIM16/TIM17).

2. The internal break event source can be:
   - A clock failure event generated by CSS. For further information on the CSS, refer to Section 8.5.3: Clock Security System (CSS)
   - A PVD output
   - all SRAM and TCM double ECC errors
   - Flash double ECC error
   - Cortex®-M7 with FPU LOCKUP (Hardfault) output
   - COMP output

Notes:
- Preload registers transferred to active registers on U event according to control bit
- Event
- Interrupt & DMA output
41.4 **TIM15/TIM16/TIM17 functional description**

41.4.1 **Time-base unit**

The main block of the programmable advanced-control timer is a 16-bit upcounter with its related auto-reload register. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:

- Counter register (TIMx_CNT)
- Prescaler register (TIMx_PSC)
- Auto-reload register (TIMx_ARR)
- Repetition counter register (TIMx_RCR)

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detailed for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIMx_CR1 register.

**Prescaler description**

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

*Figure 482* and *Figure 483* give some examples of the counter behavior when the prescaler ratio is changed on the fly:
Figure 482. Counter timing diagram with prescaler division change from 1 to 2

Figure 483. Counter timing diagram with prescaler division change from 1 to 4
41.4.2 Counter modes

Upcounting mode

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

If the repetition counter is used, the update event (UEV) is generated after upcounting is repeated for the number of times programmed in the repetition counter register (TIMx_RCR). Else the update event is generated at each counter overflow.

Setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event.

The UEV event can be disabled by software by setting the UDIS bit in the TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

- The repetition counter is reloaded with the content of TIMx_RCR register,
- The auto-reload shadow register is updated with the preload value (TIMx_ARR),
- The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.
Figure 484. Counter timing diagram, internal clock divided by 1

Figure 485. Counter timing diagram, internal clock divided by 2
**Figure 486. Counter timing diagram, internal clock divided by 4**

CK_PSC  

CNT_EN  

Timer clock = CK_CNT  

Counter register  

0035 0036 0000 0001  

Counter overflow  

Update event (UEV)  

Update interrupt flag (UIF)

**Figure 487. Counter timing diagram, internal clock divided by N**

CK_PSC  

Timer clock = CK_CNT  

Counter register  

1F 20 00  

Counter overflow  

Update event (UEV)  

Update interrupt flag (UIF)
Figure 488. Counter timing diagram, update event when ARPE=0 (TIMx_ARR not preloaded)

- **CK_PSC**: Clock prescaler signal
- **CEN**: Enable signal
- **Timer clock = CK_CNT**: Timer clock signal
- **Counter register**: 31 32 33 34 35 36 00 01 02 03 04 05 06 07
- **Counter overflow**: Overflow flag
- **Update event (UEV)**: Update event signal
- **Update interrupt flag (UIF)**: Update interrupt flag
- **Auto-reload preload register**: FF 36
- **Write a new value in TIMx_ARR**

Figure 489. Counter timing diagram, update event when ARPE=1 (TIMx_ARR preloaded)

- **CK_PSC**: Clock prescaler signal
- **CEN**: Enable signal
- **Timer clock = CK_CNT**: Timer clock signal
- **Counter register**: F0 F1 F2 F3 F4 F5 00 01 02 03 04 05 06 07
- **Counter overflow**: Overflow flag
- **Update event (UEV)**: Update event signal
- **Update interrupt flag (UIF)**: Update interrupt flag
- **Auto-reload preload register**: F5 36
- **Auto-reload shadow register**: F5 36
- **Write a new value in TIMx_ARR**
41.4.3 Repetition counter

Section 41.4.1: Time-base unit describes how the update event (UEV) is generated with respect to the counter overflows. It is actually generated only when the repetition counter has reached zero. This can be useful when generating PWM signals.

This means that data are transferred from the preload registers to the shadow registers (TIMx_ARR auto-reload register, TIMx_PSC prescaler register, but also TIMx_CCRx capture/compare registers in compare mode) every \( N \) counter overflows, where \( N \) is the value in the TIMx_RCR repetition counter register.

The repetition counter is decremented at each counter overflow.

The repetition counter is an auto-reload type; the repetition rate is maintained as defined by the TIMx_RCR register value (refer to Figure 490). When the update event is generated by software (by setting the UG bit in TIMx_EGR register) or by hardware through the slave mode controller, it occurs immediately whatever the value of the repetition counter is and the repetition counter is reloaded with the content of the TIMx_RCR register.
41.4.4 Clock selection

The counter clock can be provided by the following clock sources:
- Internal clock (CK_INT)
- External clock mode1: external input pin
- Internal trigger inputs (ITRx) (only for TIM15): using one timer as the prescaler for another timer, for example, TIM1 can be configured to act as a prescaler for TIM15. Refer to Using one timer as prescaler for another timer on page 1670 for more details.

Internal clock source (CK_INT)

If the slave mode controller is disabled (SMS=000), then the CEN (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed.
only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.

*Figure 491* shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.

*Figure 491. Control circuit in normal mode, internal clock divided by 1*

---

**External clock source mode 1**

This mode is selected when SMS=111 in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.

*Figure 492. TI2 external clock connection example*

---

For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:
1. Select the proper TI2[x] source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.

2. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S = '01' in the TIMx_CCMR1 register.

3. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F=0000).

4. Select rising edge polarity by writing CC2P=0 in the TIMx_CCRER register.

5. Configure the timer in external clock mode 1 by writing SMS=111 in the TIMx_SMCR register.

6. Select TI2 as the trigger input source by writing TS=00110 in the TIMx_SMCR register.

7. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

Note: The capture prescaler is not used for triggering, so it does not need to be configured.

When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.

Figure 493. Control circuit in external clock mode 1

41.4.5 Capture/compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).

Figure 494 to Figure 497 give an overview of one Capture/Compare channel.

The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).
The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.

**Figure 494. Capture/compare channel (example: channel 1 input stage)**

**Figure 495. Capture/compare channel 1 main circuit**
The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

41.4.6 Input capture mode

In Input capture mode, the Capture/Compare registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (TIMx_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was
already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to ‘0’ or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when it is written with 0.

The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:

1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
2. Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx_CCR1 register becomes read-only.
3. Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIMx_CCMRx register). Let’s imagine that, when toggling, the input signal is not stable during at least 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at \(f_{DTS}\) frequency). Then write IC1F bits to 0011 in the TIMx_CCMR1 register.
4. Select the edge of the active transition on the TI1 channel by writing CC1P bit to 0 in the TIMx_CCER register (rising edge in this case).
5. Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to ‘00’ in the TIMx_CCMR1 register).
6. Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCER register.
7. If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx_DIER register.

When an input capture occurs:
- The TIMx_CCR1 register gets the value of the counter on the active transition.
- CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared.
- An interrupt is generated depending on the CC1IE bit.
- A DMA request is generated depending on the CC1DE bit.

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.

41.4.7 PWM input mode (only for TIM15)

This mode is a particular case of input capture mode. The procedure is the same except:
- Two ICx signals are mapped on the same TIx input.
- These 2 ICx signals are active on edges with opposite polarity.
- One of the two TIxFP signals is selected as trigger input and the slave mode controller is configured in reset mode.
For example, one can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):

1. Select the proper TI1[x] source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
2. Select the active input for TIMx_CCR1: write the CC1S bits to 01 in the TIMx_CCMR1 register (TI1 selected).
3. Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): write the CC1P and CC1NP bits to ‘0’ (active on rising edge).
4. Select the active input for TIMx_CCR2: write the CC2S bits to 10 in the TIMx_CCMR1 register (TI1 selected).
5. Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): write the CC2P and CC2NP bits to ‘10’ (active on falling edge).
6. Select the valid trigger input: write the TS bits to 00101 in the TIMx_SMCR register (TI1FP1 selected).
7. Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIMx_SMCR register.
8. Enable the captures: write the CC1E and CC2E bits to ‘1’ in the TIMx_CCER register.

Figure 498. PWM input mode timing

41.4.8 Forced output mode

In output mode (CCxS bits = 00 in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx/OCxN) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (OCXREF/OCx) to its active level, one just needs to write 101 in the OCxM bits in the corresponding TIMx_CCMRx register. Thus OCXREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

For example: CCxP=0 (OCx active high) => OCx is forced to high level.

The OCXREF signal can be forced low by writing the OCxM bits to 100 in the TIMx_CCMRx register.
Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the output compare mode section below.

41.4.9 Output compare mode

This function is used to control an output waveform or indicating when a period of time has elapsed.

When a match is found between the capture/compare register and the counter, the output compare function:

- Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIMx_CCMRx register) and the output polarity (CCxP bit in the TIMx_CCER register). The output pin can keep its level (OCxM=000), be set active (OCxM=001), be set inactive (OCxM=010) or can toggle (OCxM=011) on match.
- Sets a flag in the interrupt status register (CCxIF bit in the TIMx_SR register).
- Generates an interrupt if the corresponding interrupt mask is set (CCxIE bit in the TIMx_DIER register).
- Sends a DMA request if the corresponding enable bit is set (CCxDE bit in the TIMx_DIER register, CCDS bit in the TIMx_CR2 register for the DMA request selection).

The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.

In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).

Procedure

1. Select the counter clock (internal, external, prescaler).
2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
3. Set the CCxIE bit if an interrupt request is to be generated.
4. Select the output mode. For example:
   - Write OCxM = 011 to toggle OCx output pin when CNT matches CCRx
   - Write OCxPE = 0 to disable preload register
   - Write CCxP = 0 to select active high polarity
   - Write CCxE = 1 to enable the output
5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.

The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE='0', else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 499.
41.4.10 PWM mode

Pulse Width Modulation mode allows a signal to be generated with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing ‘110’ (PWM mode 1) or ‘111’ (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx_CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx_EGR register.

OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. OCx output is enabled by a combination of the CCxE, CCxNE, MOE, OSSI and OSSR bits (TIMx_CCER and TIMx_BDTR registers). Refer to the TIMx_CCER register description for more details.

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether TIMx_CCRx \leq TIMx_CNT or TIMx_CNT \leq TIMx_CCRx (depending on the direction of the counter).

The TIM15/TIM16/TIM17 are capable of upcounting only. Refer to Upcounting mode on page 1767.

In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx_CNT < TIMx_CCRx else it becomes low. If the compare value in TIMx_CCRx is greater than the auto-reload value (in TIMx_ARR) then OCxREF is held at
If the compare value is 0 then OCxRef is held at ‘0’. \textit{Figure 500} shows some edge-aligned PWM waveforms in an example where TIMx.ARR=8.

\textbf{Figure 500. Edge-aligned PWM waveforms (ARR=8)}

![Diagram showing edge-aligned PWM waveforms](image)

\subsection{41.4.11 Combined PWM mode (TIM15 only)}

Combined PWM mode allows two edge or center-aligned PWM signals to be generated with programmable delay and phase shift between respective pulses. While the frequency is determined by the value of the TIMx.ARR register, the duty cycle and delay are determined by the two TIMx.CCRx registers. The resulting signals, OCxREFc, are made of an OR or AND logical combination of two reference PWMs:

- OC1REFc (or OC2REFc) is controlled by the TIMx.CCR1 and TIMx.CCR2 registers

Combined PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing ‘1100’ (Combined PWM mode 1) or ‘1101’ (Combined PWM mode 2) in the OCxM bits in the TIMx.CCMRx register.

When a given channel is used as a combined PWM channel, its complementary channel must be configured in the opposite PWM mode (for instance, one in Combined PWM mode 1 and the other in Combined PWM mode 2).

\textit{Note:} The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

\textit{Figure 501} represents an example of signals that can be generated using Asymmetric PWM mode, obtained with the following configuration:

- Channel 1 is configured in Combined PWM mode 2,
- Channel 2 is configured in PWM mode 1,
41.4.12 Complementary outputs and dead-time insertion

The TIM15/TIM16/TIM17 general-purpose timers can output one complementary signal and manage the switching-off and switching-on of the outputs.

This time is generally known as dead-time and it has to be adjusted depending on the devices that are connected to the outputs and their characteristics (intrinsic delays of level-shifters, delays due to power switches...).

The polarity of the outputs (main output OCx or complementary OCxN) can be selected independently for each output. This is done by writing to the CCxP and CCxNP bits in the TIMx_CCER register.

The complementary signals OCx and OCxN are activated by a combination of several control bits: the CCxE and CCxNE bits in the TIMx_CCER register and the MOE, OISx, OISxN, OSSI and OSSR bits in the TIMx_BDTR and TIMx_CR2 registers. Refer to Table 349: Output control bits for complementary OCx and OCxN channels with break feature (TIM16/17) on page 1834 for more details. In particular, the dead-time is activated when switching to the idle state (MOE falling down to 0).

Dead-time insertion is enabled by setting both CCxE and CCxNE bits, and the MOE bit if the break circuit is present. There is one 10-bit dead-time generator for each channel. From a
reference waveform OCxREF, it generates 2 outputs OCx and OCxN. If OCx and OCxN are active high:

- The OCx output signal is the same as the reference signal except for the rising edge, which is delayed relative to the reference rising edge.
- The OCxN output signal is the opposite of the reference signal except for the rising edge, which is delayed relative to the reference falling edge.

If the delay is greater than the width of the active output (OCx or OCxN) then the corresponding pulse is not generated.

The following figures show the relationships between the output signals of the dead-time generator and the reference signal OCxREF. (we suppose CCxP=0, CCxNP=0, MOE=1, CCxE=1 and CCxNE=1 in these examples)

**Figure 502. Complementary output with dead-time insertion.**

**Figure 503. Dead-time waveforms with delay greater than the negative pulse.**
The dead-time delay is the same for each of the channels and is programmable with the DTG bits in the TIMx_BDTR register. Refer to Section 41.6.14: TIMx break and dead-time register (TIMx_BDTR) (x = 16 to 17) on page 1837 for delay calculation.

**Re-directing OCxREF to OCx or OCxN**

In output mode (forced, output compare or PWM), OCxREF can be re-directed to the OCx output or to OCxN output by configuring the CCxE and CCxNE bits in the TIMx_CCER register.

This allows a specific waveform to be sent (such as PWM or static active level) on one output while the complementary remains at its inactive level. Other alternative possibilities are to have both outputs at inactive level or both outputs active and complementary with dead-time.

*Note:* When only OCxN is enabled (CCxE=0, CCxNE=1), it is not complemented and becomes active as soon as OCxREF is high. For example, if CCxNP=0 then OCxN=OCxRef. On the other hand, when both OCx and OCxN are enabled (CCxE=CCxNE=1) OCx becomes active when OCxREF is high whereas OCxN is complemented and becomes active when OCxREF is low.

**41.4.13 Using the break function**

The purpose of the break function is to protect power switches driven by PWM signals generated with the TIM15/TIM16/TIM17 timers. The break input is usually connected to fault outputs of power stages and 3-phase inverters. When activated, the break circuitry shuts down the PWM outputs and forces them to a predefined safe state.

The break channel gathers both system-level fault (clock failure, parity error,...) and application fault (from input pins and built-in comparator), and can force the outputs to a predefined level (either active or inactive) after a deadtime duration.
The output enable signal and output levels during break are depending on several control bits:

- the MOE bit in TIMx_BDTR register allows to enable/disable the outputs by software and is reset in case of break or break2 event.
- the OSSI bit in the TIMx_BDTR register defines whether the timer controls the output in inactive state or releases the control to the GPIO controller (typically to have it in Hi-Z mode)
- the OISx and OISxN bits in the TIMx_CR2 register which are setting the output shutdown level, either active or inactive. The OCx and OCxN outputs cannot be set both to active level at a given time, whatever the OISx and OISxN values. Refer to Table 347: Output control bits for complementary OCx and OCxN channels with break feature (TIM15) on page 1813 for more details.

When exiting from reset, the break circuit is disabled and the MOE bit is low. The break function is enabled by setting the BKE bit in the TIMx_BDTR register. The break input polarity can be selected by configuring the BKP bit in the same register. BKE and BKP can be modified at the same time. When the BKE and BKP bits are written, a delay of 1 APB clock cycle is applied before the writing is effective. Consequently, it is necessary to wait 1 APB clock period to correctly read back the bit after the write operation.

Because MOE falling edge can be asynchronous, a resynchronization circuit has been inserted between the actual signal (acting on the outputs) and the synchronous control bit (accessed in the TIMx_BDTR register). It results in some delays between the asynchronous and the synchronous signals. In particular, if MOE is set to 1 whereas it was low, a delay must be inserted (dummy instruction) before reading it correctly. This is because the write acts on the asynchronous signal whereas the read reflects the synchronous signal.

A programmable filter (BKF[3:0] bits in the TIMx_BDTR register allows to filter out spurious events.

The break can be generated from multiple sources which can be individually enabled and with programmable edge sensitivity, using the TIMx_OR2 register.

The sources for break (BRK) channel are:

- An external source connected to one of the BKin pin (as per selection done in the GPIO alternate function registers), with polarity selection and optional digital filtering
- An internal source:
  - the output from a comparator, with polarity selection and optional digital filtering
  - the analog watchdog output of the DFSDM1 peripheral
  - A system break:
    - the Cortex®-M7 with FPU LOCKUP output
    - the PVD output
    - all SRAM and TCM double ECC errors (AXI-SRAM, ITCM, DTCM, SRAM1, SRAM2, SRAM3, SRAM4, BKRAM, refer to SYSCFG_CFRG register for details)
    - a Flash double ECC error
    - a clock failure event generated by the CSS detector
Caution: An asynchronous (clockless) operation is only guaranteed when the programmable filter is disabled. If it is enabled, a fail safe clock mode (example, using the internal PLL and/or the CSS) must be used to guarantee that break events are handled.

When a break occurs (selected level on the break input):

- The MOE bit is cleared asynchronously, putting the outputs in inactive state, idle state or even releasing the control to the GPIO (selected by the OSSi bit). This feature functions even if the MCU oscillator is off.
- Each output channel is driven with the level programmed in the OISX bit in the TIMx_CR2 register as soon as MOE=0. If OSSi=0, the timer releases the output control (taken over by the GPIO) else the enable output remains high.
- When complementary outputs are used:
  - The outputs are first put in reset state inactive state (depending on the polarity). This is done asynchronously so that it works even if no clock is provided to the timer.
  - If the timer clock is still present, then the dead-time generator is reactivated in order to drive the outputs with the level programmed in the OISx and OISxN bits after a dead-time. Even in this case, OCx and OCxN cannot be driven to their...
active level together. Note that because of the resynchronization on MOE, the
dead-time duration is a bit longer than usual (around 2 ck_tim clock cycles).

- If OSSl=0 then the timer releases the enable outputs (taken over by the GPIO
  which forces a Hi-Z state) else the enable outputs remain or become high as soon
  as one of the CCxE or CCxNE bits is high.

- The break status flag (BIF bit in the TIMx_SR register) is set. An interrupt can be
  generated if the BIE bit in the TIMx_DIER register is set.

- If the AOE bit in the TIMx_BDTR register is set, the MOE bit is automatically set again
  at the next update event UEV. This can be used to perform a regulation, for instance.
  Else, MOE remains low until it is written with 1 again. In this case, it can be used for
  security and the break input can be connected to an alarm from power drivers, thermal
  sensors or any security components.

Note: If the MOE is reset by the CPU while the AOE bit is set, the outputs are in idle state and
forced to inactive level or Hi-Z depending on OSSl value.

If both the MOE and AOE bits are reset by the CPU, the outputs are in disabled state and
driven with the level programmed in the OISx bit in the TIMx_CR2 register.

Note: The break inputs is acting on level. Thus, the MOE cannot be set while the break input is
active (neither automatically nor by software). In the meantime, the status flag BIF cannot
be cleared.

The break can be generated by the BRK input which has a programmable polarity and an
enable bit BKE in the TIMx_BDTR register.

In addition to the break input and the output management, a write protection has been
implemented inside the break circuit to safeguard the application. It allows the configuration
of several parameters to be freezed (dead-time duration, OCx/OCxN polarities and state
when disabled, OCxM configurations, break enable and polarity). The protection can be
selected among 3 levels with the LOCK bits in the TIMx_BDTR register. Refer to
Section 41.6.14: TIMx break and dead-time register (TIMx_BDTR)(x = 16 to 17) on
page 1837. The LOCK bits can be written only once after an MCU reset.

The Figure 506 shows an example of behavior of the outputs in response to a break.
Figure 506. Output behavior in response to a break

OCxREF

OCx
(OCxN not implemented, CCxP=0, OISx=1)

OCx
(OCxN not implemented, CCxP=0, OISx=0)

OCx
(OCxN not implemented, CCxP=1, OISx=1)

OCx
(OCxN not implemented, CCxP=1, OISx=0)

OCx

OCxN
(delay)

OCxN
(CCxE=1, CCxP=0, OISx=0, CCxNE=1, CCxNP=0, OISxN=1)

OCxN
(CCxE=1, CCxP=0, OISx=1, CCxNE=1, CCxNP=1, OISxN=1)

OCxN
(CCxE=1, CCxP=0, OISx=0, CCxNE=0, CCxNP=1, OISxN=1)

OCxN
(CCxE=1, CCxP=0, OISx=0, CCxNE=0, CCxNP=0, OISxN=0)

OCxN
(CCxE=1, CCxP=0, CCxNE=0, CCxNP=0, OISx=0 or OISxN=1)
41.4.14 6-step PWM generation

When complementary outputs are used on a channel, preload bits are available on the OCxM, CCxE and CCxNE bits. The preload bits are transferred to the shadow bits at the COM commutation event. Thus one can program in advance the configuration for the next step and change the configuration of all the channels at the same time. COM can be generated by software by setting the COM bit in the TIMx_EGR register or by hardware (on tim_trgi rising edge).

A flag is set when the COM event occurs (COMIF bit in the TIMx_SR register), which can generate an interrupt (if the COMIE bit is set in the TIMx_DIER register) or a DMA request (if the COMDE bit is set in the TIMx_DIER register).

The Figure 507 describes the behavior of the tim_ocx and tim_ocxn outputs when a COM event occurs, in 3 different examples of programmed configurations.

**Figure 507. 6-step generation, COM example (OSSR=1)**

<table>
<thead>
<tr>
<th>Counter (CNT)</th>
<th>(CCRx)</th>
<th>tim_ocxref</th>
<th>COM event</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Example 1</strong></td>
<td>tim_ocx</td>
<td></td>
<td>OCxM = 0010 (forced inactive)</td>
</tr>
<tr>
<td></td>
<td>tim_ocxn</td>
<td></td>
<td>Write OCxM to 0100</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CCxE = 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CCxNE = 0</td>
</tr>
</tbody>
</table>

| **Example 2** | tim_ocx | | OCxM = 0100 (forced inactive) |
|               | tim_ocxn| | Write CCxNE to 0 and OCxM to 0101 |
|               |         | | CCxE = 1 |
|               |         | | CCxNE = 0 |

| **Example 3** | tim_ocx | | OCxM = 0010 (forced inactive) |
|               | tim_ocxn| | Write CCxNE to 0 and OCxM to 0100 |
|               |         | | CCxE = 1 |
|               |         | | CCxNE = 0 |
### 41.4.15 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:

- \( CNT < CCRx \leq ARR \) (in particular, \( 0 < CCRx \))

**Figure 508. Example of one pulse mode**

For example one may want to generate a positive pulse on OC1 with a length of \( t_{PULSE} \) and after a delay of \( t_{DELAY} \) as soon as a positive edge is detected on the TI2 input pin.

Let’s use TI2FP2 as trigger 1:

1. Select the proper TI2[x] source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
2. Map TI2FP2 to TI2 by writing CC2S='01' in the TIMx_CCMR1 register.
3. TI2FP2 must detect a rising edge, write CC2P='0' and CC2NP='0' in the TIMx_CCER register.
4. Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS='00110' in the TIMx_SMCR register.
5. TI2FP2 is used to start the counter by writing SMS to ‘110’ in the TIMx_SMCR register (trigger mode).
The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

- The \( t_{\text{DELAY}} \) is defined by the value written in the TIMx_CCR1 register.
- The \( t_{\text{PULSE}} \) is defined by the difference between the auto-reload value and the compare value (TIMx_ARR - TIMx_CCR1).
- Let’s say one want to build a waveform with a transition from ‘0’ to ‘1’ when a compare match occurs and a transition from ‘1’ to ‘0’ when the counter reaches the auto-reload value. To do this PWM mode 2 must be enabled by writing OC1M=111 in the TIMx_CCMR1 register. Optionally the preload registers can be enabled by writing OC1PE='1' in the TIMx_CCMR1 register and ARPE in the TIMx_CR1 register. In this case one has to write the compare value in the TIMx_CCR1 register, the auto-reload value in the TIMx_ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to ‘0’ in this example.

Since only 1 pulse is needed, a 1 must be written in the OPM bit in the TIMx_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0).

**Particular case: OCx fast enable**

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay \( t_{\text{DELAY min}} \) we can get.

If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx_CCMRx register. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

### 41.4.16 Retriggerable one pulse mode (TIM15 only)

This mode allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length, but with the following differences with Non-retriggerable one pulse mode described in Section 41.4.15:

- The pulse starts as soon as the trigger occurs (no programmable delay)
- The pulse is extended if a new trigger occurs before the previous one is completed

The timer must be in Slave mode, with the bits SMS[3:0] = ‘1000’ (Combined Reset + trigger mode) in the TIMx_SMCR register, and the OCxM[3:0] bits set to ‘1000’ or ‘1001’ for Retriggerable OPM mode 1 or 2.

If the timer is configured in Up-counting mode, the corresponding CCRx must be set to 0 (the ARR register sets the pulse length). If the timer is configured in Down-counting mode, CCRx must be above or equal to ARR.

**Note:** The OCxM[3:0] and SMS[3:0] bit fields are split into two parts for compatibility reasons, the most significant bit are not contiguous with the 3 least significant ones.

This mode must not be used with center-aligned PWM modes. It is mandatory to have CMS[1:0] = 00 in TIMx_CR1.
41.4.17 **UIF bit remapping**

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the Update Interrupt Flag UIF into bit 31 of the timer counter register (TIMxCNT[31]). This allows both the counter value and a potential roll-over condition signaled by the UIFCPY flag, to be atomically read. In particular cases, it can ease the calculations by avoiding race conditions caused for instance by a processing shared between a background task (counter reading) and an interrupt (Update Interrupt).

There is no latency between the assertions of the UIF and UIFCPY flags.
41.4.18 Timer input XOR function (TIM15 only)

The TI1S bit in the TIMx_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the two input pins TIMx_CH1 and TIMx_CH2.

The XOR output can be used with all the timer input functions such as trigger or input capture. It is useful for measuring the interval between the edges on two input signals, as shown in Figure 510.

Figure 510. Measuring time interval between edges on 2 signals
41.4.19 **External trigger synchronization (TIM15 only)**

The TIM timers are linked together internally for timer synchronization or chaining.

The TIM15 timer can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.

**Slave mode: Reset mode**

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

1. Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = 01 in the TIMx_CCMR1 register. Write CC1P='0' and CC1NP='0' in the TIMx_CCER register to validate the polarity (and detect rising edges only).

2. Configure the timer in reset mode by writing SMS=100 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.

3. Start the counter by writing CEN=1 in the TIMx_CR1 register.

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIMx_DIER register).

The following figure shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.

![Figure 511. Control circuit in reset mode](image-url)
Slave mode: Gated mode

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:

1. Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S=01 in TIMx_CCMR1 register. Write CC1P=1 and CC1NP = ‘0’ in the TIMx_CCER register to validate the polarity (and detect low level only).

2. Configure the timer in gated mode by writing SMS=101 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.

3. Enable the counter by writing CEN=1 in the TIMx_CR1 register (in gated mode, the counter doesn’t start if CEN=0, whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.

Figure 512. Control circuit in gated mode
**Slave mode: Trigger mode**

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

1. Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC2S bits are configured to select the input capture source only, CC2S=01 in TIMx_CCMR1 register. Write CC2P='1' and CC2NP='0' in the TIMx_CCER register to validate the polarity (and detect low level only).

2. Configure the timer in trigger mode by writing SMS=110 in the TIMx_SMCR register. Select TI2 as the input source by writing TS=00110 in the TIMx_SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.

**Figure 513. Control circuit in trigger mode**

![Control circuit in trigger mode](ms31403v1)

**41.4.20 Slave mode – combined reset + trigger mode**

In this case, a rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers, and starts the counter.

This mode is used for one-pulse mode.

**41.4.21 DMA burst mode**

The TIMx timers have the capability to generate multiple DMA requests on a single event. The main purpose is to be able to re-program several timer registers multiple times without software overhead, but it can also be used to read several registers in a row, at regular intervals.

The DMA controller destination is unique and must point to the virtual register TIMx_DMAR. On a given timer event, the timer launches a sequence of DMA requests (burst). Each write into the TIMx_DMAR register is actually redirected to one of the timer registers.
The DBL[4:0] bits in the TIMx_DCR register set the DMA burst length. The timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address, i.e. the number of transfers (either in half-words or in bytes).

The DBA[4:0] bits in the TIMx_DCR registers define the DMA base address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:

00000: TIMx_CR1,
00001: TIMx_CR2,
00010: TIMx_SMCR,

For example, the timer DMA burst feature could be used to update the contents of the CCRx registers (x = 2, 3, 4) on an update event, with the DMA transferring half words into the CCRx registers.

This is done in the following steps:

1. Configure the corresponding DMA channel as follows:
   - DMA channel peripheral address is the DMAR register address
   - DMA channel memory address is the address of the buffer in the RAM containing the data to be transferred by DMA into the CCRx registers.
   - Number of data to transfer = 3 (See note below).
   - Circular mode disabled.
2. Configure the DCR register by configuring the DBA and DBL bit fields as follows: DBL = 3 transfers, DBA = 0xE.
3. Enable the TIMx update DMA request (set the UDE bit in the DIER register).
4. Enable TIMx
5. Enable the DMA channel

This example is for the case where every CCRx register is to be updated once. If every CCRx register is to be updated twice for example, the number of data to transfer should be 6. Let's take the example of a buffer in the RAM containing data1, data2, data3, data4, data5 and data6. The data is transferred to the CCRx registers as follows: on the first update DMA request, data1 is transferred to CCR2, data2 is transferred to CCR3, data3 is transferred to CCR4 and on the second update DMA request, data4 is transferred to CCR2, data5 is transferred to CCR3 and data6 is transferred to CCR4.

Note: A null value can be written to the reserved registers.
41.4.22 Timer synchronization (TIM15)

The TIMx timers are linked together internally for timer synchronization or chaining. Refer to Section 39.3.19: Timer synchronization for details.

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

41.4.23 Using timer output as trigger for other timers (TIM16/TIM17)

The timers with one channel only do not feature a master mode. However, the OC1 output signal can be used to trigger some other timers (including timers described in other sections of this document). Check the “TIMx internal trigger connection” table of any TIMx_SMCR register on the device to identify which timers can be targeted as slave.

The OC1 signal pulse width must be programmed to be at least 2 clock cycles of the destination timer, to make sure the slave timer detects the trigger.

For instance, if the destination's timer CK_INT clock is 4 times slower than the source timer, the OC1 pulse width must be 8 clock cycles.

41.4.24 Debug mode

When the microcontroller enters debug mode (Cortex®-M7 with FPU core halted), the TIMx counter either continues to work normally or stops, depending on TIMx bit in DBGMCU module. For more details, refer to Section 60.5.8: Microcontroller debug unit (DBGMCU).

For safety purposes, when the counter is stopped (TIMx = 1 in DBGMCU_APB2FZ1), the outputs are disabled (as if the MOE bit was reset). The outputs can either be forced to an inactive state (OSSI bit = 1), or have their control taken over by the GPIO controller (OSSI bit = 0) to force them to Hi-Z.
### 41.5 TIM15 registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

#### 41.5.1 TIM15 control register 1 (TIM15_CR1)

Address offset: 0x00

Reset value: 0x0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th>UIFREM</th>
<th></th>
<th>CKD[1:0]</th>
<th></th>
<th>ARPE</th>
<th></th>
<th>OPM</th>
<th>URS</th>
<th>UDIS</th>
<th>CEN</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MAP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:12  Reserved, must be kept at reset value.

Bit 11  **UIFREM**: UIF status bit remapping

0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.
1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10  Reserved, must be kept at reset value.

Bits 9:8  **CKD[1:0]**: Clock division

This bitfield indicates the division ratio between the timer clock (CK_INT) frequency and the dead-time and sampling clock (tDTS) used by the dead-time generators and the digital filters (TIx)

00: tDTS = tCK_INT
01: tDTS = 2 * tCK_INT
10: tDTS = 4 * tCK_INT
11: Reserved, do not program this value

Bit 7  **ARPE**: Auto-reload preload enable

0: TIMx_ARR register is not buffered
1: TIMx_ARR register is buffered

Bits 6:4  Reserved, must be kept at reset value.

Bit 3  **OPM**: One-pulse mode

0: Counter is not stopped at update event
1: Counter stops counting at the next update event (clearing the bit CEN)
Bit 2 **URS**: Update request source  
This bit is set and cleared by software to select the UEV event sources.  
0: Any of the following events generate an update interrupt if enabled. These events can be:  
- Counter overflow/underflow  
- Setting the UG bit  
- Update generation through the slave mode controller  
1: Only counter overflow/underflow generates an update interrupt if enabled

Bit 1 **UDIS**: Update disable  
This bit is set and cleared by software to enable/disable UEV event generation.  
0: UEV enabled. The Update (UEV) event is generated by one of the following events:  
- Counter overflow/underflow  
- Setting the UG bit  
- Update generation through the slave mode controller  
Buffered registers are then loaded with their preload values.  
1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

Bit 0 **CEN**: Counter enable  
0: Counter disabled  
1: Counter enabled  

*Note:* External clock and gated mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

### 41.5.2 TIM15 control register 2 (TIM15_CR2)

**Address offset:** 0x04  
**Reset value:** 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
<td>0x00</td>
</tr>
</tbody>
</table>

Bits 15:11 Reserved, must be kept at reset value.

- **Bit 10** **OIS2**: Output idle state 2 (OC2 output)  
  0: OC2=0 when MOE=0  
  1: OC2=1 when MOE=0  
  *Note:* This bit cannot be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in the TIM15_BDTR register).

- **Bit 9** **OIS1N**: Output Idle state 1 (OC1N output)  
  0: OC1N=0 after a dead-time when MOE=0  
  1: OC1N=1 after a dead-time when MOE=0  
  *Note:* This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIM15_BDTR register).

- **Bit 8** **OIS1**: Output Idle state 1 (OC1 output)  
  0: OC1=0 (after a dead-time if OC1N is implemented) when MOE=0  
  1: OC1=1 (after a dead-time if OC1N is implemented) when MOE=0  
  *Note:* This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIM15_BDTR register).
Bit 7 **TI1S**: TI1 selection
- 0: The TIMx_CH1 pin is connected to TI1 input
- 1: The TIMx_CH1, CH2 pins are connected to the TI1 input (XOR combination)

Bits 6:4 **MMS[2:0]**: Master mode selection
These bits allow to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:
- **000**: Reset - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.
- **001**: Enable - the Counter Enable signal CNT_EN is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enable. The Counter Enable signal is generated by a logic AND between CEN control bit and the trigger input when configured in gated mode. When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register).
- **010**: Update - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.
- **011**: Compare Pulse - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred.
- **100**: Compare - OC1REFC signal is used as trigger output (TRGO).
- **101**: Compare - OC2REFC signal is used as trigger output (TRGO).

Bit 3 **CCDS**: Capture/compare DMA selection
- 0: CCx DMA request sent when CCx event occurs
- 1: CCx DMA requests sent when update event occurs

Bit 2 **CCUS**: Capture/compare control update selection
- 0: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit only.
- 1: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit or when an rising edge occurs on TRGI.

**Note**: This bit acts only on channels that have a complementary output.

Bit 1 Reserved, must be kept at reset value.

Bit 0 **CCPC**: Capture/compare preloaded control
- 0: CCxE, CCxNE and OCxM bits are not preloaded
- 1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated only when a commutation event (COM) occurs (COMG bit set or rising edge detected on TRGI, depending on the CCUS bit).

**Note**: This bit acts only on channels that have a complementary output.
### 41.5.3 TIM15 slave mode control register (TIM15_SMCR)

Address offset: 0x08  
Reset value: 0x0000 0000

| Bit 31:22 | Reserved, must be kept at reset value. |
| Bit 19:17 | Reserved, must be kept at reset value. |
| Bit 15:8  | Reserved, must be kept at reset value. |

#### Bit 7 MSM: Master/slave mode
- **0**: No action
- **1**: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.

#### Bits 21, 20, 6, 5, 4 TS[4:0]: Trigger selection
- This bit field selects the trigger input to be used to synchronize the counter.
  - 00000: Internal Trigger 0 (ITR0)
  - 00001: Internal Trigger 1 (ITR1)
  - 00010: Internal Trigger 2 (ITR2)
  - 00011: Internal Trigger 3 (ITR3)
  - 00100: TI1 Edge Detector (TI1F_ED)
  - 00101: Filtered Timer Input 1 (TI1FP1)
  - 00110: Filtered Timer Input 2 (TI2FP2)
  - Other: Reserved

See [Table 346: TIMx Internal trigger connection on page 1803](#) for more details on ITRx meaning for each Timer.

**Note**: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.

#### Bit 3 Reserved, must be kept at reset value.
Bits 16, 2, 1, 0 **SMS[3:0]**: Slave mode selection

When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control register description.

0000: Slave mode disabled - if CEN = '1' then the prescaler is clocked directly by the internal clock.

0001: Reserved

0010: Reserved

0011: Reserved

0100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.

0101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.

0110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.

0111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.

1000: Combined reset + trigger mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers and starts the counter.

Other codes: reserved.

*Note:* The gated mode must not be used if Ti1F_ED is selected as the trigger input (TS=00100). Indeed, Ti1F_ED outputs 1 pulse for each transition on Ti1F, whereas the gated mode checks the level of the trigger signal.

*Note:* The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

<table>
<thead>
<tr>
<th>Slave TIM</th>
<th>ITR0 (TS = 00000)</th>
<th>ITR1 (TS = 00001)</th>
<th>ITR2 (TS = 00010)</th>
<th>ITR3 (TS = 00011)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM15</td>
<td>TIM1</td>
<td>TIM3</td>
<td>TIM16 OC1</td>
<td>TIM17 OC1</td>
</tr>
</tbody>
</table>

### 41.5.4 TIM15 DMA/interrupt enable register (TIM15_DIER)

**Address offset:** 0x0C

**Reset value:** 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rw</td>
<td>Rw</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
<td>Rw</td>
</tr>
</tbody>
</table>

**Bit 15** Reserved, must be kept at reset value.

**Bit 14** **TDE**: Trigger DMA request enable

0: Trigger DMA request disabled
1: Trigger DMA request enabled

**Bit 13** **COMDE**: COM DMA request enable

0: COM DMA request disabled
1: COM DMA request enabled
Bits 12:10 Reserved, must be kept at reset value.

Bit 9 **CC1DE**: Capture/Compare 1 DMA request enable
- 0: CC1 DMA request disabled
- 1: CC1 DMA request enabled

Bit 8 **UDE**: Update DMA request enable
- 0: Update DMA request disabled
- 1: Update DMA request enabled

Bit 7 **BIE**: Break interrupt enable
- 0: Break interrupt disabled
- 1: Break interrupt enabled

Bit 6 **TIE**: Trigger interrupt enable
- 0: Trigger interrupt disabled
- 1: Trigger interrupt enabled

Bit 5 **COMIE**: COM interrupt enable
- 0: COM interrupt disabled
- 1: COM interrupt enabled

Bits 4:3 Reserved, must be kept at reset value.

Bit 2 **CC2IE**: Capture/Compare 2 interrupt enable
- 0: CC2 interrupt disabled
- 1: CC2 interrupt enabled

Bit 1 **CC1IE**: Capture/Compare 1 interrupt enable
- 0: CC1 interrupt disabled
- 1: CC1 interrupt enabled

Bit 0 **UIE**: Update interrupt enable
- 0: Update interrupt disabled
- 1: Update interrupt enabled

### 41.5.5 TIM15 status register (TIM15_SR)

Address offset: 0x10

Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
</tr>
</tbody>
</table>

Bits 15:11 Reserved, must be kept at reset value.

Bit 10 **CC2OF**: Capture/Compare 2 overcapture flag
Refer to CC1OF description

Bit 9 **CC1OF**: Capture/Compare 1 overcapture flag
- This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to ‘0’.
- 0: No overcapture has been detected
- 1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set

Bit 8 Reserved, must be kept at reset value.
Bit 7 **BIF**: Break interrupt flag
This flag is set by hardware as soon as the break input goes active. It can be cleared by software if the break input is not active.
0: No break event occurred
1: An active level has been detected on the break input

Bit 6 **TIF**: Trigger interrupt flag
This flag is set by hardware on the TRG trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode, both edges in case gated mode is selected). It is set when the counter starts or stops when gated mode is selected. It is cleared by software.
0: No trigger event occurred
1: Trigger interrupt pending

Bit 5 **COMIF**: COM interrupt flag
This flag is set by hardware on a COM event (once the capture/compare control bits –CCxE, CCxNE, OCxM– have been updated). It is cleared by software.
0: No COM event occurred
1: COM interrupt pending

Bits 4:3 Reserved, must be kept at reset value.

Bit 2 **CC2IF**: Capture/Compare 2 interrupt flag
refer to CC1IF description

Bit 1 **CC1IF**: Capture/Compare 1 interrupt flag
This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).
0: No compare match / No input capture occurred
1: A compare match or an input capture occurred

If channel CC1 is configured as output: this flag is set when the content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.

If channel CC1 is configured as input: this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).

Bit 0 **UIF**: Update interrupt flag
This bit is set by hardware on an update event. It is cleared by software.
0: No update occurred.
1: Update interrupt pending. This bit is set by hardware when the registers are updated:
– At overflow regarding the repetition counter value (update if repetition counter = 0) and if the UDIS=0 in the TIMx_CR1 register.
– When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS=0 and UDIS=0 in the TIMx_CR1 register.
– When CNT is reinitialized by a trigger event (refer to Section 41.5.3: TIM15 slave mode control register (TIM15_SMCR)), if URS=0 and UDIS=0 in the TIMx_CR1 register.
41.5.6 TIM15 event generation register (TIM15_EGR)

Address offset: 0x14
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15:8</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>7</td>
<td><strong>BG</strong>: Break generation</td>
</tr>
<tr>
<td></td>
<td>This bit is set by software in order to generate an event, it is automatically cleared by hardware.</td>
</tr>
<tr>
<td></td>
<td>0: No action</td>
</tr>
<tr>
<td></td>
<td>1: A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled.</td>
</tr>
<tr>
<td>6</td>
<td><strong>TG</strong>: Trigger generation</td>
</tr>
<tr>
<td></td>
<td>This bit is set by software in order to generate an event, it is automatically cleared by hardware.</td>
</tr>
<tr>
<td></td>
<td>0: No action</td>
</tr>
<tr>
<td></td>
<td>1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled.</td>
</tr>
<tr>
<td>5</td>
<td><strong>COMG</strong>: Capture/Compare control update generation</td>
</tr>
<tr>
<td></td>
<td>This bit can be set by software, it is automatically cleared by hardware.</td>
</tr>
<tr>
<td></td>
<td>0: No action</td>
</tr>
<tr>
<td></td>
<td>1: When the CCPC bit is set, it is possible to update the CCxE, CCxNE and OCxM bits</td>
</tr>
<tr>
<td></td>
<td><strong>Note</strong>: This bit acts only on channels that have a complementary output.</td>
</tr>
<tr>
<td>4:3</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>2</td>
<td><strong>CC2G</strong>: Capture/Compare 2 generation</td>
</tr>
<tr>
<td></td>
<td>Refer to CC1G description</td>
</tr>
<tr>
<td>1</td>
<td><strong>CC1G</strong>: Capture/Compare 1 generation</td>
</tr>
<tr>
<td></td>
<td>This bit is set by software in order to generate an event, it is automatically cleared by hardware.</td>
</tr>
<tr>
<td></td>
<td>0: No action</td>
</tr>
<tr>
<td></td>
<td>1: A capture/compare event is generated on channel 1:</td>
</tr>
<tr>
<td></td>
<td><strong>If channel CC1 is configured as output:</strong></td>
</tr>
<tr>
<td></td>
<td>CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.</td>
</tr>
<tr>
<td></td>
<td><strong>If channel CC1 is configured as input:</strong></td>
</tr>
<tr>
<td></td>
<td>The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.</td>
</tr>
<tr>
<td>0</td>
<td><strong>UG</strong>: Update generation</td>
</tr>
<tr>
<td></td>
<td>This bit can be set by software, it is automatically cleared by hardware.</td>
</tr>
<tr>
<td></td>
<td>0: No action</td>
</tr>
<tr>
<td></td>
<td>1: Reinitialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected).</td>
</tr>
</tbody>
</table>
41.5.7  TIM15 capture/compare mode register 1 (TIM15_CCMR1)

Address offset: 0x18
Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Input capture mode:

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16: Reserved, must be kept at reset value.

Bits 15:12: **IC2F[3:0]**: Input capture 2 filter

Bits 11:10: **IC2PSC[1:0]**: Input capture 2 prescaler

Bits 9:8: **CC2S[1:0]**: Capture/Compare 2 selection
   - This bit-field defines the direction of the channel (input/output) as well as the used input.
     - 00: CC2 channel is configured as output
     - 01: CC2 channel is configured as input, IC2 is mapped on TI2
     - 10: CC2 channel is configured as input, IC2 is mapped on TI1
     - 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: **CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).**
Bits 7:4 **IC1F[3:0]**: Input capture 1 filter

This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

- **0000**: No filter, sampling is done at fDTS
- **0001**: $f_{SAMPLING} = f_{CK INT}$, N=2
- **0010**: $f_{SAMPLING} = f_{CK INT}$, N=4
- **0011**: $f_{SAMPLING} = f_{CK INT}$, N=8
- **0100**: $f_{SAMPLING} = f_{DTS}/2$, N=6
- **0101**: $f_{SAMPLING} = f_{DTS}/2$, N=8
- **0110**: $f_{SAMPLING} = f_{DTS}/4$, N=6
- **0111**: $f_{SAMPLING} = f_{DTS}/4$, N=8
- **1000**: $f_{SAMPLING} = f_{DTS}/8$, N=6
- **1001**: $f_{SAMPLING} = f_{DTS}/8$, N=8
- **1010**: $f_{SAMPLING} = f_{DTS}/16$, N=5
- **1011**: $f_{SAMPLING} = f_{DTS}/16$, N=6
- **1100**: $f_{SAMPLING} = f_{DTS}/32$, N=5
- **1101**: $f_{SAMPLING} = f_{DTS}/32$, N=6
- **1110**: $f_{SAMPLING} = f_{DTS}/32$, N=8
- **1111**: $f_{SAMPLING} = f_{DTS}/32$, N=8

Bits 3:2 **IC1PSC[1:0]**: Input capture 1 prescaler

This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E='0' (TIMx_CCER register).

- **00**: no prescaler, capture is done each time an edge is detected on the capture input
- **01**: capture is done once every 2 events
- **10**: capture is done once every 4 events
- **11**: capture is done once every 8 events

Bits 1:0 **CC1S[1:0]**: Capture/Compare 1 Selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

- **00**: CC1 channel is configured as output
- **01**: CC1 channel is configured as input, IC1 is mapped on TI1
- **10**: CC1 channel is configured as input, IC1 is mapped on TI2
- **11**: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

**Note**: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER).

### 41.5.8 TIM15 capture/compare mode register 1 [alternate] (TIM15_CCMR1)

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and output mode.

**Output compare mode:**
**General-purpose timers (TIM15/TIM16/TIM17)**

| Bit 31:25 | Reserved, must be kept at reset value. |
| Bit 23:17 | Reserved, must be kept at reset value. |
| Bit 15    | Reserved, must be kept at reset value. |
| Bits 24, 14:12 | **OC2M[3:0]**: Output Compare 2 mode |
| Bit 11    | **OC2PE**: Output Compare 2 preload enable |
| Bit 10    | **OC2FE**: Output Compare 2 fast enable |
| Bits 9:8  | **CC2S[1:0]**: Capture/Compare 2 selection |

This bit-field defines the direction of the channel (input/output) as well as the used input:
- **00**: CC2 channel is configured as output.
- **01**: CC2 channel is configured as input, IC2 is mapped on TI2.
- **10**: CC2 channel is configured as input, IC2 is mapped on TI1.
- **11**: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register).

**Note**: **CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).**

| Bit 7    | Reserved, must be kept at reset value. |

---

### Table: Bits 31:25

| Bit 31:25 | Reserved, must be kept at reset value. |

### Table: Bits 23:17

| Bit 23:17 | Reserved, must be kept at reset value. |

### Table: Bit 15

| Bit 15    | Reserved, must be kept at reset value. |

### Table: Bits 24, 14:12

| Bit 24, 14:12 | **OC2M[3:0]**: Output Compare 2 mode |

### Table: Bit 11

| Bit 11    | **OC2PE**: Output Compare 2 preload enable |

### Table: Bit 10

| Bit 10    | **OC2FE**: Output Compare 2 fast enable |

### Table: Bits 9:8

| Bit 9:8  | **CC2S[1:0]**: Capture/Compare 2 selection |

This bit-field defines the direction of the channel (input/output) as well as the used input:
- **00**: CC2 channel is configured as output.
- **01**: CC2 channel is configured as input, IC2 is mapped on TI2.
- **10**: CC2 channel is configured as input, IC2 is mapped on TI1.
- **11**: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register).

**Note**: **CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).**

### Table: Bit 7

| Bit 7    | Reserved, must be kept at reset value. |
Bits 16, 6:4 **OC1M[3:0]**: Output Compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs.

0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.

0100: Force inactive level - OC1REF is forced low.

0101: Force active level - OC1REF is forced high.

0110: PWM mode 1 - Channel 1 is active as long as TIMx_CNT<TIMx_CCR1 else inactive.

0111: PWM mode 2 - Channel 1 is inactive as long as TIMx_CNT<TIMx_CCR1 else active.

1000: Retrigerrable OPM mode 1 - In up-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update. In down-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update.

1001: Retrigerrable OPM mode 2 - In up-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 2 and the channels becomes inactive again at the next update. In down-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update.

1010: Reserved

1011: Reserved

1100: Combined PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC is the logical OR between OC1REF and OC2REF.

1101: Combined PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC is the logical AND between OC1REF and OC2REF.

1110: Reserved

1111: Reserved

**Note:** These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

In PWM mode, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.

On channels that have a complementary output, this bit field is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the OC1M active bits take the new value from the preloaded bits only when a COM event is generated.

The OC1M[3] bit is not contiguous, located in bit 16.
Bit 3 **OC1PE**: Output Compare 1 preload enable
- 0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.
- 1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

**Note**: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

Bit 2 **OC1FE**: Output Compare 1 fast enable
This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.
- 0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.
- 1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently of the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 **CC1S[1:0]**: Capture/Compare 1 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
- 00: CC1 channel is configured as output.
- 01: CC1 channel is configured as input, IC1 is mapped on TI1.
- 10: CC1 channel is configured as input, IC1 is mapped on TI2.
- 11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

**Note**: CC1S bits are writable only when the channel is OFF (CC1E = ‘0’ in TIMx_CSER).

### 41.5.9 TIM15 capture/compare enable register (TIM15_CCER)
Address offset: 0x20
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:8 Reserved, must be kept at reset value.

- **Bit 7 CC2NP**: Capture/Compare 2 complementary output polarity
  Refer to CC1NP description

- **Bit 6 Reserved, must be kept at reset value.**

- **Bit 5 CC2P**: Capture/Compare 2 output polarity
  Refer to CC1P description

- **Bit 4 CC2E**: Capture/Compare 2 output enable
  Refer to CC1E description
Bit 3 **CC1NP**: Capture/Compare 1 complementary output polarity  
CC1 channel configured as output:
- 0: OC1N active high
- 1: OC1N active low  
CC1 channel configured as input:
This bit is used in conjunction with CC1P to define the polarity of TI1FP1 and TI2FP1. Refer to CC1P description.

*Note:* This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S=“00” (the channel is configured in output).

On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NP active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 2 **CC1NE**: Capture/Compare 1 complementary output enable
- 0: Off - OC1N is not active. OC1N level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.
- 1: On - OC1N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.

Bit 1 **CC1P**: Capture/Compare 1 output polarity
- 0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)
- 1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

*When CC1 channel is configured as input,* both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.

- CC1NP=0, CC1P=0: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode). TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).
- CC1NP=0, CC1P=1: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode). TIxFP1 is inverted (trigger operation in gated mode or encoder mode).
- CC1NP=1, CC1P=1: non-inverted/both edges/ The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode). TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.
- CC1NP=1, CC1P=0: this configuration is reserved, it must not be used.

*Note:* This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1P active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 0 **CC1E**: Capture/Compare 1 output enable
- 0: Capture mode disabled / OC1 is not active (see below)
- 1: Capture mode enabled / OC1 signal is output on the corresponding output pin

*When CC1 channel is configured as output,* the OC1 level depends on MOE, OSSI, OSSR, OIS1, OIS1N and CC1NE bits, regardless of the CC1E bits state. Refer to Table 347 for details.
Table 347. Output control bits for complementary OCx and OCxN channels with break feature (TIM15)

<table>
<thead>
<tr>
<th>Control bits</th>
<th>Output states(^{(1)})</th>
</tr>
</thead>
<tbody>
<tr>
<td>MOE bit</td>
<td>OSSI bit</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>X</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

1. When both outputs of a channel are not used (control taken over by GPIO controller), the OISx, OISxN, CCxP and CCxNP bits must be kept cleared.

**Note:** The state of the external I/O pins connected to the complementary OCx and OCxN channels depends on the OCx and OCxN channel state and GPIO control and alternate function registers.
41.5.10 TIM15 counter (TIM15_CNT)
Address offset: 0x24
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>UIFCPY: UIF Copy</td>
<td>This bit is a read-only copy of the UIF bit in the TIMx_ISR register.</td>
</tr>
<tr>
<td></td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>CNT[15:0]: Counter value</td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 UIFCPY: UIF Copy
This bit is a read-only copy of the UIF bit in the TIMx_ISR register.

Bits 30:16 Reserved, must be kept at reset value.

41.5.11 TIM15 prescaler (TIM15_PSC)
Address offset: 0x28
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>PSC[15:0]: Prescaler value</td>
<td></td>
</tr>
</tbody>
</table>

The counter clock frequency (CK_CNT) is equal to fCK_PSC / (PSC[15:0] + 1).
PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

41.5.12 TIM15 auto-reload register (TIM15_ARR)
Address offset: 0x2C
Reset value: 0xFFFF

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>ARR[15:0]: Auto-reload value</td>
<td></td>
</tr>
</tbody>
</table>

ARR is the value to be loaded in the actual auto-reload register.
Refer to the Section 41.4.1: Time-base unit on page 1765 for more details about ARR update and behavior.
The counter is blocked while the auto-reload value is null.
41.5.13 TIM15 repetition counter register (TIM15_RCR)

Address offset: 0x30
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 REP[7:0]: Repetition counter value

These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enabled, as well as the update interrupt generation rate, if this interrupt is enabled.

Each time the REP_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP_CNT is reloaded with REP value only at the repetition update event U_RC, any write to the TIMx_RCR register is not taken in account until the next repetition update event.

It means in PWM mode (REP+1) corresponds to the number of PWM periods in edge-aligned mode.

41.5.14 TIM15 capture/compare register 1 (TIM15_CCR1)

Address offset: 0x34
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:0 CCR1[15:0]: Capture/Compare 1 value

If channel CC1 is configured as output:
CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

If channel CC1 is configured as input:
CCR1 is the counter value transferred by the last input capture 1 event (IC1).
41.5.15 TIM15 capture/compare register 2 (TIM15_CCR2)

Address offset: 0x38
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 CCR2[15:0]: Capture/Compare 2 value

If channel CC2 is configured as output:
CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC2 output.

If channel CC2 is configured as input:
CCR2 is the counter value transferred by the last input capture 2 event (IC2).

41.5.16 TIM15 break and dead-time register (TIM15_BDTR)

Address offset: 0x44
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Note: As the BKF[3:0], AOE, BKP, BKE, OSSR, OSSI, LOCK[1:0] and DTG[7:0] bits may be write-locked depending on the LOCK configuration, it may be necessary to configure all of them during the first write access to the TIMx_BDTR register.
Bits 31:20 Reserved, must be kept at reset value.

Bits 19:16 **BKF[3:0]: Break filter**

This bit-field defines the frequency used to sample the BRK input signal and the length of the digital filter applied to BRK. The digital filter is made of an event counter in which N events are needed to validate a transition on the output:

- 0000: No filter, BRK acts asynchronously
- 0001: \( f_{SAMPLING} = f_{CK\_INT}, N=2 \)
- 0010: \( f_{SAMPLING} = f_{CK\_INT}, N=4 \)
- 0011: \( f_{SAMPLING} = f_{CK\_INT}, N=8 \)
- 0100: \( f_{SAMPLING} = f_{DTS}/2, N=6 \)
- 0101: \( f_{SAMPLING} = f_{DTS}/2, N=8 \)
- 0110: \( f_{SAMPLING} = f_{DTS}/4, N=6 \)
- 0111: \( f_{SAMPLING} = f_{DTS}/4, N=8 \)
- 1000: \( f_{SAMPLING} = f_{DTS}/8, N=6 \)
- 1001: \( f_{SAMPLING} = f_{DTS}/8, N=8 \)
- 1010: \( f_{SAMPLING} = f_{DTS}/16, N=5 \)
- 1011: \( f_{SAMPLING} = f_{DTS}/16, N=6 \)
- 1100: \( f_{SAMPLING} = f_{DTS}/16, N=8 \)
- 1101: \( f_{SAMPLING} = f_{DTS}/32, N=5 \)
- 1110: \( f_{SAMPLING} = f_{DTS}/32, N=6 \)
- 1111: \( f_{SAMPLING} = f_{DTS}/32, N=8 \)

*Note:* This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in **TIMx_BDTR** register).

Bit 15 **MOE:** Main output enable

This bit is cleared asynchronously by hardware as soon as the break input is active. It is set by software or automatically depending on the AOE bit. It is acting only on the channels which are configured in output.

- 0: OC and OCN outputs are disabled or forced to idle state depending on the OSSI bit.
- 1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in **TIMx_CCER** register)

See OC/OCN enable description for more details (**Section 41.5.9: TIM15 capture/compare enable register (TIM15_CCER)** on page 1811).

Bit 14 **AOE:** Automatic output enable

- 0: MOE can be set only by software
- 1: MOE can be set by software or automatically at the next update event (if the break input is not be active)

*Note:* This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in **TIMx_BDTR** register).

Bit 13 **BKP:** Break polarity

- 0: Break input BRK is active low
- 1: Break input BRK is active high

*Note:* This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in **TIMx_BDTR** register).

Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

Bit 12 **BKE:** Break enable

- 0: Break inputs (BRK and CCS clock failure event) disabled
- 1: Break inputs (BRK and CCS clock failure event) enabled

This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in **TIMx_BDTR** register).

*Note:* Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.
Bit 11 **OSSR**: Off-state selection for Run mode

This bit is used when MOE=1 on channels that have a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer.

See OC/OCN enable description for more details ([Section 41.5.9: TIM15 capture/compare enable register (TIM15_CCER) on page 1811](#)).

- **0**: When inactive, OC/OCN outputs are disabled (the timer releases the output control which is taken over by the GPIO, which forces a Hi-Z state)
- **1**: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE=1 or CCxNE=1 (the output is still controlled by the timer).

**Note**: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 10 **OSSI**: Off-state selection for Idle mode

This bit is used when MOE=0 on channels configured as outputs.

See OC/OCN enable description for more details ([Section 41.5.9: TIM15 capture/compare enable register (TIM15_CCER) on page 1811](#)).

- **0**: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0)
- **1**: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE=1 or CCxNE=1. OC/OCN enable output signal=1)

**Note**: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 9:8 **LOCK[1:0]**: Lock configuration

These bits offer a write protection against software errors.

- **00**: LOCK OFF - No bit is write protected
- **01**: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2 register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written
- **10**: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written.
- **11**: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in TIMx_CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written.

**Note**: The LOCK bits can be written only once after the reset. Once the TIMx_BDTR register has been written, their content is frozen until the next reset.

Bits 7:0 **DTG[7:0]**: Dead-time generator setup

This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration.

- **DTG[7:5]** = 0xx => DT = DTG[7:0] x t_{dtg} with t_{dtg} = t_DTS
- **DTG[7:5]** = 10x => DT = (64+DTG[5:0]) x t_{dtg} with t_{dtg} = 2 x t_DTS
- **DTG[7:5]** = 110 => DT = (32+DTG[4:0]) x t_{dtg} with t_{dtg} = 8 x t_DTS
- **DTG[7:5]** = 111 => DT = (32+DTG[4:0]) x t_{dtg} with t_{dtg} = 16 x t_DTS

Example if t_{DTS} = 125 ns (8 MHz), dead-time possible values are:
- 0 to 15875 ns by 125 ns steps,
- 16 µs to 31750 ns by 250 ns steps,
- 32 µs to 63 µs by 1 µs steps,
- 64 µs to 126 µs by 2 µs steps

**Note**: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).
41.5.17 TIM15 DMA control register (TIM15_DCR)

Address offset: 0x48
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 DBL[4:0]: DMA burst length
This 5-bit field defines the length of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address).
00000: 1 transfer,
00001: 2 transfers,
00010: 3 transfers,
... 10001: 18 transfers.

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 DBA[4:0]: DMA base address
This 5-bit field defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.
Example:
00000: TIMx_CR1,
00001: TIMx_CR2,
00010: TIMx_SMCR,
... 10001: 18 transfers.

41.5.18 TIM15 DMA address for full transfer (TIM15_DMAR)

Address offset: 0x4C
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:0 DMAB[15:0]: DMA register for burst accesses
A read or write operation to the DMAR register accesses the register located at the address
(TIMx_CR1 address) + (DBA + DMA index) x 4
where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).
### 41.5.19 TIM15 alternate register 1 (TIM15_AF1)

Address offset: 0x60
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bit 31:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 31</td>
<td>BKCM_P2P: BRK COMP2 input polarity</td>
</tr>
<tr>
<td></td>
<td>This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.</td>
</tr>
<tr>
<td></td>
<td>0: COMP2 input is active low</td>
</tr>
<tr>
<td></td>
<td>1: COMP2 input is active high</td>
</tr>
<tr>
<td></td>
<td><strong>Note:</strong> This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).</td>
</tr>
<tr>
<td>Bit 30</td>
<td>BKCM_P1P: BRK COMP1 input polarity</td>
</tr>
<tr>
<td></td>
<td>This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.</td>
</tr>
<tr>
<td></td>
<td>0: COMP1 input is active low</td>
</tr>
<tr>
<td></td>
<td>1: COMP1 input is active high</td>
</tr>
<tr>
<td></td>
<td><strong>Note:</strong> This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).</td>
</tr>
<tr>
<td>Bit 29</td>
<td>BKINP: BRK BKIN input polarity</td>
</tr>
<tr>
<td></td>
<td>This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.</td>
</tr>
<tr>
<td></td>
<td>0: BKIN input is active low</td>
</tr>
<tr>
<td></td>
<td>1: BKIN input is active high</td>
</tr>
<tr>
<td></td>
<td><strong>Note:</strong> This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).</td>
</tr>
<tr>
<td>Bit 28</td>
<td>BKDF1BK0E: BRK dfsdm1_break[0] enable</td>
</tr>
<tr>
<td></td>
<td>This bit enables the dfsdm1_break[0] for the timer’s BRK input. dfsdm1_break[0] output is ‘ORed’ with the other BRK sources.</td>
</tr>
<tr>
<td></td>
<td>0: dfsdm1_break[0] input disabled</td>
</tr>
<tr>
<td></td>
<td>1: dfsdm1_break[0] input enabled</td>
</tr>
<tr>
<td></td>
<td><strong>Note:</strong> This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 7:3</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
<td>BKCM_P2E: BRK COMP2 enable</td>
</tr>
<tr>
<td></td>
<td>This bit enables the COMP2 for the timer’s BRK input. COMP2 output is ‘ORed’ with the other BRK sources.</td>
</tr>
<tr>
<td></td>
<td>0: COMP2 input disabled</td>
</tr>
<tr>
<td></td>
<td>1: COMP2 input enabled</td>
</tr>
<tr>
<td></td>
<td><strong>Note:</strong> This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).</td>
</tr>
</tbody>
</table>
General-purpose timers (TIM15/TIM16/TIM17)

41.5.20 TIM15 input selection register (TIM15_TISEL)

Address offset: 0x68
Reset value: 0x0000 0000

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:8 TI2SEL[3:0]: selects Ti2[0] to Ti2[15] input
0000: TIM15_CH2 input
0001: TIM2_CH2 input
0010: TIM3_CH2 input
0011: TIM4_CH2 input
Others: Reserved

Bits 7:4 Reserved, must be kept at reset value.

Bits 3:0 TI1SEL[3:0]: selects Ti1[0] to Ti1[15] input
0000: TIM15_CH1 input
0001: TIM2_CH1 input
0010: TIM3_CH1 input
0011: TIM4_CH1 input
0100: LSE
0101: CSI
0110: MCO2
Other: Reserved
### 41.5.21 TIM15 register map

TIM15 registers are mapped as 16-bit addressable registers as described in the table below:

**Table 348. TIM15 register map and reset values**

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>TIM15_CR1</td>
<td>31</td>
<td>TIM15_CR1</td>
<td>30</td>
<td>TIM15_CR1</td>
<td>29</td>
<td>TIM15_CR1</td>
<td>28</td>
<td>TIM15_CR1</td>
<td>27</td>
<td>TIM15_CR1</td>
<td>26</td>
<td>TIM15_CR1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>25</td>
<td></td>
<td>24</td>
<td></td>
<td>23</td>
<td></td>
<td>22</td>
<td></td>
<td>21</td>
<td></td>
<td>20</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>19</td>
<td></td>
<td>18</td>
<td></td>
<td>17</td>
<td></td>
<td>16</td>
<td></td>
<td>15</td>
<td></td>
<td>14</td>
<td></td>
</tr>
<tr>
<td></td>
<td>13</td>
<td>12</td>
<td></td>
<td>11</td>
<td></td>
<td>10</td>
<td></td>
<td>9</td>
<td></td>
<td>8</td>
<td></td>
<td>7</td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td></td>
<td>4</td>
<td></td>
<td>3</td>
<td></td>
<td>2</td>
<td></td>
<td>1</td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x00</td>
<td>TIM15_CR2</td>
<td>0x08</td>
<td>TIM15_SMCR</td>
<td>0x0C</td>
<td>TIM15_DIER</td>
<td>0x10</td>
<td>TIM15_SR</td>
<td>0x14</td>
<td>TIM15_EGR</td>
<td>0x18</td>
<td>TIM15_CCMR1</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x10</td>
<td>TIM15_SR</td>
<td>0x14</td>
<td>TIM15_EGR</td>
<td>0x18</td>
<td>TIM15_CCMR1</td>
<td>0x20</td>
<td>TIM15_CCER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x20</td>
<td>TIM15_CCER</td>
<td>0x20</td>
<td>TIM15_CCER</td>
<td>0x20</td>
<td>TIM15_CCER</td>
<td>0x20</td>
<td>TIM15_CCER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 348. TIM15 register map and reset values (continued)

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x24   | TIM15_CNT     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x28   | TIM15_PSC     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |               |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x2C   | TIM15_ARR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x30   | TIM15_RCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x34   | TIM15_CCR1    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x38   | TIM15_CCR2    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x44   | TIM15_BDTR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x48   | TIM15_DCR     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x4C   | TIM15_DMAR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x60   | TIM15_AF1     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x68   | TIM15_TISEL   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Refer to Section 2.3 on page 129 for the register boundary addresses.
41.6 TIM16/TIM17 registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

41.6.1 TIMx control register 1 (TIMx_CR1)(x = 16 to 17)

Address offset: 0x00
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bits 15:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 11</td>
<td>UIFREMAP: UIF status bit remapping</td>
</tr>
<tr>
<td></td>
<td>0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.</td>
</tr>
<tr>
<td></td>
<td>1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.</td>
</tr>
<tr>
<td>Bit 10</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 9:8</td>
<td>CKD[1:0]: Clock division</td>
</tr>
<tr>
<td></td>
<td>This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and the dead-time and sampling clock (tDTS) used by the dead-time generators and the digital filters (Tlx),</td>
</tr>
<tr>
<td></td>
<td>00: tDTS = tCK_INT</td>
</tr>
<tr>
<td></td>
<td>01: tDTS = 2 * tCK_INT</td>
</tr>
<tr>
<td></td>
<td>10: tDTS = 4 * tCK_INT</td>
</tr>
<tr>
<td></td>
<td>11: Reserved, do not program this value</td>
</tr>
<tr>
<td>Bit 7</td>
<td>ARPE: Auto-reload preload enable</td>
</tr>
<tr>
<td></td>
<td>0: TIMx_ARR register is not buffered</td>
</tr>
<tr>
<td></td>
<td>1: TIMx_ARR register is buffered</td>
</tr>
<tr>
<td>Bits 6:4</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 3</td>
<td>OPM: One pulse mode</td>
</tr>
<tr>
<td></td>
<td>0: Counter is not stopped at update event</td>
</tr>
<tr>
<td></td>
<td>1: Counter stops counting at the next update event (clearing the bit CEN)</td>
</tr>
<tr>
<td>Bit 2</td>
<td>URS: Update request source</td>
</tr>
<tr>
<td></td>
<td>This bit is set and cleared by software to select the UEV event sources.</td>
</tr>
<tr>
<td></td>
<td>0: Any of the following events generate an update interrupt or DMA request if enabled.</td>
</tr>
<tr>
<td></td>
<td>These events can be:</td>
</tr>
<tr>
<td></td>
<td>– Counter overflow/underflow</td>
</tr>
<tr>
<td></td>
<td>– Setting the UG bit</td>
</tr>
<tr>
<td></td>
<td>– Update generation through the slave mode controller</td>
</tr>
<tr>
<td></td>
<td>1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.</td>
</tr>
</tbody>
</table>
Bit 1  **UDIS**: Update disable

This bit is set and cleared by software to enable/disable UEV event generation.

0: UEV enabled. The Update (UEV) event is generated by one of the following events:
- Counter overflow/underflow
- Setting the UG bit
- Update generation through the slave mode controller

Buffered registers are then loaded with their preload values.

1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

Bit 0  **CEN**: Counter enable

0: Counter disabled
1: Counter enabled

*Note: External clock and gated mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.*

### 41.6.2 TIMx control register 2 (TIMx_CR2)(x = 16 to 17)

Address offset: 0x04

Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>13</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>12</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>9</td>
<td>OIS1N</td>
<td>Output Idle state 1 (OC1N output)</td>
</tr>
<tr>
<td>8</td>
<td>OIS1</td>
<td>Output Idle state 1 (OC1 output)</td>
</tr>
<tr>
<td>7</td>
<td>CCDS</td>
<td>Capture/compare DMA selection</td>
</tr>
<tr>
<td>6</td>
<td>CCUS</td>
<td>Capture/compare control update selection</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>3</td>
<td>CCPC</td>
<td>Capture/compare DMA selection</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>

Bits 15:10  Reserved, must be kept at reset value.

Bit 9  **OIS1N**: Output Idle state 1 (OC1N output)

0: OC1N=0 after a dead-time when MOE=0
1: OC1N=1 after a dead-time when MOE=0

*Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 8  **OIS1**: Output Idle state 1 (OC1 output)

0: OC1=0 (after a dead-time if OC1N is implemented) when MOE=0
1: OC1=1 (after a dead-time if OC1N is implemented) when MOE=0

*Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).*

Bits 7:4  Reserved, must be kept at reset value.

Bit 3  **CCDS**: Capture/compare DMA selection

0: CCx DMA request sent when CCx event occurs
1: CCx DMA requests sent when update event occurs

Bit 2  **CCUS**: Capture/compare control update selection

0: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit only.
1: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit or when an rising edge occurs on TRGI.

*Note: This bit acts only on channels that have a complementary output.*

Bit 1  Reserved, must be kept at reset value.
Bit 0 **CCPC**: Capture/compare preloaded control
- 0: CCxE, CCxNE and OCxM bits are not preloaded
- 1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated only when COM bit is set.

*Note: This bit acts only on channels that have a complementary output.*

### 41.6.3 TIMx DMA/interrupt enable register (TIMx_DIER)(x = 16 to 17)

Address offset: 0x0C
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:10 Reserved, must be kept at reset value.

- Bit 9 **CC1DE**: Capture/Compare 1 DMA request enable
  - 0: CC1 DMA request disabled
  - 1: CC1 DMA request enabled

- Bit 8 **UDE**: Update DMA request enable
  - 0: Update DMA request disabled
  - 1: Update DMA request enabled

- Bit 7 **BIE**: Break interrupt enable
  - 0: Break interrupt disabled
  - 1: Break interrupt enabled

- Bit 6 Reserved, must be kept at reset value.

- Bit 5 **COMIE**: COM interrupt enable
  - 0: COM interrupt disabled
  - 1: COM interrupt enabled

Bits 4:2 Reserved, must be kept at reset value.

- Bit 1 **CC1IE**: Capture/Compare 1 interrupt enable
  - 0: CC1 interrupt disabled
  - 1: CC1 interrupt enabled

- Bit 0 **UIE**: Update interrupt enable
  - 0: Update interrupt disabled
  - 1: Update interrupt enabled
41.6.4 TIMx status register (TIMx_SR)(x = 16 to 17)

Address offset: 0x10
Reset value: 0x0000

<table>
<thead>
<tr>
<th></th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td>rc_w0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:10 Reserved, must be kept at reset value.

Bit 9 CC1OF: Capture/Compare 1 overcapture flag
- This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.
- 0: No overcapture has been detected
- 1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set

Bit 8 Reserved, must be kept at reset value.

Bit 7 BIF: Break interrupt flag
- This flag is set by hardware as soon as the break input goes active. It can be cleared by software if the break input is not active.
- 0: No break event occurred
- 1: An active level has been detected on the break input

Bit 6 Reserved, must be kept at reset value.

Bit 5 COMIF: COM interrupt flag
- This flag is set by hardware on a COM event (once the capture/compare control bits –CCxE, CCxNE, OCxM– have been updated). It is cleared by software.
- 0: No COM event occurred
- 1: COM interrupt pending

Bits 4:2 Reserved, must be kept at reset value.

Bit 1 CC1IF: Capture/Compare 1 interrupt flag
- This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).
- 0: No compare match / No input capture occurred
- 1: A compare match or an input capture occurred

**If channel CC1 is configured as output:** this flag is set when the content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.

**If channel CC1 is configured as input:** this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).
41.6.5 TIMx event generation register (TIMx_EGR)(x = 16 to 17)
Address offset: 0x14
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BG</td>
<td>COMG</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>w</td>
<td>w</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CC1G</td>
<td>UG</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 BG: Break generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action.
1: A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled.

Bit 6 Reserved, must be kept at reset value.

Bit 5 COMG: Capture/Compare control update generation
This bit can be set by software, it is automatically cleared by hardware.
0: No action
1: When the CCPC bit is set, it is possible to update the CCxE, CCxNE and OCxM bits

Note: This bit acts only on channels that have a complementary output.

Bits 4:2 Reserved, must be kept at reset value.

Bit 1 CC1G: Capture/Compare 1 generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action.
1: A capture/compare event is generated on channel 1:

If channel CC1 is configured as output:
CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.

If channel CC1 is configured as input:
The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.

Bit 0 UG: Update generation
This bit can be set by software, it is automatically cleared by hardware.
0: No action.
1: Reinitialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected).
41.6.6 TIMx capture(compare) mode register 1  
(TMx_CCMR1)(x = 16 to 17)

Address offset: 0x18
Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

**Input capture mode:**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **IC1F[3:0]:** Input capture 1 filter

This bit-field defines the frequency used to sample T11 input and the length of the digital filter applied to T11. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

- 0000: No filter, sampling is done at fDTS
- 0001: fSAMPLING=fCK_INT, N=2
- 0010: fSAMPLING=fCK_INT, N=4
- 0011: fSAMPLING=fCK_INT, N=8
- 0100: fSAMPLING=fDTS/2, N=4
- 0101: fSAMPLING=fDTS/2, N=8
- 0110: fSAMPLING=fDTS/4, N=6
- 0111: fSAMPLING=fDTS/4, N=8
- 1000: fSAMPLING=fDTS/8, N=6
- 1001: fSAMPLING=fDTS/8, N=8
- 1010: fSAMPLING=fDTS/16, N=5
- 1011: fSAMPLING=fDTS/16, N=8
- 1100: fSAMPLING=fDTS/32, N=5
- 1101: fSAMPLING=fDTS/32, N=6
- 1110: fSAMPLING=fDTS/32, N=8

Bits 3:2 **IC1PSC[1:0]:** Input capture 1 prescaler

This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E='0' (TIMx_CCER register).

- 00: no prescaler, capture is done each time an edge is detected on the capture input.
- 01: capture is done once every 2 events
- 10: capture is done once every 4 events
- 11: capture is done once every 8 events
41.6.7 TIMx capture/compare mode register 1 [alternate]
(TIMx_CCMR1)(x = 16 to 17)

Address offset: 0x18
Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Output compare mode:

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:17 Reserved, must be kept at reset value.

Bits 15:7 Reserved, must be kept at reset value.
**General-purpose timers (TIM15/TIM16/TIM17)**

Bits 16, 6:4 **OC1M[3:0]**: Output Compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. This mode can be used when the timer serves as a software timebase. When the frozen mode is enabled during timer operation, the output keeps the state (active or inactive) it had before entering the frozen state.

0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.

0100: Force inactive level - OC1REF is forced low.

0101: Force active level - OC1REF is forced high.

0110: PWM mode 1 - Channel 1 is active as long as TIMx_CNT<TIMx_CCR1 else inactive.

0111: PWM mode 2 - Channel 1 is inactive as long as TIMx_CNT<TIMx_CCR1 else active.

All other values: Reserved

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.

The OC1M[3] bit is not contiguous, located in bit 16.

Bit 3 **OC1PE**: Output Compare 1 preload enable

0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.

1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

Bit 2 **OC1FE**: Output Compare 1 fast enable

This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.

0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.

1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently of the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OC1FE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 **CC1S[1:0]**: Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1 channel is configured as input, IC1 is mapped on TI1

Others: Reserved

Note: CC1S bits are writable only when the channel is OFF (CC1E = ‘0’ in TIMx_CCER).
41.6.8 TIMx capture/compare enable register (TIMx_CCER)(x = 16 to 17)

Address offset: 0x20
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CC1NP</td>
<td>CC1NE</td>
<td>CC1P</td>
<td>CC1E</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:4 Reserved, must be kept at reset value.

Bit 3 **CC1NP**: Capture/Compare 1 complementary output polarity

CC1 channel configured as output:
- 0: OC1N active high
- 1: OC1N active low

CC1 channel configured as input:
This bit is used in conjunction with CC1P to define the polarity of TI1FP1 and TI2FP1. Refer to the description of CC1P.

**Note**: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register and CC1S=’00’ (the channel is configured in output).
On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NP active bit takes the new value from the preloaded bit only when a commutation event is generated.
Bit 2 **CC1NE**: Capture/Compare 1 complementary output enable
0: Off - OC1N is not active. OC1N level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.
1: On - OC1N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.

Bit 1 **CC1P**: Capture/Compare 1 output polarity
0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)
1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

When CC1 channel is configured as input, both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.
- CC1NP=0, CC1P=0: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).
- CC1NP=0, CC1P=1: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is inverted (trigger operation in gated mode or encoder mode).
- CC1NP=1, CC1P=0: non-inverted/both edges. The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.
- CC1NP=1, CC1P=1: this configuration is reserved, it must not be used.

Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1P active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 0 **CC1E**: Capture/Compare 1 output enable
0: Capture mode disabled / OC1 is not active (see below)
1: Capture mode enabled / OC1 signal is output on the corresponding output pin

When CC1 channel is configured as output, the OC1 level depends on MOE, OSSI, OSSR, OIS1, OIS1N and CC1NE bits, regardless of the CC1E bits state. Refer to Table 349 for details.
### Table 349. Output control bits for complementary OCx and OCxN channels with break feature (TIM16/17)

<table>
<thead>
<tr>
<th>Control bits</th>
<th>Output states(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MOE bit</td>
<td>OSSI bit</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>X</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>X</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. When both outputs of a channel are not used (control taken over by GPIO controller), the OISx, OISxN, CCxP and CCxNP bits must be kept cleared.

**Note:** The state of the external I/O pins connected to the complementary OCx and OCxN channels depends on the OCx and OCxN channel state and GPIO control and alternate function registers.

### 41.6.9 TIMx counter (TIMx_CNT)(x = 16 to 17)

Address offset: 0x24
General-purpose timers (TIM15/TIM16/TIM17)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

CNT[15:0]

| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bit 31 UIFCPY: UIF Copy
This bit is a read-only copy of the UIF bit of the TIMx_ISR register. If the UIFREMAP bit in TIMx_CR1 is reset, bit 31 is reserved and read as 0.

Bits 30:16 Reserved, must be kept at reset value.

Bits 15:0 CNT[15:0]: Counter value

41.6.10 TIMx prescaler (TIMx_PSC)(x = 16 to 17)
Address offset: 0x28
Reset value: 0x0000

<table>
<thead>
<tr>
<th>PSC[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 PSC[15:0]: Prescaler value
The counter clock frequency (CK_CNT) is equal to $f_{CK_PSC} / (PSC[15:0] + 1)$.
PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in "reset mode").

41.6.11 TIMx auto-reload register (TIMx_ARR)(x = 16 to 17)
Address offset: 0x2C
Reset value: 0xFFFF

<table>
<thead>
<tr>
<th>ARR[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 ARR[15:0]: Auto-reload value
ARR is the value to be loaded in the actual auto-reload register.
Refer to the Section 41.4.1: Time-base unit on page 1765 for more details about ARR update and behavior.
The counter is blocked while the auto-reload value is null.
41.6.12 TIMx repetition counter register (TIMx_RCR)(x = 16 to 17)

Address offset: 0x30
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit Position</th>
<th>Description</th>
<th>Access</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15:8</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>7:0</td>
<td>REP[7:0]: Repetition counter value</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enabled, as well as the update interrupt generation rate, if this interrupt is enabled. Each time the REP_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP_CNT is reloaded with REP value only at the repetition update event U_RC, any write to the TIMx_RCR register is not taken in account until the next repetition update event. It means in PWM mode (REP+1) corresponds to the number of PWM periods in edge-aligned mode.

41.6.13 TIMx capture/compare register 1 (TIMx_CCR1)(x = 16 to 17)

Address offset: 0x34
Reset value: 0x0000

<table>
<thead>
<tr>
<th>Bit Position</th>
<th>Description</th>
<th>Access</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15:0</td>
<td>CCR1[15:0]: Capture/Compare 1 value</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

If channel CC1 is configured as output:
CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

If channel CC1 is configured as input:
CCR1 is the counter value transferred by the last input capture 1 event (IC1).
41.6.14 TIMx break and dead-time register (TIMx_BDTR) (x = 16 to 17)

Address offset: 0x44
Reset value: 0x0000 0000

| Bits 31:20 | Reserved, must be kept at reset value. |
| Bits 19:16 | BKF[3:0]: Break filter |
| This bit-field defines the frequency used to sample BRK input and the length of the digital filter applied to BRK. The digital filter is made of an event counter in which N events are needed to validate a transition on the output: |
| 0000: No filter, BRK acts asynchronously |
| 0001: fSAMPLING=fCK_INT, N=2 |
| 0010: fSAMPLING=fCK_INT, N=4 |
| 0011: fSAMPLING=fCK_INT, N=8 |
| 0100: fSAMPLING=fDTS/2, N=6 |
| 0101: fSAMPLING=fDTS/2, N=8 |
| 0110: fSAMPLING=fDTS/4, N=6 |
| 0111: fSAMPLING=fDTS/4, N=8 |
| 1000: fSAMPLING=fDTS/8, N=6 |
| 1001: fSAMPLING=fDTS/8, N=8 |
| 1010: fSAMPLING=fDTS/16, N=5 |
| 1011: fSAMPLING=fDTS/16, N=6 |
| 1100: fSAMPLING=fDTS/16, N=8 |
| 1101: fSAMPLING=fDTS/32, N=5 |
| 1110: fSAMPLING=fDTS/32, N=6 |
| 1111: fSAMPLING=fDTS/32, N=8 |
| This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). |

Bit 15 MOE: Main output enable
This bit is cleared asynchronously by hardware as soon as the break input is active. It is set by software or automatically depending on the AOE bit. It is acting only on the channels which are configured in output.
0: OC and OCN outputs are disabled or forced to idle state depending on the OSSR bit.
1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in TIMx_CCER register)
See OC/OCN enable description for more details (Section 41.6.8: TIMx capture/compare enable register (TIMx_CCER) (x = 16 to 17) on page 1832).
Bit 14  **AOE**: Automatic output enable
- 0: MOE can be set only by software
- 1: MOE can be set by software or automatically at the next update event (if the break input is not be active)

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bit 13  **BKP**: Break polarity
- 0: Break input BRK is active low
- 1: Break input BRK is active high

*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.*

Bit 12  **BKE**: Break enable
- 0: Break inputs (BRK and CCS clock failure event) disabled
- 1: Break inputs (BRK and CCS clock failure event) enabled

*Note: This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.*

Bit 11  **OSSR**: Off-state selection for Run mode
This bit is used when MOE=1 on channels that have a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer.

See OC/OCN enable description for more details ([Section 41.6.8: TIMx capture/compare enable register (TIMx_CCER)(x = 16 to 17) on page 1832](#)).
- 0: When inactive, OC/OCN outputs are disabled (the timer releases the output control which is taken over by the GPIO, which forces a Hi-Z state)
- 1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE=1 or CCxNE=1 (the output is still controlled by the timer).

*Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).*
Bit 10 **OSSI**: Off-state selection for Idle mode

This bit is used when MOE=0 on channels configured as outputs.

See OC/OCN enable description for more details (Section 41.6.8: TIMx capture/compare enable register (TIMx_CCER)(x = 16 to 17) on page 1832).

0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0)
1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE=1 or CCxNE=1. OC/OCN enable output signal=1)

*Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register)*.

Bits 9:8 **LOCK[1:0]**: Lock configuration

These bits offer a write protection against software errors.

00: LOCK OFF - No bit is write protected
01: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2 register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written.
10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written.
11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in TIMx_CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written.

*Note: The LOCK bits can be written only once after the reset. Once the TIMx_BDTR register has been written, their content is frozen until the next reset.*

Bits 7:0 **DTG[7:0]**: Dead-time generator setup

This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration.

\[
\begin{align*}
\text{DTG}[7:5] = 0xx & \Rightarrow DT = \text{DTG}[7:0] \times t_{\text{dtg}} = t_{\text{DTS}} \\
\text{DTG}[7:5] = 10x & \Rightarrow DT = (64 + \text{DTG}[5:0]) \times t_{\text{dtg}} = 2 \times t_{\text{DTS}} \\
\text{DTG}[7:5] = 110 & \Rightarrow DT = (32 + \text{DTG}[4:0]) \times t_{\text{dtg}} = 8 \times t_{\text{DTS}} \\
\text{DTG}[7:5] = 111 & \Rightarrow DT = (32 + \text{DTG}[4:0]) \times t_{\text{dtg}} = 16 \times t_{\text{DTS}}
\end{align*}
\]

Example if \( t_{\text{DTS}} = 125 \text{ ns} \) (8 MHz), dead-time possible values are:
0 to 15875 ns by 125 ns steps,
16 µs to 31750 ns by 250 ns steps,
32 µs to 63 µs by 1 µs steps,
64 µs to 126 µs by 2 µs steps

*Note: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).*

### 41.6.15 TIMx DMA control register (TIMx_DCR)(x = 16 to 17)

**Address offset**: 0x48

**Reset value**: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dbx</td>
<td>Dbe</td>
<td>DBL[4:0]</td>
<td>Dls</td>
<td>Dps</td>
<td>Dpe</td>
<td>DBA[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>
Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 **DBL[4:0]: DMA burst length**

This 5-bit field defines the length of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address), i.e. the number of transfers. Transfers can be in half-words or in bytes (see example below).

- 00000: 1 transfer,
- 00001: 2 transfers,
- 00010: 3 transfers,
- ...
- 10001: 18 transfers.

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 **DBA[4:0]: DMA base address**

This 5-bit field defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:
- 00000: TIMx_CR1,
- 00001: TIMx_CR2,
- 00010: TIMx_SMCR,
- ...

**Example:** Let us consider the following transfer: DBL = 7 transfers and DBA = TIMx_CR1. In this case the transfer is done to/from 7 registers starting from the TIMx_CR1 address.

### 41.6.16 TIMx DMA address for full transfer (TIMx_DMAR)(x = 16 to 17)

Address offset: 0x4C

Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**DMAB[15:0]: DMA register for burst accesses**

A read or write operation to the DMAR register accesses the register located at the address

(TIMx_CR1 address) + (DBA + DMA index) x 4

where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).
### 41.6.17 TIM16 alternate function register 1 (TIM16_AF1)

Address offset: 0x60  
Reset value: 0x0000 0001

<p>| | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:12 Reserved, must be kept at reset value.

**Bit 11 BKCMP2P**: BRK COMP2 input polarity  
This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.  
0: COMP2 input is active low  
1: COMP2 input is active high  
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

**Bit 10 BKCMP1P**: BRK COMP1 input polarity  
This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.  
0: COMP1 input is active low  
1: COMP1 input is active high  
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

**Bit 9 BKINP**: BRK BKIN input polarity  
This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.  
0: BKIN input is active low  
1: BKIN input is active high  
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

**Bit 8 BKDFBK1E**: BRK dfsdm1_break[1] enable  
This bit enables the dfsdm1_break[1] for the timer’s BRK input. dfsdm1_break[1] output is ‘OREd’ with the other BRK sources.  
0: dfsdm1_break[1] input disabled  
1: dfsdm1_break[1] input enabled  
*Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).*

Bits 7:3 Reserved, must be kept at reset value.
41.6.18 TIM16 input selection register (TIM16_TISEL)

Address offset: 0x68
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 **TI1SEL[3:0]:** selects Ti1[0] to Ti1[15] input
- 0000: TIM16_CH1 input
- 0001: LSI
- 0010: LSE
- 0011: WKUP_IT
- Other: Reserved
### 41.6.19 TIM17 alternate function register 1 (TIM17_AF1)

Address offset: 0x60  
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:12 Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
| 11  | BKMP2P: BRK COMP2 input polarity | This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.  
   0: COMP2 input is active low  
   1: COMP2 input is active high  
   *Note:* This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). |
| 10  | BKMP1P: BRK COMP1 input polarity | This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.  
   0: COMP1 input is active low  
   1: COMP1 input is active high  
   *Note:* This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). |
| 9   | BKINP: BRK BKIN input polarity | This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.  
   0: BKIN input is active low  
   1: BKIN input is active high  
   *Note:* This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). |
| 8   | BKDF1BK2E: BRK dfsdm1_b[2] enable | This bit enables the dfsdm1_b[2] for the timer's BRK input. dfsdm1_b[2] output is 'OREd' with the other BRK sources.  
   0: dfsdm1_b[2] input disabled  
   1: dfsdm1_b[2] input enabled  
   *Note:* This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). |
| 7:3 Reserved, must be kept at reset value. |
Bit 2 **BKCMP2E**: BRK COMP2 enable
This bit enables the COMP2 for the timer’s BRK input. COMP2 output is ‘ORed’ with the other BRK sources.
0: COMP2 input disabled
1: COMP2 input enabled
*Note*: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 1 **BKCMP1E**: BRK COMP1 enable
This bit enables the COMP1 for the timer’s BRK input. COMP1 output is ‘ORed’ with the other BRK sources.
0: COMP1 input disabled
1: COMP1 input enabled
*Note*: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 0 **BKINE**: BRK BKIN input enable
This bit enables the BKIN alternate function input for the timer’s BRK input. BKIN input is ‘ORed’ with the other BRK sources.
0: BKIN input disabled
1: BKIN input enabled
*Note*: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

### 41.6.20 TIM17 input selection register (TIM17_TISEL)

Address offset: 0x68
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4 Reserves, must be kept at reset value.

Bits 3:0 **TI1SEL[3:0]**: selects TI1[0] to TI1[15] input
0000: TIM17_CH1 input
0010: HSE_1MHz
0011: MCO1
Others: Reserved
0x2C

TIMx_ARR

Reset value

RM0433 Rev 8

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Reset value

0

0

1

0

0

1

0

0

1

0

0

1

0

0

1

0

0

1

0

0

1

0

0

1

0

0

1

0

0

1
0

IC1F[3:0]

0
0
0
0
0
0
0

Reset value
CC1E

0

UIF

Res.

Res.

Res.

COMIF

0
0

UG

0

CC1IF

Res.

Res.

Res.

BIF

CC1IE
UIE

Res.

Res.

Res.

COMIE

Res.

Res.

0

CC1G

OC1M
[2:0]
OC1FE

0
OC1PE

0

CC1P

0

COMG

0

CC1NE

0
Res.

BIE
0

Res.

UDE
0

CC1NP

0

Res.

Reset value

Res.

Reset value
BG

Res.

0

Res.

Res.

ARPE

Res.

OPM
URS
UDIS
CEN

0
0
0

CCUS
Res.
CCPC

Res.

Res.

Res.

0

CCDS

Res.

Res.

Res.

OIS1

Res.

0

Res.
0

OIS1N

UIFREMA

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

0

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

0

0

Res.

Res.

CC1DE

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

0

CC1OF

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

CKD
[1:0]

0

Res.

Res.

Res.

Res.

Reset value

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Reset value

Res.

Res.

Res.

Res.

Res.

Res.

Res.

OC1M[3]

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Reset value

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Reset value

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Reset value

Res.

Res.

Res.

Res.

Res.

Res.

Res.

Res.

TIMx_PSC

Res.

0

Res.

Reset value

Res.

TIMx_CNT

Res.

0x28
TIMx_CCER

Res.

TIMx_CCMR1
Input Capture
mode
Res.

TIMx_CCMR1
Output
Compare mode

Res.

0x24
TIMx_EGR

Res.

0x20
TIMx_SR

Res.

0x18
TIMx_DIER

Res.

0x14
TIMx_CR2

Res.

0x10
TIMx_CR1

Res.

0x0C

UIFCPY or Res.

0x04

31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0

Register
name

Res.

0x00

Res.

Offset

Res.

41.6.21

Res.

RM0433
General-purpose timers (TIM15/TIM16/TIM17)

TIM16/TIM17 register map

TIM16/TIM17 registers are mapped as 16-bit addressable registers as described in the table
below:
Table 350. TIM16/TIM17 register map and reset values

0
0
0

0
0

0
0

CC1
S
[1:0]

0

IC1
PSC
[1:0]

0
0
CC1
S
[1:0]

0

0
0
0
0

CNT[15:0]

PSC[15:0]

ARR[15:0]

0

0

0

0

0

0

0

0

0

0

0

0

1

1

1

1

1

1

1845/3353

1846


Refer to Section 2.3 on page 129 for the register boundary addresses.
42 Basic timers (TIM6/TIM7)

42.1 TIM6/TIM7 introduction

The basic timers TIM6 and TIM7 consist of a 16-bit auto-reload counter driven by a programmable prescaler.

They may be used as generic timers for time base generation but they are also specifically used to drive the digital-to-analog converter (DAC). In fact, the timers are internally connected to the DAC and are able to drive it through their trigger outputs.

The timers are completely independent, and do not share any resources.

42.2 TIM6/TIM7 main features

Basic timer (TIM6/TIM7) features include:
- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide (also “on the fly”) the counter clock frequency by any factor between 1 and 65535
- Synchronization circuit to trigger the DAC
- Interrupt/DMA generation on the update event: counter overflow

**Figure 514. Basic timer block diagram**

![Basic timer block diagram](image)
42.3 TIM6/TIM7 functional description

42.3.1 Time-base unit

The main block of the programmable timer is a 16-bit upcounter with its related auto-reload register. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:
- Counter Register (TIMx_CNT)
- Prescaler Register (TIMx_PSC)
- Auto-Reload Register (TIMx_ARR)

The auto-reload register is preloaded. The preload register is accessed each time an attempt is made to write or read the auto-reload register. The contents of the preload register are transferred into the shadow register permanently or at each update event UEV, depending on the auto-reload preload enable bit (ARPE) in the TIMx_CR1 register. The update event is sent when the counter reaches the overflow value and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detail for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in the TIMx_CR1 register is set.

Note that the actual counter enable signal CNT_EN is set 1 clock cycle after CEN.

Prescaler description

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx_PSC register). It can be changed on the fly as the TIMx_PSC control register is buffered. The new prescaler ratio is taken into account at the next update event.

Figure 515 and Figure 516 give some examples of the counter behavior when the prescaler ratio is changed on the fly.
**Figure 515. Counter timing diagram with prescaler division change from 1 to 2**

- **CK_PSC**: 00 01 FA FBF7 F8 F9 FC
- **CEN**: 0 1
- **Timer clock = CK_CNT**: 0 1
- **Counter register**: F7 F8 F9 FA FB FC 00 01 02 03
- **Update event (UEV)**: 0 1
- **Prescaler control register**: 0 1
- **Prescaler buffer**: 0 1
- **Prescaler counter**: 0 0 1 0 1 0 1 0 1

**Figure 516. Counter timing diagram with prescaler division change from 1 to 4**

- **CK_PSC**: 00 01 FA FBF7 F8 F9 FC
- **CEN**: 0 3
- **Timer clock = CK_CNT**: 0 3
- **Counter register**: F7 F8 F9 FA FB FC 00 01
- **Update event (UEV)**: 0 3
- **Prescaler control register**: 0 3
- **Prescaler buffer**: 0 3
- **Prescaler counter**: 0 0 1 0 1 0 1 0 1
42.3.2 Counting mode

The counter counts from 0 to the auto-reload value (contents of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

An update event can be generate at each counter overflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller).

The UEV event can be disabled by software by setting the UDIS bit in the TIMx_CR1 register. This avoids updating the shadow registers while writing new values into the preload registers. In this way, no update event occurs until the UDIS bit has been cleared, however, the counter and the prescaler counter both restart from 0 (but the prescale rate does not change). In addition, if the URS (update request selection) bit in the TIMx_CR1 register is set, setting the UG bit generates an update event UEV, but the UIF flag is not set (so no interrupt or DMA request is sent).

When an update event occurs, all the registers are updated and the update flag (UIF bit in the TIMx_SR register) is set (depending on the URS bit):
- The buffer of the prescaler is reloaded with the preload value (contents of the TIMx_PSC register)
- The auto-reload shadow register is updated with the preload value (TIMx_ARR)

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR = 0x36.

**Figure 517. Counter timing diagram, internal clock divided by 1**

![Counter timing diagram](image)
Figure 518. Counter timing diagram, internal clock divided by 2

Figure 519. Counter timing diagram, internal clock divided by 4
Figure 520. Counter timing diagram, internal clock divided by N

Figure 521. Counter timing diagram, update event when ARPE = 0 (TIMx_ARR not preloaded)
42.3.3 UIF bit remapping

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the Update Interrupt Flag UIF into the timer counter register’s bit 31 (TIMxCNT[31]). This allows to atomically read both the counter value and a potential roll-over condition signaled by the UIFCPY flag. In particular cases, it can ease the calculations by avoiding race conditions caused for instance by a processing shared between a background task (counter reading) and an interrupt (Update Interrupt).

There is no latency between the assertions of the UIF and UIFCPY flags.

42.3.4 Clock source

The counter clock is provided by the Internal clock (CK_INT) source.

The CEN (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed only by software (except for UG that remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.

Figure 523 shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.
42.3.5 Debug mode

When the microcontroller enters the debug mode (Cortex®-M7 with FPU core - halted), the TIMx counter either continues to work normally or stops, depending on the DBG_TIMx_STOP configuration bit in the DBGMCU module. For more details, refer to Section 60.5.8: Microcontroller debug unit (DBGMCU).

42.4 TIM6/TIM7 registers

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions. The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

42.4.1 TIMx control register 1 (TIMx_CR1)(x = 6 to 7)

Address offset: 0x00
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP: UIF status bit remapping

0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.
1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bits 10:8 Reserved, must be kept at reset value.
Bit 7 **ARPE**: Auto-reload preload enable
   0: TIMx_ARR register is not buffered.
   1: TIMx_ARR register is buffered.

Bits 6:4 Reserved, must be kept at reset value.

Bit 3 **OPM**: One-pulse mode
   0: Counter is not stopped at update event
   1: Counter stops counting at the next update event (clearing the CEN bit).

Bit 2 **URS**: Update request source
   This bit is set and cleared by software to select the UEV event sources.
   0: Any of the following events generates an update interrupt or DMA request if enabled.
   These events can be:
     – Counter overflow/underflow
     – Setting the UG bit
     – Update generation through the slave mode controller
   1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.

Bit 1 **UDIS**: Update disable
   This bit is set and cleared by software to enable/disable UEV event generation.
   0: UEV enabled. The Update (UEV) event is generated by one of the following events:
     – Counter overflow/underflow
     – Setting the UG bit
     – Update generation through the slave mode controller
   Buffered registers are then loaded with their preload values.
   1: UEV disabled. The Update event is not generated, shadow registers keep their value
   (ARR, PSC). However the counter and the prescaler are reinitialized if the UG bit is set or if
   a hardware reset is received from the slave mode controller.

Bit 0 **CEN**: Counter enable
   0: Counter disabled
   1: Counter enabled

   *Note: Gated mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.*

   CEN is cleared automatically in one-pulse mode, when an update event occurs.
42.4.2 TIMx control register 2 (TIMx_CR2)(x = 6 to 7)

Address offset: 0x04
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 15:7 Reserved, must be kept at reset value.

Bits 6:4 **MMS[2:0]: Master mode selection**

These bits are used to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:

000: **Reset** - the UG bit from the TIMx_EGR register is used as a trigger output (TRGO). If reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.

001: **Enable** - the Counter enable signal, CNT_EN, is used as a trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic OR between CEN control bit and the trigger input when configured in gated mode.

When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in the TIMx_SMCR register).

010: **Update** - The update event is selected as a trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.

*Note: The clock of the slave timer or ADC must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.*

Bits 3:0 Reserved, must be kept at reset value.

42.4.3 TIMx DMA/Interrupt enable register (TIMx_DIER)(x = 6 to 7)

Address offset: 0x0C
Reset value: 0x0000

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>UDE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 15:9 Reserved, must be kept at reset value.

Bit 8 **UDE: Update DMA request enable**

0: Update DMA request disabled.
1: Update DMA request enabled.

Bits 7:1 Reserved, must be kept at reset value.

Bit 0 **UIE: Update interrupt enable**

0: Update interrupt disabled.
1: Update interrupt enabled.
42.4.4 TIMx status register (TIMx_SR)(x = 6 to 7)

Address offset: 0x10
Reset value: 0x0000

|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|

Bits 15:1 Reserved, must be kept at reset value.

- **Bit 0** UIF: Update interrupt flag
  - This bit is set by hardware on an update event. It is cleared by software.
  - 0: No update occurred.
  - 1: Update interrupt pending. This bit is set by hardware when the registers are updated:
    - At overflow or underflow regarding the repetition counter value and if UDIS = 0 in the TIMx_CR1 register.
    - When CNT is reinitialized by software using the UG bit in the TIMx_EGR register, if URS = 0 and UDIS = 0 in the TIMx_CR1 register.

42.4.5 TIMx event generation register (TIMx_EGR)(x = 6 to 7)

Address offset: 0x14
Reset value: 0x0000

|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|

Bits 15:1 Reserved, must be kept at reset value.

- **Bit 0** UG: Update generation
  - This bit can be set by software, it is automatically cleared by hardware.
  - 0: No action.
  - 1: Re-initializes the timer counter and generates an update of the registers. Note that the prescaler counter is cleared too (but the prescaler ratio is not affected).

42.4.6 TIMx counter (TIMx_CNT)(x = 6 to 7)

Address offset: 0x24
Reset value: 0x0000 0000

|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|

<table>
<thead>
<tr>
<th>CNT[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>
42.4.7 TIMx prescaler (TIMx_PSC)(x = 6 to 7)

Address offset: 0x28
Reset value: 0x0000

<table>
<thead>
<tr>
<th></th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSC[15:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 **PSC[15:0]:** Prescaler value

The counter clock frequency CK_CNT is equal to fCK_PSC / (PSC[15:0] + 1).

PSC contains the value to be loaded into the active prescaler register at each update event.

(including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

42.4.8 TIMx auto-reload register (TIMx_ARR)(x = 6 to 7)

Address offset: 0x2C
Reset value: 0xFFFF

<table>
<thead>
<tr>
<th></th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARR[15:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 15:0 **ARR[15:0]:** Prescaler value

ARR is the value to be loaded into the actual auto-reload register.
Refer to Section 42.3.1: Time-base unit on page 1848 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.
# 42.4.9 TIMx register map

TIMx registers are mapped as 16-bit addressable registers as described in the table below:

<table>
<thead>
<tr>
<th>Table 351. TIMx register map and reset values</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset</td>
</tr>
<tr>
<td>--------</td>
</tr>
</tbody>
</table>
43  Low-power timer (LPTIM)

43.1  Introduction

The LPTIM is a 16-bit timer that benefits from the ultimate developments in power consumption reduction. Thanks to its diversity of clock sources, the LPTIM is able to keep running in all power modes except for Standby mode. Given its capability to run even with no internal clock source, the LPTIM can be used as a “Pulse Counter” which can be useful in some applications. Also, the LPTIM capability to wake up the system from low-power modes, makes it suitable to realize “Timeout functions” with extremely low power consumption.

The LPTIM introduces a flexible clock scheme that provides the needed functionalities and performance, while minimizing the power consumption.

43.2  LPTIM main features

- 16 bit upcounter
- 3-bit prescaler with 8 possible dividing factors (1,2,4,8,16,32,64,128)
- Selectable clock
  - Internal clock sources: configurable internal clock source (see RCC section)
  - External clock source over LPTIM input (working with no embedded oscillator running, used by Pulse Counter application)
- 16 bit ARR autoreload register
- 16 bit compare register
- Continuous/One-shot mode
- Selectable software/hardware input trigger
- Programmable Digital Glitch filter
- Configurable output: Pulse, PWM
- Configurable I/O polarity
- Encoder mode
43.3 LPTIM implementation

Table 352 describes LPTIM implementation on STM32H742, STM32H743/753 and STM32H750 devices.

<table>
<thead>
<tr>
<th>LPTIM modes/features(1)</th>
<th>LPTIM1</th>
<th>LPTIM2</th>
<th>LPTIM3</th>
<th>LPTIM4</th>
<th>LPTIM5</th>
</tr>
</thead>
<tbody>
<tr>
<td>Encoder mode</td>
<td>X</td>
<td>X</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

1. X = supported.

43.4 LPTIM functional description

43.4.1 LPTIM block diagram

Figure 524. Low-power timer block diagram (LPTIM1 and LPTIM2)
Figure 525. Low-power timer block diagram (LPTIM3)

Figure 526. Low-power timer block diagram (LPTIM4 and LPTIM5)
43.4.2 LPTIM pins and internal signals

The following tables provide the list of LPTIM pins and internal signals, respectively.

<table>
<thead>
<tr>
<th>Table 353. LPTIM input/output pins</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Names</strong></td>
</tr>
<tr>
<td>LPTIM_IN1</td>
</tr>
<tr>
<td>LPTIM_IN2</td>
</tr>
<tr>
<td>LPTIM_ETR</td>
</tr>
<tr>
<td>LPTIM_OUT</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 354. LPTIM internal signals</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Names</strong></td>
</tr>
<tr>
<td>lptim_pclk</td>
</tr>
<tr>
<td>lptim_ker_ck</td>
</tr>
<tr>
<td>lptim_in1_mux1</td>
</tr>
<tr>
<td>lptim_in1_mux2</td>
</tr>
<tr>
<td>lptim_in1_mux3</td>
</tr>
<tr>
<td>lptim_in2_mux1</td>
</tr>
<tr>
<td>lptim_in2_mux2</td>
</tr>
<tr>
<td>lptim_in2_mux3</td>
</tr>
<tr>
<td>lptim_ext_trigx</td>
</tr>
<tr>
<td>lptim_out</td>
</tr>
<tr>
<td>lptim_it</td>
</tr>
<tr>
<td>lptim_wakeup</td>
</tr>
</tbody>
</table>

43.4.3 LPTIM input and trigger mapping

The LPTIM external trigger and input connections are detailed hereafter:

<table>
<thead>
<tr>
<th>Table 355. LPTIM1 external trigger connection</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>TRIGSEL</strong></td>
</tr>
<tr>
<td>lptim_ext_trig0</td>
</tr>
<tr>
<td>lptim_ext_trig1</td>
</tr>
<tr>
<td>lptim_ext_trig2</td>
</tr>
<tr>
<td>lptim_ext_trig3</td>
</tr>
<tr>
<td>lptim_ext_trig4</td>
</tr>
<tr>
<td>lptim_ext_trig5</td>
</tr>
</tbody>
</table>
### Table 355. LPTIM1 external trigger connection (continued)

<table>
<thead>
<tr>
<th>TRIGSEL</th>
<th>External trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_ext_trig6</td>
<td>COMP1_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig7</td>
<td>COMP2_OUT</td>
</tr>
</tbody>
</table>

### Table 356. LPTIM2 external trigger connection

<table>
<thead>
<tr>
<th>TRIGSEL</th>
<th>External trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_ext_trig0</td>
<td>GPIO pin as LPTIM2_ETR alternate function</td>
</tr>
<tr>
<td>lptim_ext_trig1</td>
<td>RTC_ALARMA</td>
</tr>
<tr>
<td>lptim_ext_trig2</td>
<td>RTC_ALARMB</td>
</tr>
<tr>
<td>lptim_ext_trig3</td>
<td>RTC_TAMP1_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig4</td>
<td>RTC_TAMP2_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig5</td>
<td>RTC_TAMP3_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig6</td>
<td>COMP1_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig7</td>
<td>COMP2_OUT</td>
</tr>
</tbody>
</table>

### Table 357. LPTIM3 external trigger connection

<table>
<thead>
<tr>
<th>TRIGSEL</th>
<th>External trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_ext_trig0</td>
<td>LPTIM2_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig1</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_ext_trig2</td>
<td>LPTIM4_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig3</td>
<td>LPTIM5_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig4</td>
<td>SAI1_FS_A</td>
</tr>
<tr>
<td>lptim_ext_trig5</td>
<td>SAI1_FS_B</td>
</tr>
<tr>
<td>lptim_ext_trig6</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_ext_trig7</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

### Table 358. LPTIM4 external trigger connection

<table>
<thead>
<tr>
<th>TRIGSEL</th>
<th>External trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_ext_trig0</td>
<td>LPTIM2_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig1</td>
<td>LPTIM3_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig2</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_ext_trig3</td>
<td>LPTIM5_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig4</td>
<td>SAI2_FS_A</td>
</tr>
<tr>
<td>lptim_ext_trig5</td>
<td>SAI2_FS_B</td>
</tr>
</tbody>
</table>
Table 358. LPTIM4 external trigger connection (continued)

<table>
<thead>
<tr>
<th>TRIGSEL</th>
<th>External trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_ext_trig6</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_ext_trig7</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

Table 359. LPTIM5 external trigger connection

<table>
<thead>
<tr>
<th>TRIGSEL</th>
<th>External trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_ext_trig0</td>
<td>LPTIM2_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig1</td>
<td>LPTIM3_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig2</td>
<td>LPTIM4_OUT</td>
</tr>
<tr>
<td>lptim_ext_trig3</td>
<td>SAI4_FS_A</td>
</tr>
<tr>
<td>lptim_ext_trig4</td>
<td>SAI4_FS_B</td>
</tr>
<tr>
<td>lptim_ext_trig5</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_ext_trig6</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_ext_trig7</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

Table 360. LPTIM1 input 1 connection

<table>
<thead>
<tr>
<th>lptim_in1_mux</th>
<th>LPTIM1 input 1 connected to</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_in1_mux0</td>
<td>GPIO pin as LPTIM1_IN1 alternate function</td>
</tr>
<tr>
<td>lptim_in1_mux1</td>
<td>COMP1_OUT</td>
</tr>
<tr>
<td>lptim_in1_mux2</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_in1_mux3</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

Table 361. LPTIM1 input 2 connection

<table>
<thead>
<tr>
<th>lptim_in2_mux</th>
<th>LPTIM1 input 2 connected to</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_in2_mux0</td>
<td>GPIO pin as LPTIM1_IN2 alternate function</td>
</tr>
<tr>
<td>lptim_in2_mux1</td>
<td>COMP2_OUT</td>
</tr>
<tr>
<td>lptim_in2_mux2</td>
<td>Not connected</td>
</tr>
<tr>
<td>lptim_in2_mux3</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

Table 362. LPTIM2 input 1 connection

<table>
<thead>
<tr>
<th>lptim_in1_mux</th>
<th>LPTIM2 input 1 connected to</th>
</tr>
</thead>
<tbody>
<tr>
<td>lptim_in1_mux0</td>
<td>GPIO pin as LPTIM2_IN1 alternate function</td>
</tr>
<tr>
<td>lptim_in1_mux1</td>
<td>COMP1_OUT</td>
</tr>
<tr>
<td>lptim_in1_mux2</td>
<td>COMP2_OUT</td>
</tr>
<tr>
<td>lptim_in1_mux3</td>
<td>COMP1_OUT OR COMP2_OUT</td>
</tr>
</tbody>
</table>
43.4.4 LPTIM reset and clocks

The LPTIM can be clocked using several clock sources. It can be clocked using an internal clock signal which can be any configurable internal clock source selectable through the RCC (see RCC section for more details). Also, the LPTIM can be clocked using an external clock signal injected on its external Input1. When clocked with an external clock source, the LPTIM may run in one of these two possible configurations:

- The first configuration is when the LPTIM is clocked by an external signal but in the same time an internal clock signal is provided to the LPTIM from configurable internal clock source (see RCC section).
- The second configuration is when the LPTIM is solely clocked by an external clock source through its external Input1. This configuration is the one used to realize Timeout function or Pulse counter function when all the embedded oscillators are turned off after entering a low-power mode.

Programming the CKSEL and COUNTMODE bits allows controlling whether the LPTIM will use an external clock source or an internal one.

When configured to use an external clock source, the CKPOL bits are used to select the external clock signal active edge. If both edges are configured to be active ones, an internal clock signal should also be provided (first configuration). In this case, the internal clock signal frequency should be at least four times higher than the external clock signal frequency.

43.4.5 Glitch filter

The LPTIM inputs, either external (mapped to GPIOs) or internal (mapped on the chip-level to other embedded peripherals), are protected with digital filters that prevent any glitches and noise perturbations to propagate inside the LPTIM. This is in order to prevent spurious counts or triggers.

Before activating the digital filters, an internal clock source should first be provided to the LPTIM. This is necessary to guarantee the proper operation of the filters.
The digital filters are divided into two groups:

- The first group of digital filters protects the LPTIM external inputs. The digital filters sensitivity is controlled by the CKFLT bits.
- The second group of digital filters protects the LPTIM internal trigger inputs. The digital filters sensitivity is controlled by the TRGFLT bits.

**Note:** The digital filters sensitivity is controlled by groups. It is not possible to configure each digital filter sensitivity separately inside the same group.

The filter sensitivity acts on the number of consecutive equal samples that should be detected on one of the LPTIM inputs to consider a signal level change as a valid transition. *Figure 527* shows an example of glitch filter behavior in case of a 2 consecutive samples programmed.

### Figure 527. Glitch filter timing diagram

![Glitch filter timing diagram](image)

**Note:** In case no internal clock signal is provided, the digital filter must be deactivated by setting the CKFLT and TRGFLT bits to '0'. In that case, an external analog filter may be used to protect the LPTIM external inputs against glitches.

#### 43.4.6 Prescaler

The LPTIM 16-bit counter is preceded by a configurable power-of-2 prescaler. The prescaler division ratio is controlled by the PRESC[2:0] 3-bit field. The table below lists all the possible division ratios:

<table>
<thead>
<tr>
<th>Programming</th>
<th>Dividing Factor</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>/1</td>
</tr>
<tr>
<td>001</td>
<td>/2</td>
</tr>
<tr>
<td>010</td>
<td>/4</td>
</tr>
<tr>
<td>011</td>
<td>/8</td>
</tr>
<tr>
<td>100</td>
<td>/16</td>
</tr>
<tr>
<td>101</td>
<td>/32</td>
</tr>
<tr>
<td>110</td>
<td>/64</td>
</tr>
<tr>
<td>111</td>
<td>/128</td>
</tr>
</tbody>
</table>

*Table 365. Prescaler division ratios*
43.4.7 Trigger multiplexer

The LPTIM counter may be started either by software or after the detection of an active edge on one of the 8 trigger inputs.

TRIGEN[1:0] is used to determine the LPTIM trigger source:

- When TRIGEN[1:0] equals '00', The LPTIM counter is started as soon as one of the CNTSTRT or the SNGSTRT bits is set by software. The three remaining possible values for the TRIGEN[1:0] are used to configure the active edge used by the trigger inputs. The LPTIM counter starts as soon as an active edge is detected.
- When TRIGEN[1:0] is different than '00', TRIGSEL[2:0] is used to select which of the 8 trigger inputs is used to start the counter.

The external triggers are considered asynchronous signals for the LPTIM. So after a trigger detection, a two-counter-clock period latency is needed before the timer starts running due to the synchronization.

If a new trigger event occurs when the timer is already started it will be ignored (unless timeout function is enabled).

**Note:** The timer must be enabled before setting the SNGSTRT/CNTSTRT bits. Any write on these bits when the timer is disabled will be discarded by hardware.

**Note:** When starting the counter by software (TRIGEN[1:0] = 00), there is a delay of 3 kernel clock cycles between the LPTIM_CR register update (set one of SNGSTRT or CNTSTRT bits) and the effective start of the counter.

43.4.8 Operating mode

The LPTIM features two operating modes:

- The Continuous mode: the timer is free running, the timer is started from a trigger event and never stops until the timer is disabled
- One-shot mode: the timer is started from a trigger event and stops when reaching the ARR value.

**One-shot mode**

To enable the one-shot counting, the SNGSTRT bit must be set.

A new trigger event will re-start the timer. Any trigger event occurring after the counter starts and before the counter reaches ARR will be discarded.

In case an external trigger is selected, each external trigger event arriving after the SNGSTRT bit is set, and after the counter register has stopped (contains zero value), will start the counter for a new one-shot counting cycle as shown in Figure 528.
Set-once mode activated:

It should be noted that when the WAVE bit-field in the LPTIM_CFGR register is set, the Set-once mode is activated. In this case, the counter is only started once following the first trigger, and any subsequent trigger event is discarded as shown in Figure 529.

Figure 529. LPTIM output waveform, Single counting mode configuration and Set-once mode activated (WAVE bit is set)

In case of software start (TRIGEN[1:0] = ‘00’), the SNGSTRT setting will start the counter for one-shot counting.

Continuous mode

To enable the continuous counting, the CNTSTRT bit must be set.

In case an external trigger is selected, an external trigger event arriving after CNTSTRT is set will start the counter for continuous counting. Any subsequent external trigger event will be discarded as shown in Figure 530.

In case of software start (TRIGEN[1:0] = ‘00’), setting CNTSTRT will start the counter for continuous counting.
SNGSTRT and CNTSTRT bits can only be set when the timer is enabled (The ENABLE bit is set to '1'). It is possible to change “on the fly” from One-shot mode to Continuous mode.

If the Continuous mode was previously selected, setting SNGSTRT will switch the LPTIM to the One-shot mode. The counter (if active) will stop as soon as it reaches ARR.

If the One-shot mode was previously selected, setting CNTSTRT will switch the LPTIM to the Continuous mode. The counter (if active) will restart as soon as it reaches ARR.

43.4.9 Timeout function

The detection of an active edge on one selected trigger input can be used to reset the LPTIM counter. This feature is controlled through the TIMOUT bit.

The first trigger event will start the timer, any successive trigger event will reset the counter and the timer will restart.

A low-power timeout function can be realized. The timeout value corresponds to the compare value; if no trigger occurs within the expected time frame, the MCU is waked-up by the compare match event.

43.4.10 Waveform generation

Two 16-bit registers, the LPTIM_ARR (autoreload register) and LPTIM_CMP (compare register), are used to generate several different waveforms on LPTIM output

The timer can generate the following waveforms:

- The PWM mode: the LPTIM output is set as soon as the counter value in LPTIM_CNT exceeds the compare value in LPTIM_CMP. The LPTIM output is reset as soon as a match occurs between the LPTIM_ARR and the LPTIM_CNT registers.
- The One-pulse mode: the output waveform is similar to the one of the PWM mode for the first pulse, then the output is permanently reset
- The Set-once mode: the output waveform is similar to the One-pulse mode except that the output is kept to the last signal level (depends on the output configured polarity).

The above described modes require that the LPTIM_ARR register value be strictly greater than the LPTIM_CMP register value.
The LPTIM output waveform can be configured through the WAVE bit as follow:

- Resetting the WAVE bit to ‘0’ forces the LPTIM to generate either a PWM waveform or a One pulse waveform depending on which bit is set: CNTSTRT or SNGSTRT.
- Setting the WAVE bit to ‘1’ forces the LPTIM to generate a Set-once mode waveform.

The WAVPOL bit controls the LPTIM output polarity. The change takes effect immediately, so the output default value will change immediately after the polarity is re-configured, even before the timer is enabled.

Signals with frequencies up to the LPTIM clock frequency divided by 2 can be generated. Figure 531 below shows the three possible waveforms that can be generated on the LPTIM output. Also, it shows the effect of the polarity change using the WAVPOL bit.

**Figure 531. Waveform generation**

```
LPTIM.ARR Compare
  PWM
  One shot
  Set once
> Pol = 0

LPTIM.ARR Compare
  PWM
  One shot
  Set once
> Pol = 1
```

### 43.4.11 Register update

The LPTIM.ARR register and LPTIM.CMP register are updated immediately after the APB bus write operation, or at the end of the current period if the timer is already started.

The PRELOAD bit controls how the LPTIM.ARR and the LPTIM.CMP registers are updated:

- When the PRELOAD bit is reset to ‘0’, the LPTIM.ARR and the LPTIM.CMP registers are immediately updated after any write access.
- When the PRELOAD bit is set to ‘1’, the LPTIM.ARR and the LPTIM.CMP registers are updated at the end of the current period, if the timer has been already started.

The LPTIM APB interface and the LPTIM kernel logic use different clocks, so there is some latency between the APB write and the moment when these values are available to the
counter comparator. Within this latency period, any additional write into these registers must be avoided.

The ARROK flag and the CMPOK flag in the LPTIM_ISR register indicate when the write operation is completed to respectively the LPTIM_ARR register and the LPTIM_CMP register.

After a write to the LPTIM_ARR register or the LPTIM_CMP register, a new write operation to the same register can only be performed when the previous write operation is completed. Any successive write before respectively the ARROK flag or the CMPOK flag be set, will lead to unpredictable results.

43.4.12 Counter mode

The LPTIM counter can be used to count external events on the LPTIM Input1 or it can be used to count internal clock cycles. The CKSEL and COUNTMODE bits control which source will be used for updating the counter.

In case the LPTIM is configured to count external events on Input1, the counter can be updated following a rising edge, falling edge or both edges depending on the value written to the CKPOL[1:0] bits.

The count modes below can be selected, depending on CKSEL and COUNTMODE values:

- **CKSEL = 0**: the LPTIM is clocked by an internal clock source
  - COUNTMODE = 0
    - The LPTIM is configured to be clocked by an internal clock source and the LPTIM counter is configured to be updated following each internal clock pulse.
  - COUNTMODE = 1
    - The LPTIM external Input1 is sampled with the internal clock provided to the LPTIM.
    - Consequently, in order not to miss any event, the frequency of the changes on the external Input1 signal should never exceed the frequency of the internal clock provided to the LPTIM. Also, the internal clock provided to the LPTIM must not be prescaled (PRESC[2:0] = 000).

- **CKSEL = 1**: the LPTIM is clocked by an external clock source
  - COUNTMODE value is don’t care.
  - In this configuration, the LPTIM has no need for an internal clock source (except if the glitch filters are enabled). The signal injected on the LPTIM external Input1 is used as system clock for the LPTIM. This configuration is suitable for operation modes where no embedded oscillator is enabled.
  - For this configuration, the LPTIM counter can be updated either on rising edges or falling edges of the input1 clock signal but not on both rising and falling edges.
  - Since the signal injected on the LPTIM external Input1 is also used to clock the LPTIM kernel logic, there is some initial latency (after the LPTIM is enabled) before the counter is incremented. More precisely, the first five active edges on the LPTIM external Input1 (after LPTIM is enable) are lost.

43.4.13 Timer enable

The ENABLE bit located in the LPTIM_CR register is used to enable/disable the LPTIM kernel logic. After setting the ENABLE bit, a delay of two counter clock is needed before the LPTIM is actually enabled.
The LPTIM_CFRG and LPTIM_IER registers must be modified only when the LPTIM is disabled.

43.4.14 Timer counter reset

In order to reset the content of LPTIM_CNT register to zero, two reset mechanisms are implemented:

- The synchronous reset mechanism: the synchronous reset is controlled by the COUNTRST bit in the LPTIM_CR register. After setting the COUNTRST bit-field to '1', the reset signal is propagated in the LPTIM kernel clock domain. So it is important to note that a few clock pulses of the LPTIM kernel logic will elapse before the reset is taken into account. This will make the LPTIM counter count few extra pluses between the time when the reset is trigger and it become effective. Since the COUNTRST bit is located in the APB clock domain and the LPTIM counter is located in the LPTIM kernel clock domain, a delay of 3 clock cycles of the kernel clock is needed to synchronize the reset signal issued by the APB clock domain when writing '1' to the COUNTRST bit.

- The asynchronous reset mechanism: the asynchronous reset is controlled by the RSTARE bit located in the LPTIM_CR register. When this bit is set to '1', any read access to the LPTIM_CNT register will reset its content to zero. Asynchronous reset should be triggered within a timeframe in which no LPTIM core clock is provided. For example when LPTIM Input1 is used as external clock source, the asynchronous reset should be applied only when there is enough insurance that no toggle will occur on the LPTIM Input1.

It should be noted that to read reliably the content of the LPTIM_CNT register two successive read accesses must be performed and compared. A read access can be considered reliable when the value of the two read accesses is equal. Unfortunately when asynchronous reset is enabled there is no possibility to read twice the LPTIM_CNT register.

Warning: There is no mechanism inside the LPTIM that prevents the two reset mechanisms from being used simultaneously. So developer should make sure that these two mechanisms are used exclusively.

43.4.15 Encoder mode

This mode allows handling signals from quadrature encoders used to detect angular position of rotary elements. Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value programmed into the LPTIM_ARR register (0 up to ARR or ARR down to 0 depending on the direction). Therefore LPTIM_ARR must be configured before starting the counter. From the two external input signals, Input1 and Input2, a clock signal is generated to clock the LPTIM counter. The phase between those two signals determines the counting direction.

The Encoder mode is only available when the LPTIM is clocked by an internal clock source. The signals frequency on both Input1 and Input2 inputs must not exceed the LPTIM internal clock frequency divided by 4. This is mandatory in order to guarantee a proper operation of the LPTIM.
Direction change is signalized by the two Down and Up flags in the LPTIM_ISR register. Also, an interrupt can be generated for both direction change events if enabled through the DOWNIE bit.

To activate the Encoder mode the ENC bit has to be set to ‘1’. The LPTIM must first be configured in Continuous mode.

When Encoder mode is active, the LPTIM counter is modified automatically following the speed and the direction of the incremental encoder. Therefore, its content always represents the encoder’s position. The count direction, signaled by the Up and Down flags, correspond to the rotation direction of the encoder rotor.

According to the edge sensitivity configured using the CKPOL[1:0] bits, different counting scenarios are possible. The following table summarizes the possible combinations, assuming that Input1 and Input2 do not switch at the same time.

<table>
<thead>
<tr>
<th>Active edge</th>
<th>Level on opposite signal (Input1 for Input2, Input2 for Input1)</th>
<th>Input1 signal</th>
<th>Input2 signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rising Edge</td>
<td>High Down No count</td>
<td>Rising</td>
<td>Falling</td>
</tr>
<tr>
<td></td>
<td>Low Up No count</td>
<td>No count</td>
<td>Up No count</td>
</tr>
<tr>
<td>Falling Edge</td>
<td>High No count Up</td>
<td>No count</td>
<td>Down No count</td>
</tr>
<tr>
<td></td>
<td>Low No count Down</td>
<td>No count</td>
<td>Up</td>
</tr>
<tr>
<td>Both Edges</td>
<td>High Down Up</td>
<td>Up</td>
<td>Down</td>
</tr>
<tr>
<td></td>
<td>Low Up Down</td>
<td>Down</td>
<td>Up</td>
</tr>
</tbody>
</table>

The following figure shows a counting sequence for Encoder mode where both-edge sensitivity is configured.

**Caution:** In this mode the LPTIM must be clocked by an internal clock source, so the CKSEL bit must be maintained to its reset value which is equal to ‘0’. Also, the prescaler division ratio must be equal to its reset value which is 1 (PRESC[2:0] bits must be ‘000’).
43.4.16 Debug mode

When the microcontroller enters debug mode (core halted), the LPTIM counter either continues to work normally or stops, depending on the DBG_LPTIM_STOP configuration bit in the DBG module.

43.5 LPTIM low-power modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect. LPTIM interrupts cause the device to exit Sleep mode.</td>
</tr>
<tr>
<td>Stop</td>
<td>The LPTIM peripheral is active when it is clocked by LSE or LSI. LPTIM interrupts cause the device to exit Stop mode</td>
</tr>
<tr>
<td>Standby</td>
<td>The LPTIM peripheral is powered down and must be reinitialized after exiting Standby mode.</td>
</tr>
</tbody>
</table>
43.6 **LPTIM interrupts**

The following events generate an interrupt/wake-up event, if they are enabled through the LPTIM_IER register:

- Compare match
- Auto-reload match (whatever the direction if encoder mode)
- External trigger event
- Autoreload register write completed
- Compare register write completed
- Direction change (encoder mode), programmable (up / down / both).

*Note:* If any bit in the LPTIM_IER register (Interrupt Enable Register) is set after that its corresponding flag in the LPTIM_ISR register (Status Register) is set, the interrupt is not asserted.

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Compare match</td>
<td>Interrupt flag is raised when the content of the Counter register (LPTIM_CNT) matches the content of the compare register (LPTIM_CMP).</td>
</tr>
<tr>
<td>Auto-reload match</td>
<td>Interrupt flag is raised when the content of the Counter register (LPTIM_CNT) matches the content of the Auto-reload register (LPTIM_ARR).</td>
</tr>
<tr>
<td>External trigger event</td>
<td>Interrupt flag is raised when an external trigger event is detected</td>
</tr>
<tr>
<td>Auto-reload register update OK</td>
<td>Interrupt flag is raised when the write operation to the LPTIM_ARR register is complete.</td>
</tr>
<tr>
<td>Compare register update OK</td>
<td>Interrupt flag is raised when the write operation to the LPTIM_CMP register is complete.</td>
</tr>
<tr>
<td>Direction change</td>
<td>Used in Encoder mode. Two interrupt flags are embedded to signal direction change:</td>
</tr>
<tr>
<td></td>
<td>– UP flag signals up-counting direction change</td>
</tr>
<tr>
<td></td>
<td>– DOWN flag signals down-counting direction change.</td>
</tr>
</tbody>
</table>

43.7 **LPTIM registers**

Refer to *Section 1.2: List of abbreviations for registers* for a list of abbreviations used in register descriptions.

The peripheral registers can only be accessed by words (32-bit).
### 43.7.1 LPTIM interrupt and status register (LPTIM_ISR)

Address offset: 0x0000  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>DOWN: Counter direction change up to down</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>In Encoder mode, DOWN bit is set by hardware to inform application that the counter direction has changed from up to down. DOWN flag can be cleared by writing 1 to the DOWNCF bit in the LPTIM_ICR register.</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Note: If the LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>UP: Counter direction change down to up</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>In Encoder mode, UP bit is set by hardware to inform application that the counter direction has changed from down to up. UP flag can be cleared by writing 1 to the UPCF bit in the LPTIM_ICR register.</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Note: If the LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>ARROK: Autoreload register update OK</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>ARROK is set by hardware to inform application that the APB bus write operation to the LPTIM_ARR register has been successfully completed. ARROK flag can be cleared by writing 1 to the ARROKCF bit in the LPTIM_ICR register.</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>CMPOK: Compare register update OK</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>CMPOK is set by hardware to inform application that the APB bus write operation to the LPTIM_CMP register has been successfully completed. CMPOK flag can be cleared by writing 1 to the CMPOKCF bit in the LPTIM_ICR register.</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>EXTTRIG: External trigger edge event</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>EXTTRIG is set by hardware to inform application that a valid edge on the selected external trigger input has occurred. If the trigger is ignored because the timer has already started, then this flag is not set. EXTTRIG flag can be cleared by writing 1 to the EXTTRIGCF bit in the LPTIM_ICR register.</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>ARRM: Autoreload match</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>ARRM is set by hardware to inform application that LPTIM_CNT register’s value reached the LPTIM_ARR register’s value. ARRM flag can be cleared by writing 1 to the ARRMCF bit in the LPTIM_ICR register.</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>CMPM: Compare match</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>The CMPM bit is set by hardware to inform application that LPTIM_CNT register value reached the LPTIM_CMP register’s value. CMPM flag can be cleared by writing 1 to the CMPMCF bit in the LPTIM_ICR register.</td>
<td></td>
</tr>
</tbody>
</table>
43.7.2 LPTIM interrupt clear register (LPTIM_ICR)

Address offset: 0x004
Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>UP</td>
<td>CF</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:7 Reserved, must be kept at reset value.

- **Bit 6 DOWNCF**: Direction change to down clear flag
  Writing 1 to this bit clears the DOWN flag in the LPTIM_ISR register.
  Note: *If the LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.*

- **Bit 5 UPCF**: Direction change to UP clear flag
  Writing 1 to this bit clears the UP flag in the LPTIM_ISR register.
  Note: *If the LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.*

- **Bit 4 ARROKCF**: Autoreload register update OK clear flag
  Writing 1 to this bit clears the ARROK flag in the LPTIM_ISR register

- **Bit 3 CMPOKCF**: Compare register update OK clear flag
  Writing 1 to this bit clears the CMPOK flag in the LPTIM_ISR register

- **Bit 2 EXTTRIGCF**: External trigger valid edge clear flag
  Writing 1 to this bit clears the EXTTRIG flag in the LPTIM_ISR register

- **Bit 1 ARRMCF**: Autoreload match clear flag
  Writing 1 to this bit clears the ARRM flag in the LPTIM_ISR register

- **Bit 0 CMPMCF**: Compare match clear flag
  Writing 1 to this bit clears the CMPM flag in the LPTIM_ISR register

43.7.3 LPTIM interrupt enable register (LPTIM_IER)

Address offset: 0x008
Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>DOWN</td>
<td>IE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>UP</td>
<td>IE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>ARRO</td>
<td>KIE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>CMP</td>
<td>KIE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>EXTTRI</td>
<td>GIE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>ARRM</td>
<td>IE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>CMPM</td>
<td>IE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

1878/3353 RM0433 Rev 8
Bits 31:7  Reserved, must be kept at reset value.

Bit 6  **DOWNIE**: Direction change to down Interrupt Enable
  0: DOWN interrupt disabled
  1: DOWN interrupt enabled

  *Note: If the LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.*

Bit 5  **UPIE**: Direction change to UP Interrupt Enable
  0: UP interrupt disabled
  1: UP interrupt enabled

  *Note: If the LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.*

Bit 4  **ARROKIE**: Autoreload register update OK Interrupt Enable
  0: ARROK interrupt disabled
  1: ARROK interrupt enabled

Bit 3  **CMPOKIE**: Compare register update OK Interrupt Enable
  0: CMPOK interrupt disabled
  1: CMPOK interrupt enabled

Bit 2  **EXTTRIGIE**: External trigger valid edge Interrupt Enable
  0: EXTTRIG interrupt disabled
  1: EXTTRIG interrupt enabled

Bit 1  **ARRMIE**: Autoreload match Interrupt Enable
  0: ARRM interrupt disabled
  1: ARRM interrupt enabled

Bit 0  **CMPMIE**: Compare match Interrupt Enable
  0: CMPM interrupt disabled
  1: CMPM interrupt enabled

*Caution:* The LPTIM_IER register must only be modified when the LPTIM is disabled (ENABLE bit reset to ‘0’)

### 43.7.4  LPTIM configuration register (LPTIM_CFGR)

Address offset: 0x0C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

Bit 29  Reserved, must be kept at reset value.

Bits 28:25  Reserved, must be kept at reset value.
Bit 24 **ENC**: Encoder mode enable
The ENC bit controls the Encoder mode
0: Encoder mode disabled
1: Encoder mode enabled

*Note: If the LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.*

Bit 23 **COUNTMODE**: counter mode enabled
The COUNTMODE bit selects which clock source is used by the LPTIM to clock the counter:
0: the counter is incremented following each internal clock pulse
1: the counter is incremented following each valid clock pulse on the LPTIM external Input1

Bit 22 **PRELOAD**: Registers update mode
The PRELOAD bit controls the LPTIM.ARR and the LPTIM_CMP registers update modality
0: Registers are updated after each APB bus write access
1: Registers are updated at the end of the current LPTIM period

Bit 21 **WAVPOL**: Waveform shape polarity
The WAVPOL bit controls the output polarity
0: The LPTIM output reflects the compare results between LPTIM_CNT and LPTIM_CMP registers
1: The LPTIM output reflects the inverse of the compare results between LPTIM_CNT and LPTIM_CMP registers

Bit 20 **WAVE**: Waveform shape
The WAVE bit controls the output shape
0: Deactivate Set-once mode
1: Activate the Set-once mode

Bit 19 **TIMOUT**: Timeout enable
The TIMOUT bit controls the Timeout feature
0: A trigger event arriving when the timer is already started will be ignored
1: A trigger event arriving when the timer is already started will reset and restart the counter

Bits 18:17 **TRIGEN[1:0]**: Trigger enable and polarity
The TRIGEN bits controls whether the LPTIM counter is started by an external trigger or not. If the external trigger option is selected, three configurations are possible for the trigger active edge:
00: software trigger (counting start is initiated by software)
01: rising edge is the active edge
10: falling edge is the active edge
11: both edges are active edges

Bit 16 **Reserved**, must be kept at reset value.
Bits 15:13 **TRIGSEL[2:0]**: Trigger selector

The TRIGSEL bits select the trigger source that will serve as a trigger event for the LPTIM among the below 8 available sources:

- 000: lptim_ext_trig0
- 001: lptim_ext_trig1
- 010: lptim_ext_trig2
- 011: lptim_ext_trig3
- 100: lptim_ext_trig4
- 101: lptim_ext_trig5
- 110: lptim_ext_trig6
- 111: lptim_ext_trig7

See *Section 43.4.3: LPTIM input and trigger mapping* for details.

Bit 12 Reserved, must be kept at reset value.

Bits 11:9 **PRESC[2:0]**: Clock prescaler

The PRESC bits configure the prescaler division factor. It can be one among the following division factors:

- 000: /1
- 001: /2
- 010: /4
- 011: /8
- 100: /16
- 101: /32
- 110: /64
- 111: /128

Bit 8 Reserved, must be kept at reset value.

Bits 7:6 **TRGFLT[1:0]**: Configurable digital filter for trigger

The TRGFLT value sets the number of consecutive equal samples that should be detected when a level change occurs on an internal trigger before it is considered as a valid level transition. An internal clock source must be present to use this feature.

- 00: any trigger active level change is considered as a valid trigger
- 01: trigger active level change must be stable for at least 2 clock periods before it is considered as valid trigger.
- 10: trigger active level change must be stable for at least 4 clock periods before it is considered as valid trigger.
- 11: trigger active level change must be stable for at least 8 clock periods before it is considered as valid trigger.

Bit 5 Reserved, must be kept at reset value.
Caution: The LPTIM_CFGR register must only be modified when the LPTIM is disabled (ENABLE bit reset to '0').

43.7.5 LPTIM control register (LPTIM_CR)

Address offset: 0x010
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>w</td>
<td>rs</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 4:3 CKFLT[1:0]: Configurable digital filter for external clock
The CKFLT value sets the number of consecutive equal samples that should be detected when a level change occurs on an external clock signal before it is considered as a valid level transition. An internal clock source must be present to use this feature
00: any external clock signal level change is considered as a valid transition
01: external clock signal level change must be stable for at least 2 clock periods before it is considered as valid transition.
10: external clock signal level change must be stable for at least 4 clock periods before it is considered as valid transition.
11: external clock signal level change must be stable for at least 8 clock periods before it is considered as valid transition.

Bits 2:1 CKPOL[1:0]: Clock polarity
If LPTIM is clocked by an external clock source:

When the LPTIM is clocked by an external clock source, CKPOL bits is used to configure the active edge or edges used by the counter:
00: the rising edge is the active edge used for counting.
If the LPTIM is configured in Encoder mode (ENC bit is set), the encoder sub-mode 1 is active.
01: the falling edge is the active edge used for counting
If the LPTIM is configured in Encoder mode (ENC bit is set), the encoder sub-mode 2 is active.
10: both edges are active edges. When both external clock signal edges are considered active ones, the LPTIM must also be clocked by an internal clock source with a frequency equal to at least four times the external clock frequency.
If the LPTIM is configured in Encoder mode (ENC bit is set), the encoder sub-mode 3 is active.
11: not allowed
Refer to Section 43.4.15: Encoder mode for more details about Encoder mode sub-modes.

Bit 0 CKSEL: Clock selector
The CKSEL bit selects which clock source the LPTIM will use:
0: LPTIM is clocked by internal clock source (APB clock or any of the embedded oscillators)
1: LPTIM is clocked by an external clock source through the LPTIM external Input1
Bits 31:5 Reserved, must be kept at reset value.

Bit 4 \textbf{RSTARE:} Reset after read enable
- This bit is set and cleared by software. When RSTARE is set to '1', any read access to LPTIM_CNT register will asynchronously reset LPTIM_CNT register content.
- This bit can be set only when the LPTIM is enabled.

\textbf{Caution:} This bitfield is write-only. This means that the bit cannot be read back to verify the value which has been written. As an example, if this bit is set to 1, attempting to read it back will return 0 even if the "Reset after read" function is enabled (due to the fact that this bitfield has previously been written to 1). To turn off the "Reset after read" or to make sure that it has already been turned off, this bit should be reset (by programming it to 0) even if it already contains 0.

Bit 3 \textbf{COUNTRST:} Counter reset
- This bit is set by software and cleared by hardware. When set to '1' this bit will trigger a synchronous reset of the LPTIM_CNT counter register. Due to the synchronous nature of this reset, it only takes place after a synchronization delay of 3 LPTimer core clock cycles (LPTimer core clock may be different from APB clock).
- This bit can be set only when the LPTIM is enabled. It is automatically reset by hardware.

\textbf{Caution:} COUNTRST must never be set to '1' by software before it is already cleared to '0' by hardware. Software should consequently check that COUNTRST bit is already cleared to '0' before attempting to set it to '1'.

Bit 2 \textbf{CNTSTRT:} Timer start in Continuous mode
- This bit is set by software and cleared by hardware.
- In case of software start (TRIGEN[1:0] = '00'), setting this bit starts the LPTIM in Continuous mode.
- If the software start is disabled (TRIGEN[1:0] different than '00'), setting this bit starts the timer in Continuous mode as soon as an external trigger is detected.
- If this bit is set when a single pulse mode counting is ongoing, then the timer will not stop at the next match between the LPTIM_ARR and LPTIM_CNT registers and the LPTIM counter keeps counting in Continuous mode.
- This bit can be set only when the LPTIM is enabled. It will be automatically reset by hardware.

Bit 1 \textbf{SNGSTRT:} LPTIM start in Single mode
- This bit is set by software and cleared by hardware.
- In case of software start (TRIGEN[1:0] = '00'), setting this bit starts the LPTIM in single pulse mode.
- If the software start is disabled (TRIGEN[1:0] different than '00'), setting this bit starts the LPTIM in single pulse mode as soon as an external trigger is detected.
- If this bit is set when the LPTIM is in continuous counting mode, then the LPTIM will stop at the following match between LPTIM_ARR and LPTIM_CNT registers.
- This bit can only be set when the LPTIM is enabled. It will be automatically reset by hardware.

Bit 0 \textbf{ENABLE:} LPTIM enable
- The ENABLE bit is set and cleared by software.
- 0:LPTIM is disabled
- 1:LPTIM is enabled
### 43.7.6 LPTIM compare register (LPTIM_CMP)

Address offset: 0x014  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

![CMP[15:0] register](image)

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **CMP[15:0]**: Compare value  
CMP is the compare value used by the LPTIM.

**Caution:** The LPTIM_CMP register must only be modified when the LPTIM is enabled (ENABLE bit set to ‘1’).

### 43.7.7 LPTIM autoreload register (LPTIM_ARR)

Address offset: 0x018  
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

![ARR[15:0] register](image)

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **ARR[15:0]**: Auto reload value  
ARR is the autoreload value for the LPTIM.  
This value must be strictly greater than the CMP[15:0] value.

**Caution:** The LPTIM_ARR register must only be modified when the LPTIM is enabled (ENABLE bit set to ‘1’).
43.7.8 LPTIM counter register (LPTIM_CNT)

Address offset: 0x01C
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

- **Bits 31:16**: Reserved, must be kept at reset value.
- **Bits 15:0** CNT[15:0]: Counter value

  When the LPTIM is running with an asynchronous clock, reading the LPTIM_CNT register may return unreliable values. So in this case it is necessary to perform two consecutive read accesses and verify that the two returned values are identical.

  It should be noted that for a reliable LPTIM_CNT register read access, two consecutive read accesses must be performed and compared. A read access can be considered reliable when the values of the two consecutive read accesses are equal.

43.7.9 LPTIM configuration register 2 (LPTIM_CFRG2)

Address offset: 0x024
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```

- **Bits 31:6**: Reserved, must be kept at reset value.
- **Bits 5:4** IN2SEL[1:0]: LPTIM input 2 selection

  The IN2SEL bits control the LPTIM Input 2 multiplexer, which connect LPTIM Input 2 to one of the available inputs.

  - 00: lptim_in2_mux0
  - 01: lptim_in2_mux1
  - 10: lptim_in2_mux2
  - 11: lptim_in2_mux3

  For connection details refer to Section 43.4.3: LPTIM input and trigger mapping.

  **Note:** If the LPTIM does not support encoder mode feature, these bits are reserved. Please refer to Section 43.3: LPTIM implementation.

- **Bits 3:2**: Reserved, must be kept at reset value.
Bits 1:0 **IN1SEL[1:0]:** LPTIM input 1 selection
The IN1SEL bits control the LPTIM Input 1 multiplexer, which connects LPTIM Input 1 to one of the available inputs.
00: lptim_in1_mux0
01: lptim_in1_mux1
10: lptim_in1_mux2
11: lptim_in1_mux3
For connection details refer to Section 43.4.3: LPTIM input and trigger mapping.

**Caution:** The LPTIM_CFGR2 register must only be modified when the LPTIM is disabled (ENABLE bit reset to '0').

### 43.7.10 LPTIM3 configuration register 2 (LPTIM3_CFGR2)

Address offset: 0x024
Reset value: 0x0000 0000

Bits 31:2 Reserved, must be kept at reset value.

Bits 1:0 **IN1SEL[1:0]:** LPTIM3 Input1 selection
The IN1SEL bits control the LPTIM3 Input 1 multiplexer, which connects LPTIM3 Input 1 to one of the available inputs.
00: lptim_in1_mux0
01: lptim_in1_mux1
10: lptim_in1_mux2
11: lptim_in1_mux3
For connection details refer to Table 364: LPTIM3 input 1 connection.

**Caution:** The LPTIM3_CFGR2 registers must only be modified when the LPTIM is disabled (ENABLE bit reset to '0').
### LPTIM register map

The following table summarizes the LPTIM registers.

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|

1. If LPTIM does not support encoder mode feature, this bit is reserved. Please refer to Section 43.3: LPTIM implementation.

Refer to Section 2.3 on page 129 for the register boundary addresses.
44 System window watchdog (WWDG)

44.1 Introduction

The system window watchdog (WWDG) is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence.

The watchdog circuit generates a reset on expiry of a programmed time period, unless the program refreshes the contents of the down-counter before the T6 bit is cleared. A reset is also generated if the 7-bit down-counter value (in the control register) is refreshed before the down-counter reaches the window register value. This implies that the counter must be refreshed in a limited window.

The WWDG clock is prescaled from the APB clock and has a configurable time-window that can be programmed to detect abnormally late or early application behavior.

The WWDG is best suited for applications requiring the watchdog to react within an accurate timing window.

44.2 WWDG main features

- Programmable free-running down-counter
- Conditional reset
  - Reset (if watchdog activated) when the down-counter value becomes lower than 0x40
  - Reset (if watchdog activated) if the down-counter is reloaded outside the window (see Figure 534)
- Early wake-up interrupt (EWI): triggered (if enabled and the watchdog activated) when the down-counter is equal to 0x40

44.3 WWDG functional description

If the watchdog is activated (the WDGA bit is set in the WWDG_CR register), and when the 7-bit down-counter (T[6:0] bits) is decremented from 0x40 to 0x3F (T6 becomes cleared), it initiates a reset. If the software reloads the counter while the counter is greater than the value stored in the window register, then a reset is generated.

The application program must write in the WWDG_CR register at regular intervals during normal operation to prevent a reset. This operation can take place only when the counter value is lower than or equal to the window register value, and higher than 0x3F. The value to be stored in the WWDG_CR register must be between 0xFF and 0xC0.

Refer to Figure 533 and to Section 44.3.2: WWDG internal signals for the WWDG block diagram.
44.3.1 WWDG block diagram

Figure 533. Watchdog block diagram

44.3.2 WWDG internal signals

*Table 370* gives the list of WWDG internal signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>pclk</td>
<td>Digital</td>
<td>APB bus clock</td>
</tr>
<tr>
<td>wwdg_out_rst</td>
<td>Digital</td>
<td>WWDG reset signal output</td>
</tr>
<tr>
<td>wwdg_it</td>
<td>Digital</td>
<td>WWDG early interrupt output</td>
</tr>
</tbody>
</table>

44.3.3 Enabling the watchdog

The watchdog is always disabled after a reset. It is enabled by setting the WDGA bit in the WWDG_CR register, then it cannot be disabled again except by a reset.

44.3.4 Controlling the down-counter

This down-counter is free-running, counting down even if the watchdog is disabled. When the watchdog is enabled, the T6 bit must be set to prevent generating an immediate reset.

The T[5:0] bits contain the number of increments that represent the time delay before the watchdog produces a reset. The timing varies between a minimum and a maximum value, due to the unknown status of the prescaler when writing to the WWDG_CR register (see *Figure 534*). The *WWDG configuration register (WWDG_CFR)* contains the high limit of the window: to prevent a reset, the down-counter must be reloaded when its value is lower than or equal to the window register value, and greater than 0x3F. *Figure 534* describes the window watchdog process.

*Note:* The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared).
### 44.3.5 How to program the watchdog timeout

Use the formula in Figure 534 to calculate the WWDG timeout.

---

**Warning:** When writing to the WWDG_CR register, always write 1 in the T6 bit to avoid generating an immediate reset.

---

**Figure 534. Window watchdog timing diagram**

The formula to calculate the timeout value is given by:

\[
 t_{\text{WWDG}} = t_{\text{PCLK}} \times 4096 \times 2^{WDGTB[2:0]} \times (T[5:0] + 1) \quad (\text{ms})
\]

where:

- \( t_{\text{WWDG}} \): WWDG timeout
- \( t_{\text{PCLK}} \): APB clock period measured in ms
- \( 4096 \): value corresponding to internal divider

Figure 534 shows the timing diagram for the WWDG, including the DownCounter, Time, W[6:0], T[6:0], and the WWDG timeout calculation.

---

**1890/3353**  
RM0433 Rev 8
As an example, if APB frequency is 48 MHz, WDGTB[2:0] is set to 3 and T[5:0] is set to 63:

\[ t_{\text{WWDG}} = \left( \frac{1}{48000} \right) \times 4096 \times 2^3 \times (63 + 1) = 43.69\text{ms} \]

Refer to the datasheet for the minimum and maximum values of \( t_{\text{WWDG}} \).

### 44.3.6 Debug mode

When the CPU enters debug mode, WWDG1 counter either continues to work normally or stops, depending on debug settings. For more details, refer to Section 60: Debug infrastructure.

### 44.4 WWDG interrupts

The early wake-up interrupt (EWI) can be used if specific safety operations or data logging must be performed before the reset is generated. To enable the early wake-up interrupt, the application must:

- Write EWIF bit of WWDG_SR register to 0, to clear unwanted pending interrupt
- Write EWI bit of WWDG_CFR register to 1, to enable interrupt

When the down-counter reaches the value 0x40, a watchdog interrupt is generated, and the corresponding interrupt service routine (ISR) can be used to trigger specific actions (such as communications or data logging), before resetting the device.

In some applications, the EWI interrupt can be used to manage a software system check and/or system recovery/graceful degradation, without generating a WWDG reset. In this case the corresponding ISR must reload the WWDG counter to avoid the WWDG reset, then trigger the required actions.

The watchdog interrupt is cleared by writing '0' to the EWIF bit in the WWDG_SR register.

*Note: When the watchdog interrupt cannot be served (for example due to a system lock in a higher priority task), the WWDG reset is eventually generated.*

### 44.5 WWDG registers

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by halfwords (16-bit) or words (32-bit).
### 44.5.1 WWDG control register (WWDG_CR)

Address offset: 0x000  
Reset value: 0x0000 007F

<p>| | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

<p>| | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:8** Reserved, must be kept at reset value.

**Bit 7 WDGA**: Activation bit  
This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset.  
0: Watchdog disabled  
1: Watchdog enabled

**Bits 6:0** T[6:0]: 7-bit counter (MSB to LSB)  
These bits contain the value of the watchdog counter, decremented every $(4096 \times 2^{WDGTB[2:0]})$ PCLK cycles. A reset is produced when it is decremented from 0x40 to 0x3F (T6 becomes cleared).

### 44.5.2 WWDG configuration register (WWDG_CFR)

Address offset: 0x004  
Reset value: 0x0000 007F

<p>| | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

<p>| | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:14** Reserved, must be kept at reset value.

**Bits 13:11** WDGTB[2:0]: Timer base  
The timebase of the prescaler can be modified as follows:
- 000: CK counter clock (PCLK div 4096) div 1
- 001: CK counter clock (PCLK div 4096) div 2
- 010: CK counter clock (PCLK div 4096) div 4
- 011: CK counter clock (PCLK div 4096) div 8
- 100: CK counter clock (PCLK div 4096) div 16
- 101: CK counter clock (PCLK div 4096) div 32
- 110: CK counter clock (PCLK div 4096) div 64
- 111: CK counter clock (PCLK div 4096) div 128

**Bit 10** Reserved, must be kept at reset value.
Bit 9  **EWI**: Early wake-up interrupt enable
Set by software and cleared by hardware after a reset. When set, an interrupt occurs whenever the counter reaches the value 0x40.

Bits 8:7  Reserved, must be kept at reset value.

Bits 6:0  **W[6:0]**: 7-bit window value
These bits contain the window value to be compared with the down-counter.

### 44.5.3  WWDG status register (WWDG_SR)

Address offset: 0x008
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31-0</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>EWIF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:1  Reserved, must be kept at reset value.

Bit 0  **EWIF**: Early wake-up interrupt flag
This bit is set by hardware when the counter has reached the value 0x40. It must be cleared by software by writing 0. Writing 1 has no effect. This bit is also set if the interrupt is not enabled.

### 44.5.4  WWDG register map

The following table gives the WWDG register map and reset values.

**Table 371. WWDG register map and reset values**

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | WWDG_CR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value | T[6:0] | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0x004  | WWDG_CFR      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value | WDGTB [2:0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x008  | WWDG_SR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value | EWI | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Refer to  **Section 2.3 on page 129** for the register boundary addresses.
45 Independent watchdog (IWDG)

45.1 Introduction

The devices feature an embedded watchdog peripheral that offers a combination of high safety level, timing accuracy and flexibility of use. The Independent watchdog peripheral detects and solves malfunctions due to software failure, and triggers system reset when the counter reaches a given timeout value.

The independent watchdog (IWDG) is clocked by its own dedicated low-speed clock (LSI) and thus stays active even if the main clock fails.

The IWDG is best suited for applications that require the watchdog to run as a totally independent process outside the main application, but have lower timing accuracy constraints. For further information on the window watchdog, refer to Section 44: System window watchdog (WWDG).

45.2 IWDG main features

- Free-running downcounter
- Clocked from an independent RC oscillator (can operate in Standby and Stop modes)
- Conditional reset
  - Reset (if watchdog activated) when the downcounter value becomes lower than 0x000
  - Reset (if watchdog activated) if the downcounter is reloaded outside the window

45.3 IWDG functional description

45.3.1 IWDG block diagram

*Figure 535* shows the functional blocks of the independent watchdog module.
When the independent watchdog is started by writing the value 0x0000 CCCC in the **IWDG key register (IWDG_KR)**, the counter starts counting down from the reset value of 0xFFF. When it reaches the end of count value (0x000) a reset signal is generated (IWDG reset).

Whenever the key value 0x0000 AAAA is written in the **IWDG key register (IWDG_KR)**, the IWDG_RLR value is reloaded in the counter and the watchdog reset is prevented.

Once running, the IWDG cannot be stopped.

### 45.3.2 IWDG internal signals

**Table 372** gives the list of IWDG internal signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>lsi_ck</td>
<td>Digital input</td>
<td>LSI clock</td>
</tr>
<tr>
<td>iwdg1_out_rst</td>
<td>Digital output</td>
<td>IWDG1 reset signal output</td>
</tr>
</tbody>
</table>

### 45.3.3 Window option

The IWDG can also work as a window watchdog by setting the appropriate window in the **IWDG window register (IWDG_WINR)**.

If the reload operation is performed while the counter is greater than the value stored in the **IWDG window register (IWDG_WINR)**, then a reset is provided.

The default value of the **IWDG window register (IWDG_WINR)** is 0x0000 0FFF, so if it is not updated, the window option is disabled.

As soon as the window value is changed, a reload operation is performed in order to reset the downcounter to the **IWDG reload register (IWDG_RLR)** value and ease the cycle number calculation to generate the next reload.
Configuring the IWDG when the window option is enabled

1. Enable the IWDG by writing 0x0000 CCCC in the IWDG key register (IWDG_KR).
2. Enable register access by writing 0x0000 5555 in the IWDG key register (IWDG_KR).
3. Write the IWDG prescaler by programming IWDG prescaler register (IWDG_PR) from 0 to 7.
4. Write the IWDG reload register (IWDG_RLR).
5. Wait for the registers to be updated (IWDG_SR = 0x0000 0000).
6. Write to the IWDG window register (IWDG_WINR). This automatically refreshes the counter value in the IWDG reload register (IWDG_RLR).

Note: Writing the window value allows the counter value to be refreshed by the RLR when IWDG status register (IWDG_SR) is set to 0x0000 0000.

Configuring the IWDG when the window option is disabled

When the window option it is not used, the IWDG can be configured as follows:

1. Enable the IWDG by writing 0x0000 CCCC in the IWDG key register (IWDG_KR).
2. Enable register access by writing 0x0000 5555 in the IWDG key register (IWDG_KR).
3. Write the prescaler by programming the IWDG prescaler register (IWDG_PR) from 0 to 7.
4. Write the IWDG reload register (IWDG_RLR).
5. Wait for the registers to be updated (IWDG_SR = 0x0000 0000).
6. Refresh the counter value with IWDG_RLR (IWDG_KR = 0x0000 AAAA).

45.3.4 Hardware watchdog

If the “Hardware watchdog” feature is enabled through the device option bits, the watchdog is automatically enabled at power-on, and generates a reset unless the IWDG key register (IWDG_KR) is written by the software before the counter reaches end of count or if the downcounter is reloaded inside the window.

45.3.5 Low-power freeze

Depending on the IWDG_FZ_STOP and IWDG_FZ_STBY options configuration, the IWDG can continue counting or not during the Stop mode and the Standby mode, respectively. If the IWDG is kept running during Stop or Standby modes, it can wake up the device from this mode. Refer to Section 4.4.5: Description of user and system option bytes for more details.

45.3.6 Register access protection

Write access to IWDG prescaler register (IWDG_PR), IWDG reload register (IWDG_RLR) and IWDG window register (IWDG_WINR) is protected. To modify them, the user must first write the code 0x0000 5555 in the IWDG key register (IWDG_KR). A write access to this register with a different value breaks the sequence and register access is protected again. This is the case of the reload operation (writing 0x0000 AAAA).

A status register is available to indicate that an update of the prescaler or of the downcounter reload value or of the window value is ongoing.
45.3.7 Debug mode

When the device enters Debug mode (core halted), the IWDG counter either continues to work normally or stops, depending on the configuration of the corresponding bit in DBGMCU freeze register.
45.4  IWDG registers

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

45.4.1  IWDG key register (IWDG_KR)

Address offset: 0x00

Reset value: 0x0000 0000 (reset by Standby mode)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

KEY[15:0]

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  KEY[15:0]: Key value (write only, read 0x0000)

These bits must be written by software at regular intervals with the key value 0xAAAA,
otherwise the watchdog generates a reset when the counter reaches 0.

Writing the key value 0x5555 to enable access to the IWDG_PR, IWDG_RLR and
IWDG_WINR registers (see Section 45.3.6: Register access protection)

Writing the key value 0xCCCC starts the watchdog (except if the hardware watchdog option
is selected)
### 45.4.2 IWDG prescaler register (IWDG_PR)

Address offset: 0x04  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
</tbody>
</table>

**Bits 31:3**  
Reserved, must be kept at reset value.

**Bits 2:0**  
**PR[2:0]:** Prescaler divider  
These bits are write access protected see Section 45.3.6: Register access protection. They are written by software to select the prescaler divider feeding the counter clock. PVU bit of the IWDG status register (IWDG_SR) must be reset in order to be able to change the prescaler divider.
- 000: divider /4  
- 001: divider /8  
- 010: divider /16  
- 011: divider /32  
- 100: divider /64  
- 101: divider /128  
- 110: divider /256  
- 111: divider /256

**Note:** Reading this register returns the prescaler value from the VDD voltage domain. This value may not be up to date/valid if a write operation to this register is ongoing. For this reason the value read from this register is valid only when the PVU bit in the IWDG status register (IWDG_SR) is reset.
### 45.4.3 IWDG reload register (IWDG_RLR)

**Address offset:** 0x08  
**Reset value:** 0x0000 0FFF (reset by Standby mode)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>


Bits 31:12  **Reserved, must be kept at reset value.**  

**Bits 11:0 RL[11:0]:** Watchdog counter reload value  
These bits are write access protected see Register access protection. They are written by software to define the value to be loaded in the watchdog counter each time the value 0xAAAA is written in the IWDG key register (IWDG_KR). The watchdog counter counts down from this value. The timeout period is a function of this value and the clock prescaler. Refer to the datasheet for the timeout information.  
The RVU bit in the IWDG status register (IWDG_SR) must be reset to be able to change the reload value.  
**Note:** Reading this register returns the reload value from the VDD voltage domain. This value may not be up to date/valid if a write operation to this register is ongoing on it. For this reason the value read from this register is valid only when the RVU bit in the IWDG status register (IWDG_SR) is reset.
45.4.4 IWDG status register (IWDG_SR)

Address offset: 0x0C
Reset value: 0x0000 0000 (not reset by Standby mode)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>WVU</td>
<td>RVU</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 **WVU**: Watchdog counter window value update
This bit is set by hardware to indicate that an update of the window value is ongoing. It is reset by hardware when the reload value update operation is completed in the VDD voltage domain (takes up to five RC 40 kHz cycles).
Window value can be updated only when WVU bit is reset.

Bit 1 **RVU**: Watchdog counter reload value update
This bit is set by hardware to indicate that an update of the reload value is ongoing. It is reset by hardware when the reload value update operation is completed in the VDD voltage domain (takes up to five RC 40 kHz cycles).
Reload value can be updated only when RVU bit is reset.

Bit 0 **PVU**: Watchdog prescaler value update
This bit is set by hardware to indicate that an update of the prescaler value is ongoing. It is reset by hardware when the prescaler update operation is completed in the VDD voltage domain (takes up to five RC 40 kHz cycles).
Prescaler value can be updated only when PVU bit is reset.

**Note:** If several reload, prescaler, or window values are used by the application, it is mandatory to wait until RVU bit is reset before changing the reload value, to wait until PVU bit is reset before changing the prescaler value, and to wait until WVU bit is reset before changing the window value. However, after updating the prescaler and/or the reload/window value it is not necessary to wait until RVU or PVU or WVU is reset before continuing code execution except in case of low-power mode entry.
45.4.5  IWDG window register (IWDG_WINR)

Address offset: 0x10
Reset value: 0x0000 0FFF (reset by Standby mode)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:12  Reserved, must be kept at reset value.

Bits 11:0  **WIN[11:0]**: Watchdog counter window value

These bits are write access protected, see Section 45.3.6, they contain the high limit of the window value to be compared with the downcounter.
To prevent a reset, the downcounter must be reloaded when its value is lower than the window register value and greater than 0x0
The WVU bit in the **IWDG status register (IWDG_SR)** must be reset in order to be able to change the reload value.

**Note**: Reading this register returns the reload value from the VDD voltage domain. This value may not be valid if a write operation to this register is ongoing. For this reason the value read from this register is valid only when the WVU bit in the **IWDG status register (IWDG_SR)** is reset.
### IWDG register map

The following table gives the IWDG register map and reset values.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>IWDG_KR</td>
<td>0x04</td>
<td>IWDG_PR</td>
<td>0x08</td>
<td>IWDG_RLR</td>
<td>0x0C</td>
<td>IWDG_SR</td>
<td>0x10</td>
<td>IWDG_WINR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
<td></td>
<td>Reset value</td>
</tr>
<tr>
<td></td>
<td>0x00</td>
<td></td>
<td>0x04</td>
<td></td>
<td>0x08</td>
<td></td>
<td>0x0C</td>
<td></td>
<td>0x10</td>
</tr>
<tr>
<td></td>
<td>IWDG_KR</td>
<td></td>
<td>IWDG_PR</td>
<td></td>
<td>IWDG_RLR</td>
<td></td>
<td>IWDG_SR</td>
<td></td>
<td>IWDG_WINR</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Offset</td>
<td></td>
<td>Offset</td>
<td></td>
<td>Offset</td>
<td></td>
<td>Offset</td>
<td></td>
<td>Offset</td>
</tr>
<tr>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0x00</td>
<td></td>
<td>0x04</td>
<td></td>
<td>0x08</td>
<td></td>
<td>0x0C</td>
<td></td>
<td>0x10</td>
</tr>
<tr>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to *Section 2.3 on page 129* for the register boundary addresses.
46       Real-time clock (RTC)

46.1     Introduction

The RTC provides an automatic wake-up to manage all low-power modes.

The real-time clock (RTC) is an independent BCD timer/counter. The RTC provides a time-of-day clock/calendar with programmable alarm interrupts.

The RTC includes also a periodic programmable wake-up flag with interrupt capability.

Two 32-bit registers contain the seconds, minutes, hours (12- or 24-hour format), day (day of week), date (day of month), month, and year, expressed in binary coded decimal format (BCD). The sub-seconds value is also available in binary format.

Compensations for 28-, 29- (leap year), 30-, and 31-day months are performed automatically. Daylight saving time compensation can also be performed.

Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date.

A digital calibration feature is available to compensate for any deviation in crystal oscillator accuracy.

After Backup domain reset, all RTC registers are protected against possible parasitic write accesses.

As long as the supply voltage remains in the operating range, the RTC never stops, regardless of the device status (Run mode, low-power mode or under reset).
46.2 RTC main features

The RTC unit main features are the following (see Figure 537: Detailed RTC block diagram):

- Calendar with subseconds, seconds, minutes, hours (12 or 24 format), day (day of week), date (day of month), month, and year.
- Daylight saving compensation programmable by software.
- Programmable alarm with interrupt function. The alarm can be triggered by any combination of the calendar fields.
- Automatic wake-up unit generating a periodic flag that triggers an automatic wake-up interrupt.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Accurate synchronization with an external clock using the subsecond shift feature.
- Digital calibration circuit (periodic counter correction): 0.95 ppm accuracy, obtained in a calibration window of several seconds
- Time-stamp function for event saving
- Tamper detection event with configurable filter and internal pull-up
- Maskable interrupts/events:
  - Alarm A
  - Alarm B
  - Wake-up interrupt
  - Time-stamp
  - Tamper detection
- 32 backup registers.

46.3 RTC functional description

46.3.1 RTC block diagram

Figure 536. RTC block overview

1. x is an integer index starting from 1, the number of tampers depends on devices.
Figure 537. Detailed RTC block diagram

1. x is an integer index starting from 1, the number of tampers depends on devices.
The RTC includes:

- **Two alarms**
- **Three tamper events from I/Os**
  - Tamper detection erases the backup registers and the backup RAM.
  - In addition, the tamper detection forbids software access to the backup SRAM until its erase operation is finished. Refer to Section 46.3.15: Tamper detection
  - The tamper3 event detection is generated either by an event on I/O, or by an over or under voltage of the RTC power supply domain, or by an over or under temperature detection. These voltage and temperature monitor detections are enabled in the PWR control register 2 (PWR_CR2).
- **One timestamp event from I/O**
- Tamper event detection can generate a timestamp event
- Timestamp can be generated when a switch to VBAT occurs
- **32 x 32-bit backup registers**
  - The backup registers (RTC_BKPxR) are implemented in the RTC domain that remains powered-on by VBAT when the VDD power is switched off.
- **Output functions:** RTC_OUT which selects one of the following two outputs:
  - RTC_CALIB: 512 Hz or 1Hz clock output (with an LSE frequency of 32.768 kHz). This output is enabled by setting the COE bit in the RTC_CR register.
  - RTC_ALARM: This output is enabled by configuring the OSEL[1:0] bits in the RTC_CR register which select the Alarm A, Alarm B or Wakeup outputs.
- **Input functions:**
  - RTC_TS: timestamp event
  - RTC_TAMP1: tamper1 event detection
  - RTC_TAMP2: tamper2 event detection
  - RTC_TAMP3: tamper3 event detection
  - RTC_REFIN: 50 or 60 Hz reference clock input

1. Refer to device datasheet for RTC_TAMPx availability.
46.3.2  RTC pins and internal signals

Table 374. RTC pins and internal signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTC_TS</td>
<td>Input</td>
<td>Timestamp input</td>
</tr>
<tr>
<td>RTC_TAMPx (x = 1,...)</td>
<td>Input</td>
<td>Tamper input</td>
</tr>
<tr>
<td>RTC_REFIN</td>
<td>Input</td>
<td>Reference clock input</td>
</tr>
<tr>
<td>RTC_OUT</td>
<td>Output</td>
<td>RTC output</td>
</tr>
<tr>
<td>rtc_ker_ck (RTCCLK)</td>
<td>Internal input</td>
<td>RTC clock source (LSE clock, LSI clock and HSE clock)</td>
</tr>
<tr>
<td>rtc_pclk</td>
<td>Internal input</td>
<td>RTC APB interface clock</td>
</tr>
<tr>
<td>rtc_wut</td>
<td>Internal output</td>
<td>RTC wakeup event output for on chip peripherals</td>
</tr>
<tr>
<td>rtc_alra</td>
<td>Internal output</td>
<td>RTC Alarm A event output for on chip peripherals</td>
</tr>
<tr>
<td>rtc_alrb</td>
<td>Internal output</td>
<td>RTC Alarm B event output for on chip peripherals</td>
</tr>
<tr>
<td>rtc_tampx</td>
<td>Internal output</td>
<td>RTC Tamper x event output for on chip peripherals</td>
</tr>
<tr>
<td>rtc_ts</td>
<td>Internal output</td>
<td>RTC Timestamp event output for on chip peripherals</td>
</tr>
</tbody>
</table>

46.3.3  GPIOs controlled by the RTC

RTC_OUT, RTC_TS and RTC_TAMP1 are mapped on the same pin (PC13). PC13 pin configuration is controlled by the RTC, whatever the PC13 GPIO configuration, except for the RTC_ALARM output open-drain mode. The RTC functions mapped on PC13 are available in all low-power modes and in VBAT mode.

The output mechanism follows the priority order shown in Table 375.

Table 375. RTC pin PC13 configuration

<table>
<thead>
<tr>
<th>PC13 Pin configuration and function</th>
<th>OSEL[1:0] bits (RTC_ALARM output enable)</th>
<th>COE bit (RTC_CALIB output enable)</th>
<th>RTC_OUT_RMP bit</th>
<th>RTC_ALARM_TYPE bit</th>
<th>TAMP1E bit (RTC_TAMP1 input enable)</th>
<th>TSE bit (RTC_TS input enable)</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTC_ALARM output OD</td>
<td>01 or 10 or 11</td>
<td>Don’t care</td>
<td>0</td>
<td>0</td>
<td>Don’t care</td>
<td>Don’t care</td>
</tr>
<tr>
<td>RTC_ALARM output PP</td>
<td>01 or 10 or 11</td>
<td>Don’t care</td>
<td>0</td>
<td>1</td>
<td>Don’t care</td>
<td>Don’t care</td>
</tr>
<tr>
<td>RTC_CALIB output PP</td>
<td>00</td>
<td>1</td>
<td>0</td>
<td>Don’t care</td>
<td>Don’t care</td>
<td>Don’t care</td>
</tr>
<tr>
<td>RTC_TAMP1 input floating</td>
<td>00</td>
<td>0</td>
<td>Don’t care</td>
<td></td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
In addition, it is possible to remap RTC_OUT on PB2 pin thanks to RTC_OUT_RMP bit. In this case it is mandatory to configure PB2 GPIO registers as alternate function with the correct type. The remap functions are shown in Table 376.

The table below summarizes the RTC pins and functions capability in all modes.
46.3.4 Clock and prescalers

The RTC clock source (RTCCLK) is selected through the clock controller among the LSE clock, the LSI oscillator clock, and the HSE clock. For more information on the RTC clock source configuration, refer to Section 8: Reset and Clock Control (RCC).

A programmable prescaler stage generates a 1 Hz clock which is used to update the calendar. To minimize power consumption, the prescaler is split into 2 programmable prescalers (see Figure 537: Detailed RTC block diagram):

- A 7-bit asynchronous prescaler configured through the PREDIV_A bits of the RTC_PRER register.
- A 15-bit synchronous prescaler configured through the PREDIV_S bits of the RTC_PRER register.

Note: When both prescalers are used, it is recommended to configure the asynchronous prescaler to a high value to minimize consumption.

The asynchronous prescaler division factor is set to 128, and the synchronous division factor to 256, to obtain an internal clock frequency of 1 Hz (ck_spre) with an LSE frequency of 32.768 kHz.

The minimum division factor is 1 and the maximum division factor is $2^{22}$.

This corresponds to a maximum input frequency of around 4 MHz.

$f_{\text{ck\_apre}}$ is given by the following formula:

$$f_{\text{CK\_APRE}} = \frac{f_{\text{RTCCLK}}}{\text{PREDIV\_A} + 1}$$

The $f_{\text{ck\_apre}}$ clock is used to clock the binary RTC_SSR subseconds downcounter. When it reaches 0, RTC_SSR is reloaded with the content of PREDIV_S.

$f_{\text{ck\_spre}}$ is given by the following formula:

$$f_{\text{CK\_SPRE}} = \frac{f_{\text{RTCCLK}}}{(\text{PREDIV\_S} + 1) \times (\text{PREDIV\_A} + 1)}$$

---

Table 377. RTC functions over modes

<table>
<thead>
<tr>
<th>Pin</th>
<th>RTC functions</th>
<th>Functional in all low-power modes except Standby modes</th>
<th>Functional in Standby mode</th>
<th>Functional in VBAT mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>PC13</td>
<td>RTC_TAMP1, RTC_TS, RTC_OUT</td>
<td>YES</td>
<td>YES</td>
<td>YES</td>
</tr>
<tr>
<td>PI8</td>
<td>RTC_TAMP2</td>
<td>YES</td>
<td>YES</td>
<td>YES</td>
</tr>
<tr>
<td>PC1</td>
<td>RTC_TAMP3</td>
<td>YES</td>
<td>YES</td>
<td>YES</td>
</tr>
<tr>
<td>PB2</td>
<td>RTC_OUT</td>
<td>YES</td>
<td>NO</td>
<td>NO</td>
</tr>
<tr>
<td>PB15</td>
<td>RTC_REFIN</td>
<td>YES</td>
<td>NO</td>
<td>NO</td>
</tr>
</tbody>
</table>
The ck_spre clock can be used either to update the calendar or as timebase for the 16-bit wake-up auto-reload timer. To obtain short timeout periods, the 16-bit wake-up auto-reload timer can also run with the RTCCLK divided by the programmable 4-bit asynchronous prescaler (see Section 46.3.7: Periodic auto-wake-up for details).

### 46.3.5 Real-time clock and calendar

The RTC calendar time and date registers are accessed through shadow registers which are synchronized with PCLK (APB clock). They can also be accessed directly in order to avoid waiting for the synchronization duration.

- RTC_SSR for the subseconds
- RTC_TR for the time
- RTC_DR for the date

Every RTCCLK period, the current calendar value is copied into the shadow registers, and the RSF bit of RTC_ISR register is set (see Section 46.6.4: RTC initialization and status register (RTC_ISR)). The copy is not performed in Stop and Standby mode. When exiting these modes, the shadow registers are updated after up to 1 RTCCLK period.

When the application reads the calendar registers, it accesses the content of the shadow registers. It is possible to make a direct access to the calendar registers by setting the BYPSHAD control bit in the RTC_CR register. By default, this bit is cleared, and the user accesses the shadow registers.

When reading the RTC_SSR, RTC_TR or RTC_DR registers in BYPSHAD=0 mode, the frequency of the APB clock (fAPB) must be at least 7 times the frequency of the RTC clock (fRTCCLK).

The shadow registers are reset by system reset.

### 46.3.6 Programmable alarms

The RTC unit provides programmable alarm: Alarm A and Alarm B. The description below is given for Alarm A, but can be translated in the same way for Alarm B.

The programmable alarm function is enabled through the ALRAE bit in the RTC_CR register. The ALRAF is set to 1 if the calendar subseconds, seconds, minutes, hours, date or day match the values programmed in the alarm registers RTC_ALRMASSR and RTC_ALRMAR. Each calendar field can be independently selected through the MSKx bits of the RTC_ALRMAR register, and through the MASKSSx bits of the RTC_ALRMASSR register. The alarm interrupt is enabled through the ALRAIE bit in the RTC_CR register.

**Caution:**
If the seconds field is selected (MSK1 bit reset in RTC_ALRMAR), the synchronous prescaler division factor set in the RTC_PRER register must be at least 3 to ensure correct behavior.

Alarm A and Alarm B (if enabled by bits OSEL[1:0] in RTC_CR register) can be routed to the RTC_ALARM output. RTC_ALARM output polarity can be configured through bit POL the RTC_CR register.

### 46.3.7 Periodic auto-wake-up

The periodic wake-up flag is generated by a 16-bit programmable auto-reload down-counter. The wake-up timer range can be extended to 17 bits.

The wake-up function is enabled through the WUTE bit in the RTC_CR register.
The wake-up timer clock input can be:
- RTC clock (RTCCCLK) divided by 2, 4, 8, or 16.
  When RTCCCLK is LSE(32.768 kHz), this allows to configure the wake-up interrupt period from 122 µs to 32 s, with a resolution down to 61 µs.
- ck_spre (usually 1 Hz internal clock)
  When ck_spre frequency is 1Hz, this allows to achieve a wake-up time from 1 s to around 36 hours with one-second resolution. This large programmable time range is divided in 2 parts:
  - from 1s to 18 hours when WUCKSEL [2:1] = 10
  - and from around 18h to 36h when WUCKSEL[2:1] = 11. In this last case 2^16 is added to the 16-bit counter current value. When the initialization sequence is complete (see Programming the wake-up timer on page 1913), the timer starts counting down. When the wake-up function is enabled, the down-counting remains active in low-power modes. In addition, when it reaches 0, the WUTF flag is set in the RTC_ISR register, and the wake-up counter is automatically reloaded with its reload value (RTC_WUTR register value).

The WUTF flag must then be cleared by software.

When the periodic wake-up interrupt is enabled by setting the WUTIE bit in the RTC_CR register, it can exit the device from low-power modes.

The periodic wake-up flag can be routed to the RTC_ALARM output provided it has been enabled through bits OSEL[1:0] of RTC_CR register. RTC_ALARM output polarity can be configured through the POL bit in the RTC_CR register.

System reset, as well as low-power modes (Sleep, Stop and Standby) have no influence on the wake-up timer.

46.3.8 RTC initialization and configuration

RTC register access

The RTC registers are 32-bit registers. The APB interface introduces 2 wait-states in RTC register accesses except on read accesses to calendar shadow registers when BYPSHAD=0.

RTC register write protection

After system reset, the RTC registers are protected against parasitic write access by clearing the DBP bit in the PWR_CR1 register (refer to the power control section). DBP bit must be set in order to enable RTC registers write access.

After Backup domain reset, all the RTC registers are write-protected. Writing to the RTC registers is enabled by writing a key into the Write Protection register, RTC_WPR.

The following steps are required to unlock the write protection on all the RTC registers except for RTC_TAMPCR, RTC_BKPxR, RTC_OR and RTC_ISR[13:8].
1. Write ‘0xCA’ into the RTC_WPR register.
2. Write ‘0x53’ into the RTC_WPR register.

Writing a wrong key reactivates the write protection.

The protection mechanism is not affected by system reset.
Calendar initialization and configuration

To program the initial time and date calendar values, including the time format and the prescaler configuration, the following sequence is required:

1. Set INIT bit to 1 in the RTC_ISR register to enter initialization mode. In this mode, the calendar counter is stopped and its value can be updated.

2. Poll INITF bit of in the RTC_ISR register. The initialization phase mode is entered when INITF is set to 1. It takes around 2 RTCCLK clock cycles (due to clock synchronization).

3. To generate a 1 Hz clock for the calendar counter, program both the prescaler factors in RTC_PRER register.

4. Load the initial time and date values in the shadow registers (RTC_TR and RTC_DR), and configure the time format (12 or 24 hours) through the FMT bit in the RTC_CR register.

5. Exit the initialization mode by clearing the INIT bit. The actual calendar counter value is then automatically loaded and the counting restarts after 4 RTCCLK clock cycles.

When the initialization sequence is complete, the calendar starts counting.

Note: After a system reset, the application can read the INITS flag in the RTC_ISR register to check if the calendar has been initialized or not. If this flag equals 0, the calendar has not been initialized since the year field is set at its Backup domain reset default value (0x00).

To read the calendar after initialization, the software must first check that the RSF flag is set in the RTC_ISR register.

Daylight saving time

The daylight saving time management is performed through bits SUB1H, ADD1H, and BKP of the RTC_CR register.

Using SUB1H or ADD1H, the software can subtract or add one hour to the calendar in one single operation without going through the initialization procedure.

In addition, the software can use the BKP bit to memorize this operation.

Programming the alarm

A similar procedure must be followed to program or update the programmable alarms. The procedure below is given for Alarm A but can be translated in the same way for Alarm B.

1. Clear ALRAE in RTC_CR to disable Alarm A.

2. Program the Alarm A registers (RTC_ALRMASSR/RTC_ALRMAR).

3. Set ALRAE in the RTC_CR register to enable Alarm A again.

Note: Each change of the RTC_CR register is taken into account after around 2 RTCCLK clock cycles due to clock synchronization.

Programming the wake-up timer

The following sequence is required to configure or change the wake-up timer auto-reload value (WUT[15:0] in RTC_WUTR):
1. Clear WUTE in RTC_CR to disable the wake-up timer.
2. Poll WUTWF until it is set in RTC_ISR to make sure the access to wake-up auto-reload counter and to WUCKSEL[2:0] bits is allowed. It takes around 2 RTCCCLK clock cycles (due to clock synchronization).
3. Program the wake-up auto-reload value WUT[15:0], and the wake-up clock selection (WUCKSEL[2:0] bits in RTC_CR). Set WUTE in RTC_CR to enable the timer again. The wake-up timer restarts down-counting. The WUTWF bit is cleared up to 2 RTCCCLK clock cycles after WUTE is cleared, due to clock synchronization.

46.3.9 Reading the calendar

When BYPSSHAD control bit is cleared in the RTC_CR register

To read the RTC calendar registers (RTC_SSR, RTC_TR and RTC_DR) properly, the APB clock frequency (f_PCLK) must be equal to or greater than seven times the RTC clock frequency (f_RTCCCLK). This ensures a secure behavior of the synchronization mechanism.

If the APB clock frequency is less than seven times the RTC clock frequency, the software must read the calendar time and date registers twice. If the second read of the RTC_TR gives the same result as the first read, this ensures that the data is correct. Otherwise a third read access must be done. In any case the APB clock frequency must never be lower than the RTC clock frequency.

The RSF bit is set in RTC_ISR register each time the calendar registers are copied into the RTC_SSR, RTC_TR and RTC_DR shadow registers. The copy is performed every RTCCCLK cycle. To ensure consistency between the 3 values, reading either RTC_SSR or RTC_TR locks the values in the higher-order calendar shadow registers until RTC_DR is read. In case the software makes read accesses to the calendar in a time interval smaller than 1 RTCCCLK period: RSF must be cleared by software after the first calendar read, and then the software must wait until RSF is set before reading again the RTC_SSR, RTC_TR and RTC_DR registers.

After waking up from low-power mode (Stop or Standby), RSF must be cleared by software. The software must then wait until it is set again before reading the RTC_SSR, RTC_TR and RTC_DR registers.

The RSF bit must be cleared after wake-up and not before entering low-power mode.

After a system reset, the software must wait until RSF is set before reading the RTC_SSR, RTC_TR and RTC_DR registers. Indeed, a system reset resets the shadow registers to their default values.

After an initialization (refer to Calendar initialization and configuration on page 1913): the software must wait until RSF is set before reading the RTC_SSR, RTC_TR and RTC_DR registers.

After synchronization (refer to Section 46.3.11: RTC synchronization): the software must wait until RSF is set before reading the RTC_SSR, RTC_TR and RTC_DR registers.

When the BYPSSHAD control bit is set in the RTC_CR register (bypass shadow registers)

Reading the calendar registers gives the values from the calendar counters directly, thus eliminating the need to wait for the RSF bit to be set. This is especially useful after exiting from low-power modes (STOP or Standby), since the shadow registers are not updated during these modes.
When the BYPSHAD bit is set to 1, the results of the different registers might not be coherent with each other if an RTCCCLK edge occurs between two read accesses to the registers. Additionally, the value of one of the registers may be incorrect if an RTCCCLK edge occurs during the read operation. The software must read all the registers twice, and then compare the results to confirm that the data is coherent and correct. Alternatively, the software can just compare the two results of the least-significant calendar register.

Note: While BYPSHAD=1, instructions which read the calendar registers require one extra APB cycle to complete.

46.3.10 Resetting the RTC

The calendar shadow registers (RTC_SSR, RTC_TR and RTC_DR) and some bits of the RTC status register (RTC_ISR) are reset to their default values by all available system reset sources.

On the contrary, the following registers are reset to their default values by a Backup domain reset and are not affected by a system reset: the RTC current calendar registers, the RTC control register (RTC_CR), the prescaler register (RTC_PRER), the RTC calibration register (RTC_CALR), the RTC shift register (RTC_SHIFTR), the RTC timestamp registers (RTC_TSSSR, RTC_TSTR and RTC_TSDR), the RTC tamper configuration register (RTC_TAMPCR), the RTC backup registers (RTC_BKPxR), the wake-up timer register (RTC_WUTR), the Alarm A and Alarm B registers (RTC_ALRMASSR/RTC_ALRMAR and RTC_ALRMBSSR/RTC_ALRMBR), and the Option register (RTC_OR).

In addition, when it is clocked by the LSE, the RTC keeps on running under system reset if the reset source is different from the Backup domain reset one (refer to the RTC clock section of the Reset and clock controller for details on the list of RTC clock sources not affected by system reset). When a Backup domain reset occurs, the RTC is stopped and all the RTC registers are set to their reset values.

46.3.11 RTC synchronization

The RTC can be synchronized to a remote clock with a high degree of precision. After reading the sub-second field (RTC_SSR or RTC_TSSSR), a calculation can be made of the precise offset between the times being maintained by the remote clock and the RTC. The RTC can then be adjusted to eliminate this offset by "shifting" its clock by a fraction of a second using RTC_SHIFTR.

RTC_SSR contains the value of the synchronous prescaler counter. This allows one to calculate the exact time being maintained by the RTC down to a resolution of 1 / (PREDIV_S + 1) seconds. As a consequence, the resolution can be improved by increasing the synchronous prescaler value (PREDIV_S[14:0]). The maximum resolution allowed (30.52 μs with a 32768 Hz clock) is obtained with PREDIV_S set to 0x7FFF.

However, increasing PREDIV_S means that PREDIV_A must be decreased in order to maintain the synchronous prescaler output at 1 Hz. In this way, the frequency of the asynchronous prescaler output increases, which may increase the RTC dynamic consumption.

The RTC can be finely adjusted using the RTC shift control register (RTC_SHIFTR). Writing to RTC_SHIFTR can shift (either delay or advance) the clock by up to a second with a resolution of 1 / (PREDIV_S + 1) seconds. The shift operation consists of adding the SUBFS[14:0] value to the synchronous prescaler counter SS[15:0]: this will delay the clock.
If at the same time the ADD1S bit is set, this results in adding one second and at the same 
time subtracting a fraction of second, so this will advance the clock.

Caution: Before initiating a shift operation, the user must check that SS[15] = 0 in order to ensure that 
no overflow will occur.

As soon as a shift operation is initiated by a write to the RTC_SHIFTR register, the SHPF 
flag is set by hardware to indicate that a shift operation is pending. This bit is cleared by 
hardware as soon as the shift operation has completed.

Caution: This synchronization feature is not compatible with the reference clock detection feature: 
firmware must not write to RTC_SHIFTR when REFCKON=1.

### 46.3.12 RTC reference clock detection

The update of the RTC calendar can be synchronized to a reference clock, RTC_REFIN, 
which is usually the mains frequency (50 or 60 Hz). The precision of the RTC_REFIN 
reference clock should be higher than the 32.768 kHz LSE clock. When the RTC_REFIN 
detection is enabled (REFCKON bit of RTC_CR set to 1), the calendar is still clocked by the 
LSE, and RTC_REFIN is used to compensate for the imprecision of the calendar update 
frequency (1 Hz).

Each 1 Hz clock edge is compared to the nearest RTC_REFIN clock edge (if one is found 
within a given time window). In most cases, the two clock edges are properly aligned. When 
the 1 Hz clock becomes misaligned due to the imprecision of the LSE clock, the RTC shifts 
the 1 Hz clock a bit so that future 1 Hz clock edges are aligned. Thanks to this mechanism, 
the calendar becomes as precise as the reference clock.

The RTC detects if the reference clock source is present by using the 256 Hz clock 
(ck_apre) generated from the 32.768 kHz quartz. The detection is performed during a time 
window around each of the calendar updates (every 1 s). The window equals 7 ck_apre 
periods when detecting the first reference clock edge. A smaller window of 3 ck_apre 
periods is used for subsequent calendar updates.

Each time the reference clock is detected in the window, the synchronous prescaler which 
outputs the ck_spre clock is forced to reload. This has no effect when the reference clock 
and the 1 Hz clock are aligned because the prescaler is being reloaded at the same 
moment. When the clocks are not aligned, the reload shifts future 1 Hz clock edges a little 
for them to be aligned with the reference clock.

If the reference clock halts (no reference clock edge occurred during the 3 ck_apre window), 
the calendar is updated continuously based solely on the LSE clock. The RTC then waits for 
the reference clock using a large 7 ck_apre period detection window centered on the 
ck_spre edge.

When the RTC_REFIN detection is enabled, PREDIV_A and PREDIV_S must be set to their 
default values:

- PREDIV_A = 0x007F
- PREVID_S = 0x00FF

Note: RTC_REFIN clock detection is not available in Standby mode.

### 46.3.13 RTC smooth digital calibration

The RTC frequency can be digitally calibrated with a resolution of about 0.954 ppm with a 
range from -487.1 ppm to +488.5 ppm. The correction of the frequency is performed using
series of small adjustments (adding and/or subtracting individual RTCCCLK pulses). These adjustments are fairly well distributed so that the RTC is well calibrated even when observed over short durations of time.

The smooth digital calibration is performed during a cycle of about $2^{20}$ RTCCCLK pulses, or 32 seconds when the input frequency is 32768 Hz. This cycle is maintained by a 20-bit counter, cal_cnt[19:0], clocked by RTCCCLK.

The smooth calibration register (RTC_CALR) specifies the number of RTCCCLK clock cycles to be masked during the 32-second cycle:

- Setting the bit CALM[0] to 1 causes exactly one pulse to be masked during the 32-second cycle.
- Setting CALM[1] to 1 causes two additional cycles to be masked
- Setting CALM[2] to 1 causes four additional cycles to be masked
- and so on up to CALM[8] set to 1 which causes 256 clocks to be masked.

**Note:** CALM[8:0] (RTC_CALR) specifies the number of RTCCCLK pulses to be masked during the 32-second cycle. Setting the bit CALM[0] to ‘1’ causes exactly one pulse to be masked during the 32-second cycle at the moment when cal_cnt[19:0] is 0x80000; CALM[1]=1 causes two other cycles to be masked (when cal_cnt is 0x40000 and 0xC0000); CALM[2]=1 causes four other cycles to be masked (cal_cnt = 0x20000/0x60000/0xA0000/0xE0000); and so on up to CALM[8]=1 which causes 256 clocks to be masked (cal_cnt = 0xXX800).

While CALM allows the RTC frequency to be reduced by up to 487.1 ppm with fine resolution, the bit CALP can be used to increase the frequency by 488.5 ppm. Setting CALP to ‘1’ effectively inserts an extra RTCCCLK pulse every 211 RTCCCLK cycles, which means that 512 clocks are added during every 32-second cycle.

Using CALM together with CALP, an offset ranging from -511 to +512 RTCCCLK cycles can be added during the 32-second cycle, which translates to a calibration range of -487.1 ppm to +488.5 ppm with a resolution of about 0.954 ppm.

The formula to calculate the effective calibrated frequency (Fcal) given the input frequency (FRTCCCLK) is as follows:

$$F_{cal} = F_{RTCCCLK} \times \left[1 + \left(\frac{CALP \times 512 - CALM}{220 + CALM - CALP \times 512}\right)\right]$$

**Calibration when PREDIV_A<3**

The CALP bit can not be set to 1 when the asynchronous prescaler value (PREDIV_A bits in RTC_PRER register) is less than 3. If CALP was already set to 1 and PREDIV_A bits are set to a value less than 3, CALP is ignored and the calibration operates as if CALP was equal to 0.

To perform a calibration with PREDIV_A less than 3, the synchronous prescaler value (PREDIV_S) should be reduced so that each second is accelerated by 8 RTCCCLK clock cycles, which is equivalent to adding 256 clock cycles every 32 seconds. As a result, between 255 and 256 clock pulses (corresponding to a calibration range from 243.3 to 244.1 ppm) can effectively be added during each 32-second cycle using only the CALM bits.

With a nominal RTCCCLK frequency of 32768 Hz, when PREDIV_A equals 1 (division factor of 2), PREDIV_S should be set to 16379 rather than 16383 (4 less). The only other interesting case is when PREDIV_A equals 0, PREDIV_S should be set to 32759 rather than 32767 (8 less).

If PREDIV_S is reduced in this way, the formula given the effective frequency of the
calibrated input clock is as follows:

\[ F_{\text{CAL}} = F_{\text{RTCCLK}} \times \left[ 1 + \frac{(256 - \text{CALM})}{(2^{20} + \text{CALM} - 256)} \right] \]

In this case, \( \text{CALM}[7:0] \) equals 0x100 (the midpoint of the CALM range) is the correct setting if RTCCLK is exactly 32768.00 Hz.

**Verifying the RTC calibration**

RTC precision is ensured by measuring the precise frequency of RTCCLK and calculating the correct CALM value and CALP values. An optional 1 Hz output is provided to allow applications to measure and verify the RTC precision.

Measuring the precise frequency of the RTC over a limited interval can result in a measurement error of up to 2 RTCCLK clock cycles over the measurement period, depending on how the digital calibration cycle is aligned with the measurement period.

However, this measurement error can be eliminated if the measurement period is the same length as the calibration cycle period. In this case, the only error observed is the error due to the resolution of the digital calibration.

- By default, the calibration cycle period is 32 seconds.

Using this mode and measuring the accuracy of the 1 Hz output over exactly 32 seconds guarantees that the measure is within 0.477 ppm (0.5 RTCCLK cycles over 32 seconds, due to the limitation of the calibration resolution).

- \( \text{CALW16} \) bit of the RTC\_CALR register can be set to 1 to force a 16- second calibration cycle period.

In this case, the RTC precision can be measured during 16 seconds with a maximum error of 0.954 ppm (0.5 RTCCLK cycles over 16 seconds). However, since the calibration resolution is reduced, the long term RTC precision is also reduced to 0.954 ppm: \( \text{CALM}[0] \) bit is stuck at 0 when \( \text{CALW16} \) is set to 1.

- \( \text{CALW8} \) bit of the RTC\_CALR register can be set to 1 to force a 8- second calibration cycle period.

In this case, the RTC precision can be measured during 8 seconds with a maximum error of 1.907 ppm (0.5 RTCCLK cycles over 8s). The long term RTC precision is also reduced to 1.907 ppm: \( \text{CALM}[1:0] \) bits are stuck at 00 when \( \text{CALW8} \) is set to 1.

**Re-calibration on-the-fly**

The calibration register (RTC\_CALR) can be updated on-the-fly while RTC\_ISR\_INITF=0, by using the follow process:

1. Poll the RTC\_ISR\_RECALPF (re-calibration pending flag).
2. If it is set to 0, write a new value to RTC\_CALR, if necessary. RECALPF is then automatically set to 1
3. Within three \( \text{ck\_apre} \) cycles after the write operation to RTC\_CALR, the new calibration settings take effect.

### 46.3.14 Time-stamp function

Time-stamp is enabled by setting the TSE or ITSE bits of RTC\_CR register to 1.

When TSE is set:
The calendar is saved in the time-stamp registers (RTC_TSSSR, RTC_TSTR, RTC_TSDR) when a time-stamp event is detected on the RTC_TS pin.

When ITSE is set:

The calendar is saved in the time-stamp registers (RTC_TSSSR, RTC_TSTR, RTC_TSDR) when an internal time-stamp event is detected. The internal timestamp event is generated by the switch to the VBAT supply.

When a time-stamp event occurs, due to internal or external event, the time-stamp flag bit (TSF) in RTC_ISR register is set. In case the event is internal, the ITSF flag is also set in RTC_ISR register.

By setting the TSIE bit in the RTC_CR register, an interrupt is generated when a time-stamp event occurs.

If a new time-stamp event is detected while the time-stamp flag (TSF) is already set, the time-stamp overflow flag (TSOVF) flag is set and the time-stamp registers (RTC_TSTR and RTC_TSDR) maintain the results of the previous event.

**Note:** TSF is set 2 ck_apre cycles after the time-stamp event occurs due to synchronization process.

There is no delay in the setting of TSOVF. This means that if two time-stamp events are close together, TSOVF can be seen as ‘1’ while TSF is still ‘0’. As a consequence, it is recommended to poll TSOVF only after TSF has been set.

**Caution:** If a time-stamp event occurs immediately after the TSF bit is supposed to be cleared, then both TSF and TSOVF bits are set. To avoid masking a time-stamp event occurring at the same moment, the application must not write ‘0’ into TSF bit unless it has already read it to ‘1’.

Optionally, a tamper event can cause a time-stamp to be recorded. See the description of the TAMPTS control bit in Section 46.6.16: RTC tamper configuration register (RTC_TAMPCR).

### 46.3.15 Tamper detection

The RTC_TAMPx input events can be configured either for edge detection, or for level detection with filtering.

The tamper detection can be configured for the following purposes:

- erase the RTC backup registers and backup SRAM (default configuration)
- generate an interrupt, capable to wake-up from Stop and Standby modes
- generate a hardware trigger for the low-power timers

**RTC backup registers**

The backup registers (RTC_BKPxR) are not reset by system reset or when the device wakes up from Standby mode.

The backup registers are reset when a tamper detection event occurs (see Section 46.6.20: RTC backup registers (RTC_BKPxR) and Tamper detection initialization on page 1920) except if the TAMPxNOERASE bit is set, or if TAMPxMF is set in the RTC_TAMPCR register.
Tamper detection initialization

Each input can be enabled by setting the corresponding TAMPxE bits to 1 in the RTC_TAMPCR register.

Each RTC_TAMPx tamper detection input is associated with a flag TAMPxF in the RTC_ISR register.

When TAMPxF is cleared:

The TAMPxF flag is asserted after the tamper event on the pin, with the latency provided below:

- 3 ck_apre cycles when TAMPFLT differs from 0x0 (Level detection with filtering)
- 3 ck_apre cycles when TAMPTS=1 (Timestamp on tamper event)
- No latency when TAMPFLT=0x0 (Edge detection) and TAMPTS=0

A new tamper occurring on the same pin during this period and as long as TAMPxF is set cannot be detected.

When TAMPxF is set:

A new tamper occurring on the same pin cannot be detected during the latency described above and 2.5 ck_rtc additional cycles.

By setting the TAMPIE bit in the RTC_TAMPCR register, an interrupt is generated when a tamper detection event occurs (when TAMPxF is set). Setting TAMPIE is not allowed when one or more TAMPxMF is set.

When TAMPIE is cleared, each tamper pin event interrupt can be individually enabled by setting the corresponding TAMPxIE bit in the RTC_TAMPCR register. Setting TAMPxIE is not allowed when the corresponding TAMPxMF is set.

Trigger output generation on tamper event

The tamper event detection can be used as trigger input by the low-power timers.

When TAMPxMF bit is cleared in RTC_TAMPCR register, the TAMPxF flag must be cleared by software in order to allow a new tamper detection on the same pin.

When TAMPxMF bit is set, the TAMPxF flag is masked, and kept cleared in RTC_ISR register. This configuration allows to trig automatically the low-power timers in Stop mode, without requiring the system wakeup to perform the TAMPxF clearing. In this case, the backup registers are not cleared.

Timestamp on tamper event

With TAMPTS set to ‘1’, any tamper event causes a timestamp to occur. In this case, either the TSF bit or the TSOVF bit are set in RTC_ISR, in the same manner as if a normal timestamp event occurs. The affected tamper flag register TAMPxF is set at the same time that TSF or TSOVF is set.

Edge detection on tamper inputs

If the TAMPFLT bits are “00”, the RTC_TAMPx pins generate tamper detection events when either a rising edge or a falling edge is observed depending on the corresponding TAMPxTRG bit. The internal pull-up resistors on the RTC_TAMPx inputs are deactivated when edge detection is selected.
Caution: When using the edge detection, it is recommended to check by software the tamper pin level just after enabling the tamper detection (by reading the GPIO registers), and before writing sensitive values in the backup registers, to ensure that an active edge did not occur before enabling the tamper event detection.

When TAMPFLT="00" and TAMPxTRG = 0 (rising edge detection), a tamper event may be detected by hardware if the tamper input is already at high level before enabling the tamper detection.

After a tamper event has been detected and cleared, the RTC_TAMPx should be disabled and then re-enabled (TAMPxE set to 1) before re-programming the backup registers (RTC_BKPxR). This prevents the application from writing to the backup registers while the RTC_TAMPx input value still indicates a tamper detection. This is equivalent to a level detection on the RTC_TAMPx input.

Note: Tamper detection is still active when V_DD power is switched off. To avoid unwanted resetting of the backup registers, the pin to which the RTC_TAMPx is mapped should be externally tied to the correct level.

Level detection with filtering on RTC_TAMPx inputs

Level detection with filtering is performed by setting TAMPFLT to a non-zero value. A tamper detection event is generated when either 2, 4, or 8 (depending on TAMPFLT) consecutive samples are observed at the level designated by the TAMPxTRG bits.

The RTC_TAMPx inputs are precharged through the I/O internal pull-up resistance before its state is sampled, unless disabled by setting TAMPPUDIS to 1. The duration of the precharge is determined by the TAMPPRCH bits, allowing for larger capacitances on the RTC_TAMPx inputs.

The trade-off between tamper detection latency and power consumption through the pull-up can be optimized by using TAMPFREQ to determine the frequency of the sampling for level detection.

Note: Refer to the datasheets for the electrical characteristics of the pull-up resistors.

46.3.16 Calibration clock output

When the COE bit is set to 1 in the RTC_CR register, a reference clock is provided on the RTC_CALIB device output.

If the COSEL bit in the RTC_CR register is reset and PREDIV_A = 0x7F, the RTC_CALIB frequency is f_RTCCLK/64. This corresponds to a calibration output at 512 Hz for an RTCCLK frequency at 32.768 kHz. The RTC_CALIB duty cycle is irregular: there is a light jitter on falling edges. It is therefore recommended to use rising edges.

When COSEL is set and "PREDIV_S+1" is a non-zero multiple of 256 (i.e: PREDIV_S[7:0] = 0xFF), the RTC_CALIB frequency is f_RTCCLK/(256 * (PREDIV_A+1)). This corresponds to a calibration output at 1 Hz for prescaler default values (PREDIV_A = 0x7F, PREDIV_S = 0xFF), with an RTCCLK frequency at 32.768 kHz. The 1 Hz output is affected when a shift operation is on going and may toggle during the shift operation (SHPF=1).

Note: When COSEL bit is cleared, the RTC_CALIB output is the output of the 6th stage of the asynchronous prescaler.

When COSEL bit is set, the RTC_CALIB output is the output of the 8th stage of the synchronous prescaler.
46.3.17 Alarm output

The OSEL[1:0] control bits in the RTC_CR register are used to activate the alarm output RTC_ALARM, and to select the function which is output. These functions reflect the contents of the corresponding flags in the RTC_ISR register.

The polarity of the output is determined by the POL control bit in RTC_CR so that the opposite of the selected flag bit is output when POL is set to 1.

Alarm output

The RTC_ALARM pin can be configured in output open drain or output push-pull using RTC_OR register.

Note: Once the RTC_ALARM output is enabled, it has priority over RTC_CALIB (COE bit is don't care and must be kept cleared).

46.4 RTC low-power modes

Table 378. Effect of low-power modes on RTC

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Stop</td>
<td>The RTC remains active when the RTC clock source is LSE or LSI. RTC alarm, RTC tamper event, RTC timestamp event, and RTC Wakeup cause the device to exit the Stop mode.</td>
</tr>
<tr>
<td>Standby</td>
<td>The RTC remains active when the RTC clock source is LSE or LSI. RTC alarm, RTC tamper event, RTC timestamp event, and RTC Wakeup cause the device to exit the Standby mode.</td>
</tr>
</tbody>
</table>

46.5 RTC interrupts

All RTC interrupts are connected to the EXTI controller. Refer to Section 20: Extended interrupt and event controller (EXTI).

To enable the RTC Alarm interrupt, the following sequence is required:
1. Configure and enable the EXTI line corresponding to the RTC Alarm event in interrupt mode and select the rising edge sensitivity.
2. Configure and enable the RTC_ALARM IRQ channel in the NVIC.
3. Configure the RTC to generate RTC alarms.

To enable the RTC Tamper interrupt, the following sequence is required:
1. Configure and enable the EXTI line corresponding to the RTC Tamper event in interrupt mode and select the rising edge sensitivity.
2. Configure and Enable the RTC_TAMP_STAMP IRQ channel in the NVIC.
3. Configure the RTC to detect the RTC tamper event.

To enable the RTC TimeStamp interrupt, the following sequence is required:
1. Configure and enable the EXTI line corresponding to the RTC TimeStamp event in interrupt mode and select the rising edge sensitivity.
2. Configure and Enable the RTC_TAMP_STAMP IRQ channel in the NVIC.
3. Configure the RTC to detect the RTC time-stamp event.
To enable the Wakeup timer interrupt, the following sequence is required:

1. Configure and enable the EXTI line corresponding to the Wakeup timer even in interrupt mode and select the rising edge sensitivity.
2. Configure and Enable the RTC_WKUP IRQ channel in the NVIC.
3. Configure the RTC to detect the RTC Wakeup timer event.

### Table 379. Interrupt control bits

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Exit from Sleep mode</th>
<th>Exit from Stop mode</th>
<th>Exit from Standby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Alarm A</td>
<td>ALRAF</td>
<td>ALRAIE</td>
<td>Yes</td>
<td>Yes(1)</td>
<td>Yes(1)</td>
</tr>
<tr>
<td>Alarm B</td>
<td>ALRBF</td>
<td>ALRBIE</td>
<td>Yes</td>
<td>Yes(1)</td>
<td>Yes(1)</td>
</tr>
<tr>
<td>RTC_TS input (timestamp)</td>
<td>TSF</td>
<td>TSIE</td>
<td>Yes</td>
<td>Yes(1)</td>
<td>Yes(1)</td>
</tr>
<tr>
<td>RTC_TAMP1 input detection</td>
<td>TAMP1F</td>
<td>Tampie</td>
<td>Yes</td>
<td>Yes(1)</td>
<td>Yes(1)</td>
</tr>
<tr>
<td>RTC_TAMP2 input detection</td>
<td>TAMP2F</td>
<td>Tampie</td>
<td>Yes</td>
<td>Yes(1)</td>
<td>Yes(1)</td>
</tr>
<tr>
<td>RTC_TAMP3 input detection</td>
<td>TAMP3F</td>
<td>Tampie</td>
<td>Yes</td>
<td>Yes(1)</td>
<td>Yes(1)</td>
</tr>
<tr>
<td>Wakeup timer interrupt</td>
<td>WUTF</td>
<td>WUTIE</td>
<td>Yes</td>
<td>Yes(1)</td>
<td>Yes(1)</td>
</tr>
</tbody>
</table>

1. Wakeup from STOP and Standby modes is possible only when the RTC clock source is LSE or LSI.

### 46.6 RTC registers

Refer to Section 1.2 on page 101 of the reference manual for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by words (32-bit).

#### 46.6.1 RTC time register (RTC_TR)

The RTC_TR is the calendar time shadow register. This register must be written in initialization mode only. Refer to Calendar initialization and configuration on page 1913 and Reading the calendar on page 1914.

This register is write protected. The write access procedure is described in RTC register write protection on page 1912.

Address offset: 0x00

Backup domain reset value: 0x0000 0000

System reset: 0x0000 0000 when BYPSHAD = 0. Not affected when BYPSHAD = 1.
46.6.2 RTC date register (RTC_DR)

The RTC_DR is the calendar date shadow register. This register must be written in initialization mode only. Refer to Calendar initialization and configuration on page 1913 and Reading the calendar on page 1914.

This register is write protected. The write access procedure is described in RTC register write protection on page 1912.

Address offset: 0x04

Backup domain reset value: 0x0000 2101

System reset: 0x0000 2101 when BYPSHAD = 0. Not affected when BYPSHAD = 1.

| Bit 31..23 | Reserved, must be kept at reset value. |
| Bit 22     | PM: AM/PM notation |
|            | 0: AM or 24-hour format |
|            | 1: PM |

| Bit 21.20 | HT[1:0]: Hour tens in BCD format |
| Bit 19.16 | HU[3:0]: Hour units in BCD format |

| Bit 15 | Reserved, must be kept at reset value. |
| Bit 14.12 | MNT[2:0]: Minute tens in BCD format |
| Bit 11.8  | MNU[3:0]: Minute units in BCD format |

| Bit 7 | Reserved, must be kept at reset value. |
| Bit 6.4 | ST[2:0]: Second tens in BCD format |
| Bit 3.0  | SU[3:0]: Second units in BCD format |

| Bits 31:24 | Reserved, must be kept at reset value. |
| Bits 23.20 | YT[3:0]: Year tens in BCD format |
| Bits 19.16 | YU[3:0]: Year units in BCD format |

| Bits 15.13 | WDU[2:0]: Week day units |
|           | 000: forbidden |
|           | 001: Monday |
|           | ... |
|           | 111: Sunday |

| Bit 12 | MT: Month tens in BCD format |
| Bit 11.8  | MU[3:0]: Month units in BCD format |
Bits 7:6  Reserved, must be kept at reset value.
Bits 5:4  DT[1:0]: Date tens in BCD format
Bits 3:0  DU[3:0]: Date units in BCD format
### 46.6.3 RTC control register (RTC_CR)

Address offset: 0x08  
Backup domain reset value: 0x0000 0000  
System reset: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ITSE</td>
<td>COE</td>
<td>OSEL[1:0]</td>
<td>POL</td>
<td>COSEL</td>
<td>BKP</td>
<td>SUB1H</td>
<td>ADD1H</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>TSIE</td>
<td>WUTIE</td>
<td>ALRBIE</td>
<td>ALRAIE</td>
<td>TSE</td>
<td>WUTE</td>
<td>ALRBE</td>
<td>ALRAE</td>
<td>Bits</td>
<td>FMT</td>
<td>BYPS</td>
<td>HAD</td>
<td>REFCKON</td>
<td>TSEDGE</td>
<td>WUCKSEL[2:0]</td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 **ITSE**: timestamp on internal event enable  
0: internal event timestamp disabled  
1: internal event timestamp enabled

Bit 23 **COE**: Calibration output enable  
This bit enables the RTC_CALIB output  
0: Calibration output disabled  
1: Calibration output enabled

Bits 22:21 **OSEL[1:0]**: Output selection  
These bits are used to select the flag to be routed to RTC_ALARM output  
00: Output disabled  
01: Alarm A output enabled  
10: Alarm B output enabled  
11: Wake-up output enabled

Bit 20 **POL**: Output polarity  
This bit is used to configure the polarity of RTC_ALARM output  
0: The pin is high when ALRAF/ALRBF/WUTF is asserted (depending on OSEL[1:0])  
1: The pin is low when ALRAF/ALRBF/WUTF is asserted (depending on OSEL[1:0]).

Bit 19 **COSEL**: Calibration output selection  
When COE=1, this bit selects which signal is output on RTC_CALIB.  
0: Calibration output is 512 Hz (with default prescaler setting)  
1: Calibration output is 1 Hz (with default prescaler setting)  
These frequencies are valid for RTCCLK at 32.768 kHz and prescalers at their default values (PREDIV_A=127 and PREDIV_S=255). Refer to Section 46.3.16: Calibration clock output

Bit 18 **BKP**: Backup  
This bit can be written by the user to memorize whether the daylight saving time change has been performed or not.
Bit 17 **SUB1H**: Subtract 1 hour (winter time change)
When this bit is set, 1 hour is subtracted to the calendar time if the current hour is not 0. This bit is always read as 0.
Setting this bit has no effect when current hour is 0.
0: No effect
1: Subtracts 1 hour to the current time. This can be used for winter time change outside initialization mode.

Bit 16 **ADD1H**: Add 1 hour (summer time change)
When this bit is set, 1 hour is added to the calendar time. This bit is always read as 0.
0: No effect
1: Adds 1 hour to the current time. This can be used for summer time change outside initialization mode.

Bit 15 **TSIE**: Time-stamp interrupt enable
0: Time-stamp Interrupt disable
1: Time-stamp Interrupt enable

Bit 14 **WUTIE**: Wake-up timer interrupt enable
0: Wake-up timer interrupt disabled
1: Wake-up timer interrupt enabled

Bit 13 **ALRBE**: Alarm B interrupt enable
0: Alarm B Interrupt disable
1: Alarm B Interrupt enable

Bit 12 **ALRAE**: Alarm A interrupt enable
0: Alarm A interrupt disabled
1: Alarm A interrupt enabled

Bit 11 **TSE**: timestamp enable
0: timestamp disable
1: timestamp enable

Bit 10 **WUTE**: Wake-up timer enable
0: Wake-up timer disabled
1: Wake-up timer enabled

*Note: When the wake-up timer is disabled, wait for WUTWF=1 before enabling it again.*

Bit 9 **ALRBE**: Alarm B enable
0: Alarm B disabled
1: Alarm B enabled

Bit 8 **ALRAE**: Alarm A enable
0: Alarm A disabled
1: Alarm A enabled

Bit 7 Reserved, must be kept at reset value.

Bit 6 **FMT**: Hour format
0: 24 hour/day format
1: AM/PM hour format
Bit 5 **BYPHAD**: Bypass the shadow registers
0: Calendar values (when reading from RTC_SSR, RTC_TR, and RTC_DR) are taken from
the shadow registers, which are updated once every two RTCCLK cycles.
1: Calendar values (when reading from RTC_SSR, RTC_TR, and RTC_DR) are taken
directly from the calendar counters.

**Note**: If the frequency of the APB clock is less than seven times the frequency of RTCCLK,
*BYPHAD* must be set to ‘1’.

Bit 4 **REFCKON**: RTC_REFIN reference clock detection enable (50 or 60 Hz)
0: RTC_REFIN detection disabled
1: RTC_REFIN detection enabled

**Note**: *PREDIV_S must be 0x00FF.*

Bit 3 **TSEDGE**: Time-stamp event active edge
0: RTC_TS input rising edge generates a time-stamp event
1: RTC_TS input falling edge generates a time-stamp event

TSE must be reset when TSEDGE is changed to avoid unwanted TSF setting.

Bits 2:0 **WUCKSEL[2:0]**: Wake-up clock selection
000: RTC/16 clock is selected
001: RTC/8 clock is selected
010: RTC/4 clock is selected
011: RTC/2 clock is selected
10x: ck_spread (usually 1 Hz) clock is selected
11x: ck_spread (usually 1 Hz) clock is selected and $2^{16}$ is added to the WUT counter value
(see note below)

**Note**: Bits 7, 6 and 4 of this register can be written in initialization mode only (RTC_ISR/INITF = 1).

**WUT** = Wake-up unit counter value. $WUT = (0x0000 to 0xFFFF) + 0x10000$ added when
WUCKSEL[2:1 = 11].

**Bits 2 to 0 of this register can be written only when RTC_CR WUTE bit = 0 and RTC_ISR
WUTWF bit = 1.**

It is recommended not to change the hour during the calendar hour increment as it could
mask the incrementation of the calendar hour.

ADD1H and SUB1H changes are effective in the next second.

This register is write protected. The write access procedure is described in RTC register
write protection on page 1912.

**Caution**: TSE must be reset when TSEDGE is changed to avoid spuriously setting of TSF.
### 46.6.4 RTC initialization and status register (RTC_ISR)

This register is write protected (except for RTC_ISR[13:8] bits). The write access procedure is described in *RTC register write protection on page 1912*.

Address offset: 0x0C

Backup domain reset value: 0x0000 0007

System reset: not affected except INIT, INITF, and RSF bits which are cleared to ‘0’

<table>
<thead>
<tr>
<th>Address offset</th>
<th>0x0C</th>
</tr>
</thead>
</table>

#### RTC_ISR (Address offset 0x0C)

| Bit 31:18 Reserved, must be kept at reset value. | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rw | r | r | r | r | r | r | r | r | r | r | r | r |
|--------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----|---|---|---|---|---|---|---|---|---|---|---|---|
| Bit 31:18 Reserved, must be kept at reset value. | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rw | r | r | r | r | r | r | r | r | r | r | r | r | r |

**Bit 17 ITSF**: Internal tTime-stamp flag

- This flag is set by hardware when a time-stamp on the internal event occurs.
- This flag is cleared by software by writing 0, and must be cleared together with TSF bit by writing 0 in both bits.

**Bit 16 RECALPF**: Recalibration pending Flag

- The RECALPF status flag is automatically set to ‘1’ when software writes to the RTC_CALR register, indicating that the RTC_CALR register is blocked. When the new calibration settings are taken into account, this bit returns to ‘0’. Refer to *Re-calibration on-the-fly*.

**Bit 15 TAMP3F**: RTC_TAMP3 detection flag

- This flag is set by hardware when a tamper detection event is detected on the RTC_TAMP3 input.
- It is cleared by software writing 0

**Bit 14 TAMP2F**: RTC_TAMP2 detection flag

- This flag is set by hardware when a tamper detection event is detected on the RTC_TAMP2 input.
- It is cleared by software writing 0

**Bit 13 TAMP1F**: RTC_TAMP1 detection flag

- This flag is set by hardware when a tamper detection event is detected on the RTC_TAMP1 input.
- It is cleared by software writing 0

**Bit 12 TSOVF**: Time-stamp overflow flag

- This flag is set by hardware when a time-stamp event occurs while TSF is already set.
- This flag is cleared by software by writing 0. It is recommended to check and then clear TSOVF only after clearing the TSF bit. Otherwise, an overflow might not be noticed if a time-stamp event occurs immediately before the TSF bit is cleared.

**Bit 11 TSF**: Time-stamp flag

- This flag is set by hardware when a time-stamp event occurs.
- This flag is cleared by software by writing 0. If ITSF flag is set, TSF must be cleared together with ITSF by writing 0 in both bits.
Bit 10 **WUTF**: Wake-up timer flag
- This flag is set by hardware when the wake-up auto-reload counter reaches 0.
- This flag is cleared by software by writing 0.
- This flag must be cleared by software at least 1.5 RTCCLK periods before WUTF is set to 1 again.

Bit 9 **ALRB**: Alarm B flag
- This flag is set by hardware when the time/date registers (RTC_TR and RTC_DR) match the Alarm B register (RTC_ALRMBR).
- This flag is cleared by software by writing 0.

Bit 8 **ALRA**: Alarm A flag
- This flag is set by hardware when the time/date registers (RTC_TR and RTC_DR) match the Alarm A register (RTC_ALRMAR).
- This flag is cleared by software by writing 0.

Bit 7 **INIT**: Initialization mode
- 0: Free running mode
- 1: Initialization mode used to program time and date register (RTC_TR and RTC_DR), and prescaler register (RTC_PRER). Counters are stopped and start counting from the new value when INIT is reset.

Bit 6 **INITF**: Initialization flag
- When this bit is set to 1, the RTC is in initialization state, and the time, date and prescaler registers can be updated.
- 0: Calendar registers update is not allowed
- 1: Calendar registers update is allowed

Bit 5 **RSF**: Registers synchronization flag
- This bit is set by hardware each time the calendar registers are copied into the shadow registers (RTC_SSR, RTC_TR and RTC_DR). This bit is cleared by hardware in initialization mode, while a shift operation is pending (SHPF=1), or when in bypass shadow register mode (BYPASHD=1). This bit can also be cleared by software.
- It is cleared either by software or by hardware in initialization mode.
- 0: Calendar shadow registers not yet synchronized
- 1: Calendar shadow registers synchronized

Bit 4 **INITS**: Initialization status flag
- This bit is set by hardware when the calendar year field is different from 0 (Backup domain reset state).
- 0: Calendar has not been initialized
- 1: Calendar has been initialized

Bit 3 **SHPF**: Shift operation pending
- 0: No shift operation is pending
- 1: A shift operation is pending
- This flag is set by hardware as soon as a shift operation is initiated by a write to the RTC_SHIFTR register. It is cleared by hardware when the corresponding shift operation has been executed. Writing to the SHPF bit has no effect.
Bit 2  **WUTWF**: Wake-up timer write flag
This bit is set by hardware up to 2 RTCCLK cycles after the WUTE bit has been set to 0 in RTC_CR, and is cleared up to 2 RTCCLK cycles after the WUTE bit has been set to 1. The wake-up timer values can be changed when WUTE bit is cleared and WUTWF is set.
0: Wake-up timer configuration update not allowed
1: Wake-up timer configuration update allowed

Bit 1  **ALRBWF**: Alarm B write flag
This bit is set by hardware when Alarm B values can be changed, after the ALRBE bit has been set to 0 in RTC_CR.
It is cleared by hardware in initialization mode.
0: Alarm B update not allowed
1: Alarm B update allowed

Bit 0  **ALRAWF**: Alarm A write flag
This bit is set by hardware when Alarm A values can be changed, after the ALRAE bit has been set to 0 in RTC_CR.
It is cleared by hardware in initialization mode.
0: Alarm A update not allowed
1: Alarm A update allowed

**Note:** The bits ALRAF, ALRBF, WUTF and TSF are cleared 2 APB clock cycles after programming them to 0.
46.6.5  RTC prescaler register (RTC_PRER)

This register must be written in initialization mode only. The initialization must be performed in two separate write accesses. Refer to Calendar initialization and configuration on page 1913.

This register is write protected. The write access procedure is described in RTC register write protection on page 1912.

Address offset: 0x10

Backup domain reset value: 0x007F 00FF

System reset: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

PREDIV_A[6:0]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:23  Reserved, must be kept at reset value.

Bits 22:16  PREDIV_A[6:0]: Asynchronous prescaler factor

This is the asynchronous division factor:

\[ \text{ck\_apre frequency} = \frac{\text{RTCLK frequency}}{\text{PREDIV\_A}+1} \]

Bit 15  Reserved, must be kept at reset value.

Bits 14:0  PREDIV_S[14:0]: Synchronous prescaler factor

This is the synchronous division factor:

\[ \text{ck\_spre frequency} = \frac{\text{ck\_apre frequency}}{\text{PREDIV\_S}+1} \]
46.6.6 RTC wake-up timer register (RTC_WUTR)

This register can be written only when WUTWF is set to 1 in RTC_ISR.

This register is write protected. The write access procedure is described in RTC register write protection on page 1912.

Address offset: 0x14

Backup domain reset value: 0x0000 FFFF

System reset: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**WUT[15:0]**

Bits 15:0 **WUT[15:0]**: Wake-up auto-reload value bits

When the wake-up timer is enabled (WUTE set to 1), the WUTF flag is set every (WUT[15:0] + 1) ck_wut cycles. The ck_wut period is selected through WUCKSEL[2:0] bits of the RTC_CR register.

When WUCKSEL[2] = 1, the wake-up timer becomes 17-bits and WUCKSEL[1] effectively becomes WUT[16] the most-significant bit to be reloaded into the timer.

The first assertion of WUTF occurs (WUT+1) ck_wut cycles after WUTE is set. Setting WUT[15:0] to 0x0000 with WUCKSEL[2:0] = 011 (RTCCLK/2) is forbidden.

Bits 31:16 Reserved, must be kept at reset value.
46.6.7 **RTC alarm A register (RTC_ALRMAR)**

This register can be written only when ALRAWF is set to 1 in RTC_ISR, or in initialization mode.

This register is write protected. The write access procedure is described in *RTC register write protection on page 1912*.

Address offset: 0x1C

Backup domain reset value: 0x0000 0000

System reset: not affected

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>MSK4: Alarm A date mask</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Alarm A set if the date/day match</td>
<td></td>
</tr>
<tr>
<td>1: Date/day don’t care in Alarm A comparison</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 30</th>
<th>WDSEL: Week day selection</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: DU[3:0] represents the date units</td>
<td></td>
</tr>
<tr>
<td>1: DU[3:0] represents the week day. DT[1:0] is don’t care.</td>
<td></td>
</tr>
</tbody>
</table>

**Bit 29:28 DT[1:0]: Date tens in BCD format.**

**Bit 27:24 DU[3:0]: Date units or day in BCD format.**

**Bit 23 MSK3: Alarm A hours mask**

0: Alarm A set if the hours match

1: Hours don’t care in Alarm A comparison

**Bit 22 PM: AM/PM notation**

0: AM or 24-hour format

1: PM

**Bits 21:20 HT[1:0]: Hour tens in BCD format.**

**Bits 19:16 HU[3:0]: Hour units in BCD format.**

**Bit 15 MSK2: Alarm A minutes mask**

0: Alarm A set if the minutes match

1: Minutes don’t care in Alarm A comparison

**Bits 14:12 MNT[2:0]: Minute tens in BCD format.**

**Bits 11:8 MNU[3:0]: Minute units in BCD format.**

**Bit 7 MSK1: Alarm A seconds mask**

0: Alarm A set if the seconds match

1: Seconds don’t care in Alarm A comparison

**Bits 6:4 ST[2:0]: Second tens in BCD format.**

**Bits 3:0 SU[3:0]: Second units in BCD format.**
### 46.6.8 RTC alarm B register (RTC_ALRMBR)

This register can be written only when ALRBWF is set to 1 in RTC_ISR, or in initialization mode.

This register is write protected. The write access procedure is described in [RTC register write protection on page 1912](#).

Address offset: 0x20

Backup domain reset value: 0x0000 0000

System reset: not affected

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

#### Bit 31 MSK4: Alarm B date mask
- 0: Alarm B set if the date and day match
- 1: Date and day don’t care in Alarm B comparison

#### Bit 30 WDSEL: Week day selection
- 0: DU[3:0] represents the date units
- 1: DU[3:0] represents the week day. DT[1:0] is don’t care.

#### Bits 29:28 DT[1:0]: Date tens in BCD format

#### Bits 27:24 DU[3:0]: Date units or day in BCD format

#### Bit 23 MSK3: Alarm B hours mask
- 0: Alarm B set if the hours match
- 1: Hours don’t care in Alarm B comparison

#### Bit 22 PM: AM/PM notation
- 0: AM or 24-hour format
- 1: PM

#### Bits 21:20 HT[1:0]: Hour tens in BCD format

#### Bits 19:16 HU[3:0]: Hour units in BCD format

#### Bit 15 MSK2: Alarm B minutes mask
- 0: Alarm B set if the minutes match
- 1: Minutes don’t care in Alarm B comparison

#### Bits 14:12 MNT[2:0]: Minute tens in BCD format

#### Bits 11:8 MNU[3:0]: Minute units in BCD format

#### Bit 7 MSK1: Alarm B seconds mask
- 0: Alarm B set if the seconds match
- 1: Seconds don’t care in Alarm B comparison

#### Bits 6:4 ST[2:0]: Second tens in BCD format

#### Bits 3:0 SU[3:0]: Second units in BCD format
46.6.9  RTC write protection register (RTC_WPR)

Address offset: 0x24
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  KEY[7:0]: Write protection key
This byte is written by software.
Reading this byte always returns 0x00.
Refer to RTC register write protection for a description of how to unlock RTC register write protection.

46.6.10  RTC sub second register (RTC_SSR)

Address offset: 0x28
Backup domain reset value: 0x0000 0000
System reset: 0x0000 0000 when BYPSHAD = 0. Not affected when BYPSHAD = 1.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

SS[15:0]

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  SS[15:0]: Sub second value
SS[15:0] is the value in the synchronous prescaler counter. The fraction of a second is given by the formula below:
Second fraction = (PREDIV_S - SS) / (PREDIV_S + 1)
Note: SS can be larger than PREDIV_S only after a shift operation. In that case, the correct time/date is one second less than as indicated by RTC_TR/RTC_DR.
### 46.6.11 RTC shift control register (RTC_SHIFTR)

This register is write protected. The write access procedure is described in [RTC register write protection on page 1912](#).

**Address offset:** 0x2C

**Backup domain reset value:** 0x0000 0000

**System reset:** not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>SUBFS[14:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

**Bit 31** **ADD1S:** Add one second

- 0: No effect
- 1: Add one second to the clock/calendar

This bit is write only and is always read as zero. Writing to this bit has no effect when a shift operation is pending (when SHPF=1, in RTC_ISR).

This function is intended to be used with SUBFS (see description below) in order to effectively add a fraction of a second to the clock in an atomic operation.

**Bits 30:15** Reserved, must be kept at reset value.

**Bits 14:0** **SUBFS[14:0]:** Subtract a fraction of a second

These bits are write only and is always read as zero. Writing to this bit has no effect when a shift operation is pending (when SHPF=1, in RTC_ISR).

The value which is written to SUBFS is added to the synchronous prescaler counter. Since this counter counts down, this operation effectively subtracts from (delays) the clock by:

\[
\text{Delay (seconds)} = \frac{\text{SUBFS}}{\text{PREDIV}_S + 1}
\]

A fraction of a second can effectively be added to the clock (advancing the clock) when the ADD1S function is used in conjunction with SUBFS, effectively advancing the clock by:

\[
\text{Advance (seconds)} = (1 - \frac{\text{SUBFS}}{\text{PREDIV}_S + 1}).
\]

**Note:** Writing to SUBFS causes RSF to be cleared. Software can then wait until RSF=1 to be sure that the shadow registers have been updated with the shifted time.
### 46.6.12 RTC timestamp time register (RTC_TSTR)

The content of this register is valid only when TSF is set to 1 in RTC_ISR. It is cleared when TSF bit is reset.

- **Address offset**: 0x30
- **Backup domain reset value**: 0x0000 0000
- **System reset**: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

- **Bit 22 PM**: AM/PM notation
  - 0: AM or 24-hour format
  - 1: PM

Bits 21:20 **HT[1:0]**: Hour tens in BCD format.

Bits 19:16 **HU[3:0]**: Hour units in BCD format.

- **Bit 15** Reserved, must be kept at reset value.

Bits 14:12 **MNT[2:0]**: Minute tens in BCD format.

Bits 11:8 **MNU[3:0]**: Minute units in BCD format.

- **Bit 7** Reserved, must be kept at reset value.

Bits 6:4 **ST[2:0]**: Second tens in BCD format.

Bits 3:0 **SU[3:0]**: Second units in BCD format.
46.6.13  RTC timestamp date register (RTC_TSDR)

The content of this register is valid only when TSF is set to 1 in RTC_ISR. It is cleared when
TSF bit is reset.

Address offset: 0x34

Backup domain reset value: 0x0000 0000

System reset: not affected

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:13  WDU[2:0]: Week day units

Bit 12  MT: Month tens in BCD format

Bits 11:8  MU[3:0]: Month units in BCD format

Bits 7:6  Reserved, must be kept at reset value.

Bits 5:4  DT[1:0]: Date tens in BCD format

Bits 3:0  DU[3:0]: Date units in BCD format
### 46.6.14 RTC time-stamp sub second register (RTC_TSSSR)

The content of this register is valid only when RTC_ISR/TSF is set. It is cleared when the RTC_ISR/TSF bit is reset.

- **Address offset:** 0x38
- **Backup domain reset value:** 0x0000 0000
- **System reset:** not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **SS[15:0]:** Sub second value

SS[15:0] is the value of the synchronous prescaler counter when the timestamp event occurred.
46.6.15 RTC calibration register (RTC_CALR)

This register is write protected. The write access procedure is described in RTC register write protection on page 1912.

Address offset: 0x3C

Backup domain reset value: 0x0000 0000

System reset: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CALP</th>
<th>CALW8</th>
<th>CALW16</th>
<th>Res.</th>
<th>Res.</th>
<th>Res.</th>
<th>Res.</th>
<th>CALM[8:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bit 15 **CALP**: Increase frequency of RTC by 488.5 ppm
0: No RTCCLK pulses are added.
1: One RTCCLK pulse is effectively inserted every $2^{11}$ pulses (frequency increased by 488.5 ppm).

This feature is intended to be used in conjunction with CALM, which lowers the frequency of the calendar with a fine resolution. If the input frequency is 32768 Hz, the number of RTCCLK pulses added during a 32-second window is calculated as follows: $(512 \times \text{CALP}) - \text{CALM}$.

Refer to Section 46.3.13: RTC smooth digital calibration.

Bit 14 **CALW8**: Use an 8-second calibration cycle period
When CALW8 is set to ‘1’, the 8-second calibration cycle period is selected.

*Note*: CALM[1:0] are stuck at “00” when CALW8='1'. Refer to Section 46.3.13: RTC smooth digital calibration.

Bit 13 **CALW16**: Use a 16-second calibration cycle period
When CALW16 is set to ‘1’, the 16-second calibration cycle period is selected. This bit must not be set to ‘1’ if CALW8=1.

*Note*: CALM[0] is stuck at ‘0’ when CALW16='1'. Refer to Section 46.3.13: RTC smooth digital calibration.

Bits 12:9 Reserved, must be kept at reset value.

Bits 8:0 **CALM[8:0]**: Calibration minus
The frequency of the calendar is reduced by masking CALM out of $2^{20}$ RTCCLK pulses (32 seconds if the input frequency is 32768 Hz). This decreases the frequency of the calendar with a resolution of 0.9537 ppm.

To increase the frequency of the calendar, this feature should be used in conjunction with CALP. See Section 46.3.13: RTC smooth digital calibration on page 1916.
### 46.6.16 RTC tamper configuration register (RTC_TAMPCR)

- **Address offset:** 0x40
- **Backup domain reset value:** 0x0000 0000
- **System reset:** not affected

<table>
<thead>
<tr>
<th>Bits 31:25</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 24 TAMP3MF</td>
<td>Tamper 3 mask flag</td>
</tr>
<tr>
<td>0: Tamper 3 event generates a trigger event and TAMP3F must be cleared by software to allow next tamper event detection.</td>
<td></td>
</tr>
<tr>
<td>1: Tamper 3 event generates a trigger event. TAMP3F is masked and internally cleared by hardware. The backup registers and the backup SRAM are not erased.</td>
<td></td>
</tr>
<tr>
<td><strong>Note:</strong> The Tamper 3 interrupt must not be enabled when TAMP3MF is set.</td>
<td></td>
</tr>
<tr>
<td>Bit 23 TAMP3NOERASE</td>
<td>Tamper 3 no erase</td>
</tr>
<tr>
<td>0: Tamper 3 event erases the backup registers and the backup SRAM.</td>
<td></td>
</tr>
<tr>
<td>1: Tamper 3 event does not erase the backup registers and the backup SRAM.</td>
<td></td>
</tr>
<tr>
<td>Bit 22 TAMP3IE</td>
<td>Tamper 3 interrupt enable</td>
</tr>
<tr>
<td>0: Tamper 3 interrupt is disabled if TAMPIE = 0.</td>
<td></td>
</tr>
<tr>
<td>1: Tamper 3 interrupt enabled.</td>
<td></td>
</tr>
<tr>
<td>Bit 21 TAMP2MF</td>
<td>Tamper 2 mask flag</td>
</tr>
<tr>
<td>0: Tamper 2 event generates a trigger event and TAMP2F must be cleared by software to allow next tamper event detection.</td>
<td></td>
</tr>
<tr>
<td>1: Tamper 2 event generates a trigger event. TAMP2F is masked and internally cleared by hardware. The backup registers and the backup SRAM are not erased.</td>
<td></td>
</tr>
<tr>
<td><strong>Note:</strong> The Tamper 2 interrupt must not be enabled when TAMP2MF is set.</td>
<td></td>
</tr>
<tr>
<td>Bit 20 TAMP2NOERASE</td>
<td>Tamper 2 no erase</td>
</tr>
<tr>
<td>0: Tamper 2 event erases the backup registers and the backup SRAM.</td>
<td></td>
</tr>
<tr>
<td>1: Tamper 2 event does not erase the backup registers and the backup SRAM.</td>
<td></td>
</tr>
<tr>
<td>Bit 19 TAMP2IE</td>
<td>Tamper 2 interrupt enable</td>
</tr>
<tr>
<td>0: Tamper 2 interrupt is disabled if TAMPIE = 0.</td>
<td></td>
</tr>
<tr>
<td>1: Tamper 2 interrupt enabled.</td>
<td></td>
</tr>
<tr>
<td>Bit 18 TAMP1MF</td>
<td>Tamper 1 mask flag</td>
</tr>
<tr>
<td>0: Tamper 1 event generates a trigger event and TAMP1F must be cleared by software to allow next tamper event detection.</td>
<td></td>
</tr>
<tr>
<td>1: Tamper 1 event generates a trigger event. TAMP1F is masked and internally cleared by hardware. The backup registers and the backup SRAM are not erased.</td>
<td></td>
</tr>
<tr>
<td><strong>Note:</strong> The Tamper 1 interrupt must not be enabled when TAMP1MF is set.</td>
<td></td>
</tr>
</tbody>
</table>

---

**Address offset:** 0x40
**Backup domain reset value:** 0x0000 0000
**System reset:** not affected
Bit 17 **TAMP1NOERASE**: Tamper 1 no erase
0: Tamper 1 event erases the backup registers and the backup SRAM.
1: Tamper 1 event does not erase the backup registers and the backup SRAM.

Bit 16 **TAMP1IE**: Tamper 1 interrupt enable
0: Tamper 1 interrupt is disabled if TAMPIE = 0.
1: Tamper 1 interrupt enabled.

Bit 15 **TAMPUDIS**: RTC_TAMPx pull-up disable
This bit determines if each of the RTC_TAMPx pins are precharged before each sample.
0: Precharge RTC_TAMPx pins before sampling (enable internal pull-up)
1: Disable precharge of RTC_TAMPx pins.

Bits 14:13 **TAMPPRCH[1:0]**: RTC_TAMPx precharge duration
These bit determines the duration of time during which the pull-up/is activated before each sample. TAMPPRCH is valid for each of the RTC_TAMPx inputs.
0x0: 1 RTCCLK cycle
0x1: 2 RTCCLK cycles
0x2: 4 RTCCLK cycles
0x3: 8 RTCCLK cycles

Bits 12:11 **TAMPFLT[1:0]**: RTC_TAMPx filter count
These bits determines the number of consecutive samples at the specified level (TAMP*TRG) needed to activate a Tamper event. TAMPFLT is valid for each of the RTC_TAMPx inputs.
0x0: Tamper event is activated on edge of RTC_TAMPx input transitions to the active level (no internal pull-up on RTC_TAMPx input).
0x1: Tamper event is activated after 2 consecutive samples at the active level.
0x2: Tamper event is activated after 4 consecutive samples at the active level.
0x3: Tamper event is activated after 8 consecutive samples at the active level.

Bits 10:8 **TAMPFREQ[2:0]**: Tamper sampling frequency
Determines the frequency at which each of the RTC_TAMPx inputs are sampled.
0x0: RTCCLK / 32768 (1 Hz when RTCCLK = 32768 Hz)
0x1: RTCCLK / 16384 (2 Hz when RTCCLK = 32768 Hz)
0x2: RTCCLK / 8192 (4 Hz when RTCCLK = 32768 Hz)
0x3: RTCCLK / 4096 (8 Hz when RTCCLK = 32768 Hz)
0x4: RTCCLK / 2048 (16 Hz when RTCCLK = 32768 Hz)
0x5: RTCCLK / 1024 (32 Hz when RTCCLK = 32768 Hz)
0x6: RTCCLK / 512 (64 Hz when RTCCLK = 32768 Hz)
0x7: RTCCLK / 256 (128 Hz when RTCCLK = 32768 Hz)

Bit 7 **TAMPTS**: Activate timestamp on tamper detection event
0: Tamper detection event does not cause a timestamp to be saved
1: Save timestamp on tamper detection event
TAMPTS is valid even if TSE=0 in the RTC_CR register.

Bit 6 **TAMP3TRG**: Active level for RTC_TAMP3 input
if TAMPFLT ≠ 00:
0: RTC_TAMP3 input staying low triggers a tamper detection event.
1: RTC_TAMP3 input staying high triggers a tamper detection event.
if TAMPFLT = 00:
0: RTC_TAMP3 input rising edge triggers a tamper detection event.
1: RTC_TAMP3 input falling edge triggers a tamper detection event.
Caution: When TAMPFLT = 0, TAMPxE must be reset when TAMPxTRG is changed to avoid spuriously setting TAMPxF.
46.6.17 RTC alarm A sub second register (RTC_ALRMASSR)

This register can be written only when ALRAE is reset in RTC_CR register, or in initialization mode.

This register is write protected. The write access procedure is described in RTC register write protection on page 1912.

Address offset: 0x44
Backup domain reset value: 0x0000 0000
System reset: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:24 MASKSS[3:0]: Mask the most-significant bits starting at this bit
- 0: No comparison on sub seconds for Alarm A. The alarm is set when the seconds unit is incremented (assuming that the rest of the fields match).
- 1: SS[14:1] are don’t care in Alarm A comparison. Only SS[0] is compared.
  ...
- 15: All 15 SS bits are compared and must match to activate alarm.

The overflow bits of the synchronous counter (bits 15) is never compared. This bit can be different from 0 only after a shift operation.

Bits 23:15 Reserved, must be kept at reset value.

Bits 14:0 SS[14:0]: Sub seconds value

This value is compared with the contents of the synchronous prescaler counter to determine if Alarm A is to be activated. Only bits 0 up MASKSS-1 are compared.
46.6.18  RTC alarm B sub second register (RTC_ALRMBSSR)

This register can be written only when ALRBE is reset in RTC_CR register, or in initialization
mode.

This register is write protected. The write access procedure is described in Section: RTC
register write protection.

Address offset: 0x48
Backup domain reset value: 0x0000 0000
System reset: not affected

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>27:24</td>
<td><strong>MASKSS[3:0]</strong></td>
<td>Mask the most-significant bits starting at this bit</td>
</tr>
<tr>
<td></td>
<td>0x0:</td>
<td>No comparison on sub seconds for Alarm B. The alarm is set when the seconds unit is</td>
</tr>
<tr>
<td></td>
<td>0x1:</td>
<td>SS[14:1] are don't care in Alarm B comparison. Only SS[0] is compared.</td>
</tr>
<tr>
<td></td>
<td>0x2:</td>
<td>SS[14:2] are don't care in Alarm B comparison. Only SS[1:0] are compared.</td>
</tr>
<tr>
<td></td>
<td>0x3:</td>
<td>SS[14:3] are don't care in Alarm B comparison. Only SS[2:0] are compared.</td>
</tr>
<tr>
<td></td>
<td>...</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0xC:</td>
<td>SS[14:12] are don't care in Alarm B comparison. SS[11:0] are compared.</td>
</tr>
<tr>
<td></td>
<td>0xD:</td>
<td>SS[14:13] are don't care in Alarm B comparison. SS[12:0] are compared.</td>
</tr>
<tr>
<td></td>
<td>0xE:</td>
<td>SS[14] is don't care in Alarm B comparison. SS[13:0] are compared.</td>
</tr>
<tr>
<td></td>
<td>0xF:</td>
<td>All 15 SS bits are compared and must match to activate alarm.</td>
</tr>
<tr>
<td></td>
<td>The overflow bits of the synchronous counter (bits 15) is never compared. This bit can be</td>
<td></td>
</tr>
<tr>
<td></td>
<td>different from 0 only after a shift operation.</td>
<td></td>
</tr>
<tr>
<td>23:15</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>14:0</td>
<td><strong>SS[14:0]</strong></td>
<td>Sub seconds value</td>
</tr>
<tr>
<td></td>
<td>This value is compared with the contents of the synchronous prescaler counter to determine</td>
<td></td>
</tr>
<tr>
<td></td>
<td>if Alarm B is to be activated. Only bits 0 up to MASKSS-1 are compared.</td>
<td></td>
</tr>
</tbody>
</table>
46.6.19  RTC option register (RTC_OR)

Address offset: 0x4C
Backup domain reset value: 0x0000 0000
System reset: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.

Bit 1  **RTC_OUT_RMP**: RTC_OUT remap
- Setting this bit allows to remap the RTC outputs on PB2 as follows:
  - **RTC_OUT_RMP = '0'**: 
    - If OSEL /= '00': RTC_ALARM is output on PC13
    - If OSEL = '00' and COE = '1': RTC_CALIB is output on PC13
  - **RTC_OUT_RMP = '1'**: 
    - If OSEL /= '00' and COE = '0': RTC_ALARM is output on PB2
    - If OSEL = '00' and COE = '1': RTC_CALIB is output on PB2
    - If OSEL /= '00' and COE = '1': RTC_CALIB is output on PB2 and RTC_ALARM is output on PC13.

Bit 0  **RTC_ALARM_TYPE**: RTC_ALARM output type on PC13
- This bit is set and cleared by software
  - 0: RTC_ALARM, when mapped on PC13, is open-drain output
  - 1: RTC_ALARM, when mapped on PC13, is push-pull output

46.6.20  RTC backup registers (RTC_BKPxR)

Address offset: 0x50 to 0xCC
Backup domain reset value: 0x0000 0000
System reset: not affected

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  BKP[31:0]
- The application can write or read data to and from these registers.
- They are powered-on by VBAT when VDD is switched off, so that they are not reset by System reset, and their contents remain valid when the device operates in low-power mode.
- This register is reset on a tamper detection event, as long as TAMPxF=1.
### 46.6.21 RTC register map

#### Table 380. RTC register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>RTC_TR</td>
<td>0x04</td>
<td>RTC_DR</td>
<td>0x08</td>
<td>RTC_CR</td>
<td>0x0C</td>
<td>RTC_ISR</td>
<td>0x10</td>
<td>RTC_PRER</td>
</tr>
<tr>
<td>0x14</td>
<td>RTC_WUTR</td>
<td>0x1C</td>
<td>RTC_ALMAR</td>
<td>0x20</td>
<td>RTC_ALRMBR</td>
<td>0x24</td>
<td>RTC_WPR</td>
<td>0x28</td>
<td>RTC_SSR</td>
</tr>
<tr>
<td>0x2C</td>
<td>RTC_SIFTR</td>
<td>0x30</td>
<td>RTC_TSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Offset and Register Name

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>RTC_TR</td>
<td>0x04</td>
<td>RTC_DR</td>
<td>0x08</td>
<td>RTC_CR</td>
<td>0x0C</td>
<td>RTC_ISR</td>
</tr>
<tr>
<td>0x14</td>
<td>RTC_WUTR</td>
<td>0x1C</td>
<td>RTC_ALMAR</td>
<td>0x20</td>
<td>RTC_ALRMBR</td>
<td>0x24</td>
<td>RTC_WPR</td>
</tr>
<tr>
<td>0x2C</td>
<td>RTC_SIFTR</td>
<td>0x30</td>
<td>RTC_TSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Reset Value

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>RTC_TR</td>
<td>0x04</td>
<td>RTC_DR</td>
<td>0x08</td>
<td>RTC_CR</td>
<td>0x0C</td>
<td>RTC_ISR</td>
<td>0x10</td>
<td>RTC_PRER</td>
</tr>
<tr>
<td>0x14</td>
<td>RTC_WUTR</td>
<td>0x1C</td>
<td>RTC_ALMAR</td>
<td>0x20</td>
<td>RTC_ALRMBR</td>
<td>0x24</td>
<td>RTC_WPR</td>
<td>0x28</td>
<td>RTC_SSR</td>
</tr>
<tr>
<td>0x2C</td>
<td>RTC_SIFTR</td>
<td>0x30</td>
<td>RTC_TSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Table Content

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>RTC_TR</td>
<td>0x04</td>
<td>RTC_DR</td>
<td>0x08</td>
<td>RTC_CR</td>
<td>0x0C</td>
<td>RTC_ISR</td>
</tr>
<tr>
<td>0x14</td>
<td>RTC_WUTR</td>
<td>0x1C</td>
<td>RTC_ALMAR</td>
<td>0x20</td>
<td>RTC_ALRMBR</td>
<td>0x24</td>
<td>RTC_WPR</td>
</tr>
<tr>
<td>0x2C</td>
<td>RTC_SIFTR</td>
<td>0x30</td>
<td>RTC_TSTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Footer

1948/3353 RM0433 Rev 8
Table 380. RTC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x34</td>
<td>RTC_TSDR</td>
<td>0x38</td>
<td>RTC_TSSSR</td>
</tr>
<tr>
<td>0x3C</td>
<td>RTC_CALR</td>
<td>0x40</td>
<td>RTC_TAMPCR</td>
</tr>
<tr>
<td>0x44</td>
<td>RTC_ALRMASSR</td>
<td>0x48</td>
<td>RTC_ALRMBSSR</td>
</tr>
<tr>
<td>0x4C</td>
<td>RTC_OR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x50</td>
<td>RTC_BKP0R</td>
<td>0x5CC</td>
<td>RTC_BKP31R</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
47 Inter-integrated circuit (I2C) interface

47.1 Introduction

The I²C (inter-integrated circuit) bus interface handles communications between the microcontroller and the serial I²C bus. It provides multimaster capability, and controls all I²C bus-specific sequencing, protocol, arbitration and timing. It supports Standard-mode (Sm), Fast-mode (Fm) and Fast-mode Plus (Fm+).

It is also SMBus (system management bus) and PMBus® (power management bus) compatible.

DMA can be used to reduce CPU overload.

47.2 I²C main features

- I²C bus specification rev03 compatibility:
  - Slave and master modes
  - Multimaster capability
  - Standard-mode (up to 100 kHz)
  - Fast-mode (up to 400 kHz)
  - Fast-mode Plus (up to 1 MHz)
  - 7-bit and 10-bit addressing mode
  - Multiple 7-bit slave addresses (2 addresses, 1 with configurable mask)
  - All 7-bit addresses acknowledge mode
  - General call
  - Programmable setup and hold times
  - Easy to use event management
  - Optional clock stretching
  - Software reset
- 1-byte buffer with DMA capability
- Programmable analog and digital noise filters

The following additional features are also available, depending on the product implementation (see Section 47.3):

- SMBus specification rev 3.0 compatibility:
  - Hardware PEC (packet error checking) generation and verification with ACK control
  - Command and data acknowledge control
  - Address resolution protocol (ARP) support
  - Host and device support
  - SMBus alert
  - Timeouts and idle condition detection
- PMBus rev 1.3 standard compatibility
- Independent clock: a choice of independent clock sources allowing the I²C communication speed to be independent from the i2c_pclk reprogramming
47.3 I2C implementation

This manual describes the full set of features implemented in I2C peripheral. In the STM32H7xxx devices I2C1, I2C2, I2C3 and I2C4 implement the full set of features as shown in the following table.

Table 381. STM32H742, STM32H743/753 and STM32H750 I2C implementation

<table>
<thead>
<tr>
<th>I2C features(1)</th>
<th>I2C1</th>
<th>I2C2</th>
<th>I2C3</th>
<th>I2C4</th>
</tr>
</thead>
<tbody>
<tr>
<td>7-bit addressing mode</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>10-bit addressing mode</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Standard-mode (up to 100 Kbit/s)</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Fast-mode (up to 400 Kbit/s)</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Fast-mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s)</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Independent clock</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Wake-up from Stop mode</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>SMBus/PMBus</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

1. X = supported.

47.4 I2C functional description

In addition to receiving and transmitting data, this interface converts them from serial to parallel format and vice versa. The interrupts are enabled or disabled by software. The interface is connected to the I^2^C bus by a data pin (SDA) and by a clock pin (SCL). It can be connected with a standard (up to 100 kHz), Fast-mode (up to 400 kHz) or Fast-mode Plus (up to 1 MHz) I^2^C bus.

This interface can also be connected to an SMBus with data (SDA) and clock (SCL) pins. If the SMBus feature is supported, the optional SMBus Alert pin (SMBA) is also available.
47.4.1 I2C block diagram

The block diagram of the I2C interface is shown in Figure 539.

The I2C is clocked by an independent clock source, which allows the I2C to operate independently from the i2c_pclk frequency.

For I2C I/Os supporting 20 mA output current drive for Fast-mode Plus operation, the driving capability is enabled through control bits in the system configuration controller (SYSCFG). Refer to Section 47.3: I2C implementation.
47.4.2 I2C pins and internal signals

Table 382. I2C input/output pins

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>I2C_SDA</td>
<td>Bidirectional</td>
<td>I2C data</td>
</tr>
<tr>
<td>I2C_SCL</td>
<td>Bidirectional</td>
<td>I2C clock</td>
</tr>
<tr>
<td>I2C_SMBA</td>
<td>Bidirectional</td>
<td>SMBus alert</td>
</tr>
</tbody>
</table>

Table 383. I2C internal input/output signals

<table>
<thead>
<tr>
<th>Internal signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>i2c_ker_ck</td>
<td>Input</td>
<td>I2C kernel clock, also named I2CCLK in this document</td>
</tr>
<tr>
<td>i2c_pclk</td>
<td>Input</td>
<td>I2C APB clock</td>
</tr>
<tr>
<td>i2c_it</td>
<td>Output</td>
<td>I2C interrupts, refer to Table 397 for the full list of interrupt sources</td>
</tr>
<tr>
<td>i2c_rx_dma</td>
<td>Output</td>
<td>I2C receive data DMA request (I2C_RX)</td>
</tr>
<tr>
<td>i2c_tx_dma</td>
<td>Output</td>
<td>I2C transmit data DMA request (I2C_TX)</td>
</tr>
</tbody>
</table>

47.4.3 I2C clock requirements

The I2C kernel is clocked by i2c_ker_ck.

The i2c_ker_ck period tI2CCLK must respect the following conditions:
- \( t_{I2CCLK} < \frac{(t_{LOW} - t_{filters})}{4} \)
- \( t_{I2CCLK} < t_{HIGH} \)

with:
- \( t_{LOW} \): SCL low time
- \( t_{HIGH} \): SCL high time
- \( t_{filters} \): when enabled, sum of the delays brought by the analog and by the digital filters.

The digital filter delay is DNF \times t_{I2CCLK}.

The i2c_pclk clock period tPCLK must respect the condition:
- \( t_{PCLK} < \frac{4}{3} t_{SCL} \) (t_{SCL}: SCL period)

Caution: When the I2C kernel is clocked by i2c_pclk, this clock must respect the conditions for tI2CCLK.

47.4.4 Mode selection

The interface can operate in one of the four following modes:
- Slave transmitter
- Slave receiver
- Master transmitter
- Master receiver
By default, it operates in slave mode. The interface automatically switches from slave to master when it generates a START condition, and from master to slave if an arbitration loss or a STOP generation occurs, allowing multimaster capability.

**Communication flow**

In master mode, the I2C interface initiates a data transfer and generates the clock signal. A serial data transfer always begins with a START condition and ends with a STOP condition. Both START and STOP conditions are generated in master mode by software.

In slave mode, the interface is capable of recognizing its own addresses (7- or 10-bit), and the general call address. The general call address detection can be enabled or disabled by software. The reserved SMBus addresses can also be enabled by software.

Data and addresses are transferred as 8-bit bytes, MSB first. The first byte(s) following the START condition contains the address (one in 7-bit mode, two in 10-bit mode). The address is always transmitted in master mode.

A ninth clock pulse follows the eight clock cycles of a byte transfer, during which the receiver must send an acknowledge bit to the transmitter (see Figure 540).

![Figure 540. I2C bus protocol](MS19854V1)

Acknowledge can be enabled or disabled by software. The I2C interface addresses can be selected by software.

**47.4.5 I2C initialization**

**Enabling and disabling the peripheral**

The I2C peripheral clock must be configured and enabled in the clock controller, then the I2C can be enabled by setting the PE bit in the I2C_CR1 register.

When the I2C is disabled (PE = 0), the I2C performs a software reset. Refer to Section 47.4.6 for more details.

**Noise filters**

Before enabling the I2C peripheral by setting the PE bit in I2C_CR1 register, the user must configure the noise filters, if needed. By default, an analog noise filter is present on the SDA and SCL inputs. This filter is compliant with the I2C specification, which requires the suppression of spikes with pulse width up to 50 ns in Fast-mode and Fast-mode Plus. The
user can disable this analog filter by setting the ANFOFF bit, and/or select a digital filter by configuring the DNF[3:0] bit in the I2C_CR1 register.

When the digital filter is enabled, the level of the SCL or the SDA line is internally changed only if it remains stable for more than DNF x i2c_ker_ck periods. This allows spikes with a programmable length of 1 to 15 i2c_ker_ck periods to be suppressed.

### Table 384. Comparison of analog vs. digital filters

<table>
<thead>
<tr>
<th></th>
<th>Analog filter</th>
<th>Digital filter</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pulse width of</td>
<td>≥ 50 ns</td>
<td>Programmable length, from one to fifteen I2C peripheral clocks</td>
</tr>
<tr>
<td>suppressed spikes</td>
<td></td>
<td>– Programmable length: extra filtering capability versus standard requirements</td>
</tr>
<tr>
<td>Benefits</td>
<td>Available in Stop mode</td>
<td>– Stable length</td>
</tr>
<tr>
<td>Drawbacks</td>
<td>Variation vs. temperature,</td>
<td>Wake-up from Stop mode on address match is not available when digital filter</td>
</tr>
<tr>
<td></td>
<td>voltage, process</td>
<td>is enabled</td>
</tr>
</tbody>
</table>

**Caution:** The filter configuration cannot be changed when the I2C is enabled.

### I2C timings

The timings must be configured to guarantee correct data hold and setup times, in master and slave modes. This is done by programming the PRESC[3:0], SCLDEL[3:0] and SDADEL[3:0] bits in the I2C_TIMINGR register.

The STM32CubeMX tool calculates and provides the I2C_TIMINGR content in the I2C configuration window.
When the SCL falling edge is internally detected, a delay ($t_{SDADEL}$, impacting the hold time $t_{HD,DAT}$) is inserted before sending SDA output: $t_{SDADEL} = SDADEL \times t_{PRESC} + t_{I2CCLK}$, where $t_{PRESC} = (PRESC + 1) \times t_{I2CCLK}$.

The total SDA output delay is:

$$t_{SYNC1} + \{SDADEL \times (PRESC + 1) + 1\} \times t_{I2CCLK}$$

$t_{SYNC1}$ duration depends upon:

- SCL falling slope
- When enabled, input delay brought by the analog filter: $t_{AF(min)} < t_{AF} < t_{AF(max)}$
- When enabled, input delay brought by the digital filter: $t_{DNF} = DNF \times t_{I2CCLK}$
- Delay due to SCL synchronization to i2c_ker_ck clock (two to three i2c_ker_ck periods)

To bridge the undefined region of the SCL falling edge, the user must program SDADEL in such a way that:

$$\left\{t_{(max)} + t_{HD,DAT} \times (min) - t_{AF(min)} - [(DNF + 3) \times t_{I2CCLK}] / [(PRESC + 1) \times t_{I2CCLK}] \right\} \leq SDADEL$$
SDADEL ≤ \{t_{\text{HD;DAT (max)}} - t_{\text{AF (max)}} - [(DNF + 4) \times t_{\text{I2CCLK}}] / [(\text{PRESC} + 1) \times t_{\text{I2CCLK}}] \}

Note: \( t_{\text{AF(min)}} / t_{\text{AF(max)}} \) are part of the equation only when the analog filter is enabled. Refer to the device datasheet for \( t_{\text{AF}} \) values.

The maximum \( t_{\text{HD;DAT}} \) can be, respectively, 3.45, 0.9, and 0.45 µs for Standard-mode, Fast-mode, and Fast-mode Plus. It must be lower than the maximum of \( t_{\text{VD;DAT}} \) by a transition time. This maximum must only be met if the device does not stretch the LOW period (\( t_{\text{LOW}} \)) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.

The SDA rising edge is usually the worst case. In this case the previous equation becomes:

SDADEL ≤ \{t_{\text{VD;DAT (max)}} - tr_{(max)} - t_{\text{AF (max)}} - [(DNF + 4) \times t_{\text{I2CCLK}}] / [(\text{PRESC} + 1) \times t_{\text{I2CCLK}}] \}

Note: This condition can be violated when NOSTRETCH = 0, because the device stretches SCL low to guarantee the set-up time, according to the SCLDEL value.

Refer to Table 385 for \( t_r \), \( t_{\text{HD;DAT}} \), and \( t_{\text{VD;DAT}} \) standard values.

- After \( t_{\text{SDADEL}} \), or after sending SDA output when the slave had to stretch the clock because the data was not yet written in I2C_TXDR register, SCL line is kept at low level during the set-up time. This setup time is \( t_{\text{SCLDEL}} = (\text{SCLDEL}+ 1) \times t_{\text{PRESC}} \), where \( t_{\text{PRESC}} = (\text{PRESC}+ 1) \times t_{\text{I2CCLK}} \) impacts the setup time \( t_{\text{SU;DAT}} \).

To bridge the undefined region of the SDA transition (rising edge usually worst case), the user must program SCLDEL in such a way that:

\( \{[t_r_{(max)} + t_{\text{SU;DAT (min)}}] / [(\text{PRESC}+ 1)] \times t_{\text{I2CCLK}}\} - 1 \leq \text{SCLDEL} \)

Refer to Table 385 for \( t_r \) and \( t_{\text{SU;DAT}} \) standard values.

The SDA and SCL transition time values to use are the ones in the application. Using the maximum values from the standard increases the constraints for the SDADEL and SCLDEL calculation, but ensures the feature, whatever the application.

Note: At every clock pulse, after SCL falling edge detection, the I2C master or slave stretches SCL low during at least \( [(\text{SDADEL} + \text{SCLDEL} + 1) \times (\text{PRESC} + 1)] \times t_{\text{I2CCLK}} \) in both transmission and reception modes. In transmission mode, if the data is not yet written in I2C_TXDR when SDADEL counter is finished, the I2C keeps on stretching SCL low until the next data is written. Then new data MSB is sent on SDA output, and SCLDEL counter starts, continuing stretching SCL low to guarantee the data setup time.

If NOSTRETCH = 1 in slave mode, the SCL is not stretched. Consequently the SDADEL must be programmed so that it guarantees a sufficient setup time.

### Table 385. I²C-SMBus specification data setup and hold times

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Standard-mode (Sm)</th>
<th>Fast-mode (Fm)</th>
<th>Fast-mode Plus (Fm+)</th>
<th>SMBus</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Max</td>
<td>Min.</td>
<td>Max</td>
<td>Min.</td>
</tr>
<tr>
<td>( t_{\text{HD;DAT}} )</td>
<td>Data hold time</td>
<td>0</td>
<td>-</td>
<td>0</td>
<td>-</td>
<td>0</td>
</tr>
<tr>
<td>( t_{\text{VD;DAT}} )</td>
<td>Data valid time</td>
<td>-</td>
<td>3.45</td>
<td>-</td>
<td>0.9</td>
<td>-</td>
</tr>
</tbody>
</table>
Additionally, in master mode, the SCL clock high and low levels must be configured by programming the PRESC[3:0], SCLH[7:0] and SCLL[7:0] bit fields in the I2C_TIMINGR register.

- When the SCL falling edge is internally detected, a delay is inserted before releasing the SCL output. This delay is \( t_{SCLL} = (SCLL + 1) \times t_{PRESC} \) where \( t_{PRESC} = (PRESC + 1) \times t_{I2CCLK} \). \( t_{SCLL} \) impacts the SCL low time \( t_{LOW} \).

- When the SCL rising edge is internally detected, a delay is inserted before forcing the SCL output to low level. This delay is \( t_{SCLH} = (SCLH + 1) \times t_{PRESC} \), where \( t_{PRESC} = (PRESC + 1) \times t_{I2CCLK} \). \( t_{SCLH} \) impacts the SCL high time \( t_{HIGH} \).

Refer to [I2C master initialization](#) for more details.

**Caution:** Changing the timing configuration is not allowed when the I2C is enabled.

**The I2C slave NOSTRETCH mode must also be configured before enabling the peripheral. Refer to [I2C slave initialization](#) for more details.**

**Caution:** Changing the NOSTRETCH configuration is not allowed when the I2C is enabled.
47.4.6 Software reset

A software reset can be performed by clearing the PE bit in the I2C_CR1 register. In that case I2C lines SCL and SDA are released. Internal states machines are reset and communication control bits, as well as status bits come back to their reset value. The configuration registers are not impacted.

Here is the list of impacted register bits:

1. I2C_CR2 register: START, STOP, NACK
2. I2C_ISR register: BUSY, TXE, TXIS, RXNE, ADDR, NACKF, TCR, TC, STOPF, BERR, ARLO, OVR

and in addition when the SMBus feature is supported:

1. I2C_CR2 register: PECBYTE
2. I2C_ISR register: PECERR, TIMEOUT, ALERT

PE must be kept low during at least three APB clock cycles in order to perform the software reset. This is ensured by writing the following software sequence:

1. Write PE = 0
2. Check PE = 0
3. Write PE = 1
47.4.7 Data transfer

The data transfer is managed through transmit and receive data registers and a shift register.

Reception

The SDA input fills the shift register. After the eighth SCL pulse (when the complete data byte is received), the shift register is copied into I2C_RXDR register if it is empty (RXNE = 0). If RXNE = 1, meaning that the previous received data byte has not yet been read, the SCL line is stretched low until I2C_RXDR is read. The stretch is inserted between the eighth and ninth SCL pulse (before the acknowledge pulse).

Figure 543. Data reception
Transmission

If the I2C_TXDR register is not empty (TXE = 0), its content is copied into the shift register after the ninth SCL pulse (the acknowledge pulse). Then the shift register content is shifted out on SDA line. If TXE = 1, meaning that no data is written yet in I2C_TXDR, SCL line is stretched low until I2C_TXDR is written. The stretch is done after the ninth SCL pulse.

**Figure 544. Data transmission**

Hardware transfer management

The I2C has a byte counter embedded in hardware in order to manage byte transfer and to close the communication in various modes such as:

- NACK, STOP and ReSTART generation in master mode
- ACK control in slave receiver mode
- PEC generation/checking when SMBus feature is supported

The byte counter is always used in master mode. By default it is disabled in slave mode, but it can be enabled by software by setting the SBC (slave byte control) bit in the I2C_CR1 register.

The number of bytes to be transferred is programmed in the NBYTES[7:0] bit field in the I2C_CR2 register. If the number of bytes to be transferred (NBYTES) is greater than 255, or if a receiver wants to control the acknowledge value of a received data byte, the reload mode must be selected by setting the RELOAD bit in the I2C_CR2 register. In this mode, the TCR flag is set when the number of bytes programmed in NBYTES is transferred, and an interrupt is generated if TCIE is set. SCL is stretched as long as TCR flag is set. TCR is cleared by software when NBYTES is written to a non-zero value.

When the NBYTES counter is reloaded with the last number of bytes, RELOAD bit must be cleared.
When RELOAD = 0 in master mode, the counter can be used in two modes:

- **Automatic end mode** (AUTOEND = ‘1’ in the I2C_CR2 register). In this mode, the master automatically sends a STOP condition once the number of bytes programmed in the NBYTES[7:0] bit field is transferred.

- **Software end mode** (AUTOEND = ‘0’ in the I2C_CR2 register). In this mode, software action is expected once the number of bytes programmed in the NBYTES[7:0] bit field is transferred; the TC flag is set and an interrupt is generated if the TCIE bit is set. The SCL signal is stretched as long as the TC flag is set. The TC flag is cleared by software when the START or STOP bit is set in the I2C_CR2 register. This mode must be used when the master wants to send a RESTART condition.

**Caution:** The AUTOEND bit has no effect when the RELOAD bit is set.

<table>
<thead>
<tr>
<th>Function</th>
<th>SBC bit</th>
<th>RELOAD bit</th>
<th>AUTOEND bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Master Tx/Rx NBYTES + STOP</td>
<td>x</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Master Tx/Rx + NBYTES + RESTART</td>
<td>x</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Slave Tx/Rx, all received bytes ACKed</td>
<td>0</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>Slave Rx with ACK control</td>
<td>1</td>
<td>1</td>
<td>x</td>
</tr>
</tbody>
</table>

### 47.4.8 I2C slave mode

#### I2C slave initialization

To work in slave mode, the user must enable at least one slave address. Registers I2C_OAR1 and I2C_OAR2 are available to program the slave own addresses OA1 and OA2.

- OA1 can be configured either in 7-bit mode (by default) or in 10-bit addressing mode by setting the OA1MODE bit in the I2C_OAR1 register.
- OA1 is enabled by setting the OA1EN bit in the I2C_OAR1 register.
- If additional slave addresses are required, the second slave address OA2 can be configured. Up to 7 OA2 LSB can be masked by configuring the OA2MSK[2:0] bits in the I2C_OAR2 register. Therefore for OA2MSK configured from 1 to 6, only OA2[7:2], OA2[7:3], OA2[7:4], OA2[7:5], OA2[7:6] or OA2[7] are compared with the received address. As soon as OA2MSK is not equal to 0, the address comparator for OA2 excludes the I2C reserved addresses (0000 XXX and 1111 XXX), which are not acknowledged. If OA2MSK = 7, all received 7-bit addresses are acknowledged (except reserved addresses). OA2 is always a 7-bit address.
- These reserved addresses can be acknowledged if they are enabled by the specific enable bit, if they are programmed in the I2C_OAR1 or I2C_OAR2 register with OA2MSK = 0.
- OA2 is enabled by setting the OA2EN bit in the I2C_OAR2 register.
- The general call address is enabled by setting the GCEN bit in the I2C_CR1 register.

When the I2C is selected by one of its enabled addresses, the ADDR interrupt status flag is set, and an interrupt is generated if the ADDRIE bit is set.

By default, the slave uses its clock stretching capability, which means that it stretches the SCL signal at low level when needed, to perform software actions. If the master does not
support clock stretching, the I2C must be configured with NOSTRETCH = 1 in the I2C_CR1 register.

After receiving an ADDR interrupt, if several addresses are enabled the user must read the ADDCODE[6:0] bits in the I2C_ISR register in order to check which address matched. DIR flag must also be checked in order to know the transfer direction.

**Slave clock stretching (NOSTRETCH = 0)**

In default mode, the I2C slave stretches the SCL clock in the following situations:

- When the ADDR flag is set: the received address matches with one of the enabled slave addresses. This stretch is released when the ADDR flag is cleared by software setting the ADDRCF bit.
- In transmission, if the previous data transmission is completed and no new data is written in I2C_TXDR register, or if the first data byte is not written when the ADDR flag is cleared (TXE = 1). This stretch is released when the data is written to the I2C_TXDR register.
- In reception when the I2C_RXDR register is not read yet and a new data reception is completed. This stretch is released when I2C_RXDR is read.
- When TCR = 1 in Slave Byte Control mode, reload mode (SBC = 1 and RELOAD = 1), meaning that the last data byte has been transferred. This stretch is released when then TCR is cleared by writing a non-zero value in the NBYTES[7:0] field.
- After SCL falling edge detection, the I2C stretches SCL low during [(SDADEL + SCLDEL + 1) x (PRESC+ 1) + 1] x tI2CCLK.

**Slave without clock stretching (NOSTRETCH = 1)**

When NOSTRETCH = 1 in the I2C_CR1 register, the I2C slave does not stretch the SCL signal.

- The SCL clock is not stretched while the ADDR flag is set.
- In transmission, the data must be written in the I2C_TXDR register before the first SCL pulse corresponding to its transfer occurs. If not, an underrun occurs, the OVR flag is set in the I2C_ISR register and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register. The OVR flag is also set when the first data transmission starts and the STOPF bit is still set (has not been cleared). Therefore, if the user clears the STOPF flag of the previous transfer only after writing the first data to be transmitted in the next transfer, he ensures that the OVR status is provided, even for the first data to be transmitted.
- In reception, the data must be read from the I2C_RXDR register before the ninth SCL pulse (ACK pulse) of the next data byte occurs. If not an overrun occurs, the OVR flag is set in the I2C_ISR register and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.
Slave byte control mode

In order to allow byte ACK control in slave reception mode, the Slave byte control mode must be enabled by setting the SBC bit in the I2C_CR1 register. This is required to be compliant with SMBus standards.

The Reload mode must be selected in order to allow byte ACK control in slave reception mode (RELOAD = 1). To get control of each byte, NBYTES must be initialized to 0x1 in the ADDR interrupt subroutine, and reloaded to 0x1 after each received byte. When the byte is received, the TCR bit is set, stretching the SCL signal low between the eighth and ninth SCL pulses. The user can read the data from the I2C_RXDR register, and then decide to acknowledge it or not by configuring the ACK bit in the I2C_CR2 register. The SCL stretch is released by programming NBYTES to a non-zero value: the acknowledge or not-acknowledge is sent and next byte can be received.

NBYTES can be loaded with a value greater than 0x1, and in this case, the reception flow is continuous during NBYTES data reception.

Note: The SBC bit must be configured when the I2C is disabled, or when the slave is not addressed, or when ADDR = 1. The RELOAD bit value can be changed when ADDR = 1, or when TCR = 1.

Caution: The Slave byte control mode is not compatible with NOSTRETCH mode. Setting SBC when NOSTRETCH = 1 is not allowed.

Figure 545. Slave initialization flow

*SBC must be set to support SMBus features
Slave transmitter

A transmit interrupt status (TXIS) is generated when the I2C_TXDR register becomes empty. An interrupt is generated if the TXIE bit is set in the I2C_CR1 register.

The TXIS bit is cleared when the I2C_TXDR register is written with the next data byte to be transmitted.

When a NACK is received, the NACKF bit is set in the I2C_ISR register and an interrupt is generated if the NACKIE bit is set in the I2C_CR1 register. The slave automatically releases the SCL and SDA lines in order to let the master perform a STOP or a RESTART condition. The TXIS bit is not set when a NACK is received.

When a STOP is received and the STOPIE bit is set in the I2C_CR1 register, the STOPF flag is set in the I2C_ISR register and an interrupt is generated. In most applications, the SBC bit is usually programmed to ‘0’. In this case, if TXE = 0 when the slave address is received (ADDR = 1), the user can choose either to send the content of the I2C_TXDR register as the first data byte, or to flush the I2C_TXDR register by setting the TXE bit in order to program a new data byte.

In Slave byte control mode (SBC = 1), the number of bytes to be transmitted must be programmed in NBYTES in the address match interrupt subroutine (ADDR = 1). In this case, the number of TXIS events during the transfer corresponds to the value programmed in NBYTES.

Caution: When NOSTRETCH = 1, the SCL clock is not stretched while the ADDR flag is set, so the user cannot flush the I2C_TXDR register content in the ADDR subroutine, in order to program the first data byte. The first data byte to be sent must be previously programmed in the I2C_TXDR register:

- This data can be the data written in the last TXIS event of the previous transmission message.
- If this data byte is not the one to be sent, the I2C_TXDR register can be flushed by setting the TXE bit in order to program a new data byte. The STOPF bit must be cleared only after these actions, in order to guarantee that they are executed before the first data transmission starts, following the address acknowledge.

If STOPF is still set when the first data transmission starts, an underrun error is generated (the OVR flag is set).

If a TXIS event is needed, (transmit interrupt or transmit DMA request), the user must set the TXIS bit in addition to the TXE bit, in order to generate a TXIS event.
Figure 546. Transfer sequence flow for I2C slave transmitter, NOSTRETCH = 0

1. Slave transmission
2. Slave initialization
3. Read ADDCODE and DIR in I2C_ISR
   Optional: Set I2C_ISR.TXE = 1
   Set I2C_ICR.ADDRCF
4. Write I2C_TXDR.TXDATA
5. SCL stretched

Flowchart:
- If I2C_ISR.ADDR = 1?
  - No
  - Yes
- If I2C_ISR.TXIS = 1?
  - No
  - Yes

Legend:
- MS1985IV2
Figure 547. Transfer sequence flow for I2C slave transmitter, NOSTRETCH = 1

Slave transmission

Slave initialization

I2C_ISR.TXIS = 1?

No

Write I2C_TXDR.TXDATA

Yes

I2C_ISR.TXIS = 1?

No

Optional: Set I2C_ISR.TXE = 1 and I2C_ISR.TXIS=1

Yes

Set I2C_ICR.STOPCF
Example I2C slave transmitter 3 bytes with 1st data flushed, NOSTRETCH=0:

EV1: ADDR ISR: check ADDCODE and DIR, set TXE, set ADDRCF
EV2: TXIS ISR: wr data1
EV3: TXIS ISR: wr data2
EV4: TXIS ISR: wr data3
EV5: TXIS ISR: wr data4 (not sent)

Example I2C slave transmitter 3 bytes, NOSTRETCH=1:

EV1: ADDR ISR: check ADDCODE and DIR, set TXE, set ADDRCF
EV2: TXIS ISR: wr data2
EV3: TXIS ISR: wr data3
EV4: TXIS ISR: wr data4 (not sent)
EV5: STOPF ISR: (optional: set TXE and TXIS), set STOPCF

Example I2C slave transmitter 3 bytes without 1st data flush, NOSTRETCH=0:

EV1: ADDR ISR: check ADDCODE and DIR, set ADDRCF
EV2: TXIS ISR: wr data2
EV3: TXIS ISR: wr data3
EV4: TXIS ISR: wr data4 (not sent)
**Slave receiver**

RXNE is set in I2C_ISR when the I2C_RXDR is full, and generates an interrupt if RXIE is set in I2C_CR1. RXNE is cleared when I2C_RXDR is read.

When a STOP is received and STOPIE is set in I2C_CR1, STOPF is set in I2C_ISR and an interrupt is generated.

*Figure 549. Transfer sequence flow for slave receiver with NOSTRETCH = 0*
Figure 550. Transfer sequence flow for slave receiver with NOSTRETCH = 1

Slave reception

Slave initialization

I2C_ISR.RXNE = 1?

Yes

No

Read I2C_RXDR.RXDATA

I2C_ISR.STOPF = 1?

Yes

Set I2C_ICR.STOPCF

No

Figure 551. Transfer bus diagrams for I2C slave receiver (mandatory events only)

Example I2C slave receiver 3 bytes, NOSTRETCH = 0:

<table>
<thead>
<tr>
<th>S</th>
<th>Address</th>
<th>data1</th>
<th>data2</th>
<th>data3</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADDR</td>
<td>RXNE</td>
<td>RXNE</td>
<td>RXNE</td>
<td>RXNE</td>
</tr>
</tbody>
</table>

RXNE

EV1: ADDR ISR: check ADDCODE and DIR, set ADDRCF
EV2: RXNE ISR: rd data1
EV3: RXNE ISR: rd data2
EV4: RXNE ISR: rd data3

Example I2C slave receiver 3 bytes, NOSTRETCH = 1:

<table>
<thead>
<tr>
<th>S</th>
<th>Address</th>
<th>data1</th>
<th>data2</th>
<th>data3</th>
<th>P</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADDR</td>
<td>RXNE</td>
<td>RXNE</td>
<td>RXNE</td>
<td>RXNE</td>
<td></td>
</tr>
</tbody>
</table>

RXNE

EV1: RXNE ISR: rd data1
EV2: RXNE ISR: rd data2
EV3: RXNE ISR: rd data3
47.4.9 I2C master mode

I2C master initialization

Before enabling the peripheral, the I2C master clock must be configured by setting the SCLH and SCLL bits in the I2C_TIMINGR register.

The STM32CubeMX tool calculates and provides the I2C_TIMINGR content in the I2C Configuration window.

A clock synchronization mechanism is implemented in order to support multi-master environment and slave clock stretching.

In order to allow clock synchronization:

- The low level of the clock is counted using the SCLL counter, starting from the SCL low level internal detection.
- The high level of the clock is counted using the SCLH counter, starting from the SCL high level internal detection.

The I2C detects its own SCL low level after a tSYNC1 delay depending on the SCL falling edge, SCL input noise filters (analog + digital) and SCL synchronization to the I2CxCLK clock. The I2C releases SCL to high level once the SCLL counter reaches the value programmed in the SCLL[7:0] bits in the I2C_TIMINGR register.

The I2C detects its own SCL high level after a tSYNC2 delay depending on the SCL rising edge, SCL input noise filters (analog + digital) and SCL synchronization to I2CxCLK clock. The I2C ties SCL to low level once the SCLH counter is reached reaches the value programmed in the SCLH[7:0] bits in the I2C_TIMINGR register.

Consequently the master clock period is:

\[ t_{SCL} = t_{SYNC1} + t_{SYNC2} + \left( (SCLH+1) + (SCLL+1) \right) \times \left( PRESC+1 \right) \times t_{I2CCLK} \]

The duration of tSYNC1 depends on these parameters:

- SCL falling slope
- When enabled, input delay induced by the analog filter.
- When enabled, input delay induced by the digital filter: DNF \times t_{I2CCLK}
- Delay due to SCL synchronization with i2c_ker_ck clock (two to three i2c_ker_ck periods)

The duration of tSYNC2 depends on these parameters:

- SCL rising slope
- When enabled, input delay induced by the analog filter.
- When enabled, input delay induced by the digital filter: DNF \times t_{I2CCLK}
- Delay due to SCL synchronization with i2c_ker_ck clock (two to three i2c_ker_ck periods)
Figure 552. Master clock generation

**SCL master clock generation**

- SCL high level detected
- SCLH counter starts
- SCL released
- SCL driven low
- SCL low level detected
- SCLL counter starts

**SCL master clock synchronization**

- SCL high level detected
- SCLH counter starts
- SCL driven low by another device
- SCL low level detected
- SCLL counter starts
- SCL driven low by another device
Caution: To be I²C or SMBus compliant, the master clock must respect the timings given in the following table.

Table 387. I²C-SMBus specification clock timings

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Standard-mode (Sm)</th>
<th>Fast-mode (Fm)</th>
<th>Fast-mode Plus (Fm+)</th>
<th>SMBus</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min</td>
<td>Max</td>
<td>Min</td>
<td>Max</td>
<td>Min</td>
</tr>
<tr>
<td>( t_{SCL} )</td>
<td>SCL clock frequency</td>
<td>- 100</td>
<td>- 400</td>
<td>- 1000</td>
<td>- 100</td>
<td></td>
</tr>
<tr>
<td>( t_{HD:STA} )</td>
<td>Hold time (repeated) START condition 4.0</td>
<td>- 0.6</td>
<td>- 0.26</td>
<td>- 4.0</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>( t_{SU:STA} )</td>
<td>Set-up time for a repeated START condition 4.7</td>
<td>- 0.6</td>
<td>- 0.26</td>
<td>- 4.7</td>
<td>-</td>
<td>µs</td>
</tr>
<tr>
<td>( t_{SU:STO} )</td>
<td>Set-up time for STOP condition 4.0</td>
<td>- 0.6</td>
<td>- 0.26</td>
<td>- 4.0</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>( t_{BUF} )</td>
<td>Bus free time between a STOP and START condition 4.7</td>
<td>- 1.3</td>
<td>- 0.5</td>
<td>- 4.7</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>( t_{LOW} )</td>
<td>Low period of the SCL clock 4.7</td>
<td>- 1.3</td>
<td>- 0.5</td>
<td>- 4.7</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>( t_{HIGH} )</td>
<td>Period of the SCL clock 4.0</td>
<td>- 0.6</td>
<td>- 0.26</td>
<td>- 4.0</td>
<td>50</td>
<td></td>
</tr>
<tr>
<td>( t_r )</td>
<td>Rise time of both SDA and SCL signals - 1000</td>
<td>- 300</td>
<td>- 120</td>
<td>- 1000</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>( t_f )</td>
<td>Fall time of both SDA and SCL signals - 300</td>
<td>- 300</td>
<td>- 120</td>
<td>- 300</td>
<td>-</td>
<td></td>
</tr>
</tbody>
</table>

Note: SCLL is also used to generate the \( t_{BUF} \) and \( t_{SU:STA} \) timings, and SCLH is also used to generate the \( t_{HD:STA} \) and \( t_{SU:STO} \) timings.

Refer to Section 47.4.10 for examples of I2C_TIMINGR settings vs. i2c_ker_ck frequency.

Master communication initialization (address phase)

In order to initiate the communication, the user must program the following parameters for the addressed slave in the I2C_CR2 register:

- Addressing mode (7-bit or 10-bit): ADD10
- Slave address to be sent: SADD[9:0]
- Transfer direction: RD_WRN
- In case of 10-bit address read: HEAD10R bit. HEAD10R must be configure to indicate if the complete address sequence must be sent, or only the header in case of a direction change.
- The number of bytes to be transferred: NBYTES[7:0]. If the number of bytes is equal to or greater than 255 bytes, NBYTES[7:0] must initially be filled with 0xFF.

The user must then set the START bit in I2C_CR2 register. Changing all the above bits is not allowed when START bit is set.

Then the master automatically sends the START condition followed by the slave address as soon as it detects that the bus is free (BUSY = 0) and after a delay of \( t_{BUF} \).

In case of an arbitration loss, the master automatically switches back to slave mode and can acknowledge its own address if it is addressed as a slave.
Note: The START bit is reset by hardware when the slave address is sent on the bus, whatever the received acknowledge value. The START bit is also reset by hardware if an arbitration loss occurs.

In 10-bit addressing mode, when the slave address first 7 bits are NACKed by the slave, the master re-launches automatically the slave address transmission until ACK is received. In this case ADDRCF must be set if a NACK is received from the slave, in order to stop sending the slave address.

If the I2C is addressed as a slave (ADDR = 1) while the START bit is set, the I2C switches to slave mode and the START bit is cleared, when the ADDRCF bit is set.

**Figure 553. Master initialization flow**

- Initialization of a master receiver addressing a 10-bit address slave

  - If the slave address is in 10-bit format, the user can choose to send the complete read sequence by clearing the HEAD10R bit in the I2C_CR2 register. In this case the master automatically sends the following complete sequence after the START bit is set: (Re)Start + Slave address 10-bit header Write + Slave address second byte + REStart + Slave address 10-bit header Read

**Figure 554. 10-bit address read access with HEAD10R = 0**
If the master addresses a 10-bit address slave, transmits data to this slave and then reads data from the same slave, a master transmission flow must be done first. Then a repeated start is set with the 10 bit slave address configured with HEAD10R = 1. In this case the master sends this sequence: ReStart + Slave address 10-bit header Read.

Figure 555. 10-bit address read access with HEAD10R = 1

Master transmitter

In the case of a write transfer, the TXIS flag is set after each byte transmission, after the ninth SCL pulse when an ACK is received.

A TXIS event generates an interrupt if the TXIE bit is set in the I2C_CR1 register. The flag is cleared when the I2C_TXDR register is written with the next data byte to be transmitted.

The number of TXIS events during the transfer corresponds to the value programmed in NBYTES[7:0]. If the total number of data bytes to be sent is greater than 255, reload mode must be selected by setting the RELOAD bit in the I2C_CR2 register. In this case, when NBYTES data have been transferred, the TCR flag is set and the SCL line is stretched low until NBYTES[7:0] is written to a non-zero value.

The TXIS flag is not set when a NACK is received.

• When RELOAD = 0 and NBYTES data have been transferred:
  – In automatic end mode (AUTOEND = 1), a STOP is automatically sent.
  – In software end mode (AUTOEND = 0), the TC flag is set and the SCL line is stretched low in order to perform software actions:

    A RESTART condition can be requested by setting the START bit in the I2C_CR2 register with the proper slave address configuration, and number of bytes to be transferred. Setting the START bit clears the TC flag and the START condition is sent on the bus.

    A STOP condition can be requested by setting the STOP bit in the I2C_CR2 register. Setting the STOP bit clears the TC flag and the STOP condition is sent on the bus.

• If a NACK is received: the TXIS flag is not set, and a STOP condition is automatically sent after the NACK reception. the NACKF flag is set in the I2C_ISR register, and an interrupt is generated if the NACKIE bit is set.
Figure 556. Transfer sequence flow for I2C master transmitter for $N \leq 255$ bytes

1. **Master transmission**
2. **Master initialization**
3. **NBYTES = N**
   - AUTOEND = 0 for RESTART, 1 for STOP
   - Configure slave address
   - Set I2C_CR2.START
4. **I2C_ISR.NACKF = 1?**
   - Yes: End
   - No: **I2C_ISR.TXIS = 1?**
5. **I2C_ISR.TXIS = 1?**
   - Yes: Write I2C_TXDR
   - No: **NBYTES transmitted?**
6. **NBYTES transmitted?**
   - Yes: **I2C_ISR.TC = 1?**
   - No: **Set I2C_CR2.START with slave address NBYTES ...**
7. **I2C_ISR.TC = 1?**
   - Yes: End
   - No: **Set I2C_CR2.START with slave address NBYTES ...**
Figure 557. Transfer sequence flow for I2C master transmitter for N > 255 bytes

Master transmission

Master initialization

NBYTES = 0xFF; N = N-255
RELOAD = 1
Configure slave address
Set I2C_CR2.START

No

I2C_ISR.NACKF = 1?

Yes
End

I2C_ISR.TXIS = 1?

Yes
Write I2C_TXDR

No

I2C_ISR.TXIS = 1?

Yes

No

Yes

NBYTES transmitted?

No

Set I2C_CR2.START with slave address
NBYTES ...

Yes

I2C_ISR.TC = 1?

No

I2C_ISR.TCR = 1?

Yes

IF N > 256
NBYTES = N; N = 0; RELOAD = 0
AUTOEND = 0 for RESTART; 1 for STOP
ELSE
NBYTES = 0xFF; N = N-255
RELOAD = 1

End
Example I2C master transmitter 2 bytes, automatic end mode (STOP)

INIT: program Slave address, program NBYTES = 2, AUTOEND=1, set START
EV1: TXIS ISR: wr data1
EV2: TXIS ISR: wr data2

Example I2C master transmitter 2 bytes, software end mode (RESTART)

INIT: program Slave address, program NBYTES = 2, AUTOEND=0, set START
EV1: TXIS ISR: wr data1
EV2: TXIS ISR: wr data2
EV3: TC ISR: program Slave address, program NBYTES = N, set START
Master receiver

In the case of a read transfer, the RXNE flag is set after each byte reception, after the eighth SCL pulse. An RXNE event generates an interrupt if the RXIE bit is set in the I2C_CR1 register. The flag is cleared when I2C_RXDR is read.

If the total number of data bytes to be received is greater than 255, reload mode must be selected by setting the RELOAD bit in the I2C_CR2 register. In this case, when NBYTES[7:0] data have been transferred, the TCR flag is set and the SCL line is stretched low until NBYTES[7:0] is written to a non-zero value.

- When RELOAD = 0 and NBYTES[7:0] data have been transferred:
  - In automatic end mode (AUTOEND = 1), a NACK and a STOP are automatically sent after the last received byte.
  - In software end mode (AUTOEND = 0), a NACK is automatically sent after the last received byte, the TC flag is set and the SCL line is stretched low in order to allow software actions:
    A RESTART condition can be requested by setting the START bit in the I2C_CR2 register with the proper slave address configuration, and number of bytes to be transferred. Setting the START bit clears the TC flag and the START condition, followed by slave address, are sent on the bus.
    A STOP condition can be requested by setting the STOP bit in the I2C_CR2 register. Setting the STOP bit clears the TC flag and the STOP condition is sent on the bus.
Figure 559. Transfer sequence flow for I2C master receiver for $N \leq 255$ bytes

Master initialization

NBYTES = N
AUTOEND = 0 for RESTART, 1 for STOP
Configure slave address
Set I2C_CR2.START

I2C_ISR.RXNE = 1?
Yes
Read I2C_RXDR

NBYTES received?
Yes
I2C_ISR.TC = 1?
Yes
Set I2C_CR2.START with slave address NBYTES ...

No
No
End
Figure 560. Transfer sequence flow for I2C master receiver for N > 255 bytes

Master initialization

NBYTES = 0xFF; N=N-255
RELOAD =1
Configure slave address
Set I2C_CR2.START

I2C_ISR.RXNE =1?

Yes
Read I2C_RXDR

NBYTES received?

Yes
Set I2C_CR2.START with slave address NBYTES ...

I2C_ISR.TC =1?

No
I2C_ISR.TCR =1?

No

IF N< 256
NBYTES =N; N=0;RELOAD=0
AUTOEND=0 for RESTART; 1 for STOP
ELSE
NBYTES =0xFF;N=N-255
RELOAD=1

Yes
End
47.4.10 I2C_TIMINGR register configuration examples

The following tables provide examples of how to program the I2C_TIMINGR to obtain timings compliant with the I2C specification. To get more accurate configuration values, use the STM32CubeMX tool (I2C Configuration window).
## Table 388. Examples of timing settings for f\textsubscript{I2CCLK} = 8 MHz

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Standard-mode (Sm)</th>
<th>Fast-mode (Fm)</th>
<th>Fast-mode Plus (Fm+)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>10 kHz</td>
<td>100 kHz</td>
<td>400 kHz</td>
</tr>
<tr>
<td>PRESC</td>
<td>0x1</td>
<td>0x1</td>
<td>0x0</td>
</tr>
<tr>
<td>SCL\textsubscript{L}</td>
<td>0xC7</td>
<td>0x13</td>
<td>0x9</td>
</tr>
<tr>
<td>t\textsubscript{SCL}</td>
<td>200 x 250 ns = 50 µs</td>
<td>20 x 250 ns = 5.0 µs</td>
<td>10 x 125 ns = 1250 ns</td>
</tr>
<tr>
<td>SCL\textsubscript{H}</td>
<td>0xC3</td>
<td>0xF</td>
<td>0x3</td>
</tr>
<tr>
<td>t\textsubscript{SCLH}</td>
<td>196 x 250 ns = 49 µs</td>
<td>16 x 250 ns = 4.0 µs</td>
<td>4 x 125 ns = 500 ns</td>
</tr>
<tr>
<td>t\textsubscript{SCL}\textsuperscript{(1)}</td>
<td>~100 µs\textsuperscript{(2)}</td>
<td>~10 µs\textsuperscript{(2)}</td>
<td>~2500 ns\textsuperscript{(3)}</td>
</tr>
<tr>
<td>SDA\textsubscript{DEL}</td>
<td>0x2</td>
<td>0x2</td>
<td>0x1</td>
</tr>
<tr>
<td>t\textsubscript{SDA\textsubscript{DEL}}</td>
<td>2 x 250 ns = 500 ns</td>
<td>2 x 250 ns = 500 ns</td>
<td>1 x 125 ns = 125 ns</td>
</tr>
<tr>
<td>SCL\textsubscript{DEL}</td>
<td>0x4</td>
<td>0x4</td>
<td>0x3</td>
</tr>
<tr>
<td>t\textsubscript{SCL\textsubscript{DEL}}</td>
<td>5 x 250 ns = 1250 ns</td>
<td>5 x 250 ns = 1250 ns</td>
<td>4 x 125 ns = 500 ns</td>
</tr>
</tbody>
</table>

1. t\textsubscript{SCL} is greater than t\textsubscript{SCL\textsubscript{L}} + t\textsubscript{SCL\textsubscript{H}} due to SCL internal detection delay. Values provided for t\textsubscript{SCL} are examples only.
2. t\textsubscript{SYNC1} + t\textsubscript{SYNC2} minimum value is 4 x t\textsubscript{I2CCLK} = 500 ns. Example with t\textsubscript{SYNC1} + t\textsubscript{SYNC2} = 1000 ns.
3. t\textsubscript{SYNC1} + t\textsubscript{SYNC2} minimum value is 4 x t\textsubscript{I2CCLK} = 500 ns. Example with t\textsubscript{SYNC1} + t\textsubscript{SYNC2} = 750 ns.
4. t\textsubscript{SYNC1} + t\textsubscript{SYNC2} minimum value is 4 x t\textsubscript{I2CCLK} = 500 ns. Example with t\textsubscript{SYNC1} + t\textsubscript{SYNC2} = 655 ns.

## Table 389. Examples of timing settings for f\textsubscript{I2CCLK} = 16 MHz

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Standard-mode (Sm)</th>
<th>Fast-mode (Fm)</th>
<th>Fast-mode Plus (Fm+)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>10 kHz</td>
<td>100 kHz</td>
<td>400 kHz</td>
</tr>
<tr>
<td>PRESC</td>
<td>0x3</td>
<td>0x3</td>
<td>0x1</td>
</tr>
<tr>
<td>SCL\textsubscript{L}</td>
<td>0xC7</td>
<td>0x13</td>
<td>0x9</td>
</tr>
<tr>
<td>t\textsubscript{SCL}</td>
<td>200 x 250 ns = 50 µs</td>
<td>20 x 250 ns = 5.0 µs</td>
<td>10 x 125 ns = 1250 ns</td>
</tr>
<tr>
<td>SCL\textsubscript{H}</td>
<td>0xC3</td>
<td>0xF</td>
<td>0x3</td>
</tr>
<tr>
<td>t\textsubscript{SCLH}</td>
<td>196 x 250 ns = 49 µs</td>
<td>16 x 250 ns = 4.0 µs</td>
<td>4 x 125 ns = 500 ns</td>
</tr>
<tr>
<td>t\textsubscript{SCL}\textsuperscript{(1)}</td>
<td>~100 µs\textsuperscript{(2)}</td>
<td>~10 µs\textsuperscript{(2)}</td>
<td>~2500 ns\textsuperscript{(3)}</td>
</tr>
<tr>
<td>SDA\textsubscript{DEL}</td>
<td>0x2</td>
<td>0x2</td>
<td>0x2</td>
</tr>
<tr>
<td>t\textsubscript{SDA\textsubscript{DEL}}</td>
<td>2 x 250 ns = 500 ns</td>
<td>2 x 250 ns = 500 ns</td>
<td>2 x 125 ns = 250 ns</td>
</tr>
<tr>
<td>SCL\textsubscript{DEL}</td>
<td>0x4</td>
<td>0x4</td>
<td>0x3</td>
</tr>
<tr>
<td>t\textsubscript{SCL\textsubscript{DEL}}</td>
<td>5 x 250 ns = 1250 ns</td>
<td>5 x 250 ns = 1250 ns</td>
<td>4 x 125 ns = 500 ns</td>
</tr>
</tbody>
</table>

1. t\textsubscript{SCL} is greater than t\textsubscript{SCL\textsubscript{L}} + t\textsubscript{SCL\textsubscript{H}} due to SCL internal detection delay. Values provided for t\textsubscript{SCL} are examples only.
2. t\textsubscript{SYNC1} + t\textsubscript{SYNC2} minimum value is 4 x t\textsubscript{I2CCLK} = 250 ns. Example with t\textsubscript{SYNC1} + t\textsubscript{SYNC2} = 1000 ns.
3. t\textsubscript{SYNC1} + t\textsubscript{SYNC2} minimum value is 4 x t\textsubscript{I2CCLK} = 250 ns. Example with t\textsubscript{SYNC1} + t\textsubscript{SYNC2} = 750 ns.
4. t\textsubscript{SYNC1} + t\textsubscript{SYNC2} minimum value is 4 x t\textsubscript{I2CCLK} = 250 ns. Example with t\textsubscript{SYNC1} + t\textsubscript{SYNC2} = 500 ns.
47.4.11 SMBus specific features

This section is relevant only when the SMBus feature is supported (refer to Section 47.3).

Introduction

The system management bus (SMBus) is a two-wire interface through which various devices can communicate with each other and with the rest of the system. It is based on I2C principles of operation. The SMBus provides a control bus for system and power management related tasks.

This peripheral is compatible with the SMBus specification (http://smbus.org).

The system management bus specification refers to three types of devices

- A slave is a device that receives or responds to a command.
- A master is a device that issues commands, generates the clocks and terminates the transfer.
- A host is a specialized master that provides the main interface to the system’s CPU. A host must be a master-slave and must support the SMBus host notify protocol. Only one host is allowed in a system.

This peripheral can be configured as master or slave device, and also as a host.

Bus protocols

There are eleven possible command protocols for any given device. A device may use any or all of the eleven protocols to communicate. The protocols are Quick Command, Send Byte, Receive Byte, Write Byte, Write Word, Read Byte, Read Word, Process Call, Block
Read, Block Write and Block Write-Block Read Process Call. These protocols must be implemented by the user software.

For more details on these protocols, refer to SMBus specification (http://smbus.org).

**Address resolution protocol (ARP)**

SMBus slave address conflicts can be resolved by dynamically assigning a new unique address to each slave device. In order to provide a mechanism to isolate each device for the purpose of address assignment each device must implement a unique device identifier (UDID). This 128-bit number is implemented by software.

This peripheral supports the Address Resolution Protocol (ARP). The SMBus Device Default Address (0b1100 001) is enabled by setting SMBDEN bit in I2C_CR1 register. The ARP commands must be implemented by the user software.

Arbitration is also performed in slave mode for ARP support.

For more details of the SMBus address resolution protocol, refer to SMBus specification (http://smbus.org).

**Received command and data acknowledge control**

A SMBus receiver must be able to NACK each received command or data. In order to allow the ACK control in slave mode, the Slave Byte Control mode must be enabled by setting SBC bit in I2C_CR1 register. Refer to *Slave byte control mode* for more details.

**Host notify protocol**

This peripheral supports the host notify protocol by setting the SMBHEN bit in the I2C_CR1 register. In this case the host acknowledges the SMBus host address (0b0001 000).

When this protocol is used, the device acts as a master and the host as a slave.

**SMBus alert**

The SMBus ALERT optional signal is supported. A slave-only device can signal the host through the SMBALERT# pin that it wants to talk. The host processes the interrupt and simultaneously accesses all SMBALERT# devices through the alert response address (0b0001 100). Only the device(s) which pulled SMBALERT# low acknowledges the alert response address.

When configured as a slave device(SMBHEN = 0), the SMBA pin is pulled low by setting the ALERTEN bit in the I2C_CR1 register. The Alert Response Address is enabled at the same time.

When configured as a host (SMBHEN = 1), the ALERT flag is set in the I2C_ISR register when a falling edge is detected on the SMBA pin and ALERTEN = 1. An interrupt is generated if the ERRIE bit is set in the I2C_CR1 register. When ALERTEN = 0, the ALERT line is considered high even if the external SMBA pin is low.

*If the SMBus ALERT pin is not needed, the SMBA pin can be used as a standard GPIO if ALERTEN = 0.*

**Packet error checking**

A packet error checking mechanism has been introduced in the SMBus specification to improve reliability and communication robustness. The packet error checking is implemented by appending a packet error code (PEC) at the end of each message transfer.
The PEC is calculated by using the \( C(x) = x_8 + x^2 + x + 1 \) CRC-8 polynomial on all the message bytes (including addresses and read/write bits).

The peripheral embeds a hardware PEC calculator and allows a not acknowledge to be sent automatically when the received byte does not match with the hardware calculated PEC.

**Timeouts**

This peripheral embeds hardware timers in order to be compliant with the three timeouts defined in SMBus specification.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Limits</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t(_{\text{TIMEOUT}})</td>
<td>Detect clock low timeout</td>
<td>25</td>
<td>35</td>
</tr>
<tr>
<td>t(_{\text{LOW:SEXT}}^{(1)})</td>
<td>Cumulative clock low extend time (slave device)</td>
<td>-</td>
<td>25</td>
</tr>
<tr>
<td>t(_{\text{LOW:MEXT}}^{(2)})</td>
<td>Cumulative clock low extend time (master device)</td>
<td>-</td>
<td>10</td>
</tr>
</tbody>
</table>

1. \( t_{\text{LOW:SEXT}} \) is the cumulative time a given slave device is allowed to extend the clock cycles in one message from the initial START to the STOP. It is possible that, another slave device or the master also extends the clock causing the combined clock low extend time to be greater than \( t_{\text{LOW:SEXT}} \). Therefore, this parameter is measured with the slave device as the sole target of a full-speed master.

2. \( t_{\text{LOW:MEXT}} \) is the cumulative time a master device is allowed to extend its clock cycles within each byte of a message as defined from START-to-ACK, ACK-to-ACK, or ACK-to-STOP. It is possible that a slave device or another master also extends the clock, causing the combined clock low time to be greater than \( t_{\text{LOW:MEXT}} \) on a given byte. Therefore, this parameter is measured with a full speed slave device as the sole target of the master.

**Figure 562. Timeout intervals for \( t_{\text{LOW:SEXT}}, t_{\text{LOW:MEXT}} \)**

![Figure 562. Timeout intervals for \( t_{\text{LOW:SEXT}}, t_{\text{LOW:MEXT}} \)](image)
Bus idle detection

A master can assume that the bus is free if it detects that the clock and data signals have been high for t_IDLE greater than t_HIGH,MAX (refer to Table 385).

This timing parameter covers the condition where a master has been dynamically added to the bus and may not have detected a state transition on the SMBCLK or SMBDAT lines. In this case, the master must wait long enough to ensure that a transfer is not currently in progress. The peripheral supports a hardware bus idle detection.

47.4.12 SMBus initialization

This section is relevant only when SMBus feature is supported (see Section 47.3).

In addition to I2C initialization, some other specific initialization must be done to perform SMBus communication.

Received command and data acknowledge control (slave mode)

A SMBus receiver must be able to NACK each received command or data. In order to allow ACK control in slave mode, the Slave byte control mode must be enabled by setting the SBC bit in the I2C_CR1 register. Refer to Slave byte control mode for more details.

Specific address (slave mode)

The specific SMBus addresses must be enabled if needed. Refer to Bus idle detection for more details.

- The SMBus device default address (0b1100 001) is enabled by setting the SMBDEN bit in the I2C_CR1 register.
- The SMBus host address (0b0001 000) is enabled by setting the SMBHEN bit in the I2C_CR1 register.
- The alert response address (0b0001100) is enabled by setting the ALERTEN bit in the I2C_CR1 register.

Packet error checking

PEC calculation is enabled by setting the PECEN bit in the I2C_CR1 register. Then the PEC transfer is managed with the help of a hardware byte counter: NBYTES[7:0] in the I2C_CR2 register. The PECEN bit must be configured before enabling the I2C.

The PEC transfer is managed with the hardware byte counter, so the SBC bit must be set when interfacing the SMBus in slave mode. The PEC is transferred after NBYTES - 1 data have been transferred when the PECBYTE bit is set and the RELOAD bit is cleared. If RELOAD is set, PECBYTE has no effect.

Caution: Changing the PECEN configuration is not allowed when the I2C is enabled.

<table>
<thead>
<tr>
<th>Table 392. SMBus with PEC configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Mode</strong></td>
</tr>
<tr>
<td>Master Tx/Rx NBYTES + PEC+ STOP</td>
</tr>
<tr>
<td>Master Tx/Rx NBYTES + PEC + ReSTART</td>
</tr>
<tr>
<td>Slave Tx/Rx with PEC</td>
</tr>
</tbody>
</table>
Timeout detection

The timeout detection is enabled by setting the TIMOUTEN and TEXTEN bits in the I2C_TIMEOUTR register. The timers must be programmed in such a way that they detect a timeout before the maximum time given in the SMBus specification.

- **tTIMEOUT check**
  To enable the tTIMEOUT check, the 12-bit TIMEOUTA[11:0] bits must be programmed with the timer reload value, to check the tTIMEOUT parameter. The TIDLE bit must be configured to '0' to detect the SCL low level timeout.
  Then the timer is enabled by setting the TIMOUTEN in the I2C_TIMEOUTR register.
  If SCL is tied low for a time greater than (TIMEOUTA + 1) x 2048 x tI2CCLK, the TIMEOUT flag is set in the I2C_ISR register.

Caution: Changing the TIMEOUTA[11:0] bits and TIDLE bit configuration is not allowed when the TIMEOUTEN bit is set.

- **tLOW:SEXT and tLOW:MEXT check**
  Depending on if the peripheral is configured as a master or as a slave, The 12-bit TIMEOUTB timer must be configured in order to check tLOW:SEXT for a slave and tLOW:MEXT for a master. As the standard specifies only a maximum, the user can choose the same value for the both.
  Then the timer is enabled by setting the TEXTEN bit in the I2C_TIMEOUTR register.
  If the SMBus peripheral performs a cumulative SCL stretch for a time greater than (TIMEOUTB + 1) x 2048 x tI2CCLK, and in the timeout interval described in Bus idle detection section, the TIMEOUT flag is set in the I2C_ISR register.

Caution: Changing the TIMEOUTB configuration is not allowed when the TEXTEN bit is set.

Bus idle detection

In order to enable the tIDLE check, the 12-bit TIMEOUTA[11:0] field must be programmed with the timer reload value in order to obtain the tIDLE parameter. The TIDLE bit must be configured to '1' in order to detect both SCL and SDA high level timeout.

Then the timer is enabled by setting the TIMOUTEN bit in the I2C_TIMEOUTR register.

If both the SCL and SDA lines remain high for a time greater than (TIMEOUTA + 1) x 4 x tI2CCLK, the TIMEOUT flag is set in the I2C_ISR register.

Caution: Changing TIMEOUTA and TIDLE configuration is not allowed when TIMEOUTEN is set.
47.4.13 SMBus: I2C_TIMEOUTR register configuration examples

This section is relevant only when SMBus feature is supported. Refer to Section 47.3.

- Configuring the maximum duration of t_TIMEOUT to 25 ms:

<table>
<thead>
<tr>
<th>fI2CCLK</th>
<th>TIMEOUTA[11:0] bits</th>
<th>TIDLE bit</th>
<th>TIMEOUTEN bit</th>
<th>t_TIMEOUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 MHz</td>
<td>0x61</td>
<td>0</td>
<td>1</td>
<td>98 x 2048 x 125 ns = 25 ms</td>
</tr>
<tr>
<td>16 MHz</td>
<td>0xC3</td>
<td>0</td>
<td>1</td>
<td>196 x 2048 x 62.5 ns = 25 ms</td>
</tr>
<tr>
<td>48 MHz</td>
<td>0x249</td>
<td>0</td>
<td>1</td>
<td>586 x 2048 x 20.08 ns = 25 ms</td>
</tr>
</tbody>
</table>

- Configuring the maximum duration of t_LOW:SEXT and t_LOW:MEXT to 8 ms:

<table>
<thead>
<tr>
<th>fI2CCLK</th>
<th>TIMEOUTB[11:0] bits</th>
<th>TEXTEN bit</th>
<th>t_LOW:EXT</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 MHz</td>
<td>0x1F</td>
<td>1</td>
<td>32 x 2048 x 125 ns = 8 ms</td>
</tr>
<tr>
<td>16 MHz</td>
<td>0x3F</td>
<td>1</td>
<td>64 x 2048 x 62.5 ns = 8 ms</td>
</tr>
<tr>
<td>48 MHz</td>
<td>0xBB</td>
<td>1</td>
<td>188 x 2048 x 20.08 ns = 8 ms</td>
</tr>
</tbody>
</table>

- Configuring the maximum duration of t_IDLE to 50 µs

<table>
<thead>
<tr>
<th>fI2CCLK</th>
<th>TIMEOUTA[11:0] bits</th>
<th>TIDLE bit</th>
<th>TIMEOUTEN bit</th>
<th>t_TIDLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 MHz</td>
<td>0x63</td>
<td>1</td>
<td>1</td>
<td>100 x 4 x 125 ns = 50 µs</td>
</tr>
<tr>
<td>16 MHz</td>
<td>0xC7</td>
<td>1</td>
<td>1</td>
<td>200 x 4 x 62.5 ns = 50 µs</td>
</tr>
<tr>
<td>48 MHz</td>
<td>0x257</td>
<td>1</td>
<td>1</td>
<td>600 x 4 x 20.08 ns = 50 µs</td>
</tr>
</tbody>
</table>

47.4.14 SMBus slave mode

This section is relevant only when the SMBus feature is supported (refer to Section 47.3).

In addition to I2C slave transfer management (refer to Section 47.4.8), some additional software flows are provided to support the SMBus.

**SMBus slave transmitter**

When the IP is used in SMBus, SBC must be programmed to ‘1’ to enable the PEC transmission at the end of the programmed number of data bytes. When the PECBYTE bit is set, the number of bytes programmed in NBYTES[7:0] includes the PEC transmission. In that case the total number of TXIS interrupts is NBYTES - 1 and the content of the I2C_PECR register is automatically transmitted if the master requests an extra byte after the NBYTES - 1 data transfer.

**Caution:** The PECBYTE bit has no effect when the RELOAD bit is set.
Figure 563. Transfer sequence flow for SMBus slave transmitter N bytes + PEC

1. Slave initialization
2. Read ADDCODE and DIR in I2C_ISR
   - I2C_CR2.NBYTES = N + 1
   - PECBYTE=1
   - Set I2C_ICR.ADDRCF
3. Write I2C_TXDR.TXDATA

Figure 564. Transfer bus diagrams for SMBus slave transmitter (SBC = 1)

Example SMBus slave transmitter 2 bytes + PEC,

- ADDR
- TXIS
- TXIS
- TXIS
- S Address A data1 A data2 A PEC NA P
- NBYTES 3
- EV1: ADDR ISR: check ADDCODE, program NBYTES=3, set PECBYTE, set ADDRCF
- EV2: TXIS ISR: wr data1
- EV3: TXIS ISR: wr data2
SMBus Slave receiver

When the I2C is used in SMBus mode, SBC must be programmed to ‘1’ to allow the PEC checking at the end of the programmed number of data bytes. In order to allow the ACK control of each byte, the reload mode must be selected (RELOAD = 1). Refer to Slave byte control mode for more details.

In order to check the PEC byte, the RELOAD bit must be cleared and the PECBYTE bit must be set. In this case, after NBYTES - 1 data have been received, the next received byte is compared with the internal I2C_PECR register content. A NACK is automatically generated if the comparison does not match, and an ACK is automatically generated if the comparison matches, whatever the ACK bit value. Once the PEC byte is received, it is copied into the I2C_RXDR register like any other data, and the RXNE flag is set.

In the case of a PEC mismatch, the PECERR flag is set and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.

If no ACK software control is needed, the user can program PECBYTE = 1 and, in the same write operation, program NBYTES with the number of bytes to be received in a continuous flow. After NBYTES - 1 are received, the next received byte is checked as being the PEC.

Caution: The PECBYTE bit has no effect when the RELOAD bit is set.
Figure 565. Transfer sequence flow for SMBus slave receiver N bytes + PEC

- **Slave initialization**
  - **I2C_ISR.ADDR ≠ 1**?
  - **Yes**
    - Read ADDCODE and DIR in I2C_ISR
    - I2C_CR2.NBYTES = 1, RELOAD = 1, PECBYTE=1
    - Set I2C_ICR.ADDRCF
    - **I2C_ISR.RXNE = 1?**
      - **No**
      - Read I2C_RXDR.RXDATA
        - Program I2C_CR2.NACK = 0
        - I2C_CR2.NBYTES = 1
        - N = N - 1
        - **N = 1?**
          - **No**
          - Read I2C_RXDR.RXDATA
            - Program RELOAD = 0
            - NACK = 0 and NBYTES = 1
            - **I2C_ISR.RXNE = 1?**
              - **No**
              - **End**
            - **Yes**
            - Read I2C_RXDR.RXDATA
      - **Yes**
        - Read I2C_RXDR.RXDATA
          - Program I2C_CR2.NACK = 0
          - NACK = 0 and NBYTES = 1
          - **I2C_ISR.RXNE = 1?**
          - **Yes**
          - Read I2C_RXDR.RXDATA
    - **No**
      - **End**
  - **No**
    - **Yes**

This section is relevant only when the SMBus feature is supported (refer to Section 47.3).

In addition to I2C master transfer management (refer to Section 47.4.9), some additional software flows are provided to support the SMBus.

**SMBus master transmitter**

When the SMBus master wants to transmit the PEC, the PECBYTE bit must be set and the number of bytes must be programmed in the NBYTES[7:0] field, before setting the START bit. In this case the total number of TXIS interrupts is NBYTES - 1. So if the PECBYTE bit is set when NBYTES = 0x1, the content of the I2C_PECR register is automatically transmitted.

If the SMBus master wants to send a STOP condition after the PEC, automatic end mode must be selected (AUTOEND = 1). In this case, the STOP condition automatically follows the PEC transmission.

When the SMBus master wants to send a RESTART condition after the PEC, software mode must be selected (AUTOEND = 0). In this case, once NBYTES - 1 have been
transmitted, the I2C_PECR register content is transmitted and the TC flag is set after the PEC transmission, stretching the SCL line low. The RESTART condition must be programmed in the TC interrupt subroutine.

Caution: The PECBYTE bit has no effect when the RELOAD bit is set.

Figure 567. Bus transfer diagrams for SMBus master transmitter

Example SMBus master transmitter 2 bytes + PEC, automatic end mode (STOP)

Example SMBus master transmitter 2 bytes + PEC, software end mode (RESTART)
**SMBus master receiver**

When the SMBus master wants to receive the PEC followed by a STOP at the end of the transfer, automatic end mode can be selected (AUTOEND = 1). The PECBYTE bit must be set and the slave address must be programmed, before setting the START bit. In this case, after NBYTES - 1 data have been received, the next received byte is automatically checked versus the I2C_PECR register content. A NACK response is given to the PEC byte, followed by a STOP condition.

When the SMBus master receiver wants to receive the PEC byte followed by a RESTART condition at the end of the transfer, software mode must be selected (AUTOEND = 0). The PECBYTE bit must be set and the slave address must be programmed, before setting the START bit. In this case, after NBYTES - 1 data have been received, the next received byte is automatically checked versus the I2C_PECR register content. The TC flag is set after the PEC byte reception, stretching the SCL line low. The RESTART condition can be programmed in the TC interrupt subroutine.

**Caution:** The PECBYTE bit has no effect when the RELOAD bit is set.
47.4.15 Wake-up from Stop mode on address match

This section is relevant only when wake-up from Stop mode feature is supported (refer to Section 47.3).

The I2C is able to wake-up the MCU from Stop mode (APB clock is off), when it is addressed. All addressing modes are supported.

Wake-up from Stop mode is enabled by setting the WUPEN bit in the I2C_CR1 register. The HSI or CSI oscillator must be selected as the clock source for I2CCLK in order to allow wake-up from Stop mode.

During Stop mode, the HSI or CSI is switched off. When a START is detected, the I2C interface switches the HSI or CSI on, and stretches SCL low until HSI or CSI is woken up.

HSI or CSI is then used for the address reception.
In case of an address match, the I2C stretches SCL low during MCU wake-up time. The stretch is released when ADDR flag is cleared by software, and the transfer goes on normally.

If the address does not match, the HSI or CSI is switched off again and the MCU is not woken up.

**Note:** If the I2C clock is the system clock, or if WUPEN = 0, the HSI or CSI is not switched on after a START is received.

Only an ADDR interrupt can wake-up the MCU. Therefore do not enter Stop mode when the I2C is performing a transfer as a master, or as an addressed slave after the ADDR flag is set. This can be managed by clearing SLEEPDEEP bit in the ADDR interrupt routine and setting it again only after the STOPF flag is set.

**Caution:**

- The digital filter is not compatible with the wake-up from Stop mode feature. If the DNF bit is not equal to 0, setting the WUPEN bit has no effect.
- This feature is available only when the I2C clock source is the HSI or CSI oscillator.
- Clock stretching must be enabled (NOSTRETCH = 0) to ensure proper operation of the wake-up from Stop mode feature.
- If wake-up from Stop mode is disabled (WUPEN = 0), the I2C peripheral must be disabled before entering Stop mode (PE = 0).

47.4.16 Error conditions

The following errors are the conditions that can cause a communication fail.

**Bus error (BERR)**

A bus error is detected when a START or a STOP condition is detected and is not located after a multiple of nine SCL clock pulses. A START or a STOP condition is detected when an SDA edge occurs while SCL is high.

The bus error flag is set only if the I2C is involved in the transfer as master or addressed slave (i.e not during the address phase in slave mode).

In case of a misplaced START or RESTART detection in slave mode, the I2C enters address recognition state like for a correct START condition.

When a bus error is detected, the BERR flag is set in the I2C_ISR register, and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.

**Arbitration lost (ARLO)**

An arbitration loss is detected when a high level is sent on the SDA line, but a low level is sampled on the SCL rising edge.

- In master mode, arbitration loss is detected during the address phase, data phase and data acknowledge phase. In this case, the SDA and SCL lines are released, the START control bit is cleared by hardware and the master switches automatically to slave mode.
- In slave mode, arbitration loss is detected during data phase and data acknowledge phase. In this case, the transfer is stopped, and the SCL and SDA lines are released.

When an arbitration loss is detected, the ARLO flag is set in the I2C_ISR register, and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.
Overrun/underrun error (OVR)

An overrun or underrun error is detected in slave mode when NOSTRETCH = 1 and:

- In reception when a new byte is received and the RXDR register has not been read yet. The new received byte is lost, and a NACK is automatically sent as a response to the new byte.
- In transmission:
  - When STOPF = 1 and the first data byte must be sent. The content of the I2C_TXDR register is sent if TXE = 0, 0xFF if not.
  - When a new byte must be sent and the I2C_TXDR register has not been written yet, 0xFF is sent.

When an overrun or underrun error is detected, the OVR flag is set in the I2C_ISR register, and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.

Packet error checking error (PECERR)

This section is relevant only when the SMBus feature is supported (refer to Section 47.3).

A PEC error is detected when the received PEC byte does not match with the I2C_PECR register content. A NACK is automatically sent after the wrong PEC reception.

When a PEC error is detected, the PECERR flag is set in the I2C_ISR register, and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.

Timeout error (TIMEOUT)

This section is relevant only when the SMBus feature is supported (refer to Section 47.3).

A timeout error occurs for any of these conditions:

- TIDLE = 0 and SCL remained low for the time defined in the TIMEOUTA[11:0] bits: this is used to detect an SMBus timeout.
- TIDLE = 1 and both SDA and SCL remained high for the time defined in the TIMEOUTA [11:0] bits: this is used to detect a bus idle condition.
- Master cumulative clock low extend time reached the time defined in the TIMEOUTB[11:0] bits (SMBus $t_{LOW:MEXT}$ parameter).
- Slave cumulative clock low extend time reached the time defined in TIMEOUTB[11:0] bits (SMBus $t_{LOW:SEXT}$ parameter).

When a timeout violation is detected in master mode, a STOP condition is automatically sent.

When a timeout violation is detected in slave mode, SDA and SCL lines are automatically released.

When a timeout error is detected, the TIMEOUT flag is set in the I2C_ISR register, and an interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.

Alert (ALERT)

This section is relevant only when the SMBus feature is supported (refer to Section 47.3).

The ALERT flag is set when the I2C interface is configured as a Host (SMBHEN = 1), the alert pin detection is enabled (ALERTEN = 1) and a falling edge is detected on the SMBA pin. An interrupt is generated if the ERRIE bit is set in the I2C_CR1 register.
47.4.17 DMA requests

Transmission using DMA

DMA (direct memory access) can be enabled for transmission by setting the TXDMAEN bit in the I2C_CR1 register. Data is loaded from an SRAM area configured using the DMA peripheral (see Section 15: Direct memory access controller (DMA) on page 635) to the I2C_TXDR register whenever the TXIS bit is set.

Only the data are transferred with DMA.

- In master mode: the initialization, the slave address, direction, number of bytes and START bit are programmed by software (the transmitted slave address cannot be transferred with DMA). When all data are transferred using DMA, the DMA must be initialized before setting the START bit. The end of transfer is managed with the NBYTES counter. Refer to Master transmitter.

- In slave mode:
  - With NOSTRETCH = 0, when all data are transferred using DMA, the DMA must be initialized before the address match event, or in ADDR interrupt subroutine, before clearing ADDR.
  - With NOSTRETCH = 1, the DMA must be initialized before the address match event.

- For instances supporting SMBus: the PEC transfer is managed with NBYTES counter. Refer to SMBus slave transmitter and SMBus master transmitter.

Note: If DMA is used for transmission, the TXIE bit does not need to be enabled.

Reception using DMA

DMA (direct memory access) can be enabled for reception by setting the RXDMAEN bit in the I2C_CR1 register. Data is loaded from the I2C_RXDR register to an SRAM area configured using the DMA peripheral (refer to Section 15: Direct memory access controller (DMA) on page 635) whenever the RXNE bit is set. Only the data (including PEC) are transferred with DMA.

- In master mode, the initialization, the slave address, direction, number of bytes and START bit are programmed by software. When all data are transferred using DMA, the DMA must be initialized before setting the START bit. The end of transfer is managed with the NBYTES counter.

- In slave mode with NOSTRETCH = 0, when all data are transferred using DMA, the DMA must be initialized before the address match event, or in the ADDR interrupt subroutine, before clearing the ADDR flag.

- If SMBus is supported (see Section 47.3): the PEC transfer is managed with the NBYTES counter. Refer to SMBus Slave receiver and SMBus master receiver.

Note: If DMA is used for reception, the RXIE bit does not need to be enabled.

47.4.18 Debug mode

When the microcontroller enters debug mode (core halted), the SMBus timeout either continues to work normally or stops, depending on the DBG_I2Cx_ configuration bits in the DBG module.
47.5 I2C low-power modes

Table 396. Effect of low-power modes on the I2C

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect. I2C interrupts cause the device to exit the Sleep mode.</td>
</tr>
<tr>
<td>Stop(1)</td>
<td>The I2C registers content is kept.</td>
</tr>
<tr>
<td></td>
<td>– WUPEN = 1 and I2C is clocked by an internal oscillator (HSI or CSI): the address recognition is functional. The I2C address match condition causes the device to exit the Stop mode.</td>
</tr>
<tr>
<td></td>
<td>– WUPEN = 0: the I2C must be disabled before entering Stop mode.</td>
</tr>
<tr>
<td>Standby</td>
<td>The I2C peripheral is powered down and must be reinitialized after exiting Standby mode.</td>
</tr>
</tbody>
</table>

1. Refer to Section 47.3 for information about the Stop modes supported by each instance. If wake-up from a specific Stop mode is not supported, the instance must be disabled before entering this Stop mode.
## 47.6 I2C interrupts

The following table gives the list of I2C interrupt requests.

**Table 397. I2C Interrupt requests**

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Event flag/Interrupt clearing method</th>
<th>Interrupt enable control bit</th>
<th>Interrupt/Wake-up activated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Receive buffer not empty</td>
<td>RXNE</td>
<td>Read I2C_RXDR register</td>
<td>RXIE</td>
<td></td>
</tr>
<tr>
<td>Transmit buffer interrupt status</td>
<td>TXIS</td>
<td>Write I2C_TXDR register</td>
<td>TXIE</td>
<td></td>
</tr>
<tr>
<td>Stop detection interrupt flag</td>
<td>STOPF</td>
<td>Write STOPCF=1</td>
<td>STOPIE</td>
<td>Yes</td>
</tr>
<tr>
<td>Transfer Complete Reload</td>
<td>TCR</td>
<td>Write I2C_CR2 with NBYTES[7:0] ≠ 0</td>
<td>TCIE</td>
<td>No</td>
</tr>
<tr>
<td>Transfer complete</td>
<td>TC</td>
<td>Write START=1 or STOP=1</td>
<td></td>
<td>No</td>
</tr>
<tr>
<td>Address matched</td>
<td>ADDR</td>
<td>Write ADDRCF=1</td>
<td>ADDRIE</td>
<td>Yes(1)</td>
</tr>
<tr>
<td>NACK reception</td>
<td>NACKF</td>
<td>Write NACKCF=1</td>
<td>NACKIE</td>
<td></td>
</tr>
<tr>
<td>Bus error</td>
<td>BERR</td>
<td>Write BERRCF=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Arbitration loss</td>
<td>ARLO</td>
<td>Write ARLOCF=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overrun/Underrun</td>
<td>OVR</td>
<td>Write OVRCF=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PEC error</td>
<td>PECERR</td>
<td>Write PECERRCF=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Timeout/tLOW error</td>
<td>TIMEOUT</td>
<td>Write TIMEOUTCF=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SMBus Alert</td>
<td>ALERT</td>
<td>Write ALERTCF=1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. If WUPEN is set.
Figure 569. I2C interrupt mapping diagram
47.7 I2C registers

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions.

The peripheral registers are accessed by words (32-bit).

47.7.1 I2C control register 1 (I2C_CR1)

Address offset: 0x00
Reset value: 0x0000 0000

Access: No wait states, except if a write access occurs while a write access to this register is ongoing. In this case, wait states are inserted in the second write access until the previous one is completed. The latency of the second write access can be up to 2 x i2c_pclk + 6 x i2c_ker_ck.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>29</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>28</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>27</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>26</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>25</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>24</td>
<td>Res.</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>23</td>
<td>PECEN</td>
<td>PEC enable</td>
</tr>
<tr>
<td>22</td>
<td>ALERTEN</td>
<td>SMBus alert enable</td>
</tr>
<tr>
<td>21</td>
<td>SMBDEN</td>
<td>SMBus device default address enable</td>
</tr>
<tr>
<td>20</td>
<td>SMBHEN</td>
<td>SMBus host address enable</td>
</tr>
<tr>
<td>19</td>
<td>GCEN</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>WUPE</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>NOSTR</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>SBC</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>RXDMA</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>TXDMA</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Res.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>PE</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24 Reserved, must be kept at reset value.

- **Bit 23 PECEN**: PEC enable
  0: PEC calculation disabled
  1: PEC calculation enabled
  
  **Note**: If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'.
  Refer to Section 47.3.

- **Bit 22 ALERTEN**: SMBus alert enable
  0: The SMBus alert pin (SMBA) is not supported in host mode (SMBHEN = 1). In device mode (SMBHEN = 0), the SMBA pin is released and the Alert Response Address header is disabled (0001100x followed by NACK).
  1: The SMBus alert pin is supported in host mode (SMBHEN = 1). In device mode (SMBHEN = 0), the SMBA pin is driven low and the Alert Response Address header is enabled (0001100x followed by ACK).
  
  **Note**: When ALERTEN = 0, the SMBA pin can be used as a standard GPIO.
  If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'.
  Refer to Section 47.3.

- **Bit 21 SMBDEN**: SMBus device default address enable
  0: Device default address disabled. Address 0b1100001x is NACKed.
  1: Device default address enabled. Address 0b1100001x is ACKed.
  
  **Note**: If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'.
  Refer to Section 47.3.

- **Bit 20 SMBHEN**: SMBus host address enable
  0: Host address disabled. Address 0b0001000x is NACKed.
  1: Host address enabled. Address 0b0001000x is ACKed.
  
  **Note**: If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'.
  Refer to Section 47.3.
Bit 19 **GCEN**: General call enable
0: General call disabled. Address 0b00000000 is NACKed.
1: General call enabled. Address 0b00000000 is ACKed.

Bit 18 **WUPEN**: Wake-up from Stop mode enable
0: Wake-up from Stop mode disable.
1: Wake-up from Stop mode enable.
*Note*: If the wake-up from Stop mode feature is not supported, this bit is reserved and forced by hardware to ‘0’. Refer to Section 47.3.

*Note*: **WUPEN** can be set only when **DNF** = ‘0000’

Bit 17 **NOSTRETCH**: Clock stretching disable
This bit is used to disable clock stretching in slave mode. It must be kept cleared in master mode.
0: Clock stretching enabled
1: Clock stretching disabled
*Note*: This bit can only be programmed when the I2C is disabled (PE = 0).

Bit 16 **SBC**: Slave byte control
This bit is used to enable hardware byte control in slave mode.
0: Slave byte control disabled
1: Slave byte control enabled

Bit 15 **RXDMAEN**: DMA reception requests enable
0: DMA mode disabled for reception
1: DMA mode enabled for reception

Bit 14 **TXDMAEN**: DMA transmission requests enable
0: DMA mode disabled for transmission
1: DMA mode enabled for transmission

Bit 13 Reserved, must be kept at reset value.

Bit 12 **ANFOFF**: Analog noise filter OFF
0: Analog noise filter enabled
1: Analog noise filter disabled

*Note*: This bit can only be programmed when the I2C is disabled (PE = 0).

Bits 11:8 **DNF[3:0]**: Digital noise filter
These bits are used to configure the digital noise filter on SDA and SCL input. The digital filter, filters spikes with a length of up to DNF[3:0] * tI2CCLK
0000: Digital filter disabled
0001: Digital filter enabled and filtering capability up to 1 tI2CCLK
... 
1111: digital filter enabled and filtering capability up to 15 tI2CCLK
*Note*: If the analog filter is also enabled, the digital filter is added to the analog filter.

This filter can only be programmed when the I2C is disabled (PE = 0).
Bit 7 ERRIE: Error interrupts enable
0: Error detection interrupts disabled
1: Error detection interrupts enabled
Note: Any of these errors generate an interrupt:
Arbitration Loss (ARLO)
Bus Error detection (BERR)
Overrun/Underrun (OVR)
Timeout detection (TIMEOUT)
PEC error detection (PECERR)
Alert pin event detection (ALERT)

Bit 6 TCIE: Transfer complete interrupt enable
0: Transfer complete interrupt disabled
1: Transfer complete interrupt enabled
Note: Any of these events generate an interrupt:
Transfer complete (TC)
Transfer complete reload (TCR)

Bit 5 STOPIE: Stop detection Interrupt enable
0: Stop detection (STOPF) interrupt disabled
1: Stop detection (STOPF) interrupt enabled

Bit 4 NACKIE: Not acknowledge received Interrupt enable
0: Not acknowledge (NACKF) received interrupts disabled
1: Not acknowledge (NACKF) received interrupts enabled

Bit 3 ADDRIE: Address match Interrupt enable (slave only)
0: Address match (ADDR) interrupts disabled
1: Address match (ADDR) interrupts enabled

Bit 2 RXIE: RX Interrupt enable
0: Receive (RXNE) interrupt disabled
1: Receive (RXNE) interrupt enabled

Bit 1 TXIE: TX Interrupt enable
0: Transmit (TXIS) interrupt disabled
1: Transmit (TXIS) interrupt enabled

Bit 0 PE: Peripheral enable
0: Peripheral disable
1: Peripheral enable

Note: When PE = 0, the I2C SCL and SDA lines are released. Internal state machines and status bits are put back to their reset value. When cleared, PE must be kept low for at least three APB clock cycles.
### I2C control register 2 (I2C_CR2)

**Address offset:** 0x04  
**Reset value:** 0x0000 0000

Access: No wait states, except if a write access occurs while a write access to this register is ongoing. In this case, wait states are inserted in the second write access until the previous one is completed. The latency of the second write access can be up to 2 x i2c_pclk + 6 x i2c_ker_ck.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| Bit 26 | PECBYTE | Packet error checking byte  
This bit is set by software, and cleared by hardware when the PEC is transferred, or when a STOP condition or an Address matched is received, also when PE = 0.  
0: No PEC transfer.  
1: PEC transmission/reception is requested  
**Note:** Writing ‘0’ to this bit has no effect.  
This bit has no effect when RELOAD is set.  
This bit has no effect is slave mode when SBC = 0.  
If the SMBus feature is not supported, this bit is reserved and forced by hardware to ‘0’.  
Refer to Section 47.3. |

| Bit 25 | AUTOEND | Automatic end mode (master mode)  
This bit is set and cleared by software.  
0: software end mode: TC flag is set when NBYTES data are transferred, stretching SCL low.  
1: Automatic end mode: a STOP condition is automatically sent when NBYTES data are transferred.  
**Note:** This bit has no effect in slave mode or when the RELOAD bit is set. |

| Bit 24 | RELOAD | NBYTES reload mode  
This bit is set and cleared by software.  
0: The transfer is completed after the NBYTES data transfer (STOP or RESTART follows).  
1: The transfer is not completed after the NBYTES data transfer (NBYTES is reloaded). TCR flag is set when NBYTES data are transferred, stretching SCL low. |

| Bits 23:16 | NBYTES[7:0] | Number of bytes  
The number of bytes to be transmitted/received is programmed there. This field is don’t care in slave mode with SBC = 0.  
**Note:** Changing these bits when the START bit is set is not allowed. |
Bit 15  **NACK**: NACK generation (slave mode)
The bit is set by software, cleared by hardware when the NACK is sent, or when a STOP
condition or an Address matched is received, or when PE = 0.
0: an ACK is sent after current received byte.
1: a NACK is sent after current received byte.
*Note:* Writing '0' to this bit has no effect.
This bit is used in slave mode only: in master receiver mode, NACK is automatically
generated after last byte preceding STOP or RESTART condition, whatever the NACK
bit value.
When an overrun occurs in slave receiver NOSTRETCH mode, a NACK is
automatically generated whatever the NACK bit value.
When hardware PEC checking is enabled (PECBYTE = 1), the PEC acknowledge value
does not depend on the NACK value.

Bit 14  **STOP**: Stop generation (master mode)
The bit is set by software, cleared by hardware when a STOP condition is detected, or when
PE = 0.
*In master mode:*
0: No Stop generation.
1: Stop generation after current byte transfer.
*Note:* Writing '0' to this bit has no effect.

Bit 13  **START**: Start generation
This bit is set by software, and cleared by hardware after the Start followed by the address
sequence is sent, by an arbitration loss, by a timeout error detection, or when PE = 0. It can
also be cleared by software by writing ‘1’ to the ADDRCF bit in the I2C_ICR register.
0: No Start generation.
1: Restart/Start generation:
If the I2C is already in master mode with AUTOEND = 0, setting this bit generates a
Repeated start condition when RELOAD = 0, after the end of the NBYTES transfer.
Otherwise setting this bit generates a START condition once the bus is free.
*Note:* Writing '0' to this bit has no effect.
The START bit can be set even if the bus is BUSY or I2C is in slave mode.
This bit has no effect when RELOAD is set.

Bit 12  **HEAD10R**: 10-bit address header only read direction (master receiver mode)
0: The master sends the complete 10 bit slave address read sequence: Start + 2 bytes 10bit
address in write direction + Restart + 1st 7 bits of the 10 bit address in read direction.
1: The master only sends the 1st 7 bits of the 10 bit address, followed by Read direction.
*Note:* Changing this bit when the START bit is set is not allowed.

Bit 11  **ADD10**: 10-bit addressing mode (master mode)
0: The master operates in 7-bit addressing mode,
1: The master operates in 10-bit addressing mode
*Note:* Changing this bit when the START bit is set is not allowed.

Bit 10  **RD_WRN**: Transfer direction (master mode)
0: Master requests a write transfer.
1: Master requests a read transfer.
*Note:* Changing this bit when the START bit is set is not allowed.
47.7.3 I2C own address 1 register (I2C_OAR1)

Address offset: 0x08
Reset value: 0x0000 0000

Access: No wait states, except if a write access occurs while a write access to this register is ongoing. In this case, write states are inserted in the second write access until the previous one is completed. The latency of the second write access can be up to 2 x i2c_pclk + 6 x i2c_ker_ck.

Bits 9:0 SADD[9:0]: Slave address (master mode)

In 7-bit addressing mode (ADD10 = 0):
SADD[7:1] must be written with the 7-bit slave address to be sent. The bits SADD[9], SADD[8] and SADD[0] are don’t care.

In 10-bit addressing mode (ADD10 = 1):
SADD[9:0] must be written with the 10-bit slave address to be sent.

Note: Changing these bits when the START bit is set is not allowed.

47.7.4 I2C own address 2 register (I2C_OAR2)

Address offset: 0x0C
Reset value: 0x0000 0000

Access: No wait states, except if a write access occurs while a write access to this register is ongoing. In this case, wait states are inserted in the second write access, until the previous
one is completed. The latency of the second write access can be up to 2x i2c_pclk + 6 x i2c_ker_ck.

### 47.7.5 I2C timing register (I2C_TIMINGR)

Address offset: 0x10

Reset value: 0x0000 0000

Access: No wait states

<table>
<thead>
<tr>
<th>Bit 31:16</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 15</td>
<td><strong>OA2EN</strong>: Own address 2 enable</td>
</tr>
<tr>
<td></td>
<td>0: Own address 2 disabled. The received slave address OA2 is NACKed.</td>
</tr>
<tr>
<td></td>
<td>1: Own address 2 enabled. The received slave address OA2 is ACKed.</td>
</tr>
<tr>
<td>Bit 14:11</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 10:8</td>
<td><strong>OA2MSK[2:0]</strong>: Own address 2 masks</td>
</tr>
<tr>
<td></td>
<td>000: No mask</td>
</tr>
<tr>
<td></td>
<td>001: OA2[1] is masked and don’t care. Only OA2[7:2] are compared.</td>
</tr>
<tr>
<td></td>
<td>010: OA2[2:1] are masked and don’t care. Only OA2[7:3] are compared.</td>
</tr>
<tr>
<td></td>
<td>100: OA2[4:1] are masked and don’t care. Only OA2[7:5] are compared.</td>
</tr>
<tr>
<td></td>
<td>111: OA2[7:1] are masked and don’t care. No comparison is done, and all (except reserved) 7-bit received addresses are acknowledged.</td>
</tr>
<tr>
<td></td>
<td><strong>Note</strong>: These bits can be written only when OA2EN = 0.</td>
</tr>
<tr>
<td></td>
<td>As soon as OA2MSK is not equal to 0, the reserved I2C addresses (0b0000xxx and 0b1111xxx) are not acknowledged even if the comparison matches.</td>
</tr>
<tr>
<td>Bit 7:1</td>
<td><strong>OA2[7:1]</strong>: Interface address</td>
</tr>
<tr>
<td></td>
<td>7-bit addressing mode: 7-bit address</td>
</tr>
<tr>
<td></td>
<td><strong>Note</strong>: These bits can be written only when OA2EN = 0.</td>
</tr>
<tr>
<td>Bit 0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>

#### Bits 31:24

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

#### Bits 23:16

<table>
<thead>
<tr>
<th>SCL[7:0]</th>
<th>SCL[7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:28 **PRESC[3:0]**: Timing prescaler
   This field is used to prescale \( t_{\text{PRESC}} \) used for data setup and hold counters (refer to I2C timings) and for SCL high and low level counters (refer to I2C master initialization).
   \( t_{\text{PRESC}} = (\text{PRESC} + 1) \times t_{\text{I2CCLK}} \)

Bits 27:24 **Reserved, must be kept at reset value.**

Bits 23:20 **SCLDEL[3:0]**: Data setup time
   This field is used to generate a delay \( t_{\text{SCLDEL}} \) between SDA edge and SCL rising edge. In master mode and in slave mode with NOSTRETCH = 0, the SCL line is stretched low during \( t_{\text{SCLDEL}} \):
   \( t_{\text{SCLDEL}} = (\text{SCLDEL} + 1) \times t_{\text{PRESC}} \)
   
   **Note:** \( t_{\text{SCLDEL}} \) is used to generate \( t_{\text{SU:DAT}} \) timing.

Bits 19:16 **SDADEL[3:0]**: Data hold time
   This field is used to generate the delay \( t_{\text{SDADEL}} \) between SCL falling edge and SDA edge. In master mode and in slave mode with NOSTRETCH = 0, the SCL line is stretched low during \( t_{\text{SDADEL}} \):
   \( t_{\text{SDADEL}} = \text{SDADEL} \times t_{\text{PRESC}} \)
   
   **Note:** \( \text{SDADEL} \) is used to generate \( t_{\text{HD:DAT}} \) timing.

Bits 15:8 **SCLH[7:0]**: SCL high period (master mode)
   This field is used to generate the SCL high period in master mode.
   \( t_{\text{SCLH}} = (\text{SCLH} + 1) \times t_{\text{PRESC}} \)
   
   **Note:** \( \text{SCLH} \) is also used to generate \( t_{\text{SU:STO}} \) and \( t_{\text{HD:STA}} \) timing.

Bits 7:0 **SCLL[7:0]**: SCL low period (master mode)
   This field is used to generate the SCL low period in master mode.
   \( t_{\text{SCLL}} = (\text{SCLL} + 1) \times t_{\text{PRESC}} \)
   
   **Note:** \( \text{SCLL} \) is also used to generate \( t_{\text{BUF}} \) and \( t_{\text{SU:STA}} \) timings.

**Note:** This register must be configured when the I2C is disabled (PE = 0).

**Note:** The STM32CubeMX tool calculates and provides the I2C_TIMEOUTR content in the I2C Configuration window.

### 47.7.6 I2C timeout register (I2C_TIMEOUTR)

Address offset: 0x14

Reset value: 0x0000 0000

Access: No wait states, except if a write access occurs while a write access to this register is ongoing. In this case, wait states are inserted in the second write access until the previous one is completed. The latency of the second write access can be up to 2 x i2c_pclk + 6 x i2c_ker_ck.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
</tr>
<tr>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
</tr>
<tr>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bit 31 **TEXTEN**: Extended clock timeout enable

0: Extended clock timeout detection is disabled

1: Extended clock timeout detection is enabled. When a cumulative SCL stretch for more than \( t_{LOW:EXT} \) is done by the I2C interface, a timeout error is detected (TIMEOUT = 1).

Bits 30:28 Reserved, must be kept at reset value.

Bit 27:16 **TIMEOUTB[11:0]**: Bus timeout B

This field is used to configure the cumulative clock extension timeout:

In master mode, the master cumulative clock low extend time \( t_{LOW:MEXT} \) is detected

In slave mode, the slave cumulative clock low extend time \( t_{LOW:SEXT} \) is detected

\[ t_{LOW:EXT} = (\text{TIMEOUTB} + \text{TIDLE} = 01) \times 2048 \times t_{I2CCLK} \]

*Note*: These bits can be written only when TEXTEN = 0.

Bit 15 **TIMOUTEN**: Clock timeout enable

0: SCL timeout detection is disabled

1: SCL timeout detection is enabled: when SCL is low for more than \( t_{TIMEOUT} \) (TIDLE = 0) or high for more than \( t_{IDLE} \) (TIDLE = 1), a timeout error is detected (TIMEOUT = 1).

Bits 14:13 Reserved, must be kept at reset value.

Bit 12 **TIDLE**: Idle clock timeout detection

0: TIMEOUTA is used to detect SCL low timeout

1: TIMEOUTA is used to detect both SCL and SDA high timeout (bus idle condition)

*Note*: This bit can be written only when TIMOUTEN = 0.

Bits 11:0 **TIMEOUTA[11:0]**: Bus Timeout A

This field is used to configure:

The SCL low timeout condition \( t_{TIMEOUT} \) when TIDLE = 0

\[ t_{TIMEOUT} = (\text{TIMEOUTA} + 1) \times 2048 \times t_{I2CCLK} \]

The bus idle condition (both SCL and SDA high) when TIDLE = 1

\[ t_{IDLE} = (\text{TIMEOUTA} + 1) \times 4 \times t_{I2CCLK} \]

*Note*: These bits can be written only when TIMOUTEN = 0.

*Note*: If the SMBus feature is not supported, this register is reserved and forced by hardware to “0x00000000”. Refer to Section 47.3.

### I2C interrupt and status register (I2C_ISR)

Address offset: 0x18

Reset value: 0x0000 0001

Access: No wait states

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ADDCODE[6:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>BUSY</td>
<td>Res</td>
<td>ALERT</td>
<td>TIMEOUT</td>
<td>PEC</td>
<td>ERR</td>
<td>OVR</td>
<td>ARLO</td>
<td>BERR</td>
<td>TCR</td>
<td>TC</td>
<td>STOPF</td>
<td>NACKF</td>
<td>ADDR</td>
<td>RXNE</td>
<td>TXIS</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
Bits 31:24  Reserved, must be kept at reset value.

Bits 23:17  \textbf{ADDCODE}[6:0]: Address match code (slave mode)
These bits are updated with the received address when an address match event occurs (ADDR = 1).
In the case of a 10-bit address, ADDCODE provides the 10-bit header followed by the two MSBs of the address.

Bit 16  \textbf{DIR}: Transfer direction (slave mode)
This flag is updated when an address match event occurs (ADDR = 1).
0: Write transfer, slave enters receiver mode.
1: Read transfer, slave enters transmitter mode.

Bit 15  \textbf{BUSY}: Bus busy
This flag indicates that a communication is in progress on the bus. It is set by hardware when a START condition is detected. It is cleared by hardware when a STOP condition is detected, or when PE = 0.

Bit 14  Reserved, must be kept at reset value.

Bit 13  \textbf{ALERT}: SMBus alert
This flag is set by hardware when SMBHEN = 1 (SMBus host configuration), ALERTEN = 1 and an SMBALERT event (falling edge) is detected on SMBA pin. It is cleared by software by setting the ALERTCF bit.
\textbf{Note}: This bit is cleared by hardware when PE = 0.
If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'. Refer to Section 47.3.

Bit 12  \textbf{TIMEOUT}: Timeout or \( t_{\text{LOW}} \) detection flag
This flag is set by hardware when a timeout or extended clock timeout occurred. It is cleared by software by setting the TIMEOUTCF bit.
\textbf{Note}: This bit is cleared by hardware when PE = 0.
If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'. Refer to Section 47.3.

Bit 11  \textbf{PECERR}: PEC Error in reception
This flag is set by hardware when the received PEC does not match with the PEC register content. A NACK is automatically sent after the wrong PEC reception. It is cleared by software by setting the PECCF bit.
\textbf{Note}: This bit is cleared by hardware when PE = 0.
If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'. Refer to Section 47.3.

Bit 10  \textbf{OVR}: Overrun/Underrun (slave mode)
This flag is set by hardware in slave mode with NOSTRETCH = 1, when an overrun/underrun error occurs. It is cleared by software by setting the OVRCF bit.
\textbf{Note}: This bit is cleared by hardware when PE = 0.

Bit 9  \textbf{ARLO}: Arbitration lost
This flag is set by hardware in case of arbitration loss. It is cleared by software by setting the ARLOCF bit.
\textbf{Note}: This bit is cleared by hardware when PE = 0.
Bit 8 **BERR**: Bus error

This flag is set by hardware when a misplaced Start or STOP condition is detected whereas the peripheral is involved in the transfer. The flag is not set during the address phase in slave mode. It is cleared by software by setting **BERRCF** bit.

*Note: This bit is cleared by hardware when PE = 0.*

Bit 7 **TCR**: Transfer Complete Reload

This flag is set by hardware when **RELOAD** = 1 and **NBYTES** data have been transferred. It is cleared by software when **NBYTES** is written to a non-zero value.

*Note: This bit is cleared by hardware when PE = 0.*

This flag is only for master mode, or for slave mode when the **SBC** bit is set.

Bit 6 **TC**: Transfer Complete (master mode)

This flag is set by hardware when **RELOAD** = 0, **AUTOEND** = 0 and **NBYTES** data have been transferred. It is cleared by software when START bit or STOP bit is set.

*Note: This bit is cleared by hardware when PE = 0.*

Bit 5 **STOPF**: Stop detection flag

This flag is set by hardware when a STOP condition is detected on the bus and the peripheral is involved in this transfer:

- either as a master, provided that the STOP condition is generated by the peripheral.
- or as a slave, provided that the peripheral has been addressed previously during this transfer.

It is cleared by software by setting the **STOPCF** bit.

*Note: This bit is cleared by hardware when PE = 0.*

Bit 4 **NACKF**: Not Acknowledge received flag

This flag is set by hardware when a NACK is received after a byte transmission. It is cleared by software by setting the **NACKCF** bit.

*Note: This bit is cleared by hardware when PE = 0.*

Bit 3 **ADDR**: Address matched (slave mode)

This bit is set by hardware as soon as the received slave address matched with one of the enabled slave addresses. It is cleared by software by setting **ADDRCF** bit.

*Note: This bit is cleared by hardware when PE = 0.*

Bit 2 **RXNE**: Receive data register not empty (receivers)

This bit is set by hardware when the received data is copied into the **I2C_RXDR** register, and is ready to be read. It is cleared when **I2C_RXDR** is read.

*Note: This bit is cleared by hardware when PE = 0.*

Bit 1 **TXIS**: Transmit interrupt status (transmitters)

This bit is set by hardware when the **I2C_TXDR** register is empty and the data to be transmitted must be written in the **I2C_TXDR** register. It is cleared when the next data to be sent is written in the **I2C_TXDR** register.

This bit can be written to ‘1’ by software when **NOSTRETCH** = 1 only, in order to generate a TXIS event (interrupt if **TXIE**=1 or DMA request if **TXDMAEN** = 1).

*Note: This bit is cleared by hardware when PE = 0.*

Bit 0 **TXE**: Transmit data register empty (transmitters)

This bit is set by hardware when the **I2C_TXDR** register is empty. It is cleared when the next data to be sent is written in the **I2C_TXDR** register.

This bit can be written to ‘1’ by software in order to flush the transmit data register **I2C_TXDR**.

*Note: This bit is set by hardware when PE = 0.*
### 47.7.8 I2C interrupt clear register (I2C_ICR)

Address offset: 0x1C  
Reset value: 0x0000 0000  
Access: No wait states  

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:14 Reserved, must be kept at reset value.  

**Bit 13** ALERTCF: Alert flag clear  
Writing 1 to this bit clears the ALERT flag in the I2C_ISR register.  
*Note: If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'. Refer to Section 47.3.*

**Bit 12** TIMOUTCF: Timeout detection flag clear  
Writing 1 to this bit clears the TIMEOUT flag in the I2C_ISR register.  
*Note: If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'. Refer to Section 47.3.*

**Bit 11** PECCF: PEC Error flag clear  
Writing 1 to this bit clears the PECERR flag in the I2C_ISR register.  
*Note: If the SMBus feature is not supported, this bit is reserved and forced by hardware to '0'. Refer to Section 47.3.*

**Bit 10** OVRRCF: Overrun/Underrun flag clear  
Writing 1 to this bit clears the OVR flag in the I2C_ISR register.  

**Bit 9** ARLOCF: Arbitration lost flag clear  
Writing 1 to this bit clears the ARLO flag in the I2C_ISR register.

**Bit 8** BERRCF: Bus error flag clear  
Writing 1 to this bit clears the BERRF flag in the I2C_ISR register.

Bits 7:6 Reserved, must be kept at reset value.  

**Bit 5** STOPCF: STOP detection flag clear  
Writing 1 to this bit clears the STOPF flag in the I2C_ISR register.

**Bit 4** NACKCF: Not Acknowledge flag clear  
Writing 1 to this bit clears the NACKF flag in I2C_ISR register.

**Bit 3** ADDRCF: Address matched flag clear  
Writing 1 to this bit clears the ADDR flag in the I2C_ISR register. Writing 1 to this bit also clears the START bit in the I2C_CR2 register.

Bits 2:0 Reserved, must be kept at reset value.
47.7.9  I2C PEC register (I2C_PECR)

Address offset: 0x20
Reset value: 0x0000 0000
Access: No wait states

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

PEC[7:0]: Packet error checking register

This field contains the internal PEC when PECEN=1.
The PEC is cleared by hardware when PE = 0.

Note:  If the SMBus feature is not supported, this register is reserved and forced by hardware to "0x00000000". Refer to Section 47.3.

47.7.10  I2C receive data register (I2C_RXDR)

Address offset: 0x24
Reset value: 0x0000 0000
Access: No wait states

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|----(633,709),(875,722)

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  RXDATA[7:0]: 8-bit receive data

Data byte received from the I2C bus
### 47.7.11 I2C transmit data register (I2C_TXDR)

Address offset: 0x28  
Reset value: 0x0000 0000  
Access: No wait states

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>I2C_CR1</td>
<td>31:0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7:0</td>
<td>TXDATA[7:0]: 8-bit transmit data</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Data byte to be transmitted to the I2C bus</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Note: These bits can be written only when TXE = 1.</td>
</tr>
</tbody>
</table>

### 47.7.12 I2C register map

The table below provides the I2C register map and reset values.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>I2C_CR1</td>
<td>31:0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7:0</td>
<td>TXDATA[7:0]: 8-bit transmit data</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Data byte to be transmitted to the I2C bus</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Note: These bits can be written only when TXE = 1.</td>
</tr>
</tbody>
</table>

#### Table 398. I2C register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>I2C_CR1</td>
<td>31:0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7:0</td>
<td>TXDATA[7:0]: 8-bit transmit data</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Data byte to be transmitted to the I2C bus</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Note: These bits can be written only when TXE = 1.</td>
</tr>
</tbody>
</table>
Refer to *Section 2.3 on page 129* for the register boundary addresses.
48 Universal synchronous/asynchronous receiver transmitter (USART/UART)

This section describes the universal synchronous asynchronous receiver transmitter (USART).

48.1 USART introduction

The USART offers a flexible means to perform Full-duplex data exchange with external equipments requiring an industry standard NRZ asynchronous serial data format. A very wide range of baud rates can be achieved through a fractional baud rate generator.

The USART supports both synchronous one-way and Half-duplex Single-wire communications, as well as LIN (local interconnection network), Smartcard protocol, IrDA (infrared data association) SIR ENDEC specifications, and Modem operations (CTS/RTS). Multiprocessor communications are also supported.

High-speed data communications are possible by using the DMA (direct memory access) for multibuffer configuration.
48.2 **USART main features**

- Full-duplex asynchronous communication
- NRZ standard format (mark/space)
- Configurable oversampling method by 16 or 8 to achieve the best compromise between speed and clock tolerance
- Baud rate generator systems
- Two internal FIFOs for transmit and receive data
  Each FIFO can be enabled/disabled by software and come with a status flag.
- A common programmable transmit and receive baud rate
- Dual clock domain with dedicated kernel clock for peripherals independent from PCLK
- Auto baud rate detection
- Programmable data word length (7, 8 or 9 bits)
- Programmable data order with MSB-first or LSB-first shifting
- Configurable stop bits (1 or 2 stop bits)
- Synchronous master/slave mode and clock output/input for synchronous communications
- SPI slave transmission underrun error flag
- Single-wire Half-duplex communications
- Continuous communications using DMA
- Received/transmitted bytes are buffered in reserved SRAM using centralized DMA.
- Separate enable bits for transmitter and receiver
- Separate signal polarity control for transmission and reception
- Swappable Tx/Rx pin configuration
- Hardware flow control for modem and RS-485 transceiver
- Communication control/error detection flags
- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Interrupt sources with flags
- Multiprocessor communications: wake-up from Mute mode by idle line detection or address mark detection
- Wake-up from Stop mode
48.3 USART extended features

- LIN master synchronous break send capability and LIN slave break detection capability
  - 13-bit break generation and 10/11 bit break detection when USART is hardware configured for LIN
- IrDA SIR encoder decoder supporting 3/16 bit duration for normal mode
- Smartcard mode
  - Supports the $T = 0$ and $T = 1$ asynchronous protocols for smartcards as defined in the ISO/IEC 7816-3 standard
  - 0.5 and 1.5 stop bits for Smartcard operation
- Support for Modbus communication
  - Timeout feature
  - CR/LF character recognition

48.4 USART implementation

The table(s) below describe(s) USART implementation. It(they) also include(s) LPUART for comparison.

<table>
<thead>
<tr>
<th>USART / LPUART modes/features(1)</th>
<th>USART1/2/3/6</th>
<th>UART4/5/7/8</th>
<th>LPUART1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Hardware flow control for modem</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Continuous communication using DMA</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Multiprocessor communication</td>
<td>X</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>Synchronous mode (Master/Slave)</td>
<td>X</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Smartcard mode</td>
<td>X</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Single-wire Half-duplex communication</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>IrDA SIR ENDEC block</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>LIN mode</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Dual clock domain and wakeup from low-power mode</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Receiver timeout interrupt</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Modbus communication</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Auto baud rate detection</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Driver Enable</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>USART data length</td>
<td>7, 8 and 9 bits</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Tx/Rx FIFO</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Tx/Rx FIFO size</td>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. X = supported.
48.5 **USART functional description**

48.5.1 **USART block diagram**

The simplified block diagram given in *Figure 570* shows two fully-independent clock domains:

- **The usart_pclk** clock domain
  
The usart_pclk clock signal feeds the peripheral bus interface. It must be active when accesses to the USART registers are required.

- **The usart_ker_ck** kernel clock domain.
  
The usart_ker_ck is the USART clock source. It is independent from usart_pclk and delivered by the RCC. The USART registers can consequently be written/read even when the usart_ker_ck clock is stopped.
  
  When the dual clock domain feature is disabled, the usart_ker_ck clock is the same as the usart_pclk clock.

There is no constraint between usart_pclk and usart_ker_ck: usart_ker_ck can be faster or slower than usart_pclk. The only limitation is the software ability to manage the communication fast enough.

When the USART operates in SPI slave mode, it handles data flow using the serial interface clock derived from the external CK signal provided by the external master SPI device. The usart_ker_ck clock must be at least 3 times faster than the clock on the CK input.

---

**Figure 570. USART block diagram**

[Diagram of USART block diagram]
48.5.2 USART signals

USART bidirectional communications

USART bidirectional communications require a minimum of two pins: Receive Data In (RX) and Transmit Data Out (TX):

- **RX** (Receive Data Input)
  RX is the serial data input. Oversampling techniques are used for data recovery. They discriminate between valid incoming data and noise.

- **TX** (Transmit Data Output)
  When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and no data needs to be transmitted, the TX pin is High. In Single-wire and Smartcard modes, this I/O is used to transmit and receive data.

RS232 Hardware flow control mode

The following pins are required in RS232 Hardware flow control mode:

- **CTS** (Clear To Send)
  When driven high, this signal blocks the data transmission at the end of the current transfer.

- **RTS** (Request To Send)
  When it is low, this signal indicates that the USART is ready to receive data.

RS485 Hardware control mode

The following pin is required in RS485 Hardware control mode:

- **DE** (Driver Enable)
  This signal activates the transmission mode of the external transceiver.

**Note:** DE and RTS share the same pin.

Synchronous master/slave mode and Smartcard mode

The following pin is required in synchronous master/slave mode and Smartcard mode:

- **CK**
  This pin acts as Clock output in Synchronous master and Smartcard modes. It acts as Clock input in Synchronous slave mode.
  In Synchronous Master mode, this pin outputs the transmitter data clock for synchronous transmission corresponding to SPI master mode (no clock pulses on start bit and stop bit, and a software option to send a clock pulse on the last data bit). In parallel, data can be received synchronously on RX pin. This mechanism can be used to control peripherals featuring shift registers (e.g. LCD drivers). The clock phase and polarity are software programmable.
  In Smartcard mode, CK output provides the clock to the smartcard.

- **NSS**
  This pin acts as Slave Select input in Synchronous slave mode.

**Note:** NSS and CTS share the same pin.
48.5.3 **USART character description**

The word length can be set to 7, 8 or 9 bits, by programming the M bits (M0: bit 12 and M1: bit 28) in the USART_CR1 register (see Figure 571):

- 7-bit character length: M[1:0] = ‘10’
- 8-bit character length: M[1:0] = ‘00’
- 9-bit character length: M[1:0] = ‘01’

*Note:* In 7-bit data length mode, the Smartcard mode, LIN master mode and auto baud rate (0x7F and 0x55 frames detection) are not supported.

By default, the signal (TX or RX) is in low state during the start bit. It is in high state during the stop bit.

These values can be inverted, separately for each signal, through polarity configuration control.

An **Idle character** is interpreted as an entire frame of “1”s (the number of “1”s includes the number of stop bits).

A **Break character** is interpreted on receiving “0”s for a frame period. At the end of the break frame, the transmitter inserts 2 stop bits.

Transmission and reception are driven by a common baud rate generator. The transmission and reception clock are generated when the enable bit is set for the transmitter and receiver, respectively.

A detailed description of each block is given below.
Figure 571. Word length programming

9-bit word length (M = 01), 1 Stop bit

Data frame

Possible Parity bit

Next

Start bit

Stop bit

Bit0 Bit1 Bit2 Bit3 Bit4 Bit5 Bit6 Bit7 Bit8

Idle frame

Break frame

Clock

**

8-bit word length (M = 00), 1 Stop bit

Data frame

Possible Parity bit

Next

Start bit

Stop bit

Bit0 Bit1 Bit2 Bit3 Bit4 Bit5 Bit6 Bit7

Idle frame

Break frame

Clock

**

7-bit word length (M = 10), 1 Stop bit

Data frame

Possible Parity bit

Next

Start bit

Stop bit

Bit0 Bit1 Bit2 Bit3 Bit4 Bit5 Bit6

Idle frame

Break frame

Clock

**

** LBCL bit controls last data clock pulse

MS33194V2
48.5.4 USART FIFOs and thresholds

The USART can operate in FIFO mode.

The USART comes with a Transmit FIFO (TXFIFO) and a Receive FIFO (RXFIFO). The FIFO mode is enabled by setting FIFOEN in USART_CR1 register (bit 29). This mode is supported only in UART, SPI and Smartcard modes.

Since the maximum data word length is 9 bits, the TXFIFO is 9-bit wide. However the RXFIFO default width is 12 bits. This is due to the fact that the receiver does not only store the data in the FIFO, but also the error flags associated to each character (Parity error, Noise error and Framing error flags).

Note: The received data is stored in the RXFIFO together with the corresponding flags. However, only the data are read when reading the RDR.

The status flags are available in the USART_ISR register.

It is possible to configure the TXFIFO and RXFIFO levels at which the Tx and RX interrupts are triggered. These thresholds are programmed through RXFTCFG and TXFTCFG bitfields in USART_CR3 control register.

In this case:

- The RXFT flag is set in the USART_ISR register and the corresponding interrupt (if enabled) is generated, when the number of received data in the RXFIFO reaches the threshold programmed in the RXFTCFG bits fields.
  
  This means that the RXFIFO is filled until the number of data in the RXFIFO is equal to the programmed threshold.
  
  RXFTCFG data have been received: one data in USART_RDR and (RXFTCFG - 1) data in the RXFIFO. As an example, when the RXFTCFG is programmed to ‘101’, the RXFT flag is set when a number of data corresponding to the FIFO size has been received (FIFO size -1 data in the RXFIFO and 1 data in the USART_RDR). As a result, the next received data is not set the overrun flag.

- The TXFT flag is set in the USART_ISR register and the corresponding interrupt (if enabled) is generated when the number of empty locations in the TXFIFO reaches the threshold programmed in the TXFTCFG bits fields.

  This means that the TXFIFO is emptied until the number of empty locations in the TXFIFO is equal to the programmed threshold.

48.5.5 USART transmitter

The transmitter can send data words of either 7 or 8 or 9 bits, depending on the M bit status. The Transmit Enable bit (TE) must be set in order to activate the transmitter function. The data in the transmit shift register is output on the TX pin while the corresponding clock pulses are output on the CK pin.

Character transmission

During an USART transmission, data shifts out the least significant bit first (default configuration) on the TX pin. In this mode, the USART_TDR register consists of a buffer (TDR) between the internal bus and the transmit shift register.

When FIFO mode is enabled, the data written to the transmit data register (USART_TDR) are queued in the TXFIFO.
Every character is preceded by a start bit which corresponds to a low logic level for one bit period. The character is terminated by a configurable number of stop bits.

The number of stop bits can be configured to 0.5, 1, 1.5 or 2.

**Note:** The TE bit must be set before writing the data to be transmitted to the USART_TDR. The TE bit should not be reset during data transmission. Resetting the TE bit during the transmission corrupts the data on the TX pin as the baud rate counters get frozen. The current data being transmitted are then lost.

An idle frame is sent when the TE bit is enabled.

**Configurable stop bits**

The number of stop bits to be transmitted with every character can be programmed in USART_CR2, bits 13,12.

- **1 stop bit:** This is the default value of number of stop bits.
- **2 stop bits:** This is supported by normal USART, Single-wire and Modem modes.
- **1.5 stop bits:** To be used in Smartcard mode.

An idle frame transmission includes the stop bits.

A break transmission features 10 low bits (when M[1:0] = ‘00’) or 11 low bits (when M[1:0] = ‘01’) or 9 low bits (when M[1:0] = ‘10’) followed by 2 stop bits (see Figure 572). It is not possible to transmit long breaks (break of length greater than 9/10/11 low bits).

**Figure 572. Configurable stop bits**

![Configurable stop bits diagram](image-url)
Character transmission procedure

To transmit a character, follow the sequence below:

1. Program the M bits in USART_CR1 to define the word length.
2. Select the desired baud rate using the USART_BRR register.
3. Program the number of stop bits in USART_CR2.
4. Enable the USART by writing the UE bit in USART_CR1 register to 1.
5. Select DMA enable (DMAT) in USART_CR3 if multibuffer communication must take place. Configure the DMA register as explained in Section 48.5.19: Continuous communication using USART and DMA.
6. Set the TE bit in USART_CR1 to send an idle frame as first transmission.
7. Write the data to send in the USART_TDR register. Repeat this for each data to be transmitted in case of single buffer.
   - When FIFO mode is disabled, writing a data to the USART_TDR clears the TXE flag.
   - When FIFO mode is enabled, writing a data to the USART_TDR adds one data to the TXFIFO. Write operations to the USART_TDR are performed when TXFNF flag is set. This flag remains set until the TXFIFO is full.
8. When the last data is written to the USART_TDR register, wait until TC = 1.
   - When FIFO mode is disabled, this indicates that the transmission of the last frame is complete.
   - When FIFO mode is enabled, this indicates that both TXFIFO and shift register are empty.

This check is required to avoid corrupting the last transmission when the USART is disabled or enters Halt mode.
Single byte communication

- When FIFO mode is disabled
  Writing to the transmit data register always clears the TXE bit. The TXE flag is set by hardware. It indicates that:
  - the data have been moved from the USART_TDR register to the shift register and the data transmission has started;
  - the USART_TDR register is empty;
  - the next data can be written to the USART_TDR register without overwriting the previous data.
  This flag generates an interrupt if the TXEIE bit is set.
  When a transmission is ongoing, a write instruction to the USART_TDR register stores the data in the TDR buffer. It is then copied in the shift register at the end of the current transmission.
  When no transmission is ongoing, a write instruction to the USART_TDR register places the data in the shift register, the data transmission starts, and the TXE bit is set.

- When FIFO mode is enabled, the TXFNF (TXFIFO not full) flag is set by hardware to indicate that:
  - the TXFIFO is not full;
  - the USART_TDR register is empty;
  - the next data can be written to the USART_TDR register without overwriting the previous data. When a transmission is ongoing, a write operation to the USART_TDR register stores the data in the TXFIFO. Data are copied from the TXFIFO to the shift register at the end of the current transmission.
  When the TXFIFO is not full, the TXFNF flag stays at ‘1’ even after a write operation to USART_TDR register. It is cleared when the TXFIFO is full. This flag generates an interrupt if the TXFNFIE bit is set.
  Alternatively, interrupts can be generated and data can be written to the FIFO when the TXFIFO threshold is reached. In this case, the CPU can write a block of data defined by the programmed trigger level.
  If a frame is transmitted (after the stop bit) and the TXE flag (TXFE in case of FIFO mode) is set, the TC flag goes high. An interrupt is generated if the TCIE bit is set in the USART_CR1 register.

After writing the last data to the USART_TDR register, it is mandatory to wait until TC is set before disabling the USART or causing the device to enter the low-power mode (see Figure 573: TC/TXE behavior when transmitting).
Figure 573. TC/TXE behavior when transmitting

**Break characters**

Setting the SBKRQ bit transmits a break character. The break frame length depends on the M bit (see Figure 571).

If a ‘1’ is written to the SBKRQ bit, a break character is sent on the TX line after completing the current character transmission. The SBKF bit is set by the write operation and it is reset by hardware when the break character is completed (during the stop bits after the break character). The USART inserts a logic 1 signal (stop) for the duration of 2 bits at the end of the break frame to guarantee the recognition of the start bit of the next frame.

When the SBKRQ bit is set, the break character is sent at the end of the current transmission.

When FIFO mode is enabled, sending the break character has priority on sending data even if the TXFIFO is full.

**Idle characters**

Setting the TE bit drives the USART to send an idle frame before the first data frame.

48.5.6 USART receiver

The USART can receive data words of either 7 or 8 or 9 bits depending on the M bits in the USART_CR1 register.

**Start bit detection**

The start bit detection sequence is the same when oversampling by 16 or by 8.

In the USART, the start bit is detected when a specific sequence of samples is recognized. This sequence is: 1 1 1 0 X 0 X 0 X 0 X 0 X 0.
If the sequence is not complete, the start bit detection aborts and the receiver returns to the idle state (no flag is set), where it waits for a falling edge.

The start bit is confirmed (RXNE flag set and interrupt generated if RXNEIE = 1, or RXFNE flag set and interrupt generated if RXFNEIE = 1 if FIFO mode enabled) if the 3 sampled bits are at ‘0’ (first sampling on the 3rd, 5th and 7th bits finds the 3 bits at ‘0’ and second sampling on the 8th, 9th and 10th bits also finds the 3 bits at ‘0’).

The start bit is validated but the NE noise flag is set if,

a) for both samplings, 2 out of the 3 sampled bits are at ‘0’ (sampling on the 3rd, 5th and 7th bits and sampling on the 8th, 9th and 10th bits)

or

b) for one of the samplings (sampling on the 3rd, 5th and 7th bits or sampling on the 8th, 9th and 10th bits), 2 out of the 3 bits are found at ‘0’.

If neither of the above conditions are met, the start detection aborts and the receiver returns to the idle state (no flag is set).
Character reception

During an USART reception, data are shifted out least significant bit first (default configuration) through the RX pin.

Character reception procedure

To receive a character, follow the sequence below:

1. Program the M bits in USART_CR1 to define the word length.
2. Select the desired baud rate using the baud rate register USART_BRR
3. Program the number of stop bits in USART_CR2.
4. Enable the USART by writing the UE bit in USART_CR1 register to ‘1’.
5. Select DMA enable (DMAR) in USART_CR3 if multibuffer communication is to take place. Configure the DMA register as explained in Section 48.5.19: Continuous communication using USART and DMA.
6. Set the RE bit USART_CR1. This enables the receiver which begins searching for a start bit.

When a character is received:

- When FIFO mode is disabled, the RXNE bit is set to indicate that the content of the shift register is transferred to the RDR. In other words, data have been received and can be read (as well as their associated error flags).
- When FIFO mode is enabled, the RXFNE bit is set to indicate that the RXFIFO is not empty. Reading the USART_RDR returns the oldest data entered in the RXFIFO. When a data is received, it is stored in the RXFIFO together with the corresponding error bits.
- An interrupt is generated if the RXNEIE (RXFNEIE when FIFO mode is enabled) bit is set.
- The error flags can be set if a frame error, noise, parity or an overrun error was detected during reception.
- In multibuffer communication mode:
  - When FIFO mode is disabled, the RXNE flag is set after every byte reception. It is cleared when the DMA reads the Receive data Register.
  - When FIFO mode is enabled, the RXFNE flag is set when the RXFIFO is not empty. After every DMA request, a data is retrieved from the RXFIFO. A DMA request is triggered when the RXFIFO is not empty i.e. when there are data to be read from the RXFIFO.
- In single buffer mode:
  - When FIFO mode is disabled, clearing the RXNE flag is done by performing a software read from the USART_RDR register. The RXNE flag can also be cleared by programming RXFRQ bit to ‘1’ in the USART_RQR register. The RXNE flag must be cleared before the end of the reception of the next character to avoid an overrun error.
  - When FIFO mode is enabled, the RXFNE is set when the RXFIFO is not empty. After every read operation from USART_RDR, a data is retrieved from the RXFIFO. When the RXFIFO is empty, the RXFNE flag is cleared. The RXFNE flag can also be cleared by programming RXFRQ bit to ‘1’ in USART_RQR. When the RXFIFO is full, the first entry in the RXFIFO must be read before the end of the reception of the next character, to avoid an overrun error. The RXFNE flag generates an interrupt if the RXFNEIE bit is set. Alternatively, interrupts can be
generated and data can be read from RXFIFO when the RXFIFO threshold is reached. In this case, the CPU can read a block of data defined by the programmed threshold.

**Break character**

When a break character is received, the USART handles it as a framing error.

**Idle character**

When an idle frame is detected, it is handled in the same way as a data character reception except that an interrupt is generated if the IDLEIE bit is set.

**Overrun error**

- **FIFO mode disabled**
  - An overrun error occurs if a character is received and RXNE has not been reset.
  - Data can not be transferred from the shift register to the RDR register until the RXNE bit is cleared. The RXNE flag is set after every byte reception.
  - An overrun error occurs if RXNE flag is set when the next data is received or the previous DMA request has not been serviced. When an overrun error occurs:
    - the ORE bit is set;
    - the RDR content is not lost. The previous data is available by reading the USART_RDR register.
    - the shift register is overwritten. After that, any data received during overrun is lost.
    - an interrupt is generated if either the RXNEIE or the EIE bit is set.

- **FIFO mode enabled**
  - An overrun error occurs when the shift register is ready to be transferred and the receive FIFO is full.
  - Data can not be transferred from the shift register to the USART_RDR register until there is one free location in the RXFIFO. The RXFNE flag is set when the RXFIFO is not empty.
  - An overrun error occurs if the RXFIFO is full and the shift register is ready to be transferred. When an overrun error occurs:
    - The ORE bit is set.
    - The first entry in the RXFIFO is not lost. It is available by reading the USART_RDR register.
    - The shift register is overwritten. After that point, any data received during overrun is lost.
    - An interrupt is generated if either the RXFNEIE or EIE bit is set.

The ORE bit is reset by setting the ORECF bit in the USART_ICR register.

*Note:* The ORE bit, when set, indicates that at least 1 data has been lost.

When the FIFO mode is disabled, there are two possibilities

- if RXNE = 1, then the last valid data is stored in the receive register (RDR) and can be read,
- if RXNE = 0, the last valid data has already been read and there is nothing left to be read in the RDR register. This case can occur when the last valid data is read in the RDR register at the same time as the new (and lost) data is received.
Selecting the clock source and the appropriate oversampling method

The choice of the clock source is done through the Clock Control system (see Section Reset and clock control (RCC)). The clock source must be selected through the UE bit before enabling the USART.

The clock source must be selected according to two criteria:
- Possible use of the USART in low-power mode
- Communication speed.

The clock source frequency is \texttt{usart\_ker\_ck}.

When the dual clock domain and the wake-up from low-power mode features are supported, the \texttt{usart\_ker\_ck} clock source can be configurable in the RCC (see Section Reset and clock control (RCC)). Otherwise the \texttt{usart\_ker\_ck} clock is the same as \texttt{usart\_pclk}.

The \texttt{usart\_ker\_ck} clock can be divided by a programmable factor, defined in the \texttt{USART\_PRESC} register.

Some \texttt{usart\_ker\_ck} sources enable the USART to receive data while the MCU is in low-power mode. Depending on the received data and wake-up mode selected, the USART wakes up the MCU, when needed, in order to transfer the received data, by performing a software read to the USART\_RDR register or by DMA.

For the other clock sources, the system must be active to enable USART communications.

The communication speed range (specially the maximum communication speed) is also determined by the clock source.

The receiver implements different user-configurable oversampling techniques (except in synchronous mode) for data recovery by discriminating between valid incoming data and noise. This enables obtaining the best a trade-off between the maximum communication speed and noise/clock inaccuracy immunity.

The oversampling method can be selected by programming the OVER8 bit in the USART\_CR1 register either to 16 or 8 times the baud rate clock (see Figure 576 and Figure 577).

Depending on your application:
- select oversampling by 8 (OVER8 = 1) to achieve higher speed (up to \texttt{usart\_ker\_ck\_pres}/8). In this case the maximum receiver tolerance to clock deviation is reduced (refer to Section 48.5.8: Tolerance of the USART receiver to clock deviation on page 2037)
- select oversampling by 16 (OVER8 = 0) to increase the tolerance of the receiver to clock deviations. In this case, the maximum speed is limited to maximum
Programming the ONEBIT bit in the USART_CR3 register selects the method used to evaluate the logic level. Two options are available:

- The majority vote of the three samples in the center of the received bit. In this case, when the 3 samples used for the majority vote are not equal, the NE bit is set.
- A single sample in the center of the received bit

Depending on your application:

- select the three sample majority vote method (ONEBIT = 0) when operating in a noisy environment and reject the data when a noise is detected (refer to Figure 400) because this indicates that a glitch occurred during the sampling.
- select the single sample method (ONEBIT = 1) when the line is noise-free to increase the receiver tolerance to clock deviations (see Section 48.5.8: Tolerance of the USART receiver to clock deviation on page 2037). In this case the NE bit is never set.

When noise is detected in a frame:

- The NE bit is set at the rising edge of the RXNE bit (RXFNE in case of FIFO mode enabled).
- The invalid data is transferred from the Shift register to the USART_RDR register.
- No interrupt is generated in case of single byte communication. However this bit rises at the same time as the RXNE bit (RXFNE in case of FIFO mode enabled) which itself generates an interrupt. In case of multibuffer communication an interrupt is issued if the EIE bit is set in the USART_CR3 register.

The NE bit is reset by setting NECF bit in USART_ICR register.

Note: Noise error is not supported in SPI mode.

Oversampling by 8 is not available in the Smartcard, IrDA and LIN modes. In those modes, the OVER8 bit is forced to '0' by hardware.

Figure 576. Data sampling when oversampling by 16
A framing error is detected when the stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise.

When the framing error is detected:

- the FE bit is set by hardware;
- the invalid data is transferred from the Shift register to the USART_RDR register (RXFIFO in case FIFO mode is enabled);
- no interrupt is generated in case of single byte communication. However this bit rises at the same time as the RXNE bit (RXFNE in case FIFO mode is enabled) which itself generates an interrupt. In case of multibuffer communication an interrupt is issued if the EIE bit is set in the USART_CR3 register.

The FE bit is reset by writing ‘1’ to the FECF in the USART_ICR register.

Note: Framing error is not supported in SPI mode.
Configurable stop bits during reception

The number of stop bits to be received can be configured through the control bits of USART_CR: it can be either 1 or 2 in normal mode and 0.5 or 1.5 in Smartcard mode.

- **0.5 stop bit (reception in Smartcard mode):** no sampling is done for 0.5 stop bit. As a consequence, no framing error and no break frame can be detected when 0.5 stop bit is selected.
- **1 stop bit:** sampling for 1 stop bit is done on the 8th, 9th and 10th samples.
- **1.5 stop bits (Smartcard mode):**
  
  When transmitting in Smartcard mode, the device must check that the data are correctly sent. The receiver block must consequently be enabled (RE = 1 in USART_CR1) and the stop bit is checked to test if the Smartcard has detected a parity error.

  In the event of a parity error, the Smartcard forces the data signal low during the sampling (NACK signal), which is flagged as a framing error. The FE flag is then set through RXNE flag (RXFNE if the FIFO mode is enabled) at the end of the 1.5 stop bit. Sampling for 1.5 stop bits is done on the 16th, 17th and 18th samples (1 baud clock period after the beginning of the stop bit). The 1.5 stop bit can be broken into 2 parts: one 0.5 baud clock period during which nothing happens, followed by 1 normal stop bit period during which sampling occurs halfway through (refer to Section 48.5.16: USART receiver timeout on page 2051 for more details).

- **2 stop bits:**
  
  Sampling for 2 stop bits is done on the 8th, 9th and 10th samples of the first stop bit. The framing error flag is set if a framing error is detected during the first stop bit. The second stop bit is not checked for framing error. The RXNE flag (RXFNE if the FIFO mode is enabled) is set at the end of the first stop bit.

### 48.5.7 USART baud rate generation

The baud rate for the receiver and transmitter (Rx and Tx) are both set to the value programmed in the USART_BRR register.

#### Equation 1: baud rate for standard USART (SPI mode included) (OVER8 = ‘0’ or ‘1’)

In case of oversampling by 16, the baud rate is given by the following formula:

\[
\text{Tx/Rx baud} = \frac{\text{usart\_ker\_ckpres}}{\text{USARTDIV}}
\]

In case of oversampling by 8, the baud rate is given by the following formula:

\[
\text{Tx/Rx baud} = \frac{2 \times \text{usart\_ker\_ckpres}}{\text{USARTDIV}}
\]

#### Equation 2: baud rate in Smartcard, LIN and IrDA modes (OVER8 = 0)

The baud rate is given by the following formula:

\[
\text{Tx/Rx baud} = \frac{\text{usart\_ker\_ckpres}}{\text{USARTDIV}}
\]
USARTDIV is an unsigned fixed point number that is coded on the USART_BRR register.

- When $\text{OVER8} = 0$, $\text{BRR} = \text{USARTDIV}$.
- When $\text{OVER8} = 1$
  - $\text{BRR}[2:0] = \text{USARTDIV}[3:0]$ shifted 1 bit to the right.
  - $\text{BRR}[3]$ must be kept cleared.
  - $\text{BRR}[15:4] = \text{USARTDIV}[15:4]$

**Note:** The baud counters are updated to the new value in the baud registers after a write operation to $\text{USART\_BRR}$. Hence the baud rate register value should not be changed during communication.

In case of oversampling by 16 and 8, $\text{USARTDIV}$ must be greater than or equal to 16.

### How to derive USARTDIV from USART_BRR register values

**Example 1**

To obtain 9600 baud with $\text{usart\_ker\_ck\_pres} = 8$ MHz:

- In case of oversampling by 16:
  \[
  \text{USARTDIV} = \frac{8\,000\,000}{9600} \quad \text{BRR} = \text{USARTDIV} = 0d\text{833} = 0x\text{0341}
  \]

- In case of oversampling by 8:
  \[
  \text{USARTDIV} = 2 \times \frac{8\,000\,000}{9600} \quad \text{USARTDIV} = 1666,66 (0d\text{1667} = 0x\text{683}) \\
  \text{BRR}[3:0] = 0x3 \gg 1 = 0x1 \\
  \text{BRR} = 0x\text{681}
  \]

**Example 2**

To obtain 921.6 Kbaud with $\text{usart\_ker\_ck\_pres} = 48$ MHz:

- In case of oversampling by 16:
  \[
  \text{USARTDIV} = \frac{48\,000\,000}{921\,600} \quad \text{BRR} = \text{USARTDIV} = 0d\text{52} = 0x\text{34}
  \]

- In case of oversampling by 8:
  \[
  \text{USARTDIV} = 2 \times \frac{48\,000\,000}{921\,600} \quad \text{USARTDIV} = 104 (0d\text{104} = 0x\text{68}) \\
  \text{BRR}[3:0] = \text{USARTDIV}[3:0] \gg 1 = 0x8 \gg 1 = 0x4 \\
  \text{BRR} = 0x\text{64}
  \]

### 48.5.8 Tolerance of the USART receiver to clock deviation

The USART asynchronous receiver operates correctly only if the total clock system deviation is less than the tolerance of the USART receiver.
The causes which contribute to the total deviation are:

- **DTRA**: deviation due to the transmitter error (which also includes the deviation of the transmitter’s local oscillator)
- **DQUANT**: error due to the baud rate quantization of the receiver
- **DREC**: deviation of the receiver local oscillator
- **DTCL**: deviation due to the transmission line (generally due to the transceivers which can introduce an asymmetry between the low-to-high transition timing and the high-to-low transition timing)

\[
DTRA + DQUANT + DREC + DTCL + DWU < \text{USART receiver tolerance}
\]

where

\[
DWU = \frac{t_{\text{WUSART}}}{M[1:0] + 1}
\]

when \(M[1:0] = 01\):

\[
DWU = \frac{t_{\text{WUSART}}}{11 \times \text{Tbit}}
\]

when \(M[1:0] = 00\):

\[
DWU = \frac{t_{\text{WUSART}}}{10 \times \text{Tbit}}
\]

when \(M[1:0] = 10\):

\[
DWU = \frac{t_{\text{WUSART}}}{9 \times \text{Tbit}}
\]

\(t_{\text{WUSART}}\) is the time between the detection of the start bit falling edge and the instant when the clock (requested by the peripheral) is ready and reaching the peripheral, and the regulator is ready.

The USART receiver can receive data correctly at up to the maximum tolerated deviation specified in Table 401, Table 402, depending on the following settings:

- 9-, 10- or 11-bit character length defined by the \(M\) bits in the USART_CR1 register
- Oversampling by 8 or 16 defined by the \(\text{OVER8}\) bit in the USART_CR1 register
- Bits \(\text{BRR}[3:0]\) of USART_BRR register are equal to or different from 0000.
- Use of 1 bit or 3 bits to sample the data, depending on the value of the \(\text{ONEBIT}\) bit in the USART_CR3 register.

| Table 401. Tolerance of the USART receiver when \(\text{BRR}[3:0] = 0000\) |
|-----------------|-----------------|-----------------|-----------------|
| **M bits**      | **OVER8 bit = 0** | **OVER8 bit = 1** |
|                 | \(\text{ONEBIT = 0}\) | \(\text{ONEBIT = 1}\) | \(\text{ONEBIT = 0}\) | \(\text{ONEBIT = 1}\) |
| 00              | 3.75\%          | 4.375\%         | 2.50\%          | 3.75\%          |
| 01              | 3.41\%          | 3.97\%          | 2.27\%          | 3.41\%          |
| 10              | 4.16\%          | 4.86\%          | 2.77\%          | 4.16\%          |
48.5.9 USART auto baud rate detection

The USART can detect and automatically set the USART_BRR register value based on the reception of one character. Automatic baud rate detection is useful under two circumstances:

- The communication speed of the system is not known in advance.
- The system is using a relatively low accuracy clock source and this mechanism enables the correct baud rate to be obtained without measuring the clock deviation.

The clock source frequency must be compatible with the expected communication speed.

- When oversampling by 16, the baud rate ranges from `usart_ker_ck_pres/65535` and `usart_ker_ck_pres/16`.
- When oversampling by 8, the baud rate ranges from `usart_ker_ck_pres/65535` and `usart_ker_ck_pres/8`.

Before activating the auto baud rate detection, the auto baud rate detection mode must be selected through the ABRMOD[1:0] field in the USART_CR2 register. There are four modes based on different character patterns. In these auto baud rate modes, the baud rate is measured several times during the synchronization data reception and each measurement is compared to the previous one.
These modes are the following:

- **Mode 0**: Any character starting with a bit at ‘1’.
  
  In this case the USART measures the duration of the start bit (falling edge to rising edge).

- **Mode 1**: Any character starting with a 10xx bit pattern.
  
  In this case, the USART measures the duration of the Start and of the 1st data bit. The measurement is done falling edge to falling edge, to ensure a better accuracy in the case of slow signal slopes.

- **Mode 2**: A 0x7F character frame (it may be a 0x7F character in LSB first mode or a 0xFE in MSB first mode).
  
  In this case, the baud rate is updated first at the end of the start bit (BRs), then at the end of bit 6 (based on the measurement done from falling edge to falling edge: BR6). Bit 0 to bit 6 are sampled at BRs while further bits of the character are sampled at BR6.

- **Mode 3**: A 0x55 character frame.
  
  In this case, the baud rate is updated first at the end of the start bit (BRs), then at the end of bit 0 (based on the measurement done from falling edge to falling edge: BR0), and finally at the end of bit 6 (BR6). Bit 0 is sampled at BRs, bit 1 to bit 6 are sampled at BR0, and further bits of the character are sampled at BR6. In parallel, another check is performed for each intermediate RX line transition. An error is generated if the transitions on RX are not sufficiently synchronized with the receiver (the receiver being based on the baud rate calculated on bit 0).

Prior to activating the auto baud rate detection, the USART_BRR register must be initialized by writing a non-zero baud rate value.

The automatic baud rate detection is activated by setting the ABREN bit in the USART_CR2 register. The USART then waits for the first character on the RX line. The auto baud rate operation completion is indicated by the setting of the ABRF flag in the USART_ISR register. If the line is noisy, the correct baud rate detection cannot be guaranteed. In this case the BRR value may be corrupted and the ABRE error flag is set. This also happens if the communication speed is not compatible with the automatic baud rate detection range (bit duration not between 16 and 65536 clock periods (oversampling by 16) and not between 8 and 65536 clock periods (oversampling by 8)).

The auto baud rate detection can be re-launched later by resetting the ABRF flag (by writing a ‘0’).

When FIFO management is disabled and an auto baud rate error occurs, the ABRE flag is set through RXNE and FE bits.

When FIFO management is enabled and an auto baud rate error occurs, the ABRE flag is set through RXFNE and FE bits.

If the FIFO mode is enabled, the auto baud rate detection should be made using the data on the first RXFIFO location. So, prior to launching the auto baud rate detection, make sure that the RXFIFO is empty by checking the RXFNE flag in USART_ISR register.

**Note:** The BRR value might be corrupted if the USART is disabled (UE = 0) during an auto baud rate operation.
48.5.10 USART multiprocessor communication

It is possible to perform USART multiprocessor communications (with several USARTs connected in a network). For instance one of the USARTs can be the master with its TX output connected to the RX inputs of the other USARTs, while the others are slaves with their respective TX outputs logically ANDed together and connected to the RX input of the master.

In multiprocessor configurations, it is often desirable that only the intended message recipient actively receives the full message contents, thus reducing redundant USART service overhead for all non addressed receivers.

The non-addressed devices can be placed in Mute mode by means of the muting function. To use the Mute mode feature, the MME bit must be set in the USART_CR1 register.

Note: When FIFO management is enabled and MME is already set, MME bit must not be cleared and then set again quickly (within two usart_ker_ck cycles), otherwise Mute mode might remain active.

When the Mute mode is enabled:
- none of the reception status bits can be set;
- all the receive interrupts are inhibited;
- the RWU bit in USART_ISR register is set to ‘1’. RWU can be controlled automatically by hardware or by software, through the MMRQ bit in the USART_RQR register, under certain conditions.

The USART can enter or exit from Mute mode using one of two methods, depending on the WAKE bit in the USART_CR1 register:
- Idle Line detection if the WAKE bit is reset,
- Address Mark detection if the WAKE bit is set.

Idle line detection (WAKE = 0)

The USART enters Mute mode when the MMRQ bit is written to ‘1’ and the RWU is automatically set.

The USART wakes up when an Idle frame is detected. The RWU bit is then cleared by hardware but the IDLE bit is not set in the USART_ISR register. An example of Mute mode behavior using Idle line detection is given in Figure 578.
Figure 578. Mute mode using Idle line detection

<table>
<thead>
<tr>
<th>RX</th>
<th>Data 1</th>
<th>Data 2</th>
<th>Data 3</th>
<th>Data 4</th>
<th>IDLE</th>
<th>Data 5</th>
<th>Data 6</th>
</tr>
</thead>
<tbody>
<tr>
<td>RWU</td>
<td>Mute mode</td>
<td>Normal mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note:** If the MMRQ is set while the IDLE character has already elapsed, Mute mode is not entered (RWU is not set).

If the USART is activated while the line is IDLE, the idle state is detected after the duration of one IDLE frame (not only after the reception of one character frame).

### 4-bit/7-bit address mark detection (WAKE = 1)

In this mode, bytes are recognized as addresses if their MSB is a ‘1’, otherwise they are considered as data. In an address byte, the address of the targeted receiver is put in the 4 or 7 LSBs. The choice of 7 or 4 bit address detection is done using the ADDM7 bit. This 4-bit/7-bit word is compared by the receiver with its own address which is programmed in the ADD bits in the USART_CR2 register.

**Note:** In 7-bit and 9-bit data modes, address detection is done on 6-bit and 8-bit addresses (ADD[5:0] and ADD[7:0]) respectively.

The USART enters Mute mode when an address character is received which does not match its programmed address. In this case, the RWU bit is set by hardware. The RXNE flag is not set for this address byte and no interrupt or DMA request is issued when the USART enters Mute mode. When FIFO management is enabled, the software should ensure that there is at least one empty location in the RXFIFO before entering Mute mode.

The USART also enters Mute mode when the MMRQ bit is written to 1. The RWU bit is also automatically set in this case.

The USART exits from Mute mode when an address character is received which matches the programmed address. Then the RWU bit is cleared and subsequent bytes are received normally. The RXNE/RXFNE bit is set for the address character since the RWU bit has been cleared.

**Note:** When FIFO management is enabled, when MMRQ is set while the receiver is sampling last bit of a data, this data may be received before effectively entering in Mute mode

An example of Mute mode behavior using address mark detection is given in Figure 579.
48.5.11 USART Modbus communication

The USART offers basic support for the implementation of Modbus/RTU and Modbus/ASCII protocols. Modbus/RTU is a Half-duplex, block-transfer protocol. The control part of the protocol (address recognition, block integrity control and command interpretation) must be implemented in software.

The USART offers basic support for the end of the block detection, without software overhead or other resources.

**Modbus/RTU**

In this mode, the end of one block is recognized by a “silence” (idle line) for more than 2 character times. This function is implemented through the programmable timeout function.

The timeout function and interrupt must be activated, through the RTOEN bit in the USART_CR2 register and the RTOIE in the USART_CR1 register. The value corresponding to a timeout of 2 character times (for example 22 x bit time) must be programmed in the RTO register. When the receive line is idle for this duration, after the last stop bit is received, an interrupt is generated, informing the software that the current block reception is completed.

**Modbus/ASCII**

In this mode, the end of a block is recognized by a specific (CR/LF) character sequence. The USART manages this mechanism using the character match function.

By programming the LF ASCII code in the ADD[7:0] field and by activating the character match interrupt (CMIE = 1), the software is informed when a LF has been received and can check the CR/LF in the DMA buffer.
48.5.12 USART parity control

Parity control (generation of parity bit in transmission and parity checking in reception) can be enabled by setting the PCE bit in the USART_CR1 register. Depending on the frame length defined by the M bits, the possible USART frame formats are as listed in Table 403.

### Table 403. USART frame formats

<table>
<thead>
<tr>
<th>M bits</th>
<th>PCE bit</th>
<th>USART frame(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0</td>
<td>SB</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>SB</td>
</tr>
<tr>
<td>01</td>
<td>0</td>
<td>SB</td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td>SB</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>SB</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td>SB</td>
</tr>
</tbody>
</table>

1. Legends: SB: start bit, STB: stop bit, PB: parity bit. In the data register, the PB is always taking the MSB position (8th or 7th, depending on the M bit value).

**Even parity**

The parity bit is calculated to obtain an even number of “1s” inside the frame of the 6, 7 or 8 LSB bits (depending on M bit values) and the parity bit.

As an example, if data = 00110101 and 4 bits are set, the parity bit is equal to 0 if even parity is selected (PS bit in USART_CR1 = 0).

**Odd parity**

The parity bit is calculated to obtain an odd number of “1s” inside the frame made of the 6, 7 or 8 LSB bits (depending on M bit values) and the parity bit.

As an example, if data = 00110101 and 4 bits set, then the parity bit is equal to 1 if odd parity is selected (PS bit in USART_CR1 = 1).

**Parity checking in reception**

If the parity check fails, the PE flag is set in the USART_ISR register and an interrupt is generated if PEIE is set in the USART_CR1 register. The PE flag is cleared by software writing 1 to the PECF in the USART_ICR register.

**Parity generation in transmission**

If the PCE bit is set in USART_CR1, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit (even number of “1s” if even parity is selected (PS = 0) or an odd number of “1s” if odd parity is selected (PS=1).
48.5.13 USART LIN (local interconnection network) mode

This section is relevant only when LIN mode is supported. Refer to Section 48.4: USART implementation on page 2020.

The LIN mode is selected by setting the LINEN bit in the USART_CR2 register. In LIN mode, the following bits must be kept cleared:
- CLKEN in the USART_CR2 register,
- STOP[1:0], SCEN, HDSEL and IREN in the USART_CR3 register.

LIN transmission

The procedure described in Section 48.5.4 has to be applied for LIN Master transmission. It must be the same as for normal USART transmission with the following differences:
- Clear the M bit to configure 8-bit word length.
- Set the LINEN bit to enter LIN mode. In this case, setting the SBKRQ bit sends 13 ‘0’ bits as a break character. Then two bits of value ‘1’ are sent to enable the next start detection.

LIN reception

When LIN mode is enabled, the break detection circuit is activated. The detection is totally independent from the normal USART receiver. A break can be detected whenever it occurs, during Idle state or during a frame.

When the receiver is enabled (RE = 1 in USART_CR1), the circuit looks at the RX input for a start signal. The method for detecting start bits is the same when searching break characters or data. After a start bit has been detected, the circuit samples the next bits exactly like for the data (on the 8th, 9th and 10th samples). If 10 (when the LBDL = 0 in USART_CR2) or 11 (when LBDL = 1 in USART_CR2) consecutive bits are detected as ‘0’, and are followed by a delimiter character, the LBDF flag is set in USART_ISR. If the LBDIE bit = 1, an interrupt is generated. Before validating the break, the delimiter is checked for as it signifies that the RX line has returned to a high level.

If a ‘1’ is sampled before the 10 or 11 have occurred, the break detection circuit cancels the current detection and searches for a start bit again.

If the LIN mode is disabled (LINEN = 0), the receiver continues working as normal USART, without taking into account the break detection.

If the LIN mode is enabled (LINEN = 1), as soon as a framing error occurs (i.e. stop bit detected at ‘0’, which is the case for any break frame), the receiver stops until the break detection circuit receives either a ‘1’, if the break word was not complete, or a delimiter character if a break has been detected.

The behavior of the break detector state machine and the break flag is shown on the Figure 580: Break detection in LIN mode (11-bit break length - LBDL bit is set) on page 2046.

Examples of break frames are given on Figure 581: Break detection in LIN mode vs. Framing error detection on page 2047.
Figure 580. Break detection in LIN mode (11-bit break length - LBDL bit is set)

**Case 1: break signal not long enough => break discarded, LBDF is not set**

RX line

Capture strobe

Break state machine

<table>
<thead>
<tr>
<th>Bit0</th>
<th>Bit1</th>
<th>Bit2</th>
<th>Bit3</th>
<th>Bit4</th>
<th>Bit5</th>
<th>Bit6</th>
<th>Bit7</th>
<th>Bit8</th>
<th>Bit9</th>
<th>Bit10</th>
<th>Idle</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Read samples

**Case 2: break signal just long enough => break detected, LBDF is set**

RX line

Capture strobe

Break state machine

<table>
<thead>
<tr>
<th>Bit0</th>
<th>Bit1</th>
<th>Bit2</th>
<th>Bit3</th>
<th>Bit4</th>
<th>Bit5</th>
<th>Bit6</th>
<th>Bit7</th>
<th>Bit8</th>
<th>Bit9</th>
<th>Bit10</th>
<th>Idle</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

LBDF

**Case 3: break signal long enough => break detected, LBDF is set**

RX line

Capture strobe

Break state machine

<table>
<thead>
<tr>
<th>Bit0</th>
<th>Bit1</th>
<th>Bit2</th>
<th>Bit3</th>
<th>Bit4</th>
<th>Bit5</th>
<th>Bit6</th>
<th>Bit7</th>
<th>Bit8</th>
<th>Bit9</th>
<th>Bit10</th>
<th>Delimiter</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>wait delimiter</td>
</tr>
</tbody>
</table>

Read samples

LBDF
48.5.14 **USART synchronous mode**

**Master mode**

The synchronous master mode is selected by programming the CLKEN bit in the USART_CR2 register to ‘1’. In synchronous mode, the following bits must be kept cleared:

- LINEN bit in the USART_CR2 register,
- SCEN, HDSEL and IREN bits in the USART_CR3 register.

In this mode, the USART can be used to control bidirectional synchronous serial communications in master mode. The CK pin is the output of the USART transmitter clock. No clock pulses are sent to the CK pin during start bit and stop bit. Depending on the state of the LBCL bit in the USART_CR2 register, clock pulses are, or are not, generated during the last valid data bit (address mark). The CPOL bit in the USART_CR2 register is used to select the clock polarity, and the CPHA bit in the USART_CR2 register is used to select the phase of the external clock (see **Figure 582**, **Figure 583** and **Figure 584**).

During the Idle state, preamble and send break, the external CK clock is not activated.

In synchronous master mode, the USART transmitter operates exactly like in asynchronous mode. However, since CK is synchronized with TX (according to CPOL and CPHA), the data on TX is synchronous.

In synchronous master mode, the USART receiver operates in a different way compared to asynchronous mode. If RE is set to 1, the data are sampled on CK (rising or falling edge, depending on CPOL and CPHA), without any oversampling. A given setup and a hold time must be respected (which depends on the baud rate: 1/16 bit time).

---

**Figure 581. Break detection in LIN mode vs. Framing error detection**

<table>
<thead>
<tr>
<th>Case 1: break occurring after an Idle</th>
</tr>
</thead>
<tbody>
<tr>
<td>RX line</td>
</tr>
<tr>
<td>---------</td>
</tr>
<tr>
<td>RXNE /FE</td>
</tr>
<tr>
<td>LBDF</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Case 2: break occurring while data is being received</th>
</tr>
</thead>
<tbody>
<tr>
<td>RX line</td>
</tr>
<tr>
<td>---------</td>
</tr>
<tr>
<td>RXNE /FE</td>
</tr>
<tr>
<td>LBDF</td>
</tr>
</tbody>
</table>
In master mode, the CK pin operates in conjunction with the TX pin. Thus, the clock is provided only if the transmitter is enabled (TE = 1) and data are being transmitted (USART_TDR data register written). This means that it is not possible to receive synchronous data without transmitting data.

**Figure 582.** USART example of synchronous master transmission

**Figure 583.** USART data clock timing diagram in synchronous master mode (M bits = 00)

*LBCL bit controls last data pulse
Slave mode

The synchronous slave mode is selected by programming the SLVEN bit in the USART_CR2 register to ‘1’. In synchronous slave mode, the following bits must be kept cleared:

- LINEN and CLKEN bits in the USART_CR2 register,
- SCEN, HDSEL and IREN bits in the USART_CR3 register.

In this mode, the USART can be used to control bidirectional synchronous serial communications in slave mode. The CK pin is the input of the USART in slave mode.

**Note:** When the peripheral is used in SPI slave mode, the frequency of peripheral clock source (usart_ker_ck_pres) must be greater than 3 times the CK input frequency.

The CPOL bit and the CPHA bit in the USART_CR2 register are used to select the clock polarity and the phase of the external clock, respectively (see Figure 585).

An underrun error flag is available in slave transmission mode. This flag is set when the first clock pulse for data transmission appears while the software has not yet loaded any value to USART_TDR.

The slave supports the hardware and software NSS management.
Slave Select (NSS) pin management

The hardware or software slave select management can be set through the DIS_NSS bit in the USART_CR2 register:

- Software NSS management (DIS_NSS = 1)
  The SPI slave is always selected and NSS input pin is ignored.
  The external NSS pin remains free for other application uses.

- Hardware NSS management (DIS_NSS = 0)
  The SPI slave selection depends on NSS input pin. The slave is selected when NSS is low and deselected when NSS is high.

**Note:** The LBCL (used only on SPI master mode), CPOL and CPHA bits have to be selected when the USART is disabled (UE = 0) to ensure that the clock pulses function correctly.

In SPI slave mode, the USART must be enabled before starting the master communications (or between frames while the clock is stable). Otherwise, if the USART slave is enabled while the master is in the middle of a frame, it becomes desynchronized with the master.

The data register of the slave needs to be ready before the first edge of the communication clock or before the end of the ongoing communication, otherwise the SPI slave transmits zeros.

**SPI Slave underrun error**

When an underrun error occurs, the UDR flag is set in the USART_ISR register, and the SPI slave goes on sending the last data until the underrun error flag is cleared by software.

The underrun flag is set at the beginning of the frame. An underrun error interrupt is triggered if EIE bit is set in the USART_CR3 register.

The underrun error flag is cleared by setting bit UDRCF in the USART_ICR register.
In case of underrun error, it is still possible to write to the TDR register. Clearing the underrun error enables sending new data.

If an underrun error occurred and there is no new data written in TDR, then the TC flag is set at the end of the frame.

Note: An underrun error may occur if the moment the data is written to the USART_TDR is too close to the first CK transmission edge. To avoid this underrun error, the USART_TDR should be written 3 USART_clock cycles before the first CK edge.

48.5.15 USART single-wire Half-duplex communication

Single-wire Half-duplex mode is selected by setting the HDSEL bit in the USART_CR3 register. In this mode, the following bits must be kept cleared:

- LINEN and CLKEN bits in the USART_CR2 register,
- SCEN and IREN bits in the USART_CR3 register.

The USART can be configured to follow a Single-wire Half-duplex protocol where the TX and RX lines are internally connected. The selection between half- and Full-duplex communication is made with a control bit HDSEL in USART_CR3.

As soon as HDSEL is written to ‘1’:
- The TX and RX lines are internally connected.
- The RX pin is no longer used.
- The TX pin is always released when no data is transmitted. Thus, it acts as a standard I/O in idle or in reception. It means that the I/O must be configured so that TX is configured as alternate function open-drain with an external pull-up.

Apart from this, the communication protocol is similar to normal USART mode. Any conflict on the line must be managed by software (for instance by using a centralized arbiter). In particular, the transmission is never blocked by hardware and continues as soon as data are written in the data register while the TE bit is set.

48.5.16 USART receiver timeout

The receiver timeout feature is enabled by setting the RTOEN bit in the USART_CR2 control register.

The timeout duration is programmed using the RTO bitfields in the USART_RTOR register.

The receiver timeout counter starts counting:
- from the end of the stop bit if STOP = ‘00’ or STOP = ‘11’
- from the end of the second stop bit if STOP = ‘10’.
- from the beginning of the stop bit if STOP = ‘01’.

When the timeout duration has elapsed, the RTOF flag in the USART_ISR register is set. A timeout is generated if RTOIE bit in USART_CR1 register is set.
48.5.17 USART Smartcard mode

This section is relevant only when Smartcard mode is supported. Refer to Section 48.4: UART implementation on page 2020.

Smartcard mode is selected by setting the SCEN bit in the USART_CR3 register. In Smartcard mode, the following bits must be kept cleared:

- LINEN bit in the USART_CR2 register,
- HDSEL and IREN bits in the USART_CR3 register.

The CLKEN bit can also be set to provide a clock to the Smartcard.

The Smartcard interface is designed to support asynchronous Smartcard protocol as defined in the ISO 7816-3 standard. Both $T = 0$ (character mode) and $T = 1$ (block mode) are supported.

The USART should be configured as:

- 8 bits plus parity: $M = 1$ and $PCE = 1$ in the USART_CR1 register
- 1.5 stop bits when transmitting and receiving data: $STOP = '11'$ in the USART_CR2 register. It is also possible to choose 0.5 stop bit for reception.

In $T = 0$ (character) mode, the parity error is indicated at the end of each character during the guard time period.

*Figure 586* shows examples of what can be seen on the data line with and without parity error.

![Figure 586. ISO 7816-3 asynchronous protocol](image)

When connected to a Smartcard, the TX output of the USART drives a bidirectional line that is also driven by the Smartcard. The TX pin must be configured as open drain.

Smartcard mode implements a single wire half duplex communication protocol.

- Transmission of data from the transmit shift register is guaranteed to be delayed by a minimum of 1/2 baud clock. In normal operation a full transmit shift register starts shifting on the next baud clock edge. In Smartcard mode this transmission is further delayed by a guaranteed 1/2 baud clock.

- In transmission, if the Smartcard detects a parity error, it signals this condition to the USART by driving the line low (NACK). This NACK signal (pulling transmit line low for 1 baud clock) causes a framing error on the transmitter side (configured with 1.5 stop bits). The USART can handle automatic re-sending of data according to the protocol.
The number of retries is programmed in the SCARCNT bitfield. If the USART continues receiving the NACK after the programmed number of retries, it stops transmitting and signals the error as a framing error. The TXE bit (TXFNF bit in case FIFO mode is enabled) may be set using the TXFRQ bit in the USART_RQR register.

- Smartcard auto-retry in transmission: A delay of 2.5 baud periods is inserted between the NACK detection by the USART and the start bit of the repeated character. The TC bit is set immediately at the end of reception of the last repeated character (no guardtime). If the software wants to repeat it again, it must insure the minimum 2 baud periods required by the standard.

- If a parity error is detected during reception of a frame programmed with a 1.5 stop bit period, the transmit line is pulled low for a baud clock period after the completion of the receive frame. This is to indicate to the Smartcard that the data transmitted to the USART has not been correctly received. A parity error is NACKed by the receiver if the NACK control bit is set, otherwise a NACK is not transmitted (to be used in T = 1 mode). If the received character is erroneous, the RXNE (RXFNE in case FIFO mode is enabled)/receive DMA request is not activated. According to the protocol specification, the Smartcard must resend the same character. If the received character is still erroneous after the maximum number of retries specified in the SCARCNT bitfield, the USART stops transmitting the NACK and signals the error as a parity error.

- Smartcard auto-retry in reception: the BUSY flag remains set if the USART NACKs the card but the card doesn’t repeat the character.

- In transmission, the USART inserts the Guard Time (as programmed in the Guard Time register) between two successive characters. As the Guard Time is measured after the stop bit of the previous character, the GT[7:0] register must be programmed to the desired CGT (Character Guard Time, as defined by the 7816-3 specification) minus 12 (the duration of one character).

- The assertion of the TC flag can be delayed by programming the Guard Time register. In normal operation, TC is asserted when the transmit shift register is empty and no further transmit requests are outstanding. In Smartcard mode an empty transmit shift register triggers the Guard Time counter to count up to the programmed value in the Guard Time register. TC is forced low during this time. When the Guard Time counter reaches the programmed value TC is asserted high. The TCBGT flag can be used to detect the end of data transfer without waiting for guard time completion. This flag is set just after the end of frame transmission and if no NACK has been received from the card.

- The deassertion of TC flag is unaffected by Smartcard mode.

- If a framing error is detected on the transmitter end (due to a NACK from the receiver), the NACK is not detected as a start bit by the receive block of the transmitter. According to the ISO protocol, the duration of the received NACK can be 1 or 2 baud clock periods.

- On the receiver side, if a parity error is detected and a NACK is transmitted the receiver does not detect the NACK as a start bit.

Note: Break characters are not significant in Smartcard mode. A 0x00 data with a framing error is treated as data and not as a break.

No Idle frame is transmitted when toggling the TE bit. The Idle frame (as defined for the other configurations) is not defined by the ISO protocol.

Figure 587 shows how the NACK signal is sampled by the USART. In this example the USART is transmitting data and is configured with 1.5 stop bits. The receiver part of the USART is enabled in order to check the integrity of the data and the NACK signal.
The USART can provide a clock to the Smartcard through the CK output. In Smartcard mode, CK is not associated to the communication but is simply derived from the internal peripheral input clock through a 5-bit prescaler. The division ratio is configured in the USART_GTPR register. CK frequency can be programmed from \( \frac{\text{usart_ker_ck_pres}}{2} \) to \( \frac{\text{usart_ker_ck_pres}}{62} \), where \( \text{usart_ker_ck_pres} \) is the peripheral input clock divided by a programmed prescaler.

**Block mode (T = 1)**

In \( T = 1 \) (block) mode, the parity error transmission can be deactivated by clearing the NACK bit in the USART_CR3 register.

When requesting a read from the Smartcard, in block mode, the software must program the RTOR register to the BWT (block wait time) - 11 value. If no answer is received from the card before the expiration of this period, a timeout interrupt is generated. If the first character is received before the expiration of the period, it is signaled by the RXNE/RXFNE interrupt.

Note: The RXNE/RXFNE interrupt must be enabled even when using the USART in DMA mode to read from the Smartcard in block mode. In parallel, the DMA must be enabled only after the first received byte.

After the reception of the first character (RXNE/RXFNE interrupt), the RTO register must be programmed to the CWT (character wait time -11 value), in order to enable the automatic check of the maximum wait time between two consecutive characters. This time is expressed in baud time units. If the Smartcard does not send a new character in less than the CWT period after the end of the previous character, the USART signals it to the software through the RTOF flag and interrupt (when RTOIE bit is set).

Note: As in the Smartcard protocol definition, the BWT/CWT values should be defined from the beginning (start bit) of the last character. The RTO register must be programmed to BWT - 11 or CWT - 11, respectively, taking into account the length of the last character itself.

A block length counter is used to count all the characters received by the USART. This counter is reset when the USART is transmitting. The length of the block is communicated by the Smartcard in the third byte of the block (prologue field). This value must be programmed to the BLEN field in the USART_RTOR register. When using DMA mode, before the start of the block, this register field must be programmed to the minimum value.
(0x0). With this value, an interrupt is generated after the 4th received character. The software must read the LEN field (third byte), its value must be read from the receive buffer.

In interrupt driven receive mode, the length of the block may be checked by software or by programming the BLEN value. However, before the start of the block, the maximum value of BLEN (0xFF) may be programmed. The real value is programmed after the reception of the third character.

If the block is using the LRC longitudinal redundancy check (1 epilogue byte), the BLEN = LEN. If the block is using the CRC mechanism (2 epilog bytes), BLEN = LEN+1 must be programmed. The total block length (including prologue, epilogue and information fields) equals BLEN+4. The end of the block is signaled to the software through the EOBF flag and interrupt (when EOBIE bit is set).

In case of an error in the block length, the end of the block is signaled by the RTO interrupt (Character Wait Time overflow).

Note: The error checking code (LRC/CRC) must be computed/verified by software.

Direct and inverse convention

The Smartcard protocol defines two conventions: direct and inverse.

The direct convention is defined as: LSB first, logical bit value of 1 corresponds to a H state of the line and parity is even. In order to use this convention, the following control bits must be programmed: MSBFIRST = 0, DATAINV = 0 (default values).

The inverse convention is defined as: MSB first, logical bit value 1 corresponds to an L state on the signal line and parity is even. In order to use this convention, the following control bits must be programmed: MSBFIRST = 1, DATAINV = 1.

Note: When logical data values are inverted (0 = H, 1 = L), the parity bit is also inverted in the same way.

In order to recognize the card convention, the card sends the initial character, TS, as the first character of the ATR (Answer To Reset) frame. The two possible patterns for the TS are: LHHL LLL LLH and LHHL HHH LLH.

- (H) LHHL LLL LLH sets up the inverse convention: state L encodes value 1 and moment 2 conveys the most significant bit (MSB first). When decoded by inverse convention, the conveyed byte is equal to ‘3F’.
- (H) LHHL HHH LLH sets up the direct convention: state H encodes value 1 and moment 2 conveys the least significant bit (LSB first). When decoded by direct convention, the conveyed byte is equal to ‘3B’.

Character parity is correct when there is an even number of bits set to 1 in the nine moments 2 to 10.

As the USART does not know which convention is used by the card, it needs to be able to recognize either pattern and act accordingly. The pattern recognition is not done in hardware, but through a software sequence. Moreover, assuming that the USART is configured in direct convention (default) and the card answers with the inverse convention, TS = LHHL LLL LLH results in a USART received character of 03 and an odd parity.
Therefore, two methods are available for TS pattern recognition:

Method 1

The USART is programmed in standard Smartcard mode/direct convention. In this case, the TS pattern reception generates a parity error interrupt and error signal to the card.

- The parity error interrupt informs the software that the card did not answer correctly in direct convention. Software then reprograms the USART for inverse convention.
- In response to the error signal, the card retries the same TS character, and it is correctly received this time, by the reprogrammed USART.

Alternatively, in answer to the parity error interrupt, the software may decide to reprogram the USART and to also generate a new reset command to the card, then wait again for the TS.

Method 2

The USART is programmed in 9-bit/no-parity mode, no bit inversion. In this mode it receives any of the two TS patterns as:

(H) LHHL LLL LLH = 0x103: inverse convention to be chosen
(H) LHHL HHH LLH = 0x13B: direct convention to be chosen

The software checks the received character against these two patterns and, if any of them match, then programs the USART accordingly for the next character reception.

If none of the two is recognized, a card reset may be generated in order to restart the negotiation.

48.5.18 USART IrDA SIR ENDEC block

This section is relevant only when IrDA mode is supported. Refer to Section 48.4: USART implementation on page 2020.

IrDA mode is selected by setting the IREN bit in the USART_CR3 register. In IrDA mode, the following bits must be kept cleared:

- LINEN, STOP and CLKEN bits in the USART_CR2 register,
- SCEN and HDSEL bits in the USART_CR3 register.

The IrDA SIR physical layer specifies use of a Return to Zero, Inverted (RZI) modulation scheme that represents logic 0 as an infrared light pulse (see Figure 588).

The SIR Transmit encoder modulates the Non Return to Zero (NRZ) transmit bit stream output from USART. The output pulse stream is transmitted to an external output driver and infrared LED. USART supports only bit rates up to 115.2 kbaud for the SIR ENDEC. In normal mode the transmitted pulse width is specified as 3/16 of a bit period.

The SIR receive decoder demodulates the return-to-zero bit stream from the infrared detector and outputs the received NRZ serial bit stream to the USART. The decoder input is normally high (marking state) in the Idle state. The transmit encoder output has the opposite polarity to the decoder input. A start bit is detected when the decoder input is low.

- IrDA is a half duplex communication protocol. If the Transmitter is busy (when the USART is sending data to the IrDA encoder), any data on the IrDA receive line is ignored by the IrDA decoder and if the Receiver is busy (when the USART is receiving decoded data from the USART), data on the TX from the USART to IrDA is not
encoded. While receiving data, transmission should be avoided as the data to be transmitted could be corrupted.

- A ‘0’ is transmitted as a high pulse and a ‘1’ is transmitted as a ‘0’. The width of the pulse is specified as 3/16th of the selected bit period in normal mode (see Figure 589).
- The SIR decoder converts the IrDA compliant receive signal into a bit stream for USART.
- The SIR receive logic interprets a high state as a logic one and low pulses as logic zeros.
- The transmit encoder output has the opposite polarity to the decoder input. The SIR output is in low state when Idle.
- The IrDA specification requires the acceptance of pulses greater than 1.41 µs. The acceptable pulse width is programmable. Glitch detection logic on the receiver end filters out pulses of width less than 2 PSC periods (PSC is the prescaler value programmed in the USART_GTPR). Pulses of width less than 1 PSC period are always rejected, but those of width greater than one and less than two periods may be accepted or rejected, those greater than two periods are accepted as a pulse. The IrDA encoder/decoder doesn’t work when PSC = 0.
- The receiver can communicate with a low-power transmitter.
- In IrDA mode, the stop bits in the USART_CR2 register must be configured to ‘1 stop bit’.

**IrDA low-power mode**

- **Transmitter**
  In low-power mode, the pulse width is not maintained at 3/16 of the bit period. Instead, the width of the pulse is 3 times the low-power baud rate which can be a minimum of 1.42 MHz. Generally, this value is 1.8432 MHz (1.42 MHz < PSC < 2.12 MHz). A low-power mode programmable divisor divides the system clock to achieve this value.
- **Receiver**
  Receiving in low-power mode is similar to receiving in normal mode. For glitch detection the USART should discard pulses of duration shorter than 1/PSC. A valid low is accepted only if its duration is greater than 2 periods of the IrDA low-power Baud clock (PSC value in the USART_GTPR).

*Note:* A pulse of width less than two and greater than one PSC period(s) may or may not be rejected.

*Note:* The receiver set up time should be managed by software. The IrDA physical layer specification specifies a minimum of 10 ms delay between transmission and reception (IrDA is a half duplex protocol).
Figure 588. IrDA SIR ENDEC block diagram

Figure 589. IrDA data modulation (3/16) - Normal mode
48.5.19 Continuous communication using USART and DMA

The USART is capable of performing continuous communications using the DMA. The DMA requests for Rx buffer and Tx buffer are generated independently.

Note: Refer to Section 48.4: USART implementation on page 2020 to determine if the DMA mode is supported. If DMA is not supported, use the USART as explained in Section 48.5.6. To perform continuous communications when the FIFO is disabled, clear the TXE/ RXNE flags in the USART_ISR register.

Transmission using DMA

DMA mode can be enabled for transmission by setting DMAT bit in the USART_CR3 register. Data are loaded from an SRAM area configured using the DMA peripheral (refer to the corresponding Direct memory access controller section) to the USART_TDR register whenever the TXE flag (TXFNF flag if FIFO mode is enabled) is set. To map a DMA channel for USART transmission, use the following procedure (x denotes the channel number):

1. Write the USART_TDR register address in the DMA control register to configure it as the destination of the transfer. The data is moved to this address from memory after each TXE (or TXFNF if FIFO mode is enabled) event.
2. Write the memory address in the DMA control register to configure it as the source of the transfer. The data is loaded into the USART_TDR register from this memory area after each TXE (or TXFNF if FIFO mode is enabled) event.
3. Configure the total number of bytes to be transferred to the DMA control register.
4. Configure the channel priority in the DMA register
5. Configure DMA interrupt generation after half/full transfer as required by the application.
6. Clear the TC flag in the USART_ISR register by setting the TCCF bit in the USART_ICR register.
7. Activate the channel in the DMA register.

When the number of data transfers programmed in the DMA Controller is reached, the DMA controller generates an interrupt on the DMA channel interrupt vector.

In transmission mode, once the DMA has written all the data to be transmitted (the TCIF flag is set in the DMA_ISR register), the TC flag can be monitored to make sure that the USART communication is complete. This is required to avoid corrupting the last transmission before disabling the USART or before the system enters a low-power mode when the peripheral clock is disabled. Software must wait until TC = 1. The TC flag remains cleared during all data transfers and it is set by hardware at the end of transmission of the last frame.
Figure 590. Transmission using DMA

<table>
<thead>
<tr>
<th>TX line</th>
<th>Idle preamble</th>
<th>Frame 1</th>
<th>Frame 2</th>
<th>Frame 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>TXE flag</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DMA request</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>USART_TDR</td>
<td>F1</td>
<td>F2</td>
<td>F3</td>
<td></td>
</tr>
<tr>
<td>TC flag</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DMA writes</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DMA TCIF flag (transfer complete)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Software configures DMA to send 3 data blocks and enables USART

DMA writes F1 into USART_TDR
DMA writes F2 into USART_TDR
DMA writes F3 into USART_TDR

The DMA transfer is complete (TCIF=1 in DMA_ISR)

Software waits until TC=1

Note: When FIFO management is enabled, the DMA request is triggered by Transmit FIFO not full (i.e. TXFNF = 1).

Reception using DMA

DMA mode can be enabled for reception by setting the DMAR bit in USART_CR3 register. Data are loaded from the USART_RDR register to an SRAM area configured using the DMA peripheral (refer to the corresponding Direct memory access controller section) whenever a data byte is received. To map a DMA channel for USART reception, use the following procedure:

1. Write the USART_RDR register address in the DMA control register to configure it as the source of the transfer. The data is moved from this address to the memory after each RXNE (RXFNE in case FIFO mode is enabled) event.
2. Write the memory address in the DMA control register to configure it as the destination of the transfer. The data is loaded from USART_RDR to this memory area after each RXNE (RXFNE in case FIFO mode is enabled) event.
3. Configure the total number of bytes to be transferred to the DMA control register.
4. Configure the channel priority in the DMA control register.
5. Configure interrupt generation after half/ full transfer as required by the application.
6. Activate the channel in the DMA control register.

When the number of data transfers programmed in the DMA Controller is reached, the DMA controller generates an interrupt on the DMA channel interrupt vector.
Note: When FIFO management is enabled, the DMA request is triggered by Receive FIFO not empty (i.e. RXFNE = 1).

Error flagging and interrupt generation in multibuffer communication

If any error occurs during a transaction in multibuffer communication mode, the error flag is asserted after the current byte. An interrupt is generated if the interrupt enable flag is set. For framing error, overrun error and noise flag which are asserted with RXNE (RXFNE in case FIFO mode is enabled) in single byte reception, there is a separate error flag interrupt enable bit (EIE bit in the USART_CR3 register), which, if set, enables an interrupt after the current byte if any of these errors occur.

48.5.20 RS232 Hardware flow control and RS485 Driver Enable

It is possible to control the serial data flow between 2 devices by using the CTS input and the RTS output. The Figure 592 shows how to connect 2 devices in this mode:
RS232 RTS and CTS flow control can be enabled independently by writing the RTSE and CTSE bits to ‘1’ in the USART_CR3 register.

**RS232 RTS flow control**

If the RTS flow control is enabled (RTSE = 1), then RTS is deasserted (tied low) as long as the USART receiver is ready to receive a new data. When the receive register is full, RTS is asserted, indicating that the transmission is expected to stop at the end of the current frame. Figure 593 shows an example of communication with RTS flow control enabled.

![Figure 593. RS232 RTS flow control](image)

*Note:* When FIFO mode is enabled, RTS is asserted only when RXFIFO is full.

**RS232 CTS flow control**

If the CTS flow control is enabled (CTSE = 1), then the transmitter checks the CTS input before transmitting the next frame. If CTS is deasserted (tied low), then the next data is transmitted (assuming that data is to be transmitted, in other words, if TXE/TXFE = 0), else the transmission does not occur. When CTS is asserted during a transmission, the current transmission is completed before the transmitter stops.

When CTSE = 1, the CTSIF status bit is automatically set by hardware as soon as the CTS input toggles. It indicates when the receiver becomes ready or not ready for communication. An interrupt is generated if the CTSIE bit in the USART_CR3 register is set. Figure 594 shows an example of communication with CTS flow control enabled.
RS485 driver enable

The driver enable feature is enabled by setting bit DEM in the USART_CR3 control register. This enables the user to activate the external transceiver control, through the DE (Driver Enable) signal. The assertion time is the time between the activation of the DE signal and the beginning of the start bit. It is programmed using the DEAT [4:0] bitfields in the USART_CR1 control register. The deassertion time is the time between the end of the last stop bit, in a transmitted message, and the de-activation of the DE signal. It is programmed using the DEDT [4:0] bitfields in the USART_CR1 control register. The polarity of the DE signal can be configured using the DEP bit in the USART_CR3 control register.

In USART, the DEAT and DEDT are expressed in sample time units (1/8 or 1/16 bit time, depending on the oversampling rate).

Note: For correct behavior, CTS must be deasserted at least 3 USART clock source periods before the end of the current character. In addition it should be noted that the CTSCF flag may not be set for pulses shorter than 2 x PCLK periods.
48.5.21 **USART low-power management**

The USART has advanced low-power mode functions, that enables transferring properly data even when the usart_pclk clock is disabled.

The USART is able to wake up the MCU from low-power mode when the UESM bit is set.

When the usart_pclk is gated, the USART provides a wake-up interrupt (usart_wkup) if a specific action requiring the activation of the usart_pclk clock is needed:

- **If FIFO mode is disabled**
  - usart_pclk clock has to be activated to empty the USART data register.
  - In this case, the usart_wkup interrupt source is RXNE set to ‘1’. The RXNEIE bit must be set before entering low-power mode.

- **If FIFO mode is enabled**
  - usart_pclk clock has to be activated to:
    - to fill the TXFIFO
    - or to empty the RXFIFO
  - In this case, the usart_wkup interrupt source can be:
    - RXFIFO not empty. In this case, the RXFNEIE bit must be set before entering low-power mode.
    - RXFIFO full. In this case, the RXFFIE bit must be set before entering low-power mode, the number of received data corresponds to the RXFIFO size, and the RXFF flag is not set.
    - TXFIFO empty. In this case, the TXFIE bit must be set before entering low-power mode.

This enables sending/receiving the data in the TXFIFO/RXFIFO during low-power mode.

To avoid overrun/underrun errors and transmit/receive data in low-power mode, the usart_wkup interrupt source can be one of the following events:

- TXFIFO threshold reached. In this case, the TXFTIE bit must be set before entering low-power mode.
- RXFIFO threshold reached. In this case, the RXFIE bit must be set before entering low-power mode.

For example, the application can set the threshold to the maximum RXFIFO size if the wake-up time is less than the time required to receive a single byte across the line.

Using the RXFIFO full, TXFIFO empty, RXFIFO not empty and RXFIFO/TXFIFO threshold interrupts to wake up the MCU from low-power mode enables doing as many USART transfers as possible during low-power mode with the benefit of optimizing consumption.

Alternatively, a specific **usart_wkup** interrupt can be selected through the WUS bitfields.

When the wake-up event is detected, the WUF flag is set by hardware and a **usart_wkup** interrupt is generated if the WUFIE bit is set.
Note: Before entering low-power mode, make sure that no USART transfers are ongoing.
Checking the BUSY flag cannot ensure that low-power mode is never entered when data reception is ongoing.

The WUF flag is set when a wake-up event is detected, independently of whether the MCU is in low-power or active mode.

When entering low-power mode just after having initialized and enabled the receiver, the REACK bit must be checked to make sure the USART is enabled.

When DMA is used for reception, it must be disabled before entering low-power mode and re-enabled when exiting from low-power mode.

When the FIFO is enabled, waking up from low-power mode on address match is only possible when Mute mode is enabled.

Using Mute mode with low-power mode

If the USART is put into Mute mode before entering low-power mode:

- Wake-up from Mute mode on idle detection must not be used, because idle detection cannot work in low-power mode.
- If the wake-up from Mute mode on address match is used, then the low-power mode wake-up source must also be the address match. If the RXNE flag was set when entering the low-power mode, the interface remains in Mute mode upon address match and wake up from low-power mode.

Note: When FIFO management is enabled, Mute mode can be used with wake-up from low-power mode without any constraints (i.e. the two points mentioned above about Mute and low-power mode are valid only when FIFO management is disabled).

Wake-up from low-power mode when USART kernel clock (usart_ker_ck) is OFF in low-power mode

If during low-power mode, the usart_ker_ck clock is switched OFF when a falling edge on the USART receive line is detected, the USART interface requests the usart_ker_ck clock to be switched ON thanks to the usart_ker_ck_req signal. usart_ker_ck is then used for the frame reception.

If the wake-up event is verified, the MCU wakes up from low-power mode and data reception goes on normally.

If the wake-up event is not verified, usart_ker_ck is switched OFF again, the MCU is not woken up and remains in low-power mode, and the kernel clock request is released.

The example below shows the case of a wake-up event programmed to “address match detection” and FIFO management disabled.
Figure 595 shows the USART behavior when the wake-up event is verified.

**Figure 595. Wake-up event verified (wake-up event = address match, FIFO disabled)**

![Diagram showing USART behavior with address match event]

Address match event WUF = '1'
USART sends a wake-up event to the MCU

Data reception goes on

Figure 596 shows the USART behavior when the wake-up event is not verified.

**Figure 596. Wake-up event not verified (wake-up event = address match, FIFO disabled)**

![Diagram showing USART behavior without address match event]

Address does not match

Data reception goes on

Note: The figures above are valid when address match or any received frame is used as wake-up event. If the wake-up event is the start bit detection, the USART sends the wake-up event to the MCU at the end of the start bit.
Determining the maximum USART baud rate that enables to correctly wake up the device from low-power mode

The maximum baud rate that enables to correctly wake up the device from low-power mode depends on the wake-up time parameter (refer to the device datasheet) and on the USART receiver tolerance (see Section 48.5.8: Tolerance of the USART receiver to clock deviation).

Let us take the example of OVER8 = 0, M bits = ‘01’, ONEBIT = 0 and BRR [3:0] = 0000.

In these conditions, according to Table 401: Tolerance of the USART receiver when BRR [3:0] = 0000, the USART receiver tolerance equals 3.41%.

\[
D_{WU}^{\text{max}} = \frac{t_{WUUSART}}{11 \times T_{\text{bit Min}}}
\]

\[
T_{\text{bit Min}} = \frac{t_{WUUSART}}{11 \times D_{WU}^{\text{max}}}
\]

where \( t_{WUUSART} \) is the wake-up time from low-power mode.

If we consider the ideal case where DTRA, DQUANT, DREC and DTCL parameters are at 0%, the maximum value of DWU is 3.41%. In reality, we need to consider at least the \( \text{usart\_ker\_ck} \) inaccuracy.

For example, if HSI is used as \( \text{usart\_ker\_ck} \), and the HSI inaccuracy is of 1%, then we obtain:

\[
t_{WUUSART} = 3 \, \mu\text{s} \quad \text{(values provided only as examples; for correct values, refer to the device datasheet)}.
\]

\[
D_{WU}^{\text{max}} = 3.41\% - 1\% = 2.41\%
\]

\[
T_{\text{bit min}} = 3 \, \mu\text{s} / (11 \times 2.41\%) = 11.32 \, \mu\text{s}.
\]

As a result, the maximum baud rate that enables to wake up correctly from low-power mode is: \( 1/11.32 \, \mu\text{s} = 88.36 \, \text{Kbaud} \).

48.6 USART in low-power modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect. USART interrupts cause the device to exit Sleep mode.</td>
</tr>
<tr>
<td>Stop(1)</td>
<td>The content of the USART registers is kept. The USART is able to wake up the microcontroller from Stop mode when the USART is clocked by an oscillator available in Stop mode.</td>
</tr>
<tr>
<td>Standby</td>
<td>The USART peripheral is powered down and must be reinitialized after exiting Standby mode.</td>
</tr>
</tbody>
</table>

1. Refer to Section 48.4: USART implementation to know if the wake-up from Stop mode is supported for a given peripheral instance. If an instance is not functional in a given Stop mode, it must be disabled before entering this Stop mode.
## 48.7 USART interrupts

Refer to Table 405 for a detailed description of all USART interrupt requests.

### Table 405. USART interrupt requests

<table>
<thead>
<tr>
<th>Interrupt vector</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable Control bit</th>
<th>Interrupt clear method</th>
<th>Exit from Sleep mode</th>
<th>Exit from Stop(1) modes</th>
<th>Exit from Standby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>USART or UART</strong></td>
<td>Transmit data register empty</td>
<td>TXE</td>
<td>TXEIE</td>
<td>Write TDR</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmit FIFO not Full</td>
<td>TXFNF</td>
<td>TXFNFIE</td>
<td>TXFIFO full</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmit FIFO Empty</td>
<td>TXFE</td>
<td>TXFEIE</td>
<td>Write TDR or write 1 in TXFRQ</td>
<td>Yes</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmit FIFO threshold reached</td>
<td>TXFT</td>
<td>TXFTIE</td>
<td>Write TDR</td>
<td>Yes</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>CTS interrupt</td>
<td>CTSIF</td>
<td>CTSIE</td>
<td>Write 1 in CTSCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmission Complete</td>
<td>TC</td>
<td>TCIE</td>
<td>Write TDR or write 1 in TCCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmission Complete Before Guard Time</td>
<td>TCBGT</td>
<td>TCBGTIE</td>
<td>Write TDR or write 1 in TCBGT</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>USART or UART</strong></td>
<td>Receive data register not empty (data ready to be read)</td>
<td>RXNE</td>
<td>RXNEIE</td>
<td>Read RDR or write 1 in RXFRQ</td>
<td>Yes</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Receive FIFO Not Empty</td>
<td>R XFNE</td>
<td>R XFNEIE</td>
<td>Read RDR until RXFIFO empty or write 1 in RXFRQ</td>
<td>Yes</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Receive FIFO Full</td>
<td>RXFF(2)</td>
<td>RXFFIE</td>
<td>Read RDR</td>
<td>Yes</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Overrun error threshold reached</td>
<td>RXFT</td>
<td>RXFTIE</td>
<td>Read RDR</td>
<td>Yes</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Overrun error detected</td>
<td>ORE</td>
<td>RXNEIE/RXFNEIE</td>
<td>Write 1 in ORECF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Idle line detected</td>
<td>IDLE</td>
<td>IDLEIE</td>
<td>Write 1 in IDLECF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Parity error</td>
<td>PE</td>
<td>PEIE</td>
<td>Write 1 in PECF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LIN break</td>
<td>LBDF</td>
<td>LB DIE</td>
<td>Write 1 in LBDCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Noise error in multibuffer communication</td>
<td>NE</td>
<td>EIE</td>
<td>Write 1 in NFCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Overrun error in multibuffer communication</td>
<td>ORE(3)</td>
<td>EIE</td>
<td>Write 1 in ORECF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Framing Error in multibuffer communication</td>
<td>FE</td>
<td>EIE</td>
<td>Write 1 in FECF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Character match</td>
<td>CMF</td>
<td>CMIE</td>
<td>Write 1 in CMCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Receiver timeout</td>
<td>RTOF</td>
<td>RTOFIE</td>
<td>Write 1 in RTOCCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>End of Block</td>
<td>EOBF</td>
<td>EOBIE</td>
<td>Write 1 in EOBCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Wake-up from low-power mode</td>
<td>WUF</td>
<td>WUFIE</td>
<td>Write 1 in WUC</td>
<td>Yes</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SPI slave underrun error</td>
<td>UDR</td>
<td>EIE</td>
<td>Write 1 in UDRCF</td>
<td>No</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. The USART can wake up the device from Stop mode only if the peripheral instance supports the wake-up from Stop mode feature. Refer to Section 48.4: USART implementation for the list of supported Stop modes.
2. RXFF flag is asserted if the USART receives n+1 data (n being the RXFIFO size): n data in the RXFIFO and 1 data in USART_RDR. In Stop mode, USART_RDR is not clocked. As a result, this register is not written and once n data are received and written in the RXFIFO, the RXFF interrupt is asserted (RXFF flag is not set).

3. When OVRDIS = 0.

48.8 USART registers

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions.

The peripheral registers have to be accessed by words (32 bits).

48.8.1 USART control register 1 (USART_CR1)

Address offset: 0x00
Reset value: 0x0000 0000

The same register can be used in FIFO mode enabled (this section) and FIFO mode disabled (next section).

FIFO mode enabled

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>RXFFIE</td>
<td>RXFIFO full interrupt enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is set and cleared by software.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: Interrupt inhibited</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: USART interrupt generated when RXFF = 1 in the USART_ISR register</td>
</tr>
<tr>
<td>30</td>
<td>TXFEIE</td>
<td>TXFIFO empty interrupt enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is set and cleared by software.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: Interrupt inhibited</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: USART interrupt generated when TXFE = 1 in the USART_ISR register</td>
</tr>
<tr>
<td>29</td>
<td>FIFOEN</td>
<td>FIFO mode enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is set and cleared by software.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: FIFO mode is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: FIFO mode is enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bitfield can only be written when the USART is disabled (UE = 0).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Note: FIFO mode can be used on standard UART communication, in SPI master/slave mode and in Smartcard modes only. It must not be enabled in IrDA and LIN modes.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>RXFFIE: RXFIFO full interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bit is set and cleared by software.</td>
</tr>
<tr>
<td></td>
<td>0: Interrupt inhibited</td>
</tr>
<tr>
<td></td>
<td>1: USART interrupt generated when RXFF = 1 in the USART_ISR register</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 30</th>
<th>TXFEIE: TXFIFO empty interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bit is set and cleared by software.</td>
</tr>
<tr>
<td></td>
<td>0: Interrupt inhibited</td>
</tr>
<tr>
<td></td>
<td>1: USART interrupt generated when TXFE = 1 in the USART_ISR register</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 29</th>
<th>FIFOEN: FIFO mode enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This bit is set and cleared by software.</td>
</tr>
<tr>
<td></td>
<td>0: FIFO mode is disabled.</td>
</tr>
<tr>
<td></td>
<td>1: FIFO mode is enabled.</td>
</tr>
<tr>
<td></td>
<td>This bitfield can only be written when the USART is disabled (UE = 0).</td>
</tr>
<tr>
<td></td>
<td>Note: FIFO mode can be used on standard UART communication, in SPI master/slave mode and in Smartcard modes only. It must not be enabled in IrDA and LIN modes.</td>
</tr>
</tbody>
</table>
Bit 28  **M1**: Word length
This bit must be used in conjunction with bit 12 (M0) to determine the word length. It is set or cleared by software.
- M[1:0] = '00': 1 start bit, 8 Data bits, n Stop bit
- M[1:0] = '01': 1 start bit, 9 Data bits, n Stop bit
- M[1:0] = '10': 1 start bit, 7 Data bits, n Stop bit
This bit can only be written when the USART is disabled (UE = 0).
*Note: In 7-bits data length mode, the Smartcard mode, LIN master mode and auto baud rate (0x7F and 0x55 frames detection) are not supported.*

Bit 27  **EOBIE**: End-of-block interrupt enable
This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated when the EOBF flag is set in the USART_ISR register
*Note: If the USART does not support Smartcard mode, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 26  **RTOIE**: Receiver timeout interrupt enable
This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated when the RTOF bit is set in the USART_ISR register.
*Note: If the USART does not support the Receiver timeout feature, this bit is reserved and must be kept at reset value. Section 48.4: USART implementation on page 2020.*

Bits 25:21  **DEAT[4:0]**: Driver enable assertion time
This 5-bit value defines the time between the activation of the DE (Driver Enable) signal and the beginning of the start bit. It is expressed in sample time units (1/8 or 1/16 bit time, depending on the oversampling rate).
This bitfield can only be written when the USART is disabled (UE = 0).
*Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bits 20:16  **DEDT[4:0]**: Driver enable deassertion time
This 5-bit value defines the time between the end of the last stop bit, in a transmitted message, and the de-activation of the DE (Driver Enable) signal. It is expressed in sample time units (1/8 or 1/16 bit time, depending on the oversampling rate).
If the USART_TDR register is written during the DEDT time, the new data is transmitted only when the DEDT and DEAT times have both elapsed.
This bitfield can only be written when the USART is disabled (UE = 0).
*Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 15  **OVER8**: Oversampling mode
- 0: Oversampling by 16
- 1: Oversampling by 8
This bit can only be written when the USART is disabled (UE = 0).
*Note: In LIN, IrDA and Smartcard modes, this bit must be kept cleared.*

Bit 14  **CMIE**: Character match interrupt enable
This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated when the CMF bit is set in the USART_ISR register.
Bit 13 **MME**: Mute mode enable
This bit enables the USART Mute mode function. When set, the USART can switch between active and Mute mode, as defined by the WAKE bit. It is set and cleared by software.
0: Receiver in active mode permanently
1: Receiver can switch between Mute mode and active mode.

Bit 12 **MO**: Word length
This bit is used in conjunction with bit 28 (M1) to determine the word length. It is set or cleared by software (refer to bit 28 (M1) description).
This bit can only be written when the USART is disabled (UE = 0).

Bit 11 **WAKE**: Receiver wake-up method
This bit determines the USART wake-up method from Mute mode. It is set or cleared by software.
0: Idle line
1: Address mark
This bitfield can only be written when the USART is disabled (UE = 0).

Bit 10 **PCE**: Parity control enable
This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1; 8th bit if M = 0) and the parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).
0: Parity control disabled
1: Parity control enabled
This bitfield can only be written when the USART is disabled (UE = 0).

Bit 9 **PS**: Parity selection
This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.
0: Even parity
1: Odd parity
This bitfield can only be written when the USART is disabled (UE = 0).

Bit 8 **PEIE**: PE interrupt enable
This bit is set and cleared by software.
0: Interrupt inhibited
1: USART interrupt generated whenever PE = 1 in the USART_ISR register

Bit 7 **TXFNFIE**: TXFIFO not-full interrupt enable
This bit is set and cleared by software.
0: Interrupt inhibited
1: USART interrupt generated whenever TXFNF = 1 in the USART_ISR register

Bit 6 **TCIE**: Transmission complete interrupt enable
This bit is set and cleared by software.
0: Interrupt inhibited
1: USART interrupt generated whenever TC = 1 in the USART_ISR register

Bit 5 **RXFNEIE**: RXFIFO not empty interrupt enable
This bit is set and cleared by software.
0: Interrupt inhibited
1: USART interrupt generated whenever ORE = 1 or RXFNE = 1 in the USART_ISR register
Bit 4 **IDLEIE**: IDLE interrupt enable
This bit is set and cleared by software.
0: Interrupt inhibited
1: USART interrupt generated whenever IDLE = 1 in the USART_ISR register

Bit 3 **TE**: Transmitter enable
This bit enables the transmitter. It is set and cleared by software.
0: Transmitter is disabled
1: Transmitter is enabled

*Note:* During transmission, a low pulse on the TE bit (‘0’ followed by ‘1’) sends a preamble (idle line) after the current word, except in Smartcard mode. In order to generate an idle character, the TE must not be immediately written to ‘1’. To ensure the required duration, the software can poll the TEACK bit in the USART_ISR register.

In Smartcard mode, when TE is set, there is a 1 bit-time delay before the transmission starts.

Bit 2 **RE**: Receiver enable
This bit enables the receiver. It is set and cleared by software.
0: Receiver is disabled
1: Receiver is enabled and begins searching for a start bit

Bit 1 **UESM**: USART enable in low-power mode
When this bit is cleared, the USART cannot wake up the MCU from low-power mode.
When this bit is set, the USART can wake up the MCU from low-power mode.
This bit is set and cleared by software.
0: USART not able to wake up the MCU from low-power mode.
1: USART able to wake up the MCU from low-power mode.

*Note:* It is recommended to set the UESM bit just before entering low-power mode and clear it when exit from low-power mode.

If the USART does not support the wake-up from Stop feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 0 **UE**: USART enable
When this bit is cleared, the USART prescalers and outputs are stopped immediately, and all current operations are discarded. The USART configuration is kept, but all the USART_ISR status flags are reset. This bit is set and cleared by software.
0: USART prescaler and outputs disabled, low-power mode
1: USART enabled

*Note:* To enter low-power mode without generating errors on the line, the TE bit must be previously reset and the software must wait for the TC bit in the USART_ISR to be set before resetting the UE bit.
The DMA requests are also reset when UE = 0 so the DMA channel must be disabled before resetting the UE bit.

In Smartcard mode, (SCEN = 1), the CK is always available when CLKEN = 1, regardless of the UE bit value.
48.8.2 USART control register 1 [alternate] (USART_CR1)

Address offset: 0x00
Reset value: 0x0000 0000

The same register can be used in FIFO mode enabled (previous section) and FIFO mode disabled (this section).

### FIFO mode disabled

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FIFOEN</td>
<td>FIFO mode enable</td>
</tr>
<tr>
<td>28</td>
<td>M1</td>
<td>Word length</td>
</tr>
<tr>
<td>27</td>
<td>EOBIE</td>
<td>End of Block interrupt enable</td>
</tr>
<tr>
<td>26</td>
<td>RTOIE</td>
<td>Receiver timeout interrupt enable</td>
</tr>
<tr>
<td></td>
<td>DEAT[4:0]</td>
<td>Data error timeout enable</td>
</tr>
<tr>
<td></td>
<td>DEDT[4:0]</td>
<td>Data error detection timeout enable</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Offset</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>CMIE</td>
<td>Column mode interrupt enable</td>
</tr>
<tr>
<td>14</td>
<td>MME</td>
<td>Multi master enable</td>
</tr>
<tr>
<td>13</td>
<td>M0</td>
<td>Multi master 0</td>
</tr>
<tr>
<td>12</td>
<td>WAKE</td>
<td>Wake up enable</td>
</tr>
<tr>
<td>11</td>
<td>PCE</td>
<td>Parity control enable</td>
</tr>
<tr>
<td>10</td>
<td>PS</td>
<td>Parity select</td>
</tr>
<tr>
<td>9</td>
<td>PEIE</td>
<td>Parity error interrupt enable</td>
</tr>
<tr>
<td>8</td>
<td>TE</td>
<td>Time out enable</td>
</tr>
<tr>
<td>7</td>
<td>RE</td>
<td>Receiver enable</td>
</tr>
<tr>
<td>6</td>
<td>UESM</td>
<td>Universal enable and stop mode</td>
</tr>
<tr>
<td>5</td>
<td>UE</td>
<td>UART enable and stop mode</td>
</tr>
</tbody>
</table>

Bits 31:30 Reserved, must be kept at reset value.

**Bit 29 FIFOEN:** FIFO mode enable
- This bit is set and cleared by software.
- 0: FIFO mode is disabled.
- 1: FIFO mode is enabled.
- This bitfield can only be written when the USART is disabled (UE = 0).

*Note: FIFO mode can be used on standard UART communication, in SPI master/slave mode and in Smartcard modes only. It must not be enabled in IrDA and LIN modes.*

**Bit 28 M1:** Word length
- This bit must be used in conjunction with bit 12 (M0) to determine the word length. It is set or cleared by software.
  - M[1:0] = '00': 1 start bit, 8 Data bits, n Stop bit
  - M[1:0] = '01': 1 start bit, 9 Data bits, n Stop bit
  - M[1:0] = '10': 1 start bit, 7 Data bits, n Stop bit
- This bit can only be written when the USART is disabled (UE = 0).

*Note: In 7-bits data length mode, the Smartcard mode, LIN master mode and auto baud rate (0x7F and 0x55 frames detection) are not supported.*

**Bit 27 EOBIE:** End of Block interrupt enable
- This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated when the EOBF flag is set in the USART_ISR register

*Note: If the USART does not support Smartcard mode, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

**Bit 26 RTOIE:** Receiver timeout interrupt enable
- This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated when the RTOF bit is set in the USART_ISR register.

*Note: If the USART does not support the Receiver timeout feature, this bit is reserved and must be kept at reset value. Section 48.4: USART implementation on page 2020.*
Bits 25:21 **DEAT[4:0]:** Driver enable assertion time
This 5-bit value defines the time between the activation of the DE (Driver Enable) signal and the beginning of the start bit. It is expressed in sample time units (1/8 or 1/16 bit time, depending on the oversampling rate).
This bitfield can only be written when the USART is disabled (UE = 0).
*Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bits 20:16 **DEDT[4:0]:** Driver enable deassertion time
This 5-bit value defines the time between the end of the last stop bit, in a transmitted message, and the de-activation of the DE (Driver Enable) signal. It is expressed in sample time units (1/8 or 1/16 bit time, depending on the oversampling rate).
If the USART_TDR register is written during the DEDT time, the new data is transmitted only when the DEDT and DEAT times have both elapsed.
This bitfield can only be written when the USART is disabled (UE = 0).
*Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 15 **OVER8:** Oversampling mode
0: Oversampling by 16
1: Oversampling by 8
This bit can only be written when the USART is disabled (UE = 0).
*Note: In LIN, IrDA and Smartcard modes, this bit must be kept cleared.*

Bit 14 **CMIE:** Character match interrupt enable
This bit is set and cleared by software.
0: Interrupt inhibited
1: USART interrupt generated when the CMF bit is set in the USART_ISR register.

Bit 13 **MME:** Mute mode enable
This bit enables the USART Mute mode function. When set, the USART can switch between active and Mute mode, as defined by the WAKE bit. It is set and cleared by software.
0: Receiver in active mode permanently
1: Receiver can switch between Mute mode and active mode.

Bit 12 **M0:** Word length
This bit is used in conjunction with bit 28 (M1) to determine the word length. It is set or cleared by software (refer to bit 28 (M1) description).
This bit can only be written when the USART is disabled (UE = 0).

Bit 11 **WAKE:** Receiver wake-up method
This bit determines the USART wake-up method from Mute mode. It is set or cleared by software.
0: Idle line
1: Address mark
This bitfield can only be written when the USART is disabled (UE = 0).

Bit 10 **PCE:** Parity control enable
This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1; 8th bit if M = 0) and the parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).
0: Parity control disabled
1: Parity control enabled
This bitfield can only be written when the USART is disabled (UE = 0).
Bit 9  **PS**: Parity selection  
This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.  
0: Even parity  
1: Odd parity  
This bitfield can only be written when the USART is disabled (UE = 0).

Bit 8  **PEIE**: PE interrupt enable  
This bit is set and cleared by software.  
0: Interrupt inhibited  
1: USART interrupt generated whenever PE = 1 in the USART_ISR register

Bit 7  **TXEIE**: Transmit data register empty  
This bit is set and cleared by software.  
0: Interrupt inhibited  
1: USART interrupt generated whenever TXE = 1 in the USART_ISR register

Bit 6  **TCIE**: Transmission complete interrupt enable  
This bit is set and cleared by software.  
0: Interrupt inhibited  
1: USART interrupt generated whenever TC = 1 in the USART_ISR register

Bit 5  **RXNEIE**: Receive data register not empty  
This bit is set and cleared by software.  
0: Interrupt inhibited  
1: USART interrupt generated whenever ORE = 1 or RXNE = 1 in the USART_ISR register

Bit 4  **IDLEIE**: IDLE interrupt enable  
This bit is set and cleared by software.  
0: Interrupt inhibited  
1: USART interrupt generated whenever IDLE = 1 in the USART_ISR register

Bit 3  **TE**: Transmitter enable  
This bit enables the transmitter. It is set and cleared by software.  
0: Transmitter is disabled  
1: Transmitter is enabled

**Note:** During transmission, a low pulse on the TE bit (‘0’ followed by ‘1’) sends a preamble (idle line) after the current word, except in Smartcard mode. In order to generate an idle character, the TE must not be immediately written to ‘1’. To ensure the required duration, the software can poll the TEACK bit in the USART_ISR register.  
In Smartcard mode, when TE is set, there is a 1 bit-time delay before the transmission starts.
Bit 2 **RE**: Receiver enable
- This bit enables the receiver. It is set and cleared by software.
- 0: Receiver is disabled
- 1: Receiver is enabled and begins searching for a start bit

Bit 1 **UESM**: USART enable in low-power mode
- When this bit is cleared, the USART cannot wake up the MCU from low-power mode.
- When this bit is set, the USART can wake up the MCU from low-power mode.
- This bit is set and cleared by software.
- 0: USART not able to wake up the MCU from low-power mode.
- 1: USART able to wake up the MCU from low-power mode.

*Note: It is recommended to set the UESM bit just before entering low-power mode and clear it when exit from low-power mode.
If the USART does not support the wake-up from Stop feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 0 **UE**: USART enable
- When this bit is cleared, the USART prescalers and outputs are stopped immediately, and all current operations are discarded. The USART configuration is kept, but all the USART_ISR status flags are reset. This bit is set and cleared by software.
- 0: USART prescaler and outputs disabled, low-power mode
- 1: USART enabled

*Note: To enter low-power mode without generating errors on the line, the TE bit must be previously reset and the software must wait for the TC bit in the USART_ISR to be set before resetting the UE bit.
The DMA requests are also reset when UE = 0 so the DMA channel must be disabled before resetting the UE bit.
In Smartcard mode, (SCEN = 1), the CK pin is always available when CLKEN = 1, regardless of the UE bit value.*

### 48.8.3 **USART control register 2 (USART_CR2)**

Address offset: 0x04
Reset value: 0x0000 0000
Bits 31:24 **ADD[7:0]: Address of the USART node**

These bits give the address of the USART node in Mute mode or a character code to be recognized in low-power or Run mode:

- In Mute mode: they are used in multiprocessor communication to wake up from Mute mode with 4-bit/7-bit address mark detection. The MSB of the character sent by the transmitter should be equal to 1. In 4-bit address mark detection, only ADD[3:0] bits are used.
- In low-power mode: they are used for wake up from low-power mode on character match. When WUS[1:0] is programmed to 0b00 (WUF active on address match), the wake-up from low-power mode is performed when the received character corresponds to the character programmed through ADD[6:0] or ADD[3:0] bitfield (depending on ADDM7 bit), and WUF interrupt is enabled by setting WUFIE bit. The MSB of the character sent by transmitter should be equal to 1.
- In Run mode with Mute mode inactive (for example, end-of-block detection in ModBus protocol): the whole received character (8 bits) is compared to ADD[7:0] value and CMF flag is set on match. An interrupt is generated if the CMIE bit is set.

These bits can only be written when the reception is disabled (RE = 0) or when the USART is disabled (UE = 0).

Bit 23 **RTOEN: Receiver timeout enable**

- This bit is set and cleared by software.
- 0: Receiver timeout feature disabled.
- 1: Receiver timeout feature enabled.

When this feature is enabled, the RTOF flag in the USART_ISR register is set if the RX line is idle (no reception) for the duration programmed in the RTOR (receiver timeout register).

**Note:** If the USART does not support the Receiver timeout feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bits 22:21 **ABRMOD[1:0]: Auto baud rate mode**

These bits are set and cleared by software.

- 00: Measurement of the start bit is used to detect the baud rate.
- 01: Falling edge to falling edge measurement (the received frame must start with a single bit = 1 and Frame = Start10xxxxxx)
- 10: 0x7F frame detection.
- 11: 0x55 frame detection

This bitfield can only be written when ABREN = 0 or the USART is disabled (UE = 0).

**Note:** If DATAINV = 1 and/or MSBFIRST = 1 the patterns must be the same on the line, for example 0xAA for MSBFIRST

If the USART does not support the auto baud rate feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 20 **ABREN: Auto baud rate enable**

- This bit is set and cleared by software.
- 0: Auto baud rate detection is disabled.
- 1: Auto baud rate detection is enabled.

**Note:** If the USART does not support the auto baud rate feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 19 **MSBFIRST: Most significant bit first**

- This bit is set and cleared by software.
- 0: data is transmitted/received with data bit 0 first, following the start bit.
- 1: data is transmitted/received with the MSB (bit 7/8) first, following the start bit.

This bitfield can only be written when the USART is disabled (UE = 0).
Bit 18 **DATAINV:** Binary data inversion
   This bit is set and cleared by software.
   0: Logical data from the data register are send/received in positive/direct logic. \(1 = H, 0 = L\)
   1: Logical data from the data register are send/received in negative/inverse logic. \(1 = L, 0 = H\).
   The parity bit is also inverted.
   This bitfield can only be written when the USART is disabled (UE = 0).

Bit 17 **TXINV:** TX pin active level inversion
   This bit is set and cleared by software.
   0: TX pin signal works using the standard logic levels \(V_{DD} =1/idle, \ Gnd = 0/mark\)
   1: TX pin signal values are inverted \(V_{DD} =0/mark, \ Gnd = 1/idle\).
   This enables the use of an external inverter on the TX line.
   This bitfield can only be written when the USART is disabled (UE = 0).

Bit 16 **RXINV:** RX pin active level inversion
   This bit is set and cleared by software.
   0: RX pin signal works using the standard logic levels \(V_{DD} =1/idle, \ Gnd = 0/mark\)
   1: RX pin signal values are inverted \(V_{DD} =0/mark, \ Gnd = 1/idle\).
   This enables the use of an external inverter on the RX line.
   This bitfield can only be written when the USART is disabled (UE = 0).

Bit 15 **SWAP:** Swap TX/RX pins
   This bit is set and cleared by software.
   0: TX/RX pins are used as defined in standard pinout
   1: The TX and RX pins functions are swapped. This enables to work in the case of a cross-wired connection to another UART.
   This bitfield can only be written when the USART is disabled (UE = 0).

Bit 14 **LINEN:** LIN mode enable
   This bit is set and cleared by software.
   0: LIN mode disabled
   1: LIN mode enabled
   The LIN mode enables the capability to send LIN synchronous breaks (13 low bits) using the SBKRQ bit in the USART_CR1 register, and to detect LIN Sync breaks.
   This bitfield can only be written when the USART is disabled (UE = 0).

   **Note:** If the USART does not support LIN mode, this bit is reserved and must be kept at reset value.
   Refer to Section 48.4: USART implementation on page 2020.

Bits 13:12 **STOP[1:0]:** Stop bits
   These bits are used for programming the stop bits.
   00: 1 stop bit
   01: 0.5 stop bit.
   10: 2 stop bits
   11: 1.5 stop bits
   This bitfield can only be written when the USART is disabled (UE = 0).
Bit 11 **CLKEN**: Clock enable
This bit enables the user to enable the CK pin.
0: CK pin disabled
1: CK pin enabled
This bit can only be written when the USART is disabled (UE = 0).

**Note**: If neither synchronous mode nor Smartcard mode is supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

In Smartcard mode, in order to provide correctly the CK clock to the smartcard, the steps below must be respected:
UE = 0
SCEN = 1
GTPR configuration
CLKEN= 1
UE = 1

Bit 10 **CPOL**: Clock polarity
This bit enables the user to select the polarity of the clock output on the CK pin in synchronous mode. It works in conjunction with the CPHA bit to produce the desired clock/data relationship
0: Steady low value on CK pin outside transmission window
1: Steady high value on CK pin outside transmission window
This bit can only be written when the USART is disabled (UE = 0).

**Note**: If synchronous mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 9 **CPHA**: Clock phase
This bit is used to select the phase of the clock output on the CK pin in synchronous mode. It works in conjunction with the CPOL bit to produce the desired clock/data relationship (see Figure 576 and Figure 577)
0: The first clock transition is the first data capture edge
1: The second clock transition is the first data capture edge
This bit can only be written when the USART is disabled (UE = 0).

**Note**: If synchronous mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 8 **LBCL**: Last bit clock pulse
This bit is used to select whether the clock pulse associated with the last data bit transmitted (MSB) has to be output on the CK pin in synchronous mode.
0: The clock pulse of the last data bit is not output to the CK pin
1: The clock pulse of the last data bit is output to the CK pin

**Caution**: The last bit is the 7th or 8th or 9th data bit transmitted depending on the 7 or 8 or 9 bit format selected by the M bit in the USART_CR1 register.
This bit can only be written when the USART is disabled (UE = 0).

**Note**: If synchronous mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 7 Reserved, must be kept at reset value.

Bit 6 **LBDIE**: LIN break detection interrupt enable
Break interrupt mask (break detection using break delimiter).
0: Interrupt is inhibited
1: An interrupt is generated whenever LBDF = 1 in the USART_ISR register

**Note**: If LIN mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.
Bit 5 **LBDL**: LIN break detection length
- This bit is for selection between 11 bit or 10 bit break detection.
  0: 10-bit break detection
  1: 11-bit break detection
- This bit can only be written when the USART is disabled (UE = 0).

  **Note**: If LIN mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 4 **ADDM7**: 7-bit address detection/4-bit address detection
- This bit is for selection between 4-bit address detection or 7-bit address detection.
  0: 4-bit address detection
  1: 7-bit address detection (in 8-bit data mode)
- This bit can only be written when the USART is disabled (UE = 0)

  **Note**: In 7-bit and 9-bit data modes, the address detection is done on 6-bit and 8-bit address (ADD[5:0] and ADD[7:0]) respectively.

Bit 3 **DIS_NSS**: NSS pin enable
- When the DIS_NSS bit is set, the NSS pin input is ignored.
  0: SPI slave selection depends on NSS input pin.
  1: SPI slave is always selected and NSS input pin is ignored.

  **Note**: When SPI slave mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bits 2:1 Reserved, must be kept at reset value.

Bit 0 **SLVEN**: Synchronous Slave mode enable
- When the SLVEN bit is set, the synchronous slave mode is enabled.
  0: Slave mode disabled.
  1: Slave mode enabled.

  **Note**: When SPI slave mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

**Note**: The CPOL, CPHA and LBCL bits should not be written while the transmitter is enabled.

### 48.8.4 USART control register 3 (USART_CR3)

**Address offset**: 0x08  
**Reset value**: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>RW</th>
<th>Bit No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>TXFTCFG[2:0]</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>RXFTIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>RXFTCFG[2:0]</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>TCBG TIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>TXFTIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>WUFIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>WUS[1:0]</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>SCARNT[2:0]</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>DEP</td>
<td>rw</td>
<td>15</td>
</tr>
<tr>
<td>22</td>
<td>DEM</td>
<td>rw</td>
<td>14</td>
</tr>
<tr>
<td>21</td>
<td>DDRE</td>
<td>rw</td>
<td>13</td>
</tr>
<tr>
<td>20</td>
<td>OVR</td>
<td>rw</td>
<td>12</td>
</tr>
<tr>
<td>19</td>
<td>ONE BIT</td>
<td>rw</td>
<td>11</td>
</tr>
<tr>
<td>18</td>
<td>CTSIE</td>
<td>rw</td>
<td>10</td>
</tr>
<tr>
<td>17</td>
<td>CTSE</td>
<td>rw</td>
<td>9</td>
</tr>
<tr>
<td>16</td>
<td>RTSE</td>
<td>rw</td>
<td>8</td>
</tr>
<tr>
<td>15</td>
<td>DMAT</td>
<td>rw</td>
<td>7</td>
</tr>
<tr>
<td>14</td>
<td>DMAR</td>
<td>rw</td>
<td>6</td>
</tr>
<tr>
<td>13</td>
<td>SCEN</td>
<td>rw</td>
<td>5</td>
</tr>
<tr>
<td>12</td>
<td>NACK</td>
<td>rw</td>
<td>4</td>
</tr>
<tr>
<td>11</td>
<td>HD SEL</td>
<td>rw</td>
<td>3</td>
</tr>
<tr>
<td>10</td>
<td>IRLP</td>
<td>rw</td>
<td>2</td>
</tr>
<tr>
<td>9</td>
<td>IREN</td>
<td>rw</td>
<td>1</td>
</tr>
<tr>
<td>8</td>
<td>EIE</td>
<td>rw</td>
<td>0</td>
</tr>
</tbody>
</table>

**Note**: The CPOL, CPHA and LBCL bits should not be written while the transmitter is enabled.

2080/3353  RM0433 Rev 8
Bits 31:29 **TXFTCFG[2:0]:** TXFIFO threshold configuration

- 000: TXFIFO reaches 1/8 of its depth
- 001: TXFIFO reaches 1/4 of its depth
- 010: TXFIFO reaches 1/2 of its depth
- 011: TXFIFO reaches 3/4 of its depth
- 100: TXFIFO reaches 7/8 of its depth
- 101: TXFIFO becomes empty
- Remaining combinations: Reserved

Bit 28 **RXFTIE:** RXFIFO threshold interrupt enable
This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated when Receive FIFO reaches the threshold programmed in RXFTCFG.

Bits 27:25 **RXFTCFG[2:0]:** Receive FIFO threshold configuration

- 000: Receive FIFO reaches 1/8 of its depth
- 001: Receive FIFO reaches 1/4 of its depth
- 010: Receive FIFO reaches 1/2 of its depth
- 011: Receive FIFO reaches 3/4 of its depth
- 100: Receive FIFO reaches 7/8 of its depth
- 101: Receive FIFO becomes full
- Remaining combinations: Reserved

Bit 24 **TCBGTIE:** Transmission complete before guard time, interrupt enable
This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated whenever TCBGT=1 in the USART_ISR register

*Note: If the USART does not support the Smartcard mode, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 23 **TXFTIE:** TXFIFO threshold interrupt enable
This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated when TXFIFO reaches the threshold programmed in TXFTCFG.

Bit 22 **WUFIE:** Wake-up from low-power mode interrupt enable
This bit is set and cleared by software.
- 0: Interrupt inhibited
- 1: USART interrupt generated whenever WUF = 1 in the USART_ISR register

*Note: WUFIE must be set before entering in low-power mode.*

The WUF interrupt is active only in low-power mode.

*If the USART does not support the wake-up from Stop feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*
Bits 21:20 **WUS[1:0]**: Wake-up from low-power mode interrupt flag selection

This bitfield specifies the event which activates the WUF (wake-up from low-power mode flag).

00: WUF active on address match (as defined by ADD[7:0] and ADDM7)
01: Reserved.
10: WUF active on start bit detection
11: WUF active on RXNE/RXFNE.

This bitfield can only be written when the USART is disabled (UE = 0).

*If the USART does not support the wake-up from Stop feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bits 19:17 **SCARCNT[2:0]**: Smartcard auto-retry count

This bitfield specifies the number of retries for transmission and reception in Smartcard mode.

In transmission mode, it specifies the number of automatic retransmission retries, before generating a transmission error (FE bit set).

In reception mode, it specifies the number of erroneous reception trials, before generating a reception error (RXNE/RXFNE and PE bits set).

This bitfield must be programmed only when the USART is disabled (UE = 0).

When the USART is enabled (UE = 1), this bitfield may only be written to 0x0, in order to stop retransmission.

0x0: retransmission disabled - No automatic retransmission in transmit mode.
0x1 to 0x7: number of automatic retransmission attempts (before signaling error)

*Note: If Smartcard mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 16 Reserved, must be kept at reset value.

Bit 15 **DEP**: Driver enable polarity selection

0: DE signal is active high.
1: DE signal is active low.

This bit can only be written when the USART is disabled (UE = 0).

*Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 14 **DEM**: Driver enable mode

This bit enables the user to activate the external transceiver control, through the DE signal.

0: DE function is disabled.
1: DE function is enabled. The DE signal is output on the RTS pin.

This bit can only be written when the USART is disabled (UE = 0).

*Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept at reset value. Section 48.4: USART implementation on page 2020.*

Bit 13 **DDRE**: DMA Disable on reception error

0: DMA is not disabled in case of reception error. The corresponding error flag is set but RXNE is kept 0 preventing from overrun. As a consequence, the DMA request is not asserted, so the erroneous data is not transferred (no DMA request), but next correct received data is transferred (used for Smartcard mode).

1: DMA is disabled following a reception error. The corresponding error flag is set, as well as RXNE. The DMA request is masked until the error flag is cleared. This means that the software must first disable the DMA request (DMAR = 0) or clear RXNE/RXFNE is case FIFO mode is enabled) before clearing the error flag.

This bit can only be written when the USART is disabled (UE=0).

*Note: The reception errors are: parity error, framing error or noise error.*
Bit 12  **OVRDIS**: Overrun disable
   This bit is used to disable the receive overrun detection.
   0: Overrun Error Flag, ORE, is set when received data is not read before receiving new data.
   1: Overrun functionality is disabled. If new data is received while the RXNE flag is still set the ORE flag is not set and the new received data overwrites the previous content of the USART_RDR register. When FIFO mode is enabled, the RXFIFO is bypassed and data is written directly in USART_RDR register. Even when FIFO management is enabled, the RXNE flag is to be used.
   This bit can only be written when the USART is disabled (UE = 0).
   Note: **This control bit enables checking the communication flow w/o reading the data**

Bit 11  **ONEBIT**: One sample bit method enable
   This bit enables the user to select the sample method. When the one sample bit method is selected the noise detection flag (NE) is disabled.
   0: Three sample bit method
   1: One sample bit method
   This bit can only be written when the USART is disabled (UE = 0).

Bit 10  **CTSE**: CTS interrupt enable
   0: Interrupt is inhibited
   1: An interrupt is generated whenever CTSIF = 1 in the USART_ISR register
   Note: **If the hardware flow control feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.**

Bit 9  **CTSE**: CTS enable
   0: CTS hardware flow control disabled
   1: CTS mode enabled, data is only transmitted when the CTS input is deasserted (tied to 0).
   If the CTS input is asserted while data is being transmitted, then the transmission is completed before stopping. If data is written into the data register while CTS is asserted, the transmission is postponed until CTS is deasserted.
   This bit can only be written when the USART is disabled (UE = 0)
   Note: **If the hardware flow control feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.**

Bit 8  **RTSE**: RTS enable
   0: RTS hardware flow control disabled
   1: RTS output enabled, data is only requested when there is space in the receive buffer. The transmission of data is expected to cease after the current character has been transmitted. The RTS output is deasserted (pulled to 0) when data can be received.
   This bit can only be written when the USART is disabled (UE = 0).
   Note: **If the hardware flow control feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.**

Bit 7  **DMAT**: DMA enable transmitter
   This bit is set/reset by software
   1: DMA mode is enabled for transmission
   0: DMA mode is disabled for transmission

Bit 6  **DMAR**: DMA enable receiver
   This bit is set/reset by software
   1: DMA mode is enabled for reception
   0: DMA mode is disabled for reception
Bit 5 **SCEN**: Smartcard mode enable
This bit is used for enabling Smartcard mode.
0: Smartcard Mode disabled
1: Smartcard Mode enabled
This bitfield can only be written when the USART is disabled (UE = 0).
*Note:* If the USART does not support Smartcard mode, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 4 **NACK**: Smartcard NACK enable
0: NACK transmission in case of parity error is disabled
1: NACK transmission during parity error is enabled
This bitfield can only be written when the USART is disabled (UE = 0).
*Note:* If the USART does not support Smartcard mode, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 3 **HDSEL**: Half-duplex selection
Selection of Single-wire Half-duplex mode
0: Half duplex mode is not selected
1: Half duplex mode is selected
This bit can only be written when the USART is disabled (UE = 0).

Bit 2 **IRLP**: IrDA low-power
This bit is used for selecting between normal and low-power IrDA modes
0: Normal mode
1: Low-power mode
This bit can only be written when the USART is disabled (UE = 0).
*Note:* If IrDA mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 1 **IREN**: IrDA mode enable
This bit is set and cleared by software.
0: IrDA disabled
1: IrDA enabled
This bit can only be written when the USART is disabled (UE = 0).
*Note:* If IrDA mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 0 **EIE**: Error interrupt enable
Error Interrupt Enable Bit is required to enable interrupt generation in case of a framing error, overrun error noise flag or SPI slave underrun error (FE = 1 or ORE = 1 or NE = 1 or UDR = 1 in the USART_ISR register).
0: Interrupt inhibited
1: interrupt generated when FE = 1 or ORE = 1 or NE = 1 or UDR = 1 (in SPI slave mode) in the USART_ISR register.
48.8.5 USART baud rate register (USART_BRR)

This register can only be written when the USART is disabled (UE = 0). It may be automatically updated by hardware in auto baud rate detection mode.

Address offset: 0x0C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>BRR[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **BRR[15:0]:** USART baud rate

- **BRR[15:4]**

- **BRR[3:0]**
  - When OVER8 = 0, BRR[3:0] = USARTDIV[3:0].
  - When OVER8 = 1:

48.8.6 USART guard time and prescaler register (USART_GTPR)

Address offset: 0x10
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>GT[7:0]</td>
<td>PSC[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:16  Reserved, must be kept at reset value.

Bits 15:8  **GT[7:0]: Guard time value**
- This bitfield is used to program the Guard time value in terms of number of baud clock periods.
- This is used in Smartcard mode. The Transmission Complete flag is set after this guard time value.
- This bitfield can only be written when the USART is disabled (UE = 0).

**Note:** If Smartcard mode is not supported, this bit is reserved and must be kept at reset value.
Refer to Section 48.4: USART implementation on page 2020.

Bits 7:0  **PSC[7:0]: Prescaler value**

**In IrDA low-power and normal IrDA mode:**
- PSC[7:0] = IrDA Normal and Low-Power baud rate
- PSC[7:0] is used to program the prescaler for dividing the USART source clock to achieve the low-power frequency: the source clock is divided by the value given in the register (8 significant bits):

**In Smartcard mode:**
- PSC[4:0] = Prescaler value
- PSC[4:0] is used to program the prescaler for dividing the USART source clock to provide the Smartcard clock. The value given in the register (5 significant bits) is multiplied by 2 to give the division factor of the source clock frequency:

- 00000: Reserved - do not program this value
- 00001: Divides the source clock by 1 (IrDA mode) / by 2 (Smartcard mode)
- 00010: Divides the source clock by 2 (IrDA mode) / by 4 (Smartcard mode)
- 00011: Divides the source clock by 3 (IrDA mode) / by 6 (Smartcard mode)
- ...
- 11111: Divides the source clock by 31 (IrDA mode) / by 62 (Smartcard mode)
- 0010 0000: Divides the source clock by 32 (IrDA mode)
- ...
- 1111 1111: Divides the source clock by 255 (IrDA mode)

This bitfield can only be written when the USART is disabled (UE = 0).

**Note:** Bits [7:5] must be kept cleared if Smartcard mode is used.
This bitfield is reserved and forced by hardware to '0' when the Smartcard and IrDA modes are not supported. Refer to Section 48.4: USART implementation on page 2020.

### 48.8.7 USART receiver timeout register (USART_RTOR)

Address offset: 0x14
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>BLEN[7:0]</td>
<td>RTO[23:16]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| RTO[15:0] |
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Bits 31:24 **BLEN[7:0]:** Block length
This bitfield gives the Block length in Smartcard T = 1 Reception. Its value equals the number of information characters + the length of the Epilogue Field (1-LEC/2-CRC) - 1.

Examples:
- BLEN = 0: 0 information characters + LEC
- BLEN = 1: 0 information characters + CRC
- BLEN = 255: 254 information characters + CRC (total 256 characters))

In Smartcard mode, the Block length counter is reset when TXE = 0 (TXFE = 0 in case FIFO mode is enabled).

This bitfield can be used also in other modes. In this case, the Block length counter is reset when RE = 0 (receiver disabled) and/or when the EOBBCF bit is written to 1.

**Note:** This value can be programmed after the start of the block reception (using the data from the LEN character in the Prologue Field). It must be programmed only once per received block.

Bits 23:0 **RTO[23:0]:** Receiver timeout value
This bitfield gives the Receiver timeout value in terms of number of bits during which there is no activity on the RX line.

In standard mode, the RTOF flag is set if, after the last received character, no new start bit is detected for more than the RTO value.

In Smartcard mode, this value is used to implement the CWT and BWT. See Smartcard chapter for more details. In the standard, the CWT/BWT measurement is done starting from the start bit of the last received character.

**Note:** This value must only be programmed once per received character.

**Note:** RTOR can be written on-the-fly. If the new value is lower than or equal to the counter, the RTOF flag is set.

This register is reserved and forced by hardware to “0x00000000” when the Receiver timeout feature is not supported. Refer to Section 48.4: USART implementation on page 2020.

### 48.8.8 USART request register (USART_RQR)

Address offset: 0x18
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>
Bits 31:5  Reserved, must be kept at reset value.

Bit 4 **TXFRQ**: Transmit data flush request

When FIFO mode is disabled, writing ‘1’ to this bit sets the TXE flag. This enables to discard the transmit data. This bit must be used only in Smartcard mode, when data have not been sent due to errors (NACK) and the FE flag is active in the USART_ISR register. If the USART does not support Smartcard mode, this bit is reserved and must be kept at reset value.

When FIFO is enabled, TXFRQ bit is set to flush the whole FIFO. This sets the TXFE flag (Transmit FIFO empty, bit 23 in the USART_ISR register). Flushing the Transmit FIFO is supported in both UART and Smartcard modes.

*Note: In FIFO mode, the TXFNF flag is reset during the flush request until TxFIFO is empty in order to ensure that no data are written in the data register.*

Bit 3 **RXFRQ**: Receive data flush request

Writing 1 to this bit empties the entire receive FIFO i.e. clears the bit RXFNE. This enables to discard the received data without reading them, and avoid an overrun condition.

Bit 2 **MMRQ**: Mute mode request

Writing 1 to this bit puts the USART in Mute mode and resets the RWU flag.

Bit 1 **SBKRQ**: Send break request

Writing 1 to this bit sets the SBKF flag and request to send a BREAK on the line, as soon as the transmit machine is available.

*Note: When the application needs to send the break character following all previously inserted data, including the ones not yet transmitted, the software should wait for the TXE flag assertion before setting the SBKRQ bit.*

Bit 0 **ABRRQ**: Auto baud rate request

Writing 1 to this bit resets the ABRF and ABRE flags in the USART_ISR and requests an automatic baud rate measurement on the next received data frame.

*Note: If the USART does not support the auto baud rate feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

### 48.8.9 USART interrupt and status register (USART_ISR)

Address offset: 0x1C

Reset value: 0x0X00 00C0

X = 2 if FIFO/Smartcard mode is enabled

X = 0 if FIFO is enabled and Smartcard mode is disabled

The same register can be used in FIFO mode enabled (this section) and FIFO mode disabled (next section).

#### FIFO mode enabled

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>ABRF</td>
<td>ABRE</td>
<td>UDR</td>
<td>EOBF</td>
<td>RTOF</td>
<td>CTS</td>
<td>CTSIF</td>
<td>LBDF</td>
<td>TXFNF</td>
<td>TC</td>
<td>RXFNE</td>
<td>IDLE</td>
<td>ORE</td>
<td>NE</td>
<td>FE</td>
<td>PE</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
Bits 31:28  Reserved, must be kept at reset value.

Bit 27  **TXFT**: TXFIFO threshold flag
This bit is set by hardware when the TXFIFO reaches the threshold programmed in TXFTCFG of USART_CR3 register i.e. the TXFIFO contains TXFTCFG empty locations. An interrupt is generated if the TXFTIE bit = 1 (bit 31) in the USART_CR3 register.
0: TXFIFO does not reach the programmed threshold.
1: TXFIFO reached the programmed threshold.

Bit 26  **RXFT**: RXFIFO threshold flag
This bit is set by hardware when the threshold programmed in RXFTCFG in USART_CR3 register is reached. This means that there are (RXFTCFG - 1) data in the Receive FIFO and one data in the USART_RDR register. An interrupt is generated if the RXFTIE bit = 1 (bit 27) in the USART_CR3 register.
0: Receive FIFO does not reach the programmed threshold.
1: Receive FIFO reached the programmed threshold.

Note: When the RXFTCFG threshold is configured to ‘101’, RXFT flag is set if 16 data are available i.e. 15 data in the RXFIFO and 1 data in the USART_RDR. Consequently, the 17th received data does not cause an overrun error. The overrun error occurs after receiving the 18th data.

Bit 25  **TCBGT**: Transmission complete before guard time flag
This bit is set when the last data written in the USART_TDR has been transmitted correctly out of the shift register.
It is set by hardware in Smartcard mode, if the transmission of a frame containing data is complete and if the smartcard did not send back any NACK. An interrupt is generated if TCBGTIE = 1 in the USART_CR3 register.
This bit is cleared by software, by writing 1 to the TCBGTCF in the USART_ICR register or by a write to the USART_TDR register.
0: Transmission is not complete or transmission is complete unsuccessfully (i.e. a NACK is received from the card)
1: Transmission is complete successfully (before Guard time completion and there is no NACK from the smart card).

Note: If the USART does not support the Smartcard mode, this bit is reserved and kept at reset value. If the USART supports the Smartcard mode and the Smartcard mode is enabled, the TCBGT reset value is ‘1’. Refer to Section 48.4: USART implementation on page 2020.

Bit 24  **RXFF**: RXFIFO full
This bit is set by hardware when the number of received data corresponds to RXFIFO size + 1 (RXFIFO full + 1 data in the USART_RDR register.
An interrupt is generated if the RXFFIE bit = 1 in the USART_CR1 register.
0: RXFIFO not full.
1: RXFIFO Full.

Bit 23  **TXFE**: TXFIFO empty
This bit is set by hardware when TXFIFO is empty. When the TXFIFO contains at least one data, this flag is cleared. The TXFE flag can also be set by writing 1 to the bit TXFRQ (bit 4) in the USART_RQR register.
An interrupt is generated if the TXFEIE bit = 1 (bit 30) in the USART_CR1 register.
0: TXFIFO not empty.
1: TXFIFO empty.
Bit 22  **REACK**: Receive enable acknowledge flag  
This bit is set/reset by hardware, when the Receive Enable value is taken into account by the USART.  
It can be used to verify that the USART is ready for reception before entering low-power mode.

*Note:* If the USART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 21  **TEACK**: Transmit enable acknowledge flag  
This bit is set/reset by hardware, when the Transmit Enable value is taken into account by the USART.  
It can be used when an idle frame request is generated by writing TE = 0, followed by TE = 1 in the USART_CR1 register, in order to respect the TE = 0 minimum period.

Bit 20  **WUF**: Wake-up from low-power mode flag  
This bit is set by hardware, when a wake-up event is detected. The event is defined by the WUS bitfield. It is cleared by software, writing a 1 to the WUCF in the USART_ICR register.  
An interrupt is generated if WUFIE = 1 in the USART_CR3 register.

*Note:* When UESM is cleared, WUF flag is also cleared.  
The WUF interrupt is active only in low-power mode.  
If the USART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 19  **RWU**: Receiver wake-up from Mute mode  
This bit indicates if the USART is in Mute mode. It is cleared/set by hardware when a wake-up/mute sequence is recognized. The Mute mode control sequence (address or IDLE) is selected by the WAKE bit in the USART_CR1 register.  
When wake-up on IDLE mode is selected, this bit can only be set by software, writing 1 to the MMRQ bit in the USART_RQR register.

0: Receiver in active mode  
1: Receiver in Mute mode

*Note:* If the USART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 18  **SBKF**: Send break flag  
This bit indicates that a send break character was requested. It is set by software, by writing 1 to the SBKRQ bit in the USART_CR3 register. It is automatically reset by hardware during the stop bit of break transmission.  
0: Break character transmitted  
1: Break character requested by setting SBKRQ bit in USART_RQR register

Bit 17  **CMF**: Character match flag  
This bit is set by hardware, when a the character defined by ADD[7:0] is received. It is cleared by software, writing 1 to the CMCF in the USART_ICR register.  
An interrupt is generated if CMIE = 1 in the USART_CR1 register.  
0: No Character match detected  
1: Character Match detected

Bit 16  **BUSY**: Busy flag  
This bit is set and reset by hardware. It is active when a communication is ongoing on the RX line (successful start bit detected). It is reset at the end of the reception (successful or not).  
0: USART is idle (no reception)  
1: Reception on going
Bit 15 **ABRF**: Auto baud rate flag
This bit is set by hardware when the automatic baud rate has been set (RXFNE is also set, generating an interrupt if RXFNEIE = 1) or when the auto baud rate operation was completed without success (ABRE = 1) (ABRE, RXFNE and FE are also set in this case). It is cleared by software, in order to request a new auto baud rate detection, by writing 1 to the ABRRQ in the USART_RQR register.

Note: If the USART does not support the auto baud rate feature, this bit is reserved and kept at reset value.

Bit 14 **ABRE**: Auto baud rate error
This bit is set by hardware if the baud rate measurement failed (baud rate out of range or character comparison failed). It is cleared by software, by writing 1 to the ABRRQ bit in the USART_RQR register.

Note: If the USART does not support the auto baud rate feature, this bit is reserved and kept at reset value.

Bit 13 **UDR**: SPI slave underrun error flag
In slave transmission mode, this flag is set when the first clock pulse for data transmission appears while the software has not yet loaded any value into USART_TDR. This flag is reset by setting UDRCF bit in the USART_ICR register.

0: No underrun error
1: underrun error

Note: If the USART does not support the SPI slave mode, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 12 **EOBF**: End of block flag
This bit is set by hardware when a complete block has been received (for example T = 1 Smartcard mode). The detection is done when the number of received bytes (from the start of the block, including the prologue) is equal or greater than BLEN + 4.
An interrupt is generated if the EOBIIE = 1 in the USART_CR1 register.
It is cleared by software, writing 1 to the EOBCF in the USART_ICR register.

0: End of Block not reached
1: End of Block (number of characters) reached

Note: If Smartcard mode is not supported, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 11 **RTOF**: Receiver timeout
This bit is set by hardware when the timeout value, programmed in the RTOR register has lapsed, without any communication. It is cleared by software, writing 1 to the RTOCF bit in the USART_ICR register.

An interrupt is generated if RTOIE = 1 in the USART_CR2 register.
In Smartcard mode, the timeout corresponds to the CWT or BWT timings.

0: Timeout value not reached
1: Timeout value reached without any data reception

Note: If a time equal to the value programmed in RTOR register separates 2 characters, RTOF is not set. If this time exceeds this value + 2 sample times (2/16 or 2/8, depending on the oversampling method), RTOF flag is set.
The counter counts even if RE = 0 but RTOF is set only when RE = 1. If the timeout has already elapsed when RE is set, then RTOF is set.

If the USART does not support the Receiver timeout feature, this bit is reserved and kept at reset value.
Bit 10  **CTS**: CTS flag
This bit is set/reset by hardware. It is an inverted copy of the status of the CTS input pin.
0: CTS line set
1: CTS line reset
*Note: If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.*

Bit 9  **CTSIF**: CTS interrupt flag
This bit is set by hardware when the CTS input toggles, if the CTSE bit is set. It is cleared by software, by writing 1 to the CTSCF bit in the USART_ICR register.
An interrupt is generated if CTSIE = 1 in the USART_CR3 register.
0: No change occurred on the CTS status line
1: A change occurred on the CTS status line
*Note: If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.*

Bit 8  **LBDF**: LIN break detection flag
This bit is set by hardware when the LIN break is detected. It is cleared by software, by writing 1 to the LBDCF in the USART_ICR.
An interrupt is generated if LBDIE = 1 in the USART_CR2 register.
0: LIN Break not detected
1: LIN break detected
*Note: If the USART does not support LIN mode, this bit is reserved and kept at reset value.*
Refer to Section 48.4: USART implementation on page 2020.

Bit 7  **TXFNF**: TXFIFO not full
TXFNF is set by hardware when TXFIFO is not full meaning that data can be written in the USART_TDR. Every write operation to the USART_TDR places the data in the TXFIFO. This flag remains set until the TXFIFO is full. When the TXFIFO is full, this flag is cleared indicating that data can not be written into the USART_TDR.
An interrupt is generated if the TXFNFIE bit =1 in the USART_CR1 register.
0: Transmit FIFO is full
1: Transmit FIFO is not full
*Note: The TXFNF is kept reset during the flush request until TXFIFO is empty. After sending the flush request (by setting TXFRQ bit), the flag TXFNF should be checked prior to writing in TXFIFO (TXFNF and TXFE are set at the same time). This bit is used during single buffer transmission.*

Bit 6  **TC**: Transmission complete
This bit indicates that the last data written in the USART_TDR has been transmitted out of the shift register.
It is set by hardware when the transmission of a frame containing data is complete and when TXFE is set.
An interrupt is generated if TCIE = 1 in the USART_CR1 register.
TC bit is is cleared by software, by writing 1 to the TCCF in the USART_ICR register or by a write to the USART_TDR register.
0: Transmission is not complete
1: Transmission is complete
*Note: If TE bit is reset and no transmission is on going, the TC bit is immediately set.*
Bit 5  **RXFNE**: RXFIFO not empty
RXFNE bit is set by hardware when the RXFIFO is not empty, meaning that data can be read from the USART_RDR register. Every read operation from the USART_RDR frees a location in the RXFIFO.
RXFNE is cleared when the RXFIFO is empty. The RXFNE flag can also be cleared by writing 1 to the RXFRQ in the USART_RQR register.
An interrupt is generated if RXFNEIE = 1 in the USART_CR1 register.
0: Data is not received
1: Received data is ready to be read.

Bit 4  **IDLE**: Idle line detected
This bit is set by hardware when an Idle Line is detected. An interrupt is generated if IDLEIE = 1 in the USART_CR1 register. It is cleared by software, writing 1 to the IDLECF in the USART_ICR register.
0: No Idle line is detected
1: Idle line is detected

*Note*: The IDLE bit is not set again until the RXFNE bit has been set (i.e. a new idle line occurs).

*If Mute mode is enabled (MME = 1), IDLE is set if the USART is not mute (RWU = 0), whatever the Mute mode selected by the WAKE bit. If RWU = 1, IDLE is not set.*

Bit 3  **ORE**: Overrun error
This bit is set by hardware when the data currently being received in the shift register is ready to be transferred into the USART_RDR register while RXFF = 1. It is cleared by a software, writing 1 to the ORECF, in the USART_ICR register.
An interrupt is generated if RXFNEIE = 1 in the USART_CR1 register, or EIE = 1 in the USART_CR3 register.
0: No overrun error
1: Overrun error is detected

*Note*: When this bit is set, the USART_RDR register content is not lost but the shift register is overwritten. An interrupt is generated if the ORE flag is set during multi buffer communication if the EIE bit is set.

*This bit is permanently forced to 0 (no overrun detection) when the bit OVRDIS is set in the USART_CR3 register.*
Bit 2  **NE**: Noise detection flag

This bit is set by hardware when noise is detected on a received frame. It is cleared by software, writing 1 to the NECF bit in the USART_ICR register.

0: No noise is detected
1: Noise is detected

**Note:** This bit does not generate an interrupt as it appears at the same time as the RXFNE bit which itself generates an interrupt. An interrupt is generated when the NE flag is set during multi buffer communication if the EIE bit is set.

When the line is noise-free, the NE flag can be disabled by programming the ONEBIT bit to 1 to increase the USART tolerance to deviations (Refer to Section 48.5.8: Tolerance of the USART receiver to clock deviation on page 2037).

This error is associated with the character in the USART_RDR.

Bit 1  **FE**: Framing error

This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by software, writing 1 to the FECF bit in the USART_ICR register.

When transmitting data in Smartcard mode, this bit is set when the maximum number of transmit attempts is reached without success (the card NACKs the data frame).

An interrupt is generated if EIE = 1 in the USART_CR3 register.

0: No Framing error is detected
1: Framing error or break character is detected

**Note:** This error is associated with the character in the USART_RDR.

Bit 0  **PE**: Parity error

This bit is set by hardware when a parity error occurs in receiver mode. It is cleared by software, writing 1 to the PECF in the USART_ICR register.

An interrupt is generated if PEIE = 1 in the USART_CR1 register.

0: No parity error
1: Parity error

**Note:** This error is associated with the character in the USART_RDR.

**48.8.10 USART interrupt and status register [alternate] (USART_ISR)**

Address offset: 0x1C

Reset value: 0x0000 00C0

The same register can be used in FIFO mode enabled (previous section) and FIFO mode disabled (this section).

**FIFO mode disabled**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>ABRF</th>
<th>ABRE</th>
<th>UDR</th>
<th>EOBF</th>
<th>RTOF</th>
<th>CTS</th>
<th>CTSIF</th>
<th>LDBF</th>
<th>TXE</th>
<th>TC</th>
<th>RXNE</th>
<th>IDLE</th>
<th>ORE</th>
<th>NE</th>
<th>FE</th>
<th>PE</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
Bits 31:26  Reserved, must be kept at reset value.

Bit 25  **TCBGT**: Transmission complete before guard time flag
This bit is set when the last data written in the USART_TDR has been transmitted correctly out of the shift register.
It is set by hardware in Smartcard mode, if the transmission of a frame containing data is complete and if the smartcard did not send back any NACK. An interrupt is generated if TCBGTIE = 1 in the USART_CR3 register.
This bit is cleared by software, by writing 1 to the TCBGTCF in the USART_ICR register or by a write to the USART_TDR register.
0: Transmission is not complete or transmission is complete unsuccessfully (i.e. a NACK is received from the card)
1: Transmission is complete successfully (before Guard time completion and there is no NACK from the smart card).

*Note: If the USART does not support the Smartcard mode, this bit is reserved and kept at reset value. If the USART supports the Smartcard mode and the Smartcard mode is enabled, the TCBGT reset value is ‘1’. Refer to Section 48.4: USART implementation on page 2020.*

Bits 24:23  Reserved, must be kept at reset value.

Bit 22  **REACK**: Receive enable acknowledge flag
This bit is set/reset by hardware, when the Receive Enable value is taken into account by the USART.
It can be used to verify that the USART is ready for reception before entering low-power mode.

*Note: If the USART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 21  **TEACK**: Transmit enable acknowledge flag
This bit is set/reset by hardware, when the Transmit Enable value is taken into account by the USART.
It can be used when an idle frame request is generated by writing TE = 0, followed by TE = 1 in the USART_CR1 register, in order to respect the TE = 0 minimum period.

Bit 20  **WUF**: Wake-up from low-power mode flag
This bit is set by hardware, when a wake-up event is detected. The event is defined by the WUS bitfield. It is cleared by software, writing a 1 to the WUCF in the USART_ICR register.
An interrupt is generated if WUFIE = 1 in the USART_CR3 register.

*Note: When UESM is cleared, WUF flag is also cleared.*

The WUF interrupt is active only in low-power mode.

*If the USART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*

Bit 19  **RWU**: Receiver wake-up from Mute mode
This bit indicates if the USART is in Mute mode. It is cleared/set by hardware when a wake-up/mute sequence is recognized. The Mute mode control sequence (address or IDLE) is selected by the WAKE bit in the USART_CR1 register.
When wake-up on IDLE mode is selected, this bit can only be set by software, writing 1 to the MMRQ bit in the USART_RQR register.
0: Receiver in active mode
1: Receiver in Mute mode

*Note: If the USART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.*
Bit 18 **SBKF**: Send break flag
This bit indicates that a send break character was requested. It is set by software, by writing 1 to the SBKRQ bit in the USART_CR3 register. It is automatically reset by hardware during the stop bit of break transmission.
0: Break character transmitted
1: Break character requested by setting SBKRQ bit in USART_RQR register

Bit 17 **CMF**: Character match flag
This bit is set by hardware, when a the character defined by ADD[7:0] is received. It is cleared by software, writing 1 to the CMCF in the USART_ICR register. An interrupt is generated if CMIE = 1 in the USART_CR1 register.
0: No Character match detected
1: Character Match detected

Bit 16 **BUSY**: Busy flag
This bit is set and reset by hardware. It is active when a communication is ongoing on the RX line (successful start bit detected). It is reset at the end of the reception (successful or not).
0: USART is idle (no reception)
1: Reception on going

Bit 15 **ABRF**: Auto baud rate flag
This bit is set by hardware when the automatic baud rate has been set (RXNE is also set, generating an interrupt if RXNIE = 1) or when the auto baud rate operation was completed without success (ABRE = 1) (ABRE, RXNE and FE are also set in this case)
It is cleared by software, in order to request a new auto baud rate detection, by writing 1 to the ABRRQ in the USART_RQR register.

**Note**: If the USART does not support the auto baud rate feature, this bit is reserved and kept at reset value.

Bit 14 **ABRE**: Auto baud rate error
This bit is set by hardware if the baud rate measurement failed (baud rate out of range or character comparison failed)
It is cleared by software, by writing 1 to the ABRRQ bit in the USART_RQR register.

**Note**: If the USART does not support the auto baud rate feature, this bit is reserved and kept at reset value.

Bit 13 **UDR**: SPI slave underrun error flag
In slave transmission mode, this flag is set when the first clock pulse for data transmission appears while the software has not yet loaded any value into USART_TDR. This flag is reset by setting UDRCF bit in the USART_ICR register.
0: No underrun error
1: underrun error

**Note**: If the USART does not support the SPI slave mode, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 12 **EOBF**: End of block flag
This bit is set by hardware when a complete block has been received (for example T = 1 Smartcard mode). The detection is done when the number of received bytes (from the start of the block, including the prologue) is equal or greater than BLEN + 4.
An interrupt is generated if the EOBIE = 1 in the USART_CR1 register.
It is cleared by software, writing 1 to the EOBCF in the USART_ICR register.
0: End of Block not reached
1: End of Block (number of characters) reached

**Note**: If Smartcard mode is not supported, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.
Bit 11 **RTOF**: Receiver timeout

This bit is set by hardware when the timeout value, programmed in the RTOR register has lapsed, without any communication. It is cleared by software, writing 1 to the RTOCF bit in the USART_ICR register.

An interrupt is generated if RTOIE = 1 in the USART_CR2 register.

In Smartcard mode, the timeout corresponds to the CWT or BWT timings.

0: Timeout value not reached
1: Timeout value reached without any data reception

*Note*: If a time equal to the value programmed in RTOR register separates 2 characters, RTOF is not set. If this time exceeds this value + 2 sample times (2/16 or 2/8, depending on the oversampling method), RTOF flag is set.

The counter counts even if RE = 0 but RTOF is set only when RE = 1. If the timeout has already elapsed when RE is set, then RTOF is set.

If the USART does not support the Receiver timeout feature, this bit is reserved and kept at reset value.

Bit 10 **CTS**: CTS flag

This bit is set/reset by hardware. It is an inverted copy of the status of the CTS input pin.

0: CTS line set
1: CTS line reset

*Note*: If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.

Bit 9 **CTSIF**: CTS interrupt flag

This bit is set by hardware when the CTS input toggles, if the CTSE bit is set. It is cleared by software, by writing 1 to the CTSCF bit in the USART_ICR register.

An interrupt is generated if CTSIE = 1 in the USART_CR3 register.

0: No change occurred on the CTS status line
1: A change occurred on the CTS status line

*Note*: If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.

Bit 8 **LBDF**: LIN break detection flag

This bit is set by hardware when the LIN break is detected. It is cleared by software, by writing 1 to the LBDCF in the USART_ICR.

An interrupt is generated if LBDIE = 1 in the USART_CR2 register.

0: LIN Break not detected
1: LIN break detected

*Note*: If the USART does not support LIN mode, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

Bit 7 **TXE**: Transmit data register empty

TXE is set by hardware when the content of the USART_TDR register has been transferred into the shift register. It is cleared by writing to the USART_TDR register. The TXE flag can also be set by writing 1 to the TXFRQ in the USART_RQR register, in order to discard the data (only in Smartcard T = 0 mode, in case of transmission failure).

An interrupt is generated if the TXEIE bit = 1 in the USART_CR1 register.

0: Data register full
1: Data register not full
Bit 6  **TC**: Transmission complete

This bit indicates that the last data written in the USART_TDR has been transmitted out of the shift register.

It is set by hardware when the transmission of a frame containing data is complete and when TXE is set.

An interrupt is generated if TCIE = 1 in the USART_CR1 register.

TC bit is cleared by software, by writing 1 to the TCCF in the USART_ICR register or by a write to the USART_TDR register.

0: Transmission is not complete
1: Transmission is complete

Note: If TE bit is reset and no transmission is on going, the TC bit is set immediately.

Bit 5  **RXNE**: Read data register not empty

RXNE bit is set by hardware when the content of the USART_RDR shift register has been transferred to the USART_RDR register. It is cleared by reading from the USART_RDR register. The RXNE flag can also be cleared by writing 1 to the RXFRQ in the USART_RQR register.

An interrupt is generated if RXNEIE = 1 in the USART_CR1 register.

0: Data is not received
1: Received data is ready to be read.

Bit 4  **IDLE**: Idle line detected

This bit is set by hardware when an Idle Line is detected. An interrupt is generated if IDLEIE = 1 in the USART_CR1 register. It is cleared by software, writing 1 to the IDLECF in the USART_ICR register.

0: No Idle line is detected
1: Idle line is detected

Note: The IDLE bit is not set again until the RXNE bit has been set (i.e. a new idle line occurs).

If Mute mode is enabled (MME = 1), IDLE is set if the USART is not mute (RWU = 0), whatever the Mute mode selected by the WAKE bit. If RWU = 1, IDLE is not set.

Bit 3  **ORE**: Overrun error

This bit is set by hardware when the data currently being received in the shift register is ready to be transferred into the USART_RDR register while RXNE = 1. It is cleared by a software, writing 1 to the ORECF, in the USART_ICR register.

An interrupt is generated if RXNEIE = 1 or EIE = 1 in the LPUART_CR1 register, or EIE = 1 in the USART_CR3 register.

0: No overrun error
1: Overrun error is detected

Note: When this bit is set, the USART_RDR register content is not lost but the shift register is overwritten. An interrupt is generated if the ORE flag is set during multi buffer communication if the EIE bit is set.

This bit is permanently forced to 0 (no overrun detection) when the bit OVRDIS is set in the USART_CR3 register.
Bit 2 **NE**: Noise detection flag

This bit is set by hardware when noise is detected on a received frame. It is cleared by software, writing 1 to the NECF bit in the USART_ICR register.

0: No noise is detected

1: Noise is detected

*Note:* This bit does not generate an interrupt as it appears at the same time as the RXNE bit which itself generates an interrupt. An interrupt is generated when the NE flag is set during multi buffer communication if the EIE bit is set.

When the line is noise-free, the NE flag can be disabled by programming the ONEBIT bit to 1 to increase the USART tolerance to deviations (Refer to Section 48.5.8: Tolerance of the USART receiver to clock deviation on page 2037).

Bit 1 **FE**: Framing error

This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by software, writing 1 to the FECF bit in the USART_ICR register.

When transmitting data in Smartcard mode, this bit is set when the maximum number of transmit attempts is reached without success (the card NACKs the data frame).

An interrupt is generated if EIE = 1 in the USART_CR3 register.

0: No Framing error is detected

1: Framing error or break character is detected

Bit 0 **PE**: Parity error

This bit is set by hardware when a parity error occurs in receiver mode. It is cleared by software, writing 1 to the PECF in the USART_ICR register.

An interrupt is generated if PEIE = 1 in the USART_CR1 register.

0: No parity error

1: Parity error

### 48.8.11 USART interrupt flag clear register (USART_ICR)

**Address offset:** 0x20

**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

**Bits 31:21**: Reserved, must be kept at reset value.

**Bit 20 WUCF**: Wake-up from low-power mode clear flag

Writing 1 to this bit clears the WUF flag in the USART_ISR register.

*Note:* If the USART does not support the wake-up from Stop feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation on page 2020.

**Bits 19:18**: Reserved, must be kept at reset value.

**Bit 17 CMCF**: Character match clear flag

Writing 1 to this bit clears the CMF flag in the USART_ISR register.
**Bits 16:14** Reserved, must be kept at reset value.

**Bit 13** **UDRCF**: SPI slave underrun clear flag

Writing 1 to this bit clears the UDRF flag in the USART_ISR register.

*Note:* If the UART does not support SPI slave mode, this bit is reserved and must be kept at reset value. Refer to Section 48.4: UART implementation on page 2020.

**Bit 12** **EOBCF**: End of block clear flag

Writing 1 to this bit clears the EOBF flag in the USART_ISR register.

*Note:* If the UART does not support Smartcard mode, this bit is reserved and must be kept at reset value. Refer to Section 48.4: UART implementation on page 2020.

**Bit 11** **RTOCF**: Receiver timeout clear flag

Writing 1 to this bit clears the RTOF flag in the USART_ISR register.

*Note:* If the UART does not support the Receiver timeout feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: UART implementation on page 2020.

**Bit 10** Reserved, must be kept at reset value.

**Bit 9** **CTSCF**: CTS clear flag

Writing 1 to this bit clears the CTSIF flag in the USART_ISR register.

*Note:* If the hardware flow control feature is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: UART implementation on page 2020.

**Bit 8** **LBDCF**: LIN break detection clear flag

Writing 1 to this bit clears the LBDF flag in the USART_ISR register.

*Note:* If LIN mode is not supported, this bit is reserved and must be kept at reset value. Refer to Section 48.4: UART implementation on page 2020.

**Bit 7** **TCBGTCF**: Transmission complete before Guard time clear flag

Writing 1 to this bit clears the TCBGT flag in the USART_ISR register.

**Bit 6** **TCCF**: Transmission complete clear flag

Writing 1 to this bit clears the TC flag in the USART_ISR register.

**Bit 5** **TXFECF**: TXFIFO empty clear flag

Writing 1 to this bit clears the TXFE flag in the USART_ISR register.

**Bit 4** **IDLECF**: Idle line detected clear flag

Writing 1 to this bit clears the IDLE flag in the USART_ISR register.

**Bit 3** **ORECF**: Overrun error clear flag

Writing 1 to this bit clears the ORE flag in the USART_ISR register.

**Bit 2** **NECF**: Noise detected clear flag

Writing 1 to this bit clears the NE flag in the USART_ISR register.

**Bit 1** **FECF**: Framing error clear flag

Writing 1 to this bit clears the FE flag in the USART_ISR register.

**Bit 0** **PECF**: Parity error clear flag

Writing 1 to this bit clears the PE flag in the USART_ISR register.
48.8.12  **USART receive data register (USART_RDR)**

Address offset: 0x24
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:9  Reserved, must be kept at reset value.

Bits 8:0  **RDR[8:0]**: Receive data value
- Contains the received data character.
- The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 570).
- When receiving with the parity enabled, the value read in the MSB bit is the received parity bit.

48.8.13  **USART transmit data register (USART_TDR)**

Address offset: 0x28
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:9  Reserved, must be kept at reset value.

Bits 8:0  **TDR[8:0]**: Transmit data value
- Contains the data character to be transmitted.
- The USART_TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 570).
- When transmitting with the parity enabled (PCE bit set to 1 in the USART_CR1 register), the value written in the MSB (bit 7 or bit 8 depending on the data length) has no effect because it is replaced by the parity.

*Note: This register must be written only when TXE/TXFNF = 1.*
48.8.14 USART prescaler register (USART_PRES)

This register can only be written when the USART is disabled (UE = 0).

Address offset: 0x2C

Reset value: 0x0000 0000

<p>| | | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 **PRESCALER[3:0]**: Clock prescaler

The USART input clock can be divided by a prescaler factor:

- 0000: input clock not divided
- 0001: input clock divided by 2
- 0010: input clock divided by 4
- 0011: input clock divided by 6
- 0100: input clock divided by 8
- 0101: input clock divided by 10
- 0110: input clock divided by 12
- 0111: input clock divided by 16
- 1000: input clock divided by 32
- 1001: input clock divided by 64
- 1010: input clock divided by 128
- 1011: input clock divided by 256

Remaining combinations: Reserved

Note: When **PRESCALER** is programmed with a value different of the allowed ones, programmed prescaler value is 1011 i.e. input clock divided by 256.
# 48.8.15 USART register map

The table below gives the USART register map and reset values.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>USART_CR1 FIFO enabled</td>
<td>USART_CR1 FIFO enabled</td>
<td></td>
</tr>
<tr>
<td>0x00</td>
<td>USART_CR1 FIFO disabled</td>
<td>USART_CR1 FIFO disabled</td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>USART_CR2</td>
<td>USART_CR2</td>
<td></td>
</tr>
<tr>
<td>0x08</td>
<td>USART_CR3</td>
<td>USART_CR3</td>
<td></td>
</tr>
<tr>
<td>0x0C</td>
<td>USART_BRR</td>
<td>USART_BRR</td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>USART_GTPR</td>
<td>USART_GTPR</td>
<td></td>
</tr>
<tr>
<td>0x14</td>
<td>USART_RTOR</td>
<td>USART_RTOR</td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>USART_RQR</td>
<td>USART_RQR</td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>USART_ISR FIFO mode enabled</td>
<td>USART_ISR FIFO mode enabled</td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>USART_ISR FIFO mode disabled</td>
<td>USART_ISR FIFO mode disabled</td>
<td></td>
</tr>
<tr>
<td>0x20</td>
<td>USART_ICR</td>
<td>USART_ICR</td>
<td></td>
</tr>
<tr>
<td>0x24</td>
<td>USART_RDR</td>
<td>USART_RDR</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>USART_CR1 FIFO enabled</td>
<td>0x04</td>
<td>USART_CR2</td>
</tr>
<tr>
<td>0x00</td>
<td>USART_CR1 FIFO disabled</td>
<td>0x08</td>
<td>USART_CR3</td>
</tr>
<tr>
<td>0x04</td>
<td>USART_CR2</td>
<td>0x0C</td>
<td>USART_BRR</td>
</tr>
<tr>
<td>0x10</td>
<td>USART_GTPR</td>
<td>0x14</td>
<td>USART_RTOR</td>
</tr>
<tr>
<td>0x18</td>
<td>USART_RQR</td>
<td>0x1C</td>
<td>USART_ISR FIFO mode enabled</td>
</tr>
<tr>
<td>0x1C</td>
<td>USART_ISR FIFO mode disabled</td>
<td>0x20</td>
<td>USART_ICR</td>
</tr>
<tr>
<td>0x20</td>
<td>USART_IQR</td>
<td>0x24</td>
<td>USART_RDR</td>
</tr>
</tbody>
</table>

---

**Table 406. USART register map and reset values**

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>USART_CR1 FIFO enabled</td>
<td>USART_CR1 FIFO enabled</td>
<td></td>
</tr>
<tr>
<td>0x00</td>
<td>USART_CR1 FIFO disabled</td>
<td>USART_CR1 FIFO disabled</td>
<td></td>
</tr>
<tr>
<td>0x04</td>
<td>USART_CR2</td>
<td>USART_CR2</td>
<td></td>
</tr>
<tr>
<td>0x08</td>
<td>USART_CR3</td>
<td>USART_CR3</td>
<td></td>
</tr>
<tr>
<td>0x0C</td>
<td>USART_BRR</td>
<td>USART_BRR</td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>USART_GTPR</td>
<td>USART_GTPR</td>
<td></td>
</tr>
<tr>
<td>0x14</td>
<td>USART_RTOR</td>
<td>USART_RTOR</td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>USART_RQR</td>
<td>USART_RQR</td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>USART_ISR FIFO mode enabled</td>
<td>USART_ISR FIFO mode enabled</td>
<td></td>
</tr>
<tr>
<td>0x1C</td>
<td>USART_ISR FIFO mode disabled</td>
<td>USART_ISR FIFO mode disabled</td>
<td></td>
</tr>
<tr>
<td>0x20</td>
<td>USART_IQR</td>
<td>USART_IQR</td>
<td></td>
</tr>
<tr>
<td>0x24</td>
<td>USART_RDR</td>
<td>USART_RDR</td>
<td></td>
</tr>
</tbody>
</table>
Refer to *Section 2.3: Memory organization* for the register boundary addresses.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x28</td>
<td>USART_TDR</td>
<td>TDR[8:0]</td>
<td>0x2C</td>
<td>USART_PRES</td>
<td>PRESCALE R[3:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0</td>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
</tbody>
</table>

Table 406. USART register map and reset values (continued)
49  Low-power universal asynchronous receiver transmitter (LPUART)

This section describes the low-power universal asynchronous receiver transmitted (LPUART).

49.1  LPUART introduction

The LPUART is an UART which enables bidirectional UART communications with a limited power consumption. Only 32.768 kHz LSE clock is required to enable UART communications up to 9600 baud. Higher baud rates can be reached when the LPUART is clocked by clock sources different from the LSE clock.

Even when the device is in low-power mode, the LPUART can wait for an incoming UART frame while having an extremely low energy consumption. The LPUART includes all necessary hardware support to make asynchronous serial communications possible with minimum power consumption.

It supports Half-duplex Single-wire communications and modem operations (CTS/RTS).

It also supports multiprocessor communications.

DMA (direct memory access) can be used for data transmission/reception.
49.2 **LPUART main features**

- Full-duplex asynchronous communications
- NRZ standard format (mark/space)
- Programmable baud rate
- From 300 baud to 9600 baud using a 32.768 kHz clock source.
- Higher baud rates can be achieved by using a higher frequency clock source
- Two internal FIFOs to transmit and receive data
  Each FIFO can be enabled/disabled by software and come with status flags for FIFO states.
- Dual clock domain with dedicated kernel clock for peripherals independent from PCLK.
- Programmable data word length (7 or 8 or 9 bits)
- Programmable data order with MSB-first or LSB-first shifting
- Configurable stop bits (1 or 2 stop bits)
- Single-wire Half-duplex communications
- Continuous communications using DMA
- Received/transmitted bytes are buffered in reserved SRAM using centralized DMA.
- Separate enable bits for transmitter and receiver
- Separate signal polarity control for transmission and reception
- Swappable Tx/Rx pin configuration
- Hardware flow control for modem and RS-485 transceiver
- Transfer detection flags:
  - Receive buffer full
  - Transmit buffer empty
  - Busy and end of transmission flags
- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Four error detection flags:
  - Overrun error
  - Noise detection
  - Frame error
  - Parity error
- Interrupt sources with flags
- Multiprocessor communications: wake-up from Mute mode by idle line detection or address mark detection
49.3 LPUART implementation

The table(s) below describe(s) LPUART implementation. It(they) also include(s) USARTs for comparison.

<table>
<thead>
<tr>
<th>Hardware flow control for modem</th>
<th>USART1/2/3/6</th>
<th>UART4/5/7/8</th>
<th>LPUART1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Continuous communication using DMA</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Multiprocessor communication</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Synchronous mode (Master/Slave)</td>
<td>X</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Smartcard mode</td>
<td>X</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Single-wire Half-duplex communication</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>IrDA SIR ENDEC block</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>LIN mode</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Dual clock domain and wakeup from low-power mode</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Receiver timeout interrupt</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Modbus communication</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Auto baud rate detection</td>
<td>X</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Driver Enable</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>USART data length</td>
<td></td>
<td>7, 8 and 9 bits</td>
<td></td>
</tr>
<tr>
<td>Tx/Rx FIFO</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Tx/Rx FIFO size</td>
<td></td>
<td>16</td>
<td></td>
</tr>
</tbody>
</table>

1. X = supported.
49.4 LPUART functional description

49.4.1 LPUART block diagram

The simplified block diagram given in Figure 597 shows two fully independent clock domains:

- The **lpuart_pclk** clock domain
  The **lpuart_pclk** clock signal feeds the peripheral bus interface. It must be active when accesses to the LPUART registers are required.

- The **lpuart_ker_ck** kernel clock domain
  The **lpuart_ker_ck** is the LPUART clock source. It is independent of the **lpuart_pclk** and delivered by the RCC. So, the LPUART registers can be written/read even when the **lpuart_ker_ck** is stopped.

When the dual clock domain feature is disabled, the **lpuart_ker_ck** is the same as the **lpuart_pclk** clock.

There is no constraint between **lpuart_pclk** and **lpuart_ker_ck**: **lpuart_ker_ck** can be faster or slower than **lpuart_pclk**, with no more limitation than the ability for the software to manage the communication fast enough.
49.4.2 LPUART signals

LPUART bidirectional communications requires a minimum of two pins: Receive Data In (RX) and Transmit Data Out (TX):

- **RX** (Receive Data Input)
  RX is the serial data input.

- **TX** (Transmit Data Output)
  When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TX pin is at high level. In Single-wire mode, this I/O is used to transmit and receive the data.

**RS232 hardware flow control mode**

The following pins are required in RS232 Hardware flow control mode:

- **CTS** (Clear To Send)
  When driven high, this signal blocks the data transmission at the end of the current transfer.

- **RTS** (Request to send)
  When it is low, this signal indicates that the USART is ready to receive data.

**RS485 hardware flow control mode**

The following pin is required in RS485 Hardware control mode:

- **DE** (Driver Enable)
  This signal activates the transmission mode of the external transceiver.

*Note:* *DE and RTS share the same pin.*

49.4.3 LPUART character description

The word length can be set to 7 or 8 or 9 bits, by programming the M bits (M0: bit 12 and M1: bit 28) in the LPUART_CR1 register (see Figure 571).

- 7-bit character length: M[1:0] = '10'
- 8-bit character length: M[1:0] = '00'
- 9-bit character length: M[1:0] = '01'

By default, the signal (TX or RX) is in low state during the start bit. It is in high state during the stop bit.

These values can be inverted, separately for each signal, through polarity configuration control.

An Idle character is interpreted as an entire frame of “1”s. (The number of “1” ‘s includes the number of stop bits).

A Break character is interpreted on receiving “0”s for a frame period. At the end of the break frame, the transmitter inserts 2 stop bits.

Transmission and reception are driven by a common baud rate generator. The transmission and reception clocks are generated when the enable bit is set for the transmitter and receiver, respectively.

The details of each block is given below.
49.4.4 LPUART FIFOs and thresholds

The LPUART can operate in FIFO mode.

The LPUART comes with a Transmit FIFO (TXFIFO) and a Receive FIFO (RXFIFO). The FIFO mode is enabled by setting FIFOEN bit (bit 29) in LPUART_CR1 register.

Since the maximum data word length is 9 bits, the TXFIFO is 9-bit wide. However the RXFIFO default width is 12 bits. This is due to the fact that the receiver does not only store...
the data in the FIFO, but also the error flags associated to each character (Parity error, Noise error and Framing error flags).

Note: The received data is stored in the RXFIFO together with the corresponding flags. However, only the data are read when reading the RDR. The status flags are available in the LPUART_ISR register.

It is possible to define the TXFIFO and RXFIFO levels at which the Tx and RX interrupts are triggered. These thresholds are programmed through RXFTCFG and TXFTCFG bitfields in LPUART_CR3 control register.

In this case:

- The RXFT flag is set in the LPUART_ISR register and the corresponding interrupt (if enabled) is generated, when the number of received data in the RXFIFO reaches the threshold programmed in the RXFTCFG bits fields. This means that the RXFIFO is filled until the number of data in the RXFIFO is equal to the programmed threshold.

RXFTCFG data have been received: one data in LPUART_RDR and (RXFTCFG - 1) data in the RXFIFO. As an example, when the RXFTCFG is programmed to ‘101’, the RXFT flag is set when a number of data corresponding to the FIFO size has been received: FIFO size - 1 data in the RXFIFO and 1 data in the LPUART_RDR. As a result, the next received data does not set the overrun flag.

- The TXFT flag is set in the LPUART_ISR register and the corresponding interrupt (if enabled) is generated when the number of empty locations in the TXFIFO reaches the threshold programmed in the TXFTCFG bits fields. This means that the TXFIFO is emptied until the number of empty locations in the TXFIFO is equal to the programmed threshold.

49.4.5 LPUART transmitter

The transmitter can send data words of either 7 or 8 or 9 bits, depending on the M bit status. The Transmit Enable bit (TE) must be set in order to activate the transmitter function. The data in the transmit shift register is output on the TX pin.

Character transmission

During an LPUART transmission, data shifts out least significant bit first (default configuration) on the TX pin. In this mode, the LPUART_TDR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 597).

When FIFO mode is enabled, the data written to the LPUART_TDR register are queued in the TXFIFO.

Every character is preceded by a start bit which corresponds to a low logic level for one bit period. The character is terminated by a configurable number of stop bits.

The number of stop bits can be 1 or 2.

Note: The TE bit must be set before writing the data to be transmitted to the LPUART_TDR. The TE bit should not be reset during data transmission. Resetting the TE bit during the transmission corrupts the data on the TX pin as the baud rate counters is frozen. The current data being transmitted are lost. An idle frame is sent after the TE bit is enabled.
Configurable stop bits

The number of stop bits to be transmitted with every character can be programmed in LPUART_CR2 (bits 13,12).

- **1 stop bit**: This is the default value of number of stop bits.
- **2 Stop bits**: This is supported by normal LPUART, Single-wire and Modem modes.

An idle frame transmission includes the stop bits.

A break transmission is 10 low bits (when M[1:0] = ‘00’) or 11 low bits (when M[1:0] = ‘01’) or 9 low bits (when M[1:0] = ‘10’) followed by 2 stop bits. It is not possible to transmit long breaks (break of length greater than 9/10/11 low bits).

**Figure 599. Configurable stop bits**

Character transmission procedure

To transmit a character, follow the sequence below:

1. Program the M bits in LPUART_CR1 to define the word length.
2. Select the desired baud rate using the LPUART_BRR register.
3. Program the number of stop bits in LPUART_CR2.
4. Enable the LPUART by writing the UE bit in LPUART_CR1 register to ‘1’.
5. Select DMA enable (DMAT) in LPUART_CR3 if Multi buffer Communication is to take place. Configure the DMA register as explained in Section 49.4.12: Continuous communication using DMA and LPUART.
6. Set the TE bit in LPUART_CR1 to send an idle frame as first transmission.
7. Write the data to send in the LPUART_TDR register. Repeat this operation for each data to be transmitted in case of single buffer.
   - When FIFO mode is disabled, writing a data in the LPUART_TDR clears the TXE flag.
   - When FIFO mode is enabled, writing a data in the LPUART_TDR adds one data to the TXFIFO. Write operations to the LPUART_TDR are performed when TXFNF flag is set. This flag remains set until the TXFIFO is full.
8. When the last data is written to the LPUART_TDR register, wait until TC = 1. This indicates that the transmission of the last frame is complete.
   - When FIFO mode is disabled, this indicates that the transmission of the last frame is complete.
When FIFO mode is enabled, this indicates that both TXFIFO and shift register are empty. This check is required to avoid corrupting the last transmission when the LPUART is disabled or enters Halt mode.

**Single byte communication**

- When FIFO mode disabled:
  Writing to the transmit data register always clears the TXE bit. The TXE flag is set by hardware to indicate that:
  - the data have been moved from the LPUART_TDR register to the shift register and data transmission has started;
  - the LPUART_TDR register is empty;
  - the next data can be written to the LPUART_TDR register without overwriting the previous data.
  The TXE flag generates an interrupt if the TXEIE bit is set.

  When a transmission is ongoing, a write instruction to the LPUART_TDR register stores the data in the TDR register, which is copied to the shift register at the end of the current transmission.

  When no transmission is ongoing, a write instruction to the LPUART_TDR register places the data in the shift register, the data transmission starts, and the TXE bit is set.

- When FIFO mode is enabled, the TXFNF (TXFIFO Not Full) flag is set by hardware to indicate that:
  - the TXFIFO is not full;
  - the LPUART_TDR register is empty;
  - the next data can be written to the LPUART_TDR register without overwriting the previous data. When a transmission is ongoing, a write operation to the LPUART_TDR register stores the data in the TXFIFO. Data are copied from the TXFIFO to the shift register at the end of the current transmission.

  When the TXFIFO is not full, the TXFNF flag stays at ‘1’ even after a write in LPUART_TDR. It is cleared when the TXFIFO is full. This flag generates an interrupt if TXFNEIE bit is set.

  Alternatively, interrupts can be generated and data can be written to the TXFIFO when the TXFIFO threshold is reached. In this case, the CPU can write a block of data defined by the programmed threshold.

  If a frame is transmitted (after the stop bit) and the TXE flag (TXFE is case of FIFO mode) is set, the TC bit goes high. An interrupt is generated if the TCIE bit is set in the LPUART_CR1 register.

  After writing the last data in the LPUART_TDR register, it is mandatory to wait for TC = 1 before disabling the LPUART or causing the device to enter the low-power mode (see Figure 600: TC/TXE behavior when transmitting).
**Break characters**

Setting the SBKRQ bit transmits a break character. The break frame length depends on the M bits (see Figure 598).

If a ‘1’ is written to the SBKRQ bit, a break character is sent on the TX line after completing the current character transmission. The SBKF bit is set by the write operation and it is reset by hardware when the break character is completed (during the stop bits after the break character). The LPUART inserts a logic 1 signal (STOP) for the duration of 2 bits at the end of the break frame to guarantee the recognition of the start bit of the next frame.

When the SBKRQ bit is set, the break character is sent at the end of the current transmission.

When FIFO mode is enabled, sending the break character has priority on sending data even if the TXFIFO is full.

**Idle characters**

Setting the TE bit drives the LPUART to send an idle frame before the first data frame.

49.4.6 **LPUART receiver**

The LPUART can receive data words of either 7 or 8 or 9 bits depending on the M bits in the LPUART_CR1 register.

**Start bit detection**

In the LPUART, the start bit is detected when a falling edge occurs on the Rx line, followed by a sample taken in the middle of the start bit to confirm that it is still ‘0’. If the start sample is at ‘1’, then the noise error flag (NE) is set, then the start bit is discarded and the receiver waits for a new start bit. Else, the receiver continues to sample all incoming bits normally.
Character reception

During an LPUART reception, data are shifted in least significant bit first (default configuration) through the RX pin. In this mode, the LPUART_RDR register consists of a buffer (RDR) between the internal bus and the received shift register.

Character reception procedure

To receive a character, follow the sequence below:

1. Program the M bits in LPUART_CR1 to define the word length.
2. Select the desired baud rate using the baud rate register LPUART_BRR.
3. Program the number of stop bits in LPUART_CR2.
4. Enable the LPUART by writing the UE bit in LPUART_CR1 register to ‘1’.
5. Select DMA enable (DMAR) in LPUART_CR3 if multibuffer communication is to take place. Configure the DMA register as explained in Section 49.4.12: Continuous communication using DMA and LPUART.
6. Set the RE bit LPUART_CR1. This enables the receiver which begins searching for a start bit.

When a character is received

- When FIFO mode is disabled, the RXNE bit is set. It indicates that the content of the shift register is transferred to the RDR. In other words, data has been received and can be read (as well as its associated error flags).
- When FIFO mode is enabled, the RXFNE bit is set indicating that the RXFIFO is not empty. Reading the LPUART_RDR returns the oldest data entered in the RXFIFO. When a data is received, it is stored in the RXFIFO, together with the corresponding error bits.
- An interrupt is generated if the RXNEIE (RXFNEIE in case of FIFO mode) bit is set.
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.
- In multibuffer communication mode:
  - When FIFO mode is disabled, the RXNE flag is set after every byte received and is cleared by the DMA read of the Receive Data Register.
  - When FIFO mode is enabled, the RXFNE flag is set when the RXFIFO is not empty. After every DMA request, a data is retrieved from the RXFIFO. DMA request is triggered by RXFIFO is not empty i.e. there is a data in the RXFIFO to be read.
- In single buffer mode:
  - When FIFO mode is disabled, clearing the RXNE flag is done by performing a software read from the LPUART_RDR register. The RXNE flag can also be cleared by writing 1 to the RXFRQ in the LPUART_RQR register. The RXNE bit must be cleared before the end of the reception of the next character to avoid an overrun error.
  - When FIFO mode is enabled, the RXFNE flag is set when the RXFIFO is not empty. After every read operation from the LPUART_RDR register, a data is retrieved from the RXFIFO. When the RXFIFO is empty, the RXFNE flag is cleared. The RXFNE flag can also be cleared by writing 1 to the RXFRQ bit in the LPUART_RQR register. When the RXFIFO is full, the first entry in the RXFIFO must be read before the end of the reception of the next character to avoid an overrun error. The RXFNE flag generates an interrupt if the RXFNEIE bit is set.
Alternatively, interrupts can be generated and data can be read from RXFIFO when the RXFIFO threshold is reached. In this case, the CPU can read a block of data defined by the programmed threshold.

**Break character**

When a break character is received, the LPUART handles it as a framing error.

**Idle character**

When an idle frame is detected, it is handled in the same way as a data character reception except that an interrupt is generated if the IDLEIE bit is set.

**Overrun error**

- **FIFO mode disabled**
  
  An overrun error occurs when a character is received when RXNE has not been reset. Data can not be transferred from the shift register to the RDR register until the RXNE bit is cleared. The RXNE flag is set after every byte received. An overrun error occurs if RXNE flag is set when the next data is received or the previous DMA request has not been serviced. When an overrun error occurs:
  
  - the ORE bit is set;
  - the RDR content is not lost. The previous data is available when a read to LPUART_RDR is performed;
  - the shift register is overwritten. After that, any data received during overrun is lost.
  - an interrupt is generated if either the RXNEIE bit or EIE bit is set.

- **FIFO mode enabled**

  An overrun error occurs when the shift register is ready to be transferred when the receive FIFO is full. Data can not be transferred from the shift register to the LPUART_RDR register until there is one free location in the RXFIFO. The RXFNE flag is set when the RXFIFO is not empty. An overrun error occurs if the RXFIFO is full and the shift register is ready to be transferred. When an overrun error occurs:
  
  - the ORE bit is set;
  - the first entry in the RXFIFO is not lost. It is available when a read to LPUART_RDR is performed.
  - the shift register is overwritten. After that, any data received during overrun is lost.
  - an interrupt is generated if either the RXFNEIE bit or EIE bit is set.

The ORE bit is reset by setting the ORECF bit in the ICR register.

*Note: The ORE bit, when set, indicates that at least 1 data has been lost. T

When the FIFO mode is disabled, there are two possibilities

- **if RXNE = 1, then the last valid data is stored in the receive register (RDR) and can be read,**
- **if RXNE = 0, then the last valid data has already been read and there is nothing left to be read in the RDR. This case can occur when the last valid data is read in the RDR at the same time as the new (and lost) data is received.**
Selecting the clock source

The choice of the clock source is done through the Clock Control system (see \textit{Section Reset and clock controller (RCC)}). The clock source must be selected through the UE bit, before enabling the LPUART.

The clock source must be selected according to two criteria:
- Possible use of the LPUART in low-power mode
- Communication speed.

The clock source frequency is \( lpuart\_ker\_ck \).

When the dual clock domain and the wake-up from low-power mode features are supported, the \( lpuart\_ker\_ck \) clock source can be configured in the RCC (see \textit{Section Reset and clock controller (RCC)}). Otherwise, the \( lpuart\_ker\_ck \) is the same as \( lpuart\_pclk \).

The \( lpuart\_ker\_ck \) can be divided by a programmable factor in the LPUART\_PRESC register.

\begin{figure}[h]
\centering
\includegraphics[width=0.5\textwidth]{lpuart_ker_ck_clock_divider_block_diagram}
\caption{\textit{lpuart\_ker\_ck} clock divider block diagram}
\end{figure}

Some \( lpuart\_ker\_ck \) sources enable the LPUART to receive data while the MCU is in low-power mode. Depending on the received data and wake-up mode selection, the LPUART wakes up the MCU, when needed, in order to transfer the received data by software reading the LPUART\_RDR register or by DMA.

For the other clock sources, the system must be active to enable LPUART communications.

The communication speed range (specially the maximum communication speed) is also determined by the clock source.

The receiver samples each incoming bit as close as possible to the middle of the bit-period. Only a single sample is taken of each of the incoming bits.

\textit{Note: There is no noise detection for data.}

Framing error

A framing error is detected when the stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise.

When the framing error is detected:
- the FE bit is set by hardware;
- the invalid data is transferred from the Shift register to the LPUART\_RDR register.
- no interrupt is generated in case of single byte communication. However this bit rises at the same time as the RXNE bit which itself generates an interrupt. In case of
multibuffer communication, an interrupt is issued if the EIE bit is set in the LPUART_CR3 register.

The FE bit is reset by writing 1 to the FECF in the LPUART_ICR register.

### Configurable stop bits during reception

The number of stop bits to be received can be configured through the control bits of LPUART_CR2: it can be either 1 or 2 in normal mode.

- **1 stop bit**: sampling for 1 stop bit is done on the 8th, 9th and 10th samples.
- **2 stop bits**: sampling for the 2 stop bits is done in the middle of the second stop bit. The RXNE and FE flags are set just after this sample i.e. during the second stop bit. The first stop bit is not checked for framing error.

### 49.4.7 LPUART baud rate generation

The baud rate for the receiver and transmitter (Rx and Tx) are both set to the value programmed in the LPUART_BRR register.

\[
\text{Tx/Rx baud} = \frac{256 \times \text{lpuartckpres}}{\text{LPUARTDIV}}
\]

LPUARTDIV is defined in the LPUART_BRR register.

**Note:** The baud counters are updated to the new value in the baud registers after a write operation to LPUART_BRR. Hence the baud rate register value should not be changed during communication.

*It is forbidden to write values lower than 0x300 in the LPUART_BRR register.*

\(f_{CK}\) must range from 3 x baud rate to 4096 x baud rate.

The maximum baud rate that can be reached when the LPUART clock source is the LSE, is 9600 baud. Higher baud rates can be reached when the LPUART is clocked by clock sources different from the LSE clock. For example, if the LPUART clock source frequency is 100 MHz, the maximum baud rate that can be reached is about 33 Mbaud.

<table>
<thead>
<tr>
<th>S.No</th>
<th>Desired</th>
<th>Actual</th>
<th>Value programmed in the baud rate register</th>
<th>% Error = (Calculated - Desired) B.rate / Desired B.rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>300 bauds</td>
<td>300 baud</td>
<td>0x6D3A</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>600 baud</td>
<td>600 baud</td>
<td>0x369D</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>1200 baud</td>
<td>1200.087 baud</td>
<td>0x1B4E</td>
<td>0.007</td>
</tr>
<tr>
<td>4</td>
<td>2400 baud</td>
<td>2400.17 baud</td>
<td>0xDA7</td>
<td>0.007</td>
</tr>
<tr>
<td>5</td>
<td>4800 baud</td>
<td>4801.72 baud</td>
<td>0x6D3</td>
<td>0.035</td>
</tr>
<tr>
<td>6</td>
<td>9600 baud</td>
<td>9608.94 baud</td>
<td>0x369</td>
<td>0.093</td>
</tr>
</tbody>
</table>
49.4.8 Tolerance of the LPUART receiver to clock deviation

The asynchronous receiver of the LPUART works correctly only if the total clock system deviation is less than the tolerance of the LPUART receiver. The causes which contribute to the total deviation are:

- **DTRA**: deviation due to the transmitter error (which also includes the deviation of the transmitter’s local oscillator)
- **DQUANT**: error due to the baud rate quantization of the receiver
- **DREC**: deviation of the receiver local oscillator
- **DTCL**: deviation due to the transmission line (generally due to the transceivers which can introduce an asymmetry between the low-to-high transition timing and the high-to-low transition timing)

\[
\text{DTRA} + \text{DQUANT} + \text{DREC} + \text{DTCL} + \text{DWU} < \text{LPUART receiver tolerance}
\]

where

DWU is the error due to sampling point deviation when the wake-up from low-power mode is used.

The LPUART receiver can receive data correctly at up to the maximum tolerated deviation specified in Table 410:

- Number of Stop bits defined through STOP[1:0] bits in the LPUART_CR2 register
- LPUART_BRR register value.
49.4.9 LPUART multiprocessor communication

It is possible to perform LPUART multiprocessor communications (with several LPUARTs connected in a network). For instance one of the LPUARTs can be the master, with its TX output connected to the RX inputs of the other LPUARTs. The others are slaves, with their respective TX outputs are logically ANDed together and connected to the RX input of the master.

In multiprocessor configurations it is often desirable that only the intended message recipient actively receives the full message contents, thus reducing redundant LPUART service overhead for all non addressed receivers.

The non addressed devices can be placed in Mute mode by means of the muting function. To use the Mute mode feature, the MME bit must be set in the LPUART_CR1 register.

**Note:** When FIFO management is enabled and MME is already set, MME bit must not be cleared and then set again quickly (within two lpuart_ker_ck cycles), otherwise Mute mode might remain active.

When the Mute mode is enabled:
- none of the reception status bits can be set;
- all the receive interrupts are inhibited;
- the RWU bit in LPUART_ISR register is set to ‘1’. RWU can be controlled automatically by hardware or by software, through the MMRQ bit in the LPUART_RQR register, under certain conditions.

The LPUART can enter or exit from Mute mode using one of two methods, depending on the WAKE bit in the LPUART_CR1 register:
- Idle Line detection if the WAKE bit is reset,
- Address Mark detection if the WAKE bit is set.

---

**Table 410. Tolerance of the LPUART receiver**

<table>
<thead>
<tr>
<th>M bits</th>
<th>768 &lt; BRR &lt; 1024</th>
<th>1024 &lt; BRR &lt; 2048</th>
<th>2048 &lt; BRR &lt; 4096</th>
<th>4096 ≤ BRR</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 bits (M = 00'), 1 Stop bit</td>
<td>1.82%</td>
<td>2.56%</td>
<td>3.90%</td>
<td>4.42%</td>
</tr>
<tr>
<td>9 bits (M = 01'), 1 Stop bit</td>
<td>1.69%</td>
<td>2.33%</td>
<td>2.53%</td>
<td>4.14%</td>
</tr>
<tr>
<td>7 bits (M = '10'), 1 Stop bit</td>
<td>2.08%</td>
<td>2.86%</td>
<td>4.35%</td>
<td>4.42%</td>
</tr>
<tr>
<td>8 bits (M = 00'), 2 Stop bit</td>
<td>2.08%</td>
<td>2.86%</td>
<td>4.35%</td>
<td>4.42%</td>
</tr>
<tr>
<td>9 bits (M = 01'), 2 Stop bit</td>
<td>1.82%</td>
<td>2.56%</td>
<td>3.90%</td>
<td>4.42%</td>
</tr>
<tr>
<td>7 bits (M = '10'), 2 Stop bit</td>
<td>2.34%</td>
<td>3.23%</td>
<td>4.92%</td>
<td>4.42%</td>
</tr>
</tbody>
</table>

**Note:** The data specified in Table 410 may slightly differ in the special case when the received frames contain some Idle frames of exactly 10-bit times when M bits = '00' (11-bit times when M = '01' or 9-bit times when M = '10').
Idle line detection (WAKE = 0)

The LPUART enters Mute mode when the MMRQ bit is written to 1 and the RWU is automatically set.

The LPUART wakes up when an Idle frame is detected. The RWU bit is then cleared by hardware but the IDLE bit is not set in the LPUART_ISR register. An example of Mute mode behavior using Idle line detection is given in Figure 602.

**Figure 602. Mute mode using Idle line detection**

<table>
<thead>
<tr>
<th>RX</th>
<th>Data 1</th>
<th>Data 2</th>
<th>Data 3</th>
<th>Data 4</th>
<th>IDLE</th>
<th>Data 5</th>
<th>Data 6</th>
</tr>
</thead>
<tbody>
<tr>
<td>RWU</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Mute mode</td>
<td></td>
<td>Normal mode</td>
</tr>
<tr>
<td>MMRQ written to 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Idle frame detected</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note:**
- If the MMRQ is set while the IDLE character has already elapsed, the Mute mode is not entered (RWU is not set).
- If the LPUART is activated while the line is IDLE, the idle state is detected after the duration of one IDLE frame (not only after the reception of one character frame).

4-bit/7-bit address mark detection (WAKE = 1)

In this mode, bytes are recognized as addresses if their MSB is a ‘1’ otherwise they are considered as data. In an address byte, the address of the targeted receiver is put in the 4 or 7 LSBs. The choice of 7 or 4 bit address detection is done using the ADDM7 bit. This 4-bit/7-bit word is compared by the receiver with its own address which is programmed in the ADD bits in the LPUART CR2 register.

**Note:**
- In 7-bit and 9-bit data modes, address detection is done on 6-bit and 8-bit addresses (ADD[5:0] and ADD[7:0]) respectively.

The LPUART enters Mute mode when an address character is received which does not match its programmed address. In this case, the RWU bit is set by hardware. The RXNE flag is not set for this address byte and no interrupt or DMA request is issued when the LPUART enters Mute mode.

The LPUART also enters Mute mode when the MMRQ bit is written to ‘1’. The RWU bit is also automatically set in this case.

The LPUART exits from Mute mode when an address character is received which matches the programmed address. Then the RWU bit is cleared and subsequent bytes are received normally. The RXNE/RXFNE bit is set for the address character since the RWU bit has been cleared.

**Note:**
- When FIFO management is enabled, when MMRQ bit is set while the receiver is sampling the last bit of a data, this data may be received before effectively entering in Mute mode.
An example of Mute mode behavior using address mark detection is given in Figure 603.

**Figure 603. Mute mode using address mark detection**

In this example, the current address of the receiver is 1 (programmed in the LPUART_CR2 register)

<table>
<thead>
<tr>
<th>RX</th>
<th>IDLE</th>
<th>Addr=0</th>
<th>Data 1</th>
<th>Data 2</th>
<th>IDLE</th>
<th>Addr=1</th>
<th>Data 3</th>
<th>Data 4</th>
<th>Addr=2</th>
<th>Data 5</th>
</tr>
</thead>
<tbody>
<tr>
<td>RWU</td>
<td>Mute mode</td>
<td>Normal mode</td>
<td>Mute mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MMRQ written to 1 (RXNE was cleared)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

MSv31888V1

### 49.4.10 LPUART parity control

Parity control (generation of parity bit in transmission and parity checking in reception) can be enabled by setting the PCE bit in the LPUART_CR1 register. Depending on the frame length defined by the M bits, the possible LPUART frame formats are as listed in Table 411.

#### Table 411: LPUART frame formats

<table>
<thead>
<tr>
<th>M bits</th>
<th>PCE bit</th>
<th>LPUART frame(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

2. In the data register, the PB is always taking the MSB position (8th or 7th, depending on the M bit value).

#### Even parity

The parity bit is calculated to obtain an even number of “1s” inside the frame which is made of the 6, 7 or 8 LSB bits (depending on M bit values) and the parity bit.

As an example, if data equal 00110101, and 4 bits are set, then the parity bit is equal to 0 if even parity is selected (PS bit in LPUART_CR1 = 0).

#### Odd parity

The parity bit is calculated to obtain an odd number of “1s” inside the frame made of the 6, 7 or 8 LSB bits (depending on M bit values) and the parity bit.

As an example, if data equal 00110101 and 4 bits set, then the parity bit is equal to 1 if odd parity is selected (PS bit in LPUART_CR1 = 1).
Parity checking in reception
If the parity check fails, the PE flag is set in the LPUART_ISR register and an interrupt is generated if PEIE is set in the LPUART_CR1 register. The PE flag is cleared by software writing 1 to the PECF in the LPUART_ICR register.

Parity generation in transmission
If the PCE bit is set in LPUART_CR1, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit (even number of “1s” if even parity is selected (PS = 0) or an odd number of “1s” if odd parity is selected (PS = 1)).

49.4.11 LPUART single-wire Half-duplex communication
Single-wire Half-duplex mode is selected by setting the HDSEL bit in the LPUART_CR3 register. In this mode, the following bits must be kept cleared:
- LINEN and CLKEN bits in the LPUART_CR2 register,
- SCEN and IREN bits in the LPUART_CR3 register.

The LPUART can be configured to follow a Single-wire Half-duplex protocol where the TX and RX lines are internally connected. The selection between half- and Full-duplex communication is made with a control bit HDSEL in LPUART_CR3.

As soon as HDSEL is written to ‘1’:
- The TX and RX lines are internally connected.
- The RX pin is no longer used
- The TX pin is always released when no data is transmitted. Thus, it acts as a standard I/O in idle or in reception. It means that the I/O must be configured so that TX is configured as alternate function open-drain with an external pull-up.

Apart from this, the communication protocol is similar to normal LPUART mode. Any conflict on the line must be managed by software (for instance by using a centralized arbiter). In particular, the transmission is never blocked by hardware and continues as soon as data is written in the data register while the TE bit is set.

Note: In LPUART communications, in the case of 1-stop bit configuration, the RXNE flag is set in the middle of the stop bit.

49.4.12 Continuous communication using DMA and LPUART
The LPUART is capable of performing continuous communication using the DMA. The DMA requests for Rx buffer and Tx buffer are generated independently.

Note: Refer to Section 48.4: USART implementation on page 2020 to determine if the DMA mode is supported. If DMA is not supported, use the LPUSRT as explained in Section 48.5.6. To perform continuous communication. When FIFO is disabled, you can clear the TXE/ RXNE flags in the LPUART_ISR register.

Transmission using DMA
DMA mode can be enabled for transmission by setting DMAT bit in the LPUART_CR3 register. Data are loaded from an SRAM area configured using the DMA peripheral (refer to the corresponding Direct memory access controller section) to the LPUART_TDR register whenever the TXE flag (TXFNF flag if FIFO mode is enabled) is set. To map a DMA channel for LPUART transmission, use the following procedure (x denotes the channel number):
1. Write the LPUART_TDR register address in the DMA control register to configure it as the destination of the transfer. The data is moved to this address from memory after each TXE (or TXFNF if FIFO mode is enabled) event.

2. Write the memory address in the DMA control register to configure it as the source of the transfer. The data is loaded into the LPUART_TDR register from this memory area after each TXE (or TXFNF if FIFO mode is enabled) event.

3. Configure the total number of bytes to be transferred to the DMA control register.

4. Configure the channel priority in the DMA register.

5.Configure DMA interrupt generation after half/full transfer as required by the application.

6. Clear the TC flag in the LPUART_ISR register by setting the TCCF bit in the LPUART_ICR register.

7. Activate the channel in the DMA register.

When the number of data transfers programmed in the DMA Controller is reached, the DMA controller generates an interrupt on the DMA channel interrupt vector.

In transmission mode, once the DMA has written all the data to be transmitted (the TCIF flag is set in the DMA_ISR register), the TC flag can be monitored to make sure that the LPUART communication is complete. This is required to avoid corrupting the last transmission before disabling the LPUART or entering low-power mode. Software must wait until TC = 1. The TC flag remains cleared during all data transfers and it is set by hardware at the end of transmission of the last frame.

**Figure 604. Transmission using DMA**

Note: When FIFO management is enabled, the DMA request is triggered by Transmit FIFO not full (i.e. TXFNF = 1).
Reception using DMA

DMA mode can be enabled for reception by setting the DMAR bit in LPUART_CR3 register. Data are loaded from the LPUART_RDR register to a SRAM area configured using the DMA peripheral (refer to the corresponding Direct memory access controller (DMA) section) whenever a data byte is received. To map a DMA channel for LPUART reception, use the following procedure:

1. Write the LPUART_RDR register address in the DMA control register to configure it as the source of the transfer. The data is moved from this address to the memory after each RXNE (RXFNE in case FIFO mode is enabled) event.
2. Write the memory address in the DMA control register to configure it as the destination of the transfer. The data is loaded from LPUART_RDR to this memory area after each RXNE (RXFNE in case FIFO mode is enabled) event.
3. Configure the total number of bytes to be transferred to the DMA control register.
4. Configure the channel priority in the DMA control register.
5. Configure interrupt generation after half/ full transfer as required by the application.
6. Activate the channel in the DMA control register.

When the number of data transfers programmed in the DMA Controller is reached, the DMA controller generates an interrupt on the DMA channel interrupt vector.

Figure 605. Reception using DMA

Note: When FIFO management is enabled, the DMA request is triggered by Receive FIFO not empty (i.e. RXFNE = 1).

Error flagging and interrupt generation in multibuffer communication

If any error occurs during a transaction in multibuffer communication mode, the error flag is asserted after the current byte. An interrupt is generated if the interrupt enable flag is set. For framing error, overrun error and noise flag which are asserted with RXNE (RXFNE in case FIFO mode is enabled) in single byte reception, there is a separate error flag interrupt.
enable bit (EIE bit in the LPUART_CR3 register), which, if set, enables an interrupt after the current byte if any of these errors occur.

### 49.4.13 RS232 Hardware flow control and RS485 Driver Enable

It is possible to control the serial data flow between 2 devices by using the CTS input and the RTS output. The Figure 592 shows how to connect 2 devices in this mode:

**Figure 606. Hardware flow control between 2 LPUARTs**

RS232 RTS and CTS flow control can be enabled independently by writing the RTSE and CTSE bits respectively to 1 (in the LPUART_CR3 register).

#### RS232 RTS flow control

If the RTS flow control is enabled (RTSE = 1), then RTS is deasserted (tied low) as long as the LPUART receiver is ready to receive a new data. When the receive register is full, RTS is asserted, indicating that the transmission is expected to stop at the end of the current frame. Figure 607 shows an example of communication with RTS flow control enabled.

**Figure 607. RS232 RTS flow control**

*Note: When FIFO mode is enabled, RTS is asserted only when RXFIFO is full.*
RS232 CTS flow control

If the CTS flow control is enabled (CTSE = 1), then the transmitter checks the CTS input before transmitting the next frame. If CTS is deasserted (tied low), then the next data is transmitted (assuming that data is to be transmitted, in other words, if TXE/TXFE = 0), else the transmission does not occur. When CTS is asserted during a transmission, the current transmission is completed before the transmitter stops.

When CTSE = 1, the CTSIF status bit is automatically set by hardware as soon as the CTS input toggles. It indicates when the receiver becomes ready or not ready for communication. An interrupt is generated if the CTSIE bit in the LPUART_CR3 register is set. Figure 608 shows an example of communication with CTS flow control enabled.

![Figure 608. RS232 CTS flow control](image)

Note: For correct behavior, CTS must be deasserted at least 3 LPUART clock source periods before the end of the current character. In addition it should be noted that the CTSCF flag may not be set for pulses shorter than 2 x PCLK periods.

RS485 driver enable

The driver enable feature is enabled by setting bit DEM in the LPUART_CR3 control register. This enables activating the external transceiver control, through the DE (Driver Enable) signal. The assertion time is the time between the activation of the DE signal and the beginning of the start bit. It is programmed using the DEAT [4:0] bitfields in the LPUART_CR1 control register. The deassertion time is the time between the end of the last stop bit, in a transmitted message, and the de-activation of the DE signal. It is programmed using the DEDT [4:0] bitfields in the LPUART_CR1 control register. The polarity of the DE signal can be configured using the DEP bit in the LPUART_CR3 control register.
The LPUART DEAT and DEDT are expressed in LPUART clock source ($f_{CK}$) cycles:

- The Driver enable assertion time equals
  - $(1 + (DEAT \times P)) \times f_{CK}$, if $P \neq 0$
  - $(1 + DEAT) \times f_{CK}$, if $P = 0$

- The Driver enable deassertion time equals
  - $(1 + (DEDT \times P)) \times f_{CK}$, if $P \neq 0$
  - $(1 + DEDT) \times f_{CK}$, if $P = 0$

where $P = BRR[20:11]$

49.4.14 LPUART low-power management

The LPUART has advanced low-power mode functions that enable it to transfer properly data even when the lpuart_pclk clock is disabled.

The LPUART is able to wake up the MCU from low-power mode when the UESM bit is set. When the lpuart_pclk is gated, the LPUART provides a wake-up interrupt (lpuart_wkup) if a specific action requiring the activation of the lpuart_pclk clock is needed:

- If FIFO mode is disabled
  - lpuart_pclk clock has to be activated to empty the LPUART data register.
  - In this case, the lpuart_wkup interrupt source is the RXNE set to ‘1’. The RXNEIE bit must be set before entering low-power mode.

- If FIFO mode is enabled
  - lpuart_pclk clock has to be activated
    - to fill the TXFIFO
    - or to empty the RXFIFO
  - In this case, the lpuart_wkup interrupt source can be:
    - RXFIFO not empty. In this case, the RXFNEIE bit must be set before entering low-power mode.
    - RXFIFO full. In this case, the RXFFIE bit must be set before entering low-power mode, the number of received data corresponds to the RXFIFO size, and the RXFF flag is not set.
    - TXFIFO empty. In this case, the TXFEIE bit must be set before entering low-power mode.
  - This enables sending/receiving the data in the TXFIFO/RXFIFO during low-power mode.
  - To avoid overrun/underrun errors and transmit/receive data in low-power mode, the lpuart_wkup interrupt source can be one of the following events:
    - TXFIFO threshold reached. In this case, the TXFTIE bit must be set before entering low-power mode.
    - RXFIFO threshold reached. In this case, the RXFTIE bit must be set before entering low-power mode.
  - For example, the application can set the threshold to the maximum RXFIFO size if the wake-up time is less than the time to receive a single byte across the line.
  - Using the RXFIFO full, TXFIFO empty, RXFIFO not empty and RXFIFO/TXFIFO threshold interrupts to wake up the MCU from low-power mode enables doing as many LPUART transfers as possible during low-power mode with the benefit of optimizing consumption.
Alternatively, a specific lpuart_wkup interrupt may be selected through the WUS bitfields.

When the wake-up event is detected, the WUF flag is set by hardware and lpuart_wkup interrupt is generated if the WUFIE bit is set.

**Note:**

Before entering low-power mode, make sure that no LPUART transfer is ongoing. Checking the BUSY flag cannot ensure that low-power mode is never entered when data reception is ongoing.

The WUF flag is set when a wake-up event is detected, independently of whether the MCU is in low-power or in an active mode.

When entering low-power mode just after having initialized and enabled the receiver, the REACK bit must be checked to ensure the LPUART is actually enabled.

When DMA is used for reception, it must be disabled before entering low-power mode and re-enabled upon exit from low-power mode.

When FIFO is enabled, the wake-up from low-power mode on address match is only possible when Mute mode is enabled.

**Using Mute mode with low-power mode**

If the LPUART is put into Mute mode before entering low-power mode:

- Wake-up from Mute mode on idle detection must not be used, because idle detection cannot work in low-power mode.
- If the wake-up from Mute mode on address match is used, then the low-power mode wake-up source from must also be the address match. If the RXNE flag was set when entering the low-power mode, the interface remains in Mute mode upon address match and wake up from low-power mode.

**Note:**

When FIFO management is enabled, Mute mode is used with wake-up from low-power mode without any constraints (i.e. the two points mentioned above about mute and low-power mode are valid only when FIFO management is disabled).

**Wake-up from low-power mode when LPUART kernel clock lpuart_ker_ck is OFF in low-power mode**

If during low-power mode, the lpuart_ker_ck clock is switched OFF, when a falling edge on the LPUART receive line is detected, the LPUART interface requests the lpuart_ker_ck clock to be switched ON thanks to the lpuart_ker_ck_req signal. The lpuart_ker_ck is then used for the frame reception.

If the wake-up event is verified, the MCU wakes up from low-power mode and data reception goes on normally.

If the wake-up event is not verified, the lpuart_ker_ck is switched OFF again, the MCU is not waken up and stays in low-power mode and the kernel clock request is released.

The example below shows the case of wake-up event programmed to “address match detection” and FIFO management disabled.

*Figure 609* shows the behavior when the wake-up event is verified.
Figure 609. Wake-up event verified (wake-up event = address match, FIFO disabled)

Figure 610 shows the behavior when the wake-up event is not verified.

Figure 610. Wake-up event not verified (wake-up event = address match, FIFO disabled)

Note: The above figures are valid when address match or any received frame is used as wake-up event. In the case the wake-up event is the start bit detection, the LPUART sends the wake-up event to the MCU at the end of the start bit.
Determining the maximum LPUART baud rate that enables to correctly wake up the MCU from low-power mode

The maximum baud rate that enables to correctly wake up the MCU from low-power mode depends on the wake-up time parameter (refer to the device datasheet) and on the LPUART receiver tolerance (see Section 49.4.8: Tolerance of the LPUART receiver to clock deviation).

Let us take the example of OVER8 = 0, M bits = '01', ONEBIT = 0 and BRR [3:0] = 0000. In these conditions, according to Table 410: Tolerance of the LPUART receiver, the LPUART receiver tolerance equals 3.41%.

\[
D_{WU} + D_{QUANT} + D_{REC} + D_{TCL} + D_{WU} < \text{LPUART receiver tolerance}
\]

\[
D_{WU_{max}} = \frac{t_{WU_{LPUART}}}{11 \times T_{bit \, Min}}
\]

\[
T_{bit \, Min} = \frac{t_{WU_{LPUART}}}{11 \times D_{WU_{max}}}
\]

where \( t_{WU_{LPUART}} \) is the wake-up time from low-power mode.

If we consider the ideal case where DTRA, DQUANT, DREC and DTCL parameters are at 0%, the maximum value of DWU is 3.41%. In reality, we need to consider at least the \( \text{lpuart\_ker\_ck} \) inaccuracy.

For example, if HSI is used as \( \text{lpuart\_ker\_ck} \), and the HSI inaccuracy is of 1%, then we obtain:

\[
t_{WU_{LPUART}} = 3 \, \mu s \quad \text{(values provided only as examples; for correct values, refer to the device datasheet)}.
\]

\[
D_{WU_{max}} = 3.41\% - 1\% = 2.41\%
\]

\[
T_{bit \, min} = \frac{3 \, \mu s}{11 \times 2.41\%} = 11.32 \, \mu s.
\]

As a result, the maximum baud rate that enables to wake up correctly from low-power mode is: \( 1/11.32 \, \mu s = 88.36 \, \text{kbaud} \).

### 49.5 LPUART in low-power modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect. LPUART interrupts cause the device to exit Sleep mode.</td>
</tr>
<tr>
<td>Stop(^{(1)})</td>
<td>The content of the LPUART registers is kept. The LPUART is able to wake up the microcontroller from Stop mode when the LPUART is clocked by an oscillator available in Stop mode.</td>
</tr>
<tr>
<td>Standby</td>
<td>The LPUART peripheral is powered down and must be reinitialized after exiting Standby mode.</td>
</tr>
</tbody>
</table>

1. Refer to Section 49.3: LPUART implementation to know if the wake-up from Stop mode is supported for a given peripheral instance. If an instance is not functional in a given Stop mode, it must be disabled before entering this Stop mode.
49.6 LPUART interrupts

Refer to Table 413 for a detailed description of all LPUART interrupt requests.

<table>
<thead>
<tr>
<th>Interrupt vector</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable Control bit</th>
<th>Interrupt clear method</th>
<th>Exit from Sleep mode</th>
<th>Exit from Stop (1) modes</th>
<th>Exit from Standby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPUART</td>
<td>Transmit data register empty</td>
<td>TXE</td>
<td>TXEIE</td>
<td>Write TDR</td>
<td>Yes</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmit FIFO Not Full</td>
<td>TXFNF</td>
<td>TXFNFIE</td>
<td>TXFIFO full</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmit FIFO Empty</td>
<td>TXFE</td>
<td>TXFEIE</td>
<td>Write TDR or write 1 in TXFRQ</td>
<td>Yes</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmit FIFO threshold reached</td>
<td>TXFT</td>
<td>TXFTIE</td>
<td>Write TDR</td>
<td>Yes</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CTS interrupt</td>
<td>CTSIF</td>
<td>CTSIE</td>
<td>Write 1 in CTSCF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Transmission Complete</td>
<td>TC</td>
<td>TCIE</td>
<td>Write TDR or write 1 in TCCF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Receive data register not empty (data ready to be read)</td>
<td>RXNE</td>
<td>RXNEIE</td>
<td>Read RDR or write 1 in RXFRQ</td>
<td>Yes</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Receive FIFO Not Empty</td>
<td>RXFNE</td>
<td>RXFNEIE</td>
<td>Read RDR until RXFIFO empty or write 1 in RXFRQ</td>
<td>Yes</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Receive FIFO Full</td>
<td>RXFF(2)</td>
<td>RXFFIE</td>
<td>Read RDR</td>
<td>Yes</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Receive FIFO threshold reached</td>
<td>RXFT</td>
<td>RXFTIE</td>
<td>Read RDR</td>
<td>Yes</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Overrun error detected</td>
<td>ORE</td>
<td>RXNEIE/RXFNEIE</td>
<td>Write 1 in ORECF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Idle line detected</td>
<td>IDLE</td>
<td>IDLEEIE</td>
<td>Write 1 in IDLECF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Parity error</td>
<td>PE</td>
<td>PEIE</td>
<td>Write 1 in PECF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Noise error in multibuffer communication</td>
<td>NE</td>
<td></td>
<td>Write 1 in NFCF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Overrun error in multibuffer communication</td>
<td>ORE(3)</td>
<td>EIE</td>
<td>Write 1 in ORECF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Framing Error in multibuffer communication</td>
<td>FE</td>
<td></td>
<td>Write 1 in FECF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Character match</td>
<td>CMF</td>
<td>CMIE</td>
<td>Write 1 in CMCF</td>
<td>No</td>
<td>No</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Wake-up from low-power mode</td>
<td>WUF</td>
<td>WUFIE</td>
<td>Write 1 in WUC</td>
<td>Yes</td>
<td>Yes</td>
<td></td>
</tr>
</tbody>
</table>

(1) Not available in Stop mode.
1. The LPUART can wake up the device from Stop mode only if the peripheral instance supports the wake-up from Stop mode feature. Refer to Section 49.3: LPUART implementation for the list of supported Stop modes.

2. RXFF flag is asserted if the LPUART receives n+1 data (n being the RXFIFO size): n data in the RXFIFO and 1 data in LPUART_RDR. In Stop mode, LPUART_RDR is not clocked. As a result, this register is not written and once n data are received and written in the RXFIFO, the RXFF interrupt is asserted (RXFF flag is not set).

3. When OVRDIS = 0.

49.7 LPUART registers

Refer to Section 1.2 on page 101 for a list of abbreviations used in register descriptions. The peripheral registers have to be accessed by words (32 bits).

49.7.1 LPUART control register 1 (LPUART_CR1)

Address offset: 0x00
Reset value: 0x0000 0000

The same register can be used in FIFO mode enabled (this section) and FIFO mode disabled (next section).

**FIFO mode enabled**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>RXFFIE</td>
<td>TXFEIE</td>
<td>FIFOEN</td>
<td>M1</td>
<td>Res.</td>
<td>Res.</td>
<td>DEAT[4:0]</td>
<td>DEDT[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res.</td>
<td>CMIE</td>
<td>MME</td>
<td>MD</td>
<td>WAKE</td>
<td>PCE</td>
<td>PS</td>
<td>PEIE</td>
<td>TXFN</td>
<td>FIE</td>
<td>TCIE</td>
<td>RXFNFIE</td>
<td>IDLEIE</td>
<td>TE</td>
<td>RE</td>
<td>UESM</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31 **RXFFIE**: RXFIFO full interrupt enable
This bit is set and cleared by software.
0: Interrupt is inhibited
1: An LPUART interrupt is generated when RXFF = 1 in the LPUART_ISR register

Bit 30 **TXFEIE**: TXFIFO empty interrupt enable
This bit is set and cleared by software.
0: Interrupt is inhibited
1: An LPUART interrupt is generated when TXFE = 1 in the LPUART_ISR register

Bit 29 **FIFOEN**: FIFO mode enable
This bit is set and cleared by software.
0: FIFO mode is disabled.
1: FIFO mode is enabled.
Bit 28  **M1**: Word length  
This bit must be used in conjunction with bit 12 (M0) to determine the word length. It is set or cleared by software.
- M[1:0] = '00': 1 Start bit, 8 Data bits, n Stop bit
- M[1:0] = '01': 1 Start bit, 9 Data bits, n Stop bit
- M[1:0] = '10': 1 Start bit, 7 Data bits, n Stop bit

This bit can only be written when the LPUART is disabled (UE = 0).

*Note: In 7-bit data length mode, the Smartcard mode, LIN master mode and Auto baud rate (0x7F and 0x55 frames detection) are not supported.*

Bits 27:26  Reserved, must be kept at reset value.

Bits 25:21  **DEAT[4:0]**: Driver enable assertion time  
This 5-bit value defines the time between the activation of the DE (Driver Enable) signal and the beginning of the start bit. It is expressed in lpuart_ker_ck clock cycles. For more details, refer Section 48.5.20: RS232 Hardware flow control and RS485 Driver Enable.

This bitfield can only be written when the LPUART is disabled (UE = 0).

Bits 20:16  **DEDT[4:0]**: Driver enable deassertion time  
This 5-bit value defines the time between the end of the last stop bit, in a transmitted message, and the de-activation of the DE (Driver Enable) signal. It is expressed in lpuart_ker_ck clock cycles. For more details, refer Section 49.4.13: RS232 Hardware flow control and RS485 Driver Enable.

If the LPUART_TDR register is written during the DEDT time, the new data is transmitted only when the DEDT and DEAT times have both elapsed.

This bitfield can only be written when the LPUART is disabled (UE = 0).

Bit 15  Reserved, must be kept at reset value.

Bit 14  **CMIE**: Character match interrupt enable  
This bit is set and cleared by software.
- 0: Interrupt is inhibited
- 1: A LPUART interrupt is generated when the CMF bit is set in the LPUART_ISR register.

Bit 13  **MME**: Mute mode enable  
This bit activates the Mute mode function of the LPUART. When set, the LPUART can switch between the active and Mute modes, as defined by the WAKE bit. It is set and cleared by software.
- 0: Receiver in active mode permanently
- 1: Receiver can switch between Mute mode and active mode.

Bit 12  **M0**: Word length  
This bit is used in conjunction with bit 28 (M1) to determine the word length. It is set or cleared by software (refer to bit 28 (M1) description).

This bit can only be written when the LPUART is disabled (UE = 0).

Bit 11  **WAKE**: Receiver wake-up method  
This bit determines the LPUART wake-up method from Mute mode. It is set or cleared by software.
- 0: Idle line
- 1: Address mark

This bitfield can only be written when the LPUART is disabled (UE = 0).
Bit 10 **PCE:** Parity control enable

This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1; 8th bit if M = 0) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).

0: Parity control disabled
1: Parity control enabled

This bitfield can only be written when the LPUART is disabled (UE = 0).

Bit 9 **PS:** Parity selection

This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.

0: Even parity
1: Odd parity

This bitfield can only be written when the LPUART is disabled (UE = 0).

Bit 8 **PEIE:** PE interrupt enable

This bit is set and cleared by software.

0: Interrupt is inhibited
1: An LPUART interrupt is generated whenever PE = 1 in the LPUART_ISR register

Bit 7 **TXFNEIE:** TXFIFO not full interrupt enable

This bit is set and cleared by software.

0: Interrupt is inhibited
1: A LPUART interrupt is generated whenever TXE/TXFNF = 1 in the LPUART_ISR register

Bit 6 **TCIE:** Transmission complete interrupt enable

This bit is set and cleared by software.

0: Interrupt is inhibited
1: An LPUART interrupt is generated whenever TC = 1 in the LPUART_ISR register

Bit 5 **RXFNEIE:** RXFIFO not empty interrupt enable

This bit is set and cleared by software.

0: Interrupt is inhibited
1: A LPUART interrupt is generated whenever ORE = 1 or RXNE/RXFNE = 1 in the LPUART_ISR register

Bit 4 **IDLEIE:** IDLE interrupt enable

This bit is set and cleared by software.

0: Interrupt is inhibited
1: An LPUART interrupt is generated whenever IDLE = 1 in the LPUART_ISR register

Bit 3 **TE:** Transmitter enable

This bit enables the transmitter. It is set and cleared by software.

0: Transmitter is disabled
1: Transmitter is enabled

**Note:** During transmission, a low pulse on the TE bit (“0” followed by “1”) sends a preamble (idle line) after the current word. In order to generate an idle character, the TE must not be immediately written to 1. In order to ensure the required duration, the software can poll the TEACK bit in the LPUART_ISR register.

When TE is set there is a 1 bit-time delay before the transmission starts.
Bit 2  **RE**: Receiver enable
This bit enables the receiver. It is set and cleared by software.
- 0: Receiver is disabled
- 1: Receiver is enabled and begins searching for a start bit

Bit 1  **UESM**: LPUART enable in Stop mode
When this bit is cleared, the LPUART is not able to wake up the MCU from low-power mode. When this bit is set, the LPUART is able to wake up the MCU from low-power mode, provided that the LPUART clock selection is HSI or LSE in the RCC.
- 0: LPUART not able to wake up the MCU from low-power mode.
- 1: LPUART able to wake up the MCU from low-power mode. When this function is active, the clock source for the LPUART must be HSI or LSE (see RCC chapter)

**Note:** It is recommended to set the UESM bit just before entering low-power mode and clear it on exit from low-power mode.

Bit 0  **UE**: LPUART enable
When this bit is cleared, the LPUART prescalers and outputs are stopped immediately, and current operations are discarded. The configuration of the LPUART is kept, but all the status flags, in the LPUART_ISR are reset. This bit is set and cleared by software.
- 0: LPUART prescaler and outputs disabled, low-power mode
- 1: LPUART enabled

**Note:** To enter low-power mode without generating errors on the line, the TE bit must be reset before and the software must wait for the TC bit in the LPUART_ISR to be set before resetting the UE bit.

The DMA requests are also reset when **UE** = 0 so the DMA channel must be disabled before resetting the **UE** bit.

### 49.7.2  LPUART control register 1 [alternate] (LPUART_CR1)

Address offset: 0x00
Reset value: 0x0000 0000

The same register can be used in FIFO mode enabled (previous section) and FIFO mode disabled (this section).

#### FIFO mode disabled

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Reset value</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FIFO EN</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>M1</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>Res</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Res</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Res</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>Res</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Res</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Res</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>DEAT[4:0]</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>DEDT[4:0]</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>CMIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>MME</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>MD</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>WAKE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>PCE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>PS</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>PEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>TXEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>TCIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>RXNEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>IDLEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>TE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>RE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>UESM</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>UE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>PS</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>PEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>TXEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>TCIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>RXNEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>IDLEIE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>TE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RE</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>UESM</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>UE</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

Bit 29  **FIFOEN**: FIFO mode enable
This bit is set and cleared by software.
0: FIFO mode is disabled.
1: FIFO mode is enabled.

Bit 28  **M1**: Word length
This bit must be used in conjunction with bit 12 (M0) to determine the word length. It is set or cleared by software.
M[1:0] = '00': 1 Start bit, 8 Data bits, n Stop bit
M[1:0] = '01': 1 Start bit, 9 Data bits, n Stop bit
M[1:0] = '10': 1 Start bit, 7 Data bits, n Stop bit
This bit can only be written when the LPUART is disabled (UE = 0).

Note: In 7-bit data length mode, the Smartcard mode, LIN master mode and Auto baud rate (0x7F and 0x55 frames detection) are not supported.

Bits 27:26  Reserved, must be kept at reset value.

Bits 25:21  **DEAT[4:0]**: Driver enable assertion time
This 5-bit value defines the time between the activation of the DE (Driver Enable) signal and the beginning of the start bit. It is expressed in lpuart_ker_ck clock cycles. For more details, refer Section 48.5.20: RS232 Hardware flow control and RS485 Driver Enable.
This bitfield can only be written when the LPUART is disabled (UE = 0).

Bits 20:16  **DEDT[4:0]**: Driver enable deassertion time
This 5-bit value defines the time between the end of the last stop bit, in a transmitted message, and the de-activation of the DE (Driver Enable) signal. It is expressed in lpuart_ker_ck clock cycles. For more details, refer Section 49.4.13: RS232 Hardware flow control and RS485 Driver Enable.
If the LPUART_TDR register is written during the DEDT time, the new data is transmitted only when the DEDT and DEAT times have both elapsed.
This bitfield can only be written when the LPUART is disabled (UE = 0).

Bit 15  Reserved, must be kept at reset value.

Bit 14  **CMIE**: Character match interrupt enable
This bit is set and cleared by software.
0: Interrupt is inhibited
1: A LPUART interrupt is generated when the CMF bit is set in the LPUART_ISR register.

Bit 13  **MME**: Mute mode enable
This bit activates the Mute mode function of the LPUART. When set, the LPUART can switch between the active and Mute modes, as defined by the WAKE bit. It is set and cleared by software.
0: Receiver in active mode permanently
1: Receiver can switch between Mute mode and active mode.

Bit 12  **M0**: Word length
This bit is used in conjunction with bit 28 (M1) to determine the word length. It is set or cleared by software (refer to bit 28 (M1) description).
This bit can only be written when the LPUART is disabled (UE = 0).
Bit 11  **WAKE**: Receiver wake-up method
This bit determines the LPUART wake-up method from Mute mode. It is set or cleared by software.
0: Idle line
1: Address mark
This bitfield can only be written when the LPUART is disabled (UE = 0).

Bit 10  **PCE**: Parity control enable
This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1; 8th bit if M = 0) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).
0: Parity control disabled
1: Parity control enabled
This bitfield can only be written when the LPUART is disabled (UE = 0).

Bit 9  **PS**: Parity selection
This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.
0: Even parity
1: Odd parity
This bitfield can only be written when the LPUART is disabled (UE = 0).

Bit 8  **PEIE**: PE interrupt enable
This bit is set and cleared by software.
0: Interrupt is inhibited
1: An LPUART interrupt is generated whenever PE = 1 in the LPUART_ISR register

Bit 7  **TXEIE**: Transmit data register empty
This bit is set and cleared by software.
0: Interrupt is inhibited
1: A LPUART interrupt is generated whenever TXE/TXFNF = 1 in the LPUART_ISR register

Bit 6  **TCIE**: Transmission complete interrupt enable
This bit is set and cleared by software.
0: Interrupt is inhibited
1: An LPUART interrupt is generated whenever TC = 1 in the LPUART_ISR register

Bit 5  **RXNEIE**: Receive data register not empty
This bit is set and cleared by software.
0: Interrupt is inhibited
1: A LPUART interrupt is generated whenever ORE = 1 or RXNE/RXFNE = 1 in the LPUART_ISR register

Bit 4  **IDLEIE**: IDLE interrupt enable
This bit is set and cleared by software.
0: Interrupt is inhibited
1: An LPUART interrupt is generated whenever IDLE = 1 in the LPUART_ISR register
Bit 3 **TE**: Transmitter enable
This bit enables the transmitter. It is set and cleared by software.
0: Transmitter is disabled
1: Transmitter is enabled

*Note*: During transmission, a low pulse on the TE bit ("0" followed by "1") sends a preamble (idle line) after the current word. In order to generate an idle character, the TE must not be immediately written to 1. In order to ensure the required duration, the software can poll the TEACK bit in the LPUART_ISR register.

When TE is set there is a 1 bit-time delay before the transmission starts.

Bit 2 **RE**: Receiver enable
This bit enables the receiver. It is set and cleared by software.
0: Receiver is disabled
1: Receiver is enabled and begins searching for a start bit

Bit 1 **UESM**: LPUART enable in Stop mode
When this bit is cleared, the LPUART is not able to wake up the MCU from low-power mode.
When this bit is set, the LPUART is able to wake up the MCU from low-power mode, provided that the LPUART clock selection is HSI or LSE in the RCC.
This bit is set and cleared by software.
0: LPUART not able to wake up the MCU from low-power mode.
1: LPUART able to wake up the MCU from low-power mode. When this function is active, the clock source for the LPUART must be HSI or LSE (see RCC chapter)

*Note*: It is recommended to set the UESM bit just before entering low-power mode and clear it on exit from low-power mode.

Bit 0 **UE**: LPUART enable
When this bit is cleared, the LPUART prescalers and outputs are stopped immediately, and current operations are discarded. The configuration of the LPUART is kept, but all the status flags, in the LPUART_ISR are reset. This bit is set and cleared by software.
0: LPUART prescaler and outputs disabled, low-power mode
1: LPUART enabled

*Note*: To enter low-power mode without generating errors on the line, the TE bit must be reset before and the software must wait for the TC bit in the LPUART_ISR to be set before resetting the UE bit.

The DMA requests are also reset when UE = 0 so the DMA channel must be disabled before resetting the UE bit.

### 49.7.3 LPUART control register 2 (LPUART_CR2)

**Address offset**: 0x04

**Reset value**: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
</tr>
</tbody>
</table>

**Notes**: Stop [1:0] and ADDM7 are not used by the LPUART when using SPI mode.

**Bit 3**: ADDM7
This bit enables the addressee to be sent in the first byte of the transmit frame. When this bit is set, the ADDM7 bit of the ADDM field in the LPUART_TXCTRL register is set.
0: ADDM7 bit is not sent in the transmit frame
1: ADDM7 bit is sent in the transmit frame

**Bit 2**: SWAP
This bit is used to swap the stop bits (00 or 01) sent by the LPUART.
0: No swap of stop bits
1: Swap of stop bits

**Bit 1**: ADDM7
This bit is used to send the addressee in the first byte of the transmit frame.
0: No addressee is sent in the transmit frame
1: Addressee is sent in the transmit frame

**Bit 0**: Reserved
Bits 31:24 **ADD[7:0]:** Address of the LPUART node
These bits give the address of the LPUART node in Mute mode or a character code to be recognized in low-power or Run mode:

- In Mute mode: they are used in multiprocessor communication to wake up from Mute mode with 4-bit/7-bit address mark detection. The MSB of the character sent by the transmitter should be equal to 1. In 4-bit address mark detection, only ADD[3:0] bits are used.
- In low-power mode: they are used for wake up from low-power mode on character match. When WUS[1:0] is programmed to 0b00 (WUF active on address match), the wake-up from low-power mode is performed when the received character corresponds to the character programmed through ADD[6:0] or ADD[3:0] bitfield (depending on ADDM7 bit), and WUF interrupt is enabled by setting WUFIE bit. The MSB of the character sent by transmitter should be equal to 1.
- In Run mode with Mute mode inactive (for example, end-of-block detection in ModBus protocol): the whole received character (8 bits) is compared to ADD[7:0] value and CMF flag is set on match. An interrupt is generated if the CMIE bit is set.

These bits can only be written when the reception is disabled (RE = 0) or when the USART is disabled (UE = 0).

**Bits 23:20** Reserved, must be kept at reset value.

**Bit 19 MSBFIRST:** Most significant bit first
This bit is set and cleared by software.
0: data is transmitted/received with data bit 0 first, following the start bit.
1: data is transmitted/received with the MSB (bit 7/8) first, following the start bit.
This bitfield can only be written when the LPUART is disabled (UE = 0).

**Bit 18 DATAINV:** Binary data inversion
This bit is set and cleared by software.
0: Logical data from the data register are send/received in positive/direct logic. (1 = H, 0 = L)
1: Logical data from the data register are send/received in negative/inverse logic. (1 = L, 0 = H).
The parity bit is also inverted.
This bitfield can only be written when the LPUART is disabled (UE = 0).

**Bit 17 TXINV:** TX pin active level inversion
This bit is set and cleared by software.
0: TX pin signal works using the standard logic levels (VDD = 1/idle, Gnd = 0/mark)
1: TX pin signal values are inverted (VDD = 0/mark, Gnd = 1/idle).
This enables the use of an external inverter on the TX line.
This bitfield can only be written when the LPUART is disabled (UE = 0).

**Bit 16 RXINV:** RX pin active level inversion
This bit is set and cleared by software.
0: RX pin signal works using the standard logic levels (VDD = 1/idle, Gnd = 0/mark)
1: RX pin signal values are inverted (VDD = 0/mark, Gnd = 1/idle).
This enables the use of an external inverter on the RX line.
This bitfield can only be written when the LPUART is disabled (UE = 0).

**Bit 15 SWAP:** Swap TX/RX pins
This bit is set and cleared by software.
0: TX/RX pins are used as defined in standard pinout
1: The TX and RX pins functions are swapped. This enables to work in the case of a cross-wired connection to another UART.
This bitfield can only be written when the LPUART is disabled (UE = 0).

**Bit 14 Reserved, must be kept at reset value.**
Bits 13:12 **STOP[1:0]**: STOP bits
These bits are used for programming the stop bits.
00: 1 stop bit
01: Reserved.
10: 2 stop bits
11: Reserved
This bitfield can only be written when the LPUART is disabled (UE = 0).

Bits 11:5 Reserved, must be kept at reset value.

Bit 4 **ADDM7**: 7-bit address detection/4-bit address detection
This bit is for selection between 4-bit address detection or 7-bit address detection.
0: 4-bit address detection
1: 7-bit address detection (in 8-bit data mode)
This bit can only be written when the LPUART is disabled (UE = 0)

**Note:** In 7-bit and 9-bit data modes, the address detection is done on 6-bit and 8-bit address (ADD[5:0] and ADD[7:0]) respectively.

Bits 3:0 Reserved, must be kept at reset value.

### 49.7.4 LPUART control register 3 (LPUART_CR3)

Address offset: 0x08
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEP  DEM  DDRE  OVRDI  CTSIE  CTSE  RTSE  DMAT  DMAR  Res.  Res.  HDSEL  Res.  Res.  EIE</td>
</tr>
<tr>
<td>rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw</td>
</tr>
</tbody>
</table>

RM0433 Rev 8
Bits 31:29 **TXFTCFG[2:0]**: TXFIFO threshold configuration
- 000: TXFIFO reaches 1/8 of its depth.
- 001: TXFIFO reaches 1/4 of its depth.
- 110: TXFIFO reaches 1/2 of its depth.
- 100: TXFIFO reaches 7/8 of its depth.
- 101: TXFIFO becomes empty.
- Remaining combinations: Reserved.

Bit 28 **RXFTIE**: RXFIFO threshold interrupt enable
- This bit is set and cleared by software.
- 0: Interrupt is inhibited
- 1: An LPUART interrupt is generated when Receive FIFO reaches the threshold programmed in RXFTCFG.

Bits 27:25 **RXFTCFG[2:0]**: Receive FIFO threshold configuration
- 000: Receive FIFO reaches 1/8 of its depth.
- 001: Receive FIFO reaches 1/4 of its depth.
- 110: Receive FIFO reaches 1/2 of its depth.
- 011: Receive FIFO reaches 3/4 of its depth.
- 100: Receive FIFO reaches 7/8 of its depth.
- 101: Receive FIFO becomes full.
- Remaining combinations: Reserved.

Bit 24 Reserved, must be kept at reset value.

Bit 23 **TXFTIE**: TXFIFO threshold interrupt enable
- This bit is set and cleared by software.
- 0: Interrupt is inhibited
- 1: A LPUART interrupt is generated when TXFIFO reaches the threshold programmed in TXFTCFG.

Bit 22 **WUFIE**: Wake-up from low-power mode interrupt enable
- This bit is set and cleared by software.
- 0: Interrupt is inhibited
- 1: An LPUART interrupt is generated whenever WUF = 1 in the LPUART_ISR register

Note: **WUFIE must be set before entering in low-power mode.**
- The WUF interrupt is active only in low-power mode.
- If the LPUART does not support the wake-up from Stop feature, this bit is reserved and must be kept at reset value. Refer to Section 48.4: USART implementation.

Bits 21:20 **WUS[1:0]**: Wake-up from low-power mode interrupt flag selection
- This bitfield specifies the event which activates the WUF (wake-up from low-power mode flag).
- 00: WUF active on address match (as defined by ADD[7:0] and ADDM7)
- 01: Reserved.
- 10: WUF active on Start bit detection
- 11: WUF active on RXNE.
- This bitfield can only be written when the LPUART is disabled (UE = 0).

Note: **If the LPUART does not support the wake-up from Stop feature, this bit is reserved and must be kept at reset value.** Refer to Section 48.4: USART implementation.

Bits 19:16 Reserved, must be kept at reset value.
Bit 15 **DEP**: Driver enable polarity selection
0: DE signal is active high.
1: DE signal is active low.
This bit can only be written when the LPUART is disabled (UE = 0).

Bit 14 **DEM**: Driver enable mode
This bit enables the user to activate the external transceiver control, through the DE signal.
0: DE function is disabled.
1: DE function is enabled. The DE signal is output on the RTS pin.
This bit can only be written when the LPUART is disabled (UE = 0).

Bit 13 **DDRE**: DMA disable on reception error
0: DMA is not disabled in case of reception error. The corresponding error flag is set but
RXNE is kept 0 preventing from overrun. As a consequence, the DMA request is not
asserted, so the erroneous data is not transferred (no DMA request), but next correct
received data is transferred.
1: DMA is disabled following a reception error. The corresponding error flag is set, as well as
RXNE. The DMA request is masked until the error flag is cleared. This means that the
software must first disable the DMA request (DMAR = 0) or clear RXNE before clearing
the error flag.
This bit can only be written when the LPUART is disabled (UE = 0).
*Note: The reception errors are: parity error, framing error or noise error.*

Bit 12 **OVRDIS**: Overrun disable
This bit is used to disable the receive overrun detection.
0: Overrun Error Flag, ORE is set when received data is not read before receiving new data.
1: Overrun functionality is disabled. If new data is received while the RXNE flag is still set
the ORE flag is not set and the new received data overwrites the previous content of the
LPUART_RDR register.
This bit can only be written when the LPUART is disabled (UE = 0).
*Note: This control bit enables checking the communication flow w/o reading the data.*

Bit 11 Reserved, must be kept at reset value.

Bit 10 **CTSIE**: CTS interrupt enable
0: Interrupt is inhibited
1: An interrupt is generated whenever CTSIF = 1 in the LPUART_ISR register

Bit 9 **CTSE**: CTS enable
0: CTS hardware flow control disabled
1: CTS mode enabled, data is only transmitted when the CTS input is deasserted (tied to 0).
If the CTS input is asserted while data is being transmitted, then the transmission is
completed before stopping. If data is written into the data register while CTS is asserted, the
transmission is postponed until CTS is deasserted.
This bit can only be written when the LPUART is disabled (UE = 0)

Bit 8 **RTSE**: RTS enable
0: RTS hardware flow control disabled
1: RTS output enabled, data is only requested when there is space in the receive buffer. The
transmission of data is expected to cease after the current character has been transmitted.
The RTS output is deasserted (pulled to 0) when data can be received.
This bit can only be written when the LPUART is disabled (UE = 0).

Bit 7 **DMAT**: DMA enable transmitter
This bit is set/reset by software
0: DMA mode is disabled for transmission
1: DMA mode is enabled for transmission
Bit 6 **DMAR**: DMA enable receiver
   This bit is set/reset by software
   1: DMA mode is enabled for reception
   0: DMA mode is disabled for reception

Bits 5:4 Reserved, must be kept at reset value.

Bit 3 **HDSEL**: Half-duplex selection
   Selection of Single-wire Half-duplex mode
   0: Half duplex mode is not selected
   1: Half duplex mode is selected
   This bit can only be written when the LPUART is disabled (UE = 0).

Bits 2:1 Reserved, must be kept at reset value.

Bit 0 **EIE**: Error interrupt enable
   Error Interrupt Enable Bit is required to enable interrupt generation in case of a framing error,
   overrun error or noise flag (FE = 1 or ORE = 1 or NE = 1 in the LPUART_ISR register).
   0: Interrupt is inhibited
   1: An interrupt is generated when FE = 1 or ORE = 1 or NE = 1 in the LPUART_ISR register.

### 49.7.5 LPUART baud rate register (LPUART_BRR)

This register can only be written when the LPUART is disabled (UE = 0). It may be automatically updated by hardware in auto baud rate detection mode.

Address offset: 0x0C

Reset value: 0x0000 0000

| Bit 31:20 | Reserved, must be kept at reset value. |
| Bit 19:0  | **BRR[19:0]**: LPUART baud rate |

**Note:**
It is forbidden to write values lower than 0x300 in the LPUART_BRR register.

Provided that **LPUART_BRR** must be $\geq 0x300$ and **LPUART_BRR** is 20 bits, a care should be taken when generating high baud rates using high fck values. fck must be in the range $[3 \times \text{baud rate} \ldots 4096 \times \text{baud rate}]$. 

---

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

| Bit 31:16 | Reserved, must be kept at reset value. |
| Bit 15:0  | **BRR[15:0]** |

```

| Bit 31:20 | Reserved, must be kept at reset value. |
| Bit 19:0  | **BRR[19:0]**: LPUART baud rate |

**Note:**
It is forbidden to write values lower than 0x300 in the LPUART_BRR register.

Provided that **LPUART_BRR** must be $\geq 0x300$ and **LPUART_BRR** is 20 bits, a care should be taken when generating high baud rates using high fck values. fck must be in the range $[3 \times \text{baud rate} \ldots 4096 \times \text{baud rate}]$. 

---

2144/3353 RM0433 Rev 8
49.7.6 LPUART request register (LPUART_RQR)

Address offset: 0x18
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TXFRQ</td>
<td>RXFRQ</td>
<td>MMRQ</td>
<td>SBKRQ</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:5 Reserved, must be kept at reset value.

Bit 4 TXFRQ: Transmit data flush request
This bit is used when FIFO mode is enabled. TXFRQ bit is set to flush the whole FIFO. This sets the flag TXFE (TXFIFO empty, bit 23 in the LPUART_ISR register).

Note: In FIFO mode, the TXFNF flag is reset during the flush request until TxFIFO is empty in order to ensure that no data are written in the data register.

Bit 3 RXFRQ: Receive data flush request
Writing 1 to this bit clears the RXNE flag.
This enables discarding the received data without reading it, and avoid an overrun condition.

Bit 2 MMRQ: Mute mode request
Writing 1 to this bit puts the LPUART in Mute mode and resets the RWU flag.

Bit 1 SBKRQ: Send break request
Writing 1 to this bit sets the SBKF flag and request to send a BREAK on the line, as soon as the transmit machine is available.

Note: If the application needs to send the break character following all previously inserted data, including the ones not yet transmitted, the software should wait for the TXE flag assertion before setting the SBKRQ bit.

Bit 0 Reserved, must be kept at reset value.

49.7.7 LPUART interrupt and status register (LPUART_ISR)

Address offset: 0x1C
Reset value: 0x0080 00C0

The same register can be used in FIFO mode enabled (this section) and FIFO mode disabled (next section).

FIFO mode enabled

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TXFT</td>
<td>RXFT</td>
<td>RXFF</td>
<td>TXFE</td>
<td>REACK</td>
<td>TEACK</td>
<td>WUF</td>
<td>RWU</td>
<td>SBKF</td>
<td>CMF</td>
<td>BUSY</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:28 Reserved, must be kept at reset value.

Bit 27 **TXFT**: TXFIFO threshold flag
This bit is set by hardware when the TXFIFO reaches the threshold programmed in TXFTCFG in LPUART_CR3 register i.e. the TXFIFO contains TXFTCFG empty locations. An interrupt is generated if the TXFTIE bit = 1 (bit 31) in the LPUART_CR3 register.

0: TXFIFO does not reach the programmed threshold.
1: TXFIFO reached the programmed threshold.

Bit 26 **RXFT**: RXFIFO threshold flag
This bit is set by hardware when the RXFIFO reaches the threshold programmed in RXFTCFG in LPUART_CR3 register i.e. the Receive FIFO contains RXFTCFG data. An interrupt is generated if the RXFTIE bit = 1 (bit 27) in the LPUART_CR3 register.

0: Receive FIFO does not reach the programmed threshold.
1: Receive FIFO reached the programmed threshold.

Bit 25 Reserved, must be kept at reset value.

Bit 24 **RXFF**: RXFIFO full
This bit is set by hardware when the number of received data corresponds to RXFIFO size + 1 (RXFIFO full + 1 data in the LPUART_RDR register.
An interrupt is generated if the RXFFIE bit = 1 in the LPUART_CR1 register.

0: RXFIFO is not full
1: RXFIFO is full

Bit 23 **TXFE**: TXFIFO empty
This bit is set by hardware when TXFIFO is empty. When the TXFIFO contains at least one data, this flag is cleared. The TXFE flag can also be set by writing 1 to the bit TXFRQ (bit 4) in the LPUART_RQR register.
An interrupt is generated if the TXFEIE bit = 1 (bit 30) in the LPUART_CR1 register.

0: TXFIFO is not empty
1: TXFIFO is empty

Bit 22 **REACK**: Receive enable acknowledge flag
This bit is set/reset by hardware, when the Receive Enable value is taken into account by the LPUART.
It can be used to verify that the LPUART is ready for reception before entering low-power mode.

*Note: If the LPUART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value.*

Bit 21 **TEACK**: Transmit enable acknowledge flag
This bit is set/reset by hardware, when the Transmit Enable value is taken into account by the LPUART.
It can be used when an idle frame request is generated by writing TE = 0, followed by TE = 1 in the LPUART_CR1 register, in order to respect the TE = 0 minimum period.

Bit 20 **WUF**: Wake-up from low-power mode flag
This bit is set by hardware, when a wake-up event is detected. The event is defined by the WUS bitfield. It is cleared by software, writing a 1 to the WUCF in the LPUART_ICR register.
An interrupt is generated if WUFIE = 1 in the LPUART_CR3 register.

*Note: When UESM is cleared, WUF flag is also cleared.*

The WUF interrupt is active only in low-power mode.

*If the LPUART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value*
Bit 19 RWU: Receiver wake-up from Mute mode
This bit indicates if the LPUART is in Mute mode. It is cleared/set by hardware when a wake-up/mute sequence is recognized. The Mute mode control sequence (address or IDLE) is selected by the WAKE bit in the LPUART_CR1 register. When wake-up on IDLE mode is selected, this bit can only be set by software, writing 1 to the MMRQ bit in the LPUART_RQR register.
0: Receiver in Active mode
1: Receiver in Mute mode
Note: If the LPUART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value.

Bit 18 SBKF: Send break flag
This bit indicates that a send break character was requested. It is set by software, by writing 1 to the SBKRQ bit in the LPUART_CR3 register. It is automatically reset by hardware during the stop bit of break transmission.
0: Break character transmitted
1: Break character requested by setting SBKRQ bit in LPUART_RQR register

Bit 17 CMF: Character match flag
This bit is set by hardware, when a character defined by ADD[7:0] is received. It is cleared by software, writing 1 to the CMCF in the LPUART_ICR register. An interrupt is generated if CMIE = 1 in the LPUART_CR1 register.
0: No Character match detected
1: Character Match detected

Bit 16 BUSY: Busy flag
This bit is set and reset by hardware. It is active when a communication is ongoing on the RX line (successful start bit detected). It is reset at the end of the reception (successful or not).
0: LPUART is idle (no reception)
1: Reception on going

Bits 15:11 Reserved, must be kept at reset value.

Bit 10 CTS: CTS flag
This bit is set/reset by hardware. It is an inverted copy of the status of the CTS input pin.
0: CTS line set
1: CTS line reset
Note: If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.

Bit 9 CTSIF: CTS interrupt flag
This bit is set by hardware when the CTS input toggles, if the CTSE bit is set. It is cleared by software, by writing 1 to the CTS_CF bit in the LPUART_ICR register. An interrupt is generated if CTSIE = 1 in the LPUART_CR3 register.
0: No change occurred on the CTS status line
1: A change occurred on the CTS status line
Note: If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.

Bit 8 Reserved, must be kept at reset value.
Bit 7 **TXFNF**: TXFIFO not full

TXFNF is set by hardware when TXFIFO is not full, and so data can be written in the LPUART_TDR. Every write in the LPUART_TDR places the data in the TXFIFO. This flag remains set until the TXFIFO is full. When the TXFIFO is full, this flag is cleared indicating that data can not be written into the LPUART_TDR.

The TXFNF is kept reset during the flush request until TXFIFO is empty. After sending the flush request (by setting TXFRQ bit), the flag TXFNF should be checked prior to writing in TXFIFO (TXFNF and TXFE are set at the same time).

An interrupt is generated if the TXFNFIE bit = 1 in the LPUART_CR1 register.

0: Data register is full/Transmit FIFO is full.
1: Data register/Transmit FIFO is not full.

*Note: This bit is used during single buffer transmission.*

Bit 6 **TC**: Transmission complete

This bit is set by hardware if the transmission of a frame containing data is complete and if TXFF is set. An interrupt is generated if TCIE = 1 in the LPUART_CR1 register. It is cleared by software, writing 1 to the TCCF in the LPUART_ICR register or by a write to the LPUART_TDR register.

An interrupt is generated if TCIE = 1 in the LPUART_CR1 register.

0: Transmission is not complete
1: Transmission is complete

*Note: If TE bit is reset and no transmission is on going, the TC bit is set immediately.*

Bit 5 **RXFNE**: RXFIFO not empty

RXFNE bit is set by hardware when the RXFIFO is not empty, and so data can be read from the LPUART_RDR register. Every read of the LPUART_RDR frees a location in the RXFIFO. It is cleared when the RXFIFO is empty.

The RXFNE flag can also be cleared by writing 1 to the RXFRQ in the LPUART_RQR register.

An interrupt is generated if RXFNEIE = 1 in the LPUART_CR1 register.

0: Data is not received
1: Received data is ready to be read.

Bit 4 **IDLE**: Idle line detected

This bit is set by hardware when an Idle line is detected. An interrupt is generated if IDLEIE = 1 in the LPUART_CR1 register. It is cleared by software, writing 1 to the IDLECF in the LPUART_ICR register.

0: No Idle line is detected
1: Idle line is detected

*Note: The IDLE bit is not set again until the RXFNE bit has been set (i.e. a new idle line occurs).*

*If Mute mode is enabled (MME = 1), IDLE is set if the LPUART is not mute (RWU = 0), whatever the Mute mode selected by the WAKE bit. If RWU = 1, IDLE is not set.*
Bit 3 **ORE**: Overrun error

This bit is set by hardware when the data currently being received in the shift register is ready to be transferred into the LPUART_RDR register while RXFF = 1. It is cleared by a software, writing 1 to the ORECF, in the LPUART_ICR register.

An interrupt is generated if RXFNEIE = 1 or EIE = 1 in the LPUART_CR1 register, or EIE = 1 in the LPUART_CR3 register.

0: No overrun error
1: Overrun error is detected

Note: When this bit is set, the LPUART_RDR register content is not lost but the shift register is overwritten. An interrupt is generated if the ORE flag is set during multi buffer communication if the EIE bit is set.

This bit is permanently forced to 0 (no overrun detection) when the bit OVRDIS is set in the LPUART_CR3 register.

Bit 2 **NE**: Start bit noise detection flag

This bit is set by hardware when noise is detected on the start bit of a received frame. It is cleared by software, writing 1 to the NECF bit in the LPUART_ICR register.

0: No noise is detected
1: Noise is detected

Note: This bit does not generate an interrupt as it appears at the same time as the RXFNE bit which itself generates an interrupt. An interrupt is generated when the NE flag is set during multi buffer communication if the EIE bit is set.

This error is associated with the character in the LPUART_RDR.

Bit 1 **FE**: Framing error

This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by software, writing 1 to the FECF bit in the LPUART_ICR register.

When transmitting data in Smartcard mode, this bit is set when the maximum number of transmit attempts is reached without success (the card NACKs the data frame).

An interrupt is generated if EIE = 1 in the LPUART_CR3 register.

0: No Framing error is detected
1: Framing error or break character is detected

Note: This error is associated with the character in the LPUART_RDR.

Bit 0 **PE**: Parity error

This bit is set by hardware when a parity error occurs in receiver mode. It is cleared by software, writing 1 to the PECF in the LPUART_ICR register.

An interrupt is generated if PEIE = 1 in the LPUART_CR1 register.

0: No parity error
1: Parity error

Note: This error is associated with the character in the LPUART_RDR.
49.7.8 **LPUART interrupt and status register [alternate] (LPUART_ISR)**

Address offset: 0x1C  
Reset value: 0x0000 00C0

The same register can be used in FIFO mode enabled (previous section) and FIFO mode disabled (this section).

### FIFO mode disabled

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

**Bit 22 REACK:** Receive enable acknowledge flag  
This bit is set/reset by hardware when the Receive Enable value is taken into account by the LPUART.  
It can be used to verify that the LPUART is ready for reception before entering low-power mode.  
*Note: If the LPUART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value.*

**Bit 21 TEACK:** Transmit enable acknowledge flag  
This bit is set/reset by hardware, when the Transmit Enable value is taken into account by the LPUART.  
It can be used when an idle frame request is generated by writing TE = 0, followed by TE = 1 in the LPUART_CR1 register, in order to respect the TE = 0 minimum period.

**Bit 20 WUF:** Wake-up from low-power mode flag  
This bit is set by hardware, when a wake-up event is detected. The event is defined by the WUS bitfield. It is cleared by software, writing a 1 to the WUCF in the LPUART_ICR register. An interrupt is generated if WUFIE = 1 in the LPUART_CR3 register.  
*Note: When UESM is cleared, WUF flag is also cleared.*  
The WUF interrupt is active only in low-power mode.  
*If the LPUART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value.*

**Bit 19 RWU:** Receiver wake-up from Mute mode  
This bit indicates if the LPUART is in Mute mode. It is cleared/set by hardware when a wake-up/mute sequence is recognized. The Mute mode control sequence (address or IDLE) is selected by the WAKE bit in the LPUART_CR1 register.  
When wake-up on IDLE mode is selected, this bit can only be set by software, writing 1 to the MMRQ bit in the LPUART_RQR register.  
0: Receiver in active mode  
1: Receiver in Mute mode  
*Note: If the LPUART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value.*
Bit 18  **SBKF**: Send break flag
  This bit indicates that a send break character was requested. It is set by software, by writing 1 to the SBKRQ bit in the LPUART_CR3 register. It is automatically reset by hardware during the stop bit of break transmission.
  0: Break character transmitted
  1: Break character requested by setting SBKRQ bit in LPUART_RQR register

Bit 17  **CMF**: Character match flag
  This bit is set by hardware, when a character defined by ADD[7:0] is received. It is cleared by software, writing 1 to the CMCF in the LPUART_ICR register.
  An interrupt is generated if CMIE = 1 in the LPUART_CR1 register.
  0: No Character match detected
  1: Character Match detected

Bit 16  **BUSY**: Busy flag
  This bit is set and reset by hardware. It is active when a communication is ongoing on the RX line (successful start bit detected). It is reset at the end of the reception (successful or not).
  0: LPUART is idle (no reception)
  1: Reception on going

Bits 15:11  Reserved, must be kept at reset value.

Bit 10  **CTS**: CTS flag
  This bit is set/reset by hardware. It is an inverted copy of the status of the CTS input pin.
  0: CTS line set
  1: CTS line reset

  **Note**: *If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.*

Bit 9  **CTSI**: CTS interrupt flag
  This bit is set by hardware when the CTS input toggles, if the CTSE bit is set. It is cleared by software, by writing 1 to the CTSCF bit in the LPUART_ICR register.
  An interrupt is generated if CTSIE = 1 in the LPUART_CR3 register.
  0: No change occurred on the CTS status line
  1: A change occurred on the CTS status line

  **Note**: *If the hardware flow control feature is not supported, this bit is reserved and kept at reset value.*

Bit 8  Reserved, must be kept at reset value.

Bit 7  **TXE**: Transmit data register empty/TXFIFO not full
  TXE is set by hardware when the content of the LPUART_TDR register has been transferred into the shift register. It is cleared by a write to the LPUART_TDR register.
  An interrupt is generated if the TXEIE bit = 1 in the LPUART_CR1 register.
  0: Data register full
  1: Data register not full

  **Note**: *This bit is used during single buffer transmission.*
Bit 6 **TC**: Transmission complete  
This bit is set by hardware if the transmission of a frame containing data is complete and if TXE is set. An interrupt is generated if TCIE = 1 in the LPUART_CR1 register. It is cleared by software, writing 1 to the TCCF in the LPUART_ICR register or by a write to the LPUART_TDR register.  
An interrupt is generated if TCIE = 1 in the LPUART_CR1 register.  
0: Transmission is not complete  
1: Transmission is complete  
*Note:* If TE bit is reset and no transmission is on going, the TC bit is immediately set.

Bit 5 **RXNE**: Read data register not empty  
RXNE bit is set by hardware when the content of the LPUART_RDR shift register has been transferred to the LPUART_RDR register. It is cleared by reading from the LPUART_RDR register. The RXNE flag can also be cleared by writing 1 to the RXFRQ in the LPUART_RQR register.  
An interrupt is generated if RXNEIE = 1 in the LPUART_CR1 register.  
0: Data is not received  
1: Received data is ready to be read.

Bit 4 **IDLE**: Idle line detected  
This bit is set by hardware when an Idle Line is detected. An interrupt is generated if IDLEIE = 1 in the LPUART_CR1 register. It is cleared by software, writing 1 to the IDLECF in the LPUART_ICR register.  
0: No Idle line is detected  
1: Idle line is detected  
*Note:* The IDLE bit is not set again until the RXNE bit has been set (i.e. a new idle line occurs). If Mute mode is enabled (MME = 1), IDLE is set if the LPUART is not mute (RWU = 0), whatever the Mute mode selected by the WAKE bit. If RWU = 1, IDLE is not set.

Bit 3 **ORE**: Overrun error  
This bit is set by hardware when the data currently being received in the shift register is ready to be transferred into the LPUART_RDR register while RXNE = 1. It is cleared by software, writing 1 to the OREC, in the LPUART_ICR register.  
An interrupt is generated if RXNEIE = 1 or EIE = 1 in the LPUART_CR1 register, or EIE = 1 in the LPUART_CR3 register.  
0: No overrun error  
1: Overrun error is detected  
*Note:* When this bit is set, the LPUART_RDR register content is not lost but the shift register is overwritten. An interrupt is generated if the ORE flag is set during multi buffer communication if the EIE bit is set.  
This bit is permanently forced to 0 (no overrun detection) when the bit OVRDIS is set in the LPUART_CR3 register.
Bit 2 **NE**: Start bit noise detection flag

This bit is set by hardware when noise is detected on the start bit of a received frame. It is cleared by software, writing 1 to the NECF bit in the LPUART_ICR register.

0: No noise is detected
1: Noise is detected

*Note*: This bit does not generate an interrupt as it appears at the same time as the RXNE bit which itself generates an interrupt. An interrupt is generated when the NE flag is set during multi buffer communication if the EIE bit is set.

Bit 1 **FE**: Framing error

This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by software, writing 1 to the FECF bit in the LPUART_ICR register.

When transmitting data in Smartcard mode, this bit is set when the maximum number of transmit attempts is reached without success (the card NACKs the data frame).

An interrupt is generated if EIE = 1 in the LPUART_CR3 register.

0: No Framing error is detected
1: Framing error or break character is detected

Bit 0 **PE**: Parity error

This bit is set by hardware when a parity error occurs in receiver mode. It is cleared by software, writing 1 to the PECF in the LPUART_ICR register.

An interrupt is generated if PEIE = 1 in the LPUART_CR1 register.

0: No parity error
1: Parity error

### 49.7.9 LPUART interrupt flag clear register (LPUART_ICR)

Address offset: 0x20

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-21</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>20</td>
<td>WUCF</td>
<td>Wake-up from low-power mode clear flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to this bit clears the WUF flag in the LPUART_ISR register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><em>Note</em>: If the LPUART does not support the wake-up from Stop feature, this bit is reserved and kept at reset value. Refer to Section 48.4: USART implementation.</td>
</tr>
<tr>
<td>19-18</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>17</td>
<td>CMCF</td>
<td>Character match clear flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to this bit clears the CMF flag in the LPUART_ISR register.</td>
</tr>
<tr>
<td>16-10</td>
<td>Reserved</td>
<td>Must be kept at reset value.</td>
</tr>
<tr>
<td>9</td>
<td>CTSCF</td>
<td>CTS clear flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 1 to this bit clears the CTSIF flag in the LPUART_ISR register.</td>
</tr>
</tbody>
</table>
49.7.10 **LPUART receive data register (LPUART_RDR)**

Address offset: 0x24

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:9</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 8:0</td>
<td><strong>RDR[8:0]</strong>: Receive data value</td>
</tr>
<tr>
<td></td>
<td>Contains the received data character.</td>
</tr>
<tr>
<td></td>
<td>The RDR register provides the parallel interface between the input shift register and the internal bus (see <em>Figure 597</em>).</td>
</tr>
<tr>
<td></td>
<td>When receiving with the parity enabled, the value read in the MSB bit is the received parity bit.</td>
</tr>
</tbody>
</table>

49.7.11 **LPUART transmit data register (LPUART_TDR)**

Address offset: 0x28

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 15:0</td>
<td><strong>TDR[15:0]</strong>: Transmit data value</td>
</tr>
<tr>
<td></td>
<td>Contains the data to be transmitted.</td>
</tr>
</tbody>
</table>
49.7.12 LPUART prescaler register (LPUART_PRESC)

This register can only be written when the LPUART is disabled (UE = 0).

Address offset: 0x2C

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PRESCALER[3:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  PRESCALER[3:0]: Clock prescaler

The LPUART input clock can be divided by a prescaler:

- 0000: input clock not divided
- 0001: input clock divided by 2
- 0010: input clock divided by 4
- 0011: input clock divided by 6
- 0100: input clock divided by 8
- 0101: input clock divided by 10
- 0110: input clock divided by 12
- 0111: input clock divided by 16
- 1000: input clock divided by 32
- 1001: input clock divided by 64
- 1010: input clock divided by 128
- 1011: input clock divided by 256

Remaining combinations: Reserved.

Note: When PRESCALER is programmed with a value different of the allowed ones, programmed prescaler value is 1011 i.e. input clock divided by 256.
# LPUART register map

The table below gives the LPUART register map and reset values.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>LPUART_CR1 FIFO mode enabled</td>
<td>Reset value</td>
<td>0x00</td>
<td>LPUART_CR1 FIFO mode disabled</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x04</td>
<td>LPUART_CR2 ADD[7:0]</td>
<td>Reset value</td>
<td>0x08</td>
<td>LPUART_CR3</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0C</td>
<td>LPUART_BRR</td>
<td>Reset value</td>
<td>0x10-0x14</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>LPUART_RQR</td>
<td>Reset value</td>
<td>0x1C</td>
<td>LPUART_ISR FIFO mode enabled</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x20</td>
<td>LPUART_ICR</td>
<td>Reset value</td>
<td>0x28</td>
<td>LPUART_TDR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x28</td>
<td>LPUART_RDR</td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Table 414. LPUART register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>LPUART_CR1 FIFO mode enabled</td>
<td>Reset value</td>
<td>0x00</td>
<td>LPUART_CR1 FIFO mode disabled</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x04</td>
<td>LPUART_CR2 ADD[7:0]</td>
<td>Reset value</td>
<td>0x08</td>
<td>LPUART_CR3</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0C</td>
<td>LPUART_BRR</td>
<td>Reset value</td>
<td>0x10-0x14</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x18</td>
<td>LPUART_RQR</td>
<td>Reset value</td>
<td>0x1C</td>
<td>LPUART_ISR FIFO mode enabled</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x20</td>
<td>LPUART_ICR</td>
<td>Reset value</td>
<td>0x28</td>
<td>LPUART_TDR</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x28</td>
<td>LPUART_RDR</td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Refer to Section 2.3: Memory organization for the register boundary addresses.
50 Serial peripheral interface (SPI)

50.1 Introduction

The serial peripheral interface (SPI) can be used to communicate with external devices while using the specific synchronous protocol. The (SPI) interface supports a half-duplex, full-duplex and simplex synchronous, serial communication with external devices. The interface can be configured as master or slave and is capable of operating in multi slave or multi master configurations. In case of master configuration it provides the communication clock (SCK) to the external slave device. The slave select signal can be provided by the master and accepted by the slave optionally, too. The Motorola data format is used by default, but some other specific modes are supported as well.

50.2 SPI main features

- Full-duplex synchronous transfers on three lines
- Half-duplex synchronous transfer on two lines (with bidirectional data line)
- Simplex synchronous transfers on two lines (with unidirectional data line)
- From 4-bit up to 32-bit data size selection\(^{(a)}\)
- Multi master or multi slave mode capability
- Dual clock domain, separated clock for the peripheral kernel which can be independent of APB bus clock
- 8 master mode baud rate prescalers up to kernel frequency/2
- Protection of configuration and setting
- Hardware or software management of SS for both master and slave
- Adjustable minimum delays between data and between SS and data flow
- Configurable SS signal polarity and timing, MISO x MOSI swap capability
- Programmable clock polarity and phase
- Programmable data order with MSB-first or LSB-first shifting
- Programmable number of data within a transaction to control SS and CRC
- Dedicated transmission and reception flags with interrupt capability
- Slave’s transmission and/or reception capability in Stop mode (no clock provided to the peripheral) with wake up
- SPI Motorola and TI formats support
- Hardware CRC feature can verify integrity of the communication at the end of transaction by:

\(^{(a)}\) 24- and 32-bit data width are not always available. Refer to Section 50.3: SPI implementation.
- Adding CRC value at Tx mode
- Automatic CRC error checking for Rx mode

- Error detection with interrupt capability in case of data overrun, CRC error, data underrun, the mode fault and the frame error at dependency on the operating mode
- Two multiply of 8-bit embedded Rx and Tx FIFOs (FIFO size depends on instance)
- Configurable FIFO thresholds (data packing)
- Capability to handle data streams by system DMA controller
- Configurable behavior at slave underrun condition (support of cascaded circular buffers)

50.3 SPI implementation

Table 415. STM32H742xx, STM32H743/53xx and STM32H750xB SPI features

<table>
<thead>
<tr>
<th>SPI modes/features</th>
<th>SPI2S1</th>
<th>SPI2S2</th>
<th>SPI2S3</th>
<th>SPI4</th>
<th>SPI5</th>
<th>SPI6</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rx &amp; Tx FIFO size [x 8-bit]</td>
<td>16</td>
<td>16</td>
<td>16</td>
<td>8</td>
<td>8</td>
<td>8</td>
</tr>
<tr>
<td>Maximum configurable data and CRC size [bits]</td>
<td>32</td>
<td>32</td>
<td>32</td>
<td>16</td>
<td>16</td>
<td>16</td>
</tr>
<tr>
<td>I2S feature</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

50.4 SPI functional description

50.4.1 SPI block diagram

The SPI allows a synchronous, serial communication between the MCU and external devices. The application software can manage the communication by polling the status flag or using a dedicated SPI interrupt. The main elements of SPI and their interactions are shown in the following block diagram at Figure 611.
The simplified scheme of Figure 611 shows three fully independent clock domains:

- The **spi_pclk** clock domain,
- The **spi_ker_ck** kernel clock domain,
- The serial interface clock domain,

All the control and status signals between these domains are strictly synchronized. There is no specific constraint concerning the frequency ratio between these clock signals. The user has to consider a ratio compatible with the data flow speed in order to avoid any data underrun or overrun events only.

The **spi_pclk** clock signal feeds the peripheral bus interface. It has to be active when it accesses to the SPI registers are required.

The SPI master needs the **spi_ker_ck** kernel clock coming from RCC active during communication to feed the serial interface SCK clock via the clock generator divider.

The SPI working in slave mode handles data flow using the serial interface clock derived from the external SCK signal provided by external master SPI device. That is why the SPI slave is able to receive and send data even when the **spi_pclk** and **spi_ker_ck** clock signals are inactive.
As a consequence, a specific slave logic working within the serial interface clock domain needs some additional traffic to be setup correctly (e.g. when underrun or overrun is evaluated see Section 50.5.2: SPI error flags for details). This cannot be done when the bus becomes into idle. At specific case the slave even requires the clock generator working (see Section 50.5.1: TI mode).

### 50.4.2 SPI signals

Four I/O pins are dedicated to SPI communication with external devices.

- **MISO**: Master In / Slave Out data. In the general case, this pin is used to transmit data in slave mode and receive data in master mode.
- **MOSI**: Master Out / Slave In data. In the general case, this pin is used to transmit data in master mode and receive data in slave mode.
- **SCK**: Serial Clock output pin for SPI masters and input pin for SPI slaves.
- **SS**: Slave select pin. Depending on the SPI and SS settings, this pin can be used to either:
  - Select an individual slave device for communication
  - Synchronize the data frame or
  - Detect a conflict between multiple masters

See Section 50.4.7: Slave select (SS) pin management for details.

The SPI bus allows the communication between one master device and one or more slave devices. The bus consists of at least two wires: one for the clock signal and the other for synchronous data transfer. Other signals can be added depending on the data exchange between SPI nodes and their slave select signal management. The functionality between MOSI and MISO pins can be inverted in any SPI mode (see the IOSWP bit at SPI_CFG2 register).

All these pins are shared with I2S if this mode is implemented at the instance. See Section 50.9.2: Pin sharing with SPI function.

### 50.4.3 SPI communication general aspects

The SPI allows the MCU to communicate using different configurations, depending on the device targeted and the application requirements. These configurations use 2 or 3 wires (with software SS management) or 3/4 wires (with hardware SS management). The communication is always initiated and controlled by the master. The master provides a clock signal on the SCK line and selects or synchronizes slave(s) for communication by SS line when it is managed by HW. The data between the master and the slave flow on the MOSI and/or MISO lines. The direction of data flow is highlighted by black arrows at the following topology figures.

### 50.4.4 Communications between one master and one slave

The communication flow may use one of 3 possible modes: full-duplex (3 wires), half-duplex (2 wires) or simplex (2 wires). The SS signal is optional in single master-slave configuration and is often not connected between the two communication nodes. Nevertheless, the SS signal can be helpful at this configuration to synchronize the data flow and it is used by default at some specific SPI modes (e.g. TI mode).
Full-duplex communication

By default, the SPI is configured for full-duplex communication (bits COMM[1:0]=00 in the SPI_CFG2 register). In this configuration, the shift registers of the master and slave are linked using two unidirectional lines between the MOSI and the MISO pins. During the SPI communication, the data are shifted synchronously on the SCK clock edges provided by the master. The master transmits the data to be sent to the slave via the MOSI line and receives data from the slave via the MISO line simultaneously. When the data frame transfer is complete (all the bits are shifted) the information between the master and slave is exchanged.

Figure 612. Full-duplex single master/ single slave application

Half-duplex communication

The SPI can communicate in half-duplex mode by setting COMM[1:0]=11 in the SPI_CFG2 register. In this configuration, one single cross connection line is used to link the shift registers of the master and slave together. During this communication, the data are synchronously shifted between the shift registers on the SCK clock edge in the transfer direction selected reciprocally by both master and slave with the HDDIR bit in their SPI_CR1 registers. Note that the SPI has to be disabled when changing direction of the communication. In this configuration, the MISO pin at master and the MOSI pin at slave are free for other application uses and act as GPIOs.

Figure 613. Half-duplex single master/ single slave application

1. To apply SS pins interconnection is not mandatory to make the SPI interface working (see Section 50.4.7: Slave select (SS) pin management for details).
Slave select (SS) pin management for details).

2. In this configuration, the MISO pin at master and MOSI pin at slave can be used as GPIOs.

3. A critical situation can happen when communication direction is changed not synchronously between two nodes working at bidirectional mode and new transmitter accesses the common data line while former transmitter still keeps an opposite value on the line (the value depends on SPI configuration and communicated data). Both nodes can fight with opposite outputs levels on the line temporary till next node change its direction setting correspondingly, too. It is suggested to insert serial resistance between MISO and MOSI pins at this mode to protect the outputs and limit the current blowing between them at this situation.

Simplex communications

The SPI can communicate in simplex mode by setting the SPI in transmit-only or in receive-only using the COMM[1:0] field in the SPI_CFG2 register. In this configuration, only one line is used for the transfer between the shift registers of the master and slave. The remaining MISO or MOSI pins pair is not used for communication and can be used as standard GPIOs.

- Transmit-only mode: COMM[1:0]=01
  The master in transmit-only mode generates the clock as long as there are data available in the TxFIFO and the master transfer is on-going.
  The slave in transmit only mode sends data as long as it receives a clock on the SCK pin and the SS pin (or SW managed internal signal) is active (see Section 50.4.7: Slave select (SS) pin management).

- Receive-only mode: COMM[1:0]=10
  In master mode, the MOSI output is disabled and may be used as GPIO. The clock signal is generated continuously as long as the SPI is enabled and the CSTART bit in the SPI_CR1 register is set. The clock is stopped either by SW explicitly requesting this by setting the CSUSP bit in the SPI_CR1 register or automatically when the RxFIFO is full, when the MASRX bit in the SPI_CR1 is set.
  In slave configuration, the MISO output is disabled and the pin can be used as a GPIO. The slave continues to receive data from the MOSI pin while its slave select signal is active (see Section 50.4.7: Slave select (SS) pin management).

Note: At whatever master and slave modes, the data pin dedicated for transmission can be replaced by the data pin dedicated for reception and vice versa by changing the IOSWP bit value in the SPI_CFG2 register. (This bit may only be modified when the SPI is disabled). Any simplex communication can be replaced by a variant of the half duplex communication with a constant setting of the transaction direction (bidirectional mode is enabled, while the HDDIR bit is never changed).

Figure 614. Simplex single master/single slave application (master in transmit-only/ slave in receive-only mode)
1. To apply SS pins interconnection is not mandatory to make the SPI interface working (see Section 50.4.7: Slave select (SS) pin management for details).

2. In this configuration, both the MISO pins can be used as GPIOs.

### 50.4.5 Standard multislave communication

In a configuration with two or more independent slaves, the master uses a star topology with dedicated GPIO pins to manage the chip select lines for each slave separately (see Figure 615). The master must select one of the slaves individually by pulling low the GPIO connected to the slave SS input (only one slave can control data on common MISO line at time). When this is done, a communication between the master and the selected slave is established. Except the simplicity, the advantage of this topology is that a specific SPI configuration can be applied for each slave as all the communication sessions are performed separately just within single master-slave pair. Optionally, when there is no need to read any information from slaves, the master can transmit the same information to the multiple slaves.

![Figure 615. Master and three independent slaves at star topology](image)

1. Master single SS pin hardware output functionality cannot support this topology (to be replaced by set of...
GPIOs under SW control) and user should avoid SPI AF setting at the pin (see Section 50.4.7: Slave select (SS) pin management for details).

2. If the application cannot ensure that no more than a single SS active signal is provided by the master at time, it is better to configure the MISO pins into open drain configuration with an external pull-up at MISO line to prevent any conflict between interconnected outputs of the slaves on the line. Else the push-pull configuration can be applied without an extra resistor for the slaves. (see Section 11.3.7: I/O alternate function input/output on page 535.)

The master can handle the SPI communication with all the slaves in time when a circular topology is applied (see Figure 616). All the slaves behave like simple shift registers applied at serial chain under common slave select and clock control. All the information is shifted simultaneously around the circle while returning back to the master. Sessions have fixed the length where the number of data frames transacted by the master is equal to the number of slaves. Then when a first data frame is transacted in the chain, the master just sends information dedicated for the last slave node in the chain via the first slave node input while the first information received by the master comes from the last node output at this time. Correspondingly, the lastly transacted data finishing the session is dedicated for the first slave node while its firstly outgoing data just reaches the master input after its circling around the chain passing through all the other slaves during the session. The data format configuration and clock setting has to be the same for all the nodes in the chain at this topology. As the receive and transmit shift registers are separated internally, a trick with intentional underrun has to be applied at the TxFIFO slaves when information is transacted between the receiver and the transmitter by hardware. In this case, the transmission underrun feature is configured at a mode repeating lastly received data frame (UDRCFG[1:0]=01). A session can start optionally with a single data pattern written into the TxFIFO by each slave (usually slave status information is applied) before the session starts. In this case the underrun happens in fact after this first data frame is transacted (underrun detection has to be set at end of data transaction at slaves UDRDET[1:0]=01). To be able to clear the internal underrun condition immediately and restart the session by the TxFIFO content again, the user has to disable and enable the SPI between sessions and fill the TxFIFO by a new single data pattern.
Figure 616. Master and three slaves at circular (daisy chain) topology

1. Underrun feature is used at slaves at this configuration when slaves are able to transmit data received previously into the Rx shift register once their TxFIFOs become empty.
50.4.6 Multimaster communication

Unless the SPI bus is not designed for a multimaster capability primarily, the user can use build in feature which detects a potential conflict between two nodes trying to master the bus at the same time. For this detection, the SS pin is used configured at hardware input mode. The connection of more than two SPI nodes working at this mode is impossible as only one node can apply its output on a common data line at time.

When nodes are non active, both stay at slave mode by default. Once one node wants to overtake control on the bus, it switches itself into master mode and applies active level on the slave select input of the other node via the dedicated GPIO pin. After the session is completed, the active slave select signal is released and the node mastering the bus temporary returns back to passive slave mode waiting for next session start.

If potentially both nodes raised their mastering request at the same time a bus conflict event appears (see mode fault MODF event). Then the user can apply some simple arbitration process (e.g. to postpone next attempt by predefined different time-outs applied at both nodes).

Figure 617. Multimaster application

1. The SS pin is configured at hardware input mode at both nodes. Its active level enable the MISO line output control as passive node is configured as a slave.

50.4.7 Slave select (SS) pin management

In slave mode, the SS works as a standard ‘chip select’ input and lets the slave communicate with the master. In master mode, the SS can be used either as an output or an input. As an input it can prevent a multi master bus collision, and as an output it can drive a slave select signal of a single slave. The SS signal can be managed internally (software management of the SS input) or externally when both the SS input and output are associated with the SS pin (hardware SS management). The user can configure which level of this input/output external signal (present on the SS pin) is considered as active one by the SSIOP bit setting. The SS level is considered as active if it is equal to SSIOP.
The hardware or software slave select management can be set using the SSM bit in the
SPI_CFG2 register:

- **Software SS management (SSM = 1):** in this configuration, slave select information is
driven internally by the SSI bit value in the register SPI_CR1. The external SS pin is
free for other application uses (as GPIO or other alternate function).

- **Hardware SS management (SSM = 0):** in this case, there are two possible
configurations. The configuration used depends on the SS output configuration (SSOE
bit in register SPI_CFG2).
  - **SS output enable (SSOE = 1):** this configuration is only used when the MCU is
    set as master. The SS pin is managed by the hardware. The functionality is tied to
    CSTART and EOT control. As a consequence, the master must apply proper
    TSIZE>0 setting to control the SS output correctly. Even if SPI AF is not applied at
    the SS pin (it can be used as a standard GPIO then), SSOE=1 setting should be
    kept anyway to assure default SS input level and prevent any mode fault
evaluation at input of the master SS internal logic applicable at a multimaster
topology exclusively.
      a) When SSOM = 0 and SP = 000, the SS signal is driven to the active level as soon
         as the master transfer starts (CSTART=1) and it is kept active until its EOT flag is
         set or the transmission is suspended.
      b) When SP = 001, a pulse is generated as defined by the TI mode.
      c) When SSOM=1, SP=000 and MIDI>1 the SS is pulsed inactive between data
         frames, and kept inactive for a number of SPI clock periods defined by the MIDI
         value decremented by one (1 to 14).
  - **SS output disable (SSM=0, SSOE = 0):**
      a) if the microcontroller is acting as the master on the bus, this configuration allows
         multi master capability. If the SS pin is pulled into an active level in this mode, the
         SPI enters master mode fault state and the SPI device is automatically
         reconfigured in slave mode (MASTER=0).
      b) In slave mode, the SS pin works as a standard ‘chip select’ input and the slave is
         selected while the SS line is at its active level.

**Note:** The purpose of automatic switching into Slave mode at mode fault condition is to avoid the
possible conflicts on data and clock line. As the SPE is automatically reset at this condition,
both Rx and Tx FIFOs are flushed and current data is lost.

**Note:** When the SPI slave is enabled at the hardware SS management mode, all the traffics are
ignored even in case of the SS is found at active level till the slave detects a start of the SS
signal (its transition from non-active to active level) just synchronizing the slave with the
master. That is why the hardware management mode cannot be used when the external SS
pin is fixed. There is no such protection at the SS software management. Then the SSI bit
must be changed when there is no traffic on the bus and the SCK signal is at idle state level
between transfers exclusively in this case.
When a hardware output SS control is applied (SSM=0, SSOE=1), by configuration of MIDI[3:0] and MSSI[3:0] bitfields the user can control timing of the SS signal between data frames and insert an extra delay at begin of every transaction (to separate the SS and clock starts). This can be useful when the slave needs to slow down the flow to obtain sufficient room for correct data handling (see Figure 619: Data flow timing control (SSOE=1, SSOM=0, SSM=0)).

2. CPHA=0, CPOL=0, SSOP=0, LSBFRST=0.

Additionally, bit SSOM=1 setting invokes specific mode which interleaves pulses between data frames if there is a sufficient space to provide them (MIDI[3:0] has to be set greater than one SPI period). Some configuration examples are shown at Figure 620: SS interleaving pulses between data (SSOE=1, SSOM=1, SSM=0).
Figure 620. SS interleaving pulses between data (S SOE=1, SSOM=1, SSM=0)
2. SS interleaves between data when MIDI[3:0]>1.

50.4.8 Communication formats

During SPI communication, receive and transmit operations are performed simultaneously. The serial clock (SCK) synchronizes the shifting and sampling of the information on the data lines. The communication format depends on the clock phase, the clock polarity and the data frame format. To be able to communicate together, the master and slave devices must follow the same communication format and be synchronized correctly.

Clock phase and polarity controls

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits in the SPI_CFG2 register. The CPOL (clock polarity) bit controls the idle state value of the clock when no data are being transferred. This bit affects both master and slave modes. If CPOL is reset, the SCK pin has a low-level idle state. If CPOL is set, the SCK pin has a high-level idle state.

If the CPHA bit is set, the second edge on the SCK pin captures the first data bit transacted (falling edge if the CPOL bit is reset, rising edge if the CPOL bit is set). Data are latched on each occurrence of this clock transition type. If the CPHA bit is reset, the first edge on the SCK pin captures the first data bit transacted (falling edge if the CPOL bit is set, rising edge if the CPOL bit is reset). Data are latched on each occurrence of this clock transition type.

The combination of the CPOL (clock polarity) and CPHA (clock phase) bits selects the data capture clock edges (dotted lines at Figure 621: Data clock timing diagram).

Figure 621, shows an SPI full-duplex transfer with the four combinations of the CPHA and CPOL bits.

Note: Prior to changing the CPOL/CPHA bits the SPI must be disabled by resetting the SPE bit. The idle state of SCK must correspond to the polarity selected in the SPI_CFG2 register (by pulling the SCK pin up if CPOL=1 or pulling it down if CPOL=0).
The order of data bits depends on LSBFRST bit setting.

### Data frame format

The SPI shift register can be set up to shift out MSB-first or LSB-first, depending on the value of the LSBFRST bit in SPI_CFG2 register. The data frame size is chosen by using the DSIZE[4:0] bits. It can be set from 4-bit up to 32-bit length and the setting applies for both transmission and reception. When the SPI_TXDR/SPI_RXDR registers are accessed, data frames are always right-aligned into either a byte (if the data fit into a byte), a half-word or a word (see Figure 622).

If the access is a multiple of the configured data size, data packing is applied automatically. During communication, only bits within the data frame are clocked and transferred.
Figure 622. Data alignment when data size is not equal to 8-bit, 16-bit or 32-bit

Note: The minimum data length is 4 bits. If a data length of less than 4 bits is selected, it is forced to an 4-bit data frame size.

50.4.9 Configuration of SPI

The configuration procedure is almost the same for the master and the slave. For specific mode setups, follow the dedicated chapters. When a standard communication has to be initialized, perform these steps prior SPI is enabled:

1. Write the proper GPIO registers: Configure GPIO alternate functions at MOSI, MISO, SCK and SS pins if applied.
2. Write to the SPI_CFG1 and SPI_CFG2 registers to set up proper values of all not reserved bits and bitfields included there with next exceptions:
   a) SSOM, SSOE, MBR[2:0], MIDI[3:0] and MSSI[3:0] are required and taken into account at master mode exclusively.
   b) UDRDET[1:0] and UDRCFG[1:0] are required and taken into account at slave mode only. The MBR[2:0] setting is taken into account only when slave is configured at TI mode.
   c) CRCSIZE[4:0] is required if CRCEN is set,
   d) CPOL, CPHA, LSBFRST, SSOM, SSOE, SSIOP, MSSI, MIDI and SSM are not required at TI mode.
   e) Once the AFCNTR bit is set at SPI_CFG2 register, all the SPI outputs start to be propagated onto the associated GPIO pins regardless the peripheral enable so any later configurations changes of the SPI_CFG1 and SPI_CFG2 registers can affect level of signals at these pins.
   f) The I2SMOD bit at SPI_I2SCFGR register has to be kept cleared to prevent any unexpected influence of occasional I2S configuration.
3. Write to the SPI_CR2 register to select length of the transfer, if it is not known TSIZE has to be programmed to zero.
4. Write to SPI_CRCPOLY and into TCRCINI, RCRCINI and CRC33_17 bits at SPI_CR1 register to configure the CRC polynomial and CRC calculation if needed.
5. Configure DMA streams dedicated for the SPI Tx and Rx in DMA registers if the DMA streams are used (see chapter Communication using DMA).
6. Configure SSI, HDDIR and MASRX at SPI_CR1 register if required.
7. Program the IOLOCK bit in the SPI_CFG1 register if the configuration protection is required (for safety).
50.4.10 Procedure for enabling SPI

It is recommended to configure and enable the SPI slave before the master sends the clock but there is no impact if the configuration and enabling procedure is done while a traffic is ongoing on the bus suppose SS signal is managed by hardware at slave or kept inactive by slave’s software when software management of the SS signal is applied (see Section 50.4.7: Slave select (SS) pin management). The data register of the slave transmitter must contain data to be sent before the master starts its clocking. The SCK signal must be settled to idle state level corresponding to the selected polarity before the SPI slave is selected by SS else following transaction may be desynchronized.

When the SPI slave is enabled at the hardware SS management mode all the traffics are ignored even in case of the SS is found at active level till the slave detects a start of the SS signal (its transition from non-active to active level) just synchronizing the slave with the master. That is why the hardware management mode cannot be used when external SS pin is fixed. There is no such protection at the SS software management. In this case the SSI bit must be changed when there is no traffic on the bus and the SCK signal is at idle state level between transfers exclusively in this case.

The master at full duplex (or in any transmit-only mode) starts to communicate when the SPI is enabled, the CSTART bit is set and the TxFIFO is not empty, or with the next write to TxFIFO.

In any master receive only mode, the master starts to communicate and the clock starts running after the SPI is enabled and the CSTART bit is set.

For handling DMA, see Section 50.4.14: Communication using DMA (direct memory addressing).

50.4.11 SPI data transmission and reception procedures

The setting of data communication format follows the basic principle that sure number of data with a flexible size must be transferred within a session (transaction) while, optionally, the data handling can be cumulated effectively into a single access of the SPI data registers (data packing) or even grouped into a sequence of such services if data is collected at consistent bigger data packets. The data handling services are based upon FIFO packet occupancy events. That is why the complete data packet must be serviced exclusively upon a dedicated packet flag.

To understand better the next detailed content of this section, the user should capture the configuration impact and meaning of the following items at first:

**Data size (DSIZE)** - defines data frame (sets the number of bits at single data frame).

**FIFO threshold (FTHLV)** - defines data packet, sets the number of data frames at single data packet and so the occurrence of the packet occupancy events to handle SPI data registers either by software or by DMA.

**Data access** – a way how to handle the SPI data register content when the transfer data between the application and the SPI FIFOs upon a packet event. It depends on the packet size configuration. Optionally, multiply data can be handled effectively by a single access of the register (by data packing) or by sequence of such accesses (when servicing a bigger data packet).

**FIFO size** – capacity or space to absorb available data. It depends on the data size and the internal hardware efficiency how the data is compressed and organized within this space. The FTHLV setting must respect the FIFO capacity to store two data packets at least.
Transaction size (TSIZE) – defines total number of data frames involved at a transaction session overall possibly covered by several data packet services. There is no need to align this number with the packet size (handling of a last not aligned data packet is supported if TSIZE is programmed properly).

Data handling via RxFIFO and TxFIFO

All SPI data transitions pass through the embedded FIFOs organized by bytes (N x 8-bit). The size of the FIFOs (N) is product and the peripheral instance dependent. This enables the SPI to work in a continuous flow, and prevents overruns when the data frame size is short or the interrupt/DMA latency is too long. Each direction has its own FIFO called TxFIFO and RxFIFO, respectively.

The handling of the FIFOs content is based on servicing data packet events exclusively raised by dedicated FIFO packet occupancy flags (TXP, RXP or DXP). The flags occurrence depends on the data exchange mode (duplex, simplex), the data frame size (number of bits in the frame) and how data are organized at data packets. The frequency of the packet events can be decreased significantly when data are organized into packets via defining the FIFOs threshold. Several data frames grouped at packet can be then handled effectively based on a single FIFO occupancy packet event either by a single SPI data register access or their sequence what consumes less system performance. The user can control the access type by casting the data register address to force a concrete CPU instruction applied for the register read or write. The access then can be 8-bit, 16-bit or 32-bit but single data frame must be always accessed at least. It is crucial to keep the setting of the packet size (FTHLVL) and the data size (DSIZE) always balanced with the applied data registers access (no matter if a single access or their sequence is applied) just to apply and complete service of a single data packet upon its event. This principle, occurrence and clearing capabilities of the FIFO occupancy flags are common no matter if DMA, interrupt, or polling is applied.

A read access to the SPI_RXDR register returns the oldest value stored in the RxFIFO that has not been read yet. A write access to the SPI_TXDR stores the written data in the TxFIFO at the end of a send queue.

A read access to the SPI_RXDR register must be managed by the RXP event. This flag is set by hardware when at least one complete data packet (defined as receiver threshold by FTHLVL[3:0] bits at the SPI_CFG1 register) is available at the reception FIFO while reception is active. The RXP is cleared as soon as less data than a complete single packet is available in the RxFIFO, when reading SPI_RXDR by software or by DMA.

The RXP triggers an interrupt if the RXPIE bit is set.

Upon setting of the RXP flag, the application performs the due number of SPI data register reads to download the content of one data packet. Once a complete data packet is downloaded, the application software or DMA checks the RXP value to see if other packets are pending into the receive FIFO and, if so, downloads them packet by packet until the RXP reads 0. RxFIFO can store up to N data frames (for frame size <= 8-bit), N/2 data frames (for 8-bit < frame <= 16-bit), N/3 data frames (for 16-bit < frame <= 24-bit) or N/4 data frames (if data frame >24-bit) where N is the size of the FIFO in bytes.

At the end of a reception, it may happen that some data may still be available in the RxFIFO, without reaching the FTHLVL level, thus the RXP is not set. In this case, the number of remaining RX data frames in the FIFO is indicated by RXWNE and RXPLVL fields in the SPI_SR register. It happens when number of the last data received in a transfer cannot fully accomplish the configured packet size in the case transfer size and packet size are not aligned. Nevertheless the application software can still perform the standard number of reads from the RxFIFO used for the previous complete data packets without drawbacks:
only the consistent data (completed data frames) are popped from the RxFIFO while redundant reads (or any uncompleted data) are reading 0. Thanks to that, the application software can treat all the data in a transfer in the same way and is off-loaded to foresee the reception of the last data in a transfer and from calculating the due number of reads to be popped from RxFIFO.

In a similar way, write access of a data frame to be transmitted is managed by the TXP event. This flag is set by hardware when there is enough space for the application to push at least one complete data packet (defined at FTHLV[3:0] bits at SPI_CFG1 register) into the transmission FIFO while transmission is active. The TXP is cleared as soon as the TxFIFO is filled by software a/o by DMA and space currently available for any next complete data packet is lost. This can lead to oscillations of the TXP signal when data are released out from the TxFIFO while a new packet is stored frame by frame. Any write to the TxFIFO is ignored when there is no sufficient room to store at least a single data frame (TXP event is not respected), when TXTF is set or when the SPI is disabled.

The TXP triggers an interrupt if the TXPIE bit is set or a/o a DMA request if TXDMAEN is set. The TXPIE mask is cleared by hardware when the TXTF flag is set.

Upon setting of the TXP flag application software performs the due number of SPI data register writes to upload the content of one entire data packet. Once new complete data packet is uploaded, the application software or DMA checks the TXP value to see if other packets can be pushed into the TxFIFO and, if so, uploads them packet by packet until TXP reads 0 at the end of any packet load.

The number of last data in a transfer can be shorter than the configured packet size in the case when the transfer size and the packet size are not aligned. Nevertheless the application can still perform the standard number of data register writes used for the previous packets without drawbacks: only the consistent data are pushed into the TxFIFO while redundant writes are discarded. Thanks to that, the application software can treat all the data in a transfer in the same way and is off-loaded to foresee the transmission of the last data in a transfer and from calculating the due number of writes to push the last data into TxFIFO. Just for the last data case, the TXP event is asserted by SPI once there is enough space into TxFIFO to store remaining data to complete current transfer.

Both TXP and RXP events can be polled or handled by interrupts. The DXP bit can be monitored as a common TXP and RXP event at full duplex mode.

Upon setting of the DXP flag the application software performs the due number of writes to the SPI data register to upload the content of one entire data packet for transmission, followed by the same number of reads from the SPI data register to download the content of one data packet. Once one data packet is uploaded and one is downloaded, the application software or DMA checks the DXP value to see if other packets can be pushed and popped in sequence and, if so, uploads/downloads them packet by packet until DXP reads 0.

The DXP triggers an interrupt if the DXPIE bit is set. The DXPIE mask is cleared by hardware when the TXTF flag is set.

The DXP is useful in Full-Duplex communication in order to optimize performance in data uploading/downloading, and reducing the number of interrupts or DMA sequences required to support an SPI transfer thus minimizing the request for CPU bandwidth and system power especially when SPI is operated in Stop mode.

When relay on the DXP interrupt exclusively, the user must consider the drawback of such a simplification when TXP and RXP events are serviced by common procedures because the TXP services are delayed by purpose in this case. This is due to fact that the TXP events precedes the reception RXP ones normally to allow the TXP servicing prior transaction of
the last frame fully emptying the TxFIFO else master cannot provide a continuous SCK clock flow and the slave can even face an underrun condition. The possible solution is to pre-fill the TxFIFO by few data packets ahead prior the session starts and to handle all the data received after the TXTF event by EOT exclusively at the end of the transaction (as TXTF suppresses the DXP interrupts at the end of the transaction). In case of CRC computation is enabled, the user must calculate with additional space to accommodate the CRC frame at RxFIFO when relying on EOT exclusively at the end of transaction.

Another way to manage the data exchange is to use DMA (see Communication using DMA (direct memory addressing)).

If the next data is received when the RxFIFO is full, an overrun event occurs (see description of OVR flag at Section 50.5.2: SPI error flags). An overrun event can be polled or handled by an interrupt.

This may happen in slave mode or master mode (full duplex or receive only with MASRX = 0). In master receive only mode, with MASRX = 1, the generated clock stops automatically when the RxFIFO is full, therefore overrun is prevented.

Both RxFIFO and TxFIFO content is kept flushed when SPI is disabled (SPE=0).

Transaction handling

A few data frames can be passed at single transaction to complete a message. The user can handle number of data within a message thanks to values stored into TSIZE and TSER fields. In principle, the transaction of a message starts when the SPI is enabled by setting CSTART bit and finishes when the total number of required data is transacted. The end of transaction controls the CRC and the hardware SS management when applied. To restart the internal state machine properly, SPI is strongly suggested to be disabled and re-enabled before next transaction starts despite its setting is not changed. If TSIZE is kept at zero while CSTART is set, an endless transaction is initialized (no control of transfer size is applied). During an endless transaction, the number of transacted data aligned with FIFOs threshold is supported exclusively. If the number of data (or its grouping into packets) is unpredictable, the user must keep the FIFO threshold setting (packet size) at single data (FTHLV=0) to assure that each data frame raises its own packet event to be serviced by the application or DMA.

The transaction can be suspended at any time thanks to CSUSP which clears the CSTART bit. SPI must be always disabled after such software suspension and re-enabled before the next transaction starts.

In master mode, the user can extend the number of data within the current session. When the number of data programmed into TSIZE is transacted and if TSER contains a non-zero value, the content of TSER is copied into TSIZE, and TSER value is cleared automatically. The transaction is then extended by a number of data corresponding to the value reloaded into TSIZE. The EOT event is not raised in this case as the transaction continues. After the reload operation, the TSERF flag is set and an interrupt is raised if TSERFIE is set. The user can write the next non-zero value into TSER after the TSER is cleared by hardware but still before the next reload occurs, so an unlimited number of data can be transacted while repeating this process.

When any data extension is applied, it always starts by aligned data packet. That is why it is suggested to keep number of data to be extended always aligned with packet size else the last data packet just before the extension is applied has to be handled as an incomplete one (see data packing chapter). If overall number of data is not aligned, the user must implement
the rest not aligned number of data into TSER just at the last extension cycle and then handle the last incomplete packet of data standardly within EOT event handler. For example, if the user wants to transfer 23 bytes while applies data number extension at configuration of 8-bit data size, data packet set to 4 data and 32-bit access to FIFO is used then whatever next sequence is correct

- TSIZE=16 TSER=7;
- TSIZE=12 TSER=8; last extension TSER=3;

As the last not aligned MSB byte is ignored just within the last (6th) access of the FIFO.

When a not aligned sequence is applied for data to be extended like at the following cases

- TSIZE=15 TSER=8 or
- TSIZE=8 TSER=7; last extension TSER=8;

The MSB byte is ignored within the 4th access of the FIFO while the other accesses handle always 4 data at the FIFO.

When the transmission is enabled, a sequence begins and continues while any data is present in the TxFIFO of the master. The clock signal is provided permanently by the master until TxFIFO becomes empty, then it stops, waiting for additional data.

In receive-only modes, half duplex (COMM[1:0]=11, HDDIR=0) or simplex (COMM[1:0]=10) the master starts the sequence when SPI is enabled and transaction is released by setting the CSTART bit. The clock signal is provided by the master and it does not stop until either SPI or receive-only mode is disabled/suspended by the master. The master receives data frames permanently up to this moment. The reception can be suspended either by SW control, writing 1 to the CSUSP bit in the SPI_CR1 register, or automatically when MASRX=1 and RxFIFO becomes full. The reception is automatically stopped also when the number of frames programmed in TSIZE and TSER fields of the SPI_CR2 register has been completed.

In order to disable the master receive only mode, the SPI must be suspended at first. When the SPI is suspended, the current frame is completed, before changing the configuration.

Caution: If SPE is written to 0 at master, while reception is ongoing without any suspending, the clock is stopped without completing the current frame, and the RxFIFO is flushed.

While the master can provide all the transactions in continuous mode (SCK signal is continuous) it has to respect slave capability to handle data flow and its content at anytime. When necessary, the master must slow down the communication and provide either a slower clock or separate frames or data sessions with sufficient delays by MIDI[3:0] bits setting or provide an initial delay by setting MSSI[1:0] which postpones any transaction start to give slave sufficient room for preparing data. Be aware data from the slave are always transacted and processed by the master even if the slave could not prepare it correctly in time. It is preferable for the slave to use DMA, especially when data frames are short, FIFO is accessed by bytes and the SPI bus rate is high.

In order to add some SW control on the SPI communication flow from a slave transmitter node, a specific value written in the SPI_UDRDR (SPI Underrun Data Register) may be used. On slave side, when TxFIFO becomes empty, this value is sent out automatically as next data and may be interpreted by SW on the master receiver side (either simply dropped or interpreted as a XOFF like command, in order to suspend the master receiver by SW).

At multisave star topology, a single slave can be only enabled for the output data at a time. The slave just selected for the communication with the master needs to detect a change of its SS input into active level before the communication with the master starts. In a single
slave system it is not necessary to control the slave with SS, but it is often better to provide
the pulse here too, to synchronize the slave with the beginning of each data sequence. The
SS can be managed by both software and hardware (Section 50.4.7: Slave select (SS) pin
management).

50.4.12 Procedure for disabling the SPI

When SPI is disabled, it is mandatory to follow the disable procedures described in this
paragraph.

At the master mode, it is important to do this before the system enters a low-power mode
when the peripheral clock is stopped. Otherwise, ongoing transactions may be corrupted in
this case.

In slave mode, the SPI communication can continue when the spi_pclk and spi_ker_ck
clocks are stopped, without interruption, until any end of communication or data service
request condition is reached. The spi_pclk can generally be stopped by setting the system
into STOP mode. Refer to the RCC section for further information.

The master in full duplex or transmit only mode can finish any transaction when it stops
providing data for transmission. In this case, the clock stops after the last data transaction.
TXC flag can be polled (or interrupt enabled with EOTIE=1) in order to wait for the last data
frame to be sent.

When the master is in any receive only mode, in order to stop the peripheral, the SPI
communication must be first suspended, by setting CSUSP to 1.

The data received but not read remain stored in RxFIFO when the SPI is suspended.

When SPI is disabled, RxFIFO is flushed. To prevent losing unread data, the user has to
ensure that RxFIFO is empty when disabling the SPI, by reading all remaining data (as
indicated by the RXP, RXWNE and RXPLVL fields in the SPI_SR register).

The standard disable procedure is based on polling EOT and/or TXC status to check if a
transmission session is (fully) completed. This check can be done in specific cases, too,
when it is necessary to identify the end of ongoing transactions, for example:

• When the master handles SS signal by a GPIO not related to SPI (for example at case
  of multislave star topology) and it has to provide proper end of SS pulse for slave, or
• When transaction streams from DMA or FIFO are completed while the last data frame
  or CRC frame transaction is still ongoing in the peripheral bus.

When TSIZE>0, EOT and TXC signals are equal so the polling of EOT is reliable at
whatever SPI communication mode to check end of the bus activity. When TSIZE=0, the
user has to check TXC, SUSP or FIFO occupancy flags in according with the applied SPI
mode and way of the data flow termination.

The correct disable procedure in master mode, except when receive only mode is used, is:

1. Wait until TXC=1 and/or EOT=1 (no more data to transmit and last data frame sent).
   When CRC is used, it is sent automatically after the last data in the block is processed.
   TXC/EOT is set when CRC frame is completed in this case. When a transmission is
   suspended the software has to wait till CSTART bit is cleared.

2. Read all RxFIFO data (until RXWNE=0 and RXPLVL=00)

3. Disable the SPI (SPE=0).

The correct disable procedure for master receive only modes is:
1. Wait on EOT or break the receive flow by suspending SPI (CSUSP=1)
2. Wait until SUSP=1 (the last data frame is processed) if receive flow is suspended.
3. Read all RxFIFO data (until RXWNE=0 and RXPLVL=00)
4. Disable the SPI (SPE=0).

In slave mode, any on going data are lost when disabling the SPI.

50.4.13 Data packing

From user point of view there are two ways of data packing which can overlay each other:

- Type of access when data are written to Tx FIFO or read from Rx FIFO
  
  *Multiple data can be pushed or fetched effectively by single access if data size is multiplied less than access performed upon SPI_TXDR or SPI_RXDR registers.*

- Number of data to be handled during the single software service
  
  *It is convenient to group data into packets and cumulate the FIFO services overall the data packet content exclusively instead of handling data frame by frame separately. The user can define packets by FIFO threshold settings. Then all the FIFO occupancy events are related to that threshold level while required services are signaled by proper flags with interrupt and/or wake up capabilities.*

When the data frame size fits into one byte (less than or equal to 8 bits), the data packing is used automatically when any read or write 16-bit or 32-bit access is performed on the SPI_RXDR/SPI_TXDR register. The multiple data frame pattern is handled in parallel in this case. At first, the SPI operates using the pattern stored in the LSB of the accessed word, then with the other data stored in the MSB. *Figure 623* provides an example of data packing mode sequence handling. While DSIZE[3:0] is configured to 4-bit there, two or four data frames are written in the Tx FIFO after the single 16-bit or 32-bit access the SPI_TXDR register of the transmitter.

When the data frame size is between 9-bit and 16-bit, data packing is used automatically when a 32-bit access is done. the least significant half-word is used first. (regardless of the LSBFRST value)

This sequence can generate two or four RXP events in the receiver if the RxFIFO threshold is set to 1 frame (and data is read on a frame basis, unpacked), or it can generate a single RXP event if the FTHLV[3:0] field in the SPI_CFG1 register is programmed to a multiple of the frames to be read in a packed mode (16-bit or 32-bit read access).

The data are aligned in accordance with *Figure 622: Data alignment when data size is not equal to 8-bit, 16-bit or 32-bit*. The valid bits are performed on the bus exclusively. Unused bits are not cared at transmitter while padded by zeros at receiver.

When short data frames (<8-bit or < 16-bit) are used together with a larger data access mode (16-bit or 32-bit), the FTHLV value must be programmed as a multiple of the number of frames/data access (i.e. multiple of 4 if 32-bit access is used to up to 8-bit frames or multiple of 2 if 16-bit access is used to up to 8-bit frames or 32-bit access to up to 16-bit frames.).

The RxFIFO threshold setting must always be higher than the following read access size, as spurious extra data would be read otherwise.

The FIFO data access less than the configured data size is forbidden. One complete data frame has to be always accessed at minimum.

A specific problem appears if an incomplete data packet is available at FIFO: less than 4x8-bit frames or one single 16-bit frame is available.
There are two ways of dealing with this problem:

A. without using TSIZE field

On transmitter side, writing the last data frame of any odd sequence with an 8-bit/16-bit access to SPI_TXDR is enough.

On receiver side, the remaining data may be read by any access. Any extra data read are padded with zeros. Polling the RXWNE and RXPLVL may be used to detect when the RX data are available in the RxFIFO. (a time out may be used at system level in order to detect the polling)

B. using the TSIZE field

On transmitter side, the transaction is stopped by the master when it faces EOT event.

In reception, the RXP flag is not set when EOT is set. In the case when the number of data to be received (TSIZE) is not a multiple of packet size, the number of remaining data is indicated by the RXWNE and RXPLVL fields in the SPI_SR register. The remaining data can be read by any access. Any extra read is padded by zeros.

Figure 623. Packing data in FIFO for transmission and reception

1. DSIZE[3:0] is configured to 4-bit, data is right aligned, valid bits are performed only on the bus, their order depends on LSBFRST, if it is set, the order is reversed at all the data frames.

50.4.14 Communication using DMA (direct memory addressing)

To operate at its maximum speed and to facilitate the data register read/write process required to avoid overrun, the SPI features a DMA capability, which implements a simple request/acknowledge protocol.

A DMA access is requested when the TXDMAEN or RXDMAEN enable bits in the SPI_CFG1 register are set. Separate requests must be issued to the Tx and Rx buffers to fulfill the service of the defined packet.

- In transmission, a series of DMA requests is triggered each time TXP is set to 1. The DMA then performs series of writes to the SPI_TXDR register.

- In reception, a series of DMA requests is triggered each time RXP is set to 1. The DMA then performs series of reads from the SPI_RXDR register. When EOT is set at the end of transaction and last data packet is incomplete then DMA request is activated automatically in according with RXWNE and RXPLVL[1:0] setting to read rest of data.
If the SPI is programmed in receive only mode, UDR is never set.

If the SPI is programmed in a transmit mode, TXP and UDR can be eventually set at slave side, because transmit data may not be available. In this case, some data are sent on the TX line according with the UDR management selection.

When the SPI is used at a simplex mode, the user must enable the adequate DMA channel only while keeping the complementary unused channel and disabled.

If the SPI is programmed in transmit only mode, RXP and OVR are never set.

If the SPI is programmed in full-duplex mode, RXP and OVR are eventually set, because received data are not read.

In transmission mode, when the DMA or the user has written all the data to be transmitted (the TXTF flag is set at SPI_SR register), the EOT (or TXC at case TISEZE=0) flag can be monitored to ensure that the SPI communication is complete. This is required to avoid corrupting the last transmission before disabling the SPI or before disabling the spi_pclk in master mode. The software must first wait until EOT=1 and/or TXC=1.

When starting communication using DMA, to prevent DMA channel management raising error events, these steps must be followed in order:
1. Enable DMA Rx buffer in the RXDMAEN bit in the SPI_CFG1 register, if DMA Rx is used.
2. Enable DMA requests for Tx and Rx in DMA registers, if the DMA is used.
3. Enable DMA Tx buffer in the TXDMAEN bit in the SPI_CFG1 register, if DMA Tx is used.
4. Enable the SPI by setting the SPE bit.

To close communication it is mandatory to follow these steps in order:
1. Disable DMA request for Tx and Rx in the DMA registers, if the DMA issued.
2. Disable the SPI by following the SPI disable procedure.
3. Disable DMA Tx and Rx buffers by clearing the TXDMAEN and RXDMAEN bits in the SPI_CFG1 register, if DMA Tx and/or DMA Rx are used.

**Data packing with DMA**

If the transfers are managed by DMA (TXDMAEN and RXDMAEN set in the SPI_CFG1 register) the packing mode is enabled/disabled automatically depending on the PSIZE value configured for SPI TX and the SPI RX DMA channel.

If the DMA channel PSIZE value is equal to 16-bit or 32-bit and SPI data size is less than or equal to 8-bit, then packing mode is enabled. Similarly, if the DMA channel PSIZE value is equal to 32-bit and SPI data size is less than or equal to 16-bit, then packing mode is enabled. The DMA then automatically manages the write operations to the SPI_TXDR register.

Regardless data packing mode is used and the number of data to transfer is not a multiple of the DMA data size (16-bit or 32-bit) while the frame size is smaller, DMA completes the transfer automatically in according with the TSIZE field setting.

Alternatively, last data frames may be written by software, in the single/unpacked mode.

To configure any DMA data access less than the configured data size is forbidden. One complete data frame has to be always accessed at minimum.
50.5 **SPI specific modes and control**

50.5.1 **TI mode**

By specific setting of the SP[2:0] bit field at the SPI_CFG2 register the SPI can be configured to be compliant with TI protocol. The SCK and SS signals polarity, phase and flow as well as the bits order are fixed so the setting of CPOL, CPHA, LSBFRST, SSOM, SSOE, SSIOP and SSM is not required when the SPI is at TI mode configuration. The SS signal synchronizes the protocol by pulses over the LSB data bit as it is shown at the Figure 624: TI mode transfer.

![Figure 624. TI mode transfer](MSv40475V1.png)

In slave mode, the clock generator is used to define time when the slave output at MISO pin becomes to HiZ when the current transaction finishes. The master baud rate setting (MBR[2:0] at SPI_CFG1) is applied and any baud rate can be used to determine this moment with optimal flexibility. The delay for the MISO signal to become HiZ (TRELEASE) depends on internal re-synchronization, too, which takes next additional 2-4 periods of the clock signal feeding the generator. It is given by formula:

$$\frac{T_{baud}}{2} + 2 \times T_{spi\_ker\_ck} \leq T_{release} \leq \frac{T_{baud}}{2} + 4 \times T_{spi\_ker\_ck}$$

If the slave detects misplaced SS pulse during data transaction the TIFRE flag is set.

50.5.2 **SPI error flags**

An SPI interrupt is generated if one of the following error flags is set and interrupt is enabled by setting the corresponding Interrupt Enable bit.

**Overrun flag (OVR)**

An overrun condition occurs when data are received by a master or slave and the RxFIFO has not enough space to store these received data. This can happen if the software or the DMA did not have enough time to read the previously received data (stored in the RxFIFO).

When an overrun condition occurs, the OVR flag is set and the newly received value does not overwrite the previous one in the RxFIFO. The newly received value is discarded and all
data transmitted subsequently are lost. OVR flag triggers an interrupt if OVRIE bit is set.
Clearing the OVR bit is done by a writing 1 to the OVRC bit in the SPI_IFCR. To prevent any
next overrun event the clearing must be done after RxFIFO is emptied by software reads. It
is suggested to release the RxFIFO space as much as possible, this means to read out all
the available data packets based on the RXP flag indication. At master mode, the user can
prevent the RxFIFO overrun by automatic communication suspend (MASRX bit).

Underrun flag (UDR)

At a slave-transmitting mode, the underrun condition is captured internally by hardware if no
data is available for transmission in the slave TxFIFO at the moment specified by UDRDET
bits. The UDR flag setting is then propagated into the status register by hardware (see note
below). UDR triggers an interrupt if the UDRIE bit is set.

Once the underrun is captured next provided data for transmission depends on the
UDRCFG bits. The slave can provide out either data stored lastly to its TxFIFO or the data
received previously from the master or a constant pattern stored by the user at the UDRDR
register. The second configuration can be used at circular topography structure (see
Figure 616). Standard transmission is re-enabled once the software clears the UDR flag and
this clearing is propagated into SPI logic by hardware. The user must write some data into
TxFIFO prior clearing UDR flag to prevent any next underrun condition occurrence capture.

When the configuration UDRDET[1:0]=00 is applied, the underrun condition is evaluated
whenever master starts to communicate a new data frame while TxFIFO is empty. Then
single additional dummy (accidental) data is always inserted between last valid data and
proper underrun pattern defined by UDRCFG[1:0]. This does not happen when any other
UDRDET[1:0] configuration is applied suppose the slave's TxFIFO is not empty when
underrun condition is checked (see Figure 625: Optional configurations of slave's behavior
at detection of underrun condition).

The data transacted by slave is unpredictable especially when the transaction starts or
continues while TxFIFO is empty and underrun condition is either not yet captured or just
cleared. Typically, this is the case when UDRDET[1:0]=00 or SPI is just enabled or when a
transaction with a defined size just starts. First bits can be corrupted in this case, as well,
when slave software writes first data into the empty TxFIFO too close prior the data
transaction starts (propagation of the data into TxFIFO takes few APB clock cycles). If the
user cannot ensure to write data into the empty TxFIFO in time the UDRDET[1:0]=00 setting
must be avoided.

To handle the underrun control feature correctly the user must avoid next critical
encroachments especially

- Any fill of empty TxFIFO when master starts clocking (at UDRDET[1:0]=00 especially)
- Any clear of UDR flag while TxFIFO is empty
- Any setting of UDRDET[1:0]=00 together with UDRCFG[1:0]=10 (to avoid repetition of
  undefined dummy data)
- Any setting of UDRDET[1:0]=10 when underrun must be detected after each data
  frame while SS signal does not toggle between the frames
- Any setting of UDRDET[1:0]=10 while SS is managed by software
### Figure 625. Optional configurations of slave’s behavior at detection of underrun condition

<table>
<thead>
<tr>
<th>UDRDET[1:0] = 00</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SCK</strong></td>
</tr>
<tr>
<td><strong>MOSI</strong></td>
</tr>
<tr>
<td><strong>MISO</strong></td>
</tr>
<tr>
<td><strong>TxFIFO occupancy</strong></td>
</tr>
<tr>
<td><strong>UDR</strong></td>
</tr>
<tr>
<td>Dummy</td>
</tr>
<tr>
<td>Underrun pattern*</td>
</tr>
<tr>
<td>Dummy</td>
</tr>
<tr>
<td>1 0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>UDRDET[1:0] = 01</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SCK</strong></td>
</tr>
<tr>
<td><strong>MOSI</strong></td>
</tr>
<tr>
<td><strong>MISO</strong></td>
</tr>
<tr>
<td><strong>TxFIFO occupancy</strong></td>
</tr>
<tr>
<td><strong>UDR</strong></td>
</tr>
<tr>
<td>Underrun pattern*</td>
</tr>
<tr>
<td>Underrun pattern*</td>
</tr>
<tr>
<td>Underrun pattern*</td>
</tr>
<tr>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>UDRDET[1:0] = 10</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SS</strong></td>
</tr>
<tr>
<td><strong>SCK</strong></td>
</tr>
<tr>
<td><strong>MOSI</strong></td>
</tr>
<tr>
<td><strong>MISO</strong></td>
</tr>
<tr>
<td><strong>TxFIFO occupancy</strong></td>
</tr>
<tr>
<td><strong>UDR</strong></td>
</tr>
<tr>
<td>Underrun pattern*</td>
</tr>
<tr>
<td>Underrun pattern*</td>
</tr>
<tr>
<td>Underrun pattern*</td>
</tr>
<tr>
<td>0</td>
</tr>
</tbody>
</table>

*) Depends on UDRCFG[1:0] setting
Note: The hardware propagation of an UDR event needs additional traffic on the bus. It always takes few extra SPI clock cycles after the event happens (both underrun captured by hardware and cleared by software). If clearing of the UDR flag by software is applied close to the end of data frame transaction or when the SCK line is at idle in between the frames, the next extra underrun pattern is sent initially by slave prior the valid data from TxFIFO becomes transacted again. The user can prevent this by SPI disable/enable action between sessions to restart the underrun logic and so initiate the next session by the valid data.

**Mode fault (MODF)**

Mode fault occurs when the master device has its internal SS signal (SS pin in SS hardware mode, or SSI bit in SS software mode) pulled low. This automatically affects the SPI interface in the following ways:

- The MODF bit is set and the interrupt request is triggered if the MODFIE bit is set.
- The SPE bit is forced to zero while MODF bit is set. This blocks all the peripheral outputs and disables the SPI interface.
- The MASTER bit is cleared, thus forcing the device into slave mode.

MODF is cleared by writing 1 to the MODFC bit in the SPI_IFCR.

To avoid any multiple slave conflicts in a system comprising several MCUs, the SS pin must be pulled to its non-active level before re-enabling the SPI, by setting the SPE bit.

As a security, hardware does not allow the SPE bit to be set while the MODF bit is set. In a slave device the MODF bit cannot be set except as the result of a previous multi master conflict.

A correct SW procedure when master overtakes the bus at multi master system must be the following one:

- Switch into master mode while SSOE=0
  (potential conflict can appear when another master occupies the bus. MODF is raised in this case which prevents any next node switching into master mode)
- Put GPIO pin dedicated for another master SS control into active level
- Perform data transaction
- Put GPIO pin dedicated for another master SS control into non active level
- Switch back to slave mode

**CRC error (CRCE)**

This flag is used to verify the validity of the value received when the CRCEN bit in the SPI_CFG1 register is set. The CRCE flag in the SPI_SR register is set if the value received in the shift register does not match the receiver SPI_RXCRC value, after the last data is received (as defined by TSIZE). The CRCE flag triggers an interrupt if RCEIE bit is set. Clearing the bit CRCE is done by a writing 1 to the CRCEC bit in the SPI_IFCR.

**TI mode frame format error (TIFRE)**

A TI mode frame format error is detected when an SS pulse occurs during an ongoing communication when the SPI is operating in slave mode and configured to conform to the TI mode protocol. When this error occurs, the TIFRE flag is set in the SPI_SR register. The SPI is not disabled when an error occurs, the SS pulse is ignored, and the SPI waits for the next SS pulse before starting a new transfer. The data may be corrupted since the error detection may result in the loss of few data bytes.
The TIFRE flag is cleared by writing 1 to the TIFREC bit in the SPI_IFCR. If the TIFREIE bit is set, an interrupt is generated on the SS error detection. As data consistency is no longer guaranteed, communication must be re-initiated by software between master and slave.

50.5.3 CRC computation

Two separate 33-bit or two separate 17-bit CRC calculators are implemented in order to check the reliability of transmitted and received data. The SPI offers any CRC polynomial length from 5 to 33 bits when maximum data size is 32-bit and from 5 to 17 bits for the peripheral instances where maximum data size is limited to 16-bit. The length of the polynomial is defined by the most significant bit of the value stored at the CRCPOLY register. It has to be set greater than data frame length defined at DSIZE field. When maximum data size is applied, the CRC33_17 bit has to be set additionally to define the most significant bit of the polynomial string while keep its size always greater than data. The CRCSIZE field in the SPI_CFG1 then defines how many the most significant bits from CRC calculation registers are transacted and compared as CRC frame. It is defined independently from the data frame length, but it must be either equal or an integer multiple of the data frame size while its size cannot exceed the maximum data size of the instance.

To fully benefit from the CRC calculation capability, the polynomial length setting must correspond to the CRC pattern size, else the bits unused at the calculation are transacted and expected all zero at the end of the CRC pattern if its size is set greater than the polynomial length.

CRC principle

The CRC calculation is enabled by setting the CRCEN bit in the SPI_CFG1 register before the SPI is enabled (SPE = 1). The CRC value is then calculated using the CRC polynomial defined by the CRCPOLY register and CRC33_17 bit. When SPI is enabled, the CRC polynomial can be changed but only in case when there is no traffic on the bus.

The CRC computation is done, bit by bit, on the sampling clock edge defined by the CPHA and CPOL bits in the SPI_CR1 register. The calculated CRC value is checked automatically at the end of the data block defined by the SPI_CR2 register exclusively.

When a mismatch is detected between the CRC calculated internally on the received data and the CRC received from the transmitter, a CRCERR flag is set to indicate a data corruption error. The right procedure for handling the CRC depends on the SPI configuration and the chosen transfer management.

CRC transfer management

Communication starts and continues normally until the last data frame has to be sent or received in the SPI_DR register.

The length of the transfer has to be defined by TSIZE and TSER. When the desired number of data is transacted, the TXCRC is transmitted and the data received on the line are compared to the RXCRC value.
TSIZE cannot be set to 0xFFFF value if CRC is enabled. A correct way of sending e.g. 65535 data with CRC is to set:
- TSIZE= 0xFFFE and TSER=1 when data packet is configured to keep one data respective
- TSIZE= 0xFFFFC and TSER=3 when data packet keeps 4 data (to ensure the TSIZE value aligned with packet size when its extension is applied).

In transmission, the CRC computation is frozen during CRC transaction and the TXCRC is transmitted, in a frame of length equal to the CRCSIZE field value.

In reception, the RXCRC is also frozen when desired number of data is transacted. Information to be compared with the RXCRC register content is then received in a frame of length equal to the CRCSIZE value.

Once the CRC frame is completed, an automatic check is performed comparing the received CRC value and the value calculated in the SPI_RXCRC register. Software has to check the CRCERR flag in the SPI_SR register to determine if the data transfers were corrupted or not. Software clears the CRCERR flag by writing 1 to the CRCERRC.

The user takes no care about any flushing redundant CRC information, it is done automatically.

**Resetting the SPI_TXCRC and SPI_RXCRC values**

The SPI_TXCRC and SPI_RXCRC values are initialized automatically when new data is sampled after a CRC phase. This allows the use of DMA circular mode in order to transfer data without any interruption (several data blocks covered by intermediate CRC checking phases). Initialization patterns for receiver and transmitter can be configured either to zero or to all ones in dependency on setting bits TCRCINI and RCRCINI at SPI_CR1 register.

The CRC values are reset when the SPI is disabled.

### 50.6 Low-power mode management

The SPI has advanced low-power mode functions allowing it to transfer properly data between the FIFOs and the serial interface even when the spi_pclk clock is disabled.

In master mode the spi_ker_ck kernel clock is needed in order to provide the timings of the serial interface.

In slave mode, the spi_ker_ck clock can be removed as well during the transfer of data between the FIFOs and the serial interface. In this mode the clock is provided by the external SPI device.

When the spi_pclk clock is gated, (and the spi_ker_ck clock as well if the SPI is in slave), the SPI provides a wakeup event signal (spi_wkup) if a specific action requiring the activation of the spi_pclk clock is needed, such as:

- To fill-up the TxFIFO,
- To empty the Rx FIFO,
- Other signaling: end of transfer, errors...

The generation of spi_ker_ck and spi_pclk clock are controlled by the RCC block according to register settings and the processors modes. Refer to the RCC section for details.
The **spi_pclk** clock request stays pending till a flag with enabled interrupt is set. That is why it is important to service these pending requests and clear their flag as soon as possible at system sensitive to the low power consumption especially and the application must acknowledge all pending interrupts events before switching the SPI to low-power mode (i.e. removing **spi_pclk**).

The Figure 626 shows an example of the clock handling when the SPI2S is working in low-power mode. The example is given for a transmit mode.

In master mode the **spi_ker_ck** clock is required for the timing generation.

The Figure 626 shows two kinds of supported scenarios for the handling of the **spi_ker_ck** kernel clock in slave mode:

- In most of the slave modes, the **spi_ker_ck** kernel clock can be disabled,
- In some products, the **spi_ker_ck** kernel clock activation may follow the system state.

**Figure 626. Low-power mode application example**

The figure clearly shows that the **spi_pclk** must be provided to the SPI2S, when data need to be transferred from the memory to the SPI2S TxFIFO. Here is the description of the most important steps:

- **Step 1**
  The TxFIFO level goes below the programmed threshold, this event (TXP) activates the **spi_wkup** signal. This signal is generally used to wake-up the system from low-power mode, and thus to activate the bus clock (**spi_pclk**).

- **Step 2**
  When **spi_pclk** is activated, the **spi_it** is also activated, and the product is ready to fill-up the TxFIFO either by DMA or by software. Note as well that for some product the system wake-up automatically enables the **spi_ker_ck** kernel clock as well.

- **Step 3**
  When the amount of empty locations in the TxFIFO is less than FTHVL, then the **spi_wkup** and **spi_it** signals are deactivated, but the fill-up of the TxFIFO may
continue. Note that `spi_wkup` falling edge is aligned with the serial interface clock domain, and the falling edge of the `spi_it` is aligned with the `spi_pclk` clock domain.

- **Step 4**
  The fill-up of the TxFIFO is completed; the software can switch the system back to low-power mode until the next `spi_wkup` occurs.
50.7 SPI wakeup and interrupts

*Table 416* gives an overview of the SPI events capable to generate interrupt events (*spi_it*). Some of them feature wake-up from low-power mode capability additionally (*spi_wkup*).

Most of them can be enabled and disabled independently while using specific interrupt enable control bits.

The flags associated with the events are cleared by specific methods. Refer to the description of SPI registers for more details about the event flags. All the pending interrupt requests stay active if the SPI is disabled. A not cleared request with an enabled interrupt generates a *spi_pclk* clock request and so increases the overall consumption.

### Table 416. SPI wakeup and interrupt requests

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag$^{(1)}$</th>
<th>Enable Control bit</th>
<th>Event clear method</th>
<th>Interrupt/Wakeup activated</th>
</tr>
</thead>
<tbody>
<tr>
<td>TxFIFO ready to be loaded (space available for one data packet - FIFO threshold)</td>
<td>TXP</td>
<td>TXPIE</td>
<td>TXP cleared by hardware when TxFIFO contains less than FTHLV empty locations</td>
<td>spi_it YES, spi_wkup</td>
</tr>
<tr>
<td>Data received in Rx FIFO (one data packet available - FIFO threshold)</td>
<td>RXP</td>
<td>RXPIE</td>
<td>RXP cleared by hardware when Rx FIFO contains less than FTHLV samples</td>
<td>spi_it YES, spi_wkup</td>
</tr>
<tr>
<td>Both TXP and RXP active</td>
<td>DXP</td>
<td>DXPIE</td>
<td>When TXP or RXP are cleared</td>
<td>spi_it YES, spi_wkup</td>
</tr>
<tr>
<td>Transmission Transfer Filled</td>
<td>TXTF</td>
<td>TXTFIE</td>
<td>Writing TXTFC to 1</td>
<td>spi_it NO</td>
</tr>
<tr>
<td>Underrun</td>
<td>UDR</td>
<td>UDRIE</td>
<td>Writing UDRC to 1</td>
<td>spi_it YES</td>
</tr>
<tr>
<td>Overrun</td>
<td>OVR</td>
<td>OVRIE</td>
<td>Writing OVRC to 1</td>
<td>spi_it YES</td>
</tr>
<tr>
<td>CRC Error</td>
<td>CRCE</td>
<td>CRCEIE</td>
<td>Writing CRCEC to 1</td>
<td>spi_it YES</td>
</tr>
<tr>
<td>TI Frame Format Error</td>
<td>TIFRE</td>
<td>TIFREIE</td>
<td>Writing TIFREC to 1</td>
<td>spi_it NO</td>
</tr>
<tr>
<td>Mode Fault</td>
<td>MODF</td>
<td>MODFIE</td>
<td>Writing MODFC to 1</td>
<td>spi_it NO</td>
</tr>
<tr>
<td>End Of Transfer (full transfer sequence completed - based on TSIZE value)</td>
<td>EOT</td>
<td>EOTIE</td>
<td>Writing EOTC to 1</td>
<td>spi_it YES</td>
</tr>
<tr>
<td>Master mode suspended</td>
<td>SUSP</td>
<td>EOTIE</td>
<td>Writing SUSPC to 1</td>
<td>spi_it YES</td>
</tr>
<tr>
<td>TxFIFO transmission complete (TxFIFO empty)</td>
<td>TXC$^{(2)}$</td>
<td></td>
<td>TXC cleared by HW when a transmission activity starts on the bus</td>
<td>spi_it NO</td>
</tr>
<tr>
<td>TSER value transferred to TSIZE (new value may be loaded to TSER)</td>
<td>TSERF</td>
<td>TSERFIE</td>
<td>Writing TSERFC to 1</td>
<td>spi_it NO</td>
</tr>
</tbody>
</table>

1. Refer to SPI2S register description for more details about the event flags.
2. The TXC flag behavior depends on the TSIZE setting. When TSIZE>0, the flag fully follows the EOT one including its clearing by EOTC.
50.8 I2S main features

- Full duplex communication
- Half-duplex communication (only transmitter or receiver)
- Master or slave operations
- 8-bit programmable linear prescaler
- Data length may be 16, 24 or 32 bits\(^{(a)}\)
- Channel length can be 16 or 32 in master, any value in slave
- Programmable clock polarity
- Error flags signaling for improved reliability: Underrun, Overrun and Frame Error
- Embedded Rx and TxFIFOs
- Supported I2S protocols:
  - I2S Philips standard
  - MSB-Justified standard (Left-Justified)
  - LSB-Justified standard (Right-Justified)
  - PCM standard (with short and long frame synchronization)
- Data ordering programmable (LSb or MSb first)
- DMA capability for transmission and reception
- Master clock can be output to drive an external audio component:
  - \(F_{MCK} = 256 \times F_{WS}\) for all I2S modes
  - \(F_{MCK} = 128 \times F_{WS}\) for all PCM modes

Note: \(F_{MCK}\) is the master clock frequency and \(F_{WS}\) is the audio sampling frequency.

\(^{(a)}\) 24- and 32-bit data width are not always available. Refer to Section 50.3: SPI implementation.
50.9 I2S functional description

50.9.1 I2S general description

The block diagram shown on Figure 611 also applies for I2S mode.

The SPI/I2S block can work on I2S/PCM mode, when the bit I2SMOD is set to 1. A dedicated register (SPI_I2SCFGR) is available for configuring the dedicated I2S parameters, which include the clock generator, and the serial link interface.

The I2S/PCM function uses the clock generator to produce the communication clock when the SPI/I2S is set in master mode. This clock generator is also the source of the master clock output (MCK).

Resources such as RxFIFO, TxFIFO, DMA and parts of interrupt signaling are shared with SPI function. The low-power mode function is also available in I2S mode, refer to Section 50.6: Low-power mode management and Section 50.10: I2S wakeup and interrupts.

50.9.2 Pin sharing with SPI function

The I2S shares four common pins with the SPI:

- SDO: Serial Data Output (mapped on the MOSI pin) to transmit the audio samples in master, and to receive the audio sample in slave. Refer to Section: Serial Data Line swapping on page 2202.
- SDI: Serial Data Input (mapped on the MISO pin) to receive the audio samples in master, and to transmit the audio sample in slave. Refer to Section: Serial Data Line swapping on page 2202.
- WS: Word Select (mapped on the SS pin) is the frame synchronization. It is configured as output in master mode, and as input for slave mode.
- CK: Serial Clock (mapped on the SCK pin) is the serial bit clock. It is configured as output in master mode, and as input for slave mode.

An additional pin can be used when a master clock output is needed for some external audio devices:

- MCK: the Master Clock (mapped separately) is used when the I2S is configured in master mode.
### 50.9.3 Bitfields usable in I2S/PCM mode

When the I2S/PCM mode is selected (I2SMOD = ‘1’), some bitfields are no longer relevant, and must be forced to a specific value in order to guarantee the behavior of the I2S/PCM function. *Table 417* shows the list of bits and fields available in the I2S/PCM mode, and indicates which must be forced to a specific value.

<table>
<thead>
<tr>
<th>Register name</th>
<th>Bitfields usable in PCM/I2S Mode</th>
<th>Constraints on other bitfields</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPI/I2S control register 1 (SPI_CR1)</td>
<td>IOLOCK, CSUSP, CSTART, SPE</td>
<td>Other fields set to their reset values</td>
</tr>
<tr>
<td>SPI control register 2 (SPI_CR2)</td>
<td>-</td>
<td>Set to reset value</td>
</tr>
<tr>
<td>SPI configuration register 1 (SPI_CFG1)</td>
<td>TXDMAEN, RXDMAEN, FTHLV</td>
<td>Other fields set to their reset values</td>
</tr>
<tr>
<td>SPI configuration register 2 (SPI_CFG2)</td>
<td>AFCNTR, LSBFIRST, IOSWP</td>
<td>Other fields set to their reset values</td>
</tr>
<tr>
<td>SPI/I2S interrupt enable register (SPI_IER)</td>
<td>TIFREIE, OVRIE, UDRIE, TXPIE, RXPIE</td>
<td></td>
</tr>
<tr>
<td>SPI/I2S status register (SPI_SR)</td>
<td>SUSP, TIFRE, OVR, UDR, TXP, RXP</td>
<td>Other flags not relevant</td>
</tr>
<tr>
<td>SPI/I2S interrupt/status flags clear register</td>
<td>SUSPC, TIFREC, OVRC, UDRC</td>
<td>Other fields set to their reset values</td>
</tr>
<tr>
<td>(SPI_IFCR)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SPI/I2S transmit data register (SPI_TXDR)</td>
<td>The complete register</td>
<td>-</td>
</tr>
<tr>
<td>SPI/I2S receive data register (SPI_RXDR)</td>
<td>The complete register</td>
<td>-</td>
</tr>
<tr>
<td>SPI polynomial register (SPI_CRCPOLY)</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>SPI transmitter CRC register (SPI_TXCRC)</td>
<td>-</td>
<td>Set to reset value</td>
</tr>
<tr>
<td>SPI receiver CRC register (SPI_RXCRC)</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>SPI underrun data register (SPI_UDRDR)</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>SPI/I2S configuration register (SPI_I2SCFGR)</td>
<td>The complete register</td>
<td>-</td>
</tr>
</tbody>
</table>
50.9.4 Slave and master modes

The SPI/I2S block supports master and slave mode for both I2S and PCM protocols.
In master mode, both CK, WS and MCK signals are set to output.
In slave mode, both CK and WS signals are set to input. The signal MCK cannot be used in slave mode.
In order to improve the robustness of the SPI/I2S block in slave mode, the peripheral re-synchronizes each reception and transmission on WS signal. This means that:
  • In I2S Philips standard, the shift-in or shift-out of each data is triggered one bit clock after each transition of WS.
  • In I2S MSB justified standard, the shift-in or shift-out of each data is triggered as soon as a transition of WS is detected.
  • In PCM standard, the shift-in or shift-out of each data is triggered one bit clock after the active edge of WS.

Note: This re-synchronization mechanism is not available for the I2S LSB justified standard.
Note: Note as well that there is no need to provide a kernel clock when the SPI/I2S is configured in slave mode.

50.9.5 Supported audio protocols

The I2S/PCM interface supports four audio standards, configurable using the I2SSTD[1:0] and PCMSYNC bits in the SPI_I2SCFGR register.
In the I2S protocol, the audio data are time-multiplexed on two channels: the left channel and the right channel. The WS signal is used to indicate which channel shall be considered as the left, and which one is the right.
In I2S master mode, four frames formats are supported:
  • 16-bit data packed in a 16-bit channel
  • 16-bit data packed in a 32-bit channel
  • 24-bit data packed in a 32-bit channel\(^{(a)}\)
  • 32-bit data packed in a 32-bit channel\(^{(a)}\)
In PCM master mode, three frames formats are supported:
  • 16-bit data packed in a 16-bit channel
  • 16-bit data packed in a 32-bit channel
  • 24-bit data packed in a 32-bit channel\(^{(a)}\)

\(^{(a)}\) 24- and 32-bit data width are not always available. Refer to Section 50.3: SPI implementation.
The figure hereafter shows the main definition used in this section: data length, channel length and frame length.

**Figure 627. Waveform examples**

1. The channel length (CHLEN) must always be higher or equal to the data length (DATLEN).
I²S Philips standard

The I²S Philips standard is selected by setting I2SSTD to 0b00. This standard is supported in master and slave mode.

In this standard, the WS signal toggles one CK clock cycle before the first bit (MSb in I²S Philips standard) is available. A falling edge transition of WS indicates that the next data transferred is the left channel, and a rising edge transition indicates that the next data transferred is the right channel.

Figure 628. Master I²S Philips protocol waveforms (16/32-bit full accuracy)

CKPOL is set to 0 in order to match the I²S Philips protocol. See Selection of the CK sampling edge for information concerning the handling of WS signal.

Figure 628 shows an example of waveform generated by the SPI/I²S in the case where the channel length is equal to the data length. More precisely, this is true when CHLEN = 0 and DATLEN = 0b00 or when CHLEN = 1 and DATLEN = 0b10.

See Control of the WS Inversion for information concerning the handling of WS signal.

Figure 629. I²S Philips standard waveforms

1. 24- and 32-bit data width are not always supported (DATLEN = 01 or 10). Refer to Section 50.3: SPI implementation for the supported data sizes.
In the case where the channel length is bigger than the data length, the remaining bits are forced to zero when the SPI/I2S is configured in transmit mode. This is applicable for both master and slave mode.

**MSB justified standard**

For this standard, the WS signal toggles when the first data bit, is provided. The data transferred represents the left channel if WS is high, and the right channel if WS is low.

*Figure 630. Master MSB Justified 16-bit or 32-bit full-accuracy length*

1. 24- and 32-bit data width are not always supported (DATLEN = 01 or 10). Refer to Section 50.3: SPI implementation for the supported data sizes.

CKPOL is set to 0 in order to match the I2S MSB justified protocol. See Selection of the CK sampling edge for information concerning the handling of WS signal.

See Control of the WS Inversion for information concerning the handling of WS signal.

*Figure 631. Master MSB justified 16 or 24-bit data length*

1. 24- and 32-bit data width are not always supported (DATLEN = 01 or 10). Refer to Section 50.3: SPI implementation for the supported data sizes.

In the case where the channel length is bigger than the data length, the remaining bits are forced to zero when the SPI/I2S is configured in master transmit mode. In slave transmit the remaining bits are forced to the value of the first bit of the next data to be generated in order to avoid timing issues (see Figure 632).
LSB justified standard

This standard is similar to the MSB justified standard in master mode (no difference for the 16 and 32-bit full-accuracy frame formats). The LSB justified 16 or 32-bit full-accuracy format give similar waveforms than MSB justified mode (see Figure 630) because the channel and data have the same length.

Note:
In the LSB justified format, only 16 and 32-bit channel length are supported in master and slave mode. This is due to the fact that it is not possible to transfer properly the data if the channel length is not known by transmitter and receiver side.

CKPOL is set to 0 in order to match the I2S LSB justified protocol. See Selection of the CK sampling edge for information concerning the handling of WS signal.

See Control of the WS Inversion for information concerning the handling of WS signal.
PCM standard

For the PCM standard, there is no need to use channel-side information. The two PCM modes (short and long frame) are available and configurable using the PCMSYNC bit in SPI_I2SCFGR register.

**Note:** The difference between the PCM long and short frame, is just the width of the frame synchronization: for both protocols, the active edge of the frame is generated (or is expected for the Slave mode) one CK clock cycle before the first bit.

**Figure 634. Master PCM when the frame length is equal the data length**

For long frame synchronization, the WS signal assertion time is fixed to 13 bits in master mode.

A data size of 16 or 24 bits can be used when the channel length is set to 32 bits.

For short frame synchronization, the WS synchronization signal is only one cycle long.

See **Control of the WS Inversion** for information concerning the handling of WS signal.

**Figure 635. Master PCM standard waveforms (16 or 24-bit data length)**

1. 24- and 32-bit data width are not always supported (DATLEN = 01 or 10). Refer to **Section 50.3: SPI implementation** for the supported data sizes.

If the PCM protocol is used in slave mode, frame lengths can be different from 16 or 32 bits.

As shown in **Figure 636**, in slave mode various pulse widths of WS can be accepted as the start of frame is detected by a rising edge of WS. The only constraint is that the WS must go back to its inactive state for at least one CK cycle.
1. 24- and 32-bit data width are not always supported (DATLEN = 01 or 10). Refer to Section 50.3: SPI implementation for the supported data sizes.

CKPOL is set to 0 in order to match the PCM protocol. See Selection of the CK sampling edge for information concerning the handling of WS signal.

### 50.9.6 Additional Serial Interface Flexibility

#### Variable frame length in slave

In slave mode, channel lengths different from 16 or 32 bits can be accepted, as long as the channel length is bigger than the data length. This is true for all protocols except for I2S LSB justified protocol.

#### Data ordering

For all data formats and communication standards, it is possible to select the data ordering (MSb or LSb first) thanks to the bit LSBFRST located into SPI configuration register 2 (SPI_CFG2).

#### Selection of the CK sampling edge

The CKPOL bit located into SPI/I2S configuration register (SPI_I2SCFGR) allows the user to choose the sampling edge polarity of the CK for slave and master modes, for all protocols.

- When CKPOL = 0, serial data SDO and WS (when master) are changed on the falling edge of CK and the serial data SDI and WS (when slave) are read on the rising edge.
- When CKPOL = 1, serial data SDO and WS (when master) are changed on the rising edge of CK and the serial data SDI and WS (when slave) are read on the falling edge.

#### Control of the WS Inversion

It is possible to invert the default WS signal polarity for master and slave modes, for all protocols, by setting WSINV to 1. By default the WS polarity is the following:

- In I2S Philips Standard, WS is low for left channel, and high for right channel
- In MSB/LSB justified mode, WS is high for left channel, and low for right channel
- In PCM mode, the start of frame is indicated by a rising edge of WS.
When WSINV is set to 1, the WS polarity is inverted, then:

- In I2S Philips Standard, WS is high for left channel, and low for right channel
- In MSB/LSB justified mode, WS is low for left channel, and high for right channel
- In PCM mode, the start of frame is indicated by a falling edge of WS.

WSINV is located into SPI/I2S configuration register (SPI_I2SCFGR).

**Control of the I/Os**

The SPI/I2S block allows the settling of the WS and CK signals to their inactive state before enabling the SPI/I2S thanks to the AFCNTR bit of SPI configuration register 2 (SPI_CFG2).

This can be done by programming CKPOL and WSINV using the following sequence:

Assuming that AFCNTR is initially set to 0

- Set I2SMOD = 1. (In order to inform the hardware that the CK and WS polarity is controlled via CKPOL and WSINV).
- Set bits CKPOL and WSINV to the wanted value.
- Set AFCNTR = 1.
  - Then the inactive level of CK and WS I/Os is set according to CKPOL and WSINV values, even if the SPI/I2S is not yet enabled.
  - Then performs the activation sequence of the I2S/PCM

*Table 418* shows the level of WS and CK signals, when the AFCNTR bit is set to 1, and before the SPI/I2S block is enabled (i.e. inactive level). Note that the level of WS depends also on the protocol selected.

**Table 418. WS and CK level before SPI/I2S is enabled when AFCNTR = 1**

<table>
<thead>
<tr>
<th>WSINV</th>
<th>I2SSSTD</th>
<th>WS level before SPI/I2S is enabled</th>
<th>CKPOL</th>
<th>CK level before SPI/I2S is enabled</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>I2S Std (00)→ High</td>
<td>0 → Low</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Others → Low</td>
<td>1 → High</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>I2S Std (00)→ Low</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Others → High</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Note:* To avoid electrical conflicts on WS and CK, the AFCNTR bit must not be set to 1 when the SPI2S is in slave mode.

**Serial Data Line swapping**

The SPI/I2S offers the possibility to swap the function of SDI and SDO lines thanks to IOSWP bit located into SPI configuration register 2 (SPI_CFG2). *Table 419* gives details on this feature.

**Table 419. Serial data line swapping**

<table>
<thead>
<tr>
<th>Configuration</th>
<th>IOSWP</th>
<th>SDI direction</th>
<th>SDO direction</th>
</tr>
</thead>
<tbody>
<tr>
<td>Master/slave RX</td>
<td>0</td>
<td>IN</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>-</td>
<td>IN</td>
</tr>
</tbody>
</table>
50.9.7 Startup sequence

When the bit SPE is set to 0, the user is not allowed to read and write into the SPI_RXDR and SPI_TXDR registers, but the access to other registers is allowed.

When the application wants to use the SPI/I2S block the user has to proceed as follow:

1. Ensure that the SPE is set to 0, otherwise write SPE to 0.
2. Program all the configuration and control registers according to the wanted configuration. Refer to Section 50.9.16 for detailed programming examples.
3. Clear all the status flags by setting the SUSPC, TIFREC, OVRC and UDRC bits of SPI_IFCR register. Note that if the flag SUSP is not cleared (via SUSPC bit) the CSTART control bit has no effect.
4. Set the SPE bit to 1, in order to activate the SPI/I2S block. When this bit is set, the serial interface is still disabled, but the DMA and interrupt services are working, allowing for example, the data transfer into the TxFIFO.
5. Set bit CSTART to 1, in order to activate the serial interface.

As shown in Figure 637, in I2S Philips standard master TX, the generation of the WS and CK signals starts after a resynchronization delay (SYNC_DLY2) when CSTART goes to 1 and the TxFIFO is not empty. Note that the bit clock CK is activated 4 rising edges before the falling edge of WS in order to ensure that the external slave device can detect properly WS transition. Other standards behave similarly.
1. In this figure, the MCK is enabled before setting the bit SPE to 1. See MCK generation for more information.

2. Note that the level of WS and CK signals are controlled by the SPI/I2S block during the configuration phase as soon as the AFCNTR bit is set to 1

Note: Due to clock domain resynchronization, the CSTART bit is taken into account by the hardware after about 3 periods of CK clock (SYNC_DLY1).

In slave mode, once the bit CSTART is set to 1, the data transfer starts when the start-of-frame condition is met:

- For I2S Philips standard, the start-of-frame condition is a falling edge of WS signal. The transmission/reception starts one bit clock later. If WSINV = 1, then the start-of-frame condition is a rising edge.
- For other protocols, the start-of-frame condition is a rising edge of WS signal. The transmission/reception starts at rising edge of WS for MSB aligned protocol. The transmission/reception starts one bit clock later for PCM protocol. If WSINV = 1, then the start-of-frame condition is a falling edge.

Figure 638 shows an example of startup sequence in I2S Philips standard, slave mode.

Note: Due to clock domain resynchronization, the CSTART bit is taken into account by the hardware after 2 periods of CK clock (SYNC_DLY).
50.9.8 Stop sequence

The application can stop the I2S/PCM transfers by setting the SPE bit to 0. In that case the communication is stopped immediately, without waiting for the end of the current frame.

In master mode it is also possible to stop the I2S/PCM transfers at the end of the current frame. For that purpose, the user has to set the bit CSUSP to 1, and polls the CSTART bit until it goes to 0. The CSTART bit goes to 0 when the current stereo (if an I2S mode was selected) or mono sample are completely shifted in or out. Then the SPE bit can be set to 0.

The Figure 639 shows an example of stop sequence in the case of master mode. The CSUSP bit is set to 1, during the transmission of left sample, the transfer continue until the last bit of the right sample is transferred. Then CSTART and CSUSP go back to 0, CK and WS signals go back to their inactive state, and the user can set SPE to 0.

Figure 639. Stop sequence, I2S Philips standard, master

Note: In slave mode, the stop sequence is only controlled by the SPE bit.

50.9.9 Clock generator

When the I2S or PCM is configured in master mode, the user needs to program the clock generator in order to produce the Frame Synchronization (WS), the bit clock (CK) and the master clock (MCK) at the desired frequency.

If the I2S or PCM is used in slave mode, there is no need to configure the clock generator.
The frequency generated on MCK, CK and WS depends mainly on I2SDIV, ODD, CHLEN and MCKOE. The bit MCKOE indicates if a master clock need to be generated or not. The master clock has a frequency 128 or 256 times higher than the frame synchronization. This master clock is often required to provide a reference clock to external audio codecs.

Note: In master mode, there is no specific constraints on the ratio between the bus clock rate \( F_{\text{pclk}} \) and the bit clock \( F_{\text{ck}} \). The bus clock frequency must be high enough in order to support the data throughput.

When the master clock is generated (MCKOE = 1), the frequency of the frame synchronization is given by the following formula in I2S mode:

\[
F_{\text{WS}} = \frac{F_{\text{i2s clk}}}{256 \times \{2 \times I2SDIV\} + \text{ODD}}
\]

and by this formula in PCM mode:

\[
F_{\text{WS}} = \frac{F_{\text{i2s clk}}}{128 \times \{2 \times I2SDIV\} + \text{ODD}}
\]

In addition, the frequency of the MCK \( F_{\text{MCK}} \) is given by the formula:

\[
F_{\text{MCK}} = \frac{F_{\text{i2s clk}}}{\{2 \times I2SDIV\} + \text{ODD}}
\]

When the master clock is disabled (MCKOE = 0), the frequency of the frame synchronization is given by the following formula in I2S mode:

\[
F_{\text{WS}} = \frac{F_{\text{i2s clk}}}{32 \times (\text{CHLEN} + 1) \times \{2 \times I2SDIV\} + \text{ODD}}
\]

And by this formula in PCM mode:

\[
F_{\text{WS}} = \frac{F_{\text{i2s clk}}}{16 \times (\text{CHLEN} + 1) \times \{2 \times I2SDIV\} + \text{ODD}}
\]
Where \( F_{WS} \) is the frequency of the frame synchronization, and \( F_{I2S clk} \) is the frequency of the kernel clock provided to the SPI/I2S block.

**Note:** CHLEN and ODD can be either 0 or 1. 
I2SDIV can take any values from 0 to 255 when ODD = 0, but when ODD = 1, the value I2SDIV = 1 is not allowed. 
When I2SDIV = 0, then \((2 \times I2SDIV) + ODD\) is forced to 1.

**Note:** When \((2 \times I2SDIV) + ODD\) is odd, the duty cycle of MCK or the CK signals is not 50%. Care must be taken when odd ratio is used: it can impact margin on setup and hold time. 
For example if \((2 \times I2SDIV) + ODD\) = 5, then the duty cycle can be 40%.

*Table 420* provides examples of clock generator programming for I2S modes.

### MCK generation

The master clock MCK can be generated regardless to the SPE bit. The MCK generating is controlled by the following bits:

- I2SMOD must equal to 1,
- I2SCFG must select a master mode,
- MCKOE must be set to 1

*Table 420. CLKGEN programming examples for usual I2S frequencies*

<table>
<thead>
<tr>
<th>(I2s_{-}clk) (MHz)</th>
<th>Channel length (bits)</th>
<th>I2SDIV</th>
<th>ODD</th>
<th>MCK</th>
<th>Sampling rate: (F_{WS}) (kHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>12.288</td>
<td>16</td>
<td>12</td>
<td>0</td>
<td>No</td>
<td>16</td>
</tr>
<tr>
<td>12.288</td>
<td>32</td>
<td>6</td>
<td>0</td>
<td></td>
<td>16</td>
</tr>
<tr>
<td>12.288</td>
<td>16</td>
<td>6</td>
<td>0</td>
<td></td>
<td>32</td>
</tr>
<tr>
<td>12.288</td>
<td>32</td>
<td>3</td>
<td>0</td>
<td></td>
<td>32</td>
</tr>
<tr>
<td>49.152</td>
<td>16</td>
<td>16</td>
<td>0</td>
<td></td>
<td>48</td>
</tr>
<tr>
<td>49.152</td>
<td>32</td>
<td>8</td>
<td>0</td>
<td></td>
<td>48</td>
</tr>
<tr>
<td>49.152</td>
<td>16</td>
<td>8</td>
<td>0</td>
<td></td>
<td>96</td>
</tr>
<tr>
<td>49.152</td>
<td>32</td>
<td>4</td>
<td>0</td>
<td></td>
<td>96</td>
</tr>
<tr>
<td>49.152</td>
<td>16</td>
<td>4</td>
<td>0</td>
<td></td>
<td>192</td>
</tr>
<tr>
<td>49.152</td>
<td>32</td>
<td>2</td>
<td>0</td>
<td></td>
<td>192</td>
</tr>
<tr>
<td>4.096</td>
<td>16 or 32</td>
<td>0</td>
<td>-</td>
<td>Yes</td>
<td>16</td>
</tr>
<tr>
<td>24.576</td>
<td>16 or 32</td>
<td>3</td>
<td>0</td>
<td></td>
<td>32</td>
</tr>
<tr>
<td>49.152</td>
<td>16 or 32</td>
<td>3</td>
<td>0</td>
<td></td>
<td>32</td>
</tr>
<tr>
<td>12.288</td>
<td>16 or 32</td>
<td>0</td>
<td>-</td>
<td></td>
<td>48</td>
</tr>
<tr>
<td>49.152</td>
<td>16 or 32</td>
<td>2</td>
<td>0</td>
<td></td>
<td>48</td>
</tr>
<tr>
<td>61.44</td>
<td>16 or 32</td>
<td>2</td>
<td>1</td>
<td></td>
<td>96</td>
</tr>
<tr>
<td>98.304</td>
<td>16 or 32</td>
<td>2</td>
<td>0</td>
<td></td>
<td>192</td>
</tr>
<tr>
<td>196.608</td>
<td>16 or 32</td>
<td>2</td>
<td>0</td>
<td></td>
<td>192</td>
</tr>
</tbody>
</table>
50.9.10 Internal FIFOs

The I2S interface can use a dedicated FIFO for the RX and the TX path. The samples to transmit can be written into the TxFIFO via the SPI_TXDR register. The reading of RxFIFO is performed via the SPI_RXDR register.

Data alignment and ordering

It is possible to select the data alignment into the SPI_RXDR and SPI_TXDR registers thanks to the DATFMT bit.

Note as well that the format of the data located into the SPI_RXDR or SPI_TXDR depends as well on the way those registers are accessed via the APB bus.

Figure 641 shows the allowed settings between APB access sizes, DATFMT and DATLEN.

Note: Caution shall be taken when the APB access size is 32 bits, and DATLEN = 0. For read operation the RxFIFO must contain at least two data, otherwise the read data are invalid. In the same way, for write operation, the TxFIFO must have at least two empty locations, otherwise a data can be lost.

Figure 641. Data Format

<table>
<thead>
<tr>
<th>APB Access Size</th>
<th>DATLEN</th>
<th>SPI_RXDR, SPI_TXDR (DATFMT = 0)</th>
<th>SPI_RXDR, SPI_TXDR (DATFMT = 1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 bits</td>
<td>0b00</td>
<td>15 valid sample</td>
<td>15 valid sample</td>
</tr>
<tr>
<td>32 bits</td>
<td>0b00</td>
<td>31 valid sample N+1, valid sample N</td>
<td>31 valid sample N+1, valid sample N</td>
</tr>
<tr>
<td>32 bits</td>
<td>0b01</td>
<td>31 valid sample 24, valid sample</td>
<td>31 valid sample 8, valid sample</td>
</tr>
<tr>
<td>32 bits</td>
<td>0b10</td>
<td>31 valid sample</td>
<td>31 valid sample</td>
</tr>
</tbody>
</table>

1. In I2S mode, the sample N represents the left sample, and the sample N+1 is the right sample.
2. 24- and 32-bit data width are not always supported (DATLEN = 01 or 10). Refer to Section 50.3: SPI implementation for the supported data sizes.

It is possible to generate an interrupt or a DMA request according to a programmable FIFO threshold levels. The FIFO threshold is common to RX and TxFIFOs can be adjusted via FTHLV.

In I2S mode, the left and right audio samples are interleaved into the FIFOs. It means that for transmit operations, the user has to start to fill-up the TxFIFO with a left sample, followed by a right sample, and so on. For receive mode, the first data read from the RxFIFO is supposed to represent a left channel, the next one is a right channel, and so on.

Note that the read and write pointers of the FIFOs are reset when the bit SPE is set to 0.

Refer to Section 50.9.11 and Section 50.9.15 for additional information.
FIFO size optimization

The basic element of the FIFO is the byte. This allows an optimization of the FIFO locations. For example when the data size is fixed to 24 bits, each audio sample takes 3 basic FIFO elements.

For example, a FIFO with 16 basic elements can have a depth of:
- 8 samples, if the DATLEN = 0 (16 bits),
- 5 samples, if the DATLEN = 1 (24 bits)\(^a\),
- 4 samples, if the DATLEN = 2 (32 bits)\(^a\).

50.9.11 FIFOs status flags

Two status flags are provided for the application to fully monitor the state of the I2S interface. Both flags can generate an interrupt request. The receive interrupt is generated if RXPIE bit is enabled, the transmit interrupt is generated if TXPIE bit is enabled. Those bits are located into the SPI_IER register.

TxFIFO threshold reached (TXP)

When set, this flag indicates that the TxFIFO contains at least FTHLV empty locations. thus FTHLV new data to be transmitted can be written into SPI_TXDR. The TXP flag is reset when the amount of empty locations is lower than FTHLV. Note that TXP = 1, when the I2S is disabled (SPE bit is reset).

RxFIFO threshold reached (RXP)

When set, this flag indicates that there is at least FTHLV valid data into the RxFIFO, thus the user can read those data via SPI_RXDR. It is reset when the RxFIFO contains less than FTHLV data.

See Section 50.10 for additional information on interrupt function in I2S mode.

50.9.12 Handling of underrun situation

In transmit mode, the UDR flag is set when a new data needs to be loaded into the shift register while the TxFIFO is already empty. In such a situation at least a data is lost.

In I2S mode, there is a hardware mechanism in order to prevent misalignment situation (left and right channel swapped). As shown in the following figure, when an underrun occurs, the peripheral re-plays the last valid data on left and right channels as long as conditions of restart are not met. The transmission restarts:
- When there is enough data into the TxFIFO, and
- When the UDR flag is cleared by the software, and
- When the restart condition is met:
  - if the underrun occurs when a right channel data needs to be transmitted, the transmission restarts when a right channel needs to be transmitted, or
  - if the underrun occurs when a left channel data needs to be transmitted, the transmission restarts when a left channel needs to be transmitted.

\(^a\) 24- and 32-bit data width are not always supported (DATLEN = 01 or 10). Refer to Section 50.3: SPI implementation for the supported data sizes.
The UDR flag can trigger an interrupt if the UDRIE bit in the SPI_IER register is set. The UDR bit is cleared by writing UDRC bit of SPI_IFCR register to 1.

When the block is configured in PCM mode, the transmission restarts at the start of the next frame when there is enough data into the TxFIFO, and the UDR flag is cleared by software.

**Note:** An underrun situation can occur in master or slave mode. In master mode, when an underrun occurs, the WS, CK and MCK signal are not gated. Due to resynchronization, any change on the UDR flag is taken into account by the hardware after at least 2 periods of CK clock.

### 50.9.13 Handling of overrun situation

The OVR flag is set when received data need to written into the RxFIFO, while the RxFIFO is already full. As a result, some incoming data are lost.

In I2S mode, there is a hardware mechanism in order to prevent misalignment situation (left and right channel swapped). As shown in the following figure, when an overrun occurs, the peripheral stops writing data into the RxFIFO as long as conditions of restart are not met. When there is enough room into the RxFIFO, and the OVR flag is cleared, the block starts by writing next the right channel into the RxFIFO if the overrun occurred when a right channel data was received or by writing the next left channel if the overrun occurred when a left channel data was received.
An interrupt may be generated if the OVRIE bit is set in the SPI_IER register. The OVR bit is cleared by writing OVRC bit of SPI_IFCR register to 1.

When the block is configured in PCM mode, after an overrun error, the peripheral stops writing data into the RxFIFO as long as restart conditions are not met. When there is enough room in the RxFIFO, and the OVR flag is cleared, the next received data are written into the RxFIFO.

Note: An overrun situation can occur in master or slave mode. In master mode, when an overrun occurs, the WS, CK and MCK signal are not gated.

50.9.14 Frame error detection

When configured in slave mode, the SPI/I2S block detects two kinds of frame errors:

- A frame synchronization received while the shift-in or shift-out of the previous data is not completed (early frame error). This mode is selected with FIXCH = 0.
- A frame synchronization occurring at an unexpected position. This mode is selected with FIXCH = 1.

In slave mode, if the frame length provided by the external master device is different from 32 or 64 bits, the user has to set FIXCH to 0. As the SPI/I2S synchronize each transfer with the WS there is no misalignment risk, but in a noisy environment, if a glitch occurs in the CK signal, a sample may be affected and the application is not aware of this.

If the frame length provided by the external master device is equal to 32 or 64 bits, then the user can set FIXCH to 1 and adjust accordingly CHLEN. As the SPI/I2S synchronize each transfer with the WS there is still no misalignment risk, and if the amount of bit clock between each channel boundary is different from CHLEN, the frame error flag (TIFRE) is set to 1.

Figure 644 shows an example of frame error detection. The SPI/I2S block is in slave mode and the amount of bit clock periods for left channel are not enough to shift-in or shift-out the data. The figure shows that the on-going transfer is interrupted and the next one is started in order to remain aligned to the WS signal.
An interrupt can be generated if the TIFREIE bit is set. The frame error flag (TIFRE) is cleared by writing the TIFREC bit of the SPI_IFCR register to 1.

It is possible to extend the coverage of the frame error flag by setting the bit FIXCH to 1. When this bit is set to 1, then the SPI/I2S is expecting fixed channel lengths in slave mode. This means that the expected channel length can be 16 or 32 bits, according to CHLEN. As shown in Figure 645, in this mode the SPI/I2S block is able to detect if the WS signal is changing at the expected moment (too early or too late).

Note: Figure 644 and Figure 645 show the mechanism for the slave transmit mode, but this is also true for slave receive and slave full-duplex.

The frame error detection can be generally due to noisy environment disturbing the good reception of WS or CK signals.

Note: The SPI/I2S is not able to recover properly if an overrun and an early frame occur within the same frame. In this case the user has to disable and re-enable the SPI/I2S.

### 50.9.15 DMA Interface

The I2S/PCM mode shares the same DMA requests lines than the SPI function. There is a separated DMA channel for TX and RX paths. Each DMA channel can be enabled via RXDMAEN and TXDMAEN bits of SPI_CFG1 register. In receive mode, the DMA interface is working as follow:
1. The hardware evaluates the RxFIFO level,
2. If the RxFIFO contains at least FTHLV samples, then FTHLV DMA requests are generated,
   – When the FTHLV DMA requests are completed, the hardware loops to step 1
3. If the RxFIFO contains less than FTHLV samples, no DMA request is generated, and the hardware loop to step 1

In transmit mode, the DMA interface is working as follow:
1. The hardware evaluates the TxFIFO level,
2. If the TxFIFO contains at least FTHLV empty locations, then FTHLV DMA requests are generated,
   – When the FTHLV DMA requests are completed, the hardware loops to step 1
3. If the TxFIFO contains less than FTHLV empty locations, no DMA request is generated, and the hardware loop to step 1
50.9.16 Programming examples

Master I2S Philips standard, transmit

This example shows how to program the interface for supporting the Philips I2S standard in master transmit mode, with a sampling rate of 48 kHz, using the master clock. The assumption taken is that SPI/I2S is receiving a kernel clock (i2s_clk) of 61.44 MHz from the clock controller of the circuit.

Start Procedure

1. Enable the bus interface clock (pclk or hclk), release the reset signal if needed in order to be able to program the SPI/I2S block.
2. Ensure that the SPI/I2S block receives properly a kernel frequency (at 61.44 MHz in this example).
3. Ensure that SPE is set to 0.
4. Program the clock generator in order to provide the MCK clock and to have a frame synchronization rate at exactly 48 kHz. So I2SDIV = 2, ODD = 1, and MCKOE = 1.
5. Program the serial interface protocol: CKPOL = 0, WSINV = 0, LSBFRST = 0, CHLEN = 1 (32 bits per channel) DATLEN = 1 (24 bits), I2SSTD = 0 (Philips Standard), I2SCFG = 2 (master transmit), I2SMOD = 1, for I2S/PCM mode. The register SPI_I2SCFGR must be updated before going to next steps.
6. Adjust the FIFO threshold, by setting the wanted value into FTHLV. For example if a threshold of 2 audio samples is required, FTHLV = 1.
7. Clear all status flag registers.
8. Enable the flags who shall generate an interrupt such as UDRIE. Note that TIFRE is not meaningful in master mode.
9. If the data transfer uses DMA:
   a) Program the DMA peripheral,
   b) Initialize the memory buffer with valid audio samples,
   c) Enable the DMA channel,
10. If the data transfer is done via interrupt, then the user has to enable the interrupt by setting the TXPIE bit to 1.
11. Set SPE to 1, as soon as this bit is set to one the following actions may happen:
    – If the interrupt generation is enabled, the SPI/I2S generates an interrupt request allowing the interrupt handler to fill-up the TxFIFO.
    – If the DMA transfer are enabled (TXDMAEN = 1), the SPI/I2S generates DMA requests in order to fill-up the TxFIFO
12. Finally, the user has to ensure that the TxFIFO is not empty before enabling the serial interface. This is important in order to avoid an underrun condition when the interface is enabled. Then the SPI/I2S block can be enabled by setting the bit CSTART to 1. CSTART bit is located into SPI_CR1 register.

Stop Procedure in master mode

1. Set the bit CSUSP to 1, in order to stop on-going transfers
2. Check the value of CSTART bit until it goes to 0
3. Stop DMA peripheral, bus clock...
4. Set bit SPE to 0 in order to disable the SPI/I2S block
Slave I2S Philips standard, receive

This example shows how to program the interface for supporting the I2S Philips standard protocol in slave receiver mode, with a sampling rate of 48 kHz. Note that in slave mode the SPI/I2S block cannot control the sample rate of the received samples. In this example we took the assumption that the external master device is delivering an I2S frame structure with a channel length of 24 bits. So we cannot use the capability offered for frame error detection when FIXCH is set to 1.

Procedure

1. Via the RCC block, enable the bus interface and the kernel clocks, assert and release the reset signal if needed.
2. Program the AFMUX in order to select the wanted I/Os. In the current example CK, WS, SDI.
3. Program the serial interface protocol: CKPOL = 0, WSINV = 0, LSBFRST = 0, FIXCH = 0 (because channel length is different from 16 and 32 bits), DATLExN = 0 (16 bits), I2SSTD = 0 (Philips protocol), I2SCFG = 1 (slave RX), I2SMOD = 1, for I2S mode.
4. Adjust the FIFO threshold, by setting the wanted value into FTHLV. For example if a threshold of 2 audio samples is required, FTHLV = 1.
5. Clear all status flag registers.
6. Enable the flags who shall generate an interrupt such as UDRIE and TIFRE.
7. If the data transfer uses DMA:
   - Program the DMA peripheral: one RX channel
   - Enable the DMA channel,
   - In the SPI/I2S block, enable the DMA by setting the RXDMAEN bit to 1.
8. If the data transfer is done via interrupt, then the user has to enable the interrupt by setting the RXPIE bit to 1.
9. Set SPE to 1.
10. Finally the user can set the bit CSTART to 1 in order to enable the serial interface. The SPI/I2S starts to store data into the RxFIFO on the next occurrence of left data transmitted by the external master device.

Stop Procedure in slave mode

1. Set bit SPE to 0 in order to disable the SPI/I2S block
2. Stop DMA peripheral, bus clock...
50.10 I2S wakeup and interrupts

In PCM/I2S mode an interrupt (spi_it) or a wakeup event signal (spi_wkup) can be generated according to the events described in the Table 421.

Interrupt events can be enabled and disabled separately.

Table 421. I2S interrupt requests

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Event clear method</th>
<th>Interrupt/Wakeup activated</th>
</tr>
</thead>
<tbody>
<tr>
<td>TxFIFO threshold reached</td>
<td>TXP</td>
<td>TXPIE</td>
<td>TXP flag is cleared when the TxFIFO contains less than FTHLV empty locations</td>
<td>YES</td>
</tr>
<tr>
<td>RxFIFO threshold reached</td>
<td>RXP</td>
<td>RXPIE</td>
<td>RXP flag is cleared when the RxFIFO contains less than FTHLV samples</td>
<td>YES</td>
</tr>
<tr>
<td>Overrun error</td>
<td>OVR</td>
<td>OVRIE</td>
<td>OVR is cleared by writing OVRC to 1</td>
<td>YES</td>
</tr>
<tr>
<td>Underrun error</td>
<td>UDR</td>
<td>UDRIE</td>
<td>UDR is cleared by writing UDRC to 1</td>
<td>NO</td>
</tr>
<tr>
<td>Frame error flag</td>
<td>TIFRE</td>
<td>TIFREIE</td>
<td>TIFRE is cleared by writing TIFREC to 1</td>
<td>NO</td>
</tr>
</tbody>
</table>
## 50.11 SPI/I2S registers

### 50.11.1 SPI/I2S control register 1 (SPI_CR1)

Address offset: 0x00  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:17</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 16</td>
<td><strong>IOLOCK</strong>: locking the AF configuration of associated I/Os</td>
</tr>
<tr>
<td></td>
<td>This bit is set by software and cleared by hardware whenever SPE bit is changed from 1 to 0.</td>
</tr>
<tr>
<td></td>
<td>0: AF configuration is not locked</td>
</tr>
<tr>
<td></td>
<td>1: AF configuration is locked</td>
</tr>
<tr>
<td></td>
<td>When this bit is set, the SPI_CFG2 register content cannot be modified. This bit can be set when SPI is disabled only if it is write protected. It is cleared and cannot be set when the MODF bit is set.</td>
</tr>
<tr>
<td>Bit 15</td>
<td><strong>TCRCINI</strong>: CRC calculation initialization pattern control for transmitter</td>
</tr>
<tr>
<td></td>
<td>0: All zero pattern is applied</td>
</tr>
<tr>
<td></td>
<td>1: All ones pattern is applied</td>
</tr>
<tr>
<td>Bit 14</td>
<td><strong>RCRCINI</strong>: CRC calculation initialization pattern control for receiver</td>
</tr>
<tr>
<td></td>
<td>0: all zero pattern is applied</td>
</tr>
<tr>
<td></td>
<td>1: all ones pattern is applied</td>
</tr>
<tr>
<td>Bit 13</td>
<td><strong>CRC33_17</strong>: 32-bit CRC polynomial configuration</td>
</tr>
<tr>
<td></td>
<td>0: full size (33-bit or 17-bit) CRC polynomial is not used</td>
</tr>
<tr>
<td></td>
<td>1: full size (33-bit or 17-bit) CRC polynomial is used</td>
</tr>
<tr>
<td>Bit 12</td>
<td><strong>SSI</strong>: internal SS signal input level</td>
</tr>
<tr>
<td></td>
<td>This bit has an effect only when the SSM bit is set. The value of this bit is forced onto the peripheral SS input and the I/O value of the SS pin is ignored.</td>
</tr>
<tr>
<td>Bit 11</td>
<td><strong>HDDIR</strong>: Rx/Tx direction at Half-duplex mode</td>
</tr>
<tr>
<td></td>
<td>In Half-Duplex configuration the HDDIR bit establishes the Rx/Tx direction of the data transfer. This bit is ignored in Full-Duplex or any Simplex configuration.</td>
</tr>
<tr>
<td></td>
<td>0: SPI is Receiver</td>
</tr>
<tr>
<td></td>
<td>1: SPI is transmitter</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x00</th>
<th>Reset value: 0x0000 0000</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>rs</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bit 10 **CSUSP**: master suspend request

This bit reads as zero.

In master mode, when this bit is set by software, CSTART bit is reset at the end of the current frame and communication is suspended. The user has to check SUSP flag to check end of the frame transaction.

The master mode communication must be suspended (using this bit or keeping TXDR empty) before disabling the SPI or going to low-power mode. This bit can be used in SPI or I2S mode.

After software suspension, the SUSP flag has to be cleared and the SPI disabled and re-enabled before any next transaction starts.

Bit 9 **CSTART**: master transfer start

This bit is set by software to start an SPI or I2S/PCM communication. In SPI mode, it is cleared by hardware when End Of Transfer (EOT) flag is set or when a transaction suspend request is accepted. In I2S/PCM mode, it is also cleared by hardware as described in the section stop sequence.

0: master transfer is at idle
1: master transfer is on-going or temporary suspended by automatic suspend

In SPI mode, the bit is taken into account at master mode only. If transmission is enabled, communication starts or continues only if any data is available in the transmission FIFO.

Bit 8 **MASRX**: master automatic SUSP in Receive mode

This bit is set and cleared by software to control continuous SPI transfer in master receiver mode and automatic management in order to avoid overrun condition.

0: SPI flow/clock generation is continuous, regardless of overrun condition. (data are lost)
1: SPI flow is suspended temporary on RxFIFO full condition, before reaching overrun condition. The SUSP flag is set when SPI communication is suspended.

When SPI communication is suspended by hardware automatically, it could happen that few bits of next frame are already clocked out due to internal synchronization delay.

That is why the automatic suspension is not quite reliable when size of data drops below 8 bits. In this case, a safe suspension can be achieved by combination with delay inserted between data frames applied when MIDI parameter keeps a non zero value; sum of data size and the interleaved SPI cycles must always produce interval at length of 8 SPI clock periods at minimum. After software clearing of the SUSP bit, the communication resumes and continues by subsequent bits transaction without any next constraint. Prior the SUSP bit is cleared, the user must release the RxFIFO space as much as possible by reading out all the data packets available at RxFIFO based on the RXP flag indication to prevent any subsequent suspension.

Bits 7:1 Reserved, must be kept at reset value.

Bit 0 **SPE**: serial peripheral enable

This bit is set by and cleared by software.
0: serial peripheral disabled.
1: serial peripheral enabled

When SPE=1, the SPI data transfer is enabled, the configuration registers SPI_CFG1, SPI_CFG2, CRCPOLY and UDRDR and the IOLOCK bit in SPI CR1 are write protected. They can be changed only when SPE=0.

When SPE=0 any SPI operation is stopped and disabled, all the not cleared requests with enabled interrupt stay pending and propagates the spi_plck clock request, the SS output is deactivated at master, internal state machine is reseted, all the FIFOs content is flushed, CRC calculation initialized, receive data register is read zero.

SPE is cleared and cannot be set when MODF error flag is active.
50.11.2 SPI control register 2 (SPI_CR2)

Address offset: 0x04
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

Bits 31:16 **TSER[15:0]**: number of data transfer extension to be reload into TSIZE just when a previous number of data stored at TSIZE is transacted.

This register can be set by software when its content is cleared only. It is cleared by hardware once TSIZE reload is done. The TSER value must be programmed in advance before CTSIZE counter reaches zero otherwise the reload is not taken into account and traffic terminates with normal EOT event.

Bits 15:0 **TSIZE[15:0]**: number of data at current transfer.

When these bits are changed by software, the SPI must be disabled. The field can be updated by hardware optionally, too, to be reloaded by the TSER value if applicable. Endless transaction is initialized when CSTART is set while zero value is stored at TSIZE. TSIZE cannot be set to 0xFFFF value when CRC is enabled.

50.11.3 SPI configuration register 1 (SPI_CFG1)

Address offset: 0x08
Reset value: 0x0007 0007

**Content of this register is write protected when SPI is enabled, except TXDMAEN and RXDMAEN bits.**

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

**Bit 31** Reserved, must be kept at reset value.
Bits 30:28 **MBR[2:0]**: master baud rate
- 000: SPI master clock/2
- 001: SPI master clock/4
- 010: SPI master clock/8
- 011: SPI master clock/16
- 100: SPI master clock/32
- 101: SPI master clock/64
- 110: SPI master clock/128
- 111: SPI master clock/256

*Note: MBR setting is considered at slave working at TI mode, too (see Section 50.5.1: TI mode).*

Bits 27:23 Reserved, must be kept at reset value.

Bit 22 **CRCEN**: hardware CRC computation enable
- 0: CRC calculation disabled
- 1: CRC calculation Enabled

Bit 21 Reserved, must be kept at reset value.

Bits 20:16 **CRCSIZE[4:0]**: length of CRC frame to be transacted and compared
- Most significant bits are taken into account from polynomial calculation when CRC result is transacted or compared. The length of the polynomial is not affected by this setting.
- 00000: reserved
- 00001: reserved
- 00010: reserved
- 00011: 4-bits
- 00100: 5-bits
- 00101: 6-bits
- 00110: 7-bits
- 00111: 8-bits
- 01100: 9-bits
- 01101: 10-bits
- 01110: 11-bits
- 01111: 12-bits
- 10110: 13-bits
- 10111: 14-bits
- 11010: 15-bits
- 11011: 16-bits
- 11100: 17-bits
- 11101: 18-bits
- 11110: 19-bits
- 11111: 20-bits
- ... 
- 11101: 30-bits
- 11110: 31-bits
- 11111: 32-bits

*The value must be set equal or multiply of data size (DSIZE[4:0]). Its maximum size cannot exceed the DSIZE maximum at the instance.*

*Note: If CRC calculation is disabled by CRCEN=0, the CRCSIZE field must be kept at its default setting.*

*Note: The most significant bit at CRCSIZE bit field is reserved at the peripheral instances where the data size is limited to 16-bit.*

Bit 15 **TXDMAEN**: Tx DMA stream enable
- 0: Tx DMA disabled
- 1: Tx DMA enabled

Bit 14 **RXDMAEN**: Rx DMA stream enable
- 0: Rx-DMA disabled
- 1: Rx-DMA enabled

Bit 13 Reserved, must be kept at reset value.
Bits 12:11  **UDRDetect[1:0]**: detection of underrun condition at slave transmitter
- 00: underrun is detected at begin of data frame (no protection of 1-st bit)
- 01: underrun is detected by end of last data frame
- 10: underrun is detected by begin of active SS signal
- 11: reserved
For more details see *Figure 625: Optional configurations of slave's behavior at detection of underrun condition*.

Bits 10:9  **UDRConfig[1:0]**: behavior of slave transmitter at underrun condition
- 00: slave sends a constant pattern defined by the user at SPI_UDRDR register
- 01: slave repeats lastly received data frame from master
- 10: slave repeats its lastly transmitted data frame
- 11: reserved
When slave is configured at transmit only mode (COMM[1:0]=01), slave repeats all zeros pattern at UDRConfig[1:0]=01 setting.
For more details see *Figure 625: Optional configurations of slave's behavior at detection of underrun condition*.

Bits 8:5  **FTHLV[3:0]**: FIFO threshold level
Defines number of data frames at single data packet. The size of the packet must not exceed 1/2 of FIFO space.
- 0000: 1-data
- 0001: 2-data
- 0010: 3-data
- 0011: 4-data
- 0100: 5-data
- 0101: 6-data
- 0110: 7-data
- 0111: 8-data
- 1000: 9-data
- 1001: 10-data
- 1010: 11-data
- 1011: 12-data
- 1100: 13-data
- 1101: 14-data
- 1110: 15-data
- 1111: 16-data
SPI interface is more efficient if configured packet sizes are aligned with data register access parallelism:
- If SPI data register is accessed as a 16-bit register and DSIZE<=8bit, better to select FTHLV=2, 4, 6 etc,
- If SPI data register is accessed as a 32-bit register and DSIZE>8bit, better to select FTHLV=2, 4, 6 etc, while if DSIZE<=8bit, better to select FTHLV=4, 8, 12 etc
Serial peripheral interface (SPI) RM0433

Bits 4:0 **DSIZE[4:0]**: number of bits in at single SPI data frame
- 00000: not used
- 00001: not used
- 00010: not used
- 00011: 4-bits
- 00100: 5-bits
- 00101: 6-bits
- 00110: 7-bits
- 00111: 8-bits
- ....
- 11101: 30-bits
- 11110: 31-bits
- 11111: 32-bits

*Note:* The most significant bit at DSIZE bit field is reserved at the peripheral instances where data size is limited to 16-bit.

### 50.11.4 SPI configuration register 2 (SPI_CFG2)

Address offset: 0x0C

Reset value: 0x0000 0000

The content of this register is write protected when SPI is enabled or IOLOCK bit is set at SPI_CR1 register.

<table>
<thead>
<tr>
<th></th>
<th>AF_CNTR</th>
<th>SSOM</th>
<th>SSOE</th>
<th>SSIOP</th>
<th>POL</th>
<th>CPOL</th>
<th>CPHA</th>
<th>LSB</th>
<th>FRST</th>
<th>MAS</th>
<th>SP[2:0]</th>
<th>COMM[1:0]</th>
<th>DSIZEx</th>
<th>SSm[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>13</td>
<td>IOSWP</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bit 31** **AF_CNTR**: alternate function GPIOs control

This bit is taken into account when SPE=0 only
- 0: the peripheral takes no control of GPIOs while it is disabled
- 1: the peripheral keeps always control of all associated GPIOs

When SPI master has to be disabled temporary for a specific configuration reason (e.g. CRC reset, CPHA or HDDIR change) setting this bit prevents any glitches on the associated outputs configured at alternate function mode by keeping them forced at state corresponding the current SPI configuration. This bit must be never used at slave mode as any slave transmitter must not force its MISO output once the SPI is disabled.

*Note:* This bit can be also used in PCM and I2S modes.

**Bit 30** **SSOM**: SS output management in master mode

This bit is taken into account in master mode when SSOE is enabled. It allows to configure SS output between two consecutive data transfers.
- 0: SS is kept at active level till data transfer is completed, it becomes inactive with EOT flag
- 1: SPI data frames are interleaved with SS non active pulses when MIDI[3:0]>1
Bit 29 **SSOE**: SS output enable  
This bit is taken into account at master mode only  
0: SS output is disabled and the SPI can work in multimaster configuration  
1: SS output is enabled. The SPI cannot work in a multimaster environment. It forces the SS pin at inactive level after the transfer is completed or SPI is disabled with respect to SSOM, MIDI, MSSI, SSIOP bits setting

Bit 28 **SSIOP**: SS input/output polarity  
0: low level is active for SS signal  
1: high level is active for SS signal

Bit 27 **Reserved**, must be kept at reset value.

Bit 26 **SSM**: software management of SS signal input  
0: SS input value is determined by the SS PAD  
1: SS input value is determined by the SSI bit  
When master uses hardware SS output (SSM=0 and SSOE=1), the SS signal input is forced to non active state internally to prevent master mode fault error.

Bit 25 **CPOL**: clock polarity  
0: SCK signal is at 0 when idle  
1: SCK signal is at 1 when idle

Bit 24 **CPHA**: clock phase  
0: the first clock transition is the first data capture edge  
1: the second clock transition is the first data capture edge

Bit 23 **LSBFIRST**: data frame format  
0: MSB transmitted first  
1: LSB transmitted first  
*Note: This bit can be also used in PCM and I2S modes.*

Bit 22 **MASTER**: SPI master  
0: SPI Slave  
1: SPI Master

Bits 21:19 **SP[2:0]**: Serial protocol  
000: SPI Motorola  
001: SPI TI  
others: Reserved, must not be used

Bits 18:17 **COMM[1:0]**: SPI communication mode  
00: full-duplex  
01: simplex transmitter  
10: simplex receiver  
11: half-duplex

Bit 16 **Reserved**, must be kept at reset value.

Bit 15 **IOSWP**: swap functionality of MISO and MOSI pins  
0: no swap  
1: MOSI and MISO are swapped  
When this bit is set, the function of MISO and MOSI pins alternate functions are inverted. Original MISO pin becomes MOSI and original MOSI pin becomes MISO.  
*Note: This bit can be also used in PCM and I2S modes.*

Bits 14:8 **Reserved**, must be kept at reset value.
Bits 7:4 **MIDI[3:0]**: master Inter-Data Idleness

Specifies minimum time delay (expressed in SPI clock cycles periods) inserted between two consecutive data frames in master mode.

- **0000**: no delay
- **0001**: 1 clock cycle period delay
- ...
- **1111**: 15 clock cycle periods delay

*Note:* This feature is not supported in TI mode.

Bits 3:0 **MSSI[3:0]**: master SS idleness

Specifies an extra delay, expressed in number of SPI clock cycle periods, inserted additionally between active edge of SS and first data of a session start in master mode when SSOE is enabled.

- **0000**: no extra delay
- **0001**: 1 clock cycle period delay added
- ...
- **1111**: 15 clock cycle periods delay added

*Note:* This feature is not supported in TI mode.

### 50.11.5 SPI/I2S interrupt enable register (SPI_IER)

**Address offset:** 0x10

**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rs</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:11 Reserved, must be kept at reset value.

**Bit 10** **TSERFIE**: additional number of transactions reload interrupt enable

- **0**: TSERF interrupt disabled
- **1**: TSERF interrupt enabled

**Bit 9** **MODFIE**: mode fault interrupt enable

- **0**: MODF interrupt disabled
- **1**: MODF interrupt enabled

**Bit 8** **TIFREIE**: TIFRE interrupt enable

- **0**: TIFRE interrupt disabled
- **1**: TIFRE interrupt enabled

**Bit 7** **CRCEIE**: CRC error interrupt enable

- **0**: CRC interrupt disabled
- **1**: CRC interrupt enabled

**Bit 6** **OVRIE**: OVR interrupt enable

- **0**: OVR interrupt disabled
- **1**: OVR interrupt enabled
Bit 5 **UDRIE**: UDR interrupt enable
- 0: UDR interrupt disabled
- 1: UDR interrupt enabled

Bit 4 **TXTFIE**: TXTF interrupt enable
- 0: TXTF interrupt disabled
- 1: TXTF interrupt enabled

Bit 3 **EOTIE**: EOT, SUSP and TXC interrupt enable
- 0: EOT/SUSP/TXC interrupt disabled
- 1: EOT/SUSP/TXC interrupt enabled

Bit 2 **DXPIE**: DXP interrupt enabled
DXPIE is set by software and cleared by TXTF flag set event.
- 0: DXP interrupt disabled
- 1: DXP interrupt enabled

Bit 1 **TXPIE**: TXP interrupt enable
TXPIE is set by software and cleared by TXTF flag set event.
- 0: TXP interrupt disabled
- 1: TXP interrupt enabled

Bit 0 **RXPIE**: RXP Interrupt Enable
- 0: RXP interrupt disabled
- 1: RXP interrupt enabled

### 50.11.6 SPI/I2S status register (SPI_SR)

Address offset: 0x14

Reset value: 0x0000 1002

<table>
<thead>
<tr>
<th>Bit</th>
<th>Bit Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>CTSIZE[15:0]</td>
</tr>
<tr>
<td>15-0</td>
<td>RXWNE, RXPLVL[1:0], TXC, SUSP, TSERF, MODF, TIFRE, CRCE, OVR, UDR, TXTF, EOT, DXP, TXP, RXP</td>
</tr>
</tbody>
</table>

Bits 31:16 **CTSIZE[15:0]**: number of data frames remaining in current TSIZE session
The value is not quite reliable when traffic is ongoing on bus and at LP mode too.

Bit 15 **RXWNE**: RxFIFO word not empty
- 0: less than four bytes of RxFIFO space is occupied by data
- 1: at least four bytes of RxFIFO space is occupied by data

*Note: This bit value does not depend on DSIZE setting and keeps together with RXPLVL[1:0] information about RxFIFO occupancy by residual data.*
Bits 14:13 **RXPLVL[1:0]:** RxFIFO packing level

When RXWNE=0 and data size is set up to 16-bit, the value gives number of remaining data frames persisting at RxFIFO.

- **00:** no next frame is available at RxFIFO
- **01:** 1 frame is available
- **10:** 2 frames are available*
- **11:** 3 frames are available*

(*) optional count when the data size is set up to 8-bit. When the frame size is greater than 16-bit, these bits read as 00. In consequence, the single data frame received at the FIFO cannot be detected neither by RWNE nor by RXPLVL bits if data size is set from 17 to 24 bits. The user then must apply other methods like TSIZE>0 or FTHLV=0.

Bit 12 **TXC:** TxFIFO transmission complete

The flag behavior depends on TSIZE setting.

When TSIZE=0 the TXC is changed by hardware exclusively and it raises each time the TxFIFO becomes empty and there is no activity on the bus.

If TSIZE <>0 there is no specific reason to monitor TXC as it just copies the EOT flag value including its software clearing. The TXC generates an interrupt when EOTIE is set.

- **0:** Current data transaction is still ongoing, data is available in TxFIFO or last frame transmission is on going.
- **1:** Last TxFIFO frame transmission completed

Bit 11 **SUSP:** suspension status

In Master mode, SUSP is set by hardware when a CSUSP request is done, either as soon as the current frame is completed after CSUSP request is done or at master automatic suspend receive mode (MASRX bit is set at SPI_CR1 register) on RxFIFO full condition.

SUSP generates an interrupt when EOTIE is set.

This bit has to be cleared prior SPI is disabled by write 1 to SUSPC bit at SPI_IFCR

- **0:** SPI not suspended (master mode active or other mode).
- **1:** Master mode is suspended (current frame completed)

Bit 10 **TSERF:** additional number of SPI data to be transacted was reload

This bit is cleared by write 1 to TSERFC bit at SPI_IFCR or by writing the TSER[15:0] (SPI_CR2) register

- **0:** no acceptance
- **1:** additional number of data accepted, current transaction continues

Bit 9 **MODF:** mode fault

- **0:** no mode fault
- **1:** mode fault detected

This bit is cleared by write 1 to MODFC bit at SPI_IFCR. When MODF is set, the SPE and IOLOCK bits at the SPI_CR1 register are reset and their setting is blocked.

Bit 8 **TIFRE:** TI frame format error

- **0:** no TI Frame Error
- **1:** TI Frame Error detected

This bit is cleared by write 1 to TIFREC bit at SPI_IFCR

Bit 7 **CRCE:** CRC error

- **0:** no CRC error
- **1:** CRC error detected

This bit is cleared by write 1 to CRCEC bit at SPI_IFCR
Bit 6 **OVR**: overrun
   0: no overrun
   1: overrun detected
   This bit is cleared by write 1 to OVRC bit at SPI_IFCR

Bit 5 **UDR**: underrun
   0: no underrun
   1: underrun detected
   This bit is cleared by write 1 to UDRC bit at SPI_IFCR

*Note: In SPI mode, the UDR flag applies to Slave mode only. In I2S/PCM mode, (when available) this flag applies to Master and Slave mode.*

Bit 4 **TXTF**: transmission transfer filled
   0: upload of TxFIFO is on-going or not started
   1: TxFIFO upload is finished
   TXTF is set by hardware as soon as all of the data packets in a transfer have been submitted for transmission by application software or DMA, that is when TSIZE number of data have been pushed into the TxFIFO.
   This bit is cleared by software write 1 to TXTFC bit at SPI_IFCR
   TXTF flag triggers an interrupt if TXTFIE bit is set.
   TXTF setting clears the TXIE and DXPIE masks so to off-load application software from calculating when to disable TXP and DXP interrupts.

Bit 3 **EOT**: end of transfer
   EOT is set by hardware as soon as a full transfer is complete, that is when TSIZE number of data have been transmitted and/or received on the SPI. EOT is cleared by software write 1 to EOTC bit at SPI_IFCR.
   EOT flag triggers an interrupt if EOTIE bit is set.
   If DXP flag is used until TXTF flag is set and DXPIE is cleared, EOT can be used to download the last packets contained into RxFIFO in one-shot.
   0: transfer is on-going or not started
   1: transfer complete

In master, EOT event terminates the data transaction and handles SS output optionally. When CRC is applied, the EOT event is extended over the CRC frame transaction.

Bit 2 **DXP**: duplex packet
   0: TxFIFO is Full and/or RxFIFO is Empty
   1: Both TxFIFO has space for write and RxFIFO contains for read a single packet at least
   The DXP flag is set whenever both TXP and RXP flags are set regardless the SPI mode.

Bit 1 **TXP**: Tx-packet space available
   0: there is not enough space to locate next data packet at TxFIFO
   1: TxFIFO has enough free location to host 1 data packet
   TXP flag is changed by hardware. It monitors overall space currently available at TxFIFO if SPI is enabled. It has to be checked once a complete data packet is stored at TxFIFO.

Bit 0 **RXP**: Rx-packet available
   0: RxFIFO is empty or a not complete data packet is received
   1: RxFIFO contains at least 1 data packet
   RXP flag is changed by hardware. It monitors number of overall data currently available at RxFIFO if SPI is enabled. It has to be checked once a data packet is completely read out from RxFIFO.
50.11.7 SPI/I2S interrupt/status flags clear register (SPI_IFCR)

Address offset: 0x18
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:12 Reserved, must be kept at reset value.

Bit 11 **SUSPC**: SUSPend flag clear
Writing a 1 into this bit clears SUSP flag in the SPI_SR register

Bit 10 **TSERFC**: TSERF flag clear
Writing a 1 into this bit clears TSERF flag in the SPI_SR register
Note: TSERF is also reset by writing the TSER[15:0] (SPI_CR2) register

Bit 9 **MODFC**: mode fault flag clear
Writing a 1 into this bit clears MODF flag in the SPI_SR register

Bit 8 **TIFREC**: Ti frame format error flag clear
Writing a 1 into this bit clears TIFRE flag in the SPI_SR register

Bit 7 **CRCEC**: CRC error flag clear
Writing a 1 into this bit clears CRCE flag in the SPI_SR register

Bit 6 **OVRC**: overrun flag clear
Writing a 1 into this bit clears OVR flag in the SPI_SR register

Bit 5 **UDRC**: underrun flag clear
Writing a 1 into this bit clears UDR flag in the SPI_SR register

Bit 4 **TXTFC**: transmission Transfer Filled flag clear
Writing a 1 into this bit clears TXTF flag in the SPI_SR register

Bit 3 **EOTC**: end of transfer flag clear
Writing a 1 into this bit clears EOT flag in the SPI_SR register

Bits 2:0 Reserved, must be kept at reset value.
50.11.8  SPI/I2S transmit data register (SPI_TXDR)

Address offset: 0x20
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  **TXDR[31:0]**: transmit data register

The register serves as an interface with TxFIFO. A write to it accesses TxFIFO.

*Note:* data is always right-aligned. Unused bits are ignored when writing to the register, and read as zero when the register is read.

*Note:* DR can be accessed byte-wise (8-bit access): in this case only one data-byte is written by single access.

halfword-wise (16 bit access) in this case 2 data-bytes or 1 halfword-data can be written by single access.

word-wise (32 bit access). In this case 4 data-bytes or 2 halfword-data or word-data can be written by single access.

Write access of this register less than the configured data size is forbidden.

50.11.9  SPI/I2S receive data register (SPI_RXDR)

Address offset: 0x30
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  **RXDR[31:0]**: receive data register

The register serves as an interface with RxFIFO. When it is read, RxFIFO is accessed.

*Note:* Data is always right-aligned. Unused bits are read as zero when the register is read.

Writing to the register is ignored.

*Note:* DR can be accessed byte-wise (8-bit access): in this case only one data-byte is read by single access.

halfword-wise (16 bit access) in this case 2 data-bytes or 1 halfword-data can be read by single access

word-wise (32 bit access). In this case 4 data-bytes or 2 halfword-data or word-data can be read by single access.

Read access of this register less than the configured data size is forbidden.
50.11.10 SPI polynomial register (SPI_CRCPOLY)

Address offset: 0x40
Reset value: 0x0000 0107

The content of this register is write protected when SPI is enabled.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 CRCPOLY[31:0]: CRC polynomial register

This register contains the polynomial for the CRC calculation.
The default 9-bit polynomial setting 0x107 corresponds to default 8-bit setting of DSIZE. It is compatible with setting 0x07 used at some other ST products with fixed length of the polynomial string where the most significant bit of the string is always kept hidden.
Length of the polynomial is given by the most significant bit of the value stored at this register. It has to be set greater than DSIZE. CRC33_17 bit has to be set additionally with CRCPOLY register when DSIZE is configured to maximum 32-bit or 16-bit size and CRC is enabled (to keep polynomial length greater than data size).
Bits 31-16 are reserved at the peripheral instances with data size limited to 16-bit. There is no constrain when 32-bit access is applied at these addresses. Reserved bits 31-16 are always read zero while any write to them is ignored.

50.11.11 SPI transmitter CRC register (SPI_TXCRC)

Address offset: 0x44
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

TXCRC[31:16]
50.11.12 SPI receiver CRC register (SPI_RXCRC)

Address offset: 0x48
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **RXCRC[31:0]**: CRC register for receiver

When CRC calculation is enabled, the RXCRC[31:0] bits contain the computed CRC value of the subsequently received bytes. CRC calculation is initialized when the CRCEN bit of SPI_CR1 is written to 1 or when a data block is transacted completely. The CRC is calculated serially using the polynomial programmed in the SPI_CRCPOLY register. The number of bits considered at calculation depends on SPI_CRCPOLY register and CRCSIZE bits settings at SPI_CFG1 register.

Note: A read to this register when the communication is ongoing could return an incorrect value.
Not used for the I²S mode.

Bits 31-16 are reserved at the peripheral instances with data size limited to 16-bit. There is no constrain when 32-bit access is applied at these addresses. Reserved bits 31-16 are always read zero while any write to them is ignored.

Note: The configuration of CRCSIZE bit field is not taken into account when the content of this register is read by software. No masking is applied for unused bits at this case.
50.11.13 SPI underrun data register (SPI_UDRDR)

Address offset: 0x4C
Reset value: 0x0000 0000

The content of this register is write protected when SPI is enabled.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>UDRDR[31:16]</td>
</tr>
<tr>
<td>rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw</td>
</tr>
<tr>
<td>15  14  13  12  11  10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>

Bits 31:0 UDRDR[31:0]: data at slave underrun condition

The register is taken into account at slave mode and at underrun condition only. The number of bits considered depends on DSIZE bit settings at SPI_CFG1 register. Underrun condition handling depends on setting if UDRDDET and UDRCFG bits at SPI_CFG1 register. Bits 31-16 are reserved at the peripheral instances with data size limited to 16-bit. There is no constrain when 32-bit access is applied at these addresses. Reserved bits 31-16 are always read zero while any write to them is ignored.

50.11.14 SPI/I2S configuration register (SPI_I2SCFGR)

Address offset: 0x50
Reset value: 0x0000 0000

Note: All documented bits in this register must be configured when the I2S is disabled (SPE = 0). These bits are not used in SPI mode except for I2SMOD which needs to be kept at 0 in SPI mode.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw</td>
</tr>
<tr>
<td>15  14  13  12  11  10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bit 25 MCKOE: master clock output enable
0: Master clock output is disabled
1: Master clock output is enabled

Bit 24 ODD: odd factor for the prescaler
0: Real divider value is = I2SDIV *2
1: Real divider value is = (I2SDIV * 2) + 1
Refer to Section 50.9.9: Clock generator for details
Bits 23:16  **I2SDIV[7:0]**: I²S linear prescaler
   I2SDIV can take any values except the value 1, when ODD is also equal to 1.
   Refer to Section 50.9.9: Clock generator for details

Bit 15  Reserved, must be kept at reset value.

Bit 14  **DATFMT**: data format
   0: the data inside the SPI_RXDR or SPI_TXDR are right aligned
   1: the data inside the SPI_RXDR or SPI_TXDR are left aligned.

Bit 13  **WSINV**: Word select inversion
   This bit is used to invert the default polarity of WS signal.
   0: In I2S Philips standard, the left channel transfer starts one CK cycle after the WS falling edge, and the right channel one CK cycle after the WS rising edge.
   In MSB or LSB justified mode, the left channel is transferred when WS is HIGH, and the right channel when WS is LOW.
   In PCM mode, the data transfer starts one CK cycle after the rising edge of WS.
   1: In I2S Philips standard, the left channel transfer starts one CK cycle after the WS rising edge, and the right channel one CK cycle after the WS falling edge.
   In MSB or LSB justified mode, the left channel is transferred when WS is LOW, and right channel when WS is HIGH.
   In PCM mode, the data transfer starts one CK cycle after the rising edge of WS.

Bit 12  **FIXCH**: fixed channel length in slave
   0: the channel length in slave mode is different from 16 or 32 bits (CHLEN not taken into account)
   1: the channel length in slave mode is supposed to be 16 or 32 bits (according to CHLEN)

Bit 11  **CKPOL**: serial audio clock polarity
   0: the signals generated by the SPI/I2S (i.e. SDO and WS) are changed on the falling edge of CK and the signals received by the SPI/I2S (i.e. SDI and WS) are read of the rising edge of CK.
   1: the signals generated by the SPI/I2S (i.e. SDO and WS) are changed on the rising edge of CK and the signals received by the SPI/I2S (i.e. SDI and WS) are read of the falling edge of CK.

Bit 10  **CHLEN**: channel length (number of bits per audio channel)
   0: 16-bit wide
   1: 32-bit wide
   The selected channel length must always be higher or equal to the data length (DATLEN).

Bits 9:8  **DATLEN[1:0]**: data length to be transferred
   00: 16-bit data length
   01: 24-bit data length
   10: 32-bit data length
   11: not allowed
   The selected data length must never be higher than the channel length (CHLEN).
   Note: Data width of 24 and 32 bits are not always supported, (DATLEN = 01 or 10), refer to Section 50.3: SPI implementation to check the supported data size.

Bit 7  **PCMSYNC**: PCM frame synchronization
   0: short frame synchronization
   1: long frame synchronization

Bit 6  Reserved, must be kept at reset value.
Bits 5:4  \textbf{I2STD[1:0]}: I\textsuperscript{2}S standard selection  
00: I\textsuperscript{2}S Philips standard.  
01: MSB justified standard (left justified)  
10: LSB justified standard (right justified)  
11: PCM standard  
For more details on I\textsuperscript{2}S standards, refer to \textit{Section 50.9.5: Supported audio protocols}

Bits 3:1  \textbf{I2SCFG[2:0]}: I\textsuperscript{2}S configuration mode  
000: slave - transmit  
001: slave - receive  
010: master - transmit  
011: master - receive  
100: slave - full duplex  
101: master - full duplex  
others, not used

Bit 0  \textbf{I2SMOD}: I\textsuperscript{2}S mode selection  
0: SPI mode is selected  
1: I\textsuperscript{2}S/PCM mode is selected
### 50.12 SPI register map and reset values

#### Table 422. SPI register map and reset values

| Offset | Register name | Reset value | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x00   | SPI_CR1       |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | SPI_CR2       |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x04   | SPI_CFG1      |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x08   | SPI_CFG2      |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0C   | SPI_IER       |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x10   | SPI_SR        |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x14   | SPI_IFCR      |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x20   | SPI_TXDR      |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x24 - | Reserved      |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x30   | SPI_RXDR      |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x34 - | Reserved      |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x40   | SPI_CRCPOLY   |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x44   | SPI_TXCRC     |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x48   | SPI_RXCRC     |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x4C   | SPI_UDRDR     |             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
Refer to Section 2.3 on page 129 for the register boundary addresses.
51 Serial audio interface (SAI)

51.1 Introduction

The SAI interface (serial audio interface) offers a wide set of audio protocols due to its flexibility and wide range of configurations. Many stereo or mono audio applications may be targeted. I2S standards, LSB or MSB-justified, PCM/DSP, TDM, and AC’97 protocols may be addressed for example. SPDIF output is offered when the audio block is configured as a transmitter.

To bring this level of flexibility and reconfigurability, the SAI contains two independent audio subblocks. Each block has its own clock generator and I/O line controller.

The SAI works in master or slave configuration. The audio subblocks are either receiver or transmitter and work synchronously or not (with respect to the other one).

The SAI can be connected with other SAIs to work synchronously.

51.2 SAI main features

- Two independent audio subblocks which can be transmitters or receivers with their respective FIFO.
- 8-word integrated FIFOs for each audio subblock.
- Synchronous or asynchronous mode between the audio subblocks.
- Possible synchronization between multiple SAIs.
- Master or slave configuration independent for both audio subblocks.
- Clock generator for each audio block to target independent audio frequency sampling when both audio subblocks are configured in master mode.
- Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit.
- Audio protocol: I2S, LSB or MSB-justified, PCM/DSP, TDM, AC’97
- PDM interface, supporting up to 4 microphone pairs
- SPDIF output available if required.
- Up to 16 slots available with configurable size.
- Number of bits by frame can be configurable.
- Frame synchronization active level configurable (offset, bit length, level).
- First active bit position in the slot is configurable.
- LSB first or MSB first for data transfer.
- Mute mode.
- Stereo/Mono audio frame capability.
- Communication clock strobing edge configurable (SCK).
- Error flags with associated interrupts if enabled respectively.
  - Overrun and underrun detection,
  - Anticipated frame synchronization signal detection in slave mode,
  - Late frame synchronization signal detection in slave mode,
  - Codec not ready for the AC’97 mode in reception.
• Interrupt sources when enabled:
  – Errors,
  – FIFO requests.
• 2-channel DMA interface.

51.3 SAI implementation

Table 423. STM32H743/753/745/755/747/757 SAI features

<table>
<thead>
<tr>
<th>SAI features</th>
<th>SAI1</th>
<th>SAI2</th>
<th>SAI3</th>
<th>SAI4</th>
</tr>
</thead>
<tbody>
<tr>
<td>I2S, LSB or MSB-justified, PCM/DSP, TDM, AC’97</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>FIFO size</td>
<td>8 words</td>
<td>8 words</td>
<td>8 words</td>
<td>8 words</td>
</tr>
<tr>
<td>SPDIF</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>PDM</td>
<td>X(2)</td>
<td>-</td>
<td>-</td>
<td>X(2)</td>
</tr>
</tbody>
</table>

1. ‘X’ = supported, ‘-’ = not supported.

51.4 SAI functional description

51.4.1 SAI block diagram

Figure 646 shows the SAI block diagram while Table 424 and Table 425 list SAI internal and external signals.
The SAI is mainly composed of two audio subblocks with their own clock generator. Each audio block integrates a 32-bit shift register controlled by their own functional state machine. Data are stored or read from the dedicated FIFO. FIFO may be accessed by the CPU, or by DMA in order to leave the CPU free during the communication. Each audio block is independent. They can be synchronous with each other.

An I/O line controller manages a set of 4 dedicated pins (SD, SCK, FS, MCLK) for a given audio block in the SAI. Some of these pins can be shared if the two subblocks are declared as synchronous to leave some free to be used as general purpose I/Os. The MCLK pin can be output, or not, depending on the application, the decoder requirement and whether the audio block is configured as the master.

If one SAI is configured to operate synchronously with another one, even more I/Os can be freed (except for pins SD_x).

The functional state machine can be configured to address a wide range of audio protocols. Some registers are present to set-up the desired protocols (audio frame waveform generator).

The audio subblock can be a transmitter or receiver, in master or slave mode. The master mode means the SCK_x bit clock and the frame synchronization signal are generated from the SAI, whereas in slave mode, they come from another external or internal master. There is a particular case for which the FS signal direction is not directly linked to the master or slave mode definition. In AC’97 protocol, it is an SAI output even if the SAI (link controller) is set-up to consume the SCK clock (and so to be in Slave mode).

1. These signals might not be available for all SAI instances. Refer to Section 51.3: SAI implementation for details.
Note: For ease of reading of this section, the notation SAI_x refers to SAI_A or SAI_B, where ‘x’ represents the SAI A or B subblock.

51.4.2 SAI pins and internal signals

Table 424. SAI internal input/output signals

<table>
<thead>
<tr>
<th>Internal signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>sai_a_gbl_it/</td>
<td>Output</td>
<td>Audio block A and B global interrupts.</td>
</tr>
<tr>
<td>sai_b_gbl_it</td>
<td></td>
<td></td>
</tr>
<tr>
<td>sai_a_dma,</td>
<td>Input/output</td>
<td>Audio block A and B DMA acknowledges and requests.</td>
</tr>
<tr>
<td>sai_b_dma</td>
<td></td>
<td></td>
</tr>
<tr>
<td>sai_sync_out_sck,</td>
<td>Output</td>
<td>Internal clock and frame synchronization output signals exchanged with other SAI blocks.</td>
</tr>
<tr>
<td>sai_sync_out_fs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>sai_sync_in_sck,</td>
<td>Input</td>
<td>Internal clock and frame synchronization input signals exchanged with other SAI blocks.</td>
</tr>
<tr>
<td>sai_sync_in_fs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>sai_a_ker_ck/</td>
<td>Input</td>
<td>Audio block A/B kernel clock.</td>
</tr>
<tr>
<td>sai_b_ker_ck</td>
<td></td>
<td></td>
</tr>
<tr>
<td>sai_pclk</td>
<td>Input</td>
<td>APB clock.</td>
</tr>
</tbody>
</table>

Table 425. SAI input/output pins

<table>
<thead>
<tr>
<th>Name</th>
<th>Signal type</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SAI_SCK_A/B</td>
<td>Input/output</td>
<td>Audio block A/B bit clock.</td>
</tr>
<tr>
<td>SAI_MCLK_A/B</td>
<td>Output</td>
<td>Audio block A/B master clock.</td>
</tr>
<tr>
<td>SAI_SD_A/B</td>
<td>Input/output</td>
<td>Data line for block A/B.</td>
</tr>
<tr>
<td>SAI_FS_A/B</td>
<td>Input/output</td>
<td>Frame synchronization line for audio block A/B.</td>
</tr>
<tr>
<td>SAI_CK[4:1]</td>
<td>Output</td>
<td>PDM bitstream clock(1).</td>
</tr>
<tr>
<td>SAI_D[4:1]</td>
<td>Input</td>
<td>PDM bitstream data(1).</td>
</tr>
</tbody>
</table>

1. These signals might not be available in all SAI instances. Refer to Section 51.3: SAI implementation for details.

51.4.3 Main SAI modes

Each audio subblock of the SAI can be configured to be master or slave via MODE bits in the SAI_xCR1 register of the selected audio block.

Master mode

In master mode, the SAI delivers the timing signals to the external connected device:
- The bit clock and the frame synchronization are output on pin SCK_x and FS_x, respectively.
- If needed, the SAI can also generate a master clock on MCLK_x pin.

Both SCK_x, FS_x and MCLK_x are configured as outputs.
### Slave mode

The SAI expects to receive timing signals from an external device.

- If the SAI subblock is configured in asynchronous mode, then SCK_x and FS_x pins are configured as inputs.
- If the SAI subblock is configured to operate synchronously with another SAI interface or with the second audio subblock, the corresponding SCK_x and FS_x pins are left free to be used as general purpose I/Os.

In slave mode, MCLK_x pin is not used and can be assigned to another function.

It is recommended to enable the slave device before enabling the master.

### Configuring and enabling SAI modes

Each audio subblock can be independently defined as a transmitter or receiver through the MODE bit in the SAI_xCR1 register of the corresponding audio block. As a result, SAI_SD_x pin is respectively configured as an output or an input.

Two master audio blocks in the same SAI can be configured with two different MCLK and SCK clock frequencies. In this case they have to be configured in asynchronous mode.

Each of the audio blocks in the SAI are enabled by SAIEN bit in the SAI_xCR1 register. As soon as this bit is active, the transmitter or the receiver is sensitive to the activity on the clock line, data line and synchronization line in slave mode.

In master TX mode, enabling the audio block immediately generates the bit clock for the external slaves even if there is no data in the FIFO. However FS signal generation is conditioned by the presence of data in the FIFO. After the FIFO receives the first data to transmit, this data is output to external slaves. If there is no data to transmit in the FIFO, 0 values are then sent in the audio frame with an underrun flag generation.

In slave mode, the audio frame starts when the audio block is enabled and when a start of frame is detected.

In Slave TX mode, no underrun event is possible on the first frame after the audio block is enabled, because the mandatory operating sequence in this case is:

1. Write into the SAI_xDR (by software or by DMA).
2. Wait until the FIFO threshold (FLH) flag is different from 0b000 (FIFO empty).
3. Enable the audio block in slave transmitter mode.

### 51.4.4 SAI synchronization mode

There are two levels of synchronization, either at audio subblock level or at SAI level.

#### Internal synchronization

An audio subblock can be configured to operate synchronously with the second audio subblock in the same SAI. In this case, the bit clock and the frame synchronization signals are shared to reduce the number of external pins used for the communication. The audio block configured in synchronous mode sees its own SCK_x, FS_x, and MCLK_x pins released back as GPIOs while the audio block configured in asynchronous mode is the one for which FS_x and SCK_x ad MCLK_x I/O pins are relevant (if the audio block is considered as master).
Typically, the audio block in synchronous mode can be used to configure the SAI in full
duplex mode. One of the two audio blocks can be configured as a master and the other as
slave, or both as slaves with one asynchronous block (corresponding SYNCEN[1:0] bits set
to 00 in SAI_xCR1) and one synchronous block (corresponding SYNCEN[1:0] bits set to 01
in the SAI_xCR1).

**Note:** Due to internal resynchronization stages, PCLK APB frequency must be higher than twice
the bit rate clock frequency.

### External synchronization

The audio subblocks can also be configured to operate synchronously with another SAI.
This can be done as follow:

1. The SAI, which is configured as the source from which the other SAI is synchronized,
   has to define which of its audio subblock is supposed to provide the FS and SCK
   signals to other SAI. This is done by programming SYNCOUT[1:0] bits.
2. The SAI which receives the synchronization signals, has to select which SAI provides
   the synchronization by setting the proper value on SYNCIN[1:0] bits. For each of the
two SAI audio subblocks, the user must then specify if it operates synchronously with
the other SAI via the SYNCE bit.

**Note:** SYNCIN[1:0] and SYNCOUT[1:0] bits are located into the SAI_GCR register, and SYNCE
bits into SAI_xCR1 register.

If both audio subblocks in a given SAI need to be synchronized with another SAI, it is
possible to choose one of the following configurations:

- Configure each audio block to be synchronous with another SAI block through the
  SYNCE[1:0] bits.
- Configure one audio block to be synchronous with another SAI through the
  SYNCE[1:0] bits. The other audio block is then configured as synchronous with the
  second SAI audio block through SYNCE[1:0] bits.

The following table shows how to select the proper synchronization signal depending on the
SAI block used. For example SAI2 can select the synchronization from SAI1 by setting SAI2
SYNCIN to 0. If SAI1 wants to select the synchronization coming from SAI2, SAI1 SYNCIN
must be set to 1. Positions noted as ‘Reserved’ must not be used.

| Table 426. External synchronization selection |
|-------------------------------|----------------|----------------|----------------|----------------|
| Block instance | SYNCIN= 3 | SYNCIN= 2 | SYNCIN= 1 | SYNCIN= 0 |
| SAI1 | SAI4 | SAI3 | SAI2 | Reserved |
| SAI2 | SAI4 | SAI3 | Reserved | SAI1 |
| SAI3 | SAI4 | Reserved | SAI2 | SAI1 |
| SAI4 | Reserved | SAI3 | SAI2 | SAI1 |

### 51.4.5 Audio data size

The audio frame can target different data sizes by configuring bit DS[2:0] in the SAI_xCR1
register. The data sizes may be 8, 10, 16, 20, 24 or 32 bits. During the transfer, either the
MSB or the LSB of the data are sent first, depending on the configuration of bit LSBFIRST in
the SAI_xCR1 register.
51.4.6 Frame synchronization

The FS signal acts as the Frame synchronization signal in the audio frame (start of frame). The shape of this signal is completely configurable in order to target the different audio protocols with their own specificities concerning this Frame synchronization behavior. This reconfigurability is done using register SAI_xFRCR. Figure 647 illustrates this flexibility.

Figure 647. Audio frame

In AC’97 mode or in SPDIF mode (bit PRTCFG[1:0] = 10 or PRTCFG[1:0] = 01 in the SAI_xCR1 register), the frame synchronization shape is forced to match the AC’97 protocol. The SAI_xFRCR register value is ignored.

Each audio block is independent and consequently each one requires a specific configuration.

Frame length

- **Master mode**
  
The audio frame length can be configured to up to 256 bit clock cycles, by setting FRL[7:0] field in the SAI_xFRCR register.

  If the frame length is greater than the number of declared slots for the frame, the remaining bits to transmit is extended to 0 or the SD line is released to HI-z depending the state of bit TRIS in the SAI_xCR2 register (refer to FS signal role). In reception mode, the remaining bit is ignored.

  If bit NOMCK is cleared, (FRL+1) must be equal to a power of 2, from 8 to 256, to ensure that an audio frame contains an integer number of MCLK pulses per bit clock cycle.

  If bit NOMCK is set, the (FRL+1) field can take any value from 8 to 256. Refer to Section 51.4.8: SAI clock generator.

- **Slave mode**
  
The audio frame length is mainly used to specify to the slave the number of bit clock cycles per audio frame sent by the external master. It is used mainly to detect from the master any anticipated or late occurrence of the Frame synchronization signal during an ongoing audio frame. In this case an error is generated. For more details refer to Section 51.4.14: Error flags.

  In slave mode, there are no constraints on the FRL[7:0] configuration in the SAI_xFRCR register.

The number of bits in the frame is equal to FRL[7:0] + 1.
The minimum number of bits to transfer in an audio frame is 8.

**Frame synchronization polarity**

FSPOL bit in the SAI_xFRCR register sets the active polarity of the FS pin from which a frame is started. The start of frame is edge sensitive.

In slave mode, the audio block waits for a valid frame to start transmitting or receiving. Start of frame is synchronized to this signal. It is effective only if the start of frame is not detected during an ongoing communication and assimilated to an anticipated start of frame (refer to Section 51.4.14: Error flags).

In master mode, the frame synchronization is sent continuously each time an audio frame is complete until the SAIEN bit in the SAI_xCR1 register is cleared. If no data are present in the FIFO at the end of the previous audio frame, an underrun condition is managed as described in Section 51.4.14: Error flags, but the audio communication flow is not interrupted.

**Frame synchronization active level length**

The FSALL[6:0] bits of the SAI_xFRCR register enable the configuration of the length of the active level of the Frame synchronization signal. The length can be set from 1 to 128 bit clock cycles.

As an example, the active length can be half of the frame length in I2S, LSB or MSB-justified modes, or one-bit wide for PCM/DSP or TDM.

**Frame synchronization offset**

Depending on the audio protocol targeted in the application, the Frame synchronization signal can be asserted when transmitting the last bit or the first bit of the audio frame (this is the case in I2S standard protocol and in MSB-justified protocol, respectively). FSOFF bit in the SAI_xFRCR register enables to choose one of the two configurations.

**FS signal role**

The FS signal can have a different meaning depending on the FS function. FSDEF bit in the SAI_xFRCR register selects which meaning it has:

- 0: start of frame, like for instance the PCM/DSP, TDM, AC’97, audio protocols,
- 1: start of frame and channel side identification within the audio frame like for the I2S, the MSB or LSB-justified protocols.

When the FS signal is considered as a start of frame and channel side identification within the frame, the number of declared slots must be considered to be half the number for the left channel and half the number for the right channel. If the number of bit clock cycles on half audio frame is greater than the number of slots dedicated to a channel side, and TRIS = 0, 0 is sent for transmission for the remaining bit clock cycles in the SAI_xCR2 register. Otherwise if TRIS = 1, the SD line is released to HI-Z. In reception mode, the remaining bit clock cycles are not considered until the channel side changes.
**Figure 648. FS role is start of frame + channel side identification (FSDEF = TRIS = 1)**

1. The frame length must be even.

   If FSDEF bit in SAI_xFRCR is kept clear, so FS signal is equivalent to a start of frame, and if the number of slots defined in NBSLOT[3:0] in SAI_xSLOTR multiplied by the number of bits by slot configured in SLOTSZ[1:0] in SAI_xSLOTR is less than the frame size (bit FRL[7:0] in the SAI_xFRCR register), then:
   - if TRIS = 0 in the SAI_xCR2 register, the remaining bit after the last slot is forced to 0 until the end of frame in case of transmitter,
   - if TRIS = 1, the line is released to HI-Z during the transfer of these remaining bits. In reception mode, these bits are discarded.
The FS signal is not used when the audio block in transmitter mode is configured to get the SPDIF output on the SD line. The corresponding FS I/O is released and left free for other purposes.

### 51.4.7 Slot configuration

The slot is the basic element in the audio frame. The number of slots in the audio frame is equal to \(N\text{BSLOT}[3:0]+1\).

The maximum number of slots per audio frame is fixed at 16.

For AC'97 protocol or SPDIF (when bit PRTC[1:0] = 10 or PRTC[1:0] = 01), the number of slots is automatically set to target the protocol specification, and the value of NBSLOT[3:0] is ignored.

Each slot can be defined as a valid slot, or not, by setting SLOTEN[15:0] bits of the SAI_xSLOTR register.

When a invalid slot is transferred, the SD data line is either forced to 0 or released to HI-z depending on TRIS bit configuration (refer to [Output data line management on an inactive slot](#)) in transmitter mode. In receiver mode, the received value from the end of this slot is ignored. Consequently, there is no FIFO access and so no request to read or write the FIFO linked to this inactive slot status.

The slot size is also configurable as shown in Figure 650. The size of the slots is selected by setting SLOTSZ[1:0] bits in the SAI_xSLOTR register. The size is applied identically for each slot in an audio frame.
It is possible to choose the position of the first data bit to transfer within the slots. This offset is configured by FBOFF[4:0] bits in the SAI_xSLOTR register. 0 values are injected in transmitter mode from the beginning of the slot until this offset position is reached. In reception, the bit in the offset phase is ignored. This feature targets the LSB justified protocol (if the offset is equal to the slot size minus the data size).

It is mandatory to respect the following conditions to avoid bad SAI behavior:

- $FBOFF \leq (SLOTSZ - DS)$,
- $DS \leq SLOTSZ$,
- $NBSLOT \times SLOTSZ \leq FRL$ (frame length),

The number of slots must be even when bit FSDEF in the SAI_xFRCR register is set.

In AC’97 and SPDIF protocol (bit PRTCFG[1:0] = 10 or PRTCFG[1:0] = 01), the slot size is automatically set as defined in Section 51.4.11: AC’97 link controller.
51.4.8 SAI clock generator

Each audio subblock has its own clock generator that makes these two blocks completely independent. There is no difference in terms of functionality between these two clock generators.

When the audio block is configured as master, the clock generator provides the bit clock (SCK_x) and the master clock (MCLK_x) for external decoders. The frame synchronization (FS_x) is also derived from the signals provided by the clock generator. The clock source for the SAI clock generator (sai_x_ker_ck) is delivered by the product clock controller (RCC).

When the audio block is defined as slave, the clock generator is OFF. The value of NOMCK, MCKDIV and OSR bits are ignored. In addition, MCLK_x I/O pin is released and can be used as a general purpose I/O.

The bit clock strobing edge of (SCK_x) can be configured through CKSTR bit in the SAI_xCR1 register. This bit is functional in master and slave mode.

*Figure 652* illustrates the architecture of the audio block clock generator.

![Figure 652. Audio block clock generator overview](image)

The NOMCK bit of the SAI_xCR1 register is used to define whether the master clock is generated or not.

When the SAI is used in master mode, the clock generator configuration differs depending on whether a master clock (MCLK_x) needs to be provided or not.

If NOMCK is set to 1, the master clock is not generated, and the user has more flexibility to select the frame length and frame synchronization frequency. In addition, MCLK_x signal is driven Low if this pin is configured as the SAI pin in GPIO peripherals. MCKDIV can still be used to adjust the SCK_x clock to the required frequency.

If NOMCK is set to 0, the master clock is generated, and can be used as reference clock for external decoders. In this case, the frequency ratio between the frame synchronization and the master clock is fixed to 512 or 256, and the frame length must be a power of 2. More details are given hereafter.
Clock generator programming with MCLK (NOMCK = 0)

In that case, MCLK_x frequency will be:

\[
F_{MCLK_x} = 256 \times F_{S_x} \text{ if OSR=0}
\]

\[
F_{MCLK_x} = 512 \times F_{S_x} \text{ if OSR=1}
\]

When MCKDIV is different from 0, MCLK_x frequency is given by the equation below:

\[
F_{MCLK_x} = \frac{F_{sia_x, ker, ck}}{MCKDIV}
\]

The frame synchronization frequency is given by:

\[
F_{FS_x} = \frac{F_{sia_x, ker, ck}}{MCKDIV \times (OSR+1) \times 256}
\]

The frequency of the bit clock (SCK_x) is given by the following expression:

\[
F_{SCK_x} = \frac{F_{MCLK_x} \times (FRL+1)}{(OSR+1) \times 256}
\]

Note: If NOMCK = 0, (FRL+1) must be a power of two. In addition (FRL+1) must be between 8 and 256 (see Section : FS signal role).

When MCKDIV division ratio is odd, the duty cycle of MCLK will not be 50%. The bit clock signal (SCK_x) can also have a duty cycle different from 50% if MCKDIV is odd, and if OSR is equal to 0, and if \((FRL+1) = 2^8\).

It is recommended to configure MCKDIV to an even or big values (higher than 10).

Note that MCKDIV = 0 gives the same result as MCKDIV = 1.

Clock generator programming without MCLK (NOMCK = 1)

When MCKDIV is different from 0, SCK_x frequency is given in the equation below:

\[
F_{SCK_x} = \frac{F_{sia_x, ker, ck}}{MCKDIV}
\]

The frequency of the frame synchronization (FS_x) is given by the following equation:

\[
F_{FS_x} = \frac{F_{sia_x, ker, ck}}{(FRL+1) \times MCKDIV}
\]

Note: When NOMCK = 0, (FRL+1) can take any values from 8 to 256.

Note that MCKDIV = 0 gives the same result as MCKDIV = 1.
51.4.9 **Internal FIFOs**

Each audio block in the SAI has its own FIFO. Depending if the block is defined to be a transmitter or a receiver, the FIFO can be written or read, respectively. There is therefore only one FIFO request linked to FREQ bit in the SAI_xSR register.

An interrupt is generated if FREQIE bit is enabled in the SAI_xIM register. This depends on:
- FIFO threshold setting (FLVL bits in SAI_xCR2)
- Communication direction (transmitter or receiver). Refer to **Interrupt generation in transmitter mode** and **Interrupt generation in reception mode**.

### Interrupt generation in transmitter mode

The interrupt generation depends on the FIFO configuration in transmitter mode:
- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO empty (FTH[2:0] set to 0b000), an interrupt is generated (FREQ bit set by hardware to 1 in SAI_xSR register) if no data are available in SAI_xDR register (FLVL[2:0] bits in SAI_xSR is less than 0b001b). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when the FIFO is no more empty (FLVL[2:0] bits in SAI_xSR are different from 0b000) i.e one or more data are stored in the FIFO.
- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO quarter full (FTH[2:0] set to 001b), an interrupt is generated (FREQ bit set by hardware to 1 in SAI_xSR register) if less than a quarter of the FIFO contains data (FLVL[2:0] bits in SAI_xSR are less than 0b010). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when at least a quarter of the FIFO contains data (FLVL[2:0] bits in SAI_xSR are higher or equal to 0b010).
- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO half full (FTH[2:0] set to 0b101), an interrupt is generated (FREQ bit set by hardware to 1 in

#### Table 427. Clock generator programming examples

<table>
<thead>
<tr>
<th>Input clock frequency</th>
<th>MCLK</th>
<th>F&lt;sub&gt;MCLK&lt;/sub&gt;/ F&lt;sub&gt;FS&lt;/sub&gt;</th>
<th>FRL&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>OSR</th>
<th>NOMCK</th>
<th>MCKDIV[5:0]</th>
<th>Audio Sampling frequency (F&lt;sub&gt;FS&lt;/sub&gt;)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>98.304 MHz</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Y</td>
<td>512</td>
<td>2&lt;sup&gt;N-1&lt;/sup&gt;</td>
<td>1</td>
<td>0</td>
<td>0 or 1</td>
<td>192 kHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>512</td>
<td>2&lt;sup&gt;N-1&lt;/sup&gt;</td>
<td>1</td>
<td>0</td>
<td>2</td>
<td>96 kHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>512</td>
<td>2&lt;sup&gt;N-1&lt;/sup&gt;</td>
<td>1</td>
<td>0</td>
<td>4</td>
<td>48 kHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>256</td>
<td>2&lt;sup&gt;N-1&lt;/sup&gt;</td>
<td>0</td>
<td>0</td>
<td>2</td>
<td>192 kHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>256</td>
<td>2&lt;sup&gt;N-1&lt;/sup&gt;</td>
<td>0</td>
<td>0</td>
<td>4</td>
<td>96 kHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>256</td>
<td>2&lt;sup&gt;N-1&lt;/sup&gt;</td>
<td>0</td>
<td>0</td>
<td>8</td>
<td>48 kHz</td>
<td></td>
</tr>
<tr>
<td>N</td>
<td>-</td>
<td>63</td>
<td>-</td>
<td>1</td>
<td>8</td>
<td>192 kHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>-</td>
<td>63</td>
<td>-</td>
<td>1</td>
<td>16</td>
<td>96 kHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>-</td>
<td>63</td>
<td>-</td>
<td>1</td>
<td>32</td>
<td>48 kHz</td>
<td></td>
</tr>
</tbody>
</table>

1. N is an integer value between 3 and 8.
SAI_xSR register) if less than half of the FIFO contains data (FLVL[2:0] bits in SAI_xSR are less than 011b). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when at least half of the FIFO contains data (FLVL[2:0] bits in SAI_xSR are higher or equal to 011b).

- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO three quarter (FTH[2:0] set to 011b), an interrupt is generated (FREQ bit is set by hardware to 1 in SAI_xSR register) if less than three quarters of the FIFO contain data (FLVL[2:0] bits in SAI_xSR are less than 0b100). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when at least three quarters of the FIFO contain data (FLVL[2:0] bits in SAI_xSR are higher or equal to 0b100).

- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO full (FTH[2:0] set to 0b100), an interrupt is generated (FREQ bit is set by hardware to 1 in SAI_xSR register) if the FIFO is not full (FLVL[2:0] bits in SAI_xSR is less than 101b). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when the FIFO is full (FLVL[2:0] bits in SAI_xSR is equal to 101b value).

### Interrupt generation in reception mode

The interrupt generation depends on the FIFO configuration in reception mode:

- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO empty (FTH[2:0] set to 0b000), an interrupt is generated (FREQ bit is set by hardware to 1 in SAI_xSR register) if at least one data is available in SAI_xDR register (FLVL[2:0] bits in SAI_xSR is higher or equal to 001b). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when the FIFO becomes empty (FLVL[2:0] bits in SAI_xSR is equal to 0b000) i.e no data are stored in FIFO.

- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO quarter fully (FTH[2:0] set to 001b), an interrupt is generated (FREQ bit is set by hardware to 1 in SAI_xSR register) if at least one quarter of the FIFO data locations are available (FLVL[2:0] bits in SAI_xSR is higher or equal to 0b010). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when less than a quarter of the FIFO data locations become available (FLVL[2:0] bits in SAI_xSR is less than 0b010).

- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO half fully (FTH[2:0] set to 0b010 value), an interrupt is generated (FREQ bit is set by hardware to 1 in SAI_xSR register) if at least half of the FIFO data locations are available (FLVL[2:0] bits in SAI_xSR is higher or equal to 011b). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when less than half of the FIFO data locations become available (FLVL[2:0] bits in SAI_xSR is less than 0b11b).

- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO three quarter full (FTH[2:0] set to 011b value), an interrupt is generated (FREQ bit is set by hardware to 1 in SAI_xSR register) if at least three quarters of the FIFO data locations are available (FLVL[2:0] bits in SAI_xSR is higher or equal to 0b100). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when the FIFO has less than three quarters of the FIFO data locations available (FLVL[2:0] bits in SAI_xSR is less than 0b100).

- When the FIFO threshold bits in SAI_xCR2 register are configured as FIFO full (FTH[2:0] set to 0b100), an interrupt is generated (FREQ bit is set by hardware to 1 in SAI_xSR register) if the FIFO is full (FLVL[2:0] bits in SAI_xSR is equal to 101b). This Interrupt (FREQ bit in SAI_xSR register) is cleared by hardware when the FIFO is not full (FLVL[2:0] bits in SAI_xSR is less than 101b).
Like interrupt generation, the SAI can use the DMA if DMAEN bit in the SAI_xCR1 register is set. The FREQ bit assertion mechanism is the same as the interrupt generation mechanism described above for FREQIE.

Each FIFO is an 8-word FIFO. Each read or write operation from/to the FIFO targets one word FIFO location whatever the access size. Each FIFO word contains one audio slot. FIFO pointers are incremented by one word after each access to the SAI_xDR register.

Data must be right aligned when it is written in the SAI_xDR.

Data received are right aligned in the SAI_xDR.

The FIFO pointers can be reinitialized when the SAI is disabled by setting bit FFLUSH in the SAI_xCR2 register. If FFLUSH is set when the SAI is enabled the data present in the FIFO are lost automatically.

### 51.4.10 PDM interface

The PDM (Pulse Density Modulation) interface is provided in order to support digital microphones. Up to 4 digital microphone pairs can be connected in parallel. Depending on product implementation, less microphones can be supported (refer to Section 51.3: SAI implementation).

Figure 653 shows a typical connection of a digital microphone pair via a PDM interface. Both microphones share the same bitstream clock and data line. Thanks to a configuration pin (LR), a microphone can provide valid data on SAI_CK[m] rising edge while the other provides valid data on SAI_CK[m] falling edge (m being the number of clock lines).

The PDM function is intended to be used in conjunction with SAI_A subblock configured in TDM master mode. It cannot be used with SAI_B subblock. The PDM interface uses the timing signals provided by the TDM interface of SAI_A and adapts them to generate a bitstream clock (SAI_CK[m]).

1. \( n \) refers to the number of data lines and \( p \) to the number of microphone pairs.
The data processing sequence into the PDM is the following:

1. The PDM interface builds the bitstream clock from the bit clock received from the TDM interface of SAI_A.
2. The bitstream data received from the microphones (SAI_D[n]) are de-interleaved and go through a 7-bit delay line in order to fine-tune the delay of each microphone with the accuracy of the bitstream clock.
3. The shift registers translate each serial bitstream into bytes.
4. The last operation consists in shifting-out the resulting bytes to SAI_A via the serial data line of the TDM interface.

*Figure 654* hereafter shows the block diagram of PDM interface, with a detailed view of a de-interleaver.

**Note:** The PDM interface does not embed the decimation filter required to build-up the PCM audio samples from the bitstream. It is up to the application software to perform this operation.

1. *n* refers to the number of data lines and *p* to the number of microphone pairs.
2. These signals might not be available in all SAI instances. Refer to [Section 51.3: SAI implementation](#) for details.

The PDM interface can be enabled through the PDMEN bit in SAI_PDMCR register. However the PDM interface must be enabled prior to enabling SAI_A block.

To reduce the memory footprint, the user can select the amount of microphones the application needs. This can be done through MICNBR[1:0] bits. It is possible to select...
between 2, 4, 6 or 8 microphones. For example, if the application is using 3 microphones, the user has to select 4.

**Enabling the PDM interface**

To enable the PDM interface, follow the sequence below:
1. Configure SAI_A in TDM master mode (see Table 428).
2. Configure the PDM interface as follows:
   a) Define the number of digital microphones via MICNBR.
   b) Enable the bitstream clock needed in the application by setting the corresponding bits on CKEN to 1.
3. Enable the PDM interface, via PDMEN bit.
4. Enable the SAI_A.

*Note:* *Once the PDM interface and SAI_A are enabled, the first 2 TDMA frames received on SAI_ADR are invalid and must be dropped.*

**Start-up sequence**

*Figure 655* shows the start-up sequence: Once the PDM interface is enabled, it waits for the frame synchronization event prior to starting the acquisition of the microphone samples. After 8 SAI_CK clock periods, a data byte coming from each microphone is available, and transferred to the SAI, via the TDM interface.

**Figure 655. Start-up sequence**

**SAI_ADR data format**

The arrangement of the data coming from the microphone into the SAI_ADR register depends on the following parameters:
- The amount of microphones
- The slot width selected
- LSBFIRST bit.

The slot width defines the amount of significant bits into each word available into the SAI_ADR.
When a slot width of 32 bits is selected, each data available into the SAI_ADR contains 32 useful bits. This reduces the amount of words stored into the memory. However the counterpart is that the software has to perform some operations to de-interleave the data of each microphone.

In the other hand, when the slot width is set to 8 bits, each data available into the SAI_ADR contain 8 useful bits. This increases the amount of words stored into the memory. However, it offers the advantage to avoid extra processing since each word contains information from one microphone.

**SAI_ADR data format example**

- **32-bit slot width** ($DS = 0b111$ and $SLOTSZ = 0$). Refer to *Figure 656*.
  
  For an 8 microphone configuration, two consecutive words read from the SAI_ADR register contain a data byte from each microphone.
  
  For a 4 microphones configuration, each word read from the SAI_ADR register contains a data byte from each microphone.

  ![Figure 656. SAI_ADR format in TDM, 32-bit slot width](image)

- **16-bit slot width** ($DS = 0b100$ and $SLOTSZ = 0$). Refer to *Figure 657*.
  
  For an 8 microphone configuration, four consecutive words read from the SAI_ADR register contain a data byte from each microphone. Note that the 16-bit data of SAI_ADR are right aligned.
  
  For 4 or 2 microphone configuration, the SAI behavior is similar to 8-microphone configurations. Up to 2 words of 16 bits are required to acquire a byte from 4 microphones and a single word for 2 microphones.
Figure 657. SAI_ADR format in TDM, 16-bit slot width

<table>
<thead>
<tr>
<th>Word Sequence</th>
<th>Microphone Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>word 4n</td>
<td>8 Microphones</td>
</tr>
<tr>
<td>word 4n+1</td>
<td></td>
</tr>
<tr>
<td>word 4n+3</td>
<td></td>
</tr>
<tr>
<td>word 2n</td>
<td>4 Microphones</td>
</tr>
<tr>
<td>word 2n+1</td>
<td></td>
</tr>
<tr>
<td>word 2n+2</td>
<td></td>
</tr>
<tr>
<td>word 2n+3</td>
<td>2 Microphones</td>
</tr>
<tr>
<td>word 2n+4</td>
<td></td>
</tr>
<tr>
<td>word 2n+5</td>
<td></td>
</tr>
</tbody>
</table>

**Using a 8-bit slot width** (DS = 0b010 and SLOTSZ = 0). Refer to Figure 658.

For an 8 microphone configuration, 8 consecutive words read from the SAI_ADR register contain a byte of data from each microphone. Note that the 8-bit data of SAI_ADR are right aligned.

For 4 or 2 microphone configuration, the SAI behavior is similar to 8 microphone configurations. Up to 4 words of 8 bits are required to acquire a byte from 4 microphones and 2 words from 2 microphones.
Figure 658. SAI_ADR format in TDM, 8-bit slot width

TDM configuration for PDM interface

SAI_A TDM interface is internally connected to the PDM interface to get the microphone samples. The user application must configure the PDM interface as shown in Table 428 to ensure a good connection with the PDM interface.

Table 428. TDM settings

<table>
<thead>
<tr>
<th>Bit Fields</th>
<th>Values</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>MODE</td>
<td>0b01</td>
<td>Mode must be MASTER receiver</td>
</tr>
<tr>
<td>PRTCFG</td>
<td>0b00</td>
<td>Free protocol for TDM</td>
</tr>
<tr>
<td>DS</td>
<td>X</td>
<td>To be adjusted according to the required data format, in accordance to the frame length and the number of slots (FRL and NBSLOT). See Table 429.</td>
</tr>
<tr>
<td>LSBFIRST</td>
<td>X</td>
<td>This parameter can be used according to the wanted data format</td>
</tr>
<tr>
<td>CKSTR</td>
<td>0</td>
<td>Signal transitions occur on the rising edge of the SCK_A bit clock. Signals are stable on the falling edge of the bit clock.</td>
</tr>
<tr>
<td>MONO</td>
<td>0</td>
<td>Stereo mode</td>
</tr>
<tr>
<td>FRL</td>
<td>X</td>
<td>To be adjusted according to the number of microphones (MICNBR). See Table 429.</td>
</tr>
<tr>
<td>FSALL</td>
<td>0</td>
<td>Pulse width is one bit clock cycle</td>
</tr>
<tr>
<td>FSDEF</td>
<td>0</td>
<td>FS signal is a start of frame</td>
</tr>
</tbody>
</table>
Adjusting the bitstream clock rate

To properly program the SAI TDM interface, the user application must take into account the settings given in Table 428, and follow the below sequence:

1. Adjust the bit clock frequency \( F_{SCK_A} \) according to the required frequency for the PDM bitstream clock, using the following formula:

\[
F_{SCK_A} = F_{PDM_CK} \times (MICNBR + 1) \times 2
\]

MICNBR can be 0, 1, 2 or 3 (0 = 2 microphones, see Section 51.6.18)

2. Set the frame length (FRL) using the following formula

\[
FRL = (16 \times (MICNBR + 1)) - 1
\]

3. Configure the slot size (DS) to a multiple of (FRL+1).

<table>
<thead>
<tr>
<th>Bit Fields</th>
<th>Values</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSPOL</td>
<td>1</td>
<td>FS is active High</td>
</tr>
<tr>
<td>FSOFF</td>
<td>0</td>
<td>FS is asserted on the first bit of slot 0</td>
</tr>
<tr>
<td>FBOFF</td>
<td>0</td>
<td>No offset on slot</td>
</tr>
<tr>
<td>SLOTSZ</td>
<td>0</td>
<td>Slot size = data size</td>
</tr>
<tr>
<td>NBSLOT</td>
<td>X</td>
<td>To be adjusted according to the required data format, in accordance to the slot size, and the frame length (FRL and DS). See Table 429.</td>
</tr>
<tr>
<td>SLOTEN</td>
<td>X</td>
<td>To be adjusted according to NBSLOT</td>
</tr>
<tr>
<td>NOMCK</td>
<td>1</td>
<td>No need to generate a master clock MCLK</td>
</tr>
<tr>
<td>MCKDIV</td>
<td>X</td>
<td>Depends on the frequency provided to sai_a_ker_ck input. This parameter must be adjusted to generate the proper bitstream clock frequency. See Table 429.</td>
</tr>
</tbody>
</table>
Adjusting the delay lines

When the PDM interface is enabled, the application can adjust on-the-fly the delay cells of each microphone input via SAI_PDMDLY register.

The new delays values become effective after two TDM frames.
51.4.11 AC’97 link controller

The SAI is able to work as an AC’97 link controller. In this protocol:

- The slot number and the slot size are fixed.
- The frame synchronization signal is perfectly defined and has a fixed shape.

To select this protocol, set PRTCFG[1:0] bits in the SAI_xCR1 register to 10. When AC’97 mode is selected, only data sizes of 16 or 20 bits can be used, otherwise the SAI behavior is not guaranteed.

- NBSLOT[3:0] and SLOTSZ[1:0] bits are consequently ignored.
- The number of slots is fixed to 13 slots. The first one is 16-bit wide and all the others are 20-bit wide (data slots).
- FBOFF[4:0] bits in the SAI_xSLOTR register are ignored.
- The SAI_xFRCR register is ignored.
- The MCLK is not used.

The FS signal from the block defined as asynchronous is configured automatically as an output, since the AC’97 controller link drives the FS signal whatever the master or slave configuration.

*Figure 659* shows an AC’97 audio frame structure.

*Figure 659. AC’97 audio frame*

```
<table>
<thead>
<tr>
<th>FS</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
<th>10</th>
<th>11</th>
<th>12</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDI</td>
<td>Tag</td>
<td>CMD ADDR</td>
<td>CMD DATA</td>
<td>CMD</td>
<td>PDM</td>
<td>PDM</td>
<td>PDM FRONTR</td>
<td>PDM CENTER</td>
<td>PDM LSURR</td>
<td>PDM RSURR</td>
<td>PDM</td>
<td>PDM LFE</td>
</tr>
<tr>
<td>SDO</td>
<td>Tag</td>
<td>STATUS ADDR</td>
<td>STATUS DATA</td>
<td>PDM LFT</td>
<td>PDM RIGHT</td>
<td>PDM</td>
<td>PDM</td>
<td>LINE1 DAC</td>
<td>PDM</td>
<td>PDM</td>
<td>PDM</td>
<td>PDM</td>
</tr>
</tbody>
</table>
```

**Note:** In AC’97 protocol, bit 2 of the tag is reserved (always 0), so bit 2 of the TAG is forced to 0 level whatever the value written in the SAI FIFO.

For more details about tag representation, refer to the AC’97 protocol standard.

One SAI can be used to target an AC’97 point-to-point communication.

Using two SAIs (for devices featuring two embedded SAIs) enables the control of three external AC’97 decoders as illustrated in *Figure 660*.

In SAI1, the audio block A must be declared as asynchronous master transmitter whereas the audio block B is defined to be slave receiver and internally synchronous to the audio block A.

The SAI2 is configured for audio block A and B both synchronous with the external SAI1 in slave receiver mode.
In receiver mode, the SAI acting as an AC’97 link controller requires no FIFO request and so no data storage in the FIFO when the Codec ready bit in the slot 0 is decoded low. If bit CNRDYIE is enabled in the SAI_xIM register, flag CNRDY is set in the SAI_xSR register and an interrupt is generated. This flag is dedicated to the AC’97 protocol.

Clock generator programming in AC’97 mode

In AC’97 mode, the frame length is fixed at 256 bits, and its frequency must be set to 48 kHz. The formulas given in Section 51.4.8: SAI clock generator must be used with FRL = 255, in order to generate the proper frame rate (F FS,x).
51.4.12  SPDIF output

The SPDIF interface is available in transmitter mode only. It supports the audio IEC60958. To select SPDIF mode, set PRTCFG[1:0] bit to 01 in the SAI_xCR1 register.

For SPDIF protocol:
- Only SD data line is enabled.
- FS, SCK, MCLK I/Os pins are left free.
- MODE[1] bit is forced to 0 to select the master mode in order to enable the clock generator of the SAI and manage the data rate on the SD line.
- The data size is forced to 24 bits. The value set in DS[2:0] bits in the SAI_xCR1 register is ignored.
- The clock generator must be configured to define the symbol-rate, knowing that the bit clock must be twice the symbol-rate. The data is coded in Manchester protocol.
- The SAI_xFRCR and SAI_xSLOTR registers are ignored. The SAI is configured internally to match the SPDIF protocol requirements as shown in Figure 661.

Figure 661. SPDIF format

A SPDIF block contains 192 frames. Each frame is composed of two 32-bit sub-frames, generally one for the left channel and one for the right channel. Each sub-frame is composed of a SOPD pattern (4-bit) to specify if the sub-frame is the start of a block (and so is identifying a channel A) or if it is identifying a channel A somewhere in the block, or if it is referring to channel B (see Table 430). The next 28 bits of channel information are composed of 24 bits data + 4 status bits.
The data stored in SAI_xDR has to be filled as follows:
- SAI_xDR[26:24] contain the Channel status, User and Validity bits.
- SAI_xDR[23:0] contain the 24-bit data for the considered channel.

If the data size is 20 bits, then data must be mapped on SAI_xDR[23:4].
If the data size is 16 bits, then data must be mapped on SAI_xDR[23:8].
SAI_xDR[23] always represents the MSB.

### Note:
*The transfer is performed always with LSB first.*

The SAI first sends the adequate preamble for each sub-frame in a block. The SAI_xDR is then sent on the SD line (manchester coded). The SAI ends the sub-frame by transferring the Parity bit calculated as described in Table 431.

### Table 430. SOPD pattern

<table>
<thead>
<tr>
<th>SOPD</th>
<th>Preamble coding</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>last bit is 0</td>
<td>last bit is 1</td>
</tr>
<tr>
<td>B</td>
<td>11101100</td>
<td>00010111</td>
</tr>
<tr>
<td>W</td>
<td>11100100</td>
<td>00011111</td>
</tr>
<tr>
<td>M</td>
<td>11100010</td>
<td>00011101</td>
</tr>
</tbody>
</table>

### Figure 662. SAI_xDR register ordering

![Figure 662. SAI_xDR register ordering](image)

### Table 431. Parity bit calculation

<table>
<thead>
<tr>
<th>SAI_xDR[26:0]</th>
<th>Parity bit P value transferred</th>
</tr>
</thead>
<tbody>
<tr>
<td>odd number of 0</td>
<td>0</td>
</tr>
<tr>
<td>odd number of 1</td>
<td>1</td>
</tr>
</tbody>
</table>

The underrun is the only error flag available in the SAI_xSR register for SPDIF mode since the SAI can only operate in transmitter mode. As a result, the following sequence must be
executed to recover from an underrun error detected via the underrun interrupt or the underrun status bit:

1. Disable the DMA stream (via the DMA peripheral) if the DMA is used.
2. Disable the SAI and check that the peripheral is physically disabled by polling the SAIEN bit in SAI_xCR1 register.
3. Clear the COVRUNDR flag in the SAI_xCLRFR register.
4. Flush the FIFO by setting the FFLUSH bit in SAI_xCR2.
   The software needs to point to the address of the future data corresponding to a start of new block (data for preamble B). If the DMA is used, the DMA source base address pointer must be updated accordingly.
5. Enable again the DMA stream (DMA peripheral) if the DMA used to manage data transfers according to the new source base address.
6. Enable again the SAI by setting SAIEN bit in SAI_xCR1 register.

**Clock generator programming in SPDIF generator mode**

For the SPDIF generator, the SAI provides a bit clock twice faster as the symbol-rate. The table hereafter shows usual examples of symbol rates with respect to the audio sampling rate.

<table>
<thead>
<tr>
<th>Audio sampling frequencies ($F_S$)</th>
<th>Symbol-rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>44.1 kHz</td>
<td>2.8224 MHz</td>
</tr>
<tr>
<td>48 kHz</td>
<td>3.072 MHz</td>
</tr>
<tr>
<td>96 kHz</td>
<td>6.144 MHz</td>
</tr>
<tr>
<td>192 kHz</td>
<td>12.288 MHz</td>
</tr>
</tbody>
</table>

More generally, the relationship between the audio sampling frequency ($F_S$) and the bit clock rate ($F_{SCK_x}$) is given by the formula:

$$ F_S = \frac{F_{SCK_x}}{128} $$

The bit clock rate is obtained as follows:

$$ F_{SCK_x} = \frac{F_{\text{sai}_x\_ker\_ck}}{MCKDIV} $$

*Note:* The above formulas are valid only if NOMCK is set to 1 in SAI_ACR1 register.
51.4.13 Specific features

The SAI interface embeds specific features which can be useful depending on the audio protocol selected. These functions are accessible through specific bits of the SAI_xCR2 register.

Mute mode

The mute mode can be used when the audio subblock is a transmitter or a receiver.

Audio subblock in transmission mode

In transmitter mode, the mute mode can be selected at anytime. The mute mode is active for entire audio frames. The MUTE bit in the SAI_xCR2 register enables the mute mode when it is set during an ongoing frame.

The mute mode bit is strobed only at the end of the frame. If it is set at this time, the mute mode is active at the beginning of the new audio frame and for a complete frame, until the next end of frame. The bit is then strobed to determine if the next frame is still a mute frame.

If the number of slots set through NBSLOT[3:0] bits in the SAI_xSLOTR register is lower than or equal to 2, it is possible to specify if the value sent in mute mode is 0 or if it is the last value of each slot. The selection is done via MUTEVAL bit in the SAI_xCR2 register.

If the number of slots set in NBSLOT[3:0] bits in the SAI_xSLOTR register is greater than 2, MUTEVAL bit in the SAI_xCR2 is meaningless as 0 values are sent on each bit on each slot.

The FIFO pointers are still incremented in mute mode. This means that data present in the FIFO and for which the mute mode is requested are discarded.

Audio subblock in reception mode

In reception mode, it is possible to detect a mute mode sent from the external transmitter when all the declared and valid slots of the audio frame receive 0 for a given consecutive number of audio frames (MUTECNT[5:0] bits in the SAI_xCR2 register).

When the number of MUTE frames is detected, the MUTEDET flag in the SAI_xSR register is set and an interrupt can be generated if MUTEDETIE bit is set in SAI_xCR2.

The mute frame counter is cleared when the audio subblock is disabled or when a valid slot receives at least one data in an audio frame. The interrupt is generated just once, when the counter reaches the value specified in MUTECNT[5:0] bits. The interrupt event is then reinitialized when the counter is cleared.

Note: The mute mode is not available for SPDIF audio blocks.

Mono/stereo mode

In transmitter mode, the mono mode can be addressed, without any data preprocessing in memory, assuming the number of slots is equal to 2 (NBSLOT[3:0] = 0001 in SAI_xSLOTR).

In this case, the access time to and from the FIFO is reduced by 2 since the data for slot 0 is duplicated into data slot 1.

To enable the mono mode,

1. Set MONO bit to 1 in the SAI_xCR1 register.
2. Set NBSLOT to 1 and SLOTEN to 3 in SAI_xSLOTR.
In reception mode, the MONO bit can be set and is meaningful only if the number of slots is equal to 2 as in transmitter mode. When it is set, only slot 0 data are stored in the FIFO. The data belonging to slot 1 are discarded since, in this case, it is supposed to be the same as the previous slot. If the data flow in reception mode is a real stereo audio flow with a distinct and different left and right data, the MONO bit is meaningless. The conversion from the output stereo file to the equivalent mono file is done by software.

**Companding mode**

Telecommunication applications can require to process the data to be transmitted or received using a data companding algorithm.

Depending on the COMP[1:0] bits in the SAI_xCR2 register (used only when Free protocol mode is selected), the application software can choose to process or not the data before sending it on SD serial output line (compression) or to expand the data after the reception on SD serial input line (expansion) as illustrated in Figure 663. The two companding modes supported are the µ-Law and the A-Law log which are a part of the CCITT G.711 recommendation.

The companding standard used in the United States and Japan is the µ-Law. It supports 14 bits of dynamic range (COMP[1:0] = 10 in the SAI_xCR2 register).

The European companding standard is A-Law and supports 13 bits of dynamic range (COMP[1:0] = 11 in the SAI_xCR2 register).

Both µ-Law or A-Law companding standard can be computed based on 1’s complement or 2’s complement representation depending on the CPL bit setting in the SAI_xCR2 register.

In µ-Law and A-Law standards, data are coded as 8 bits with MSB alignment. Companded data are always 8-bit wide. For this reason, DS[2:0] bits in the SAI_xCR1 register are forced to 010 when the SAI audio block is enabled (SAIEN bit = 1 in the SAI_xCR1 register) and when one of these two companding modes selected through the COMP[1:0] bits.

If no companding processing is required, COMP[1:0] bits must be kept clear.
Expansion and compression mode are automatically selected through the SAI_xCR2:

- If the SAI audio block is configured to be a transmitter, and if the COMP[1] bit is set in the SAI_xCR2 register, the compression mode is applied.
- If the SAI audio block is declared as a receiver, the expansion algorithm is applied.

**Output data line management on an inactive slot**

In transmitter mode, it is possible to choose the behavior of the SD line output when an inactive slot is sent on the data line (via TRIS bit).

- Either the SAI forces 0 on the SD output line when an inactive slot is transmitted, or
- The line is released in HI-z state at the end of the last bit of data transferred, to release the line for other transmitters connected to this node.

It is important to note that the two transmitters cannot attempt to drive the same SD output pin simultaneously, which may result in a short circuit. To ensure a gap between transmissions, if the data is lower than 32-bit, the data can be extended to 32-bit by setting bit SLOTSZ[1:0] = 10 in the SAI_xSLOT register. The SD output pin is then tri-stated at the end of the LSB of the active slot (during the padding to 0 phase to extend the data to 32-bit) if the following slot is declared inactive.

In addition, if the number of slots multiplied by the slot size is lower than the frame length, the SD output line is tri-stated when the padding to 0 is done to complete the audio frame. 

*Figure 664* illustrates these behaviors.
When the selected audio protocol uses the FS signal as a start of frame and a channel side identification (bit FSDEF = 1 in the SAI_xFRCR register), the tristate mode is managed according to Figure 665 (where bit TRIS in the SAI_xCR1 register = 1, and FSDEF=1, and half frame length is higher than number of slots/2, and NBSLOT=6).
If the TRIS bit in the SAI_xCR2 register is cleared, all the High impedance states on the SD output line on Figure 664 and Figure 665 are replaced by a drive with a value of 0.

51.4.14 Error flags

The SAI implements the following error flags:

- FIFO overrun/underrun
- Anticipated frame synchronization detection
- Late frame synchronization detection
- Codec not ready (AC’97 exclusively)
- Wrong clock configuration in master mode.

FIFO overrun/underrun (OVRUDR)

The FIFO overrun/underrun bit is called OVRUDR in the SAI_xSR register.

The overrun or underrun errors share the same bit since an audio block can be either receiver or transmitter and each audio block in a given SAI has its own SAI_xSR register.

Overrun

When the audio block is configured as receiver, an overrun condition may appear if data are received in an audio frame when the FIFO is full and not able to store the received data. In this case, the received data are lost, the flag OVRUDR in the SAI_xSR register is set and an interrupt is generated if OVRUDRIE bit is set in the SAI_xIM register. The slot number, from which the overrun occurs, is stored internally. No more data are stored into the FIFO until it becomes free to store new data. When the FIFO has at least one data free, the SAI audio block receiver stores new data (from new audio frame) from the slot number which was stored internally when the overrun condition was detected. This avoids data slot de-alignment in the destination memory (refer to Figure 666).

The OVRUDR flag is cleared when COVRUDR bit is set in the SAI_xCLRFR register.
Underrun

An underrun may occur when the audio block in the SAI is a transmitter and the FIFO is empty when data need to be transmitted. If an underrun is detected, the slot number for which the event occurs is stored and MUTE value (00) is sent until the FIFO is ready to transmit the data corresponding to the slot for which the underrun was detected (refer to Figure 667). This avoids desynchronization between the memory pointer and the slot in the audio frame.

The underrun event sets the OVRUDR flag in the SAI_xSR register and an interrupt is generated if the OVRUDRIE bit is set in the SAI_xIM register. To clear this flag, set COVRUDR bit in the SAI_xCLRFR register.

The underrun event can occur when the audio subblock is configured as master or slave.
**Anticipated frame synchronization detection (AFSDET)**

The AFSDET flag is used only in slave mode. It is never asserted in master mode. It indicates that a frame synchronization (FS) has been detected earlier than expected since the frame length, the frame polarity, the frame offset are defined and known.

Anticipated frame detection sets the AFSDET flag in the SAI_xSR register.

This detection has no effect on the current audio frame which is not sensitive to the anticipated FS. This means that “parasitic” events on signal FS are flagged without any perturbation of the current audio frame.

An interrupt is generated if the AFSDETIE bit is set in the SAI_xIM register. To clear the AFSDET flag, CAFSDET bit must be set in the SAI_xCLRFR register.

To resynchronize with the master after an anticipated frame detection error, four steps are required:

1. Disable the SAI block by resetting SAIEN bit in SAI_xCR1 register. To make sure the SAI is disabled, read back the SAIEN bit and check it is set to 0.
2. Flush the FIFO via FFLUS bit in SAI_xCR2 register.
3. Enable again the SAI peripheral (SAIEN bit set to 1).
4. The SAI block waits for the assertion on FS to restart the synchronization with master.

**Note:** The AFSDET flag is not asserted in AC’97 mode since the SAI audio block acts as a link controller and generates the FS signal even when declared as slave. It has no meaning in SPDIF mode since the signal FS is not used.

**Late frame synchronization detection**

The LFSDET flag in the SAI_xSR register can be set only when the SAI audio block operates as a slave. The frame length, the frame polarity and the frame offset configuration are known in register SAI_xFRCR.

If the external master does not send the FS signal at the expecting time thus generating the signal too late, the LFSDET flag is set and an interrupt is generated if LFSDETIE bit is set in the SAI_xIM register.

The LFSDET flag is cleared when CLFSDET bit is set in the SAI_xCLRFR register.

The late frame synchronization detection flag is set when the corresponding error is detected. The SAI needs to be resynchronized with the master (see sequence described in Anticipated frame synchronization detection (AFSDET)).

In a noisy environment, glitches on the SCK clock may be wrongly detected by the audio block state machine and shift the SAI data at a wrong frame position. This event can be detected by the SAI and reported as a late frame synchronization detection error.

There is no corruption if the external master is not managing the audio data frame transfer in continuous mode, which must not be the case in most applications. In this case, the LFSDET flag is set.

**Note:** The LFSDET flag is not asserted in AC’97 mode since the SAI audio block acts as a link controller and generates the FS signal even when declared as slave. It has no meaning in SPDIF mode since the signal FS is not used by the protocol.
Codec not ready (CNRDY AC'97)

The CNRDY flag in the SAI_xSR register is relevant only if the SAI audio block is configured
to operate in AC'97 mode (PRTCFG[1:0] = 10 in the SAI_xCR1 register). If CNRDYIE bit is
set in the SAI_xIM register, an interrupt is generated when the CNRDY flag is set.

CNRDY is asserted when the Codec is not ready to communicate during the reception of
the TAG 0 (slot0) of the AC'97 audio frame. In this case, no data are automatically stored
into the FIFO since the Codec is not ready, until the TAG 0 indicates that the Codec is ready.
All the active slots defined in the SAI_xSLOTR register are captured when the Codec is
ready.

To clear CNRDY flag, CCNRDY bit must be set in the SAI_xCLRFR register.

Wrong clock configuration in master mode (with NOMCK = 0)

When the audio block operates as a master (MODE[1] = 0) and NOMCK bit is equal to 0,
the WCKCFG flag is set as soon as the SAI is enabled if the following conditions are met:
- (FRL+1) is not a power of 2, and
- (FRL+1) is not between 8 and 256.

MODE, NOMCK, and SAIEN bits belong to SAI_xCR1 register and FRL to SAI_xFRCR
register.

If WCKCFGIE bit is set, an interrupt is generated when WCKCFG flag is set in the SAI_xSR
register. To clear this flag, set CWCKCFG bit in the SAI_xCLRFR register.

When WCKCFG bit is set, the audio block is automatically disabled, thus performing a
hardware clear of SAIEN bit.

51.4.15 Disabling the SAI

The SAI audio block can be disabled at any moment by clearing SAIEN bit in the SAI_xCR1
register. All the already started frames are automatically completed before the SAI is stops
working. SAIEN bit remains High until the SAI is completely switched-off at the end of the
current audio frame transfer.

If an audio block in the SAI operates synchronously with the other one, the one which is the
master must be disabled first.

51.4.16 SAI DMA interface

To free the CPU and to optimize bus bandwidth, each SAI audio block has an independent
DMA interface to read/write from/to the SAI_xDR register (to access the internal FIFO).
There is one DMA channel per audio subblock supporting basic DMA request/acknowledge
protocol.

To configure the audio subblock for DMA transfer, set DMAEN bit in the SAI_xCR1 register.
The DMA request is managed directly by the FIFO controller depending on the FIFO
threshold level (for more details refer to Section 51.4.9: Internal FIFOs). DMA transfer
direction is linked to the SAI audio subblock configuration:
- If the audio block operates as a transmitter, the audio block FIFO controller outputs a
  DMA request to load the FIFO with data written in the SAI_xDR register.
- If the audio block is operates as a receiver, the DMA request is related to read
  operations from the SAI_xDR register.
Follow the sequence below to configure the SAI interface in DMA mode:
1. Configure SAI and FIFO threshold levels to specify when the DMA request is launched.
2. Configure SAI DMA channel.
3. Enable the DMA.
4. Enable the SAI interface.

*Note:* Before configuring the SAI block, the SAI DMA channel must be disabled.

## 51.5 SAI interrupts

The SAI supports 7 interrupt sources as shown in Table 433.

<table>
<thead>
<tr>
<th>Interrupt acronym</th>
<th>Interrupt source</th>
<th>Interrupt group</th>
<th>Audio block mode</th>
<th>Interrupt enable</th>
<th>Interrupt clear</th>
</tr>
</thead>
<tbody>
<tr>
<td>FREQ</td>
<td>FREQ</td>
<td>Master or slave Receiver or transmitter</td>
<td>FREQIE in SAI_xIM register</td>
<td>Depends on: – FIFO threshold setting (FLVL bits in SAI_xCR2) – Communication direction (transmitter or receiver) For more details refer to Section 51.4.9: Internal FIFOs</td>
<td></td>
</tr>
<tr>
<td>OVRUDR</td>
<td>ERROR</td>
<td>Master or slave Receiver or transmitter</td>
<td>OVRUDRIE in SAI_xIM register</td>
<td>COVRUDR = 1 in SAI_xCLRFR register</td>
<td></td>
</tr>
<tr>
<td>AFSDET</td>
<td>ERROR</td>
<td>Slave (not used in AC’97 mode and SPDIF mode)</td>
<td>AFSDETIE in SAI_xIM register</td>
<td>CAFSDET = 1 in SAI_xCLRFR register</td>
<td></td>
</tr>
<tr>
<td>LFSDET</td>
<td>ERROR</td>
<td>Slave (not used in AC’97 mode and SPDIF mode)</td>
<td>LFSDETIE in SAI_xIM register</td>
<td>CLFSDET = 1 in SAI_xCLRFR register</td>
<td></td>
</tr>
<tr>
<td>CNRDY</td>
<td>ERROR</td>
<td>Slave (only in AC’97 mode)</td>
<td>CNRDYIE in SAI_xIM register</td>
<td>CCNRDY = 1 in SAI_xCLRFR register</td>
<td></td>
</tr>
<tr>
<td>MUTEDET</td>
<td>MUTE</td>
<td>Master or slave Receiver mode only</td>
<td>MUTEDETIE in SAI_xIM register</td>
<td>CMUTEDET = 1 in SAI_xCLRFR register</td>
<td></td>
</tr>
<tr>
<td>WCKCFG</td>
<td>ERROR</td>
<td>Master with NOMCK = 0 in SAI_xCR1 register</td>
<td>WCKCFGIE in SAI_xIM register</td>
<td>CWCKCFG = 1 in SAI_xCLRFR register</td>
<td></td>
</tr>
</tbody>
</table>
Follow the sequence below to enable an interrupt:
1. Disable SAI interrupt.
2. Configure SAI.
3. Configure SAI interrupt source.
4. Enable SAI.

51.6 SAI registers

The peripheral registers have to be accessed by words (32 bits).

51.6.1 SAI global configuration register (SAI_GCR)

Address offset: 0x00
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:6 Reserved, must be kept at reset value.

Bits 5:4 SYNCOU[1:0]: Synchronization outputs
These bits are set and cleared by software.
00: No synchronization output signals. SYNCOU[1:0] must be configured as “No synchronization output signals” when audio block is configured as SPDIF
01: Block A used for further synchronization for others SAI
10: Block B used for further synchronization for others SAI
11: Reserved. These bits must be set when both audio blocks (A and B) are disabled.

Bits 3:2 Reserved, must be kept at reset value.

Bits 1:0 SYNCOI[1:0]: Synchronization inputs
These bits are set and cleared by software.
Refer to for information on how to program this field.
These bits must be set when both audio blocks (A and B) are disabled.
They are meaningful if one of the two audio blocks is defined to operate in synchronous mode with an external SAI (SYNCEN[1:0] = 10 in SAI_ACR1 or in SAI_BCR1 registers).
51.6.2 SAI configuration register 1 (SAI_ACR1)

Address offset: 0x004
Reset value: 0x0000 0040

| Bit 31:27 Reserved, must be kept at reset value. |
| Bit 26 **OSR**: Oversampling ratio for master clock |
| 0: Master clock frequency = F_FS x 256 |
| 1: Master clock frequency = F_FS x 512 |

**Bits 25:20** **MCKDIV[5:0]**: Master clock divider
These bits are set and cleared by software.
000000: Divides by 1 the kernel clock input (sai_x_ker_ck).
Otherwise, The master clock frequency is calculated according to the formula given in Section 51.4.8: SAI clock generator.
These bits have no meaning when the audio block is slave.
They have to be configured when the audio block is disabled.

**Bit 19** **NOMCK**: No divider
This bit is set and cleared by software.
0: Master clock generator is enabled
1: Master clock generator is disabled. The clock divider controlled by MCKDIV can still be used to generate the bit clock.

**Bit 18** Reserved, must be kept at reset value.

**Bit 17** **DMAEN**: DMA enable
This bit is set and cleared by software.
0: DMA disabled
1: DMA enabled

**Note**: Since the audio block defaults to operate as a transmitter after reset, the MODE[1:0] bits must be configured before setting DMAEN to avoid a DMA request in receiver mode.

**Bit 16** **SAIEN**: Audio block enable
This bit is set by software.
To switch off the audio block, the application software must program this bit to 0 and poll the bit till it reads back 0, meaning that the block is completely disabled. Before setting this bit to 1, check that it is set to 0, otherwise the enable command is not taken into account.
This bit enables to control the state of the SAI audio block. If it is disabled when an audio frame transfer is ongoing, the ongoing transfer completes and the cell is fully disabled at the end of this audio frame transfer.
0: SAI audio block disabled
1: SAI audio block enabled.

**Note**: When the SAI block (A or B) is configured in master mode, the clock must be present on the SAI block input before setting SAIEN bit.
Bits 15:14  Reserved, must be kept at reset value.

Bit 13  **OUTDRIV**: Output drive

This bit is set and cleared by software.
0: Audio block output driven when SAIEN is set
1: Audio block output driven immediately after the setting of this bit.

*Note:* This bit has to be set before enabling the audio block and after the audio block configuration.

Bit 12  **MONO**: Mono mode

This bit is set and cleared by software. It is meaningful only when the number of slots is equal to 2.
When the mono mode is selected, slot 0 data are duplicated on slot 1 when the audio block operates as a transmitter. In reception mode, the slot 1 is discarded and only the data received from slot 0 are stored. Refer to [Section: Mono/stereo mode](#) for more details.
0: Stereo mode
1: Mono mode.

Bits 11:10  **SYNC[1:0]**: Synchronization enable

These bits are set and cleared by software. They must be configured when the audio subblock is disabled.
00: audio subblock in asynchronous mode.
01: audio subblock is synchronous with the other internal audio subblock. In this case, the audio subblock must be configured in slave mode.
10: audio subblock is synchronous with an external SAI embedded peripheral. In this case the audio subblock must be configured in Slave mode.
11: Reserved

*Note:* The audio subblock must be configured as asynchronous when SPDIF mode is enabled.

Bit 9  **CKSTR**: Clock strobing edge

This bit is set and cleared by software. It must be configured when the audio block is disabled. This bit has no meaning in SPDIF audio protocol.
0: Signals generated by the SAI change on SCK rising edge, while signals received by the SAI are sampled on the SCK falling edge.
1: Signals generated by the SAI change on SCK falling edge, while signals received by the SAI are sampled on the SCK rising edge.

Bit 8  **LSBFIRST**: Least significant bit first

This bit is set and cleared by software. It must be configured when the audio block is disabled. This bit has no meaning in AC’97 audio protocol since AC’97 data are always transferred with the MSB first. This bit has no meaning in SPDIF audio protocol since in SPDIF data are always transferred with LSB first.
0: Data are transferred with MSB first
1: Data are transferred with LSB first
Bits 7:5  **DS[2:0]:** Data size

These bits are set and cleared by software. These bits are ignored when the SPDIF protocols are selected (bit PRTCFG[1:0]), because the frame and the data size are fixed in such case. When the companding mode is selected through COMP[1:0] bits, DS[1:0] are ignored since the data size is fixed to 8 bits by the algorithm.

These bits must be configured when the audio block is disabled.

000: Reserved
001: Reserved
010: 8 bits
011: 10 bits
100: 16 bits
101: 20 bits
110: 24 bits
111: 32 bits

Bit 4  Reserved, must be kept at reset value.

Bits 3:2  **PRTCFG[1:0]:** Protocol configuration

These bits are set and cleared by software. These bits have to be configured when the audio block is disabled.

00: Free protocol. Free protocol enables to use the powerful configuration of the audio block to address a specific audio protocol (such as I2S, LSB/MSB justified, TDM, PCM/DSP...) by setting most of the configuration register bits as well as frame configuration register.

01: SPDIF protocol
10: AC’97 protocol
11: Reserved

Bits 1:0  **MODE[1:0]:** SAIx audio block mode

These bits are set and cleared by software. They must be configured when SAIx audio block is disabled.

00: Master transmitter
01: Master receiver
10: Slave transmitter
11: Slave receiver

*Note: When the audio block is configured in SPDIF mode, the master transmitter mode is forced (MODE[1:0] = 00).*

### 51.6.3 SAI configuration register 1 (SAI_BCR1)

Address offset: 0x024

Reset value: 0x0000 0040

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:27  Reserved, must be kept at reset value.

Bit 26  **OSR**: Oversampling ratio for master clock
0: Master clock frequency = \( F_{FS} \times 256 \)
1: Master clock frequency = \( F_{FS} \times 512 \)

Bits 25:20  **MCKDIV[5:0]**: Master clock divider
These bits are set and cleared by software.
000000: Divides by 1 the kernel clock input (sai_x_ker_ck).
Otherwise, The master clock frequency is calculated according to the formula given in
Section 51.4.8: SAI clock generator.
These bits have no meaning when the audio block is slave.
They have to be configured when the audio block is disabled.

Bit 19  **NOMCK**: No divider
This bit is set and cleared by software.
0: Master clock generator is enabled
1: Master clock generator is disabled. The clock divider controlled by MCKDIV can still be used to
generate the bit clock.

Bit 18  Reserved, must be kept at reset value.

Bit 17  **DMAEN**: DMA enable
This bit is set and cleared by software.
0: DMA disabled
1: DMA enabled

Note: Since the audio block defaults to operate as a transmitter after reset, the MODE[1:0] bits must
be configured before setting DMAEN to avoid a DMA request in receiver mode.

Bit 16  **SAIEN**: Audio block enable
This bit is set by software.
To switch off the audio block, the application software must program this bit to 0 and poll the bit till it
reads back 0, meaning that the block is completely disabled. Before setting this bit to 1, check that it
is set to 0, otherwise the enable command is not taken into account.
This bit enables to control the state of the SAI audio block. If it is disabled when an audio frame
transfer is ongoing, the ongoing transfer completes and the cell is fully disabled at the end of this
audio frame transfer.
0: SAI audio block disabled
1: SAI audio block enabled.

Note: When the SAI block (A or B) is configured in master mode, the clock must be present on the
SAI block input before setting SAIEN bit.

Bits 15:14  Reserved, must be kept at reset value.

Bit 13  **OUTDRIV**: Output drive
This bit is set and cleared by software.
0: Audio block output driven when SAIEN is set
1: Audio block output driven immediately after the setting of this bit.

Note: This bit has to be set before enabling the audio block and after the audio block configuration.

Bit 12  **MONO**: Mono mode
This bit is set and cleared by software. It is meaningful only when the number of slots is equal to 2.
When the mono mode is selected, slot 0 data are duplicated on slot 1 when the audio block operates
as a transmitter. In reception mode, the slot1 is discarded and only the data received from slot 0 are
stored. Refer to Section : Mono/stereo mode for more details.
0: Stereo mode
1: Mono mode.
Bits 11:10 **SYNCEN[1:0]**: Synchronization enable

These bits are set and cleared by software. They must be configured when the audio subblock is disabled.

- 00: audio subblock in asynchronous mode.
- 01: audio subblock is synchronous with the other internal audio subblock. In this case, the audio subblock must be configured in slave mode.
- 10: audio subblock is synchronous with an external SAI embedded peripheral. In this case, the audio subblock must be configured in Slave mode.
- 11: Reserved

*Note: The audio subblock must be configured as asynchronous when SPDIF mode is enabled.*

Bit 9 **CKSTR**: Clock strobing edge

This bit is set and cleared by software. It must be configured when the audio block is disabled. This bit has no meaning in SPDIF audio protocol.

- 0: Signals generated by the SAI change on SCK rising edge, while signals received by the SAI are sampled on the SCK falling edge.
- 1: Signals generated by the SAI change on SCK falling edge, while signals received by the SAI are sampled on the SCK rising edge.

Bit 8 **LSBFIRST**: Least significant bit first

This bit is set and cleared by software. It must be configured when the audio block is disabled. This bit has no meaning in AC'97 audio protocol since AC'97 data are always transferred with the MSB first. This bit has no meaning in SPDIF audio protocol since in SPDIF data are always transferred with LSB first.

- 0: Data are transferred with MSB first
- 1: Data are transferred with LSB first

Bits 7:5 **DS[2:0]**: Data size

These bits are set and cleared by software. These bits are ignored when the SPDIF protocols are selected (bit PRTCFG[1:0]), because the frame and the data size are fixed in such case. When the companding mode is selected through COMP[1:0] bits, DS[1:0] are ignored since the data size is fixed to 8 bits by the algorithm.

These bits must be configured when the audio block is disabled.

- 000: Reserved
- 001: Reserved
- 010: 8 bits
- 011: 10 bits
- 100: 16 bits
- 101: 20 bits
- 110: 24 bits
- 111: 32 bits
Bit 4  Reserved, must be kept at reset value.

Bits 3:2  **PRTCFG[1:0]:** Protocol configuration

These bits are set and cleared by software. These bits have to be configured when the audio block is disabled.

00: Free protocol. Free protocol enables to use the powerful configuration of the audio block to address a specific audio protocol (such as I2S, LSB/MSB justified, TDM, PCM/DSP...) by setting most of the configuration register bits as well as frame configuration register.

01: SPDIF protocol

10: AC'97 protocol

11: Reserved

Bits 1:0  **MODE[1:0]:** SAIx audio block mode

These bits are set and cleared by software. They must be configured when SAIx audio block is disabled.

00: Master transmitter

01: Master receiver

10: Slave transmitter

11: Slave receiver

**Note:** When the audio block is configured in SPDIF mode, the master transmitter mode is forced (MODE[1:0] = 00). In Master transmitter mode, the audio block starts generating the FS and the clocks immediately.

### 51.6.4 SAI configuration register 2 (SAI_ACR2)

Address offset: 0x008

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

---

2280/3353  RM0433 Rev 8
Bits 31:16  Reserved, must be kept at reset value.

Bits 15:14  COMP[1:0]: Companding mode.
These bits are set and cleared by software. The μ-Law and the A-Law log are a part of the CCITT G.711 recommendation, the type of complement that is used depends on CPL bit.
The data expansion or data compression are determined by the state of bit MODE[0].
The data compression is applied if the audio block is configured as a transmitter.
The data expansion is automatically applied when the audio block is configured as a receiver.
Refer to Section : Companding mode for more details.
00: No companding algorithm
01: Reserved.
10: μ-Law algorithm
11: A-Law algorithm
Note: Companding mode is applicable only when Free protocol mode is selected.

Bit 13  CPL: Complement bit.
This bit is set and cleared by software.
It defines the type of complement to be used for companding mode
0: 1’s complement representation.
1: 2’s complement representation.
Note: This bit has effect only when the companding mode is μ-Law algorithm or A-Law algorithm.

Bits 12:7  MUTECNT[5:0]: Mute counter.
These bits are set and cleared by software. They are used only in reception mode.
The value set in these bits is compared to the number of consecutive mute frames detected in reception. When the number of mute frames is equal to this value, the flag MUTEDET is set and an interrupt is generated if bit MUTEDETIE is set.
Refer to Section : Mute mode for more details.

Bit 6  MUTEVAL: Mute value.
This bit is set and cleared by software. It must be written before enabling the audio block: SAIEN.
This bit is meaningful only when the audio block operates as a transmitter, the number of slots is lower or equal to 2 and the MUTE bit is set.
If more slots are declared, the bit value sent during the transmission in mute mode is equal to 0, whatever the value of MUTEVAL.
if the number of slot is lower or equal to 2 and MUTEVAL = 1, the MUTE value transmitted for each slot is the one sent during the previous frame.
Refer to Section : Mute mode for more details.
0: Bit value 0 is sent during the mute mode.
1: Last values are sent during the mute mode.
Note: This bit is meaningless and must not be used for SPDIF audio blocks.

Bit 5  MUTE: Mute.
This bit is set and cleared by software. It is meaningful only when the audio block operates as a transmitter. The MUTE value is linked to value of MUTEVAL if the number of slots is lower or equal to 2, or equal to 0 if it is greater than 2.
Refer to Section : Mute mode for more details.
0: No mute mode.
1: Mute mode enabled.
Note: This bit is meaningless and must not be used for SPDIF audio blocks.
Bit 4  **TRIS**: Tristate management on data line.
This bit is set and cleared by software. It is meaningful only if the audio block is configured as a
transmitter. This bit is not used when the audio block is configured in SPDIF mode. It must be
configured when SAI is disabled.
Refer to  *Section : Output data line management on an inactive slot* for more details.
0: SD output line is still driven by the SAI when a slot is inactive.
1: SD output line is released (Hi-Z) at the end of the last data bit of the last active slot if the next one
is inactive.

Bit 3  **FFLUSH**: FIFO flush.
This bit is set by software. It is always read as 0. This bit must be configured when the SAI is
disabled.
0: No FIFO flush.
1: FIFO flush. Programming this bit to 1 triggers the FIFO Flush. All the internal FIFO pointers (read
and write) are cleared. In this case data still present in the FIFO are lost (no more transmission or
received data lost). Before flushing, SAI DMA stream/interrupt must be disabled.

Bits 2:0  **FTH[2:0]**: FIFO threshold.
This bit is set and cleared by software.
000: FIFO empty
001: ¼ FIFO
010: ½ FIFO
011: ¾ FIFO
100: FIFO full
101: Reserved
110: Reserved
111: Reserved

### 51.6.5  SAI configuration register 2 (SAI_BCR2)

*Address offset: 0x028*

*Reset value: 0x0000 0000*
Bits 31:16  Reserved, must be kept at reset value.

Bits 15:14  COMP[1:0]: Comping mode.
These bits are set and cleared by software. The μ-Law and the A-Law log are a part of the CCITT
G.711 recommendation, the type of complement that is used depends on CPL bit.
The data expansion or data compression are determined by the state of bit MODE[0].
The data compression is applied if the audio block is configured as a transmitter.
The data expansion is automatically applied when the audio block is configured as a receiver.
Refer to Section : Companding mode for more details.
  00: No companding algorithm
  01: Reserved.
  10: μ-Law algorithm
  11: A-Law algorithm

Note: Companding mode is applicable only when Free protocol mode is selected.

Bit 13  CPL: Complement bit.
This bit is set and cleared by software.
It defines the type of complement to be used for companding mode
  0: 1’s complement representation.
  1: 2’s complement representation.

Note: This bit has effect only when the companding mode is μ-Law algorithm or A-Law algorithm.

Bits 12:7  MUTECTNT[5:0]: Mute counter.
These bits are set and cleared by software. They are used only in reception mode.
The value set in these bits is compared to the number of consecutive mute frames detected in
reception. When the number of mute frames is equal to this value, the flag MUTEDET is set and an
interrupt is generated if bit MUTEDETIE is set.
Refer to Section : Mute mode for more details.

Bit 6  MUTEVAL: Mute value.
This bit is set and cleared by software. It must be written before enabling the audio block: SAIEN.
This bit is meaningful only when the audio block operates as a transmitter, the number of slots is
lower or equal to 2 and the MUTE bit is set.
If more slots are declared, the bit value sent during the transmission in mute mode is equal to 0,
whatever the value of MUTEVAL.
If the number of slot is lower or equal to 2 and MUTEVAL = 1, the MUTE value transmitted for each
slot is the one sent during the previous frame.
Refer to Section : Mute mode for more details.
  0: Bit value 0 is sent during the mute mode.
  1: Last values are sent during the mute mode.

Note: This bit is meaningless and must not be used for SPDIF audio blocks.

Bit 5  MUTE: Mute.
This bit is set and cleared by software. It is meaningful only when the audio block operates as a
transmitter. The MUTE value is linked to value of MUTEVAL if the number of slots is lower or equal to
2, or equal to 0 if it is greater than 2.
Refer to Section : Mute mode for more details.
  0: No mute mode.
  1: Mute mode enabled.

Note: This bit is meaningless and must not be used for SPDIF audio blocks.
Bit 4 **TRIS**: Tristate management on data line.
This bit is set and cleared by software. It is meaningful only if the audio block is configured as a transmitter. This bit is not used when the audio block is configured in SPDIF mode. It must be configured when SAI is disabled.
Refer to [Section: Output data line management on an inactive slot](#) for more details.
0: SD output line is still driven by the SAI when a slot is inactive.
1: SD output line is released (HI-Z) at the end of the last data bit of the last active slot if the next one is inactive.

Bit 3 **Fflush**: FIFO flush.
This bit is set by software. It is always read as 0. This bit must be configured when the SAI is disabled.
0: No FIFO flush.
1: FIFO flush. Programming this bit to 1 triggers the FIFO Flush. All the internal FIFO pointers (read and write) are cleared. In this case data still present in the FIFO are lost (no more transmission or received data lost). Before flushing, SAI DMA stream/interrupt must be disabled.

Bits 2:0 **FTH[2:0]**: FIFO threshold.
This bit is set and cleared by software.
000: FIFO empty
001: ¼ FIFO
010: ½ FIFO
011: ¾ FIFO
100: FIFO full
101: Reserved
110: Reserved
111: Reserved

### 51.6.6 SAI frame configuration register (SAI_AFRCR)

**Address offset**: 0x00C

**Reset value**: 0x0000 0007

**Note**: This register has no meaning in AC’97 and SPDIF audio protocol.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Read</th>
<th>Write</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>30</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>29</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>28</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>27</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>26</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>25</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>24</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>23</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>22</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>21</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>20</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>19</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>18</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>17</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>16</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>14</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>13</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>12</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>9</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
</tbody>
</table>

**FSOFF FSPOL FSDEF**

**FSALL[8:0]**

**FRL[7:0]**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Read</th>
<th>Write</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>14</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>13</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>12</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>9</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>rw</td>
<td>r</td>
</tr>
</tbody>
</table>
Bits 31:19  Reserved, must be kept at reset value.

Bit 18  **FSOFF**: Frame synchronization offset.
- This bit is set and cleared by software. It is meaningless and is not used in AC’97 or SPDIF audio block configuration. This bit must be configured when the audio block is disabled.
- 0: FS is asserted on the first bit of the slot 0.
- 1: FS is asserted one bit before the first bit of the slot 0.

Bit 17  **FSPOL**: Frame synchronization polarity.
- This bit is set and cleared by software. It is used to configure the level of the start of frame on the FS signal. It is meaningless and is not used in AC’97 or SPDIF audio block configuration.
- 0: FS is active low (falling edge)
- 1: FS is active high (rising edge)

Bit 16  **FSDEF**: Frame synchronization definition.
- This bit is set and cleared by software.
- 0: FS signal is a start frame signal
- 1: FS signal is a start of frame signal + channel side identification
- When the bit is set, the number of slots defined in the SAI_xSLOTR register has to be even. It means that half of this number of slots are dedicated to the left channel and the other slots for the right channel (e.g: this bit has to be set for I2S or MSB/LSB-justified protocols...).
- This bit is meaningless and is not used in AC’97 or SPDIF audio block configuration. It must be configured when the audio block is disabled.

Bit 15  Reserved, must be kept at reset value.

Bits 14:8  **FSALL[6:0]**: Frame synchronization active level length.
- These bits are set and cleared by software. They specify the length in number of bit clock (SCK) + 1 (FSALL[6:0] + 1) of the active level of the FS signal in the audio frame.
- These bits are meaningless and are not used in AC’97 or SPDIF audio block configuration.
- They must be configured when the audio block is disabled.

Bits 7:0  **FRL[7:0]**: Frame length.
- These bits are set and cleared by software. They define the audio frame length expressed in number of SCK clock cycles: the number of bits in the frame is equal to FRL[7:0] + 1.
- The minimum number of bits to transfer in an audio frame must be equal to 8, otherwise the audio block behaves in an unexpected way. This is the case when the data size is 8 bits and only one slot 0 is defined in NBSLOT[4:0] of SAI_xSLOTR register (NBSLOT[3:0] = 0000).
- In master mode, if the master clock (available on MCLK_x pin) is used, the frame length must be aligned with a number equal to a power of 2, ranging from 8 to 256. When the master clock is not used (NOMCK = 1), it is recommended to program the frame length to an value ranging from 8 to 256.
- These bits are meaningless and are not used in AC’97 or SPDIF audio block configuration. They must be configured when the audio block is disabled.
51.6.7 **SAI frame configuration register (SAI_BFRCR)**

Address offset: 0x02C  
Reset value: 0x0000 0007

*Note:* This register has no meaning in AC’97 and SPDIF audio protocol

### Bits 31:19 Reserved, must be kept at reset value.

#### Bit 18 **FSOFF:** Frame synchronization offset.
- This bit is set and cleared by software. It is meaningless and is not used in AC’97 or SPDIF audio block configuration. This bit must be configured when the audio block is disabled.
- 0: FS is asserted on the first bit of the slot 0.
- 1: FS is asserted one bit before the first bit of the slot 0.

#### Bit 17 **FSPOL:** Frame synchronization polarity.
- This bit is set and cleared by software. It is used to configure the level of the start of frame on the FS signal. It is meaningless and is not used in AC’97 or SPDIF audio block configuration.
- This bit must be configured when the audio block is disabled.
- 0: FS is active low (falling edge)
- 1: FS is active high (rising edge)

#### Bit 16 **FSDEF:** Frame synchronization definition.
- This bit is set and cleared by software.
- 0: FS signal is a start frame signal
- 1: FS signal is a start of frame signal + channel side identification
- When the bit is set, the number of slots defined in the SAI_xSLOTR register has to be even. It means that half of this number of slots is dedicated to the left channel and the other slots for the right channel (e.g: this bit has to be set for I2S or MSB/LSB-justified protocols...).
- This bit is meaningless and is not used in AC’97 or SPDIF audio block configuration. It must be configured when the audio block is disabled.
Bit 15 Reserved, must be kept at reset value.

Bits 14:8 FSALL[6:0]: Frame synchronization active level length.

These bits are set and cleared by software. They specify the length in number of bit clock (SCK) + 1 (FSALL[6:0] + 1) of the active level of the FS signal in the audio frame.

These bits are meaningless and are not used in AC’97 or SPDIF audio block configuration.

They must be configured when the audio block is disabled.

Bits 7:0 FRL[7:0]: Frame length.

These bits are set and cleared by software. They define the audio frame length expressed in number of SCK clock cycles: the number of bits in the frame is equal to FRL[7:0] + 1.

The minimum number of bits to transfer in an audio frame must be equal to 8, otherwise the audio block behaves in an unexpected way. This is the case when the data size is 8 bits and only one slot 0 is defined in NBSLOT[4:0] of SAI_xSLOTR register (NBSLOT[3:0] = 0000).

In master mode, if the master clock (available on MCLK_x pin) is used, the frame length must be aligned with a number equal to a power of 2, ranging from 8 to 256. When the master clock is not used (NOMCK = 1), it is recommended to program the frame length to a value ranging from 8 to 256.

These bits are meaningless and are not used in AC’97 or SPDIF audio block configuration.

51.6.8 SAI slot register (SAI_ASLOTR)

Address offset: 0x010

Reset value: 0x0000 0000

Note: This register has no meaning in AC'97 and SPDIF audio protocol.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16 SLOTEN[15:0]: Slot enable.

These bits are set and cleared by software.

Each SLOTEN bit corresponds to a slot position from 0 to 15 (maximum 16 slots).

0: Inactive slot.

1: Active slot.

The slot must be enabled when the audio block is disabled.

They are ignored in AC’97 or SPDIF mode.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:8 NBSLOT[3:0]: Number of slots in an audio frame.

These bits are set and cleared by software.

The value set in this bitfield represents the number of slots + 1 in the audio frame (including the number of inactive slots). The maximum number of slots is 16.

The number of slots must be even if FSDEF bit in the SAI_xFRCR register is set.

The number of slots must be configured when the audio block is disabled.

They are ignored in AC’97 or SPDIF mode.
Bits 7:6 **SLOTSZ[1:0]**: Slot size

This bits is set and cleared by software.

The slot size must be higher or equal to the data size. If this condition is not respected, the behavior of the SAI is undetermined.

Refer to *Output data line management on an inactive slot* for information on how to drive SD line.

These bits must be set when the audio block is disabled.

They are ignored in AC’97 or SPDIF mode.

- 00: The slot size is equivalent to the data size (specified in DS[3:0] in the SAI_xCR1 register).
- 01: 16-bit
- 10: 32-bit
- 11: Reserved

Bit 5 Reserved, must be kept at reset value.

Bits 4:0 **FBOFF[4:0]**: First bit offset

These bits are set and cleared by software.

The value set in this bitfield defines the position of the first data transfer bit in the slot. It represents an offset value. In transmission mode, the bits outside the data field are forced to 0. In reception mode, the extra received bits are discarded.

These bits must be set when the audio block is disabled.

They are ignored in AC’97 or SPDIF mode.

### 51.6.9 SAI slot register (SAI_BSLOTR)

Address offset: 0x030

Reset value: 0x0000 0000

*Note: This register has no meaning in AC’97 and SPDIF audio protocol.*
Bits 31:16 **SLOTEN[15:0]**: Slot enable.
- These bits are set and cleared by software.
- Each SLOTEN bit corresponds to a slot position from 0 to 15 (maximum 16 slots).
- 0: Inactive slot.
- 1: Active slot.
- The slot must be enabled when the audio block is disabled.
- They are ignored in AC'97 or SPDIF mode.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:8 **NBSLOT[3:0]**: Number of slots in an audio frame.
- These bits are set and cleared by software.
- The value set in this bitfield represents the number of slots + 1 in the audio frame (including the number of inactive slots).
- The maximum number of slots is 16.
- The number of slots must be even if FSDEF bit in the SAI_xFRCR register is set.
- The number of slots must be configured when the audio block is disabled.
- They are ignored in AC'97 or SPDIF mode.

Bits 7:6 **SLOTSZ[1:0]**: Slot size
- This bits is set and cleared by software.
- The slot size must be higher or equal to the data size. If this condition is not respected, the behavior of the SAI is undetermined.
- Refer to **Output data line management on an inactive slot** for information on how to drive SD line.
- These bits must be set when the audio block is disabled.
- They are ignored in AC'97 or SPDIF mode.
- 00: The slot size is equivalent to the data size (specified in DS[3:0] in the SAI_xCR1 register).
- 01: 16-bit
- 10: 32-bit
- 11: Reserved

Bit 5 Reserved, must be kept at reset value.

Bits 4:0 **FBOFF[4:0]**: First bit offset
- These bits are set and cleared by software.
- The value set in this bitfield defines the position of the first data transfer bit in the slot. It represents an offset value. In transmission mode, the bits outside the data field are forced to 0. In reception mode, the extra received bits are discarded.
- These bits must be set when the audio block is disabled.
- They are ignored in AC'97 or SPDIF mode.

### 51.6.10 SAI interrupt mask register (SAI_AIM)

**Address offset:** 0x014

**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>-------</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

[Table showing the interrupt mask register with field names and their respective permissions]
Bits 31:7 Reserved, must be kept at reset value.

Bit 6 **LFSDETIE**: Late frame synchronization detection interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When this bit is set, an interrupt is generated if the LFSDET bit is set in the SAI_xSR register.
This bit is meaningless in AC'97, SPDIF mode or when the audio block operates as a master.

Bit 5 **AFSDTETIE**: Anticipated frame synchronization detection interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When this bit is set, an interrupt is generated if the AFSDET bit in the SAI_xSR register is set.
This bit is meaningless in AC'97, SPDIF mode or when the audio block operates as a master.

Bit 4 **CNRDYIE**: Codec not ready interrupt enable (AC'97).
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When the interrupt is enabled, the audio block detects in the slot 0 (tag0) of the AC'97 frame if the Codec connected to this line is ready or not. If it is not ready, the CNRDY flag in the SAI_xSR register is set and an interrupt is generated.
This bit has a meaning only if the AC'97 mode is selected through PRTCFG[1:0] bits and the audio block is operates as a receiver.

Bit 3 **FREQIE**: FIFO request interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When this bit is set, an interrupt is generated if the FREQ bit in the SAI_xSR register is set.
Since the audio block defaults to operate as a transmitter after reset, the MODE bit must be configured before setting FREQIE to avoid a parasitic interrupt in receiver mode.

Bit 2 **WCKCFGIE**: Wrong clock configuration interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
This bit is taken into account only if the audio block is configured as a master (MODE[1] = 0) and NOMCK = 0.
It generates an interrupt if the WCKCFG flag in the SAI_xSR register is set.
*Note: This bit is used only in Free protocol mode and is meaningless in other modes.*

Bit 1 **MUTEDTIE**: Mute detection interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When this bit is set, an interrupt is generated if the MUTEDET bit in the SAI_xSR register is set.
This bit has a meaning only if the audio block is configured in receiver mode.

Bit 0 **OVRUDRIE**: Overrun/underrun interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When this bit is set, an interrupt is generated if the OVRUDR bit in the SAI_xSR register is set.
### 51.6.11 SAI interrupt mask register (SAI_BIM)

Address offset: 0x034  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>LFSDETIE</td>
<td>Late frame synchronization detection interrupt enable.</td>
</tr>
<tr>
<td>14</td>
<td>AFSDETIE</td>
<td>Anticipated frame synchronization detection interrupt enable.</td>
</tr>
<tr>
<td>13</td>
<td>CNRDYIE</td>
<td>Codec not ready interrupt enable (AC’97).</td>
</tr>
<tr>
<td>12</td>
<td>FREQIE</td>
<td>FIFO request interrupt enable.</td>
</tr>
<tr>
<td>11</td>
<td>WCKCFGIE</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>MUTEDETIE</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>OVRUDEI</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>

#### Bits 31:7

- **Bit 6 LFSDETIE**: Late frame synchronization detection interrupt enable.  
  This bit is set and cleared by software.  
  - 0: Interrupt is disabled  
  - 1: Interrupt is enabled  
  When this bit is set, an interrupt is generated if the LFSDET bit is set in the SAI_xSR register.  
  This bit is meaningless in AC’97, SPDIF mode or when the audio block operates as a master.

- **Bit 5 AFSDETIE**: Anticipated frame synchronization detection interrupt enable.  
  This bit is set and cleared by software.  
  - 0: Interrupt is disabled  
  - 1: Interrupt is enabled  
  When this bit is set, an interrupt is generated if the AFSDET bit in the SAI_xSR register is set.  
  This bit is meaningless in AC’97, SPDIF mode or when the audio block operates as a master.

- **Bit 4 CNRDYIE**: Codec not ready interrupt enable (AC’97).  
  This bit is set and cleared by software.  
  - 0: Interrupt is disabled  
  - 1: Interrupt is enabled  
  When the interrupt is enabled, the audio block detects in the slot 0 (tag0) of the AC’97 frame if the Codec connected to this line is ready or not. If it is not ready, the CNRDY flag in the SAI_xSR register is set and an interrupt is generated.  
  This bit has a meaning only if the AC’97 mode is selected through PRTCFG[1:0] bits and the audio block operates as a receiver.

- **Bit 3 FREQIE**: FIFO request interrupt enable.  
  This bit is set and cleared by software.  
  - 0: Interrupt is disabled  
  - 1: Interrupt is enabled  
  When this bit is set, an interrupt is generated if the FREQ bit in the SAI_xSR register is set.  
  Since the audio block defaults to operate as a transmitter after reset, the MODE bit must be configured before setting FREQIE to avoid a parasitic interrupt in receiver mode,
Bit 2 **WCKCFGIE**: Wrong clock configuration interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
This bit is taken into account only if the audio block is configured as a master (MODE[1] = 0) and NOMCK = 0.
It generates an interrupt if the WCKCFG flag in the SAI_xSR register is set.

*Note*: This bit is used only in **Free protocol mode** and is meaningless in other modes.

Bit 1 **MUTEDETIE**: Mute detection interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When this bit is set, an interrupt is generated if the MUTEDET bit in the SAI_xSR register is set.
This bit has a meaning only if the audio block is configured in receiver mode.

Bit 0 **OVRUDRIE**: Overrun/underrun interrupt enable.
This bit is set and cleared by software.
0: Interrupt is disabled
1: Interrupt is enabled
When this bit is set, an interrupt is generated if the OVRUDR bit in the SAI_xSR register is set.

### 51.6.12 SAI status register (SAI_ASR)

Address offset: 0x018
Reset value: 0x0000 0008

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:19 Reserved, must be kept at reset value.

Bits 18:16 **FLVL[2:0]**: FIFO level threshold.
This bit is read only. The FIFO level threshold flag is managed only by hardware and its setting depends on SAI block configuration (transmitter or receiver mode).
000: FIFO empty (transmitter and receiver modes)
001: FIFO ≤ ¼ but not empty (transmitter mode), FIFO < ¼ but not empty (receiver mode)
010: ¼ < FIFO ≤ ½ (transmitter mode), ¼ ≤ FIFO < ½ (receiver mode)
011: ½ < FIFO ≤ ¾ (transmitter mode), ½ ≤ FIFO < ¾ (receiver mode)
100: ¾ < FIFO but not full (transmitter mode), ¾ ≤ FIFO but not full (receiver mode)
101: FIFO full (transmitter and receiver modes)
Others: Reserved

Bits 15:7 Reserved, must be kept at reset value.
Bit 6 **LFSDET**: Late frame synchronization detection.
   - This bit is read only.
   - 0: No error.
   - 1: Frame synchronization signal is not present at the right time.
   - This flag can be set only if the audio block is configured in slave mode.
   - It is not used in AC’97 or SPDIF mode.
   - It can generate an interrupt if LFSDETIE bit is set in the SAI_xIM register.
   - This flag is cleared when the software sets bit CLFSDET in SAI_xCLRFR register.

Bit 5 **AFSDET**: Anticipated frame synchronization detection.
   - This bit is read only.
   - 0: No error.
   - 1: Frame synchronization signal is detected earlier than expected.
   - This flag can be set only if the audio block is configured in slave mode.
   - It is not used in AC’97 or SPDIF mode.
   - It can generate an interrupt if AFSDETIE bit is set in SAI_xIM register.
   - This flag is cleared when the software sets CAFSDET bit in SAI_xCLRFR register.

Bit 4 **CNRYD**: Codec not ready.
   - This bit is read only.
   - 0: External AC’97 Codec is ready
   - 1: External AC’97 Codec is not ready
   - This bit is used only when the AC’97 audio protocol is selected in the SAI_xCR1 register and configured in receiver mode.
   - It can generate an interrupt if CNRDYIE bit is set in SAI_xIM register.
   - This flag is cleared when the software sets CCNRDY bit in SAI_xCLRFR register.

Bit 3 **FREQ**: FIFO request.
   - This bit is read only.
   - 0: No FIFO request.
   - 1: FIFO request to read or to write the SAI_xDR.
   - The request depends on the audio block configuration:
     - If the block is configured in transmission mode, the FIFO request is related to a write request operation in the SAI_xDR.
     - If the block configured in reception, the FIFO request related to a read request operation from the SAI_xDR.
   - This flag can generate an interrupt if FREQIE bit is set in SAI_xIM register.
51.6.13 SAI status register (SAI_BSR)

Address offset: 0x038
Reset value: 0x0000 0008

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>LFSDET</td>
<td>AFSDET</td>
<td>CINRDY</td>
<td>FREQ</td>
<td>WCKCFG</td>
<td>MUTEDET</td>
<td>OVRUDR</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:19 Reserved, must be kept at reset value.

Bits 18:16 **FLVL[2:0]**: FIFO level threshold.
   This bit is read only. The FIFO level threshold flag is managed only by hardware and its setting depends on SAI block configuration (transmitter or receiver mode).
   000: FIFO empty (transmitter and receiver modes)
   001: FIFO ≤ ¼ but not empty (transmitter mode), FIFO < ¼ but not empty (receiver mode)
   010: ¼ < FIFO ≤ ½ (transmitter mode), ¼ ≤ FIFO < ½ (receiver mode)
   011: ½ < FIFO ≤ ¾ (transmitter mode), ½ ≤ FIFO < ¾ (receiver mode)
   100: ¾ < FIFO but not full (transmitter mode), ¾ ≤ FIFO but not full (receiver mode)
   101: FIFO full (transmitter and receiver modes)
   Others: Reserved

Bits 15:7 Reserved, must be kept at reset value.

   Bit 6 **LFSDET**: Late frame synchronization detection.
   This bit is read only.
   0: No error.
   1: Frame synchronization signal is not present at the right time.
   This flag can be set only if the audio block is configured in slave mode.
   It is not used in AC’97 or SPDIF mode.
   It can generate an interrupt if LFSDETIE bit is set in the SAI_xIM register.
   This flag is cleared when the software sets bit CLFSDET in SAI_xCLRFR register

   Bit 5 **AFSDET**: Anticipated frame synchronization detection.
   This bit is read only.
   0: No error.
   1: Frame synchronization signal is detected earlier than expected.
   This flag can be set only if the audio block is configured in slave mode.
   It is not used in AC’97 or SPDIF mode.
   It can generate an interrupt if AFSDETIE bit is set in SAI_xIM register.
   This flag is cleared when the software sets CAFSDET bit in SAI_xCLRFR register

   Bit 4 **CNRDY**: Codec not ready.
   This bit is read only.
   0: External AC’97 Codec is ready
   1: External AC’97 Codec is not ready
   This bit is used only when the AC’97 audio protocol is selected in the SAI_xCR1 register and configured in receiver mode.
   It can generate an interrupt if CNRDYIE bit is set in SAI_xIM register.
   This flag is cleared when the software sets CCNRDY bit in SAI_xCLRFR register

   Bit 3 **FREQ**: FIFO request.
   This bit is read only.
   0: No FIFO request.
   1: FIFO request to read or to write the SAI_xDR.
   The request depends on the audio block configuration:
   – If the block is configured in transmission mode, the FIFO request is related to a write request operation in the SAI_xDR.
   – If the block configured in reception, the FIFO request related to a read request operation from the SAI_xDR.
   This flag can generate an interrupt if FREQIE bit is set in SAI_xIM register.
### 51.6.14 SAI clear flag register (SAI_ACLRFR)

Address offset: 0x01C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Default Value</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>OVRUDR: Overrun / underrun</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>- No overrun/underrun error</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- Overrun/underrun error detection</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- The overrun and underrun conditions can occur only when the audio block is configured as a receiver and a transmitter, respectively.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- It can generate an interrupt if OVRUDRIE bit is set in SAI_xIM register.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- This flag is cleared when the software sets COVRUDR bit in SAI_xCLRFR register.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>MUTEDET: Mute detection</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>- No MUTE detection on the SD input line</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- MUTE value detected on the SD input line (0 value) for a specified number of consecutive audio frames</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- This flag is set if consecutive 0 values are received in each slot of a given audio frame and for a consecutive number of audio frames (set in the MUTECNT bit in the SAI_xCR2 register).</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- It can generate an interrupt if MUTEDETIE bit is set in SAI_xIM register.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- This flag is cleared when the software sets bit CMUTEDET in the SAI_xCLRFR register.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>WCKCFG: Wrong clock configuration flag.</td>
<td>0</td>
<td>- Clock configuration is correct</td>
</tr>
<tr>
<td></td>
<td>- 0: Clock configuration is correct</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- 1: Clock configuration does not respect the rule concerning the frame length specification defined in Section 51.4.6: Frame synchronization (configuration of FRL[7:0] bit in the SAI_xFRCR register)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- This bit is used only when the audio block operates in master mode (MODE[1] = 0) and NOMCK = 0.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- It can generate an interrupt if WCKCFGIE bit is set in SAI_xIM register.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>- This flag is cleared when the software sets CWCKCFG bit in SAI_xCLRFR register.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:7 Reserved, must be kept at reset value.

Bit 6 **CLFSDET**: Clear late frame synchronization detection flag.
This bit is write only.
- Programming this bit to 1 clears the LFSDET flag in the SAI_xSR register.
- This bit is not used in AC’97 or SPDIF mode
- Reading this bit always returns the value 0.

Bit 5 **CAFSDET**: Clear anticipated frame synchronization detection flag.
This bit is write only.
- Programming this bit to 1 clears the AFSDET flag in the SAI_xSR register.
- It is not used in AC’97 or SPDIF mode.
- Reading this bit always returns the value 0.

Bit 4 **CCNRDY**: Clear Codec not ready flag.
This bit is write only.
- Programming this bit to 1 clears the CNRDY flag in the SAI_xSR register.
- This bit is used only when the AC’97 audio protocol is selected in the SAI_xCR1 register.
- Reading this bit always returns the value 0.

Bit 3 Reserved, must be kept at reset value.

Bit 2 **CWCKCFG**: Clear wrong clock configuration flag.
This bit is write only.
- Programming this bit to 1 clears the WCKCFG flag in the SAI_xSR register.
- This bit is used only when the audio block is set as master (MODE[1] = 0) and NOMCK = 0 in the SAI_xCR1 register.
- Reading this bit always returns the value 0.

Bit 1 **CMUTEDET**: Mute detection flag.
This bit is write only.
- Programming this bit to 1 clears the MUTEDET flag in the SAI_xSR register.
- Reading this bit always returns the value 0.

Bit 0 **COVRUDR**: Clear overrun / underrun.
This bit is write only.
- Programming this bit to 1 clears the OVRUDR flag in the SAI_xSR register.
- Reading this bit always returns the value 0.

### 51.6.15 SAI clear flag register (SAI_BCLRFR)

**Address offset**: 0x03C

**Reset value**: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>
Bits 31:7 Reserved, must be kept at reset value.

Bit 6 **CLFSDET**: Clear late frame synchronization detection flag.
   - This bit is write only.
   - Programming this bit to 1 clears the LFSDET flag in the SAI_xSR register.
   - This bit is not used in AC’97 or SPDIF mode.
   - Reading this bit always returns the value 0.

Bit 5 **CAFSDET**: Clear anticipated frame synchronization detection flag.
   - This bit is write only.
   - Programming this bit to 1 clears the AFSDET flag in the SAI_xSR register.
   - It is not used in AC’97 or SPDIF mode.
   - Reading this bit always returns the value 0.

Bit 4 **CCNRDY**: Clear Codec not ready flag.
   - This bit is write only.
   - Programming this bit to 1 clears the CNRDY flag in the SAI_xSR register.
   - This bit is used only when the AC’97 audio protocol is selected in the SAI_xCR1 register.
   - Reading this bit always returns the value 0.

Bit 3 Reserved, must be kept at reset value.

Bit 2 **CWCKCFG**: Clear wrong clock configuration flag.
   - This bit is write only.
   - Programming this bit to 1 clears the WCKCFG flag in the SAI_xSR register.
   - This bit is used only when the audio block is set as master (MODE[1] = 0) and NOMCK = 0 in the SAI_xCR1 register.
   - Reading this bit always returns the value 0.

Bit 1 **CMUTEDET**: Mute detection flag.
   - This bit is write only.
   - Programming this bit to 1 clears the MUTEDET flag in the SAI_xSR register.
   - Reading this bit always returns the value 0.

Bit 0 **COVRUDR**: Clear overrun / underrun.
   - This bit is write only.
   - Programming this bit to 1 clears the OVRUDR flag in the SAI_xSR register.
   - Reading this bit always returns the value 0.

### 51.6.16 SAI data register (SAI_ADR)

Address offset: 0x020

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
51.6.17 SAI data register (SAI_BDR)

Address offset: 0x040

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:0 DATA[31:0]: Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>A write to this register loads the FIFO provided the FIFO is not full.</td>
</tr>
<tr>
<td>A read from this register empties the FIFO if the FIFO is not empty.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address offset: 0x0044</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset value: 0x0000 0000</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0 DATA[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA[31:16]</td>
</tr>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0 DATA[31:0]: Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>A write to this register loads the FIFO provided the FIFO is not full.</td>
</tr>
<tr>
<td>A read from this register empties the FIFO if the FIFO is not empty.</td>
</tr>
</tbody>
</table>

51.6.18 SAI PDM control register (SAI_PDMCR)

Address offset: 0x0044

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 15:12 Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 11 CKEN4: Clock enable of bitstream clock number 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>This bit is set and cleared by software.</td>
</tr>
<tr>
<td>0: SAI_CK4 clock disabled</td>
</tr>
<tr>
<td>1: SAI_CK4 clock enabled</td>
</tr>
</tbody>
</table>

| Note: It is not recommended to configure this bit when PDMEN = 1. |
| SAI_CK4 might not be available for all SAI instances. Refer to Section 51.3: SAI implementation for details. |
Bit 10  **CKEN3**: Clock enable of bitstream clock number 3
This bit is set and cleared by software.
0: SAI\_CK3 clock disabled
1: SAI\_CK3 clock enabled

*Note:* It is not recommended to configure this bit when PDMEN = 1.
SAI\_CK3 might not be available for all SAI instances. Refer to Section 51.3: SAI implementation for details.

Bit 9  **CKEN2**: Clock enable of bitstream clock number 2
This bit is set and cleared by software.
0: SAI\_CK2 clock disabled
1: SAI\_CK2 clock enabled

*Note:* It is not recommended to configure this bit when PDMEN = 1.
SAI\_CK2 might not be available for all SAI instances. Refer to Section 51.3: SAI implementation for details.

Bit 8  **CKEN1**: Clock enable of bitstream clock number 1
This bit is set and cleared by software.
0: SAI\_CK1 clock disabled
1: SAI\_CK1 clock enabled

*Note:* It is not recommended to configure this bit when PDMEN = 1.
SAI\_CK1 might not be available for all SAI instances. Refer to Section 51.3: SAI implementation for details.

Bits 7:6 Reserved, must be kept at reset value.

Bits 5:4  **MICNBR[1:0]**: Number of microphones
This bit is set and cleared by software.
00: Configuration with 2 microphones
01: Configuration with 4 microphones
10: Configuration with 6 microphones
11: Configuration with 8 microphones

*Note:* It is not recommended to configure this field when PDMEN = 1.*
The complete set of data lines might not be available for all SAI instances. Refer to Section 51.3: SAI implementation for details.

Bits 3:1 Reserved, must be kept at reset value.

Bit 0  **PDMEN**: PDM enable
This bit is set and cleared by software. This bit enables to control the state of the PDM interface block.
Make sure that the SAI is already operating in TDM master mode before enabling the PDM interface.
0: PDM interface disabled
1: PDM interface enabled
51.6.19 SAI PDM delay register (SAI_PDMDLY)

Address offset: 0x0048
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30-28</th>
<th>Bit 27</th>
<th>Bit 26-24</th>
<th>Bit 23</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td>DLYM4R[2:0]</td>
<td>Reserved</td>
<td>DLYM4L[2:0]</td>
<td>Reserved</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31 Reserved, must be kept at reset value.

Bits 30:28 **DLYM4R[2:0]**: Delay line for second microphone of **pair 4**
- This bit is set and cleared by software.
- 000: No delay
- 001: Delay of 1 T_{SAI_CK} period
- 010: Delay of 2 T_{SAI_CK} periods
- ...
- 111: Delay of 7 T_{SAI_CK} periods

This field can be changed on-the-fly.

*Note: This field can be used only if D4 line is available. Refer to Section 51.3: SAI implementation to check if it is available.*

Bit 27 Reserved, must be kept at reset value.

Bits 26:24 **DLYM4L[2:0]**: Delay line for first microphone of pair 4
- This bit is set and cleared by software.
- 000: No delay
- 001: Delay of 1 T_{SAI_CK} period
- 010: Delay of 2 T_{SAI_CK} periods
- ...
- 111: Delay of 7 T_{SAI_CK} periods

This field can be changed on-the-fly.

*Note: This field can be used only if D4 line is available. Refer to Section 51.3: SAI implementation to check if it is available.*

Bit 23 Reserved, must be kept at reset value.
Bits 22:20 **DLYM3R[2:0]**: Delay line for second microphone of pair 3
  This bit is set and cleared by software.
  000: No delay
  001: Delay of 1 T_{SAI\_CK} period
  010: Delay of 2 T_{SAI\_CK} periods
  ...
  111: Delay of 7 T_{SAI\_CK} periods

  This field can be changed on-the-fly.
  \textbf{Note}: This field can be used only if D3 line is available. Refer to \textit{Section 51.3: SAI implementation} to check if it is available.

Bit 19 Reserved, must be kept at reset value.

Bits 18:16 **DLYM3L[2:0]**: Delay line for first microphone of pair 3
  This bit is set and cleared by software.
  000: No delay
  001: Delay of 1 T_{SAI\_CK} period
  010: Delay of 2 T_{SAI\_CK} periods
  ...
  111: Delay of 7 T_{SAI\_CK} periods

  This field can be changed on-the-fly.
  \textbf{Note}: This field can be used only if D3 line is available. Refer to \textit{Section 51.3: SAI implementation} to check if it is available.

Bit 15 Reserved, must be kept at reset value.

Bits 14:12 **DLYM2R[2:0]**: Delay line for second microphone of pair 2
  This bit is set and cleared by software.
  000: No delay
  001: Delay of 1 T_{SAI\_CK} period
  010: Delay of 2 T_{SAI\_CK} periods
  ...
  111: Delay of 7 T_{SAI\_CK} periods

  This field can be changed on-the-fly.
  \textbf{Note}: This field can be used only if D2 line is available. Refer to \textit{Section 51.3: SAI implementation} to check if it is available.

Bit 11 Reserved, must be kept at reset value.

Bits 10:8 **DLYM2L[2:0]**: Delay line for first microphone of pair 2
  This bit is set and cleared by software.
  000: No delay
  001: Delay of 1 T_{SAI\_CK} period
  010: Delay of 2 T_{SAI\_CK} periods
  ...
  111: Delay of 7 T_{SAI\_CK} periods

  This field can be changed on-the-fly.
  \textbf{Note}: This field can be used only if D2 line is available. Refer to \textit{Section 51.3: SAI implementation} to check if it is available.

Bit 7 Reserved, must be kept at reset value.
Bits 6:4 **DLYM1R[2:0]**: Delay line adjust for second microphone of pair 1
   This bit is set and cleared by software.
   000: No delay
   001: Delay of 1 T_{SAI_CK} period
   010: Delay of 2 T_{SAI_CK} periods
   ...
   111: Delay of 7 T_{SAI_CK} periods

   This field can be changed on-the-fly.
   Note: This field can be used only if D1 line is available. Refer to Section 51.3: SAI implementation to check if it is available.

Bit 3 Reserved, must be kept at reset value.

Bits 2:0 **DLYM1L[2:0]**: Delay line adjust for first microphone of pair 1
   This bit is set and cleared by software.
   000: No delay
   001: Delay of 1 T_{SAI_CK} period
   010: Delay of 2 T_{SAI_CK} periods
   ...
   111: Delay of 7 T_{SAI_CK} periods

   This field can be changed on-the-fly.
   Note: This field can be used only if D1 line is available. Refer to Section 51.3: SAI implementation to check if it is available.

### 51.6.20 SAI register map

**Table 434. SAI register map and reset values**

| Offset       | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset |
|--------------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
| 0x0000       | SAI_GCR       | 0x0004 | SAI_xCR1      | 0x0008 | SAI_xCR2      | 0x000C | SAI_xFRCR     | 0x000B | SAI_xCR3      | 0x000D | SAI_xFRCR     | 0x000E | SAI_xFRCR     |
Refer to Section 2.3 for the register boundary addresses.
52 SPDIF receiver interface (SPDIFRX)

52.1 SPDIFRX interface introduction

The SPDIFRX interface handles S/PDIF audio protocol.

52.2 SPDIFRX main features

- Up to 4 inputs available
- Automatic symbol rate detection
- Maximum symbol rate: 12.288 MHz
- Stereo stream from 8 to 192 kHz\(^{(a)}\) supported
- Supports audio IEC-60958 and IEC-61937, consumer applications
- Parity bit management
- Communication using DMA for audio samples
- Communication using DMA for control and user channel information
- Interrupt capabilities

52.3 SPDIFRX functional description

The SPDIFRX peripheral, is designed to receive an S/PDIF flow compliant with IEC-60958 and IEC-61937. These standards support simple stereo streams up to high sample rate, and compressed multi-channel surround sound, such as those defined by Dolby or DTS.

The receiver provides all the necessary features to detect the symbol rate, and decode the incoming data. It is possible to use a dedicated path for the user and channel information in order to ease the interface handling. Figure 668 shows a simplified block diagram.

The SPDIFRX_Dc block is responsible of the decoding of the S/PDIF stream received from SPDIFRX_IN[4:1] inputs. This block re-sample the incoming signal, decode the manchester stream, recognize frames, sub-frames and blocks elements. It delivers to the REG_IF part, decoded data, and associated status flags.

This peripheral can be fully controlled via the APB bus, and can handle two DMA channels:
- A DMA channel dedicated to the transfer of audio samples
- A DMA channel dedicated to the transfer of IEC60958 channel status and user information

Interrupt services are also available either as an alternative function to the DMA, or for signaling error or key status of the peripheral.

The SPDIFRX also offers a signal named spdifrx_frame_sync, which toggles every time that a sub-frame’s preamble is detected. So the duty cycle is 50%, and the frequency equal to the frame rate.

This signal can be connected to timer events, in order to compute frequency drift.

---

\(a\). Check the RCC capabilities in order to verify which sampling rates can be supported.
1. ‘n’ is fixed to 4, and ‘x’ is set to 1.

### 52.3.1 SPDIFRX pins and internal signals

*Table 435* lists the SPDIFRX internal input/output signals, *Table 436* the SPDIFRX pins (alternate functions).

#### Table 435. SPDIFRX internal input/output signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>spdifrx_ker_ck</td>
<td>Digital input</td>
<td>SPDIFRX kernel clock</td>
</tr>
<tr>
<td>spdifrx_pck</td>
<td>Digital input</td>
<td>SPDIFRX register interface clock</td>
</tr>
<tr>
<td>spdifrx_it</td>
<td>Digital output</td>
<td>SPDIFRX global interrupt</td>
</tr>
<tr>
<td>spdifrx_dat_dma</td>
<td>Digital input/output</td>
<td>SPDIFRX DMA request (and acknowledge) for data transfer</td>
</tr>
<tr>
<td>spdifrx_ctrl_dma</td>
<td>Digital input/output</td>
<td>SPDIFRX DMA request (and acknowledge) for channel status and user information transfer</td>
</tr>
<tr>
<td>spdifrx_frame_sync</td>
<td>Digital output</td>
<td>SPDIFRX frame rate synchronization signal</td>
</tr>
</tbody>
</table>

#### Table 436. SPDIFRX pins

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPDIFRX_IN1</td>
<td>Digital input</td>
<td>Input 1 for S/PDIF signal</td>
</tr>
<tr>
<td>SPDIFRX_IN2</td>
<td>Digital input</td>
<td>Input 2 for S/PDIF signal</td>
</tr>
<tr>
<td>SPDIFRX_IN3</td>
<td>Digital input</td>
<td>Input 3 for S/PDIF signal</td>
</tr>
<tr>
<td>SPDIFRX_IN4</td>
<td>Digital input</td>
<td>Input 4 for S/PDIF signal</td>
</tr>
</tbody>
</table>
52.3.2  S/PDIF protocol (IEC-60958)

S/PDIF block

A S/PDIF frame is composed of two sub-frames (see Figure 669). Each sub-frame contains 32 bits (or time slots):

- Bits 0 to 3 carry one of the synchronization preambles
- Bits 4 to 27 carry the audio sample word in linear 2’s complement representation. The most significant bit (MSB) is carried by bit 27. When a 20-bit coding range is used, bits 8 to 27 carry the audio sample word with the LSB in bit 8.
- Bit 28 (validity bit “V”) indicates if the data is valid (for converting it to analog for example)
- Bit 29 (user data bit “U”) carries the user data information like the number of tracks of a Compact Disk.
- Bit 30 (channel status bit “C”) carries the channel status information like sample rate and protection against copy.
- Bit 31 (parity bit “P”) carries a parity bit such that bits 4 to 31 inclusive carry an even number of ones and an even number of zeroes (even parity).

![Figure 669. S/PDIF sub-frame format](image)

For linear coded audio applications, the first sub-frame (left or “A” channel in stereophonic operation and primary channel in monophonic operation) normally starts with preamble “M”. However, the preamble changes to preamble “B” once every 192 frames to identify the start of the block structure used to organize the channel status and user information. The second sub-frame (right or “B” channel in stereophonic operation and secondary channel in monophonic operation) always starts with preamble “W”.

A S/PDIF block contains 192 pairs of sub-frames of 32 bits.

![Figure 670. S/PDIF block format](image)

NOTE
For historical reasons preambles “B”, “M” and “W” are, for use in professional applications, referred to as “Z”, “X” and “Y”, respectively.
Synchronization preambles

The preambles patterns are inverted or not according to the previous half-bit value. This previous half-bit value is the level of the line before enabling a transfer for the first “B” preamble of the first frame. For the others preambles, this previous half-bit value is the second half-bit of the parity bit of the previous sub-frame. The preambles patterns B, M and W are described in the Figure 671.

Figure 671. S/PDIF Preambles

Coding of information bits

In order to minimize the DC component value on the transmission line, and to facilitate clock recovery from the data stream, bits 4 to 31 are encoded in biphase-mark. Each bit to be transmitted is represented by a symbol comprising two consecutive binary states. The first state of a symbol is always different from the second state of the previous symbol. The second state of the symbol is identical to the first if the bit to be transmitted is logical 0. However, it is different if the bit is logical 1. These states are named “UI” (unit interval) in the IEC-60958 specification.

The 24 data bits are transferred LSB first.
52.3.3 SPDIFRX decoder (SPDIFRX_DC)

Main principle

The technique used by the SPDIFRX in order to decode the S/PDIF stream is based on the measurement of the time interval between two consecutive edges. Three kinds of time intervals may be found into an S/PDIF stream:

- The long time interval, having a duration of 3 x UI, noted TL. It appears only during preambles.
- The medium time interval, having a duration of 2 x UI, noted TM. It appears both in some preambles or into the information field.
- The short time interval, having a duration of 1 x UI, noted TS. It appears both in some preambles or into the information field.

The SPDIFRX_DC block is responsible of the decoding of the received S/PDIF stream. It takes care of the following functions:

- Resampling and filtering of the incoming signal
- Estimation of the time-intervals
- Estimation of the symbol rate and synchronization
- Decoding of the serial data, and check of integrity
- Detection of the block, and sub-frame preambles
- Continuous tracking of the symbol rate
**Figure 673** gives a detailed view of the SPDIFRX decoder.

**Figure 673. SPDIFRX decoder**

1. ’n’ is fixed to 4, and ‘x’ is set to 1.

**Noise filtering and rising/falling edge detection**

The S/PDIF signal received on the selected SPDIFRX_IN is re-sampled using the spdifrx_ker_ck clock (acquisition clock). A simple filtering is applied in order to cancel spurs. This is performed by the stage detecting the edge transitions. The edge transitions are detected as follows:

- A rising edge is detected when the sequence 0 followed by two 1 is sampled.
- A falling edge is detected when the sequence 1 followed by two 0 is sampled.
- After a rising edge, a falling edge sequence is expected.
- After a falling edge, a rising edge sequence is expected.

**Figure 674. Noise filtering and edge detection**

**Longest and shortest transition detector**

The **longest and shortest transition detector** block detects the maximum (MAX_CNT) and minimum (MIN_CNT) duration between two transitions. The TRCNT counter is used to measure the time interval duration. It is clocked by the spdifrx_ker_ck signal. On every transition pulse, the counter value is stored and the counter is reset to start counting again.
The maximum duration is normally found during the preamble period. This maximum duration is sent out as MAX_CNT. The minimum duration is sent out as MIN_CNT.

The search of the longest and shortest transition is stopped when the transition timer expires. The transition timer is like a watchdog timer that generates a trigger after 70 transitions of the incoming signal. Note that counting 70 transitions insures a delay a bit longer than a sub-frame.

Note that when the TRCNT overflows due to a too long time interval between two pulses, the SPDIFRX is stopped and the flag TERR of SPDIFRX_SR register is set to 1.

**Transition coder and preamble detector**

The transition coder and preamble detector block receives the MAX_CNT and MIN_CNT. It also receives the current transition width from the TRCNT counter (see Figure 673). This block encodes the current transition width by comparing the current transition width with two different thresholds, names TH\(_{\text{Hi}}\) and TH\(_{\text{LO}}\).

- If the current transition width is less than (TH\(_{\text{LO}}\) - 1), then the data received is half part of data bit ‘1’, and is coded as TS.
- If the current transition width is greater than (TH\(_{\text{LO}}\) - 1), and less than TH\(_{\text{Hi}}\), then the data received is data bit ‘0’, and is coded as TM.
- If the current transition width is greater than TH\(_{\text{Hi}}\), then the data received is the long pulse of preambles, and is coded as TL.
- Else an error code is generated (FERR flag is set).

The thresholds TH\(_{\text{Hi}}\) and TH\(_{\text{LO}}\) are elaborated using two different methods.

If the peripheral is doing its initial synchronization (‘coarse synchronization’), then the thresholds are computed as follow:

- TH\(_{\text{LO}}\) = MAX_CNT / 2.
- TH\(_{\text{Hi}}\) = MIN_CNT + MAX_CNT / 2.

Once the ‘coarse synchronization’ is completed, then the SPDIFRX uses a more accurate reference in order to elaborate the thresholds. The SPDIFRX measures the length of 24 symbols (WIDTH24) for defining TH\(_{\text{LO}}\) and the length of 40 symbols (WIDTH40) for TH\(_{\text{Hi}}\). TH\(_{\text{Hi}}\) and TH\(_{\text{LO}}\) are computed as follow:

- TH\(_{\text{LO}}\) = (WIDTH24) / 32
- TH\(_{\text{Hi}}\) = (WIDTH40) / 32

This second synchronization phase is called the ‘fine synchronization’. Refer to Figure 677 for additional information.
As shown in the figure hereafter, \( TH_{LO} \) is ideally equal to 1.5 UI, and to \( TH_{HI} \) 2.5 UI.

**Figure 675. Thresholds**

The preamble detector checks four consecutive transitions of a specific sequence to determine if they form the part of preamble. Let us say TRANS0, TRANS1, TRANS2 and TRANS3 represent four consecutive transitions encoded as mentioned above. Table 437 shows the values of these four transitions to form a preamble. Absence of this pattern indicates that these transitions form part of the data in the sub frame and bi-phase decoder decode them.

**Table 437. Transition sequence for preamble**

<table>
<thead>
<tr>
<th>Preamble type</th>
<th>Biphasic data pattern</th>
<th>TRANS3</th>
<th>TRANS2</th>
<th>TRANS1</th>
<th>TRANS0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Preamble B</td>
<td>11101000</td>
<td>TL</td>
<td>TS</td>
<td>TS</td>
<td>TL</td>
</tr>
<tr>
<td>Preamble M</td>
<td>11100010</td>
<td>TL</td>
<td>TL</td>
<td>TS</td>
<td>TS</td>
</tr>
<tr>
<td>Preamble W</td>
<td>11100100</td>
<td>TL</td>
<td>TM</td>
<td>TS</td>
<td>TM</td>
</tr>
</tbody>
</table>

**Bi-phase decoder**

The Bi-phase decoder decodes the input bi-phase marked data stream using the transition information provided by the transition coder and preamble detector block. It first waits for the preamble detection information. After the preamble detection, it decodes the following transition information:

- If the incoming transition information is TM then it is decoded as a ‘0’.
- Two consecutive TS are decoded as a ‘1’.
- Any other transition sequence generates an error signal (FERR set to 1).

After decoding 28 data bits this way, this module looks for the following preamble data. If the new preamble is not what is expected, then this block generates an error signal (FERR set to 1). Refer to Section 52.3.9: Reception errors, for additional information on error flags.

**Data packing**

This block is responsible of the decoding of the IEC-60958 frames and blocks. It also handles the writing into the RX_BUF or into SPDIFRX_CSR register.
52.3.4 SPDIFRX tolerance to clock deviation

The SPDIFRX tolerance to clock deviation depends on the number of sample clock cycles in one bit slot. The fastest spdifrx_ker_ck is, the more robust the reception is. The ratio between spdifrx_ker_ck frequency and the symbol rate must be at least 11.

Two kinds of phenomenon (at least) can degrade the reception quality:
- The cycle-to-cycle jitter which reflects the difference of transition length between two consecutive transitions.
- The long term jitter which reflects a cumulative effect of the cycle-to-cycle jitter. It can be seen as a low-frequency symbol modulation.

52.3.5 SPDIFRX synchronization

The synchronization phase starts when setting SPDIFRXEN to 01 or 11. Figure 676 shows the synchronization process.

If the bit WFA of SPDIFRX_CR register is set to 1, then the peripheral must first detect activity on the selected SPDIFRX_IN line before starting the synchronization process. The activity detection is performed by detecting four transitions on the selected SPDIFRX_IN. The peripheral remains in this state until transitions are not detected. This function can be particularly helpful because the SPDIFRX switches in COARSE SYNC mode only if activity is present on the selected SPDIFRX_IN input, avoiding synchronization errors. See Section 52.4: Programming procedures for additional information.

The user can still set the SPDIFRX into STATE_IDLE by setting SPDIFRXEN to 0. If the WFA is set to 0, the peripheral starts the coarse synchronization without checking activity.

The next step consists on doing a first estimate of the thresholds (COARSE SYNC), in order to perform the fine synchronization (FINE SYNC). Due to disturbances of the SPDIFRX line, it can happen that the process is not executed first time right. For this purpose, the user can program the number of allowed re-tries (NBTR) before setting SERR error flag.

When the SPDIFRX is able to measure properly the duration of 24 and 40 consecutive symbols then the FINE SYNC is completed, the threshold values are updated, and the flag SYNCD is set to 1. Refer to Section : Transition coder and preamble detector for additional information.

Two kinds of errors are detected:
- An overflow of the TRCNT, which generally means that there is no valid S/PDIF stream in the input line. This overflow is indicated by TERR flag.
- The number of retries reached the programmed value. This means that strong jitter is present on the S/PDIF signal. This error is indicated by SERR flag.

When the first FINE SYNC is completed, the reception of channel status (C) and user data (U) starts when the next “B” preamble is detected (see Figure 680). Then the user can read IEC-60958 C and U bits through SPDIFRX_CSR register. According to this information the user can then select the proper settings for DRFMT and RXSTEO. For example if the user detects that the current audio stream transports encoded data, then he can put RXSTEO to 0, and DRFMT to 10 prior to start data reception. Note that DRFMT and RXSTEO cannot be modified when SPDIFRXEN = 11. Writes to these fields are ignored if SPDIFRXEN is already 11, though these field can be changed with the same write instruction that causes SPDIFRXEN to become 11.

Then the SPDIFRX waits for SPDIFRXEN = 11 and the “B” preamble before starting saving audio samples.
Refer to *Frame structure and synchronization error* for additional information concerning TRCNT overflow.

The FINE SYNC process is re-triggered every frame in order to update thresholds as shown in *Figure 677* in order to continuously track S/PDIF synchronization.
### 52.3.6 SPDIFRX handling

The software can control the state of the SPDIFRX through SPDIFRXEN field. The SPDIFRX can be into one of the following states:

- **STATE_IDLE:**
  The peripheral is disabled, the spdifrx_ker_ck domain is reset. The spdifrx_pclk domain is functional.

- **STATE_SYNC:**
  The peripheral is synchronized to the stream, thresholds are updated regularly, user and channel status can be read via interrupt of DMA. The audio samples are not provided to receive buffer.

- **STATE_RCV:**
  The peripheral is synchronized to the stream, thresholds are updated regularly, user, channel status and audio samples can be read via interrupt or DMA channels. When SPDIFRXEN goes to 11, the SPDIFRX waits for “B” preamble before starting saving audio samples.

- **STOP_STATE:**
  The peripheral is no longer synchronized, the reception of the user, channel status and audio samples are stopped. It is expected that the software re-starts the SPDIFRX.

*Figure 678* shows the possible states of the SPDIFRX, and how to transition from one state to the other. The bits under software control are followed by the mention “(SW)”, the bits under SPDIFRX control are followed by the mention “(HW)”. 

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Bit 0</td>
</tr>
<tr>
<td>1</td>
<td>Bit 1</td>
</tr>
<tr>
<td>2</td>
<td>Bit 2</td>
</tr>
<tr>
<td>3</td>
<td>Bit 3</td>
</tr>
<tr>
<td>4</td>
<td>Bit 4</td>
</tr>
<tr>
<td>5</td>
<td>Bit 5</td>
</tr>
<tr>
<td>6</td>
<td>Bit 6</td>
</tr>
<tr>
<td>7</td>
<td>Bit 7</td>
</tr>
<tr>
<td>8</td>
<td>Bit 8</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>State</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>STATE.Sync</td>
<td>Coarse Synchronization process</td>
</tr>
<tr>
<td>STATE.Rcv</td>
<td>Fine Synchronization process</td>
</tr>
<tr>
<td>STOP_STATE</td>
<td>Transition Search (optional phase)</td>
</tr>
</tbody>
</table>

### Figure 677. Synchronization process scheduling
When SPDIFRX is in STATE_IDLE:
  • The software can transition to STATE_SYNC by setting SPDIFRXEN to 01 or 11

When SPDIFRX is in STATE_SYNC:
  • If the synchronization fails or if the received data are not properly decoded with no chance of recovery without a re-synchronization (FERR or SERR or TERR = 1), the SPDIFRX goes to STATE_STOP, and waits for software acknowledge.
  • When the synchronization phase is completed, if SPDIFRXEN = 01 the peripheral remains in this state.
  • At any time the software can set SPDIFRXEN to 0, then SPDIFRX returns immediately to STATE_IDLE. If a DMA transfer is on-going, it is properly completed.
  • The SPDIFRX goes to STATE_RCV if SPDIFRXEN = 11 and if the SYNCD = 1

When SPDIFRX is in STATE_RCV:
  • If the received data are not properly decoded with no chance of recovery without a re-synchronization (FERR or SERR or TERR = 1), the SPDIFRX goes to STATE_STOP, and waits for software acknowledge.
  • At any time the software can set SPDIFRXEN to 0, then SPDIFRX returns immediately to STATE_IDLE. If a DMA transfer is on-going, it is properly completed.

When SPDIFRX is in STATE_STOP:
  • The SPDIFRX stops reception and synchronization, and waits for the software to set the bit SPDIFRXEN to 0, in order to clear the error flags.
When SPDIFRXEN is set to 0, the SPDIFRX is disabled, meaning that all the state machines are reset, and RX_BUF is flushed. Note as well that flags FERR, SERR and TERR are reset.

52.3.7 Data reception management

The SPDIFRX offers a double buffer for the audio sample reception. A 32-bit buffer located into the spdifrx_ker_ck clock domain (RX_BUF), and the SPDIFRX_FMTx_DR register. The valid data contained into the RX_BUF are immediately transferred into SPDIFRX_FMTx_DR if SPDIFRX_FMTx_DR is empty.

The valid data contained into the RX_BUF are transferred into SPDIFRX_FMTx_DR when the two following conditions are reached:

- The transition between the parity bit (P) and the next preamble is detected (this indicated that the word is completely received).
- The SPDIFRX_FMTx_DR is empty.

Having a 2-word buffer gives more flexibility for the latency constraint.

The maximum latency allowed is \( T_{\text{SAMPLE}} - 2T_{\text{PCLK}} - 2T_{\text{spdifrx_ker_ck}} \)

Where \( T_{\text{SAMPLE}} \) is the audio sampling rate of the received stereo audio samples, \( T_{\text{PCLK}} \) is the period of spdifrx_pclk clock, and \( T_{\text{spdifrx_ker_ck}} \) is the period of spdifrx_ker_ck clock.

The SPDIFRX offers the possibility to use either DMA (spdifrx_dat_dma and spdifrx_ctl_dma) or interrupts for transferring the audio samples into the memory. The recommended option is DMA, refer to Section 52.3.11: DMA interface for additional information.

The SPDIFRX offers several way on handling the received data. The user can either have a separate flow for control information and audio samples, or get them all together.

For each sub-frame, the data reception register SPDIFRX_FMTx_DR contains the 24 data bits, and optionally the V, U, C, PE status bits, and the PT (see Mixing data and control flow).

Note that PE bit stands for parity rrror bit, and is set to 1 when a parity error is detected in the decoded sub-frame.

The PT field carries the preamble type (B, M or W).

V, U and C are a direct copy of the value received from the S/PDIF interface.

The bit DRFMT allows the selection between 3 audio formats as shown in Figure 679.

This document describes 3 data registers: SPDIFRX_FMTx[2:0] (x = 2 to 0), but in reality there is only one physical data register, having 3 possible formats:

- When DRFMT = 0, the format of the data register is the one described by SPDIFRX_FMT0_DR
- When DRFMT = 1, the format of the data register is the one described by SPDIFRX_FMT1_DR
- When DRFMT = 2, the format of the data register is the one described by SPDIFRX_FMT2_DR"
Figure 679. SPDIFRX_FMTx_DR register format

Setting DRFMT to 00 or 01, offers the possibility to have the data either right or left aligned into the SPDIFRX_FMTx_DR register. The status information can be enabled or forced to zero according to the way the software wants to handle them.

The format given by DRFMT = 10 is interesting in non-linear mode, as only 16 bits per sub-frame are used. By using this format, the data of two consecutive sub-frames are stored into SPDIFRX_FMTx_DR, dividing by two the amount of memory footprint. Note that when RXSTEO = 1, there is no misalignment risks (i.e. data from ChA are always stored into SPDIFRX_FMTx_DR[31:16]). If RXSTEO = 0, then there is a misalignment risk is case of overrun situation. In that case SPDIFRX_FMTx_DR[31:16] always contain the oldest value and SPDIFRX_FMTx_DR[15:0] the more recent value (see Figure 681).

In this format the status information cannot be mixed with data, but the user can still get them through SPDIFRX_CSR register, and use a dedicated DMA channel or interrupt to transfer them to memory (see Section 52.3.8: Dedicated control flow)

Mixing data and control flow

The user can choose to use this mode in order to get the full flexibility of the handling of the control flow. The user can select which field must be kept into the data register (SPDIFRX_FMTx_DR).

- When bit PMSK = 1, the parity error information is masked (set to 0), otherwise it is copied into SPDIFRX_FMTx_DR.
- When bit VMSK = 1, the validity information is masked (set to 0), otherwise it is copied into SPDIFRX_FMTx_DR.
• When bit CUMSK = 1, the channel status, and used data information are masked (set to 0), otherwise they are copied into SPDIFRX_FMTx_DR.
• When bit PTMSK = 1, the preamble type is masked (set to 0), otherwise it is copied into SPDIFRX_FMTx_DR.

52.3.8 Dedicated control flow

The SPDIFRX offers the possibility to catch both user data and channel status information via a dedicated DMA channel. This feature allows the SPDIFRX to acquire continuously the channel status and user information. The acquisition starts at the beginning of a IEC 60958 block. Two fields are available to control this path: CBDMAEN and SPDIFRXEN. When SPDIFRXEN is set to 01 or 0x11, the acquisition is started, after completion of the synchronization phase. When 8 channel status and 16 user data bits are received, they are packed and stored into SPDIFRX_CSR register. A DMA request is triggered if the bit CBDMAEN is set to 1 (see Figure 680).

If CS[0] corresponds to the first bit of a new block, the bit SOB is set to 1. Refer to Section 52.5.8: SPDIFRX channel status register (SPDIFRX_CSR). A bit is available (CHSEL) in order to select if the user wants to select channel status information (C) from the channel A or B.

**Figure 680. Channel/user data format**

![Diagram](https://via.placeholder.com/150)

**Note:** Once the first start of block is detected (B preamble), the SPDIFRX is checking the preamble type every 8 frames.

**Note:** Overrun error on SPDIFRX_FMTx_DR register does not affect this path.
52.3.9 Reception errors

Frame structure and synchronization error

The SPDIFRX, detects errors, when one of the following condition occurs:

- The FERR bit is set to 1 on the following conditions:
  - For each of the 28 information bits, if one symbol transition sequence is not correct: for example if short pulses are not grouped by pairs.
  - If preambles occur to an unexpected place, or an expected preamble is not received.

- The SERR bit is set when the synchronization fails, because the number of re-tries exceeded the programmed value.

- The TERR bit is set when the counter used to estimate the width between two transitions overflows (TRCNT).
  The overflow occurs when no transition is detected during 8192 periods of spdifrx_ker_ck clock. It represents at most a time interval of 11.6 frames.

When one of those flags goes to 1, the traffic on selected SPDIFRX_IN is then ignored, an interrupt is generated if the IFEIE bit of the SPDIFRX_CR register is set.

The normal procedure when one of those errors occur is:

- Set SPDIFRXEN to 0 in order to clear the error flags
- Set SPDIFRXEN to 01 or 11 in order to restart the SPDIFRX

Refer to Figure 678 for additional information.

Parity error

For each sub-frame, an even number of zeros and ones is expected inside the 28 information bits. If not, the parity error bit PERR is set in the SPDIFRX_SR register and an interrupt is generated if the parity interrupt enable PERRIE bit is set in the SPDIFRX_CR register. The reception of the incoming data is not paused, and the SPDIFRX continue to deliver data to SPDIFRX_FMTx_DR even if the interrupt is still pending.

The interrupt is acknowledged by clearing the PERR flag through PERRCF bit.

If the software wants to guarantee the coherency between the data read in the SPDIFRX_FMTx_DR register and the value of the bit PERR, the bit PMSK must be set to 0.

Overrun error

If both SPDIFRX_FMTx_DR and RX_BUF are full, while the SPDIFRX_DC needs to write a new sample in RX_BUF, this new sample is dropped, and an overrun condition is triggered. The overrun error flag OVR is set in the SPDIFRX_SR register and an interrupt is generated if the OVRIE bit of the SPDIFRX_CR register is set.

If the RXSTEO bit is set to 0, then as soon as the RX_BUF is empty, the SPDIFRX stores the next incoming data, even if the OVR flag is still pending. The main purpose is to reduce as much as possible the amount of lost samples. Note that the behavior is similar independently of DRFMT value. See Figure 681.
If the RXSTEO bit is set to 1, it means that stereo data are transported, then the SPdifRX has to avoid misalignment between left and right channels. So the peripheral has to drop a second sample even if there is room inside the RX_BUF in order to avoid misalignment. Then the incoming samples can be written normally into the RX_BUF even if the OVR flag is still pending. Refer to Figure 682.

The OVR flag is cleared by software, by setting the OVRCF bit to 1.
52.3.10 Clocking strategy

The SPDIFRX block needs two different clocks:

- The APB clock (`spdifrx_pclk`), which is used for the register interface,
- The `spdifrx_ker_ck` which is mainly used by the SPDIFRX_DC part. Those clocks are not supposed to be phase locked, so all signals crossing those clock domains are re-synchronized (SYNC block on Figure 68).

In order to decode properly the incoming S/PDIF stream the SPDIFRX_DC must re-sample the received data with a clock at least 11 times higher than the maximum symbol rate, or 704 times higher than the audio sample rate. For example if the user expects to receive a symbol rate up to 12.288 MHz, the sample rate must be at least 135.2 MHz. The clock used by the SPDIFRX_DC is the `spdifrx_ker_ck`.

The frequency of the `spdifrx_pclk` must be at least equal to the symbol rate.

Table 438. Minimum `spdifrx_ker_ck` frequency versus audio sampling rate(1)

<table>
<thead>
<tr>
<th>Symbol rate</th>
<th>Minimum <code>spdifrx_ker_ck</code> frequency</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.072 MHz</td>
<td>33.8 MHz</td>
<td>For 48 kHz stream</td>
</tr>
<tr>
<td>6.144 MHz</td>
<td>67.6 MHz</td>
<td>For 96 kHz stream</td>
</tr>
<tr>
<td>12.288 MHz</td>
<td>135.2 MHz</td>
<td>For 192 kHz stream</td>
</tr>
</tbody>
</table>

1. Check the RCC capabilities in order to verify which sampling rates can be supported.

52.3.11 DMA interface

The SPDIFRX interface is able to perform communication using the DMA.

Note: The user must refer to product specifications for availability of the DMA controller.

The SPDIFRX offers two independent DMA channels:

- A DMA channel dedicated to the data transfer
- A DMA channel dedicated to the channel status and user data transfer
The DMA mode for the data can be enabled for reception by setting the RXDMAEN bit in the SPDIFRX_CR register. In this case, as soon as the SPDIFRX_FMTx_DR is not empty, the SPDIFRX interface sends a transfer request to the DMA. The DMA reads the data received through the SPDIFRX_FMTx_DR register without CPU intervention.

For the use of DMA for the control data refer to Section 52.3.8: Dedicated control flow.

52.3.12 Interrupt generation

An interrupt line is shared between:

- Reception events for data flow (RXNE)
- Reception event for control flow (CSRNE)
- Data corruption detection (PERR)
- Transfer flow interruption (OVR)
- Frame structure and synchronization errors (SERR, TERR and FERR)
- Start of new block interrupt (SBD)
- Synchronization done (SYNCD)

Figure 683. SPDIFRX interface interrupt mapping diagram
Clearing interrupt source

- RXNE is cleared when SPDIFRX_FMTx_DR register is read
- CSRNE is cleared when SPDIFRX_CSR register is read
- FERR is cleared when SPDIFRXEN is set to 0
- SERR is cleared when SPDIFRXEN is set to 0
- TERR is cleared when SPDIFRXEN is set to 0
- Others are cleared through SPDIFRX_IFCR register

Note: The SBD event can only occur when the SPDIFRX is synchronized to the input stream (SYNCD = 1).
The SBD flag behavior is not guaranteed when the sub-frame which contains the B preamble is lost due to an overrun.

52.3.13 Register protection

The SPDIFRX block embeds some hardware protection avoid erroneous use of control registers. The table hereafter shows the bit field properties according to the SPDIFRX state.

Table 439. Bit field property versus SPDIFRX state

<table>
<thead>
<tr>
<th>Registers</th>
<th>Field</th>
<th>SPDIFRXEN</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>00 (STATE_IDLE)</td>
</tr>
<tr>
<td>SPDIFRX_CR</td>
<td>INSEL</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>WFA</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>NBTR</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>CHSEL</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>CBDMAEN</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>PTMSK</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>CUMSK</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>VMSK</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>PMSK</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>DRFMT</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>RXSTEO</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td>RXDMAEN</td>
<td>rw</td>
</tr>
<tr>
<td>SPDIFRX_IMR</td>
<td>All fields</td>
<td>rw</td>
</tr>
</tbody>
</table>

The table clearly shows that fields such as INSEL must be programmed when the SPDIFRX is in STATE_IDLE. In the others SPDIFRX states, the hardware prevents writing to this field.

Note: Even if the hardware allows the writing of CBDMAEN and RXDMAEN “on-the-fly”, it is not recommended to enable the DMA when the SPDIFRX already receives data.

Each of the mask bits (such as PMSK, VMSK) can be changed “on-the-fly” at any SPDIFRX state, but any change does not affect data which are already hold in SPDIFRX_FMTx_DR.
52.4 Programming procedures

The following example illustrates a complete activation sequence of the SPDIFRX block. The data path and channel status and user information both use a dedicated DMA channel. The activation sequence is then split into the following steps:

- Wait for valid data on the selected SPDIFRX_IN input
- Synchronize to the S/PDIF stream
- Read the channel status and user information in order to setup the complete audio path
- Start data acquisition

A simple way to check if valid data are available into the SPDIFRX_IN line is to switch the SPDIFRX into the STATE_SYNC, with bit WFA set to 1. The description hereafter focuses on detection. It is also possible to implement this function as follows:

- The software has to check from time to time (i.e. every 100 ms for example) if the SPDIFRX can find synchronization. This can be done by checking if the bit TERR is set. When it is set it indicates that no activity as been found.
- Connect the SPDIFRX_IN input to an external interrupt event block in order to detect transitions of SPDIFRX_IN line. When activity is detected, then SPDIFRXEN can be set to 01 or 11.

For those two implementations, the bit WFA is set to 0.

52.4.1 Initialization phase

- The initialization function looks like this:
- Configure the DMA transfer for both audio samples and IEC60958 channel status and user information (DMA channel selection and activation, priority, number of data to transfer, circular/no circular mode, DMA interrupts)
- Configure the destination address:
  - Configure the address of the SPDIFRX_CSR register as source address for IEC60958 channel status and user information
  - Configure the address of the SPDIFRX_FMTx_DR register as source address for audio samples
  - Enable the generation of the spdifrx_ker_ck. Refer to Table 438 in order to define the minimum clock frequency versus supported audio sampling rate. Note that the audio sampling rate of the received stream is not known in advance. This means that the user has to select a spdifrx_ker_ck frequency at least 704 times higher than the maximum audio sampling rate the application is supposed to handle: for example if the application is able to handle streams to up to 96 kHz, then $F_{\text{spdifrx_ker_ck}}$ must be at least $704 \times 96 \text{ kHz} = 67.6 \text{ MHz}$
- Enable interrupt for errors and event signaling (IFEIE = SYNDIE = OVRIE, PERRIE = 1, others set to 0). Note that SYNDIE can be set to 0.
• Configure the SPDIFRX_CR register:
  – INSEL must select the wanted input
  – NBTR = 2, WFA = 1 (16 re-tries allowed, wait for activity before going to synchronization phase),
  – PTMSK = CUMSK = 1 (Preamble, C and U bits are not mixed with data)
  – VMSK = PMSK = 0 (Parity error and validity bit mixed with data)
  – CHSEL = 0 (channels status are read from sub-frame A)
  – DFRMT = 01 (data aligned to the left)
  – RXSTEO = 1 (expected stereo mode linear)
  – CBDMAEN = RXDMAEN = 1 (enable DMA channels)
  – SPDIFRXEN = 01 (switch SPDIFRX to STATE_SYNC)

• The CPU can enter in WFI mode

Then the CPU receives interrupts coming either from DMA or SPDIFRX.

52.4.2 Handling of interrupts coming from SPDIFRX

When an interrupt from the SPDIFRX is received, then the software has to check what is the source of the interrupt by reading the SPDIFRX_SR register.

• If SYNCD is set to 1, then it means that the synchronization is properly completed. No action has to be performed in our case as the DMA is already programmed. The software just needs to wait for DMA interrupt in order to read channel status information. The SYNCD flag must be cleared by setting SYNCDCF bit of SPDIFRX_IFCR register to 1.

• If TERR or SERR or FERR are set to 1, the software has to set SPDIFRXEN to 0, and re-start from the initialization phase.
  – TERR indicates that a time-out occurs either during synchronization phase or after.
  – SERR indicates that the synchronization fails because the maximum allowed re-tries are reached.
  – FERR indicates that the reading of information after synchronization fails (such as unexpected preamble, bad data decoding).

• If PERR is set to 1, it means that a parity error is detected, so one of the received audio sample or the channel status or user data bits are corrupted. The action taken here depends on the application: one action can be to drop the current channel status block as it is not reliable. There is no need to re-start from the initialization phase, as the synchronization is not lost. The PERR flag must be cleared by setting PERRCF bit of SPDIFRX_IFCR register to 1.

52.4.3 Handling of interrupts coming from DMA

If an interrupt comes from the DMA channel used of the channel status (SPDIFRX_CSR):

If no error occurred (that is PERR), the CPU can start the decoding of channel information. For example bit 1 of the channel status informs the user if the current stream is linear or not. This information is very important in order to set-up the proper
processing chain. In the same way, bits 24 to 27 of the channel status give the sampling frequency of the stream incoming stream.

Thanks to that information, the user can then configure the RXSTEO bit and DRFMT field prior to start the data reception. For example if the current stream is non linear PCM then RXSTEO is set to 0, and DRFMT is set to 10. Then the user can enable the data reception by setting SPDIFRXEN to 11.

The SOB bit, when set to 1 indicates the start of a new block. This information helps the software to identify the bit 0 of the channel status. Note that if the DMA generates an interrupt every time 24 values are transferred into the memory, then the first word always corresponds to the start of a new block.

If an interrupt comes from the DMA channel used of the audio samples (SPDIFRX_FMTx_DR):

The process performed here depends of the data type (linear or non-linear), and on the data format selected.

For example in linear mode, if PE or V bit is set a special processing can be performed locally in order to avoid spurs on output. In non-linear mode those bits are not important as data frame have their own checksum.

### 52.5 SPDIFRX interface registers

#### 52.5.1 SPDIFRX control register (SPDIFRX_CR)

Only 32-bit accesses are allowed in this register.

Address offset: 0x00

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th>Bits 31:19 Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Bits 18:16 INSEL[2:0]: SPDIFRX input selection(1)</td>
</tr>
<tr>
<td></td>
<td>000: SPDIFRX_IN1 selected</td>
</tr>
<tr>
<td></td>
<td>001: SPDIFRX_IN2 selected</td>
</tr>
<tr>
<td></td>
<td>010: SPDIFRX_IN3 selected</td>
</tr>
<tr>
<td></td>
<td>011: SPDIFRX_IN4 selected</td>
</tr>
<tr>
<td></td>
<td>other: reserved</td>
</tr>
</tbody>
</table>

Bit 15  Reserved, must be kept at reset value.
Bit 14 **WFA**: Wait for activity\(^{(1)}\)
This bit is set/reset by software.
1: The SPDIFRX waits for activity on SPDIFRX_IN line (4 transitions) before performing the synchronization.
0: The SPDIFRX does not wait for activity on SPDIFRX_IN line before performing the synchronization.

Bits 13:12 **NBTR[1:0]**: Maximum allowed re-tries during synchronization phase\(^{(1)}\)
00: No re-try is allowed (only one attempt)
01: 3 re-tries allowed
10: 15 re-tries allowed
11: 63 re-tries allowed

Bit 11 **CHSEL**: Channel selection\(^{(1)}\)
This bit is set/reset by software.
1: The control flow takes the channel status from channel B.
0: The control flow takes the channel status from channel A.

Bit 10 **CBDMAEN**: Control buffer DMA enable for control flow\(^{(1)}\)
This bit is set/reset by software.
1: DMA mode is enabled for reception of channel status and used data information.
0: DMA mode is disabled for reception of channel status and used data information.

*Note: When this bit is set, the DMA request is made whenever the CSRNE flag is set.*

Bit 9 **PTMSK**: Mask of preamble type bits\(^{(1)}\)
This bit is set/reset by software.
1: The preamble type bits are not copied into the SPDIFRX_FMTx_DR, zeros are written instead.
0: The preamble type bits are copied into the SPDIFRX_FMTx_DR.

Bit 8 **CUMSK**: Mask of channel status and user bits\(^{(1)}\)
This bit is set/reset by software.
1: The channel status and user bits are not copied into the SPDIFRX_FMTx_DR, zeros are written instead.
0: The channel status and user bits are copied into the SPDIFRX_FMTx_DR.

Bit 7 **VMSK**: Mask of validity bit\(^{(1)}\)
This bit is set/reset by software.
1: The validity bit is not copied into the SPDIFRX_FMTx_DR, a zero is written instead.
0: The validity bit is copied into the SPDIFRX_FMTx_DR.

Bit 6 **PMSK**: Mask parity error bit\(^{(1)}\)
This bit is set/reset by software.
1: The parity error bit is not copied into the SPDIFRX_FMTx_DR, a zero is written instead.
0: The parity error bit is copied into the SPDIFRX_FMTx_DR.

Bits 5:4 **DRFMT[1:0]**: RX data format\(^{(1)}\)
This bit is set/reset by software.
11: reserved
10: Data sample are packed by setting two 16-bit sample into a 32-bit word.
01: Data samples are aligned in the left (MSB)
00: Data samples are aligned in the right (LSB).
Bit 3 **RXSTEO**: Stereo mode\(^{(1)}\)

This bit is set/reset by software.

- 1: The peripheral is in stereo mode.
- 0: The peripheral is in mono mode.

*Note*: This bit is used in case of overrun situation in order to handle misalignment.

Bit 2 **RXDMAEN**: Receiver DMA enable for data flow\(^{(1)}\)

This bit is set/reset by software.

- 1: DMA mode is enabled for reception.
- 0: DMA mode is disabled for reception.

*Note*: When this bit is set, the DMA request is made whenever the RXNE flag is set.

Bits 1:0 **SPDIFRXEN[1:0]**: Peripheral block enable\(^{(1)}\)

This field is modified by software.

It must be used to change the peripheral phase among the three possible states: STATE_IDLE, STATE_SYNC and STATE_RCV.

- 00: Disable SPDIFRX (STATE_IDLE).
- 01: Enable SPDIFRX synchronization only.
- 10: Reserved
- 11: Enable SPDIF receiver.

*Note*: It is not possible to transition from STATE_RCV to STATE_SYNC, the user must first go the STATE_IDLE.

It is possible to transition from STATE_IDLE to STATE_RCV: in that case the peripheral transitions from STATE_IDLE to STATE_SYNC and as soon as the synchronization is performed goes to STATE_RCV.

1. Refer to Section 52.3.13: Register protection for additional information on fields properties.

### 52.5.2 SPDIFRX interrupt mask register (SPDIFRX_IMR)

Address offset: 0x04

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31-24</th>
<th>Bit 23-16</th>
<th>Bit 15-8</th>
<th>Bit 7-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td>Res</td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td>IFEIE</td>
<td>SYNCDEIE</td>
<td>SBLKIE</td>
<td>OVRIE</td>
</tr>
<tr>
<td>IE</td>
<td>IE</td>
<td>IE</td>
<td>IE</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:7 Reserved, must be kept at reset value.

Bit 6 **IFEIE**: Serial interface error interrupt enable

This bit is set and cleared by software.

- 0: Interrupt is inhibited.
- 1: A SPDIFRX interface interrupt is generated whenever SERR = 1, TERR = 1, or FERR = 1 in the SPDIFRX_SR register.

Bit 5 **SYNCDEIE**: Synchronization done

This bit is set and cleared by software.

- 0: Interrupt is inhibited.
- 1: A SPDIFRX interface interrupt is generated whenever SYNCD = 1 in the SPDIFRX SR register.
Bit 4 **SBLKIE**: Synchronization block detected interrupt enable
   This bit is set and cleared by software.
   0: Interrupt is inhibited.
   1: A SPDIFRX interface interrupt is generated whenever SBD = 1 in the SPDIFRX_SR register.

Bit 3 **OVRIE**: Overrun error interrupt enable
   This bit is set and cleared by software.
   0: Interrupt is inhibited.
   1: A SPDIFRX interface interrupt is generated whenever OVR=1 in the SPDIFRX_SR register.

Bit 2 **PERRIE**: Parity error interrupt enable
   This bit is set and cleared by software.
   0: Interrupt is inhibited.
   1: A SPDIFRX interface interrupt is generated whenever PERR=1 in the SPDIFRX_SR register.

Bit 1 **CSRNEIE**: Control buffer ready interrupt enable
   This bit is set and cleared by software.
   0: Interrupt is inhibited.
   1: A SPDIFRX interface interrupt is generated whenever CSRNE = 1 in the SPDIFRX_SR register.

Bit 0 **RXNEIE**: RXNE interrupt enable
   This bit is set and cleared by software.
   0: Interrupt is inhibited.
   1: A SPDIFRX interface interrupt is generated whenever RXNE=1 in the SPDIFRX_SR register.

### 52.5.3 SPDIFRX status register (SPDIFRX_SR)

Address offset: 0x08

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>WIDTH5[14:0]</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>ERE</td>
<td>ERR</td>
<td>FER</td>
<td>FER</td>
<td>SHR</td>
<td>SBD</td>
<td>OVR</td>
<td>PERR</td>
<td>CSRNE</td>
<td>RXNE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31: Reserved, must be kept at reset value.

Bits 30:16 **WIDTH5[14:0]**: duration of 5 symbols counted with spdifrx_ker_ck
   This value represents the amount of spdifrx_ker_ck clock periods contained on a length of 5 consecutive symbols. This value can be used to estimate the S/PDIF symbol rate. Its accuracy is limited by the frequency of spdifrx_ker_ck.
   For example if the spdifrx_ker_ck is fixed to 84 MHz, and WIDTH5 = 147d. The estimated sampling rate of the S/PDIF stream is:
   \[ F_s = \frac{5 \times F_{\text{spdifrx_ker_ck}}}{(\text{WIDTH5} \times 64)} \approx 44.6 \text{ kHz}, \]
   so the closest standard sampling rate is 44.1 kHz.

Note that WIDTH5 is updated by the hardware when SYNCD goes high, and then every frame.

Bits 15:9: Reserved, must be kept at reset value.
Bit 8  **TERR**: Time-out error

This bit is set by hardware when the counter TRCNT reaches its max value. It indicates that the time interval between two transitions is too long. It generally indicates that there is no valid signal on SPDIFRX_IN input.

This flag is cleared by writing SPDIFRXEN to 0.
An interrupt is generated if IFEIE=1 in the SPDIFRX_IMR register.
0: No sequence error is detected.
1: Sequence error is detected.

Bit 7  **SERR**: Synchronization error

This bit is set by hardware when the synchronization fails due to amount of re-tries for NBTR.
This flag is cleared by writing SPDIFRXEN to 0.
An interrupt is generated if IFEIE = 1 in the SPDIFRX_IMR register.
0: No synchronization error is detected.
1: Synchronization error is detected.

Bit 6  **FERR**: Framing error

This bit is set by hardware when an error occurs during data reception: such as preamble not at the expected place, short transition not grouped by pairs.
This is set by the hardware only if the synchronization is completed (SYNCD = 1).
This flag is cleared by writing SPDIFRXEN to 0.
An interrupt is generated if IFEIE=1 in the SPDIFRX_IMR register.
0: No Manchester violation detected
1: Manchester violation detected

Bit 5  **SYNCD**: Synchronization done

This bit is set by hardware when the initial synchronization phase is properly completed.
This flag is cleared by writing a 1 to its corresponding bit on SPDIFRX_IFCR register.
An interrupt is generated if SYNCDIE = 1 in the SPDIFRX_IMR register.
0: Synchronization is pending.
1: Synchronization is completed.

Bit 4  **SBD**: Synchronization block detected

This bit is set by hardware when a “B” preamble is detected.
This flag is cleared by writing a 1 to its corresponding bit on SPDIFRX_IFCR register.
An interrupt is generated if SBLKIE = 1 in the SPDIFRX_IMR register.
0: No “B” preamble is detected.
1: “B” preamble is detected.

Bit 3  **OVR**: Overrun error

This bit is set by hardware when a received data is ready to be transferred in the SPDIFRX_FMTx_DR register while RXNE = 1 and both SPDIFRX_FMTx_DR and RX_BUF are full.
This flag is cleared by writing a 1 to its corresponding bit on SPDIFRX_IFCR register.
An interrupt is generated if OVRIE=1 in the SPDIFRX_IMR register.
0: No overrun error
1: Overrun error is detected.

**Note:** When this bit is set, the SPDIFRX_FMTx_DR register content is not lost but the last data received are.
SPDIF receiver interface (SPDIFRX)  

52.5.4 SPDIFRX interrupt flag clear register (SPDIFRX_IFCR)
Address offset: 0x0C
Reset value: 0x0000 0000

Bit 2  **PERR**: Parity error
This bit is set by hardware when the data and status bits of the sub-frame received contain an odd number of 0 and 1.
This flag is cleared by writing a 1 to its corresponding bit on SPDIFRX_IFCR register.
An interrupt is generated if PIE = 1 in the SPDIFRX_IMR register.
0: No parity error
1: Parity error

Bit 1  **CSRNE**: Control buffer register not empty
This bit is set by hardware when a valid control information is ready.
This flag is cleared when reading SPDIFRX_CSR register.
An interrupt is generated if CBRDYIE = 1 in the SPDIFRX_IMR register.
0: No control word available on SPDIFRX_CSR register
1: A control word is available on SPDIFRX_CSR register.

Bit 0  **RXNE**: Read data register not empty
This bit is set by hardware when a valid data is available into SPDIFRX_FMTx_DR register.
This flag is cleared by reading the SPDIFRX_FMTx_DR register.
An interrupt is generated if RXNEIE=1 in the SPDIFRX_IMR register.
0: Data is not received.
1: Received data is ready to be read.

Bits 31:6 Reserved, must be kept at reset value.

Bit 5  **SYNCDCF**: clears the synchronization done flag
Writing 1 in this bit clears the flag SYNCD in the SPDIFRX_SR register.
Reading this bit always returns the value 0.

Bit 4  **SBDCF**: clears the synchronization block detected flag
Writing 1 in this bit clears the flag SBD in the SPDIFRX_SR register.
Reading this bit always returns the value 0.

Bit 3  **OVRCF**: clears the overrun error flag
Writing 1 in this bit clears the flag OVR in the SPDIFRX_SR register.
Reading this bit always returns the value 0.

Bit 2  **PERRCF**: clears the parity error flag
Writing 1 in this bit clears the flag PERR in the SPDIFRX_SR register.
Reading this bit always returns the value 0.

Bits 1:0 Reserved, must be kept at reset value.
52.5.5 SPDIFRX data input register (SPDIFRX_FMT0_DR)

Address offset: 0x10
Reset value: 0x0000 0000

This register can take three different formats according to DRFMT. Here is the format when DRFMT = 00:

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>PT[1:0]</td>
<td>C</td>
<td>U</td>
<td>V</td>
<td>PE</td>
<td>DR[23:16]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

Bits 29:28  **PT[1:0]:** preamble type
These bits indicate the preamble received.
- 00: not used
- 01: Preamble B received
- 10: Preamble M received
- 11: Preamble W received
Note that if PTMSK = 1, this field is forced to zero

Bit 27  **C**: channel status bit
Contains the received channel status bit, if CUMSK = 0, otherwise it is forced to 0

Bit 26  **U**: user bit
Contains the received user bit, if CUMSK = 0, otherwise it is forced to 0

Bit 25  **V**: validity bit
Contains the received validity bit if VMSK = 0, otherwise it is forced to 0

Bit 24  **PE**: parity error bit
Contains a copy of PERR bit if PMSK = 0, otherwise it is forced to 0

Bits 23:0  **DR[23:0]:** data value
Contains the 24 received data bits, aligned on D[23]

52.5.6 SPDIFRX data input register (SPDIFRX_FMT1_DR)

Address offset: 0x10
Reset value: 0x0000 0000

This register can take three different formats according to DRFMT. Here is the format when DRFMT = 01:

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DR[23:8]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PT[1:0]</td>
<td>C</td>
<td>U</td>
<td>V</td>
<td>PE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

RM0433 Rev 8 2333/3353
52.5.7 SPDIFRX data input register (SPDIFRX_FMT2_DR)

Address offset: 0x10
Reset value: 0x0000 0000

This register can take 3 different formats according to DRFMT.
The data format proposed when DRFMT = 10, is dedicated to non-linear mode, as only 16 bits are used (bits 23 to 8 from S/PDIF sub-frame).

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |
| 15 14 13 12 11 10 9  8  7  6  5  4  3  2  1  0 |

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |   r             |

Bits 31:16 DRNL2[15:0]: data value
This field contains the channel A

Bits 15:0 DRNL1[15:0]: data value
This field contains the channel B
## 52.5.8 SPDIFRX channel status register (SPDIFRX_CSR)

Address offset: 0x14  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 **SOB**: start of block  
This bit indicates if the bit CS[0] corresponds to the first bit of a new block  
  0: CS[0] is not the first bit of a new block  
  1: CS[0] is the first bit of a new block

Bits 23:16 **CS[7:0]**: channel A status information  
Bit CS[0] is the oldest value

Bits 15:0 **USR[15:0]**: user data information  
Bit USR[0] is the oldest value, and comes from channel A, USR[1] comes channel B. So USR[n] bits come from channel A if n is even, otherwise they come from channel B.

## 52.5.9 SPDIFRX debug information register (SPDIFRX_DIR)

Address offset: 0x18  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:16 **TLO[12:0]**: threshold LOW (TLO = 1.5 x UI / Tspdifrx_ker_ck)  
This field contains the current threshold LOW estimation. This value can be used to estimate the sampling rate of the received stream. The accuracy of TLO is limited to a period of the spdifrx_ker_ck. The sampling rate can be estimated as follow:  
\[\text{Sampling Rate} = \frac{2 \times TLO \times T_{\text{spdifrx_ker_ck}}}{T_{\text{spdifrx_ker_ck}}} \pm \frac{T_{\text{spdifrx_ker_ck}}}{2} \times 2/3\]  
Note that TLO is updated by the hardware when SYNCD goes high, and then every frame.

Bits 15:13 Reserved, must be kept at reset value.
Bits 12:0 \( \text{THI}[12:0] \): threshold HIGH (\( \text{THI} = 2.5 \times \text{UI} / T_{\text{spdifrx\_ker\_ck}} \))

This field contains the current threshold HIGH estimation. This value can be used to estimate the sampling rate of the received stream. The accuracy of \( \text{THI} \) is limited to a period of the \( \text{spdifrx\_ker\_ck} \). The sampling rate can be estimated as follow:

\[
\text{Sampling Rate} = \left[ 2 \times \text{THI} \times T_{\text{spdifrx\_ker\_ck}} \pm T_{\text{spdifrx\_ker\_ck}} \right] \times 2/5
\]

Note that \( \text{THI} \) is updated by the hardware when SYNCD goes high, and then every frame.

### 52.5.10 SPDIFRX interface register map

Table 440. SPDIFRX interface register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
</table>

Refer to Section 2.3 for the register boundary addresses.
53 Single wire protocol master interface (SWPMI)

53.1 Introduction

The single wire protocol master interface (SWPMI) is the master interface corresponding to the contactless front-end (CLF) defined in the ETSI TS 102 613 technical specification.

The principle of the Single wire protocol (SWP) is based on the transmission of digital information in full duplex mode:

- S1 signal (from Master to Slave) is transmitted by a digital modulation (L or H) in the voltage domain (refer to Figure 684: S1 signal coding),
- S2 signal (from Slave to Master) is transmitted by a digital modulation (L or H) in the current domain (refer to Figure 685: S2 signal coding).

![Figure 684. S1 signal coding](image1)

![Figure 685. S2 signal coding](image2)
53.2 SWPMI main features

The SWPMI module main features are the following (see Figure 53.3.4: SWP bus states):

- Full-duplex communication mode
- Automatic SWP bus state management
- Automatic handling of Start of frame (SOF)
- Automatic handling of End of frame (EOF)
- Automatic handling of stuffing bits
- Automatic CRC-16 calculation and generation in transmission
- Automatic CRC-16 calculation and checking in reception
- 32-bit Transmit data register
- 32-bit Receive data register
- Multi software buffer mode for efficient DMA implementation and multi frame buffering
- Configurable bit-rate up to 2 Mbit/s
- Configurable interrupts
- CRC error, underrun, overrun flags
- Frame reception and transmission complete flags
- Slave resume detection flag
- Loopback mode for test purpose
- Embedded SWPMI_IO transceiver compliant with ETSI TS 102 613 technical specification
- Dedicated mode to output SWPMI_RX, SWPMI_TX and SWPMI_SUSPEND signals on GPIOs, in case of external transceiver connection
53.3 SWPMI functional description

53.3.1 SWPMI block diagram

Refer to the bit SWPSRC in Section 8.7.20: RCC domain 2 kernel clock configuration register (RCC_D2CCIP1R) to select the swpmi_ker_ck (SWPMI core clock source).

Note: In order to support the exit from Stop mode by a RESUME by slave, it is mandatory to select HSI for swpmi_ker_ck. If this feature is not required, swpmi_pclk can be selected, and SWPMI must be disabled before entering the Stop mode.

53.3.2 SWPMI pins and internal signals

Table 441 lists the SWPMI slave inputs and output signals connected to package pins or balls, while Table 442 shows the internal SWPMI signals.

Table 441. SWPMI input/output signals connected to package pins or balls

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWPMI_SUSPEND</td>
<td>Digital output</td>
<td>SWPMI suspend signal</td>
</tr>
<tr>
<td>SWPMI_TX</td>
<td>Digital output</td>
<td>SWPMI transmit signal</td>
</tr>
</tbody>
</table>
53.3.3 **SWP initialization and activation**

The initialization and activation will set the SWPMI_IO state from low to high.

When using the internal transceiver, the procedure is the following:

1. Configure the SWP_CLASS bit in SWPMI_OR register according to the VDD voltage (3 V or 1.8 V),
2. Set SWPTEN in SWPMI_CR register to enable the SWPMI_IO transceiver and set the SWPMI_IO to low level (SWP bus DEACTIVATED)
3. Wait for the RDYF flag in SWPMI_SR register to be set (polling the flag or enabling the interrupt with RDYIE bit in SWPMI_IER register),
4. Set SWPACT bit in SWPMI_CR register to ACTIVATE the SWP i.e. to move from DEACTIVATED to SUSPENDED.
53.3.4 SWP bus states

The SWP bus can have the following states: DEACTIVATED, SUSPENDED, ACTIVATED.

Several transitions are possible:

- ACTIVATE: transition from DEACTIVATED to SUSPENDED state,
- SUSPEND: transition from ACTIVATED to SUSPENDED state,
- RESUME by master: transition from SUSPENDED to ACTIVATED state initiated by the master,
- RESUME by slave: transition from SUSPENDED to ACTIVATED state initiated by the slave,
- DEACTIVATE: transition from SUSPENDED to DEACTIVATED state.

ACTIVATE

During and just after reset, the SWPMI_IO is configured in analog mode. Refer to Section 53.3.3: SWP initialization and activation to activate the SWP bus.

SUSPEND

The SWP bus stays in the ACTIVATED state as long as there is a communication with the slave, either in transmission or in reception. The SWP bus switches back to the SUSPENDED state as soon as there is no more transmission or reception activity, after 7 idle bits.

RESUME by master

Once the SWPMI is enabled, the user can request a SWPMI frame transmission. The SWPMI first sends a transition sequence and 8 idle bits (RESUME by master) before starting the frame transmission. The SWP moves from the SUSPENDED to ACTIVATED state after the RESUME by master (refer to Figure 687: SWP bus states).

RESUME by slave

Once the SWPMI is enabled, the SWP can also move from the SUSPENDED to ACTIVATED state if the SWPMI receives a RESUME from the slave. The RESUME by slave sets the SRF flag in the SWPMI_ISR register.

DEACTIVATE

Deactivate request

If no more communication is required, and if SWP is in the SUSPENDED mode, the user can request to switch the SWP to the DEACTIVATED mode by disabling the SWPMI peripheral. The software must set DEACT bit in the SWPMI_CR register in order to request the DEACTIVATED mode. If no RESUME by slave is detected by SWPMI, the DEACTF flag is set in the SWPMI_ISR register and the SWPACT bit is cleared in the SWPMI_ICR register. In case a RESUME by slave is detected by the SWPMI while the software is setting DEACT bit, the SRF flag is set in the SWPMI_ISR register, DEACTF is kept cleared, SWPACT is kept set and DEACT bit is cleared.

In order to activate SWP again, the software must clear DEACT bit in the SWPMI_CR register before setting SWPACT bit.
Deactivate mode

In order to switch the SWP to the DEACTIVATED mode immediately, ignoring any possible incoming RESUME by slave, the user must clear SWPACT bit in the SWPMI_CR register.

Note: In order to further reduce current consumption, configure the SWPMI_IO port as output push pull low in GPIO controller and then clear the SWPTEN bit in SWPMI_CR register (refer to Section 11: General-purpose I/Os (GPIO)).

Figure 687. SWP bus states

53.3.5 SWPMI_IO (internal transceiver) bypass

A SWPMI_IO (transceiver), compliant with ETSI TS 102 613 technical specification, is embedded in the microcontroller. Nevertheless, this is possible to bypass it by setting SWP_TBYP bit in SWPMI_OR register. In this case, the SWPMI_IO is disabled and the SWPMI_RX, SWPMI_TX and SWPMI_SUSPEND signals are available as alternate functions on three GPIOs (refer to “Pinouts and pin description” in product datasheet). This configuration is selected to connect an external transceiver.

Note: In SWPMI_IO bypass mode, SWPTEN bit in SWPMI_CR register must be kept cleared.

53.3.6 SWPMI bit rate

The bit rate must be set in the SWPMI_BRR register, according to the following formula:

\[ F_{SWP} = \frac{F_{swpmi_ker_ck}}{(BR[7:0]+1) \times 4} \]

Note: The maximum bitrate is 2 Mbit/s.
53.3.7 SWPMI frame handling

The SWP frame is composed of a Start of frame (SOF), a Payload from 1 to 30 bytes, a 16-bit CRC and an End of frame (EOF) (Refer to Figure 688: SWP frame structure).

Figure 688. SWP frame structure

![SWP frame structure diagram]

The SWPMI embeds one 32-bit data register for transmission (SWPMI_TDR), and one 32-bit data register for reception (SWPMI_RDR).

In transmission, the SOF insertion, the CRC calculation and insertion, and the EOF insertion are managed automatically by the SWPMI. The user only has to provide the Payload content and size. A frame transmission starts as soon as data is written into the SWPMI_TDR register. Dedicated flags indicate an empty transmit data register and a complete frame transmission event.

In reception, the SOF deletion, the CRC calculation and checking, and the EOF deletion are managed automatically by the SWPMI. The user only has to read the Payload content and size. Dedicated flags indicate a full receive data register, a complete frame reception and possibly CRC error events.

The stuffing bits insertion (in transmission) and stuffing bits deletion (in reception) are managed automatically by the SWPMI core. These operations are transparent for the user.

53.3.8 Transmission procedure

Before starting any frame transmission, the user must activate the SWP. Refer to Section 53.3.3: SWP initialization and activation.

There are several possible software implementations for a frame transmission: No software buffer mode, Single software buffer mode, and Multi software buffer mode.

The software buffer usage requires the use of a DMA channel to transfer data from the software buffer in the RAM memory to the transmit data register in the SWPMI peripheral.

No software buffer mode

This mode does not require the use of DMA. The SWP frame transmission handling is done by polling status flags in the main loop or inside the SWPMI interrupt routine. There is a 32-bit transmit data register (SWPMI_TDR) in the SWPMI, thus writing to this register will trigger the transmission of up to 4 bytes.

The No software buffer mode is selected by clearing TXDMA bit in the SWPMI_CR register.

The frame transmission is started by the first write to the SWPMI_TDR register. The low significant byte of the first 32-bit word (bits [7:0]) written into the SWPMI_TDR register indicates the number of data bytes in the payload, and the 3 other bytes of this word must
contain the first 3 bytes of the payload (bits [15:8] contain the first byte of the payload, bits [23:16] the second byte and bits [31:24] the third byte). Then, the following writes to the SWPMI_TDR register will only contain the following payload data bytes, up to 4 for each write.

**Note:** The low significant byte of the first 32-bit word written into the SWPMI_TDR register is coding the number of data bytes in the payload. This number could be from 1 to 30. Any other value in the low significant byte will be ignored and the transmission will not start.

Writing to the SWPMI_TDR register will induce the following actions:

- Send the transition sequence and 8 idle bits (RESUME by master) if the SWP bus state is SUPENDED (this will not happen if the SWP bus state is already ACTIVATED),
- Send a Start of frame (SOF),
- Send the payload according to the SWPMI_TRD register content. If the number of bytes in the payload is greater than 3, the SWPMI_TDR needs to be refilled by software, each time the TXE flag in the SWPMI_ISR register is set, and as long as the TXBEF flag is not set in the SWPMI_ISR register,
- Send the 16-bit CRC, automatically calculated by the SWPMI core,
- Send an End of frame (EOF).

The TXE flag is cleared automatically when the software is writing to the SWPMI_TDR register.

Once the complete frame is sent, provided that no other frame transmission has been requested (i.e. SWPMI_TDR has not been written again after the TXBEF flag setting), TCF and SUSP flags are set in the SWPMI_ISR register 7 idle bits after the EOF transmission, and an interrupt is generated if TCIE bit is set in the SWPMI_IER register (refer to Figure 689: SWPMI No software buffer mode transmission).

**Figure 689. SWPMI No software buffer mode transmission**

If another frame transmission is requested before the end of the EOF transmission, the TCF flag is not set and the frame will be consecutive to the previous one, with only one idle bit in between (refer to Figure 690: SWPMI No software buffer mode transmission, consecutive frames).
Single software buffer mode

This mode allows to transmit a complete SWP frame without a CPU intervention, using the DMA. The DMA will refill the 32-bit SWPMI_TDR register, and the software can poll the end of the frame transmission using the SWPMI_TXBEF flag.

The Single software buffer mode is selected by setting TXDMA bit and clearing TXMODE bit in the SWPMI_CR register.

The DMA channel or stream must be configured in following mode (refer to DMA section):

- memory to memory mode disabled,
- memory increment mode enabled,
- memory size set to 32-bit,
- peripheral size set to 32-bit,
- peripheral increment mode disabled,
- circular mode disabled,
- data transfer direction set to read from memory.
- the number of words to be transfered must be set according to the SWP frame length,
- the source address is the SWP frame buffer in RAM,
- the destination address is the SWPMI_TDR register.

Then the user must:
1. Set TXDMA bit in the SWPMI_CR register,
2. Set TXBEIE bit in the SWPMI_IER register,
3. Fill the buffer in the RAM memory (with the number of data bytes in the payload on the least significant byte of the first word),
4. Enable stream or channel in DMA module to start DMA transfer and frame transmission.

A DMA request is issued by SWPMI when TXE flag in SWPMI_ISR is set. The TXE flag is cleared automatically when the DMA is writing to the SWPMI_TDR register.
In the SWPMI interrupt routine, the user must check TXBEF bit in the SWPMI_ISR register. If it is set, and if another frame needs to be transmitted, the user must:

1. Disable stream or channel in DMA module
2. Update the buffer in the RAM memory with the content of the next frame to be sent
3. Configure the total number of words to be transferred in DMA module
4. Enable stream or channel in DMA module to start next frame transmission
5. Set CTXBEF bit in the SWPMI_ICR register to clear the TXBEF flag

**Multi software buffer mode**

This mode allows to work with several frame buffers in the RAM memory, in order to ensure a continuous transmission, keeping a very low CPU load, and allowing more latency for buffer update by software thanks to the DMA. The software can check the DMA counters at any time and update SWP frames accordingly in the RAM memory.

The Multi software buffer mode must be used in combination with DMA in circular mode.

Each transmission buffer in the RAM memory must have a fixed length of eight 32-bit words, whatever the number of bytes in the SWP frame payload. The transmission buffers in the RAM memory must be filled by the software, keeping an offset of 8 between two consecutive ones. The first data byte of the buffer is the number of bytes of the frame payload. See the buffer example in *Figure 691: SWPMI Multi software buffer mode transmission*

The Multi software buffer mode is selected by setting both TXDMA and TXMODE bits in SWPMI_CR register.

For example, in order to work with 4 transmission buffers, the user must configure the DMA as follows:

The DMA channel or stream must be configured in following mode (refer to DMA section):

- memory to memory mode disabled,
- memory increment mode enabled,
- memory size set to 32-bit,
- peripheral size set to 32-bit,
- peripheral increment mode disabled,
- circular mode enabled,
- data transfer direction set to read from memory,
- the number of words to be transferred must be set to 32 (8 words per buffer),
- the source address is the buffer1 in RAM,
- the destination address is the SWPMI_TDR register.

Then, the user must:

1. Set TXDMA in the SWPMI_CR register
2. Set TXBEIE in the SWPMI_IER register
3. Fill buffer1, buffer2, buffer3 and buffer4 in the RAM memory (with the number of data bytes in the payload on the least significant byte of the first word)
4. Enable stream or channel in DMA module to start DMA.
In the SWPMI interrupt routine, the user must check TXBEF bit in the SWPMI_ISR register. If it is set, the user must set CTXBEF bit in SWPMI_ICR register to clear TXBEF flag and the user can update buffer1 in the RAM memory.

In the next SWPMI interrupt routine occurrence, the user will update buffer2, and so on.

The Software can also read the DMA counter (number of data to transfer) in the DMA registers in order to retrieve the frame which has already been transferred from the RAM memory and transmitted. For example, if the software works with 4 transmission buffers, and if the DMA counter equals 17, it means that two buffers are ready for updating in the RAM area. This is useful in case several frames are sent before the software can handle the SWPMI interrupt. If this happens, the software will have to update several buffers.

When there are no more frames to transmit, the user must disable the circular mode in the DMA module. The transmission will stop at the end of the buffer4 transmission.

If the transmission needs to stop before (for example at the end of buffer2), the user must set the low significant byte of the first word to 0 in buffer3 and buffer4.

TXDMA bit in the SWPMI_CR register will be cleared by hardware as soon as the number of data bytes in the payload is read as 0 in the least significant byte of the first word.

Figure 691. SWPMI Multi software buffer mode transmission

```
32-bit word

DMA2_CMAR2

Frame 1: TFL=8
D2 D1 D0 TFL
D6 D5 D4 D3
D7

Frame 2: TFL=18
D2 D1 D0 TFL
D6 D5 D4 D3
D10 D9 D8 D7
D14 D13 D12 D11
D17 D16 D15

Frame 3: TFL=30
D2 D1 D0 TFL
D6 D5 D4 D3
D10 D9 D8 D7
D14 D13 D12 D11
D18 D17 D16 D15
D22 D21 D20 D19
D26 D25 D24 D23
D29 D28 D27 D26
D30 D31 D32 D33

Frame 4: TFL=20
D2 D1 D0 TFL
D6 D5 D4 D3
D10 D9 D8 D7
D14 D13 D12 D11
D18 D17 D16 D15
D18

RAM
```
53.3.9 Reception procedure

Before starting any frame reception, the user must activate the SWP (refer to Section 53.3.3: SWP initialization and activation).

Once SWPACT bit is set in the SWPMI_CR register, a RESUME from slave state sets the SRF flag in the SWPMI_ISR register and automatically enables the SWPMI for the frame reception.

If the SWP bus is already in the ACTIVATED state (for example because a frame transmission is ongoing), the SWPMI core does not need any RESUME by slave state, and the reception can take place immediately.

There are several possible software implementations for a frame reception:

- No software buffer mode,
- Single software buffer mode,
- Multi software buffer mode.

The software buffer usage requires the use of a DMA channel to transfer data from the receive data register in the SWPMI peripheral to the software buffer in the RAM memory.

No software buffer mode

This mode does not require the use of DMA. The SWP frame reception handling is done by polling status flags in the main loop or inside the SWPMI interrupt routine. There is a 32-bit receive data register (SWPMI_RDR) in the SWPMI, allowing to receive up to 4 bytes before reading this register.

The No software buffer mode is selected by resetting RXDMA bit in the SWPMI_CR register.

Once a Start of frame (SOF) is received, the following bytes (payload) are stored in the SWPMI_RDR register. Once the SWPMI_RDR is full, the RXNE flag is set in SWPMI_ISR and an interrupt is generated if RIE bit is set in SWPMI_IER register. The user can read the SWPMI_RDR register and the RXNE flag is cleared automatically when the software is reading the SWPMI_RDR register.

Once the complete frame has been received, including the CRC and the End of frame (EOF), both RXNE and RXBFF flags are set in the SWPMI_ISR register. The user must read the last byte(s) of the payload in the SWPMI_RDR register and set CRXBFF flag in SWPMI_ICR in order to clear the RXBFF flag. The number of data bytes in the payload is available in the SWPMI_RFL register. Again, the RXNE flag is reset automatically when the software is reading the SWPMI_RDR register (refer to Figure 692: SWPMI No software buffer mode reception).

Reading the SWPMI_RDR register while RXNE is cleared will return 0.
Single software buffer mode

This mode allows to receive a complete SWP frame without any CPU intervention using the DMA. The DMA transfers received data from the 32-bit SWPMI_RDR register to the RAM memory, and the software can poll the end of the frame reception using the SWPMI_RBFF flag.

The Single software buffer mode is selected by setting RXDMA bit and clearing RXMODE bit in the SWPMI_CR register.

The DMA must be configured as follows:

The DMA channel or stream must be configured in following mode (refer to DMA section):
- memory to memory mode disabled,
- memory increment mode enabled,
- memory size set to 32-bit,
- peripheral size set to 32-bit,
- peripheral increment mode disabled,
- circular mode disabled,
- data transfer direction set to read from peripheral,
- the number of words to be transfered must be set to 8,
- the source address is the SWPMI_RDR register,
- the destination address is the SWP frame buffer in RAM.

Then the user must:
1. Set RXDMA bit in the SWPMI_CR register
2. Set RXBFIE bit in the SWPMI_IER register
3. Enable stream or channel in DMA module.

A DMA request is issued by SWPMI when RXNE flag is set in SWPMI_ISR. The RXNE flag is cleared automatically when the DMA is reading the SWPMI_RDR register.
In the SWPMI interrupt routine, the user must check RXBFF bit in the SWPMI_ISR register. If it is set, the user must:

1. Disable stream or channel in DMA module
2. Read the number of bytes in the received frame payload in the SWPMI_RFL register
3. Read the frame payload in the RAM buffer
4. Enable stream or channel in DMA module
5. Set CRXBFF bit in the SWPMI_ICR register to clear RXBFF flag (refer to Figure 693: SWPMI single software buffer mode reception).

**Figure 693. SWPMI single software buffer mode reception**

| SWP input | SOF | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9 | D10 | D11 | D12 | D13 | CRC | SOF |
|-----------|-----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|
| Internal buffer | **** | D3-02-01-00 | 07-06-05-04 | 011-010-09-08 | x=013-012 |
| SWPMI_RDR | **** | D3-02-01-00 | 07-06-05-04 | 011-010-09-08 | x=013-012 |
| SWPMI_RFL | x | x | x | x | x | x | x | x | x | x | x | x | x | x | x | x |
| TCF | set by HW, cleared by SW |
| RXNE | set by HW, cleared by DMA |
| RXBF | set by HW, cleared by SW |
| SUSPEND | set by HW |

Multi software buffer mode

This mode allows to work with several frame buffers in the RAM memory, in order to ensure a continuous reception, keeping a very low CPU load, using the DMA. The frame payloads are stored in the RAM memory, together with the frame status flags. The software can check the DMA counters and status flags at any time to handle the received SWP frames in the RAM memory.

The Multi software buffer mode must be used in combination with the DMA in circular mode.

The Multi software buffer mode is selected by setting both RXDMA and RXMODE bits in SWPMI_CR register.
In order to work with n reception buffers in RAM, the DMA channel or stream must be configured in following mode (refer to DMA section):

- memory to memory mode disabled,
- memory increment mode enabled,
- memory size set to 32-bit,
- peripheral size set to 32-bit,
- peripheral increment mode disabled,
- circular mode enabled,
- data transfer direction set to read from peripheral,
- the number of words to be transferred must be set to 8 x n (8 words per buffer),
- the source address is the SWPMI_TDR register,
- the destination address is the buffer1 address in RAM

Then the user must:

1. Set RXDMA in the SWPMI_CR register
2. Set RXBFIE in the SWPMI_IER register
3. Enable stream or channel in the DMA module.

In the SWPMI interrupt routine, the user must check RXBFF in the SWPMI_ISR register. If it is set, the user must set CRXBFF bit in the SWPMI_ICR register to clear RXBFF flag and the user can read the first frame payload received in the first buffer (at the RAM address set in DMA2_CMAR1).

The number of data bytes in the payload is available in bits [23:16] of the last 8th word.

In the next SWPMI interrupt routine occurrence, the user will read the second frame received in the second buffer (address set in DMA2_CMAR1 + 8), and so on (refer to Figure 694: SWPMI Multi software buffer mode reception).

In case the application software cannot ensure to handle the SMPMI interrupt before the next frame reception, each buffer status is available in the most significant byte of the 8th buffer word:

- The CRC error flag (equivalent to RXBERF flag in the SWPMI_ISR register) is available in bit 24 of the 8th word. Refer to Section 53.3.10: Error management for an CRC error description.
- The receive overrun flag (equivalent to RXOVRF flag in the SWPMI_ISR register) is available in bit 25 of the 8th word. Refer to Section 53.3.10: Error management for an overrun error description.
- The receive buffer full flag (equivalent to RXBFF flag in the SWPMI_ISR register) is available in bit 26 of the 8th word.

In case of a CRC error, both RXBFF and RXBERF flags are set, thus bit 24 and bit 26 are set.

In case of an overrun, an overrun flag is set, thus bit 25 is set. The receive buffer full flag is set only in case of an overrun during the last word reception; then, both bit 25 and bit 26 are set for the current and the next frame reception.

The software can also read the DMA counter (number of data to transfer) in the DMA registers in order to retrieve the frame which has already been received and transferred into the RAM memory through DMA. For example, if the software works with 4 reception buffers,
and if the DMA counter equals 17, it means that two buffers are ready for reading in the RAM area.

In Multi software buffer reception mode, if the software is reading bits 24, 25 and 26 of the 8th word, it does not need to clear RXBERF, RXOVRF and RXBFF flags after each frame reception.

Figure 694. SWPMI Multi software buffer mode reception

### 53.3.10 Error management

#### Underrun during payload transmission

During the transmission of the frame payload, a transmit underrun is indicated by the TXUNRF flag in the SWPMI_ISR register. An interrupt is generated if TXBUNREIE bit is set in the SWPMI_IER register.

If a transmit underrun occurs, the SWPMI stops the payload transmission and sends a corrupted CRC (the first bit of the first CRC byte sent is inverted), followed by an EOF. If DMA is used, TXDMA bit in the SWPMI_CR register is automatically cleared.
Any further write to the SWPMI_TDR register while TXUNRF is set will be ignored. The user must set CTXUNRF bit in the SWPMI_ICR register to clear TXUNRF flag.

Overrun during payload reception

During the reception of the frame payload, a receive overrun is indicated by RXOVRF flag in the SWPMI_ISR register. If a receive overrun occurs, the SWPMI does not update SWPMI_RDR with the incoming data. The incoming data will be lost.

The reception carries on up to the EOF and, if the overrun condition disappears, the RXBFF flag is set. When RXBFF flag is set, the user can check the RXOVRF flag. The user must set CRXOVRF bit in the SWPMI_ICR register to clear RXBOVRF flag.

If the user wants to detect the overrun immediately, RXBOVREIE bit in the SWPMI_IER register can be set in order to generate an interrupt as soon as the overrun occurs.

The RXOVRF flag is set at the same time as the RXNE flag, two SWPMI_RDR reads after the overrun event occurred. It indicates that at least one received byte was lost, and the loaded word in SWPMI_RDR contains the bytes received just before the overrun.

In Multi software buffer mode, if RXOVRF flag is set for the last word of the received frame, then the overrun bit (bit 25 of the 8th word) is set for both the current and the next frame.

CRC error during payload reception

Once the two CRC bytes have been received, if the CRC is wrong, the RXBERF flag in the SWPMI_ISR register is set after the EOF reception. An interrupt is generated if RXBEIE bit in the SWPMI_IER register is set (refer to Figure 695: SWPMI single buffer mode reception with CRC error). The user must set CRXBERF bit in SWPMI_ICR to clear RXBERF flag.

![Figure 695. SWPMI single buffer mode reception with CRC error](image)

Missing or corrupted stuffing bit during payload reception

When a stuffing bit is missing or is corrupted in the payload, RXBERF and RXBFF flags are set in SWPMI_ISR after the EOF reception.
Corrupted EOF reception

Once an SOF has been received, the SWPMI accumulates the received bytes until the reception of an EOF (ignoring any possible SOF). Once an EOF has been received, the SWPMI is ready to start a new frame reception and waits for an SOF.

In case of a corrupted EOF, RXBERF and RXBFF flags will be set in the SWPMI_ISR register after the next EOF reception.

Note: In case of a corrupted EOF reception, the payload reception carries on, thus the number of bytes in the payload might get the value 31 if the number of received bytes is greater than 30. The number of bytes in the payload is read in the SWPMI_RFL register or in bits [23:16] of the 8th word of the buffer in the RAM memory, depending on the operating mode.

53.3.11 Loopback mode

The loopback mode can be used for test purposes. The user must set LPBK bit in the SWPMI_CR register in order to enable the loopback mode.

When the loopback mode is enabled, SWPMI_TX and SWPMI_RX signals are connected together. As a consequence, all frames sent by the SWPMI will be received back.

53.4 SWPMI low-power modes

Table 443. Effect of low-power modes on SWPMI

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>No effect. SWPMI interrupts cause the device to exit the Sleep mode.</td>
</tr>
<tr>
<td>Stop</td>
<td>A RESUME from SUSPENDED mode issued by the slave can wake up the device from Stop mode if the swpmi_ker_ck is HSI (refer to Section 53.3.1: SWPMI block diagram).</td>
</tr>
<tr>
<td>Standby</td>
<td>The SWPMI is stopped.</td>
</tr>
</tbody>
</table>
53.5 SWPMI interrupts

All SWPMI interrupts are connected to the NVIC.

To enable the SWPMI interrupt, the following sequence is required:
1. Configure and enable the SWPMI interrupt channel in the NVIC
2. Configure the SWPMI to generate SWPMI interrupts (refer to the SWPMI_IER register).

Table 444. Interrupt control bits

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Exit the Sleep mode</th>
<th>Exit the Stop mode</th>
<th>Exit the Standby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Receive buffer full</td>
<td>RXBFF</td>
<td>RXBFIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
<tr>
<td>Transmit buffer empty</td>
<td>TXBEF</td>
<td>TXBEIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
<tr>
<td>Receive buffer error (CRC error)</td>
<td>RXBERF</td>
<td>RXBEIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
<tr>
<td>Receive buffer overrun</td>
<td>RXOVRF</td>
<td>RXBOVEREIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
<tr>
<td>Transmit buffer underrun</td>
<td>TXUNRF</td>
<td>TXBUNREIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
<tr>
<td>Receive data register not empty</td>
<td>RXNE</td>
<td>RIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
<tr>
<td>Transfer data register full</td>
<td>TXE</td>
<td>TIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
<tr>
<td>Slave resume flag</td>
<td>SRF</td>
<td>SRIE</td>
<td>yes</td>
<td>yes (1)</td>
<td>no</td>
</tr>
<tr>
<td>Transceiver ready flag</td>
<td>RDYF</td>
<td>RDYIE</td>
<td>yes</td>
<td>no</td>
<td>no</td>
</tr>
</tbody>
</table>

1. If HSI is selected for swpmi_ker_ck.
## 53.6 SWPMI registers

Refer to Section 1.2 of the reference manual for a list of abbreviations used in register descriptions.

The peripheral registers can only be accessed by words (32-bit).

### 53.6.1 SWPMI configuration/control register (SWPMI_CR)

Address offset: 0x00

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 11</td>
<td><strong>SWPTEN</strong>: Single wire protocol master transceiver enable</td>
</tr>
<tr>
<td></td>
<td>This bit is used to enable the transceiver and control the SWPMI_IO with SWPMI (refer to Section 53.3.3: SWP initialization and activation).</td>
</tr>
<tr>
<td></td>
<td>0: SPWMI_IO pin is controlled by GPIO controller</td>
</tr>
<tr>
<td></td>
<td>1: SWPMI_IO transceiver is controlled by SWPMI</td>
</tr>
<tr>
<td>Bit 10</td>
<td><strong>DEACT</strong>: Single wire protocol master interface deactivate</td>
</tr>
<tr>
<td></td>
<td>This bit is used to request the SWP DEACTIVATED state. Setting this bit has the same effect as clearing the SWPACT, except that a possible incoming RESUME by slave will keep the SWP in the ACTIVATED state.</td>
</tr>
<tr>
<td>Bits 9:6</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 5</td>
<td><strong>SWPACT</strong>: Single wire protocol master interface activate</td>
</tr>
<tr>
<td></td>
<td>This bit is used to activate the SWP bus (refer to Section 53.3.3: SWP initialization and activation).</td>
</tr>
<tr>
<td></td>
<td>0: SWPMI_IO is pulled down to ground, SWP bus is switched to DEACTIVATED state</td>
</tr>
<tr>
<td></td>
<td>1: SWPMI_IO is released, SWP bus is switched to SUSPENDED state</td>
</tr>
<tr>
<td></td>
<td>To be able to set SWPACT bit, DEACT bit must be have been cleared previously.</td>
</tr>
<tr>
<td>Bit 4</td>
<td><strong>LPBK</strong>: Loopback mode enable</td>
</tr>
<tr>
<td></td>
<td>This bit is used to enable the loopback mode</td>
</tr>
<tr>
<td></td>
<td>0: Loopback mode is disabled</td>
</tr>
<tr>
<td></td>
<td>1: Loopback mode is enabled</td>
</tr>
<tr>
<td></td>
<td><strong>Note</strong>: This bit cannot be written while SWPACT bit is set.</td>
</tr>
<tr>
<td>Bit 3</td>
<td><strong>TXMODE</strong>: Transmission buffering mode</td>
</tr>
<tr>
<td></td>
<td>This bit is used to choose the transmission buffering mode. This bit is relevant only when TXDMA bit is set (refer to Table 445: Buffer modes selection for transmission/reception).</td>
</tr>
<tr>
<td></td>
<td>0: SWPMI is configured in Single software buffer mode for transmission</td>
</tr>
<tr>
<td></td>
<td>1: SWPMI is configured in Multi software buffer mode for transmission.</td>
</tr>
<tr>
<td></td>
<td><strong>Note</strong>: This bit cannot be written while SWPACT bit is set.</td>
</tr>
</tbody>
</table>
Bit 2  **RXMODE**: Reception buffering mode

This bit is used to choose the reception buffering mode. This bit is relevant only when TXDMA bit is set (refer to Table 445: Buffer modes selection for transmission/reception).

- 0: SWPMI is configured in Single software buffer mode for reception
- 1: SWPMI is configured in Multi software buffer mode for reception

**Note:** This bit cannot be written while SWPACT bit is set.

Bit 1  **TXDMA**: Transmission DMA enable

This bit is used to enable the DMA mode in transmission

- 0: DMA is disabled for transmission
- 1: DMA is enabled for transmission

**Note:** TXDMA is automatically cleared if the payload size of the transmitted frame is given as 0x00 (in the least significant byte of TDR for the first word of a frame). TXDMA is also automatically cleared on underrun events (when TXUNRF flag is set in the SWP_ISR register).

Bit 0  **RXDMA**: Reception DMA enable

This bit is used to enable the DMA mode in reception

- 0: DMA is disabled for reception
- 1: DMA is enabled for reception

### Table 445. Buffer modes selection for transmission/reception

<table>
<thead>
<tr>
<th>Buffer mode</th>
<th>No software buffer</th>
<th>Single software buffer</th>
<th>Multi software buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td>RXMODE/TXMODE</td>
<td>x</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>RXDMA/TXDMA</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

#### 53.6.2 SWPMI Bitrate register (SWPMI_BRR)

Address offset: 0x04

Reset value: 0x0000 0001

Bits 31:8  **Reserved**, must be kept at reset value.

Bits 7:0  **BR[7:0]**: Bitrate prescaler

This field must be programmed to set SWP bus bitrate, taking into account the F_{swpmi_ker_ck} programmed in the RCC (Reset and Clock Control), according to the following formula:

F_{swp} = F_{swpmi_ker_ck} / ((BR[7:0]+1)x4)

**Note:** The programmed bitrate must stay within the following range: from 100 kbit/s up to 2 Mbit/s.

**BR[7:0] cannot be written while SWPACT bit is set in the SWPMI_CR register.**
SWPMI Interrupt and Status register (SWPMI_ISR)

Address offset: 0x0C
Reset value: 0x0000 02C2

Bits 31:12 Reserved, must be kept at reset value.

Bit 11 RDYF: Transceiver ready flag
This bit is set by hardware as soon as transceiver is ready. After setting the SWPTEN bit in SWPMI_CR register to enable the SWPMI_IO transceiver, software must wait for this flag to be set before setting the SWPACT bit to activate the SWP bus.
0: Transceiver not ready
1: Transceiver ready

Bit 10 DEACTF: Deactivated flag
This bit is a status flag, acknowledging the request to enter the DEACTIVATED mode.
0: SWP bus is in ACTIVATED or SUSPENDED state
1: SWP bus is in DEACTIVATED state
If a RESUME by slave state is detected by the SWPMI while DEACT bit is set by software, the SRF flag will be set, DEACTF will not be set and SWP will move in ACTIVATED state.

Bit 9 SUSP: Suspend flag
This bit is a status flag, reporting the SWP bus state
0: SWP bus is in ACTIVATED state
1: SWP bus is in SUSPENDED or DEACTIVATED state

Bit 8 SRF: Slave resume flag
This bit is set by hardware to indicate a RESUME by slave detection. It is cleared by software, writing 1 to CSRF bit in the SWPMI_ICR register.
0: No Resume by slave state detected
1: A Resume by slave state has been detected during the SWP bus SUSPENDED state

Bit 7 TCF: Transfer complete flag
This flag is set by hardware as soon as both transmission and reception are completed and SWP is switched to the SUSPENDED state. It is cleared by software, writing 1 to CTCF bit in the SWPMI_ICR register.
0: Transmission or reception is not completed
1: Both transmission and reception are completed and SWP is switched to the SUSPENDED state

Bit 6 TXE: Transmit data register empty
This flag indicates the transmit data register status
0: Data written in transmit data register SWPMI_TDR is not transmitted yet
1: Data written in transmit data register SWPMI_TDR has been transmitted and SWPMI_TDR can be written to again
Bit 5 **RXNE**: Receive data register not empty
This flag indicates the receive data register status
0: Data is not received in the SWPMI_RDR register
1: Received data is ready to be read in the SWPMI_RDR register

Bit 4 **TXUNRF**: Transmit underrun error flag
This flag is set by hardware to indicate an underrun during the payload transmission i.e. SWPMI_TDR has not been written in time by the software or the DMA. It is cleared by software, writing 1 to the CTXUNRF bit in the SWPMI_ICR register.
0: No underrun error in transmission
1: Underrun error in transmission detected

Bit 3 **RXOVRF**: Receive overrun error flag
This flag is set by hardware to indicate an overrun during the payload reception, i.e. SWPMI_RDR has not be read in time by the software or the DMA. It is cleared by software, writing 1 to CRXOVRF bit in the SWPMI_ICR register.
0: No overrun in reception
1: Overrun in reception detected

Bit 2 **RXBERF**: Receive CRC error flag
This flag is set by hardware to indicate a CRC error in the received frame. It is set synchronously with RXBFF flag. It is cleared by software, writing 1 to CRXBERF bit in the SWPMI_ICR register.
0: No CRC error in reception
1: CRC error in reception detected

Bit 1 **TXBEF**: Transmit buffer empty flag
This flag is set by hardware to indicate that no more SWPMI_TDR update is required to complete the current frame transmission. It is cleared by software, writing 1 to CTXBEF bit in the SWPMI_ICR register.
0: Frame transmission buffer no yet emptied
1: Frame transmission buffer has been emptied

Bit 0 **RXBFF**: Receive buffer full flag
This flag is set by hardware when the final word for the frame under reception is available in SWPMI_RDR. It is cleared by software, writing 1 to CRXBF bit in the SWPMI_ICR register.
0: The last word of the frame under reception has not yet arrived in SWPMI_RDR
1: The last word of the frame under reception has arrived in SWPMI_RDR

53.6.4 **SWPMI Interrupt Flag Clear register (SWPMI_ICR)**

Address offset: 0x10
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>F</td>
<td></td>
<td></td>
<td>RF</td>
<td>RF</td>
<td></td>
<td></td>
<td></td>
<td>RF</td>
<td>RF</td>
<td>RF</td>
<td>RF</td>
</tr>
<tr>
<td>rc_w1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rc_w1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rc_w1</td>
<td></td>
<td>rc_w1</td>
<td></td>
</tr>
</tbody>
</table>

RM0433 Rev 8 2359/3353
Bits 31:12 Reserved, must be kept at reset value.

Bit 11  **CRDYF**: Clear transceiver ready flag
- Writing 1 to this bit clears the RDYF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

Bits 10:9 Reserved, must be kept at reset value.

Bit 8  **CSRF**: Clear slave resume flag
- Writing 1 to this bit clears the SRF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

Bit 7  **CTCF**: Clear transfer complete flag
- Writing 1 to this bit clears the TCF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

Bits 6:5 Reserved, must be kept at reset value.

Bit 4  **CTXUNRF**: Clear transmit underrun error flag
- Writing 1 to this bit clears the TXUNRF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

Bit 3  **CRXOVRF**: Clear receive overrun error flag
- Writing 1 to this bit clears the RXBOCREF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

Bit 2  **CRXBERF**: Clear receive CRC error flag
- Writing 1 to this bit clears the RXBERF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

Bit 1  **CTXBEF**: Clear transmit buffer empty flag
- Writing 1 to this bit clears the TXBEF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

Bit 0  **CRXBF**: Clear receive buffer full flag
- Writing 1 to this bit clears the RXBFF flag in the SWPMI_ISR register
- Writing 0 to this bit does not have any effect

### 53.6.5  SWPMI Interrupt Enable register (SMPMI_IER)

Address offset: 0x14

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

2360/3353  RM0433 Rev 8
Bits 31:12 Reserved, must be kept at reset value.

Bit 11 **RDYIE**: Transceiver ready interrupt enable
0: Interrupt is inhibited
1: A SWPMI interrupt is generated whenever RDYF flag is set in the SWPMI_ISR register

Bits 10:9 Reserved, must be kept at reset value.

Bit 8 **SRIE**: Slave resume interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever SRF flag is set in the SWPMI_ISR register

Bit 7 **TCIE**: Transmit complete interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever TCF flag is set in the SWPMI_ISR register

Bit 6 **TIE**: Transmit interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever TXE flag is set in the SWPMI_ISR register

Bit 5 **RIE**: Receive interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever RXNE flag is set in the SWPMI_ISR register

Bit 4 **TXUNREIE**: Transmit underrun error interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever TXBUNRF flag is set in the SWPMI_ISR register

Bit 3 **RXOVREIE**: Receive overrun error interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever RXBOVRF flag is set in the SWPMI_ISR register

Bit 2 **RXBEIE**: Receive CRC error interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever RXBERF flag is set in the SWPMI_ISR register

Bit 1 **TXBEIE**: Transmit buffer empty interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever TXBEF flag is set in the SWPMI_ISR register

Bit 0 **RXBFIE**: Receive buffer full interrupt enable
0: Interrupt is inhibited
1: An SWPMI interrupt is generated whenever RXBFF flag is set in the SWPMI_ISR register
53.6.6  SWPMI Receive Frame Length register (SWPMI_RFL)

Address offset: 0x18
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

**Bits 31:5**  Reserved, must be kept at reset value.

**Bits 4:0**  **RFL[4:0]:** Receive frame length

RFL[4:0] is the number of data bytes in the payload of the received frame. The two least significant bits RFL[1:0] give the number of relevant bytes for the last SWPMI_RDR register read.

53.6.7  SWPMI Transmit data register (SWPMI_TDR)

Address offset: 0x1C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

**Bits 31:0**  **TD[31:0]:** Transmit data

Contains the data to be transmitted.

Writing to this register triggers the SOF transmission or the next payload data transmission, and clears the TXE flag.

53.6.8  SWPMI Receive data register (SWPMI_RDR)

Address offset: 0x20
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

**Bits 31:16**  **RD[31:16]:**

**Bits 15:0**  **RD[15:0]:**
Bits 31:0 **RD[31:0]:** received data
Contains the received data
Reading this register is clearing the RXNE flag.

### 53.6.9 SWPMI Option register (SWPMI_OR)

Address offset: 0x24
Reset value: 0x0000 0000

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |  9 |  8 |  7 |  6 |  5 |  4 |  3 |  2 |  1 |  0 |
| rw | rw |

Bits 31:2 Reserved, must be kept at reset value.

#### Bit 1 **SWP_CLASS:** SWP class selection
This bit is used to select the SWP class (refer to Section 53.3.3: SWP initialization and activation).

- 0: Class C: SWPMI_IO uses directly VDD voltage to operate in class C. This configuration must be selected when VDD is in the range [1.62 V to 1.98 V]
- 1: Class B: SWPMI_IO uses an internal voltage regulator to operate in class B. This configuration must be selected when VDD is in the range [2.70 V to 3.30 V]

#### Bit 0 **SWP_TBYP:** SWP transceiver bypass
This bit is used to bypass the internal transceiver (SWPMI_IO), and connect an external transceiver.

- 0: Internal transceiver is enabled. The external interface for SWPMI is SWPMI_IO (SWPMI_RX, SWPMI_TX and SWPMI_SUSPEND signals are not available on GPIOs)
- 1: Internal transceiver is disabled. SWPMI_RX, SWPMI_TX and SWPMI_SUSPEND signals are available as alternate function on GPIOs. This configuration is selected to connect an external transceiver
### SWPMI register map and reset value table

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>SWPMI_CR</td>
<td>0x00</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x04</td>
<td>SWPMI_BRR</td>
<td>0x04</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x08</td>
<td>RESERVED</td>
<td>0x08</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x0C</td>
<td>SWPMI_ISR</td>
<td>0x0C</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x10</td>
<td>SWPMI_ICR</td>
<td>0x10</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x14</td>
<td>SWPMI_IER</td>
<td>0x14</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x18</td>
<td>SWPMI_RFL</td>
<td>0x18</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x1C</td>
<td>SWPMI_TDR</td>
<td>0x1C</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x20</td>
<td>SWPMI_RDR</td>
<td>0x20</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x24</td>
<td>SWPMI_OR</td>
<td>0x24</td>
<td>Reset value</td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
54 Management data input/output (MDIOS)

54.1 MDIOS introduction

An MDIO bus can be useful in systems where a master chip needs to manage (configure and get status data from) one or multiple slave chips. The bus protocol uses only two signals:

- MDC: the management data clock
- MDIO: the data line carrying the opcode (write or read), the slave (port) address, the MDIOS register address, and the data

In each transaction, the master either reads the contents of an MDIOS register in one of its slaves, or it writes data to an MDIOS register in one of its slaves.

The MDIOS peripheral serves as a slave interface to a MDIO bus. A MDIO master can use the MDC/MDIO lines to write and read 32 16-bit MDIOS registers, which are held in the MDIOS. These MDIOS registers are managed by the firmware. This allows the MDIO master to configure the application running on the STM32 and get status information from it.

The MDIOS can operate in Stop mode, optionally waking up the STM32 if the MDIO master performs a read or a write to one of its MDIOS registers.

54.2 MDIOS main features

The MDIOS includes the following features:

- 32 MDIOS register addresses, each of which is managed using separate input and output data registers:
  - 32 x 16-bit firmware read/write, MDIOS read-only output data registers
  - 32 x 16-bit firmware read-only, MDIOS write-only input data registers
- Configurable slave (port) address
- Independently maskable interrupts/events:
  - MDIOS register write
  - MDIOS register read
  - MDIOS protocol error
- Able to operate in and wake up from Stop mode
54.3  MDIOS functional description

54.3.1  MDIOS block diagram

Figure 696. MDIOS block diagram

54.3.2  MDIOS pins and internal signals

Table 447 lists the MDIOS inputs and output signals connected to package pins or balls, while Table 448 shows the internal PWR signals.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MDIOS_MDC</td>
<td>Digital input</td>
<td>MDIO master clock</td>
</tr>
<tr>
<td>MDIOS_MDIO</td>
<td>Digital input/output</td>
<td>MDIO signal (opcode, address, input/output data)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>mdios_wkup</td>
<td>Digital output</td>
<td>MDIOS wake-up signal</td>
</tr>
<tr>
<td>mdios_it</td>
<td>Digital output</td>
<td>MDIOS interrupt signal</td>
</tr>
<tr>
<td>mdios_pclk</td>
<td>Digital input</td>
<td>APB clock</td>
</tr>
</tbody>
</table>

54.3.3  MDIOS protocol

The MDIOS protocol uses two signals:
- MDIOS_MDC: the clock, always driven by the master
- MDIOS_MDIO: signal carrying the opcode, address, and bidirectional data
Each transaction is performed using a frame, which contains 32 bits (each passed serially):

- 14 control bits, driven by the master
  - 2 start bits: always 01
  - 2 opcode bits: read = 10, write = 01
  - 5 port address bits, indicating which slave device is being addressed
  - 5 MDIOS register address bits, up to 32 MDIOS registers can be addressed in each slave
- 2 turnaround state bits
  - On write operations, the master drives 10
  - On read operations, the first bit is high-impedance, and the second bit is driven by the slave to 0
- 16 data bits
  - On write operations, data written to slave MDIOS register is driven by the master
  - On read operations, data read from slave MDIOS register is driven by the slave

Each frame is usually preceded by a preamble, where the MDIO stays at one for 32 MDC clocks. The master can continue to keep MDIO at one, indicating the idle condition, when it has no frame to send.

When MDIO signal is driven by the master, MDIOS samples it using the rising edge of MDC. When MDIOS drives MDIO, the output changes on the rising edge of MDC.

![Figure 697. MDIO protocol write frame waveform](image)

![Figure 698. MDIO protocol read frame waveform](image)

### 54.3.4 MDIOS enabling and disabling

The MDIOS is enabled by setting the EN bit in MDIOS.CR. When EN = 1, the MDIOS monitors the MDIO bus and service frames addressed to one of its MDIOS registers.

When the MDIOS is enabled (setting EN to one), the same write operation to MDIOS_CR must properly set the PORT_ADDRESS[4:0] field to indicate the slave port address. A frame is ignored by the MDIOS if its port address is not the same as PORT_ADDRESS[4:0] (presumably intended for another slave).
When EN = 0, the MDIOS ignores the frames being transmitted on the MDC/MDIO lines, and the IP is in a reduced consumption mode. Clearing EN also clears all of the DIN registers. If EN is cleared while the MDIOS is driving read data, it immediately releases the bus and does not drive the rest of the data. If EN is cleared while the MDIOS is receiving a frame, the frame is aborted and the data is lost.

When the MDIOS is enabled, disabled and reenabled, the status flags are not cleared. For a correct operation, the firmware must clear the status flag before reenabling the MDIOS.

54.3.5 MDIOS data

From the point of view of the MDIO master, there are 32 16-bit MDIOS registers in the MDIOS, which can be written and read. In reality, for each MDIOS register ‘x’ there are two sets of registers: MDIOS_DINRx and MDIOS_DOUTRx.

Input data

When the MDIO master transmits a frame, which writes to MDIOS register ‘x’ in the MDIOS, it is MDIOS_DINRx, which is updated with the incoming data. The registers MDIOS_DINR0 to MDIOS_DINR31 can be read by the firmware, but they can be written only by the MDIO master via the MDIO bus.

The contents of MDIOS_DINRx change immediately after the MDC rising edge when the last data bit is sampled.

If the firmware happens to read the contents of MDIOS_DINRx at the moment that it is being updated, there is a possibility that the value read is corrupted (a bit-by-bit cross between the old value and the new value). For this reason, the firmware must assure that two subsequent reads from the same MDIOS_DINRx give the same value and assure that the data is stable when it is read. In the very worst case, the firmware needs to read four times MDIOS_DINRx to:

1. Get the old value
2. Get an incoherent value (when reading at the moment the register changes)
3. Get the new value
4. Confirm the new value

If the firmware uses the WRF interrupt and can guarantee that it reads the MDIOS_DINRx register before any new MDIOS write frame completes, the firmware can perform a single read.

If the MDIO master performs a write operation with a register address, which is greater than 31, the MDIOS ignores the frame (the data is not saved and no flag is set).

Output data

When the MDIOS receives a frame, which requests to read register ‘x’, it returns the value found in MDIOS_DOUTRx. Thus, if the MDIO master expects to read the same value, which it previously wrote to MDIOS register ‘x’, the firmware must copy the data from MDIOS_DINRx to MDIOS_DOUTRx each time new data is written to MDIOS_DINRx. For correct operation, the firmware must copy the data to the MDIOS_DOUTRx register within a preamble (if the master sends preambles before each frame) plus 15 cycles time.

When an MDIOS register is read via the MDIO bus, the MDIOS passes the 16-bit value (from the corresponding MDIOS_DOUTRx) to the MDIOS clock domain during the 15th cycle of the read frame. If the firmware attempts to write MDIOS_DOUTRx while the MDIO
master is currently reading MDIOS register ‘x’, the firmware write operation is ignored if it occurs during the 15th cycle of the frame (during a one-MDC-cycle window). Therefore, **after writing MDIOS_DOUTRx, the firmware must read back the same MDIOS_DOUTRx and confirm that the value was actually written.** If MDIOS_DOUTRx does not contain the value, which was written, the firmware can simply try writing and rereading again.

If the MDIOS frequency is very slow compared to the mdios_pclk frequency, it is better not to tie up the CPU by continuously writing and rereading MDIOS_DOUTRx.

Note: The read flag (RDFx) is set as soon as the MDIOS_DOUTRx DOUT[15:0] value is passed to the MDIOS clock domain. Thus, when a write to MDIOS_DOUTRx is ignored (when the value read back is not the value, which was just written), the firmware can use a read interrupt to know when it is able to write MDIOS_DOUTRx.

Respect the following procedure if the MDC clock is very slow:
1. Write MDIOS_DOUTRx.
2. Assure that all of the read flags are zero (MDIOS_RDFR = 0x0000). Clear the flags if necessary using MDIOS_CRDFR.
3. Read back the same MDIOS_DOUTRx and compare the value with the value, which was written in step 1.
4. If the values are the same, the procedure is done. Otherwise, continue to step 5.
5. Enable read interrupts by setting the RDIE bit in MDIOS_CR1.
6. In the interrupt routine, assure that RDFx is set (no other read flags are set before bit x).
7. There is a 31 cycle + preamble time window (if the master sends a preamble before each frame) to write MDIOS_DOUTRx safely without doing a read-back and compare. If this maximum delay cannot be guaranteed, go back to step 1.

If the MDIO master performs a read operation with a register address, which is greater than 31, the MDIOS returns a data value of all zeros.

### 54.3.6 MDIOS APB frequency
Whenever the firmware reads from MDIOS_DINRx or writes to MDIOS_DOUTRx, the frequency of the APB bus must be at least 1.5 times the MDC frequency. For example, if MDC is at 20 MHz, the APB must be at 30 MHz or faster.

### 54.3.7 Write/read flags and interrupts
When MDIOS register ‘x’ is written via the MDIO bus, the WRFx bit in MDIOS_WRFR is set. WRFx becomes one at the moment that MDIOS_DINRx is updated, which is when the last data bit is sampled on a write frame. An interrupt is generated if WRIEN = 1 (in MDIOS_CR). WRFx is cleared by software by writing 1 to CWRFx (in MDIOS_CWRFR).

When MDIOS register ‘x’ is read via the MDIO bus, the RDFx bit in MDIOS_RDFR is set. RDFx becomes one at the moment that MDIOS_DOUTRx is copied to the MDC clock domain, which is on the 15th cycle of a read frame. An interrupt is generated if RDIEN = 1 (in MDIOS_CR). RDFx is cleared by software by writing 1 to CRDFx (in MDIOS_CRDFR).
54.3.8 MDIOS error management

There are three types of errors with their corresponding error flags:

- Preamble error: PERF (bit 0 of MDIOS_SR)
- Start error: SERF (bit 1 of MDIOS_SR)
- Turnaround error: TERF (bit 2 of MDIOS_SR)

Each error flag is set by hardware when the corresponding error condition occurs. Each flag can be cleared by writing '1' to the corresponding bit in the clear flag register (MDIOS_CLRFR).

An interrupt occurs if any of the three error flags is set while EIE = 1 (MDIOS_CR).

Besides, setting an error flag, the MDIOS performs no action for a frame in which an error is detected: MDIOS_DINRx are not updated and the MDIO line is not forced during the data phase.

For a given frame, errors do not accumulate. For example, if a preamble error is detected, no check is done for a start error or a turnaround error for the rest of the current frame.

When DPC = 0, following a detected error, all new frames, and errors are ignored until a complete full preamble has been detected.

When DPC = 1 (disable preamble check, MDIOS_CR[7]), all frames and new errors are ignored as long as one of the error flags is set. As soon as the error bit is cleared, the MDIOS starts looking for a start sequence. Thus, the application must clear the error flag only when it is sure that no frame is currently in progress. Otherwise, the MDIOS likely misinterprets the bits being sent and becomes desynchronized with the master.

Preamble errors

A preamble error occurs when a start sequence begins (with MDIO sampled at 0) without being immediately preceded by a preamble (MDIO sampled at 1 for at least 32 consecutive clocks).

Preamble errors are not reported after the MDIOS is first enabled (EN = 1 in MDIOS_CR) until after a full preamble is received. This is to avoid an error condition when the peripheral frame detection is enabled while a preamble or frame is already in progress. In this case, the MDIOS ignores the first frame (since it did not first detect a full preamble), but does not set PERF.

If the DPC bit (disable preamble check, MDIOS_CR[7]) is set, the MDIO master can send frames without preceding preambles and no preamble error is signaled. When DPC = 1, the application must assure that the master is not in the process of sending a frame at the moment that the MDIOS is enabled (EN is set). Otherwise, the slave might become desynchronized with the master.

Start errors

A start error occurs when an illegal start sequence occurs or if an illegal command is given. The start sequence must always be 01, and the command must be either 01 (write) or 10 (read).

As with preamble errors, start errors are not reported until after a full preamble is received.
Turnaround errors

A turnaround error occurs when an error is detected in the turnaround bits of write frames. The 15th bit of the write frame must be 1 and the 16th bit must be 0.

Turnaround errors are only reported after a full preamble is received, there is no start error, the port address in the current frame matches, and the register address is in the supported range 0 to 31.

54.3.9 MDIOS in Stop mode

The MDIOS can operate in Stop mode, responding to all reads, performing all writes, and causing the STM32 to wake up from Stop mode on MDIOS interrupts.

54.3.10 MDIOS interrupts

There is a single interrupt vector for the three types of interrupts (write, read, and error). Any of these interrupt sources can wake the STM32 up from Stop mode. All interrupt flags need to be cleared in order to clear the interrupt line.

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Write interrupt</td>
<td>WRF[31:0]</td>
<td>WRIE</td>
</tr>
<tr>
<td>Read interrupt</td>
<td>RDF[31:0]</td>
<td>RDIE</td>
</tr>
<tr>
<td>Error interrupt</td>
<td>PERF (preamble), SERF (start), TERF (turnaround)</td>
<td>EIE</td>
</tr>
</tbody>
</table>

54.4 MDIOS registers

54.4.1 MDIOS configuration register (MDIOS_CR)

Address offset: 0x000
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:13 Reserved, must be kept at reset value.

Bits 12:8 PORT_ADDRESS[4:0]: slave address
Can be written only when the peripheral is disabled (EN = 0).
If the address given by the MDIO master matches PORT_ADDRESS[4:0], the MDIOS services the frame. Otherwise, the frame is ignored.
Bit 7 **DPC**: disable preamble check
- 0: MDIO master must give preamble before each frame.
- 1: MDIO master can send each frame without a preceding preamble, and the MDIOS does not signal a preamble error.

**Note**: When this bit is set, the application must be sure that no frame is currently in progress when the MDIOS is enabled. Otherwise, the MDIOS can become desynchronized with the master.
This bit cannot be changed unless EN = 0 (though it can be changed at the same time that EN is being set).

Bits 6:4 Reserved, must be kept at reset value.

Bit 3 **EIE**: error interrupt enable
- 0: Interrupt is disabled.
- 1: Interrupt is enabled.

**Note**: When this bit is set, an interrupt is generated if any of the error flags (PERF, SERF, or TERF in the MDIOS_SR register) is set.

Bit 2 **RDIE**: register read interrupt enable
- 0: Interrupt is disabled.
- 1: Interrupt is enabled.

**Note**: When this bit is set, an interrupt is generated if any of the read flags (RDF[31:0] in the MDIOS_RDFR register) is set.

Bit 1 **WRIE**: register write interrupt enable
- 0: Interrupt is disabled.
- 1: Interrupt is enabled.

**Note**: When this bit is set, an interrupt is generated if any of the read flags (WRF[31:0] in the MDIOS_WRFR register) is set.

Bit 0 **EN**: peripheral enable
- 0: MDIOS is disabled.
- 1: MDIOS is enabled and monitoring the MDIO bus (MDC/MDIO).

### 54.4.2 MDIOS write flag register (MDIOS_WRFR)

**Address offset**: 0x004
**Power-on reset value**: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>WRF[31:16]</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>WRF[15:0]</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
54.4.3 MDIOS clear write flag register (MDIOS_CWRFR)

Address offset: 0x008
Power-on reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>

Bits 31:0 CWRF[31:0]: clear the write flag
Writing 1 to CWRFx clears the WRFx bit in the MDIOS_WRF register.

54.4.4 MDIOS read flag register (MDIOS_RDFR)

Address offset: 0x00C
Power-on reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 RDF[31:0]: read flags for MDIOS registers 0 to 31.
Each bit is set by hardware when the MDIO master performs a read from the corresponding MDIOS register. An interrupt is generated if RDIE (in MDIOS_CR) is set.
Each bit is cleared by software by writing one to the corresponding CRDF bit in the MDIOS_CRDFR register.
For RDFx:
0: MDIOS register x is not read by the MDIO master.
1: MDIOS register x is read by the MDIO master.
54.4.5 **MDIOS clear read flag register (MDIOS\_CRDFR)**

Address offset: 0x010  
Power-on reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>CRDF[31:16]</th>
<th>CRDF[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>

Bits 31:0 **CRDF\[31:0\]**: clear the read flag  
Writing 1 to CRDFx clears the RDFx bit in the MDIOS\_RDF register.

54.4.6 **MDIOS status register (MDIOS\_SR)**

Address offset: 0x014  
Power-on reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>SR[31:0]</th>
<th>TERF</th>
<th>SERF</th>
<th>PERF</th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>

Bits 31:3 **Reserved, must be kept at reset value.**

- **Bit 2 TERF**: turnaround error flag  
  - 0: No turnaround error has occurred.  
  - 1: A turnaround error has occurred.  
  
  *Note*: Writing 1 to CTERF (MDIOS\_CLRFR) clears this bit.

- **Bit 1 SERF**: start error flag  
  - 0: No start error has occurred.  
  - 1: A start error has occurred.  
  
  *Note*: Writing 1 to CSERF (MDIOS\_CLRFR) clears this bit.

- **Bit 0 PERF**: preamble error flag  
  - 0: No preamble error has occurred.  
  - 1: A preamble error has occurred.  
  
  *Note*: Writing 1 to CPERF (MDIOS\_CLRFR) clears this bit.  
  
  *This bit is not set if DPC (disable preamble check, MDIOS\_CR[7]) is set.*
54.4.7 MDIOS clear flag register (MDIOS_CLRFR)

Address offset: 0x018
Power-on reset value: 0x0000 0000
Reads on this register returns all zeros.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CTERF</td>
<td>CSERF</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 CTERF: clear the turnaround error flag
Writing 1 to this bit clears the TERF flag (in MDIOS_SR).
When DPC = 1 (MDIOS_CR[7]), the TERF flag must be cleared only when there is not a frame already in progress.

Bit 1 CSERF: clear the start error flag
Writing 1 to this bit clears the SERF flag (in MDIOS_SR).
When DPC = 1 (MDIOS_CR[7]), the SERF flag must be cleared only when there is not a frame already in progress.

Bit 0 CPERF: clear the preamble error flag
Writing 1 to this bit clears the PERF flag (in MDIOS_SR).

54.4.8 MDIOS input data register x (MDIOS_DINRx)

Address offset: 0x100 + 0x4 * x, (x = 0 to 31)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DIN[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 DIN[15:0]: input data received from MDIO master during write frames
This field is written by hardware with the 16-bit data received in a write frame, which is addressed to MDIOS register x.
54.4.9  MDIOS output data register x (MDIOS_DOUTR\textsubscript{x})

Address offset: 0x180 + 0x4 \times x, (x = 0 to 31)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Address offset: 0x180 + 0x4 \times x, (x = 0 to 31)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset value: 0x0000 0000</td>
</tr>
</tbody>
</table>

54.4.10  MDIOS register map

Table 450. MDIOS register map and reset values

| Offset  | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000   | MDIOS\_CR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x004   | MDIOS\_WRFR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x008   | MDIOS\_CWRFR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x00C   | MDIOS\_RDFR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x010   | MDIOS\_CRDFR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x014   | MDIOS\_SR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x018   | MDIOS\_CLRFR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x01C-  | Reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFC   | Reserved      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x100 + | MDIOS\_DINRx |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| x*4 \times | Last address: |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x17C   | MDIOS\_DINRx |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **DOUT[15:0]**: output data sent to MDIO master during read frames
This field is written by software. These 16 bits are serially output on the MDIO bus during read frames, which address the MDIOS register x.
Refer to Section 2.3 for the register boundary addresses.
55 Secure digital input/output MultiMediaCard interface (SDMMC)

55.1 SDMMC main features

The SD/SDIO, embedded MultiMediaCard (eMMC) host interface (SDMMC) provides an interface between the AHB bus and SD memory cards, SDIO cards and eMMC devices.

The MultiMediaCard system specifications are available through the MultiMediaCard Association website at www.jedec.org, published by the MMCA technical committee.

SD memory card and SD I/O card system specifications are available through the SD card Association website at www.sdcard.org.

The SDMMC features include the following:

- Compliance with *Embedded MultiMediaCard System Specification Version 4.51*. Card support for three different databus modes: 1-bit (default), 4-bit and 8-bit. (HS200 SDMMC_CK speed limited to maximum allowed I/O speed)

- Full compatibility with previous versions of MultiMediaCards (backward compatibility).

- Full compliance with *SD memory card specifications version 4.1*. (SDR104 SDMMC_CK speed limited to maximum allowed I/O speed, SPI mode and UHS-II mode not supported).

- Full compliance with *SDIO card specification version 4.0*. Card support for two different databus modes: 1-bit (default) and 4-bit. (SDR104 SDMMC_CK speed limited to maximum allowed I/O speed, SPI mode and UHS-II mode not supported).

- Data transfer up to 208 Mbyte/s for the 8-bit mode. (depending maximum allowed I/O speed).

- Data and command output enable signals to control external bidirectional drivers.

The MultiMediaCard/SD bus connects cards to the host.

The current version of the SDMMC supports only one SD/SDIO/eMMC card at any one time and a stack of eMMC.

55.2 SDMMC implementation

<table>
<thead>
<tr>
<th>SDMMC modes/features(1)</th>
<th>SDMMC1</th>
<th>SDMMC2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Variable delay (SDR104, HS200)</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>SDMMC_CKIN</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>SDMMC_CDIR, SDMMC_D0DIR</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>SDMMC_D123DIR</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>MDMA data transfer end</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>MDMA command end</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>MDMA buffer end</td>
<td>X</td>
<td>-</td>
</tr>
</tbody>
</table>
55.3 SDMMC bus topology

Communication over the bus is based on command/response and data transfers.

The basic transaction on the SD/SDIO/eMMC bus is the command/response transaction. These types of bus transaction transfer their information directly within the command or response structure. In addition, some operations have a data token.

Data transfers are done in the following ways:
- Block mode: data block(s) with block size $2^N$ bytes with N in the range 0-14.
- SDIO multibyte mode: single data block with block size range 1-512 bytes
- eMMC Stream mode: continuous data stream

Data transfers to/from eMMC cards are done in data blocks or streams.

**Note:** The Stop Transmission command is not required at the end of a eMMC multiple block read with predefined block count.
Figure 701. SDMMC (multiple) block write operation

Note: The Stop Transmission command is not required at the end of an eMMC multiple block write with predefined block count.

Note: The SDMMC does not send any data as long as the Busy signal is asserted (SDMMC_D0 pulled low).

Figure 702. SDMMC (sequential) stream read operation

Figure 703. SDMMC (sequential) stream write operation

Stream data transfer operates only in a 1-bit wide bit bus configuration on SDMMC_D0 in single data rate modes (DS, HS, and SDR).
55.4 SDMMC operation modes

Table 452. SDMMC operation modes SD and SDIO

<table>
<thead>
<tr>
<th>SDIO Bus Speed modes(^{(1)(2)})</th>
<th>Max Bus Speed (^{(3)}) ([\text{Mbyte/s}])</th>
<th>Max Clock frequency (^{(4)}) ([\text{MHz}])</th>
<th>Signal Voltage ([\text{V}])</th>
</tr>
</thead>
<tbody>
<tr>
<td>DS (Default Speed)</td>
<td>12.5</td>
<td>25</td>
<td>3.3</td>
</tr>
<tr>
<td>HS (High Speed)</td>
<td>25</td>
<td>50</td>
<td>3.3</td>
</tr>
<tr>
<td>SDR12</td>
<td>12.5</td>
<td>25</td>
<td>1.8</td>
</tr>
<tr>
<td>SDR25</td>
<td>25</td>
<td>50</td>
<td>1.8</td>
</tr>
<tr>
<td>DDR50</td>
<td>50</td>
<td>50</td>
<td>1.8</td>
</tr>
<tr>
<td>SDR50</td>
<td>50</td>
<td>100</td>
<td>1.8</td>
</tr>
<tr>
<td>SDR104</td>
<td>104</td>
<td>208</td>
<td>1.8</td>
</tr>
</tbody>
</table>

1. SDR single data rate signaling.
2. DDR double data rate signaling. (data is sampled on both SDMMC_CK clock edges).
3. SDIO bus speed with 4bit bus width.
4. Maximum frequency depending on maximum allowed I/O speed.

SDR104 mode requires variable delay support using sampling point tuning. The use of variable delay is optional for SDR50 mode.

Table 453. SDMMC operation modes eMMC

<table>
<thead>
<tr>
<th>eMMC bus speed modes (^{(1)(2)})</th>
<th>Max bus speed (^{(3)}) ([\text{Mbyte/s}])</th>
<th>Max clock frequency (^{(4)}) ([\text{MHz}])</th>
<th>Signal voltage ([\text{V}]) (^{(5)})</th>
</tr>
</thead>
<tbody>
<tr>
<td>Legacy compatible</td>
<td>26</td>
<td>26</td>
<td>3/1.8/1.2V</td>
</tr>
<tr>
<td>High speed SDR</td>
<td>52</td>
<td>52</td>
<td>3/1.8/1.2V</td>
</tr>
<tr>
<td>High speed DDR</td>
<td>104</td>
<td>52</td>
<td>3/1.8/1.2V</td>
</tr>
<tr>
<td>High speed HS200</td>
<td>200</td>
<td>200</td>
<td>1.8/1.2V</td>
</tr>
</tbody>
</table>

1. SDR single data rate signaling.
2. DDR double data rate signaling. (data is sampled on both SDMMC_CK clock edges).
3. eMMC bus speed with 8bit bus width.
4. Maximum frequency depending on maximum allowed I/O speed.
5. Supported signal voltage level depends on I/O port characteristics, refer to device datasheet.

HS200 mode requires variable delay support using sampling point tuning.
55.5 SDMMC functional description

The SDMMC consists of four parts:
- The AHB slave interface accesses the SDMMC adapter registers, and generates interrupt signals and IDMA control signals.
- The SDMMC adapter block provides all functions specific to the eMMC/SD/SD I/O card such as the clock generation unit, command and data transfer.
- The internal DMA (IDMA) block with its AHB master interface.
- A delay block (DLYB) taking care of the receive data sample clock alignment. The delay block is NOT part of the SDMMC. A delay block is mandatory when supporting SDR104 or HS200.

55.5.1 SDMMC block diagram

*Figure 704* shows the SDMMC block diagram.

![SDMMC block diagram](image)

**Figure 704. SDMMC block diagram**

55.5.2 SDMMC pins and internal signals

*Table 454* lists the SDMMC internal input/output signals, *Table 455* the SDMMC pins (alternate functions).

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>sdmmc_ker_ck</td>
<td>Digital input</td>
<td>SDMMC kernel clock</td>
</tr>
<tr>
<td>sdmmc_hclk</td>
<td>Digital input</td>
<td>AHB clock</td>
</tr>
<tr>
<td>sdmmc_it</td>
<td>Digital output</td>
<td>SDMMC global interrupt</td>
</tr>
<tr>
<td>sdmmc_dataend_trg</td>
<td>Digital output</td>
<td>SDMMC data end trigger for MDMA</td>
</tr>
<tr>
<td>sdmmc_cmdend_trg</td>
<td>Digital output</td>
<td>SDMMC command end trigger for MDMA</td>
</tr>
</tbody>
</table>
55.5.3 General description

The **SDMMC_D[7:0]** lines have different operating modes:

- By default, SDMMC_D0 line is used for data transfer. After initialization, the host can change the databus width.
- For an eMMC, 1-bit (SDMMC_D0), 4-bit (SDMMC_D[3:0]) or 8-bit (SDMMC_D[7:0]) data bus widths can be used.
- For an SD or an SDIO card, 1-bit (SDMMC_D0) or 4-bit (SDMMC_D[3:0]) can be used. All data lines operate in push-pull mode.

To allow the connection of an external driver (a voltage switch transceiver), the direction of data flow on the data lines is indicated with I/O direction signals. The **SDMMC_D0DIR** signal indicates the I/O direction for the SDMMC_D0 data line, the **SDMMC_D123DIR** for the SDMMC_D[3:1] data lines.

**SDMMC_CMD** only operates in push-pull mode:

To allow the connection of an external driver (a voltage switch transceiver), the direction of data flow on the SDMMC_CMD line is indicated with the I/O direction signal **SDMMC_CDIR**.

---

**Table 454. SDMMC internal input/output signals (continued)**

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>sdmmc_buffend_trg</td>
<td>Digital output</td>
<td>SDMMC internal DMA buffer end trigger for MDMA</td>
</tr>
<tr>
<td>sdmmc_io_in_ck</td>
<td>Digital input</td>
<td>SD/SDIO/eMMC card feedback clock. This signal is internally connected to the SDMMC_CK pin (for DS and HS modes).</td>
</tr>
<tr>
<td>sdmmc_fb_ck</td>
<td>Digital input</td>
<td>SD/SDIO/eMMC card tuned feedback clock after DLLYB delay block (for SDR50, DDR50, SDR104, HS200)</td>
</tr>
</tbody>
</table>

**Table 455. SDMMC pins**

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDMMC_CK</td>
<td>Digital output</td>
<td>Clock to SD/SDIO/eMMC card</td>
</tr>
<tr>
<td>SDMMC_CKIN</td>
<td>Digital input</td>
<td>Clock feedback from an external driver for SD/SDIO/eMMC card (for SDR12, SDR25, SDR50, DDR50)</td>
</tr>
<tr>
<td>SDMMC_CMD</td>
<td>Digital input/output</td>
<td>SD/SDIO/eMMC card bidirectional command/response signal.</td>
</tr>
<tr>
<td>SDMMC_CDIR</td>
<td>Digital output</td>
<td>SD/SDIO/eMMC card I/O direction indication for the SDMMC_CMD signal.</td>
</tr>
<tr>
<td>SDMMC_D[7:0]</td>
<td>Digital input/output</td>
<td>SD/SDIO/eMMC card bidirectional data lines.</td>
</tr>
<tr>
<td>SDMMC_D0DIR</td>
<td>Digital output</td>
<td>SD/SDIO/eMMC card I/O direction indication for the SDMMC_D0 data line.</td>
</tr>
<tr>
<td>SDMMC_D123DIR</td>
<td>Digital output</td>
<td>SD/SDIO/eMMC card I/O direction indication for the data lines SDMMC_D[3:1].</td>
</tr>
</tbody>
</table>
SDMMC_CK clock to the card originates from sdmmc_ker_ck:

- When the sdmmc_ker_ck clock has 50% duty cycle, it can be used even in bypass mode (CLKDIV = 0).
- When the sdmmc_ker_ck duty cycle is not 50%, the CLKDIV must be used to divide it by 2 or more (CLKDIV > 0).
- The phase relation between the SDMMC_CMD / SDMMC_D[7:0] outputs and the SDMMC_CK can be selected through the NEGEDGE bit. The phase relation depends on the CLKDIV, NEGEDGE, and DDR settings. See Figure 705.

**Figure 705. SDMMC Command and data phase relation**

By default, the sdmmc_io_in_ck feedback clock input is selected for sampling incoming data in the SDMMC receive path. It is derived from the SDMMC_CK pin.

For tuning the phase of the sampling clock to accommodate the receive data timing, the DLYB delay block available on the device can be connected between sdmmc_io_in_ck signal (DLYB input dlyb_in_ck) and sdmmc_fb_ck clock input of SDMMC (DLYB output dlyb_out_ck). Selecting the sdmmc_fb_ck clock input in the receive path then enables using the phase-tuned sampling clock for the incoming data. This is required for SDMMC to support the SDR104 and HS200 operating mode and optional for SDR50 and DDR50 modes.
When using an external driver (a voltage switch transceiver), the SDMMC_CKIN feedback clock input can be selected to sample the receive data.

For an SD/SDIO/eMMC card, the clock frequency can vary between 0 and 208 MHz (limited by maximum I/O speed).

Depending on the selected bus mode (SDR or DDR), one bit or two bits are transferred on SDMMC_D[7:0] lines with each clock cycle. The SDMMC_CMD line transfers only one bit per clock cycle.

55.5.4 SDMMC adapter

The SDMMC adapter (see Figure 704: SDMMC block diagram) is a multimedia/secure digital memory card bus master that provides an interface to a MultiMediaCard stack or to a secure digital memory card. It consists of the following subunits:

- Control unit
- Data transmit path
- Command path
- Data receive path
- Response path
- Receive data path clock multiplexer
- Delay block (DLYB), external to the SDMMC
- Adapter register block
- Data FIFO
- Internal DMA (IDMA)

Note: The adapter registers and FIFO use the AHB clock domain (sdmmc_hclk). The control unit, command path and data transmit path use the SDMMC adapter clock domain (sdmmc_ker_ck). The response path and data receive path use the SDMMC adapter feedback clock domain from the sdmmc_io_in_ck, or SDMMC_CKIN, or from the sdmmc_fb_ck generated by DLYB.

The DLYB delay block on the device can be used in conjunction with the SDMMC adapter, to tune the phase of the sampling clock for incoming data in SDMMC receive mode. It is required for the SDMMC to support the SDR104 and HS200 operating mode and optional for SDR50 and DDR50 modes.

Adapter register block

The adapter register block contains all system control registers, the SDMMC command and response registers and the data FIFO.

This block also generates the signals from the corresponding bit location in the SDMMC Clear register that clear the static flags in the SDMMC adapter.

Control unit

The control unit illustrated in Figure 706, contains the power management functions, the SDMMC_CK clock management with divider, and the I/O direction management.
The power management subunit disables the card bus output signals during the power-off and power-up phases.

There are three power phases:
- power-off
- power-up
- power-on

The clock management subunit uses the sdmmc_ker_ck to generate the SDMMC_CK and provides the division control. It also takes care of stopping the SDMMC_CK for i.e. flow control.

The clock outputs are inactive:
- after reset
- during the power-off or power-up phases
- if the power saving mode (register bit PWRSAV) is enabled and the card bus is in the Idle state for eight clock periods. The clock is stopped eight cycles after both the command/response CPSM and data path DPSM subunits have enter the Idle phase. The clock is restarted when the command/response CPSM or data path DPSM is activated (enabled).

The I/O management subunit takes care of the SDMMC_Dn and SDMMC_CMD I/O direction signals, which controls the external voltage transceiver.

**Command/response path**

The command/response path subunit transfers commands and responses on the SDMMC_CMD line. The command path is clocked on the SDMMC_CK and sends commands to the card,. The response path is clocked on the sdmmc_rx_ck and receives responses from the card.
Command/response path state machine (CPSM)

- When the command register is written to and the enable bit is set, command transfer starts. When the command has been sent the CRC is appended and the command path state machine (CPSM) sets the status flags and:
  - if a response is not required enters the Idle state.
  - If a response is required, it waits for the response.

- When the response is received,
  - for a response with CRC, the received CRC code and the internally generated code are compared, and the appropriate status flag is set according the result.
  - for a response without CRC, no CRC is checked, and the appropriate status flag is not set.

When ever the CPSM is active, i.e. not in the Idle state, the CPSMACT bit is set.
• **Idle**: The command path is inactive. When the command control register is written and the enable bit (CPSMEN) is set, the CPSM activates the SDMMC_CK clock (when stopped due to power save PWRSAV bit) and moves
  – to the Send state when WAITPEND = 0 and BOOTEN = 0.
  – to the Pending state when WAITPEND = 1.
  – to the Boot state when BOOTEN = 1.
• **Send**: The command is sent and the CRC is appended.
  – When CMDTRANS bit is set or when BOOTEN bit is set and BOOTMODE is alternative boot, and the DTDIR = receive, the CPSM DataEnable signal is issued to the DPSM at the end of the command.
  – When the CMDTRANS bit is set and the CMDSUSPEND bit is 0 the interrupt period is terminated at the end of the command.
  – When CMDSTOP bit is set the CPSM Abort signal is issued to the DPSM at the end of the command.
  – If no response is expected (WAITRESP = 00) the CPSM moves to the Idle state and the CMDSENT flag is set. When BOOIMODE = 1 and BOOTEN = 0 the CMDSENT flag is delayed 56 cycles after the command end bit, otherwise the
CMDSENT flag is generated immediately after the command end bit. The RESPCMDR and RESPxR registers are not modified.

- If a command response is expected (WAITRESP = not 00) the CPSM moves to the Wait state and start the response timeout.

- **Wait**: The command path waits for a response.
  - When WAITINT bit is 0 the command timer starts running and the CPSM waits for a start bit.
    - If a start bit is detected before the timeout the CPSM moves to the Receive state.
    - If the timeout is reached before the CPSM detect a response start bit, the timeout flag (CTIMEOUT) is set and the CPSM moves to the Idle state. The RESPCMDR and RESPxR registers are not modified.
  - When WAITINT bit is 1, the timer is disabled and the CPSM waits for an interrupt request (response start bit) from one of the cards.
    - When a start bit is detected the CPSM moves to the Receive state.
    - When writing WAITINT to 0 (interrupt mode abort), the host sends a response by its self and on detecting the start bit the CPSM move to the Receive state.

- **Receive**: The command response is received. Depending the response mode bits WAITRESP in the command control register, the response can be either short or long, with CRC or without CRC. The received CRC code when present is verified against the internally generated CRC code.
  - When the CMDSUSPEND bit is set and the SDIO Response bit BS = 0 (response bit [39]), the interrupt period is started after the response. When the CMDSUSPEND bit is cleared, or the CMDSUSPEND bit is 1 and the SDIO Response bit BS = 1 (response bit [39]), there is no interrupt period started.
  - When the CMDTRANS bit is set and the CMDSUSPEND bit is set and the SDIO Response bit DF= 1 (response bit [32]) the interrupt period is terminated after the response.
  - When the CRC status passes or no CRC is present the CMDREND flag is set, the CPSM moves to the Idle state. The RESPCMDR and RESPxR registers are updated with received response.
  - When BOOTMODE = 1 and BOOTEN = 0 the CMDREND flag is delayed 56 cycles after the response end bit, otherwise the CMDREND flag is generated immediately after the response end bit.
  - When CMDTRANS bit is set and the DTDIR = transmit, the CPSM DataEnable signal is issued to the DPSM at the end of the command response.
  - When the CRC status fails the CCRCFAIL flag is set and the CPSM moves to the Idle state. The RESPCMDR and RESPxR registers are updated with received response.

- **Pending**: According the pending WAITPEND bit in the command register, the CPSM enters the pending state.
  - When DATALENGTH <= 5 bytes the CPSM moves to the Sent state and generates the DataEnable signal to start the data transfer aligned with the CMD12 Stop Transmission command.
  - When DATALENGTH > 5 bytes, the CPSM DataEnable signal is issued to the DPSM to start the data transfer. The CPSM waits for a send CMD signal from the
DPSM before moving to the Send state. This enables i.e. the CMD12 Stop Transmission command to be sent aligned with the data.

– When writing WAITPEND to 0, the CPSM moves to the Send state.

- **Boot**: If the BOOTEN bit is set in the command register, the CPSM enters the Boot state, and when:
  – BOOTMODE = 0 the SDMMC_CMD line is driven low and when CMDTRANS bit is set and the DTDIR = receive, the CPSM Data Enable signal is issued to the DPSM. This enables normal boot operation. This state is left at the end of the boot procedure by clearing the register bit BOOTEN, which cause the SDMMC_CMD line to be driven high and the CPSM Abort signal is issued to the DPSM, before moving to the Idle state. The CMDSENT flag is generated 56 cycles after SDMMC_CMD line is high.
  – BOOTMODE = 1, move to the Send state. This enables sending of the CMD0 (boot). Clearing BOOTEN has no effect.

*Note:* The CPSM remains in the Idle state for at least eight SDMMC_CK periods to meet the \( N_{CC} \) and \( N_{RC} \) timing constraints. \( N_{CC} \) is the minimum delay between two host commands, and \( N_{RC} \) is the minimum delay between the host command and the card response.

*Note:* The response timeout has a fixed value of 64 SDMMC_CK clock periods.

A command is a token that starts an operation. Commands are sent from the host to either a single card (addressed command) or all connected cards (broadcast command are available for eMMC V3.31 or previous). Commands are transferred serially on the SDMMC_CMD line. All commands have a fixed length of 48 bits. The general format for a command token for SD-Memory cards, SDIO cards, and eMMC cards is shown in Table 457.

The command token data is taken from 2 registers, one containing a 32-bits argument and the other containing the 6-bits command index (six bits sent to a card).

**Table 457. Command token format**

<table>
<thead>
<tr>
<th>Bit position</th>
<th>Width</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>47</td>
<td>1</td>
<td>0</td>
<td>Start bit</td>
</tr>
<tr>
<td>46</td>
<td>1</td>
<td>1</td>
<td>Transmission bit</td>
</tr>
<tr>
<td>[45:40]</td>
<td>6</td>
<td>x</td>
<td>Command index</td>
</tr>
<tr>
<td>[39:8]</td>
<td>32</td>
<td>x</td>
<td>Argument</td>
</tr>
<tr>
<td>[7:1]</td>
<td>7</td>
<td>x</td>
<td>CRC7</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>End bit</td>
</tr>
</tbody>
</table>

Next to the command data there are command type (WAITRESP) bits controlling the command path state machine (CPSM). These bits also determine whether the command requires a response, and whether the response is short (48 bit) or long (136 bits) long, and if a CRC is present or not.

A response is a token that is sent from an addressed card or synchronously from all connected cards to the host as an answer to a previous received command. All responses are sent via the command line SDMMC_CMD. The response transmission always starts with the left bit of the bit string corresponding to the response code word. The code length depends on the response type. Response tokens R1, R2, R3, R4, R5, and R6 have various...
coding schemes, depending on their content. The general formats for the response tokens for SD-Memory cards, SDIO cards, and eMMC cards are shown in Table 458, Table 459 and Table 460.

A response always starts with a start bit (always 0), followed by the bit indicating the direction of transmission (card = 0). A value denoted by x in the tables below indicates a variable entry. Most responses, except some, are protected by a CRC. Every command code word is terminated by the end bit (always 1).

The response token data is stored in 5 registers, four containing the 32-bits card status, OCR register, argument or 127-bits CID or CSD register including internal CRC, and one register containing the 6-bits command index.

Table 458. Short response with CRC token format

<table>
<thead>
<tr>
<th>Bit position</th>
<th>Width</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>47</td>
<td>1</td>
<td>0</td>
<td>Start bit</td>
</tr>
<tr>
<td>46</td>
<td>1</td>
<td>0</td>
<td>Transmission bit</td>
</tr>
<tr>
<td>[45:40]</td>
<td>6</td>
<td>x</td>
<td>Command index (or reserved 111111)</td>
</tr>
<tr>
<td>[39:8]</td>
<td>32</td>
<td>x</td>
<td>Argument</td>
</tr>
<tr>
<td>[7:1]</td>
<td>7</td>
<td>x</td>
<td>CRC7</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>End bit</td>
</tr>
</tbody>
</table>

Table 459. Short response without CRC token format

<table>
<thead>
<tr>
<th>Bit position</th>
<th>Width</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>47</td>
<td>1</td>
<td>0</td>
<td>Start bit</td>
</tr>
<tr>
<td>46</td>
<td>1</td>
<td>0</td>
<td>Transmission bit</td>
</tr>
<tr>
<td>[45:40]</td>
<td>6</td>
<td>x</td>
<td>Command index (or reserved 111111)</td>
</tr>
<tr>
<td>[39:8]</td>
<td>32</td>
<td>x</td>
<td>Argument</td>
</tr>
<tr>
<td>[7:1]</td>
<td>7</td>
<td>1111111</td>
<td>(reserved 111111)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>End bit</td>
</tr>
</tbody>
</table>

Table 460. Long response with CRC token format

<table>
<thead>
<tr>
<th>Bit position</th>
<th>Width</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>135</td>
<td>1</td>
<td>0</td>
<td>Start bit</td>
</tr>
<tr>
<td>134</td>
<td>1</td>
<td>0</td>
<td>Transmission bit</td>
</tr>
<tr>
<td>[133:128]</td>
<td>6</td>
<td>111111</td>
<td>Reserved</td>
</tr>
<tr>
<td>[127:1]</td>
<td>127:8</td>
<td>x</td>
<td>CID or CSD slices</td>
</tr>
<tr>
<td></td>
<td>7:1</td>
<td>x</td>
<td>CRC7 (included in CID or CSD)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>End bit</td>
</tr>
</tbody>
</table>

The command/response path operates in a half-duplex mode, so that either commands can be sent or responses can be received. If the CPSM is not in the Send state, the
SDMMC_CMD output is in the Hi-Z state. Data sent on SDMMC_CMD are synchronous with the SDMMC_CK according the NEGEDGE register bit. See Figure 705.

The command and short response with CRC, the CRC generator calculates the CRC checksum for all 40 bits before the CRC code. This includes the start bit, transmission bit, command index, and command argument (or card status).

For the long response the CRC checksum is calculated only over the 120 bits of R2 CID or CSD. Note that the start bit, transmission bit and the six reserved bits are not used in the CRC calculation.

The CRC checksum is a 7-bit value:

\[
CRC[6:0] = \text{remainder }[(M(x) \cdot x^7) / G(x)]
\]

\[
G(x) = x^7 + x^3 + 1
\]

\[
M(x) = (\text{first bit}) \cdot x^n + (\text{second bit}) \cdot x^{n-1} + \ldots + (\text{last bit before CRC}) \cdot x^0
\]

Where \( n = 39 \) or 119.

The CPSM can send a number of specific commands to handle various operating modes when CPSMEN is set, see Table 461.

<table>
<thead>
<tr>
<th>VSWITCH</th>
<th>BOOTEN</th>
<th>BOOTMOD</th>
<th>CMDTRAN</th>
<th>WAITPEND</th>
<th>CMDSTOP</th>
<th>WAITINT</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>Start Voltage Switch Sequence</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td></td>
<td>Start normal boot</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td></td>
<td>Start alternative boot</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td></td>
<td>Stop alternative boot.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td></td>
<td>Send command with associated data transfer.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>x</td>
<td>eMMC stream data transfer, command (STOP_TRANSMISSION) pending until end of data transfer.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>x</td>
<td>eMMC stream data transfer, command different from (STOP_TRANSMISSION) pending until end of data transfer.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
<td>x</td>
<td>Send command (STOP_TRANSMISSION), stopping any ongoing data transmission.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Enter eMMC wait interrupt (Wait-IRQ) mode.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Any other none specific command</td>
</tr>
</tbody>
</table>
The command/response path implements the status flags and associated clear bits shown in Table 462:

### Table 462. Command path status flags

<table>
<thead>
<tr>
<th>Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CMDSENT</td>
<td>Set at the end of the command without response. (CPSM moves from Send to Idle)</td>
</tr>
<tr>
<td>CMDREND</td>
<td>Set at the end of the command response when the CRC is OK. (CPSM moves from Receive to Idle)</td>
</tr>
<tr>
<td>CCRCFAIL</td>
<td>Set at the end of the command response when the CRC is FAIL. (CPSM moves from Receive to Idle)</td>
</tr>
<tr>
<td>CTIMEOUT</td>
<td>Set after the command when no response start bit received before the timeout. (CPSM moves from Wait to Idle)</td>
</tr>
<tr>
<td>CKSTOP</td>
<td>Set after the voltage switch (VSWITCHEN = 1) command response when the CRC is OK and the SDMMC_CK is stopped. (no impact on CPSM)</td>
</tr>
<tr>
<td>VSWEND</td>
<td>Set after the voltage switch (VSWITCH = 1) timeout of 5 ms + 1 ms. (no impact on CPSM)</td>
</tr>
<tr>
<td>CPSMACT</td>
<td>Command transfer in progress. (CPSM not in Idle state)</td>
</tr>
</tbody>
</table>

The command path error handling is shown in Table 463:

### Table 463. Command path error handling

<table>
<thead>
<tr>
<th>Error</th>
<th>CPSM state</th>
<th>Cause</th>
<th>Card action</th>
<th>Host action</th>
<th>CPSM action</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timeout</td>
<td>Wait</td>
<td>No start bit in time</td>
<td>Unknown</td>
<td>Reset or cycle power card(1)</td>
<td>Move to Idle</td>
</tr>
<tr>
<td>CRC status</td>
<td>Receive</td>
<td>Negative status</td>
<td>Command ignored</td>
<td>Resend command(1)</td>
<td>Move to Idle</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Transmission error</td>
<td>Command accepted</td>
<td>Resend command(1)</td>
<td></td>
</tr>
</tbody>
</table>

1. When CMDTRANS is set, also a stop_transmission command must be send to move the DPSM to Idle.

**Data path**

The data path subunit transfers data on the SDMMC_D[7:0] lines to and from cards. The data transmit path is clocked on the SDMMC_CK and sends data to the card. The data receive path is clocked on the sdmnc_rx_ck and receives data from the card. Figure 709 shows the data path block diagram.
The card data bus width can be programmed in the clock control register bits WIDBUS. The supported data bus width modes are:

- If the wide bus mode is not enabled, only one bit is transferred over SDMMC_D0.
- If the 4-bit wide bus mode is enabled, data is transferred at four bits over SDMMC_D[3:0].
- If the 8-bit wide bus mode is enabled, data is transferred at eight bits over SDMMC_D[7:0].

Next to the data bus width the data sampling mode can be programmed in the clock control register bit DDR. The supported data sampling modes are:

- Single data rate signaling (SDR), data is clocked on the rising edge of the clock.
- Double data rate signaling (DDR), data is clocked on the both edges of the clock. DDR mode is only supported in wide bus mode (4-bit wide and 8-bit wide).

Note: The data sampling mode only applies to the SDMMC_D[7:0] lines. (not applicable to the SDMMC_CMD line.)
In DDR mode, data is sampled on both edges of the SDMMC_CK according to the following rules, see also Figure 710 and Figure 711:

- On the rising edge of the clock odd bytes are sampled.
- On the falling edge of the clock even bytes are sampled.
- Data payload size is always a multiple of 2 Bytes.
- Two CRC16 are computed per data line
  - Odd bits CRC16 clocked on the falling edge of the clock.
  - Even bits CRC16 clocked on the rising edge of the clock.
- Start, end bits and idle conditions are full cycle.
- CRC status / boot acknowledgment and busy signaling are full cycle and are only sampled on the rising edge of the clock.

In DDR mode the SDMMC_CK clock division must be >= 2.

**Figure 710. DDR mode data packet clocking**

**Figure 711. DDR mode CRC status / boot acknowledgment clocking**

Data path state machine (DPSM)

Depending on the transfer direction (send or receive), the data path state machine (DPSM) moves to the Wait_S or Wait_R state when it is enabled:

- Send: the DPSM moves to the Wait_S state. If there is data in the transmit FIFO, the DPSM moves to the Send state, and the data path subunit starts sending data to a card.
- Receive: the DPSM moves to the Wait_R state and waits for a start bit. When it receives a start bit, the DPSM moves to the Receive state, and the data path subunit starts receiving data from a card.
For boot operation with acknowledgment the DPSM moves to the Wait_Ack state and waits for the boot acknowledgment before moving to the Wait_R state.

The DPSM operates at SDMMC_CK. The DPSM has the following states, as shown in Figure 712. When ever the DPSM is active, i.e. not in the Idle state, the DPSMACT bit is set.

**Figure 712. Data path state machine (DPSM)**

- **Idle state:** the data path is inactive, and the SDMMC_D[7:0] outputs are according the PWRCTRL setting. The DPSM is activated either by sending a command with CMDTRANS bit set or by setting the DTEN bit, or by detecting Busy on SDMMC_D0 (that is, after a command with R1b response).

  When not busy, the DPSM activates the SDMMC_CK clock (when stopped due to power save PWRSAV bit), loads the data counter with a new (DATALENGTH) value and:
  - When the data direction bit (DTDIR) indicates send, moves to the Wait_S.
  - When the data direction bit (DTDIR) indicates receive, moves to the - Wait_R when BOOTACKEN register bit is clear.
    - Wait_Ack when BOOTACKEN register bit is set and start the acknowledgment timeout.

  When busy the DPSM keeps the SDMMC_CK clock active and move to the Busy state.
Note: *DTEN must not be used to start data transfer with SD, SDIO and eMMC cards.*

- **Wait_Ack** state: the data path waits for the boot acknowledgment token.
  - The DPSM moves to the Wait_R state if it receives an error free acknowledgment before a timeout.
  - When a pattern different from the acknowledgment is received an acknowledgment status error is generated, and the ack fail status flag (ACKFAIL) is set. The DPSM stays in Wait_Ack.
  - If it reaches a timeout (ACKTIME) before it detects a start bit, it sets the timeout status flag (ACKTIMEOUT). The DPSM stays in Wait_Ack.
  - When the CPSM Abort signal is set it moves to the Idle state and sets the DABORT flag.

- **Wait_R** state: the data path, if the data counter is not zero and data is not hold, waits for a start bit on SDMMC_D[n:0]. If the data counter is zero or data is hold, wait for the FIFO to be empty.
  - In block mode, if a start bit is received before a timeout the DPSM moves to the Receive state and loads the data block counter with DBLOCKSIZE.
  - In SDIO multibyte mode, if a start bit is received before a timeout the DPSM moves to the Receive state and loads the data block counter with DATALENGTH.
  - In stream mode, if a start bit is received before a timeout the DPSM moves to the Receive state and loads the data counter with DATALENGTH.
  - if the data counter (DATACOUNT) equals zero (end of data) the DPSM moves to the Idle state when the receive FIFO is empty and the DATAEND flag is set.
  - If it reaches a timeout (DATATIME) before it detects a start bit, it sets the timeout status flag (DATETIMEOUT) and the DPSM stays in the Wait_R state.
  - If the CPSM Abort signal is set:
    - If DATACOUNT > 0, the DPSM moves to the Idle state when the FIFO is empty and when IDMAEN = 0 reset with FIFORST, and sets the DABORT flag.
    - If DATACOUNT is zero normal operation is continued, there is no DABORT flag since the transfer has completed normally.
  - if the DTHOLD bit is set:
    - When DATACOUNT > 0, the DPSM moves to the Idle state when the receive FIFO is empty and when IDMAEN = 0 reset with FIFORST, and issues the DHOLD flag. When holding the timeout is disabled. When an CPSM Abort signal is received during holding, the transfer is aborted.
- When DATACOUNT = 0, the transfer is completed normally and there is no DHOLD flag.
  
  - When DPSM has been started with DTEN, after an error (DTIMEOUT) the DPSM moves to the Idle state when the FIFO is empty and when IDMAEN = 0 reset with FIFORST.

- **R_W state**: the data path Read Wait the bus.
  
  - The DPSM moves to the Wait_R state when the Read Wait stop bit (RWSTOP) is set, and start the receive timeout.
  
  - If the CPSM Abort signal is set, wait for the FIFO to be empty and when IDMAEN = 0 reset with FIFORST, then moves to the Idle state and sets the DABORT flag.

- **Receive state**: the data path receives serial data from a card. Pack the data in bytes and written it to the data FIFO. Depending on the transfer mode selected in the data control register (DTMODE), the data transfer mode can be either block or stream:
  
  - In block mode, when the data block size (DBLOCKSIZE) number of data bytes are received, the DPSM waits until it receives the CRC code.
  
  - In SDIO multibyte mode, when the data block size (DATALENGTH) number of data bytes are received, the DPSM waits until it receives the CRC code.

  a) If the received CRC code matches the internally generated CRC code, the DPSM moves to the
   - R_W state when RWSTART = 1 and DATACOUNT > zero, the DBCKEND flag is set.
   - Wait_R state otherwise.
  
  b) If the received CRC code fails the internally generated CRC code any further data reception is prevented.
   - When not all data has been received (DATACOUNT > 0), the CRC fail status flag (DCRCFAIL) is set and the DPSM stays in the Receive state.
   - When all data has been received (DATACOUNT = 0), wait for the FIFO to be empty after which the CRC fail status flag (DCRCFAIL) is set and the DPSM moves to the Idle state.
  
  - In stream mode, the DPSM receives data while the data counter DATACOUNT > 0. When the counter is zero, the remaining data in the shift register is written to the data FIFO, and the DPSM moves to the Wait_R state.

  - When a FIFO overrun error occurs, the DPSM sets the FIFO overrun error flag (RXOVERR) and any further data reception is prevented. The DPSM stays in the Receive state.

  - When an CPSM Abort signal is received:
    - If the CPSM Abort signal is received before the 2 last bits of the data with DATACOUNT = 0, the transfer is aborted. The remaining data in the shift register is written to the data FIFO, wait for the FIFO to be empty and when IDMAEN = 0 reset with FIFORST, then the DPSM moves to the Idle state and the DABORT flag is set.
    - If the CPSM Abort signal is received during or after the 2 last bits of the transfer with DATACOUNT=0, the transfer is completed normally. The DPSM stays in the Receive state no DABORT flag is generated.

  - When DPSM has been started with DTEN, after an error (DCRCFAIL when DATACOUNT > 0, or RXOVERR) the DPSM moves to the Idle state when the FIFO is empty and when IDMAEN = 0 reset with FIFORST.
- **Wait_S** state: the data path waits for data to be available from the FIFO.
  - If the data counter (DATACOUNT) > 0, waits until the data FIFO empty flag (TXFIFOE) is de-asserted and DTHOLD is not set, and moves to the Send state.
  - If the data counter (DATACOUNT) = 0 the DPSM moves to the Idle state.
    - When DTHOLD is disabled, the DATAEND flag is set.
    - When DTHOLD is enabled, the DHOLD flag is set.
  - When DTHOLD is set and the DATACOUNT > 0
    - When IDMA is enabled, the DBCKEND flag is set and subsequently the FIFO is flushed, furthermore the DPSM moves to the Idle state and the DHOLD flag is set.
    - When IDMA is disabled the DBCKEND flag is set. Wait for the FIFO to be empty by software with FIFORST, then DPSM moves to the Idle state and issues the DHOLD flag.
  - When DTHOLD is set and DATACOUNT = 0 the transfer is completed normally.
  - When receiving the CPSM Abort signal
    - If the CPSM Abort signal is received before the 2 last bits of the transfer with DATACOUNT = 0, the transfer is aborted, wait for the FIFO to be empty and when IDMAEN = 0 reset with FIFORST, then the DPSM moves to the Idle state and sets the DABORT flag.
    - If the CPSM Abort signal is received during or after the 2 last bits of the transfer with DATACOUNT=0, normal operation is continued, there is no DABORT flag since the transfer has completed normally.

Note: The DPSM remains in the Wait_S state for at least two clock periods to meet the \( N_{WR} \) timing requirements, where \( N_{WR} \) is the number of clock cycles between the reception of the card response and the start of the data transfer from the host.

- **Send** state: the DPSM starts sending data to a card. Depending on the transfer mode bit in the data control register, the data transfer mode can be either block, SDIO multibyte or stream:
  - In block mode, when the data block size (DBLOCKSIZE) number of data bytes are send, the DPSM sends an internally generated CRC code and end bit, and moves to the Busy state and start the transmit timeout.
  - In SDIO multibyte mode, when the data block size (DATALENGTH) number of data bytes are send, the DPSM sends an internally generated CRC code and end bit, and moves to the Busy state and start the transmit timeout.
  - In stream mode, the DPSM sends data to a card while the data counter (DATACOUNT) > 0. When the data counter reaches zero moves to the Busy state and start the transmit timeout.
    - Before sending the last stream Byte according to DATACOUNT, the DPSM issues a trigger on the send CMD signal. This signal is used by the CPSM to send any pending command. (i.e. CMD12 Stop Transmission command)
  - If a FIFO underrun error occurs, the DPSM sets the FIFO underrun error flag (TXUNDERR), The DPSM stays in the Send state.
  - When receiving the CPSM Abort signal
    - If the CPSM Abort signal is received before the 2 last bits of the transfer with DATACOUNT=0, the transfer is aborted. The DPSM sends a last data bit followed by an end bit. The FIFO is disabled/flushed, and the DPSM moves to the Busy state to wait for not busy before setting the DABORT flag.
    - If the CPSM Abort signal is received during or after the 2 last bits of the transfer
with DATACOUNT=0, the transfer is completed normally, there is no DABORT flag.

- **Busy** state: the DPSM waits for the CRC status token when expected, and wait for a not busy signal:
  - If a CRC status token is expected and indicate “non-erroneous transmission” or when there is no CRC expected:
    - it moves to the Wait_S state when SDMMC_D0 is not low (the card is not busy).
    - When the card is busy SDMMC_D0 is low it remains in the Busy state.
  - If a CRC status token is expected and indicates “erroneous transmission”.
    - When not all data has been send (DATACOUNT > 0). The DPSM waits for not busy after which the CRC fail status flag (DCRCFAIL) is set. The FIFO is disabled/flushed and the DPSM stays in the Busy state.
    - When all data has been send (DATACOUNT = 0). The DPSM waits for not busy after which the CRC fail status flag (DCRCFAIL) is set and the DPSM moves to the Idle state.
  - If a CRC status (Ncrc) timeout occurs while the DPSM is in the Busy state, it sets the data timeout flag (DTIMEOUT) and stays in the Busy state.
  - If a busy timeout occurs while the DPSM is in the Busy state, it sets the data timeout flag (DTIMEOUT) and stays in the Busy state.
  - When receiving the CPSM Abort signal in the Busy state:
    - If the CPSM Abort signal is received before the 2 last bits of the CRC response with DATACOUNT > 0, the data transfer is aborted. The DPSM waits for not busy and the FIFO to be disabled/flushed before moving to the Idle state and the DABORT flag is set.
    - If the CPSM Abort signal is received during or after the 2 last bits of the CRC response when DATACOUNT = 0 or when no CRC is expected and DATACOUNT = 0 and there has been no DTIMEOUT error, the DPSM stays in the Busy state no DABORT flag is generated, since the transfer may completed normally.
    - If the CPSM Abort signal is received when a DTIMEOUT error has occurred the DPSM waits for not busy and the FIFO to be disabled/flushed before moving to the Idle state and the DABORT flag is set.
  - When entering the Busy state due to an abort in the Send state, the DPSM waits for not busy before moving to the Idle state and the DABORT flag is set.
  - When DPSM has been started with DTEN, after an error (DCRCFAIL when DATACOUNT > 0, or DTIMEOUT) the DPSM moves to the Idle state when the FIFO is reset.
  - When the DPSM has been started due to Busy on SDMMC_D0, waits for not busy after which the Busy end status flag (BUSYD0END) is set and the DPSM moves to the Idle state.
The data timer (DATATIME) is enabled when the DPSM is in the Wait_R or Busy state 2 cycles after the data block end bit, or data read command end bit, or R1b response, and generates the data timeout error (DTIMEOUT):

- When transmitting data, the timeout occurs
  - when a CRC status is expected and no start bit is received within 8 SDMMC_CK cycles, the DTIMEOUT flag is set.
  - when the Busy state takes longer than the programmed timeout period, the DTIMEOUT flag is set.
- When receiving data, the timeout occurs
  - when there is still data to be received DATACOUNT > 0 and no start bit is received before the programmed timeout period, the DTIMEOUT flag is set.
- After a R1b response, the timeout occurs
  - when the Busy state takes longer than the programmed timeout period, the DTIMEOUT flag is set.

When DATATIME = 0,
- In receive the start bit must be present 2 cycles after the data block end bit or data read command end bit.
- In transmit busy is timed out 2 cycles after the CRC token end bit or stream data end bit.
- After a R1b response busy is timed out 2 cycles after the response end bit.

Data can be transferred from the card to the host (transmit, send) or vice versa (receive). Data are transferred via the SDMMC_Dn data lines, they are stored in a FIFO.

### Table 464. Data token format

<table>
<thead>
<tr>
<th>Description</th>
<th>Start bit</th>
<th>Data(1)</th>
<th>CRC16</th>
<th>End bit</th>
<th>DTMODE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Block data</td>
<td>0</td>
<td>(DBLOCKSIZE, DATALENGTH)</td>
<td>yes</td>
<td>1</td>
<td>00</td>
</tr>
<tr>
<td>SDIO multibyte</td>
<td>0</td>
<td>(DATALENGTH)</td>
<td>yes</td>
<td>1</td>
<td>01</td>
</tr>
<tr>
<td>MMC stream</td>
<td>0</td>
<td>(DATALENGTH)</td>
<td>no</td>
<td>1</td>
<td>10</td>
</tr>
</tbody>
</table>

1. The total amount of data to transfer is given by DATALENGTH. Where for Block data the amount of data in each block is given by DBLOCKSIZE.

The data token format is selected with register bits DTMODE according.

The data path implements the status flags and associated clear bits shown in Table 465:

### Table 465. Data path status flags and clear bits

<table>
<thead>
<tr>
<th>Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATAEND</td>
<td>TX Set at the end of the complete data transfer when the CRC is OK and busy has finished and both DTHOLD = 0 and DATACOUNT = 0. (DPSM moves from Wait_S to Idle)</td>
</tr>
<tr>
<td>RX</td>
<td>Set at the end of the complete data transfer when the CRC is OK and all data has been read, (DATACOUNT = 0 and FIFO is empty). (DPSM moves from Wait_R to Idle)</td>
</tr>
<tr>
<td>Boot</td>
<td>Set at the end of the complete data transfer when the CRC is OK and all data has been read, (DATACOUNT = 0 and FIFO is empty). (DPSM moves from Wait_R to Idle)</td>
</tr>
<tr>
<td>Flag</td>
<td>Description</td>
</tr>
<tr>
<td>-----------</td>
<td>-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>DCRCFAIL</td>
<td>Set at the end of the CRC when FAIL and busy has finished. (DPSM stay in Busy when there is still data to send and wait for CPSM Abort) (DPSM moves from Busy to Idle when all data has been sent) or DPSM has been started with DTEN</td>
</tr>
<tr>
<td>RX</td>
<td>Set at the end of the CRC when FAIL and FIFO is empty. (DPSM stays in Receive when there is still data to be received and wait for CPSM Abort) (DPSM moves from Receive to Idle when all data has been received or DPSM has been started with DTEN)</td>
</tr>
<tr>
<td>Boot</td>
<td></td>
</tr>
<tr>
<td>ACKFAIL</td>
<td>Set at the end of the boot acknowledgment when fail. (DPSM stays in Wait_Ack and wait for CPSM Abort)</td>
</tr>
<tr>
<td>CMD</td>
<td>Set after the command response no end of busy received before the timeout. (DPSM stays in Busy and wait for CPSM Abort)</td>
</tr>
<tr>
<td>R1b</td>
<td></td>
</tr>
<tr>
<td>DTIMEOUT</td>
<td>TX</td>
</tr>
<tr>
<td></td>
<td>Set when no CRC token start bit received within Ncrc, or no end of busy received before the timeout. (DPSM stays in Busy and wait for CPSM Abort) (When DPSM has been started with DTEN move to Idle)</td>
</tr>
<tr>
<td></td>
<td>Note: The DCRCFAIL flag may also be set when CRC failed before the busy timeout.</td>
</tr>
<tr>
<td>RX</td>
<td>Set when no start bit received before the timeout. (DPSM stays in Wait_R and wait for CPSM Abort) (When DPSM has been started with DTEN move to Idle)</td>
</tr>
<tr>
<td>Boot</td>
<td></td>
</tr>
<tr>
<td>ACKTIMEOUT</td>
<td>Boot</td>
</tr>
<tr>
<td></td>
<td>Set when no start bit received before the timeout. (DPSM stays in Wait_Ack and wait for CPSM Abort)</td>
</tr>
<tr>
<td>DBCKEND</td>
<td>TX</td>
</tr>
<tr>
<td></td>
<td>When DTHOLD = 1 and IDMAEN = 0: Set at the end of data block transfer when the CRC is OK and busy has finished, when data transfer is not complete (DATACOUNT &gt;0). (DPSM moves from Busy to Wait_S)</td>
</tr>
<tr>
<td>RX</td>
<td>When RWSTART = 1: Set at the end of data block transfer when the CRC is OK, when data transfer is not complete (DATACOUNT &gt; 0). (DPSM moves from Receive to R_W)</td>
</tr>
<tr>
<td>Boot</td>
<td></td>
</tr>
<tr>
<td>DHOLD</td>
<td>TX</td>
</tr>
<tr>
<td></td>
<td>When DTHOLD = 1: Set at the end of data block transfer when the CRC is OK and busy has finished. (DPSM moves from Wait_S to Idle)</td>
</tr>
<tr>
<td>RX</td>
<td>When DTHOLD = 1: Set at the end of data block transfer when the CRC is OK and all data has been read (FIFO is empty), when data transfer is not complete (DATACOUNT &gt;0). (DPSM moves from Wait_R to Idle)</td>
</tr>
<tr>
<td>DABORT</td>
<td>CMD</td>
</tr>
<tr>
<td>R1b</td>
<td>When CPSM Abort event has been sent by the CPSM and busy has finished. (DPSM moves from Busy to Idle)</td>
</tr>
<tr>
<td>TX</td>
<td></td>
</tr>
<tr>
<td>RX</td>
<td>When CPSM Abort event has been sent by the CPSM before the 2 last bits of the transfer. (DPSM moves from any state to Idle)</td>
</tr>
<tr>
<td>Boot</td>
<td></td>
</tr>
<tr>
<td>BUSYD0END</td>
<td>CMD</td>
</tr>
<tr>
<td>R1b</td>
<td>Set after the command response when end of busy before the timeout. (DPSM moves from Busy to Idle)</td>
</tr>
<tr>
<td>DPSMACT</td>
<td>Data transfer in progress. (DPSM not in Idle state)</td>
</tr>
</tbody>
</table>
The data path error handling is shown in Table 466:

### Table 466. Data path error handling

<table>
<thead>
<tr>
<th>Error</th>
<th>DPSM state</th>
<th>Cause</th>
<th>Card action</th>
<th>Host action</th>
<th>DPSM action</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timeout</td>
<td>Wait_Ack</td>
<td>No Ack in time</td>
<td>unknown</td>
<td>Card cycle power</td>
<td>Stay in Wait_Ack (reset the SDMMC with the RCC.SDMMCxRST register bit)</td>
</tr>
<tr>
<td></td>
<td>Wait_R</td>
<td>No start bit in time</td>
<td>unknown</td>
<td>Stop data reception</td>
<td>Send stop transmission command</td>
</tr>
<tr>
<td></td>
<td>Busy</td>
<td>Busy too long (due to data transfer)</td>
<td>unknown</td>
<td>Stop data reception</td>
<td>Send stop transmission command</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Busy too long (due to R1b)</td>
<td>unknown</td>
<td>Stop boot procedure</td>
<td>On CPSM Abort move to Idle</td>
</tr>
<tr>
<td>CRC</td>
<td>Receive</td>
<td>transmission error</td>
<td>Send further data</td>
<td>Stop data reception</td>
<td>Send stop transmission command</td>
</tr>
<tr>
<td>CRC status</td>
<td>Busy</td>
<td>Negative status transmission error</td>
<td>Ignore further data</td>
<td>Stop data transmission</td>
<td>Send stop transmission command</td>
</tr>
<tr>
<td></td>
<td></td>
<td>wait for further data</td>
<td></td>
<td></td>
<td>On CPSM Abort move to Idle</td>
</tr>
<tr>
<td>Ack status</td>
<td>Wait_Ack</td>
<td>transmission error</td>
<td>Send boot data</td>
<td>Stop boot procedure</td>
<td>On CPSM Abort move to Idle</td>
</tr>
<tr>
<td>Overrun</td>
<td>Receive</td>
<td>FIFO full</td>
<td>Send further data</td>
<td>Stop data reception</td>
<td>Send stop transmission command</td>
</tr>
<tr>
<td>Underrun</td>
<td>Send</td>
<td>FIFO empty</td>
<td>Receive further data</td>
<td>Stop data transmission</td>
<td>Send stop transmission command</td>
</tr>
</tbody>
</table>

### Data FIFO

The data FIFO (first-in-first-out) subunit contains the transmit and receive data buffer. A single FIFO is used for either transmit or receive as selected by the DTDIR bit. The FIFO contains a 32-bit wide, 16-word deep data buffer and control logic. Because the data FIFO operates in the AHB clock domain (sdmmc_hclk), all signals from the subunits in the SDMMC clock domain (SDMMC_CK/sdmmc_rx_ck) are resynchronized.
The FIFO can be in one of the following states:

- The transmit FIFO refers to the transmit logic and data buffer when sending data out to the card. (DTDIR = 0)
- The receive FIFO refers to the receive logic and data buffer when receiving data in from the card. (DTDIR = 1)

The end of a correctly completed SDMMC data transfer from the FIFO is indicated by the DATAEND flags driven by the data path subunit. Any incorrect (aborted) SDMMC data transfer from the FIFO is indicated by one of the error flags (DCRCFAIL, DTIMEOUT, DABORT) driven by the data path subunit, or one of the FIFO error flags (TXUNDERR, RXOVERR) driven by the FIFO control.

The data FIFO can be accessed in the following ways, see Table 467.

### Table 467. Data FIFO access

<table>
<thead>
<tr>
<th>Data FIFO access</th>
<th>IDMAEN</th>
</tr>
</thead>
<tbody>
<tr>
<td>From firmware via AHB slave interface</td>
<td>0</td>
</tr>
<tr>
<td>From IDMA via AHB master interface</td>
<td>1</td>
</tr>
</tbody>
</table>

Transmit FIFO:

Data can be written to the transmit FIFO when the DPSM has been activated (DPSMACT = 1).

When IDMAEN = 1 the FIFO is fully handled by the IDMA.

When IDMAEN = 0 the FIFO is controlled by firmware via the AHB slave interface. The transmit FIFO is accessible via sequential addresses. The transmit FIFO contains a data output register that holds the data word pointed to by the read pointer. When the data path subunit has loaded its shift register, it increments the read pointer and drives new data out. The transmit FIFO is handled in the following way:

1. Write the data length into DATALENGTH and the block length in DBLOCKSIZE.
   - For block data transfer (DTMODE = 0), DATALENGTH must be an integer multiple of DBLOCKSIZE.
2. Set the SDMMC in transmit mode (DTDIR = 0).
   - Configures the FIFO in transmit mode.
3. Enable the data transfer
   - either by sending a command from the CPSM with the CMDTRANS bit set
   - or by setting DTEN bit
4. When (DPSMACT = 1) write data to the FIFO.
   - The DPSM stays in the Wait_S state until FIFO is full (TXFIFO_F = 1), or the number indicated by DATALENGTH.
- The SDMMC keeps sending data as long as FIFO is not empty, hardware flow control during data transfer is used to prevent FIFO underrun.

5. Write data to the FIFO.
   - When the FIFO is handled by software, wait until the FIFO is half empty (TXFIFOHE flag), write data to the FIFO until FIFO is full (TXFIFOF = 1), or last data has been written.
   - When the FIFO is handled by the IDMA, the IDMA transfers the FIFO data.

6. When last data has been written wait for end of data (DATAEND flag)
   - SDMMC has completely sent all data and the DPSM is disabled (DPSMACT = 0).

In case of a data transfer error or transfer hold when IDMAEN = 0, firmware must stop writing to the FIFO and flush and reset the FIFO with the FIFORST register bit.

The transmit FIFO status flags are listed in Table 468.

<table>
<thead>
<tr>
<th>Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TXFIFOF</td>
<td>Set to high when all transmit FIFO words contain valid data.</td>
</tr>
<tr>
<td>TXFIFOE</td>
<td>Set to high when the transmit FIFO does not contain valid data.</td>
</tr>
<tr>
<td>TXFIFOHE</td>
<td>Set to high when half or more transmit FIFO words are empty.</td>
</tr>
<tr>
<td>TXUNDERR</td>
<td>Set to high when an underrun error occurs. This flag is cleared by writing to the SDMMC Clear register.</td>
</tr>
</tbody>
</table>

Receive FIFO:

Data can be read from the receive FIFO when the DPSM is activated (DPSMACT = 1).

When IDMAEN = 1 the FIFO is fully handled by the IDMA.

When IDMAEN = 0 the FIFO is controlled by firmware via the AHB slave interface. When the data path subunit receives a word of data, it drives the data on the write databus. The write pointer is incremented after the write operation completes. On the read side, the contents of the FIFO word pointed to by the current value of the read pointer is driven onto the read databus. The receive FIFO is accessible via sequential addresses.

The receive FIFO is handled in the following way:
1. Write the data length into DATALENGTH and the block length in DBLOCKSIZE.
   - For block data transfer (DTMODE = 0), DATALENGTH must be an integer multiple of DBLOCKSIZE.
2. Set the SDMMC in receive mode (DTDIR = 1).
   - Configures the FIFO in receive mode.
3. Enable the DPSM transfer
   - either by sending a command from the CPSM with the CMDTRANS bit set
   - or by setting DTEN bit.
4. When (DPSMACT = 1) the FIFO is ready to receive data.
   - The DPSM writes the received data to the FIFO.
   - The SDMMC keeps receiving data as long as FIFO is not full, hardware flow control during the data transfer is used to prevent FIFO overrun.
5. Read data from the FIFO.
   - When the FIFO is handled by software, wait until the FIFO is half full (RXFIFOHF flag), read data from the FIFO until FIFO is empty (RXFIFOE = 1).
   - When last data has been received, read data from the FIFO until FIFO is empty (DATAEND = 1).
   - When the FIFO is handled by the IDMA, the IDMA transfers the FIFO data.
6. SDMMC has completely received all data and the DPSM is disabled (DPSMACT = 0).

In case of a data transfer hold when IDMAEN = 0, the firmware must read the remaining data until the FIFO is empty and reset the FIFO with the FIFORST register bit. This causes the DPSM to go to the Idle state (DPSMACT = 0).

In case of a data transfer error when IDMAEN = 0, the firmware must stop reading the FIFO and flush and reset the FIFO with the FIFORST register bit. This causes the DPSM to go to the Idle state (DPSMACT = 0).

The receive FIFO status flags are listed in Table 469.

### Table 469. Receive FIFO status flags

<table>
<thead>
<tr>
<th>Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RXFIFOF</td>
<td>Set to high when all receive FIFO words contain valid data</td>
</tr>
<tr>
<td>RXFIFOE</td>
<td>Set to high when the receive FIFO does not contain valid data.</td>
</tr>
<tr>
<td>RXFIFOHF</td>
<td>Set to high when half or more receive FIFO words contain valid data.</td>
</tr>
<tr>
<td>RXOVERR</td>
<td>Set to high when an overrun error occurs. This flag is cleared by writing to the SDMMC Clear register.</td>
</tr>
</tbody>
</table>

**CLKMUX unit**

The CLKMUX selects the source for clock sdmmc_rx_ck to be used with the received data and command response. The receive data clock source can be selected by the clock control register bit SELCLKRX, between:
- sdmmc_io_in_ck bus master main feedback clock.
- SDMMC_CKIN external bus feedback clock.
- sdmmc_fb_ck bus tuned feedback clock.

The sdmmc_io_in_ck is selected when there is no external driver, with DS and HS.
The SDMMC_CKIN is selected when there is an external driver with SDR12, SDR25, SDR50 and DDR50.

The sdmmc_fb_ck clock input must be selected when the DLYB block on the device is used with SDR104, HS200 and optionally with SDR50 and DDR50 modes.

The sdmmc_rx_ck source must be changed when the CPSM and DPSM are in the Idle state.

### 55.5.5 SDMMC AHB slave interface

The AHB slave interface generates the interrupt requests, and accesses the SDMMC adapter registers and the data FIFO. It consists of a data path, register decoder, and interrupt logic.

**SDMMC FIFO**

The FIFO access is restricted to word access only:

- **In transmit FIFO mode**
  - Data are written to the FIFO in words (32-bits) until all data according to \( \text{DATALENGTH} \) has been transferred. When the \( \text{DATALENGTH} \) is not an integer multiple of 4, the last remaining data (1, 2 or 3 bytes) are written with a word transfer.

- **In receive FIFO mode**
  - Data are read from the FIFO in words (32-bits) until all data according to \( \text{DATALENGTH} \) has been transferred. When the \( \text{DATALENGTH} \) is not an integer multiple of 4, the last remaining data (1, 2 or 3 bytes) are read with a word transfer padded with 0 value bytes.

When accessing the FIFO with half word or byte accesses an AHB bus fault is generated.

### SDMMC interrupts

The interrupt logic generates an interrupt request signal that is asserted when at least one of the unmasked status flags is active. A mask register is provided to allow selection of the conditions that generate an interrupt. A status flag generates the interrupt request if a corresponding mask flag is set. Some status flags require an implicit clear in the clear register.

### 55.5.6 SDMMC AHB master interface

The AHB master interface is used to transfer the data between a memory and the FIFO using the SDMMC IDMA.
**SDMMC IDMA**

Direct memory access (DMA) is used to provide high-speed transfer between the SDMMC FIFO and the memory. The AHB master optimizes the bandwidth of the system bus. The SDMMC internal DMA (IDMA) provides one channel to be used either for transmit or receive.

The IDMA is enabled by the IDMAEN bit and supports burst transfers of 8 beats.

- **In transmit burst transfer mode:**
  - Data are fetched in burst from memory whenever the FIFO is empty for the number of burst transfers, until all data according DATALENGTH has been transferred. When the DATALENGTH is not an integer multiple of the burst size the remaining, smaller then burst size data is transferred using single transfer mode. When the DATALENGTH is not an integer multiple of 4, the last remaining data (1, 2 or 3 bytes) are fetched with a word transfer.

- **In receive burst transfer mode:**
  - Data are stored in burst in to memory whenever the FIFO contains the number of burst transfers, until all data according DATALENGTH has been transferred. When the DATALENGTH is not an integer multiple of the burst transfer the remaining, smaller then burst size data, is transferred using single transfer mode. When the DATALENGTH is not an integer multiple of 4, the last remaining data (1, 2 or 3 bytes) are stored with halfword and or byte transfers.

In addition the IDMA provides the following channel configurations selected by bit IDMABMODE:

- single buffered channel
- double buffered channel

**Single buffered channel**

In single buffer configuration the data at the memory side is accessed in a linear matter starting from the base address IDMABASE0. When the IDMA has finished transferring all data the and the DPSM has completed the transfer the DATAEND flag is set.

**Double buffered channel**

In double buffer configuration the data at the memory side is subsequently accessed from 2 buffers, one located from base address IDMABASE0 and a second located from base address IDMABASE1. This allows firmware to process one memory buffer while the IDMA is accessing the other memory buffer. The size of the memory buffers is defined by IDMABSIZE. The buffer size must be an integer multiple of the burst size. It is possible to update the base address of the buffers on-the-fly when the channel is enabled, the following rule apply:

- When IDMABACT bit is ‘0’ the IDMA hardware uses the IDMABASE0 to access memory. When attempting to write to this register by Firmware the write is discarded, IDMABASE0 data isl not changed. Firmware is authorized to write IDMABASE1.
- When IDMABACT bit is ‘1’ the IDMA hardware uses the IDMABASE1 to access memory. When attempting to write to this register by Firmware the write is discarded, IDMABASE1 data is not changed. Firmware is authorized to write IDMABASE0.

When the IDMA has finished transferring the data of one buffer the buffer transfer complete flag (IDMABTC) is set and the IDMABACT bit toggles where after the IDMA continues
transferring data from the other buffer. When the IDMA has finished transferring all data and the DPSM has completed the transfer the DATAEND flag is set.

The IDMABASEn address must be word aligned.

**IDMA transfer error management**

An IDMA transfer error can occur:

- When reading or writing a reserved address space.

On a IDMA transfer error subsequent IDMA transfers are disabled and an IDMATE flag is set. Depending when the IDMA transfer error occurs, it normally causes the generation of a TXUNDERR or RXOVERR error.

The behavior of the IDMATE flag depend on when the IDMA transfer error occurs during the SDMMC transfer:

- An IDMA transfer error is detected before any SDMMC transfer error (TXUNDERR, RXOVERR, DCRFAIL, or DTIMEOUT):
  - The IDMATE flag is set at the same time as the SDMMC transfer error flag.
  - The TXUNDERR, RXOVERR, DCRFAIL, or DTIMEOUT interrupt is generated.

- An IDMA transfer error is detected during a STOP_TRANSITION command:
  - The IDMATE flag is set at the same time as the DABORT flag.
  - The DABORT interrupt is generated.

- An IDMA transfer error is detected at the end of the SDMMC transfer (DHOLD, or DATAEND).
  - The IDMATE flag is set at the end of the SDMMC transfer.
  - A SDMMC transfer end interrupt is generated and a DHOLD or DATAEND flag is set.

The IDMATE is generated on an other SDMMC transfer interrupt (TXUNDERR, RXOVERR, DCRFAIL, DTIMEOUT, DABORT, DHOLD, or DATAEND).

### 55.5.7 MDMA request generation

The internal trigger lines from the SDMMC allow passing direct request to MDMA controller to enable successive transfers from/to different internal RAM addresses without CPU use.

When a data transfer from/to the card completes successfully, the DATAEND flag of the status register is set. The event is signaled to an MDMA request input through the sdmmc_dataend_trg output. It can trigger the clearance of the DATAEND and CMDREND flags and, eventually, a new transfer start, through MDMA direct access to the SDMMC control and configuration registers, thus without CPU intervention.

When a command response is received successfully, the CMDREND flag of the status register is set. When a busy state following an R1b response ends, the BUSYD0 flag of the status register falls down and the BUSYD0END flag rises. The sdmmc_cmdend_trg output connected to the MDMA is set when the sequence command response associated with an eventual busy signal ends. In this way, the MDMA can manage STOP_TRANSITION command (needed to support open mode transfers) by clearing CMDREND and BUSYD0END status flags.

When using LINUX operating system, data to be transferred through SDMMC bus are contained in separate 1- to 4-Kbyte blocks of the device internal memory at non-consecutive addresses. The double buffer mode allows changing the address targeted by the IDMA in
the internal memory. Each time a buffer transfer is completed, the IDMABTC flag of the status register is set. By signaling this event to MDMA through the sdmmc_buffend_trg output connected to an MDMA request input, the new buffer address base can alternatively fill the IDMABASE0 / IDMABASE1 fields without CPU intervention.

The actions to program in the MDMA according to the SDMMC requests are provided in the following table:

### Table 470. SDMMC connections to MDMA

<table>
<thead>
<tr>
<th>Trigger signal</th>
<th>Event signaled</th>
<th>Event occurrence condition</th>
<th>MDMA transfer configuration</th>
<th>MDMA action</th>
</tr>
</thead>
<tbody>
<tr>
<td>sdmmc_dataend_trg</td>
<td>End of successful data transfer</td>
<td>DATAEND = 1</td>
<td>single</td>
<td>Set DATAENDC</td>
</tr>
<tr>
<td>sdmmc_cmdend_trg</td>
<td>End of command sequence</td>
<td>CMDSENT = 1, or (CMDREND = 1 and BUSYD0 = 0)</td>
<td>single</td>
<td>Set CMDSENTC, Set CMDRENDC, Set BUSYD0ENDC</td>
</tr>
<tr>
<td>sdmmc_buffend_trg</td>
<td>End of buffer reached</td>
<td>IDMABTC = 1</td>
<td>link list</td>
<td>Set IDMABTCC, Update IDMABASE0/1</td>
</tr>
</tbody>
</table>

### 55.5.8 AHB and SDMMC_CK clock relation

The AHB must at least have 3x more bandwidth than the SDMMC bus bandwidth i.e. for SDR50 4-bit mode (50 Mbyte/s) the minimum sdmmc_hclk frequency is 37.5 MHz (150 Mbyte/s).

### Table 471. AHB and SDMMC_CK clock frequency relation

<table>
<thead>
<tr>
<th>SDMMC bus mode</th>
<th>SDMMC bus width</th>
<th>Maximum SDMMC_CK [MHz]</th>
<th>Minimum AHB clock [MHz]</th>
</tr>
</thead>
<tbody>
<tr>
<td>eMMC DS</td>
<td>8</td>
<td>26</td>
<td>19.5</td>
</tr>
<tr>
<td>eMMC HS</td>
<td>8</td>
<td>52</td>
<td>39</td>
</tr>
<tr>
<td>eMMC DDR52</td>
<td>8</td>
<td>52</td>
<td>78</td>
</tr>
<tr>
<td>eMMC HS200</td>
<td>8</td>
<td>200</td>
<td>150</td>
</tr>
<tr>
<td>SD DS / SDR12</td>
<td>4</td>
<td>25</td>
<td>9.4</td>
</tr>
<tr>
<td>SD HS / SDR25</td>
<td>4</td>
<td>50</td>
<td>18.8</td>
</tr>
<tr>
<td>SD DDR50</td>
<td>4</td>
<td>50</td>
<td>37.5</td>
</tr>
<tr>
<td>SD SDR50</td>
<td>4</td>
<td>100</td>
<td>37.5</td>
</tr>
<tr>
<td>SD SDR104</td>
<td>4</td>
<td>208</td>
<td>78</td>
</tr>
</tbody>
</table>
55.6 Card functional description

55.6.1 SD I/O mode

The following features are SDMMC specific operations:
- SDIO interrupts
- SDIO suspend/resume operation (write and read suspend)
- SDIO Read Wait operation by stopping the clock
- SDIO Read Wait operation by SDMMC_D2 signaling

<table>
<thead>
<tr>
<th>Operation mode</th>
<th>SDOEN</th>
<th>RWMOD</th>
<th>RWSTOP</th>
<th>RWSTART</th>
<th>DTDIR</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interrupt detection</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Suspend/Resume operation</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Read Wait SDMMC_CK clock stop (START)</td>
<td>X</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Read Wait SDMMC_CK clock stop (STOP)</td>
<td>X</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Read Wait SDMMC_D2 signaling (START)</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Read Wait SDMMC_D2 signaling (STOP)</td>
<td>X</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

SD I/O interrupts

To allow the SD I/O card to interrupt the host, an interrupt function is available on pin 8 (shared with SDMMC_D1 in 4-bit mode) on the SD interface. The use of the interrupt is optional for each card or function within a card. The SD I/O interrupt is level-sensitive, which means that the interrupt line must be held active (low) until it is either recognized and acted upon by the host or deasserted due to the end of the interrupt period. After the host has serviced the interrupt, the interrupt status bit is cleared via an I/O write to the appropriate bit in the SD I/O card internal registers. The interrupt output of all SD I/O cards is active low and the application must provide external pull-up resistors on all data lines (SDMMC_D[3:0]).

In SD 1-bit mode pin 8 is dedicated to the interrupt function (IRQ), and there are no timing constraints on interrupts.

In SD 4-bit mode the host samples the level of pin 8 (SDMMC_D1/IRQ) into the interrupt detector only during the interrupt period. At all other times, the host interrupt ignores this value. The interrupt period begins when interrupts are enabled at the card and SDIOEN bit is set see register settings in Table 472.

In 4-bit mode the card can generate a synchronous or asynchronous interrupt as indicated by the card CCCR register SAI and EAI bits.
- Synchronous interrupt, require the SDMMC_CK to be active.
- Asynchronous interrupt, can be generated when the SDMMC_CK is stopped, 4 cycles after the start of the card interrupt period following the last data block.
The timing of the interrupt period is depended on the bus speed mode:

In DS, HS, SDR12, and SDR25 mode, selected by register bit BUSSPEED, the interrupt period is synchronous to the SD clock:

- The interrupt period ends at the next clock from the end bit of a command that transfers data block(s) (Command sent with the CMDTRANS bit is set), or when the DTEN bit is set.
- The interrupt period resumes 2 SDMMC_CK after the completion of the data block.
- At the data block gap the interrupt period is limited to 2 SDMMC_CK cycles.

Note: DTEN must not be used to start data transfer with SD and eMMC cards.

Figure 714. Asynchronous interrupt generation

Figure 715. Synchronous interrupt period data read
In SDR50, SDR104, and DDR50, selected by register bit BUSSPEED, due to propagation delay from the card to host, the interrupt period is asynchronous.

- The card interrupt period ends after 0 to 2 SDMMC_CK cycles after the end bit of a command that transfers data block(s) (Command sent with the CMDTRANS bit is set), or when the DTEN bit is set. At the host the interrupt period ends after the end bit of a command that transfers data block(s). A card interrupt issued in the 1 to 2 cycles after the command end bit are not detected by the host during this interrupt period.
- The card interrupt period resumes 2 to 4 SDMMC_CK after the completion of the last data block. The host resumes the interrupt period always 2 cycles after the last data block.
- There is NO interrupt period at the data block gap.

*Note:* *DTEN must not be used to start data transfer with SD and eMMC cards.*
When transferring Open-ended multiple block data and using DTMODE “block data transfer ending with STOP_TRANSMISSION command”, the SDMMC masks the interrupt period after the last data block until the end of the CMD12 STOP_TRANSMISSION command.

The interrupt period is applicable for both memory and I/O operations.
In 4-bit mode interrupts can be differentiated from other signaling according to Table 473.

**Table 473. 4-bit mode Start, interrupt, and CRC-status Signaling detection**

<table>
<thead>
<tr>
<th>SDMMC data line</th>
<th>Start</th>
<th>Interrupt</th>
<th>CRC-status</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDMMC_D0</td>
<td>0</td>
<td>1 or CRC-status</td>
<td>0</td>
</tr>
<tr>
<td>SDMMC_D1</td>
<td>0</td>
<td>0</td>
<td>X</td>
</tr>
<tr>
<td>SDMMC_D2</td>
<td>0</td>
<td>1 or Read Wait</td>
<td>X</td>
</tr>
<tr>
<td>SDMMC_D3</td>
<td>0</td>
<td>1</td>
<td>X</td>
</tr>
</tbody>
</table>

**SD I/O suspend and resume**

This function is NOT supported in SDIO version 4.00 or later.

Within a multifunction SD I/O or a card with both I/O and memory functions, there are multiple devices (I/O and memory) that share access to the eMMC/SD bus. To share access to the host among multiple devices, SD I/O and combo cards optionally implement the concept of suspend/resume. When a card supports suspend/resume, the host can temporarily halt (suspend) a data transfer operation to one function or memory to free the bus for a higher-priority transfer to a different function or memory. After this higher-priority transfer is complete, the original transfer is restarted (resume) where it left off.

To perform the suspend/resume operation on the bus, the host performs the following steps:

1. Determines the function currently using the SDMMC_D[3:0] line(s)
2. Requests the lower-priority or slower transaction to suspend
3. Waits for the transaction suspension to complete
4. Begins the higher-priority transaction
5. Waits for the completion of the higher priority transaction
6. Restores the suspended transaction

The card receiving a suspend command responds with its current bus status. Only when the bus has been suspended by the card the bus status indicates suspension completed.

There are different suspend cases conditions:

- Suspend request accepted prior to the start of data transfer.
- Suspend request not accepted, (due to data being transferred at the same time), the host keeps checking the request until it is accepted. (data transfer has suspended)
- Suspend request during write busy.
- Suspend request with write multiple.
- Suspend request during Read Wait.

For the host to know if the bus has been released it must check the status of the suspend request, suspension completed.

When the bus status of the suspend request response indicates suspension completed, the card has released the bus. At this time the state of the suspended operation must be saved where after an other operation can start.

The suspend command must be sent with the CMDSUSPEND bit set. This makes possible to start the interrupt period after the suspend command response when the bus is suspended (response bit BS = 0).
The hardware does not save the number of remaining data to be transferred when resuming the suspended operation. It is up to firmware to determine the data that has been transferred and resume with the correct remaining number of data bytes.

While receiving data from the card, the SDMMC can suspend the read operation after the read data block end (DPSM in Wait_R). After receiving the suspend acknowledgment response from the card the following steps must be taken by firmware:

1. The normal receive process must be stopped by setting DTHOLD bit.
   a) The remaining number of data bytes in the FIFO must be read until the receive FIFO is empty (RXFIFOE flag is set), and when IDMAEN = 0 the FIFO must be reset with FIFORST.
2. The confirmation that all data has been read from the FIFO, and that the suspend is completed is indicated by the DHOLD flag.
   a) The remaining number of data bytes (multiple of data blocks) still to be read when resuming the operation must be determined from the remaining number of bytes indicated by the DATACOUNT.

**Note:** When a DTIMEOUT flag occurs during the suspend procedure, this must be ignored.

To resume receiving data from the card, the following steps must be taken by firmware:

1. The remaining number of data bytes (multiple of data blocks) must be programmed in DATALENGTH.
2. The DPSM must be configured to receive data in the DTDIR bit.
3. The resume command must be sent from the CPSM, with the CMDTRANS bit set and the CMDSUSPEND bit set, which ends the interrupt period when data transfer is resumed (response bit DF = 1) and enabled the DPSM, after which the card resumes sending data.

While sending data to the card, the SDMMC can suspend the write operation after the write data block CRC status end (DPSM in Busy). Before sending the suspend command to the card the following steps must be taken by firmware:

1. Enable DHOLD flag (and DBCKEND flag when IDMAEN = 0)
2. The DPSM must be prevented from start sending a new data block by setting DTHOLD.
3. When IDMAEN = 0: When receiving the DBCKEND flag the data transfer is stopped. Firmware can stop filling the FIFO, after which the FIFO must be reset with FIFORST. Any bytes still in the FIFO need to be rewritten when resuming the operation.
4. When receiving the DHOLD flag the data transfer is stopped. The remaining number of data bytes still to be written when resuming must be determined from the remaining number of bytes indicated by the DATACOUNT.
5. To suspend the card the suspend command must be sent by the CPSM with the CMDSUSPEND bit set. This makes possible to start the interrupt period after the suspend command response when the bus is suspended (response bit BS = 0).

To resume sending data to the card, the following steps must be taken by firmware:

1. The remaining number of data bytes must be programmed in DATALENGTH.
2. The DPSM must be configured for transmission with DTDIR set and enabled by having the CPSM send the resume command with the CMDTRANS bit set and the CMDSUSPEND bit set. This ends the interrupt period and start the data transfer. The
DPSM either goes to the Wait_S state when SDMMC_D0 does not signal busy, or goes to the Busy state when busy is signalled.

3. When IDMAEN = 1: The IDMA needs to be reprogrammed for the remaining bytes to be transferred.

4. When IDMAEN = 0: Firmware must start filling the FIFO with the remaining data.

**SD I/O Read Wait**

There are 2 methods to pause the data transfer during the Block gap:

1. Stopping the SDMMC_CK.
2. Using Read Wait signaling on SDMMC_D2.

The SDMMC can perform a Read Wait with register settings according Table 472.

Depending the SDMMC operation mode (DS, HS, SDR12, SDR25) or (SDR50, SDR104, DDR) each method has a different characteristic.

The timing for pause read operation by stopping the SDMMC_CK for DS, HS, SDR12, and SDR25, the SDMMC_CK may be stopped 2 SDMMC_CK cycles after the end bit. When ready the host resumes by restarting clock, see Figure 719.

**Figure 719. Clock stop with SDMMC_CK for DS, HS, SDR12, SDR25**

The timing for pause read operation by stopping the SDMMC_CK for SDR50, SDR104, and DDR50, the SDMMC_CK may be stopped minimum 2 SDMMC_CK cycles and maximum 5 SDMMC_CK cycles, after the end bit. When ready the host resumes by restarting clock, see Figure 720. (In DDR50 mode the SDMMC_CK must only be stopped after the falling edge, when the clock line is low.)

**Figure 720. Clock stop with SDMMC_CK for DDR50, SDR50, SDR104**
In Read Wait SDMMC_CK clock stopping, when RWSTART is set, the DSPM stops the clock after the end bit of the current received data block CRC. The clock start again after writing 1 to the RWSTOP bit, where after the DPSM waits for a start bit from the card.

As SDMMC_CK is stopped, no command can be issued to the card. During a Read Wait interval, the SDMMC can still detect SDIO interrupts on SDMMC_D1.

The optional Read Wait signaling on SDMMC_D2 (RW) operation is defined only for the SD 1-bit and 4-bit modes. The Read Wait operation enables the host to signal a card that is reading multiple registers (IO_RW_EXTENDED, CMD53) to temporarily stall the data transfer while allowing the host to send commands to any function within the SD I/O device. To determine when a card supports the Read Wait protocol, the host must test capability bits in the internal card registers.

The timing for Read Wait with a SDMMC_CK less than 50MHz (DS, HS, SDR12, SDR25) is based on the interrupt period generated by the card on SDMMC_D1. The host by asserting SDMMC_D2 low during the interrupt period requests the card to enter Read Wait. To exit Read Wait the host must raise SDMMC_D2 high during one SDMMC_CK cycles before making it Hi-Z, see Figure 721.

For SDR50, SDR104 with a SDMMC_CK more than 50MHz, and DDR50, the card treats the Read Wait request on SDMMC_D2 as an asynchronous event. The host by asserting SDMMC_D2 low after minimum 2 SDMMC_CK cycles and maximum 5 SDMMC_CK cycles, request the card to enter Read Wait. To exit Read Wait the host must raise SDMMC_D2 high during one SDMMC_CK cycles before making it Hi-Z. The host must raise SDMMC_D2 on the SDMMC_CK clock (see Figure 722).
In Read Wait SDMMC_D2 signaling, when RWSTART is set, the DPSM drives SDMMC_D2 after the end bit of the current received data block CRC. The Read Wait signaling on SDMMC_D2 is removed when writing 1 to the RWSTOP bit. The DPSM remains in R_W state for two more SDMMC_CK clock cycles to drive SDMMC_D2 to 1 for one clock cycle (in accordance with SDIO specification), where after the DPSM waits for a start bit from the card.

During the Read Wait signaling on SDMMC_D2 commands can be issued to the card. During the Read Wait interval, the SDMMC can detect SDIO interrupts on SDMMC_D1.

55.6.2 CMD12 send timing

CMD12 is used to stop/abort the data transfer, the card data transmission is terminated two clock cycles after the end bit of the Stop Transmission command.

<table>
<thead>
<tr>
<th>Data operation</th>
<th>Stop Transmission command CMD12 Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDMMC stream write</td>
<td>The data transfer is stopped/aborted by sending the Stop Transmission command.</td>
</tr>
<tr>
<td>SDMMC open ended multiple block write</td>
<td>The data transfer is stopped/aborted by sending the Stop Transmission command. If the card detects an error, the host must abort the operation by sending the Stop Transmission command.</td>
</tr>
<tr>
<td>SDMMC block write with predefined block count</td>
<td>The Stop Transmission command is not required at the end of this type of multiple block write. (sending the Stop Transmission command after the card has received the last block is regarded as an illegal command.) If the card detects an error, the host must abort the operation by sending the Stop Transmission command.</td>
</tr>
<tr>
<td>SDMMC stream read</td>
<td>The data transfer is stopped/aborted by sending the Stop Transmission command.</td>
</tr>
</tbody>
</table>
All data write and read commands can be aborted any time by a Stop Transmission command CMD12. The following data abort procedure applies during an ongoing data transfer:

1. Load CMD12 Stop Transmission command in registers and set the CMDSTOP bit.
   a) This causes the CPSM Abort signal to be generated when the command is sent to the DPSM.
2. Configure the CPSM to send a command immediately (clear WAITPEND bit).
   a) The card, when sending data, stops data transfer 2 cycles after the Stop Transmission command end bit.
   The card when no data is being sent, does not start sending any new data.
   b) The host, when sending data, sends one last data bit followed by an end bit after the Stop Transmission command end bit.
   The host when not sending data, does not start sending any new data.
3. When IDMAEN = 0, the FIFO need to be reset with FIFORST.
   a) When writing data to the card. On the CMDREND flag, firmware must stop writing data to the FIFO. Subsequently the FIFO must be reset with FIFORST, this flushes the FIFO.
   b) When reading data from the card. On the CMDREND flag, firmware must read the remaining data from the FIFO. Subsequently the FIFO must be reset with FIFORST.
4. When IDMAEN = 1, hardware takes care of the FIFO.
   a) When writing data to the card. On the CPSM Abort signal, hardware stops the IDMA and subsequently the FIFO is flushed.
   b) When reading data from the card. On the CPSM Abort signal, hardware instructs the IDMA to transfer the remaining data from the FIFO to RAM.
5. When the FIFO is empty/reset the DABORT flag is generated.

### Stream operation and CMD12

To stop the stream transfer after the last byte to be transferred, the CMD12 end bit timing must be sent aligned with the data stream end of last byte. The following write stream data procedure applies:
1. Initialize the stream data in the DPSM, DTMODE = MCC stream data transfer.
2. Send the WRITE_DATA_STREAM command from the CPSM with CMDTRANS = 1.
3. Preload CMD12 in command registers, with the CMDSTOP bit set.
4. Configure the CPSM to send a command only after a wait pending (WAITPEND = 1) end of last data (according DATALENGTH).
5. Enabling the CPSM to send the STOP_TRANSMISSION command, the stream data end bit and command end bit are aligned.
   a) When DATALENGTH > 5 bytes, Command CMD12 is waited in the CPSM to be aligned with the data transfer end bit.
   b) When DATALENGTH < 5 bytes, Command CMD12 is started before and the DPSM remains in the Wait_S state to align the data transfer end with the CMD12 end bit.
6. The write stream data can be aborted any time by clearing the WAITPEND bit. This causes the Preloaded CMD12 to be sent immediately and stop the write data stream.

**Figure 723. CMD12 stream timing**

To stop the read stream transfer after the last byte, the CMD12 end bit timing must occur after the last data stream byte. The following read stream data procedure applies:

1. Wait for all data to be received by the DPSM and read from the FIFO (DATAEND flag).
   a) The DPSM does not receive more data than indicated by DATALENGTH, even if the card is sending more data.
2. Send CMD12 by the CPSM.
   a) CMD12 stops the card sending data.

*Note: The SDMMC does not receive any more data from the card when DATACOUNT = 0, even when the card continues sending data.*

**Block operation and CMD12**

To stop block transfer at the end of the data, the CMD12 end bit must be sent after the last block end bit.

When writing data to the card the CMD12 end bit must be sent after the write data block CRC token end bit. This requires the CMD12 sending to be tied to the data block transmission timing. To stop an Open-ended Multiple block write, the following procedure applies:
1. Before starting the data transfer, set DTMODE to "block data transfer ending with STOP_TRANSMISSION command".
2. Wait for all data to be sent by the DPSM and the CRC token to be received, (DATAEND flag).
   a) The DPSM does not send more data than indicated by DATALENGTH.
3. Send CMD12 by the CPSM.
   a) CMD12 sets the card to Idle mode.

When reading data from the card the CMD12 end bit must be sent earliest at the same time as the card read data block last data bit. This requires the CMD12 sending to be tied to the data block reception timing. The following stop Open-ended Multiple block read data block procedure applies:
1. Before starting the data transfer, set DTMODE to "block data transfer ending with STOP_TRANSMISSION command".
2. Wait for all data to be received by the DPSM and read from the FIFO (DATAEND flag).
   a) The DPSM does not receive more data than indicated by DATALENGTH, even if the card is sending more data.
3. Send CMD12 with CMDSTOP bit set by the CPSM.
   a) CMD12 stops the Card sending more data and set the card to Idle mode. Any ongoing block transfer is aborted by the Card.

Note: The SDMMC does not receive any more data from the card when DATACOUNT = 0, even when the card continues sending data.

55.6.3 Sleep (CMD5)
The eMMC card may be switched between a Sleep state and a Standby state by CMD5. In the Sleep state the power consumption of the card is minimized and the Vcc power supply may be switched off.

The CMD5 (SLEEP) is used to initiate the state transition from Standby state to Sleep state. The card indicates Busy, pulling down SDMMC_D0, during the transition phase. The Sleep state is reached when the card stops pulling down the SDMMC_D0 line.
To set the card into Sleep state the following procedure applies:
1. Enable interrupt on BUSYD0END.
2. Send CMD5 (SLEEP).
3. On BUSYD0END interrupt, card is in Sleep state
4. Vcc power supply can be switched off

The CMD5 (AWAKE) is used to initiate the state transition from Sleep state to Standby state. The card indicates Busy, pulling down SDMMC_D0, during the transition phase. The Standby state is reached when the card stops pulling down the SDMMC_D0 line.
To set the card into Sleep state the following procedure applies:
1. Switch on Vcc power supply and wait until minimum operating level is reached.
2. Enable interrupt on BUSYD0END.
3. Send CMD5 (AWAKE).
4. On BUSYD0END interrupt card is in Standby state.

The Vcc power supply can be switched off only after the Sleep state has been reached. The Vcc supply must be reinstalled before CMD5 (AWAKE) is sent.
55.6.4 Interrupt mode (Wait-IRQ)

The host and card enter and exit interrupt mode (Wait-IRQ) simultaneously. In interrupt mode there is no data transfer. The only message allowed is an interrupt service request response from the card or the host. For the interrupt mode to work correctly the SDMMC_CK frequency must be set in accordance with the achievable SDMMC_CMD data rate in Open Drain mode, which depend on the capacitive load and pull-up resistor. The CLKDIV must be set >1, and the SETCLKRX must select either the sdmmc_io_in_ck or SDMMC_CLKin source.

The host must ensure that the card is in Standby state before issuing the CMD40 (GO_IRQ_STATE). While waiting for an interrupt response the SDMMC_CK clock signal must be kept active.

A card in interrupt mode (IRQ state):
- is waiting for an internal card interrupt event. Once the event occurs, the card starts to send the interrupt service request response. The response is sent in open-drain mode.
- while waiting for the internal card interrupt event, the card also monitors the SDMMC_CMD line for a start bit. Upon detection of a start bit the card aborts the interrupt mode and switch to Standby state.

The host in interrupt mode (CPSM Wait state waiting for interrupt):
- is waiting for a card interrupt service request response (start bit).
- while waiting for a card interrupt service request response the host may abort the interrupt mode (by clearing the WAITINT register bit), which causes the host to send a interrupt service request response R5 with RCA = 0x0000 in open-drain mode.

When sending the interrupt service request response, the sender bit-wise monitors the SDMMC_CMD bit stream. The sender whose interrupt service request response bit does not correspond to the bit on the SDMMC_CMD line stops sending. In the case of multiple senders only one successfully sends its full interrupt service request response. If the host sends simultaneously, it loses sending after the transmission bit.

To handle the interrupt mode, the following procedure applies:
1. Set the SDMMC_CK frequency in accordance with the achievable SDMMC_CMD data rate in Open-drain mode, CLKDIV must be set >1, and SETCLKRX must select the sdmmc_io_in_ck.

2. Load CMD40 (GO_IRQ_STATE) in the command registers.

3. Enable wait for interrupt by setting WAITINT register bit.

4. Configure the CPSM to send a command immediately.
   a) This causes the CMD40 to be sent and the CPSM to be halted in the Wait state, waiting for an interrupt service request response.

5. To exit the wait for interrupt state (CPSM Wait state):
   a) Upon the detection of an interrupt service request response start bit the CPSM moves to the Receive state where the response is received. The complete reception of the response is indicated by the CMDREND or the command CRC error flags.
   b) To abort the interrupt mode the host clears the WAITINT register bit, which causes the host to send an interrupt service request response by itself. This moves the CPSM to the Receive state. The complete reception of the response is indicated by the CMDREND or the command CRC error flags.

Note: On a simultaneous send interrupt service request response start bit collision the host loses the bus access after the transmission bit.

55.6.5 Boot operation

In boot operation mode the host can read boot data from the card by either one of the 2 boot operation functions:

1. Normal boot. (keeping CMD line low)
2. Alternative boot (sending CMD0 with argument 0xFFFFFFFA)

The boot data can be read according the following configuration options, depending on card register settings:
• The partition from which boot data is read (EXT_CSD Byte[179])
• The boot data size (EXT_CSD Byte[226])
• The bus configuration during boot (EXT_CSD Byte[177])
• Receiving boot acknowledgment from the card. (EXT_CSD Byte[179])

If boot acknowledgment is enabled the card send pattern 010 on SDMMC_D0 within 50ms after boot mode has been requested by either CMD line going low or after CMD0 with argument 0xFFFFFFFA. A boot acknowledgment timeout (ACKTIMEOUT) and acknowledgment status (ACKFAIL) is provided.

Normal boot operation

If the SDMMC_CMD line is held low for at least 74 clock cycles after card power-up or reset, before the first command is issued, the card recognizes that boot mode is being initiated. Within 1 second after the CMD line goes low, the card starts to sent the first boot code data on the SDMMC_Dn line(s). The host must keep the SDMMC_CMD line low until after all boot data has been read. The host can terminate boot mode by pulling the SDMMC_CMD line high.
Figure 725. Normal boot mode operation

To perform the normal boot procedure the following steps needed:

1. Reset the card.
2. If a boot acknowledgment is requested enable the BOOTACKEN and set the ACKTIME and enable the ACKFAIL and ACKTIMEOUT interrupt.
3. Enable the data reception by setting the DPSM in receive mode (DTDIR) and the number of data bytes to be received in DATALENGTH.
4. Enable the DTIMEOUT, DATAEND, and CMDSENT interrupts for end of boot command confirmation.
5. Select the normal boot operation mode in BOOTMODE, and enable boot in BOOTEN. The boot procedure is started by enabling the CPSM with CPSMEN. This causes:
   - the SDMMC_CMD to be driven low. (BOOTMODE = normal boot).
   - the ACK timeout to start.
   - DPSM to be enabled.
6. The incorrect reception of the boot acknowledgment can be detected with ACKFAIL flag or ACKTIMEOUT flag when enabled.
   - When an incorrect boot acknowledgment is received the ACKFAIL flag occurs.
   - When the boot acknowledgment is not received in time the ACKTIMEOUT flag occurs.
7. When all boot data has been received the DATAEND flag occurs.
   - When data CRC fails the DCRCFAIL flag is also generated.
   - When the data timeout occurs the DTIMEOUT flag is also generated.
8. When last data has been received, read data from the FIFO until FIFO is empty after which end of data DATAEND flag is generated.
   - SDMMC has completely received all data and the DPSM is disabled.
9. The boot procedure is terminated by firmware clearing BOOTEN, which causes the SDMMC_CMD line to go high. The CMDSENT flag is generated 56 cycles later to indicate that a new command can be sent.
   a) If the boot procedure is aborted by firmware before all data has been received the CPSM Abort signal stops data reception and disables the DPSM which triggers an DABORT flag when enabled.
10. The CMDSENT flag signals the end of the boot procedure and the card is ready to receive a new command.
Alternative boot operation

After card power-up or reset, if the host send CMD0 with the argument 0xFFFFFFFFFA after 74 clock cycles before CMD0 is issued, the card recognizes that boot mode is being initiated. Within 1 second after the CMD0 with argument 0xFFFFFFFFFA has been sent, the card starts to send the first boot code data on the SDMMC_Dn line(s). The master terminates boot operation by sending CMD0 (Reset).

**Figure 726. Alternative boot mode operation**

To perform the alternative boot procedure the following steps needed:

1. Move the SDMMC to power-off state, and reset the card
2. Move the SDMMC to power-on state. This guarantees the 74 SCDMMC_CK cycles to be clocked before any command.
3. if a boot acknowledgment is requested enable the BOOTACKEN and set the ACKTIME and enable the ACKTIMEOUT flag.
4. enable the data reception by setting the DPSM in receive mode (DTDIR) and the number of data to be received in DATALENGTH. Enable the DTIMEOUT and DATAEND flags.
5. Select the alternative boot operation mode in BOOTMODE, load the CMD0 with the 0xFFFFFFFFFA argument in the command registers. Enable CMDSENT flag for end of
boot command confirmation, and enable boot in BOOTEN. The boot procedure is started by enabling the CPSM with CPSMEN. This causes:
– the loaded command and argument to be sent out. (BOOTMODE = alternative boot).
– the ACK timeout to start.
– DPSM to be enabled.

6. When the command has been sent the CMDSENT flag is generated, at which time the BOOTEN bit must be cleared.
7. the reception of the boot acknowledgment can be detected with ACKFAIL flag when enabled.
   – when the boot acknowledgment is not received in time the ACKTIMEOUT flag occurs.
8. when all boot data has been received the DATAEND flag occurs.
   – when data CRC fails the DCRCFAIL flag is also generated.
   – when the data timeout occurs the DTIMEOUT flag is also generated.
9. When last data has been received, read data from the FIFO until FIFO is empty after which end of data DATAEND flag is generated.
   – SDMMC has completely received all data and the DPSM is disabled.
10. The BOOTEN bit must be cleared, before terminating the boot procedure by sending CMD0 (Reset) with BOOTMODE = alternative boot. This causes the CMDSENT flag to occur 56 cycles after the Command.
   – if the boot procedure is aborted by firmware before all data has been received the CPSM Abort signal stops the data transfer and disable the DPSM which triggers an DABORT flag when enabled.
11. The CMDSENT flag signals the end of the boot procedure and the card is ready to receive a new command. When the RESET command has been sent successfully, the BOOTMODE control bit has to be cleared to terminate the boot operation.

55.6.6 Response R1b handling
When sending commands which have a R1b response the busy signaling is reflected in the BUSYD0 register bit and the release of busy with the BUSYD0END flag. The SDMMC_D0 line is sampled at the end of the R1b response and signaled in the BUSYD0 register bit. The BUSYD0 register bit is reset to not busy when the SDMMC_D0 line release busy, at the same time the BUSYD0END flag is generated.

**Figure 727. Command response R1b busy signaling**

<table>
<thead>
<tr>
<th>SDMMC_CMD</th>
<th>CMD</th>
<th>R1b</th>
<th>CMD</th>
<th>RESP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SDMMC_D0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BUSYD0</td>
<td>BUSY</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BUSYD0END</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

\[ T_{BUSY\ max} \]
The expected maximum busy time must be set in the DATATIME register before sending the command. When enabled, the DTIMEOUT flag is set when after the R1b response busy stays active longer then the programmed time.

To detect the SDMMC_D0 busy signaling when sending a Command with R1b response the following procedure applies:
- Enable CMDREND flag
- Send Command through CPSM.
- On the CMDREND flag check the BUSYD0 register bit.
  - If BUSYD0 signals not busy, signal busy release to the Firmware
  - If BUSYD0 signals busy, wait for BUSYD0END flag
- On BUSYD0END flag signal busy released to the firmware.
- On DTIMEOUT flag busy is active longer then programmed time.

55.6.7 Reset and card cycle power

Reset

Following reset the SDMMC is in the reset state. In this state the SDMMC is disabled and no command nor data can be transferred. The SDMMC_D[7:0], and SDMMC_CMD are in HiZ and the SDMMC_CK is driven low.

Before moving to the power-on state the SDMMC must be configured.

In the power-on state the SDMMC_CK clock is running. First 74 SDMMC_CK cycles are clocked after which the SDMMC is enabled and command and data can be transferred.

The SDMMC states are controlled by Firmware with the PWRCTRL register bits according Figure 728.

Figure 728. SDMMC state control

Card cycle power

To perform a card cycle power the following procedure applies:
1. Reset the SDMMC with the RCC.SDMMCxRST register bit. This resets the SDMMC to the reset state and the CPSM and DPSM to the Idle state.
2. Disable the Vcc power to the card.
3. Set the SDMMC in power-cycle state. This makes that the SDMMC_D[7:0], SDMMC_CMD and SDMMC_CK are driven low, to prevent the card from being supplied through the signal lines.
4. After minimum 1 ms enable the Vcc power to the card.
5. After the power ramp period set the SDMMC to the power-off state for minimum 1 ms. The SDMMC_D[7:0], SDMMC_CMD and SDMMC_CK are set to drive “1”.
6. After the 1 ms delay set the SDMMC to power-on state in which the SDMMC_CK clock is enabled.
7. After 74 SDMMC_CK cycles the first command can be sent to the card.

**Figure 729. Card cycle power / power up diagram**

---

### 55.7 Hardware flow control

The hardware flow control during data transfer functionality is used to avoid FIFO underrun (TX mode) and overrun (RX mode) errors.

The behavior is to stop SDMMC_CK during data transfer and freeze the SDMMC state machines. The data transfer is stalled when the FIFO is unable to transmit or receive data. The data transfer remains stalled until the transmit FIFO is half full or all data according DATALENGHT has been stored, or until the receive FIFO is half empty. Only state machines clocked by SDMMC_CK are frozen, the AHB interfaces are still alive. The FIFO can thus be filled or emptied even if flow control is activated.

To enable hardware flow control during data transfer, the HWFC_EN register bit must be set to 1. After reset hardware flow control is disabled.
Hardware flow control must only be used when the SDMMC_Dn data is cycle-aligned with the SDMMC_CK. Whenever the sdmmc_fb_ck from the DLYB delay block is used, i.e. in the case of SDR104 mode with a $t_{OP}$ and $D_{tOP}$ delay > 1 cycle, hardware flow control cannot be used.

### 55.8 Ultra-high-speed phase I (UHS-I) voltage switch

UHS-I mode (SDR12, SDR25, SDR50, SDR104, and DDR50) requires the support for 1.8V signaling. After power up the card starts in 3.3V mode. CMD11 invokes the voltage switch sequence to the 1.8V mode. When the voltage sequence is completed successfully the card enters UHS-I mode with default SDR12 and card input and output timings are changed.

**Figure 730. CMD11 signal voltage switch sequence**

To perform the signal voltage switch sequence the following steps are needed:

1. Before starting the Voltage Switch procedure, the SDMMC_CK frequency must be set in the range 100 kHz - 400 kHz.
2. The host starts the Voltage Switch procedure by setting the VSWITCHEN bit before sending the CMD11.
3. The card returns an R1 response.
   - if the response CRC is pass, the Voltage Switch procedure continues the host does no longer drive the CMD and SDMMC_D[3:0] signals until completion of the voltage switch sequence. Some cycles after the response the SDMMC_CK is stopped and the CKSTOP flag is set.
   - if the response CRC is fail (CCRCFAIL flag) or no response is received before the timeout (CTIMEOUT flag), the Voltage Switch procedure is stopped.
4. The card drives CMD and SDMMC_D[3:0] to low at the next clock after the R1 response.
5. The host, after having received the R1 response, may monitor the SDMMC_D0 line using the BUSYD0 register bit. The SDMMC_D0 line is sampled two SDMMC_CK clock cycles after the Response. The Firmware may read the BUSYD0 register bit following the CKSTOP flag.
   - When the BUSYD0 is detected low the host firmware switches the Voltage regulator to 1.8V, after which it instructs the SDMMC to start the timing critical
section of the Voltage Switch sequence by setting register bit VSWITCH. The hardware continues to stop the SDMMC_CK by holding it low for at least 5 ms.

- When the BUSYD0 is detected high the host aborts the Voltage Switch sequence and cycle power the card.

6. The card after detecting SDMMC_CK low begins switching signaling voltage to 1.8 V.
7. The host SDMMC hardware after at least 5 ms restarts the SDMMC_CK.
8. The card within 1 ms from detecting SDMMC_CK transition drives CMD and DAT[3:0] high for at least 1 SDMMC_CK cycle and then stop driving CMD and DAT[3:0].
9. The host SDMMC hardware, 1 ms after the SDMMC_CK has been restarted, the SDMMC_D0 is sampled into BUSYD0 and the VSWEND flag is set.
10. The host, on the VSWEND flag, checks SDMMC_D0 line using the BUSYD0 register bit, to confirm completion of voltage switch sequence:
    - When BUSYD0 is detected high, Voltage Switch has been completed successfully.
    - When BUSYD0 is detected low, Voltage Switch has failed, the host cycles the card power.

The minimum 5 ms time to stop the SDMMC_CK is derived from the internal un-gated SDMMC_CK clock, which has a maximum frequency of 25 MHz (SD mode), as set by the clock divider CLKDIV. The >5 ms time is counted by $2^{12}$ cycles (10.24 ms @ 400 kHz). If a lower SDMMC_CK frequency is selected by the clock divider CLKDIV the time for the SDMMC_CK clock to be stopped is longer.

The maximum 1 ms time for the card to drive the SDMMC_Dn and SDMMC_CMD lines high is derived from the internal ungated SDMMC_CK which has a maximum frequency of 25 MHz (SD mode), as set by the clock divider CLKDIV. The SDMMC checks the lines after >1 ms time which is counted by $2^8$ cycles (1.28 ms @ 25 MHz). If a lower SDMMC_CK frequency is selected by the clock divider CLKDIV the time to check the lines is longer.

The signal voltage level is supported through an external voltage translation transceiver like STMicroelectronics ST6G3244ME.
To interface with an external driver (a voltage switch transceiver), next to the standard signals the SDMMC uses the following signals:

**SDMMC_CKIN** feedback input clock

**SDMMC_CDIR** I/O direction control for the CMD signal.

**SDMMC_D0DIR** I/O direction control for the SDMMC_D0 signal.

**SDMMC_D123DIR** I/O direction control for the SDMMC_D1, SDMMC_D2 and SDMMC_D3 signals.

The voltage transceiver signals **EN** and **SEL** are to be handled through general-purpose I/O.

The polarity of the SDMMC_CDIR, SDMMC_D0DIR and SDMMC_D123DIR signals can be selected through SDMMC_POWER.DIRPOL control bit.
### 55.9 SDMMC interrupts

<table>
<thead>
<tr>
<th>Interrupt acronym</th>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
<th>Interrupt clear method</th>
<th>Exit from Sleep mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDMMC</td>
<td>Command response CRC fail</td>
<td>CRCFAIL</td>
<td>CRCFAILIE</td>
<td>CRCFAILC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Data block CRC fail</td>
<td>DCRCFAIL</td>
<td>DCRCFAILIE</td>
<td>DCRCFAILC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Command response timeout</td>
<td>CTIMEOUT</td>
<td>CTIMEOUTIE</td>
<td>CTIMEOUTC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Data timeout</td>
<td>DTOUTIE</td>
<td>DTOUTIEE</td>
<td>DTOUTIJC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Transmit FIFO underrun</td>
<td>TXUNDERR</td>
<td>TXUNDERRIE</td>
<td>TXUNDERRC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Receive FIFO overrun</td>
<td>RXOVERR</td>
<td>RXOVERRIE</td>
<td>RXOVERRRC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Command response received</td>
<td>CMDREND</td>
<td>CMDRENDIE</td>
<td>CMDRENDC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Command sent</td>
<td>CMDSEN</td>
<td>CMDSENIE</td>
<td>CMDSENCT</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Data transfer ended</td>
<td>DATAEND</td>
<td>DATAENDIE</td>
<td>DATAENDC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Data transfer hold</td>
<td>DHOLD</td>
<td>DHOLDIE</td>
<td>DHOLDC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Data block sent or received</td>
<td>DBCKEND</td>
<td>DBCKENDIE</td>
<td>DBCKENDC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Data transfer aborted</td>
<td>DABORT</td>
<td>DABORTIE</td>
<td>DABORTC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Transmit FIFO half empty</td>
<td>TXFIFOHE</td>
<td>TXFIFOHEIE</td>
<td>n.a.</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Receive FIFO half full</td>
<td>RXFIFOHF</td>
<td>RXFIFOHFIE</td>
<td>n.a.</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Transmit FIFO full</td>
<td>TXFIFOF</td>
<td>n.a.</td>
<td>n.a.</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Receive FIFO full</td>
<td>RXFIFOF</td>
<td>RXFIFOFIE</td>
<td>n.a.</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Transmit FIFO empty</td>
<td>TXFIFOE</td>
<td>TXFIFOEIE</td>
<td>n.a.</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Receive FIFO empty</td>
<td>RXFIFOE</td>
<td>n.a.</td>
<td>n.a.</td>
<td>Yes</td>
</tr>
<tr>
<td>Interrupt acronym</td>
<td>Interrupt event</td>
<td>Event flag</td>
<td>Enable control bit</td>
<td>Interrupt clear method</td>
<td>Exit from Sleep mode</td>
</tr>
<tr>
<td>-------------------</td>
<td>----------------</td>
<td>------------</td>
<td>--------------------</td>
<td>------------------------</td>
<td>----------------------</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Command response end of busy</td>
<td>BUSYD0END</td>
<td>BUSYD0ENDIE</td>
<td>BUSYD0ENDC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>SDIO interrupt</td>
<td>SDIOIT</td>
<td>SDIOITIE</td>
<td>SDIOITC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Boot acknowledgm ent fail</td>
<td>ACKFAIL</td>
<td>ACKFAILIE</td>
<td>ACKFAILC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Boot acknowledgm ent timeout</td>
<td>ACKTIMEOUT</td>
<td>ACKTIMEOUTIE</td>
<td>ACKTIMEOUTC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>Voltage switch timing</td>
<td>VSWEND</td>
<td>VSWENDIE</td>
<td>VSWENDC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>SDMM_CK stopped in voltage switch</td>
<td>CKSTOP</td>
<td>CKSTOPIE</td>
<td>CKSTOPC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>IDMA transfer error</td>
<td>IDMATE</td>
<td>IDMATEIE</td>
<td>IDMATEC</td>
<td>Yes</td>
</tr>
<tr>
<td>SDMMC</td>
<td>IDMA buffer transfer complete</td>
<td>IDMABTC</td>
<td>IDMABTCIE</td>
<td>IDMABTCC</td>
<td>Yes</td>
</tr>
</tbody>
</table>
55.10 **SDMMC registers**

The device communicates to the system via 32-bit control registers accessible via AHB slave interface.

The peripheral registers have to be accessed by words (32-bit). Byte (8-bit) and halfword (16-bit) accesses trigger an AHB bus error.

55.10.1 **SDMMC power control register (SDMMC\_POWER)**

Address offset: 0x000

Reset value: 0x0000 0000

| Bit 31:5 Reserved, must be kept at reset value. |
| Bit 4 | DIRPOL: Data and command direction signals polarity selection |
| 0: Voltage transceiver IOs driven as output when direction signal is low.  |
| 1: Voltage transceiver IOs driven as output when direction signal is high.  |
| Bit 3 | VSWITCHEN: Voltage switch procedure enable |
| 0: SDMMC\_CK clock kept unchanged after successfully received command response.  |
| 1: SDMMC\_CK clock stopped after successfully received command response.  |
| Bit 2 | VSWITCH: Voltage switch sequence start |
| 0: Voltage switch sequence not started and not active.  |
| 1: Voltage switch sequence started or active.  |
| Bits 1:0 | PWRCTRL[1:0]: SDMMC state control bits |
| 00: After reset, Reset: the SDMMC is disabled and the clock to the Card is stopped, SDMMC\_D[7:0], and SDMMC\_CMD are HiZ and SDMMC\_CK is driven low. When written 00, power-off: the SDMMC is disabled and the clock to the card is stopped, SDMMC\_D[7:0], SDMMC\_CMD and SDMMC\_CK are driven high.  |
| 01: Reserved. (When written 01, PWRCTRL value does not change)  |
| 10: Power-cycle, the SDMMC is disabled and the clock to the card is stopped, SDMMC\_D[7:0], SDMMC\_CMD and SDMMC\_CK are driven high.  |
| 11: Power-on: the card is clocked, The first 74 SDMMC\_CK cycles the SDMMC is still disabled. After the 74 cycles the SDMMC is enabled and the SDMMC\_D[7:0], SDMMC\_CMD and SDMMC\_CK are controlled according the SDMMC operation. Any further write is ignored, PWRCTRL value keeps 11. |
55.10.2 SDMMC clock control register (SDMMC_CLKCR)

Address offset: 0x004
Reset value: 0x0000 0000

The SDMMC_CLKCR register controls the SDMMC_CK output clock, the sdmmc_rx_ck receive clock, and the bus width.

| Bit 31:22 | Reserved, must be kept at reset value. |
| Bit 21:20 | **SELCLKRX[1:0]**: Receive clock selection |
|           | These bits can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) |
|           | 00: sdmmc_io_in_ck selected as receive clock |
|           | 01: SDMMC_CKIN feedback clock selected as receive clock |
|           | 10: sdmmc_fb_ck tuned feedback clock selected as receive clock. |
|           | 11: Reserved (select sdmmc_io_in_ck) |
| Bit 19   | **BUSSPEED**: Bus speed for selection of SDMMC operating modes |
|           | This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) |
|           | 0: DS, HS, SDR12, SDR25, Legacy compatible, High speed SDR, High speed DDR bus speed mode selected |
|           | 1: SDR50, DDR50, SDR104, HS200 bus speed mode selected. |
| Bit 18   | **DDR**: Data rate signaling selection |
|           | This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) |
|           | DDR rate must only be selected with 4-bit or 8-bit wide bus mode, (WIDBUS > 00). DDR = 1 has no effect when WIDBUS = 00 (1-bit wide bus). |
|           | DDR rate must only be selected with clock division >1, (CLKDIV > 0) |
|           | 0: SDR Single data rate signaling |
|           | 1: DDR double data rate signaling |
| Bit 17   | **HWFC_EN**: Hardware flow control enable |
|           | This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) |
|           | 0: Hardware flow control is disabled |
|           | 1: Hardware flow control is enabled |

When Hardware flow control is enabled, the meaning of the TXFIFOE and RXFIFOF flags change, see SDMMC status register definition in Section 55.10.11.
Bit 16 **NEGEDGE**: SDMMC_CK dephasing selection bit for data and command
This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0).
When clock division = 1 (CLKDIV = 0), this bit has no effect. Data and Command change on SDMMC_CK falling edge.
0: When clock division >1 (CLKDIV > 0) and DDR = 0:
   - Command and data changed on the sdmmc_ker_ck falling edge succeeding the rising edge of SDMMC_CK.
   - SDMMC_CK edge occurs on sdmmc_ker_ck rising edge.
When clock division >1 (CLKDIV > 0) and DDR = 1:
   - Command changed on the sdmmc_ker_ck falling edge succeeding the rising edge of SDMMC_CK.
   - Data changed on the sdmmc_ker_ck falling edge succeeding a SDMMC_CK edge.
   - SDMMC_CK edge occurs on sdmmc_ker_ck rising edge.
1: When clock division >1 (CLKDIV > 0) and DDR = 0:
   - Command and data changed on the same sdmmc_ker_ck rising edge generating the SDMMC_CK falling edge.
When clock division >1 (CLKDIV > 0) and DDR = 1:
   - Command changed on the same sdmmc_ker_ck rising edge generating the SDMMC_CK falling edge.
   - Data changed on the SDMMC_CK falling edge succeeding a SDMMC_CK edge.
   - SDMMC_CK edge occurs on sdmmc_ker_ck rising edge.

Bits 15:14 **WIDBUS[1:0]**: Wide bus mode enable bit
This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)
00: Default 1-bit wide bus mode: SDMMC_D0 used (Does not support DDR)
01: 4-bit wide bus mode: SDMMC_D[3:0] used
10: 8-bit wide bus mode: SDMMC_D[7:0] used

Bit 13 Reserved, must be kept at reset value.

Bit 12 **PWRSAV**: Power saving configuration bit
This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)
For power saving, the SDMMC_CK clock output can be disabled when the bus is idle by setting PWRSAV:
0: SDMMC_CK clock is always enabled
1: SDMMC_CK is only enabled when the bus is active

Bits 11:10 Reserved, must be kept at reset value.

Bits 9:0 **CLKDIV[9:0]**: Clock divide factor
This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0).
This field defines the divide factor between the input clock (sdmmc_ker_ck) and the output clock (SDMMC_CK): SDMMC_CK frequency = sdmmc_ker_ck / [2 * CLKDIV].
0x000: SDMMC_CK frequency = sdmmc_ker_ck / 1 (Does not support DDR)
0x001: SDMMC_CK frequency = sdmmc_ker_ck / 2
0x002: SDMMC_CK frequency = sdmmc_ker_ck / 4
0x0XX: etc..
0x080: SDMMC_CK frequency = sdmmc_ker_ck / 256
0xXXX: etc..
0x3FF: SDMMC_CK frequency = sdmmc_ker_ck / 2046
Note:  
1. While the SD/SDIO card or eMMC is in identification mode, the SDMMC_CK frequency must be less than 400 kHz.
2. The clock frequency can be changed to the maximum card bus frequency when relative card addresses are assigned to all cards.
3. At least seven sdmmc_hclk clock periods are needed between two write accesses to this register. SDMMC_CK can also be stopped during the Read Wait interval for SD I/O cards: in this case the SDMMC_CLKCR register does not control SDMMC_CK.

55.10.3 SDMMC argument register (SDMMC_ARGR)

Address offset: 0x008
Reset value: 0x0000 0000

The SDMMC_ARGR register contains a 32-bit command argument, which is sent to a card as part of a command message.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>CMDARG[31:16]</td>
</tr>
<tr>
<td>rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>

Bits 31:0 CMDARG[31:0]: Command argument
These bits can only be written by firmware when CPSM is disabled (CPSMEN = 0). Command argument sent to a card as part of a command message. If a command contains an argument, it must be loaded into this register before writing a command to the command register.

55.10.4 SDMMC command register (SDMMC_CMDR)

Address offset: 0x00C
Reset value: 0x0000 0000

The SDMMC_CMDR register contains the command index and command type bits. The command index is sent to a card as part of a command message. The command type bits control the command path state machine (CPSM).

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>CMDINDEX[5:0]</td>
</tr>
<tr>
<td>rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
<tr>
<td>CMD_SUSPEND</td>
</tr>
<tr>
<td>rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw      rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>
Bits 31:17 Reserved, must be kept at reset value.

Bit 16 **CMDSUSPEND**: The CPSM treats the command as a Suspend or Resume command and signals interrupt period start/end

This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0).
CMDSUSPEND = 1 and CMDTRANS = 0 Suspend command, start interrupt period when response bit BS=0.
CMDSUSPEND = 1 and CMDTRANS = 1 Resume command with data, end interrupt period when response bit DF=1.

Bit 15 **BOOTEN**: Enable boot mode procedure

0: Boot mode procedure disabled
1: Boot mode procedure enabled

Bit 14 **BOOTMODE**: Select the boot mode procedure to be used

This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0)
0: Normal boot mode procedure selected
1: Alternative boot mode procedure selected.

Bit 13 **DTHOLD**: Hold new data block transmission and reception in the DPSM

If this bit is set, the DPSM does not move from the Wait_S state to the Send state or from the Wait_R state to the Receive state.

Bit 12 **CPSMEN**: Command path state machine (CPSM) enable bit

This bit is written 1 by firmware, and cleared by hardware when the CPSM enters the Idle state.
If this bit is set, the CPSM is enabled.
When DTEN = 1, no command is transferred nor boot procedure is started. CPSMEN is cleared to 0.
During Read Wait with SDMMC_CK stopped no command is sent and CPSMEN is kept 0.

Bit 11 **WAITPEND**: CPSM waits for end of data transfer (CmdPend internal signal) from DPSM

This bit when set, the CPSM waits for the end of data transfer trigger before it starts sending a command.
WAITPEND is only taken into account when DTMODE = eMMC stream data transfer,
WIDBUS = 1-bit wide bus mode, DPSMACT = 1 and DTDIR = from host to card.

Bit 10 **WAITINT**: CPSM waits for interrupt request

If this bit is set, the CPSM disables command timeout and waits for an card interrupt request (Response).
If this bit is cleared in the CPSM Wait state, it causes the abort of the interrupt mode.

Bits 9:8 **WAITRESP[1:0]**: Wait for response bits

This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0).
They are used to configure whether the CPSM is to wait for a response, and if yes, which kind of response.
00: No response, expect CMDSENT flag
01: Short response, expect CMDREND or CCRCFAIL flag
10: Short response, expect CMDREND flag (No CRC)
11: Long response, expect CMDREND or CCRCFAIL flag
Bit 7 **CMDSTOP**: The CPSM treats the command as a Stop Transmission command and signals abort to the DPSM

This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). If this bit is set, the CPSM issues the abort signal to the DPSM when the command is sent.

Bit 6 **CMDTRANS**: The CPSM treats the command as a data transfer command, stops the interrupt period, and signals DataEnable to the DPSM

This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). If this bit is set, the CPSM issues an end of interrupt period and issues DataEnable signal to the DPSM when the command is sent.

Bits 5:0 **CMDINDEX[5:0]**: Command index

This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). The command index is sent to the card as part of a command message.

---

**55.10.5 SDMMC command response register (SDMMC_RESPCMDR)**

Address offset: 0x010

Reset value: 0x0000 0000

The SDMMC_RESPCMDR register contains the command index field of the last command response received. If the command response transmission does not contain the command index field (long or OCR response), the RESPCMD field is unknown, although it must contain 111111b (the value of the reserved field from the response).

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
```

Bits 31:6 Reserved, must be kept at reset value.

Bits 5:0 **RESPCMD[5:0]**: Response command index

Read-only bit field. Contains the command index of the last command response received.

---

Note: 1 At least seven sdmmc_hclk clock periods are needed between two write accesses to this register.

2 MultiMediaCard can send two kinds of response: short responses, 48 bits, or long responses, 136 bits. SD card and SD I/O card can send only short responses, the argument can vary according to the type of response: the software distinguishes the type of response according to the send command.
55.10.6 SDMMC response x register (SDMMC_RESPxR)

Address offset: 0x010 + 0x004 * x, (x = 1 to 4)
Reset value: 0x0000 0000

The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response.

<table>
<thead>
<tr>
<th>Bits 31:0 CARDSTATUS[31:0]: Card status according table below</th>
</tr>
</thead>
<tbody>
<tr>
<td>See Table 476.</td>
</tr>
</tbody>
</table>

The card status size is 32 or 128 bits, depending on the response type.

<table>
<thead>
<tr>
<th>Table 476. Response type and SDMMC_RESPxR registers</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register(1)</td>
</tr>
<tr>
<td>------------</td>
</tr>
<tr>
<td>SDMMC_RESP1R</td>
</tr>
<tr>
<td>SDMMC_RESP2R</td>
</tr>
<tr>
<td>SDMMC_RESP3R</td>
</tr>
<tr>
<td>SDMMC_RESP4R</td>
</tr>
</tbody>
</table>

1. The most significant bit of the card status is received first.
2. The SDMMC_RESP4R register LSB is always 0.

55.10.7 SDMMC data timer register (SDMMC_DTIMER)

Address offset: 0x024
Reset value: 0x0000 0000

The SDMMC_DTIMER register contains the data timeout period, in card bus clock periods.

A counter loads the value from the SDMMC_DTIMER register, and starts decrementing when the data path state machine (DPSM) enters the Wait_R or Busy state. If the timer reaches 0 while the DPSM is in either of these states, the timeout status flag is set.
Bits 31:0 **DATETIME[31:0]:** Data and R1b busy timeout period  
This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0).  
Data and R1b busy timeout period expressed in card bus clock periods.  

**Note:** A data transfer must be written to the data timer register and the data length register before being written to the data control register.

### 55.10.8 SDMMC data length register (SDMMC_DLENR)

Address offset: 0x028  
Reset value: 0x0000 0000  
The SDMMC_DLENR register contains the number of data bytes to be transferred. The value is loaded into the data counter when data transfer starts.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Access</th>
<th>Value</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>DATETIME[31:0]</td>
<td>Data and R1b busy timeout period</td>
<td>rw rw</td>
<td>Bits 31:25 Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
| 24:16 | DATALENGTH[24:16] | Data length value | rw rw | Bits 24:0 DATALENGTH[24:0]: Data length value  
This register can only be written by firmware when DPSM is inactive (DPSMACT = 0).  
Number of data bytes to be transferred.  
When DDR = 1 DATALENGTH is truncated to a multiple of 2. (The last odd byte is not transferred)  
When DATALENGTH = 0 no data are transferred, when requested by a CPSMEN and CMDTRANS = 1 also no command is transferred. DTEN and CPSMEN are cleared to 0.  

**Note:** For a block data transfer, the value in the data length register must be a multiple of the block size (see SDMMC_DCTRL). A data transfer must be written to the data timer register and the data length register before being written to the data control register.

For an SDMMC multibyte transfer the value in the data length register must be between 1 and 512.
55.10.9 SDMMC data control register (SDMMC_DCTRL)

Address offset: 0x02C
Reset value: 0x0000 0000

The SDMMC_DCTRL register control the data path state machine (DPSM).

<table>
<thead>
<tr>
<th>Bit 31:14</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 13</td>
<td>FIFORST: FIFO reset, flushes any remaining data</td>
</tr>
<tr>
<td></td>
<td>This bit can only be written by firmware when IDMAEN= 0 and DPSM is active (DPSMACT = 1). This bit only takes effect when a transfer error or transfer hold occurs.</td>
</tr>
<tr>
<td></td>
<td>0: FIFO not affected.</td>
</tr>
<tr>
<td></td>
<td>1: Flush any remaining data and reset the FIFO pointers. This bit is automatically cleared to 0 by hardware when DPSM gets inactive (DPSMACT = 0).</td>
</tr>
<tr>
<td>Bit 12</td>
<td>BOOTACKEN: Enable the reception of the boot acknowledgment</td>
</tr>
<tr>
<td></td>
<td>This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).</td>
</tr>
<tr>
<td></td>
<td>0: Boot acknowledgment disabled, not expected to be received</td>
</tr>
<tr>
<td></td>
<td>1: Boot acknowledgment enabled, expected to be received</td>
</tr>
<tr>
<td>Bit 11</td>
<td>SDIOEN: SD I/O interrupt enable functions</td>
</tr>
<tr>
<td></td>
<td>This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).</td>
</tr>
<tr>
<td></td>
<td>If this bit is set, the DPSM enables the SD I/O card specific interrupt operation.</td>
</tr>
<tr>
<td>Bit 10</td>
<td>RWMOD: Read Wait mode</td>
</tr>
<tr>
<td></td>
<td>This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).</td>
</tr>
<tr>
<td></td>
<td>0: Read Wait control using SDMMC_D2</td>
</tr>
<tr>
<td></td>
<td>1: Read Wait control stopping SDMMC_CK</td>
</tr>
<tr>
<td>Bit 9</td>
<td>RWSTOP: Read Wait stop</td>
</tr>
<tr>
<td></td>
<td>This bit is written by firmware and auto cleared by hardware when the DPSM moves from the R_W state to the Wait_R or idle state.</td>
</tr>
<tr>
<td></td>
<td>0: No Read Wait stop.</td>
</tr>
<tr>
<td></td>
<td>1: Enable for Read Wait stop when DPSM is in the R_W state.</td>
</tr>
<tr>
<td>Bit 8</td>
<td>RWSTART: Read Wait start</td>
</tr>
<tr>
<td></td>
<td>If this bit is set, Read Wait operation starts.</td>
</tr>
</tbody>
</table>
Bits 7:4 **DBLOCKSIZE[3:0]**: Data block size

This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).

Define the data block length when the block data transfer mode is selected:

- 0000: Block length = 2^0 = 1 byte
- 0001: Block length = 2^1 = 2 bytes
- 0010: Block length = 2^2 = 4 bytes
- 0011: Block length = 2^3 = 8 bytes
- 0100: Block length = 2^4 = 16 bytes
- 0101: Block length = 2^5 = 32 bytes
- 0110: Block length = 2^6 = 64 bytes
- 0111: Block length = 2^7 = 128 bytes
- 1000: Block length = 2^8 = 256 bytes
- 1001: Block length = 2^9 = 512 bytes
- 1010: Block length = 2^10 = 1024 bytes
- 1011: Block length = 2^11 = 2048 bytes
- 1100: Block length = 2^12 = 4096 bytes
- 1101: Block length = 2^13 = 8192 bytes
- 1110: Block length = 2^14 = 16384 bytes
- 1111: Reserved

When DATALENGTH is not a multiple of DBLOCKSIZE, the transferred data is truncated at a multiple of DBLOCKSIZE. (None of the remaining data are transferred.)

When DDR = 1, DBLOCKSIZE = 0000 must not be used. (No data are transferred)

Bits 3:2 **DTMODE[1:0]**: Data transfer mode selection

This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).

- 00: Block data transfer ending on block count.
- 01: SDIO multibyte data transfer.
- 10: eMMC Stream data transfer. (WIDBUS must select 1-bit wide bus mode)
- 11: Block data transfer ending with STOP_TRANSMISSION command (not to be used with DTEN initiated data transfers).

Bit 1 **DTDIR**: Data transfer direction selection

This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).

- 0: From host to card.
- 1: From card to host.

Bit 0 **DTEN**: Data transfer enable bit

This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). This bit is cleared by Hardware when data transfer completes.

This bit must only be used to transfer data when no associated data transfer command is used, i.e. must not be used with SD or eMMC cards.

- 0: Do not start data transfer without CPSM data transfer command.
- 1: Start data transfer without CPSM data transfer command.

55.10.10 **SDMMC data counter register (SDMMC_DCNTR)**

Address offset: 0x030

Reset value: 0x0000 0000

The SDMMC_DCNTR register loads the value from the data length register (see SDMMC_DLENR) when the DPSM moves from the Idle state to the Wait_R or Wait_S state. As data is transferred, the counter decrements the value until it reaches 0. The DPSM then
moves to the Idle state and when there has been no error, and no transmit data transfer
hold, the data status end flag (DATAEND) is set.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DATACOUNT[24:16]</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | DATACOUNT[15:0] |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  |

Bits 31:25  Reserved, must be kept at reset value.

Bits 24:0  DATACOUNT[24:0]: Data count value
When read, the number of remaining data bytes to be transferred is returned. Write has no
effect.

Note: This register must be read only after the data transfer is complete, or hold. When reading
after an error event the read data count value may be different from the real number of data
bytes transferred.

55.10.11  SDMMC status register (SDMMC_STAR)

Address offset: 0x034
Reset value: 0x0000 0000

The SDMMC_STAR register is a read-only register. It contains two types of flag:
• Static flags (bits [28, 21, 11:0]): these bits remain asserted until they are cleared by
writing to the SDMMC interrupt Clear register (see SDMMC_ICR)
• Dynamic flags (bits [20:12]): these bits change state depending on the state of the
underlying logic (for example, FIFO full and empty flags are asserted and deasserted
as data while written to the FIFO)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>RX FIFO</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>TX FIFO</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>HE</td>
</tr>
<tr>
<td>Res.</td>
<td>Res.</td>
<td>Res.</td>
<td>IDMABTC</td>
<td>IDMA</td>
<td>TE</td>
<td>CK</td>
<td>STOP</td>
<td>VSW</td>
<td>END</td>
<td>ACK</td>
<td>TIME</td>
<td>OUT</td>
<td>ACK</td>
<td>FAIL</td>
<td>SDIOIT</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | RX FIFO |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | TX FIFO |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | HE |
| RX | FIFO | HF | TX | FIFO | HE | CPSM | ACT | DPSM | ACT | DA | BORT | DBCK | END | DHOLD | DATA | END | CMD | SENT | CMDR | END | RX | OVER | TX | UNDER | R | D | TIME | OUT | C | TIME | OUT | DCRC | FAIL | CCRC | FAIL |
| r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  |
Bit 25 **VSWEND**: Voltage switch critical timing section completion
The interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 24 **ACKTIMEOUT**: Boot acknowledgment timeout
The interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 23 **ACKFAIL**: Boot acknowledgment received (boot acknowledgment check fail)
The interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 22 **SDIOIT**: SDIO interrupt received
The interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 21 **BUSYD0END**: end of SDMMC_D0 Busy following a CMD response detected
This indicates only end of busy following a CMD response. This bit does not signal busy due to data transfer. Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.
0: card SDMMC_D0 signal does NOT signal change from busy to not busy.
1: card SDMMC_D0 signal changed from busy to NOT busy.

Bit 20 **BUSYD0**: Inverted value of SDMMC_D0 line (Busy), sampled at the end of a CMD response and a second time 2 SDMMC_CK cycles after the CMD response
This bit is reset to not busy when the SDMMCD0 line changes from busy to not busy. This bit does not signal busy due to data transfer. This is a hardware status flag only, it does not generate an interrupt.
0: card signals not busy on SDMMC_D0.
1: card signals busy on SDMMC_D0.

Bit 19 **RXFIFOE**: Receive FIFO empty
This is a hardware status flag only, does not generate an interrupt. This bit is cleared when one FIFO location becomes full.

Bit 18 **TXFIFOE**: Transmit FIFO empty
This bit is cleared when one FIFO location becomes full.

Bit 17 **RXFIFOF**: Receive FIFO full
This bit is cleared when one FIFO location becomes empty.

Bit 16 **TXFIFOF**: Transmit FIFO full
This is a hardware status flag only, does not generate an interrupt. This bit is cleared when one FIFO location becomes empty.

Bit 15 **RXFIFOHF**: Receive FIFO half full
There are at least half the number of words in the FIFO. This bit is cleared when the FIFO becomes half+1 empty.

Bit 14 **TXFIFOHE**: Transmit FIFO half empty
At least half the number of words can be written into the FIFO. This bit is cleared when the FIFO becomes half+1 full.

Bit 13 **CPSMACT**: Command path state machine active, i.e. not in Idle state
This is a hardware status flag only, does not generate an interrupt.

Bit 12 **DPSMACT**: Data path state machine active, i.e. not in Idle state
This is a hardware status flag only, does not generate an interrupt.

Bit 11 **DABORT**: Data transfer aborted by CMD12
Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.
Bit 10 **DBCKEND**: Data block sent/received

*DBCKEND* is set when:
- CRC check passed and DPSM moves to the R_W state
or
- IDMAEN = 0 and transmit data transfer hold and DATACOUNT >0 and DPSM moves to Wait_S.

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 9 **DHOLD**: Data transfer Hold

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 8 **DATAEND**: Data transfer ended correctly

*DATAEND* is set if data counter DATACOUNT is zero and no errors occur, and no transmit data transfer hold.

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 7 **CMDSENT**: Command sent (no response required)

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 6 **CMDREND**: Command response received (CRC check passed, or no CRC)

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 5 **RXOVERR**: Received FIFO overrun error

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 4 **TXUNDERR**: Transmit FIFO underrun error

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 3 **DTIMEOUT**: Data timeout

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 2 **CTIMEOUT**: Command response timeout

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.
The Command Timeout period has a fixed value of 64 SDMMC_CK clock periods.

Bit 1 **DCRCFAIL**: Data block sent/received (CRC check failed)

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

Bit 0 **CCRCFAIL**: Command response received (CRC check failed)

Interrupt flag is cleared by writing corresponding interrupt clear bit in SDMMC_ICR.

**Note**: FIFO interrupt flags must be masked in SDMMC_MASKR when using IDMA mode.
55.10.12 SDMMC interrupt clear register (SDMMC_ICR)

Address offset: 0x038
Reset value: 0x0000 0000

The SDMMC_ICR register is a write-only register. Writing a bit with 1 clears the corresponding bit in the SDMMC_STAR status register.

| Bits 31:29 Reserved, must be kept at reset value. |
| Bit 28 IDMABTC: IDMA buffer transfer complete clear bit |
| Set by software to clear the IDMABTC flag. |
| 0: IDMABTC not cleared |
| 1: IDMABTC cleared |
| Bit 27 IDMATE: IDMA transfer error clear bit |
| Set by software to clear the IDMATE flag. |
| 0: IDMATE not cleared |
| 1: IDMATE cleared |
| Bit 26 CKSTOP: CKSTOP flag clear bit |
| Set by software to clear the CKSTOP flag. |
| 0: CKSTOP not cleared |
| 1: CKSTOP cleared |
| Bit 25 VSWEND: VSWEND flag clear bit |
| Set by software to clear the VSWEND flag. |
| 0: VSWEND not cleared |
| 1: VSWEND cleared |
| Bit 24 ACKTIMEOUT: ACKTIMEOUT flag clear bit |
| Set by software to clear the ACKTIMEOUT flag. |
| 0: ACKTIMEOUT not cleared |
| 1: ACKTIMEOUT cleared |
| Bit 23 ACKFAIL: ACKFAIL flag clear bit |
| Set by software to clear the ACKFAIL flag. |
| 0: ACKFAIL not cleared |
| 1: ACKFAIL cleared |
| Bit 22 SDIOT: SDIOT flag clear bit |
| Set by software to clear the SDIOT flag. |
| 0: SDIOT not cleared |
| 1: SDIOT cleared |
Bit 21 BUSYD0ENDC: BUSYD0END flag clear bit
Set by software to clear the BUSYD0END flag.
0: BUSYD0END not cleared
1: BUSYD0END cleared

Bits 20:12 Reserved, must be kept at reset value.

Bit 11 DABORTC: DABORT flag clear bit
Set by software to clear the DABORT flag.
0: DABORT not cleared
1: DABORT cleared

Bit 10 DBCKENDC: DBCKEND flag clear bit
Set by software to clear the DBCKEND flag.
0: DBCKEND not cleared
1: DBCKEND cleared

Bit 9 DHOLDC: DHOLD flag clear bit
Set by software to clear the DHOLD flag.
0: DHOLD not cleared
1: DHOLD cleared

Bit 8 DATAENDC: DATAEND flag clear bit
Set by software to clear the DATAEND flag.
0: DATAEND not cleared
1: DATAEND cleared

Bit 7 CMDSENTC: CMDSENT flag clear bit
Set by software to clear the CMDSENT flag.
0: CMDSENT not cleared
1: CMDSENT cleared

Bit 6 CMDRENDC: CMDREND flag clear bit
Set by software to clear the CMDREND flag.
0: CMDREND not cleared
1: CMDREND cleared

Bit 5 RXOVERRC: RXOVERR flag clear bit
Set by software to clear the RXOVERR flag.
0: RXOVERR not cleared
1: RXOVERR cleared

Bit 4 TXUNDERRC: TXUNDERR flag clear bit
Set by software to clear TXUNDERR flag.
0: TXUNDERR not cleared
1: TXUNDERR cleared

Bit 3 DTIMEOUTC: DTIMEOUT flag clear bit
Set by software to clear the DTIMEOUT flag.
0: DTIMEOUT not cleared
1: DTIMEOUT cleared
55.10.13 SDMMC mask register (SDMMC_MASKR)

Address offset: 0x03C
Reset value: 0x0000 0000

The interrupt mask register determines which status flags generate an interrupt request by setting the corresponding bit to 1.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>RW reserved</td>
</tr>
<tr>
<td>30</td>
<td>IDMABTCIE: IDMA buffer transfer complete interrupt enable</td>
<td>RW reserved</td>
</tr>
<tr>
<td>29</td>
<td>CKSTOPIE: Voltage Switch clock stopped interrupt enable</td>
<td>RW reserved</td>
</tr>
<tr>
<td>28</td>
<td>VSWENDIE: Voltage switch critical timing section completion interrupt enable</td>
<td>RW reserved</td>
</tr>
<tr>
<td>27</td>
<td>TXFIFOENDIE: TX FIFO end of transfer interrupt enable</td>
<td>RW reserved</td>
</tr>
<tr>
<td>26</td>
<td>RXFIFOENDIE: RX FIFO end of transfer interrupt enable</td>
<td>RW reserved</td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 IDMABTCIE: IDMA buffer transfer complete interrupt enable
Set and cleared by software to enable/disable the interrupt generated when the IDMA has transferred all data belonging to a memory buffer.
0: IDMA buffer transfer complete interrupt disabled
1: IDMA buffer transfer complete interrupt enabled

Bit 27 Reserved, must be kept at reset value.

Bit 26 CKSTOPIE: Voltage Switch clock stopped interrupt enable
Set and cleared by software to enable/disable interrupt caused by Voltage Switch clock stopped.
0: Voltage Switch clock stopped interrupt disabled
1: Voltage Switch clock stopped interrupt enabled

Bit 25 VSWENDIE: Voltage switch critical timing section completion interrupt enable
Set and cleared by software to enable/disable the interrupt generated when voltage switch critical timing section completion.
0: Voltage switch critical timing section completion interrupt disabled
1: Voltage switch critical timing section completion interrupt enabled
Bit 24 **ACKTIMEOUTIE**: Acknowledgment timeout interrupt enable
Set and cleared by software to enable/disable interrupt caused by acknowledgment timeout.
0: Acknowledgment timeout interrupt disabled
1: Acknowledgment timeout interrupt enabled

Bit 23 **ACKFAILIE**: Acknowledgment Fail interrupt enable
Set and cleared by software to enable/disable interrupt caused by acknowledgment Fail.
0: Acknowledgment Fail interrupt disabled
1: Acknowledgment Fail interrupt enabled

Bit 22 **SDIOITIE**: SDIO mode interrupt received interrupt enable
Set and cleared by software to enable/disable the interrupt generated when receiving the SDIO mode interrupt.
0: SDIO Mode interrupt received interrupt disabled
1: SDIO Mode interrupt received interrupt enabled

Bit 21 **BUSYD0ENDIE**: BUSYD0END interrupt enable
Set and cleared by software to enable/disable the interrupt generated when SDMMC_D0 signal changes from busy to NOT busy following a CMD response.
0: BUSYD0END interrupt disabled
1: BUSYD0END interrupt enabled

Bits 20:19 Reserved, must be kept at reset value.

Bit 18 **TXFIFOEIE**: Tx FIFO empty interrupt enable
Set and cleared by software to enable/disable interrupt caused by Tx FIFO empty.
0: Tx FIFO empty interrupt disabled
1: Tx FIFO empty interrupt enabled

Bit 17 **RXFIFOFIE**: Rx FIFO full interrupt enable
Set and cleared by software to enable/disable interrupt caused by Rx FIFO full.
0: Rx FIFO full interrupt disabled
1: Rx FIFO full interrupt enabled

Bit 16 Reserved, must be kept at reset value.

Bit 15 **RXFIFOHFIE**: Rx FIFO half full interrupt enable
Set and cleared by software to enable/disable interrupt caused by Rx FIFO half full.
0: Rx FIFO half full interrupt disabled
1: Rx FIFO half full interrupt enabled

Bit 14 **TXFIFOHEIE**: Tx FIFO half empty interrupt enable
Set and cleared by software to enable/disable interrupt caused by Tx FIFO half empty.
0: Tx FIFO half empty interrupt disabled
1: Tx FIFO half empty interrupt enabled

Bits 13:12 Reserved, must be kept at reset value.

Bit 11 **DABORTIE**: Data transfer aborted interrupt enable
Set and cleared by software to enable/disable interrupt caused by a data transfer being aborted.
0: Data transfer abort interrupt disabled
1: Data transfer abort interrupt enabled

Bit 10 **DBCKENDIE**: Data block end interrupt enable
Set and cleared by software to enable/disable interrupt caused by data block end.
0: Data block end interrupt disabled
1: Data block end interrupt enabled
Bit 9  **DHOLDIE**: Data hold interrupt enable
      Set and cleared by software to enable/disable the interrupt generated when sending new
      data is hold in the DPSM Wait_S state.
      0: Data hold interrupt disabled
      1: Data hold interrupt enabled

Bit 8  **DATAENDIE**: Data end interrupt enable
      Set and cleared by software to enable/disable interrupt caused by data end.
      0: Data end interrupt disabled
      1: Data end interrupt enabled

Bit 7  **CMDSENTIE**: Command sent interrupt enable
      Set and cleared by software to enable/disable interrupt caused by sending command.
      0: Command sent interrupt disabled
      1: Command sent interrupt enabled

Bit 6  **CMDRENDIE**: Command response received interrupt enable
      Set and cleared by software to enable/disable interrupt caused by receiving command
      response.
      0: Command response received interrupt disabled
      1: Command response received interrupt enabled

Bit 5  **RXOVERRIE**: Rx FIFO overrun error interrupt enable
      Set and cleared by software to enable/disable interrupt caused by Rx FIFO overrun error.
      0: Rx FIFO overrun error interrupt disabled
      1: Rx FIFO overrun error interrupt enabled

Bit 4  **TXUNDERIE**: Tx FIFO underrun error interrupt enable
      Set and cleared by software to enable/disable interrupt caused by Tx FIFO underrun error.
      0: Tx FIFO underrun error interrupt disabled
      1: Tx FIFO underrun error interrupt enabled

Bit 3  **DTIMEOUTIE**: Data timeout interrupt enable
      Set and cleared by software to enable/disable interrupt caused by data timeout.
      0: Data timeout interrupt disabled
      1: Data timeout interrupt enabled

Bit 2  **CTIMEOUTIE**: Command timeout interrupt enable
      Set and cleared by software to enable/disable interrupt caused by command timeout.
      0: Command timeout interrupt disabled
      1: Command timeout interrupt enabled

Bit 1  **DCRCFAILIE**: Data CRC fail interrupt enable
      Set and cleared by software to enable/disable interrupt caused by data CRC failure.
      0: Data CRC fail interrupt disabled
      1: Data CRC fail interrupt enabled

Bit 0  **CCRCFAILIE**: Command CRC fail interrupt enable
      Set and cleared by software to enable/disable interrupt caused by command CRC failure.
      0: Command CRC fail interrupt disabled
      1: Command CRC fail interrupt enabled
### 55.10.14 SDMMC acknowledgment timer register (SDMMC_ACKTIMER)

Address offset: 0x040  
Reset value: 0x0000 0000  

The SDMMC_ACKTIMER register contains the acknowledgment timeout period, in SDMMC_CK bus clock periods.

A counter loads the value from the SDMMC_ACKTIMER register, and starts decrementing when the data path state machine (DPSM) enters the Wait_Ack state. If the timer reaches 0 while the DPSM is in this states, the acknowledgment timeout status flag is set.

<table>
<thead>
<tr>
<th>Bit 31-25</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>
| Bit 24-0    | **ACKTIME[24:0]**: Boot acknowledgment timeout period  
This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0).  
Boot acknowledgment timeout period expressed in card bus clock periods. |

**Note:** The data transfer must be written to the acknowledgment timer register before being written to the data control register.

### 55.10.15 SDMMC data FIFO registers x (SDMMC_FIFORx)

Address offset: 0x080 + 0x004 * x, (x =0 to 15)  
Reset value: 0x0000 0000  

The receive and transmit FIFOs can be only read or written as word (32-bit) wide registers. The FIFOs contain 16 entries on sequential addresses. This enables the CPU to use its load and store multiple operands to read from/write to the FIFO. The FIFO register interface takes care of correct data alignment inside the FIFO, the FIFO register address used by the CPU does matter.

When accessing SDMMC_FIFOR with half word or byte access an AHB bus fault is generated.

<table>
<thead>
<tr>
<th>Bit 31-16</th>
<th>FIFODATA[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 15-0</td>
<td>FIFODATA[15:0]</td>
</tr>
</tbody>
</table>

---

[Table and register descriptions continued on next page]
Secure digital input/output MultiMediaCard interface (SDMMC)

55.10.16 SDMMC DMA control register (SDMMC_IDMACTRLR)

Address offset: 0x050
Reset value: 0x0000 0000

The receive and transmit FIFOs can be read or written as 32-bit wide registers. The FIFOs contain 32 entries on 32 sequential addresses. This enables the CPU to use its load and store multiple operands to read from/write to the FIFO.

Bits 31:0 **FIFODATA[31:0]**: Receive and transmit FIFO data

This register can only be read or written by firmware when the DPSM is active (DPSMACT = 1). The FIFO data occupies 16 entries of 32-bit words.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 **IDMABACT**: Double buffer mode active buffer indication

This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). When IDMA is enabled this bit is toggled by hardware.

0: When IDMA is enabled, uses buffer0 and firmware write access to IDMABASE0 is prohibited.
1: When IDMA is enabled, uses buffer1 and firmware write access to IDMABASE1 is prohibited.

Bit 1 **IDMABMODE**: Buffer mode selection

This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).
0: Single buffer mode.
1: Double buffer mode.

Bit 0 **IDMAEN**: IDMA enable

This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0).
0: IDMA disabled
1: IDMA enabled
### 55.10.17 SDMMC IDMA buffer size register (SDMMC_IDMABSIZER)

Address offset: 0x054  
Reset value: 0x0000 0000  
The SDMMC_IDMABSIZER register contains the buffers size when in double buffer configuration.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:13 Reserved, must be kept at reset value.  
Bits 12:5 **IDMABNDT[7:0]**: Number of bytes per buffer  
This 8-bit value must be multiplied by 8 to get the size of the buffer in 32-bit words and by 32 to get the size of the buffer in bytes.  
Example: IDMABNDT = 0x01: buffer size = 8 words = 32 bytes.  
Example: IDMABNDT = 0x80: buffer size = 1024 words = 4 Kbytes  
These bits can only be written by firmware when DPSM is inactive (DPSMACT = 0).  

### 55.10.18 SDMMC IDMA buffer 0 base address register (SDMMC_IDMABASE0R)

Address offset: 0x058  
Reset value: 0x0000 0000  
The SDMMC_IDMABASE0R register contains the memory buffer base address in single buffer configuration and the buffer 0 base address in double buffer configuration.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:13 **IDMABASE0[31:16]**:  
Bits 4:0 **IDMABASE0[15:0]**:  

Bits 31:0 **IDMABASE0[31:0]**: Buffer 0 memory base address bits [31:2], must be word aligned (bit [1:0] are always 0 and read only)  
This register can be written by firmware when DPSM is inactive (DPSMACT = 0), and can dynamically be written by firmware when DPSM active (DPSMACT = 1) and memory buffer 0 is inactive (IDMABACT = ‘1’).
55.10.19 SDMMC IDMA buffer 1 base address register (SDMMC_IDMABASE1R)

Address offset: 0x05C
Reset value: 0x0000 0000

The SDMMC_IDMABASE1R register contains the double buffer configuration second buffer memory base address.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>SDMMC_POWER</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x004</td>
<td>SDMMC_CLKCR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x008</td>
<td>SDMMC_ARGR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C</td>
<td>SDMMC_CMRD</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x010</td>
<td>SDMMC_RESPCMDR</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 IDMABASE1[31:0]: Buffer 1 memory base address, must be word aligned (bit [1:0] are always 0 and read only)

This register can be written by firmware when DPSM is inactive (DPSMACT = 0), and can dynamically be written by firmware when DPSM active (DPSMACT = 1) and memory buffer 1 is inactive (IDMABACT = '0').

55.10.20 SDMMC register map

Table 477. SDMMC register map

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>SDMMC_POWER</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x004</td>
<td>SDMMC_CLKCR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x008</td>
<td>SDMMC_ARGR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C</td>
<td>SDMMC_CMRD</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x010</td>
<td>SDMMC_RESPCMDR</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 477. SDMMC register map (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x014</td>
<td>SDMMC_RESP1R</td>
<td>0x018</td>
<td>SDMMC_RESP2R</td>
</tr>
<tr>
<td>0x01C</td>
<td>SDMMC_RESP3R</td>
<td>0x020</td>
<td>SDMMC_RESP4R</td>
</tr>
<tr>
<td>0x024</td>
<td>SDMMC_DTIMER</td>
<td>0x028</td>
<td>SDMMC_DLENR</td>
</tr>
<tr>
<td>0x030</td>
<td>SDMMC_DCNTR</td>
<td>0x034</td>
<td>SDMMC_STAR</td>
</tr>
<tr>
<td>0x038</td>
<td>SDMMC_ICR</td>
<td>0x03C</td>
<td>SDMMC_MASKR</td>
</tr>
<tr>
<td>0x040</td>
<td>SDMMC_ACKTIMG</td>
<td>0x044</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CARDSTATUS[31:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>CARDSTATUS[31:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>CARDSTATUS[31:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>CARDSTATUS[31:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>DATALENGTH[24:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>DATALENGTH[24:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>DATACOUNT[24:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
<tr>
<td>ACKTIME[24:0]</td>
<td>Reset value 0x00000000000000000000000000000000</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 477. SDMMC register map (continued)

| Offset   | Register name          | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----------|------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x050    | SDMMC_IDMACTRLR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|          | Reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x054    | SDMMC_IDMABSIZE        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|          | Reset value            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x058    | SDMMC_IDMABSE0        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|          | IDMABASE[0:31]         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x05C    | SDMMC_IDMABSE1        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|          | IDMABASE[1:31]         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x060 - 0x07C | Reserved            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x080 + 0x04 * x, (x=0..15) | SDMMC_FIFOR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|          | FIFODATA[31:0]         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Refer to Section 2.3 on page 129 for the register boundary addresses.
56 Controller area network with flexible data rate (FDCAN)

56.1 Introduction

The controller area network (CAN) subsystem (see Figure 732) consists of two CAN modules, a shared message RAM and a clock calibration unit. Refer to the product memory organization for the base address of each of them.

FDCAN modules are compliant with ISO 11898-1: 2015 (CAN protocol specification version 2.0 part A, B) and CAN FD protocol specification version 1.0.

In addition, the first CAN module FDCAN1 supports time triggered CAN (TTCAN), specified in ISO 11898-4, including event synchronized time-triggered communication, global system time, and clock drift compensation. The FDCAN1 contains additional registers, specific to the time triggered feature. The CAN FD option can be used together with event-triggered and time-triggered CAN communication.

A 10 Kbyte message RAM implements filters, receive FIFOs, receive buffers, transmit event FIFOs, transmit buffers (and triggers for TTCAN). This message RAM is shared between the FDCAN modules.

The common clock calibration unit is optional. It can be used to generate a calibrated clock for each FDCAN from the HSI internal RC oscillator and the PLL, by evaluating CAN messages received by the FDCAN1.

The CAN subsystem I/O signals and pins are detailed, respectively, in Table 478 and Table 479.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>fdcan_ker_ck</td>
<td>Digital</td>
<td>CAN subsystem kernel clock input</td>
</tr>
<tr>
<td>fdcan_pclk</td>
<td>Digital</td>
<td>CAN subsystem APB interface clock input</td>
</tr>
<tr>
<td>fdcan_cal_it</td>
<td>Digital</td>
<td>FDCAN calibration interrupt</td>
</tr>
<tr>
<td>fdcan1_intr0_it</td>
<td>Digital</td>
<td>FDCAN1 interrupt0</td>
</tr>
<tr>
<td>fdcan1_intr1_it</td>
<td>Digital</td>
<td>FDCAN1 interrupt1</td>
</tr>
<tr>
<td>fdcan2_intr0_it</td>
<td>Digital</td>
<td>FDCAN2 interrupt0</td>
</tr>
<tr>
<td>fdcan2_intr1_it</td>
<td>Digital</td>
<td>FDCAN2 interrupt1</td>
</tr>
<tr>
<td>fdcan1_swt[0:3]</td>
<td>Digital</td>
<td>Stop watch trigger input</td>
</tr>
<tr>
<td>fdcan1_evt[0:3]</td>
<td>Digital</td>
<td>Event trigger input</td>
</tr>
<tr>
<td>fdcan1_ts[0:15]</td>
<td>Digital</td>
<td>External timestamp vector</td>
</tr>
<tr>
<td>fdcan1_soc</td>
<td>Digital</td>
<td>Start of cycle pulse</td>
</tr>
<tr>
<td>fdcan1_rtp</td>
<td>Digital</td>
<td>Register time mark pulse</td>
</tr>
<tr>
<td>fdcan1_tmp</td>
<td>Digital</td>
<td>Trigger time mark pulse</td>
</tr>
</tbody>
</table>
### Table 479. CAN subsystem I/O pins

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FDCAN1_RX</td>
<td>Digital input</td>
<td>FDCAN1 receive pin</td>
</tr>
<tr>
<td>FDCAN1_TX</td>
<td>Digital output</td>
<td>FDCAN1 transmit pin</td>
</tr>
<tr>
<td>FDCAN2_RX</td>
<td>Digital input</td>
<td>FDCAN2 receive pin</td>
</tr>
<tr>
<td>FDCAN2_TX</td>
<td>Digital output</td>
<td>FDCAN2 transmit pin</td>
</tr>
</tbody>
</table>
Figure 732. CAN subsystem
56.2 FDCAN main features

- Conform with CAN protocol version 2.0 part A, B and ISO 11898-1: 2015, -4
- CAN FD with max. 64 data bytes supported
- TTCAN protocol level 1 and level 2 completely in hardware (FDCAN1 only)
- Event synchronized time-triggered communication supported (FDCAN1 only)
- CAN error logging
- AUTOSAR and J1939 support
- Improved acceptance filtering
- Two configurable receive FIFOs
- Separate signaling on reception of high priority messages
- Up to 64 dedicated receive buffers
- Up to 32 dedicated transmit buffers
- Configurable transmit FIFO / queue
- Configurable transmit event FIFO
- FDCAN modules share the same message RAM
- Programmable loop-back test mode
- Maskable module interrupts
- Two clock domains: APB bus interface and CAN core kernel clock
- Power-down support

56.3 FDCAN implementation

Table 480. Main features

<table>
<thead>
<tr>
<th>Module</th>
<th>FDCAN1</th>
<th>FDCAN2</th>
</tr>
</thead>
<tbody>
<tr>
<td>TTCAN</td>
<td>X</td>
<td>-</td>
</tr>
</tbody>
</table>
56.4 FDCAN functional description

**Dual interrupt lines**

The FDCAN peripheral provides two interrupt lines `fdcan_intr0_it` and `fdcan_intr1_it`. By programming EINT0 and EINT1 bits in FDCAN_IIE register, the interrupt lines can be enabled or disabled separately.

**CAN core**

The CAN core contains the protocol controller and receive/transmit shift registers. It handles all ISO 11898-1: 2015 protocol functions and supports both 11-bit and 29-bit identifiers.

**Sync**

The sync block synchronizes signals from the APB clock domain to the CAN kernel clock domain and vice versa.
Tx handler

Controls the message transfer from the message RAM to the CAN core. A maximum of 32 Tx buffers can be configured for transmission. Tx buffers can be used as dedicated Tx buffers, as Tx FIFO, part of a Tx queue, or as a combination of them. A Tx event FIFO stores Tx timestamps together with the corresponding message ID. Transmit cancellation is also supported.

On FDCAN1, the Tx handler also implements the frame synchronization entity (FSE) which controls time-triggered communication according to ISO11898-4. It synchronizes itself with the reference messages on the CAN bus, controls cycle time and global time, and handles transmissions according to the predefined message schedule, the system matrix. It also handles the time marks of the system matrix that are linked to the messages in the message RAM. Stop watch trigger, event trigger, and time mark interrupt are synchronization interfaces.

Rx handler

Controls the transfer of received messages from the CAN core to the external message RAM. The Rx handler supports two receive FIFOs, each of configurable size, and up to 64 dedicated Rx buffers for storage of all messages that have passed acceptance filtering. A dedicated Rx buffer, in contrast to a receive FIFO, is used to store only messages with a specific identifier. An Rx timestamp is stored together with each message. Up to 128 filters can be defined for 11-bit IDs and up to 64 filters for 29-bit IDs.

APB Interface

Connects the FDCAN to the APB bus.

Message RAM Interface

Connects the FDCAN access to an external 10 Kbytes message RAM through a RAM controller/arbiter.

56.4.1 Operating modes

Software initialization

Software initialization is started by setting INIT bit in FDCAN_CCCR register, either by software or by a hardware reset, or by going Bus_Off. While INIT bit in FDCAN_CCCR register is set, message transfer from and to the CAN bus is stopped, the status of the CAN bus output FDCAN_TX is recessive (high). The counters of the error management logic (EML) are unchanged. Setting INIT bit in FDCAN_CCCR does not change any configuration register. Clearing INIT bit in FDCAN_CCCR finishes the software initialization. Afterwards the bit stream processor (BSP) synchronizes itself to the data transfer on the CAN bus by waiting for the occurrence of a sequence of 11 consecutive recessive bits (Bus_Idle) before it can take part in bus activities and start the message transfer.

Access to the FDCAN configuration registers is only enabled when both INIT bit in FDCAN_CCCR register and CCE bit in FDCAN_CCCR register are set.

CCE bit in FDCAN_CCCR register can only be set/cleared while INIT bit in FDCAN_CCCR is set. CCE bit in FDCAN_CCCR register is automatically cleared when INIT bit in FDCAN_CCCR is cleared.
The following registers are reset when CCE bit in FDCAN_CCCR register is set:

- FDCAN_HPMS - high priority message status
- FDCAN_RXF0S - Rx FIFO 0 status
- FDCAN_RXF1S - Rx FIFO 1 status
- FDCAN_TXFQS - Tx FIFO/queue status
- FDCAN_TXBRP - Tx buffer request pending
- FDCAN_TXBTO - Tx buffer transmission occurred
- FDCAN_TXBCF - Tx buffer cancellation finished
- FDCAN_TXEFS - Tx event FIFO status
- FDCAN_TTOST - TT (time trigger) operation status (FDCAN1 only)
- FDCAN_TTLGT - TT local and global time, only global time FDCAN_TTLGT.GT is reset (FDCAN1 only)
- FDCAN_TTCTC - TT cycle time and count (FDCAN1 only)
- FDCAN_TTCSM - TT cycle sync mark (FDCAN1 only)

The timeout counter value TOC bit in FDCAN_TOCV register is preset to the value configured by TOP bit in FDCAN_TOCC register when CCE bit in FDCAN_CCCR is set.

In addition the state machines of the Tx handler and Rx handler are held in idle state while CCE bit in FDCAN_CCCR is set.

The following registers can be written only when CCE bit in FDCAN_CCCR register is cleared:

- FDCAN_TXBAR - Tx buffer add request
- FDCAN_TXBCR - Tx buffer cancellation request

TEST bit in FDCAN_CCCR and MON bit in FDCAN_CCCR can only be set by software while both INIT bit and CCE bit in FDCAN_CCCR register are set. Both bits may be reset at any time. DAR bit in FDCAN_CCCR can only be set/cleared while both INIT bit in FDCAN_CCCR and CCE bit in FDCAN_CCCR are set.

Normal operation

The FDCAN1 default operating mode after hardware reset is event-driven CAN communication without time triggers (FDCAN_TTOCF.OM = 00). It is required that both INIT bit and CCE bit in FDCAN_CCCR register are set before the TT operation mode can be changed.

Once the FDCAN is initialized and INIT bit in FDCAN_CCCR register is cleared, the FDCAN synchronizes itself to the CAN bus and is ready for communication.

After passing the acceptance filtering, received messages including message ID and DLC are stored into a dedicated Rx buffer or into the Rx FIFO 0 or Rx FIFO 1.

For messages to be transmitted dedicated Tx buffers and/or a Tx FIFO or a Tx queue can be initialized or updated. Automated transmission on reception of remote frames is not supported.

CAN FD operation

There are two variants in the CAN FD protocol, first the long frame mode (LFM) where the data field of a CAN frame may be longer that eight bytes. The second variant is the fast frame mode (FFM) where control field, data field, and CRC field of a CAN frame are
transmitted with a higher bitrate than the beginning and the end of the frame. Fast frame mode can be used in combination with long frame mode.

The previously reserved bit in CAN frames with 11-bit identifiers and the first previously reserved bit in CAN frames with 29-bit identifiers are now decoded as FDF bit. FDF recessive signifies a CAN FD frame, while FDF dominant signifies a classic CAN frame. In a CAN FD frame, the two bits following FDF, res and BRS, decide whether the bitrate inside this CAN FD frame is switched. A CAN FD bitrate switch is signified by res dominant and BRS recessive. The coding of res recessive is reserved for future expansion of the protocol. If the FDCAN receives a frame with FDF recessive and res recessive, it signals a protocol exception event by setting bit FDCAN_PSR.PXE. When protocol exception handling is enabled (FDCAN_CCCR.PXHD = 0), this causes the operation state to change from receiver (FDCAN_PSR.ACT = 10) to Integrating (FDCAN_PSR.ACT = 00) at the next sample point. In case protocol exception handling is disabled (FDCAN_CCCR.PXHD = 1), the FDCAN treats a recessive res bit as a form error and responds with an error frame.

CAN FD operation is enabled by programming FDCAN_CCCR.FDOE. If FDCAN_CCCR.FDOE = 1, transmission and reception of CAN FD frames is enabled. Transmission and reception of classic CAN frames is always possible. Whether a CAN FD frame or a classic CAN frame is transmitted can be configured via bit FDF in the respective Tx buffer element. With FDCAN_CCCR.FDOE = 0, received frames are interpreted as classic CAN frames, which leads to the transmission of an error frame when receiving a CAN FD frame. When CAN FD operation is disabled, no CAN FD frames are transmitted, even if bit FDF of a Tx buffer element is set. FDCAN_CCCR.FDOE and FDCAN_CCCR.BRSE can only be changed while FDCAN_CCCR.INIT and FDCAN_CCCR.CCE are both set.

With FDCAN_CCCR.FDOE = 0, the setting of bits FDF and BRS is ignored and frames are transmitted in classic CAN format. With FDCAN_CCCR.FDOE = 1 and FDCAN_CCCR.BRSE = 0, only bit FDF of a Tx buffer element is evaluated. With FDCAN_CCCR.FDOE = 1 and FDCAN_CCCR.BRSE = 1, transmission of CAN FD frames with bitrate switching is enabled. All Tx buffer elements with bits FDF and BRS set are transmitted in CAN FD format with bitrate switching.

A mode change during CAN operation is only recommended under the following conditions:

- The failure rate in the CAN FD data phase is significant higher than in the CAN FD arbitration phase. In this case disable the CAN FD bitrate switching option for transmissions.
- During system startup all nodes are transmitting classic CAN messages until it is verified that they are able to communicate in CAN FD format. If this is true, all nodes switch to CAN FD operation.
- Wake-up messages in CAN partial networking have to be transmitted in classic CAN format.
- End-of-line programming in case not all nodes are CAN FD capable. Non CAN FD nodes are held in Silent mode until programming has completed. Then all nodes switch back to classic CAN communication.

In the CAN FD format, the coding of the DLC differs from the standard CAN format. DLC codes 0 to 8 have the same coding as in standard CAN, codes 9 to 15 (that in standard CAN all code a data field of 8 bytes) are coded according to Table 481.
In CAN FD fast frames, the bit timing is switched inside the frame, after the BRS (bitrate Switch) bit, if this bit is recessive. Before the BRS bit, in the CAN FD arbitration phase, the nominal CAN bit timing is used as defined by the bit timing and prescaler register FDCAN_NBTP. In the following CAN FD data phase, the fast CAN bit timing is used as defined by the fast bit timing and prescaler register FDCAN_DBTP. The bit timing is switched back from the fast timing at the CRC delimiter or when an error is detected, whichever occurs first.

The maximum configurable bitrate in the CAN FD data phase depends on the FDCAN kernel clock frequency. For example, with a FDCAN kernel clock frequency of 20 MHz and the shortest configurable bit time of four time quanta (tq), the bitrate in the data phase is 5 Mbit/s.

In both data frame formats, CAN FD long frames and CAN FD fast frames, the value of the bit ESI (error status indicator) is determined by the transmitter error state at the start of the transmission. If the transmitter is error passive, ESI is transmitted recessive, else it is transmitted dominant. In CAN FD remote frames the ESI bit is always transmitted dominant, independent of the transmitter error state. The data length code of CAN FD remote frames is transmitted as 0.

In case a FDCAN Tx buffer is configured for CAN FD transmission with DLC > 8, the first eight bytes are transmitted as configured in the Tx buffer while the remaining part of the data field is padded with 0xCC. When the FDCAN receives a FDCAN frame with DLC > 8, the first eight bytes of that frame are stored into the matching Rx buffer or Rx FIFO. The remaining bytes are discarded.

Transceiver delay compensation

During the data phase of a CAN FD transmission only one node is transmitting, all others are receivers. The length of the bus line has no impact. When transmitting via pin FDCAN_TX the protocol controller receives the transmitted data from its local CAN transceiver via pin FDCAN_RX. The received data is delayed by the CAN transceiver loop delay. In case this delay is greater than TSEG1 (time segment before sample point), a bit error is detected. Without transceiver delay compensation, the bitrate in the data phase of a CAN FD frame is limited by the transceivers loop delay.

The FDCAN implements a delay compensation mechanism to compensate the CAN transceiver loop delay, thereby enabling transmission with higher bitrates during the CAN FD data phase independent of the delay of a specific CAN transceiver.

To check for bit errors during the data phase of transmitting nodes, the delayed transmit data is compared against the received data at the Secondary Sample Point SSP. If a bit error is detected, the transmitter reacts on this bit error at the next following regular sample point. During arbitration phase the delay compensation is always disabled.

The transmitter delay compensation enables configurations where the data bit time is shorter than the transmitter delay, it is described in detail in the new ISO11898-1. It is enabled by setting bit FDCAN_DBTP.TDC.

<table>
<thead>
<tr>
<th>DLC</th>
<th>9</th>
<th>10</th>
<th>11</th>
<th>12</th>
<th>13</th>
<th>14</th>
<th>15</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of data bytes</td>
<td>12</td>
<td>16</td>
<td>20</td>
<td>24</td>
<td>32</td>
<td>48</td>
<td>64</td>
</tr>
</tbody>
</table>
The received bit is compared against the transmitted bit at the SSP. The SSP position is defined as the sum of the measured delay from the FDCAN transmit output pin FDCAN_TX through the transceiver to the receive input pin FDCAN_RX plus the transmitter delay compensation offset as configured by FDCAN_TDCR.TDCO. The transmitter delay compensation offset is used to adjust the position of the SSP inside the received bit (for example half of the bit time in the data phase). The position of the secondary sample point is rounded down to the next integer number of mtq (minimum time quantum, that is one period of fdcanc_tq_ck clock).

FDCAN_PSR.TDCV shows the actual transmitter delay compensation value, it is cleared when FDCAN_CCCR.INIT is set and is updated at each transmission of an FD frame while FDCAN_DBTP.TDC is set.

The following boundary conditions have to be considered for the transmitter delay compensation implemented in the FDCAN:

- The sum of the measured delay from FDCANx_TX to FDCANx_RX and the configured transmitter delay compensation offset FDCAN_TDCR.TDCO must be less than six bit times in the data phase.
- The sum of the measured delay from FDCANx_TX to FDCANx_RX and the configured transmitter delay compensation offset FDCAN_TDCR.TDCO must be less than or equal to 127 mtq. If this sum exceeds 127 mtq, the maximum value (127 mtq) is used for transmitter delay compensation.
- The data phase ends at the sample point of the CRC delimiter, that stops checking received bits at the SSPs.

If transmitter delay compensation is enabled by programming FDCAN_DBTP.TDC = 1, the measurement is started within each transmitted CAN FD frame at the falling edge of bit FDF to bit res. The measurement is stopped when this edge is seen at the receive input pin FDCAN_TX of the transmitter. The resolution of this measurement is one mtq.

**Figure 734. Transceiver delay measurement**

To avoid that a dominant glitch inside the received FDF bit ends the delay compensation measurement before the falling edge of the received res bit (resulting in a too early SSP position) the use of a transmitter delay compensation filter window can be enabled by...
programming FDCAN\_TDCR.TDCF. This defines a minimum value for the SSP position. Dominant edges on FDCANx\_RX, that would result in an earlier SSP position are ignored for transmitter delay measurement. The measurement is stopped when the SSP position is at least FDCAN\_TDCR.TDCF and FDCAN\_RX is low.

**Restricted operation mode**

In restricted operation mode the node is able to receive data and remote frames and to give acknowledge to valid frames, but it does not send data frames, remote frames, active error frames, or overload frames. In case of an error condition or overload condition, it does not send dominant bits, instead it waits for the occurrence of bus idle condition to resynchronize itself to the CAN communication. The error counters (FDCAN\_ECR.REC, FDCAN\_ECR.TEC) are frozen while error logging (FDCAN\_ECR.CEL) is active. The software can set the FDCAN into restricted operation mode by setting bit FDCAN\_CCCCR.ASM. The bit can only be set by software when both FDCAN\_CCCCR.CCE and FDCAN\_CCCCR.INIT are set to 1. The bit can be cleared by software at any time.

Restricted operation mode is automatically entered when the Tx handler was not able to read data from the message RAM in time. To leave restricted operation mode, the software has to reset FDCAN\_CCCCR.ASM.

The restricted operation mode can be used in applications that adapt themselves to different CAN bitrates. In this case the application tests different bitrates and leaves the restricted operation mode after it has received a valid frame.

FDCAN\_CCCCR.ASM is also controlled by the clock calibration unit. When the clock calibration process is enabled, the restricted operation mode is entered and the FDCAN\_CCR.ASM bit is set. Once the calibration is completed, FDCAN\_CCR.ASM bit is cleared.

*Note:* The restricted operation mode must not be combined with the loop back mode (internal or external).

**Bus monitoring mode**

The FDCAN is set in bus monitoring mode by setting FDCAN\_CCCCR.MON bit or when error level S3 (FDCAN\_TTOST.EL = 11) is entered. In bus monitoring mode (For more details refer to ISO11898-1, 10.12 bus monitoring), the FDCAN is able to receive valid data frames and valid remote frames, but cannot start a transmission. In this mode, it sends only recessive bits on the CAN bus, if the FDCAN is required to send a dominant bit (ACK bit, overload flag, active error flag), the bit is rerouted internally so that the FDCAN monitors this dominant bit, although the CAN bus may remain in recessive state. In bus monitoring mode register FDCAN\_TXBRP is held in reset state.

The bus monitoring mode can be used to analyze the traffic on a CAN bus without affecting it by the transmission of dominant bits. *Figure 735* shows the connection of FDCAN\_TX and FDCAN\_RX signals to the FDCAN in bus monitoring mode.
Disabled automatic retransmission (DAR) mode

According to the CAN Specification (see ISO11898-1, 6.3.3 recovery management), the FDCAN provides means for automatic retransmission of frames that have lost arbitration or that have been disturbed by errors during transmission. By default automatic retransmission is enabled.

To support time-triggered communication as described in ISO 11898-1: 2015, chapter 9.2, the automatic retransmission may be disabled via FDCAN_CCCR.DAR.

Frame transmission in disabled automatic retransmission (DAR) mode

In DAR mode all transmissions are automatically canceled after they started on the CAN bus. A Tx buffer Tx request pending bit FDCAN_TXBRP.TRPx is reset after successful transmission, when a transmission has not yet been started at the point of cancellation, has been aborted due to lost arbitration, or when an error occurred during frame transmission.

- Successful transmission:
  - Corresponding Tx buffer transmission occurred bit FDCAN_TXBTO.TOx set
  - Corresponding Tx buffer cancellation finished bit FDCAN_TXBCF.CFx not set
- Successful transmission in spite of cancellation:
  - Corresponding Tx buffer transmission occurred bit FDCAN_TXBTO.TOx set
  - Corresponding Tx buffer cancellation finished bit FDCAN_TXBCF.CFx set
- Arbitration loss or frame transmission disturbed:
  - Corresponding Tx buffer transmission occurred bit FDCAN_TXBTO.TOx not set
  - Corresponding Tx buffer cancellation finished bit FDCAN_TXBCF.CFx set

In case of a successful frame transmission, and if storage of Tx events is enabled, a Tx event FIFO element is written with event type ET = 10 (transmission in spite of cancellation).

Power down (Sleep mode)

The FDCAN can be set into power down mode controlled by clock stop request input via register FDCAN_CCCR.CSR. As long as the clock stop request is active, bit FDCAN_CCCR.CSR is read as 1.
When all pending transmission requests have completed, the FDCAN waits until bus idle state is detected. Then the FDCAN sets FDCAN_CCCR.INIT to 1 to prevent any further CAN transfers. Now the FDCAN acknowledges that it is ready for power down by setting FDCAN_CCCR.CSA to 1. In this state, before the clocks are switched off, further register accesses can be made. A write access to FDCAN_CCCR.INIT has no effect. Now the module clock inputs may be switched off.

To leave power down mode, the application has to turn on the module clocks before resetting CC control register flag FDCAN_CCCR.CSR. The FDCAN acknowledges this by resetting FDCAN_CCCR.CSA. Afterwards, the application can restart CAN communication by resetting bit FDCAN_CCCR.INIT.

**Test modes**

To enable write access to FDCAN test register (see [Section 56.5.4](#)), bit FDCAN_CCCR.TEST must be set to 1, thus enabling the configuration of test modes and functions.

Four output functions are available for the CAN transmit pin FDCAN_TX by programming FDCAN_TEST.TX. Additionally to its default function – the serial data output – it can drive the CAN Sample Point signal to monitor the FDCAN bit timing and it can drive constant dominant or recessive values. The actual value at pin FDCAN_RX can be read from FDCAN_TEST.RX. Both functions can be used to check the CAN bus physical layer.

Due to the synchronization mechanism between CAN kernel clock and APB clock domain, there may be a delay of several APB clock periods between writing to FDCAN_TEST.TX until the new configuration is visible at FDCAN_TX output pin. This applies also when reading FDCAN_RX input pin via FDCAN_TEST.RX.

*Note:* Test modes should be used for production tests or self test only. The software control for FDCAN_TX pin interferes with all CAN protocol functions. It is not recommended to use test modes for application.

**External loop back mode**

The FDCAN can be set in external loop back mode by programming FDCAN_TEST.LBCK to 1. In loop back mode, the FDCAN treats its own transmitted messages as received messages and stores them (if they pass acceptance filtering) into Rx FIFOs. *Figure 736* (left side) shows the connection of transmit and receive signals FDCAN_TX and FDCAN_RX to the FDCAN in external loop back mode.

This mode is provided for hardware self-test. To be independent from external stimulation, the FDCAN ignores acknowledge errors (recessive bit sampled in the acknowledge slot of a data/remote frame) in loop back mode. In this mode the FDCAN performs an internal feedback from its transmit output to its receive input. The actual value of the FDCAN_RX input pin is disregarded by the FDCAN. The transmitted messages can be monitored at the FDCAN_TX transmit pin.

**Internal loop back mode**

Internal loop back mode is entered by programming bits FDCAN_TEST.LBCK and FDCAN_CCCR.MON to 1. This mode can be used for a “Hot Selftest”, meaning the FDCAN can be tested without affecting a running CAN system connected to the FDCAN_TX and FDCAN_RX pins. In this mode, FDCAN_RX pin is disconnected from the FDCAN and FDCAN_TX pin is held recessive. *Figure 736* (right side) shows the connection of FDCAN_TX and FDCAN_RX pins to the FDCAN in case of internal loop back mode.
Application watchdog (FDCAN1 only)

The application watchdog is served by reading register FDCAN_TTOST. When the application watchdog is not served in time, bit FDCAN_TTOST.AWE is set, all TTCAN communication is stopped, and the FDCAN1 is set into bus monitoring mode.

The TT application watchdog can be disabled by programming the application watchdog limit FDCAN_TTOCF.AWL to 0x00. The TT application watchdog should not be disabled in a TTCAN application program.

Timestamp generation

For timestamp generation the FDCAN supplies a 16-bit wraparound counter. A prescaler FDCAN_TSCC.TCP can be configured to clock the counter in multiples of CAN bit times (1 … 16). The counter is readable via FDCAN_TSCV.TCV. A write access to register FDCAN_TSCV resets the counter to 0. When the timestamp counter wraps around interrupt flag FDCAN_IR.TSW is set.

On start of frame reception/transmission the counter value is captured and stored into the timestamp section of a Rx buffer/Rx FIFO (RXTS[15:0]) or Tx event FIFO (TXTS[15:0]) element.

By programming bit FDCAN_TSCC.TSS, a 16-bit timestamp can be used.

Timeout counter

To signal timeout conditions for Rx FIFO 0, Rx FIFO 1, and the Tx event FIFO the FDCAN supplies a 16-bit timeout counter. It operates as down-counter and uses the same prescaler controlled by FDCAN_TSCC.TCP as the timestamp counter. The timeout counter is configured via register FDCAN_TOCC. The actual counter value can be read from FDCAN_TOCV.TOC. The timeout counter can only be started while FDCAN_CCCR.INIT = 0. It is stopped when FDCAN_CCCR.INIT = 1, for example when the FDCAN enters Bus_Off state.

The operation mode is selected by FDCAN_TOCC.TOS. When operating in Continuous mode, the counter starts when FDCAN_CCCR.INIT is reset. A write to FDCAN_TOCV...
presets the counter to the value configured by FDCAN_TOCC.TOP and continues down-counting.

When the timeout counter is controlled by one of the FIFOs, an empty FIFO presets the counter to the value configured by FDCAN_TOCC.TOP. Down-counting is started when the first FIFO element is stored. Writing to FDCAN_TOCV has no effect.

When the counter reaches 0, interrupt flag FDCAN_IR.TOO is set. In Continuous mode, the counter is immediately restarted at FDCAN_TOCC.TOP.

**Note:** The clock signal for the timeout counter is derived from the CAN core sample point signal. Therefore the point in time where the timeout counter is decremented may vary due to the synchronization/re-synchronization mechanism of the CAN core. If the baudrate switch feature in FDCAN is used, the timeout counter is clocked differently in arbitration and data fields.

### 56.4.2 Message RAM

The message RAM has a width of 32 bits. The FDCAN module can be configured to allocate up to 2560 words in the message RAM. It is not necessary to configure each of the sections listed in Figure 737, nor is there any restriction with respect to the sequence of the sections.

![Figure 737. Message RAM configuration](MS41464V2)

When the FDCAN addresses the message RAM it addresses 32-bit words, not single bytes. The configured start addresses are 32-bit word addresses, i.e. only bits 15 to 2 are evaluated, the two least significant bits are ignored.
Note: The FDCAN does not check for erroneous configuration of the message RAM. In particular, the configuration of the start addresses of the different sections and the number of elements of each section must be done carefully to avoid falsification or loss of data.

Rx handling

The Rx handler controls the acceptance filtering, the transfer of received messages to Rx buffers or to 1 of the two Rx FIFOs, as well as the Rx FIFO put and get Indices.

Acceptance filter

The FDCAN offers the possibility to configure two sets of acceptance filters, one for standard identifiers and one for extended identifiers. These filters can be assigned to Rx buffer, Rx FIFO 0 or Rx FIFO 1. For acceptance filtering each list of filters is executed from element #0 until the first matching element. Acceptance filtering stops at the first matching element. The following filter elements are not evaluated for this message.

The main features are:
- Each filter element can be configured as
  - range filter (from 0 to 128 elements for the 11-bit filter and from 0 to 64 for the 29-bit filter)
  - filter for one or two dedicated IDs
  - classic bit mask filter
- Each filter element is configurable for acceptance or rejection filtering
- Each filter element can be enabled/disabled individually
- Filters are checked sequentially, execution stops with the first matching filter element

Related configuration registers are:
- Global filter configuration (FDCAN_GFC)
- Standard ID filter configuration (FDCAN_SIDFC)
- Extended ID filter configuration (FDCAN_XIDFC)
- Extended ID AND Mask (FDCAN_XIDAM)

Depending on the configuration of the filter element (SFEC / EFEC) a match triggers one of the following actions:
- Store received frame in FIFO 0 or FIFO 1
- Store received frame in Rx buffer
- Store received frame in Rx buffer and generate pulse at filter event pin
- Reject received frame
- Set high priority message interrupt flag FDCAN_IR.HPM
- Set high priority message interrupt flag FDCAN_IR.HPM and store received frame in FIFO 0 or FIFO 1
- Set high priority message interrupt flag FDCAN_IR.HPM and store received frame in FIFO 0 or FIFO 1

Acceptance filtering is started after the complete identifier has been received. After acceptance filtering has completed, and if a matching Rx buffer or Rx FIFO has been found, the message handler starts writing the received message data in 32-bit portions to the
matching Rx buffer or Rx FIFO. If the CAN protocol controller has detected an error condition (for example CRC error), this message is discarded with the following impact:

- **Rx buffer**
  New data flag of matching Rx buffer is not set, but Rx buffer (partly) overwritten with received data. For error type see FDCAN_PSR.LEC and FDCAN_PSR.DLEC.

- **Rx FIFO**
  Put index of matching Rx FIFO is not updated, but related Rx FIFO element (partly) overwritten with received data. For error type see FDCAN_PSR.LEC and FDCAN_PSR.DLEC. In case the matching Rx FIFO is operated in overwrite mode, the boundary conditions described in *Rx FIFO overwrite mode* have to be considered.

**Note:** When an accepted message is written to one of the two Rx FIFOs, or into an Rx buffer, the unmodified received identifier is stored independently of the filter(s) used. The result of the acceptance filter process depends strongly upon the sequence of configured filter elements.

### Range filter

The filter matches for all received frames with message IDs in the range defined by SF1ID / SF2ID and EF1ID / EF2ID.

There are two possibilities when range filtering is used together with extended frames:

- **EFT = 00:** The message ID of received frames is AND-ed with the extended ID AND Mask (FDCAN_XIDAM) before the range filter is applied
- **EFT = 11:** The extended ID AND Mask (FDCAN_XIDAM) is not used for range filtering

### Filter for dedicated IDs

A filter element can be configured to filter for one or two specific message IDs. To filter for one specific message ID, the filter element must be configured with SF1ID = SF2ID and EF1ID = EF2ID.

### Classic bit mask filter

Classic bit mask filtering is intended to filter groups of message IDs by masking single bits of a received message ID. With classic bit mask filtering SF1ID / EF1ID is used as message ID filter, while SF2ID / EF2ID is used as filter mask.

A 0 bit at the filter mask masks out the corresponding bit position of the configured ID filter, for example the value of the received message ID at that bit position is not relevant for acceptance filtering. Only those bits of the received message ID where the corresponding mask bits are one are relevant for acceptance filtering.

In case all mask bits are one, a match occurs only when the received message ID and the message ID filter are identical. If all mask bits are 0, all message IDs match.
Standard message ID filtering

*Figure 738* shows the flow for standard message ID (11-bit Identifier) filtering. The standard message ID filter element is described in *Section 56.4.21*.

**Figure 738. Standard message ID filter path**

![Diagram](image)

Controlled by the global filter configuration (FDCAN_GFC) and the standard ID filter configuration (FDCAN_SIDFC) message ID, remote transmission request bit (RTR), and the Identifier Extension bit (IDE) of received frames are compared against the list of configured filter elements.

Extended message ID filtering

*Figure 739* shows the flow for extended message ID (29-bit Identifier) filtering. The extended message ID filter element is described in *Section 56.4.22*. 
Figure 739. Extended message ID filter path

Controlled by the global filter configuration FDCAN_GFC and the extended ID filter configuration FDCAN_XIDFC message ID, remote transmission request bit (RTR), and the Identifier Extension bit (IDE) of received frames are compared against the list of configured filter elements.

The extended ID AND Mask (FDCAN_XIDAM) is AND-ed with the received identifier before the filter list is executed.

Rx FIFOs

Rx FIFO 0 and Rx FIFO 1 can be configured to hold up to 64 elements each. Configuration of the two Rx FIFOs is done via registers FDCAN_RXF0C and FDCAN_RXF1C.
Received messages that passed acceptance filtering are transferred to the Rx FIFO as configured by the matching filter element. For a description of the filter mechanisms available for Rx FIFO 0 and Rx FIFO 1, see Acceptance filter. The Rx buffer and FIFO element is described in Section 56.4.18.

When an Rx FIFO full condition is signaled by FDCAN_IR.RFnF, no further messages are written to the corresponding Rx FIFO until at least one message has been read out and the Rx FIFO get index has been incremented. In case a message is received while the corresponding Rx FIFO is full, this message is discarded and interrupt flag FDCAN_IR.RFnL is set.

To avoid an Rx FIFO overflow, the Rx FIFO watermark can be used. When the Rx FIFO fill level reaches the Rx FIFO watermark configured by FDCAN_RXFnC.FnWM, interrupt flag FDCAN_IR.RFnW is set.

When reading from an Rx FIFO, Rx FIFO get index RXFnS[FnGI] + FIFO element size must be added to the corresponding Rx FIFO start address RXFnC[FnSA].

**Rx FIFO blocking mode**

The Rx FIFO blocking mode is configured by RXFnC.FnOM = 0. This is the default operation mode for the Rx FIFOs.

When an Rx FIFO full condition is reached (RXFnS.FnPI = RXFnS.FnGI), no further messages are written to the corresponding Rx FIFO until at least one message has been read out and the Rx FIFO get index has been incremented. An Rx FIFO full condition is signaled by RXFnS.FnF = 1. In addition interrupt flag FDCAN_IR.RFnF is set.

In case a message is received while the corresponding Rx FIFO is full, this message is discarded and the message lost condition is signaled by RXFnS.RFnL = 1. In addition interrupt flag FDCAN_IR.RFnL is set.

**Rx FIFO overwrite mode**

The Rx FIFO overwrite mode is configured by RXFnC.FnOM = 1.

When an Rx FIFO full condition (RXFnS.FnPI = RXFnS.FnGI) is signaled by RXFnS.FnF = 1, the next message accepted for the FIFO overwrites the oldest FIFO message. Put and get index are both incremented by one.

When an Rx FIFO is operated in overwrite mode and an Rx FIFO full condition is signaled, reading of the Rx FIFO elements should start at least at get index + 1. The reason for that is that it can happen that a received message is written to the message RAM (put index) while the CPU is reading from the message RAM (get index). In this case inconsistent data may be read from the respective Rx FIFO element. Adding an offset to the get index when reading from the Rx FIFO avoids this problem. The offset depends on how fast the CPU accesses the Rx FIFO. Figure 741 shows an offset of two with respect to the get index when reading the Rx FIFO. In this case the two messages stored in elements 1 and 2 are lost.

After reading from the Rx FIFO, the number of the last element read must be written to the Rx FIFO acknowledge index RXFnA.FnA. This increments the get index to that element number. In case the put index has not been incremented to this Rx FIFO element, the Rx FIFO full condition is reset (RXFnS.FnF = 0).

**Dedicated Rx buffers**

The FDCAN supports up to 64 dedicated Rx buffers. The start address of the dedicated Rx buffer section is configured via FDCAN_RXBC.RBSA.
For each Rx buffer a standard or extended message ID filter element with SFEC / EFEC=111 and SFID2 / EFID2[10:9] = 00 must be configured (see Section 56.4.21 and Section 56.4.22).

After a received message has been accepted by a filter element, the message is stored into the Rx buffer in the message RAM referenced by the filter element. The format is the same as for an Rx FIFO element. In addition the flag FDCAN_IR.DRX (message stored in dedicated Rx buffer) in the interrupt register is set.

Table 482. Example of filter configuration for Rx buffers

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>ID message 1</td>
<td>00</td>
<td>00 0000</td>
</tr>
<tr>
<td>1</td>
<td>ID message 2</td>
<td>00</td>
<td>00 0001</td>
</tr>
<tr>
<td>2</td>
<td>ID message 3</td>
<td>00</td>
<td>00 0010</td>
</tr>
</tbody>
</table>

After the last word of a matching received message has been written to the message RAM, the respective New data flag in register NDAT1,2 is set. As long as the New data flag is set, the respective Rx buffer is locked against updates from received matching frames. The New data flags have to be reset by the user by writing a 1 to the respective bit position.

While an Rx buffer New data flag is set, a message ID filter element referencing this specific Rx buffer is not matched, causing the acceptance filtering to continue. The following message ID filter elements may cause the received message to be stored into another Rx buffer, or into an Rx FIFO, or the message may be rejected, depending on filter configuration.

Rx buffer handling
- Reset interrupt flag FDCAN_IR.DRX
- Read New data registers
- Read messages from message RAM
- Reset New data flags of processed messages

Filtering for Debug messages
Filtering for debug messages is done by configuring one standard/extended message ID filter element for each of the three debug messages. To enable a filter element to filter for debug messages SFEC/EFEC must be programmed to 111. In this case fields SFID1 / SFID2 and EFID1 / EFID2 have a different meaning. While SFID2 / EFID2[10:9] controls the debug message handling state machine, SFID2 / EFID2[5:0] controls the location for storage of a received debug message.

When a debug message is stored, neither the respective New data flag nor FDCAN_IR.DRX are set. The reception of debug messages can be monitored via FDCAN_RXF1S.DMS.
**Tx handling**

The Tx handler handles transmission requests for the dedicated Tx buffers, the Tx FIFO, and the Tx queue. It controls the transfer of transmit messages to the CAN core, the put and get Indices, and the Tx event FIFO. Up to 32 Tx buffers can be set up for message transmission (see [Dedicated Tx buffers](#)). Depending on the configuration of the element size (`FDCAN_RXESC`), between two and sixteen 32-bit words (`Rn = 3 ... 17`) are used for storage of a CAN message data field.

**Table 483. Example of filter configuration for Debug messages**

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>ID debug message A</td>
<td>01</td>
<td>11 1101</td>
</tr>
<tr>
<td>1</td>
<td>ID debug message B</td>
<td>10</td>
<td>11 1110</td>
</tr>
<tr>
<td>2</td>
<td>ID debug message C</td>
<td>11</td>
<td>11 1111</td>
</tr>
</tbody>
</table>

**Table 484. Possible configurations for frame transmission**

<table>
<thead>
<tr>
<th>FDCAN_CCCR</th>
<th>Tx buffer element</th>
<th>Frame transmission</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>BRSE</td>
<td>FDOE</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>Ignored</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

*Note:* AUTOSAR requires at least three Tx queue buffers and support of transmit cancellation.

The Tx handler starts a Tx scan to check for the highest priority pending Tx request (Tx buffer with lowest message ID) when the Tx buffer request pending register `FDCAN_TXBRP` is updated, or when a transmission has been started.

**Transmit pause**

This feature is intended for use in CAN systems where the CAN message identifiers are (permanently) specified to specific values and cannot easily be changed. These message identifiers may have a higher CAN arbitration priority than other defined messages, while in a specific application their relative arbitration priority should be inverse. This may lead to a case where one ECU sends a burst of CAN messages that cause another ECU CAN messages to be delayed because that other messages have a lower CAN arbitration priority.

If, as an example, CAN ECU-1 has the feature enabled and is requested by its application software to transmit four messages, after the first successful message transmission, it waits for two CAN bit times of bus idle before it is allowed to start the next requested message. If there are other ECUs with pending messages, those messages are started in the idle time, they would not need to arbitrate with the next message of ECU-1. After having received a
message, ECU-1 is allowed to start its next transmission as soon as the received message releases the CAN bus.

The feature is controlled by TXP bit in FDCAN_CCCR register. If the bit is set, the FDCAN, each time it has successfully transmitted a message, pauses for two CAN bit times before starting the next transmission. This enables other CAN nodes in the network to transmit messages even if their messages have lower prior identifiers. Default is disabled (FDCAN_CCCR.TXP = 0).

This feature looses up burst transmissions coming from a single node and it protects against "babbling idiot" scenarios where the application program erroneously requests too many transmissions.

**Dedicated Tx buffers**

Dedicated Tx buffers are intended for message transmission under complete control of the CPU. Each dedicated Tx buffer is configured with a specific message ID. In case that multiple Tx buffers are configured with the same message ID, the Tx buffer with the lowest buffer number is transmitted first.

If the data section has been updated, a transmission is requested by an add request via FDCAN_TXBAR.ARn. The requested messages arbitrate internally with messages from an optional Tx FIFO or Tx queue and externally with messages on the CAN bus, and are sent out according to their message ID.

A dedicated Tx buffer allocates four 32-bit words in the message RAM. Therefore the start address of a dedicated Tx buffer in the message RAM is calculated by adding four times the transmit buffer index (0 ... 31) to the Tx buffer start address FDCAN_TXBC.TBSA.

<table>
<thead>
<tr>
<th>FDCAN_TXESC.TBDS[2:0]</th>
<th>Data field (bytes)</th>
<th>Element size (RAM words)</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>8</td>
<td>4</td>
</tr>
<tr>
<td>001</td>
<td>12</td>
<td>5</td>
</tr>
<tr>
<td>010</td>
<td>16</td>
<td>6</td>
</tr>
<tr>
<td>011</td>
<td>20</td>
<td>7</td>
</tr>
<tr>
<td>100</td>
<td>24</td>
<td>8</td>
</tr>
<tr>
<td>101</td>
<td>32</td>
<td>10</td>
</tr>
<tr>
<td>110</td>
<td>48</td>
<td>14</td>
</tr>
<tr>
<td>111</td>
<td>64</td>
<td>18</td>
</tr>
</tbody>
</table>

**Tx FIFO**

Tx FIFO operation is configured by programming FDCAN_TXBC.TFQM to 0. Messages stored in the Tx FIFO are transmitted starting with the message referenced by the get index FDCAN_TXFQS.TFGI. After each transmission the get index is incremented cyclically until the Tx FIFO is empty. The Tx FIFO enables transmission of messages with the same message ID from different Tx buffers in the order these messages have been written to the Tx FIFO. The FDCAN calculates the Tx FIFO free level FDCAN_TXFQS.TFFL as difference between get and put index. It indicates the number of available (free) Tx FIFO elements.
New transmit messages have to be written to the Tx FIFO starting with the Tx buffer referenced by the put index FDCAN_TXFQS.TFQPI. An add request increments the put index to the next free Tx FIFO element. When the put index reaches the get index, Tx FIFO full (FDCAN_TXFQS.TFQF = 1) is signaled. In this case no further messages should be written to the Tx FIFO until the next message has been transmitted and the get index has been incremented.

When a single message is added to the Tx FIFO, the transmission is requested by writing a 1 to the FDCAN_TXBAR bit related to the Tx buffer referenced by the Tx FIFO put index.

When multiple (n) messages are added to the Tx FIFO, they are written to n consecutive Tx buffers starting with the put index. The transmissions are then requested via FDCAN_TXBAR. The put index is then cyclically incremented by n. The number of requested Tx buffers should not exceed the number of free Tx buffers as indicated by the Tx FIFO free level.

When a transmission request for the Tx buffer referenced by the get index is canceled, the get index is incremented to the next Tx buffer with pending transmission request and the Tx FIFO free level is recalculated. When transmission cancellation is applied to any other Tx buffer, the get index and the FIFO free level remain unchanged.

A Tx FIFO element allocates four 32-bit words in the message RAM. Therefore the start address of the next available (free) Tx FIFO buffer is calculated by adding four times the put index FDCAN_TXFQS.TFQPI (0 … 31) to the Tx buffer start address FDCAN_TXBC.TBSA.

**Tx queue**

Tx queue operation is configured by programming FDCAN_TXBC.TFQM to 1. Messages stored in the Tx queue are transmitted starting with the message with the lowest message ID (highest priority). In case that multiple queue buffers are configured with the same message ID, the queue buffer with the lowest buffer number is transmitted first.

New messages have to be written to the Tx buffer referenced by the put index FDCAN_TXFQS.TFQPI. An add request cyclically increments the put index to the next free Tx buffer. In case that the Tx queue is full (FDCAN_TXFQS.TFQF = 1), the put index is not valid and no further message should be written to the Tx queue until at least one of the requested messages has been sent out or a pending transmission request has been canceled.

The application may use register FDCAN_TXBRP instead of the put index and may place messages to any Tx buffer without pending transmission request.

A Tx queue buffer allocates four 32-bit words in the message RAM. Therefore the start address of the next available (free) Tx queue buffer is calculated by adding four times the Tx queue put index FDCAN_TXFQS.TFQPI (0 … 31) to the Tx buffer start address FDCAN_TXBC.TBSA.

**Mixed dedicated Tx buffers / Tx FIFO**

In this case the Tx buffers section in the message RAM is subdivided into a set of dedicated Tx buffers and a Tx FIFO. The number of dedicated Tx buffers is configured by FDCAN_TXBC.NDTB. The number of Tx buffers assigned to the Tx FIFO is configured by FDCAN_TXBC.TFQS. In case, FDCAN_TXBC.TFQS is programmed to 0, only dedicated Tx buffers are used.
**Figure 740. Example of mixed configuration dedicated Tx buffers / Tx FIFO**

<table>
<thead>
<tr>
<th>Buffer index</th>
<th>Dedicated Tx Buffers</th>
<th>Tx FIFO</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>ID3</td>
<td>ID4</td>
</tr>
<tr>
<td>1</td>
<td>ID15</td>
<td>ID2</td>
</tr>
<tr>
<td>2</td>
<td>ID8</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>ID24</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>ID8</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>ID24</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>ID4</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>ID2</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Tx prioritization:**
- Scan dedicated Tx buffers and oldest pending Tx FIFO buffer (referenced by FDCAN_TXFS.TFGI)
- Buffer with lowest message ID gets highest priority and is transmitted next

**Mixed dedicated Tx buffers / Tx queue**

In this case the Tx buffer section in the message RAM is subdivided into a set of dedicated Tx buffers and a Tx queue. The number of dedicated Tx buffers is configured by FDCAN_TXBC.NDTB. The number of Tx queue buffers is configured by FDCAN_TXBC.TFQS. If FDCAN_TXBC.TFQS is programmed to 0, only dedicated Tx buffers are used.

**Figure 741. Example of mixed configuration dedicated Tx buffers / Tx queue**

<table>
<thead>
<tr>
<th>Buffer index</th>
<th>Dedicated Tx Buffers</th>
<th>Tx Queue</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>ID3</td>
<td>ID4</td>
</tr>
<tr>
<td>1</td>
<td>ID15</td>
<td>ID2</td>
</tr>
<tr>
<td>2</td>
<td>ID8</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>ID24</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>ID8</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>ID24</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>ID4</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>ID2</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Tx priority setting:**
- Scan all Tx buffers with activated transmission request
- Tx buffer with lowest message ID gets highest priority and is transmitted next
Transmit cancellation

The FDCAN supports transmit cancellation. To cancel a requested transmission from a dedicated Tx buffer or a Tx queue buffer the user has to write a 1 to the corresponding bit position (= number of Tx buffer) of register FDCAN_TXBCR. Transmit cancellation is not intended for Tx FIFO operation.

Successful cancellation is signaled by setting the corresponding bit of register FDCAN_TXBCF to 1.

In case a transmit cancellation is requested while a transmission from a Tx buffer is already ongoing, the corresponding FDCAN_TXBRP bit remains set as long as the transmission is in progress. If the transmission was successful, the corresponding FDCAN_TXBTO and FDCAN_TXBCF bits are set. If the transmission was not successful, it is not repeated and only the corresponding FDCAN_TXBCF bit is set.

Note: If a pending transmission is canceled immediately before this transmission starts, a short time window follows where no transmission is started even if another message is pending in this node. This may enable another node to transmit a message that may have a priority lower than that of the second message in this node.

Tx event handling

To support Tx event handling the FDCAN has implemented a Tx event FIFO. After the FDCAN has transmitted a message on the CAN bus, message ID and timestamp are stored in a Tx event FIFO element. To link a Tx event to a Tx event FIFO element, the message marker from the transmitted Tx buffer is copied into the Tx event FIFO element.

The Tx event FIFO can be configured to a maximum of 32 elements. The Tx event FIFO element is described in Tx FIFO. Depending on the configuration of the element size (FDCAN_TXESC), between two and sixteen 32-bit words (Tn = 3 ..17) are used for storage of a CAN message data field.

The purpose of the Tx event FIFO is to decouple handling transmit status information from transmit message handling i.e. a Tx buffer holds only the message to be transmitted, while the transmit status is stored separately in the Tx event FIFO. This has the advantage, especially when operating a dynamically managed transmit queue, that a Tx buffer can be used for a new message immediately after successful transmission. There is no need to save transmit status information from a Tx buffer before overwriting that Tx buffer.

When a Tx event FIFO full condition is signaled by FDCAN_IR.TEFF, no further elements are written to the Tx event FIFO until at least one element has been read out and the Tx event FIFO get index has been incremented. In case a Tx event occurs while the Tx event FIFO is full, this event is discarded and interrupt flag FDCAN_IR.TEFL is set.

To avoid a Tx event FIFO overflow, the Tx event FIFO watermark can be used. When the Tx event FIFO fill level reaches the Tx event FIFO watermark configured by FDCAN_TXEFC.EFWM, interrupt flag FDCAN_IR.TEFW is set.

When reading from the Tx event FIFO, two times the Tx event FIFO get index FDCAN_TXEFS.EFGI must be added to the Tx event FIFO start address FDCAN_TXEFC.EFSA.

56.4.3 FIFO acknowledge handling

The get indices of Rx FIFO 0, Rx FIFO 1, and the Tx event FIFO are controlled by writing to the corresponding FIFO acknowledge index, see FDCAN Rx FIFO 0 acknowledge register.
Writing to the FIFO acknowledge index sets the FIFO get index to the FIFO acknowledge index plus one and thereby updates the FIFO fill level. There are two use cases:

- When only a single element has been read from the FIFO (the one being pointed to by the get index), this get index value is written to the FIFO acknowledge index.
- When a sequence of elements has been read from the FIFO, it is sufficient to write the FIFO acknowledge index only once at the end of that read sequence (value: index of the last element read), to update the FIFO get index.

Due to the fact that the CPU has free access to the FDCAN message RAM, special care must be taken when reading FIFO elements in an arbitrary order (get index not considered). This might be useful when reading a high priority message from one of the two Rx FIFOs. In this case the FIFO acknowledge index should not be written because this would set the get index to a wrong position and also alters the FIFO fill level. In this case some of the older FIFO elements would be lost.

**Note:** The application has to ensure that a valid value is written to the FIFO acknowledge index. The FDCAN does not check for erroneous values.

### 56.4.4 Bit timing

The bit timing logic monitors the serial bus-line and performs sampling and adjustment of the sample point by synchronizing on the start-bit edge and resynchronizing on the following edges.

As shown in Figure 742, its operation may be explained simply by splitting the bit time in three segments, as follows:

- **Synchronization segment (SYNC_SEG):** a bit change is expected to occur within this time segment, that has a fixed length of one time quantum (1 x tq).
- **Bit segment 1 (BS1):** defines the location of the sample point. It includes the PROP_SEG and PHASE_SEG1 of the CAN standard, its duration is programmable between 1 and 16 time quanta, but may be automatically lengthened to compensate for positive phase drifts due to differences in the frequency of the various nodes of the network.
- **Bit segment 2 (BS2):** defines the location of the transmit point. It represents the PHASE_SEG2 of the CAN standard, its duration is programmable between one and eight time quanta, but may also be automatically shortened to compensate for negative phase drifts.

![Figure 742. Bit timing](MS47283v1)
The baudrate is the inverse of bit time \((\text{baudrate} = 1 / \text{bit time})\), which, in turn, is the sum of three components. Figure 742 indicates that bit time \(= t_{\text{SyncSeg}} + t_{\text{BS1}} + t_{\text{BS2}}\), where:

- for the nominal bit time
  - \(t_q = (\text{FDCAN\_NBTP} \cdot \text{NBRP}[8:0] + 1) \cdot t_{\text{fdcan\_tq\_ck}}\)
  - \(t_{\text{SyncSeg}} = 1 \cdot t_q\)
  - \(t_{\text{BS1}} = t_q \cdot (\text{FDCAN\_NBTP} \cdot \text{NTSEG1}[7:0] + 1)\)
  - \(t_{\text{BS2}} = t_q \cdot (\text{FDCAN\_NBTP} \cdot \text{NTSEG2}[6:0] + 1)\)

- for the data bit time
  - \(t_q = (\text{FDCAN\_DBTP} \cdot \text{DBRP}[4:0] + 1) \cdot t_{\text{fdcan\_tq\_ck}}\)
  - \(t_{\text{SyncSeg}} = 1 \cdot t_q\)
  - \(t_{\text{BS1}} = t_q \cdot (\text{FDCAN\_DBTP} \cdot \text{DTSEG1}[4:0] + 1)\)
  - \(t_{\text{BS2}} = t_q \cdot (\text{FDCAN\_DBTP} \cdot \text{DTSEG2}[3:0] + 1)\)

The \((\text{re})\text{synchronization jump width (SJW)}\) defines an upper bound for the amount of lengthening or shortening of the bit segments. It is programmable between one and four time quanta.

A valid edge is defined as the first transition in a bit time from dominant to recessive bus level, provided the controller itself does not send a recessive bit.

If a valid edge is detected in BS1 instead of SYNC\_SEG, BS1 is extended by up to SJW so that the sample point is delayed.

Conversely, if a valid edge is detected in BS2 instead of SYNC\_SEG, BS2 is shortened by up to SJW so that the transmit point is moved earlier.

As a safeguard against programming errors, the configuration of the bit timing register is only possible while the device is in Standby mode. Registers FDCAN\_DBTP and FDCAN\_NBTP (dedicated, respectively, to data and nominal bit timing) are only accessible when FDCAN\_CCCR.CCE and FDCAN\_CCCR.INIT are set.

*Note:* For a detailed description of the CAN bit timing and resynchronization mechanism, refer to the ISO 11898-1 standard.

### 56.4.5 Clock calibration on CAN

After device reset the clock calibration unit (CCU) does not provide a valid clock signal to the FDCAN(s). The CCU must be initialized via FDCAN\_CCFG register. The FDCAN\_CCFG register can be written only when FDCAN1 has both FDCAN\_CCCR.CCE and FDCAN\_CCCR.INIT bits set. In consequence the CCU and the FDCAN\_CCCR\_initialization needs to be completed before any FDCAN module can operate.

Clock calibration is bypassed when FDCAN\_CCFG.BCC = 1 (see Figure 743).
Operating conditions

The clock calibration on CAN unit is designed to operate under the following conditions:

- a CAN kernel clock frequency \( f_{\text{can \_ker \_ck}} \) up of at least 80 MHz
- FDCAN bitrates:
  - Nominal bitrate: up to 1 Mbit/s
  - Data bitrate: between nominal bitrate and 8 Mbit/s

The clock calibration on FDCAN unit generates a calibrated time quanta clock \( f_{\text{can \_tq \_ck}} \) in the range from 0.5 to 25 MHz.

Note: The FDCAN requires that the CAN time quanta clock is always below or equal to the APB clock \( (f_{\text{can \_tq \_ck}} < f_{\text{can \_pclk}}) \). This must be considered when the clock calibration on CAN unit is bypassed \( (\text{FDCAN\_CCFG\_BCC} = 1) \).

Calibration accuracy

The calibration accuracy in state Precision_Calibrated depends upon the factors listed below.

- Dynamic clock tolerance at the CAN kernel clock input \( f_{\text{can \_ker \_ck}} \)
- Measurement error. For each bit sequence used for calibration measurement, there is a maximum error of one \( f_{\text{can \_pclk}} \) period. The number of bits used for measurement of the bit time is 32 or 64-bit, depending on configuration of FDCAN\_CCFG\_CFL.
- Tolerable error in calibration mechanism

The distance between two calibration messages must be chosen to fit the clock tolerance requirements of the FDCAN1 module.

Note: Dynamic clock tolerance is the clock frequency variation between two calibration messages for example caused by change of temperature or operating voltage.

Functional description

Calibration of the time quanta clock \( f_{\text{can \_tq \_ck}} \) via CAN messages is performed by adapting a clock divider that generates the CAN protocol time quantum \( t_q \) from the clock \( f_{\text{can \_ker \_ck}} \).

1. First step: basic calibration
   - The minimum distance between two consecutive falling edges from recessive to dominant is measured, this time to be assumed two CAN bit times, counted in PLL clock periods. The clock divider (FDCAN\_CCFG\_CDIV) is updated each time a new
measurement finds a smaller distance between edges. Basic calibration is achieved when the CAN protocol controller detects a valid CAN message.

2. Second step: Precision calibration
The calibration state machine measures the length of a longer bit sequence inside a CAN frame by counting the number of fdcan_ker_ck periods. The length of this bit sequence can be configured to 32 or 64 bits via FDCAN_CCFG.CLF. For a calibration field length of 32/64 bit a calibration message with at least 2/6-byte data field is required. Precision calibration is based on the new clock divider value calculated from the measurement of the longer bit sequence.

**Figure 744. FSM calibration**

A change in the calibration state sets interrupt flag FDCAN_CCU_IR.CSC, if enabled by the interrupt enable FDCAN_CCU_IE.CSCE. It remains set until cleared by writing 1 in FDCAN_CCU_IR.CSC.

Until precision calibration is achieved, FDCANs operate in a restricted mode (no frame transmission, no error or overload flag transmission, no error counting). In case calibration of the fdcan_ker_clk is done by software by evaluating the calibration status from register FDCAN_CCU_CSTAT, FDCANs have to be set to restricted operation mode (FDCAN_CCCR.ASM = 1) until the calibration on CAN unit is in state Precision_Calibrated (see Application).

Precision calibration may be performed only on valid CAN frames transmitted by a node with a stable, quartz-controlled clock. Calibration frames are detected by the FDCAN1 acceptance filtering A filter element and a Rx buffer have to be configured in the FDCAN1 to identify and store calibration messages. After reception of a calibration message the Rx buffer new data flag must be reset to enable signaling of the next calibration message.
In case there is only one CAN transmitter with a quartz clock in the network, this node has to transmit its first message after startup with at least one 1010 binary sequence in the data field or in the identifier. This assures that the non-quartz nodes can enter state Basic_Calibrated and then acknowledge the quartz node messages.

Precision calibration must be repeated in predefined maximum intervals supervised by the calibration watchdog.

**Note:** When the clock calibration on CAN unit transits from state Precision_Calibrated back to Basic_Calibrated, the calibration OK signal is deasserted, the FDCAN1 complete ongoing transmissions, and then enter restricted operation (no frame transmission, no error or overload flag transmission, no error counting).

**Configuration**

The clock calibration on CAN unit is configured via register FDCAN_CCFG, i.e. when FDCAN1 has FDCAN_CCCR.CCE and FDCAN_CCCR.INIT bits set.

For basic calibration the minimum number of oscillator periods between two consecutive falling edges at pin FDCAN1_RX is measured. The number of clock periods depends on the clock frequency applied at input fdcan_ker_ck. In case the measured number of clock periods is below the minimum configured by FDCAN_CCFG.OCPM (as an example, because of a glitch on FDCAN1_RX) the value is discarded and measurement continues.

It is recommended to configure FDCAN_CCFG.OCPM slightly below two CAN bit times:

\[
\text{FDCAN_CCFG.OCPM} < \left(\frac{(2 \times \text{CAN bit time})}{\text{fdcan_ker_ck period}}\right) / 32
\]

The length of the bit field used for precision calibration can be configured to 32 or 64 bits via FDCAN_CCFG.CFL. The number of bits used for precision calibration has an impact on calibration accuracy and the maximum distance between two calibration messages.

The number of time quanta per bit time configured by FDCAN_CCFG.TQBT is used together with the measured number of oscillator clock periods FDCAN_CCU_CSTAT.OCPC to define the number of oscillator clocks per bit time.

When the clock calibration is bypassed by configuring FDCAN_CCFG.BCC = 1, the internal clock divider must be configured via FDCAN_CCFG.CDIV to fulfill the condition fdcan_tq_ck < fdcan_pclk.

**Note:** When clock calibration on CAN is active (FDCAN_CCFG.BCC = 0), the baudrate prescalers of FDCAN modules have to be configured to inactive.

**Status signaling**

The status of the clock calibration on CAN unit can be monitored by reading register FDCAN_CCU_CSTAT. When in state Precision_Calibrated the oscillator clock period counter FDCAN_CCU_CSTAT.OCPC signals the number of oscillator clock periods in the calibration field while FDCAN_CCU_CSTAT.TQC signals the number of time quanta in the calibration field.

The calibration state is monitored by FDCAN_CCU_CSTAT.CALS. A change in the calibration state sets interrupt flag FDCAN_CCU_IE.CSC, if enabled by the interrupt enable FDCAN_CCU_IE.CSCE it remains set until cleared by writing 1 in FDCAN_CCU_IE.CSC.

A calibration watchdog event also sets interrupt flag FDCAN_CCU_IE.CWE, if enabled by FDCAN_CCU_IE.CWEE (set to high) it remains active until reset by FDCAN_CCU_IE.CWE.
56.4.6 Application

Clock calibration bypassed

The CCU internal clock divider is configured for division by one (FDCAN_CCFG.CDIV = 0x0000). In this operation mode the input clock fdcan_ker_ck is directly routed to the clock output fdcan_tq_ck. In this case fdcan_tq_ck is independent from the configuration and status of FDCAN1 and FDCAN2 connected to the CCU. CAN FD operation is possible with a fdcan_ker_ck above 80 MHz.

Software calibration

The clock calibration on CAN unit also supports software calibration of fdcan_ker_ck by trimming of an on-chip oscillator. For calculation of the trimming values the user has to read the CCU state from FDCAN_CCU_CSTAT. The clock from fdcan_ker_ck is routed to output fdcan_tq_ck (FDCAN_CCFG.BCC = 1).

The input clock fdcan_ker_ck must be at least 80 MHz. The clock divider of CCU must be configured via FDCAN_CCFG.CDIV to bring fdcan_tq_ck to a valid range. All other configuration parameters have to be set via FDCAN_CCFG. For correct operation of fFDCAN1 and FDCAN2, the APB clock fdcan_pclk needs to be equal to or higher than the time quanta clock (fdcan_tq_ck). CAN FD operation is not possible.

For startup FDCAN modules have to be both configured for restricted operation (FDCAN_CCCR.ASM = 1) before FDCAN_CCCR.INIT is reset. The input clock fdcan_ker_ck must be adjusted until the clock calibration on CAN unit has reached state Precision_Calibrated. Now the software can reset FDCAN_CCCR.ASM and the CANFD1 and CANFD2 can start normal operation.

During operation the software has to check regularly whether the clock calibration on CAN unit is still in state Precision_Calibrated. In case the clock calibration on CAN unit has left state Precision_Calibrated due to drift of fdcan_ker_ck, FDCAN modules have to be set into restricted operation mode by programming FDCAN_CCCR.INIT, FDCAN_CCCR.CCE, and FDCAN_CCCR.ASM to 1. After fdcan_ker_ck has been adjusted successfully (clock calibration on CAN unit is in state Precision_Calibrated), FDCAN modules can resume normal operation.

Note: Trimming accuracy must be to sufficient to meet the CAN clock tolerance requirements for the configured bitrate.

Clock calibration active

This operation mode is entered by resetting FDCAN_CCFG.BCC to 0. In this operation mode the fdcan_ker_ck is controlled by the CCU.

The generation of CCU output signal fdcan_tq_ck depends upon the state of the FDCAN1. Input clock fdcan_ker_ck must be above 80 MHz. Configuration of the CCU and FDCAN1 is required. CAN FD operation is not possible.

If FDCAN1 turns to Bus_Off or when its INIT bit is set by the user command (FDCAN_CCCR.INIT = 1), the CCU enters state Not_Calibrated. CANFD1 and CANFD2 enter restricted operation mode.

Note: This is the default operation mode after reset in case the reset value of FDCAN_CCFG.BCC is configured to 0.
56.4.7 TTCAN operations (FDCAN1 only)

Reference message

A reference message is a data frame characterized by a specific CAN identifier. It is received and accepted by all nodes except the time master (sender of the reference message).

For level 1 the data length must be at least one; for level 0, 2 the data length must be at least four; otherwise, the message is not accepted as reference message. The reference message may be extended by other data up to the sum of eight CAN data bytes. All bits of the identifier except the three LSBs characterize the message as a reference message. The last three bits specify the priorities of up to eight potential time masters. Reserved bits are transmitted as logical 0 and are ignored by the receivers. The reference message is configured via register FDCAN_TTRMC.

The time master transmits the reference message. If the reference message is disturbed by an error, it is retransmitted immediately. In case of a retransmission, the transmitted Master_Ref_Mark is updated. The reference message is sent periodically, but is allowed to stop the periodic transmission (Next_is_Gap bit) and to initiate transmission event-synchronized at the start of the next basic cycle by the current time master or by one of the other potential time masters.

The node transmitting the reference message is the current time master. The time master is allowed to transmit other messages. If the current time master fails, its function is replicated by the potential time master with the highest priority. Nodes that are neither time master nor potential time master are time-receiving nodes.

Level 1

Level 1 operation is configured via FDCAN_TTOCF.OM = 01 and FDCAN_TTOCF.GEN. external clock synchronization is not available in level 1. The information related to the reference message is stored in the first data byte as shown in Table 486. Cycle_Count is optional.

<table>
<thead>
<tr>
<th>Bits</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
</tr>
</thead>
<tbody>
<tr>
<td>First byte</td>
<td>Next_is_Gap</td>
<td>Reserved</td>
<td>Cycle_Count[5:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 486. First byte of level 1 reference message

Level 2

Level 2 operation is configured via FDCAN_TTOCF.OM = 10 and FDCAN_TTOCF.GEN. The information related to the reference message is stored in the first four data bytes as shown in Table 487. Cycle_Count and the lower four bits of FDCAN_NTU_Res are optional. The TTCAN does not evaluate NTU_Res[3:0] from received reference messages, it always transmits these bits as 0.
Level 0

Level 0 operation is configured via FDCAN_TTOCF.OM = 11. External event-synchronized time-triggered operation is not available in level 0. The information related to the reference message is stored in the first four data bytes as shown in the table below. In level 0 Next_is_Gap is always 0. Cycle_Count and the lower four bits of NTU_Res are optional. The TTCAN does not evaluate NTU_Res[3:0] from received reference messages, it always transmits these bits as 0.

<table>
<thead>
<tr>
<th>Bits</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
</tr>
</thead>
<tbody>
<tr>
<td>First byte</td>
<td>Next_is_Gap</td>
<td>Reserved</td>
<td>Cycle_Count[5:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Third byte</td>
<td>Master_Ref_Mark[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fourth byte</td>
<td>Master_Ref_Mark[15:8]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

56.4.8 TTCAN configuration

TTCAN timing

The network time unit (NTU) is the unit in which all times are measured. The NTU is a constant of the whole network and is defined as a priority by the network system designer. In TTCAN level 1 the NTU is the nominal CAN bit time. In TTCAN level 0 and level 2 the NTU is a fraction of the physical second.

The NTU is the time base for the local time. The integer part of the local time (16-bit value) is incremented once each NTU. Cycle time and global time are both derived from local time. The fractional part (3-bit value) of local time, cycle time, and global time is not readable.

In TTCAN level 0 and level 2 the length of the NTU is defined by the time unit Ratio TUR. The TUR is in general a non-integer number, given by TUR = FDCAN_TURNNAV / FDCAN_TURCFDC. The NTU length is given by NTU = CAN clock period x TUR.
The TUR numerator configuration NC is an 18-bit number, FDCAN_TURCF[NCL[15:0]] can be programmed in the range 0x0000 to 0xFFFF. FDCAN_TURCF[NCH[17:16]] is hard wired to 0b01. When 0xnnnn is written to FDCAN_TURCF[NCL[15:0]], FDCAN_TURNA.NAV starts with the value 0x10000 + 0x0nnnn = 0x1nnnn. The TUR denominator configuration FDCAN_TURCF.DC is a 14-bit number. FDCAN_TURCF.DC may be programmed in the range 0x0001 to 0x3FFF (0x0000 is an illegal value).

In level 1, NC must be equal to or higher than 4 x FDCAN_TURCF.DC. In level 0 and level 2 NC must be equal to or higher than 8 x FDCAN_TURCF.DC to get the 3-bit resolution for the internal fractional part of the NTU.

A hardware reset presets FDCAN_TURCF.DC to 0x1000 and FDCAN_TURCF.NCL to 0x10000, resulting in an NTU consisting of sixteen CAN clock periods. Local time and application watchdog are not started before either the FDCAN_CCCR.INIT is reset, or FDCAN_TURCF.ELT is set. FDCAN_TURCF.ELT may not be set before the NTU is configured. Setting FDCAN_TURCF.ELT to 1 also locks the write access to register FDCAN_TURCF.

At startup FDCAN_TURNA.NAV is updated from NC (= FDCAN_TURCF.NCL + 0x10000) when FDCAN_TURCF.ELT is set. In TTCAN level 1 there is no drift compensation. FDCAN_TURNA.NAV does not change during operation, it is always equal to NC.

In TTCAN level 0 and level 2 there are two possibilities for FDCAN_TURNA.NAV to change. When operating as time slave or backup time master, and when FDCAN_TTOCF.ECC is set, FDCAN_TURNA.NAV is updated automatically to the value calculated from the monitored global time speed, as long as the TTCAN is in synchronization state In_Schedule or In_Gap. When it loses synchronization, it returns to NC. When operating as the actual time master, and when FDCAN_TTOCF.EECS is set, the user may update FDCAN_TURCF.NCL. When the user sets FDCAN_TTOCN.ECS, FDCAN_TURNA.NAV is updated from the new value of NC at the next reference message. The status flag FDCAN_TTOST.WECS as is set when FDCAN_TTOCN.ECS is set and is cleared when FDCAN_TURNA.NAV is updated. FDCAN_TURCF.NCL is write locked while FDCAN_TTOST.WECS is set.

In TTCAN level 0 and level 2 the clock calibration process adapts FDCAN_TURNA.NAV in the range of the synchronization deviation limit SDL of NC ± 2(FDCAN_TTOCF.LDSDL + 5). FDCAN_TURCF.NCL should be programmed to the largest applicable numerical value in order to achieve the best accuracy in the calculation of FDCAN_TURNA.NAV.

The synchronization deviation SD is the difference between NC and FDCAN_TURNA.NAV (SD = | NC - FDCAN_TURNA.NAV |). It is limited by the synchronization deviation limit SDL, which is configured by its dual logarithm FDCAN_TTOCF.LDSDL (SDL = 2 (FDCAN_TTOCF.LDSDL + 5)) and should not exceed the clock tolerance given by the CAN bit timing configuration. SD is calculated at each new basic cycle. When the calculated TURNNAV deviates by more than SDL from NC, or if the Disc_Bit in the reference message is set, the drift compensation is suspended and FDCAN_TTIR.GTE is set and FDCAN_TTOSC.QCS is reset, or in case of the Disc_Bit = 1, FDCAN_TTIR.GTD is set.

### Table 489. TUR configuration example

<table>
<thead>
<tr>
<th>TUR</th>
<th>8</th>
<th>10</th>
<th>24</th>
<th>50</th>
<th>510</th>
<th>12500</th>
<th>32.5</th>
<th>100/12</th>
<th>529/17</th>
</tr>
</thead>
<tbody>
<tr>
<td>NC</td>
<td>0x1FFF8</td>
<td>0x1FFFE</td>
<td>0x1FFF8</td>
<td>0x1FFEA</td>
<td>0x1FFFE</td>
<td>0x1E848</td>
<td>0x1FFE0</td>
<td>0x19000</td>
<td>0x10880</td>
</tr>
<tr>
<td>FDCAN_TURCF.DC</td>
<td>0x3FFF</td>
<td>0x3333</td>
<td>0x1555</td>
<td>0x0A3D</td>
<td>0x0101</td>
<td>0x0001</td>
<td>0x0FC0</td>
<td>0x3000</td>
<td>0x0880</td>
</tr>
</tbody>
</table>

RM0433 Rev 8 2493/3353
FDCAN_TTOCN.ECS schedules NC for activation by the next reference message. FDCAN_TTOCN.SGT schedules FDCAN_TTGTP.TP for activation by the next reference message. Setting FDCAN_TTOCN.ECS and FDCAN_TTOCN.SGT requires FDCAN_TTOCF.EECS to be set (external clock synchronization enabled) while the FDCAN is actual time master.

The TTCAN module provides an application watchdog to verify the function of the application program. The user has to serve this watchdog regularly, else all CAN bus activity is stopped. The application watchdog limit FDCAN_TTOCF.AWL specifies the number of NTUs between two times the watchdog must be served. The maximum number of NTUs is 256. The application watchdog is served by reading register FDCAN_TTOST. FDCAN_TTOST.AWE indicates whether the watchdog has been served in time. In case the application failed to serve the application watchdog, interrupt flag FDCAN_TTIR.AW is set. For software development, the application watchdog may be disabled by programming FDCAN_TTOCF.AWL to 0x00, see Section 56.6.3.

Timing of interface signals

The timing events that cause a pulse at output FDCAN trigger time mark interrupt pulse fdcan1_tmp for more than one instance and fdcan_tmp if only one instance; FDCAN register time mark interrupt pulse fdcan1_rtp for more than one instance and fdcan_rtp if only one instance are generated in the CAN clock domain.

There is a clock domain crossing delay to be considered before the same event is visible in the APB clock domain (when FDCAN_TTIR.TTMI is set or FDCAN_TTIR.RTMI is set). As an example, the signals can be connected to the timing input(s) of another FDCAN node (fdcan_swt/fdcan_evt), in order to automatically synchronize two TTCAN networks.

Output FDCAN start of cycle_fdcan1_soc for more than one instance and cycle_fdcan1_soc if only one instance gets active whenever a reference message is completed (either transmitted or received). The output is controlled in the APB clock domain.

56.4.9 Message scheduling

FDCAN_TTOCF.TM controls whether the TTCAN operates as potential time master or as a time slave. If it is a potential time master, the three LSBs of the reference message identifier FDCAN_TTRMC.RID define the master priority, 0 giving the highest and 7 giving the lowest. There cannot be two nodes in the network using the same master priority. FDCAN_TTRMC.RID is used for recognition of reference messages. FDCAN_TTRMC.RMPS is not relevant for time slaves.

The initial reference trigger offset FDCAN_TTOCF.IRTO is a 7-bit-value that defines (in NTUs) how long a backup time master waits before it starts the transmission of a reference message when a reference message is expected but the bus remains idle. The recommended value for FDCAN_TTOCF.IRTO is the master priority multiplied with a factor depending on the expected clock drift between the potential time masters in the network. The sequential order of the backup time masters, when one of them starts the reference message in case the current time master fails, should correspond to their master priority, even with maximum clock drift.

FDCAN_TTOCF.OM decides whether the node operates in TTCAN level 0, level 1, or level 2. In one network, all potential time masters have to operate on the same level. Time slaves may operate on level 1 in a level 2 network, but not vice versa. The configuration of the TTCAN operation mode via FDCAN_TTOCF.OM is the last step in the setup. With FDCAN_TTOCF.OM = 00 (event-driven CAN communication), the FDCAN operates...
according to ISO 11898-1: 2015, without time triggers. With FDCAN_TTOCF.OM = 01 (level 1), the FDCAN operates according to ISO 11898-4, but without the possibility to synchronize the basic cycles to external events, the Next_is_Gap bit in the reference message is ignored. With FDCAN_TTOCF.OM = 10 (level 2), the TTCAN operates according to ISO 11898-4, including the event-synchronized start of a basic cycle. With FDCAN_TTOCF.OM = 11 (level 0), the FDCAN operates as event-driven CAN but maintains a calibrated global time base as in level 2.

FDCAN_TTOCF.EECS enables the external clock synchronization, allowing the application program of the current time master to update the TUR configuration during time-triggered operation, to adapt the clock speed and (in levels 0 and level 2 only) the global clock phase to an external reference.

FDCAN_TTMLM.ENTT in the TT matrix limits register specifies the number of expected Tx_Triggers in the system matrix. This is the sum of Tx_Triggers for exclusive, single arbitrating and merged arbitrating windows, excluding the Tx_Ref_Triggers. Note that this is usually not the number of Tx_Trigger memory elements; the number of basic cycles in the system matrix and the trigger repeat factors have to be taken into account.

An inaccurate configuration of FDCAN_TTMLM.ENTT results either in a TxCount Underflow (FDCAN_TTIR.TXU = 1 and FDCAN_TTOST.EL = 01, severity 1), or in a Tx count Overflow (FDCAN_TTIR.TXO = 1 and FDCAN_TTOST.EL = 10, severity 2).

Note: In case the first reference message seen by a node does not have Cycle_Count 0, this node may finish its first matrix cycle with its Tx count resulting in a Tx count underflow condition. As long as a node is in state Synchronizing, its Tx_Triggers do not lead to transmissions.

FDCAN_TTMLM.CCM specifies the number of the last basic cycle in the system matrix. The counting of basic cycles starts at 0. In a system matrix consisting of eight basic cycles FDCAN_TTMLM.CCM would be 7. FDCAN_TTMLM.CCM is ignored by time slaves, a receiver of a reference message considers the received cycle count as the valid cycle count for the actual basic cycle.

FDCAN_TTMLM.TXEW specifies the length of the Tx enable window in NTUs. The Tx enable window is that period of time at the beginning of a time window where a transmission may be started. If a transmission of a message cannot be started inside the Tx enable window because of for example, a slight overlap from the previous time window message, the transmission cannot be started in that time window at all. FDCAN_TTMLM.TXEW must be chosen with respect to the network synchronization quality and with respect to the relation between the length of the time windows and the length of the messages.

Trigger memory

The trigger memory is part of the external message RAM to which the TTCAN is connected to (see Section 56.5.26). It stores up to 64 trigger elements. A trigger memory element consists of time mark TM, cycle code CC, trigger type TYPE, filter type FTYPE, message number MNR, message status count MSC, time mark event internal TMIN, time mark event external TMEX (see Section 56.4.23).

The time mark defines at which cycle time a trigger becomes active. The triggers in the trigger memory have to be sorted by their time marks. The trigger element with the lowest time mark is written to the first trigger memory word. Message number and cycle code are ignored for triggers of type Tx_Ref_Trigger, Tx_Ref_Trigger_Gap, Watch_Trigger, Watch_Trigger_Gap, and End_of_List.

When the cycle time reaches the time mark of the actual trigger, the FSE switches to the next trigger and starts to read the following trigger from the trigger memory. In case of a
transmit trigger, the Tx handler starts to read the message from the message RAM as soon
as the FSE switches to its trigger. The RAM access speed defines the minimum time step
between a transmit trigger and its preceding trigger, the Tx handler must be able to prepare
the transmission before the transmit trigger time mark is reached. The RAM access speed
also limits the number of non-matching (with regard to their cycle code) triggers between
two matching triggers, the next matching trigger must be read before its time mark is
reached. If the reference message is n NTU long, a trigger with a time mark lower than n
never becomes active and is treated as a configuration error.

Starting point of the cycle time is the sample point of the reference message start of frame
bit. The next reference message is requested when cycle time reaches the Tx_Ref_Trigger
time mark. The FDCAN reacts on the transmission request at the next sample point. A new
Sync_Mark is captured at the start of frame bit, but the cycle time is incremented until the
reference message is successfully transmitted (or received) and the Sync_Mark is taken as
the new Ref_Mark. At that point in time, cycle time is restarted. As a consequence, cycle
time can never (with the exception of initialization) be seen at a value lower than n, with n
being the length of the reference message measured in NTU.

Length of a basic cycle: Tx_Ref_Trigger time mark + 1 NTU + 1 CAN bit time.

The trigger list is different for all nodes in the CAN FD network. Each node knows only the
Tx_Triggers for its own transmit messages, the Rx_Triggers for those receive messages
that are processed by this node, and the triggers concerning the reference messages.

**Trigger types**

Tx_Ref_Trigger (TYPE = 0000) and Tx_Ref_Trigger_Gap (TYPE = 0001) cause the
transmission of a reference message by a time master. A configuration error
(FDCAN_TTOST.EL = 11, severity 3) is detected when a time slave encounters a
Tx_Ref_Trigger(_Gap) in its trigger memory. Tx_Ref_Trigger_Gap is only used in external
event-synchronized
time-triggered operation mode. In that mode, Tx_Ref_Trigger is ignored when the FDCAN
synchronization state is In_Gap (FDCAN_TTOST.SYS = 10).

Tx_Trigger_Single (TYPE = 0010), Tx_Trigger_Continuous (TYPE = 0011),
Tx_Trigger_Arbitration (TYPE = 0100), and Tx_Trigger_Merged (TYPE = 0101) cause the
start of a transmission. They define the start of a time window.

Tx_Trigger_Single starts a single transmission in an exclusive time window when the
message buffer transmission request pending bit is set. After successful transmission the
transmission request pending bit is reset.

Tx_Trigger_Continuous starts a transmission in an exclusive time window when the
message buffer request pending bit is set. After successful transmission the
transmission request pending bit remains set, and the message buffer is transmitted again
in the next matching time window.

Tx_Trigger_Arbitration starts an arbitrating time window, Tx_Trigger_Merged a merged
arbitrating time window. The last Tx_Trigger of a merged arbitrating time window must be of
type Tx_Trigger_Arbitration. A configuration error (FDCAN_TTOST.EL = 11, severity 3) is
detected when a trigger of type Tx_Trigger_Merged is followed by any other Tx_Trigger than
one of type Tx_Trigger_Merged or Tx_Trigger_Arbitration. Several Tx_Triggers may be
defined for the same Tx message buffer. Depending on their cycle code, they may be
ignored in some basic cycles. The cycle code must be considered when the expected
number of Tx_Triggers (FDCAN_TTMLM.ENTT) is calculated.
Watch_Trigger (TYPE = 0110) and Watch_Trigger_Gap (TYPE = 0111) check for missing reference messages. They are used by both time masters and time slaves. Watch_Trigger_Gap is only used in external event-synchronized time-triggered operation mode. In that mode, a Watch_Trigger is ignored when the FDCAN synchronization state is In_Gap (FDCAN_TTOST.SYS = 10).

Rx_Trigger (TYPE = 1000) is used to check for the reception of periodic messages in exclusive time windows. Rx_Triggers are not active until state In_Schedule or In_Gap is reached. The time mark of an Rx_Trigger must be placed after the end of that message transmission, independent of time window boundaries. Depending on their cycle code, Rx_Triggers may be ignored in some basic cycles. At the time mark of the Rx_Trigger, it is checked whether the last received message before this time mark and after start of cycle or previous Rx_Trigger had matched the acceptance filter element referenced by MNR. Accepted messages are stored in one of the two receive FIFOs, according to the acceptance filtering, independent of the Rx_Trigger. Acceptance filter elements referenced by Rx_Triggers should be placed at the beginning of the filter list to ensure that the filtering is finished before the Rx_Trigger time mark is reached.

Time_Base_Trigger (TYPE = 1001) are used to generate internal/external events depending on the configuration of TMIN and TMEX.

End_of_List (TYPE = 1010 … 1111) is an illegal trigger type, a configuration error (FDCAN_TTOST.EL = 11, severity 3) is detected when an End_of_List trigger is encountered in the trigger memory before the Watch_Trigger and Watch_Trigger_Gap.

Restrictions for the node trigger list

There may not be two triggers that are active at the same cycle time and cycle count, but triggers that are active in different basic cycles (different cycle code) may share the same time mark.

Rx_Triggers and Time_Base_Triggers may not be placed inside the Tx enable windows of Tx_Trigger_Single/Continuous/Arbitration, but they may be placed after Tx_Trigger_Merged.

Triggers that are placed after the Watch_Trigger (or the Watch_Trigger_Gap when FDCAN_TTOST.SYS = 10) never become active. The watch triggers themselves do not become active when the reference messages are transmitted on time.

All unused trigger memory words (after the Watch_Trigger or after the Watch_Trigger_Gap when FDCAN_TTOST.SYS = 10) must be set to trigger type End_of_List.

A typical trigger list for a potential time master begins with a number of Tx_Triggers and Rx_Triggers followed by the Tx_Ref_Trigger and the Watch_Trigger. For networks with external event-synchronized time-triggered communication, this is followed by the Tx_Ref_Trigger_Gap and the Watch_Trigger_Gap. The trigger list for a time slave is the same but without the Tx_Ref_Trigger and the Tx_Ref_Trigger_Gap.

At the beginning of each basic cycle, that is at each reception or transmission of a reference message, the trigger list is processed starting with the first trigger memory element. The FSE looks for the first trigger with a cycle code that matches the current cycle count. The FSE waits until cycle time reaches the trigger time mark and activates the trigger. Afterwards the FSE looks for the next trigger in the list with a cycle code that matches the current cycle count.

Special consideration is needed for the time around Tx_Ref_Trigger and Tx_Ref_Trigger_Gap. In a time master competing for master ship, the effective time mark of
a Tx_Ref_Trigger may be decremented in order to be the first node to start a reference message. In backup time masters the effective time mark of a Tx_Ref_Trigger or Tx_Ref_Trigger Gap is the sum of its configured time mark and the reference trigger offset FDCAN_TTOCF.IRTO. In case error level 2 is reached (FDCAN_TTOST.EL = 10), the effective time mark is the sum of its time mark and 0x127. No other trigger elements should be placed in this range otherwise it may happen that the time marks appear out of order and are flagged as a configuration error. Trigger elements which are coming after Tx_Ref_Trigger may never become active as long as the reference messages come in time.

There are interdependencies between the following parameters:

- APB clock frequency
- Speed and waiting time for trigger RAM accesses
- Length of the acceptance filter list
- Number of trigger elements
- Complexity of cycle code filtering in the trigger elements
- Offset between time marks of the trigger elements

Example for trigger handling

The example shows how the trigger list is derived from a node system matrix. Assumption is that node A is first time master and has knowledge of the section of the system matrix shown in Table 490.

<table>
<thead>
<tr>
<th>Cycle count</th>
<th>Time mark</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Tx7</td>
</tr>
<tr>
<td>1</td>
<td>Rx3</td>
</tr>
<tr>
<td>2</td>
<td>-</td>
</tr>
<tr>
<td>3</td>
<td>Tx7</td>
</tr>
<tr>
<td>4</td>
<td>Tx7</td>
</tr>
</tbody>
</table>

The cycle count starts with 0 and runs until 0, 1, 3, 7, 15, 31, 63 (the corresponding number of basic cycles in the system matrix is, respectively, 1, 2, 4, 8, 16, 32, 64). The maximum cycle count is configured by FDCAN_TTMLM.CCM. The cycle code CC is composed of repeat factor (= value of most significant 1) and the number of the first basic cycle in the system matrix (= bit field after most significant 1).

As an example, with a cycle code of 0b0010011 (repeat factor = 16, first basic cycle = 3) and a maximum cycle count of FDCAN_TTMLM.CCM = 0x3F matches occur at cycle counts 3, 19, 35 and 51.

A trigger element consists of time mark TM, cycle code CC, trigger type TYPE, and message number MNR. For transmission MNR references the Tx buffer number (0 ... 31). For reception MNR references the number of the filter element (0 ... 127) that matched during acceptance filtering. Depending on the configuration of the filter type FTYPE, the 11-bit or 29-bit message ID filter list is referenced.
In addition a trigger element can be configured for generation of time mark event internal TMIN, and time mark event external TMEX. The message status count MSC holds the counter value (0 ... 7) for scheduling errors for periodic messages in exclusive time windows at the point in time when the time mark of the trigger element became active.

Table 491. Trigger list, Node A

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Mark1</td>
<td>0b0000100</td>
<td>Tx_Trigger_Single</td>
<td>7</td>
</tr>
<tr>
<td>1</td>
<td>Mark 1</td>
<td>0b1000000</td>
<td>Rx_Trigger</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>Mark 1</td>
<td>0b1000011</td>
<td>Tx_Trigger_Single</td>
<td>7</td>
</tr>
<tr>
<td>3</td>
<td>Mark 3</td>
<td>0b1000001</td>
<td>Tx_Trigger_Merged</td>
<td>2</td>
</tr>
<tr>
<td>4</td>
<td>Mark 3</td>
<td>0b1000011</td>
<td>Rx_Trigger</td>
<td>5</td>
</tr>
<tr>
<td>5</td>
<td>Mark 4</td>
<td>0b1000001</td>
<td>Tx_Trigger_Arbitration</td>
<td>4</td>
</tr>
<tr>
<td>6</td>
<td>Mark 4</td>
<td>0b1001000</td>
<td>Rx_Trigger</td>
<td>6</td>
</tr>
<tr>
<td>7</td>
<td>Mark 6</td>
<td>N/A</td>
<td>Tx_Ref_Trigger</td>
<td>0 (Ref)</td>
</tr>
<tr>
<td>8</td>
<td>Mark 7</td>
<td>N/A</td>
<td>Watch_Trigger</td>
<td>N/A</td>
</tr>
<tr>
<td>9</td>
<td>N/A</td>
<td>N/A</td>
<td>End_of_List</td>
<td>N/A</td>
</tr>
</tbody>
</table>

Tx_Trigger_Single, Tx_Trigger_Continuous, Tx_Trigger_Merged, Tx_Trigger_Arbitration, Rx_Trigger, and Time_Base_Trigger are only valid for the specified cycle code. For all other trigger types the cycle code is ignored.

The FSE starts the basic cycle with scanning the trigger list starting from 0 until a trigger with time mark higher than cycle time and with its cycle code CC matching the actual cycle count is reached, or a trigger of type Tx_Ref_Trigger, Tx_Ref_Trigger_Gap, Watch_Trigger, or Watch_Trigger_Gap is encountered.

When the cycle time reached the time mark TM, the action defined by trigger type TYPE and message number MNR is started. There is an error in the configuration when End_of_List is reached.

At mark 6 the reference message (always TxRef) is transmitted. After transmission of the reference message the FSE returns to the beginning of the trigger list. When the watch trigger at mark 7 is reached, the node was not able to transmit the reference message; error treatment is started.

**Detection of configuration errors**

A configuration error is signaled via FDCAN_TTOST.EL = 11 (severity 3) when:

- The FSE comes to a trigger in the list with a cycle code that matches the current cycle count but with a time mark that is less than the cycle time.
- The previous active trigger was a Tx_Trigger_Merged and the FSE comes to a trigger in the list with a cycle code that matches the current cycle count but that is neither a
Controller area network with flexible data rate (FDCAN)

- The FSE of a node with FDCAN_TTOCF.TM=0 (time slave) encounters a Tx_Ref_Trigger or a Tx_Ref_Trigger_Gap.
- Any time mark placed inside the Tx enable window (defined by FDCAN_TTMLM.TXEW) of a Tx_Trigger with a matching cycle code.
- A time mark is placed near the time mark of a Tx_Ref_Trigger and the reference trigger offset FDCAN_TTOST.RTO causes a reversal of their sequential order measured in cycle time.

**TTCAN schedule initialization**

The synchronization to the TTCAN message schedule starts when FDCAN_CCCR.INIT is reset. The TTCAN can operate strictly time-triggered (FDCAN_TTOCF.GEN = 0) or external event-synchronized time-triggered (FDCAN_TTOCF.GEN = 1). All nodes start with cycle time 0 at the beginning of their trigger list with FDCAN_TTOST.SYS = 00 (out of synchronization), no transmission is enabled with the exception of the reference message. Nodes in external event-synchronized time-triggered operation mode ignore Tx_Ref_Trigger and Watch_Trigger and use instead Tx_Ref_Trigger_Gap and Watch_Trigger_Gap until the first reference message decides whether a Gap is active.

**Time slaves**

After configuration, a time slave ignores its Watch_Trigger and Watch_Trigger_Gap if it does not receive any message before reaching the Watch_Triggers. When it reaches Init_Watch_Trigger, interrupt flag FDCAN_TTIR.IWT is set, the FSE is frozen, and the cycle time becomes invalid, but the node is still able to take part in CAN bus communication (to acknowledge or to send error flags). The first received reference message restarts the FSE and the cycle time.

*Note:* Init_Watch_Trigger is not part of the trigger list. It is implemented as an internal counter that counts up to 0xFFFF = maximum cycle time.

When a time slave has received any message but the reference message before reaching the Watch_Triggers, it assumes a fatal error (FDCAN_TTOST.EL = 11, severity 3), set interrupt flag FDCAN_TTIR.WT, switch off its CAN bus output, and enter the bus monitoring mode (FDCAN_CCCR.MON set to 1). In the bus monitoring mode it is still able to receive messages, but cannot send any dominant bits and therefore cannot give acknowledge.

*Note:* To leave the fatal error state, the user has to set FDCAN_CCCR.INIT = 1. After reset of FDCAN_CCCR.INIT, the node restarts TTCAN communication.

When no error is encountered during synchronization, the first reference message sets FDCAN_TTOST.SYS = 01 (Synchronizing), the second sets the FDCAN synchronization state (depending on its Next_is_Gap bit) to FDCAN_TTOST.SYS = 11 (In_Schedule) or FDCAN_TTOST.SYS = 10 (In_Gap), enabling all Tx_Triggers and Rx_Triggers.

**Potential time masters**

After configuration, a potential time master starts the transmission of a reference message when it reaches its Tx_Ref_Trigger (or its Tx_Ref_Trigger_Gap when in external event-synchronized time-triggered operation). It ignores its Watch_Trigger and Watch_Trigger_Gap when it does not receive any message or transmit the reference message successfully before reaching the Watch_Triggers (assumed reason: all other nodes still in reset or configuration, giving no acknowledge). When it reaches
Init_Watch_Trigger, the attempted transmission is aborted, interrupt flag FDCAN_TTIR.IWT is set, the FSE is frozen, and the cycle time becomes invalid, but the node is still able to take part in CAN bus communication (to give acknowledge or to send error flags). Resetting FDCAN_TTIR.IWT re-enables the transmission of reference messages until next time the Init_Watch_Trigger condition is met, or another CAN message is received. The FSE is not be restarted by the reception of a reference message.

When a potential time master reaches the Watch_Triggers after it has received any message but the reference message, it assumes a fatal error (FDCAN_TTOST.EL = 11, severity 3), sets interrupt flag FDCAN_TTIR.WT, switches off its CAN bus output, and enters the bus monitoring mode (FDCAN_CCCR.MON set to 1). In bus monitoring mode, it is still able to receive messages, but cannot send any dominant bits and therefore cannot give acknowledge.

When no error is detected during initialization, the first reference message sets FDCAN_TTOST.SYS = 01 (synchronizing), the second sets the FDCAN synchronization state (depending on its Next_is_Gap bit) to FDCAN_TTOST.SYS = 11 (In_Schedule) or FDCAN_TTOST.SYS = 10 (In_Gap), enabling all Tx_Triggers and Rx_Triggers.

A potential time master is current time master (FDCAN_TTOST.MS = 11) when it was the transmitter of the last reference message, else it is backup time master (FDCAN_TTOST.MS = 10).

When all potential time masters have finished configuration, the node with the highest time master priority in the network becomes the current time master.

56.4.10 TTCAN gap control

All functions related to gap control apply only when the FDCAN is operated in external event synchronized time-triggered mode (FDCAN_TTOCF.GEN = 1). In this operation mode the FDCAN message schedule may be interrupted by inserting gaps between the basic cycles of the system matrix. All nodes connected to the CAN network have to be configured for external event- synchronized time-triggered operation.

During a gap, all transmissions are stopped and the CAN bus remains idle. A gap is finished when the next reference message starts a new basic cycle. A gap starts at the end of a basic cycle that itself was started by a reference message with bit Next_is_Gap = 1 for example gaps are initiated by the current time master.

The current time master has two options to initiate a gap. A gap can be initiated under software control when the application program writes FDCAN_TTOCN.NIG = 1. The Next_is_Gap bit is transmitted as 1 with the next reference message. A gap can also be initiated under hardware control when the application program enables the event trigger input pin fdcan_evt by writing FDCAN_TTOCN.GCS = 1. When a reference message is started and FDCAN_TTOCN.GCS is set, a HIGH level at event trigger pin fdcan_evt sets Next_is_Gap = 1.

As soon as that reference message is completed, the FDCAN_TTOST.WFE bit announces the gap to the time master as well as to the time slaves. The current basic cycle continues until its last time window. The time after the last time window is the gap time.

For the actual time master and the potential time masters, FDCAN_TTOST.GSI is set when the last basic cycle has finished and the gap time starts. In nodes that are time slaves, bit FDCAN_TTOST.GSI remains at 0.

When a potential time master is in synchronization state In_Gap (FDCAN_TTOST.SYS = 10), it has four options to intentionally finish a gap:
1. Under software control by writing FDCAN_TTOCN.FGP = 1.
2. Under hardware control (FDCAN_TTOCN.GCS = 1) an edge from HIGH to LOW at the event-trigger input pin fdcan_evt sets FDCAN_TTOCN.FGP and restarts the schedule.
3. The third option is a time-triggered restart. When FDCAN_TTOCN.TMG = 1, the next register time mark interrupt (FDCAN_TTIR.RTMI = 1) sets FDCAN_TTOCN.FGP and starts the reference message.
4. Finally any potential time master finishes a gap when it reaches its Tx_Ref_Trigger_Gap, assuming that the event to synchronize on did not occur in time.

None of these options can cause a basic cycle to be interrupted with a reference message. Setting of FDCAN_TTOCN.FGP after the gap time begins starts the transmission of a reference message immediately and thereby synchronizes the message schedule. When FDCAN_TTOCN.FGP is set before the gap time has started (while the basic cycle is still in progress), the next reference message is started at the end of the basic cycle, at the Tx_Ref_Trigger – there is no gap time in the message schedule.

In strictly time-triggered operation, bit Next_is_Gap = 1 in the reference message is ignored, as well as the event-trigger input pin fdcan_evt and the bits FDCAN_TTOCN.NIG, FDCAN_TTOCN.FGP, and FDCAN_TTOCN.TMG.

56.4.11 Stop watch
The stop watch function enables capturing of FDCAN internal time values (local time, cycle time, or global time) triggered by an external event.
To enable the stop watch function, the application program first has to define local time, cycle time, or global time as stop watch source via FDCAN_TTOCN.SWS. When FDCAN_TTOCN.SWS is different from 00 and TT interrupt register flag FDCAN_TTIR.SWE is 0, the actual value of the time selected by FDCAN_TTTOCN.SWS is copied into FDCAN_TTCPT.SWV on the next rising / falling edge (as configured via FDCAN_TTOCN.SWP) on stop watch trigger pin fdcan_swt. This sets interrupt flag FDCAN_TTIR.SWE. After the application program has read FDCAN_TTCPT.SWV, it may enable the next stop watch event by resetting FDCAN_TTIR.SWE to 0.

56.4.12 Local time, cycle time, global time, and external clock synchronization
There are two possible levels in time-triggered CAN:
1. Level 1 only provides time-triggered operation using cycle time.
2. Level 2 additionally provides increased synchronization quality, global time and external clock synchronization. In both levels, all timing features are based on a local time base - the local time.

The local time is a 16-bit cyclic counter, it is incremented once each NTU. Internally the NTU is represented by a 3-bit counter which can be regarded as a fractional part (three binary digits) of the local time. Generally, the 3-bit NTU counter is incremented eight times each NTU. If the length of the NTU is shorter than eight CAN clock periods (as may be configured in level 1, or as a result of clock calibration in level 2), the length of the NTU fraction is adapted, and the NTU counter is incremented only four times each NTU.

Figure 745 describes the synchronization of the cycle time and global time, performed in the same manner by all FDCAN nodes, including the time master. Any message received or transmitted invokes a capture of the local time taken at the message is frame
synchronization event. This frame synchronization event occurs at the sample point of each start of frame (SoF) bit and causes the local time to be stored as Sync_Mark. Sync_Marks and Ref_Marks are captured including the 3-bit fractional part.

Whenever a valid reference message is transmitted or received, the internal Ref_Mark is updated from the Sync_Mark. The difference between Ref_Mark and Sync_Mark is the cycle sync mark (cycle sync mark = Sync_Mark - Ref_Mark) stored in register FDCAN_TTCSM. The most significant 16 bits of the difference between Ref_Mark and the actual value of the local time is the cycle time (cycle time = local time - Ref_Mark).

**Figure 745. Cycle time and global time synchronization**

The cycle time that can be read from FDCAN_TTCTC.CT is the difference of the node local time and Ref_Mark, both synchronized into the APB clock domain and truncated to 16 bit.

The global time exists for TTCAN level 0 and level 2 only, in level 1 it is invalid. The node view of the global time is the local image of the global time in (local) NTUs. After configuration, a potential time master uses its own local time as global time. The time master establishes its own local time as global time by transmitting its own Ref_Marks as Master_Ref_Marks in the reference message (bytes 3 and 4). The global time that can be read from FDCAN_TTLGT.GT is the sum of the node local time and its local offset, both synchronized into the APB clock domain and truncated to 16 bit. The fractional part is used for clock synchronization only.

A node that receives a reference message calculates its local offset to the global time by comparing its local Ref_Mark with the received Master_Ref_Mark (see Figure 746). The node view of the global time is local time plus local offset. In a potential time master that has never received another time master reference message, Local_Offset is 0. When a node becomes the current time master after first having received other reference messages,
Local_Offset is frozen at its last value. In the time receiving nodes, Local_Offset may be subject to small adjustments, due to clock drift, when another node becomes time master, or when there is a global time discontinuity, signaled by Disc_Bit in the reference message. With the exception of global time discontinuity, the global time provided to the application program by register FDCAN_TTLGT is smoothed by a low-pass filtering to have a continuous monotonic value.

**Figure 746. TTCAN level 0 and level 2 drift compensation**

*Figure 746* describes how in TTCAN levels 0 and 2 each time receiving node compensates the drift between its own local clock and the time master clock by comparing the length of a basic cycle in local time and in global time. If there is a difference between the two values and the Disc_Bit in the reference message is not set, a new value for FDCAN_TURNA.NAV is calculated. If the synchronization deviation \( SD = | NC - FDCAN\_TURNA\_NAV | \leq SDL \) (synchronization deviation limit), the new value for FDCAN_TURNA.NAV takes effect. Else the automatic drift compensation is suspended.

In TTCAN level 0 and level 2, FDCAN_TTOST.QCS indicates whether the automatic drift compensation is active or suspended. In TTCAN level 1, FDCAN_TOST.QCS is always 1.

The current time master may synchronize its local clock speed and the global time phase to an external clock source. This is enabled by bit FDCAN_TTOCF.EECS.

The stop watch function (see *Section 56.4.11*) may be used to measure the difference in clock speed between the local clock and the external clock. The local clock speed is adjusted by first writing the newly calculated numerator configuration low to

---

**Controller area network with flexible data rate (FDCAN)**

2504/3353 RM0433 Rev 8
FDCAN_TURCF.NCL (FDCAN_TURCF.DC cannot be updated during operation). The new value takes effect by writing FDCAN_TTOCN.ECS to 1.

The global time phase is adjusted by first writing the phase offset into the TT global time Preset register FDCAN_TTGTP. The new value takes effect by writing FDCAN_TTOCN.SGT to 1. The first reference message transmitted after the global time phase adjustment has the Disc_Bit set to 1.

FDCAN_TTOST.QGTP shows whether the node global time is in phase with the time master global time. FDCAN_TTOST.QGTP is permanently 0 in TTCAN level 1 and when the synchronization deviation limit is exceeded in TTCAN level 0, 2 (FDCAN_TTOST.QCS = 0).

It is temporarily 0 while the global time is low-pass filtered to supply the application with a continuous monotonic value. There is no low-pass filtering when the last reference message contained a Disc_Bit = 1 or when FDCAN_TTOST.QCS = 0.

### 56.4.13 TTCAN error level

The ISO 11898-4 specifies four levels of error severity:

1. S0 - No error
2. S1 - Warning - Only notification of application, reaction application-specific.
3. S2 error - Notification of application. All transmissions in exclusive or arbitrating time windows are disabled (i.e. no data or remote frames may be started). Potential time masters still transmit reference messages with the reference trigger offset FDCAN_TTOST.RTO set to the maximum value of 127.
4. S3 - Severe error - Notification of application. All CAN bus operations are stopped, i.e. transmission of dominant bits is not allowed, and FDCAN_CCCR.MON is set. The S3 error condition remains active until the application updates the configuration (set FDCAN_CCCR.CCE).

If several errors are detected at the same time, the highest severity prevails. When an error is detected, the application is notified by FDCAN_TTIR.ELC. The error level is monitored by FDCAN_TTOST.EL.

The TTCAN signals the following error conditions as required by ISO 11898-4:

- **Config_error (S3)**
  - Sets error level FDCAN_TTOST.EL to 11 when a merged arbitrating time window is not properly closed or when there is a Tx_Trigger with a time mark beyond the Tx_Ref_Trigger.

- **Watch_Trigger_Reached (S3)**
  - Sets error level FDCAN_TTOST.EL to 11 when a watch trigger was reached because the reference message is missing.

- **Application_Watchdog (S3)**
  - Sets error level FDCAN_TTOST.EL to 11 when the application failed to serve the application watchdog. The application watchdog is configured via FDCAN_TTOCF.AWL. It is served by reading register FDCAN_TTOST. When the watchdog is not served in time, bit FDCAN_TTOST.AWE and interrupt flag
FDCAN_TTIR.AW are set, all FDCAN communication is stopped, and the FDCAN is set into bus monitoring mode (FDCAN_CCCR.MON set to 1).

- **CAN_Bus_Off (S3)**
  - Entering CAN_Bus_Off state sets error level FDCAN_TTOST.EL to 11. CAN_Bus_Off state is signaled by FDCAN_PSR.BO = 1 and FDCAN_CCCR.INIT = 1.

- **Scheduling_Error_2 (S2)**
  - Sets error level FDCAN_TTOST.EL to 10 if the MSC of one Tx_Trigger has reached 7. In addition interrupt flag FDCAN_TTIR.SE2 is set. The error level FDCAN_TTOST.EL is reset to 00 at the beginning of a matrix cycle when no Tx_Trigger has an MSC of 7 in the preceding matrix cycle.

- **Tx_Overflow (S2)**
  - Sets error level FDCAN_TTOST.EL to 10 when the Tx count is equal to or higher than the expected number of Tx_Triggers FDCAN_TTMLM.ENTT and a Tx_Trigger event occurs. In addition interrupt flag FDCAN_TTIR.TXO is set. The error level FDCAN_TTOST.EL is reset to 00 when the Tx count is no more than FDCAN_TTMLM.ENTT at the start of a new matrix cycle.

- **Scheduling_Error_1 (S1)**
  - Sets error level FDCAN_TTOST.EL to 01 if within one matrix cycle the difference between the maximum MSC and the minimum MSC for all trigger memory elements (of exclusive time windows) is larger than two, or if one of the MSCs of an exclusive Rx_Trigger has reached seven. In addition interrupt flag FDCAN_TTIR.SE1 is set. If within one matrix cycle none of these conditions is valid, the error level FDCAN_TTOST.EL is reset to 00.

- **Tx_Underflow (S1)**
  - Sets error level FDCAN_TTOST.EL to 01 when the Tx count is less than the expected number of Tx_Triggers FDCAN_TTMLM.ENTT at the start of a new matrix cycle. In addition interrupt flag FDCAN_TTIR.TXU is set. The error level FDCAN_TTOST.EL is reset to 00 when the Tx count is at least FDCAN_TTMLM.ENTT at the start of a new matrix cycle.

### 56.4.14 TTCAN message handling

#### Reference message

For potential time masters the identifier of the reference message is configured via FDCAN_TTRMC.RID. No dedicated Tx buffer is required for transmission of the reference message. When a reference message is transmitted, the first data byte for TTCAN level 1 (that is, the first four data bytes for TTCAN level 0 and the first four data bytes for TTCAN level 2) is provided by the FSE.

In case the reference message Payload select FDCAN_TTRMC.RMPS is set, the rest of the reference message payload (level 1: bytes 2-8, level 0, 2: bytes 5-6) is taken from Tx buffer 0. In this case the data length DLC code from message buffer 0 is used.

<table>
<thead>
<tr>
<th>FDCAN_TTRMC.RMPS</th>
<th>FDCAN_TXBRP.TRPO</th>
<th>Level 0</th>
<th>Level 1</th>
<th>Level 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>4</td>
<td>1</td>
<td>4</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>4</td>
<td>1</td>
<td>4</td>
</tr>
</tbody>
</table>
To send additional payload with the reference message in level 1 a DLC > 1 must be configured, for level 0 and level 2 a DLC > 4 is required. In addition the transmission request pending bit FDCAN_TXBRP.TRPO of message buffer 0 must be set (see Table 492). In case bit FDCAN_TXBRP.TRPO is not set when a reference message is started, the reference message is transmitted with the data bytes supplied by the FSE only.

For acceptance filtering of reference messages the reference identifier FDCAN_TTRMC.RID is used.

**Message reception**

Message reception is done via the two Rx FIFOs in the same way as for event-driven CAN communication (see Rx handler).

The message status count MSC is part of the corresponding trigger memory element and must be initialized to 0 during configuration. It is updated while the TTCAN is in synchronization states In_Gap or In_Schedule. The update happens at the message Rx_Trigger. At this point in time it is checked at which acceptance filter element the latest message received in this basic cycle had matched. The matching filter number is stored as the acceptance filter result. If this is the same the filter number as defined in this trigger memory element, the MSC is decremented by one. If the acceptance filter result is not the same filter number as defined for this filter element, or if the acceptance filter result is cleared, the MSC is incremented by one. At each Rx_Trigger and at each start of cycle, the last acceptance filter result is cleared.

The time mark of an Rx_Trigger should be set to a value where it is ensured that reception and acceptance filtering for the targeted message has completed. This has to take into consideration the RAM access time and the order of the filter list. It is recommended, that filters which are used for Rx_Triggers are placed at the beginning of the filter list. It is not recommended to use an Rx_Trigger for the reference message.

**Message transmission**

For time-triggered message transmission the TTCAN supplies 32 dedicated Tx buffers (see Transmit pause). A Tx FIFO or Tx queue is not available when the FDCAN is configured for time-triggered operation (FDCAN_TTOCF.OM = 01 or 10).

Each Tx_Trigger in the trigger memory points to a particular Tx buffer containing a specific message. There may be more than one Tx_Trigger for a given Tx buffer if that Tx buffer contains a message that is to be transmitted more than once in a basic cycle or matrix cycle.

The application program has to update the data regularly and on time, synchronized to the cycle time. The user is responsible that no partially updated messages are transmitted. To assure this the user has to proceed in the following way:

<table>
<thead>
<tr>
<th>FDCAN_TTRMC.RMPS</th>
<th>FDCAN_TXBRP.TR0</th>
<th>Level 0</th>
<th>Level 1</th>
<th>Level 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>4</td>
<td>1</td>
<td>4</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>4 + MBO</td>
<td>1 + MBO</td>
<td>4 + MBO</td>
</tr>
</tbody>
</table>

To send additional payload with the reference message in level 1 a DLC > 1 must be configured, for level 0 and level 2 a DLC > 4 is required. In addition the transmission request pending bit FDCAN_TXBRP.TR0 of message buffer 0 must be set (see Table 492). In case bit FDCAN_TXBRP.TR0 is not set when a reference message is started, the reference message is transmitted with the data bytes supplied by the FSE only.
Tx_Trigger_Single / Tx_Trigger_Merged / Tx_Trigger_Arbitration
- Check whether the previous transmission has completed by reading FDCAN_TXBTO
- Update the Tx buffer configuration and/or payload
- Issue an add request to set the Tx buffer request pending bit

Tx_Trigger_Continuous
- Issue a cancellation request to reset the Tx buffer request pending bit
- Check whether the cancellation has finished by reading FDCAN_TXBCF
- Update Tx buffer configuration and/or payload
- Issue an add request to set the Tx buffer request pending bit

The message MSC stored with the corresponding Tx_Trigger provides information on the success of the transmission.

The MSC is incremented by one when the transmission cannot be started because the CAN bus was not idle within the corresponding transmit enable window or when the message was started and cannot be completed successfully. The MSC is decremented by one when the message was transmitted successfully or when the message may have been started within its transmit enable window but was not started because transmission was disabled (TTCAN in error level S2 or user has disabled this particular message).

The Tx buffers may be managed dynamically, i.e. several messages with different identifiers may share the same Tx buffer element. In this case the user must ensure that no transmission request is pending for the Tx buffer element to be reconfigured by checking FDCAN_TXBRP.

If a Tx buffer with pending transmission request should be updated, the user must first issue a cancellation request and check whether the cancellation has completed by reading FDCAN_TXBCF before it starts updating.

The Tx handler transfers a message from the message RAM to its intermediate output buffer at the trigger element, which becomes active immediately before the Tx_Trigger element (which defines the beginning of the transmit window). During and after the transfer time the transmit message may not be updated and its FDCAN_TXBRP bit may not be changed. To control this transfer time, an additional trigger element may be placed before the Tx_Trigger. This may be example of a Time_Base_Trigger which need not cause any other action. The difference in time marks between the Tx_Trigger and the preceding trigger must be large enough to guarantee that the Tx handler can read four words from the message RAM even at high RAM access load from other modules.

**Transmission in exclusive time windows**

A transmission is started time-triggered when the cycle time reaches the time mark of a Tx_Trigger_Single or Tx_Trigger_Continuous. There is no arbitration on the bus with messages from other nodes. The MSC is updated according the result of the transmission attempt. After successful transmission started by a Tx_Trigger_Single the respective Tx buffer request pending bit is reset. After successful transmission started by a Tx_Trigger_Continuous the respective Tx buffer request pending remains set. When the transmission was not successful due to disturbances, it is repeated next time (one of) its Tx_Trigger(s) become(s) active.
Transmission in arbitrating time windows

A transmission is started time-triggered when the cycle time reaches the time mark of a Tx_Trigger_Arbitration. Several nodes may start to transmit at the same time. In this case the message has to arbitrate with the messages from other nodes. The MSC is not updated. When the transmission was not successful (lost arbitration or disturbance), it is repeated next time (one of) its Tx_Trigger(s) become(s) active.

Transmission in merged arbitrating time windows

The purpose of a merged arbitrating time window is, to enable multiple nodes to send a limited number of frames which are transmitted in immediate sequence, the order given by CAN arbitration. It is not intended for burst transmission by a node. Since the node does not have exclusive access within this time window, it may happen that not all requested transmissions are successful.

Messages which have lost arbitration or were disturbed by an error, may be re-transmitted inside the same merged arbitrating time window. The re-transmission is not started if the corresponding transmission request pending flag is reset by a successful Tx cancellation.

In single transmit windows, the Tx handler transmits the message indicated by the message number of the trigger element. In merged arbitrating time windows, it can handle up to three message numbers from the trigger list. Their transmission is attempted in the sequence defined by the trigger list. If the time mark of a fourth message is reached before the first is transmitted (or canceled by the user), the fourth request is ignored.

The transmission inside a merged arbitrating time window is not time-triggered. The transmission of a message may start before its time mark, or after the time mark if the bus was not idle.

The messages transmitted by a specific node inside a merged arbitrating time window are started in the order of their Tx_Triggers, so a message with low CAN priority may prevent the successful transmission of a following message with higher priority, if their is compelling bus traffic. This must be considered for the configuration of the trigger list.

Time_Base_Triggers may be placed between consecutive Tx_Triggers to define the time until the data of the corresponding Tx buffer needs to be updated.

56.4.15 TTCAN interrupt and error handling

The TT interrupt register FDCAN_TTIR consists of four segments. Each interrupt can be enabled separately by the corresponding bit in the TT interrupt enable register FDCAN_TTIE. The flags remain set until the user clears them. A flag is cleared by writing a 1 to the corresponding bit position.

The first segment consists of flags CER, AW, WT, and IWT. Each flag indicates a fatal error condition where the CAN communication is stopped. With the exception of IWT, these error conditions require a re-configuration of the FDCAN module before the communication can be restarted.

The second segment consists of flags ELC, SE1, SE2, TXO, TXU, and GTE. Each flag indicates an error condition where the CAN communication is disturbed. If they are caused by a transient failure, for example by disturbances on the CAN bus, they are handled by the FDCAN protocol failure handling and do not require intervention by the application program.

The third segment consists of flags GTD, GTW, SWE, TTMI, and RTMI. The first two flags are controlled by global time events (level 0, 2 only) that require a reaction by the application program. With a stop watch event triggered by a rising edge on pin fdcan.swt internal time...
values are captured. The trigger time mark interrupt notifies the application that a specific
Time_Base_Trigger is reached. The register time mark interrupt signals that the time
referenced by FDCAN_TTOCN.TMC (cycle, local, or global) is equal to the time mark
FDCAN_TTTMK.TM. It can also be used to finish a gap.

The fourth segment consists of flags SOG, CSM, SMC, and SBC. These flags provide a
means to synchronize the application program to the communication schedule.

56.4.16 Level 0

TTCAN level 0 is not part of ISO11898-4. This operation mode makes the hardware, that in
TTCAN level 2 maintains the calibrated global time base, also available for event-driven
CAN according to ISO11898-1.

Level 0 operation is configured via FDCAN_TTOCF.OM = 11. In this mode the FDCAN
operates in event driven CAN communication, there is no fixed schedule, the configuration
of FDCAN_TTOCF.GEN is ignored. External event-synchronized operation is not available
in level 0. A synchronized time base is maintained by transmission of reference messages.

In level 0 the trigger memory is not active and therefore needs not to be configured. The
time mark interrupt flag (FDCAN_TTIR.TTMI) is set when the cycle time has reached
FDCAN_TTOCF.IRTO = 0x200, it reminds the user to set a transmission request for
message buffer 0. The Watch_Trigger interrupt flag (FDCAN_TTIR.WT) is set when the
cycle time has reached 0xFF00. These values were chosen to have enough margin for a
stable clock calibration. There are no further TT-error-checks.

Register time mark interrupts (FDCAN_TTIR.RTMI) are also possible.

The reference message is configured as for level 2 operation. Received reference
messages are recognized by the identifier configured in register FDCAN_TTRMC. For the
transmission of reference messages only message buffer 0 may be used. The node
transmits reference messages any time the user sets a transmission request for message
buffer 0, there is no reference trigger offset.

Level 0 operation is configured via:

- FDCAN_TTRMC
- FDCAN_TTOCF except EVTP, AWL, GEN
- FDCAN_TTMLM except ENTT, TXEW
- FDCAN_TURCF

Level 0 operation is controlled via:

- FDCAN_TTOCN except NIG, TMG, FGP, GCS, TTMIE
- FDCAN_TTGTP
- FDCAN_TTTMK
- FDCAN_TTIR excluding bits CER, AW, IWT SE2, SE1, TXO, TXU, SOG (no function)
- FDCAN_TTIR the following bits have changed function
  - TTMI not defined by trigger memory - activated at cycle time
    FDCAN_TTOCF.IRTO 0x200
  - WT not defined by trigger memory - activated at cycle time 0xFF00

Level 0 operation is signaled via:

- TTOST excluding bits AWE, WFE, GSI, GFI, RTO (no function)
Synchronizing

*Figure 747* describes the states and the state transitions in TTCAN level 0 operation. level 0 has no In_Gap state.

**Figure 747. Level 0 schedule synchronization state machine**

<table>
<thead>
<tr>
<th>State</th>
<th>T0 Condition</th>
<th>T1 Condition</th>
<th>T2 Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>HW reset,</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>or Init state,</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>or Error state S3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sync_Off</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Synchronizing</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>In_Schedule</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

T0: Transition condition always taking prevalence

T1: Init state left, cycle time is 0

T2: At least two consecutive reference messages observed
(last reference message didn’t contain a set Disc_Bit or Next_is_Gap bit

Handling of error levels

During level 0 operation only the following error conditions may occur:

- **Watch_Trigger_Reached (S3), reached cycle time 0xFF00**
- **CAN_Bus_Off (S3)**

Since no S1 and S2 errors are possible, the error level can only switch between S0 (No error) and S3 (Severe error). In TTCAN level 0 an S3 error is handled differently. When error level S3 is reached, both FDCAN_TTOST.Sys and FDCAN_TTOST.MS are reset, and interrupt flags FDCAN_TTIR.GTE and FDCAN_TTIR.GTD are set.

When error level S3 (FDCAN_TTOST.EL = 11) is entered, bus monitoring mode is (contrary to TTCAN level 1 and level 2) not entered. S3 error level is left automatically after transmission (time master) or reception (time slave) of the next reference message.
Master slave relation

*Figure 748* describes the master slave relation in TTCAN level 0. In case of an S3 error the FDCAN returns to state Master_Off.

*Figure 748. Level 0 master to slave relation*

56.4.17 Synchronization to external time schedule

This feature can be used to synchronize the phase of the FDCAN schedule to an external schedule (for example that of a second TTCAN network or FlexRay network). It is applicable only when the FDCAN is current time master (FDCAN_TTOST.MS = 11).

External synchronization is controlled by event trigger input pin fdcan_evt. If bit FDCAN_TTOCN.ESCN is set, a rising edge at event trigger pin fdcan_evt the FDCAN compares its actual cycle time with the target phase value configured by FDCAN_TTGTP.CTP.

Before setting FDCAN_TTOCN.ESCN the user has to adapt the phases of the two time schedules for example by using the FDCAN gap control (see *Section 56.4.10*). When the user sets FDCAN_TTOCN.ESCN, FDCAN_TTOSTSPL is set.

If the difference between the cycle time and the target phase value FDCAN_TTGTP.CTP at the rising edge at event trigger pin fdcan_evt is greater than 9 NTU, the phase lock bit FDCAN_TTOST.SPL is reset, and interrupt flag FDCAN_TTIR.CSM is set.
FDCAN_TTOST.SPL is also reset (and FDCAN_TTIR.CSM is set), when another node becomes time master.

If both FDCAN_TTOST.SPL and FDCAN_TTOCN.ESCN are set, and if the difference between the cycle time and the target phase value FDCAN_TTGTP.CTP at the rising edge at event trigger pin fdcan_evt is lower or equal to nine NTU, the phase lock bit FDCAN_TTOST.SPL remains set, and the measured difference is used as reference trigger offset value to adjust the phase at the next transmitted reference message.

**Note:** The rising edge detection at event trigger pin fdcan_evt is enabled with the start of each basic cycle. The first rising edge triggers the compare of the actual cycle time with FDCAN_TTGTP.CTP. All further edges until the beginning of the next basic cycle are ignored.

### 56.4.18 FDCAN Rx buffer and FIFO element

Up to 64 Rx buffers and two Rx FIFOs can be configured in the message RAM. Each Rx FIFO section can be configured to store up to 64 received messages. The structure of a Rx buffer / FIFO element is shown in *Table 493*, the description is provided in *Table 494*.

#### Table 493. Rx buffer and FIFO element

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>24</th>
<th>23</th>
<th>16</th>
<th>15</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R0</td>
<td>ESI</td>
<td>XTD</td>
<td>RTR</td>
<td></td>
<td>ID[28:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R1</td>
<td>ANMF</td>
<td>FIDX[6:0]</td>
<td>Res.</td>
<td>FDF</td>
<td>BRS</td>
<td>DLC[3:0]</td>
<td>RXTS[15:0]</td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>DB3[7:0]</td>
<td>DB2[7:0]</td>
<td>DB1[7:0]</td>
<td>DB0[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R3</td>
<td>DB7[7:0]</td>
<td>DB6[7:0]</td>
<td>DB5[7:0]</td>
<td>DB4[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rn</td>
<td>DBm[7:0]</td>
<td>DBm-1[7:0]</td>
<td>DBm-2[7:0]</td>
<td>DBm-3[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The element size can be configured for storage of CAN FD messages with up to 64 bytes data field via register FDCAN_RXESC.

#### Table 494. Rx buffer and FIFO element description

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| R0 bit 31 ESI | Error state indicator  
0: Transmitting node is error active  
1: Transmitting node is error passive |
| R0 bit 30 XTD | Extended identifier  
Signals to the user whether the received frame has a standard or extended identifier.  
0: 11-bit standard identifier  
1: 29-bit extended identifier |
| R0 bit 29 RTR | Remote transmission request  
Signals to the user whether the received frame is a data frame or a remote frame.  
0: Received frame is a data frame  
1: Received frame is a remote frame |
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>R0 bits 28:0 ID[28:0]</td>
<td>Identifier Standard or extended identifier depending on bit XTD. A standard identifier is stored into ID[28:18].</td>
</tr>
<tr>
<td>R1 bit 31 ANMF</td>
<td>Accepted non-matching frame Acceptance of non-matching frames may be enabled via FDCAN_GFC.ANFS and FDCAN_GFC.ANFE. 0: Received frame matching filter index FIDX 1: Received frame did not match any Rx filter element</td>
</tr>
<tr>
<td>R1 bits 30:24 FIDX[6:0]</td>
<td>Filter index 0-127 = index of matching Rx acceptance filter element (invalid if ANMF = 1). Range is 0 to FDCAN_SIDFC.LSS. - 1 or FDCAN_XIDFC.LSE. - 1.</td>
</tr>
<tr>
<td>R1 bit 21 FDF</td>
<td>FD Format 0: Standard frame format 1: FDCAN frame format (new DLC-coding and CRC)</td>
</tr>
<tr>
<td>R1 bit 20 BRS</td>
<td>Bitrate Switch 0: Frame received without bitrate switching 1: Frame received with bitrate switching</td>
</tr>
<tr>
<td>R1 bits 19:16 DLC[3:0]</td>
<td>Data length code 0-8: Classic CAN + CAN FD: received frame has 0-8 data bytes 9-15: Classic CAN: received frame has 8 data bytes 9-15: CAN FD: received frame has 12/16/20/24/32/48/64 data bytes</td>
</tr>
<tr>
<td>R1 bits 15:0 RXTS[15:0]</td>
<td>Rx timestamp Timestamp counter value captured on start of frame reception. Resolution depending on configuration of the timestamp counter prescaler FDCAN_TSCC.TCP.</td>
</tr>
<tr>
<td>R2 bits 31:24 DB3[7:0]</td>
<td>Data Byte 3</td>
</tr>
<tr>
<td>R2 bits 23:16 DB2[7:0]</td>
<td>Data Byte 2</td>
</tr>
<tr>
<td>R2 bits 15:8 DB1[7:0]</td>
<td>Data Byte 1</td>
</tr>
<tr>
<td>R2 bits 7:0 DB0[7:0]</td>
<td>Data Byte 0</td>
</tr>
<tr>
<td>R3 bits 31:24 DB7[7:0]</td>
<td>Data Byte 7</td>
</tr>
<tr>
<td>R3 bits 23:16 DB6[7:0]</td>
<td>Data Byte 6</td>
</tr>
<tr>
<td>R3 bits 15:8 DB5[7:0]</td>
<td>Data Byte 5</td>
</tr>
<tr>
<td>R3 bits 7:0 DB4[7:0]</td>
<td>Data Byte 4</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
</tr>
</tbody>
</table>
**56.4.19 FDCAN Tx buffer element**

The Tx buffers section can be configured to hold dedicated Tx buffers as well as a Tx FIFO / Tx queue. In case that the Tx buffers section is shared by dedicated Tx buffers and a Tx FIFO / Tx queue, the dedicated Tx buffers start at the beginning of the Tx buffers section followed by the buffers assigned to the Tx FIFO or Tx queue. The Tx handler distinguishes between dedicated Tx buffers and Tx FIFO / Tx queue by evaluating the Tx buffer configuration FDCAN_TXBC.TFQS and FDCAN_TXBC.NDTB. The element size can be configured for storage of CAN FD messages with up to 64 bytes data field via register FDCAN_TXESC.

| Bit  | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| T0   | ESI | XTD | RTR |     |     | ID[28:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| T1   | MM[7:0] | EFC | Res. | FDF | BPS | DLC[3:0] | Reserved |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| T2   | DB3[7:0] | DB2[7:0] | DB1[7:0] | DB0[7:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| T3   | DB7[7:0] | DB6[7:0] | DB5[7:0] | DB4[7:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| ...  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Tn   | DBm[7:0] | DBm-1[7:0] | DBm-2[7:0] | DBm-3[7:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

**Table 494. Rx buffer and FIFO element description (continued)**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rn bits 31:24</td>
<td>DBm[7:0] Data Byte m</td>
</tr>
<tr>
<td>Rn bits 23:16</td>
<td>DBm-1[7:0] Data Byte m-1</td>
</tr>
<tr>
<td>Rn bits 15:8</td>
<td>DBm-2[7:0] Data Byte m-2</td>
</tr>
<tr>
<td>Rn bits 7:0</td>
<td>DBm-3[7:0] Data Byte m-3</td>
</tr>
</tbody>
</table>

**Table 495. Tx buffer and FIFO element**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>T0 bit 31</td>
<td>ESI(1) Error state indicator 0: ESI bit in CAN FD format depends only on error passive flag 1: ESI bit in CAN FD format transmitted recessive</td>
</tr>
<tr>
<td>T0 bit 30</td>
<td>XTD Extended identifier 0: 11-bit standard identifier 1: 29-bit extended identifier</td>
</tr>
<tr>
<td>T0 bit 29</td>
<td>RTR(2) Remote transmission request 0: Transmit data frame 1: Transmit remote frame</td>
</tr>
<tr>
<td>Field</td>
<td>Description</td>
</tr>
<tr>
<td>-----------</td>
<td>---------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
</tbody>
</table>
| T0 bits 28:0 ID[28:0] | Identifier  
Standard or extended identifier depending on bit XTD. A standard identifier must be written to ID[28:18]. |
| T1 bits 31:24 MM[7:0] | Message marker  
Written by CPU during Tx buffer configuration. Copied into Tx event FIFO element for identification of Tx message status. |
| T1 bit 23 EFC | Event FIFO control  
0: Don’t store Tx events  
1: Store Tx events |
| T1 bit 21 FDF | FD Format  
0: Frame transmitted in classic CAN format  
1: Frame transmitted in CAN FD format |
| T1 bit 20 BRS(3) | Bitrate switching  
0: CAN FD frames transmitted without bitrate switching  
1: CAN FD frames transmitted with bitrate switching |
| T1 bits 19:16 DLC[3:0] | Data length code  
0 - 8: Classic CAN + CAN FD: received frame has 0-8 data bytes  
9-15: Classic CAN: received frame has 8 data bytes  
9 - 15: CAN FD: received frame has 12/16/20/24/32/48/64 data bytes |
| T2 bits 31:24 DB3[7:0] | Data Byte 3 |
| T2 bits 23:16 DB2[7:0] | Data Byte 2 |
| T2 bits 15:8 DB1[7:0] | Data Byte 1 |
| T2 bits 7:0 DB0[7:0] | Data Byte 0 |
| T3 bits 31:24 DB7[7:0] | Data Byte 7 |
| T3 bits 23:16 DB6[7:0] | Data Byte 6 |
| T3 bits 15:8 DB5[7:0] | Data Byte 5 |
| T3 bits 7:0 DB4[7:0] | Data Byte 4 |
| ... | ... |
| Tn bits 31:24 DBm[7:0] | Data Byte m |
| Tn bits 23:16 DBm-1[7:0] | Data Byte m-1 |
56.4.20 FDCAN Tx event FIFO element

Each element stores information about transmitted messages. By reading the Tx event FIFO the user gets this information in the order the messages were transmitted. Status information about the Tx event FIFO can be obtained from register FDCAN_TXEFS.

### Table 497. Tx Event FIFO element

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>24</th>
<th>23</th>
<th>16</th>
<th>15</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>E0</td>
<td>ESI</td>
<td>XTD</td>
<td>RTR</td>
<td>ID[28:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 498. Tx Event FIFO element description

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>E0 bit 31</td>
<td>ESI</td>
</tr>
<tr>
<td>– 0: Transmitting node is error active</td>
<td></td>
</tr>
<tr>
<td>– 1: Transmitting node is error passive</td>
<td></td>
</tr>
<tr>
<td>E0 bit 30</td>
<td>XTD</td>
</tr>
<tr>
<td>– 0: 11-bit standard identifier</td>
<td></td>
</tr>
<tr>
<td>– 1: 29-bit extended identifier</td>
<td></td>
</tr>
<tr>
<td>E0 bit 29</td>
<td>RTR</td>
</tr>
<tr>
<td>– 0: Transmit data frame</td>
<td></td>
</tr>
<tr>
<td>– 1: Transmit remote frame</td>
<td></td>
</tr>
<tr>
<td>E0 bits 28:0</td>
<td>ID[28:0]</td>
</tr>
<tr>
<td>Identifier</td>
<td></td>
</tr>
<tr>
<td>Standard or extended identifier depending on bit XTD. A standard identifier must be written to ID[28:18].</td>
<td></td>
</tr>
<tr>
<td>E1 bits 31:24</td>
<td>MM[7:0]</td>
</tr>
<tr>
<td>Message marker</td>
<td></td>
</tr>
<tr>
<td>Copied from Tx buffer into Tx event FIFO element for identification of Tx message status.</td>
<td></td>
</tr>
</tbody>
</table>
56.4.21 FDCAN standard message ID filter element

Up to 128 filter elements can be configured for 11-bit standard IDs. When accessing a standard message ID filter element, its address is the filter list standard start address FDCAN_SIDFC.FLSSA plus the index of the filter element (0 … 127).

Table 499. Standard message ID filter element

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>24</th>
<th>23</th>
<th>16</th>
<th>15</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>S0</td>
<td>SF1[1:0]</td>
<td>SFEC[2:0]</td>
<td>SFID1[10:0]</td>
<td>Res.</td>
<td>SFID2[10:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
**Table 500. Standard message ID filter element field description**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| Bit 31:30     | **SFT[1:0]** (1)
|               | Standard filter type
|               | – 00: Range filter from SFID1 to SFID2
|               | – 01: Dual ID filter for SFID1 or SFID2
|               | – 10: Classic filter: SFID1 = filter, SFID2 = mask
|               | – 11: Filter element disabled                                               |
| Bit 29:27     | **SFEC[2:0]**
|               | Standard filter element configuration
|               | All enabled filter elements are used for acceptance filtering of standard frames.
|               | Acceptance filtering stops at the first matching enabled filter element or when the end of the filter list is reached. If SFEC = “100”, “101”, or “110” a match sets interrupt flag FDCAN_IR.HPM and, if enabled, an interrupt is generated. In this case register FDCAN_HPMS is updated with the status of the priority match.
|               | – 000: Disable filter element
|               | – 001: Store in Rx FIFO 0 if filter matches
|               | – 010: Store in Rx FIFO 1 if filter matches
|               | – 011: Reject ID if filter matches
|               | – 100: Set priority if filter matches
|               | – 101: Set priority and store in FIFO 0 if filter matches
|               | – 110: Set priority and store in FIFO 1 if filter matches
|               | – 111: Store into Rx buffer or as debug message, configuration of FDCAN_SFT[1:0] ignored |
| Bits 26:16    | **SFID1[10:0]**
|               | Standard filter ID 1
|               | First ID of standard ID filter element.
|               | When filtering for Rx buffers or for debug messages this field defines the ID of a standard message to be stored. The received identifiers must match exactly, no masking mechanism is used. |
|               | SFID2[15:10]  
|               | Standard filter ID 2
|               | This bit field has a different meaning depending on the configuration of SFEC:
|               | – SFEC = 001 ... 110 Second ID of standard ID filter element
|               | – SFEC = 111 Filter for Rx buffers or for debug messages
|               | SFID2[10:9]   
|               | Decides whether the received message is stored into an Rx buffer or treated as message A, B, or C of the debug message sequence.
|               | – 00: Store message into an Rx buffer
|               | – 01: Debug message A
|               | – 10: Debug message B
|               | – 11: Debug message C
|               | SFID2[8:6]    
|               | Is used to control the filter event pins at the Extension Interface. A 1 at the respective bit position enables generation of a pulse at the related filter event pin with the duration of one fdcan_pclk period in case the filter matches.
|               | SFID2[8] is used by the calibration unit.
|               | SFID2[5:0]    
|               | Defines the offset to the Rx buffer start address FDCAN_RXBC.RBSA for storage of a matching message. |

1. With SFT = “11” the filter element is disabled and the acceptance filtering continues (same behavior as with SFEC = “000”).

**Note:** In case a reserved value is configured, the filter element is considered disabled.
56.4.22  FDCAN extended message ID filter element

Up to 64 filter elements can be configured for 29-bit extended IDs. When accessing an Extended message ID filter element, its address is the filter list extended start address FDCAN_XIDFC.FLESA plus two times the index of the filter element (0 … 63).

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>F0</td>
<td>EFEC[2:0]</td>
<td>EFID1[28:0]</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>F1</td>
<td>EFTI[1:0]</td>
<td>Reserved</td>
<td>EFID2[28:0]</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 502. Extended message ID filter element field description

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F0 bits 31:29 EFEC[2:0]</td>
<td>Extended filter element configuration. All enabled filter elements are used for acceptance filtering of extended frames. Acceptance filtering stops at the first matching enabled filter element or when the end of the filter list is reached. If EFEC = 100, 101, or 110 a match sets interrupt flag FDCAN_IR.HPM and, if enabled, an interrupt is generated. In this case register FDCAN_HPMS is updated with the status of the priority match.</td>
</tr>
<tr>
<td>- 000: Disable filter element</td>
<td>- 001: Store in Rx FIFO 0 if filter matches</td>
</tr>
<tr>
<td>- 010: Store in Rx FIFO 1 if filter matches</td>
<td>- 011: Reject ID if filter matches</td>
</tr>
<tr>
<td>- 100: Set priority if filter matches</td>
<td>- 101: Set priority and store in FIFO 0 if filter matches</td>
</tr>
<tr>
<td>- 110: Set priority and store in FIFO 1 if filter matches</td>
<td>- 111: Store into Rx buffer, configuration of EFTI[1:0] ignored</td>
</tr>
<tr>
<td>F0 bits 28:0 EFID1[28:0]</td>
<td>Extended filter ID 1. First ID of extended ID filter element. When filtering for Rx buffers or for debug messages this field defines the ID of an extended message to be stored. The received identifiers must match exactly, only FDCAN_XIDAM masking mechanism.</td>
</tr>
<tr>
<td>F1 bits 31:30 EFTI[1:0]</td>
<td>Extended filter type</td>
</tr>
<tr>
<td>- 00: Range filter from EF1ID to EF2ID (EF2ID ≥ EF1ID)</td>
<td>- 01: Dual ID filter for EF1ID or EF2ID</td>
</tr>
<tr>
<td>- 10: Classic filter: EF1ID = filter, EF2ID = mask</td>
<td>- 11: Range filter from EF1ID to EF2ID (EF2ID ≥ EF1ID), FDCAN_XIDAM mask not applied</td>
</tr>
</tbody>
</table>
56.4.23 FDCAN trigger memory element

Up to 64 trigger memory elements can be configured. When accessing a trigger memory element, its address is the trigger memory start address FDCAN_TTTMC.TMSA plus the index of the trigger memory element (0 … 63).

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| EFID2[10:0] | Extended filter ID 2  
This bit field has a different meaning depending on the configuration of EFEC:  
– SFEC = 001 ... 110 Second ID of extended ID filter element  
– SFEC = 111 Filter for Rx buffers or for debug messages |
| EFID2[10:9] | Decides whether the received message is stored into an Rx buffer or treated as message A, B, or C of the debug message sequence.  
– 00: Store message into an Rx buffer  
– 01: Debug message A  
– 10: Debug message B  
– 11: Debug message C |
| EFID2[8:6] | Is used to control the filter event pins at the Extension Interface. A 1 at the respective bit position enables generation of a pulse at the related filter event pin with the duration of one fdcan_pclk period in case the filter matches. EFID2[8] interface is used by the calibration unit. |
| EFID2[5:0] | Defines the offset to the Rx buffer start address FDCAN_RXBC.RBSA for storage of a matching message. |

Table 503. Trigger memory element

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>24</th>
<th>23</th>
<th>16</th>
<th>15</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>T0</td>
<td>TM[15:0]</td>
<td>Res.</td>
<td>CC[6:0]</td>
<td>Res.</td>
<td>TMIN</td>
<td>TMEX</td>
<td>TYPE[3:0]</td>
<td></td>
</tr>
<tr>
<td>T1</td>
<td>Res.</td>
<td>FTYPE</td>
<td>MNR[6:0]</td>
<td>Res.</td>
<td></td>
<td></td>
<td>MSC[2:0]</td>
<td></td>
</tr>
</tbody>
</table>

Table 504. Trigger memory element description

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| T0 bits 31:16 TM[15:0] | Time mark  
Cycle time for which the trigger becomes active. |
| T0 bit 14:8 CC[6:0] | Cycle code  
Cycle count for which the trigger is valid. Ignored for trigger types Tx_Ref_Trigger, Tx_Ref_Trigger_Gap, Watch_Trigger, Watch_Trigger_Gap, End_of_List.  
– 0b000000x valid for all cycles  
– 0b000001c valid every 2nd cycle at cycle count mod2 = c  
– 0 b000011c valid every 4th cycle at cycle count mod4 = cc  
– 0b00011ccc valid every 8th cycle at cycle count mod8 = cccc  
– 0b001ccc valid every 16th cycle at cycle count mod16 = ccccc  
– 0b01ccc valid every 32nd cycle at cycle count mod32 = ccccccc  
– 0b1ccccccc valid every 64th cycle at cycle count mod64 = ccccccccc |
### Table 504. Trigger memory element description (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>T0 bit 5</strong></td>
<td><strong>TMIN</strong></td>
</tr>
<tr>
<td></td>
<td>Time mark event internal</td>
</tr>
<tr>
<td></td>
<td>– 0: No action</td>
</tr>
<tr>
<td></td>
<td>– 1: FDCAN_TTIR.TTMI is set when trigger memory element becomes active</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>T0 bit 4</strong></th>
<th><strong>TMEX</strong></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Time mark event external</td>
</tr>
<tr>
<td></td>
<td>– 0: No action</td>
</tr>
<tr>
<td></td>
<td>– 1: Pulse at output fdcan1_tmp for more than one instance and fdcan_tmp if only one instance with the length of one period is generated when the time arc of the trigger memory element becomes active and FDCAN_TTOCN.TTMIE = 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>T0 bit 3:0</strong></th>
<th><strong>TYPE[3:0]</strong></th>
</tr>
</thead>
<tbody>
<tr>
<td>Trigger type</td>
<td></td>
</tr>
<tr>
<td>– 0000</td>
<td>Tx_Ref_Trigger - valid when not in gap</td>
</tr>
<tr>
<td>– 0001</td>
<td>Tx_Ref_Trigger_Gap - valid when in gap</td>
</tr>
<tr>
<td>– 0010</td>
<td>Tx_Trigger_Single - starts a single transmission in an exclusive time window</td>
</tr>
<tr>
<td>– 0011</td>
<td>Tx_Trigger_Continuous - starts continuous transmission in an exclusive time window</td>
</tr>
<tr>
<td>– 0100</td>
<td>Tx_Trigger_Arbitration - starts a transmission in an arbitrating time window</td>
</tr>
<tr>
<td>– 0101</td>
<td>Tx_Trigger_Merged - starts a merged arbitration window</td>
</tr>
<tr>
<td>– 0110</td>
<td>Watch_Trigger - valid when not in gap</td>
</tr>
<tr>
<td>– 0111</td>
<td>Watch_Trigger_Gap - valid when in gap</td>
</tr>
<tr>
<td>– 1000</td>
<td>Rx_Trigger - check for reception</td>
</tr>
<tr>
<td>– 1001</td>
<td>Time_Base_Trigger - only control TMIN, TMEX</td>
</tr>
<tr>
<td>– 1010 ... 1111</td>
<td>End_of_List - illegal type, causes configuration error</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>T1 bit 23</strong></th>
<th><strong>TYPE</strong></th>
</tr>
</thead>
<tbody>
<tr>
<td>Filter type</td>
<td></td>
</tr>
<tr>
<td>– 0: 11-bit standard message ID</td>
<td></td>
</tr>
<tr>
<td>– 1: 29-bit extended message ID</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>T1 bit 22:16</strong></th>
<th><strong>MNR[6:0][1]</strong></th>
<th>Message number</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>– Transmission: trigger is valid for configured Tx buffer number. Valid values are 0 to 31.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Reception: trigger is valid for standard/extended message ID filter element number. Valid values are, respectively 0 to 63 and 0 to 127.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>T1 bits 2:0</strong></th>
<th><strong>MSC[2:0]</strong></th>
<th>Message status count</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Counts scheduling errors for periodic messages in exclusive time windows. It has no function for arbitrating messages and in event-driven CAN communication (ISO11898-1).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– 0-7= Actual status</td>
</tr>
</tbody>
</table>

---

1. The trigger memory elements have to be written when the FDCAN is in INIT state. Write access to the trigger memory elements outside INIT state is not allowed. There is an exception for TMIN and TMEX when they are defined as part of a trigger memory element of TYPE Tx_Ref_Trigger. In this case they become active at the time mark modified by the actual reference trigger offset (TTOST[RTO]).
56.5 FDCAN registers

56.5.1 FDCAN core release register (FDCAN_CREL)

Address offset: 0x0000
Reset value: 0x3214 1218

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
</tr>
</tbody>
</table>

Bits 31:28 REL[3:0]: Core release = 3
Bits 27:24 STEP[3:0]: Step of core release = 2
Bits 23:20 SUBSTEP[3:0]: Sub-step of core release = 1

Bits 19:16 YEAR[3:0]: Timestamp year = 4
Bits 15:8 MON[7:0]: Timestamp month = 12
Bits 7:0 DAY[7:0]: Timestamp day = 18

56.5.2 FDCAN Endian register (FDCAN_ENDN)

Address offset: 0x0004
Reset value: 0x8765 4321

<table>
<thead>
<tr>
<th>ETV[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
</tr>
<tr>
<td>15</td>
</tr>
</tbody>
</table>

Bits 31:0 ETV[31:0]: Endianness test value
The endianness test value is 0x8765 4321.
56.5.3  **FDCAN data bit timing and prescaler register (FDCAN_DBTP)**

Address offset: 0x000C

Reset value: 0x0000 0A33

This register is dedicated to data bit timing phase and only writable if bits FDCAN_CCCR.CCE and FDCAN_CCCR.INIT are set. The CAN time quantum may be programmed in the range from 1 to 32 FDCAN clock periods. \( \text{tq} = (\text{DBRP} + 1) \) FDCAN clock periods.

DTSEG1 is the sum of Prop_Seg and Phase_Seg1. DTSEG2 is Phase_Seg2. Therefore the length of the bit time is \((\text{DTSEG1} + \text{DTSEG2} + 3) \) \( \text{tq} \) for programmed values, or \((\text{Sync_Seg} + \text{Prop_Seg} + \text{Phase_Seg1} + \text{Phase_Seg2}) \) \( \text{tq} \) for functional values.

The information processing time (IPT) is zero, meaning the data for the next bit is available at the first clock edge after the sample point.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24  Reserved, must be kept at reset value.

Bit 23  **TDC**: Transceiver delay compensation
0: Transceiver delay compensation disabled
1: Transceiver delay compensation enabled

Bits 22:21  Reserved, must be kept at reset value.

Bits 20:16  **DBRP[4:0]**: Data bitrate prescaler
The value by which the oscillator frequency is divided to generate the bit time quanta. The bit time is built up from a multiple of these quanta. Valid values for the baudrate prescaler are 0 to 31. The hardware interpreters this value as the programmed value plus 1.

Bits 15:13  Reserved, must be kept at reset value.

Bits 12:8  **DTSEG1[4:0]**: Data time segment before sample point
Valid values are 0 to 31. The value used by the hardware is the one programmed, incremented by 1, i.e., \( t_{BS1} = (\text{DTSEG1} + 1) \times \text{tq} \).

Bits 7:4  **DTSEG2[3:0]**: Data time segment after sample point
Valid values are 0 to 15. The value used by the hardware is the one programmed, incremented by 1, i.e., \( t_{BS2} = (\text{DTSEG2} + 1) \times \text{tq} \).

Bits 3:0  **DSJW[3:0]**: Synchronization jump width
Valid values are 0 to 15. The value used by the hardware is the one programmed, incremented by 1, i.e., \( \text{t}_{SJW} = (\text{DSJW} + 1) \times \text{tq} \).

**Note:**  
*With a FDCAN clock of 8 MHz, the reset value 0x00000A33 configures the FDCAN for a fast bitrate of 500 kbit/s.*

**Note:**  
The data phase bit rate must be higher or equal to the nominal bit rate.
56.5.4  FDCAN test register (FDCAN_TEST)

Write access to this register must be enabled by setting bit FDCAN_CCCR.TEST to 1. All register functions are set to their reset values when bit FDCAN_CCCR.TEST is reset.

Loop back mode and software control of Tx pin FDCANx_TX are hardware test modes. Programming TX differently from 00 may disturb the message transfer on the CAN bus.

Address offset: 0x0010
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bit 7  RX: Receive pin
Monitors the actual value of transmit pin FDCANx_RX
0: The CAN bus is dominant (FDCANx_RX = 0)
1: The CAN bus is recessive (FDCANx_RX = 1)

Bits 6:5  TX[1:0]: Control of transmit pin
00: Reset value, FDCANx_TX TX is controlled by the CAN core, updated at the end of the CAN bit time
01: Sample point can be monitored at pin FDCANx_TX
10: Dominant (0) level at pin FDCANx_TX
11: Recessive (1) at pin FDCANx_TX

Bit 4  LBCK: Loop back mode
0: Reset value, loop back mode is disabled
1: Loop back mode is enabled (see Test modes)

Bits 3:0  Reserved, must be kept at reset value.

56.5.5  FDCAN RAM watchdog register (FDCAN_RWD)

The RAM watchdog monitors the READY output of the message RAM. A message RAM access starts the message RAM watchdog counter with the value configured by the FDCAN_RWD.WDC bits.

The counter is reloaded with FDCAN_RWD.WDC bits when the message RAM signals successful completion by activating its READY output. In case there is no response from the message RAM until the counter has counted down to 0, the counter stops and interrupt flag FDCAN_IR.WDI bit is set. The RAM watchdog counter is clocked by the fdcan_pclk clock.

Address offset: 0x0014
Reset value: 0x0000 0000
### FDCAN CC control register (FDCAN_CCCR)

Address offset: 0x0018  
Reset value: 0x0000 0001  

For details about setting and resetting of single bits, see Software initialization.

<table>
<thead>
<tr>
<th>Bit 31:16</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 15</td>
<td><strong>NISO</strong>: Non ISO operation</td>
</tr>
<tr>
<td></td>
<td>If this bit is set, the FDCAN uses the CAN FD frame format as specified by the Bosch CAN FD Specification V1.0.</td>
</tr>
<tr>
<td></td>
<td>0: CAN FD frame format according to ISO11898-1</td>
</tr>
<tr>
<td></td>
<td>1: CAN FD frame format according to Bosch CAN FD Specification V1.0</td>
</tr>
<tr>
<td>Bit 14</td>
<td><strong>TXP</strong>: If this bit is set, the FDCAN pauses for two CAN bit times before starting the next transmission after successfully transmitting a frame.</td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
</tr>
<tr>
<td>Bit 13</td>
<td><strong>EFBI</strong>: Edge filtering during bus integration</td>
</tr>
<tr>
<td></td>
<td>0: Edge filtering disabled</td>
</tr>
<tr>
<td></td>
<td>1: Two consecutive dominant tq required to detect an edge for hard synchronization</td>
</tr>
</tbody>
</table>
Bit 12 **PXHD**: Protocol exception handling disable  
0: Protocol exception handling enabled  
1: Protocol exception handling disabled

Bits 11:10 Reserved, must be kept at reset value.

Bit 9 **BRSE**: FDCAN bitrate switching  
0: Bitrate switching for transmissions disabled  
1: Bitrate switching for transmissions enabled

Bit 8 **FDOE**: FD operation enable  
0: FD operation disabled  
1: FD operation enabled

Bit 7 **TEST**: Test mode enable  
0: Normal operation, register TEST holds reset values  
1: Test mode, write access to register TEST enabled

Bit 6 **DAR**: Disable automatic retransmission  
0: Automatic retransmission of messages not transmitted successfully enabled  
1: Automatic retransmission disabled

Bit 5 **MON**: Bus monitoring mode  
Bit MON can only be set by software when both CCE and INIT are set to 1. The bit can be reset by the user at any time.  
0: Bus monitoring mode is disabled  
1: Bus monitoring mode is enabled

Bit 4 **CSR**: Clock stop request  
0: No clock stop is requested  
1: Clock stop requested. When clock stop is requested, first INIT and then CSA is set after all pending transfer requests have been completed and the CAN bus reached idle.

Bit 3 **CSA**: Clock stop acknowledge  
0: No clock stop acknowledged  
1: FDCAN may be set in power down by stopping APB clock and kernel clock

Bit 2 **ASM**: ASM restricted operation mode  
The restricted operation mode is intended for applications that adapt themselves to different CAN bitrates. The application tests different bitrates and leaves the restricted operation mode after it has received a valid frame. In the optional restricted operation mode the node is able to transmit and receive data and remote frames and it gives acknowledge to valid frames, but it does not send active error frames or overload frames. In case of an error condition or overload condition, it does not send dominant bits, instead it waits for the occurrence of bus idle condition to resynchronize itself to the CAN communication. The error counters are not incremented. Bit ASM can only be set by software when both CCE and INIT are set to 1. The bit can be reset by the software at any time. This bit is set automatically set to 1 when the Tx handler was not able to read data from the message RAM in time.  
If the FDCAN is connected to a clock calibration on CAN unit, ASM bit is set by hardware as long as the calibration is not completed.  
0: Normal CAN operation  
1: Restricted operation mode active

Bit 1 **CCE**: Configuration change enable  
0: The CPU has no write access to the protected configuration registers  
1: The CPU has write access to the protected configuration registers (while FDCAN_CCCR.INIT = 1 CCE bit is automatically cleared when INIT bit is cleared)
56.5.7 FDCAN nominal bit timing and prescaler register (FDCAN_NBTP)

Address offset: 0x001C
Reset value: 0x0600 0A03

This register is dedicated to the nominal bit timing used during the arbitration phase, and is only writable if bits FDCAN_CCCR.CCE and FDCAN_CCCR.INIT are set. The CAN bit time may be programed in the range of 4 to 81 tq. The CAN time quantum may be programmed in the range of [1 … 1024] FDCAN kernel clock periods.

\[ t_q = (BRP + 1) \times \text{FDCAN clock period} \]

NTSEG1 is the sum of Prop_Seg and Phase_Seg1. NTSEG2 is Phase_Seg2. Therefore the length of the bit time is (programmed values) \([\text{NTSEG1} + \text{NTSEG2} + 3] \times t_q\) or (functional values) \([\text{Sync}_\text{Seg} + \text{Prop}_\text{Seg} + \text{Phase}_\text{Seg1} + \text{Phase}_\text{Seg2}] \times t_q\).

The information processing time (IPT) is zero, meaning the data for the next bit is available at the first clock edge after the sample point.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value range</th>
<th>Notes</th>
</tr>
</thead>
</table>
| 31:25| NSJW[6:0]: Nominal (re)synchronization jump width | 0 to 127 | Should be smaller than NTSEG2, valid values are 0 to 127. The value used by the hardware is the one programmed, incremented by 1, i.e. \(t_{SJW} = (\text{NSJW} + 1) \times t_q\). These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
| 24:16| NBRP[8:0]: Bitrate prescaler | 0 to 511 | Value by which the oscillator frequency is divided for generating the bit time quanta. The bit time is built up from a multiple of this quanta. Valid values are 0 to 511. The value used by the hardware is the one programmed, incremented by 1. These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
Note: With a CAN kernel clock of 8 MHz, the reset value of 0x00000A33 configures the FDCAN for a bitrate of 125 kbit/s.

56.5.8  **FDCAN timestamp counter configuration register (FDCAN_TSCC)**

Address offset: 0x0020

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:20  Reserved, must be kept at reset value.

Bits 19:16  **TCP[3:0]:** Timestamp counter prescaler

Configures the timestamp and timeout counters time unit in multiples of CAN bit times [1 ... 16].

The actual interpretation by the hardware of this value is such that one more than the value programmed here is used.

In CAN FD mode the internal timestamp counter TCP does not provide a constant time base due to the different CAN bit times between arbitration phase and data phase. Thus CAN FD requires an external counter for timestamp generation (TSS = 10).

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 15:2  Reserved, must be kept at reset value.

Bits 1:0  **TSS[1:0]:** Timestamp select

00: Timestamp counter value always 0x0000

01: Timestamp counter value incremented according to TCP

10: External timestamp counter from TIM3 value used (tim3_cnt[0:15])

11: Same as 00.

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
56.5.9  FDCAN timestamp counter value register (FDCAN_TSCV)

Address offset: 0x0024
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

TSC[15:0]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **TSC[15:0]:** Timestamp counter

The internal/external timestamp counter value is captured on start of frame (both Rx and Tx). When FDCAN_TSCC.TSS = 01, the timestamp counter is incremented in multiples of CAN bit times [1 ... 16] depending on the configuration of FDCAN_TSCC.TCP. A wrap around sets interrupt flag FDCAN_IR.TSW. Write access resets the counter to 0. When FDCAN_TSCC.TSS = 10, TSC reflects the external timestamp counter value. A write access has no impact.

**Note:** A "wrap around" is a change of the timestamp counter value from non-0 to 0 not caused by write access to FDCAN_TSCV.

56.5.10  FDCAN timeout counter configuration register (FDCAN_TOCC)

Address offset: 0x0028
Reset value: 0xFFFF 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

TOP[15:0]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16 **TOP[15:0]:** Timeout period

Start value of the timeout counter (down-counter). Configures the timeout period. These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 15:3 Reserved, must be kept at reset value.
56.5.11 FDCAN timeout counter value register (FDCAN_TOCV)

Address offset: 0x002C
Reset value: 0x0000 FFFF

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

TOC[15:0]

rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w | rc_w |

Bits 2:1 TOS[1:0]: Timeout select
When operating in Continuous mode, a write to FDCAN_TOCV presets the counter to the value configured by FDCAN_TOCC.TOP and continues down-counting. When the timeout counter is controlled by one of the FIFOs, an empty FIFO presets the counter to the value configured by FDCAN_TOCC.TOP. Down-counting is started when the first FIFO element is stored.
00: Continuous operation
01: Timeout controlled by Tx event FIFO
10: Timeout controlled by Rx FIFO 0
11: Timeout controlled by Rx FIFO 1

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 0 ETOC: Enable timeout counter
0: Timeout counter disabled
1: Timeout counter enabled
This is a write-protected bit, write access is possible only when the bit 1 (CCE) and bit 0 (INIT) of FDCAN_CCCR register are set to 1.

For more details see Timeout counter.

The timeout counter is decremented in multiples of CAN bit times [1 … 16] depending on the configuration of FDCAN_TOCC.TCP. When decremented to 0, interrupt flag FDCAN_IR.TOO is set and the timeout counter is stopped. Start and reset/restart conditions are configured via FDCAN_TOCC.TOS.
56.5.12 **FDCAN error counter register (FDCAN_ECR)**

Address offset: 0x0040  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>CEL[7:0]</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>RP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REC[6:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TEC[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **CEL[7:0]:** CAN error logging  
The counter is incremented each time when a CAN protocol error causes the transmit error counter or the receive error counter to be incremented. It is reset by read access to CEL. The counter stops at 0xFF; the next increment of TEC or REC sets interrupt flag FDCAN_IR.ELO.

Bit 15 **RP:** Receive error passive  
0: The receive error counter is below the error passive level of 128  
1: The receive error counter has reached the error passive level of 128

Bits 14:8 **REC[6:0]:** Receive error counter  
Actual state of the receive error counter, values between 0 and 127.

Bits 7:0 **TEC[7:0]:** Transmit error counter  
Actual state of the transmit error counter, values between 0 and 255.  
When FDCAN_CCCR.ASM is set, the CAN protocol controller does not increment TEC and REC when a CAN protocol error is detected, but CEL is still incremented.

56.5.13 **FDCAN protocol status register (FDCAN_PSR)**

Address offset: 0x0044  
Reset value: 0x0000 0707

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>TDCV[6:0]</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>PXE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REDL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RBRS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RESI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DLEC[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ACT[1:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LEC[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:16 **TDCV[6:0]:** Transmitter delay compensation value  
Position of the secondary sample point, defined by the sum of the measured delay from FDCAN_TX to FDCAN_RX and FDCAN_TDCR.TDCO. The SSP position is, in the data phase, the number of minimum time quanta (mtq) between the start of the transmitted bit and the secondary sample point. Valid values are 0 to 127 mtq.
Bit 15  Reserved, must be kept at reset value.

Bit 14  **PXE**: Protocol exception event
  0: No protocol exception event occurred since last read access
  1: Protocol exception event occurred

Bit 13  **REDL**: Received FDCAN message
  This bit is set independent of acceptance filtering.
  0: Since this bit was reset by the CPU, no FDCAN message has been received
  1: Message in FDCAN format with EDL flag set has been received
  Access type is RX: reset on read.

Bit 12  **RBRS**: BRS flag of last received FDCAN message
  This bit is set together with REDL, independent of acceptance filtering.
  0: Last received FDCAN message did not have its BRS flag set
  1: Last received FDCAN message had its BRS flag set
  Access type is RX: reset on read.

Bit 11  **RESI**: ESI flag of last received FDCAN message
  This bit is set together with REDL, independent of acceptance filtering.
  0: Last received FDCAN message did not have its ESI flag set
  1: Last received FDCAN message had its ESI flag set
  Access type is RX: reset on read.

Bits 10:8  **DLEC[2:0]**: Data last error code
  Type of last error that occurred in the data phase of a FDCAN format frame with its BRS flag set.
  Coding is the same as for LEC. This field is cleared to 0 when a FDCAN format frame with its BRS flag set has been transferred (reception or transmission) without error.
  Access type is RS: set on read.

Bit 7  **BO**: Bus_Off status
  0: The FDCAN is not Bus_Off
  1: The FDCAN is in Bus_Off state

Bit 6  **EW**: Warning status
  0: Both error counters are below the Error_Warning limit of 96
  1: At least one of error counter has reached the Error_Warning limit of 96

Bit 5  **EP**: Error passive
  0: The FDCAN is in the Error_Active state. It normally takes part in bus communication and sends an active error flag when an error has been detected
  1: The FDCAN is in the Error_Passive state

Bits 4:3  **ACT[1:0]**: Activity
  Monitors the module CAN communication state.
  00: Synchronizing: node is synchronizing on CAN communication
  01: Idle: node is neither receiver nor transmitter
  10: Receiver: node is operating as receiver
  11: Transmitter: node is operating as transmitter
Notes:

When a frame in FDCAN format has reached the data phase with BRS flag set, the next CAN event (error or valid frame) is shown in FLEC instead of LEC. An error in a fixed stuff bit of a FDCAN CRC sequence is shown as a Form error, not Stuff error.

The Bus_Off recovery sequence (see CAN Specification Rev. 2.0 or ISO11898-1) cannot be shortened by setting or resetting FDCAN_CCCR.INIT. If the device goes Bus_Off, it sets FDCAN_CCCR.INIT of its own, stopping all bus activities. Once FDCAN_CCCR.INIT has been cleared by the CPU, the device waits for 129 occurrences of bus Idle (129 × 11 consecutive recessive bits) before resuming normal operation. At the end of the Bus_Off recovery sequence, the error management counters are reset. During the waiting time after the reset of FDCAN_CCCR.INIT, each time a sequence of 11 recessive bits has been monitored, a Bit0 error code is written to FDCAN_PSR.LEC, enabling the CPU to monitor the proceeding of the Bus_Off recovery sequence (indicating the bus is not stuck at dominant or continuously disturbed). During Bus_Off recovery this status is set each time a sequence of 11 recessive bits has been monitored. This enables the CPU to monitor the proceeding of the Bus_Off recovery sequence (indicating the bus is not stuck at dominant or continuously disturbed).

56.5.14 FDCAN transmitter delay compensation register (FDCAN_TDCR)

Address offset: 0x0048

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Res.</th>
<th>TDCO[6:0]</th>
<th>Res.</th>
<th>TDCF[6:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

2534/3353 RM0433 Rev 8
Bits 31:15  Reserved, must be kept at reset value.

Bits 14:8  **TDCO[6:0]**: Transmitter delay compensation offset
Offset value defining the distance between the measured delay from FDCAN_TX to FDCAN_RX and the secondary sample point. Valid values are 0 to 127 mtq.
These are write-protected bits, which means that write access by the bits is possible only when the bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 7  Reserved, must be kept at reset value.

Bits 6:0  **TDCF[6:0]**: Transmitter delay compensation filter window length
Defines the minimum value for the SSP position, dominant edges on FDCAN_RX that would result in an earlier SSP position are ignored for transmitter delay measurements.
These are write-protected bits, which means that write access by the bits is possible only when the bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

### 56.5.15  FDCAN interrupt register (FDCAN_IR)

The flags are set when one of the listed conditions is detected (edge-sensitive). The flags remain set until the user clears them. A flag is cleared by writing a 1 to the corresponding bit position.
Writing a 0 has no effect. A hard reset clears the register. The configuration of IE controls whether an interrupt is generated. The configuration of ILS controls on which interrupt line an interrupt is signaled.
Address offset: 0x0050
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>ARA</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>PED</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>PEA</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>WDI</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>BO</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>EW</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>EP</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>ELO</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>DRX</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>TOO</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>MRAF</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>TSW</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>TEFL</td>
<td>rw</td>
</tr>
<tr>
<td>14</td>
<td>TEFF</td>
<td>rw</td>
</tr>
<tr>
<td>13</td>
<td>TEFW</td>
<td>rw</td>
</tr>
<tr>
<td>12</td>
<td>TEFN</td>
<td>rw</td>
</tr>
<tr>
<td>11</td>
<td>TFE</td>
<td>rw</td>
</tr>
<tr>
<td>10</td>
<td>TCF</td>
<td>rw</td>
</tr>
<tr>
<td>9</td>
<td>HPM</td>
<td>rw</td>
</tr>
<tr>
<td>8</td>
<td>RF1L</td>
<td>rw</td>
</tr>
<tr>
<td>7</td>
<td>RF1F</td>
<td>rw</td>
</tr>
<tr>
<td>6</td>
<td>RF1W</td>
<td>rw</td>
</tr>
<tr>
<td>5</td>
<td>RF1N</td>
<td>rw</td>
</tr>
<tr>
<td>4</td>
<td>RF0L</td>
<td>rw</td>
</tr>
<tr>
<td>3</td>
<td>RF0F</td>
<td>rw</td>
</tr>
<tr>
<td>2</td>
<td>RF0W</td>
<td>rw</td>
</tr>
<tr>
<td>1</td>
<td>RF0N</td>
<td>rw</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

Bit 29  **ARA**: Access to reserved address
0: No access to reserved address occurred
1: Access to reserved address occurred

Bit 28  **PED**: Protocol error in data phase (data bit time is used)
0: No protocol error in data phase
1: Protocol error in data phase detected (PSR.DLEC different from 0,7)

Bit 27  **PEA**: Protocol error in arbitration phase (nominal bit time is used)
0: No protocol error in arbitration phase
1: Protocol error in arbitration phase detected (PSR.LEC different from 0,7)

Bit 26  **WDI**: Watchdog interrupt
0: No message RAM watchdog event occurred
1: Message RAM watchdog event due to missing READY
Bit 25  **BO**: Bus_Off status
   0: Bus_Off status unchanged
   1: Bus_Off status changed

Bit 24  **EW**: Warning status
   0: Error_Warning status unchanged
   1: Error_Warning status changed

Bit 23  **EP**: Error passive
   0: Error_Passive status unchanged
   1: Error_Passive status changed

Bit 22  **ELO**: Error logging overflow
   0: CAN error logging counter did not overflow
   1: Overflow of CAN error logging counter occurred

Bits 21:20  Reserved, must be kept at reset value.

Bit 19  **DRX**: Message stored to dedicated Rx buffer
   The flag is set whenever a received message has been stored into a dedicated Rx buffer.
   0: No Rx buffer updated
   1: At least one received message stored into a Rx buffer

Bit 18  **TOO**: Timeout occurred
   0: No timeout
   1: Timeout reached

Bit 17  **MRAF**: Message RAM access failure
   The flag is set when the Rx handler
   I  Has not completed acceptance filtering or storage of an accepted message until the arbitration
   field of the following message has been received. In this case acceptance filtering or message
   storage is aborted and the Rx handler starts processing of the following message.
   I  Was unable to write a message to the message RAM. In this case message storage is aborted.
    In both cases the FIFO put index is not updated or the New data flag for a dedicated Rx buffer is not
    set. The partly stored message is overwritten when the next message is stored to this location.
    The flag is also set when the Tx handler was not able to read a message from the message RAM in
    time. In this case message transmission is aborted. In case of a Tx handler access failure the
    FDCAN is switched into restricted operation mode (see **Restricted operation mode**). To leave
    restricted operation mode, the user has to reset FDCAN_CCCR.ASM.
   0: No message RAM access failure occurred
   1: Message RAM access failure occurred

Bit 16  **TSW**: Timestamp wraparound
   0: No timestamp counter wraparound
   1: Timestamp counter wraparound

Bit 15  **TEFL**: Tx event FIFO element lost
   0: No Tx event FIFO element lost
   1: Tx event FIFO element lost, also set after write attempt to Tx event FIFO of size 0

Bit 14  **TEFF**: Tx event FIFO full
   0: Tx event FIFO not full
   1: Tx event FIFO full

Bit 13  **TEFW**: Tx event FIFO watermark reached
   0: Tx event FIFO fill level below watermark
   1: Tx event FIFO fill level reached watermark
Bit 12  **TEFN**: Tx event FIFO new entry
0: Tx event FIFO unchanged
1: Tx handler wrote Tx event FIFO element

Bit 11  **TFE**: Tx FIFO empty
0: Tx FIFO non-empty
1: Tx FIFO empty

Bit 10  **TCF**: Transmission cancellation finished
0: No transmission cancellation finished
1: Transmission cancellation finished

Bit 9  **TC**: Transmission completed
0: No transmission completed
1: Transmission completed

Bit 8  **HPM**: High priority message
0: No high priority message received
1: High priority message received

Bit 7  **RF1L**: Rx FIFO 1 message lost
0: No Rx FIFO 1 message lost
1: Rx FIFO 1 message lost, also set after write attempt to Rx FIFO 1 of size 0

Bit 6  **RF1F**: Rx FIFO 1 full
0: Rx FIFO 1 not full
1: Rx FIFO 1 full

Bit 5  **RF1W**: Rx FIFO 1 watermark reached
0: Rx FIFO 1 fill level below watermark
1: Rx FIFO 1 fill level reached watermark

Bit 4  **RF1N**: Rx FIFO 1 new message
0: No new message written to Rx FIFO 1
1: New message written to Rx FIFO 1

Bit 3  **RF0L**: Rx FIFO 0 message lost
0: No Rx FIFO 0 message lost
1: Rx FIFO 0 message lost, also set after write attempt to Rx FIFO 0 of size 0

Bit 2  **RF0F**: Rx FIFO 0 full
0: Rx FIFO 0 not full
1: Rx FIFO 0 full

Bit 1  **RF0W**: Rx FIFO 0 watermark reached
0: Rx FIFO 0 fill level below watermark
1: Rx FIFO 0 fill level reached watermark

Bit 0  **RF0N**: Rx FIFO 0 New message
0: No new message written to Rx FIFO 0
1: New message written to Rx FIFO 0
### 56.5.16 FDCAN interrupt enable register (FDCAN_IE)

The settings in the interrupt enable register determine which status changes in the interrupt register is signaled on an interrupt line.

**Address offset:** 0x00054

**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARAE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>PEDE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>PEAE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>WDIE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>BOE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>EWE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>EPE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>ELOE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>Res.</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>DRXE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>TOOE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>MRAFE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>TSWE</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:30 Reserved, must be kept at reset value.

- **Bit 29 ARAE**: Access to Reserved address enable
- **Bit 28 PEDE**: Protocol error in data phase enable
- **Bit 27 PEAE**: Protocol error in Arbitration phase enable
- **Bit 26 WDIE**: Watchdog interrupt enable
  - 0: Interrupt disabled
  - 1: Interrupt enabled
- **Bit 25 BOE**: Bus_Off status
  - 0: Interrupt disabled
  - 1: Interrupt enabled
- **Bit 24 EWE**: Warning status interrupt enable
  - 0: Interrupt disabled
  - 1: Interrupt enabled
- **Bit 23 EPE**: Error passive interrupt enable
  - 0: Interrupt disabled
  - 1: Interrupt enabled
- **Bit 22 ELOE**: Error logging overflow interrupt enable
  - 0: Interrupt disabled
  - 1: Interrupt enabled

Bits 21:20 Reserved, must be kept at reset value.

- **Bit 19 DRXE**: Message stored to dedicated Rx buffer interrupt enable
  - 0: Interrupt disabled
  - 1: Interrupt enabled
- **Bit 18 TOOE**: Timeout occurred interrupt enable
  - 0: Interrupt disabled
  - 1: Interrupt enabled
- **Bit 17 MRAFE**: Message RAM access failure interrupt enable
  - 0: Interrupt disabled
  - 1: Interrupt enabled
Bit 16 **TSWE**: Timestamp wraparound interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 15 **TEFLE**: Tx event FIFO element lost interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 14 **TEFFE**: Tx event FIFO full interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 13 **TEFWE**: Tx event FIFO watermark reached interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 12 **TEFNE**: Tx event FIFO new entry interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 11 **TFEE**: Tx FIFO empty interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 10 **TCFE**: Transmission cancellation finished interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 9 **TCE**: Transmission completed interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 8 **HPME**: High priority message interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 7 **RF1LE**: Rx FIFO 1 message lost interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 6 **RF1FE**: Rx FIFO 1 full interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 5 **RF1WE**: Rx FIFO 1 watermark reached interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 4 **RF1NE**: Rx FIFO 1 new message interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled

Bit 3 **RF0LE**: Rx FIFO 0 message lost interrupt enable
   0: Interrupt disabled
   1: Interrupt enabled
**56.5.17** **FDCAN interrupt line select register (FDCAN_ILS)**

This register assigns an interrupt generated by a specific interrupt flag from the interrupt register to one of the two module interrupt lines. For interrupt generation the respective interrupt line must be enabled via FDCAN_ILE.EINT0 and FDCAN_ILE.EINT1.

Address offset: 0x0058  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>Res</td>
<td>ARAL</td>
<td>PEDL</td>
<td>PEAL</td>
<td>WDIL</td>
<td>BOL</td>
<td>EWL</td>
<td>EPL</td>
<td>ELOL</td>
<td>Res</td>
<td>Res</td>
<td>DRXL</td>
<td>TOOL</td>
<td>MRAFL</td>
<td>TSWL</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>TEFLL</td>
<td>TEFFL</td>
<td>TEFNL</td>
<td>TEFNL</td>
<td>TFEL</td>
<td>TCFL</td>
<td>TCL</td>
<td>HPML</td>
<td>RF1LL</td>
<td>RF1FL</td>
<td>RF1WL</td>
<td>RF1NL</td>
<td>RF0LL</td>
<td>RF0FL</td>
<td>RF0WL</td>
<td>RF0NL</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

- Bit 29  **ARAL**: Access to reserved address line
- Bit 28  **PEDL**: Protocol error in data phase line
- Bit 27  **PEAL**: Protocol error in arbitration phase line
- Bit 26  **WDIL**: Watchdog interrupt line
- Bit 25  **BOL**: Bus_Off status
- Bit 24  **EWL**: Warning status interrupt line
- Bit 23  **EPL**: Error passive interrupt line
- Bit 22  **ELOL**: Error logging overflow interrupt line

Bits 21:20  Reserved, must be kept at reset value.

- Bit 19  **DRXL**: Message stored to dedicated Rx buffer interrupt line
- Bit 18  **TOOL**: Timeout occurred interrupt line
- Bit 17  **MRAFL**: Message RAM access failure interrupt line
- Bit 16  **TSWL**: Timestamp wraparound interrupt line
- Bit 15  **TEFLL**: Tx event FIFO element Lost interrupt line
- Bit 14  **TEFFL**: Tx event FIFO full interrupt line
### Bit 13 **TEFWL**: Tx event FIFO watermark reached interrupt line

### Bit 12 **TEFNL**: Tx event FIFO new entry interrupt line

### Bit 11 **TFEL**: Tx FIFO empty interrupt line

### Bit 10 **TCFL**: Transmission cancellation finished interrupt line

### Bit 9 **TCL**: Transmission completed interrupt line

### Bit 8 **HPML**: High priority message interrupt line

### Bit 7 **RF1LL**: Rx FIFO 1 message lost interrupt line

### Bit 6 **RF1FL**: Rx FIFO 1 full interrupt line

### Bit 5 **RF1WL**: Rx FIFO 1 watermark reached interrupt line

### Bit 4 **RF1NL**: Rx FIFO 1 new message interrupt line

### Bit 3 **RF0LL**: Rx FIFO 0 message lost interrupt line

### Bit 2 **RF0FL**: Rx FIFO 0 full interrupt line

### Bit 1 **RF0WL**: Rx FIFO 0 watermark reached interrupt line

### Bit 0 **RF0NL**: Rx FIFO 0 new message interrupt line

## 56.5.18 **FDCAN interrupt line enable register (FDCAN_ILE)**

Each of the two interrupt lines to the CPU can be enabled/disabled separately by programming bits EINT0 and EINT1.

Address offset: 0x005C

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:2 Reserved, must be kept at reset value.

### Bit 1 **EINT1**: Enable interrupt line 1

0: Interrupt line fdcan_intr1_it disabled
1: Interrupt line fdcan_intr1_it enabled

### Bit 0 **EINT0**: Enable interrupt line 0

0: Interrupt line fdcan_intr0_it disabled
1: Interrupt line fdcan_intr0_it enabled
56.5.19 **FDCAN global filter configuration register (FDCAN_GFC)**

Global settings for message ID filtering. The global filter configuration register controls the filter path for standard and extended messages as described in Figure 738 and Figure 739.

Address offset: 0x0080

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:6 Reserved, must be kept at reset value.

Bits 5:4 **ANFS[1:0]:** Accept non-matching frames standard

Defines how received messages with 11-bit ID that do not match any element of the filter list are treated.

- 00: Accept in Rx FIFO 0
- 01: Accept in Rx FIFO 1
- 10: Reject
- 11: Reject

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 3:2 **ANFE[1:0]:** Accept non-matching frames extended

Defines how received messages with 29-bit ID that do not match any element of the filter list are treated.

- 00: Accept in Rx FIFO 0
- 01: Accept in Rx FIFO 1
- 10: Reject
- 11: Reject

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 1 **RRFS:** Reject remote frames standard

- 0: Filter remote frames with 11-bit standard ID
- 1: Reject all remote frames with 11-bit standard ID

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 0 **RRFE:** Reject remote frames extended

- 0: Filter remote frames with 29-bit standard ID
- 1: Reject all remote frames with 29-bit standard ID

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
56.5.20 **FDCAN standard ID filter configuration register (FDCAN_SIDFC)**

Settings for 11-bit standard message ID filtering. The standard ID filter configuration register controls the filter path for standard messages as described in Figure 738.

Address offset: 0x0084  
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 **LSS[7:0]:** List size standard
- 0: No standard message ID filter
- 1-128: Number of standard message ID filter elements
- >128: Values greater than 128 are interpreted as 128.

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 15:2 **FLSSA[13:0]:** Filter list standard start address

Start address of standard message ID filter list (32-bit word address, see Table 499). These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 1:0 Reserved, must be kept at reset value.

56.5.21 **FDCAN extended ID filter configuration register (FDCAN_XIDFC)**

Settings for 29-bit extended message ID filtering. The FDCAN extended ID filter configuration register controls the filter path for standard messages as described in Figure 739.

Address offset: 0x0088  
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

Bits 31:24 Reserved, must be kept at reset value.
56.5.22 FDCAN extended ID and mask register (FDCAN_XIDAM)

Address offset: 0x0090
Reset value: 0x1FFF FFFF

<table>
<thead>
<tr>
<th>Bits 31:29 Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 28:0</th>
<th>EIDM[28:0]: Extended ID Mask</th>
</tr>
</thead>
<tbody>
<tr>
<td>For acceptance filtering of extended frames the extended ID AND Mask is AND-ed with the message ID of a received frame. Intended for masking of 29-bit IDs in SAE J1939. With the reset value of all bits set to 1 the mask is not active. These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.</td>
<td></td>
</tr>
</tbody>
</table>
56.5.23 FDCAN high priority message status register (FDCAN_HPMS)

This register is updated every time a message ID filter element configured to generate a priority event match. This can be used to monitor the status of incoming high priority messages and to enable fast access to these messages.

Address offset: 0x0094
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bit 15 **FLST**: Filter list
- Indicates the filter list of the matching filter element.
  - 0: Standard filter list
  - 1: Extended filter list

Bits 14:8 **FIDX[6:0]**: Filter index
- Index of matching filter element. Range is 0 to FDCAN_SIDFC[LSS] - 1 or FDCAN_XIDFC[LSE] - 1.

Bits 7:6 **MSI[1:0]**: Message storage indicator
- 00: No FIFO selected
- 01: FIFO overrun
- 10: Message stored in FIFO 0
- 11: Message stored in FIFO 1

Bits 5:0 **BIDX[5:0]**: Buffer index
- Index of Rx FIFO element to which the message was stored. Only valid when MSI[1] = 1.

56.5.24 FDCAN new data 1 register (FDCAN_NDAT1)

Address offset: 0x0098
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>ND31</td>
<td>ND30</td>
<td>ND29</td>
<td>ND28</td>
<td>ND27</td>
<td>ND26</td>
<td>ND25</td>
<td>ND24</td>
<td>ND23</td>
<td>ND22</td>
<td>ND21</td>
<td>ND20</td>
<td>ND19</td>
<td>ND18</td>
<td>ND17</td>
<td>ND16</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| ND15 | ND14 | ND13 | ND12 | ND11 | ND10 | ND09 | ND08 | ND07 | ND06 | ND05 | ND04 | ND03 | ND02 | ND01 | ND00 |
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
56.5.25  **FDCAN new data 2 register (FDCAN_NDAT2)**

**Address offset:** 0x009C  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>ND[31:0]: New data[31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>The register holds the new data flags of Rx buffers 0 to 31. The flags are set when the respective Rx buffer has been updated from a received frame. The flags remain set until the user clears them. A flag is cleared by writing a 1 to the corresponding bit position. Writing a 0 has no effect. A hard reset clears the register.</td>
<td></td>
</tr>
</tbody>
</table>
| 0: Rx buffer not updated  
| 1: Rx buffer updated from new message |

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>ND63  ND62  ND61  ND60  ND59  ND58  ND57  ND56  ND55  ND54  ND53  ND52  ND51  ND50  ND49  ND48</td>
</tr>
<tr>
<td>rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>ND[63:32]: New data[63:32]</th>
</tr>
</thead>
<tbody>
<tr>
<td>The register holds the new data flags of Rx buffers 32 to 63. The flags are set when the respective Rx buffer has been updated from a received frame. The flags remain set until the user clears them. A flag is cleared by writing a 1 to the corresponding bit position. Writing a 0 has no effect. A hard reset clears the register.</td>
<td></td>
</tr>
</tbody>
</table>
| 0: Rx buffer not updated  
| 1: Rx buffer updated from new message |

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>F0OM  F0WM[6:0]  Res.  F0S[6:0]</td>
</tr>
<tr>
<td>rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
</tr>
</tbody>
</table>

| Bits 31 | F0OM: FIFO 0 operation mode  
| FIFO 0 can be operated in blocking or overwrite mode. |
| 0: FIFO 0 blocking mode  
| 1: FIFO 0 overwrite mode |
Bits 30:24 **F0WM[6:0]**: FIFO 0 watermark
- 0: Watermark interrupt disabled
- 1-64: Level for Rx FIFO 0 watermark interrupt (FDCAN_IR.RF0W)
- >64: Watermark interrupt disabled
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 23 Reserved, must be kept at reset value.

Bits 22:16 **F0S[6:0]**: Rx FIFO 0 size
- 0: No Rx FIFO 0
- 1-64: Number of Rx FIFO 0 elements
- >64: Values greater than 64 are interpreted as 64
The Rx FIFO 0 elements are indexed from 0 to F0S-1.

Bits 15:2 **F0SA[13:0]**: Rx FIFO 0 start address
Start address of Rx FIFO 0 in message RAM (32-bit word address, see Figure 737).

Bits 1:0 Reserved, must be kept at reset value.

### 56.5.27 FDCAN Rx FIFO 0 status register (FDCAN_RXF0S)

Address offset: 0x00A4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bit 25 **RF0L**: Rx FIFO 0 message lost
This bit is a copy of interrupt flag FDCAN_IR.RF0L. When FDCAN_IR.RF0L is reset, this bit is also reset.
- 0: No Rx FIFO 0 message lost
- 1: Rx FIFO 0 message lost, also set after write attempt to Rx FIFO 0 of size 0

Bit 24 **F0F**: Rx FIFO 0 full
- 0: Rx FIFO 0 not full
- 1: Rx FIFO 0 full

Bits 23:22 Reserved, must be kept at reset value.

Bits 21:16 **F0P[5:0]**: Rx FIFO 0 put index
Rx FIFO 0 write index pointer, range 0 to 63.

Bits 15:14 Reserved, must be kept at reset value.

Bits 13:8 **F0G[5:0]**: Rx FIFO 0 get index
Rx FIFO 0 read index pointer, range 0 to 63.

Bit 7 Reserved, must be kept at reset value.
### FDCAN Rx FIFO 0 acknowledge register (FDCAN_RXF0A)

Address offset: 0x00A8  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

- **Bits 6:0** **F0FL[6:0]:** Rx FIFO 0 fill level  
  Number of elements stored in Rx FIFO 0, range 0 to 64.

- **Bits 5:0** **F0AI[5:0]:** Rx FIFO 0 acknowledge index  
  After the user has read a message or a sequence of messages from Rx FIFO 0 it has to write the buffer index of the last element read from Rx FIFO 0 to F0AI. This sets the Rx FIFO 0 get index FDCAN_RXF0S.F0GI to F0AI + 1 and update the FIFO 0 fill level FDCAN_RXF0S.F0FL.

### FDCAN Rx buffer configuration register (FDCAN_RXBC)

Address offset: 0x00AC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

- **Bits 31:6** Reserved, must be kept at reset value.

- **Bits 15:2** **RBSA[13:0]:** Rx buffer start address  
  Configures the start address of the Rx buffers section in the message RAM (32-bit word address).  
  Also used to reference debug messages A, B, C.  
  These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

- **Bits 1:0** Reserved, must be kept at reset value.
56.5.30  FDCAN Rx FIFO 1 configuration register (FDCAN_RXF1C)

Address offset: 0x00B0
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>F1OM</td>
<td>F1WM[6:0]</td>
<td>Res.</td>
<td>F1S[6:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bit 31 F1OM**: FIFO 1 operation mode
- FIFO 1 can be operated in blocking or in overwrite mode.
- 0: FIFO 1 blocking mode
- 1: FIFO 1 overwrite mode

**Bits 30:24 F1WM[6:0]**: Rx FIFO 1 watermark
- 0: Watermark interrupt disabled
- 1-64: Level for Rx FIFO 1 watermark interrupt (FDCAN_IR.RF1W)
- >64: Watermark interrupt disabled.
- These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

**Bit 23** Reserved, must be kept at reset value.

**Bits 22:16 F1S[6:0]**: Rx FIFO 1 size
- 0: No Rx FIFO 1
- 1-64: Number of Rx FIFO 1 elements
- >64: Values greater than 64 are interpreted as 64
- The Rx FIFO 1 elements are indexed from 0 to F1S - 1.
- These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

**Bits 15:2 F1SA[13:0]**: Rx FIFO 1 start address
- start address of Rx FIFO 1 in message RAM (32-bit word address, see Figure 737).
- These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

**Bits 1:0** Reserved, must be kept at reset value.
56.5.31 **FDCAN Rx FIFO 1 status register (FDCAN_RXF1S)**

Address offset: 0x00B4  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:30</th>
<th><strong>DMS[1:0]</strong>: Debug message status</th>
</tr>
</thead>
<tbody>
<tr>
<td>00: 00: Idle state, wait for reception of debug messages</td>
<td></td>
</tr>
<tr>
<td>01: 01: Debug message A received</td>
<td></td>
</tr>
<tr>
<td>10: 10: Debug messages A, B received</td>
<td></td>
</tr>
<tr>
<td>11: 11: Debug messages A, B, C received</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 25</th>
<th><strong>RF1L</strong>: Rx FIFO 1 message lost</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: 0: No Rx FIFO 1 message lost</td>
<td></td>
</tr>
<tr>
<td>1: 1: Rx FIFO 1 message lost, also set after write attempt to Rx FIFO 1 of size 0.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 24</th>
<th><strong>F1F</strong>: Rx FIFO 1 full</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: 0: Rx FIFO 1 not full</td>
<td></td>
</tr>
<tr>
<td>1: 1: Rx FIFO 1 full</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 23:22</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 21:16</th>
<th><strong>F1PI[5:0]</strong>: Rx FIFO 1 put index</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rx FIFO 1 write index pointer, range 0 to 63.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:14</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 13:8</th>
<th><strong>F1GI[5:0]</strong>: Rx FIFO 1 get index</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rx FIFO 1 read index pointer, range 0 to 63.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 6:0</th>
<th><strong>F1FL[6:0]</strong>: Rx FIFO 1 fill level</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of elements stored in Rx FIFO 1, range 0 to 64</td>
<td></td>
</tr>
</tbody>
</table>
### 56.5.32 FDCAN Rx FIFO 1 acknowledge register (FDCAN_RXF1A)

- **Address offset:** 0x00B8
- **Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **Bits 31:6** Reserved, must be kept at reset value.
- **Bits 5:0** **F1AI[5:0]:** Rx FIFO 1 acknowledge index
  
  After the user has read a message or a sequence of messages from Rx FIFO 1 it has to write the buffer index of the last element read from Rx FIFO 1 to F1AI. This sets the Rx FIFO 1 get index FDCAN_RXF1S.F1GI to F1AI + 1 and update the FIFO 1 fill level FDCAN_RXF1S.F1FL.

### 56.5.33 FDCAN Rx buffer element size configuration register (FDCAN_RXESC)

- **Configures the number of data bytes belonging to an Rx buffer / Rx FIFO element. Data field sizes higher than 8 bytes are intended for CAN FD operation only.**
- **Address offset:** 0x00BC
- **Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **Bits 31:11** Reserved, must be kept at reset value.
- **Bits 10:8** **RBDS[2:0]:** Rx buffer data field size
  - 000: 8-byte data field
  - 001: 12-byte data field
  - 010: 16-byte data field
  - 011: 20-byte data field
  - 100: 24-byte data field
  - 101: 32-byte data field
  - 110: 48-byte data field
  - 111: 64-byte data field

- **Bit 7** Reserved, must be kept at reset value.
56.5.34 **FDCAN Tx buffer configuration register (FDCAN_TXBC)**

Address offset: 0x00C0  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bit 31** Reserved, must be kept at reset value.

**Bit 30** **TFQM**: Tx FIFO/queue mode  
0: Tx FIFO operation  
1: Tx queue operation.  
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

**Bits 29:24** **TFQS[5:0]**: Transmit FIFO/queue size  
0: No Tx FIFO/queue  
1-32: Number of Tx buffers used for Tx FIFO/queue  
>32: Values greater than 32 are interpreted as 32.  
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

**Bits 23:22** Reserved, must be kept at reset value.
56.5.35 **FDCAN Tx FIFO/queue status register (FDCAN_TXFQS)**

The Tx FIFO/queue status is related to the pending Tx requests listed in register FDCAN_TXBRP. Therefore the effect of add/cancellation requests may be delayed due to a running Tx scan (FDCAN_TXBRP not yet updated).

Address offset: 0x00C4

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.

Bit 21 **TFQF**: Tx FIFO/queue full

0 Tx FIFO/queue not full
1 Tx FIFO/queue full

Bits 20:16 **TFQPI[4:0]**: Tx FIFO/queue put index

Tx FIFO/queue write index pointer, range 0 to 31

Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 **TFGI[4:0]**: Tx FIFO get index.

Tx FIFO read index pointer, range 0 to 31. Read as 0 when Tx queue operation is configured (FDCAN_TXBC.TFQM = 1)

Bits 7:6 Reserved, must be kept at reset value.

---

**Note:** The sum of TFQS and NDTB cannot be larger than 32. There is no check for erroneous configurations. The Tx buffers section in the message RAM starts with the dedicated Tx buffers.
Note: In case of mixed configurations where dedicated Tx buffers are combined with a Tx FIFO or a Tx queue, the put and get index indicate the number of the Tx buffer starting with the first dedicated Tx buffers. For example: For a configuration of 12 dedicated Tx buffers and a Tx FIFO of 20 buffers a put index of 15 points to the fourth buffer of the Tx FIFO.

56.5.36 FDCAN Tx buffer element size configuration register (FDCAN_TXESC)
Configures the number of data bytes belonging to a Tx buffer element. Data field sizes >8 bytes are intended for CAN FD operation only.

Address offset: 0x00C8
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>TRP[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r r r r r r r r r r r</td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bits 2:0 TBDS[2:0]: Tx buffer data field size:
000: 8-byte data field
001: 12-byte data field
010: 16-byte data field
011: 20-byte data field
100: 24-byte data field
101: 32-byte data field
110: 48-byte data field
111: 64-byte data field

56.5.37 FDCAN Tx buffer request pending register (FDCAN_TXBRP)
Address offset: 0x00CC
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>TRP[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r r r r r r r r r r r</td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>TRP[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r r r r r r r r r r r</td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:0  **TRP[31:0]: Transmission request pending**

Each Tx buffer has its own transmission request pending bit. The bits are set via register FDCAN_TXBAR. The bits are reset after a requested transmission has completed or has been canceled via register FDCAN_TXBCR.

FDCAN_TXBRP bits are set only for those Tx buffers configured via FDCAN_TXBC. After a FDCAN_TXBRP bit has been set, a Tx scan (see Filtering for Debug messages) is started to check for the pending Tx request with the highest priority (Tx buffer with lowest message ID).

A cancellation request resets the corresponding transmission request pending bit of register FDCAN_TXBRP. In case a transmission has already been started when a cancellation is requested, this is done at the end of the transmission, regardless whether the transmission was successful or not. The cancellation request bits are reset directly after the corresponding FDCAN_TXBRP bit has been reset.

After a cancellation has been requested, a finished cancellation is signaled via FDCAN_TXBCF after successful transmission together with the corresponding FDCAN_TXBTO bit when the transmission has not yet been started at the point of cancellation; when the transmission has been aborted due to lost arbitration; when an error occurred during frame transmission.

In DAR mode all transmissions are automatically canceled if they are not successful. The corresponding FDCAN_TXBCF bit is set for all unsuccessful transmissions.

0: No transmission request pending  
1: Transmission request pending

**Note:**  *FDCAN_TXBRP bits set while a Tx scan is in progress are not considered during this particular Tx scan. In case a cancellation is requested for such a Tx buffer, this add request is canceled immediately, the corresponding FDCAN_TXBRP bit is reset.*

### 56.5.38  FDCAN Tx buffer add request register (FDCAN_TXBAR)

Address offset: 0x00D0  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AR[31:16]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| AR[15:0] |
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:0  **AR[31:0]: Add request**

Each Tx buffer has its own add request bit. Writing a 1 sets the corresponding add request bit; writing a 0 has no impact. This enables the user to set transmission requests for multiple Tx buffers with one write to FDCAN_TXBAR. FDCAN_TXBAR bits are set only for those Tx buffers configured via FDCAN_TXBC. When no Tx scan is running, the bits are reset immediately, else the bits remain set until the Tx scan process has completed.

0: No transmission request added  
1: Transmission requested added.

**Note:**  *If an add request is applied for a Tx buffer with pending transmission request (corresponding FDCAN_TXBRP bit already set), the request is ignored.*
56.5.39  FDCAN Tx buffer cancellation request register (FDCAN_TXBCR)

Address offset: 0x00D4
Reset value: 0x0000 0000

Bits 31:0  CR[31:0]: Cancellation request
Each Tx buffer has its own cancellation request bit. Writing a 1 sets the corresponding cancellation request bit; writing a 0 has no impact.
This enables the user to set cancellation requests for multiple Tx buffers with one write to FDCAN_TXBCR. FDCAN_TXBCR bits are set only for those Tx buffers configured via FDCAN_TXBC. The bits remain set until the corresponding FDCAN_TXBRP bit is reset.
0: No cancellation pending
1: Cancellation pending

56.5.40  FDCAN Tx buffer transmission occurred register (FDCAN_TXBTO)

Address offset: 0x00D8
Reset value: 0x0000 0000

Bits 31:0  TO[31:0]: Transmission occurred
Each Tx buffer has its own transmission occurred bit. The bits are set when the corresponding FDCAN_TXBRP bit is cleared after a successful transmission. The bits are reset when a new transmission is requested by writing a 1 to the corresponding bit of register FDCAN_TXBAR.
0: No transmission occurred
1: Transmission occurred
56.5.41  FDCAN Tx buffer cancellation finished register (FDCAN_TXBCF)

Address offset: 0x00DC
Reset value: 0x0000 0000

Bits 31:0  **CF[31:0]**: Cancellation finished
Each Tx buffer has its own cancellation finished bit. The bits are set when the corresponding FDCAN_TXBPR bit is cleared after a cancellation was requested via FDCAN_TXBCR. In case the corresponding FDCAN_TXBPR bit was not set at the point of cancellation, CF is set immediately. The bits are reset when a new transmission is requested by writing a 1 to the corresponding bit of register FDCAN_TXBAR.
0: No transmit buffer cancellation
1: Transmit buffer cancellation finished

56.5.42  FDCAN Tx buffer transmission interrupt enable register (FDCAN_TXBTIE)

Address offset: 0x00E0
Reset value: 0x0000 0000

Bits 31:0  **TIE[31:0]**: Transmission interrupt enable
Each Tx buffer has its own transmission interrupt enable bit.
0: Transmission interrupt disabled
1: Transmission interrupt enable
56.5.43 FDCAN Tx buffer cancellation finished interrupt enable register (FDCAN_TXBCIE)

Address offset: 0x00E4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>CFIE[31:16]</td>
<td>Cancellation finished interrupt enable 0: Cancellation finished interrupt disabled 1: Cancellation finished interrupt enabled</td>
</tr>
</tbody>
</table>

56.5.44 FDCAN Tx event FIFO configuration register (FDCAN_TXEFC)

Address offset: 0x00F0
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>23:16</td>
<td>EFS[5:0]</td>
<td>Event FIFO size. 0: Tx event FIFO disabled 1-32: Number of Tx event FIFO elements &gt;32: Values greater than 32 are interpreted as 32</td>
</tr>
</tbody>
</table>

Bits 31:30 Reserved, must be kept at reset value.

Bits 29:24 EFWM[5:0]: Event FIFO watermark
0: Watermark interrupt disabled
1-32: Level for Tx event FIFO watermark interrupt (FDCAN_IR.TEFW)
>32: Watermark interrupt disabled
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 23:22 Reserved, must be kept at reset value.

0: Tx event FIFO disabled
1-32: Number of Tx event FIFO elements
>32: Values greater than 32 are interpreted as 32
The Tx event FIFO elements are indexed from 0 to EFS-1.
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
Bits 15:2 **EFSA[13:0]**: Event FIFO start address
Start address of Tx event FIFO in message RAM (32-bit word address, see Figure 737).
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 1:0 Reserved, must be kept at reset value.

### 56.5.45 FDCAN Tx event FIFO status register (FDCAN_TXEFS)

Address offset: 0x00F4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bit 25 **TEFL**: Tx event FIFO element lost
This bit is a copy of interrupt flag FDCAN_IR.TEFL. When FDCAN_IR.TEFL is reset, this bit is also reset.
0 No Tx event FIFO element lost
1 Tx event FIFO element lost, also set after write attempt to Tx event FIFO of size 0.

Bit 24 **EFF**: Event FIFO full
0: Tx event FIFO not full
1: Tx event FIFO full

Bits 23:21 Reserved, must be kept at reset value.

Bits 20:16 **EFPI[4:0]**: Event FIFO put index
Tx event FIFO write index pointer, range 0 to 31.

Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 **EFGI[4:0]**: Event FIFO get index
Tx event FIFO read index pointer, range 0 to 31.

Bits 7:6 Reserved, must be kept at reset value.

Bits 5:0 **EFFL[5:0]**: Event FIFO fill level
Number of elements stored in Tx event FIFO, range 0 to 31.
56.5.46  FDCAN Tx event FIFO acknowledge register (FDCAN_TXEFA)

Address offset: 0x00F8
Reset value: 0x0000 0000

Bits 31:5  Reserved, must be kept at reset value.

Bits 4:0  EFAI[4:0]: Event FIFO acknowledge index

After the user has read an element or a sequence of elements from the Tx event FIFO, it must write
the index of the last element read from Tx event FIFO to EFAI. This sets the Tx event FIFO get index
FDCAN_TXEFS.EFGI to EFAI + 1 and update the FIFO 0 fill level FDCAN_TXEFS.EFFL.

56.5.47  FDCAN register map

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>
Table 505. FDCAN register map and reset values (continued)

| Offset | Register name | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|--------|---------------|----------------------|----------------------|----------------------|----------------------
| 0x0024 | FDCAN_TSCV    | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0028 | FDCAN_TOCC    | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x002C | FDCAN_TOCV    | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0030-0x003F | FDCAN_ECR | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0040 | FDCAN_PSR     | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0044 | FDCAN_TDCR    | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0050 | FDCAN_IR      | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0054 | FDCAN_IE      | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0058 | FDCAN_ILS     | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x005C | FDCAN_ILE     | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x006-0x007F | Reserved | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0080 | FDCAN_GFC     | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0084 | FDCAN_SIDFC   | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       
| 0x0088 | FDCAN_XIDFC   | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|        |               |                       |                       |                       |                       

| Offset | Register name | Offset Register name | Offset Register name | Offset Register name | Offset Register name
|--------|---------------|----------------------|----------------------|----------------------|----------------------
| 0x0024 | FDCAN_TSCV    | TSC[15:0]            |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x0028 | FDCAN_TOCC    | TOP[15:0]            |                       |                       |                       
|        |               | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                       |                       |                       
| 0x002C | FDCAN_TOCV    | TOC[15:0]            |                       |                       |                       
|        |               | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                       |                       |                       
| 0x0030-0x003F | Reserved | Reserved | Reserved | Reserved | Reserved
|        |               |                       |                       |                       |                       
| 0x0040 | FDCAN_ECR     | CEL[7:0]             | RP                    | TEC[7:0]              |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x0044 | FDCAN_PSR     |                       |                       |                       |                       
|        |               | 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                       |                       |                       
| 0x0048 | FDCAN_TDCR    | TDC[6:0]             |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x0050 | FDCAN_IR      |                       |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x0054 | FDCAN_IE      |                       |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x0058 | FDCAN_ILS     |                       |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x005C | FDCAN_ILE     |                       |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x006-0x007F | Reserved | Reserved | Reserved | Reserved | Reserved
|        |               |                       |                       |                       |                       
| 0x0080 | FDCAN_GFC     |                       |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x0084 | FDCAN_SIDFC   | LSS[7:0]             |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       
| 0x0088 | FDCAN_XIDFC   | LSE[7:0]             |                       |                       |                       
|        |               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                       |                       |                       

Note: The table continues with similar entries for the remaining registers.
### Table 505. FDCAN register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Name</th>
<th>F0OM</th>
<th>F0WM[6:0]</th>
<th>F0S[6:0]</th>
<th>F0SA[13:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0090</td>
<td>FDCAN_XIDAM</td>
<td>EIDM[28:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0094</td>
<td>FDCAN_HPMS</td>
<td>RXF1[6:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0098</td>
<td>FDCAN_NDAT1</td>
<td>RXF1[28:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x009C</td>
<td>FDCAN_NDAT2</td>
<td>RXF1[32:24]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A0</td>
<td>FDCAN_RXF0C</td>
<td>RXF1[64:67]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A4</td>
<td>FDCAN_RXF0S</td>
<td>RXF1[68:71]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A8</td>
<td>FDCAN_RXF0A</td>
<td>RXF1[72:75]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00AC</td>
<td>FDCAN_RXBC</td>
<td>RXF1[76:79]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B0</td>
<td>FDCAN_RXF1C</td>
<td>RXF1[80:83]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B4</td>
<td>FDCAN_RXF1S</td>
<td>RXF1[84:87]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B8</td>
<td>FDCAN_RXF1A</td>
<td>RXF1[88:91]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00BC</td>
<td>FDCAN_RXESC</td>
<td>RXF1[92:95]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C0</td>
<td>FDCAN_TXBC</td>
<td>RXF1[96:99]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C4</td>
<td>FDCAN_TXFQS</td>
<td>RXF1[100:103]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C8</td>
<td>FDCAN_TXESC</td>
<td>RXF1[104:107]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 505. FDCAN register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Name</th>
<th>F0OM</th>
<th>F0WM[6:0]</th>
<th>F0S[6:0]</th>
<th>F0SA[13:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00A0</td>
<td>FDCAN_RXF0C</td>
<td>RXF1[80:83]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A4</td>
<td>FDCAN_RXF0S</td>
<td>RXF1[84:87]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A8</td>
<td>FDCAN_RXF0A</td>
<td>RXF1[88:91]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00AC</td>
<td>FDCAN_RXBC</td>
<td>RXF1[76:79]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B0</td>
<td>FDCAN_RXF1C</td>
<td>RXF1[80:83]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B4</td>
<td>FDCAN_RXF1S</td>
<td>RXF1[84:87]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B8</td>
<td>FDCAN_RXF1A</td>
<td>RXF1[88:91]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00BC</td>
<td>FDCAN_RXESC</td>
<td>RXF1[92:95]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C0</td>
<td>FDCAN_TXBC</td>
<td>RXF1[96:99]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C4</td>
<td>FDCAN_TXFQS</td>
<td>RXF1[100:103]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C8</td>
<td>FDCAN_TXESC</td>
<td>RXF1[104:107]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 505. FDCAN register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Name</th>
<th>F0OM</th>
<th>F0WM[6:0]</th>
<th>F0S[6:0]</th>
<th>F0SA[13:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00A0</td>
<td>FDCAN_RXF0C</td>
<td>RXF1[80:83]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A4</td>
<td>FDCAN_RXF0S</td>
<td>RXF1[84:87]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A8</td>
<td>FDCAN_RXF0A</td>
<td>RXF1[88:91]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00AC</td>
<td>FDCAN_RXBC</td>
<td>RXF1[76:79]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B0</td>
<td>FDCAN_RXF1C</td>
<td>RXF1[80:83]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B4</td>
<td>FDCAN_RXF1S</td>
<td>RXF1[84:87]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B8</td>
<td>FDCAN_RXF1A</td>
<td>RXF1[88:91]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00BC</td>
<td>FDCAN_RXESC</td>
<td>RXF1[92:95]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C0</td>
<td>FDCAN_TXBC</td>
<td>RXF1[96:99]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C4</td>
<td>FDCAN_TXFQS</td>
<td>RXF1[100:103]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C8</td>
<td>FDCAN_TXESC</td>
<td>RXF1[104:107]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 505. FDCAN register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Name</th>
<th>F0OM</th>
<th>F0WM[6:0]</th>
<th>F0S[6:0]</th>
<th>F0SA[13:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00A0</td>
<td>FDCAN_RXF0C</td>
<td>RXF1[80:83]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A4</td>
<td>FDCAN_RXF0S</td>
<td>RXF1[84:87]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00A8</td>
<td>FDCAN_RXF0A</td>
<td>RXF1[88:91]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00AC</td>
<td>FDCAN_RXBC</td>
<td>RXF1[76:79]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B0</td>
<td>FDCAN_RXF1C</td>
<td>RXF1[80:83]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B4</td>
<td>FDCAN_RXF1S</td>
<td>RXF1[84:87]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B8</td>
<td>FDCAN_RXF1A</td>
<td>RXF1[88:91]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00BC</td>
<td>FDCAN_RXESC</td>
<td>RXF1[92:95]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C0</td>
<td>FDCAN_TXBC</td>
<td>RXF1[96:99]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C4</td>
<td>FDCAN_TXFQS</td>
<td>RXF1[100:103]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C8</td>
<td>FDCAN_TXESC</td>
<td>RXF1[104:107]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Refer to Section 2.3 for the register boundary addresses.
56.6   **TTCAN registers**

These registers are available only for FDCAN1.

56.6.1   **FDCAN TT trigger memory configuration register (FDCAN_TTTMC)**

Address offset: 0x100
Reset value: 0x0000 0000

| Bits 31:23 | Reserved, must be kept at reset value. |
| Bits 22:16 | **TME[6:0]**: Trigger memory elements |
| 0          | No trigger memory |
| 1-64       | Number of trigger memory elements |
| >64        | Values greater than 64 are interpreted as 64 |

These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

| Bits 15:2  | **TMSA[13:0]**: Trigger memory start address. |
|           | Start address of trigger memory in message RAM (32-bit word address, see Figure 737). |
|           | These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1. |

| Bits 1:0   | Reserved, must be kept at reset value. |

56.6.2   **FDCAN TT reference message configuration register (FDCAN_TTRMC)**

Address offset: 0x0104
Reset value: 0x0000 0000

| Bits 31:16 | **RID[28:16]** |
| Bits 15:0  | **RID[15:0]** |

2564/3353  RM0433 Rev 8
Bit 31  **RMPS**: Reference message payload select

Ignored in case of time slaves.

0: Reference message has no additional payload
1: The following elements are taken from Tx buffer 0:
   - Message marker MM,
   - Event FIFO control EFC,
   - Data length code DLC,
   - Data Bytes DB (level 1: bytes 2-8, level 0: bytes 5-8)
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 30  **XTD**: Extended identifier

0: 11-bit standard identifier
1: 29-bit extended identifier
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 29  Reserved, must be kept at reset value.

Bits 28:0  **RID[28:0]**: Reference identifier.

Identifier transmitted with reference message and used for reference message filtering. Standard or extended reference identifier depending on bit XTD. A standard identifier must be written to ID[28:18].
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

56.6.3  **FDCAN TT operation configuration register (FDCAN_TTOCF)**

Address offset: 0x0108

Reset value: 0x0001 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:27  Reserved, must be kept at reset value.

Bit 26  **EVTP**: Event trigger polarity.

0: Rising edge trigger
1: Falling edge trigger
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 25  **ECC**: Enable clock calibration.

0: Automatic clock calibration in FDCAN level 0, 2 is disabled
1: Automatic clock calibration in FDCAN level 0, 2 is enabled
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
Bit 24 **EGTF**: Enable global time filtering.
- 0: Global time filtering in FDCAN level 0, 2 is disabled
- 1: Global time filtering in FDCAN level 0, 2 is enabled
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 23:16 **AWL[7:0]**: Application watchdog limit.
The application watchdog can be disabled by programming AWL to 0x00.
- 0x00 to FF: Maximum time after which the application has to serve the application watchdog. The application watchdog is incremented once each 256 NTUs.
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 15 **EECS**: Enable external clock synchronization
- If enabled, TUR configuration (FDCAN_TURCF.NCL only) may be updated during FDCAN operation.
- 0: External clock synchronization in FDCAN level 0, 2 disabled
- 1: External clock synchronization in FDCAN level 0, 2 enabled
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 14:8 **IRTO[6:0]**: Initial reference trigger offset.
- 0x00 to 7F Positive offset, range from 0 to 127
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 7:5 **LDSDL[2:0]**: LD of synchronization deviation limit.
The synchronization deviation limit SDL is configured by its dual logarithm LDSDL with SDL = 2 * (LDSDL + 5). SDL is comprised between 32 and 4096. It should not exceed the clock tolerance given by the CAN bit timing configuration.
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 4 **TM**: Time master.
- 0: Time master function disabled
- 1: Potential time master
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 3 **GEN**: Gap enable.
- 0: Strictly time-triggered operation
- 1: External event-synchronized time-triggered operation
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bit 2 Reserved, must be kept at reset value.

Bits 1:0 **OM[1:0]**: Operation mode.
- 00: Event-driven CAN communication, default
- 01: TTCAN level 1
- 10: TTCAN level 2
- 11: TTCAN level 0
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
56.6.4 FDCAN TT matrix limits register (FDCAN_TTMLM)

Address offset: 0x010C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 **ENTT[11:0]**: Expected number of Tx triggers
0x000 to FFF Expected number of Tx triggers in one matrix cycle.
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:8 **TXEW[3:0]**: Tx enable window
0x0 to F Length of Tx enable window, 1-16 NTU cycles
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 7:6 **CSS[1:0]**: Cycle start synchronization
Enables sync pulse output.
00: No sync pulse
01: Sync pulse at start of basic cycle
10: Sync pulse at start of matrix cycle
11: Reserved
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

Bits 5:0 **CCM[5:0]**: Cycle count Max
0x00: 1 basic cycle per matrix cycle
0x01: 2 basic cycles per matrix cycle
0x03: 4 basic cycles per matrix cycle
0x07: 8 basic cycles per matrix cycle
0x0F: 16 basic cycles per matrix cycle
0x1F: 32 basic cycles per matrix cycle
0x3F: 64 basic cycles per matrix cycle
Others: Reserved
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

**Note:** ISO 11898-4, Section 5.2.1 requires that only the listed cycle count values are configured. Other values are possible, but may lead to inconsistent matrix cycles.
56.6.5  FDCAN TUR configuration register (FDCAN_TURCF)

The length of the NTU is given by: \( NTU = CAN \text{ clock period} \times NC/DC. \) 

NC is an 18-bit value. Its high part, NCH[17:16] is hard wired to 0b01. Therefore the range of NC extends from 0x10000 to 0x1FFFF. The value configured by NCL is the initial value for FDCAN_TURN.A.NAV[15:0]. DC is set to 0x1000 by hardware reset and it may not be written to 0x0000.

- Level 1: NC 4 × DC and NTU = CAN bit time
- Levels 0 and 2: NC 8 × DC

The actual value of FDCAN_TURN may be changed by the clock drift compensation function of TTCAN level 0 and level 2 in order to adjust the node local view of the NTU to the time master view of the NTU. DC is not changed by the automatic drift compensation, FDCAN_TURN.A.NAV may be adjusted around NC in the range of the synchronization deviation limit given by FDCAN_TTOCF.LDSDL. NC and DC should be programmed to the largest suitable values in achieve the best computational accuracy for the drift compensation process.

Address offset: 0x0110
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>ELT</th>
<th>Res.</th>
<th>DC[13:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bit 31  **ELT**: Enable local time.
0: Local time is stopped, default
1: Local time is enabled
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.

**Note**: The local time is started by setting ELT, it remains active until ELT is reset or until the next hardware reset. FDCAN_TURCF.DC is locked when FDCAN_TURCF.ELT = 1. If ELT is written to 0, the readable value stays at 1 until the new value has been synchronized into the CAN clock domain. During this time write access to the other bits of the register is locked.

Bit 30  Reserved, must be kept at reset value.

Bits 29:16  **DC[13:0]**: Denominator configuration.
0x0000: Illegal value
0x0001 to 0x3FFF: Denominator configuration
These are write-protected bits, write access is possible only when bit CCE and bit INIT of FDCAN_CCCR register are set to 1.
56.6.6 FDCAN TT operation control register (FDCAN_TTOCN)

Address offset: 0x0114
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LCKC</td>
<td>Res</td>
<td>ESCN</td>
<td>NIG</td>
<td>TMG</td>
<td>FGP</td>
<td>GCS</td>
<td>TTIE</td>
<td>TMC[1:0]</td>
<td>RTIE</td>
<td>SWS[1:0]</td>
<td>SWP</td>
<td>ECS</td>
<td>SGT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bit 15 LCKC: TT operation control register locked.
Set by a write access to register FDCAN_TTOCN. Reset when the updated configuration has been synchronized into the CAN clock domain.
0: Write access to FDCAN_TTOCN enabled
1: Write access to FDCAN_TTOCN locked

Bit 14 Reserved, must be kept at reset value.

Bit 13 ESCN: External synchronization control
If enabled the FDCAN synchronizes its cycle time phase to an external event signaled by a rising edge at event trigger pin (see Section 56.4.17: Synchronization to external time schedule).
0: External synchronization disabled
1: External synchronization enabled

Bit 12 NIG: Next is gap.
This bit can only be set when the FDCAN is the actual time master and when it is configured for external event-synchronized time-triggered operation (FDCAN_TTOCF.GEN = 1)
0: No action, reset by reception of any reference message
1: Transmit next reference message with Next_is_Gap = 1

Bit 11 TMG: Time mark gap.
0: Reset by each reference message
1: Next reference message started when register time mark interrupt FDCAN_TTIR.RTMI is activated

Note: If NC < 7 × DC in TTCAN level 1, subsequent time marks in the trigger memory must differ by at least two NTUs.
Bit 10 **FGP**: Finish gap.
- Set by the CPU, reset by each reference message
- 0: No reference message requested
- 1: Application requested start of reference message

Bit 9 **GCS**: Gap control select
- 0: Gap control independent from event trigger
- 1: Gap control by input event trigger pin

Bit 8 **TTIE**: Trigger time mark interrupt pulse enable
- Trigger time mark events are configured by trigger memory element TMEX. A trigger time mark interrupt pulse is generated when the trigger memory element becomes active, and the FDCAN is in synchronization state In_Schedule or In_Gap.
- 0: Trigger time mark interrupt output fdcan1_tmp for more than one instance and fdcan_tmp if only one instance disabled
- 1: Trigger time mark interrupt output fdcan1_tmp for more than one instance and fdcan_tmp if only one instance enabled

Bits 7:6 **TMC[1:0]**: Register time mark compare.
- 00: No register time mark interrupt generated
- 01: Register time mark interrupt if time mark = cycle time
- 10: Register time mark interrupt if time mark = local time
- 11: Register time mark interrupt if time mark = global time

**Note:** When changing the time mark reference (cycle, local, global time), it is recommended to first write TMC = 00, then reconfigure FDCAN_TTTMK, and finally set FDCAN_TMC to the intended time reference.

Bit 5 **RTIE**: Register time mark interrupt pulse enable.
- Register time mark interrupts are configured by register FDCAN_TTTMK. A register time mark interrupt pulse with the length of one fdcan_tq_ck period is generated when time referenced by FDCAN_TTOSCN.TMC (cycle, local, or global) is equal to FDCAN_TTTMK.TM, independently from the synchronization state.
- 0: Register time mark interrupt output disabled
- 1: Register time mark interrupt output enabled

Bits 4:3 **SWS[1:0]**: Stop watch source.
- 00: Stop watch disabled
- 01: Actual value of cycle time is copied to FDCAN_TTCPT.SWV
- 10: Actual value of local time is copied to FDCAN_TTCPT.SWV
- 11: Actual value of global time is copied to FDCAN_TTCPT.SWV

Bit 2 **SWP**: Stop watch polarity.
- 0: Rising edge trigger
- 1: Falling edge trigger

Bit 1 **ECS**: External clock synchronization.
- Writing a 1 to ECS sets FDCAN_TTOST.WECS if the node is the actual time master. ECS is reset after one APB clock period. The external clock synchronization takes effect at the start of the next basic cycle.

Bit 0 **SGT**: Set global time.
- Writing a 1 to SGT sets FDCAN_TTOST.WGDT if the node is the actual time master. SGT is reset after one APB clock period. The global time preset takes effect when the node transmits the next reference message with the Master_Ref_Mark modified by the preset value written to FDCAN_TTGTP.
56.6.7 **FDCAN TT global time preset register (FDCAN_TTGTP)**

If TTOST.WGDT is set, the next reference message is transmitted with the Master_Ref_Mark modified by the preset value and with Disc_Bit = 1, presetting the global time in all nodes simultaneously.

TP is reset to 0x0000 each time a reference message with Disc_Bit = 1 becomes valid or if the node is not the current time master. TP is locked while FDCAN_TTOST.WGTD = 1 after setting FDCAN_TTOCN.SGT until the reference message with Disc_Bit = 1 becomes valid or until the node is no longer the current time master.

Address offset: 0x0118
Reset value: 0x0000 0000

| Bit 31:16 | CTP[15:0] | rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw |
|-----------|-----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 15        | 14        | 13 | 12 | 11 | 10 |  9 |  8 |  7 |  6 |  5 |  4 |  3 |  2 |  1 |  0 |

| Bit 15:0  | TP[15:0]  | rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw |
|-----------|-----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|

Bits 31:16 **CTP[15:0]**: Cycle time target phase

- CTP is write-protected while FDCAN_TTOCN.ESCN or FDCAN_TTOST.SPL are set (see Section 56.4.17: Synchronization to external time schedule).
- 0x0000 to FFFF defines the target value of cycle time when a rising edge of event trigger is expected

Bits 15:0 **TP[15:0]**: Time preset

- TP is write-protected while FDCAN_TTOST.WGTD is set.
- 0x0000 to 7FFF next master reference mark = master reference mark + TP
- 0x8000 reserved
- 0x8001–FFFF Next master reference mark = master reference mark - (0x10000 - TP).

56.6.8 **FDCAN TT time mark register (FDCAN_TTTMK)**

A time mark interrupt (FDCAN_TTIM.TMI = 1) is generated when the time base indicated by FDCAN_TTOCN.TMC (cycle time, local time, or global time) has the same value as TM.

Address offset: 0x011C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| Bit 15:0  | TM[15:0] | rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw |
|-----------|----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|

Bit 31  **LCKM**: TT time mark register locked
Always set by a write access to registers FDCAN_TTOCN. Set by write access to register FDCAN_TTTMK when FDCAN_TTOCN.TMC 00. Reset when the registers have been synchronized into the CAN clock domain.
0: Write access to FDCAN_TTTMK enabled
1: Write access to FDCAN_TTTMK locked

Bits 30:23  Reserved, must be kept at reset value.

Bits 22:16  **TICC[6:0]**: Time mark cycle code
Cycle count for which the time mark is valid.
- 0b000000x valid for all cycles
- 0b000001c valid every second cycle at cycle count mod2 = c
- 0b00001cc valid every fourth cycle at cycle count mod4 = cc
- 0b0001ccc valid every eighth cycle at cycle count mod8 = ccc
- 0b001cccc valid every sixteenth cycle at cycle count mod16 = cccc
- 0b01cccc valid every thirty-second cycle at cycle count mod32 = ccccc
- 0b1cccccc valid every sixty-fourth cycle at cycle count mod64 = ccccccc

Bits 15:0  **TM[15:0]**: Time mark
0x0000 to FFFF time mark

**Note:**  *When using byte access to register FDCAN_TTTMK it is recommended to first disable the time mark compare function (FDCAN_TTOCN.TMC = 00) to avoid comparisons on inconsistent register values.*

### 56.6.9  FDCAN TT interrupt register (FDCAN_TTIR)

The flags are set when one of the listed conditions is detected (edge-sensitive). The flags remain set until the user clears them. A flag is cleared by writing a 1 to the corresponding bit position. Writing a 0 has no effect. A hard reset clears the register.

Address offset: 0x0120
Reset value: 0x0000 0000
Bit 16 \textbf{WT}: Watch trigger

- 0: No missing reference message
- 1: Missing reference message (level 0: cycle time 0xFF00)

Bit 15 \textbf{IWTG}: Initialization watch trigger

The initialization is restarted by resetting IWT.
- 0: No missing reference message during system startup
- 1: No system startup due to missing reference message

Bit 14 \textbf{ELC}: Error level changed

Not set when error level changed during initialization.
- 0: No change in error level
- 1: Error level changed

Bit 13 \textbf{SE2}: Scheduling error 2

- 0: No scheduling error 2
- 1: Scheduling error 2 occurred

Bit 12 \textbf{SE1}: Scheduling error 1

- 0: No scheduling error 1
- 1: Scheduling error 1 occurred

Bit 11 \textbf{TXO}: Tx count overflow

- 0: Number of Tx trigger as expected
- 1: More Tx trigger than expected in one cycle

Bit 10 \textbf{TXU}: Tx count underflow

- 0: Number of Tx trigger as expected
- 1: Less Tx trigger than expected in one cycle

Bit 9 \textbf{GTE}: Global time error

Synchronization deviation SD exceeds limit specified by FDCAN_TTOCF.LDSDL, TTCAN level 0, 2 only.
- 0: Synchronization deviation within limit
- 1: Synchronization deviation exceeded limit

Bit 8 \textbf{GTD}: Global time discontinuity

- 0: No discontinuity of global time
- 1: Discontinuity of global time

Bit 7 \textbf{GTW}: Global time wrap

- 0: No global time wrap occurred
- 1: Global time wrap from 0xFFFF to 0x0000 occurred

Bit 6 \textbf{SWE}: Stop watch event

- 0: No rising/falling edge at stop watch trigger pin detected
- 1: Rising/falling edge at stop watch trigger pin detected

Bit 5 \textbf{TTMI}: Trigger time mark event internal

Internal time mark events are configured by trigger memory element TMIN (see \textit{Section 56.4.23}).
Set when the trigger memory element becomes active, and the FDCAN is in synchronization state \textit{In\_Gap} or \textit{In\_Schedule}.
- 0: Time mark not reached
- 1: Time mark reached (level 0: cycle time FDCAN_TTOCF.RTO x 0x200)
Bit 4 **RTMI**: Register time mark interrupt
- Set when time referenced by TTOCN.TMC (cycle, local, or global) is equal to FDCAN_TTTMK.TM, independently from the synchronization state.
- 0: Time mark not reached
- 1: Time mark reached

Bit 3 **SOG**: Start of gap
- 0: No reference message seen with Next_is_Gap bit set
- 1: Reference message with Next_is_Gap bit set becomes valid

Bit 2 **CSM**: Change of synchronization mode
- 0: No change in master to slave relation or schedule synchronization
- 1: Master to slave relation or schedule synchronization changed, also set when FDCAN_TTOST.SPL is reset

Bit 1 **SMC**: Start of matrix cycle
- 0: No matrix cycle started since bit has been reset
- 1: Matrix cycle started

Bit 0 **SBC**: Start of basic cycle
- 0: No basic cycle started since bit has been reset
- 1: Basic cycle started

### 56.6.10 FDCAN TT interrupt enable register (FDCAN_TTIE)

The settings in the TT interrupt enable register determine which status changes in the TT interrupt register result in an interrupt.

Address offset: 0x0124

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>CERE: Configuration error interrupt enable</td>
<td>0: TT interrupt disabled 1: TT interrupt enabled</td>
</tr>
<tr>
<td>30</td>
<td>AWE: Application watchdog interrupt enable</td>
<td>0: TT interrupt disabled 1: TT interrupt enabled</td>
</tr>
<tr>
<td>29</td>
<td>WTE: Watch trigger interrupt enable</td>
<td>0: TT interrupt disabled 1: TT interrupt enabled</td>
</tr>
</tbody>
</table>

Bits 31:19 Reserved, must be kept at reset value.
Bit 15 **IWTE**: Initialization watch trigger interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 14 **ELCE**: Change error level interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 13 **SE2E**: Scheduling error 2 interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 12 **SE1E**: Scheduling error 1 interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 11 **TXOE**: Tx count overflow interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 10 **TXUE**: Tx count underflow interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 9 **GTTE**: Global time error interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 8 **GTDE**: Global time discontinuity interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 7 **GTWE**: Global time wrap interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 6 **SWEE**: Stop watch event interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 5 **TTMIE**: Trigger time mark event internal interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 4 **RTMIE**: Register time mark interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 3 **SOGE**: Start of gap interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 2 **CSME**: Change of synchronization mode interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled

Bit 1 **SMCE**: Start of matrix cycle interrupt enable
   0: TT interrupt disabled
   1: TT interrupt enabled
56.6.11  **FDCAN TT interrupt line select register (FDCAN_TTILS)**

The TT interrupt line select register assigns an interrupt generated by a specific interrupt flag from the TT interrupt register to one of the two module interrupt lines. For interrupt generation the respective interrupt line must be enabled via FDCAN_IIE.EINT0 and FDCAN_IIE.EINT1.

Address offset: 0x0128

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>SBCE: Start of basic cycle interrupt enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0: TT interrupt disabled</td>
</tr>
<tr>
<td></td>
<td>1: TT interrupt enabled</td>
</tr>
</tbody>
</table>

| Bits 31:19 Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bit 18</th>
<th>CERL: Configuration error interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 17</th>
<th>AWL: Application watchdog interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 16</th>
<th>WTL: Watch trigger interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>IWTL: Initialization watch trigger interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 14</th>
<th>ELCL: Change error level interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 13</th>
<th>SE2L: Scheduling error 2 interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 12</th>
<th>SE1L: Scheduling error 1 interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 11</th>
<th>TXOL: Tx count overflow interrupt line</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TT interrupt assigned to interrupt line 0</td>
</tr>
<tr>
<td>1</td>
<td>TT interrupt assigned to interrupt line 1</td>
</tr>
</tbody>
</table>
Bit 10 **TXUL:** Tx count underflow interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 9 **GTEL:** Global time error interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 8 **GTDL:** Global time discontinuity interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 7 **GTWL:** Global time wrap interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 6 **SWEL:** Stop watch event interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 5 **TTML:** Trigger time mark event internal interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 4 **SOGL:** Start of gap interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 3 **CSML:** Change of synchronization mode interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 2 **SMCL:** Start of matrix cycle interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

Bit 1 **SBCL:** Start of basic cycle interrupt line
0: TT interrupt assigned to interrupt line 0
1: TT interrupt assigned to interrupt line 1

### 56.6.12 FDCAN TT operation status register (FDCAN_TTOST)

Address offset: 0x012C
Reset value: 0x0000 0080

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>RTO[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

---

RM0433 Rev 8 2577/3353
Bit 31 **SPL**: Schedule phase lock
   The bit is valid only when external synchronization is enabled
   (FDCAN_TTOCN.E SCN = 1). In this case it signals that the difference between cycle time
   configured by FDCAN_TTGTP.CTP and the cycle time at the rising edge at event trigger pin is less
   than or equal to 9 NTU (see Section 56.4.17: Synchronization to external time schedule).
   0: Phase outside range
   1: Phase inside range

Bit 30 **WECS**: Wait for external clock synchronization.
   0: No external clock synchronization pending
   1: Node waits for external clock synchronization to take effect. The bit is reset at the start of the next
   basic cycle.

Bit 29 **AWE**: Application watchdog event
   The application watchdog is served by reading FDCAN_TTOST. When the watchdog is not served in
   time, bit AWE is set, all FDCAN communication is stopped, and the FDCAN is set into bus
   monitoring mode.
   0: Application watchdog served in time
   1: Failed to serve application watchdog in time

Bit 28 **WFE**: Wait for event
   0: No gap announced, reset by a reference message with Next_is_Gap = 0
   1: Reference message with Next_is_Gap = 1 received

Bit 27 **GSI**: Gap started indicator
   0: No gap in schedule, reset by each reference message and for all time slaves
   1: Gap time after basic cycle has started

Bits 26:24 **TMP[2:0]**: Time master priority
   0x0-7 Priority of actual time master

Bit 23 **GFI**: Gap finished indicator
   Set when the CPU writes FDCAN_TTOCN.FGP, or by a time mark interrupt if TMG = 1, or via input
   pin (event trigger) if FDCAN_TTOCN.GCS = 1. Not set by Ref_Trigger_Gap or when Gap is finished
   by another node sending a reference message.
   0: Reset at the end of each reference message
   1: Gap finished by FDCAN

Bit 22 **WGTD**: Wait for global time discontinuity
   0: No global time preset pending
   1: Node waits for the global time preset to take effect. The bit is reset when the node has transmitted
   a reference message with Disc_Bit = 1 or after it received a reference message.

Bits 21:16 Reserved, must be kept at reset value.

Bits 15:8 **RTO[7:0]**: Reference trigger offset
   The reference trigger offset value is a signed integer with a range from -127 (0x81) to 127 (0x7F).
   There is no notification when the lower limit of -127 is reached. In case the FDCAN becomes time
   master (MS[1:0] = 11), the reset of RTO is delayed due to synchronization between user and CAN
   clock domain. For time slaves the value configured by FDCAN_TTOCF.IRTO is read.
   0x00-FF Actual reference trigger offset value

Bit 7 **QCS**: Quality of clock speed
   Only relevant in TTCAN level 0 and level 2, otherwise fixed to 1.
   0: Local clock speed not synchronized to time master clock speed
   1: Synchronization deviation \( \leq \) SDL
56.6.13 **FDCAN TUR numerator actual register (FDCAN_TURNRA)**

There is no drift compensation in TTCAN level 1 (NAV = NC). In TTCAN level 0 and level 2, the drift between the node local clock and the time master local clock is calculated. The drift is compensated when the synchronization deviation (difference between NC and the calculated NAV) is lower than $2 \times (\text{FDCAN_TTOCF.LDSDL} + 5)$. With $\text{FDCAN_TTOCF.LDSDL} < 7$, this results in a maximum range for NAV of $(\text{NC} - 0x1000) \leq \text{NAV} \leq (\text{NC} + 0x1000)$.

Address offset: 0x0130
Reset value: 0x0000 0000

| Bit 31:18 | Reserved, must be kept at reset value. |
| Bit 17:0  | NAV[17:0]: Numerator actual value       |
| 0x0EFFF  | illegal value                          |
| 0x0F000 to 20FFF | actual numerator value       |
| 0x21000  | illegal value                          |

**Bit 6 QGTP**: Quality of global time phase
- Only relevant in TTCAN level 0 and level 2, otherwise fixed to 0.
- 0: Global time not valid
- 1: Global time in phase with time master

**Bits 5:4 SYS[1:0]**: Synchronization state
- 00: Out of Synchronization
- 01: Synchronizing to FDCAN communication
- 10: Schedule suspended by gap (In_Gap)
- 11: Synchronized to schedule (In_Schedule)

**Bits 3:2 MS[1:0]**: Master state
- 00: Master_Off, no master properties relevant
- 01: Operating as time Slave
- 10: Operating as backup time master
- 11: Operating as current time master

**Bits 1:0 EL[1:0]**: Error level
- 00: Severity 0 - No error
- 01: Severity 1 - Warning
- 10: Severity 2 - error
- 11: Severity 3 - Severe error
56.6.14 FDCAN TT local and global time register (FDCAN_TTLGT)

Address offset: 0x0134
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

GT[15:0]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

LT[15:0]

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16 GT[15:0]: Global time
Non-fractional part of the sum of the node local time and its local offset (see Section 56.4.12). 0x0000 to FFFF Global time value of FDCAN network

Bits 15:0 LT[15:0]: Local time
Non-fractional part of local time, incremented once each local NTU (see Section 56.4.12). 0x0000 to FFFF Local time value of FDCAN node

56.6.15 FDCAN TT cycle time and count register (FDCAN_TTCTC)

Address offset: 0x0138
Reset value: 0x003F 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

CT[15:0]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

CC[5:0]

<p>| | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.

Bits 21:16 CC[5:0]: Cycle count
0x00 to 3F Number of actual basic cycle in the system matrix

Bits 15:0 CT[15:0]: Cycle time
Non-fractional part of the difference of the node local time and Ref_Mark (see Section 56.4.12). 0x0000 to FFFF: cycle time value of FDCAN basic cycle
56.6.16 FDCAN TT capture time register (FDCAN_TTCPT)

Address offset: 0x013C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SWV[15:0]</td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Bits 31:16 SWV[15:0]: Stop watch value
On a rising / falling edge (as configured via FDCAN_TTOCN.SWP) at the stop watch trigger pin, when FDCAN_TTOCN.SWS is different from 00 and FDCAN_TTIR.SWE is 0, the actual time value as selected by FDCAN_TTOCN.SWS (cycle, local, global) is copied to SWV and TFDCAN_TIR.SWE is set to 1. Capturing of the next stop watch value is enabled by resetting FDCAN_TTIR.SWE.

Bits 15:6 Reserved, must be kept at reset value.

Bits 5:0 CCV[5:0]: Cycle count value
Cycle count value captured together with SWV.
0x00 to 3F: captured cycle count value

56.6.17 FDCAN TT cycle sync mark register (FDCAN_TTCSM)

Address offset: 0x0140
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CSM[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 CSM[15:0]: Cycle sync mark
The cycle sync mark is measured in cycle time. It is updated when the reference message becomes valid and retains its value until the next reference message becomes valid.
0x0000 to FFFF Captured cycle time
56.6.18 **FDCAN TT trigger select register (FDCAN_TTTS)**

The settings in the FDCAN_TTTS register select the input to be used as event trigger and stop watch trigger.

- **Address offset**: 0x0300
- **Reset value**: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:6</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 5:4</td>
<td>EVTSEL[1:0]: Event trigger input selection</td>
</tr>
<tr>
<td></td>
<td>These bits are used to select the input to be used as event trigger</td>
</tr>
<tr>
<td></td>
<td>00: fdcan1_evt0</td>
</tr>
<tr>
<td></td>
<td>01: fdcan1evt1</td>
</tr>
<tr>
<td></td>
<td>10: fdcan1_evt2</td>
</tr>
<tr>
<td></td>
<td>11: fdcan1_evt3</td>
</tr>
<tr>
<td>Bits 3:2</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 1:0</td>
<td>SWTDEL[1:0]: Stop watch trigger input selection</td>
</tr>
<tr>
<td></td>
<td>These bits are used to select the input to be used as stop watch trigger</td>
</tr>
<tr>
<td></td>
<td>00: fdcan1_swt0</td>
</tr>
<tr>
<td></td>
<td>01: fdcan1_swt1</td>
</tr>
<tr>
<td></td>
<td>10: fdcan1_swt2</td>
</tr>
<tr>
<td></td>
<td>11: fdcan1_swt3</td>
</tr>
</tbody>
</table>

56.6.19 **FDCAN TT register map**

**Table 506. FDCAN TT register map and reset values**

| Offset | Register name | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x0100 | FDCAN_TTTMC   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Reset value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x0104 | FDCAN_TTRMC   | RMS | XTD |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Reset value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x0108 | FDCAN_TTOCF   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Reset value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x010C | FDCAN_TTTLM   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        |               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Reset value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
Table 506. FDCAN TT register map and reset values (continued)

| Offset | Register name                  | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|-------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0110 | FDCAN__TURCF                  | BLT|     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0114 | FDCAN__TTOCN                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0118 | FDCAN__TTGTP                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x011C | FDCAN__TTMK                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0120 | FDCAN__TTIR                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0124 | FDCAN__TTIE                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0128 | FDCAN__TTIL                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x012C | FDCAN__TTGST                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0130 | FDCAN__TURNAR                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0134 | FDCAN__TTLGT                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0138 | FDCAN__TTTCT                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x013C | FDCAN__TTCPT                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0140 | FDCAN__TTSISM                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0144 | Reserved                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value                   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
Refer to Section 2.3 on page 129 for the register boundary addresses.

56.7 CCU registers

56.7.1 Clock calibration unit core release register (FDCAN_CCU_CREL)

Address offset: 0x0000
Reset value: 0x1114 1218

Table 506. FDCAN TT register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Address offset</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0300</td>
<td>FDCAN_TTTS ...</td>
<td>0x0000</td>
<td>0x1114 1218</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Address offset</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0300</td>
<td>FDCAN_TTTS ...</td>
<td>0x0000</td>
<td>0x1114 1218</td>
</tr>
</tbody>
</table>

56.7.2 Calibration configuration register (FDCAN_CCU_CCFG)

Address offset: 0x0004
Reset value: 0x0000 0004

Table 506. FDCAN TT register map and reset values (continued)
Bit 31  **SWR**: Software reset

Writing a 1 to this bit resets the calibration FSM to state Not_Calibrated (FDCAN_CCU_CSTAT.CALS = 00). The calibration watchdog value CWD.WDV is also reset. Registers FDCAN_CCFG, FDCAN_CCU_CSTAT and the calibration watchdog configuration CWD.WDC are unchanged. The bit remains set until reset is completed.

Write access by the user to registers/bits marked with “P = Protected Write” is possible only when FDCAN control bits FDCAN_CCCR.CCE = 1 AND FDCAN_CCCR.INIT = 1.

Bits 30:20  Reserved, must be kept at reset value.

Bits 19:16  **CDIV[3:0]**: Clock divider

The clock divider must be configured when the clock calibration is bypassed (BCC = 1) to ensure that the FDCAN requirement is fulfilled.

- 0000: Divide by 1
- 0001: Divide by 2
- 0010: Divide by 4
- 0011: Divide by 6
- 0100: Divide by 8
- 0101: Divide by 10
- 0110: Divide by 12
- 0111: Divide by 14
- 1000: Divide by 16
- 1001: Divide by 18
- 1010: Divide by 20
- 1011: Divide by 22
- 1100: Divide by 24
- 1101: Divide by 26
- 1110: Divide by 28
- 1111: Divide by 30

Write access by the user to registers/bits marked with “P = Protected Write” is possible only when FDCAN control bits FDCAN_CCCR.CCE = 1 AND FDCAN_CCCR.INIT = 1.

Bits 15:8  **OCPM[7:0]**: Oscillator clock periods minimum

Configures the minimum number of periods in two CAN bit times. OCPM is used in basic calibration to avoid false measurements in case of glitches on the bus line. The configured number of periods is OCPM × 32. The configuration depends on the frequency and the bitrate configured in FDCAN modules (from 125 kbit/s up to 1 Mbit/s). It is recommended to configure a value slightly below two CAN bit times. The reset value is 1.6 bit times at 80 MHz fdcan_ker_ck and 1 Mbit/s CAN bitrate.

Write access by the user to registers/bits marked with “P = Protected Write” is possible only when FDCAN control bits FDCAN_CCCR.CCE = 1 AND FDCAN_CCCR.INIT = 1.

Bit 7  **CFL**: Calibration field length

- 0: Calibration field length is 32 bits
- 1: Calibration field length is 64 bits

Write access by the user to registers/bits marked with “P = Protected Write” is possible only when FDCAN control bits FDCAN_CCCR.CCE = 1 AND FDCAN_CCCR.INIT = 1.

Bit 6  **BCC**: Bypass clock calibration

If this bit is set, the clock input fdcan_ker_ck is routed to the time quanta clock through a clock divider configurable via CDIV. In this case the baudrate prescaler of the connected FDCANs must be configured to generate the FDCAN internal time quanta clock.

- 0: Clock calibration unit generates time quanta clock
- 1: Clock calibration unit bypassed (default configuration)

Bit 5  Reserved, must be kept at reset value.
56.7.3 Calibration status register (FDCAN_CCU_CSTAT)

Address offset: 0x0008
Reset value: 0x0203 FFFF

<table>
<thead>
<tr>
<th>Bits 31:30</th>
<th>CALS[1:0]: Calibration state</th>
</tr>
</thead>
<tbody>
<tr>
<td>00: Not_Calibrated</td>
<td></td>
</tr>
<tr>
<td>01: Basic_Calibrated</td>
<td></td>
</tr>
<tr>
<td>10: Precision_Calibrated</td>
<td></td>
</tr>
<tr>
<td>11: Reserved</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 28:18</th>
<th>TQC[10:0]: Time quanta counter</th>
</tr>
</thead>
<tbody>
<tr>
<td>Captured number of time quanta in calibration field (32 or 64 bits). Only valid when the clock calibration unit is in state Precision_Calibrated.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 17:0</th>
<th>OCPC[17:16]: Oscillator clock period counter</th>
</tr>
</thead>
<tbody>
<tr>
<td>Captured number of oscillator clock periods in calibration field (32 or 64 bits). Only valid when the clock calibration unit is in state Precision_Calibrated.</td>
<td></td>
</tr>
</tbody>
</table>

56.7.4 Calibration watchdog register (FDCAN_CCU_CWD)

Address offset: 0x000C
Reset value: 0x0000 0000

The calibration watchdog is started after the first falling edge when the calibration FSM is in state Not_Calibrated (FDCAN_CCU_CSTAT.CALS = 00). In this state the calibration watchdog monitors the message received. In case no message was received until the calibration watchdog has counted down to 0, the calibration FSM stays in state Not_Calibrated (FDCAN_CCU_CSTAT.CALS = 00), the counter is reloaded with FDCAN_RWD.WDC and basic calibration is restarted after the next falling edge.

When in state Basic_Calibrated (FDCAN_CCU_CSTAT.CALS = 01), the calibration watchdog is restarted with each received message. In case no message was received until the calibration watchdog has counted down to 0, the calibration FSM returns to state...
Not_Calibrated (FDCAN_CCU_CSTAT.CALS = 00), the counter is reloaded with FDCAN_RWD.WDC and basic calibration is restarted after the next falling edge.

When a quartz message is received, state Precision_Calibrated (FDCAN_CCU_CSTAT.CALS = 10) is entered and the calibration watchdog is restarted. In this state the calibration watchdog monitors the quartz message received input. In case no message from a quartz controlled node is received by the attached TTCAN until the calibration watchdog has counted down to 0, the calibration FSM transits back to state Basic_Calibrated (FDCAN_CCU_CSTAT.CALS = 01). The signal is active when the CAN protocol engine on the attached TTCAN is started i.e. when the INIT bit is reset.

A calibration watchdog event also sets interrupt flag FDCAN_CCU_IR.CWE. If enabled by FDCAN_CCU_IE.CWEE, interrupt line is activated (set to high). Interrupt line remains active until interrupt flag FDCAN_CCU_IR.CWE is reset.

### 56.7.5 Clock calibration unit interrupt register (FDCAN_CCU_IR)

The flags are set when one of the listed conditions is detected (edge-sensitive). The flags remain set until the user clears them. A flag is cleared by writing a 1 to the corresponding bit position. Writing a 0 has no effect. A hard reset clears the register. The configuration of FDCAN_CCU_IE controls whether an interrupt is generated or not.

**Address offset:** 0x0001

**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**Bits 31:2** Reserved, must be kept at reset value.
56.7.6 Clock calibration unit interrupt enable register (FDCAN_CCU_IE)

Address offset: 0x0014
Reset value: 0x0000 0000

The settings in the CU interrupt enable register determine whether a status change in the CU interrupt register is signaled on an interrupt line.

| Offset | Register name     | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0000 | FDCAN_CCU_CREL   |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0004 | FDCAN_CCU_CCFG   |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0008 | FDCAN_CCU_CSTAT  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x000C | FDCAN_CCU_CWD    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 **CSCE**: Calibration state changed enable
0: Interrupt disabled
1: Interrupt enabled

Bit 0 **CWEE**: Calibration watchdog event enable
0: Interrupt disabled
1: Interrupt enabled

56.7.7 CCU register map

Table 507. CCU register map and reset values

| Offset   | Register name     | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0000   | FDCAN_CCU_CREL   |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0004   | FDCAN_CCU_CCFG   |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0008   | FDCAN_CCU_CSTAT  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x000C   | FDCAN_CCU_CWD    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
Refer to Section 2.3 on page 129 for the register boundary addresses.

| Offset | Register name      | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|--------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0010 | FDCAN_CCU_IR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x0014 | FDCAN_CCU_IE       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
57 USB on-the-go high-speed (OTG_HS)

57.1 Introduction

Portions Copyright (c) Synopsys, Inc. All rights reserved. Used with permission.

This section presents the architecture and the programming model of the OTG_HS controller.

The following acronyms are used throughout the section:
- FS: Full-speed
- LS: Low-speed
- HS: High-speed
- MAC: Media access controller
- OTG: On-the-go
- PFC: Packet FIFO controller
- PHY: Physical layer
- USB: Universal serial bus
- UTMI: USB 2.0 Transceiver Macrocell interface (UTMI)
- ULPI: UTMI+ Low Pin Interface
- LPM: Link power management
- BCD: Battery charging detector
- HNP: Host negotiation protocol
- SRP: Session request protocol

References are made to the following documents:
- USB On-The-Go Supplement, Revision 2.0
- Universal Serial Bus Revision 2.0 Specification
- USB 2.0 Link Power Management Addendum Engineering Change Notice to the USB 2.0 specification, July 16, 2007
- Errata for USB 2.0 ECN: Link Power Management (LPM) - 7/2007
- Battery Charging Specification, Revision 1.2

The USB OTG is a dual-role device (DRD) controller that supports both device and host functions and is fully compliant with the On-The-Go Supplement to the USB 2.0 Specification. It can also be configured as a host-only or device-only controller, fully compliant with the USB 2.0 Specification. OTG_HS supports the speeds defined in the Table 508: OTG_HS speeds supported below. The USB OTG supports both HNP and SRP. The only external device required is a charge pump for $V_{BUS}$ in OTG mode.
57.2 OTG_HS main features

The main features can be divided into three categories: general, host-mode and device-mode features.

57.2.1 General features

The OTG_HS interface general features are the following:

- It is USB-IF certified to the Universal Serial Bus Specification Rev 2.0
- OTG_HS supports the following PHY interfaces:
  - An on-chip full-speed PHY
  - A ULPI interface for external high-speed PHY
- It includes full support (PHY) for the optional On-The-Go (OTG) protocol detailed in the On-The-Go Supplement Rev 2.0 specification
  - Integrated support for A-B device identification (ID line)
  - Integrated support for host Negotiation protocol (HNP) and session request protocol (SRP)
  - It allows host to turn V_BUS off to conserve battery power in OTG applications
  - It supports OTG monitoring of V_BUS levels with internal comparators
  - It supports dynamic host-peripheral switch of role
- It is software-configurable to operate as:
  - SRP capable USB HS Peripheral (B-device)
  - SRP capable USB HS/LS host (A-device)
  - USB On-The-Go Full-Speed Dual Role device
- It supports HS SOF and LS Keep-alives with
  - SOF pulse PAD connectivity
  - SOF pulse internal connection to timer (TIMx)
  - Configurable framing period
  - Configurable end of frame interrupt
- OTG_HS embeds an internal DMA with thresholding support and software selectable AHB burst type in DMA mode.
- It supports Descriptor-Based Scatter/Gather DMA controller for device and host mode. (Descriptor-Based Congruent-Sequential DMA is not supported). Scatter/Gather DMA operation is supported in both device and host mode. This feature will improve performance for device mode isochronous endpoints. Note that hubs (split transfers)
are not supported in host scatter/gather DMA mode of operation. Split transfers are supported only in host buffer DMA (internal DMA) mode of operation.

- It includes power saving features such as system stop during USB suspend, switch-off of clock domains internal to the digital core, PHY and DFIFO power management.
- It features a dedicated RAM of 4 Kbytes with advanced FIFO control:
  - Configurable partitioning of RAM space into different FIFOs for flexible and efficient use of RAM
  - Each FIFO can hold multiple packets
  - Dynamic memory allocation
  - Configurable FIFO sizes that are not powers of 2 to allow the use of contiguous memory locations
- It guarantees max USB bandwidth for up to one frame (1 ms) without system intervention.
- It supports charging port detection as described in Battery Charging Specification Revision 1.2 on the FS PHY transceiver only.

57.2.2 Host-mode features

The OTG_HS interface main features and requirements in host-mode are the following:

- External charge pump for VBUS voltage generation.
- Up to 16 host channels (pipes): each channel is dynamically reconfigurable to allocate any type of USB transfer.
- Built-in hardware scheduler holding:
  - Up to 16 interrupt plus isochronous transfer requests in the periodic hardware queue
  - Up to 16 control plus bulk transfer requests in the non-periodic hardware queue
- Management of a shared Rx FIFO, a periodic Tx FIFO and a non-periodic Tx FIFO for efficient usage of the USB data RAM.

57.2.3 Peripheral-mode features

The OTG_HS interface main features in peripheral-mode are the following:

- 1 bidirectional control endpoint0
- 8 IN endpoints (EPs) configurable to support bulk, interrupt or isochronous transfers
- 8 OUT endpoints configurable to support bulk, interrupt or isochronous transfers
- Management of a shared Rx FIFO and a Tx-OUT FIFO for efficient usage of the USB data RAM
- Management of up to 9 dedicated Tx-IN FIFOs (one for each active IN EP) to put less load on the application
- Support for the soft disconnect feature.
57.3 OTG_HS implementation

Table 509. OTG_HS implementation

<table>
<thead>
<tr>
<th>USB features</th>
<th>OTG_HS1(2)</th>
<th>OTG_HS2(3)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device bidirectional endpoints (including EP0)</td>
<td>9</td>
<td></td>
</tr>
<tr>
<td>Host mode channels</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td>Size of dedicated SRAM</td>
<td></td>
<td>4 KB</td>
</tr>
<tr>
<td>USB 2.0 link power management (LPM) support</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>OTG revision supported</td>
<td>2.0</td>
<td></td>
</tr>
<tr>
<td>Attach detection protocol (ADP) support</td>
<td></td>
<td>-</td>
</tr>
<tr>
<td>Battery charging detection (BCD) support</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>ULPI available to primary IOs via, muxing</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>Integrated PHY</td>
<td>FS</td>
<td>FS</td>
</tr>
<tr>
<td>Scatter/gather DMA</td>
<td>X(4)</td>
<td>-</td>
</tr>
</tbody>
</table>

1. “X” = supported, “-” = not supported.
2. Compatible with high speed operation.
3. Incompatible with high speed operation.
4. Scatter/gather feature only available on revision V devices (not available on revision Y devices).

57.4 OTG_HS functional description

57.4.1 OTG_HS block diagram

In STM32H7, two instances of OTG_HS are present (OTG_HS1 and OTG_HS2).

Only OTG_HS1 has an accessible ULPI interface which will allow high speed operation using an external HS transceiver.
Figure 749. USB1 OTG_HS high-speed block diagram (OTG_HS1)

Figure 750. USB2 OTG_HS high-speed block diagram (OTG_HS2)

1. This instance cannot be used in HS mode for pinning reasons
57.4.2 OTG_HS pin and internal signals

Table 510. OTG_FS input/output pins

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_FS_DP</td>
<td>Digital input/output</td>
<td>USB OTG D+ line</td>
</tr>
<tr>
<td>OTG_FS_DM</td>
<td>Digital input/output</td>
<td>USB OTG D- line</td>
</tr>
<tr>
<td>OTG_FS_ID</td>
<td>Digital input</td>
<td>USB OTG ID</td>
</tr>
<tr>
<td>OTG_FS_VBUS</td>
<td>Analog input</td>
<td>USB OTG VBUS</td>
</tr>
<tr>
<td>OTG_FS_SOF</td>
<td>Digital output</td>
<td>USB OTG Start Of Frame (visibility)</td>
</tr>
</tbody>
</table>

Table 511. OTG_HS input/output pins

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_HS_DP</td>
<td>Digital input/output</td>
<td>USB OTG D+ line</td>
</tr>
<tr>
<td>OTG_HS_DM</td>
<td>Digital input/output</td>
<td>USB OTG D- line</td>
</tr>
<tr>
<td>OTG_HS_ID</td>
<td>Digital input</td>
<td>USB OTG ID</td>
</tr>
<tr>
<td>OTG_HS_VBUS</td>
<td>Analog input</td>
<td>USB OTG VBUS</td>
</tr>
<tr>
<td>OTG_HS_SOF</td>
<td>Digital output</td>
<td>USB OTG Start Of Frame (visibility)</td>
</tr>
<tr>
<td>OTG_HS_ULPI_CK</td>
<td>Digital input</td>
<td>USB OTG ULPI clock</td>
</tr>
<tr>
<td>OTG_HS_ULPI_DIR</td>
<td>Digital input</td>
<td>USB OTG ULPI data bus direction control</td>
</tr>
<tr>
<td>OTG_HS_ULPI_STP</td>
<td>Digital output</td>
<td>USB OTG ULPI data stream stop</td>
</tr>
<tr>
<td>OTG_HS_ULPI_NXT</td>
<td>Digital input</td>
<td>USB OTG ULPI next data stream request</td>
</tr>
<tr>
<td>OTG_HS_ULPI_D[0..7]</td>
<td>Digital input/output</td>
<td>USB OTG ULPI 8-bit bi-directional data bus</td>
</tr>
</tbody>
</table>

Table 512. OTG_HS input/output signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>usb_sof</td>
<td>Digital output</td>
<td>USB OTG start-of-frame event for on chip peripherals</td>
</tr>
<tr>
<td>usb_wkup</td>
<td>Digital output</td>
<td>USB OTG wake-up event output</td>
</tr>
<tr>
<td>usb_gbl_it</td>
<td>Digital output</td>
<td>USB OTG global interrupt</td>
</tr>
<tr>
<td>usb_ep1_in_it</td>
<td>Digital output</td>
<td>USB OTG endpoint 1 in interrupt</td>
</tr>
<tr>
<td>usb_ep1_out_it</td>
<td>Digital output</td>
<td>USB OTG endpoint 1 out interrupt</td>
</tr>
</tbody>
</table>

57.4.3 OTG_HS core

The USB OTG_HS receives the 48 MHz clock from the reset and clock controller (RCC). This clock is used for driving the 48 MHz domain at full-speed (12 Mbit/s) and must be enabled prior to configuring the OTG core.

The CPU reads and writes from/to the OTG core registers through the AHB peripheral bus. It is informed of USB events through the single USB OTG interrupt line described in Section 57.12: OTG_HS interrupts.
The CPU submits data over the USB by writing 32-bit words to dedicated OTG locations (push registers). The data are then automatically stored into Tx-data FIFOs configured within the USB data RAM. There is one Tx FIFO push register for each in-endpoint (peripheral mode) or out-channel (host mode).

The CPU receives the data from the USB by reading 32-bit words from dedicated OTG addresses (pop registers). The data are then automatically retrieved from a shared Rx FIFO configured within the 4-Kbyte USB data RAM. There is one Rx FIFO pop register for each out-endpoint or in-channel.

The USB protocol layer is driven by the serial interface engine (SIE) and serialized over the USB by the transceiver module within the on-chip physical layer (PHY) or external HS PHY.

**Caution:** To guarantee a correct operation for the USB OTG_HS peripheral, the AHB frequency should be higher than 30 MHz.

### 57.4.4 Embedded full-speed OTG PHY connected to OTG_HS

The embedded full-speed OTG PHY is controlled by the OTG_HS core and conveys USB control & data signals through the full-speed subset of the UTMIFS. It provides the physical support to USB connectivity.

The full-speed OTG PHY includes the following components:

- FS/LS transceiver module used by both host and device. It directly drives transmission and reception on the single-ended USB lines.
- DP/DM integrated pull-up and pull-down resistors controlled by the OTG_HS core depending on the current role of the device. As a peripheral, it enables the DP pull-up resistor to signal full-speed peripheral connections as soon as $V_{BUS}$ is sensed to be at a valid level (B-session valid). In host mode, pull-down resistors are enabled on both DP/DM. Pull-up and pull-down resistors are dynamically switched when the peripheral role is changed via the host negotiation protocol (HNP).
- Pull-up/pull-down resistor ECN circuit. The DP pull-up consists of 2 resistors controlled separately from the OTG_HS as per the resistor Engineering Change Notice applied to USB Rev2.0. The dynamic trimming of the DP pull-up strength allows to achieve a better noise rejection and Tx/Rx signal quality.

### 57.4.5 OTG detections

Additionally the OTG_HS uses the following functions:

- integrated ID pull-up resistor used to sample the ID line for A/B device identification.
- $V_{BUS}$ sensing comparators with hysteresis used to detect $V_{BUS}$ valid, A-B session valid and session-end voltage thresholds. They are used to drive the session request protocol (SRP), detect valid startup and end-of-session conditions, and constantly monitor the $V_{BUS}$ supply during USB operations.

### 57.4.6 High-speed OTG PHY connected to OTG_HS

**Note:** Refer to implementation table to determine if an HS PHY is embedded.

The USB OTG_HS core includes an ULPI interface to connect an external HS PHY.

**Note:** In case of multiple OTG_HS instances, ULPI may not be available on each one. Refer to implementation table.
57.5 OTG_HS dual role device (DRD)

Figure 751. OTG_HS A-B device connection

1. External voltage regulator only needed when building a VBUS powered device.
2. STMP52141STR needed only if the application has to support a VBUS powered device. A basic power switch can be used if 5 V are available on the application board.

57.5.1 ID line detection

The host or peripheral (the default) role is assumed depending on the ID input pin. The ID line status is determined on plugging in the USB cable, depending on whether a MicroA or MicroB plug is connected to the micro-AB receptacle.

- If the B-side of the USB cable is connected with a floating ID wire, the integrated pull-up resistor detects a high ID level and the default peripheral role is confirmed. In this configuration the OTG_HS complies with the standard FSM described in section 4.2.4: ID pin of the On-the-Go specification Rev2.0, supplement to the USB2.0.
- If the A-side of the USB cable is connected with a grounded ID, the OTG_HS issues an ID line status change interrupt (CIDSCHG bit in OTG_GINTSTS) for host software initialization, and automatically switches to the host role. In this configuration the OTG_HS complies with the standard FSM described by section 4.2.4: ID pin of the On-the-Go specification Rev2.0, supplement to the USB2.0.

57.5.2 HNP dual role device

The HNP capable bit in the Global USB configuration register (HNPCAP bit in OTG_GUSBCFG) enables the OTG_HS core to dynamically change its role from A-host to A-peripheral and vice-versa, or from B-Peripheral to B-host and vice-versa according to the host negotiation protocol (HNP). The current device status can be read by the combined values of the connector ID status bit in the Global OTG control and status register (CIDSTS bit in OTG_GOTGCTL) and the current mode of operation bit in the global interrupt and status register (CMOD bit in OTG_GINTSTS).

The HNP program model is described in detail in Section 57.15: OTG_HS programming model.
57.5.3 SRP dual role device

The SRP capable bit in the global USB configuration register (SRPCAP bit in OTG_GUSBCFG) enables the OTG_HS core to switch off the generation of VBUS for the A-device to save power. Note that the A-device is always in charge of driving VBUS regardless of the host or peripheral role of the OTG_HS.

The SRP A/B-device program model is described in detail in Section 57.15: OTG_HS programming model.

57.6 OTG_HS as a USB peripheral

This section gives the functional description of the OTG_HS in the USB peripheral mode. The OTG_HS works as an USB peripheral in the following circumstances:

- **OTG B-Peripheral**
  - OTG B-device default state if B-side of USB cable is plugged in
- **OTG A-Peripheral**
  - OTG A-device state after the HNP switches the OTG_HS to its peripheral role
- **B-device**
  - If the ID line is present, functional and connected to the B-side of the USB cable, and the HNP-capable bit in the Global USB Configuration register (HNPCAP bit in OTG_GUSBCFG) is cleared.
- **Peripheral only**
  - The force device mode bit (FDMOD) in the Section 57.14.4: OTG USB configuration register (OTG_GUSBCFG) is set to 1, forcing the OTG_HS core to work as an USB peripheral-only. In this case, the ID line is ignored even if it is present on the USB connector.

*Note:* To build a bus-powered device implementation in case of the B-device or peripheral-only configuration, an external regulator has to be added, that generates the necessary power-supply from $V_{BUS}$. 
1. Use a regulator to build a bus-powered device.

57.6.1 SRP-capable peripheral

The SRP capable bit in the Global USB configuration register (SRPCAP bit in OTG_GUSBCFG) enables the OTG_HS to support the session request protocol (SRP). In this way, it allows the remote A-device to save power by switching off VBUS while the USB session is suspended.

The SRP peripheral mode program model is described in detail in the B-device session request protocol section.

57.6.2 Peripheral states

**Powered state**

The VBUS input detects the B-session valid voltage by which the USB peripheral is allowed to enter the powered state (see USB2.0 section 9.1). The OTG_HS then automatically connects the DP pull-up resistor to signal full-speed device connection to the host and generates the session request interrupt (SRQINT bit in OTG_GINTSTS) to notify the powered state.

The VBUS input also ensures that valid VBUS levels are supplied by the host during USB operations. If a drop in VBUS below B-session valid happens to be detected (for instance because of a power disturbance or if the host port has been switched off), the OTG_HS automatically disconnects and the session end detected (SEDET bit in OTG_GOTGINT) interrupt is generated to notify that the OTG_HS has exited the powered state.

In the powered state, the OTG_HS expects to receive some reset signaling from the host. No other USB operation is possible. When a reset signaling is received the reset detected interrupt (USBRRST in OTG_GINTSTS) is generated. When the reset signaling is complete, the enumeration done interrupt (ENUMDNE bit in OTG_GINTSTS) is generated and the OTG_HS enters the Default state.
Soft disconnect

The powered state can be exited by software with the soft disconnect feature. The DP pull-up resistor is removed by setting the soft disconnect bit in the device control register (SDIS bit in OTG_DCTL), causing a device disconnect detection interrupt on the host side even though the USB cable was not really removed from the host port.

Default state

In the Default state the OTG_HS expects to receive a SET_ADDRESS command from the host. No other USB operation is possible. When a valid SET_ADDRESS command is decoded on the USB, the application writes the corresponding number into the device address field in the device configuration register (DAD bit in OTG_DCFG). The OTG_HS then enters the address state and is ready to answer host transactions at the configured USB address.

Suspended state

The OTG_HS peripheral constantly monitors the USB activity. After counting 3 ms of USB idleness, the early suspend interrupt (ESUSP bit in OTG_GINTSTS) is issued, and confirmed 3 ms later, if appropriate, by the suspend interrupt (USBSUSP bit in OTG_GINTSTS). The device suspend bit is then automatically set in the device status register (SUSPSTS bit in OTG_DSTS) and the OTG_HS enters the suspended state.

The suspended state may optionally be exited by the device itself. In this case the application sets the remote wake-up signaling bit in the device control register (RWUSIG bit in OTG_DCTL) and clears it after 1 to 15 ms.

When a resume signaling is detected from the host, the resume interrupt (WKUPINT bit in OTG_GINTSTS) is generated and the device suspend bit is automatically cleared.

57.6.3 Peripheral endpoints

The OTG_HS core instantiates the following USB endpoints:

- **Control endpoint 0:**
  - Bidirectional and handles control messages only
  - Separate set of registers to handle in and out transactions
  - Proper control (OTG_DIEPCTL0/OTG_DOEPCTL0), transfer configuration (OTG_DIEPTSIZ0/OTG_DOEPTSIZ0), and status-interrupt (OTG_DIEPINT0/OTG_DOEPINT0) registers. The available set of bits inside the control and transfer size registers slightly differs from that of other endpoints

- **8 IN endpoints**
  - Each of them can be configured to support the isochronous, bulk or interrupt transfer type
  - Each of them has proper control (OTG_DIEPCTLx), transfer configuration (OTG_DIEPTSIZx), and status-interrupt (OTG_DIEPINTx) registers
  - The device IN endpoints common interrupt mask register (OTG_DIEPMSK) is available to enable/disable a single kind of endpoint interrupt source on all of the IN endpoints (EP0 included)
  - Support for incomplete isochronous IN transfer interrupt (IISOIXFR bit in OTG_GINTSTS), asserted when there is at least one isochronous IN endpoint on
which the transfer is not completed in the current frame. This interrupt is asserted along with the end of periodic frame interrupt (OTG_GINTSTS/EOPF).

- **8 OUT endpoints**
  - Each of them can be configured to support the isochronous, bulk or interrupt transfer type
  - Each of them has a proper control (OTG_DOEPCTLx), transfer configuration (OTG_DOEPTSIZx) and status-interrupt (OTG_DOEPINTx) register
  - Device OUT endpoints common interrupt mask register (OTG_DOEPMSK) is available to enable/disable a single kind of endpoint interrupt source on all of the OUT endpoints (EP0 included)
  - Support for incomplete isochronous OUT transfer interrupt (INCOMPISOOUT bit in OTG_GINTSTS), asserted when there is at least one isochronous OUT endpoint on which the transfer is not completed in the current frame. This interrupt is asserted along with the end of periodic frame interrupt (OTG_GINTSTS/EOPF).

### Endpoint control

- The following endpoint controls are available to the application through the device endpoint-x IN/OUT control register (OTG_DIEPCTLx/OTG_DOEPCTLx):
  - Endpoint enable/disable
  - Endpoint activate in current configuration
  - Program USB transfer type (isochronous, bulk, interrupt)
  - Program supported packet size
  - Program Tx FIFO number associated with the IN endpoint
  - Program the expected or transmitted data0/data1 PID (bulk/interrupt only)
  - Program the even/odd frame during which the transaction is received or transmitted (isochronous only)
  - Optionally program the NAK bit to always negative-acknowledge the host regardless of the FIFO status
  - Optionally program the STALL bit to always stall host tokens to that endpoint
  - Optionally program the SNOOP mode for OUT endpoint not to check the CRC field of received data

### Endpoint transfer

The device endpoint-x transfer size registers (OTG_DIEPTSIZx/OTG_DOEPTSIZx) allow the application to program the transfer size parameters and read the transfer status. Programming must be done before setting the endpoint enable bit in the endpoint control register. Once the endpoint is enabled, these fields are read-only as the OTG_HS core updates them with the current transfer status.

The following transfer parameters can be programmed:

- Transfer size in bytes
- Number of packets that constitute the overall transfer size

### Endpoint status/interrupt

The device endpoint-x interrupt registers (OTG_DIEPINTx/OTG_DOPEPINTx) indicate the status of an endpoint with respect to USB- and AHB-related events. The application must read these registers when the OUT endpoint interrupt bit or the IN endpoint interrupt bit in
the core interrupt register (OEINT bit in OTG_GINTSTS or IEPINT bit in OTG_GINTSTS, respectively) is set. Before the application can read these registers, it must first read the device all endpoints interrupt (OTG_DAINT) register to get the exact endpoint number for the device endpoint-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_DAINT and OTG_GINTSTS registers.

The peripheral core provides the following status checks and interrupt generation:

- Transfer completed interrupt, indicating that data transfer was completed on both the application (AHB) and USB sides
- Setup stage has been done (control-out only)
- Associated transmit FIFO is half or completely empty (in endpoints)
- NAK acknowledge has been transmitted to the host (isochronous-in only)
- IN token received when Tx FIFO was empty (bulk-in/interrupt-in only)
- Out token received when endpoint was not yet enabled
- Babble error condition has been detected
- Endpoint disable by application is effective
- Endpoint NAK by application is effective (isochronous-in only)
- More than 3 back-to-back setup packets were received (control-out only)
- Timeout condition detected (control-in only)
- Isochronous out packet has been dropped, without generating an interrupt

### 57.7 OTG_HS as a USB host

This section gives the functional description of the OTG_HS in the USB host mode. The OTG_HS works as a USB host in the following circumstances:

- **OTG A-host**
  - OTG A-device default state when the A-side of the USB cable is plugged in
- **OTG B-host**
  - OTG B-device after HNP switching to the host role
- **A-device**
  - If the ID line is present, functional and connected to the A-side of the USB cable, and the HNP-capable bit is cleared in the Global USB Configuration register (HNPCAP bit in OTG_GUSBCFG). Integrated pull-down resistors are automatically set on the DP/DM lines.
- **Host only**
  - The force host mode bit (FHMOD) in the **OTG USB configuration register** (OTG_GUSBCFG) forces the OTG_HS core to work as a USB host-only. In this case, the ID line is ignored even if present on the USB connector. Integrated pull-down resistors are automatically set on the DP/DM lines.

**Note:** On-chip 5 V VBUS generation is not supported. For this reason, a charge pump or, if 5 V are available on the application board, a basic power switch must be added externally to drive the 5 V VBUS line. The external charge pump can be driven by any GPIO output. This is required for the OTG A-host, A-device and host-only configurations.
SRP-capable host

SRP support is available through the SRP capable bit in the global USB configuration register (SRPCAP bit in OTG_GUSBCFG). With the SRP feature enabled, the host can save power by switching off the VBUS power while the USB session is suspended.

The SRP host mode program model is described in detail in the A-device session request protocol section.

USB host states

Host port power

On-chip 5 V VBUS generation is not supported. For this reason, a charge pump or, if 5 V are available on the application board, a basic power switch, must be added externally to drive the 5 V VBUS line. The external charge pump can be driven by any GPIO output or via an I²C interface connected to an external PMIC (power management IC). When the application decides to power on VBUS, it must also set the port power bit in the host port control and status register (PPWR bit in OTG_HPRT).

VBUS valid

When HNP or SRP is enabled the VBUS sensing pin must be connected to VBUS. The VBUS input ensures that valid VBUS levels are supplied by the charge pump during USB operations. Any unforeseen VBUS voltage drop below the VBUS valid threshold (4.4 V) leads to an OTG interrupt triggered by the session end detected bit (SEDET bit in OTG_GOTGINT). The application is then required to remove the VBUS power and clear the port power bit.

When HNP and SRP are both disabled, the VBUS sensing pin does not need to be connected to VBUS.

The charge pump overcurrent flag can also be used to prevent electrical damage. Connect the overcurrent flag output from the charge pump to any GPIO input and configure it to generate a port interrupt on the active level. The overcurrent ISR must promptly disable the VBUS generation and clear the port power bit.
**Host detection of a peripheral connection**

If SRP or HNP are enabled, even if USB peripherals or B-devices can be attached at any time, the OTG_HS does not detect any bus connection until VBUS is no longer sensed at a valid level (5 V). When VBUS is at a valid level and a remote B-device is attached, the OTG_HS core issues a host port interrupt triggered by the device connected bit in the host port control and status register (PCDET bit in OTG_HPRT).

When HNP and SRP are both disabled, USB peripherals or B-device are detected as soon as they are connected. The OTG_HS core issues a host port interrupt triggered by the device connected bit in the host port control and status (PCDET bit in OTG_HPRT).

**Host detection of peripheral a disconnection**

The peripheral disconnection event triggers the disconnect detected interrupt (DISCINT bit in OTG_GINTSTS).

**Host enumeration**

After detecting a peripheral connection the host must start the enumeration process by sending USB reset and configuration commands to the new peripheral.

Before starting to drive a USB reset, the application waits for the OTG interrupt triggered by the debounce done bit (DBCDNE bit in OTG_GOTGINT), which indicates that the bus is stable again after the electrical debounce caused by the attachment of a pull-up resistor on DP (FS) or DM (LS).

The application drives a USB reset signaling (single-ended zero) over the USB by keeping the port reset bit set in the host port control and status register (PRST bit in OTG_HPRT) for a minimum of 10 ms and a maximum of 20 ms. The application takes care of the timing count and then of clearing the port reset bit.

Once the USB reset sequence has completed, the host port interrupt is triggered by the port enable/disable change bit (PENCHNG bit in OTG_HPRT). This informs the application that the speed of the enumerated peripheral can be read from the port speed field in the host port control and status register (PSPD bit in OTG_HPRT) and that the host is starting to drive SOFs (FS) or Keep alives (LS). The host is now ready to complete the peripheral enumeration by sending peripheral configuration commands.

**Host suspend**

The application decides to suspend the USB activity by setting the port suspend bit in the host port control and status register (PSUSP bit in OTG_HPRT). The OTG_HS core stops sending SOFs and enters the suspended state.

The suspended state can be optionally exited on the remote device’s initiative (remote wake-up). In this case the remote wake-up interrupt (WKUPINT bit in OTG_GINTSTS) is generated upon detection of a remote wake-up signaling, the port resume bit in the host port control and status register (PRES bit in OTG_HPRT) self-sets, and resume signaling is automatically driven over the USB. The application must time the resume window and then clear the port resume bit to exit the suspended state and restart the SOF.

If the suspended state is exited on the host initiative, the application must set the port resume bit to start resume signaling on the host port, time the resume window and finally clear the port resume bit.
57.7.3 Host channels

The OTG_HS core instantiates 16 host channels. Each host channel supports an USB host transfer (USB pipe). The host is not able to support more than 16 transfer requests at the same time. If more than 16 transfer requests are pending from the application, the host controller driver (HCD) must re-allocate channels when they become available from previous duty, that is, after receiving the transfer completed and channel halted interrupts.

Each host channel can be configured to support in/out and any type of periodic/nonperiodic transaction. Each host channel makes use of proper control (OTG_HCCHARx), transfer configuration (OTG_HCTSIZx) and status/interrupt (OTG_HCINTx) registers with associated mask (OTG_HCINTMSKx) registers.

Host channel control

- The following host channel controls are available to the application through the host channel-x characteristics register (OTG_HCCHARx):
  - Channel enable/disable
  - Program the HS/FS/LS speed of target USB peripheral
  - Program the address of target USB peripheral
  - Program the endpoint number of target USB peripheral
  - Program the transfer IN/OUT direction
  - Program the USB transfer type (control, bulk, interrupt, isochronous)
  - Program the maximum packet size (MPS)
  - Program the periodic transfer to be executed during odd/even frames

Host channel transfer

The host channel transfer size registers (OTG_HCTSIZx) allow the application to program the transfer size parameters, and read the transfer status. Programming must be done before setting the channel enable bit in the host channel characteristics register. Once the endpoint is enabled the packet count field is read-only as the OTG_HS core updates it according to the current transfer status.

- The following transfer parameters can be programmed:
  - transfer size in bytes
  - number of packets making up the overall transfer size
  - initial data PID

Host channel status/interrupt

The host channel-x interrupt register (OTG_HCINTx) indicates the status of an endpoint with respect to USB- and AHB-related events. The application must read these register when the host channels interrupt bit in the core interrupt register (HCINT bit in OTG_GINTSTS) is set. Before the application can read these registers, it must first read the host all channels interrupt (OTG_HAINT) register to get the exact channel number for the host channel-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_HAINT and OTG_GINTSTS registers.
The mask bits for each interrupt source of each channel are also available in the OTG_HCINTMSKx register.

- The host core provides the following status checks and interrupt generation:
  - Transfer completed interrupt, indicating that the data transfer is complete on both the application (AHB) and USB sides
  - Channel has stopped due to transfer completed, USB transaction error or disable command from the application
  - Associated transmit FIFO is half or completely empty (IN endpoints)
  - ACK response received
  - NAK response received
  - STALL response received
  - USB transaction error due to CRC failure, timeout, bit stuff error, false EOP
  - Babble error
  - frame overrun
  - data toggle error

57.7.4 Host scheduler

The host core features a built-in hardware scheduler which is able to autonomously re-order and manage the USB transaction requests posted by the application. At the beginning of each frame the host executes the periodic (isochronous and interrupt) transactions first, followed by the nonperiodic (control and bulk) transactions to achieve the higher level of priority granted to the isochronous and interrupt transfer types by the USB specification.

The host processes the USB transactions through request queues (one for periodic and one for nonperiodic). Each request queue can hold up to 8 entries. Each entry represents a pending transaction request from the application, and holds the IN or OUT channel number along with other information to perform a transaction on the USB. The order in which the requests are written to the queue determines the sequence of the transactions on the USB interface.

At the beginning of each frame, the host processes the periodic request queue first, followed by the nonperiodic request queue. The host issues an incomplete periodic transfer interrupt (IPXFR bit in OTG_GINTSTS) if an isochronous or interrupt transaction scheduled for the current frame is still pending at the end of the current frame. The OTG_HS core is fully responsible for the management of the periodic and nonperiodic request queues. The periodic transmit FIFO and queue status register (OTG_HPTXSTS) and nonperiodic transmit FIFO and queue status register (OTG_HNPTXSTS) are read-only registers which can be used by the application to read the status of each request queue. They contain:

- The number of free entries currently available in the periodic (nonperiodic) request queue (8 max)
- Free space currently available in the periodic (nonperiodic) Tx FIFO (out-transactions)
- IN/OUT token, host channel number and other status information.

As request queues can hold a maximum of 8 entries each, the application can push to schedule host transactions in advance with respect to the moment they physically reach the SB for a maximum of 8 pending periodic transactions plus 8 pending non-periodic transactions.

To post a transaction request to the host scheduler (queue) the application must check that there is at least 1 entry available in the periodic (nonperiodic) request queue by reading the
PTXQSAV bits in the OTG_HNPTXSTS register or NPTQXSAV bits in the OTG_HNPTXSTS register.

57.8 OTG_HS SOF trigger

The OTG_HS core provides means to monitor, track and configure SOF framing in the host and peripheral, as well as an SOF pulse output connectivity feature.

Such utilities are especially useful for adaptive audio clock generation techniques, where the audio peripheral needs to synchronize to the isochronous stream provided by the PC, or the host needs to trim its framing rate according to the requirements of the audio peripheral.

57.8.1 Host SOFs

In host mode the number of PHY clocks occurring between the generation of two consecutive SOF (HS/FS) or Keep-alive (LS) tokens is programmable in the host frame interval register (HFIR), thus providing application control over the SOF framing period. An interrupt is generated at any start of frame (SOF bit in OTG_GINTSTS). The current frame number and the time remaining until the next SOF are tracked in the host frame number register (HFNUM).

A SOF pulse signal, is generated at any SOF starting token and with a width of 20 HCLK cycles. The SOF pulse is also internally connected to the input trigger of the timer, so that the input capture feature, the output compare feature and the timer can be triggered by the SOF pulse.

57.8.2 Peripheral SOFs

In device mode, the start of frame interrupt is generated each time an SOF token is received on the USB (SOF bit in OTG_GINTSTS). The corresponding frame number can be read from the device status register (FNSOF bit in OTG_DSTS). A SOF pulse signal with a width of 20 HCLK cycles is also generated. The SOF pulse signal is also internally connected to the TIM input trigger, so that the input capture feature, the output compare feature and the timer can be triggered by the SOF pulse.
The end of periodic frame interrupt (OTG_GINTSTS/EOPF) is used to notify the application when 80%, 85%, 90% or 95% of the time frame interval elapsed depending on the periodic frame interval field in the device configuration register (PFIVL bit in OTG_DCFG). This feature can be used to determine if all of the isochronous traffic for that frame is complete.

57.9 OTG_HS low-power modes

*Table 513* below defines the STM32 low power modes and their compatibility with the OTG.

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
<th>USB compatibility</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>MCU fully active</td>
<td>Required when USB not in suspend state.</td>
</tr>
<tr>
<td>Sleep</td>
<td>USB suspend exit causes the device to exit Sleep mode. Peripheral registers content is kept.</td>
<td>Available while USB is in suspend state.</td>
</tr>
<tr>
<td>Stop</td>
<td>USB suspend exit causes the device to exit Stop mode. Peripheral registers content is kept¹.</td>
<td>Available while USB is in suspend state.</td>
</tr>
<tr>
<td>Standby</td>
<td>Powered-down. The peripheral must be reinitialized after exiting Standby mode.</td>
<td>Not compatible with USB applications.</td>
</tr>
</tbody>
</table>

¹. Within Stop mode there are different possible settings. Some restrictions may also exist, refer to *Section 6: Power control (PWR)* to understand which (if any) restrictions apply when using OTG.

The following bits and procedures reduce power consumption.

The power consumption of the OTG PHY is controlled by two or three bits in the general core configuration register, depending on OTG revision supported.

- **PHY power down (OTG_GCCFG/PWRDWN)**
  
  It switches on/off the full-speed transceiver module of the PHY. It must be preliminarily set to allow any USB operation

- **VBUS detection enable (OTG_GCCFG/VBDEN)**

  It switches on/off the VBUS sensing comparators associated with OTG operations

Power reduction techniques are available while in the USB suspended state, when the USB session is not yet valid or the device is disconnected.

- **Stop PHY clock (STPPCLK bit in OTG_PCGCCTL)**

  When setting the stop PHY clock bit in the clock gating control register, most of the 48 MHz clock domain internal to the OTG core is switched off by clock gating. The dynamic power consumption due to the USB clock switching activity is cut even if the 48 MHz clock input is kept running by the application

  Most of the transceiver is also disabled, and only the part in charge of detecting the asynchronous resume or remote wake-up event is kept alive.

- **Gate HCLK (GATEHCLK bit in OTG_PCGCCTL)**

  When setting the Gate HCLK bit in the clock gating control register, most of the system clock domain internal to the OTG_HS core is switched off by clock gating. Only the register read and write interface is kept alive. The dynamic power consumption due to
the USB clock switching activity is cut even if the system clock is kept running by the application for other purposes.

- **USB system stop**
  When the OTG_HS is in the USB suspended state, the application may decide to drastically reduce the overall power consumption by a complete shut down of all the clock sources in the system. USB System Stop is activated by first setting the Stop PHY clock bit and then configuring the system deep sleep mode in the power control system module (PWR).
  The OTG_HS core automatically reactivates both system and USB clocks by asynchronous detection of remote wake-up (as an host) or resume (as a device) signaling on the USB.

To save dynamic power, the USB data FIFO is clocked only when accessed by the OTG_HS core.

### 57.10 OTG_HS Dynamic update of the OTG_HFIR register

The USB core embeds a dynamic trimming capability of micro-SOF framing period in host mode allowing to synchronize an external device with the micro-SOF frames.

When the OTG_HFIR register is changed within a current micro-SOF frame, the SOF period correction is applied in the next frame as described in Figure 755.

For a dynamic update, it is required to set RLDCTRL=1.

*Figure 755. Updating OTG_HFIR dynamically (RLDCTRL = 1)*

### 57.11 OTG_HS data FIFOs

The USB system features 4 Kbytes of dedicated RAM with a sophisticated FIFO control mechanism. The packet FIFO controller module in the OTG_HS core organizes RAM space into Tx FIFOs into which the application pushes the data to be temporarily stored before the USB transmission, and into a single Rx FIFO where the data received from the USB are temporarily stored before retrieval (popped) by the application. The number of instructed FIFOs and how these are organized inside the RAM depends on the device’s role. In peripheral mode an additional Tx FIFO is instructed for each active IN endpoint. Any FIFO size is software configured to better meet the application requirements.
57.11.1 Peripheral FIFO architecture

Figure 756. Device-mode FIFO address mapping and AHB FIFO access mapping

Peripheral Rx FIFO

The OTG peripheral uses a single receive FIFO that receives the data directed to all OUT endpoints. Received packets are stacked back-to-back until free space is available in the Rx FIFO. The status of the received packet (which contains the OUT endpoint destination number, the byte count, the data PID and the validity of the received data) is also stored by the core on top of the data payload. When no more space is available, host transactions are NACKed and an interrupt is received on the addressed endpoint. The size of the receive FIFO is configured in the receive FIFO size register (OTG_GRXFSIZ).

The single receive FIFO architecture makes it more efficient for the USB peripheral to fill in the receive RAM buffer:

- All OUT endpoints share the same RAM buffer (shared FIFO)
- The OTG_HS core can fill in the receive FIFO up to the limit for any host sequence of OUT tokens

The application keeps receiving the Rx FIFO non-empty interrupt (RXFLVL bit in OTG_GINTSTS) as long as there is at least one packet available for download. It reads the packet information from the receive status read and pop register (OTG_GRXSTSP) and finally pops data off the receive FIFO by reading from the endpoint-related pop address.
Peripheral Tx FIFOs

The core has a dedicated FIFO for each IN endpoint. The application configures FIFO sizes by writing the endpoint 0 transmit FIFO size register (OTG_DIEPTXF0) for IN endpoint 0 and the device IN endpoint transmit FIFOx registers (OTG_DIEPTXFx) for IN endpoint-x.

57.11.2 Host FIFO architecture

Host Rx FIFO

The host uses one receiver FIFO for all periodic and nonperiodic transactions. The FIFO is used as a receive buffer to hold the received data (payload of the received packet) from the USB until it is transferred to the system memory. Packets received from any remote IN endpoint are stacked back-to-back until free space is available. The status of each received packet with the host channel destination, byte count, data PID and validity of the received data are also stored into the FIFO. The size of the receive FIFO is configured in the receive FIFO size register (OTG_GRXFSIZ).

The single receive FIFO architecture makes it highly efficient for the USB host to fill in the receive data buffer:
- All IN configured host channels share the same RAM buffer (shared FIFO)
- The OTG_HS core can fill in the receive FIFO up to the limit for any sequence of IN tokens driven by the host software

The application receives the Rx FIFO not-empty interrupt as long as there is at least one packet available for download. It reads the packet information from the receive status read and pop register and finally pops the data off the receive FIFO.
Host Tx FIFOs

The host uses one transmit FIFO for all non-periodic (control and bulk) OUT transactions and one transmit FIFO for all periodic (isochronous and interrupt) OUT transactions. FIFOs are used as transmit buffers to hold the data (payload of the transmit packet) to be transmitted over the USB. The size of the periodic (nonperiodic) Tx FIFO is configured in the host periodic (nonperiodic) transmit FIFO size OTG_HPTXFSIZ / OTG_HNPTXFSIZ) register.

The two Tx FIFO implementation derives from the higher priority granted to the periodic type of traffic over the USB frame. At the beginning of each frame, the built-in host scheduler processes the periodic request queue first, followed by the nonperiodic request queue.

The two transmit FIFO architecture provides the USB host with separate optimization for periodic and nonperiodic transmit data buffer management:

- All host channels configured to support periodic (nonperiodic) transactions in the OUT direction share the same RAM buffer (shared FIFOs)
- The OTG_HS core can fill in the periodic (nonperiodic) transmit FIFO up to the limit for any sequence of OUT tokens driven by the host software

The OTG_HS core issues the periodic Tx FIFO empty interrupt (PTXFE bit in OTG_GINTSTS) as long as the periodic Tx FIFO is half or completely empty, depending on the value of the periodic Tx FIFO empty level bit in the AHB configuration register (PTXFELVL bit in OTG_GAHBCFG). The application can push the transmission data in advance as long as free space is available in both the periodic Tx FIFO and the periodic request queue. The host periodic transmit FIFO and queue status register (OTG_HPTXSTS) can be read to know how much space is available in both.

The OTG_HS core issues the non periodic Tx FIFO empty interrupt (NPTXFE bit in OTG_GINTSTS) as long as the nonperiodic Tx FIFO is half or completely empty depending on the non periodic Tx FIFO empty level bit in the AHB configuration register (TXFELVL bit in OTG_GAHBCFG). The application can push the transmission data as long as free space is available in both the nonperiodic Tx FIFO and nonperiodic request queue. The host nonperiodic transmit FIFO and queue status register (OTG_HNPTXSTS) can be read to know how much space is available in both.

57.11.3 FIFO RAM allocation

Device mode

Receive FIFO RAM allocation: the application must allocate RAM for SETUP packets:

- 10 locations must be reserved in the receive FIFO to receive SETUP packets on control endpoint. The core does not use these locations, which are reserved for SETUP packets, to write any other data.
- One location is to be allocated for Global OUT NAK.
- Status information is written to the FIFO along with each received packet. Therefore, a minimum space of (largest packet size / 4) + 1 must be allocated to receive packets. If multiple isochronous endpoints are enabled, then at least two (largest packet size / 4) + 1 spaces must be allocated to receive back-to-back packets. Typically, two (largest packet size / 4) + 1 spaces are recommended so that when the previous packet is being transferred to the CPU, the USB can receive the subsequent packet.
- Along with the last packet for each endpoint, transfer complete status information is also pushed to the FIFO. One location for each OUT endpoint is recommended.
Device RxFIFO =

\[(5 \times \text{number of control endpoints} + 8) + ((\text{largest USB packet used} / 4) + 1 \text{ for status information}) + (2 \times \text{number of OUT endpoints}) + 1 \text{ for Global NAK}\]

Example: The MPS is 1,024 bytes for a periodic USB packet and 512 bytes for a non-periodic USB packet. There are three OUT endpoints, three IN endpoints, one control endpoint, and three host channels.

Device RxFIFO = \((5 \times 1 + 8) + ((1,024 / 4) +1) + (2 \times 4) + 1 = 279\)

**Transmit FIFO RAM allocation:** the minimum RAM space required for each IN endpoint Transmit FIFO is the maximum packet size for that particular IN endpoint.

*Note:* More space allocated in the transmit IN endpoint FIFO results in better performance on the USB.

**Host mode**

Receive FIFO RAM allocation:

Status information is written to the FIFO along with each received packet. Therefore, a minimum space of \((\text{largest packet size} / 4) + 1\) must be allocated to receive packets. If multiple isochronous channels are enabled, then at least two \((\text{largest packet size} / 4) + 1\) spaces must be allocated to receive back-to-back packets. Typically, two \((\text{largest packet size} / 4) + 1\) spaces are recommended so that when the previous packet is being transferred to the CPU, the USB can receive the subsequent packet.

Along with the last packet in the host channel, transfer complete status information is also pushed to the FIFO. So one location must be allocated for this.

Host RxFIFO = \((\text{largest USB packet used} / 4) + 1 \text{ for status information} + 1 \text{ transfer complete}\)

Example: Host RxFIFO = \(((1,024 / 4) + 1) = 258\)

Transmit FIFO RAM allocation:

The minimum amount of RAM required for the host Non-periodic Transmit FIFO is the largest maximum packet size among all supported non-periodic OUT channels.

Typically, two largest packet sizes worth of space is recommended, so that when the current packet is under transfer to the USB, the CPU can get the next packet.

Non-Periodic TxFIFO = \(\text{largest non-periodic USB packet used} / 4\)

Example: Non-Periodic TxFIFO = \((512 / 4) = 128\)

The minimum amount of RAM required for host periodic Transmit FIFO is the largest maximum packet size out of all the supported periodic OUT channels. If there is at least one isochronous OUT endpoint, then the space must be at least two times the maximum packet size of that channel.

Host Periodic TxFIFO = \(\text{largest periodic USB packet used} / 4\)

Example: Host Periodic TxFIFO = \((1,024 / 4) = 256\)

*Note:* More space allocated in the Transmit Non-periodic FIFO results in better performance on the USB.
57.12 **OTG_HS interrupts**

When the OTG_HS controller is operating in one mode, either device or host, the application must not access registers from the other mode. If an illegal access occurs, a mode mismatch interrupt is generated and reflected in the core interrupt register (MMIS bit in the OTG_GINTSTS register). When the core switches from one mode to the other, the registers in the new mode of operation must be reprogrammed as they would be after a power-on reset.

*Figure 758* shows the interrupt hierarchy.
1. OTG_HS_WKUP becomes active (high state) when resume condition occurs during L1 SLEEP or L2 SUSPEND states.
57.13 **OTG_HS control and status registers**

By reading from and writing to the control and status registers (CSRs) through the AHB slave interface, the application controls the OTG_HS controller. These registers are 32 bits wide, and the addresses are 32-bit block aligned. The OTG_HS registers must be accessed by words (32 bits).

CSRs are classified as follows:
- Core global registers
- Host-mode registers
- Host global registers
- Host port CSRs
- Host channel-specific registers
- Device-mode registers
- Device global registers
- Device endpoint-specific registers
- Power and clock-gating registers
- Data FIFO (DFIFO) access registers

Only the core global, power and clock-gating, data FIFO access, and host port control and status registers can be accessed in both host and device modes. When the OTG_HS controller is operating in one mode, either device or host, the application must not access registers from the other mode. If an illegal access occurs, a mode mismatch interrupt is generated and reflected in the core interrupt register (MMIS bit in the OTG_GINTSTS register). When the core switches from one mode to the other, the registers in the new mode of operation must be reprogrammed as they would be after a power-on reset.

57.13.1 **CSR memory map**

The host and device mode registers occupy different addresses. All registers are implemented in the AHB clock domain.

**Global CSR map**

These registers are available in both host and device modes.

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Address offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_GOTGCTL</td>
<td>0x000</td>
<td>Section 57.14.1: OTG control and status register (OTG_GOTGCTL)</td>
</tr>
<tr>
<td>OTG_GOTGINT</td>
<td>0x004</td>
<td>Section 57.14.2: OTG interrupt register (OTG_GOTGINT)</td>
</tr>
<tr>
<td>OTG_GAHBCFG</td>
<td>0x008</td>
<td>Section 57.14.3: OTG AHB configuration register (OTG_GAHBCFG)</td>
</tr>
<tr>
<td>OTG_GUSBCFG</td>
<td>0x00C</td>
<td>Section 57.14.4: OTG USB configuration register (OTG_GUSBCFG)</td>
</tr>
<tr>
<td>OTG_GRSTCTL</td>
<td>0x010</td>
<td>Section 57.14.5: OTG reset register (OTG_GRSTCTL)</td>
</tr>
<tr>
<td>OTG_GINTSTS</td>
<td>0x014</td>
<td>Section 57.14.6: OTG core interrupt register (OTG_GINTSTS)</td>
</tr>
<tr>
<td>OTG_GINTMSK</td>
<td>0x018</td>
<td>Section 57.14.7: OTG interrupt mask register (OTG_GINTMSK)</td>
</tr>
</tbody>
</table>
### Table 514. Core global control and status registers (CSRs) (continued)

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Address offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_GRXSTSR</td>
<td>0x01C</td>
<td>Section 57.14.8: OTG receive status debug read register (OTG_GRXSTSR)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 57.14.9: OTG receive status debug read [alternate] (OTG_GRXSTSR)</td>
</tr>
<tr>
<td>OTG_GRXSTSP</td>
<td>0x020</td>
<td>Section 57.14.10: OTG status read and pop registers (OTG_GRXSTSP)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 57.14.11: OTG status read and pop registers [alternate] (OTG_GRXSTSP)</td>
</tr>
<tr>
<td>OTG_GRXFSIZ</td>
<td>0x024</td>
<td>Section 57.14.12: OTG receive FIFO size register (OTG_GRXFSIZ)</td>
</tr>
<tr>
<td>OTG_HNPTXFSIZ/</td>
<td>0x028</td>
<td>Section 57.14.13: OTG host non-periodic transmit FIFO size register</td>
</tr>
<tr>
<td>OTG_DIEPTXF0(1)</td>
<td></td>
<td>(OTG_HNPTXFSIZ)/Endpoint 0 Transmit FIFO size (OTG_DIEPTXF0)</td>
</tr>
<tr>
<td>OTG_HNPTXSTS</td>
<td>0x02C</td>
<td>Section 57.14.14: OTG non-periodic transmit FIFO/queue status register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(OTG_HNPTXSTS)</td>
</tr>
<tr>
<td>OTG_GCCFG</td>
<td>0x038</td>
<td>Section 57.14.15: OTG general core configuration register (OTG_GCCFG)</td>
</tr>
<tr>
<td>OTG_CID</td>
<td>0x03C</td>
<td>Section 57.14.16: OTG core ID register (OTG_CID)</td>
</tr>
<tr>
<td>OTG_GLPMCFG</td>
<td>0x54</td>
<td>Section 57.14.17: OTG core LPM configuration register (OTG_GLPMCFG)</td>
</tr>
<tr>
<td>OTG_HPTXFSIZ</td>
<td>0x100</td>
<td>Section 57.14.18: OTG host periodic transmit FIFO size register (OTG_HPTXFSIZ)</td>
</tr>
<tr>
<td>OTG_DIEPTXFx</td>
<td>0x104</td>
<td>Section 57.14.19: OTG device IN endpoint transmit FIFO x size register</td>
</tr>
<tr>
<td></td>
<td>0x108</td>
<td>(OTG_DIEPTXFx)</td>
</tr>
<tr>
<td></td>
<td>0x120</td>
<td></td>
</tr>
</tbody>
</table>

1. The general rule is to use OTG_HNPTXFSIZ for host mode and OTG_DIEPTXF0 for device mode.

### Host-mode CSR map

These registers must be programmed every time the core changes to host mode.

### Table 515. Host-mode control and status registers (CSRs)

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Offset address</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_HCFG</td>
<td>0x400</td>
<td>Section 57.14.21: OTG host configuration register (OTG_HCFG)</td>
</tr>
<tr>
<td>OTG_HFIR</td>
<td>0x404</td>
<td>Section 57.14.22: OTG host frame interval register (OTG_HFIR)</td>
</tr>
<tr>
<td>OTG_HFNUM</td>
<td>0x408</td>
<td>Section 57.14.23: OTG host frame number/frame time remaining register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(OTG_HFNUM)</td>
</tr>
<tr>
<td>OTG_HPTXSTS</td>
<td>0x410</td>
<td>Section 57.14.24: OTG Host periodic transmit FIFO/queue status register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(OTG_HPTXSTS)</td>
</tr>
<tr>
<td>OTG_HAINT</td>
<td>0x414</td>
<td>Section 57.14.25: OTG host all channels interrupt register (OTG_HAINT)</td>
</tr>
<tr>
<td>OTG_HAINTMSK</td>
<td>0x418</td>
<td>Section 57.14.26: OTG host all channels interrupt mask register (OTG_HAINTMSK)</td>
</tr>
</tbody>
</table>
Table 515. Host-mode control and status registers (CSRs) (continued)

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Offset address</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_HFLBADDR</td>
<td>0x41C</td>
<td>Section 57.14.27: OTG host frame list base address register (OTG_HFLBADDR)</td>
</tr>
<tr>
<td>OTG_HPRT</td>
<td>0x440</td>
<td>Section 57.14.28: OTG host port control and status register (OTG_HPRT)</td>
</tr>
<tr>
<td>OTG_HCCHARx</td>
<td>0x500, 0x520, 0x6E0</td>
<td>Section 57.14.29: OTG host channel x characteristics register (OTG_HCCHARx)</td>
</tr>
<tr>
<td>OTG_HCSPLTx</td>
<td>0x504, 0x524, 0x6E4</td>
<td>Section 57.14.30: OTG host channel x split control register (OTG_HCSPLTx)</td>
</tr>
<tr>
<td>OTG_HCINTx</td>
<td>0x508, 0x528, 0x6E8</td>
<td>Section 57.14.31: OTG host channel x interrupt register (OTG_HCINTx)</td>
</tr>
<tr>
<td>OTG_HCINTMSKx</td>
<td>0x50C, 0x52C, 0x6EC</td>
<td>Section 57.14.32: OTG host channel x interrupt mask register (OTG_HCINTMSKx)</td>
</tr>
<tr>
<td>OTG_HCTSZx</td>
<td>0x510, 0x530, 0x6F0</td>
<td>Section 57.14.33: OTG host channel x transfer size register (OTG_HCTSZx)</td>
</tr>
<tr>
<td>OTG_HCTSZSGx</td>
<td>0x510, 0x530, 0x6F0</td>
<td>Section 57.14.34: OTG host channel x transfer size register (OTG_HCTSZSGx)</td>
</tr>
<tr>
<td>OTG_HCDMAx</td>
<td>0x514, 0x534, 0x6F4</td>
<td>Section 57.14.35: OTG host channel x DMA address register in buffer DMA [alternate] (OTG_HCDMAx)</td>
</tr>
<tr>
<td>OTG_HCDMASGx</td>
<td>0x514, 0x534, 0x6F4</td>
<td>Section 57.14.36: OTG host channel x DMA address register in scatter/gather DMA [alternate] (OTG_HCDMASGx)</td>
</tr>
<tr>
<td>OTG_HCDMABx</td>
<td>0x51C, 0x53C, 0x6FC</td>
<td>Section 57.14.37: OTG host channel-n DMA address buffer register (OTG_HCDMABx)</td>
</tr>
</tbody>
</table>
Device-mode CSR map

These registers must be programmed every time the core changes to device mode.

Table 516. Device-mode control and status registers

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Offset address</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_DCFG</td>
<td>0x800</td>
<td>Section 57.14.39: OTG device configuration register (OTG_DCFG)</td>
</tr>
<tr>
<td>OTG_DCTL</td>
<td>0x804</td>
<td>Section 57.14.40: OTG device control register (OTG_DCTL)</td>
</tr>
<tr>
<td>OTG_DSTS</td>
<td>0x808</td>
<td>Section 57.14.41: OTG device status register (OTG_DSTS)</td>
</tr>
<tr>
<td>OTG_DIEPMSK</td>
<td>0x810</td>
<td>Section 57.14.42: OTG device IN endpoint common interrupt mask register (OTG_DIEPMSK)</td>
</tr>
<tr>
<td>OTG_DOEPMSK</td>
<td>0x814</td>
<td>Section 57.14.43: OTG device OUT endpoint common interrupt mask register (OTG_DOEPMSK)</td>
</tr>
<tr>
<td>OTG_DAINT</td>
<td>0x818</td>
<td>Section 57.14.44: OTG device all endpoints interrupt register (OTG_DAINT)</td>
</tr>
<tr>
<td>OTG_DAIINTMSK</td>
<td>0x81C</td>
<td>Section 57.14.45: OTG all endpoints interrupt mask register (OTG_DAIINTMSK)</td>
</tr>
<tr>
<td>OTG_DVBUSDIS</td>
<td>0x828</td>
<td>Section 57.14.46: OTG device VBUS discharge time register (OTG_DVBUSDIS)</td>
</tr>
<tr>
<td>OTG_DVBUSPULSE</td>
<td>0x82C</td>
<td>Section 57.14.47: OTG device VBUS pulsing time register (OTG_DVBUSPULSE)</td>
</tr>
<tr>
<td>OTG_DTHRCTL</td>
<td>0x830</td>
<td>Section 57.14.48: OTG device threshold control register (OTG_DTHRCTL)</td>
</tr>
<tr>
<td>OTG_DIEPEPMSK</td>
<td>0x834</td>
<td>Section 57.14.49: OTG device IN endpoint FIFO empty interrupt mask register (OTG_DIEPEPMSK)</td>
</tr>
<tr>
<td>OTG_DEACHINT</td>
<td>0x838</td>
<td>Section 57.14.50: OTG device each endpoint interrupt register (OTG_DEACHINT)</td>
</tr>
<tr>
<td>OTG_DEACHINTMSK</td>
<td>0x83C</td>
<td>Section 57.14.51: OTG device each endpoint interrupt mask register (OTG_DEACHINTMSK)</td>
</tr>
<tr>
<td>OTG_HS_DIEPEACHMSKSK1</td>
<td>0x844</td>
<td>Section 57.14.52: OTG device each IN endpoint-1 interrupt mask register (OTG_HS_DIEPEACHMSKSK1)</td>
</tr>
<tr>
<td>OTG_HS_DOEPEACHMSKSK1</td>
<td>0x884</td>
<td>Section 57.14.53: OTG device each OUT endpoint-1 interrupt mask register (OTG_HS_DOEPEACHMSKSK1)</td>
</tr>
<tr>
<td>OTG_DIEPCTLx</td>
<td>0x900 0x920 0xA00</td>
<td>Section 57.14.54: OTG device IN endpoint x control register (OTG_DIEPCTLx)</td>
</tr>
<tr>
<td>OTG_DIEPINTx</td>
<td>0x908 0x928 0x9E8</td>
<td>Section 57.14.55: OTG device IN endpoint x interrupt register (OTG_DIEPINTx)</td>
</tr>
</tbody>
</table>
Table 516. Device-mode control and status registers (continued)

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Offset address</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_DIEPTSIZ0</td>
<td>0x910</td>
<td>Section 57.14.56: OTG device IN endpoint 0 transfer size register (OTG_DIEPTSIZ0)</td>
</tr>
<tr>
<td>OTG_DIEPDMAx</td>
<td>0x914, 0x934, 0x9F4</td>
<td>Section 57.14.57: OTG device IN endpoint x DMA address register (OTG_DIEPDMAx)</td>
</tr>
<tr>
<td>OTG_DTXFSTSx</td>
<td>0x918, 0x938, 0xF8</td>
<td>Section 57.14.58: OTG device IN endpoint transmit FIFO status register (OTG_DTXFSTSx)</td>
</tr>
<tr>
<td>OTG_DIEPTSIZx</td>
<td>0x930, 0x950, 0xF0</td>
<td>Section 57.14.59: OTG device IN endpoint x transfer size register (OTG_DIEPTSIZx)</td>
</tr>
<tr>
<td>OTG_DOEPCTL0</td>
<td>0xB00</td>
<td>Section 57.14.60: OTG device control OUT endpoint 0 control register (OTG_DOEPCTL0)</td>
</tr>
<tr>
<td>OTG_DOEPINTx</td>
<td>0xB08, 0xB28, 0xC08</td>
<td>Section 57.14.61: OTG device OUT endpoint x interrupt register (OTG_DOEPINTx)</td>
</tr>
<tr>
<td>OTG_DOEPTSIZ0</td>
<td>0xB10</td>
<td>Section 57.14.62: OTG device OUT endpoint 0 transfer size register (OTG_DOEPTSIZ0)</td>
</tr>
<tr>
<td>OTG_DOEPDMAx</td>
<td>0xB14, 0xB34, 0xC14</td>
<td>Section 57.14.63: OTG device OUT endpoint x DMA address register (OTG_DOEPDMAx)</td>
</tr>
<tr>
<td>OTG_DOEPCTLx</td>
<td>0xB20, 0xB40, 0xC00</td>
<td>Section 57.14.64: OTG device OUT endpoint x control register (OTG_DOEPCTLx)</td>
</tr>
<tr>
<td>OTG_DOEPTSIZx</td>
<td>0xB30, 0xB50, 0xF0</td>
<td>Section 57.14.65: OTG device OUT endpoint x transfer size register (OTG_DOEPTSIZx)</td>
</tr>
</tbody>
</table>

**Data FIFO (DFIFO) access register map**

These registers, available in both host and device modes, are used to read or write the FIFO space for a specific endpoint or a channel, in a given direction. If a host channel is of type IN, the FIFO can only be read on the channel. Similarly, if a host channel is of type OUT, the FIFO can only be written on the channel.
Power and clock gating CSR map

There is a single register for power and clock gating. It is available in both host and device modes.

### Table 518. Power and clock gating control and status registers

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Offset address</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTG_PCGCCTL</td>
<td>0xE00–0xE04</td>
<td>Section 57.14.66: OTG power and clock gating control register (OTG_PCGCCTL)</td>
</tr>
</tbody>
</table>

#### 57.14 OTG_HS registers

These registers are available in both host and device modes, and do not need to be reprogrammed when switching between these modes.

Bit values in the register descriptions are expressed in binary unless otherwise specified.

##### 57.14.1 OTG control and status register (OTG_GOTGCTL)

Address offset: 0x000

Reset value: 0x0001 0000

The OTG_GOTGCTL register controls the behavior and reflects the status of the OTG function of the core.
Bits 31:22  Reserved, must be kept at reset value.

Bit 21  **CURMOD**: Current mode of operation
Indicates the current mode (host or device).
0: Device mode
1: Host mode

Bit 20  **OTGVER**: OTG version
Selects the OTG revision.
0: OTG Version 1.3. OTG1.3 is obsolete for new product development.
1: OTG Version 2.0. In this version the core supports only data line pulsing for SRP.

Bit 19  **BSVLD**: B-session valid
Indicates the device mode transceiver status.
0: B-session is not valid.
1: B-session is valid.
In OTG mode, the user can use this bit to determine if the device is connected or disconnected.
*Note: Only accessible in device mode.*

Bit 18  **ASVLD**: A-session valid
Indicates the host mode transceiver status.
0: A-session is not valid
1: A-session is valid
*Note: Only accessible in host mode.*

Bit 17  **DBCT**: Long/short debounce time
Indicates the debounce time of a detected connection.
0: Long debounce time, used for physical connections (100 ms + 2.5 μs)
1: Short debounce time, used for soft connections (2.5 μs)
*Note: Only accessible in host mode.*

Bit 16  **CIDSTS**: Connector ID status
Indicates the connector ID status on a connect event.
0: The OTG_HS controller is in A-device mode
1: The OTG_HS controller is in B-device mode
*Note: Accessible in both device and host modes.*

Bits 15:13  Reserved, must be kept at reset value.

Bit 12  **EHEN**: Embedded host enable
It is used to select between OTG A device state machine and embedded host state machine.
0: OTG A device state machine is selected
1: Embedded host state machine is selected

Bit 11  **DHN PEN**: Device HNP enabled
The application sets this bit when it successfully receives a SetFeature.SetHNPEnable command from the connected USB host.
0: HNP is not enabled in the application
1: HNP is enabled in the application
*Note: Only accessible in device mode.*
Bit 10  **HSHPEN**: host set HNP enable
    The application sets this bit when it has successfully enabled HNP (using the
    SetFeature.SetHNPEnable command) on the connected device.
    0: Host Set HNP is not enabled
    1: Host Set HNP is enabled
    **Note**: *Only accessible in host mode.*

Bit 9  **HNPRQ**: HNP request
    The application sets this bit to initiate an HNP request to the connected USB host. The
    application can clear this bit by writing a 0 when the host negotiation success status change
    bit in the OTG_GOTGINT register (HNSSCHG bit in OTG_GOTGINT) is set. The core clears
    this bit when the HNSSCHG bit is cleared.
    0: No HNP request
    1: HNP request
    **Note**: *Only accessible in device mode.*

Bit 8  **HNGSCS**: Host negotiation success
    The core sets this bit when host negotiation is successful. The core clears this bit when the
    HNP request (HNPRQ) bit in this register is set.
    0: Host negotiation failure
    1: Host negotiation success
    **Note**: *Only accessible in device mode.*

Bit 7  **BVALOVAL**: B-peripheral session valid override value.
    This bit is used to set override value for Bvalid signal when BVALOEN bit is set.
    0: Bvalid value is ‘0’ when BVALOEN = 1
    1: Bvalid value is ‘1’ when BVALOEN = 1
    **Note**: *Only accessible in device mode.*

Bit 6  **BVALOEN**: B-peripheral session valid override enable.
    This bit is used to enable/disable the software to override the Bvalid signal using the
    BVALOVAL bit.
    0: Override is disabled and Bvalid signal from the respective PHY selected is used internally
        by the core
    1: Internally Bvalid received from the PHY is overridden with BVALOVAL bit value
    **Note**: *Only accessible in device mode.*

Bit 5  **AVALOVAL**: A-peripheral session valid override value.
    This bit is used to set override value for Avalid signal when AVALOEN bit is set.
    0: Avalid value is ‘0’ when AVALOEN = 1
    1: Avalid value is ‘1’ when AVALOEN = 1
    **Note**: *Only accessible in device mode.*

Bit 4  **AVALOEN**: A-peripheral session valid override enable.
    This bit is used to enable/disable the software to override the Avalid signal using the
    AVALOVAL bit.
    0: Override is disabled and Avalid signal from the respective PHY selected is used internally
        by the core
    1: Internally Avalid received from the PHY is overridden with AVALOVAL bit value
    **Note**: *Only accessible in host mode.*
Bit 3 **VBVALOVAL**: VBUS valid override value.
   This bit is used to set override value for vbusvalid signal when VBVALOEN bit is set.
   0: vbusvalid value is '0' when VBVALOEN = 1
   1: vbusvalid value is '1' when VBVALOEN = 1
   Note: Only accessible in host mode.

Bit 2 **VBVALOEN**: VBUS valid override enable.
   This bit is used to enable/disable the software to override the vbusvalid signal using the VBVALOVAL bit.
   0: Override is disabled and vbusvalid signal from the respective PHY selected is used internally by the core
   1: Internally vbusvalid received from the PHY is overridden with VBVALOVAL bit value
   Note: Only accessible in host mode.

Bit 1 **SRQ**: Session request
   The application sets this bit to initiate a session request on the USB. The application can clear this bit by writing a 0 when the host negotiation success status change bit in the OTG_GOTGINT register (HNSSCHG bit in OTG_GOTGINT) is set. The core clears this bit when the HNSSCHG bit is cleared.
   If the user uses the USB 1.1 full-speed serial transceiver interface to initiate the session request, the application must wait until VBUS discharges to 0.2 V, after the B-session valid bit in this register (BSVLD bit in OTG_GOTGCTL) is cleared.
   0: No session request
   1: Session request
   Note: Only accessible in device mode.

Bit 0 **SRQSCS**: Session request success
   The core sets this bit when a session request initiation is successful.
   0: Session request failure
   1: Session request success
   Note: Only accessible in device mode.

### 57.14.2 OTG interrupt register (OTG_GOTGINT)

Address offset: 0x04
Reset value: 0x0000 0000
The application reads this register whenever there is an OTG interrupt and clears the bits in this register to clear the OTG interrupt.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>
Bits 31:20  Reserved, must be kept at reset value.

Bit 19  **DBCDNE**: Debounce done
The core sets this bit when the debounce is completed after the device connect. The application can start driving USB reset after seeing this interrupt. This bit is only valid when the HNP Capable or SRP Capable bit is set in the OTG_GUSBCFG register (HNPCAP bit or SRPCAP bit in OTG_GUSBCFG, respectively).
*Note:* Only accessible in host mode.

Bit 18  **ADTOCHG**: A-device timeout change
The core sets this bit to indicate that the A-device has timed out while waiting for the B-device to connect.
*Note:* Accessible in both device and host modes.

Bit 17  **HNGDET**: Host negotiation detected
The core sets this bit when it detects a host negotiation request on the USB.
*Note:* Accessible in both device and host modes.

Bits 16:10  Reserved, must be kept at reset value.

Bit 9  **HNSSCHG**: Host negotiation success status change
The core sets this bit on the success or failure of a USB host negotiation request. The application must read the host negotiation success bit of the OTG_GOTGCTL register (HNGSCS bit in OTG_GOTGCTL) to check for success or failure.
*Note:* Accessible in both device and host modes.

Bits 7:3  Reserved, must be kept at reset value.

Bit 8  **SRSSCHG**: Session request success status change
The core sets this bit on the success or failure of a session request. The application must read the session request success bit in the OTG_GOTGCTL register (SRQSCS bit in OTG_GOTGCTL) to check for success or failure.
*Note:* Accessible in both device and host modes.

Bit 2  **SEDET**: Session end detected
The core sets this bit to indicate that the level of the voltage on VBUS is no longer valid for a B-Peripheral session when VBUS < 0.8 V.
*Note:* Accessible in both device and host modes.

Bits 1:0  Reserved, must be kept at reset value.
57.14.3 OTG AHB configuration register (OTG_GAHBCFG)

Address offset: 0x008
Reset value: 0x0000 0000

This register can be used to configure the core after power-on or a change in mode. This register mainly contains AHB system-related configuration parameters. Do not change this register after the initial programming. The application must program this register before starting any transactions on either the AHB or the USB.

<table>
<thead>
<tr>
<th>Bits 31:9</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 8</td>
<td><strong>PTXFELVL</strong>: Periodic Tx FIFO empty level</td>
</tr>
<tr>
<td></td>
<td>Indicates when the periodic Tx FIFO empty interrupt bit in the OTG_GINTSTS register (PTXFE bit in OTG_GINTSTS) is triggered.</td>
</tr>
<tr>
<td></td>
<td>0: PTXFE (in OTG_GINTSTS) interrupt indicates that the Periodic Tx FIFO is half empty</td>
</tr>
<tr>
<td></td>
<td>1: PTXFE (in OTG_GINTSTS) interrupt indicates that the Periodic Tx FIFO is completely empty</td>
</tr>
<tr>
<td></td>
<td><strong>Note</strong>: Only accessible in host mode.</td>
</tr>
<tr>
<td>Bit 7</td>
<td><strong>TXFELVL</strong>: Tx FIFO empty level</td>
</tr>
<tr>
<td></td>
<td>In device mode, this bit indicates when IN endpoint Transmit FIFO empty interrupt (TXFE in OTG_DIEPINTx) is triggered:</td>
</tr>
<tr>
<td></td>
<td>0: The TXFE (in OTG_DIEPINTx) interrupt indicates that the IN endpoint Tx FIFO is half empty</td>
</tr>
<tr>
<td></td>
<td>1: The TXFE (in OTG_DIEPINTx) interrupt indicates that the IN endpoint Tx FIFO is completely empty</td>
</tr>
<tr>
<td></td>
<td>In host mode, this bit indicates when the nonperiodic Tx FIFO empty interrupt (NPTXFE bit in OTG_GINTSTS) is triggered:</td>
</tr>
<tr>
<td></td>
<td>0: The NPTXFE (in OTG_GINTSTS) interrupt indicates that the nonperiodic Tx FIFO is half empty</td>
</tr>
<tr>
<td></td>
<td>1: The NPTXFE (in OTG_GINTSTS) interrupt indicates that the nonperiodic Tx FIFO is completely empty</td>
</tr>
<tr>
<td>Bit 6</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
Bit 5 **DMAEN**: DMA enabled
0: The core operates in slave mode
1: The core operates in DMA mode

Bits 4:1 **HBSTLEN[3:0]**: Burst length/type
0000 Single: Bus transactions use single 32 bit accesses (not recommended)
0001 INCR: Bus transactions use unspecified length accesses (not recommended, uses the INCR AHB bus command)
0011 INCR4: Bus transactions target 4x 32 bit accesses
0101 INCR8: Bus transactions target 8x 32 bit accesses
0111 INCR16: Bus transactions based on 16x 32 bit accesses
Others: Reserved

Bit 0 **GINTMSK**: Global interrupt mask
The application uses this bit to mask or unmask the interrupt line assertion to itself.
Irrespective of this bit’s setting, the interrupt status registers are updated by the core.
0: Mask the interrupt assertion to the application.
1: Unmask the interrupt assertion to the application.

*Note:* Accessible in both device and host modes.

### 57.14.4 OTG USB configuration register (OTG_GUSBCFG)

Address offset: 0x00C
Reset value: 0x0000 1400

This register can be used to configure the core after power-on or a changing to host mode or device mode. It contains USB and USB-PHY related configuration parameters. The application must program this register before starting any transactions on either the AHB or the USB. Do not make changes to this register after the initial programming.
Bit 31  Reserved, must be kept at reset value.

Bit 30  FDMOD: Force device mode
      Writing a 1 to this bit, forces the core to device mode irrespective of the OTG_ID input pin.
      0: Normal mode
      1: Force device mode
      After setting the force bit, the application must wait at least 25 ms before the change takes effect.
      Note: Accessible in both device and host modes.

Bit 29  FHMOD: Force host mode
      Writing a 1 to this bit, forces the core to host mode irrespective of the OTG_ID input pin.
      0: Normal mode
      1: Force host mode
      After setting the force bit, the application must wait at least 25 ms before the change takes effect.
      Note: Accessible in both device and host modes.

Bits 28:26 Reserved, must be kept at reset value.

Bit 25  ULPIIPD: ULPI interface protect disable
      This bit controls the circuitry built in the PHY to protect the ULPI interface when the link tri-states stp and data. Any pull-up or pull-down resistors employed by this feature can be disabled. Refer to the ULPI specification for more details.
      0: Enables the interface protection circuit
      1: Disables the interface protection circuit

Bit 24  PTCI: Indicator pass through
      This bit controls whether the complement output is qualified with the internal $V_{BUS}$ valid comparator before being used in the $V_{BUS}$ state in the RX CMD. Refer to the ULPI specification for more details.
      0: Complement Output signal is qualified with the Internal $V_{BUS}$ valid comparator
      1: Complement Output signal is not qualified with the Internal $V_{BUS}$ valid comparator

Bit 23  PCCI: Indicator complement
      This bit controls the PHY to invert the External VbusIndicator input signal, and generate the complement output. Refer to the ULPI specification for more details.
      0: PHY does not invert the External VbusIndicator signal
      1: PHY inverts External VbusIndicator signal

Bit 22  TSDPS: TermSel DLine pulsing selection
      This bit selects utmi_termselect to drive the data line pulse during SRP (session request protocol).
      0: Data line pulsing using utmi_txvalid (default)
      1: Data line pulsing using utmi_termsel

Bit 21  ULPIEVBUSI: ULPI external $V_{BUS}$ indicator
      This bit indicates to the ULPI PHY to use an external $V_{BUS}$ overcurrent indicator.
      0: PHY uses an internal $V_{BUS}$ valid comparator
      1: PHY uses an external $V_{BUS}$ valid comparator

Bit 20  ULPIEVBUSD: ULPI External $V_{BUS}$ Drive
      This bit selects between internal or external supply to drive 5 V on $V_{BUS}$, in the ULPI PHY.
      0: PHY drives $V_{BUS}$ using internal charge pump (default)
      1: PHY drives $V_{BUS}$ using external supply.
Bit 19 **ULPICSM**: ULPI clock SuspendM
This bit sets the ClockSuspendM bit in the interface control register on the ULPI PHY. This bit applies only in the serial and carkit modes.
- 0: PHY powers down the internal clock during suspend
- 1: PHY does not power down the internal clock

Bit 18 **ULPIAR**: ULPI Auto-resume
This bit sets the AutoResume bit in the interface control register on the ULPI PHY.
- 0: PHY does not use AutoResume feature
- 1: PHY uses AutoResume feature

Bit 17 **ULPIFSLS**: ULPI FS/LS select
The application uses this bit to select the FS/LS serial interface for the ULPI PHY. This bit is valid only when the FS serial transceiver is selected on the ULPI PHY.
- 0: ULPI interface
- 1: ULPI FS/LS serial interface

Bit 16 Reserved, must be kept at reset value.

Bit 15 **PHYLPC**: PHY Low-power clock select
This bit selects either 480 MHz or 48 MHz (low-power) PHY mode. In FS and LS modes, the PHY can usually operate on a 48 MHz clock to save power.
- 0: 480 MHz internal PLL clock
- 1: 48 MHz external clock
In 480 MHz mode, the UTMI interface operates at either 60 or 30 MHz, depending on whether the 8- or 16-bit data width is selected. In 48 MHz mode, the UTMI interface operates at 48 MHz in FS and LS modes.

Bit 14 Reserved, must be kept at reset value.

Bits 13:10 **TRDT[3:0]**: USB turnaround time
These bits are used to set the turnaround time in PHY clocks. They must be configured according to Table 519: TRDT values, depending on the application AHB frequency. Higher TRDT values allow stretching the USB response time to IN tokens in order to compensate for longer AHB read access latency to the data FIFO.
*Note: Only accessible in device mode.*

Bit 9 **HNPCAP**: HNP-capable
The application uses this bit to control the OTG_HS controller’s HNP capabilities.
- 0: HNP capability is not enabled.
- 1: HNP capability is enabled.
*Note: Accessible in both device and host modes.*

Bit 8 **SRPCAP**: SRP-capable
The application uses this bit to control the OTG_HS controller’s SRP capabilities. If the core operates as a non-SRP-capable B-device, it cannot request the connected A-device (host) to activate \( V_{BUS} \) and start a session.
- 0: SRP capability is not enabled.
- 1: SRP capability is enabled.
*Note: Accessible in both device and host modes.*

Bit 7 Reserved, must be kept at reset value.

Bit 6 **PHYSEL**: Full speed serial transceiver mode select
- 0: USB 2.0 external ULPI high-speed PHY.
- 1: USB 1.1 full-speed serial mode.
Bit 5  Reserved, must be kept at reset value.

Bit 4  Reserved, must be kept at reset value.

Bit 3  Reserved, must be kept at reset value.

Bits 2:0  **TOCAL[2:0]:** FS timeout calibration

The number of PHY clocks that the application programs in this field is added to the full-speed interpacket timeout duration in the core to account for any additional delays introduced by the PHY. This can be required, because the delay introduced by the PHY in generating the line state condition can vary from one PHY to another.

The USB standard timeout value for full-speed operation is 16 to 18 (inclusive) bit times. The application must program this field based on the speed of enumeration. The number of bit times added per PHY clock is 0.25 bit times.

<table>
<thead>
<tr>
<th>AHB frequency range (MHz)</th>
<th>TRDT minimum value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Min</td>
<td>Max</td>
</tr>
<tr>
<td>30</td>
<td>-</td>
</tr>
</tbody>
</table>

**Table 519. TRDT values**

**57.14.5  OTG reset register (OTG_GRSTCTL)**

Address offset: 0x10

Reset value: 0x8000 0000

The application uses this register to reset various hardware features inside the core.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bit 31 **AHBIDL:** AHB master idle

Indicates that the AHB master state machine is in the Idle condition.

*Note:* Accessible in both device and host modes.

Bit 30 **DMAREQ:** DMA request signal enabled

This bit indicates that the DMA request is in progress. Used for debug.

Bits 29:11 Reserved, must be kept at reset value.
Bits 10:6 **TXFNUM[4:0]**: Tx FIFO number

This is the FIFO number that must be flushed using the Tx FIFO Flush bit. This field must not be changed until the core clears the Tx FIFO Flush bit.

- 00000: Non-periodic Tx FIFO flush in host mode
- 00001: Periodic Tx FIFO flush in host mode
- 00010: Tx FIFO 2 flush in device mode
- ...
- 01111: Tx FIFO 15 flush in device mode
- 10000: Flush all the transmit FIFOs in device or host mode.

*Note:* Accessible in both device and host modes.

Bit 5 **TXFFLSH**: Tx FIFO flush

This bit selectively flushes a single or all transmit FIFOs, but cannot do so if the core is in the midst of a transaction.

The application must write this bit only after checking that the core is neither writing to the Tx FIFO nor reading from the Tx FIFO. Verify using these registers:

Read—NAK Effective interrupt ensures the core is not reading from the FIFO
Write—AHBIDL bit in OTG_GRSTCTL ensures the core is not writing anything to the FIFO.

Flushing is normally recommended when FIFOs are reconfigured. FIFO flushing is also recommended during device endpoint disable. The application must wait until the core clears this bit before performing any operations. This bit takes eight clocks to clear, using the slower clock of phy_clk or hclk.

*Note:* Accessible in both device and host modes.

Bit 4 **RXFFLSH**: Rx FIFO flush

The application can flush the entire Rx FIFO using this bit, but must first ensure that the core is not in the middle of a transaction.

The application must only write to this bit after checking that the core is neither reading from the Rx FIFO nor writing to the Rx FIFO.

The application must wait until the bit is cleared before performing any other operations. This bit requires 8 clocks (slowest of PHY or AHB clock) to clear.

*Note:* Accessible in both device and host modes.

Bit 3 Reserved, must be kept at reset value.
Bit 2 **FCRST:** Host frame counter reset

The application writes this bit to reset the (micro-)frame number counter inside the core. When the (micro-)frame counter is reset, the subsequent SOF sent out by the core has a frame number of 0.

When application writes "1" to the bit, it might not be able to read back the value as it gets cleared by the core in a few clock cycles.

*Note: Only accessible in host mode.*

Bit 1 **PSRST:** Partial soft reset

Resets the internal state machines but keeps the enumeration info. Can be used to recover some specific PHY errors.

*Note: Accessible in both device and host modes.*

Bit 0 **CSRST:** Core soft reset

Resets the HCLK and PHY clock domains as follows:

- GATEHCLK bit in OTG_PCGCCTL
- STPPCLK bit in OTG_PCGCCTL
- FSLSPCS bits in OTG_HCFG
- DSPD bit in OTG_DCFG
- SDSL bit in OTG_DCTL
- OTG_GCCFG register

All module state machines (except for the AHB slave unit) are reset to the Idle state, and all the transmit FIFOs and the receive FIFO are flushed.

Any transactions on the AHB Master are terminated as soon as possible, after completing the last data phase of an AHB transfer. Any transactions on the USB are terminated immediately. The application can write to this bit any time it wants to reset the core. This is a self-clearing bit and the core clears this bit after all the necessary logic is reset in the core, which can take several clocks, depending on the current state of the core. Once this bit has been cleared, the software must wait at least 3 PHY clocks before accessing the PHY domain (synchronization delay). The software must also check that bit 31 in this register is set to 1 (AHB Master is Idle) before starting any operation.

Typically, the software reset is used during software development and also when the user dynamically changes the PHY selection bits in the above listed USB configuration registers. When the user changes the PHY, the corresponding clock for the PHY is selected and used in the PHY domain. Once a new clock is selected, the PHY domain has to be reset for proper operation.

*Note: Accessible in both device and host modes.*
57.14.6 OTG core interrupt register (OTG_GINTSTS)

Address offset: 0x014
Reset value: 0x0400 0020

This register interrupts the application for system-level events in the current mode (device mode or host mode).

Some of the bits in this register are valid only in host mode, while others are valid in device mode only. This register also indicates the current mode. To clear the interrupt status bits of the rc_w1 type, the application must write 1 into the bit.

The FIFO status interrupts are read-only; once software reads from or writes to the FIFO while servicing these interrupts, FIFO interrupt conditions are cleared automatically.

The application must clear the OTG_GINTSTS register at initialization before unmasking the interrupt bit to avoid any interrupts generated prior to initialization.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>WKUPINT: Resume/remote wake-up detected interrupt</td>
</tr>
<tr>
<td></td>
<td>Wake-up interrupt during suspend(L2) or LPM(L1) state.</td>
</tr>
<tr>
<td></td>
<td>– During suspend(L2):</td>
</tr>
<tr>
<td></td>
<td>In device mode, this interrupt is asserted when a resume is detected on the USB. In host mode, this interrupt is asserted when a remote wake-up is detected on the USB.</td>
</tr>
<tr>
<td></td>
<td>– During LPM(L1):</td>
</tr>
<tr>
<td></td>
<td>This interrupt is asserted for either host initiated resume or device initiated remote wake-up on USB.</td>
</tr>
<tr>
<td></td>
<td>Note: Accessible in both device and host modes.</td>
</tr>
<tr>
<td>30</td>
<td>SRQINT: Session request/new session detected interrupt</td>
</tr>
<tr>
<td></td>
<td>In host mode, this interrupt is asserted when a session request is detected from the device.</td>
</tr>
<tr>
<td></td>
<td>In device mode, this interrupt is asserted when VBUS is in the valid range for a B-peripheral device. Accessible in both device and host modes.</td>
</tr>
<tr>
<td>29</td>
<td>DISCINT: Disconnect detected interrupt</td>
</tr>
<tr>
<td></td>
<td>Asserted when a device disconnect is detected.</td>
</tr>
<tr>
<td></td>
<td>Note: Only accessible in host mode.</td>
</tr>
<tr>
<td>28</td>
<td>CIDSCHG: Connector ID status change</td>
</tr>
<tr>
<td></td>
<td>The core sets this bit when there is a change in connector ID status.</td>
</tr>
<tr>
<td></td>
<td>Note: Accessible in both device and host modes.</td>
</tr>
</tbody>
</table>
Bit 27 **LPMINT**: LPM interrupt

In device mode, this interrupt is asserted when the device receives an LPM transaction and responds with a non-ERRORed response.

In host mode, this interrupt is asserted when the device responds to an LPM transaction with a non-ERRORed response or when the host core has completed LPM transactions for the programmed number of times (RETRYCNT bit in OTG_GLPMCFG).

This field is valid only if the LPMEN bit in OTG_GLPMCFG is set to 1.

Bit 26 **PTXFE**: Periodic Tx FIFO empty

Asserted when the periodic transmit FIFO is either half or completely empty and there is space for at least one entry to be written in the periodic request queue. The half or completely empty status is determined by the periodic Tx FIFO empty level bit in the OTG_GAHBCFG register (PTXFELVL bit in OTG_GAHBCFG).

*Note: Only accessible in host mode.*

Bit 25 **HCINT**: Host channels interrupt

The core sets this bit to indicate that an interrupt is pending on one of the channels of the core (in host mode). The application must read the OTG_HAINT register to determine the exact number of the channel on which the interrupt occurred, and then read the corresponding OTG_HCINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the OTG_HCINTx register to clear this bit.

*Note: Only accessible in host mode.*

Bit 24 **HPRTINT**: Host port interrupt

The core sets this bit to indicate a change in port status of one of the OTG_HS controller ports in host mode. The application must read the OTG_HPRRT register to determine the exact event that caused this interrupt. The application must clear the appropriate status bit in the OTG_HPRRT register to clear this bit.

*Note: Only accessible in host mode.*

Bit 23 **RSTDET**: Reset detected interrupt

In device mode, this interrupt is asserted when a reset is detected on the USB in partial power-down mode when the device is in suspend.

*Note: Only accessible in device mode.*

Bit 22 **DATAFSUSP**: Data fetch suspended

This interrupt is valid only in DMA mode. This interrupt indicates that the core has stopped fetching data for IN endpoints due to the unavailability of TxFIFO space or request queue space. This interrupt is used by the application for an endpoint mismatch algorithm. For example, after detecting an endpoint mismatch, the application:

- Sets a global nonperiodic IN NAK handshake
- Disables IN endpoints
- Flushes the FIFO
- Determines the token sequence from the IN token sequence learning queue
- Re-enables the endpoints

Clears the global nonperiodic IN NAK handshake if the global nonperiodic IN NAK is cleared, the core has not yet fetched data for the IN endpoint, and the IN token is received: the core generates an "IN token received when FIFO empty" interrupt. The OTG then sends a NAK response to the host. To avoid this scenario, the application can check the FetSusp interrupt in OTG_GINTSTS, which ensures that the FIFO is full before clearing a global NAK handshake. Alternatively, the application can mask the "IN token received when FIFO empty" interrupt when clearing a global IN NAK handshake.
Bit 21 **IPXFR**: Incomplete periodic transfer
In host mode, the core sets this interrupt bit when there are incomplete periodic transactions still pending, which are scheduled for the current frame.

**INCOMPISOOUT**: Incomplete isochronous OUT transfer
In device mode, the core sets this interrupt to indicate that there is at least one isochronous OUT endpoint on which the transfer is not completed in the current frame. This interrupt is asserted along with the End of periodic frame interrupt (EOPF) bit in this register.

Bit 20 **ISOIXFR**: Incomplete isochronous IN transfer
The core sets this interrupt to indicate that there is at least one isochronous IN endpoint on which the transfer is not completed in the current frame. This interrupt is asserted along with the End of periodic frame interrupt (EOPF) bit in this register.

*Note: Only accessible in device mode.*

Bit 19 **OEPINT**: OUT endpoint interrupt
The core sets this bit to indicate that an interrupt is pending on one of the OUT endpoints of the core (in device mode). The application must read the OTG_DAINT register to determine the exact number of the OUT endpoint on which the interrupt occurred, and then read the corresponding OTG_DOEPINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the corresponding OTG_DOEPINTx register to clear this bit.

*Note: Only accessible in device mode.*

Bit 18 **IEPINT**: IN endpoint interrupt
The core sets this bit to indicate that an interrupt is pending on one of the IN endpoints of the core (in device mode). The application must read the OTG_DAINT register to determine the exact number of the IN endpoint on which the interrupt occurred, and then read the corresponding OTG_DIEPINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the corresponding OTG_DIEPINTx register to clear this bit.

*Note: Only accessible in device mode.*

Bits 17:16 Reserved, must be kept at reset value.

Bit 15 **EOPF**: End of periodic frame interrupt
Indicates that the period specified in the periodic frame interval field of the OTG_DCFG register (PFIVL bit in OTG_DCFG) has been reached in the current frame.

*Note: Only accessible in device mode.*

Bit 14 **ISOODRP**: Isochronous OUT packet dropped interrupt
The core sets this bit when it fails to write an isochronous OUT packet into the Rx FIFO because the Rx FIFO does not have enough space to accommodate a maximum size packet for the isochronous OUT endpoint.

*Note: Only accessible in device mode.*

Bit 13 **ENUMDNE**: Enumeration done
The core sets this bit to indicate that speed enumeration is complete. The application must read the OTG_DSTS register to obtain the enumerated speed.

*Note: Only accessible in device mode.*

Bit 12 **USBRST**: USB reset
The core sets this bit to indicate that a reset is detected on the USB.

*Note: Only accessible in device mode.*
Bit 11 **USBSUSP**: USB suspend
The core sets this bit to indicate that a suspend was detected on the USB. The core enters the suspended state when there is no activity on the data lines for an extended period of time.
*Note: Only accessible in device mode.*

Bit 10 **ESUSP**: Early suspend
The core sets this bit to indicate that an Idle state has been detected on the USB for 3 ms.
*Note: Only accessible in device mode.*

Bits 9:8 Reserved, must be kept at reset value.

Bit 7 **GONAKEFF**: Global OUT NAK effective
Indicates that the Set global OUT NAK bit in the OTG_DCTL register (SGONAK bit in OTG_DCTL), set by the application, has taken effect in the core. This bit can be cleared by writing the Clear global OUT NAK bit in the OTG_DCTL register (CGONAK bit in OTG_DCTL).
*Note: Only accessible in device mode.*

Bit 6 **GINAKEFF**: Global IN non-periodic NAK effective
Indicates that the Set global non-periodic IN NAK bit in the OTG_DCTL register (SGINAK bit in OTG_DCTL), set by the application, has taken effect in the core. That is, the core has sampled the Global IN NAK bit set by the application. This bit can be cleared by clearing the Clear global non-periodic IN NAK bit in the OTG_DCTL register (CGINAK bit in OTG_DCTL).
This interrupt does not necessarily mean that a NAK handshake is sent out on the USB. The STALL bit takes precedence over the NAK bit.
*Note: Only accessible in device mode.*

Bit 5 **NPTXFE**: Non-periodic Tx FIFO empty
This interrupt is asserted when the non-periodic Tx FIFO is either half or completely empty, and there is space for at least one entry to be written to the non-periodic transmit request queue. The half or completely empty status is determined by the non-periodic Tx FIFO empty level bit in the OTG_GAHBCFG register (TXFELVL bit in OTG_GAHBCFG).
*Note: Accessible in host mode only.*

Bit 4 **RXFLVL**: Rx FIFO non-empty
Indicates that there is at least one packet pending to be read from the Rx FIFO.
*Note: Accessible in both host and device modes.*

Bit 3 **SOF**: Start of frame
In host mode, the core sets this bit to indicate that an SOF (FS), or Keep-Alive (LS) is transmitted on the USB. The application must write a 1 to this bit to clear the interrupt.
In device mode, in the core sets this bit to indicate that an SOF token has been received on the USB. The application can read the OTG_DSTS register to get the current frame number. This interrupt is seen only when the core is operating in FS.
*Note: This register may return ‘1’ if read immediately after power on reset. If the register bit reads ‘1’ immediately after power on reset it does not indicate that an SOF has been sent (in case of host mode) or SOF has been received (in case of device mode). The read value of this interrupt is valid only after a valid connection between host and device is established. If the bit is set after power on reset the application can clear the bit.*
*Note: Accessible in both host and device modes.*
Bit 2 OTGINT: OTG interrupt
The core sets this bit to indicate an OTG protocol event. The application must read the OTG interrupt status (OTG_GOTGINT) register to determine the exact event that caused this interrupt. The application must clear the appropriate status bit in the OTG_GOTGINT register to clear this bit.

Note: Accessible in both host and device modes.

Bit 1 MMIS: Mode mismatch interrupt
The core sets this bit when the application is trying to access:
- A host mode register, when the core is operating in device mode
- A device mode register, when the core is operating in host mode

The register access is completed on the AHB with an OKAY response, but is ignored by the core internally and does not affect the operation of the core.

Note: Accessible in both host and device modes.

Bit 0 CMOD: Current mode of operation
Indicates the current mode.
0: Device mode
1: Host mode

Note: Accessible in both host and device modes.

57.14.7 OTG interrupt mask register (OTG_GINTMSK)

Address offset: 0x018
Reset value: 0x0000 0000

This register works with the core interrupt register to interrupt the application. When an interrupt bit is masked, the interrupt associated with that bit is not generated. However, the core interrupt (OTG_GINTSTS) register bit corresponding to that interrupt is still set.
Bit 31 **WUIM**: Resume/remote wake-up detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Accessible in both host and device modes.

Bit 30 **SRQIM**: Session request/new session detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Accessible in both host and device modes.

Bit 29 **DISCINT**: Disconnect detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Only accessible in host mode.

Bit 28 **CIDSCHGM**: Connector ID status change mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Accessible in both host and device modes.

Bit 27 **LPMINTM**: LPM interrupt mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Accessible in both host and device modes.

Bit 26 **PTXFEM**: Periodic Tx FIFO empty mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Only accessible in host mode.

Bit 25 **HCIM**: Host channels interrupt mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Only accessible in host mode.

Bit 24 **PRTIM**: Host port interrupt mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Only accessible in host mode.

Bit 23 **RSTDETM**: Reset detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt

>Note: Only accessible in device mode.

Bit 22 **FSUSPM**: Data fetch suspended mask
0: Masked interrupt
1: Unmasked interrupt

Only accessible in peripheral mode.
Bit 21 **IPXFRM**: Incomplete periodic transfer mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in host mode.

**IISOOxFRM**: Incomplete isochronous OUT transfer mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 20 **IISOIXFRM**: Incomplete isochronous IN transfer mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 19 **OEPINT**: OUT endpoints interrupt mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 18 **IEPINT**: IN endpoints interrupt mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bits 17:16 Reserved, must be kept at reset value.

Bit 15 **EOPFM**: End of periodic frame interrupt mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 14 **ISOODRPM**: Isochronous OUT packet dropped interrupt mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 13 **ENUMDNEM**: Enumeration done mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 12 **USBRST**: USB reset mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 11 **USBSUSPM**: USB suspend mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.

Bit 10 **ESUSPM**: Early suspend mask
0: Masked interrupt
1: Unmasked interrupt

*Note:* Only accessible in device mode.
Bits 9:8 Reserved, must be kept at reset value.

Bit 7 **GONAKEFFM**: Global OUT NAK effective mask
- 0: Masked interrupt
- 1: Unmasked interrupt
*Note: Only accessible in device mode.*

Bit 6 **GINAKEFFM**: Global non-periodic IN NAK effective mask
- 0: Masked interrupt
- 1: Unmasked interrupt
*Note: Only accessible in device mode.*

Bit 5 **NPTXFEM**: Non-periodic Tx FIFO empty mask
- 0: Masked interrupt
- 1: Unmasked interrupt
*Note: Only accessible in host mode.*

Bit 4 **RXFLVLM**: Receive FIFO non-empty mask
- 0: Masked interrupt
- 1: Unmasked interrupt
*Note: Accessible in both device and host modes.*

Bit 3 **SOFM**: Start of frame mask
- 0: Masked interrupt
- 1: Unmasked interrupt
*Note: Accessible in both device and host modes.*

Bit 2 **OTGINM**: OTG interrupt mask
- 0: Masked interrupt
- 1: Unmasked interrupt
*Note: Accessible in both device and host modes.*

Bit 1 **MMISM**: Mode mismatch interrupt mask
- 0: Masked interrupt
- 1: Unmasked interrupt
*Note: Accessible in both device and host modes.*

Bit 0 Reserved, must be kept at reset value.
57.14.8  OTG receive status debug read register (OTG_GRXSTSR)

Address offset for read: 0x01C
Reset value: 0x0000 0000

This description is for register OTG_GRXSTSR in Device mode.

A read to the receive status debug read register returns the contents of the top of the receive FIFO. The core ignores the receive status read when the receive FIFO is empty and returns a value of 0x0000 0000.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
</tr>
</tbody>
</table>

DPID[0]  BCNT[10:0]  EPNUM[3:0]

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r r r r r r r r r r r r</td>
</tr>
</tbody>
</table>

Bits 31:28  Reserved, must be kept at reset value.

Bit 27  **STSPHST**: Status phase start
Indicates the start of the status phase for a control write transfer. This bit is set along with the OUT transfer completed PKTSTS pattern.

Bits 26:25  Reserved, must be kept at reset value.

Bits 24:21  **FRMNUM[3:0]**: Frame number
This is the least significant 4 bits of the frame number in which the packet is received on the USB. This field is supported only when isochronous OUT endpoints are supported.

Bits 20:17  **PKTSTS[3:0]**: Packet status
Indicates the status of the received packet
0001: Global OUT NAK (triggers an interrupt)
0010: OUT data packet received
0011: OUT transfer completed (triggers an interrupt)
0100: SETUP transaction completed (triggers an interrupt)
0110: SETUP data packet received
Others: Reserved

Bits 16:15  **DPID[1:0]**: Data PID
Indicates the data PID of the received OUT data packet
00: DATA0
10: DATA1
01: DATA2
11: MDATA

Bits 14:4  **BCNT[10:0]**: Byte count
Indicates the byte count of the received data packet.

Bits 3:0  **EPNUM[3:0]**: Endpoint number
Indicates the endpoint number to which the current received packet belongs.
57.14.9  OTG receive status debug read [alternate] (OTG_GRXSTSR)

Address offset for read: 0x01C
Reset value: 0x0000 0000
This description is for register OTG_GRXSTSR in Host mode.
A read to the receive status debug read register returns the contents of the top of the receive FIFO.
The core ignores the receive status read when the receive FIFO is empty and returns a value of 0x0000 0000.

| Bit 31:21 | Reserved, must be kept at reset value. |
| Bit 20:17 | **PKTSTS[3:0]**: Packet status |
|           | Indicates the status of the received packet |
|           | 0010: IN data packet received |
|           | 0011: IN transfer completed (triggers an interrupt) |
|           | 0101: Data toggle error (triggers an interrupt) |
|           | 0111: Channel halted (triggers an interrupt) |
|           | Others: Reserved |
| Bit 16:15 | **DPID[1:0]**: Data PID |
|           | Indicates the data PID of the received packet |
|           | 00: DATA0 |
|           | 10: DATA1 |
|           | 01: DATA2 |
|           | 11: MDATA |
| Bit 14:4  | **BCNT[10:0]**: Byte count |
|           | Indicates the byte count of the received IN data packet. |
| Bit 3:0   | **CHNUM[3:0]**: Channel number |
|           | Indicates the channel number to which the current received packet belongs. |
57.14.10 OTG status read and pop registers (OTG_GRXSTSP)

Address offset for pop: 0x020
Reset value: 0x0000 0000

This description is for register OTG_GRXSTSP in Device mode.

Similarly to OTG_GRXSTSR (receive status debug read register) where a read returns the contents of the top of the receive FIFO, a read to OTG_GRXSTSP (receive status read and pop register) additionally pops the top data entry out of the Rx FIFO.

The core ignores the receive status pop/read when the receive FIFO is empty and returns a value of 0x0000 0000. The application must only pop the receive status FIFO when the receive FIFO non-empty bit of the core interrupt register (RXFLVL bit in OTG_GINTSTS) is asserted.

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|     |     |     |     | STSPHST |     |     |     |     |     |     |     |     |     |     |
|     |     |     |     | STSPHST |     |     |     |     |     |     |     |     |     |     |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r |

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 STSPHST: Status phase start
Indicates the start of the status phase for a control write transfer. This bit is set along with the OUT transfer completed PKTSTS pattern.

Bits 26:25 Reserved, must be kept at reset value.

Bits 24:21 FRMNUM[3:0]: Frame number
This is the least significant 4 bits of the frame number in which the packet is received on the USB. This field is supported only when isochronous OUT endpoints are supported.

Bits 20:17 PKTSTS[3:0]: Packet status
Indicates the status of the received packet
0001: Global OUT NAK (triggers an interrupt)
0010: OUT data packet received
0011: OUT transfer completed (triggers an interrupt)
0100: SETUP transaction completed (triggers an interrupt)
0110: SETUP data packet received
Others: Reserved
57.14.11 OTG status read and pop registers [alternate] (OTG_GRXSTSP)

Address offset for pop: 0x020
Reset value: 0x0000 0000

This description is for register OTG_GRXSTSP in Host mode.

Similarly to OTG_GRXSTSR (receive status debug read register) where a read returns the contents of the top of the receive FIFO, a read to OTG_GRXSTSP (receive status read and pop register) additionally pops the top data entry out of the Rx FIFO.

The core ignores the receive status pop/read when the receive FIFO is empty and returns a value of 0x0000 0000. The application must only pop the receive status FIFO when the receive FIFO non-empty bit of the core interrupt register (RXFLVL bit in OTG_GINTSTS) is asserted.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PKTSTS[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DPID</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>DPID</th>
<th>BCNT[10:0]</th>
<th>CHNUM[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:21 Reserved, must be kept at reset value.

Bits 20:17 PKTSTS[3:0]: Packet status
Indicates the status of the received packet
0010: IN data packet received
0011: IN transfer completed (triggers an interrupt)
0101: Data toggle error (triggers an interrupt)
0111: Channel halted (triggers an interrupt)
Others: Reserved
57.14.12 OTG receive FIFO size register (OTG_GRXFSIZ)

Address offset: 0x024
Reset value: 0x0000 0400

The application can program the RAM size that must be allocated to the Rx FIFO.

| Bits 31:16 | RXFD[15:0] | rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw |
| Bits 30:16 | Reserved, must be kept at reset value. |
| Bits 15:0  | RXFD[15:0]: Rx FIFO depth |
|           | This value is in terms of 32-bit words. |
|           | Maximum value is 1024 |
|           | Programmed values must respect the available FIFO memory allocation and must not exceed the power-on value. |

57.14.13 OTG host non-periodic transmit FIFO size register (OTG_HNPTXFSIZ)/Endpoint 0 Transmit FIFO size (OTG_DIEPTXF0)

Address offset: 0x028
Reset value: 0x0200 0200

| Bits 31:16 | NPTXFD/TX0FD[15:0] | rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw |
| Bits 15:0  | NPTXFD/TX0FD[15:0]: Transmit FIFO depth |
|           | This value is in terms of 32-bit words. |
|           | Maximum value is 1024 |
|           | Programmed values must respect the available FIFO memory allocation and must not exceed the power-on value. |
Host mode

Bits 31:16 **NPTXFDD[15:0]**: Non-periodic Tx FIFO depth
   
   This value is in terms of 32-bit words.
   
   Minimum value is 16
   
   Programmed values must respect the available FIFO memory allocation and must not exceed the power-on value.

Bits 15:0 **NPTXFSA[15:0]**: Non-periodic transmit RAM start address

   This field configures the memory start address for non-periodic transmit FIFO RAM.

Device mode

Bits 31:16 **TX0FD**: Endpoint 0 Tx FIFO depth

   This value is in terms of 32-bit words.
   
   Minimum value is 16
   
   Programmed values must respect the available FIFO memory allocation and must not exceed the power-on value.

Bits 15:0 **TX0FSA**: Endpoint 0 transmit RAM start address

   This field configures the memory start address for the endpoint 0 transmit FIFO RAM.

57.14.14 OTG non-periodic transmit FIFO/queue status register (OTG_HNPTXSTS)

   Address offset: 0x02C
   
   Reset value: 0x0008 0400

   **Note**: *In device mode, this register is not valid.*

   This read-only register contains the free space information for the non-periodic Tx FIFO and the non-periodic transmit request queue.
Bit 31 Reserved, must be kept at reset value.

Bits 30:24 **NPTXQTOP[6:0]**: Top of the non-periodic transmit request queue
Entry in the non-periodic Tx request queue that is currently being processed by the MAC.
Bits 30:27: Channel/endpoint number
Bits 26:25:
00: IN/OUT token
01: Zero-length transmit packet (device IN/host OUT)
11: Channel halt command
Bit 24: Terminate (last entry for selected channel/endpoint)

Bits 23:16 **NPTQXSAV[7:0]**: Non-periodic transmit request queue space available
Indicates the amount of free space available in the non-periodic transmit request queue.
This queue holds both IN and OUT requests.
0: Non-periodic transmit request queue is full
1: 1 location available
2: locations available
n: n locations available (0 ≤ n ≤ 8)
Others: Reserved

Bits 15:0 **NPTXFSAV[15:0]**: Non-periodic Tx FIFO space available
Indicates the amount of free space available in the non-periodic Tx FIFO.
Values are in terms of 32-bit words.
0: Non-periodic Tx FIFO is full
1: 1 word available
2: 2 words available
n: n words available (where 0 ≤ n ≤ 512)
Others: Reserved

57.14.15 OTG general core configuration register (OTG_GCCFG)

Address offset: 0x038
Reset value: 0x0000 XXXX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
Bits 31:22  Reserved, must be kept at reset value.

Bit 21  **VBDEN:** USB VBUS detection enable
        Enables VBUS sensing comparators to detect VBUS valid levels on the VBUS PAD for USB host and device operation. If HNP and/or SRP support is enabled, VBUS comparators are automatically enabled independently of VBDEN value.
        0 = VBUS detection disabled
        1 = VBUS detection enabled

Bit 20  **SDEN:** Secondary detection (SD) mode enable
        This bit is set by the software to put the BCD into SD mode. Only one detection mode (DCD, PD, SD or OFF) must be selected to work correctly.

Bit 19  **PDEN:** Primary detection (PD) mode enable
        This bit is set by the software to put the BCD into PD mode. Only one detection mode (DCD, PD, SD or OFF) must be selected to work correctly.

Bit 18  **DCDEN:** Data contact detection (DCD) mode enable
        This bit is set by the software to put the BCD into DCD mode. Only one detection mode (DCD, PD, SD or OFF) must be selected to work correctly.

Bit 17  **BCDEN:** Battery charging detector (BCD) enable
        This bit is set by the software to enable the BCD support within the USB device. When enabled, the USB PHY is fully controlled by BCD and cannot be used for normal communication. Once the BCD discovery is finished, the BCD must be placed in OFF mode by clearing this bit to '0' in order to allow the normal USB operation.

Bit 16  **PWRDWN:** Power down control of FS PHY
        Used to activate the FS PHY in transmission/reception. When reset, the PHY is kept in power-down. When set, the BCD function must be off (BCDEN=0).
        0 = USB FS PHY disabled
        1 = USB FS PHY enabled

Bits 15:4  Reserved, must be kept at reset value.

Bit 3  **PS2DET:** DM pull-up detection status
        This bit is active only during PD and gives the result of comparison between DM voltage level and VLGC threshold. In normal situation, the DM level must be below this threshold. If it is above, it means that the DM is externally pulled high. This can be caused by connection to a PS2 port (which pulls-up both DP and DM lines) or to some proprietary charger not following the BCD specification.
        0: Normal port detected (connected to SDP, CDP or DCP)
        1: PS2 port or proprietary charger detected

Bit 2  **SDET:** Secondary detection (SD) status
        This bit gives the result of SD.
        0: CDP detected
        1: DCP detected

Bit 1  **PDET:** Primary detection (PD) status
        This bit gives the result of PD.
        0: no BCD support detected (connected to SDP or proprietary device).
        1: BCD support detected (connected to CDP or DCP).

Bit 0  **DCDET:** Data contact detection (DCD) status
        This bit gives the result of DCD.
        0: data lines contact not detected
        1: data lines contact detected
### 57.14.16 OTG core ID register (OTG_CID)

Address offset: 0x03C  
Reset value: 0x0000 2300  
This is a register containing the Product ID as reset value.

<table>
<thead>
<tr>
<th>Bit 31:0</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RW</td>
<td>PRODUCT_ID[31:16]</td>
<td>0x0000 2300</td>
</tr>
</tbody>
</table>

#### Bits 31:0 PRODUCT_ID[31:0]: Product ID field  
Application-programmable ID field.

### 57.14.17 OTG core LPM configuration register (OTG_GLPMCFG)

Address offset: 0x54  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:29</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>RW</td>
<td>LPMRSCP[1:0]</td>
<td>0x0000 0000</td>
</tr>
</tbody>
</table>

#### Bits 31:29 Reserved, must be kept at reset value.

#### Bit 28 ENBESL: Enable best effort service latency  
This bit enables the BESL feature as defined in the LPM errata:  
0: The core works as described in the following document:  
   USB 2.0 Link Power Management Addendum Engineering Change Notice to the USB 2.0 specification, July 16, 2007  
1: The core works as described in the LPM Errata:  
   Errata for USB 2.0 ECN: Link Power Management (LPM) - 7/2007  
   Note: Only the updated behavior (described in LPM Errata) is considered in this document and so the ENBESL bit must be set to ‘1’ by application SW.

#### Bits 27:25 LPMRCPNTSTS[2:0]: LPM retry count status  
Number of LPM host retries still remaining to be transmitted for the current LPM sequence.  
Note: Accessible only in host mode.
Bit 24 **SNDLPM:** Send LPM transaction
When the application software sets this bit, an LPM transaction containing two tokens, EXT and LPM is sent. The hardware clears this bit once a valid response (STALL, NYET, or ACK) is received from the device or the core has finished transmitting the programmed number of LPM retries.  
*Note:* This bit must be set only when the host is connected to a local port.  
*Note:* Accessible only in host mode.

Bits 23:21 **LPMRCNT[2:0]:** LPM retry count
When the device gives an ERROR response, this is the number of additional LPM retries that the host performs until a valid device response (STALL, NYET, or ACK) is received.  
*Note:* Accessible only in host mode.

Bits 20:17 **LPMCHIDX[3:0]:** LPM Channel Index
The channel number on which the LPM transaction has to be applied while sending an LPM transaction to the local device. Based on the LPM channel index, the core automatically inserts the device address and endpoint number programmed in the corresponding channel into the LPM transaction.  
*Note:* Accessible only in host mode.

Bit 16 **L1RSMOK:** Sleep state resume OK
Indicates that the device or host can start resume from Sleep state. This bit is valid in LPM sleep (L1) state. It is set in sleep mode after a delay of 50 μs ($T_{L1Residency}$). This bit is reset when SLPSTS is 0.  
1: The application or host can start resume from Sleep state  
0: The application or host cannot start resume from Sleep state

Bit 15 **SLPSTS:** Port sleep status  
**Device mode:**
This bit is set as long as a Sleep condition is present on the USB bus. The core enters the Sleep state when an ACK response is sent to an LPM transaction and the $T_{L1TokenRetry}$ timer has expired. To stop the PHY clock, the application must set the STPPCLK bit in OTG_PCGCCTL, which asserts the PHY suspend input signal. The application must rely on SLPSTS and not ACK in LPMRSP to confirm transition into Sleep.  
The core comes out of Sleep:  
– When there is any activity on the USB line state  
– When the application writes to the RWUSIG bit in OTG_DCTL or when the application resets or soft-disconnects the device.  
**Host mode:**
The host transitions to Sleep (L1) state as a side-effect of a successful LPM transaction by the core to the local port with ACK response from the device. The read value of this bit reflects the current Sleep status of the port.  
The core clears this bit after:  
– The core detects a remote L1 wake-up signal,  
– The application sets the PRST bit or the PRES bit in the OTG_HPRT register, or  
– The application sets the L1Resume/ remote wake-up detected interrupt bit or disconnect detected interrupt bit in the core interrupt register (WKUPINT or DISCINT bit in OTG_GINTSTS, respectively).  
0: Core not in L1  
1: Core in L1
Bits 14:13  **LPMRSP[1:0]:** LPM response

**Device mode:**
The response of the core to LPM transaction received is reflected in these two bits.

**Host mode:**
Handshake response received from local device for LPM transaction
- 11: ACK
- 10: NYET
- 01: STALL
- 00: ERROR (No handshake response)

Bit 12  **L1DSEN:** L1 deep sleep enable
Enables suspending the PHY in L1 Sleep mode. For maximum power saving during L1 Sleep mode, this bit must be set to '1' by application SW in all the cases.

Bits 11:8  **BESLTHRS[3:0]:** BESL threshold

**Device mode:**
The core puts the PHY into deep low power mode in L1 when BESL value is greater than or equal to the value defined in this field BESL_Thres[3:0].

**Host mode:**
The core puts the PHY into deep low power mode in L1. BESLTHRS[3:0] specifies the time for which resume signaling is to be reflected by host (T_{L1HubDrvResume2}) on the USB bus when it detects device initiated resume.

BESLTHRS must not be programmed with a value greater than 1100b in host mode, because this exceeds maximum T_{L1HubDrvResume2}.

**Thres[3:0] host mode resume signaling time (μs):**
- 0000: 75
- 0001: 100
- 0010: 150
- 0011: 250
- 0100: 350
- 0101: 450
- 0110: 950
- All other values: reserved

Bit 7  **L1SSEN:** L1 Shallow Sleep enable
Enables suspending the PHY in L1 Sleep mode. For maximum power saving during L1 Sleep mode, this bit must be set to '1' by application SW in all the cases.

Bit 6  **REMWAKE:** bRemoteWake value

**Host mode:**
The value of remote wake up to be sent in the wIndex field of LPM transaction.

**Device mode (read-only):**
This field is updated with the received LPM token bRemoteWake bmAttribute when an ACK, NYET, or STALL response is sent to an LPM transaction.
Bits 5:2 **BESL[3:0]**: Best effort service latency

**Host mode:**
The value of BESL to be sent in an LPM transaction. This value is also used to initiate resume for a duration $T_{\text{LHubDrvResume1}}$ for host initiated resume.

**Device mode (read-only):**
This field is updated with the received LPM token BESL $\text{bmAttribute}$ when an ACK, NYET, or STALL response is sent to an LPM transaction.

$\text{BESL[3:0]}|T_{\text{BESL}}$ (μs)

<table>
<thead>
<tr>
<th>Value</th>
<th>Duration</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>125</td>
</tr>
<tr>
<td>0001</td>
<td>150</td>
</tr>
<tr>
<td>0010</td>
<td>200</td>
</tr>
<tr>
<td>0011</td>
<td>300</td>
</tr>
<tr>
<td>0100</td>
<td>400</td>
</tr>
<tr>
<td>0101</td>
<td>500</td>
</tr>
<tr>
<td>0110</td>
<td>1000</td>
</tr>
<tr>
<td>0111</td>
<td>2000</td>
</tr>
<tr>
<td>1000</td>
<td>3000</td>
</tr>
<tr>
<td>1001</td>
<td>4000</td>
</tr>
<tr>
<td>1010</td>
<td>5000</td>
</tr>
<tr>
<td>1011</td>
<td>6000</td>
</tr>
<tr>
<td>1100</td>
<td>7000</td>
</tr>
<tr>
<td>1101</td>
<td>8000</td>
</tr>
<tr>
<td>1110</td>
<td>9000</td>
</tr>
<tr>
<td>1111</td>
<td>10000</td>
</tr>
</tbody>
</table>

Bit 1 **LPMACK**: LPM token acknowledge enable
Handshake response to LPM token preprogrammed by device application software.

1: ACK

Even though ACK is preprogrammed, the core device responds with ACK only on successful LPM transaction. The LPM transaction is successful if:

- No PID/CRC5 errors in either EXT token or LPM token (else ERROR)
- Valid $\text{bLinkState} = 0001B$ (L1) received in LPM transaction (else STALL)
- No data pending in transmit queue (else NYET).

0: NYET

The preprogrammed software bit is over-ridden for response to LPM token when:

- The received $\text{bLinkState}$ is not L1 (STALL response), or
- An error is detected in either of the LPM token packets because of corruption (ERROR response).

*Note:* Accessible only in device mode.

Bit 0 **LPMEN**: LPM support enable

The application uses this bit to control the OTG_HS core LPM capabilities.

If the core operates as a non-LPM-capable host, it cannot request the connected device or hub to activate LPM mode.

If the core operates as a non-LPM-capable device, it cannot respond to any LPM transactions.

0: LPM capability is not enabled
1: LPM capability is enabled
57.14.18 OTG host periodic transmit FIFO size register
(OTG_HPTXFSIZ)

Address offset: 0x100
Reset value: 0x0400 0800

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>PTXFSIZ[15:0]: Host periodic Tx FIFO depth</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 15:0</td>
<td>PTXSA[15:0]: Host periodic Tx FIFO start address</td>
</tr>
</tbody>
</table>

This value is in terms of 32-bit words.
Minimum value is 16

57.14.19 OTG device IN endpoint transmit FIFO x size register
(OTG_DIEPTXFx)

Address offset: 0x104 + 0x04 * (x - 1), (x = 1 to 8)
Reset value: Block 1: 0x0200 0400
Reset value: Block 2: 0x0200 0600
Reset value: Block 3: 0x0200 0800
Reset value: Block 4: 0x0200 0A00
Reset value: Block 5: 0x0200 0C00
Reset value: Block 6: 0x0200 0E00
Reset value: Block 7: 0x0200 1000
Reset value: Block 8: 0x0200 1200

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>INEPTXFD[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 15:0</td>
<td>INEPTXSA[15:0]</td>
</tr>
</tbody>
</table>

This field configures the memory start address for periodic transmit FIFO RAM.
57.14.20 Host-mode registers

Bit values in the register descriptions are expressed in binary unless otherwise specified.

Host-mode registers affect the operation of the core in the host mode. Host mode registers must not be accessed in device mode, as the results are undefined. Host mode registers can be categorized as follows:

57.14.21 OTG host configuration register (OTG_HCFG)

Address offset: 0x400
Reset value: 0x0000 0000

This register configures the core after power-on. Do not make changes to this register after initializing the host.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>FSLSS</td>
<td>FSLSPCS[1:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:27 Reserved, must be kept at reset value.

Bit 26 PERSSCHEDENA: Enable periodic scheduling
Applicable in host scatter/gather DMA mode only. Enables periodic scheduling within the core. Initially, the bit is res and the core does not process any periodic channels. As soon as this bit is set, the core gets ready to start scheduling periodic channels and sets OTG_HCFG.PERSCHEDSTAT. The setting of PERSCHEDSTAT indicates the core has enabled periodic scheduling. Once PERSSCHEDENA is set, the application is not supposed to reset the bit unless PERSCHEDSTAT is set. As soon as this bit is reset, the core gets ready to stop scheduling periodic channels and resets HCFG. PerSchedStat. In non-Scatter/Gather DMA mode, this bit is reserved.

Bits 25:24 FRLSTEN[1:0]: Frame list entries
The value in the register specifies the number of entries in the Frame list. This field is valid only in Scatter/Gather DMA mode.
2'b00: Reserved
2'b01: 8 Entries
2'b10: 16 Entries
2'b11: 32 Entries In non-Scatter/Gather
Bit 23 **DESCDMA**: Enable scatter/gather DMA in host mode

The application can set this bit during initialization to enable the Scatter/Gather DMA operation. This bit must be modified only once after a reset. The following combinations are available for programming:

- OTG_GAHBCFG.DMAEN=0, OTG_HCFG.DESCDMA=0 => Slave mode
- OTG_GAHBCFG.DMAEN=0, OTG_HCFG.DESCDMA=1 => Invalid
- OTG_GAHBCFG.DMAEN=1, OTG_HCFG.DESCDMA=0 => Buffered DMA mode
- OTG_GAHBCFG.DMAEN=1, OTG_HCFG.DESCDMA=1 => Scatter/Gather DMA mode

Bits 22:3 Reserved, must be kept at reset value.

Bit 2 **FSLSS**: FS- and LS-only support

The application uses this bit to control the core’s enumeration speed. Using this bit, the application can make the core enumerate as an FS host, even if the connected device supports HS traffic. Do not make changes to this field after initial programming.

Bits 1:0 **FSLSPCS[1:0]**: FS/LS PHY clock select

- When the core is in FS host mode
  - 01: PHY clock is running at 48 MHz
  - Others: Reserved
- When the core is in LS host mode
  - 00: Reserved
  - 01: Select 48 MHz PHY clock frequency
  - 10: Select 6 MHz PHY clock frequency
  - 11: Reserved

*Note: The FSLSPCS must be set on a connection event according to the speed of the connected device (after changing this bit, a software reset must be performed).*

### 57.14.22 OTG host frame interval register (OTG_HFIR)

**Address offset**: 0x404

**Reset value**: 0x0000 EA60

This register stores the frame interval information for the current speed to which the OTG_HS controller has enumerated.
57.14.23 OTG host frame number/frame time remaining register (OTG_HFNUM)

Address offset: 0x408

Reset value: 0x0000 3FFF

This register indicates the current frame number. It also indicates the time remaining (in terms of the number of PHY clocks) in the current frame.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FTREM[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>FRNUM[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:16 FTREM[15:0]: Frame time remaining

Indicates the amount of time remaining in the current frame, in terms of PHY clocks. This field decrements on each PHY clock. When it reaches zero, this field is reloaded with the value in the Frame interval register and a new SOF is transmitted on the USB.

Bits 15:0 FRNUM[15:0]: Frame number

This field increments when a new SOF is transmitted on the USB, and is cleared to 0 when it reaches 0x3FFF.
57.14.24 OTG_Host periodic transmit FIFO/queue status register
(OTG_HPTXSTS)

Address offset: 0x410
Reset value: 0x0008 0100

This read-only register contains the free space information for the periodic Tx FIFO and the periodic transmit request queue.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td><strong>PTXQTOP[7:0]</strong>: Top of the periodic transmit request queue</td>
</tr>
<tr>
<td></td>
<td>This indicates the entry in the periodic Tx request queue that is currently being processed by the MAC.</td>
</tr>
<tr>
<td>23:16</td>
<td><strong>PTXQSAV[7:0]</strong>: Periodic transmit request queue space available</td>
</tr>
<tr>
<td></td>
<td>Indicates the number of free locations available to be written in the periodic transmit request queue. This queue holds both IN and OUT requests.</td>
</tr>
<tr>
<td>15:0</td>
<td><strong>PTXFSAVL[15:0]</strong>: Periodic transmit data FIFO space available</td>
</tr>
<tr>
<td></td>
<td>Indicates the number of free locations available to be written to in the periodic Tx FIFO. Values are in terms of 32-bit words</td>
</tr>
</tbody>
</table>

Bits 31:24 **PTXQTOP[7:0]**:
Top of the periodic transmit request queue
This indicates the entry in the periodic Tx request queue that is currently being processed by the MAC.
This register is used for debugging.
Bit 31: Odd/Even frame
0: send in even frame
1: send in odd frame
Bits 30:27: Channel/endpoint number
Bits 26:25: Type
00: IN/OUT
01: Zero-length packet
11: Disable channel command
Bit 24: Terminate (last entry for the selected channel/endpoint)

Bits 23:16 **PTXQSAV[7:0]**: Periodic transmit request queue space available
Indicates the number of free locations available to be written in the periodic transmit request queue. This queue holds both IN and OUT requests.
00: Periodic transmit request queue is full
01: 1 location available
10: 2 locations available
bxn: n locations available (0 ≤ n ≤ 8)
Others: Reserved

Bits 15:0 **PTXFSAVL[15:0]**: Periodic transmit data FIFO space available
Indicates the number of free locations available to be written to in the periodic Tx FIFO.
Values are in terms of 32-bit words
0000: Periodic Tx FIFO is full
0001: 1 word available
0010: 2 words available
bxn: n words available (where 0 ≤ n ≤ PTXFD)
Others: Reserved
### 57.14.25  OTG host all channels interrupt register (OTG_HAINT)

Address offset: 0x414  
Reset value: 0x0000 0000

When a significant event occurs on a channel, the host all channels interrupt register interrupts the application using the host channels interrupt bit of the core interrupt register (HCINT bit in OTG_GINTSTS). This is shown in Figure 758. There is one interrupt bit per channel, up to a maximum of 16 bits. Bits in this register are set and cleared when the application sets and clears bits in the corresponding host channel-x interrupt register.

<table>
<thead>
<tr>
<th>Channel 15</th>
<th>Channel 14</th>
<th>Channel 13</th>
<th>Channel 12</th>
<th>Channel 11</th>
<th>Channel 10</th>
<th>Channel 9</th>
<th>Channel 8</th>
<th>Channel 7</th>
<th>Channel 6</th>
<th>Channel 5</th>
<th>Channel 4</th>
<th>Channel 3</th>
<th>Channel 2</th>
<th>Channel 1</th>
<th>Channel 0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

HAINT[15:0]

|             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **HAINT[15:0]:** Channel interrupts
One bit per channel: Bit 0 for Channel 0, bit 15 for Channel 15

### 57.14.26  OTG host all channels interrupt mask register (OTG_HAINTMSK)

Address offset: 0x418  
Reset value: 0x0000 0000

The host all channel interrupt mask register works with the host all channel interrupt register to interrupt the application when an event occurs on a channel. There is one interrupt mask bit per channel, up to a maximum of 16 bits.

<table>
<thead>
<tr>
<th>Channel 15</th>
<th>Channel 14</th>
<th>Channel 13</th>
<th>Channel 12</th>
<th>Channel 11</th>
<th>Channel 10</th>
<th>Channel 9</th>
<th>Channel 8</th>
<th>Channel 7</th>
<th>Channel 6</th>
<th>Channel 5</th>
<th>Channel 4</th>
<th>Channel 3</th>
<th>Channel 2</th>
<th>Channel 1</th>
<th>Channel 0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

HAINTM[15:0]

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **HAINTM[15:0]:** Channel interrupt mask
0: Masked interrupt
1: Unmasked interrupt
One bit per channel: Bit 0 for channel 0, bit 15 for channel 15
57.14.27 OTG host frame list base address register (OTG_HFLBADDR)

Address offset: 0x41C
Reset value: 0x0000 0000

This register holds the starting address of the frame list information (scatter/gather mode).

57.14.28 OTG host port control and status register (OTG_HPRT)

Address offset: 0x440
Reset value: 0x0000 0000

This register is available only in host mode. Currently, the OTG host supports only one port.

A single register holds USB port-related information such as USB reset, enable, suspend, resume, connect status, and test mode for each port. It is shown in Figure 758. The rc_w1 bits in this register can trigger an interrupt to the application through the host port interrupt bit of the core interrupt register (HPRTINT bit in OTG_GINTSTS). On a port interrupt, the application must read this register and clear the bit that caused the interrupt. For the rc_w1 bits, the application must write a 1 to the bit to clear the interrupt.
USB on-the-go high-speed (OTG_HS)

Bits 31:19 Reserved, must be kept at reset value.

Bits 18:17 **PSPD[1:0]:** Port speed
Indicates the speed of the device attached to this port.
- 01: Full speed
- 10: Low speed
- 11: Reserved
- 00: High speed

Bits 16:13 **PTCTL[3:0]:** Port test control
The application writes a nonzero value to this field to put the port into a Test mode, and the corresponding pattern is signaled on the port.
- 0000: Test mode disabled
- 0001: Test_J mode
- 0010: Test_K mode
- 0011: Test_SE0_NAK mode
- 0100: Test_Packet mode
- 0101: Test_Force_Enable
- Others: Reserved

Bit 12 **PPWR:** Port power
The application uses this field to control power to this port, and the core clears this bit on an overcurrent condition.
- 0: Power off
- 1: Power on

Bits 11:10 **PLSTS[1:0]:** Port line status
Indicates the current logic level USB data lines
- Bit 10: Logic level of OTG_DP
- Bit 11: Logic level of OTG_DM

Bit 9 Reserved, must be kept at reset value.

Bit 8 **PRST:** Port reset
When the application sets this bit, a reset sequence is started on this port. The application must time the reset period and clear this bit after the reset sequence is complete.
- 0: Port not in reset
- 1: Port in reset
The application must leave this bit set for a minimum duration of at least 10 ms to start a reset on the port. The application can leave it set for another 10 ms in addition to the required minimum duration, before clearing the bit, even though there is no maximum limit set by the USB standard.
- High speed: 50 ms
- Full speed/Low speed: 10 ms

Bit 7 **PSUSP:** Port suspend
The application sets this bit to put this port in suspend mode. The core only stops sending SOFs when this is set. To stop the PHY clock, the application must set the port clock stop bit, which asserts the suspend input pin of the PHY.
The read value of this bit reflects the current suspend status of the port. This bit is cleared by the core after a remote wake-up signal is detected or the application sets the port reset bit or port resume bit in this register or the resume/remote wake-up detected interrupt bit or disconnect detected interrupt bit in the core interrupt register (WKUPINT or DISCINT in OTG_GINTSTS, respectively).
- 0: Port not in suspend mode
- 1: Port in suspend mode
Bit 6 **PRES:** Port resume
The application sets this bit to drive resume signaling on the port. The core continues to drive the resume signal until the application clears this bit.
If the core detects a USB remote wake-up sequence, as indicated by the port resume/remote wake-up detected interrupt bit of the core interrupt register (WKUPINT bit in OTG_GINTSTS), the core starts driving resume signaling without application intervention and clears this bit when it detects a disconnect condition. The read value of this bit indicates whether the core is currently driving resume signaling.
0: No resume driven
1: Resume driven

When LPM is enabled and the core is in L1 state, the behavior of this bit is as follow:
1. The application sets this bit to drive resume signaling on the port.
2. The core continues to drive the resume signal until a predetermined time specified in BESLTHRS[3:0] field of OTG_GLMCFG register.
3. If the core detects a USB remote wake-up sequence, as indicated by the port L1Resume/Remote L1Wakeup detected interrupt bit of the core interrupt register (WKUPINT in OTG_GINTSTS), the core starts driving resume signaling without application intervention and clears this bit at the end of resume. This bit can be set or cleared by both the core and the application. This bit is cleared by the core even if there is no device connected to the host.

Bit 5 **POCCHNG:** Port overcurrent change
The core sets this bit when the status of the port overcurrent active bit (bit 4) in this register changes.

Bit 4 **POCA:** Port overcurrent active
Indicates the overcurrent condition of the port.
0: No overcurrent condition
1: Overcurrent condition

Bit 3 **PENCHNG:** Port enable/disable change
The core sets this bit when the status of the port enable bit 2 in this register changes.

Bit 2 **PENA:** Port enable
A port is enabled only by the core after a reset sequence, and is disabled by an overcurrent condition, a disconnect condition, or by the application clearing this bit. The application cannot set this bit by a register write. It can only clear it to disable the port. This bit does not trigger any interrupt to the application.
0: Port disabled
1: Port enabled

Bit 1 **PCDET:** Port connect detected
The core sets this bit when a device connection is detected to trigger an interrupt to the application using the host port interrupt bit in the core interrupt register (HPRTINT bit in OTG_GINTSTS). The application must write a 1 to this bit to clear the interrupt.

Bit 0 **PCSTS:** Port connect status
0: No device is attached to the port
1: A device is attached to the port
57.14.29 OTG host channel x characteristics register (OTG_HCCHARx)

Address offset: 0x500 + 0x20 * x, (x = 0 to 15)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>CHENA</td>
<td>Channel enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When Scatter/Gather mode is enabled:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1'b0: Indicates that the descriptor structure is not yet ready</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1'b1: Indicates that the descriptor structure and data buffer with data is setup and this channel can access the descriptor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When Scatter/Gather mode is disabled: This field is set by the application and cleared by the OTG host.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: Channel disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: Channel enabled</td>
</tr>
<tr>
<td>30</td>
<td>CHDIS</td>
<td>Channel disable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The application sets this bit to stop transmitting/receiving data on a channel, even before the transfer for that channel is complete.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The application must wait for the Channel disabled interrupt before treating the channel as disabled.</td>
</tr>
<tr>
<td>29</td>
<td>ODDFRM</td>
<td>Odd frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This field is set (reset) by the application to indicate that the OTG host must perform a transfer in an odd frame. This field is applicable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>for only periodic (isochronous and interrupt) transactions.</td>
</tr>
<tr>
<td>28:22</td>
<td>DAD[6:0]</td>
<td>Device address</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This field selects the specific device serving as the data source or sink.</td>
</tr>
<tr>
<td>21:20</td>
<td>MCNT[1:0]</td>
<td>Multicount</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This field indicates to the host the number of transactions that must be executed per frame for this periodic endpoint. For non-periodic</td>
</tr>
<tr>
<td></td>
<td></td>
<td>transfers, this field is not used</td>
</tr>
<tr>
<td></td>
<td></td>
<td>00: Reserved. This field yields undefined results</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01: 1 transaction</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10: 2 transactions per frame to be issued for this endpoint</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11: 3 transactions per frame to be issued for this endpoint</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Note: This field must be set to at least 01.</td>
</tr>
<tr>
<td>19:18</td>
<td>EPTYP[1:0]</td>
<td>Endpoint type</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Indicates the transfer type selected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>00: Control</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01: Isochronous</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10: Bulk</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11: Interrupt</td>
</tr>
</tbody>
</table>

2662/3353 RM0433 Rev 8
Bit 17 LSDEV: Low-speed device
   This field is set by the application to indicate that this channel is communicating to a low-speed device.

Bit 16 Reserved, must be kept at reset value.

Bit 15 EDPIDR: Endpoint direction
   Indicates whether the transaction is IN or OUT.
   0: OUT
   1: IN

Bits 14:11 EPNUM[3:0]: Endpoint number
   Indicates the endpoint number on the device serving as the data source or sink.

Bits 10:0 MPSIZ[10:0]: Maximum packet size
   Indicates the maximum packet size of the associated endpoint.

57.14.30 OTG host channel x split control register (OTG_HCSPLTX)

Address offset: 0x504 + 0x20 * x, (x = 0 to 15)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>SPLITEN: Split enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>The application sets this bit to indicate that this channel is enabled to perform split transactions.</td>
</tr>
</tbody>
</table>

| Bit 30:17 | Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bit 16</th>
<th>COMPLSPLT: Do complete split</th>
</tr>
</thead>
<tbody>
<tr>
<td>The application sets this bit to request the OTG host to perform a complete split transaction.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:14</th>
<th>XACTPOS[1:0]: Transaction position</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field is used to determine whether to send all, first, middle, or last payloads with each OUT transaction.</td>
<td></td>
</tr>
<tr>
<td>11: All. This is the entire data payload of this transaction (which is less than or equal to 188 bytes)</td>
<td></td>
</tr>
<tr>
<td>10: Begin. This is the first data payload of this transaction (which is larger than 188 bytes)</td>
<td></td>
</tr>
<tr>
<td>00: Mid. This is the middle payload of this transaction (which is larger than 188 bytes)</td>
<td></td>
</tr>
<tr>
<td>01: End. This is the last payload of this transaction (which is larger than 188 bytes)</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 13:7</th>
<th>HUBADDR[6:0]: Hub address</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field holds the device address of the transaction translator’s hub.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 6:0</th>
<th>PRTADDR[6:0]: Port address</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field is the port number of the recipient transaction translator.</td>
<td></td>
</tr>
</tbody>
</table>
57.14.31 OTG host channel x interrupt register (OTG_HCINTx)

Address offset: 0x508 + 0x20 * x, (x = 0 to 15)

Reset value: 0x0000 0000

This register indicates the status of a channel with respect to USB- and AHB-related events. It is shown in Figure 758. The application must read this register when the host channels interrupt bit in the core interrupt register (HCINT bit in OTG_GINTSTS) is set. Before the application can read this register, it must first read the host all channels interrupt (OTG_HAINT) register to get the exact channel number for the host channel-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_HAINT and OTG_GINTSTS registers.

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 DESCLSTROLL: Descriptor rollover interrupt.
This bit is valid only when Scatter/Gather DMA mode is enabled. The core sets this bit when the corresponding channel descriptor list rolls over. For non Scatter/Gather DMA mode, this bit is reserved.

Bit 12 XCSXACTERR: Excessive transaction error.
This bit is valid only when Scatter/Gather DMA mode is enabled. The core sets this bit when 3 consecutive transaction errors occurred on the USB bus. XCS_XACT_ERR is not generated for isochronous channels. For non Scatter/Gather DMA mode, this bit is reserved.

Bit 11 BNA: Buffer not available interrupt.
This bit is valid only when Scatter/Gather DMA mode is enabled. The core generates this interrupt when the descriptor accessed is not ready for the core to process. BNA interrupt is not generated for isochronous channels. For non Scatter/Gather DMA mode, this bit is reserved.

Bit 10 DTERR: Data toggle error. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.

Bit 9 FRMOR: Frame overrun. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.

Bit 8 BBERR: Babble error. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.

Bit 7 TXERR: Transaction error. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
Indicates one of the following errors occurred on the USB.
CRC check failure
Timeout
Bit stuff error
False EOP
Bit 6 **NYET:** Not yet ready response received interrupt. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.

Bit 5 **ACK:** ACK response received/transmitted interrupt. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.

Bit 4 **NAK:** NAK response received interrupt. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.

Bit 3 **STALL:** STALL response received interrupt. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.

Bit 2 **AHBERR:** AHB error
   
   This error is generated only in Internal DMA mode when an AHB error occurs during an AHB read/write operation. The application can read the corresponding DMA channel address register to get the error address.

Bit 1 **CHH:** Channel halted.

   In non scatter/gather DMA mode indicates the transfer completed abnormally either because of any USB transaction error or in response to disable request by the application.
   
   In scatter/gather DMA mode, this indicates that transfer completed due to any of the following:
   - EOL being set in descriptor
   - AHB error
   - Excessive transaction errors
   - In response to disable request by the application
   - Babble
   - Stall

Bit 0 **XFRC:** Transfer completed.

   Transfer completed normally without any errors.

### 57.14.32 **OTG host channel x interrupt mask register (OTG_HCINTMSKx)**

Address offset: 0x50C + 0x20 * x, (x = 0 to 15)

Reset value: 0x0000 0000

This register reflects the mask for each channel status described in the previous section.
Bits 31:14  Reserved, must be kept at reset value.

Bit 13  **DESCLSTROLLMSK**: Descriptor rollover interrupt mask register.
        This bit is valid only when Scatter/Gather DMA mode is enabled.
        In non Scatter/Gather DMA mode, this bit is reserved.

Bit 12  Reserved, must be kept at reset value.

Bit 11  **BNAMSK**: Buffer not available interrupt mask register.
        This bit is valid only when Scatter/Gather DMA mode is enabled.
        In non Scatter/Gather DMA mode, this bit is reserved.

Bit 10  **DTERM**: Data toggle error mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt

Bit 9  **FRMORM**: Frame overrun mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt

Bit 8  **BBERRM**: Babble error mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt

Bit 7  **TXERRM**: Transaction error mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt

Bit 6  **NYET**: response received interrupt mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt

Bit 5  **ACKM**: ACK response received/transmitted interrupt mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt

Bit 4  **NAKM**: NAK response received interrupt mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt

Bit 3  **STALLM**: STALL response received interrupt mask. In Scatter/Gather DMA mode, the interrupt due to this bit is masked.
        0: Masked interrupt
        1: Unmasked interrupt
Bit 2 **AHBERRM**: AHB error. In scatter/gather DMA mode for host, interrupts will not be generated due to the corresponding bits set in OTG_HCINTx.

- 0: Masked interrupt
- 1: Unmasked interrupt

Bit 1 **CHHM**: Channel halted mask

- 0: Masked interrupt
- 1: Unmasked interrupt

Bit 0 **XFRCM**: Transfer completed mask

- 0: Masked interrupt
- 1: Unmasked interrupt

### 57.14.33 OTG host channel x transfer size register (OTG_HCTSIZx)

Address offset: 0x510 + 0x20 * x, (x = 0 to 15)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30-29</th>
<th>Bit 28-19</th>
<th>Bit 18-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>XFRSIZ[15:0]</td>
</tr>
</tbody>
</table>

Bit 31 **DOPNG**: Do Ping

This bit is used only for OUT transfers. Setting this field to 1 directs the host to do PING protocol.

*Note:* Do not set this bit for IN transfers. If this bit is set for IN transfers, it disables the channel.

Bits 30:29 **DPID[1:0]**: Data PID

The application programs this field with the type of PID to use for the initial transaction. The host maintains this field for the rest of the transfer.

- 00: DATA0
- 01: DATA2
- 10: DATA1
- 11: SETUP (control) / MDATA (non-control)

Bits 28:19 **PKTCNT[9:0]**: Packet count

This field is programmed by the application with the expected number of packets to be transmitted (OUT) or received (IN).

The host decrements this count on every successful transmission or reception of an OUT/IN packet. Once this count reaches zero, the application is interrupted to indicate normal completion.

Bits 18:0 **XFRSIZ[18:0]**: Transfer size

For an OUT, this field is the number of data bytes the host sends during the transfer.

For an IN, this field is the buffer size that the application has reserved for the transfer. The application is expected to program this field as an integer multiple of the maximum packet size for IN transactions (periodic and non-periodic).
### 57.14.34 OTG host channel x transfer size register (OTG_HCTSIZSGx)

Address offset: 0x510 + 0x20 * x, (x = 0 to 15)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30-29</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DOPNG</strong>: Do Ping</td>
<td></td>
<td>This bit is used only for OUT transfers. Setting this field to 1 directs the host to do PING protocol. <em>Note:</em> <em>Do not set this bit for IN transfers. If this bit is set for IN transfers, it disables the channel.</em></td>
</tr>
<tr>
<td><strong>PID[1:0]</strong>: Pid</td>
<td></td>
<td>The application programs this field with the type of PID to use for the initial transaction. The host maintains this field for the rest of the transfer. 00: DATA0 01: DATA2 10: DATA1 11: MDATA (non-control) / SETUP (control)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Read</th>
<th>Write</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>DOPNG</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>PID[1:0]</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Read</th>
<th>Write</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>NTD[7:0]</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>14</td>
<td>SCHED_INFO[7:0]</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>13</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>12</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>11</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>9</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>7</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 28:16  Reserved, must be kept at reset value.

Bits 15:8  NTD[7:0]: Number of transfer descriptors

Non isochronous: this value is in terms of number of descriptors. The maximum number of descriptor that can be present in the list is 64. The values can be from 0 to 63.

0: 1 descriptor
1: 2 descriptors
...
63: 64 descriptors
Others: Reserved

This field indicates the total number of descriptors present in that list. The core will wrap around after servicing NTD number of descriptors for that list.

Isochronous: this field indicates the number of descriptors present in that list.
The possible values for FS are:
1: 2 descriptors
3: 4 descriptors
7: 8 descriptors
15: 16 descriptors
31: 32 descriptors
63: 64: descriptors
Others: Reserved

The possible values for HS are:
7: 8 descriptors
15: 16 descriptors
31: 32 descriptors
63: 64 descriptors
127: 128 descriptors
255: 256 descriptors
Others: Reserved

Bits 7:0  SCHED_INFO[7:0]: Schedule information
Every bit in this 8 bit register indicates scheduling for that microframe. Bit 0 indicates scheduling for 1st microframe and bit 7 indicates scheduling for 8th microframe in that frame. A value of 0b11111111 indicates that the corresponding interrupt channel is scheduled to issue a token every microframe in that frame. A value of 0b10101010 indicates that the corresponding interrupt channel is scheduled to issue a token every alternate microframe starting with second microframe. Note that this field is applicable only for periodic (isochronous and interrupt) channels.
57.14.35  OTG host channel x DMA address register in buffer DMA [alternate]  
(OTG_HCDMAx)  
Address offset: 0x514 + 0x20 * x, (x = 0 to 15)  
Reset value: 0x0000 0000

Bits 31:0 DMAADDR[31:0]: DMA address
This field holds the start address in the external memory from which the data for the endpoint must be fetched or to which it must be stored. This register is incremented on every AHB transaction.

57.14.36  OTG host channel x DMA address register in scatter/gather DMA [alternate]  (OTG_HCDMASGx)  
Address offset: 0x514 + 0x20 * x, (x = 0 to 15)  
Reset value: 0x0000 0000
Bits 31:3  **DMASG[31:3]**: DMA scatter/gather information

The DMASG information is composed of two parts DMASG_ADDR = DMASG[31:N] and DMASG_CTD = DMASG[N-1:3].

Non-isochronous case (N = 9):

The DMASG_ADDR field holds the start address of the 512 bytes page. The first descriptor in the list should be located in this address. The first descriptor may be or may not be ready. The core starts processing the list from the CTD value.

The DMASG_CTD field holds a value in terms of number of descriptors. The values can be from 0 (1 descriptor) to 63 (64 descriptors). This field indicates the current descriptor processed in the list. This field is updated both by application and the core. For example, if the application enables the channel after programming CTD = 5, then the core will start processing the 6th descriptor. The address is obtained by adding a value of 8 * 5 = 40 bytes (decimal) to DMAAddr.

Isochronous case (N=4 to 11):

The DMASG_ADDR field holds the address of the 2^*(NTD+1) bytes of locations in which the isochronous descriptors are present where N is based on NTD as per the following table:

<table>
<thead>
<tr>
<th>HS ISOC; NTD</th>
<th>N</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>63</td>
<td>9</td>
</tr>
<tr>
<td>127</td>
<td>10</td>
</tr>
<tr>
<td>255</td>
<td>11</td>
</tr>
<tr>
<td>FS ISOC; NTD</td>
<td>N</td>
</tr>
<tr>
<td>1</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>5</td>
</tr>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>15</td>
<td>7</td>
</tr>
<tr>
<td>31</td>
<td>8</td>
</tr>
<tr>
<td>63</td>
<td>9</td>
</tr>
</tbody>
</table>

The DMASG_CTD field is based on the current frame/(micro)frame value. Need to be set to zero by application.

Bits 2:0  Reserved, must be kept at reset value.

#### 57.14.37  OTG host channel-n DMA address buffer register (OTG_HCDMABx)

Address offset: 0x51C + 0x20 * x, (x = 0 to 15)

Reset value: 0x0000 0000 (0x0000 0000)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:0  **HCDMAB[31:0]**: DMA address

This register holds the current buffer address (scatter/gather mode).
57.14.38 Device-mode registers

These registers must be programmed every time the core changes to device mode

57.14.39 OTG device configuration register (OTG_DCFG)

Address offset: 0x800

Reset value: 0x0220 0000

This register configures the core in device mode after power-on or after certain control commands or enumeration. Do not make changes to this register after initial programming.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:24 PERSCHIVL[1:0]: Periodic schedule interval

This field specifies the amount of time the Internal DMA engine must allocate for fetching periodic IN endpoint data. Based on the number of periodic endpoints, this value must be specified as 25, 50 or 75% of the (micro) frame.

- When any periodic endpoints are active, the internal DMA engine allocates the specified amount of time in fetching periodic IN endpoint data
- When no periodic endpoint is active, then the internal DMA engine services nonperiodic endpoints, ignoring this field
- After the specified time within a (micro) frame, the DMA switches to fetching nonperiodic endpoints

00: 25% of (micro)frame
01: 50% of (micro)frame
10: 75% of (micro)frame
11: Reserved

Note: Periodic Scheduling Interval (PERSCHIVL) must be programmed for Scatter/Gather DMA mode.

Bit 23 DESCDMA: Enable scatter/gather DMA in device mode

The application can set this bit during initialization to enable the Scatter/Gather DMA operation. This bit must be modified only once after a reset. The following combinations are available for programming:

OTG_GAHBCFG.DMAEN=0,OTG_DCFG.DESCDMA=0 => Slave mode
OTG_GAHBCFG.DMAEN=0,OTG_DCFG.DESCDMA=1 => Invalid
OTG_GAHBCFG.DMAEN=1,OTG_DCFG.DESCDMA=0 => Buffer DMA mode
OTG_GAHBCFG.DMAEN=1,OTG_DCFG.DESCDMA=1 => Scatter/Gather DMA mode

Bits 22:16 Reserved, must be kept at reset value.
Bit 15 **ERRATIM**: Erratic error interrupt mask
   1: Mask early suspend interrupt on erratic error
   0: Early suspend interrupt is generated on erratic error

Bit 14 **XCVRDLY**: Transceiver delay
   Enables or disables delay in ULPI timing during device chirp.
   0: Disable delay (use default timing)
   1: Enable delay to default timing, necessary for some ULPI PHYs

Bit 13 Reserved, must be kept at reset value.

Bits 12:11 **PFIVL[1:0]**: Periodic frame interval
   Indicates the time within a frame at which the application must be notified using the end of periodic frame interrupt. This can be used to determine if all the isochronous traffic for that frame is complete.
   00: 80% of the frame interval
   01: 85% of the frame interval
   10: 90% of the frame interval
   11: 95% of the frame interval

Bits 10:4 **DAD[6:0]**: Device address
   The application must program this field after every SetAddress control command.
   Bit 3 Reserved, must be kept at reset value.

Bit 2 **NZLSOH**: Non-zero-length status OUT handshake
   The application can use this field to select the handshake the core sends on receiving a nonzero-length data packet during the OUT transaction of a control transfer’s status stage.
   1: Send a STALL handshake on a nonzero-length status OUT transaction and do not send the received OUT packet to the application.
   0: Send the received OUT packet to the application (zero-length or nonzero-length) and send a handshake based on the NAK and STALL bits for the endpoint in the device endpoint control register.

Bits 1:0 **DSDP[1:0]**: Device speed
   Indicates the speed at which the application requires the core to enumerate, or the maximum speed the application can support. However, the actual bus speed is determined only after the chirp sequence is completed, and is based on the speed of the USB host to which the core is connected.
   00: High speed
   01: Full speed using HS
   10: Reserved
   11: Full speed using internal FS PHY
57.14.40 OTG device control register (OTG_DCTL)

Address offset: 0x804
Reset value: 0x0000 0002

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>r</td>
<td>r</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:19 Reserved, must be kept at reset value.

Bit 18 DSBESELRACT: Deep sleep BESL reject
Core rejects LPM request with BESL value greater than BESL threshold programmed. NYET response is sent for LPM tokens with BESL value greater than BESL threshold. By default, the deep sleep BESL reject feature is disabled.

Bit 17 ENCONTONBNA: Enable continue on BNA
This bit enables the core to continue on BNA for Bulk OUT and INTR OUT endpoints. With this feature enabled, when a Bulk OUT or INTR OUT endpoint receives a BNA interrupt the core starts processing the descriptor that caused the BNA interrupt after the endpoint re-enables the endpoint.
0: After receiving BNA interrupt, the core disables the endpoint. When the endpoint is re-enabled by the application, the core starts processing from the DOEPDMA descriptor.
1: After receiving BNA interrupt, the core disables the endpoint. When the endpoint is re-enabled by the application, the core starts processing from the descriptor that received the BNA interrupt. It is a one-time programmable after reset bit like any other OTG_DCTL register bit.

Bits 16:12 Reserved, must be kept at reset value.

Bit 11 POPRDONE: Power-on programming done
The application uses this bit to indicate that register programming is completed after a wake-up from power down mode.

Bit 10 CGONAK: Clear global OUT NAK
Writing 1 to this field clears the Global OUT NAK.

Bit 9 SGOAK: Set global OUT NAK
Writing 1 to this field sets the Global OUT NAK. The application uses this bit to send a NAK handshake on all OUT endpoints. The application must set the this bit only after making sure that the Global OUT NAK effective bit in the core interrupt register (GONAKEFF bit in OTG_GINTSTS) is cleared.

Bit 8 CGINAK: Clear global IN NAK
Writing 1 to this field clears the Global IN NAK.

Bit 7 SGINAK: Set global IN NAK
Writing 1 to this field sets the Global non-periodic IN NAK. The application uses this bit to send a NAK handshake on all non-periodic IN endpoints. The application must set this bit only after making sure that the Global IN NAK effective bit in the core interrupt register (GINAKEFF bit in OTG_GINTSTS) is cleared.
Bits 6:4  **TCTL[2:0]:** Test control
000: Test mode disabled
001: Test_J mode
010: Test_K mode
011: Test_SE0_NAK mode
100: Test_Packet mode
101: Test_Force_Enable
Others: Reserved

Bit 3  **GONSTS:** Global OUT NAK status
0: A handshake is sent based on the FIFO status and the NAK and STALL bit settings.
1: No data is written to the Rx FIFO, irrespective of space availability. Sends a NAK handshake on all packets, except on SETUP transactions. All isochronous OUT packets are dropped.

Bit 2  **GINSTS:** Global IN NAK status
0: A handshake is sent out based on the data availability in the transmit FIFO.
1: A NAK handshake is sent out on all non-periodic IN endpoints, irrespective of the data availability in the transmit FIFO.

Bit 1  **SDIS:** Soft disconnect
The application uses this bit to signal the USB OTG core to perform a soft disconnect. As long as this bit is set, the host does not see that the device is connected, and the device does not receive signals on the USB. The core stays in the disconnected state until the application clears this bit.
0: Normal operation. When this bit is cleared after a soft disconnect, the core generates a device connect event to the USB host. When the device is reconnected, the USB host restarts device enumeration.
1: The core generates a device disconnect event to the USB host.

Bit 0  **RWUSIG:** Remote wake-up signaling
When the application sets this bit, the core initiates remote signaling to wake up the USB host. The application must set this bit to instruct the core to exit the suspend state. As specified in the USB 2.0 specification, the application must clear this bit 1 ms to 15 ms after setting it.

If LPM is enabled and the core is in the L1 (sleep) state, when the application sets this bit, the core initiates L1 remote signaling to wake up the USB host. The application must set this bit to instruct the core to exit the sleep state. As specified in the LPM specification, the hardware automatically clears this bit 50 µs ($T_{L1DevDrvResume}$) after being set by the application. The application must not set this bit when bRemoteWake from the previous LPM transaction is zero (refer to REMWAKE bit in GLPMCFG register).

**Table 520:** contains the minimum duration (according to device state) for which the Soft disconnect (SDIS) bit must be set for the USB host to detect a device disconnect. To accommodate clock jitter, it is recommended that the application add some extra delay to the specified minimum duration.

<table>
<thead>
<tr>
<th>Operating speed</th>
<th>Device state</th>
<th>Minimum duration</th>
</tr>
</thead>
<tbody>
<tr>
<td>Full speed</td>
<td>Suspended</td>
<td>1 ms + 2.5 µs</td>
</tr>
<tr>
<td>Full speed</td>
<td>Idle</td>
<td>2.5 µs</td>
</tr>
<tr>
<td>Full speed</td>
<td>Not Idle or suspended (Performing transactions)</td>
<td>2.5 µs</td>
</tr>
<tr>
<td>High speed</td>
<td>Not Idle or suspended (Performing transactions)</td>
<td>125 µs</td>
</tr>
</tbody>
</table>
57.14.41 OTG device status register (OTG_DSTS)

Address offset: 0x808
Reset value: 0x0000 0010

This register indicates the status of the core with respect to USB-related events. It must be read on interrupts from the device all interrupts (OTG_DAINT) register.

| Bit 31:24 | Reserved, must be kept at reset value. |
| Bit 23:22 | DEVLNSTS[1:0]: Device line status |
|           | Indicates the current logic level USB data lines. |
|           | Bit [23]: Logic level of D+ |
|           | Bit [22]: Logic level of D- |
| Bit 21:8  | FNSOF[13:0]: Frame number of the received SOF |
| Bit 7:4   | Reserved, must be kept at reset value. |
| Bit 3     | ERR: Erratic error |
|           | The core sets this bit to report any erratic errors. |
|           | Due to erratic errors, the OTG_HS controller goes into suspended state and an interrupt is generated to the application with Early suspend bit of the OTG_GINTSTS register (ESUSP bit in OTG_GINTSTS). If the early suspend is asserted due to an erratic error, the application can only perform a soft disconnect recover. |
| Bit 2:1   | ENUMSPD[1:0]: Enumerated speed |
|           | Indicates the speed at which the OTG_HS controller has come up after speed detection through a chirp sequence. |
| 00: High Speed using HS PHY |
| 01: Full Speed using HS PHY |
| 11: Full speed using embedded FS PHY |
| Others: reserved |
| Bit 0     | SUSPSTS: Suspend status |
|           | In device mode, this bit is set as long as a suspend condition is detected on the USB. The core enters the suspended state when there is no activity on the USB data lines for a period of 3 ms. The core comes out of the suspend: |
|           | – When there is an activity on the USB data lines |
|           | – When the application writes to the remote wake-up signaling bit in the OTG_DCTL register (RWUSIG bit in OTG_DCTL). |
57.14.42 OTG device IN endpoint common interrupt mask register (OTG_DIEPMSK)

Address offset: 0x810
Reset value: 0x0000 0000

This register works with each of the OTG_DIEPINTx registers for all endpoints to generate an interrupt per IN endpoint. The IN endpoint interrupt for a specific status in the OTG_DIEPINTx register can be masked by writing to the corresponding bit in this register. Status bits are masked by default.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Access</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:14</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0000 0000</td>
</tr>
<tr>
<td>13</td>
<td>NAKM: NAK interrupt mask</td>
<td>rw</td>
<td>0: Masked interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1: Unmasked interrupt</td>
</tr>
<tr>
<td>12:10</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0000 0000</td>
</tr>
<tr>
<td>9</td>
<td>BNAM: BNA interrupt mask</td>
<td>rw</td>
<td>0: Masked interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1: Unmasked interrupt</td>
</tr>
<tr>
<td>8</td>
<td>TXFURM: FIFO underrun mask</td>
<td>rw</td>
<td>0: Masked interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1: Unmasked interrupt</td>
</tr>
<tr>
<td>7</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
<td>0000 0000</td>
</tr>
<tr>
<td>6</td>
<td>INEPNEM: IN endpoint NAK effective mask</td>
<td>rw</td>
<td>0: Masked interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1: Unmasked interrupt</td>
</tr>
<tr>
<td>5</td>
<td>INEPNMM: IN token received with EP mismatch mask</td>
<td>rw</td>
<td>0: Masked interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1: Unmasked interrupt</td>
</tr>
<tr>
<td>4</td>
<td>ITTXFEMSK: IN token received when Tx FIFO empty mask</td>
<td>rw</td>
<td>0: Masked interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1: Unmasked interrupt</td>
</tr>
<tr>
<td>3</td>
<td>TOM: Timeout condition mask (Non-isochronous endpoints)</td>
<td>rw</td>
<td>0: Masked interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1: Unmasked interrupt</td>
</tr>
</tbody>
</table>

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 NAKM: NAK interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bits 12:10 Reserved, must be kept at reset value.

Bit 9 BNAM: BNA interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bit 8 TXFURM: FIFO underrun mask
0: Masked interrupt
1: Unmasked interrupt

Bit 7 Reserved, must be kept at reset value.

Bit 6 INEPNEM: IN endpoint NAK effective mask
0: Masked interrupt
1: Unmasked interrupt

Bit 5 INEPNMM: IN token received with EP mismatch mask
0: Masked interrupt
1: Unmasked interrupt

Bit 4 ITTXFEMSK: IN token received when Tx FIFO empty mask
0: Masked interrupt
1: Unmasked interrupt

Bit 3 TOM: Timeout condition mask (Non-isochronous endpoints)
0: Masked interrupt
1: Unmasked interrupt
Bit 2 **AHBERRM**: AHB error mask  
0: Masked interrupt  
1: Unmasked interrupt  

Bit 1 **EPDM**: Endpoint disabled interrupt mask  
0: Masked interrupt  
1: Unmasked interrupt  

Bit 0 **XFRCM**: Transfer completed interrupt mask  
0: Masked interrupt  
1: Unmasked interrupt

### 57.14.43 OTG device OUT endpoint common interrupt mask register (OTG_DOEPMSK)

Address offset: 0x814  
Reset value: 0x0000 0000

This register works with each of the OTG_DOEPINTx registers for all endpoints to generate an interrupt per OUT endpoint. The OUT endpoint interrupt for a specific status in the OTG_DOEPINTx register can be masked by writing into the corresponding bit in this register. Status bits are masked by default.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Res.</td>
<td>NYETMSK</td>
<td>NAKMSK</td>
<td>BERRM</td>
<td>Res.</td>
<td>Res.</td>
<td>BNA</td>
<td>OUTPKT</td>
<td>ERRM</td>
<td>Res.</td>
<td>B2BSTUPM</td>
<td>STS</td>
<td>PHSR</td>
<td>XM</td>
<td>OTEPD</td>
<td>M</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:15 Reserved, must be kept at reset value.

Bit 14 **NYETMSK**: NYET interrupt mask  
0: Masked interrupt  
1: Unmasked interrupt  

Bit 13 **NAKMSK**: NAK interrupt mask  
0: Masked interrupt  
1: Unmasked interrupt  

Bit 12 **BERRM**: Babble error interrupt mask  
0: Masked interrupt  
1: Unmasked interrupt  

Bits 11:10 Reserved, must be kept at reset value.

Bit 9 **BNAM**: BNA interrupt mask  
0: Masked interrupt  
1: Unmasked interrupt  

Bit 8 **OUTPKTERRM**: Out packet error mask  
0: Masked interrupt  
1: Unmasked interrupt
Bit 7  Reserved, must be kept at reset value.

Bit 6  **B2BSTUPM**: Back-to-back SETUP packets received mask
       Applies to control OUT endpoints only.
       0: Masked interrupt
       1: Unmasked interrupt

Bit 5  **STSPHSRXM**: Status phase received for control write mask
       0: Masked interrupt
       1: Unmasked interrupt

Bit 4  **OTEPDM**: OUT token received when endpoint disabled mask. Applies to control OUT
       endpoints only.
       0: Masked interrupt
       1: Unmasked interrupt

Bit 3  **STUPM**: SETUP phase done mask. Applies to control endpoints only.
       0: Masked interrupt
       1: Unmasked interrupt

Bit 2  **AHBERRM**: AHB error mask
       0: Masked interrupt
       1: Unmasked interrupt

Bit 1  **EPDM**: Endpoint disabled interrupt mask
       0: Masked interrupt
       1: Unmasked interrupt

Bit 0  **XFRCM**: Transfer completed interrupt mask
       0: Masked interrupt
       1: Unmasked interrupt

### 57.14.44 OTG device all endpoints interrupt register (OTG_DAINT)

Address offset: 0x818

Reset value: 0x0000 0000

When a significant event occurs on an endpoint, a OTG_DAINT register interrupts the
application using the device OUT endpoints interrupt bit or device IN endpoints interrupt bit
of the OTG_GINTSTS register (OEPINT or IEPINT in OTG_GINTSTS, respectively). There
is one interrupt bit per endpoint, up to a maximum of 16 bits for OUT endpoints and 16 bits
for IN endpoints. For a bidirectional endpoint, the corresponding IN and OUT interrupt bits
are used. Bits in this register are set and cleared when the application sets and clears bits in
the corresponding device endpoint-x interrupt register (OTG_DIEPINTx/OTG_DOEPINTx).
57.14.45 OTG all endpoints interrupt mask register (OTG_DAINTMSK)

Address offset: 0x81C
Reset value: 0x0000 0000

The OTG_DAINTMSK register works with the device endpoint interrupt register to interrupt the application when an event occurs on a device endpoint. However, the OTG_DAINT register bit corresponding to that interrupt is still set.

**Bits 31:16 OEPINT[15:0]:** OUT endpoint interrupt bits
- One bit per OUT endpoint:
  - Bit 16 for OUT endpoint 0, bit 19 for OUT endpoint 3.

**Bits 15:0 IEPINT[15:0]:** IN endpoint interrupt bits
- One bit per IN endpoint:
  - Bit 0 for IN endpoint 0, bit 3 for endpoint 3.

### Table: OEP[15:0]

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

### Table: IEP[15:0]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**Bits 31:16 OEPM[15:0]:** OUT EP interrupt mask bits
- One per OUT endpoint:
  - Bit 16 for OUT EP 0, bit 19 for OUT EP 3
  - 0: Masked interrupt
  - 1: Unmasked interrupt

**Bits 15:0 IEMP[15:0]:** IN EP interrupt mask bits
- One bit per IN endpoint:
  - Bit 0 for IN EP 0, bit 3 for IN EP 3
  - 0: Masked interrupt
  - 1: Unmasked interrupt
57.14.46 OTG device VBUS discharge time register  
(OTG_DVBUSDIS)

Address offset: 0x0828  
Reset value: 0x0000 17D7  
This register specifies the VBUS discharge time after VBUS pulsing during SRP.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
| 15:0  | VBUSDT[15:0]: Device VBUS discharge time  
        Specifies the VBUS discharge time after VBUS pulsing during SRP. This value equals:  
        VBUS discharge time in PHY clocks / 1 024  
        Depending on VBUS load, this value may need adjusting. |

57.14.47 OTG device VBUS pulsing time register  
(OTG_DVBUSPULSE)

Address offset: 0x082C  
Reset value: 0x0000 05B8  
This register specifies the VBUS pulsing time during SRP.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
| 15:0  | DVBUSP[15:0]: Device VBUS pulsing time. This feature is only relevant to OTG1.3.  
        Specifies the VBUS pulsing time during SRP. This value equals:  
        VBUS pulsing time in PHY clocks / 1 024 |
USB on-the-go high-speed (OTG_HS)  

57.14.48 OTG device threshold control register (OTG_DTHRCTL)

Address offset: 0x0830  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| Bit 31:28 Reserved, must be kept at reset value. |

Bit 27 **ARPEN**: Arbiter parking enable  
This bit controls internal DMA arbiter parking for IN endpoints. When thresholding is enabled and this bit is set to one, then the arbiter parks on the IN endpoint for which there is a token received on the USB. This is done to avoid getting into underrun conditions. By default parking is enabled.

Bit 26 Reserved, must be kept at reset value.

Bits 25:17 **RXTHRLEN[8:0]**: Receive threshold length  
This field specifies the receive thresholding size in 32-bit words. This field also specifies the amount of data received on the USB before the core can start transmitting on the AHB. The threshold length has to be at least eight 32-bit words. The recommended value for RXTHRL is to be the same as the programmed AHB burst length (HBSTLEN bit in OTG_GAHBCFG).

Bit 16 **RXTHREN**: Receive threshold enable  
When this bit is set, the core enables thresholding in the receive direction.

Bits 15:11 Reserved, must be kept at reset value.

Bits 10:2 **TXTHRLEN[8:0]**: Transmit threshold length  
This field specifies the transmit thresholding size in 32-bit words. This field specifies the amount of data in bytes to be in the corresponding endpoint transmit FIFO before the core can start transmitting on the USB. The threshold length has to be at least eight 32-bit words. This field controls both isochronous and nonisochronous IN endpoint thresholds. The recommended value for TXTHRL is to be the same as the programmed AHB burst length (HBSTLEN bit in OTG_GAHBCFG).

Bit 1 **ISOTHREN**: ISO IN endpoint threshold enable  
When this bit is set, the core enables thresholding for isochronous IN endpoints.

Bit 0 **NONISOOTHREN**: Nonisochronous IN endpoints threshold enable  
When this bit is set, the core enables thresholding for nonisochronous IN endpoints.
57.14.49 OTG device IN endpoint FIFO empty interrupt mask register (OTG_DIEPEMPMSK)

Address offset: 0x834
Reset value: 0x0000 0000

This register is used to control the IN endpoint FIFO empty interrupt generation (TXFE_OTG_DIEPINTx).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**INEPTXFEM[15:0]**

Bits 31:16 Res. Reserved, must be kept at reset value.

Bits 15:0 **INEPTXFEM[15:0]: IN EP Tx FIFO empty interrupt mask bits**

These bits act as mask bits for OTG_DIEPINTx.

TXFE interrupt one bit per IN endpoint:

- Bit 0 for IN endpoint 0, bit 3 for IN endpoint 3
- 0: Masked interrupt
- 1: Unmasked interrupt

57.14.50 OTG device each endpoint interrupt register (OTG_DEACHINT)

Address offset: 0x0838
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**IEP1 INT**

Bits 31:18 Res. Reserved, must be kept at reset value.

- Bit 17 **OEP1 INT**: OUT endpoint 1 interrupt bit
- Bits 16:2 Res. Reserved, must be kept at reset value.
- Bit 1 **IEP1 INT**: IN endpoint 1 interrupt bit
- Bit 0 Res. Reserved, must be kept at reset value.
57.14.51 **OTG device each endpoint interrupt mask register (OTG_DEACHINTMSK)**

Address offset: 0x083C  
Reset value: 0x0000 0000  
There is one interrupt bit for endpoint 1 IN and one interrupt bit for endpoint 1 OUT.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:18 Reserved, must be kept at reset value.  
Bit 17 **OEP1INTM**: OUT endpoint 1 interrupt mask bit  
Bits 16:2 Reserved, must be kept at reset value.  
Bit 1 **IEP1INTM**: IN endpoint 1 interrupt mask bit  
Bit 0 Reserved, must be kept at reset value.

57.14.52 **OTG device each IN endpoint-1 interrupt mask register (OTG_HS_DIEPEACHMSK1)**

Address offset: 0x844  
Reset value: 0x0000 0000  
This register works with the OTG_DIEPINT1 register to generate a dedicated interrupt OTG_HS_EP1_IN for endpoint #1. The IN endpoint interrupt for a specific status in the OTG_DOEPINT1 register can be masked by writing into the corresponding bit in this register. Status bits are masked by default.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Res</td>
<td>Res</td>
<td>Res</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Res</td>
<td>Res</td>
</tr>
</tbody>
</table>

Bits 31:14 Reserved, must be kept at reset value.  
Bit 13 **NAKM**: NAK interrupt mask  
0: Masked interrupt  
1: Unmasked interrupt  
Bits 12:10 Reserved, must be kept at reset value.
Bit 9 **BNAM**: BNA interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bit 8 **TXFURM**: FIFO underrun mask
0: Masked interrupt
1: Unmasked interrupt

Bit 7 Reserved, must be kept at reset value.

Bit 6 **INEPNEM**: IN endpoint NAK effective mask
0: Masked interrupt
1: Unmasked interrupt

Bit 5 Reserved, must be kept at reset value.

Bit 4 **ITTXFEMSK**: IN token received when Tx FIFO empty mask
0: Masked interrupt
1: Unmasked interrupt

Bit 3 **TOM**: Timeout condition mask (Non-isochronous endpoints)
0: Masked interrupt
1: Unmasked interrupt

Bit 2 **AHBERRM**: AHB error mask
0: Masked interrupt
1: Unmasked interrupt

Bit 1 **EPDM**: Endpoint disabled interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bit 0 **XFRCM**: Transfer completed interrupt mask
0: Masked interrupt
1: Unmasked interrupt

### 57.14.53 OTG device each OUT endpoint-1 interrupt mask register (OTG_HS_DOEPEACHMSK1)

Address offset: 0x884
Reset value: 0x0000 0000

This register works with the OTG_DOEPINT1 register to generate a dedicated interrupt OTG_HS_EP1_OUT for endpoint #1. The OUT endpoint interrupt for a specific status in the OTG_DOEPINT1 register can be masked by writing into the corresponding bit in this register. Status bits are masked by default.
Bits 31:15  Reserved, must be kept at reset value.

Bit 14  **NYETMSK**: NYET interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bit 13  **NAKMSK**: NAK interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bit 12  **BERRM**: Babble error interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bits 11:10  Reserved, must be kept at reset value.

Bit 9  **BNAM**: BNA interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bit 8  **OUTPKTERRM**: Out packet error mask
0: Masked interrupt
1: Unmasked interrupt

Bit 7  Reserved, must be kept at reset value.

Bit 6  **B2BSTUPM**: Back-to-back SETUP packets received mask
Applies to control OUT endpoints only.
0: Masked interrupt
1: Unmasked interrupt

Bit 5  Reserved, must be kept at reset value.

Bit 4  **OTEPDM**: OUT token received when endpoint disabled mask
Applies to control OUT endpoints only.
0: Masked interrupt
1: Unmasked interrupt

Bit 3  **STUPM**: STUPM: SETUP phase done mask
Applies to control endpoints only.
0: Masked interrupt
1: Unmasked interrupt

Bit 2  **AHBERRM**: AHB error mask
0: Masked interrupt
1: Unmasked interrupt

Bit 1  **EPDM**: Endpoint disabled interrupt mask
0: Masked interrupt
1: Unmasked interrupt

Bit 0  **XFRCM**: Transfer completed interrupt mask
0: Masked interrupt
1: Unmasked interrupt
57.14.54  OTG device IN endpoint x control register (OTG_DIEPCTLx)

Address offset: 0x900 + 0x20 * x, (x = 0 to 8)
Reset value: 0x0000 0000

The application uses this register to control the behavior of each logical endpoint other than endpoint 0.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rs</td>
<td>rs</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**EPENA:** Endpoint enable
The application sets this bit to start transmitting data on an endpoint.
The core clears this bit before setting any of the following interrupts on this endpoint:
– SETUP phase done
– Endpoint disabled
– Transfer completed

**EPDIS:** Endpoint disable
The application sets this bit to stop transmitting/receiving data on an endpoint, even before the transfer for that endpoint is complete. The application must wait for the endpoint disabled interrupt before treating the endpoint as disabled. The core clears this bit before setting the endpoint disabled interrupt. The application must set this bit only if endpoint enable is already set for this endpoint.

**SODDFRM:** Set odd frame
Applies to isochronous IN and OUT endpoints only.
Writing to this field sets the Even/Odd frame (EONUM) field to odd frame.

**SD0 PID:** Set DATA0 PID
Applies to interrupt/bulk IN endpoints only.
Writing to this field sets the endpoint data PID (DPID) field in this register to DATA0.

**SEVNFRM:** Set even frame
Applies to isochronous IN endpoints only.
Writing to this field sets the Even/Odd frame (EONUM) field to even frame.

**SNAK:** Set NAK
A write to this bit sets the NAK bit for the endpoint.
Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit for OUT endpoints on a transfer completed interrupt, or after a SETUP is received on the endpoint.

**CNAK:** Clear NAK
A write to this bit clears the NAK bit for the endpoint.
Bits 25:22 **TXFNUM[3:0]:** Tx FIFO number
These bits specify the FIFO number associated with this endpoint. Each active IN endpoint must be programmed to a separate FIFO number.
This field is valid only for IN endpoints.

Bit 21 **STALL:** STALL handshake
Applies to non-control, non-isochronous IN endpoints only (access type is rw).
The application sets this bit to stall all tokens from the USB host to this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority. Only the application can clear this bit, never the core.

Bit 20 Reserved, must be kept at reset value.

Bits 19:18 **EPTYP[1:0]:** Endpoint type
This is the transfer type supported by this logical endpoint.
00: Control
01: Isochronous
10: Bulk
11: Interrupt

Bit 17 **NAKSTS:** NAK status
It indicates the following:
0: The core is transmitting non-NAK handshakes based on the FIFO status.
1: The core is transmitting NAK handshakes on this endpoint.
When either the application or the core sets this bit:
For non-isochronous IN endpoints: The core stops transmitting any data on an IN endpoint, even if there are data available in the Tx FIFO.
For isochronous IN endpoints: The core sends out a zero-length data packet, even if there are data available in the Tx FIFO.
Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 **EONUM:** Even/odd frame
Applies to isochronous IN endpoints only.
Indicates the frame number in which the core transmits/receives isochronous data for this endpoint. The application must program the even/odd frame number in which it intends to transmit/receive isochronous data for this endpoint using the SEVNFRM and SODDFRM fields in this register.
0: Even frame
1: Odd frame

**DPID:** Endpoint data PID
Applies to interrupt/bulk IN endpoints only.
Contains the PID of the packet to be received or transmitted on this endpoint. The application must program the PID of the first packet to be received or transmitted on this endpoint, after the endpoint is activated. The application uses the SD0PID register field to program either DATA0 or DATA1 PID.
0: DATA0
1: DATA1
Bit 15 **USBAEP**: USB active endpoint
Indicates whether this endpoint is active in the current configuration and interface. The core clears this bit for all endpoints (other than EP 0) after detecting a USB reset. After receiving the SetConfiguration and SetInterface commands, the application must program endpoint registers accordingly and set this bit.

Bits 14:11 Reserved, must be kept at reset value.

Bits 10:0 **MPSIZ[10:0]**: Maximum packet size
The application must program this field with the maximum packet size for the current logical endpoint. This value is in bytes.

### 57.14.55 OTG device IN endpoint x interrupt register (OTG_DIEPINTx)

Address offset: 0x908 + 0x20 * x, (x = 0 to 8)
Reset value: 0x0000 0080

This register indicates the status of an endpoint with respect to USB- and AHB-related events. It is shown in [Figure 758](#). The application must read this register when the IN endpoints interrupt bit of the core interrupt register (IEPINT in OTG_GINTSTS) is set. Before the application can read this register, it must first read the device all endpoints interrupt (OTG_DAINT) register to get the exact endpoint number for the device endpoint-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_DAINT and OTG_GINTSTS registers.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Res</td>
<td>Res</td>
<td>NAK</td>
<td>Res</td>
<td>PKTED</td>
<td>RPSTS</td>
<td>Res</td>
<td>BNA</td>
<td>TXIF</td>
<td>OUD</td>
<td>RN</td>
<td>TXFE</td>
<td>IN</td>
<td>EPNE</td>
<td>IN</td>
<td>EPNM</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>r</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>

Bits 31:14 Reserved, must be kept at reset value.

- **Bit 13 NAK**: NAK input
  The core generates this interrupt when a NAK is transmitted or received by the device. In case of isochronous IN endpoints the interrupt gets generated when a zero length packet is transmitted due to unavailability of data in the Tx FIFO.

- **Bit 12 Reserved, must be kept at reset value.**

- **Bit 11 PKTDRPSTS**: Packet dropped status
  This bit indicates to the application that an ISOC OUT packet has been dropped. This bit does not have an associated mask bit and does not generate an interrupt.

- **Bit 10 Reserved, must be kept at reset value.**

- **Bit 9 BNA**: Buffer not available interrupt
  The core generates this interrupt when the descriptor accessed is not ready for the core to process, such as host busy or DMA done.
  This bit is only valid when Scatter/Gather DMA mode is enabled.
Bit 8  **TXFIFOUDRN**: Transmit Fifo Underrun (TxfifoUndrn)
The core generates this interrupt when it detects a transmit FIFO underrun condition for this endpoint. Dependency: This interrupt is valid only when Thresholding is enabled.

Bit 7  **TXFE**: Transmit FIFO empty
This interrupt is asserted when the Tx FIFO for this endpoint is either half or completely empty. The half or completely empty status is determined by the Tx FIFO Empty Level bit in the OTG_GAHBCFG register (TXFELVL bit in OTG_GAHBCFG).

Bit 6  **INEPNE**: IN endpoint NAK effective
This bit can be cleared when the application clears the IN endpoint NAK by writing to the CNAK bit in OTG_DIEPCTLx.
This interrupt indicates that the core has sampled the NAK bit set (either by the application or by the core). The interrupt indicates that the IN endpoint NAK bit set by the application has taken effect in the core.
This interrupt does not guarantee that a NAK handshake is sent on the USB. A STALL bit takes priority over a NAK bit.

Bit 5  **INEPNM**: IN token received with EP mismatch
Indicates that the data in the top of the non-periodic TxFIFO belongs to an endpoint other than the one for which the IN token was received. This interrupt is asserted on the endpoint for which the IN token was received.

Bit 4  **ITTXFE**: IN token received when Tx FIFO is empty
Indicates that an IN token was received when the associated Tx FIFO (periodic/non-periodic) was empty. This interrupt is asserted on the endpoint for which the IN token was received.

Bit 3  **TOC**: Timeout condition
Indicates that the core has detected a timeout condition on the USB for the last IN token on this endpoint.

Bit 2  **AHBERR**: AHB error
This is generated only in internal DMA mode when there is an AHB error during an AHB read/write. The application can read the corresponding endpoint DMA address register to get the error address.

Bit 1  **EPDISD**: Endpoint disabled interrupt
This bit indicates that the endpoint is disabled per the application’s request.

Bit 0  **XFRC**: Transfer completed interrupt
This field indicates that the programmed transfer is complete on the AHB as well as on the USB, for this endpoint.
57.14.56 OTG device IN endpoint 0 transfer size register (OTG_DIEPTSIZ0)

Address offset: 0x910

Reset value: 0x0000 0000

The application must modify this register before enabling endpoint 0. Once endpoint 0 is enabled using the endpoint enable bit in the device control endpoint 0 control registers (EPENA in OTG_DIEPCTL0), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

Nonzero endpoints use the registers for endpoints 1–3.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:21 Reserved, must be kept at reset value.

Bits 20:19 PKTCNT[1:0]: Packet count
- Indicates the total number of USB packets that constitute the transfer size amount of data for endpoint 0.
- This field is decremented every time a packet (maximum size or short packet) is read from the Tx FIFO.

Bits 18:7 Reserved, must be kept at reset value.

Bits 6:0 XFRSIZ[6:0]: Transfer size
- Indicates the transfer size in bytes for endpoint 0. The core interrupts the application only after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.
- The core decrements this field every time a packet from the external memory is written to the Tx FIFO.

57.14.57 OTG device IN endpoint x DMA address register (OTG_DIEPDMAX)

Address offset: 0x914 + 0x20 * x, (x = 0 to 8)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMAADDR[31:16]</td>
<td>DMAADDR[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMAADDR[31:16]</td>
<td>DMAADDR[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
57.14.58 **OTG device IN endpoint transmit FIFO status register (OTG_DTXFSTSx)**

Address offset: $0x918 + 0x20 \times x$, ($x = 0$ to $8$)

Reset value: $0x0000 \ 0200$

This read-only register contains the free space information for the device IN endpoint Tx FIFO.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>INEPTFSAV[15:0]</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:16: Reserved, must be kept at reset value.

Bits 15:0 **INEPTFSAV[15:0]:** IN endpoint Tx FIFO space available
- Indicates the amount of free space available in the endpoint Tx FIFO.
- Values are in terms of 32-bit words:
  - $0x0$: Endpoint Tx FIFO is full
  - $0x1$: 1 word available
  - $0x2$: 2 words available
  - $0xn$: $n$ words available
  - Others: Reserved

57.14.59 **OTG device IN endpoint x transfer size register (OTG_DIEPTSIZx)**

Address offset: $0x910 + 0x20 \times x$, ($x = 1$ to $8$)

Reset value: $0x0000 \ 0000$

The application must modify this register before enabling the endpoint. Once the endpoint is enabled using the endpoint enable bit in the OTG_DIEPCTLx registers (EPENA bit in OTG_DIEPCTLx), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>XFRSIZ[15:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

2692/3353  
RM0433 Rev 8
Bit 31  Reserved, must be kept at reset value.

Bits 30:29  **MCNT[1:0]: Multi count**

For periodic IN endpoints, this field indicates the number of packets that must be transmitted per frame on the USB. The core uses this field to calculate the data PID for isochronous IN endpoints.
01: 1 packet
10: 2 packets
11: 3 packets

Bits 28:19  **PKTCNT[9:0]: Packet count**

Indicates the total number of USB packets that constitute the transfer size amount of data for this endpoint.
This field is decremented every time a packet (maximum size or short packet) is read from the Tx FIFO.

Bits 18:0  **XFRSIZ[18:0]: Transfer size**

This field contains the transfer size in bytes for the current endpoint. The core only interrupts the application after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.
The core decrements this field every time a packet from the external memory is written to the Tx FIFO.

### 57.14.60  OTG device control OUT endpoint 0 control register (OTG_DOEPCTL0)

Address offset: 0xB00

Reset value: 0x0000 8000

This section describes the OTG_DOEPCTL0 register. Nonzero control endpoints use registers for endpoints 1–3.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>r</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>rs</td>
<td>rw</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>


| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|
| r | r |

#### Bit 31  **EPENA**: Endpoint enable

The application sets this bit to start transmitting data on endpoint 0.
The core clears this bit before setting any of the following interrupts on this endpoint:
– SETUP phase done
– Endpoint disabled
– Transfer completed

#### Bit 30  **EPDIS**: Endpoint disable

The application cannot disable control OUT endpoint 0.

Bits 29:28  Reserved, must be kept at reset value.
Bit 27  **SNAK**: Set NAK
A write to this bit sets the NAK bit for the endpoint.
Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit on a transfer completed interrupt, or after a SETUP is received on the endpoint.

Bit 26  **CNAK**: Clear NAK
A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 Reserved, must be kept at reset value.

Bit 21  **STALL**: STALL handshake
The application can only set this bit, and the core clears it, when a SETUP token is received for this endpoint. If a NAK bit or Global OUT NAK is set along with this bit, the STALL bit takes priority. Irrespective of the bit’s setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 20  **SNPM**: Snoop mode
This bit configures the endpoint to Snoop mode. In Snoop mode, the core does not check the correctness of OUT packets before transferring them to application memory.

Bits 19:18  **EPTYP[1:0]**: Endpoint type
Hardcoded to 2'b00 for control.

Bit 17  **NAKSTS**: NAK status
Indicates the following:
0: The core is transmitting non-NAK handshakes based on the FIFO status.
1: The core is transmitting NAK handshakes on this endpoint.
When either the application or the core sets this bit, the core stops receiving data, even if there is space in the Rx FIFO to accommodate the incoming packet. Irrespective of this bit’s setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 Reserved, must be kept at reset value.

Bit 15  **USBAEP**: USB active endpoint
This bit is always set to 1, indicating that a control endpoint 0 is always active in all configurations and interfaces.

Bits 14:2 Reserved, must be kept at reset value.

Bits 1:0  **MPSIZ[1:0]**: Maximum packet size
The maximum packet size for control OUT endpoint 0 is the same as what is programmed in control IN endpoint 0.
00: 64 bytes
01: 32 bytes
10: 16 bytes
11: 8 bytes
57.14.61 OTG device OUT endpoint x interrupt register (OTG_DOEPINTx)

Address offset: 0xB08 + 0x20 * x, (x = 0 to 8)

Reset value: 0x0000 0080

This register indicates the status of an endpoint with respect to USB- and AHB-related events. It is shown in Figure 758. The application must read this register when the OUT endpoints interrupt bit of the OTG_GINTSTS register (OEPINT bit in OTG_GINTSTS) is set. Before the application can read this register, it must first read the OTG_DAINT register to get the exact endpoint number for the OTG_DOEPINTx register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_DAINT and OTG_GINTSTS registers.

<table>
<thead>
<tr>
<th>Bit 31-16</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

Bit 15 **STPKTRX:** Setup packet received

Applicable for control OUT endpoints in only in the Buffer DMA Mode. Set by the OTG_HS, this bit indicates that this buffer holds 8 bytes of setup data. There is only one setup packet per buffer. On receiving a setup packet, the OTG_HS closes the buffer and disables the corresponding endpoint after SETUP_COMPLETE status is seen in the Rx FIFO. OTG_HS puts a SETUP_COMPLETE status into the Rx FIFO when it sees the first IN or OUT token after the SETUP packet for that particular endpoint. The application must then re-enable the endpoint to receive any OUT data for the control transfer and reprogram the buffer start address. Because of the above behavior, OTG_HS can receive any number of back to back setup packets and one buffer for every setup packet is used.

Bit 14 **NYET:** NYET interrupt

This interrupt is generated when a NYET response is transmitted for a non isochronous OUT endpoint.

Bit 13 **NAK:** NAK input

The core generates this interrupt when a NAK is transmitted or received by the device. In case of isochronous IN endpoints the interrupt gets generated when a zero length packet is transmitted due to unavailability of data in the Tx FIFO.

Bit 12 **BERR:** Babble error interrupt

The core generates this interrupt when babble is received for the endpoint.

Bits 11:10 Reserved, must be kept at reset value.

Bit 9 **BNA:** Buffer not available interrupt

The core generates this interrupt when the descriptor accessed is not ready for the core to process, such as host busy or DMA done. This bit is only valid when Scatter/Gather DMA mode is enabled.
Bit 8 **OUTPKTERR**: OUT packet error
   This interrupt is asserted when the core detects an overflow or a CRC error for an OUT packet. This interrupt is valid only when thresholding is enabled.

Bit 7 Reserved, must be kept at reset value.

Bit 6 **B2BSTUP**: Back-to-back SETUP packets received
   Applies to control OUT endpoint only. This bit indicates that the core has received more than three back-to-back SETUP packets for this particular endpoint.

Bit 5 **STSPHSRX**: Status phase received for control write
   This interrupt is valid only for control OUT endpoints. This interrupt is generated only after OTG_HS has transferred all the data that the host has sent during the data phase of a control write transfer, to the system memory buffer. The interrupt indicates to the application that the host has switched from data phase to the status phase of a control write transfer. The application can use this interrupt to ACK or STALL the status phase, after it has decoded the data phase.

Bit 4 **OTEPDIS**: OUT token received when endpoint disabled
   Applies only to control OUT endpoints. Indicates that an OUT token was received when the endpoint was not yet enabled. This interrupt is asserted on the endpoint for which the OUT token was received.

Bit 3 **STUP**: SETUP phase done
   Applies to control OUT endpoint only. Indicates that the SETUP phase for the control endpoint is complete and no more back-to-back SETUP packets were received for the current control transfer. On this interrupt, the application can decode the received SETUP data packet.

Bit 2 **AHBERR**: AHB error
   This is generated only in internal DMA mode when there is an AHB error during an AHB read/write. The application can read the corresponding endpoint DMA address register to get the error address.

Bit 1 **EPDISD**: Endpoint disabled interrupt
   This bit indicates that the endpoint is disabled per the application’s request.

Bit 0 **XFRC**: Transfer completed interrupt
   This field indicates that the programmed transfer is complete on the AHB as well as on the USB, for this endpoint.
57.14.62 OTG device OUT endpoint 0 transfer size register (OTG_DOEPTSIZ0)

Address offset: 0xB10
Reset value: 0x0000 0000

The application must modify this register before enabling endpoint 0. Once endpoint 0 is enabled using the endpoint enable bit in the OTG_DOEPCTL0 registers (EPENA bit in OTG_DOEPCTL0), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

Nonzero endpoints use the registers for endpoints 1–8.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>STUPCNT[1:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PKTCNT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>XFRSIZ[6:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 Reserved, must be kept at reset value.

Bits 30:29 **STUPCNT[1:0]:** SETUP packet count
This field specifies the number of back-to-back SETUP data packets the endpoint can receive.
01: 1 packet
10: 2 packets
11: 3 packets

Bits 28:20 Reserved, must be kept at reset value.

Bit 19 **PKTCNT:** Packet count
This field is decremented to zero after a packet is written into the Rx FIFO.

Bits 18:7 Reserved, must be kept at reset value.

Bits 6:0 **XFRSIZ[6:0]:** Transfer size
Indicates the transfer size in bytes for endpoint 0. The core interrupts the application only after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.
The core decrements this field every time a packet is read from the Rx FIFO and written to the external memory.
57.14.63 OTG device OUT endpoint x DMA address register  
(OTG_DOEPDMAx)

Address offset: 0xB14 + 0x20 * x, (x = 0 to 8)
Reset value: 0x0000 0000

Bits 31:0 DMAADDR[31:0]: DMA Address
This field holds the start address in the external memory from which the data for the endpoint must be fetched. This register is incremented on every AHB transaction.

57.14.64 OTG device OUT endpoint x control register  
(OTG_DOEPCTLx)

Address offset: 0xB00 + 0x20 * x, (x = 1 to 8)
Reset value: 0x0000 0000

The application uses this register to control the behavior of each logical endpoint other than endpoint 0.
Bit 31 **EPENA**: Endpoint enable
Applies to IN and OUT endpoints.
The application sets this bit to start transmitting data on an endpoint.
The core clears this bit before setting any of the following interrupts on this endpoint:
– SETUP phase done
– Endpoint disabled
– Transfer completed

Bit 30 **EPDIS**: Endpoint disable
The application sets this bit to stop transmitting/receiving data on an endpoint, even before the transfer for that endpoint is complete. The application must wait for the endpoint disabled interrupt before treating the endpoint as disabled. The core clears this bit before setting the endpoint disabled interrupt. The application must set this bit only if endpoint enable is already set for this endpoint.

Bit 29 **SD1PID**: Set DATA1 PID
Applies to interrupt/bulk IN and OUT endpoints only. Writing to this field sets the endpoint data PID (DPID) field in this register to DATA1.

**SODDFRM**: Set odd frame
Applies to isochronous IN and OUT endpoints only. Writing to this field sets the Even/Odd frame (EONUM) field to odd frame.

Bit 28 **SD0PID**: Set DATA0 PID
Applies to interrupt/bulk OUT endpoints only. Writing to this field sets the endpoint data PID (DPID) field in this register to DATA0.

**SEVNFRM**: Set even frame
Applies to isochronous OUT endpoints only. Writing to this field sets the Even/Odd frame (EONUM) field to even frame.

Bit 27 **SNAK**: Set NAK
A write to this bit sets the NAK bit for the endpoint.
Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit for OUT endpoints on a transfer completed interrupt, or after a SETUP is received on the endpoint.

Bit 26 **CNAK**: Clear NAK
A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 Reserved, must be kept at reset value.

Bit 21 **STALL**: STALL handshake
Applies to non-control, non-isochronous OUT endpoints only (access type is rw).
The application sets this bit to stall all tokens from the USB host to this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority. Only the application can clear this bit, never the core.
Applies to control endpoints only (access type is rs).
The application can only set this bit, and the core clears it, when a SETUP token is received for this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority. Irrespective of this bit’s setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 20 **SNPM**: Snoop mode
This bit configures the endpoint to Snoop mode. In Snoop mode, the core does not check the correctness of OUT packets before transferring them to application memory.
Bits 19:18 **EPTYP[1:0]**: Endpoint type
This is the transfer type supported by this logical endpoint.
00: Control
01: Isochronous
10: Bulk
11: Interrupt

Bit 17 **NAKSTS**: NAK status
Indicates the following:
0: The core is transmitting non-NAK handshakes based on the FIFO status.
1: The core is transmitting NAK handshakes on this endpoint.
When either the application or the core sets this bit:
The core stops receiving any data on an OUT endpoint, even if there is space in the Rx FIFO to accommodate the incoming packet.
Irrespective of this bit’s setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 **EONUM**: Even/odd frame
Applies to isochronous IN and OUT endpoints only.
Indicates the frame number in which the core transmits/receives isochronous data for this endpoint. The application must program the even/odd frame number in which it intends to transmit/receive isochronous data for this endpoint using the SEVNFRM and SODDFRM fields in this register.
0: Even frame
1: Odd frame

**DPID**: Endpoint data PID
Applies to interrupt/bulk OUT endpoints only.
Contains the PID of the packet to be received or transmitted on this endpoint. The application must program the PID of the first packet to be received or transmitted on this endpoint, after the endpoint is activated. The application uses the SD0PID register field to program either DATA0 or DATA1 PID.
0: DATA0
1: DATA1

Bit 15 **USBAEP**: USB active endpoint
Indicates whether this endpoint is active in the current configuration and interface. The core clears this bit for all endpoints (other than EP 0) after detecting a USB reset. After receiving the SetConfiguration and SetInterface commands, the application must program endpoint registers accordingly and set this bit.

Bits 14:11 Reserved, must be kept at reset value.

Bits 10:0 **MPSIZ[10:0]**: Maximum packet size
The application must program this field with the maximum packet size for the current logical endpoint. This value is in bytes.
57.14.65 OTG device OUT endpoint x transfer size register (OTG_DOEPTSIZx)

Address offset: 0xB10 + 0x20 * x, (x = 1 to 8)

Reset value: 0x0000 0000

The application must modify this register before enabling the endpoint. Once the endpoint is enabled using endpoint enable bit of the OTG_DOEPCTLx registers (EPENA bit in OTG_DOEPCTLx), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

XFRSIZ[15:0]

| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bit 31  Reserved, must be kept at reset value.

Bits 30:29  RXDPID[1:0]: Received data PID

Applies to isochronous OUT endpoints only.

This is the data PID received in the last packet for this endpoint.

00: DATA0
01: DATA2
10: DATA1
11: MDATA

STUPCNT[1:0]: SETUP packet count

Applies to control OUT endpoints only.

This field specifies the number of back-to-back SETUP data packets the endpoint can receive.

01: 1 packet
10: 2 packets
11: 3 packets

Bits 28:19  PKTCNT[9:0]: Packet count

Indicates the total number of USB packets that constitute the transfer size amount of data for this endpoint.

This field is decremented every time a packet (maximum size or short packet) is written to the Rx FIFO.

Bits 18:0  XFRSIZ[18:0]: Transfer size

This field contains the transfer size in bytes for the current endpoint. The core only interrupts the application after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.

The core decrements this field every time a packet is read from the Rx FIFO and written to the external memory.
### 57.14.66 OTG power and clock gating control register (OTG_PCGCCTL)

Address offset: 0xE00  
Reset value: 0x200B 8000  
This register is available in host and device modes.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>r</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

- **Bit 7 SUSP**: Deep Sleep  
  This bit indicates that the PHY is in Deep Sleep when in L1 state.

- **Bit 6 PHYSLEEP**: PHY in Sleep  
  This bit indicates that the PHY is in the Sleep state.

- **Bit 5 ENL1GTG**: Enable sleep clock gating  
  When this bit is set, core internal clock gating is enabled in Sleep state if the core cannot assert utmi_l1_suspend_n. When this bit is not set, the PHY clock is not gated in Sleep state.

- **Bit 4 PHYSUSP**: PHY suspended  
  Indicates that the PHY has been suspended. This bit is updated once the PHY is suspended after the application has set the STPPCLK bit.

Bits 3:2 Reserved, must be kept at reset value.

- **Bit 1 GATEHCLK**: Gate HCLK  
  The application sets this bit to gate HCLK to modules other than the AHB Slave and Master and wake-up logic when the USB is suspended or the session is not valid. The application clears this bit when the USB is resumed or a new session starts.

- **Bit 0 STPPCLK**: Stop PHY clock  
  The application sets this bit to stop the PHY clock when the USB is suspended, the session is not valid, or the device is disconnected. The application clears this bit when the USB is resumed or a new session starts.
57.14.67 OTG_HS register map

The table below gives the USB OTG register map and reset values.

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | OTG_GOTPCTL  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x004  | OTG_GOTGIN   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | -  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x008  | OTG_GAHBCFG  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x00C  | OTG_GUSBCFG  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x010  | OTG_GRSTCTL  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x014  | OTG_GINTSTS  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x018  | OTG_GINTMSK  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
### Table 521. OTG_HS register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x01C</td>
<td>OTG_GRXSTSR</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>(Device mode)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>OTG_GRXSTSR</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>(Host mode)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x020</td>
<td>OTG_GRXSTSP</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>(Device mode)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>OTG_GRXSTSP</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>(Host mode)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x024</td>
<td>OTG_GRXFSIZ</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x028</td>
<td>OTG_HNPTXF/SIZ/OTG DIEPTXF</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>OTG_DIEPTXF0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>OTG_GCCFG</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x03C</td>
<td>OTG_CID</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x054</td>
<td>OTG_GLPMCFG</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x100</td>
<td>OTG_HPTXFSIZ</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x104</td>
<td>OTG_DIEPTXF1</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x108</td>
<td>OTG_DIEPTXF2</td>
<td>Res value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 521. OTG_HS register map and reset values (continued)

| Offset | Register name     | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x120   | OTG_DIEPTXF7     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | INEPTXFD        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | INEPTXSA        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x400   | OTG_HCFG        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x404   | OTG_HFIR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x408   | OTG_HFNUM       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x410   | OTG_HPTXSTS     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | PTXQTOP         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | PTXQSAV         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | PTXFSAVL        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x414   | OTG_HAINT       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x418   | OTG_HAINTMSK    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x41C   | OTG_HFLBADDR    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x440   | OTG_HPRT        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x500   | OTG_HCCHAR0     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x504   | OTG_HCSPLT0     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         |                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
### Table 521. OTG_HS register map and reset values (continued)

| Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name | Offset | Register name |
|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|--------|---------------|
| 0x508  | OTG_HCINT0    | 0x508  | OTG_HCINT0    | 0x50C  | OTG_HCINTMSK0 | 0x510  | OTG_HCTSIZ0   | 0x510  | OTG_HCTSIZS0G0| 0x514  | OTG_HCDMA0    | 0x514  | OTG_HCDMA5G0  | 0x51C  | OTG_HCDMAB0   | 0x520  | OTG_HCHCHAR1  | 0x524  | OTG_HCSPLIT1  | 0x528  | OTG_HCINT1    | 0x528  | OTG_HCINT1    |
|        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |        | Reset value   |

#### Description:
- **Offset:** The offset value of each register within the memory map.
- **Register name:** The name of each register.
- **Reset value:** The initial state of each register on reset.

#### Notes:
- The table continues with additional registers and reset values not fully shown in the provided snippet.
- Specific parameters such as offsets, register names, and reset values are detailed to provide a comprehensive understanding of the OTG_HS register map.
### Table 521. OTG_HS register map and reset values (continued)

| Offset | Register name        | 31 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x52C  | OTG_HCINTMSK1        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x530  | OTG_HCTSIZ1          | DOPING | DPID |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x530  | OTG_HCTSIZSG1       | DOPING | PID |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x534  | OTG_HCDMA1          |      | DMAADDR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x534  | OTG_HCDMASG1        |      | DMASK[31:3] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x53C  | OTG_HCDMAB1         |      | HCDMAB |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | -   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x660  | OTG_HCCHAR11        |      | CHENA | CHDIS | ODD_FRM | DAD | MCNT | EPTYP | LSDEV | EPDIR | EPNUM | MPSIZ |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x664  | OTG_HCSPLIT1        |      | SPLLEN | COMPLSPLIT | XAC | TPO | HUBADDR | PRTADDR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x668  | OTG_HCINT11         |      |        | DTERM |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x66C  | OTG_HCINTMSK11      |      | DTERM |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x670  | OTG_HCTSIZ1         |      | DPID | PKTMCNT |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        |                      | Res. | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Table 521. OTG_HS register map and reset values (continued)

- **Offset**: Hexadecimal offset of the register.
- **Register name**: Name of the register.
- **Reset value**: Initial value of the register on a cold reset.
### Table 521. OTG_HS register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x670</td>
<td>OTG_HCTSIZSG11</td>
<td>0x674</td>
<td>OTG_HCDMA11</td>
<td>0x674</td>
<td>OTG_HCDMASG11</td>
<td>0x67C</td>
<td>OTG_HCDMA11</td>
</tr>
<tr>
<td></td>
<td>PID</td>
<td></td>
<td>DMAADDR</td>
<td></td>
<td>DMASG[31:3]</td>
<td></td>
<td>HCDMAB</td>
</tr>
<tr>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
</tr>
<tr>
<td>0x678</td>
<td>OTG_HCDMA21</td>
<td>0x680</td>
<td>OTG_HCDMAS2G15</td>
<td>0x680</td>
<td>OTG_HCDMAS2G15</td>
<td>0x68C</td>
<td>OTG_HCDMA21</td>
</tr>
<tr>
<td></td>
<td>DPLNEN</td>
<td></td>
<td>DPLNEN</td>
<td></td>
<td>DPLNEN</td>
<td></td>
<td>DPLNEN</td>
</tr>
<tr>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
</tr>
<tr>
<td>0x6E0</td>
<td>OTG_HCCCHAR15</td>
<td>0x6E4</td>
<td>OTG_HCSPLIT15</td>
<td>0x6E8</td>
<td>OTG_HCINT15</td>
<td>0x6EC</td>
<td>OTG_HCINTMSK15</td>
</tr>
<tr>
<td></td>
<td>GREN</td>
<td></td>
<td>XPTO</td>
<td></td>
<td>DTERR</td>
<td></td>
<td>DTEPERM</td>
</tr>
<tr>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
</tr>
<tr>
<td>0x6F0</td>
<td>OTG_HCTSZ15</td>
<td>0x6F0</td>
<td>OTG_HCTSZ15</td>
<td>0x6F4</td>
<td>OTG_HCDMA15</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>DPLNEN</td>
<td></td>
<td>PID</td>
<td></td>
<td>DMAADDR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
<td>Reset value</td>
<td>0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset</td>
<td>Register name</td>
<td>Register value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>---------------</td>
<td>----------------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x804</td>
<td>OTG_DCTL</td>
<td>0000000000000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x808</td>
<td>OTG_DSTS</td>
<td>0000000000000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x810</td>
<td>OTG_DIEPMSK</td>
<td>0000000000000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x814</td>
<td>OTG_DOEPMSK</td>
<td>0000000000000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x818</td>
<td>OTG_DAIN’T</td>
<td>0000000000000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x81C</td>
<td>OTG_DAIN’T_MSK</td>
<td>0000000000000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x828</td>
<td>OTG_DVBUSDIS</td>
<td>0000010111110101</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x82C</td>
<td>OTG_DVB USPULSE</td>
<td>0000001011011011</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
## Table 521. OTG_HS register map and reset values (continued)

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---------------|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|
| 0x830  | OTG_DTHRCtl   | R |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        |               | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0x834  | OTG_DIEPEMSK | T |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        |               | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0x838  | OTG_DEACHI   | T |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        | NTMSK        | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0x844  | OTG_HS_DIEPEACHMSK | F |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        |              | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0x900  | OTG_DIEPCtl0 | F |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        |              | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0x908  | OTG_DIEPINT0| T |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        |              | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0x910  | OTG_DIEPTSIZ0 | F |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        |              | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0x914  | OTG_DIEPDMA  | T |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|        |              | 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

**Register Descriptions**

**0x830 OTG_DTHRCtl**
- **Offset**: 0x830
- **Bits**: DTHRCtl
- **Descriptions**: RXTHRLen, TXTHRLen, ISOTHREN, NONISOTHREN
- **Reset value**: 0

**0x834 OTG_DIEPEMSK**
- **Offset**: 0x834
- **Bits**: DIEPEMSK
- **Descriptions**: INEPTXFEM
- **Reset value**: 0

**0x838 OTG_DEACHI**
- **Offset**: 0x838
- **Bits**: DEACHI
- **Descriptions**: OEP1INT, RXTHLEN, RXTHREN
- **Reset value**: 0

**0x844 OTG_HS_DIEPEACHMSK**
- **Offset**: 0x844
- **Bits**: DIEPEACHMSK
- **Descriptions**: ARPEN, RXTHLEN
- **Reset value**: 0

**0x900 OTG_DIEPCtl0**
- **Offset**: 0x900
- **Bits**: DIEPCtl0
- **Descriptions**: EPENA, EPNES, RXTHRLen
- **Reset value**: 0

**0x908 OTG_DIEPINT0**
- **Offset**: 0x908
- **Bits**: DIEPINT0
- **Descriptions**: EPENA, EPNES, RXTHRLen
- **Reset value**: 0

**0x910 OTG_DIEPTSIZ0**
- **Offset**: 0x910
- **Bits**: DIEPTSIZ0
- **Descriptions**: EPENA, EPNES, RXTHRLen
- **Reset value**: 0

**0x914 OTG_DIEPDMA**
- **Offset**: 0x914
- **Bits**: DIEPDMA
- **Descriptions**: EPENA, EPNES, RXTHRLen
- **Reset value**: 0
Table 521. OTG_HS register map and reset values (continued)

| Offset | Register name | 31  | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x918  | OTG_DTXFSTS0  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x920  | OTG_DIEPCTL1  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x928  | OTG_DIEPINT1  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x930  | OTG_DIEPSIZ1  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | MCNT          | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        | PKTCNT        |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | XFRSIZ        |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x938  | OTG_DTXFSTS1  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x940  | OTG_DIEPCTL2  |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Offset  | Register name     | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x9E0   | OTG_DIEPCTL7     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x9E8   | OTG_DIEPINT7     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x9F0   | OTG_DIEPTSIZ7    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0x9F8   | OTG_DTXFSSTS7    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xB00  | OTG_DOEPCCTL0    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0xB08  | OTG_DOEPINT0     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xB10  | OTG_DOEPTSIZ0    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0xB14  | OTG_DOEPDMA0     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|         |                  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

Table 521. OTG_HS register map and reset values (continued)
Table 521. OTG_HS register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>Register name</th>
<th>MPSIZ</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xB20</td>
<td>OTG_DOEPCtl1</td>
<td>EPENA EPDIS</td>
<td>SODDFRM</td>
<td>Stall SkPM</td>
<td>EP Typ</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00 0 0</td>
</tr>
<tr>
<td>0xB28</td>
<td>OTG_DOEPINT1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0xB30</td>
<td>OTG_DOEPTPS1</td>
<td>RXDPID/STUPCNT</td>
<td>PKTCNT</td>
<td>XFRSIZ</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0xB34</td>
<td>OTG_DOEPMR1</td>
<td></td>
<td></td>
<td></td>
<td>DMAADDR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xC00</td>
<td>OTG_DOEPCtl8</td>
<td>EPRBA EPDIS</td>
<td>SODDFRM</td>
<td>Stall SkPM</td>
<td>EP Typ</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00 0 0</td>
</tr>
<tr>
<td>0xC08</td>
<td>OTG_DOEPINT8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0xC10</td>
<td>OTG_DOEPTPS2</td>
<td>RXDPID/STUPCNT</td>
<td>PKTCNT</td>
<td>XFRSIZ</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0xC14</td>
<td>OTG_DOEPMR8</td>
<td></td>
<td></td>
<td></td>
<td>DMAADDR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xE00</td>
<td>OTG_PGCCTL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Refer to Section 2.3 on page 129 for the register boundary addresses.
57.15 OTG_HS programming model

57.15.1 Core initialization

The application must perform the core initialization sequence. If the cable is connected during power-up, the current mode of operation bit in the OTG_GINTSTS (CMOD bit in OTG_GINTSTS) reflects the mode. The OTG_HS controller enters host mode when an "A" plug is connected or device mode when a "B" plug is connected.

This section explains the initialization of the OTG_HS controller after power-on. The application must follow the initialization sequence irrespective of host or device mode operation. All core global registers are initialized according to the core’s configuration:

1. Program the following fields in the OTG_GAHBCFG register:
   - Global interrupt mask bit GINTMSK = 1
   - Rx FIFO non-empty (RXFLVL bit in OTG_GINTSTS)
   - Periodic Tx FIFO empty level

2. Program the following fields in the OTG_GUSBCFG register:
   - HNP capable bit
   - SRP capable bit
   - OTG_HS timeout calibration field
   - USB turnaround time field

3. The software must unmask the following bits in the OTG_GINTMSK register:
   - OTG interrupt mask
   - Mode mismatch interrupt mask

4. The software can read the CMOD bit in OTG_GINTSTS to determine whether the OTG_HS controller is operating in host or device mode.
57.15.2 Host initialization

To initialize the core as host, the application must perform the following steps:

1. Program the HPRTINT in the OTG_GINTMSK register to unmask
2. Program the OTG_HCFG register to select full-speed host
3. Program the PPWR bit in OTG_HPRT to 1. This drives \( V_{BUS} \) on the USB.
4. Wait for the PCDET interrupt in OTG_HPRT0. This indicates that a device is connecting to the port.
5. Program the PRST bit in OTG_HPRT to 1. This starts the reset process.
6. Wait at least 10 ms for the reset process to complete.
7. Program the PRST bit in OTG_HPRT to 0.
8. Wait for the PENCHNG interrupt in OTG_HPRT.
9. Read the PSPD bit in OTG_HPRT to get the enumerated speed.
10. Program the HFIR register with a value corresponding to the selected PHY clock 1
11. Program the FSLSPCS field in the OTG_HCFG register following the speed of the device detected in step 9. If FSLSPCS has been changed a port reset must be performed.
12. Program the OTG_GRXFSIZ register to select the size of the receive FIFO.
13. Program the OTG_HNPTXFSIZ register to select the size and the start address of the Non-periodic transmit FIFO for non-periodic transactions.
14. Program the OTG_HPTXFSIZ register to select the size and start address of the periodic transmit FIFO for periodic transactions.

To communicate with devices, the system software must initialize and enable at least one channel.
57.15.3 Device initialization

The application must perform the following steps to initialize the core as a device on power-up or after a mode change from host to device.

1. Program the following fields in the OTG_DCFG register:
   - DESCDMA
   - Device speed
   - Non-zero-length status OUT handshake
   - Periodic Frame Interval
2. Program the Device threshold control register. This is required only if you are using DMA mode and you are planning to enable thresholding.
3. Clear the DCTL.SDIS bit. The core issues a connect after this bit is cleared.
4. Program the OTG_GINTMSK register to unmask the following interrupts:
   - USB reset
   - Enumeration done
   - Early suspend
   - USB suspend
   - SOF
5. Wait for the USBRST interrupt in OTG_GINTSTS. It indicates that a reset has been detected on the USB that lasts for about 10 ms on receiving this interrupt.
6. Wait for the ENUMDNE interrupt in OTG_GINTSTS. This interrupt indicates the end of reset on the USB. On receiving this interrupt, the application must read the OTG_DSTS register to determine the enumeration speed and perform the steps listed in Endpoint initialization on enumeration completion on page 2750.

At this point, the device is ready to accept SOF packets and perform control transfers on control endpoint 0.

57.15.4 DMA mode

The OTG host uses the AHB master interface to fetch the transmit packet data (AHB to USB) and receive the data update (USB to AHB). The AHB master uses the programmed DMA address (OTG_HCDMAx register in host mode and OTG_DIEPDMAx/OTG_DOEPDMAx register in peripheral mode) to access the data buffers.

Scatter/Gather DMA mode

Note: Scatter/Gather DMA mode is only available in revision V devices (and not in revision Y).

In Scatter/Gather DMA mode, the core implements a true scatter/gather memory distribution in which data buffers are scattered over the system memory. However, the descriptors themselves are continuous. Each channel memory structure is implemented as a contiguous list of descriptors; each descriptor points to a data buffer of predefined size. In addition to the buffer pointer (a 32-bit word), the descriptor also has a status quadlet (32-bit word). When the list is implemented as a ring buffer, the list processor switches to the first element of the list when it encounters last bit. All channels (control, bulk, interrupt, and isochronous) implement these structures in memory. When Scatter/Gather DMA is enabled in device mode, OTG_DIEPDMAx and OTG_DOEPDMAx registers are used to access the base descriptor.
57.15.5 Host programming model

Channel initialization

The application must initialize one or more channels before it can communicate with connected devices. To initialize and enable a channel, the application must perform the following steps:

1. Program the OTG_GINTMSK register to unmask the following:
   - Non-periodic transmit FIFO empty for OUT transactions (applicable when operating in pipelined transaction-level with the packet count field programmed with more than one).
   - Non-periodic transmit FIFO half-empty for OUT transactions (applicable when operating in pipelined transaction-level with the packet count field programmed with more than one).

2. Program the OTG_HAINTMSK register to unmask the selected channels' interrupts.

3. Program the OTG_HCINTMSK register to unmask the transaction-related interrupts of interest given in the host channel interrupt register.

4. Program the selected channel's OTG_HCSTIIZx register with the total transfer size, in bytes, and the expected number of packets, including short packets. The application must program the PID field with the initial data PID (to be used on the first OUT transaction or to be expected from the first IN transaction).

5. Program the OTG_HCCHARx register of the selected channel with the device's endpoint characteristics, such as type, speed, direction, and so forth. (The channel can be enabled by setting the channel enable bit to 1 only when the application is ready to transmit or receive any packet).

6. Program the selected channels in the OTG_HCSPLTx register(s) with the hub and port addresses (split transactions only).

7. Program the selected channels in the OTG_HCDMAx register(s) with the buffer start address (DMA transactions only).

Halting a channel

The application can disable any channel by programming the OTG_HCCHARx register with the CHDIS and CHENA bits set to 1. This enables the OTG_HS host to flush the posted requests (if any) and generates a channel halted interrupt. The application must wait for the CHH interrupt in OTG_HCINTx before reallocating the channel for other transactions. The OTG_HS host does not interrupt the transaction that has already been started on the USB.

To disable a channel in DMA mode operation, the application does not need to check for space in the request queue. The OTG_HS host checks for space to write the disable request on the disabled channel's turn during arbitration. Meanwhile, all posted requests are dropped from the request queue when the CHDIS bit in OTG_HCCHARx is set to 1.

Before disabling a channel, the application must ensure that there is at least one free space available in the non-periodic request queue (when disabling a non-periodic channel) or the periodic request queue (when disabling a periodic channel). The application can simply flush the posted requests when the request queue is full (before disabling the channel), by programming the OTG_HCCHARx register with the CHDIS bit set to 1 which automatically clears the CHENA bit to 0.

The application is expected to disable a channel on any of the following conditions:
1. When an STALL, TXERR, BBERR or DTERR interrupt in OTG_HCINTx is received for an IN or OUT channel. The application must be able to receive other interrupts (DTERR, Nak, data, TXERR) for the same channel before receiving the halt.

2. When an XFRC interrupt in OTG_HCINTx is received during a non periodic IN transfer or high-bandwidth interrupt IN transfer.

3. When a DISCINT (disconnect device) interrupt in OTG_GINTSTS is received. (The application is expected to disable all enabled channels).

4. When the application aborts a transfer before normal completion.

**Ping protocol**

When the OTG_HS host operates in high speed, the application must initiate the ping protocol when communicating with high-speed bulk or control (data and status stage) OUT endpoints. The application must initiate the ping protocol when it receives a NAK/NYET/TXERR interrupt. When the OTG_HS host receives one of the above responses, it does not continue any transaction for a specific endpoint, drops all posted or fetched OUT requests (from the request queue), and flushes the corresponding data (from the transmit FIFO). This is valid in slave mode only. In Slave mode, the application can send a ping token either by setting the DOPING bit in OTG_HCTSIZx before enabling the channel or by just writing the OTG_HCTSIZx register with the DOPING bit set when the channel is already enabled. This enables the OTG_HS host to write a ping request entry to the request queue. The application must wait for the response to the ping token (a NAK, ACK, or TXERR interrupt) before continuing the transaction or sending another ping token. The application can continue the data transaction only after receiving an ACK from the OUT endpoint for the requested ping. In DMA mode operation, the application does not need to set the DOPING bit in OTG_HCTSIZx for a NAK/NYET response in case of bulk/control OUT. The OTG_HS host automatically sets the DOPING bit in OTG_HCTSIZx, and issues the ping tokens for bulk/control OUT. The OTG_HS host continues sending ping tokens until it receives an ACK, and then switches automatically to the data transaction.

**Operational model**

The application must initialize a channel before communicating to the connected device. This section explains the sequence of operation to be performed for different types of USB transactions.

- **Writing the transmit FIFO**
  The OTG_HS host automatically writes an entry (OUT request) to the periodic/non-periodic request queue, along with the last 32-bit word write of a packet. The application must ensure that at least one free space is available in the periodic/non-periodic request queue before starting to write to the transmit FIFO. The application must always write to the transmit FIFO in 32-bit words. If the packet size is non-32-bit word aligned, the application must use padding. The OTG_HS host determines the actual packet size based on the programmed maximum packet size and transfer size.
• Reading the receive FIFO

The application must ignore all packet statuses other than IN data packet (bx0010).
• **Bulk and control OUT/SETUP transactions**

A typical bulk or control OUT/SETUP pipelined transaction-level operation is shown in Figure 761. See channel 1 (ch_1). Two bulk OUT packets are transmitted. A control SETUP transaction operates in the same way but has only one packet. The assumptions are:

– The application is attempting to send two maximum-packet-size packets (transfer size = 1,024 bytes).
– The non-periodic transmit FIFO can hold two packets (1 Kbyte for HS).
– The non-periodic request queue depth = 4.

• **Normal bulk and control OUT/SETUP operations**

The sequence of operations in (channel 1) is as follows:

1. Initialize channel 1
2. Write the first packet for channel 1
3. Along with the last word write, the core writes an entry to the non-periodic request queue
4. As soon as the non-periodic queue becomes non-empty, the core attempts to send an OUT token in the current frame
5. Write the second (last) packet for channel 1
6. The core generates the XFRC interrupt as soon as the last transaction is completed successfully
7. In response to the XFRC interrupt, de-allocate the channel for other transfers
8. Handling non-ACK responses
Figure 761. Normal bulk/control OUT/SETUP

1. The grayed elements are not relevant in the context of this figure.
The channel-specific interrupt service routine for bulk and control OUT/SETUP transactions is shown in the following code samples.

- **Interrupt service routine for bulk/control OUT/SETUP and bulk/control IN transactions**
  a) Bulk/control OUT/SETUP

```c
Unmask (NAK/TXERR/STALL/XFRC)
if (XFRC)
{
    Reset Error Count
    Mask ACK
    De-allocate Channel
}
else if (STALL)
{
    Transfer Done = 1
    Unmask CHH
    Disable Channel
}
else if (NAK or TXERR )
{
    Rewind Buffer Pointers
    Unmask CHH
    Disable Channel
    if (TXERR)
    {
        Increment Error Count
        Unmask ACK
    }
    else
    {
        Reset Error Count
    }
}
else if (CHH)
{
    Mask CHH
    if (Transfer Done or (Error_count == 3))
    {
        De-allocate Channel
    }
    else
    {
        Re-initialize Channel
    }
}
else if (ACK)
{
    Reset Error Count
    Mask ACK
}

The application is expected to write the data packets into the transmit FIFO when the space is available in the transmit FIFO and the request queue. The application can make use of the NPTXFE interrupt in OTG_GINTSTS to find the transmit FIFO space.

b) Bulk/control IN

Unmask (TXERR/XFRC/BBERR/STALL/DTERR)

if (XFRC)
{
    Reset Error Count
    Unmask CHH
    Disable Channel
    Reset Error Count
    Mask ACK
}
else if (TXERR or BBERR or STALL)
{
    Unmask CHH
    Disable Channel
    if (TXERR)
    {
        Increment Error Count
        Unmask ACK
    }
}
else if (CHH)
{
    Mask CHH
    if (Transfer Done or (Error_count == 3))
    {
        De-allocate Channel
    }
    else
    {
        Re-initialize Channel
    }
}
else if (ACK)
{
    Reset Error Count
    Mask ACK
}
else if (DTERR)
{
    Reset Error Count
}

The application is expected to write the requests as and when the request queue space is available and until the XFRC interrupt is received.

- **Bulk and control IN transactions**
  
  A typical bulk or control IN pipelined transaction-level operation is shown in Figure 762. See channel 2 (ch_2). The assumptions are:
  - The application is attempting to receive two maximum-packet-size packets (transfer size = 1024 bytes).
  - The receive FIFO can contain at least one maximum-packet-size packet and two status words per packet (520 bytes for HS).
  - The non-periodic request queue depth = 4.
Figure 762. Bulk/control IN transactions

1. The grayed elements are not relevant in the context of this figure.
The sequence of operations is as follows:

1. Initialize channel 2.
2. Set the CHENA bit in OTG_HCCHAR2 to write an IN request to the non-periodic request queue.
3. The core attempts to send an IN token after completing the current OUT transaction.
4. The core generates an RXFLVL interrupt as soon as the received packet is written to the receive FIFO.
5. In response to the RXFLVL interrupt, mask the RXFLVL interrupt and read the received packet status to determine the number of bytes received, then read the receive FIFO accordingly. Following this, unmask the RXFLVL interrupt.
6. The core generates the RXFLVL interrupt for the transfer completion status entry in the receive FIFO.
7. The application must read and ignore the receive packet status when the receive packet status is not an IN data packet (PKTSTS in OTG_GRXSTSR ≠ 0b0010).
8. The core generates the XFRC interrupt as soon as the receive packet status is read.
9. In response to the XFRC interrupt, disable the channel and stop writing the OTG_HCCHAR2 register for further requests. The core writes a channel disable request to the non-periodic request queue as soon as the OTG_HCCHAR2 register is written.
10. The core generates the RXFLVL interrupt as soon as the halt status is written to the receive FIFO.
11. Read and ignore the receive packet status.
12. The core generates a CHH interrupt as soon as the halt status is popped from the receive FIFO.
13. In response to the CHH interrupt, de-allocate the channel for other transfers.
14. Handling non-ACK responses

**Control transactions**

Setup, data, and status stages of a control transfer must be performed as three separate transfers. setup-, data- or status-stage OUT transactions are performed similarly to the bulk OUT transactions explained previously. Data- or status-stage IN transactions are performed similarly to the bulk IN transactions explained previously. For all three stages, the application is expected to set the EPTYP field in
OTG_HCCHAR1 to control. During the setup stage, the application is expected to set the PID field in OTG_HCTSIZ1 to SETUP.

- **Interrupt OUT transactions**
  A typical interrupt OUT operation is shown in *Figure 763*. The assumptions are:
  - The application is attempting to send one packet in every frame (up to 1 maximum packet size), starting with the odd frame (transfer size = 1024 bytes)
  - The periodic transmit FIFO can hold one packet (1 Kbyte)
  - Periodic request queue depth = 4
  The sequence of operations is as follows:
  1. Initialize and enable channel 1. The application must set the ODDFRM bit in OTG_HCCHAR1.
  2. Write the first packet for channel 1.
  3. Along with the last word write of each packet, the OTG_HS host writes an entry to the periodic request queue.
  4. The OTG_HS host attempts to send an OUT token in the next (odd) frame.
  5. The OTG_HS host generates an XFRC interrupt as soon as the last packet is transmitted successfully.
  6. In response to the XFRC interrupt, reinitialize the channel for the next transfer.
Figure 763. Normal interrupt OUT

1. The grayed elements are not relevant in the context of this figure.

- **Interrupt service routine for interrupt OUT/IN transactions**
  
  a) **Interrupt OUT**

  Unmask (NAK/TXERR/STALL/XFRC/FRMOR)
if (XFRC)
{
    Reset Error Count
    Mask ACK
    De-allocate Channel
}
else
    if (STALL or FRMOR)
    {
        Mask ACK
        Unmask CHH
        Disable Channel
        if (STALL)
        {
            Transfer Done = 1
        }
    }
else
    if (NAK or TXERR)
    {
        Rewind Buffer Pointers
        Reset Error Count
        Mask ACK
        Unmask CHH
        Disable Channel
    }
else
    if (CHH)
    {
        Mask CHH
        if (Transfer Done or (Error_count == 3))
        {
            De-allocate Channel
        }
    }
else
    if (ACK)
    {
        Reset Error Count
        Mask ACK
    }
The application uses the NPTXFE interrupt in OTG_GINTSTS to find the transmit FIFO space.

Interrupt IN

Unmask (NAK/TXERR/XFRC/BBERR/STALL/FRMOR/DTERR)

if (XFRC)
{
    Reset Error Count
    Mask ACK
    if (OTG_HCTSIZx.PKTCNT == 0)
    {
        De-allocate Channel
    }
    else
    {
        Transfer Done = 1
        Unmask CHH
        Disable Channel
    }
}
else
if (STALL or FRMOR or NAK or DTERR or BBERR)
{
    Mask ACK
    Unmask CHH
    Disable Channel
    if (STALL or BBERR)
    {
        Reset Error Count
        Transfer Done = 1
    }
    else
    if (!FRMOR)
    {
        Reset Error Count
    }
}
else
if (TXERR)
{
    Increment Error Count
    Unmask ACK
    Unmask CHH
    Disable Channel
}
else
if (CHH)
{
    Mask CHH
    if (Transfer Done or (Error_count == 3))
    {
        De-allocate Channel
    }
    else
    {
        Re-initialize Channel (in next b_interval - 1 /Frame)
    }
}
else
if (ACK)
{
    Reset Error Count
    Mask ACK
}

• Interrupt IN transactions
The assumptions are:
– The application is attempting to receive one packet (up to 1 maximum packet size) in every frame, starting with odd (transfer size = 1 024 bytes).
– The receive FIFO can hold at least one maximum-packet-size packet and two status words per packet (1 031 bytes).
– Periodic request queue depth = 4.

• Normal interrupt IN operation
The sequence of operations is as follows:
1. Initialize channel 2. The application must set the ODDFRM bit in OTG_HCCHAR2.
2. Set the CHENA bit in OTG_HCCHAR2 to write an IN request to the periodic request queue.
3. The OTG_HS host writes an IN request to the periodic request queue for each OTG_HCCHAR2 register write with the CHENA bit set.
4. The OTG_HS host attempts to send an IN token in the next (odd) frame.
5. As soon as the IN packet is received and written to the receive FIFO, the OTG_HS host generates an RXFLVL interrupt.
6. In response to the RXFLVL interrupt, read the received packet status to determine the number of bytes received, then read the receive FIFO accordingly. The application must mask the RXFLVL interrupt before reading the receive FIFO, and unmask after reading the entire packet.
7. The core generates the RXFLVL interrupt for the transfer completion status entry in the receive FIFO. The application must read and ignore the receive packet status when the receive packet status is not an IN data packet (PKTSTS in GRXSTSR ≠ 0b0010).
8. The core generates an XFRC interrupt as soon as the receive packet status is read.
9. In response to the XFRC interrupt, read the PKTCNT field in OTG_HCTSIZ2. If the PKTCNT bit in OTG_HCTSIZ2 is not equal to 0, disable the channel before re-
initializing the channel for the next transfer, if any). If PKTCNT bit in OTG_HCTSIZ2 = 0, reinitialize the channel for the next transfer. This time, the application must reset the ODDFRM bit in OTG_HCCHAR2.
1. The grayed elements are not relevant in the context of this figure.

- **Isochronous OUT transactions**

  A typical isochronous OUT operation is shown in Figure 765. The assumptions are:
  - The application is attempting to send one packet every frame (up to 1 maximum
packet size), starting with an odd frame. (transfer size = 1 024 bytes).

– The periodic transmit FIFO can hold one packet (1 Kbyte).
– Periodic request queue depth = 4.

The sequence of operations is as follows:

1. Initialize and enable channel 1. The application must set the ODDFRM bit in OTG_HCCHAR1.
2. Write the first packet for channel 1.
3. Along with the last word write of each packet, the OTG_HS host writes an entry to the periodic request queue.
4. The OTG_HS host attempts to send the OUT token in the next frame (odd).
5. The OTG_HS host generates the XFRC interrupt as soon as the last packet is transmitted successfully.
6. In response to the XFRC interrupt, reinitialize the channel for the next transfer.
7. Handling non-ACK responses
1. The grayed elements are not relevant in the context of this figure.

- **Interrupt service routine for isochronous OUT/IN transactions**

  Code sample: isochronous OUT

  Unmask (FRMOR/XFRC)

  if (XFRC)
{  
  De-allocate Channel  
}  
else  
  if (FRMOR)  
  {  
    Unmask CHH  
    Disable Channel  
  }  
else  
  if (CHH)  
  {  
    Mask CHH  
    De-allocate Channel  
  }  

Code sample: Isochronous IN  
Unmask (TXERR/XFRC/FRMOR/BBERR)  
if (XFRC or FRMOR)  
{  
  if (XFRC and (OTG_HCTSIZx.PKTCNT == 0))  
  {  
    Reset Error Count  
    De-allocate Channel  
  }  
else  
  {  
    Unmask CHH  
    Disable Channel  
  }  
}  
else  
  if (TXERR or BBERR)  
  {  
    Increment Error Count  
    Unmask CHH  
    Disable Channel  
  }  
else  
  if (CHH)  
  {  
    Mask CHH  
    if (Transfer Done or (Error_count == 3))  
    {  
      De-allocate Channel  
    }  
  }
else
{
    Re-initialize Channel
}

- Isochronous IN transactions

  The assumptions are:
  - The application is attempting to receive one packet (up to 1 maximum packet size) in every frame starting with the next odd frame (transfer size = 1024 bytes).
  - The receive FIFO can hold at least one maximum-packet-size packet and two status word per packet (1031 bytes).
  - Periodic request queue depth = 4.

  The sequence of operations is as follows:

  1. Initialize channel 2. The application must set the ODDFRM bit in OTG_HCCHAR2.
  2. Set the CHENA bit in OTG_HCCHAR2 to write an IN request to the periodic request queue.
  3. The OTG_HS host writes an IN request to the periodic request queue for each OTG_HCCHAR2 register write with the CHENA bit set.
  4. The OTG_HS host attempts to send an IN token in the next odd frame.
  5. As soon as the IN packet is received and written to the receive FIFO, the OTG_HS host generates an RXFLVL interrupt.
  6. In response to the RXFLVL interrupt, read the received packet status to determine the number of bytes received, then read the receive FIFO accordingly. The application must mask the RXFLVL interrupt before reading the receive FIFO, and unmask it after reading the entire packet.
  7. The core generates an RXFLVL interrupt for the transfer completion status entry in the receive FIFO. This time, the application must read and ignore the receive packet status when the receive packet status is not an IN data packet (PKTSTS bit in OTG_GRXSTSR ≠ 0b0010).
  8. The core generates an XFRC interrupt as soon as the receive packet status is read.
  9. In response to the XFRC interrupt, read the PKTCNT field in OTG_HCTSIZ2. If PKTCNT ≠ 0 in OTG_HCTSIZ2, disable the channel before re-initializing the channel for the next transfer, if any. If PKTCNT = 0 in OTG_HCTSIZ2, reinitialize the channel for the next transfer. This time, the application must reset the ODDFRM bit in OTG_HCCHAR2.
Selecting the queue depth

Choose the periodic and non-periodic request queue depths carefully to match the number of periodic/non-periodic endpoints accessed.

The non-periodic request queue depth affects the performance of non-periodic
transfers. The deeper the queue (along with sufficient FIFO size), the more often the core is able to pipeline non-periodic transfers. If the queue size is small, the core is able to put in new requests only when the queue space is freed up.

The core’s periodic request queue depth is critical to perform periodic transfers as scheduled. Select the periodic queue depth, based on the number of periodic transfers scheduled in a microframe. If the periodic request queue depth is smaller than the periodic transfers scheduled in a microframe, a frame overrun condition occurs.

- **Handling babble conditions**
  
  OTG_HS controller handles two cases of babble: packet babble and port babble. Packet babble occurs if the device sends more data than the maximum packet size for the channel. Port babble occurs if the core continues to receive data from the device at EOF2 (the end of frame 2, which is very close to SOF).

  When OTG_HS controller detects a packet babble, it stops writing data into the Rx buffer and waits for the end of packet (EOP). When it detects an EOP, it flushes already written data in the Rx buffer and generates a Babble interrupt to the application.

  When OTG_HS controller detects a port babble, it flushes the Rx FIFO and disables the port. The core then generates a port disabled interrupt (HPRTINT in OTG_GINTSTS, PENCHNG in OTG_HPRT). On receiving this interrupt, the application must determine that this is not due to an overcurrent condition (another cause of the port disabled interrupt) by checking POCA in OTG_HPRT, then perform a soft reset. The core does not send any more tokens after it has detected a port babble condition.

- **Bulk and control OUT/SETUP transactions in DMA mode**

  The sequence of operations is as follows:

  1. Initialize and enable channel 1 as explained in Section: Channel initialization.

  2. The OTG_HS host starts fetching the first packet as soon as the channel is enabled. For internal DMA mode, the OTG_HS host uses the programmed DMA address to fetch the packet.

  3. After fetching the last 32-bit word of the second (last) packet, the OTG_HS host masks channel 1 internally for further arbitration.

  4. The OTG_HS host generates a CHH interrupt as soon as the last packet is sent.

  5. In response to the CHH interrupt, de-allocate the channel for other transfers.
**NAK and NYET handling with internal DMA:**

1. The OTG_HS host sends a bulk OUT transaction.
2. The device responds with NAK or NYET.
3. If the application has unmasked NAK or NYET, the core generates the corresponding interrupt(s) to the application. The application is not required to service these interrupts, since the core takes care of rewinding the buffer pointers and re-initializing the Channel without application intervention.
4. The core automatically issues a ping token.
5. When the device returns an ACK, the core continues with the transfer. Optionally, the application can utilize these interrupts, in which case the NAK or NYET interrupt is masked by the application.
The core does not generate a separate interrupt when NAK or NYET is received by the host functionality.

- **Bulk and control IN transactions in DMA mode**
  The sequence of operations is as follows:
  1. Initialize and enable the used channel (channel x) as explained in *Section : Channel initialization*.
  2. The OTG_HS host writes an IN request to the request queue as soon as the channel receives the grant from the arbiter (arbitration is performed in a round-robin fashion).
  3. The OTG_HS host starts writing the received data to the system memory as soon as the last byte is received with no errors.
  4. When the last packet is received, the OTG_HS host sets an internal flag to remove any extra IN requests from the request queue.
  5. The OTG_HS host flushes the extra requests.
  6. The final request to disable channel x is written to the request queue. At this point, channel 2 is internally masked for further arbitration.
  7. The OTG_HS host generates the CHH interrupt as soon as the disable request comes to the top of the queue.
  8. In response to the CHH interrupt, de-allocate the channel for other transfers.
**Interrupt OUT transactions in DMA mode**

1. Initialize and enable channel x as explained in *Section: Channel initialization*.
2. The OTG_HS host starts fetching the first packet as soon the channel is enabled and writes the OUT request along with the last 32-bit word fetch. In high-bandwidth transfers, the OTG_HS host continues fetching the next packet (up to the value specified in the MC field) before switching to the next channel.
3. The OTG_HS host attempts to send the OUT token at the beginning of the next odd frame/micro-frame.
4. After successfully transmitting the packet, the OTG_HS host generates a CHH interrupt.
5. In response to the CHH interrupt, reinitialize the channel for the next transfer.

**Figure 769. Normal interrupt OUT transactions - DMA mode**

- **Interrupt IN transactions in DMA mode**
  
  The sequence of operations (channelx) is as follows:

  1. Initialize and enable channel x as explained in *Section: Channel initialization*.
  2. The OTG_HS host writes an IN request to the request queue as soon as the channel x gets the grant from the arbiter (round-robin with fairness). In high-bandwidth transfers, the OTG_HS host writes consecutive writes up to MC times.
3. The OTG_HS host attempts to send an IN token at the beginning of the next (odd) frame/micro-frame.
4. As soon the packet is received and written to the receive FIFO, the OTG_HS host generates a CHH interrupt.
5. In response to the CHH interrupt, reinitialize the channel for the next transfer.

**Figure 770. Normal interrupt IN transactions - DMA mode**

- **Isochronous OUT transactions in DMA mode**
  1. Initialize and enable channel x as explained in *Section: Channel initialization.*
  2. The OTG_HS host starts fetching the first packet as soon as the channel is enabled, and writes the OUT request along with the last 32-bit word fetch. In high-bandwidth
transfers, the OTG_HS host continues fetching the next packet (up to the value specified in the MC field) before switching to the next channel.

3. The OTG_HS host attempts to send an OUT token at the beginning of the next (odd) frame/micro-frame.

4. After successfully transmitting the packet, the OTG_HS host generates a CHH interrupt.

5. In response to the CHH interrupt, reinitialize the channel for the next transfer.

Figure 771. Normal isochronous OUT transaction - DMA mode

- **Isochronous IN transactions in DMA mode**
  The sequence of operations ((channel x) is as follows:
  1. Initialize and enable channel x as explained in Section: Channel initialization.
  2. The OTG_HS host writes an IN request to the request queue as soon as the channel x gets the grant from the arbiter (round-robin with fairness). In high-bandwidth transfers, the OTG_HS host performs consecutive write operations up to MC times.
3. The OTG_HS host attempts to send an IN token at the beginning of the next (odd) frame/micro-frame.
4. As soon the packet is received and written to the receive FIFO, the OTG_HS host generates a CHH interrupt.
5. In response to the CHH interrupt, reinitialize the channel for the next transfer.

Figure 772. Normal isochronous IN transactions - DMA mode

- **Bulk and control OUT/SETUP split transactions in DMA mode**
  
  The sequence of operations in (channel x) is as follows:
  1. Initialize and enable channel x for start split as explained in *Section : Channel initialization*.
  2. The OTG_HS host starts fetching the first packet as soon the channel is enabled and writes the OUT request along with the last 32-bit word fetch.
  3. After successfully transmitting start split, the OTG_HS host generates the CHH interrupt.
  4. In response to the CHH interrupt, set the COMPLSPLT bit in OTG_HCSPLT1 to send the complete split.
5. After successfully transmitting complete split, the OTG_HS host generates the CHH interrupt.
6. In response to the CHH interrupt, de-allocate the channel.

- **Bulk/control IN split transactions in DMA mode**
  The sequence of operations (channel x) is as follows:
  1. Initialize and enable channel x as explained in *Section : Channel initialization*.
  2. The OTG_HS host writes the start split request to the nonperiodic request after getting the grant from the arbiter. The OTG_HS host masks the channel x internally for the arbitration after writing the request.
  3. As soon as the IN token is transmitted, the OTG_HS host generates the CHH interrupt.
  4. In response to the CHH interrupt, set the COMPLSPLT bit in OTG_HCSPLT2 and re-enable the channel to send the complete split token. This unmasks channel x for arbitration.
  5. The OTG_HS host writes the complete split request to the nonperiodic request after receiving the grant from the arbiter.
  6. The OTG_HS host starts writing the packet to the system memory after receiving the packet successfully.
  7. As soon as the received packet is written to the system memory, the OTG_HS host generates a CHH interrupt.
  8. In response to the CHH interrupt, de-allocate the channel.

- **Interrupt OUT split transactions in DMA mode**
  The sequence of operations in (channel x) is as follows:
  1. Initialize and enable channel 1 for start split as explained in *Section : Channel initialization*. The application must set the ODDFRM bit in OTG_HCCHAR1.
  2. The OTG_HS host starts reading the packet.
  3. The OTG_HS host attempts to send the start split transaction.
  4. After successfully transmitting the start split, the OTG_HS host generates the CHH interrupt.
  5. In response to the CHH interrupt, set the COMPLSPLT bit in OTG_HCSPLT1 to send the complete split.
  6. After successfully completing the complete split transaction, the OTG_HS host generates the CHH interrupt.
  7. In response to CHH interrupt, de-allocate the channel.

- **Interrupt IN split transactions in DMA mode**
  The sequence of operations in (channel x) is as follows:
  1. Initialize and enable channel x for start split as explained in *Section : Channel initialization*.
  2. The OTG_HS host writes an IN request to the request queue as soon as channel x receives the grant from the arbiter.
  3. The OTG_HS host attempts to send the start split IN token at the beginning of the next odd micro-frame.
  4. The OTG_HS host generates the CHH interrupt after successfully transmitting the start split IN token.
  5. In response to the CHH interrupt, set the COMPLSPLT bit in OTG_HCSPLT2 to send the complete split.
6. As soon as the packet is received successfully, the OTG_HS host starts writing the data to the system memory.
7. The OTG_HS host generates the CHH interrupt after transferring the received data to the system memory.
8. In response to the CHH interrupt, de-allocate or reinitialize the channel for the next start split.

- **Isochronous OUT split transactions in DMA mode**
  The sequence of operations (channel x) is as follows:
  1. Initialize and enable channel x for start split (begin) as explained in Section : Channel initialization. The application must set the ODDFRM bit in OTG_HCCHAR1. Program the MPS field.
  2. The OTG_HS host starts reading the packet.
  3. After successfully transmitting the start split (begin), the OTG_HS host generates the CHH interrupt.
  4. In response to the CHH interrupt, reinitialize the registers to send the start split (end).
  5. After successfully transmitting the start split (end), the OTG_HS host generates a CHH interrupt.
  6. In response to the CHH interrupt, de-allocate the channel.

- **Isochronous IN split transactions in DMA mode**
  The sequence of operations (channel x) is as follows:
  1. Initialize and enable channel x for start split as explained in Section : Channel initialization.
  2. The OTG_HS host writes an IN request to the request queue as soon as channel x receives the grant from the arbiter.
  3. The OTG_HS host attempts to send the start split IN token at the beginning of the next odd micro-frame.
  4. The OTG_HS host generates the CHH interrupt after successfully transmitting the start split IN token.
  5. In response to the CHH interrupt, set the COMPLSPLT bit in OTG_HCSPLT2 to send the complete split.
  6. As soon as the packet is received successfully, the OTG_HS host starts writing the data to the system memory. The OTG_HS host generates the CHH interrupt after transferring the received data to the system memory. In response to the CHH interrupt, de-allocate the channel or reinitialize the channel for the next start split.
57.15.6  Device programming model

**Endpoint initialization on USB reset**

1. Set the NAK bit for all OUT endpoints
   - SNAK = 1 in OTG_DOEPCTLx (for all OUT endpoints)
2. Unmask the following interrupt bits
   - INEP0 = 1 in OTG_DAINTMSK (control 0 IN endpoint)
   - OUTEP0 = 1 in OTG_DAINTMSK (control 0 OUT endpoint)
   - STUPM = 1 in OTG_DOEPMSK
   - XFRCM = 1 in OTG_DOEPMSK
   - XFRCM = 1 in OTG_DIEPMSK
   - TOM = 1 in OTG_DIEPMSK
3. Set up the data FIFO RAM for each of the FIFOs
   - Program the OTG_GRXFSIZ register, to be able to receive control OUT data and setup data. If thresholding is not enabled, at a minimum, this must be equal to 1 max packet size of control endpoint 0 + 2 words (for the status of the control OUT data packet) + 10 words (for setup packets).
   - Program the OTG_DIEPTXF0 register (depending on the FIFO number chosen) to be able to transmit control IN data. At a minimum, this must be equal to 1 max packet size of control endpoint 0.
4. Program the following fields in the endpoint-specific registers for control OUT endpoint 0 to receive a SETUP packet
   - STUPCNT = 3 in OTG_DOEPTSIZ0 (to receive up to 3 back-to-back SETUP packets)
5. For USB OTG_HS in DMA mode, the OTG_DOEPDMA0 register should have a valid memory address to store any SETUP packets received.

At this point, all initialization required to receive SETUP packets is done.

**Endpoint initialization on enumeration completion**

1. On the Enumeration Done interrupt (ENUMDNE in OTG_GINTSTS), read the OTG_DSTS register to determine the enumeration speed.
2. Program the MPSIZ field in OTG_DIEPCTL0 to set the maximum packet size. This step configures control endpoint 0. The maximum packet size for a control endpoint depends on the enumeration speed.
3. For USB OTG_HS in DMA mode, program the OTG_DOEPCTL0 register to enable control OUT endpoint 0, to receive a SETUP packet.

At this point, the device is ready to receive SOF packets and is configured to perform control transfers on control endpoint 0.

**Endpoint initialization on SetAddress command**

This section describes what the application must do when it receives a SetAddress command in a SETUP packet.

1. Program the OTG_DCFG register with the device address received in the SetAddress command
2. Program the core to send out a status IN packet
Endpoint initialization on SetConfiguration/SetInterface command

This section describes what the application must do when it receives a SetConfiguration or SetInterface command in a SETUP packet.

1. When a SetConfiguration command is received, the application must program the endpoint registers to configure them with the characteristics of the valid endpoints in the new configuration.

2. When a SetInterface command is received, the application must program the endpoint registers of the endpoints affected by this command.

3. Some endpoints that were active in the prior configuration or alternate setting are not valid in the new configuration or alternate setting. These invalid endpoints must be deactivated.

4. Unmask the interrupt for each active endpoint and mask the interrupts for all inactive endpoints in the OTG_DAINTMSK register.

5. Set up the data FIFO RAM for each FIFO.

6. After all required endpoints are configured; the application must program the core to send a status IN packet.

At this point, the device core is configured to receive and transmit any type of data packet.

Endpoint activation

This section describes the steps required to activate a device endpoint or to configure an existing device endpoint to a new type.

1. Program the characteristics of the required endpoint into the following fields of the OTG_DIEPCTLx register (for IN or bidirectional endpoints) or the OTG_DOEPCTLx register (for OUT or bidirectional endpoints).
   - Maximum packet size
   - USB active endpoint = 1
   - Endpoint start data toggle (for interrupt and bulk endpoints)
   - Endpoint type
   - Tx FIFO number

2. Once the endpoint is activated, the core starts decoding the tokens addressed to that endpoint and sends out a valid handshake for each valid token received for the endpoint.

Endpoint deactivation

This section describes the steps required to deactivate an existing endpoint.

1. In the endpoint to be deactivated, clear the USB active endpoint bit in the OTG_DIEPCTLx register (for IN or bidirectional endpoints) or the OTG_DOEPCTLx register (for OUT or bidirectional endpoints).

2. Once the endpoint is deactivated, the core ignores tokens addressed to that endpoint, which results in a timeout on the USB.

Note: The application must meet the following conditions to set up the device core to handle traffic:
NPTXFEM and RXFLVLM in the OTG_GINTMSK register must be cleared.
Operational model

SETUP and OUT data transfers:

This section describes the internal data flow and application-level operations during data OUT transfers and SETUP transactions.

- Packet read

This section describes how to read packets (OUT data and SETUP packets) from the receive FIFO.

1. On catching an RXFLVL interrupt (OTG_GINTSTS register), the application must read the receive status pop register (OTG_GRXSTSP).

2. The application can mask the RXFLVL interrupt (in OTG_GINTSTS) by writing to RXFLVLM = 0 (in OTG_GINTMSK), until it has read the packet from the receive FIFO.

3. If the received packet's byte count is not 0, the byte count amount of data is popped from the receive data FIFO and stored in memory. If the received packet byte count is 0, no data is popped from the receive data FIFO.

4. The receive status readout of the packet of FIFO indicates one of the following:
   a) Global OUT NAK pattern:
      \[ PKTSTS = \text{Global OUT NAK}, \ BCNT = 0x000, \ EPNUM = (0x0), \ DPID = (0b00). \]
      These data indicate that the global OUT NAK bit has taken effect.
   b) SETUP packet pattern:
      \[ PKTSTS = \text{SETUP}, \ BCNT = 0x008, \ EPNUM = \text{Control EP Num}, \ DPID = \text{DATA0}. \]
      These data indicate that a SETUP packet for the specified endpoint is now available for reading from the receive FIFO.
   c) Setup stage done pattern:
      \[ PKTSTS = \text{Setup Stage Done}, \ BCNT = 0x0, \ EPNUM = \text{Control EP Num}, \ DPID = (0b00). \]
      These data indicate that the setup stage for the specified endpoint has completed and the data stage has started. After this entry is popped from the receive FIFO, the core asserts a setup interrupt on the specified control OUT endpoint.
   d) Data OUT packet pattern:
      \[ PKTSTS = \text{DataOUT}, \ BCNT = \text{size of the received data OUT packet (0 \leq BCNT \leq 1 024)}, \ EPNUM = \text{EPNUM on which the packet was received}, \ DPID = \text{Actual Data PID}. \]
   e) Data transfer completed pattern:
      \[ PKTSTS = \text{Data OUT transfer done}, \ BCNT = 0x0, \ EPNUM = \text{OUT EP Num on which the data transfer is complete}, \ DPID = (0b00). \]
      These data indicate that an OUT data transfer for the specified OUT endpoint has completed. After this entry is popped from the receive FIFO, the core asserts a transfer completed interrupt on the specified OUT endpoint.

5. After the data payload is popped from the receive FIFO, the RXFLVL interrupt (OTG_GINTSTS) must be unmasked.

6. Steps 1–5 are repeated every time the application detects assertion of the interrupt line due to RXFLVL in OTG_GINTSTS. Reading an empty receive FIFO can result in undefined core behavior.

*Figure 773* provides a flowchart of the above procedure.
SETUP transactions

This section describes how the core handles SETUP packets and the application's sequence for handling SETUP transactions.

- **Application requirements**

1. To receive a SETUP packet, the STUPCNT field (OTG_DOEPTSIZx) in a control OUT endpoint must be programmed to a non-zero value. When the application programs the STUPCNT field to a non-zero value, the core receives SETUP packets and writes them to the receive FIFO, irrespective of the NAK status and EPENA bit setting in OTG_DOEPCTLx. The STUPCNT field is decremented every time the control endpoint receives a SETUP packet. If the STUPCNT field is not programmed to a proper value before receiving a SETUP packet, the core still receives the SETUP packet and decrements the STUPCNT field, but the application may not be able to determine the correct number of SETUP packets received in the setup stage of a control transfer.
   - STUPCNT = 3 in OTG_DOEPTSIZx

2. The application must always allocate some extra space in the receive data FIFO, to be able to receive up to three SETUP packets on a control endpoint.
   - The space to be reserved is 10 words. Three words are required for the first SETUP packet, 1 word is required for the setup stage done word and 6 words are required to store two extra SETUP packets among all control endpoints.
   - 3 words per SETUP packet are required to store 8 bytes of SETUP data and 4 bytes of SETUP status (setup packet pattern). The core reserves this space in the
receive data FIFO to write SETUP data only, and never uses this space for data packets.

3. The application must read the 2 words of the SETUP packet from the receive FIFO.
4. The application must read and discard the setup stage done word from the receive FIFO.

- Internal data flow
  1. When a SETUP packet is received, the core writes the received data to the receive FIFO, without checking for available space in the receive FIFO and irrespective of the endpoint’s NAK and STALL bit settings.
     - The core internally sets the IN NAK and OUT NAK bits for the control IN/OUT endpoints on which the SETUP packet was received.
  2. For every SETUP packet received on the USB, 3 words of data are written to the receive FIFO, and the STUPCNT field is decremented by 1.
     - The first word contains control information used internally by the core
     - The second word contains the first 4 bytes of the SETUP command
     - The third word contains the last 4 bytes of the SETUP command
  3. When the setup stage changes to a data IN/OUT stage, the core writes an entry (setup stage done word) to the receive FIFO, indicating the completion of the setup stage.
  4. On the AHB side, SETUP packets are emptied by the application.
  5. When the application pops the setup stage done word from the receive FIFO, the core interrupts the application with an STUP interrupt (OTG_DOEPINTx), indicating it can process the received SETUP packet.
  6. The core clears the endpoint enable bit for control OUT endpoints.

- Application programming sequence
  1. Program the OTG_DOEPTSIZx register.
     - STUPCNT = 3
  2. Wait for the RXFLVL interrupt (OTG_GINTSTS) and empty the data packets from the receive FIFO.
  3. Assertion of the STUP interrupt (OTG_DOEPINTx) marks a successful completion of the SETUP data transfer.
     - On this interrupt, the application must read the OTG_DOEPTSIZx register to determine the number of SETUP packets received and process the last received SETUP packet.
Handling more than three back-to-back SETUP packets

Per the USB 2.0 specification, normally, during a SETUP packet error, a host does not send more than three back-to-back SETUP packets to the same endpoint. However, the USB 2.0 specification does not limit the number of back-to-back SETUP packets a host can send to the same endpoint. When this condition occurs, the OTG_HS controller generates an interrupt (B2BSTUP in OTG_DOEPINTx).

Setting the global OUT NAK

Internal data flow:
1. When the application sets the Global OUT NAK (SGONAK bit in OTG_DCTL), the core stops writing data, except SETUP packets, to the receive FIFO. Irrespective of the space availability in the receive FIFO, non-isochronous OUT tokens receive a NAK handshake response, and the core ignores isochronous OUT data packets.
2. The core writes the Global OUT NAK pattern to the receive FIFO. The application must reserve enough receive FIFO space to write this data pattern.
3. When the application pops the Global OUT NAK pattern word from the receive FIFO, the core sets the GONAKEFF interrupt (OTG_GINTSTS).
4. Once the application detects this interrupt, it can assume that the core is in Global OUT NAK mode. The application can clear this interrupt by clearing the SGONAK bit in OTG_DCTL.

Application programming sequence:
1. To stop receiving any kind of data in the receive FIFO, the application must set the Global OUT NAK bit by programming the following field:
   - SGONAK = 1 in OTG_DCTL
2. Wait for the assertion of the GONAKEFF interrupt in OTG_GINTSTS. When asserted, this interrupt indicates that the core has stopped receiving any type of data except SETUP packets.
3. The application can receive valid OUT packets after it has set SGONAK in OTG_DCTL and before the core asserts the GONAKEFF interrupt (OTG_GINTSTS).
4. The application can temporarily mask this interrupt by writing to the GONAKEFFM bit in the OTG_GINTMSK register.
   - GONAKEFFM = 0 in the OTG_GINTMSK register
5. Whenever the application is ready to exit the Global OUT NAK mode, it must clear the SGONAK bit in OTG_DCTL. This also clears the GONAKEFF interrupt (OTG_GINTSTS).
   - CGONAK = 1 in OTG_DCTL
6. If the application has masked this interrupt earlier, it must be unmasked as follows:
   - GONAKEFFM = 1 in OTG_GINTMSK

- **Disabling an OUT endpoint**

The application must use this sequence to disable an OUT endpoint that it has enabled.

Application programming sequence:
1. Before disabling any OUT endpoint, the application must enable Global OUT NAK mode in the core.
   - SGONAK = 1 in OTG_DCTL
2. Wait for the GONAKEFF interrupt (OTG_GINTSTS)
3. Disable the required OUT endpoint by programming the following fields:
   - EPDIS = 1 in OTG_DOEPCTLx
   - SNAK = 1 in OTG_DOEPCTLx
4. Wait for the EPDISD interrupt (OTG_DOEPINTx), which indicates that the OUT endpoint is completely disabled. When the EPDISD interrupt is asserted, the core also clears the following bits:
   - EPDIS = 0 in OTG_DOEPCTLx
   - EPENA = 0 in OTG_DOEPCTLx
5. The application must clear the Global OUT NAK bit to start receiving data from other non-disabled OUT endpoints.
   - SGONAK = 0 in OTG_DCTL

- **Transfer Stop Programming for OUT endpoints**

The application must use the following programing sequence to stop any transfers (because of an interrupt from the host, typically a reset).

Sequence of operations:
1. Enable all OUT endpoints by setting
   - \( \text{EPENA} = 1 \) in all OTG_DOEPCTLx registers.

2. Flush the RxFIFO as follows
   - Poll OTG_GRSTCTL.AHBIDL until it is 1. This indicates that AHB master is idle.
   - Perform read modify write operation on OTG_GRSTCTL.RXFFLSH = 1
   - Poll OTG_GRSTCTL.RXFFLSH until it is 0, but also using a timeout of less than
     10 milli-seconds (corresponds to minimum reset signaling duration). If 0 is seen
     before the timeout, then the RxFIFO flush is successful. If at the moment the
     timeout occurs, there is still a 1, (this may be due to a packet on EP0 coming from
     the host) then go back (once only) to the previous step (“Perform read modify write
     operation”).

3. Before disabling any OUT endpoint, the application must enable Global OUT NAK
   mode in the core, according to the instructions in “Setting the global OUT NAK
   on page 2755”. This ensures that data in the RxFIFO is sent to the application
   successfully. Set SGONAK = 1 in OTG_DCTL

4. Wait for the GONAKEFF interrupt (OTG_GINTSTS)

5. Disable all active OUT endpoints by programming the following register bits:
   - \( \text{EPDIS} = 1 \) in registers OTG_DOEPCTLx
   - \( \text{SNAK} = 1 \) in registers OTG_DOEPCTLx

6. Wait for the EPDIS interrupt in OTG_DOEPINTx for each OUT endpoint programmed
   in the previous step. The EPDIS interrupt in OTG_DOEPINTx indicates that the
   corresponding OUT endpoint is completely disabled. When the EPDIS interrupt is
   asserted, the following bits are cleared:
   - \( \text{EPENA} = 0 \) in registers OTG_DOEPCTLx
   - \( \text{EPDIS} = 0 \) in registers OTG_DOEPCTLx
   - \( \text{SNAK} = 0 \) in registers OTG_DOEPCTLx

**Generic non-isochronous OUT data transfers**

This section describes a regular non-isochronous OUT data transfer (control, bulk, or
interrupt).

Application requirements:

1. Before setting up an OUT transfer, the application must allocate a buffer in the memory
   to accommodate all data to be received as part of the OUT transfer.

2. For OUT transfers, the transfer size field in the endpoint’s transfer size register must be
   a multiple of the maximum packet size of the endpoint, adjusted to the word boundary.
   - \( \text{transfer size}[\text{EPNUM}] = n \times (\text{MPSIZ}[\text{EPNUM}] + 4 – (\text{MPSIZ}[\text{EPNUM}] \mod 4)) \)
   - \( \text{packet count}[\text{EPNUM}] = n \)
   - \( n > 0 \)

3. On any OUT endpoint interrupt, the application must read the endpoint's transfer size
   register to calculate the size of the payload in the memory. The received payload size
   can be less than the programmed transfer size.
   - Payload size in memory = application programmed initial transfer size – core
     updated final transfer size
   - Number of USB packets in which this payload was received = application
     programmed initial packet count – core updated final packet count
Internal data flow:
1. The application must set the transfer size and packet count fields in the endpoint-specific registers, clear the NAK bit, and enable the endpoint to receive the data.
2. Once the NAK bit is cleared, the core starts receiving data and writes it to the receive FIFO, as long as there is space in the receive FIFO. For every data packet received on the USB, the data packet and its status are written to the receive FIFO. Every packet (maximum packet size or short packet) written to the receive FIFO decrements the packet count field for that endpoint by 1.
   – OUT data packets received with bad data CRC are flushed from the receive FIFO automatically.
   – After sending an ACK for the packet on the USB, the core discards non-isochronous OUT data packets that the host, which cannot detect the ACK, resends. The application does not detect multiple back-to-back data OUT packets on the same endpoint with the same data PID. In this case the packet count is not decremented.
   – If there is no space in the receive FIFO, isochronous or non-isochronous data packets are ignored and not written to the receive FIFO. Additionally, non-isochronous OUT tokens receive a NAK handshake reply.
   – In all the above three cases, the packet count is not decremented because no data are written to the receive FIFO.
3. When the packet count becomes 0 or when a short packet is received on the endpoint, the NAK bit for that endpoint is set. Once the NAK bit is set, the isochronous or non-isochronous data packets are ignored and not written to the receive FIFO, and non-isochronous OUT tokens receive a NAK handshake reply.
4. After the data are written to the receive FIFO, the application reads the data from the receive FIFO and writes it to external memory, one packet at a time per endpoint.
5. At the end of every packet write on the AHB to external memory, the transfer size for the endpoint is decremented by the size of the written packet.
6. The OUT data transfer completed pattern for an OUT endpoint is written to the receive FIFO on one of the following conditions:
   – The transfer size is 0 and the packet count is 0
   – The last OUT data packet written to the receive FIFO is a short packet (0 ≤ packet size < maximum packet size)
7. When either the application pops this entry (OUT data transfer completed), a transfer completed interrupt is generated for the endpoint and the endpoint enable is cleared.

Application programming sequence:
1. Program the OTG_DOEPTSIZx register for the transfer size and the corresponding packet count.
2. Program the OTG_DOEPCTLx register with the endpoint characteristics, and set the EPENA and CNAK bits.
   - EPENA = 1 in OTG_DOEPCTLx
   - CNAK = 1 in OTG_DOEPCTLx
3. Wait for the RXFLVL interrupt (in OTG_GINTSTS) and empty the data packets from the receive FIFO.
   - This step can be repeated many times, depending on the transfer size.
4. Asserting the XFRC interrupt (OTG_DOEPINTx) marks a successful completion of the non-isochronous OUT data transfer.
5. Read the OTG_DOEPTSIZx register to determine the size of the received data payload.

- **Generic isochronous OUT data transfer**

This section describes a regular isochronous OUT data transfer.

Application requirements:
1. All the application requirements for non-isochronous OUT data transfers also apply to isochronous OUT data transfers.
2. For isochronous OUT data transfers, the transfer size and packet count fields must always be set to the number of maximum-packet-size packets that can be received in a single frame and no more. Isochronous OUT data transfers cannot span more than 1 frame.
3. The application must read all isochronous OUT data packets from the receive FIFO (data and status) before the end of the periodic frame (EOPF interrupt in OTG_GINTSTS).
4. To receive data in the following frame, an isochronous OUT endpoint must be enabled after the EOPF (OTG_GINTSTS) and before the SOF (OTG_GINTSTS).

Internal data flow:
1. The internal data flow for isochronous OUT endpoints is the same as that for non-isochronous OUT endpoints, but for a few differences.
2. When an isochronous OUT endpoint is enabled by setting the endpoint enable and clearing the NAK bits, the Even/Odd frame bit must also be set appropriately. The core receives data on an isochronous OUT endpoint in a particular frame only if the following condition is met:
   - $\text{EONUM (in OTG_DOEPCTLx)} = \text{FNSOF}[0] \ (\text{in OTG_DSTS})$
3. When the application completely reads an isochronous OUT data packet (data and status) from the receive FIFO, the core updates the RXDPID field in OTG_DOEPTSIZx with the data PID of the last isochronous OUT data packet read from the receive FIFO.

Application programming sequence:
1. Program the OTG_DOEPTSIZx register for the transfer size and the corresponding packet count
2. Program the OTG_DOEPCTLx register with the endpoint characteristics and set the endpoint enable, ClearNAK, and Even/Odd frame bits.
   – EPENA = 1
   – CNAK = 1
   – EONUM = (0: Even/1: Odd)
3. Wait for the RXFLVL interrupt (in OTG_GINTSTS) and empty the data packets from the receive FIFO
   – This step can be repeated many times, depending on the transfer size.
4. The assertion of the XFRC interrupt (in OTG_DOEPIx) marks the completion of the isochronous OUT data transfer. This interrupt does not necessarily mean that the data in memory are good.
5. This interrupt cannot always be detected for isochronous OUT transfers. Instead, the application can detect the INCOMPISOOUT interrupt in OTG_GINTSTS.
6. Read the OTG_DOEPTSIZx register to determine the size of the received transfer and to determine the validity of the data received in the frame. The application must treat the data received in memory as valid only if one of the following conditions is met:
   – RXDPID = DATA0 (in OTG_DOEPTSIZx) and the number of USB packets in which this payload was received = 1
   – RXDPID = DATA1 (in OTG_DOEPTSIZx) and the number of USB packets in which this payload was received = 2
   – RXDPID = D2 (in OTG_DOEPTSIZx) and the number of USB packets in which this payload was received = 3
   – The number of USB packets in which this payload was received = Application programmed initial packet count – core updated final packet count
   The application can discard invalid data packets.

- **Incomplete isochronous OUT data transfers**
  This section describes the application programming sequence when isochronous OUT data packets are dropped inside the core.

  **Internal data flow:**
  1. For isochronous OUT endpoints, the XFRC interrupt (in OTG_DOEPIx) may not always be asserted. If the core drops isochronous OUT data packets, the application may fail to detect the XFRC interrupt (OTG_DOEPIx) under the following circumstances:
     – When the receive FIFO cannot accommodate the complete ISO OUT data packet, the core drops the received ISO OUT data
     – When the isochronous OUT data packet is received with CRC errors
     – When the isochronous OUT token received by the core is corrupted
     – When the application is very slow in reading the data from the receive FIFO
  2. When the core detects an end of periodic frame before transfer completion to all isochronous OUT endpoints, it asserts the incomplete isochronous OUT data interrupt (INCOMPISOOUT in OTG_GINTSTS), indicating that an XFRC interrupt (in OTG_DOEPIx) is not asserted on at least one of the isochronous OUT endpoints. At
this point, the endpoint with the incomplete transfer remains enabled, but no active transfers remain in progress on this endpoint on the USB.

Application programming sequence:
1. Asserting the INCOMPISOOUT interrupt (OTG_GINTSTS) indicates that in the current frame, at least one isochronous OUT endpoint has an incomplete transfer.
2. If this occurs because isochronous OUT data is not completely emptied from the endpoint, the application must ensure that the application empties all isochronous OUT data (data and status) from the receive FIFO before proceeding.
   - When all data are emptied from the receive FIFO, the application can detect the XFRC interrupt (OTG_DOEPINTx). In this case, the application must re-enable the endpoint to receive isochronous OUT data in the next frame.
3. When it receives an INCOMPISOOUT interrupt (in OTG_GINTSTS), the application must read the control registers of all isochronous OUT endpoints (OTG_DOEPCTLx) to determine which endpoints had an incomplete transfer in the current microframe. An endpoint transfer is incomplete if both the following conditions are met:
   - EONUM bit (in OTG_DOEPCTLx) = FNSOF[0] (in OTG_DSTS)
   - EPENA = 1 (in OTG_DOEPCTLx)
4. The previous step must be performed before the SOF interrupt (in OTG_GINTSTS) is detected, to ensure that the current frame number is not changed.
5. For isochronous OUT endpoints with incomplete transfers, the application must discard the data in the memory and disable the endpoint by setting the EPDIS bit in OTG_DOEPCTLx.
6. Wait for the EPDISD interrupt (in OTG_DOEPINTx) and enable the endpoint to receive new data in the next frame.
   - Because the core can take some time to disable the endpoint, the application may not be able to receive the data in the next frame after receiving bad isochronous data.

- **Stalling a non-isochronous OUT endpoint**

This section describes how the application can stall a non-isochronous endpoint.
1. Put the core in the Global OUT NAK mode.
2. Disable the required endpoint
   - When disabling the endpoint, instead of setting the SNAK bit in OTG_DOEPCTL, set STALL = 1 (in OTG_DOEPCTLx).
   - The STALL bit always takes precedence over the NAK bit.
3. When the application is ready to end the STALL handshake for the endpoint, the STALL bit (in OTG_DOEPCTLx) must be cleared.
4. If the application is setting or clearing a STALL for an endpoint due to a SetFeature.Endpoint Halt or ClearFeature.Endpoint Halt command, the STALL bit must be set or cleared before the application sets up the status stage transfer on the control endpoint.

**Examples**

This section describes and depicts some fundamental transfer types and scenarios.
- **Bulk OUT transaction**
**Figure 775** depicts the reception of a single Bulk OUT data packet from the USB to the AHB and describes the events involved in the process.

**Figure 775. Bulk OUT transaction**

After a SetConfiguration/SetInterface command, the application initializes all OUT endpoints by setting CNAK = 1 and EPENA = 1 (in OTG_DOEPCTLx), and setting a suitable XFRSIZ and PKTCNT in the OTG_DOEPTSIZx register.

1. The host attempts to send data (OUT token) to an endpoint.
2. When the core receives the OUT token on the USB, it stores the packet in the Rx FIFO because space is available there.
3. After writing the complete packet in the Rx FIFO, the core then asserts the RXFLVL interrupt (in OTG_GINTSTS).
4. On receiving the PKTCNT number of USB packets, the core internally sets the NAK bit for this endpoint to prevent it from receiving any more packets.
5. The application processes the interrupt and reads the data from the Rx FIFO.
6. When the application has read all the data (equivalent to XFRSIZ), the core generates an XFRC interrupt (in OTG_DOEPIINTx).
7. The application processes the interrupt and uses the setting of the XFRC interrupt bit (in OTG_DOEPIINTx) to determine that the intended transfer is complete.

**IN data transfers**

- **Packet write**

This section describes how the application writes data packets to the endpoint FIFO when dedicated transmit FIFOs are enabled.
1. The application can either choose the polling or the interrupt mode.
   – In polling mode, the application monitors the status of the endpoint transmit data FIFO by reading the OTG_DTXFSTSx register, to determine if there is enough space in the data FIFO.
   – In interrupt mode, the application waits for the TXFE interrupt (in OTG_DIEPINTx) and then reads the OTG_DTXFSTSx register, to determine if there is enough space in the data FIFO.
   – To write a single non-zero length data packet, there must be space to write the entire packet in the data FIFO.
   – To write zero length packet, the application must not look at the FIFO space.
2. Using one of the above mentioned methods, when the application determines that there is enough space to write a transmit packet, the application must first write into the endpoint control register, before writing the data into the data FIFO. Typically, the application, must do a read modify write on the OTG_DIEPCTLx register to avoid modifying the contents of the register, except for setting the endpoint enable bit.

The application can write multiple packets for the same endpoint into the transmit FIFO, if space is available. For periodic IN endpoints, the application must write packets only for one microframe. It can write packets for the next periodic transaction only after getting transfer complete for the previous transaction.

• Setting IN endpoint NAK

Internal data flow:
1. When the application sets the IN NAK for a particular endpoint, the core stops transmitting data on the endpoint, irrespective of data availability in the endpoint’s transmit FIFO.
2. Non-isochronous IN tokens receive a NAK handshake reply
   – Isochronous IN tokens receive a zero-data-length packet reply
3. The core asserts the INEPNE (IN endpoint NAK effective) interrupt in OTG_DIEPINTx in response to the SNAK bit in OTG_DIEPCTLx.
4. Once this interrupt is seen by the application, the application can assume that the endpoint is in IN NAK mode. This interrupt can be cleared by the application by setting the CNAK bit in OTG_DIEPCTLx.

Application programming sequence:
1. To stop transmitting any data on a particular IN endpoint, the application must set the IN NAK bit. To set this bit, the following field must be programmed.
   – SNAK = 1 in OTG_DIEPCTLx
2. Wait for assertion of the INEPNE interrupt in OTG_DIEPINTx. This interrupt indicates that the core has stopped transmitting data on the endpoint.
3. The core can transmit valid IN data on the endpoint after the application has set the NAK bit, but before the assertion of the NAK Effective interrupt.
4. The application can mask this interrupt temporarily by writing to the INEPNEM bit in OTG_DIEPMSK.
   – INEPNEM = 0 in OTG_DIEPMSK
5. To exit endpoint NAK mode, the application must clear the NAK status bit (NAKSTS) in OTG_DIEPCTLx. This also clears the INEPNE interrupt (in OTG_DIEPINTx).
6. If the application masked this interrupt earlier, it must be unmasked as follows:
   - INEPNEM = 1 in OTG_DIEPMSK

**IN endpoint disable**

Use the following sequence to disable a specific IN endpoint that has been previously enabled.

Application programming sequence:

1. The application must stop writing data on the AHB for the IN endpoint to be disabled.
2. The application must set the endpoint in NAK mode.
   - SNAK = 1 in OTG_DIEPCTLx
3. Wait for the INEPNE interrupt in OTG_DIEPINTx.
4. Set the following bits in the OTG_DIEPCTLx register for the endpoint that must be disabled.
   - EPDIS = 1 in OTG_DIEPCTLx
   - SNAK = 1 in OTG_DIEPCTLx
5. Assertion of the EPDISD interrupt in OTG_DIEPINTx indicates that the core has completely disabled the specified endpoint. Along with the assertion of the interrupt, the core also clears the following bits:
   - EPENA = 0 in OTG_DIEPCTLx
   - EPDIS = 0 in OTG_DIEPCTLx
6. The application must read the OTG_DIEPTSIZx register for the periodic IN EP, to calculate how much data on the endpoint were transmitted on the USB.
7. The application must flush the data in the endpoint transmit FIFO, by setting the following fields in the OTG_GRSTCTL register:
   - TXFNUM (in OTG_GRSTCTL) = Endpoint transmit FIFO number
   - TXFFLSH in (OTG_GRSTCTL) = 1

The application must poll the OTG_GRSTCTL register, until the TXFFLSH bit is cleared by the core, which indicates the end of flush operation. To transmit new data on this endpoint, the application can re-enable the endpoint at a later point.

**Transfer Stop Programming for IN endpoints**

The application must use the following programming sequence to stop any transfers (because of an interrupt from the host, typically a reset).
Sequence of operations:

1. Disable the IN endpoint by setting:
   - EPDIS = 1 in all OTG_DIEPCTLx registers

2. Wait for the EPDIS interrupt in OTG_DIEPINTx, which indicates that the IN endpoint is completely disabled. When the EPDIS interrupt is asserted the following bits are cleared:
   - EPDIS = 0 in OTG_DIEPCTLx
   - EPENA = 0 in OTG_DIEPCTLx

3. Flush the TxFIFO by programming the following bits:
   - TXFFLSH = 1 in OTG_GRSTCTL
   - TXFNUM = “FIFO number specific to endpoint” in OTG_GRSTCTL

4. The application can start polling till TXFFLSH in OTG_GRSTCTL is cleared. When this bit is cleared, it ensures that there is no data left in the Tx FIFO.

• Generic non-periodic IN data transfers

Application requirements:

1. Before setting up an IN transfer, the application must ensure that all data to be transmitted as part of the IN transfer are part of a single buffer.

2. For IN transfers, the transfer size field in the endpoint transfer size register denotes a payload that constitutes multiple maximum-packet-size packets and a single short packet. This short packet is transmitted at the end of the transfer.
   - To transmit a few maximum-packet-size packets and a short packet at the end of the transfer:
     Transfer size[EPNUM] = \( x \times MPSIZ[EPNUM] + sp \)
     If \( sp > 0 \), then packet count[EPNUM] = \( x + 1 \).
     Otherwise, packet count[EPNUM] = \( x \)
   - To transmit a single zero-length data packet:
     Transfer size[EPNUM] = 0
     Packet count[EPNUM] = 1
   - To transmit a few maximum-packet-size packets and a zero-length data packet at the end of the transfer, the application must split the transfer into two parts. The first sends maximum-packet-size data packets and the second sends the zero-length data packet alone.
     First transfer: transfer size[EPNUM] = \( x \times MPSIZ[epnum] \); packet count = \( n \);
     Second transfer: transfer size[EPNUM] = 0; packet count = 1;

3. Once an endpoint is enabled for data transfers, the core updates the transfer size register. At the end of the IN transfer, the application must read the transfer size register to determine how much data posted in the transmit FIFO have already been sent on the USB.

4. Data fetched into transmit FIFO = Application-programmed initial transfer size – core-updated final transfer size
   - Data transmitted on USB = (application-programmed initial packet count – core updated final packet count) \( \times MPSIZ[EPNUM] \)
   - Data yet to be transmitted on USB = (Application-programmed initial transfer size – data transmitted on USB)
Internal data flow:
1. The application must set the transfer size and packet count fields in the endpoint-specific registers and enable the endpoint to transmit the data.
2. The application must also write the required data to the transmit FIFO for the endpoint.
3. Every time a packet is written into the transmit FIFO by the application, the transfer size for that endpoint is decremented by the packet size. The data is fetched from the memory by the application, until the transfer size for the endpoint becomes 0. After writing the data into the FIFO, the “number of packets in FIFO” count is incremented (this is a 3-bit count, internally maintained by the core for each IN endpoint transmit FIFO. The maximum number of packets maintained by the core at any time in an IN endpoint FIFO is eight). For zero-length packets, a separate flag is set for each FIFO, without any data in the FIFO.
4. Once the data are written to the transmit FIFO, the core reads them out upon receiving an IN token. For every non-isochronous IN data packet transmitted with an ACK handshake, the packet count for the endpoint is decremented by one, until the packet count is zero. The packet count is not decremented on a timeout.
5. For zero length packets (indicated by an internal zero length flag), the core sends out a zero-length packet for the IN token and decrements the packet count field.
6. If there are no data in the FIFO for a received IN token and the packet count field for that endpoint is zero, the core generates an “IN token received when Tx FIFO is empty” (ITTXFE) interrupt for the endpoint, provided that the endpoint NAK bit is not set. The core responds with a NAK handshake for non-isochronous endpoints on the USB.
7. The core internally rewinds the FIFO pointers and no timeout interrupt is generated.
8. When the transfer size is 0 and the packet count is 0, the transfer complete (XFRC) interrupt for the endpoint is generated and the endpoint enable is cleared.

Application programming sequence:
1. Program the OTG_DIEPTSIZx register with the transfer size and corresponding packet count.
2. Program the OTG_DIEPCTLx register with the endpoint characteristics and set the CNAK and EPENA (endpoint enable) bits.
3. When transmitting non-zero length data packet, the application must poll the OTG_DTXFSTSx register (where x is the FIFO number associated with that endpoint) to determine whether there is enough space in the data FIFO. The application can optionally use TXFE (in OTG_DIEPINTx) before writing the data.

- **Generic periodic IN data transfers**

This section describes a typical periodic IN data transfer.

Application requirements:
1. Application requirements 1, 2, 3, and 4 of **Generic non-periodic IN data transfers on page 2765** also apply to periodic IN data transfers, except for a slight modification of requirement 2.
   - The application can only transmit multiples of maximum-packet-size data packets or multiples of maximum-packet-size packets, plus a short packet at the end. To
transmit a few maximum-packet-size packets and a short packet at the end of the transfer, the following conditions must be met:

\[ \text{transfer size}[\text{EPNUM}] = x \times \text{MPSIZ}[\text{EPNUM}] + \text{sp} \]

(where \( x \) is an integer \( \geq 0 \), and \( 0 \leq \text{sp} < \text{MPSIZ}[\text{EPNUM}] \))

If (\( \text{sp} > 0 \)), \( \text{packet count}[\text{EPNUM}] = x + 1 \)

Otherwise, \( \text{packet count}[\text{EPNUM}] = x ; \)

\[ \text{MCNT}[\text{EPNUM}] = \text{packet count}[\text{EPNUM}] \]

– The application cannot transmit a zero-length data packet at the end of a transfer. It can transmit a single zero-length data packet by itself. To transmit a single zero-length data packet:

– \( \text{transfer size}[\text{EPNUM}] = 0 \)

\[ \text{packet count}[\text{EPNUM}] = 1 \]

\[ \text{MCNT}[\text{EPNUM}] = \text{packet count}[\text{EPNUM}] \]

2. The application can only schedule data transfers one frame at a time.

– \( (\text{MCNT} – 1) \times \text{MPSIZ} \leq \text{XFERSIZ} \leq \text{MCNT} \times \text{MPSIZ} \)

– \( \text{PKTCNT} = \text{MCNT} \) (in \( \text{OTG\_DIEPTSIZx} \))

– If \( \text{XFERSIZ} < \text{MCNT} \times \text{MPSIZ} \), the last data packet of the transfer is a short packet.

– Note that: \( \text{MCNT} \) is in \( \text{OTG\_DIEPTSIZx} \), \( \text{MPSIZ} \) is in \( \text{OTG\_DIEPCTLx} \), \( \text{PKTCNT} \) is in \( \text{OTG\_DIEPTSIZx} \) and \( \text{XFERSIZ} \) is in \( \text{OTG\_DIEPTSIZx} \)

3. The complete data to be transmitted in the frame must be written into the transmit FIFO by the application, before the IN token is received. Even when 1 word of the data to be transmitted per frame is missing in the transmit FIFO when the IN token is received, the core behaves as when the FIFO is empty. When the transmit FIFO is empty:

– A zero data length packet would be transmitted on the USB for isochronous IN endpoints

– A NAK handshake would be transmitted on the USB for interrupt IN endpoints

Internal data flow:

1. The application must set the transfer size and packet count fields in the endpoint-specific registers and enable the endpoint to transmit the data.

2. The application must also write the required data to the associated transmit FIFO for the endpoint.

3. Every time the application writes a packet to the transmit FIFO, the transfer size for that endpoint is decremented by the packet size. The data are fetched from application memory until the transfer size for the endpoint becomes 0.

4. When an IN token is received for a periodic endpoint, the core transmits the data in the FIFO, if available. If the complete data payload (complete packet, in dedicated FIFO

...
mode) for the frame is not present in the FIFO, then the core generates an IN token received when Tx FIFO empty interrupt for the endpoint.

- A zero-length data packet is transmitted on the USB for isochronous IN endpoints
- A NAK handshake is transmitted on the USB for interrupt IN endpoints

5. The packet count for the endpoint is decremented by 1 under the following conditions:

- For isochronous endpoints, when a zero- or non-zero-length data packet is transmitted
- For interrupt endpoints, when an ACK handshake is transmitted
- When the transfer size and packet count are both 0, the transfer completed interrupt for the endpoint is generated and the endpoint enable is cleared.

6. At the “Periodic frame Interval” (controlled by PFIVL in OTG_DCFG), when the core finds non-empty any of the isochronous IN endpoint FIFOs scheduled for the current frame non-empty, the core generates an ISOIXFR interrupt in OTG_GINTSTS.

Application programming sequence:

1. Program the OTG_DIEPCTLx register with the endpoint characteristics and set the CNAK and EPENA bits.
2. Write the data to be transmitted in the next frame to the transmit FIFO.
3. Asserting the ITTXFE interrupt (in OTG_DIEPINTx) indicates that the application has not yet written all data to be transmitted to the transmit FIFO.
4. If the interrupt endpoint is already enabled when this interrupt is detected, ignore the interrupt. If it is not enabled, enable the endpoint so that the data can be transmitted on the next IN token attempt.
5. Asserting the XFRC interrupt (in OTG_DIEPINTx) with no ITTXFE interrupt in OTG_DIEPINTx indicates the successful completion of an isochronous IN transfer. A read to the OTG_DIEPTSIZx register must give transfer size = 0 and packet count = 0, indicating all data were transmitted on the USB.
6. Asserting the XFRC interrupt (in OTG_DIEPINTx), with or without the ITTXFE interrupt (in OTG_DIEPINTx), indicates the successful completion of an interrupt IN transfer. A read to the OTG_DIEPTSIZx register must give transfer size = 0 and packet count = 0, indicating all data were transmitted on the USB.
7. Asserting the incomplete isochronous IN transfer (ISOIXFR) interrupt in OTG_GINTSTS with none of the aforementioned interrupts indicates the core did not receive at least 1 periodic IN token in the current frame.

- **Incomplete isochronous IN data transfers**

This section describes what the application must do on an incomplete isochronous IN data transfer.

Internal data flow:

1. An isochronous IN transfer is treated as incomplete in one of the following conditions:
   a) The core receives a corrupted isochronous IN token on at least one isochronous IN endpoint. In this case, the application detects an incomplete isochronous IN transfer interrupt (ISOIXFR in OTG_GINTSTS).
   b) The application is slow to write the complete data payload to the transmit FIFO and an IN token is received before the complete data payload is written to the FIFO. In this case, the application detects an IN token received when Tx FIFO empty interrupt in OTG_DIEPINTx. The application can ignore this interrupt, as it
eventually results in an incomplete isochronous IN transfer interrupt (IISOIXFR in OTG_GINTSTS) at the end of periodic frame.

The core transmits a zero-length data packet on the USB in response to the received IN token.

2. The application must stop writing the data payload to the transmit FIFO as soon as possible.
3. The application must set the NAK bit and the disable bit for the endpoint.
4. The core disables the endpoint, clears the disable bit, and asserts the endpoint disable interrupt for the endpoint.

Application programming sequence:

1. The application can ignore the IN token received when Tx FIFO empty interrupt in OTG_DIEPINTx on any isochronous IN endpoint, as it eventually results in an incomplete isochronous IN transfer interrupt (in OTG_GINTSTS).
2. Assertion of the incomplete isochronous IN transfer interrupt (in OTG_GINTSTS) indicates an incomplete isochronous IN transfer on at least one of the isochronous IN endpoints.
3. The application must read the endpoint control register for all isochronous IN endpoints to detect endpoints with incomplete IN data transfers.
4. The application must stop writing data to the Periodic Transmit FIFOs associated with these endpoints on the AHB.
5. Program the following fields in the OTG_DIEPCTLx register to disable the endpoint:
   - SNAK = 1 in OTG_DIEPCTLx
   - EPDIS = 1 in OTG_DIEPCTLx
6. The assertion of the endpoint disabled interrupt in OTG_DIEPINTx indicates that the core has disabled the endpoint.
   - At this point, the application must flush the data in the associated transmit FIFO or overwrite the existing data in the FIFO by enabling the endpoint for a new transfer in the next microframe. To flush the data, the application must use the OTG_GRSTCTL register.

- **Stalling non-isochronous IN endpoints**

This section describes how the application can stall a non-isochronous endpoint.

Application programming sequence:
1. Disable the IN endpoint to be stalled. Set the STALL bit as well.
2. EPDIS = 1 in OTG_DIEPCTLx, when the endpoint is already enabled
   – STALL = 1 in OTG_DIEPCTLx
   – The STALL bit always takes precedence over the NAK bit
3. Assertion of the endpoint disabled interrupt (in OTG_DIEPINTx) indicates to the
   application that the core has disabled the specified endpoint.
4. The application must flush the non-periodic or periodic transmit FIFO, depending on
   the endpoint type. In case of a non-periodic endpoint, the application must re-enable
   the other non-periodic endpoints that do not need to be stalled, to transmit data.
5. Whenever the application is ready to end the STALL handshake for the endpoint, the
   STALL bit must be cleared in OTG_DIEPCTLx.
6. If the application sets or clears a STALL bit for an endpoint due to a
   SetFeature.Endpoint Halt command or ClearFeature.Endpoint Halt command, the
   STALL bit must be set or cleared before the application sets up the status stage
   transfer on the control endpoint.

Special case: stalling the control OUT endpoint

The core must stall IN/OUT tokens if, during the data stage of a control transfer, the host
sends more IN/OUT tokens than are specified in the SETUP packet. In this case, the
application must enable the ITTXFE interrupt in OTG_DIEPINTx and the OTEPDIS interrupt
in OTG_DOEPINTx during the data stage of the control transfer, after the core has
transferred the amount of data specified in the SETUP packet. Then, when the application
receives this interrupt, it must set the STALL bit in the corresponding endpoint control
register, and clear this interrupt.

57.15.7 Worst case response time

When the OTG_HS controller acts as a device, there is a worst case response time for any
tokens that follow an isochronous OUT. This worst case response time depends on the AHB
clock frequency.

The core registers are in the AHB domain, and the core does not accept another token
before updating these register values. The worst case is for any token following an
isochronous OUT, because for an isochronous transaction, there is no handshake and the
next token may come sooner. This worst case value is 7 PHY clocks when the AHB clock is
the same as the PHY clock. When the AHB clock is faster, this value is smaller.

If this worst case condition occurs, the core responds to bulk/interrupt tokens with a NAK
and drops isochronous and SETUP tokens. The host interprets this as a timeout condition
for SETUP and retries the SETUP packet. For isochronous transfers, the Incomplete
isochronous IN transfer interrupt (IISOIIXFR) and Incomplete isochronous OUT transfer
interrupt (IISOOXXFR) inform the application that isochronous IN/OUT packets were
dropped.

Choosing the value of TRDT in OTG_GUSBCFG

The value in TRDT (OTG_GUSBCFG) is the time it takes for the MAC, in terms of PHY
clocks after it has received an IN token, to get the FIFO status, and thus the first data from
the PFC block. This time involves the synchronization delay between the PHY and AHB
clocks. The worst case delay for this is when the AHB clock is the same as the PHY clock.
In this case, the delay is 5 clocks.
Once the MAC receives an IN token, this information (token received) is synchronized to the AHB clock by the PFC (the PFC runs on the AHB clock). The PFC then reads the data from the SPRAM and writes them into the dual clock source buffer. The MAC then reads the data out of the source buffer (4 deep).

If the AHB is running at a higher frequency than the PHY, the application can use a smaller value for TRDT (in OTG_GUSBCFG).

*Figure 776* has the following signals:
- `tkn_rcvd`: Token received information from MAC to PFC
- `dynced_tkn_rcvd`: Doubled sync `tkn_rcvd`, from PCLK to HCLK domain
- `spr_read`: Read to SPRAM
- `spr_addr`: Address to SPRAM
- `spr_rdata`: Read data from SPRAM
- `srcbuf_push`: Push to the source buffer
- `srcbuf_rdata`: Read data from the source buffer. Data seen by MAC

To calculate the value of TRDT, refer to *Table 519: TRDT values*.

*Figure 776. TRDT max timing case*
57.15.8 OTG programming model

The OTG_HS controller is an OTG device supporting HNP and SRP. When the core is connected to an “A” plug, it is referred to as an A-device. When the core is connected to a “B” plug it is referred to as a B-device. In host mode, the OTG_HS controller turns off VBUS to conserve power. SRP is a method by which the B-device signals the A-device to turn on VBUS power. A device must perform both data-line pulsing and VBUS pulsing, but a host can detect either data-line pulsing or VBUS pulsing for SRP. HNP is a method by which the B-device negotiates and switches to host role. In Negotiated mode after HNP, the B-device suspends the bus and reverts to the device role.

A-device session request protocol

The application must set the SRP-capable bit in the core USB configuration register. This enables the OTG_HS controller to detect SRP as an A-device.

![Figure 777. A-device SRP](image)

1. DRV_VBUS = VBUS drive signal to the PHY
   VBUS_VALID = VBUS valid signal from PHY
   A_INVALID = A-peripheral VBUS level signal to PHY
   D+ = Data plus line
   D- = Data minus line

The following points refer and describe the signal numeration shown in the Figure 777:

1. To save power, the application suspends and turns off port power when the bus is idle by writing the port suspend and port power bits in the host port control and status register.
2. PHY indicates port power off by deasserting the VBUS_VALID signal.
3. The device must detect SE0 for at least 2 ms to start SRP when VBUS power is off.
4. To initiate SRP, the device turns on its data line pull-up resistor for 5 to 10 ms. The OTG_HS controller detects data-line pulsing.
5. The device drives VBUS above the A-device session valid (2.0 V minimum) for VBUS pulsing. The OTG_HS controller interrupts the application on detecting SRP. The session
request detected bit is set in Global interrupt status register (SRQINT set in OTG_GINTSTS).

6. The application must service the session request detected interrupt and turn on the port power bit by writing the port power bit in the host port control and status register. The PHY indicates port power-on by asserting the VBUS_VALID signal.

7. When the USB is powered, the device connects, completing the SRP process.

B-device session request protocol

The application must set the SRP-capable bit in the core USB configuration register. This enables the OTG_HS controller to initiate SRP as a B-device. SRP is a means by which the OTG_HS controller can request a new session from the host.

**Figure 778. B-device SRP**

1. VBUS_VALID = VBUS valid signal from PHY
2. B_VALID = B-peripheral valid session to PHY
3. DISCHRG_VBUS = discharge signal to PHY
4. SESS_END = session end signal to PHY
5. CHRG_VBUS = charge VBUS signal to PHY
6. DP = Data plus line
7. DM = Data minus line
8. Suspend
9. VBUS_Pulsing

The following points refer and describe the signal numeration shown in the **Figure 778**:

1. To save power, the host suspends and turns off port power when the bus is idle. The OTG_HS controller sets the early suspend bit in the core interrupt register after 3 ms of bus idleness. Following this, the OTG_HS controller sets the USB suspend bit in the core interrupt register. The OTG_HS controller informs the PHY to discharge VBUS.

2. The PHY indicates the session’s end to the device. This is the initial condition for SRP. The OTG_HS controller requires 2 ms of SE0 before initiating SRP. For a USB 1.1 full-speed serial transceiver, the application must wait until VBUS discharges to 0.2 V after BSVLD (in OTG_GOTGCTL) is deasserted. This discharge
time can be obtained from the transceiver vendor and varies from one transceiver to another.

3. The OTG_HS core informs the PHY to speed up $V_{BUS}$ discharge.

4. The application initiates SRP by writing the session request bit in the OTG control and status register. The OTG_HS controller perform data-line pulsing followed by $V_{BUS}$ pulsing.

5. The host detects SRP from either the data-line or $V_{BUS}$ pulsing, and turns on $V_{BUS}$. The PHY indicates $V_{BUS}$ power-on to the device.

6. The OTG_HS controller performs $V_{BUS}$ pulsing. The host starts a new session by turning on $V_{BUS}$, indicating SRP success. The OTG_HS controller interrupts the application by setting the session request success status change bit in the OTG interrupt status register. The application reads the session request success bit in the OTG control and status register.

7. When the USB is powered, the OTG_HS controller connects, completing the SRP process.

### A-device host negotiation protocol

HNP switches the USB host role from the A-device to the B-device. The application must set the HNP-capable bit in the core USB configuration register to enable the OTG_HS controller to perform HNP as an A-device.

![Figure 779. A-device HNP](image-url)

1. **DPPULLDOWN** = signal from core to PHY to enable/disable the pull-down on the DP line inside the PHY.

2. **DMPULLDOWN** = signal from core to PHY to enable/disable the pull-down on the DM line inside the PHY.

The following points refer and describe the signal numeration shown in the *Figure 779*:

1. The OTG_HS controller sends the B-device a SetFeature b_hnp_enable descriptor to enable HNP support. The B-device’s ACK response indicates that the B-device supports HNP. The application must set host Set HNP enable bit in the OTG control.
and status register to indicate to the OTG_HS controller that the B-device supports HNP.

2. When it has finished using the bus, the application suspends by writing the port suspend bit in the host port control and status register.

3. When the B-device observes a USB suspend, it disconnects, indicating the initial condition for HNP. The B-device initiates HNP only when it must switch to the host role; otherwise, the bus continues to be suspended.

The OTG_HS controller sets the host negotiation detected interrupt in the OTG interrupt status register, indicating the start of HNP.

The OTG_HS controller deasserts the DM pull down and DM pull down in the PHY to indicate a device role. The PHY enables the OTG_DP pull-up resistor to indicate a connect for B-device.

The application must read the current mode bit in the OTG control and status register to determine device mode operation.

4. The B-device detects the connection, issues a USB reset, and enumerates the OTG_HS controller for data traffic.

5. The B-device continues the host role, initiating traffic, and suspends the bus when done.

The OTG_HS controller sets the early suspend bit in the core interrupt register after 3 ms of bus idleness. Following this, the OTG_HS controller sets the USB suspend bit in the core interrupt register.

6. In Negotiated mode, the OTG_HS controller detects the suspend, disconnects, and switches back to the host role. The OTG_HS controller asserts the DM pull down and DM pull down in the PHY to indicate its assumption of the host role.

7. The OTG_HS controller sets the connector ID status change interrupt in the OTG interrupt status register. The application must read the connector ID status in the OTG control and status register to determine the OTG_HS controller operation as an A-device. This indicates the completion of HNP to the application. The application must read the Current mode bit in the OTG control and status register to determine host mode operation.

8. The B-device connects, completing the HNP process.

**B-device host negotiation protocol**

HNP switches the USB host role from B-device to A-device. The application must set the HNP-capable bit in the core USB configuration register to enable the OTG_HS controller to perform HNP as a B-device.
The following points refer and describe the signal numeration shown in the Figure 780:

1. The A-device sends the SetFeature b_hnp_enable descriptor to enable HNP support. The OTG_HS controller’s ACK response indicates that it supports HNP. The application must set the device HNP enable bit in the OTG control and status register to indicate HNP support.

The application sets the HNP request bit in the OTG control and status register to indicate to the OTG_HS controller to initiate HNP.

2. When it has finished using the bus, the A-device suspends by writing the port suspend bit in the host port control and status register.

The OTG_HS controller sets the Early suspend bit in the core interrupt register after 3 ms of bus idleness. Following this, the OTG_HS controller sets the USB suspend bit in the core interrupt register.

The OTG_HS controller disconnects and the A-device detects SE0 on the bus, indicating HNP. The OTG_HS controller asserts the DP pull down and DM pull down in the PHY to indicate its assumption of the host role.

The A-device responds by activating its OTG_DP pull-up resistor within 3 ms of detecting SE0. The OTG_HS controller detects this as a connect.

The OTG_HS controller sets the host negotiation success status change interrupt in the OTG interrupt status register, indicating the HNP status. The application must read the host negotiation success bit in the OTG control and status register to determine
host negotiation success. The application must read the current Mode bit in the core interrupt register (OTG_GINTSTS) to determine host mode operation.

3. The application sets the reset bit (PRST in OTG_HPRT) and the OTG_HS controller issues a USB reset and enumerates the A-device for data traffic.

4. The OTG_HS controller continues the host role of initiating traffic, and when done, suspends the bus by writing the port suspend bit in the host port control and status register.

5. In Negotiated mode, when the A-device detects a suspend, it disconnects and switches back to the host role. The OTG_HS controller deasserts the DP pull down and DM pull down in the PHY to indicate the assumption of the device role.

6. The application must read the current mode bit in the core interrupt (OTG_GINTSTS) register to determine the host mode operation.

7. The OTG_HS controller connects, completing the HNP process.
58 Ethernet (ETH): media access control (MAC) with DMA controller

58.1 Ethernet introduction

Portions Copyright (c) Synopsys, Inc. All rights reserved. Used with permission.

The Ethernet peripheral enables to transmit and receive data over Ethernet in compliance with the IEEE 802.3-2008 standard.

The peripheral is configurable to meet the needs of a large variety of consumer and industrial applications.

58.2 Ethernet main features

The Ethernet peripheral embeds a dedicated DMA for direct memory interface, a media access controller (MAC) and a PHY interface block supporting several formats.

58.2.1 Standard compliance

The Ethernet peripheral is compliant with the following standards:

- IEEE 802.3-2008 for Ethernet MAC and media independent interface (MII)
- IEEE 1588-2008 for precision networked clock synchronization (PTP)
- IEEE 802.3az-2010 for Energy Efficient Ethernet (EEE)
- AMBA 2.0 for AHB master and AHB slave ports
- RMII specification version 1.2 from RMII consortium

58.2.2 MAC features

MAC Tx and Rx common features

- Separate transmission, reception, and control interfaces to the application
- 10, 100 Mbps data transfer rates with the following PHY interfaces:
  - IEEE 802.3-compliant MII interface to communicate with an external Fast Ethernet PHY
  - RMII interface to communicate with an external Fast Ethernet PHY
- Half-duplex operation:
  - CSMA/CD protocol support
  - Flow control using backpressure (based on implementation-specific white papers and UNH Ethernet Clause 4 MAC Test Suite - Annex D)
- Standard IEEE 802.3az-2010 for Energy Efficient Ethernet in MII PHYs
• 32-bit data transfer interface on the application side
• Full-duplex flow control operations (IEEE 802.3x Pause packets and Priority flow control)
• Network statistics with RMON or MIB counters (partial support of RFC2819/RFC2665)
• Ethernet packet timestamping as described in IEEE 1588-2002 and IEEE 1588-2008 (64-bit timestamps given in the Tx or Rx status of PTP packet). Both one-step and two-step timestamping are supported in Tx direction.
• Flexibility to control pulse-per-second (PPS) output signal (eth_ptp_pps_out and ETH_PPS_OUT)
• MDIO (Clause 22 and Clause 45) master interface for PHY device configuration and management

MAC Tx features
• Preamble and start-of-frame data (SFD) insertion
• Separate 32-bit status for each packet transmitted from the application
• Automatic CRC and pad generation controllable on a per-frame basis
• Programmable packet length to support Standard or Jumbo Ethernet packets of up to 16 Kbytes
• Programmable Inter Packet Gap (40–96 bit times in steps of 8)
• IEEE 802.3x Flow Control automatic transmission of zero-quanta Pause packet when flow control input transitions from assertion to de-assertion (in Full-duplex mode)
• Source address field insertion or replacement, and VLAN insertion, replacement, and deletion in transmitted packets with per-packet or static-global control
• Insertion, replacement, or deletion of up to two VLAN tags
• Option to transmit packets with reduced preamble size in Full-duplex mode
• Insert, replace, or delete queue/channel-based VLAN tags

MAC Rx features
• Automatic Pad and CRC stripping options
• Option to disable automatic CRC checking
• Preamble and SFD deletion
• Separate 112-bit or 128-bit status
• Programmable watchdog timeout limit
• Flexible address filtering modes:
  – Four 48-bit perfect (DA) address filters with masks for each byte
  – Four 48-bit SA address comparison check with masks for each byte
  – 64 bit Hash filter for multicast and unicast (DA) addresses
• Option to pass all multicast addressed packets
• Promiscuous mode to pass all packets without any filtering for network monitoring
• Pass all incoming packets (as per filter) with a status report
- Additional packet filtering:
  - VLAN tag-based: Perfect match and Hash-based filtering based either on the outer or inner VLAN tag
  - Layer 3 and Layer 4-based: TCP or UDP over IPv4 or IPv6
- IEEE 802.1Q VLAN tag detection and option to delete the VLAN tags in received packets
- Detection of remote wake-up packets and AMD magic packets
- Optional forwarding of received Pause packets to the application (in Full-duplex mode)
- Layer 3/Layer 4 checksum offload for received packets
- Stripping of up to two VLAN tags and providing the tags in the status

58.2.3 Transaction layer (MTL) features

MTL Tx and Rx Common Features
- 32-bit Transaction Layer block (bridges the application and the MAC)
- Optimization for packet-oriented transfers with packets delimiters
- Programmable burst length, up to half the size of the MTL Rx queue or Tx queue size, to support burst data transfer in the EQOS-MTL configuration
- Programmable threshold capability for each queue (default of 64 bytes)

MTL Tx features
- 2048-byte Transmit FIFO with programmable threshold capability
- Store-and-forward mechanism or threshold mode (cut-through) for transmission to the MAC
- Automatic retransmission of collision packets in Half-duplex mode
- Discard packets on late collision, excessive collisions, excessive deferral, and under-run conditions with appropriate status
- Module to calculate and insert IPv4 header checksum and TCP, UDP, or ICMP checksum on frames transmitted in Store-and-forward mode
- Statistics by generating pulses for packets dropped (because of underflow) in the Tx FIFO
- Packet-level control for
  - VLAN tag insertion or replacement
  - Ethernet source address insertion
  - Layer 3/Layer 4 checksum insertion control
  - One-step timestamp
  - Timestamp control
  - CRC and pad control
MTL Rx features

- 2048-byte Receive FIFO with configurable threshold
- Programmable Rx queue threshold (default fixed at 64 bytes) in Threshold (or cut-through) mode
- Option to filter all error packets on reception and not forward them to the application in the store-and-forward mode
- Option to forward the undersized good packets
- Statistics by generating pulses for packets dropped (because of overflow) in the Rx FIFO
- Automatic generation of Pause packet control or backpressure signal to the MAC based on the Rx Queue fill level

58.2.4 DMA block features

The DMA block exchanges data between the peripheral and the system memory. DMA transfers are driven by software descriptors structure. The application can use a set of registers (see Section 58.11.2: Ethernet DMA registers) to control the DMA operations. The DMA block supports the following features:

- 32-bit data transfers
- Separate DMA in Transmit path and receive paths
- Optimization for packet-oriented DMA transfers with packet delimiters
- Byte-aligned addressing for data buffer support
- Dual-buffer (ring) descriptor support
- Descriptor architecture allowing large blocks of data transfer with minimum CPU intervention (each descriptor can transfer up to 32 Kbytes of data)
- Comprehensive status reporting normal operation and transfer errors
- Individual programmable burst length for Tx DMA and Rx DMA engines for optimal host bus utilization
- Programmable interrupt options for different operational conditions
- Per-packet Transmit or Receive Complete Interrupt control
- Round-robin or fixed-priority arbitration between the Receive and Transmit engines
- Start and Stop modes
- Separate ports for host control (AHB) access and host data interface
- Tx DMA channel with TCP segmentation offload (TSO) feature enabled
- Programmable control for Transmit Descriptor posted writes to improve the throughput

58.2.5 Bus interface features

AHB master interface

The AHB master interface features are the following:

- Interfaces with the application through AHB
- 32-bit data on the AHB master port
- Split, Retry, and Error AHB responses
- AHB 1-Kbyte boundary burst splitting
- Software-selected type of AHB burst (fixed burst, indefinite burst, or mix of both)
The AHB master interface does not generate the following:
- Wrap burst
- Locked or protected transfers

**AHB slave interface**

The AHB slave interface supports the following features:
- Interfaces with the application through AHB
- AHB slave interface (32-bit) for CSR access
- All AHB burst types

The AHB slave interface does not generate the following responses:
- Split
- Retry
- Error

### 58.3 Ethernet pins and internal signals

*Table 522* lists the Ethernet inputs and output signals connected to package pins or balls. Active pins depend on the PHY type selected (MII or RMII) and on the device configuration. *Table 523* shows the internal Ethernet signals.

**Table 522. Ethernet peripheral pins**

<table>
<thead>
<tr>
<th>Port name</th>
<th>Digital port type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETH_COL</td>
<td>Input</td>
<td>Collision detection signal, MII only.</td>
</tr>
<tr>
<td>ETH_CRS</td>
<td>input</td>
<td>Carrier sense signal, MII only</td>
</tr>
<tr>
<td>ETH_REF_CLK</td>
<td>Input</td>
<td>RMII reference clock</td>
</tr>
<tr>
<td>ETH_RX_CLK</td>
<td>Input</td>
<td>MII timing reference for Rx data transfers</td>
</tr>
<tr>
<td>ETH_RXD[3:0]</td>
<td>Input</td>
<td>Receive data. 4 pins for MII, 2 for RMII.</td>
</tr>
<tr>
<td>ETH_RX_DV</td>
<td>Input</td>
<td>Receive data valid</td>
</tr>
<tr>
<td>ETH_CRS_DV</td>
<td>Input</td>
<td>RMII: Carrier Sense (CRS) and RX_Data Valid (RX_DV) multiplexed on alternate clock cycles. In 10 Mbit/s mode, it alternates every 10 clock cycles.</td>
</tr>
<tr>
<td>ETH_RX_ER</td>
<td>Input</td>
<td>Receive error</td>
</tr>
<tr>
<td>ETH_TX_CLK</td>
<td>Input</td>
<td>MII timing reference for Tx data transfers</td>
</tr>
<tr>
<td>ETH_TXD[3:0]</td>
<td>Output</td>
<td>Transmit data. 4 pins for MII, 2 for RMII.</td>
</tr>
<tr>
<td>ETH_TX_EN</td>
<td>Output</td>
<td>Transmit data enable</td>
</tr>
<tr>
<td>ETH_TX_ER</td>
<td>Output</td>
<td>Transmit error</td>
</tr>
<tr>
<td>ETH_MDC</td>
<td>Output</td>
<td>Management data clock</td>
</tr>
<tr>
<td>ETH_MDIO</td>
<td>Input/output</td>
<td>Management data</td>
</tr>
</tbody>
</table>
The Ethernet peripheral is composed of 4 main functional modules:

- **The control and status register module (CSR)** that controls the registers access through AHB 32-bit slave interface
- The direct memory access interface (DMA)
  This is the logical DMA module with one physical channel for reception and 1 for transmission. It controls the data transfers between MAC and system memory through the AMBA AHB 32-bit master interface.
- **The media access control module (MAC)** in charge of implementing the Ethernet protocol
- **The MAC transaction layer (MTL)** in charge of controlling the data flow between application and MAC.

A protocol adaptation module is added to support the RMII PHY Media Independent Interfaces.
58.4.1 DMA controller

The DMA has independent Transmit (Tx) and Receive (Rx) engines. The Tx engine transfers data from the system memory to the MAC Transaction Layer (MTL), whereas the Rx engine transfers data from the device port (PHY) to the system memory.

The controller uses descriptors to efficiently move data from source to destination with minimal application CPU intervention. The DMA is designed for packet-oriented data transfers such as packets in Ethernet. The controller can be programmed to interrupt the application CPU for situations such as Packet Transmit and Receive Transfer completion, and other normal or error conditions.

DMA data structures

The DMA and the application communicate through the following two data structures:

- Control and Status registers (CSR)
- Descriptor lists and data buffers

The DMA transfers the data packets received by the MAC to the Rx buffer in system memory and Tx data packets from the Tx buffer in the system memory. The descriptors that reside in the system memory contain the pointers to these buffers.

The base address of each list is written to the respective Tx and Rx registers: Channel Tx descriptor list address register (ETH_DMACTXDLAR) and Channel Rx descriptor list address register (ETH_DMACRXDLAR).

1. For a definition of the internal signals, refer to Table 523.
2. Refer to RCC chapter “Clock distribution for Ethernet” for a detailed description of the Ethernet clock architecture.
The descriptor list is forward linked and the next descriptor is always considered at a fixed offset to the current one. The number of descriptors in the list is programmed in the respective Tx/Rx, *Channel Tx descriptor ring length register (ETH_DMACTXRLR)* and *Channel Rx descriptor ring length register (ETH_DMACRXRLR)*.

Once the DMA processes the last descriptor in the list, it automatically jumps back to the descriptor in the List address register to create a descriptor ring. The descriptor lists reside in the physical memory address space of the application. Each descriptor can point to a maximum of two buffers. This enables two buffers to be used and physically addressed, rather than contiguous buffers in memory.

A data buffer resides in the application physical memory space and consists of an entire packet or part of a packet, but cannot exceed a single packet. Buffers contain only data. The buffer status is saved in the descriptor. Data chaining refers to packets that span multiple data buffers. However, a single descriptor cannot span multiple packets. The DMA skips to the data buffer of next packet when EOP is detected.

Descriptors are specified in *Section 58.10: Descriptors*.

**DMA arbitration**

The DMA module incorporates an arbiter that performs the arbitration between the Tx and Rx channels accesses from the AHB master interface. The following two types of arbitrations are supported and can be selected through *DMA mode register (ETH_DMAMR)*:

- **Round-robin arbitration**: the arbiter allocates the data bus between Rx and Tx in ratio set by Bits [14:12] of ETH_DMAMR.
- **Fixed-priority arbitration**: by default Rx DMA always gets priority over Tx DMA for data access. Setting bit 11 of ETH_DMAMR register gives priority to the Tx DMA.
DMA transmission in default mode

The Tx DMA engine in default mode proceeds as follows:

1. The application sets up the Transmit descriptor (TDES0–TDES3) and sets the Own bit (TDES0[31]) after setting up the corresponding data buffer(s) with Ethernet Packet data.
2. The application shifts the Descriptor tail pointer offset value of the Transmit channel.
3. The DMA fetches the descriptor from the application memory.
4. If the DMA detects one of the following conditions, the transmission from that channel is suspended, bit 2 and 16 of the corresponding DMA channel Status register are set, and the Tx engine proceeds to step 11:
   - The descriptor is flagged as owned by the application (TDES3 [31] = 0).
   - The descriptor tail pointer is equal to the current descriptor pointer in Ring Descriptor list mode.
   - An error condition occurs.
5. If the acquired descriptor is flagged as owned by the DMA (TDES3[31] = 1), the DMA decodes the Transmit Data Buffer address from the acquired descriptor.
6. The DMA fetches the Transmit data from the system memory and transfers the data to the MTL for transmission.
7. If an Ethernet packet is stored over data buffers in multiple descriptors, the DMA closes the intermediate descriptor and fetches the next descriptor. Steps 3 through 7 are repeated until the end-of-Ethernet-packet data is transferred to the MTL.
8. When packet transmission is complete, if IEEE 1588 timestamp feature was enabled for the packet (as indicated in the Tx status), the timestamp value obtained from MTL is written to the Tx descriptor (TDES0 and TDES1) that contains the EOP buffer. The status information is written to this Tx descriptor (TDES3). The application now owns this descriptor because the Own bit is cleared during this step. If the timestamp feature is disabled for this packet, the DMA does not alter TDES0 and TDES1 contents.
9. Bit 0 of Channel status register (ETH_DMACSR) is set after completing transmission of a packet that has Interrupt on Completion (TDES2[31]) set in its Last Descriptor. The DMA engine returns to step 3.
10. In the Suspend state, the DMA tries to acquire the descriptor again (and thereby return to step 3). A poll demand command is triggered by writing any value to the Channel Tx descriptor tail pointer register (ETH_DMACTXDTPR) when it receives a Transmit Poll demand and the Underflow Interrupt Status bit is cleared. If the application stopped the DMA by clearing Bit 0 of Transmit control register of corresponding DMA channel, the DMA enters the Stop state.
DMA transmission in OSP (Operate on Second Packet) mode

In Run state, if bit 4 is set in the Channel transmit control register (ETH_DMACTXCR), the Transmit process can simultaneously acquire two packets without closing the Status descriptor of the first packet. While the Transmit process completes the first packet transfer, it immediately polls the Transmit descriptor list for the second packet. If the second packet is valid, the Transmit process transfers this packet before writing the status information of the first packet.
In OSP mode, DMA transmission in the Run state operates as described in the following sequence:

1. The DMA executes steps 1 to 7 of the DMA transmission sequence in default mode (see Section: DMA transmission in default mode).
2. The DMA fetches the next descriptor without closing previous packet last descriptor.
3. If the DMA owns the acquired descriptor, the DMA decodes the transmit buffer address in this descriptor. If the DMA does not own the descriptor, the DMA goes into Suspend mode and jumps to step 7.
4. The DMA fetches the Transmit packet from the system memory and transfers the packet to the MTL until the EOP data is transferred, closing the intermediate descriptors if this packet is split across multiple descriptors.
5. The DMA waits for the packet transmission status and timestamp of previous packet. When the status is available, the DMA writes the timestamp to TDES0 and TDES1 if such timestamp was captured (as indicated by a status bit). The DMA writes the status, with a cleared Own bit, to the corresponding TDES3, thus closing the descriptor. If Timestamp feature is not enabled for the previous packet, the DMA does not alter the contents of TDES2 and TDES3.
6. The Transmit interrupt is set (if enabled). The DMA fetches the next descriptor and proceeds to step 3 (when Status is normal). If the previous transmission status shows an underflow error, the DMA goes into Suspend mode (step 7).
7. In Suspend mode, if a pending status and timestamp are received from the MTL, the DMA performs the following operations:
   a) The DMA writes the timestamp (if enabled for the current packet) to TDES2 and TDES3.
   a) The DMA writes the status to the corresponding TDES3.
   a) The DMA sets the relevant interrupts and returns to Suspend mode.
   If no status is pending and the application stopped the DMA by clearing bit 0 of Transmit Control Register of corresponding DMA channel, the DMA enters the Stop state.
8. The DMA can exit Suspend mode and enter the Run state (it goes either to step 1 or to step 2 depending on pending status) only after receiving a Transmit Poll demand in Transmit Descriptor Tail Pointer register of corresponding channel.

A description of the basic DMA transmission flow in OSP mode in given in Figure 784: Receive DMA flow.
Figure 783. DMA transmission flow (OSP mode)

- **Start Tx DMA**
- **(Re-)fetch next descriptor from Tx Queue**
  - Own bit set?
    - Yes
    - No
  - Packet read completely?
    - Yes
    - No
- **Transfer data from Buffer(s)**
- **Close intermediate descriptor**
  - No
- **Transfer data from Buffer(s)**
  - Yes
- **Write timestamp to TDES0 and TDES1**
  - No
  - Yes
  - Wait status word to TDES3
- **End of descriptor ring?**
  - Yes
  - No
- **Tx DMA queue suspended**
  - No
  - Yes
- **Prev. packet status available?**
  - Yes
  - No
- **Tx Poll demand?**
  - Yes
  - No
- **DMA Tx stopped?**
  - Yes
  - No
- **Stop DMA**
DMA reception

In the Receive path, the DMA reads a packet from the MTL receive queue and writes it to the packet data buffers of the corresponding DMA channel.

The reception sequence for Rx DMA engine is as follows (see also Figure 784: Receive DMA flow):

1. The application sets up the Rx descriptors (RDES0-RDES3) and the Own bit (RDES3[31]). The application must set the correct value in the Receive descriptor tail pointer register of corresponding DMA channel.

2. When bit 0 of Channel receive control register (ETH_DMACRXCR) is set, the DMA enters the Run state. The DMA looks for free descriptors based on the Rx Current Descriptor and Descriptor tail pointer register values. If there are no free descriptors, the DMA channel enters the Suspend state and goes to step 11.

3. The DMA fetches the next available descriptor in the ring and decodes the receive data buffer address from acquired descriptors.

4. If IEEE 1588 timestamping is enabled and the timestamp is available for the previous packet, the DMA writes the timestamp (if available) to the RDES0 and RDES1 of current descriptor and sets the CTXT field (RDES3[30]).

5. The DMA processes the incoming packets and stores them in the data buffers of acquired descriptor.

6. If the current packet transfer is not complete, the DMA closes the current descriptor as intermediate and goes to step 10.

7. The DMA retrieves the status of the Receive frame from the MTL and writes the status word to current descriptor with the Own bit cleared and the Last descriptor bit set.

8. The DMA writes the Frame Length to RDES3 and the VLAN tag to RDES0. The DMA also writes the MAC control frame opcode, OAM control frame code, and extended status information (if available) to RDES1 of the last descriptor.

9. The DMA stores the timestamp (if available). The DMA writes the context descriptor after the last descriptor for the current packet (in the next available descriptor).

10. If more descriptors are available in the Rx DMA descriptor ring, go to step 3, otherwise go to the Suspend state (step 11).

11. The Receive DMA exits the Suspend state when a Receive Poll demand is given and the application increments the channel Receive tail pointer register. The engine proceeds to step 2 and fetches again the next descriptor.
Figure 784. Receive DMA flow

- Start Rx DMA
- (Re)Fetch next descriptor
- Own bit set?
  - Yes: Timestamp pending?
    - No: Packet data available?
      - No: Close RDES3 as intermediate descriptor
      - Yes: Packet transfer complete?
        - Yes: Set pending timestamp
        - No: Close RDES3 as last descriptor
  - No: Write data to buffer
    - Wait for packet data
- Transmit Poll demand
- Rx DMA stopped?
  - No: Supsend Rx DMA
  - Yes: Write timestamp to RDES0 and RDES1
- Packet data available?
  - No: Close RDES3 as last descriptor
  - Yes: Set pending timestamp
- Timestamp pending?
  - Yes: Set pending timestamp
  - No: Write data to buffer
- Packet transfer complete?
  - Yes: Set pending timestamp
  - No: Close RDES3 as last descriptor
- Timestamp present?
  - Yes: Set pending timestamp
  - No: Close RDES3 as last descriptor
- Rx DMA stopped?
  - No
  - Yes: End of descriptor?
Priority scheme for Tx DMA and Rx DMA

The DMA arbiter performs the arbitration between the Tx and Rx paths of DMA channel 0 to access descriptors and data buffers. The DMA arbiter supports two types of arbitration: fixed priority and weighted round-robin. The DA bit of the DMA mode register (ETH_DMAMR) specifies the arbitration scheme (fixed or weighted round-robin) between the Tx and Rx DMA of a given channel.

If the Tx DMA and Rx DMA of a given channel are enabled, the DMA which gets the bus when the channel gets control of the bus must be specified. The priority between the corresponding Tx DMA and Rx DMA can be configured through the TXPR field of the DMA mode register (ETH_DMAMR). For round-robin arbitration, the weighted priority between the Tx DMA and Rx DMA is configured through the PR field of the DMA mode register (ETH_DMAMR). Table 524 provides information about the priority scheme between Tx DMA and Rx DMA.

<table>
<thead>
<tr>
<th>DMA mode register (ETH_DMAMR)</th>
<th>Priority scheme</th>
</tr>
</thead>
<tbody>
<tr>
<td>PR[2:0]</td>
<td>TXPR</td>
</tr>
<tr>
<td>-----------------</td>
<td>------</td>
</tr>
<tr>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 524. Priority scheme for Tx DMA and Rx DMA

- Rx always has priority over Tx
- Tx and Rx have equal priority. Rx gets the access first on simultaneous requests.
- Rx has priority over Tx in ratio 2:1.
- Rx has priority over Tx in ratio 3:1.
- Rx has priority over Tx in ratio 4:1.
- Rx has priority over Tx in ratio 5:1.
- Rx has priority over Tx in ratio 6:1.
- Rx has priority over Tx in ratio 7:1.
- Rx has priority over Tx in ratio 8:1.
- Tx always has priority over Rx.
- Tx has priority over Rx in ratio 2:1.
- Tx has priority over Rx in ratio 3:1.
- Tx has priority over Rx in ratio 4:1.
- Tx has priority over Rx in ratio 5:1.
- Tx has priority over Rx in ratio 6:1.
- Tx has priority over Rx in ratio 7:1.
- Tx has priority over Rx in ratio 8:1.
58.4.2  MTL

The MAC Transaction Layer (MTL) provides the FIFO memory interface to buffer and regulate the packets between the application system memory and the MAC. It also enables the data to be transferred between the application clock and MAC clock domains. The MTL layer features two 32-bit wide data paths: the Transmit path and the Receive Path.

- **Transmit path**
  The application or internal DMA pushes the Ethernet packets read from the application or system memory into the Tx FIFO. The packet is then popped out and transferred to the MAC when the queue threshold is reached (threshold mode) or complete packet is in the queue (store-and-forward mode). When EOP is transferred, the status of the transmission is taken from the MAC and transferred back to the application or internal DMA. The Tx queue size is 2048 bytes.

- **Receive path**
  The MTL Rx module receives the packets from the MAC and pushes them into the Rx queue. The status (fill level) of the queue is indicated to the application or to DMA when it crosses the configured Receive threshold (RTC bits[1:0] defined in *Rx queue operating mode register (ETH_MTLRXQOMR)*), or when the complete packet was received. The MTL also indicates the queue fill level so that the DMA can initiate preconfigured burst transfers towards the master interface. The Rx queue size is 2048 bytes.

58.4.3  MAC

The MAC is responsible of the Ethernet protocol processing. In Transmission mode, it receives data from MTL before transferring it to the PHY interface. In Reception mode, the MAC receives data from the PHY interface before transferring them to the Rx FIFO of the MTL module.

This section briefly describes transmission and reception sequences.

**MAC transmission**

The transmission sequence is as follows:

1. Transmission is initiated when the MTL application pushes in data with the SOP (Start of packet) signal asserted.
2. When the SOP signal is detected, the MAC accepts the data and begins the transmission to the MII.
3. When the EOP (End of packet) is transferred to the MAC, the MAC does one of the following:
   - The MAC completes the normal transmission and provides the transmission status to the MTL.
   - If a normal collision (in Half-duplex mode) occurs during transmission, the MAC provides the Transmit status to the MTL, with the Retry bit set. The MAC provides the Retry request till one of the following is true:
     - the packet was successfully transmitted;
     - the maximum number of Retry requests expires. In this case, the MAC aborts the packet transmission with Excessive Collision Transmit status. The MAC accepts and drops all further data until the next SOP is received. The MTL block should retransmit the same packet from SOP when a Retry request (in the Status) is observed from the MAC.
- If any one of the following event happens, the MAC aborts the packet transmission:
  - no carrier (Half-duplex mode)
  - loss of carrier (Half-duplex mode)
  - excessive deferral (Half-duplex mode)
  - late collisions (Half-duplex mode)
  - jabber

  the MAC accepts and drops all further data until the next SOP is received.

4. The MAC issues an underflow status if the MTL is not able to provide the data continuously during the transmission. The MAC accepts and drops all further data until the next SOP is received.

5. During the normal transfer of a packet from MTL, if the MAC receives a SOP without getting an EOP for the previous packet, it ignores the SOP and considers the new packet as continuation of the previous packet.

*Figure 785: Overview of MAC transmission flow* illustrates the MAC transmission process flow.
Figure 785. Overview of MAC transmission flow

1. Start
2. Wait for data & SOP From MTL
3. SOP asserted by MTL?
   - YES: Wait for IPG/any back-off delay (half-duplex)
   - NO: Transmit preamble+ SFD+Data received from the MTL to the PHY
4. No carrier/Carrier loss/Excessive deferral/Late collisions/Jabber?
   - YES: Drop all the data received from MTL and abort transmission
   - NO: Collision
5. Collision
   - YES: Send status to MTL with Retry bit set
   - NO: Condition A
6. Condition A
   - A. EOP asserted by MTL?
   - B. Underflow asserted by MAC?
7. Condition B
8. Condition D: Retry_count ≤ retry_limit
   - YES: Drop all the data received from MTL and abort transmission
   - NO: Send status to MTL with Retry bit set
9. Normal transmission completed and Transmission status conveyed to MTL
MAC reception

A receive operation is initiated when the MAC detects an SFD on MII. The MAC strips the preamble and SFD before proceeding to process the packet. The header fields are checked for filtering and the FCS field used to verify the CRC for the packet. The received packet is stored in a shallow buffer until the address filtering is performed. The packet is dropped in the MAC if it fails the address filter.

The reception sequence is as follows:

1. When the receive data valid signal (RxDV) of MII becomes active, the Receive State Machine (RSM) starts looking for the SFD field (0xD nibble).
   The state machine drops received packets until it detects SFD.
2. When SFD is detected, the state machine starts sending the data of Ethernet packet to the RPC module, beginning with the first byte following the SFD (destination address).
3. If IEEE 1588 timestamp feature is enabled, the MAC takes a snapshot of the system time at which SFD of any packet is detected on MII. If this packet is not dropped during MAC filtering, the timestamp is passed to the application. The MAC converts the received nibble data into bytes and forwards the valid packet data to the RFC module.
4. The Receive State Machine decodes the Length/Type field of the Ethernet packet being received.
   If the Length/Type field is less than 1,536 and if the MAC is programmed for the Auto CRC/Pad Stripping (bit 20 of the Operating mode configuration register (ETH_MACCR)), the state machine sends the packet data up to the count specified in the Length/Type field and starts dropping bytes (including the FCS field). The state machine decodes the Length/Type field and checks for the Length interpretation.
5. If the Length/Type field is greater than or equal to 1,536, the RPE module sends all received Ethernet packet data to the RFC module if you have not enabled the CRC stripping for Type packet in Bit 21 of the Operating mode configuration register (ETH_MACCR). However, if the CRC stripping has been enabled for Type packets and not enabled the Receive Checksum Offload Engine, the MAC strips and drops the last 4 bytes of all packets of ether type before forwarding the packets to the application.
6. By default, the MAC is programmed for watchdog timer to be enabled, that is, packets above 2,048 (10,240 if Jumbo Packet is enabled) bytes (DA + SA + LT + DATA + PAD + FCS) are cut off at the RPE module. In addition, you can use a programmable watchdog timer (bit 16 of Watchdog timeout register (ETH_MACWTR)) to override the fixed timeout of 2,048 or 10,240 bytes. You can disable the watchdog timer by programming bit 19 of Operating mode configuration register (ETH_MACCR). However, even if the watchdog timer is disabled, a packet greater than 32 Kbytes is cut off and a watchdog timeout status is given.
RM0433 Ethernet (ETH): media access control (MAC) with DMA controller

Figure 786. MAC reception flow

1. Start
2. Wait for phy_rxdv_i from GMII/MII
3. Wait until SFD is detected
4. Start sending the received Ethernet packet to the application layer, starting from DA field
5. Length/Type field <1536 & Auto CRC/Pad stripping enabled?
   - YES: Length/Type field ≥1536
     a. CRC stripping for Type packets enabled?
        - YES: Receive checksum
        - NO: Send all received Ethernet packet data to RFC
     b. Drop the last 4 bytes of all Ether type packets and send the remaining bytes to RFC
6. CRC error? OR Packet to be filtered?
   - NO: Send the packet, timestamp and Status to the Application layer
   - YES: Drop the packet and send the Status to the Application layer
7. IEEE 1588 timestamp feature enabled?
   - YES: Store the snapshot of the system time when SFD detected
   - NO: Length/Type field ≥1536
8. Store only the number of bytes (specified in the Length field) of the received Ethernet packet to RFC. Drop extra padding and FCS field
9. Length/Type field ≥1536
   a. CRC stripping for Type packets enabled?
      - YES: Receive checksum
      - NO: Send all received Ethernet packet data to RFC
   b. Drop the last 4 bytes of all Ether type packets and send the remaining bytes to RFC
10. CRC error? OR Packet to be filtered?
    - NO: Send the packet, timestamp and Status to the Application layer
    - YES: Drop the packet and send the Status to the Application layer
58.5 Ethernet functional description: MAC

58.5.1 Double VLAN processing

The Ethernet peripheral supports the double VLAN (Virtual LAN) tagging feature in which the MAC can process up to two VLAN tags (inner and outer).

The MAC supports the following:
- Insertion, replacement, or deletion of up to two VLAN tags in the Transmit path
- Packet filtering and stripping based on any one of the two VLAN Tags in the Receive path. Stripping and providing up to two VLAN Tags in the Receive path as a part of the Receive status

Transmit path

*Table 525: Double VLAN processing features in Tx path* describes the features supported by the MAC on the Transmit side.

<table>
<thead>
<tr>
<th>Feature</th>
<th>Description</th>
</tr>
</thead>
</table>
| Support for C-VLAN and S-VLAN Tag types | The inner or outer VLAN tag can be of C-VLAN and S-VLAN type. The VLAN type is specified through the CSVL bit of *VLAN inclusion register (ETH_MACVIR)* and *Inner VLAN inclusion register (ETH_MACIVIR)*, respectively.  
The Ethernet peripheral supports processing of any sequence of outer and inner VLAN tags. However, it does not support the C-VLAN S-VLAN sequence.  
The MAC does not check whether the packet provided by the application has a valid sequence of the VLAN Tag types or the insertion or replacement operation results in invalid sequence of VLAN Tag type. Therefore, the application must provide correct sequence of VLAN Tag types and program the MAC in such a way that it results in correct sequence of VLAN Tag types in the transmitted packet. The application must ensure the following:  
  - The inner tag should not be S-VLAN when outer C-VLAN Tag insertion is enabled.  
  - The outer tag should not be C-VLAN when inner S-VLAN Tag insertion is enabled.  
  - The inner tag should not be S-VLAN when outer tag should be replaced with C-VLAN.  
  - The outer tag should not be C-VLAN when inner tag should be replaced with S-VLAN. |
| VLAN Tag deletion                   | VLAN tag deletion can be enabled for outer or inner tag through VLC field in the *VLAN inclusion register (ETH_MACVIR)* or *Inner VLAN inclusion register (ETH_MACIVIR)*, respectively. When VLAN deletion is enabled, the MAC deletes the tag present at the corresponding position. When a packet has only one tag, it is considered as the outer tag. If inner tag deletion is enabled and the packet has only one tag, the MAC does not delete the tag. |
| VLAN Tag Insertion or Replacement   | VLAN tag insertion or replacement can be enabled for outer or inner tag through VLC field in the *VLAN inclusion register (ETH_MACVIR)* or *Inner VLAN inclusion register (ETH_MACIVIR)*, respectively. When VLAN tag insertion or replacement is enabled, the VLT1 bit in the previous register is used to determine whether the VLAN tag should be taken from the register or the control word. |
Receive path

Table 526: Double VLAN processing in Rx path describes the features supported by the MAC on the Receive side and the corresponding bits in the VLAN tag register (ETH_MACVT).

<table>
<thead>
<tr>
<th>Feature</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Outer or inner VLAN tag-based filtering</td>
<td>The MAC can filter packets based on the outer or inner VLAN tag through the ERIVLT bit.</td>
</tr>
<tr>
<td>C-VLAN or S-VLAN tag-based filtering</td>
<td>The MAC can filter packets based on the C-VLAN or S-VLAN type based on the ERSVLM bit.</td>
</tr>
<tr>
<td>Outer and Inner VLAN Tag stripping</td>
<td>The MAC can strip the outer and inner VLAN Tags from received frame based on the EVLS and EIVLS bits.</td>
</tr>
<tr>
<td>16-bit outer and inner VLAN Tag and Type in Rx status</td>
<td>The MAC can provide the 16-bit outer and inner VLAN Tag and Type in the Rx status based on the EVLRXS and EIVLRXS bits, respectively.</td>
</tr>
<tr>
<td>Disabling or skipping checking of outer VLAN Tag type</td>
<td>The MAC can disable or skip checking of outer VLAN Tag type to match C-VLAN or S-VLAN based on the DOVLTC bit.</td>
</tr>
</tbody>
</table>

58.5.2 Source address and VLAN insertion, replacement, or deletion

Source address insertion or replacement

The software can use the SA (source address) insertion or replacement feature to instruct the MAC to do the following for Tx packets:

- Insert the content of the MAC Address registers in the SA field
- Replace the content of the SA field with the content of the MAC Address registers

When SA insertion is enabled, the application must ensure that the packets sent to the MAC do not have the SA field. The MAC does not check whether the SA field is present in the Transmit packet and it inserts the content of MAC Address Registers in the SA field. Similarly, when SA replacement is enabled, the application must ensure that the SA field is present in the packets sent to the MAC. The MAC replaces the six bytes following the Destination Address field in the Transmit packet with the content of the MAC Address Registers.

SA insertion or replacement feature can be enabled for all Transmit packets or selective packets:

- Enabling SA insertion or replacement for all packets
  To enable this feature for all packets, program the SARC field of the Operating mode configuration register (ETH_MACCR).
- Enabling SA insertion or replacement for selective packets
  To enable this feature for selective packets, use the following program the SA Insertion Control field (bits[25:23] of Transmit Descriptor Word 3/TDES3, refer to Section 58.10.3: Transmit descriptor) in the first Transmit descriptor of the packet. When Bit 25 of TDES3 is set, the SA Insertion Control field indicates insertion or
replacement by MAC Address1 registers. When bit 25 of TDES3 is reset, it indicates
insertion or replacement by MAC Address 0 registers.

If MAC Address1 registers are not enabled, the MAC Address0 registers are used for
insertion or replacement whatever of the value of the most-significant bit of the SA Insertion
Control field.

**VLAN insertion, replacement, or deletion**

The software can use the VLAN insertion, replacement, or deletion feature to instruct the
MAC to do the following for Tx packets:

- Delete the VLAN Type and VLAN Tag fields
- Insert or replace the VLAN Type and VLAN Tag fields

Insertion or replacement is performed based on the setting of VLTI bit in the **VLAN
inclusion register (ETH_MACVIR)** as described in **Table 527: VLAN insertion or
replacement based on VLTI bit**.

<table>
<thead>
<tr>
<th>Condition</th>
<th>Description</th>
</tr>
</thead>
</table>
| VLTI bit is set | The MAC inserts or replaces the following:
VLAN Type field (C-VLAN or S-VLAN as indicated by the CSVL bit of VLAN inclusion register (ETH_MACVIR))
VLAN Tag field with VT field of Transmit context descriptor of the packet |
| VLTI bit is reset | The MAC inserts or replaces the following:
VLAN Type field (C-VLAN or S-VLAN as indicated by the CSVL bit of VLAN inclusion register (ETH_MACVIR))
VLAN Tag field with the VLT field of VLAN inclusion register (ETH_MACVIR) |

When VLAN replacement or deletion is enabled, the MAC checks if the VLAN Type field
(0x8100 or 0x88A8) is present after the DA and SA fields in the Transmit packet. The
replace or delete operation does not occur if the VLAN Type field is not detected in two
bytes following the DA and SA fields. However, when VLAN insertion is enabled, the MAC
does not check the presence of VLAN Type field in the Transmit packet and just inserts the
VLAN Type and VLAN Tag fields.

You can enable the VLAN insertion, replacement, or deletion feature for all Tx packets or
selective packets:

- To enable this feature for all packets, program the VLC and VLP fields of **VLAN
  inclusion register (ETH_MACVIR)**.
- To enable this feature for selective packets, program the VTIR field of TDES2 Normal
  Descriptor (see **Table 560: TDES2 normal descriptor (read format)**).

In addition, the VLP (VLAN Priority control) bit must be reset in **VLAN inclusion register
(ETH_MACVIR)** (for outer VLAN) and **Inner VLAN inclusion register (ETH_MACIVIR)**
in (inner VLAN) for the MAC to take the control inputs from the host, depending on the
configuration.
58.5.3 Packet filtering

The MAC supports the following types of filtering for Rx packets:

- **MAC source or destination address filtering**: the Address Filtering Module (AFM) checks the source address and destination address fields of each incoming packet.
- **VLAN filtering**: the MAC supports the VLAN tag-based and VLAN Hash filtering.
- **Layer 3 and Layer 4 filtering**: Layer 3 filtering refers to IP source address and destination address filtering. Layer 4 filtering refers to source port and destination port filtering.

The three filter types can be cascaded. *Figure 787* shows the filtering sequence for Rx packets.

*Figure 787. Packet filtering sequence*

The sequence shown in *Figure 787* is valid when all the filters (L2, VLAN, L3, L4) are active. If any of the Layer filters are not enabled, that filter is bypassed and the subsequent filter is applied. A packet that fails any of the filters is discarded. However, the discarded packet can be forwarded to the host based on the register control.

For example, when RA bit of **Packet filtering control register (ETH_MACPFR)** is set to 1, all the discarded packets are forwarded to the host but with their packet status indicating the
specific filter failure. If RA bit is cleared to 0, VTFE and IPFE bits of Packet filtering control register (ETH_MACPFR) control if the packets that fail the VLAN filter and Layer 3-4 filter should be discarded or forwarded to the host.

**MAC source or destination address filtering**

The MAC address filtering module checks the source address (SA) and destination address (DA) fields of each incoming packet.

**Unicast destination address filtering**

The MAC supports 4 MAC addresses for unicast perfect filtering. If perfect filtering is selected (HUC bit of Packet filtering control register (ETH_MACPFR) is reset), the MAC compares all 48 bits of received unicast address with the programmed MAC address for any match. The default MacAddr0 is always enabled.

The MacAddr1 to MacAddr3 addresses are selected with an individual enable bit. You can mask each byte during comparison with corresponding received DA byte by setting the corresponding Mask Byte Control bit in MAC Address x high register (ETH_MACAxHR). This enables group address filtering for the DA.

In Hash filtering mode (when HUC bit is set), the MAC performs imperfect filtering for unicast addresses using a 64-bit Hash table. For Hash filtering, the MAC uses the upper 6 bits CRC of the received destination address to index the content of the Hash table. A value of 00000 selects bit 0 of selected register, and a value of 11111 selects bit 63 of Hash Table register. If the corresponding bit (indicated by the 6-bit CRC) is set to 1, the unicast packet is considered to have passed the Hash filter; otherwise, the packet is considered to have failed the Hash filter.

**Multicast destination address filtering**

To program the MAC to pass all multicast packets, set the PM bit in Packet filtering control register (ETH_MACPFR). If the PM bit is reset, the MAC performs the filtering for multicast addresses based on the HMC bit of the Packet filtering control register (ETH_MACPFR).

In Perfect filtering mode, the multicast address is compared with the programmed MAC destination address registers. Group address filtering is also supported.

In Hash filtering mode, the MAC performs imperfect filtering using a 64-bit Hash table. The MAC uses the upper 6-bits CRC of received multicast address to index the content of the Hash table. A value of 000000 selects bit 0 of selected register and a value of 111111 selects bit 63 of the Hash Table register. If the corresponding bit is set to 1, the multicast packet is considered to have passed the Hash filter. Otherwise, the packet is considered to have failed the Hash filter.

**Hash or Perfect address filtering**

To configure the DA filter to pass a packet when its DA matches either the Hash filter or the Perfect filter, set the HPF bit and the corresponding HUC or HMC bits in Packet filtering control register (ETH_MACPFR). This is applicable to both unicast and multicast packets. If the HPF bit is reset, only one of the filters (Hash or Perfect) is applied to receive packet.

**Broadcast address filtering**

The MAC does not filter any broadcast packets by default. To program the MAC to reject all broadcast packets, set the DBF bit in Packet filtering control register (ETH_MACPFR).

**Unicast source address filtering**
The MAC can perform perfect filtering based on the source address field of received packets. By default, the MAC compares the SA field with the values programmed in the SA registers. You can configure the MAC Address registers to use SA instead of DA for comparison by setting bit 30 of MAC Address x high register (ETH_MACAxHR).

The MAC also supports group filtering with SA. You can filter a group of addresses by masking one or more bytes of the address. The MAC drops the packets that fail the SA filter if the SAF bit is set in Packet filtering control register (ETH_MACPFR). Otherwise, the result of the SA filter is given as a status bit in the Receive Status word (see Table 529). When the SAF bit is set, the SA filter and DA filter result is ANDed to decide whether the packet needs to be forwarded. This means that the packet is dropped if either filter fails. The packet is forwarded to the application only if the packet passes both filters in-order.

**Inverse filtering**

For DA and SA filtering, you can invert the filter-match result at the final output by setting the DAIF and SAIF bits of Packet filtering control register (ETH_MACPFR). The DAIF bit is applicable for both Unicast and Multicast DA packets. The result of the unicast or multicast destination address filter is inverted in this mode. Similarly, when the SAIF bit is set, the result of unicast SA filter is reversed.

Table 528 and Table 529 summarize the DA and SA filtering based on the type of packets received.

**Note:** When the RA bit of Packet filtering control register (ETH_MACPFR) is set, all packets are forwarded to the system along with the correct result of the address filtering in the Rx status.

### Table 528. Destination address filtering

<table>
<thead>
<tr>
<th>Packet type</th>
<th>PR</th>
<th>HPF</th>
<th>HUC</th>
<th>DAIF</th>
<th>HMC</th>
<th>PM</th>
<th>DBF</th>
<th>DA filter operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Broadcast</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>Fail</td>
</tr>
<tr>
<td>Unicast</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Pass all packets</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Pass on Perfect/Group filter match</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>X</td>
<td>0</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fail on Perfect/Group filter match</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Pass on Hash filter match</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fail on Hash filter match</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Pass on Hash or Perfect/Group filter match</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fail on Hash or Perfect/Group filter match</td>
</tr>
<tr>
<td>Multicast</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Pass all packets</td>
</tr>
<tr>
<td></td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>X</td>
<td>Pass all packets</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>Pass on Perfect/Group filter match and drop Pause packets if PCF = 0x</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>Pass on Hash filter match and drop Pause packets if PCF = 0x</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>X</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>Pass on Hash or Perfect/Group filter match and drop Pause packets if PCF = 0x</td>
</tr>
</tbody>
</table>
VLAN filtering

The MAC supports Perfect and Hash VLAN filtering. Refer to Section 58.9.14: Programming guidelines to perform VLAN filtering on the receive for detailed programming steps.

VLAN tag Perfect filtering

In VLAN tag Perfect filtering, the MAC compares the VLAN tag of received packet and provides the VLAN packet status to the application. Based on the programmed mode, the MAC compares the lower 12 bits or all 16 bits of received VLAN tag to determine the perfect match.

If VLAN tag Perfect filtering is enabled, the MAC forwards the VLAN-tagged packets along with VLAN tag match status and drops the VLAN packets that do not match. You can also enable the inverse matching for VLAN packets by setting the VTIM bit of VLAN tag register (ETH_MACVTR). In addition, you can enable matching of S-VLAN tagged packets along with the default C-VLAN tagged packets by setting the ESVL bit of VLAN tag register (ETH_MACVTR). The VLAN packet status bit(bit 10 of RDES0) indicates the VLAN tag match status for the matched packets.

Note: The source or destination address (if enabled) has precedence over the VLAN tag filters. This means that a packet that fails the source or destination address filter is dropped irrespective of the VLAN tag filter results.

VLAN tag Hash filtering

The 16-bit VLAN Hash Table is used for group address filtering based on the VLAN tag. The VLAN tag Hash filtering feature can be enabled using the VTHM (VLAN tag Hash Table match enable) bit of the VLAN tag register (ETH_MACVTR). If the VTHM bit is set, the most significant four bits of CRC-32 of VLAN tag are used to index the content of the VLAN Hash Table register. A value of 1 in the VLAN Hash Table register, corresponding to the index, indicates that the VLAN tag of the packet matched and the packet should be forwarded. A value of 0 indicates that VLAN-tagged packet should be dropped.

Table 528. Destination address filtering (continued)

<table>
<thead>
<tr>
<th>Packet type</th>
<th>PR</th>
<th>HPF</th>
<th>HUC</th>
<th>DAIF</th>
<th>HMC</th>
<th>PM</th>
<th>DBF</th>
<th>DA filter operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Multicast</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>Fail on Perfect/Group filter match and drop Pause packets if PCF = 0x</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>Fail on Hash filter match and drop Pause packets if PCF = 0x</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>X</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>Fail on Hash or Perfect/Group filter match and drop Pause packets if PCF = 0x</td>
</tr>
</tbody>
</table>

Table 529. Source address filtering

<table>
<thead>
<tr>
<th>Packet type</th>
<th>PR</th>
<th>SAIF</th>
<th>SAF</th>
<th>SA filter operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unicast</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>Pass all packets.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Pass status on Perfect or Group filter match but do not drop packets that fail</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Fail status on Perfect or Group filter match but do not drop packet</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Pass on Perfect or Group filter match and drop packets that fail</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Fail on Perfect or Group filter match and drop packets that fail</td>
</tr>
</tbody>
</table>
Note: The 16 or 12 bits of VLAN Tag are considered for CRC-32 computation based on ETV bit in ETH_MACVTR register.

When ETV bit is reset, most significant four bits of CRC-32 of VLAN Tag are inverted and used to index the content of VLAN Hash table register (ETH_MACVHTR).

When ETV bit is set, most significant four bits of CRC-32 of VLAN Tag are directly used to index the content of VLAN tag register (ETH_MACVTR).

The MAC also supports the inverse matching for VLAN packets. In the inverse matching mode, when the VLAN tag of a packet matches the Perfect or Hash filter, the packet should be dropped. If the VLAN perfect and VLAN Hash match are enabled, a packet is considered as matched if either the VLAN Hash or the VLAN perfect filter matches. When inverse match is set, a packet is forwarded only when both perfect and Hash filters indicate mismatch.

Table 530 shows the different possibilities for VLAN matching and the final VLAN match status. When the RA bit of Packet filtering control register (ETH_MACPFR) is set, all packets are received and the VLAN match status is indicated in the VF bit of RDES2 normal descriptor (write-back format). When the RA bit is not set and the VTFE bit is set in Packet filtering control register (ETH_MACPFR), the packet is dropped if the final VLAN match status is Fail. In Table 530, value X means that this column can have any value.

When VLAN VID is programmed to 0 in the VL field of VLAN tag register (ETH_MACVTR), all VLAN-tagged packets are considered as perfect matched but the status of the VLAN Hash match depends on the VTHM and VTIM bits in VLAN tag register (ETH_MACVTR).

<table>
<thead>
<tr>
<th>VID</th>
<th>VLAN perfect filter match result</th>
<th>VTHM Bit</th>
<th>VLAN Hash filter match result</th>
<th>VTIM bit</th>
<th>Final VLAN match status</th>
</tr>
</thead>
<tbody>
<tr>
<td>VID = 0</td>
<td>Pass</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>Pass</td>
<td>1</td>
<td>X</td>
<td>0</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>Pass</td>
<td>1</td>
<td>Fail</td>
<td>1</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>Pass</td>
<td>1</td>
<td>Pass</td>
<td>1</td>
<td>Fail</td>
</tr>
<tr>
<td>VID! = 0</td>
<td>Pass</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>Fail</td>
<td>0</td>
<td>X</td>
<td>0</td>
<td>Fail</td>
</tr>
<tr>
<td></td>
<td>Fail</td>
<td>1</td>
<td>Fail</td>
<td>0</td>
<td>Fail</td>
</tr>
<tr>
<td></td>
<td>Fail</td>
<td>1</td>
<td>Pass</td>
<td>0</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>Fail</td>
<td>0</td>
<td>X</td>
<td>1</td>
<td>Pass</td>
</tr>
<tr>
<td></td>
<td>Pass</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>Fail</td>
</tr>
<tr>
<td></td>
<td>Fail</td>
<td>1</td>
<td>Pass</td>
<td>1</td>
<td>Fail</td>
</tr>
<tr>
<td></td>
<td>Fail</td>
<td>1</td>
<td>Fail</td>
<td>1</td>
<td>Pass</td>
</tr>
</tbody>
</table>

1. In this table, ‘X’ represents any value.
Layer 3 and Layer 4 filtering

The MAC supports Layer 3 and Layer 4 based packet filtering. The Layer 3 filtering refers to the IP Source or Destination Address filtering in the IPv4 or IPv6 packets whereas Layer 4 filtering refers to the Source or Destination Port number filtering in TCP or UDP.

The Layer 3 and Layer 4 packet filtering feature automatically enables the IPC Full Checksum Offload Engine on the Receive side. For Layer 3 or Layer 4 filtering operation, you must set the IPC bit of the Operating mode configuration register (ETH_MACCR) to enable the Rx Checksum Offload engine.

When Layer 3 and Layer 4 filtering is enabled, the packets are filtered in the following way:

- **Matched packets**
  The MAC forwards the packets that match all enabled fields to the application along with the status. The MAC gives the matched field status only if the IPC bit of Operating mode configuration register (ETH_MACCR) is set and one of the following conditions is true:
  - All enabled Layer 3 and Layer 4 fields match.
  - At least one of the enabled field matches and other fields are bypassed or disabled
    When multiple Layer 3 and Layer 4 filters are enabled, any filter match is considered as a match. If more than one filter matches, the MAC provides the status of the lowest filter where Filter 0 is the lowest filter and Filter 3 is the highest filter. For example, if Filter 0 and Filter 1 match, the MAC gives the status corresponding to filter 0.

*Note:* The source or destination address and VLAN tag filters (if enabled) have precedence over Layer 3 and Layer 4 filter. This means that a packet which fails the source or destination address or VLAN tag filter is dropped irrespective of the Layer 3 and Layer 4 filter results.

- **Unmatched packets**
  The MAC drops the packets that do not match any of the enabled fields. You can use the inverse match feature to block or drop a packet with specific TCP or UDP over IP fields and forward all other packets. The aborted or partial packets are dropped in the MTL Rx FIFO. If the Rx FIFO operates in the Threshold (cut-through) mode and the threshold is programmed to a small value. Such packet transfer to the application starts before the failed Layer 3 and Layer 4 filter results are available, the application may receive a partial packet with appropriate abort status.

- **Non-TCP or UDP IP Packets**
  By default, all non-TCP or UDP IP packets are bypassed from the Layer 3 and Layer 4 filters. You can optionally program the MAC to drop all non-TCP or UDP over IP packets.

Layer 3 filtering

The MAC supports perfect matching or inverse matching for IP Source Address and Destination Address. In addition, you can match the complete IP address or mask the lower bits matching, that is, compare all bits of the address except the specified lower mask bits.

For IPv6 packets filtering, you can enable the last four data registers of a register set to contain the 128-bit IP Source Address or IP Destination Address. The IP Source Address or Destination Address should be programmed in the order defined in the IPv6 specification, that is, the first byte of the IP Source Address or Destination Address in the received packet is in the higher byte of the register and the subsequent registers follow the same order.
For IPv4 packet filtering, you can enable the second and third data registers of a register set to contain the 32-bit IP Source Address and IP Destination Address. The remaining two data registers are reserved. The IP Source Address or Destination Address should be programmed in the order defined in the IPv4 specification, that is, the first byte of IP Source Address and Destination Address in the received packet in the higher byte of the respective register.

**Layer 4 filtering**

The MAC supports perfect matching or inverse matching for TCP or UDP Source and Destination Port numbers. However, you can program only one type (TCP or UDP) at a time. The first data register contains the 16-bit Source and Destination Port numbers of TCP or UDP, that is, the lower 16 bits for Source Port number and higher 16 bits for Destination Port number.

The TCP or UDP Source and Destination Port numbers should be programmed in the order defined in the TCP or UDP specification, that is, the first byte of TCP or UDP Source and Destination Port number in the received packet is in the higher byte of the register.

**Layer 3 and Layer 4 filters register set**

The MAC implements two sets of registers for Layer 3 and Layer 4 based packet filtering. In a register set, there is a control register, such as **L3 and L4 control 0 register (ETH_MACL3L4C0R)**, to control the packet filtering. In addition, there are five address registers to program the Layer 3 and Layer 4 fields to be matched, such as:

- **Layer4 Address filter 0 register (ETH_MACL4A0R)**
- **Layer3 Address 0 filter 0 register (ETH_MACL3A00R)**
- **Layer3 Address 1 filter 0 register (ETH_MACL3A10R)**
- **Layer3 Address 2 filter 0 register (ETH_MACL3A20R)**
- **Layer3 Address 3 filter 0 register (ETH_MACL3A30R)**

The second, and independent set of registers are: **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, **Layer 4 address filter 1 register (ETH_MACL4A1R)**, **Layer3 address 0 filter 1 Register (ETH_MACL3A01R)**, **Layer3 address 1 filter 1 register (ETH_MACL3A11R)**, **Layer3 address 2 filter 1 Register (ETH_MACL3A21R)** and **Layer3 address 3 filter 1 register (ETH_MACL3A31R)**.

### 58.5.4 IEEE 1588 timestamp support

The IEEE 1588 standard defines a precision time protocol (PTP) which allows precise synchronization of clocks in measurement and control systems implemented with technologies such as network communication, local computing, and distributed objects. The PTP applies to systems communicating by local area networks supporting multicast messaging, including (but not limited to) Ethernet. This protocol enables heterogeneous systems that include clocks of varying inherent precision, resolution, and stability to synchronize. The protocol supports system-wide synchronization accuracy in the submicrosecond range with minimal network and local clock computing resources.

This chapter contains the following sections:

- **IEEE 1588 timestamp support**
- **IEEE 1588 system time source**
- **IEEE 1588 auxiliary snapshots**
- **Flexible pulse-per-second output**
• PTP timestamp offload function
• One-step timestamp

IEEE 1588 timestamp support

The Ethernet peripheral supports the IEEE 1588-2002 (version 1) and IEEE 1588-2008 (version 2). The IEEE 1588-2002 supports PTP transported over UDP/IP. The IEEE 1588 2008 supports PTP transported over Ethernet. The peripheral provides programmable support for both standards. It supports the following features:

• Support of both timestamp formats
• Optional snapshot of all packets or only PTP type packets
• Optional snapshot of only event messages
• Optional snapshot based on the clock type: ordinary, boundary, end-to-end transparent, and peer-to-peer transparent
• Optional selection of the node to act as master or slave for ordinary and boundary clock
• Identification of the PTP message type, version, and PTP payload in packets sent directly over Ethernet and sends the status
• Optional measurement subsecond time in digital or binary format

Clock types

The MAC supports the following clock types defined in the IEEE 1588-2008 specifications:

• Ordinary clock

The ordinary clock of a domain supports a single copy of the protocol. It has a single PTP state and a single physical port. In typical industrial automation applications, an ordinary clock is associated with an application device such as a sensor or an actuator. In telecom applications, the ordinary clock can be associated with a timing demarcation device.

The ordinary clock can be a grandmaster or a slave clock. It supports the following features:

– Transmission and reception of PTP messages. The timestamp snapshot can be controlled as described in Timestamp control Register (ETH_MACTSCR).
– Maintenance of the data sets such as timestamp values.

The table below shows the messages for which you can take the timestamp snapshot on the receive side for master and slave nodes.

Table 531. Ordinary clock: PTP messages for snapshot

<table>
<thead>
<tr>
<th>Master</th>
<th>Slave</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay_Req</td>
<td>SYNC</td>
</tr>
</tbody>
</table>

For an ordinary clock, you can take the snapshot of either of the following PTP message types: version 1 or version 2. You cannot take the snapshots for both PTP message types. You can take the snapshot by setting the TSVER2ENA bit and selecting the snapshot mode in Timestamp control Register (ETH_MACTSCR).

• Boundary clock

The boundary clock typically has several physical ports which communicate with the network. The messages related to synchronization, master-slave hierarchy, and
signaling end in the protocol engine of the boundary clock. Such messages are not forwarded. The PTP message type status given by the MAC helps to identify the type of message and take appropriate action.

The boundary clock is similar to the ordinary clock except for the following features:

– The clock data sets are common to all ports of the boundary clock.
– The local clock is common to all ports of the boundary clock.

• End-to-end transparent clock

The end-to-end transparent clock supports the end-to-end delay measurement mechanism between the slave clocks and the master clock. The end-to-end transparent clock forwards all messages like normal bridge, router, or repeater. The residence time of a PTP packet is the time taken by the PTP packet from the Ingress port to the Egress port.

The residence time of a SYNC packet inside the end-to-end transparent clock is updated in the correction field of the associated Follow-Up PTP packet before it is transmitted. Similarly, the residence time of a Delay_Req packet, inside the end-to-end transparent clock, is updated in the correction field of the associated Delay_Resp PTP packet before it is transmitted. Therefore, the snapshot needs to be taken at both Ingress and Egress ports only for the messages mentioned in Table 532. You can take the snapshot by setting the SNAPTYPSEL bits to 10 in the Timestamp control Register (ETH_MACTSCR).

Table 532. End-to-end transparent clock: PTP messages for snapshot

<table>
<thead>
<tr>
<th>PTP messages</th>
</tr>
</thead>
<tbody>
<tr>
<td>SYNC</td>
</tr>
<tr>
<td>Delay_Req</td>
</tr>
</tbody>
</table>

• Peer-to-peer transparent clock

In the peer-to-peer transparent clock, the computation of the link delay is based on an exchange of Pdelay_Req, Pdelay_Resp, and Pdelay_Resp_Follow_Up messages with the link peer.

The peer-to-peer transparent clock differs from the end-to-end transparent clock in the way it corrects and handles the PTP timing messages. In all other aspects, it is identical to the end-to-end transparent clock.

The residence time of the Pdelay_Req and the associated Pdelay_Resp packets is added and inserted into the correction field of the associated Pdelay_Resp_Followup packet. Therefore, support for taking snapshot for the event messages related to Pdelay is added as shown in Table 540.
You can take the snapshot by setting the SNAPTYPESEL bit to 11 in Timestamp control Register (ETH_MACTSCR).

**Delay request-response mechanism**

The system or network is classified into the master and slave nodes for distributing the timing and clock information. *Figure 788* shows the process that PTP uses for synchronizing a slave node with a master node by exchanging PTP messages.

**Figure 788. Networked time synchronization**

As shown in *Figure 788*, the PTP uses the following process:

1. The master broadcasts the PTP Sync messages to all its nodes. The Sync message contains the reference time information of the master. This message leaves the system of the master at \( t_1 \). This time must be captured for Ethernet ports at MII.
2. The slave receives the SYNC message and also captures the exact time, \( t_2 \), using its timing reference.
3. The master sends a Follow_up message to the slave, which contains \( t_1 \) information for later use.
4. The slave sends a Delay_Req message to the master and notes the exact time, \( t_3 \), at which this packet leaves the MII interface.
5. The master receives the message, capturing the exact time \( t_4 \), at which the message enters its system.
6. The master sends the \( t_4 \) information to the slave in the \texttt{Delay\_Resp} message.
7. The slave uses the four values of \( t_1, t_2, t_3, \) and \( t_4 \) to synchronize its local timing reference with the timing reference of the master.

Most of the PTP implementation is done in the software above the UDP layer. However, the hardware support is required to capture the exact time when specific PTP packets enter or leave the Ethernet port at the MII interface. This timing information must be captured and returned to the software for proper implementation of PTP with high accuracy.

**Peer-to-peer PTP transparent clock (P2P TC) message support**

The IEEE 1588-2008 standard supports peer-to-peer PTP (Pdelay) message in addition to the Sync, Delay Request, Follow-up, and Delay Response messages. Figure 789 shows the method to calculate the propagation delay in clocks supporting peer-to-peer path correction.

As shown in Figure 789, the propagation delay is calculated as follows:
1. Port 1 issues a Pdelay\_Req message and generates a timestamp \((t_1)\) for the Pdelay\_Req message.
2. Port 2 receives the Pdelay\_Req message and generates a timestamp \((t_2)\) for this message.
3. Port 2 returns a Pdelay_Resp message and generates a timestamp ($t_3$) for this message.
   To minimize errors caused by frequency offset between the two ports, Port 2 returns the Pdelay_Resp message as quickly as possible after the receipt of the Pdelay_Req message. Port 2 returns any one of the following:
   - Difference between the timestamps $t_2$ and $t_3$ in the Pdelay_Resp message
   - Difference between the timestamps $t_2$ and $t_3$ in the Pdelay_Resp_Follow_Up message
   - Timestamps $t_2$ and $t_3$ in the Pdelay_Resp and Pdelay_Resp_Follow_Up messages, respectively

4. Port 1 generates a timestamp ($t_4$) on receiving the Pdelay_Resp message.

5. Port 1 uses all four timestamps to compute the mean link delay.

**Timestamp correction**

According to the IEEE 1588 specifications, a timestamp must be captured when the message timestamp point (leading edge of the first bit of the octet immediately following the Start Frame Delimiter octet) crosses the boundary between the node and the network.

As the MAC takes the timestamp at an internal point far from the actual boundary of the node and network, this captured timestamp is corrected/updated for the ingress/egress path latency (including the delay in the PHY layers). Further correction is done for the inaccuracies/errors introduced due to the clock (MII Tx, Rx clock) being different at the capture point as compared to the PTP clock ($clk_{ptp\_ref\_i}$) that is used to generate the time. The resultant CDC (clock domain crossing) circuits add an error that depends on the clock period of the MII and PTP clocks.

**Ingress correction**

In the Receive side, the timestamp captured at the internal snapshot point is delayed (later in time) as compared to the time at which that packet SFD bit is received at the port boundary. Therefore, the captured timestamp must be reduced by the ingress latency and the errors in CDC sampling. This correction value must be determined/calculated by the software and written into the **Timestamp Ingress correction nanosecond register (ETH_MACTSICNR)**.

The correction value consists of the following three components:

1. **External latency in the PHY layer between boundary point and the input of the core**
   - If the PHY is compliant with the IEEE 802.3 Clause 45 MMD registers, it has registers indicating the maximum and minimum ingress latency. The software can read these registers and determine the average ingress latency in the PHY. Alternatively (if the PHY does not support these registers), the ingress latency must be determined from the PHY datasheet or timing characteristics.

2. **Internal latency from the input of the core to the internal capture point**
   - The latency differs based on the active PHY interface (such as MII or RMII) and the operating speed, as shown in **Table 534**.

3. **CDC synchronization**
   - The CDC synchronization error is almost equal to twice the clock-period of the PTP clock ($clk_{ptp\_ref\_i}$).
The values determined from these three components should be added by the software and must be written into the TSIC field of the Timestamp Ingress correction nanosecond register (ETH_MACTSICNR).

**Note:** The value written to the register must be negative (two’s complement), because it has to be subtracted from the captured timestamp. The MAC receiver adds the value in this register to the captured timestamp and then gives the resultant value as the timestamp of the received packet.

When TSCTRLRSSR bit in Timestamp control Register (ETH_MACTSCR) is set, the nanoseconds field of the captured timestamp is in decimal format with a granularity of 1 ns. So bit 31 of TSIC must be set to 1 (for negative value) and bits 30 to 0 must be programmed with “1000 – total ingress_correction_value[nanosecond part]” represented in binary. For example, if the required correction value is −5 ns, then the value is 0xBB9A C9FB.

When TSCTRLRSSR bit in Timestamp control Register (ETH_MACTSCR) is reset, the nanoseconds field of the captured timestamp is in binary format with a granularity of ~0.466 ns. Therefore, bits[30:0] must be written with “231 – total ingress_correction_value” represented in binary with bit[31] = 1.

**Egress correction**

In the Transmit side, the timestamp captured at the internal snapshot point is earlier (advanced in time) as compared to the time at which that packet SFD bit is output at the port boundary. Therefore, the captured timestamp must be compensated by the egress latency and the errors in CDC sampling. This correction value must be determined/calculated by the software and written into the Timestamp Egress correction nanosecond register (ETH_MACTSECNR).

The correction value consists of the following three components:

1. External latency in the PHY layer between the output of the core and the boundary of the port and the network
   
   If the PHY is compliant with the IEEE 802.3 Clause 45 MMD registers, it has registers indicating the maximum and minimum egress latency. The software can read these registers and determine the average egress latency in the PHY. Alternatively (if the PHY does not support these registers), the egress latency must be determined from the PHY datasheet or timing characteristics.

2. Internal latency from the internal capture point and the output of the core
   
   The latency differs based on the active PHY interface (RMII, MII, etc.) and the operating speed as shown in Table 534.

3. CDC synchronization error
   
   The timestamp correction because of synchronization is compensated by adding

   \[
   \text{EGRESS\_SYNC\_CORR} = (1 \times \text{PTP}\_\text{CLK}\_\text{PER} + 4 \times \text{TX}\_\text{CLK}\_\text{PER})
   \]

   Table 534 lists the Egress and Ingress latency values for various PHY interfaces:

<table>
<thead>
<tr>
<th>PHY interface</th>
<th>Egress latency</th>
<th>Ingress latency</th>
</tr>
</thead>
<tbody>
<tr>
<td>RGMII 1 Gbps</td>
<td>12</td>
<td>12</td>
</tr>
<tr>
<td>RGMII 100 Mbps</td>
<td>40</td>
<td>40</td>
</tr>
<tr>
<td>RGMII 10 Mbps</td>
<td>400</td>
<td>400</td>
</tr>
</tbody>
</table>
Frequency range of reference timing clock

The timestamp information are transferred across asynchronous clock domains, from the MAC clock domain to the application clock domain. Therefore, a minimum delay is required between two consecutive timestamp captures. This delay is four clock cycles of MII and three clock cycles of PTP clocks. If the delay between two timestamp captures is less than this delay, the MAC does not take a timestamp snapshot for the second packet.

The PTP clock frequency limitations are the following:

- **Maximum PTP clock frequency**
  
  The maximum PTP clock frequency is limited by the maximum resolution of the reference time (10 ns at 100 MHz). In addition, the resolution or granularity of the reference time source determines the accuracy of the synchronization. Therefore, a higher PTP clock frequency gives better system performance.

- **Minimum PTP clock frequency**
  
  The minimum PTP clock frequency depends on the time required between two consecutive SFD bytes and the time taken for synchronizing the time with the MII clock domain. This relationship is given by the following equation:

\[
3 \times \text{PTP clock period} + 4 \times \text{MII clock period} \leq \text{Minimum gap between two SFDs}
\]

The MII clock frequency is fixed by IEEE specifications. Therefore, the minimum PTP clock frequency required for proper operation depends on the operating mode and operating speed of the MAC as shown in Table 535.

### Table 535. Minimum PTP clock frequency example

<table>
<thead>
<tr>
<th>Mode</th>
<th>Minimum gap between two SFDs</th>
<th>Minimum PTP frequency with internal timestamp</th>
</tr>
</thead>
<tbody>
<tr>
<td>10 Mbps Full-duplex</td>
<td>168 MII clocks (128 clocks for a 64-byte packet + 24 clocks of min IFG + 16 clocks of preamble)</td>
<td>5 MHz</td>
</tr>
<tr>
<td>10 Mbps Half-duplex</td>
<td>48 MII clocks (8 clocks for a JAM pattern sent just after SFD because of collision + 24 IFG + 16 preamble)</td>
<td>5 MHz</td>
</tr>
<tr>
<td>100 Mbps full duplex</td>
<td>168 MII clocks (128 clocks for a 64-byte packet + 24 clocks of min IFG + 16 clocks of preamble)</td>
<td>5 MHz</td>
</tr>
<tr>
<td>100 Mbps Half-duplex</td>
<td>48 MII clocks (8 clocks for a JAM pattern sent just after SFD because of collision + 24 IFG + 16 preamble)</td>
<td>5 MHz</td>
</tr>
</tbody>
</table>

PTP processing and control
Table 536 shows the common message header for the PTP messages. This format is taken from the IEEE 1588-2008 specifications.

Table 536. Message format defined in IEEE 1588-2008

<table>
<thead>
<tr>
<th>Bits</th>
<th>Octet Offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
<tr>
<td>transportSpecific</td>
<td>messageType</td>
</tr>
<tr>
<td>Reserved</td>
<td>versionPTP</td>
</tr>
<tr>
<td>messageLength</td>
<td></td>
</tr>
<tr>
<td>domainNumber</td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>flagField</td>
<td></td>
</tr>
<tr>
<td>correctionField</td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>sourcePortIdentity</td>
<td></td>
</tr>
<tr>
<td>sequenceId</td>
<td></td>
</tr>
<tr>
<td>controlField(1)</td>
<td></td>
</tr>
<tr>
<td>logMessageInterval</td>
<td></td>
</tr>
</tbody>
</table>

1. The controlField is used in version 1. In version 2, the messageType field is used for detecting different message types.

Some fields of the Ethernet payload can be used to detect the PTP packet type and control the snapshot to be taken. These fields are different for the following PTP packets:

- PTP packets over IPv4
- PTP frames over IPv6
- PTP packets over Ethernet

PTP packets over IPv4

Table 537 provides information about the fields that are matched to control the snapshot for the PTP packets sent over UDP over IPv4 for IEEE 1588 version 1 and 2. The octet positions for the tagged packets are offset by 4. This is based on the IEEE 1588-2008, Annex D and the message format defined in Table 536.

Table 537. Message format defined in IEEE 1588-2008

<table>
<thead>
<tr>
<th>Matched field</th>
<th>Octet position</th>
<th>Matched value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAC packet type</td>
<td>12, 13</td>
<td>0x0800</td>
<td>IPv4 datagram</td>
</tr>
<tr>
<td>IP version and header length</td>
<td>14</td>
<td>0x45</td>
<td>IP version is IPv4</td>
</tr>
<tr>
<td>Layer 4 protocol</td>
<td>23</td>
<td>0x11</td>
<td>UDP</td>
</tr>
</tbody>
</table>
PTP frames over IPv6

Table 538 provides information about the fields that are matched to control the snapshots for the PTP packets sent over UDP over IPv6 for IEEE 1588 version 1 and 2. The octet positions for the tagged packets are offset by 4. This is based on the IEEE 1588-2008, Annex D and the message format defined in Table 536.

Table 538. IPv6-UDP PTP packet fields required for control and status

<table>
<thead>
<tr>
<th>Matched field</th>
<th>Octet position</th>
<th>Matched value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAC packet type</td>
<td>12, 13</td>
<td>0x86DD</td>
<td>IP datagram</td>
</tr>
<tr>
<td>IP version</td>
<td>14 (bits [7:4])</td>
<td>0x6</td>
<td>IP version is IPv6</td>
</tr>
<tr>
<td>Layer 4 protocol</td>
<td>20(1)</td>
<td>0x11</td>
<td>UDP</td>
</tr>
</tbody>
</table>

1. PTP event messages are SYNC, Delay_Req (IEEE 1588 version 1 and 2) or Pdelay_Req, Pdelay_Resp (IEEE 1588 version 2 only)
PTP packets over Ethernet

Table 539 provides information about the fields that are matched to control the snapshots for the PTP packets sent over Ethernet for IEEE 1588 version 1 and 2. The octet positions for the tagged packets are offset by 4. This is based on the IEEE 1588-2008, Annex D and the message format.

Table 539. Ethernet PTP packet fields required for control and status

<table>
<thead>
<tr>
<th>Matched field</th>
<th>Octet position</th>
<th>Matched value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAC destination multicast address(1)</td>
<td>0–5</td>
<td>01-1B-19-00-00-00</td>
<td>All PTP messages can use any of the following multicast addresses(2): 01-1B-19-00-00-00 01-80-C2-00-00-00-0E(3)</td>
</tr>
<tr>
<td>MAC packet type</td>
<td>12, 13</td>
<td>0x88F7</td>
<td>PTP Ethernet packet</td>
</tr>
</tbody>
</table>

1. The Extension header is not defined for PTP packets.
Transmit path functions

The MAC captures a timestamp when the start packet delimiter (SFD) of a packet is sent on the MII interface. The packets, for which a timestamp has to be captured, can be controlled on per-packet basis. Each Transmit packet can be marked to indicate whether a timestamp should be captured for it.

The MAC does not process the transmitted packets to identify the PTP packets. The packets for which a timestamp has to be captured must be specified. The packets can be defined by using the control bits in the Transmit Descriptor (see Section 58.10.3: Transmit descriptor). The MAC returns the timestamp to the software inside the corresponding Transmit descriptor, thus automatically connecting the timestamp to the specific PTP packet.

The 64-bit timestamp information is written to the TDES0 and TDES1 fields. The TDES0 field holds the 32 least significant bits of the timestamp.

Receive path functions

The MAC can be programmed to capture the timestamp of all packets received on the MII interface or to process packets to identify the valid PTP messages. The snapshot of the time to be sent to the application can be controlled by using the following options of the Timestamp control Register (ETH_MACTSCR):

- Enable snapshot for all packets
- Enable snapshot for IEEE 1588 version 1 or version 2 timestamp

---

**Table 539. Ethernet PTP packet fields required for control and status (continued)**

<table>
<thead>
<tr>
<th>Matched field</th>
<th>Octet position</th>
<th>Matched value</th>
<th>Description</th>
</tr>
</thead>
</table>
| PTP control field (IEEE 1588 version 1)            | 46             | 0x00, 0x01, 0x02, 0x03, or 0x04 | 0x00: SYNC  
0x01: Delay_Req  
0x02: Follow_Up  
0x03: Delay_Res  
0x04: Management |
| PTP message type field (IEEE 1588 version 2)       | 14 (nibble)    | 0x0, 0x1, 0x2, 0x3, 0x8, 0x9, 0xB, 0xC, or 0xD | 0x0: SYNC  
0x1: Delay_Req  
0x2: Pdelay_Req  
0x3: Pdelay_Res  
0x8: Follow_Up  
0x9: Delay_Res  
0xA: Pdelay_Res_Follow_Up  
0xB: Announce  
0xC: Signaling  
0xD: Management |
| PTP version                                        | 15 (nibble)    | 0x1 or 0x2    | 0x1: Supports PTP version 1  
0x2: Supports PTP version 2 |

1. The unicast address match of destination addresses (DA), programmed in MAC address 0 to 31, is used if the TSENMACADDR bit of Timestamp control Register (ETH_MACTSCR) is set.
2. IEEE 1588-2008, Annex F
3. The MAC does not consider the PTP version 1 messages with Peer delay multicast address (01-80-C2-00-00-0E) as valid PTP messages.
• Enable snapshot for PTP packets transmitted directly over Ethernet or UDP-IP-Ethernet
• Enable timestamp snapshot for the received packet for IPv4 or IPv6
• Enable timestamp snapshot only for EVENT messages (SYNC, DELAY_REQ, PDELAY_REQ, or PDELAY_RESP)
• Enable the node to be a master or slave and select the snapshot type
  This feature controls the type of messages for which snapshots are taken.

Note: The peripheral also supports the PTP messages over VLAN packets.

Table 540 indicates the PTP messages for which a snapshot is taken depending on the SNAPTYPSEL field in Timestamp control Register (ETH_MACTSCR).

<table>
<thead>
<tr>
<th>SNAPTYPSEL</th>
<th>TSMSTRENA</th>
<th>TSEVNTENA</th>
<th>PTP messages</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>X</td>
<td>0</td>
<td>SYNC, Follow_Up, Delay_Req, Delay_Resp</td>
</tr>
<tr>
<td>00</td>
<td>0</td>
<td>1</td>
<td>SYNC</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>1</td>
<td>Delay_Req</td>
</tr>
<tr>
<td>01</td>
<td>X</td>
<td>0</td>
<td>SYNC, Follow_Up, Delay_Req, Delay_Resp, Pdelay_Req, Pdelay_Resp, Pdelay_Resp_Follow_Up</td>
</tr>
<tr>
<td>01</td>
<td>0</td>
<td>1</td>
<td>SYNC, Pdelay_Req, Pdelay_Resp</td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td>1</td>
<td>Delay_Req, Pdelay_Req, Pdelay_Resp</td>
</tr>
<tr>
<td>10</td>
<td>X</td>
<td>X</td>
<td>SYNC, Delay_Req</td>
</tr>
<tr>
<td>11</td>
<td>X</td>
<td>X</td>
<td>Pdelay_Req, Pdelay_Resp</td>
</tr>
</tbody>
</table>

The DMA returns the timestamp to the software application inside the corresponding Receive descriptor. The extended status, containing the timestamp message status and the IPC status, is written in the RDES1 normal descriptor and the snapshot of the timestamp is written in RDES0 and RDES1 fields of the context descriptor. The RDES0 field holds the 32 least significant bits of the timestamp.

Programming guidelines for IEEE 1588 timestamping (system time correction)

See Section : System time correction in Section 58.9.9: Programming guidelines for IEEE 1588 timestamping on page 2883.

IEEE 1588 system time source

To get a snapshot of the time, the MAC requires a reference time in 64-bit format as defined in the IEEE 1588-2002 (80-bit format as defined in the IEEE 1588-2008).

Description of IEEE 1588 system time source

The peripheral uses the reference clock input and uses it to internally generate the Reference time (also called the system time) and capture timestamps.

The timestamp has the following fields:
• UInteger48 seconds field
The seconds field is the integer portion of the timestamp in units of seconds. It is 48-bit wide. For example, 2.000000001 seconds are represented as seconds Field = 0x0000 0000 0002.

- **UInteger32 nanosecondsField**
  - The nanoseconds field is the fractional portion of the timestamp in units of nanoseconds. For example, 2.000000001 seconds are represented as nanoSeconds = 0x0000 0001.
  - The nanoseconds field supports the following two modes:
    - **Digital rollover mode**: In this mode, the maximum value in the nanoseconds field is 0x3B9A C9FF, that is, (10e9-1) nanoseconds.
    - **Binary rollover mode**: In this mode, the nanoseconds field rolls over and increments the seconds field after value 0x7FFF FFFF. Accuracy is ~0.466 ns per bit.
  - These modes can be set through TSCTRLSSR bit in **Timestamp control Register (ETH_MACTSCR)**.

**System time register module**

The 64-bit PTP time is updated using the PTP input reference clock, clk_ptp_ref_i. This PTP time is used as a source to take snapshots (timestamps) of the Ethernet frames being transmitted or received at the MII.

The system time counter can be initialized or corrected using either the coarse or the fine correction method.

In the coarse correction method, the initial value or the offset value is written to the timestamp update register. For initialization, the system time counter is programmed with the value in the timestamp update registers, whereas for system time correction the offset value (timestamp update register) is added to or subtracted from the system time.

In the fine correction method, the slave clock (reference clock) frequency drift with respect to the master clock (as defined in IEEE 1588-2002 specifications) is corrected over a period of time, unlike in the coarse correction method where it is corrected in a single clock cycle. The longer correction time helps maintain linear time and does not introduce drastic changes (or a large jitter) in the reference time between PTP Sync message intervals. In this method, an accumulator sums up the contents of the Addend register as shown in **Figure 790**. The arithmetic carry that the accumulator generates is used as a pulse to increment the system time counter. The accumulator and the addend are 32-bit registers. The accumulator acts as a high-precision frequency multiplier or divider.

This system time update algorithm is shown in **Figure 790**.
The system time update logic requires a 50 MHz clock frequency to achieve 20 ns accuracy. The frequency division is the ratio of the reference clock frequency to the required clock frequency. For example, if the reference clock (clk_ptp_ref_i) is 66 MHz, this ratio is calculated as 66 MHz/50 MHz = 1.32. Therefore, the default addend value to be set in the register is $2^{32} / 1.32$, or 0xC1F07C1F.

If the reference clock drifts lower, for example, to 65 MHz, the ratio is 65 / 50, that is 1.3 and the value to set in the addend register is $2^{32} / 1.30$, or 0xC4EC 4EC4.

If the clock drifts higher, for example to 67 MHz, the addend register must be set to 0xBF0B 7672. When there is not clock drift, the default addend value of 0xC1F0 7C1F ($2^{32} / 1.32$) must be programmed.

In Figure 790, the constant value used to accumulate the subsecond register is decimal 43, which achieves a system time accuracy of 20 ns (in other words, it is incremented in 20 ns steps).

The software must calculate the drift in frequency based on the SYNC messages and accordingly update the Addend register.

Initially, the slave clock is set with FreqCompensationValue0 in the Addend register. This value is as follows:

$$\text{FreqCompensationValue}_0 = 2^{32} / \text{FreqDivisionRatio}$$
If MasterToSlaveDelay is initially assumed to be the same for consecutive Sync messages, the algorithm given in this section must be applied. After a few Sync cycles, frequency lock occurs. The slave clock can then determine a precise MasterToSlaveDelay value and re-synchronize with the master using the new value.

The algorithm is as follows:

1. At time $\text{MasterSyncTime}_n$ the master sends the slave clock a SYNC message. The slave receives this message when its local clock is $\text{SlaveClockTime}_n$ and computes $\text{MasterClockTime}_n$ as follows:
   \[ \text{MasterClockTime}_n = \text{MasterSyncTime}_n + \text{MasterToSlaveDelay}_n \]

2. The master clock counts for current Sync cycle, $\text{MasterClockCount}_n$ is
   \[ \text{MasterClockCount}_n = \text{MasterClockTime}_n - \text{MasterClockTime}_{n-1} \]
   (assuming that MasterToSlaveDelay is the same for Sync cycles $n$ and $n-1$)

3. The slave clock count for current Sync cycle, $\text{SlaveClockCount}_n$ is
   \[ \text{SlaveClockCount}_n = \text{SlaveClockTime}_n - \text{SlaveClockTime}_{n-1} \]

4. The difference between master and slave clock counts for current Sync cycle, $\text{ClockDiffCount}_n$ is
   \[ \text{ClockDiffCount}_n = \text{MasterClockTime}_n - \text{SlaveClockTime}_n \]

5. The frequency-scaling factor for slave clock, $\text{FreqScaleFactor}_n$ is
   \[ \text{FreqScaleFactor}_n = \frac{\text{MasterClockCount}_n + \text{ClockDiffCount}_n}{\text{SlaveClockCount}_n} \]

6. The frequency compensation value for Addend register, $\text{FreqCompensationValue}_n$ is
   \[ \text{FreqCompensationValue}_n = \text{FreqScaleFactor}_n \times \text{FreqCompensationValue}_{n-1} \]

In theory, this algorithm achieves the lock in one Sync cycle. However, it may take several cycles, because of changing network propagation delays and operating conditions. This algorithm is self-correcting. If the slave clock is initially set to an incorrect value by the master, the algorithm corrects it at the cost of additional Sync cycles.

Refer to Section 58.9.9: Programming guidelines for IEEE 1588 timestamping for detailed programming steps.

IEEE 1588 auxiliary snapshots

The auxiliary snapshot feature enables to store a snapshot of the system time based on an external event. The event is considered to be the rising edge of the eth_ptp_trgx (where $x = 1$ to 4) sideband signal.

Up to four auxiliary snapshot inputs can be configured and up to four snapshots can be stored. A FIFO is accessible through registers: Auxiliary timestamp seconds register (ETH_MACATSSR) and Auxiliary timestamp nanoseconds register (ETH_MACATSNR).

The snapshots taken for any input are stored in a common FIFO; only 64 bits are kept. The application can read the Timestamp status register (ETH_MACTSSR) to know the timestamp of which input is available for reading at the top of this FIFO.
When a snapshot is stored, the MAC indicates this to the application with an interrupt. The value of the snapshot is read through a FIFO register access. If the FIFO becomes full and an external trigger to take the snapshot is asserted, a snapshot trigger-missed status (ATSSTM) is set in the Timestamp status register (ETH_MACTSSR). This indicates that the latest auxiliary snapshot of the timestamp is not stored in the FIFO. The latest snapshot is not written to the FIFO when it is full.

When an application reads the 64-bit timestamp from the FIFO, the space becomes available to store the next snapshot. You can clear a FIFO by setting the ATSFC bit in Auxiliary control register (ETH_MACACR). When multiple snapshots are present in the FIFO, the count is indicated in bits[27:25] of Timestamp status register (ETH_MACTSSR).

**Flexible pulse-per-second output**

The MAC supports either a fixed pulse-per-second output mode (also called fixed mode) or a flexible pulse-per-second output mode for the ETH_PPS_OUT and eth_ptp_pps_out outputs:

- Fixed pulse-per-second output
  - In this mode, only the frequency of the PPS output can be changed by setting the PPSCTRL0 field in the PPS control register (ETH_MACPPSCR).

- Flexible pulse-per-second output
  - In this mode, the software has the flexibility to program the start or stop time, width, and interval of the pulse generated on the eth_ptp_pps_out output:
    - The start and stop times are programmed through PPS target time seconds register (ETH_MACPPSTTSR) and PPS target time nanoseconds register (ETH_MACPPSTTNR).
    - The PPS width and interval are programmed in terms of granularity of system time (number of the units of subsecond increment value) through PPS width register (ETH_MACPPSWR) and PPS interval register (ETH_MACPPSIR), respectively.

**Note:** By default, the peripheral is in Fixed mode and indicates one second interval. When Fixed mode is selected by clearing PPSEN0 to 0 in the PPS control register (ETH_MACPPSCR):

- the output on all PPS outputs is controlled by the value programmed in the PPSCTRL_PPSCMD field. Independent control of individual PPS output is not supported in Fixed mode.
- PPS target time seconds register (ETH_MACPPSTTSR) and PPS target time nanoseconds register (ETH_MACPPSTTNR) are used only for generating target time reached interrupt; they are not used for PPS output generation.
- TRGTMODSEL0/1/2/3 must be programmed to 0.
- the frequency of the PPS output can be changed by setting the PPSCTRL0 field in the PPS control register (ETH_MACPPSCR).
Description of flexible pulse-per-second (PPS) output

The peripheral supports the following features with the flexible PPS outputs:

- Programming the start or stop time in terms of system time.
- Programming the start point of the single pulse and start and stop points of the pulse train in terms of 64-bit system time. The Target Time registers are used to program the start and stop time.
- Programming the stop time in advance, that is, the stop time can be programmed before the actual start time has elapsed.
- Programming the width between the rising edge and corresponding falling edge of PPS signal output in terms of number of units of subsecond increment value programmed in the Subsecond increment register (ETH_MACSSIR). The pulse width can be programmed from 1 to 2^{32}–1 units of subsecond increment value.
- Programming the interval, between the rising edges of PPS signal, in terms of number of units of subsecond increment value. You can program the interval between pulses from 1 to 2^{32}–1 units of subsecond increment value.
- Option to cancel the programmed PPS start or stop request.
- Error if the start or stop time being programmed has already elapsed.

Note: The PTP reference clock mentioned in the following sections is the clock at which the system time is updated. When the TSCFUPDT bit of Timestamp control Register (ETH_MACTSCR) is set to 0, this clock is similar to the clk_ptp_ref_i clock. In Fine correction mode, this is the clock tick at which the system time is updated (using Subsecond increment register (ETH_MACSSIR) (as shown in Figure 790).

Refer to Section 58.9.12: Programming guidelines for flexible pulse-per-second (PPS) output for further details on how configuring flexible pulse output.

PPS start and stop times

The initial start time can be programmed in the Target Time registers.

If required, the start or stop time can be programmed again. However, this can be done only after the earlier programmed value is synchronized with the PTP clock domain. Bit 31 of PPS target time nanoseconds register (ETH_MACPPSTTNR) indicates that the synchronization is complete. This enables to program the start or stop time in advance even before the earlier stop or start time has elapsed.

To ensure proper PPS signal output, it is recommended to program advanced system time for the start or stop time. If the application programs a start or stop time that has already elapsed, the MAC sets an error status bit indicating the programming error. If enabled, the MAC also sets the Target Time Reached interrupt event. The application can cancel the start or stop request only if the corresponding start or stop time has not elapsed. If the time has elapsed, the cancel command has no effect.

PPS width and interval

The PPS width and interval are programmed in terms of granularity of system time, that is, number of the units of subsecond increment value. For example, to obtain a PPS pulse width of 40 ns and an interval of 100 ns with a PTP reference clock of 50 MHz, program the width and interval to values 2 and 5, respectively. Smaller granularity can be achieved by using a faster PTP reference clock.

Before giving the command to trigger a pulse or pulse train on the PPS output, program or update the interval and width of the PPS signal output.
PTP timestamp offload function

This feature enables the automatic generation of specific PTP packets to be performed, when the MAC operates as a specific node in the PTP network.

These packets can be generated periodically or triggered by the host software. In other modes, this feature can parse the incoming PTP packets on the receiver, and automatically generate and respond to the required PTP packets. It helps to offload certain PTP node functions with better accuracy and lower response latency.

The PTP offload feature is selected through **PTP Offload control register (ETH_MACPOCR)**. 80-bit PTP node identity is configured through the following three registers: **PTP Source Port Identity 0 Register (ETH_MACSPI0R)**, **PTP Source port identity 1 register (ETH_MACSPI1R)** and **PTP Source port identity 2 register (ETH_MACSPI2R)**.

Description of PTP offload function

Depending on the programmed mode, the MAC generates PTP Ethernet messages periodically or from the application, or based on reception of a particular PTP message. **Table 541** indicates the PTP message generation criteria.

**Table 541. PTP message generation criteria**

<table>
<thead>
<tr>
<th>SNAPYPSEL</th>
<th>TSMSTRENA</th>
<th>TSEVNTEN</th>
<th>Mode</th>
<th>Criteria for generation of PTP messages</th>
<th>PTP message type generated</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0</td>
<td>1</td>
<td>Ordinary or Boundary Slave</td>
<td>SYNC message reception</td>
<td>Delay_Req</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>1</td>
<td>Ordinary or Boundary Master</td>
<td>Periodic or on trigger from application</td>
<td>SYNC</td>
</tr>
<tr>
<td>01</td>
<td>0</td>
<td>1</td>
<td>Transparent Slave</td>
<td>Periodic or on trigger from application</td>
<td>Pdelay_Req</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Pdelay_Req message reception</td>
<td>Pdelay_Resp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SYNC message reception</td>
<td>Delay_Req</td>
</tr>
</tbody>
</table>
Table 541. PTP message generation criteria (continued)

<table>
<thead>
<tr>
<th>SNAPTYSELP</th>
<th>TSMSTRENA</th>
<th>TSEVNTENA</th>
<th>Mode</th>
<th>Criteria for generation of PTP messages</th>
<th>PTP message type generated</th>
</tr>
</thead>
<tbody>
<tr>
<td>01</td>
<td>1</td>
<td>1</td>
<td>Transparent Master</td>
<td>Periodic or on trigger from application</td>
<td>Pdelay_Req</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Pdelay_Req message reception</td>
<td>Pdelay_Resp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Periodic or on trigger from application</td>
<td>SYNC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Delay_Req message reception</td>
<td>Delay_Resp</td>
</tr>
<tr>
<td>11</td>
<td>X</td>
<td>X</td>
<td>Peer-to-Peer Transparent Master</td>
<td>Periodic or on trigger from application</td>
<td>Pdelay_Req</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Pdelay_Req message reception</td>
<td>Pdelay_Resp</td>
</tr>
</tbody>
</table>

All other programming combinations are invalid for PTP Offload feature.

Note: Clocks supporting peer delay mechanism must not generate delay request/delay response messages, according to IEEE 1588-2008 specifications. However, the peripheral controller supports this for flexibility, with a programmable control bit (DRRDIS) in the PTP Offload control register (ETH_MACPOCR).

The DRRDIS bit can be used to control the response generation for delay request/delay response message. For example, in transparent slave mode, delay request is generated in response to received SYNC only when the bit is reset.

When the MAC is set as an Ordinary or Boundary Slave clock in the PTP network, it can respond to the reception of SYNC messages with an automatic generation and transmission of the corresponding Delay_Req message. Similarly, various other modes of operation are explained in Table 541.

The MAC supports the multicast communication model for the generation of SYNC and Pdelay_Req PTP messages. For instance, the Destination Address field of the generated PTP over Ethernet packet is the defined special multicast addresses (0x011B 1900 0000 for all except peer delay mechanism messages and 0x0180 C200 000E for peer delay mechanism messages).

When the MAC responds to received SYNC, Delay_Req and Pdelay_Req PTP messages with special multicast destination address, it also uses the corresponding special multicast address in the DA field of the automatically generated Delay_Req, Delay_Resp, and Pdelay_Resp PTP messages, respectively.

When the MAC responds to received SYNC, Delay_Req and Pdelay_Req PTP messages with unicast destination address, it takes the SA field of the received packets and makes
them as the DA field of the automatically generated Delay_Req, Delay_Resp, and Pdelay_Resp PTP messages, respectively.

At the same time, all the received PTP messages are forwarded to the application along with Rx status, indicating whether the response was generated by the MAC, if it satisfies the packet filtering logic of the MAC receiver.

When the MAC automatically generates a PdelayReq or responds with a Delay_Req, the egress timestamp of these two PTP messages are provided in the Tx TS status (Tx Timestamp Status register and interrupt generated).

In addition to messageType and versionPTP fields match for basic PTP over Ethernet message detection, the following additional fields are matched to qualify the received PTP message type:

1. The domainNumber field is checked for a match against the value programmed in the CSR.
2. The twoStepFlag in flagField field is checked for one-step indication (0b0).
3. The transportSpecific field is checked for Default PTP over Ethernet (0b0000) or 802.1AS mode (0b1111) when enabled.

**PTP packet generation**

This section explains the format and content of the automatically generated PTP packets by the MAC when this mode is enabled. It provides the template of the common PTP message header, as well as the detailed description of the fields of the specific PTP packets generated.

### Table 542. Common PTP message header fields

<table>
<thead>
<tr>
<th>Bits</th>
<th>Octets</th>
<th>Offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>transportSpecific</td>
<td>messageType</td>
<td>1</td>
</tr>
<tr>
<td>Reserved</td>
<td>versionPTP</td>
<td>1</td>
</tr>
<tr>
<td>messageLength</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>domainNumber</td>
<td>1</td>
<td>4</td>
</tr>
<tr>
<td>Reserved</td>
<td>1</td>
<td>5</td>
</tr>
<tr>
<td>flagField</td>
<td>2</td>
<td>6</td>
</tr>
<tr>
<td>correctionField</td>
<td>8</td>
<td>8</td>
</tr>
<tr>
<td>Reserved</td>
<td>4</td>
<td>16</td>
</tr>
<tr>
<td>sourcePortIdentity</td>
<td>10</td>
<td>20</td>
</tr>
<tr>
<td>sequenceId</td>
<td>2</td>
<td>30</td>
</tr>
<tr>
<td>sequenceId</td>
<td>2</td>
<td>30</td>
</tr>
<tr>
<td>controlField</td>
<td>1</td>
<td>32</td>
</tr>
<tr>
<td>logMessageInterval</td>
<td>1</td>
<td>33</td>
</tr>
</tbody>
</table>
PTP message header fields

- **messageType**
  The following encoded values are used for PTP message types:
  - SYNC: 0000
  - Delay_Req: 0001
  - Pdelay_Req: 0010
  - Pdelay_Resp: 0011
  - Delay_Resp: 1001

- **transportSpecific**
  The following transport protocol encoding is used:
  - Default PTP over Ethernet: 0000
  - 802.1AS mode: 0001

- **versionPTP**
  It is always set to 2 because PTP version 2 is supported.

- **domainNumber**
  This field contains the value from the PTP Offload control register (ETH_MACPOCR).

- **flagField**
  The following values are used:
  - alternateMasterFlag (Octet 0 bit 0): 0 for SYNC and Delay_Resp
  - twoStepFlag (Octet 0 bit 1): 0 for SYNC and Pdelay_Resp
  - unicastFlag (Octet 0 bit 2): 0 for Multicast Address, 1 for Unicast Address

- **correctionField**
  For more information, see Table 543.

- **sourcePortIdentity**
  This field takes the value programmed in the PTP Source Port Identity 0 Register (ETH_MACSPI0R), PTP Source port identity 1 register (ETH_MACSPI1R) and PTP Source port identity 2 register (ETH_MACSPI2R).

- **sequenceId**
  Pdelay_Resp and Delay_Resp use the same sequenceId field from received Pdelay_Req and Delay_Req PTP messages. For SYNC/Delay_Req, Pdelay_Req, a separate sequenceId counter is maintained. These sequenceId counters get incremented by 1 every time the corresponding message is generated and transmitted.

- **controlField**
  The following encoded values are used for controlField:
  - SYNC: 0000 0000
  - Delay_Req: 0000 0001
  - Pdelay_Req: 0000 0010
  - Pdelay_Resp: 0000 0101
  - Delay_Resp: 0000 0111

- **logMessageInterval**
  - SYNC:
    This field contains logSyncInterval from the corresponding MAC_Log_Message_Interval register.
- **Delay RESP:**
  This field contains the sum of DRSYNCR and logSyncInterval value taken from the *Log message interval register (ETH_MACLMIR)* for a multicast PTP message and 0111 1111 for unicast PTP message.

- **Delay Req, Pdelay Req and Pdelay Resp: 0111 1111**
  where logSyncInterval = log2 (Mean Value of Interval in seconds)

The MAC supports values of −15 to 15 for logSyncInterval fields, which translates to a range from 32.768 micro second (2−15) to 215 second. For a given value of log sync interval (N), the time interval between two SYNC packets is given by the following:

- \(2^{(30+N)} \text{ ns}, \text{ when } N \text{ is negative } (-1 \text{ to } -15)\)
- \(2^N \text{ seconds, when } N \text{ is positive } (0 \text{ to } 15)\)

For example:

- When logSyncInterval is programmed to 1, the interval is \(2^1\); therefore, the SYNC message is sent once every 2 seconds.
- When logSyncInterval is programmed to -1, the interval is \(2^{-1} = 0.536 \text{ seconds}\); therefore, the SYNC message is sent once every 536 milliseconds. The value is 0.536 seconds, because \(2^{-30} = 1 \text{ ns}\).
- When logSyncInterval is programmed to \(-5\), the interval is \(2^{-5} = 33.55 \text{ ms}\); therefore, the SYNC message is sent once every 33.55 ms.

**Note:** The MAC uses the PTP system time to generate the intervals for periodic packet transmission. For negative values of log message interval programmed, the generated period may deviate from the value given by the equation \(2^{(30+N)}\), because of the non-binary nature of the nanoseconds field of the system time.

**PTP message-specific fields**

The message-specific fields are the following:

- **messageLength**
  There is no suffix supported, so this field contains the length of the PTP message that includes 34-byte PTP common header and the body specific to the message type. For SYNC and Delay Req packets, this field contains 44, whereas for Delay Resp, Pdelay Req and Pdelay Resp, it contains 54.

- **originTimestamp**
  This field is the captured egress timestamp for SYNC, Delay Req, and Pdelay Req PTP messages.

- **receiveTimestamp**
  For Delay Resp PTP message, this is the ingress timestamp of the corresponding received Delay Req PTP message.

- **requestingPortIdentity**
  For Delay Resp and Pdelay Resp PTP messages, this is the sourcePortIdentity field taken from the corresponding received Delay Req and Pdelay Req PTP messages.

- **requestReceiptTimestamp**
  For the Pdelay Resp PTP message, this field is set to 0.
One-step timestamp

The MAC supports the one-step timestamp feature that enables to identify the offset in the packet and inserts the timestamp received from the application at that offset.

MAC Transmit PTP mode for one-step timestamp

Depending upon the type of message and its mode, the MAC updates the following fields of Transmit PTP packets:

- correctionField in the PTP header of messages
- originTimestamp in SYNC, Delay_Req, and Pdelay_Req messages

Table 543 shows how the PTP mode is selected based on the settings of SNAPTYPSEL, TSMSTRENA, and TSEVNTENA bits of the Timestamp control Register (ETH_MACTSCR) and the fields that are updated for the incoming PTP packets based on the message type in that mode, during the one-step timestamping operation.

Table 543. MAC Transmit PTP mode and one-step timestamping operation

<table>
<thead>
<tr>
<th>Programming</th>
<th>Mode</th>
<th>Per packet control(1)</th>
<th>Messages processed on transmission</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>TTSE (2)</td>
<td>OSTC (3)</td>
</tr>
<tr>
<td>SNAPTYPSEL</td>
<td>TSMSTR ENA</td>
<td>TSEVNTENA</td>
<td></td>
</tr>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>N/A</td>
</tr>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>N/A</td>
</tr>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>N/A</td>
</tr>
<tr>
<td>01</td>
<td>X</td>
<td>0</td>
<td>End-to-end transparent</td>
</tr>
<tr>
<td>00</td>
<td>0</td>
<td>0</td>
<td>Ordinary or Boundary Slave</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>1</td>
<td>Ordinary or Boundary Master</td>
</tr>
<tr>
<td>01</td>
<td>X</td>
<td>0</td>
<td>End-to-end Transparent with support for peer delay mechanism</td>
</tr>
</tbody>
</table>

Notes:

1. Mode: SNAPTYPSEL, TSMSTRENA, TSEVNTENA
2. TTSE: Timestamp is captured and returned to application
3. OSTC: OST operation is not performed (PTP packet is not modified)
4. TTS: Sync (correction field for residence time and Ingress asymmetric correction)

Table 543. MAC Transmit PTP mode and one-step timestamping operation (continued)

<table>
<thead>
<tr>
<th>SNAPTYP SEL</th>
<th>TSMSTR ENA</th>
<th>TSEVNT ENA</th>
<th>Mode</th>
<th>Per packet control(1)</th>
<th>Messages processed on transmission</th>
</tr>
</thead>
<tbody>
<tr>
<td>Programming</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>0</td>
<td>1</td>
<td>Ordinary or Boundary Slave with support for peer delay mechanism or Peer-to-peer transparent</td>
<td>0 1 Ingress TS</td>
<td>Sync (correction field for residence time and Ingress asymmetric correction) (applicable only for Peer to Peer transparent clock operation)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 1  X</td>
<td>Delay_Request (originTimestamp field)</td>
<td>Delay_Resp (correction field for Egress asymmetric correction)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 1  X</td>
<td>Pdelay_Request (originTimestamp field)</td>
<td>Pdelay_Resp (correction field for Egress asymmetric correction)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 1 Ingress TS for Pdelay_Req</td>
<td>Pdelay_Resp (correction field for turnaround time and Ingress asymmetric correction)</td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td>1</td>
<td>Ordinary or Boundary Master with support for peer delay mechanism</td>
<td>0 1 X Sync (originTimestamp field)</td>
<td>Sync (correction field for subnanosecond correction)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 1  X</td>
<td>Pdelay_Request (originTimestamp field)</td>
<td>Pdelay_Resp (correction field for Egress asymmetric correction)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 1 Ingress TS for Pdelay_Req</td>
<td>Pdelay_Resp (correction field for turnaround time and Ingress asymmetric correction)</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>X</td>
<td>X</td>
<td>End-to-end transparent</td>
<td>0 1 Ingress TS</td>
<td>Sync (correction field for residence time and Ingress asymmetric correction)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Delay_Resp (correction field for residence time and Egress asymmetric correction)</td>
</tr>
</tbody>
</table>
Table 543. MAC Transmit PTP mode and one-step timestamping operation (continued)

<table>
<thead>
<tr>
<th>Programming</th>
<th>Mode</th>
<th>Per packet control(1)</th>
<th>Messages processed on transmission</th>
</tr>
</thead>
<tbody>
<tr>
<td>SNAPTYPS, TSMSTR, TSEVNT</td>
<td></td>
<td>TTSE (2)</td>
<td>OSTC (3)</td>
</tr>
<tr>
<td>11, X, X</td>
<td>Peer-to-peer transparent</td>
<td>0, 1</td>
<td>Ingress TS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1, 1</td>
<td>X</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0, 1</td>
<td>Ingress TS for PdelayReq</td>
</tr>
</tbody>
</table>

1. The per-packet control values provided here are the recommended settings used by devices in typical PTP operation and for the programmed mode.
2. TTSE represents TTSE bit of TDES2 transmit normal descriptor. The TTSE function is independent from the OST function and the programmed operation mode for OST. The MAC captures and returns the timestamp when the TTSE bit is set.
3. OSTC represents OSTC bit of TDES3 transmit context descriptor.
4. TTS represents the timestamp value provided in the TTSH, TTSL fields of TDES0 and TDES1 transmit normal descriptor (write-back format).

Note: Residence time/turnaround time is calculated as the difference between the captured timestamp (egress timestamp) and the ingress timestamp. Clocks supporting peer delay mechanism do not use delay request or response, but it is included in OST for flexibility.

Enabling one-step timestamp

The one-step timestamp feature can be enabled for a given packet by setting bit 20 (OSTC) in TDES3 context descriptor. To update the correction field in certain PTP packets, the ingress timestamp must be given in the TTSL and TSSH fields.

The one-step timestamp feature is supported only for the PTP over Ethernet packets. It is not supported for PTP over IPv4/IPv6 packets.

58.5.5 Checksum offload engine

Communication protocols such as TCP and UDP implement checksum fields, which help determine the integrity of data transmitted over a network. The most widespread use of Ethernet is to encapsulate TCP and UDP over IP datagrams. The MAC has a Checksum Offload Engine (COE) to support checksum calculation and insertion in the Transmit path, as well as error detection in the Receive path.

Transmit checksum offload engine

In the transmit path, the MAC calculates the checksum and inserts it in the Tx packet. This feature helps reducing the load on the software and can improve the overall system throughput.

The COE module supports two types of checksum calculation and insertion. The checksum engine can be controlled for each packet by setting the CIC bits (TDES3 bits[17:16]).
Note:  The checksum for TCP, UDP, or ICMP is calculated over a complete packet, and then inserted into its corresponding header field. Because of this requirement, the Tx FIFO automatically operates in the Store-and-forward mode even if the MAC is configured in Threshold (cut-through) mode.

Make sure that the Tx FIFO is deep enough to store a complete packet before that packet is transferred to the MAC transmitter, the reason being that when space is not available to accept the programmed burst length of data, then the MTL Tx FIFO starts reading to avoid deadlock. In such a case, the COE fails as the start of the packet header is read out before the payload checksum can be calculated and inserted. Therefore, the checksum insertion must be enabled only in the packets that are less than the number of bytes, given by the following equation:

\[
\text{Packet size} < \text{TxQSize} - (\text{PBL} + 7) \times 4
\]

where

- \( \text{TxQSize} \) corresponds to the TQS bitfield of \( \text{Tx queue operating mode Register (ETH_MTLTXQOMR)} \)
- \( \text{PBL} \) corresponds to the TxPBL bitfield of \( \text{Channel transmit control register (ETH_DMACTXCR)} \)

Refer to IETF specifications RFC 791, RFC 793, RFC 768, RFC 792, RFC 2460, and RFC 4443 for IPv4, TCP, UDP, ICMP, IPv6, and ICMPv6 packet header specifications, respectively.

**IP header checksum engine**

In IPv4 datagrams, the integrity of the header fields is indicated by the 16-bit Header Checksum field (the eleventh and twelfth bytes of the IPv4 datagram). The COE detects an IPv4 datagram when the Type field of Ethernet packet has the value 0x0800 and the Version field of IP datagram has the value 0x4. The checksum field of the input packet is ignored during calculation and replaced with the calculated value.

Note:  IPv6 headers do not have a checksum field. Therefore, the COE does not modify the IPv6 header fields.

The result of this IP header checksum calculation is indicated by the IP Header Error status it in the Transmit status (bit 0 in Table 565: TDES3 normal descriptor (write-back format)).

This status bit is set whenever the values of the Ethernet Type field and the Version field of IP header are not consistent, or when the Ethernet packet does not have enough data, as
indicated by the IP header Length field. In other words, this bit is set when an IP header error is asserted under the following circumstances:

- For IPv4 datagrams:
  - The received Ethernet type is 0x0800, but the Version field of IP header is not equal to 0x4.
  - The IPv4 Header Length field indicates a value less than 0x5 (20 bytes).
  - The total packet length is less than the value given in the IPv4 Header Length field.
- For IPv6 datagrams:
  - The Ethernet type is 0x86DD but the IP header Version field is not equal to 0x6.
  - The packet ends before the IPv6 header (40 bytes) or extension header (as given in the corresponding Header Length field in an extension header) is completely received.

TCP/UDP/ICMP checksum engine

The TCP/UDP/ICMP Checksum Engine processes the IPv4 or IPv6 header (including extension headers) and determines whether the encapsulated payload is TCP, UDP, or ICMP. The checksum is calculated for the TCP, UDP, or ICMP payload and inserted into its corresponding field in the header. The Tx COE can work in the following two modes:

- The TCP, UDP, or ICMPv6 pseudo-header is not included in the checksum calculation and is assumed to be present in the Checksum field of the input packet. This engine includes the Checksum field in the checksum calculation, and then replaces the Checksum field with the final calculated checksum.
- The engine ignores the Checksum field, includes the TCP, UDP, or ICMPv6 pseudo-header data into the checksum calculation, and overwrites the checksum field with the final calculated value.

**Note:** For ICMP-over-IPv4 packets, the Checksum field in the ICMP packet must always be 0x0000 in both modes, because pseudo-headers are not defined for such packets. If it does not equal 0x0000, an incorrect checksum may be inserted into the packet.

The result of this operation is indicated by the Payload Checksum Error status bit in the Transmit Status vector (bit 12 in Table 565: TDES3 normal descriptor (write-back format)). This engine sets the Payload Checksum Error status bit when it detects that the packet has been forwarded to the MAC Transmitter engine in the store-and-forward mode without the end of packet (EOP) being written to the FIFO, or when the packet ends before the number of bytes indicated by the Payload Length field in the IP Header is received. When the packet is longer than the indicated payload length, the COE ignores them as stuff bytes, and no error is reported. When this engine detects the first type of error, it does not modify the TCP, UDP, or ICMP header. For the second error type, it still inserts the calculated checksum into the corresponding header field.

Table 544 describes the functions supported by Transmit Checksum Offload engine based on the packet type. When the MAC does not insert the checksum, it is indicated as “No” in the table.

**Note:** Do not enable checksum insertion for IPv4 or IPv6 packets that are greater than the frame size constraint specified in Section: Transmit checksum offload engine because it might result in incorrect checksum insertion or unexpected behavior.
<table>
<thead>
<tr>
<th>Packet type</th>
<th>Hardware IP header checksum insertion</th>
<th>Hardware TCP/UDP checksum insertion</th>
</tr>
</thead>
<tbody>
<tr>
<td>Non-IPv4 or IPv6 packet</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>IPv4 packet is greater than 1,522 bytes (2,000 bytes when IEEE 802.3ad support for 2K packets is enabled in MAC) but less than or equal to the frame size constraint specified in Section : Transmit checksum offload engine.</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv6 packet is greater than 1,522 bytes (2,000 bytes when IEEE 802.3ad support for 2K packets is enabled in MAC) but less than or equal to the frame size constraint specified in Section : Transmit checksum offload engine.</td>
<td>Not applicable</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv4 with TCP, UDP, or ICMP</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv4 packet has IP options (IP header is longer than 20 bytes)</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Packet is an IPv4 fragment</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>IPv4 packet with the following next header fields in main or extension headers:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>- Hop-by-hop options (in IPv6 main header)</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>- Hop-by-hop options (in IPv6 extension header)</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>- Destinations options</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>- Routing (with segment left 0)</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>- Routing (with segment left &gt; 0)</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>- TCP, UDP, or ICMP</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>- Authentication</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>- Any other next header field in main or extension headers</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>IPv4 packet has TCP header with Options fields</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv4 Tunnels:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>- IPv4 packet in an IPv4 tunnel</td>
<td>– Yes (IPv4 tunnel header)</td>
<td>– No</td>
</tr>
<tr>
<td>- IPv6 packet in an IPv4 tunnel</td>
<td>– Yes (IPv4 tunnel header)</td>
<td>– No</td>
</tr>
<tr>
<td>IPv6 Tunnels:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>- IPv4 packet in an IPv6 tunnel</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>- IPv6 packet in an IPv6 tunnel</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>IPv4 packet has 802.3ac tag (with C-VLAN tag or S-VLAN Tag when enabled).</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv6 packet has 802.3ac tag (with C-VLAN tag or S-VLAN Tag when enabled).</td>
<td>Not applicable</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv4 frames with security features (such as encapsulated security payload)</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>IPv6 frames with security features (such as encapsulated security payload)</td>
<td>Not applicable</td>
<td>No</td>
</tr>
</tbody>
</table>
Receive checksum offload engine

The Receive Checksum Offload engine is used to detect errors in IP packets by calculating the header checksum and further matching it with the received header checksum. This engine also identifies a TCP, UDP, or ICMP payload in received IP packets and calculates the checksum of such payloads appropriately.

The Receive Checksum Offload Engine (Rx COE) can be enabled by setting the IPC bit of Operating mode configuration register (ETH_MACCR). When this bit is set, both IPv4 and IPv6 packet in the received Ethernet packets are detected and processed for data integrity. The MAC receiver identifies IPv4 or IPv6 packets by checking for value 0x0800 or 0x86DD, respectively, in the Type field of the received Ethernet packet. This identification is applicable to single VLAN-tagged packets. It is also applicable to double VLAN-tagged packets when the EDVLP bit of the VLAN tag register (ETH_MACVTR) is set.

The Rx COE calculates the IPv4 header checksums and checks that they match the received IPv4 header checksums. The result of this operation (pass or fail) is given to the RFC module for insertion into the receive status word. The IP Header Error bit is set for any mismatch between the indicated payload type (Ethernet Type field) and the IP header version, or when the received packet does not have enough bytes, as indicated by the Length field of the IPv4 header (or when fewer than 20 bytes are available in an IPv4 or IPv6 header).

Packets with TCP/IP errors (header or payload) are dropped in MTL when DIS_TCP_EF bit of the Rx queue operating mode register (ETH_MTLRXQOMR) is reset and FEP bit is set.

This engine also identifies a TCP, UDP, or ICMP payload in the received IP datagrams (IPv4 or IPv6) and calculates the checksum of such payloads properly, as defined in the TCP, UDP, or ICMP specifications. This engine includes the TCP, UDP, or ICMPv6 pseudo-header bytes for checksum calculation and checks whether the received checksum field matches the calculated value. The result of this operation is given as a Payload Checksum Error bit in the receive status word. This status bit is also set if the length of the TCP, UDP, or ICMP payload does not match the expected payload length given in the IP header.

*Table 545: Receive checksum offload engine functions for different packet types* describes the functions supported by the Rx COE based on the packet type. When the payload of an IP packet is not processed (indicated as "No" in the table), the information (whether the checksum engine is bypassed or not) is given in the receive status.

*Note:* The MAC does not append any payload checksum bytes to the received Ethernet packets.
### Table 545. Receive checksum offload engine functions for different packet types

<table>
<thead>
<tr>
<th>Packet type</th>
<th>Hardware IP header checksum checking</th>
<th>Hardware TCP/UDP/ICMP checksum checking</th>
</tr>
</thead>
<tbody>
<tr>
<td>Non-IPv4 or IPv6</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>IPv4 packet is greater than 1,522 bytes (2,000 bytes when</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IEEE 802.3ad support for 2K packets is enabled in the MAC)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IPv6 packet is greater than 1,522 bytes (2,000 bytes when</td>
<td>Not applicable</td>
<td>Yes</td>
</tr>
<tr>
<td>IEEE 802.3ad Support for 2K packets is enabled in the MAC)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IPv4 with TCP, UDP, or ICMP</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv4 header's protocol field contains a protocol other than TCP, UDP, or</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>ICMP</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IPv4 packet has IP options (IP header is longer than 20 bytes)</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Packet is an IPv4 fragment</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>IPv6 packet with the following next header fields in main or extension</td>
<td></td>
<td></td>
</tr>
<tr>
<td>headers:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>– Hop-by-hop options (in IPv6 main header)</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>– Hop-by-hop options (in IPv6 extension header)</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>– Destinations options</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>– Routing (with segment left 0)</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>– Routing (with segment left &gt; 0)</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>– TCP, UDP, or ICMP</td>
<td>– Not applicable</td>
<td>– Yes</td>
</tr>
<tr>
<td>– Any other next header field in main or extension headers</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>IPv4 packet has TCP header with Options fields</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv4 Tunnels:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>– IPv4 packet in an IPv4 tunnel</td>
<td>– Yes (IPv4 tunnel header)</td>
<td>– No</td>
</tr>
<tr>
<td>– IPv6 packet in an IPv4 tunnel</td>
<td>– Yes (IPv4 tunnel header)</td>
<td>– No</td>
</tr>
<tr>
<td>IPv6 Tunnels:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>– IPv4 packet in an IPv6 tunnel</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>– IPv6 packet in an IPv6 tunnel</td>
<td>– Not applicable</td>
<td>– No</td>
</tr>
<tr>
<td>IPv4 packet has 802.3ac tag (with C-VLAN Tag or S-VLAN Tag when enabled)</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv6 packet has 802.3ac tag (with C-VLAN Tag or S-VLAN Tag when enabled)</td>
<td>Not applicable</td>
<td>Yes</td>
</tr>
<tr>
<td>IPv4 frames with security features (such as encapsulated security payload)</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>IPv6 frames with security features (such as encapsulated security payload)</td>
<td>Not applicable</td>
<td>No</td>
</tr>
</tbody>
</table>
58.5.6 TCP segmentation offload

The MAC supports the TCP segmentation offload (TSO) feature in which the DMA splits a large TCP packet into multiple small packets and passes these packets to the MTL as shown in Figure 791.

This feature is enabled by programming the TSE bit of the corresponding ETH_DMACCR register (see Channel transmit control register (ETH_DMACTXCR)). It is only supported when the MAC operates in Full-duplex mode.

For detailed programming steps, refer to Section 58.9.13: Programming guidelines for TSO.

Figure 791. TCP segmentation offload overview
DMA operation with TSO feature

*Figure 792* shows the TSO flow.

**Figure 792. TCP segmentation offload flow**

For the TSO feature, the Tx DMA operation is as follows:

1. The application sets up the Transmit descriptor (TDES0-TDES3) and sets the Own bit (TDES3[31]) after setting up the corresponding data buffer(s) with Ethernet packet data.
2. The application increases the offset value of the Descriptor tail pointer of the DMA Tx channel.
3. While in the Run state, the DMA fetches the next available descriptor and performs one of the following actions:
   - If the descriptor is a context descriptor and the context is not between the first and last descriptors of a packet, the DMA stores the context values.
– If the descriptor is a context descriptor and the context is between the first and last descriptors of a packet, the DMA closes the context descriptor indicating a Context Descriptor Error (TDES3[23]) and fetches the next descriptor.

– If the descriptor is a normal descriptor, the DMA checks the TSE bit. If the TSE bit is not set, the DMA continues with the default mode of operation or OSF operation (if enabled).

4. The DMA calculates the number of segments from the TCP payload length (TDES3[17:0]) and the MSS value.

5. The DMA goes through channel arbitration to fetch the data buffers. The DMA fetches the header and payload separately.

6. For the first segment, the DMA fetches the header from the system memory and stores it in the TSO memory (if present and when the length of header is not greater than the TSO memory size). If the current segmented packet is not the first segment, it fetches again the header buffer in system memory, as done for the first segment. In such cases, the DMA does not close the first descriptor containing the header buffer until the header for last segment is fetched.

7. The required fields in the header bytes are modified/updated as per the segmentation requirements and written into the corresponding MTL Tx queue.

8. The DMA then takes the payload buffer pointer, fetches the MSS number of payload bytes from the system memory, and directly pushes it into the MTL Tx queue. If the buffer(s) in the descriptor do(es) not have enough data for the MSS payload (except for the last segment), the DMA closes this descriptor.

9. The DMA jumps to Step 3 and repeats the process until the last segment is written into the Tx queue.

10. The DMA closes the last descriptor and the first descriptor (containing the header buffer when it is not stored in TSO memory), and then moves on to the next packet transfer.

The DMA repeats all these steps if more descriptors are available. When no more descriptor are available, the DMA enters the suspend state.

Note: The TSO engine determines whether to perform TSO or USO operation based on the THL field (TCP Header Length) in TDES3 of first Normal Tx descriptor for the packet. The value of 2 indicates USO and any value greater than or equal to 5 indicates TSO.
TCP/IP header fields

While segmenting a TCP packet, the DMA automatically updates the TCP/IP header fields. *Table 546* describes how the TCP and IP headers are updated.

**Table 546. TSO: TCP and IP header fields**

<table>
<thead>
<tr>
<th>Packet sequence</th>
<th>TCP header</th>
<th>IP header</th>
</tr>
</thead>
</table>
| **First packet** | 1. The sequence number is not updated. The value provided in the header is used.  
2. If set, the FIN and PSH flags are cleared.  
3. The TCP checksum is calculated again. | IPv4 Header  
– Total Length = MSS + TCP Header Length + IP Header Length  
– Identification field is not modified. It is sent as per the header provided by the software.  
– IPv4 Header Checksum is recalculated.  
IPv6 Header  
– Payload Length = MSS + TCP Header Length + IP Extension Header Length |
| **Subsequent packets** | 1. The sequence number is updated. The MSS value is added to the sequence number value of previous segment.  
2. If set, the FIN and PSH flags are cleared.  
3. The TCP checksum is calculated again. | IPv4 Header  
– Total Length = MSS + TCP Header Length + IP Header Length  
– Identification field = Previous Identification Field + 1  
– IPv4 Header Checksum is recalculated  
IPv6 Header  
– Payload Length = MSS + TCP Header Length + IP Extension Header Length |
| **Last packet** | 1. The sequence number is updated. The MSS value is added to the sequence number value of previous segment.  
2. If FIN and PSH flags were set in original header, these flags are set.  
3. The TCP checksum is calculated again. | IPv4 Header  
– Total Length = Remaining Payload + TCP Header Length + IP Header Length  
– Identification Field = Previous Identification Field + 1  
– IPv4 header Checksum is recalculated  
IPv6 Header  
– Payload Length = Remaining Payload Length + TCP Header Length + IP Extension Header Length |
Header and payload fields of segmented packets

After segmentation, the split packets use the same header as the parent TCP packet for header fields other than the ones described in Table 546: TSO: TCP and IP header fields. Figure 793: Header and payload fields of segmented packets shows how same header is used for the header fields of segmented packets.

The application must create the header in Buffer 1 of the first descriptor of the packet to be segmented and provide the header length in TDES2 of the first descriptor (FD = 1). When the FD bit is set, the DMA reads the header from the header buffer to which the TDES0 is pointing. Buffer 2 of the first descriptor can be used for payload and TDES0 and TDES1 of subsequent descriptors. For subsequent descriptors (FD = 0), the address to which the TDES0 and TDES1 are pointing is treated as payload buffer address of the same packet.

![Figure 793. Header and payload fields of segmented packets](image)

Context descriptor sequence

The context descriptor can provide the maximum segment size (MSS) value for segmentation. The application must provide the context descriptor before the normal descriptor to be used for the corresponding TCP packet. If the application needs to provide a new MSS, it must create the context descriptor in the descriptor list before the first normal descriptor of the packet to be segmented with the new MSS value. The MSS value in the context descriptor is valid only if the TCMSSV bit of TDES3 in context descriptor is set and the OSTC bit is reset (refer to Section 58.10.3: Transmit descriptor).

When the application provides a context descriptor with a valid MSS value, the DMA internally stores the MSS value and uses this value for all subsequent packets for which the TSO is enabled through the TSE bit of TDES3 normal descriptor.
If the application places a context descriptor in the middle of a packet (between the first and last descriptors of a packet), the DMA does the following:

1. The DMA ignores the context and closes the descriptor.
2. The DMA indicates the error in descriptor status.
3. The DMA generates an interrupt if the CDEE bit is set in the Interrupt enable register corresponding to a DMA channel (see Channel interrupt enable register (ETH_DMACIER)).

The application can read the interrupt status through CDE bit of Status register corresponding to a DMA channel (see Channel status register (ETH_DMACSR)).

**Building the Descriptor and the packet for the TSO feature**

To enable segmentation for a packet, the application must set the TSE bit of TDES3 of first normal descriptor (see Section 58.10.3: Transmit descriptor). If the TSE bit is set in TDES3 for a non TCP/IP packet, the DMA behavior is unpredictable.

The application must program the length of the TCP packet payload in TDES3[17:0] and the TCP header in TDES3[22:19]. The maximum length of TCP packet payload that can be segmented is 256 Kbytes.

The header of the packet including Ethernet header, L3 header and L4 header should be provided in Buffer1 of the first normal descriptor of the TSO packet. Only buffer 1 of the first normal descriptor of a packet enabled for TSO is taken as the buffer containing the header.

The TCP payload can begin from buffer 2 of the first normal descriptor and continue to buffer 1 and buffer 2 of second normal descriptor and subsequent descriptors.

The TCP payload may span across multiple buffers and multiple descriptors. The size of buffers containing the TCP payload should add up to be equal to the TCP payload length provided in TDES3[17:0] of the first normal descriptor.

The MAC always calculates and appends CRC and inserts Padding (if required) for all packets segmented by the DMA. If the TSE bit of TDES3 is enabled, the CRC PAD Control (CPC) field of TDES3 is reserved. To determine the size of a TCP packet after segmentation, the DMA uses the Maximum Segment Size (MSS) provided by the application through context descriptor. The DMA segments only those packets which have payload size greater than MSS. The application must provide the MSS by either programming the MSS value in ETH_DMACCR (see Channel control register (ETH_DMACCR)) or by providing a context descriptor. The DMA uses the last programmed value of MSS or the last MSS value provided through context (whichever is provided later).

The header length plus the MSS size (which is equal to the size of each TCP segment) should not exceed 16383 bytes otherwise the MAC transmitter truncates the packet after 16383 bytes causing a CRC error.

The header length plus MSS size plus programmed PBL value in ETH_DMACTXCR register (see Channel transmit control register (ETH_DMACTXCR)) should be lesser than the Tx queue size programmed in TQS field of ETH_MTLTXQOMR register (see Tx queue operating mode Register (ETH_MTLTXQOMR)). A MSS plus header equal to half the programmed Tx queue size is recommended.

The DMA also supports segmentation of VLAN-tagged TCP/IP frames. If the TCP packet has a VLAN tag, then the same tag is used for all the segments irrespective of the VLAN tag type provided (C-VLAN or S-VLAN). The VLAN tag insert/replace control bits are used for all segments.
If the Double VLAN feature is selected, then the DMA passes both tags for all segments irrespective of the VLAN tag types provided (C-VLAN or S-VLAN). The VLAN tag Insert/Replace control bits for both tags is applicable to all segments. If the Double VLAN feature is not selected, then the application must not set the TSE bit in TDES3 for a TCP/IP packet with two tags. The DMA behavior in this scenario is unpredictable.

If the TSE bit is set in TDES3 for the packet and TCP header length provided is less than 5 (meaning this is an invalid TCP header because it is less than 20 bytes), the DMA does not perform segmentation, instead it transmits the entire packet as a single packet. In this scenario, the CRC pad control bits are forced by DMA to 00 (MAC does CRC and padding) and checksum insertion control bits are forced to 11 (hardware does the checksum calculation for both header and payload).

58.5.7 IPv4 ARP offload

The MAC supports the Address Recognition Protocol (ARP) Offload for IPv4 packets. This feature allows to process the IPv4 ARP request packet in the receive path and to generate the corresponding ARP response packet in the transmit path.

The MAC generates the ARP reply packets for appropriate ARP request packets. ARP packets for IPv4 are L2 layer packets with Length/Type of 0x0806.

The ARP offloading sequence is as follows:
1. The MAC receiver gets an ARP request if the request Target Protocol Address matches the IPv4 address programmed in the MAC L3 register.
2. The MAC generates an ARP reply packet.
3. The MAC copies the Sender Hardware Address field in the ARP request to the following fields:
   - DA field of the Ethernet packet header
   - Target Hardware Address field of the ARP reply packet
4. The MAC copies the Sender Protocol Address field in the ARP request to the Target Protocol Address field in the ARP reply packet.
5. The MAC places its MAC address in the following fields:
   - SA field of the Ethernet packet header
   - Sender Hardware Address field of the ARP reply packet
6. The MAC copies the Target Protocol Address field in the ARP request to the Sender Protocol Address field in the ARP reply packet.
7. The MAC sets the opcode field in ARP reply packet to 2 indicating ARP reply.
8. The MAC recalculates the CRC and performs padding for the generated ARP reply packet.
9. The MAC transmitter sends the ARP reply

The MAC processes only one ARP request at a time. It does not store the fields of multiple ARP requests. If the MAC receives an ARP request when it is already processing an earlier ARP request, the MAC does not generate the ARP reply for new ARP request. The MAC forwards the new ARP request packet to the application with ARP Reply Not Generated status bit set (bit 34). However, in power-down mode, if the MAC receives an ARP request when it is already processing an earlier ARP request, the MAC drops the new ARP request. If the Disable CRC check (DCRCC) bit of the Extended operating mode configuration register (ETH_MACECR) is set, then the MAC does not check for valid CRC of a ARP
request packet. It can generate an ARP response packet if the other conditions are valid. The ARP request packet must always have a valid CRC.

**Note:** When the received ARP request is less than the 64-byte packet length, the MAC does not send an ARP response. It is treated as a normal packet and forwarded to the application based on the MAC filter settings.

### 58.5.8 Loopback

The MAC supports loopback of transmitted packets to its receiver.

**Guidelines for using Loopback mode**

Below some guidelines for using the Loopback mode:

- Enable loopback only with the Full-duplex mode. In Half-duplex mode, the carrier sense signal or collision signal inputs get sampled which may result into issues such as packet dropping.
- If the Loopback mode is enabled without connecting a PHY chip, externally generate the Tx and Rx clocks and provide these clocks to the MAC.
- Do not loop back big packets since they may get corrupted in the loopback FIFO.

The Transmit and Receive clocks can have an asynchronous timing relationship. Therefore, an asynchronous FIFO is used to make the loopback path of the transmitted data to the Receive path. The FIFO is free-running to write on the write clock (eth_mii_tx_clk) and read on every read clock (eth_mii_rx_clk). At the start of each packet read from the FIFO, the write and read pointers are reinitialized to have an offset of four (in 10/100 Mbps mode). This avoids overflow or underflow during a packet transfer, and ensures that the overflow or underflow occurs only during the IPG period between the packets. The FIFO depth of five or nine is sufficient to prevent data corruption for packet sizes up to 9,022 bytes with a difference of 200 ppm between MII Transmit and Receive clock frequencies.

Therefore, bigger packets should not be looped back because they may get corrupted in this loopback FIFO.

At the end of every received packet, the Receive Protocol Engine module generates received packet status and sends it to the Receive Packet Controller module. The control, missed packet, and filter fail status are added to the Receive status in the Receive Packet Controller module. The MAC does not process ARP or PMT packets that are looped back.

**Enabling Loopback mode**

To enable this feature, program the LM bit of the Operating mode configuration register (ETH_MACCR). Loopback can be enabled for all PHY interfaces. The data is always looped back through internal asynchronous FIFO on to the internal Receive MII interface, irrespective of which PHY interface is selected.

The loopback data is also passed through the corresponding transmit PHY interface block, onto the Ethernet line.

**Note:** During loopback, the data/packet is reflected on mii_tx signal.

Preemption is not supported in Loopback mode.
58.5.9 Flow control

The transmit flow control involves transmitting Pause packets in Full-duplex mode and back-pressure in Half-duplex mode to control the flow of packets from the remote end. This section describes the flow control for transmit and receive paths.

Flow control in Full-duplex mode

In Full-duplex mode, the MAC uses IEEE 802.3x Pause packets for flow control. Table 547 describes the fields of a Pause packet.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DA</td>
<td>Contains the special multicast address</td>
</tr>
<tr>
<td>SA</td>
<td>Contains the MAC address 0</td>
</tr>
<tr>
<td>Type</td>
<td>Contains 8808</td>
</tr>
<tr>
<td>MAC Control opcode</td>
<td>Contains 0001 for IEEE 802.3x Pause Control packets</td>
</tr>
<tr>
<td>PT</td>
<td>Contains Pause time specified in the PT field of the Tx Queue flow control register (ETH_MACQTXFCR)</td>
</tr>
</tbody>
</table>

When the FCB bit is set, the MAC generates and transmits a single Pause packet. If the FCB bit is set again after the Pause packet transmission is complete, the MAC sends another Pause packet irrespective of whether the pause time is complete or not. To extend the pause or terminate the pause prior to the time specified in the previously-transmitted Pause packet, the application should program the Pause Time register with appropriate value and then again set the FCB bit.

Flow control in Half-duplex mode

In Half-duplex mode, the MAC uses the deferral mechanism for the flow control (backpressure). When the application requests to stop receiving packets, the MAC sends a JAM pattern of 32 bytes when it senses a packet reception, provided the transmit flow control is enabled. This results in a collision and the remote station backs off. If the application requests a packet to be transmitted, it is scheduled and transmitted even when the backpressure is activated. If the backpressure is kept activated for a long time (and more than 16 consecutive collision events occur), the remote stations abort the transmission because of excessive collisions.

Table 548 describes the flow control in the Tx path based on the setting of the following bits:

- TFE bit of Tx Queue flow control register (ETH_MACQTXFCR)
- DM bit of Operating mode configuration register (ETH_MACCR)

Flow control is similar for all queues.
Transmit flow control

The transmit flow control is enabled when TFE bit is set in *Tx Queue flow control register (ETH_MACQTXFCR)*.

Flow control trigger

The application can request the MAC to send a Pause packet or initiate back-pressure by setting the FCB bit in the corresponding *Tx Queue flow control register (ETH_MACQTXFCR)*.

Receive flow control

In the Receive path, the flow control is functional only in Full-duplex mode. If any Pause packet is received in Half-duplex mode, the packet is considered as a normal control packet.

Description of receive flow control

*Table 549* describes the flow control in the Rx path based on the setting of the following bits:
- RFE bit of *Rx flow control register (ETH_MACRXFCR)*
- DM bit of *Operating mode configuration register (ETH_MACCR)*

<table>
<thead>
<tr>
<th>RFE</th>
<th>DM</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>x</td>
<td>The MAC receiver does not detect the received Pause packets.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>The MAC receiver does not detect the received Pause packets but recognizes such packets as Control packets.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>The MAC receiver detects or processes the Pause packets and responds to such packets by stopping the MAC transmitter.</td>
</tr>
</tbody>
</table>

The following sequence describes the Rx flow control:

1. The MAC checks the destination address (DA) of the received Pause packet for either of the following:
   - Multicast destination address: the DA matches the unique multicast address specified for the control packet (0x0180 C200 0001).
   - Unicast destination address: the DA matches the content of the MAC Address 0 registers (*MAC Address 0 high register (ETH_MACA0HR)* and *MAC Address x*)
low register (ETH_MACAxLR)) and the UP bit of Rx flow control register (ETH_MACRXFCR) is set.

If the UP bit is set, the MAC processes Pause packets with unicast destination address in addition to the unique multicast address.

2. The MAC decodes the following fields of the received packet:
   – Type field: this field is checked for 0x8808.
   – Opcode field: this field is checked for 0x0001 (Pause packet).
   – Pause time: the Pause time (for Pause packet) is captured to determine the time for which the transmitter needs to be blocked.

3. If the byte count of the status indicates 64 bytes and there is no CRC error, the MAC transmitter pauses the transmission of any data packet for the duration of the decoded Pause Time value multiplied by the slot time (64 byte times).

   If subsequent Pause packets are received before the earlier Pause Time expires, the MAC updates the Pause Timer with new value.

**Enabling receive flow control**

Set the RFE bit in the *Rx flow control register (ETH_MACRXFCR)* to enable the Pause flow control.
58.5.10 MAC management counters

The peripheral supports storing the statistics about the received and transmitted packets in registers that are accessible through the application.

The counters in the MAC management counters (MMC) module can be viewed as an extension of the register address space of the CSR module. The MMC module maintains a set of registers for gathering statistics on the received and transmitted packets. The register set includes a control register for controlling the behavior of the registers, two 32-bit registers containing interrupts generated (receive and transmit), and two 32-bit registers containing masks for the Interrupt register (receive and transmit). These registers are accessible from the Application through the AHB slave interface in the same way the CSR registers are accessed. The organization of these registers is shown in Section 58.11.4: Ethernet MAC and MMC registers.

The MMC counters are free running. There is no separate enable for the counters to start. A particular MMC counter starts counting when a corresponding packet is received or transmitted.

The Receive MMC counters are updated for packets that are passed by the Address Filter (AFM) block. The statistics of packets dropped by the AFM module, are not updated unless they are runt packets of less than 6 bytes (DA bytes are not received fully). To get statistics of all packets, set bit 0 in the Packet filtering control register (ETH_MACPFR). The MMC module gathers statistics on encapsulated IPv4, IPv6, TCP, UDP, or ICMP payloads in received Ethernet packets.

In addition to control registers, two sets of registers are implemented:

- **6 registers used for collision, error and good packets counters:**
  - Tx single collision good packets register (*Tx single collision good packets register (ETH_TX_SINGLE_COLLISION_GOOD_PACKETS)*)
  - Tx multiple collision good packets register (*Tx multiple collision good packets register (ETH_TX_MULTIPLE_COLLISION_GOOD_PACKETS)*)
  - Tx packet count good register (*Tx packet count good register (ETH_TX_PACKET_COUNT_GOOD)*)
  - Rx CRC error packets register (*Rx CRC error packets register (ETH_RX_CRC_ERROR_PACKETS)*)
  - Rx alignment error packets register (*Rx alignment error packets register (ETH_RX_ALIGNMENT_ERROR_PACKETS)*)
  - Rx unicast packets good register (*Rx unicast packets good register (ETH_RX_UNICAST_PACKETS_GOOD)*)

- **4 registers to record LPI mode transition:**
  - Tx LPI microsecond timer register (*Tx LPI microsecond timer register (ETH_TX_LPI_USEC_CNTR)*)
  - Tx LPI transition counter register (*Tx LPI transition counter register (ETH_TX_LPI_TRAN_CNTR)*)
  - Rx LPI microsecond counter register (*Rx LPI microsecond counter register (ETH_RX_LPI_USEC_CNTR)*)
  - Rx LPI transition counter register (*Rx LPI transition counter register (ETH_RX_LPI_TRAN_CNTR)*)
Definitions

The following terminology is used in MMC register descriptions:

- Transmitted packets are considered “good” if transmitted successfully. In other words, a transmitted packet is good if the packets transmission is not aborted because of any of the following errors:
  - Jabber timeout
  - No carrier or loss of carrier
  - Late collision
  - Packet underflow
  - Excessive deferral
  - Excessive collision

- Received packets are considered “good” if none of the following errors exists:
  - CRC error
  - Runt packet (shorter than 64 bytes)
  - Alignment error (in 10/100 Mbps only)
  - Length error (non-Type packet only)
  - Out of range (non-Type packet only, longer than 1518 bytes)

- The maximum transmit frame size depends on the frame type, as follows:
  - Untagged frame maxsize = 1,518
  - VLAN frame maxsize = 1,522
  - Jumbo frame maxsize = 9,018
  - JumboVLAN frame maxsize = 9,022

- The maximum receive packet size depends on the packet type and control bits (JE, S2KP, GPSLCE and EDVLP), as shown in the Table 550.

![Table 550](chart)

<table>
<thead>
<tr>
<th>JE</th>
<th>S2KP</th>
<th>GPSLCE</th>
<th>EDVLP</th>
<th>Untagged frame maximum size in bytes</th>
<th>Single VLAN frame maximum size in bytes</th>
<th>Double VLAN Frame maximum size in bytes</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>9018</td>
<td>9022</td>
<td>9026</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>2000</td>
<td>2000</td>
<td>2000</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>GPSL</td>
<td>GPSL+4</td>
<td>GPSL+8</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1518</td>
<td>1522</td>
<td>1526</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>9018</td>
<td>9022</td>
<td>9022</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>GPSL</td>
<td>GPSL+4</td>
<td>GPSL+4</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1518</td>
<td>1522</td>
<td>1522</td>
</tr>
</tbody>
</table>
58.5.11 Interrupts generated by the MAC

Interrupts can be generated from the MAC as a result of various events. These interrupt events are combined with the events in the DMA on the eth_sbd_intr_it signal. The MAC interrupts are of level type, that is, the interrupt remains asserted (high) until it is cleared by the application or software.

The interrupt status register (ETH_MACISR) describes the events that can cause an interrupt from the MAC. The MAC interrupts are enabled by default. Each event can be prevented from asserting the interrupt on the eth_sbd_intr_it signals by setting the corresponding mask bits in the interrupt enable register (ETH_MACIER).

The interrupt register bits only indicate the block from which the event is reported. You must read the corresponding status registers and other registers to clear the interrupt.

58.5.12 MAC and MMC register descriptions

Refer to Section 58.11.4: Ethernet MAC and MMC registers.
58.6 Ethernet functional description: PHY interfaces

The Ethernet peripheral support several PHY interfaces. The root interface is the MII one. All other interfaces are derived from it as shown in Figure 794.

Figure 794. Supported PHY interfaces

This section describes the SMA module used for PHY control and different PHY interfaces. It contains the following sections:

- Station management agent (SMA)
- Media independent interface (MII)
- Reduced media independent interface (RMII)

58.6.1 Station management agent (SMA)

The application can access the PHY registers through the station management agent (SMA) module. The SMA includes a two-wire station management interface (MIM).

The SMA module supports accessing up to 32 PHYs. The application can address one of the 32 registers from any 32 PHYs. Only one register in one PHY can be addressed at a time. The application sends the control data to the PHY and receives status information from the PHY through the SMA module, as shown in Figure 795.

Figure 795. SMA Interface block
SMA functional overview

The MAC initiates the management write or read operation with respect to the MDC clock. The MDC clock is derived from the CSR clock (eth_hclk). The maximum operating frequency of the ETH_MDC pin is 2.5 MHz, as specified in IEEE 802.3 specifications. However, a different divider can be selected if the system supports higher clock frequencies. The division factor depends on the clock range setting through CR[3:0] in the MDIO address register (ETH_MACMDIOAR) register. The MDC clock is selected as follows:

<table>
<thead>
<tr>
<th>Selection</th>
<th>eth_hclk</th>
<th>MDC clock</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>60–100 MHz</td>
<td>CSR clock/42</td>
</tr>
<tr>
<td>0001</td>
<td>100–150 MHz</td>
<td>CSR clock/62</td>
</tr>
<tr>
<td>0010</td>
<td>20–35 MHz</td>
<td>CSR clock/16</td>
</tr>
<tr>
<td>0011</td>
<td>35–60 MHz</td>
<td>CSR clock/26</td>
</tr>
<tr>
<td>0100</td>
<td>150–250 MHz</td>
<td>CSR clock/102</td>
</tr>
<tr>
<td>0101</td>
<td>250–300 MHz</td>
<td>CSR clock/124</td>
</tr>
<tr>
<td>0110, 0111</td>
<td>Reserved</td>
<td>-</td>
</tr>
</tbody>
</table>

The data exchange between the MAC and the PHY is performed through a three-state buffer and brought out as ETH_MDIO line connected to the PHY.

Figure 796 shows the structure of a Clause 45 MDIO packet, while Table 552 provides a detailed description of the packet fields.
The frame structure for Clause 22 frames is also supported. The C45E bit in MDIO address register (ETH_MACMDIOAR) can be programmed to enable Clause 22 or Clause 45 mode of operation. Figure 797 shows the structure of a Clause 22 MDIO packet, while Table 553 provides a detailed description of the packet fields.

**Table 552. MDIO Clause 45 frame structure**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>The ETH_MDIO line is three-state; there is no clock on ETH_MDC.</td>
</tr>
<tr>
<td>PREAMBLE</td>
<td>32 continuous bits of value 1</td>
</tr>
<tr>
<td>START</td>
<td>Start of packet is 0b00</td>
</tr>
</tbody>
</table>
| OPCODE        | – 0b00: Address  
– 0b01: Write  
– 0b10: Read+ Address  
– 0b11: Read                                                                                                                                 |
| PHY ADDR      | 5-bit address select for one of 32 PHYs                                                                                                                                                                      |
| DEV TYPE      | 5-bit device type                                                                                                                                                                                             |
| TA            | Turnaround  
– 0bZ0: Read and post-read increment address  
– 0b10: Write and address MDIO accesses where Z is the tri-state level                                                                                   |
| DATA          | 16-bit value: for an address cycle (OPCODE = 0b00), this frame contains the address of the register to be accessed on the next cycle. For the data cycle of a write frame, this field contains the data to be written to the register. For read or post-read increment address frames, this field contains the contents of the register read from the PHY.  
– In address and data write cycles, the peripheral drives the ETH_MDIO line during the transfer of these 16 bits.  
– In read and post-read increment address cycles, the PHY drives the ETH_MDIO line during the transfer of these 16 bits. |

The frame structure for Clause 22 frames is also supported. The C45E bit in MDIO address register (ETH_MACMDIOAR) can be programmed to enable Clause 22 or Clause 45 mode of operation. Figure 797 shows the structure of a Clause 22 MDIO packet, while Table 553 provides a detailed description of the packet fields.

**Figure 797. MDIO packet structure (Clause 22)**

<table>
<thead>
<tr>
<th>IDLE</th>
<th>PREAMBLE</th>
<th>START</th>
<th>OPCODE</th>
<th>PHY ADDR</th>
<th>REG ADDR</th>
<th>TA</th>
<th>DATA</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
In addition to normal read and write operations, the SMA also supports post-read increment address while operating in Clause 45 mode.

**MII management write operations**

After the station management agent receives the PHY address and the write data from the MAC CSR module, the SMA starts a write operation to the PHY registers.

*Figure 798* illustrates the flow for a write operation from the SMA module to the PHY registers.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>The ETH_MDIO line is three-state; there is no clock on ETH_MDC.</td>
</tr>
<tr>
<td>PREAMBLE</td>
<td>32 continuous bits of value 1</td>
</tr>
<tr>
<td>START</td>
<td>Start of packet is 0b01</td>
</tr>
<tr>
<td>OPCODE</td>
<td>0b10 for Read and 0b01 for Write</td>
</tr>
<tr>
<td>PHY ADDR</td>
<td>5-bit address select for one of 32 PHYs</td>
</tr>
<tr>
<td>REG ADDR</td>
<td>Register address in the selected PHY</td>
</tr>
<tr>
<td>TA</td>
<td>Turnaround&lt;br&gt;- 0bZ0: Read and post-read increment address&lt;br&gt;- 0b10: Write and address MDIO accesses where Z is the tri-state level</td>
</tr>
<tr>
<td>DATA</td>
<td>Any 16-bit value. In a Write operation, the MAC drives ETH_MDIO. In a Read operation, the PHY drives it.</td>
</tr>
</tbody>
</table>
When bits[3:2] are set to 01 and bit 0 to 1 in the MDIO address register (ETH_MACMDIOAR), the MAC CSR module transfers the PHY address, the register address in PHY, and the write data (MDIO data register (ETH_MACMDIODR)) to the SMA to initiate a Write operation into the PHY registers. At this point, the SMA module starts a Write operation on the MII management Interface using the management packet format specified in the MII specifications (as per IEEE 802.3-2002 specifications, Section 22.2.4.5).

When the SMA module starts a Write operation, the write data packet is transmitted on the MDIO line. The MAC drives the MDIO for complete duration of the packet. The Busy bit is set high until the write operation is complete. The CSR ignores the Write operations performed to the MDIO address register (ETH_MACMDIOAR) or the MDIO data register.
(ETH_MACMDIODR) during this period (the Busy bit is high). When the Write operation is complete, the SMA module indicates this to the CSR, and the CSR resets the Busy bit. The packet format for the Write operation is as follows:

**Figure 799. Write data packet**

<table>
<thead>
<tr>
<th>IDLE</th>
<th>PREAMBLE</th>
<th>START</th>
<th>OPCODE</th>
<th>PHY ADDR</th>
<th>REG ADDR</th>
<th>TA</th>
<th>DATA</th>
<th>IDLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Z</td>
<td>1111...11</td>
<td>01</td>
<td>01</td>
<td>AAAA</td>
<td>RRRRR</td>
<td>10</td>
<td>DDD...DDD</td>
<td>Z</td>
</tr>
</tbody>
</table>

**MII management read operation**

When bits[3:2] are set to 11 and bit 0 to 1 in the MDIO address register (ETH_MACMDIOAR), the MAC CSR module transfers the PHY address and the register address in PHY to the SMA to initiate a Read operation in the PHY registers. At this point, the SMA module starts a Read operation on the MII management interface using the management packet format specified in the MII specifications (as per IEEE 802.3-2002 specifications, Section 22.2.4.5).

When the SMA module starts a Read operation on the MDIO, the CSR ignores the Write operations to the MDIO address register (ETH_MACMDIOAR) or MDIO data register (ETH_MACMDIODR) during this period (the Busy bit is high) and the transaction is completed without any error on the MCI interface. When the Read operation is complete, the SMA indicates this to the CSR. The CSR resets the Busy bit and updates the MDIO data register (ETH_MACMDIODR) with the data read from the PHY. The MAC drives the MDIO line for the complete duration of the frame except during the Data fields when the PHY is driving the MDIO line. For more information about the communication from the application to the PHYs, see the Reconciliation Sublayer and Media Independent Interface Specifications sections of the IEEE 802.3z, 1000BASE Ethernet.

The packet format for the Read operation is as follows:

**Figure 800. Read data packet**

<table>
<thead>
<tr>
<th>IDLE</th>
<th>PREAMBLE</th>
<th>START</th>
<th>OPCODE</th>
<th>PHY ADDR</th>
<th>REG ADDR</th>
<th>TA</th>
<th>DATA</th>
<th>IDLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Z</td>
<td>1111...11</td>
<td>01</td>
<td>10</td>
<td>AAAA</td>
<td>RRRRR</td>
<td>Z0</td>
<td>DDD...DDD</td>
<td>Z</td>
</tr>
</tbody>
</table>
Preamble suppression

The IEEE standard specifies 32-bit preamble (all-ones) for the MDIO frames. The peripheral provides controls to support preamble suppression. It transmits MDIO frames with only 1 preamble bit. The preamble suppression can be enabled by setting the PSE bit in $\text{MDIO address register (ETH_MACMDIOAR)}$.

Trailing clocks and back-to-back transactions

The peripheral drives the ETH_MDC clock for the duration of the MDIO frame. There is no clock driven during the idle period. The trailing clock feature can be used if the PHY needs the ETH_MDC clock to be active for some cycles after the MDIO frame. The NTC[2:0] bitfield in $\text{MDIO address register (ETH_MACMDIOAR)}$ allows the programming of trailing clocks from 0 to 7.

The peripheral supports back-to-back transactions which allow starting the next MDIO frame even before the trailing clocks are complete for previous MDIO frame. This feature can be enabled by setting BTB bit in $\text{MDIO address register (ETH_MACMDIOAR)}$ when the trailing clock feature is also enabled. When back-to-back transactions are enabled, the GMII busy bit (GB) is cleared immediately after MDIO frame completion. This allows the software to issue the next command, which is executed by the peripheral while trailing clocks are still on for the previous MDIO frame. When (GB) transactions are not enabled, the GMII busy bit is cleared after the trailing clocks are complete for the MDIO frame.

Interrupt for MDIO transaction completion

The peripheral can generate an interrupt on completion of MDIO read or write transactions. Therefore, the application need not poll the GMII busy bit of the $\text{MDIO address register (ETH_MACMDIOAR)}$ to know the completion of MDIO commands.
58.6.2 Media independent interface (MII)

The media-independent interface (MII) defines the interconnection between the MAC sublayer and the PHY for data transfer at 10 Mbit/s and 100 Mbit/s.

MII signals are given in Figure 801: Media independent interface (MII) signals.

Figure 801. Media independent interface (MII) signals

- TX_CLK: continuous clock that provides the timing reference for Tx data transfers. The nominal frequency is 2.5 MHz at 10 Mbit/s and 25 MHz at 100 Mbit/s.
- TXD[3:0]: transmit data. TXD is a bundle of 4 data signals driven synchronously by the MAC sublayer and qualified (valid data) on the assertion of the TX_EN signal. TXD[0] is the least significant bit, TXD[3] is the most significant bit. While TX_EN is deasserted, the transmit data must have no effect upon the PHY.
- TX_EN: transmission enable signal indicating that the MAC is presenting nibbles on the MII for transmission. It must be asserted synchronously (TX_CLK) with the first nibble of the preamble and must remain asserted while all nibbles to be transmitted are presented to the MII.
- TX_ER (optional): required only for Energy Efficient Ethernet (EEE). The transmit error is indicated by inverting the CRC. The remote station can detect the Transmit error through incorrect CRC.
- RX_CLK: continuous clock that provides the timing reference for Rx data transfers. The nominal frequency is 2.5 MHz at 10 Mbit/s, 25 MHz at 100 Mbit/s.
- RXD[3:0]: receive data. RXD is a bundle of 4 data signals driven synchronously by the PHY and qualified (valid data) on the assertion of the RX_DV signal. RXD[0] is the least significant bit, RXD[3] is...
the most significant bit. While RX_EN is deasserted and RX_ER is asserted, a specific RXD[3:0] value is used to transfer specific information from the PHY.

- **RX_DV**: receive data valid
  This signal indicates that the PHY is presenting recovered and decoded nibbles on the MII for reception. It must be asserted synchronously (RX_CLK) with the first recovered nibble of the frame and must remain asserted through the final recovered nibble. It must be deasserted prior to the first clock cycle that follows the final nibble. In order to receive the frame correctly, the RX_DV signal must encompass the frame, starting no later than the SFD field.

- **RX_ER**: receive error
  This signal must be asserted for one or more clock periods (RX_CLK) to indicate to the MAC sublayer that an error was detected somewhere in the frame. This error condition must be qualified by RX_DV assertion.

- **CRS**: carrier sense.
  This signal is asserted by the PHY when either the transmit or receive medium is non idle. It is deasserted by the PHY when both transmit and receive media are idle. The PHY must ensure that the CS signal remains asserted throughout the duration of a collision condition. This signal is not required to transition synchronously with respect to the Tx and Rx clocks. In Full-duplex mode the state of this signal is don’t care for the MAC sublayer.

- **COL**: collision detection signal
  This signal must be asserted by the PHY upon detection of a collision on the medium and must remain asserted while the collision condition persists. This signal is not required to transition synchronously with respect to the Tx and Rx clocks. In Full-duplex mode, the state of this signal is don’t care for the MAC sublayer.

### 58.6.3 Reduced media independent interface (RMII)

The reduced media independent interface (RMII) specification reduces the pin count between Ethernet PHYs and STM32 MCU. According to the IEEE 802.3u, an MII contains 16 pins for data and control. RMII specification reduces the pin count to 7.

Part of the Ethernet peripheral, the RMII module is instantiated at the MAC output. This helps in translating the MII of the MAC into the RMII. The RMII block has the following characteristics:

- Supports 10 Mbps and 100 Mbps operating rates. It does not support the 1000 Mbps operation.
- Provides independent 2-bits wide Transmit and Receive paths by sourcing two clock references externally.
**RMII block diagram**

*Figure 802: RMII block diagram* shows the position of the RMII block relative to the MAC and RMII PHY. The RMII block is placed in front of the MAC to translate the MII signals to RMII signals.

**Figure 802. RMII block diagram**

- **RMII_REF_CLK**: continuous 50 MHz reference clock input
- **TXD[1:0]**: transmit data
- **TX_EN**: transmit data enable. When high, this bit indicates that valid data are being transmitted on TXD[1:0].
- **RXD[1:0]**: receive data
- **CRS_DV**: carrier Sense (CRS) and RX_Data Valid (RX_DV) multiplexed on alternate clock cycles. In 10 Mbit/s mode, it alternates every 10 clock cycles.
Transmit bit order

Each nibble from the MII interface must be transmitted on the RMII interface di-bit at a time with the order of di-bit transmission shown in Figure 803: Transmission bit order. The lower order bits (D1 and D0) are transmitted first followed by higher order bits (D2 and D3).

**Figure 803. Transmission bit order**

![Diagram showing the transmission bit order](image-url)
Receive bit order

Each nibble is transmitted to the MII interface from the di-bit received from the RMII interface in the nibble transmission order shown in Figure 804: Receive bit order. The lower order bits (D0 and D1) are received first, followed by the higher order bits (D2 and D3).

Figure 804. Receive bit order
58.7 Ethernet low-power modes

58.7.1 Low-power management

The Ethernet peripheral supports the following techniques to save power:

- Magic packet
- Remote wake-up

The magic packet and remove wake-up techniques are used to save power in the host system when it is idle (Sleep mode) and has to be woken up only at the reception of specific packets from the Ethernet network. In Sleep mode, the power to the host logic along with the majority of the peripheral (except the MAC receiver logic), can be shut down. On receiving the specific packets from the network, the MAC provides the trigger to restore the power to the host system and come back to normal state.

The Energy Efficient Ethernet (EEE) mode is compliant with the IEEE 802.3az-2010 standard. It is primarily targeted to save power in the Ethernet port when there is no traffic on the line. In this mode, the host indicates to the far-end that it does not have any packets to transmit in the near future and puts the transmitter port (MAC controller, PCS and PHY layers) in low-power mode. Similarly, the receiver port can also be put in low-power mode when the far-end host indicates that it does not have any traffic to transfer. This allows significant saving of power in the Ethernet port (mainly in the PHY) with intermittent and bursty traffic profile. The triggering of entry and exit out of the EEE mode is controlled by the MAC and is supported within the peripheral.

Simultaneous operation of the EEE mode along with any or both the other power saving modes is also supported.

Description of magic packet mode

This section describes how to save power through magic packet detection.

*Note:* The magic packet feature is based on the magic packet technology white paper from Advanced Micro Device (AMD).

The watchdog timeout limit for a magic packet is 2,048 bytes irrespective of the value programmed in WD bit in Operating mode configuration register (ETH_MACCR) and PWE bit in Watchdog timeout register (ETH_MACWTR).

In the magic-packet-based power saving mode, the reception of a valid magic packet by the MAC receiver triggers an exit from low-power mode. The MAC enters power saving mode when PWRDWN bit of PMT control status register (ETH_MACPCSR) is programmed to 1.

Exit from the magic-packet-based power saving mode is enabled by setting the MGKPKTEN bit of PMT control status register (ETH_MACPCSR) to 1.

The magic packet contains a unique pattern at any offset after the Destination address, Source address, and Length/Type fields. In addition to the unique pattern matching, the MAC receiver also checks for the following, to detect the received packet as a valid magic packet:

- The packet must be addressed to it (Destination Address of the received packet should perfect match the MAC Address 0 high register (ETH_MACA0HR) and MAC Address 0 low register (ETH_MACA0LR)) or with multicast/broadcast address.
- The packet must not have any length error, FCS error, dribble bit error, GMII error, and collision.
The packet must not be runt (length including Ethernet header and FCS is at least 64 bytes).

**Magic packet data format**

The content of the unique pattern in magic packets is described as follows:

- Six bytes of all-ones (0xFF FF FF FF FF FF) called synchronization stream. There can be more than six bytes of 0xFF, but only the last six are considered.
- The synchronization stream is immediately followed by 16 repetitions of the Destination address field of the packet (*MAC Address 0 high register (ETH_MACA0HR)* and the *MAC Address 0 low register (ETH_MACA0LR)*) or multicast/broadcast address.
- No break or interruption between synchronization stream and first repetition of Destination address field or within its 16 repetitions.

If the MAC address of a node is 0x00 11 22 33 44 55, the MAC scans for the following data sequence:

```
Destination Address Source Address Length/Type...................... FF FF FF FF FF FF
00 11 22 33 44 55 00 11 22 33 44 55 00 11 22 33 44 55 00 11 22 33 44 55
00 11 22 33 44 55 00 11 22 33 44 55 00 11 22 33 44 55 00 11 22 33 44 55
00 11 22 33 44 55 00 11 22 33 44 55 00 11 22 33 44 55 00 11 22 33 44 55
...CRC
```

**Description of remote wake-up packet mode**

This section describes the power saving mode based on remote wake-up packet.

*Note:* The remote wake-up packet feature implementation is based on the Device Class Power Management Reference Specification and various implementation-specific white papers.

The watchdog timeout limit for a magic packet is 2,048 bytes irrespective of the value programmed in WD bit in Operating mode configuration register (ETH_MACCR) and PWE bit in Watchdog timeout register (ETH_MACWTR).

In the remote-wake-up-magic-packet-based power saving mode, the reception of expected remote wake-up packet by the MAC receiver triggers the exit from low-power mode. The MAC enters power saving mode when PWRDWN bit in PMT control status register (ETH_MACPCSR) is programmed to 1. Exit from the remote-wake-up-magic-packet-based power saving mode is enabled by programming RWKPKTEN bit of PMT control status register (ETH_MACPCSR) to 1.

The MAC implements a filter lookup table (programmed through *Remote wake-up packet filter register (ETH_MACRWKPFR)*) in which CRC, offset, and byte mask of the pattern embedded in remote wake-up packet and the filter operation commands are programmed.

The pattern embedded in the remote wake-up packet is located at any offset after the Destination address and Source address fields. In addition to the CRC match for the pattern, the MAC receiver also checks the following, to detect the received packet as a valid remote wake-up packet:

- The packet must be addressed to it (*MAC Address 0 high register (ETH_MACA0HR)* and *MAC Address 0 low register (ETH_MACA0LR)* or with multicast/broadcast address).
- The packet must not have any length error, FCS error, dribble bit error, GMII error, and collision.
• The packet must not be runt (length including Ethernet header and FCS is at least 64 bytes).

When a valid remote wake-up packet is received, the MAC receiver sets the RWKPRCVD bit in PMT control status register (ETH_MACPCSR) and triggers the interrupt on pmt_intr_o output port. The PMTIS bit in Interrupt status register (ETH_MACISR) is set when power-gating is not enabled in low-power mode. An interrupt is triggered to the application on the sbd_intr_o output port when interrupt is enabled (PMTIE bit in Interrupt enable register (ETH_MACIER) is set) and CSR clock is not gated off in low-power mode.

Remote wake-up packet filters

When the remote-wake-up-based power saving mode is enabled, four remote wake-up filters can be selected. The structure of the remote wake-up filters is shown in Table 554: Remote wake-up packet filter register.

Table 554. Remote wake-up packet filter register

<table>
<thead>
<tr>
<th>ETH_MACRWKPFR value</th>
<th>Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Filter 0 byte mask</td>
</tr>
<tr>
<td>1</td>
<td>Filter 1 byte mask</td>
</tr>
<tr>
<td>2</td>
<td>Filter 2 byte mask</td>
</tr>
<tr>
<td>3</td>
<td>Filter 3 byte mask</td>
</tr>
<tr>
<td>4</td>
<td>Reserved Filter 3 command Reserved Filter 2 command Reserved Filter 1 command Reserved Filter 0 command</td>
</tr>
<tr>
<td>5</td>
<td>Filter 3 offset Filter 2 offset Filter 1 offset Filter 0 offset</td>
</tr>
<tr>
<td>6</td>
<td>Filter 1 CRC - 16 Filter 0 CRC - 16</td>
</tr>
<tr>
<td>7</td>
<td>Filter 3 CRC - 16 Filter 2 CRC - 16</td>
</tr>
</tbody>
</table>

The remote wake-up filter fields are described in Table 555: Description of the remote wake-up filter fields.
### Table 555. Description of the remote wake-up filter fields

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Filter (i) Byte mask</td>
<td>The filter (i) byte mask register defines the bytes of the packet that are examined by filter (i) (0, 1, 2 or 3) to determine whether or not a packet is a wake-up packet.</td>
</tr>
<tr>
<td></td>
<td>– The MSB (31st bit) must be zero.</td>
</tr>
<tr>
<td></td>
<td>– Bit ([30:0]) is the byte mask.</td>
</tr>
<tr>
<td></td>
<td>– If Bit (j) (byte number) of the byte mask is set, the CRC block processes the Filter (i) Offset (+ j) of the incoming packet; otherwise Filter (i) Offset (+ j) is ignored.</td>
</tr>
<tr>
<td>Filter (i) Command</td>
<td>The 4-bit filter (i) command controls the filter (i) operation. (i)</td>
</tr>
<tr>
<td></td>
<td>– Bit 3 specifies the address type, defining the destination address type of the pattern.</td>
</tr>
<tr>
<td></td>
<td>When the bit is set, the pattern applies to only multicast packets; when the bit is reset, the pattern applies only to unicast packets.</td>
</tr>
<tr>
<td></td>
<td>– Bit 2 (Inverse mode), when set, reverses the logic of the CRC16 Hash function signal, to reject a packet with matching CRC16 value.</td>
</tr>
<tr>
<td></td>
<td>Bit 2, along with Bit 1, allows a MAC to reject a subset of remote wake-up packets by creating filter logic such as &quot;Pattern 1 AND NOT Pattern 2&quot;.</td>
</tr>
<tr>
<td></td>
<td>– Bit 1 (And_Previous) implements the Boolean logic(^1).</td>
</tr>
<tr>
<td></td>
<td>When set, the result of the current entry is logically ANDed with the result of the previous filter. This AND logic allows a filter pattern longer than 32 bytes by splitting the mask among two, three, or four filters. This depends on the number of filters that have the And_Previous bit set.</td>
</tr>
<tr>
<td></td>
<td>– Bit 0 is the enable for filter (i). If Bit 0 is not set, filter (i) is disabled.</td>
</tr>
<tr>
<td>Filter (i) Offset</td>
<td>This filter (i) offset register defines the offset (within the packet) from which the filter (i) examines the packets.</td>
</tr>
<tr>
<td></td>
<td>– This 8-bit pattern-offset is the offset for the filter (i) first byte to be examined.</td>
</tr>
<tr>
<td></td>
<td>– The minimum allowed offset is 12, which refers to the 13th byte of the packet.</td>
</tr>
<tr>
<td></td>
<td>– The offset value 0 refers to the first byte of the packet.</td>
</tr>
<tr>
<td>Filter (i) CRC-16</td>
<td>This filter (i) CRC-16 register contains the CRC16 value calculated from the pattern and also the byte mask programmed to the wake-up filter register block.</td>
</tr>
<tr>
<td></td>
<td>– The 16-bit CRC calculation uses the following polynomial: (G(x) = x^{16} + x^{15} + x^2 + 1)</td>
</tr>
<tr>
<td></td>
<td>Each mask, used in the Hash function calculation, is compared with a 16-bit value associated with that mask. Each filter has the following:</td>
</tr>
<tr>
<td></td>
<td>– 32-bit Mask: Each bit in this mask corresponds to one byte in the detected packet. If the bit is 1, the corresponding byte is taken into the CRC16 calculation.</td>
</tr>
<tr>
<td></td>
<td>– 8-bit Offset Pointer: Specifies the byte to start the CRC16 computation.</td>
</tr>
<tr>
<td></td>
<td>The pointer and the mask are used together to locate the bytes to be used in the CRC16 calculations.</td>
</tr>
</tbody>
</table>

1. The And_Previous bit setting is applicable within a set of four filters.

Setting And_Previous bit of a filter that is not enabled has no effect, that is setting And_Previous bit of lowest number filter in the set of four filters has no effect. For example, setting And_Previous bit of Filter 0 has no effect.

If And_Previous bit is set for a given filter to form an AND chained filter, the AND chain breaks when it finds a disabled filter. For example: If Filter 2 And_Previous bit is set (bit 1 in Filter 2 command is set) but Filter 1 is not enabled (bit 0 in Filter 1 command is reset), then only Filter 2 result is considered. If Filter 2 And_Previous bit is set (bit 1 in Filter 2 command is set), Filter 3 And_Previous bit is set (bit 1 in Filter 3 command is set), but Filter 1 is not enabled (bit 0 in Filter 1 command is reset), then only Filter 2 result ANDed with Filter 3 result is considered. If Filter 2 And_Previous bit is set (bit 1 in Filter 2 command is set), Filter 3 And_Previous bit is set (bit 1 in Filter 3 command is set), but Filter 2 is not enabled (bit 0 in Filter 2 command is reset), then since setting Filter 2 And_Previous bit has no effect, only Filter 1 result ORed with Filter 3 result is considered.

If filters chained by And_Previous bit setting have complementary programming, then a frame may never pass the AND chained filter. For example, if Filter 2 And_Previous bit is set (bit 1 in Filter 2 command is set), Filter 1 Address_Type bit is set (bit 3 in Filter 1 command is set) indicating multicast detection and Filter 2 Address_Type bit is reset (bit 3 in Filter 2 command is reset) indicating unicast detection or vice versa, then a remote wake-up frame does not pass the AND chained filter as a remote wake-up frame cannot be of both unicast and multicast address types.
The remote wake-up filter registers are implemented as eight indirect access registers (wkuppktfilter_reg#i) for four remote wake-up filters, and accessed by the application through *Remote wake-up packet filter register (ETH_MACRWKPFR)*. The entire set of wkuppktfilter_reg registers must be written to program the remote wake-up filters. The wkuppktfilter_reg register is programmed by sequentially writing the eight register values in *Remote wake-up packet filter register (ETH_MACRWKPFR)* for wkuppktfilter_reg0 to wkuppktfilter_reg3, respectively. The wkuppktfilter_reg register is read in a similar way. The MAC updates the wkuppktfilter_reg register current pointer value in RWKPTR field of *PMT control status register (ETH_MACPCSR)*.

**Note:**
If the *Remote wake-up packet filter register (ETH_MACRWKPFR)* is accessed in byte or half-word mode, the internal counter to access the appropriate wkuppktfilter_reg is incremented when the CPU accesses Lane 3.

When *Remote wake-up packet filter register (ETH_MACRWKPFR)* is written, the content is transferred from CSR clock domain to PHY receive clock domain after the write operation. There should not be any further write to the *Remote wake-up packet filter register (ETH_MACRWKPFR)* until the first write is updated in PHY receive clock domain. Otherwise, the second write operation does not get updated to the PHY receive clock domain. Therefore, the delay between two write operations to the *Remote wake-up packet filter register (ETH_MACRWKPFR)* should be at least 4 cycles of the PHY receive clock.

**PMT interrupt**

The PMT interrupt signal is asserted when a valid remote wake-up packet is received. *Table 556* lists the remote wake-up scenarios in which PMT interrupt is generated.

**Table 556. Remote wake-up packet and PMT interrupt generation**

<table>
<thead>
<tr>
<th>Filter i Command</th>
<th>Frame Type and CRC Status</th>
<th>Interrupt Generation</th>
</tr>
</thead>
<tbody>
<tr>
<td>CAST</td>
<td>INV</td>
<td>EN</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

1. In all other combinations, the Remote wake-up packet is not detected and PMT interrupt is not generated.

In addition to sbd_intr_o signal, the pmt_intr_o (synchronous to Rx clock) signal is asserted. The pmt_intr_o signal, synchronous to the Rx clock domain, is provided so that the application clock can be stopped by software when the MAC is in the power-down mode. It is ORed with lpi_intr_o signal (see *Section: LPI interrupt*) and tied to the EXTI peripheral (line 86).

As the pmt_intr_o signal is generated in the PHY Rx clock domain, it is not cleared immediately when the *PMT control status register (ETH_MACPCSR)* is read. This is
because the resultant clear signal has to cross to the PHY Rx clock domain, and then clear the interrupt source. This delay is at least 4 clock cycles of Rx clock and can be significant when the peripheral is operating in the 10 Mbps mode. When the application clears the PWRDWN bit in *Remote wake-up packet filter register (ETH_MACRWKPFR)*, the MAC comes out of the power-down mode, but this event does not generate the PMT interrupt.

**Power-down sequence**

The software must perform the following tasks to initiate the power-down sequence:

- Disable the Transmit DMA (if applicable) by clearing the ST bit of the *Channel transmit control register (ETH_DMACTXCR)*.
- Wait for any previous frame transmissions to complete. You can check this by reading TFCSTS[1:0] and TPESTS bits in *Debug register (ETH_MACDR)* and TXQSTS bit in *Tx queue debug register (ETH_MTLTXQDR)* of all MTL Tx Queues.
- Disable the MAC transmitter and MAC receiver by clearing TE and RE bits in *Operating mode configuration register (ETH_MACCR)*.
- Wait till the Receive DMA empties all frames from the Rx FIFO. You can check this by reading PRXQ[13:0] in *Rx queue debug register (ETH_MTLRXQDR)* of all Rx Queues. If these bits are zero, it indicates that the Rx FIFO is empty.
- Configure the magic packet (MGKPKTEN) and/or remote wake-up (RWKPKTEN) detection in the *PMT control status register (ETH_MACPCSR)*.
- Set bit 31 (ARPEN) in the *Operating mode configuration register (ETH_MACCR)*.
- Enable the MAC Receiver by setting RE bit and then set PWRDWN bit in the *PMT control status register (ETH_MACPCSR)* to initiate the power-down sequence in MAC.

*Note:* If the feature is enabled and the MAC Transmitter is in the LPI mode when it is put into the power-down mode, then the MII interface gets clamped to assert the LPI pattern. If the MAC Transmitter is not in the LPI mode when it is put into the power-down mode, the GMII or MII interface gets clamped to all-zero.

**Power-up sequence**

The MAC wakes up on receiving the magic packet or remote wake-up frame. The power-up sequence is as follows:

- The MAC asserts pmt_intr_o. When only clock-gating is employed in low-power mode, the pmt_intr_o signal can be used to start the clocks that were gated-off after entering low-power mode.
- The software performs the following tasks:
  - De-assert the pmt_intr_o by reading the *PMT control status register (ETH_MACPCSR)*.
  - Perform a write operation (with reset values) to the *PMT control status register (ETH_MACPCSR)* and the *Remote wake-up packet filter register (ETH_MACRWKPFR)* so that the corresponding values in the always-on block gets synchronized. Otherwise, the values of these registers are different.
  - Perform write operations to the *Operating mode configuration register (ETH_MACCR)*, *MAC Address 0 high register (ETH_MACA0HR)* and *MAC Address 0 low register (ETH_MACA0LR)* to synchronize the values in the CSR module and the respective bits in the always-on block. Otherwise, the MAC receiver is on even though the Receive Enable bit is set to 0.
After completing these steps, the software must initialize all registers, enable the transmitter, and program the DMA (in DMA configurations) to resume the normal operation.

58.7.2 Energy Efficient Ethernet (EEE)

EEE is an operational mode that enables the IEEE 802.3 Media Access Control (MAC) sublayer along with a family of physical layers to operate in the Low-Power Idle (LPI) mode. The EEE operational mode supports the IEEE 802.3 MAC operation at 100 Mbps. The peripheral supports the IEEE 802.3az-2010 for EEE.

The LPI mode allows saving power by switching off the parts of the communication device functionality when there is no data to be transmitted and received. The systems on both sides of the link can disable some functionalities to save power during the periods of low-link utilization. The MAC controls whether the system should enter or exit the LPI mode and communicates this to the PHY.

The EEE specifies the capabilities negotiation methods that the link partners can use to determine whether EEE is supported, and then select the set of parameters that are common to both devices.

Transmit path functions

The transmit path functions include tasks that the MAC must perform to make the PHY enter the LPI state.

In the transmit path, the software must set the LPIEN bit of the LPI control and status register (ETH_MACLCSR) to indicate to the MAC to stop transmission and initiate the LPI protocol. The MAC completes the transmission in progress, generates its transmission status, and starts transmitting the LPI pattern instead of the IDLE pattern if the link status has been up continuously for a period specified in the LPI LS TIMER LST[9:0] bitfield of LPI timers control register (ETH_MACLTCR). The PHY Link Status PLS bit of the LPI control and status register (ETH_MACLCSR) indicates the link status of the PHY.

Note: The EEE feature is not supported when the MAC is configured to use the RMII.

According to the standard (IEEE 802.3az-2010), the PHY must not stop the TxCLK clock during the LPI state in the MII (10 or 100) mode.

To make the PHY enter the LPI state, the MAC performs the following tasks:

1. De-asserts TX_EN.
2. Asserts TX_ER.
3. Sets TXD[3:0] to 0x1 (for 100 Mbps)
4. Updates the status (TLPIEN bit of LPI control and status register (ETH_MACLCSR)) and generates an interrupt.

Note: The MAC maintains the same state of the TX_EN, TX_ER, and TXD signals for the entire duration during which the PHY remains in the LPI state.
To bring the PHY out of the LPI state, that is when the software resets the LPIEN bit, the MAC performs the following tasks:

1. Stops transmitting the LPI pattern and starts transmitting the IDLE pattern.
2. Starts the LPI TW TIMER:
   The MAC cannot start the transmission until the wake-up time specified for the PHY expires. The auto-negotiated wake-up interval is programmed in the TWT field of the LPI timers control register (ETH_MACLTCR).
3. Updates the LPI exit status (TLPIEX bit of the LPI control and status register (ETH_MACLCSR)) and generates an interrupt.

*Figure 805* shows the behavior of TX_EN, TX_ER, and TXD[3:0] signals during the LPI mode transitions.

**Note:** The MAC does not stop the TX_CLK clock. The application can stop this clock (as shown in *Figure 805*) if the PHY supports it and when the MAC sets the sbd_tx_clk_gating_ctrl_o signal to 1. The sbd_tx_clk_gating_ctrl_o signal is asserted after nine Tx Clock Cycles, one Pulse Synchronizer delay, and one CSR clock cycle. The assertion of the sbd_tx_clk_gating_ctrl_o signal depends on the LPITCSE bit of the LPI control and status register (ETH_MACLCSR) and can be done automatically as shown on *Figure 806*.

If RGMII Interface is selected, the Tx clock is required for transmitting the LPI pattern and so the Tx Clock cannot be gated.

If the MAC is in the Tx LPI mode and the Tx clock is stopped, the application should not write to CSR registers that are synchronized to Tx clock domain.

If the MAC is in the LPI mode and the application issues a soft reset or hard reset, the MAC transmitter comes out of the LPI mode.

*Figure 805. LPI transitions (Transmit, 100 Mbds)*
Automated entry/exit from LPI mode in transmit path

The MAC transmitter can be programmed to enter and exit LPI Idle mode automatically based on whether it is Idle for a specific period of time or has a packet to transfer. These modes are enabled and controlled by the LPI control and status register (ETH_MACLCSR).

When LPITXA and LPIEN of LPI control and status register (ETH_MACLCSR) are set, the MAC transmitter enters LPI Idle state when the MAC transmit path (including the MTL layers and DMA layers) are idle. The MAC transmitter exits the LPI Idle state and clears the LPITXEN bit as soon as any of functions in the TX path (DMA, MTL or MAC) becomes non-idle due to initiation of a packet transfer.

In addition, when LPITE is also set, the MAC transmitter enters LPI Idle state only if the Transmit path remains in idle state (no activity) for the time period indicated by the value in LPI entry timer register (ETH_MACLETR). In this mode also, the MAC transmitter exits the LPI Idle state as soon as any of the functions becomes non-idle. However, the LPIEN bit is not cleared but remains active so that reentry to LPI Idle state is possible without any software intervention when the MAC becomes idle again.

When both LPITE and LPITXA bits are cleared, the application can directly control the entry and exit of LPI Idle state by programming the LPIEN bit.

Receive path Functions

The receive path functions include the tasks that the PHY and MAC must perform when the PHY receives signals from the link partner to exit the LPI state.

In the receive path, when the PHY receives the signals from the link partner to enter into the LPI state, the PHY and MAC perform the following tasks:

1. The PHY asserts RX_ER.
2. The PHY sets RXD[3:0] to 0x1 (for 100 Mbps).
3. The PHY de-asserts RX_DV.
4. The MAC updates the RLPIEN bit of the LPI control and status register (ETH_MACLCSR) and immediately generates an interrupt.
**Note:** The PHY maintains the same state of the RX_ER, RXD, and RX_DV signals for the entire duration during which it remains in the LPI state.

If the LPI pattern is detected for a very short duration (that is, less than two cycles of Rx clock), the MAC does not enter the Rx LPI mode.

If the duration between the end of the current Rx LPI pattern and the start of the next Rx LPI pattern is very short (that is, less than two Rx clock cycles), then the MAC exits and enters again the Rx LPI mode. The MAC does not trigger the Rx LPI Exit and Entry interrupts.

When the PHY receives signals from the link partner to exit the LPI state, the PHY and MAC perform the following tasks:

1. The PHY de-asserts RX_ER and returns to a normal inter-packet state.
2. The MAC updates the RLPIEX bit of the LPI control and status register (ETH_MACLCSR) and generates an interrupt immediately. The sideband signal lpi_intr_o (synchronous to Rx clock) is also asserted.

*Figure 807* shows the behavior of RX_ER, RX_DV, and RXD[3:0] signals during the LPI mode transitions.

*Figure 807. LPI transitions (receive, 100 Mbps)*

**Note:** If the RX_CLK_stoppable bit (in the PHY register written through MDIO) is asserted when the PHY is indicating LPI to the MAC, the PHY may halt the RX_CLK at any time more than nine clock cycles after the start of the LPI state as shown in *Figure 807*.

If the MAC is in LPI mode and the application issues a soft reset or hard reset, the MAC receiver exits from LPI mode during reset. If the LPI pattern is still received after the reset is de-asserted, the MAC receiver enters again the LPI state.

If the RX clock is stopped in the RX LPI mode, the application should not write to the CSR registers that are being synchronized to the RX clock domain.

When the PHY sends the LPI pattern, if EEE feature is enabled, the MAC automatically enters the LPI state. There is no software control to prevent the MAC from entering the LPI state.
LPI timers

The transmitter maintains the LPI LS TIMER, LPI TW TIMER, and LPI AUTO ENTRY TIMER timers.

The following LPI timers are loaded with the respective values from the *LPI timers control register (ETH_MACLTCR)* and *LPI entry timer register (ETH_MACLETR)*:

- **LPI LS TIMER**
  The LPI LS TIMER counts, in milliseconds, the time expired since the link status is up. This timer is cleared every time the link goes down. It starts to increment when the link is up again and continues to increment until the value of the timer becomes equal to the terminal count. Once the terminal count is reached, the timer remains at the same value as long as the link is up. The terminal count is the value programmed in the LST[9:0] bitfield in the *LPI timers control register (ETH_MACLTCR)*. The LPI LS TIMER is 10-bit wide. The software can program up to 1023 milliseconds.

- **LPI TW TIMER**
  The LPI TW TIMER counts, in microseconds, the time expired since the de-assertion of LPI. The terminal count should be programmed in Bit[15:0] of *LPI timers control register (ETH_MACLTCR)*. The terminal count of the timer is the value of resolved Transmit TW that is the auto-negotiated time after which the MAC can resume the normal transmit operation. After exiting the LPI mode, the MAC resumes its normal operation after the TW timer reaches the terminal count. The MAC supports the LPI TW TIMER in units of microsecond. The LPI TW TIMER is 16-bit wide. Therefore, the software can program up to 65535 micro seconds.

- **LPI AUTO ENTRY TIMER**
  This timer counts in steps of eight microseconds, the time for which the MAC transmit path has to remain in idle state (no activity), before the MAC Transmitter enters the LPI IDLE state and starts transmitting the LPI pattern. This timer is enabled when LPITE bit in *LPI control and status register (ETH_MACLCSR)* is set.

LPI interrupt

The MAC generates the LPI interrupt when the Tx or Rx side enters or exits the LPI state. The interrupt sbd_intr_o is asserted when the LPI interrupt status is set. The LPI interrupt can be cleared by reading the *LPI control and status register (ETH_MACLCSR)*.

When the MAC exits the Rx LPI state, then in addition to the sbd_intr_o, the sideband signal lpi_intr_o (synchronous to Rx clock) is asserted. The lpi_intr_o signal can be used to trigger the external clock-gating circuitry to restore the application clock to the MAC. The lpi_intr_o signal, synchronous to the Rx clock domain, is provided so that the application clock can be stopped by software when the MAC is in the LPI state. It is ORed with pmr_intr_o signal (see *Section : PMT interrupt*) and tied to the EXTI peripheral (line 86).

The lpi_intr_o signal is generated in the Rx clock domain. It may not be cleared immediately after the *LPI control and status register (ETH_MACLCSR)* is read. This is because the clear signal, generated in CSR clock domain, has to cross the Rx clock domain, and then clear the interrupt source. This delay is at least four clock cycles of Rx clock and can be significant when the peripheral is operating in the 10 Mbps mode.

Programming guidelines for Energy Efficient Ethernet

For detailed guidelines on the programming guidelines, see *Section 58.9.11: Programming guidelines for Energy Efficient Ethernet (EEE)* on page 2888.
58.8 Ethernet interrupts

The Ethernet peripheral generates a single interrupt signal (eth_sbd_intr_it). This signal can be raised as a result of various events. These events are captured in status registers and interrupt enables are provided for each source of interrupt such that the interrupt signal is asserted for an event only when the corresponding interrupt enable is set.

The interrupt status and corresponding enable registers are organized in a hierarchical manner so that it is easier for software to traverse and identify the source of interrupt event quickly. When interrupt is asserted, the Interrupt status register (ETH_DMAISR) register is first level that indicates the major blocks for the interrupt event source. This register is read-only, and it contains bits corresponding to each DMA channel (TX & RX pair), the MTL, and the MAC. The software application must then read one (or more) of the following registers corresponding to the bits that are set:

- ETH_DMACSR: Channel Status (see Channel status register (ETH_DMACSR))
- ETH_MTLISR: Interrupt Status (see Interrupt status Register (ETH_MTLISR))
- ETH_MACISR: Interrupt Status (see Interrupt status register (ETH_MACISR))

58.8.1 DMA interrupts

Interrupt registers description

The ETH_DMACSR: Channel Status register (see Channel status register (ETH_DMACSR)) captures all the interrupt events of that TxDMA and RxDMA channel. The ETH_DMACIER: Channel Interrupt Enable register (see Channel interrupt enable register (ETH_DMACIER)) contains the corresponding enable bits for each of the interrupt event.

There are two groups of interrupts in the DMA channel namely Normal and Abnormal interrupts. They are indicated by Bits[15:14] of ETH_DMACSR register respectively. The normal group is for events that happen during the normal transfer of packets (TI: transmit interrupt, RI: receive interrupt, TBU: Transmit buffer unavailable) while the abnormal interrupt events are for error events.

Interrupts are not queued. If the same interrupt event occurs again before the driver responds to the previous one, no additional interrupts are generated. An interrupt is generated only once for multiple events. The driver must scan the Interrupt status register (ETH_DMAISR) for the cause of the interrupt and clear the source in the respective Status register. The interrupt is cleared only when all the bits of Interrupt status register (ETH_DMAISR) are cleared.

Periodic scheduling of Transmit and Receive Interrupt

It is not preferable to generate interrupts for every packet transferred by DMA (RI and TI) for system throughput performance reasons. The Ethernet peripheral gives the flexibility to schedule the interrupt at regular intervals using two methods:

1. Set Interrupt on Completion bit in Transmit descriptor (TDES2[31] in Table 560: TDES2 normal descriptor (read format)) once for every “required” number of packets to be transmitted.

2. Similarly, set the IOC (RDES3[30] in Table 573: RDES3 normal descriptor (read format)) bit only at some specific intervals of Receive descriptors. This way, whenever a received packet transfer to system memory is complete and any of the descriptors used for that packet transfer has the IOC bit set, only then the RI event is generated.
In addition to above, an interrupt timer (ETH_DMACRXIWTR: Channel Rx Interrupt Watchdog Timer) is given for flexible control and periodic scheduling of Receive Interrupt. When this interrupt timer is programmed with a nonzero value, it gets activated as soon as the Rx DMA completes a transfer of a received packet to system memory without asserting the Receive Interrupt because the corresponding interrupt of completion IOC bit (RDES3[30] in Table 573: RDES3 normal descriptor (read format)) is not set. When this timer runs out as per the programmed value, RI bit is set and the interrupt is asserted if the corresponding RIE is enabled in ETH_DMACIER register (see Channel interrupt enable register (ETH_DMACIER)). The timer is stopped and cleared before it expires, if the RI is set for a packet transfer whose descriptor’s IOC was set. The timer is reactivated automatically after the next packet transfer is complete without the RI event being generated.

**Channel transfer complete interrupt**

The Transmit Transfer complete interrupt (TI) and Receive Transfer complete interrupt (RI) is reflected in the Channel Status register (Channel status register (ETH_DMACSR)). The TI bit is set whenever the Tx DMA channel closes the descriptor in which the IOC bit is set (Interrupt On Completion - TDES2[31]). Similarly, the RI bit is set whenever the Rx DMA channel closes the descriptor with the LD bit set and, in any of the descriptors used for transferring that packet, IOC bit is set (Interrupt Enable on completion - RDES3[30]).

The interrupt signal is asserted for the Transfer complete interrupts only when the corresponding interrupts are enabled in the channel interrupt enable register (Channel interrupt enable register (ETH_DMACIER)).

The behavior of the RI/TI interrupts changes depending on the settings of INTM field (bits[17:16]) in the ETH_DMAMR register (DMA mode register (ETH_DMAMR)). Table 557 explains the behavior of the Transfer Complete interrupt.

**Table 557. Transfer complete interrupt behavior**

<table>
<thead>
<tr>
<th>Interrupt Mode</th>
<th>Behavior of TI/RI and interrupt signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>INTM=0</td>
<td>The TI/RI status signals are set whenever the Transfer complete event is detected. These bits are cleared whenever the software driver writes 1 to these bits. The interrupt signal is asserted whenever the corresponding interrupts are also enabled in ETH_DMACIER register.</td>
</tr>
<tr>
<td>INTM=1</td>
<td>The TI/RI is set as explained above. However, the interrupt is not asserted for any RI/TI event.</td>
</tr>
<tr>
<td>INTM=2</td>
<td>The RI/TI status bits are set whenever the Transfer Complete event is detected and are reset whenever software driver clears them by writing 1. However, if another Transfer complete event is detected before it is cleared (serviced) by the software, then these status bits are automatically set again. However, the interrupt is not generated based on TI/RI.</td>
</tr>
</tbody>
</table>

**58.8.2 MTL interrupts**

MTL interrupt events are combined with the events in the DMA to generate the interrupt signal.

*Interrupt status Register (ETH_MTLISR)* reports the queue number responsible for the event. ETH_MTLQICSR: Queue Interrupt Control Status must be read for event description.
The MTL interrupts are enabled by default. Each event can be prevented from asserting the interrupt by setting the corresponding mask bits in the *Interrupt status Register (ETH_MTLISR)* register.

MTL interrupt signal is driven by one of these events:
- Receive Queue Overflow Interrupt
- Transmit Queue Underflow

### 58.8.3 MAC Interrupts

MAC interrupt events are combined with the events in the DMA to generate the interrupt signal.

The MAC interrupts are of level type, that is, the interrupt remains asserted (high) until it is cleared by the application or software.

The *Interrupt status register (ETH_MACISR)* describes the events that can cause an interrupt from the MAC. The MAC interrupts are enabled by default. Each event can be prevented from asserting the interrupt by setting the corresponding mask bits in the *Interrupt status register (ETH_MACISR)*.

The interrupt register bits only indicate the block from which the event is reported. You must read the corresponding status registers and other registers to clear the interrupt.

MAC interrupt signal is driven by one of these events:
- Receive Status Interrupt
- Transmit Status Interrupt
- Timestamp Interrupt Status
- MMC Interrupt Status
  - MMC Receive Checksum Offload Interrupt Status
  - MMC Transmit Interrupt Status
  - MMC Receive Interrupt Status
- LPI Interrupt Status
- PMT Interrupt Status
- PHY Interrupt

*Note:* Two sidebands signals are generated together with LPI and PMT interrupts: lpi_intr_o and pmt_intr_o. They are used for wake-up event detection at EXTI level.
Ethernet (ETH): media access control (MAC) with DMA controller

58.9 Ethernet programming model

This chapter provides the instructions for initializing the DMA or MAC registers in the proper sequence. It contains the following sections:

- DMA initialization (see Section 58.9.1)
- MTL initialization (see Section 58.9.2)
- MAC initialization (see Section 58.9.3)
- Performing Normal Receive and Transmit Operation (see Section 58.9.4)
- Stopping and Starting Transmission (see Section 58.9.5)
- Programming Guidelines for MII Link State Transitions (see Section 58.9.8)
- Programming Guidelines for IEEE 1588 Timestamping (see Section 58.9.9)
- Programming Guidelines for Energy Efficient Ethernet (see Section 58.9.11)
- Programming Guidelines for flexible pulse-per-second (PPS) output (see Section 58.9.12)
- Programming Guidelines for TSO (see Section 58.9.13)
- Programming Guidelines for VLAN filtering on Receive (see Section 58.9.14)

58.9.1 DMA initialization

Complete the following steps to initialize the DMA:

1. Provide a software reset to reset all MAC internal registers and logic (bit 0 of DMA mode register (ETH_DMAMR)).

2. Wait for the completion of the reset process (poll bit 0 of the DMA mode register (ETH_DMAMR), which is cleared when the reset operation is completed).

3. Program the following fields to initialize the System bus mode register (ETH_DMASBMR):
   a) AAL
   b) Fixed burst or undefined burst
   c) Burst mode values in case of AHB bus interface.

4. Create a transmit and a receive descriptor list. In addition, ensure that the receive descriptors are owned by the DMA (set bit 31 of TDES3/RDES3 descriptor). For more information on descriptors, refer to Section 58.10: Descriptors.

   Note: Descriptor address from start to end of the ring should not cross the 4GB boundary.

5. Program ETH_DMACTXRLR and ETH_DMACRXRLR registers (see Channel Tx descriptor ring length register (ETH_DMACTXRLR) and Channel Rx descriptor ring length register (ETH_DMACRXRLR)). The programmed ring length must be at least 4.

6. Initialize receive and transmit descriptor list address with the base address of transmit and receive descriptor (Channel Tx descriptor list address register (ETH_DMACTXDLAR), Channel Rx descriptor list address register (ETH_DMACRXDLAR)). In addition, program the transmit and receive tail pointer registers that inform the DMA about the available descriptors (see Channel Tx descriptor tail pointer register (ETH_DMACTXDTPR) and Channel Rx descriptor tail pointer register (ETH_DMACRXDTPR)).

7. Program ETH_DMACCR, ETH_DMACTXCR and ETH_DMACRXCR registers (see Channel control register (ETH_DMACCR), Channel transmit control register (ETH_DMACTXCR) and Channel receive control register (ETH_DMACRXCR)) to
configure the parameters such as the maximum burst-length (PBL) initiated by the DMA, descriptor skip lengths, OSP for TxDMA, RBSZ[13:0] for RxDMA, and so on.
8. Enable the interrupts by programming the ETH_DMACIER register (see Channel interrupt enable register (ETH_DMACIER)).
9. Start the Receive and Transmit DMAs by setting SR (bit 0) of Channel receive control register (ETH_DMACRXCR) and ST (bit 0) of the ETH_DMACTXCR (see Channel transmit control register (ETH_DMACTXCR)).

58.9.2 MTL initialization

Complete the following steps to initialize the MTL registers:
1. Program the following fields to initialize the operating mode in Tx queue operating mode Register (ETH_MTLTXQOMR).
   a) Transmit Store And Forward (TSF) or Transmit Threshold Control (TTC) if the Threshold mode is used.
   b) Transmit Queue Enable (TXQEN) to value 2'b10 to enable Transmit Queue 0.
   c) Transmit Queue Size (TQS).
2. Program the following fields to initialize the operating mode in the ETH_MTLRXQOMR register (see Rx queue operating mode register (ETH_MTLRXQOMR)):
   a) Receive Store and Forward (RSF) or RTC if Threshold mode is used.
   b) Flow Control Activation and De-activation thresholds for MTL Receive FIFO (RFA and RFD).
   c) Error Packet and undersized good Packet forwarding enable (FEP and FUP).
   d) Receive Queue Size (RQS).

58.9.3 MAC initialization

The MAC configuration registers establish the operating mode of the MAC. If possible, these registers must be initialized before initializing the DMA. The following MAC Initialization operations can also be performed after DMA initialization. If the MAC initialization is complete before the DMA is configured, enable the MAC receiver (last step in the following sequence) only after the DMA is active. Otherwise, received frames fill the Rx FIFO and overflow.
1. Provide the MAC address registers: MAC Address x low register (ETH_MACAxLR), MAC Address 0 high register (ETH_MACAOHR) and MAC Address x high register (ETH_MACAxHR).
2. Program the following fields to set the appropriate filters for the incoming frames in the Packet filtering control register (ETH_MACPFR):
   a) Receive All.
   b) Promiscuous mode.
   c) Hash or Perfect Filter.
   d) Unicast, multicast, broadcast, and control frames filter settings.
3. Program the following fields for proper flow control in the Tx Queue flow control register (ETH_MACQTXFCR):
   a) Pause time and other Pause frame control bits.
   b) Transmit Flow control bits.
   c) Flow Control Busy.
4. Program the **Interrupt enable register (ETH_MACIER)** as required, if it is applicable for your configuration.

5. Program the appropriate fields in the **Operating mode configuration register (ETH_MACCR)** register. For example, Inter-packet gap while transmission and jabber disable.

6. Set bit 0 and 1 in **Operating mode configuration register (ETH_MACCR)** register to start the MAC transmitter and receiver.

To support Jumbo Transmit/Receive packets, follow these steps:

- In the **Operating mode configuration register (ETH_MACCR)**
  a) Set JE bit to 1.
  b) Set JD and WD bits to 0 to avoid giant packet error reporting.
  c) Set GPSLCE bit to 1
  d) Set GPSL bitfield of the **Extended operating mode configuration register (ETH_MACECR)** to a value > 9026

To support Transmit/Receive packets, up to 16K, follow these steps:

- In the **Operating mode configuration register (ETH_MACCR)**
  a) Set JD and WD bits to 1 to avoid giant packet error reporting.
  b) Set GPSLCE bit to 1.
  c) Set GPSL bitfield of the **Extended operating mode configuration register (ETH_MACECR)** to 16383.

### 58.9.4 Performing normal receive and transmit operation

For normal operation, complete the following steps:

1. For normal transmit and receive interrupts, read the interrupt status. Then, poll the descriptor by reading the status of the descriptor owned by the Host (either transmit or receive).

2. Set the descriptors to appropriate values. Make sure that transmit and receive descriptors are owned by the DMA to resume the transmission and reception of data.

3. If the descriptors are not owned by the DMA (or no descriptor is available), the DMA goes into Suspend state. The transmission or reception can be resumed by freeing the descriptors and writing the ETH_DMACTXDTPR (see **Channel Tx descriptor tail pointer register (ETH_DMACCTXDTPR)**) and ETH_DMACRXDTPR (see **Channel Rx descriptor tail pointer register (ETH_DMACRXDTPR)**).

4. In debug mode, the values of the current host transmitter or receiver descriptor address can be read in ETH_DMACCATXDR and ETH_DMACCARXDR registers (see **Channel current application transmit descriptor register (ETH_DMACCATXDR)** and **Channel current application receive descriptor register (ETH_DMACCARXDR)**).

5. In debug mode, the values of the current host transmit buffer address pointer and receive buffer address pointer can be read in ETH_DMACCATXDR and ETH_DMACCARXDR registers (see **Channel current application transmit descriptor register (ETH_DMACCATXDR)** and **Channel current application receive descriptor register (ETH_DMACCARXDR)**).
58.9.5 Stopping and starting transmission

Complete the following steps to pause the transmission for some time:

1. Disable the Transmit DMA (if applicable) by clearing Bit 0 (ST) of ETH_DMACTXCR register (see Channel transmit control register (ETH_DMACTXCR)).
2. Wait for any previous frame transmissions to complete. You can check this by reading the appropriate bits of Tx queue debug register (ETH_MTLTXQDR) (TRCSTS[1:0] is not 01 and TXQSTS = 0).
3. Disable the MAC transmitter and MAC receiver by clearing RE and TE bits of the Operating mode configuration register (ETH_MACCR). Register.
4. Disable the Receive DMA (if applicable), after making sure that the data in the Rx FIFO is transferred to the system memory (by reading the appropriate bits of Tx queue debug register (ETH_MTLTXQDR), PRXQ=0 and RXQSTS[1:0] = 0).
5. Make sure that both Tx queue and Rx queue are empty (TXQSTS is 0 in Tx queue debug register (ETH_MTLTXQDR) and RXQSTS[1:0] is set to 00).
6. To restart the operation, first start the DMAs, and then enable the MAC Transmitter and Receiver.

Note: Do not change the configuration (such as duplex mode, speed, port, or loopback) when the MAC is actively transmitting or receiving. These parameters are changed by software only when the MAC transmitter and receiver are not active. Similarly, do not change the DMA-related configuration when Transmit and Receive DMA are active.

58.9.6 Programming guidelines for switching to new descriptor list in RxDMA

Switching to a new descriptor list is different in the Rx DMA compared to the Tx DMA. Switching to a new descriptor list is permitted when the RxDMA is in Suspend state, as explained below:

- Generally, RxDMA prepares the descriptors in advance.
- If the RxDMA goes to Suspend state due to descriptors not being available, a major failure occurs (software is not able to free the filled-up descriptors/buffers). If this issue is not rectified immediately, frames are lost because of an RxFIFO overflow. Therefore, the software is allowed to create a new descriptor list and program the RxDMA to start using it immediately, without going into Stop state.

58.9.7 Programming guidelines for switching the AHB clock frequency

To dynamically change the AHB clock frequency (without applying soft reset or hard reset), follow these steps:

1. Disable the Transmit DMA (if applicable) and wait for any previous frame transmissions to complete. When the frame transmissions is complete, the Tx FIFO becomes empty and the Tx DMA enters Stop state. The Tx FIFO status is given in the Tx queue debug
2. Disable the MAC transmitter and the MAC receiver by clearing the appropriate bits in Operating mode configuration register (ETH_MACCR).

3. Disable the Receive DMA (if applicable) after making sure that the data in the Rx FIFO is transferred to the system memory. The Rx FIFO empty status is given in Rx queue debug register (ETH_MTLRXQDR).

4. Ensure that the application does not perform any register read or write operation.

5. Change the frequency of the AHB clock.

6. Enable the MAC Transmitter or the MAC Receiver and the Transmit or Receive DMA. These steps ensure that no valid data is present in the Tx FIFO or Rx FIFO at the time of clock frequency switching and prevent any data corruption.

58.9.8 Programming guidelines for MII link state transitions

Transmit and Receive clocks are running when the link is down

Complete the following steps when the link is down while the Transmit and Receive clocks are running:

1. Disable the Transmit DMA (if applicable) by clearing bit 0 (ST) of Channel control register (ETH_DMACCR).

2. Disable the MAC receiver by clearing RE bit of Operating mode configuration register (ETH_MACCR).

3. Wait for any previous frame transmissions to complete. You can check this by reading the appropriate bits of Tx queue debug register (ETH_MTLTXQDR) (TRCSTS[1:0] is not 01).

   or

   Flush the Tx FIFO for faster empty operation.

4. Disable the MAC transmitter by clearing TE bit of the Operating mode configuration register (ETH_MACCR) Register.

5. Make sure that both Tx and Rx queues are empty (TXQSTS is set to 0 in Tx queue debug register (ETH_MTLTXQDR) and RXQSTS[1:0] to 00 in Rx queue debug register (ETH_MTLRXQDR)).

6. After the link is up, read the PHY registers to identify the latest configuration and program the MAC registers accordingly.

7. Restart the operation by starting the Tx DMA. Then enable the MAC Transmitter and Receiver.

   The Rx DMA does not need to be enabled: since the Receiver is disabled, there are no data in the Rx FIFO.
Transmit and Receive clocks are stopped when the link is down

Complete the following steps when the link is down and the Transmit and Receive clocks are stopped:

1. Disable the MAC Transmitter and Receiver by clearing RE and TE bits in the Operating mode configuration register (ETH_MACCR). This does not take immediate effect as the clocks are absent.
2. Wait till the link is up and the clocks are restored.
3. Wait until the transfer of any partial frame is complete if any was ongoing when the Transmit/Receive clock is stopped. This can be checked by reading the Debug register (ETH_MACDR) (all bits should be set to 0). Some old packets may still remain in the TXFIFO as the MAC Transmitter is stopped.
4. Read the PHY registers to identify the latest operating mode and program the MAC registers accordingly.
5. Restart the MAC Transmitter and Receiver by setting RE and TE bits.

58.9.9 Programming guidelines for IEEE 1588 timestamping

Initializing the System time generation

The timestamp feature can be enabled by setting bit 0 of the Timestamp control Register (ETH_MACTSCR). However, it is essential that the timestamp counter is initialized after this bit is set. Complete the following steps to perform the peripheral initialization:

1. Mask the Timestamp Trigger interrupt by clearing bit 12 of Interrupt enable register (ETH_MACIER).
2. Set bit 0 of Timestamp control Register (ETH_MACTSCR) to enable timestamping.
3. Program Subsecond increment register (ETH_MACSSIR) based on the PTP clock frequency.
4. If you use the Fine Correction method, program Timestamp addend register (ETH_MACTSAR) and set bit 5 of Timestamp control Register (ETH_MACTSCR).
5. Poll the Timestamp control Register (ETH_MACTSCR) until bit 5 is cleared.
6. Program bit 1 of Timestamp control Register (ETH_MACTSCR) to select the Fine Update method (if required).
7. Program System time seconds update register (ETH_MACSTSUR) and System time nanoseconds update register (ETH_MACSTNUR) with the appropriate time value.
8. Set bit 2 in Timestamp control Register (ETH_MACTSCR).

The timestamp counter starts as soon as it is initialized with the value written in the timestamp update registers. If one-step timestamping is required:

a) Enable one-step timestamping by programming bit 27 of the TDES3 Context Descriptor.

b) Program Timestamp Ingress asymmetric correction register (ETH_MACTSIACR) to update the correction field in PDelay_Req PTP messages.

9. Enable the MAC receiver and transmitter for proper timestamping.

Note: If timestamp operation is disabled by clearing bit 0 of Timestamp control Register (ETH_MACTSCR), repeat all these steps to restart the timestamp operation.
System time correction

To synchronize or update the system time in one shot (coarse correction method), complete the following steps:

1. Set the offset (positive or negative) in the timestamp update registers (System time seconds update register (ETH_MACSTSUR) and System time nanoseconds update register (ETH_MACSTNUR)).
2. Set bit 3 (TSUPDT) of the Timestamp control Register (ETH_MACTSCR).
   The value in the timestamp update registers is added to or subtracted from the system time when the TSUPDT bit is cleared.

To synchronize or update the system time to reduce system-time jitter (fine correction method), complete the following steps:

1. With the help of the algorithm described in Section : System time register module, calculate at which rate you intend to increment or decrement the system time.
2. Update the Timestamp addend register (ETH_MACTSAR) with the new value and set bit 5 of the Timestamp control Register (ETH_MACTSCR) Register.
3. Wait for the time during which you want the new value of the Addend register to be active. This can be done by enabling the Timestamp Trigger interrupt after the system time reaches the target value.
4. Program the required target time in PPS target time seconds register (ETH_MACPPSTTSR) and PPS target time nanoseconds register (ETH_MACPPSTTNR).
5. Enable the Timestamp interrupt in bit 12 of Interrupt enable register (ETH_MACIER).
6. Set bit 4 in Register Timestamp control Register (ETH_MACTSCR).
7. When this trigger generates an interrupt, read Interrupt status register (ETH_MACISR).
8. Reprogram Timestamp addend register (ETH_MACTSAR) with the old value and set bit 5 again.

58.9.10 Programming guidelines for PTP offload feature

Programming guidelines to enable automatic periodic generation of PTP sync messages

Follow these steps to enable automatic periodic generation of PTP sync messages:

1. Program SNAPTYPSEL, TSMSTRENA, and TSEVNTENA fields of Timestamp control Register (ETH_MACTSCR) to 0, 1, and 1 respectively, to configure the node as Ordinary or Boundary Master (1, 1, and 1 for Transparent Master).
2. Program the PTOEN bit and DN field of PTP Offload control register (ETH_MACPOCR) to enable PTP Offload feature and domain number to send in egress PTP Sync message.
3. Program the ASYNCEN bit of PTP Offload control register (ETH_MACPOCR) to enable periodic generation of PTP Sync messages.
4. Program the 80-bit Source Port Identity in PTP Source Port Identity 0 Register (ETH_MACSPI0R), PTP Source port identity 1 register (ETH_MACSPI1R) and PTP
Source port identity 2 register (ETH_MACSPI2R) to send in egress PTP Sync message.

5. Program the LSI field of Log message interval register (ETH_MACLMIR) to program the periodicity of the PTP Sync messages.

For example, a value of 1 corresponds to $2^1$ which translates to PTP Sync message every 2 seconds, and a value of 0xFF (twos complement of -1) corresponds to $2^{-1}$ which translates to PTP Sync message every 0.536 seconds.

6. Program the TSIE bit of Interrupt enable register (ETH_MACIER) to enable generation of Timestamp interrupt.

7. Wait for sbd_intr_o interrupt generated by setting TXTSSIS bit in Timestamp status register (ETH_MACTSSR). It indicates that the timestamp for PTP Sync message is captured in Tx timestamp status seconds register (ETH_MACTXTSSSR) and Tx timestamp status nanoseconds register (ETH_MACTXTSSNR).

Programming guidelines to enable periodic generation of PTP Pdelay_Req messages

Follow these steps to enable automatic periodic generation of PTP Pdelay_Req messages

1. Program SNAPTYPSEL, TSMSTRENA and TSEVNTENA fields of Timestamp control Register (ETH_MACTSCR) to 1, 0, and 1 respectively to configure the node as Transparent Slave (1, 1, and 1 for Transparent Master OR 3, X, and X for Peer-to-Peer Transparent).

2. Program the PTOEN bit and DN field of PTP Offload control register (ETH_MACPOCR) to enable PTP Offload feature and domain number to send in egress PTP Pdelay_Req message.

3. Program the APDREQEN bit of PTP Offload control register (ETH_MACPOCR) to enable periodic generation of PTP Pdelay_Req messages.

4. Program the 80-bit Source Port Identity in PTP Source Port Identity 0 Register (ETH_MACSPI0R), PTP Source port identity 1 register (ETH_MACSPI1R) and PTP Source port identity 2 register (ETH_MACSPI2R) to send in egress PTP Pdelay_Req message.

5. Program the LMPDRI field of Log message interval register (ETH_MACLMIR) to program the periodicity of the PTP Pdelay_Req messages.

For example, a value of 1 corresponds to $2^1$ which translates to PTP Pdelay_Req message every 2 seconds, and a value of 0xFF (twos complement of -1) corresponds to $2^{-1}$ which translates to PTP Pdelay_Req message every 0.536 seconds.

6. Program the TSIE bit of Interrupt enable register (ETH_MACIER) to enable generation of Timestamp interrupt.

7. Wait for sbd_intr_o interrupt generated by setting TXTSSIS bit in Timestamp status register (ETH_MACTSSR). It indicates that the timestamp for PTP Sync message is captured in Tx timestamp status seconds register (ETH_MACTXTSSSR) and Tx timestamp status nanoseconds register (ETH_MACTXTSSNR).

Programming guidelines to enable the generation of PTP response messages for Ordinary or Boundary Master mode

Follow these steps to enable the generation of PTP response messages for Ordinary or Boundary Master mode (Periodic PTP Sync messages generated and PTP Delay_Resp message generated in response to PTP Delay_Req message):
1. Program SNAPTYPESEL, TSMSTRENA and TSEVNTENA fields of Timestamp control Register (ETH_MACTSCR) to 0, 1, and 1 respectively.

2. Program the PTOEN bit and DN field of PTP Offload control register (ETH_MACPOCR) to enable PTP Offload feature and domain number to match with ingress PTP Delay_Req message and send in egress PTP Delay_Resp message.

3. Program the 80-bit Source Port Identity in PTP Source Port Identity 0 Register (ETH_MACSPI0R), PTP Source port identity 1 register (ETH_MACSPI1R) and PTP Source port identity 2 register (ETH_MACSPI2R) to match with ingress PTP Delay_Req message and send in egress PTP Delay_Resp message.

4. Program the DRSYNCR and LSI fields in Log message interval register (ETH_MACLMIR). The sum of both fields is updated in logMinDelayReqInterval field of PTP Delay_Resp message.

Programming guidelines to enable the generation of PTP response messages for Ordinary or Boundary Slave mode

Follow these steps to enable generation of PTP response messages for Ordinary or Boundary Slave mode (PTP Delay_Req message generated in response to PTP Sync message):

1. Program SNAPTYPESEL, TSMSTRENA and TSEVNTENA fields of Timestamp control Register (ETH_MACTSCR) to 0, 0, and 1 respectively.

2. Program the PTOEN bit and DN field of PTP Offload control register (ETH_MACPOCR) to enable PTP Offload feature and domain Number to match with ingress PTP Sync message and send in egress PTP Delay_Req message.

3. Program the 80-bit Source Port Identity in PTP Source Port Identity 0 Register (ETH_MACSPI0R), PTP Source port identity 1 register (ETH_MACSPI1R) and PTP Source port identity 2 register (ETH_MACSPI2R) to match with ingress PTP Sync message and send in egress PTP Delay_Req message.

4. Program the DRSYNCR field in Log message interval register (ETH_MACLMIR) to indicate one PTP Delay_Req message is generated in response to how many received PTP Sync messages.

Programming guidelines to enable the generation of PTP response messages for Transparent Slave mode

Follow these steps to enable generation of PTP response messages for Transparent Slave mode (PTP Delay_Req message generated in response to PTP Sync message, PTP Pdelay_Resp message generated in response to PTP Pdelay_Req message and Periodic PTP Pdelay_Req messages generated)

1. Program SNAPTYPESEL, TSMSTRENA and TSEVNTENA fields of Timestamp control Register (ETH_MACTSCR) to 1, 0, and 1 respectively.

2. Program the PTOEN bit and DN field of PTP Offload control register (ETH_MACPOCR) to enable PTP Offload feature and domain Number to match with ingress PTP Sync or Pdelay_Req message and send in egress PTP Delay_Req or Pdelay_Res or Pdelay_Req message.

3. Program the 80-bit Source Port Identity in PTP Source Port Identity 0 Register (ETH_MACSPI0R), PTP Source port identity 1 register (ETH_MACSPI1R) and PTP Source port identity 2 register (ETH_MACSPI2R) to match with ingress PTP Sync or
Pdelay_Req message and send in egress PTP Delay_Req or Pdelay_Resp or Pdelay_Req message.

4. Program the DRSYNCR and LMPDRI fields in Log message interval register \( \text{ETH\_MACLMIR} \) to indicate one PTP Delay_Req message is generated in response to how many received PTP Sync messages and periodicity of the PTP Pdelay_Req messages.

5. Program the TSIE bit of Interrupt enable register \( \text{ETH\_MACIER} \) to enable generation of Timestamp interrupt.

6. Wait for sbd_intr_o interrupt generated by setting TXTSSIS bit in Timestamp status register \( \text{ETH\_MACTSSR} \). It indicates that the timestamp for PTP Sync message is captured in Tx timestamp status seconds register \( \text{ETH\_MACTXTSSSR} \) and Tx timestamp status nanoseconds register \( \text{ETH\_MACTXTSSNR} \) for egress PTP Pdelay_Req and Pdelay_Resp messages.

**Programming guidelines to enable the generation of PTP response messages for Transparent Master mode**

Follow these steps to enable generation of PTP response messages for Transparent Master mode (PTP Delay_Resp message generated in response to PTP Delay_Req message, PTP Pdelay_Resp message generated in response to PTP Pdelay_Req message and Periodic PTP Pdelay_Req or Sync messages generated):

1. Program SNAPTYPSEL, TSMSTRENA and TSEVNTENA fields of Timestamp control Register \( \text{ETH\_MACTSCR} \) to 1, 1, and 1 respectively.

2. Program the PTOEN bit and DN field of PTP Offload control register \( \text{ETH\_MACPOCR} \) to enable PTP Offload feature and domain number to match with ingress PTP Delay_Req or Pdelay_Req message and send in egress PTP Delay_Resp or Pdelay_Resp or Pdelay_Req or Sync message.

3. Program the 80-bit Source Port Identity in PTP Source Port Identity 0 Register \( \text{ETH\_MACSPI0R} \), PTP Source port identity 1 register \( \text{ETH\_MACSPI1R} \) and PTP Source port identity 2 register \( \text{ETH\_MACSPI2R} \) to match with ingress PTP Delay_Req or Pdelay_Req message and send in egress PTP Delay_Resp or Pdelay_Resp or Pdelay_Req or Sync message.

4. Program the DRSYNCR, LSI and LMPDRI fields in Log message interval register \( \text{ETH\_MACLMIR} \), the sum of DRSYNCR and LSI is updated in logMinDelayReqInterval field of PTP Delay_Resp message and periodicity of the PTP Sync or Pdelay_Req messages.

5. Program the TSIE bit of Interrupt enable register \( \text{ETH\_MACIER} \) to enable generation of Timestamp interrupt.

6. Wait for sbd_intr_o interrupt generated by setting TXTSSIS bit in Timestamp status register \( \text{ETH\_MACTSSR} \). It indicates that the timestamp for PTP Sync message is captured in Tx timestamp status seconds register \( \text{ETH\_MACTXTSSSR} \) and Tx timestamp status nanoseconds register \( \text{ETH\_MACTXTSSNR} \) for egress PTP Sync, Pdelay_Req and Pdelay_Resp messages.

**Programming guidelines to enable the generation of PTP response messages for Peer-to-Peer Transparent mode**

Follow these steps to enable generation of PTP response messages for Peer-to-Peer Transparent mode (PTP Pdelay_Resp message generated in response to PTP Pdelay_Req message and Periodic PTP Pdelay_Req messages generated):
1. Program the SNAPTYPESEL, TSMSTRENA and TSEVNTENA fields of Timestamp control Register (ETH_MACTSCR) to 3, X, and X respectively.

2. Program the PTOEN bit and DN field of PTP Offload control register (ETH_MACPOCR) to enable PTP Offload feature and domain Number to match with ingress PTP Pdelay_Req message and send in egress PTP Pdelay_Resp message.

3. Program the 80-bit Source Port Identity in PTP Source Port Identity 0 Register (ETH_MACSPI0R), PTP Source port identity 1 register (ETH_MACSPI1R) and PTP Source port identity 2 register (ETH_MACSPI2R) to match with ingress PTP Pdelay_Req message and send in egress PTP Pdelay_Resp message.

4. Program the LMPDRI field in Log message interval register (ETH_MACLMIR) to indicate periodicity of the PTP Pdelay_Req messages

5. Program the TSIE bit of Interrupt enable register (ETH_MACIER) to enable generation of Timestamp interrupt

6. Wait for sbd_intr_o interrupt generated by setting TXTSSIS bit in Timestamp status register (ETH_MACTSSR). It indicates that the timestamp for PTP Sync message is captured in Tx timestamp status seconds register (ETH_MACTXTSSSR) and Tx timestamp status nanoseconds register (ETH_MACTXTSSNR) for egress PTP Pdelay_Req and Pdelay_Resp messages.

58.9.11 Programming guidelines for Energy Efficient Ethernet (EEE)

Entering and exiting Tx LPI mode

EEE enables the IEEE 802.3 Media Access Control (MAC) sublayer along with a family of physical layers to operate in the Low-power idle (LPI) mode. In the Transmit path, the software must set the LPIEN bit of the LPI control and status register (ETH_MACLCSR) to indicate to the MAC to stop transmission and initiate the LPI protocol.

Complete the following steps during MAC initialization:

1. Read the PHY register through the MDIO interface and check if the remote end has the EEE capability. Then negotiate the timer values.

2. Program the PHY registers through the MDIO interface (including the RX_CLK_stoppable bit that indicates to the PHY whether to stop Rx clock in LPI mode or not).

3. Program bits 25 to 16 and bits 15 to 0 in LPI timers control register (ETH_MACLTCR).

4. Read the PHY link status by using the MDIO interface and update bit 17 of LPI control and status register (ETH_MACLCSR).

   Update LPI control and status register (ETH_MACLCSR) accordingly. This update should be done whenever the link status in the PHY chip changes.

5. Program One-microsecond-tick counter register (ETH_MAC1USTCR) as per the frequency of the clock used for accessing the CSR slave port.

6. Program the LPIET bit in the LPI entry timer register (ETH_MACLETR) with the IDLE time for which the MAC should wait before entering the LPI state on its own.
7. Set LPITE and LPITXA (bits 20 to 19) of LPI control and status register (ETH_MACLCSR) to enable LPI auto-entry and MAC auto-exit from LPI state.

8. Set bit 16 of LPI control and status register (ETH_MACLCSR) to put the MAC transmitter in LPI state.

The MAC enters the LPI state when all scheduled packets are completed. It remains IDLE for the time indicated by LPIET bits. It sets the TLPIEN (bit 0) after entering LPI state.

9. When a packet transmission is scheduled (when the TxDMA exits IDLE state or when a packet is presented at ATI or MTI interface), the MAC Transmitter automatically exits LPI state. It waits for TWT time before setting the TLPIEX interrupt status bit and then resume the packet transmission.

10. The MAC Transmitter enters again LPI state if it remains IDLE for LPIET time. It then sets the TLPIEX bit and the entry-exit cycle continues.

11. Reset LPIEN bit if the application needs to override the auto-entry/exit modes and directly exit the MAC Transmitter from LPI state.

Note: To make sure the MAC enters the LPI state only after the transmission of all the queued frames in the Tx FIFO is complete, set LPITXA bit in LPI control and status register (ETH_MACLCSR).

To switch off the CSR clock or power to the rest of the system during the LPI state, wait for the TLPIEN interrupt of LPI control and status register (ETH_MACLCSR) to be generated. Restore the clocks before performing step 6 when you want to come out of the LPI state.

Gating Off the CSR Clock in the LPI mode

You can gate off the CSR clock to save the power when the MAC is in the Low-Power Idle (LPI) mode.

Gating off the CSR clock in the Rx LPI mode

The following operations are performed when the MAC receives the LPI pattern from the PHY:

1. The MAC RX enters the LPI mode and the Rx LPI entry interrupt status (RLPIEN interrupt of LPI control and status register (ETH_MACLCSR)) is set.

2. The interrupt pin (sbd_intr_o) is asserted. The sbd_intr_o interrupt is cleared when the host reads the LPI control and status register (ETH_MACLCSR).

After the sbd_intr_o interrupt is asserted and the MAC Tx is also in the LPI mode, the CSR clock can be gated off. If the MAC TX is not in LPI mode when the CSR clock is gated off, the events on the MAC transmitter do not get reported or updated in the CSR. To restore the CSR clock, wait for the LPI exit indication from the PHY after which the MAC asserts the LPI exit interrupt on lpi_intr_o (synchronous to clk_rx_i). The lpi_intr_o interrupt is cleared when LPI control and status register (ETH_MACLCSR) is read.

Gating off the CSR clock in the Tx LPI mode

The following operations are performed when bit 16 (LPIEN) of LPI control and status register (ETH_MACLCSR) is set:

1. The Transmit LPI Entry interrupt (TLPIEN bit of LPI control and status register (ETH_MACLCSR)) is set.

2. The interrupt pin (sbd_intr_o) is asserted. The sbd_intr_o interrupt is cleared when the host reads the LPI control and status register (ETH_MACLCSR).
After the sbd_intr_o interrupt is asserted and the MAC RX is also in the LPI mode, the CSR clock can be gated off. If the MAC RX is not in LPI mode when the CSR clock is gated off, the events on the MAC receiver do not get reported or updated in the CSR. To restore the CSR clock, switch on the CSR clock when the MAC has exited TX LPI mode. After the CSR clock is resumed, reset bit 16 (LPIEN) of LPI control and status register (ETH_MACLCSR) to exit the MAC from LPI mode.

58.9.12 Programming guidelines for flexible pulse-per-second (PPS) output

Generating a single pulse on PPS

To generate a single pulse on PPS:

1. Program TRGTMODSEL[1:0] bit to 11 or 10 (for interrupt) in PPS control register (ETH_MACPPSCR). This instructs the MAC to use the Target Time registers (PPS target time seconds register (ETH_MACPPSTTSR) and PPS target time nanoseconds register (ETH_MACPPSTTNR)) as start time of PPS signal output.

2. Program the start time value in the Target Time registers (register PPS target time seconds register (ETH_MACPPSTTSR) and PPS target time nanoseconds register (ETH_MACPPSTTNR)).

3. Program the width of the PPS signal output in PPS width register (ETH_MACPPSWR) Register.

4. Program PPSCMD[3:0] of PPS control register (ETH_MACPPSCR) to 0001. This instructs the MAC to generate a single pulse on the PPS signal output at the time programmed in the Target Time registers.

Generating next pulse on PPS

When the PPSCMD is executed (PPSCMD bits = 0), you can cancel the pulse generation by giving the Cancel Start Command (PPSCMD=0011) before the programmed start time has elapsed. You can also program the behavior of the next pulse in advance. To program the next pulse:

1. Program the start time for the next pulse in the Target Time registers. This time should be higher than the time at which the falling edge occurs for the previous pulse.

2. Program the width of the next PPS signal output in PPS width register (ETH_MACPPSWR).

3. Program PPSCMD[3:0] bits of PPS control register (ETH_MACPPSCR) to generate a single pulse after the previous pulse is deasserted. This instructs the MAC to generate a single pulse on the PPS signal output at the time programmed in Target Time registers.

   If this command is given before the previous pulse becomes low, then the new command overwrites the previous command and the peripheral may generate only 1 extended pulse.

Generating a pulse train on PPS

To generate a pulse train on PPS:

1. Program TRGTMODSEL[1:0] bits to 11 or 10 (for interrupt) in PPS control register (ETH_MACPPSCR). This instructs the MAC to use the Target Time registers (PPS
Program the start time value in the Target Time registers (register \textit{PPS target time seconds register \textsc{(ETH\_MACPPSTTSR)}} and \textit{PPS target time nanoseconds register \textsc{(ETH\_MACPPSTTNR)}}).

3. Program the interval value between the train of pulses on the PPS signal output in \textit{PPS interval register \textsc{(ETH\_MACPPSIR)}}.

4. Program the width of the PPS signal output in \textit{PPS width register \textsc{(ETH\_MACPPSWR)}}.

5. Program PPSCMD[3:0] bits in \textit{PPS control register \textsc{(ETH\_MACPPSCR)}} to 0010. This instructs the MAC to generate a train of pulses on the PPS signal output at the start time programmed in Target Time registers.

6. Program the stop value in the Target Time registers. Ensure that TSTRBUSY bit in \textit{PPS target time nanoseconds register \textsc{(ETH\_MACPPSTTNR)}} is reset before programming the Target Time registers again.

7. Program the PPSCMD[3:0] bits in \textit{PPS control register \textsc{(ETH\_MACPPSCR)}} to 0100 to stop the train of pulses on PPS signal output after the programmed stop time specified at step 6 has elapsed.

The pulse train can be stopped at any time by programming 0101 in the PPSCMD[3:0] field.

Similarly, the Stop Pulse train command (given in Step 7) can be canceled by programming PPSCMD[3:0] bits to 0110 before the time (programmed at step 6) has elapsed.

The pulse train generation can be stopped by programming PPSCMD[3:0] to 0011 before the start time programmed at step 2) has elapsed.

\textbf{Generating an interrupt without affecting the PPS}

TRGTMODSEL[1:0] bits in \textit{PPS control register \textsc{(ETH\_MACPPSCR)}} enable you to program the Target Time registers (\textit{PPS target time seconds register \textsc{(ETH\_MACPPSTTSR)}} and \textit{PPS target time nanoseconds register \textsc{(ETH\_MACPPSTTNR)}}) to do any one of the following:

- Generate only interrupts.
- Generate interrupts and the PPS start and stop time.
- Generate only PPS start and stop time.

To program the Target Time registers to generate only interrupt event:

1. Program TRGTMODSEL[1:0] bits of \textit{PPS control register \textsc{(ETH\_MACPPSCR)}} to 00 (for interrupt). This instructs the MAC to use the Target Time registers for target time interrupt.

2. Program a target time value in the Target Time registers. This instructs the MAC to generate an interrupt when the target time elapses.

   If TRGTMODSEL[1:0] bits are changed (for example, to control the PPS), then the interrupt generation is overwritten with the new mode and new programmed Target Time register value.

\textbf{Note:} The TSTRGTERR0 bit in \textit{Timestamp status register \textsc{(ETH\_MACTSSR)}} is set when the programmed target time is smaller (that is corresponds to a time in the past) compared to
the system time in the System time seconds register (ETH_MACSTSR) and System time nanoseconds register (ETH_MACSTNR).

An interrupt is generated (sbd_intr_o) if the TSIE bit in the Interrupt enable register (ETH_MACIER) is set.

Therefore, to avoid unwanted interrupt, the correct writing order is as follow:

1. PPS target time nanoseconds register (ETH_MACPPSTTNR).
2. PPS target time seconds register (ETH_MACPPSTTSR).
3. PPS interval register (ETH_MACPPSIR).
4. PPS width register (ETH_MACPPSWR).
5. PPSCTRL[3:0] and PPSCTRL[3:0] and PPSEN0 bitfields of PPS control register (ETH_MACPPSCR).

58.9.13 Programming guidelines for TSO

The TCP Segmentation Offload (TSO) engine is used to offload the TCP segmentation functions to the hardware. To program the TSO, set the TSE bit to enable TCP packet segmentation, and program descriptor fields to enable TSO for the current packet.

Follow the steps below to program TSO:

1. Program TSE bit of the corresponding Channel transmit control register (ETH_DMACTXCR) to enable TCP packet segmentation in that DMA.
2. In addition to the normal transfer descriptor setting, the following descriptor fields must be programmed to enable TSO for the current packet:
   a) Enable TSE of TDES3 (bit 18).
   b) Program the length of the unsegmented TCP/IP packet payload in bits 17 to 0 of TDES3, and the TCP header in bits 22 to 19 of TDES3.
   c) Program the maximum size of the segment in:
      – MSS[13:0] of Channel control register (ETH_DMACCCR)
      – or MSS in the context descriptor
      If MSS[13:0] field is programmed in both Channel control register (ETH_DMACCCR) and in the context descriptor, the latest software programmed sequence is considered.
3. The unsegmented TCP/IP packet header should be stored in Buffer 1 of the first descriptor. This buffer must not hold any payload bytes. The payload is allocated to Buffer 2 and the buffers of the subsequent descriptors.

Caution: If TSE is enabled in TDES3 for a non-TCP-IP packet, the result is unpredictable.
58.9.14 Programming guidelines to perform VLAN filtering on the receive

Follow the sequence below to perform VLAN filtering on the receiver:

1. Program VLAN tag register (ETH_MACVTR) for the following bit to select the filtering method:
   - ETV: Enable 12-bit VLAN Tag Comparison or 16-bit VLAN Tag comparison.
   - VTHM: VLAN Tag Hash Table Match Enable.
   - ERIVLT: Enable inner VLAN Tag or outer VLAN Tag (to enable the inner or outer VLAN Tag filtering, Double VLAN Processing should enabled by setting EDVLP)
   - ERSVLM: Enable Receive S-VLAN Match or C-VLAN match (for S-VLAN processing to be enabled, set ESVL)
   - DOVLTC: Ignores VLAN Type for Tag Match
   - VTIM: to enable VLAN Tag Inverse Match instead of the normal VLAN Tag matching

2. Program VL bit in VLAN tag register (ETH_MACVTR) for the 12-bit or 16-bit VLAN tag.

3. If VLAN tag Hash filtering is enabled, program VLAN Hash table register (ETH_MACVHTR):
   - When the ETV bit is reset, the upper 4 bits of the calculated CRC-32 of VLAN tag are inverted and used to index the content of the VLAN Hash table register (ETH_MACVHTR).
   - When ETV bit is set, the upper 4 bits of the calculated CRC-32 of VLAN tag are used to index the content of VLAN Hash table register (ETH_MACVHTR).

For example, when ETV bit is set, a hash value of 0b1000 selects bit 8 of the VLAN Hash table. When ETV bit is reset, a hash value of 0b1000 selects bit 7 of the VLAN Hash table.

58.10 Descriptors

58.10.1 Descriptor overview

In the Ethernet peripheral, the DMA transfers data based on a linked list of descriptors. The application creates the descriptors in the system memory (SRAM). The following two types of descriptors are supported:

- **Normal descriptors**
  The normal descriptors are used for packet data and to provide control information applicable to the packets to be transmitted.

- **Context descriptors**
  The context descriptors are used to provide control information applicable to the packet to be transmitted.

Each normal descriptor contains two buffers and two address pointers. These buffers enable the adapter port to be compatible with various types of memory management schemes.

There is no limit to the number of descriptors that can be used for a single packet.
58.10.2 Descriptor structure

The Ethernet peripheral supports the ring structure for DMA descriptors.

![Descriptor ring structure](MSv40392V1)

In a ring structure, descriptors are separated by the 32-bit word number programmed in the DSL field of the Channel control register (ETH_DMACCR). The application needs to program the total ring length, that is the total number of descriptors in ring span, in the following registers of a DMA channel:

- **Channel Tx descriptor ring length register (ETH_DMACTXRLR)**
- **Channel Rx descriptor ring length register (ETH_DMACRXRLR)**

The **Channel Tx descriptor tail pointer register (ETH_DMACTXDTPR)** or **Channel Rx descriptor tail pointer register (ETH_DMACRXDTPR)** contains the pointer to the descriptor address \(N\). The base address and the current descriptor pointer decide the address of the current descriptor that the DMA can process. The descriptors up to one location less than the one indicated by the descriptor tail pointer \((N - 1)\) are owned by the DMA. The DMA continues to process the descriptors until the following condition occurs:

```
Current Descriptor Pointer == Descriptor Tail Pointer;
```

The DMA enters the Suspend state when this condition occurs. The application must perform a write operation to the Descriptor tail pointer register and update the tail pointer so that the following condition is met:

```
Current Descriptor Pointer < Descriptor Tail Pointer;
```
The DMA automatically wraps around the base address when the end of ring is reached, as shown in Figure 809: DMA descriptor ring.

**Figure 809. DMA descriptor ring**

For descriptors owned by the application, the OWN bit of DES3 is reset to 0.

For descriptors owned by the DMA, the OWN bit is set to 1.

At the beginning, if the application has only one descriptor, it sets the last descriptor address (tail pointer) to Descriptor Base Address + 1. The DMA then processes the first descriptor and waits for the application to increment the tail pointer.
58.10.3 Transmit descriptor

The Ethernet peripheral DMA requires at least one descriptor for a transmit packet. In addition to two buffers, two byte-count buffers, and two address pointers, the transmit descriptor features control fields which can be used to manage the MAC operation on per-transmit packet basis. The Transmit normal descriptor has the following two formats: Read format and Write-back format.

Transmit normal descriptor (read format)

Figure 810 shows the Read format for Transmit normal descriptor. Table 558 to Table 561 provide a detailed description of all Transmit normal descriptors (read format).

![Figure 810. Transmit descriptor (read format)](MSv40394V1)

- TDES0 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>BUF1AP</td>
<td>Buffer 1 Address Pointer or TSO Header Address Pointer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>These bits indicate either the physical address of Buffer 1 or the TSO Header Address pointer when the following bits are set:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>- TSE bit of TDES3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>- FD bit of TDES3</td>
</tr>
</tbody>
</table>

Table 558. TDES0 normal descriptor (read format)
- TDES1 normal descriptor (read format)

**Table 559. TDES1 normal descriptor (read format)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>BUF2AP</td>
<td><strong>Buffer 2 or Buffer 1 Address Pointer:</strong> These bits indicate the physical address of Buffer 2 when a descriptor ring structure is used. There is no limitation to the buffer address alignment.</td>
</tr>
</tbody>
</table>

- TDES2 normal descriptor (read format)

**Table 560. TDES2 normal descriptor (read format)**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>IOC</td>
<td><strong>Interrupt on completion:</strong> This bit sets the TI bit in the Channel status register (ETH_DMACSR) when the present packet transmission is complete.</td>
</tr>
<tr>
<td>30</td>
<td>TTSE</td>
<td><strong>Transmit Timestamp Enable</strong> This bit enables the IEEE1588 timestamping for Transmit packet referenced by the descriptor.</td>
</tr>
<tr>
<td>29:16</td>
<td>B2L</td>
<td><strong>Buffer 2 Length</strong> The driver sets this field. When set, this field indicates Buffer 2 length.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15:14</td>
<td>VTIR</td>
<td><strong>VLAN Tag Insertion or Replacement:</strong> These bits request the MAC to perform VLAN tagging or untagging before transmitting the packets. The application must set the CRC Pad Control bits appropriately when VLAN tag insertion, replacement, or deletion is enabled for the packet. The values of these bits are as follows: 00: Do not add a VLAN tag. 01: Remove the VLAN tag from the packets before transmission. This option should be used only with the VLAN packets. 10: Insert a VLAN tag with the tag value programmed in the VLAN inclusion register (ETH_MACVIR) or context descriptor. 11: Replace the VLAN tag in packets with the tag value programmed in the VLAN inclusion register (ETH_MACVIR) or context descriptor. This option should be used only with the VLAN packets.</td>
</tr>
</tbody>
</table>
• TDES3 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>13:0</td>
<td>HL or B1L</td>
<td>Header length or buffer 1 length</td>
</tr>
<tr>
<td></td>
<td></td>
<td>For Header length, only bits [9:0] are taken into account. Bits 13 to 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>are applicable only to buffer 1 length.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If the TCP Segmentation Offload feature is enabled through the TSE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bit of TDES3, this field is equal to the header length. When the TSE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bit is set in TDES3, the header length includes the length</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(expressed in bytes)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>from Ethernet Source address till the end of the TCP header. The</td>
</tr>
<tr>
<td></td>
<td></td>
<td>maximum header length supported for TSO feature is 1023 bytes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If the TCP Segmentation Offload feature is not enabled, this field is</td>
</tr>
<tr>
<td></td>
<td></td>
<td>equal to Buffer 1 length.</td>
</tr>
</tbody>
</table>

Table 561. TDES3 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>OWN</td>
<td>Own bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: the DMA owns the descriptor.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: the application owns the descriptor.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The DMA clears this bit after it completes the transfer of data given in the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>associated buffer(s).</td>
</tr>
<tr>
<td>30</td>
<td>CTXT</td>
<td>Context Type</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit should be set to 0 for normal descriptor.</td>
</tr>
<tr>
<td>29</td>
<td>FD</td>
<td>First Descriptor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When this bit is set, it indicates that the buffer contains the first segment of</td>
</tr>
<tr>
<td></td>
<td></td>
<td>a packet.</td>
</tr>
<tr>
<td>28</td>
<td>LD</td>
<td>Last Descriptor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When this bit is set, it indicates that the buffer contains the last segment of</td>
</tr>
<tr>
<td></td>
<td></td>
<td>the packet. B1L or B2L field should have a non-zero value.</td>
</tr>
</tbody>
</table>
### Table 561. TDES3 normal descriptor (read format) (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 27:26 | CPC | **CRC Pad Control**  
This field controls the CRC and Pad Insertion for Tx packet. It is valid only when the first descriptor bit (TDES3[29]) is set. The values of bits[27:26] are the following:  
00: CRC and Pad Insertion  
The MAC appends the cyclic redundancy check (CRC) at the end of the transmitted packets whose length greater than or equal to 60 bytes. The MAC automatically appends padding and CRC to a packet with length less than 60 bytes.  
01: CRC Insertion (Disable Pad Insertion)  
The MAC appends the CRC at the end of the transmitted packet but it does not append padding. The application should ensure that the padding bytes are present in the packet being transferred from the Transmit buffer, that is, the packet being transferred from the Transmit Buffer is of length greater than or equal to 60 bytes.  
10: Disable CRC Insertion  
The MAC does not append the CRC at the end of the transmitted packet. The application should ensure that the padding and CRC bytes are present in the packet being transferred from the Transmit Buffer.  
11: CRC Replacement  
The MAC replaces the last four bytes of the transmitted packet with recalculated CRC bytes. The application should ensure that the padding and CRC bytes are present in the packet being transferred from the Transmit Buffer.  
When the TSE bit is set, the MAC ignores this field because the CRC and pad insertion is always done for segmentation. |
| 25:23 | SAIC | **SA Insertion Control**  
These bits request the MAC to add or replace the Source Address field in the Ethernet packet with the value given in the MAC Address 0 register. The application must appropriately set the CRC Pad Control bits when SA Insertion Control is enabled for the packet.  
Bit 25 specifies the MAC Address Register (1 or 0) value that is used for Source Address insertion or replacement.  
The following list describes the values of Bits[24:23]:  
00: Do not include the source address  
01: Include or insert the source address. For reliable transmission, the application must provide frames without source addresses.  
10: Replace the source address. For reliable transmission, the application must provide frames with source addresses.  
11: Reserved  
These bits are valid when the First Segment control bit (TDES3[29]) is set. |
| 22:19 | THL | **THL: TCP Header Length**  
If the TSE bit is set, this field contains the length of the TCP/UDP header. The minimum value of this field must be 5 for TCP header. THL value must be equal to 2 for UDP header. This field is valid only for the first descriptor. |
| 18 | TSE | **TCP Segmentation Enable**  
When this bit is set, the DMA performs the TCP/UDP segmentation for a packet. This bit is valid only if the FD bit is set. |
Table 561. TDES3 normal descriptor (read format) (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>17:16</td>
<td>CIC/TPL</td>
<td>Checksum Insertion Control or TCP Payload Length</td>
</tr>
<tr>
<td></td>
<td></td>
<td>These bits control the checksum calculation and insertion. They can take the following values:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>00: Checksum insertion disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01: Only IP header checksum calculation and insertion are enabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10: IP header checksum and payload checksum calculation and insertion</td>
</tr>
<tr>
<td></td>
<td></td>
<td>are enabled, but pseudo-header checksum is not calculated in hardware.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11: IP header checksum and payload checksum calculation and insertion</td>
</tr>
<tr>
<td></td>
<td></td>
<td>are enabled, and pseudo-header checksum is calculated in hardware.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This field is valid when the TSE bit is reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the TSE bit is set, it contains the upper bits [17:16] of the TCP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Payload length. This allows the TCP packet length field to be spanned across</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TDES3[17:0] to provide 256 Kbyte packet length support.</td>
</tr>
<tr>
<td>15</td>
<td>TPL</td>
<td>Reserved or TCP Payload Length</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the TSE bit is reset, this bit is reserved.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the TSE bit is set, this is bit 15 of the TCP payload length [17:0].</td>
</tr>
<tr>
<td>14:0</td>
<td>FL/TPL</td>
<td>Reserved or TCP Payload Length</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the TSE bit is set, this field is equal to the lower 15 bits of the TCP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>payload length. This length does not include Ethernet header or TCP/UDP/IP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>header length.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the TSE bit is reset, this bit is reserved.</td>
</tr>
</tbody>
</table>

Transmit normal descriptor (write-back format)

The write-back format is applicable only for the last descriptor of the corresponding packet. The LD bit (TDES3[28]) is set in the descriptor where the DMA writes back the status and timestamp information for the corresponding Transmit packet.

*Figure 811* shows the write-back format for Transmit normal descriptors. *Table 562* to *Table 565* provide a detailed description of all Transmit Normal descriptors (Write-Back Format).
Figure 811. Transmit descriptor write-back format

- TDES0 normal descriptor (write-back format)

Table 562. TDES0 normal descriptor (write-back format)(1)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>TTSL</td>
<td>Transmit Packet Timestamp Low</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The DMA updates this field with least significant 32 bits of the timestamp</td>
</tr>
<tr>
<td></td>
<td></td>
<td>captured for the corresponding Transmit packet. The DMA writes the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>timestamp only if TTSE bit of TDES2 is set in the first descriptor of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>packet. This field holds the timestamp only if the Last Segment bit (LS)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>in the descriptor is set and the Timestamp status (TTSS) bit is set.</td>
</tr>
</tbody>
</table>

1. This format is only applicable to the last descriptor of a packet.

- TDES1 normal descriptor (write-back format)

Table 563. TDES1 normal descriptor (write-back format)(1)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>TTSH</td>
<td>Transmit Packet Timestamp High</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The DMA updates this field with the most significant 32 bits of the timestamp</td>
</tr>
<tr>
<td></td>
<td></td>
<td>captured for the corresponding Receive packet. The DMA writes the timestamp</td>
</tr>
<tr>
<td></td>
<td></td>
<td>only if the TTSE bit of TDES2 is set in the first descriptor of the packet.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This field has the timestamp only if the Last Segment bit (LS) in the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>descriptor is set and Timestamp status (TTSS) bit is set.</td>
</tr>
</tbody>
</table>

1. This format is only applicable to the last descriptor of a packet.

- TDES2 normal descriptor (write-back format)
• TDES3 normal descriptor (write-back format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>OWN</td>
<td>Own bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When this bit is set, it indicates that the DMA owns the descriptor. The DMA clears this bit when it completes the packet transmission. After the write-back is complete, this bit is set to 0.</td>
</tr>
<tr>
<td>30</td>
<td>CTXT</td>
<td>Context Type</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit should be set to 0 for normal descriptors.</td>
</tr>
<tr>
<td>29</td>
<td>FD</td>
<td>First Descriptor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit indicates that the buffer contains the first segment of a packet.</td>
</tr>
<tr>
<td>28</td>
<td>LD</td>
<td>Last Descriptor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is set 1 for last descriptor of a packet. The DMA writes the status fields only in the last descriptor of the packet.</td>
</tr>
<tr>
<td>17</td>
<td>TTSS</td>
<td>Tx Timestamp Status</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This status bit indicates that a timestamp has been captured for the corresponding transmit packet. When this bit is set, TDES0 and TDES1 have timestamp values that were captured for the Transmit packet. This field is valid only when the Last Segment control bit (TDES3 [28]) in a descriptor is set.</td>
</tr>
</tbody>
</table>

1. This format is only applicable to the last descriptor of a packet.
### Error Summary

This bit indicates the logical OR of the following bits:
- TDES3[0]: IP Header Error
- TDES3[14]: Jabber Timeout
- TDES3[13]: Packet Flush
- TDES3[12]: Payload Checksum Error
- TDES3[11]: Loss of Carrier
- TDES3[10]: No Carrier
- TDES3[9]: Late Collision
- TDES3[8]: Excessive Collision
- TDES3[3]: Excessive Deferral
- TDES3[2]: Underflow Error

### Jabber Timeout

This bit indicates that the MAC transmitter has experienced a jabber timeout. This bit is set only when the JD bit of the Operating mode configuration register (ETH_MACCR) is not set.

### Packet Flushed

This bit indicates that the DMA or MTL flushed the packet because of a software flush command given by the CPU.

### Payload Checksum Error

This bit indicates that the Checksum Offload engine had a failure and did not insert any checksum into the encapsulated TCP, UDP, or ICMP payload. This failure can be either caused by insufficient bytes, as indicated by the Payload Length field of the IP Header, or by the MTL starting to forward the packet to the MAC transmitter in Store-and-Forward mode without the checksum having been calculated yet. This second error condition only occurs when the Transmit FIFO depth is less than the length of the Ethernet packet being transmitted to avoid deadlock, the MTL starts forwarding the packet when the FIFO is full, even in the store-and-forward mode. This error can also occur when a Bus error is detected during packet transfer.

### Loss of Carrier

This bit indicates that Loss of Carrier occurred during packet transmission (that is, the ETH_CRS signal was inactive for one or more transmit clock periods during packet transmission). This is valid only for the packets transmitted without collision and when the MAC operates in the Half-duplex mode.

### No Carrier

This bit indicates that the carrier sense signal form the PHY was not asserted during transmission.

### Late Collision

This bit indicates that packet transmission was aborted because a collision occurred after the collision window (64 byte times including Preamble in MII mode). This bit is not valid if Underflow Error is set.
Transmit context descriptor

The Transmit context descriptor can be provided any time before a packet descriptor. The context is valid for the current packet and subsequent packets. The context descriptor is used to provide the timestamps for one-step timestamp correction, and VLAN Tag ID for VLAN insertion feature. Write-back is only done on a context descriptor to reset the OWN bit.

**Note:** The VLAN tag IDs and MSS values, which are provided by the application in a context descriptor with their corresponding Valid bits set, are stored internally by the DMA. When the outer or inner VLAN tag is provided with the Valid bit set, the DMA always passes the last valid VLAN tag to the MTL. The application cannot invalidate the valid VLAN tag.
stored by the DMA. The VLAN tag is inserted or replaced based on the control inputs provided for the packet.

The Inner VLAN Tag Control input is used only for the packet that immediately follows the context descriptor. The application must provide a context descriptor before the normal descriptor of each packet for which the DMA should use the inner VLAN Tag control input. Figure 812 shows the format for Transmit context descriptors. Table 566 to Table 569 provide a detailed description of all Transmit context descriptors.

**Figure 812. Transmit context descriptor format**

![Transmit context descriptor format](image)

- TDES0 context descriptor (read format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>TTSL</td>
<td>Transmit Packet Timestamp Low&lt;br&gt;For one-step correction, the driver can provide the lower 32 bits of timestamp in this descriptor word. The DMA uses this value as the low word for doing one-step timestamp correction. This field is valid only if the OSTC and TCMSSV bits of TDES3 context descriptor are set.</td>
</tr>
</tbody>
</table>

- TDES1 context descriptor (read format)
Table 567. TDES1 context descriptor

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31:0  | TTSH | Transmit Packet Timestamp High  
For one-step correction, the driver can provide the upper 32 bits of timestamp in this descriptor. The DMA uses this value as the high word for doing one-step timestamp correction. This field is valid only if the OSTC and TCMSSV bits of TDES3 context descriptor are set. |

- TDES2 context descriptor (read format)

Table 568. TDES2 context descriptor

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31:16 | IVT  | Inner VLAN Tag  
When the IVLTV bit of TDES3 context descriptor is set and the TCMSSV and OSTC bits of TDES3 context descriptor are reset, TDES2[31:16] contains the inner VLAN Tag to be inserted in the subsequent Transmit packets. |
| 15:14 | Reserved |
| 13:0  | MSS  | Maximum Segment Size  
This segment size is used while segmenting the TCP/IP payload. This field is valid only if the TCMSSV bit of TDES3 context descriptor is set and the OSTC bit of the TDES3 context descriptor is reset. |

- TDES3 context descriptor (read format)

Table 569. TDES3 context descriptor

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31    | OWN  | Own bit  
1: the DMA owns the descriptor.  
0: the application owns the descriptor.  
The DMA clears this bit immediately after a read operation. |
| 30    | CTXT | Context Type  
This bit should be set to 1 for context descriptor. |
| 29:28 | Reserved |
| 27    | OSTC | One-Step Timestamp Correction Enable  
When this bit is set, the DMA performs a one-step timestamp correction with reference to the timestamp values provided in TDES0 and TDES1. |
Table 569. TDES3 context descriptor (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 26  | TCMSSV | One-Step Timestamp Correction Input or MSS Valid  
When this bit and the OSTC bit are set, it indicates that the Timestamp Correction input provided in TDES0 and TDES1 is valid.  
When the OSTC bit is reset and this bit and the TSE bit of TDES3 are set in subsequent normal descriptor, it indicates that the MSS input in TDES2 is valid. |
| 25:24 | | Reserved |
| 23  | CDE | Context Descriptor Error  
When this bit is set, it indicates that the context descriptor is incorrect. The DMA sets this bit during write-back while closing the context descriptor.  
The Context Descriptor errors can be:  
– Incorrect sequence from the context descriptor. For example, a location before the first descriptor for a packet.  
– All 1s.  
– CD, LD, and FD bits set to 1.  
Note: When a Context Descriptor error occurs due to All 1s or CTXT, LD, and FD bits set to 1, the Transmit DMA closes the transmit descriptor with DE and LD bits set to 1. When IOC bit in TDES2 of corresponding first descriptor is set to 1, Transmit DMA sets the TI bit in the Channel status register (ETH_DMACSR).  
Based on CTXT, LD, and FD bits of the transmit descriptor, the subsequent descriptor might be considered as the First Descriptor (even if FD bit is not set) and partial packet is sent.  
This error is categorized as an abnormal event; recovery is only by issuing a software reset (DMA stopping-reconfiguring-restarting recovery mechanism is not supported) |
| 22:20 | | Reserved |
| 19:18 | IVTIR | Inner VLAN Tag Insert or Replace  
When these bits are set, they request the MAC to perform Inner VLAN tagging or untagging before transmitting the packets. If the packet is modified for VLAN tags, the MAC automatically recalculates and replaces the CRC bytes.  
This bitfield has the following values:  
00: Do not add the inner VLAN tag.  
01: Remove the inner VLAN tag from the packets before transmission. This option should be used only with the VLAN frames.  
10: Insert an inner VLAN tag with the tag value programmed in the Inner VLAN inclusion register (ETH_MACIVIR) or context descriptor.  
11: Replace the inner VLAN tag in packets with the tag value programmed in the Inner VLAN inclusion register (ETH_MACIVIR) or context descriptor. This option should be used only with the VLAN frames. |
| 17  | IVLTV | Inner VLAN Tag Valid  
When this bit is set, it indicates that the IVT field of TDES2 is valid. |
### Table 569. TDES3 context descriptor  (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 16  | VLTV | VLAN Tag Valid  
When this bit is set, it indicates that the VT field of TDES3 is valid. |
|     | VT   | VLAN Tag  
This field contains the VLAN Tag to be inserted or replaced in the packet. This field is used as VLAN Tag only when the VLTI bit of the VLAN inclusion register (ETH_MACVIR) is reset. |
58.10.4 Receive descriptor

The DMA in the Ethernet peripheral attempts to read a descriptor only if the Tail pointer is different from the Base pointer or current pointer. It is recommended to have a descriptor ring with a length that can accommodate at least two complete packets received by the MAC; otherwise, the performance of the DMA is greatly impacted because of the unavailability of the descriptors. In such a situation, the MTL RxFIFO becomes full and starts dropping packets.

The following Receive descriptors are present:
- Normal descriptors with read and write-back formats
- Context descriptors

All received descriptors are prepared by the software and given to the DMA as “normal” descriptors (see Figure 813: Receive normal descriptor (read format) for a description of their content). The DMA reads this descriptor and, after transferring a received packet (or part of it) to the buffers indicated by the descriptor, the Rx DMA closes the descriptor with the corresponding packet status. The status format is given in Figure 814: Receive normal descriptor (write-back format).

For some packets, the normal descriptor bits are not sufficient to write the complete status. For such packets, the Rx DMA writes the extended status to the next descriptor (without processing or using the Buffers pointers embedded in that descriptor). The format and content of this write-back descriptor is described in Figure 815: Receive context descriptor.

Receive normal descriptor (read format)

Figure 813 shows the read format for Receive normal descriptors. Table 570 to Table 573 provide a detailed description of all Receive normal descriptors (read format).

![Figure 813. Receive normal descriptor (read format)](image)

Note: In the Receive descriptor (read format), if the Buffer Address field contains only 0s, the MAC does not transfer data to this buffer and skips to the next buffer or next descriptor.
• RDES0 normal descriptor (read format)

Table 570. RDES0 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31:0 | BUF1AP | **Buffer 1 Address Pointer**  
These bits indicate the physical address of Buffer 1. The application can program a byte-aligned address for this buffer, which means that the LS bits of this field can be non-zero. However, while transferring the start of packet, the DMA performs a write operation with RDES2[1:0]=0 in case of 64-/128-bit configuration) as zero. However, the packet data is shifted by the actual offset as given in the buffer address pointer. If the address pointer points to a buffer where the middle or last part of the packet is stored, the DMA ignores the offset address and writes to the full location as indicated by the data-width. |

• RDES1 normal descriptor (read format)

Table 571. RDES1 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>Reserved</td>
<td>Field reserved.</td>
</tr>
</tbody>
</table>

• RDES2 normal descriptor (read format)

Table 572. RDES2 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31:0 | BUF2AP | **Buffer 2 Address Pointer**  
These bits indicate Buffer 2 physical address. The RxDMA uses the LS bits of the pointer address only while transferring the start bytes of a packet. If the BUF2AP is giving the address of a buffer in which the middle or last part of a packet is stored, the DMA ignores RDES2[1:0]=0 and writes to the complete location. |

• RDES3 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>OWN</td>
<td></td>
</tr>
<tr>
<td></td>
<td>IOC</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td>BUF2V</td>
<td>BUF1V</td>
</tr>
<tr>
<td></td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
Table 573. RDES3 normal descriptor (read format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31  | OWN  | **Own bit**  
When this bit is set, it indicates that the DMA owns the descriptor. When this bit is reset, it indicates that the application owns the descriptor. The DMA clears this bit when either of the following conditions is true:  
– The DMA completes the packet reception  
– The buffers associated with the descriptor are full |
| 30  | IOC  | **Interrupt Enabled on Completion**  
When this bit is set, an interrupt is issued to the application when the DMA closes this descriptor. |
| 29:26 | Reserved | |
| 25  | BUF2V | **Buffer 2 Address Valid**  
When this bit is set, it indicates to the DMA that the buffer 2 address specified in RDES2 is valid. The application must set this bit so that the DMA can use the address to which the Buffer 2 address in RDES0 is pointing, to write received packet data. |
| 24  | BUF1V | **Buffer 1 Address Valid**  
When set, this indicates to the DMA that the buffer 1 address specified in RDES0 is valid.  
The application must set this value if the address to which Buffer 1 address points in RDES0, can be used by the DMA to write received packet data. |
| 23:0 | Reserved | |
Receive normal descriptor (write-back format)

*Figure 814* shows the write-back format for Receive normal descriptors. *Table 574* to *Table 577* provide a detailed description of all Receive normal descriptors (write-back format).

**Figure 814. Receive normal descriptor (write-back format)**

<table>
<thead>
<tr>
<th>RDES0</th>
<th>Inner VLAN tag [31:16]</th>
<th>Outer VLAN tag [15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>RDES1</td>
<td>OAM code or MAC control Opcode [31:16]</td>
<td>Extended status</td>
</tr>
</tbody>
</table>

- **RDES0 normal descriptor (write-back format)**

*Table 574. RDES0 normal descriptor (write-back format)*

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31:16 | IVT     | Inner VLAN Tag  
This field contains the Inner VLAN tag of the received packet if the RS0V bit of RDES3 is set. This is valid only when Double VLAN tag processing and VLAN tag stripping are enabled. |
| 15:0  | OVT     | Outer VLAN Tag  
This field contains the Outer VLAN tag of the received packet if the RS0V bit of RDES3 is set. |

- **RDES1 normal descriptor (write-back format)**

```plaintext
   31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
   15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0

   OPC

   TD TSA PV PFT PMT IPCE IPCB IPV4 IPV6 IPHE PT
```
Table 575. RDES1 normal descriptor (write-back format)(1)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>OPC</td>
<td>OAM Subtype Code, or MAC Control Packet opcode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>OAM Subtype Code</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If bits[18:16] of RDES3 are set to 111, this field contains the OAM subtype</td>
</tr>
<tr>
<td></td>
<td></td>
<td>and code fields.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MAC Control Packet opcode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If bits[18:16] of RDES3 are set to 110, this field contains the MAC Control</td>
</tr>
<tr>
<td></td>
<td></td>
<td>packet opcode.</td>
</tr>
<tr>
<td>15</td>
<td>TD</td>
<td>Timestamp Dropped</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit indicates that the timestamp was captured for this packet but got</td>
</tr>
<tr>
<td></td>
<td></td>
<td>dropped in the MTL Rx FIFO because of overflow.</td>
</tr>
<tr>
<td>14</td>
<td>TSA</td>
<td>Timestamp Available</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When Timestamp is present, this bit indicates that the timestamp value</td>
</tr>
<tr>
<td></td>
<td></td>
<td>is available in a context descriptor word 2 (RDES2) and word 1(RDES1).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This is valid only when the Last Descriptor bit (RDES3 [28]) is set.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The context descriptor is written in the next descriptor just after the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>last normal descriptor for a packet.</td>
</tr>
<tr>
<td>13</td>
<td>PV</td>
<td>PTP Version</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: Received PTP message in IEEE 1588 version 2 format</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: Received PTP message in IEEE 1588 version 1 format</td>
</tr>
<tr>
<td>12</td>
<td>PFT</td>
<td>PTP Packet Type</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit indicates that the PTP message is sent directly over Ethernet.</td>
</tr>
<tr>
<td>11:8</td>
<td>PMT</td>
<td>PTP Message Type</td>
</tr>
<tr>
<td></td>
<td></td>
<td>These bits are encoded to give the type of the message received:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0000: No PTP message received</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0001: SYNC (all clock types)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0010: Follow_Up (all clock types)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0011: Delay_Req (all clock types)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0100: Delay_Resp (all clock types)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0101: Pdelay_Req (in peer-to-peer transparent clock)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0110: Pdelay_Resp (in peer-to-peer transparent clock)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0111: Pdelay_Resp_Follow_Up (in peer-to-peer transparent clock)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1000: Announce</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1001: Management</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1010: Signaling</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1011–1110: Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1111: PTP packet with Reserved message type</td>
</tr>
<tr>
<td>7</td>
<td>IPCE</td>
<td>IP Payload Error</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When this bit is set, it indicates either of the following:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– The 16-bit IP payload checksum (that is, the TCP, UDP, or ICMP checksum)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>calculated by the MAC does not match the corresponding checksum field in</td>
</tr>
<tr>
<td></td>
<td></td>
<td>the received segment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– The TCP, UDP, or ICMP segment length does not match the payload length</td>
</tr>
<tr>
<td></td>
<td></td>
<td>value in the IP Header field.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– The TCP, UDP, or ICMP segment length is less than minimum allowed</td>
</tr>
<tr>
<td></td>
<td></td>
<td>segment length for TCP, UDP, or ICMP.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Bit 15 (ES) of RDES3 is not set when this bit is set.</td>
</tr>
</tbody>
</table>
### Table 575. RDES1 normal descriptor (write-back format)(1) (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 6   | IPCB | IP Checksum Bypassed  
This bit indicates that the checksum offload engine is bypassed. |
| 5   | IPV6 | IPV6 header Present  
This bit indicates that an IPV6 header is detected. |
| 4   | IPV4 | IPV4 Header Present  
This bit indicates that an IPV4 header is detected. |
| 3   | IPHE | IP Header Error  
– When this bit is set, it indicates either of the following:  
– The 16-bit IPv4 header checksum calculated by the MAC does not match the received checksum bytes.  
– The IP datagram version is not consistent with the Ethernet Type value.  
– Ethernet packet does not have the expected number of IP header bytes.  
This bit is valid when either bit 5 or bit 4 is set. |
| 2:0 | PT   | Payload Type  
These bits indicate the type of payload encapsulated in the IP datagram processed by the Receive Checksum Offload Engine (COE):  
000: Unknown type or IPv4/IPv6 payload not processed  
001: UDP  
010: TCP  
011: ICMP  
100: IGMP if IPV4 Header Present bit is set  
Others: reserved.  
If the COE does not process the payload of an IP datagram because there is an IP header error or fragmented IP, it sets these bits to 3'b000. |

1. The Status fields in write-back format are valid only for the last descriptor (RDES3[28] is set).

- RDES2 normal descriptor (write-back format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>L3L4FM</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>L4FM</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>L3FM</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>MADRM</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>HF</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>DAF</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>SAF</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>VF</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>ARPRN</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

2914/3353   RM0433 Rev 8
### Table 576. RDES2 normal descriptor (write-back format)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31:29| L3L4FM| Layer 3 and Layer 4 Filter Number Matched  
These bits indicate the number of the Layer 3 and Layer 4 Filter that matched the received packet:  
– 000: Filter 0  
– 001: Filter 1  
– 010: Filter 2  
– 011: Filter 3  
– 100: Filter 4  
– 101: Filter 5  
– 110: Filter 6  
– 111: Filter 7  
This field is valid only when bit 28 or bit 27 is set high. When more than one filter matches, these bits give the number of lowest filter. |
| 28   | L4FM  | Layer 4 Filter Match  
When this bit is set, it indicates that the received packet matches one of the enabled Layer 4 Port Number fields. This status is given only when one of the following conditions is true:  
– Layer 3 fields are not enabled and all enabled Layer 4 fields match  
– All enabled Layer 3 and Layer 4 filter fields match  
When more than one filter matches, this bit gives the layer 4 filter status of filter indicated by bits[31:29]. |
| 27   | L3FM  | Layer 3 Filter Match  
When this bit is set, it indicates that the received packet matches one of the enabled Layer 3 IP Address fields. This status is given only when one of the following conditions is true:  
– All enabled Layer 3 fields match and all enabled Layer 4 fields are bypassed  
– All enabled filter fields match  
When more than one filter matches, this bit gives the layer 3 filter status of filter indicated by bits[31:29]. |
| 26:19| MADRM | MAC Address Match or Hash Value  
When the HF bit is reset, this field contains the MAC address register number that matched the Destination address of the received packet. This field is valid only if the DAF bit is reset.  
When the HF bit is set, this field contains the Hash value computed by the MAC. A packet passes the Hash filter when the bit corresponding to the Hash value is set in the Hash filter register. |
| 18   | HF    | Hash Filter Status  
When this bit is set, it indicates that the packet passed the MAC address Hash filter. Its[26:19] indicate the Hash value. |
| 17   | DAF   | Destination Address Filter Fail  
When this bit is set, it indicates that the packet failed the DA Filter in the MAC. |
| 16   | SAF   | SA Address Filter Fail  
When this bit is set, it indicates that the packet failed the SA Filter in the MAC. |
When this bit is set, it indicates that the VLAN Tag of received packet passed the VLAN filter.

When this bit is set, it indicates that the MAC did not generate the ARP Reply for received ARP Request packet. This bit is set when the MAC is busy transmitting ARP reply to earlier ARP request (only one ARP request is processed at a time).

When this bit is set, it indicates that the current descriptor is a context type descriptor. The DMA writes 0 to this bit for normal receive descriptor.

When this bit is set, it indicates that the DMA owns the descriptor. The DMA clears this bit when either of the following conditions is true: The DMA completes the packet reception. The buffers associated with the descriptor are full.

When a Descriptor error occurs, the Receive DMA closes the receive descriptor indicating a Descriptor error. This receive descriptor is skipped and the buffer addresses are not used to write the packet data. The receive DMA sets the CDE field of the Channel status register (ETH_DMACSR) but does not set the RI field, even when IOC field is set, as this is not marked as last receive descriptor for the packet. The subsequent valid receive descriptor is used to write the packet data.
First Descriptor  
When this bit is set, it indicates that this descriptor contains the first buffer of the packet. If the size of the first buffer is 0, the second buffer contains the beginning of the packet. If the size of the second buffer is also 0, the next descriptor contains the beginning of the packet. Refer to the CTXT bit description for details on how to use the CTXT bit and FD bit together.

Last Descriptor  
When this bit is set, it indicates that the buffers to which this descriptor is pointing are the last buffers of the packet.

Receive Status RDES2 Valid  
When this bit is set, it indicates that the status in RDES2 is valid and it is written by the DMA. This bit is valid only when the LD bit of RDES3 is set.

Receive Status RDES1 Valid  
When this bit is set, it indicates that the status in RDES1 is valid and it is written by the DMA. This bit is valid only when the LD bit of RDES3 is set.

Receive Status RDES0 Valid  
When this bit is set, it indicates that the status in RDES0 is valid and it is written by the DMA. This bit is valid only when the LD bit of RDES3 is set.

CRC Error  
When this bit is set, it indicates that a Cyclic Redundancy Check (CRC) Error occurred on the received packet. This field is valid only when the LD bit of RDES3 is set.

Giant Packet  
When this bit is set, it indicates that the packet length exceeds the specified maximum Ethernet size of 1518, 1522, or 2000 bytes (9018 or 9022 bytes if jumbo packet enable is set). Giant packet indicates only the packet length. It does not cause any packet truncation.

Receive Watchdog Timeout  
When this bit is set, it indicates that the Receive Watchdog Timer has expired while receiving the current packet. The current packet is truncated after watchdog timeout.

Overflow Error  
When this bit is set, it indicates that the received packet is damaged because of buffer overflow in Rx FIFO. This bit is set only when the DMA transfers a partial packet to the application. This happens only when the Rx FIFO is operating in the threshold mode. In the store-and-forward mode, all partial packets are dropped completely in Rx FIFO.

Receive Error  
When this bit is set, it indicates that the ETH_RX_ER signal is asserted while the ETH_RX_DV signal is asserted during packet reception.
**Table 577. RDES3 normal descriptor (write-back format) (continued)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>19</td>
<td>DE</td>
<td><strong>Dribble Bit Error</strong>&lt;br&gt;When this bit is set, it indicates that the received packet has a non-integer multiple of bytes (odd nibbles). This bit is valid only in the MII Mode.</td>
</tr>
<tr>
<td>18:16</td>
<td>LT</td>
<td><strong>Length/Type Field</strong>&lt;br&gt;This field indicates if the packet received is a length packet or a type packet. The encoding of the 3 bits is as follows:&lt;br&gt;000: The packet is a length packet&lt;br&gt;001: The packet is a type packet.&lt;br&gt;011: The packet is a ARP Request packet type&lt;br&gt;100: The packet is a type packet with VLAN Tag&lt;br&gt;101: The packet is a type packet with Double VLAN tag&lt;br&gt;110: The packet is a MAC Control packet type&lt;br&gt;111: The packet is a OAM packet type&lt;br&gt;010: Reserved</td>
</tr>
<tr>
<td>15</td>
<td>ES</td>
<td><strong>Error Summary</strong>&lt;br&gt;When this bit is set, it indicates the logical OR of the following bits:&lt;br&gt;RDES3[19]: Dribble Error&lt;br&gt;RDES3[20]: Receive Error&lt;br&gt;RDES3[21]: Overflow Error&lt;br&gt;RDES3[22]: Watchdog Timeout&lt;br&gt;RDES3[23]: Giant Packet&lt;br&gt;RDES3[24]: CRC Error&lt;br&gt;This field is valid only when the LD bit of RDES3 is set.</td>
</tr>
<tr>
<td>14:0</td>
<td>PL</td>
<td><strong>Packet Length</strong>&lt;br&gt;These bits indicate the byte length of the received packet that was transferred to system memory (including CRC).&lt;br&gt;This field is valid when both the LD bit of RDES3 is set and the Overflow Error bit is reset. The packet length also includes the two bytes appended to the Ethernet packet when IP checksum calculation is enabled and the received packet is not a MAC control packet.&lt;br&gt;When LD bit of RDES3 is reset, this field contains the accumulated number of bytes (partial) that have been transferred for the current packet.</td>
</tr>
</tbody>
</table>
Receive context descriptor

This descriptor is read-only for the application. This descriptor can be written only by the DMA.

The context descriptor provides information about the extended status related to the last received packet. Bit 30 of RDES3 indicates the context type descriptor.

*Figure 815* shows the format for Receive context descriptors. *Table 578* to *Table 581* provide a detailed description of all Receive context descriptors.

**Figure 815. Receive context descriptor**

<table>
<thead>
<tr>
<th>RDES0</th>
<th>Timestamp Low[31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>RDES1</td>
<td>Timestamp High[31:0]</td>
</tr>
<tr>
<td>RDES2</td>
<td>Reserved</td>
</tr>
<tr>
<td>RDES3</td>
<td>OWN CTXT Reserved[29:0]</td>
</tr>
</tbody>
</table>

- **RDES0 context descriptor**

**Table 578. RDES0 context descriptor**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>RTSL</td>
<td>Receive Packet Timestamp Low&lt;br&gt;The DMA updates this field with least significant 32 bits of the timestamp captured for corresponding Receive packet. When this field and the RTSH field of RDES1 show all-ones value, the timestamp must be considered as corrupt.</td>
</tr>
</tbody>
</table>
• RDES1 context descriptor

Table 579. RDES1 context descriptor

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>RTSH</td>
<td>Receive Packet Timestamp High</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The DMA updates this field with most significant 32 bits of the timestamp captured for corresponding receive packet. When this field and the RTSL field of RDES0 show all-ones value, the timestamp must be considered as corrupt.</td>
</tr>
</tbody>
</table>

• RDES2 context descriptor

Table 580. RDES2 context descriptor

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

• RDES3 context descriptor

Table 581. RDES3 context descriptor

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>OWN</td>
<td>Own Bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: The DMA owns the descriptor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: The application owns the descriptor.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The DMA clears this bit when either of the following conditions is true:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The DMA completes the packet reception</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The buffers associated with the descriptor are full</td>
</tr>
<tr>
<td>30</td>
<td>CTXT</td>
<td>Receive Context Descriptor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When this bit is set, it indicates that the current descriptor is a context descriptor. The DMA writes 1'b1 to this bit for context descriptor.</td>
</tr>
<tr>
<td>29:0</td>
<td></td>
<td>Reserved</td>
</tr>
</tbody>
</table>
58.11 Ethernet registers

58.11.1 Ethernet register maps

This section provides the following register maps:

- DMA registers (see Section 58.11.2: Ethernet DMA registers)
- MTL registers (see Section 58.11.3: Ethernet MTL registers)
- MAC registers including MMC register (see Section 58.11.4: Ethernet MAC and MMC registers)

58.11.2 Ethernet DMA registers

DMA mode register (ETH_DMAMR)

Address offset: 0x1000
Reset value: 0x0000 0000

The DMA mode register establishes the bus operating modes for the DMA.

```
+----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+
|     31          |     30          |     29          |     28          |     27          |     26          |     25          |     24          |     23          |     22          |     21          |     20          |     19          |
+----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+
|     18          |     17          |     16          |     15          | INTM[1:0]       |     14          |     13          |     12          |     11          |     10          |     9           |     8           |     7           |     6           |     5           |
+----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+
|     4           |     3           |     2           |     1           |     0           |     9876543210  |     9876543210  |     9876543210  |     9876543210  |     9876543210  |     9876543210  |     9876543210  |     9876543210  |     9876543210  |     9876543210  |
+----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+
+----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+
|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|               rw|
+----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+-----------------+
```

Bits 31:18  Reserved, must be kept at reset value.

Bits 17:16  **INTM[1:0]: Interrupt Mode**

This field defines the interrupt mode of the Ethernet peripheral.
The behavior of the interrupt signal and of the RI/TI bits in the ETH_DMACSR register changes depending on the INTM value (refer to Table 557: Transfer complete interrupt behavior).

Bit 15  Reserved, must be kept at reset value.

Bits 14:12  **PR[2:0]: Priority ratio**

These bits control the priority ratio in weighted round-robin arbitration between the Rx DMA and Tx DMA. These bits are valid only when the DA bit is reset. The priority ratio is Rx:Tx or Tx:Rx depending on whether the TXPR bit is reset or set.

- 000: The priority ratio is 1:1
- 001: The priority ratio is 2:1
- 010: The priority ratio is 3:1
- 011: The priority ratio is 4:1
- 100: The priority ratio is 5:1
- 101: The priority ratio is 6:1
- 110: The priority ratio is 7:1
- 111: The priority ratio is 8:1

Bit 11  **TXPR: Transmit priority**

When set, this bit indicates that the Tx DMA has higher priority than the Rx DMA during arbitration for the system-side bus.
Bits 10:2  Reserved, must be kept at reset value.

Bit 1  **DA**: DMA Tx or Rx Arbitration Scheme

This bit specifies the arbitration scheme between the Transmit and Receive paths of all channels:

0: Weighted Round-Robin with Rx:Tx or Tx:Rx
The priority between the paths is according to the priority specified in Bits[14:12] and the priority weight is specified in the TXPR bit.
1: Fixed priority
The Tx path has priority over the Rx path when the TXPR bit is set. Otherwise, the Rx path has priority over the Tx path.

Bit 0  **SWR**: Software Reset

When this bit is set, the MAC and the DMA controller reset the logic and all internal registers of the DMA, MTL, and MAC. This bit is automatically cleared after the reset operation is complete in all clock domains. Before reprogramming any register, a value of zero should be read in this bit.

**Note**: The reset operation is complete only when all resets in all active clock domains are deasserted. Therefore, it is essential that all PHY inputs clocks (applicable for the selected PHY interface) are present for software reset completion. The time to complete the software reset operation depends on the frequency of the slowest active clock.
System bus mode register (ETH_DMASBMR)

Address offset: 0x1004
Reset value: 0x0000 0000

The System bus mode register controls the behavior of the AHB master. It mainly controls burst splitting and number of outstanding requests.

<table>
<thead>
<tr>
<th>Bit 31-16</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>RB: Rebuild INCRx Burst</td>
</tr>
<tr>
<td></td>
<td>When this bit is set high and the AHB master gets SPLIT, RETRY, or Early Burst Termination (EBT) response, the AHB master interface rebuilds the pending beats of any initiated burst transfer with INCRx and SINGLE transfers. By default, the AHB master interface rebuilds pending beats of an EBT with an unspecified (INCR) burst.</td>
</tr>
<tr>
<td>14</td>
<td>MB: Mixed Burst</td>
</tr>
<tr>
<td></td>
<td>When this bit is set high and the FB bit is low, the AHB master performs undefined bursts transfers (INCR) for burst length of 16 or more. For burst length of 16 or less, the AHB master performs fixed burst transfers (INCRx and SINGLE).</td>
</tr>
<tr>
<td>13</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>12</td>
<td>AAL: Address-Aligned Beats</td>
</tr>
<tr>
<td></td>
<td>When this bit is set to 1, the master performs address-aligned burst transfers on Read and Write channels.</td>
</tr>
<tr>
<td>11:1</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>0</td>
<td>FB: Fixed Burst Length</td>
</tr>
<tr>
<td></td>
<td>When this bit is set to 1, the AHB master will initiate burst transfers of specified length (INCRx or SINGLE).</td>
</tr>
<tr>
<td></td>
<td>When this bit is set to 0, the AHB master will initiate transfers of unspecified length (INCR) or SINGLE transfers.</td>
</tr>
</tbody>
</table>
Interrupt status register (ETH_DMAISR)

Address offset: 0x1008
Reset value: 0x0000 0000

The application reads this Interrupt Status register during interrupt service routine or polling to determine the interrupt status of DMA channels, MTL queues, and the MAC.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MACIS</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MTLIS</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:18 Reserved, must be kept at reset value.

Bit 17 MACIS: MAC Interrupt Status
This bit indicates an interrupt event in the MAC. To reset this bit to 1'b0, the software must read the corresponding register in the MAC to get the exact cause of the interrupt and clear its source.

Bit 16 MTLIS: MTL Interrupt Status
This bit indicates an interrupt event in the MTL. To reset this bit to 1'b0, the software must read the corresponding register in the MTL to get the exact cause of the interrupt and clear its source.

Bits 15:1 Reserved, must be kept at reset value.

Bit 0 DCOIS: DMA Channel Interrupt Status
This bit indicates an interrupt event in DMA Channel. To reset this bit to 0, the software must read the corresponding register in DMA Channel to get the exact cause of the interrupt and clear its source.

Debug status register (ETH_DMADSR)

Address offset: 0x100C
Reset value: 0x0000 0000

The Debug status register gives the Receive and Transmit process status for DMA Channel for debugging purpose.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>STS</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

2924/3353
RM0433 Rev 8
Bits 31:16  Reserved, must be kept at reset value.

Bits 15:12  **TPS0[3:0]**: DMA Channel Transmit Process State
This field indicates the Tx DMA FSM state for Channel:
- 000: Stopped (Reset or Stop Transmit Command issued)
- 001: Running (Fetching Tx Transfer Descriptor)
- 010: Running (Waiting for status)
- 011: Running (Reading Data from system memory buffer and queuing it to the Tx buffer (Tx FIFO))
- 100: Timestamp write state
- 101: Reserved for future use
- 110: Suspended (Tx Descriptor Unavailable or Tx Buffer Underflow)
- 111: Running (Closing Tx Descriptor)
The MSB of this field always returns 0. This field does not generate an interrupt.

Bits 11:8  **RPS0[3:0]**: DMA Channel Receive Process State
This field indicates the Rx DMA FSM state for Channel:
- 000: Stopped (Reset or Stop Receive Command issued)
- 001: Running (Fetching Rx Transfer Descriptor)
- 010: Reserved for future use
- 011: Running (Waiting for Rx packet)
- 100: Suspended (Rx Descriptor Unavailable)
- 101: Running (Closing the Rx Descriptor)
- 110: Timestamp write state
- 111: Running (Transferring the received packet data from the Rx buffer to the system memory)
The MSB of this field always returns 0. This field does not generate an interrupt.

Bits 7:1  Reserved, must be kept at reset value.

Bit 0  **AXWHSTS**: AHB Master Write Channel
When high, this bit indicates that the write channel of the AHB master FMSs are in non-idle state.

**Channel control register (ETH_DMACCR)**

Address offset: 0x1100

Reset value: 0x0000 0000

The DMA Channel control register specifies the MSS value for segmentation, length to skip between two descriptors, and also the features such as header splitting and 8xPBL mode.
Channel transmit control register (ETH_DMCTXCR)

Address offset: 0x1104
Reset value: 0x0000 0000

The DMA Channel Transmit Control register controls the Tx features such as PBL, TCP segmentation, and Tx Channel weights.

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | TXPBL[5:0] |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | ST |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | rw |

Bits 31:21 Reserved, must be kept at reset value.

Bits 20:18 **DSL[2:0]: Descriptor Skip Length**

This bit specifies the 32-bit word number to skip between two unchained descriptors. The address skipping starts from the end of the current descriptor to the start of the next descriptor.

When the DSL value is equal to zero, the DMA takes the descriptor table as contiguous.

Bit 17 Reserved, must be kept at reset value.

Bit 16 **PBLX8**: 8xPBL mode

When this bit is set, the PBL value programmed in Bits[21:16] in Channel transmit control register (ETH_DMCTXCR) is multiplied eight times. Therefore, the DMA transfers the data in 8, 16, 32, 64, 128, and 256 beats depending on the PBL value.

Bits 15:14 Reserved, must be kept at reset value.

Bits 13:0 **MSS[13:0]: Maximum Segment Size**

This field specifies the maximum segment size that should be used while segmenting the packet. This field is valid only if the TSE bit of Channel transmit control register (ETH_DMCTXCR) is set.

The value programmed in this field must be more than the configured Data width in bytes. It is recommended to use a MSS value of 64 bytes or more.
Bits 31:22  Reserved, must be kept at reset value.

Bits 21:16  **TXPBL[5:0]: Transmit Programmable Burst Length**
These bits indicate the maximum number of beats to be transferred in one DMA data transfer. This is the maximum value that is used in a single block Read or Write. The DMA always attempts to burst as specified in PBL each time it starts a burst transfer on the application bus. You can program PBL with any of the following values: 1, 2, 4, 8, 16, or 32. Any other value results in undefined behavior.
To transfer more than 32 beats, perform the following steps:
   a) Set the PBLx8 mode in ETH_DMACCR.
   b) Set the TXPBL[5:0].

Note: The maximum value of TXPBL must be less than or equal to half the Tx Queue size (TQS field of Tx queue operating mode Register (ETH_MTLTXQOMR)) in terms of beats. This is required so that the Tx Queue has space to store at least another Tx PBL worth of data while the MTL Tx Queue Controller is transferring data to MAC. The total locations in Tx Queue of size 2048 bytes is 512, TXPBL and 8xPBL needs to be programmed to less than or equal to 512/2.

Bits 15:13  Reserved, must be kept at reset value.

Bit 12  **TSE: TCP Segmentation Enabled**
When this bit is set, the DMA performs the TCP segmentation for packets in Channel x. The TCP segmentation is done only for those packets for which the TSE bit (TDES0[19]) is set in the Tx Normal descriptor. When this bit is set, the TXPBL value must be greater than or equal to 4.

Bits 11:5  Reserved, must be kept at reset value.

Bit 4  **OSF: Operate on Second Packet**
When this bit is set, it instructs the DMA to process the second packet of the Transmit data even before the status for the first packet is obtained.

Bits 3:1  Reserved, must be kept at reset value.

Bit 0  **ST: Start or Stop Transmission Command**
When this bit is set, transmission is placed in the Running state. The DMA checks the Transmit list at the current position for a packet to be transmitted.
The DMA tries to acquire descriptor from either of the following positions:
   1. The current position in the list: this is the base address of the Transmit list set by the ETH_DMACTXDLAR register.
   2. The position at which the transmission was previously stopped
If the DMA does not own the current descriptor, the transmission enters the Suspended state and the TBU bit of the ETH_DMACCSR is set. The Start Transmission command is effective only when the transmission is stopped. If the command is issued before setting the ETH_DMACTXDLAR register, the DMA behavior is unpredictable.
When this bit is reset, the transmission process is placed in the Stopped state after completing the transmission of the current packet. The Next Descriptor position in the Transmit list is saved, and it becomes the current position when the transmission is restarted. To change the list address, you need to program ETH_DMACTXDLAR register with a new value when this bit is reset. The new value is considered when this bit is set again. The stop transmission command is effective only when the transmission of the current packet is complete or the transmission is in the Suspended state.
Channel receive control register (ETH_DMACRXCR)

Address offset: 0x1108
Reset value: 0x0000 0000

The DMA Channel Receive Control register controls the Rx features such as PBL, buffer size, and extended status.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>RPF: DMA Rx Channel Packet Flush</th>
</tr>
</thead>
<tbody>
<tr>
<td>When this bit is set to 1, the Ethernet peripheral automatically flushes the packet from the Rx queues destined to DMA Rx Channel when the DMA Rx Channel is stopped after a system bus error has occurred. When this bit remains set and the DMA is re-started by the software driver, the packets residing in the Rx Queues that were received when this RxDMA was stopped, are flushed out. The packets that are received by the MAC after the RxDMA is re-started are routed to the RxDMA. The flushing happens on the Read side of the Rx queue. When this bit is set to 0 the Ethernet peripheral does not flush the packet in the Rx queue destined to DMA Rx Channel after the DMA is stopped due to a system bus error. This might cause head-of-line blocking in the corresponding Rx Queue.</td>
<td></td>
</tr>
</tbody>
</table>

| Note: The stopping of packet flow from a Rx DMA Channel to the application by setting RPF works only when there is one-to-one mapping of Rx Queue to Rx DMA channels. In Dynamic mapping mode, setting RPF bit in ETH_DMACRXCR register might flush packets from unintended Rx Queues which are destined to the stopped Rx DMA Channel. |

| Bits 30:22 | Reserved, must be kept at reset value. |
| Bits 21:16 | RXPBL[5:0]: Receive Programmable Burst Length |
| These bits indicate the maximum number of beats to be transferred in one DMA data transfer. This is the maximum value that is used in a single block Read or Write. The DMA always attempts to burst as specified in PBL each time it starts a burst transfer on the application bus. You can program PBL with any of the following values: 1, 2, 4, 8, 16, or 32. Any other value results in undefined behavior. |

To transfer more than 32 beats, perform the following steps:

a) Set the PBLx8 mode in the ETH_DMACCR.

b) Set the RXPBL[5:0].

| Note: The maximum value of RXPBL must be less than or equal to half the Rx Queue size (RQS field of Rx queue operating mode register (ETH_MTLRXQOMR)) in terms of beats. This is required so that the Rx Queue has space to store at least another Rx PBL worth of data while the MTL Rx Queue Controller is transferring data to MAC. The total locations in Rx Queue of size 2048 bytes is 512, RXPBL and 8xPBL needs to be programmed to less than or equal to 512/2. |
Bit 15  Reserved, must be kept at reset value.

Bits 14:1  **RBSZ[13:0]:** Receive Buffer size

This field indicates the size of the Rx buffers specified in bytes. The maximum buffer size is limited to 16 Kbytes.

**Note:** The buffer size must be a multiple of 4. This is required even if the value of buffer address pointer is not aligned to bus width. If the buffer size is not a multiple of 4, it may result into an undefined behavior.

The LSB bits (1:0) are ignored and the DMA internally takes the LSB bits as all-zero. Therefore, these LSB bits are read-only (RO).

Bit 0  **SR:** Start or Stop Receive

When this bit is set, the DMA tries to acquire the descriptor from the Receive list and processes the incoming packets.

The DMA tries to acquire descriptor from either of the following positions:

- The current position in the list: this is the address set by the Channel Rx descriptor list address register (ETH_DMACRXDLAR).
- The position at which the Rx process was previously stopped

If the DMA does not own the current descriptor, the reception is suspended and the RBU bit of the ETH_DMACSR is set. The Start Receive command is effective only when the reception is stopped. If the command is issued before setting the Channel Rx descriptor list address register (ETH_DMACRXDLAR), the DMA behavior is unpredictable.

When this bit is reset, the Rx DMA operation is stopped after the transfer of the current packet. The next descriptor position in the Receive list is saved, and it becomes the current position after the Rx process is restarted. The Stop Receive command is effective only when the Rx process is in the Running (waiting for Rx packet) or Suspended state.
Channel Tx descriptor list address register (ETH_DMACTXDLAR)

Address offset: 0x1114
Reset value: 0x0000 0000

Channel Tx Descriptor List Address register points the DMA to the start of Transmit descriptor list. The descriptor lists reside in the physical memory space of the application and must be word-aligned. The DMA internally converts it to bus width aligned address by making the corresponding LSB to low.

You can write to this register only when the Tx DMA has stopped, that is, the ST bit is set to zero in ETH_DMACTXCR register. When stopped, this register can be written with a new descriptor list address. When you set ST bit to 1, the DMA takes the newly-programmed descriptor base address. If this register is not changed when ST bit is set to 0, the DMA takes the descriptor address where it was stopped earlier.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Start of Transmit List</td>
</tr>
</tbody>
</table>

This field contains the base address of the first descriptor in the Transmit descriptor list. The DMA ignores the LSB bits (1:0) for 32-bit bus width and internally takes these bits as all-zero. Therefore, these LSB bits are read-only (RO).
Channel Rx descriptor list address register (ETH_DMACRXDLAR)

Address offset: 0x111C
Reset value: 0x0000 0000

The Channel Rx Descriptor List Address register points the DMA to the start of Receive descriptor list.

This register points to the start of the Receive Descriptor List. The descriptor lists reside in the physical memory space of the application and must be word-aligned. The DMA internally converts it to bus width aligned address by making the corresponding LS bits low. Writing to this register is permitted only when reception is stopped. When stopped, this register must be written to before the receive Start command is given. You can write to this register only when Rx DMA has stopped, that is, SR bit is set to zero in ETH_DMACRXCR register. When stopped, this register can be written with a new descriptor list address.

When you set the SR bit to 1, the DMA takes the newly programmed descriptor base address.

<table>
<thead>
<tr>
<th>RDESLA[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw    rw    rw    rw    rw    rw    rw    rw</td>
</tr>
<tr>
<td>15    14    13    12    11    10    9     8</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>RDESLA[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw    rw    rw    rw    rw    rw    rw    rw</td>
</tr>
</tbody>
</table>

Bits 31:0  **RDESLA[31:0]: Start of Receive List**
This field contains the base address of the first descriptor in the Rx Descriptor list. The DMA ignores the LSB bits (1:0) for 32-bit bus width and internally takes these bits as all-zero. Therefore, these LSB bits are read-only (RO).
Channel Tx descriptor tail pointer register (ETH_DMACTXDTPR)

Address offset: 0x1120
Reset value: 0x0000 0000

The Channel Tx Descriptor Tail Pointer register points to an offset from the base and indicates the location of the last valid descriptor.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>TDT[31:0]: Transmit Descriptor Tail Pointer</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field contains the tail pointer for the Tx descriptor ring. The software writes the tail pointer to add more descriptors to the Tx channel. The hardware tries to transmit all packets referenced by the descriptors between the head and the tail pointer registers.</td>
<td></td>
</tr>
</tbody>
</table>
Channel Rx descriptor tail pointer register (ETH_DMACRXDTPR)

Address offset: 0x1128
Reset value: 0x0000 0000

The Channel Rx Descriptor Tail Pointer Points to an offset from the base and indicates the location of the last valid descriptor.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 **RDT[31:0]**: Receive Descriptor Tail Pointer

This field contains the tail pointer for the Rx descriptor ring. The software writes the tail pointer to add more descriptors to the Rx channel. The hardware tries to write all received packets to the descriptors referenced between the head and the tail pointer registers.

Channel Tx descriptor ring length register (ETH_DMACTXRLR)

Address offset: 0x112C
Reset value: 0x0000 0000

The Tx Descriptor Ring Length register contains the length of the Transmit descriptor ring.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:10 Reserved, must be kept at reset value.

Bits 9:0 **TDRL[9:0]**: Transmit Descriptor Ring Length

This field sets the maximum number of Tx descriptors in the circular descriptor ring. The maximum number of descriptors is limited to 1K descriptors. It is recommended to put a minimum ring descriptor length of 4.

For example, you can program any value up to 0x3FF in this field. This field is 10 bits wide, if you program 0x3FF, you can have 1024 descriptors. If you want to have 10 descriptors, program it to a value of 0x9.
Channel Rx descriptor ring length register (ETH_DMACRXRLR)

Address offset: 0x1130
Reset value: 0x0000 0000

The Channel Rx Descriptor Ring Length register contains the length of the Receive descriptor circular ring.

<table>
<thead>
<tr>
<th>Bits 31:24</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 23:16</td>
<td><strong>ARBS[7:0]</strong>: Alternate Receive Buffer Size</td>
</tr>
<tr>
<td></td>
<td>Indicates size in bytes for Buffer 1 when ARBS[7:0] is programmed to a non-zero value.</td>
</tr>
<tr>
<td></td>
<td>When ARBS[7:0] = 0, Rx Buffer1 and Rx Buffer2 sizes are based on RBSZ[13:0] field of Channel receive control register (ETH_DMACRXCR).</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:10</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 9:0</td>
<td><strong>RDRL[9:0]</strong>: Receive Descriptor Ring Length</td>
</tr>
<tr>
<td></td>
<td>This register sets the maximum number of Rx descriptors in the circular descriptor ring. The maximum number of descriptors is limited to 1K descriptors.</td>
</tr>
<tr>
<td></td>
<td>For example, you can program any value up to 0x3FF in this field. This field is 10-bit wide. If you program 0x3FF, you can have 1024 descriptors. If you want to have 10 descriptors, program it to a value of 0x9.</td>
</tr>
</tbody>
</table>

Channel interrupt enable register (ETH_DMACIER)

Address offset: 0x1134
Reset value: 0x0000 0000

The Channel Interrupt Enable register enables the interrupts reported by the Status register.
Bits 31:16  Reserved, must be kept at reset value.

Bit 15  **NIE**: Normal Interrupt Summary Enable
   When this bit is set, the normal interrupt summary is enabled. This bit enables the following interrupts in the Channel status register (ETH_DMCSR):
   - Bit 0: Transmit Interrupt
   - Bit 2: Transmit Buffer Unavailable
   - Bit 6: Receive Interrupt
   - Bit 11: Early Receive Interrupt
   When this bit is reset, the normal interrupt summary is disabled.

Bit 14  **AIE**: Abnormal Interrupt Summary Enable
   When this bit is set, the abnormal interrupt summary is enabled. This bit enables the following interrupts in the Channel status register (ETH_DMCSR):
   - Bit 1: Transmit Process Stopped
   - Bit 7: Rx Buffer Unavailable
   - Bit 8: Receive Process Stopped
   - Bit 9: Receive Watchdog Timeout
   - Bit 10: Early Transmit Interrupt
   - Bit 12: Fatal Bus Error
   When this bit is reset, the abnormal interrupt summary is disabled.

Bit 13  **CDEE**: Context Descriptor Error Enable
   When this bit is set along with the AIE bit, the Context Descriptor error interrupt is enabled. When this bit is reset, the Context Descriptor error interrupt is disabled.

Bit 12  **FBEE**: Fatal Bus Error Enable
   When this bit is set along with the AIE bit, the Fatal Bus error interrupt is enabled. When this bit is reset, the Fatal Bus Error error interrupt is disabled.

Bit 11  **ERIE**: Early Receive Interrupt Enable
   When this bit is set along with the NIE bit, the Early Receive interrupt is enabled. When this bit is reset, the Early Receive interrupt is disabled.

Bit 10  **ETIE**: Early Transmit Interrupt Enable
   When this bit is set along with the AIE bit, the Early Transmit interrupt is enabled. When this bit is reset, the Early Transmit interrupt is disabled.

Bit 9  **RWTE**: Receive Watchdog Timeout Enable
   When this bit is set along with the AIE bit, the Receive Watchdog Timeout interrupt is enabled. When this bit is reset, the Receive Watchdog Timeout interrupt is disabled.

Bit 8  **RSE**: Receive Stopped Enable
   When this bit is set along with the AIE bit, the Receive Stopped Interrupt is enabled. When this bit is reset, the Receive Stopped interrupt is disabled.

Bit 7  **RBU**: Receive Buffer Unavailable Enable
   When this bit is set along with the AIE bit, the Receive Buffer Unavailable interrupt is enabled. When this bit is reset, the Receive Buffer Unavailable interrupt is disabled.

Bit 6  **RIE**: Receive Interrupt Enable
   When this bit is set along with the NIE bit, the Receive Interrupt is enabled. When this bit is reset, the Receive Interrupt is disabled.

Bits 5:3  Reserved, must be kept at reset value.
Bit 2 **TBUE**: Transmit Buffer Unavailable Enable
When this bit is set along with the NIE bit, the Transmit Buffer Unavailable interrupt is enabled. When this bit is reset, the Transmit Buffer Unavailable interrupt is disabled.

Bit 1 **TXSE**: Transmit Stopped Enable
When this bit is set along with the AIE bit, the Transmission Stopped interrupt is enabled. When this bit is reset, the Transmission Stopped interrupt is disabled.

Bit 0 **TIE**: Transmit Interrupt Enable
When this bit is set along with the NIE bit, the Transmit Interrupt is enabled. When this bit is reset, the Transmit Interrupt is disabled.
Figure 8.16. Generation of ETH_DMAISR flags
Channel Rx interrupt watchdog timer register (ETH_DMACRXIWTR)

Address offset: 0x1138
Reset value: 0x0000 0000

The Receive Interrupt Watchdog Timer register indicates the watchdog timeout for Receive Interrupt (RI) from the DMA. When this register is written with a non-zero value, it enables the watchdog timer for the RI bit of the Channel status register (ETH_DMACSR).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>RWTU[1:0]</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:18 Reserved, must be kept at reset value.

Bits 17:16 **RWTU[1:0]**: Receive Interrupt Watchdog Timer Count Units

This field indicates the number of system clock cycles corresponding to one unit in RWT[7:0] field.

- 00: 256
- 01: 512
- 10: 1024
- 11: 2048

For example, when RWT[7:0] = 2 and RWTU[1:0] = 1, the watchdog timer is set for 2 * 512 = 1024 system clock cycles.

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 **RWT[7:0]**: Receive Interrupt Watchdog Timer Count

This field indicates the number of system clock cycles, multiplied by factor indicated in RWTU field, for which the watchdog timer is set.

The watchdog timer is triggered with the programmed value after the Rx DMA completes the transfer of a packet for which the RI bit is not set in the ETH_DMACSR, because of the setting of Interrupt Enable bit in the corresponding descriptor RDES3[30].

When the watchdog timer runs out, the RI bit is set and the timer is stopped. The watchdog timer is reset when the RI bit is set high because of automatic setting of RI as per the Interrupt Enable bit RDES3[30] of any received packet.
Channel current application transmit descriptor register
(ETH_DMACCATXDR)

Address offset: 0x1144
Reset value: 0x0000 0000

The Channel Current Application Transmit Descriptor register points to the current Transmit descriptor read by the DMA.

![Channel current application transmit descriptor register](image)

Bits 31:0 **CURTDESAPTR[31:0]**: Application Transmit Descriptor Address Pointer
The DMA updates this pointer during Tx operation. This pointer is cleared on reset.

Channel current application receive descriptor register
(ETH_DMACCARXDR)

Address offset: 0x114C
Reset value: 0x0000 0000

The Channel Current Application Receive Descriptor register points to the current Receive descriptor read by the DMA.

![Channel current application receive descriptor register](image)

Bits 31:0 **CURRDESAPTR[31:0]**: Application Receive Descriptor Address Pointer
The DMA updates this pointer during Rx operation. This pointer is cleared on reset.
Channel current application transmit buffer register (ETH_DMACCATXBR)

Address offset: 0x1154
Reset value: 0x0000 0000

The Channel Current Application Transmit Buffer Address register points to the current Tx buffer address read by the DMA.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>CURTBUAPTR[31:16]</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 CURTBUAPTR[31:0]: Application Transmit Buffer Address Pointer
The DMA updates this pointer during Tx operation. This pointer is cleared on reset.

Channel current application receive buffer register (ETH_DMACCARXBR)

Address offset: 0x115C
Reset value: 0x0000 0000

The Channel Current Application Receive Buffer Address register points to the current Rx buffer address read by the DMA.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>CURRBUAPTR[31:16]</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>CURRBUAPTR[15:0]</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 CURRBUAPTR[31:0]: Application Receive Buffer Address Pointer
The DMA updates this pointer during Rx operation. This pointer is cleared on reset.

Channel status register (ETH_DMACSR)

Address offset: 0x1160
Reset value: 0x0000 0000

The software driver (application) reads the Status register during interrupt service routine or polling to determine the status of the DMA.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
<td>Req</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

In the register:
- NIS: Negotiation In Progress
- AIS: Auto In Progress
- CDE: Carrier Detect Enable
- FBE: Frame Before Equalizer
- ERI: Early Receive Indicator
- ETI: Early Transmit Indicator
- RWT: RT Data in Transmit Buffer
- RPS: RT Data in Receive Buffer
- RBU: Receive Buffer Underflow
- RI: Receive Buffer Overflow
- REB[2:0]: Receive Buffer Pointer
- TEB[2:0]: Transmit Buffer Pointer
- TBU: Transmit Buffer Underflow
- TPS: Transmit Buffer Pointer
- TI: Transmit Buffer Overflow

rc_w1: Receive Data in Transmit Buffer
rc_w1: Receive Data in Receive Buffer
rw: Receive Data in Transmit Buffer
rw: Receive Data in Receive Buffer
rc_w1: Receive Data in Transmit Buffer
rc_w1: Receive Data in Receive Buffer
rc_w1: Receive Data in Transmit Buffer
rc_w1: Receive Data in Receive Buffer
rc_w1: Receive Data in Transmit Buffer
rc_w1: Receive Data in Receive Buffer
rc_w1: Receive Data in Transmit Buffer
rc_w1: Receive Data in Receive Buffer
rc_w1: Receive Data in Transmit Buffer
rc_w1: Receive Data in Receive Buffer
Bits 31:22  Reserved, must be kept at reset value.

Bits 21:19  **REB[2:0]: Rx DMA Error Bits**

This field indicates the type of error that caused a Bus Error. For example, error response on
the AHB interface.

Bit [2]: Error during data transfer by Rx DMA when 1, no Error during data transfer by Rx
DMA when 0.
Bit[1]: Error during descriptor access when 1, Error during data buffer access when 0
Bit[0]: Error during read transfer when 1, Error during write transfer when 0
This field is valid only when the FBE bit is set. This field does not generate an interrupt.

Bits 18:16  **TEB[2:0]: Tx DMA Error Bits**

This field indicates the type of error that caused a Bus Error. For example, error response on
the AHB interface.

Bit[2]: Error during data transfer by Tx DMA when 1, no Error during data transfer by Tx DMA
when 0
Bit[1]: Error during descriptor access when 1, Error during data buffer access when 0
Bit[0]: Error during read transfer when 1, Error during write transfer when 0
This field is valid only when the FBE bit is set. This field does not generate an interrupt.

Bit 15  **NIS: Normal Interrupt Summary**

Normal Interrupt Summary bit value is the logical OR of the following bits when the
corresponding interrupt bits are enabled in the ETH_DMACHIER register:

Bit 0: Transmit Interrupt
Bit 2: Transmit Buffer Unavailable
Bit 6: Receive Interrupt
Bit 11: Early Receive Interrupt

Only unmasked bits (interrupts for which interrupt enable is set in ETH_DMACHIER register)
affect the Normal Interrupt Summary bit.

This is a sticky bit. You must clear this bit (by writing 1 to this bit) each time a corresponding
bit which causes NIS to be set is cleared.

Bit 14  **AIS: Abnormal Interrupt Summary**

Abnormal Interrupt Summary bit value is the logical OR of the following when the
corresponding interrupt bits are enabled in the ETH_DMACHIER register:

Bit 1: Transmit Process Stopped
Bit 7: Receive Buffer Unavailable
Bit 8: Receive Process Stopped
Bit 10: Early Transmit Interrupt
Bit 12: Fatal Bus Error
Bit 13: Context Descriptor Error

Only unmasked bits affect the Abnormal Interrupt Summary bit.

This is a sticky bit. You must clear this bit (by writing 1 to this bit) each time a corresponding
bit, which causes AIS to be set, is cleared.

Bit 13  **CDE: Context Descriptor Error**

This bit indicates that the DMA Tx/Rx engine received a descriptor error, which indicates
invalid context in the middle of packet flow (intermediate descriptor) or all one’s descriptor in
Tx case and on Rx side it indicates DMA has read a descriptor with either of the buffer
address as ones which is considered to be invalid.

Bit 12  **FBE: Fatal Bus Error**

This bit indicates that a bus error occurred (as described in the EB field). When this bit is set,
the corresponding DMA channel engine disables all bus accesses.
Bit 11 **ERI**: Early Receive Interrupt
This bit indicates that the DMA filled the first data buffer of the packet. The RI bit of this register automatically clears this bit.

Bit 10 **ETI**: Early Transmit Interrupt
This bit indicates that the packet to be transmitted is fully transferred to the MTL Tx FIFO.

Bit 9 **RWT**: Receive Watchdog Timeout
This bit is asserted when a packet with length greater than 2,048 bytes (10,240 bytes when Jumbo Packet mode is enabled) is received.

Bit 8 **RPS**: Receive Process Stopped
This bit is asserted when the Rx process enters the Stopped state.

Bit 7 **RBU**: Receive Buffer Unavailable
This bit indicates that the application owns the next descriptor in the Receive list, and the DMA cannot acquire it. The Rx process is suspended. To resume processing Rx descriptors, the application should change the ownership of the descriptor and issue a Receive Poll Demand command. If this command is not issued, the Rx process resumes when the next recognized incoming packet is received. In ring mode, the application should advance the Receive Descriptor Tail Pointer register of a channel. This bit is set only when the DMA owns the previous Rx descriptor.

Bit 6 **RI**: Receive Interrupt
This bit indicates that the packet reception is complete. When packet reception is complete, Bit 31 of RDES1 is reset in the last descriptor, and the specific packet status information is updated in the descriptor. The reception remains in the Running state.

Bits 5:3 Reserved, must be kept at reset value.

Bit 2 **TBU**: Transmit Buffer Unavailable
This bit indicates that the application owns the next descriptor in the Transmit list, and the DMA cannot acquire it. Transmission is suspended. The TPSi field of the Debug status register (ETH_DMADSR) register explains the Transmit Process state transitions.
To resume processing the Transmit descriptors, the application should do the following:
1. Change the ownership of the descriptor by setting Bit 31 of TDES3.
2. Issue a Transmit Poll Demand command.
For ring mode, the application should advance the Transmit Descriptor Tail Pointer register of a channel.

Bit 1 **TPS**: Transmit Process Stopped
This bit is set when the transmission is stopped.

Bit 0 **TI**: Transmit Interrupt
This bit indicates that the packet transmission is complete. When transmission is complete, Bit 31 of TDES3 is reset in the last descriptor, and the specific packet status information is updated in the descriptor.
Channel missed frame count register (ETH_DMACMFCR)

Address offset: 0x116C
Reset value: 0x0000 0000

This register has the number of packet counter that got dropped by the DMA either due to Bus Error or due to programing RPF field in Channel receive control register (ETH_DMACRXCR) register.

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 15</td>
<td><strong>MFCO</strong>: Overflow status of the MFC Counter</td>
</tr>
<tr>
<td></td>
<td>When this bit is set then the MFC counter does not get incremented further. The bit gets cleared when this register is read.</td>
</tr>
<tr>
<td>Bits 14:11</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 10:0</td>
<td><strong>MFC[10:0]</strong>: Dropped Packet Counters</td>
</tr>
<tr>
<td></td>
<td>This counter indicates the number of packet counters that are dropped by the DMA either because of bus error or because of programing RPF field in Channel receive control register (ETH_DMACRXCR). The counter gets cleared when this register is read.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>MFC[10:0]</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
<th>rc_r</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
</tr>
</tbody>
</table>
### Ethernet DMA register map and reset values

#### Table 582. ETH_DMA common register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x1000</td>
<td>ETH_DMAMR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x1004</td>
<td>ETH_DMASBMR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x1008</td>
<td>ETH_DMAISR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x100C</td>
<td>ETH_DMADSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
</tbody>
</table>

### Table 583. ETH_DMA_CH register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x1100</td>
<td>ETH_DMACCR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x1104</td>
<td>ETH_DMACXCR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x1108</td>
<td>ETH_DMACRXCR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x1110C-01110</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x1114</td>
<td>ETH_DMACXDLAR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TDESLA[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x1118</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x111C</td>
<td>ETH_DMACRXDLAR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RDESLA[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
<tr>
<td>0x1120</td>
<td>ETH_DMACXTPR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TDT[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
<td></td>
<td>00</td>
</tr>
</tbody>
</table>

---

2944/3353  RM0433 Rev 8
<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x1124</td>
<td>ETH_DMACTXDTPR</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x1128</td>
<td>ETH_DMACRXRXTPR</td>
<td>RDT[31:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x112C</td>
<td>ETH_DMACTXRXLR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TDRL[9:0]</td>
</tr>
<tr>
<td>0x1130</td>
<td>ETH_DMACRXRXLR</td>
<td>ARBS[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDRL[9:0]</td>
</tr>
<tr>
<td>0x1134</td>
<td>ETH_DMACIER</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x1138</td>
<td>ETH_DMACRXIWTR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>RWTU[1:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RWT[7:0]</td>
</tr>
<tr>
<td>0x113C-</td>
<td>ETH_DMACTXDR</td>
<td>CURTDESAPTR[31:0]</td>
</tr>
<tr>
<td>0x1140</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x1144</td>
<td>ETH_DMACCCTXDR</td>
<td>CURRDESAPTR[31:0]</td>
</tr>
<tr>
<td>0x1148</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0x114C</td>
<td>ETH_DMACCCTXBR</td>
<td>CURRDESAPTR[31:0]</td>
</tr>
<tr>
<td>0x1150</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0x1154</td>
<td>ETH_DMACCCTXBR</td>
<td>CURTBUFAPTR[31:0]</td>
</tr>
<tr>
<td>0x1158</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0x115C</td>
<td>ETH_DMACCCTXBR</td>
<td>CURRBUFAPTR[31:0]</td>
</tr>
<tr>
<td>0x1160</td>
<td>ETH_DMACSR</td>
<td>REB[2:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TEB[2:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NiS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>AIS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CDE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>COE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FBE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ERI</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ETI</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RWT</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RESE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>BUS</td>
</tr>
<tr>
<td>0x1164-</td>
<td>ETH_DMACSR</td>
<td>Ni</td>
</tr>
<tr>
<td>0x1168</td>
<td></td>
<td>TBU</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TPS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Tl</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Table 583. ETH_DMA_CH register map and reset values (continued)
Refer to Section 2.3 on page 129 for the register boundary addresses.

| Offset | Register name reset value | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x116C | ETH_DMACMFCR              |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
58.11.3 Ethernet MTL registers

Operating mode Register (ETH_MTLOMR)

Address offset: 0x0C00
Reset value: 0x0000 0000

The Operating Mode register establishes the Transmit and Receive operating modes and commands.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:10 Reserved, must be kept at reset value.

Bit 9 **CNTCLR**: Counters Reset

When this bit is set, all counters are reset. This bit is cleared automatically after 1 clock cycle. If this bit is set along with CNTPRST bit, CNTPRST has precedence.

Bit 8 **CNTPRST**: Counters Preset

When this bit is set:

- **Tx queue underflow register (ETH_MTLTXQUR)** is initialized/preset to 0x7F0.
- Missed Packet and Overflow Packet counters in **Rx queue missed packet and overflow counter register (ETH_MTLRXQMPOCR)** is initialized/preset to 0x7F0

This bit is cleared automatically.

Bit 7 Reserved, must be kept at reset value.

Bits 6:2 Reserved, must be kept at reset value.

Bit 1 **DTXSTS**: Drop Transmit Status

When this bit is set, the Tx packet status received from the MAC is dropped in the MTL. When this bit is reset, the Tx packet status received from the MAC is forwarded to the application.

Bit 0 Reserved, must be kept at reset value.
**Interrupt status Register (ETH_MTLISR)**

Address offset: 0x0C20

Reset value: 0x0000 0000

The software driver (application) reads this register during interrupt service routine or polling to determine the interrupt status of MTL queues and the MAC.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-1</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>0</td>
<td><strong>Q0IS</strong>: Queue interrupt status</td>
</tr>
<tr>
<td></td>
<td>This bit indicates that an interrupt has been generated by Queue. To reset this bit, read ETH_MTLQICSR register to identify the interrupt cause and clear the source.</td>
</tr>
</tbody>
</table>

**Tx queue operating mode Register (ETH_MTLTXQOMR)**

Address offset: 0x0D00

Reset value: 0x0007 0008

The Queue Transmit Operating Mode register establishes the Transmit queue operating modes and commands.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-19</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>18-16</td>
<td><strong>TQS[2:0]</strong>: Transmit queue size</td>
</tr>
<tr>
<td></td>
<td>This field indicates the size of the allocated transmit queues in blocks of 256 bytes. Queue size range from 256 bytes (TQS=0b000) to 2048 bytes (TQS=0b111).</td>
</tr>
<tr>
<td>15-7</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
Bits 6:4  **TTC[2:0]: Transmit Threshold Control**
These bits control the threshold level of the MTL Tx queue. The transmission starts when the packet size within the MTL Tx queue is larger than the threshold. In addition, full packets with length less than the threshold are also transmitted. These bits are used only when the TSF bit is reset.

- 000: 32
- 001: 64
- 010: 96
- 011: 128
- 100: 192
- 101: 256
- 110: 384
- 111: 512

Bits 3:2  **TXQEN[1:0]: Transmit Queue Enable**
This field is used to enable/disable the transmit queue.

- 00: Not enabled
- 10: Enabled

Others: Reserved, must not be used.

*Note:* In multiple Tx queues configuration, all the queues are disabled by default. Enable the Tx queue by programming this field.

Bit 1  **TSF: Transmit Store and Forward**
When this bit is set, the transmission starts when a full packet resides in the MTL Tx queue. When this bit is set, the TTC values specified in Bits[6:4] of this register are ignored. This bit should be changed only when the transmission is stopped.

Bit 0  **FTQ: Flush Transmit Queue**
When this bit is set, the Tx queue controller logic is reset to its default values. Therefore, all the data in the Tx queue is lost or flushed. This bit is internally reset when the flushing operation is complete. Until this bit is reset, you should not write to the ETH_MTLTXQOMR register. The data which is already accepted by the MAC transmitter is not flushed. It is scheduled for transmission and results in underflow and runt packet transmission.

*Note:* The flush operation is complete only when the Tx queue is empty and the application has accepted the pending Tx Status of all transmitted packets. To complete this flush operation, the PHY Tx clock (eth_mii_tx_clk) should be active.

---

**Tx queue underflow register (ETH_MTLTXQUR)**

Address offset: 0x0D04
Reset value: 0x0000 0000

The Queue Underflow Counter register contains the counter for packets aborted because of Transmit queue underflow and packets missed because of Receive queue packet flush.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>-------</td>
<td>-----</td>
<td>--------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
<td>rc_f</td>
</tr>
</tbody>
</table>

---

RM0433 Rev 8

ST
The Queue Transmit Debug register gives the debug status of various blocks related to the Transmit queue.

**Tx queue debug register (ETH_MTLTXQDR)**

Address offset: 0x0D08

Reset value: 0x0000 0000

The Queue Transmit Debug register gives the debug status of various blocks related to the Transmit queue.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:23**  Reserved, must be kept at reset value.

**Bits 22:20**  **STXSTSF[2:0]: Number of Status Words in Tx Status FIFO of Queue**

This field indicates the current number of status in the Tx Status FIFO of this queue. When the DTXSTS bit of ETH_MTLOMR register is set to 1, this field does not reflect the number of status words in Tx Status FIFO.

**Bit 19**  Reserved, must be kept at reset value.

**Bits 18:16**  **PTXQ[2:0]: Number of Packets in the Transmit Queue**

This field indicates the current number of packets in the Tx queue. When the DTXSTS bit of Operating mode Register (ETH_MTLOMR) register is set to 1, this field does not reflect the number of packets in the Transmit queue.

**Bits 15:6**  Reserved, must be kept at reset value.

**Bit 5**  **TXSTSFSTS**: MTL Tx Status FIFO Full Status

When high, this bit indicates that the MTL Tx Status FIFO is full. Therefore, the MTL cannot accept any more packets for transmission.

**Bit 4**  **TXQSTS**: MTL Tx Queue Not Empty Status

When this bit is high, it indicates that the MTL Tx queue is not empty and some data is left for transmission.
Bit 3 **TWCSTS**: MTL Tx Queue Write Controller Status  
When high, this bit indicates that the MTL Tx queue Write Controller is active, and it is  
transferring the data to the Tx queue.

Bits 2:1 **TRCSTS[1:0]**: MTL Tx Queue Read Controller Status  
This field indicates the state of the Tx Queue Read Controller:  
00: Idle state  
01: Read state (transferring data to the MAC transmitter)  
10: Waiting for pending Tx Status from the MAC transmitter  
11: Flushing the Tx queue because of the Packet Abort request from the MAC

Bit 0 **TXQPAUSED**: Transmit Queue in Pause  
When this bit is high and the Rx flow control is enabled, it indicates that the Tx queue is in the  
Pause condition (in the Full-duplex only mode) because of the following:  
– Reception of the PFC packet for the priorities assigned to the Tx queue when PFC is  
enabled  
– Reception of 802.3x Pause packet when PFC is disabled

**Queue interrupt control status Register (ETH_MTLQICSR)**  
Address offset: 0x0D2C  
Reset value: 0x0000 0000  
This register contains the interrupt enable and status bits for the queue interrupts.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>RXOE: Receive Queue Overflow Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>When this bit is set, the Receive Queue Overflow interrupt is enabled.</td>
</tr>
<tr>
<td></td>
<td>When this bit is reset, the Receive Queue Overflow interrupt is disabled.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>TXUIE: Transmit Queue in Pause</td>
</tr>
<tr>
<td></td>
<td>When this bit is high and the Rx flow control is enabled, it indicates</td>
</tr>
<tr>
<td></td>
<td>that the Tx queue is in the Pause condition (in the Full-duplex only mode)</td>
</tr>
<tr>
<td></td>
<td>because of the following:</td>
</tr>
<tr>
<td></td>
<td>– Reception of the PFC packet for the priorities assigned to the Tx queue</td>
</tr>
<tr>
<td></td>
<td>when PFC is enabled</td>
</tr>
<tr>
<td></td>
<td>– Reception of 802.3x Pause packet when PFC is disabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>25</td>
<td>RXOVFIS: Receive Queue Overflow Interrupt Status</td>
</tr>
<tr>
<td></td>
<td>This bit indicates that the Receive Queue had an overflow while receiving</td>
</tr>
<tr>
<td></td>
<td>the packet. If a partial packet is transferred to the application, the</td>
</tr>
<tr>
<td></td>
<td>overflow status is set in RDES3[21]. This bit is cleared when the</td>
</tr>
<tr>
<td></td>
<td>application writes 1 to this bit.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>24</td>
<td>TXUNFIS: Transmit Queue Unflushed</td>
</tr>
<tr>
<td></td>
<td>When this bit is high, the Transmit Queue is unflushed.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>19</td>
<td>RXOIE: Receive Queue Overflow Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>When this bit is set, the Receive Queue Overflow interrupt is enabled.</td>
</tr>
<tr>
<td></td>
<td>When this bit is reset, the Receive Queue Overflow interrupt is disabled.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>18</td>
<td>TXUNFIS: Transmit Queue Unflushed</td>
</tr>
<tr>
<td></td>
<td>When this bit is high, the Transmit Queue is unflushed.</td>
</tr>
</tbody>
</table>

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 **RXOIE**: Receive Queue Overflow Interrupt Enable  
When this bit is set, the Receive Queue Overflow interrupt is enabled. When this bit is reset,  
the Receive Queue Overflow interrupt is disabled.

Bits 23:17 Reserved, must be kept at reset value.

Bit 16 **RXOVFIS**: Receive Queue Overflow Interrupt Status  
This bit indicates that the Receive Queue had an overflow while receiving the packet. If a  
partial packet is transferred to the application, the overflow status is set in RDES3[21]. This  
bit is cleared when the application writes 1 to this bit.

Bits 15:9 Reserved, must be kept at reset value.
Bit 8 **TXUIE**: Transmit Queue Underflow Interrupt Enable
When this bit is set, the Transmit Queue Underflow interrupt is enabled. When this bit is reset, the Transmit Queue Underflow interrupt is disabled.

Bits 7:1  Reserved, must be kept at reset value.

Bit 0 **TXUNFIS**: Transmit Queue Underflow Interrupt Status
This bit indicates that the Transmit Queue had an underflow while transmitting the packet. Transmission is suspended and an Underflow Error TDES3[2] is set. This bit is cleared when the application writes 1 to this bit.
Rx queue operating mode register (ETH_MTLRXQOMR)

Address offset: 0x0D30
Reset value: 0x0070 0000

The Queue Receive operating Mode register establishes the Receive queue operating modes and command.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RQS[2:0]</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIS_TCP_EF</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RSF</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FEP</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FUP</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RTC[1:0]</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:23  Reserved, must be kept at reset value.

Bits 22:20 **RQS[2:0]:** Receive Queue Size

This field is read-only and the configured Rx FIFO size in blocks of 256 bytes is reflected in the reset value. The size of the Queue is (RQS + 1) * 256 bytes.

Bits 19:7  Reserved, must be kept at reset value.

Bit 6 **DIS_TCP_EF:** Disable Dropping of TCP/IP Checksum Error Packets

When this bit is set, the MAC does not drop the packets which only have the errors detected by the Receive Checksum Offload engine. Such packets have errors only in the encapsulated payload. There are no errors (including FCS error) in the Ethernet packet received by the MAC.

When this bit is reset, all error packets are dropped if the FEP bit is reset.

Bit 5 **RSF:** Receive Queue Store and Forward

When this bit is set, the Ethernet peripheral reads a packet from the Rx queue only after the complete packet has been written to it, ignoring the RTC field of this register. When this bit is reset, the Rx queue operates in the Threshold (cut-through) mode, subject to the threshold specified by the RTC field of this register.

Bit 4 **FEP:** Forward Error Packets

When this bit is reset, the Rx queue drops packets with error status (CRC error, receive error, watchdog timeout, or overflow). However, if the start byte (write) pointer of a packet is already transferred to the read controller side (in Threshold mode), the packet is not dropped.

When this bit is set, all packets except the runt error packets are forwarded to the application or DMA. If the RSF bit is set and the Rx queue overflows when a partial packet is written, the packet is dropped irrespective of the setting of this bit. However, if the RSF bit is reset and the Rx queue overflows when a partial packet is written, a partial packet may be forwarded to the application or DMA.
Bit 3 **FUP**: Forward Undersized Good Packets
When this bit is set, the Rx queue forwards the undersized good packets (packets with no error and length less than 64 bytes), including pad-bytes and CRC. When this bit is reset, the Rx queue drops all packets of less than 64 bytes, unless a packet is already transferred because of the lower value of Rx Threshold, for example, RTC = 01.

Bit 2 Reserved, must be kept at reset value.

Bits 1:0 **RTC[1:0]**: Receive Queue Threshold Control
These bits control the threshold level of the MTL Rx queue (in bytes):

<table>
<thead>
<tr>
<th>Value</th>
<th>Threshold (bytes)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>64</td>
</tr>
<tr>
<td>01</td>
<td>32</td>
</tr>
<tr>
<td>10</td>
<td>96</td>
</tr>
<tr>
<td>11</td>
<td>128</td>
</tr>
</tbody>
</table>

The received packet is transferred to the application or DMA when the packet size within the MTL Rx queue is larger than the threshold. In addition, full packets with length less than the threshold are automatically transferred.

This field is valid only when the RSF bit is zero. This field is ignored when the RSF bit is set to 1.
**Rx queue missed packet and overflow counter register**  
*(ETH_MTLRXQMPOCR)*

Address offset: 0x0D34  
Reset value: 0x0000 0000

The Queue missed packet and overflow counter registers contain the counter for packets missed because of Receive queue packet flush and packets discarded because of Receive queue overflow.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
<th>Value</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>MISCNTOVF</td>
<td>Missed Packet Counter Overflow</td>
<td>R/O</td>
<td>When set, indicates Rx Queue Missed Packet Counter crossed the maximum limit.</td>
</tr>
<tr>
<td>MISPKTCNT[10:0]</td>
<td>Missed Packet Counter</td>
<td>R/O</td>
<td>Indicates number of packets missed by the Ethernet peripheral because the application requested to flush the packets for this queue. This counter is reset when this register is read.</td>
</tr>
<tr>
<td>OVFCNTOVF</td>
<td>Overflow Counter Overflow</td>
<td>R/O</td>
<td>When set, indicates Rx Queue Overflow Packet Counter field crossed the maximum limit.</td>
</tr>
<tr>
<td>OVFPKTCNT[10:0]</td>
<td>Overflow Packet Counter</td>
<td>R/O</td>
<td>Indicates number of packets discarded by the Ethernet peripheral because of Receive queue overflow. This counter is incremented each time the Ethernet peripheral discards an incoming packet because of overflow. This counter is reset when this register is read.</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 **MISCNTOVF**: Missed Packet Counter Overflow Bit  
When set, this bit indicates that the Rx Queue Missed Packet Counter crossed the maximum limit.

Bits 26:16 **MISPKTCNT[10:0]**: Missed Packet Counter  
This field indicates the number of packets missed by the Ethernet peripheral because the application requested to flush the packets for this queue. This counter is reset when this register is read.  
This counter is incremented by 1 when the DMA discards the packet because of buffer unavailability.

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 **OVFCNTOVF**: Overflow Counter Overflow Bit  
When set, this bit indicates that the Rx Queue Overflow Packet Counter field crossed the maximum limit.

Bits 10:0 **OVFPKTCNT[10:0]**: Overflow Packet Counter  
This field indicates the number of packets discarded by the Ethernet peripheral because of Receive queue overflow. This counter is incremented each time the Ethernet peripheral discards an incoming packet because of overflow. This counter is reset when this register is read.
Rx queue debug register (ETH_MTLRXQDR)

Address offset: 0x0D38
Reset value: 0x0000 0000

The Queue Receive Debug register gives the debug status of various blocks related to the Receive queue.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

Bits 29:16  **PRXQ[13:0]**: Number of Packets in Receive Queue

This field indicates the current number of packets in the Rx queue. The theoretical maximum value for this field is 256Kbyte/16bytes = 16K Packets, that is, Max_Queue_Size/Min_Packet_Size.

Bits 15:6  Reserved, must be kept at reset value.

Bits 5:4  **RXQSTS[1:0]**: MTL Rx Queue Fill-Level Status

This field gives the status of the fill-level of the Rx queue:
00: Rx queue empty
01: Rx queue fill-level below flow-control deactivate threshold
10: Rx queue fill-level above flow-control activate threshold
11: Rx queue full

Bit 3  Reserved, must be kept at reset value.

Bits 2:1  **RRCSTS[1:0]**: MTL Rx Queue Read Controller State

This field gives the state of the Rx queue Read controller:
00: Idle state
01: Reading packet data
10: Reading packet status (or timestamp)
11: Flushing the packet data and status

Bit 0  **RWCSTS**: MTL Rx Queue Write Controller Active Status

When high, this bit indicates that the MTL Rx queue Write controller is active, and it is transferring a received packet to the Rx queue.
### Ethernet MTL register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xC00</td>
<td>ETH_MTLOMR</td>
<td></td>
</tr>
<tr>
<td>0xC04 - 0xC1C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0xC20</td>
<td>ETH_MTLISR</td>
<td></td>
</tr>
<tr>
<td>0xC24 - 0xCFC</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0xC40</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0xD00</td>
<td>ETH_MTLTXQOMR</td>
<td>1 1 1</td>
</tr>
<tr>
<td>0xD04</td>
<td>ETH_MTLTXQUR</td>
<td>0 0 0 1 0 0 0</td>
</tr>
<tr>
<td>0xD08</td>
<td>ETH_MTLTXQDR</td>
<td>0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0xD0C - 0xD28</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0xD2C</td>
<td>ETH_MTLQICSR</td>
<td>0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0xD30</td>
<td>ETH_MTLRXQOMR</td>
<td>1 1 1</td>
</tr>
</tbody>
</table>
Table 584. ETH_MTL register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0D34</td>
<td>ETH_MTLRXQMP0 CR</td>
<td>0x00</td>
<td>31</td>
<td>MISPKTCNT[10:0]</td>
<td>0x00</td>
<td>26</td>
<td>OVFCNTOVF</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0D38</td>
<td>ETH_MTLRXQDR</td>
<td>0x00</td>
<td>17</td>
<td>RXQSTS[1:0]</td>
<td>0x00</td>
<td>12</td>
<td>Reserved</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Refer to Section 2.3 on page 129 for the register boundary addresses.
58.11.4 Ethernet MAC and MMC registers

Operating mode configuration register (ETH_MACCR)

Address offset: 0x0000
Reset value: 0x0000 0000

The MAC Configuration Register establishes the operating mode of the MAC.

<table>
<thead>
<tr>
<th>Bit</th>
<th>ARPEN</th>
<th>SARC[2:0]</th>
<th>IPC</th>
<th>IPG[2:0]</th>
<th>GPSLCE</th>
<th>SKP</th>
<th>CST</th>
<th>ACS</th>
<th>WD</th>
<th>Res.</th>
<th>JD</th>
<th>JE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>31</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>30</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **ARPEN**: ARP Offload Enable

When this bit is set, the MAC can recognize an incoming ARP request packet and schedules the ARP packet for transmission. It forwards the ARP packet to the application and also indicate the events in the RxStatus.

When this bit is reset, the MAC receiver does not recognize any ARP packet and indicates them as Type frame in the RxStatus.

Bits 30:28 **SARC[2:0]**: Source Address Insertion or Replacement Control

This field controls the source address insertion or replacement for all transmitted packets. Bit 30 specifies which MAC Address register (0 or 1) is used for source address insertion or replacement based on the values of Bits[29:28]:

010: the MAC inserts the content of the MAC Address 0 registers (MAC Address 0 high register (ETH_MACA0HR) and MAC Address x low register (ETH_MACAxLR)) in the SA field of all transmitted packets.

011: the MAC replaces the content of the MAC Address 0 registers (MAC Address 0 high register (ETH_MACA0HR) and MAC Address x low register (ETH_MACAxLR)) in the SA field of all transmitted packets.

110: the MAC inserts the content of the MAC Address 1 registers (MAC Address x high register (ETH_MACAxHR) and MAC Address x low register (ETH_MACAxLR)) in the SA field of all transmitted packets.

111: the MAC replaces the content of the MAC Address 1 registers (MAC Address x high register (ETH_MACAxHR) and MAC Address x low register (ETH_MACAxLR)) in the SA field of all transmitted packets.

Others: Reserved, must not be used.

**Note**: Changes to this field take effect only on the start of a packet. If you write to this register field when a packet is being transmitted, only the subsequent packet can use the updated value, that is, the current packet does not use the updated value.
Bit 27  **IPC**: Checksum Offload
When set, this bit enables the IPv4 header checksum checking and IPv4 or IPv6 TCP, UDP, or ICMP payload checksum checking. When this bit is reset, the COE function in the receiver is disabled.

The Layer 3 and Layer 4 Packet Filter feature automatically selects the IPC Full Checksum Offload Engine on the Receive side. When this feature is enabled, you must set the IPC bit.

Bits 26:24  **IPG[2:0]**: Inter-Packet Gap
These bits control the minimum IPG between packets during transmission.
000: 96 bit times
001: 88 bit times
010: 80 bit times
... 
111: 40 bit times
This range of minimum IPG is valid in Full-duplex mode.

In the Half-duplex mode, the minimum IPG can be configured only for 64-bit times (IPG = 100). Lower values are not considered.

When a JAM pattern is being transmitted because of backpressure activation, the MAC does not consider the minimum IPG.

The above function (IPG less than 96 bit times) is valid only when EIPGEN bit in ETH_MACECR register is reset. When EIPGEN is set, then the minimum IPG (greater than 96 bit times) is controlled as per the description given in EIPG field in ETH_MACECR register.

Bit 23  **GPSLCE**: Giant Packet Size Limit Control Enable
When this bit is set, the MAC considers the value in GPSL field in ETH_MACECR register to declare a received packet as Giant packet. This field must be programmed to more than 1,518 bytes. Otherwise, the MAC considers 1,518 bytes as giant packet limit.

When this bit is reset, the MAC considers a received packet as Giant packet when its size is greater than 1,518 bytes (1522 bytes for tagged packet).

The watchdog timeout limit, Jumbo Packet Enable and 2K Packet Enable have higher precedence over this bit, that is the MAC considers a received packet as Giant packet when its size is greater than 9,018 bytes (9,022 bytes for tagged packet) with Jumbo Packet Enabled and greater than 2,000 bytes with 2K Packet Enabled. The watchdog timeout, if enabled, terminates the received packet when watchdog limit is reached. Therefore, the programmed giant packet limit should be less than the watchdog limit to get the giant packet status.

Bit 22  **S2KP**: IEEE 802.3as Support for 2K Packets
When this bit is set, the MAC considers all packets with up to 2,000 bytes length as normal packets. When the JE bit is not set, the MAC considers all received packets of size more than 2K bytes as Giant packets.

When this bit is reset and the JE bit is not set, the MAC considers all received packets of size more than 1,518 bytes (1,522 bytes for tagged packet) as giant packets. For more information about how the setting of this bit and the JE bit impact the Giant packet status, see Table 585: Giant Packet Status based on S2KP and JE Bits.

**Note**: When the JE bit is set, setting this bit has no effect on the giant packet status.

Bit 21  **CST**: CRC stripping for Type packets
When this bit is set, the last four bytes (FCS) of all packets of Ether type (type field greater than 1,536) are stripped and dropped before forwarding the packet to the application. This function is not valid when the IP Checksum Engine (Type 1) is enabled in the MAC receiver.

This function is valid when Type 2 Checksum Offload Engine is enabled.

**Note**: For information about how the settings of the ACS bit and this bit impact the packet length, see Table 586: Packet Length based on the CST and ACS bits.
Bit 20  **ACS: Automatic Pad or CRC Stripping**
When this bit is set, the MAC strips the Pad or FCS field on the incoming packets only if the value of the length field is less than 1,536 bytes. All received packets with length field greater than or equal to 1,536 bytes are passed to the application without stripping the Pad or FCS field.
When this bit is reset, the MAC passes all incoming packets to the application, without any modification.
*Note:* For information about how the settings of CST bit and this bit impact the packet length, see Table 586: Packet Length based on the CST and ACS bits.

Bit 19  **WD: Watchdog Disable**
When this bit is set, the MAC disables the watchdog timer on the receiver. The MAC can receive packets of up to 16,383 bytes.
When this bit is reset, the MAC does not allow more than 2,048 bytes (10,240 if JE is set high) of the packet being received. The MAC cuts off any bytes received after 2,048 bytes.

Bit 18  Reserved, must be kept at reset value.

Bit 17  **JD: Jabber Disable**
When this bit is set, the MAC disables the jabber timer on the transmitter. The MAC can transfer packets of up to 16,383 bytes.
When this bit is reset, if the application sends more than 2,048 bytes of data (10,240 if JE is set high) during transmission, the MAC does not send rest of the bytes in that packet.

Bit 16  **JE: Jumbo Packet Enable**
When this bit is set, the MAC allows jumbo packets of 9,018 bytes (9,022 bytes for VLAN tagged packets) without reporting a giant packet error in the Rx packet status.
For more information about how the setting of this bit and the JE bit impact the Giant packet status, see Table 585: Giant Packet Status based on S2KP and JE Bits.

Bit 15  Reserved, must be kept at reset value.

Bit 14  **FES: MAC Speed**
This bit selects the speed in the 10/100 Mbps mode:
0: 10 Mbps
1: 100 Mbps

Bit 13  **DM: Duplex Mode**
When this bit is set, the MAC operates in the Full-duplex mode in which it can transmit and receive simultaneously.

Bit 12  **LM: Loopback Mode**
When this bit is set, the MAC operates in the loopback mode at MII. The MII Rx clock input (eth_mii_rx_clk) is required for the loopback to work properly. This is because the Tx clock is not internally looped back.

Bit 11  **ECRSFD: Enable Carrier Sense Before Transmission in Full-duplex mode**
When this bit is set, the MAC transmitter checks the CRS signal before packet transmission in the Full-duplex mode. The MAC starts the transmission only when the CRS signal is low.
When this bit is reset, the MAC transmitter ignores the status of the CRS signal.

Bit 10  **DO: Disable Receive Own**
When this bit is set, the MAC disables the reception of packets when the ETH_TX_EN is asserted in the Half-duplex mode. When this bit is reset, the MAC receives all packets given by the PHY.
This bit is not applicable in the Full-duplex mode. This bit is reserved and read-only (RO) with default value in the Full-duplex-only configurations.
Bit 9 **DCRS**: Disable Carrier Sense During Transmission

When this bit is set, the MAC transmitter ignores the MII CRS signal during packet transmission in the Half-duplex mode. As a result, no errors are generated because of Loss of Carrier or No Carrier during transmission.

When this bit is reset, the MAC transmitter generates errors because of Carrier Sense. The MAC can even abort the transmission.

Bit 8 **DR**: Disable Retry

When this bit is set, the MAC attempts only one transmission. When a collision occurs on the MII interface, the MAC ignores the current packet transmission and reports a Packet Abort with excessive collision error in the Tx packet status.

When this bit is reset, the MAC retries based on the settings of the BL field. This bit is applicable only in the Half-duplex mode.

Bit 7 **Reserved, must be kept at reset value.**

Bits 6:5 **BL[1:0]**: Back-Off Limit

The back-off limit determines the random integer number \( r \) of slot time delays (512 bit times for 10/100 Mbps) for which the MAC waits before rescheduling a transmission attempt during retries after a collision:

- 00: \( k = \min (n, 10) \)
- 01: \( k = \min (n, 8) \)
- 10: \( k = \min (n, 4) \)
- 11: \( k = \min (n, 1) \)

where \( n \) = retransmission attempt

The random integer \( r \) takes the value in the range \( 0 \leq r < 2^k \).

This bit is applicable only in the Full-duplex mode.

Bit 4 **DC**: Deferral Check

When this bit is set, the deferral check function is enabled in the MAC. The MAC issues a Packet Abort status, along with the excessive deferral error bit set in the Tx packet status, when the Tx state machine is deferred for more than 24,288 bit times in 10 or 100 Mbps mode.

Deferral begins when the transmitter is ready to transmit, but it is prevented because of an active carrier sense signal (CRS) on MII.

The defer time is not cumulative. For example, if the transmitter defers for 10,000 bit times because the CRS signal is active and the CRS signal becomes inactive, the transmitter transmits and collision happens. Because of collision, the transmitter needs to back off and then defer again after back off completion. In such a scenario, the deferral timer is reset to 0, and it is restarted.

When this bit is reset, the deferral check function is disabled and the MAC defers until the CRS signal goes inactive.

This bit is applicable only in the Half-duplex mode.

Bits 3:2 **PRELEN[1:0]**: Preamble Length for Transmit packets

These bits control the number of preamble bytes that are added to the beginning of every Tx packet. The preamble reduction occurs only when the MAC is operating in the Full-duplex mode.

- 00: 7 bytes of preamble
- 01: 5 bytes of preamble
- 10: 3 bytes of preamble
- 11: Reserved, must not be used
Bit 1 TE: Transmitter Enable
When this bit is set, the Tx state machine of the MAC is enabled for transmission on the MII interface. When this bit is reset, the MAC Tx state machine is disabled after it completes the transmission of the current packet. The Tx state machine does not transmit any more packets.

Bit 0 RE: Receiver Enable
When this bit is set, the Rx state machine of the MAC is enabled for receiving packets from the MII interface. When this bit is reset, the MAC Rx state machine is disabled after it completes the reception of the current packet. The Rx state machine does not receive any more packets from the MII interface.

Table 585 shows how the settings of S2KP and JE bits of the ETH_MACCR register impact the giant packet status.

### Table 585. Giant Packet Status based on S2KP and JE Bits(1)

<table>
<thead>
<tr>
<th>Length/Type Field</th>
<th>Received Packet Length</th>
<th>S2KP</th>
<th>JE</th>
<th>Giant Packet Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>Untagged packet</td>
<td>&gt; 1,518</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>&gt; 2,000</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>&gt; 9,018</td>
<td>x</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VLAN tagged packet</td>
<td>&gt; 1,522</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>&gt; 2,000</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>&gt; 9,022</td>
<td>x</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

1. For all other combinations, the Giant Packet status is 0.

Table 586 shows how the settings of the CST and ACS bits of the ETH_MACCR register impact whether CRC length is included in the packet length.

### Table 586. Packet Length based on the CST and ACS bits

<table>
<thead>
<tr>
<th>Received Packet Length</th>
<th>CST</th>
<th>ACS</th>
<th>FCS Stripping Done</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt; 1,536</td>
<td>x</td>
<td>0</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>x</td>
<td>1</td>
<td>Yes (for Ethernet packets)</td>
</tr>
<tr>
<td>≥ 1,536</td>
<td>0</td>
<td>x</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>x</td>
<td>Yes (for Type packets)</td>
</tr>
</tbody>
</table>
Extended operating mode configuration register (ETH_MACECR)

Address offset: 0x0004
Reset value: 0x0000 0000

The MAC Extended Configuration Register establishes the operating mode of the MAC.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>Res</td>
<td>EIPG[4:0]</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:30  Reserved, must be kept at reset value.

Bits 29:25  **EIPG[4:0]:** Extended Inter-Packet Gap

The value in this field is applicable when the EIPGEN bit is set. This field (as Most Significant bits) along with IPG field in Operating mode configuration register (ETH_MACCR), gives the minimum IPG greater than 96 bit times in steps of 8 bit times. For example:

- EIPG = 0 and IPG = 0 give 104 bit times
- EIPG = 0 and IPG = 1 give 112 bit times
- EIPG = 0 and IPG = 2 give 120 bit times
- ...
- EIPG = 7 and IPG = 31 give 2144 bit times

Bit 24  **EIPGEN:** Extended Inter-Packet Gap Enable

When this bit is set, the MAC interprets EIPG field and IPG field in Operating mode configuration register (ETH_MACCR) together as minimum IPG greater than 96 bit times in steps of 8 bit times.

When this bit is reset, the MAC ignores EIPG field and interprets IPG field in Operating mode configuration register (ETH_MACCR) as minimum IPG less than or equal to 96 bit times in steps of 8 bit times.

*Note:* The extended Inter-Packet Gap feature must be enabled when operating in Full-duplex mode only. There may be undesirable effects on back-pressure function and frame transmission if it is enabled in Half-duplex mode.

Bits 23:19  Reserved, must be kept at reset value.

Bit 18  **USP:** Unicast Slow Protocol Packet Detect

When this bit is set, the MAC detects the Slow Protocol packets with unicast address of the station specified in the MAC Address 0 high register (ETH_MACA0HR) and MAC Address 0 low register MAC Address x low register (ETH_MACAxLR). The MAC also detects the Slow Protocol packets with the Slow Protocols multicast address (01-80-C2-00-00-02).

When this bit is reset, the MAC detects only Slow Protocol packets with the Slow Protocol multicast address specified in the IEEE 802.3-2008, Section 5.
Bit 17 **SPEN**: Slow Protocol Detection Enable
When this bit is set, MAC processes the Slow Protocol packets (Ether Type 0x8809) and provides the Rx status. The MAC discards the Slow Protocol packets with invalid subtypes. When this bit is reset, the MAC forwards all error-free Slow Protocol packets to the application. The MAC considers such packets as normal Type packets.

Bit 16 **DCRCC**: Disable CRC Checking for Received Packets
When this bit is set, the MAC receiver does not check the CRC field in the received packets. When this bit is reset, the MAC receiver always checks the CRC field in the received packets.

Bits 15:14 Reserved, must be kept at reset value.

Bits 13:0 **GPSL[13:0]**: Giant Packet Size Limit
If the received packet size is greater than the value programmed in this field in units of bytes, the MAC declares the received packet as Giant packet. The value programmed in this field must be greater than or equal to 1,518 bytes. Any other programmed value is considered as 1,518 bytes.
For VLAN tagged packets, the MAC adds 4 bytes to the programmed value. For double VLAN tagged packets, the MAC adds 8 bytes to the programmed value. The value in this field is applicable when the GPSLCE bit is set in ETH_MACCR register.

**Packet filtering control register (ETH_MACPFR)**

Address offset: 0x0008
Reset value: 0x0000 0000

The MAC Packet Filter register contains the filter controls for receiving packets. Some of the controls from this register go to the address check block of the MAC which performs the first level of address filtering. The second level of filtering is performed on the incoming packet based on other controls such as Pass Bad Packets and Pass Control Packets.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>HPF</td>
<td>SAF</td>
<td>SAIF</td>
<td>PCF[1:0]</td>
<td>DBF</td>
<td>PM</td>
<td>DAIF</td>
<td>HMC</td>
<td>HUC</td>
<td>PR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **RA**: Receive All
When this bit is set, the MAC Receiver module passes all received packets to the application, irrespective of whether they pass the address filter or not. The result of the SA or DA filtering is updated (pass or fail) in the corresponding bit in the Rx Status Word.
When this bit is reset, the Receiver module passes only those packets to the application that pass the SA or DA address filter.

Bits 30:22 Reserved, must be kept at reset value.

Bit 21 **DNTU**: Drop Non-TCP/UDP over IP Packets
When this bit is set, the MAC drops the non-TCP or UDP over IP packets. The MAC forwards only those packets that are processed by the Layer 4 filter. When this bit is reset, the MAC forwards all non-TCP or UDP over IP packets.
Bit 20  **IPFE**: Layer 3 and Layer 4 Filter Enable
When this bit is set, the MAC drops packets that do not match the enabled Layer 3 and Layer 4 filters. If Layer 3 or Layer 4 filters are not enabled for matching, this bit does not have any effect.
When this bit is reset, the MAC forwards all packets irrespective of the match status of the Layer 3 and Layer 4 fields.

Bits 19:17  Reserved, must be kept at reset value.

Bit 16  **VTFE**: VLAN Tag Filter Enable
When this bit is set, the MAC drops the VLAN tagged packets that do not match the VLAN Tag. When this bit is reset, the MAC forwards all packets irrespective of the match status of the VLAN Tag.

Bits 15:11  Reserved, must be kept at reset value.

Bit 10  **HPF**: Hash or Perfect Filter
When this bit is set, the address filter passes a packet if it matches either the perfect filtering or Hash filtering as set by the HMC or HUC bit.
When this bit is reset and the HUC or HMC bit is set, the packet is passed only if it matches the Hash filter.

Bit 9  **SAF**: Source Address Filter Enable
When this bit is set, the MAC compares the SA field of the received packets with the values programmed in the enabled SA registers. If the comparison fails, the MAC drops the packet.
When this bit is reset, the MAC forwards the received packet to the application with updated SAF bit of the Rx Status depending on the SA address comparison.

Note: According to the IEEE specification, Bit 47 of the SA is reserved. However, the MAC compares all 48 bits. The software driver should take this into consideration while programming the MAC address registers for SA.

Bit 8  **SAIF**: SA Inverse Filtering
When this bit is set, the Address Check block operates in the inverse filtering mode for SA address comparison. If the SA of a packet matches the values programmed in the SA registers, it is marked as failing the SA Address filter.
When this bit is reset, if the SA of a packet does not match the values programmed in the SA registers, it is marked as failing the SA Address filter.

Bits 7:6  **PCF[1:0]**: Pass Control Packets
These bits control the forwarding of all control packets (including unicast and multicast Pause packets).
00: The MAC filters all control packets from reaching the application.
01: The MAC forwards all control packets except Pause packets to the application even if they fail the Address filter.
10: The MAC forwards all control packets to the application even if they fail the Address filter.
11: The MAC forwards the control packets that pass the Address filter.

Bit 5  **DBF**: Disable Broadcast Packets
When this bit is set, the AFM module blocks all incoming broadcast packets. In addition, it overrides all other filter settings.
When this bit is reset, the AFM module passes all received broadcast packets.

Bit 4  **PM**: Pass All Multicast
When this bit is set, it indicates that all received packets with a multicast destination address (first bit in the destination address field is ‘1’) are passed. When this bit is reset, filtering of multicast packet depends on HMC bit.
Bit 3 DAIF: DA Inverse Filtering
When this bit is set, the Address Check block operates in inverse filtering mode for the DA address comparison for both unicast and multicast packets. When this bit is reset, normal filtering of packets is performed.

Bit 2 HMC: Hash Multicast
When this bit is set, the MAC performs the destination address filtering of received multicast packets according to the Hash table.
When this bit is reset, the MAC performs the perfect destination address filtering for multicast packets, that is, it compares the DA field with the values programmed in DA registers.

Bit 1 HUC: Hash Unicast
When this bit is set, the MAC performs the destination address filtering of unicast packets according to the Hash table.
When this bit is reset, the MAC performs a perfect destination address filtering for unicast packets, that is, it compares the DA field with the values programmed in DA registers.

Bit 0 PR: Promiscuous Mode
When this bit is set, the Address Filtering module passes all incoming packets irrespective of the destination or source address. The SA or DA Filter Fails status bits of the Rx Status Word are always cleared when PR is set.

Watchdog timeout register (ETH_MACWTR)

Address offset: 0x000C
Reset value: 0x0000 0000

The Watchdog Timeout register controls the watchdog timeout for received packets.
Bits 31:9  Reserved, must be kept at reset value.

Bit 8  PWE: Programmable Watchdog Enable
When this bit is set and the WD bit of the Operating mode configuration register (ETH_MACCR) register is reset, the WTO field is used as watchdog timeout for a received packet. When this bit is cleared, the watchdog timeout for a received packet is controlled by setting of WD and JE bits in Operating mode configuration register (ETH_MACCR) register.

Bits 7:4  Reserved, must be kept at reset value.

Bits 3:0  WTO[3:0]: Watchdog Timeout
When the PWE bit is set and the WD bit of the Operating mode configuration register (ETH_MACCR) register is reset, this field is used as watchdog timeout for a received packet. If the length of a received packet exceeds the value of this field, such packet is terminated and declared as an error packet.

Encoding is as follows:
- 0x0: 2 Kbytes
- 0x1: 3 Kbytes
- 0x2: 4 Kbytes
- 0x3: 5 Kbytes
- ...
- 0xC: 14 Kbytes
- 0xD: 15 Kbytes
- 0xE: 16383 Bytes
- 0xF: Reserved, must not be used

Note: When the PWE bit is set, the value in this field should be more than 1,522 (0x05F2). Otherwise, the IEEE 802.3-specified valid tagged packets are declared as error packets and then dropped.

Hash Table 0 register (ETH_MACHT0R)
Address offset: 0x0010
Reset value: 0x0000 0000

The Hash Table Register 0 contains the first lower 32 bits of the Hash table (64 bits).

The Hash table is used for group address filtering.

For Hash filtering, the content of the destination address in the incoming packet is passed through the CRC logic and the upper six bits of the CRC register are used to index the content of the Hash table. The most significant bits determines the register to be used (Hash Table Register 0 or 1) and the least significant five bits determine the bit within the register. For example, a hash value of 0b10000 selects Bit 0 of the Hash Table Register 1.

The Hash value of the destination address is calculated in the following way:
1. Calculate the 32-bit CRC for the DA (See IEEE 802.3, Section 3.2.8 for the steps to calculate CRC32).
2. Perform bitwise reversal for the value obtained in Step 1.
3. Take the upper 7 or 8 bits from the value obtained in Step 2.

If the corresponding bit value of the register is 1, the packet is accepted. Otherwise, it is rejected. If the PM bit is set in ETH_MACPFR, all multicast packets are accepted regardless of the multicast Hash values.
Hash Table 1 register (ETH_MACHT1R)

Address offset: 0x0014
Reset value: 0x0000 0000

The Hash Table 1 register contains the upper 32 bits of the Hash table (64 bits).

The Hash table is used for group address filtering.

For Hash filtering, the content of the destination address in the incoming packet is passed through the CRC logic and the upper six bits of the CRC register are used to index the content of the Hash table. The most significant bits determines the register to be used (Hash Table Register 0 or 1) and the least significant five bits determine the bit within the register. For example, a hash value of 6'b100000 selects Bit 0 of the Hash Table Register 1.

The Hash value of the destination address is calculated in the following way:
1. Calculate the 32-bit CRC for the DA (See IEEE 802.3, Section 3.2.8 for the steps to calculate CRC32).
2. Perform bitwise reversal for the value obtained in Step 1.
3. Take the upper 7 or 8 bits from the value obtained in Step 2.

If the corresponding bit value of the register is 1, the packet is accepted. Otherwise, it is rejected. If the PM bit is set in ETH_MACPFR, all multicast packets are accepted regardless of the multicast Hash values.

Bits 31:0  HT31T0[31:0]: MAC Hash Table First 32 Bits
This field contains the first 32 Bits [31:0] of the Hash table.

Bits 31:0  HT63T32[31:0]: MAC Hash Table Second 32 Bits
This field contains the second 32 Bits [63:32] of the Hash table.
VLAN tag register (ETH_MACVTR)

Address offset: 0x0050
Reset value: 0x0000 0000

The VLAN Tag register identifies the IEEE 802.1Q VLAN type packets.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>EIVLRXS: Enable Inner VLAN Tag in Rx Status</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>When this bit is set, the MAC provides the inner VLAN Tag in the Rx status. When this bit is reset, the MAC does not provide the inner VLAN Tag in Rx status.</td>
</tr>
</tbody>
</table>

| Bit 30 | Reserved, must be kept at reset value. |

<table>
<thead>
<tr>
<th>Bits 29:28</th>
<th>EIVLS[1:0]: Enable Inner VLAN Tag Stripping on Receive</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This field indicates the stripping operation on inner VLAN Tag in received packet:</td>
</tr>
<tr>
<td></td>
<td>00: Do not strip</td>
</tr>
<tr>
<td></td>
<td>01: Strip if VLAN filter passes</td>
</tr>
<tr>
<td></td>
<td>10: Strip if VLAN filter fails</td>
</tr>
<tr>
<td></td>
<td>11: Always strip</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 27</th>
<th>ERIVLT: Enable Inner VLAN Tag</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>When this bit and the EDVLP field are set, the MAC receiver enables operation on the inner VLAN Tag (if present). When this bit is reset, the MAC receiver enables operation on the outer VLAN Tag (if present). The ERSVLM bit determines which VLAN type is enabled for filtering or matching. The ERSVLM bit and DOVLTC bit determine which VLAN type is enabled for filtering.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 26</th>
<th>EDVLP: Enable Double VLAN Processing</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>When this bit is set, the MAC enables processing of up to two VLAN Tags on Tx and Rx (if present). When this bit is reset, the MAC enables processing of up to one VLAN Tag on Tx and Rx (if present).</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 25</th>
<th>VTHM: VLAN Tag Hash Table Match Enable</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>When this bit is set, the most significant four bits of CRC of VLAN Tag are used to index the content of the ETH_MACVLANHTR register. A value of 1 in the VLAN Hash Table register, corresponding to the index, indicates that the packet matched the VLAN Hash table. When the ETV bit is set, the CRC of the 12-bit VLAN Identifier (VID) is used for comparison. When the ETV bit is reset, the CRC of the 16-bit VLAN tag is used for comparison. When this bit is reset, the VLAN Hash Match operation is not performed.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 24</th>
<th>EVLRXS: Enable VLAN Tag in Rx status</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>When this bit is set, MAC provides the outer VLAN Tag in the Rx status. When this bit is reset, the MAC does not provide the outer VLAN Tag in Rx status.</td>
</tr>
</tbody>
</table>

| Bit 23 | Reserved, must be kept at reset value. |
Bits 22:21 **EVLS[1:0]**: Enable VLAN Tag Stripping on Receive

This field indicates the stripping operation on the outer VLAN Tag in received packet:

- **00**: Do not strip
- **01**: Strip if VLAN filter passes
- **10**: Strip if VLAN filter fails
- **11**: Always strip

Bit 20 **DOVLTC**: Disable VLAN Type Check

When this bit is set, the MAC does not check whether the VLAN Tag specified by the ERIVLT bit is of type S-VLAN or C-VLAN.

When this bit is reset, the MAC filters or matches the VLAN Tag specified by the ERIVLT bit only when VLAN Tag type is similar to the one specified by the ERSVLM bit.

Bit 19 **ERSVLM**: Enable Receive S-VLAN Match

When this bit is set, the MAC receiver enables filtering or matching for S-VLAN (Type = 0x88A8) packets. When this bit is reset, the MAC receiver enables filtering or matching for C-VLAN (Type = 0x8100) packets.

The ERIVLT bit determines the VLAN tag position considered for filtering or matching.

Bit 18 **ESVL**: Enable S-VLAN

When this bit is set, the MAC transmitter and receiver consider the S-VLAN packets (Type = 0x88A8) as valid VLAN tagged packets.

Bit 17 **VTIM**: VLAN Tag Inverse Match Enable

When this bit is set, this bit enables the VLAN Tag inverse matching. The packets without matching VLAN Tag are marked as matched. When reset, this bit enables the VLAN Tag perfect matching. The packets with matched VLAN Tag are marked as matched.

Bit 16 **ETV**: Enable 12-Bit VLAN Tag Comparison

When this bit is set, a 12-bit VLAN identifier is used for comparing and filtering instead of the complete 16-bit VLAN tag. Bits[11:0] of VLAN tag are compared with the corresponding field in the received VLAN-tagged packet. Similarly, when enabled, only 12 bits of the VLAN tag in the received packet are used for Hash-based VLAN filtering.

When this bit is reset, all 16 bits of the 15th and 16th bytes of the received VLAN packet are used for comparison and VLAN Hash filtering.

Bits 15:0 **VL[15:0]**: VLAN Tag Identifier for Receive Packets

This field contains the 802.1Q VLAN tag to identify the VLAN packets. This VLAN tag identifier is compared to the 15th and 16th bytes of the packets being received for VLAN packets. The following list describes the bits of this field:

- **Bits[15:13]**: User Priority
- **Bit 12**: Canonical Format Indicator (CFI) or Drop Eligible Indicator (DEI)
- **Bits[11:0]**: VLAN Identifier (VID) field of VLAN tag

When the ETV bit is set, only the VID is used for comparison.

If this field ([11:0] if ETV is set) is all zeros, the MAC does not check the 15th and 16th bytes for VLAN tag comparison and declares all packets with Type field value of 0x8100 or 0x88a8 as VLAN packets.
VLAN Hash table register (ETH_MACVHTR)

Address offset: 0x0058
Reset value: 0x0000 0000

When the VTHM bit of VLAN tag register (ETH_MACVTR) register is set, the 16-bit VLAN Hash Table register is used for group address filtering based on the VLAN tag. For Hash filtering, the content of the 16-bit VLAN tag or 12-bit VLAN ID (based on the ETV bit of VLAN tag register (ETH_MACVTR) register) in the incoming packet is passed through the CRC logic. The upper four bits of the calculated CRC are used to index the contents of the VLAN Hash table. For example, a Hash value of 1000 selects Bit 8 of the VLAN Hash table.

The Hash value of the destination address is calculated in the following way:
1. Calculate the 32-bit CRC for the VLAN tag or ID (For steps to calculate CRC32, see Section 3.2.8 of IEEE 802.3).
2. Perform bitwise reversal for the value obtained in step 1.
3. Take the upper four bits from the value obtained in step 2.

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

<table>
<thead>
<tr>
<th>VLHT[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
</tr>
</tbody>
</table>

Bits 31:16  Reserved, must be kept at reset value.

Bits 15:0  **VLHT[15:0]:** VLAN Hash Table

This field contains the 16-bit VLAN Hash Table.
VLAN inclusion register (ETH_MACVIR)

Address offset: 0x0060
Reset value: 0x0000 0000

The VLAN Tag Inclusion or Replacement register contains the VLAN tag for insertion or replacement in the Transmit packets. It also contains the VLAN tag insertion controls.

| Bit 31:21 | Reserved, must be kept at reset value. |
| Bit 20 | VLTI: VLAN Tag Input |
| When this bit is set, it indicates that the VLAN tag to be inserted or replaced in Tx packet should be taken from the Tx descriptor. |
| Bit 19 | CSVL: C-VLAN or S-VLAN |
| When this bit is set, S-VLAN type (0x88A8) is inserted or replaced in the 13th and 14th bytes of transmitted packets. When this bit is reset, C-VLAN type (0x8100) is inserted or replaced in the 13th and 14th bytes of transmitted packets. |
| 0: C-LAN |
| 1: S-LAN |
| Bit 18 | VLP: VLAN Priority Control |
| When this bit is set, the control bits[17:16] are used for VLAN deletion, insertion, or replacement. When this bit is reset, bits[17:16] are ignored. |
| Bits 17:16 | VLC[1:0]: VLAN Tag Control in Transmit Packets |
| 00: No VLAN tag deletion, insertion, or replacement |
| 01: VLAN tag deletion. The MAC removes the VLAN type (bytes 13 and 14) and VLAN tag (bytes 15 and 16) of all transmitted packets with VLAN tags. |
| 10: VLAN tag insertion. The MAC inserts VLT in bytes 15 and 16 of the packet after inserting the Type value (0x8100 or 0x88a8) in bytes 13 and 14. This operation is performed on all transmitted packets, irrespective of whether they already have a VLAN tag. |
| 11: VLAN tag replacement. The MAC replaces VLT in bytes 15 and 16 of all VLAN-type transmitted packets (Bytes 13 and 14 are 0x8100 or 0x88a8). |
| Note: Changes to this field take effect only on the start of a packet. If you write this register field when a packet is being transmitted, only the subsequent packet can use the updated value, that is, the current packet does not use the updated value. |
| Bits 15:0 | VLT[15:0]: VLAN Tag for Transmit Packets |
| This field contains the value of the VLAN tag to be inserted or replaced. The value must only be changed when the transmit lines are inactive or during the initialization phase. |
| The following list describes the bits of this field: |
| Bits[15:13]: User Priority |
| Bit 12: Canonical Format Indicator (CFI) or Drop Eligible Indicator (DEI) |
| Bits[11:0]: VLAN Identifier (VID) field of VLAN tag |
Inner VLAN inclusion register (ETH_MACIVIR)

Address offset: 0x0064
Reset value: 0x0000 0000

The Inner VLAN Tag Inclusion or Replacement register contains the inner VLAN tag to be inserted or replaced in the Transmit packet. It also contains the inner VLAN tag insertion controls.

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |  9 |  8 |  7 |  6 |  5 |  4 |  3 |  2 |  1 |  0 |
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:21 Reserved, must be kept at reset value.

Bit 20 **VLTI**: VLAN Tag Input
- When this bit is set, it indicates that the VLAN tag to be inserted or replaced in Tx packet should be taken from the Tx descriptor

Bit 19 **CSVL**: C-VLAN or S-VLAN
- When this bit is set, S-VLAN type (0x88A8) is inserted or replaced in the 13th and 14th bytes of transmitted packets. When this bit is reset, C-VLAN type (0x8100) is inserted or replaced in the 13th and 14th bytes of transmitted packets.
  - 0: C-LAN
  - 1: S-LAN

Bit 18 **VLP**: VLAN Priority Control
- When this bit is set, the VLC field is used for VLAN deletion, insertion, or replacement. When this bit is reset, the VLC field is ignored.

Bits 17:16 **VLC[1:0]**: VLAN Tag Control in Transmit Packets
- 00: No VLAN tag deletion, insertion, or replacement
- 01: VLAN tag deletion
  - The MAC removes the VLAN type (bytes 17 and 18) and VLAN tag (bytes 19 and 20) of all transmitted packets with VLAN tags.
- 10: VLAN tag insertion
  - The MAC inserts VLT in bytes 19 and 20 of the packet after inserting the Type value (0x8100 or 0x88a8) in bytes 17 and 18. This operation is performed on all transmitted packets, irrespective of whether they already have a VLAN tag.
- 11: VLAN tag replacement
  - The MAC replaces VLT in bytes 19 and 20 of all VLAN-type transmitted packets (Bytes 17 and 18 are 0x8100 or 0x88a8).

**Note**: Changes to this field take effect only on the start of a packet. If you write to this register field when a packet is being transmitted, only the subsequent packet can use the updated value, that is, the current packet does not use the updated value.
Bits 15:0  **VLT[15:0]:** VLAN Tag for Transmit Packets

This field contains the value of the VLAN tag to be inserted or replaced. The value must only be changed when the transmit lines are inactive or during the initialization phase.

The following list describes the bits of this field:

- Bits[15:13]: User Priority
- Bit 12: Canonical Format Indicator (CFI) or Drop Eligible Indicator (DEI)
- Bits[11:0]: VLAN Identifier (VID) field of VLAN tag

**Tx Queue flow control register (ETH_MACQTXFCR)**

Address offset: 0x0070

Reset value: 0x0000 0000

The Flow Control register controls the generation and reception of the Control (Pause Command) packets by the Flow control module of the MAC. A Write to a register with the Busy bit set to 1 triggers the Flow Control block to generate a Pause packet. The fields of the control packet are selected as specified in the 802.3x specification, and the Pause Time value from this register is used in the Pause Time field of the control packet. The Busy bit remains set until the control packet is transferred onto the cable. The application must make sure that the Busy bit is cleared before writing to the register.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>PT[15:0]: Pause Time</td>
</tr>
<tr>
<td>30</td>
<td>This field holds the value to be used in the Pause Time field in the Tx control packet.</td>
</tr>
<tr>
<td></td>
<td>Bits 15:8 Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:16 PT[15:0]: Pause Time**

This field holds the value to be used in the Pause Time field in the Tx control packet.

**Bit 7 DZPQ: Disable Zero-Quanta Pause**

When this bit is set, it disables the automatic generation of the zero-quanta Pause packets. When this bit is reset, normal operation with automatic zero-quanta Pause packet generation is enabled.
Bits 6:4 **PLT[2:0]**: Pause Low Threshold

This field configures the threshold of the Pause timer at which the input flow is checked for automatic retransmission of the Pause packet.

The threshold values should be always less than the Pause Time configured in Bits[31:16]. For example, if PT = 100H (256 slot times), and PLT = 001, a second Pause packet is automatically transmitted at 228 (256-28) slot times after the first Pause packet is transmitted.

The following list provides the threshold values for different values:

- **000**: Pause Time minus 4 Slot Times (PT -4 slot times)
- **001**: Pause Time minus 28 Slot Times (PT -28 slot times)
- **010**: Pause Time minus 36 Slot Times (PT -36 slot times)
- **011**: Pause Time minus 144 Slot Times (PT -144 slot times)
- **100**: Pause Time minus 256 Slot Times (PT -256 slot times)
- **101**: Pause Time minus 512 Slot Times (PT -512 slot times)
- **110 to 111**: Reserved, must not be used

The slot time is defined as the time taken to transmit 512 bits (64 bytes) on the MII interface. This (approximate) computation is based on the packet size (64, 1518, 2000, 9018, 16384, or 32768) + 2 Pause Packet Size + IPG in Slot Times.

Bits 3:2 Reserved, must be kept at reset value.

Bit 1 **TFE**: Transmit Flow Control Enable

**Full-duplex mode:** when this bit is set, the MAC enables the flow control operation to Tx Pause packets. When this bit is reset, the flow control operation in the MAC is disabled, and the MAC does not transmit any Pause packets.

**Half-duplex mode:** when this bit is set, the MAC enables the backpressure operation. When this bit is reset, the backpressure feature is disabled.

Bit 0 **FCB_BPA**: Flow Control Busy or Backpressure Activate

This bit initiates a Pause packet in the Full-duplex mode and activates the backpressure function in the Half-duplex mode if the TFE bit is set.

**Full-Duplex mode:** this bit should be read as 0 before writing to this register. To initiate a Pause packet, the application must set this bit to 1. During Control packet transfer, this bit continues to be set to indicate that a packet transmission is in progress. When Pause packet transmission is complete, the MAC resets this bit to 0. You should not write to this register until this bit is cleared.

**Half-duplex mode:** When this bit is set (and TFE bit is set) in the Half-duplex mode, the MAC asserts the backpressure. During backpressure, when the MAC receives a new packet, the transmitter starts sending a JAM pattern resulting in a collision. When the MAC is configured for the Full-duplex mode, the BPA is automatically disabled.
Rx flow control register (ETH_MACRXFCR)

Address offset: 0x0090
Reset value: 0x0000 0000

The Receive Flow Control register controls the pausing of MAC Transmit based on the received Pause packet.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>UP</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>RFE</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.

Bit 1  **UP**: Unicast Pause Packet Detect
A pause packet is processed when it has the unique multicast address specified in the IEEE 802.3. When this bit is set, the MAC can also detect Pause packets with unicast address of the station. This unicast address should be as specified in MAC Address 0 high register (ETH_MACA0HR) and MAC Address 0 low register MAC Address x low register (ETH_MACAxLR).

When this bit is reset, the MAC only detects Pause packets with unique multicast address.

**Note**: The MAC does not process a Pause packet if the multicast address is different from the unique multicast address. This is also applicable to the received PFC packet when the Priority Flow Control (PFC) is enabled. The unique multicast address (0x01_80_C2_00_00_01) is as specified in IEEE 802.1 Qbb-2011.

Bit 0  **RFE**: Receive Flow Control Enable
When this bit is set and the MAC is operating in Full-duplex mode, the MAC decodes the received Pause packet and disable its transmitter for a specified (Pause) time. When this bit is reset or the MAC is operating in Half-duplex mode, the decode function of the Pause packet is disabled.

When PFC is enabled, flow control is enabled for PFC packets. The MAC decodes the received PFC packet and disables the Transmit queue, with matching priorities, for a duration of received Pause time.
Interrupt status register (ETH_MACISR)

Address offset: 0x00B0
Reset value: 0x0000 0000

The Interrupt Status register contains the status of interrupts.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:15  Reserved, must be kept at reset value.

Bit 14  RXSTSIS: Receive Status Interrupt
This bit indicates the status of received packets. This bit is set when the RWT bit is set in the Rx Tx status register (ETH_MACRXTXSR). This bit is cleared when the corresponding interrupt source bit is read (or corresponding interrupt source bit is written to 1 when RCWE bit of CSR software control register (ETH_MACCSRSWCR) is set) in the ETH_MACISR register.

Bit 13  TXSTSIS: Transmit Status Interrupt
This bit indicates the status of transmitted packets. This bit is set when any of the following bits is set in the Rx Tx status register (ETH_MACRXTXSR):
- Excessive Collision (EXCOL)
- Late Collision (LCOL)
- Excessive Deferral (EXDEF)
- Loss of Carrier (LCARR)
- No Carrier (NCARR)
- Jabber Timeout (TJT)
This bit is cleared when the corresponding interrupt source bit is read (or corresponding interrupt source bit is written to 1 when RCWE bit of CSR software control register (ETH_MACCSRSWCR) is set) in the ETH_MACISR register.
Bit 12 **TSIS**: Timestamp Interrupt Status
If the Timestamp feature is enabled, this bit is set when any of the following conditions is true:
- The system time value is equal to or exceeds the value specified in the Target Time High and Low registers.
- There is an overflow in the Seconds register.
- The Target Time Error occurred, that is, programmed target time already elapsed.
If the Auxiliary Snapshot feature is enabled, this bit is set when the auxiliary snapshot trigger is asserted.
When drop transmit status is enabled in MTL, this bit is set when the captured transmit timestamp is updated in the **Tx timestamp status nanoseconds register (ETH_MACTXTSSNR)** and **Tx timestamp status seconds register (ETH_MACTXTSSSR)** registers.
When PTP offload feature is enabled, this bit is set when the captured transmit timestamp is updated in the **Tx timestamp status nanoseconds register (ETH_MACTXTSSNR)** and **Tx timestamp status seconds register (ETH_MACTXTSSSR)** registers, for PTO generated Delay Request and Pdelay request packets.
This bit is cleared when the corresponding interrupt source bit is read (or corresponding interrupt source bit is written to 1 when RCWE bit of **CSR software control register (ETH_MACCSRSWCR)**) in the **Timestamp status register (ETH_MACTSSR)**.

Bit 11 Reserved, must be kept at reset value.

Bit 10 **MMCTXIS**: MMC Transmit Interrupt Status
This bit is set high when an interrupt is generated in the **MMC Tx interrupt register (ETH_MMC_TX_INTERRUPT)**. This bit is cleared when all bits in this interrupt register are cleared.

Bit 9 **MMCRXIS**: MMC Receive Interrupt Status
This bit is set high when an interrupt is generated in the **MMC Rx interrupt register (ETH_MMC_RX_INTERRUPT)**. This bit is cleared when all bits in this interrupt register are cleared.

Bit 8 **MMCIS**: MMC Interrupt Status
This bit is set high when MMCTXIS or MMCRXIS is set high. This bit is cleared only when all these bits are low.

Bits 7:6 Reserved, must be kept at reset value.

Bit 5 **LPIIS**: LPI Interrupt Status
This bit is set for any LPI state entry or exit in the MAC Transmitter or Receiver. This bit is cleared when the TLPIEN bit of **LPI control and status register (ETH_MACLCSR)** is read.

Bit 4 **PMTIS**: PMT Interrupt Status
This bit is set when a Magic packet or Wake-on-LAN packet is received in the power-down mode (RWKPRCVD and MGKPRCVD bits in ETH_MACPCSR register). This bit is cleared when Bits[6:5] are cleared because of a Read operation to the **PMT control status register (ETH_MACPCSR)**.

Bit 3 **PHYIS**: PHY Interrupt
This bit is set when rising edge is detected on the ETH_PHY_INTN input. This bit is cleared when this register is read.

Bits 2:0 Reserved, must be kept at reset value.
Interrupt enable register (ETH_MACIER)

Address offset: 0x00B4
Reset value: 0x0000 0000

The Interrupt Enable register contains the masks for generating the interrupts.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RXSTSIE</td>
<td>TXSTSIE</td>
<td>TSE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

|    | LPIIE | PMTE | PHYIE |    |    |    |    |    |    |    |    |    |    |    |    |    |
|----|------|------|------|----|----|----|----|----|----|----|----|----|----|----|----|
|    | rw   | rw   | rw   |    |    |    |    |    |    |    |    |    |    |    |    |    |

Bits 31:15  Reserved, must be kept at reset value.

Bit 14  **RXSTSIE**: Receive Status Interrupt Enable
When this bit is set, it enables the assertion of the interrupt signal because of the setting of RXSTSIS bit in the **Interrupt status register (ETH_MACISR)**.

Bit 13  **TXSTSIE**: Transmit Status Interrupt Enable
When this bit is set, it enables the assertion of the interrupt signal because of the setting of TXSTSIS bit in the **Interrupt status register (ETH_MACISR)**.

Bit 12  **TSIE**: Timestamp Interrupt Enable
When this bit is set, it enables the assertion of the interrupt signal because of the setting of TSIS bit in **Interrupt status register (ETH_MACISR)**.

Bits 11:6  Reserved, must be kept at reset value.

Bit 5  **LPIIE**: LPI Interrupt Enable
When this bit is set, it enables the assertion of the interrupt signal because of the setting of LPIIS bit in **Interrupt status register (ETH_MACISR)**.

Bit 4  **PMTIE**: PMT Interrupt Enable
When this bit is set, it enables the assertion of the interrupt signal because of the setting of PMTIS bit in **Interrupt status register (ETH_MACISR)**.

Bit 3  **PHYIE**: PHY Interrupt Enable
When this bit is set, it enables the assertion of the interrupt signal because of the setting of PHYIS bit in **Interrupt status register (ETH_MACISR)**.

Bits 2:0  Reserved, must be kept at reset value.
**Rx Tx status register (ETH_MACRXTXSR)**

Address offset: 0x00B8  
Reset value: 0x0000 0000

The Receive Transmit Status register contains the Receive and Transmit Error status.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td>rc_r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:9 Reserved, must be kept at reset value.

Bit 8 **RWT**: Receive Watchdog Timeout  
This bit is set when a packet with length greater than 2,048 bytes is received (10, 240 bytes when Jumbo Packet mode is enabled) and the WD bit is reset in the Operating mode configuration register (ETH_MACCR). This bit is set when a packet with length greater than 16,383 bytes is received and the WD bit is set in the Operating mode configuration register (ETH_MACCR).

Cleared on read (or write of 1 when RCWE bit in CSR software control register (ETH_MACCSRSSWCR) is set).

Bits 7:6 Reserved, must be kept at reset value.

Bit 5 **EXCOL**: Excessive Collisions  
When the DTXSTS bit is set in the Operating mode Register (ETH_MTLOMR), this bit indicates that the transmission aborted after 16 successive collisions while attempting to transmit the current packet. If the DR bit is set in the Operating mode configuration register (ETH_MACCR), this bit is set after the first collision and the packet transmission is aborted.

Cleared on read (or write of 1 when RCWE bit in CSR software control register (ETH_MACCSRSSWCR) is set).

Bit 4 **LCOL**: Late Collision  
When the DTXSTS bit is set in the Operating mode Register (ETH_MTLOMR), this bit indicates that the packet transmission aborted because a collision occurred after the collision window (64 bytes including Preamble in MII mode. This bit is not valid if the Underflow error occurs.

Cleared on read (or write of 1 when RCWE bit in CSR software control register (ETH_MACCSRSSWCR) is set).

Bit 3 **EXDEF**: Excessive Deferral  
When the DTXSTS bit is set in the Operating mode Register (ETH_MTLOMR) and the DC bit is set in the Operating mode configuration register (ETH_MACCR), this bit indicates that the transmission ended because of excessive deferral of over 24,288 bit times (155,680 when Jumbo packet is enabled).

Cleared on read (or write of 1 when RCWE bit in CSR software control register (ETH_MACCSRSSWCR) is set).
Bit 2 **LCARR**: Loss of Carrier
When the DTXSTS bit is set in the Operating mode Register (ETH_MTLOMR), this bit indicates that the loss of carrier occurred during packet transmission, that is, the ETH_CRS signal was inactive for one or more transmission clock periods during packet transmission. This bit is valid only for packets transmitted without collision.
Cleared on read (or write of 1 when RCWE bit in CSR software control register (ETH_MACCSRSWCR) is set).

Bit 1 **NCARR**: No Carrier
When the DTXSTS bit is set in the Operating mode Register (ETH_MTLOMR), this bit indicates that the carrier signal from the PHY is not present at the end of preamble transmission.
Cleared on read (or write of 1 when RCWE bit in CSR software control register (ETH_MACCSRSWCR) is set).

Bit 0 **TJT**: Transmit Jabber Timeout
This bit indicates that the Transmit Jabber Timer expired which happens when the packet size exceeds 2,048 bytes (10,240 bytes when the Jumbo packet is enabled) and JD bit is reset in the Operating mode configuration register (ETH_MACCR). This bit is set when the packet size exceeds 16,383 bytes and the JD bit is set in the Operating mode configuration register (ETH_MACCR).
Cleared on read (or write of 1 when RCWE bit in CSR software control register (ETH_MACCSRSWCR) is set).

**PMT control status register (ETH_MACPCSR)**

Address offset: 0x00C0
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>RWKFILTRST</th>
<th>RWKPTR[4:0]</th>
<th>RWKPFE</th>
<th>GLOBCAST</th>
<th>RWMPROCVD</th>
<th>MSGPKTEN</th>
<th>RWKPKTEN</th>
<th>MGKPKTEN</th>
<th>RWKPRCVD</th>
<th>MGKPRCVD</th>
<th>PWRDWN</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
</tr>
</tbody>
</table>

Bit 31 **RWKFILTRST**: Remote wake-up Packet Filter Register Pointer Reset
When this bit is set, the remote wake-up packet filter register pointer is reset to 0. It is automatically cleared after 1 clock cycle.

Bits 30:29 Reserved, must be kept at reset value.

Bits 28:24 **RWKPTR[4:0]**: Remote wake-up FIFO Pointer
This field gives the current value (0 to 7) of the Remote wake-up Packet Filter register pointer. When the value of this pointer is equal to 7, the contents of the Remote wake-up Packet Filter Register are transferred to the eth_mii_rx_clk domain when a Write occurs to that register.

Bits 23:11 Reserved, must be kept at reset value.
Bit 10 **RWKPFE**: Remote wake-up Packet Forwarding Enable

When this bit is set along with RWKPKTEN, the MAC receiver drops all received frames until it receives the expected wake-up frame. All frames after that event including the received wake-up frame are forwarded to application. This bit is then self-cleared on receiving the wake-up packet.

The application can also clear this bit before the expected wake-up frame is received. In such cases, the MAC reverts to the default behavior where packets received are forwarded to the application. This bit must only be set when RWKPKTEN is set high and PWRDWN is set low.

The setting of this bit has no effect when PWRDWN is set high.

*Note:* If Magic Packet Enable and wake-up Frame Enable are both set along with setting of this bit and Magic Packet is received prior to wake-up frame, this bit is self-cleared on receiving Magic Packet, the received Magic packet is dropped, and all frames after received Magic Packet are forwarded to application.

Bit 9 **GLBLUCAST**: Global Unicast

When this bit set, any unicast packet filtered by the MAC (DAF) address recognition is detected as a remote wake-up packet.

Bits 8:7 Reserved, must be kept at reset value.

Bit 6 **RWKPRCVD**: Remote wake-up Packet Received

When this bit is set, it indicates that the power management event is generated because of the reception of a remote wake-up packet. This bit is cleared when this register is read.

Bit 5 **MGKPRCVD**: Magic Packet Received

When this bit is set, it indicates that the power management event is generated because of the reception of a magic packet. This bit is cleared when this register is read (or written to 1 when RCWE bit in CSR software control register (ETH_MACCSRSWCR) is set).

Bits 4:3 Reserved, must be kept at reset value.

Bit 2 **RWKPKTEN**: Remote wake-up Packet Enable

When this bit is set, a power management event is generated when the MAC receives a remote wake-up packet.

Bit 1 **MGKPTEN**: Magic Packet Enable

When this bit is set, a power management event is generated when the MAC receives a magic packet.

Bit 0 **PWRDWN**: Power Down

When this bit is set, the MAC receiver drops all received packets until it receives the expected magic packet or remote wake-up packet. This bit is then self-cleared and the power-down mode is disabled. The software can clear this bit before the expected magic packet or remote wake-up packet is received. The packets received by the MAC after this bit is cleared are forwarded to the application. This bit must only be set when the Magic Packet Enable, Global Unicast, or Remote wake-up Packet Enable bit is set high.

*Note:* You can gate-off the CSR clock during the power-down mode. However, when the CSR clock is gated-off, you cannot perform any read or write operations on this register. Therefore, the Software cannot clear this bit.
Remote wake-up packet filter register (ETH_MACRWKPFR)

Address offset: 0x00C4
Reset value: 0x0000 0000

Bits 31:0 MACRWKPFR[31:0]: Remote wake-up packet filter
Refer to Table 554, Table 555 and Table 556 for details on register content and programming sequence.

The ETH_MACRWKPFR register at address 0x00C4 loads the wake-up Packet Filter register.

To load values in a wake-up Packet Filter register, the entire register (ETH_MACRWKPFR) must be written. The ETH_MACRWKPFR register is loaded by sequentially loading the eight, sixteen or thirty two register values in address (0x00C4) for ETH_MACRWKPFR value 0 to 7, respectively. The ETH_MACRWKPFR register is read in a similar way. The Ethernet peripheral updates the ETH_MACRWKPFR register current pointer value in Bits[26:24] of ETH_MACPCSR register.

LPI control and status register (ETH_MACLCSR)

Address offset: 0x00D0
Reset value: 0x0000 0000

The LPI Control and Status Register controls the LPI functions and provides the LPI interrupt status. The status bits are cleared when this register is read.
Bits 31:22  Reserved, must be kept at reset value.

Bit 21  **LPITCSE**: LPI Tx Clock Stop Enable
When this bit is set, the MAC asserts `sbd_tx_clk_gating_ctrl_o` signal high after it enters Tx LPI mode to indicate that the Tx clock to MAC can be stopped. When this bit is reset, the MAC does not assert `sbd_tx_clk_gating_ctrl_o` signal high after it enters Tx LPI mode.
If RGMII Interface is selected, the Tx clock is required for transmitting the LPI pattern. The Tx Clock cannot be gated and so the LPITCSE bit cannot be programmed.

Bit 20  **LPITE**: LPI Timer Enable
This bit controls the automatic entry of the MAC Transmitter into and exit out of the LPI state. When LPITE, LPITXA and LPIEN bits are set, the MAC Transmitter enters LPI state only when the complete MAC TX data path is IDLE for a period indicated by the ETH_MACLETR register.
After entering LPI state, if the data path becomes non-IDLE (due to a new packet being accepted for transmission), the Transmitter exits LPI state but does not clear LPIEN bit. This enables the re-entry into LPI state when it is IDLE again.
When LPITE is 0, the LPI Auto timer is disabled and MAC Transmitter enters LPI state based on the settings of LPITXA and LPIEN bit descriptions.

Bit 19  **LPITXA**: LPI Tx Automate
This bit controls the behavior of the MAC when it is entering or coming out of the LPI mode on the Transmit side.
If the LPITXA and LPIEN bits are set to 1, the MAC enters the LPI mode only after all outstanding packets (in the core) and pending packets (in the application interface) have been transmitted. The MAC comes out of the LPI mode when the application sends any packet for transmission or the application issues a Tx FIFO Flush command. In addition, the MAC automatically clears the LPIEN bit when it exits the LPI state. If Tx FIFO Flush is set in the FTQ bit of ETH_MTLTxQOMR, when the MAC is in the LPI mode, it exits the LPI mode.
When this bit is 0, the LPIEN bit directly controls behavior of the MAC when it is entering or coming out of the LPI mode.

Bit 18  Reserved, must be kept at reset value.

Bit 17  **PLS**: PHY Link Status
This bit indicates the link status of the PHY. The MAC Transmitter asserts the LPI pattern only when the link status is up (OKAY) at least for the time indicated by the LPI LS TIMER.
When this bit is set, the link is considered to be okay (UP) and when this bit is reset, the link is considered to be down.

Bit 16  **LPIEN**: LPI Enable
When this bit is set, it instructs the MAC Transmitter to enter the LPI state. When this bit is reset, it instructs the MAC to exit the LPI state and resume normal transmission.
This bit is cleared when the LPITXA bit is set and the MAC exits the LPI state because of the arrival of a new packet for transmission.

Bits 15:10  Reserved, must be kept at reset value.

Bit 9  **RLPIST**: Receive LPI State
When this bit is set, it indicates that the MAC is receiving the LPI pattern on the MII interface.

Bit 8  **TLPIST**: Transmit LPI State
When this bit is set, it indicates that the MAC is transmitting the LPI pattern on the MII interface.

Bits 7:4  Reserved, must be kept at reset value.
Bit 3 **RLPIEX**: Receive LPI Exit
When this bit is set, it indicates that the MAC Receiver has stopped receiving the LPI pattern
on the MII interface, exited the LPI state, and resumed the normal reception. This bit is
cleared by a read into this register (or by writing it to 1 when RCWE bit in **CSR software
control register (ETH_MACCSRSWCR)** is set).

*Note: This bit may not be set if the MAC stops receiving the LPI pattern for a very short
duration, such as, less than three clock cycles of CSR clock.*

Bit 2 **RLPIEN**: Receive LPI Entry
When this bit is set, it indicates that the MAC Receiver has received an LPI pattern and
entered the LPI state. This bit is cleared by a read into this register (or by writing it to 1 when
RCWE bit in **CSR software control register (ETH_MACCSRSWCR)** is set).

*Note: This bit may not be set if the MAC stops receiving the LPI pattern for a very short
duration, such as, less than three clock cycles of CSR clock.*

Bit 1 **TLPIEX**: Transmit LPI Exit
When this bit is set, it indicates that the MAC Transmitter has exited the LPI state after the
application cleared the LPIEN bit and the LPI TW Timer has expired. This bit is cleared by a
read into this register (or by writing it to 1 when RCWE bit in **CSR software control register
(ETH_MACCSRSWCR)** is set).

Bit 0 **TLPIEN**: Transmit LPI Entry
When this bit is set, it indicates that the MAC Transmitter has entered the LPI state because
of the setting of the LPIEN bit. This bit is cleared by a read into this register (or by writing it to
1 when RCWE bit in **CSR software control register (ETH_MACCSRSWCR)** is set).

**LPI timers control register (ETH_MACLTCR)**

Address offset: 0x00D4

Reset value: 0x03E8 0000

The LPI Timers Control register controls the timeout values in the LPI states. It specifies the
time for which the MAC transmits the LPI pattern and also the time for which the MAC waits
before resuming the normal transmission.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LST[9:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>TWT[15:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:26  Reserved, must be kept at reset value.

Bits 25:16  **LST[9:0]:** LPI LS Timer

This field specifies the minimum time (in milliseconds) for which the link status from the PHY should be up (OKAY) before the LPI pattern can be transmitted to the PHY. The MAC does not transmit the LPI pattern even when the LPIEN bit is set unless the LPI LS Timer reaches the programmed terminal count. The default value of the LPI LS Timer is 1000 (1 sec) as defined in the IEEE standard.

Bits 15:0  **TWT[15:0]:** LPI TW Timer

This field specifies the minimum time (in microseconds) for which the MAC waits after it stops transmitting the LPI pattern to the PHY and before it resumes the normal transmission. The TLPIEX status bit is set after the expiry of this timer.

**LPI entry timer register (ETH_MACLETR)**

Address offset: 0x00D8

Reset value: 0x0000 0000

This register controls the Tx LPI entry timer. This counter is enabled only when LPITE bit of **LPI control and status register (ETH_MACLCSR)** register is set to 1.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**LPIET[15:0]**

Bits 31:20  Reserved, must be kept at reset value.

Bits 19:0  **LPIET[19:0]:** LPI Entry Timer

This field specifies the time in microseconds the MAC waits to enter LPI mode, after it has transmitted all the frames. This field is valid and used only when LPITE and LPITXA are set to 1.

Bits [2:0] are read-only so that the granularity of this timer is in steps of 8 micro-seconds.

**One-microsecond-tick counter register (ETH_MAC1USTCR)**

Address offset: 0x00DC

Reset value: 0x0000 0000

This register controls the generation of the Reference time (one-microsecond tick) for all the LPI timers. This timer has to be programmed by the software initially.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

**TIC_1US_CNTR[11:0]**
Version register (ETH_MACVR)

Address offset: 0x0110
Reset value: 0x0000 3142

The version register identifies the version of the Ethernet peripheral.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16: Reserved, must be kept at reset value.

Bits 15:8: USERVER[7:0]: ST-defined version

Bits 7:0: SNPSVER[7:0]: IP version

Debug register (ETH_MACDR)

Address offset: 0x0114
Reset value: 0x0000 0000

The Debug register provides the debug status of various MAC blocks.
**HW feature 0 register (ETH_MACHWF0R)**

Address offset: 0x011C

Reset value: 0x0A0D 73F7

This register indicates the presence of first set of the optional features or functions of the Ethernet peripheral. The software driver can use this register to dynamically enable or disable the programs related to the optional blocks.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:19</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>18:17</td>
<td><strong>TFCSTS[1:0]</strong>: MAC Transmit Packet Controller Status</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This field indicates the state of the MAC Transmit Packet Controller module:</td>
<td></td>
</tr>
<tr>
<td></td>
<td>00: Idle state</td>
<td></td>
</tr>
<tr>
<td></td>
<td>01: Waiting for one of the following:</td>
<td></td>
</tr>
<tr>
<td></td>
<td>– Status of the previous packet</td>
<td></td>
</tr>
<tr>
<td></td>
<td>– IPG or backoff period to be over</td>
<td></td>
</tr>
<tr>
<td></td>
<td>10: Generating and transmitting a Pause control packet (in Full-duplex mode)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>11: Transferring input packet for transmission</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td><strong>TPESTS</strong>: MAC MII Transmit Protocol Engine Status</td>
<td></td>
</tr>
<tr>
<td></td>
<td>When this bit is set, it indicates that the MAC MII transmit protocol engine is actively transmitting data, and it is not in the Idle state.</td>
<td></td>
</tr>
<tr>
<td>15:3</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>2:1</td>
<td><strong>RFCFCSTS[1:0]</strong>: MAC Receive Packet Controller FIFO Status</td>
<td></td>
</tr>
<tr>
<td></td>
<td>When this bit is set, this field indicates the active state of the small FIFO Read and Write controllers of the MAC Receive Packet Controller module.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td><strong>RPESTS</strong>: MAC MII Receive Protocol Engine Status</td>
<td></td>
</tr>
<tr>
<td></td>
<td>When this bit is set, it indicates that the MAC MII receive protocol engine is actively receiving data, and it is not in the Idle state.</td>
<td></td>
</tr>
</tbody>
</table>
Bit 31  Reserved, must be kept at reset value.

Bits 30:28  **ACTPHYSSEL[2:0]**: Active PHY Selected
   When you have multiple PHY interfaces in your configuration, this field indicates the sampled value of phy_intf_sel_i during reset de-assertion:
   000: GMII or MII
   001: RGMII
   010: SGMII
   011: TBI
   100: RMII
   101: RTBI
   110: SMII
   Others: Reserved, must not be used

Bit 27  **SAVLANINS**: Source Address or VLAN Insertion Enable
   This bit is set to 1 when the Enable SA and VLAN Insertion on Tx option is selected

Bits 26:25  **TSSTSSEL[1:0]**: Timestamp System Time Source
   This bit indicates the source of the Timestamp system time:
   01: Internal
   10: External
   11: Both
   00: Reserved, must not be used
   This bit is set to 1 when the Enable IEEE 1588 Timestamp Support option is selected

Bit 24  **MACADR64SEL**: MAC Addresses 64-127 Selected
   This bit is set to 1 when the Enable Additional 64 MAC Address Registers (64-127) option is selected

Bit 23  **MACADR32SEL**: MAC Addresses 32-63 Selected
   This bit is set to 1 when the Enable Additional 32 MAC Address Registers (32-63) option is selected

Bits 22:18  **ADDMACADRSEL[4:0]**: MAC Addresses 1-31 Selected
   This bit is set to 1 when the Enable Additional 1-31 MAC Address Registers option is selected

Bit 17  Reserved, must be kept at reset value.

Bit 16  **RXCOESEL**: Receive Checksum Offload Enabled
   This bit is set to 1 when the Enable Receive TCP/IP Checksum Check option is selected

Bit 15  Reserved, must be kept at reset value.

Bit 14  **TXCOESEL**: Transmit Checksum Offload Enabled
   This bit is set to 1 when the Enable Transmit TCP/IP Checksum Insertion option is selected

Bit 13  **EEESEL**: Energy Efficient Ethernet Enabled
   This bit is set to 1 when the Enable Energy Efficient Ethernet (EEE) option is selected

Bit 12  **TSSEL**: IEEE 1588-2008 Timestamp Enabled
   This bit is set to 1 when the Enable IEEE 1588 Timestamp Support option is selected

Bits 11:10  Reserved, must be kept at reset value.

Bit 9  **ARPOFFSEL**: ARP Offload Enabled
   This bit is set to 1 when the Enable IPv4 ARP Offload option is selected

Bit 8  **MMCSEL**: RMON Module Enable
   This bit is set to 1 when the Enable MAC management counters (MMC) option is selected
Bit 7 **MGKSEL**: PMT Magic Packet Enable  
This bit is set to 1 when the Enable Magic Packet Detection option is selected

Bit 6 **RWKSEL**: PMT Remote wake-up Packet Enable  
This bit is set to 1 when the Enable Remote wake-up Packet Detection option is selected

Bit 5 **SMASEL**: SMA (MDIO) Interface  
This bit is set to 1 when the Enable Station Management (MDIO Interface) option is selected

Bit 4 **VLHASH**: VLAN Hash Filter Selected  
This bit is set to 1 when the Enable VLAN Hash Table Based Filtering option is selected

Bit 3 **PCSSEL**: PCS Registers (TBI, SGMII, or RTBI PHY interface)  
This bit is set to 1 when the TBI, SGMII, or RTBI PHY interface option is selected

Bit 2 **HDSEL**: Half-duplex Support  
This bit is set to 1 when the Half-duplex mode is selected

Bit 1 **GMIISEL**: 1000 Mbps Support  
This bit is set to 1 when 1000 Mbps is selected as operating mode.

Bit 0 **MIISEL**: 10 or 100 Mbps Support  
This bit is set to 1 when 10/100 Mbps is selected as operating mode.

**HW feature 1 register (ETH_MACHWF1R)**

Address offset: 0x0120  
Reset value: 0x1104 1904

This register indicates the presence of second set of the optional features or functions of the Ethernet peripheral. The software driver can use this register to dynamically enable or disable the programs related to the optional blocks.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Addresses**

<table>
<thead>
<tr>
<th>ADDR[4:0]</th>
<th>ADVTHWORD</th>
<th>PTEN</th>
<th>OTEN</th>
<th>TXFIFOSIZE[4:0]</th>
<th>RXFIFOSIZE[4:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
Bit 31  Reserved, must be kept at reset value.

Bits 30:27  \textbf{L3L4NUM[3:0]}: Total number of L3 or L4 Filters
This field indicates the total number of L3 or L4 filters:
0000: No L3 or L4 Filter
0001: 1 L3 or L4 Filter
0010: 2 L3 or L4 Filters
\ldots
1000: 8 L3 or L4

Bit 26  Reserved, must be kept at reset value.

Bits 25:24  \textbf{HASHTBLSZ[1:0]}: Hash Table Size
This field indicates the size of the Hash table:
00: No Hash table
01: 64
10: 128
11: 256

Bit 23  \textbf{POUOST}: One Step for PTP over UDP/IP Feature Enable
This bit is set to 1 when the Enable one step timestamp for PTP over UDP/IP feature is selected.

Bit 22  Reserved, must be kept at reset value.

Bit 21  \textbf{RAVSEL}: Rx Side Only AV Feature Enable
This bit is set to 1 when the Enable Audio video bridging option on Rx Side Only is selected.

Bit 20  \textbf{AVSEL}: AV Feature Enable
This bit is set to 1 when the Enable Audio video bridging option is selected.

Bit 19  \textbf{DBGMEMA}: DMA Debug Registers Enable
This bit is set to 1 when the Debug Mode Enable option is selected

Bit 18  \textbf{TSOEN}: TCP Segmentation Offload Enable
This bit is set to 1 when the Enable TCP Segmentation Offloading for TCP/IP Packets option is selected

Bit 17  \textbf{SPHEN}: Split Header Feature Enable
This bit is set to 1 when the Enable Split Header Structure option is selected

Bit 16  \textbf{DCBEN}: DCB Feature Enable
This bit is set to 1 when the Enable Data Center Bridging option is selected

Bits 15:14  \textbf{ADDR64[1:0]}: Address width
This field indicates the configured address width.
00: 32 bits
Others: Reserved, must not be used

Bit 13  \textbf{ADVTHWORD}: IEEE 1588 High Word Register Enable
This bit is set to 1 when the Add IEEE 1588 Higher Word Register option is selected

Bit 12  \textbf{PTOEN}: PTP Offload Enable
This bit is set to 1 when the Enable PTP Timestamp Offload Feature is selected.

Bit 11  \textbf{OSTEN}: One-Step Timestamping Enable
This bit is set to 1 when the Enable One-Step Timestamp Feature is selected.
Bits 10:6 **TXFIFOSIZE[4:0]**: MTL Transmit FIFO Size

This field contains the configured value of MTL Tx FIFO in bytes expressed as Log to base 2 minus 7, that is, \( \log_2(\text{TXFIFO\_SIZE}) - 7 \):

- 00000: 128 bytes
- 00001: 256 bytes
- 00010: 512 bytes
- 00011: 1,024 bytes
- 00100: 2,048 bytes
- 00101: 4,096 bytes
- 00110: 8,192 bytes
- 00111: 16,384 bytes
- 01000: 32 Kbytes
- 01001: 64 Kbytes
- 01010: 128 Kbytes
- 01011 to 11111: Reserved, must not be used

Bit 5 Reserved, must be kept at reset value.

Bits 4:0 **RXFIFOSIZE[4:0]**: MTL Receive FIFO Size

This field contains the configured value of MTL Rx FIFO in bytes expressed as Log to base 2 minus 7, that is, \( \log_2(\text{RXFIFO\_SIZE}) - 7 \):

- 00000: 128 bytes
- 00001: 256 bytes
- 00010: 512 bytes
- 00011: 1,024 bytes
- 00100: 2,048 bytes
- 00101: 4,096 bytes
- 00110: 8,192 bytes
- 00111: 16,384 bytes
- 01000: 32 Kbytes
- 01001: 64 Kbytes
- 01010: 128 Kbytes
- 01011: 256 Kbytes
- 01100 to 11111: Reserved, must not be used
HW feature 2 register (ETH_MACHWF2R)

Address offset: 0x0124
Reset value: 0x4100 0000

This register indicates the presence of third set of the optional features or functions of the Ethernet peripheral. The software driver can use this register to dynamically enable or disable the programs related to the optional blocks.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bit 31  Reserved, must be kept at reset value.

Bits 30:28  **AUXSNAPNUM[2:0]:** Number of Auxiliary Snapshot Inputs

  This field indicates the number of auxiliary snapshot inputs:
  000: No auxiliary input
  001: 1 auxiliary input
  010: 2 auxiliary inputs
  011: 3 auxiliary inputs
  100: 4 auxiliary inputs
  101 to 111: Reserved, must not be used

Bit 27  Reserved, must be kept at reset value.

Bits 26:24  **PPSOUTNUM[2:0]:** Number of PPS Outputs

  This field indicates the number of PPS outputs:
  000: No PPS output
  001: 1 PPS output
  010: 2 PPS outputs
  011: 3 PPS outputs
  100: 4 PPS outputs
  101 to 111: Reserved, must not be used

Bits 23:22  **TDCSZ[1:0]:** Tx DMA Descriptor Cache Size in terms of 16-byte descriptors

  00: Cache not configured
  01: Four 16-byte descriptors
  10: Eight 16-byte descriptors
  11: Sixteen 16-byte descriptors

Bits 21:18  **TXCHCNT[3:0]:** Number of DMA Transmit Channels

  This field indicates the number of DMA Transmit channels:
  0000: 1 DMA Tx Channel
  0001: 2 DMA Tx Channels
  ...
  0111: 8 DMA Tx
Bits 17:16  **RDCSZ[1:0]**: Rx DMA Descriptor Cache Size in terms of 16-byte descriptors
00: Cache not configured
01: Four 16-byte descriptors
10: Eight 16-byte descriptors
11: Sixteen 16-byte descriptors

Bits 15:12  **RXCHCNT[3:0]**: Number of DMA Receive Channels
This field indicates the number of DMA Receive channels:
0000: 1 DMA Rx Channel
0001: 2 DMA Rx Channels
..  
0111: 8 DMA Rx

Bits 11:10  Reserved, must be kept at reset value.

Bits 9:6  **TXQCN[3:0]**: Number of MTL Transmit Queues
This field indicates the number of MTL Transmit queues:
0000: 1 MTL Tx queue
0001: 2 MTL Tx queues
..  
0111: 8 MTL Tx

Bits 5:4  Reserved, must be kept at reset value.

Bits 3:0  **RXQCN[3:0]**: Number of MTL Receive Queues
This field indicates the number of MTL Receive queues:
0000: 1 MTL Rx queue
0001: 2 MTL Rx queues
..  
0111: 8 MTL Rx
HW feature 3 register (ETH_MACHWF3R)

Address offset: 0x0128
Reset value: 0x0000 0020

This register indicates the presence of fourth set the optional features or functions of the Ethernet peripheral. The software driver can use this register to dynamically enable or disable the programs related to the optional blocks.

<table>
<thead>
<tr>
<th>Bits 31:6</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 5</td>
<td><strong>DVLAN</strong>: Double VLAN processing enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set to 1 when Double VLAN processing is enabled.</td>
</tr>
<tr>
<td>Bit 4</td>
<td><strong>CBTISEL</strong>: Queue/Channel based VLAN tag insertion on Tx enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set to 1 when the Enable Queue/Channel based VLAN tag insertion on Tx feature is selected.</td>
</tr>
<tr>
<td>Bit 3</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 2:0</td>
<td><strong>NRVF[2:0]</strong>: Number of Extended VLAN Tag Filters Enabled</td>
</tr>
<tr>
<td></td>
<td>This field indicates the Number of Extended VLAN Tag Filters selected:</td>
</tr>
<tr>
<td></td>
<td>000: No Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>001: 4 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>010: 8 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>011: 16 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>100: 24 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>101: 32 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>110 to 111: Reserved, must not be used</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:6</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 5</td>
<td><strong>DVLAN</strong>: Double VLAN processing enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set to 1 when Double VLAN processing is enabled.</td>
</tr>
<tr>
<td>Bit 4</td>
<td><strong>CBTISEL</strong>: Queue/Channel based VLAN tag insertion on Tx enable</td>
</tr>
<tr>
<td></td>
<td>This bit is set to 1 when the Enable Queue/Channel based VLAN tag insertion on Tx feature is selected.</td>
</tr>
<tr>
<td>Bit 3</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 2:0</td>
<td><strong>NRVF[2:0]</strong>: Number of Extended VLAN Tag Filters Enabled</td>
</tr>
<tr>
<td></td>
<td>This field indicates the Number of Extended VLAN Tag Filters selected:</td>
</tr>
<tr>
<td></td>
<td>000: No Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>001: 4 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>010: 8 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>011: 16 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>100: 24 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>101: 32 Extended Rx VLAN Filters</td>
</tr>
<tr>
<td></td>
<td>110 to 111: Reserved, must not be used</td>
</tr>
</tbody>
</table>
**MDIO address register (ETH_MACMDIOAR)**

Address offset: 0x0200

Reset value: 0x0000 0000

The MDIO Address register controls the management cycles to external PHY through a management interface.

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>PSE</td>
<td>BTB</td>
<td>PA[4:0]</td>
<td>RDA[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

<p>| | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

- **Bit 27 PSE**: Preamble Suppression Enable
  - When this bit is set, the SMA suppresses the 32-bit preamble and transmit MDIO frames with only 1 preamble bit.
  - When this bit is 0, the MDIO frame always has 32 bits of preamble as defined in the IEEE specifications.

- **Bit 26 BTB**: Back to Back transactions
  - When this bit is set and the NTC has value greater than 0, then the MAC informs the completion of a read or write command at the end of frame transfer (before the trailing clocks are transmitted). The software can thus initiate the next command which is executed immediately irrespective of the number trailing clocks generated for the previous frame.
  - When this bit is reset, then the read/write command completion (MII busy is cleared) only after the trailing clocks are generated. In this mode, it is ensured that the NTC is always generated after each frame.
  - This bit must not be set when NTC=0.

- **Bits 25:21 PA[4:0]**: Physical Layer Address
  - This field indicates which Clause 22 PHY devices (out of 32 devices) the MAC is accessing.
  - This field indicates which Clause 45 capable PHYs (out of 32 PHYs) the MAC is accessing.

- **Bits 20:16 RDA[4:0]**: Register/Device Address
  - These bits select the PHY register in selected Clause 22 PHY device. These bits select the Device (MMD) in selected Clause 45 capable PHY.

- **Bit 15** Reserved, must be kept at reset value.

- **Bits 14:12 NTC[2:0]**: Number of Training Clocks
  - This field controls the number of trailing clock cycles generated on ETH_MDC after the end of transmission of MDIO frame. The valid values can be from 0 to 7. Programming the value to 011 indicates that there are additional three clock cycles on the MDC line after the end of MDIO frame transfer.
Bits 11:8 **CR[3:0]:** CSR Clock Range

The CSR Clock Range selection determines the frequency of the MDC clock according to the CSR clock frequency used in your design:

- **0000:** CSR clock = 60-100 MHz; MDC clock = CSR clock/42
- **0001:** CSR clock = 100-150 MHz; MDC clock = CSR clock/62
- **0010:** CSR clock = 20-35 MHz; MDC clock = CSR clock/16
- **0011:** CSR clock = 35-60 MHz; MDC clock = CSR clock/26
- **0100:** CSR clock = 150-250 MHz; MDC clock = CSR clock/102
- **0101:** CSR clock = 250-300 MHz; MDC clock = CSR clock/124
- **0110 to 0111:** Reserved, must not be used

The suggested range of CSR clock frequency applicable for each value (when Bit 11 = 0) ensures that the MDC clock is approximately between 1.0 MHz to 2.5 MHz frequency range. When Bit 11 is set, you can achieve a higher frequency of the MDC clock than the frequency limit of 2.5 MHz (specified in the IEEE 802.3) and program a clock divider of lower value. For example, when CSR clock is of 100 MHz frequency and you program these bits to 1010, the resultant MDC clock is of 12.5 MHz which is above the range specified in IEEE 802.3.

Program the following values only if the interfacing chips support faster MDC clocks:

- **1000:** CSR clock/4
- **1001:** CSR clock/6
- **1010:** CSR clock/8
- **1011:** CSR clock/10
- **1100:** CSR clock/12
- **1101:** CSR clock/14
- **1110:** CSR clock/16
- **1111:** CSR clock/18

Bits 7:5 Reserved, must be kept at reset value.

Bit 4 **SKAP:** Skip Address Packet

When this bit is set, the SMA does not send the address packets before read, write, or post-read increment address packets. This bit is valid only when C45E is set.
Bits 3:2 **GOC[1:0]:** MII Operation Command
This bit indicates the operation command to the PHY.
- 00: Reserved, must not be used
- 01: Write
- 10: Post Read Increment Address for Clause 45 PHY
- 11: Read
When Clause 22 PHY is enabled, only Write and Read commands are valid.

Bit 1 **C45E:** Clause 45 PHY Enable
When this bit is set, Clause 45 capable PHY is connected to MDIO. When this bit is reset, Clause 22 capable PHY is connected to MDIO.

Bit 0 **MB:** MII Busy
The application sets this bit to instruct the SMA to initiate a Read or Write access to the MDIOS. The MAC clears this bit after the MDIO frame transfer is completed. Hence the software must not write or change any of the fields in **MDIO address register (ETH_MACMDIOAR)** and **MDIO data register (ETH_MACMDIODR)** as long as this bit is set.
For write transfers, the application must first write 16-bit data in the MD field (and also RA field when C45E is set) in **MDIO data register (ETH_MACMDIODR)** register before setting this bit. When C45E is set, it should also write into the RA field of **MDIO data register (ETH_MACMDIODR)** before initiating a read transfer. When a read transfer is completed (MII busy=0), the data read from the PHY register is valid in the MD field of the **MDIO data register (ETH_MACMDIODR)**.

*Note: Even if the addressed PHY is not present, there is no change in the functionality of this bit.*

**MDIO data register (ETH_MACMDIODR)**
Address offset: 0x0204
Reset value: 0x0000 0000
The MDIO Data register stores the Write data to be written to the PHY register located at the address specified in **MDIO address register (ETH_MACMDIOAR)**. This register also stores the Read data from the PHY register located at the address specified by MDIO Address register.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:16 **RA[15:0]:** Register Address
This field is valid only when C45E is set. It contains the Register Address in the PHY to which the MDIO frame is intended for.

Bits 15:0 **MD[15:0]:** MII Data
This field contains the 16-bit data value read from the PHY after a Management Read operation or the 16-bit data value to be written to the PHY before a Management Write operation.
ARP address register (ETH_MACARPAR)

Address offset: 0x0210
Reset value: 0x0000 0000

The ARP Address register contains the IPv4 Destination Address of the MAC.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARPPA[31:16]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 ARPPA[31:0]: ARP Protocol Address
This field contains the IPv4 Destination Address of the MAC. This address is used for perfect match with the Protocol Address of Target field in the received ARP packet.

CSR software control register (ETH_MACCSRSWCR)

Address offset: 0x0230
Reset value: 0x0000 0000

This register contains software-programmable controls for changing the CSR access response and status bits clearing.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARPPA[15:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:9 Reserved, must be kept at reset value.

Bit 8 SEEN: Slave Error Response Enable
When this bit is set, the MAC responds with a Slave Error for accesses to reserved registers in CSR space.
When this bit is reset, the MAC responds with an Okay response to any register accessed from CSR space.

Bits 7:1 Reserved, must be kept at reset value.

Bit 0 RCWE: Register Clear on Write 1 Enable
When this bit is set, the access mode to some register fields changes to rc_w1 (clear on write) meaning that the application needs to set that respective bit to 1 to clear it.
When this bit is reset, the access mode to these register fields remains rc_r (clear on read).
MAC Address 0 high register (ETH_MACA0HR)

Address offset: 0x0300
Reset value: 0x8000 FFFF

The MAC Address0 High register holds the upper 16 bits of the first 6-byte MAC address of the station. The first DA byte that is received on the MII interface corresponds to the LS byte (Bits [7:0]) of the MAC Address Low register. For example, if 0x112233445566 is received (0x11 in lane 0 of the first column) on the MII as the destination address, then the MacAddress0 Register [47:0] is compared with 0x665544332211.

If the MAC address registers are configured to be double-synchronized to the MII clock domains, then the synchronization is triggered only when Bits[31:24] (in little-endian mode) or Bits[7:0] (in big-endian mode) of the MAC Address0 Low Register are written. For proper synchronization updates, the consecutive writes to this Address Low Register should be performed after at least four clock cycles in the destination clock domain.

MAC Address x low register (ETH_MACAxLR)

Address offset: 0x0304 + 0x8 * x, (x = 0 to 3)
Reset value: 0xFFFF FFFF

The MAC Address x Low register holds the lower 32 bits of the 6-byte first MAC address of the station.
Bits 31:0  **ADDRLO[31:0]**: MAC Address x [31:0] (x = 0 to 3)
This field contains the lower 32 bits of the first 6-byte MAC address. The MAC uses this field for filtering the received packets and inserting the MAC address in the Transmit Flow Control (Pause) Packets.

**MAC Address x high register (ETH_MACAxHR)**
Address offset: 0x0308 + 0x8 * (x-1), (x = 1 to 3)
Reset value: 0x0000 FFFF
The MAC Address x High register holds the upper 16 bits of the second 6-byte MAC address of the station.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>AE</td>
<td>SA</td>
<td>MBC[5:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**ADDRHI[15:0]**
<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
</tr>
</thead>
<tbody>
<tr>
<td>AE</td>
<td>SA</td>
</tr>
</tbody>
</table>

**Bit 31**  **AE**: Address Enable
When this bit is set, the address filter module uses the second MAC address for perfect filtering. When this bit is reset, the address filter module ignores the address for filtering.

**Bit 30**  **SA**: Source Address
When this bit is set, the MAC Addressx[47:0] is used to compare with the SA fields of the received packet. When this bit is reset, the MAC Address x[47:0] is used to compare with the DA fields of the received packet.
0: DA
1: SA

**Bits 29:24**  **MBC[5:0]**: Mask Byte Control
These bits are mask control bits for comparing each of the MAC Address bytes. When set high, the MAC does not compare the corresponding byte of received DA or SA with the contents of MAC Address1 registers. Each bit controls the masking of the bytes as follows:
- Bit 29: ETH_MACAxHR[15:8]
- Bit 28: ETH_MACAxHR[7:0]
- Bit 27: ETH_MACAxLR[31:24]
- Bit 26: ETH_MACAxLR[23:16]
- Bit 25: ETH_MACAxLR[15:8]
- Bit 24: ETH_MACAxLR[7:0]
You can filter a group of addresses (known as group address filtering) by masking one or more bytes of the address.

**Bits 23:16**  Reserved, must be kept at reset value.

**Bits 15:0**  **ADDRHI[15:0]**: MAC Address1 [47:32]
This field contains the upper 16 bits[47:32] of the second 6-byte MAC address.
MMC control register (ETH_MMC_CONTROL)

Address offset: 0x0700
Reset value: 0x0000 0000

This register configures the MMC operating mode.

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bits 31:9</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 8</td>
<td><strong>UCDBC</strong>: Update MMC Counters for Dropped Broadcast Packets</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>The CNTRST bit has a higher priority than the CNTPRST bit. Therefore, when the software tries to set both bits in the same write cycle, all counters are cleared and the CNTPRST bit is not set.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>When set, the MAC updates all related MMC Counters for Broadcast packets that are dropped because of the setting of the DBF bit of Packet filtering control register (ETH_MACPFR).</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>When reset, the MMC Counters are not updated for dropped Broadcast packets.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bits 7:6</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 5</td>
<td><strong>CNTPRSTLVL</strong>: Full-Half Preset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>When this bit is low and the CNTPRST bit is set, all MMC counters get preset to almost-half value. All octet counters get preset to 0x7FFF_F800 (Half 2Kbytes) and all packet-counters get preset to 0x7FFF_FFF0 (Half 16).</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>When this bit is high and the CNTPRST bit is set, all MMC counters get preset to almost-full value. All octet counters get preset to 0xFFFF_F800 (Full 2Kbytes) and all packet-counters get preset to 0xFFFF_FFF0 (Full 16).</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>For 16-bit counters, the almost-half preset values are 0x7800 and 0x7FF0 for the respective octet and packet counters. Similarly, the almost-full preset values for the 16-bit counters are 0xF800 and 0xFFF0.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 4</td>
<td><strong>CNTPRST</strong>: Counters Preset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>When this bit is set, all counters are initialized or preset to almost full or almost half according to the CNTPRSTLVL bit. This bit is cleared automatically after 1 clock cycle.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit, along with the CNTPRSTLVL bit, is useful for debugging and testing the assertion of interrupts because of MMC counter becoming half-full or full.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bit 3</td>
<td><strong>CNTFREEZ</strong>: MMC Counter Freeze</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>When this bit is set, it freezes all MMC counters to their current value.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Until this bit is reset to 0, no MMC counter is updated because of any transmitted or received packet. If any MMC counter is read with the Reset on Read bit set, then that counter is also cleared in this mode.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```
Bit 2 **RSTONRD**: Reset on Read  
When this bit is set, the MMC counters are reset to zero after Read (self-clearing after reset). The counters are cleared when the least significant byte lane (Bits[7:0]) is read.

Bit 1 **CNTSTORO**: Counter Stop Rollover  
When this bit is set, the counter does not roll over to zero after reaching the maximum value.

Bit 0 **CNTRST**: Counters Reset  
When this bit is set, all counters are reset. This bit is cleared automatically after 1 clock cycle.

**MMC Rx interrupt register (ETH_MMCR_RX_INTERRUPT)**

Address offset: 0x0704  
Reset value: 0x0000 0000

This register maintains the interrupts generated from all Receive statistics counters. The MMC Receive Interrupt register maintains the interrupts that are generated when the following occur:

- Receive statistic counters reach half of their maximum values (0x8000_0000 for 32 bit counter and 0x8000 for 16 bit counter).
- Receive statistic counters cross their maximum values (0xFFFF_FFFF for 32 bit counter and 0xFFFF for 16 bit counter).

When the CNTSTORO is set in **MMC control register (ETH_MMCC_CONTROL)**, interrupts are set but the counter remains at all-ones. The MMC Receive Interrupt register is a 32 bit register. An interrupt bit is cleared when the respective MMC counter that caused the interrupt is read. The least significant byte lane (Bits[7:0]) of the respective counter must be read to clear the interrupt bit.

<table>
<thead>
<tr>
<th>Bit 31-24</th>
<th>Bit 23-16</th>
<th>Bit 15-8</th>
<th>Bit 7-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:28 Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
| Bit 27 **RXLPITRCIS**: MMC Receive LPI transition counter interrupt status  
This bit is set when the Rx LPI transition counter register (ETH_RX_LPI_TRAN_CNTR) counter reaches half of the maximum value or the maximum value. |
| Bit 26 **RXLPUSCIS**: MMC Receive LPI microsecond counter interrupt status  
This bit is set when the Rx LPI microsecond counter register (ETH_RX_LPI_USEC_CNTR) counter reaches half of the maximum value or the maximum value. |

Bits 25:18 Reserved, must be kept at reset value.
Bit 17 **RXUCGPIS**: MMC Receive Unicast Good Packet Counter Interrupt Status
This bit is set when the *Rx unicast packets good register (ETH_RX_UNICAST_PACKETS_GOOD)* counter reaches half of the maximum value or the maximum value.

Bits 16-7 Reserved, must be kept at reset value.

Bit 6 **RXALGNERPIS**: MMC Receive Alignment Error Packet Counter Interrupt Status
This bit is set when the *Rx alignment error packets register (ETH_RX_ALIGNMENT_ERROR_PACKETS)* counter reaches half of the maximum value or the maximum value.

Bit 5 **RXCRCERPIS**: MMC Receive CRC Error Packet Counter Interrupt Status
This bit is set when the *Rx CRC error packets register (ETH_RX_CRC_ERROR_PACKETS)* counter reaches half of the maximum value or the maximum value.

Bits 4:0 Reserved, must be kept at reset value.

**MMC Tx interrupt register (ETH_MMC_TX_INTERRUPT)**

Address offset: 0x0708
Reset value: 0x0000 0000

This register maintains the interrupts generated from all Transmit statistics counters.

The MMC Transmit Interrupt register maintains the interrupts generated when transmit statistic counters reach half their maximum values (0x8000_0000 for 32 bit counter and 0x8000 for 16 bit counter), and when they cross their maximum values (0xFFFF_FFFF for 32-bit counter and 0xFFFF for 16-bit counter).

When CNTSTOPRO is set in **MMC control register (ETH_MMC_CONTROL)**, the interrupts are set but the counter remains at all-ones.

The MMC Transmit Interrupt register is a 32 bit register. An interrupt bit is cleared when the respective MMC counter that caused the interrupt is read.

The least significant byte lane (Bits[7:0]) of the respective counter must be read to clear the interrupt bit.

---

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>TXMCOLGPIS</td>
<td>TXSCOLGPIS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

rc_r rc_r
Bits 31:28  Reserved, must be kept at reset value.

Bit 27  **TXLPITRCIS:** MMC Transmit LPI transition counter interrupt status
This bit is set when the `Tx LPI transition counter register (ETH_TX_LPI_TRAN_CNTR)` counter reaches half of the maximum value or the maximum value.

Bit 26  **TXLIUISCIS:** MMC Transmit LPI microsecond counter interrupt status
This bit is set when the `Tx LPI microsecond timer register (ETH_TX_LPI_USEC_CNTR)` counter reaches half of the maximum value or the maximum value.

Bits 25:22  Reserved, must be kept at reset value.

Bit 21  **TXGPKTIS:** MMC Transmit Good Packet Counter Interrupt Status
This bit is set when the `Tx packet count good register (ETH_TX_PACKET_COUNT_GOOD)` counter reaches half of the maximum value or the maximum value.

Bits 20:16  Reserved, must be kept at reset value.

Bit 15  **TXMCOILGPI:** MMC Transmit Multiple Collision Good Packet Counter Interrupt Status
This bit is set when the `Tx multiple collision good packets register (ETH_TX_MULTIPLE_COLLISION_GOOD_PACKETS)` counter reaches half of the maximum value or the maximum value.

Bit 14  **TXSCOLGPIS:** MMC Transmit Single Collision Good Packet Counter Interrupt Status
This bit is set when the `Tx single collision good packets register (ETH_TX_SINGLE_COLLISION_GOOD_PACKETS)` counter reaches half of the maximum value or the maximum value.

Bits 13:0  Reserved, must be kept at reset value.
MMC Rx interrupt mask register (ETH_MMC_RX_INTERRUPT_MASK)

Address offset: 0x070C
Reset value: 0x0000 0000

The MMC Receive Interrupt Mask register maintains the masks for the interrupts generated when receive statistic counters reach half of their maximum value or the maximum values.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 RXLPITRCIM: MMC Receive LPI transition counter interrupt Mask
Setting this bit masks the interrupt when the Rx LPI transition counter register (ETH_RX_LPI_TRAN_CNTR) counter reaches half of the maximum value or the maximum value.

Bit 26 RXLPIDUSCIM: MMC Receive LPI microsecond counter interrupt Mask
Setting this bit masks the interrupt when the Rx LPI microsecond counter register (ETH_RX_LPI_USEC_CNTR) counter reaches half of the maximum value or the maximum value.

Bits 25:18 Reserved, must be kept at reset value.

Bit 17 RXUCGPM: MMC Receive Unicast Good Packet Counter Interrupt Mask
Setting this bit masks the interrupt when the Rx unicast packets good register (ETH_RX_UNICAST_PACKETS_GOOD) counter reaches half of the maximum value or the maximum value.

Bits 16:7 Reserved, must be kept at reset value.

Bit 6 RXALGNERPM: MMC Receive Alignment Error Packet Counter Interrupt Mask
Setting this bit masks the interrupt when the Rx alignment error packets register (ETH_RX_ALIGNMENT_ERROR_PACKETS) counter reaches half of the maximum value or the maximum value.

Bit 5 RXCRCERPIM: MMC Receive CRC Error Packet Counter Interrupt Mask
Setting this bit masks the interrupt when the Rx CRC error packets register (ETH_RX_CRC_ERROR_PACKETS) counter reaches half of the maximum value or the maximum value.

Bits 4:0 Reserved, must be kept at reset value.
MMC Tx interrupt mask register (ETH_MMC_TX_INTERRUPT_MASK)

Address offset: 0x0710
Reset value: 0x0000 0000

The MMC Transmit Interrupt Mask register maintains the masks for the interrupts generated when the transmit statistic counters reach half of their maximum value or the maximum values. This register is 32 bit wide.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 TXLPITRCIM: MMC Transmit LPI transition counter interrupt Mask
Setting this bit masks the interrupt when the Tx LPI transition counter register (ETH_TX_LPI_TRAN_CNTR) counter reaches half of the maximum value or the maximum value.

Bit 26 TXLPUSCIM: MMC Transmit LPI microsecond counter interrupt Mask
Setting this bit masks the interrupt when the Tx LPI microsecond timer register (ETH_TX_LPI_USEC_CNTR) counter reaches half of the maximum value or the maximum value.

Bits 25:22 Reserved, must be kept at reset value.

Bit 21 TXGPKTIM: MMC Transmit Good Packet Counter Interrupt Mask
Setting this bit masks the interrupt when the Tx packet count good register (ETH_TX_PACKET_COUNT_GOOD) counter reaches half of the maximum value or the maximum value.

Bits 20:16 Reserved, must be kept at reset value.

Bit 15 TXMCOLGPIM: MMC Transmit Multiple Collision Good Packet Counter Interrupt Mask
Setting this bit masks the interrupt when the Tx multiple collision good packets register (ETH_TX_MULTIPLE_COLLISION_GOOD_PACKETS) counter reaches half of the maximum value or the maximum value.

Bit 14 TXSCOLGPIM: MMC Transmit Single Collision Good Packet Counter Interrupt Mask
Setting this bit masks the interrupt when the Tx single collision good packets register (ETH_TX_SINGLE_COLLISION_GOOD_PACKETS) counter reaches half of the maximum value or the maximum value.

Bits 13:0 Reserved, must be kept at reset value.
**Tx single collision good packets register**  
*(ETH_TX_SINGLE_COLLISION_GOOD_PACKETS)*

Address offset: 0x074C  
Reset value: 0x0000 0000  
This register provides the number of successfully transmitted packets by Ethernet peripheral after a single collision in the Half-duplex mode.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:0 TXSNGLCOLG[31:0]**: Tx Single Collision Good Packets  
This field indicates the number of successfully transmitted packets after a single collision in the Half-duplex mode.

**Tx multiple collision good packets register**  
*(ETH_TX_MULTIPLE_COLLISION_GOOD_PACKETS)*

Address offset: 0x0750  
Reset value: 0x0000 0000  
This register provides the number of successfully transmitted packets by Ethernet peripheral after multiple collisions in the Half-duplex mode.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:0 TXMULTCOLG[31:0]**: Tx Multiple Collision Good Packets  
This field indicates the number of successfully transmitted packets after multiple collisions in the Half-duplex mode.
Ethernet (ETH): media access control (MAC) with DMA controller

Tx packet count good register (ETH_TX_PACKET_COUNT_GOOD)
Address offset: 0x0768
Reset value: 0x0000 0000
This register provides the number of good packets transmitted by Ethernet peripheral.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>15</td>
</tr>
<tr>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **TXPKTG[31:0]**: Tx Packet Count Good
This field indicates the number of good packets transmitted.

Rx CRC error packets register (ETH_RX_CRC_ERROR_PACKETS)
Address offset: 0x0794
Reset value: 0x0000 0000
This register provides the number of packets received by Ethernet peripheral with CRC error.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>15</td>
</tr>
<tr>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **RXCRCERR[31:0]**: Rx CRC Error Packets
This field indicates the number of packets received with CRC error.
**Rx alignment error packets register**  
*(ETH_RX_ALIGNMENT_ERROR_PACKETS)*

Address offset: 0x0798  
Reset value: 0x0000 0000  

This register provides the number of packets received by Ethernet peripheral with alignment (dribble) error. It is valid only in 10/100 mode.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **RXALGNERR[31:0]**: Rx Alignment Error Packets  
This field indicates the number of packets received with alignment (dribble) error. It is valid only in 10/100 mode.

**Rx unicast packets good register** *(ETH_RX_UNICAST_PACKETS_GOOD)*

Address offset: 0x07C4  
Reset value: 0x0000 0000  

This register provides the number of good unicast packets received by Ethernet peripheral.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **RXUCASTG[31:0]**: Rx Unicast Packets Good  
This field indicates the number of good unicast packets received.
**Tx LPI microsecond timer register (ETH_TX_LPI_USEC_CNTR)**

Address offset: 0x07EC  
Reset value: 0x0000 0000  

This register provides the number of microseconds Tx LPI is asserted by Ethernet peripheral.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>TXLPIUSC[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td></td>
</tr>
<tr>
<td>r r r r r r r r r r r r r r r r</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

**Tx LPI transition counter register (ETH_TX_LPI_TRAN_CNTR)**

Address offset: 0x07F0  
Reset value: 0x0000 0000  

This register provides the number of times Ethernet peripheral has entered Tx LPI.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>TXLPITRC[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td></td>
</tr>
<tr>
<td>r r r r r r r r r r r r r r r r</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

**Bits 31:0 TXLPIUSC[31:0]: Tx LPI Microseconds Counter**

This field indicates the number of microseconds Tx LPI is asserted. For every Tx LPI Entry and Exit, the Timer value can have an error of +/- 1 microsecond.

**Bits 31:0 TXLPITRC[31:0]: Tx LPI Transition counter**

This field indicates the number of times Tx LPI Entry has occurred. Even if Tx LPI Entry occurs in Automate mode (because of LPITXA bit set in the LPI control and status register (ETH_MACLCSR)), the counter is incremented.
Rx LPI microsecond counter register (ETH_RX_LPI_USEC_CNTR)

Address offset: 0x07F4
Reset value: 0x0000 0000

This register provides the number of microseconds Rx LPI is sampled by Ethernet peripheral.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **RXLPIUSC[31:0]**: Rx LPI Microseconds Counter
This field indicates the number of microseconds Rx LPI is asserted. For every Rx LPI Entry and Exit, the Timer value can have an error of +/- 1 microsecond.

Rx LPI transition counter register (ETH_RX_LPI_TRAN_CNTR)

Address offset: 0x07F8
Reset value: 0x0000 0000

This register provides the number of times Ethernet peripheral has entered Rx LPI.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **RXLPITRC[31:0]**: Rx LPI Transition counter
This field indicates the number of times Rx LPI Entry has occurred.
L3 and L4 control 0 register (ETH_MACL3L4C0R)

Address offset: 0x0900
Reset value: 0x0000 0000

The Layer 3 and Layer 4 Control register controls the operations of filter 0 of Layer 3 and Layer 4.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-22</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw rw rw</td>
</tr>
<tr>
<td>21</td>
<td>L4DPIM0: Layer 4 Destination Port Inverse Match Enable</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>L4DPM0: Layer 4 Destination Port Match Enable</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>L4SPIM0: Layer 4 Source Port Inverse Match Enable</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>L4SPM0: Layer 4 Source Port Match Enable</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>L4PEN0: Layer 4 Protocol Enable</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:22  Reserved, must be kept at reset value.

Bit 21  **L4DPIM0**: Layer 4 Destination Port Inverse Match Enable
- When this bit is set, the Layer 4 Destination Port number field is enabled for inverse matching. When this bit is reset, the Layer 4 Destination Port number field is enabled for perfect matching.
- This bit is valid and applicable only when the L4DPM0 bit is set high.

Bit 20  **L4DPM0**: Layer 4 Destination Port Match Enable
- When this bit is set, the Layer 4 Destination Port number field is enabled for matching. When this bit is reset, the MAC ignores the Layer 4 Destination Port number field for matching.

Bit 19  **L4SPIM0**: Layer 4 Source Port Inverse Match Enable
- When this bit is set, the Layer 4 Source Port number field is enabled for inverse matching. When this bit is reset, the Layer 4 Source Port number field is enabled for perfect matching.
- This bit is valid and applicable only when the L4SPM0 bit is set high.

Bit 18  **L4SPM0**: Layer 4 Source Port Match Enable
- When this bit is set, the Layer 4 Source Port number field is enabled for matching. When this bit is reset, the MAC ignores the Layer 4 Source Port number field for matching.

Bit 17  Reserved, must be kept at reset value.

Bit 16  **L4PEN0**: Layer 4 Protocol Enable
- When this bit is set, the Source and Destination Port number fields of UDP packets are used for matching. When this bit is reset, the Source and Destination Port number fields of TCP packets are used for matching.
- The Layer 4 matching is done only when the L4SPM0 or L4DPM0 bit is set.
Bits 15:11  **L3HDBM0[4:0]**: Layer 3 IP DA higher bits match  
Condition: IPv4 packets  
This field contains the number of higher bits of IP Destination Address that are masked in the IPv4 packets:  
0: No bits are masked.  
1: LSb[0] is masked  
2: Two LSbs [1:0] are masked  
..  
31: All bits except MSb are masked.  
Condition: IPv6 packets  
Bits[12:11] of this field correspond to Bits[6:5] of L3HSBM0 which indicate the number of lower bits of IP Source or Destination Address that are masked in the IPv6 packets. Number of bits masked is given by concatenated values of the L3HDBM0[1:0] and L3HSBM0 bits:  
0: No bits are masked.  
1: LSb[0] is masked  
2: Two LSbs [1:0] are masked  
..  
31: All bits except MSb are masked.  
This field is valid and applicable only when the L3DAM0 or L3SAM0 bit is set.

Bits 10:6  **L3HSBM0[4:0]**: Layer 3 IP SA higher bits match  
Condition: IPv4 packets  
This field contains the number of lower bits of IP source address that are masked for matching in the IPv4 packets. The following list describes the values of this field:  
0: No bits are masked.  
1: LSb[0] is masked  
2: Two LSbs [1:0] are masked  
..  
31: All bits except MSb are masked.  
Condition: IPv6 packets:  
This field contains Bits[4:0] of L3HSBM0. These bits indicate the number of higher bits of IP source or destination address matched in the IPv6 packets. This field is valid and applicable only when the L3DAM0 or L3SAM0 bit is set high.

Bit 5  **L3DAIM0**: Layer 3 IP DA Inverse Match Enable  
When this bit is set, the Layer 3 IP Destination Address field is enabled for inverse matching. When this bit is reset, the Layer 3 IP Destination Address field is enabled for perfect matching.  
This bit is valid and applicable only when the L3DAM0 bit is set high.

Bit 4  **L3DAM0**: Layer 3 IP DA Match Enable  
When this bit is set, the Layer 3 IP Destination Address field is enabled for matching. When this bit is reset, the MAC ignores the Layer 3 IP Destination Address field for matching.  
**Note**: When the L3PEN0 bit is set, you should set either this bit or the L3SAM0 bit because either IPv6 DA or SA can be checked for filtering.

Bit 3  **L3SAIM0**: Layer 3 IP SA Inverse Match Enable  
When this bit is set, the Layer 3 IP Source Address field is enabled for inverse matching. When this bit is reset, the Layer 3 IP Source Address field is enabled for perfect matching.  
This bit is valid and applicable only when the L3SAM0 bit is set.
Layer 4 Address filter 0 register (ETH_MACL4A0R)

Address offset: 0x0904
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit Position</th>
<th>Description</th>
<th>Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>Layer 4 Destination Port Number</td>
<td>L4DP0[15:0]</td>
<td></td>
</tr>
<tr>
<td>15:0</td>
<td>Layer 4 Source Port Number Field</td>
<td>L4SP0[15:0]</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16 **L4DP0[15:0]**: Layer 4 Destination Port Number Field
When the L4PEN0 bit is reset and the L4DPM0 bit is set in the L3 and L4 control 0 register (ETH_MACL3L4C0R), this field contains the value to be matched with the TCP Destination Port Number field in the IPv4 or IPv6 packets.
When the L4PEN0 and L4DPM0 bits are set in L3 and L4 control 0 register (ETH_MACL3L4C0R), this field contains the value to be matched with the UDP Destination Port Number field in the IPv4 or IPv6 packets.

Bits 15:0 **L4SP0[15:0]**: Layer 4 Source Port Number Field
When the L4PEN0 bit is reset and the L4DPM0 bit is set in the L3 and L4 control 0 register (ETH_MACL3L4C0R), this field contains the value to be matched with the TCP Source Port Number field in the IPv4 or IPv6 packets.
When the L4PEN0 and L4DPM0 bits are set in L3 and L4 control 0 register (ETH_MACL3L4C0R), this field contains the value to be matched with the UDP Source Port Number field in the IPv4 or IPv6 packets.
Layer3 Address 0 filter 0 register (ETH_MACL3A00R)

Address offset: 0x0910
Reset value: 0x0000 0000

For IPv4 packets, the Layer 3 Address 0 filter 0 register contains the 32-bit IP Source Address field. For IPv6 packets, it contains Bits[31:0] of the 128-bit IP Source Address or Destination Address field.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>L3A00[31:16]</td>
</tr>
<tr>
<td>15</td>
<td>L3A00[15:0]</td>
</tr>
</tbody>
</table>

Bits 31:0 L3A00[31:0]: Layer 3 Address 0 Field

When the L3PEN0 and L3SAM0 bits are set in the L3 and L4 control 0 register (ETH_MACL3L4C0R), this field contains the value to be matched with Bits[31:0] of the IP Source Address field in the IPv6 packets.

When the L3PEN0 and L3DAM0 bits are set in the L3 and L4 control 0 register (ETH_MACL3L4C0R), this field contains the value to be matched with Bits[31:0] of the IP Destination Address field in the IPv6 packets.

When the L3PEN0 bit is reset and the L3SAM0 bit is set in the L3 and L4 control 0 register (ETH_MACL3L4C0R), this field contains the value to be matched with the IP Source Address field in the IPv4 packets.

Layer3 Address 1 filter 0 register (ETH_MACL3A10R)

Address offset: 0x0914
Reset value: 0x0000 0000

For IPv4 packets, the Layer 3 Address 1 filter 0 register contains the 32-bit IP Destination Address field. For IPv6 packets, it contains Bits[63:32] of the 128-bit IP Source Address or Destination Address field.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>L3A10[31:16]</td>
</tr>
<tr>
<td>15</td>
<td>L3A10[15:0]</td>
</tr>
</tbody>
</table>
Bits 31:0 **L3A10[31:0]:** Layer 3 Address 1 Field

When the L3PEN0 and L3SAM0 bits are set in the **L3 and L4 control 0 register (ETH_MACL3L4C0R)**, this field contains the value to be matched with Bits[63:32] of the IPv4 Source Address field in the IPv4 packets.

When the L3PEN0 and L3SAM0 bits are set in the **L3 and L4 control 0 register (ETH_MACL3L4C0R)**, this field contains the value to be matched with Bits[63:32] of the IPv6 Destination Address field in the IPv6 packets.

When the L3PEN0 bit is reset and the L3SAM0 bit is set in the **L3 and L4 control 0 register (ETH_MACL3L4C0R)**, this field contains the value to be matched with the IPv4 Destination Address field in the IPv4 packets.

### Layer3 Address 2 filter 0 register (ETH_MACL3A20R)

Address offset: 0x0918
Reset value: 0x0000 0000

The Layer 3 Address 2 filter 0 register is reserved for IPv4 packets. For IPv6 packets, it contains Bits[95:64] of 128-bit IP Source Address or Destination Address field.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>L3A20[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **L3A20[31:0]:** Layer 3 Address 2 Field

When the L3PEN0 and L3SAM0 bits are set in the **L3 and L4 control 0 register (ETH_MACL3L4C0R)**, this field contains the value to be matched with Bits[95:64] of the IPv6 Source Address field in the IPv6 packets.

When the L3PEN0 and L3SAM0 bits are set in the **L3 and L4 control 0 register (ETH_MACL3L4C0R)**, this field contains the value to be matched with Bits[95:64] of the IPv6 Destination Address field in the IPv6 packets.

When the L3PEN0 bit is reset in the **L3 and L4 control 0 register (ETH_MACL3L4C0R)**, this field is not used.

### Layer3 Address 3 filter 0 register (ETH_MACL3A30R)

Address offset: 0x091C
Reset value: 0x0000 0000

The Layer 3 Address 3 filter 0 register is reserved for IPv4 packets. For IPv6 packets, it contains Bits[127:96] of 128-bit IP Source Address or Destination Address field.

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>L3A30[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>L3A30[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>L3A30[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>L3A30[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td></td>
</tr>
</tbody>
</table>

3018/3353       RM0433 Rev 8
Bits 31:0  **L3A30[31:0]: Layer 3 Address 3 Field**
When the L3PEN0 and L3SAM0 bits are set in the **L3 and L4 control 0 register** (ETH_MACL3L4C0R), this field contains the value to be matched with Bits[127:96] of the IP Source Address field in the IPv6 packets.
When the L3PEN0 and L3DAM0 bits are set in the **L3 and L4 control 0 register** (ETH_MACL3L4C0R), this field contains the value to be matched with Bits[127:96] of the IP Destination Address field in the IPv6 packets.
When the L3PEN0 bit is reset in the **L3 and L4 control 0 register** (ETH_MACL3L4C0R), this field is not used.

**L3 and L4 control 1 register (ETH_MACL3L4C1R)**
Address offset: 0x0930
Reset value: 0x0000 0000
The Layer 3 and Layer 4 Control register controls the operations of filter 1 of Layer 3 and Layer 4.

### Register Layout

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>L4DPM1</td>
<td>L4SPM1</td>
<td>L4SPM1</td>
<td>L4PEN1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### Bits Details

- **Bit 21  L4DPM1: Layer 4 Destination Port Match Enable**
  When this bit is set, the Layer 4 Destination Port number field is enabled for matching. When this bit is reset, the MAC ignores the Layer 4 Destination Port number field for matching.
  This bit is valid and applicable only when the L4DPM1 bit is set high.

- **Bit 20  L4DPM1: Layer 4 Destination Port Match Enable**
  When this bit is set, the Layer 4 Destination Port number field is enabled for matching. When this bit is reset, the MAC ignores the Layer 4 Destination Port number field for matching.

- **Bit 19  L4SPM1: Layer 4 Source Port Match Enable**
  When this bit is set, the Layer 4 Source Port number field is enabled for matching. When this bit is reset, the MAC ignores the Layer 4 Source Port number field for matching.

- **Bit 18  L4SPM1: Layer 4 Source Port Match Enable**
  When this bit is set, the Layer 4 Source Port number field is enabled for matching. When this bit is reset, the MAC ignores the Layer 4 Source Port number field for matching.

- **Bit 17  Reserved, must be kept at reset value.**
Bit 16  **L4PEN1: Layer 4 Protocol Enable**  
When this bit is set, the Source and Destination Port number fields of UDP packets are used for matching. When this bit is reset, the Source and Destination Port number fields of TCP packets are used for matching.  
The Layer 4 matching is done only when the L4SPM1 or L4DPM1 bit is set.

Bits 15:11  **L3HDBM1[4:0]: Layer 3 IP DA higher bits match**  
Condition: IPv4 packets  
This field contains the number of lower bits of IP Destination Address that are masked for matching in the IPv4 packets. The following list describes the values of this field:
- 0: No bits are masked.
- 1: LSb[0] is masked
- 2: Two LSbs [1:0] are masked
...
- 31: All bits except MSb are masked.
Condition: IPv6 packets  
Bits[12:11] of this field correspond to Bits[6:5] of L3HSBM1, which indicate the number of lower bits of IP Source or Destination Address that are masked in the IPv6 packets. The following list describes the concatenated values of the L3HDBM1[1:0] and L3HSBM1 bits:
- 0: No bits are masked
- 1: LSb[0] is masked
- 2: Two LSbs [1:0] are masked
...
- 127: All bits except MSb are masked
This field is valid and applicable only when the L3DAM1 or L3SAM1 bit is set.

Bits 10:6  **L3HSBM1[4:0]: Layer 3 IP SA Higher Bits Match**  
Condition: IPv4 packets  
This field contains the number of lower bits of IP Source Address that are masked for matching in the IPv4 packets. The following list describes the values of this field:
- 0: No bits are masked.
- 1: LSb[0] is masked
- 2: Two LSbs [1:0] are masked
...
- 31: All bits except MSb are masked.
Condition: IPv6 packets  
This field contains Bits[4:0] of L3HSBM1. These bits indicate the number of higher bits of IP Source or Destination Address matched in the IPv6 packets. This field is valid and applicable only when the L3DAM1 or L3SAM1 bit is set high.

Bit 5  **L3DAIM1: Layer 3 IP DA Inverse Match Enable**  
When this bit is set, the Layer 3 IP Destination Address field is enabled for inverse matching. When this bit is reset, the Layer 3 IP Destination Address field is enabled for perfect matching.
This bit is valid and applicable only when the L3DAM1 bit is set high.

Bit 4  **L3DAM1: Layer 3 IP DA Match Enable**  
When this bit is set, the Layer 3 IP Destination Address field is enabled for matching. When this bit is reset, the MAC ignores the Layer 3 IP Destination Address field for matching.

*Note:*  When the L3PEN1 bit is set, you should set either this bit or the L3SAM1 bit because either IPv6 DA or SA can be checked for filtering.
Bit 3 **L3SAIM1**: Layer 3 IP SA Inverse Match Enable
When this bit is set, the Layer 3 IP Source Address field is enabled for inverse matching. When this bit is reset, the Layer 3 IP Source Address field is enabled for perfect matching. This bit is valid and applicable only when the L3SAM1 bit is set.

Bit 2 **L3SAM1**: Layer 3 IP SA Match Enable
When this bit is set, the Layer 3 IP Source Address field is enabled for matching. When this bit is reset, the MAC ignores the Layer 3 IP Source Address field for matching.

*Note:* When the L3PEN01 bit is set, you should set either this bit or the L3DAM1 bit because either IPv6 SA or DA can be checked for filtering.

Bit 1 Reserved, must be kept at reset value.

Bit 0 **L3PEN1**: Layer 3 Protocol Enable
When this bit is set, the Layer 3 IP Source or Destination Address matching is enabled for IPv6 packets. When this bit is reset, the Layer 3 IP Source or Destination Address matching is enabled for IPv4 packets.

The Layer 3 matching is done only when the L3SAM1 or L3DAM1 bit is set.

### Layer 4 address filter 1 register (ETH_MACL4A1R)

Address offset: 0x0934
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:16</th>
<th>L4DP1[15:0]: Layer 4 Destination Port Number Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:0</th>
<th>L4SP1[15:0]: Layer 4 Source Port Number Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:16 **L4DP1[15:0]**: Layer 4 Destination Port Number Field
When the L4PEN1 bit is reset and the L4DPM1 bit is set in the **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, this field contains the value to be matched with the TCP Destination Port Number field in the IPv4 or IPv6 packets. When the L4PEN1 and L4DPM1 bits are set in **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, this field contains the value to be matched with the UDP Destination Port Number field in the IPv4 or IPv6 packets.

Bits 15:0 **L4SP1[15:0]**: Layer 4 Source Port Number Field
When the L4PEN1 bit is reset and the L4DPM1 bit is set in the **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, this field contains the value to be matched with the TCP Source Port Number field in the IPv4 or IPv6 packets. When the L4PEN1 and L4DPM1 bits are set in **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, this field contains the value to be matched with the UDP Source Port Number field in the IPv4 or IPv6 packets.
Layer3 address 0 filter 1 Register (ETH_MACL3A01R)

Address offset: 0x0940
Reset value: 0x0000 0000

For IPv4 packets, the Layer 3 Address 0 filter 1 register contains the 32-bit IP Source Address field. For IPv6 packets, it contains Bits[31:0] of the 128-bit IP Source Address or Destination Address field.

![Layer3 address 0 filter 1 register (ETH_MACL3A01R)](image)

Bits 31:0 **L3A01[31:0]**: Layer 3 Address 0 Field

When the L3PEN1 and L3SAM1 bits are set in the **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, this field contains the value to be matched with Bits[31:0] of the IP Source Address field in the IPv6 packets.

When the L3PEN1 and L3DAM1 bits are set in the **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, this field contains the value to be matched with Bits[31:0] of the IP Destination Address field in the IPv6 packets.

When the L3PEN1 bit is reset and the L3SAM1 bit is set in the **L3 and L4 control 1 register (ETH_MACL3L4C1R)**, this field contains the value to be matched with the IP Source Address field in the IPv4 packets.

Layer3 address 1 filter 1 register (ETH_MACL3A11R)

Address offset: 0x0944
Reset value: 0x0000 0000

For IPv4 packets, the Layer 3 Address 1 filter 1 register contains the 32-bit IP Destination Address field. For IPv6 packets, it contains Bits[63:32] of the 128-bit IP Source Address or Destination Address field.

![Layer3 address 1 filter 1 register (ETH_MACL3A11R)](image)
Layer3 address 2 filter 1 Register (ETH_MACL3A21R)

Address offset: 0x0948
Reset value: 0x0000 0000

The Layer 3 Address 2 filter 1 register is reserved for IPv4 packets. For IPv6 packets, it contains Bits[95:64] of 128-bit IP Source Address or Destination Address field.

<table>
<thead>
<tr>
<th>Bits 31:0 L3A21[31:0]: Layer 3 Address 2 Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>When the L3PEN1 and L3SAM1 bits are set in the L3 and L4 control 1 register (ETH_MACL3L4C1R), this field contains the value to be matched with Bits[95:64] of the IP Source Address field in the IPv6 packets.</td>
</tr>
<tr>
<td>When the L3PEN1 and L3DAM1 bits are set in the L3 and L4 control 1 register (ETH_MACL3L4C1R), this field contains the value to be matched with Bits[95:64] of the IP Destination Address field in the IPv6 packets.</td>
</tr>
<tr>
<td>When the L3PEN1 bit is reset and the L3SAM1 bit is set in the L3 and L4 control 1 register (ETH_MACL3L4C1R), this field contains the value to be matched with the IP Destination Address field in the IPv4 packets.</td>
</tr>
</tbody>
</table>

Layer3 address 3 filter 1 register (ETH_MACL3A31R)

Address offset: 0x94C
Reset value: 0x0000 0000

The Layer 3 Address 3 filter 1 register is reserved for IPv4 packets. For IPv6 packets, it contains Bits[127:96] of 128-bit IP Source Address or Destination Address field.

<table>
<thead>
<tr>
<th>Bits 31:0 L3A31[31:0]: Layer 3 Address 3 Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>When the L3PEN1 and L3SAM1 bits are set in the L3 and L4 control 1 register (ETH_MACL3L4C1R), this field contains the value to be matched with Bits[95:64] of the IP Source Address field in the IPv6 packets.</td>
</tr>
<tr>
<td>When the L3PEN1 and L3DAM1 bits are set in the L3 and L4 control 1 register (ETH_MACL3L4C1R), this field contains the value to be matched with Bits[95:64] of the IP Destination Address field in the IPv6 packets.</td>
</tr>
<tr>
<td>When the L3PEN1 bit is reset in the L3 and L4 control 1 register (ETH_MACL3L4C1R), this field is not used.</td>
</tr>
</tbody>
</table>
**Timestamp control Register (ETH_MACTSCR)**

Address offset: 0x0B00

Reset value: 0x0000 2000

This register controls the operation of the System Time generator and processing of PTP packets for timestamping in the Receiver.

<table>
<thead>
<tr>
<th>Bit 31:29 Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

Bit 28 **AV8021ASMEM**: AV 802.1AS Mode Enable

When this bit is set, the MAC processes only untagged PTP over Ethernet packets for providing PTP status and capturing timestamp snapshots, that is, IEEE 802.1AS operating mode.

When PTP offload feature is enabled, for the purpose of PTP offload, the transport specific field in the PTP header is generated and checked based on the value of this bit.

Bit 27:25 Reserved, must be kept at reset value.

Bit 24 **TXTSSTSM**: Transmit Timestamp Status Mode

When this bit is set, the MAC overwrites the earlier transmit timestamp status even if it is not read by the software. The MAC indicates this by setting the TXTSSMIS bit of the **Tx timestamp status nanoseconds register (ETH_MACTXTSSNR)** register.

When this bit is reset, the MAC ignores the timestamp status of current packet if the timestamp status of previous packet is not read by the software. The MAC indicates this by setting the TXTSSMIS bit of the **Tx timestamp status nanoseconds register (ETH_MACTXTSSNR)**.

Bit 23:19 Reserved, must be kept at reset value.
Bit 18 **TSENMACADDR**: Enable MAC Address for PTP Packet Filtering  
When this bit is set, the DA MAC address (that matches any MAC Address register) is used to filter the PTP packets when PTP is directly sent over Ethernet.  
When this bit is set, received PTP packets with DA containing a special multicast or unicast address that matches the one programmed in MAC address registers are considered for processing as indicated below, when PTP is directly sent over Ethernet.  
For normal timestamping operation, MAC address registers 0 to 31 is considered for unicast destination address matching.  
For PTP offload, only MAC address register 0 is considered for unicast destination address matching.

Bits 17:16 **SNAPTYPESEL[1:0]**: Select PTP packets for Taking Snapshots  
These bits, along with Bits 15 and 14, define the set of PTP packet types for which snapshot needs to be taken. The encoding is given in *Table 540: Timestamp Snapshot Dependency on ETH_MACTSCR bits*.

Bit 15 **TSMSTRENA**: Enable Snapshot for Messages Relevant to Master  
When this bit is set, the snapshot is taken only for the messages that are relevant to the master node. Otherwise, the snapshot is taken for the messages relevant to the slave node.

Bit 14 **TSEVNTENA**: Enable Timestamp Snapshot for Event Messages  
When this bit is set, the timestamp snapshot is taken only for event messages (SYNC, Delay_Req, Pdelay_Req, or Pdelay_Res). When this bit is reset, the snapshot is taken for all messages except Announce, Management, and Signaling. For more information about the timestamp snapshots, see *Table 540: Timestamp Snapshot Dependency on ETH_MACTSCR bits*.

Bit 13 **TSIPV4ENA**: Enable Processing of PTP Packets Sent over IPv4-UDP  
When this bit is set, the MAC receiver processes the PTP packets encapsulated in IPv4-UDP packets. When this bit is reset, the MAC ignores the PTP transported over IPv4-UDP packets. This bit is set by default.

Bit 12 **TSIPV6ENA**: Enable Processing of PTP Packets Sent over IPv6-UDP  
When this bit is set, the MAC receiver processes the PTP packets encapsulated in IPv6-UDP packets. When this bit is clear, the MAC ignores the PTP transported over IPv6-UDP packets.

Bit 11 **TSIPENA**: Enable Processing of PTP over Ethernet Packets  
When this bit is set, the MAC receiver processes the PTP packets encapsulated directly in the Ethernet packets. When this bit is reset, the MAC ignores the PTP over Ethernet packets.

Bit 10 **TSVER2ENA**: Enable PTP Packet Processing for Version 2 Format  
When this bit is set, the IEEE 1588 version 2 format is used to process the PTP packets. When this bit is reset, the IEEE 1588 version 1 format is used to process the PTP packets. The IEEE 1588 formats are described in 'PTP Processing and Control'.

Bit 9 **TSCRTLSRR**: Timestamp Digital or Binary Rollover Control  
When this bit is set, the Timestamp Low register rolls over after 0x3B9A_C9FF value (that is, 1 nanosecond accuracy) and increments the timestamp (High) seconds. When this bit is reset, the rollover value of subsecond register is 0x7FFF_FFFF. The subsecond increment must be programmed correctly depending on the PTP reference clock frequency and the value of this bit.

Bit 8 **TSENALL**: Enable Timestamp for All Packets  
When this bit is set, the timestamp snapshot is enabled for all packets received by the MAC.

Bits 7:6 Reserved, must be kept at reset value.
Subsecond increment register (ETH_MACSSIR)

Address offset: 0x0B04
Reset value: 0x0000 0000

In Coarse Update mode (bit TSCFUPDT in Timestamp control Register (ETH_MACTSCR)), the value in this register is added to the system time every clock cycle of clk_ptp_ref_i. In Fine Update mode, the value in this register is added to the system time whenever the Accumulator gets an overflow.
Bits 31:24  Reserved, must be kept at reset value.

Bits 23:16  **SSINC[7:0]: Subsecond Increment Value**

The value programmed in this field is accumulated every clock cycle (of clk_ptp_i) with the contents of the subsecond register. For example, when the PTP clock is 50 MHz (period is 20 ns), you should program 20 (0x14) when the System Time Nanoseconds register has an accuracy of 1 ns [TSCTRLSSR bit is set in Timestamp control Register *(ETH_MACTSCR)*]. When TSCTRLSSR is cleared, the Nanoseconds register has a resolution of ~0.465 ns. In this case, you should program a value of 43 (0x2B) which is derived by 20 ns/0.465.

Bits 15:0  Reserved, must be kept at reset value.
System time seconds register (ETH_MACSTSR)

Address offset: 0xB08

Reset value: 0x0000 0000

The System Time Seconds register, along with System Time Nanoseconds register, indicates the current value of the system time maintained by the MAC. Though it is updated on a continuous basis, there is some delay from the actual time because of clock domain transfer latencies (from clk_ptp_ref_i to CSR clock).

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

TSS[31:16]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

TSS[15:0]

Bits 31:0 **TSS[31:0]**: Timestamp Second

The value in this field indicates the current value in seconds of the System Time maintained by the MAC.

System time nanoseconds register (ETH_MACSTNR)

Address offset: 0xB0C

Reset value: 0x0000 0000

The System Time Nanoseconds register, along with System Time Seconds register, indicates the current value of the system time maintained by the MAC.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

TSSS[30:16]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

TSSS[15:0]

Bit 31 Reserved, must be kept at reset value.

Bits 30:0 **TSSS[30:0]**: Timestamp subseconds

The value in this field has the subsecond representation of time, with an accuracy of 0.46 ns. When TSCTRLSSR is set in Timestamp control Register (ETH_MACTSCR), each bit represents 1 ns. The maximum value is 0x3B9A_C9FF after which it rolls-over to zero.
System time seconds update register (ETH_MACSTSUR)

Address offset: 0x0B10
Reset value: 0x0000 0000

The System Time Seconds Update register, along with the System Time Nanoseconds update register, initializes or updates the system time maintained by the MAC. You must write both registers before setting the TSINIT or TSUPDT bits in Timestamp control Register (ETH_MACTSCR).

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>TSS[31:0]: Timestamp Seconds</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>The value in this field is the seconds part of the update.</td>
</tr>
<tr>
<td></td>
<td>When ADDSUB is reset, this field must be programmed with the seconds part of the update value.</td>
</tr>
<tr>
<td></td>
<td>When ADDSUB is set, this field must be programmed with the complement of the seconds part of the update value.</td>
</tr>
<tr>
<td></td>
<td>For example, to subtract 2.000000001 seconds from the system time, the TSS field in the ETH_MACSTSUR register must be 0xFFFF_FFFE (that is, 2^32 – 2).</td>
</tr>
</tbody>
</table>

Caution: When the ADDSUB bit is set, TSSS[30:0] field cannot be set to 0 in System time nanoseconds update register (ETH_MACSTNUR). The TSSS bitfield must be programmed to 0x7FFF_FFFF (resulting in –0.46 ns) even if 0 ns must be subtracted.

For example, to subtract 2.000000000 seconds from the system time, the TSS field in the System time seconds update register (ETH_MACSTSUR) must be 0xFFFF_FFFE (that is, 2^32 – 1) and the System time nanoseconds update register (ETH_MACSTNUR) must be 0xFFFF_FFFF (ADDSUB = 1 and TSSS[30:0] field = 0x7FFF_FFFF)

System time nanoseconds update register (ETH_MACSTNUR)

Address offset: 0x0B14
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits 31:0</th>
<th>TSSS[30:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>The value in this field is the seconds part of the update.</td>
</tr>
<tr>
<td></td>
<td>When ADDSUB is reset, this field must be programmed with the seconds part of the update value.</td>
</tr>
<tr>
<td></td>
<td>When ADDSUB is set, this field must be programmed with the complement of the seconds part of the update value.</td>
</tr>
<tr>
<td></td>
<td>For example, to subtract 2.000000001 seconds from the system time, the TSSS field in the ETH_MACSTNUR register must be 0xFFFF_FFFE (that is, 2^32 – 2).</td>
</tr>
</tbody>
</table>

Caution: When the ADDSUB bit is set, TSSS[30:0] field cannot be set to 0 in System time nanoseconds update register (ETH_MACSTNUR). The TSSS bitfield must be programmed to 0x7FFF_FFFF (resulting in –0.46 ns) even if 0 ns must be subtracted.

For example, to subtract 2.000000000 seconds from the system time, the TSSS field in the System time nanoseconds update register (ETH_MACSTNUR) must be 0xFFFF_FFFE (that is, 2^32 – 1) and the System time nanoseconds update register (ETH_MACSTNUR) must be 0xFFFF_FFFF (ADDSUB = 1 and TSSS[30:0] field = 0x7FFF_FFFF)
Bit 31  ADDSUB: Add or Subtract Time
When this bit is set, the time value is subtracted with the contents of the update register.
When this bit is reset, the time value is added with the contents of the update register.

Bits 30:0  TSSS[30:0]: Timestamp subseconds
The value in this field is the subseconds part of the update.
- ADDSUB is 1: This field must be programmed with the complement of the subseconds part of the update value as described.
- ADDSUB is 0: This field must be programmed with the subseconds part of the update value, with an accuracy based on the TSCTRLSSR bit of the Timestamp control Register (ETH_MACTSCR).
  - TSCTRLSSR field in the Timestamp control Register (ETH_MACTSCR) is 1:
    - The programmed value must be 10^9 – <subsecond_value>.
    - Each bit represents 1 ns and the programmed value should not exceed 0x3B9A_C9FF.
  - TSCTRLSSR field in the Timestamp control Register (ETH_MACTSCR) is 0:
    - The programmed value must be 2^31 - <subsecond_value>.
    - Each bit represents an accuracy of 0.46 ns.
For example, to subtract 2.000000000 seconds from the system time, then the TSSS field in the ETH_MACSTNUR register must be 0x7FFF_FFFF (that is, 2^31 – 1), when TSCTRLSSR bit in Timestamp control Register (ETH_MACTSCR) is reset and 0x3B9A_C9FF (that is, 10^9 –1), when TSCTRLSSR bit in Timestamp control Register (ETH_MACTSCR) is set.

Caution: When the ADDSUB bit is set, TSSS[30:0] field cannot be set to 0. The TSSS bitfield must be programmed to 0x7FFF_FFFF (resulting in –0.46 ns) even if 0 ns must be subtracted.
For example, to subtract 2.000000000 seconds from the system time, System time nanoseconds update register (ETH_MACSTNUR) must be 0xFFFF_FFFF (ADDSUB = 1 and TSSS[30:0] = 0) and the TSS field in the System time seconds update register (ETH_MACSTSUR) must be 0xFFFF_FFFE (that is, 2^32 – 1).

Timestamp addend register (ETH_MACTSAR)
Address offset: 0x0B18
Reset value: 0x0000 0000
This register value is used only when the system time is configured for Fine Update mode (TSCFUPDT bit in the Timestamp control Register (ETH_MACTSCR)). The content of this register is added to a 32-bit accumulator in every clock cycle of clk_ptp_ref_i and the system time is updated whenever the accumulator overflows.

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw  rw</td>
</tr>
<tr>
<td>15 14 13 12 11 10   9   8   7   6   5   4   3   2   1   0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31:16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:0  TSAR[31:0]: Timestamp Addend Register
This field indicates the 32-bit time value to be added to the Accumulator register to achieve time synchronization.
**Timestamp status register (ETH_MACTSSR)**

Address offset: 0xB20

Reset value: 0x0000 0000

All bits except Bits[27:25] gets cleared when the application reads this register.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:30</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>29:25</td>
<td>ATSNS[4:0]: Number of Auxiliary Timestamp Snapshots</td>
</tr>
<tr>
<td></td>
<td>This field indicates the number of Snapshots available in the FIFO. A value equal to the depth of FIFO (4) indicates that the Auxiliary Snapshot FIFO is full. These bits are cleared (to 00000) when the Auxiliary snapshot FIFO clear bit is set.</td>
</tr>
<tr>
<td>24</td>
<td>ATSSTM: Auxiliary Timestamp Snapshot Trigger Missed</td>
</tr>
<tr>
<td></td>
<td>This bit is set when the Auxiliary timestamp snapshot FIFO is full and external trigger was set. This indicates that the latest snapshot is not stored in the FIFO.</td>
</tr>
<tr>
<td>23:20</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>19:16</td>
<td>ATSSTN[3:0]: Auxiliary Timestamp Snapshot Trigger Identifier</td>
</tr>
<tr>
<td></td>
<td>These bits identify the Auxiliary trigger inputs for which the timestamp available in the Auxiliary Snapshot Register is applicable. When more than one bit is set at the same time, it means that corresponding auxiliary triggers were sampled at the same clock. These bits are applicable only if the number of Auxiliary snapshots is more than one. One bit is assigned for each trigger as shown in the following list:</td>
</tr>
<tr>
<td></td>
<td>Bit 16: Auxiliary trigger 0</td>
</tr>
<tr>
<td></td>
<td>Bit 17: Auxiliary trigger 1</td>
</tr>
<tr>
<td></td>
<td>Bit 18: Auxiliary trigger 2</td>
</tr>
<tr>
<td></td>
<td>Bit 19: Auxiliary trigger 3</td>
</tr>
<tr>
<td></td>
<td>The software can read this register to find the triggers that are set when the timestamp is taken.</td>
</tr>
<tr>
<td>15</td>
<td>TXTSSIS: Tx Timestamp Status Interrupt Status</td>
</tr>
<tr>
<td></td>
<td>When drop transmit status is enabled in MTL, this bit is set when the captured transmit timestamp is updated in the <strong>Tx timestamp status nanoseconds register (ETH_MACTXTSSNR)</strong> and <strong>Tx timestamp status seconds register (ETH_MACTXTSSSR)</strong>.</td>
</tr>
<tr>
<td></td>
<td>When PTP offload feature is enabled, this bit is set when the captured transmit timestamp is updated in the <strong>Tx timestamp status nanoseconds register (ETH_MACTXTSSNR)</strong> and <strong>Tx timestamp status seconds register (ETH_MACTXTSSSR)</strong>, for PTO generated Delay Request and Pdelay request packets.</td>
</tr>
<tr>
<td></td>
<td>This bit is cleared when the <strong>Tx timestamp status seconds register (ETH_MACTXTSSSR)</strong> is read (or written to 1 when RCWE bit in <strong>CSR software control register (ETH_MACCSRSWCR)</strong> is set).</td>
</tr>
<tr>
<td>14:4</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
Bit 3 **TSTRGTER0**: Timestamp Target Time Error
This bit is set when the latest target time programmed in the ETH_MACPPSTTSR and ETH_MACPPSTTSNR elapses (see **PPS target time seconds register (ETH_MACPPSTTSR)** and **PPS target time nanoseconds register (ETH_MACPPSTTSNR)**). This bit is cleared when the application reads this bit (or writes it to 1 when RCWE bit in **CSR software control register (ETH_MACCSRSWCR)** is set).

Bit 2 **AUXTSTRIG**: Auxiliary Timestamp Trigger Snapshot
This bit is set high when the auxiliary snapshot is written to the FIFO. This bit is cleared when the application reads this bit (or writes it to 1 when RCWE bit in **CSR software control register (ETH_MACCSRSWCR)** is set).

Bit 1 **TSTARGT0**: Timestamp Target Time Reached
When set, this bit indicates that the value of system time is greater than or equal to the value specified in the ETH_MACPPSTTSR and ETH_MACPPSTTSNR registers (see **PPS target time seconds register (ETH_MACPPSTTSR)** and **PPS target time nanoseconds register (ETH_MACPPSTTSNR)**). This bit is cleared when the application reads this bit (or writes of 1 when RCWE bit in **CSR software control register (ETH_MACCSRSWCR)** is set).

Bit 0 **TSSOVF**: Timestamp Seconds Overflow
When this bit is set, it indicates that the seconds value of the timestamp (when supporting version 2 format) has overflowed beyond 32'hFFFF_FFFF. This bit is cleared when the application reads this bit (or writes it to 1 when RCWE bit in **CSR software control register (ETH_MACCSRSWCR)** is set).

**Tx timestamp status nanoseconds register (ETH_MACTXTSSNR)**

Address offset: 0x0B30
Reset value: 0x0000 0000
This register contains the nanosecond part of timestamp captured for Transmit packets when Tx status is disabled.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **TXTSSMIS**: Transmit Timestamp Status Missed
When this bit is set, it indicates one of the following:
- The timestamp of the current packet is ignored if TXTSSTSM bit of the **Timestamp control Register (ETH_MACTSCR)** is reset
- The timestamp of the previous packet is overwritten with timestamp of the current packet if TXTSSTSM bit of the **Timestamp control Register (ETH_MACTSCR)** is set.

Bits 30:0 **TXTSSL0[30:0]**: Transmit Timestamp Status Low
This field contains the 31 bits of the Nanoseconds field of the Transmit packet’s captured timestamp.
**Tx timestamp status seconds register (ETH_MACTXTSSSR)**

Address offset: 0x0B34  
Reset value: 0x0000 0000

The register contains the higher 32 bits of the timestamp (in seconds) captured when a PTP packet is transmitted.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **TXTSSH[31:0]**: Transmit Timestamp Status High  
This field contains the lower 32 bits of the Seconds field of Transmit packet's captured timestamp.

**Auxiliary control register (ETH_MACACR)**

Address offset: 0x0B40  
Reset value: 0x0000 0000

The Auxiliary Timestamp Control register controls the Auxiliary Timestamp snapshot.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

- **Bit 7 ATSEN3**: Auxiliary Snapshot 3 Enable  
  - This bit controls the capturing of Auxiliary Snapshot Trigger 3. When this bit is set, the auxiliary snapshot of the event on eth_ptp_trg3 input is enabled. When this bit is reset, the events on this input are ignored.

- **Bit 6 ATSEN2**: Auxiliary Snapshot 2 Enable  
  - This bit controls the capturing of Auxiliary Snapshot Trigger 2. When this bit is set, the auxiliary snapshot of the event on eth_ptp_trg2 input is enabled. When this bit is reset, the events on this input are ignored.

- **Bit 5 ATSEN1**: Auxiliary Snapshot 1 Enable  
  - This bit controls the capturing of Auxiliary Snapshot Trigger 1. When this bit is set, the auxiliary snapshot of the event on eth_ptp_trg1 input is enabled. When this bit is reset, the events on this input are ignored.
Auxiliary timestamp nanoseconds register (ETH_MACATSNR)

Address offset: 0xB48
Reset value: 0x0000 0000

The Auxiliary timestamp nanoseconds register (ETH_MACATSNR), along with Auxiliary timestamp seconds register (ETH_MACATSSR), gives the 64-bit timestamp stored as auxiliary snapshot. These two registers form the read port of a 64-bit wide FIFO with a depth of 4 words.

You can store multiple snapshots in this FIFO. Bits[29:25] in Timestamp status register (ETH_MACTSSR) indicate the fill-level of the FIFO. The top of the FIFO is removed only when Auxiliary timestamp seconds register (ETH_MACATSSR) is read.

Bit 31 Reserved, must be kept at reset value.

Bits 30:0 AUXTSLO[30:0]: Auxiliary Timestamp
Contains the lower 31 bits (nanoseconds field) of the auxiliary timestamp.

Auxiliary timestamp seconds register (ETH_MACATSSR)

Address offset: 0xB4C
Reset value: 0x0000 0000

The Auxiliary Timestamp Seconds register contains the lower 32 bits of the Seconds field of the auxiliary timestamp register.

Bit 4 ATSEN0: Auxiliary Snapshot 0 Enable
This bit controls the capturing of Auxiliary Snapshot Trigger 0. When this bit is set, the auxiliary snapshot of the event on eth_plp_trg0 input is enabled. When this bit is reset, the events on this input are ignored.

Bits 3:1 Reserved, must be kept at reset value.

Bit 0 ATSFC: Auxiliary Snapshot FIFO Clear
When set, this bit resets the pointers of the Auxiliary Snapshot FIFO. This bit is cleared when the pointers are reset and the FIFO is empty. When this bit is high, the auxiliary snapshots are stored in the FIFO.
Bits 31:0 **AUXTSHI[31:0]**: Auxiliary Timestamp
Contains the lower 32 bits of the Seconds field of the auxiliary timestamp.

**Timestamp Ingress asymmetric correction register (ETH_MACTSIACR)**
Address offset: 0x0B50
Reset value: 0x0000 0000
The MAC Timestamp Ingress Asymmetry Correction register contains the Ingress Asymmetry Correction value to be used while updating correction field in PDelay_Resp PTP messages.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 **OSTIAC[31:0]**: One-Step Timestamp Ingress Asymmetry Correction
This field contains the ingress path asymmetry value to be added to correctionField of Pdelay_Resp PTP packet. The programmed value should be in units of nanoseconds and multiplied by 2^16. For example, 2.5 ns is represented as 0x00028000.
The value can also be negative, which is represented in 2's complement form with bit 31 representing the sign bit.

**Timestamp Egress asymmetric correction register (ETH_MACTSEACR)**
Address offset: 0x0B54
Reset value: 0x0000 0000
The MAC Timestamp Egress Asymmetry Correction register contains the Egress Asymmetry Correction value to be used while updating the correction field in PDelay_Req PTP messages.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 **OSTEAC[31:0]**: One-Step Timestamp Egress Asymmetry Correction
This field contains the egress path asymmetry value to be subtracted from correctionField of Pdelay_Resp PTP packet. The programmed value must be the negated value in units of nanoseconds multiplied by 2^16.
For example, if the required correction is +2.5 ns, the programmed value must be 0xFFFFD_8000, which is the 2's complement of 0x0002_8000(2.5 * 2^16). Similarly, if the required correction is -3.3 ns, the programmed value is 0x0003_4CCC (3.3 * 2^16).
**Ethernet (ETH): media access control (MAC) with DMA controller**

**Timestamp Ingress correction nanosecond register (ETH_MACTSICNR)**

Address offset: 0x0B58  
Reset value: 0x0000 0000  
This register contains the correction value in nanoseconds to be used with the captured timestamp value in the ingress path.

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>TSIC[31:16]</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

Bits 31:0 **TSIC[31:0]: Timestamp Ingress Correction**  
This field contains the ingress path correction value as defined by the Ingress Correction expression.

**Timestamp Egress correction nanosecond register (ETH_MACTSECNR)**

Address offset: 0x0B5C  
Reset value: 0x0000 0000  
This register contains the correction value in nanoseconds to be used with the captured timestamp value in the egress path.

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>TSEC[31:16]</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

Bits 31:0 **TSEC[31:0]: Timestamp Egress Correction**  
This field contains the nanoseconds part of the egress path correction value as defined by the Egress Correction expression.

**PPS control register (ETH_MACPPSCR)**

Address offset: 0x0B70  
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
```
Bits 31:7 Reserved, must be kept at reset value.

Bits 6:5 **TRGTMODSEL0[1:0]**: Target Time Register Mode for PPS Output
This field indicates the Target Time registers (PPS target time seconds register (ETH_MACPPSTTSR) and PPS target time nanoseconds register (ETH_MACPPSTTNR)) mode for PPS output signal:
- 00: Target Time registers are programmed only for generating the interrupt event.
- 01: Reserved, must not be used
- 10: Target Time registers are programmed for generating the interrupt event and starting or stopping the PPS output signal generation.
- 11: Target Time registers are programmed only for starting or stopping the PPS output signal generation. No interrupt is asserted.

Bit 4 **PPSEN0**: Flexible PPS Output Mode Enable
When this bit is set, PPSCTRL[3:0] function as PPSCMD[3:0]. When this bit is reset, PPSCTRL[3:0] function as PPSCTRL (Fixed PPS mode).

Bits 3:0 **PPSCTRL[3:0]**: PPS Output Frequency Control
This field controls the frequency of the PPS output (eth_ptp_pps_out) signal. The default value of PPSCTRL is 0000, and the PPS output is 1 pulse (of width clk_ptp_i) every second. For other values of PPSCTRL, the PPS output becomes a generated clock of following frequencies:
- 0001: The binary rollover is 2 Hz, and the digital rollover is 1 Hz.
- 0010: The binary rollover is 4 Hz, and the digital rollover is 2 Hz.
- 0011: The binary rollover is 8 Hz, and the digital rollover is 4 Hz.
- 0100: The binary rollover is 16 Hz, and the digital rollover is 8 Hz.
- ...
- 1111: The binary rollover is 32.768 KHz and the digital rollover is 16.384 KHz.

**Note:** In the binary rollover mode, the PPS output (eth_ptp_pps_out) has a duty cycle of 50 percent with these frequencies. In the digital rollover mode, the PPS output frequency is an average number. The actual clock is of different frequency that gets synchronized every second. For example:
- When PPSCTRL = 0001, the PPS (1 Hz) has a low period of 537 ms and a high period of 463 ms
- When PPSCTRL = 0010, the PPS (2 Hz) is a sequence of One clock of 50 percent duty cycle and 537 ms period
Distinct clock of 463 ms period (268 ms low and 195 ms high)
- When PPSCTRL = 0011, the PPS (4 Hz) is a sequence of Three clocks of 50 percent duty cycle and 268 ms period
Fourth clock of 195 ms period (134 ms low and 61 ms high)

This behavior is because of the non-linear toggling of bits in the digital rollover mode in the ETH_MACSTNR register.
**PPS control register [alternate] (ETH_MACPPSCR)**

Address offset: 0x0B70  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:7  Reserved, must be kept at reset value.

Bits 6:5  **TRGTMODSEL0[1:0]**: Target Time Register Mode for PPS Output

This field indicates the Target Time registers **(PPS target time seconds register (ETH_MACPPSTTSR) and PPS target time nanoseconds register (ETH_MACPPSTTNR))** mode for PPS output signal:

- 00: Target Time registers are programmed only for generating the interrupt event.
- 01: Reserved, must not be used
- 10: Target Time registers are programmed for generating the interrupt event and starting or stopping the PPS output signal generation.
- 11: Target Time registers are programmed only for starting or stopping the PPS output signal generation. No interrupt is asserted.

Bit 4  **PPSEN0**: Flexible PPS Output Mode Enable

When this bit is set, Bits[3:0] function as PPSCMD[3:0]. When this bit is reset, Bits[3:0] function as PPSCTRL(Fixed PPS mode).
Bits 3:0 **PPSCMD[3:0]**: Flexible PPS Output (eth_ptp_pps_out) Control

Programming these bits with a non-zero value instructs the MAC to initiate an event. When the command is transferred or synchronized to the PTP clock domain, these bits get cleared automatically. The software should ensure that these bits are programmed only when they are 'all zero'. The following list describes the values of PPSCMD0:

0000: No Command
0001: START Single Pulse.
0010: START Pulse Train.
0011: Cancel START.
0100: STOP Pulse Train at time.
0101: STOP Pulse Train immediately.
0110: Cancel STOP Pulse train.
0111 to 1111: Reserved, must not be used

**PPS target time seconds register (ETH_MACPPSTTSR)**

Address offset: 0xB80
Reset value: 0x0000 0000

The PPS output Target Time Seconds register, along with **PPS target time nanoseconds register (ETH_MACPPSTTNR)**, is used to schedule an interrupt event (Bit TSSOVF of **Timestamp status register (ETH_MACTSSR)**) when the system time exceeds the value programmed in these registers.

<table>
<thead>
<tr>
<th>TSTRH0[31:16]</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>TSTRH0[15:0]</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
<th>rw</th>
</tr>
</thead>
</table>
Bits 31:0  **TSTRH0[31:0]**: PPS Target Time Seconds Register  
This field stores the time in seconds. When the timestamp value matches or exceeds both Target Timestamp registers, the MAC starts or stops the PPS signal output and generates an interrupt (if enabled) based on Target Time mode selected for the corresponding PPS output in the **PPS control register (ETH_MACPPSCR)**.

### PPS target time nanoseconds register (ETH_MACPPSTTNR)

Address offset: 0x0B84  
Reset value: 0x0000 0000  
The PPS Target Time Nanoseconds register is present only when more than one Flexible PPS output is selected.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>TSTRH0[31:0]: PPS Target Time Seconds Register</td>
<td>0x0B84</td>
</tr>
</tbody>
</table>

### PPS interval register (ETH_MACPPPSIR)

Address offset: 0x0B88  
Reset value: 0x0000 0000  
The PPS Interval register contains the number of units of subsecond increment value between the rising edges of PPS output.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>TSTRH0[31:0]: PPS Target Time Seconds Register</td>
</tr>
</tbody>
</table>
RM0433 Ethernet (ETH): media access control (MAC) with DMA controller

PPS INT0[31:16]

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

PPS INT0[15:0]

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **PPS INT0[31:0]**: PPS Output Signal Interval

These bits store the interval between the rising edges of PPS signal output. The interval is stored in terms of number of units of subsecond increment value.

You need to program one value less than the required interval. For example, if the PTP reference clock is 50 MHz (period of 20 ns), and desired interval between the rising edges of PPS signal output is 100 ns (that is, 5 units of subsecond increment value), you should program value 4 (5-1) in this register.

**PPS Width register (ETH_MACPPSWR)**

Address offset: 0x0B8C

Reset value: 0x0000 0000

The PPS Width register contains the number of units of subsecond increment value between the rising and corresponding falling edges of PPS output.

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

**PPSWIDTH0[31:16]**

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

**PPSWIDTH0[15:0]**

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **PPSWIDTH0[31:0]**: PPS Output Signal Width

These bits store the width between the rising edge and corresponding falling edge of PPS signal output. The width is stored in terms of number of units of subsecond increment value.

You need to program one value less than the required interval. For example, if PTP reference clock is 50 MHz (period of 20 ns), and width between the rising and corresponding falling edges of PPS signal output is 80 ns (that is, four units of subsecond increment value), you should program value 3 (4-1) in this register.

Note: The value programmed in this register must be lesser than the value programmed in PPS interval register (ETH_MACPPSIR).
PTP Offload control register (ETH_MACPOCR)

Address offset: 0x0BC0
Reset value: 0x0000 0000

This register controls the PTP Offload Engine operation.

| Bit 31:16 | Reserved, must be kept at reset value. |
| Bit 15:8  | DN[7:0]: Domain Number |
|           | This field indicates the domain Number in which the PTP node is operating. |
| Bit 7     | Reserved, must be kept at reset value. |
| Bit 6     | DRRDIS: Disable PTO Delay Request/Response response generation |
|           | When this bit is set, the Delay Request and Delay response are not generated for received |
|           | SYNC and Delay request packet respectively, as required by the programmed mode. |
| Bit 5     | APDREQTRIG: Automatic PTP Pdelay_Req message Trigger |
|           | When this bit is set, one PTP Pdelay_Req message is transmitted. This bit is automatically |
|           | cleared after the PTP Pdelay_Req message is transmitted. The application should set the |
|           | APDREQEN bit for this operation. |
| Bit 4     | ASYNCTRIG: Automatic PTP SYNC message Trigger |
|           | When this bit is set, one PTP SYNC message is transmitted. This bit is automatically cleared |
|           | after the PTP SYNC message is transmitted. The application should set the ASYNCEN bit for |
|           | this operation. |
| Bit 3     | Reserved, must be kept at reset value. |
| Bit 2     | APDREQEN: Automatic PTP Pdelay_Req message Enable |
|           | When this bit is set, PTP Pdelay_Req message is generated periodically based on interval |
|           | programmed or trigger from application, when the MAC is programmed to be in Peer-to-Peer |
|           | Transparent mode. |
| Bit 1     | ASYNCEEN: Automatic PTP SYNC message Enable |
|           | When this bit is set, PTP SYNC message is generated periodically based on interval |
|           | programmed or trigger from application, when the MAC is programmed to be in Clock Master |
|           | mode. |
| Bit 0     | PTOEN: PTP Offload Enable |
|           | When this bit is set, the PTP Offload feature is enabled. |

PTP Source Port Identity 0 Register (ETH_MACSPI0R)

Address offset: 0x0BC4
Reset value: 0x0000 0000

This register contains Bits[31:0] of the 80-bit Source Port Identity of the PTP node.
**RM0433 Ethernet (ETH): media access control (MAC) with DMA controller**

<table>
<thead>
<tr>
<th>Bits 31:0 SPI0[31:0]: Source Port Identity 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field indicates bits [31:0] of sourcePortIdentity of PTP node.</td>
</tr>
</tbody>
</table>

**PTP Source port identity 1 register (ETH_MACSPI1R)**

Address offset: 0x0BC8

Reset value: 0x0000 0000

This register contains Bits[63:32] of the 80-bit Source Port Identity of the PTP node.

<table>
<thead>
<tr>
<th>Bits 31:0 SPI1[31:0]: Source Port Identity 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field indicates bits [63:32] of sourcePortIdentity of PTP node.</td>
</tr>
</tbody>
</table>

**PTP Source port identity 2 register (ETH_MACSPI2R)**

Address offset: 0x0BCC

Reset value: 0x0000 0000

This register contains Bits[79:64] of the 80-bit Source Port Identity of the PTP node.

**Bits 31:16 Reserved, must be kept at reset value.**

**Bits 15:0 SPI2[15:0]: Source Port Identity 2**

This field indicates bits [79:64] of sourcePortIdentity of PTP node.
Log message interval register (ETH_MACLMIR)

Address offset: 0x0BD0
Reset value: 0x0000 0000

This register contains the periodic intervals for automatic PTP packet generation.

<table>
<thead>
<tr>
<th>Bit 31:24</th>
<th>LMPDRI[7:0]</th>
<th>Log Min Pdelay_Req Interval</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field indicates logMinPdelayReqInterval of PTP node. This is used to schedule the periodic Pdelay request packet transmission. Allowed values are -15 to 15. Negative value must be represented in 2's-complement form. For example, if the required value is -1, the value programmed must be 0xFF.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 23:11</th>
<th>DRSYNCR[2:0]</th>
<th>Delay_Req to SYNC Ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 10:8</td>
<td>DRSYNCR[2:0]</td>
<td>Delay_Req to SYNC Ratio</td>
</tr>
<tr>
<td>In Slave mode, it is used for controlling frequency of Delay_Req messages transmitted.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0: DelayReq generated for every received SYNC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1: DelayReq generated every alternate reception of SYNC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2: for every 4 SYNC messages</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3: for every 8 SYNC messages</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4: for every 16 SYNC messages</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5: for every 32 SYNC messages</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Others: Reserved, must not be used</td>
<td></td>
<td></td>
</tr>
<tr>
<td>The master sends this information (logMinDelayReqInterval) in the DelayResp PTP messages to the slave. The reception processes this value from the received DelayResp messages and updates this field accordingly. In the Slave mode, the host must not write/update this register unless it has to override the received value. In Master mode, the sum of this field and logSyncInterval (LSI) field is provided in the logMinDelayReqInterval field of the generated multicast Delay_Resp PTP message.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 7:0</th>
<th>LSI[7:0]</th>
<th>Log Sync Interval</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field indicates the periodicity of the automatically generated SYNC message when the PTP node is Master. Allowed values are -15 to 15. Negative value must be represented in 2's-complement form. For example, if the required value is -1, the value programmed must be 0xFF.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
# Ethernet MAC register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000</td>
<td>ETH_MACCR</td>
<td>0x0004</td>
<td>ETH_MACECR</td>
<td>0x0008</td>
<td>ETH_MACPFR</td>
<td>0x000C</td>
<td>ETH_MACWTR</td>
<td>0x0010</td>
<td>ETH_MACT0R</td>
<td>0x0014</td>
<td>ETH_MACT1R</td>
<td>0x0018 - 0x004C</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>ETH_MACVTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Table 587. Ethernet MAC register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000</td>
<td>ETH_MACCR</td>
<td>0x0004</td>
<td>ETH_MACECR</td>
<td>0x0008</td>
<td>ETH_MACPFR</td>
<td>0x000C</td>
<td>ETH_MACWTR</td>
<td>0x0010</td>
<td>ETH_MACT0R</td>
<td>0x0014</td>
<td>ETH_MACT1R</td>
<td>0x0018 - 0x004C</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>ETH_MACVTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000</td>
<td>ETH_MACCR</td>
<td>0x0004</td>
<td>ETH_MACECR</td>
<td>0x0008</td>
<td>ETH_MACPFR</td>
<td>0x000C</td>
<td>ETH_MACWTR</td>
<td>0x0010</td>
<td>ETH_MACT0R</td>
<td>0x0014</td>
<td>ETH_MACT1R</td>
<td>0x0018 - 0x004C</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>ETH_MACVTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Register Name Descriptions

- **ETH_MACCR**: Ethernet MAC control register
- **ETH_MACECR**: Ethernet MAC extended control register
- **ETH_MACPFR**: Ethernet MAC port framing register
- **ETH_MACWTR**: Ethernet MAC write register
- **ETH_MACT0R**: Ethernet MAC control register 0
- **ETH_MACT1R**: Ethernet MAC control register 1
- **ETH_MACVTR**: Ethernet MAC virtual function register
- **ETH_MACVHTR**: Ethernet MAC virtual function header register
- **ETH_MACVIR**: Ethernet MAC virtual function interval register

### Offset Definitions

- **Offset**: The hexadecimal offset value for each register
- **Register name**: The name of the register
- **Reset value**: The hexadecimal reset value for each register

### Example Register Values

- **ETH_MACCR**: 0x00000000
- **ETH_MACECR**: 0x00000000
- **ETH_MACPFR**: 0x00000000
- **ETH_MACWTR**: 0x00000000
- **ETH_MACT0R**: 0x00000000
- **ETH_MACT1R**: 0x00000000
- **ETH_MACVTR**: 0x00000000
- **ETH_MACVHTR**: 0x00000000
- **ETH_MACVIR**: 0x00000000
Table 587. Ethernet MAC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0064</td>
<td>ETH_MACIVIR</td>
<td></td>
<td>0x0070</td>
<td>ETH_MACQTXFCR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x0068 -</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x006C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x0074 -</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x008C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x0090</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x0094 -</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0x00AC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B0</td>
<td>ETH_MACISR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B4</td>
<td>ETH_MACIER</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00B8</td>
<td>ETH_MACRXTXSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00BC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C0</td>
<td>ETH_MACPCSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C4</td>
<td>ETH_MACRWKPFR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x00C8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 587. Ethernet MAC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register description</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00D0</td>
<td>ETH_MACLCSR</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x00D4</td>
<td>ETH_MACLTCR</td>
<td>LST[9:0], TWT[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x00D8</td>
<td>ETH_MACLETR</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x00DC</td>
<td>ETH_MAC1USTCR</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x00E0-0x010C</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0110</td>
<td>ETH_MACVR</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 1 1 0 0 0 1 0 1 0 0 0 1 0</td>
</tr>
<tr>
<td>0x0114</td>
<td>ETH_MACDR</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0118</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x011C</td>
<td>ETH_MACHWF0R</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 0 0 0 1 0 1 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1</td>
</tr>
<tr>
<td>0x0120</td>
<td>ETH_MACHWF1R</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 1 0 0 0 1 0 0 0 0 0 0 0 1 1 0 1 0 0 0 0 1 0 0 0 1 0 0</td>
</tr>
</tbody>
</table>
### Table 587. Ethernet MAC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0124</td>
<td>ETH_MACHWF2R</td>
<td>1 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0128</td>
<td>ETH_MACHWF3R</td>
<td></td>
</tr>
<tr>
<td>0x012C-0x01FC</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x0200</td>
<td>ETH_MACMDIOAR</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0204</td>
<td>ETH_MACMDIODR</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0208-0x020C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x0210</td>
<td>ETH_MACPAR</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0214-0x022C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x0230</td>
<td>ETH_MACCSRSW</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0234-0x02FC</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x0300</td>
<td>ETH_MACA0HR</td>
<td>1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1</td>
</tr>
<tr>
<td>0x0304</td>
<td>ETH_MACA0LR</td>
<td>1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1</td>
</tr>
<tr>
<td>Offset</td>
<td>Register name</td>
<td>Reset value</td>
</tr>
<tr>
<td>---------</td>
<td>--------------------</td>
<td>-------------------------------</td>
</tr>
<tr>
<td>0x0308</td>
<td>ETH_MACA1HR</td>
<td>00000000 1111111111111111</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x03C</td>
<td>ETH_MACA1LR</td>
<td>11111111111111111111111111</td>
</tr>
<tr>
<td>0x0310</td>
<td>ETH_MACA2HR</td>
<td>00000000 1111111111111111</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0314</td>
<td>ETH_MACA2LR</td>
<td>11111111111111111111111111</td>
</tr>
<tr>
<td>0x0318</td>
<td>ETH_MACA3HR</td>
<td>00000000 1111111111111111</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x031C</td>
<td>ETH_MACA3LR</td>
<td>11111111111111111111111111</td>
</tr>
<tr>
<td>0x0320</td>
<td>ETH_MMC_CONTROL</td>
<td></td>
</tr>
<tr>
<td>0x0700</td>
<td>ETH_MMC_RX_INTERRUPT</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0704</td>
<td>ETH_MMC_TX_INTERRUPT</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 587. Ethernet MAC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x070C</td>
<td>ETH_MMC_RX_INTERRUPT_MASK</td>
<td>Res. 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RXLPITRCIM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RXUUCGPM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RXALGNERRPM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RXCRCERPIM</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x0710</td>
<td>ETH_MMC_TX_INTERRUPT_MASK</td>
<td>Res. 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXLPITRCIM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXUPKTIM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXMCOLGPM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXSCOLGPM</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x0714 - 0x0748</td>
<td>Reserved</td>
<td>TXSNGLCOLG[31:0]</td>
</tr>
<tr>
<td>0x074C</td>
<td>ETH_TX_SINGLE_COLLISION_GOOD_PACKETS</td>
<td>Res. 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXSNGLCOLG[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x0750</td>
<td>ETH_TX_MULTI_COLLISION_GOOD_PACKETS</td>
<td>TXMULTCOLG[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x0754 - 0x0764</td>
<td>Reserved</td>
<td>TXPKTG[31:0]</td>
</tr>
<tr>
<td>0x0768</td>
<td>ETH_TX_PACKET_COUNT_GOOD</td>
<td>Res. 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXPKTG[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x077C - 0x0790</td>
<td>Reserved</td>
<td>RXCRCERR[31:0]</td>
</tr>
<tr>
<td>0x0794</td>
<td>ETH_RX_CRC_ERROR_PACKETS</td>
<td>Res. 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RXCRCERR[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x0798</td>
<td>ETH_RX_ALIGNMENT_ERROR_PACKETS</td>
<td>Res. 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RXALGNERR[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x079C - 0x07C0</td>
<td>Reserved</td>
<td>RXUCASTG[31:0]</td>
</tr>
<tr>
<td>0x07C4</td>
<td>ETH_RX_UNICAST_PACKETS_GOOD</td>
<td>Res. 0 0 0 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RXUCASTG[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
</tr>
</tbody>
</table>
### Table 587. Ethernet MAC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x07C8 - 0x07E8</td>
<td>ETH_TX_LPI_USEC_CNTR</td>
<td>TXLPIUSC[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x07EC</td>
<td>ETH_TX_LPI_TRAN_CNTR</td>
<td>TXLPITRC[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x07F0</td>
<td>ETH_RX_LPI_USEC_CNTR</td>
<td>RXLPIUSC[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x07F4</td>
<td>ETH_RX_LPI_TRAN_CNTR</td>
<td>RXLPITRC[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x07FC - 0x08FC</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x0900</td>
<td>ETH_MACL3L4C0R</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L4DP0[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L4SP0[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L3HDBM[4:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L3DAIM0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L3DAM0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L3SAIM0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L3SAM0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>L3PEN0</td>
<td></td>
</tr>
<tr>
<td>0x0904</td>
<td>ETH_MACL4A0R</td>
<td>L4DP0[15:0]</td>
</tr>
<tr>
<td></td>
<td>L4SP0[15:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x0908 - 0x090C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x0910</td>
<td>ETH_MACL3A00R</td>
<td>L3A00[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x0914</td>
<td>ETH_MACL3A10R</td>
<td>L3A10[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x0918</td>
<td>ETH_MACL3A20R</td>
<td>L3A20[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x091C</td>
<td>ETH_MACL3A30R</td>
<td>L3A30[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x0920 - 0x092C</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>
Table 587. Ethernet MAC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0930</td>
<td>ETH_MACL3L4C1R</td>
<td>L4DP1[15:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>L4SP1[15:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0934</td>
<td>ETH_MACL4A1R</td>
<td>L4DP1[15:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>L4SP1[15:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0938</td>
<td>ETH_MACL3A01R</td>
<td>L3A01[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0940</td>
<td>ETH_MACL3A11R</td>
<td>L3A11[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0944</td>
<td>ETH_MACL3A21R</td>
<td>L3A21[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0948</td>
<td>ETH_MACL3A31R</td>
<td>L3A31[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0950</td>
<td>ETH_MACTSCR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0954</td>
<td>ETH_MACSSIR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0958</td>
<td>ETH_MACSTSR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0960</td>
<td>ETH_MACSTNUR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0964</td>
<td>ETH_MACSTSNR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0968</td>
<td>ETH_MACSTSNUR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0970</td>
<td>ETH_MACSTCSR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0974</td>
<td>ETH_MACSTCSR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0978</td>
<td>ETH_MACSTCSR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x097C</td>
<td>ETH_MACSTCSR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0980</td>
<td>ETH_MACSTCSR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x0984</td>
<td>ETH_MACSTCSR</td>
<td>TSS[31:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
</tbody>
</table>
### Table 587. Ethernet MAC register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Register name</th>
<th>Reset value</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0B18</td>
<td>ETH_MACTSAR</td>
<td>TSAR[31:0]</td>
<td>00000000000000000000000000000000</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>0x0B1C</td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B20</td>
<td>ETH_MACTSSR</td>
<td>ATSN3[4:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ATSTM</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ATSSN[30:24]</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXTSIS</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>TXTSHI[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B24 - 0x0B2C</td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B30</td>
<td>ETH_MACTXTSSNR</td>
<td>TXTSSLO[30:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B34</td>
<td>ETH_MACTXTSSSR</td>
<td>TXTSSH[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B38 - 0x0B3C</td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B40</td>
<td>ETH_MACACR</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B44</td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B48</td>
<td>ETH_MACTSNR</td>
<td>AUXTSLO[30:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B4C</td>
<td>ETH_MACTSRR</td>
<td>AUXTSH[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B50</td>
<td>ETH_MACTSIACR</td>
<td>OSTAIC[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B54</td>
<td>ETH_MACTSEACR</td>
<td>OSTEAC[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B58</td>
<td>ETH_MACTSICN</td>
<td>TSIC[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B5C</td>
<td>ETH_MACTSECN</td>
<td>TSEC[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset</td>
<td>Register name reset value</td>
<td>31</td>
<td>30</td>
<td>29</td>
</tr>
<tr>
<td>-------------</td>
<td>---------------------------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>0x0B60 - 0x0B6C</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B70</td>
<td>ETH_MACPPSCR</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B70</td>
<td>ETH_MACPPSCR (alternate)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B74 - 0x0B7C</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0B80</td>
<td>ETH_MACPPSTTSR</td>
<td>TSTRH0[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0B84</td>
<td>ETH_MACPPSTTNR</td>
<td>TTSLO[30:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0B88</td>
<td>ETH_MACPPSIR</td>
<td>PPSINT0[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0B8C</td>
<td>ETH_MACPPSWR</td>
<td>PPSWIDTH0[31:0]</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0B90 - 0x0BBC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0BC0</td>
<td>ETH_MACPOCR</td>
<td></td>
<td>DDRDIS</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x0BC4</td>
<td>ETH_MACSPI0R</td>
<td></td>
<td>SPI0[31:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
Table 587. Ethernet MAC register map and reset values (continued)

| Offset  | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x0BC8  | ETH_MACSPI1R  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | SPI1[31:0]    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0BC0  | ETH_MACSPI2R  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | SPI2[15:0]    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0BD0  | ETH_MACLMIR   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | LMPDRI[7:0]   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | DRSYNCR[2:0]  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | LSI[7:0]      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Refer to Section 2.3 on page 129 for the register boundary addresses.
59 HDMI-CEC controller (CEC)

59.1 HDMI-CEC introduction

Consumer electronics control (CEC) is part of HDMI (high-definition multimedia interface) standard. It contains a protocol that provides high-level control functions between various audiovisual products. CEC operates at low speeds, with minimum processing and memory overhead.

The HDMI-CEC controller provides hardware support for this protocol.

59.2 HDMI-CEC controller main features

- Complies with HDMI-CEC v1.4 specification
- Independent 32 kHz CEC kernel (refer to section RCC kernel clock distribution)
- Works in Stop mode for ultra-low-power applications
- Configurable signal-free time before start of transmission
  - Automatic by hardware, according to CEC state and transmission history
  - Fixed by software (7 timing options)
- Configurable peripheral address (OAR)
- Supports Listen mode
  - Enables reception of CEC messages sent to destination address different from OAR without interfering with the CEC line
- Configurable Rx-tolerance margin
  - Standard tolerance
  - Extended tolerance
- Receive-error detection
  - Bit rising error (BRE), with optional stop of reception (BRESTP)
  - Short bit period error (SBPE)
  - Long bit period error (LBPE)
- Configurable error-bit generation
  - on BRE detection (BREGEN)
  - on LBPE detection (LBPEGEN)
  - always generated on SBPE detection
- Transmission error detection (TXERR)
- Arbitration lost detection (ARBLST)
  - with automatic transmission retry
- Transmission underrun detection (TXUDR)
- Reception overrun detection (RXOVR)
59.3 HDMI-CEC functional description

59.3.1 HDMI-CEC pin and internal signals

The CEC bus consists of a single bidirectional line that is used to transfer data in and out of the device. It is connected to a +3.3 V supply voltage via a 27 kΩ pull-up resistor. The output stage of the device must have an open-drain or open-collector to allow a wired-AND connection.

The HDMI-CEC controller manages the CEC bidirectional line as an alternate function of a standard GPIO, assuming that it is configured as alternate function open drain. The 27 kΩ pull-up must be added externally to the microcontroller.

To not interfere with the CEC bus when the application power is removed, it is mandatory to isolate the CEC pin from the bus in such conditions. This can be done by using a MOS transistor, as shown on Figure 817.

Table 589 lists the internal signals that are exchanged between the HDMI-CEC and other functional blocks (such as RCC and EXTI).

<table>
<thead>
<tr>
<th>Name</th>
<th>Signal type</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>CEC</td>
<td>Bidirectional</td>
<td>Two states:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– 1 = high impedance</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– 0 = low impedance</td>
</tr>
<tr>
<td></td>
<td></td>
<td>A 27 kΩ resistor must be added externally.</td>
</tr>
</tbody>
</table>

Table 589. HDMI-CEC internal input/output signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Signal type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>cec_wkup</td>
<td>Digital output</td>
<td>HDMI-CEC wake-up signal</td>
</tr>
<tr>
<td>cec_it</td>
<td>Digital output</td>
<td>HDMI-CEC interrupt signal</td>
</tr>
<tr>
<td>cec_pclk</td>
<td>Digital input</td>
<td>APB clock</td>
</tr>
<tr>
<td>cec_ker_ck</td>
<td>Digital input</td>
<td>HDMI-CEC kernel clock</td>
</tr>
</tbody>
</table>
59.3.2 HDMI-CEC block diagram

Figure 817. HDMI-CEC block diagram

59.3.3 Message description

All transactions on the CEC line consist of an initiator and one or more followers. The initiator is responsible for sending the message structure and the data. The follower is the recipient of any data and is responsible for setting any acknowledgment bits.

A message is conveyed in a single frame that consists of a start bit followed by a header block and optionally an opcode and a variable number of operand blocks.

All these blocks are made of a 8-bit payload - most significant bit is transmitted first - followed by an end of message (EOM) bit and an acknowledge (ACK) bit.

The EOM bit is set in the last block of a message and kept reset in all others. In case a message contains additional blocks after an EOM is indicated, those additional blocks must be ignored. The EOM bit may be set in the header block to ‘ping’ other devices, to make sure they are active.

The acknowledge bit is always set to high impedance by the initiator so that it can be driven low either by the follower that has read its own address in the header, or by the follower that needs to reject a broadcast message.

The header consists of the source logical address field, and the destination logical address field. Note that the special address 0xF is used for broadcast messages.

Figure 818. Message structure
59.3.4 Bit timing

The format of the start bit is unique and identifies the start of a message. It must be validated by its low duration and its total duration.

All remaining data bits in the message, after the start bit, have consistent timing. The high-to-low transition at the end of the data bit is the start of the next data bit except for the final bit where the CEC line remains high.

59.4 Arbitration

All devices transmitting - or retransmitting - a message onto the CEC line must ensure that it has been inactive for a number of bit periods. This signal-free time is defined as the time
starting from the final bit of the previous frame and depends on the initiating device and the current status as shown in the figure below.

Figure 821. Signal free time

![Signal free time](image)

Since only one initiator is allowed at any one time, an arbitration mechanism is provided to avoid conflict when more than one initiator begins transmitting at the same time.

CEC line arbitration starts with the leading edge of the start bit and continues until the end of the initiator address bits within the header block. During this period, the initiator must monitor the CEC line, if whilst driving the line to high impedance it reads it back to 0. Assuming then it has lost arbitration, it stops transmitting and becomes a follower.

Figure 822. Arbitration phase

![Arbitration phase](image)

Figure 823 shows an example for a SFT of three nominal bit periods.

Figure 823. SFT of three nominal bit periods

![SFT of three nominal bit periods](image)

A configurable time window is counted before starting the transmission.

In the SFT = 0 configuration, HDMI-CEC performs automatic SFT calculation ensuring compliance with the HDMI-CEC standard:

- 2.5 data bit periods if the CEC is the last bus initiator with unsuccessful transmission
- 4 data bit periods if the CEC is the new bus initiator
- 6 data bit periods if the CEC is the last bus initiator with successful transmission
This is done to guarantee the maximum priority to a failed transmission and the lowest one to the last initiator that completed successfully its transmission.

Otherwise there is the possibility to configure the SFT bits to count a fixed timing value. Possible values are 0.5, 1.5, 2.5, 3.5, 4.5, 5.5, 6.5 data bit periods.

59.4.1 SFT option bit

In case of SFTOPT = 0 configuration, SFT starts being counted when the start-of-transmission command is set by software (TXSOM = 1).

In case of SFTOPT = 1, SFT starts automatically being counted by the HDMI-CEC device when a bus-idle or line error condition is detected. If the SFT timer is completed at the time TXSOM command is set then transmission starts immediately without latency. If the SFT timer is still running instead, the system waits until the timer elapses before transmission can start.

In case of SFTOPT = 1 a bus-event condition starting the SFT timer is detected in the following cases:

- In case of a regular end of transmission/reception, when TXEND/RXEND bits are set at the minimum nominal data bit duration of the last bit in the message (ACK bit).
- In case of a transmission error detection, SFT timer starts when the TXERR transmission error is detected (TXERR = 1).
- In case of a missing acknowledge from the CEC follower, the SFT timer starts when the TXACKE bit is set, that is at the nominal sampling time of the ACK bit.
- In case of a transmission underrun error, the SFT timer starts when the TXUDR bit is set at the end of the ACK bit.
- In case of a receive error detection implying reception abort, the SFT timer starts at the same time the error is detected. If an error bit is generated, then SFT starts being counted at the end of the error bit.
- In case of a wrong start bit or of any uncodified low impedance bus state from idle, the SFT timer is restarted as soon as the bus comes back to hi-impedance idleness.

59.5 Error handling

59.5.1 Bit error

If a data bit - excluding the start bit - is considered invalid, the follower is expected to notify such error by generating a low bit period on the CEC line of 1.4 to 1.6 times the nominal data bit period (3.6 ms nominally).

![Figure 824. Error bit timing](image)
59.5.2 Message error

A message is considered lost and therefore may be retransmitted under the following conditions:
- a message is not acknowledged in a directly addressed message
- a message is negatively acknowledged in a broadcast message
- a low impedance is detected on the CEC line while it is not expected (line error)

Three kinds of error flag can be detected when the CEC interface is receiving a data bit:

59.5.3 Bit rising error (BRE)

BRE (bit rising error) is set when a bit rising edge is detected outside the windows where it is expected (see Figure 825). BRE flag also generates a CEC interrupt if the BREIE = 1.

In the case of a BRE detection, the message reception can be stopped according to the BRESTP bit value and an error bit can be generated if BREGEN bit is set.

When BRE is detected in a broadcast message with BRESTP = 1 an error bit is generated even if BREGEN = 0 to enforce initiator’s retry of the failed transmission. Error bit generation can be disabled by configuring BREGEN = 0, BRDNOGEN = 1.

59.5.4 Short bit period error (SBPE)

SBPE is set when a bit falling edge is detected earlier than expected (see Figure 825). SBPE flag also generates a CEC interrupt if the SBPEIE = 1.

An error bit is always generated on the line in case of a SBPE error detection. An error bit is not generated upon SBPE detection only when Listen mode is set (LSTN = 1) and the following conditions are met:
- A directly addressed message is received containing SBPE
- A broadcast message is received containing SBPE AND BRDNOGEN = 1

59.5.5 Long bit period error (LBPE)

LBPE is set when a bit falling edge is not detected in a valid window (see Figure 825). LBPE flag also generates a CEC interrupt if the LBPEIE = 1.

LBPE always stops the reception, an error bit is generated on the line when LBPEGEN bit is set.

When LBPE is detected in a broadcast message an error bit is generated even if LBPEGEN = 0 to enforce initiator’s retry of the failed transmission. Error bit generation can be disabled by configuring LBPEGEN = 0, BRDNOGEN = 1.

Note: The BREGEN = 1, BRESTP = 0 configuration must be avoided.
Figure 825. Error handling

Table 590. Error handling timing parameters

<table>
<thead>
<tr>
<th>Time</th>
<th>RXTOL</th>
<th>ms</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_s$</td>
<td>x</td>
<td>0</td>
<td>Bit start event.</td>
</tr>
<tr>
<td>$T_1$</td>
<td>1</td>
<td>0.3</td>
<td>The earliest time for a low -&gt; high transition when indicating a logical 1.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0.4</td>
<td></td>
</tr>
<tr>
<td>$T_{n1}$</td>
<td>x</td>
<td>0.6</td>
<td>The nominal time for a low -&gt; high transition when indicating a logical 1.</td>
</tr>
<tr>
<td>$T_2$</td>
<td>0</td>
<td>0.8</td>
<td>The latest time for a low -&gt; high transition when indicating a logical 1.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>0.9</td>
<td></td>
</tr>
<tr>
<td>$T_{ns}$</td>
<td>x</td>
<td>1.05</td>
<td>Nominal sampling time.</td>
</tr>
<tr>
<td>$T_3$</td>
<td>1</td>
<td>1.2</td>
<td>The earliest time a device is permitted return to a high impedance state (logical 0).</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1.3</td>
<td></td>
</tr>
<tr>
<td>$T_{n0}$</td>
<td>x</td>
<td>1.5</td>
<td>The nominal time a device is permitted return to a high impedance state (logical 0).</td>
</tr>
<tr>
<td>$T_4$</td>
<td>0</td>
<td>1.7</td>
<td>The latest time a device is permitted return to a high impedance state (logical 0).</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>1.8</td>
<td></td>
</tr>
<tr>
<td>$T_5$</td>
<td>1</td>
<td>1.85</td>
<td>The earliest time for the start of a following bit.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>2.05</td>
<td></td>
</tr>
<tr>
<td>$T_{nf}$</td>
<td>x</td>
<td>2.4</td>
<td>The nominal data bit period.</td>
</tr>
<tr>
<td>$T_6$</td>
<td>0</td>
<td>2.75</td>
<td>The latest time for the start of a following bit.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>2.95</td>
<td></td>
</tr>
</tbody>
</table>
59.5.6 Transmission error detection (TXERR)

The CEC initiator sets the TXERR flag if detecting low impedance on the CEC line when it is transmitting high impedance and is not expecting a follower asserted bit. TXERR flag also generates a CEC interrupt if the TXERRIE = 1.

TXERR assertion stops the message transmission. Application is in charge to retry the failed transmission up to five times.

TXERR checks are performed differently depending on the different states of the CEC line and on the RX tolerance configuration.

![Figure 826. TXERR detection](MS31012V1)

<table>
<thead>
<tr>
<th>Time</th>
<th>RXTOL</th>
<th>ms</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>T_s</td>
<td>x</td>
<td>0</td>
<td>Bit start event.</td>
</tr>
<tr>
<td>T_1</td>
<td>1</td>
<td>0.3</td>
<td>The earliest time for a low - high transition when indicating a logical 1.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0.4</td>
<td></td>
</tr>
<tr>
<td>T_nf</td>
<td>x</td>
<td>0.6</td>
<td>The nominal time for a low - high transition when indicating a logical 1.</td>
</tr>
<tr>
<td>T_2</td>
<td>0</td>
<td>0.8</td>
<td>The latest time for a low - high transition when indicating a logical 1.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>0.9</td>
<td></td>
</tr>
<tr>
<td>T_ns</td>
<td>x</td>
<td>1.05</td>
<td>Nominal sampling time.</td>
</tr>
<tr>
<td>T_3</td>
<td>1</td>
<td>1.2</td>
<td>The earliest time a device is permitted return to a high impedance state (logical 0).</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1.3</td>
<td></td>
</tr>
</tbody>
</table>
59.6 HDMI-CEC interrupts

An interrupt can be produced:

- during reception if a receive block transfer is finished or if a receive error occurs.
- during transmission if a transmit block transfer is finished or if a transmit error occurs.

### Table 592. HDMI-CEC interrupts

<table>
<thead>
<tr>
<th>Interrupt event</th>
<th>Event flag</th>
<th>Enable control bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rx-byte received</td>
<td>RXBR</td>
<td>RXBRIE</td>
</tr>
<tr>
<td>End of reception</td>
<td>RXEND</td>
<td>RXENDIE</td>
</tr>
<tr>
<td>Rx-overrun</td>
<td>RXOVR</td>
<td>RXOVRIE</td>
</tr>
<tr>
<td>Rxbit rising error</td>
<td>BRE</td>
<td>BREIE</td>
</tr>
<tr>
<td>Rx-short bit period error</td>
<td>SBPE</td>
<td>SBPEIE</td>
</tr>
<tr>
<td>Rx-long bit period error</td>
<td>LBPE</td>
<td>LBPEIE</td>
</tr>
<tr>
<td>Rx-missing acknowledge error</td>
<td>RXACKE</td>
<td>RXACKEIE</td>
</tr>
<tr>
<td>Arbitration lost</td>
<td>ARBLST</td>
<td>ARBLSTIE</td>
</tr>
<tr>
<td>Tx-byte request</td>
<td>TXBR</td>
<td>TXBRIE</td>
</tr>
<tr>
<td>End of transmission</td>
<td>TXEND</td>
<td>TXENDIE</td>
</tr>
<tr>
<td>Tx-buffer underrun</td>
<td>TXUDR</td>
<td>TXUDRIE</td>
</tr>
<tr>
<td>Tx-error</td>
<td>TXERR</td>
<td>TXERRIE</td>
</tr>
<tr>
<td>Tx-missing acknowledge error</td>
<td>TXACKE</td>
<td>TXACKEIE</td>
</tr>
</tbody>
</table>
59.7 HDMI-CEC registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions. The registers have to be accessed by words (32 bits).

59.7.1 CEC control register (CEC_CR)

Address offset: 0x00
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rs</td>
<td>rs</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 TXEOM: Tx end of message

The TXEOM bit is set by software to command transmission of the last byte of a CEC message. TXEOM is cleared by hardware at the same time and under the same conditions as for TXSOM.

0: TXDR data byte is transmitted with EOM = 0.
1: TXDR data byte is transmitted with EOM = 1.

Note: TXEOM must be set when CECEN = 1.
TXEOM must be set before writing transmission data to TXDR.

If TXEOM is set when TXSOM = 0, transmitted message consists of 1 byte (HEADER) only (PING message).

Bit 1 TXSOM: Tx start of message

TXSOM is set by software to command transmission of the first byte of a CEC message. If the CEC message consists of only one byte, TXEOM must be set before of TXSOM.
Start-bit is effectively started on the CEC line after SFT is counted. If TXSOM is set while a message reception is ongoing, transmission starts after the end of reception.

TXSOM is cleared by hardware after the last byte of the message is sent with a positive acknowledge (TXEND = 1), in case of transmission underrun (TXUDR = 1), negative acknowledge (TXACKE = 1), and transmission error (TXERR = 1). It is also cleared by CECEN = 0. It is not cleared and transmission is automatically retried in case of arbitration lost (ARBLST = 1).

TXSOM can be also used as a status bit informing application whether any transmission request is pending or under execution. The application can abort a transmission request at any time by clearing the CECEN bit.

0: No CEC transmission is on-going.
1: CEC transmission command

Note: TXSOM must be set when CECEN = 1.
TXSOM must be set when transmission data is available into TXDR.
HEADER first four bits containing own peripheral address are taken from TXDR[7:4], not from CEC_CFGR.OAR that is used only for reception.
59.7.2 CEC configuration register (CEC_CFGR)

This register is used to configure the HDMI-CEC controller.

Address offset: 0x04
Reset value: 0x0000 0000

Caution: It is mandatory to write CEC_CFGR only when CECEN = 0.

Bit 0 CECEN: CEC enable
The CECEN bit is set and cleared by software. CECEN = 1 starts message reception and enables the TXSOM control. CECEN = 0 disables the CEC peripheral, clears all bits of CEC_CR register and aborts any on-going reception or transmission.
0: CEC peripheral is off.
1: CEC peripheral is on.

Bits 31:16 OAR[14:0]: Own addresses configuration
The OAR bits are set by software to select which destination logical addresses has to be considered in receive mode. Each bit, when set, enables the CEC logical address identified by the given bit position.

At the end of HEADER reception, the received destination address is compared with the enabled addresses. In case of matching address, the incoming message is acknowledged and received. In case of non-matching address, the incoming message is received only in listen mode (LSTN = 1), but without acknowledge sent. Broadcast messages are always received.

Example:
OAR = 0b0000 0000 0010 0001 means that CEC acknowledges addresses 0x0 and 0x5.
Consequently, each message directed to one of these addresses is received.

Bits 15:9 Reserved, must be kept at reset value.

Bit 8 SFTOP: SFT option bit
The SFTOPT bit is set and cleared by software.
0: SFT timer starts when TXSOM is set by software.
1: SFT timer starts automatically at the end of message transmission/reception.
Bit 7  BRDNOGEN: Avoid error-bit generation in broadcast
The BRDNOGEN bit is set and cleared by software.
0: BRE detection with BRESTP = 1 and BREGEN = 0 on a broadcast message generates an error-bit on the CEC line. LBPE detection with LBPEGEN = 0 on a broadcast message generates an error-bit on the CEC line.
1: Error-bit is not generated in the same condition as above. An error-bit is not generated even in case of an SBPE detection in a broadcast message if listen mode is set.

Bit 6  LBPEGEN: Generate error-bit on long bit period error
The LBPEGEN bit is set and cleared by software.
0: LBPE detection does not generate an error-bit on the CEC line.
1: LBPE detection generates an error-bit on the CEC line.

Note: If BRDNOGEN = 0, an error-bit is generated upon LBPE detection in broadcast even if LBPEGEN = 0.

Bit 5  BREGEN: Generate error-bit on bit rising error
The BREGEN bit is set and cleared by software.
0: BRE detection does not generate an error-bit on the CEC line.
1: BRE detection generates an error-bit on the CEC line (if BRESTP is set).

Note: If BRDNOGEN = 0, an error-bit is generated upon BRE detection with BRESTP = 1 in broadcast even if BREGEN = 0.

Bit 4  BRESTP: Rx-stop on bit rising error
The BRESTP bit is set and cleared by software.
0: BRE detection does not stop reception of the CEC message. Data bit is sampled at 1.05 ms.
1: BRE detection stops message reception.

Bit 3  RXTOL: Rx-tolerance
The RXTOL bit is set and cleared by software.
0: Standard tolerance margin:
– Start-bit: +/- 200 µs rise, +/- 200 µs fall
– Data-bit: +/- 200 µs rise, +/- 350 µs fall
1: Extended tolerance
– Start-bit: +/- 400 µs rise, +/- 400 µs fall
– Data-bit: +/- 300 µs rise, +/- 500 µs fall

Bits 2:0  SFT[2:0]: Signal free time
SFT bits are set by software. In the SFT = 0x0 configuration, the number of nominal data bit periods waited before transmission is ruled by hardware according to the transmission history. In all the other configurations the SFT number is determined by software.
0x0
– 2.5 data-bit periods if CEC is the last bus initiator with unsuccessful transmission (ARBLST = 1, TXERR = 1, TXUDR = 1 or TXACKE = 1)
– 4 data-bit periods if CEC is the new bus initiator
– 6 data-bit periods if CEC is the last bus initiator with successful transmission (TXEOM = 1)
0x1: 0.5 nominal data bit periods
0x2: 1.5 nominal data bit periods
0x3: 2.5 nominal data bit periods
0x4: 3.5 nominal data bit periods
0x5: 4.5 nominal data bit periods
0x6: 5.5 nominal data bit periods
0x7: 6.5 nominal data bit periods
### 59.7.3 CEC Tx data register (CEC_TXDR)

**Address offset:** 0x8  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

**Bits 7:0** **TXD[7:0]:** Tx data  
TXD is a write-only register containing the data byte to be transmitted.

### 59.7.4 CEC Rx data register (CEC_RXDR)

**Address offset:** 0xC  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

**Bits 7:0** **RXD[7:0]:** Rx data  
RXD is read-only and contains the last data byte that has been received from the CEC line.

### 59.7.5 CEC interrupt and status register (CEC_ISR)

**Address offset:** 0x10  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res.</td>
<td>Res.</td>
<td>Res.</td>
<td>Res.</td>
<td>TXACKE</td>
<td>TXERR</td>
<td>TXUDR</td>
<td>TXEND</td>
<td>TXBR</td>
<td>ARBLS</td>
<td>RXACKE</td>
<td>LBPE</td>
<td>SBPE</td>
<td>BRE</td>
<td>RXOV R</td>
<td>RXEND</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
<td>rc_w1</td>
</tr>
</tbody>
</table>

Bits 31:13 Reserved, must be kept at reset value.
Bit 12  **TXACKE**: Tx-missing acknowledge error
       In transmission mode, TXACKE is set by hardware to inform application that no acknowledge was received. In case of broadcast transmission, TXACKE informs application that a negative acknowledge was received. TXACKE aborts message transmission and clears TXSOM and TXEOM controls.
       TXACKE is cleared by software write at 1.

Bit 11  **TXERR**: Tx-error
       In transmission mode, TXERR is set by hardware if the CEC initiator detects low impedance on the CEC line while it is released. TXERR aborts message transmission and clears TXSOM and TXEOM controls.
       TXERR is cleared by software write at 1.

Bit 10  **TXUDR**: Tx-buffer underrun
       In transmission mode, TXUDR is set by hardware if application was not in time to load TXDR before of next byte transmission. TXUDR aborts message transmission and clears TXSOM and TXEOM control bits.
       TXUDR is cleared by software write at 1.

Bit 9   **TXEND**: End of transmission
       TXEND is set by hardware to inform application that the last byte of the CEC message has been successfully transmitted. TXEND clears the TXSOM and TXEOM control bits.
       TXEND is cleared by software write at 1.

Bit 8   **TXBR**: Tx-byte request
       TXBR is set by hardware to inform application that the next transmission data has to be written to TXDR. TXBR is set when the 4th bit of currently transmitted byte is sent. Application must write the next byte to TXDR within six nominal data-bit periods before transmission underrun error occurs (TXUDR).
       TXBR is cleared by software write at 1.

Bit 7   **ARBLST**: Arbitration lost
       ARBLST is set by hardware to inform application that CEC device is switching to reception due to arbitration lost event following the TXSOM command. ARBLST can be due either to a contending CEC device starting earlier or starting at the same time but with higher HEADER priority. After ARBLST assertion TXSOM bit keeps pending for next transmission attempt.
       ARBLST is cleared by software write at 1.

Bit 6   **RXACKE**: Rx-missing acknowledge
       In receive mode, RXACKE is set by hardware to inform application that no acknowledge was seen on the CEC line. RXACKE applies only for broadcast messages and in listen mode also for not directly addressed messages (destination address not enabled in OAR). RXACKE aborts message reception.
       RXACKE is cleared by software write at 1.

Bit 5   **LBPE**: Rx-long bit period error
       LBPE is set by hardware in case a data-bit waveform is detected with long bit period error. LBPE is set at the end of the maximum bit-extension tolerance allowed by RXTOL, in case falling edge is still longing. LBPE always stops reception of the CEC message. LBPE generates an error-bit on the CEC line if LBPEGEN = 1. In case of broadcast, error-bit is generated even in case of LBPEGEN = 0.
       LBPE is cleared by software write at 1.

Bit 4   **SBPE**: Rx-short bit period error
       SBPE is set by hardware in case a data-bit waveform is detected with short bit period error. SBPE is set at the time the anticipated falling edge occurs. SBPE generates an error-bit on the CEC line.
       SBPE is cleared by software write at 1.
**59.7.6 CEC interrupt enable register (CEC_IER)**

Address offset: 0x14
Reset value: 0x0000 0000

**Caution:** It is mandatory to write CEC_IER only when CECEN = 0.

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Bits 31:13** Reserved, must be kept at reset value.

**Bit 12 TXACKIE:** Tx-missing acknowledge error interrupt enable
The TXACKIE bit is set and cleared by software.
0: TXACKE interrupt disabled
1: TXACKE interrupt enabled

**Bit 11 TXERRIE:** Tx-error interrupt enable
The TXERRIE bit is set and cleared by software.
0: TXERR interrupt disabled
1: TXERR interrupt enabled

**Bit 10 TXUDRIE:** Tx-underrun interrupt enable
The TXUDRIE bit is set and cleared by software.
0: TXUDR interrupt disabled
1: TXUDR interrupt enabled
Bit 9  **TXENDIE**: Tx-end of message interrupt enable
       The TXENDIE bit is set and cleared by software.
       0: TXEND interrupt disabled
       1: TXEND interrupt enabled

Bit 8  **TXBRIE**: Tx-byte request interrupt enable
       The TXBRIE bit is set and cleared by software.
       0: TXBR interrupt disabled
       1: TXBR interrupt enabled

Bit 7  **ARBLSTIE**: Arbitration lost interrupt enable
       The ARBLSTIE bit is set and cleared by software.
       0: ARBLST interrupt disabled
       1: ARBLST interrupt enabled

Bit 6  **RXACKIE**: Rx-missing acknowledge error interrupt enable
       The RXACKIE bit is set and cleared by software.
       0: RXACKE interrupt disabled
       1: RXACKE interrupt enabled

Bit 5  **LBPEIE**: Long bit period error interrupt enable
       The LBPEIE bit is set and cleared by software.
       0: LBPE interrupt disabled
       1: LBPE interrupt enabled

Bit 4  **SBPEIE**: Short bit period error interrupt enable
       The SBPEIE bit is set and cleared by software.
       0: SBPE interrupt disabled
       1: SBPE interrupt enabled

Bit 3  **BREIE**: Bit rising error interrupt enable
       The BREIE bit is set and cleared by software.
       0: BRE interrupt disabled
       1: BRE interrupt enabled

Bit 2  **RXOVRIE**: Rx-buffer overrun interrupt enable
       The RXOVRIE bit is set and cleared by software.
       0: RXOVR interrupt disabled
       1: RXOVR interrupt enabled

Bit 1  **RXENDIE**: End of reception interrupt enable
       The RXENDIE bit is set and cleared by software.
       0: RXEND interrupt disabled
       1: RXEND interrupt enabled

Bit 0  **RXBRIE**: Rx-byte received interrupt enable
       The RXBRIE bit is set and cleared by software.
       0: RXBR interrupt disabled
       1: RXBR interrupt enabled
### 59.7.7 HDMI-CEC register map

#### Table 593. HDMI-CEC register map and reset values

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x00   | CEC_CR         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x04   | CEC_CFGR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x08   | CEC_TXDR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x0C   | CEC_RXDR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x10  | CEC_ISR        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x14  | CEC_IER        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Refer to Section 2.3 for the register boundary addresses.
60 Debug infrastructure

60.1 Introduction

The debug infrastructure allows software designers to debug and trace their embedded software.

The debug features can be controlled via a JTAG/Serial-wire debug access port, using industry standard debugging tools. A trace port captures data for logging and analysis.

The trace and debug system is designed to support a variety of typical use cases:

- **Low cost trace**
  Limited trace capability is available over the single-wire debug output. This supports code instrumentation using “printf”, tracing of data and address watchpoints, interrupt detection and program counter sampling. Single-wire trace can be maintained even when the processor is switched off or clock-stopped.

- **Breakpoint debugging**
  The processor can be debugged using equipment connected to the JTAG/SWD debug port. This allows breakpoint and watchpoint setting, code stepping, memory access, and so on.

- **Tracing code execution via the trace port**
  Trace information is combined into a single trace stream and output to a real-time trace port analyzer. An ID embedded in the trace allows the analyzer to identify the source of each information packet.

- **Continuous trace capturing in a circular buffer**
  Instead of streaming it off-chip, the combined trace information can be stored on-chip in a circular buffer. The trace storage can be started and stopped by different means such as a debugger command, a software command, an external trigger signal or an internal event.

- **Draining the buffer to the trace port**
  The stored trace can be dumped off-chip to the trace port analyzer. The buffer draining can be initiated by different means such as debugger, software, external trigger or internal event.

- **Reading the buffer with the debugger**
  The debugger can read the contents of the trace buffer via the debug port. This is slower than the trace port, but allows basic trace functionality on the debugger without the cost of a trace port analyzer.

- **Analyzing stored trace in software**
  The trace buffer can be read by the processor core, or transferred into system memory by DMA. This powerful feature allows built-in test software to monitor real-time code execution, analyze and identify faults, handle exceptions autonomously, and so on.

- **Uploading stored trace**
  The stored trace can also be uploaded to a host machine using one of the MCU’s many communications interfaces (such as USB, USART, SPI, I2C, Ethernet or CAN). This is especially useful if the trace port is not accessible, for example remote monitoring and failure analysis of a deployed product.
60.2 Debug infrastructure features

A comprehensive set of trace and debug features is provided to support software development and system integration:

- Breakpoint debugging
- Code execution tracing
- Software instrumentation
- Cross-triggering
- JTAG debug port
- Serial-wire debug port
- Trigger input and output
- Serial-wire trace port
- Trace port
- Arm® CoreSight™ debug and trace components

The CoreSight components are described at high level in this document. Detailed information is available in the Arm® documents referenced in Section 60.7.

60.3 Debug infrastructure functional description

60.3.1 Debug infrastructure block diagram

The block diagram shows the logical partitioning of the debug infrastructure.

**Figure 827. Block diagram of debug infrastructure**
### 60.3.2 Debug infrastructure pins and internal signals

#### Table 594. JTAG/Serial-wire debug port pins

<table>
<thead>
<tr>
<th>Pin name</th>
<th>JTAG debug port</th>
<th>SW debug port</th>
<th>Pin assignment</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Type</td>
<td>Description</td>
<td>Type</td>
</tr>
<tr>
<td>JTMS/SWDIO</td>
<td>I</td>
<td>JTAG test mode select</td>
<td>IO</td>
</tr>
<tr>
<td>JTCK/SWCLK</td>
<td>I</td>
<td>JTAG test clock</td>
<td>I</td>
</tr>
<tr>
<td>JTDI</td>
<td>I</td>
<td>JTAG test data input</td>
<td>-</td>
</tr>
<tr>
<td>JTDO</td>
<td>O</td>
<td>JTAG test data output</td>
<td>-</td>
</tr>
<tr>
<td>nJTRST</td>
<td>I</td>
<td>JTAG test reset</td>
<td>-</td>
</tr>
</tbody>
</table>

#### Table 595. Trace port pins

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Type</th>
<th>Description</th>
<th>Pin assignment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRACED0</td>
<td>O</td>
<td>Trace synchronous data out 0</td>
<td>Refer to datasheet</td>
</tr>
<tr>
<td>TRACED1</td>
<td>O</td>
<td>Trace synchronous data out 1</td>
<td></td>
</tr>
<tr>
<td>TRACED2</td>
<td>O</td>
<td>Trace synchronous data out 2</td>
<td></td>
</tr>
<tr>
<td>TRACED3</td>
<td>O</td>
<td>Trace synchronous data out 3</td>
<td></td>
</tr>
<tr>
<td>TRACECK</td>
<td>O</td>
<td>Trace clock</td>
<td></td>
</tr>
</tbody>
</table>

#### Table 596. Serial-wire trace port pins

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Type</th>
<th>Description</th>
<th>Pin assignment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRACESWO</td>
<td>O</td>
<td>Single wire trace asynchronous data out</td>
<td>PB3(^{(1)})</td>
</tr>
</tbody>
</table>

1. TRACESWO is multiplexed with JTDO. This means that single wire trace is only available when using the serial wire debug interface, not when using JTAG.

#### Table 597. Trigger pins

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Type</th>
<th>Description</th>
<th>Pin assignment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRGIN</td>
<td>I</td>
<td>External trigger input</td>
<td>Refer to datasheet</td>
</tr>
<tr>
<td>TRGOUT</td>
<td>O</td>
<td>External trigger output</td>
<td></td>
</tr>
<tr>
<td>TRGIO</td>
<td>IO</td>
<td>External trigger bi-directional(^{(1)})</td>
<td></td>
</tr>
</tbody>
</table>

1. TRGIO can be configured as an input or an output by the TRGOEN bit in the DBGMCU. If configured as an input, it is connected to TRGIN. If an output, it is connected to TRGOUT. This is because TRGIN and TRGOUT are not available on certain packages.
60.3.3 Debug infrastructure powering, clocking and reset

Power domains

The debug components are distributed across the power domains D1 and D3. The D3 power domain is always considered to be on when the debugger is connected. It therefore contains the SWJ-DP, so that the debugger does not lose the connection with the SoC when the other power domain is switched off. In addition, it contains the timestamp generator, the DBGMCU and the serial wire trace features.

The D1 power domain contains the Cortex-M7 core and the associated debug and trace components. It also contains the system trace components located on the APB-D. This power domain therefore needs to be on whenever a debug access to the Cortex-M7 is required, or whenever a trace functionality is active on the processor.
Clock domains

The debugger supplies the clock for the debug port, SWTCLK, via the debug interface pin, JTCK/SWCLK. This clock is used to register the serial input data in both serial wire and JTAG mode, as well as to operate the state machines and internal logic of the debug port. It must therefore continue to toggle for several cycles after the end of an access, to ensure that the debug port returns to the idle state.

The SWJ-DP contains an asynchronous interface to the DAPCLK domain, which covers the rest of the SWJ-DP and the access ports. The DBGMCU, timestamp generator and System ROM table 1 are also in the DAPCLK domain.

CK_DBG_D3 clocks the SWO and serial wire trace funnel.

Both DAPCLK and CK_DBG_D3 are gated versions of the D3 domain system clock (rcc_hclk4).

CK_DBG_D1 clocks the trace components in the D1 power domain: System ROM table 2, CoreSight trace funnel, ETF, system CTI and TPIU. It is a gated version of the D1 domain system clock (rcc_hclk3).

TRACECLK is the trace port output clock. It is derived from the PLL1 R divider output (pll1_r_ck).

All the debug clocks (except DAPCLK) can be enabled and disabled by register bits in the DBGMCU. The DAPCLK domain is enabled by the debugger using the CDBGPWRUPREQ bit in the debug port CTRL/STAT register. The clock must be enabled before the debugger can access any of the debug features on the device. It should be disabled at power up and when the debugger is disconnected, to avoid wasting energy.
The debug and trace components included in the processor (such as ETM ITM, DWG and FPB) are clocked with the corresponding core clock (rcc_c_ck).

**Debug with low-power modes**

The device includes power-saving features allowing individual power domains to be switched off or stopped when not required. If a power domain is switched off or not clocked, all debug components in that domain are inaccessible to the debugger. To avoid this, power saving mode emulation is implemented. If the emulation is enabled for a domain, the domain still enters power saving mode, but its clock and power are maintained. In other words, the domain behaves as if it is in power saving mode, while the debugger does not lose the connection.

The emulation mode is programmed in the MCU Debug (DBGMCU) unit. For more information, refer to Section 60.5.8

**Reset of debug infrastructure**

The debug components, except for the debug port and access ports, are reset by their respective power domain resets. The debug port (SWJ-DP) is reset by a power-on reset of the D3 domain only.

### 60.4 Debug access port functional description

The debug access port (DAP) is a debug subsystem comprising serial-wire and JTAG debug port (SWJ-DP) and three access ports.

#### 60.4.1 Serial-wire and JTAG debug port (SWJ-DP)

The SWJ-DP is a CoreSight component that implements an external access port for connecting debugging equipment.

The port can be configured as:
- a 5-pin standard JTAG debug port (JTAG-DP)
- a 2-pin (clock + data) “serial-wire” debug port (SW-DP)

The two modes are mutually exclusive, since they share the same IO pins.

By default, the JTAG-DP is selected on system or power-on reset. The five IOs are configured by hardware in debug alternative function mode. The SWJ-DP incorporates pull-up resistors on the JTDI, JTMS/SWDIO, and nJTRST lines, as well as a pull-down resistor on the JTCK/SWCLK line.

A debugger can select the SW-DP by transmitting the following serial data sequence on JTMS/SWDIO:

```
....(50 or more ones),...,0,1,1,1,0,0,1,1,1,0,0,1,1,1,....(50 or more ones)....
```

JTCK/SWCLK must be cycled for each data bit.

In SW-DP mode, the unused JTAG lines JTDI, JTDIO and nJTRST can be used for other functions.

All SWJ port IOs can be reconfigured to other functions by software, in which case debugging is no longer possible.
Serial wire debug port

The Serial wire debug protocol uses two pins:
- SWCLK: clock from host to target
- SWDIO: bi-directional serial data (100kΩ pull-up required)

Serial data is transferred LSB first, synchronously with the clock. A transfer comprises three phases:
1. packet request (8 bits) transmitted by the host
2. acknowledge response (3 bits) transmitted by the target
3. data transfer (33 bits) transmitted by the host (in the case of a write) or target (in the case of a read)

The data transfer only occurs if the acknowledge response is OK.
If the direction of the data is reversed between each phase, a single clock cycle turn-around time is inserted.

<table>
<thead>
<tr>
<th>Field bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Start</td>
<td>Must be “1”</td>
</tr>
<tr>
<td>1</td>
<td>APnDP</td>
<td>0: DP register access - see Table 602 for a list of DP registers 1: AP register access - see Section 60.4.2</td>
</tr>
<tr>
<td>2</td>
<td>RnW</td>
<td>0: Write request 1: Read request</td>
</tr>
<tr>
<td>4:3</td>
<td>A(3:2)</td>
<td>Address field of the DP or AP register (refer to Table 602 and Table 603)</td>
</tr>
<tr>
<td>5</td>
<td>Parity</td>
<td>Single bit parity of preceding bits</td>
</tr>
<tr>
<td>6</td>
<td>Stop</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>Park</td>
<td>Not driven by host. Must be read as “1” by target.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field bits</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2:0</td>
<td>ACK</td>
<td>000b: FAULT 010b: WAIT 100b: OK</td>
</tr>
</tbody>
</table>

Table 600. Data transfer

<table>
<thead>
<tr>
<th>Bit field</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>WDATA or RDATA</td>
<td>Write or Read data</td>
</tr>
<tr>
<td>32</td>
<td>Parity</td>
<td>Single bit parity of 32 data bits</td>
</tr>
</tbody>
</table>

Figure 830 shows successful write and read transfers.
For any FAULT or WAIT ACK response from the target, the data transfer phase is canceled, unless overrun detection is enabled, in which case the data will be ignored by the target (in the case of a write), or not driven (in the case of a read).

A line reset must be generated by the host when it is first connected, or following a protocol error. The line reset consists of 50 or more SWCLK cycles with SWDIO high, followed by two SWCLK cycles with SWDIO low.

For more details on the Serial Wire debug protocol, refer to the Arm® Debug Interface Architecture Specification [1].

Note: The SWJ-DP implements SWD protocol version 2.
The JTAG-DP implements a TAP state machine (TAPSM) based on IEEE 1149.1-1990. The state machine is shown in Figure 831. It controls two scan chains, one associated with an instruction register (IR) and one with a number of data registers (DR).

When the TAPSM goes through the Capture-IR state, 0b0001 is transferred to the instruction register (IR) scan chain. The IR scan chain is connected between JTDI and JTDO.

While the TAPSM is in the Shift-IR state, the IR scan chain shifts one bit for each rising edge of JTCK. This means that on the first tick:

- The LSB of the IR scan chain is output on JTDO.
- Bit [n] of the IR scan chain is transferred to bit [n-1].
- The value on JTDI is transferred to the MSB of the IR scan chain.

When the TAPSM goes through the Update-IR state, the value scanned in the IR scan chain is transferred to the instruction register.

When the TAPSM goes through the Capture-DR state, a value is transferred from one of the data registers onto one of the DR scan chains, connected between JTDI and JTDO.
The value held in the instruction register determines which data register, and associated DR scan chain, is selected.

This data is then shifted while the TAPSM is in the Shift-DR state, in the same way as the IR shift in the Shift-IR state.

When the TAPSM goes through the Update-DR state, the value scanned in the DR scan chain is transferred to the selected data register.

When the TAPSM is in the Run-Test/Idle state, no special actions occur. The IDCODE instruction is loaded in IR.

When active, the nJTRST signal resets the state machine asynchronously to the Test-Logic-Reset state.

The data registers corresponding to the 4-bit IR instructions are listed in Table 601.

**Table 601. JTAG-DP data registers**

<table>
<thead>
<tr>
<th>Instruction register</th>
<th>Data register</th>
<th>Scan chain length</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000 to 0111 (BYPASS)</td>
<td>1 Not implemented: BYPASS selected</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
| 1000 | ABORT | 35 | Abort register  
  — Bits 31:1 = reserved  
  — Bit 0 = APABORT: write 1 to generate an AP abort |
| 1001 (BYPASS) | 1 | Reserved: BYPASS selected |
| 1010 | DPACC | 35 | Debug port access register  
  Initiates the debug port and allows access to a debug port register.  
  — When transferring data IN:  
    Bits 34:3 = DATA[31:0] = 32-bit data to transfer for a write request  
    Bit 0 = RnW = Read request (1) or write request (0).  
  — When transferring data OUT:  
    Bits 34:3 = DATA[31:0] = 32-bit data which is read following a read request  
    Bits 2:0 = ACK[2:0] = 3-bit Acknowledge:  
      010b = OK/FAULT  
      001b = WAIT  
    Others: reserved |
The DR registers are described in more detail in the Arm® Debug Interface Architecture Specification [1].

### Debug port registers

The SW-DP and JTAG-DP both access the debug port (DP) registers. These are listed in Table 602.

The debugger can access the DP registers as follows:

1. Program the SELECT register DPBANKSEL field in the DP to select the register bank to be accessed (see Table 602)
2. Program the A(3:2) field in the DPACC register, if using JTAG, with the register address within the bank. Program the R/W bit to select a read or a write. In the case of a write, program the DATA field with the write data. If using SWD, the A(3:2) and R/W fields are part of the Packet Request word sent to the SW-DP with the APnDP bit reset (see Table 598). The write data is sent in the data phase.
### Table 602. Debug port registers

<table>
<thead>
<tr>
<th>Address</th>
<th>A(3:2) field value</th>
<th>R/W</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>00</td>
<td>R</td>
<td>DP_DPIDR register(^{(2)}). It contains the IDCODE for the debug port.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>W</td>
<td>DP_ABORT register(^{(1)}). It aborts the current AP transaction. This register is also used to clear the error flags in the DP_CTRL/STAT register.</td>
</tr>
</tbody>
</table>
| 0x4     | 01                | R/W | If DPBANKSEL[3:0] = 0x0 (DP_SELECT register):  
CTRL/STAT register. It controls the DP and provides status information.  
If DPBANKSEL[3:0] = 0x1 (DP_SELECT register):  
DP_DLCR register\(^{(2)}\). It controls the operating mode of the SWD Data Link.  
If DPBANKSEL[3:0] = 0x2 (DP_SELECT register):  
DP_TARGETID register. It provides target identification information.  
If DPBANKSEL[3:0] = 0x3 (DP_SELECT register):  
DLPIDR register\(^{(2)}\). It provides the SWD protocol version. |
| 0x8     | 10                | R   | RESEND register\(^{(2)}\). It returns the value that was returned by the last AP read or DP_RDBUFF read, used in the event of a corrupted read transfer. |
|         |                   | W   | DP_SELECT register. It selects the access port, access port register bank, and DP register at address 0x4. |
| 0xC     | 11                | R   | DP_RDBUFF register  
Via JTAG-DP, it enables the debugger to get the final result after a sequence of operations (without requesting new JTAG-DP operation).  
Via SW-DP, it contains the result of the preceding AP read access, allowing a new AP access to be avoided. |
|         |                   | W   | DP_TARGETSEL register\(^{(2)}\). On a write to DP_TARGETSEL immediately following a line reset sequence, the target is selected if the following conditions are both met:  
Writing any other value deselects the target. Debug tools must write 0xFFFFFFFF to deselect all targets. This is an invalid DP_TARGETID value. All other invalid DP_TARGETID values are reserved. |

1. Access to the AP_ABORT register from the JTAG-DP is done using the ABORT instruction.  
2. Only accessible via SW-DP. Register is “reserved” via JTAG-DP.  

### Debug port identification register (DP_DPIDR)

Address offset: 0x00  
Reset value: 0x6BA0 2477

<table>
<thead>
<tr>
<th>REVISION[3:0]</th>
<th>PARTNO[7:0]</th>
<th>MODE</th>
<th>RES</th>
<th>RES</th>
<th>RES</th>
<th>MIN</th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r</td>
<td>r r r r r r</td>
<td></td>
<td>r</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15 14 13 12</td>
<td>11 10 9 8 7</td>
<td>6 5 4 3 2 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r r r r r r r r r</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:28  **REVISION[3:0]**: Revision code
0x6

Bits 27:20  **PARTNO[7:0]**: Debug port part number
0xBA

Bits 19:17  Reserved, must be kept at reset value.

Bit 16  **MIN**: Minimal debug port (MINDP) implementation
0: MINDP not implemented (transaction counter and pushed operations are supported)

Bits 15:12  **VERSION[3:0]**: DP architecture version
0x2: DPv2

Bits 11:1  **DESIGNER[10:0]**: JEDEC designer identity code
0x23B: Arm®

Bit 0  Reserved, must be kept at reset value.

### Debug port abort register (DP_ABORT)

Address offset: 0x0
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ORUNERRCLR</td>
<td>WDERRCLR</td>
<td>STKERRCLR</td>
<td>STKCMPCLR</td>
</tr>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:5  Reserved, must be kept at reset value.

Bit 4  **ORUNERRCLR**: Overrun error clear bit
0: No effect
1: Clear CTRL/STAT register’s STICKYORUN bit

Bit 3  **WDERRCLR**: Write data error clear bit
0: No effect
1: Clear CTRL/STAT register’s WDATAERR bit

3086/3353  RM0433 Rev 8
Bit 2 **STKERRCLR**: Sticky error clear bit
- 0: No effect
- 1: Clear CTRL/STAT register’s STICKYERR bit

Bit 1 **STKCMPCLR**: Sticky compare clear bit
- 0: No effect
- 1: Clear CTRL/STAT register’s STICKYCMP bit

Bit 0 **DAPABORT**: Abort current AP transaction
The transaction is aborted if an excessive number of WAIT responses are returned, indicating that the transaction has stalled.
- 0: No effect
- 1: Abort transaction

### Debug port control/status register (DP_CTRL/STAT)

Address offset: 0x4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>nw</td>
<td>r</td>
<td>nw</td>
<td>r</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>nw</td>
<td>r</td>
<td>r</td>
<td>nw</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 **CSYSPWRUPACK**: System domain power-up status bit - not used in this device

Bit 30 **CSYSPWRUPREQ**: System domain power-up control bit - not used in this device

Bit 29 **CDBGPWRUPACK**: Debug domain power-up status bit
This bit is read-only. It returns the status of the debug domain power-up acknowledge signal from the power controller.
- 0: domain powered down
- 1: domain powered up

Bit 28 **CDBGPWRUPREQ**: Debug domain power-up/down control bit
This bit controls the debug domain power-up/down request signal to the power controller.
- 0: power-down requested
- 1: power-up requested

Bit 27 **CDBGRSSTACK**: Debug domain reset status bit - not used in this device
Bit 26 **CDBGRSTREQ**: Debug domain reset control bit - not used in this device

Bits 25:24 **Reserved, must be kept at reset value.**

Bits 23:12 **TRNCNT[11:0]**: Transaction counter

To program a sequence of transactions to incremental addresses via an AP, TRNCNT bits are loaded with the number of transactions to perform. It is decremented on successful completion of each transaction.

Bits 11:8 **MASKLANE[3:0]**: Pushed-compare and pushed-verify masking bits

The field indicates the bytes to be masked in pushed-compare and pushed-verify operations (DP_CTRL/STAT register’s field TRNMODE = 1 or 2). In the pushed operations, the word supplied in an AP write transaction is compared with the current value at the target AP address.

- **0b1XXX**: include byte lane 3 in comparisons
- **0bX1XX**: include byte lane 2 in comparisons
- **0bXX1X**: include byte lane 1 in comparisons
- **0bXXX1**: include byte lane 0 in comparisons

Bit 7 **WDATAERR**: Write data error in SW-DP

The bit indicates

- a parity or a framing error on the data phase of a write operation,
- a write operation that had been accepted by the DP has then been discarded without being submitted to the AP

This bit is read-only. It is reset by writing 1 to the WDERRCLR bit of the DP_ABORT register.

- **0**: No error
- **1**: Error has occurred

This bit is reserved in JTAG-DP.

Bit 6 **READOK**: AP read response in SW-DP

This bit indicates the response to the last AP read access. It is read-only.

- **0**: Read not OK
- **1**: Read OK

This bit is Reserved in JTAG-DP.

Bit 5 **STICKYERR**: Transaction error (read-only in SW-DP, R/W in JTAG-DP)

This bit indicates that an error occurred during an AP transaction.

- **0**: No error
- **1**: Error has occurred

In the SW-DP, this bit is reset by writing 1 to the STKERRCLR bit of the DP_ABORT register. In the JTAG-DP, this bit is reset by programming it to 1.
Bit 4 **STICKYCMP**: Compare match (read-only in SW-DP, R/W in JTAG-DP)
This bit indicates that a match occurred in a pushed operation.

0: Match if TRNMODE = 0x1; no match if TRNMODE = 0x2
1: No match if TRNMODE = 0x1; match if TRNMODE = 0x2

In the SW-DP, this bit is reset by writing 1 to the STKCMPCLR bit in the DP_ABORT register.
In the JTAG-DP, this bit is reset by programming it to 1.

Bits 3:2 **TRNMODE[1:0]**: Transfer mode for AP write operations
For read operations, this field must be set to 0x0.

0x0: Normal operation - AP transactions are passed directly to the AP.
0x1: Pushed-verify operation. The DP stores the write data and performs a read transaction at the target AP address. The result of the read operation is compared with the stored data. If they do not match, the STICKYCMP bit is set.
0x2: Pushed-compare operation. The DP stores the write data and performs a read transaction at the target AP address. The result of the read is compared with the stored data. If they match, the STICKYCMP bit is set.
0x3: Reserved

In pushed operations, only the data bytes indicated by the MASKLANE field are included in the comparison.

Bit 1 **STICKYORUN**: Overrun (read-only in SW-DP, R/W in JTAG-DP)
This bit indicates that an overrun occurred (new transaction received before previous transaction completed). This bit is only set if the ORUNDETECT bit is set.

0: No overrun
1: Overrun occurred

In the SW-DP, this bit is reset by writing 1 to the ABORT register’s ORUNERRCLR bit. In the JTAG-DP, this bit is reset by writing a 1 to it.

Bit 0 **ORUNDETECT**: Overrun detection mode enable
0: Overrun detection disabled
1: Overrun detection enabled. In the event of an overrun, the STICKYORUN bit is set and subsequent transactions are blocked until the STICKYORUN bit is cleared.

**Debug port data link control register (DP_DLCR)**

Address offset: 0x4
Reset value: 0x0000 0040

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**RESERVED**

**Debug infrastructure RM0433**

Bits 31:10  Reserved, must be kept at reset value.

Bits 9:8  **TURNROUND[1:0]**: Tristate period for SWDIO
- 0x0: 1 data bit period
- 0x1: 2 data bit periods
- 0x2: 3 data bit periods
- 0x3: 4 data bit periods

Bits 7:0  Reserved, must be kept at reset value.

**Debug port target identification register (DP_TARGETID)**

Address offset: 0x4
Reset value: 0x0450 0041

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:28  **TREVISON[3:0]**: Target revision
- 0x0: revision 0

Bits 27:12  **TPARTNO[15:0]**: Target part number
- 0x4500: STM32H7

Bits 11:1  **TDESIGNER[10:0]**: Target designer JEDEC code
- 0x020: STMicroelectronics
- Bit 0  Reserved, set to 1.

**Debug port data link protocol identification register (DP_DLPIIDR)**

Address offset: 0x4
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>TINSTANCE[3:0]</td>
<td>PROTSVN[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
Debug infrastructure

Bits 31:28  \text{TINSTANCE}[3:0]: Target instance number
These bits define the instance number for this device in a multi-drop system.
0x0

Bits 27:4  Reserved, must be kept at reset value.

Bits 3:0  \text{PROTSVN}[3:0]: Serial Wire Debug protocol version
0x1: Version 2

Debug port resend register (DP\_RESEND)
Address offset: 0x8
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0  \text{RESEND}[31:0]: Last AP read or DP RDBUFF read value
These bits contain the value that was returned by the last AP read or DP RDBUFF read.
Used in the event of a corrupted read transfer.

Debug port access port select register (DP\_SELECT)
Address offset: 0x8
Reset value: 0xXXXX XXXX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>
Debug infrastructure RM0433

Bits 31:28 **APSEL[3:0]**: Access port select bits
These bits select the access port for the next transaction.

- 0x0: AP0 - Cortex-M7 debug access port (AHB-AP)
- 0x1: AP1 - D3 access port (AHB-AP)
- 0x2: AP2 - System debug access port (APB-AP)
- 0x3 to 0xF: Reserved

Bits 27:8 Reserved, must be kept at reset value.

Bits 7:4 **APBANKSEL[3:0]**: AP register bank select bits
These bits select the 4-word register bank on the active AP for the next transaction.

Bits 3:0 **DPBANKSEL[3:0]**: DP register bank select bits
These bits select the register at address 0x4 of the debug port.

- 0x0: CTRL/STAT register
- 0x1: DLCR register
- 0x2: TARGETID register
- 0x3: DLPIDR register
- 0x4 to 0xF: Reserved

**Debug port read buffer register (DP_RDBUFF)**

Address offset: 0xC
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **RDBUFF[31:0]**: Last AP read value
The field contains the value returned by the last AP read access. There are two ways to retrieve the value returned by an AP read access:
- perform a second read access to the same address, which initiates a new transaction on the corresponding bus, or
- read the value returned by the last AP read access from the DP_RDBUFF register, in which case no new AP transaction occurs
**Debug port target identification register (DP_TARGETSEL)**

Address offset: 0xC

Reset value: N/A

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:28  **TINSTANCE[3:0]**: Target instance number
The field defines the instance number for the target device in a multi-drop system. It must be programmed with the same value as TINSTANCE field of DP_DLPIDR register, in order to select this device.

Bits 27:12  **TPARTNO[15:0]**: Target part number
The field defines the part number for the target device. It must be programmed with the same value as TPARTNO field of DP_TARGETID register, in order to select this device.

Bits 11:1  **TDESIGNER[10:0]**: Target designer JEDEC code
The field defines the JEDEC code for the target device. It must be programmed with the same value as TDESIGNER field of DP_TARGETID register, in order to select this device.

Bit 0  Reserved, must be kept at reset value.

### 60.4.2 Access ports

*Figure 832. Debug and access port connections*
The access ports (AP) attached to the DP as the following:

1. **AP0**: Cortex-M7 access port (AHB-AP). Allows access to the debug and trace features integrated in the Cortex-M7 processor core via an AHB-Lite bus connected to the AHBD port of the processor.

2. **AP1**: D3 access port (AHB-AP). Allows access to the bus matrix in the D3 domain. This gives visibility of the D3 domain memory and peripherals when the D1 and D2 domains are switched off. No CoreSight components are accessible via this port.

3. **AP2**: System access port (APB-AP). Allows access to the debug and trace features on the system APB debug bus, that is, all components not included in the processor core.

All access ports are of MEM-AP type, that is, the debug and trace component registers are mapped in the address space of the associated debug bus. The AP is seen by the debugger as a set of 32-bit registers organized in banks of four registers each. Some of these registers are used to configure or monitor the AP itself, while others are used to perform a transfer on the bus. The AP registers are listed in Table 603.

The address of the AP registers is composed of:

- bits [7:4]: content of the DP_SELECT register’s APBANKSEL field
- bits [3:2]: content of the A(3:2) field of the APACC data register in the JTAG-DP (see Table 601) or of the SW-DP Packet Request (see Table 598), depending on the debug interface used
- bits [1:0]: Always set to 0

The content of the SELECT register APSEL field in the DP define which MEM-AP is being accessed.

The debugger can access the AP registers as follows:

1. Program the DP_SELECT register’s APSEL field to choose one of the APs, and the APBANKSEL field to select the register bank to be accessed.

2. Program the A(3:2) field in the APACC register, if using JTAG, with the register address within the bank. Program the RnW bit to select a read or a write. In the case of a write, program the DATA field with the write data. If using SWD, the A(3:2) and RnW fields are part of the Packet Request word sent to the SW-DP with the APnDP bit set (see Table 598). The write data is sent in the data phase.

The debugger can access the memory mapped debug component registers through the MEM-AP registers (using the AP register access procedure described above) as follows:

1. Program the transaction target address in the TAR register.

2. Program the CSW register, if necessary, with the transfer parameters (AddrInc for example).

3. Write to or read from the DRW register to initiate a bus transaction at the address held in the TAR register. Alternatively, a read or write to banked data register BDn triggers an access to address TAR[31:4] + n (this allows accessing up to four consecutive addresses without changing the address in the TAR register).

For more detailed information on the MEM-AP, refer to the Arm® Debug Interface Architecture Specification [1]. To use the MEM-AP to connect the debug port to the debug components (in the example, a processor, an ETM and a ROM table), go to Section 60.6.2: Cortex-M7 data watchpoint and trace unit (DWT).

**MEM-AP registers**
### Table 603. MEM-AP registers

<table>
<thead>
<tr>
<th>Address</th>
<th>APBANKSEL</th>
<th>A(3:2)</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>0x0</td>
<td>0</td>
<td>AP_CSW</td>
<td>Control/status word register</td>
</tr>
<tr>
<td>0x04</td>
<td>0x0</td>
<td>1</td>
<td>AP_TAR</td>
<td>Transfer address register</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Target address for the bus transaction.</td>
</tr>
<tr>
<td>0x08</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x0C</td>
<td>0x0</td>
<td>3</td>
<td>AP_DRW</td>
<td>Data read/write register</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Access to this register triggers a corresponding transaction on the debug bus to the address in TAR[31:0]</td>
</tr>
<tr>
<td>0x10</td>
<td>0x1</td>
<td>0</td>
<td>AP_BD0</td>
<td>Banked data 0 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Access to this register triggers a corresponding transaction on the debug bus to the address in TAR[31:4] &lt;&lt; 4 + 0x0</td>
</tr>
<tr>
<td>0x14</td>
<td>0x1</td>
<td>1</td>
<td>AP_BD1</td>
<td>Banked Data 1 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Access to this register triggers a corresponding transaction on the debug bus to the address in TAR[31:4] &lt;&lt; 4 + 0x4</td>
</tr>
<tr>
<td>0x18</td>
<td>0x1</td>
<td>2</td>
<td>AP_BD2</td>
<td>Banked data 2 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Access to this register triggers a corresponding transaction on the debug bus to the address in TAR[31:4] &lt;&lt; 4 + 0x8</td>
</tr>
<tr>
<td>0x1C</td>
<td>0x1</td>
<td>3</td>
<td>AP_BD3</td>
<td>Banked data 3 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Access to this register triggers a corresponding transaction on the debug bus to the address in TAR[31:4] &lt;&lt; 4 + 0xC</td>
</tr>
<tr>
<td>0x20-0xEC</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xF0</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xF4</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xF8</td>
<td>0xF</td>
<td>2</td>
<td>AP_BASE</td>
<td>Debug base address register (RO)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Base address of the ROM table</td>
</tr>
<tr>
<td>0xFC</td>
<td>0xF</td>
<td>3</td>
<td>AP_IDR</td>
<td>Identification register (RO)</td>
</tr>
</tbody>
</table>
**Access port control/status word register (AP_CSW)**

Address offset: 0x0

Reset value: 0x0000 0002 (APB-AP), 0x4000 0002 (AHB-AP)

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>r</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bit 31 Reserved, must be kept at reset value.

Bit 30 **SPROT**: Secure transfer request bit
- In the APB-AP, this field is reserved. In the AHB-APs, this field sets the protection attribute HPROT[6] of the bus transfer.
  - 0: If SPIDEN is high, secure transfer. If SPIDEN is low, non-secure transfer.
  - 1: Non-secure transfer.

Bit 29 Reserved, must be kept at reset value.

Bits 28:24 **PROT[4:0]** Bus transfer protection bits
- In the APB-AP, this field is reserved. In the AHB-APs, this field sets the protection attributes HPROT[4:0] of the bus transfer.
  - 0bXXXX0: Instruction fetch
  - 0bXXXX1: Data access
  - 0bXXXX0: User mode
  - 0bXXXX1: Privileged mode
  - 0bXX0XX: Non-bufferable
  - 0bXX1XX: Bufferable
  - 0bX0XXX: Non-cacheable
  - 0bX1XXX: Cacheable
  - 0b0XXXX: Non-exclusive
  - 0b1XXXX: Exclusive

Bit 23 **SPISTATUS**: Status of SPIDEN option bit
- This bit determines whether the debugger can access secure memory. This field is reserved in the APB-AP.
  - 0: Secure AHB transfers are blocked
  - 1: Secure AHB transfers are allowed

Bits 22:12 Reserved, must be kept at reset value.

Bits 11:8 **MODE[3:0]**: Barrier support enabled bit
- These bits define if the memory barrier operation is supported.
  - 0x0: Not supported

Bit 7 **TRINPROG**: Transfer in progress
- This bit indicates that an AP bus transfer is in progress.
  - 0: No transfer in progress.
  - 1: Bus transfer in progress.
Access port base address register (AP_BASE)

Address offset: 0xF8

Reset value: 0xE00F E003 (AP0), 0x0000 0002 (AP1), 0xE00E 0003 (AP2)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

BASEADDR[19:4]

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

BASEADDR[3:0]

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:12 BASEADDR[19:0]: Base address (bits 31 to 12) for the ROM AP table
The 12 LSBs are zero since the ROM table must be aligned on a 4 Kbyte boundary.
AP0 (Cortex-M7 AHB-AP): 0xE00FE
AP1 (D3 AHB-AP): 0x00000 (No ROM table present)
AP2 (System APB-AP): 0xE00E0

Bit 6 DEVICEEN: Device Enable bit
This bit defines whether the AP can be accessed or not.

1: AP access enabled.

Bits 5:4 ADDRINC[1:0]: Auto-increment mode bits
These bits define whether the TAR address is automatically incremented after a transaction.

0x0: no auto-increment
0x1: Address is incremented by the size in bytes of the transaction (SIZE field).
0x2: Packed transfers enabled (Only in AHB-APs - reserved in APB-AP). A 32-bit AP access generates a 1 x 32-bit, 2 x 16-bit or 4 x 8-bit bus transaction corresponding to the programmed transaction size. The data is packed or unpacked accordingly.
0x3: Reserved

Bit 3 Reserved, must be kept at reset value.

Bits 2:0 SIZE[2:0]: Size of next memory access transaction (only for AHB-APs)

0x0: Byte (8-bit)
0x1: Half-word (16-bit)
0x2: Word (32-bit)
0x3-0x7: Reserved

For APB-AP, this field is read-only and fixed at 0x2 (32-bit).
Bits 11:2 Reserved, must be kept at reset value.

Bit 1 **FORMAT**: Base address register format
1: Arm® debug interface v5.

Bit 0 **ENTRYPRESENT**: Debug component present status bit
This bit indicates that debug components are present on the access port bus.

0: Debug components are not present (AP1)
1: Debug components are present (AP0, AP2)

**Access port identification register (AP_IDR)**

Address offset: 0xFC
Reset value: 0x8477 0001 (AP0 and AP1), 0x5477 0002 (AP2)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>
| Bits 31:28 **REVISION[3:0]**: Arm core revision
0x5: r1p0 (AP2)
0x8: r0p9 (AP0 and AP1)

Bits 27:24 **JEDEC BANK[3:0]**: JEDEC bank
0x4: Arm®

Bits 23:17 **JEDEC CODE[6:0]**: JEDEC code
0x3B: Arm®

Bit 16 **MEMORY**: Memory access port
1: Standard register map

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 **IDENTITY[7:0]**: AP type identification
0x01: AHB-AP (AP0 and AP1)
0x02: APB-AP (AP2)
0x11: Reserved
60.5 Trace and debug subsystem functional description

The trace and debug subsystem features the following CoreSight components:

- System ROM tables
- Global timestamp generator (TSG)
- System cross-trigger interface (CTI)
- Cross-trigger matrix (CTM)
- Trace port interface unit (TPIU)
- Trace bus funnel (CSTF)
- Embedded trace FIFO (ETF)
- Serial wire output (SWO)
- Serial wire output trace funnel (SWTF)

These components are accessible by the debugger via the system APB-AP and its associated APB-D debug bus. They are also accessible by the Cortex-M7 processor.

The MCU debug unit (DBGMCU) is also accessed via the APB-D. This non-CoreSight component contains registers for configuring the device behavior in Debug mode.

Trace bus replicator branches the trace bus from the CPU’s ITM CoreSight component to ETF and SWO, through trace bus funnels.

60.5.1 System ROM tables

There are two ROM tables on the APB-D bus. The ROM table is a CoreSight component that contains the base addresses of all the CoreSight components on the APB-D bus. These tables allow a debugger to access the topology of the CoreSight components automatically.

The first table points to the second table, and to the CoreSight components located in D3 power domain: SWO, SWTF, TSG. The DBGMCU is not referenced by the table as it is not a standard CoreSight component. The table occupies a 4-Kbyte, 32-bit wide chunk of APB-D address space, from 0xE00E0000 to 0xE00E0FFC when accessed by the debugger, and from 0x5C000000 to 0x5C000FFC when accessed from the system bus.

<table>
<thead>
<tr>
<th>Address offset in ROM table</th>
<th>Component name</th>
<th>Component base address (debugger)</th>
<th>Component base address (system bus)</th>
<th>Component address offset</th>
<th>Size</th>
<th>Entry</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>4 Kbytes</td>
<td>0x000001002</td>
</tr>
<tr>
<td>0x004</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>4 Kbytes</td>
<td>0x00002002</td>
</tr>
<tr>
<td>0x008</td>
<td>SWO</td>
<td>0xE00E3000</td>
<td>0x5C003000</td>
<td>0x03000</td>
<td>4 Kbytes</td>
<td>0x00003003</td>
</tr>
<tr>
<td>0x00C</td>
<td>SWO funnel</td>
<td>0xE00E4000</td>
<td>0x5C004000</td>
<td>0x04000</td>
<td>4 Kbytes</td>
<td>0x00004003</td>
</tr>
<tr>
<td>0x010</td>
<td>Timestamp generator</td>
<td>0xE00E5000</td>
<td>0x5C005000</td>
<td>0x05000</td>
<td>4 Kbytes</td>
<td>0x00005003</td>
</tr>
</tbody>
</table>
The second table occupies a 4-Kbyte, 32-bit wide chunk of APB-D address space, from 0xE00F0000 to 0xE00F0FFC when accessed by the debugger, and from 0x5C010000 to 0x5C010FFC when accessed from the system bus.

### Table 605. System ROM table 2

<table>
<thead>
<tr>
<th>Address offset in ROM table</th>
<th>Component name</th>
<th>Component base address (debugger)</th>
<th>Component base address (system bus)</th>
<th>Component address offset</th>
<th>Size</th>
<th>Entry</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>System CTI</td>
<td>0xE00F1000</td>
<td>0x5C011000</td>
<td>0x1000</td>
<td>4 Kbytes</td>
<td>0x00001003</td>
</tr>
<tr>
<td>0x004</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>4 Kbytes</td>
<td>0x00002002</td>
</tr>
<tr>
<td>0x008</td>
<td>Trace funnel</td>
<td>0xE00F3000</td>
<td>0x5C013000</td>
<td>0x3000</td>
<td>4 Kbytes</td>
<td>0x00003003</td>
</tr>
<tr>
<td>0x00C</td>
<td>ETF</td>
<td>0xE00F4000</td>
<td>0x5C014000</td>
<td>0x4000</td>
<td>4 Kbytes</td>
<td>0x00004003</td>
</tr>
<tr>
<td>0x010</td>
<td>TPIU</td>
<td>0xE00F5000</td>
<td>0x5C015000</td>
<td>0x5000</td>
<td>4 Kbytes</td>
<td>0x00005003</td>
</tr>
<tr>
<td>0x014</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>4 Kbytes</td>
<td>0x00006002</td>
</tr>
<tr>
<td>0x018</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>4 Kbytes</td>
<td>0x00007002</td>
</tr>
<tr>
<td>0x01C</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>4 Kbytes</td>
<td>0x00008002</td>
</tr>
<tr>
<td>0x020</td>
<td>Top of table</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0x024 to 0xFC8</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xFCC to 0xFFC</td>
<td>ROM table registers</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>See System ROM registers</td>
</tr>
</tbody>
</table>

The top of each ROM table contains a number of read-only registers, including the standard CoreSight component and peripheral identity registers, see section System ROM registers.

Each debug component occupies one or more 4 Kbyte blocks of address space. This block of address space is referred to as the debug register file for the component.

The component address offset field of a ROM Table entry points to the start of the last 4 Kbyte block of the address space of the component. This block always contains the component and peripheral ID registers for the component, starting at offset 0xFD0 from the start of the block. The 4 Kbyte count field PIDR4 [7:4], specifies the number of 4 Kbyte blocks for the component. Therefore, the process for finding the start of the address space for a component is:
1. Read the ROM-table entry for the component and extract its Address_Offset[18:0] from bits [31:12] of the ROM-table entry.
2. Use the address offset, together with the base address of the ROM table, ROM_Base_Address, to calculate the base address of the component:
   \[
   \text{Component\_Base\_Address} = \text{ROM\_Base\_Address} + \text{Address\_Offset}
   \]
The Component_Base_Address is the start address of the 4 Kbyte block of the address space for the component.
3. Read the peripheral ID4 register for the component. The address of this register is:
   \[
   \text{Peripheral\_ID4\_address} = \text{Component\_Base\_Address} + 0xFD0
   \]
4. Extract the 4 Kbyte count field [7:4] from the value of the Peripheral ID4 Register.
5. Use the 4 Kbyte count field value to calculate the start address of the address space for the component. If the field value is 0b0000, which corresponds to a count value of 1, the address space for the component starts at Component_Base_Address obtained at stage 2.

The topology for the CoreSight components on the APB-D is shown in Figure 833.
For more information on the use of the ROM table, refer to the Arm® Debug Interface Architecture Specification [1].

**System ROM registers**

**SYSROM memory type register (SYSROM_MEMTYPE)**

Address offset: 0xFCC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 **SYSMEM**: System memory  
0: No system memory is present on this bus

**SYSROM CoreSight peripheral identity register 4 (SYSROM_PIDR4)**

Address offset: 0xFD0  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

| Bit 31:8 Reserved, must be kept at reset value. |

Bits 7:4 **4KCOUNT[3:0]**: Register file size  
0x0: Register file occupies a single 4 Kbyte region

Bits 3:0 **JEP106CON[3:0]**: JEP106 continuation code  
0x0: STMicroelectronics JEDEC continuation code
SYSROM CoreSight peripheral identity register 0 (SYSROM_PIDR0)
Address offset: 0xFE0
Reset value: 0x0000 0050 (System ROM table 1), 0x0000 0001 (System ROM table 2)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 PARTNUM[7:0]: Device part number field, bits [7:0]
- 0x50: STM32H7 device (System ROM table 1)
- 0x01: STM32H7 device (System ROM table 2)

SYSROM CoreSight peripheral identity register 1 (SYSROM_PIDR1)
Address offset: 0xFE4
Reset value: 0x0000 0004 (System ROM table 1), 0x0000 00000 (System ROM table 2)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 JEP106ID[3:0]: JEP106 identity code field, bits [3:0]
- 0x0: STMicroelectronics JEDEC code

- 0x4: STM32H7 device System ROM table 1
- 0x0: STM32H7 device System ROM table 2

SYSROM CoreSight peripheral identity register 2 (SYSROM_PIDR2)
Address offset: 0xFE8
Reset value: 0x0000 000A
### SYSROM CoreSight peripheral identity register 3 (SYSROM_PIDR3)

Address offset: 0xFEC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVISION[3:0]**: Device revision number  
0x0: Rev 0

Bit 3 **JEDEC**: JEDEC assigned value  
1: Designer ID specified by JEDEC

Bits 2:0 **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]  
0x2: STMicroelectronics JEDEC code

### SYSROM CoreSight component identity register 0 (SYSROM_CIDR0)

Address offset: 0xFF0  
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVAND[3:0]**: Metal fix version  
0x0: No metal fix

Bits 3:0 **CMOD[3:0]**: Customer modified  
0x0: No customer modifications

### SYSROM CoreSight component identity register 0 (SYSROM_CIDR0)

Address offset: 0xFF0  
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **PREAMBLE[7:0]**
### SYSROM CoreSight component identity register 1 (SYSROM_CIDR1)

Address offset: 0xFF4
Reset value: 0x0000 0010

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.
Bits 7:0  **PREAMBLE[7:0]**: Component ID field, bits [7:0]
0xOD: Common ID value

### SYSROM CoreSight component identity register 2 (SYSROM_CIDR2)

Address offset: 0xFF8
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.
Bits 7:4  **CLASS[3:0]**: Component ID field, bits [15:12] - component class
0x1: ROM table component

Bits 3:0  **PREAMBLE[11:8]**: Component ID field, bits [11:8]
0x0: Common ID value

### SYSROM CoreSight component identity register 3 (SYSROM_CIDR3)

Address offset: 0xFFC
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.
Bits 7:0  **PREAMBLE[19:12]**: Component ID field, bits [23:16]
0x05: Common ID value
**SYSROM CoreSight component identity register 3 (SYSROM_CIDR3)**

Address offset: 0xFFC

Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[27:20]:** Component ID field, bits [31:24]

- **0xB1:** Common ID value

### System ROM register map and reset values

**Table 606. System ROM table 1 register map and reset values**

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0xFCC  | SYSROM_MEMTYPE | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
| 0xFD0  | SYSROM_PIDR4  | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
| 0xFD1  | Reserved       | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
| 0xFD2  | Reserved       | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
| 0xFE0  | SYSROM_PIDR0  | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
| 0xFE4  | SYSROM_PIDR1  | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
| 0xFE8  | SYSROM_PIDR2  | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
### Table 606. System ROM table 1 register map and reset values (continued)

| Offset | Register name       | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0xFEC  | SYSROM_PIDR3        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xFF0  | SYSROM_CIDR0        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | PREAMBLE[7:0]       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xFF4  | SYSROM_CIDR1        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xFF8  | SYSROM_CIDR2        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | PREAMBLE[19:12]     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xFFC  | SYSROM_CIDR3        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | PREAMBLE[27:20]     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value         | 1   | 0   | 1   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

### Table 607. System ROM table 2 register map and reset values

| Offset | Register name       | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0xFCC  | MEMTYPE             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xFD0  | PARTNUM             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | PARTNUM[11:8]       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value         | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0xFD10 | Reserved            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reserved            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0xFE0  | PARTNUM             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | PARTNUM[7:0]        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value         | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 0xFE4  | PARTNUM             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | PARTNUM[11:8]       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value         | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
60.5.2 Global timestamp generator (TSG)

The global timestamp generator contains a 64-bit counter that provides a common timing reference for all of the trace sources in the system, namely the ETM and ITM in the processor core. These components insert timestamps in the trace streams that allow the trace analyzer to recover the chronological order of trace packets, which can be lost when multiple trace sources are multiplexed into one stream at the funnels.

The TSG registers are accessible over the APB-D. This allows the debugger or debug software to:

- start and stop the timestamp incrementing
- read the current timestamp value
- change the current timestamp value
  - The timestamp counter must be halted while it is changed. When the timestamp value is changed, the timestamp generator resynchronizes all the trace sources.
- change the reported timestamp increment

For more information on the global timestamp generator CoreSight component, refer to the Arm® CoreSight™ SoC-400 Technical Reference Manual [2].

The timestamp generator is located in the D3 power domain, and the timestamp is distributed to the Cortex-M7. To simplify the distribution over power domain boundaries, the
64-bit timestamp is encoded in seven bits, then decoded in the destination power domain, and interpolated to increase its resolution if the processor clock is significantly faster than the generator clock. The timestamp distribution is shown in Figure 834.

**Figure 834. Global timestamp distribution**

TSG registers

**TSG counter control register (TSG_CNTCR)**

Address offset: 0x000
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 **HDBG**: Halt on debug
0: Normal operation
1: Halt counter when system-wide debug state is detected - not implemented

Bit 0 **EN**: Enable
0: Counter disabled
1: Counter enabled and incrementing

**TSG counter status register (TSG_CNTSR)**

Address offset: 0x004
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
TSG current counter value lower register (TSG_CNTCVL)

Address offset: 0x008
Reset value: 0x0000 0000

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 **DBGH**: Debug halt
0: Normal operation
1: Counter halted due to system-wide debug state

Bit 0 Reserved, must be kept at reset value.

TSG current counter value upper register (TSG_CNTCVU)

Address offset: 0x00C
Reset value: 0x0000 0000

Bits 31:0 **CNTCVL[31:0]**: TSG current counter value field, bits [31:0]
To change the current timestamp value, write the lower 32 bits of the new value to this register before writing the upper 32 bits to CNTCVU. The timestamp value is not changed until the CNTVCVU register is written to. Note: The TSG_CNTCR register’s EN bit must be cleared before writing to this register.

TSG current counter value upper register (TSG_CNTCVU)

Address offset: 0x00C
Reset value: 0x0000 0000

Bits 31:0 **CNTCVU[31:0]**: TSG current counter value field, bits [63:32]
To change the current timestamp value, write the lower 32 bits of the new value to CNTCVL before writing the upper 32 bits to this register. The 64-bit timestamp value is updated with the value from both writes when this register is written to. Note: The TSG_CNTCR register’s EN bit must be cleared before writing to this register.
**TSG base frequency ID register (TSG_CNTFID0)**

Address offset: 0x020  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:0 **FREQ[31:0]**: Increment frequency of TSG counter in Hz  
This field must be programmed with the trace generator clock frequency whenever it changes.

**TSG CoreSight peripheral identity register 4 (TSG_PIDR4)**

Address offset: 0xFD0  
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:8  
Reserved, must be kept at reset value.

Bits 7:4 **4KCOUNT[3:0]**: Register file size  
0x0: Register file occupies a single 4 Kbyte region

Bits 3:0 **JEP106CON[3:0]**: JEP106 continuation code  
0x4: Arm® JEDEC code

**TSG CoreSight Peripheral identity register 0 (TSG_PIDR0)**

Address offset: 0xFE0  
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>PARTNUM[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PARTNUM[7:0]**: Part number field, bits [7:0]
0x01: TSG part number

### TSG CoreSight peripheral identity register 1 (TSG_PIDR1)

Address offset: 0xFE4
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]
0xB: Arm® JEDEC code

Bits 3:0  **PARTNUM[11:8]**: Part number field, bits [11:8]
0x1: TSG part number

### TSG CoreSight peripheral identity register 2 (TSG_PIDR2)

Address offset: 0xFE8
Reset value: 0x0000 001B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVISION[3:0]**: Component revision number
0x1: r0p1

Bit 3  **JEDEC**: JEDEC assigned value
1: Designer ID specified by JEDEC

Bits 2:0  **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]
0x3: Arm® JEDEC code
### TSG CoreSight peripheral identity register 3 (TSG_PIDR3)

Address offset: 0xFEC

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 7:4</td>
<td><strong>REVAND[3:0]</strong>: Metal fix version</td>
</tr>
<tr>
<td>0x0: No metal fix</td>
<td></td>
</tr>
<tr>
<td>Bits 3:0</td>
<td><strong>CMOD[3:0]</strong>: Customer modified</td>
</tr>
<tr>
<td>0x0: No customer modifications</td>
<td></td>
</tr>
</tbody>
</table>

### TSG CoreSight component identity register 0 (TSG_CIDR0)

Address offset: 0xFF0

Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>Bit 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 7:0</td>
<td><strong>PREAMBLE[7:0]</strong>: Component ID field, bits [7:0]</td>
</tr>
<tr>
<td>0x0D: Common ID value</td>
<td></td>
</tr>
</tbody>
</table>

### TSG CoreSight component identity register 1 (TSG_CIDR1)

Address offset: 0xFF4

Reset value: 0x0000 00F0

<table>
<thead>
<tr>
<th>Bit 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:8</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bits 27:8</td>
<td><strong>CLASS[3:0]</strong></td>
</tr>
<tr>
<td>0x0D: Common ID value</td>
<td></td>
</tr>
<tr>
<td>Bits 14:8</td>
<td><strong>PREAMBLE[11:8]</strong></td>
</tr>
</tbody>
</table>

---

**ST**
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **CLASS[3:0]**: Component ID field, bits [15:12] - component class
0xF: CoreSight Soc-400 component

Bits 3:0  **PREAMBLE[11:8]**: Component ID field, bits [11:8]
0x0: Common ID value

**TSG CoreSight component identity register 2 (TSG_CIDR2)**
Address offset: 0xFF8
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[19:12]**: Component ID field, bits [23:16]
0x05: Common ID value

**TSG CoreSight component identity register 3 (TSG_CIDR3)**
Address offset: 0xFFC
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[27:20]**: Component ID field, bits [31:24]
0xB1: Common ID value
60.5.3  Cross trigger interfaces (CTI) and matrix (CTM)

The cross trigger interfaces (CTI) and cross trigger matrix (CTM) together form the CoreSight embedded cross trigger feature. There are two CTI components, one at system.

### TSG register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Field name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>TSG_CNTCR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x004</td>
<td>TSG_CNTSR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x008</td>
<td>TSG_CNTCVL</td>
<td>CNTCVL_L_32[31:0]</td>
<td></td>
</tr>
<tr>
<td>0x00C</td>
<td>TSG_CNTCVU</td>
<td>CNTCVU_U_32[31:0]</td>
<td></td>
</tr>
<tr>
<td>0x020</td>
<td>TSG_CNTFID0</td>
<td>FREQ[31:0]</td>
<td></td>
</tr>
<tr>
<td>0x024 to 0xFC</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFD0</td>
<td>TSG_PIDR4</td>
<td>4KCOUNT[3:0]</td>
<td>JEP106CON[3:0]</td>
</tr>
<tr>
<td>0xFD4 to 0xFD</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFE0</td>
<td>TSG_PIDR0</td>
<td>PARTNUM[7:0]</td>
<td></td>
</tr>
<tr>
<td>0xFE4</td>
<td>TSG_PIDR1</td>
<td>JEP106ID[3:0]</td>
<td>PARTNUM[1:8]</td>
</tr>
<tr>
<td>0xFE8</td>
<td>TSG_PIDR2</td>
<td>REVISION[3:0]</td>
<td>JEP106ID[6:4]</td>
</tr>
<tr>
<td>0xFEC</td>
<td>TSG_PIDR3</td>
<td>REVAND[3:0]</td>
<td>CMOD[3:0]</td>
</tr>
<tr>
<td>0xFF0</td>
<td>TSG_CIDR0</td>
<td>PREAMBLE[7:0]</td>
<td></td>
</tr>
<tr>
<td>0xFF4</td>
<td>TSG_CIDR1</td>
<td>CLASS[3:0]</td>
<td>PREAMBLE[11:8]</td>
</tr>
<tr>
<td>0xFFF</td>
<td>TSG_CIDR2</td>
<td>PREAMBLE[19:12]</td>
<td></td>
</tr>
<tr>
<td>0xFFC</td>
<td>TSG_CIDR3</td>
<td>PREAMBLE[27:20]</td>
<td></td>
</tr>
</tbody>
</table>

Table 608. TSG register map and reset values
level and one dedicated to the Cortex-M7. The two CTIs are connected to each other via the CTM. The system-level CTI is accessible to the debugger via the system access port and associated APB-D. The Cortex-M7 CTI is physically integrated in the Cortex-M7 core, and is accessible via the Cortex-M7 access port and associated AHBD.

The CTIs allow events from various sources to trigger debug and/or trace activity. For example, a transition detected on an external trigger input can start code trace.

Each CTI has up to 8 trigger inputs and 8 trigger outputs. Any input can be connected to any output, on the same CTI, or on another CTI via the CTM.

The trigger input and output signals for each CTI are listed in Table 609 to Table 612.

### Table 609. System CTI inputs

<table>
<thead>
<tr>
<th>#</th>
<th>Source signal</th>
<th>Source component</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>DBTRIGI</td>
<td>GPIO</td>
<td>External trigger input - allows an external signal to generate a debug event</td>
</tr>
<tr>
<td>1</td>
<td>ETFACQCOMP</td>
<td>ETF</td>
<td>ETF capture finished - allows a debug event to be generated when the trace FIFO is empty</td>
</tr>
</tbody>
</table>
### Table 609. System CTI inputs (continued)

<table>
<thead>
<tr>
<th>#</th>
<th>Source signal</th>
<th>Source component</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>ETFFULL</td>
<td>ETF</td>
<td>ETF full flag - allows a debug event to be generated when the trace FIFO is full</td>
</tr>
<tr>
<td>3</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>4</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>5</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>6</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>7</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
</tbody>
</table>

### Table 610. System CTI outputs

<table>
<thead>
<tr>
<th>#</th>
<th>Output signal</th>
<th>Destination component</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>DBTRIGO</td>
<td>GPIO</td>
<td>External IO trigger output - allows monitoring of events on the external DBTRIGO pin</td>
</tr>
<tr>
<td>1</td>
<td>TPIUFLUSH</td>
<td>TPIU</td>
<td>Trace port flush trigger - causes the TPIU FIFO to be flushed</td>
</tr>
<tr>
<td>2</td>
<td>TPIUTRIG</td>
<td>TPIU</td>
<td>Trace Port enable trigger - starts trace output on the external trace port</td>
</tr>
<tr>
<td>3</td>
<td>ETFTRIG</td>
<td>ETF</td>
<td>ETF enable trigger - starts filling the Trace FIFO</td>
</tr>
<tr>
<td>4</td>
<td>ETFFLUSH</td>
<td>ETF</td>
<td>ETF flush trigger - causes the Trace FIFO to be flushed</td>
</tr>
<tr>
<td>5</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>6</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>7</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
</tbody>
</table>

### Table 611. Cortex-M7 CTI inputs

<table>
<thead>
<tr>
<th>#</th>
<th>Source signal</th>
<th>Source component</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>HALTED</td>
<td>Cortex-M7 CPU</td>
<td>CPU halted - indicates CPU is in Debug mode</td>
</tr>
<tr>
<td>1</td>
<td>COMPATCH0</td>
<td>Cortex-M7 DWT</td>
<td>DWT comparator 0 match</td>
</tr>
<tr>
<td>2</td>
<td>COMPATCH1</td>
<td>Cortex-M7 DWT</td>
<td>DWT comparator 1 match</td>
</tr>
<tr>
<td>3</td>
<td>COMPATCH2</td>
<td>Cortex-M7 DWT</td>
<td>DWT comparator 2 match</td>
</tr>
<tr>
<td>4</td>
<td>ETMEXTOUT0</td>
<td>Cortex-M7 ETM</td>
<td>ETM external trigger out</td>
</tr>
<tr>
<td>5</td>
<td>ETMEXTOUT1</td>
<td>Cortex-M7 ETM</td>
<td>ETM external trigger out</td>
</tr>
<tr>
<td>6</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>7</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
</tbody>
</table>
There are four event channels in the cross trigger matrix, which allows up to four parallel bidirectional connections between trigger inputs and outputs on different CTIs. To connect input number \( m \) on CTI \( x \) to output number \( n \) on CTI \( y \), the input must be connected to an event channel \( p \) using the CTI\text{INEN}_m \) register of CTI \( x \). The same channel \( p \) must be connected to the output using the CTI\text{OUTEN}_n \) register of CTI \( y \). Note: this applies even if the input and output belong to the same CTI.

An input can be connected to more than one channel (up to four), so an input can be routed to several outputs. Similarly, an output can be connected to several inputs. It is also possible to connect several inputs/outputs to the same channel.

### Table 612. Cortex-M7 CTI outputs

<table>
<thead>
<tr>
<th>#</th>
<th>Output signal</th>
<th>Destination component</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>EDBGRQ</td>
<td>Cortex-M7 CPU</td>
<td>CPU halt request - puts CPU in Debug mode</td>
</tr>
<tr>
<td>1</td>
<td>nIRQ1</td>
<td>Cortex-M7 NVIC</td>
<td>Interrupt request</td>
</tr>
<tr>
<td>2</td>
<td>nIRQ2</td>
<td>Cortex-M7 NVIC</td>
<td>Interrupt request</td>
</tr>
<tr>
<td>3</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>4</td>
<td>ETMEVENTS0</td>
<td>Cortex-M7 ETM</td>
<td>ETM trig request - enables CPU execution trace</td>
</tr>
<tr>
<td>5</td>
<td>ETMEVENTS1</td>
<td>Cortex-M7 ETM</td>
<td>ETM trig request - enables CPU execution trace</td>
</tr>
<tr>
<td>6</td>
<td>-</td>
<td>-</td>
<td>Not used</td>
</tr>
<tr>
<td>7</td>
<td>DBGRESTART</td>
<td>Cortex-M7 CPU</td>
<td>CPU restart request - CPU exits Debug mode</td>
</tr>
</tbody>
</table>

For more information on the cross-trigger interface CoreSight component, refer to the Arm® CoreSight™ SoC-400 Technical Reference Manual [2].
CTI registers

The register file base address for each CTI is defined by the ROM table for the bus to which it is connected. The registers are the same for each CTI.

CTI control register (CTI_CONTROL)

Address offset: 0x000
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 **GLBEN**: Global enable.
0: Cross-triggering disabled
1: Cross-triggering enabled

CTI trigger acknowledge register (CTI_INTACK)

Address offset: 0x010
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**INTACK[7:0]**: Trigger acknowledge

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **INTACK[7:0]**: Trigger acknowledge

There is one bit of the register for each CTITRIGOUT output. When a 1 is written to a bit in this register, the corresponding CTITRIGOUT output is acknowledged, causing it to be cleared.
### CTI application trigger set register (CTI_APPSET)

Address offset: 0x014  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.  

Bits 3:0  **APPSET[3:0]**: Set channel event  
Read:  
0bXXX0: Channel 0 event inactive  
0bXXX1: Channel 0 event active  
0bXXOX: Channel 1 event inactive  
0bXX1X: Channel 1 event active  
0bX0XX: Channel 2 event inactive  
0bX1XX: Channel 2 event active  
0b0XXX: Channel 3 event inactive  
0b1XXX: Channel 3 event active

Write:  
0bXXX0: No effect  
0bXXX1: Set event on Channel 0  
0bXXOX: No effect  
0bXX1X: Set event on Channel 1  
0bX0XX: No effect  
0bX1XX: Set event on Channel 2  
0b0XXX: No effect  
0b1XXX: Set event on Channel 3

### CTI application trigger clear register (CTI_APPCLEAR)

Address offset: 0x018  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**APPCLEAR[3:0]**
Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **APPCLEAR[3:0]**: Clear channel event
- 0bXXX0: No effect
- 0bXXX1: Clear event on Channel 0
- 0bX0XX: No effect
- 0bX1XX: Clear event on Channel 1
- 0b0XXX: No effect
- 0b1XXX: Clear event on Channel 3

**CTI application pulse register (CTI_APPPULSE)**

Address offset: 0x01C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**APPPULSE[3:0]**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **APPPULSE[3:0]**: Pulse channel event
This register clears itself immediately.
- 0bXXX0: No effect
- 0bXXX1: Generate pulse on Channel 0
- 0bX0XX: No effect
- 0bX1XX: Generate pulse on Channel 1
- 0b0XXX: No effect
- 0b1XXX: Generate pulse on Channel 2
- 0b0XXX: No effect
- 0b1XXX: Generate pulse on Channel 3

**CTI trigger IN x enable register (CTI_INENx)**

Address offset: 0x020 + 4 * x, where x = 0 to 7
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

**TRIGINEN[3:0]**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **TRIGINEN[3:0]**: Cross-trigger event enable

- Enables or disables a cross-trigger event on each of the four channels when CTITRIGINx is activated (x = 0 to 7).

  - 0bXXX0: Trigger n does not generate events on Channel 0
  - 0bXXX1: Trigger n generates events on Channel 0
  - 0bXX0X: Trigger n does not generate events on Channel 1
  - 0bXX1X: Trigger n generates events on Channel 1
  - 0bX0XX: Trigger n does not generate events on Channel 2
  - 0bX1XX: Trigger n generates events on Channel 2
  - 0b0XXX: Trigger n does not generate events on Channel 3
  - 0b1XXX: Trigger n generates events on Channel 3

**CTI trigger OUT x enable register (CTI_OUTENx)**

- Address offset: 0x0A0 + 4 * x, where x = 0 to 7
- Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

|        | rw | rw | rw | rw |

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **TRIGOUTEN[3:0]**: Enable trigger upon event

- For each channel, the field defines whether an event on that channel will generate a trigger on CTITRIGOUTx (x = 0 to 7).

  - 0bXXX0: Channel 0 events do not generate triggers on Trigger output n
  - 0bXXX1: Channel 0 events generate triggers on Trigger output n
  - 0bXX0X: Channel 1 events do not generate triggers on Trigger output n
  - 0bXX1X: Channel 1 events generate triggers on Trigger output n
  - 0bX0XX: Channel 2 events do not generate triggers on Trigger output n
  - 0bX1XX: Channel 2 events generate triggers on Trigger output n
  - 0b0XXX: Channel 3 events do not generate triggers on Trigger output n
  - 0b1XXX: Channel 3 events generate triggers on Trigger output n
### CTI trigger IN status register (CTI_TRGISTS)

Address offset: 0x130  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **TRIGINSTATUS[7:0]:**  Trigger input status

There is one bit of the register for each CTITRIGIN input. When a bit is set to 1 it indicates that the corresponding trigger input is active. When it is set to 0, the corresponding trigger input is inactive.

### CTI trigger OUT status register (CTI_TRGOSTS)

Address offset: 0x134  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **TRIGOUTSTATUS[7:0]:**  Trigger output status

There is one bit of the register for each CTITRIGOUT output. When a bit is set to 1 it indicates that the corresponding trigger output is active. When it is set to 0, the corresponding trigger output is inactive.
CTI channel IN status register (CTI_CHINSTS)

Address offset: 0x138
Reset value: 0x0000 0000

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **CHINSTATUS[3:0]**: Channel input status

There is one bit of the register for each channel input. When a bit is set to 1 it indicates that the corresponding channel input is active. When it is set to 0, the corresponding channel input is inactive.

CTI channel OUT status register (CTI_CHOUTSTS)

Address offset: 0x13C
Reset value: 0x0000 0000

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **CHOUTSTATUS[3:0]**: Channel output status

There is one bit of the register for each channel output. When a bit is set to 1 it indicates that the corresponding channel output is active. When it is set to 0, the corresponding channel output is inactive.
CTI channel gate register (CTI_GATE)

Address offset: 0x140
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **GATEEN[3:0]**: Channel output enable
For each channel, defines whether an event on that channel can propagate over the CTM to other CTIs.

- 0bXXX0: Channel 0 events do not propagate
- 0bXXX1: Channel 0 events propagate
- 0bXX0X: Channel 1 events do not propagate
- 0bXX1X: Channel 1 events propagate
- 0bX0XX: Channel 2 events do not propagate
- 0bX1XX: Channel 2 events propagate
- 0b0XXX: Channel 3 events do not propagate
- 0b1XXX: Channel 3 events propagate

CTI claim tag set register (CTI_CLAIMSET)

Address offset: 0xFA0
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Claims **CLAIMSET[3:0]**
Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **CLAIMSET[3:0]**: Set claim tag bits

Write:
0000: No effect
xxx1: Set bit 0
xx1x: Set bit 1
x1xx: Set bit 2
1xxx: Set bit 3

Read:
0xF: Indicates there are four bits in claim tag

**CTI claim tag clear register (CTICLAIMCLR)**

Address offset: 0xFA4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**CLAIMCLR[3:0]**

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **CLAIMCLR[3:0]**: Reset claim tag bits

Write:
0000: No effect
xxx1: Clear bit 0
xx1x: Clear bit 1
x1xx: Clear bit 2
1xxx: Clear bit 3

Read: Returns current value of claim tag

**CTI lock access register (CTI_LAR)**

Address offset: 0xFB0
Reset value: N/A

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**ACCESS_W[31:16]**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**ACCESS_W[15:0]**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>
Bits 31:0 `ACCESS_W[31:0]`: CTI register write access enable

Enables write access to some CTI registers by processor core (debuggers do not need to unlock the component)

0xC5ACCE55: Enable write access
Other values: Disable write access

**CTI lock status register (CTI_LSR)**

Address offset: 0xFB4
Reset value: 0x0000 0003

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td><code>ACCESS_W[31:0]</code></td>
<td></td>
</tr>
<tr>
<td>31:0</td>
<td>CTI register write access enable</td>
<td>0x0000 0003</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>28</td>
<td><code>LOCKTYPE</code></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Size of the CTI_LAR register</td>
<td>0: 32-bit</td>
</tr>
<tr>
<td>26</td>
<td><code>LOCKGRANT</code></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Current status of lock</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td><code>LOCKEXIST</code></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>Existence of lock control</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>mechanism</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td><code>LOCKTYPE</code></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Current status of lock</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Existence of lock control</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>mechanism</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**CTI authentication status register (CTI_AUTHSTAT)**

Address offset: 0xFB8
Reset value: 0x0000 000A

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td><code>ACCESS_W[31:0]</code></td>
<td></td>
</tr>
<tr>
<td>31:0</td>
<td>CTI register write access enable</td>
<td>0x0000 0003</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>28</td>
<td><code>NSNID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td><code>SNID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td><code>SID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15:0</td>
<td><code>NSNID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>14:0</td>
<td><code>SNID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>13:0</td>
<td><code>SID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>12:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>11:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0:0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td><code>ACCESS_W[31:0]</code></td>
<td></td>
</tr>
<tr>
<td>31:0</td>
<td>CTI register write access enable</td>
<td>0x0000 0003</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>28</td>
<td><code>LOCKTYPE</code></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Size of the CTI_LAR register</td>
<td>0: 32-bit</td>
</tr>
<tr>
<td>26</td>
<td><code>LOCKGRANT</code></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Current status of lock</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td><code>LOCKEXIST</code></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>Existence of lock control</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>mechanism</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15:0</td>
<td><code>NSNID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>14:0</td>
<td><code>SNID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>13:0</td>
<td><code>SID[1:0]</code></td>
<td></td>
</tr>
<tr>
<td>12:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>11:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1:0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0:0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
**Debug infrastructure**

**CTI device configuration register (CTI_DEVID)**

Address offset: 0xFC8  
Reset value: 0x0004 0800

| Bit 31-8 | Reserved, must be kept at reset value. |
| Bit 7-6 | **SNID[1:0]**: Security level for secure non-invasive debug  
0x0: Not implemented |
| Bit 5-4 | **SID[1:0]**: Security level for secure invasive debug  
0x0: Not implemented |
| Bit 3-2 | **NSNID[1:0]**: Security level for non-secure non-invasive debug  
0x2: Disabled  
0x3: Enabled |
| Bit 1-0 | **NSID[1:0]**: Security level for non-secure invasive debug  
0x2: Disabled  
0x3: Enabled |

| Bit 31:20 | Reserved, must be kept at reset value. |
| Bit 19:16 | **NUMCH[3:0]**: Number of ECT channels available  
0x4: 4 channels |
| Bit 15:8 | **NUMTRIG[7:0]**: Number of ECT triggers available  
0x8: 8 trigger inputs and 8 trigger outputs |
| Bit 7:5 | Reserved, must be kept at reset value. |
| Bit 4:0 | **EXTMUXNUM[4:0]**: Number of trigger input/output multiplexers  
0x0: None |

**CTI device type identifier register (CTI_DEVTYPE)**

Address offset: 0xFCC  
Reset value: 0x0000 0014

| Bit 31:16 | Reserved, must be kept at reset value. |
| Bit 15:8 | **SUBTYPE[3:0]**  
| Bit 7:0 | **MAJORTYPE[3:0]** |

3128/3353  
RM0433 Rev 8
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **SUBTYPE[3:0]**: Sub-classification
0x1: Indicates that this component is a cross-triggering component.

Bits 3:0  **MAJORTYPE[3:0]**: Major classification
0x4: Indicates that this component allows a debugger to control other components in a CoreSight SoC-400 system.

### CTI CoreSight peripheral identity register 4 (CTI_PIDR4)

Address offset: 0xFD0
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **4KCOUNT[3:0]**: Register file size
0x0: Register file occupies a single 4 Kbyte region

Bits 3:0  **JEP106CON[3:0]**: JEP106 continuation code
0x4: Arm® JEDEC code

### CTI CoreSight peripheral identity register 0 (CTI_PIDR0)

Address offset: 0xFE0
Reset value: 0x0000 0006

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PARTNUM[7:0]**: Part number field, bits [7:0]
0x06: CTI part number
CTI CoreSight peripheral identity register 1 (CTI_PIDR1)

Address offset: 0xFE4
Reset value: 0x0000 00B9

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:8</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>7:4</td>
<td>JEP106ID[3:0]: JEP106 identity code field, bits [3:0]</td>
<td>0xB: Arm® JEDEC code</td>
</tr>
</tbody>
</table>

CTI CoreSight peripheral identity register 2 (CTI_PIDR2)

Address offset: 0xFE8
Reset value: 0x0000 005B

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:8</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>7:4</td>
<td>REVISION[3:0]: Component revision number</td>
<td>0x5: r1p0</td>
</tr>
<tr>
<td>3:0</td>
<td>JEDEC: JEDEC assigned value</td>
<td>1: Designer ID specified by JEDEC</td>
</tr>
</tbody>
</table>
**CTI CoreSight peripheral identity register 3 (CTI_PIDR3)**

Address offset: 0xFEC

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVAND[3:0]**: Metal fix version

0x0: No metal fix

Bits 3:0  **CMOD[3:0]**: Customer modified

0x0: No customer modifications

**CTI CoreSight component identity register 0 (CTI_CIDR0)**

Address offset: 0xFF0

Reset value: 0x0000 0000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[7:0]**: Component ID field, bits [7:0]

0x0D: Common ID value

**CTI CoreSight component identity register 1 (CTI_CIDR1)**

Address offset: 0xFF4

Reset value: 0x0000 0090

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **CLASS[3:0] PREAMBLE[11:8]**: Component ID field, bits [7:0]

0x0D: Common ID value
Debug infrastructure RM0433

CTI CoreSight component identity register 2 (CTI_CIDR2)

Address offset: 0xFF8
Reset value: 0x0000 0005

CTI CoreSight component identity register 3 (CTI_CIDR3)

Address offset: 0xFFC
Reset value: 0x0000 00B1
## CTI register map and reset values

### Table 613. CTI register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>CTI_CONTROL</td>
<td></td>
<td></td>
<td>INTACK[7:0]</td>
<td></td>
<td></td>
<td>CTI_INTACK</td>
<td></td>
<td></td>
<td>CTI_APPSET</td>
<td></td>
<td></td>
<td>APPSET[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x010</td>
<td>CTI_INTACK</td>
<td></td>
<td></td>
<td>TRIGINEN[3.0]</td>
<td></td>
<td></td>
<td>CTI_APPCLEAR</td>
<td></td>
<td></td>
<td>APPCLEAR[3.0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x014</td>
<td>CTI_APPSET</td>
<td></td>
<td></td>
<td>TRIGOUTEN[3:0]</td>
<td></td>
<td></td>
<td>CTI_APPPULSE</td>
<td></td>
<td></td>
<td>APPPULSE[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x020 to</td>
<td>CTI_INEN0 to CTI_INEN7</td>
<td></td>
<td></td>
<td>TRIGINSTATUS[7:0]</td>
<td></td>
<td></td>
<td>CTI_INEN0 to CTI_INEN7</td>
<td></td>
<td></td>
<td>TRIGINSTATUS[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x040 to</td>
<td>Reserved</td>
<td></td>
<td></td>
<td>TRIGINSTATUS[7:0]</td>
<td></td>
<td></td>
<td>CTI_GATE</td>
<td></td>
<td></td>
<td>CHISTATUS[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x130</td>
<td>CTI_TRIGISTS</td>
<td></td>
<td></td>
<td>TRIGINSTATUS[7:0]</td>
<td></td>
<td></td>
<td>CTI_TRIGISTS</td>
<td></td>
<td></td>
<td>CHISTATUS[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x134</td>
<td>CTI_TRIGOSTS</td>
<td></td>
<td></td>
<td>TRIGOUTSTATUS[7:0]</td>
<td></td>
<td></td>
<td>CTI_CHINISTS</td>
<td></td>
<td></td>
<td>CHOSTATUS[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x138</td>
<td>CTI_CHOUTSTS</td>
<td></td>
<td></td>
<td>TRIGOUTSTATUS[7:0]</td>
<td></td>
<td></td>
<td>CTI_GATE</td>
<td></td>
<td></td>
<td>GATEEN[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x140</td>
<td>CTI_GATE</td>
<td></td>
<td></td>
<td>GATEEN[3:0]</td>
<td></td>
<td></td>
<td>CTICLAIMSET</td>
<td></td>
<td></td>
<td>CLAIMSET[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x144 to</td>
<td>Reserved</td>
<td></td>
<td></td>
<td>CLAIMSET[3:0]</td>
<td></td>
<td></td>
<td>CTICLAIMCLR</td>
<td></td>
<td></td>
<td>CLAIMCLR[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xF00</td>
<td>CTI_CLAIMSET</td>
<td></td>
<td></td>
<td>CLAIMCLR[3:0]</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xF04</td>
<td>CTI_CLAIMCLR</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xF08 to</td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFEC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 613. CTI register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFB0</td>
<td>CTI_LAR</td>
<td>ACCESS_W[31:0]</td>
<td>Reset value: - - - - - - - - - - - - - - - - - - - - - - - - - - - - -</td>
</tr>
<tr>
<td>0xFB4</td>
<td>CTI_LSR</td>
<td></td>
<td>Reset value:</td>
</tr>
<tr>
<td>0xFB8</td>
<td>CTI_AUTHSTAT</td>
<td></td>
<td>Reset value: 0 0 0 0 1 0 1 0</td>
</tr>
<tr>
<td>0xFC8</td>
<td>CTI_DEVID</td>
<td>NUMCH[3:0] NUMTRIG[7:0] EXMUXNUM [4:0]</td>
<td>Reset value: 0 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0xFC0</td>
<td>CTI_DEVTYPE</td>
<td>SUBTYPE[3:0] MAJORTYPE [3:0]</td>
<td>Reset value: 0 0 0 1 0 1 0 0 0</td>
</tr>
<tr>
<td>0xFD0</td>
<td>CTI_PIDR4</td>
<td>4KCOUNT[3:0] JEP106CON[3:0]</td>
<td>Reset value: 0 0 0 0 1 0 0 0</td>
</tr>
<tr>
<td>0xFD4 to 0xFDCC</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xFE0</td>
<td>CTI_PIDR0</td>
<td>PARTNUM[7:0]</td>
<td>Reset value: 0 0 0 0 0 1 1 0</td>
</tr>
<tr>
<td>0xFE4</td>
<td>CTI_PIDR1</td>
<td>JEP106ID[3:0] PARTNUM[1:8]</td>
<td>Reset value: 1 0 1 1 1 0 0 1</td>
</tr>
<tr>
<td>0xFE8</td>
<td>CTI_PIDR2</td>
<td>REV[3:0]</td>
<td>Reset value: 0 1 0 1 0 1</td>
</tr>
<tr>
<td>0 FEC</td>
<td>CTI_PIDR3</td>
<td>REVAND[3:0] CMOD[3:0]</td>
<td>Reset value: 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0xFF0</td>
<td>CTI_CIDR0</td>
<td>PREAMBLE[7:0]</td>
<td>Reset value: 0 0 0 0 1 1 0 1</td>
</tr>
<tr>
<td>0xFF4</td>
<td>CTI_CIDR1</td>
<td>CLASS[3:0] PREAMBLE[11:8]</td>
<td>Reset value: 1 0 0 1 0 0 1 0 0 0 0</td>
</tr>
<tr>
<td>0xFF8</td>
<td>CTI_CIDR2</td>
<td>PREAMBLE[19:12]</td>
<td>Reset value: 0 0 0 0 1 0 1 0 1</td>
</tr>
<tr>
<td>0 FCC</td>
<td>CTI_CIDR3</td>
<td>PREAMBLE[27:20]</td>
<td>Reset value: 1 0 1 1 0 0 0 1</td>
</tr>
</tbody>
</table>
60.5.4 Trace funnel (CSTF)

The trace funnel is a CoreSight component that combines the ATB buses from two trace sources into one single ATB. The CSTF has two ATB slave ports, and one ATB master port. An arbiter selects the slave ports according to a programmable priority.

The slave ports are connected as follows:
- S0: Cortex-M7 ETM
- S1: Cortex-M7 ITM

The CSTF registers allow the slave ports to be individually enabled, and their priority settings to be configured. The priorities can be modified only when trace is disabled. The arbitration works as follows:
- The arbiter selects the slave port with the highest assigned priority that has data valid
- Up to $\text{min\_hold\_time}$ transfers are passed from the selected slave to the master port, where $\text{min\_hold\_time}$ is programmable in the CONTROL register.
- A new arbitration is then performed

High priority should be assigned to slave ports connected to sources with a small amount of buffering, or where data loss cannot be tolerated. Low priority should be assigned to less critical sources or those with large buffers.

For more information on the ATB Funnel CoreSight component, refer to the Arm® CoreSight™ SoC-400 Technical Reference Manual [2].

Trace funnel registers

CSTF control register (CSTF_CTRL)

Address offset: 0x000
Reset value: 0x0000 0300

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:8 \text{MIN\_HOLD\_TIME}[3:0]: Number of transactions between arbitrations.
- 0x0: 1 transaction
- 0xE: 15 transactions
- 0xF: Reserved
Bits 7:2  Reserved, must be kept at reset value.

Bit 1  **ENS1**: S1 slave port enable
0: Disable port
1: Enable port

Bit 0  **ENS0**: S0 slave port enable
0: Disable port
1: Enable port

**CSTF priority register (CSTF_PRIORITY)**
Address offset: 0x004
Reset value: 0x0000 0688

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:6  Reserved, must be kept at reset value.

Bits 5:3  **PRIPORT1[2:0]**: S1 slave port priority
0: Highest priority
7: Lowest priority

Bits 2:0  **PRIPORT0[2:0]**: S0 slave port priority
0: Highest priority
7: Lowest priority

**CSTF claim tag set register (CSTF_CLAIMSET)**
Address offset: 0xFA0
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:6  Reserved, must be kept at reset value.

Bits 5:3  **PRIPORT1[2:0]**: S1 slave port priority
0: Highest priority
7: Lowest priority

Bits 2:0  **PRIPORT0[2:0]**: S0 slave port priority
0: Highest priority
7: Lowest priority
CSTF claim tag clear register (CSTF_CLAIMCLR)

Address offset: 0xFA4
Reset value: 0x0000 0000

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 CLAIMCLR[3:0]: Reset claim tag bits

Write:
0000: No effect
xxx1: Clear bit 0
xx1x: Clear bit 1
x1xx: Clear bit 2
1xxx: Clear bit 3

Read: Returns current value of claim tag

CSTF lock access register (CSTF_LAR)

Address offset: 0xFB0
Reset value: N/A

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 CLAIMSET[3:0]: Set claim tag bits

Write:
0000: No effect
xxx1: Set bit 0
xx1x: Set bit 1
x1xx: Set bit 2
1xxx: Set bit 3

Read: Indicates there are four bits in claim tag

ST
Bits 31:0  **ACCESS_W[31:0]**: CSTF register write access enable
The field enables write access to some CSTF registers by processor cores (debuggers do not need to unlock the component).

0xC5ACCE55: Enable write access
Other values: Disable write access

**CSTF lock status register (CSTF_LSR)**
Address offset: 0xFB4
Reset value: 0x0000 0003

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:3  Reserved, must be kept at reset value.

Bit 2  **LOCKTYPE**: Size of the CSTF_LAR register
0: 32-bit

Bit 1  **LOCKGRANT**: Current status of lock
This bit always returns zero when read by an external debugger.

0: Write access is permitted
1: Write access is blocked. Only read access is permitted.

Bit 0  **LOCKEXIST**: Existence of lock control mechanism
The bit indicates whether a lock control mechanism exists. It always returns zero when read by an external debugger.

0: No lock control mechanism exists
1: Lock control mechanism is implemented

**CSTF authentication status register (CSTF_AUTHSTAT)**
Address offset: 0xFB8
Reset value: 0x0000 000A

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:6  **SNID[1:0]**: Security level for secure non-invasive debug
          0x0: Not implemented

Bits 5:4  **SID[1:0]**: Security level for secure invasive debug
          0x0: Not implemented

Bits 3:2  **NSNID[1:0]**: Security level for non-secure non-invasive debug
          0x2: Disabled
          0x3: Enabled

Bits 1:0  **NSID[1:0]**: Security level for non-secure invasive debug
          0x2: Disabled
          0x3: Enabled

**CSTF CoreSight device identity register (CSTF_DEVID)**

Address offset: 0xFC8

Reset value: 0x0000 0024

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **SCHEME[3:0]**: Priority scheme
          0x2: Static priority

Bits 3:0  **PORTCNT[3:0]**: Number of input ports connected
          0x4: Four input ports

**CSTF CoreSight device type identity register (CSTF_DEVTYPE)**

Address offset: 0xFCC

Reset value: 0x0000 0012

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DEVTYPEID[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
</tr>
</tbody>
</table>
CSTF CoreSight peripheral identity register 4 (CSTF_PIDR4)

Address offset: 0xFD0
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0 **DEVTYPEID[7:0]**: Device type identifier
- 0x12: Trace funnel

**CSTF CoreSight peripheral identity register 0 (CSTF_PIDR0)**

Address offset: 0xFE0
Reset value: 0x0000 0008

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:4 **4KCOUNT[3:0]**: Register file size
- 0x0: Register file occupies a single 4 Kbyte region

Bits 3:0 **JEP106CON[3:0]**: JEP106 continuation code
- 0x4: Arm® JEDEC code

**CSTF CoreSight peripheral identity register 0 (CSTF_PIDR0)**

Address offset: 0xFE0
Reset value: 0x0000 0008

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0 **PARTNUM[7:0]**: Part number field, bits [7:0]
- 0x08: CSTF part number
### CSTF CoreSight peripheral identity register 1 (CSTF_PIDR1)

Address offset: 0xFE4

Reset value: 0x0000 00B9

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]

- 0xB: Arm® JEDEC code

Bits 3:0  **PARTNUM[11:8]**: Part number field, bits [11:8]

- 0x9: CSTF part number

### CSTF CoreSight peripheral identity register 2 (CSTF_PIDR2)

Address offset: 0xFE8

Reset value: 0x0000 003B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVISION[3:0]**: Component revision number

- 0x3: r1p1

Bit 3  **JEDEC**: JEDEC assigned value

- 1: Designer ID specified by JEDEC

Bits 2:0  **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]

- 0x3: Arm® JEDEC code
### CSTF CoreSight peripheral identity register 3 (CSTF_PIDR3)

Address offset: 0xFEC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVAND[3:0]**: Metal fix version  
0x0: No metal fix

Bits 3:0  **CMOD[3:0]**: Customer modified  
0x0: No customer modifications

### CSTF CoreSight component identity register 0 (CSTF_CIDR0)

Address offset: 0xFF0  
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[7:0]**: Component ID field, bits [7:0]  
0x0D: Common ID value

### CSTF CoreSight component identity register 1 (CSTF_CIDR1)

Address offset: 0xFF4  
Reset value: 0x0000 0090

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **CLASS[3:0]**  
**PREAMBLE[11:8]**  
0x0D: Common ID value
Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **CLASS[3:0]**: Component ID field, bits [15:12] - component class
0x09: CoreSight component

Bits 3:0 **PREAMBLE[11:8]**: Component ID field, bits [11:8]
0x0: Common ID value

### CSTF CoreSight component identity register 2 (CSTF_CIDR2)

Address offset: 0xFF8
Reset value: 0x0000 0005

![Bit Diagram for CSTF_CIDR2](image)

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[19:12]**: Component ID field, bits [23:16]
0x05: Common ID value

### CSTF CoreSight component identity register 3 (CSTF_CIDR3)

Address offset: 0xFFC
Reset value: 0x0000 00B1

![Bit Diagram for CSTF_CIDR3](image)

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[27:20]**: Component ID field, bits [31:24]
0xB1: Common ID value
## Trace funnel register map and reset values

### Table 614. CSTF register map and reset values

| Offset | Register name | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|--------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | CSTF_CTRL    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x004  | CSTF_PRIORITY| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x008  | Reserved     | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0x00C  | Reserved     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0xFA0  | CSTF_CLAIMSET| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFA4  | CSTF_CLAIMCLR| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB0  | CSTF_LAR     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB4  | CSTF_LSR     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB8  | CSTF_AUTHSTAT| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFC0  | CSTF_DEVID   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFC8  | CSTF_DEVTYPE | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|        |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFCC  | CSTF_DEVTYPE | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
### 60.5.5 Embedded trace FIFO (ETF)

The ETF is a 4 Kbyte memory that captures trace data from two trace sources, namely the ETM and ITM of the CPU core. The ETF is a design configuration of the CoreSight™ trace memory controller component.

The ETF can be used in three modes (selected in the mode register):

1. **Hardware FIFO mode**

   The trace memory is used as a FIFO that is drained through the ATB master interface. Trace data is captured into the trace RAM and when full, the incoming trace stream is stalled. When the Trace buffer is not empty, trace data is drained out through the ATB master interface to the TPIU.

   In this mode, the role of the FIFO is to smooth the flow of trace information arriving at the trace port. Since the trace data can be very irregular by nature, the peak data rate can easily exceed the port capability, resulting in an overflow. The ETF allows a steady data rate at the trace port, which can then be sized according to the average rate rather than the peak rate.
than the peak. The trace is stored off-chip in real time by the trace port analyzer tool, and so the trace log can be very big.

2. Software FIFO mode
The trace memory is used as a FIFO that can be read through the RRD Register while trace is being captured. Trace data is captured into the trace RAM and when full, the incoming trace stream is stalled.

This mode allows the trace to be transferred by DMA into the system memory, or to a high speed interface (such as SPI or USB), or even monitored by software. Note that unlike the hardware FIFO mode, this mode is invasive, since it uses system resources which are shared by the processor.

3. Circular buffer mode
The trace memory is used as a circular buffer. Trace data is captured into the Trace memory starting from the location pointed to by the write pointer register. Even when the trace memory is full, incoming trace data continues to be overwritten to the trace memory until a stop condition occurs.

In this mode, the ETF stores the trace data on-chip, so the trace log size is limited to that of the ETF SRAM, 4 Kbytes in this case. Being a circular buffer, when the FIFO becomes full, incoming trace data overwrites the oldest stored data and the oldest stored data is lost. Therefore the content of the trace buffer represents the most recent activity of the processor, before the buffer was stopped, rather than all the activity since the trace was started.

There are three possible methods to read out the buffer contents once the trace stops:
   – via the Trace port - with the TPIU enabled, the content of the buffer is output over the Trace port. This can be done by setting the DRAINBUF bit in the ETF_FFCR register.
   – via the Debug port - the debugger can read the buffer via the RRD register that is accessible over the system APB-D.
   – by software - the processor can read the buffer via the RRD register, since the APB-D is accessible from the system bus.

The ETF can be moved to any one of the following states:

- **Disabled**
  This state is entered after a reset, or when trace capture is disabled. The ETF must only be programmed in this state.

- **Running**
  Trace capture is performed in this state. It is entered by enabling trace capture while in disabled state.

- **Stopped**
  Trace capture is stopped in this state, but the contents of the buffer can be read out or drained. This state is entered after a stop event (trigger or flush).

- **Disabling**
  This is a transition state while disabling trace capture.

- **Stopping**
  This is a transition state while stopping trace capture.

- **Draining**
  This state is entered while draining the buffer in Stopped state.

The state transition diagram is shown in *Figure 837*. 
For more information on the CoreSight™ trace memory controller component, refer to the Arm® CoreSight™ trace memory controller technical reference manual [3].

ETF registers

ETF RAM size register (ETF_RSZ)

Address offset: 0x004

Reset value: 0x0000 0400

<table>
<thead>
<tr>
<th>Bit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>RSZ[30:16]</td>
</tr>
<tr>
<td>15-0</td>
<td>RSZ[15:0]</td>
</tr>
</tbody>
</table>

Bit 31  Reserved, must be kept at reset value.

Bits 30:0  **RSZ[30:0]**: RAM size

The value of the field indicates the number of 32-bit words

0x400: 1024 words = 4 Kbytes
ETF status register (ETF_STS)

Address offset: 0x00C
Reset value: 0x0000 001C

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:5 Reserved, must be kept at reset value.

Bit 4 **EMPTY**: Trace FIFO empty
This bit is valid only when the TCEN bit of the ETF_CTL register is high. This bit reads as zero when TCEN is low.
0: Trace FIFO contains data
1: Trace FIFO is empty.

*Note: Empty trace FIFO does not mean that the ETF pipeline is empty. The latter is indicated by the FEMPTY bit.*

Bit 3 **FEMPTY**: Formatter empty
This bit is set when trace capture has stopped, and all internal pipelines and buffers have been drained. Unlike READY, it is not affected by buffer drains. The ACQCOMP output reflects the value of this bit.

Bit 2 **READY**: ETF ready
This bit is set when trace capture has stopped and all internal pipelines and buffers have been drained (Stopped or Disabled state)

Bit 1 **TRIGD**: Triggered
The Triggered bit is set when trace capture is in progress and the TMC has detected a Trigger Event. This bit is cleared when leaving Disabled state.
This bit is operational only in the Circular buffer mode. In all other modes, this bit is always low.
This bit does not indicate that a trigger has been embedded in the formatted output trace data from the TMC. Trigger indication on the output trace stream is determined by the programming of the Formatter and Flush Control Register, ETF_FFCR.

Bit 0 **FULL**: Trace buffer full
In circular buffer mode, this flag is set when the RAM write pointer wraps around the top of the buffer, and remains set until the TCEN bit of the ETF_CTL register is cleared and set.
In software and hardware FIFO modes, this flag indicates that the current space in the trace memory is less than or equal to the value programmed in the ETF_BUFWM Register, that is, Fill level \(\geq\) MEM_SIZE - BUFWM.
This bit is cleared when leaving Disabled state. The FULL output reflects the value of this register bit.
ETF RAM read data register (ETF_RRD)

Address offset: 0x010
Reset value: Unknown

<table>
<thead>
<tr>
<th></th>
<th>RRD[31:16]</th>
<th></th>
<th>RRD[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>r</td>
<td>28</td>
<td>r</td>
</tr>
<tr>
<td>30</td>
<td>r</td>
<td>27</td>
<td>r</td>
</tr>
<tr>
<td>29</td>
<td>r</td>
<td>26</td>
<td>r</td>
</tr>
<tr>
<td>28</td>
<td>r</td>
<td>25</td>
<td>r</td>
</tr>
<tr>
<td>27</td>
<td>r</td>
<td>24</td>
<td>r</td>
</tr>
<tr>
<td>26</td>
<td>r</td>
<td>23</td>
<td>r</td>
</tr>
<tr>
<td>25</td>
<td>r</td>
<td>22</td>
<td>r</td>
</tr>
<tr>
<td>24</td>
<td>r</td>
<td>21</td>
<td>r</td>
</tr>
<tr>
<td>23</td>
<td>r</td>
<td>20</td>
<td>r</td>
</tr>
<tr>
<td>22</td>
<td>r</td>
<td>19</td>
<td>r</td>
</tr>
<tr>
<td>21</td>
<td>r</td>
<td>18</td>
<td>r</td>
</tr>
<tr>
<td>20</td>
<td>r</td>
<td>17</td>
<td>r</td>
</tr>
<tr>
<td>19</td>
<td>r</td>
<td>16</td>
<td>r</td>
</tr>
<tr>
<td>18</td>
<td>15</td>
<td>14</td>
<td>13</td>
</tr>
<tr>
<td></td>
<td>12</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>9</td>
<td>8</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 RRD[31:0]: RAM Read Data.
Circular buffer mode:
  When in Stopped state and the buffer is not empty, reading this register returns the next word of data from the trace buffer. When the whole trace buffer has been read, the Empty bit in the ETF_STS Register is set, and subsequent reads return 0xFFFFFFFF. Reading this register when not in Stopped state returns 0xFFFFFFFF.
Software FIFO mode:
  Reading this register returns data from the FIFO. If this register is read when the FIFO is empty, the data returned is 0xFFFFFFFF.
Hardware FIFO mode:
  Reading this register returns 0xFFFFFFFF.

ETF RAM read pointer register (ETF_RRP)

Address offset: 0x014
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th>RRP[12:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>rw</td>
</tr>
<tr>
<td>30</td>
<td>rw</td>
</tr>
<tr>
<td>29</td>
<td>rw</td>
</tr>
<tr>
<td>28</td>
<td>rw</td>
</tr>
<tr>
<td>27</td>
<td>rw</td>
</tr>
<tr>
<td>26</td>
<td>rw</td>
</tr>
<tr>
<td>25</td>
<td>rw</td>
</tr>
<tr>
<td>24</td>
<td>rw</td>
</tr>
<tr>
<td>23</td>
<td>rw</td>
</tr>
<tr>
<td>22</td>
<td>rw</td>
</tr>
<tr>
<td>21</td>
<td>rw</td>
</tr>
<tr>
<td>20</td>
<td>rw</td>
</tr>
<tr>
<td>19</td>
<td>rw</td>
</tr>
<tr>
<td>18</td>
<td>rw</td>
</tr>
<tr>
<td>17</td>
<td>rw</td>
</tr>
<tr>
<td>16</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:13 Reserved, must be kept at reset value.

Bits 12:0 RRP[12:0]: RAM Read Pointer
The RAM Read Pointer Register contains the value of the read pointer that is used to read entries from the trace memory over the APB interface via the ETF_RRD register. The pointer can be programmed with a byte address, 64-bit aligned (that is, bits 0 to 3 should be zero). The pointer is incremented by 8 each time a full 64-bit FIFO entry has been written. When the pointer reaches its maximum value, it wraps around.
This register can only be written to while in Disabled state. It can be read in Disabled state, in Stopped state in circular buffer mode and SW FIFO mode, and also in Running and Stopping states in SW FIFO mode.
ETF RAM write pointer register (ETF_RWP)

Address offset: 0x018  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:13  Reserved, must be kept at reset value.

Bits 12:0  **RWP[12:0]**: RAM write pointer

The RAM write pointer register contains the value of the write pointer that is used to write entries into the trace memory over the APB interface via the ETF_RWD register. The pointer can be programmed with a byte address, 64-bit aligned (that is, bits 0 to 3 should be zero). The pointer is incremented by 8 each time a full 64-bit FIFO entry has been read. When the pointer reaches its maximum value, it wraps around.

This register can only be written to while in Disabled state. It can be read in Disabled state, in Stopped state in circular buffer mode and SW FIFO mode, and also in Running and Stopping states in SW FIFO mode.

ETF trigger counter register (ETF_TRG)

Address offset: 0x01C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**TRG[10:0]**
Bits 31:11 Reserved, must be kept at reset value.

Bits 10:0 TRG[10:0]: Trigger counter
In Circular buffer mode, specifies the number of 32-bit words to capture in the trace RAM following the detection of either a rising edge on the TRIGIN input or a trigger packet in the incoming trace stream, ATID =7’h7D. On capturing the specified number of data words, a trigger event occurs. The effect of a trigger event on the ETF behavior is controlled by the FFCR Register.

The number of 32-bit words written into the trace RAM following the trigger is the value stored in this register, plus one. This register is ignored when the ETF is in Software FIFO mode or Hardware FIFO mode. When the trigger counter starts counting, any additional triggers, either on TRIGIN or in the incoming trace stream, are ignored until the counter reaches zero. When the trigger counter has reached zero, it remains at zero until it is re-programmed with a write to this register.

This register is cleared when READY goes high, so that the state of the counter when trace capture has stopped does not affect a subsequent trace capture session. Writing to this register when not in Disabled state results in unpredictable behavior.

A read access to this register is permitted at any time when in Disabled state, or in Circular buffer mode. A read access returns the current value of the trigger counter.

ETF control register (ETF_CTL)
Address offset: 0x020
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 TCEN: Trace capture enable
When writing:
0: Disable trace capture (moves from Running, Stopping or Stopped state into Disabling or Disabled state)
1: Enable trace capture (moves from Disabled state to Running state)

When reading, this bit is low when in Disabling or Disabled states, and high otherwise.
ETF RAM write data register (ETF_RWD)

Address offset: 0x024
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:16</th>
<th>RWD[31:16]</th>
</tr>
</thead>
<tbody>
<tr>
<td>w w w w w w w w w w w w w w w w</td>
<td></td>
</tr>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 15:0</th>
<th>RWD[15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>w w w w w w w w w w w w w w w w</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0  **RWD[31:0]**: RAM write data

When in Disabled state, a write to this register stores data at the location pointed to by the RWP. Writes to this register when not in Disabled state are ignored. When a full memory width (64-bit) of data has been written, the data is written to memory and the RAM Write Pointer is incremented to the next memory word.

This register is used for test purposes.

ETF mode register (ETF_MODE)

Address offset: 0x028
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</td>
<td>MODE[1:0]</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 1:0</th>
<th>MODE[1:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw rw</td>
<td>_rw rw</td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.

Bits 1:0  **MODE[1:0]**: Operation mode

- 00b: Circular buffer mode
  In this mode, the trace memory is used as a circular buffer. Trace data is captured into the Trace memory starting from the location pointed to by the write pointer register. Even when the trace memory is full, incoming trace data continues to be overwritten into the trace memory until a stop condition has occurred.

- 01b: Software FIFO mode
  In this mode, the trace memory is used as a FIFO that can be read through the RRD Register while trace is being captured. Trace data is captured into the trace RAM and when full, the incoming trace stream is stalled.

- 10b: Hardware FIFO mode
  In this mode, the trace memory is used as a FIFO that is drained through the ATB master interface. Trace data is captured into the trace RAM and when full, the incoming trace stream is stalled. When the trace buffer is non-empty, trace data is drained out through the ATB master interface to the TPIU.

- 11b: Reserved
ETF latched buffer fill level register (ETF_LBUFLVL)

Address offset: 0x02C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:0 **LBUFLEVEL[11:0]**: Latched buffer fill level

Reading this register returns the maximum fill level of the trace memory in 32-bit words since this register was last read. Reading this register also results in its contents being updated to the current fill level.

When entering Disabled state, this register retains its last value. While in Disabled state, reads from this register do not affect its value. When exiting Disabled state, the LBUFLEVEL register is cleared.

This register is used for performance analysis of the trace system.

ETF current buffer fill level register (ETF_CBUFLVL)

Address offset: 0x030
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:0 **CBUFLEVEL[11:0]**: Current buffer fill level

Reading this register returns the current fill level of the trace memory in 32-bit words.

This register is cleared when TCEN is low.
ETF buffer level watermark register (ETF_BUFWM)

Address offset: 0x034
Reset value: 0x0000 0000

Bits 31:11  Reserved, must be kept at reset value.
Bits 10:0  BUFWM[10:0]: Buffer level watermark

The value programmed into this register indicates the required threshold vacancy level in the trace memory in 32-bit words. When the space in the FIFO is less than or equal to this value, that is, Fill level >= MEM_SIZE - BUFWM, the FULL output is pulled high and the FULL bit in the STS Register is set.

This register is used only in Software FIFO and Hardware FIFO modes. In Circular buffer mode, this functionality can be obtained by programming the RWP to the required vacancy trigger level, so that when the pointer wraps around, the FULL bit is set indicating that the vacancy level has fallen below the required level.

The maximum value that can be written into this register is MEM_SIZE - 1. In this case, the FULL bit output is asserted after the first 32-bit word is written to trace memory.

Writing to this register other than when in disabled state results in unpredictable behavior.

ETF formatter and flush status register (ETF_FFSR)

Address offset: 0x300
Reset value: 0x0000 0002

Bits 31:11  Reserved, must be kept at reset value.
Bits 10:0  BUFWM[10:0]: Buffer level watermark

The value programmed into this register indicates the required threshold vacancy level in the trace memory in 32-bit words. When the space in the FIFO is less than or equal to this value, that is, Fill level >= MEM_SIZE - BUFWM, the FULL output is pulled high and the FULL bit in the STS Register is set.

This register is used only in Software FIFO and Hardware FIFO modes. In Circular buffer mode, this functionality can be obtained by programming the RWP to the required vacancy trigger level, so that when the pointer wraps around, the FULL bit is set indicating that the vacancy level has fallen below the required level.

The maximum value that can be written into this register is MEM_SIZE - 1. In this case, the FULL bit output is asserted after the first 32-bit word is written to trace memory.

Writing to this register other than when in disabled state results in unpredictable behavior.
Bits 31:2 Reserved, must be kept at reset value.

Bit 1 **FTSTOPPED**: Formatter stopped
   This bit behaves in the same way as the FEMPTY bit in the ETF_STS register.

Bit 0 **FLINPROG**: Flush in progress
   Indicates whether a flush on the ATB slave port is in progress. This bit reflects the status of the AFVALIDS output. A flush can be initiated by the flush control bits in the ETF_FFCR register, or requested by the ATB master port.

   0: No flush in progress
   1: Flush in progress

ETF formatter and flush control register (ETF_FFCR)

Address offset: 0x304
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DRAINBUF</td>
<td>STPONTRGEV</td>
<td>STOPONFL</td>
<td>TRGIN</td>
<td>TRGONTRGEV</td>
<td>TRGONTRGIN</td>
<td>Res</td>
<td>FLUSHMAN</td>
<td>FONTRGEV</td>
<td>FONFLI N</td>
<td>Res</td>
<td>Res</td>
<td>ENTI</td>
<td>ENFT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:15 Reserved, must be kept at reset value.

Bit 14 **DRAINBUF**: Drain buffer
   This bit is used to enable draining of the trace data through the ATB master interface after the formatter has stopped. This is useful in Circular buffer mode to capture trace data into trace memory and then to drain the captured trace through the ATB master interface.
   Writing a one to this bit when in Stopped state starts the drain of the trace buffer content through the ATB Master interface. This bit always reads as zero. The READY bit in the ETF_STS register goes low while the drain is in progress.
   This bit is only functional when the ETF is in Circular buffer mode and formatting is enabled, that is, the ENFT bit in the ETF_FFCR register is set. Setting this bit when the ETF is in any other mode, or when not in Stopped state, results in Unpredictable behavior.
   When trace capture is complete in Circular buffer mode, all of the captured trace must be retrieved from the trace memory through the same mechanism, either read all trace data out through RRD reads, or drain all trace data by setting the DRAINBUF bit. Setting the DRAINBUF bit after some of the captured trace has been read out through RRD results in unpredictable behavior.

Bit 13 **STPONTRGEV**: Stop on trigger event
   0: No effect
   1: Stop trace capture when a trigger event occurs

   Enabling the ETF in Software FIFO mode or Hardware FIFO mode with this bit set results in unpredictable behavior.
Bit 12 STOPONFL: Stop on flush
0: No effect
1: Stop trace capture when flush is completed

If a flush is initiated by the ATB master interface, its completion does not lead to a formatter stop regardless of the value programmed in this bit.

Bit 11 Reserved, must be kept at reset value.

Bit 10 TRIGONFL: Trigger on flush
0: No effect
1: Indicate a trigger in the trace stream when flush is completed

If ENFT and ENTI are both clear, this bit is ignored and no trigger is inserted into the trace stream.
If a flush is initiated by the ATB master interface, its completion does not lead to a trigger indication regardless of the value programmed in this bit.

Bit 9 TRGONTRGEV: Trigger on trigger event
0: No effect
1: Indicate a trigger in the trace stream when trigger event occurs

If ENFT and ENTI are both clear, this bit is ignored and no trigger is inserted into the trace stream.
This bit is not supported in Software FIFO mode or Hardware FIFO mode.

Bit 8 TRGONTRGIN: Trigger on trigger in
0: No effect
1: Indicate a trigger in the trace stream when a rising edge is detected on the TRIGIN input.

If ENFT and ENTI are both clear, this bit is ignored and no trigger is inserted into the trace stream.

Bit 7 Reserved, must be kept at reset value.

Bit 6 FLUSHMAN: Manual flush
0: No effect
1: Flush the trace FIFO and pipeline

This bit is cleared automatically when the flush completes. If the TCEN bit in the ETF_CTL register is 0, writes to this bit are ignored.

Bit 5 FONTRGEV: Flush on trigger event
0: No effect
1: Flush the trace FIFO and pipeline if a trigger event occurs

This bit is not supported in Software FIFO mode or Hardware FIFO mode. If STPONTRGEV is set, this bit is ignored.

Bit 4 FONFLIN: Flush on flush in
0: No effect
1: Flush the trace FIFO and pipeline if when a rising edge is detected on the FLUSHIN input
ETF periodic synchronization counter register (ETF_PSCR)

Address offset: 0x308

Reset value: 0x0000 000A

<table>
<thead>
<tr>
<th>Bit 31:5</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 4:0</td>
<td><strong>PSCOUNT[4:0]</strong>: Synchronization counter reload value</td>
</tr>
</tbody>
</table>

Determines the reload value of the Synchronization Counter. The reload value takes effect the next time the counter reaches zero. Reads from this register return the reload value programmed into this register. This register is set to 0xA on reset, corresponding to a synchronization period of 1024 bytes.

- 0x0: Synchronization disabled
- 0x1-0x6: Reserved
- 0x7-0x1B: Synchronization period is $2^{PSCOUNT}$ bytes
- 0x1C-0x1F: Reserved
ETF claim tag set register (ETF_CLAIMSET)

Address offset: 0xFA0
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  CLAIMSET[3:0]: Set claim tag bits
Write:
0000: No effect
xxx1: Set bit 0
xx1x: Set bit 1
x1xx: Set bit 2
1xxx: Set bit 3

Read:
0xF: Indicates there are four bits in claim tag

ETF claim tag clear register (ETF_CLAIMCLR)

Address offset: 0xFA4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  CLAIMCLR[3:0]: Reset claim tag bits
Write:
0000: No effect
xxx1: Clear bit 0
xx1x: Clear bit 1
x1xx: Clear bit 2
1xxx: Clear bit 3

Read: Returns current value of claim tag
ETF lock access register (ETF_LAR)

Address offset: 0xFB0
Reset value: N/A

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

Bits 31:0 ACCESS_W[31:0]: ETF register access enable
Enables write access to some ETF registers by processor cores (debuggers do not need to unlock the component)

0xC5ACCE55: Enable write access
Other values: Disable write access

ETF lock status register (ETF_LSR)

Address offset: 0xFB4
Reset value: 0x0000 0003

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 LOCKTYPE: Size of the ETF_LAR register
0: 32-bit

Bit 1 LOCKGRANT: Current status of lock
This bit always returns zero when read by an external debugger.

0: Write access is permitted
1: Write access is blocked. Only read access is permitted.

Bit 0 LOCKEXIST: Existence of lock control mechanism
The bit indicates whether a lock control mechanism exists. It always returns zero when read by an external debugger.

0: No lock control mechanism exists
1: Lock control mechanism is implemented
**ETF authentication status register (ETF_AUTHSTAT)**

Address offset: 0xFB8  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:6 **SNID[1:0]**: Security level for secure non-invasive debug  
0x0: Not implemented

Bits 5:4 **SID[1:0]**: Security level for secure invasive debug  
0x0: Not implemented

Bits 3:2 **NSNID[1:0]**: Security level for non-secure non-invasive debug  
0x0: Not implemented

Bits 1:0 **NSID[1:0]**: Security level for non-secure invasive debug  
0x0: Not implemented

**ETF device configuration register (ETF_DEVID)**

Address offset: 0xFC8  
Reset value: 0x0000 01C0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:11 Reserved, must be kept at reset value.

Bits 10:8 **MEMWIDTH[2:0]**: Memory interface data bus width  
0x3: 64 bits (corresponds to 32-bit ATB data)

Bits 7:6 **CONFIGTYP[1:0]**: Configuration type of component (ETB, ETR or ETF)  
0x2: ETF

Bit 5 **CLKSCHEM**: RAM clocking scheme (synchronous or asynchronous)  
0: Synchronous

Bits 4:0 **ATBINPORTCNT[4:0]**: Number/type of ATB input port multiplexing  
0x0: None
ETF device type identifier register (ETF_DEVTYPE)

Address offset: 0xFCC
Reset value: 0x0000 0032

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **SUBTYPE[3:0]**: Sub-classification
0x3: Captures trace data from the ATB slave interface into RAM that can be drained through the ATB master interface

Bits 3:0  **MAJORTYPE[3:0]**: Major classification
0x2: Component is a trace link because it has an ATB master interface through which trace data can be drained out in Hardware FIFO mode.

ETF CoreSight peripheral identity register 4 (ETF_PIDR4)

Address offset: 0xFD0
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **4KCOUNT[3:0]**: Register file size
0x0: Register file occupies a single 4 Kbyte region

Bits 3:0  **JEP106CON[3:0]**: JEP106 continuation code
0x4: Arm® JEDEC code
### ETF CoreSight peripheral identity register 0 (ETF_PIDR0)

Address offset: 0xFE0  
Reset value: 0x0000 0061

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0  **PARTNUM[7:0]**: Part number field, bits [7:0]  
0x61: ETF part number

### ETF CoreSight peripheral identity register 1 (ETF_PIDR1)

Address offset: 0xFE4  
Reset value: 0x0000 00B9

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4  **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]  
0xB: Arm® JEDEC code

Bits 3:0  **PARTNUM[11:8]**: Part number field, bits [11:8]  
0x9: ETF part number

### ETF CoreSight peripheral identity register 2 (ETF_PIDR2)

Address offset: 0xFE8  
Reset value: 0x0000 001B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

3162/3353  
RM0433 Rev 8
ETF CoreSight peripheral identity register 3 (ETF_PIDR3)

Address offset: 0xFEC
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVISION[3:0]**: Component revision number
0x1: r0p1

Bit 3 **JEDEC**: JEDEC assigned value
1: Designer ID specified by JEDEC

Bits 2:0 **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]
0x3: Arm® JEDEC code

ETF CoreSight component identity register 0 (ETF_CIDR0)

Address offset: 0xFF0
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVAND[3:0]**: Metal fix version
0x0: No metal fix

Bits 3:0 **CMOD[3:0]**: Customer modified
0x0: No customer modifications

ETF CoreSight component identity register 0 (ETF_CIDR0)

Address offset: 0xFF0
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[7:0]**: Component ID field, bits [7:0]
0x0D: Common ID value
**ETF CoreSight component identity register 1 (ETF_CIDR1)**

Address offset: 0xFFF4  
Reset value: 0x0000 0090

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.  

Bits 7:4 **CLASS[3:0]**: Component ID field, bits [15:12] - component class  
0x9: CoreSight component

Bits 3:0 **PREAMBLE[11:8]**: Component ID field, bits [11:8]  
0x0: Common ID value

**ETF CoreSight component identity register 2 (ETF_CIDR2)**

Address offset: 0xFFF8  
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.  

Bits 7:0 **PREAMBLE[19:12]**: Component ID field, bits [23:16]  
0x05: Common ID value

**ETF CoreSight component identity register 3 (ETF_CIDR3)**

Address offset: 0xFFC  
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.  

Bits 7:0 **PREAMBLE[27:20]**: Component ID field, bits [23:16]  
0x0B: CoreSight component
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[27:20]**: Component ID field, bits [31:24]
0xB1: Common ID value

ETF register map and reset values

**Table 615. ETF register map and reset values**

| Offset | Register name  | Bits 31:24 | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|----------------|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x004  | ETF_RSZ        | RSZ[30:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x008  | Reserved       |            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x00C  | ETF_STS        |            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    |             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x010  | ETF_RRD        | RRD[31:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - |
| 0x014  | ETF_RRP        | RRP[12:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x018  | ETF_RWP        | RWP[12:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x01C  | ETF_TRG        | TRG[10:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x020  | ETF_CTL        |            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    |             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x024  | ETF_RWD        | RWD[31:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - |
| 0x028  | ETF_MODE       |            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    |             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x02C  | ETF_LBUFLVL    | LBUFLEVEL[11:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x030  | ETF_CBUFLVL    | CBUFLEVEL[11:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x034  | ETF_BUFWM      | BUFWM[10:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x038 to 0x2FC | Reserved |            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 0x300  | ETF_FFSR       |            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|        | Reset value    |             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
Table 615. ETF register map and reset values (continued)

| Offset  | Register name         | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|-----------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x304   | ETF_FFCR              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |
| 0x308   | ETF_PSCR              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x30C   | Reserved              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x30D   | Reserved              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x30E   | Reserved              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x30F   | Reserved              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFA0   | ETF_CLAIMSET          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFA4   | ETF_CLAIMCLR          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFA8   | Reserved              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB0   | ETF_LAR               |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | ACCESS_W[31:0]        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB4   | ETF_LSR               |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB8   | ETF_AUTHSTAT          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFC0   | Reserved              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFC8   | ETF_DEVID             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFCC   | ETF_DEVTYPE           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|         | Reset value           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
60.5.6 Trace port interface unit (TPIU)

The TPIU is a CoreSight™ component that formats the trace stream and outputs it on the external trace port signals. The TPIU has a single ATB slave port for incoming trace data. The trace port is a synchronous parallel port, comprising a clock output, TRACECK, and four data outputs, TRACED(7:0). The trace port width is programmable in the range 1 to 8. Using a smaller port width reduces the number of test points/connector pins needed, and frees up IOs for other purposes. However it restricts the bandwidth of the trace port and hence the quantity of trace information that can be output in real time. The TRACECK output must be enabled by setting the TRACECLKEN bit in the DBGMCU_CR register before trace is sent to the TPIU. Furthermore, the TRACECK frequency can be programmed in the RCC.

For more information on the Trace port interface CoreSight™ component, refer to the Arm® CoreSight™ SoC-400 technical reference manual [2].
TPIU registers

TPIU supported port size register (TPIU_SUPPSIZE)
Address offset: 0x000
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 PORTSIZE[31:0]: Indicates supported trace port sizes, from 1 to 32 pins. Bit n-1 when set indicates that port size n is supported.
0x0000 000F: Port sizes 1 to 4 supported

TPIU current port size register (TPIU_CURPSIZE)
Address offset: 0x004
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:0 PORTSIZE[31:0]: Current trace port size
Setting bit n-1 indicates that the current port size is n-pin wide. The value of n must be within the range of supported port sizes (1-4). Only one bit can be set, or unpredictable behavior may result. This register should only be modified when the formatter is stopped.

TPIU supported trigger modes register (TPIU_SUPTRGM)
Address offset: 0x100
Reset value: 0x0000 011F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

3168/3353
Bits 31:18 Reserved, must be kept at reset value.

Bit 17 **TRGRUN**: Trigger running
- 0: Trigger has not occurred or counter is at 0
- 1: Trigger has occurred and counter is not at 0

Bit 16 **TRIGD**: Triggered
- 0: Trigger has not occurred
- 1: Trigger has occurred and counter has reached 0

Bits 15:9 Reserved, must be kept at reset value.

Bit 8 **TCOUNT8**: 8-bit counter register
- 1: Implemented

Bits 7:5 Reserved, must be kept at reset value.

Bit 4 **MULT64K**: Multiplying the trigger counter by 65536 support
- 1: Supported

Bit 3 **MULT256**: Multiplying the trigger counter by 256 support
- 1: Supported

Bit 2 **MULT16**: Multiplying the trigger counter by 16 support
- 1: Supported

Bit 1 **MULT4**: Multiplying the trigger counter by 4 support
- 1: Supported

Bit 0 **MULT2**: Multiplying the trigger counter by 2 support
- 1: Supported

**TPIU trigger counter value register (TPIU_TRGCNT)**

Address offset: 0x104
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>TRIGCOUNT[7:0]</td>
<td>Enable trigger delay indication</td>
</tr>
<tr>
<td>14</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **TRIGCOUNT[7:0]**: Enable trigger delay indication

Enables delaying trigger flagging to any external connected trace capture or storage devices. This counter is only eight bits wide and is intended to be used only with the counter multipliers in the Trigger multiplier register, 0x108. When a trigger is started, this value, in conjunction with the multiplier, specifies the number of words before the trigger is indicated. When the trigger counter reaches 0, the value written here is reloaded. Writing to this register causes the trigger counter value to reset but does not reset any value on the multiplier. Reading this register returns the preset value, not the current count.
**TPIU trigger multiplier register (TPIU_TRGMULT)**

Address offset: 0x108  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-5</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td><strong>MULT64K</strong>: Multiply the trigger counter by 65536</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td><strong>MULT256</strong>: Multiply the trigger counter by 256</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td><strong>MULT16</strong>: Multiply the trigger counter by 16</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td><strong>MULT4</strong>: Multiply the trigger counter by 4</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td><strong>MULT2</strong>: Multiply the trigger counter by 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
<td></td>
</tr>
</tbody>
</table>

**TPIU supported test patterns/modes register (TPIU_SUPTPM)**

Address offset: 0x200  
Reset value: 0x0003 000F

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-5</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td><strong>PCONT</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>14</td>
<td><strong>PTIME</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>13</td>
<td><strong>PATF0</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>12</td>
<td><strong>PATAS</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td><strong>PATW0</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>10</td>
<td><strong>PATW1</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>9</td>
<td><strong>PATW0</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>8</td>
<td><strong>PATW1</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td><strong>PATW1</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>6</td>
<td><strong>PATW0</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>5</td>
<td><strong>PATW0</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>4</td>
<td><strong>PATAS</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td><strong>PATF0</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>2</td>
<td><strong>PCONT</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>1</td>
<td><strong>PTIME</strong>:</td>
<td>r</td>
</tr>
<tr>
<td>0</td>
<td><strong>PCONT</strong>:</td>
<td>r</td>
</tr>
</tbody>
</table>
Bits 31:18 Reserved, must be kept at reset value.

Bit 17   **PCONTEN**: Continuous mode support
        1: Supported

Bit 16   **PTIMEEN**: Timed mode support
        1: Supported

Bits 15:4 Reserved, must be kept at reset value.

Bit 3   **PATF0**: Support of FF/00 pattern
        Indicates whether the FF/00 pattern is supported as output over the trace port.
        1: Supported

Bit 2   **PATA5**: Support of AA/55 pattern
        Indicates whether the AA/55 pattern is supported as output over the trace port.
        1: Supported

Bit 1   **PATW0**: Support of walking 0’s pattern
        Indicates whether the walking 0’s pattern is supported as output over the trace port.
        1: Supported

Bit 0   **PATW1**: Support of walking 1’s pattern
        Indicates whether the walking 1’s pattern is supported as output over the trace port.
        1: Supported

---

**TPIU current test pattern/mode register (TPIU_CURTPM)**

Address offset: 0x204

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:18 Reserved, must be kept at reset value.

Bit 17   **PCONTEN**: Continuous mode enable
        0: Disabled
        1: Enabled

Bit 16   **PTIMEEN**: Timed mode enable
        0: Disabled
        1: Enabled

Bits 15:4 Reserved, must be kept at reset value.

Bit 3   **PATF0**: FF/00 pattern enable
        Indicates whether the FF/00 pattern is enabled as output over the trace port
        0: Disabled
        1: Enabled
Bit 2 **PATA5**: AA/55 pattern is enable
   Indicates whether the AA/55 pattern is enabled as output over the trace port
   0: Disabled
   1: Enabled

Bit 1 **PATW0**: Walking 0’s pattern enable
   Indicates whether the walking 0’s pattern is enabled as output over the trace port
   0: Disabled
   1: Enabled

Bit 0 **PATW1**: Walking 1’s pattern enable
   Indicates whether the walking 1’s pattern is enabled as output over the trace port
   0: Disabled
   1: Enabled

**TPIU test pattern repeat counter register (TPIU_TPRCR)**
Address offset: 0x208
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PATTCOUNT[7:0]**: Number of TRACECLKIN cycles
   The field provides a 8-bit counter value to indicate the number of TRACECLKIN cycles for which a pattern runs before it switches to the next pattern.

**TPIU formatter and flush status register (TPIU_FFSR)**
Address offset: 0x300
Reset value: 0x0000 0002

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>TCPRESENT</td>
<td>FTSTOPPED</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
Bits 31:3 Reserved, must be kept at reset value.

Bit 2 TCPRESENT: TRACECTL output pin availability
Indicates whether the optional TRACECTL output pin is available for use.

0: TRACECTL pin is not present in this device.

Bit 1 FTSTOPPED: Formatter stopped
The formatter has received a stop request signal and all trace data and post-amble is sent. Any additional trace data on the ATB interface is ignored.

0: Formatter has not stopped
1: Formatter has stopped

Bit 0 FLINPROG: Flush in progress
Indicates whether a flush on the ATB slave port is in progress. This bit reflects the status of the AFVALIDS output. A flush can be initiated by the flush control bits in the TPIU_FFCR register.

0: No flush in progress
1: Flush in progress

**TPIU formatter and flush control register (TPIU_FFCR)**

Address offset: 0x304
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>Res</td>
<td>STOPTRIG</td>
<td>STOPFL</td>
<td>TRIGFL</td>
<td>TRIGEVT</td>
<td>TRIGIN</td>
<td>FONMA</td>
<td>FONTR</td>
<td>FONFL</td>
<td>ENFC</td>
<td>ENFC</td>
<td>ENFC</td>
<td>ENFC</td>
<td>ENFC</td>
<td></td>
</tr>
</tbody>
</table>

| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 STOPTRIG: Stop on trigger event
0: No effect
1: Stop formatter when a trigger event occurs

Bit 12 STOPFL: Stop on flush
0: No effect
1: Stop formatter when flush is completed

Bit 11 Reserved, must be kept at reset value.

Bit 10 TRIGFL: Trigger on flush
0: No effect
1: Indicate a trigger in the trace stream when flush is completed

Bit 9 TRIGEVT: Trigger on trigger event
0: No effect
1: Indicate a trigger in the trace stream when trigger event occurs
Bit 8 **TRIGIN**: Trigger on trigger in  
0: No effect  
1: Indicate a trigger in the trace stream when the TRIGIN input from the system CTI is asserted.

Bit 7 **Reserved, must be kept at reset value.**

Bit 6 **FONMAN**: Generate a manual flush  
0: No effect  
1: Flush the trace  
This bit is cleared automatically when the flush completes.

Bit 5 **FONTRIG**: Flush on trigger event  
A trigger event occurs when the trigger counter reaches 0, or, if the trigger counter is 0, when the TRIGIN input from the system CTI is high.  
0: No effect  
1: Flush the trace if a trigger event occurs

Bit 4 **FONFLIN**: Flush on flush in  
0: No effect  
1: Flush the trace if the FLUSHIN input from the system CTI is asserted

Bits 3:2 **Reserved, must be kept at reset value.**

Bit 1 **ENFCONT**: Enable continuous formatting  
0: Continuous formatting is disabled  
1: Continuous formatting is enabled

Bit 0 **ENFTC**: Enable the embedding of triggers in formatted trace  
0: Formatting is disabled  
1: Formatting is enabled

**TPIU formatter synchronization counter register (TPIU_FSCR)**  
Address offset: 0x400  
Reset value: 0x0000 0040

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
<td>Key</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>

`ST`
Bits 31:12  Reserved, must be kept at reset value.

Bits 11:0  CYCCOUNT[11:0]: Enables effective use of TPAs
Enables effective use of different-sized TPAs without wasting large amounts of storage
capacity of the capture device. This counter contains the number of formatter frames since
the last synchronization packet of 128 bits. It is a 12-bit counter with a maximum count value
of 4096. This equates to synchronization every 65536 bytes, that is, 4096 packets x 16 bytes
per packet. The default is set up for a synchronization packet every 1024 bytes, that is, every
64 formatter frames. If the formatter is configured for continuous mode, full and half-word
sync frames are inserted during normal operation. Under these circumstances, the count
value is the maximum number of complete frames between full synchronization packets.

TPIU claim tag set register (TPIU_CLAIMSET)
Address offset: 0xFA0
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>CLAIMSET[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  CLAIMSET[3:0]: Set claim tag bits
Write:
0000: No effect
xxx1: Set bit 0
xx1x: Set bit 1
x1xx: Set bit 2
1xxx: Set bit 3

Read:
0xF: Indicates there are four bits in claim tag

TPIU claim tag clear register (TPIU_CLAIMCLR)
Address offset: 0xFA4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>CLAIMCLR[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>
Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  CLAIMCLR[3:0]: Reset claim tag bits

Write:
0000: No effect
xxx1: Clear bit 0
xx1x: Clear bit 1
x1xx: Clear bit 2
1xxx: Clear bit 3

Read: Returns current value of claim tag

**TPIU lock access register (TPIU_LAR)**

Address offset: 0xFB0
Reset value: 0xFFFF XXXX

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>

**Bits 31:0  ACCESS_W[31:0]: TPIU register access enable**
Enables write access to some TPIU registers by processor cores (debuggers do not need to unlock the component)

0xC5ACCE55: Enable write access
Other values: Disable write access

**TPIU lock status register (TPIU_LSR)**

Address offset: 0xFB4
Reset value: 0x0000 0003

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOCKT</td>
<td>LOCKGRANT</td>
<td>LOCKEXIST</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
RM0433 Debug infrastructure

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 LOCKTYPE: Size of the TPIU_LAR register
0: 32-bit

Bit 1 LOCKGRANT: Current status of lock
This bit always returns zero when read by an external debugger.
0: Write access is permitted
1: Write access is blocked. Only read access is permitted.

Bit 0 LOCKEXIST: Implementation of a lock control mechanism
The bit indicates whether a lock control mechanism is implemented. It always returns zero when read by an external debugger.
0: No lock control mechanism is available
1: Lock control mechanism is implemented

TPIU authentication status register (TPIU_AUTHSTAT)
Address offset: 0xFB8
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:6 SNID[1:0]: Security level for secure non-invasive debug
0x0: Not implemented

Bits 5:4 SID[1:0]: Security level for secure invasive debug
0x0: Not implemented

Bits 3:2 NSNID[1:0]: Security level for non-secure non-invasive debug
0x0: Not implemented

Bits 1:0 NSID[1:0]: Security level for non-secure invasive debug
0x0: Not implemented
### TPIU device configuration register (TPIU_DEVID)

Address offset: 0xFC8  
Reset value: 0x0000 00A0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWO</td>
<td>UART</td>
<td>NRZ</td>
<td>SWO</td>
<td>MAN</td>
<td>TCLK</td>
<td>DATA</td>
<td>FIFO</td>
<td>SIZE</td>
<td>[2:0]</td>
<td>CLK</td>
<td>RELAT</td>
<td>MUXNUM</td>
<td>[4:0]</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:12 Reserved, must be kept at reset value.

- **Bit 11** **SWOUARTNRZ**: Support of SWO UART or NRZ  
  Indicates whether serial wire output, UART or NRZ, is supported.

  - 0: Not supported

- **Bit 10** **SWOMAN**: Support of SWO Manchester format  
  Indicates whether serial wire output, Manchester encoded format, is supported.

  - 0: Not supported

- **Bit 9** **TCLKDATA**: Support of trace clock plus data  
  0: Not supported

- **Bits 8:6** **FIFOSIZE[2:0]**: FIFO size in powers of 2  
  0x2: FIFO size = 4 (16 bytes)

- **Bit 5** **CLKRELAT**: ATB clock and TRACECLKIN relation  
  Indicates the relationship between the ATB clock and TRACECLKIN (synchronous or asynchronous)

  - 1: Asynchronous

- **Bits 4:0** **MAxNUM[4:0]**: Number/type of ATB input port multiplexing  
  0x0: None

### TPIU device type identifier register (TPIU_DEVTYPE)

Address offset: 0xFCC  
Reset value: 0x0000 0011

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>SUBTYPE[3:0]</td>
<td>MAJORTYPE[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

3178/3353  
RM0433 Rev 8
Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **SUBTYPE[3:0]**: Sub-classification
- 0x1: Trace port component

Bits 3:0 **MAJOR.TYPE[3:0]**: Major classification
- 0x1: Trace sink component

**TPIU CoreSight peripheral identity register 4 (TPIU_PIDR4)**

Address offset: 0xFD0
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>7-4</td>
<td><strong>SUBTYPE[3:0]</strong>: Sub-classification</td>
<td></td>
</tr>
<tr>
<td>3-0</td>
<td><strong>MAJOR.TYPE[3:0]</strong>: Major classification</td>
<td></td>
</tr>
</tbody>
</table>

**TPIU CoreSight peripheral identity register 0 (TPIU_PIDR0)**

Address offset: 0xFE0
Reset value: 0x0000 0012

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>7-4</td>
<td><strong>4KCOUNT[3:0]</strong>: Register file size</td>
<td></td>
</tr>
<tr>
<td>3-0</td>
<td><strong>JEP106CON[3:0]</strong>: JEP106 continuation code</td>
<td></td>
</tr>
</tbody>
</table>
## TPIU CoreSight peripheral identity register 1 (TPIU_PIDR1)

Address offset: 0xFE4  
Reset value: 0x0000 00B9

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]  
0xB: Arm® JEDEC code

Bits 3:0  **PARTNUM[11:8]**: Part number field, bits [11:8]  
0x9: TPIU part number

## TPIU CoreSight peripheral identity register 2 (TPIU_PIDR2)

Address offset: 0xFE8  
Reset value: 0x0000 005B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVISION[3:0]**: Component revision number  
0x5: r1p0

Bit 3  **JEDEC**: JEDEC assigned value  
1: Designer ID specified by JEDEC

Bits 2:0  **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]  
0x3: Arm® JEDEC code
### TPIU CoreSight peripheral identity register 3 (TPIU_PIDR3)

Address offset: 0xFEC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVAND[3:0]**: Metal fix version  
0x0: No metal fix

Bits 3:0  **CMOD[3:0]**: Customer modified  
0x0: No customer modifications

### TPIU CoreSight component identity register 0 (TPIU_CIDR0)

Address offset: 0xFF0  
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[7:0]**: Component ID field, bits [7:0]  
0x0D: Common ID value
### TPIU CoreSight component identity register 1 (TPIU_CIDR1)

Address offset: 0xFF4  
Reset value: 0x0000 0090

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

- Bits 31:8 Reserved, must be kept at reset value.
- Bits 7:4 **CLASS[3:0]**: Component ID field, bits [15:12] - component class
  - 0x9: CoreSight component
- Bits 3:0 **PREAMBLE[11:8]**: Component ID field, bits [11:8]
  - 0x0: Common ID value

### TPIU CoreSight component identity register 2 (TPIU_CIDR2)

Address offset: 0xFF8  
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PREAMBLE[19:12]</td>
<td></td>
</tr>
</tbody>
</table>

- Bits 31:8 Reserved, must be kept at reset value.
- Bits 7:0 **PREAMBLE[19:12]**: Component ID field, bits [23:16]
  - 0x05: Common ID value
### TPIU CoreSight component identity register 3 (TPIU_CIDR3)

Address offset: 0xFFC  
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>7-0</td>
<td><strong>PREAMBLE[27:20]</strong>: Component ID field, bits [31:24]</td>
<td>0xB1: Common ID value</td>
</tr>
</tbody>
</table>

#### TPIU register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:8</th>
<th>Bits 7:0</th>
<th>Bits 6:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>TPIU_SUPPSIZE</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x004</td>
<td>TPIU_CURPSIZE</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x008</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x010</td>
<td>TPIU_SUPTRGM</td>
<td>TRGRUN</td>
<td>TRIGD</td>
<td>TCOUNT8</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MULT64K</td>
<td>MULT256</td>
<td>MULT16</td>
</tr>
<tr>
<td>0x014</td>
<td>TPIU_TRGCNT</td>
<td>TRIGCOUNT</td>
<td>TRIGCOUNT</td>
<td>TRIGCOUNT</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MULT64K</td>
<td>MULT256</td>
<td>MULT16</td>
</tr>
<tr>
<td>0x018</td>
<td>TPIU_TRGMULT</td>
<td>PATF0</td>
<td>PATA5</td>
<td>PATW0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>PATW0</td>
<td>PATW1</td>
<td>PATW0</td>
</tr>
<tr>
<td>0x020</td>
<td>TPIU_SUPTPM</td>
<td>PCONTEN</td>
<td>PTIMEEN</td>
<td>PATF0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>PCONTEN</td>
<td>PTIMEEN</td>
<td>PATF0</td>
</tr>
<tr>
<td>0x024</td>
<td>TPIU_CURTPM</td>
<td>PCONTEN</td>
<td>PTIMEEN</td>
<td>PATF0</td>
</tr>
</tbody>
</table>

*The table above shows the reset values for different registers.*
### Table 616. TPIU register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x208</td>
<td>TPIU_TPRCR</td>
<td></td>
<td>0x20C to 0x2FC</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x300</td>
<td>TPIU_FFSR</td>
<td></td>
<td>0x304</td>
<td>TPIU_FFCR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x308</td>
<td>TPIU_FSCR</td>
<td></td>
<td>0x30C to 0x3FC</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xFA0</td>
<td>TPIU_CLAIMSET</td>
<td></td>
<td>0xFA4</td>
<td>TPIU_CLAIMCLR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFB0</td>
<td>TPIU_LAR</td>
<td></td>
<td>0xFB4</td>
<td>TPIU_LSR</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFB8</td>
<td>TPIU_AUTHSTAT</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0xFB8C to 0xFC4</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xFC8</td>
<td>TPIU_DEVID</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note:**
- **TPIU_TPRCR:** PATTCOUNT[7:0]
- **TPIU_FFSR:** Reserved
- **TPIU_FFCR:** Reserved
- **TPIU_FSCR:** Reserved
- **TPIU_LAR:** ACCESS_W[31:0]
- **TPIU_LSR:** Reserved
- **TPIU_AUTHSTAT:** Reserved
- **TPIU_DEVID:** Reserved

**Reset values:**
- **0x208 TPIU_TPRCR:** PATTCOUNT[7:0] = 00000000
- **0x300 TPIU_FFSR:** Reserved
- **0x304 TPIU_FFCR:** Reserved
- **0x308 TPIU_FSCR:** CYCCOUNT[11:0] = 000000000000
- **0xFA0 TPIU_CLAIMSET:** CLAIMSET[3:0] = 1111
- **0xFA4 TPIU_CLAIMCLR:** CLAIMCLR[3:0] = 0000
- **0xFB0 TPIU_LAR:** ACCESS_W[31:0] = 00000000
- **0xFB4 TPIU_LSR:** LOCKTYPE = 011
- **0xFB8 TPIU_AUTHSTAT:** Reserved
- **0xFC8 TPIU_DEVID:** Reserved

**Table Data:***
- **Offset 0x208:** TPIU_TPRCR
- **Offset 0x300:** TPIU_FFSR
- **Offset 0x304:** TPIU_FFCR
- **Offset 0x308:** TPIU_FSCR
- **Offset 0xFA0:** TPIU_CLAIMSET
- **Offset 0xFA4:** TPIU_CLAIMCLR
- **Offset 0xFB0:** TPIU_LAR
- **Offset 0xFB4:** TPIU_LSR
- **Offset 0xFB8:** TPIU_AUTHSTAT
- **Offset 0xFC8:** TPIU_DEVID

**Register Details:***
- **TPIU_TPRCR:** PATTCOUNT[7:0] (Reset value: 00000000)
- **TPIU_FFSR:** Reserved
- **TPIU_FFCR:** Reserved
- **TPIU_FSCR:** CYCCOUNT[11:0] = 000000000000
- **TPIU_CLAIMSET:** CLAIMSET[3:0] = 1111
- **TPIU_CLAIMCLR:** CLAIMCLR[3:0] = 0000
- **TPIU_LAR:** ACCESS_W[31:0] = 00000000
- **TPIU_LSR:** LOCKTYPE = 011
- **TPIU_AUTHSTAT:** Reserved
- **TPIU_DEVID:** Reserved

**Additional Notes:**
- **Offset 0x20C to 0x2FC:** Reserved
- **Offset 0x30C to 0x3FC:** Reserved
- **Offset 0xFBC to 0xFC4:** Reserved

**Register List:**
- TPIU_TPRCR
- TPIU_FFSR
- TPIU_FFCR
- TPIU_FSCR
- TPIU_CLAIMSET
- TPIU_CLAIMCLR
- TPIU_LAR
- TPIU_LSR
- TPIU_AUTHSTAT
- TPIU_DEVID

**Reset Values:**
- **0x208 TPIU_TPRCR:** PATTCOUNT[7:0] = 00000000
- **0x300 TPIU_FFSR:** Reserved
- **0x304 TPIU_FFCR:** Reserved
- **0x308 TPIU_FSCR:** CYCCOUNT[11:0] = 000000000000
- **0xFA0 TPIU_CLAIMSET:** CLAIMSET[3:0] = 1111
- **0xFA4 TPIU_CLAIMCLR:** CLAIMCLR[3:0] = 0000
- **0xFB0 TPIU_LAR:** ACCESS_W[31:0] = 00000000
- **0xFB4 TPIU_LSR:** LOCKTYPE = 011
- **0xFB8 TPIU_AUTHSTAT:** Reserved
- **0xFC8 TPIU_DEVID:** Reserved

**Table Summary:**
- **Offset 0x208:** TPIU_TPRCR
- **Offset 0x300:** TPIU_FFSR
- **Offset 0x304:** TPIU_FFCR
- **Offset 0x308:** TPIU_FSCR
- **Offset 0xFA0:** TPIU_CLAIMSET
- **Offset 0xFA4:** TPIU_CLAIMCLR
- **Offset 0xFB0:** TPIU_LAR
- **Offset 0xFB4:** TPIU_LSR
- **Offset 0xFB8:** TPIU_AUTHSTAT
- **Offset 0xFC8:** TPIU_DEVID

**Register List Details:**
- **TPIU_TPRCR:** PATTCOUNT[7:0] (Reset value: 00000000)
- **TPIU_FFSR:** Reserved
- **TPIU_FFCR:** Reserved
- **TPIU_FSCR:** CYCCOUNT[11:0] = 000000000000
- **TPIU_CLAIMSET:** CLAIMSET[3:0] = 1111
- **TPIU_CLAIMCLR:** CLAIMCLR[3:0] = 0000
- **TPIU_LAR:** ACCESS_W[31:0] = 00000000
- **TPIU_LSR:** LOCKTYPE = 011
- **TPIU_AUTHSTAT:** Reserved
- **TPIU_DEVID:** Reserved

**Reset Values Summary:**
- **0x208 TPIU_TPRCR:** PATTCOUNT[7:0] = 00000000
- **0x300 TPIU_FFSR:** Reserved
- **0x304 TPIU_FFCR:** Reserved
- **0x308 TPIU_FSCR:** CYCCOUNT[11:0] = 000000000000
- **0xFA0 TPIU_CLAIMSET:** CLAIMSET[3:0] = 1111
- **0xFA4 TPIU_CLAIMCLR:** CLAIMCLR[3:0] = 0000
- **0xFB0 TPIU_LAR:** ACCESS_W[31:0] = 00000000
- **0xFB4 TPIU_LSR:** LOCKTYPE = 011
- **0xFB8 TPIU_AUTHSTAT:** Reserved
- **0xFC8 TPIU_DEVID:** Reserved
60.5.7 Serial wire output (SWO) and SWO trace funnel (SWTF)

The SWO is a CoreSight component that formats the trace stream from the processor ITM and outputs it on the single wire TRACESWO output. The SWO trace funnel (SWTF) must be programmed to enable the trace bus from the Cortex-M7 ITM before trace is enabled. The SWTF registers are listed in Table 618.

Compared to the TPIU, the SWO contains:

- no formatter
- no pattern generator
- an 8-bit ATB input
- no synchronous trace output, that is, no TRACEDATA or TRACECLK pins
- no support for flush, because this is not required
- no support for triggering

The SWO output supports Manchester encoded and UART NRZ formats.
For more information about the serial wire output CoreSight™ component, refer to the Arm® CoreSight™ Components Technical Reference Manual [4].

**SWO registers**

**SWO current output divisor register (SWO_CODR)**

Address offset: 0x010
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:13  Reserved, must be kept at reset value.

Bits 12:0  **PRESCALER[12:0]**: SWO baud rate scaling

The baud rate is the trace clock frequency divided by (PRESCALER - 1). The baud rate changes instantly, so it is recommended to stop the trace source and wait until the port is idle before writing to this register.

**SWO selected pin protocol register (SWO_SPPR)**

Address offset: 0x0F0
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:2  Reserved, must be kept at reset value.

Bits 1:0  **PPROT[1:0]**: Pin protocol

- 0x0: Reserved
- 0x1: Manchester
- 0x2: NRZ
- 0x3: Reserved
**SWO formatter and flush status register (SWO_FFSR)**

Address offset: 0x300  
Reset value: 0x0000 0008

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>FTNONSTOP</th>
<th>TCPRESENT</th>
<th>FTSTOPPED</th>
<th>FLINPROG</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bit 3  **FTNONSTOP**: Change of settings without stopping formatter

1: Change of settings is allowed with formatter running

Bit 2  **TCPRESENT**: TRACECTL pin present on SWO

0: TRACECTL pin not present

Bit 1  **FTSTOPPED**: Formatter stopped

0: Formatter running  
The bit always returns 0 as the SWO formatter cannot be stopped in this device.

Bit 0  **FLINPROG**: Flush in progress

0: Flush is not in progress  
The bit always returns 0 as SWO flushing is not supported in this device.

**SWO claim tag set register (SWOCLAIMSET)**

Address offset: 0xFA0  
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>CLAIMSET[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
</tr>
</tbody>
</table>
### SWO claim tag clear register (SWO_CLAIMCLR)

Address offset: 0xFA4

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Write</th>
<th>Read</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:4</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3:0</td>
<td>CLAIMCLR[3:0]: Reset claim tag bits</td>
<td></td>
<td>0xF: Indicates there are four bits in claim tag</td>
</tr>
</tbody>
</table>

#### Access Table

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Bits 31:16</th>
<th>Bits 15:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFA4</td>
<td>w w w w w w w w w w w w w w w</td>
<td>rw rw rw rw</td>
<td></td>
</tr>
</tbody>
</table>

### SWO lock access register (SWO_LAR)

Address offset: 0xFB0

Reset value: N/A

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Write</th>
<th>Read</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:4</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3:0</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Access Table

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Bits 31:16</th>
<th>Bits 15:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFB0</td>
<td>w w w w w w w w w w w w w w w</td>
<td>rw rw rw rw</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Bits 31:16</th>
<th>Bits 15:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFA4</td>
<td>w w w w w w w w w w w w w w w</td>
<td>rw rw rw rw</td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:0 **ACCESS_W[31:0]**: SWO register write access enable

Enables write access to some SWO registers by processor cores (debuggers do not need to unlock the component)

- 0xC5ACCE55: Enable write access
- Other values: Disable write access

### SWO lock status register (SWO_LSR)

Address offset: 0xFB4

Reset value: 0x0000 0003

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 **LOCKTYPE**: Size of the SWO_LAR register

- 0: 32-bit

Bit 1 **LOCKGRANT**: Current status of lock

This bit always returns zero when read by an external debugger.

- 0: Write access is permitted
- 1: Write access is blocked - only read access is permitted

Bit 0 **LOCKEXIST**: Implementation of a lock control mechanism

The bit indicates whether a lock control mechanism is implemented. It always returns zero when read by an external debugger.

- 0: No lock control mechanism is available
- 1: Lock control mechanism is implemented

### SWO authentication status register (SWO_AUTHSTAT)

Address offset: 0xFB8

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:6  **SNID[1:0]**: Security level for secure non-invasive debug
0x0: Not implemented

Bits 5:4  **SID[1:0]**: Security level for secure invasive debug
0x0: Not implemented

Bits 3:2  **NSNID[1:0]**: Security level for non-secure non-invasive debug
0x0: Not implemented

Bits 1:0  **NSID[1:0]**: Security level for non-secure invasive debug
0x0: Not implemented

**SWO device configuration register (SWO_DEVID)**

Address offset: 0xFC8

Reset value: 0x0000 0EA0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:11  Reserved, must be kept at reset value.

Bit 11  **SWOUARTNRZ**: SWO UART or NRZ support
Indicates whether serial wire output, UART or NRZ, is supported.

1: Supported

Bit 10  **SWOMAN**: SWO Manchester format support
Indicates whether serial wire output, Manchester encoded format, is supported.

1: Supported

Bit 9  **TCLKDATA**: Trace clock plus data support
Indicates whether trace clock plus data is supported.

1: Supported

Bits 8:6  **FIFOSIZE[2:0]**: FIFO size in powers of 2
0x2: FIFO size = 4 (16 bytes)

Bit 5  **CLKRELAT**: ATB clock to TRACECLKIN relation
Indicates the relationship between the ATB clock and TRACECLKIN (synchronous or asynchronous)

1: Asynchronous

Bits 4:0  **MUXNUM[4:0]**: Number/type of ATB input port multiplexing
0x0: None
**SWO device type identifier register (SWO_DEVTYPE)**

Address offset: 0xFCC

Reset value: 0x0000 0011

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:4 **SUBTYPE[3:0]**: Sub-classification
- 0x0: Trace port component

Bits 3:0 **MAJORTYPE[3:0]**: Major classification
- 0x1: Trace sink component

**SWO CoreSight peripheral identity register 4 (SWO_PIDR4)**

Address offset: 0xFD0

Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:4 **4KCOUNT[3:0]**: Register file size
- 0x0: Register file occupies a single 4 Kbyte region

Bits 3:0 **JEP106CON[3:0]**: JEP106 continuation code
- 0x4: Arm® JEDEC code
### SWO CoreSight peripheral identity register 0 (SWO_PIDR0)

Address offset: 0xFE0  
Reset value: 0x0000 0014

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**Bits 31:8**  
Reserved, must be kept at reset value.

**Bits 7:0**  
**PARTNUM[7:0]:** Part number field, bits [7:0]  
0x14: SWO part number

### SWO CoreSight peripheral identity register 1 (SWO_PIDR1)

Address offset: 0xFE4  
Reset value: 0x0000 00B9

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

**Bits 31:8**  
Reserved, must be kept at reset value.

**Bits 7:4**  
**JEP106ID[3:0]:** JEP106 identity code field, bits [3:0]  
0xB: Arm® JEDEC code

**Bits 3:0**  
**PARTNUM[11:8]:** Part number field, bits [11:8]  
0x9: SWO part number
### SWO CoreSight peripheral identity register 2 (SWO_PIDR2)

Address offset: 0xFE8

Reset value: 0x0000 002B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:4 **REVISION[3:0]**: Component revision number

- 0x2: r0p2

Bit 3 **JEDEC**: JEDEC assigned value

- 1: Designer ID specified by JEDEC

Bits 2:0 **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]

- 0x3: Arm® JEDEC code

### SWO CoreSight peripheral identity register 3 (SWO_PIDR3)

Address offset: 0xFEC

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:4 **REVAND[3:0]**: Metal fix version

- 0x0: No metal fix

Bits 3:0 **CMOD[3:0]**: Customer modified

- 0x0: No customer modifications
# SWO CoreSight component identity register 0 (SWO_CIDR0)

Address offset: 0xFF0
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[7:0]:** Component ID field, bits [7:0]
- 0x0D: Common ID value

---

# SWO CoreSight component identity register 1 (SWO_CIDR1)

Address offset: 0xFF4
Reset value: 0x0000 0090

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **CLASS[3:0]:** Component ID field, bits [15:12] - component class
- 0x09: CoreSight component

Bits 3:0 **PREAMBLE[11:8]:** Component ID field, bits [11:8]
- 0x0: Common ID value
SWO CoreSight component identity register 2 (SWO_CIDR2)

Address offset: 0xFF8
Reset value: 0x0000 0005

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
```

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[19:12]:** Component ID field, bits [23:16]
0x05: Common ID value

SWO CoreSight component identity register 3 (SWO_CIDR3)

Address offset: 0xFFC
Reset value: 0x0000 00B1

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
```

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[27:20]:** Component ID field, bits [31:24]
0xB1: Common ID value

SWO register map and reset values

Table 617, SWO register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x010</td>
<td>SWO_CDDR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x014 to</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0EC</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0F0</td>
<td>SWO_SPPR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

RESERVED

01
### Table 617. SWO register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>SWO_FFSR</th>
<th>SWO_CLAIMSET</th>
<th>SWO_CLAIMCLR</th>
<th>SWO_LAR</th>
<th>SWO_LSR</th>
<th>SWO.AUTHSTAT</th>
<th>SWO.DEVID</th>
<th>SWO.DEVTYPE</th>
<th>SWO.PIDR4</th>
<th>SWO доступности</th>
<th>SWO доступности</th>
<th>SWO доступности</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0F4 to</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x300</td>
<td>SWO_FFSR</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x304 to</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xFD0</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Note: The table continues with additional registers and reset values as described in the document.
### Table 617. SWO register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Description</th>
<th>Address offset</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFE0</td>
<td>SWO_PIDR0</td>
<td>PARTNUM[7:0]</td>
<td>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</td>
<td>0 0 0 1 0 1 0 0 0</td>
</tr>
<tr>
<td>0xFE4</td>
<td>SWO_PIDR1</td>
<td>REV[3:0]</td>
<td></td>
<td>0 1 0 1 0 0 1 1</td>
</tr>
<tr>
<td>0xFE8</td>
<td>SWO_PIDR2</td>
<td>PARTNUM[11:8]</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 1 1</td>
</tr>
<tr>
<td>0xFE0</td>
<td>SWO_PIDR3</td>
<td>SWO_PIDR3</td>
<td></td>
<td>0 0 0 0 0 0 0 0 1 1</td>
</tr>
<tr>
<td>0xFF0</td>
<td>SWO_CIDR0</td>
<td>PREAMBLE[7:0]</td>
<td></td>
<td>0 0 0 0 1 1 0 1 1</td>
</tr>
<tr>
<td>0xFF4</td>
<td>SWO_CIDR1</td>
<td>CLASS[3:0]</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0xFF8</td>
<td>SWO_CIDR2</td>
<td>PREAMBLE[19:12]</td>
<td></td>
<td>0 0 0 0 0 0 0 0 1 0 1</td>
</tr>
<tr>
<td>0xFFC</td>
<td>SWO_CIDR3</td>
<td>PREAMBLE[27:20]</td>
<td></td>
<td>0 0 0 0 0 0 0 0 1 0 1</td>
</tr>
</tbody>
</table>

**SWTF registers**

**SWTF control register (SWTF_CTRL)**

Address offset: 0x000

Reset value: 0x00000 0300

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:12</td>
<td>Reserved, must be kept at reset value.</td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:12  Reserved, must be kept at reset value.
Bits 11:8 **MIN_HOLD_TIME[3:0]**: Number of transactions between arbitrations.
- 0x0: 1 transaction
- 0x1E: 15 transactions
- 0xF: Reserved

Bits 7:1 Reserved, must be kept at reset value.

Bit 0 **ENS0**: Slave port S0 enable
- 0: Disable port
- 1: Enable port

**SWTF priority register (SWTF_PRIORITY)**

Address offset: 0x004
Reset value: 0x0000 0008

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PRIPORT[2:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:3 Reserved, must be kept at reset value.

Bits 2:0 **PRIPORT0[2:0]**: Slave port S0 priority
- 0: Highest priority
- 7: Lowest priority

**SWTF claim tag set register (SWTF_CLAIMSET)**

Address offset: 0xFA0
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>CLAIMSET[3:0]</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 **CLAIMSET[3:0]**: Set claim tag bits

Write:
- 0000: No effect
- xxx1: Set bit 0
- xx1x: Set bit 1
- x1xx: Set bit 2
- 1xxx: Set bit 3

Read:
- 0xF: Indicates there are four bits in claim tag

**SWTF claim tag clear register (SWTF_CLAIMCLR)**

Address offset: 0xFA4
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 **CLAIMCLR[3:0]**: Reset claim tag bits

Write:
- 0000: No effect
- xxx1: Clear bit 0
- xx1x: Clear bit 1
- x1xx: Clear bit 2
- 1xxx: Clear bit 3

Read: Returns current value of claim tag

**SWTF lock access register (SWTF_LAR)**

Address offset: 0xFB0
Reset value: N/A

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
<td>w</td>
</tr>
</tbody>
</table>
Bits 31:0  **ACCESS_W[31:0]**: SWTF register write access enable

Enables write access to some SWTF registers by processor cores (debuggers do not need to unlock the component)

0xC5ACCE55: Enable write access
Other values: Disable write access

**SWTF lock status register (SWTF_LSR)**

Address offset: 0xFB4
Reset value: 0x0000 0003

Bits 31:3  Reserved, must be kept at reset value.

Bit 2  **LOCKTYPE**: Size of the SWTF_LAR register
- 0: 32-bit

Bit 1  **LOCKGRANT**: Current status of lock
This bit always returns zero when read by an external debugger.

- 0: Write access is permitted
- 1: Write access is blocked - only read access is permitted

Bit 0  **LOCKEXIST**: Existence of lock control mechanism
The bit indicates whether a lock control mechanism exists. It always returns zero when read by an external debugger.

- 0: No lock control mechanism exists
- 1: Lock control mechanism is implemented

**SWTF authentication status register (SWTF_AUTHSTAT)**

Address offset: 0xFB8
Reset value: 0x0000 000A

Bits 31:26  Reserved

Bits 25:16  **SNID[1:0]**
- 0: Hardward id
- 1: Manufacturer id

Bits 15:10  **SID[1:0]**
- 0: Hardward id
- 1: Manufacturer id

Bits 9:4  **NSNID[1:0]**
- 0: Hardward id
- 1: Manufacturer id

Bits 3:0  **NSID[1:0]**
- 0: Hardward id
- 1: Manufacturer id
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:6  **SNID[1:0]**: Security level for secure non-invasive debug  
          0x0: Not implemented

Bits 5:4  **SID[1:0]**: Security level for secure invasive debug  
          0x0: Not implemented

Bits 3:2  **NSNID[1:0]**: Security level for non-secure non-invasive debug  
          0x2: Disabled  
          0x3: Enabled

Bits 1:0  **NSID[1:0]**: Security level for non-secure invasive debug  
          0x2: Disabled  
          0x3: Enabled

**SWTF CoreSight device identity register (SWTF_DEVID)**

Address offset: 0xFC8  
Reset value: 0x0000 0022

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **SCHEME[3:0]**: Priority scheme  
          0x2: Static priority

Bits 3:0  **PORTCNT[3:0]**: Number of input ports connected  
          0x2: Two input ports

**SWTF CoreSight device type identity register (SWTF_DEVTYPE)**

Address offset: 0xFCC  
Reset value: 0x0000 0012

Bits 31:8  Reserved, must be kept at reset value.
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **DEVTYPEID[7:0]**: Device type identifier
0x12: Trace funnel

**SWTF CoreSight peripheral identity register 4 (SWTF_PIDR4)**
Address offset: 0xFD0
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **4KCOUNT[3:0]**: Register file size
0x0: Register file occupies a single 4 Kbyte region

Bits 3:0  **JEP106CON[3:0]**: JEP106 continuation code
0x4: Arm® JEDEC code

**SWTF CoreSight peripheral identity register 0 (SWTF_PIDR0)**
Address offset: 0xFE0
Reset value: 0x0000 0008

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PARTNUM[7:0]**: Part number field, bits [7:0]
0x08: SWTF part number
### SWTF CoreSight peripheral identity register 1 (SWTF_PIDR1)

Address offset: 0xFE4

Reset value: 0x0000 00B9

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]
- 0xB: Arm® JEDEC code

Bits 3:0 **PARTNUM[11:8]**: Part number field, bits [11:8]
- 0x9: SWTF part number

### SWTF CoreSight peripheral identity register 2 (SWTF_PIDR2)

Address offset: 0xFE8

Reset value: 0x0000 003B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVISION[3:0]**: Component revision number
- 0x3: r1p1

Bit 3 **JEDEC**: JEDEC assigned value
- 1: Designer ID specified by JEDEC

Bits 2:0 **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]
- 0x3: Arm® JEDEC code
**SWTF CoreSight peripheral identity register 3 (SWTF_PIDR3)**

Address offset: 0xFEC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>REVAND[3:0]</th>
<th>CMOD[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8   Reserved, must be kept at reset value.  
Bits 7:4    **REVAND[3:0]**: Metal fix version  
0x0: No metal fix  
Bits 3:0    **CMOD[3:0]**: Customer modified  
0x0: No customer modifications

**SWTF CoreSight component identity register 0 (SWTF_CIDR0)**

Address offset: 0xFF0  
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>PREAMBLE[7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
</tr>
<tr>
<td>r</td>
</tr>
<tr>
<td>r</td>
</tr>
<tr>
<td>r</td>
</tr>
<tr>
<td>r</td>
</tr>
<tr>
<td>r</td>
</tr>
<tr>
<td>r</td>
</tr>
<tr>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8   Reserved, must be kept at reset value.  
Bits 7:0    **PREAMBLE[7:0]**: Component ID field, bits [7:0]  
0x0D: Common ID value
**SWTF CoreSight component identity register 1 (SWTF_CIDR1)**

Address offset: 0xFF4
Reset value: 0x0000 0090

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **CLASS[3:0]**: Component ID field, bits [15:12] - component class
0x9: CoreSight component

Bits 3:0  **PREAMBLE[11:8]**: Component ID field, bits [11:8]
0x0: Common ID value

**SWTF CoreSight component identity register 2 (SWTF_CIDR2)**

Address offset: 0xFF8
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[19:12]**: Component ID field, bits [23:16]
0x05: Common ID value
### SWTF CoreSight component identity register 3 (SWTF_CIDR3)

Address offset: 0xFFC

Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[27:20]**: Component ID field, bits [31:24]

0xB1: Common ID value

### SWTF register map and reset values

**Table 618. SWTF register map and reset values**

| Offset | Register name   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | SWTF_CTRL      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x004  | SWTF_PRIORITY  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0x008 to 0xF8C | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFA0  | SWTF_CLAIMSET  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFA4  | SWTF_CLAIMCLR  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFA8 to 0xFAC | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB0  | SWTF_LAR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 0xFB4  | SWTF_LSR       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Reset value: 0x0000 00B1

- **MIN_HOLD_TIME[3:0]**
- **PRIPORT[0:2]**
- **CLAIMSET[3:0]**
- **CLAIMCLR[3:0]**
- **ACCESS_W[31:0]**
- **LOCKTYPE**
- **LOCKGRANT**
- **LOCKEXIST**

ST
<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFB8</td>
<td>SWTF_AUTHSTAT</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFBC to 0xFC4</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xFC8</td>
<td>SWTF_DEVID</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFC</td>
<td>SWTF_DEVTYPE</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFD0</td>
<td>SWTF_PIDR4</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFD4 to 0xFD</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xFE0</td>
<td>SWTF_PIDR0</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFE4</td>
<td>SWTF_PIDR1</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFE8</td>
<td>SWTF_PIDR2</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFE</td>
<td>SWTF_PIDR3</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFF0</td>
<td>SWTF_CIDR0</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFF4</td>
<td>SWTF_CIDR1</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFF8</td>
<td>SWTF_CIDR2</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFFC</td>
<td>SWTF_CIDR3</td>
<td>Reset value</td>
</tr>
</tbody>
</table>
60.5.8  Microcontroller debug unit (DBGMCU)

The DBGMCU component contains a number of registers that control the power and clock behavior in Debug mode. Specifically it allows the debugger, or debug software, to:

- maintain the clock and power to the processor cores when in low-power modes (sleep, stop or standby)
- maintain the clock and power to the system debug and trace components when in low power modes
- stop the clock to certain peripherals (CAN, SMBUS timeout, Watchdogs, Timers, RTC) when either the processor core is stopped in Debug mode. For timers having complementary outputs, these outputs are disabled (as if the MOE bit was reset) for safety purposes when the counter is stopped (TIM1/8/15/16/17 = 1 in DBGMCU_APB2FZ1).

The DBGMCU registers are not reset by a system reset, only by a power on reset. They are accessible to the debugger via the APB-D bus at base address 0xE00E1000. They are also accessible by the processor core at base address 0x5C001000.

Note: the DBGMCU is not a standard CoreSight component. Therefore, it does not appear in the system ROM table.

DBGMCU registers

DBGMCU identity code register (DBGMCU_IDC)

Address offset: 0x000
Reset value: 0xX00X 6450

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>REV_ID[15:0]</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
</tr>
<tr>
<td>DEV_ID[11:0]</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
</tr>
</tbody>
</table>

Bits 31:16  \texttt{REV_ID[15:0]}: Revision
0x1001 = Revision Z
0x1003 = Revision Y
0x2001 = Revision X
0x2003 = Revision V

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:0  \texttt{DEV_ID[11:0]}: Device ID
0x450: STM32H742, STM32H743/753 and STM32H750
### DBGMCU configuration register (DBGMCU_CR)

Address offset: 0x004  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Offset</th>
<th>Description</th>
<th>Type</th>
<th>Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-29</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>TRGOEN: External trigger output enable</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit controls the direction of the bi-directional trigger pin, TRGIO.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Input - TRGIO is connected to TRGIN</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Output - TRGIO is connected to TRGOUT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>27-23</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>D3DBGCKEN: D3 debug clock enable</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit allows the debug components in the D3 domain (excluding the DAPCLK domain) to be switched off if they are not needed.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled - D3 domain debug components are disabled and their clocks gated</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled - D3 domain debug components are clocked whenever the corresponding domain clock (CK_HCLK_D3) is active</td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>D1DBGCKEN: D1 debug clock enable</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit allows the debug components in the D1 domain (excluding those in the processor core) to be switched off if they are not needed.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled - D1 domain debug components are disabled and their clocks gated</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled - D1 domain debug components are clocked whenever the corresponding domain clock (CK_HCLK_D1) is active</td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>TRACECLKEN: Trace port clock enable</td>
<td>rw</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This bit enables the trace port clock, TRACECLK.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0: Disabled - TRACECLK is disabled</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Enabled - TRACECLK is active</td>
<td></td>
<td></td>
</tr>
<tr>
<td>19-3</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Bit Descriptions

**Bit 28 (TRGOEN)**

External trigger output enable

- **0**: Input - TRGIO is connected to TRGIN
- **1**: Output - TRGIO is connected to TRGOUT

**Bit 22 (D3DBGCKEN)**

D3 debug clock enable

- **0**: Disabled - D3 domain debug components are disabled and their clocks gated
- **1**: Enabled - D3 domain debug components are clocked whenever the corresponding domain clock (CK_HCLK_D3) is active

**Bit 21 (D1DBGCKEN)**

D1 debug clock enable

- **0**: Disabled - D1 domain debug components are disabled and their clocks gated
- **1**: Enabled - D1 domain debug components are clocked whenever the corresponding domain clock (CK_HCLK_D1) is active

**Bit 20 (TRACECLKEN)**

Trace port clock enable

- **0**: Disabled - TRACECLK is disabled
- **1**: Enabled - TRACECLK is active

**Bits 19-3**: Reserved, must be kept at reset value.
Bit **2 DBGSTBY_D1**: D1 domain debug in Standby mode enable
0: Normal operation - all clocks is disabled and the domain powered down automatically in Standby mode.
1: Automatic clock stop/power-down disabled - all active clocks and oscillators continue to run during Standby mode, and the domain supply is maintained, allowing full debug capability. On exit from Standby mode, a domain reset is performed.

Bit **1 DBGSTOP_D1**: D1 domain debug in Stop mode enable
0: Normal operation - all clocks are disabled automatically in Stop mode
1: Automatic clock stop disabled - all active clocks and oscillators continue to run during Stop mode, allowing full debug capability. On exit from Stop mode, the clock settings is set to the Stop mode exit state.

Bit **0 DBGSLEEP_D1**: D1 domain debug in Sleep mode enable
0: Normal operation - processor clock is stopped automatically in Sleep mode
1: Automatic clock stop disabled - processor clock continues to run, allowing full debug capability

### DBGMCU APB3 peripheral freeze register (DBGMCU_APB3FZ1)

Address offset: 0x034
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:7 Reserved, must be kept at reset value.

Bit **6 WWDG1**: WWDG1 stop in debug
0: Normal operation - WWDG1 continues operating while the core is in Debug mode
1: Stop in debug - WWDG1 is frozen while the core is in Debug mode

Bits 5:0 Reserved, must be kept at reset value.

### DBGMCU APB1L peripheral freeze register (DBGMCU_APB1LFZ1)

Address offset: 0x03C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:7 Reserved, must be kept at reset value.

Bit **6 DBG_I2C3**: DBG_I2C3 stop in debug
0: Normal operation - DBG_I2C3 continues operating while the core is in Debug mode
1: Stop in debug - DBG_I2C3 is frozen while the core is in Debug mode

Bits 5:0 Reserved, must be kept at reset value.
Bits 31:24  Reserved, must be kept at reset value.

Bit 23  DBG_I2C3: I2C3 SMBUS timeout stop in debug
    0: Normal operation - I2C3 SMBUS timeout continues operating while the core is in Debug mode
    1: Stop in debug - I2C3 SMBUS timeout is frozen while Cortex-M7 is in Debug mode

Bit 22  DBG_I2C2: I2C2 SMBUS timeout stop in debug
    0: Normal operation - I2C2 SMBUS timeout continues operating while the core is in Debug mode
    1: Stop in debug - I2C2 SMBUS timeout is frozen while Cortex-M7 is in Debug mode

Bit 21  DBG_I2C1: I2C1 SMBUS timeout stop in debug
    0: Normal operation - I2C1 SMBUS timeout continues operating while the core is in Debug mode
    1: Stop in debug - I2C1 SMBUS timeout is frozen while the core is in Debug mode

Bits 20:11  Reserved, must be kept at reset value.

Bit 10  Reserved, must be kept at reset value.

Bit 9  DBG_LPTIM1: LPTIM1 stop in debug
    0: Normal operation - LPTIM1 continues operating while the core is in Debug mode
    1: Stop in debug - LPTIM1 is frozen while Cortex-M7 is in Debug mode

Bit 8  DBG_TIM14: TIM14 stop in debug
    0: Normal operation - TIM14 continues operating while the core is in Debug mode
    1: Stop in debug - TIM14 is frozen while Cortex-M7 is in Debug mode

Bit 7  DBG_TIM13: TIM13 stop in debug
    0: Normal operation - TIM13 continues operating while the core is in Debug mode
    1: Stop in debug - TIM13 is frozen while Cortex-M7 is in Debug mode

Bit 6  DBG_TIM12: TIM12 stop in debug
    0: Normal operation - TIM12 continues operating while the core is in Debug mode
    1: Stop in debug - TIM12 is frozen while Cortex-M7 is in Debug mode

Bit 5  DBG_TIM7: TIM7 stop in debug
    0: Normal operation - TIM7 continues operating while the core is in Debug mode
    1: Stop in debug - TIM7 is frozen while Cortex-M7 is in Debug mode

Bit 4  DBG_TIM6: TIM6 stop in debug
    0: Normal operation - TIM6 continues operating while the core is in Debug mode
    1: Stop in debug - TIM6 is frozen while Cortex-M7 is in Debug mode

Bit 3  DBG_TIM5: TIM5 stop in debug
    0: Normal operation - TIM5 continues operating while the core is in Debug mode
    1: Stop in debug - TIM5 is frozen while Cortex-M7 is in Debug mode

Bit 2  DBG_TIM4: TIM4 stop in debug
    0: Normal operation - TIM4 continues operating while the core is in Debug mode
    1: Stop in debug - TIM4 is frozen while Cortex-M7 is in Debug mode

Bit 1  DBG_TIM3: TIM3 stop in debug
    0: Normal operation - TIM3 continues operating while the core is in Debug mode
    1: Stop in debug - TIM3 is frozen while Cortex-M7 is in Debug mode

Bit 0  DBG_TIM2: TIM2 stop in debug
    0: Normal operation - TIM2 continues operating while the core is in Debug mode
    1: Stop in debug - TIM2 is frozen while Cortex-M7 is in Debug mode
DBGMCU APB2 peripheral freeze register (DBGMCU_APB2FZ1)

Address offset: 0x04C
Reset value: 0x0000 0000

Bits 31:30 Reserved, must be kept at reset value.

Bit 29 DBG_HRTIM: HRTIM stop in debug
0: Normal operation - HRTIM continues operating while the core is in Debug mode
1: Stop in debug - HRTIM is frozen while Cortex-M7 is in Debug mode

Bits 28:18 Reserved, must be kept at reset value.

Bit 18 DBG_TIM17: TIM17 stop in debug
0: Normal operation - TIM17 continues operating while the core is in Debug mode
1: Stop in debug - TIM17 is frozen and TIM17 outputs are disabled while Cortex-M7 is in Debug mode

Bit 17 DBG_TIM16: TIM16 stop in debug
0: Normal operation - TIM16 continues operating while the core is in Debug mode
1: Stop in debug - TIM16 is frozen and TIM16 outputs are disabled while Cortex-M7 is in Debug mode

Bit 16 DBG_TIM15: TIM15 stop in debug
0: Normal operation - TIM15 continues operating while the core is in Debug mode
1: Stop in debug - TIM15 is frozen and TIM15 outputs are disabled while Cortex-M7 is in Debug mode

Bits 15:2 Reserved, must be kept at reset value.

Bit 1 DBG_TIM8: TIM8 stop in debug
0: Normal operation - TIM8 continues operating while the core is in Debug mode
1: Stop in debug - TIM8 is frozen and TIM8 outputs are disabled while Cortex-M7 is in Debug mode

Bit 0 DBG_TIM1: TIM1 stop in debug
0: Normal operation - TIM1 continues operating while the core is in Debug mode
1: Stop in debug - TIM1 is frozen and TIM1 outputs are disabled while Cortex-M7 is in Debug mode.

DBGMCU APB4 peripheral freeze register (DBGMCU_APB4FZ1)

Address offset: 0x054
Reset value: 0x0000 0000

Bits 31:30 Reserved, must be kept at reset value.

Bit 29 DBG_HWDG: HWDG stop in debug
0: Normal operation - HWDG continues operating while the core is in Debug mode
1: Stop in debug - HWDG is frozen while Cortex-M7 is in Debug mode

Bits 28:18 Reserved, must be kept at reset value.

Bit 17 DBG_RTC: RTC stop in debug
0: Normal operation - RTC continues operating while the core is in Debug mode
1: Stop in debug - RTC is frozen while Cortex-M7 is in Debug mode

Bits 16:2 Reserved, must be kept at reset value.

Bit 1 DBG_TIM8: TIM8 stop in debug
0: Normal operation - TIM8 continues operating while the core is in Debug mode
1: Stop in debug - TIM8 is frozen and TIM8 outputs are disabled while Cortex-M7 is in Debug mode

Bit 0 DBG_TIM1: TIM1 stop in debug
0: Normal operation - TIM1 continues operating while the core is in Debug mode
1: Stop in debug - TIM1 is frozen and TIM1 outputs are disabled while Cortex-M7 is in Debug mode.
### Bits 31:19  Reserved, must be kept at reset value.

- **Bit 18 DBG_I2WDG1**: Independent watchdog for D1 stop in debug
  - 0: Normal operation - watchdog continues to count while the core is in Debug mode
  - 1: Stop in debug - watchdog is frozen while Cortex-M7 is in Debug mode

- **Bit 17**  Reserved, must be kept at reset value.

- **Bit 16 DBG_RTC**: RTC stop in debug
  - 0: Normal operation - RTC continues operating while the core is in Debug mode
  - 1: Stop in debug - RTC is frozen while Cortex-M7 is in Debug mode

### Bits 15:13  Reserved, must be kept at reset value.

- **Bit 12 DBG_LPTIM5**: LPTIM5 stop in debug
  - 0: Normal operation - LPTIM5 continues operating while the core is in Debug mode
  - 1: Stop in debug - LPTIM5 is frozen while Cortex-M7 is in Debug mode

- **Bit 11 DBG_LPTIM4**: LPTIM4 stop in debug
  - 0: Normal operation - LPTIM4 continues operating while the core is in Debug mode
  - 1: Stop in debug - LPTIM4 is frozen while Cortex-M7 is in Debug mode

- **Bit 10 DBG_LPTIM3**: LPTIM2 stop in debug
  - 0: Normal operation - LPTIM2 continues operating while the core is in Debug mode
  - 1: Stop in debug - LPTIM2 is frozen while Cortex-M7 is in Debug mode

- **Bit 9 DBG_LPTIM2**: LPTIM2 stop in debug
  - 0: Normal operation - LPTIM2 continues operating while the core is in Debug mode
  - 1: Stop in debug - LPTIM2 is frozen while Cortex-M7 is in Debug mode

- **Bit 8**  Reserved, must be kept at reset value.

- **Bit 7 DBG_I2C4**: I2C4 SMBUS timeout stop in debug
  - 0: Normal operation - I2C4 SMBUS timeout continues operating while the core is in Debug mode
  - 1: Stop in debug - I2C4 SMBUS timeout is frozen while the core is in Debug mode

### Bits 6:0  Reserved, must be kept at reset value.
### DBGMCU register map and reset values

#### Table 619. DBGMCU register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
<th>Offset</th>
<th>Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>DBGMCU_IDC</td>
<td></td>
<td>REV_ID[15:0]</td>
<td></td>
<td>DEV_ID[11:0]</td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td></td>
<td>TRGSEN</td>
<td></td>
<td>DDBGKEN</td>
<td></td>
<td>DDBGKEN</td>
</tr>
<tr>
<td></td>
<td>DDBGKEN</td>
<td></td>
<td>DDBGKEN</td>
<td></td>
<td>DDBGKEN</td>
</tr>
<tr>
<td></td>
<td>TRACEN</td>
<td></td>
<td>TRACEN</td>
<td></td>
<td>TRACEN</td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td>0x004</td>
<td>DBGMCU_CR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td>0x008 to 0x030</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x034</td>
<td>DBGMCU_APB3FZ_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td>0x038</td>
<td>DBGMCU_APB1LF</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td>0x03C</td>
<td>DBGMCU_APB1LF_ZT</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td>0x040 to 0x048</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x04C</td>
<td>DBGMCU_APB2FZ_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
<tr>
<td>0x050</td>
<td>DBGMCU_APB4FZ_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
<td></td>
<td>Resp</td>
</tr>
</tbody>
</table>

### 60.6 Cortex-M7 debug functional description

The Cortex-M7 subsystem features the following CoreSight™ components:

- ROM tables
- System control space (SCS)
- Breakpoint unit (FPB)
- Data watchpoint and trace unit (DWT)
- Instrumentation trace macrocell (ITM)
- Embedded trace macrocell (ETM)
- Cross trigger interface (CTI)
These components are accessible by the debugger via the Cortex-M7 AHB-AP and its associated AHBD bus.

### 60.6.1 Cortex-M7 ROM tables

The ROM table is a CoreSight™ component that contains the base addresses of all the CoreSight debug components accessible via the AHBD. These tables enable a debugger to access the topology of the CoreSight system automatically.

There are two ROM tables in the Cortex-M7 sub-system:

- **Cortex-M7 processor ROM table**
  This table is pointed to by the BASE register in the Cortex-M7 AHB-AP. It contains the base address pointers for the ETM and CTI, as well as for the Cortex-M7 PPB ROM table.

- **Cortex-M7 PPB (private peripheral bus) ROM table**
  This table contains pointers to the Cortex-M7 System Control Space registers allowing the debugger to identify the CPU core, as well as to the remaining CoreSight components in the Cortex-M7 subsystem: FPB, DWT and ITM.

The processor ROM table occupies a 4-Kbyte, 32-bit wide chunk of AHBD address space, from 0xE00FE000 to 0xE00FEFFC.

#### Table 620. Cortex-M7 processor ROM table

<table>
<thead>
<tr>
<th>Address in ROM table</th>
<th>Component name</th>
<th>Component base address</th>
<th>Component address offset</th>
<th>Size</th>
<th>Entry</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE00FE000</td>
<td>Cortex-M7 PPB ROM table</td>
<td>0xE00FF000</td>
<td>0x000001000</td>
<td>4 Kbyte</td>
<td>0x00001003</td>
</tr>
<tr>
<td>0xE00FE004</td>
<td>Cortex-M7 ETM</td>
<td>0xE0041000</td>
<td>0xFFF43000</td>
<td>4 Kbyte</td>
<td>0xFFF43003</td>
</tr>
<tr>
<td>0xE00FE008</td>
<td>Cortex-M7 CTI</td>
<td>0xE0043000</td>
<td>0xFFF45000</td>
<td>4 Kbyte</td>
<td>0xFFF45003</td>
</tr>
<tr>
<td>0xE00FE00C</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x1FF02002</td>
</tr>
<tr>
<td>0xE00FE010</td>
<td>Top of table</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xE00FE010 to 0xE00FEFC8</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xE00FEFCC to 0xE00FEFFC</td>
<td>ROM table registers</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>See Table 622</td>
</tr>
</tbody>
</table>

The Cortex-M7 PPB ROM table occupies a 4-Kbyte, 32-bit wide chunk of APB-D address space, from 0xE00FF000 to 0xE00FFFFC.

#### Table 621. Cortex-M7 PPB ROM table

<table>
<thead>
<tr>
<th>Address in ROM table</th>
<th>Component name</th>
<th>Component base address</th>
<th>Component address offset</th>
<th>Size</th>
<th>Entry</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE00FF000</td>
<td>SCS</td>
<td>0xE000E000</td>
<td>0xFFF0F000</td>
<td>4 Kbyte</td>
<td>0xFFF0F003</td>
</tr>
<tr>
<td>0xE00FF004</td>
<td>DWT</td>
<td>0xE0001000</td>
<td>0xFFF02000</td>
<td>4 Kbyte</td>
<td>0xFFF02003</td>
</tr>
<tr>
<td>0xE00FF008</td>
<td>FPB</td>
<td>0xE0002000</td>
<td>0xFFF03000</td>
<td>4 Kbyte</td>
<td>0xFFF03003</td>
</tr>
<tr>
<td>0xE00FF00C</td>
<td>ITM</td>
<td>0xE0000000</td>
<td>0xFFF01000</td>
<td>4 Kbyte</td>
<td>0xFFF01003</td>
</tr>
</tbody>
</table>
The Topology for the CoreSight™ components in the Cortex-M7 subsystem is shown in Figure 838.

Table 621. Cortex-M7 PPB ROM table

<table>
<thead>
<tr>
<th>Address in ROM table</th>
<th>Component name</th>
<th>Component base address</th>
<th>Component address offset</th>
<th>Size</th>
<th>Entry</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE00FF010</td>
<td>TPIU(1)</td>
<td>0xE0040000</td>
<td>0xFFF41000</td>
<td>4 Kbyte</td>
<td>0xFFF41002</td>
</tr>
<tr>
<td>0xE00FF014</td>
<td>ETM(1)</td>
<td>0xE0041000</td>
<td>0xFFF42000</td>
<td>4 Kbyte</td>
<td>0xFFF42002</td>
</tr>
<tr>
<td>0xE00FF018</td>
<td>Top of table</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xE00FF01C to 0xE00FFFC8</td>
<td>Reserved</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0x00000000</td>
</tr>
<tr>
<td>0xE00FFFCC to 0xE00FFFFFF</td>
<td>ROM table</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>See Table 623</td>
</tr>
</tbody>
</table>

1. The TPIU and ETM are included in this table by default, but bit 0 is reset to indicate that they are not present.

Figure 838. Cortex-M7 CoreSight topology
### Cortex-M7 processor ROM registers

**Processor ROM memory type register (M7_CPUROM_MEMTYPE)**

Address offset: 0xFCC  
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit  9</th>
<th>Bit  8</th>
<th>Bit  7</th>
<th>Bit  6</th>
<th>Bit  5</th>
<th>Bit  4</th>
<th>Bit  3</th>
<th>Bit  2</th>
<th>Bit  1</th>
<th>Bit  0</th>
</tr>
</thead>
</table>

- Bits 31:1: Reserved, must be kept at reset value.
- Bit 0 **SYSMEM**: System memory presence
  - 1: System memory is present on this bus

**Processor ROM CoreSight peripheral identity register 4 (M7_CPUROM_PIDR4)**

Address offset: 0xFD0  
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit  9</th>
<th>Bit  8</th>
<th>Bit  7</th>
<th>Bit  6</th>
<th>Bit  5</th>
<th>Bit  4</th>
<th>Bit  3</th>
<th>Bit  2</th>
<th>Bit  1</th>
<th>Bit  0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>JEP106CON[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0000</td>
</tr>
</tbody>
</table>

- Bits 31:8: Reserved, must be kept at reset value.
- Bits 7:4 **4KCOUNT[3:0]**: Register file size
  - 0x0: Register file occupies a single 4 Kbyte region
- Bits 3:0 **JEP106CON[3:0]**: JEP106 continuation code
  - 0x4: Arm® JEDEC continuation code
## Processor ROM CoreSight peripheral identity register 0  
**(M7_CPUROM_PIDR0)**

Address offset: 0xFE0  
Reset value: 0x0000 0050

![Register Table](image)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
```

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0: **PARTNUM[7:0]**: Part number field, bits [7:0]
- 0x50: STM32H7

## Processor ROM CoreSight peripheral identity register 1  
**(M7_CPUROM_PIDR1)**

Address offset: 0xFE4  
Reset value: 0x0000 0004

![Register Table](image)

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
```

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:4: **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]
- 0x0: STMicroelectronics JEDEC code

- 0x4: STM32H7

## Processor ROM CoreSight peripheral identity register 2  
**(M7_CPUROM_PIDR2)**

Address offset: 0xFE8  
Reset value: 0x0000 000B

![Register Table](image)
### Processor ROM CoreSight peripheral identity register 3 (M7_CPUROM_PIDR3)

**Address offset:** 0xFEC  
**Reset value:** 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVISION[3:0]:** Component revision number  
0x0: rev 0

Bit 3 **JEDEC:** JEDEC assigned value  
1: Designer ID specified by JEDEC

Bits 2:0 **JEP106ID[6:4]:** JEP106 identity code field, bits [6:4]  
0x2: STMicroelectronics JEDEC code

### Processor ROM CoreSight component identity register 0 (M7_CPUROM_CIDR0)

**Address offset:** 0xFF0  
**Reset value:** 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVAND[3:0]:** Metal fix version  
0x0: No metal fix

Bits 3:0 **CMOD[3:0]:** Customer modified  
0x0: No customer modifications

---

*ST*
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[7:0]**: Component ID field, bits [7:0]
- 0xD: Common ID value

**Processor ROM CoreSight component identity register 1**
*(M7_CPUROM_CIDR1)*

Address offset: 0xFF4

Reset value: 0x0000 0010

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Bits 7:4 **CLASS[3:0]**: Component ID field, bits [15:12] - component class
- 0x1: ROM table component

### Bits 3:0  **PREAMBLE[11:8]**: Component ID field, bits [11:8]
- 0x0: Common ID value

**Processor ROM CoreSight component identity register 2**
*(M7_CPUROM_CIDR2)*

Address offset: 0xFF8

Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Bits 7:4 **CLASS[3:0]**: Component ID field, bits [15:12] - component class
- 0x01: ROM table component

### Bits 3:0  **PREAMBLE[19:12]**: Component ID field, bits [23:16]
- 0x05: Common ID value
**Processor ROM CoreSight component identity register 3**  
(M7_CPUROM_CIDR3)

Address offset: 0xFFC

Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:8</th>
<th>Bits 7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFFC</td>
<td>M7_CPUROM_MEMTYPE</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFD0</td>
<td>M7_CPUROM_PIDR4</td>
<td>4KCOUNT[3:0]</td>
<td>JEP106CON[3:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td>0 0 0</td>
</tr>
<tr>
<td>0xFD4 to 0xFD8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xFE0</td>
<td>M7_CPUROM_PIDR0</td>
<td>PARTNUM[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 1 0 1</td>
<td>0 0 0 0 0</td>
</tr>
<tr>
<td>0xFE4</td>
<td>M7_CPUROM_PIDR1</td>
<td>JEP106ID[3:0]</td>
<td>PARTNUM[1:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td>0 1 0 0</td>
</tr>
<tr>
<td>0xFE8</td>
<td>M7_CPUROM_PIDR2</td>
<td>REVISION[3:0]</td>
<td>JEP106ID[6:4]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 1</td>
<td>0 1 0 0</td>
</tr>
<tr>
<td>0xFE8</td>
<td>M7_CPUROM_PIDR3</td>
<td>REVAND[3:0]</td>
<td>CMOD[3:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0xFF0</td>
<td>M7_CPUROM_CIDR0</td>
<td>PREAMBLE[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td>1 1 0 1</td>
</tr>
<tr>
<td>0xFF4</td>
<td>M7_CPUROM_CIDR1</td>
<td>CLASS[3:0]</td>
<td>PREAMBLE[1:8]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 1</td>
<td>0 0 0 0</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[27:20]**: Component ID field, bits [31:24]

0xB1: Common ID value

---

**Cortex-M7 processor ROM table register map and reset values**

Table 622. Cortex-M7 processor ROM table register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:8</th>
<th>Bits 7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0F86</td>
<td>M7_CPUROM_PIDR0</td>
<td>PARTNUM[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 1 0 1</td>
<td>0 0 0 0 0</td>
</tr>
<tr>
<td>0x0F84</td>
<td>M7_CPUROM_PIDR1</td>
<td>JEP106ID[3:0]</td>
<td>PARTNUM[1:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td>0 1 0 0</td>
</tr>
<tr>
<td>0x0F82</td>
<td>M7_CPUROM_PIDR2</td>
<td>REVISION[3:0]</td>
<td>JEP106ID[6:4]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 1</td>
<td>0 1 0 0</td>
</tr>
<tr>
<td>0x0F80</td>
<td>M7_CPUROM_PIDR3</td>
<td>REVAND[3:0]</td>
<td>CMOD[3:0]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td>0 0 0 0</td>
</tr>
<tr>
<td>0x0F7E</td>
<td>M7_CPUROM_CIDR0</td>
<td>PREAMBLE[7:0]</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 0</td>
<td>1 1 0 1</td>
</tr>
<tr>
<td>0x0F7C</td>
<td>M7_CPUROM_CIDR1</td>
<td>CLASS[3:0]</td>
<td>PREAMBLE[1:8]</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0 0 0 1</td>
<td>0 0 0 0</td>
</tr>
</tbody>
</table>
Table 622. Cortex-M7 processor ROM table register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:1</th>
<th>Reset value</th>
<th>Bits 31:1</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFF8</td>
<td>M7_CPUROM_CIDR2</td>
<td>Reserved, must be kept at reset value.</td>
<td>0 0 0 0 0 1 0 1</td>
<td>1 0 1 0 0 0 1 1</td>
<td></td>
</tr>
<tr>
<td>0xFFC</td>
<td>M7_CPUROM_CIDR3</td>
<td>Reserved, must be kept at reset value.</td>
<td>0 0 0 0 0 1 0 1</td>
<td>1 0 1 0 0 0 1 1</td>
<td></td>
</tr>
</tbody>
</table>

Cortex-M7 PPB ROM registers

PPB ROM memory type register (M7_PPBROM_MEMTYPE)

Address offset: 0xFCC
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bits 31:1</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 0</td>
<td><strong>SYSMEM</strong>: System memory presence</td>
</tr>
<tr>
<td>1: System memory is present on this bus</td>
<td></td>
</tr>
</tbody>
</table>

PPB ROM CoreSight peripheral identity register 4 (M7_PPBROM_PIDR4)

Address offset: 0xFD0
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>4KCOUNT[3:0]</th>
<th>JEP106CON[3:0]</th>
<th>Reserved</th>
</tr>
</thead>
</table>
Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **4KCOUNT[3:0]**: Register file size

0x0: Register file occupies a single 4 Kbyte region

Bits 3:0  **JEP106CON[3:0]**: JEP106 continuation code

0x4: Arm® JEDEC continuation code

**PPB ROM CoreSight peripheral identity register 0 (M7_PPBROM_PIDR0)**

Address offset: 0xFE0

Reset value: 0x0000 00C7

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PARTNUM[7:0]**: Part number field, bits [7:0]

0xC7: Cortex-M7 PPB ROM table

**PPB ROM CoreSight peripheral identity register 1 (M7_PPBROM_PIDR1)**

Address offset: 0xFE4

Reset value: 0x0000 00B0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]

0xB: Arm® JEDEC code

Bits 3:0  **PARTNUM[11:8]**: Part number field, bits [11:8]

0x4: Cortex-M7 PPB ROM table
### PPB ROM CoreSight peripheral identity register 2 (M7_PPBROM_PIDR2)

Address offset: 0xFE8  
Reset value: 0x0000 000B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.  
Bits 7:4  **REVISION[3:0]**: Component revision number  
0x0: rev r0p0  
Bit 3  **JEDEC**: JEDEC assigned value  
1: Designer ID specified by JEDEC  
Bits 2:0  **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]  
0x3: Arm® JEDEC code

### PPB ROM CoreSight peripheral identity register 3 (M7_PPBROM_PIDR3)

Address offset: 0xFEC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>REVAND[3:0]</th>
<th>CMOD[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.  
Bits 7:4  **REVAND[3:0]**: Metal fix version  
0x0: No metal fix  
Bits 3:0  **CMOD[3:0]**: Customer modified  
0x0: No customer modifications
### PPB ROM CoreSight component identity register 0 (M7_PPBROM_CIDR0)

Address offset: 0xFF0  
Reset value: 0x0000 000D

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[7:0]**: Component ID field, bits [7:0]  
0x0D: Common ID value

### PPB ROM CoreSight component identity register 1 (M7_PPBROM_CIDR1)

Address offset: 0xFF4  
Reset value: 0x0000 0010

<p>| | | | | | | | | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **CLASS[3:0]**: Component ID field, bits [15:12] - component class  
0x01: ROM table component

Bits 3:0 **PREAMBLE[11:8]**: Component ID field, bits [11:8]  
0x0: Common ID value
PPB ROM CoreSight component identity register 2 (M7_PPBROM_CIDR2)
Address offset: 0xFF8
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:8</th>
<th>Bits 7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFC6</td>
<td>M7_PPBROM_MEMTYPE</td>
<td>Reserved</td>
<td>PREAMBLE[19:12]</td>
</tr>
<tr>
<td>0xFC8</td>
<td>M7_PPBROM_PIDR4</td>
<td>Reserved</td>
<td>PREAMBLE[27:20]</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.
Bits 7:0  PREAMBLE[19:12]: Component ID field, bits [23:16]
0x05: Common ID value

PPB ROM CoreSight component identity register 3 (M7_PPBROM_CIDR3)
Address offset: 0xFFC
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:8</th>
<th>Bits 7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFC6</td>
<td>M7_PPBROM_MEMTYPE</td>
<td>Reserved</td>
<td>PREAMBLE[19:12]</td>
</tr>
<tr>
<td>0xFC8</td>
<td>M7_PPBROM_PIDR4</td>
<td>Reserved</td>
<td>PREAMBLE[27:20]</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.
Bits 7:0  PREAMBLE[27:20]: Component ID field, bits [31:24]
0xB1: Common ID value

Cortex-M7 PPB ROM table register map and reset values

Table 623. Cortex-M7 PPB ROM table register map and reset values

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:8</th>
<th>Bits 7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFC6</td>
<td>M7_PPBROM_MEMTYPE</td>
<td>Reserved</td>
<td>4KCOUNT[3:0] JEP106CON[3:0]</td>
</tr>
<tr>
<td>0xFD4</td>
<td>M7_PPBROM_PIDR4</td>
<td>Reserved</td>
<td>0000 0010 0010 0000</td>
</tr>
</tbody>
</table>

Reset value

3226/3353  RM0433 Rev 8
60.6.2 Cortex-M7 data watchpoint and trace unit (DWT)

The DWT provides four comparators that can be used as:

- watchpoint
- ETM trigger
- PC sampling trigger
- data address sampling trigger
- data comparator (comparator 1 only)
- clock cycle counter comparator (comparator 0 only)

It also contains counters for:

- clock cycles
- folded instructions
- load store unit (LSU) operations
- sleep cycles
- number of cycles per instruction
- interrupt overhead
A DWT comparator compares one of the following with the value held in its DWT_COMP register:
- a data address
- an instruction address
- a data value
- the cycle count value, for comparator 0 only.

For address matching, the comparator can use a mask, so it matches a range of addresses.

On a successful match, the comparator generates one of the following:
- one or more DWT data trace packets, containing one or more of:
  - the address of the instruction that caused a data access
  - an address offset, bits[15:0] of the data access address
  - the matched data value
- a watchpoint debug event, on either the PC value or the accessed data address
- a CMPMATCH[N] event that signals the match outside the DWT unit

A watchpoint debug event either generates a DebugMonitor exception, or causes the processor to halt execution and enter Debug state.

For more details on how to use the DWT, refer to the Arm®v7-M Architecture Reference Manual [5].

**Cortex-M7 DWT registers**

**DWT control register (M7_DWT_CTRL)**

Address offset: 0x000

Reset value: 0x4000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>NUMCOMP[3:0]: Number of comparators implemented (read-only)</td>
</tr>
<tr>
<td></td>
<td>0x4: Four comparators</td>
</tr>
<tr>
<td>27</td>
<td>NOTRCPKT: Trace sampling and exception tracing support (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Supported</td>
</tr>
<tr>
<td>26</td>
<td>NOEXTRIG: External match signal, CMPMATCH support (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Supported</td>
</tr>
<tr>
<td>25</td>
<td>NOCYCCNT: Cycle counter support (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Supported</td>
</tr>
</tbody>
</table>

**Cortex-M7 DWT registers**

**DWT control register (M7_DWT_CTRL)**

Address offset: 0x000

Reset value: 0x4000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>NUMCOMP[3:0]: Number of comparators implemented (read-only)</td>
</tr>
<tr>
<td></td>
<td>0x4: Four comparators</td>
</tr>
<tr>
<td>27</td>
<td>NOTRCPKT: Trace sampling and exception tracing support (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Supported</td>
</tr>
<tr>
<td>26</td>
<td>NOEXTRIG: External match signal, CMPMATCH support (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Supported</td>
</tr>
<tr>
<td>25</td>
<td>NOCYCCNT: Cycle counter support (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Supported</td>
</tr>
</tbody>
</table>
Bit 24  **NOPRFCNT**: Profiling counter support (read-only)  
0: Supported  
1: Not supported  

Bit 23  Reserved, must be kept at reset value.  

Bit 22  **CYCEVTENA**: POSTCNT underflow event counter packet generation enable  
0: Disabled  
1: Enabled  

Bit 21  **FOLDEVTENA**: Folded instruction counter overflow event generation enable  
0: Disabled  
1: Enabled  

Bit 20  **LSUEVTENA**: LSU counter overflow event generation enable  
0: Disabled  
1: Enabled  

Bit 19  **SLEEPEVTENA**: Sleep counter overflow event generation enable  
0: Disabled  
1: Enabled  

Bit 18  **EXCEVTENA**: Exception overhead counter overflow event generation enable  
0: Disabled  
1: Enabled  

Bit 17  **CPIEVTA**: CPI counter overflow event generation enable  
0: Disabled  
1: Enabled  

Bit 16  **EXCTRCENA**: Exception trace generation enable  
0: Disabled  
1: Enabled  

Bits 15:13  Reserved, must be kept at reset value.  

Bit 12  **PCSAMPLENA**: POSTCNT counter use enable  
Enables use of POSTCNT counter as a timer for Periodic PC sample packet generation.  
0: Disabled  
1: Enabled  

Bits 11:10  **SYNCTAP [1:0]**: Position of synchronization packet counter tap on CYCCNT counter  
This selection determines the synchronization packet rate.  
0x0: Disabled - no synchronization packets  
0x1: Tap at CYCCNT[24]  
0x2: Tap at CYCCNT[26]  
0x3: Tap at CYCCNT[28]  

Bit 9  **CYCTAP**: Position of the POSTCNT tap on the CYCCNT counter  
0: Tap at CYCCNT[6]  
1: Tap at CYCCNT[10]
Bits 8:5 **POSTINIT[3:0]**: Initial value of the POSTCNT counter
Writes to this field are ignored if POSTCNT counter is enabled (that is, CYCEVTENA or PCSAMPLENA must be reset prior to writing POSTINIT).

Bits 4:1 **POSTRESET[3:0]**: Reload value of the POSTCNT counter.

Bit 0 **CYCCNTENA**: CYCCNT counter enable
0: Disabled
1: Enabled

**DWT cycle count register (M7_DWT_CYCCNT)**
Address offset: 0x004
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:0</td>
<td>CYCCNT[31:16]</td>
<td>0x004</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>Bits 29:0</td>
<td>CYCCNT[15:0]</td>
<td>0x004</td>
<td>0x0000 0000</td>
</tr>
</tbody>
</table>

Bits 31:0 **CYCCNT[31:0]**: Processor clock cycle counter

**DWT CPI count register (M7_DWT_CPICNT)**
Address offset: 0x008
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
<th>Address Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 31:8</td>
<td>Reserved, must be kept at reset value</td>
<td>0x008</td>
<td>0x0000 0000</td>
</tr>
<tr>
<td>Bits 28:20</td>
<td>CPICNT[7:0]</td>
<td>0x008</td>
<td>0x0000 0000</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **CPICNT[7:0]**: CPI counter
Counts additional cycles required to execute multi-cycle instructions, except those recorded by DWT_LSUCNT, and counts any instruction fetch stalls.
**DWT exception count register (M7_DWT_EXCCNT)**

Address offset: 0x00C
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0 **EXCCNT[7:0]**: Exception overhead cycle counter
Counts the number of cycles spent in exception processing.

**DWT sleep count register (M7_DWT_SLPCNT)**

Address offset: 0x010
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0 **SLEEPCNT[7:0]**: Sleep cycle counter
Counts the number of cycles spent in sleep mode (WFI, WFE, sleep-on-exit).

**DWT LSU count register (M7_DWT_LSUCNT)**

Address offset: 0x014
Reset value: 0x0000 0000

```
<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>30</td>
<td>29</td>
<td>28</td>
<td>27</td>
<td>26</td>
<td>25</td>
<td>24</td>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0 **LSUCNT[7:0]**: LSU cycle counter
Counts the number of cycles spent in LSU mode ( Alvion, Flash, PLL, Watchdog, etc.).
Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **LSUCNT[7:0]**: Load store counter
Counts additional cycles required to execute load and store instructions.

**DWT fold count register (M7_DWT_FOLDCNT)**
Address offset: 0x018
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **FOLDCNT[7:0]**: Folded instruction counter
Increments on each instruction that takes 0 cycles.

**DWT program counter sample register (M7_DWT_PCSR)**
Address offset: 0x01C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:0 **EIASAMPLE[31:0]**: Executed instruction address sample value
Samples the current value of the program counter.

**DWT comparator register x (M7_DWT_COMPx)**
Address offset: 0x020 + x * 0x10 (for x = 0 to 3)
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
DWT mask register x (M7_DWT_MASKx)

Address offset: 0x024 + x * 0x10 (for x = 0 to 3)
Reset value: 0x0000 0000

Bits 31:0  COMP[31:0]: Reference value for comparison.

DWT function register x (M7_DWT_FUNCTx)

Address offset: 0x028 + x * 0x10 (for x = 0 to 3)
Reset value: 0x0000 0000

Bits 31:5  Reserved, must be kept at reset value.
Bits 4:0  MASK[4:0]: Comparator mask size
Provides the size of the ignore mask applied to the access address for address range matching by comparator n. A debugger can write 0b11111 to this field and then read the register back to determine the maximum mask size supported.

Bits 31:25  Reserved, must be kept at reset value.
Bit 24  MATCHED: Comparator match (read-only)
Indicates if a comparator match has occurred since the register was last read.
0: No match
1: Match occurred

Bits 23:20  Reserved, must be kept at reset value.
Bits 19:16 **DATAVADDR1[3:0]**: Comparator number of a second comparator
When the DATAVMATCH and LNK1ENA bits are both 1, this field can hold the comparator number of a second comparator to use for linked address comparison.

Bits 15:12 **DATAVADDR0[3:0]**: Comparator number of a comparator
When the DATAVMATCH and LNK1ENA bits are both 1, this field can hold the comparator number of a comparator to use for linked address comparison.

Bits 11:10 **DATAFSIZE[1:0]**: Size of required data comparison
For data value matching, specifies the size of the required data comparison.

0x0: Byte
0x1: Half word
0x2: Word
0x3: Reserved

Bit 9 **LNK1ENA**: Support of a second linked comparator (read-only)
Indicates whether the use of a second linked comparator is supported (read-only).

1: Supported

Bit 8 **DATAVMATCH**: Cycle comparison enable
0: Perform address comparison
1: Perform data value comparison

Bit 7 **CYCMATCH**: Cycle count comparison enable on comparator 0
This field is reserved for other comparators.

0: No cycle count comparison
1: Compare DWT_COMP0 with the cycle counter, DWT_CYCCNT

Bit 6 Reserved, must be kept at reset value.

Bit 5 **EMITRANGE**: Data trace address offset packet enable
Enables generation of data trace address offset packets (containing data address bits 0 to 15)

0: Disabled
1: Enabled

Bit 4 Reserved, must be kept at reset value.

Bits 3:0 **FUNCTION[3:0]**: Action on comparator match
The meaning of this bit field depends on the setting of the DATAVMATCH and CYCMATCH fields. See [5].

**DWT CoreSight peripheral identity register 4 (M7_DWT_PIDR4)**
Address offset: 0xFD0
Reset value: 0x0000 0004
### DWT CoreSight peripheral identity register 0 (M7_DWT_PIDR0)

Address offset: 0xFE0  
Reset value: 0x0000 0002

<table>
<thead>
<tr>
<th>Bits 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 7:4</td>
<td><strong>4KCOUNT[3:0]</strong>: Register file size</td>
</tr>
<tr>
<td></td>
<td>0x0: Register file occupies a single 4 Kbyte region</td>
</tr>
<tr>
<td>Bits 3:0</td>
<td><strong>JEP106CON[3:0]</strong>: JEP106 continuation code</td>
</tr>
<tr>
<td></td>
<td>0x4: Arm® JEDEC code</td>
</tr>
</tbody>
</table>

### DWT CoreSight peripheral identity register 1 (M7_DWT_PIDR1)

Address offset: 0xFE4  
Reset value: 0x0000 00B0

<table>
<thead>
<tr>
<th>Bits 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 7:4</td>
<td><strong>PARTNUM[7:0]</strong>: Part number field, bits [7:0]</td>
</tr>
<tr>
<td></td>
<td>0x02: DWT part number</td>
</tr>
<tr>
<td>Bits 3:0</td>
<td><strong>JEP106ID[3:0]</strong>: JEP106 identity code field, bits [3:0]</td>
</tr>
<tr>
<td></td>
<td>0xB: Arm® JEDEC code</td>
</tr>
<tr>
<td>Bits 3:0</td>
<td><strong>PARTNUM[11:8]</strong>: Part number field, bits [11:8]</td>
</tr>
<tr>
<td></td>
<td>0x0: DWT part number</td>
</tr>
</tbody>
</table>
DWT CoreSight peripheral identity register 2 (M7_DWT_PIDR2)

Address offset: 0xFE8
Reset value: 0x0000 000B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVISION[3:0]**: Component revision number
0x0: r0p0

Bit 3  **JEDEC**: JEDEC assigned value
1: Designer ID specified by JEDEC

Bits 2:0  **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]
0x3: Arm® JEDEC code

DWT CoreSight peripheral identity register 3 (M7_DWT_PIDR3)

Address offset: 0xFEC
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVAND[3:0]**: Metal fix version
0x0: No metal fix

Bits 3:0  **CMOD[3:0]**: Customer modified
0x0: No customer modifications
### DWT CoreSight component identity register 0 (M7_DWT_CIDR0)

Address offset: 0xFFFF0
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[7:0]**: Component ID field, bits [7:0]
0x0D: Common ID value

### DWT CoreSight component identity register 1 (M7_DWT_CIDR1)

Address offset: 0xFFFF4
Reset value: 0x0000 00E0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **CLASS[3:0]**: Component ID field, bits [15:12] - component class
0xE: Trace generator component

Bits 3:0 **PREAMBLE[11:8]**: Component ID field, bits [11:8]
0x0: Common ID value

### DWT CoreSight component identity register 2 (M7_DWT_CIDR2)

Address offset: 0xFFFF8
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>
DWT CoreSight component identity register 3 (M7_DWT_CIDR3)

Address offset: 0xFFC
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>Bits 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 7:0</td>
<td>PREAMBLE[19:12]: Component ID field, bits [23:16]</td>
</tr>
<tr>
<td></td>
<td>0x05: Common ID value</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 31:8</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits 7:0</td>
<td>PREAMBLE[27:20]: Component ID field, bits [31:24]</td>
</tr>
<tr>
<td></td>
<td>0xB1: Common ID value</td>
</tr>
</tbody>
</table>

### Cortex-M7 DWT register map and reset values

The Cortex-M7 DWT registers are located at address range 0xE0001000 to 0xE0001FFC, on the AHBD.

#### Table 624. Cortex-M7 DWT register map and reset values

| Offset | Register name         | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|-----------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | M7_DWT_CTRL           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | NUMCORES[3:0]         | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Reset value | 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x004  | M7_DWT_CYCCNT         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | CYCCNT[31:0]          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x008  | M7_DWT_CPICNT         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | CPICNT[7:0]           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 0x00C  | M7_DWT_EXCCNT         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | EXCCNT[7:0]           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset value | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
### Table 624. Cortex-M7 DWT register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset Register name</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x010</td>
<td>M7_DWT_SLPDCNT</td>
<td>SLEEPDCNT[7:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x014</td>
<td>M7_DWT_LSUCNT</td>
<td>LSUCNT[7:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x018</td>
<td>M7_DWT_FOLDCNT</td>
<td>FOLDCNT[7:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x01C</td>
<td>M7_DWT_PCSR</td>
<td>EIASCORE[31:2]</td>
<td>0</td>
</tr>
<tr>
<td>0x020</td>
<td>M7_DWT_CMP0</td>
<td>COMP[31:1]</td>
<td>0</td>
</tr>
<tr>
<td>0x024</td>
<td>M7_DWT_MASK0</td>
<td>MASK[4:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x028</td>
<td>M7_DWT_FUNCT0</td>
<td>MATCHED</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAVADDR[15:0]</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAPR[15:8]</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAMATCH</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CYCMATCH</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EMITRANGE</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FUNCTION[3:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x02C</td>
<td>Reserved</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0x030</td>
<td>M7_DWT_CMP1</td>
<td>COMP[31:1]</td>
<td>0</td>
</tr>
<tr>
<td>0x034</td>
<td>M7_DWT_MASK1</td>
<td>MASK[4:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x038</td>
<td>M7_DWT_FUNCT1</td>
<td>MATCHED</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAVADDR[15:0]</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAPR[15:8]</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAMATCH</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CYCMATCH</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EMITRANGE</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FUNCTION[3:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x03C</td>
<td>Reserved</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0x040</td>
<td>M7_DWT_CMP2</td>
<td>COMP[31:1]</td>
<td>0</td>
</tr>
<tr>
<td>0x044</td>
<td>M7_DWT_MASK2</td>
<td>MASK[4:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x048</td>
<td>M7_DWT_FUNCT2</td>
<td>MATCHED</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAVADDR[15:0]</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAPR[15:8]</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DATAMATCH</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CYCMATCH</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EMITRANGE</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FUNCTION[3:0]</td>
<td>0</td>
</tr>
<tr>
<td>0x04C</td>
<td>Reserved</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0x050</td>
<td>M7_DWT_CMP3</td>
<td>COMP[31:1]</td>
<td>0</td>
</tr>
</tbody>
</table>

Reset values are shown in hexadecimal format.
The ITM generates trace information as packets. There are four sources that can generate packets. If multiple sources generate packets at the same time, the ITM arbitrates the order in which packets are output. The four sources in decreasing order of priority are:

1. **Software trace**
   
   Software can write directly to any of 32 x 32-bit ITM stimulus registers to generate packets. The permission level for each port can be programmed. When software writes to an enabled stimulus port, the ITM combines the identity of the port, the size of the write access, and the data written, into a packet that it writes to a FIFO. The ITM
outputs packets from the FIFO onto the trace bus. Reading a stimulus port register returns the status of the stimulus register (empty or pending) in bit 0.

2. Hardware trace

The DWT generates trace packets in response to a data trace event, a PC sample or a performance profiling counter wraparound. The ITM outputs these packets on the trace bus.

3. Local timestamping

The ITM contains a 21-bit counter clocked by the (pre-divided) processor clock. The counter value is output in a timestamp packet on the trace bus. The counter is reset to zero every time a timestamp packet is generated. The timestamps thus indicate the time elapsed since the previous timestamp packet.

4. Global system timestamping

Timestamps can also be generated using the system-wide 64-bit count value coming from the Timestamp Generator component.

Cortex-M7 ITM registers

**ITM stimulus register x (M7\_ITM\_STIMx)**

Address offset: 0x000 + x * 0x4 (x = 0 to 31)

Reset value: Undefined

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>Software event packet / FIFOREADY</td>
<td>0: Stimulus port buffer is full (or port is disabled) 1: Stimulus port can accept new write data</td>
</tr>
</tbody>
</table>

**ITM trace enable register (M7\_ITM\_TER)**

Address offset: 0xE00

Reset value: 0x00000000
Bits 31:0  **STIMENA[31:0]**: Stimulus port enable
Each bit n (0:31) enables the stimulus port associated with the M7_ITM_STIMn register.

0: Port disabled
1: Port enabled

**ITM trace privilege registers (M7_ITM_TPR)**
Address offset: 0xE40
Reset value: 0x00000000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  **PRIVMASK[3:0]**: Enable unprivileged access to ITM stimulus ports
Each bit controls eight stimulus ports:

0b0XXX0: Unprivileged access permitted on ports 0 to 7
0b0XXX1: Only privileged access permitted on ports 0 to 7
0b0X0XX: Unprivileged access permitted on ports 8 to 15
0b0X1XX: Only privileged access permitted on ports 8 to 15
0bXX0XX: Unprivileged access permitted on ports 16 to 23
0bXX1XX: Only privileged access permitted on ports 16 to 23
0bXXX0: Unprivileged access permitted on ports 24 to 31
0b1XXX: Only privileged access permitted on ports 24 to 31

**ITM trace control register (M7_ITM_TCR)**
Address offset: 0xE80
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

| 3242/3353 | RM0433 Rev 8 | ST |
Bits 31:24  Reserved, must be kept at reset value.

Bit 23  **BUSY**: ITM busy
Indicates whether the ITM is currently processing events (read-only):

- 0: Not busy
- 1: Busy

Bits 22:16  **TRACEBUSID[6:0]**: Identifier for multi-source trace stream formatting
If multi-source trace is in use, the debugger must write a non-zero value to this field. Note: different IDs must be used for each trace source in the system.

Bits 15:12  Reserved, must be kept at reset value.

Bits 11:10  **GTSFREQ[1:0]**: Global timestamp frequency
Defines how often the ITM generates a global timestamp, based on the global timestamp clock frequency, or disables generation of global timestamps. The possible values are:

- 0x0: Disable generation of global timestamps
- 0x1: Generate timestamp request whenever the ITM detects a change in global timestamp counter bits [63:7]; this is approximately every 128 cycles
- 0x2: Generate timestamp request whenever the ITM detects a change in global timestamp counter bits [63:13]; this is approximately every 8192 cycles
- 0x3: Generate a timestamp after every packet, if the output FIFO is empty

Bits 9:8  **TSPRESCALE[1:0]**: Local timestamp prescale
Prescale used with the trace packet reference clock The possible values are:

- 0x0: No prescaling
- 0x1: Divide by 4
- 0x2: Divide by 16
- 0x3: Divide by 64

Bits 7:5  Reserved, must be kept at reset value.

Bit 4  **SWOENA**: Asynchronous clocking enable for the timestamp counter (read-only)
0: Timestamp counter uses processor clock

Bit 3  **TXENA**: Hardware event packet forwarding enable
Enables forwarding of hardware event packets from the DWT unit to the trace port.

- 0: Disabled
- 1: Enabled

Bit 2  **SYNCENA**: Synchronization packet transmission enable
If a debugger sets this bit it must also configure the DWT_CTRL register SYNCTAP field in the DWT for the correct synchronization speed.

- 0: Disabled
- 1: Enabled

Bit 1  **TSENA**: Local timestamp generation enable
0: Disabled
1: Enabled

Bit 0  **ITMENA**: ITM enable
0: Disabled
1: Enabled
**ITM CoreSight peripheral identity register 4 (M7_ITM_PIDR4)**

Address offset: 0xFD0

Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **4KCOUNT[3:0]**: Register file size
- 0x0: Register file occupies a single 4 Kbyte region

Bits 3:0  **JEP106CON[3:0]**: JEP106 continuation code
- 0x4: Arm® JEDEC code

**ITM CoreSight peripheral identity register 0 (M7_ITM_PIDR0)**

Address offset: 0xFE0

Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PARTNUM[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PARTNUM[7:0]**: Part number field, bits [7:0]
- 0x01: ITM part number
**ITM CoreSight peripheral identity register 1 (M7_ITM_PIDR1)**

Address offset: 0xFE4

Reset value: 0x0000 00B0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]

0xB: Arm® JEDEC code

Bits 3:0  **PARTNUM[11:8]**: Part number field, bits [11:8]

0x1: ITM part number

**ITM CoreSight peripheral identity register 2 (M7_ITM_PIDR2)**

Address offset: 0xFE8

Reset value: 0x0000 000B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVISION[3:0]**: Component revision number

0x0: r0p0

Bit 3  **JEDEC**: JEDEC assigned value

1: Designer ID specified by JEDEC

Bits 2:0  **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]

0x3: Arm® JEDEC code
### ITM CoreSight peripheral identity register 3 (M7_ITM_PIDR3)

Address offset: 0xFEC  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.  

- **Bits 7:4** REVAND[3:0]: Metal fix version  
  - 0x0: No metal fix
- **Bits 3:0** CMOD[3:0]: Customer modified  
  - 0x0: No customer modifications

### ITM CoreSight component identity register 0 (M7_ITM_CIDR0)

Address offset: 0xFF0  
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.  

- **Bits 7:0** PREAMBLE[7:0]: Component ID field, bits [7:0]  
  - 0x0D: Common ID value
### ITM CoreSight component identity register 1 (M7_ITM_CIDR1)

Address offset: 0xFF4  
Reset value: 0x0000 00E0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **CLASS[3:0]**: Component ID field, bits [15:12] - component class  
0xE: Trace generator component

Bits 3:0  **PREAMBLE[11:8]**: Component ID field, bits [11:8]  
0x0: Common ID value

---

### ITM CoreSight component identity register 2 (M7_ITM_CIDR2)

Address offset: 0xFF8  
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[19:12]**: Component ID field, bits [23:16]  
0x05: Common ID value
**ITM CoreSight component identity register 3 (M7_ITM_CIDR3)**

Address offset: 0xFFC  
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Bits 31:8</th>
<th>Bits 7:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000 to 0x07C</td>
<td>M7_ITM_STIM0-31</td>
<td>Reserved</td>
<td>STIMULUS[31:0]</td>
</tr>
<tr>
<td>0x080 to 0x0DFC</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xE00</td>
<td>M7_ITM_TER</td>
<td>Reserved</td>
<td>STIMENA[31:0]</td>
</tr>
<tr>
<td>0xE04 to 0xE3C</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xE40</td>
<td>M7_ITM_TPR</td>
<td>Reserved</td>
<td>PRIVMASK[3:0]</td>
</tr>
<tr>
<td>0xE44 to 0xE7C</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xE80</td>
<td>M7_ITM_TCR</td>
<td>BUSY, TRACEBUSID[6:0], GTRSFREQ[4:0], TSPRESCALE[1:0], SWOENA, TXENA, SYNCENA, TSENA, ITMENA</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xE84 to 0xEFC</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Bits 31:8: Reserved, must be kept at reset value.

Bits 7:0 PREAMBLE[27:20]: Component ID field, bits [31:24]  
0xB1: Common ID value

**Cortex-M7 ITM register map and reset values**

The ITM registers are located at address range 0xE0000000 to 0xE000FFC, on the AHBD.

Table 625. Cortex-M7 ITM register map and reset values
The FPB allows hardware breakpoints to be set. It contains eight comparators which monitor the instruction fetch address and return a breakpoint instruction when a match is detected. The Cortex-M7 FPB does not support flash patch functionality.

### Cortex-M7 FPB registers

#### FPB control register (M7_FPB_CTRL)

Address offset: 0x000

Reset value: 0x0000 0080

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>rw</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>rw</td>
</tr>
</tbody>
</table>

#### Cortex-M7 breakpoint unit (FPB)

#### Cortex-M7 FPB registers

**FPB control register (M7_FPB_CTRL)**

Address offset: 0x000

Reset value: 0x0000 0080
Bits 31:15  Reserved, must be kept at reset value.

Bits 14:12  NUM_CODE[6:4]: Instruction address comparator number field, three MSBs
This read-only field holds the three MSBs of the number of instruction address comparators supported.

0x0: the MSBs of the number are all 0

Bits 11:8  NUM_LIT[3:0]: Number of literal address comparators supported (read-only).
0x0: No literal comparators supported.

Bits 7:4  NUM_CODE[3:0]: Instruction address comparator number field, four LSBs
This read-only field holds the four LSBs of the number of instruction address comparators supported.

0x8: 8 instruction comparators supported

Bit 1  KEY: Write protect key
A write to M7_FPB_CTRL register is ignored if this bit is not set to 1.

Bits 0  ENABLE: FPB enable
0: Disable
1: Enable

**FPB remap register (M7_FPB_REMAP)**

Address offset: 0x004

Reset value: 0x0000 0000
**FPB comparator registers (M7_FPB_COMPx)**

Address offset: 0x008 + x * 0x4 (for x = 0 to 7)

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>REPLACE[1:0]</th>
<th>Res.</th>
<th>COMP[26:14]</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
</tr>
<tr>
<td>12</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
<td>7</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**COMP[13:0]**

<table>
<thead>
<tr>
<th>Res.</th>
<th>ENABL E</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
</tr>
<tr>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
</tr>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:30 **REPLACE[1:0]**: Behavior upon COMP versus instruction fetch address match

- 0x0: Reserved
- 0x1: Breakpoint on lower half-word, upper half-word is unaffected.
- 0x2: Breakpoint on upper half-word, lower half-word is unaffected.
- 0x3: Breakpoint on both upper and lower half-words.

Bit 29 Reserved, must be kept at reset value.

Bits 28:2 **COMP[26:0]**: Value to compare with code memory access address

Value to compare with address bits 28:2 of accesses to instruction code memory (0x00000000 to 0x1FFFFFFF). If a match occurs, the action to take is defined by the REPLACE field.

Bit 1 Reserved, must be kept at reset value.

Bit 0 **ENABLE**: Comparator enable

The comparator is only enabled if both this bit and the FPB ENABLE bit in the M7_FPB_CTRL register are set.

0: Disabled
1: Enabled

**FPB CoreSight peripheral identity register 4 (M7_FPB_PIDR4)**

Address offset: 0xFD0

Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>4KCOUNT[3:0]</th>
<th>JEP106CON[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>f</td>
</tr>
<tr>
<td>f</td>
<td>f</td>
</tr>
<tr>
<td>f</td>
<td>f</td>
</tr>
<tr>
<td>f</td>
<td>f</td>
</tr>
</tbody>
</table>
**FPB CoreSight peripheral identity register 0 (M7_FPB_PIDR0)**

Address offset: 0xFE0

Reset value: 0x0000 000E

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PARTNUM[7:0]**: Part number field, bits [7:0]

0x0E: FPB part number

**FPB CoreSight peripheral identity register 1 (M7_FPB_PIDR1)**

Address offset: 0xFE4

Reset value: 0x0000 00B0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]

0xB: Arm® JEDEC code

Bits 3:0 **PARTNUM[11:8]**: Part number field, bits [11:8]

0x0: FPB part number
FPB CoreSight peripheral identity register 2 (M7_FPB_PIDR2)

Address offset: 0xFE8

Reset value: 0x0000 000B

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVITION[3:0]**: Component revision number

- 0x0: r0p0

Bit 3 **JEDEC**: JEDEC assigned value

- 1: Designer ID specified by JEDEC

Bits 2:0 **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]

- 0x3: Arm® JEDEC code

FPB CoreSight peripheral identity register 3 (M7_FPB_PIDR3)

Address offset: 0xFEC

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 **REVAND[3:0]**: Metal fix version

- 0x0: No metal fix

Bits 3:0 **CMOD[3:0]**: Customer modified

- 0x0: No customer modifications
**FPB CoreSight component identity register 0 (M7_FPB_CIDR0)**

Address offset: 0xFF0

Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

<table>
<thead>
<tr>
<th>PREAMBLE[7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r r r r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[7:0]**: Component ID field, bits [7:0]

0xD: Common ID value

**FPB CoreSight component identity register 1 (M7_FPB_CIDR1)**

Address offset: 0xFF4

Reset value: 0x0000 00E0

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>r r r r r r r</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **CLASS[3:0]**: Component ID field, bits [15:12] - component class

0xE: Trace generator component

Bits 3:0  **PREAMBLE[11:8]**: Component ID field, bits [11:8]

0x0: Common ID value
### FPB CoreSight component identity register 2 (M7_FPB_CIDR2)

Address offset: 0xFF8  
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[19:12]**: Component ID field, bits [23:16]  
0x05: Common ID value

### FPB CoreSight component identity register 3 (M7_FPB_CIDR3)

Address offset: 0xFFC  
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[27:20]**: Component ID field, bits [31:24]  
0x81: Common ID value

### Cortex-M7 FPB register map and reset values

The Cortex-M7 FPB registers are located at address range 0xE0002000 to 0xE0002FFC.

#### Table 626. Cortex-M7 FPB register map and reset values

| Offset | Register name   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0x000  | M7_FPB_CTRL     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | Reset value     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
## Table 626. Cortex-M7 FPB register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x004</td>
<td>M7_FPB_REMAP</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>REMAP[23:0]</td>
</tr>
<tr>
<td>0x008 to 0x020</td>
<td>M7_FPB_COMP0 to M7_FPB_COMP7</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>COMP[26:0]</td>
</tr>
<tr>
<td>0x024 to 0x028</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>4KCOUNT[3:0]</td>
</tr>
<tr>
<td>0x028 to 0x02C</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>JEP106CON[3:0]</td>
</tr>
<tr>
<td>0x02C to 0x030</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>PARTNUM[7:0]</td>
</tr>
<tr>
<td>0x030 to 0x034</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>JEP106ID[3:0]</td>
</tr>
<tr>
<td>0x034 to 0x038</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>PARTNUM[1:8]</td>
</tr>
<tr>
<td>0x038 to 0x03C</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>REVAND[3:0]</td>
</tr>
<tr>
<td>0x03C to 0x040</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>CMOD[3:0]</td>
</tr>
<tr>
<td>0x040 to 0x044</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>PREAMBLE[7:0]</td>
</tr>
<tr>
<td>0x044 to 0x048</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>CLASS[3:0]</td>
</tr>
<tr>
<td>0x048 to 0x04C</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>PREAMBLE[1:16]</td>
</tr>
<tr>
<td>0x04C to 0x050</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>PREAMBLE[19:12]</td>
</tr>
<tr>
<td>0x050 to 0x054</td>
<td>Reserved</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td>PREAMBLE[27:20]</td>
</tr>
</tbody>
</table>
60.6.5 Cortex-M7 embedded trace macrocell (ETM)

The Cortex-M7 ETM is a CoreSight™ component closely coupled to the CPU. The ETM generates trace packets that allow the execution of the Cortex-M7 core to be traced. In the STM32H7, the ETM is configured for instruction trace only, so data accesses are not included in the trace information.

The ETM receives information from the CPU over the processor trace interface, including:

- The number of instructions executed in the same cycle
- Changes in program flow
- The current processor instruction state
- The addresses of memory locations accessed by load and store instructions
- The type, direction and size of a transfer
- Condition code information
- Exception information
- Wait for interrupt state information

For more information, refer to the Arm® CoreSight™ ETM™-M7 technical reference manual [6].

Cortex-M7 ETM registers

ETM programming control register (M7_ETM_PRGCTL)

Address offset: 0x004
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>rw</td>
</tr>
</tbody>
</table>

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 **EN**: Trace program enable
0: Trace unit is disabled
1: Trace unit is enabled
### ETM processor select control register (M7_ETM_PROCSSEL)

Address offset: 0x008  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>PROCSEL</td>
<td>Processor select</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This field has no effect since only the Cortex-M7 uses this ETM.</td>
</tr>
</tbody>
</table>

Bits 31:1 Reserved, must be kept at reset value.

#### Bit 0 PROCSEL: Processor select

This field has no effect since only the Cortex-M7 uses this ETM.

### ETM status register (M7_ETM_STAT)

Address offset: 0x00C  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:2</td>
<td>Reserved</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td></td>
<td>PMSTABLE</td>
<td>Programmers model stable</td>
</tr>
<tr>
<td></td>
<td>IDLE</td>
<td>Trace unit inactive</td>
</tr>
</tbody>
</table>

Bits 31:2 Reserved, must be kept at reset value.

#### Bit 1 PMSTABLE: Programmers model stable

Indicates whether the ETM registers are stable and can be read.  
0: Registers are not stable  
1: Registers are stable

#### Bit 0 IDLE: Trace unit inactive

0: ETM is not idle  
1: ETM is idle
ETM trace configuration register (M7_ETM_CONFIG)

Address offset: 0x010
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31:18</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 17</td>
<td>DV: Data value tracing (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
</tr>
<tr>
<td>Bit 16</td>
<td>DA: Data address tracing (read-only)</td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
</tr>
<tr>
<td>Bits 15:13</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 12</td>
<td>RS: Return stack enable</td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
</tr>
<tr>
<td>Bit 11</td>
<td>TS: Global timestamp tracing</td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
</tr>
<tr>
<td>Bits 10:8</td>
<td>COND[2:0]: Conditional instruction tracing</td>
</tr>
<tr>
<td></td>
<td>0x0: Conditional instruction tracing disabled</td>
</tr>
<tr>
<td></td>
<td>0x1: Conditional load instructions are traced</td>
</tr>
<tr>
<td></td>
<td>0x2: Conditional store instructions are traced</td>
</tr>
<tr>
<td></td>
<td>0x3: Conditional load and store instructions are traced</td>
</tr>
<tr>
<td></td>
<td>0x7: All conditional instructions are traced</td>
</tr>
<tr>
<td></td>
<td>Other: Reserved</td>
</tr>
<tr>
<td>Bits 7:5</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
<tr>
<td>Bit 4</td>
<td>CCI: Cycle counting in instruction trace</td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
</tr>
<tr>
<td>Bit 3</td>
<td>BB: Branch broadcast mode</td>
</tr>
<tr>
<td></td>
<td>0: Disabled</td>
</tr>
<tr>
<td></td>
<td>1: Enabled</td>
</tr>
<tr>
<td>Bits 2:1</td>
<td>INSTP[1:0]: Determines which instructions are P0 instructions (read-only)</td>
</tr>
<tr>
<td></td>
<td>0x0: Only branches are P0 instructions</td>
</tr>
<tr>
<td>Bit 0</td>
<td>Reserved, must be kept at reset value.</td>
</tr>
</tbody>
</table>
ETM event control 0 register (M7_ETM_EVENTCTL0)

Only accepts writes when trace unit is disabled
Address offset: 0x020
Reset value: 0x0000 0000

| Bits 31:16 | Reserved, must be kept at reset value. |
| Bit 15 | **TYPE1**: Resource type for event 1  
0: Single selected resource  
1: Boolean combined resource pair |
| Bits 14:12 | Reserved, must be kept at reset value. |
| Bits 11:8 | **SEL1[3:0]**: Resource / Boolean combined resource pair, for event 1  
When TYPE1 is 0, selects a single selected resource from 0-15 defined by bits[3:0]  
When TYPE1 is 1, selects a Boolean combined resource pair from 0-7 defined by bits[2:0] |
| Bit 7 | **TYPE0**: Resource type for event 0  
0: Single selected resource  
1: Boolean combined resource pair |
| Bits 6:4 | Reserved, must be kept at reset value. |
| Bits 3:0 | **SEL0[3:0]**: Resource / Boolean combined resource pair for event 0  
When TYPE0 is 0, selects a single selected resource from 0-15 defined by bits[3:0]  
When TYPE0 is 1, selects a Boolean combined resource pair from 0-7 defined by bits[2:0] |

ETM event control 1 register (M7_ETM_EVENTCTL1)

Only accepts writes when trace unit is disabled
Address offset: 0x024
Reset value: 0x0000 0000

| Bits 31:16 | Reserved, must be kept at reset value. |
| Bit 15 | **LPOVE**: |
| Bit 14 | **RRIDE**: |
| Bit 13 | **ATB**: |
| Bits 12:9 | Reserved, must be kept at reset value. |
| Bit 8 | **INSTEN[3:0]**: |
ETM stall control register (M7_ETM_STALLCTL)

Bits 31:13 Reserved, must be kept at reset value.

Bit 12 **LPOVERRIDE**: Low power state behavior override
- 0: Low power state normal behavior
- 1: Entry to low power state does not affect resources and event trace generation

Bit 11 **ATB**: ATB trigger enable
- 0: Disabled
- 1: Enabled

Bits 10:4 Reserved, must be kept at reset value.

Bits 3:0 **INSTEN[3:0]**: Instruction trace event element enable
Each bit corresponds to an event:

- 0bXXX0: Event 0 does not cause an event element
- 0bXXX1: Event 0 causes an event element
- 0bXX0X: Event 1 does not cause an event element
- 0bXX1X: Event 1 causes an event element
- 0bX0XX: Event 2 does not cause an event element
- 0bX1XX: Event 2 causes an event element
- 0b0XXX: Event 3 does not cause an event element
- 0b1XXX: Event 3 causes an event element

Bits 31:10 Reserved, must be kept at reset value.

Bit 9 **DSTALL**: Stall processor based on data trace buffer space
- 0: Do not stall processor
- 1: Stall processor

Bit 8 **ISTALL**: Stall processor based on instruction trace buffer space
- 0: Do not stall processor
- 1: Stall processor
ETM global timestamp control register (M7_ETM_TSCTL)

Only accepts writes when trace unit is disabled

Address offset: 0x030

Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bit 7  TYPE: Resource type for time stamp insertion
0: Single selected resource
1: Boolean combined resource pair

Bits 6:4  Reserved, must be kept at reset value.

Bits 3:0  SEL[3:0]: Resource / Boolean combined resource pair

When TYPE is 0, selects a single selected resource from 0-15 defined by bits[3:0]
When TYPE is 1, selects a Boolean combined resource pair from 0-7 defined by bits[2:0]

ETM synchronization period register (M7_ETM_SYNCP)

Address offset: 0x034

Reset value: 0x0000 000A

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:5  Reserved, must be kept at reset value.

Bits 4:0  PERIOD[4:0]: Trace bytes between synchronization requests
Defines the number of bytes of trace information between trace synchronization requests.
0xA: 1024 bytes
### ETM cycle count control register (M7_ETM_CCCTL)

Address offset: 0x038  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:12  Reserved, must be kept at reset value.  
Bits 11:0  **THRESHOLD[11:0]**: Threshold value for instruction trace cycle counting  
The threshold represents the minimum interval between cycle count trace packets.  
0x0: Reserved  
Other: Threshold

### ETM trace ID register (M7_ETM_TRACEID)

Address offset: 0x040  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>


Bits 31:7  Reserved, must be kept at reset value.  
Bits 6:0  **TRACEID[6:0]**: Trace ID  
0x00: Reserved  
0x01 to 0x6F: Valid ID  
0x70 to 0x7F: Reserved
ETM ViewInst main control register (M7_ETM_VICTL)

Address offset: 0x080
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:20 Reserved, must be kept at reset value.

Bit 19 **EXLEVEL_S3**: Trace disable, exception level 3
Disables tracing in the specified exception level in Secure state for exception level 3.
0: Enable ViewInst in this exception level
1: Disable ViewInst in this exception level

Bits 18:17 Reserved, must be kept at reset value.

Bit 16 **EXLEVEL_S0**: Trace disable, exception level 0
Disables tracing in the specified exception level in Secure state for exception level 0.
0: Enable ViewInst in this exception level
1: Disable ViewInst in this exception level

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 **TRCERR**: Tracing of system error exception
Selects whether a system error exception must always be traced.
0: System error exception is traced only if the instruction or exception immediately before the system error exception is traced
1: System error exception is always traced regardless of the value of ViewInst

Bit 10 **TRCRESET**: Tracing of reset exception
Selects whether a reset exception must always be traced.
0: Reset exception is traced only if the instruction or exception immediately before the reset exception is traced
1: Reset exception is always traced regardless of the value of ViewInst

Bit 9 **SSSTATUS**: Current status of the start/stop logic
0: Stop state
1: Started state

Bit 8 Reserved, must be kept at reset value.
Bit 7  **TYPE**: Resource type
0: Single selected resource
1: Boolean combined resource pair

Bits 6:4  Reserved, must be kept at reset value.

Bits 3:0  **SEL[3:0]**: Resource / Boolean combined resource pair
When TYPE is 0, selects a single selected resource from 0-15 defined by bits[3:0]
When TYPE is 1, selects a Boolean combined resource pair from 0-7 defined by bits[2:0]

### ETM ViewInst start/stop control register (M7_ETM_VISSCTL)

Address offset: 0x088
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td></td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td></td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
</tbody>
</table>

Bits 31:24  Reserved, must be kept at reset value.

Bits 23:16  **STOP[7:0]**: Selector of single address comparators to stop trace
Defines the single address comparators to stop trace with the ViewInst Start/Stop control.
One bit is provided for each implemented single address comparator.

Bits 15:8  Reserved, must be kept at reset value.

Bits 7:0  **START[7:0]**: Selector of single address comparators to start trace
Defines the single address comparators to start trace with the ViewInst Start/Stop control.
One bit is provided for each implemented single address comparator.

### ETM ViewInst start/stop processor comparator control register (M7_ETM_VIPCSSCTL)

Address offset: 0x08C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td></td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td></td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
</tbody>
</table>
ETM counter reload value register (M7_ETM_CNTRLDV)

Address offset: 0x140
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw   rw</td>
</tr>
</tbody>
</table>

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 VALUE[15:0]: Counter reload value
This value is loaded into the counter each time the reload event occurs.

ETM ID register 8 (M7_ETM_IDR8)

Address offset: 0x180
Reset value: 0x0000 0002

<table>
<thead>
<tr>
<th>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r    r    r    r    r    r    r    r    r    r    r    r    r    r    r    r</td>
</tr>
</tbody>
</table>

Bits 31:0 MAXSPEC[31:0]: Maximum speculation depth
Indicates the maximum speculation depth of the instruction trace stream. This is the maximum number of P0 elements that have not been committed in the trace stream at any one time.
0x2: Maximum trace speculation depth is 2

3266/3353 RM0433 Rev 8
ETM ID register 9 (M7_ETM_IDR9)

Address offset: 0x184
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>NUMP0KEY[31:16]</td>
<td>Number of P0 right-hand keys used</td>
</tr>
<tr>
<td>15:0</td>
<td>NUMP0KEY[15:0]</td>
<td>Number of P0 right-hand keys used</td>
</tr>
</tbody>
</table>

Bits 31:0 NUMP0KEY[31:0]: Number of P0 right-hand keys used
0x0: No P0 keys used in instruction trace only configuration

ETM ID register 10 (M7_ETM_IDR10)

Address offset: 0x188
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>NUMP1KEY[31:16]</td>
<td>Total number of P1 right-hand keys</td>
</tr>
<tr>
<td>15:0</td>
<td>NUMP1KEY[15:0]</td>
<td>Total number of P1 right-hand keys</td>
</tr>
</tbody>
</table>

Bits 31:0 NUMP1KEY[31:0]: Total number of P1 right-hand keys
Indicates the total number of P1 right-hand keys, including normal and special keys.
0x0: No P1 keys used in instruction trace only configuration

ETM ID register 11 (M7_ETM_IDR11)

Address offset: 0x18C
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:16</td>
<td>NUMP1SPC[31:16]</td>
<td>Total number of special P1 right-hand keys used</td>
</tr>
<tr>
<td>15:0</td>
<td>NUMP1SPC[15:0]</td>
<td>Total number of special P1 right-hand keys used</td>
</tr>
</tbody>
</table>

Bits 31:0 NUMP1SPC[31:0]: Total number of special P1 right-hand keys used
0x0: No special P1 keys used
### ETM ID register 12 (M7_ETM_IDR12)

Address offset: 0x190
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**NUMCONDKEY[31:16]:**
Indicates the total number of conditional instruction right-hand keys, including normal and special keys.
- 0x1: One conditional instruction right hand-key implemented

### ETM ID register 13 (M7_ETM_IDR13)

Address offset: 0x194
Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>Bit 30</th>
<th>Bit 29</th>
<th>Bit 28</th>
<th>Bit 27</th>
<th>Bit 26</th>
<th>Bit 25</th>
<th>Bit 24</th>
<th>Bit 23</th>
<th>Bit 22</th>
<th>Bit 21</th>
<th>Bit 20</th>
<th>Bit 19</th>
<th>Bit 18</th>
<th>Bit 17</th>
<th>Bit 16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**NUMCONDSPC[31:16]:**
Number of special conditional instruction right-hand keys
- 0x0: No special conditional instruction right-hand keys implemented

### ETM implementation specific register 0 (M7_ETM_IMSPEC0)

Address offset: 0x1C0
Reset value: 0x0000 0000

| Bit 31 | Bit 30 | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 | Bit 23 | Bit 22 | Bit 21 | Bit 20 | Bit 19 | Bit 18 | Bit 17 | Bit 16 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      | r      |
| 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

**SUPPORT[3:0]:**
- Indicates the total number of conditional instruction right-hand keys, including normal and special keys.
- 0x1: One conditional instruction right hand-key implemented

---

3268/3353
ETM ID register 0 (M7_ETM_IDR0)

Address offset: 0x1E0
Reset value: 0x0C00 1EE1

| Bits 31:4 | Reserved, must be kept at reset value. |
| Bits 3:0 | **SUPPORT[3:0]**: Support for implementation specific extensions
0x0: No implementation specific extensions are supported |

### Bits 31:24

| Bits 31:4 | Reserved, must be kept at reset value. |
| Bits 3:0 | **COMMOPT**: Meaning of the commit field in some packets
0: Commit mode 0 |

### Bits 28:24

| Bits 28:4 | **TSSIZE[4:0]**: Global timestamp size
0x08: Maximum of 64-bit global timestamp implemented |
| Bits 23:17 | Reserved, must be kept at reset value. |
| Bits 16:15 | **QSUPP[1:0]**: Q element support
0x0: Q elements not supported |
| Bit 14 | Reserved, must be kept at reset value. |
| Bits 13:12 | **CONDTYPE[1:0]**: Conditional result tracing type
0x1: APSR condition flag values traced |
| Bits 11:10 | **NUMEVENT[1:0]**: Number of events supported in the trace
0x1: Two events supported for instruction only configuration |
| Bit 9 | **RETSTACK**: Return stack support
1: Two entry return stack supported |
| Bit 8 | Reserved, must be kept at reset value. |
| Bit 7 | **TRCCCI**: Support for cycle counting in the instruction trace
1: Cycle counting in the instruction trace is implemented |
| Bit 6 | **TRCCOND**: Support for conditional instruction tracing
1: Conditional instruction trace is implemented |
| Bit 5 | **TRCBB**: Support for branch broadcast tracing
1: Branch broadcast trace is implemented |
| Bits 4:0 | Reserved, must be kept at reset value. |
ETM ID register 1 (M7_ETM_IDR1)

Address offset: 0x1E4
Reset value: 0x4100 F401

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>DESIGNER[7:0]</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
<td>RES</td>
</tr>
<tr>
<td>r</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
</tr>
<tr>
<td>r</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:24 DESIGNER[7:0]: Trace unit designer entity
0x41: Arm®

Bits 23:12 Reserved, must be kept at reset value.

Bits 11:8 TRCARCHMAJ[3:0]: Major trace unit architecture version number
0x4: ETM v4

Bits 7:4 TRCARCHMIN[3:0]: Minor trace unit architecture version number
0x0: Minor version 0

Bits 3:0 REVISION[3:0]: Implementation revision number
0x1: Rev 1

ETM ID register 2 (M7_ETM_IDR2)

Address offset: 0x1E8
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>VMIDSIZE[4:0]</td>
<td>CIDSIZE[4:0]</td>
<td>IASIZE[4:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td>f</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:25 CCSIZE[3:0]: Cycle counter size
Indicates the size of the cycle counter in bits minus 12.
0x0: Cycle counter is 12 bits

Bits 24:20 DVSIZE[4:0]: Data value size in bytes
0x0: Data value size is not supported in instruction only configuration

Bits 19:15 DASIZE[4:0]: Data address size in bytes
0x0: Data address size is not supported in instruction only configuration
Bits 14:10 **VMIDSIZE[4:0]**: Virtual machine ID size
   0x0: Virtual machine ID tracing not implemented

Bits 9:5 **CIDSIZE[4:0]**: Context ID size
   0x0: Context ID tracing not implemented

Bits 4:0 **IASIZE[4:0]**: Instruction address size
   0x4: 32-bit maximum address size

**ETM ID register 3 (M7_ETM_IDR3)**

Address offset: 0x1EC

Reset value: 0x0509 0004

| Bit 31 NOOVERFLOW: Support of NOOVERFLOW | Indicates whether the NOOVERFLOW of trace stall control is implemented. |
| 0: Not implemented |

Bits 30:28 **NUMPROC[2:0]**: Number of processors available for tracing
   0x0: Only one processor can be traced

Bit 27 **SYSSTALL**: System support for stall control of the processor
   0: Not supported

Bit 26 **STALLCTL**: Stall control support
   1: Trace stall control (TRCSTALLCTL) is implemented

Bit 25 **SYNCR**: Trace synchronization period support
   0: TRCSYNCR is read-only for instruction trace only configuration; the trace synchronization period is fixed

Bit 24 **TRCERR**: Support of TRCVDICTLR.TRCERR
   Indicates whether TRCVDICTLR.TRCERR is implemented.
   0x4: 32-bit maximum address size

Bits 23:20 Reserved, must be kept at reset value.

Bits 19:16 **EXLEVEL_S[3:0]**: Support of privilege levels
   Privilege levels are implemented; one bit for each level.
   0x9: Privilege levels Thread and Handler are implemented

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:0 **CCITMIN[11:0]**: Instruction trace cycle counting minimum threshold
   0x4: Minimum threshold is 4 instruction trace cycle
**ETM ID register 4 (M7_ETM_IDR4)**

Address offset: 0x1F0  
Reset value: 0x0001 4000

<table>
<thead>
<tr>
<th>Bit Position</th>
<th>Field Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>NUMVMIDC[3:0]: Number of Virtual Machine ID comparators implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>27:24</td>
<td>NUMCIDC[3:0]: Number of Context ID comparators implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>23:20</td>
<td>NUMSSCC[3:0]: Number of single-shot comparator controls implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>19:16</td>
<td>NUMRSPAIR[3:0]: Number of resource selection pairs implemented</td>
<td>0x1: None</td>
</tr>
<tr>
<td>15:12</td>
<td>NUMPC[3:0]: Number of processor comparator inputs implemented</td>
<td>0x4: Four</td>
</tr>
<tr>
<td>11:9</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>SUPPADC: Support of data address comparisons</td>
<td>0: Not implemented</td>
</tr>
<tr>
<td>7:4</td>
<td>NUMDVC[3:0]: Number of data value comparators implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>3:0</td>
<td>NUMACPAIRS[3:0]: Number of address comparator pairs implemented</td>
<td>0x0: None</td>
</tr>
</tbody>
</table>

**ETM ID register 5 (M7_ETM_IDR5)**

Address offset: 0x1F4  
Reset value: 0x90C7 0402

<table>
<thead>
<tr>
<th>Bit Position</th>
<th>Field Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>NUMVMIDC[3:0]: Number of Virtual Machine ID comparators implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>27:24</td>
<td>NUMCIDC[3:0]: Number of Context ID comparators implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>23:20</td>
<td>NUMSSCC[3:0]: Number of single-shot comparator controls implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>19:16</td>
<td>NUMRSPAIR[3:0]: Number of resource selection pairs implemented</td>
<td>0x1: None</td>
</tr>
<tr>
<td>15:12</td>
<td>NUMPC[3:0]: Number of processor comparator inputs implemented</td>
<td>0x4: Four</td>
</tr>
<tr>
<td>11:9</td>
<td>Reserved, must be kept at reset value.</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>SUPPADC: Support of data address comparisons</td>
<td>0: Not implemented</td>
</tr>
<tr>
<td>7:4</td>
<td>NUMDVC[3:0]: Number of data value comparators implemented</td>
<td>0x0: None</td>
</tr>
<tr>
<td>3:0</td>
<td>NUMACPAIRS[3:0]: Number of address comparator pairs implemented</td>
<td>0x0: None</td>
</tr>
</tbody>
</table>
ETM resource selection register 2 (M7_ETM_RSCTL2)

Address offset: 0x208
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>Bit 31</th>
<th>REDFUNCNTR: Support of reduced function counter</th>
</tr>
</thead>
<tbody>
<tr>
<td>1: Implemented</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 30:28</th>
<th>NUMCNTR[2:0]: Number of counters implemented</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x1: One counter implemented</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 27:25</th>
<th>NUMSEQSTATE[2:0]: Number of sequencer states implemented</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0: None</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 24</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit 23</th>
<th>LPOVERRIDE: Support of low-power state override</th>
</tr>
</thead>
<tbody>
<tr>
<td>1: Implemented</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 22</th>
<th>ATBTRIG: Support of ATB trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>1: Implemented</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 21:16</th>
<th>TRACEIDSIZE[5:0]: Number of trace ID bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x07: Seven-bit trace ID implemented.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 15:12</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bits 11:9</th>
<th>NUMEXTINSEL[2:0]: Number of implemented external input selectors</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x2: Two external input selectors implemented</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits 8:0</th>
<th>NUMEXTIN[8:0]: Number of implemented external inputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x2: Two external inputs implemented</td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:22 Reserved, must be kept at reset value.

<table>
<thead>
<tr>
<th>Bit 21</th>
<th>PAIRINV: Inversion of result of a combined pair of resources</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Not inverted</td>
<td></td>
</tr>
<tr>
<td>1: Inverted</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 20</th>
<th>INV: Inversion of the selected resources</th>
</tr>
</thead>
<tbody>
<tr>
<td>0: Not inverted</td>
<td></td>
</tr>
<tr>
<td>1: Inverted</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit 19</th>
<th>Reserved, must be kept at reset value.</th>
</tr>
</thead>
</table>
### ETM resource selection register 3 (M7_ETM_RSCTL3)

Address offset: 0x20C
Reset value: 0x00000000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 18:16 **GROUP[2:0]**: Selects a group of resources

- Bits 15:8 Reserved, must be kept at reset value.

- Bits 7:0 **SELECT[7:0]**: Selector of resources from desired group
  - Selects one or more resources from the desired group. One bit is provided per resource from the group.

### ETM single-shot comparator control register 0 (M7_ETM_SSCC0)

Address offset: 0x280
Reset value: 0x00000000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>RST</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- Bits 31:21 Reserved, must be kept at reset value.
- Bit 20 **INV**: Inversion of the selected resources
  - 0: Not inverted
  - 1: Inverted
- Bit 19 Reserved, must be kept at reset value.

- Bits 18:16 **GROUP[2:0]**: Selects a group of resources
- Bits 15:8 Reserved, must be kept at reset value.

- Bits 7:0 **SELECT[7:0]**: Selector of resources from desired group
  - Selects one or more resources from the desired group. One bit is provided per resource from the group.
Bits 31:25  Reserved, must be kept at reset value.

Bit 24  RST: Single-shot comparator resource reset enable
Enables the single-shot comparator resource to be reset when it occurs, then enables another comparator match to be detected.
0: Disabled
1: Reset enabled; multiple matches can occur

Bits 23:0  Reserved, must be kept at reset value.

**ETM single-shot comparator status register 0 (M7_ETM_SSCS0)**

Address offset: 0x2A0

Reset value: 0x0000 0001

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>nw</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | DA |
|     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | INST |

Bit 31  STATUS: Single-shot status
This indicates whether any of the selected comparators have matched. If SSCC0.RST is set to 0, the STATUS bit must be written with 0 in order to enable single-shot comparator control.

0: No match occurred
1: Match has occurred at least once.

Bits 30:3  Reserved, must be kept at reset value.

Bit 2  DV: Data value comparator support
0: Single-shot data value comparisons not supported

Bit 1  DA: Data address comparator support
0: Single-shot data address comparisons not supported

Bit 0  INST: Instruction address comparator support
1: Single-shot instruction address comparisons supported
**ETM single-shot processor comparator input control register**  
(M7_ETM_SSPCIC0)  
Address offset: 0x2C0  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PC[7:0]**: Comparator input selector for single-shot control  
Selects one or more processor comparator inputs for single-shot control. One bit is provided for each processor comparator input.

**ETM power-down control register** (M7_ETM_PDC)  
Address offset: 0x310  
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

Bits 31:4  Reserved, must be kept at reset value.

Bit 3  **PU**: Power up request  
Request to maintain power to the ETM and access to the trace registers.  

0: Power not requested  
1: Power requested

Bits 2:0  Reserved, must be kept at reset value.
ETM power-down status register (M7_ETM_PDS)

Address offset: 0x314
Reset value: 0x0000 0003

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>30</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>29</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>28</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>27</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>26</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>25</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>24</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>23</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>22</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>21</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>20</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>19</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>18</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>17</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>16</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>14</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>13</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>12</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>10</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>9</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>8</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>6</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>5</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>4</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>2</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>1</td>
<td>STICKYPD: Sticky power-down state</td>
<td>r</td>
</tr>
<tr>
<td>0</td>
<td>POWER: ETM powered up</td>
<td>r</td>
</tr>
</tbody>
</table>

Bit 1 STICKYPD: Sticky power-down state
This bit is set to 1 when power to the ETM registers is removed, to indicate that programming state has been lost. It is cleared after a read of the TRCPDSR.

0: Trace register power uninterrupted since the last read of PDS register
1: Trace register power interrupted since the last read of PDS register

Bit 0 POWER: ETM powered up
1: ETM is powered up; all registers are accessible

ETM claim tag set register (M7_ETM_CLAIMSET)

Address offset: 0xFA0
Reset value: 0x0000 000F

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>30</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>29</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>28</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>27</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>26</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>25</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>24</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>23</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>22</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>21</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>20</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>19</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>18</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>17</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>16</td>
<td>Reserved, must be kept at reset value.</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>14</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>13</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>12</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>11</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>10</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>9</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>8</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>7</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>6</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>5</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>4</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>3</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>2</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>1</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
<tr>
<td>0</td>
<td>CLAIMSET[3:0]: Set claim tag bits</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 CLAIMSET[3:0]: Set claim tag bits
Write:
0000: No effect
xxx1: Set bit 0
xx1x: Set bit 1
x1xx: Set bit 2
1xxx: Set bit 3

Read:
0xF: Indicates there are four bits in claim tag
ETM claim tag clear register (M7_ETM_CLAIMCLR)

Address offset: 0xFA4
Reset value: 0x0000 0000

Bits 31:4  Reserved, must be kept at reset value.

Bits 3:0  CLAIMCLR[3:0]: Reset claim tag bits
Write:
0000: No effect
xxx1: Clear bit 0
xx1x: Clear bit 1
x1xx: Clear bit 2
1xxx: Clear bit 3

Read: Returns current value of claim tag

ETM lock access register (M7_ETM_LAR)

Address offset: 0xFB0
Reset value: N/A

Bits 31:0  ACCESS_W[31:0]: ETM register write access
Enables write access to some ETM registers by processor cores (debuggers do not need to unlock the component)

0xC5ACCE55: Enable write access
Other values: Disable write access
**ETM lock status register (M7_ETM_LSR)**

Address offset: 0xFB4
Reset value: 0x0000 0003

| Bit 31:3 | Reserved, must be kept at reset value. |
| Bit 2   | **LOCKTYPE**: Size of the M7_ETM_LAR register |
|        | 0: 32-bit |
| Bit 1   | **LOCKGRANT**: Current status of lock |
|         | This bit always returns zero when read by an external debugger. |
|         | 0: Write access is permitted |
|         | 1: Write access is blocked. Only read access is permitted. |
| Bit 0   | **LOCKEXIST**: Existence of lock control mechanism |
|         | The bit indicates whether a lock control mechanism exists. It always returns zero when read by an external debugger. |
|         | 0: No lock control mechanism exists |
|         | 1: Lock control mechanism is implemented |

| Bit 31:8 | Reserved, must be kept at reset value. |
| Bit 7:6  | **SNID[1:0]**: Security level for secure non-invasive debug |
|         | 0x0: Not implemented |

**ETM authentication status register (M7_ETM_AUTHSTAT)**

Address offset: 0xFB8
Reset value: 0x0000 000A

| Bit 31:8 | Reserved, must be kept at reset value. |
| Bit 7:6  | **SNID[1:0]**: Security level for secure non-invasive debug |
|         | 0x0: Not implemented |
Bits 5:4  **SID[1:0]**: Security level for secure invasive debug
0x0: Not implemented

Bits 3:2  **NSID[1:0]**: Security level for non-secure non-invasive debug
0x2: Disabled
0x3: Enabled

Bits 1:0 **NSID[1:0]**: Security level for non-secure invasive debug
0x2: Disabled
0x3: Enabled

**ETM CoreSight device architecture register (M7_ETM_DEVARCH)**

Address offset: 0xFBC
Reset value: 0x4770 4A13

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**ARCHITECT[10:0]**: Component architect
0x23B: Arm®

Bit 20  **PRESENT**: Indicates the presence of this register
1: Present

Bits 19:16  **REVISION[3:0]**: Architecture revision
0x0: Rev 0

Bits 15:0  **ARCHID[15:0]**: Architecture ID
0x4A13: ETMv4 component

**ETM CoreSight device type identity register (M7_ETM_DEVTYPE)**

Address offset: 0xFCC
Reset value: 0x0000 0013

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**SUBTYPE[3:0]**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

**MAJOR[5:0]**
ETM CoreSight peripheral identity register 4 (M7_ETM_PIDR4)

Address offset: 0xFD0
Reset value: 0x0000 0004

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

ETM CoreSight peripheral identity register 0 (M7_ETM_PIDR0)

Address offset: 0xFE0
Reset value: 0x0000 0075

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **SUBTYPE[3:0]**: Device sub-type identifier
0x1: Processor trace

Bits 3:0  **MAJORTYPE[3:0]**: Device main type identifier
0x3: Trace source

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **4KCOUNT[3:0]**: Register file size
0x0: Register file occupies a single 4 Kbyte region

Bits 3:0  **JEP106CON[3:0]**: JEP106 continuation code
0x4: Arm® JEDEC code

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PARTNUM[7:0]**: Part number field, field, bits [7:0]
0x75: ETM part number
**ETM CoreSight peripheral identity register 1 (M7_ETM_PIDR1)**

Address offset: 0xFE4

Reset value: 0x0000 00B9

![Register 1 Table]

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **JEP106ID[3:0]**: JEP106 identity code field, bits [3:0]

0xB: Arm® JEDEC code

Bits 3:0  **PARTNUM[11:8]**: Part number field, bits [11:8]

0x9: ETM part number

**ETM CoreSight peripheral identity register 2 (M7_ETM_PIDR2)**

Address offset: 0xFE8

Reset value: 0x0000 001B

![Register 2 Table]

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVISION[3:0]**: Component revision number

0x1: r0p2

Bit 3  **JEDEC**: JEDEC assigned value

1: Designer ID specified by JEDEC

Bits 2:0  **JEP106ID[6:4]**: JEP106 identity code field, bits [6:4]

0x3: Arm® JEDEC code
**ETM CoreSight peripheral identity register 3 (M7_ETM_PIDR3)**

Address offset: 0xFEC
Reset value: 0x0000 0000

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:4  **REVAND[3:0]**: Metal fix version

- 0x0: No metal fix

Bits 3:0  **CMOD[3:0]**: Customer modified

- 0x0: No customer modifications

---

**ETM CoreSight component identity register 0 (M7_ETM_CIDR0)**

Address offset: 0xFF0
Reset value: 0x0000 000D

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:8  Reserved, must be kept at reset value.

Bits 7:0  **PREAMBLE[7:0]**: Component ID field, bits [7:0]

- 0x0D: Common ID value

---

**ETM CoreSight component identity register 1 (M7_ETM_CIDR1)**

Address offset: 0xFF4
Reset value: 0x0000 0090

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>
ETM CoreSight component identity register 2 (M7_ETM_CIDR2)

Address offset: 0xFF8
Reset value: 0x0000 0005

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **CLASS[3:0]**: Component ID field, bits [15:12] - component class
0x09: Debug component with CoreSight-compatible registers

ETM CoreSight component identity register 3 (M7_ETM_CIDR3)

Address offset: 0xFFC
Reset value: 0x0000 00B1

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[19:12]**: Component ID field, bits [23:16]
0x05: Common ID value

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 **PREAMBLE[27:20]**: Component ID field, bits [31:24]
0xB1: Common ID value
### Cortex-M7 ETM register and reset values

The ETM registers are accessed by the debugger via the Cortex-M7 PPB, at address range 0xE0041000 to 0xE0041FFC.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Table 627. Cortex-M7 ETM register map and reset values</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x004</td>
<td>M7_ETM_PRGCTL</td>
<td>Offset</td>
</tr>
<tr>
<td>0x008</td>
<td>M7_ETM_PROCSEL</td>
<td>Offet</td>
</tr>
<tr>
<td>0x00C</td>
<td>M7_ETM_STAT</td>
<td>Offset</td>
</tr>
<tr>
<td>0x010</td>
<td>M7_ETM_CONFIG</td>
<td>Offset</td>
</tr>
<tr>
<td>0x014 to 0x01C</td>
<td>Reserved</td>
<td>Offset</td>
</tr>
<tr>
<td>0x020</td>
<td>M7_ETM_EVENTCTL0</td>
<td>Offset</td>
</tr>
<tr>
<td>0x024</td>
<td>M7_ETM_EVENTCTL1</td>
<td>Offset</td>
</tr>
<tr>
<td>0x02C</td>
<td>M7_ETMSTALLCTL</td>
<td>Offset</td>
</tr>
<tr>
<td>0x030</td>
<td>M7_ETM_TSCTL</td>
<td>Offset</td>
</tr>
<tr>
<td>0x034</td>
<td>M7_ETM_SYNCPI</td>
<td>Offset</td>
</tr>
<tr>
<td>0x038</td>
<td>M7_ETM_CCCTL</td>
<td>Offset</td>
</tr>
<tr>
<td>0x03C</td>
<td>Reserved</td>
<td>Offset</td>
</tr>
<tr>
<td>0x040</td>
<td>M7_ETM_TRACEID</td>
<td>Offset</td>
</tr>
</tbody>
</table>

**Reset values**

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x004</td>
<td>M7_ETM_PRGCTL</td>
<td>EN 0</td>
</tr>
<tr>
<td>0x008</td>
<td>M7_ETM_PROCSEL</td>
<td></td>
</tr>
<tr>
<td>0x00C</td>
<td>M7_ETM_STAT</td>
<td></td>
</tr>
<tr>
<td>0x010</td>
<td>M7_ETM_CONFIG</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x020</td>
<td>M7_ETM_EVENTCTL0</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x024</td>
<td>M7_ETM_EVENTCTL1</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x02C</td>
<td>M7_ETMSTALLCTL</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x030</td>
<td>M7_ETM_TSCTL</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x034</td>
<td>M7_ETM_SYNCPI</td>
<td>0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x038</td>
<td>M7_ETM_CCCTL</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>0x03C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x040</td>
<td>M7_ETM_TRACEID</td>
<td>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>Offset</td>
<td>Register name</td>
<td>Field name</td>
</tr>
<tr>
<td>--------</td>
<td>---------------</td>
<td>------------</td>
</tr>
<tr>
<td>0x044 to 0x07C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x080</td>
<td>M7_ETM_VICTL</td>
<td>EXLEVEL_S3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EXLEVEL_S0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TRCERR</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TRCRESET</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SSSTATUS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TYPE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SEL[3:0]</td>
</tr>
<tr>
<td>0x084</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x088</td>
<td>M7_ETM_VISSCTL</td>
<td>STOP[7:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>START[7:0]</td>
</tr>
<tr>
<td>0x090 to 0x09C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x140</td>
<td>M7_ETM_CNTRLDV</td>
<td>VALUE[15:0]</td>
</tr>
<tr>
<td>0x144 to 0x17C</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x180</td>
<td>M7_ETM_IDR8</td>
<td>MAXSPEC[31:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NUMP[0]</td>
</tr>
<tr>
<td>0x184</td>
<td>M7_ETM_IDR9</td>
<td>NUMPKEY[31:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NUMP1KEY[31:0]</td>
</tr>
<tr>
<td>0x188</td>
<td>M7_ETM_IDR10</td>
<td>NUMP1SPC[31:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NUMCOND[31:0]</td>
</tr>
<tr>
<td>0x18C</td>
<td>M7_ETM_IDR11</td>
<td>NUMCONDKEY[31:0]</td>
</tr>
<tr>
<td>0x190</td>
<td>M7_ETM_IDR12</td>
<td>NUMCONDSPC[31:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SUPPORT[3:0]</td>
</tr>
<tr>
<td>0x198 to 0x1BC</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x1C0</td>
<td>M7_ETM_IMSPEC0</td>
<td>COMOPT</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TSSIZE[4:0]</td>
</tr>
<tr>
<td>0x1E0</td>
<td>M7_ETM_IDR0</td>
<td>GRP[1:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CONDTYPE[1:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>REFS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TCCI</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TRCCOND</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TRCSB</td>
</tr>
</tbody>
</table>

Table 627. Cortex-M7 ETM register map and reset values (continued)
Table 627. Cortex-M7 ETM register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset (hex)</th>
<th>Register name</th>
<th>Offset (hex)</th>
<th>Register name</th>
<th>Offset (hex)</th>
<th>Register name</th>
<th>Offset (hex)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x1E4</td>
<td>M7_ETM_IDR1</td>
<td>31</td>
<td>DESIGNER[7:0]</td>
<td>31</td>
<td>DESIGNER[7:0]</td>
<td>31</td>
<td>DESIGNER[7:0]</td>
<td>31</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0, 1</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x1E8</td>
<td>M7_ETM_IDR2</td>
<td>30</td>
<td>CCSIZE[3:0]</td>
<td>30</td>
<td>CCSIZE[3:0]</td>
<td>30</td>
<td>CCSIZE[3:0]</td>
<td>30</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x1F4</td>
<td>M7_ETM_IDR5</td>
<td>27</td>
<td>REDFUNCNCTR</td>
<td>27</td>
<td>REDFUNCNCTR</td>
<td>27</td>
<td>REDFUNCNCTR</td>
<td>27</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>1, 0</td>
<td>1, 0</td>
<td>1, 0</td>
<td>1, 0</td>
<td>1, 0</td>
<td>1, 0</td>
<td>1, 0</td>
</tr>
<tr>
<td>0x1F8</td>
<td>M7_ETM_IDR6</td>
<td>26</td>
<td>NUMSE3Y [2:0]</td>
<td>26</td>
<td>NUMSE3Y [2:0]</td>
<td>26</td>
<td>NUMSE3Y [2:0]</td>
<td>26</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x200</td>
<td>M7_ETM_RSCATL2</td>
<td>25</td>
<td>PARA INV</td>
<td>25</td>
<td>PARA INV</td>
<td>25</td>
<td>PARA INV</td>
<td>25</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x20C</td>
<td>M7_ETM_RSCATL3</td>
<td>24</td>
<td>INV</td>
<td>24</td>
<td>INV</td>
<td>24</td>
<td>INV</td>
<td>24</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x210</td>
<td>M7_ETM_SSCC0</td>
<td>23</td>
<td>RST</td>
<td>23</td>
<td>RST</td>
<td>23</td>
<td>RST</td>
<td>23</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x21C</td>
<td>M7_ETM_SSCC1</td>
<td>22</td>
<td>RST</td>
<td>22</td>
<td>RST</td>
<td>22</td>
<td>RST</td>
<td>22</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x220</td>
<td>M7_ETM_SSCC2</td>
<td>21</td>
<td>RST</td>
<td>21</td>
<td>RST</td>
<td>21</td>
<td>RST</td>
<td>21</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
<tr>
<td>0x22C</td>
<td>M7_ETM_SSCC3</td>
<td>20</td>
<td>RST</td>
<td>20</td>
<td>RST</td>
<td>20</td>
<td>RST</td>
<td>20</td>
</tr>
<tr>
<td></td>
<td>Reset value</td>
<td>0</td>
<td>0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
<td>0, 0</td>
</tr>
</tbody>
</table>
### Table 627. Cortex-M7 ETM register map and reset values (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Register name</th>
<th>Offset Register name</th>
<th>Register name</th>
<th>Offset Register name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x2A4 to 0x2EC</td>
<td>Reserved</td>
<td>0x2C0</td>
<td>M7_ETM_SSPCIC0</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x2C4 to 0x30C</td>
<td>Reserved</td>
<td>0x310</td>
<td>M7_ETM_PDC</td>
<td>Reset value</td>
</tr>
<tr>
<td>0x314</td>
<td>M7_ETM_PDS</td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x318 to 0x39C</td>
<td>Reserved</td>
<td>0xFA0</td>
<td>M7_ETMCLAIMSET</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFA4</td>
<td>M7_ETMCLAIMCLR</td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFBA to 0xFB0</td>
<td>Reserved</td>
<td>0xFB0</td>
<td>M7_ETM_LAR ACCESS_W[31:0]</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFB4</td>
<td>M7_ETM_LSR</td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFB8</td>
<td>M7_ETM.AUTHSTAT</td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFBC</td>
<td>M7_ETM.DEVARCH</td>
<td>ARCHITECT[10:0]</td>
<td>PRESENT</td>
<td>REVISION[3:0]</td>
</tr>
<tr>
<td>0xFC0 to 0xFC8</td>
<td>Reserved</td>
<td>0xFC0</td>
<td>M7_ETM.DEVTYPE</td>
<td>Reset value</td>
</tr>
<tr>
<td>0xFC8</td>
<td>M7_ETM_DEVTYPE</td>
<td>Reset value</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

**Note:** The table continues with other registers and reset values, but these are not fully transcribed here. For a complete view, refer to the original document.
60.6.6 Cortex-M7 cross trigger interface (CTI)

See Section 60.5.3.

60.7 References for debug infrastructure

1. IHI 0031C (ID080813) - Arm® Debug Interface Architecture Specification ADIv5.0 to ADIv5.2, Issue C
2. DDI 0480F (ID100313) - Arm® CoreSight™ SoC-400 r3p2 Technical Reference Manual, Issue G
3. DDI 0461B (ID010111) - Arm® CoreSight™ Trace Memory Controller r0p1 Technical Reference Manual, Issue B
5. DDI 0403D (ID100710) - Arm® v7-M Architecture Reference Manual, Issue E.b
6. DDI 0494-2a (ID062813) - Arm® CoreSight™ ETM™-M7 r0p1 Technical Reference Manual, Issue D
Device electronic signature

The electronic signature is stored in the Flash memory area. It can be read using the JTAG/SWD or the CPU. It contains factory-programmed identification data that allow the user firmware or other external devices to automatically match its interface to the characteristics of the STM32H742, STM32H743/753 and STM32H750 microcontrollers.

61.1 Unique device ID register (96 bits)

The unique device identifier is ideally suited:

- for use as serial numbers (for example USB string serial numbers or other end applications)
- for use as security keys in order to increase the security of code in Flash memory while using and combining this unique ID with software cryptographic primitives and protocols before programming the internal Flash memory
- to activate secure boot processes, etc.

The 96-bit unique device identifier provides a reference number which is unique for any device and in any context. These bits can never be altered by the user.

The 96-bit unique device identifier can also be read in single bytes/half-words/words in different ways and then be concatenated using a custom algorithm.

**Base address: 0x1FF1 E800**

Address offset: 0x00

Read only = 0xXXXX XXXX where X is factory-programmed

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>UID[31:16]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>UID[15:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 31:0 **UID[31:0]**: X and Y coordinates on the wafer
Address offset: 0x04
Read only = 0xXXXX XXXX where X is factory-programmed

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

UID[63:48]

Bits 31:8  **UID[63:40]**: LOT_NUM[23:0]
Lot number (ASCII encoded)

Bits 7:0  **UID[39:32]**: WAF_NUM[7:0]
Wafer number (8-bit unsigned number)

Address offset: 0x08
Read only = 0xXXXX XXXX where X is factory-programmed

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

UID[95:80]

Bits 31:0  **UID[95:64]**: LOT_NUM[55:24]
Lot number (ASCII encoded)
### 61.2 Flash size

Base address: 0x1FF1 E880

Address offset: 0x00

Read only = 0xXXXX where X is factory-programmed

<table>
<thead>
<tr>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
<td>r</td>
</tr>
</tbody>
</table>

Bits 15:0 F_ID(15:0): Flash memory size

This bitfield indicates the size of the device Flash memory expressed in Kbytes.

As an example, 0x0400 corresponds to 1024 Kbytes.

### 61.3 Package data register

Refer to SYSCFG package register (SYSCFG_PKGR) for package identification. The SYSCFG clock should be enabled first in the RCC_APB4ENR register.
The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST’s customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.

- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST products. These certification bodies are therefore independently responsible for granting or revoking security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations, assessments, testing, or other activity carried out by the certification body with respect to any ST product.

- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies.

- While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.

- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.
## Revision history

### Table 628. Document revision history

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>12-Dec-2016</td>
<td>1</td>
<td>Initial release.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 2</strong> renamed Memory and bus architecture.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <strong>Section : Embedded bootloader.</strong></td>
</tr>
<tr>
<td>26-May-2017</td>
<td>2</td>
<td><strong>Section 3: Embedded Flash memory (FLASH)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <strong>Section : Flash sector erase, Section : Standard Flash bank erase,</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section : Flash bank erase with automatic protection removal and Section : Flash mass erase.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added <strong>Section : Flash mass erase with automatic protection removal.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 16: FLASH register map and reset value:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– <strong>FLASH_BOOT7_CURR/PRG</strong> (add offset = 0x140/0x144) available only on RM0399.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Added <strong>FLASH_CRCEADD2R at add. offset = 0x158</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Added <strong>FLASH_CRCEADD2R at add offset = 0x15C</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 6: Power control (PWR)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <strong>Section 6.3.1: PWR pins and internal signals.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <strong>VBAT in Section 6.4: Power supplies.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <strong>Figure 13: Power supply overview and Figure 15: Device startup with VCORE supplied from voltage regulator.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed <strong>VCORE in Section 6.5: Power supply supervision.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <strong>Figure 24: VCORE voltage scaling versus system power modes and Figure 25: Power control modes detailed state diagram.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 8: Reset and Clock Control (RCC)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Names of all clock source selection bits changed from XXSCR to XXSEL.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>RC48 renamed HSI48.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>VSWRST bit renamed BDRST in RCC_BDCR and bit description modified.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>CAMITFEN renamed DCMIEN in RCC_AHB2ENR; and CAMITFLPEN renamed DCMILPEN in RCC_AHB2LPENR.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>FLITFLPEN bit renamed FLASHLPEN in RCC_AHB3LPENR.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>HDMICECLPEN renamed CECLPEN in RCC_APB1LLPENR.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated peripheral kernel clock names in the whole document.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated <strong>Figure 34: System reset circuit to remove VDDA.</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated maximum frequency for ADC1, 2, 3 in Table 51: Kernel clock distribution overview.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed <strong>Isi_ck as USBxOTG clock in Section : Peripherals dedicated to control and data transfer.</strong></td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 26-May-2017| 2 (continued) | **Section 8: Reset and Clock Control (RCC)** (continued)  
Renamed USART7RST/EN/LPEN bits into UART7RST/EN/LPEN, and  
USART8RST/EN/LPEN bits into UART8RST/EN/LPEN in Section 8.7.31: RCC APB1 Peripheral Reset Register  
(RCC_APB1RSTR), Section 8.7.43: RCC APB1 Clock Register  
(RCC_APB1LENR) and Section 8.7.52: RCC APB1 Low Sleep Clock Register  
(RCC_APB1 LLPENR).  

**Section 10: Hardware semaphore (HSEM)**  
Renamed pclk into hsem_hclk in the whole document.  
Updated COREID bit description in Section 10.4.1: HSEM register (HSEM_R0 - HSEM_R31).  

**Section 11: General-purpose I/Os (GPIO)**  
Table 84: GPIO register map and reset values:  
– updated GPIOx_MODER reset values  
– changed index to A to K for GPIOx_AFRH.  
– added GPIOC..K_PUPDR  

**Section 12: System configuration controller (SYSCFG)**  
Updated SYSCFG UR3 register.  

**Section 13: Block interconnect**  
In Table 92: DMAMUX1, DMA1 and DMA2 connections, renamed dac1_dma and dac2_dma into dac_ch1_dma and dac_ch2_dma, respectively.  
Updated several source and destination signals in Table 88: Peripherals interconnect matrix details and Table 89: EXTI wakeup inputs.  

**Section 17: DMA request multiplexer (DMAMUX)**  
Updated resources in Table 110: DMAMUX1: assignment of multiplexer inputs to resources to Table 112: DMAMUX1: assignment of synchronization inputs to resources.  

**Section 19: Nested Vectored Interrupt Controllers**  
Added LCD-TFT interrupts (ltdc_it and ltdc_err_it) in Table 130: NVIC.  
Extended interrupt and event controller (EXTI)  
Replaced DMA1 by BDMA for events 66 to 73 in Table 133: EXTI Event input mapping.
## Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 26-May-2017 | 2 (continued) | Section 22: Flexible memory controller (FMC)  
- Updated internal signals in Figure 86: FMC block diagram  
- HCLK renamed fmc_hclk  
- KCK_FMC renamed fmc_ker_ck  
Updated Section 22.5: AXI interface to add 32-bit accesses.  
Read FIFO depth changed to 6x64 bits. AXI bus width correct (64 bits instead of 32 bits).  
All waveforms made generic for what regards data bus and NBL bits. |
|            |          | In Section: SRAM/NOR-Flash chip-select timing registers 1..4 (FMC_BTR1..4), modified DATAST example and updated BURSTURN description. In Section: SRAM/NOR-Flash write timing registers 1..4 (FMC_BWTR1..4): updated BURSTURN description. Updated Section: SDRAM Control registers 1,2 (FMC_SDCR1,2) to add bitfield width.  
Added missing FMC_SDCR2 bits in Table 181: FMC register map. |

Section 23: Quad-SPI interface (QUADSPI)  
Updated internal signals in Figure 115: QUADSPI block diagram when dual-flash mode is disabled and Figure 116: QUADSPI block diagram when dual-flash mode is enabled. Added Section 23.3.2: QUADSPI pins and internal signals. Modified error type for access by Cortex CPU in Section 23.3.7: QUADSPI memory-mapped mode.  
Added Section 23.3.8: QUADSPI Free running clock mode as well as FRCM bit in Section 23.5.6: QUADSPI communication configuration register (QUADSPI_CCR). Updated Section 23.5.1: QUADSPI control register (QUADSPI_CR). In Table 185: QUADSPI register map and reset values, changed DMAEN bit to reserved for QUADSPI_CR register. |
Section 24: Delay block (DLYB)  
Added internal signals in Figure 123: DLYB block diagram and added Section 24.3.2: DLYB pins and internal signals. |
Section 25: Analog-to-digital converters (ADC)  
Number of ADCs changed to 3 in Section 25.1: Introduction.  
Added internal signals in Section 25.3.1: ADC block diagram.  
Changed ADCx_IN[19:0] into ADCx_INP[19:0] and ADCx_INN[19:0] in Figure 124: ADC block diagram and Table 190: ADC input/output pins. Changed ADC_CLK into adc_ker_ck.  
Updated Figure 126: ADC1 connectivity, Figure 127: ADC2 connectivity and Figure 128: ADC3 connectivity and added note below figure. Updated Figure 175: Dual ADC block diagram(1).  
Updated notes in Section: Dual clock domain architecture.  
Updated Section 25.3.11: Channel selection (SQRx, JSQRx) and Section 25.3.12: Channel preselection register (ADCx_PCSEL). |
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 26-May-2017| 2 (continued) | **Section 25: Analog-to-digital converters (ADC)** (continued)  
Examples given for 24 MHz instead of 72 MHz in Section 25.3.13: Channel-wise programmable sampling time (SMPR1, SMPR2) and Section 25.3.17: Timing.  
6-bit resolution removed and updated Table 195: TSAR timings depending on resolution in Section 25.3.23: Programmable resolution (RES) - fast conversion mode.  
Updated notes in Section : Combined regular/injected simultaneous mode and Section : Combined regular simultaneous + alternate trigger mode.  
Added Section : DFSDM mode in dual ADC simultaneous mode.  
Changed ADC3_IN18 into ADC3 VINP[18] in Section 25.3.33: Temperature sensor.  
Changed ADC3_IN17 into ADC3 VINP[17] in Section 25.3.34: VBAT supply monitoring.  
Changed ADC3_IN19 into ADC3 VINP[19] in Section 25.3.35: Monitoring the internal voltage reference.  
Changed all bit access type to ‘r’ in Section 25.5.15: ADC x regular Data Register (ADCx_DDR) (x=1 to 3).  
Updated Table 206: ADC register map and reset values (master and slave ADC common registers) offset =0x300).  

**Section 26: Digital-to-analog converter (DAC)**  
Updated/added internal signals in Figure 194: DAC channel block diagram.  
Added Section 26.3.2: DAC pins and internal signals.. APB1 clock and LSI clock replaced by dac_pclk and by lsi_ck in the whole document.  

**Section 28: Comparator (COMP)**  
Replaced COMP_IFCR by COMP_ICFR in Section 28.7.1: Comparator status register (COMP_SR).  

**Section 29: Operational amplifiers (OPAMP)**  
Replaced all occurrences of DACx_int by dac_outx (x = 1, 2).  
Updated VP_SEL bit description in Section 29.6.1: OPAMP1 control/status register (OPAMP1_CSR) register.  

**Section 31: Digital camera interface (DCMI)**  
Section DCMI pins merged with Section 31.4.4: DCMI physical interface.  
External signals HSYNC, VSYNC and PIXCLK standardized to DCMI_HSYNC, DCMI_VSYNC and DCMI_PIXCLK in the whole document. Updated Figure 224: DCMI block diagram and Figure 225: Top level block diagram.  

**Section 32: LCD-TFT Display Controller (LTDC)**  
LCD-TFT pins and signal interface renamed LCD-TFT pins and external signal interface.  
Internal signal names updated in Figure 233: LTDC block diagram. ck_axi_d1 renamed ltdc_aclk in the whole document.  
Updated Section 32.3.4: LTDC reset and clocks.  
Updated CFBP bitfield size in Section 32.7.23: LTDC Layerx Color Frame Buffer Length Register (LTDC_LxCFBLR) (where x=1..2).
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 26-May-2017| 2 (continued) | Section 33: JPEG codec (JPEG)  
Added Internal signal names in Figure 238: JPEG codec block diagram and added Section 33.3.2: JPEG internal signals.  
Suppressed DMA feature.  
Updated JPEG_CR, JPEG_SR and JPRG_CFR registers in Table 259: JPEG codec register map and reset values.  

Section 37: High-Resolution Timer (HRTIM)  
Renamed SCOUT into HRTIM_SCOUT in the whole section.  
Renamed Tx into HRTIM_CHxy in all figures where it is referred to.  
Updated internal signals in Figure 274: High-resolution timer block diagram.  
Added hrtim_in_sync1 and hrtim_out_sync1 in Table 283: HRTIM Input/output summary.  
Updated Section : Definition of terms.  
Updated internal signal names in all the figures where they are mentioned and in HRTIM functional description.  
Added note related to hrtim_ker_ck in Table 283: HRTIM Input/output summary.  
Modified ADC3TAPER bit description in Section 37.5.56: HRTIM ADC Trigger 3 Register (HRTIM_ADC3R).  
Modified ADC4TCRST, ADC4TAPER, ADC4TAC2, ADC4EEV6, ADC4MPER and DC4MC1 bit descriptions in and Section 37.5.57: HRTIM ADC Trigger 4 Register (HRTIM_ADC4R).  

Section 43: Low-power timer (LPTIM)  
Added internal signals in Figure 515: Low-power timer block diagram (LPTIM1 and LPTIM2), Figure 516: Low-power timer block diagram (LPTIM3) and Figure 517: Low-power timer block diagram (LPTIM4 and LPTIM5). Added Section 43.4.2: LPTIM pins and internal signals.  
Table 335: LPTIM1 external trigger connection to Table 339: LPTIM5 external trigger connection updated and moved under Section 43.4.3: LPTIM input and trigger mapping. Table 340: LPTIM1 Input 1 connection to Table 344: LPTIM3 Input 1 connection updated and moved under Section 43.4.3: LPTIM input and trigger mapping.  
Updated TRIGSEL bitfield description in Section 43.6.4: LPTIM configuration register (LPTIM_CFG).  

Section 43: Low-power timer (LPTIM) (continued)  
Added caution note for COUNT_RST bit in Section 43.6.5: LPTIM control register (LPTIM_CR).  
Updated IN1SEL and IN2SEL bitfield description and added caution note in Section 43.6.9: LPTIM configuration register 2 (LPTIM_CFG2).  
Added caution note in Section 43.6.10: LPTIM3 configuration register 2 (LPTIM3_CFG).  

### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 26-May-2017| 2 (continued) | **Section 46: Real-time clock (RTC)**  
Added Figure 527: RTC block overview.  
Updated title of Figure 528: Detailed RTC block diagram.  
Added Section 46.3.2: RTC pins and internal signals. Updated Table 353: RTC pins and internal signals.  
Updated Section 46.3.3: GPIOs controlled by the RTC.  
Updated Section 46.6.16: RTC tamper configuration register (RTC_TAMPCR).  
**Section 47: Inter-integrated circuit (I2C) interface**  
Updated OA1[7:1] and OA2[7:1] bit description in Section 47.7.3: Own address 1 register (I2C_OAR1) and Section 47.7.4: Own address 2 register (I2C_OAR2).  
Replaced HSI16 by HSI or CSI or internal oscillator in Section 47.4.14: Wakeup from Stop mode on address match.  
**Section 48: Universal synchronous asynchronous receiver transmitter (USART)**  
Section 48.5.14: USART synchronous mode: removed Figure RX data setup/hold time, added reference to synchronous master mode in Figure 574: USART data clock timing diagram in synchronous master mode (M bits = '00') and Figure 575: USART data clock timing diagram in synchronous master mode (M bits = '01') and figure contents updated to mention two M bits instead of one.  
Updated Figure 586: Wakeup event verified (wakeup event = address match, FIFO disabled) in Section 48.5.21: USART low-power management.  
**Section 51: Serial audio interface (SAI)**  
Updated SYNCIN bitfield description in Section 51.5.1: Global configuration register (SAI_GCR).  
**Section 50: Serial peripheral interface (SPI)**  
Updated note in Section : Simplex communications.  
Added note about the PCM long and short frame definition in Section : PCM standard. Added Section 50.9.3: Bits and fields usable in I2S/PCM mode description and Table 391: Bit fields usable in PCM/I2S mode.  
Updated WSINV in Section 50.11.14: SPI/I2S configuration register (SPI_I2SCGFR) and Section 50.12: SPI register map and reset values.  
**Section 52: SPDIF receiver interface (SPDIFRX)**  
Added internal signals in Section Figure 658.: SPDIFRX block diagram and added Section 52.3.1: SPDIFRX pins and internal signals. |
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 26-May-2017| 2 (continued) | **Section 55: Secure digital input/output MultiMediaCard interface (SDMMC)**  
- Renamed internal signals in the whole section; updated  
  Figure 694: SDMMC block diagram; added Section 55.4.2: SDMMC pins and internal signals  
- Added Section 55.4.7: MDMA request generation  
- Removed SDMMC_VER, SDMMC_ID, SDMMC_SID  
- Updated SDMMC_STAR bit 12 and 13 in Table 449: SDMMC register map.  

**Section 56: FD Controller Area Network (FDCAN)**  
ASC (asynchronous serial communication) removed from the whole section.  
Added F0OM bit (bit 31) and F1OM bit (bit 31) in FDCAN Rx FIFO 0 Configuration Register (FDCAN_RXF0C) and FDCAN Rx FIFO 1 Configuration Register (FDCAN_RXF1C), respectively.  

**Section 57: USB on-the-go high-speed (OTG_HS)**  
Added Section 57.4.2: USB OTG pin and internal signals.  

**Section 60: Debug infrastructure**  
Updated Section 60.5.8: Microcontroller debug unit (DBGMCU).  
Replaced in all DBGMCU register names:  
- D1APB1 by APB3  
- D2APB1 by APB1  
- D2APB2 by APB2  
- D3APB4 by APB4  
WDGLSD2 bit changed to reserved in Section: DBGMCU APB4 peripheral freeze register CPU (DBGMCU_APB4FZ1)DBGMCU_APB4FZ1.  
Removed reserved registers in Table 578: DBGMCU register map and reset values.  

**Section 2.3: Embedded SRAM**  
Added Section: Error code correction (ECC).  

**Section 3: Embedded Flash memory (FLASH)**  
In Table 16: FLASH register map and reset value:  
- Updated FLASH_OPTSR_CUR at address offset 0x11C.  
- Updated FLASH_OPTSR_PRG at address offset 0x120.  
Changed 2.5 to 2.7 V in IO_HSLV bit description of SYSCFG compensation cell control/status register (SYSCFG_CCCSR) and IO_HSLV of SYSCFG user register 17 (SYSCFG_USER17).  

**Section 3: Embedded Flash memory (FLASH)**  
In Table 16: FLASH register map and reset value:  
- Updated FLASH_OPTSR_CUR at address offset 0x11C.  
- Updated FLASH_OPTSR_PRG at address offset 0x120.  
Changed 2.5 to 2.7 V in IO_HSLV bit description of FLASH option status register (current value) (FLASH_OPTSR_CUR) and FLASH option status register (value to program) (FLASH_OPTSR_PRG).
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>11-Aug-2017</td>
<td>3</td>
<td><strong>Section 6: Power control (PWR)</strong>&lt;br&gt;Replace AIEC by EXTI and wait VDD11 by Wait VCORE in Figure 27: Dynamic voltage scaling behavior with D1, D2 and system in Stop mode, Figure 28: Dynamic Voltage Scaling D1, D2, System Standby mode and Figure 29: Dynamic voltage scaling behavior with D1 and D2 in DStandby mode and D3 in autonomous mode.&lt;br&gt;Updated Section 6.4.7: USB regulator.&lt;br&gt;Updated Section 7: Entering Stop mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 7: Low-power D3 domain</strong>&lt;br&gt;Replaced VDD11 by VCORE.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 8: Reset and Clock Control (RCC)</strong>&lt;br&gt;Updated maximum frequency for ADC1, 2, 3 in Table 51: Kernel clock distribution overview.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 10: Hardware semaphore (HSEM)</strong>&lt;br&gt;Whole section updated to align with the product features.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 14: MDMA controller (MDMA)</strong>&lt;br&gt;Removed iterator in MDMA_CxISR and MDMA_CxIFCR bit names.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 19: Nested Vectored Interrupt Controllers</strong>&lt;br&gt;Changed uart4_gbl_it into uart4_gbl_it in Table 130: NVIC.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 21: Cyclic redundancy check calculation unit (CRC)</strong>&lt;br&gt;Updated first two features of Section 21.2: CRC main features.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 25: Analog-to-digital converters (ADC)</strong>&lt;br&gt;Section 25.2: ADC main features: suppressed ADC supply requirements.&lt;br&gt;Renamed VTS into VSENSE in the whole section.&lt;br&gt;Updated Figure 124: ADC block diagram, Figure 126: ADC1 connectivity, Figure 127: ADC2 connectivity and Figure 128: ADC3 connectivity.&lt;br&gt;VINN connected to ADC_INN instead of ADC_INN-1 in Table 190: ADC input/output pins.&lt;br&gt;Section: I/O analog switches voltage booster: voltage booster enable bit renamed BOOTSE (instead of BOOTSEN) and corresponding register renamed SYSCFG_PMCR (instead of SYSCFG_CFGR1).</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>11-Aug-2017</td>
<td>3 (continued)</td>
<td>Section 25: Analog-to-digital converters (ADC) (continued)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added note related to software trigger selection in Section 25.3.16: Starting conversions (ADSTART, JADSTART).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 136: Triggers are shared between ADC master and ADC slave, Figure 191: Temperature sensor channel block diagram, Figure 192: VBAT channel block diagram and Figure 193: VREFINT channel block diagram.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section : Analog watchdog.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated software notification by interrupt at end of conversion in Section : Interleaved mode with independent injected; updated Figure 178: Interleaved mode on 1 channel in continuous conversion mode: dual ADC mode and Figure 179: Interleaved mode on 1 channel in single conversion mode: dual ADC mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed temperature sensor precision and replaced ambient by junction temperature in Section 25.3.33: Temperature sensor.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 25.6.2: ADC x common control register (ADCx_CCR) (x=12 or 3):</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– VBATEN bit description made generic</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– TSEN renamed VSENSEEN and description made generic</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– Updated Table 203: DELAY bits versus ADC resolution.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADCx.OR register suppressed since all bits are reserved.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Renamed ADCx_LHTR1 into ADCx_HTR1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed ADCx_ISR bit access type to r_c_w1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated iterators for all ADC common registers</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 25: Analog-to-digital converters (ADC)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated VREF+ range in Table 207: DAC input/output pins.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 26.3.5: DAC conversion.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added note related to ENx limitation when CENx is set in Section 26.3.12: DAC channel buffer calibration.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added case of accesses to DHRxxxD for wave generation in Section 26.3.13: Dual DAC channel conversion (if available).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Renamed DAC_M_ID into DAC_SIDR and M_ID bits into SID.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 26: Digital-to-analog converter (DAC)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 26.5: DAC interrupts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 26.6.1: DAC x control register (DACx.CR) (x=1 to 2):</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– TEN2 bit: replaced DACx_DHRy by DACx_DHR2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– TEN1 bit: replaced DACx_DHRy by DACx_DHR1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>– TSELx bits: updated information on trigger selection/mapping</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 26.6.16: DAC x mode control register (DACx_MCR) (x=1 to 2):</td>
</tr>
<tr>
<td></td>
<td></td>
<td>added note related to ENx bit for MODEx bit description.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 26.6.19: DAC x Sample and Hold hold time register (DACx_SHHR)(x=1 to 2): added notes related to THOLDx modification when ENx=0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 26.6.20: DAC x Sample and Hold refresh time register (DACx_SHRR)(x=1 to 2): added note related to TREFRESHx modification when ENx=0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suppressed DAC_OR register.</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 11-Aug-2017| 3 (continued) | Section 29: Operational amplifiers (OPAMP)  
Updated OPAMP1_VINM internal connection in Table 225: Operational amplifier possible connections. |
|            |          | Section 37: High-Resolution Timer (HRTIM)  
Updated Note 1. in Table 289: External events mapping and associated features. |
|            |          | Section 44: System window watchdog (WWDG)  
Corrected math equations used to calculate the WWDG period. |
|            |          | Section 47: Inter-integrated circuit (I2C) interface  
Updated NACKCF bit definition in Section 47.7.8: Interrupt clear register (I2C_ICR) register. |
|            |          | Section 51: Serial audio interface (SAI)  
SAIXEN bit renamed SAIEN in SAI_xCR register.  
Updated Figure 643: PDM typical connection and timing to make the block diagram independent from the number of data and clock lines.  
Updated Figure 644: Detailed PDM interface block diagram to add "n" and "p" indexes (n being the number of data lines and p the number of microphone pairs). |
|            |          | Section 52: SPDIF receiver interface (SPDIFRX)  
Updated Figure 658: SPDIFRX block diagram. |
|            |          | Section 59: HDMI-CEC controller (HDMI-CEC)  
Updated  
– Section 59.2: HDMI-CEC controller main features  
– Updated Figure 798: HDMI-CEC block diagram |
|            |          | Section 61: Device electronic signature  
Updated Unique device ID register base address in Section 61.1: Unique device ID register (96 bits).  
Updated Flash size base address in Section 61.2: Flash size.  
Replaced package data register description by reference to SYSCFG_PKGR in Section 61.3: Package data register. |
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>28-Jun-2018</td>
<td>4</td>
<td></td>
</tr>
</tbody>
</table>

**Section 2: Memory and bus architecture**
Updated Figure 1: System architecture for STM32H743/53xx and STM32H750x8 devices.
Updated Table 2: Bus-master-to-bus-slave interconnect.
Section 2.1.6: CPU buses: updated Cortex-M7 and Cortex-M7 DTCM, core with FPU replaced by CPU for I-bus, D_bus and S-bus.
Section 2.1.7: Bus master peripherals: updated MDMA controller, DMA1/2 controllers and BDMA controller.
Added Table 6: Memory map and default device memory area attributes in Section 2.3.2: Memory map and register boundary addresses. Updated Table 7: Register boundary addresses.

Major update of Section 4: Embedded Flash memory (FLASH).

**Section 4: Secure memory management:**
Modified title.

**Section 5: Power control (PWR)**
Changed RC48 to HSI48 in Figure 18: Power supply overview.

**Section 7: Reset and Clock Control (RCC)**
Removed USB_PHY2 in the whole section.
Updated maximum allowed clock frequency for ADC1, 2, 3 Table 58: Kernel clock distribution overview.
Updated Figure 52: Kernel clock distribution for USB (2).

In RCC_AHB1ENR/RCC_C1_AHB1ENR: renamed USB2OTGEN into USB2OTGHSEN, USB1ULPIEN into USB1OTGHSULPIEN, USB1OTGEN into USB1OTGHSEN.
In RCC_AHB1LPENR/RCC_C1_AHB1LPENR: renamed USB2OTGLPEN into USB2OTGHSULPGEN, USB1ULPILPEN into USB1OTGHSULPILPEN, USB1OTGLPEN into USB1OTGHSLPEN.
Bits changed to reserved: TMPSENSRST of RCC_APB4RSTR register, TMPSENSEN of RCC_APB4ENR and TMPSENSLPEN of RCC_APB4LPENR.

**Section 13: System configuration controller (SYSCFG)**
Renamed SYSCFG_CMPCR into SYSCFG_CCCSR.
Added SYSCFG configuration register (SYSCFG_CFGR).
SYSCFG user register 2 (SYSCFG_USER2): changed High/medium/Low level to Level3/2/1.
SYSCFG user register 11 (SYSCFG_USER11): swapped IWDG1M configurations.
SYSCFG user register 12 (SYSCFG_USER12): swapped IWDG2M configurations.
Section 12: Block interconnect
In Table 92: Peripherals interconnect matrix details:
Changed EXTx into adc_ext_trgx and JEXTx into adc_jext_trgx for ADC3
Updated D2/USB1/2 SOF connection
Changed PRC0 to 3 into d3_pendclear_in[0] to d3_pendclear_in[3] in Table 94:
EXTI pending requests clear inputs.
Added DSI signals in Table 95: MDMA.
Updated EXTI connection in Table 97: DMAMUX2 and BDMA connections:
dmamux1_req_inx numbering changed to start from dmamux1_req_in1 instead
of dmamux1_req_in0 in Table 96: DMAMUX1, DMA1 and DMA2 connections
and Table 97: DMAMUX2 and BDMA connections

Section 16: Basic direct memory access controller (BDMA)
Major section update.

Section 12: DMA request multiplexer (DMAMUX)
Updated Section 12.2: DMAMUX main features.
Updated all tables from Table 115: DMAMUX1 and DMAMUX2 instantiation to
Table 121: DMAMUX2: assignment of synchronization inputs to resources.
Updated Section : Synchronization mode and channel event generation.
Removed note from Section : Synchronization overrun and interrupt.
Updated Section 12.4.5: DMAMUX request generator, Section 16.6.1:
DMAMUX1 request line multiplexer channel x configuration register
(DMAMUX1_CxCR), Section 16.6.2: DMAMUX2 request line multiplexer
channel x configuration register (DMAMUX2_CxCR), Section 16.6.7:
DMAMUX1 request generator channel x configuration register
(DMAMUX1_RGxCR) and Section 16.6.8: DMAMUX2 request generator
channel x configuration register (DMAMUX2_RGxCR).
Removed Section 12.6.13: DMAMUX illegal access flag register
(DMAMUX_IAFR), Section 12.6.14: DMAMUX illegal access flag clear status
register (DMAMUX_IACFR) and Section 12.6.15: DMAMUX illegal access
interrupt enable register (DMAMUX_IAIER).

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>28-Jun-2018</td>
<td>4 (continued)</td>
<td>Section 12: Block interconnect&lt;br&gt;In Table 92: Peripherals interconnect matrix details:&lt;br&gt;Changed EXTx into adc_ext_trgx and JEXTx into adc_jext_trgx for ADC3&lt;br&gt;Updated D2/USB1/2 SOF connection&lt;br&gt;Changed PRC0 to 3 into d3_pendclear_in[0] to d3_pendclear_in[3] in Table 94: EXTI pending requests clear inputs.&lt;br&gt;Added DSI signals in Table 95: MDMA.&lt;br&gt;Updated EXTI connection in Table 97: DMAMUX2 and BDMA connections:&lt;br&gt;dmamux1_req_inx numbering changed to start from dmamux1_req_in1 instead of dmamux1_req_in0 in Table 96: DMAMUX1, DMA1 and DMA2 connections and Table 97: DMAMUX2 and BDMA connections</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>4 (continued)</td>
<td>Section 16: Basic direct memory access controller (BDMA)&lt;br&gt;Major section update.&lt;br&gt;Section 12: DMA request multiplexer (DMAMUX)&lt;br&gt;Updated Section 12.2: DMAMUX main features.&lt;br&gt;Updated all tables from Table 115: DMAMUX1 and DMAMUX2 instantiation to Table 121: DMAMUX2: assignment of synchronization inputs to resources.&lt;br&gt;Updated Section : Synchronization mode and channel event generation.&lt;br&gt;Removed note from Section : Synchronization overrun and interrupt.&lt;br&gt;Updated Section 12.4.5: DMAMUX request generator, Section 16.6.1:&lt;br&gt;DMAMUX1 request line multiplexer channel x configuration register (DMAMUX1_CxCR), Section 16.6.2: DMAMUX2 request line multiplexer channel x configuration register (DMAMUX2_CxCR), Section 16.6.7:&lt;br&gt;DMAMUX1 request generator channel x configuration register (DMAMUX1_RGxCR) and Section 16.6.8: DMAMUX2 request generator channel x configuration register (DMAMUX2_RGxCR).&lt;br&gt;Removed Section 12.6.13: DMAMUX illegal access flag register (DMAMUX_IAFR), Section 12.6.14: DMAMUX illegal access flag clear status register (DMAMUX_IACFR) and Section 12.6.15: DMAMUX illegal access interrupt enable register (DMAMUX_IAIER).</td>
</tr>
<tr>
<td>Date</td>
<td>Revision</td>
<td>Changes</td>
</tr>
<tr>
<td>------------</td>
<td>----------</td>
<td>--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
</tbody>
</table>
| 28-Jun-2018| 4 (continued) | **Section 18:** Chrom-Art Accelerator™ controller (DMA2D)  
Added Section 18.4.8: DMA2D output FIFO byte reordering.  
Added Section : Memory-to-memory with PFC, blending and fixed color FG and  
Section : Memory-to-memory with PFC, blending and fixed color BG.  
Updated Section 18.6.1: DMA2D control register (DMA2D_CR):  
Added bit 6 LOM  
Updated Section 18.6.5: DMA2D foreground offset register (DMA2D_FGOR) LO[15:0] bit description.  
Updated Section 18.6.7: DMA2D background offset register (DMA2D_BGOR) LO[15:0] bit description.  
Updated Section 18.6.9: DMA2D foreground color register (DMA2D_FGCOLR).  
Updated Section 18.6.11: DMA2D background color register (DMA2D_BGCOLR).  
Updated Section 18.6.14: DMA2D output PFC control register (DMA2D_OPFCCR) adding SB bit 6 description.  
Updated Section 18.6.17: DMA2D output offset register (DMA2D_OOR) LO[15:0] bit description.  
Added identification registers: DMA2D_VERR, DMA2D_IPIDR, DMA2D_SIDR.  
**Section 20:** Nested Vectored Interrupt Controllers (NVIC1 and NVIC2)  
Updated Table 138: NVIC and Section 20.1.1: SysTick calibration value register.  
**Section 21:** Extended interrupt and event controller (EXTI)  
Added note related to WKUP1 to 6 in Table 155: EXTI Event input mapping.  
**Section 23:** Flexible memory controller (FMC)  
Updated Figure 106: FMC memory banks (default mapping) and Table 147: FMC bank mapping options to change Bank 4 to "not used by FMC).  
Updated Section : General transaction rules.  
**Section 15:** Quad-SPI interface (QUADSPI)  
Updated access types in Section 15.5.1: QUADSPI control register (QUADSPI_CR) and Section 15.5.4: QUADSPI flag clear register (QUADSPI_FCR).  
**Section 28:** Analog-to-digital converters (ADC)  
fADC and TADC replaced by fADC_ker_ck and fADC_ker_ck in the whole IP user specification. Added fADC_ker_ck in Figure 179: ADC clock scheme.  
FHCLK replaced by fADC_hclk in Section : Clock ratio constraint between ADC clock and AHB clock.  
Replaced EXTSEL by JEXTSEL and adc_ext_trg0/1 by adc_jext_trg0/1 in Table 202: ADC1, ADC2 and ADC3 - External triggers for injected channels.  
Updated note for JEOIE in Section 28.6.2: ADC interrupt enable register (ADC_IER).  

Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 28-Jun-2018    | 4 (continued) | Section 28: Analog-to-digital converters (ADC) (continued)  
Updated conditions for programming ADC_JSQR register in Section 28.4.10: Constraints when writing the ADC control bits, Section 28.4.11: Channel selection (SQRx, JSQRx), as well as in notes related to all Section 28.6.16: ADC injected sequence register (ADC_JSQR) bitfields (product errata sheets updated accordingly).  
Updated note related to offset correction in Section: Single ADC operating modes support when oversampling.  
Updated Section 28.6.8: ADC channel preselection register (ADC_PCSEL).  
Removed calibration value in Section 28.6.26: ADC calibration factors register (ADC_CALFACT).  

Section 30: Digital-to-analog converter (DAC)  
Changed data register indexing scheme in the whole document.  
Updated Figure 252: Dual-channel DAC block diagram.  
Added Section 30.3: DAC implementation.  
Section: Sample and Hold mode:  
Replaced SAMx by TSAMPEx.  
Replaced CL by CSH.  
Replaced TSAMx by TSAMPLEx.  
Replaced TREFx by TREFRESHx.  
Replaced tsampling by tSAMP.  
Replaced tstab-BON and tstab-BOFF by 7 μs and 3 μs, respectively.  
Replace Tofftrimmax by tTRIM.  
DAC status register (DAC_SR): for DAC1RDY and DAC1RDYbits, replaced DAC_CHANNEL1 and DAC_CHANNEL2 by DAC channel 1 and DAC channel 2, respectively.  

Section 32: Digital filter for sigma delta modulators (DFSDM)  
Updated Section 32.4.3: DFSDM reset and clocks and Section 32.4.4: Serial channel transceivers.  

Section 33: Digital camera interface (DCMI)  
Added 10-12-14-bit progressive video format in Section 33.5.1: Data formats.  

Section 21: True random number generator (RNG)  
BYP removed in the register description and map register.  

Section 37: Hash processor (HASH)  
In the whole document:  
Replaced SHA1, SHA224, SHA256 by SHA-1, SHA-224, SHA-256.  
Replaced HASH_Hx by HASH_HRx  
Updated Section 37.1: Introduction  
Updated Section 37.2: HASH main features  
Updated Section 37.3.3: About secure hash algorithms
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>28-Jun-2018</td>
<td>4 (continued)</td>
<td><strong>Section 24: Advanced-control timers (TIM1)</strong>&lt;br&gt;Updated procedure in Section: External clock source mode 1, Section 24.3.7: Input capture mode, Section 24.3.8: PWM input mode and Section 24.3.20: One-pulse mode. Updated Section 24.3.16: Using the break function, including Figure 191: Break and Break2 circuitry overview.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 25: General-purpose timer (TIM2)</strong>&lt;br&gt;Added TIM4 timer input selection register (TIM4_TISEL)</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 26: General-purpose timers (TIM16/TIM17)</strong>&lt;br&gt;Ti1SEL[3:0] description updated for 0001 configuration in Section 26.4.22: TIM17 input selection register (TIM17_TISEL).</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 27: Low-power timer (LPTIM)</strong>&lt;br&gt;Added Section 27.4.15: Debug mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 31: System window watchdog (WWDG)</strong>&lt;br&gt;Updated Figure 290: Watchdog block diagram and Figure 291: Window watchdog timing diagram. Updated Section 31.3.2: Enabling the watchdog and Section 31.3.6: Debug mode. Updated Table 174: WWDG register map and reset values.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 32: Inter-integrated circuit (I2C) interface</strong>&lt;br&gt;Updated Figure 292: I2C block diagram. Updated Section 32.4.5: I2C initialization removing the reference to RCC and modified Figure 294: Setup and hold timings. Updated Table 189: Effect of low-power modes on the I2C. Updated Section 32.6: I2C interrupts. Updated note in Section: Master communication initialization (address phase). Updated START bit 13 description in Section 32.7.2: I2C control register 2 (I2C_CR2).</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 33: Universal synchronous/asynchronous receiver transmitter (USART/UART)</strong>&lt;br&gt;Section title updated to include UART Added DWU formula in Section 33.5.8: Tolerance of the USART receiver to clock deviation. Updated Section 33.5.21: USART low-power management Added Section: Determining the maximum USART baud rate that allows to correctly wake up the microcontroller from low-power mode. Replaced undocumented w_r0 access type by w access type in Section 33.7.8: USART request register (USART_RQR). Updated notes related to reserved bit/bitfield depending on USART feature in USART control register 1 [alternate] (USART_CR1), USART control register 2 (USART_CR2), USART control register 3 (USART_CR3), USART interrupt and status register [alternate] (USART_ISR) and USART interrupt flag clear register (USART_ICR).</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 28-Jun-2018 | 4 (continued) | Section 34: Low-power universal asynchronous receiver transmitter (LPUART)  
Updated Section: Determining the maximum LPUART baud rate that allows to correctly wake up the MCU from low-power mode.  
Transmit data register (LPUART_TDR) and Receive data register (LPUART_RDR) reset value changed from undefined to 0x0000 0000.  
Updated notes related to reserved bit/bitfield depending on LPUART feature in Control register 3 (LPUART_CR3) and Interrupt and status register [alternate] (LPUART_ISR).  
Section 36: Serial audio interface (SAI)  
Updated Section: Clock generator programming in SPDIF generator mode.  
Section 54: SPDIF receiver interface (SPDIFRX)  
Suppressed references to spdifrx_symb_ck in the whole section.  
Removed SPDIFRX_VERR/IDR/SIDR registers.  
Section 57: FD controller area network (FDCAN)  
Changed fdcan_ker_ck max value from 500 MHz to 100 MHz.  
Major section update.  
Section 57: USB on-the-go high-speed (OTG)  
Major section update.  
Section 61: Ethernet (ETH): Gigabit media access control (GMAC) with DMA controller  
Updated Rx flow control sequence in Section: Receive flow control.  
Removed column “Behavior of the sbd_perch_tx_intr_o[] and sbd_perch_rx_intr_o[]” in Table 523: Transfer complete interrupt behavior.  
Remove all references to non-user internal signals in register descriptions.  
Updated SARC[2:0] configurations in Operating mode configuration register (ETH_MACCR). Updated DZPQ bit description in Tx Queue 0 flow control register (ETH_MACQ0TXFCR). Changed bit 21 to reserved in LPI control status register (ETH_MACLCSR). Changed bits 1:2 to reserved in Interrupt enable register (ETH_MACIER). Changed bits 1, 2 and 15 to reserved in Interrupt status register (ETH_MACISR). Changed bit 28 to reserved in L3 and L4 control 1 register (ETH_MACL3L4C1R). Removed ETH_MTLRxQ1OMR register description and updated Rx queue i operating mode register (ETH_MTLRXQIOMR) to support both Queue 0 and 1. Changed bits 20:16 to reserved in MMC Rx interrupt mask register (ETH_MMC_RX_INTERRUPT_MASK). |
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 28-Jun-2018 | 4 (continued) | **Section 63: Debug infrastructure**  
Updated Section 63.5.1: System ROM tables.  
Renamed CSTF_TYPID register into CSTF_DEVTYPE.  
Updated CSTF_CTRL and CSTF_PRIORITY priority in Table 607: CSTF register map and reset values.  
Renamed MAXNUM bit into MUXNUM in TPIU device configuration register (TPIU_DEVID).  
Renamed SWTF_TYPEID register into SWTF_DEVTYPE.  
Updated DBGMCU identity code register (DBGMCU_IDC) reset value and added revision X.  
Updated ITM trace privilege registers (M7_ITM_TPR).  
Removed M7_ETM_DEVID register.  
Updated Debug port target identification register (DP_TARGETID).  
DBGMCU_APB1HFZ1 removed. |
| 25-Jun-2018 | 5 | Added STM32H750xB microcontrollers:  
Update cover page including Related documents  
Updated Table 2: Bus-master-to-bus-slave interconnect  
Updated Figure 1: System architecture for STM32H743/53xx and STM32H750xB devices  
Updated Section 4.3.4: Flash memory architecture and usage.  
Specified that parallel operations are not possible on STM32H750xB devices in Section 4.3.11: FLASH parallel operations (STM32H743/753 devices only).  
Specified that bank swapping is not available on STM32H750xB devices in Section 4.3.15: Flash bank and register swapping (STM32H743/753 devices only) and notes added for bit SWAP_BANK and SWPA_BANK_OPT in FLASH_OPTCR and FLASH_OPTCR_PRG register, respectively.  
Section 61: Ethernet (ETH): Gigabit media access control (GMAC) with DMA controller:  
Added Figure 735: Supported PHY interfaces.  
Updated Remote wakeup packet filter register (ETH_MACRWKPFR) description to replace wuppktfilter_reg by ETH_MACRWKPFR and restrict the number of filters to 4. |
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>04-Apr-2019</td>
<td>6</td>
<td>Added STM32H742xx part numbers.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Table 1: Peripherals versus products.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added STM32H742xx and STM32H750xx in Table 2: Availability of security features.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added case of reset during half word write in Section : Error code correction (ECC).</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 4: Embedded Flash memory (FLASH)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 8: Embedded Flash memory usage.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section : Adjusting programming timing constraints: added note related to WRHIGHFREQ modification during Flash memory programming/erasing.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section : Adjusting programming parallelism: added note related to PSIZE1/2 modification during Flash memory programming/erasing.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Secure DTCM size (ST_RAM_SIZE):</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed Secure DTCM size (ST_RAM_SIZE) from Section : Changing security option bytes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated ST_RAM_SIZE description and added ST_RAM_SIZE to the values programmed in the data protection option bytes in Section 4.4.6: Description of data protection option bytes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section : Definitions of RDP global protection level: updated description of RDP level 1 to 0 regression and RDP level 2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section : RDP protection transitions: user Flash memory can be partially or mass erased when doing a level regression from RDP level 1 to 0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 5: Secure internal Flash memory (SIFM) (former Secure memory management section)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed Section Flash protections.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 5.3.1: Associated features and Section 5.3.2: Boot state machine.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added and added Note 2. below Figure 15: Flash memory areas and services in Standard and Secure access modes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 16: Bootloader state machine in Secure access mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 5.3.3: Secure access mode configuration.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Restructured Section 5.4: Root secure services (RSS):</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 5.4.1: Secure area setting service and Section 5.4.2: Secure area exiting service</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Renamed RSS services (removed RSS_ prefix).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed RSS_resetAndDestroyPCROPArea</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 5.5.1: Access rules and Section 5.5.2: Setting secure user memory areas. Remove sections Removing secure memory areas and Selecting secure user software.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 17: Core access to Flash memory areas</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 04-Apr-2019 | 6 (continued) | **Section 6: Power control (PWR)**  
Added case of device startup with VCORE supplied in Bypass mode in Section 6.4.1: System supply startup.  
Added VOS0 in Section 6.4.2: Core domain, Section 6.4.3: PWR external supply and Section 6.6.2: Voltage scaling. Added Section : VOS0 activation/deactivation sequence.  
Updated Section 6.5.5: Battery voltage thresholds.  
Updated Section 6.5.6: Temperature thresholds to indicate that the thresholds are available only when the backup regulator is enabled.  
Added note related to VOS0i activation in Section : Entering Stop mode and Section : Entering Standby mode.  
Added Section 6.7.11: Monitoring low-power modes.  
Added note related to VBAT and temperature monitoring availability for MONEN bit of Section 6.8.3: PWR control register 2 (PWR_CR2).  
SCUEN bit is no more read-only in Section 6.8.4: PWR control register 3 (PWR_CR3) register description.  

**Section 8: Reset and Clock Control (RCC)**  
Changed adc_ker_ck to adc_ker_ck_input in the whole section.  
Updated Section : HSE oscillator, Section : LSE oscillator and Figure 46: HSE/LSE clock source.  
Changed maximum frequency to 480 MHz in Figure 49: Core and bus clock generation.  
Updated Table 58: Kernel clock distribution overview.  
Specified that RCC Internal Clock Source Calibration Register (RCC_ICSCR) is available only on revision Y and added RCC HSI configuration register (RCC_HSICFGR).  
Specified that RCC Clock Recovery RC Register (RCC_CRRCR) is available only on revision Y and added RCC CSI configuration register (RCC_CSICFGR).  
Updated DIVP1[6:0] in RCC PLL1 Dividers Configuration Register (RCC_PLL1DIVR).  
Renamed BKPSRAMAMEN into BKPRAMAMEN in RCC D3 Autonomous mode Register (RCC_D3AMR).  
Added USB2OTGHSULP1EN in RCC AHB1 Clock Register (RCC_AHB1ENR), and USB2OTGHSULP1LPEN in RCC AHB1 Sleep Clock Register (RCC_AHB1LPENR).  
Renamed HDMICECRST into CECRST in RCC APB1 Peripheral Reset Register (RCC_APB1LRSTR), and HDMICECEN to CECEN in RCC APB1 Clock Register (RCC_APB1LENR).  
Changed CPURST bit to in RCC AHB3 Sleep Clock Register (RCC_AHB3LPENR).  

**Section 11: General-purpose I/Os (GPIO)**  
Updated Figure 76: Analog inputs connected to ADC inputs to specify that the analog switch status depends on PyxSO reset value in SYSCFG_PMCR.  
MODER reset state changed to analog mode in Section 11.4.1: GPIO port mode register (GPIOx_MODER) (x =A to K).
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 04-Apr-2019 | 6 (continued) | **Section 12: System configuration controller (SYSCFG)**  
Added BOOSTVDDSEL bit in SYSCFG peripheral mode configuration register (SYSCFG_PMCR).  
Added note related to CSI clock required for setting READY bit in SYSCFG configuration register (SYSCFG_CFGR). Added SYSCFG power control register (SYSCFG_PWRCR).  
**Section 16: Basic direct memory access controller (BDMA)**  
Updated Section : Channel state and disabling a channel.  
**Section 17: DMA request multiplexer (DMAMUX)**  
Removed references to security and privileged/unprivileged access control in Section 17.6.4: DMAMUX2 request line multiplexer interrupt channel status register (DMAMUX2_CSR), Section 17.6.6: DMAMUX2 request line multiplexer interrupt clear flag register (DMAMUX2 CFR) and Section 17.6.8: DMAMUX2 request generator channel x configuration register (DMAMUX2_RGxCR).  
**Section 18: Chrom-Art Accelerator™ controller (DMA2D)**  
Replaced DMA2D_FGPFCR by DMA2D_FGPFCCR in Section : Memory-to-memory with PFC, blending and fixed color FG. Replaced DMA2D_BGPFCR by DMA2D_BGPFCCR in Section : Memory-to-memory with PFC, blending and fixed color BG.  
Updated Section 18.6.9: DMA2D foreground color register (DMA2D_FGCOLR).  
Added Section 18.6.21: DMA2D foreground CLUT (DMA2D_FGCLUT[y]) and Section 18.6.22: DMA2D background CLUT (DMA2D_BGCLUT[y]).  
Table 141: DMA2D register map and reset values: changed APLHA[7:0] to reserved for DMA2D_FGCOLR and APLHA[7:0] to reserved for DMA2D_BGCOLR.  
**Section 22: Flexible memory controller (FMC)**  
Replaced BCH8 by Hamming in Section 22.8.6: Computation of the error correction code (ECC) in NAND Flash memory.  
Updated Figure 109: Mode D write access waveforms.  
**Section 24: Delay block (DLYB)**  
Updated Section 24.1: Introduction to specify that the DLYB output clock can be used to clock the data received by Quad-SPI interface. |
Section 25: Analog-to-digital converters (ADC)
Renamed adc_ker_ck into adc_ker_ck_input in the hole section.
Renamed OVSR into OVR, OSR into OSVR[9:0] and AUTODLY into AUTDLY.
Added Section 25.3: ADC implementation.
For all ADC internal channels connected to VBAT, VSENSE, VREFINT, and
DAC internal channels, changed ADC channel name from ADCx_INPy/INMy to
ADCx VINP[y]/VNM[y].
Updated Figure 136: ADC clock scheme to distinguish between revision Y
(without Fadc_ker_ck_input divider and revision V without Fadc_ker_ck_input
divider.
Updated Table 209: Offset computation versus data resolution, Section : 16-bit
and 8-bit signed format management: RSHIFTx,SSATE and Table 213: Analog
watchdog 1,2,3 comparison.
Removed reference to ALIGN bit in the note related to data alignment in Section :
Single ADC operating modes support when oversampling.
Updated Section 25.6.3: ADC control register (ADC_CR) to distinguish between
revision Y with one BOOST bit an revision V with two BOOST bits.
Updated Section 25.6.4: ADC configuration register (ADC_CFGR) to change
RES[2:0] value corresponding to 8-bit format.

Section 29: Operational amplifiers (OPAMP)
Removed references to OPAMODE in Section 29.6.1: OPAMP1 control/status
register (OPAMP1_CSR). Changed OPAMODE bitfield to reserved in Section
29.6.1: OPAMP1 control/status register (OPAMP1_CSR).

Section 32: LCD-TFT display controller (LTDC)
Section 32.4.1: LTDC global configuration parameters / Synchronous timing
updated.

Section 33: JPEG codec (JPEG)
Table 273: JPEG codec register map and reset values:
JPEG_CR: added HPDIE (bit 6)
Renamed JPEG_HWCFR1/2 into JPEG_HWCFR1/2

Section 34: True random number generator (RNG)
Updated Section 34.2: RNG main features, Section 34.4: RNG interrupts,
Section 34.6: RNG entropy source validation and Table 274: RNG internal
input/output signals.

Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 04-Apr-2019 | 6 (continued) | Section 25: Analog-to-digital converters (ADC)
Renamed adc_ker_ck into adc_ker_ck_input in the hole section.
Renamed OVSR into OVR, OSR into OSVR[9:0] and AUTODLY into AUTDLY.
Added Section 25.3: ADC implementation.
For all ADC internal channels connected to VBAT, VSENSE, VREFINT, and
DAC internal channels, changed ADC channel name from ADCx_INPy/INMy to
ADCx VINP[y]/VNM[y].
Updated Figure 136: ADC clock scheme to distinguish between revision Y
(without Fadc_ker_ck_input divider and revision V without Fadc_ker_ck_input
divider.
Updated Table 209: Offset computation versus data resolution, Section : 16-bit
and 8-bit signed format management: RSHIFTx,SSATE and Table 213: Analog
watchdog 1,2,3 comparison.
Removed reference to ALIGN bit in the note related to data alignment in Section :
Single ADC operating modes support when oversampling.
Updated Section 25.6.3: ADC control register (ADC_CR) to distinguish between
revision Y with one BOOST bit an revision V with two BOOST bits.
Updated Section 25.6.4: ADC configuration register (ADC_CFGR) to change
RES[2:0] value corresponding to 8-bit format.

Section 29: Operational amplifiers (OPAMP)
Removed references to OPAMODE in Section 29.6.1: OPAMP1 control/status
register (OPAMP1_CSR). Changed OPAMODE bitfield to reserved in Section
29.6.1: OPAMP1 control/status register (OPAMP1_CSR).

Section 32: LCD-TFT display controller (LTDC)
Section 32.4.1: LTDC global configuration parameters / Synchronous timing
updated.

Section 33: JPEG codec (JPEG)
Table 273: JPEG codec register map and reset values:
JPEG_CR: added HPDIE (bit 6)
Renamed JPEG_HWCFR1/2 into JPEG_HWCFR1/2

Section 34: True random number generator (RNG)
Updated Section 34.2: RNG main features, Section 34.4: RNG interrupts,
Section 34.6: RNG entropy source validation and Table 274: RNG internal
input/output signals.
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>04-Apr-2019</td>
<td>6 (continued)</td>
<td>Section 35: Cryptographic processor (CRYP)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 35.6.21: CRYP context swap GCM-CCM registers</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(CRYP_CSGCMCCMxR); renamed CRYP_CSGCMCCMxR[31:0] bitfield into</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CSGCMCCMx[31:0] and updated bitfield description.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 35.6.22: CRYP context swap GCM registers (CRYP_CSGCMxR);</td>
</tr>
<tr>
<td></td>
<td></td>
<td>renamed CRYP_CSGCMxR[31:0] bitfield into CSGCMx[31:0] and updated</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bitfield description.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Table 291: CRYP register map and reset values:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added bitfield ranges for CRYP_K0LR/RR to CRYP_K3LR/RR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated CRYP_IV0LR/RR to CRYP_IV1LR/RR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Renamed CRYP_KxLR bitfields into Kx.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 36: Hash processor (HASH)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed CSRn into CSn for all HASH_CRSx registers in Table 296: HASH1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>register map and reset values.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 38: Advanced-control timers (TIM1/TIM8)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Replaced BKEx, BKPx by BKE, BK2E, BKP, BK2P.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 345: Advanced-control timer block diagram and Figure 388:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Break and Break2 circuitry overview.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 375: Output stage of capture/compare channel (channel 1,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>idem ch. 2 and 3), Figure 376: Output stage of capture/compare channel (</td>
</tr>
<tr>
<td></td>
<td></td>
<td>channel 4) and Figure 377: Output stage of capture/compare channel (chann</td>
</tr>
<tr>
<td></td>
<td></td>
<td>el 5, idem ch. 6).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated TIM1_CCMR1, TIM1_CCMR2, TIM1_CCMR3, TIM1_CCR2, TIM1_CCR4.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added 00010 configuration for TS[4:0] in TIMx_SMCR register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Table 330: TIM8 register map and reset values: extended DMAB bitfield to</td>
</tr>
<tr>
<td></td>
<td></td>
<td>32 bits for TIM8_DMAR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 39: General-purpose timers (TIM2/TIM3/TIM4/TIM5)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 405: General-purpose timer block diagram.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 39.3.3: Clock selection.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed all information related to BDTR register and MOE and OSSSI bits.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 40: General-purpose timers (TIM12/TIM13/TIM14)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 454: General-purpose timer block diagram (TIM12).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 41: General-purpose timers (TIM15/TIM16/TIM17)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 480: TIM15 block diagram.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 495: Capture/compare channel 1 main circuit? Figure 496:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output stage of capture/compare channel (channel 1) and Figure 497:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output stage of capture/compare channel (channel 2 for TIM15).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 41.4.13: Using the break function.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed bit COMDE for TIM16/17.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Table 344: TIM16/TIM17 register map and reset values: changed TISEL[3:0]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>into T1SEL[3:0] for TIM16_TISEL and TIM17_TISEL registers.</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 04-Apr-2019| 6 (continued) | Section 43: Low-power timer (LPTIM)  
Updated Section 43.4.9: Timeout function.  
Updated WAVE bit description in Section 43.7.4: LPTIM configuration register (LPTIM_CFR).  

Section 47: Inter-integrated circuit (I2C) interface  
Updated Section 47.3: I2C implementation.  
Updated Section 47.7.2: I2C control register 2 (I2C_CR2), Section 47.7.3: I2C own address 1 register (I2C_OAR1), and Section 47.7.8: I2C interrupt clear register (I2C_ICR).  

Section 48: Universal synchronous/asynchronous receiver transmitter (USART/UART)  
Replaced DSI_NSS by DIS_NSS in USART_CR1.  
Changed USART_TDR into USART_RDR in Figure 590: Reception using DMA.  
Updated Section 48.5.4: USART FIFOs and thresholds.  
Updated RTO bitfield description in Section 48.7.7: USART receiver timeout register (USART_RTOR).  
Section 48.7.9: USART interrupt and status register [alternate] (USART_ISR):  
Updated ABRF, IDLE bit descriptions  
For FIFO disabled only: updated RXNE and ORE bit descriptions  
Changed NFCF to NECF in Section 48.7.11: USART interrupt flag clear register (USART_ICR).  
Table 399: USART register map and reset values:  
USART_CR1: bit 12 changed to M0, bit 7 changed to TXEIE/TXFNFIE, bit 5 changed to RXNEIE/RXFNEIE.  
USART_ISR: changed TXE bit to TXE/TXFNF and RXNE into RXNE/RXFNE  
Corrected USART_ISR/TCGBT reset value for FIFO disabled.  

Section 49: Low-power universal asynchronous receiver transmitter (LPUART)  
Changed LPUART_TDR into LPUART_RDR in Figure 604: Reception using DMA.  
Updated Section 48.5.4: USART FIFOs and thresholds.  
Updated Section 49.5.1: LPUART control register 1 [alternate] (LPUART_CR1).  
Corrected WUS bitfield length and changed RXFTCFG to TXFTCFG (bit 31 to 29) in Section 49.5.4: LPUART control register 3 (LPUART_CR3).  
Section 49.5.8: LPUART interrupt and status register [alternate] (LPUART_ISR):  
Updated IDLE bit descriptions  
FIFO enabled only: updated reset value  
Changed NFCF to NECF in Section 49.5.9: LPUART interrupt flag clear register (LPUART_ICR).  
Table 405: LPUART register map and reset values  
LPUART_CR1: bit 12 changed to M0, bit 5 changed to RXNEIE/RXFNEIE.  
LPUART_ISR: changed TXE bit to TXE/TXFNF  
Corrected LPUART_ISR reset value and bits 7 and 5 names.
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>04-Apr-2019</td>
<td>6 (continued)</td>
<td><strong>Section 50: Serial peripheral interface (SPI)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Table 413: SPI register map and reset values:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SPI2S_SR: Changed bit 7 to CRCE.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SPI2S_I2SCFG: added DATFMT (bit 14)</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 54: Management data input/output (MDIOS)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>In Table 441: MDIOS register map and reset values, for MDIOS_CR register,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>changed bit 3 to EIE and added DPC (bit 7).</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 55: Secure digital input/output MultiMediaCard interface (SDMMC)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Replaced HOLD by DHOLD in the whole document.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 702: SDMMC block diagram and Table 446: SDMMC pins.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 711: CLKMUX unit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Wait_S in Section : Data path and Table 456: Data path status flags and clear bits.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 55.5.3: General description.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section : Stream operation and CMD12.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 55.8: SDMMC interrupts.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 55.9.10: SDMMC data counter register (SDMMC_DCNT),</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 55.9.11: SDMMC status register (SDMMC_STAR) and Section 55.9.15:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SDMMC data FIFO registers x (SDMMC_FIFORx).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 468: SDMMC register map.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 56: Controller area network with flexible data rate (FDCAN)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 56.4.7: FDCAN nominal bit timing and prescaler register (FDCAN_NBTP), Section 56.4.12: FDCAN error counter register (FDCAN_ECR), Section 56.4.15: FDCAN interrupt register (FDCAN_IR), Section 56.4.37: FDCAN Tx buffer request pending register (FDCAN_TXBRP) and Section 56.4.64: FDCAN TT trigger select register (FDCAN_TTTS).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 495: FDCAN register map and reset values.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 495: FDCAN register map and reset values.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 58: Ethernet (ETH): media access control (MAC) with DMA controller</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Figure 789: Supported PHY interfaces.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed reference to AV standard in Section 58.1: Ethernet introduction.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 60: Debug infrastructure</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed ETF RAM size to 4 Kbytes in Section 60.5.5: Embedded trace FIFO (ETF) and Section : ETF RAM size register (ETF_RSZ).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added revision V and updated reset value in Section : DBGMCU identity code register (DBGMCU_IDC).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Renamed WDGLSD1 into DBG_IWDG1 in Section : DBGMCU APB4 peripheral freeze register (DBGMCU_APB4FZ1).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Prefixed all bits names in Section : DBGMCU APB1L peripheral freeze register (DBGMCU_APB1LFZ1), Section : DBGMCU APB2 peripheral freeze register (DBGMCU_APB2FZ1) and Section : DBGMCU APB4 peripheral freeze register (DBGMCU_APB4FZ1) by 'DBG_'.</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>25-Feb-2020</td>
<td>7</td>
<td>Added RAMECC1/2/3 boundary addresses in Section 12.: Register boundary addresses STM32H7-Shark. Updated Section : Error code correction (ECC) and Section : Embedded bootloader. Added Section 3: RAM ECC monitoring (RAMECC)</td>
</tr>
</tbody>
</table>

**Section 4: Embedded flash memory (FLASH)**

Restricted Table 26 to STM32H745xI/747xI/755xI/757xI and added Table 28: Flash memory organization on STM32H7xGxG/STM32H747xG devices. Added VOS0 range to Table 34: FLASH recommended number of wait states and programming delay. Added VOS0 range to Table 34: FLASH recommended number of wait states and programming delay. Added CRCRDERRIE1/2 in FLASH_CR1/2 registers, together with Section 4.7.10: CRC read error (CRCRDERR).

**Section 5: Secure memory management (SMM)** (former Secure internal Flash memory)

Updated exitSecureArea in Section 5.4.2: Secure area exiting service.

**Section 27: Power control (PWR)**

Moved LSI from backup to VDD domain in Figure 169: Power supply overview. Added Figure 181: Switching VCORE from VOS1 to VOS0 in Section : VOS0 activation/deactivation sequence. Updated list of GPIOs which use is restricted in Section 15.4.4: Backup domain. Updated ACTVOSRDY bit definition in Section 27.8.2: PWR control status register 1 (PWR_CSR1). Updated VOSRDY bit definition in Section 27.8.6: PWR D3 domain control register (PWR_D3CR).

**Section 7: Low-power SRD domain application example**

Replaced LINUART1 by LPUART1. Updated Figure 41: Timing diagram of SRD SRAM-to-LPUART1 transfer with BDMA2 and SRD domain in Autonomous mode. Updated section Section : EXTI programming. Updated DMAMUX2_C0CR value for DMAMUX2 SYNC0 in Table 48: BDMA2 and DMAMUX2 initialization sequence (DMAMUX2_INIT). Renamed Table 50 into LPUART1 start programming.

**Section 49: Reset and Clock Control (RCC)**

Renamed adc_ker_ck into adc_ker_ck_inputs. Added note on RTC/AWU and updated USB1ULPI and ADC1/2/3 maximum allowed frequencies for VOS0/1/2/3 in Table 345: Kernel clock distribution overview.

**Section 12: Clock recovery system (CRS)**

Added Section 12.3: CRS implementation. Updated Section 12.7.1: CRS control register (CRS_CR). Updated Table 125: CRS register map and reset values.

**Section 8: General-purpose I/Os (GPIO)**

In Section 8: General-purpose I/Os (GPIO) changed to analog the mode in which most of the I/O ports are configured during and just after reset.
### Section 16: Direct memory access controller (DMA)
Change Bit 20 to TRBUFF instead of reserved in Section 16.5.5: DMA stream x configuration register (DMA_SxCR).

### Section 23: Flexible memory controller (FMC)
Updated Section: General transaction rules to clarify the behavior of the FMC when AXI transaction data size is different from the device data width and add the case of unaligned addresses.
Replaced FMC_CLK by fmc_ker_ck in the formulas of Section: WAIT management in asynchronous accesses.

### Section 23: Quad-SPI interface (QUADSPI)
Updated Section 23.4.4: QUADSPI signal interface protocol modes.
Updated Section 23.4.11: QUADSPI configuration and Section 23.6.1: QUADSPI control register (QUADSPI_CR) adding 'when setting QUADSPI interface in DDR mode, the prescaler must be set with a division ratio of 2 or more' paragraph.
Updated FTHRES[4:0] bits description of Section 23.6.1: QUADSPI control register (QUADSPI_CR) for IP_XACT compliance.
Added note in Section 23.6.6: QUADSPI communication configuration register (QUADSPI_CCR).
Updated Section 23.6.7: QUADSPI address register (QUADSPI_AR).

### Section 27: Analog-to-digital converters (ADC)
Removed note related to connection to DFSDM limited to ADC1 and ADC2, and added adc_sclk in Figure 155: ADC block diagram. Removed VREF+ and VREF- ranges, and added adc_sclk in Table 201: ADC input/output pins.
Updated Section 27.4.3: ADC clocks to distinguish between revision Y and V, and renamed adc_ker_ck into adc_ker_ck_inputs.
Updated Section 27.3: ADC implementation.
Updated Section: BOOST control.
Updated Section 27.4.3: ADC clocks to distinguish between revision Y and V.
Updated Section 27.4.12: Channel selection (SQRx, JSQRx).
Updated Section: ADC overrun (OVR, OVRMOD). Added case of FIFO overflow in Section: Managing a sequence of conversion without using the DMA.
Updated Section: Single ADC operating modes support when oversampling to remove the mention that the offset correction is not supported in oversampling mode.
Section 27.7.2: ADC x common control register (ADC_CCR)(ADCx_CCR) (x=1/2) (x=1/2 or 3):
- Reworded DUAL[4:0] to remove duplicate configurations
- Renamed VSENSEEN into TSEN
- Updated CKMODE[1:0] bitfield definition to distinguish between revision Y and V.
Updated Section 27.6.3: ADC control register (ADC_CR) to distinguish between revision Y and V (one or two BOOST bit(s,) respectively).

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>25-Feb-2020</td>
<td>7 (continued)</td>
<td>Table 628. Document revision history (continued)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>25-Feb-2020</td>
<td>7 (continued)</td>
<td>Table 628. Document revision history (continued)</td>
</tr>
<tr>
<td>Date</td>
<td>Revision</td>
<td>Changes</td>
</tr>
<tr>
<td>--------------</td>
<td>----------</td>
<td>----------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>25-Feb-2020</td>
<td>7 (continued)</td>
<td>Section 27: Analog-to-digital converters (ADC) (continued) Updated RES[2:0] bitfield definition in Section 27.6.4: ADC configuration register (ADC_CFRG). Updated LSHIFT[3:0] corresponding to the “Shift left 14-bits” configuration in Section 27.6.5: ADC configuration register 2 (ADC_CFRG2). Reworded JEXTEN[1:0] to remove duplicate 00 configuration for JEXTEN[1:0] in Section 27.6.16: ADC injected sequence register (ADC_JSQR). Updated Section 27.6.26: ADC calibration factors register (ADC_CALFACT). Removed ADC_CALCLKR register. Section 35: Digital-to-analog converter (DAC) Replaced sample and hold clock (lsi_ck and lse_ck when available) by dac_hold_clk. Updated Section 35.3: DAC implementation. Updated Figure 284: Dual-channel DAC block diagram. Section 35.4.2: DAC pins and internal signals: added DAC interconnection table, changed dac_chx_trg[0:15] into dac_chx_trg[1:15] (trigger 0 corresponds to the SW trigger) in block diagram and Table 128: DAC internal input/output signals. Updated Figure 287: Timing diagram for conversion with trigger disabled TEN = 0 to make it independent from the bus (AHB or APB). Removed Tables Trigger selection from Section 35.4.8: DAC trigger selection. Updated Section : Sample and hold mode to indicate that the lsi_ck/lse_ck (when available) must not be stopped when Sample and hold mode enabled. Updated supply voltages in Section 35.4.13: DAC channel buffer calibration. Updated TSELx bitfield description in Section 35.7.1: DAC control register (DAC_CR) register to add the correspondence between TSELx configurations and dac_chx_trgy. Updated CStop mode description for DAC1 in Section 35.5: DAC in low-power modes. Updated Section 35.6: DAC interrupts. Section 33: Comparator (COMP) Removed condition on OR_CFG and changed OR bits to reserved in Section 33.7.3: Comparator option register (COMP.OR). Section 28: Digital filter for sigma delta modulators (DFSDM) Updated Table 206: DFSDM break connection. Removed all “ADC1 and ADC2 only” notes and footnotes. Updated Section 28.7: DFSDM channel y registers (y=0..3), Section 28.7.5: DFSDM channel y data input register (DFSDM.CHyDATINR) and Section 28.8: DFSDM filter x module registers (x=0..1).</td>
</tr>
<tr>
<td>Date</td>
<td>Revision</td>
<td>Changes</td>
</tr>
<tr>
<td>------------</td>
<td>----------</td>
<td>-------------------------------------------------------------------------</td>
</tr>
</tbody>
</table>
| 25-Feb-2020| 7 (continued) | Section 46: JPEG codec (JPEG)  
Updated Section 46.5.5: JPEG codec configuration register x (JPEG_CONFRx).  
bit 1 and bit 0 description.  

Section 48: True random number generator (RNG)  
Updated Section 48.1: Introduction and Section 48.2: RNG main features.  
Updated Section 48.3.3: Random number generation and note in Section 48.3.5: RNG operation. Updated Section 48.5: RNG processing time and Section 48.6: RNG entropy source validation.  
Updated Section 48.7.3: RNG data register (RNG_DR).  

Section 33: Cryptographic processor (CRYP)  
Updated number of clock cycles for TDES in Section 33.2: CRYP main features.  
Removed flowcharts (Nonuser) in Section 33.4.5: CRYP procedure to perform a cipher operation.  
Updated Section 33.4.18: CRYP key registers.  
Section 33.5: CRYP interrupts: removed Figure CRYP interrupt mapping diagram and updated Table 268: CRYP interrupt requests.  
Section 33.6: CRYP processing time: updated Table 269: Processing latency for ECB, CBC and CTR and Table 270: Processing time (in clock cycle) for GCM and CCM per 128-bit block.  

Section 51: Hash processor (HASH)  
Message size changed to 2^{64}-1 in Section 51.1: Introduction and Section 51.4.3: About secure hash algorithms. Added Section 51.3: HASH implementation. Updated Figure 477: HASH block diagram.  
Updated Figure 478: Message data swapping feature.  
Updated Section 51.4.8: HASH suspend/resume operations.  
Renamed HASH_HRx registers located at address offset 0x0C into Section : HASH aliased digest register x (HASH_HRAx). Updated ALGO description in Section 51.7.1: HASH control register (HASH_CR). Specified value returned by reading Section 51.7.2: HASH data input register (HASH_DIN).  

Section 23: Advanced-control timers (TIM1)  
Updated Section 23.3.3: Repetition counter.  
Updated Section 23.3.3: Using the break function.  
Updated Section 23.4.2: TIM1 control register 2 (TIM1_CR2TIMx_CR2)N/A. Aligned TS[2:0] field in Section 23.4.3: TIM1 slave mode control register (TIM1_SMCRTIMx_SMCRN/A. Updated Section 23.4.5: TIM1 status register (TIM1_SRTIMx_SR)N/A. Updated Section 23.4.6: TIM1 event generation register (TIM1_EGRTIMx_EGR)N/A. Updated Table 176: TIM1 register map and reset values and Table 177: TIM8 register map and reset values. Updated Section 23.3.29: Debug mode.  

Section 24: General-purpose timer (TIM2)  
Updated Section 24.4.12: TIM2 counter (TIM2_CNT). Updated Table 173: TIM2 register map and reset values.
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 25-Feb-2020| 7 (continued) | **Section 39: General-purpose timers (TIM12/TIM13/TIM14)**
  Updated Figure 412: General-purpose timer block diagram (TIM12) and Figure 426: Capture/compare channel 1 main circuit.
  Updated Figure 427: Output stage of capture/compare channel (channel 1).
  Updated Section 39.4.1: TIM12 control register 1 (TIM12_CR1), Section 39.4.5: TIM12 status register (TIM12_SR) and Section 39.5.5: TIMx capture/compare mode register 1 (TIMx_CCMR1)(x = 13 to 14).

**Section 25: General-purpose timers (TIM16/TIM17)**
  Updated Figure 223: TIM15 block diagram.
  Updated Figure 237: Capture/compare channel 1 main circuit.
  Updated: Section 25.5.2: TIM15 control register 2 (TIM15_CR2), Section 25.5.5: TIM15 status register (TIM15_SR), Section 25.5.9: TIM15 capture/compare enable register (TIM15_CCMER), Section 25.4.2: TIMx control register 2 (TIMx_CR2)(x = 16 to 17), Section 25.4.4: TIMx status register (TIMx_SR)(x = 16 to 17), Section 25.4.6: TIMx capture/compare mode register 1 (TIMx_CCMR1)(x = 16 to 17) and Section 25.4.8: TIMx capture/compare enable register (TIMx_CCMER)(x = 16 to 17). Replaced DT[7:0] by DTG[7:0] in Table 184: TIM15 register map and reset values and Table 183: TIM16/TIM17 register map and reset values.

**Section 42: Low-power timer (LPTIM)**
  Updated Section 42.4.5: Glitch filter.

**Section 62: System window watchdog (WWDG)**
  Updated Section 62.6.1: WWDG control register (WWDG_CR).

**Section 29: Real-time clock (RTC)**
  Updated Figure 286: RTC block diagram and Figure 1327: Tamper detection,
  Updated Section 29.5: RTC low-power modes.
  Updated Section 29.6: RTC interrupts.

**Section 33: Universal synchronous/asynchronous receiver transmitter (USART/UART)**
  Section 33.8.9: USART interrupt and status register (USART_ISR):
  – FIFO enabled: changed reset value to 0x0X80 00C0 in and Table 235: USART register map and reset values.
  – FIFO disabled: changed reset value to 0x0000 00C0 in Table 235: USART register map and reset values.
  Section 33.8.12: USART receive data register (USART_RDR): changed reset value to 0x0000 0000. Section 33.8.13: USART transmit data register (USART_TDR): changed reset value to 0x0000 0000. Updated Section 33.8: USART registers to indicate that USART and LPUART registers are accessed by words.
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 25-Feb-2020 | 7 (continued) | **Section 34: Low-power universal asynchronous receiver transmitter (LPUART)**  
Added Section 34.3: LPUART implementation.  
Section 34.7.8: LPUART interrupt and status register [alternate] (LPUART_ISR):  
– FIFO enabled: changed reset value to 0x0080 00C0 in Table 242: LPUART register map and reset values.  
– FIFO disabled: changed reset value to 0x0000 00C0 in Table 242: LPUART register map and reset values.  
Updated Section 34.7: LPUART registers to indicate that USART and LPUART registers are accessed by words.  

**Section 69: Serial audio interface (SAI)**  
Figure 833: SAI functional block diagram: number of Dn and CKn lines made generic, added note to indicate that all Dn and CKn might not be available on all SAI instances.  
Added Section 69.3: SAI implementation.  
Updated Figure 697: SAI input/output pins to indicate the number of Dn/CKn available on each SAI instance.  
Updated Section 69.6: SAI registers to indicate that SAI registers are accessed by words.  
Updated Figure 842: Start-up sequence.  

**Section 58: Single wire protocol master interface (SWPMI)**  
Updated Table 431: SWPMI input/output signals connected to package pins or balls.  

**Section 71: Controller area network with flexible data rate (FDCAN)**  
Updated Section 71.1: Introduction, Software initialization, CAN FD operation, Transceiver delay compensation, Acceptance filter, Section 71.4.4: Bit timing, Section 71.4.6: Application, Clock calibration active and Timing of interface signals.  
Updated Table 701: Standard message ID filter element, Table 703: Extended message ID filter element, Table 706: Trigger memory element description.  
Updated Table 936: Standard message ID filter path and Table 937: Extended message ID filter path.  
Updated Section 71.5.6: FDCAN CC control register (FDCAN_CCCR), Section 71.5.15: FDCAN interrupt register (FDCAN_IR), Section 71.5.18: FDCAN interrupt line enable register (FDCAN_ILE), Section 71.5.21: FDCAN extended ID filter configuration register (FDCAN_XIDFC) and Section 71.6.6: FDCAN TT operation control register (FDCAN_TTOCN).  
Updated Table 709: CCU register map and reset values. |
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 25-Feb-2020| 7 (continued) | **Section 72: USB on-the-go full-speed (OTG_FS)**<br>Updated Section 72.2: OTG_FS main features, Section 72.15.2: OTG interrupt register (OTG_GOTGINT), Section 72.15.5: OTG reset register (OTG_GRSTCTL), Section 72.15.6: OTG core interrupt register (OTG_GINTSTS), Section 72.15.18: OTG host periodic transmit FIFO size register (OTG_HPTXFSI), Section 72.15.22: OTG host frame interval register (OTG_HFIR), Section 72.15.31: OTG host channel x transfer size register (OTG_HCTSIZx), Section 72.15.33: OTG device configuration register (OTG_DCFG), Section 72.15.34: OTG device control register (OTG_DCTL), Section 72.15.35: OTG device status register (OTG_DSTS), Section 72.15.36: OTG device IN endpoint common interrupt mask register (OTG_DIEPMSK), Section 72.15.37: OTG device OUT endpoint common interrupt mask register (OTG_DOEPMSK), Section 72.15.44: OTG device IN endpoint x control register (OTG_DIEPCTLx) and Section 72.15.50: OTG device OUT endpoint x interrupt register (OTG_DOEPINTx).<br>Updated Section 72.10: OTG_FS Dynamic update of the OTG_HFIR register.<br>Updated Section 72.16.3: Device initialization.  

**Section 75: Ethernet (ETH): gigabit media access control (GMAC) with DMA controller**<br>Replaced ptppps_o internal signal by eth_ptp_pps_out, and ptp_aux_ts_trig_i by eth_ptp_trgx (where x = 0 to 3) and ptp_aux_trig_i[x] by eth_ptp_trgx.<br>Update ARPEN bit description in Section : Operating mode configuration register (ETH_MACCR).<br>Reintroduced EIPG enumerated values in Section : Extended operating mode configuration register (ETH_MACECR).<br>Removed sentence "This register is present only when the IEEE 1588 Timestamp feature is selected without external timestamp input" from Section : System time nanoseconds register (ETH_MACSTNR), Section : System time seconds update register (ETH_MACSTSUR) and Section : System time nanoseconds update register (ETH_MACSTNUR) register description.  

---
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 25-Feb-2020| 7        | **Section 60: Debug infrastructure**  
Updated Figure 859: Block diagram of debug infrastructure, Figure 860: Power domains of debug infrastructure and Figure 861: Clock domains of debug infrastructure.  
Updated Clock domains.  
Changed ID code for Instruction register = 1110 in Table 585: JTAG-DP data registers.  
Updated notes in Table 586: Debug port registers.  
Modified Debug port target identification register (DP_TARGETID) reset value as well as bit descriptions.  
Modified Access port identification register (AP_IDR) reset value as well as description of REVISION bitfield.  
Updated Table 588: System ROM table 1.  
Modified SYSROM CoreSight peripheral identity register 0 (SYSROM_PIDR0), SYSROM CoreSight peripheral identity register 1 (SYSROM_PIDR1) and SYSROM CoreSight peripheral identity register 2 (SYSROM_PIDR2).  
Added Table 589: System ROM table 2.  
Modified CTI CoreSight peripheral identity register 0 (CTI_PIDR0) and CTI CoreSight peripheral identity register 2 (CTI_PIDR2).  
Updated bitfield description for CTI application trigger set register (CTI_APPSET), CTI application trigger clear register (CTI_APPCLEAR), CTI application pulse register (CTI_APPPULSE), CTI trigger IN x enable register (CTI_INENx), CTI trigger OUT x enable register (CTI_OUTENx) and CTI channel gate register (CTI_GATE).  
Updated ETF CoreSight peripheral identity register 2 (ETF_PIDR2) reset value.  
Modified TPIU CoreSight peripheral identity register 2 (TPIU_PIDR2), TPIU CoreSight peripheral identity register 2 (TPIU_PIDR2) and SWTF CoreSight peripheral identity register 2 (SWTF_PIDR2).  
Changed DBGSTBY_D3 and DBGSTOP_D3 to reserved in DBGMCU configuration register (DBGMCU_CR).  
Updated Table 606: Cortex-M7 processor ROM table.  
Updated Processor ROM CoreSight peripheral identity register 0 (M7_CPUROM_PIDR0), Processor ROM CoreSight peripheral identity register 1 (M7_CPUROM_PIDR1) and Processor ROM CoreSight peripheral identity register 2 (M7_CPUROM_PIDR2).  
Updated DWT CoreSight peripheral identity register 0 (M7_DWT_PIDR0), DWT CoreSight peripheral identity register 1 (M7_DWT_PIDR1), DWT CoreSight peripheral identity register 2 (M7_DWT_PIDR2) reset value.  
Updated ITM CoreSight peripheral identity register 0 (M7_ITM_PIDR0), ITM CoreSight peripheral identity register 1 (M7_ITM_PIDR1), ITM CoreSight peripheral identity register 2 (M7_ITM_PIDR2).  
Updated Table 613: Cortex-M7 ETM register map and reset values.  
|
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 19-Jan-2023| 8        | Updated *Introduction*  
Added errata sheet in the list of reference documents in *Section : Related documents*  

**Section 2: Memory and bus architecture**  
Updated *Figure 1: System architecture for STM32H742xx, STM32H743/53xx* and STM32H750xB devices.  
Updated system memory address range in *Table 7: Memory map and default device memory area attributes* and *Table 9: Boot modes* of *Section 2.6: Boot configuration*.  
Updated D2 domain information in *Section 2.4: Embedded SRAM*  

**Section 3: RAM ECC monitoring (RAMECC)**  
Added note to *Section 3.1: Introduction*  

**Section 4: Embedded flash memory (FLASH)**  
*Section : Erase operation overview*: added note related to the case where data cache is enabled after erase operations. removed mention that Bank 2 can be erased with ST secure firmware.  
Removed bootloader extension from *Figure 8: Embedded flash memory usage*.  
Replaced 02 and 03 respectively with 10 and 11 in the description of BOR_LEV bits in *Section 4.9.8: FLASH option status register (FLASH_OPTSR_CUR)*  
Added note providing non-secure Flash area start address in SEC_AREA_END1 of *Section 4.9.13: FLASH secure address for bank 1 (FLASH_SCAR_CUR1)*.  
Added formula to deduce bank 1/2 fail address from FAIL_ECC_ADDR1/2 in *Section 4.9.23: FLASH ECC fail address for bank 1 (FLASH_ECC_FA1R)* and *Section 4.9.37: FLASH ECC fail address for bank 2 (FLASH_ECC_FA2R)*, respectively.  
Replaced ST_RAM_SIZE=00 with ST_RAM_SIZE in *Section 4.4.6: Description of data protection option bytes*.  
Updated *Table 21: Option byte organization*:  
– Modified ST_RAM_SIZE default factory  
– Modified FLASH_OPTSR[28:27] default factory values  

Added area of option bytes (bank 1) in *Table 15: Flash memory organization on STM32H742xI/743xI/753xI devices, Table 15: Flash memory organization on STM32H742xG/743xG devices and Table 16: Flash memory organization on STM32H742xU/G/743xU devices*.  
Modified number of wait states in description of LATENCY bits in *Section 4.9.1: FLASH access control register (FLASH_ACR)*  
Replaced 2.5V with 2.7V in bit 29 description in *Section 4.9.8: FLASH option status register (FLASH_OPTSR_CUR)* and *Section 4.9.9: FLASH option status register (FLASH_OPTSR_PRG)*  

**Section 5: Secure memory management (SMM)**  
Updated *Section 5.4.2: Secure area exiting service* (modified information on Prototype and Arguments for exitSecureArea section)
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>19-Jan-2023</td>
<td>8 (continued)</td>
<td><strong>Section 6: Power control (PWR)</strong>&lt;br&gt;Updated case of VDD supplied in Bypass mode in Section 6.4.1: System supply startup.&lt;br&gt;Added note below Figure 22: Device startup with VCORE supplied in Bypass mode from external regulator&lt;br&gt;Distinguished reset values for device revision Y and V in PWR control register 3 (PWR_CR3).&lt;br&gt;Updated Figure 22: Device startup with VCORE supplied in Bypass mode from external regulator&lt;br&gt;Replaced WKUPn+1 with WKUPn, WKUPCn+1 with WKUPCn and WKUPFn+1 with WKUPFn in Section 6.8.7: PWR wakeup clear register (PWR_WKUPCR), Section 6.8.8: PWR wakeup flag register (PWR_WKUPFR) and Section 6.8.9: PWR wakeup enable and polarity register (PWR_WKUPEPR).&lt;br&gt;<strong>Section 8: Reset and Clock Control (RCC)</strong>&lt;br&gt;Updated ADC1, 2, 3 maximum allowed frequency and TIM[8:1][17:12] (VOS0) in Table 60: Kernel clock distribution overview.&lt;br&gt;Modified Section : PLL initialization phase description and description of FRACN3[12:0] bits in Section 8.5.5: PLL description&lt;br&gt;Updated FRACN1[12:0] bits in Section 8.7.14: RCC PLL1 fractional divider register (RCC_PLL1FRACR)&lt;br&gt;Section 8.7.36: RCC APB4 peripheral reset register (RCC_APB4RSTR) and Section 8.7.48: RCC APB4 clock register (RCC_APB4ENR): replaced VREF with VREFBUF&lt;br&gt;Replaced VOS2 with VOS3 in Table 60: Kernel clock distribution overview&lt;br&gt;Updated maximum VCO frequency in PLLxVCOSEL of RCC PLL configuration register (RCC_PLLCFGR) and Figure 47: PLL block diagram.&lt;br&gt;Modified Section 8.7.41: RCC AHB1 clock register (RCC_AHB1ENR): modified position of USB2OTGHSULPIEN bit (bit 28 instead of bit 18)&lt;br&gt;Added note to USB2OTGHSULPILPEN in RCC AHB1 Sleep clock register (RCC_AHB1LPENR).&lt;br&gt;Added Clock switching state after system reset in Section 8.5.10: Peripheral allocation&lt;br&gt;Modified maximum allowed frequency for ADC1, 2, 3 in Table 60: Kernel clock distribution overview&lt;br&gt;Updated Figure 58 (added information for rev V devices)</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 19-Jan-2023| 8 (continued) | Section 9: Clock recovery system (CRS)  
Updated Section 9.8.1: CRS control register (CRS_CR).  
Updated Section Figure 65.: CRS block diagram.  

Section 10: Hardware semaphore (HSEM)  
Updated Section 10.1: Introduction  
Updated sections 10.3.3 HSEM lock procedures to 10.3.8 and sections 10.4.1 to 10.4.6.  
Updated Table 90: HSEM internal input/output signals and Table 92: HSEM register map and reset values.  
Updated Figure 68: Procedure state diagram  

Section 12: System configuration controller (SYSCFG)  
In Section 12.3.1: SYSCFG peripheral mode configuration register (SYSCFG_PMCR):  
– Added note indicating that SYSCFG peripheral mode configuration register (SYSCFG_PMCR) depends on the package,  
– Modified BOOSTVDDSEL bit description in (VDDA instead of VDD).  
– Updated SYSCFG_PMCR, PA0SO and PA1SO reset value in Table 95: SYSCFG register map and reset values.  
Added PI[x] pin in Section 12.3.5: SYSCFG external interrupt configuration register 4 (SYSCFG_EXTICR4)  

Section 15: Direct memory access controller (DMA)  
Slight update in the introduction  
Formatting adjusted in Table 110: Packing/unpacking and endian behavior (bit PINC = MINC = 1)  

Section 17: DMA request multiplexer (DMAMUX)  
Restored CSOF3 to 6 in Section 17.6.5: DMAMUX1 request line multiplexer interrupt clear flag register (DMAMUX1_CFR)  
Updated Section 17.4.4: DMAMUX request line multiplexer.  

Section 18: Chrom-ART Accelerator controller (DMA2D)  
Updated Section 18.3.2: DMA2D internal signals  

Section 21: Cyclic redundancy check calculation unit (CRC)  
Added note in Section: Polynomial programmability to clarify what are even and odd polynomials.  
Restored REV_OUT and REV_IN[1:0] in CRC_CR register map table.  
Added CRC register access granularity in Section 21.2: CRC main features and Section 21.4: CRC registers.  
Updated Figure 96: CRC calculation unit block diagram.
Section 22: Flexible memory controller (FMC)
Corrected formula in TWR[3:0] bitfield of SDRAM Timing registers for SDRAM memory bank x (FMC_SDTRx)

Section 24: Delay block (DLYB)
Updated Section 24.3.4: Delay line length configuration procedure.
Updated Section 24.3.5: Output clock phase configuration procedure.

Section 23: Quad-SPI interface (QUADSPI)
Updated Section : Triggering the start of a command

Section 25: Analog-to-digital converters (ADC)
Updated Section : I/O analog switch voltage booster.
Updated note related to adc_sclk in Section 25.4.3: ADC clocks.
Updated formula to calculate the temperature in Section : Reading the temperature (Section 25.4.33: Temperature sensor)
Updated Section DMA one shot mode to remove the cross-reference to DMA sections and change the DMA interrupt name to transfer complete interrupt.
Updated Figure 202: DMA requests in regular simultaneous mode when DAMDF=0b10.
Updated Figure 170: Example of overrun (OVRMOD = 0) (8-stage FIFO).
Added Section : Constraints between ADC clocks
Remove ADC supply requirements from Table 205: ADC input/output pins
Updated Figure 170: Example of overrun (OVRMOD = 0), Figure 176: AUTDLY=1 in auto-injected mode (JAUTO=1), Figure 185: Regular and injected oversampling modes used simultaneously, and Figure 186: Triggered regular oversampling with injection.
Replaced ADCx_CCR with ADCx_CDR (typo, 2 occurrences) in Section : Regular simultaneous mode with independent injected

Section 26: Digital-to-analog converter (DAC)
In TSEL1/2 of DAC_CR register, changed internal trigger signal names from dac_ch1_trigx/dac_ch2_trigx to dac_ch1_trgx/dac_ch2_trgx.
Removed DAC acronym in Section 26.4.9: Noise generation and Section 26.4.10: Triangle-wave generation.
Updated the way to stop LSI clock in Section : Sample and hold model.
In all block diagrams, added index ‘x’ for DAC output pin names. Replaced all occurrences of DAC_OUTx by DACx_OUTy. Replaced all occurrences of DAC_OUT1 by DACx_OUT1 when referring to the DAC output pin in a generic way
Changed IP base address to 0x0000 0000
Renamed Section 26.5 into DAC in low-power modes.
Updated Table 224: DAC features to indicate if VREF+ pin is available or not
Updated HFSEL bitfield description in DAC_MCR register.
Changed XXXb notation for binary values into 0bXXX
In Figure 207: Dual-channel DAC block diagram, change OTRIMx[5:0] into OTRIMx[4:0] (5 trimming bits only).
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>19-Jan-2023</td>
<td></td>
<td>Section 27: Voltage reference buffer (VREFBUF)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Fixed VEREFUBUF spelling issue in Section 27.2: VREFBUF functional description</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated VRS in Section 27.3.1: VREFBUF control and status register (VREFBUF_CSR)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated TRIM in Section 27.3.2: VREFBUF calibration control register (VREFBUF_CCR)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Refined notes related to trimming performed by the user application in Section 27.3.2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Hold mode in Section Table 233.: VREF buffer modes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 28: Comparator (COMP)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 28.7.2: Comparator interrupt clear flag register (COMP_ICFR): changed CC1IF/CC11IF access type to rc_w1 and updated address offset to 0x04.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 29: Operational amplifiers (OPAMP)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 29.2: OPAMP main features</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 30: Digital filter for sigma delta modulators (DFSDM)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed indication of ID registers support in Section 30.3: DFSDM implementation</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 32: LCD-TFT display controller (LTDC)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 245: LTDC block diagram, Section 32.3.2: LTDC pins and internal signals created and Figure 247: Layer window programmable parameters</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 33: JPEG codec (JPEG)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated several registers, starting from Section 33.5.11: JPEG quantization memory x (JPEG_QMEMx_y)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 34: True random number generator (RNG)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 34.3.7: Error management, Section 34.3.8: In this case application must clear the SEIS bit interrupt flag, RNG low-power use and Section 34.7.1: RNG control register (RNG_CR)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Section 35: Cryptographic processor (CRYP)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed reference to STM32 cryptographic library from Section 35.1: Introduction</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Support for single and burst transfers updated in Section 35.2: CRYP main features.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 35.3: CRYP implementation.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Extended cryp_out_dma, Section : DES/TDES keying and chaining modes and transfer size in Table 292: Cryptographic processor configuration for memory-to-peripheral DMA transfers and Table 293: Cryptographic processor configuration for peripheral-to-memory DMA transfers and CRYP_K0LR/K0RR, both to DES and TDES.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 35.5: CRYP interrupts.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed DES to DES/TDES in CRYP_K1LR/K1RR, and DES to TDES in CRYP_K2LR/K2RR and CRYP_K3LR/K3RR</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 19-Jan-2023| 8 (continued) | **Section 38: Advanced-control timers (TIM1/TIM8)**<br>Updated *Figure 395: Retriggerable one pulse mode.*<br>Updated OC1M[3:0] and OC1PE in *Section 38.4.8: TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1)(x = 1, 8)*<br>Updated *Figure 367: Control circuit in normal mode, internal clock divided by 1.*<br>Updated *Figure 344: Advanced-control timer block diagram.*
Replaced “AFIO controller” by “GPIO alternate function registers”.
Updated *TIM1_OR1.*
Updated *Figure 366: TIM1/TIM8 ETR input circuitry.*
Updated *Figure 371: Control circuit in external clock mode 2.*
Updated *Section 38.4.20: TIMx break and dead-time register (TIMx_BDTR)(x = 1, 8).*
Updated BKINP, BK2INP, BKCMP1P, BKCMP2P bit description.
Replaced ECC error by Double ECC error when applicable, including in *Figure 387: Break and Break2 circuitry overview.*
Updated *Section 38.3.16: Using the break function.*
Updated *Section 38.3.18: Clearing the OCxREF signal on an external event.*
Updated *Section 38.3.26: Timer synchronization.*
Updated *Figure 373: Capture/compare channel 1 main circuit.*
Updated *Section 38.3.21: Retriggerable one pulse mode title.*
Updated *Section 38.4.1: TIMx control register 1 (TIMx_CR1)(x = 1, 8).*
Updated *Section 38.4.2: TIMx control register 2 (TIMx_CR2)(x = 1, 8).*
Updated *Section 38.4.3: TIMx slave mode control register (TIMx_SMCR)(x = 1, 8).*
Updated *Section 38.4.7: TIMx capture/compare mode register 1(TIMx_CCMR1)(x = 1, 8).*
Updated *Section 38.4.8: TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1)(x = 1, 8).*
Updated *Table 334: Output control bits for complementary OCx and OCxN channels with break feature.*

**Section 39: General-purpose timers (TIM2/TIM3/TIM4/TIM5)**
Updated *Figure 404: General-purpose timer block diagram.*
Updated *Figure 430: Capture/Compare channel 1 main circuit.*
Updated *Figure 431: Output stage of Capture/Compare channel (channel 1).*
Updated *Section 39.3.14: Retriggerable one pulse mode title.*
Updated *Section 39.4.2: TIMx control register 2 (TIMx_CR2)(x = 2 to 5).*
Updated *Section 39.4.8: TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1) (x = 2 to 5).*
Updated *Table 339: Output control bit for standard OCx channels.*
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>19-Jan-2023</td>
<td>8 (continued)</td>
<td>Updated Section 39.3.19: Timer synchronization. Added Figure 448: Master/slave connection example with 1 channel only timers. Updated note below Figure 448: Master/slave connection example with 1 channel only timers. Updated Figure 428: Control circuit in external clock mode 2. Replaced “GPIO and AFIO” by “GPIO control and alternate function registers”. Deleted Note in bitfield OC1PE of Section 39.3.8: Output compare mode. Updated title of Figure 417: Counter timing diagram, Update event. Updated Section 39.3.12: Clearing the OCxREF signal on an external event. Updated Figure 440: Retriggerable one-pulse mode.</td>
</tr>
</tbody>
</table>

Section 40: General-purpose timers (TIM12/TIM13/TIM14)

Updated Figure 455: General-purpose timer block diagram (TIM13/TIM14). Updated Figure 466: Control circuit in external clock mode 1. Updated Figure 468: Capture/compare channel 1 main circuit. Updated Figure 469: Output stage of capture/compare channel (channel 1). Updated Section 40.3.6: PWM input mode (only for TIM12). Updated Section 40.3.12: Retriggerable one pulse mode (TIM12 only) title. Added Section 40.3.18: Using timer output as trigger for other timers (TIM13/TIM14). Updated Section 40.4.2: TIM12 control register 2 (TIM12_CR2). Updated Section 40.4.8: TIM12 capture/compare mode register 1 [alternate] (TIM12_CCMR1). Updated Table 342: Output control bit for standard OCx channels. Updated Section 40.5.6: TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1)(x = 13 to 14). Updated Table 344: Output control bit for standard OCx channels. Updated Figure 475: Retriggerable one pulse mode. |

Section 41: General-purpose timers (TIM15/TIM16/TIM17)

Updated Figure 495: Capture/compare channel 1 main circuit. Updated Figure 496: Output stage of capture/compare channel (channel 1). Updated Figure 509: Retriggerable one pulse mode. Updated Figure 491: Control circuit in normal mode, internal clock divided by 1. Added Note in Section 41.4.13: Using the break function. Added Section 41.4.14: 6-step PWM generation. Suppressed CC2DE in Section 41.5.4: TIM15 DMA/interrupt enable register (TIM15_DIER) Updated Section 41.5.8: TIM15 capture/compare mode register 1 [alternate] (TIM15_CCMR1). Updated Section 41.6.7: TIMx capture/compare mode register 1 [alternate] (TIMx_CCMR1)(x = 16 to 17). Replace “AFIO” with reference to GPIO control and/or alternate function registers.
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>19-Jan-2023</td>
<td>8 (continued)</td>
<td>Updated Figure 481: TIM16/TIM17 block diagram.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 497: Output stage of capture/compare channel (channel 2 for TIM15).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 347: Output control bits for complementary OCx and OCxN channels with break feature (TIM15).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 41.4.7: PWM input mode (only for TIM15).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 41.4.16: Retriggerable one pulse mode (TIM15 only) title.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added Section 41.4.23: Using timer output as trigger for other timers (TIM16/TIM17).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 41.6.2: TIMx control register 2 (TIMx_CR2)(x = 16 to 17).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 41.5.7: TIM15 capture/compare mode register 1 (TIM15_CCMR1).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Table 350: TIM16/TIM17 register map and reset values</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 43: Low-power timer (LPTIM)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.7: LPTIM registers introduction.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.7.4: LPTIM configuration register (LPTIM_CFGFR).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.2: LPTIM main features.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.4.4: LPTIM reset and clocks</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added note to Section 43.4.7: Trigger multiplexer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.4.15: Encoder mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.7.1: LPTIM interrupt and status register (LPTIM_ISR).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.7.2: LPTIM interrupt clear register (LPTIM_ICR).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 43.7.4: LPTIM configuration register (LPTIM_CFGFR).</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 44: System window watchdog (WWDG)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 44.3: WWDG functional description, Section 44.3.4: Controlling the down-counter, Section 44.4: WWDG interrupts, and Section 44.3.4: Controlling the down-counter.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Figure 533: Watchdog block diagram.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Section 46: Real-time clock (RTC)</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section : Alarm output.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated RTC_TAFCR in Table 380: RTC register map and reset values.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 46.6.4: RTC initialization and status register (RTC_ISR).</td>
</tr>
</tbody>
</table>
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 19-Jan-2023| 8 (continued) | Updated Section 47: Inter-integrated circuit (I2C) interface  
Updated Section 47.4.3: I2C clock requirements and I2C timings.  
Updated Table 388: Examples of timing settings for fI2CCLK = 8 MHz, Table 389: Examples of timing settings for fI2CCLK = 16 MHz, and Table 390: Examples of timing settings for fI2CCLK = 48 MHz  
Updated Figure 548: Transfer bus diagrams for I2C slave transmitter (mandatory events only), Figure 551: Transfer bus diagrams for I2C slave receiver (mandatory events only), Figure 558: Transfer bus diagrams for I2C master transmitter (mandatory events only), and Figure 561: Transfer bus diagrams for I2C master receiver (mandatory events only).  
Corrected issue in Section 47.7.1: I2C control register 1 (I2C_CR1).  
Updated Hardware transfer management.  

Section 48: Universal synchronous/asynchronous receiver transmitter (USART/UART)  
Updated PSC bitfield description in USART_GTPR register (alternate descriptions).  
Updated SBKF bit description in USART_ISR and LPUART_ISR (alternate description).  
Updated decimal and hexadecimal notation for values in Section: How to derive USARTDIV from USART_BRR register values.  
Updated Figure 593: RS232 RTS flow control and Figure 594: RS232 CTS flow control to replace RTS and CTS by nRTS and nCTS respectively.  
Updated EOBF bit description of USART_ISR (EOBIE belongs to USART_CR1 instead of USART_CR2).  
Added wakeup from Stop in Section 48.2: USART main features.  
Added Section 48.4: USART implementation and Section 49.5: LPUART in low-power modes.  
Updated Section 48.7: USART interrupts and Section 49.6: LPUART interrupts.  
Updated ABRQ bit description in USART_RQR register.  
Updated ABRE bit description in USART_ISR and LPUART_ISR registers (ABRRQ bit belongs to USART_RQR instead of USART_CR3).  
Replaced all occurrences of 32,768 KHz by 32.768 kHz and baud/s by baud.  
Corrected baud to bit in Section: Selecting the clock source.  
Updated ABRRQ bit description in USART_RQR register.  
Updated ABRE bit description in USART_ISR and LPUART_ISR registers (ABRRQ bit belongs to USART_RQR instead of USART_CR3).  
Replaced a few occurrences of USART in LPUART section.  
Updated Table 408: Error calculation for programmed baud rates at lpuart_ker_ck_pres = 32.768 kHz  
Replaced 88.36 Kaud by 88.36 kbaud in the example provided in Section: Determining the maximum LPUART baud rate that enables to correctly wake up the MCU from low-power mode.  
Renamed SCLK pin to CK in the whole document.  
Section 48.5.21: USART low-power management and Section 49.4.14: LPUART low-power management: removed mention that usart_wkup/lpuart_wkup interrupt is not mandatory when wakeup event is detected.  
Updated ADD[7:0] bitfield descriptions in USART_CR2 and LPUAR_CR2.  
Replaced nCTS and nRTS by CTS and RTS in the whole document.  
Changed YES and NO into Yes and No, respectively, for consistency with other IP user specifications.  
Replaced LPUART_CR3 by USART_CR3 in ORE bit description of USART_ISR alternate register.  |

3334/3353
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 19-Jan-2023  | 8 (continued) | Added DIS_NSS bit description in USART_CR2.  
Removed useless uppercase first letters in USART register descriptions.  
Updated link to section explaining how to configure the DMA register in USART/LPUART character transmission/reception sections.  

**Section 51: Serial audio interface (SAI)**  
Changed table titles into SAI features in Section 51.3: SAI implementation  
In Section 51.4.12: SPDIF output, replaced $F_{\text{SAI}_{\text{CK},x}}$ by $F_{\text{saix}_{\text{ker,ck}}}$ in the formula enabling to compute the bit rate.  
Added reference to implementation section in Section 51.4.10: PDM interface.  
Added note related to bitfield usage depending on Dx line availability in SAI_PDMDL.  
Added note 2 in Table 429: TDM frame configuration examples  
Changed note (1) to (2) in Figure 654: Detailed PDM interface block diagram.  

**Section 52: SPDIF receiver interface (SPDIFRX)**  
Added note about RCC capabilities in:  
– Section 52.2: SPDIFRX main features  
– Table 438: Minimum spdifrx_ker_ck frequency versus audio sampling rate  
Updated:  
- Section 52.3: SPDIFRX functional description  
- Figure 668: SPDIFRX block diagram  
Figure 673: SPDIFRX decoder  
Figure 674: Noise filtering and edge detection  
- Section 52.5.1: SPDIFRX control register (SPDIFRX_CR)  
Added SPDIFRX prefix on all register titles  

**Section 55: Secure digital input/output MultiMediaCard interface (SDMMC)**  
Updated Section : Data path.  
Updated Section : Data FIFO.  
Updated DBLOCKSIZE[3:0] in Section 55.10.9: SDMMC data control register (SDMMC_DCTRL).  
Updated Section : Stream operation and CMD12.  
Updated Section : Block operation and CMD12.  
Updated Section : Normal boot operation.  
Updated Section : Alternative boot operation  
Added footnote to Table 453: SDMMC operation modes eMMC.
### Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 19-Jan-2023|          | **Section 56: Controller area network with flexible data rate** *(FDCAN)*  
Added Section 56.5.47: FDCAN register map and Section 56.6: TTCAN registers  
Updated Section 56.5.7: FDCAN nominal bit timing and prescaler register *(FDCAN_NBTP)*,  
Corrected markers in Section 56.7: CCU registers.  
Updated Table 506: FDCAN TT register map and reset values.  
Updated Operating conditions, Clock calibration bypassed, Software calibration, Clock calibration active and Section 56.7.2: Calibration configuration register *(FDCAN_CCU_CCFG)*.  
Replaced Host with user  
Updated Table 505: FDCAN register map and reset values.  
Updated Section 56.5.3: FDCAN data bit timing and prescaler register *(FDCAN_DBTP)*. |
| 8 (continued) |          | **Section 58: Ethernet** *(ETH): media access control (MAC) with DMA controller*  
Table 522: Ethernet peripheral pins:  
– Added ETH_PPS_OUT output, ETH_REF_CLK input, and CRS DV input.  
– Renamed ETH_RDX and ETH_TX port names into ETH_RXD and ETH_TXD, respectively  
Added mac_speed_o[1:0], clk_ptp_ref_i and eth_ptp_trig[4:1] in Table 523: Ethernet internal input/output signals  
Updated Section 58.1: Ethernet introduction, Section 58.2: Ethernet main features, Section 58.2.4: DMA block features, Section 58.2.5: Bus interface features  
Added Section 58.2.1: Standard compliance, Section 58.2.3: Transaction layer *(MTL)* features.  
Updated step 9 of DMA reception sequence in Section: DMA reception.  
Added Section: Priority scheme for Tx DMA and Rx DMA.  
Updated Section 58.5.3: Packet filtering, Section 58.5.4: IEEE 1588 timestamp support, and Section 58.5.5: Checksum offload engine.  
**Section 58.5.6: TCP segmentation offload:**  
– Added Section: DMA operation with TSO feature  
– Renamed section Enabling the TSO feature into Section: Building the Descriptor and the packet for the TSO feature and section updated.  
Updated Section 58.5.7: IPv4 ARP offload, Section 58.5.8: Loopback, Section 58.5.9: Flow control and Section 58.5.10: MAC management counters.  
Added MDIO Clause 45 in Section: SMA functional overview.  
Updated Figure 802: RMII block diagram  
Updated Section: MII management write operations.  
**Section:** Preamble suppression, **Section:** Trailing clocks and back-to-back transactions and Section: Interrupt for MDIO transaction completion.  
Updated Section 58.6.2: Media independent interface *(MII)* and Section 58.6.3: Reduced media independent interface *(RMII).* |
Table 628. Document revision history (continued)

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>19-Jan-2023</td>
<td>8</td>
<td>Updated Section 58.7: Ethernet low-power modes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Section 58.9.3: MAC initialization and Section 58.9.5: Stopping and starting transmission. Added Section 58.9.6: Programming guidelines for switching to new descriptor list in RxDMA, Section 58.9.7: Programming guidelines for switching the AHB clock frequency, Section 58.9.10: Programming guidelines for PTP offload feature and Section 58.9.14: Programming guidelines to perform VLAN filtering on the receive. Upated Section 58.9.11: Programming guidelines for Energy Efficient Ethernet (EEE) and Section 58.9.13: Programming guidelines for TSO. Updated Figure 813: Receive normal descriptor (read format) as well as Table 570: RDES0 normal descriptor (read format) and Table 573: RDES3 normal descriptor (read format). Updated Figure 814: Receive normal descriptor (write-back format) as well as Table 577: RDES3 normal descriptor (write-back format). Updated HL or B1L bit in Table 560: TDES2 normal descriptor (read format), Table 561: TDES3 normal descriptor (read format), Table 565: TDES3 normal descriptor (write-back format) and Table 569: TDES3 context descriptor. Updated Table 581: RDES3 context descriptor. Section 58.11.2: Ethernet DMA registers – ETH_DMAMR: changed DA bit access type to rw. – ETH_DMACRXIWR/ETH_DMAC0RXIWR: added RWTU[1:0] bitfield. – ETH_DMACIER: removed MMCIE/MMCRSIPIS and GPIIS/GPIIE from Figure 816: Generation of ETH_DMAISR flags; updated AIE bit description. – ETH_DMACTXDLAR: updated TDES3 LA description. – ETH_DMAMR: changed PR[2:0] and TXPR access type to rw. – ETH_DMA(i)CCR: updated MSS[13:0] bitfield description. – ETH_DMA(i)TXCR: Updated TSE bit description. – ETH_DMACRXDLAR: updated RDES3 LA description. – ETH_DMABXDTPR: updated TDT description. – ETH_DMACRXDTPR: updated RDT description. – ETH_DMACTXRLR: updated TDR L description. – ETH_DMACRXRRLR: updated RDR L description. – ETH_DMACSR: changed bit 15:10, 8:6 and 2: 0 access type to rc_w1; updated REB, TEB, AIS, CDE and TBU bit descriptions – ETH_DMAxCR: updated RPF and RBSZ[13:0] descriptions. – ETH_DMASBMR reset value updated.</td>
</tr>
</tbody>
</table>
**Section 58.11.3: Ethernet MTL registers**
- ETH_MTLOMR: updated CNTPRST and RAA and DTXSTS bit descriptions
- Updated ETH_MTLRXQOMR register
- Updated ETH_MTLTXQUR and ETH_MTLRXQMPCR bit access type.
- ETH_MTLTXQ(i)DR: updated STXSTSF[2:0], PTXQ[2:0] and TXSTSFST bitfield descriptions.

**Section 58.11.4: Ethernet MAC and MMC registers**
- ETH_MACCTSCR: moved Table Timestamp snapshot dependency on register bits from ETH_MACCTSCR to **Section : Clock types**; updated TSUPDT and TSINIT bit descriptions.
- Updated ETH_MACVR reset value.
- Updated ETH_MACCR, ETH_MACHT0R/1R, ETH_MACVCTR, and ETH_MACVHTR, ETH_MACVSSR, ETH_MACTSR, ETH_MACFPCR, ETH_MACSPI0R and ETH_MACSPI1R, ETH_MACSTSUR and ETH_MACSTNR, ETH_MACCTR, ETH_MAC1USTCR, ETH_MAC3L4CR1R, ETH_MACSTR, ETH_MACATSNSR, ETH_MACQSEACR, and ETH_MACQPSISR, ETH_MACMDIOAR, and ETH_MACAxHR.
- ETH_MACLCSR: added LPITCSE bit.
- ETH_MACACR: updated ATSENx and ATSFC bit descriptions
- ETH_MACECR: updated GPSL[13:0].
- ETH_MACFPCR: updated DNTU bit description.
- ETH_MACFPCR: updated DNTU, IPFE, HPF, HMC and HUC.
- ETH_MACIER: updated TSIE and TPXIE bit descriptions.
- ETH_MACHTF0/F2R: updated reset value.
- ETH_MACRPAR: updated ARPPA[31:0] bitfield description.
- Updated ETH_MACVIR and added alternate register
- ETH_MACQTXFPCR: updated PT bitfield
- ETH_MACPCSR: updated RWKFILTERST, RWKPTR, RWKFPF
- ETH_MACDR: updated TFCSTS bit description
- Added ETH_MACWFSR/3R registers
- Updated ETH_MMC_RX_INTERRUPT, ETH_MMC_TX_INTERRUPT, ETH_MMC_RX_INTERRUPT_MASK and ETH_MMC_TX_INTERRUPT_MASK, ETH_MACTSSN register access types.

**Section 61: Device electronic signature**
Updated **Section 61.1: Unique device ID register (96 bits)**

Added **Section 62: Important security notice**
## Index

### A

| ADC_AWD2CR | ADC_AWD3CR | ADC_CALFACT | ADC_CALFACT2 | ADC_CFGR | ADC_CFGR2 | ADC_CR | ADC_DIFSEL | ADC_DR | ADC_HTR1 | ADC_HTR2 | ADC_HTR3 | ADC_IER | ADC_ISR | ADC_JDR | ADC_JSQR | ADC_LTR1 | ADC_LTR2 | ADC_LTR3 | ADC_OFRy | ADC_PCIE | ADC_SQR4 | ADC_SQR3 | ADC_SQR2 | ADC_SQR1 | ADC_SMPR1 | ADC_SMPR2 | AP_BASE | AP_CSW | AP_IDR | AXI_COMP_ID_0 | AXI_COMP_ID_1 | AXI_COMP_ID_2 | AXI_COMP_ID_3 | AXI_INIx_FN_MOD | AXI_INIx_FN_MOD_AHB | AXI_INIx_FN_MOD2 | AXI_INIx_READ_QOS | AXI_INIx_WRITE_QOS | AXI_PERIPH_ID_0 | AXI_PERIPH_ID_1 | AXI_PERIPH_ID_2 | AXI_PERIPH_ID_3 |
|------------|------------|-------------|--------------|----------|-----------|--------|------------|--------|----------|----------|----------|-------|-------|-------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 1028       | 1029       | 1032        | 1032        | 1010    | 1014     | 1001   | 1031       | 1024   | 1019     | 1030    | 1031    | 999   | 996   | 1028 | 1025 | 1018 | 1029 | 1030 | 1027 | 1018 | 1016 | 1017 | 1020 | 1021 | 1022 | 1023 | 1035 | 1039 | 1039 | 1033 | 3097 | 3096 | 3098 | 114   | 115   | 116   | 120   | 119   | 118   | 114   |

### B

<table>
<thead>
<tr>
<th>BDMA_CCRx</th>
<th>BDMA_CM0ARx</th>
<th>BDMA_CM1ARx</th>
<th>BDMA_CNDTRx</th>
<th>BDMA_CPARx</th>
<th>BDMA_IFCR</th>
<th>BDMA_ISR</th>
</tr>
</thead>
<tbody>
<tr>
<td>683</td>
<td>688</td>
<td>689</td>
<td>687</td>
<td>687</td>
<td>682</td>
<td>679</td>
</tr>
</tbody>
</table>

### C

<p>| CEC_CFRGR | CEC_CR | CEC_IER | CEC_ISR | CEC_RXDR | CEC_TXDR | COMP_CFRGR1 | COMP_CFRGR2 | COMP_ICFR | COMP_OR | COMP_SR | CRC_CR | CRC_DR | CRC_IDR | CRC_INIT | CRC_POL | CRS_CFRGR | CRS_CR | CRS_ICR | CRS_ISR | CRYP_CR | CRYP_CSGCMCCMxR | CRYP_CSGCMxR | CRYP_DMACR | CRYP_DOUT | CRYP_IMSCR | CRYP_IV0LR | CRYP_IV0RR | CRYP_IV1LR | CRYP_IV1RR |
|-----------|-------|--------|--------|---------|---------|------------|------------|----------|--------|--------|--------|-------|-------|--------|--------|--------|--------|--------|-------|--------|--------|--------|----------------|----------------|----------|----------|----------|---------|----------------|-------------|-----------|----------|-----------|----------|-----------|----------|----------|
| 3067      | 3066  | 3071   | 3069   | 3069    | 3069    | 1094       | 1096       | 1093     | 1094   | 1093   | 794     | 793    | 793    | 795    | 795     | 512     | 511     | 515     | 513     | 1314   | 1326   | 1327   | 1317   | 1318   | 1317   | 1319   | 1325   | 1325   | 1326   | 1326   |</p>
<table>
<thead>
<tr>
<th>CRYP_K0LR</th>
<th>3121</th>
</tr>
</thead>
<tbody>
<tr>
<td>CRYP_K0RR</td>
<td>3121</td>
</tr>
<tr>
<td>CRYP_K1LR</td>
<td>3122</td>
</tr>
<tr>
<td>CRYP_K1RR</td>
<td>3122</td>
</tr>
<tr>
<td>CRYP_K2LR</td>
<td>3123</td>
</tr>
<tr>
<td>CRYP_K2RR</td>
<td>3123</td>
</tr>
<tr>
<td>CRYP_K3LR</td>
<td>3124</td>
</tr>
<tr>
<td>CRYP_K3RR</td>
<td>3124</td>
</tr>
<tr>
<td>CRYP_MISR</td>
<td>3120</td>
</tr>
<tr>
<td>CRYP_RISR</td>
<td>3119</td>
</tr>
<tr>
<td>CRYP_SR</td>
<td>3116</td>
</tr>
<tr>
<td>CSTF_AUTHSTAT</td>
<td>3138</td>
</tr>
<tr>
<td>CSTF_CIDR0</td>
<td>3142</td>
</tr>
<tr>
<td>CSTF_CIDR1</td>
<td>3142</td>
</tr>
<tr>
<td>CSTF_CIDR2</td>
<td>3143</td>
</tr>
<tr>
<td>CSTF_CIDR3</td>
<td>3143</td>
</tr>
<tr>
<td>CSTF_CLAIMCLR</td>
<td>3137</td>
</tr>
<tr>
<td>CSTF_CLAIMSET</td>
<td>3136</td>
</tr>
<tr>
<td>CSTF_CTRL</td>
<td>3135</td>
</tr>
<tr>
<td>CSTF_DEVID</td>
<td>3139</td>
</tr>
<tr>
<td>CSTF_DEVTYPE</td>
<td>3139</td>
</tr>
<tr>
<td>CSTF_LAR</td>
<td>3137</td>
</tr>
<tr>
<td>CSTF_LSR</td>
<td>3138</td>
</tr>
<tr>
<td>CSTF_PIDR0</td>
<td>3140</td>
</tr>
<tr>
<td>CSTF_PIDR1</td>
<td>3141</td>
</tr>
<tr>
<td>CSTF_PIDR2</td>
<td>3141</td>
</tr>
<tr>
<td>CSTF_PIDR3</td>
<td>3142</td>
</tr>
<tr>
<td>CSTF_PIDR4</td>
<td>3140</td>
</tr>
<tr>
<td>CSTF_PRIORITY</td>
<td>3136</td>
</tr>
<tr>
<td>CTI_APPCLEAR</td>
<td>3120</td>
</tr>
<tr>
<td>CTI_APPPULSE</td>
<td>3121</td>
</tr>
<tr>
<td>CTI_APPSET</td>
<td>3120</td>
</tr>
<tr>
<td>CTI_AUTHSTAT</td>
<td>3127</td>
</tr>
<tr>
<td>CTI_CHINSTS</td>
<td>3124</td>
</tr>
<tr>
<td>CTI_CHOOUTSTS</td>
<td>3124</td>
</tr>
<tr>
<td>CTI_CIDR0</td>
<td>3131</td>
</tr>
<tr>
<td>CTI_CIDR1</td>
<td>3131</td>
</tr>
<tr>
<td>CTI_CIDR2</td>
<td>3132</td>
</tr>
<tr>
<td>CTI_CIDR3</td>
<td>3132</td>
</tr>
<tr>
<td>CTI_CLAIMCLR</td>
<td>3126</td>
</tr>
<tr>
<td>CTI_CLAIMSET</td>
<td>3125</td>
</tr>
<tr>
<td>CTI_CONTROL</td>
<td>3119</td>
</tr>
<tr>
<td>CTI_DEVID</td>
<td>3128</td>
</tr>
<tr>
<td>CTI_DEVTYPE</td>
<td>3128</td>
</tr>
<tr>
<td>CTI_GATE</td>
<td>3125</td>
</tr>
<tr>
<td>CTI_INENx</td>
<td>3121</td>
</tr>
<tr>
<td>CTI_INTACK</td>
<td>3119</td>
</tr>
<tr>
<td>CTI_LAR</td>
<td>3126</td>
</tr>
<tr>
<td>CTI_LSR</td>
<td>3127</td>
</tr>
<tr>
<td>CTI_OUTENx</td>
<td>3122</td>
</tr>
<tr>
<td>CTI_PIDR0</td>
<td>3129</td>
</tr>
<tr>
<td>CTI_PIDR1</td>
<td>3130</td>
</tr>
<tr>
<td>CTI_PIDR2</td>
<td>3130</td>
</tr>
<tr>
<td>CTI_PIDR3</td>
<td>3131</td>
</tr>
<tr>
<td>CTI_PIDR4</td>
<td>3129</td>
</tr>
<tr>
<td>CTI_TRGISTS</td>
<td>3123</td>
</tr>
<tr>
<td>CTI_TRGOSTS</td>
<td>3123</td>
</tr>
</tbody>
</table>

**D**

<p>| DAC_CCR            | 1075 |
| DAC_CR             | 1064 |
| DAC_DHR12L1        | 1068 |
| DAC_DHR12L2        | 1070 |
| DAC_DHR12LD        | 1071 |
| DAC_DHR12R1        | 1068 |
| DAC_DHR12R2        | 1069 |
| DAC_DHR12RD        | 1071 |
| DAC_DHRR8R1        | 1069 |
| DAC_DHRR8R2        | 1070 |
| DAC_DHRR8RD        | 1072 |
| DAC_DOR1           | 1072 |
| DAC_DOR2           | 1073 |
| DAC_MCR            | 1075 |
| DAC_SHHR           | 1078 |
| DAC_SHRR           | 1078 |
| DAC_SHSR1          | 1077 |
| DAC_SHSR2          | 1077 |
| DAC_SR             | 1073 |
| DAC_SWTRGR         | 1067 |
| DBGMCU_APB1LFZ1    | 3210 |
| DBGMCU_APB2FZ1     | 3212 |
| DBGMCU_APB3FZ1     | 3210 |
| DBGMCU_APB4FZ1     | 3212 |
| DBGMCU_CR          | 3209 |
| DBGMCU_ICC         | 3208 |
| DCMI_CCR           | 1189 |
| DCMI_CWSIZE        | 1197 |
| DCMI_CWSIZE        | 1197 |
| DCMI_CWSIZE        | 1197 |
| DCMI_DCR           | 1198 |
| DCMI_ESCR          | 1195 |
| DCMI_ESCR          | 1195 |
| DCMI_IER           | 1193 |
| DCMI_IER           | 1193 |
| DCMI_MIS           | 1194 |
| DCMI_RIS           | 1192 |
| DCMI_SR            | 1191 |
| DFSDM_ChyAWSCDR    | 1151 |
| DFSDM_ChyCFGR1     | 1148 |
| DFSDM_ChyCFGR2     | 1150 |
| DFSDM_ChyDATINR    | 1152 |
| DFSDM_ChyWDATR     | 1152 |
| DFSDM_FLTxAWCFR    | 1165 |
| DFSDM_FLTxAWHTR    | 1163 |
| Index | DMAMUX_CxCR | DMA2D_FGCOLR | DMA2D_BGMAR | DMA2D_BGCMAR | DMA2D_BGCOLR | DMA2D_BGAR | DMA2D_BGMAR | DMA2D_BGOR | DMA2D_BGPFCR | DMA2D_CR | DMA2D_FGMAR | DMA2D_FGMAR | DMA2D_FGAR | DMA2D_FGOR | DMA2D_FGPFCR | DMA2D_IFCR | DMA2D_ISR | DMA2D_LWR | DMA2D_NLR | DMA2D_OCLR | DMA2D_OMAR | DMA2D_OOR | DMA2D_OPPFCR | DMAMUX_CxCR | DMAMUX_RGCFR | DMAMUX1_CFR | DMAMUX1_CSR | DMAMUX1_CxCR |
|-------|--------------|--------------|-------------|--------------|--------------|------------|------------|------------|---------------|---------|------------|------------|------------|------------|---------------|------------|---------|-----------|-----------|-----------|-----------|--------------|-----------|----------|-----------|-----------|-----------|
|       |              |              |             |              |              |            |            |            |               |        |            |            |            |            |               |            |        |           |           |           |           |              |           |          |           |           |           |
| Index | DMAMUX1_RGCFR | DMAMUX1_RGSR | DMAMUX1_RxCR | DMAMUX2_CFR | DMAMUX2_CSR | DMAMUX2_CxCR | DMAMUX2_RGCFR | DMAMUX2_RGSR | DMAMUX2_RGxCR | DP_ABORT | DP_CTRL/STAT | DP_DLCR | DP_DLPIDR | DP_DPIDR | DP_RDBUFF | DP_RESEND | DP_SELECT | DP_TARGETID | DP_TARGETSEL | ETF_AUTHSTAT | ETF_BUFWM | ETF_CBUFLVL | ETF_CIDR0 | ETF_CIDR1 | ETF_CIDR2 | ETF_CIDR3 | ETF_CLAIMCLR | ETF_CLAIMSET | ETF_CTL | ETF_DEVID | ETF_DEVTYPE | ETF_FFCR | ETF_FFSR | ETF_LAR | ETF_LBUFVL | ETF_LSR | ETF_MODE | ETF_PIDR0 | ETF_PIDR1 | ETF_PIDR2 | ETF_PIDR3 | ETF_PIDR4 | ETF_PSCR | ETF_RRD | ETF_RRP | ETF_RSZ | ETF_RWD | ETF_RWP | ETF_STS |
|       |              |              |              |              |              |             |               |             |               |         |              |          |            |          |            |            |            |            |            |              |             |            |              |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |</p>
<table>
<thead>
<tr>
<th>RM0433</th>
<th>Index</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETF_TRG</td>
<td>3150</td>
</tr>
<tr>
<td>ETH_DMACCarXBR</td>
<td>2940</td>
</tr>
<tr>
<td>ETH_DMACCarXDR</td>
<td>2939</td>
</tr>
<tr>
<td>ETH_DMACCatXBR</td>
<td>2940</td>
</tr>
<tr>
<td>ETH_DMACcatXDR</td>
<td>2939</td>
</tr>
<tr>
<td>ETH_DMACCR</td>
<td>2925</td>
</tr>
<tr>
<td>ETH_DMacier</td>
<td>2934</td>
</tr>
<tr>
<td>ETH_DMAMCfCR</td>
<td>2943</td>
</tr>
<tr>
<td>ETH_DMACRXCR</td>
<td>2928</td>
</tr>
<tr>
<td>ETH_DMACRXDLar</td>
<td>2931</td>
</tr>
<tr>
<td>ETH_DMACRXDTPR</td>
<td>2933</td>
</tr>
<tr>
<td>ETH_DMACRXVWTR</td>
<td>2938</td>
</tr>
<tr>
<td>ETH_DMACRXRLR</td>
<td>2934</td>
</tr>
<tr>
<td>ETH_DMACSR</td>
<td>2940</td>
</tr>
<tr>
<td>ETH_DMActCR</td>
<td>2926</td>
</tr>
<tr>
<td>ETH_DMActXDLar</td>
<td>2930</td>
</tr>
<tr>
<td>ETH_DMActXDTPR</td>
<td>2932</td>
</tr>
<tr>
<td>ETH_DMActXRLR</td>
<td>2933</td>
</tr>
<tr>
<td>ETH_DMADSR</td>
<td>2924</td>
</tr>
<tr>
<td>ETH_DMAISR</td>
<td>2924</td>
</tr>
<tr>
<td>ETH_MAC1UStCr</td>
<td>2987</td>
</tr>
<tr>
<td>ETH_MAC0HR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACACR</td>
<td>3033</td>
</tr>
<tr>
<td>ETH_MACarp</td>
<td>3000</td>
</tr>
<tr>
<td>ETH_MACATSnr</td>
<td>3034</td>
</tr>
<tr>
<td>ETH_MACATSSR</td>
<td>3034</td>
</tr>
<tr>
<td>ETH_MACaxHR</td>
<td>3002</td>
</tr>
<tr>
<td>ETH_MACaxLR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACcr</td>
<td>2959</td>
</tr>
<tr>
<td>ETH_MACcssr</td>
<td>3033</td>
</tr>
<tr>
<td>ETH_MACCSR</td>
<td>3000</td>
</tr>
<tr>
<td>ETH_MACa0HR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACa1UStCr</td>
<td>2987</td>
</tr>
<tr>
<td>ETH_MAC0HR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACacr</td>
<td>3033</td>
</tr>
<tr>
<td>ETH_MACARP</td>
<td>3000</td>
</tr>
<tr>
<td>ETH_MACATSSR</td>
<td>3034</td>
</tr>
<tr>
<td>ETH_MACaxHR</td>
<td>3002</td>
</tr>
<tr>
<td>ETH_MACaxLR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACCR</td>
<td>2959</td>
</tr>
<tr>
<td>ETH_MACCSR</td>
<td>3000</td>
</tr>
<tr>
<td>ETH_MACa0HR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACa1UStCr</td>
<td>2987</td>
</tr>
<tr>
<td>ETH_MAC0HR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACacr</td>
<td>3033</td>
</tr>
<tr>
<td>ETH_MACARP</td>
<td>3000</td>
</tr>
<tr>
<td>ETH_MACATSSR</td>
<td>3034</td>
</tr>
<tr>
<td>ETH_MACaxHR</td>
<td>3002</td>
</tr>
<tr>
<td>ETH_MACaxLR</td>
<td>3001</td>
</tr>
<tr>
<td>ETH_MACCR</td>
<td>2959</td>
</tr>
<tr>
<td>ETH_MACCSR</td>
<td>3000</td>
</tr>
<tr>
<td>ETH_MTLRXQMPMC</td>
<td>2955</td>
</tr>
<tr>
<td>-------------------</td>
<td>------------</td>
</tr>
<tr>
<td>ETH_MTLRXQOMR</td>
<td>2953</td>
</tr>
<tr>
<td>ETH_MTLTXQDR</td>
<td>2950</td>
</tr>
<tr>
<td>ETH_MTLTXQMR</td>
<td>2948</td>
</tr>
<tr>
<td>ETH_MTLTXQR</td>
<td>2949</td>
</tr>
<tr>
<td>ETH_RX_ALIGNMENT_ERROR_PACKETS</td>
<td>3011</td>
</tr>
<tr>
<td>ETH_RX_CRC_ERROR_PACKETS</td>
<td>3010</td>
</tr>
<tr>
<td>ETH_RX_LPI_TRAN_CNTR</td>
<td>3013</td>
</tr>
<tr>
<td>ETH_RX_LPI_USEC_CNTR</td>
<td>3013</td>
</tr>
<tr>
<td>ETH_RX_UNICAST_PACKETS_GOOD</td>
<td>3011</td>
</tr>
<tr>
<td>ETH_TX_LPI_TRAN_CNTR</td>
<td>3012</td>
</tr>
<tr>
<td>ETH_TX_LPI_USEC_CNTR</td>
<td>3012</td>
</tr>
<tr>
<td>ETH_TX_MULTIPLE_COLLISION_-GOOD_PACKETS</td>
<td>3009</td>
</tr>
<tr>
<td>ETH_TX_PACKET_COUNT_GOOD</td>
<td>3010</td>
</tr>
<tr>
<td>ETH_TX_SINGLE_COLLISION_GOOD_PACKETS</td>
<td>3009</td>
</tr>
<tr>
<td>EXTI_EMR</td>
<td>782, 784</td>
</tr>
<tr>
<td>EXTI_FTSR</td>
<td>772, 776, 779</td>
</tr>
<tr>
<td>EXTI_IMR</td>
<td>773-774, 777-778, 780-783, 785</td>
</tr>
<tr>
<td>EXTI_PR</td>
<td>783-784, 786</td>
</tr>
<tr>
<td>EXTI_RTSR</td>
<td>772, 775, 779</td>
</tr>
<tr>
<td>EXTI_SWIER</td>
<td>773, 776, 780</td>
</tr>
</tbody>
</table>

**F**

<table>
<thead>
<tr>
<th>FDCAN_CCCR</th>
<th>2526</th>
<th>FDCAN_TXBAR</th>
<th>2555</th>
</tr>
</thead>
<tbody>
<tr>
<td>FDCAN_CCU_CCFG</td>
<td>2584</td>
<td>FDCAN_TXBC</td>
<td>2552</td>
</tr>
<tr>
<td>FDCAN_CCU_CREL</td>
<td>2584</td>
<td>FDCAN_TXBCF</td>
<td>2557</td>
</tr>
<tr>
<td>FDCAN_CCU_CSTAT</td>
<td>2586</td>
<td>FDCAN_TXBCIE</td>
<td>2558</td>
</tr>
<tr>
<td>FDCAN_CCU_CWD</td>
<td>2586</td>
<td>FDCAN_TXBCR</td>
<td>2556</td>
</tr>
<tr>
<td>FDCAN_CCU_IE</td>
<td>2588</td>
<td>FDCAN_TXBR</td>
<td>2554</td>
</tr>
<tr>
<td>FDCAN_CCU_IR</td>
<td>2587</td>
<td>FDCAN_TXBRP</td>
<td>2554</td>
</tr>
<tr>
<td>FDCAN_CREL</td>
<td>2523</td>
<td>FDCAN_TXBTO</td>
<td>2556</td>
</tr>
<tr>
<td>FDCAN_DBTP</td>
<td>2524</td>
<td>FDCAN_TXEFA</td>
<td>2560</td>
</tr>
<tr>
<td>FDCAN_ECR</td>
<td>2532</td>
<td>FDCAN_TXEF</td>
<td>2558</td>
</tr>
<tr>
<td>FDCAN_ENDN</td>
<td>2524</td>
<td>FDCAN_TXEF</td>
<td>2558</td>
</tr>
<tr>
<td>FDCAN_GFC</td>
<td>2542</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_HPMS</td>
<td>2545</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_IE</td>
<td>2538</td>
<td>FDCAN_XIFQS</td>
<td>2553</td>
</tr>
<tr>
<td>FDCAN_ILE</td>
<td>2541</td>
<td>FDCAN_XIF</td>
<td>2559</td>
</tr>
<tr>
<td>FDCAN_ILS</td>
<td>2540</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_IR</td>
<td>2535</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_NBT1</td>
<td>2528</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_NDAT1</td>
<td>2545</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_NDAT2</td>
<td>2546</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_PSR</td>
<td>2532</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_RXBC</td>
<td>2548</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_RXESC</td>
<td>2551</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_RXF0A</td>
<td>2548</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_RXF0S</td>
<td>2547</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_RXF1A</td>
<td>2551</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_RXF1C</td>
<td>2549</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_RXF1S</td>
<td>2550</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_SIDFC</td>
<td>2543</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_TDCR</td>
<td>2534</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_TEST</td>
<td>2525</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>FDCAN_TOCC</td>
<td>2530</td>
<td>FDCAN_XIDAM</td>
<td>2544</td>
</tr>
<tr>
<td>FDCAN_TOCV</td>
<td>2531</td>
<td>FDCAN_XIDFC</td>
<td>2543</td>
</tr>
<tr>
<td>Module</td>
<td>Page</td>
<td></td>
<td></td>
</tr>
<tr>
<td>-------------------------</td>
<td>------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_CRCCR1</td>
<td>222</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_CRCCR2</td>
<td>238</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_CRCDATAR</td>
<td>224</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_CRCADD1R</td>
<td>224</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_CRCADD2R</td>
<td>240</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_CRSADD2R</td>
<td>239</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_ECC_FA1R</td>
<td>225</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_ECC_FA2R</td>
<td>240</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_KEYR1</td>
<td>201</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_KEYR2</td>
<td>225</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_OPTCCR</td>
<td>217</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_OPTCR</td>
<td>211</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_OPTKEYR</td>
<td>202</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_OPTSR_CUR</td>
<td>212</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_OPTSR_PRG</td>
<td>215</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_PRAR_CUR1</td>
<td>217</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_PRAR_CUR2</td>
<td>234</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_PRAR_PRG1</td>
<td>218</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_PRAR_PRG2</td>
<td>234</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_SACR_CUR1</td>
<td>219</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_SACR_CUR2</td>
<td>235</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_SACR_PRG1</td>
<td>219</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_SACR_PRG2</td>
<td>236</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_SR1</td>
<td>207</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_SR2</td>
<td>230</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_WPSN_CUR1R</td>
<td>220</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_WPSN_CUR2R</td>
<td>237</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_WPSN_PRG1R</td>
<td>221</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLASH_WPSN_PRG2R</td>
<td>237</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_BCRx</td>
<td>838</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_BTRx</td>
<td>842</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_BWTRx</td>
<td>845</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_ECCR</td>
<td>858</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_PATT</td>
<td>856</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_PCR</td>
<td>853</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_PMEM</td>
<td>855</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_SDCMR</td>
<td>873</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_SDCRx</td>
<td>870</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_SDRTR</td>
<td>874</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_SDSR</td>
<td>876</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_SDTRx</td>
<td>871</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMC_SR</td>
<td>854</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_AFRH</td>
<td>545</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_AFRL</td>
<td>544</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_BSSR</td>
<td>543</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_IDR</td>
<td>542</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_LCKR</td>
<td>543</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_MODER</td>
<td>540</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_ODR</td>
<td>542</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_OSEEDR</td>
<td>541</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_OTYPER</td>
<td>540</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GPIOx_PUPDR</td>
<td>541</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**H**

- HASH_CR .................................................. 1343
- HASH_CSRx ................................................ 1350
- HASH_DIN .................................................. 1345
- HASH_HRAx ................................................ 1347
- HASH_HRx .................................................. 1347-1348
- HASH_IMR .................................................. 1348
- HASH_SR ................................................... 1349
- HASH_STR .................................................. 1346
- HRTIM_ADC1R .............................................. 1505
- HRTIM_ADC2R .............................................. 1506
- HRTIM_ADC3R .............................................. 1507
- HRTIM_ADC4R .............................................. 1509
- HRTIM_BDMADR ............................................. 1517
- HRTIM_BDMUPR ............................................. 1515
- HRTIM_BDTxUPR ........................................... 1516
- HRTIM_BMCPB .............................................. 1500
- HRTIM_BMCR .............................................. 1496
- HRTIM_BMPER .............................................. 1500
- HRTIM_BMTRGR ............................................. 1498
- HRTIM_CHPxR .............................................. 1477
- HRTIM_CMP1CxR ........................................... 1462
- HRTIM_CMP1xR ............................................ 1461
- HRTIM_CMP2XR ............................................. 1462
- HRTIM_CMP3xR ............................................ 1463
- HRTIM_CMP4xR ............................................ 1463
- HRTIM_CNTR .............................................. 1460
- HRTIM_CPT1xCR ........................................... 1479
- HRTIM_CPT1xR ............................................ 1464
- HRTIM_CPT2xCR ........................................... 1480
- HRTIM_CPT2xR ............................................ 1464
- HRTIM_CR ................................................ 1487
- HRTIM_CR1 .............................................. 1487
- HRTIM_CR2 .............................................. 1489
- HRTIM.DataAccess ........................................ 1465
- HRTIM_EECR1 ............................................. 1501
- HRTIM_EECR2 ............................................. 1503
- HRTIM_EECR3 ............................................. 1504
- HRTIM_EEFxR1 ............................................ 1471
- HRTIM_EEFxR2 ............................................ 1473
- HRTIM_FLDINR1 ........................................... 1511
- HRTIM_FLDINR2 ........................................... 1513
- HRTIM_FLTxR ............................................. 1486
- HRTIM_ICR ................................................ 1491
- HRTIM_IER .............................................. 1492
- HRTIM_ISR .............................................. 1490
- HRTIM_MCMP1R ............................................ 1447
<table>
<thead>
<tr>
<th>Index</th>
<th>RM0433</th>
</tr>
</thead>
<tbody>
<tr>
<td>HRTIM_MCMP2R</td>
<td>1448</td>
</tr>
<tr>
<td>HRTIM_MCMP3R</td>
<td>1448</td>
</tr>
<tr>
<td>HRTIM_MCMP4R</td>
<td>1449</td>
</tr>
<tr>
<td>HRTIM_MCNTR</td>
<td>1446</td>
</tr>
<tr>
<td>HRTIM_MCR</td>
<td>1439</td>
</tr>
<tr>
<td>HRTIM_MDIER</td>
<td>1444</td>
</tr>
<tr>
<td>HRTIM_MISR</td>
<td>1443</td>
</tr>
<tr>
<td>HRTIM_MPER</td>
<td>1446</td>
</tr>
<tr>
<td>HRTIM_MREP</td>
<td>1447</td>
</tr>
<tr>
<td>HRTIM_ODISR</td>
<td>1494</td>
</tr>
<tr>
<td>HRTIM_ODSR</td>
<td>1495</td>
</tr>
<tr>
<td>HRTIM_OENR</td>
<td>1493</td>
</tr>
<tr>
<td>HRTIM_OUTxR</td>
<td>1483</td>
</tr>
<tr>
<td>HRTIM_PERxR</td>
<td>1460</td>
</tr>
<tr>
<td>HRTIM_REPxR</td>
<td>1461</td>
</tr>
<tr>
<td>HRTIM_RSTAR</td>
<td>1474</td>
</tr>
<tr>
<td>HRTIM_RSTBR</td>
<td>1476</td>
</tr>
<tr>
<td>HRTIM_RSTCR</td>
<td>1476</td>
</tr>
<tr>
<td>HRTIM_RSTDR</td>
<td>1476</td>
</tr>
<tr>
<td>HRTIM_RSTER</td>
<td>1477</td>
</tr>
<tr>
<td>HRTIM_RSTx1R</td>
<td>1469</td>
</tr>
<tr>
<td>HRTIM_RSTx2R</td>
<td>1470</td>
</tr>
<tr>
<td>HRTIM_SETx1R</td>
<td>1467</td>
</tr>
<tr>
<td>HRTIM_SETx2R</td>
<td>1469</td>
</tr>
<tr>
<td>HRTIM_TIMxCR</td>
<td>1450</td>
</tr>
<tr>
<td>HRTIM_TIMxDIER</td>
<td>1457</td>
</tr>
<tr>
<td>HRTIM_TIMxISR</td>
<td>1456</td>
</tr>
<tr>
<td>HSEM_CCR</td>
<td>1454</td>
</tr>
<tr>
<td>HSEM_CR</td>
<td>527</td>
</tr>
<tr>
<td>HSEM_ICR</td>
<td>526</td>
</tr>
<tr>
<td>HSEM_IER</td>
<td>526</td>
</tr>
<tr>
<td>HSEM_ISR</td>
<td>526</td>
</tr>
<tr>
<td>HSEM_KEYR</td>
<td>528</td>
</tr>
<tr>
<td>HSEM_MISR</td>
<td>527</td>
</tr>
<tr>
<td>HSEM_RLRx</td>
<td>525</td>
</tr>
<tr>
<td>HSEM_Rx</td>
<td>524</td>
</tr>
<tr>
<td>I2C_CR1</td>
<td>2003</td>
</tr>
<tr>
<td>I2C_CR2</td>
<td>2006</td>
</tr>
<tr>
<td>I2C_ICR</td>
<td>2014</td>
</tr>
<tr>
<td>I2C_ISR</td>
<td>2011</td>
</tr>
<tr>
<td>I2C_OAR1</td>
<td>2008</td>
</tr>
<tr>
<td>I2C_OAR2</td>
<td>2008</td>
</tr>
<tr>
<td>I2C_PECR</td>
<td>2015</td>
</tr>
<tr>
<td>I2C_RXDR</td>
<td>2015</td>
</tr>
<tr>
<td>I2C_TIMEOUTR</td>
<td>2010</td>
</tr>
<tr>
<td>I2C_TIMINGR</td>
<td>2009</td>
</tr>
<tr>
<td>I2C_TXDR</td>
<td>2016</td>
</tr>
<tr>
<td>IWDG_KR</td>
<td>1898</td>
</tr>
<tr>
<td>IWDG_PR</td>
<td>1899</td>
</tr>
<tr>
<td>IWDG_RLR</td>
<td>1900</td>
</tr>
<tr>
<td>IWDG_RSR</td>
<td>1901</td>
</tr>
<tr>
<td>IWDG_WINR</td>
<td>1902</td>
</tr>
<tr>
<td>J</td>
<td></td>
</tr>
<tr>
<td>JPEG_CFR</td>
<td>1242</td>
</tr>
<tr>
<td>JPEG_CONFR0</td>
<td>1237</td>
</tr>
<tr>
<td>JPEG_CONFR1</td>
<td>1237</td>
</tr>
<tr>
<td>JPEG_CONFR2</td>
<td>1238</td>
</tr>
<tr>
<td>JPEG_CONFR3</td>
<td>1239</td>
</tr>
<tr>
<td>JPEG_CONFRx</td>
<td>1239</td>
</tr>
<tr>
<td>JPEG_CR</td>
<td>1240</td>
</tr>
<tr>
<td>JPEG_DHTMEMx</td>
<td>1247</td>
</tr>
<tr>
<td>JPEG_DIR</td>
<td>1243</td>
</tr>
<tr>
<td>JPEG_DOR</td>
<td>1243</td>
</tr>
<tr>
<td>JPEG_HUFFBASEx</td>
<td>1245</td>
</tr>
<tr>
<td>JPEG_HUFFENC_ACy</td>
<td>1247</td>
</tr>
<tr>
<td>JPEG_HUFFENC_DCy</td>
<td>1248</td>
</tr>
<tr>
<td>JPEG_HUFFMINy</td>
<td>1244-1245</td>
</tr>
<tr>
<td>JPEG_HUFFSYMbx</td>
<td>1246</td>
</tr>
<tr>
<td>JPEG_QMEMyx</td>
<td>1244</td>
</tr>
<tr>
<td>JPEG_SR</td>
<td>1241</td>
</tr>
<tr>
<td>L</td>
<td></td>
</tr>
<tr>
<td>LPTIM.ARR</td>
<td>1884</td>
</tr>
<tr>
<td>LPTIM.CFGR</td>
<td>1879</td>
</tr>
<tr>
<td>LPTIM.CFGR2</td>
<td>1885</td>
</tr>
<tr>
<td>LPTIM.CMP</td>
<td>1884</td>
</tr>
<tr>
<td>LPTIM.CNT</td>
<td>1885</td>
</tr>
<tr>
<td>LPTIM.CR</td>
<td>1882</td>
</tr>
<tr>
<td>LPTIM.ICR</td>
<td>1878</td>
</tr>
<tr>
<td>LPTIM.IER</td>
<td>1878</td>
</tr>
<tr>
<td>LPTIM.ISR</td>
<td>1877</td>
</tr>
<tr>
<td>LPTIM3.CFGR2</td>
<td>1886</td>
</tr>
<tr>
<td>LPUART.BRR</td>
<td>2144</td>
</tr>
<tr>
<td>LPUART.CR1</td>
<td>2133, 2136</td>
</tr>
<tr>
<td>LPUART.CR2</td>
<td>2139</td>
</tr>
<tr>
<td>LPUART.CR3</td>
<td>2141</td>
</tr>
<tr>
<td>LPUART.ICR</td>
<td>2153</td>
</tr>
<tr>
<td>LPUART.ISR</td>
<td>2150</td>
</tr>
<tr>
<td>LPUART.PRESC</td>
<td>2155</td>
</tr>
<tr>
<td>LPUART.RDR</td>
<td>2154</td>
</tr>
<tr>
<td>LPUART.RQR</td>
<td>2145</td>
</tr>
<tr>
<td>LPUART.TDR</td>
<td>2154</td>
</tr>
<tr>
<td>LTDC.AWC</td>
<td>1213</td>
</tr>
<tr>
<td>LTDC.BCCR</td>
<td>1216</td>
</tr>
<tr>
<td>LTDC.BPCR</td>
<td>1212</td>
</tr>
<tr>
<td>LTDC.CDSR</td>
<td>1220</td>
</tr>
<tr>
<td>LTDC.CPSR</td>
<td>1219</td>
</tr>
<tr>
<td>LTDC.GCR</td>
<td>1214</td>
</tr>
<tr>
<td>Index</td>
<td>Name</td>
</tr>
<tr>
<td>-------</td>
<td>---------------</td>
</tr>
<tr>
<td>1218</td>
<td>LTDC_ICR</td>
</tr>
<tr>
<td>1217</td>
<td>LTDC_IER</td>
</tr>
<tr>
<td>1218</td>
<td>LTDC_ISR</td>
</tr>
<tr>
<td>1219</td>
<td>LTDC_LIPCR</td>
</tr>
<tr>
<td>1225</td>
<td>LTDC_LxBFCR</td>
</tr>
<tr>
<td>1224</td>
<td>LTDC_LxCACR</td>
</tr>
<tr>
<td>1226</td>
<td>LTDC_LxCFBAR</td>
</tr>
<tr>
<td>1226</td>
<td>LTDC_LxCFBLR</td>
</tr>
<tr>
<td>1223</td>
<td>LTDC_LxCKCR</td>
</tr>
<tr>
<td>1227</td>
<td>LTDC_LxCLUTWR</td>
</tr>
<tr>
<td>1220</td>
<td>LTDC_LxCR</td>
</tr>
<tr>
<td>1224</td>
<td>LTDC_LxDCR</td>
</tr>
<tr>
<td>1223</td>
<td>LTDC_LxFPCR</td>
</tr>
<tr>
<td>1221</td>
<td>LTDC_LxWHPCR</td>
</tr>
<tr>
<td>1222</td>
<td>LTDC_LxWVPCR</td>
</tr>
<tr>
<td>1216</td>
<td>LTDC_SRCR</td>
</tr>
<tr>
<td>1212</td>
<td>LTDC_SSCR</td>
</tr>
<tr>
<td>1214</td>
<td>LTDC_TWCR</td>
</tr>
</tbody>
</table>

<p>| 3218  | M7_CPUROM_CIDR0 |         |
| 3219  | M7_CPUROM_CIDR1 |         |
| 3220  | M7_CPUROM_CIDR2 |         |
| 3221  | M7_CPUROM_CIDR3 |         |
| 3217  | M7_CPUROM_MEMTYPE |    |
| 3218  | M7_CPUROM_PIDR0 |         |
| 3218  | M7_CPUROM_PIDR1 |         |
| 3218  | M7_CPUROM_PIDR2 |         |
| 3219  | M7_CPUROM_PIDR3 |         |
| 3217  | M7_CPUROM_PIDR4 |         |
| 3237  | M7_DWT_CIDR0   |         |
| 3237  | M7_DWT_CIDR1   |         |
| 3237  | M7_DWT_CIDR2   |         |
| 3238  | M7_DWT_CIDR3   |         |
| 3232  | M7_DWT_COMpx   |         |
| 3230  | M7_DWT_CPICNT  |         |
| 3228  | M7_DWT_CNTL    |         |
| 3230  | M7_DWT_CYCCNT  |         |
| 3231  | M7_DWT_EXCCNT  |         |
| 3232  | M7_DWT_FOLDCNT |         |
| 3233  | M7_DWT_FUNCTx  |         |
| 3231  | M7_DWT_LSUCNT  |         |
| 3233  | M7_DWT_MASKx   |         |
| 3232  | M7_DWT_PCSR    |         |
| 3235  | M7_DWT_PIDR0   |         |
| 3235  | M7_DWT_PIDR1   |         |
| 3236  | M7_DWT_PIDR2   |         |
| 3236  | M7_DWT_PIDR3   |         |
| 3234  | M7_DWT_PIDR4   |         |
| 3231  | M7_DWT_SLPCNT  |         |
| 3279  | M7_ETM_AUTHSTAT |        |
| 3263  | M7_ETM_CCCCTL  |         |
| 3283  | M7_ETM_CIDR0   |         |
| 3283  | M7_ETM_CIDR1   |         |
| 3284  | M7_ETM_CIDR2   |         |
| 3284  | M7_ETM_CIDR3   |         |
| 3278  | M7_ETMCLAIMCLR |         |
| 3277  | M7_ETCLAIMSET  |         |
| 3266  | M7_ETM_CNTRLDV |         |
| 3259  | M7_ETM_CONFIG  |         |
| 3280  | M7_ETM_DEVARCH |         |
| 3280  | M7_ETM_DEVTYPE |         |
| 3260  | M7_ETM_EVENTCTL0 |   |
| 3260  | M7_ETM_EVENTCTL1 |   |
| 3269  | M7_ETM_IDR0    |         |
| 3270  | M7_ETM_IDR1    |         |
| 3267  | M7_ETM_IDR10   |         |
| 3267  | M7_ETM_IDR11   |         |
| 3268  | M7_ETM_IDR12   |         |
| 3268  | M7_ETM_IDR13   |         |
| 3270  | M7_ETM_IDR2    |         |
| 3271  | M7_ETM_IDR3    |         |
| 3272  | M7_ETM_IDR4    |         |
| 3272  | M7_ETM_IDR5    |         |
| 3266  | M7_ETM_IDR8    |         |
| 3267  | M7_ETM_IDR9    |         |
| 3268  | M7_ETM_IMSPEC0 |         |
| 3278  | M7_ETM_LAR     |         |
| 3279  | M7_ETM_LSR     |         |
| 3276  | M7_ETM_PDC     |         |
| 3277  | M7_ETM_PDS     |         |
| 3281  | M7_ETM_PIDR0   |         |
| 3282  | M7_ETM_PIDR1   |         |
| 3282  | M7_ETM_PIDR2   |         |
| 3283  | M7_ETM_PIDR3   |         |
| 3281  | M7_ETM_PIDR4   |         |
| 3257  | M7_ETM_PRGCTL  |         |
| 3258  | M7_ETM_PROCESEL|         |
| 3273  | M7_ETM_RSCNT2  |         |
| 3274  | M7_ETM_RSCNT3  |         |
| 3274  | M7_ETM_SCC0    |         |
| 3275  | M7_ETM_SCC0    |         |
| 3276  | M7_ETM_SSPCIC0 |         |
| 3261  | M7_ETM_STALLCTL|         |
| 3258  | M7_ETM_STAT    |         |
| 3262  | M7_ETM_SYNCP   |         |
| 3263  | M7_ETM_TRACEID |         |
| 3262  | M7_ETM_TSCNT   |         |
| 3264  | M7_ETM_VICTL   |         |
| 3265  | M7_ETM_VIPCSSCTL|       |
| 3265  | M7_ETM_VISSCTL |         |
| 3264  | M7_YELLOW      |         |
| 3254  | M7_FPBCIDR0    |         |</p>
<table>
<thead>
<tr>
<th>Index</th>
<th>RM0433</th>
</tr>
</thead>
<tbody>
<tr>
<td>M7_FPB_CIDR1</td>
<td>3254</td>
</tr>
<tr>
<td>M7_FPB_CIDR2</td>
<td>3255</td>
</tr>
<tr>
<td>M7_FPB_CIDR3</td>
<td>3255</td>
</tr>
<tr>
<td>M7_FPB_COMPx</td>
<td>3251</td>
</tr>
<tr>
<td>M7_FPB_CTRL</td>
<td>3249</td>
</tr>
<tr>
<td>M7_FPB_PIDR0</td>
<td>3252</td>
</tr>
<tr>
<td>M7_FPB_PIDR1</td>
<td>3252</td>
</tr>
<tr>
<td>M7_FPB_PIDR2</td>
<td>3253</td>
</tr>
<tr>
<td>M7_FPB_PIDR3</td>
<td>3253</td>
</tr>
<tr>
<td>M7_FPB_REMAP</td>
<td>3251</td>
</tr>
<tr>
<td>M7_ITM_CIDR0</td>
<td>3246</td>
</tr>
<tr>
<td>M7_ITM_CIDR1</td>
<td>3247</td>
</tr>
<tr>
<td>M7_ITM_CIDR2</td>
<td>3247</td>
</tr>
<tr>
<td>M7_ITM_CIDR3</td>
<td>3248</td>
</tr>
<tr>
<td>M7_ITM_PIDR0</td>
<td>3244</td>
</tr>
<tr>
<td>M7_ITM_PIDR1</td>
<td>3245</td>
</tr>
<tr>
<td>M7_ITM_PIDR2</td>
<td>3245</td>
</tr>
<tr>
<td>M7_ITM_PIDR3</td>
<td>3246</td>
</tr>
<tr>
<td>M7_ITM_PIDR4</td>
<td>3244</td>
</tr>
<tr>
<td>M7_ITM_STIMx</td>
<td>3241</td>
</tr>
<tr>
<td>M7_ITM_TCR</td>
<td>3242</td>
</tr>
<tr>
<td>M7_ITM_TER</td>
<td>3241</td>
</tr>
<tr>
<td>M7_ITM_TPR</td>
<td>3242</td>
</tr>
<tr>
<td>M7_PPBROM_CIDR0</td>
<td>3225</td>
</tr>
<tr>
<td>M7_PPBROM_CIDR1</td>
<td>3225</td>
</tr>
<tr>
<td>M7_PPBROM_CIDR2</td>
<td>3226</td>
</tr>
<tr>
<td>M7_PPBROM_CIDR3</td>
<td>3226</td>
</tr>
<tr>
<td>M7_PPBROM_MEMTYPE</td>
<td>3222</td>
</tr>
<tr>
<td>M7_PPBROM_MIDR0</td>
<td>3223</td>
</tr>
<tr>
<td>M7_PPBROM_MIDR1</td>
<td>3223</td>
</tr>
<tr>
<td>M7_PPBROM_MIDR2</td>
<td>3224</td>
</tr>
<tr>
<td>M7_PPBROM_MIDR3</td>
<td>3224</td>
</tr>
<tr>
<td>M7_PPBROM_MIDR4</td>
<td>3222</td>
</tr>
<tr>
<td>MDIOS_CLRFR</td>
<td>2375</td>
</tr>
<tr>
<td>MDIOS_CR</td>
<td>2371</td>
</tr>
<tr>
<td>MDIOS_CRDFR</td>
<td>2374</td>
</tr>
<tr>
<td>MDIOS_CWRFR</td>
<td>2373</td>
</tr>
<tr>
<td>MDIOS_DINRx</td>
<td>2375</td>
</tr>
<tr>
<td>MDIOS_DOUTRx</td>
<td>2376</td>
</tr>
<tr>
<td>MDIOS_RDFR</td>
<td>2373</td>
</tr>
<tr>
<td>MDIOS_SR</td>
<td>2374</td>
</tr>
<tr>
<td>MDIOS_WFR</td>
<td>2372</td>
</tr>
<tr>
<td>MDMA_CxBDNTR</td>
<td>628</td>
</tr>
<tr>
<td>MDMA_CxBRUR</td>
<td>630</td>
</tr>
<tr>
<td>MDMA_CxCR</td>
<td>622</td>
</tr>
<tr>
<td>MDMA_CxDAR</td>
<td>630</td>
</tr>
<tr>
<td>MDMA_CxESR</td>
<td>621</td>
</tr>
<tr>
<td>MDMA_CxIFCR</td>
<td>621</td>
</tr>
<tr>
<td>MDMA_CxISR</td>
<td>619</td>
</tr>
<tr>
<td>MDMA_CxLAR</td>
<td>631</td>
</tr>
<tr>
<td>MDMA_CxMAR</td>
<td>633</td>
</tr>
<tr>
<td>MDMA_CxMDR</td>
<td>633</td>
</tr>
<tr>
<td>MDMA_CxSAR</td>
<td>629</td>
</tr>
<tr>
<td>MDMA_CxTBR</td>
<td>632</td>
</tr>
<tr>
<td>MDMA_CxTCR</td>
<td>624</td>
</tr>
<tr>
<td>MDMA_GISR0</td>
<td>619</td>
</tr>
<tr>
<td>OTG_CID</td>
<td>2649</td>
</tr>
<tr>
<td>OTG_DAINT</td>
<td>2679</td>
</tr>
<tr>
<td>OTG_DAINTMSK</td>
<td>2680</td>
</tr>
<tr>
<td>OTG_DCFG</td>
<td>2672</td>
</tr>
<tr>
<td>OTG_DCTL</td>
<td>2674</td>
</tr>
<tr>
<td>OTG_DEAICHINT</td>
<td>2683</td>
</tr>
<tr>
<td>OTG_DEAICHINTMSK</td>
<td>2684</td>
</tr>
<tr>
<td>OTG_DIEPCTX</td>
<td>2687</td>
</tr>
<tr>
<td>OTG_DIEPDMAx</td>
<td>2691</td>
</tr>
<tr>
<td>OTG_DIEPEMPMSK</td>
<td>2683</td>
</tr>
<tr>
<td>OTG_DIEPINTx</td>
<td>2689</td>
</tr>
<tr>
<td>OTG_DIEPMSK</td>
<td>2677</td>
</tr>
<tr>
<td>OTG_DIEPTSIZ0</td>
<td>2691</td>
</tr>
<tr>
<td>OTG_DIEPTSIZx</td>
<td>2692</td>
</tr>
<tr>
<td>OTG_DIEPTXF0</td>
<td>2645</td>
</tr>
<tr>
<td>OTG_DIEPTXFx</td>
<td>2653</td>
</tr>
<tr>
<td>OTG_DOEPCTL0</td>
<td>2693</td>
</tr>
<tr>
<td>OTG_DOEPCTLx</td>
<td>2698</td>
</tr>
<tr>
<td>OTG_DOEPDMAX</td>
<td>2698</td>
</tr>
<tr>
<td>OTG_DOEPINTx</td>
<td>2695</td>
</tr>
<tr>
<td>OTG_DOEPMSK</td>
<td>2678</td>
</tr>
<tr>
<td>OTG_DOEPSIZ0</td>
<td>2697</td>
</tr>
<tr>
<td>OTG_DOEPSIZX</td>
<td>2701</td>
</tr>
<tr>
<td>OTG_DSTS</td>
<td>2676</td>
</tr>
<tr>
<td>OTG_DTHRC_CTL</td>
<td>2682</td>
</tr>
<tr>
<td>OTG_DXFSSTx</td>
<td>2692</td>
</tr>
<tr>
<td>OTG_DVBSDIS</td>
<td>2681</td>
</tr>
<tr>
<td>OTG_DVBUSPULSE</td>
<td>2681</td>
</tr>
<tr>
<td>OTG_GAHBCFG</td>
<td>2626</td>
</tr>
<tr>
<td>OTG_GCCFG</td>
<td>2647</td>
</tr>
<tr>
<td>OTG_GINTMSK</td>
<td>2637</td>
</tr>
<tr>
<td>OTG_GINTSTS</td>
<td>2633</td>
</tr>
<tr>
<td>OTG_GLPMCFG</td>
<td>2649</td>
</tr>
<tr>
<td>OTG_GOTGCTL</td>
<td>2621</td>
</tr>
<tr>
<td>OTG_GOTGINT</td>
<td>2624</td>
</tr>
<tr>
<td>OTG_GRSTCTL</td>
<td>2650</td>
</tr>
<tr>
<td>OTG_GRXFSIZ</td>
<td>2645</td>
</tr>
<tr>
<td>OTG_GRXSTSP</td>
<td>2643-2644</td>
</tr>
<tr>
<td>OTG_GRXSTSR</td>
<td>2641-2642</td>
</tr>
<tr>
<td>OTG_GUSB_CFG</td>
<td>2627</td>
</tr>
<tr>
<td>OTG_HAINT</td>
<td>2658</td>
</tr>
<tr>
<td>OTG_HAINT_MSK</td>
<td>2658</td>
</tr>
<tr>
<td>OTG_HCCHARx</td>
<td>2662</td>
</tr>
<tr>
<td>OTG_HCDMABx</td>
<td>2671</td>
</tr>
<tr>
<td>OTG_HCDMAGx</td>
<td>2670</td>
</tr>
<tr>
<td>OTG_HCFG</td>
<td>2654</td>
</tr>
<tr>
<td>OTG_HCINT_MSKx</td>
<td>2665</td>
</tr>
<tr>
<td>OTG_HCTx</td>
<td>2664</td>
</tr>
<tr>
<td>OTG_HCSPLTx</td>
<td>2663</td>
</tr>
<tr>
<td>OTG_HCTSIZSGx</td>
<td>2668</td>
</tr>
<tr>
<td>OTG_HCTSIZx</td>
<td>2667</td>
</tr>
<tr>
<td>OTG_HFIR</td>
<td>2655</td>
</tr>
<tr>
<td>OTG_HFLBADDR</td>
<td>2659</td>
</tr>
<tr>
<td>OTG_HFNUM</td>
<td>2656</td>
</tr>
<tr>
<td>OTG_HNPTXFSIZ</td>
<td>2645</td>
</tr>
<tr>
<td>OTG_HNPTXSTS</td>
<td>2646</td>
</tr>
<tr>
<td>OTG_HPRT</td>
<td>2659</td>
</tr>
<tr>
<td>OTG_HPTXFSIZ</td>
<td>2653</td>
</tr>
<tr>
<td>OTG_HPTXSTS</td>
<td>2657</td>
</tr>
<tr>
<td>OTG_HS_DIEPEACHMSK1</td>
<td>2684</td>
</tr>
<tr>
<td>OTG_HS_DIEPEACHMSK1</td>
<td>2685</td>
</tr>
<tr>
<td>OTG_PCGCCTL</td>
<td>2702</td>
</tr>
<tr>
<td>P</td>
<td></td>
</tr>
<tr>
<td>PWR_CSR</td>
<td></td>
</tr>
<tr>
<td>Q</td>
<td></td>
</tr>
<tr>
<td>QUADSPI_ABR</td>
<td>903</td>
</tr>
<tr>
<td>QUADSPI_AR</td>
<td>902</td>
</tr>
<tr>
<td>QUADSPI_CCR</td>
<td>900</td>
</tr>
<tr>
<td>QUADSPI_CR</td>
<td>895</td>
</tr>
<tr>
<td>QUADSPI_DCR</td>
<td>897</td>
</tr>
<tr>
<td>QUADSPI_DLR</td>
<td>900</td>
</tr>
<tr>
<td>QUADSPI_DRL</td>
<td>903</td>
</tr>
<tr>
<td>QUADSPI_FCR</td>
<td>899</td>
</tr>
<tr>
<td>QUADSPI_FPCR</td>
<td>905</td>
</tr>
<tr>
<td>QUADSPI_LPTR</td>
<td>905</td>
</tr>
<tr>
<td>QUADSPI_LPR</td>
<td>904</td>
</tr>
<tr>
<td>QUADSPI_PSMAR</td>
<td>904</td>
</tr>
<tr>
<td>QUADSPI_PSMARK</td>
<td>904</td>
</tr>
<tr>
<td>QUADSPI_SR</td>
<td>898</td>
</tr>
<tr>
<td>R</td>
<td></td>
</tr>
<tr>
<td>RAMECC_IER</td>
<td>143</td>
</tr>
<tr>
<td>RAMECC_MxFECR</td>
<td>144</td>
</tr>
<tr>
<td>RAMECC_MxMCR</td>
<td>145</td>
</tr>
<tr>
<td>RAMECC_MxFDRH</td>
<td>146</td>
</tr>
<tr>
<td>Index</td>
<td>RM0433</td>
</tr>
<tr>
<td>-------</td>
<td>--------</td>
</tr>
<tr>
<td>RCC_PLL3DIVR</td>
<td>408</td>
</tr>
<tr>
<td>RCC_PLL3FRACR</td>
<td>410</td>
</tr>
<tr>
<td>RCC_PLLCFGR</td>
<td>399</td>
</tr>
<tr>
<td>RCC_PLLKSERL</td>
<td>397</td>
</tr>
<tr>
<td>RCC_RSR</td>
<td>449</td>
</tr>
<tr>
<td>RNG_CR</td>
<td>1259</td>
</tr>
<tr>
<td>RNG_DR</td>
<td>1261</td>
</tr>
<tr>
<td>RNG_SR</td>
<td>1260</td>
</tr>
<tr>
<td>RTC_TR</td>
<td>303-305, 308-309, 1923</td>
</tr>
<tr>
<td>RTC_ALRMR</td>
<td>1934</td>
</tr>
<tr>
<td>RTC_ALRMASSR</td>
<td>1945</td>
</tr>
<tr>
<td>RTC_BKPxR</td>
<td>1947</td>
</tr>
<tr>
<td>RTC_CALR</td>
<td>1941</td>
</tr>
<tr>
<td>RTC_CR</td>
<td>1926</td>
</tr>
<tr>
<td>RTC_DR</td>
<td>1924</td>
</tr>
<tr>
<td>RTC_ISR</td>
<td>1929</td>
</tr>
<tr>
<td>RTC_OR</td>
<td>1947</td>
</tr>
<tr>
<td>RTC_PRER</td>
<td>1932</td>
</tr>
<tr>
<td>RTC_SHIFTR</td>
<td>1937</td>
</tr>
<tr>
<td>RTC_SSR</td>
<td>1936</td>
</tr>
<tr>
<td>RTC_TEMP</td>
<td>1942</td>
</tr>
<tr>
<td>RTC_TSDR</td>
<td>1939</td>
</tr>
<tr>
<td>RTC_TSSSR</td>
<td>1940</td>
</tr>
<tr>
<td>RTC_TSTTR</td>
<td>1938</td>
</tr>
<tr>
<td>RTC_WPR</td>
<td>1936</td>
</tr>
<tr>
<td>RTC_WUTR</td>
<td>1933</td>
</tr>
<tr>
<td>SAI_ACLRFR</td>
<td>2296</td>
</tr>
<tr>
<td>SAI_ACR1</td>
<td>2275</td>
</tr>
<tr>
<td>SAI_ACR2</td>
<td>2280</td>
</tr>
<tr>
<td>SAI_ADR</td>
<td>2298</td>
</tr>
<tr>
<td>SAI_AFRCR</td>
<td>2284</td>
</tr>
<tr>
<td>SAI_AIM</td>
<td>2289</td>
</tr>
<tr>
<td>SAI_ASLOR</td>
<td>2287</td>
</tr>
<tr>
<td>SAI_ASR</td>
<td>2292</td>
</tr>
<tr>
<td>SAI_BCLRFR</td>
<td>2297</td>
</tr>
<tr>
<td>SAI_BCR1</td>
<td>2277</td>
</tr>
<tr>
<td>SAI_BCR2</td>
<td>2282</td>
</tr>
<tr>
<td>SAI_BDR</td>
<td>2299</td>
</tr>
<tr>
<td>SAI_BFRCR</td>
<td>2286</td>
</tr>
<tr>
<td>SAI_BIM</td>
<td>2291</td>
</tr>
<tr>
<td>SAI_BSLOR</td>
<td>2288</td>
</tr>
<tr>
<td>SAI_BSR</td>
<td>2294</td>
</tr>
<tr>
<td>SAI_GCR</td>
<td>2274</td>
</tr>
<tr>
<td>SAI_PDMCR</td>
<td>2299</td>
</tr>
<tr>
<td>SAI_PDMCR</td>
<td>2301</td>
</tr>
<tr>
<td>SDMMC_ACKTIMER</td>
<td>2453</td>
</tr>
<tr>
<td>SDMMC_ARGR</td>
<td>2438</td>
</tr>
<tr>
<td>SDMMC_CLKCR</td>
<td>2436</td>
</tr>
<tr>
<td>SDMMC_CMDR</td>
<td>2438</td>
</tr>
<tr>
<td>SDMMC_DCNTR</td>
<td>2444</td>
</tr>
<tr>
<td>SDMMC_DCTRL</td>
<td>2443</td>
</tr>
<tr>
<td>SDMMC_DLENR</td>
<td>2442</td>
</tr>
<tr>
<td>SDMMC_DTIMER</td>
<td>2441</td>
</tr>
<tr>
<td>SDMMC_FIFORx</td>
<td>2453</td>
</tr>
<tr>
<td>SDMMC_ICR</td>
<td>2448</td>
</tr>
<tr>
<td>SDMMC_IDMABASE0R</td>
<td>2455</td>
</tr>
<tr>
<td>SDMMC_IDMABASE1R</td>
<td>2456</td>
</tr>
<tr>
<td>SDMMC_IDMABSSR</td>
<td>2455</td>
</tr>
<tr>
<td>SDMMC_IDMACTRLR</td>
<td>2454</td>
</tr>
<tr>
<td>SDMMC_MSR</td>
<td>2450</td>
</tr>
<tr>
<td>SDMMC_RCPCR</td>
<td>2440</td>
</tr>
<tr>
<td>SDMMC_RESPxR</td>
<td>2441</td>
</tr>
<tr>
<td>SDMMC_STAR</td>
<td>2445</td>
</tr>
<tr>
<td>SMDI_IER</td>
<td>2360</td>
</tr>
<tr>
<td>SPDFRX_CR</td>
<td>2327</td>
</tr>
<tr>
<td>SPDFRX_CSR</td>
<td>2335</td>
</tr>
<tr>
<td>SPDFRX_DIR</td>
<td>2335</td>
</tr>
<tr>
<td>SPDFRX_FMT0_DR</td>
<td>2333</td>
</tr>
<tr>
<td>SPDFRX_FMT1_DR</td>
<td>2333</td>
</tr>
<tr>
<td>SPDFRX_FMT2_DR</td>
<td>2334</td>
</tr>
<tr>
<td>SPDFRX_FMT3_DR</td>
<td>2334</td>
</tr>
<tr>
<td>SPDIFRX_IFCR</td>
<td>2332</td>
</tr>
<tr>
<td>SPDIFRX_SR</td>
<td>2330</td>
</tr>
<tr>
<td>SPI_CFG1</td>
<td>2219</td>
</tr>
<tr>
<td>SPI_CFG2</td>
<td>2222</td>
</tr>
<tr>
<td>SPI_CR1</td>
<td>2217</td>
</tr>
<tr>
<td>SPI_CR2</td>
<td>2219</td>
</tr>
<tr>
<td>SPI_CRCPOLY</td>
<td>2230</td>
</tr>
<tr>
<td>SPI_I2SCFGR</td>
<td>2232</td>
</tr>
<tr>
<td>SPI_IER</td>
<td>2224</td>
</tr>
<tr>
<td>SPI_IFCR</td>
<td>2228</td>
</tr>
<tr>
<td>SPI_RXCRC</td>
<td>2231</td>
</tr>
<tr>
<td>SPI_RXDR</td>
<td>2229</td>
</tr>
<tr>
<td>SPI_SR</td>
<td>2225</td>
</tr>
<tr>
<td>SPI_TXCRC</td>
<td>2230</td>
</tr>
<tr>
<td>SPI_TXDR</td>
<td>2229</td>
</tr>
<tr>
<td>SPI_UDDR</td>
<td>2232</td>
</tr>
<tr>
<td>SWO_AUTHTM</td>
<td>3189</td>
</tr>
<tr>
<td>SWO_CIDR0</td>
<td>3194</td>
</tr>
<tr>
<td>SWO_CIDR1</td>
<td>3194</td>
</tr>
<tr>
<td>SWO_CIDR2</td>
<td>3195</td>
</tr>
<tr>
<td>SWO_CIDR3</td>
<td>3195</td>
</tr>
<tr>
<td>SWO_CLAIMCLR</td>
<td>3188</td>
</tr>
<tr>
<td>SWO_CLAIMSET</td>
<td>3187</td>
</tr>
<tr>
<td>SWO_CODR</td>
<td>3186</td>
</tr>
<tr>
<td>SWO_DEVID</td>
<td>3190</td>
</tr>
<tr>
<td>SWO_DEVTYPE</td>
<td>3191</td>
</tr>
<tr>
<td>SWO_FFSR</td>
<td>3187</td>
</tr>
<tr>
<td>SYSCFG_UR0</td>
<td>562</td>
</tr>
<tr>
<td>SYSCFG_UR10</td>
<td>566</td>
</tr>
<tr>
<td>SYSCFG_UR2</td>
<td>563</td>
</tr>
<tr>
<td>SYSCFG_UR11</td>
<td>567</td>
</tr>
<tr>
<td>SYSCFG_UR3</td>
<td>563</td>
</tr>
<tr>
<td>SYSCFG_UR12</td>
<td>567</td>
</tr>
<tr>
<td>SYSCFG_UR4</td>
<td>563</td>
</tr>
<tr>
<td>SYSCFG_UR13</td>
<td>568</td>
</tr>
<tr>
<td>SYSCFG_UR5</td>
<td>564</td>
</tr>
<tr>
<td>SYSCFG_UR14</td>
<td>569</td>
</tr>
<tr>
<td>SYSCFG_UR6</td>
<td>564</td>
</tr>
<tr>
<td>SYSCFG_UR15</td>
<td>570</td>
</tr>
<tr>
<td>SYSCFG_UR7</td>
<td>565</td>
</tr>
<tr>
<td>SWTF_CTRL</td>
<td>3197</td>
</tr>
<tr>
<td>SWTF_CLAIMSET</td>
<td>3198</td>
</tr>
<tr>
<td>SWTF_PIDR0</td>
<td>3192</td>
</tr>
<tr>
<td>SWTF_CIDR0</td>
<td>3204</td>
</tr>
<tr>
<td>SWTF_CIDR1</td>
<td>3205</td>
</tr>
<tr>
<td>SWTF_CIDR2</td>
<td>3205</td>
</tr>
<tr>
<td>SWTF_CIDR3</td>
<td>3206</td>
</tr>
<tr>
<td>SWTF_CLAIMCLR</td>
<td>3199</td>
</tr>
<tr>
<td>SWTF_CLAIMSET</td>
<td>3198</td>
</tr>
<tr>
<td>SWTF_CIDR4</td>
<td>3202</td>
</tr>
<tr>
<td>SWTF_Priority</td>
<td>3198</td>
</tr>
<tr>
<td>SYSCFG(rank)_CCCR</td>
<td>559</td>
</tr>
<tr>
<td>SYSCFG(rank)_CCCSR</td>
<td>558</td>
</tr>
<tr>
<td>SYSCFG(rank)_CCVR</td>
<td>559</td>
</tr>
<tr>
<td>SYSCFG(rank)_CFGR</td>
<td>555</td>
</tr>
<tr>
<td>SYSCFG(rank)_EXTICR1</td>
<td>551</td>
</tr>
<tr>
<td>SYSCFG(rank)_EXTICR2</td>
<td>551</td>
</tr>
<tr>
<td>SYSCFG(rank)_EXTICR3</td>
<td>553</td>
</tr>
<tr>
<td>SYSCFG(rank)_EXTICR4</td>
<td>554</td>
</tr>
<tr>
<td>SYSCFG(rank)_PKGR</td>
<td>560</td>
</tr>
<tr>
<td>SYSCFG(rank)_PMCR</td>
<td>548</td>
</tr>
<tr>
<td>SYSCFG(rank)_PWRCR</td>
<td>560</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR0</td>
<td>562</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR10</td>
<td>566</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR11</td>
<td>567</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR12</td>
<td>567</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR13</td>
<td>568</td>
</tr>
<tr>
<td>SWPMI_RDR</td>
<td>2362</td>
</tr>
<tr>
<td>SWPMI_ICR</td>
<td>2359</td>
</tr>
<tr>
<td>SWPMI_ISR</td>
<td>2358</td>
</tr>
<tr>
<td>SWPMI_OR</td>
<td>2363</td>
</tr>
<tr>
<td>SWPMI_RDR</td>
<td>2362</td>
</tr>
<tr>
<td>SWPMI_TDR</td>
<td>2362</td>
</tr>
<tr>
<td>SWCFM_AUTHSTAT</td>
<td>3200</td>
</tr>
<tr>
<td>SWCFM_CIDR0</td>
<td>3204</td>
</tr>
<tr>
<td>SWCFM_CIDR1</td>
<td>3205</td>
</tr>
<tr>
<td>SWCFM_CIDR2</td>
<td>3205</td>
</tr>
<tr>
<td>SWCFM_CIDR3</td>
<td>3206</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR9</td>
<td>566</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR17</td>
<td>571</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR2</td>
<td>562</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR3</td>
<td>563</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR4</td>
<td>563</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR5</td>
<td>564</td>
</tr>
<tr>
<td>SYSCFG(rank)_UR6</td>
<td>564</td>
</tr>
<tr>
<td>SYSROM(rank)_CIDR0</td>
<td>3104</td>
</tr>
<tr>
<td>SYSROM(rank)_CIDR1</td>
<td>3105</td>
</tr>
<tr>
<td>SYSROM(rank)_CIDR2</td>
<td>3105</td>
</tr>
<tr>
<td>SYSROM(rank)_CIDR3</td>
<td>3106</td>
</tr>
<tr>
<td>SYSROM(rank)_MEMTYPE</td>
<td>3102</td>
</tr>
<tr>
<td>SYSROM(rank)_PIDR0</td>
<td>3103</td>
</tr>
<tr>
<td>SYSROM(rank)_PIDR1</td>
<td>3103</td>
</tr>
<tr>
<td>SYSROM(rank)_PIDR2</td>
<td>3103</td>
</tr>
<tr>
<td>SYSROM(rank)_PIDR3</td>
<td>3104</td>
</tr>
<tr>
<td>SYSROM(rank)_PIDR4</td>
<td>3102</td>
</tr>
</tbody>
</table>

<p>| T | 1617 |
| TIM1_AF1 | 1617 |
| TIM1_AF2 | 1619 |
| TIM1_TISEL | 1624 |
| TIM12_ARR | 1745 |
| TIM12_CCER | 1743 |
| TIM12_CCMR1 | 1739-1740 |
| TIM12_CCR1 | 1745 |
| TIM12_CCR2 | 1746 |
| TIM12_CNT | 1744 |
| TIM12_CR1 | 1733 |
| TIM12_CR2 | 1734 |
| TIM12_DIER | 1737 |
| TIM12_EGR | 1738 |
| TIM12_PSC | 1745 |
| TIM12_SMCR | 1735 |
| TIM12_SR | 1737 |
| TIM12_TISER | 1746 |
| TIM13_TISER | 1758 |
| TIM14_TISER | 1758 |
| TIM15_AF1 | 1820 |
| TIM15_ARR | 1814 |
| TIM15_BDTR | 1816 |
| TIM15_CCER | 1811 |
| TIM15_CCMR1 | 1807-1808 |
| TIM15_CCR1 | 1815 |
| TIM15_CCR2 | 1816 |
| TIM15_CNT | 1814 |
| TIM15_CR1 | 1799 |</p>
<table>
<thead>
<tr>
<th>Index</th>
<th>RM0433</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM15_DCR</td>
<td>1819</td>
</tr>
<tr>
<td>TIM15_DIER</td>
<td>1803</td>
</tr>
<tr>
<td>TIM15_DMAR</td>
<td>1819</td>
</tr>
<tr>
<td>TIM15_EGR</td>
<td>1806</td>
</tr>
<tr>
<td>TIM15_PSC</td>
<td>1814</td>
</tr>
<tr>
<td>TIM15_RCR</td>
<td>1815</td>
</tr>
<tr>
<td>TIM15_SMCR</td>
<td>1802</td>
</tr>
<tr>
<td>TIM15_SR</td>
<td>1804</td>
</tr>
<tr>
<td>TIM15_TISEL</td>
<td>1821</td>
</tr>
<tr>
<td>TIM16_AF1</td>
<td>1841</td>
</tr>
<tr>
<td>TIM16_TISEL</td>
<td>1842</td>
</tr>
<tr>
<td>TIM17_AF1</td>
<td>1843</td>
</tr>
<tr>
<td>TIM17_TISEL</td>
<td>1844</td>
</tr>
<tr>
<td>TIM2_AF1</td>
<td>1699</td>
</tr>
<tr>
<td>TIM2_TISEL</td>
<td>1701</td>
</tr>
<tr>
<td>TIM3_AF1</td>
<td>1699</td>
</tr>
<tr>
<td>TIM3_TISEL</td>
<td>1701</td>
</tr>
<tr>
<td>TIM4_AF1</td>
<td>1700</td>
</tr>
<tr>
<td>TIM4_TISEL</td>
<td>1702</td>
</tr>
<tr>
<td>TIM5_AF1</td>
<td>1700</td>
</tr>
<tr>
<td>TIM5_TISEL</td>
<td>1703</td>
</tr>
<tr>
<td>TIM8_AF1</td>
<td>1620</td>
</tr>
<tr>
<td>TIM8_AF2</td>
<td>1622</td>
</tr>
<tr>
<td>TIM8_TISEL</td>
<td>1624</td>
</tr>
<tr>
<td>TIMx_ARR</td>
<td>1607, 1695, 1757, 1835, 1858</td>
</tr>
<tr>
<td>TIMx_BDTR</td>
<td>1610, 1837</td>
</tr>
<tr>
<td>TIMx_CCMR1</td>
<td>1597-1598, 1686, 1688, 1752-1753, 1829-1830</td>
</tr>
<tr>
<td>TIMx_CCMR2</td>
<td>1601-1602, 1690-1691</td>
</tr>
<tr>
<td>TIMx_CCMR3</td>
<td>1615</td>
</tr>
<tr>
<td>TIMx_CCR1</td>
<td>1608, 1695, 1757, 1836</td>
</tr>
<tr>
<td>TIMx_CCR2</td>
<td>1609, 1696</td>
</tr>
<tr>
<td>TIMx_CCR3</td>
<td>1609, 1696</td>
</tr>
<tr>
<td>TIMx_CCR4</td>
<td>1610, 1697</td>
</tr>
<tr>
<td>TIMx_CCR5</td>
<td>1616</td>
</tr>
<tr>
<td>TIMx_CCR6</td>
<td>1617</td>
</tr>
<tr>
<td>TIMx_CNT</td>
<td>1607, 1693-1694, 1756, 1834, 1857</td>
</tr>
<tr>
<td>TIMx_CR1</td>
<td>1586, 1676, 1749, 1824, 1854</td>
</tr>
<tr>
<td>TIMx_CR2</td>
<td>1587, 1677, 1825, 1856</td>
</tr>
<tr>
<td>TIMx_DCR</td>
<td>1613, 1698, 1839</td>
</tr>
<tr>
<td>TIMx_DIER</td>
<td>1592, 1682, 1750, 1826, 1856</td>
</tr>
<tr>
<td>TIMx_DMAR</td>
<td>1614, 1698, 1840</td>
</tr>
<tr>
<td>TIMx_EGR</td>
<td>1596, 1684, 1751, 1828, 1857</td>
</tr>
<tr>
<td>TIMx_PSC</td>
<td>1607, 1694, 1757, 1835, 1858</td>
</tr>
<tr>
<td>TIMx_RCR</td>
<td>1608, 1836</td>
</tr>
<tr>
<td>TIMx_SMCR</td>
<td>1590, 1679</td>
</tr>
<tr>
<td>TIMx_SR</td>
<td>1594, 1683, 1750, 1827, 1857</td>
</tr>
<tr>
<td>TPIU_AUTHSTAT</td>
<td>3177</td>
</tr>
<tr>
<td>TPIU_CIDR0</td>
<td>3181</td>
</tr>
<tr>
<td>TPIU_CIDR1</td>
<td>3182</td>
</tr>
<tr>
<td>TPIU_CIDR2</td>
<td>3182</td>
</tr>
</tbody>
</table>

**U**

- USART_BRR         | 2085
- USART_CR1         | 429, 2069, 2073
- USART_CR2         | 2076
- USART_CR3         | 2080
- USART_GTPR        | 2085
- USART_ICR         | 2099
- USART_ISR         | 2088, 2094
- USART_PRES       | 2102
- USART_RDR         | 2101
- USART_RQR         | 2087
- USART_RTOR        | 2086
- USART_TDR         | 2101
<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VREFBUF_CCR</td>
<td>1083</td>
</tr>
<tr>
<td>VREFBUF_CSR</td>
<td>1082</td>
</tr>
<tr>
<td>W</td>
<td></td>
</tr>
<tr>
<td>WWDG_CFR</td>
<td>1892</td>
</tr>
<tr>
<td>WWDG_CR</td>
<td>1892</td>
</tr>
<tr>
<td>WWDG_SR</td>
<td>1893</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE – READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved